

BURR-BROWN
integrated circuits
data book supplement volume 33b

Operational Amplifiers
BURR-BROWN ${ }^{\circ}$
Instrumentation Amplifiers Isolation Amplifiers
Analog Circuit Functions
D/A Converters
A/D Converters
Voltage-to-Frequency Converters
Digital Signal Processing DC/DC Converters

## Model Index

Models with " $S$ " page numbers are in this supplement. Other models are in Burr-Brown Integrated Circuits Data Book Volume 33.

| ACF2101 ..................S5-6 | A ...........6.1-112 | OPA404 .................... 2-94 | 72 ...................11-3 |
| :---: | :---: | :---: | :---: |
| AD515 .....................2-13 | DAC7545..............6.1-120 | OPA445 .................. 2-104 | SDM873 ...................11-3 |
| AD632 .......................... 5-6 | DAC7800 ............. S6.1-17 | OPA501 ..................2-109 | SHC76 ........................8-3 |
|  | DAC7801 .............S6.1-17 | OPA511 .................. 2-117 | SHC85 ....................... 8-7 |
| ADC71 ..................... S9.1-4 | DAC7802 ............. S6.1-19 | OPA512 ...................2-122 | SHC298 .............................8-11 |
|  | DAC8012..............6.1-127 | OPA541 ..................S2-22 | SHC298A ..................8-11 |
| ADC80AG ..................9.1-20 | DIV100 .....................5-10 | OPA550 ....................2-135 | SHC600 .................... 8-18 |
| ADCBOH ....................9.1-28 | DSP-SYS603 .........S14-28 | OPA600 .....................2-137 | SHC601 .....................8-22 |
| ADC80MAH-12 ......9.1-36 | DSP-SYS701 .........S14-32 | OPA603 ........................... ${ }^{\text {S- }}$ S2-30 | SHC702 ................9.2-118 |
| ADC84 ...................9.1-44 | DSP101 ..................S14-4 |  | SHC702 .............S9.2-137 |
| ADC85H ................9.1-44 | DSP102 .......................S14-4 | OPA605 .................. 2-152 | SHC803 ....................8-26 |
| ADC87H .................9.1-44 | DSP201 ......................S14-16 | OPA606 .................. 2-158 | SHC804 .................... 8-26 |
| ADC574A ...............9.1-52 | DSP202 ................ S14-16 | OPA621 ........................ ${ }^{\text {S }}$ S2-58 | SHC5320 .................. 8-32 |
| ADC600 ..................9.2-89 | HI-506A ......................7-3 | OPA627 ........................ S2-74 | UAF11 ......................5-74 |
| ADC601 ............... S9.2-83 | HI-507A .............................7-3 | OPA633 ......................... 2-176 | UAF21 ..................... 5-74 |
| ADC603 ............... S9.2-99 | H1-508A ...........................7-13 | OPA637 ......................... ${ }^{\text {S }}$ S2-74 | UAF41 ......................5-82 |
| ADC604 ............. S9.2-119 | HI-509A ...........................7-13 | OPA660 .................. S2-88 | UAF42 .................... S5-45 |
| ADC614 .............. S9.2-134 |  | OPA675 ................. S2-90 | VFC32 ...................... 10-3 |
| ADC674A ...............9.1-62 |  | OPA676 ....................... S2-90 | VFC42 .................... 10-12 |
| ADC700 ............... S9.1-20 | 102 .................... S3-10 | OPA1013 .................... ${ }^{\text {S }}$ S2-104 | VFC52 ........................... 10-12 |
| ADC701 .............S9.2-137 | INA103 ................... ${ }^{\text {S3-22 }}$ | OPA2107...................2-193 | VFC62 .........................10-18 |
| ADC774 ...............S9.1-32 | INA104 .....................3-34 | OPA2107 ................... S2-114 | VFC100 ........................ 10-26 |
| ADC803 ................9.2-124 | INA105 .....................3-45 | OPA2111 ..................... ${ }^{\text {2-195 }}$ | VFC101N ...................... $10-41$ |
| ADC804 .................9.1-78 | INA106 .....................3-57 | OPA2541......................2-205 | VFC110 ....................... ${ }^{\text {S }}$ S10-3 |
| ADC7802 ...........S9.2-153 |  | OPA2604 ...............S2-122 | VFC121 .................S10-11 |
| ADS574 ...............S9.1-42 | INA120 .......................... ${ }^{\text {S }}$ S3-50 | PCM53P ...............6.2-152 | VFC320 .................. 10-54 |
| ADS602 ..............S9.1-51 |  | PCM54 .................6.2-164 | XTR100 .................. 3-114 |
| ADS774 ...............S9.1-42 | ISO100 ......................4-8 | PCM55 ......................6.2-164 | XTR101 .........................3-126 |
| ADS807 ...............S9.1-59 | ISO102 .................... 4-20 | PCM56P ...............6.2-172 | XTR103 .................... S3-83 |
| ADS808 ..............S9.1-59 | ISO103 ..................... S4-8 | PCM58P ...............6.2-180 | XTR104 .................... S3-85 |
| ADS7800 ..............S9.1-72 |  | PCM60P ...............S6.2-27 | XTR110 .................. 3-139 |
| CMP100 ..................S5-14 |  | PCM61P ..............S6.2-35 |  |
| DAC63 .................6.2-135 | ISO109 ......................... ${ }^{\text {. }}$ S4-24 | PCM63P ..............S6.2-39 | 700U................................4-866 |
| DAC65 ...................6.2-143 | ISO113 ................... S4-32 | PCM64P ...............6.2-194 | 710 ..........................4-88 |
| DAC70BH ................6.1-5 | ISO120 .....................4-44 | PCM66P ..............S6.2-27 | 722 ..........................4-92 |
| DAC71 ...................6.1-13 | ISO121 .....................4-44 | PCM75 ................9.2-136 | 724 ..........................4-96 |
| DAC71-CCD ............6.1-21 | ISO122P ..................... S4-40 | PCM78P ............. S9.2-165 | 3507J......................2-213 |
| DAC72BH .................6.1-5 | ISO212P .................S4-51 | PCM1700P ........ S9.2-183 | 3508J......................2-215 |
| DAC80 ...................6.1-27 | LOG100 .................. 5-18 |  | 3550 Series ............. 2-217 |
| DAC80P ................6.1-27 |  | PGA100 ....................3-85 | 3551 Series ............. 2-221 |
| DAC85H .................6.1-35 | MPC800 ................... 7-23 | PGA102....................3-93 | 3553 .......................2-225 |
| DAC87H .................6.1-35 | MPC801 ...................7-30 | PGA200 .................. 3-103 | 3554 ......................2-229 |
| DAC667 .................S6.1-5 | MPY100 ................... 5-26 | PGA201 ..................3-103 | 3571 .......................2-237 |
| DȦC700 .................6.1-43 | MPY534 ................... 5-34 | PGA202 .................S3-60 | 3572 .......................2-237 |
| DAC701 .................6.1-43 | MPY600 ................... $55-25$ | PGA203 .................S3-60 | 3573 .......................2-243 |
| DAC702 .................6.1-43 | MPY634 ................... 5-41 | PWRXXXX .............. 14-1 | 3580 .......................2-247 |
| DAC703 .................6.1-43 |  |  | 3581 .......................2-247 |
| DAC705.................6.1-53 | OPA11HT ...................2-17 | PWS725 ...................4-65 | 3582 ....................... 2-247 |
| DAC706 .................6.1-53 |  | PWS726 ....................4-65 | 3583 .......................2-251 |
| DAC707 .................6.1-53 |  | PWS727 .................. S4-62 | 3584 ........................2-255 |
| DAC708......................6.1-53 |  | PWS728 ..................-S4-62 | 3606 .............................3-150 |
| DAC709 ..................6.1-53 | OPA37 ......................2-27 | PWS740 ....................4-76 | 3627 .........................3-158 |
| DAC710.................6.1-65 | OPA37HT ..................2-39 | PWS745 .................. S4-69 | 3650 ......................4-100 |
| DAC711 ..................6.1-65 |  | PWS750 ...................S4-71 | 3652 ...........................4-100 |
| DAC725.................6.1-72 | OPA101 ....................2-43 | RCV420 ...................3-111 | 3656 .......................4-108 |
| DAC729 .................6.1-80 |  | RCV420 ...e.e.menemen S3-71 | 4085 ........................ 5-94 |
| DAC811 .................6.1-90 | OPA121 ............................2-2-66 | REF10 ..................... 5-49 | 4104 .......................5-100 |
| DAC812...............6.2-146 | OPA128..........................2-72 | REF101 ..........................5-55 | 4115 .......................5-100 |
| DAC813 ................ S6.1-7 | OPA156A ........................2-80 | REF102 ........................... ${ }^{\text {S5-37 }}$ | 4127 ......................5-102 |
| DAC1200KP-V .......6.1-99 | OPA177 .......................... ${ }^{\text {S }}$ 2-13 | REF200 ........................ 5-63 | 4302 .......................5-109 |
| DAC1201KP-V ......6.1-103 | OPA201 ................. S2-13 |  | 4341 .......................5-115 |
| DAC1600 ..............6.1-108 | OPAZ01 ...........................88 | SDM862 $\qquad$ 11-3 SDM863 11-3 | 4423 .......................5-119 |

Individual product data sheets for models not listed here are avallable from your local Burr-Brown salesperson or representative. See the listing on the inside back cover.

## How To Use This Book

If you know the MODEL NUMBER,

If you know the PRODUCT TYPE,

If you want NEW MODELS,

If you want a PRICE,

If you want MILITARY components,

If you want DIE,

Use the Model Index on the INSIDE FRONT COVER.

Use the TABBED TABLE OF
CONTENTS on page $v$. Or, use the SELECTION GUIDE TABLES at the front of each tabbed section.

Use the Model Index on the INSIDE FRONT COVER or the SELECTION GUIDE TABLES at the front of each tabbed section. New models contained in this supplement are shown in boldface; for other models see Burr-Brown Integrated Circuits Data Book Volume 33. Contact your local Burr-Brown salesperson or representative for information on new models.

If you are in the USA, see the USA PRICE LIST, Section 16. If you are outside the USA, contact your local Burr-Brown salesperson or representative.

Contact your local Burr-Brown salesperson or representative. See INSIDE BACK COVER.

Contact your local Burr-Brown salesperson or representative. See INSIDE BACK COVER.

LI-376
©1990 Burr-Brown Corporation
Printed in USA
Burr-Brown Corporation
International Airport Industrial Park
Mailing Address: Street Address:
PO Box $11400 \quad 6730$ S. Tucson Blvd.
Tucson, AZ 85734 Tucson, AZ 85706
Tel: (602) 746-1111 • Twx: 910-952-1111
FAX: (602) 889-1510 • Cable: BBRCORP • Telex: 066-6491
The information provided herein is believed to be reliable; however, BURRBROWN assumes no responsibility for inaccuracies or omissions. BURRBROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits or products described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.

# Burr-Brown Integrated Circuits Data Book Supplement 

## Volume 33b

BURR-BROWN®


## About Burr-Brown

Burr-Brown Corporation is a leading designer and manufacturer of precision microcircuits and microelectronic-based systems for use in data acquisition, signal conditioning, measurement, and control.
We make our products for customers who pursue business success in the same way we do - through worldwide competition based on high performance, high quality, and high value. Our customers include OEMs, sophisticated end-users, systems integrators, and VARs who demand an extra measure of performance for their products and operations.

## COMPANY FACTS

$\checkmark$ Founded in 1956.
$\checkmark$ Corporate headquarters: Tucson, Arizona, USA.
$\checkmark 1450$ employees.
$\checkmark$ Manufacturing and technical facilities: Tucson; Livingston, Scotland; Atsugi, Japan.
$\checkmark$ Sales and distribution subsidiaries in Austria, Belgium, England, France, Germany, Italy, Japan, the Netherlands, Sweden, and Switzerland; 19 international sales representative organizations worldwide.
$\checkmark$ Superior customer service from more than 300 sales and service staff worldwide.
800+ high-performance products.
UNDERSTANDING COMPONENT MODEL NUMBERS ..... vii
WHERE TO GO FROM HERE:
BURR-BROWN SALES \& SERVICE ..... $i x$
BURR-BROWN TECHNICAL LITERATURE *
OPERATIONAL AMPLIFIERS
INSTRUMENTATION AMPLIFIERSAmplifiers, Transmitters, Receivers
ISOLATION PRODUCTS
Isolation Amplifiers, Isolation Power Supplies
ANALOG CIRCUIT FUNCTIONS
Multipliers/Dividers, Log Amps, RMS-to-DC, Multifunction Converters, References
DIGITAL-TO-ANALOG CONVERTERS66.1-Instrumentation; 6.2-Audio, Communications, DSP
ANALOG MULTIPLEXERS * ..... *
SAMPLE/HOLD AMPLIFIERS * ..... *
ANALOG-TO-DIGITAL CONVERTERS9.1-Instrumentation; 9.2-Audio, Communications, DSP
VOLTAGE-TO-FREQUENCY CONVERTERS
DATA ACQUISITION COMPONENTS * ..... *109
SURFACE MOUNT COMPONENTS * ..... *
ACCESSORIES *
DSP AND OTHER BURR-BROWN PRODUCTS*
CROSS-REFERENCE INFORMATION * ..... *
14
PRICE LIST (USA ONLY) ..... 16

* See Burr-Brown Integrated Circuit Data Book Volume 33


## Understanding Component Model Numbers

Most Burr-Brown component products in this book have model numbers in the following form:


## Product Type Prefix

Exceptions: Second-source products are marked as similarly to the original vendor's part number as possible.

Some products designed for digital audio and signal processing applications have model numbers as follows:


Product Type Prefix

For Immediate Assistance, Contact Your Local Salesperson

| Product Type Prefixe |  |  |
| :---: | :---: | :---: |
| Product Type | Prefix | Description |
| Amplifiers | OPA <br> INA <br> PGA <br> ISO | Operational Amplifier Instrumentation Amplifier Programmable Gain Amplifier Isolation Amplifier |
| Analog Circuit Functions | MFC <br> MPY <br> DIV <br> LOG | Multifunction Converter <br> Multiplier <br> Divider <br> Logarithmic Amplifier |
| Frequency Products | $\begin{aligned} & \text { VFC } \\ & \text { UAF } \end{aligned}$ | Voltage-to-Frequency Converter Universal Active Filter |
| Conversion Products | ADC <br> ADS <br> DAC <br> DSP <br> MPC <br> PCM <br> SDM <br> SHC | AD Converter <br> A/D Converter with Sample/Hold <br> D/A Converter <br> Products Tailored Especially for Digital <br> Signal Processing <br> Multiplexer <br> A/D and D/A Converters for Audio <br> and Digital Signal Processing <br> System Data Modules <br> Sample/Hold |
| Miscellaneous | PWS <br> PWR <br> REF <br> XTR <br> RCV | Power Supply <br> Power Supply <br> Reference <br> Transmitter <br> Receiver |
| Performance Grade and Temperature Range Designators |  |  |
|  | $\frac{0^{\circ} \mathrm{C} \text { to } 70^{\circ} \mathrm{C}}{\text { (Commercial) }}$ | $\begin{array}{ll} \begin{array}{l} \text { Temperature Range } \\ -25^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \text { (1) } \end{array} & -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \hline \text { (Industrial) } & \text { (Military) } \end{array}$ |
| Increasing Parametric Performance | $\begin{aligned} & H \\ & J \\ & K \\ & L \text { (best) } \end{aligned}$ | $A$ $R$ <br> $B$ $S$ <br> $C$ (best) $T$ (best) |

NOTE: (1) For some industrial products this may be $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

| Package | Designators | Quality Designators |  |
| :--- | :--- | :--- | :--- |
| M | Metal (hermetic) | Q | Burr-Brown's Q program |
| P | Plastic DPI (nonhermetic) | QM or/QM | Burr-Brown's Q program <br> G |
| Ceramic (hermetic or |  | with Military Visual Criteria |  |
| U | nonhermetic) | SI or B | Burn-in |
| N | SLCC |  |  |
| L | Ceramic Leadless Chip Carrier |  |  |
| D | Die |  |  |
| H | Ceramic hermetic |  |  |

# Where To Go From Here: Burr-Brown Sales \& Service 


#### Abstract

The Burr-Brown Integrated Circuits Data Book Supplement Vol. $33 b$ contains an extensive variety of new precision microcircuits. These have been introduced since the January 1989 publication of the 1300-page Burr-Brown Integrated Circuits Data Book Vol. 33, which is available free upon request from your local salesperson or by calling 1-800-548-6132 (USA only). With both books, you will have an up-to-date collection of product data sheets on all commercial Burr-Brown IC parts.


## ABOUT THIS BOOK

All Burr-Brown models are listed in Selection Guide tables at the beginning of each tabbed section. With these tables you can quickly compare specs among different models and choose the best part for your design. Complete product data sheets for items in bold are in this book, starting on the referenced page. Items not in bold are in the larger IC Data Book.
Data sheets are arranged alphanumerically, so if you know the name of the part you can find it quickly. Or, use the Model Index on the inside front cover. There you'll find models in this book in bold and arranged alphanumerically, along with models indexed from the larger IC Data Book. Throughout this book the prefix ' $S$ ' designates page numbers for the Data Book Supplement.

## SUPERIOR CUSTOMER SERVICE

Burr-Brown gives you the best customer service in the industry - whether you need additional technical literature, technical assistance from factorytrained applications engineers, to place an order, or to return products. For immediate assistance with any of the following, contact your local BurrBrown salesperson or representative. See the inside back cover. Or, in the USA call our Customer Service Center at 1-800-548-6132.
Technical Literature - In addition to individual data sheets, Burr-Brown has an extensive library of other useful publications. A brief summary: IC Data Book,Vol. 33 (1/89); PowerSources Handbook,Vol. 2 (8/90); reliability reports, application notes and handbook, UPDATE, Design Update, our applications engineering newsletter. We also offer a comprehensive product selection guide on a PC diskette. The same information is available via our Electronic Bulletin Board Service (see below).

Other Technical Information -Application engineers are available during working hours to help you with product selection, design advice, troubleshooting, documentation, etc. Call customer service at 1-800-548-6132 (USA only).
Electronic Bulletin Board Service - Computer-based information system offers up-to-date product announcements, application notes/suggestions, software/utilities (for example, pSPICE models), tech support message center, and E-mail. Available 24 hours per day at no charge, except for toll call. Use these settings: 300/1200/2400 8-N-1; XMODEM file transfer. BBS number is (602) 741-3978.
Placing Orders - You can place orders via telephone, FAX, mail, TWX, or Telex with any authorized Burr-Brown field sales office, sales representative, or our Tucson headquarters. A complete list of sales offices is on the inside back cover of this book. For more information about placing an order, contact your local Burr-Brown salesperson or representative. See the inside back cover. Or, call customer service at 1-800-548-6132 (USA only).
If the products you want are readily available off the shelf, you can pay for them with your VISA or MasterCard. For more information, call customer service at 1-800-548-6132.
Prices and Quotations - Prices in this book (USA only) are USA OEM prices and are subject to change. Price quotations made by Burr-Brown or its authorized field sales representatives are valid for 30 days. Delivery quotations are subject to reconfirmation at the time of order placement. For more information about pricing, contact your local Burr-Brown salesperson or representative. Or, call customer service at 1-800-548-6132 (USA only).
Returns and Warranty Service - When returning products for any reason, contact Burr-Brown prior to shipping for authorization and shipping instructions. For complete instructions, contact your local Burr-Brown sales office or representative. In the USA, call our Customer Service Center at 1-800-548-6132.

Please ship returned units prepaid and supply the original purchase order number and date, along with an explanation of the malfunction. Upon receipt of the returned unit and your RMA number, Burr-Brown will verify the malfunction and inform you of the warranty status, cost to repair or replace, credits, and status of replacement units where applicable.


## OPERATIONAL AMPLIFIERS

## APPLICATION GROUPS

Burr-Brown operational amplifiers are listed in eight applications groups described below. This helps you determine and select the best operational amplifier available for a design. Instrumentation amplifiers and isolation amplifiers are described in Sections 3 and 4 respectively.

## LOW DRIFT

Low drift operational amplifiers are best suited for applications where accuracy must be preserved over a substantial temperature range. These amplifiers are optimized to minimize the initial input offset voltage and input offset voltage change with temperature. Input offset drifts from $0.1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ to $5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ are available within this group.

## LOW BIAS CURRENT

Low bias current operational amplifiers consist of FET input designs. This group includes amplifiers with input bias currents from 0.01 pA to 50 pA . Applications with large feedback resistances or large source resistances (long time constants, integrators, current sources, etc.) and buffer applications will benefit by the use of low bias current amplifiers.

## LOW NOISE

This group contains low noise bipolar and FET input operational amplifiers. Burr-Brown units offer guaranteed noise spectral density, 100\% tested. In applications such as low noise signal conditioning, light measurements, radiation measurements, photodiode circuits or low noise data acquisition, the fully characterized and tested voltage noise performance of these units allows the designer to truly bound noise errors.

# For Immediate Assistance, Contact Your Local Salesperson 

## WIDEBAND

Wideband operational amplifiers have bandwidths greater than 5 MHz . This group also contains fast settling and high slew rate amplifiers. These amplifiers reduce phase errors at high frequencies and accurately reproduce complex waveforms. These amplifiers are well suited for pulse, video, fast settling, and multiplexing applications.

## HIGH VOLTAGE

Amplifiers in this group are designed to provide large output voltage swings and to operate on wide ranges of supply voltage. Output voltages from $\pm 10 \mathrm{~V}$ and $\pm 145 \mathrm{~V}$ (up to 290 V , single supply) are available in this applications group. These amplifiers provide good frequency response and performance in other parameters. Most models have electrically isolated packages and automatic thermal sensing and shutdown. All units have FET inputs to minimize bias current errors when the amplifier is used with the large resistances usually found with high-voltage amplifiers.

## HIGH CURRENT

These amplifiers provide output currents from $\pm 1 \mathrm{~A}$ to $\pm 10 \mathrm{~A}$. They are used with small load resistances, coax cable driving, and with power booster applications. Many units have self-contained thermal sensing and shutdown to automatically protect the amplifiers from overheating and damage. All of these units have electrically isolated packages.

## UNITY-GAIN BUFFER (POWER BOOSTER)

Unity-gain buffer amplifiers have a wide variety of applications. They are used to boost the output current capability of another amplifier, buffer an impedance that might load a critical circuit or to be an input impedance converter from an input that must not be loaded. These amplifiers may also be used inside the feedback loop of another operational amplifier to form a current-boosted composite amplifier.

## SPECIAL PURPOSE

Special purpose op amps provide features or performance that don't fit conventional categories. These include op amps specified for very wide temperature range and devices with switchable inputs.

## OPERATIONAL AMPLIFIERS SELECTION GUIDES

The following Selection Guides show parameters for the high grade. Refer to the Product Data Sheet for a full selection of grades. Models shown in boldface are new products introduced since publication of the previous BurrBrown IC Data Book.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## LOW DRIFT

Low offset voltage drift vs temperature performance in both FET and bipolar input types is obtained by our sophisticated drift compensation techniques. First, the drift is measured and then special laser trim techniques are used to minimize the drift and the initial offset voltage at $25^{\circ} \mathrm{C}$. Finally, "max drift" performance is retested for conformance with specifications.

| LOW DRIFT OPERATIONAL AMPLIFIERS ( $\leq 5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ ) |  |  |  |  | Boldface $=$ NEW |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Description | Model | Offset Voltage, max |  | Bias Current $\left(25^{\circ} \mathrm{C}\right)$, max (nA) | Open <br> Loop <br> Gain, $\min$ <br> (dB) | Frequency Response |  | Rated Output, min |  | Temp Range ${ }^{(1)}$ |  |  |
|  |  | $\begin{gathered} \text { At } \\ 25^{\circ} \mathrm{C}, \end{gathered}$ | Temp Drift, |  |  | Unity Gain | Slew Rate |  |  |  | Page |
|  |  | $( \pm \mathrm{mV})$ | $\left( \pm \mu \mathrm{V} /{ }^{\circ} \mathrm{C}\right)$ |  |  | (MHz) | (V/ $/ \mathrm{s}$ ) | ( $\pm$ V) | $( \pm m A)$ |  | Pkg | No. |
| FET | OPA627M | 0.1 | 1 | 20 | 110 | 16 | 45 | 11.5 | 30 |  | Ind | TO-99 | S2-74 |
|  | OPA627P | 0.25 | 2 | 50 | 104 | 16 | 40 | 11.5 | 30 | Ind | DIP | S2-74 |
|  | OPA637M | 0.1 | 1 | 20 | 110 | 50 | 100 | 11.5 | 30 | Ind | TO-99 | S2-74 |
|  | OPA637P | 0.25 | 2 | 50 | 104 | 50 | 100 | 11.5 | 30 | Ind | DIP | S2-74 |
|  | OPA111M | 0.25 | 1 | $\pm 0.001$ | 120 | 2 | 2 | 11 | 5 | Ind | TO-99 | 2-55 |
| Wideband | OPA156M | 2 | 5 | 0.05 | 94 | 6 | 14 | 10 | 5 | Mil | TO-99 | 2-80 |
|  | OPA356M | 2 | 5 | 0.05 | 94 | 6 | 14 | 10 | 5 | Com | TO-99 | 2-80 |
|  | OPA602M | 0.25 | 2 | $\pm .001$ | 92 | 6.5 | 28 | 10 | 15 | Ind | TO-99 | 2-145 |
|  | OPA602P, U | 0.5 | 5 | $\pm .002$ | 88 | 6.5 | 24 | 10 | 15 | Ind | DIP, SOIC | 2-145 |
|  | OPA606M | 0.5 | 5 | $\pm 0.01$ | 100 | 13 | 35 | 12 | 5 | Com | TO-99 | 2-158 |
| Dual FET | OPA2111M OPA2107P | $0.5$ | $\begin{gathered} 2.8 \\ 5 \end{gathered}$ | $\pm 0.004$ $0.006$ | $\begin{gathered} 114 \\ 80 \end{gathered}$ | $\begin{aligned} & 2 \\ & 5 \end{aligned}$ | $2$ | $11$ | $5$ | Ind | $\begin{aligned} & \text { TO-99 } \\ & \text { IP. SOIC } \end{aligned}$ | $\begin{array}{r} 2-195 \\ \text { S2-114 } \end{array}$ |
| Low Power OPA1013 (Dual) Single Supply Operation |  | 0.15 | 2 | 20 | 123 | 0.8 | 0.4 | 13 | 5 | Com | DIP, TO-99 | S2-104 |
| Bipolar | OPA177Z, P | 0.01 | 0.1 | 1.5 | 134 | 0.6 | 0.3 | 12 | 10 | Ind | DIP | S2-13 |
|  | OPA177S | 0.06 | 1.2 | 2.8 | 126 | 0.6 | 0.3 | 12 | 10 | Ind | SOIC | S2-13 |
|  | OPA77Z, P | 0.025 | 0.3 | 2.0 | 134 | 0.6 | 0.3 | 12 | 10 | Ind | DIP | S2-13 |
|  | OPA27J, Z | 0.025 | 0.6 | $\pm 40$ | 120 | 8 | $1.9{ }^{(3)}$ | 12 | 16.6 | Mil | TO-99, | 2-27 |
|  |  |  |  |  |  |  |  |  |  |  | DIP | 2-27 |
|  | OPA37J, 2 | 0.025 | 0.6 | $\pm 40$ | 120 | $63^{(2)}$ | $11.9^{(3)}$ | 12 | 16.6 | Mil | TO-99, | 2-27 |
|  |  |  |  |  |  |  |  |  |  |  | DIP | 2-27 |
|  | OPA27P, U | 0.100 | 1.8 | $\pm 80$ | 117 | 8 | $1.9{ }^{(3)}$ | 12 | 16.6 | Com | DIP, SOIC | 2-27 |
|  | OPA37P, U | 0.100 | 1.8 | $\pm 80$ | 117 | $63^{(2)}$ | $11.9^{(3)}$ | 12 | 16.6 | Com | DIP, SOIC | 2-27 |

NOTES: (1) $\mathrm{Com}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, Ind $=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, Mil $=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. (2) Gain-bandwidth product for OPA37. $A_{v}=5$ min. (3) Typical.

## LOW BIAS CURRENT

Our many years of experience in designing, manufacturing and testing FET amplifiers give us unique abilities in providing low and ultra-low bias current op amps. These amplifiers offer bias currents as low as $75 \mathrm{fA}\left(75 \times 10^{-15} \mathrm{~A}\right)$ and voltage drift as low as $1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$. With offset voltage laser-trimmed to as low as $250 \mu \mathrm{~V}$, the need for expensive trim pot adjustments is eliminated.

For Immediate Assistance, Contact Your Local Salesperson

| Description | Model | Offset Voltage, max |  | Bias Current $\left(25^{\circ} \mathrm{C}\right)$, max (pA) | Open Loop Gain, min (dB) | Frequency Response |  | Rated Output, min |  | Temp Range ${ }^{(1)}$ | Pkg | $\begin{gathered} \text { Page } \\ \text { No. } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { At } \\ & 25^{\circ} \mathrm{C}, \\ & ( \pm \mathrm{mV}) \end{aligned}$ | $\begin{gathered} \text { Temp } \\ \text { Drift, } \\ \left( \pm \mu \mathrm{V} /{ }^{\circ} \mathrm{C}\right) \end{gathered}$ |  |  | Unity Gain (MHz) | Slew Rate (V/ $\mu \mathrm{s}$ ) |  |  |  |  |  |
| FET | OPA111M | 0.25 | 1 | $\pm 1$ | 120 | 2 | 2 | 11 | 5 | Ind | TO-99 | 2-55 |
|  | OPA627M | 0.1 | 1 | 20 | 110 | 16 | 45 | 12 | 30 | Ind | TO-99 | S2-74 |
|  | OPA627P | 0.25 | 2 | 50 | 104 | 16 | 40 | 12 | 30 | Ind | DIP | S2-74 |
|  | OPA637M | 0.1 | 1 | 20 | 110 | 50 | 100 | 11.5 | 30 | Ind | TO-99 | S2-74 |
|  | OPA637P | 0.25 | 2 | 50 | 104 | 50 | 100 | 11.5 | 30 | Ind | DIP | S2-74 |
| Low Noise | OPA101M | 0.25 | 5 | -10 | 94 | 10 | 6.5 | 12 | 12 | Ind | TO-99 | 2-43 |
|  | OPA102M | 0.25 | 5 | -10 | 94 | 40 | 14 | 12 | 12 | Ind | TO-99 | 2-43 |
| Ultra-Low | OPA128M | 0.5 | 5 | $\pm 0.075$ | 110 | 1 | 3 | 10 | 5 | Com | TO-99 | 2-72 |
| Bias Current | AD515H | 1 | 25 | 0.075 | 88 | 0.35 | 1 | 10 | 5 | Com | TO-99 | 2-13 |
| Dual FET | OPA2111M | 0.5 | 2.8 | $\pm 4$ | 114 | 2 | 2 | 11 | 5 | Ind | TO-99 | 2-195 |
|  | OPA2111P | 2 | 15 | $\pm 15$ | 106 | 2 | 2 | 11 | 5 | Com | DIP | 2-195 |
|  | OPA2107P | 0.5 | 5 | 6 | 80 | 5 | 15 | 11 | 10 | Ind | DIP, | S2-114 |
|  |  |  |  |  |  |  |  |  |  |  | SOIC | S2-114 |
| Quad FET | OPA404G | 0.75 | $3^{(2)}$ | $\pm 4$ | 92 | 6.4 | 35 | 12 | 5 | Ind | DIP | 2-94 |
|  | OPA404P, U | 2.5 | $5^{(2)}$ | $\pm 12$ | 88 | 6.4 | 35 | 11.5 | 5 | Com | DIP, SOIC | 2-94 |
| Low Cost | OPA121M | 2 | 10 | $\pm 5$ | 110 | 2 | 2 | 11 | 5 | Com | TO-99 | 2-66 |
|  | OPA121P, U | 3 | 10 | $\pm 10$ | 106 | 2 | 2 | 11 | 5 | Com | DIP, SOIC | 2-66 |
|  | OPA602M | 0.25 | 2 | 1 | 92 | 6.5 | 28 | 10 | 15 | Ind | TO-99 | 2-145 |
|  | OPA602P | 0.5 | 5 | 2 | 88 | 6.5 | 24 | 10 | 15 | Ind | DIP, SOIC | 2-145 |
| Wideband | OPA606M | 0.5 | 5 | $\pm 10$ | 100 | 13 | 35 | 12 | 5 | Com | TO-99 | 2-158 |
|  | OPA606P | 3 | $10^{(2)}$ | $\pm 25$ | 90 | 12 | 30 | 11 | 5 | Com | DIP | 2-158 |

NOTES: (1) $\mathrm{Com}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, Ind $=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, Mil $=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. (2) Typical.

## LOW NOISE

Now both FET and bipolar input op amps are offered with guaranteed low noise specifications. Until now the designer had to rely on "typical" specs for his demanding low noise designs. These fully characterized parts allow a truly complete error budget calculation.

LOW NOISE OPERATIONAL AMPLIFIERS (Very Low $e_{N}$ )
Boldface $=$ NEW

| Description | n Model | Noise Voltage at 10 kHz , $\max ^{(\mathrm{V} / \sqrt{\mathrm{Hz}}}$ ( $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ ) | Bias Current ( $25^{\circ} \mathrm{C}$ ), max (pA) | Offset <br> Voltage, max |  | Open <br> Loop <br> Gain, <br> min <br> (dB) | Frequency Response |  | Rated Output, min |  | Temp Range ${ }^{(1)}$ | Pkg | $\begin{gathered} \text { Page } \\ \text { No. } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  | Slew |  |  |  |  |  |
|  |  |  |  | $\begin{gathered} \text { at } \\ 25^{\circ} \mathrm{C} \end{gathered}$ | Temp Drift |  | Gain BW | Rate, min |  |  |  |  |  |
|  |  |  |  | $( \pm \mathrm{mV})$ | $\left( \pm \mu \mathrm{V} /{ }^{\circ} \mathrm{C}\right)$ |  | (MHz) | (V/us) | ( $\pm$ V) | $( \pm m A)$ |  |  |  |
| Bipolar | OPA27J, Z | 3.8 | $\pm 40 \mathrm{nA}$ | 0.025 | 0.6 |  | 120 | 8 | $1.9^{(2)}$ | 12 | 16.6 | Mil | $\begin{aligned} & \text { TO-99, } \\ & \text { DIP } \end{aligned}$ | 2-27 |
|  | OPA37J, Z | 3.8 | $\pm 40 \mathrm{nA}$ | 0.025 | 0.6 | 120 | 63 | $11.9^{(2)}$ | 12 | 16.6 | Mil | $\begin{gathered} \text { TO-99, } \\ \text { DIP } \end{gathered}$ | 2-27 |
|  | OPA177Z, P | P 10 | 1.5 | 0.01 | 0.1 | 134 | 0.6 | 0.3 | 12 | 10 | Ind | DIP | S2-13 |
|  | OPA177S | 10 | 2.8 | 0.06 | 1.2 | 126 | 0.6 | 0.3 | 12 | 10 | Ind | SOIC | S2-13 |
|  | OPA77Z, P | 11 | 2.0 | 0.025 | 0.3 | 134 | 0.6 | 0.3 | 12 | 10 | Ind | DIP | S2-13 |


| Description | Model (n) | Noise <br> Voltage <br> at 10 kHz , <br> max <br> ( $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ ) | Bias Current ( $25^{\circ} \mathrm{C}$ ), max (pA) | Offset <br> Voltage, max |  | Open <br> Loop <br> Gain, <br> min <br> (dB) | Frequency Response |  | Rated Output, min |  | Temp Range ${ }^{(1)}$ | Pkg | $\begin{gathered} \text { Page } \\ \text { No. } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  | Slew |  |  |  |  |  |
|  |  |  |  | $\begin{gathered} \text { at } \\ 25^{\circ} \mathrm{C} \\ ( \pm \mathrm{mV}) \end{gathered}$ |  |  | Gain BW (MHz) | Rate, min (V/ $/ \mathrm{s}$ ) |  |  |  |  |  |
| Wide | OPA101M | 8 | -10 | 0.25 | 5 |  | 94 | 20 | 5 | 12 | 12 | Ind | TO-99 | 2-43 |
| Bandwidth | OPA102M | 8 | -10 | 0.25 | 5 | 94 | 40 | 10 | 12 | 12 | Ind | TO-99 | 2-43 |
| FET | OPA111M | 8 | $\pm 1$ | 0.25 | 1 | 120 | 2 | 1 | 11 | 5 | Ind | TO-99 | 2-55 |
|  | OPA602M | $12^{(2)}$ | 1 | 0.25 | 2 | 92 | 6.5 | 28 | 10 | 15 | Ind | TO-9 | 2-145 |
|  | OPA627M | 5.4 | 20 | 1 | 0.8 | 110 | 16 | 45 | 11.5 | 30 | Ind | TO-99 | S2-74 |
|  | OPA627P | 6.2 | 50 | 0.25 | 2 | 104 | 16 | 40 | 11.5 | 30 | Ind | DIP | S2-74 |
|  | OPA637M | 5.4 | 20 | 1 | 0.8 | 110 | 50 | 100 | 11.5 | 30 | Ind | TO-99 | S2-74 |
|  | OPA637P | 6.2 | 50 | 0.25 | 2 | 104 | 50 | 100 | 11.5 | 30 | Ind | DIP | S2-74 |
| Low Cost | OPA27P, U | 4.5 | $\pm 80 \mathrm{nA}$ | 0.100 | 1.8 | 117 | 8 | $1.9^{(2)}$ | 10 | 16.6 | Com | IP, SOI | 2-27 |
|  | OPA37P, U | 4.5 | $\pm 80 \mathrm{nA}$ | 0.100 | 1.8 | 117 | 63 | $11.9^{(2)}$ | 10 | 16.6 | Com Dip | IP, SOI | C 2-27 |
| Dual FET | OPA2111M | 8 | $\pm 4$ | 0.5 | 2.8 | 114 | 2 | 1 | 11 | 5 | Ind | TO-99 | 2-195 |
|  | OPA2111P | $6^{(2)}$ | $\pm 15$ | 2 | 15 | 106 | 2 | 1 | 11 | 5 | Com | DIP | 2-195 |
| Dual Audio Op Amp | OPA2604 | 10 | 100 | 2 | 5 | 100 | 10 | 15 | 12 | 20 | Ind | $\begin{aligned} & \text { DIP, } \\ & \text { SOIC } \end{aligned}$ | $\begin{aligned} & \text { S2-122 } \\ & \text { S2-122 } \end{aligned}$ |

NOTES: (1) Ind $=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, Mil $=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}, \mathrm{Com}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$. (2) Typical.

## UNITY-GAIN BUFFER (POWER BOOSTER)

These versatile amplifiers boost the ouput current capability of another amplifier; buffer an impedance that might load a critical circuit; and may be used inside the feedback loop of another op amp to form a current-boosted, composite amplifier. Currents as high as $\pm 200 \mathrm{~mA}$ are available with speeds of $2000 \mathrm{~V} / \mu \mathrm{s}$.

UNITY-GAIN BUFFER OPERATIONAL AMPLIFIERS

| Description Model | $\begin{aligned} & \text { Rated } \\ & \text { Output, } \min \\ & ( \pm V) \quad( \pm m A) \end{aligned}$ |  | Frequency Responses |  |  | Gain <br> (V/V) | Input Impedance ( $\Omega$ ) | Temp Range ${ }^{(1)}$ | Pkg | Page No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{aligned} & -3 \mathrm{~dB} \\ & (\mathrm{MHz}) \end{aligned}$ | Full Power (MHz) | $\begin{aligned} & \text { Slew Rate } \\ & (V / \mu s) \end{aligned}$ |  |  |  |  |  |
| High 3553AM Performance | 10 | 200 | 300 | 32 | 2000 | $\approx 1$ | $10^{11}$ | Ind | TO-3 | 2-225 |
| Low Cost OPA633H, P | 11 | 80 | 275 | 65 | 2500 | $\approx 1$ | $1.5 \times 10^{6}$ | Ind | TO-8, DIP | 2-176 |
| Transcon- OPA660 ductance Amp and Buffer | 4 | 8 | 700 | 550 | 2000 | $=1$ | $10^{6}$ | Ind | DIP, SOIC | S2-88 |

NOTE: (1) Ind $=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

## For Immediate Assistance, Contact Your Local Salesperson

## WIDE BANDWIDTH

Design expertise in wideband circuits combines with our fully developed technology to create cost-effective wideband op amps. Burr-Brown highspeed amplifiers also offer outstanding DC performance specifications.


WIDE BANDWIDTH OPERATIONAL AMPLIFIERS (25MHz) (Continued)

| Description | Model | Frequency Response |  |  | Comp |  |  | Offset Voltage, max |  | Open <br> Loop <br> Gain, min <br> (dB) | Temp Range ${ }^{(1)}$ | Pkg | Page No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Slew |  |  |  |  |  |  |  |  |  |  |  |
|  |  | Gain BW | Rate min | $\begin{gathered} \mathbf{t}_{\mathbf{s}} \\ \pm 0.1 \% \end{gathered}$ |  | Rated Output, min |  | $\begin{gathered} \text { At } \\ 25^{\circ} \mathrm{C} \end{gathered}$ | Temp Drift |  |  |  |  |
|  |  | (MHz) | (V/us) | (ns) |  | ( $\pm$ V) | $( \pm \mathrm{mA})$ | ( $\pm \mathrm{mV}$ ) | $\left( \pm \mu \mathrm{V} /{ }^{\circ} \mathrm{C}\right)$ |  |  |  |  |
| Very Fast | OPA620 | 200 | $175{ }^{(2)}$ | 10 | int | 3 | $150{ }^{(2)}$ | 0.5 | $8^{(2)}$ | 55 | Com, MII | DIP, SOIC | $\begin{aligned} & \mathrm{S} 2-42 \\ & \mathrm{~S} 2-42 \end{aligned}$ |
| Settling | OPA621 | 500, | $350{ }^{(2)}$ | 15 | int | 3 | $150^{(2)}$ | 0.5 | $12^{(2)}$ | 55 | Com, Mil | DIP, | S2-48 |
| Precision |  | A=10 |  |  |  |  |  |  |  |  |  | SOIC | S2-48 |
| Very Fast Settling | OPA675G | $\begin{aligned} & 3000, \\ & A=16 \end{aligned}$ | 240 | 15 | ext | 2.1 | $30^{(2)}$ | 1 | 5 | 65 | Com, Mil | DIP | S2-90 |
| Switched Input | OPA676G | $\begin{aligned} & 3000, \\ & A=16 \end{aligned}$ | 240 | 15 | ext | 2.1 | $30^{(2)}$ | 1 | 5 | 65 | Com, Mil | DIP | S2-90 |
| Low Cost | OPA27P, U | $8, A=1$ | $1.9^{(2)}$ | - | int | 12 | 16.6 | 0.100 | 1.8 | 117 | Com D | P, SOIC | 2-27 |
|  | OPA37P, U | $\begin{gathered} 63 \\ A=5 \end{gathered}$ | $11.9{ }^{(2)}$ | - | int ${ }^{(3)}$ | 12 | 16.6 | 0.100 | 1.8 | 117 | Com D | P, SOIC | 2-27 |

NOTES: (1) $\mathrm{Com}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, Ind $=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, Mil $=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. (2) Typical. (3) $\mathrm{G}=5$ min for OPA37.

HIGH VOLTAGE, HIGH CURRENT OPERATIONAL AMPLIFIERS
Boldface $=$ NEW

| Description | Model | Rated Output, min |  | Offset Voltage, max |  | Bias Current ( $25^{\circ} \mathrm{C}$ ), $\max$ (pA) | Frequency Response |  | Open <br> Loop <br> Gain <br> (dB) | Temp Range ${ }^{(1)}$ | Pkg | $\begin{aligned} & \text { Page } \\ & \text { No. } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\begin{gathered} \hline \text { At } \\ 25^{\circ} \mathrm{C} \end{gathered}$ | Temp |  | Unity Gain | Slew Rate |  |  |  |  |
|  |  | ( $\pm$ V) | $( \pm m A)$ | $( \pm \mathrm{mV})$ | $\left( \pm \mu \mathrm{V} /{ }^{\circ} \mathrm{C}\right)$ |  | (MHz) | (V/us) |  |  |  |  |
| High Power | OPA501M | 26 | 10A | 5 | 40 | 20nA | 1 | 1.35 | 98 | Ind | TO-3 | 2-109 |
|  | OPA511M | 22 | 5A | 10 | 65 | 40 | 1 | 1 | 91 | Ind | TO-3 | 2-117 |
|  | OPA512BM | 35 | 10A | 6 | 65 | 30 | 4 | 2.5 | 110 | Ind | TO-3 | 2-122 |
|  | OPA512SM | 35 | 15A | 3 | 40 | 20 | 4 | 2.5 | 110 | Mil | TO-3 | 2-122 |
|  | OPA541M | 35 | 5A | 1 | 30 | 50 | 1.6 | 6 | 90 | Ind | TO-3 | S2-22 |
|  | OPA541AP | 30 | 5A | 10 | 40 | 50 | 1.6 | 6 | 90 | Ind | Power | S2-22 |
|  |  |  |  |  |  |  |  |  |  |  | Plastic |  |
| (Dual) | OPA2541M | 35 | 5A | 1 | 30 | 50 | 1.6 | 8 | 90 | Ind | TO-3 | 2-205 |
|  | 3573M | 20 | $2 A^{(4)}$ | 10 | 65 | 40nA | 1 | 2.6 | 94 | Ind | TO-3 | 2-243 |
| Wideband | 3554M | 10 | 100 | 1 | 15 | 50 | $1700{ }^{(2)}$ | 1200 | 100 | Ind | TO-3 | 2-229 |
| High Voltage | 3584M | 145 | 15 | 3 | 25 | 20 | $20^{(2)}$ | 150 | 126 | Com | TO-3 | 2-255 |
|  | 3583M | 140 | 75 | 3 | 25 | 20 | 5 | 30 | 118 | Ind | TO-3 | 2-251 |
|  | 3582 | 145 | 15 | 3 | 25 | 20 | 5 | 20 | 118 | Com | TO-3 | 2-247 |
|  | 3581 | 70 | 30 | 3 | 25 | 20 | 5 | 20 | 112 | Com | TO-3 | 2-247 |
|  | 3580 | 30 | 60 | 10 | 30 | 50 | 5 | 15 | 106 | Com | TO-3 | 2-247 |
|  | OPA445BM | 35 | 15 | 3 | 10 | 50 | 2 | 10 | 100 | Ind | TO-99 | 2-104 |
| Buffer | 3553M | 10 | 200 | 50 | $300{ }^{(5)}$ | 200 | 300 | 2000 | NA | Ind | TO-3 | 2-225 |
|  | OPA633 | 11 | 80 | 15 | $33^{(5)}$ | $35 \mu \mathrm{~A}$ | $275{ }^{(5)}$ | 2500 | NA | Ind | DIP | 2-176 |

NOTES: (1) $\mathrm{Com}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, Ind $=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, Mil $=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. (2) Gain-bandwidth product. (3) 2 A peak. (4) 5 A peak. (5) Typical.

# For Immediate Assistance, Contact Your Local Salesperson 

## SPECIAL PURPOSE

These op amps offer specialized performance or function, including devices with wide temperature range, low quiescent current, and switched inputs.

| Description | Model | Offset Voltage, max |  | Bias Current $\left(25^{\circ} \mathrm{C}\right)$, max ( $n A$ ) | Open <br> Loop <br> Gain, <br> min <br> (dB) | Frequency Response |  | Rated Output, min |  | Temp Range ${ }^{(1)}$ | Pkg | $\begin{gathered} \text { Page } \\ \text { No. } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \overline{\text { At }} \\ 25^{\circ} \mathrm{C}, \\ ( \pm \mathrm{mV}) \end{gathered}$ | $\begin{gathered} \text { Temp } \\ \text { Drift, } \\ \left( \pm \mu \mathrm{V} /{ }^{\circ} \mathrm{C}\right) \end{gathered}$ |  |  | Unity Gain (MHz) | Slew <br> Rate <br> (V/ $\mu \mathrm{s}$ ) |  |  |  |  |  |
| Very Fast | OPA675G | 1 | 5 | $35 \mu \mathrm{~A}$ | 65 | $185{ }^{(2)}$ | 350 | 2.1 | 30 | Com, Mil | DIP | S2-90 |
| Settling | OPA676G | 1 | 5 | 35 $\mu$ A | 65 | $185{ }^{(2)}$ | 350 | 2.1 | 30 | Com, Mil | DIP ${ }^{\prime}$ | S2-90 |

NOTES: (1) $\mathrm{Com}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, Mil $=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. (2) -3 dB BW at Gain of +10 VN .

Models STILL available but not featured in this book

| Model | Description | Recommended <br> Newer Model | Equivalency(1) |
| :--- | :--- | :---: | :--- |
| $3329 / 03$ | Hybrid Power Booster | OPA633 | F/E |
| 3500 | Low Bias Current Op Amp | OPA27 | F/E |
| 3501 | Low Bias Current Op Amp | OPA111 | P/P |
| 3510 | Low Drift Op Amp | OPA27 | F/E |
| 3521 | Low Drit Op Amp | OPA111 | P/P |
| 3522 | Low Drit Op Amp | OPA111 | P/P |
| 3523 | Low Bias Current Op Amp | OPA128 | P/P |
| 3527 | Low Drift FET Op Amp | OPA111 | P/P |
| 3528 | Low Bias Current Op Amp | OPA128 | P/P |
| 3542 | FET Input Op Amp | OPA121(2) | P/P |
| OPA37HT | Wide Temp Op Amp | OPA11HT | P/P |
| OPA103 | Low Bias Current Op Amp | OPA128 | P/P |
| OPA104 | Low Bias Current Op Amp | OPA128 | P/P |
| DEM102 | Demo Kit for ISO102 |  |  |
| DEM106 | Demo Kit for ISO106 |  |  |

NOTES: (1) $P / P=P$ in for Pin. A true second source. $F / E=$ Functional Equivalent. Very similar function, very similar performance, but not pin for pin. $\mathrm{C} / \mathrm{P}=$ Closest Part. Similar function, similar performance, but significant differences exist. (2) Supply Range for OPA121 is $\pm 5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ (instead of $\pm 5 \mathrm{~V}$ to $\pm 20 \mathrm{~V}$ ).

## OPERATIONAL AMPLIFIERS GLOSSARY

## COMMON-MODE INPUT IMPEDANCE

Effective impedance (resistance in parallel with capacitance) between either input of an amplifier and its common, or ground terminal.

## COMMON-MODE REJECTION (CMR)

When both inputs of a differential amplifier experience the same commonmode voltage (CMV), the output should, ideally, be unaffected. CMR is the ratio of the common-mode input voltage change to the differential input voltage (error voltage) which produces the same output change.

CMR (in dB) $=20 \log _{10}$ CMV/Error Voltage
Thus a CMR of 80 dB means that 1 V of common-mode voltage will cause an error of $100 \mu \mathrm{~V}$ (referred to input).

## COMMON-MODE VOLTAGE (CMV)

That portion of an input signal common to both inputs of a differential amplifier. Mathematically it is defined as the average of the signals at the two inputs:

$$
C M V=\left(e_{1}+e_{2}\right) / 2
$$

## COMMON-MODE VOLTAGE GAIN

Ratio of the output signal voltage (ideally zero) to the common-mode input signal voltage.

## COMMON-MODE VOLTAGE RANGE

Range of input voltage for linear, nonsaturated operation.

## DIFFERENTIAL INPUT IMPEDANCE

Apparent impedance, resistance in parallel with capacitance, between the two input terminals.

## FULL POWER FREQUENCY RESPONSE

Maximum frequency at which a device can supply its peak-to-peak rated output voltage and current, without introducing significant distortion.

## GAIN-BANDWIDTH PRODUCT

Product of small signal, open-loop gain and frequency at that gain.

# For Immediate Assistance, Contact Your Local Salesperson 

## INPUT BIAS CURRENT

DC input current required at each input of an amplifier to provide zero output voltage when the input signal and input offset voltage are zero. The specified maximum is for each input.

## INPUT BIAS CURRENT vs SUPPLY VOLTAGE

Sensitivity of input bias current to power supply voltages.

## INPUT BIAS CURRENT vs TEMPERATURE

Sensitivity of input bias current to temperature.

## INPUT CURRENT NOISE

Input current that would produce, at the output of a noiseless amplifier, the same output as that produced by the inherent noise generated internally in the amplifier when the source resistances are large.

## INPUT OFFSET CURRENT

Difference of the two input bias currents of a differential amplifier.

## INPUT OFFSET VOLTAGE

DC input voltage required to provide zero voltage at the output of an amplifier when the input signal and input bias currents are zero.

## INPUT OFFSET VOLTAGE vs SUPPLY VOLTAGE (PSR)

Sensitivity of input offset voltage to the power supply voltages. Both power supply voltages are changed in the same direction and magnitude over the operating voltage range.

## INPUT OFFSET VOLTAGE vs TEMPERATURE (DRIFT)

Rate of change of input offset voltage with temperature. At Burr-Brown, this is the change in input offset voltage from $+25^{\circ} \mathrm{C}$ to the maximum specification temperature, plus the change in input offset voltage from $+25^{\circ} \mathrm{C}$ to the minimum specification temperature, this quantity is divided by the specified temperature range.

## INPUT OFFSET VOLTAGE vs TIME

The sensitivity of input offset voltage to time.

## INPUT VOLTAGE NOISE

Differential input voltage that would produce, at the output of a noiseless amplifier, the same output as that produced by the inherent noise generated internally in the amplifier when the source resistances are small.

## MAXIMUM SAFE INPUT VOLTAGE

Maximum voltage that may be applied at, or between, the inputs without damage.

## OPEN-LOOP GAIN

Ratio of the output signal voltage to the differential input signal voltage.

## OPERATING TEMPERATURE RANGE

Temperature range over which the amplifier may be safely operated.

## OUTPUT RESISTANCE

Open-loop output source resistance with respect to ground.

## POWER SUPPLY RATED VOLTAGE

Normal value of power supply voltage at which the amplifier is designed to operate.

## POWER SUPPLY VOLTAGE RANGE

Range of power supply voltage over which the amplifier may be safely operated.

## QUIESCENT CURRENT

Current required from the power supply to operate the amplifier with no load and with the output at zero volts.

## RATED OUTPUT

Peak output voltage and current that can be continuously, simultaneously supplied.

## SETTLING TIME

Time required, after application of a step input signal, for the output voltage to settle and remain within a specified error band around the final value.

## SLEW RATE

Maximum rate of change of the output voltage when supplying rated output current.

## SPECIFICATION TEMPERATURE RANGE

Temperature range over which "versus temperature" specifications are specified.

## STORAGE TEMPERATURE RANGE

Temperature range over which the amplifier may be safely stored, unpowered.

## UNITY-GAIN FREQUENCY RESPONSE

Frequency at which the open-loop gain becomes unity.


## FEATURES

- LOW OFFSET VOLTAGE: $10 \mu \mathrm{~V}$ max
- LOW DRIFT: $0.1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$
- HIGH OPEN-LOOP GAIN: 130dB min
- LOW QUIESCENT CURRENT: 1.5mA typ
- REPLACES INDUSTRY-STANDARD OP AMPS: OP-07, OP-77, OP-177, AD707, ETC.


## DESCRIPTION

The OPA177 and OPA77 precision bipolar op amps feature very low offset voltage and drift. Laser-trimmed offset, drift and input bias current virtually eliminate the need for costly external trimming. Their high performance and low cost make them ideally suited to a wide range of precision instrumentation.

The low quiescent current of the OPA177 and OPA77 dramatically reduce warm-up drift and errors due to

## APPLICATIONS

- PRECISION INSTRUMENTATION
- DATA ACQUISITION
- TEST EQUIPMENT
- BRIDGE AMPLIFIER
- THERMOCOUPLE AMPLIFIER
thermoelectric effects in input interconnections. They provide an effective alternative to chopper-stabilized amplifiers. The low noise of the OPA177 and OPA77 maintains accuracy.
OPA177 and OPA77 performance gradeouts are available. Packaging options include 8-pin plastic DIP, 8pin ceramic DIP, and SO-8 surface-mount packages.


International Alrport Industrial Park - Mailling Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tel: (602) 746-1111 - Twx: 910-952-1111 - Ceble: BRRCORP - Telax: 066-6491 • FAX: (602) 889-1510 - hmmediate Product Info: (800) 548-6132

## OPA177 SPECIFICATIONS

## ELECTRICAL

At $V_{S}= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted.

| PARAMETER | CONDITION | OPA177E |  |  | OPA177F |  |  | OPA177G |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| OFFSET VOLTAGE <br> Input Offset Voltage <br> Long-Term Input Offset ${ }^{(1)}$ <br> Voltage Stability <br> Offset Adjustment Range <br> Power Supply Rejection Ratio | $\begin{gathered} R_{p}=20 \mathrm{k} \Omega \\ V_{s}= \pm 3 \mathrm{~V} \text { to } \pm 18 \mathrm{~V} \end{gathered}$ | 120 | $\begin{gathered} 4 \\ 0.2 \\ \\ \pm 3 \\ 125 \end{gathered}$ | 10 | 115 | $\begin{aligned} & 10 \\ & 0.3 \end{aligned}$ | 25 | 110 | $\begin{gathered} 20 \\ 0.4 \\ \\ 120 \end{gathered}$ | 60 | $\mu \mathrm{V}$ $\mu \mathrm{V} / \mathrm{Mo}$ <br> mV <br> dB |
| INPUT BIAS CURRENT Input Offset Current Input Bias Current |  |  | $\begin{aligned} & 0.3 \\ & 0.5 \end{aligned}$ | $\begin{gathered} 1 \\ \pm 1.5 \end{gathered}$ |  | * | $\begin{aligned} & 1.5 \\ & \pm 2 \end{aligned}$ |  | * | $\begin{gathered} 2.8 \\ \pm 2.8 \end{gathered}$ | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ |
| NOISE <br> Input Noise Voltage Input Noise Current | 1 Hz to $100 \mathrm{~Hz}^{(2)}$ <br> 1 Hz to 100 Hz |  | $\begin{array}{r} 85 \\ 4.5 \end{array}$ | 150 |  | * | * |  | * | * | nVrms pArms |
| INPUT IMPEDANCE Input Resistance | $\begin{aligned} & \text { Differential Mode }{ }^{(3)} \\ & \text { Common Mode } \end{aligned}$ | 26 | $\begin{gathered} 45 \\ 200 \end{gathered}$ |  | * | * |  | 18.5 | * |  | $\begin{aligned} & \mathrm{M} \Omega \\ & \mathrm{G} \Omega \end{aligned}$ |
| INPUT VOLTAGE RANGE Common-Mode Input Range ${ }^{(4)}$ Common-Mode Rejection | $V_{C M}= \pm 13 \mathrm{~V}$ | $\begin{aligned} & \pm 13 \\ & 130 \end{aligned}$ | $\begin{aligned} & \pm 14 \\ & 140 \end{aligned}$ |  | * | * |  | $115$ | * |  | $\begin{gathered} V \\ d B \end{gathered}$ |
| OPEN-LOOP GAIN Large-Signal Voltage Gain | $\begin{gathered} R_{1} \geq 2 \mathrm{k} \Omega \\ V_{0}= \pm 10 \mathrm{~V}^{(5)} \end{gathered}$ | 5000 | 12000 |  | * | * |  | 2000 | 6000 |  | V/mV |
| OUTPUT <br> Output Voltage Swing <br> Open-Loop Output Resistance | $\begin{aligned} & R_{L} \geq 10 \mathrm{k} \Omega \\ & R_{\mathrm{L}} \geq 2 \mathrm{k} \Omega \\ & R_{\mathrm{L}} \geq 1 \mathrm{k} \Omega \end{aligned}$ | $\begin{gathered} \pm 13.5 \\ \pm 12.5 \\ \pm 12 \end{gathered}$ | $\begin{gathered} \pm 14 \\ \pm 13 \\ \pm 12.5 \\ 60 \\ \hline \end{gathered}$ |  | * | * |  | * | * |  | $V$ $V$ $V$ $\mathbf{\Omega}$ |
| FREQUENCY RESPONSE Slew Rate Closed-Loop Bandwidth | $\begin{aligned} R_{L} & \geq 2 k \Omega \\ G & =+1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.6 \end{aligned}$ |  | * | * |  | * | * |  | $\mathrm{V} / \mathrm{\mu s}$ MHz |
| POWER SUPPLY <br> Power Consumption <br> Supply Current | $V_{s}= \pm 15 \mathrm{~V}$, No Load <br> $V_{s}= \pm 3 V$, No Load <br> $V_{s}= \pm 15 \mathrm{~V}$, No Load |  | $\begin{aligned} & 40 \\ & 3.5 \\ & 1.3 \end{aligned}$ | $\begin{gathered} 60 \\ 4.5 \\ 2 \end{gathered}$ |  | * | * | $\cdots$ | * | * | $\begin{aligned} & \mathrm{mW} \\ & \mathrm{~mW} \\ & \mathrm{~mA} \end{aligned}$ |

ELECTRICAL
At $V_{s}= \pm 15 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$, unless otherwise noted.

| OFFSET VOLTAGE Input Offset Voltage Average Input Offset Voltage Driff(t) Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{s}}= \pm 3 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | 120 | $\begin{gathered} 10 \\ 0.03 \\ \\ \hline 125 \\ \hline \end{gathered}$ | 20 0.1 | 110 | $\begin{aligned} & 15 \\ & 0.1 \\ & 120 \end{aligned}$ | 40 0.3 | 106 | 20 0.7 <br> 115 | $\begin{aligned} & 100 \\ & 1.2 \end{aligned}$ | $\begin{gathered} \mu V V C \\ \mu V B \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| InPut bias Current <br> Input Offset Current <br> Average Input Offset Current Dritt(7) <br> Input Bias Current <br> Average Input Bias Current Drit(t) |  |  | $\begin{gathered} 0.5 \\ 1.5 \\ 0.5 \\ 8 \end{gathered}$ | $\begin{aligned} & 1.5 \\ & 25 \\ & \\ & \pm 4 \\ & 25 \end{aligned}$ |  |  | $\begin{gathered} 2.2 \\ 40 \\ \cdot \\ 40 \end{gathered}$ |  | 15 | $\begin{aligned} & 4.5 \\ & 85 \\ & \\ & \pm 6 \\ & 60 \end{aligned}$ | $\begin{gathered} \mathrm{nA} \\ \mathrm{pA} A^{\circ} \mathrm{C} \\ \mathrm{nA} \\ \mathrm{pA} \mathrm{~A}^{\circ} \mathrm{C} \end{gathered}$ |
| input voltage range Common-Mode input Range Common-Mode Rejection | $\mathrm{V}_{\mathrm{cu}}= \pm 13 \mathrm{~V}$ | $\pm 13$ | $\begin{gathered} \pm 13.5 \\ 120 \end{gathered}$ | 140 | - | * | - | * | $110$ | - | $\begin{gathered} v \\ d B \end{gathered}$ |
| OPEN-LOOP GAIN Large-Signal Voltage Gain | $\mathrm{R}_{2} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{0}= \pm 10 \mathrm{~V}$ | 2000 | 6000 |  | * | - |  | 1000 | 4000 |  | V/mV |
| OUTPUT <br> Output Voltage Swing | $\mathrm{R}_{\mathrm{t}} \geq 2 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 13$ |  | - | . |  |  | - |  | V |
| POWER SUPPLY <br> Power Consumption Supply Current | $\begin{aligned} & V_{s}= \pm 15 \mathrm{~V} \text {, No Load } \\ & \mathrm{v}_{\mathrm{s}}= \pm 15 \mathrm{~V} \text {, No Load } \end{aligned}$ |  | $\begin{array}{r} 60 \\ 2 \\ \hline \end{array}$ | $\begin{array}{r} 75 \\ 2.5 \end{array}$ |  | * | * |  | * |  | $\underset{\mathrm{mA}}{ }$ |

- Same as specifcation for product to left.

NOTES: (1) Long-Term Input Offset Voltage Stability refers to the averaged trend line of $\mathrm{V}_{\mathrm{os}}$ vs time over extended periods after the first 30 days of operation. Excluding the initial hour of operation, changes in $\mathrm{V}_{\text {os }}$ during the first 30 operating days are typically less than $2 \mu \mathrm{~V}$. (2) Sample tested. (3) Guaranteed by design. (4) Guaranteed by CMRR test condition. (5) To insure high open-loop gain throughout the $\pm 10 \mathrm{~V}$ output range, $A_{o d}$ is tested at $-10 \mathrm{~V} \leq \mathrm{V}_{0} \leq 0 \mathrm{~V}, 0 \mathrm{~V} \leq \mathrm{V}_{0} \leq+10 \mathrm{~V}$, and $-10 \mathrm{~V} \leq \mathrm{V}_{0} \leq+10 \mathrm{~V}$. (6) OP177EZ and OP177FZ: TCV ${ }_{o s}$ is $100 \%$ tested. (7) Guaranteed by end-point limits.

OPA77 SPECIFICATIONS

## ELECTRICAL

At $\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted.

| PARAMETER | CONDITION | OPAT7E |  |  | OPAT7F |  |  | OPAT7G |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| OFFSET VOLTAGE <br> Input Offset Voltage <br> Long-Term Input Offset <br> Voltage Stability (") <br> Offset Adjustment Range <br> Power Supply Rejection Ratio | $\begin{gathered} R_{\text {Tram }}=20 \mathrm{k} \Omega \\ V_{8}= \pm 3 \mathrm{~V} \text { to } \pm 18 \mathrm{~V} \end{gathered}$ |  | $\begin{aligned} & 10 \\ & 0.3 \\ & \pm 3 \\ & 0.7 \end{aligned}$ | $25$ $3$ |  | $\begin{aligned} & 20 \\ & 0.4 \end{aligned}$ | $60$ |  | $50$ | $100$ | $\begin{gathered} \mu \mathrm{V} \\ \mu \mathrm{~V} / \mathrm{Mo} \\ \\ \mathrm{mV} \\ \mu \mathrm{~V} / \mathrm{V} \\ \hline \end{gathered}$ |
| INPUT BIAS CURRENT Input Offset Current Input Bias Current |  |  | $\begin{aligned} & 0.3 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 1.5 \\ & \pm 2 \end{aligned}$ |  | * | $\begin{gathered} 2.8 \\ \pm 2.8 \end{gathered}$ |  | - | - | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ |
| NOISE <br> Input Noise Voltage Input Noise Voltage Density <br> Input Noise Current Input Noise Current Density | $\begin{gathered} 0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz}^{(2)} \\ f=10 \mathrm{~Hz}^{(2)} \\ f=100 \mathrm{~Hz}^{(2)} \\ f=1000 \mathrm{~Hz}^{(2)} \\ 0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \\ f=10 \mathrm{~Hz} \\ f=100 \mathrm{~Hz} \\ f=1000 \mathrm{~Hz} \end{gathered}$ |  | $\begin{gathered} 0.35 \\ 8.5 \\ 7.5 \\ 7.5 \\ 35 \\ 0.73 \\ 0.26 \\ 0.22 \end{gathered}$ | $\begin{aligned} & 0.6 \\ & 18 \\ & 13 \\ & 11 \end{aligned}$ |  | 0.38 $\vdots$ $\vdots$ $\vdots$ $\vdots$ $\bullet$ | $\begin{gathered} 0.65 \\ 20 \\ 13.5 \\ 11.5 \end{gathered}$ |  |  | $\stackrel{*}{*}$ | $\mu \mathrm{Vp}-\mathrm{p}$ <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $n \mathrm{~V} / \sqrt{\mathrm{Hz}}$ <br> $n \mathrm{~V} / \sqrt{\mathrm{Hz}}$ <br> pAp-p <br> $\mathrm{pA} \sqrt{\mathrm{Hz}}$ <br> $\mathrm{pA} \sqrt{\mathrm{Hz}}$ <br> $\mathrm{pA} \sqrt{\mathrm{Hz}}$ |
| INPUT RESISTANCE <br> Differential Input Resistance ${ }^{(3)}$ Common-mode Input Resistance |  | 26 | $\begin{gathered} 45 \\ 200 \end{gathered}$ |  | 18.5 | * |  | * | * |  | $\begin{aligned} & \mathrm{M} \Omega \\ & \mathrm{G} \Omega \end{aligned}$ |
| INPUT VOLTAGE RANGE Common Mode Input Range Common-Mode Rejection | $V_{C M}= \pm 13 \mathrm{~V}$ | $\pm 13$ | $\begin{gathered} \pm 14 \\ 0.1 \end{gathered}$ | 1 | * | * | 1.6 | * | - | * | $\begin{gathered} \mathrm{V} \\ \mu \mathrm{~V} N \\ \hline \end{gathered}$ |
| OPEN-LOOP GAIN Large-Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{0}= \pm 10 \mathrm{~V}$ | 5000 | 12000 |  | 2000 | 6000 |  | * | - |  | V/mV |
| OUTPUT <br> Output Voltage Swing <br> Open-Loop Output Resistance | $\begin{aligned} & R_{L} \geq 10 \mathrm{k} \Omega \\ & R_{L} \geq 2 \mathrm{k} \Omega \\ & R_{L} \geq 1 \mathrm{k} \Omega \end{aligned}$ | $\begin{gathered} \pm 13.5 \\ \pm 12.5 \\ \pm 12 \end{gathered}$ | $\begin{gathered} \pm 14 \\ \pm 13 \\ \pm 12.5 \\ 60 \end{gathered}$ |  | * | * |  | * | * |  | $V$ $V$ $V$ $\mathbf{\Omega}$ |
| FREQUENCY RESPONSE <br> Slew Rate <br> Closed-Loop Bandwidth | $\begin{gathered} \mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega \\ \mathrm{AVCL}=+1 \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.6 \end{aligned}$ |  | * | * |  | * | - |  | $\begin{aligned} & \mathrm{V} / \mu \mathrm{s} \\ & \mathrm{MHz} \end{aligned}$ |
| POWER SUPPLY <br> Power Consumption | $\begin{aligned} & V_{s}= \pm 15 \mathrm{~V}, \text { No Load } \\ & V_{s}= \pm 3 \mathrm{~V} \text {, No Load } \end{aligned}$ |  | $\begin{aligned} & 50 \\ & 3.5 \end{aligned}$ | $\begin{aligned} & 60 \\ & 4.5 \end{aligned}$ |  | * | * |  | * | * | $\begin{gathered} \mathrm{mW} \\ \mathrm{~mW} \end{gathered}$ |

## ELECTRICAL

At $V_{S}= \pm 15 \mathrm{~V},-25^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C}$ for OPA77EZ and OPA77FZ, $0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C}$ for OPA77FP and OPA77GP, unless otherwise noted.

| OFFSET VOLTAGE Input Offset Voitage <br> Average Input Offset ${ }^{(4)}$ Voltage Drift Power Supply Rejection Ratio | Z Package <br> P Package <br> Z Package <br> P Package $V_{8}= \pm 3 V \text { to } \pm 18 \mathrm{~V}$ |  | $\begin{gathered} 10 \\ 10 \\ 0.1 \\ 0.3 \\ 1 \\ \hline \end{gathered}$ | $\begin{gathered} 45 \\ 55 \\ 0.3 \\ 0.6 \\ 3 \\ \hline \end{gathered}$ |  | 20 20 0.2 0.4 | $\begin{gathered} 100 \\ 100 \\ 0.6 \\ 1 \\ 5 \\ \hline \end{gathered}$ |  | $\begin{aligned} & 80 \\ & 0.7 \end{aligned}$ | $\begin{aligned} & 150 \\ & 1.2 \end{aligned}$ | $\begin{gathered} \mu \mathrm{V} \\ \mu \mathrm{~V} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ \mu \mathrm{~V} N \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT BIAS CURRENT <br> Input Offset Current Avg Input Offset Current Drift(5) Input Bias Current Avg Input Bias Current Drift ${ }^{(5)}$ |  |  | 0.5 1.5 2.4 8 | $\begin{aligned} & 2.2 \\ & 40 \\ & \pm 4 \\ & 40 \end{aligned}$ |  | $\stackrel{+}{*}$ | $\begin{aligned} & 4.5 \\ & 85 \\ & \pm 6 \\ & 60 \end{aligned}$ |  | $\stackrel{*}{*}$ | * | $\begin{gathered} n A \\ \mathrm{pA} \mu^{\circ} \mathrm{C} \\ \mathrm{nA} \\ \mathrm{pA} \mathrm{P}^{\circ} \mathrm{C} \end{gathered}$ |
| INPUT VOLTAGE RANGE Common Mode Input Range Common-Mode Rejection | $V_{C M}= \pm 13 \mathrm{~V}$ | $\pm 13$ | $\begin{gathered} \pm 13.5 \\ 0.1 \end{gathered}$ | 1 | * | * | 3 | * | * | - | $\begin{gathered} \mathrm{V} \\ \mu \mathrm{~V} / \end{gathered}$ |
| OPEN-LOOP GAIN <br> Large-Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{0}= \pm 10 \mathrm{~V}$ | 2000 | 6000 |  | 1000 | 4000 |  | * | * |  | V/mV |
| OUTPUT <br> Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 13$ |  | * | * |  | * | * |  | V |
| POWER SUPPLY <br> Power Consumption | $\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$, No Load |  | 60 | 75 |  | * | - |  | * | - | mW |

[^0]For Immediate Assistance, Contact Your Local Salesperson
MECHANICAL

## P Package - 8-PIn Plastic DIP



|  | INCHES |  | MILLMETERS |  |
| :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |
| $A$ | .155 | .200 | 3.94 | 5.08 |
| $A_{1}$ | .020 | .050 | 0.51 | 1.27 |
| $B_{1}$ | .014 | .020 | 0.36 | 0.51 |
| $B_{1}$ | .045 | .065 | 1.14 | 1.65 |
| $C^{(1)}$ | .008 | .012 | 0.20 | 0.30 |
| $\mathrm{D}^{(1)}$ | .370 | .400 | 9.40 | 10.16 |
| $E_{1}$ | .300 | .325 | 7.62 | 8.26 |
| $E_{1}$ | .240 | .260 | 6.10 | 6.60 |
| $e_{1}$ | .100 BASIC | 2.54 BASIC |  |  |
| $e_{A}$ | .300 BASIC | 7.62 BASIC |  |  |
| L | .125 | .150 | 3.18 |  |


|  | INCHES |  |  | MILUMETERS |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |  |
| $L_{2}^{(2)}$ | 0 | .030 | 0.00 | 0.76 |  |
| $\alpha$ | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | $15^{\circ}$ |  |
| $P$ | .015 | .050 | 0.38 | 1.270 |  |
| $Q_{1}$ | .040 | .075 | 1.02 | 1.91 |  |
| $S^{(1)}$ | .015 | .050 | 0.38 | 1.27 |  |

(1) Not JEDEC Std.
(2) $e_{1}$ and $e_{A}$ apply in zone $L_{2}$ when unit installed.
NOTE: Leads in true position within $0.01^{\prime \prime}(0.25 \mathrm{~mm}) R$ at MMC at seating plane.

Z Package - 8-Pin SSI Ceramic DIP


|  | INCHES |  | MILLMMETERS |  |
| :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |
| A | . 160 | . 214 | 4.07 | 5.44 |
| $A_{1}$ | . 009 | . 060 | 0.23 | 1.52 |
| B | . 015 | . 021 | . 38 | . 54 |
| $\mathrm{B}_{1}$ | . 045 | . 060 | 1.14 | 1.52 |
| C | . 008 | . 012 | 0.20 | 0.30 |
| D | . 365 | . 395 | 9.27 | 10.03 |
| E | . 290 | . 320 | 7.37 | 8.13 |
| E1 | . 245 | 255 | 6.22 | 6.48 |
| $\mathrm{El}_{1}$ | . 100 BASIC |  | 2.54 BASIC |  |
| OA | . 268 | . 288 | 6.81 | 7.31 |
| L | . 125 | . 175 | 3.18 | 4.45 |
| $\alpha$ | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | $15^{\circ}$ |
| $\mathrm{Q}_{1}$ | . 180 | . 220 | 4.57 | 5.59 |
| S | - | . 098 | - | 2.49 |
| e | . 290 | . 320 | 7.37 | 8.13 |

NOTE: Leads in true position within $0.01^{\prime \prime}$ $(0.25 \mathrm{~mm}) R$ at MMC at seating plane.

S Package - 8-PIn SOIC


|  | INCHES |  | MILLIMETERS |  |
| :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |
| A | . 185 | 201 | 4.70 | 5.11 |
| $\mathrm{Al}_{1}$ | . 178 | 201 | 4.52 | 5.11 |
| B | . 146 | . 162 | 3.71 | 4.11 |
| $\mathrm{B}_{1}$ | . 130 | . 149 | 3.30 | 3.78 |
| C | . 054 | . 145 | 1.37 | 3.69 |
| D | . 015 | . 019 | 0.38 | 0.48 |
| G | . 050 BASIC |  | 1.27 BASIC |  |
| H | . 018 | . 026 | 0.46 | 0.66 |
| J | . 008 | . 012 | 0.20 | 0.30 |
| L | 220 | . 252 | 5.59 | 6.40 |
| M | $0^{\circ}$ | $10^{\circ}$ | $0^{\circ}$ | $10^{\circ}$ |
| N | . 000 | . 012 | 0.00 | 0.30 |

NOTE: Leads in true position within $0.01^{\prime \prime}$ $(0.25 \mathrm{~mm}) R$ at MMC at seating plane.

## PIN CONFIGURATION



## ORDERING INFORMATION

|  |  |  |
| :--- | :---: | :---: |
| MODEL | PACKAGE | TEMP. RANGE |
| OPA177FP | 8-Pin Plastic DIP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OPA177GP | 8-Pin Plastic DIP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OPA177GS | SO-8 Surface-Mount | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OPA177EZ | 8-Pin Ceramic DIP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OPA177FZ | 8-Pin Ceramic DIP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OPA177GZ | 8-Pin Ceramic DIP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OPA77FP | 8-Pin Plastic DIP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OPA77GP | 8-Pin Plastic DIP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OPA77EZ | 8-Pin Ceramic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OPA77FZ | 8-Pin Ceramic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |

## ABSOLUTE MAXIMUM RATINGS

| Power Supply Voltage $\pm 22 \mathrm{~V}$ <br> Differential Input Voltage $\qquad$ $\pm 30 \mathrm{~V}$ <br> Input Voltage $\qquad$ <br> Output Short Circuit $\qquad$ Continuous <br> Operating Temperature: <br> Ceramic DIP (Z). $\qquad$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ <br> Plastic DIP (P), SO-8 (S) $\qquad$ $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ <br> Storage Temperature: <br> Ceramic DIP (Z) $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ <br> Plastic DIP (P), SO-8 (S) $\qquad$ $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ <br> Junction Temperature $\qquad$ $+150^{\circ} \mathrm{C}$ <br> Lead Temperature (soldering, 10s) $\qquad$ $+300^{\circ} \mathrm{C}$ |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

in small changes to the OPA177's input bias current.
Burr-Brown's standard ESD test method consists of five 1000 V positive and negative discharges $(100 \mathrm{pF}$ in series with $1.5 \mathrm{k} \Omega$ ) applied to each pin.
Failure to observe proper handling procedures could result

Any integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. ESD can cause damage ranging from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet published specifications.

## TYPICAL PERFORMANCE CURVES

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.


For Immediate Assistance, Contact Your Local Salesperson
TYPICAL PERFORMANCE CURVES (CONT)
$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.







## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.


TOTAL NOISE vs BANDWIDTH
( 0.1 Hz to Frequency Indicated)




OPA177


## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.



## APPLICATIONS INFORMATION

The OPA177 is unity-gain stable, making it easy to use and free from oscillations in the widest range of circuitry. Applications with noisy or high impedance power supply lines may require decoupling capacitors close to the device pins. In most cases $0.1 \mu \mathrm{~F}$ ceramic capacitors are adequate.
The OPA177 has very low offset voltage and drift. To achieve highest performance, circuit layout and mechanical conditions must be optimized. Offset voltage and drift can be degraded by small thermoelectric potentials at the op amp inputs. Connections of dissimilar metals will generate thermal potential which can mask the ultimate performance of the OPA177. These thermal potentials can be made to cancel by assuring that they are equal in both input terminals.

1. Keep connections made to the two input terminals close together.
2. Locate heat sources as far as possible from the critical input circuitry.
3. Shield the op amp and input circuitry from air currents such as cooling fans.

## OFFSET VOLTAGE ADJUSTMENT

The OPA177 and OPA77 have been laser-trimmed for low offset voltage and drift so most circuits will not require external adjustment. Figure 1 shows the optional connection of an external potentiometer to adjust offset voltage. This adjustment should not be used to compensate for offsets created elsewhere in a system since this can introduce excessive temperature drift.


FIGURE 1. Optional Offset Nulling Circuit.

## INPUT PROTECTION

The inputs of the OPA177 and OPA77 are protected with $500 \Omega$ series input resistors and diode clamps as shown in the simplified circuit diagram. The inputs can withstand $\pm 30 \mathrm{~V}$ differential inputs without damage. The protection diodes will, of course, conduct current when the inputs are overdriven. This may disturb the slewing behavior of unity-gain follower applications, but will not damage the op amp.

## NOISE PERFORMANCE

The noise performance of the OPA177 and OPA77 is optimized for circuit impedances in the range of $2 \mathrm{k} \Omega$ to $50 \mathrm{k} \Omega$. Total noise in an application is a combination of the op amp's input voltage noise and input bias current noise reacting with circuit impedances. For applications with higher source impedance, the OPA627 FET-input op amp will generally provide lower noise. For very low impedance applications, the OPA27 will provide lower noise.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)


(a)

(b)

OPA177 with no external bias current cancellation resistor.

FIGURE 2. Input Bias Current Cancellation.

## INPUT BIAS CURRENT CANCELLATION

The input stage base current of the OPA177 is internally compensated with an equal and opposite cancellation current. The resulting input bias current is the difference between the input stage base current and the cancellation current. This residual input bias current can be positive or negative.

When the bias current is cancelled in this manner, the input bias current and input offset current are approximately the same magnitude. As a result, it is not necessary to balance the DC resistance seen at the two input terminals (Figure 2). A resistor added to balance the input resistances may actually increase offset and noise.


## High Power Monolithic OPERATIONAL AMPLIFIER

## FEATURES

- POWER SUPPLIES TO $\pm 40 \mathrm{~V}$
- OUTPUT CURRENT TO 10A PEAK
- PROGRAMMABLE CURRENT LIMIT
- INDUSTRY-STANDARD PINOUT
- FET INPUT
- TO-3 AND LOW-COST POWER PLASTIC PACKAGES


## DESCRIPTION

The OPA541 is a power operational amplifier capable of operation from power supplies up to $\pm 40 \mathrm{~V}$ and continuous output currents up to 5A. Internal current limit circuity can be user-programmed with a single external resistor, protecting the amplifier and load from fault conditions. The OPA541 is fabricated using a proprietary bipolar/FET process.
Pinout is compatible with popular hybrid power amplifiers such as the OPA511, OPA512 and the 3573.

## APPLICATIONS <br> - MOTOR DRIVER <br> - SERVO AMPLIFIER <br> - SYNCHRO EXCITATION <br> - AUDIO AMPLIFIER <br> - PROGRAMMABLE POWER SUPPLY

The OPA541 uses a single current-limit resistor to set both the positive and negative current limits. Applications currently using hybrid power amplifiers requiring two current-limit resistors need not be modified.
The OPA541 is available in an 11-pin power plastic package and an industry-standard 8-pin TO-3 hermetic package. The power plastic package has a cop-per-lead frame to maximize heat transfer. On the TO3 package, the case is isolated from all circuitry, allowing it to be mounted directly to a heat sink without special insulators.


International Alrport Industrial Park - Malling Address: PO Box 11400 - Tucson, AZ 85734 . Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tel: (602) 746-1111 • Twx: 910-952-1111 - Cable: BBRCORP • Telex: 066-6491 • FAX: (602) 889-1510 • Immedate Product info: (600) 548-6132

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## SPECIFICATIONS

## ELECTRICAL

At $T_{c}=+25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{s}}= \pm 35 \mathrm{VDC}$ unless otherwise noted.

| PARAMETER | CONDITIONS | OPA541AN/AP |  |  | OPA541BM/SM |  |  | UNTTS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| INPUT OFFSET VOLTAGE Vos <br> vs Temperature <br> vs Supply Voltage <br> vs Power | Specified Temperature Range $V_{s}= \pm 10 \mathrm{~V}$ to $\pm V_{\text {mux }}$ |  | $\begin{gathered} \pm 2 \\ \pm 20 \\ \pm 2.5 \\ \pm 20 \end{gathered}$ | $\begin{aligned} & \pm 10 \\ & \pm 40 \\ & \pm 10 \\ & \pm 60 \end{aligned}$ |  | $\pm 0.1$ $\pm 15$ $\vdots$ | $\begin{gathered} \pm 1 \\ \pm 30 \end{gathered}$ | $\begin{gathered} m \mathrm{~V} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ \mu \mathrm{~V} / \\ \mu \mathrm{V} / \mathrm{W} \end{gathered}$ |
| INPUT BIAS CURRENT $I_{B}$ |  |  | 4 | 50 |  | - | - | PA |
| INPUT OFFSET CURRENT $I_{o s}$ | Specified Temperature Range |  | $\pm 1$ | $\begin{gathered} \pm 30 \\ 5 \end{gathered}$ |  | * | * | $\begin{aligned} & \mathrm{pA} \\ & \mathrm{nA} \end{aligned}$ |
| INPUT CHARACTERISTICS <br> Common-Mode Voltage Range Common-Mode Rejection Input Capacitance Input Impedance, DC | Specified Temperature Range $V_{c M}=\left(\left\| \pm V_{s}\right\|-6 V\right)$ | $\begin{gathered} \pm\left(\left\|V_{\mathrm{s}}\right\|-6\right) \\ 95 \end{gathered}$ | $\begin{gathered} \pm\left(\left\|V_{s}\right\|-3\right) \\ 113 \\ 5 \\ 1 \\ \hline \end{gathered}$ |  | * | $\stackrel{+}{*}$ |  | $\begin{gathered} \mathrm{V} \\ \mathrm{~dB} \\ \mathrm{pF} \\ \mathrm{~T} \Omega \end{gathered}$ |
| GAIN CHARACTERISTICS <br> Open Loop Gain at 10 Hz Gain-Bandwidth Product | $\mathrm{R}_{\mathrm{L}}=6 \Omega$ | 90 | $\begin{gathered} 97 \\ 1.6 \\ \hline \end{gathered}$ |  | - | * |  | $\begin{gathered} \mathrm{dB} \\ \mathrm{MHz} \end{gathered}$ |
| OUTPUT <br> Voltage Swing <br> Current, Peak | $\begin{gathered} I_{0}=5 \mathrm{~A}, \text { Continuous } \\ I_{0}=2 \mathrm{~A} \\ I_{0}=0.5 \mathrm{~A} \end{gathered}$ | $\begin{gathered} \pm\left(\left\|V_{\mathrm{s}}\right\|-5.5\right) \\ \pm\left(\left\|V_{\mathrm{s}}\right\|-4.5\right) \\ \pm\left(\left\|V_{\mathrm{s}}\right\|-4\right) \\ 9 \end{gathered}$ | $\begin{gathered} \pm\left(\left\|V_{s}\right\|-4.5\right) \\ \pm\left(\left\|V_{s}\right\|-3.6\right) \\ \pm\left(\left\|V_{s}\right\|-3.2\right) \\ 10 \end{gathered}$ |  | * | * |  | $\begin{aligned} & V \\ & V \\ & V \\ & A \end{aligned}$ |
| AC PERFORMANCE <br> Slew Rate <br> Power Bandwidth Settling Time to 0.1\% Capacitive Load <br> Phase Margin | $\begin{gathered} R_{L}=8 \Omega, V_{O}=20 \mathrm{Vrms} \\ 2 \mathrm{~V} \text { Step } \end{gathered}$ <br> Specified Temperature Range, $G=1$ <br> Specified Temperature Range, $\mathbf{G}>10$ <br> Specified Temperature Range, $\mathrm{R}_{\mathrm{L}}=8 \Omega$ | $\begin{gathered} 6 \\ 45 \\ \\ 3.3 \end{gathered}$ | $\begin{gathered} 10 \\ 55 \\ 2 \\ \\ 40 \end{gathered}$ | SOA ${ }^{(1)}$ | - |  | * | $\begin{gathered} \mathrm{V} / \mu \mathrm{s} \\ \mathrm{kHz} \\ \mu \mathrm{~s} \\ \mathrm{nF} \\ \\ \text { Degrees } \end{gathered}$ |
| POWER SUPPLY <br> Power Supply Voltage, $\pm \mathrm{V}_{\mathrm{s}}$ <br> Current, Quiescent | Specified Temperature Range | $\pm 10$ | $\begin{gathered} \pm 30 \\ 20 \end{gathered}$ | $\begin{gathered} \pm 35 \\ 25 \end{gathered}$ | * | $\pm 35$ | $\pm 40$ | $\begin{gathered} V \\ m A \end{gathered}$ |
| THERMAL RESISTANCE <br> OPA541AP: <br> $\theta_{x c}$ (Juction-to-Case) <br> $\boldsymbol{\theta}_{\boldsymbol{x}}$ <br> $\theta_{\mu A}$ (Junction-to-Ambient) OPA541AM/BM/SM: <br> $\theta_{x c}$ (Junction-to-Case) <br> $\theta_{x}$ <br> $\boldsymbol{\theta}_{\mathrm{JA}}$ (Junction-to-Ambient) | AC Output $\mathrm{f}>\mathbf{6 0 \mathrm { Hz }}$ <br> DC Output <br> No Heat Sink <br> AC Output $\mathrm{f}>\mathbf{6 0 H z}$ <br> DC Output <br> No Heat Sink |  | $\begin{gathered} 2.5 \\ 3 \\ 40 \\ \\ 1.25 \\ 1.4 \\ 30 \\ \hline \end{gathered}$ | $\begin{aligned} & 1.5 \\ & 1.9 \end{aligned}$ |  | * | * | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ${ }^{\circ} \mathrm{C} / \mathrm{N}$ ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| temperature range <br> $T_{\text {CASE }}$ | $A M, B M, A P$ SM | -25 |  | +85 | $-55$ |  | $\bullet$ +125 | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

- Specification same as OPA541AM/AP.

NOTE: (1) SOA is the Safe Operating Area shown in Figure 1.

MECHANICAL


| P Package - 11-Pin Plastic |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | INCHES |  | MILLIMETERS |  | NOTE: Leads in true position within 0.01" ( 0.25 mm ) R at MMC at seating plane. |
| $P \quad P^{R}$ | , $\rightarrow-$ | DIM | MIN | MAX | MIN | MAX |  |
|  |  | A | . 778 | . 798 | 19.76 | 20.27 |  |
| N |  | $\mathrm{B}_{1}$ | . 846 | . 886 | 21.49 | 22.50 |  |
| $4-$ |  | $\mathrm{B}_{2}$ | . 840 | . 880 | 21.34 | 22.35 |  |
|  |  | B3 | . 421 | ASIC | 10.69 | BASIC |  |
|  |  | C | . 1778 | ASIC | 4.50 B | ASIC |  |
|  | $\bigcirc$ - | D | . 038 |  | 0.97 |  |  |
|  | $B_{1} B_{2} \mathrm{~F}$ | E | . 059 | . 063 | 1.50 | 1.60 |  |
| $\mathrm{B}_{1}$ $\mathrm{~B}_{2}$ | $1 \mathrm{~B}_{2}$ | F | . 690 | . 710 | 17.53 | 18.03 |  |
|  | - | G | . 067 |  | 1.70 | TYP |  |
| 促 | $\bigcirc$ | H | . 689 B | ASIC | 17.50 | BASIC |  |
| Pin 1 | $1+$ | J | . 670 B | ASIC | 17.02 | BASIC |  |
|  | $\square+{ }^{+}$ | K | . 014 | . 018 | 0.36 | 0.46 |  |
| $\pm 1$ vinuoubuous | 1.1 | L | . 190 | . 210 | 4.83 | 5.33 |  |
|  |  | M | . 159 | . 179 | 4.04 | 4.55 |  |
|  |  | N |  |  | 2. |  |  |
|  | $\xrightarrow{L}$ | P | $45^{\circ} \times$ | . 120 | $45^{\circ} \times$ | 3.05 |  |
|  |  | R | . 148 D | .152D | 3.76 D | 3.86 D |  |

## CONNECTION DIAGRAM




ABSOLUTE MAXIMUM RATINGS


ORDERING INFORMATION

| MODEL | PACKAGE | TEMPERATURE <br> RANGE | CONTINUOUS <br> CURRENT |
| :--- | :---: | :---: | :---: |
| OPA541AP | Power Plastic | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 5 A at $25^{\circ} \mathrm{C}$ |
| OPA541AM | TO-3 | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $5 A$ at $25^{\circ} \mathrm{C}$ |
| OPA541BM | TO-3 | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $5 \mathrm{at} 25^{\circ} \mathrm{C}$ |
| OPA541SM | TO-3 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 5 A at $25^{\circ} \mathrm{C}$ |

## TYPICAL PERFORMANCE CURVES

$T_{A}=+25^{\circ} \mathrm{C}, V_{S}= \pm 35 V D C$ unless otherwise noted.

$T_{A}=+25^{\circ} \mathrm{C}, V_{s}= \pm 35 \mathrm{VDC}$ unless otherwise noted.


## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## INSTALLATION INSTRUCTIONS

## POWER SUPPLIES

The OPA541 is specified for operation from power supplies up to $\pm 40 \mathrm{~V}$. It can also be operated from. unbalanced or single power supplies as long as the total power supply voltage does not exceed 80 V . The power supplies should be bypassed with low series impedance capacitors such as ceramic or tantalum. These should be located as near as practical to the amplifier's power supply pins. Good power amplifier circuit layout is, in general, like good high frequency layout. Consider the path of large power supply and output currents. Avoid routing these connections near lowlevel input circuitry to avoid waveform distortion and oscillations.

## CURRENT LIMIT

Internal current limit circuitry is controlled by a single external resistor, $\mathrm{R}_{\mathrm{cL}}$. Output load current flows through this external resistor. The current limit is activated when the voltage across this resistor is approximately a base-emitter turn-on voltage. The value of the current limit resistor is approximately:

$$
\begin{aligned}
\mathrm{AM}, \mathrm{BM} \text { SM } & \mathrm{R}_{\mathrm{CL}}=\frac{0.809}{\| \mathrm{I}_{\mathrm{LM}} \mathrm{l}}-0.057 \\
\mathrm{AP} & \mathrm{R}_{\mathrm{CL}}=\frac{0.813}{\mathrm{I}_{\mathrm{LM}} \mathrm{l}}-0.02
\end{aligned}
$$

Because of the internal structure of the OPA541, the actual current limit depends on whether current is positive or negative. The above $\mathrm{R}_{\mathrm{cL}}$ gives an average value. For a given $\mathrm{R}_{\mathrm{cL}},+\mathrm{I}_{\text {out }}$ will actually be limited at about $10 \%$ below the expected level, while $-I_{\text {out }}$ will be limited about $10 \%$ above the expected level.

The current limit value decreases with increasing temperature due to the temperature coefficient of a base-emitter junction voltage. Similarly, the current limit value increases at low temperatures. Current limit versus resistor value and temperature effects are shown in the Typical Performance Curves. Approximate values for $\mathrm{R}_{\mathrm{cL}}$ at other temperatures may be calculated by adjusting $\mathrm{R}_{\mathrm{cL}}$ as follows:

$$
\Delta R_{\mathrm{CL}}=\frac{-2 \mathrm{mV}}{\|_{\mathrm{LM}} \mid} \times(\mathrm{T}-25)
$$

The adjustable current limit can be set to provide protection from short circuits. The safe short-circuit current depends on power supply voltage. See the discussion on Safe Operating Area to determine the proper current limit value.

Since the full load current flows through $\mathrm{R}_{\mathrm{CL}}$, it must be selected for sufficient power dissipation. For a 5A current limit on the TO-3 package, the formula yields an $\mathrm{R}_{\mathrm{cL}}$ of $0.105 \Omega$ ( $0.143 \Omega$ on the power plastic package due to different internal resistances). A continuous 5A through $0.105 \Omega$ would require an $\mathrm{R}_{\mathrm{cL}}$ that can dissipate 2.625 W .
Sinusoidal outputs create dissipation according to rms load current. For the same $R_{\text {cL }}$, AC peaks would still be limited
to 5 A , but rms current would be 3.5 A , and a current limiting resistor with a lower power rating could be used. Some applications (such as voice amplification) are assured of signals with much lower duty cycles, allowing a current resistor with a low power rating. Wire-wound resistors may be used for $\mathrm{R}_{\mathrm{cL} \text {. }}$ Some wire-wound resistors, however, have excessive inductance and may cause loop-stability problems. Be sure to evaluate circuit performance with resistor type planned for production to assure proper circuit operation.

## HEAT SINKING

Power amplifiers are rated by case temperature, not ambient temperature as with signal op amps. The maximum allowable power dissipation is a function of the case temperature as shown on the power derating curve. All points on the power derating slope produce a maximum internal junction temperature of $+150^{\circ} \mathrm{C}$. Sufficient heat sinking must be provided to keep the case temperature within safe bounds for the maximum ambient temperature power dissipation. The thermal resistance of the heat sink required may be calculated by:

$$
\theta_{\mathrm{HS}}=\frac{\mathrm{T}_{\mathrm{CASE}}-\mathrm{T}_{\text {AMBIENT }}}{P_{\mathrm{D}}(\max )}
$$

Commercially available heat sinks often specify their thermal resistance. These ratings are often suspect, however, since they depend greatly on the mounting environment and air flow conditions. Actual thermal performance should be verified by measurement of case temperature under the required load and environmental conditions.
No insulating hardware is required when using the TO-3 package. Since mica and other similar insulators typically add approximately $0.7^{\circ} \mathrm{C} / \mathrm{W}$ thermal resistance, their elimination significantly improves thermal performance. See BurrBrown Application Note AN-83 for further details on heat sinking. On the power plastic package, the metal tab is connected to $-\mathrm{V}_{\mathrm{s}}$, and appropriate actions should be taken when mounting on a heat sink or chassis.

## SAFE OPERATING AREA

The safe operating area (SOA) plot provides comprehensive information on the power handling abilities of the OPA541. It shows the allowable output current as a function of the voltage across the conducting output transistor (see Figure 1). This voltage is equal to the power supply voltage minus the output voltage. For example, as the amplifier output swings near the positive power supply voltage, the voltage across the output transistor decreases and the device can safely provide large output currents demanded by the load.
Short circuit protection requires evaluation of SOA. When the amplifier output is shorted to ground, the full power supply voltage is impressed across the conducting output transistor. The current limit must be set to a value which is safe for the power supply voltage used. For instance, with $V_{s}$ $\pm 35 \mathrm{~V}$, a short to ground would force 35 V across the conducting power transistor. A current limit of 1.8 A would be safe.
Reactive, or EMF-generating, loads such as DC motors can present difficult SOA requirements. With a purely reactive


FIGURE 1. Safe Operating Area.
load, output voltage and load current are $90^{\circ}$ out of phase. Thus, peak output current occurs when the output voltage is zero and the voltage across the conducting transistor is equal to the full power supply voltage. See Burr-Brown Application Note AN-123 for further information on evaluating SOA.

## REPLACING HYBRID POWER AMPLIFIERS

The OPA541 can be used in applications currently using various hybrid power amplifiers, including the OPA501, OPA511, OPA512, and 3573. Of course, the application must be evaluated to assure that the output capability and other performance attributes of the OPA541 meet the necessary requirement. These hybrid power amplifiers use two current limit resistors to independently set the positive and negative current limit value. Since the OPA541 uses only one current limit resistor to set both the positive and negative current limit, only one resistor (see Figure 4) need be installed. If installed, the resistor connected to pin 2 (TO-3 package) is superfluous, but it does no harm.
Because one resistor carries the current previously carried by two, the resistor may require a higher power rating. Minor adjustments may be required in the resistor value to achieve the same current limit value. Often, however, the change in current limit value when changing models is small compared to its variation over temperature. Many applications can use the same current limit resistor.

APPLICATIONS CIRCUITS


FIGURE 2. Clamping Output for EMF-Generating Loads.


FIGURE 3. Isolating Capacitive Loads.


FIGURE 4. Replacing OPA501 with OPA541.

Or, Call Customer Service at 1-800-548-6132 (USA Only)


FIGURE 5. Paralleled Operation, Extended SOA.


FIGURE 6. Programmable Voltage Source.


FIGURE 7. 16-Bit Programmable Voltage Source.


OPA603

## High Speed, Current-Feedback OPERATIONAL AMPLIFIER

## FEATURES

- BANDWIDTH: $100 \mathrm{MHz}, \mathrm{G}=1$ to 10
- SLEW RATE: 1000V/ $\mu \mathrm{s}$
- FAST SETTLING TIME: 50 ns to $0.1 \%$
- WIDE SUPPLY RANGE: $\pm 4.5$ to $\pm 18 \mathrm{~V}$
- HIGH OUTPUT CURRENT: $\pm 150 \mathrm{~mA}$ peak - 8-PIN PLASTIC MINI-DIP PACKAGE


## DESCRIPTION

The OPA603 is a high-speed current-feedback op amp with guaranteed specifications at both $\pm 5 \mathrm{~V}$ and $\pm 15 \mathrm{~V}$ power supplies. It can deliver full $\pm 10 \mathrm{~V}$ signals into $150 \Omega$ loads with up to $1000 \mathrm{~V} / \mu \mathrm{s}$ slew rate. This allows it to drive terminated $75 \Omega$ cables. With 150 mA peak output current capability it is suitable for driving load capacitance or long lines at high speed.
In contrast with conventional op amps, the currentfeedback approach provides nearly constant bandwidth and settling time over a wide range of closedloop voltage gains.
The OPA603 is available in a plastic 8-pin dual-in-line package and is specified for the industrial temperature range.

## APPLICATIONS

- ATE PIN DRIVERS
- LINE DRIVERS
- VIDEO AMPLIFIERS
- FAST DATA ACQUISITION
- SONAR, ULTRASOUND CIRCUITRY
- WAVEFORM GENERATORS


International Airport Industrial Park - Mailing Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tel: (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP - Telex: 066-6491 . FAX: (602) 889-1510 - Immedlate Product Info: (800) 548-6132

SPECIFICATIONS, $\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$
ELECTRICAL
$T_{A}=+25^{\circ} \mathrm{C}, R_{L}=150 \Omega$ unless otherwise noted.

| PARAMETER | CONDITIONS | OPA603AP |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| INPUT OFFSET VOLTAGE <br> Initial <br> vs Temperature <br> vs Common-Mode Voltage <br> vs Supply (tracking) Voltage <br> vs Supply (non-tracking) ${ }^{(1)}$ | $\begin{gathered} V_{c M}= \pm 10 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{s}}= \pm 12 \mathrm{~V} \text { to } \pm 18 \mathrm{~V} \\ \left\|\mathrm{~V}_{\mathrm{s}}\right\|=12 \mathrm{~V} \text { to } 18 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 50 \\ & 80 \\ & 55 \end{aligned}$ | $\begin{gathered} 8 \\ 60 \\ 85 \\ 60 \\ \hline \end{gathered}$ | 5 | $\begin{gathered} \mathrm{mV} \\ \mu \mathrm{~V} /{ }^{\mathrm{C}} \mathrm{C} \\ \mathrm{~dB} \\ \mathrm{~dB} \\ \mathrm{~dB} \\ \hline \end{gathered}$ |
| +INPUT BIAS CURRENT <br> Initial <br> vs Temperature <br> vs Common-Mode <br> vs Supply (tracking) <br> vs Supply (non-tracking) ${ }^{\text {(1) }}$ | $\begin{gathered} V_{\mathrm{cM}}= \pm 10 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{s}}= \pm 12 \mathrm{~V} \text { to } \pm 18 \mathrm{~V} \\ \left\|\mathrm{~V}_{\mathrm{s}}\right\|=12 \mathrm{~V} \text { to } 18 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} 30 \\ 200 \\ 50 \\ 150 \\ \hline \end{gathered}$ | $\begin{gathered} 5 \\ 500 \\ 100 \\ 300 \\ \hline \end{gathered}$ | $\mu A$ <br> $n A{ }^{\circ} \mathrm{C}$ <br> nAN <br> nAN <br> nAN |
| -INPUT BIAS CURRENT Initial vs Temperature vs Common-Mode vs Supply (tracking) vs Supply (non-tracking) ${ }^{(1)}$ | $\begin{gathered} V_{\mathrm{cM}}= \pm 10 \mathrm{~V} \\ V_{\mathrm{s}}= \pm 12 \mathrm{~V} \text { to } \pm 18 \mathrm{~V} \\ \left\|V_{\mathrm{s}}\right\|=12 \mathrm{~V} \text { to } 18 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} 300 \\ 200 \\ 300 \\ 1500 \end{gathered}$ | $\begin{gathered} 25 \\ \\ 600 \\ 500 \\ 2000 \end{gathered}$ | $\mu \mathrm{A}$ <br> $n A{ }^{\circ} \mathrm{C}$ <br> nAN <br> nAN <br> nAN |
| INPUT IMPEDANCE <br> +Input <br> -Input |  |  | $\begin{gathered} 5 \\| 2 \\ 30 \\| 2 \end{gathered}$ |  | $\begin{gathered} \mathrm{M} \Omega \\| \mathrm{pF} \\ \Omega \\| \mathrm{pF} \end{gathered}$ |
| OPEN LOOP CHARACTERISTICS <br> Transresistance Transcapacitance | $V_{0}= \pm 10 \mathrm{~V}$ | 300 | $\begin{gathered} 440 \\ 1.8 \end{gathered}$ |  | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{pF} \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Voltage <br> Peak Current <br> Short-Circuit Current ${ }^{(2)}$ <br> Output Resistance, Open-Loop | $\begin{aligned} & R_{L}=150 \Omega \\ & V_{O}=0 \mathrm{~V} \end{aligned}$ | $\pm 10$ | $\begin{gathered} \pm 12 \\ 150 \\ 170 \\ 70 \end{gathered}$ | 200 | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \\ \mathrm{~mA} \\ \Omega \end{gathered}$ |
| FREQUENCY RESPONSE <br> Small-Signal Bandwidth ${ }^{(3)}$ <br> Gain Flatness, $\pm 0.5 \mathrm{~dB}$ <br> Full-Power Bandwidth <br> Differential Gain <br> Differential Phase | $\begin{gathered} G=+2 \\ V_{0}=20 \mathrm{Vp}-\mathrm{p} \\ \mathrm{f}=4.43 \mathrm{MHz}, V_{0}=1 \mathrm{~V} \\ \mathrm{f}=4.43 \mathrm{MHz}, V_{0}=1 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 70 \\ & 35 \end{aligned}$ | $\begin{gathered} 160 \\ 75 \\ 10 \\ 0.03 \\ 0.025 \end{gathered}$ |  | ```MHz MHz MHz % Degrees``` |
| TIME DOMAIN RESPONSE <br> Propagation Delay Rise and Fall Time Settling Time to 0.10\% Slew Rate | $\begin{gathered} G=+2 \\ 10 \mathrm{~V} \text { Step } \end{gathered}$ |  | $\begin{gathered} 10 \\ 10 \\ 50 \\ 1000 \end{gathered}$ |  | $\begin{gathered} \mathrm{ns} \\ \mathrm{~ns} \\ \mathrm{~ns} \\ \mathrm{~V} / \mu \mathrm{s} \end{gathered}$ |
| DISTORTION <br> 2nd Harmonic Distortion 3rd Harmonic Distortion | $\begin{aligned} \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}} & =100 \Omega, \mathrm{f}=10 \mathrm{MHz} \\ \mathrm{~V}_{0} & =0.2 \mathrm{Vp}-\mathrm{p} \\ \mathrm{~V}_{0} & =0.2 \mathrm{Vp}-\mathrm{p} \end{aligned}$ | $\begin{aligned} & -60 \\ & -70 \end{aligned}$ | $\begin{aligned} & -65 \\ & -90 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dBc} \\ & \mathrm{dBc} \end{aligned}$ |
| POWER SUPPLY <br> Specified Operating Voltage Operating Voltage Range Current |  | $\pm 4.5$ | $\begin{aligned} & \pm 15 \\ & \pm 21 \end{aligned}$ | $\begin{aligned} & \pm 18 \\ & \pm 25 \end{aligned}$ | $\begin{gathered} V \\ V \\ m A \end{gathered}$ |
| TEMPERATURE RANGE <br> Specification <br> Storage |  | $\begin{aligned} & -25 \\ & -40 \end{aligned}$ |  | $\begin{gathered} +85 \\ +150 \end{gathered}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |
| THERMAL RESISTANCE, $\theta_{\text {Junctionambient }}$ | Soldered to Printed Circuit |  | 90 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

[^1] Figure 5.

SPECIFICATIONS, $\mathrm{V}_{\mathrm{s}}= \pm 5 \mathrm{~V}$

## ELECTRICAL

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=75 \Omega$ unless otherwise noted.

| PARAMETER | CONDITIONS | OPA603AP |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| INPUT OFFSET VOLTAGE <br> Initial <br> vs Temperature <br> vs Common-Mode <br> vs Supply (tracking) <br> vs Supply (non-tracking) ${ }^{(1)}$ | $\begin{gathered} V_{\mathrm{cM}}= \pm 3 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{s}}= \pm 4 \mathrm{~V} \text { to } \pm 6 \mathrm{~V} \\ \left\|\mathrm{~V}_{\mathrm{s}}\right\|=4 \mathrm{~V} \text { to } 6 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 50 \\ & 75 \\ & 55 \end{aligned}$ | $\begin{gathered} 8 \\ 55 \\ 80 \\ 60 \\ \hline \end{gathered}$ | 6 | $\begin{gathered} \mathrm{mV} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ \mathrm{~dB} \\ \mathrm{~dB} \\ \mathrm{~dB} \\ \hline \end{gathered}$ |
| +INPUT BIAS CURRENT <br> Initial <br> vs Temperature <br> vs Common-Mode <br> vs Supply (tracking) <br> vs Supply (non-tracking) ${ }^{(1)}$ | $\begin{gathered} V_{c M}= \pm 3 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{s}}= \pm 4 \mathrm{~V} \text { to } \pm 6 \mathrm{~V} \\ \left\|\mathrm{~V}_{\mathrm{s}}\right\|=4 \mathrm{~V} \text { to } 6 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} 30 \\ 350 \\ 100 \\ 200 \\ \hline \end{gathered}$ | $\begin{gathered} 5 \\ 600 \\ 200 \\ 300 \\ \hline \end{gathered}$ | $\mu \mathrm{A}$ <br> $n A{ }^{\circ} \mathrm{C}$ <br> nAN <br> nAN <br> nAN |
| -INPUT BIAS CURRENT <br> Initial <br> vs Temperature <br> vs Common-Mode <br> vs Supply (tracking) <br> vs Supply (non-tracking) ${ }^{(1)}$ | $\begin{gathered} V_{c M}= \pm 3 \mathrm{~V} \\ V_{s}= \pm 4 \mathrm{~V} \text { to } \pm 6 \mathrm{~V} \\ \left\|V_{s}\right\|=4 \mathrm{~V} \text { to } 6 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} 300 \\ 300 \\ 500 \\ 2500 \end{gathered}$ | $\begin{gathered} 25 \\ \\ 600 \\ 700 \\ 3000 \end{gathered}$ | $\mu \mathrm{A}$ <br> $n A{ }^{\circ} \mathrm{C}$ <br> nAN <br> nAN <br> nAN |
| INPUT IMPEDANCE <br> +Input <br> -Input |  |  | $\begin{gathered} 3.3\|\mid 2 \\ 30\|\mid 2 \end{gathered}$ |  | $M \Omega \\| p F$ $\Omega \\| p F$ |
| OPEN LOOP CHARACTERISTICS <br> Transresistance <br> Transcapacitance | $V_{0}= \pm 2 \mathrm{~V}$ | 225 | $\begin{gathered} 330 \\ 2.4 \end{gathered}$ |  | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{pF} \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Voltage <br> Peak Current <br> Short-Circuit Current ${ }^{(2)}$ <br> Output Resistance, Open-Loop | $V_{0}=0 \mathrm{~V}$ | $\pm 2$ | $\begin{gathered} \pm 2.75 \\ 150 \\ 170 \\ 80 \end{gathered}$ | 200 | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \\ \mathrm{~mA} \\ \Omega \end{gathered}$ |
| FREQUENCY RESPONSE <br> Small-Signal Bandwidth ${ }^{(3)}$ <br> Gain Flatness, $\pm 0.5 \mathrm{~dB}$ <br> Full-Power Bandwidth <br> Differential Gain <br> Differential Phase | $G=+2$ $\begin{aligned} & f=4.43 \mathrm{MHz}, V_{o}=1 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \mathrm{f}=4.43 \mathrm{MHz}, \mathrm{~V}_{\mathrm{O}}=1 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=150 \Omega \end{aligned}$ |  | $\begin{gathered} 140 \\ 65 \\ 20 \\ 0.03 \\ 0.025 \end{gathered}$ |  | $\begin{gathered} \mathrm{MHz} \\ \mathrm{MHz} \\ \mathrm{MHz} \\ \% \\ \text { Degrees } \\ \hline \end{gathered}$ |
| TIME DOMAIN RESPONSE <br> Propagation Delay Rise and Fall Time Setting Time to 0.10\% Slew Rate | $G=+2, R_{L}=100 \Omega$ |  | $\begin{gathered} 15 \\ 20 \\ 60 \\ 750 \end{gathered}$ |  | ns <br> ns <br> ns <br> V/us |
| DISTORTION <br> 2nd Harmonic Distortion 3rd Harmonic Distortion |  |  | $\begin{aligned} & -67 \\ & -78 \end{aligned}$ |  | dBc dBc |
| POWER SUPPLY <br> Specified Operating Voltage Operating Voltage Range Current | , | $\pm 4.5$ | $\begin{gathered} \pm 5 \\ \pm 21 \end{gathered}$ | $\begin{aligned} & \pm 18 \\ & \pm 25 \end{aligned}$ | $\begin{gathered} V \\ V \\ m A \end{gathered}$ |
| TEMPERATURE RANGE <br> Specification <br> Storage |  | $\begin{aligned} & -25 \\ & -40 \end{aligned}$ |  | $\begin{gathered} +85 \\ +150 \end{gathered}$ | ${ }^{\circ} \mathrm{C}$ |
| THERMAL RESISTANCE, $\theta_{\text {Junctionambient }}$ | Soldered to Printed Circuit |  | 90 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

NOTES: (1) One power supply fixed at 5 V ; the other supply varied from 4 V to 6 V . (2) Observe power derating curve. (3) See bandwidth versus gain curves, Figure 5.

MECHANICAL

## P Package - 8-PIn Plastic DIP



|  | INCHES |  | MILUMETERS |  |
| :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |
| A | . 155 | . 200 | 3.94 | 5.08 |
| $A_{1}$ | . 020 | . 050 | 0.51 | 1.27 |
| B | . 014 | . 020 | 0.36 | 0.51 |
| $\mathrm{B}_{1}$ | . 045 | . 065 | 1.14 | 1.65 |
| C | . 008 | . 012 | 0.20 | 0.30 |
| D ${ }^{\text {(1) }}$ | . 370 | . 400 | 9.40 | 10.16 |
| E | . 300 | . 325 | 7.62 | 8.26 |
| E1 | . 240 | . 260 | 6.10 | 6.60 |
| $e_{1}$ | . 100 BASIC |  | 2.54 BASIC |  |
| en | . 300 BASIC |  | 7.62 BASIC |  |
| L | 125 | . 150 | 3.18 | 3.81 |


|  | INCHES |  | MILUMETERS |  |
| :---: | :---: | :---: | :---: | :---: |
| $D I M$ | $M I N$ | MAX | MIN | MAX |
| $L_{2}{ }^{(2)}$ | 0 | .030 | 0.00 | 0.76 |
| $\alpha$ | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | $15^{\circ}$ |
| $P$ | .015 | .050 | 0.38 | 1.270 |
| $Q_{1}$ | .040 | .075 | 1.02 | 1.91 |
| $S^{(1)}$ | .015 | .050 | 0.38 | 1.27 |

(1) Not JEDEC Std.
(2) $e_{1}$ and $e_{A}$ apply in zone $L_{2}$ when unit installed.
NOTE: Leads in true position within $0.01^{\prime \prime}(0.25 \mathrm{~mm}) R$ at MMC at seating plane.

## ORDERING INFORMATION

|  |  |  |
| :--- | :---: | :---: |
| MODEL | PACKAGE | SPECIFIED TEMP. RANGE |
| OPA603AP | Plastic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |

## ABSOLUTE MAXIMUM RATINGS



## TYPICAL PERFORMANCE CURVES

$T_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted.



## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted.






## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted.



LARGE-SIGNAL


SMALL-SIGNAL




SMALL-SIGNAL


## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted.


OPEN-LOOP TRANSIMPEDANCE





## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted.








FIGURE 1. Video Differential Gain/Phase Performance.


FIGURE 2. Dynamic Response- Inverting Unity-Gain.


FIGURE 3. Dynamic Response, Gain $=+10$.

## APPLICATIONS INFORMATION

For most circuit configurations, the OPA603 current-feedback op amp can be treated like a conventional op amp. As with a conventional op amp, the feedback network connected to the inverting input controls the closed-loop gain. But with a current-feedback op amp, the impedance of the feedback network also controls the open-loop gain and frequency response.
Feedback resistor values can be selected to provide a nearly constant closed-loop bandwidth over a very wide range of gain. This is in contrast to a conventional op amp where circuit bandwidth is inversely proportional to the closedloop gain, sharply limiting bandwidth at high gain.
Figures $4 a$ and $4 b$ show appropriate feedback resistor values versus closed-loop gain for maximum bandwidth with minimal peaking. The dual vertical axes of these curves also show the resulting bandwidth. Note that the bandwidth remains nearly constant as gain is increased.
With control of the open-loop characteristics of the op amp, dynamic behavior can be tailored to an application's requirements. Lower feedback resistance gives wider bandwidth, more frequency-response peaking and more pulse response overshoot. The higher open-loop gain resulting from lower feedback network resistors also yields lower distortion. Higher feedback network resistance gives an over-damped response with little or no peaking and overshoot. This may be beneficial when driving capacitive loads. Feedback network impedance can also be varied to optimize dynamic performance. To achieve wider bandwidth, use a feedback resistor value somewhat lower than indicated in Figure 4.

## EXTENDING BANDWIDTH

For gains less than approximately 20, bandwidth can be extended by adding a capacitor, $\mathrm{C}_{\mathrm{F}}$, in parallel with a lower value for $R_{F}$. The optimum gain-setting resistor value in this case is far lower than those shown in Figure 1. For $\pm 15 \mathrm{~V}$ operation, select $R_{F}$ with the following equation:


FIGURE 4. Feedback Resistor Selection Curves.

$$
R_{F}(\Omega)=30 \cdot(30-G) \text { for } V_{S}= \pm 15 V
$$

For example, for a gain of 10 , use $R_{F}=600 \Omega$. Optimum values differ slightly for $\pm 5 \mathrm{~V}$ operation:

$$
R_{F}(\Omega)=30 \cdot(23-G) \text { for } V_{S}= \pm 5 V
$$

$\mathrm{C}_{\mathrm{F}}$ will range from 1 pF to 10 pF depending on the selected gain, load, and circuit layout. Adjust $C_{F}$ to optimize bandwidth and minimize peaking. Figure 5 shows bandwidth which can be acheived using this technique.
Typical values for this capacitor range from 1 pF to 10 pF depending on closed-loop gain and load characteristics. Too large a value of $\mathrm{C}_{\mathrm{F}}$ can cause instability.

## UNITY-GAIN OPERATION

As Figure 4b indicates, the OPA603 can be operated in unity gain. A feedback resistor (approximately $2.8 \mathrm{k} \Omega$ ) sets the appropriate open-loop characteristics and resistor $R_{1}$ is omitted. Just as with gains greater than one, the value of the feedback resistor (and capacitor if used) can be optimized for the desired dynamic response and load characteristics.

Care should be exercised not to exceed the maximum differential input voltage rating of $\pm 6 \mathrm{~V}$. Large input voltage steps which exceed the device's slew rate of $1000 \mathrm{~V} / \mu \mathrm{s}$ can apply excessive differential input voltage.

## CIRCUIT LAYOUT

With any high-speed, wide-bandwidth circuitry, careful circuit layout will ensure best performance. Make short, direct circuit interconnections and avoid stray wiring capacitanceespecially at the inverting input pin. A component-side ground plane will help ensure low ground impedance. Do not place the ground plane under or near the inputs and feedback network.

Power supplies should be bypassed with good high-frequency capacitors positioned close to the op amp pins. In most cases, a $0.01 \mu \mathrm{~F}$ ceramic capacitor in parallel with a $2.2 \mu \mathrm{~F}$ solid tantalum capacitor at each power supply pin is adequate. The OPA603 can deliver high load current-up to 150 mA peak. Applications with low impedance or capacitive loads demand large current transients from the power supplies. It is the power supply bypass capacitors which must supply these current transients. Larger bypass capacitors such as $10 \mu \mathrm{~F}$ solid tantalum capacitors may improve performance in these applications.

## POWER DISSIPATION

High output current causes increased internal power dissipation in the OPA603. Copper leadframe construction maximizes heat dissipation compared to conventional plastic packages. To achieve best heat dissipation, solder the device directly to the circuit board and use wide circuit board traces. Solder the unused pins, ( 1,5 and 8 ) to a top-side ground plane for improved power dissipation. Limit the load and signal conditions depending on maximum ambient temperature to assure operation within the power derating curve. The OPA603 may be operated at reduced power supply voltage to minimize power dissipation. Detailed specifications are provided for both $\pm 15 \mathrm{~V}$ and $\pm 5 \mathrm{~V}$ operation.


FIGURE 5. Bandwidth Results with Added Capacitor C $_{\text {F }}$.

## APPLICATIONS CIRCUITS



FIGURE 6. Offset Voltage Adjustment.


FIGURE 7. Controlling Dynamic Performance.


FIGURE 8. Low-Pass Filter - 10 MHz .


FIGURE 9. High-Pass Filter - 1 MHz.


This composite amplifier uses the OPA603 current-feedback op amp to provide extended bandwidth and slew rate at high closed-loop gain The feedback loop is closed around the composite amp, preserving the precision input characteristics of the OPA627/637. Use separate power supply bypass capacitors for each op amp.

- Minimize capacitance at this node.

| GAIN (V/V) | $\begin{gathered} A_{1} \\ O P A M P \end{gathered}$ | $\begin{gathered} \mathbf{R}_{\mathbf{1}} \\ (\Omega) \end{gathered}$ | $\begin{gathered} \mathbf{R}_{\mathbf{2}} \\ (\mathbf{k} \Omega) \end{gathered}$ | $\begin{gathered} \mathbf{R}_{\mathbf{3}} \\ (\Omega) \end{gathered}$ | $\begin{gathered} \mathbf{R}_{4} \\ (\mathbf{k} \boldsymbol{\Omega}) \end{gathered}$ | $\begin{gathered} -3 \mathrm{~dB} \\ (\mathrm{MHz}) \end{gathered}$ | SLEW RATE ( $\mathrm{V} / \mu \mathrm{s}$ ) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 100 | OPA627 | 50.5 ${ }^{(11}$ | 4.99 | 20 | 1 | 15 | 700 |
| 1000 | OPA637 | 49.9 | 4.99 | 12 | 1 | 11 | 500 |

FIGURE 11. Precision-Input Composite Amplifier.

OPA620 $\geq 3$

# Wideband Precision OPERATIONAL AMPLIFIER 

## FEATURES

- LOW DISTORTION
- FAST SETTLING: 25ns (0.01\%)
- GAIN-BANDWIDTH: 200MHz
- UNITY-GAIN STABLE
- LOW OFFSET VOLTAGE: $\pm 100 \mu \mathrm{~V}$
- SLEW RATE: 250V/ $\mu \mathrm{s}$
- LOW DIFFERENTIAL GAIN/PHASE ERROR
- 8-PIN DIP AND SOIC PACKAGES AND DIE


## DESCRIPTION

The OPA620 is a precision wideband monolithic operational amplifier featuring very fast settling time, low differential gain and phase error, and high output current drive capability.

The OPA620 is internally compensated for unity-gain stability. This amplifier has a very low offset, fully symmetrical differential input due to its "classical" operational amplifier circuit architecture. Unlike "cur-rent-feedback" amplifier designs, the OPA620 may be

## APPLICATIONS

- HIGH-SPEED SIGNAL PROCESSING
- ADC/DAC BUFFER
- ULTRASOUND
- PULSE/RF AMPLIFIERS
- HIGH-RESOLUTION VIDEO
- ACTIVE FILTERS
used in all op amp applications requiring high speed and precision.
Low noise and distortion, wide bandwidth, and high linearity make this amplifier suitable for RF and video applications. Short-circuit protection is provided by an internal current-limiting circuit.
The OPA620 is available in plastic, ceramic, SOIC packages, and die form. Two temperature ranges are offered: $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ and $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.


[^2]
## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## SPECIFICATIONS

ELECTRICAL
At $V_{c c}= \pm 5 V D C, R_{L}=100 \Omega$, and $T_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted.

| PARAMETER | CONDITIONS | OPA620KP/KU |  |  | OPA620KG/SG |  |  | OPA620LG |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| INPUT NOISE <br> Voltage: $\begin{aligned} : f_{0} & =100 \mathrm{~Hz} \\ f_{0} & =1 \mathrm{kHz} \\ f_{0} & =10 \mathrm{kHz} \\ f_{0} & =100 \mathrm{kHz} \\ f_{0} & =1 \mathrm{MHz} \text { to } 100 \mathrm{MHz} \\ f_{b} & =100 \mathrm{~Hz} \text { to } 10 \mathrm{MHz} \end{aligned}$ <br> Current: $\mathrm{f}_{\mathrm{o}}=10 \mathrm{kHz}$ to 100 MHz | $\mathrm{R}_{\mathrm{s}}=0 \Omega$ |  | $\begin{aligned} & 10 \\ & 5.5 \\ & 3.3 \\ & 2.5 \\ & 2.3 \\ & 8.0 \\ & 2.3 \end{aligned}$ |  |  | * |  |  |  |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ $n \mathrm{~V} / \sqrt{\mathrm{Hz}}$ $n \mathrm{~V} / \sqrt{\mathrm{Hz}}$ $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ $\mu \mathrm{V}$, rms $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| OFFSET VOLTAGE ${ }^{(1)}$ <br> Input Offset Voltage Average Drift Supply Rejection | $\begin{gathered} V_{C M}=O V D C \\ T_{A}=T_{M N} \text { to } T_{M A X} \\ \pm V_{C C}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \end{gathered}$ | 50 | $\begin{gathered} \pm 200 \\ \pm 8 \\ 60 \end{gathered}$ | $\pm 1 \mathrm{mV}$ | * | * | * | 55 | $\pm 100$ | $\pm 500$ | $\begin{gathered} \mu \mathrm{V} \\ \mu \mathrm{~V} \mathrm{C} \mathrm{C} \\ \mathrm{~dB} \end{gathered}$ |
| BIAS CURRENT Input Bias Current | $V_{C M}=0 \mathrm{VDC}$ |  | 15 | 30 |  | * | * |  | * | 25 | $\mu \mathrm{A}$ |
| OFFSET CURRENT Input Offset Current | $\mathrm{V}_{\mathrm{cm}}=0 \mathrm{VDC}$ |  | 0.2 | 2 |  | * | * |  | - | - | $\mu \mathrm{A}$ |
| INPUT IMPEDANCE <br> Differential <br> Common-Mode | Open-Loop |  | $\begin{array}{r} 15\|\mid 1 \\ 1\|\mid 1 \end{array}$ |  |  | * |  |  | * |  | $\mathrm{k} \Omega \\| \mathrm{pF}$ $M \Omega \\| p F$ |
| INPUT VOLTAGE RANGE Common-Mode Input Range Common-Mode Rejection | $\mathrm{V}_{\text {IN }}= \pm 2.5 \mathrm{VDC}, \mathrm{V}_{\mathrm{o}}=0 \mathrm{VDC}$ | $\begin{gathered} \pm 3.0 \\ 65 \end{gathered}$ | $\begin{gathered} \pm 3.5 \\ 75 \end{gathered}$ |  | * | * |  | $70$ | * |  | $\begin{gathered} V \\ d B \end{gathered}$ |
| OPEN-LOOP GAIN, DC Open-Loop Voltage Gain | $\begin{aligned} & R_{L}=100 \Omega \\ & R_{L}=50 \Omega \\ & \hline \end{aligned}$ | $\begin{aligned} & 50 \\ & 48 \end{aligned}$ | $\begin{aligned} & 60 \\ & 58 \end{aligned}$ |  | * | * |  | $\begin{aligned} & 55 \\ & 53 \end{aligned}$ | * |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| FREQUENCY RESPONSE <br> Closed-Loop Bandwidth (-3dB) <br> Gain-Bandwidth <br> Differential Gain <br> Differential Phase <br> Harmonic Distortion ${ }^{(2)}$ <br> Full Power Response ${ }^{(2)}$ <br> Slew Rate ${ }^{(2)}$ <br> Overshoot <br> Settling Time: 0.1\% $0.01 \%$ <br> Phase Margin <br> Rise Time | $\begin{gathered} \text { Gain }=+1 \mathrm{~V} / \mathrm{N} \\ \text { Gain }=+2 \mathrm{~V} / \mathrm{N} \\ \text { Gain }=+5 \mathrm{~V} / \mathrm{N} \\ \text { Gain }=+10 \mathrm{~V} / \mathrm{N} \\ \text { Gain }=+10 \mathrm{~V} / \mathrm{V} \\ 3.58 \mathrm{MHz}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{N} \\ 3.58 \mathrm{MHz}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{N} \\ \mathrm{G}=+2 \mathrm{~V} / \mathrm{V}, \mathrm{f}=10 \mathrm{MHz}, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p} \\ \text { Second Harmonic } \\ \text { Third Harmonic } \\ \mathrm{V}_{\mathrm{o}}=5 \mathrm{Vp}-\mathrm{p}, \text { Gain }=+1 \mathrm{~V} / \mathrm{N} \\ \mathrm{~V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p}, \text { Gain }=+1 \mathrm{~V} / \mathrm{N} \\ 2 \mathrm{~V} \text { Step, Gain }=-1 \mathrm{~V} / \mathrm{N} \\ 2 \mathrm{~V} \text { Step, Gain }=-1 \mathrm{~V} / \mathrm{N} \\ 2 \mathrm{~V} \text { Step, Gain }=-1 \mathrm{~V} N \\ \\ \text { Gain }=+1 \mathrm{~V} / \mathrm{N} \\ \text { Gain }=+1 \mathrm{~V} / \mathrm{V}, 10 \% \text { to } 90 \% \\ \mathrm{~V}_{\mathrm{o}}=100 \mathrm{mVp}-\mathrm{p} ; \text { Small Signal } \\ \mathrm{V}_{0}=6 \mathrm{Vp}-\mathrm{p} ; \text { Large Signal } \end{gathered}$ | $\begin{gathered} 11 \\ 27 \\ 175 \end{gathered}$ | 300 100 40 20 200 0.05 0.05 -61 -65 16 40 250 10 13 25 60 2 | $\begin{aligned} & -50 \\ & -55 \end{aligned}$ | * |  | * | * |  | * | MHz MHz MHz MHz MHz $\%$ Degrees $\mathrm{dBc}^{(3)}$ dBc MHz MHz $\mathrm{V} / \mathrm{Hs}$ $\%$ ns ns Degrees ns ns |
| RATED OUTPUT <br> Voltage Output <br> Output Resistance Load Capacitance Stability Short Circuit Current | $\begin{gathered} R_{L}=100 \Omega \\ R_{L}=50 \Omega \\ 1 \mathrm{MHz}, \text { Gain }=+1 \mathrm{~V} / \mathrm{N} \\ \text { Gain }=+1 \mathrm{~V} / \mathrm{V} \\ \text { Continuous } \end{gathered}$ | $\begin{aligned} & \pm 2.8 \\ & \pm 2.5 \end{aligned}$ | $\begin{gathered} \pm 3.0 \\ \pm 3.0 \\ 0.015 \\ 20 \\ \pm 150 \end{gathered}$ |  | * | * |  | * | * |  | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \Omega \\ \mathrm{pF} \\ \mathrm{~mA} \end{gathered}$ |
| POWER SUPPLY <br> Rated Voltage Derated Performance Current, Quiescent | $\begin{gathered} \pm \mathrm{V}_{\mathrm{cc}} \\ \pm \mathrm{V}_{\mathrm{cc}} \\ \mathrm{I}_{0}=0 \mathrm{mADC} \end{gathered}$ | 4.0 | 5 $21$ | $\begin{aligned} & 6.0 \\ & 23 \end{aligned}$ | * | * | * | * | * | * | VDC <br> VDC <br> mA |
| TEMPERATURE RANGE <br> Specification: KP, KU, KG, LG SG <br> Operating: KG, LG, SG KP, KU <br> $\theta_{\mu}$ <br> KG, LG, SG <br> KP <br> KU | Ambient Temperature <br> Ambient Temperature | 0 $-25$ | $\begin{gathered} 90 \\ 100 \end{gathered}$ | $+70$ $+85$ | $\begin{aligned} & -55 \\ & -55 \end{aligned}$ | 125 | $\begin{aligned} & +125 \\ & +125 \end{aligned}$ | $-55$ | 125 | $+125$ | $\begin{gathered} { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} \\ \\ { }^{\circ} \mathrm{C} / \mathrm{W} \\ { }^{\circ} \mathrm{C} / \mathrm{N} \\ { }^{\circ} \mathrm{C} / \mathrm{N} \end{gathered}$ |

* Same specifications as for KP/KU.


## SPECIFICATIONS (cont)

ELECTRICAL (FULL TEMPERATURE RANGE SPECIFICATIONS)
At $V_{c C}= \pm 5 \mathrm{VDC}, R_{L}=100 \Omega$, and $T_{\Lambda}=T_{M N}$ to $T_{\text {max }}$ unless otherwise noted.

| PARAMETER | CONDITIONS | OPA620KP/KU |  |  | OPA620KG/SG |  |  | OPA620LG |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| TEMPERATURE RANGE Specification: KP, KU, KG, LG SG | Ambient Temperature | 0 |  | $+70$ | $-55$ |  | $+125$ | * |  | * | ${ }^{\circ} \mathrm{C}$ |
| OFFSET VOLTAGE ${ }^{(1)}$ <br> Average Drift Supply Rejection | $\begin{gathered} T_{\wedge}=T_{M M} \text { to } T_{M A X} \\ \pm \mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \end{gathered}$ | 45 | $\begin{aligned} & \pm 8 \\ & 60 \end{aligned}$ |  | * | * |  | 50 | * |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ dB |
| BIAS CURRENT Input Bias Current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{VDC}$ |  | 15 | 40 |  | - | - |  | * | 35 | $\mu \mathrm{A}$ |
| OFFSET CURRENT Input Offset Current | $\mathrm{V}_{\mathrm{cm}}=0 \mathrm{VDC}$ |  | 0.2 | 5 |  | * | - |  | * | * | $\mu \mathrm{A}$ |
| INPUT VOLTAGE RANGE <br> Common-Mode Input Range Common-Mode Rejection | $\mathrm{V}_{\mathrm{iN}}= \pm 2.5 \mathrm{VDC}, \mathrm{V}_{\mathrm{O}}=0 \mathrm{VDC}$ | $\begin{gathered} \pm 2.5 \\ 60 \end{gathered}$ | $\begin{gathered} \pm 3.0 \\ 75 \end{gathered}$ |  | * | * |  | $\stackrel{*}{*}$ | * |  | $\begin{gathered} \mathrm{V} \\ \mathrm{~dB} \end{gathered}$ |
| OPEN LOOP GAIN, DC Open-Loop Voltage Gain | $\begin{aligned} R_{L} & =100 \Omega \\ R_{L} & =50 \Omega \end{aligned}$ | $\begin{aligned} & 46 \\ & 44 \end{aligned}$ | $\begin{aligned} & 60 \\ & 58 \end{aligned}$ |  | * | * |  | $\begin{aligned} & 52 \\ & 50 \end{aligned}$ | * |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| RATED OUTPUT <br> Voltage Output | $\begin{aligned} & R_{L}=100 \Omega \\ & R_{L}=50 \Omega \end{aligned}$ | $\begin{aligned} & \pm 2.6 \\ & \pm 2.5 \end{aligned}$ | $\begin{aligned} & \pm 3.0 \\ & \pm 3.0 \end{aligned}$ |  | * | * |  | * | * |  | $\begin{aligned} & \mathbf{v} \\ & \mathbf{V} \end{aligned}$ |
| POWER SUPPLY <br> Current, Quiescent | $\mathrm{I}_{0}=0 \mathrm{mADC}$ |  | 21 | 25 |  | * | * |  | * | * | mA |

* Same specifications as for KP/KU.

NOTES: (1) Offset Voltage specifications are also guaranteed with units fully warmed up. (2) Parameter is sample tested. (3) $\mathrm{dBC}=\mathrm{dB}$ refered to carrier-input signal.

## ORDERING INFORMATION

| Basic Model Number Code OPA620 |
| :--- |
| Performance Grade Cous |
| $K, L=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| $\mathrm{S}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Package Code |
| $\mathrm{G}=8$-pin Ceramic DIP |
| $\mathrm{P}=8$-pin Plastic DIP |
| $\mathrm{U}=8$-pin Plastic SOIC |

## ABSOLUTE MAXIMUM RATINGS

```
Supply
```

$\qquad$

``` ..\(\pm 7 V D C\) Internal Power Dissipation \({ }^{(4)}\) See Applications Information Differential Input Voltage ...............................Total V cc Input Voltage Range
``` \(\qquad\)
``` See Applications Information Storage Temperature Range: KG, LG, SG
``` \(\qquad\)
``` \(-65^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}\) KP,KU
``` \(\qquad\)
``` \(-40^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\)
Lead Temperature (soldering, 10s) \(+300^{\circ} \mathrm{C}\)
Lead Temperature
(soldering, SOIC 3 s )
) ............................
``` \(\qquad\)
```

Output Short Circuit to Ground $\left(+25^{\circ} \mathrm{C}\right)$

``` \(\qquad\)
``` Continuous to Ground Junction Temperature ( \(\mathrm{T}_{\mathrm{s}}\) )
``` \(\qquad\)
\(\qquad\)
``` Ground
\(+175^{\circ} \mathrm{C}\)
NOTE: (4) Packages must be derated based on specified \(\theta_{J A}\). Maximum \(T_{j}\) must be observed.
```

PIN CONFIGURATION (8-PIN DIP)
Top View


## MECHANICAL


(8-Pin Plastic DIP

U Package - 8-Pin SOIC


|  | INCHES |  | MILLMETERS |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |
| A | .185 | .201 | 4.70 | 5.11 |
| $A_{1}$ | .178 | .201 | 4.52 | 5.11 |
| B | .146 | .162 | 3.71 | 4.11 |
| $B_{1}$ | .130 | .149 | 3.30 | 3.78 |
| C | .054 | .145 | 1.37 | 3.69 |
| D | .015 | .019 | 0.38 | 0.48 |
| G | .050 BASIC | 1.27 BASIC |  |  |
| H | .018 | .026 | 0.46 | 0.66 |
| J | .008 | .012 | 0.20 | 0.30 |
| L | .220 | .252 | 5.59 | 6.40 |
| M | $0^{\circ}$ | $10^{\circ}$ | $0^{\circ}$ | $10^{\circ}$ |
| N | .000 | .012 | 0.00 | 0.30 |

NOTE: Leads in true position within $0.01^{\prime \prime}$ $(0.25 \mathrm{~mm}) R$ at MMC at seating plane.

## For Immediate Assistance, Contact Your Local Salesperson

## TYPICAL PERFORMANCE CURVES

At $\mathrm{V}_{\mathrm{cc}}= \pm 5 \mathrm{VDC}, \mathrm{R}_{\mathrm{L}}=100 \Omega$, and $\mathrm{T}_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted.







## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES (CONT)

At $\mathrm{V}_{\mathrm{cc}}= \pm 5 \mathrm{VDC}, \mathrm{R}_{\mathrm{L}}=100 \Omega$, and $\mathrm{T}_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted.






For Immediate Assistance, Contact Your Local Salesperson

## TYPICAL PERFORMANCE CURVES (CONT)

At $\mathrm{V}_{c \mathrm{cc}}= \pm 5 \mathrm{VDC}, \mathrm{R}_{\mathrm{L}}=100 \Omega$, and $T_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted.


COMMON-MODE REJECTION vS FREQUENCY


COMMON-MODE REJECTION





## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES (CONT)

At $V_{c c}= \pm 5 V D C, R_{L}=100 \Omega$, and $T_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted.






## TYPICAL PERFORMANCE CURVES (CONT)

At $V_{c C}= \pm 5 V D C, R_{L}=100 \Omega$, and $T_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted.


SMALL-SIGNAL




LARGE-SIGNAL


10MHz HARMONIC DISTORTION vs POWER OUTPUT


## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## APPLICATIONS INFORMATION

## DISCUSSION OF PERFORMANCE

The OPA620 provides a level of speed and precision not previously attainable in monolithic form. Unlike current feedback amplifiers, the OPA620's design uses a "Classical" operational amplifier architecture and can therefore be used in all traditional operational amplifier applications. While it is true that current feedback amplifiers can provide wider bandwidth at higher gains, they offer many disadvantages. The asymmetrical input characteristics of current feedback amplifiers (i.e. one input is a low impedance) prevents them from being used in a variety of applications. In addition, unbalanced inputs make input bias current errors difficult to correct. Bias current cancellation through matching of inverting and non-inverting input resistors is impossible because the input bias currents are uncorrelated. Current noise is also asymmetrical and is usually significantly higher on the inverting input. Perhaps most important, settling time to $0.01 \%$ is often extremely poor due to internal design tradeoffs. Many current feedback designs exhibit settling times to $0.01 \%$ in excess of 10 microseconds even though $0.1 \%$ settling times are reasonable. Such amplifiers are completely inadequate for fast settling 12-bit applications.
The OPA620's "Classical" operational amplifier architecture employs true differential and fully symmetrical inputs to eliminate these troublesome problems. All traditional circuit configurations and op amp theory apply to the OPA620. The use of low-drift thin-film resistors allows internal operating currents to be laser-trimmed at waferlevel to optimize AC performance such as bandwidth and settling time, as well as DC parameters such as input offset voltage and drift. The result is a wideband, high-frequency monolithic operational amplifier with a gain-bandwitdth product of 200 MHz , a $0.01 \%$ settling time of 25 ns , and an input offset voltage of $100 \mu \mathrm{~V}$.

## WIRING PRECAUTIONS

Maximizing the OPA620's capability requires some wiring precautions and high-frequency layout techniques. Oscillation, ringing, poor bandwidth and settling, gain peaking, and instability are typical problems plaguing all high-speed amplifiers when they are improperly used. In general, all printed circuit board conductors should be wide to provide low resistance, low impedance signal paths. They should also be as short as possible. The entire physical circuit should be as small as practical. Stray capacitances should be minimized, especially at high impedance nodes, such as the amplifier's input terminals. Stray signal coupling from the output or power supplies to the inputs should be minimized. All circuit element leads should be no longer than $1 / 4$ inch ( 6 mm ) to minimize lead inductance, and low values of resistance should be used. This will minimize time constants formed with the circuit capacitances and will eliminate stray, parasitic circuits.

Grounding is the most important application consideration for the OPA620, as it is with all high-frequency circuits. Oscillations at frequencies of 200 MHz and above can easily occur if good grounding techniques are not used. A heavy ground plane ( 2 oz copper recommended) should connect all unused areas on the component side. Good ground planes can reduce stray signal pickup, provide a low resistance, low inductance common return path for signal and power, and can conduct heat from active circuit package pins into ambient air by convection.

Supply bypassing is extremely critical and must always be used, especially when driving high current loads. Both power supply leads should be bypassed to ground as close as possible to the amplifier pins. Tantalum capacitors ( $1 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ ) with very short leads are recommended. Although not required, a parallel $0.01 \mu \mathrm{~F}$ ceramic may be added if desired. Surface mount bypass capacitors will produce excellent results due to their low lead inductance. Additionally, suppression filters can be used to isolate noisy supply lines. Properly bypassed and modulation-free power supply lines allow full amplifier output and optimum settling time performance.

## Points to Remember

1) Don't use point-to-point wiring as the increase in wiring inductance will be detrimental to AC performance. However, if it must be used, very short, direct signal paths are required. The input signal ground return, the load ground return, and the power supply common should all be connected to the same physical point to eliminate ground loops, which can cause unwanted feedback.
2) Good component selection is essential. Capacitors used in critical locations should be a low inductance type with a high quality dielectric material. Likewise, diodes used in critical locations should be Schottky barrier types, such as HP50822835 for fast recovery and minimum charge storage. Ordinary diodes will not be suitable in RF circuits.
3) Whenever possible, solder the OPA620 directly into the PC board without using a socket. Sockets add parasitic capacitance and inductance, which can seriously degrade AC performance or produce oscillations. If sockets must be used, consider using zero-profile solderless sockets such as Augat part number 8134-HC-5P2. Alternately, Teflon ${ }^{\otimes}$ standoffs located close to the amplifier's pins can be used to mount feedback components.
4) Resistors used in feedback networks should have values of a few hundred ohms for best performance. Shunt capacitance problems limit the acceptable resistance range to about $1 \mathrm{k} \Omega$ on the high end and to a value that is within the amplifier's output drive limits on the low end. Metal film and carbon resistors will be satisfactory, but wirewound resistors (even "non-inductive" types) are absolutely unacceptable in high-frequency circuits.
5) Surface mount components (chip resistors, capacitors, etc) have low lead inductance and are therefore strongly recommended. Circuits using all surface mount components
with the OPA620KU (SOIC package) will offer the best AC performance. The parasitic package inductance and capacitance for the SOIC is lower than the both the Cerdip and 8lead Plastic DIP.
6) Avoid overloading the output. Remember that output current must be provided by the amplifier to drive its own feedback network as well as to drive its load. Lowest distortion is achieved with high impedance loads.
7) Don't forget that these amplifiers use $\pm 5 \mathrm{~V}$ supplies. Although they will operate perfectly well with +5 V and -5.2 V , use of $\pm 15 \mathrm{~V}$ supplies will destroy the part.
8) Standard commercial test equipment has not been designed to test devices in the OPA620's speed range. Benchtop op amp testers and ATE systems will require a special test head to successfully test these amplifiers.
9) Terminate transmission line loads. Unterminated lines, such as coaxial cable, can appear to the amplifier to be a capacitive or inductive load. By terminaṭing a transmission line with its characteristic impedance, the amplifier's load then appears purely resistive.
10) Plug-in prototype boards and wire-wrap boards will not be satisfactory. A clean layout using RF techniques is essential; there are no shortcuts.

## OFFSET VOLTAGE ADJUSTMENT

The OPA620's input offset voltage is laser-trimmed and will require no further adjustment for most applications. However, if additional adjustment is needed, the circuit in Figure 1 can be used without degrading offset drift with temperature. Avoid external adjustment whenever possible since extraneous noise, such as power supply noise, can be inadvertently coupled into the amplifier's inverting input terminal. Remember that additional offset errors can be created by the amplifier's input bias currents. Whenever possible, match the impedance seen by both inputs as is shown with $\mathrm{R}_{3}$. This will reduce input bias current errors to the amplifier's offset current, which is typically only $0.2 \mu \mathrm{~A}$.

$* R_{3}$ is optional and can be used to cancel offset errors due to input bias
currents.
FIGURE 1. Offset Voltage Trim.

## INPUT PROTECTION

Static damage has been well recognized for MOSFET devices, but any semiconductor device deserves protection from this potentially damaging source. The OPA620 incorporates on-chip ESD protection diodes as shown in Figure 2. This eliminates the need for the user to add external protection diodes, which can add capacitance and degrade AC performance.


FIGURE 2. Internal ESD Protection.
All pins on the OPA620 are internally protected from ESD by means of a pair of back-to-back reverse-biased diodes to either power supply as shown. These diodes will begin to conduct when the input voltage exceeds either power supply by about 0.7 V . This situation can occur with loss of the amplifier's power supplies while a signal source is still present. The diodes can typically withstand a continuous current of 30 mA without destruction. To insure long term reliability, however, diode current should be externally limited to 10 mA or so whenever possible.
The internal protection diodes are designed to withstand 2.5 kV (using Human Body Model) and will provide adequate ESD protection for most normal handling procedures. However, static damage can cause subtle changes in amplifier input characteristics without necessarily destroying the device. In precision operational amplifiers, this may cause a noticeable degradation of offset voltage and drift. Therefore, static protection is strongly recommended when handling the OPA620.

## OUTPUT DRIVE CAPABILITY

The OPA620's design uses large output devices and has been optimized to drive $50 \Omega$ and $75 \Omega$ resistive loads. The device can easily drive 6 V p-p into a $50 \Omega$ load. This highoutput drive capability makes the OPA620 an ideal choice for a wide range of RF, IF, and video applications. In many cases, additional buffer amplifiers are unneeded.
Internal current-limiting circuitry limits output current to about 150 mA at $25^{\circ} \mathrm{C}$. This prevents destruction from accidental shorts to common and eliminates the need for external current-limiting circuitry. Although the device can withstand momentary shorts to either power supply, it is not recommended.
Many demanding high-speed applications such as ADC/ DAC buffers require op amps with low wideband output impedance. For example, low output impedance is essential when driving the signal-dependent capacitances at the inputs of flash A/D converters. As shown in Figure 3, the

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

OPA620 maintains very low closed-loop output impedance over frequency. Closed-loop output impedance increases with frequency since loop gain is decreasing with frequency.


FIGURE 3. Small-Signal Output Impedance vs Frequency.

## THERMAL CONSIDERATIONS

The OPA620 does not require a heat sink for operation in most environments. The use of a heat sink, however, will reduce the internal thermal rise and will result in cooler, more relaible operation. At extreme temperatures and under full load conditions a heat sink is necessary. See "Maximum Power Dissipation" curve, Figure 4.


FIGURE 4. Maximum Power Dissipation.
The internal power dissipation is given by the equation $P_{D}=$ $\mathrm{P}_{\mathrm{DQ}}+\mathrm{P}_{\mathrm{DL}}$, where $\mathrm{P}_{\mathrm{DQ}}$ is the quiescent power dissipation and $P_{D L}$ is the power dissipation in the output stage due to the load. (For $\pm \mathrm{V}_{\mathrm{cc}}= \pm 5 \mathrm{~V}, \mathrm{P}_{\mathrm{DQ}}=10 \mathrm{~V} \times 23 \mathrm{~mA}=230 \mathrm{~mW}$, $\max )$. For the case where the amplifier is driving a grounded load $\left(R_{L}\right)$ with a $D C$ voltage $\left( \pm V_{\text {out }}\right)$ the maximum value of $\mathrm{P}_{\mathrm{DL}}$ occurs at $\pm \mathrm{V}_{\mathrm{oUT}}= \pm \mathrm{V}_{\mathrm{cc}} / 2$, and is equal to $\mathrm{P}_{\mathrm{DL}}$, $\max =$ $\left( \pm \mathrm{V}_{\mathrm{CC}}\right)^{2} / 4 \mathrm{R}_{\mathrm{L}}$. Note that it is the voltage across the output transistor, and not the load, that determines the power dissipated in the output stage.

When the output is shorted to common $\mathrm{P}_{\mathrm{DL}}=5 \mathrm{~V} \times 150 \mathrm{~mA}$ $=750 \mathrm{~mW}$. Thus, $\mathrm{P}_{\mathrm{D}}=230 \mathrm{~mW}+750 \mathrm{~mW} \approx 1 \mathrm{~W}$. Note that the short-circuit condition represents the maximum amount of internal power dissipation that can be generated. Thus, the "Maximum Power Dissipation" curve starts at 1W and is derated based on a $175^{\circ} \mathrm{C}$ maximum junction temperature and the junction-to-ambient thermal resistance, $\theta_{\mathrm{JA}}$, of each package. The variation of short-circuit current with temperature is shown in Figure 5.


FIGURE 5. Short-Circuit Current vs Temperature.

## CAPACITIVE LOADS

The OPA620's output stage has been optimized to drive resistive loads as low as $50 \Omega$. Capacitive loads, however, will decrease the amplifier's phase margin which may cause high frequency peaking or oscillations. Capacitive loads greater than 20 pF should be buffered by connecting a small resistance, usually $5 \Omega$ to $25 \Omega$, in series with the output as shown in Figure 6. This is particularly important when driving high capacitance loads such as flash $\mathrm{A} / \mathrm{D}$ converters.


FIGURE 6. Driving Capacitive Loads.
In general, capacitive loads should be minimized for optimum high frequency performance. Coax lines can be driven if the cable is properly terminated. The capacitance of coax cable ( $29 \mathrm{pF} /$ foot for $\mathrm{RG}-58$ ) will not load the amplifier when the coaxial cable or transmission line is terminated in its characteristic impedance.

## COMPENSATION

The OPA620 is internally compensated and is stable in unity gain with a phase margin of approximately $60^{\circ}$. However, the unity gain buffer is the most demanding circuit configuration for loop stability and oscillations are most likely to occur in this gain. If possible, use the device in a noise gain of two or greater to improve phase margin and reduce the susceptibility to oscillation. (Note that, from a stability standpoint, an inverting gain of $-1 \mathrm{~V} / \mathrm{V}$ is equivalent to a noise gain of 2.) Gain and phase response for other gains are shown in the Typical Performance Curves.

The high-frequency response of the OPA620 in a good layout is very flat with frequency. However, some circuit configurations such as those where large feedback resistances are used, can produce high-frequency gain peaking. This peaking can be minimized by connecting a small capacitor in parallel with the feedback resistor. This capacitor compensates for the closed-loop, high frequency, transfer function zero that results from the time constant formed by the input capacitance of the amplifier (typically 2 pF after PC board mounting), and the input and feedback resistors. The selected compensation capacitor may be a trimmer, a fixed capacitor, or a planned PC board capacitance. The capacitance value is strongly dependent on circuit layout and closed-loop gain. Using small resistor values will preserve the phase margin and avoid peaking by keeping the break frequency of this zero sufficiently high. When high closedloop gains are required, a three-resistor attenuator (tee network) is recommended to avoid using large value resistors with large time constants.

## SETTLING TIME

Settling time is defined as the total time required, from the input signal step, for the output to settle to within the specified error band around the final value. This error band
is expressed as a percentage of the value of the output transition, a 2 V step. Thus, settling time to $0.01 \%$ requires an error band of $\pm 200 \mu \mathrm{~V}$ centered around the final value of 2 V .
Settling time, specified in an inverting gain of one, occurs in only 25 ns to $0.01 \%$ for a 2 V step, making the OPA620 one of the fastest settling monolithic amplifiers commercially available. Settling time increases with closed-loop gain and output voltage change as described in the Typical Performance Curves. Preserving settling time requires critical attention to the details as mentioned under "Wiring Precautions." The amplifier also recovers quickly from input overloads. Overload recovery time to linear operation from a $50 \%$ overload is typically only 30ns.
In practice, settling time measurements on the OPA620 prove to be very difficult to perform. Accurate measurement is next to impossible in all but the very best equipped labs. Among other things, a fast flat-top generator and high speed oscilloscope are needed. Unfortunately, fast flat-top generators, which settle to $0.01 \%$ in sufficient time, are scarce and expensive. Fast oscilloscopes, however, are more commonly available. For best results a sampling oscilloscope is recommended. Sampling scopes typically have bandwidths that are greater than 1 GHz and very low capacitance inputs. They also exhibit faster settling times in response to signals that would tend to overload a real-time oscilloscope.
Figure 7 shows the test circuit used to measure settling time for the OPA620. This approach uses a 16-bit sampling oscilloscope to monitor the input and output pulses. These waveforms are captured by the sampling scope, averaged, and then subtracted from each other in software to produce the error signal. This technique eliminates the need for the traditional "false-summing junction," which adds extra parasitic capacitance. Note that instead of an additional flat-top generator, this technique uses the scope's built-in calibration source as the input signal.


FIGURE 7. Settling Time Test Circuit.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## DIFFERENTIAL GAIN AND PHASE

Differential Gain (DG) and Differential Phase (DP) are among the more important specifications for video applications. DG is defined as the percent change in closed-loop gain over a specified change in output voltage level. DP is defined as the change in degrees of the closed-loop phase over the same output voltage change. Both DG and DP are specified at the NTSC sub-carrier frequency of 3.58 MHz . DG and DP increase with closed-loop gain and output voltage transition as shown in the Typical Performance Curves. All measurements were performed using a Tektronix model VM700 Video Measurement Set.

## DISTORTION

The OPA620's Harmonic Distortion characteristics into a $50 \Omega$ load are shown vs frequency and power output in the Typical Performance Curves. Distortion can be further improved by increasing the load resistance as illustrated in Figure 8. Remember to include the contribution of the feedback resistance when calculating the effective load resistance seen by the amplifier.


FIGURE 8. 10MHz Harmonic Distortion vs Load Resistance.

Two-tone, third-order intermodulation distortion (IM) is an important parameter for many RF amplifier applications. Figure 9 shows the OPA620's two-tone, third-order IM intercept vs frequency. For these measurements, tones were spaced 1 MHz apart. This curve is particularly useful for determining the magnitude of the third-order IM products as a function of frequency, load resistance, and gain. For example, assume that the application requires the OPA620 to operate in a gain of $+2 \mathrm{~V} / \mathrm{V}$ and drive $2 \mathrm{Vp}-\mathrm{p}$ into $50 \Omega$ at a frequency of 10 MHz . Referring to Figure 9 we find that the intercept point is +40 dBm . The magnitude of the third-order IM products can now be easily calculated from the expression:

$$
\text { Third } \mathrm{IMD}=2\left(\mathrm{OPI}^{3} \mathrm{P}-\mathrm{P}_{\mathrm{o}}\right)
$$

where $\mathrm{OPI}^{3} \mathrm{P}=$ third-order output intercept, dBm
$\mathrm{P}_{\mathrm{o}}=$ output level/tone, $\mathrm{dBm} /$ tone
Third IMD $=$ third-order intermodulation ratio below each output tone, dB

For this case $\mathrm{OPI}^{3} \mathrm{P}=40 \mathrm{dBm}, \mathrm{P}_{\mathrm{o}}=10 \mathrm{dBm}$, and the thirdorder $\mathrm{IMD}=2(40-10)=60 \mathrm{~dB}$ below either 10 dBm tone. The OPA620's low IMD makes the device an excellent choice for a variety of RF signal processing applications.


FIGURE 9. 2-Tone, 3rd Order Intermodulation Intercept vs Frequency.

## NOISE FIGURE

The OPA620's voltage and current noise spectral densities are specified in the Typical Performance Curves. For RF applications, however, Noise Figure (NF) is often the preferred noise specification since it allows system noise performance to be more easily calculated. The OPA620's Noise Figure vs Source Resistance is shown in Figure 10.


FIGURE 10. Noise Figure vs Source Resistance.

## SPICE MODELS

Computer simulation using SPICE is often useful when analyzing the performance of analog circuits and systems. This is particularly true for Video and RF amplifier circuits where parasitic capacitance and inductance can have a major effect on circuit performance. SPICE models using MicroSim Corporation's PSpice are available for the OPA620. Request Burr-Brown Application Note AN-167.

# For Immediate Assistance, Contact Your Local Salesperson 

## RELIABILITY DATA

Extensive reliability testing has been performed on the OPA620. Accelerated life testing ( 2000 hours) at maximum operating temperature was used to calculate MTTF at an ambient temperature of $25^{\circ} \mathrm{C}$. These test results yield MTTF of: Cerdip package $=1.31 \mathrm{E}+9$ Hours, Plastic DIP $=5.02 \mathrm{E}+7$ Hours, and SOIC $=2.94 \mathrm{E}+7$ Hours. Additional tests such as PCT have also been performed. Reliability reports are available upon request for each of the package options offered.

## DEMONSTRATION BOARDS

Demonstration boards to speed prototyping are available. Request DEM1 135 for 8-Pin DIP, and DEM1136 for SOIC package.

## APPLICATIONS



FIGURE 11. Video Distribution Amplifier.


FIGURE 12. High-Q 1 MHz Bandpass Filter.


FIGURE 13. Low Noise, Wideband FET Input Op Amp.


FIGURE 15. Wideband, Fast-Settling Instrumentation Amplifier.


FIGURE 16. Unity Gain Difference Amplifier.


FIGURE 17. Differential Input Buffer Amplifier ( $\mathrm{G}=-2 \mathrm{~V} / \mathrm{V}$ ).


# Wideband Precision OPERATIONAL AMPLIFIER 

## FEATURES

- VERY LOW DISTORTION
- FAST SETTLING: 25ns (0.01\%)
- GAIN-BANDWIDTH: 500MHz

STABLE IN GAINS: $\geq \pm 2 \mathrm{~V} / \mathrm{V}$

- LOW OFFSET VOLTAGE: $\pm 100 \mu \mathrm{~V}$
- SLEW RATE: 500V/ $\mu \mathrm{s}$
- LOW DIFFERENTIAL GAIN/PHASE ERROR
- 8-PIN DIP, SOIC PACKAGES AND DIE


## DESCRIPTION

The OPA621 is a precision wideband monolithic operational amplifier featuring very fast settling time, low differential gain and phase error, and high output current drive capability.
The OPA621 is stable in gains of $\pm 2 \mathrm{~V} / \mathrm{V}$ or higher. This amplifier has a very low offset, fully symmetrical differential input due to its "classical" operational amplifier circuit architecture. Unlike "current-feedback"

## APPLICATIONS <br> - HIGH-SPEED SIGNAL PROCESSING <br> - ADC/DAC BUFFER <br> - ULTRASOUND <br> - PULSE/RF AMPLIFIERS <br> - HIGH-RESOLUTION VIDEO <br> - ACTIVE FILTERS

amplifier designs, the OPA621 may be used in all op amp applications requiring high speed and precision.
Low noise and distortion, wide bandwidth, and high linearity make this amplifier suitable for RF and video applications. Short circuit protection is provided by an internal current-limiting circuit.
The OPA621 is available in plastic, ceramic, SOIC packages, and die form. Two temperature ranges are offered: $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ and $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.


International Airport Industrial Park - Malling Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706
Tel: (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP • Telex: 066-6491 - FAX: (602) 889-1510 - Immedlate Product Info: (800) 548-6132

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

SPECIFICATIONS

## ELECTRICAL

At $V_{c c}= \pm 5 \mathrm{VDC}, \mathrm{R}_{\mathrm{L}}=100 \Omega$, and $\mathrm{T}_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted.

| PARAMETER | CONDITIONS | OPA621KP/KU |  |  | OPA621KG/SG |  |  | OPA621LG |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| INPUT NOISE <br> Voltage: $\begin{aligned} & f_{0}=100 \mathrm{~Hz} \\ & f_{0}=1 \mathrm{kHz} \\ & f_{0}=10 \mathrm{kHz} \\ & f_{0}=100 \mathrm{kHz} \\ & f_{0}=1 \mathrm{MHz} \text { to } 100 \mathrm{MHz} \\ & f_{0}=100 \mathrm{~Hz} \text { to } 10 \mathrm{MHz} \end{aligned}$ <br> Current: $t_{0}=10 \mathrm{kHz}$ to 100 MHz | $\mathrm{R}_{\mathrm{s}}=0 \Omega$ |  | $\begin{aligned} & 10 \\ & 5.5 \\ & 3.3 \\ & 2.5 \\ & 2.3 \\ & 8.0 \\ & 2.3 \\ & \hline \end{aligned}$ |  |  |  |  |  |  |  | $n \mathrm{~V} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{n} V / \sqrt{\mathrm{Hz}}$ <br> $n \mathrm{~V} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mu \mathrm{V}$, rms <br> $\mathrm{pA} \sqrt{\mathrm{Hz}}$ |
| OFFSET VOLTAGE ${ }^{(1)}$ <br> Input Offset Voltage Average Drift Supply Rejection | $\begin{gathered} V_{C M}=O V D C \\ T_{A}=T_{M M N} \text { to } T_{M X X} \\ \pm V_{C C}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \hline \end{gathered}$ | 50 | $\begin{gathered} \pm 200 \\ \pm 12 \\ 60 \end{gathered}$ | $\pm 1 \mathrm{mV}$ | * | . | * | 55 | $\pm 100$ | $\pm 500$ | $\begin{gathered} \mu \mathrm{V} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ \mathrm{~dB} \end{gathered}$ |
| BIAS CURRENT Input Bias Current | $\mathrm{V}_{\mathrm{c} M}=0 \mathrm{VDC}$ |  | 18 | 30 |  | * | * |  | * | 25 | $\mu \mathrm{A}$ |
| OFFSET CURRENT Input Offset Current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{VDC}$ |  | 0.2 | 2 |  | - | * |  | - | * | $\mu \mathrm{A}$ |
| INPUT IMPEDANCE <br> Differential <br> Common-Mode | Open-Loop |  | $\begin{array}{r\|} 15 \\| 1 \\ 1 \\| \\ \hline \end{array}$ |  |  | * |  |  | * |  | $\begin{aligned} & \mathrm{k} \Omega \\| \mathrm{pF} \\ & \mathrm{M} \Omega \\| \mathrm{pF} \end{aligned}$ |
| INPUT VOLTAGE RANGE <br> Common-Mode Input Range Common-Mode Rejection | $\mathrm{V}_{\mathrm{IN}}= \pm 2.5 \mathrm{VDC}, \mathrm{V}_{0}=0 \mathrm{VDC}$ | $\begin{gathered} \pm 3.0 \\ 65 \end{gathered}$ | $\begin{gathered} \pm 3.5 \\ 75 \end{gathered}$ |  | * | * |  | $70$ | * |  | $\begin{gathered} v \\ d B \end{gathered}$ |
| OPEN-LOOP GAIN, DC Open-Loop Voltage Gain | $\begin{aligned} R_{L} & =100 \Omega \\ R_{L} & =50 \Omega \end{aligned}$ | $\begin{aligned} & 50 \\ & 48 \end{aligned}$ | $\begin{aligned} & 60 \\ & 58 \end{aligned}$ |  | * | * |  | $\begin{aligned} & 55 \\ & 53 \end{aligned}$ | * |  | $\begin{aligned} & d B \\ & d B \end{aligned}$ |
| FREQUENCY RESPONSE <br> Closed-Loop Bandwidth ( -3 dB ) <br> Gain-Bandwidth <br> Differential Gain <br> Differential Phase <br> Harmonic Distortion ${ }^{(2)}$ <br> Full Power Response ${ }^{(2)}$ <br> Slew Rate ${ }^{(2)}$ <br> Overshoot <br> Settling Time: 0.1\% <br> 0.01\% <br> Phase Margin <br> Rise Time | $\begin{gathered} \text { Gain }=+2 \mathrm{~V} / \mathrm{V} \\ \text { Gain }=+5 \mathrm{~V} / \mathrm{V} \\ \text { Gain }=+10 \mathrm{~V} / \mathrm{N} \\ \text { Gain }=+10 \mathrm{~V} / \mathrm{V} \\ 3.58 \mathrm{MHz}, \mathrm{G}=+2 \mathrm{~V} / \mathrm{V} \\ 3.58 \mathrm{MHz}, \mathrm{G}=+2 \mathrm{~V} / \mathrm{V} \\ \mathrm{G}=+2 \mathrm{~V} / \mathrm{N}, \mathrm{f}=10 \mathrm{MHz}, \mathrm{~V}=2 \mathrm{Vp}-\mathrm{p} \\ \mathrm{f}=10 \mathrm{MHz}, \text { Second Harmonic } \\ \text { Third Harmonic } \\ \mathrm{V}_{\mathrm{o}}=5 \mathrm{Vp}-\mathrm{p}, \text { Gain }=+2 \mathrm{~V} / \mathrm{N} \\ \mathrm{~V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p}, \text { Gain }=+2 \mathrm{~V} / \mathrm{N} \\ 2 \mathrm{~V} \text { Step, Gain }=-2 \mathrm{~V} / \mathrm{N} \\ 2 \mathrm{~V} \text { Step, Gain }=-2 \mathrm{~V} / \mathrm{N} \\ 2 \mathrm{~V} \text { Step, Gain }=-2 \mathrm{~V} / \mathrm{N} \\ \text { Gain }=+2 \mathrm{~V} N \\ \text { Gain }=+2 \mathrm{~V} / \mathrm{N}, 10 \% \text { to } 90 \% \\ \mathrm{~V}_{\mathrm{o}}=100 \mathrm{mVP}-\mathrm{p} ; \text { Small Signal } \\ \mathrm{V}_{\mathrm{o}}=6 \mathrm{Vp}-\mathrm{p} ; \text { Large Signal } \end{gathered}$ | $\begin{gathered} 22 \\ 55 \\ 350 \end{gathered}$ | $\begin{gathered} 500 \\ 100 \\ 50 \\ 500 \\ 0.05 \\ 0.05 \\ \\ -62 \\ -80 \\ 32 \\ 80 \\ 500 \\ 15 \\ 15 \\ 25 \\ 50 \\ \\ 1.8 \\ 8 \\ \hline \end{gathered}$ | $\begin{aligned} & -50 \\ & -70 \end{aligned}$ | * |  | * | * |  | * | MHz <br> MHz <br> MHz <br> MHz <br> $\%$ <br> Degrees <br>  <br> $\mathrm{dBc}^{(3)}$ <br> dBc <br> MHz <br> MHz <br> $\mathrm{V} / \mu \mathrm{s}$ <br> $\%$ <br> ns <br> ns <br> Degrees <br>  <br> ns <br> ns |
| RATED OUTPUT <br> Voltage Output <br> Output Resistance <br> Load Capacitance Stability <br> Short Circuit Current | $\begin{gathered} R_{L}=100 \Omega \\ R_{L}=50 \Omega \\ 1 \mathrm{MHz}, \text { Gain }=+2 \mathrm{~V} / \mathrm{V} \\ \text { Gain }=+2 \mathrm{~V} / \mathrm{V} \\ \text { Continuous } \end{gathered}$ | $\begin{aligned} & \pm 2.8 \\ & \pm 2.5 \end{aligned}$ | $\begin{gathered} \pm 3.0 \\ \pm 3.0 \\ 0.015 \\ 15 \\ \pm 150 \end{gathered}$ |  | * | * |  | * |  |  | V <br> V <br> $\Omega$ <br> pF <br> mA |
| POWER SUPPLY <br> Rated Voltage Derated Performance Current, Quiescent | $\begin{gathered} \pm \mathrm{V}_{\mathrm{cc}} \\ \pm \mathrm{V}_{\mathrm{cc}} \\ \mathrm{I}_{0}=0 \mathrm{mADC} \end{gathered}$ | 4.0 | 5 $26$ | $\begin{aligned} & 6.0 \\ & 28 \end{aligned}$ | * |  | * | * |  | * | VDC VDC mA |
| ```TEMPERATURE RANGE Specification: KP, KU, KG, LG SG Operating: KG, LG, SG KP, KU 0 JA KG, LG,SG KP KU``` | Ambient Temperature <br> Ambient Temperature | 0 $-25$ | $\begin{gathered} 90 \\ 100 \end{gathered}$ | $\begin{aligned} & +70 \\ & +85 \end{aligned}$ | $\begin{aligned} & -55 \\ & -55 \end{aligned}$ | 125 | $\begin{aligned} & +125 \\ & +125 \end{aligned}$ | $-55$ | 125 | $+125$ | $\begin{gathered} { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} \\ \\ { }^{\circ} \mathrm{C} / \mathrm{W} \\ { }^{\circ} \mathrm{C} / \mathrm{W} \\ { }^{\circ} \mathrm{C} M \end{gathered}$ |

[^3]
## SPECIFICATIONS (cont)

ELECTRICAL (FULL TEMPERATURE RANGE SPECIFICATIONS)
At $V_{c c}= \pm 5 V D C, R_{L}=100 \Omega$, and $T_{A}=T_{M N}$ to $T_{m a x}$ unless otherwise noted.

| PARAMETER | CONDITIONS | OPA621KP/KU |  |  | OPA621KG/SG |  |  | OPA621LG |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| TEMPERATURE RANGE Specification: KP, KU, KG, LG SG | Ambient Temperature | 0 |  | +70 | $-55$ |  | $+125$ | * |  | * | $\circ$ |
| OFFSET VOLTAGE ${ }^{(1)}$ <br> Average Drift <br> Supply Rejection | $\begin{aligned} T_{A} & =T_{M N} \text { to } T_{M A X} \\ \pm V_{C C} & =4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \end{aligned}$ | 45 | $\begin{gathered} \pm 12 \\ 60 \end{gathered}$ |  | - | - |  | 50 | * |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ dB |
| BIAS CURRENT Input Bias Current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{VDC}$ |  | 18 | 40 |  | - | * |  | * | 35 | $\mu \mathrm{A}$ |
| OFFSET CURRENT Input Offset Current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{VDC}$ |  | 0.2 | 5 |  | * | * |  | * | * | $\mu \mathrm{A}$ |
| INPUT VOLTAGE RANGE <br> Common-Mode Input Range Common-Mode Rejection | $\mathrm{V}_{\text {iN }}= \pm 2.5 \mathrm{VDC}, \mathrm{V}_{\mathrm{o}}=0 \mathrm{VDC}$ | $\begin{gathered} \pm 2.5 \\ 60 \end{gathered}$ | $\begin{gathered} \pm 3.0 \\ 75 \end{gathered}$ |  | * | * |  | $65$ | * |  | $\begin{gathered} v \\ d B \end{gathered}$ |
| OPEN LOOP GAIN, DC Open-Loop Voltage Gain | $\begin{aligned} & R_{L}=100 \Omega \\ & R_{L}=50 \Omega \end{aligned}$ | $\begin{aligned} & 46 \\ & 44 \end{aligned}$ | $\begin{aligned} & 60 \\ & 58 \end{aligned}$ |  | - | * |  | $\begin{aligned} & 52 \\ & 50 \end{aligned}$ | * |  | $\begin{aligned} & d B \\ & d B \end{aligned}$ |
| RATED OUTPUT Voltage Output | $\begin{aligned} R_{L} & =100 \Omega \\ R_{L} & =50 \Omega \end{aligned}$ | $\begin{aligned} & \pm 2.6 \\ & \pm 2.5 \end{aligned}$ | $\begin{aligned} & \pm 3.0 \\ & \pm 3.0 \end{aligned}$ |  | * | * |  | * | * |  | $\begin{aligned} & \mathbf{v} \\ & \mathbf{v} \end{aligned}$ |
| POWER SUPPLY <br> Current, Quiescent | $I_{0}=0 \mathrm{mADC}$ |  | 26 | 30 |  | * | * |  | * | * | mA |

* Same specifications as for KP/KU.

NOTES: (1) Offset Voltage specifications are also guaranteed with units fully warmed up. (2) Parameter is sample tested. (3) $d B c=d B$ refered to carrierinput signal.

## ORDERING INFORMATION

|  |  |
| :--- | :--- | :--- |
| Basic Model Number Code |  |
| Pertormance Grade Code |  |
| $\mathrm{K}, \mathrm{L}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  |
| $\mathrm{S}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |
| Package Code |  |
| $\mathrm{G}=8$-pin Ceramic DIP |  |
| $\mathrm{P}=8$-pin Plastic DIP |  |
| $\mathrm{U}=8$-pin Plastic SOIC |  |

## ABSOLUTE MAXIMUM RATINGS

| Internal Power Dissipation(4) $\qquad$ See Applications Information |  |
| :---: | :---: |
|  |  |
| Differential Input Voltage .......................................................Total V cc $^{\text {c }}$ |  |
| Input Voltage Range .................................See Applications Information |  |
| Storage Temperature Range KG, LG, SG: ...................... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$KP, KU: ..................... $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |
|  |  |
| Lead Temperature (soldering, 10s) .............................................. $+300^{\circ} \mathrm{C}$ <br> (soldering, SOIC 3s) $\qquad$ |  |
|  |  |
| Output Short Circuit to Ground $\left(+25^{\circ} \mathrm{C}\right)$ $\qquad$ .Continuous to Ground unction Temperature ( $T$, $\qquad$ $+175^{\circ} \mathrm{C}$ |  |
|  |  |

NOTE: (4) Packages must be derated based on specified $\theta_{J A}$. Maximum $T_{j}$ must be observed.

## PIN CONFIGURATION (8-PIN DIP)

## Top View



## Or, Call Customer Service at 1-800-548-6132 (USA Only)

MECHANICAL


## P Package - 8-PIn Plastic DIP



|  | INCHES |  | MILLIMETERS |  |
| :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |
| A | . 155 | . 200 | 3.94 | 5.08 |
| $A_{1}$ | . 020 | . 050 | 0.51 | 1.27 |
| B | . 014 | . 020 | 0.36 | 0.51 |
| Bi | . 045 | . 065 | 1.14 | 1.65 |
| C | . 008 | . 012 | 0.20 | 0.30 |
| $D^{(1)}$ | . 370 | . 400 | 9.40 | 10.16 |
| E | . 300 | . 325 | 7.62 | 8.26 |
| $\mathrm{E}_{1}$ | . 240 | . 260 | 6.10 | 6.60 |
| $\mathrm{e}_{1}$ | . 100 BASIC |  | 2.54 BASIC |  |
| ea | . 300 BASIC |  | 7.62 BASIC |  |
| L | . 125 | . 150 | 3.18 | 3.81 |


|  | INCHES |  | MILLIMETERS |  |
| :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |
| $\mathrm{L}^{(2)}$ | 0 | .030 | 0.00 | 0.76 |
| $\alpha$ | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | $15^{\circ}$ |
| P | .015 | .050 | 0.38 | 1.270 |
| $\mathrm{Q}_{1}$ | .040 | .075 | 1.02 | 1.91 |
| $\mathrm{~S}^{(1)}$ | .015 | .050 | 0.38 | 1.27 |

(1) Not JEDEC Std.
(2) $e_{1}$ and $e_{A}$ applies in zone $L_{2}$ when unit installed.
NOTE: Leads in true position within $0.01^{\prime \prime}(0.25 \mathrm{~mm}) R$ at MMC at seating plane.

U Package - 8-Pin SOIC


|  | INCHES |  | MILLIMETERS |  |
| :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |
| A | .185 | .201 | 4.70 | 5.11 |
| $A_{1}$ | .178 | .201 | 4.52 | 5.11 |
| B | .146 | .162 | 3.71 | 4.11 |
| $B_{1}$ | .130 | .149 | 3.30 | 3.78 |
| C | .054 | .145 | 1.37 | 3.69 |
| D | .015 | .019 | 0.38 | 0.48 |
| G | .050 BASIC | 1.27 BASIC |  |  |
| H | .018 | .026 | 0.46 | 0.66 |
| J | .008 | .012 | 0.20 | 0.30 |
| L | .220 | .252 | 5.59 | 6.40 |
| M | $0^{\circ}$ | $10^{\circ}$ | $0^{\circ}$ | $10^{\circ}$ |
| N | .000 | .012 | 0.00 | 0.30 |

NOTE: Leads in true position within 0.01" ( 0.25 mm ) R at MMC at seating plane.

## TYPICAL PERFORMANCE CURVES

At $\mathrm{V}_{\mathrm{cc}}= \pm 5 \mathrm{VDC}, \mathrm{R}_{\mathrm{L}}=100 \Omega$, and $\mathrm{T}_{\Lambda}=+25^{\circ} \mathrm{C}$ unless otherwise noted.







## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES (CONT)

At $V_{c c}= \pm 5 \mathrm{VDC}, \mathrm{R}_{\mathrm{L}}=100 \Omega$, and $\mathrm{T}_{\Lambda}=+25^{\circ} \mathrm{C}$ unless otherwise noted.





SHElHITdWV TVNOILVYEdO

## TYPICAL PERFORMANCE CURVES (CONT)

At $\mathrm{V}_{\mathrm{cc}}= \pm 5 \mathrm{VDC}, \mathrm{R}_{\mathrm{L}}=100 \Omega$, and $T_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted.


COMMON-MODE REJECTION vS FREQUENCY


COMMON-MODE REJECTION





## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES (CONT)

At $\mathrm{V}_{c c}= \pm 5 \mathrm{VDC}, \mathrm{R}_{\mathrm{L}}=100 \Omega$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted.


## TYPICAL PERFORMANCE CURVES (CONT)

At $\mathrm{V}_{\mathrm{cc}}= \pm 5 \mathrm{VDC}, \mathrm{R}_{\mathrm{L}}=100 \Omega$, and $T_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted.


SMALL-SIGNAL


1 MHz HARMONIC DISTORTION vs POWER OUTPUT



LARGE-SIGNAL



## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## APPLICATIONS INFORMATION

## DISCUSSION OF PERFORMANCE

The OPA621 provides a level of speed and precision not previously attainable in monolithic form. Unlike current feedback amplifiers, the OPA621's design uses a "Classical" operational amplifier architecture and can therefore be used in all traditional operational amplifier applications. While it is true that current feedback amplifiers can provide wider bandwidth at higher gains, they offer many disadvantages. The asymmetrical input characteristics of current feedback amplifiers (i.e. one input is a low impedance) prevents them from being used in a variety of applications. In addition, unbalanced inputs make input bias current errors difficult to correct. Bias current cancellation through matching of inverting and non-inverting input resistors is impossible because the input bias currents are uncorrelated. Current noise is also asymmetrical and is usually significantly higher on the inverting input. Perhaps most important, settling time to $0.01 \%$ is often extremely poor due to internal design tradeoffs. Many current feedback designs exhibit settling times to $0.01 \%$ in excess of 10 microseconds even though $0.1 \%$ settling times are reasonable. Such amplifiers are completely inadequate for fast settling 12 -bit applications.
The OPA621's "Classical" operational amplifier architecture employs true differential and fully symmetrical inputs to eliminate these troublesome problems. All traditional circuit configurations and op amp theory apply to the OPA621. The use of low-drift thin-film resistors allows internal operating currents to be laser-trimmed at waferlevel to optimize AC performance such as bandwidth and settling time, as well as DC parameters such as input offset voltage and drift. The result is a wideband, high-frequency monolithic operational amplifier with a gain-bandwidth product of 500 MHz , a $0.01 \%$ settling time of 25 ns , and an input offset voltage of $100 \mu \mathrm{~V}$.

## WIRING PRECAUTIONS

Maximizing the OPA621's capability requires some wiring precautions and high-frequency layout techniques. Oscillation, ringing, poor bandwidth and settling, gain peaking, and instability are typical problems plaguing all high-speed amplifiers when they are improperly used. In general, all printed circuit board conductors should be wide to provide low resistance, low impedance signal paths. They should also be as short as possible: The entire physical circuit should be as small as practical. Stray capacitances should be minimized, especially at high impedance nodes, such as the amplifier's input terminals. Stray signal coupling from the output or power supplies to the inputs should be minimized. All circuit element leads should be no longer than $1 / 4$ inch ( 6 mm ) to minimize lead inductance, and low values of resistance should be used. This will minimize time constants formed with the circuit capacitances and will eliminate stray, parasitic circuits.
Grounding is the most important application consideration for the OPA621, as it is with all high-frequency circuits. Os-
cillations at frequencies of 500 MHz and above can easily occur if good grounding techniques are not used. A heavy ground plane (2oz copper recommended) should connect all unused areas on the component side. Good ground planes can reduce stray signal pickup, provide a low resistance, low inductance common return path for signal and power, and can conduct heat from active circuit package pins into ambient air by convection.
Supply bypassing is extremely critical and must always be used, especially when driving high current loads. Both power supply leads should be bypassed to ground as close as possible to the amplifier pins. Tantalum capacitors ( $1 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ ) with very short leads are recommended. Although not required, a parallel $0.01 \mu \mathrm{~F}$ ceramic may be added if desired. Surface mount bypass capacitors will produce excellent results due to their low lead inductance. Additionally, suppression filters can be used to isolate noisy supply lines. Properly bypassed and modulation-free power supply lines allow full amplifier output and optimum settling time performance.

## Points to Remember

1) Don't use point-to-point wiring as the increase in wiring inductance will be detrimental to AC performance. However, if it must be used, very short, direct signal paths are required. The input signal ground return, the load ground return, and the power supply common should all be connected to the same physical point to eliminate ground loops, which can cause unwanted feedback.
2) Good component selection is essential. Capacitors used in critical locations should be a low inductance type with a high quality dielectric material. Likewise, diodes used in critical locations should be Schottky barrier types, such as HP50822835 for fast recovery and minimum charge storage. Ordinary diodes will not be suitable in RF circuits.
3) Whenever possible, solder the OPA621 directly into the PC board without using a socket. Sockets add parasitic capacitance and inductance, which can seriously degrade AC performance or produce oscillations. If sockets must be used, consider using zero-profile solderless sockets such as Augat part number 8134-HC-5P2. Alternately, Teflon ${ }^{\text {® }}$ standoffs located close to the amplifier's pins can be used to mount feedback components.
4) Resistors used in feedback networks should have values of a few hundred ohms for best performance. Shunt capacitance problems limit the acceptable resistance range to about $1 \mathrm{k} \Omega$ on the high end and to a value that is within the amplifier's output drive limits on the low end. Metal film and carbon resistors will be satisfactory, but wirewound resistors (even "non-inductive" types) are absolutely unacceptable in high-frequency circuits.
5) Surface mount components (chip resistors, capacitors, etc) have low lead inductance and are therefore strongly recommended. Circuits using all surface mount components with the OPA621KU (SOIC package) will offer the best AC performance. The parasitic package inductance and capaci-

## For Immediate Assistance, Contact Your Local Salesperson

tance for the SOIC is lower than the both the Cerdip and 8lead Plastic DIP.
6) Avoid overloading the output. Remember that output current must be provided by the amplifier to drive its own feedback network as well as to drive its load. Lowest distortion is achieved with high impedance loads.
7) Don't forget that these amplifiers use $\pm 5 \mathrm{~V}$ supplies. Although they will operate perfectly well with +5 V and -5.2 V , use of $\pm 15 \mathrm{~V}$ supplies will destroy the part.
8) Standard commercial test equipment has not been designed to test devices in the OPA621's speed range. Benchtop op amp testers and ATE systems will require a special test head to successfully test these amplifiers.
9) Terminate transmission line loads. Unterminated lines, such as coaxial cable, can appear to the amplifier to be a capacitive or inductive load. By terminating a transmission line with its characteristic impedance, the amplifier's load then appears purely resistive.
10) Plug-in prototype boards and wire-wrap boards will not be satisfactory. A clean layout using RF techniques is essential; there are no shortcuts.

## OFFSET VOLTAGE ADJUSTMENT

The OPA621's input offset voltage is laser-trimmed and will require no further adjustment for most applications. However, if additional adjustment is needed, the circuit in Figure 1 can be used without degrading offset drift with temperature. Avoid external adjustment whenever possible since extraneous noise, such as power supply noise, can be inadvertently coupled into the amplifier's inverting input terminal. Remember that additional offset errors can be created by the amplifier's input bias currents. Whenever possible, match the impedance seen by both inputs as is shown with R3. This will reduce input bias current errors to the amplifier's offset current, which is typically only $0.2 \mu \mathrm{~A}$.


FIGURE 1. Offset Voltage Trim.

## INPUT PROTECTION

Static damage has been well recognized for MOSFET devices, but any semiconductor device deserves protection from this potentially damaging source. The OPA621 incorporates on-chip ESD protection diodes as shown in Figure 2. This eliminates the need for the user to add external protection diodes, which can add capacitance and degrade AC performance.


FIGURE 2. Internal ESD Protection.
All pins on the OPA621 are internally protected from ESD by means of a pair of back-to-back reverse-biased diodes to either power supply as shown. These diodes will begin to conduct when the input voltage exceeds either power supply by about 0.7 V . This situation can occur with loss of the amplifier's power supplies while a signal source is still present. The diodes can typically withstand a continuous current of 30 mA without destruction. To insure long term reliability, however, diode current should be externally limited to 10 mA or so whenever possible.

The internal protection diodes are designed to withstand 2.5 kV (using Human Body Model) and will provide adequate ESD protection for most normal handling procedures. However, static damage can cause subtle changes in amplifier input characteristics without necessarily destroying the device. In precision operational amplifiers, this may cause a noticeable degradation of offset voltage and drift. Therefore, static protection is strongly recommended when handling the OPA621.

## OUTPUT DRIVE CAPABILITY

The OPA621's design uses large output devices and has been optimized to drive $50 \Omega$ and $75 \Omega$ resistive loads. The device can easily drive 6 Vp -p into a $50 \Omega$ load. This highoutput drive capability makes the OPA621 an ideal choice for a wide range of RF, IF, and video applications. In many cases, additional buffer amplifiers are unneeded.
Internal current-limiting circuitry limits output current to about 150 mA at $25^{\circ} \mathrm{C}$. This prevents destruction from accidental shorts to common and eliminates the need for external current-limiting circuitry. Although the device can withstand momentary shorts to either power supply, it is not recommended.

Many demanding high-speed applications such as ADC/ DAC buffers require op amps with low wideband output impedance. For example, low output impedance is essential when driving the signal-dependent capacitances at the inputs of flash A/D converters. As shown in Figure 3, the


FIGURE 3. Small-Signal Output Impedance vs Frequency.
OPA621 maintains very low closed-loop output impedance over frequency. Closed-loop output impedance increases with frequency since loop gain is decreasing with frequency.

## THERMAL CONSIDERATIONS

The OPA621 does not require a heat sink for operation in most environments. The use of a heat sink, however, will


FIGURE 4. Maximum Power Dissipation.
reduce the internal thermal rise and will result in cooler, more reliable operation. At extreme temperatures and under full load conditions a heat sink is necessary. See "Maximum Power Dissipation" curve, Figure 4.
The internal power dissipation is given by the equation $P_{D}=$ $P_{D Q}+P_{D L}$, where $P_{D Q}$ is the quiescent power dissipation and $P_{D L}$ is the power dissipation in the output stage due to the load. (For $\pm \mathrm{V}_{\mathrm{cC}}= \pm 5 \mathrm{~V}, \mathrm{P}_{\mathrm{DQ}}=10 \mathrm{~V} \times 28 \mathrm{~mA}=280 \mathrm{~mW}$, max). For the case where the amplifier is driving a grounded load ( $\mathrm{R}_{\mathrm{L}}$ ) with a DC voltage ( $\pm \mathrm{V}_{\text {out }}$ ) the maximum value of $\mathrm{P}_{\mathrm{DL}}$ occurs at $\pm \mathrm{V}_{\text {OUT }}= \pm \mathrm{V}_{\mathrm{CC}} / 2$, and is equal to $\mathrm{P}_{\mathrm{DL}}, \max =$ $\left( \pm \mathrm{V}_{\mathrm{cc}}\right)^{2} / 4 \mathrm{R}_{\mathrm{L}}$. Note that it is the voltage across the output transistor, and not the load, that determines the power dissipated in the output stage.
When the output is shorted to common $\mathrm{P}_{\mathrm{DL}}=5 \mathrm{~V} \times 150 \mathrm{~mA}$ $=750 \mathrm{~mW}$. Thus. $\mathrm{P}_{\mathrm{D}}=280 \mathrm{~mW}+750 \mathrm{~mW} \cong 1 \mathrm{~W}$. Note that
the short-circuit condition represents the maximum amount of internal power dissipation that can be generated. Thus, the "Maximum Power Dissipation" curve starts at 1W and is derated based on a $175^{\circ} \mathrm{C}$ maximum junction temperature


FIGURE 5. Short-Circuit Current vs Temperature.
and the junction-to-ambient thermal resistance, $\theta_{\mathrm{JA}}$, of each package. The variation of short-circuit current with temperature is shown in Figure 5.

## CAPACITIVE LOADS

The OPA621's output stage has been optimized to drive resistive loads as low as $50 \Omega$. Capacitive loads, however, will decrease the amplifier's phase margin which may cause high frequency peaking or oscillations. Capacitive loads greater than 15 pF should be buffered by connecting a small resistance, usually $5 \Omega$ to $25 \Omega$, in series with the output as shown in Figure 6. This is particularly important when driving high capacitance loads such as flash A/D converters.


FIGURE 6. Driving Capacitive Loads.
In general, capacitive loads should be minimized for optimum high frequency performance. Coax lines can be driven if the cable is properly terminated. The capacitance of coax cable ( $29 \mathrm{pF} /$ foot for RG-58) will not load the amplifier when the coaxial cable or transmission line is terminated in its characteristic impedance.

## For Immediate Assistance, Contact Your Local Salesperson

## COMPENSATION

The OPA621 is stable in inverting gains of $\geq-2 \mathrm{~V} / \mathrm{V}$ and in non-inverting gains $\geq+2 \mathrm{~V} / \mathrm{V}$. Phase margin for both configurations is approximately $50^{\circ}$. Inverting and non-inverting gains of unity should be avoided. The minimum stable gains of $+2 \mathrm{~V} / \mathrm{V}$ and $-2 \mathrm{~V} / \mathrm{V}$ are the most demanding circuit configurations for loop stability and oscillations are most likely to occur in these gains. If possible, use the device in a noise gain greater than three to improve phase margin and reduce the susceptibility to oscillation. (Note that, from a stability standpoint, an inverting gain of $-2 \mathrm{~V} / \mathrm{V}$ is equivalent to a noise gain of 3.) Gain and phase response for other gains are shown in the Typical Performance Curves.

The high-frequency response of the OPA621 in a good layout is flat with frequency for higher-gain circuits. However, low-gain circuits and configurations where large feedback resistances are used, can produce high-frequency gain peaking. This peaking can be minimized by connecting a small capacitor in parallel with the feedback resistor. This capacitor compensates for the closed-loop, high frequency, transfer function zero that results from the time constant formed by the input capacitance of the amplifier (typically 2 pF after PC board mounting), and the input and feedback resistors. The selected compensation capacitor may be a trimmer, a fixed capacitor, or a planned PC board capacitance. The capacitance value is strongly dependent on circuit layout and closed-loop gain. Using small resistor values will preserve the phase margin and avoid peaking by keeping the break frequency of this zero sufficiently high. When high closed-loop gains are required, a three-resistor attenuator (tee network) is recommended to avoid using large value resistors with large time constants.

## SETTLING TIME

Settling time is defined as the total time required, from the input signal step, for the output to settle to within the
specified error band around the final value. This error band is expressed as a percentage of the value of the output transition, a 2 V step. Thus, settling time to $0.01 \%$ requires an error band of $\pm 200 \mu \mathrm{~V}$ centered around the final value of 2 V .
Settling time, specified in an inverting gain of two, occurs in only 25 ns to $0.01 \%$ for a 2 V step, making the OPA621 one of the fastest settling monolithic amplifiers commercially available. Settling time increases with closed-loop gain and output voltage change as described in the Typical Performance Curves. Preserving settling time requires critical attention to the details as mentioned under "Wiring Precautions." The amplifier also recovers quickly from input overloads. Overload recovery time to linear operation from a $50 \%$ overload is typically only 30 ns .
In practice, settling time measurements on the OPA621 prove to be very difficult to perform. Accurate measurement is next to impossible in all but the very best equipped labs. Among other things, a fast flat-top generator and high speed oscilloscope are needed. Unfortunately, fast flat-top generators, which settle to $0.01 \%$ in sufficient time, are scarce and expensive. Fast oscilloscopes, however, are more commonly available. For best results a sampling oscilloscope is recommended. Sampling scopes typically have bandwidths that are greater than 1 GHz and very low capacitance inputs. They also exhibit faster settling times in response to signals that would tend to overload a real-time oscilloscope.
Figure 7 shows the test circuit used to measure settling time for the OPA621. This approach uses a 16 -bit sampling oscilloscope to monitor the input and output pulses. These waveforms are captured by the sampling scope, averaged, and then subtracted from each other in software to produce the error signal. This technique eliminates the need for the traditional "false-summing junction," which adds extra parasitic capacitance. Note that instead of an additional flat-top generator, this technique uses the scope's built-in calibration source as the input signal.


FIGURE 7. Settling Time Test Circuit.

## DIFFERENTIAL GAIN AND PHASE

Differential Gain (DG) and Differential Phase (DP) are among the more important specifications for video applications. DG is defined as the percent change in closed-loop gain over a specified change in output voltage level. DP is defined as the change in degrees of the closed-loop phase over the same output voltage change. Both DG and DP are specified at the NTSC sub-carrier frequency of 3.58 MHz . DG and DP increase with closed-loop gain and output voltage transition as shown in the Typical Performance Curves. All measurements were performed using a Tektronix model VM700 Video Measurement Set.

## DISTORTION

The OPA621's Harmonic Distortion characteristics into a $50 \Omega$ load are shown vs frequency and power output in the Typical Performance Curves. Distortion can be further improved by increasing the load resistance as illustrated in Figure 8. Remember to include the contribution of the feedback resistance when calculating the effective load resistance seen by the amplifier.


FIGURE 8. 10MHz Harmonic Distortion vs Load Resistance.

Two-tone, third-order intermodulation distortion (IM) is an important parameter for many RF amplifier applications. Figure 9 shows the OPA621's two-tone, third-order IM intercept vs frequency. For these measurements, tones were spaced 1 MHz apart. This curve is particularly useful for determining the magnitude of the third-order IM products as a function of frequency, load resistance, and gain. For example, assume that the application requires the OPA621 to operate in a gain of $+2 \mathrm{~V} / \mathrm{V}$ and drive 2 Vp -p into $50 \Omega$ at a frequency of 10 MHz . Referring to Figure 9 we find that the intercept point is +47 dBm . The magnitude of the third-order IM products can now be easily calculated from the expression:

$$
\text { Third } \mathrm{IMD}=2\left(\mathrm{OPI}^{3} \mathrm{P}-\mathrm{P}_{\mathrm{o}}\right)
$$

where $\mathrm{OPI}^{3} \mathrm{P}=$ third-order output intercept, dBm
$\mathrm{P}_{\mathrm{o}}=$ output level/tone, $\mathrm{dBm} /$ tone
Third IMD = third-order intermodulation ratio below each output tone, dB

For this case $\mathrm{OPI}^{3} \mathrm{P}=47 \mathrm{dBm}, \mathrm{P}_{\mathrm{o}}=10 \mathrm{dBm}$, and the thirdorder $\mathrm{IMD}=2(47-10)=74 \mathrm{~dB}$ below either 10 dBm tone. The OPA621's low IMD makes the device an excellent choice for a variety of RF signal processing applications.


FIGURE 9. 2-Tone, 3rd Order Intermodulation Intercept vs Frequency.

## NOISE FIGURE

The OPA621's voltage and current noise spectral densities are specified in the Typical Performance Curves. For RF applications, however, Noise Figure (NF) is often the preferred noise specification since it allows system noise performance to be more easily calculated. The OPA621's Noise Figure vs Source Resistance is shown in Figure 10.


FIGURE 10. Noise Figure vs Source Resistance.

## SPICE MODELS

Computer simulation using SPICE is often useful when analyzing the performance of analog circuits and systems. This is particularly true for Video and RF amplifier circuits where parasitic capacitance and inductance can have a major effect on circuit performance. SPICE models using MicroSim Corporation's PSpice are available for the OPA621. Request Burr-Brown Application Note AN-167.

## RELIABILITY DATA

Extensive reliability testing has been performed on the OPA621. Accelerated life testing (2000 hours) at maximum operating temperature was used to calculate MTTF at an ambient temperature of $25^{\circ} \mathrm{C}$. These test results yield MTTF of: Cerdip package $=1.31 \mathrm{E}+9$ Hours, Plastic DIP $=5.02 \mathrm{E}+7$ Hours, and $\mathrm{SOIC}=2.94 \mathrm{E}+7$ Hours. Additional tests such as PCT have also been performed. Reliability reports are available upon request for each of the package options offered.

## DEMONSTRATION BOARDS

Demonstration boards to speed prototyping are available. Request DEM1 135 for 8-Pin DIP, and DEM1 136 for SOIC package.

## APPLICATIONS



FIGURE 11. Video Distribution Amplifier.


FIGURE 12. High-Q 1MHz Bandpass Filter


FIGURE 13. Low Noise, Wideband FET Input Op Amp.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 14. Differential Line Driver for $50 \Omega$ or $75 \Omega$ Systems.


FIGURE 15. Wideband, Fast-Settling Instrumentation Amplifier.


FIGURE 16. Unity Gain Difference Amplifier.


FIGURE 17. Differential Input Buffer Amplifier ( $\mathrm{G}=-2 \mathrm{~V} / \mathrm{V}$ )


## Precision High-Speed Difet ${ }^{\bullet}$ OPERATIONAL AMPLIFIERS

## FEATURES

- VERY LOW NOISE: $4.5 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ at 10 kHz
- FAST SETTLING TIME:

OPA627-550ns to 0.01\%
OPA637-450ns to $0.01 \%$

- LOW $\mathrm{V}_{\text {os }}: 100 \mu \mathrm{~V}$ max
- LOW DRIFT: $0.8 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ max
- LOW I $\mathrm{B}_{\mathrm{B}}$ : 5pA max
- OPA627: Unity-Gain Stable
- OPA637: STABLE IN GAIN $\geq 5$


## DESCRIPTION

The OPA627 and OPA637 Difet operational amplifiers provide a new level of performance in a precision FET op amp. When compared to the popular OPA111 op amp, the OPA627/637 has lower noise, lower offset voltage, and much higher speed. It is useful in a broad range of precision and high speed analog circuitry.
The OPA627/637 is fabricated on a high-speed, die-lectrically-isolated complementary NPN/PNP process. It operates over a wide range of power supply voltage- $\pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$. Laser-trimmed Difet input circuitry provides high accuracy and low-noise performance comparable with the best bipolar-input op

## APPLICATIONS

- PRECISION INSTRUMENTATION
- FAST DATA ACQUISITION
- dAC OUTPUT AMPLIFIER
- OPTOELECTRONICS
- SONAR, ULTRASOUND
- HIGH-IMPEDANCE SENSOR AMPS
- HIGH-PERFORMANCE AUDIO CIRCUITRY
- ACTIVE FILTERS

High frequency complementary transistors allow increased circuit bandwidth, attaining dynamic performance not possible with previous precision FET op amps. The OPA627 is unity-gain stable. The OPA637 is stable in gains equal to or greater than five.

Difet fabrication achieves extremely low input bias currents without compromising input voltage noise performance. Low input bias current is maintained over a wide input common-mode voltage range with unique cascode circuitry.
The OPA627/637 is available in plastic DIP, SOIC and metal TO-99 packages. Industrial and military temperature range models are available. amps.


[^4]
## SPECIFICATIONS

## ELECTRICAL

$T_{A}=+25^{\circ} \mathrm{C}, V_{s}= \pm 15 \mathrm{~V}$ unless otherwise noted.

| PARAMETER | CONDITIONS | OPA627BM/BP/SM OPA637BM/BP/SM |  |  | OPA627AM/AP/AU OPA637AM/AP/AU |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| OFFSET VOLTAGE ${ }^{(1)}$ Input Offset Voltage AP, BP, AU Grades Average Drift AP, BP, AU Grades Power Supply Rejection | $V_{\text {S }}= \pm 4.5$ to $\pm 18 \mathrm{~V}$ | 106 | $\begin{aligned} & 40 \\ & 100 \\ & 0.4 \\ & 0.8 \\ & 120 \end{aligned}$ | $\begin{gathered} 100 \\ 250 \\ 0.8 \\ 2 \end{gathered}$ | 100 | $\begin{array}{r} 130 \\ 280 \\ 1.2 \\ 2.5 \\ 116 \end{array}$ | $\begin{gathered} 250 \\ 500 \\ 2 \end{gathered}$ | $\begin{gathered} \mu \mathrm{V} \\ \mu \mathrm{~V} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ \mathrm{~dB} \end{gathered}$ |
| INPUT BIAS CURRENT ${ }^{(2)}$ Input Bias Current <br> Over Specified Temperature SM Grade <br> Over Common-Mode Voltage Input Offset Current Over Specified Temperature SM Grade | $\begin{aligned} \mathrm{V}_{c M} & =O \mathrm{~V} \\ \mathrm{~V}_{c M} & =0 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{CM}} & =0 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{CM}} & = \pm 10 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{CM}} & =0 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{cM}} & =0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1 \\ 1 \\ 1 \\ 0.5 \end{gathered}$ | $\begin{gathered} 5 \\ 1 \\ 50 \\ 5 \\ 1 \\ 50 \end{gathered}$ |  | $\begin{aligned} & 2 \\ & 2 \\ & 1 \end{aligned}$ | $\begin{gathered} 10 \\ 2 \\ \\ 10 \\ 2 \end{gathered}$ | pA <br> nA <br> nA <br> pA <br> pA <br> nA <br> nA |
| NOISE <br> Input Voltage Noise <br> Noise Density: $f=10 \mathrm{~Hz}$ $\begin{aligned} & f=100 \mathrm{~Hz} \\ & f=1 \mathrm{kHz} \\ & f=10 \mathrm{kHz} \end{aligned}$ <br> Voltage Noise, BW $=0.1$ to 10 Hz Input Bias Current Noise <br> Noise Density, $f=1 \mathrm{kHz}$ <br> Current Noise, BW $=0.1$ to 10 Hz |  |  | $\begin{gathered} 15 \\ 8 \\ 5.2 \\ 4.5 \\ 0.6 \\ \\ 1.6 \\ 30 \end{gathered}$ | $\begin{gathered} 40 \\ 20 \\ 8 \\ 6 \\ 1.6 \\ 2.5 \\ 60 \end{gathered}$ |  | $\begin{aligned} & 20 \\ & 10 \\ & 5.6 \\ & 4.8 \\ & 0.8 \\ & 2.5 \\ & 48 \end{aligned}$ |  | $\mathrm{n} \mathrm{V} / \sqrt{\mathrm{Hz}}$ <br> $n \mathrm{~V} / \sqrt{\mathrm{Hz}}$ <br> $n \mathrm{~V} / \sqrt{\mathrm{Hz}}$ <br> $n \mathrm{~V} / \sqrt{\mathrm{Hz}}$ <br> $\mu \mathrm{Vp}-\mathrm{p}$ <br> $\mathrm{f} \mathrm{A} \sqrt{\mathrm{Hz}}$ <br> fAp-p |
| INPUT IMPEDANCE <br> Differential <br> Common-Mode | . |  | $\begin{aligned} & 10^{13} \\| 8 \\ & 10^{13} \\| 7 \end{aligned}$ |  |  | * |  | $\begin{aligned} & \Omega \\| p F \\ & \Omega \\| p F \end{aligned}$ |
| INPUT VOLTAGE RANGE <br> Common-Mode Input Range Over Specified Temperature Common-Mode Rejection | $\mathrm{V}_{C M}= \pm 10.5 \mathrm{~V}$ | $\begin{gathered} \pm 11 \\ \pm 10.5 \\ 106 \end{gathered}$ | $\begin{gathered} \pm 11.5 \\ \pm 11 \\ 116 \end{gathered}$ |  | $100$ | $110$ |  | $\begin{gathered} V \\ V \\ d B \end{gathered}$ |
| OPEN-LOOP GAIN <br> Open-Loop Voltage Gain Over Specified Temperature SM Grade | $\begin{aligned} & \mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{~V}_{\mathrm{O}}= \pm 10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{~V}_{0}= \pm 10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}-1 \mathrm{k} \Omega \end{aligned}$ | $\begin{aligned} & 112 \\ & 106 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & 120 \\ & 117 \\ & 114 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 106 \\ & 100 \end{aligned}$ | $\begin{aligned} & 116 \\ & 110 \end{aligned}$ |  | dB |
| FREQUENCY RESPONSE <br> Slew Rate: OPA627 <br> Gain-Bandwidth Product: OPA627 <br> OPA637 <br> Total Harmonic Distortion + Noise | $\begin{gathered} G=-1,10 \mathrm{~V} \text { Step } \\ G=-4,10 \mathrm{~V} \text { Step } \\ G=-1,10 \mathrm{~V} \text { Step } \\ G=-1,10 \mathrm{~V} \text { Step } \\ G=-4,10 \mathrm{~V} \text { Step } \\ G=-4,10 \mathrm{~V} \text { Step } \\ G=1 \\ G=10 \\ G=+1, f=1 \mathrm{kHz} \end{gathered}$ | $\begin{aligned} & 40 \\ & 100 \end{aligned}$ | $\begin{gathered} 55 \\ 135 \\ 550 \\ 450 \\ 450 \\ 300 \\ 16 \\ 80 \\ 0.00003 \end{gathered}$ |  | * |  |  | $\mathrm{V} / \mathrm{\mu s}$ <br> $\mathrm{V} / \mu \mathrm{s}$ ns ns ns ns MHz MHz \% |
| POWER SUPPLY <br> Specified Operating Voltage Operating Voltage Range Current | . | $\pm 4.5$ | $\begin{aligned} & \pm 15 \\ & \pm 7 \\ & \hline \end{aligned}$ | $\begin{array}{r}  \pm 18 \\ \pm 7.5 \\ \hline \end{array}$ | * |  | * | $\begin{gathered} V \\ V \\ \mathrm{~mA} \\ \hline \end{gathered}$ |
| OUTPUT <br> Voltage Output <br> Over Specified Temperature <br> Current Output <br> Short Circuit Current <br> Output Impedance, Open-Loop | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & V_{0}= \pm 10 \mathrm{~V} \end{aligned}$ <br> 1 MHz | $\begin{gathered} \pm 11.5 \\ \pm 11 \\ \pm 35 \end{gathered}$ | $\begin{gathered} \pm 12.3 \\ \pm 11.5 \\ \pm 45 \\ +70 /-55 \\ 55 \end{gathered}$ | $\pm 100$ |  |  | * | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \\ \mathrm{~mA} \\ \Omega \end{gathered}$ |
| ```TEMPERATURE RANGE Specification: AP, BP, AM, BM, AU SM Storage: AM, BM, SM \(A P, B P, A U\) \(\theta_{J . A}: A M, B M, S M\) \(A P, B P, A U\)``` | , | $\begin{aligned} & -25 \\ & -55 \\ & -60 \\ & -40 \end{aligned}$ | $\begin{aligned} & 200 \\ & 100 \end{aligned}$ | $\begin{aligned} & +85 \\ & +125 \\ & +150 \\ & +125 \end{aligned}$ | * | * | * | $\begin{gathered} { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} / \mathrm{W} \\ { }^{\circ} \mathrm{C} / \mathrm{W} \end{gathered}$ |

* Specifications same as OPA627B grade.

NOTES: (1) Offset voltage measured fully warmed-up. (2) High-speed test at $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$. See Typical Performance Curves for warmed-up performance.

MECHANICAL
M Package - Metal TO-99


|  | INCHES |  | MILLIMETERS |  |
| :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |
| A | .335 | .370 | 8.51 | 9.40 |
| B | .305 | .335 | 7.75 | 8.51 |
| C | .165 | .185 | 4.19 | 4.70 |
| D | .016 | .021 | 0.41 | 0.53 |
| E | .010 | .040 | 0.25 | 1.02 |
| F | .010 | .040 | 0.25 | 1.02 |
| G | .200 BASIC | 5.08 BASIC |  |  |
| H | .028 | .034 | 0.71 |  |
| J | .029 | .045 | 0.86 |  |
| K | .500 | - | 12.7 |  |
| L | .110 | .160 | 1.14 |  |
| M | $25^{\circ}$ BASIC |  | -2.79 | 4.06 |
| N | .095 | .105 | 2.41 |  |

NOTE: Leads in true position within $0.01^{\prime \prime}$ $(0.25 \mathrm{~mm}) R$ at MMC at seating plane. Pin numbers shown for reference only. Numbers may not be marked on package.


U Package - 8-Pin SOIC


|  | INCHES |  | MILLIMETERS |  |
| :--- | :--- | :--- | :--- | :--- |
| DIM | MIN | MAX | MIN |  |
| MAX |  |  |  |  |
| A | .185 | .201 | 4.70 | 5.11 |
| $\mathrm{~A}_{1}$ | .178 | .201 | 4.52 | 5.11 |
| B | .146 | .162 | 3.71 | 4.11 |
| $\mathrm{~B}_{1}$ | .130 | .149 | 3.30 | 3.78 |
| C | .054 | .145 | 1.37 | 3.69 |
| D | .015 | .019 | 0.38 | 0.48 |
| G | .050 BASIC | 1.27 |  | BASIC |
| H | .018 | .026 | 0.46 | 0.66 |
| J | .008 | .012 | 0.20 | 0.30 |
| L | .220 | .252 | 5.59 | 6.40 |
| M | $0^{\circ}$ | $10^{\circ}$ | $0^{\circ}$ | $10^{\circ}$ |
| N | .000 | .012 | 0.00 | 0.30 |

NOTE: Leads in true position within 0.01" ( 0.25 mm ) R at MMC at seating plane.

PIN CONFIGURATIONS

| Top View |  | $\begin{aligned} & \text { DIP } \\ & \text { SOIC } \end{aligned}$ |
| :---: | :---: | :---: |
| Offset Trim | 1 | No Internal Connection |
| -1 | 2 | $+V_{\text {S }}$ |
| $+1$ | 3 | Output |
| $-V_{S}$ | 4 | Offset Trim |

## ORDERING INFORMATION

|  |  |  |
| :--- | :---: | :---: |
| MODEL | PACKAGE | TEMPERATURE |
| RANGE |  |  |
| OPA627AP | Plastic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OPA627BP | Plastic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OPA627AU | SOIC | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OPA627AM | TO-99 Metal | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OPA627BM | TO-99 Metal | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OPA627SM | TO-99 Metal | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OPA637AP | Plastic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OPA637BP | Plastic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OPA637AU | SOIC | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OPA637AM | TO-99 Metal | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OPA637BM | TO-99 Metal | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OPA637SM | TO-99 Metal | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |



## ABSOLUTE MAXIMUM RATINGS



## TYPICAL PERFORMANCE CURVES

$T_{A}=+25^{\circ} \mathrm{C}, V_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.



## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.






## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.







## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$ unless otherwise noted.


OPA627 TOTAL HARMONIC DISTORTION + NOISE



OPA637 GAIN-BANDWIDTH AND SLEW RATE vs TEMPERATURE


OPA637 TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY



## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.






## APPLICATIONS INFORMATION

The OPA627 is unity-gain stable. The OPA637 may be used to achieve higher speed and bandwidth in circuits with noise gain greater than five. Noise gain refers to the closed-loop gain of a circuit as if the non-inverting op amp input were being driven. For example, the OPA637 may be used in a non-inverting amplifier with gain greater than five, or an inverting amplifier of gain greater than four.
When choosing between the OPA627 or OPA637, it is important to consider the high frequency noise gain of your circuit configuration. Circuits with a feedback capacitor (Figure 1) place the op amp in unity noise-gain at high frequency. These applications must use the OPA627 for proper stability. An exception is the circuit in Figure 2, where a small feedback capacitance is used to compensate for the input capacitance at the op amp's inverting input. In this case, the closed-loop noise gain remains constant with frequency, so if the closed-loop gain is equal to five or greater, the OPA637 may be used.


FIGURE 1. Circuits with Noise Gain Less than Five Require the OPA627 for Proper Stability.


FIGURE 2. Circuits with Noise Gain Equal to or Greater than Five May Use the OPA637.

## OFFSET VOLTAGE ADJUSTMENT

The OPA627/637 is laser-trimmed for low offset voltage and drift, so many circuits will not require external adjustment. Figure 3 shows the optional connection of an external potentiometer to adjust offset voltage. This adjustment should not be used to compensate for offsets created elsewhere in a system (such as in later amplification stages or in an A/D converter) because this could introduce excessive temperature drift.


FIGURE 3. Optional Offset Voltage Trim Circuit.

## NOISE PERFORMANCE

Some bipolar op amps may provide lower voltage noise performance, but both voltage noise and bias current noise contribute to the total noise of a system. The OPA627/637 is unique in providing very low voltage noise and very low current noise. This provides optimum noise performance over a wide range of sources, including reactive source impedances. This can be seen in the performance curve showing the noise of a source resistor combined with the noise of an OPA627. Above a $2 \mathrm{k} \Omega$ source resistance, the op amp contributes little additional noise. Below $1 \mathrm{k} \Omega$, op amp noise dominates over the resistor noise, but compares favorably with precision bipolar op amps.

## CIRCUIT LAYOUT

As with any high speed, wide bandwidth circuit, careful layout will ensure best performance. Make short, direct interconnections and avoid stray wiring capacitance especially at the input pins and feedback circuitry.
The case connection (pin 8 of TO- 99 metal package only) should be connected to an AC ground for lowest possible pickup of external fields. While DC ground would be the most likely choice, pin 8 could also be connected to either power supply. (The case is not internally connected to the negative power supply as it is with most common op amps.) For lowest possible input bias current, the case may be driven as a guard-see Input Bias Current section. Pin 8 of the plastic DIP and SOIC versions has no internal connection.
Power supply connections should be bypassed with good high frequency capacitors positioned close to the op amp pins. In most cases $0.1 \mu \mathrm{~F}$ ceramic capacitors are adequate. The OPA627/637 is capable of high output current (in

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

excess of 45 mA ). Applications with low impedance loads or capacitive loads with fast transient signals demand large currents from the power supplies. Larger bypass capacitors such as $1 \mu \mathrm{~F}$ solid tantalum capacitors may improve dynamic performance in these applications.

## INPUT BIAS CURRENT

Difet fabrication of the OPA627/637 provides very low input bias current. Since the gate current of a FET doubles approximately every $10^{\circ} \mathrm{C}$, to achieve lowest input bias current, the die temperature should be kept as low as possible. The high speed and therefore higher quiescent current of the OPA627/637 can lead to higher chip temperature. A simple press-on heat sink such as the Burr-Brown model 807HS (TO-99 metal package) can reduce chip temperature by approximately $15^{\circ} \mathrm{C}$, lowering the $\mathrm{I}_{\mathrm{B}}$ to one-third its warmed-up value. The 807 HS heat sink can also reduce lowfrequency voltage noise caused by air currents and thermoelectric effects. See the data sheet on the 807HS for details.
Temperature rise in the plastic DIP and SOIC packages can be minimized by soldering the device to the circuit board. Wide copper traces will also help dissipate heat.
The OPA627/637 may also be operated at reduced power supply voltage to minimize power dissipation and temperature rise. Using $\pm 5 \mathrm{~V}$ power supplies reduces power dissipation to one-third of that at $\pm 15 \mathrm{~V}$. This reduces the $I_{B}$ of TO99 metal package devices to approximately one-fourth the value at $\pm 15 \mathrm{~V}$.
Leakage currents between printed circuit board traces can easily exceed the input bias current of the OPA627/637. A circuit board "guard" pattern (Figure 4) reduces leakage effects. By surrounding critical high impedance input circuitry with a low impedance circuit connection at the same potential, leakage current will flow harmlessly to the lowimpedance node. The case connection (TO-99 metal pack-
age only) may also be driven at guard potential to minimize any leakage which might occur from the input pins to the case. The case is not internally connected to $-V_{s}$.
Input bias current may also be degraded by improper handling or cleaning. Contamination from handling parts and circuit boards may be removed with cleaning solvents and deionized water. Each rinsing operation should be followed by a 30 -minute bake at $85^{\circ} \mathrm{C}$.
Many FET-input op amps exhibit large changes in input bias current with changes in input voltage. Input stage cascode circuitry makes the input bias current of the OPA627/637 virtually constant with wide common-mode voltage changes. This is ideal for accurate high input-impedance buffer applications.

## PHASE-REVERSAL PROTECTION

The OPA627/637 has internal phase-reversal protection. Many FET-input op amps exhibit a phase reversal when the input is driven beyond its linear common-mode range. This is most often encountered in non-inverting circuits when the input is driven below -12 V , causing the output to reverse into the positive rail. The input circuitry of the OPA627/637 does not induce phase reversal with excessive commonmode voltage, so the output limits into the appropriate rail.

## OUTPUT OVERLOAD

When the inputs to the OPA627/637 are overdriven, the output voltage of the OPA627/637 smoothly limits at approximately 2.5 V from the positive and negative power supplies. If driven to the negative swing limit, recovery takes approximately 500 ns . When the output is driven into the positive limit, recovery takes approximately $6 \mu \mathrm{~s}$. Output recovery of the OPA627 can be improved using the output clamp circuit shown in Figure 5. Diodes at the inverting input prevent degradation of input bias current.


FIGURE 4. Connection of Input Guard for Lowest $I_{B}$.


FIGURE 5. Clamp Circuit for Improved Overload Recovery.

## CAPACITIVE LOADS

As with any high-speed op amp, best dynamic performance can be achieved by minimizing the capacitive load. Since a load capacitance presents a decreasing impedance at higher frequency, a load capacitance which is easily driven by a slow op amp can cause a high-speed op amp to perform poorly. See the typical curves showing settling times as a function of capacitive load. The lower bandwidth of the OPA627 makes it the better choice for driving large capacitive loads. Figure 6 shows a circuit for driving very large load capacitance. This circuit's two-pole response can also be used to sharply limit system bandwidth. This is often useful in reducing the noise of systems which do not require the full bandwidth of the OPA627.

## INPUT PROTECTION

The inputs of the OPA627/637 are protected for voltages between $+V_{s}+2 \mathrm{~V}$ and $-\mathrm{V}_{\mathrm{s}}-2 \mathrm{~V}$. If the input voltage can exceed these limits, the amplifier should be protected. The diode clamps shown in Figure 7a will prevent the input voltage from exceeding one forward diode voltage drop beyond the power supplies-well within the safe limits. If


FIGURE 6. Driving Large Capacitive Loads.
the input source can deliver current in excess of the maximum forward current of the protection diodes, use a series resistor, $\mathrm{R}_{\mathrm{s}}$, to limit the current. Be aware that adding resistance to the input will increase noise. The $4 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ theoretical thermal noise of a $1 \mathrm{k} \Omega$ resistor will add to the 4.5 nV / $\sqrt{\mathrm{Hz}}$ noise of the OPA627/637 (by the square-root of the sum of the squares), producing a total noise of $6 \mathrm{nV} / \sqrt{\mathrm{Hz}}$. Resistors below $100 \Omega$ add negligible noise.
Leakage current in the protection diodes can increase the total input bias current of the circuit. The specified maximum leakage current for commonly used diodes such as the 1 N4148 is approximately 25 nA-more than a thousand times larger than the input bias current of the OPA627/637. Leakage current of these diodes is typically much lower and may be adequate in many applications. Light falling on the junction of the protection diodes can dramatically increase leakage current, so common glass-packaged diodes should be shielded from ambient light. Very low leakage can be achieved by using a diode-connected FET as shown. The 2 N 4117 A is specified at 1 pA and its metal case shields the junction from light.
Sometimes input protection is required on I/V converters of inverting amplifiers (Figure 7b). Although in normal operation, the voltage at the summing junction will be near zero (equal to the offset voltage of the amplifier), large input transients may cause this node to exceed 2 V beyond the power supplies. In this case, the summing junction should be protected with diode clamps connected to ground. Even with the the low voltage present at the summing junction, common signal diodes may have excessive leakage current. Since the reverse voltage on these diodes is clamped, a diode-connected signal transistor can be used as an inexpensive low leakage diode (Figure 7b).


FIGURE 7. Input Protection Circuits.


FIGURE 8. OPA627 Dynamic Performance, $G=+1$.

LARGE-SIGNAL RESPONSE


When driven with a very fast input step (left), common-mode transients cause a slight variation in input stage currents which will reduce output slew rate. If the input step slew rate is reduced (right), output slew rate will increase slightly.

*NOTE: Optimim value will depend on circuit board layout and stray capacitance at the inverting input.

FIGURE 9. OPA627 Dynamic Performance, $G=-1$.


FIGURE 10. OPA637 Dynamic Response, $G=5$.


FIGURE 11. Settling Time and Slew Rate Test Circuit.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 12. High Speed Instrumentation Amplifier, Gain $=100$.


Differential Voltage Gain $=\left(1+2 R_{F} / R_{G}\right) \cdot 10$

FIGURE 13. High Speed Instrumentation Amplifier, Gain $=1000$.

This composite amplifier uses the OPA603 current-feedback op amp to provide extended bandwidth and slew rate at high closed-loop gain. The feedback loop is closed around the composite amp, preserving the precision input characteristics of the OPA627/637. Use separate power supply bypass capacitors for each op amp.
*Minimize capacitance at this node.

| GAIN <br> (V/V) | $\mathbf{A}_{1}$ <br> OP AMP | $\mathbf{R}_{1}$ <br> $(\Omega)$ | $\mathbf{R}_{\mathbf{2}}$ <br> $(\mathbf{k} \Omega)$ | $\mathbf{R}_{\mathbf{3}}$ <br> $(\Omega)$ | $\mathbf{R}_{\mathbf{4}}$ <br> $(\mathbf{k} \Omega)$ | -3 dB <br> $(\mathbf{M H z})$ | SLEW RATE <br> $(\mathbf{V} / \mu \mathbf{s})$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 100 | OPA627 | $50.5^{(1)}$ | 4.99 | 20 | 1 | 15 | 700 |
| 1000 | OPA637 | 49.9 | 4.99 | 12 | 1 | 11 | 500 |

NOTE: (1) Closest $1 / 2 \%$ value.

FIGURE 14. Composite Amplifier for Wide Bandwidth.

OPA660
$\square 3$

# Wide Bandwidth OPERATIONAL TRANSCONDUCTANCE AMPLIFIER AND BUFFER 

## FEATURES

- WIDE BANDWIDTH: 700MHz
- HIGH SLEW RATE: 2000V/ $\mu \mathrm{s}$
- LOW DIFFERENTIA! GAIN/PHASE DISTORTION
- VERSATILE CIRCUIT FUNOTION


## DESCRIPTION

The OPA 660 is a yersatie building-block component designed for wite bandwidth systems /ncluding high performance video, RI and IF circuitry. II includes an integrated voltage-controlled current source athd volt. age buffer in an 8 pin package;
The voltage-controlled current source or Operational Transconductance Amplifier (OTA) car be viewed as an "ideal transistor" Like a transistor, It has three terminals-a high-impedance input (base), a lowimpedance input/output (emitter), and the current output (collector)/. The OTA: nomever: is self-biased and bipolar. The ontput currentis zero for zero differential input voltage $\AA$ © inputs centered about zero produce an output curren. which is bipolar and centered about

## APPLICATIONS

- VIDEO EQUIPMENT
- COMMUNICATIONS EQUIPMENT
- HIGH-SPEED DATA ACQUISITION
zero. The transconductance of the OTA can be adjusted with an external resistor, allowing bandwidth, quiescent current and gain tradeoffs to be optimized.

The buffer stage provides 700 MHz bandwidth and $2000 \mathrm{~V} / \mu \mathrm{s}$ slew rate. When combined with the OTA section, the OPA660 can be interconnected as a cur-rent-feedback amplifier. Used as basic building blocks, the OPA660 can simplify the design of complex signal processing stages in video systems, communications equipment and high-speed data acquisition circuitry.
The OPA660 is packaged in SO-8 surface-mount, and 8 -pin plastic DIP packages and is specified for the industrial temperature range.


[^5]
## SPECIFICATIONS

## ELECTRICAL

Typical at $I_{O}=20 \mathrm{~mA}, V_{S}= \pm 5 \mathrm{VDC}, T_{A}=+25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=500 \Omega$ unless otherwise specified.

| PARAMETER | CONDITIONS | OPA660AP, AU |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| OTA TRANSCONDUCTANCE Transconductance | $\mathrm{V}_{0}=0 \mathrm{~V}$ | 75 |  | 200 | mAV |
| OPEN LOOP GAIN Open Loop Gain |  |  | 60 |  | dB |
| OTA INPUT OFFSET VOLT <br> Initial <br> vs Temperature <br> vs Supply (tracking) <br> vs Supply (non-tracking) <br> vs Supply (non-tracking) | $\begin{aligned} & V_{\mathrm{s}}= \pm 4.5 \mathrm{~V} \text { to } \pm 5.5 \mathrm{~V} \\ & \mathrm{~V}+=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ & \mathrm{~V}-=-4.5 \mathrm{~V} \text { to }-5.5 \mathrm{~V} \text {. } \end{aligned}$ | $\begin{array}{r} 55 \\ 8 \quad \begin{array}{l} 40 \\ 40 \end{array} \\ 8 \quad \end{array}$ | $\begin{gathered} \pm 10 \\ 50 \\ 60 \\ 45 \\ 48 \end{gathered}$ |  | $\begin{gathered} \mathrm{mV} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ \mathrm{~dB} \\ \mathrm{~dB} \\ \mathrm{~dB} \end{gathered}$ |
| ```OTA NONINVERTING INPUT BIAS CURRENT Initial vs Temperature vs Supply (tracking) vs Supply (non-tracking) vs Supply (non-tracking)``` | $\begin{aligned} & V_{s}= \pm 4.5 \mathrm{~V} \text { to }+5.5 \mathrm{~V} \\ & V_{+}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ & V / \$ .4 .5 \mathrm{~V} \text { to }-5.5 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} \pm 3 \\ 5 \end{gathered}$ | $\begin{aligned} & \$ 5 \$ 1 \\ & \$ 750, \\ & \pm 1500 \\ & \pm 500 . \end{aligned}$ | $\mu \mathrm{A}$ $n A{ }^{\circ} \mathrm{C}$ nAN $\mathrm{nA} N$ nAN |
| OTA OUTPUT BIAS CURRENT <br> Output Bias Current vs Temperature vs Supply (tracking) vs Supply (non-tracking) vs Supply (non-tracking) |  |  |  |  | $\mu \mathrm{A}$ $n A{ }^{\circ} \mathrm{C}$ $\mu \mathrm{A} V$ $\mu A V$ $\mu \mathrm{A} V$ |
| OTA OUTPUT <br> Current Output <br> Output Voltage Compliance <br> Output Impedance | $\mathrm{I}_{0}= \pm 1 \mathrm{~mA}$ | $\stackrel{ \pm 8}{+4.0}$ | $+15 . \%$ <br> 15k/\#2.5 | $\Omega \\| \mathrm{pF}$ | $\underset{V}{\mathrm{~mA}}$ |
| BUFFER OFFSET VOLIAGE <br> Initial <br> vs Temperature <br> vs Supply (tracking) <br> vs Supply (nontracking) <br> vs Supply (non-tracking) | $\begin{aligned} & V_{\mathrm{s}}= \pm 4.5 \mathrm{~V} \text { to } \pm 5.5 \mathrm{~V} \text {. } \\ & \mathrm{V}_{\mathrm{t}} .4 .4 .5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \text {. } \\ & \mathrm{V}-=4.5 \mathrm{~V} \text { to }-5.5 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} \pm 10 \\ 50 \\ 60 \\ 45 \\ 48 \end{gathered}$ | $\pm 20$ | $\begin{gathered} \mathrm{mV} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ \mathrm{~dB} \\ \mathrm{~dB} \\ \mathrm{~dB} \end{gathered}$ |
| BUFFER INPUT BIAS CURRENT <br> Initial <br> vs Temperature <br> vs Supply (tracking) <br> vs Supply (non-tracking) <br> vs Supply (non-tracking) |  |  | $\begin{aligned} & \pm 3 \\ & 10 \end{aligned}$ | $\begin{gathered} \pm 5 \\ \\ \pm 750 \\ \pm 1500 \\ \pm 500 \end{gathered}$ | $\mu \mathrm{A}$ <br> $n A{ }^{\circ} \mathrm{C}$ <br> nAN <br> nAN <br> nAN |
| BUFFER INPUT IMPEDANCE Input Impedance |  |  | 1 \|| 1 |  | $\mathrm{M} \Omega \\| \mathrm{pF}$ |
| BUFFER INPUT NOISE <br> Voltage Noise |  |  | 5 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| BUFFER DYNAMIC RESPONSE <br> Small Signal Banowidth <br> Full Power <br> Differential Gain <br> Differential Phase <br> Harmonic Distortion <br> Slew Rate <br> Settling Time 0.1\% <br> Rise Time ( $10 \%$ to $90 \%$ ) | $V_{0}= \pm 2.5 \mathrm{~V}$ <br> 3.58 MHz , at 0.7 V <br> 3.58 MHz , at 0.7 V <br> 2nd Harmonic <br> 3rd Harmonic 5V Step 2V Step $V_{0}=100 \mathrm{mVp}-\mathrm{p}$ <br> 5 V Step |  | $\begin{gathered} 700 \\ 550 \\ 0.1 \\ 0.1 \\ -65 \\ -90 \\ 2000 \\ 25 \\ 1 \\ 2 \\ \hline \end{gathered}$ |  | MHz MHz $\%$ Degrees dB dB $\mathrm{V} / \mu \mathrm{s}$ ns ns ns |
| BUFFER RATED OUTPUT <br> Voltage Output <br> Current Output <br> Gain <br> Output Impedance | $\mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \Omega$ | $\begin{gathered} \pm 4.00 \\ 8 \\ 0.96 \end{gathered}$ | $\begin{gathered} \pm 4.15 \\ 15 \\ 0.975 \\ 0.99 \\ 8 \\| 2 \end{gathered}$ |  | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \\ \mathrm{~V} / \mathrm{N} \\ \mathrm{~V} / \mathrm{V} \\ \Omega \\| \mathrm{pF} \end{gathered}$ |
| POWER SUPPLY <br> Rated Voltage Derated Performance |  | $\pm 4.5$ | $\pm 5$ | $\pm 5.5$ | $\begin{aligned} & v \\ & v \end{aligned}$ |



# Wideband Switched-Input OPERATIONAL AMPLIFIER 

## FEATURES

- FAST SETTLING: 9ns (1\%)
- WIDE BANDWIDTH: $185 \mathrm{MHz}\left(\mathrm{A}_{\mathrm{v}}=10\right)$
- LOW OFFSET VOLTAGE: $\pm 250 \mu \mathrm{~V}$
- TWO LOGIC SELECTABLE INPUTS
- FAST INPUT SWITCHING: 6ns (TTL)
- 16-PIN DIP PACKAGE


## DESCRIPTION

The OPA675 and OPA676 are wideband monolithic operational amplifiers with two independent differential inputs. Either input can be selected by an external logic signal. The OPA675 is compatible with ECL logic while the OPA676 is TTL compatible. Both amplifiers are externally compensated and feature very fast input selection speed: $\mathrm{ECL}=4 \mathrm{~ns}, \mathrm{TTL}=6 \mathrm{~ns}$. This amplifier features fully symmetrical differential inputs

## APPLICATIONS <br> - PROGRAMMABLE-GAIN AMPLIFIER <br> - FAST 2-INPUT MULTIPLEXER <br> - SYNCHRONOUS DEMODULATOR <br> - PULSE/RF AMPLIFIERS <br> - VIDEO AMPLIFIERS <br> - ACTIVE FILTERS

due to its "classical" operational amplifier circuit architecture. Unlike "current-feedback" amplifier designs, the OPA675/676 may be used in all op amp applications requiring high speed and precision.
Low distortion and crosstalk make these amplifiers suitable for RF and video applications.
The OPA675 and OPA676 are available in $\mathrm{KG}\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$ and $\mathrm{SG}\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ grades. All grades are packaged in a $16-$ pin DIP.


[^6]ELECTRICAL
At $V_{c c}= \pm 5 V D C, R_{L}=150 \Omega$, and $T_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted.

| PARAMETER | CONDITIONS | JG/SG |  |  | KG |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| INPUT NOISE ${ }^{(1)}$ <br> Voltage: $\begin{aligned} f_{\mathrm{o}} & =10 \mathrm{~Hz} \\ \mathrm{f}_{\mathrm{o}} & =100 \mathrm{~Hz} \\ \mathrm{f}_{\mathrm{o}} & =1 \mathrm{kHz} \\ \mathrm{f}_{\mathrm{o}} & =10 \mathrm{kHz} \\ \mathrm{f}_{\mathrm{o}} & =100 \mathrm{kHz} \\ \mathrm{f}_{\mathrm{B}} & =10 \mathrm{~Hz} \text { to } 10 \mathrm{MHz} \end{aligned}$ $\text { Current: } \mathrm{f}_{\mathrm{o}}=10 \mathrm{~Hz} \text { to } 1 \mathrm{MHz}$ | $R_{s}=0 \Omega$ |  | $\begin{aligned} & 27 \\ & 10 \\ & 3.8 \\ & 2.6 \\ & 2.4 \\ & 7.9 \\ & 2.7 \end{aligned}$ |  |  |  |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $n V / \sqrt{H z}$ <br> $\mathrm{n} V / \sqrt{\mathrm{Hz}}$ <br> $n V / \sqrt{H z}$ <br> $\mathrm{n} V / \sqrt{\mathrm{Hz}}$ <br> $\mu$ Vrms <br> $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| OFFSET VOLTAGE ${ }^{(1)}$ <br> Input Offset Voltage <br> Average Drift <br> Supply Rejection | $\begin{gathered} V_{C M}=0 \mathrm{VDC} \\ T_{A}=T_{M M} \text { to } T_{M A X} \\ \pm V_{C C}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \end{gathered}$ | 65 | $\begin{gathered} \pm 500 \\ \pm 3 \\ 86 \end{gathered}$ | $\begin{gathered} \pm 2 \mathrm{mV} \\ \pm 10 \end{gathered}$ | 70 | $\pm 250$ $\pm 1$ | $\begin{gathered} \pm 1 \mathrm{mV} \\ \pm 5 \end{gathered}$ | $\begin{gathered} \mu \mathrm{V} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ \mathrm{~dB} \end{gathered}$ |
| BIAS CURRENT ${ }^{11}$ Input Bias Current | $\mathrm{V}_{C M}=0 \mathrm{VDC}$ |  | 23 | 35 |  | - | 30 | $\mu \mathrm{A}$ |
| OFFSET CURRENT" <br> Input Offset Current | $\mathrm{V}_{C M}=0 \mathrm{VDC}$ |  | 0.8 | 5 |  | - | * | $\mu \mathrm{A}$ |
| INPUT IMPEDANCE ${ }^{(1)}$ <br> Differential <br> Common-Mode |  |  | $\begin{aligned} & 4 \mathrm{~K} \\| 2 \\ & 10^{5} \\| 5 \end{aligned}$ |  |  | - |  | $\begin{aligned} & \Omega \\| \mathrm{pF} \\ & \Omega \\| \mathrm{pF} \end{aligned}$ |
| INPUT VOLTAGE RANGE(1) <br> Common-Mode Input Range Common-Mode Rejection | $\mathrm{V}_{\mathrm{N}}= \pm 0.5 \mathrm{VDC}, \mathrm{V}_{0}= \pm 1.25 \mathrm{~V}$ | 75 | $\begin{gathered} \pm 2.5 \\ 100 \end{gathered}$ |  | $\stackrel{*}{85}$ | * |  | $\begin{gathered} v \\ d B \end{gathered}$ |
| OPEN LOOP GAIN, DC ${ }^{(1)}$ Open-Loop Voltage Gain |  | 65 | 70 |  | . | - |  | dB |
| FREQUENCY RESPONSE <br> Closed-Loop Bandwidth <br> Crosstalk <br> Harmonic Distortion: 10 MHz <br> Full Power Response <br> Slew Rate <br> Settling Time: $1 \%$ <br> 0.1\% <br> 0.01\% | $\begin{gathered} \text { Gain }=+2 \mathrm{~V} / \mathrm{V} \\ \text { Gain }=+5 \mathrm{~V} / \mathrm{V} \\ \text { Gain }=+10 \mathrm{~V} / \mathrm{V} \\ \text { Gain }=+50 \mathrm{~V} / \mathrm{V} \\ \text { Gain }=+10 \mathrm{~V} / \mathrm{V}, \mathrm{f}=100 \mathrm{kHz} \\ \mathrm{f}=1 \mathrm{MHz} \\ \mathrm{f}=10 \mathrm{MHz} \\ \mathrm{f}=100 \mathrm{MHz} \\ \mathrm{G}=+10 \mathrm{~V} / \mathrm{V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{~V}_{\mathrm{o}}=0.5 \mathrm{Vp}-\mathrm{p} \\ \text { Second Harmonic } \\ \text { Third Harmonic } \\ \mathrm{V}_{\mathrm{o}}=2.5 \mathrm{Vp}-\mathrm{p} . \text { Gain }=+10 \mathrm{~V} \mathrm{~N} \\ \text { Gain }=+10 \mathrm{~V} / \mathrm{V} \\ \text { Gain }=+10 \mathrm{~V} / \mathrm{V} \\ 0.625 \mathrm{~V} \text { Output Step } \end{gathered}$ | $\begin{gathered} 25 \\ 200 \end{gathered}$ | $\begin{gathered} 100 \\ 145 \\ 185 \\ 60 \\ -100 \\ -80 \\ -68 \\ -35 \\ \\ -61 \\ -73 \\ 44 \\ 350 \\ 9 \\ 15 \\ 25 \end{gathered}$ |  | 30 240 |  |  | MHz <br> MHz <br> MHz <br> MHz <br> $\mathrm{dBC}{ }^{(2)}$ <br> dBC <br> dBC <br> dBC <br> dBC <br> dBC <br> MHz <br> V/us <br> ns <br> ns <br> ns |
| INPUT SELECTION ${ }^{(3)}$ <br> Transition Time $50 \%$ in to $50 \%$ Out | ECL: OPA675 <br> TTL: OPA676 |  | $\begin{aligned} & 4 \\ & 6 \end{aligned}$ |  |  | * |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| DIGITAL INPUT <br> TTL Logic Levels: $V_{1 L}$ $V_{1 H}$ $I_{1 / 2}$ $I_{H}$ <br> ECL Logic Levels: <br> $V_{\text {IH }}$ | $\begin{gathered} \text { Logic "LO" } \\ \text { Logic "HI" } \\ \text { Logic "LO", } \mathrm{V}_{\mathrm{H}}=0 \mathrm{~V} \\ \text { Logic "HI", }{ }^{\mathrm{HH}}=+2.7 \mathrm{~V} \\ \text { Logic "LO" } \\ \text { Logic "HI" } \\ \text { Logic "LO", } \mathrm{V}_{\mathrm{H}}=-1.6 \mathrm{~V} \\ \text { Logic "HI", } \mathrm{V}_{\mathrm{HH}}=-1.0 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 0 \\ +2.0 \\ \\ -1.81 \\ -1.15 \end{gathered}$ | $\begin{aligned} & -0.05 \\ & 1 \\ & -50 \\ & -50 \end{aligned}$ | $\begin{gathered} +0.8 \\ +5 \\ -0.2 \\ 20 \\ -1.475 \\ -0.88 \\ -100 \\ -100 \end{gathered}$ | * | * | * | V <br> V mA $\mu \mathrm{A}$ V V $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| RATED OUTPUT <br> Voltage Output <br> Current Output <br> Output Resistance <br> Load Capacitance Stability <br> Short Circuit Current | $\begin{aligned} R_{L} & =150 \Omega \\ R_{L} & =50 \Omega \end{aligned}$ <br> 1 MHz , Open Loop, $\mathrm{C}_{\mathrm{c}}=5 \mathrm{pF}$ $\text { Gain }=+2 \mathrm{~V} N$ <br> Continuous to Gṇd | $\begin{gathered} \pm 2.1 \\ +1.25 \\ -0.95 \end{gathered}$ | $\begin{gathered} \pm 2.6 \\ +1.8 \\ -1.1 \\ \pm 30 \\ 5 \\ 50 \\ +45 \\ -25 \end{gathered}$ |  | $-1.0$ | * | * | V <br> V <br> V <br> mA <br> $\Omega$ <br> pF <br> mA <br> mA |

[^7]
## SPECIFICATIONS (cont)

## ELECTRICAL

At $V_{c c}= \pm 5 \mathrm{VDC}, R_{L}=150 \Omega$, and $T_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted.

| PARAMETER | CONDITIONS | JG/SG |  |  | KG |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| POWER SUPPLY |  |  |  |  |  |  |  |  |
| Rated Voltage | $\pm \mathrm{V}_{\text {cc }}$ |  | 5 |  |  | * |  | VDC |
| Derated Performance | $\pm V_{c c}$ | 4.5 |  | 6.5 | * |  | * | VDC |
| Current, Quiescent | $\mathrm{I}_{0}=0 \mathrm{mADC}$ |  | 22 | 30 |  | * | * | mA |
| TEMPERATURE RANGE |  |  |  |  |  |  |  |  |
| Specification | Ambient TempJG, KG | 0 |  | +70 | * |  | * | ${ }^{\circ} \mathrm{C}$ |
|  | SG | -55 |  | +125 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
| Operating: | Ambient Temp JG, KG, SG | -55 |  | +125 | * |  | * | ${ }^{\circ} \mathrm{C}$ |
| $\theta_{\text {A }}$ |  |  | 125 |  |  | * |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

* Same specifications as for JG.

ELECTRICAL (FULL TEMPERATURE RANGE SPECIFICATIONS)
At $\mathrm{V}_{\mathrm{cc}}= \pm 5 \mathrm{VDC}, \mathrm{R}_{\mathrm{L}}=150 \Omega$, and $T_{\Lambda}=T_{\text {MIN }}$ to $T_{\text {MAX }}$ unless otherwise noted.

| PARAMETER | CONDITIONS | JG/SG |  |  | KG |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| TEMPERATURE RANGE Specification | Ambient TempJG, KG SG | $\begin{gathered} 0 \\ -55 \end{gathered}$ |  | $\begin{gathered} +70 \\ +125 \end{gathered}$ | * |  | * | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |
| OFFSET VOLTAGE <br> Average Drift <br> Supply Rejection | $\begin{gathered} T_{A}=T_{M N} \text { to } T_{M M X} \\ \pm V_{C C}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \end{gathered}$ | 60 | $\begin{aligned} & \pm 3 \\ & 85 \end{aligned}$ | $\pm 10$ | 65 | $\pm 1$ | $\pm 5$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ dB |
| BIAS CURRENT Input Bias Current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{VDC}$ |  | 29 | 50 |  | * | * | $\mu \mathrm{A}$ |
| OFFSET CURRENT Input Offset Current | $\mathrm{V}_{\mathrm{CM}}=\mathrm{OVDC}$ |  | 0.8 | 10 |  | * | * | $\mu \mathrm{A}$ |
| INPUT VOLTAGE RANGE Common-Mode Input Range Common-Mode Rejection | $\mathrm{V}_{\mathrm{IN}}= \pm 0.5 \mathrm{VDC}, \mathrm{V}_{0}= \pm 1.25 \mathrm{~V}$ | $\pm 2.0$ 60 | $\pm 2.3$ 80 |  | * 65 | * |  | $\begin{gathered} \mathrm{V} \\ \mathrm{~dB} \end{gathered}$ |
| OPEN LOOP GAIN, DC Open-Loop Voltage Gain |  | 60 | 68 |  | 63 | 69 |  | dB |
| DIGITAL INPUT <br> TTL Logic Levels: $V_{\text {IL }}$ <br>  | $\begin{gathered} \text { Logic "LO" } \\ \text { Logic "HI" } \\ \text { Logic "LO", } \mathrm{V}_{\mathrm{L}}=0 \mathrm{~V} \\ \text { Logic "HI", } \mathrm{V}_{\mathrm{H}}=+2.7 \mathrm{~V} \\ \text { Logic "LO" } \\ \text { Logic "HI" } \\ \text { Logic "LO", } \mathrm{V}_{\mathrm{k}}=-1.6 \mathrm{~V} \\ \text { Logic "HI", } \mathrm{V}_{\mathrm{HH}}=-1.0 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 0 \\ +2.0 \\ \\ -1.81 \\ -1.15 \end{gathered}$ | $\begin{gathered} -0.08 \\ 5 \\ -50 \\ -50 \end{gathered}$ | $\begin{gathered} +0.8 \\ +5 \\ -0.4 \\ 50 \\ -1.475 \\ -0.88 \end{gathered}$ |  | * |  | V <br> V <br> mA <br> $\mu \mathrm{A}$ <br> V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| RATED OUTPUT Voltage Output | $\begin{aligned} & R_{L}=150 \Omega \\ & R_{L}=50 \Omega \end{aligned}$ | $\begin{gathered} \pm 2.0 \\ +1.25 \\ -0.8 \end{gathered}$ | $\begin{array}{r}  \pm 2.5 \\ +1.6 \\ -1.0 \end{array}$ |  | $\stackrel{*}{*}$ | * |  | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| POWER SUPPLY <br> Current, Quiescent | $\mathrm{I}_{0}=0 \mathrm{mADC}$ |  | 25 | 35 |  | * | * | mA |

* Same specifications as for JG.

NOTES: (1) Specifications are for both inputs ( $A$ and $B$ ). (2) $\mathrm{dBC}=$ Level referred to carrier-input signal. (3) Switching time from application of digital logic signal to input signal selection.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

MECHANICAL



PIN ASSIGNMENTS: OPA675

| 1 | $+\ln A$ | 16 | $+\ln B$ |
| :--- | :--- | :--- | :--- |
| 2 | $-\ln A$ | 15 | $-\ln B$ |
| 3 | Offset Trim | 14 | DNC |
| 4 | Offset Trim | 13 | CHA (ECL) |
| 5 | Compensation Capacitor | 12 | CHA (ECL) |
| 6 | NC | 11 | Common |
| 7 | $+V_{c c}$ | 10 | $-V_{c c}$ |
| 8 | Output | 9 | NC |

DNC $=$ Do Not Connect
NC $=$ No Internal Connection

## ABSOLUTE MAXIMUM RATINGS




PIN ASSIGNMENTS: OPA676

| 1 | $+\ln A$ | 16 | $+\ln B$ |
| :--- | :--- | :--- | :--- |
| 2 | $-\ln A$ | 15 | $-\ln B$ |
| 3 | Offset Trim | 14 | DNC |
| 4 | Offset Trim | 13 | DNC |
| 5 | Compensation Capacitor | 12 | $\mathrm{CHA}(T \mathrm{~L})$ |
| 6 | NC | 11 | Common |
| 7 | $+V_{c c}$ | 10 | $-V_{c c}$ |
| 8 | Output | 9 | $N C$ |

DNC = Do Not Connect

NC = No Internal Connection
ORDERING INFORMATION

|  | OPA675 ()( ) |
| :---: | :---: |
| Basic Model Number $\qquad$ <br> Performance Grade Code $\qquad$ $\begin{aligned} & \mathrm{J}, \mathrm{~K}: 0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ & \mathrm{~S}:-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ |  |
|  |  |
| Package Code $\qquad$ G: 16-pin Ceramic DIP |  |

For Immediate Assistance, Contact Your Local Salesperson TYPICAL PERFORMANCE CURVES


## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES (cont)



10MHz HARMONIC DISTORTION vs POWER OUTPUT


CHANNEL-TO-CHANNEL
CROSSTALK vs FREQUENCY


5 MHz HARMONIC DISTORTION vs POWER OUTPUT


20MHz HARMONIC DISTORTION vS POWER OUTPUT

2.5MHz SMALL-SIGNAL

HARMONIC DISTORTION SPECTRUM


## TYPICAL PERFORMANCE CURVES (cont)



## THEORY OF OPERATION

An OPA675 simplified circuit is shown in Figure 1. It is a "classical" high-speed op-amp architecture with one important exception - the amplifier has two ECL logic selectable differential input stages. An appropriate differential ECL logic signal on $A$ and $\bar{A}$ (labeled B Select) will turn on either Q5 or Q6, steering operating (tail) current to either differential input pair Q1 and Q2 or Q3 and Q4. The input pair receiving the tail current operates as a conventional op-amp input stage while the de-selected input pair receiving no tail current appears as an open circuit. The de-selected inputs have only a few pF parasitic capacitance and in the off condition exhibit only a very low leakage (bias) current of about 100 pA . Two feedback networks can be connected to each input separately allowing a wide range of circuit applications. The feedback network connected to the se-

OPEN -LOOP GAIN, CMR AND PSR vs TEMPERATURE

lected input operates in a normal op amp fashion while the feedback network connected to the de-selected input is totally inactive, appearing only as an additional load to the amplifier's output stage.
The switched-input op amp (SWOP AMP) circuit of the OPA676 is basically the same as the OPA675 but a TTL compatible level shifter (Figure 2) has been added to its input selection logic circuit.
Standard TTL (OPA676) and ECL (OPA675) logic levels may be applied to each input selection circuit but only 350 mV is typically required to switch between inputs. This logic input sensitivity allows simpler high-speed logic driver circuitry and it minimizes digital noise coupling into adjacent wideband analog circuitry and allows single ended ECL inputs to be used with $\mathrm{V}_{\mathrm{BB}}$ applied to the other input.


FIGURE 1. OPA675 Simplified Circuit Diagram.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

The OPA675 and OPA676 are designed to be frequency compensated by a single capacitor connected from pin 5 to ground. Recommended compensation is shown in Typical Performance Curves. A small variable capacitor may be trimmed for best bandwidth, settling time, and gain peaking. This amplifier is designed for optimum performance in gains of $5 \mathrm{~V} / \mathrm{V}$ to $20 \mathrm{~V} / \mathrm{V}$ but it can also be used over a far wider range of gains with excellent results. Closed-loop gain/phase (Bode) plots are shown in the Typical Performance Curves.

## OFFSET TRIM

Input offset voltage is low enough for many video applications. If desired, offset voltage can be trimmed with a $1 \mathrm{k} \Omega$ potentiometer connected to $+\mathrm{V}_{\mathrm{cc}}$. Trimming offset voltage in this manner will effect both input $A$ and input $B$; independent control of input offset will require that trim adjust current be summed into one or both inputs. This technique is shown in a few applications circuits on the pages to follow.


FIGURE 3. $1 \%$ Settling Time.


FIGURE 5. OPA676 Input Selection Time.
Input A to B.


FIGURE 2. Internal OPA676 TTL Logic Level Shifter.


FIGURE 4. OPA675/676 Settling Time Test Circuit.

FIGURE 6. OPA676 Input Selection Time.
Input B to A .



FIGURE 7. OPA676 Input Selection Transition Time Test Circuit.


FIGURE 8. OPA675 Input Selection Time. Input $A$ to $B$.

## APPLICATION TIPS

Wideband amplifier circuits require good layout techniques to be successful. The use of short, direct signal paths and heavy ( 2 oz copper recommended) ground planes are absolutely necessary to achieve the performance level inherent in the OPA675/676. Oscillation, ringing, poor bandwith and settling, gain peaking, and instability are typical problems that plague all high-speed amplifiers when they are used in poor layouts. The OPA675 and OPA676 are no different in this respect - any amplifier with a gain bandwith product of a few GHz requires some care be taken in its application.
Points to remember:

1. Use a heavy copper ground plane on the component side of your PC board. This provides a low inductance ground and it also conducts heat from active circuit package pins into ambient air by convection.
2. Bypass power supply pins directly at the active device. The use of tantalum capacitors ( 1 to $10 \mu \mathrm{~F} / 10 \mathrm{~V}$ ) with very short leads is highly recommended. Supply pins should not be left unbypassed.


FIGURE 9. OPA675 Input Selection Time. Input $B$ to $A$.


FIGURE 10. OPA675 Input Selection Transition Time Test Circuit.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 11. OPA676 Carrier Feedthrough and Switching Transient Test Circuit.
3. Signal paths should be short and direct. Feedback resistors, compensation capacitors, termination resistors, etc should have lead lengths no longer than $1 / 4$ inch ( 6 cm ).
4. Surface mount components (chip resistors, capacitors, etc) have low inductance and are therefore recommended. Parasitic inductance and capacitance should be avoided if best performance is to be achieved.
5. Resistors used in feedback networks should have values of a few hundred ohms for best performance. Shunt capacitance problems limit the acceptable range to about $1 \mathrm{k} \Omega$ or on the high resistance end and to a value that is within the amplifier's output drive limits on the low end. Metal film and carbon compensation resistors will be satisfactory.
6. Wirewound resistors (even "non-inductive" types) are absolutely unacceptable in high frequency circuits.
7. Avoid overloading the output. Remember that output current must be provided by the amplifier to drive its own feedback network as well as to drive its "load." Lowest distortion is achieved with high impedance loads.
8. PC board traces for signal and power lines should be wide to reduce impedance or inductance.
9. Don't forget that these amplifiers use $\pm 5 \mathrm{~V}$ supplies. Although they will operate perfectly well with +5 V and -5.2 V , the use of $\pm 15 \mathrm{~V}$ supplies will result in destruction.
10. Standard commercial test equipment has not been designed to test devices in the OPA675/676 speed range. Benchtop op-amp testers and ATE systems will require a special test head to successfully test these amplifiers.
11. High-speed amplifiers can drive only a limited amount of capacitance. If the load exceeds 10 to 20 pF consider using a fast buffer or a small resistor to isolate the capacitance from the amplifier's output. Capacitive loads will cause loop instability if not compensated for.
12. Terminate transmission line loads. Unterminated lines, such as coaxial cable, can appear to the amplifier to be a capacitive or inductive load. By terminating a transmission line with its characteristic impedance, the amplifier's load then appears as a purely resistive impedance.
13. For clean, fast input selection the logic input pins should be terminated with appropriate resistors. Resistors should be connected from input selection pins to ground plane with short leads. Failure to terminate long lines will result in ringing and poor high frequency switching.
14. Plug-in prototype boards and wire-wrap boards will not be satisfactory. A clean layout using RF techniques is required; there is no shortcut.


FIGURE 12. OPA676Switching Transient. Top Trace: TTL Input ( $2 \mathrm{~V} / \mathrm{cm}$ ). Bottom Trace: Amplifier Output ( $2 \mathrm{mV} / \mathrm{cm}$ ). Input B Offset Voltage has been Trimmed to Match Input A Offset Voltage.


FIGURE 13. Carrier Feedthrough from 1MHz TTL Logic. Offset Trimmed for Maximum Carrier Rejection


FIGURE 14. OPA676 Used As A Conventional Op-Amp: A 10 dB Gain Wideband Video Amplifier with $50 \Omega$ Input/Output Impedance.


FIGURE 15. Very Fast Programmable Gain Amplifier with Voltage Gains of $+1 \mathrm{~V} / \mathrm{V}$ and $+16 \mathrm{~V} / \mathrm{V}$ ( 0 dB and 24 dB ).


FIGURE 16. High Input Impedance Differential Input Multiplexer with Gain of $30 \mathrm{~V} / \mathrm{V}$ (30dB).


FIGURE 17. Synchronous Modulator/Demodulator with Carrier Balance Trim (Gain $= \pm 5 \mathrm{~V} / \mathrm{V}$ ).


FIGURE 18. Programmable-Gain $+2 \mathrm{~V} / \mathrm{V}(6 \mathrm{~dB})$ or $+8 \mathrm{~V} / \mathrm{V}$ (18dB) Buffer Amplifier for Floating-Point Conversion.


FIGURE 19. Differential Input Multiplexer with Gain of $10 \mathrm{~V} / \mathrm{V}(20 \mathrm{~dB})$.


FIGURE 20. Receiver Noise Blanker: A Wideband Gated Video Amplifier.


FIGURE 21. Multiplexed Input $+16 \mathrm{~V} / \mathrm{V}$ Gain (24dB) Buffer Amplifier.

For Immediate Assistance, Contact Your Local Salesperson


FIGURE 22. Single Sideband Supressed Carrier Generator.


FIGURE 23. Programmable-Gain Amplifier.


FIGURE 24. Two-Input Multiplexer (with gain).


N OPA675/676

FIGURE 25. Synchronous Modulator/Demodulator (with gain).

## Precision, Single-Supply DUAL OPERATIONAL AMPLIFIER

## FEATURES

- SINGLE POWER SUPPLY OPERATION
- INPUT VOLTAGE RANGE TO GROUND
- OUTPUT SWINGS NEAR GROUND
- LOW QUIESCENT CURRENT: $500 \mu \mathrm{~A}$ max
- LOW $\mathrm{V}_{\text {os }}: 150 \mu \mathrm{~V}$ max
- LOW DRIFT: $2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ max
- LOW Ios: 0.8nA max
- LOW NOISE: $0.55 \mu \mathrm{Vp}-\mathrm{p}, \mathbf{0 . 1 \mathrm { Hz }}$ to $\mathbf{1 0 H z}$


## DESCRIPTION

The OPA1013 dual operational amplifier provides precision performance in single power supply and low power applications. It is laser trimmed for low offset voltage and drift, greatly reducing the large errors common with LM324-type op amps. Input offset current is also trimmed to reduce errors in high impedance applications.
The OPA1013 is characterized for operation at both +5 V (single supply) and $\pm 15 \mathrm{~V}$ power supplies. When

## APPLICATIONS <br> - PRECISION INSTRUMENTATION <br> - BATTERY-POWERED EQUIPMENT <br> BRIDGE AMPLIFIERS <br> 4-20mA CURRENT TRANSMITTERS <br> - VOLTAGE COMPARATOR



International Alrport Industrial Park - Malling Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. . Tucson, AZ 85706 Tel: (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP . Telex:066-6491 • FAX: (602) 889-1510 - Immediate Product Info: (800) 548-6132

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## SPECIFICATIONS

## ELECTRICAL

$V_{s}= \pm 15 \mathrm{~V}, V_{C M}=O V, T_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted.

| PARAMETER | CONDITION | OPA1013AM/AC |  |  | OPA1013M/C/DN8 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Input Offiset Voltage |  |  | $\pm 15$ | $\pm 150$ |  | $\pm 50$ | $\pm 300$ | $\mu \mathrm{V}$ |
| Time Stability | OPA1013DN8 |  | 0.4 |  |  | $\pm 200$ 0.5 | $\pm 800$ | ${ }_{\text {u }}^{\mu \mathrm{V}} \mathrm{V}$ |
| Input Offset Current |  |  | $\pm 0.045$ | $\pm 0.8$ |  | $\pm 0.08$ | $\pm 1.5$ | $n \mathrm{na}$ |
| Input Bias Current |  |  | 6 | 20 |  | 7 | 30 | nA |
| Voltage Noise, $\mathrm{BW}=0.1$ to 10 Hz |  |  | 0.55 |  |  | 0.55 |  | $\mu \vee p-p$ |
| Noise Density, $f=10 \mathrm{~Hz}$ |  |  | 28 |  |  | 28 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| $f=1 \mathrm{kHz}$ |  |  | 25 |  |  | 25 |  | $n \mathrm{~V} / \sqrt{H z}$ |
| Current Noise Density, $\mathrm{f}=\mathbf{1 0 \mathrm { Hz }}$ |  |  | 0.12 |  |  | 0.12 |  | $\mathrm{pA} \sqrt{\mathrm{Hz}}$ |
| Input Resistance: Differential |  | 100 | 400 |  | 70 | 300 |  | M $\Omega$ |
| Input Resistance: Common-Mode |  |  | 5 |  |  | 4 |  | Gת |
| Open-Loop Voltage Gain |  |  | 3.1 |  | 1.2 | 2.9 |  | $\mathrm{V} / \mu \mathrm{V}$ |
|  | $V_{O}= \pm 10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=600 \Omega$ | 0.8 | 2.1 |  | 0.5 | 1.9 |  | $V / \mu \mathrm{V}$ |
| Common-Mode Input Range |  | +13.5 | +13.8 |  | +13.5 | +13.8 |  | V |
|  |  | -15 | -15.3 |  | -15 | -15.3 |  | V |
| Common-Mode Rejection |  | 100 | 117 |  | 97 | 114 |  | dB |
| Power Supply Rejection | $\mathrm{V}_{3}= \pm 2$ to $\pm 18 \mathrm{~V}$ | 103 | 120 |  | 100 | 117 |  | dB |
| Channel Separation | $\mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | 123 | 140 |  | 120 | 137 |  | . dB |
| Voltage Output | $R_{L}=\mathbf{2 k} \Omega$ | $\pm 13$ | $\pm 14$ |  | $\pm 12.5$ | $\pm 14$ |  | $V$ |
| Slew Rate |  | 0.2 | 0.35 |  | 0.2 | 0.35 |  | V/us |
| Quiescent Current (per amplifier) |  |  | $\pm 0.35$ | $\pm 0.5$ |  | $\pm 0.35$ | $\pm 0.55$ | mA |

$V_{\mathrm{s}}=+5 \mathrm{~V} / 0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{o}}=+1.4 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted.

| PARAMETER | CONDITION | OPA1013AM/AC |  |  | OPA1013M/C/DN8 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Input Offset Voltage |  |  | $\pm 60$ | $\pm 250$ |  | $\pm 90$ | $\pm 450$ | $\mu \mathrm{V}$ |
|  | OPA1013DN8 |  |  |  |  | $\pm 250$ | $\pm 950$ | $\mu \mathrm{V}$ |
| Input Offset Current |  |  | $\pm 0.2$ | $\pm 1.3$ |  | $\pm 0.3$ | $\pm 2.0$ | nA |
| Input Bias Current |  |  | 9 | 35 |  | 10 | 50 | nA |
| Open-Loop Voltage Gain | $V_{0}=5 \mathrm{mV}$ to 4 V |  | 0.1 |  |  | 0.1 |  | $\mathrm{V} / \mu \mathrm{V}$ |
|  | $R_{L}=500 \Omega$ |  |  |  |  |  |  |  |
| Common-Mode Input Range |  | +3.5 | +3.8 |  | +3.5 | +3.8 |  | " V |
|  |  | 0 | -0.3 |  | 0 | -0.3 |  | V |
| Voltage Output Low | No Load |  | 15 | 25 |  | 15 | 25 | mV |
| Low | $\mathrm{R}_{\mathrm{L}}=600 \Omega$ to Ground |  | 5 | 10 |  | 5 | 10 | mV |
| Low | $\mathrm{I}_{\mathrm{sinx}}=1 \mathrm{~mA}$ |  | 200 | 350 |  | 200 | 350 | mV |
| High | No Load | 4 | 4.4 |  | 4 | 4.4 |  | V |
| High | $R_{L}=600 \Omega$ to Ground | 3.4 | 4 |  | 3.4 | 4 |  | $v$ |
| Quiescent Current (per amplifier) |  |  | 0.31 | 0.45 |  | 0.33 | 0.5 | mA |

$T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}$ unless otherwise noted.

| PARAMETER | CONDITION | OPA1013AM |  |  | OPA1013M |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TVP | MAX | MIN | TYP | MAX |  |
| Input Offset Voltage |  |  | $\pm 80$ | $\pm 300$ |  | $\pm 110$ | $\pm 550$ | $\mu \mathrm{V}$ |
|  | $\mathrm{V}_{\mathrm{s}}=+5 / 0 \mathrm{~V}, \mathrm{~V}_{0}=+1.4 \mathrm{~V}$ |  |  |  |  |  |  |  |
|  | $T_{A}=100^{\circ} \mathrm{C}$ |  | $\pm 70$ | $\pm 450$ |  | $\pm 75$ | $\pm 750$ | $\mu \mathrm{V}$ |
|  | $V_{c M}=0.1 \mathrm{~V}, T_{A}=125^{\circ} \mathrm{C}$ |  | $\pm 100$ | $\pm 450$ |  | $\pm 150$ | $\pm 750$ | $\mu \mathrm{V}$ |
|  | $V_{C M}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=125^{\circ} \mathrm{C}$ |  | $\pm 200$ | $\pm 900$ |  | $\pm 300$ | $\pm 1500$ | $\boldsymbol{\mu} \mathrm{V}$ |
| Input Offset Voltage Drift Input Offset Current |  |  | 0.4 | 2.0 |  | 0.5 | 2.5 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  |  |  | $\pm 0.3$ | $\pm 2.5$ |  | $\pm 0.4$ | $\pm 5.0$ | nA |
|  | $V_{3}=+5 / 0 \mathrm{~V}, \mathrm{~V}_{0}=+1.4 \mathrm{~V}$ |  | $\pm 0.6$ | $\pm 6$ |  | $\pm 0.9$ | $\pm 10$ | nA |
| Input Bias Current |  |  | 7 | 30 |  | 9 | 45 | nA |
|  | $\mathrm{V}_{\mathrm{s}}=+5 / 0 \mathrm{~V}, \mathrm{~V}_{0}=+1.4 \mathrm{~V}$ |  | 11 | 80 |  | 15 | 120 | nA |
| Open-Loop Voltage Gain | $\mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | 0.5 | 2.0 |  | 0.25 | 2.0 |  | $\mathrm{V} / \mu \mathrm{V}$ |
| Common-Mode Rejection | $\mathrm{V}_{\mathrm{cu}}=+13$ to -14.9 V | 97 | 114 |  | 94 | 113 |  | dB |
| Power Supply Rejection | $V_{\mathrm{c}}= \pm 2$ to $\pm 18 \mathrm{~V}$ | 100 | 117 |  | 97 | 116 |  | dB |
| Voltage Output | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 13.8$ |  | $\pm 11.5$ | $\pm 13.8$ |  | V |
| $V_{0}$ Low | $V_{s}=+5 / 0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=600 \Omega$ |  | 6 | 15 |  | 6 | 18 | mV |
| $V_{0}$ High | $V_{s}=+5 / 0 \mathrm{~V}, R_{L}=600 \Omega$ | 3.2 | 3.8 |  | 3.1 | 3.8 |  | V |
| Quiescent Current (per amplifier) | $\mathrm{V}_{3}+510 \mathrm{~V} \mathrm{R}_{2}=600$ |  | $\pm 0.38$ | $\pm 0.6$ |  | $\pm 0.38$ | $\pm 0.7$ | mA |
|  | $\mathrm{V}_{\mathrm{s}}=+5 / 0 \mathrm{~V}, \mathrm{~V}_{0}=+1.4 \mathrm{~V}$ |  | 0.34 | 0.55 |  | 0.34 | 0.65 | mA |

SPECIFICATIONS
$T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{cm}}=\mathrm{OV}$ uniess otherwise noted.

| PARAMETER | CONDITION | OPA1013AC |  |  | OPA1013C/DN8 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Input Offset Voltage |  |  | $\pm 55$ | $\pm 240$ |  | $\pm 80$ | $\pm 400$ | $\mu \mathrm{V}$ |
|  | OPA1013DN8 |  |  |  |  | $\pm 230$ | $\pm 1000$ | $\mu \mathrm{V}$ |
|  | $\mathrm{V}_{\mathrm{s}}=+5 / 0 \mathrm{~V}, \mathrm{~V}_{0}=+1.4 \mathrm{~V}$ |  | $\pm 75$ | $\pm 350$ |  | $\pm 110$ | $\pm 570$ | $\mu \mathrm{V}$ |
|  | OPA1013DN8 |  |  |  |  | $\pm 280$ | $\pm 1200$ | $\boldsymbol{\mu V}$ |
| Input Offset Voltage Drift |  |  | 0.3 | 2 |  | 0.4 | 2.5 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  | OPA1013DN8 |  |  |  |  | 0.7 | 5 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current |  |  | $\pm 0.2$ | $\pm 1.5$ |  | $\pm 0.3$ | $\pm 2.8$ | nA |
|  | $V_{s}=+5 / 0 \mathrm{~V}, V_{0}=+1.4 \mathrm{~V}$ |  | $\pm 0.4$ | $\pm 3.5$ |  | $\pm 0.5$ | $\pm 6$ | nA |
| Input Bias Current |  |  | 7 | 25 |  | 9 | 38 | nA |
|  | $\mathrm{V}_{\mathrm{s}}=+5 / 0 \mathrm{~V}, \mathrm{~V}_{0}=+1.4 \mathrm{~V}$ |  | 10 | 55 |  | 13 | 90 | nA |
| Open-Loop Voltage Gain | $\mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | 1 | 2.5 |  | 0.7 | 2.2 |  | $\mathrm{V} / \mu \mathrm{V}$ |
| Common-Mode Rejection | $\mathrm{V}_{\mathrm{cW}}=+13$ to -15V | 98 | 116 |  | 94 | 113 |  | dB |
| Power Supply Rejection | $V_{s}= \pm 2$ to $\pm 18 \mathrm{~V}$ | 101 | 119 |  | 97 | 116 |  | dB |
| Voltage Output | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | $\pm 12.5$ | $\pm 13.9$ |  | $\pm 12.0$ | $\pm 13.9$ |  | V |
| $V_{0}$ Low | $V_{3}=+5 / 0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=600 \Omega$ |  | 6 | 13 |  | 6 | 13 | $m V$ |
| $V_{0}$ High | $V_{s}=+5 / 0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=600 \Omega$ | 3.3 | 3.9 |  | 3.2 | 3.9 |  | V |
| Quiescent Current (per amplifier) |  |  | $\pm 0.36$ | $\pm 0.55$ |  | $\pm 0.37$ | $\pm 0.6$ | mA |
|  | $\mathrm{V}_{\mathrm{s}}=+5 / 0 \mathrm{~V}, \mathrm{~V}_{0}=+1.4 \mathrm{~V}$ |  | 0.32 | 0.50 |  | 0.34 | 0.55 | mA |

## MECHANICAL


N8 Package - 8-Pin Plastic DIP

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

CONNECTION DIAGRAMS


ORDERING INFORMATION

| MODEL | PACKAGE | TEMPERATURE RANGE |
| :--- | :---: | :---: |
| OPA1013CN8 | Plastic DIP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OPA1013DNB | Plastic DIP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OPA1013ACH | TO-99 Metal | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OPA1013CH | TO-99 Metal | $0^{\circ}$ to $+70^{\circ} \mathrm{C}$ |
| OPA1013AMH | TO-99 Metal | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OPA1013MH | TO-99 Metal | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## ABSOLUTE MAXIMUM RATINGS

| Power Supply Voltage $\pm 22 \mathrm{~V}$ <br> Differential Input Voltage $\qquad$ $\qquad$ $\pm 30 \mathrm{~V}$ <br> Input Voltage $\qquad$ $V+$ to $(V-)-5 V$ <br> Output Short Circuit ( $T_{A}=25^{\circ} \mathrm{C}$ ) $\qquad$ Continuous <br> Operating Temperature: <br> OPA1013AM, OPA1013M $\qquad$ -55 to $+125^{\circ} \mathrm{C}$ <br> OPA1013AC, OPA1013C, OPA1013D $\qquad$ 0 to $+70^{\circ} \mathrm{C}$ <br> Storage Temperature $\qquad$ -65 to $+150^{\circ} \mathrm{C}$ <br> Lead Temperature (soldering, 10s) $\qquad$ $+300^{\circ} \mathrm{C}$ |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

## TYPICAL PERFORMANCE CURVES

$T_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted.




OFFSET VOLTAGE
vs BALANCED SOURCE RESISTANCE


COMMON-MODE REJECTION RATIO vs FREQUENCY



## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted.







## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted.



NOTES: (1) $T_{A}=-55^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$. (2) $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=$
$\pm 15 \mathrm{~V}$. (3) $\mathrm{T}_{A}=125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$. (4) $\mathrm{T}_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V} / 0 \mathrm{~V}$. (5) $T_{A}=-55^{\circ} \mathrm{C}, V_{S}=5 \mathrm{~V} / 0 \mathrm{~V}$. (6) $\mathrm{T}_{\mathrm{A}}=125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V} / 0 \mathrm{~V}$.





## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES (CONT)

SMALL SIGNAL TRANSIENT RESPONSE
$V_{S}= \pm 15 \mathrm{~V}, \mathrm{G}=+1$


SMALL SIGNAL TRANSIENT RESPONSE $V_{S}=5 \mathrm{~V} / \mathrm{OV}, G=+1, R_{L}=600 \Omega$ to Ground


Input $=\mathbf{O V}$ to 100 mV Pulse

LARGE SIGNAL TRANSIENT RESPONSE
$V_{S}=5 \mathrm{~V} / 0 \mathrm{~V}, \mathrm{G}=+1$, No Load


Input = OV to 4V Pulse

LARGE SIGNAL TRANSIENT RESPONSE
$V_{S}= \pm 15 \mathrm{~V}, \mathrm{G}=+1$

$V_{S}=5 \mathrm{~V} / 0 \mathrm{~V}$
LARGE SIGNAL TRANSIENT RESPONSE $V_{S}=5 \mathrm{~V} / \mathrm{OV}, \mathrm{G}=+1, \mathrm{R}_{\mathrm{L}}=4.7 \mathrm{kV}$ to 5 V


Input = OV to 4V Pulse



## APPLICATIONS INFORMATION

The OPA 1013 is unity-gain stable, making it easy to use and free from oscillations in the widest range of circuitry. Follow good design practice by bypassing the power supplies close to the op amp pins. In most cases $0.1 \mu \mathrm{~F}$ ceramic capacitors are adequate.

## SINGLE POWER SUPPLY OPERATION

The OPA1013 is specified for operation from a single power supply. This means that linear operation continues with the input terminals at (or even somewhat below) ground potential. When used in a non-inverting amplifier, 0 V input must produce 0 V output. In practice, the output swing is limited to approximately 15 mV above ground with no load. Output swing near ground can be optimized when the output load is connected to ground. If the output must sink current, the ability to swing near ground will be diminished. The output swings to within approximately 200 mV of ground when sinking 1 mA .

## INPUT PROTECTION

The circuitry of the OPA1013 is protected against overload for input voltages ranging from the positive supply voltage to 5 V below the negative supply voltage (below ground in single supply operation). No external protection circuitry is required, as it is with other common single-supply op amps.
Furthermore, the OPA1013 is free from phase-reversal problems common with other single-supply op amps. When the inputs are driven below ground (or below the negative power supply), the output polarity remains correct.

## COMPARATOR OPERATION

The OPA1013 functions well as a comparator, where high speed is not required. Sometimes, in fact, the low offset and docile characteristics of the OPA1013 may simplify the design of comparator circuitry. The two op amps in the OPA1013 use completely independent bias circuitry to avoid interaction when the inputs are over-driven. Driving one op amp into saturation will not affect the characteristics of the other amplifier. The outputs of the OPA1013 can drive one TTL load. Quiescent current remains stable when the inputs are overdriven.


FIGURE 1. Precision Current Mirror.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 2. Instrumentation Amplifier.


Input common-mode range extends to approximately 200 mV below V -supply.

FIGURE 3. Instrumentation Amplifier.


FIGURE 4. Window Comparator.

## Precision Dual Difet ${ }^{\circledR}$ OPERATIONAL AMPLIFIER

## FEATURES

- VERY LOW NOISE: $8 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ at $\mathbf{1 0 k H z}$
- LOW V ${ }_{\text {os }}$ : $500 \mu \mathrm{~V}$ max
- LOW DRIFT: $5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ max
- LOW I ${ }_{B}$ : 5pA max
- FAST SETTLING TIME: $2 \mu \mathrm{~s}$ to $0.01 \%$
- UNITY-GAIN STABLE


## APPLICATIONS

- DATA ACQUISITION
- DAC OUTPUT AMPLIFIER
- OPTOELECTRONICS
- HIGH-IMPEDANCE SENSOR AMPS
- HIGH-PERFORMANCE AUDIO CIRCUITRY
- MEDICAL EQUIPMENT, CT SCANNERS


## DESCRIPTION

The OPA2107 dual operational amplifier provides precision Difet performance with the cost and space savings of a dual op amp. It is useful in a wide range of precision and low-noise analog circuitry and can be used to upgrade the performance of designs currently using BIFET ${ }^{\text {® }}$ type amplifiers.
The OPA2107 is fabricated on a proprietary dielectrically isolated (Difet) process. This holds input bias currents to very low levels without sacrificing other important parameters, such as input offset voltage, drift and noise. Laser-trimmed input circuitry yields excellent DC performance. Superior dynamic performance is achieved, yet quiescent current is held to under 2.5 mA per amplifier. The OPA2107 is unitygain stable.
The OPA2107 is available in plastic DIP, metal TO99, and SOIC packages. Industrial and Military temperature range versions are available.

[^8]International Airport industrial Park • Malling Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Bhod. Tucson, AZ 85706 Tel: (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP - Telex: 066-6491 • FAX: (602) 889-1510 • Inmediate Product Info: (800) 548-6132

SPECIFICATIONS
$T_{A}=+25^{\circ} \mathrm{C}, V_{5}= \pm 15 \mathrm{~V}$ unless otherwise noted.

| PARAMETER | CONDITION | OPA2107AM, SM, AP, AU |  |  | OPA2107BM |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| OFFSET VOLTAGE ${ }^{(1)}$ <br> Input Offset Voltage <br> Over Specified Temperature <br> SM Grade <br> Average Drift Over Specified Temperature <br> Power Supply Rejection | $\begin{gathered} V_{c u}=0 \mathrm{~V} \\ V_{s}= \pm 10 \text { to } \pm 18 \mathrm{~V} \end{gathered}$ | 80 | $\begin{gathered} 100 \\ 0.5 \\ 0.8 \\ 3 \\ 96 \end{gathered}$ | $\begin{gathered} 1 \mathrm{mV} \\ 2 \\ 2.5 \\ 10 \end{gathered}$ | 84 | $\begin{gathered} 50 \\ 0.2 \\ 2 \\ 100 \end{gathered}$ | $\begin{gathered} 500 \\ 1 \\ 5 \end{gathered}$ | $\begin{gathered} \mu V \\ m V \\ m V \\ \mu V /{ }^{\circ} \mathrm{C} \\ \mathrm{~dB} \\ \hline \end{gathered}$ |
| INPUT BIAS CURRENTT" <br> Input Bias Current <br> Over Specified Temperature SM Grade <br> Input Offset Current Over Specified Temperature SM Grade | $\begin{aligned} & V_{c M}=O V \\ & V_{c M}=O V \end{aligned}$ |  | $\begin{gathered} 4 \\ 0.25 \\ 4 \\ 1 \\ 1 \end{gathered}$ | $\begin{gathered} 10 \\ 1.5 \\ 35 \\ 8 \\ 1 \\ 28 \end{gathered}$ |  | $\begin{gathered} 2 \\ 0.15 \\ 0.5 \end{gathered}$ | $\begin{gathered} 5 \\ 1 \\ \\ 3 \\ 0.5 \end{gathered}$ | PA <br> nA <br> nA <br> PA <br> nA <br> nA |
| INPUT NOISE <br> Voitage: $\mathrm{f}=\mathbf{1 0 \mathrm { Hz }}$ $f=100 \mathrm{~Hz}$ $f=1 \mathrm{kHz}$ $f=10 \mathrm{kHz}$ $\begin{aligned} & B W=0.1 \text { to } 10 \mathrm{~Hz} \\ & B W=10 \text { to } 10 \mathrm{kHz} \end{aligned}$ <br> Current: $f=0.1 \mathrm{~Hz}$ thru 20 kHz $\mathrm{BW}=0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz}$ | $\mathrm{R}_{3}=0$ |  | $\begin{gathered} 30 \\ 12 \\ 9 \\ 8 \\ 1.2 \\ 0.85 \\ 1.2 \\ 23 \end{gathered}$ |  |  | 0.9 $17$ |  | $n V / \sqrt{H z}$ <br> $n V / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mu \mathrm{Vp}-\mathrm{p}$ <br> $\mu \mathrm{Vrms}$ <br> $\mathrm{f}_{\mathrm{A}} \sqrt{\mathrm{Hz}}$ <br> tAp-p |
| INPUT IMPEDANCE <br> Differential <br> Common-Mode |  |  | $\begin{aligned} & 10^{13} \\| 2 \\ & 10^{14} \\| 4 \end{aligned}$ |  |  | * |  | $\begin{aligned} & \Omega \\| p F \\ & \Omega \\| p F \end{aligned}$ |
| INPUT VOLTAGE RANGE <br> Common-Mode Input Range Over Specified Temperature SM Grade <br> Common-Mode Rejection | $\mathrm{V}_{\mathrm{cm}}= \pm 10 \mathrm{~V}$ | $\begin{gathered} \pm 10.5 \\ \pm 10.2 \\ \pm 10 \\ 80 \end{gathered}$ | $\begin{gathered} \pm 11 \\ \pm 10.5 \\ \pm 10.3 \\ 94 \end{gathered}$ |  | 84 | $100$ |  | $\begin{gathered} V \\ V \\ V \\ d B \end{gathered}$ |
| OPEN-LOOP GAIN <br> Open-Loop Voltage Gain Over Specified Temperature SM Grade | $\mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | $\begin{aligned} & 82 \\ & 80 \\ & 80 \end{aligned}$ | $\begin{aligned} & 96 \\ & 94 \\ & 92 \end{aligned}$ |  | 84 | $\begin{gathered} 100 \\ 96 \end{gathered}$ |  | dB <br> dB <br> dB |
| DYNAMIC RESPONSE <br> Slew Rate <br> Settling Time: 0.1\% $0.01 \%$ <br> Gain-Bandwidth Product THD + Noise <br> Channel Separation | $\begin{gathered} G=+1 \\ G=-1,10 \mathrm{~V} \text { Step } \\ G=100 \\ G=+1, f=1 \mathrm{kHz} \\ f=100 \mathrm{~Hz}, R_{L}=2 \mathrm{k} \Omega \end{gathered}$ | 13 | $\begin{gathered} 18 \\ 1.5 \\ 2 \\ 4.5 \\ 0.001 \\ 120 \end{gathered}$ |  | * | * |  | $\begin{gathered} \mathrm{V} / \mu \mathrm{s} \\ \mu \mathrm{~s} \\ \mu \mathrm{~s} \\ \mathrm{MHz} \\ \% \\ \mathrm{~dB} \end{gathered}$ |
| POWER SUPPLY <br> Specified Operating Voltage Operating Voltage Range Current |  | $\pm 4.5$ | $\begin{aligned} & \pm 15 \\ & \pm 4.5 \end{aligned}$ | $\begin{gathered} \pm 18 \\ \pm 5 \end{gathered}$ | * |  | * | $\begin{gathered} v \\ v \\ m A \end{gathered}$ |
| OUTPUT <br> Voltage Output <br> Over Specified Temperature <br> SM Grade <br> Short Circuit Current <br> Output Resistance, Open-Loop <br> Capacitive Load Stability | $R_{L}=2 k \Omega$ $\begin{array}{r} 1 \mathrm{MHz} \\ \mathrm{G}=+1 \end{array}$ | $\begin{gathered} \pm 11 \\ \pm 10.5 \\ \pm 10.2 \\ \pm 10 \end{gathered}$ | $\begin{gathered} \pm 12 \\ \pm 11.5 \\ \pm 11.3 \\ \pm 40 \\ 70 \\ 1000 \end{gathered}$ |  | * |  |  | $\begin{gathered} v \\ v \\ v \\ m A \\ \Omega \\ \mathrm{pF} \end{gathered}$ |
| TEMPERATURE RANGE <br> Specification <br> $A P, A U, A M, B M$ <br> SM <br> Operating <br> AP, AU <br> AM, BM, SM <br> Storage <br> AP, AU <br> AM, BM, SM <br> Thermal Resistance ( $\boldsymbol{\theta}_{\perp-}$ ) <br> AP <br> AU <br> AM, BM, SM |  | $\begin{aligned} & -25 \\ & -55 \\ & -25 \\ & -55 \\ & -40 \\ & -65 \end{aligned}$ | $\begin{gathered} 90 \\ 175 \\ 200 \end{gathered}$ | $\begin{gathered} +85 \\ +125 \\ \\ +85 \\ +125 \\ \\ +125 \\ +150 \end{gathered}$ |  | * | * | $\begin{gathered} { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} \\ \\ { }^{\circ} \mathrm{C} / \mathrm{W} \\ { }^{\circ} \mathrm{C} / \mathrm{W} \\ { }^{\circ} \mathrm{C} / \mathrm{W} \end{gathered}$ |

* Specifications same as OPA2107AM.

NOTE: (1) Specified with devices fully warmed up.

## ORDERING INFORMATION

| MODELS | PACKAGE | SPECIFICATION <br> TEMPERATURE RANGE |
| :--- | :---: | :---: |
| OPA2107AP | Plastic DIP | -25 to $+85^{\circ} \mathrm{C}$ |
| OPA2107AM | Metal TO-99 | -25 to $+85^{\circ} \mathrm{C}$ |
| OPA2107BM | Metal TO-99 | -25 to $+85^{\circ} \mathrm{C}$ |
| OPA2107SM | Metal TO-99 | -55 to $+125^{\circ} \mathrm{C}$ |
| OPA2107AU | SO-8 SOIC | -25 to $+85^{\circ} \mathrm{C}$ |

ABSOLUTE MAXIMUM RATINGS


PIN CONFIGURATIONS
Top Vlew - M Package

## MECHANICAL



## Or, Call Customer Service at 1-800-548-6132 (USA Only)

MECHANICAL (CONT)


## OPA2107

## TYPICAL PERFORMANCE CURVES

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.



TOTAL INPUT VOLTAGE NOISE SPECTRAL DENSITY at 1 kHz vs SOURCE RESISTANCE

For Immediate Assistance, Contact Your Local Salesperson

## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}, V_{8}= \pm 15 \mathrm{~V}$ unless otherwise noted.







## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.



SHElllidwv TVNOIPVEBdO



## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{B}}= \pm 15 \mathrm{~V}$ unless otherwise noted.


OPA2107 LARGE-SIGNAL RESPONSE


## APPLICATIONS INFORMATION AND CIRCUITS

The OPA2107 is unity-gain stable and has excellent phase margin. This makes it easy to use in a wide variety of applications.
Power supply connections should be bypassed with capacitors positioned close to the amplifier pins. In most cases, $0.1 \mu \mathrm{~F}$ ceramic capacitors are adequate. Applications with larger load currents and fast transient signals may need up to $1 \mu \mathrm{~F}$ tantalum bypass capacitors.

## INPUT BIAS CURRENT

The OPA2107's Difet input stages have very low input bias current-an order of magnitude lower than BIFET op amps.


OPA2107 SMALL-SIGNAL RESPONSE


Circuit board leakage paths can significantly degrade performance. This is especially evident with the SO-8 surfacemount package where pin-to-pin dimensions are particularly small. Residual soldering flux, dirt, and oils, which conduct leakage current, can be removed by proper cleaning. In most instances a two-step cleaning process is adequate using a clean organic solvent rinse followed by de-ionized water. Each rinse should be followed by a 30 -minute bake at $85^{\circ} \mathrm{C}$.

A circuit board guard pattern effectively reduces errors due to circuit board leakage (Figure 1). By encircling critical high impedance nodes with a low impedance connection at the same circuit potential, any leakage currents will flow harmlessly to the low impedance node. Guard traces should be placed on all levels of a multiple-layer circuit board.


Tefion® E. I. Du Pont de Nemours \& Co.

FIGURE 1. Connection of Input Guard.


FIGURE 2. FET Input Instrumentation Amplifier.


FIGURE 3. Precision Instrumentation Amplifier.

OPA2604

## Dual FET-Input, Audio OPERATIONAL AMPLIFIER

## FEATURES

- LOW DISTORTION: $0.0003 \%$ at 1 kHz
- LOW NOISE: 10nV $/ \sqrt{\mathrm{Hz}}$
- HIGH SLEW RATE: $25 \cup / \mu \mathrm{s}$
- WIDE GAIN-BANDWIDTH: 10 MHz
- UNITY-GAIN STABLE
- WIDE POWER SUPPLY RANGE: $V_{s}= \pm 4.5$ to $\pm 24 \mathrm{~V}$
- DRIVES $600 \Omega$ LOADS


## DESCRIPTION

The OPA2604 is a dual, FET-input operational amplifier designed for enhaniced AC performance., Very low distortion, low noise and wide bandwith provides superior performance in high performance audio and precision instrumentation.
New circuit techniques and special laser trimming of dynamic circuit pefformance sield sery low harmonic distortion. The result is an op amp with exceptional sound quality: The low-noise FET input of the OPA2604 provides wide dynamic range, even with high source impedance: Offset voltage is laser-trimmed to provide excellent DC stability.
The OPA2604 is available in 8 -pin plastic mini-DIP and SO-8 surface-mount packages, specified for the $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.

## APPLICATIONS

- PROFESSIONAL AUDIO EQUIPMENT
- PCM DAC IV CONVERTER
- SPECTRAL ANAI YSIS EQUIPMENT
- active filters
$\bigcirc$ TRANSDIICER AMPLIFIER
- data acquisition


SPECIFICATIONS
$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$ unless otherwise noted.

| PARAMETER | CONDITION | OPA2604AP, AU |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| OFFSET VOLTAGE <br> Input Offset Voltage <br> Average Drift <br> Power Supply Rejection | $V_{s}= \pm 5$ to $\pm 18 \mathrm{~V}$ | 80 | $\begin{gathered} \pm 0.1 \\ \pm 5 \\ 92 \end{gathered}$ | $\pm 2$ | $\begin{gathered} \mathrm{mV} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ \mathrm{~dB} \end{gathered}$ |
| INPUT BIAS CURRENT' Input Bias Current Input Offset Current | $\begin{aligned} & V_{c M}=O V \\ & V_{C M}=0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 25 \\ \pm 10 \\ \hline \end{gathered}$ | 100 | pA <br> pA |
| NOISE <br> Input Voltage Noise <br> Noise Density: $\begin{aligned} & f=10 \mathrm{~Hz} \\ & f=100 \mathrm{~Hz} \\ & f=1 \mathrm{kHz} \\ & f=10 \mathrm{kHz} \end{aligned}$ <br> Voltage Noise, $\mathrm{BW}=20 \mathrm{~Hz}$ to 20 kHz <br> Input Bias Current Noise <br> Current Noise Density, $f=0.1 \mathrm{~Hz}$ to 20 kHz |  | $\approx$ |  |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $n \mathrm{~V} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mu \mathrm{Vp}-\mathrm{p}$ <br> (A) $\sqrt{\mathrm{Hz}}$ |
| INPUT VOLTAGE RANGE <br> Common-mode Input Range Common-mode Rejection <br> Differential <br> Common-Mode | $y_{c M}= \pm 12 V$ | $\begin{aligned} & \pm 12 \\ & 80 . \end{aligned}$ |  |  | $\begin{gathered} v \\ d B \\ \Omega \\| p F \\ \Omega \\| p F \end{gathered}$ |
| OPEN-LOOP GAIN <br> Open-loop Voltage Gain | $V_{0}= \pm 10 \mathrm{~V}, R_{L}=1 \mathrm{k} \Omega$ | $80$ | $100$ | \% | dB |
| FREQUENCY RESPONSE <br> Gain-Bandwidth Product <br> Slew Rate <br> Settling Time 0.01\% <br> 0.1\% <br> Total Harmonic Distortion + Noise (THD + N) |  | $15$ | $\begin{gathered} 10 \\ 25 \\ 2 \\ 1 \\ 1 \\ 0.0003 \end{gathered}$ |  | MHz <br> $\mathrm{V} / \mu \mathrm{s}$ <br> $\mu \mathrm{S}$ <br> $\mu \mathrm{s}$ <br> \% |
| OUTPUT <br> Voltage Output <br> Current Output <br> Short Circuit Current <br> Output Resistance, OpenLoop | $\begin{aligned} & \mathrm{A}_{1}=600 \mathrm{n} \\ & \mathrm{~V}_{\mathrm{o}}= \pm 12 \mathrm{~V} \end{aligned}$ | $\pm 11$ | $\begin{aligned} & \pm 12 \\ & \pm 20 \\ & \pm 50 \\ & 100 \end{aligned}$ |  | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \\ \mathrm{~mA} \\ \Omega \end{gathered}$ |
| POWER SUPPLY <br> Specified Operating Voltage Operating Voltage Range Current, Total Both Amplifiers |  | $\pm 4.5$ | $\begin{aligned} & \pm 15 \\ & \pm 9.5 \end{aligned}$ | $\begin{aligned} & \pm 24 \\ & \pm 11 \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{~mA} \end{gathered}$ |
| TEMPERATURE RANGE <br> Specification <br> Storage <br> Thermal Resistance, $\theta_{\text {JAA }}$ |  | $\begin{aligned} & -25 \\ & -40 \end{aligned}$ | 90 | $\begin{gathered} +85 \\ +125 \end{gathered}$ | $\begin{gathered} { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} / \mathrm{W} \end{gathered}$ |

NOTES: (1) High-speed test at T $=25^{\circ} \mathrm{C}$.

## TYPICAL PERFORMANCE CURVES

$T_{A}=+25^{\circ} \mathrm{C}, V_{5}= \pm 15 \mathrm{~V}$ unless otherwise noted: $\%$



## Or, Call Customer Service at 1-800-548-6132 (USA Only)



## INSTRUMENTATION AMPLIFIERS



## WHAT IS AN INSTRUMENTATION AMPLIFIER?

An instrumentation amplifier is a closed-loop, differential input, gain block. It is a committed circuit with the primary function of accurately amplifying the voltage applied to its inputs.
Ideally, the instrumentation amplifier responds only to the difference between the two input signals and exhibits extremely high impedance between the two input terminals, and from each terminal to ground. The output voltage is developed single-ended with respect to ground and is equal to the product of amplifier gain and the difference of the two input voltages. See Figure 1.


Figure 1. Idealized Model of an Instrumentation Amplifier.

Amplifier gain (G) is normally set by the user with a single external resistor. The properties of this model may be summarized as infinite input impedance, zero output impedance, the output voltage proportional to only the difference voltage ( $e_{2}-e_{1}$ ), a precisely known gain constant (G) (implying no nonlinearity), and unlimited bandwidth. This amplifier would completely
reject signal components common to both inputs (common-mode rejection) and would exhibit no DC offset voltage or drift.

## CHARACTERISTICS OF INSTRUMENTATION AMPLIFIERS

It is desirable to achieve, as close as possible, the characteristics of the ideal instrumentation amplifier. The following paragraphs are a discussion of the other-than-ideal characteristics of instrumentation amplifiers.

## INPUT IMPEDANCE

A simple model of a realistic instrumentation amplifier is shown in Figure 2. The impedance $\mathrm{Z}_{\mathrm{ID}}$ represents the differential input impedance. The com-mon-mode input impedance $\mathrm{Z}_{\mathrm{ICM}}$ is represented as two equal components, $2 Z_{\text {ICM }}$, from each input to ground. These finite resistances contribute an effective gain error due to loading of the source resistance. The instrumentation amplifier provides a load on the source of $Z_{I}=Z_{i D} \| Z_{i c m}$. If source impedance is $R_{S}=R_{S 1}+R_{S 2}$, the gain error caused by this loading is:

$$
\text { Gain Error }=1-\frac{Z_{I}}{Z_{I}+R_{S}}=\frac{R_{S}}{Z_{I}+R_{S}} \cong \frac{R_{S}}{Z_{I}} \text { if } Z_{I} \gg R_{S}
$$

If $R_{s}$ is $10 \mathrm{k} \Omega$ and $Z_{\mathrm{I}}$ is $10 \mathrm{M} \Omega$,

$$
\text { Gain Error } \cong \frac{10 \times 10^{3}}{10 \times 10^{6}}=0.1 \%
$$



Figure 2. Simple Model of an Instrumentation Amplifier Shown in a Typical Application Configuration.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

The DC common-mode input impedance $\mathrm{Z}_{\mathrm{ICM}}$ will be independent of gain. The DC differential input impedance $\mathrm{Z}_{\mathrm{ID}}$ may vary as a function of gain. Specifications give the worst-case value. The nonzero output impedance of the amplifier will also create a gain error, the value of which depends on the load resistance.

## NONLINEARITY

The linearity of gain is possibly of more importance than the gain accuracy, since the value of the gain can be adjusted to compensate for simple gain errors. The nonlinearity is specified to be the peak deviation from a "best fit" straight line, expressed as a percent of peak-to-peak full scale output.

## COMMON-MODE REJECTION

As illustrated in Figure 2, the output voltage has two components. One component is proportional to the differential input voltage $e_{D}=\left(e_{2}-e_{1}\right)$. The second component is proportional to the common-mode input voltage. The common-mode voltage which appears at the amplifier's input terminals is defined as $e_{c M}=e_{2}+e_{1} / 2$. This may consist of some common-mode voltage in the source itself, $\mathrm{e}_{\mathrm{CM}}$, (such as bridge excitation) plus any noise voltage, $\mathrm{e}_{\mathrm{N}}$, between the source common and the amplifier common. As shown in Figure 2, the constant G represents the differential amplifier gain factor (fixed by the external gain-setting resistor). The constant (G/CMRR) represents the common-mode signal gain of the amplifier. The CMRR (commonmode rejection ratio) is the ratio of differential gain to common-mode gain. Thus CMRR is proportional to the differential gain and CMRR increases as the differential gain (G) increases. Hence, CMRR is usually specified for the maximum and the minimum values of gain of the amplifier. The commonmode rejection may be expressed in dB as $\mathrm{CMRR}(\mathrm{dB})=20 \log _{10} \mathrm{CMRR}$. For an ideal instrumentation amplifier, the output voltage component due to common-mode voltage should be zero. For a realistic instrumentation amplifier, the CMRR - though very high - is still not infinite and so will cause an error voltage of $\mathrm{e}_{\mathrm{CM}} / \mathrm{CMRR} \times \mathrm{G}$ to appear at the output.

## SOURCE IMPEDANCE UNBALANCE

If the source impedances are unbalanced, the source voltages $\left(e_{C M}+e_{N}\right)$ are divided unequally upon the common-mode impedance, and a differential signal is developed at the amplifier's input. This error signal cannot be separated from the desired signal. In the circuit in Figure 2, if $R_{S 2}=0, R_{S 1}$ $=1 \mathrm{k} \Omega, e_{C M}+e_{N}=10 \mathrm{~V}$, and $Z_{C M}=100 \mathrm{M} \Omega$, then the effect of unbalance is to generate a voltage:

$$
e_{2}-e_{1}=10 \mathrm{~V}-10 \mathrm{~V} \frac{10^{8}}{10^{8}+10^{3}}=10 \mathrm{~V} \frac{10^{3}}{10^{8}+10^{3}} \cong \frac{10 \mathrm{~V}}{10^{5}}=0.1 \mathrm{mV}
$$

If $e_{D}$ full scale is 10 mV , then this error is

$$
\text { Error }=\frac{0.1 \mathrm{mV}}{10 \mathrm{mV}}=1 \% \text { of full scale }
$$

## OFFSET VOLTAGE AND DRIFT

Most instrumentation amplifiers are two-stage devices-they have a variable gain input stage and a fixed gain output stage. If $\mathrm{V}_{1}$ and $\mathrm{V}_{\mathrm{o}}$ are the offset voltages of the input and output stages respectively, then the amplifier's total offset voltage referred to the input (RTI) $=V_{1}+V_{d} / G$, where $G$ is the amplifier's gain. (Note that total $\mathrm{E}_{\mathrm{os}}$ (RTI) $\times \mathrm{G}$ appears at the output.)
The initial offset voltage is usually adjustable to zero. Therefore voltage drift is the more significant term because it cannot be nulled. The offset voltage drift also has two components-one due to the input stage of the amplifier and the other due to the output stage. When the amplifier is operated at high gain, the drift of the input stage dominates. At low values of gain, the drift of the output stage will be the major component of drift. When the total output drift is referred to the input, the effective input voltage drift is largest for low values of gain. Output voltage drift will always be lowest at low gains. If $\Delta \mathrm{V}_{\mathrm{l}} / \Delta \mathrm{T}=2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ and $\Delta \mathrm{V}_{\mathrm{d}} / \Delta \mathrm{T}=500 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ and the amplifier in a gain of $1000 \mathrm{~V} / \mathrm{V}$ is nulled at $25^{\circ} \mathrm{C}$, then at $65^{\circ} \mathrm{C}$ the offset voltage will be

$$
\begin{aligned}
\mathrm{E}_{\mathrm{os}}(\mathrm{RTI}) 65^{\circ} & =40^{\circ} \mathrm{C}\left[2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}+\left(500 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} / 1000 \mathrm{~V} / \mathrm{V}\right)\right] \\
& =40^{\circ} \mathrm{C}\left(2.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}\right)=100 \mu \mathrm{~V}=0.1 \mathrm{mV}
\end{aligned}
$$

If the full scale input is 10 mV , then the error due to voltage drift is

$$
\text { Error }=\frac{0.1 \mathrm{mV}}{10 \mathrm{mV}}=1 \% \text { of full scale }
$$

## INPUT BIAS AND OFFSET CURRENTS

The input bias currents are the currents that flow out of (or into) either of the two inputs of the amplifier. They are the base currents for bipolar input stages and the leakage currents for JFET input stages. Offset current is the difference of the two bias currents.
The bias currents flowing into the source resistances will generate offset voltages of $E_{O S 2}=I_{B 2} \times R_{S 2}$ and $E_{O S 1}=I_{B 1} \times R_{S 1}$. If $R_{S 1}=R_{S 2}=R_{S} / 2$, the offset voltage at the input is $\mathrm{E}_{\mathrm{oS} 2}-\mathrm{E}_{\mathrm{os} 1}=\mathrm{I}_{\mathrm{os}} \times \mathrm{R}_{s} / 2$. This input-referred offset error may be compared directly with the input voltage to compute percent error. (Note that the source must be returned to power supply common, or $\mathrm{R}_{\mathrm{s}}$ will be infinite and the amplifier will saturate.)

## Or, Call Customer Service at 1-800-548-6132 (USA Only) APPLICATIONS OF <br> INSTRUMENTATION AMPLIFIERS

Instrumentation amplifiers are generally used in applications where extracting and accurately amplifying low level differential signals riding on high common-mode voltages ( $\pm 10 \mathrm{~V}$ ) is very important. Such applications require high input impedance, high CMRR, low input noise, and excellent DC level stability (low offset voltage drift).
Instrumentation amplifiers are used as transducer amplifiers for various types of transducers such as strain gauge bridges, load cells, thermistor networks, thermocouples, current shunts, biological probes, weather gauges, and so forth. Other applications include recorder preamplifiers, multiplexer buffers, servo error amplifiers, current sensors, signal conditioners in process control and data acquisition systems, and in general measurements of small differential signals riding on common-mode voltages.
The small size, low cost, and high performance of these amplifiers offer an attractive approach for data acquisition applications: assigning a fixed-gain amplifier to each transducer and locating the amplifier physically near the transducer. This approach largely eliminates common-mode noise pickup problems since a high level signal (rather than a low level transducer signal) is then transmitted to the data gathering station. The result is a higher signal/ noise ratio at the output. Using one amplifier per point may well be more economical, as well as offering better performance and flexibility, than the approach of using low level multiplexers.

## INSTRUMENTATION AMPLIFIERS SELECTION GUIDES

The following Selection Guides show parameters for the high grade. Refer to the Product Data Sheet for a full selection of grades. Models shown in boldface are new products introduced since publication of the previous Burr-Brown IC Data Book.

| Description | Model | Gain Range | Gain Accuracy, G=100 $25^{\circ} \mathrm{C}$, $\max (\%)$ | $\begin{gathered} \text { Gain } \\ \text { Drift, } \\ \text { G=100 } \\ \text { (ppm } /{ }^{\circ} \mathrm{C} \text { ) } \end{gathered}$ | Non- <br> Linearity G=100 $\max (\%)$ | $\begin{aligned} & \text { Input } \\ & \text { CMR }^{(6)} \\ & \min (\mathrm{dB}) \end{aligned}$ | Parameters Offset Voltage vs Temp $\max \left(\mu \mathrm{V} /{ }^{\circ} \mathrm{C}\right)$ | Dynamic <br> Response $G=100$ <br> $\pm 3 \mathrm{~dB}$ BW <br> (kHz) |  |  | $\begin{aligned} & \text { Page } \\ & \text { No. } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Very High Accuracy | INA120 | $\begin{gathered} 1,10,100 \\ 1000 \end{gathered}$ | 0.5 | 30 | $\pm 0.01$ | 96 | $\pm(0.25 \pm 10 / \mathrm{G})$ | 20 | Ind | DIP | S3-50 |
|  | INA104M | 1-1000 ${ }^{(2)}$ | 0.15 | $22^{(3)}$ | $\pm 0.003$ | 96 | $\pm(0.25 \pm 10 / \mathrm{G})$ | 25 | Ind | DIP | 3-34 |
|  | INA101G, M, L | L 1-1000 ${ }^{(2)}$ | 0.03 | $22^{(3)}$ | $\pm 0.003$ | 96 | $\pm(0.25 \pm 10 / \mathrm{G})$ | 25 | Ind, Mil | DIP | 3-11 |
|  |  |  |  |  |  |  |  |  |  | TO-100, | 3-11 |
|  |  |  |  |  |  |  |  |  |  | LCC | 3-11 |
|  | INA101P, U | 1-1000 ${ }^{(2)}$ | 0.3 | $22^{(3)}$ | $\pm 0.007$ | 90 | $\pm(2 \pm 20 / G)$ typ | 25 | Com | DIP | 3-11 |
|  |  |  |  |  |  |  |  |  |  | SOIC | 3-11 |
| Low Quiescent Power | INA102G ${ }^{(8)}$, L ${ }^{(8)}$ | $\text { (8) } 1,10,100$ | 0.15 | 15 | $\pm 0.02$ | 90 | $\pm(2+5 / \mathrm{G})$ | 3 | Ind | DIP | S3-10 |
|  | INA102P, U | 1,10,100, | 0.4 | 20 | $\pm 0.05$ | 80 | $\pm(5 \pm 10 / \mathrm{G})$ | 3 | Com, Ind | DIP | S3-10 |
|  |  | 1000 |  |  |  |  |  |  |  | SOIC | S3-10 |
| Low Noise, Low Distortion | INA103G | 1-1000 ${ }^{(2)}$ | 0.1 | 25 | $\pm 0.004$ | 100 | $\pm(0.5+10 / G)$ typ | p 800 | Ind | DIP | S3-22 |
|  | INA103P | 1-1000 ${ }^{(2)}$ | 0.25 | 25 | $\pm 0.010$ | 90 | $\pm(0.5+20 / G)$ typ | P 800 | Com | DIP | S3-22 |
|  |  |  |  |  |  |  |  |  |  |  |  |
| Fast Settling FET Input | INA110G ${ }^{(8)}$, $L^{(8)}$ | (8) $1,10,100$, | 0.1 | 20 | $\pm 0.01$ | 96 | $\pm(2 \pm 50 / \mathrm{G})$ | 470 | Ind | DIP, | 3-65 |
|  |  | 200,500 |  |  |  |  |  |  |  | LCC | 3-65 |
|  | INA110P, U | 1,10,100, | 0.2 | 6 typ | $\pm 0.02$ | 87 | $\pm(2 \pm 20 / \mathrm{G})$ typ | 470 | Com | DIP, | 3-65 |
|  |  | 200, 500 |  |  |  |  |  |  |  | SOIC | 3-65 |
| Buffer, Unity-Gain Difference | 3627M | 1V/V, fixed | $0.01^{(3)}$ | 5 | $\pm 0.001^{(3)}$ | 100 | 20 | $800^{(3)}$ | Ind | TO-99 | 3-158 |
|  | INA105M ${ }^{(8)}$, L ${ }^{(8)}$ | (8) 1 V/V,fixed | $0.01^{(3)}$ | 5 | $\pm 0.0011^{(3)}$ | $86^{(5)}$ | 10 | $1000{ }^{(3)}$ | Ind | TO-99 | 3-45 |
|  | INA105P, U | 1V/V,fixed | $0.025^{(3)}$ | 5 | $\pm 0.001^{(3)}$ | $72^{(5)}$ | 5 typ | $1000^{(3)}$ | Com | DIP, | 3-45 |
|  |  |  |  |  |  |  |  |  |  | SOIC | 3-45 |
| Gain of 10 Difference | INA106M | 10V/N,fixed | $0.01{ }^{(4)}$ | 10 | $\pm 0.001^{(4)}$ | $100^{(5)}$ | 2 | $500^{(4)}$ | Ind | TO-99 | 3-57 |
|  | INA106P | 10VN, fixed | $0.025^{(4)}$ | 4 typ | $\pm 0.001^{(4)}$ | $86^{(5)}$ | 0.2 typ | $500^{(4)}$ | Com | DIP | 3-57 |
| High Com. Mode Volt. Difference (200VDC CMV | INA117G | 1V/V,fixed | $0.02^{(3)}$ | $10^{(3)}$ | $\pm 0.001^{(3)}$ | $86^{(5)}$ | 20 | $200^{(3)}$ | Ind | DIP | S3-36 |
|  | INA117P | 1V/V,fixed | $0.05{ }^{(3)}$ | $10^{(3)}$ | $\pm 0.001^{(3)}$ | 745) | 40 | $200^{(3)}$ | Com | DIP | S3-36 |
|  | V) |  |  |  |  |  |  |  |  |  |  |
| 4-20mA Loop Receiver | RCV420BG 0.3 | $0.3125 \mathrm{~V} / \mathrm{mA}$ | 0.05 | 25 | $\pm 0.002$ | 86 | 25 m | 150 | Ind | DIP | S3-71 |
|  | RCV420KP 0.3 | $0.3125 \mathrm{~V} / \mathrm{mA}$ | 0.1 | 50 | $\pm 0.002$ | 72 | 50 (m) | 150 | Com | DIP | S3-71 |

NOTES: (1) $\mathrm{Com}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, Ind $=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, Mil $=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. (2) Set with external resistor. (3) Unity-gain. (4) Gain $=$ 10. (5) No source imbalance. (6) DC to 60 Hz , Gain $=10,1 \mathrm{k} \Omega$ unbalanced. (7) RTO. (8) BS 9000 Screening is available.

## PROGRAMMABLE GAIN AMPLIFIERS


NOTES: (1) Com $=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, Ind $=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. (2) Set with external resistor. (3) Unity-gain. (4) Gain $=10$ (5) No source imbalance. (6) DC to 60 Hz , Gain $=10,1 \mathrm{k} \Omega$ unbalanced.

## PRECISION TRANSMITTERS

| Description Model |  |  |  |  | Input Parameters Offset Voltage |  |  | Output Parameters |  |  | Temp Range ${ }^{(2)}$ | Pkg | PageNo. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Intrimmed Error, max (\%) | Span <br> Non-linearity, $\max (\%)$ | Temp Drift(1) $\left(\right.$ ppm $\left./{ }^{\circ} \mathrm{C}\right)$ | Offset Voltage max | $\begin{gathered} \text { vs } \\ \text { Temp } \\ \max \\ \left(\mu \mathrm{V} /{ }^{\circ} \mathrm{C}\right) \end{gathered}$ | CMR, DC, min (dB) | Current <br> Range (mA) | Offset Current Error, $\max (\mu \mathrm{A})$ | FS Output Current Error, $\max (\mu \mathrm{A})$ |  |  |  |
| Two-Wire | XTR101G ${ }^{(5)}, L^{(5)}-5$ |  | 0.01 | $\pm 100$ | $\pm 30 \mu \mathrm{~V}$ | $\pm 0.75$ | 90 | 4-20 | $\pm 6$ | $\pm 30$ | $\begin{aligned} & \text { Ind } \\ & \operatorname{lnd} d^{(3)} \end{aligned}$ | $\begin{array}{ll} \text { DIP } & 3-126 \\ \text { DIP, } & 3-126 \\ \text { SOIC } 3-126 \end{array}$ |  |
|  | XTR101P, U | U -5 | 0.01 | $\pm 100$ | $\pm 100 \mu \mathrm{~V}$ | $\pm 1.5$ | 90 | 4-20 | $\pm 19$ | $\pm 60$ |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Two-Wire | XTR103P | -1 | 0.01 | $\pm 25$ | $\pm 50$ | $\pm 1$ | 100 | 4-20 | $\pm 10$ | 25 | Ind ${ }^{(3)}$ | DIP S3-83 |  |
| RTD XTR103ULinearityCompensation |  | -1 | 0.01 | $\pm 50$ | $\pm 100$ | $\pm 2$ | 90 | 4-20 | $\pm 20$ | $\pm 50$ | Ind ${ }^{(3)}$ | SOICS3-83 |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Two-Wire XTR104P Hi-Z Strain XTR104U |  | -1 | 0.010.01 | $\pm 25$ | $\begin{gathered} \pm 50 \\ \pm 100 \end{gathered}$ | $\pm 1$$\pm 2$ | $\begin{gathered} 100 \\ 90 \end{gathered}$ | $\begin{aligned} & 4-20 \\ & 4-20 \end{aligned}$ | $\begin{array}{r}  \pm 10 \\ \pm 20 \end{array}$ | $\begin{aligned} & \pm 25 \\ & \pm 50 \end{aligned}$ | $\begin{aligned} & \operatorname{Ind}^{(3)} \\ & \operatorname{Ind}^{(3)} \end{aligned}$ | $\begin{aligned} & \text { DIP S3-85 } \\ & \text { SOICS3-83 } \end{aligned}$ |  |
|  |  | -1 |  | $\pm 50$ |  |  |  |  |  |  |  |  |  |  |
| Gage |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Linearity |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Compensation |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Three- | XTR110G | 0.2 | 0.005 | 30 |  | - |  |  |  | $\pm 16$ | $\pm 32$ | Ind |  | 3-139 |
| Wire and | XTR110P, U | U 0.6 | 0.025 | 50 | - | - |  | $\{0-20$, | $\pm 64$ | $\pm 96$ | Com |  | 3-139 |
| Current |  |  |  |  |  |  |  | 5-25 ${ }^{(4)}$ |  |  |  | SOIC | 3-139 |
| Source |  |  |  |  |  |  |  |  |  |  |  |  |  |

NOTES: (1) With zero TC span resistor. (2) $\mathrm{Com}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, Ind $=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. (3) $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. (4) Many more ranges with appropriate circuit. (5) BS 9000 screening is available.

## INSTRUMENTATION AMPLIFIERS GLOSSARY

## COMMON-MODE INPUT IMPEDANCE

Effective impedance (resistance in parallel with capacitance) between either input of an amplifier and its common, or ground, terminal.

## COMMON-MODE REJECTION (CMR)

When both inputs of a differential amplifier experience the same commonmode voltage (CMV), the output should, ideally, be unaffected. CMR is the ratio of the common-mode input voltage change to the differential input voltage (error voltage) producing the same output change:

CMR (in dB ) $=20 \log _{10} \mathrm{CMV} /$ Error Voltage
Thus a CMR of 80 dB means that 1 V of common-mode voltage will cause an error of $100 \mu \mathrm{~V}$ (referred to input).

## COMMON-MODE REJECTION RATIO (CMRR)

Ratio of the differential voltage gain of an amplifier to its common-mode voltage gain.

## COMMON-MODE VOLTAGE (CMV)

That portion of an input signal common to both inputs of a differential amplifier. Mathematically it is defined as the average of the signals at the two inputs:

$$
C M V=\left(e_{1}+e_{2}\right) / 2
$$

## FEEDBACK

Return of a portion of the output signal from a device to the input of the device.

## FULL POWER FREQUENCY RESPONSE

Maximum sinewave frequency at which a device can supply its peak-topeak rated output voltage and current, without introducing significant distortion.

## GAIN

Ratio of the output signal to the associated input signal of a device.

## GAIN ERROR

Difference between the actual gain of an amplifier and the one predicted by the ideal gain expression.

## INPUT BIAS CURRENT

DC input current required at each input of an amplifier to provide zero output voltage when the input signal and input offset voltage are zero. The specified maximum is for each input.

## INPUT BIAS CURRENT DRIFT

Rate of change of input bias current with temperature or time.

## INPUT GUARDING

Use of an input shield that is sometimes driven to follow the voltage level of the input signal and, thereby, remove leakage and loss-inducing voltage differences between the input signal path and surrounding stray conduction paths.

## INPUT OFFSET CURRENT

Difference of the two input bias currents in a differential amplifier.

## INPUT OFFSET VOLTAGE

DC input voltage required to provide zero voltage at the output of an amplifier when the input signal and input bias currents are zero.

## INPUT PROTECTION

Means of protecting an input of a device from damage due to the application of excessive input voltage.

## INSTRUMENTATION AMPLIFIER

Closed-loop, differential input, gain block exhibiting high input impedance and high common-mode rejection. Its primary function is to accurately amplify the voltage applied to its inputs.

## NONLINEARITY

Peak deviation from a best-fit straight line (curve fitting on input/output graph) expressed as a percent of peak-to-peak full scale output.

## OVERLOAD RECOVERY TIME

Time required for the output of an amplifier to return from saturation to linear operation, following the removal of an input overdrive signal.

## SETTLING TIME

Time required, after application of a step input signal, for the output voltage to settle and remain within a specified error band around the final value.

## SLEW RATE

Maximum rate of change of an output voltage when supplying the rated output.


## Low Power INSTRUMENTATION AMPLIFIER

## FEATURES

- LOW QUIESCENT CURRENT: 750 A A max
- INTERNAL GAINS: 1, 10, 100, 1000
- LOW GAIN DRIFT: 5ppm/ ${ }^{\circ} \mathrm{C}$ max
- HIGH CMR: 90dB min
- LOW OFFSET VOLTAGE DRIFT: $2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ max
- LOW OFFSET VOLTAGE: $100 \mu \mathrm{~V}$ max
- LOW NONLINEARITY: 0.01\% max
- HIGH INPUT IMPEDANCE: $10^{10} \Omega$


## DESCRIPTION

The INA102 is a high-accuracy monolithic instrumentation amplifier designed for signal conditioning applications where low quiescent power is desired. On-chip thin-film resistors provide excellent temperature and stability performance. State-of-the-art lasertrimming technology insures high gain accuracy and common-mode rejection while avoiding expensive external components. These features make the INA102 ideally suited for battery-powered and high-volume applications.
The INA102 is also convenient to use. A gain of 1,10 , 100 , or 1000 may be selected by simply strapping the appropriate pins together. A gain drift of $5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ in low gains can then be achieved without external adjustment. When higher-than-specified CMR is required, CMR can be trimmed using the pins provided. In addition, balanced filtering can be accomplished in the output stage.

## APPLICATIONS

- AMPLIFICATION OF SIGNALS FROM SOURCES SUCH AS:
Strain Gages (Weigh Scale Applications)
Thermocouples
Bridge Transducers
- REMOTE TRANSDUCER AMPLIFIER
- LOW-LEVEL SIGNAL AMPLIFIER
- MEDICAL INSTRUMENTATION
- MULTICHANNEL SYSTEMS
- BATTERY POWERED EQUIPMENT


[^9]
## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## SPECIFICATIONS

ELECTRICAL
At $T_{A}=+25^{\circ} \mathrm{C}$ with $\pm 15 \mathrm{VDC}$ power supply and in circuit of Figure 2 unless otherwise noted.


For Immediate Assistance, Contact Your Local Salesperson

ELECTRICAL (CONT)

\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{PARAMETER} \& \multirow[b]{2}{*}{CONDITIONS} \& \multicolumn{3}{|c|}{INA102AG} \& \multicolumn{3}{|c|}{INA102CG} \& \multicolumn{3}{|l|}{INA102KP/INA102AU} \& \multirow[b]{2}{*}{UNITS} \\
\hline \& \& MIN \& TYP \& MAX \& MIN \& TYP \& MAX \& MIN \& TYP \& MAX \& \\
\hline \multicolumn{12}{|l|}{DYNAMIC RESPONSE} \\
\hline Small Signal \(\pm 3 \mathrm{~dB}\) Flatness
\[
\begin{aligned}
\& G=1 \\
\& G=10 \\
\& G=100 \\
\& G=1000
\end{aligned}
\] \& \(\mathrm{V}_{\text {out }}=0.1 \mathrm{Vrms}\) \& \& \[
\begin{gathered}
300 \\
30 \\
3 \\
0.3
\end{gathered}
\] \& \& \& * \& \& \& \(:\) \& \& kHz kHz kHz kHz \\
\hline \begin{tabular}{l}
Small Signal, \\
\(\pm 1 \%\) Flatness \\
\(\mathrm{G}=1\) \\
\(G=10\) \\
\(G=100\)
\[
G=1000
\] \\
Full Power, \(G=1\) to 100 \\
Slew Rate, \(G=1\) to 100 \\
Settling Time
\[
\begin{array}{rl}
0.1 \%: ~ \& G=1 \\
G \& =100 \\
G \& =1000
\end{array}
\] \\
\(0.01 \%: G=1\)
\[
\begin{aligned}
\& \mathrm{G}=100 \\
\& \mathrm{G}=1000
\end{aligned}
\]
\end{tabular} \& \begin{tabular}{l}
\[
V_{\text {our }}=0.1 V_{\text {rms }}
\]
\[
\begin{gathered}
V_{\text {our }}=10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega \\
V_{\text {or }}=10, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega \\
\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} \\
10 \mathrm{~V} \text { Step }
\end{gathered}
\] \\
10V Step
\end{tabular} \& \[
\begin{aligned}
\& 1.7 \\
\& 0.1
\end{aligned}
\] \& \[
\begin{gathered}
30 \\
3 \\
3 \\
0.3 \\
0.03 \\
2.5 \\
0.15 \\
\\
50 \\
360 \\
3300 \\
60 \\
500 \\
4500
\end{gathered}
\] \& \& * \&  \& \& * \& : \& \& \[
\begin{aligned}
\& \mathrm{KHz} \\
\& \mathrm{kHz} \\
\& \mathrm{kHz} \\
\& \mathrm{kHz} \\
\& \mathrm{kHz} \\
\& \mathrm{~V} / \mu \mathrm{s} \\
\& \mu \mathrm{~s} \\
\& \mu \mathrm{~s} \\
\& \mu \mathrm{~s} \\
\& \mu \mathrm{~s} \\
\& \mu \mathrm{~s} \\
\& \mu \mathrm{~s}
\end{aligned}
\] \\
\hline \multicolumn{12}{|l|}{POWER SUPPLY} \\
\hline Rated Voltage Voltage Range Quiescent Current \& \[
\begin{gathered}
V_{o}=0 \mathrm{~V}, \\
T_{A}=T_{\text {MN }} 0 T_{\text {max }}
\end{gathered}
\] \& \(\pm 3.5\) \& \[
\begin{aligned}
\& \pm 15 \\
\& \pm 500
\end{aligned}
\] \& \[
\begin{gathered}
\pm 18 \\
\pm 750
\end{gathered}
\] \& * \&  \& - \& * \& * \& - \& \[
\begin{gathered}
\bar{v} \\
v \\
\mu A
\end{gathered}
\] \\
\hline \multicolumn{12}{|l|}{TEMPERATURE RANGE} \\
\hline \begin{tabular}{l}
Specification \\
INA102AU \\
Operation Storage
\end{tabular} \& \(\mathrm{R}_{\mathrm{L}}>50 \mathrm{k} \mathrm{S}^{(2)}\) \& -25
-25
-65 \& \& \[
\begin{aligned}
\& +85 \\
\& +85 \\
\& +150 \\
\& \hline
\end{aligned}
\] \& * \& \& * \& 0
-25
-25
-55 \& \& +70
+85
+85
+125 \& ²

${ }^{\circ} \mathrm{C}$
${ }^{\circ} \mathrm{C}$
${ }^{\circ} \mathrm{C}$ <br>
\hline
\end{tabular}

*Specification same as for INA102AG.
NOTES: (1) The internal gain set resistors have an absolute tolerance of $\pm 20 \%$; however, their tracking is $50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. $\mathrm{R}_{\mathrm{G}}$ will add to the gain error if gains other than $1,10,100$ or 1000 are set externally. (2) At high temperature, output drive current is limited. An external buffer can be used if required. (3) Adjustable to zero.

## PIN CONFIGURATION



## ABSOLUTE MAXIMUM RATINGS

Input Voltage Range $\qquad$ ..$\pm V_{c c}$
Operating Temperature Range ........................................ $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range: Ceramic. $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Plastic, SOIC .$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Lead Temperature (soldering, 10s)
$\qquad$ $\ldots . .+300^{\circ} \mathrm{C}$
Output Short-Circuit Duration.
Continuous to Ground

ORDERING INFORMATION

|  |  |  |
| :--- | :---: | :---: |
| MODEL | PACKAGE | TEMPERATURE RANGE |
| INA102AG | Ceramic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| INA102CG | Ceramic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| INA102KP | Plastic DIP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| INA102AU | Plastic SOIC | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## MECHANICAL



| P Package - 16-Pin Plastic DIP |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | INCHES |  | MILLIMETERS |  | NOTE: Leads in true position within $0.010^{\prime \prime}(0.25 \mathrm{~mm}) \mathrm{R}$ at MMC at seating plane. |
|  | DIM | MIN | MAX | MIN | MAX |  |
|  | A | . 740 | . 800 | 18.80 | 20.32 |  |
| ( | ${ }^{\text {A }}$ | . 725 | . 785 | 18.42 | 19.94 |  |
|  | B | . 230 | . 290 | 5.85 | 7.38 |  |
|  | B1 | . 200 | . 250 | 5.09 | 6.36 |  |
|  | C | . 120 | . 200 | 3.05 | 5.09 |  |
|  | D | . 015 | . 023 | 0.38 | 0.59 |  |
|  | F | . 030 | . 070 | 0.76 | 1.78 |  |
| $\rightarrow 1-\mathrm{F}$ | G | . 100 BASIC |  | 2.54 BASIC |  |  |
| - | H | 0.20 | . 050 | 0.51 | 1.27 |  |
| $\longrightarrow$ - | J | . 008 | . 015 | 0.20 | 0.38 |  |
| 0 +Ki | K | . 070 | . 150 | 1.78 | 3.82 |  |
| $H \rightarrow \\| \rightarrow \rightarrow G\|=\|$ | L | . 300 BASIC |  | 7.63 BASIC |  |  |
|  | M | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | $15^{\circ}$ |  |
|  | N | . 010 | . 030 | 0.25 | 0.76 |  |
|  | P | . 025 | . 050 | 0.64 | 1.27 |  |

U Package - 16-Pin SOIC


|  | INCHES |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |  |
| A | .400 | .416 | 10.16 | 10.57 |  |
| A $_{1}$ | .388 | .412 | 9.86 | 10.46 |  |
| B | .286 | .302 | 7.26 | 7.67 |  |
| B $_{1}$ | .268 | .286 | 6.81 | 7.26 |  |
| C | .093 | .109 | 2.36 | 2.77 |  |
| D | .015 | .020 | 0.38 | 0.51 |  |
| G | .0 .50 | BASIC | 1.27 | BASIC |  |
| H | .022 | .038 | 0.56 | 0.97 |  |
| J | .008 | .012 | 0.20 | 0.30 |  |
| L | .391 | .421 | 9.93 |  | 10.69 |
| M | $5^{\circ}$ TYP |  | $5^{\circ}$ TYP |  |  |
| N | .000 | .012 | 0.00 |  | 0.30 |

NOTE: Leads in true position within $0.010^{\prime \prime}(0.25 \mathrm{~mm}) R$ at MMC at seating plane.

## TYPICAL PERFORMANCE CURVES

At $+25^{\circ} \mathrm{C}$ and in circuit of Figure 2 unless otherwise noted.







## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES (CONT)

At $+25^{\circ} \mathrm{C}$ and in circuit of Figure 2 unless otherwise noted.


## DISCUSSION OF PERFORMANCE

## INSTRUMENTATION AMPLIFIERS

Instrumentation amplifiers are differential-input closed-loop gain blocks whose committed circuit accurately amplifies the voltage applied to their inputs. They respond mainly to the difference between the two input signals and exhibit extremely high input impedance, both differentially and com-mon-mode. The feedback network of this instrumentation amplifier is included on the monolithic chip. No external resistors are required for gains of $1,10,100$, and 1000 in the INA102.
An operational amplifier, on the other hand, is an open-loop, uncommitted device that requires external networks to close the loop. While op amps can be used to achieve the same basic function as instrumentation amplifiers, it is very difficult to reach the same level of performance. Using op amps often leads to design tradeoffs when it is necessary to amplify low-level signals in the presence of common-mode voltages while maintaining high-input impedances. Figure 1 shows a simplified model of an instrumentation amplifier that eliminates most of the problems associated with op amps.


Gain set is pin-programmable for $\times 1, \times 10, \times 100, \times 1000$ in the INA102.

FIGURE 1. Model of an Instrumentation Amplifier.

## For Immediate Assistance, Contact Your Local Salesperson

## THE INA102

A simplified schematic of the INA102 is shown on the first page. A three-amplifier configuration is used to provide the desirable characteristics of a premium performance instrumentation amplifier. In addition, INA102 has features not normally found in integrated circuit instrumentation amplifiers.
The input buffers ( $\mathrm{A}_{1}$ and $\mathrm{A}_{2}$ ) incorporate high performance, low-drift amplifier circuitry. The amplifiers are connected in the noninverting configuration to provide the high input impedance ( $10^{10} \Omega$ ) desirable in instrumentation amplifier applications. The offset voltage, and offset voltage versus temperature, are low due to the monolithic design, and improved even further by state-of-the-art laser-trimming techniques.
The output stage $\left(\mathrm{A}_{3}\right)$ is connected in a unity-gain differential amplifier configuration. A critical part of this stage is the matching of the four $20 \mathrm{k} \Omega$ resistors which provide the difference function. These resistors must be initially well matched and the matching must be maintained over temperature and time in order to retain good common-mode rejection.
All of the internal resistors are made of thin-film nichrome on the integrated circuit. The critical resistors are lasertrimmed to provide the desired high gain accuracy and common-mode rejection. Nichrome ensures long-term stability and provides excellent TCR and TCR tracking. This provides gain accuracy and common-mode rejection when the INA102 is operated over wide temperature ranges.

## USING THE INA102

Figure 2 shows the simplest configuration of the INA102. The output voltage is a function of the differential input voltage times the gain.

A gain of $1,10,100$, or 1000 is selected by programming pins 2 through 7 (see Table I). Notice that for the gain of 1000, a special gain sense is provided to preserve accuracy. Although this is not always required, gain errors caused by external resistance in series with the low value $40.04 \Omega$ internal gain set resistor are thus eliminated.


FIGURE 2. Basic Circuit Connection for the INA102.

Other gains between 1 and 10,10 and 100, and 100 and 1000 can also be obtained by connecting an external resistor between pin 6 and either pin 2,3, or 4, respectively (see Figure 6 for application).
$G=1+\left(40 / R_{G}\right)$ where $R_{G}$ is the total resistance between the two inverting inputs of the input op amps. At high gains, where the value of $\mathrm{R}_{\mathrm{G}}$ becomes small, additional resistance (i.e., relays or sockets) in the $R_{G}$ circuit will contribute to a gain error. Care should be taken to minimize this effect.

## OPTIONAL OFFSET ADJUSTMENT PROCEDURE

It is sometimes desirable to null the input and/or output offset to achieve higher accuracy. The quality of the potentiometer will affect the results; therefore, choose one with good temperature and mechanical-resistance stability.
The optional offset null capabilities are shown in Figure 3. R $_{4}$ adjustment affects only the input stage component of the offset voltage. Note that the null condition will be disturbed when the gain is changed. Also, the input drift will be affected by approximately $0.31 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ per $100 \mu \mathrm{~V}$ of input offset voltage that is trimmed. Therefore, care should be taken when considering use of the control for removal of other sources of offset. Output offset correction can be accomplished with $A_{1}, R_{1}, R_{2}$, and $R_{3}$, by applying a voltage to Common (pin 10) through a buffer amplifier. This buffer limits the resistance in series with pin 10 to minimize CMR error. Resistance above $0.1 \Omega$ will cause the common-mode rejection to fall below 100 dB . Be certain to keep this resistance low.
It is important to not exceed the input amplifiers' dynamic range. The amplified differential input signal and its associated common-mode voltage should not cause the output of $A_{1}$ or $A_{2}$ to exceed approximately $\pm 12 \mathrm{~V}$ with $\pm 15 \mathrm{~V}$ supplies,

| GAIN | CONNECT PINS |
| :---: | :---: |
| 1 | 6 to 7 |
| 10 | 2 to 6 and 7 |
| 100 | 3 to 6 and 7 |
| 1000 | 4 to 7 and separately 5 to 6 |

TABLE I. Pin-Programmable Gain Connections.


FIGURE 3. Optional Offset Nulling.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

or nonlinear operation will result. To protect against moisture, especially in high gain, sealing compound may be used. Current injected into the offset pins should be minimized.


FIGURE 4. Optional Circuit for Externally Trimming CMR.

## OPTIONAL FILTERING

The INA102 has provisions for accomplishing filtering with one external capacitor between pins 11 and 13 . This singlepole filter can be used to reduce noise outside the signal bandwidth, but with some degradation to AC CMR.
When it is important to preserve CMR versus frequency (especially at 60 Hz ), two capacitors should be used. The additional capacitor is connected between pins 8 and 10. This will maintain a balance of impedances in the output stage. Either of these capacitors could also be trimmed slightly, to maximize CMR, if desired. Note that their ratio tracking will affect CMR over temperature.

## OPTIONAL COMMON-MODE REJECTION TRIM

The INA102 is laser-adjusted during manufacturing to assure high CMR. However, if desired, a small resistance can be added in series with pin 10 to trim the CMR to an improved level. Depending upon the nature of the internal imbalances, either positive or negative resistance value could be required. The circuit shown in Figure 4 acts as a bipolar potentiometer and allows easy adjustment of CMR.


FIGURE 6. Amplification of a Transformer-Coupled Analog Signal Using External Gain Set.

## TYPICAL APPLICATIONS

Many applications of instrumentation amplifiers involve the amplification of low-level differential signals from bridges and transducers such as strain gages, thermocouples, and RTDs. Some of the important parameters include commonmode rejection (differential cancellation of common-mode offset and noise, see Figure 1), input impedance, offset
voltage and drift, gain accuracy, linearity, and noise. The INA102 accomplishes all of these with high precision at surprisingly low quiescent current. However, in higher gains ( $>100$ ), the bias current can cause a large offset error at the output. This can saturate the output unless the source impedance is separated, e.g., two $500 \mathrm{k} \Omega$ paths instead of one $1 \mathrm{M} \Omega$ unbalanced input. Figures 5 through 16 show some typical applications circuits.


FIGURE 7. Isolated Thermocouple Amplifier with Cold Junction Compensation.


FIGURE 8. ECG Amplifier or Recorder Preamp for Biological Signals.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 9. Single Supply Low Power Instrumentation Amplifier.


FIGURE 10. Precision Isolated Instrumentation Amplifier.


FIGURE 11. Multiple Channel Precision Instrumentation Amplifier with Programmable Gain.


FIGURE 12. 4 mA to 20 mA Bridge Transmitter Using Single Supply Instrumentation Amplifier.


FIGURE 13. Programmable-Gain Instrumentation Amplifier Using the INA102 and PGA102.


FIGURE 14. Ground Resistance Loop Eliminator (INA102 senses and amplifies $\mathrm{V}_{1}$ accurately).

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 15. Differential Input/Differential Output Amplifier (twice the gain of one INA).


FIGURE 16. Auto-Zeroing Instrumentation Amplifier Circuit.

## Low Noise, Low Distortion INSTRUMENTATION AMPLIFIER

## FEATURES

- LOW NOISE : $1 \mathrm{nV} / \sqrt{\mathrm{Hz}}$
- LOW THD : <0.002\% typ $20 \mathrm{~Hz}-20 \mathrm{kHz}$, $G=1$ to 100
- HIGH GBW: 100 MHz at $\mathrm{G}=1000$
- WIDE SUPPLY RANGE: $\pm 9 \mathrm{~V}$ to $\pm 25 \mathrm{~V}$
- HIGH CMRR: >110dB
- BUILT-IN GAIN SETTING RESISTORS: $G=1,100$
- UPGRADES AD625


## DESCRIPTION

The INA103 is an extremely low noise, low distortion monolithic instrumentation amplifier which is especially suitable for amplification of low level signals in audio systems. Input circuitry provides near-theoretical limit noise performance for $200 \Omega$ source impedances. A unique distortion-cancellation network in the input stage reduces THD to extremely low levels.
The INA103 is equally well-suited to preamplification and signal conditioning applications where low noise is required. In many cases, transformer coupling can be replaced by the INA 103 to reduce cost and improve performance in signal conditioning systems.
The wide supply range ( $\pm 9 \mathrm{~V}$ to $\pm 25 \mathrm{~V}$ ) of the INA103 increases its versatility. A copper lead frame in the plastic DIP package assures excellent thermal performance.

## APPLICATIONS

- HIGH QUALITY MICROPHONE PREAMPS (REPLACES TRANSFORMERS)
- MOVING-COIL PREAMPLIFIERS
- DIFFERENTIAL RECEIVERS
- AMPLIFICATION OF SIGNALS FROM SOURCES SUCH AS:
Strain Gages (Weigh Scale Applications) Thermocouples Bridge Transducers

The INA 103 pin configuration is compatible with the AD625. In many applications, the INA103 can replace the AD625 for improved performance. The INA103 is available in 16-pin DIP packages specified for the commercial (plastic DIP) and industrial (ceramic DIP) temperature ranges.


[^10]
## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## SPECIFICATIONS

ELECTRICAL
All specifications at $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{S}= \pm 15 \mathrm{~V}$ and $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$, unless otherwise noted.


OUTPUT

| $\text { Voltage, } \begin{aligned} R_{L} & =600 \Omega \\ R_{L} & =600 \Omega \end{aligned}$ <br> Current <br> Short Circuit Current Capacitive Load Stability | $\begin{gathered} T_{A}=T_{\text {MIN }} \text { to } T_{\text {MMX }} \\ V_{S}= \pm 25, T_{A}=25^{\circ} \mathrm{C} \\ T_{A}=T_{\text {MIN }} \text { to } T_{\text {MaX }} \end{gathered}$ | $\begin{gathered} \pm 11.5 \\ \pm 20 \\ \pm 40 \end{gathered}$ | $\begin{gathered} \pm 12 \\ \pm 21 \\ \pm 70 \\ 10 \end{gathered}$ |  | * |  |  |  |  |  | $\begin{gathered} V \\ V \\ m A \\ m A \\ n F \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT |  |  |  |  |  |  |  |  |  |  |  |
| OFFSET VOLTAGE Initial Offset RTI ${ }^{(3)}$ $\begin{aligned} & \text { vs Temp G}=1 \text { to } 1000 \\ & G=1000 \\ & \text { vs Supply } \end{aligned}$ | $\begin{gathered} T_{A}=T_{M N} \text { to } T_{\text {Mux }} \\ T_{A}=T_{M N} \text { to } T_{M A X} \\ \pm 9 \mathrm{~V} \text { to } \pm 25 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} (20+ \\ 700 / \mathrm{G}) \\ .5+20 / \\ 0.5 \\ 0.2+8 / 6 \end{gathered}$ | (100 + <br> 5000/G) $4+60 / G$ |  | $\begin{gathered} \begin{array}{c} (20+ \\ 320 / G) \end{array} \\ 0.5+10 / \mathrm{G} \\ 0.2 \\ \hline \end{gathered}$ | $\left\|\begin{array}{c} (50+ \\ 2000 / \mathrm{G}) \end{array}\right\| \begin{gathered} \\ 2+30 / \mathrm{G} \end{gathered}$ |  | $\begin{gathered} \left\|\begin{array}{c} (30+ \\ 1200 / \mathrm{G}) \end{array}\right\| \\ 0.5+20 / \mathrm{G} \\ * \end{gathered}$ |  | $\mu \mathrm{V}$ $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ $\mu \mathrm{V} / \mathrm{V}$ |
| BIAS CURRENT <br> Initial Bias Current vs Temp Initial Offset Current vs Temp | $\begin{aligned} & T_{A}=T_{\text {MIN }} \text { to } T_{\text {MAX }} \\ & T_{A}=T_{\text {MIN }} \text { to } T_{\text {MAX }} \end{aligned}$ |  | 2.5 15 0.04 0.5 | $\begin{gathered} 12 \\ 1 \end{gathered}$ |  | *** | $\begin{gathered} 8 \\ 40^{(4)} \\ 0.5 \\ 2.5^{(4)} \end{gathered}$ |  | * |  | $\mu \mathrm{A}$ $n A{ }^{\circ} \mathrm{C}$ $\mu \mathrm{A}$ $n A{ }^{\circ} \mathrm{C}$ |
| IMPEDANCE <br> Differential Mode Common-Mode |  |  | $60 \\| 2$ $60 \\| 5$ |  |  | * |  |  | * |  | $\begin{aligned} & \mathrm{M} \Omega \\| \mathrm{pF} \\ & \mathrm{M} \Omega \\| \mathrm{pF} \end{aligned}$ |
| VOLTAGE RANGE <br> Range, Linear Response CMR $\begin{aligned} & G=1 \\ & G=100 \end{aligned}$ | Common Mode ${ }^{(5)}$ <br> DC to 60 Hz <br> DC to 60 Hz | $\begin{gathered} \pm 11 \\ 72 \\ 100 \end{gathered}$ | $\begin{gathered} \pm 12 \\ \\ 86 \\ 125 \end{gathered}$ |  | $\begin{gathered} 80 \\ 110 \end{gathered}$ | $\begin{gathered} 91 \\ 129 \end{gathered}$ |  |  | * |  | V <br> dB <br> dB |


| NOISE |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT <br> Voltage ${ }^{(6)}$ |  |  |  |  |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{pA} \sqrt{\mathrm{Hz}}$ |
|  | $\mathrm{R}_{\mathrm{s}}=0 \Omega$ |  |  |  |  |  |
|  | 10 Hz | 2 | * |  | * |  |
|  | 100 Hz | 1.2 | * |  | - |  |
|  | 1 kHz |  | * | $1.4{ }^{(4)}$ | * |  |
| Current | 1 kHz | 2 |  |  | - |  |
|  |  |  |  |  |  |  |
| Voltage | 1 kHz | 65 | * |  | * | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| A Weighted, $20 \mathrm{~Hz} \cdot 20 \mathrm{kHz}$ | $20 \mathrm{~Hz}-20 \mathrm{kHz}$ | -100 | - |  | - | dBu |
| DYNAMIC RESPONSE |  |  |  |  |  |  |
| $\text { -3dB Bandwidth: } \begin{aligned} \mathrm{G} & =1 \\ \mathrm{G} & =100 \end{aligned}$ <br> Full Power Bandwidth | Small Signal <br> Small Signa! $G=1$ <br> $V_{\text {OT }}= \pm 10 \mathrm{~V}, \mathrm{R}_{1}=600 \Omega$ | 6800 |  |  |  | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{kHz} \end{aligned}$ |
|  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |
|  |  | 240 |  |  |  | kHz |
| Slew Rate | or $G=1$ to 500 | 15 |  |  |  | V/us |
| THD + Noise | $G=100, f=1 \mathrm{kHz}$ | 0.0009 |  |  |  | \% |
| Settling TIme 0.1\% |  |  |  |  |  |  |
| - $G=1$ | $\mathrm{V}_{0}=20 \mathrm{~V}$ Step | 1.7 |  |  |  | $\mu \mathrm{s}$ |
| $G=100$ |  | 1.5 |  |  |  | $\mu \mathrm{s}$ |
| Settling Time 0.01\% |  |  |  |  |  |  |
| $\mathrm{G}=1$ | $\mathrm{V}_{0}=20 \mathrm{~V}$ Step | 2 |  |  |  | $\mu \mathrm{s}$ |
| $G=100$ |  | 3.5 |  |  |  | $\mu \mathrm{s}$ |
| Overload Recovery in | 50\% Overdrive | 1 |  |  |  | $\mu \mathrm{s}$ |

*Same specification as INA103AG.
NOTES: (1) Gains other than 1 and 100 can be set by adding an external resistor, $R_{G}$ between pins 2 and 15 . Gain accuracy is a function of $R_{G}$. (2) $F S=F u l l$ Scale.
 Curves. (7) Time required for output to return from saturation to linear operation following the removal of an input overdrive voltage.

## SPECIFICATIONS (CONT)

## ELECTRICAL

All specifications at $T_{A}=+25^{\circ} \mathrm{C}, V_{s}= \pm 15 \mathrm{~V}$ and $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$, unless otherwise noted.

| PARAMETER | CONDITIONS | INA103AG |  |  | INA103BG |  |  | INA103KP |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| POWER SUPPLY |  |  |  |  |  |  |  |  |  |  |  |
| Rated Voltage Voltage Range Quiescent Current |  | $\pm 9$ | $\begin{gathered} \pm 15 \\ 9 \end{gathered}$ | $\pm 25$ 12.5 | * | * | * | * | * | * | $V$ $V$ $m A$ |
| TEMPERATURE RANGE |  |  |  |  |  |  |  |  |  |  |  |
| Specification <br> Operation <br> Storage <br> Thermal Resistance, $\theta_{\mathrm{JA}}$ |  | -25 -55 -65 | 100 | +85 +125 +150 | ** | * | * | 0 -40 -40 | * | +70 +85 +100 | $\circ$ ${ }^{\circ} \mathrm{C}$ ${ }^{\circ} \mathrm{C}$ ${ }^{\circ} \mathrm{C}$ ${ }^{\circ} \mathrm{C} W$ |

## MECHANICAL



P Package - 16-Pin Plastic DIP


|  | INCHES |  | MILLMMETERS |  |
| :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |
| A | . 740 | . 800 | 18.80 | 20.32 |
| $A_{1}$ | . 725 | . 785 | 18.42 | 19.94 |
| B | . 230 | . 290 | 5.85 | 7.38 |
| $B_{1}$ | . 200 | . 250 | 5.09 | 6.36 |
| C | . 120 | . 200 | 3.05 | 5.09 |
| D | . 015 | . 023 | 0.38 | 0.59 |
| F | . 030 | . 070 | 0.76 | 1.78 |
| G | . 100 BASIC |  | 2.54 BASIC |  |
| H | 0.20 | . 050 | 0.51 | 1.27 |
| J | . 008 | . 015 | 0.20 | 0.38 |
| K | . 070 | . 150 | 1.78 | 3.82 |
| L | . 300 BASIC |  | 7.63 BASIC |  |
| M | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | $15^{\circ}$ |
| N | . 010 | . 030 | 0.25 | 0.76 |
| P | . 025 | . 050 | 0.64 | 1.27 |

NOTE: Leads in true position within 0.010" ( 0.25 mm ) R at MMC at seating plane.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

PIN CONFIGURATION

| $\begin{array}{rr\|} \text { + Input } & 1 \\ \text { + Gain Sense } & 2 \\ \text { + Offset Null } & 3 \\ \text { - Offset Null } & 4 \\ \text { + Gain Drive } & 5 \\ \text { + R } & \boxed{6} \\ \hline & 6 \\ \text { Ret } & 7 \\ \text { V- } & 8 \\ \hline \end{array}$ | 16 | - input |
| :---: | :---: | :---: |
|  | 15 | - Gain Sense |
|  | 14 | $G=100$ |
|  | 13 | $-R_{G}$ |
|  | 12 | - Gain Drive |
|  | 11 | Sense |
|  | 10 | Output |
|  | 9 | V+ |

ABSOLUTE MAXIMUM RATINGS

| Supply .............................................................................................................................................. ${ }^{2}$Input Voltage Range, Continuous ........... |  |
| :---: | :---: |
|  |  |
| Operating Temperature Range: |  |
| P Package ....................................................................................................................... ${ }^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$G Package $+125^{\circ} \mathrm{C}$ |  |
|  |  |
| Storage Temperature Range: |  |
| P Package ............................................................................................................................. ${ }^{\circ} \mathrm{C}$ to $\pm 150^{\circ} \mathrm{C}$G Package |  |
|  |  |
| Junction Temperature: |  |
| P Package .........................................................................125²C |  |
| G Package ....................................................................... $150^{\circ} \mathrm{C}$ |  |
| Lead Temperature (soldering, 10s) ......................................... $+300^{\circ} \mathrm{C}$ |  |
| Output Short Circuit to Common ........................................Continuou |  |

ORDERING INFORMATION

| MODEL | PACKAGE | TEMP RANGE |
| :--- | :---: | :---: |
| INA103AG | Ceramic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| INA103BG | Ceramic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| INA103KP | Plastic DIP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

TYPICAL
PERFORMANCE CURVES
At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.



MAX COMMON-MODE VOLTAGE vs OUTPUT VOLTAGE


At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.





SMALL SIGNAL TRANSIENF RESPONSE


Time ( $\mu \mathrm{s}$ )

SMALL SIGNAL TRANSIENT RESPONSE
( $\mathrm{G}=100$ )


Time ( $\mu \mathrm{s}$ )

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES (CONT)

At $T_{A}=+25^{\circ} \mathrm{C}, V_{S}= \pm 15 \mathrm{~V}$ unless otherwise noted.


Time ( $\mu \mathrm{s}$ )

SETTLING TIME vs GAIN
(0.1\%, 20V STEP)


SMALL-SIGNAL FREQUENCY RESPONSE


SETTLING TIME vs GAIN
(0.01\%, 20V STEP)



## TYPICAL PERFORMANCE CURVES (CONT)

At $T_{A}=+25^{\circ} \mathrm{C}, V_{s}= \pm 15 \mathrm{~V}$ unless otherwise noted.






## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES (CONT)

At $T_{A}=+25^{\circ} \mathrm{C}, V_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.






## DISCUSSION OF PERFORMANCE

A simplified diagram of the INA103 is shown on the first page. The design uses a current feedback architecture which can be thought of as a classical three-op-amp instrumentation amplifier. The input stage ( $A_{1}$ and $A_{2}$ ) incorporates widebandwidth, low noise, low drift amplifier circuitry. The unity-gain difference amp removes the common-mode signal from this input stage output signal, giving a single-ended output referred to the potential at the reference pin.
The Gain vs Frequency performance (shown in the Typical Performance Curves) illustrates the advantage of the circuit topology used in the INA103: bandwidth remains nearly constant over gain ranges from 1 to 100 . This yields a gainbandwidth product (GBW) of $>100 \mathrm{MHz}$ at $\mathrm{G}=1000$. Gainrelated errors are greatly reduced due to this high GBW. A distortion cancellation input stage and improved output stage reduce THD + N to less than $0.002 \%$ from 20 Hz to 20 kHz . The output can drive $200 \Omega$ loads with no crossover distortion (at 1 kHz ).

These performance advantages make the INA103 ideal for instrumentation amplifier applications which require low noise, excellent dynamic and spectral response, and wide bandwidth.

## BASIC POWER SUPPLY AND SIGNAL CONNECTIONS

Figure 1 shows the proper connections for power supply and signal. Supplies should be decoupled with $1 \mu \mathrm{~F}$ tantalum capacitors as close to the amplifier as possible. To avoid gain and CMR errors introduced by the external circuit, connect grounds as indicated, being sure to minimize ground resistance. Resistance in series with the reference (pin 7) or the sense (pin 11) will degrade CMR. Also, to maintain stability, avoid capacitance from the output to the gain set, offset adjust, and input pins. A suggested PC board layout is shown in Figure 2.


FIGURE 1. Basic Circuit Configuration.


FIGURE 2. Suggested PC Board Layout for INA103. (Not Available from Burr-Brown).

## OFFSET ADJUSTMENT

As with all instrumentation amplifiers, voltage offsets occur in both the input and output stages of the INA103. Inputreferred voltage offsets are multiplied by the overall gain of the IA. Output-referred offsets are multiplied by the gain of the output stage (usually gain $=1$ ). Input and output voltage offsets are actively laser-trimmed to near zero at the factory. Applications which require user voltage offset adjustment can employ one of the methods discussed below.
Output voltage offset can be adjusted using the null pins on the INA103, as shown in Figure 3. Although the null pins primarily adjust the output offset, they also have a small effect on the input offset. For 1 mV of output offset change, the input offset will change approximately $1 \mu \mathrm{~V}$. Also, offset adjustment using the null pins will change the offset voltage drift of the INA103. For 1 mV of offset change, the output offset drift changes by $3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$. The change in input offset drift is negligible.


FIGURE 3. Offset Adjustment Circuit.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

For output voltage offset adjustment with no effect on voltage offset drift or input voltage offset, use the circuit shown in Figure 4.
The INA103 has no trim pins for input offset adjustment. However, in AC coupled applications, input offset adjustment can be accomplished using the circuit shown in Figure 5.

The circuit shown in Figure 6 will provide automatic DC restoration for the Figure 5 circuit. The low frequency rolloff of this circuit is a function of the IA gain.

$$
\mathrm{f}_{-3 \mathrm{~dB}}=\text { gain } /(12 \cdot \pi \cdot \mathrm{R} \cdot \mathrm{C})
$$

The circuit shown in Figure 7 can also be used for $V_{\text {os }}$ adjustment in floating source applications as long as the source impedance is greater than $10 \Omega$. If the source impedance is less than $10 \Omega$, the offset range may not be adequate to trim out the maximum input-referred $\mathrm{V}_{\text {os }}$ of the INA103.


FIGURE 4. Output Offsetting.


FIGURE 5. Input Offset Adjustment for AC-Coupled Inputs.


INA103

FIGURE 6. Automatic DC Restoration.


FIGURE 7. Input Offset Adjustment for Floating Source.

## GAIN SELECTION

Gain selection is accomplished by strapping together the appropriate pins on the INA103. Table I shows possible gains from the internal resistors. To use the internal feedback resistors, connect pin 13 to pin 15, and pin 2 to pin 6 . Keep the connections as short as possible to maintain accuracy.
Gains other than 1 and 100 can be set by adding an external resistor, $R_{G}$, as shown in Figure 8. Gain accuracy is a function of resistor matching. For internal gains, accuracy is as shown in Table I. For external $R_{G}$, accuracy is a function of the external resistor accuracy, internal feedback resistor accuracy (typically $0.1 \%$ ) and interconnection resistance (typically $0.1 \Omega$ ). The equation for choosing $R_{G}$ is shown below:

$$
\mathrm{R}_{\mathrm{G}}=\frac{6 \mathrm{k} \Omega}{\mathrm{G}-1}
$$

where G is the gain value in $\mathrm{V} / \mathrm{V}$.

| GAIN | CONNECT PIN 14 TO | GAIN ACCURACY (\%) |
| :---: | :---: | :---: |
| 1 | None | 0.01 |
| 100 | Pin2 | 0.1 |

TABLE I. Internal Gain Connections.


FIGURE 8. Gain Setting Using External Resistor.


FIGURE 9. Gain Adjustment of Output Stage.
(a) $A D 625 \mathrm{G}=1, \mathrm{~V}_{\mathrm{iN}}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=600 \Omega$

(b) INA103 $G=1, V_{I N}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=600 \Omega$


A common problem with many IC Op amps and instrumentation amplifiers is shown in (a). Here, the amplifier's input is driven beyond its linear common mode range, forcing the output of the amplifier into the supply rails. The output then "folds back", i.e., a more positive input voltage now causes the output of the amplifier to go negative. The INA103 has protection circuitry to prevent fold-back, and as shown in (b), imits cleanly.

FIGURE 10. INA103 Overload Condition Performance.

## COMMON-MODE INPUT RANGE

For low distortion, the differential input signal and its com-mon-mode voltage must not cause the input amplifiers' outputs to exceed their linear output range (See Max CommonMode Voltage vs Output Voltage curve). This can be avoided by reducing the input stage gain and increasing the output stage gain as shown in Figure 9. This is also useful for increasing total gain.
Unlike some instrumentation amplifiers, the INA103 will limit cleanly under overload conditions. See Figure 10.

## OPTIONAL COMMON-MODE REJECTION TRIM

The INA103 is laser-adjusted during manufacturing to assure high CMR. However, if desired, the circuit shown in Figure 11 may be used to trim the CMR. Note that an approximate $+0.2 \%$ gain error is induced.


FIGURE 11. Optional Circuit for Externally Trimming CMR.

# Or, Call Customer Service at 1-800-548-6132 (USA Only) 

## OUTPUT SENSE

An output-sense terminal allows greater accuracy in connecting the load. By attaching this feedback point at the load, IR drops due to load currents are eliminated since they are inside the feedback loop. Proper connection is shown in Figure 1. When more output current is needed, a power booster can be placed within the feedback loop as shown in Figure 12. Buffer errors are reduced by the loop gain of the output amplifier.


FIGURE 12. Current Boosting the Output.

## INPUT IMPEDANCE AND PROTECTION CONSIDERATIONS

As with any low noise circuit, careful layout and power supply bypassing is necessary to prevent the coupling of noise sources into the INA103 through the power supply or from EMI radiation.

A return path for the input bias currents must always be provided. A resistor from the input to common will properly bias floating sources such as transformers, thermocouples, and AC-coupled inputs. This resistor should be high enough in value to prevent loading the source. The input bias currents flowing through these resistors will introduce a commonmode voltage to the amplifier, and caution should be exercised to assure that this common-mode voltage, in addition to the input signal, does not cause the input amplifiers to saturate. (See Common-Mode Input Range, above).
It is often necessary to decouple the input of the INA103 from the source (for example, in audio mixing systems where the INA103 may be placed on a buss). In this case, series resistors may be used to decouple the input. The source impedance presented to the INA 103 should be as low as possible, to minimize DC errors and noise which may result due to the input bias current of the INA103. In addition, resistor values should be chosen to limit the input current to the INA103 to 10 mA . While it is unlikely such currents would result from a signal input, should one power supply rail be lost due to a power supply failure or other system fault, it is possible for large currents to flow from the other power supply to ground through the input stage. Setting $R_{\text {DECOUPLE }} \geq 250 \Omega$ should be adequate to provide this protection. Figure 13 shows a circuit with a decoupled and protected input. A graph is included to assist in choosing the best resistor values.

Inductive source impedances may cause the INA103 to oscillate. Placing a 470 pF capacitor from each input to ground will prevent oscillation in such rare instances. Typical audio applications using twisted pair or coax generally do not require these capacitors.

## APPLICATIONS

Many applications of instrumentation amplifiers involve the amplification of low-level differential signals from bridges and transducers such as strain gages, thermocouples, and RTDs. Some of the important parameters include commonmode rejection (differential cancellation of common-mode offset and noise), input impedance, offset voltage and drift, gain accuracy, linearity and noise. The INA103 accomplishes all of these with high precision.
In addition, the INA103 has been designed to provide extremely low noise and distor: 2 for dynamic applications such as microphone preamplifiers in professional-quality mixing consoles.
Although the INA103 contains internal $3 \mathrm{k} \Omega$ feedback resistors to set input stage gain, external feedback resistors can be used, as shown in Figure 14. For gains other than 1 or 100, it is possible to improve gain accuracy and gain temperature


FIGURE 13. Input Decoupling and Protection.
coefficient by using matched external feedback and gain set resistors (the internal feedback resistors can have $50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ TCR). Other amplifiers, such as the AD625, have no internal feedback resistors. When using the INA103 to replace the AD625 in existing circuits, the external feedback resistors

present in the existing circuit may be used (see Figure 14), or the circuit may be modified to take advantage of the INA103's internal resistors.

The INA103 input amplifiers are current feedback type. The value of the feedback resistors affects the dynamic performance and stability. Feedback resistors less than $2.5 \mathrm{k} \Omega$ may result in instability. Feedback resistors larger than $3 \mathrm{k} \Omega$ will result in reduced gain bandwidth and increased noise. For example, feedback resistors of $20 \mathrm{k} \Omega$ will increase the gain-of-1000 input referred-noise of the INA 103 from $1 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ to $1.5 \mathrm{nV} / \sqrt{\mathrm{Hz}}$.

Figure 15 is one way to make a microphone preamplifier with the INA103. This circuit is designed to allow the microphone to be phantom powered, and also allows for a 20 dB pad on the input. The DC restoration circuit using the OPA627 has a low frequency cutoff of 1.59 Hz , and automatically removes DC offsets from the amplified output signal.
Figures 16 through 19 show other applications circuits.

FIGURE 14. Use of External Resistors for Gain Set.


FIGURE 15.Microphone Preamplifier with Provision for Phantom Power Microphones.


FIGURE 16. Instrumentation Amplifier with Shield Driver.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 17. Gain-of-100 INA103 with FET Buffers.


FIGURE 18. Bridge Amplifier.


FIGURE 19. RIAA Phono Preamplifier.

# High Common-Mode Voltage DIFFERENCE AMPLIFIER 

## FEATURES

- COMMON-MODE INPUT RANGE: $\pm 200 \mathrm{~V}\left(\mathrm{~V}_{\mathrm{s}}= \pm 15 \mathrm{~V}\right)$
- PROTECTED INPUTS: $\pm 500 \mathrm{~V}$ Common-Mode $\pm 500 \mathrm{~V}$ Differential
- UNITY GAIN: 0.02\% Gain Error max
- NONLINEARITY: 0.001\% max
- CMRR: 86dB min


## DESCRIPTION

The INA117 is a precision unity-gain difference amplifier with very high common-mode input voltage range. It is a single monolithic IC consisting of a precision op amp and integrated thin-film resistor network. It can accurately measure small differential voltages in the presence of common-mode signals up to $\pm 200 \mathrm{~V}$. The INA117 inputs are protected from momentary common-mode or differential overloads up to $\pm 500 \mathrm{~V}$.

In many applications, where galvanic isolation is not essential, the INA117 can replace isolation amplifiers. This can eliminate costly isolated input-side power supplies and their associated ripple, noise and quiescent current. The INA117's $0.001 \%$ nonlinearity and 200 kHz bandwidth are superior to those of conventional isolation amplifiers.
The INA117 is available in 8-pin plastic mini-DIP and SO-8 surface-mount packages, specified for the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range. The metal TO-99 models are available specified for the $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ and $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range.

## APPLICATIONS

- CURRENT MONITOR
- battery cell-voltage monitor
- GROUND BREAKER
- INPUT PROTECTION
- SIGNAL ACQUISITION IN NOISY ENVIRONMENTS
- FACTORY AUTOMATION


International Alrport Industrial Park - Malling Address: PO Box 11400. Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tel: (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP . Telex: 066-6491 • FAX: (602) 889-1510 • Immediate Product Info: (800) 548-6132

## SPECIFICATIONS

## ELECTRICAL

At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.

| PARAMETER | CONDITIONS | INA117AM, SM |  |  | INA117BM |  |  | INA117P, KU |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| GAIN <br> Initial (1) <br> Error vs Temperature Nonlinearity ${ }^{(2)}$ |  |  | $\begin{gathered} 1 \\ 0.01 \\ 2 \\ 0.0002 \end{gathered}$ | $\begin{gathered} 0.05 \\ 10 \\ 0.001 \end{gathered}$ |  | - | 0.02 |  | - |  | $\begin{gathered} \text { V/N } \\ \% \\ \text { ppm }{ }^{\circ} \mathrm{C} \\ \% \end{gathered}$ |
| OUTPUT <br> Rated Voltage Rated Current Impedance Current Limit Capacitive Load | $\begin{gathered} I_{0}=+20 \mathrm{~mA},-5 \mathrm{~mA} \\ V_{0}=10 \mathrm{~V} \end{gathered}$ <br> To Common Stable Operation | $\begin{gathered} 10 \\ +20,-5 \end{gathered}$ | $\begin{array}{\|c\|} 12 \\ 0.01 \\ +49,-13 \\ 1000 \\ \hline \end{array}$ |  | * | ! |  | - | * |  | $v$ <br> mA <br> $\Omega$ <br> mA <br> pF |
| INPUT <br> Impedance <br> Voltage Range <br> Common-Mode Rejection ${ }^{(3)}$ DC $\mathrm{AC}, 60 \mathrm{~Hz}$ vs Temperature, DC AM, BM, P, KU SM | Differential <br> Common-Mode Differential Common-Mode, Continuous $\begin{aligned} & V_{c M}=400 \mathrm{Vp}-\mathrm{p} \\ & T_{A}=T_{\text {miN }} \text { to } T_{\text {mux }} \end{aligned}$ | $\begin{aligned} & \pm 10 \\ & \pm 200 \\ & \\ & 70 \\ & 66 \\ & \\ & 66 \\ & 60 \end{aligned}$ | 800 <br> 400 <br> 80 <br> 80 <br> 75 <br> 75 |  | 86 <br> 66 <br> 80 | 94 <br> 94 <br> 90 |  |  |  |  | $\mathrm{k} \Omega$ $\mathrm{k} \Omega$ V V dB dB $d B$ $d B$ |
| OFFSET VOLTAGE Initial <br> KU Grade (SO-8 Package) vs Temperature vs Supply vs Time | RTO ${ }^{(4)}$ $\begin{gathered} T_{A}=T_{M N} \text { to } T_{\text {mix }} \\ V_{s}= \pm 5 \mathrm{~V} \text { to } \pm 18 \mathrm{~V} \end{gathered}$ | 74 | $\begin{gathered} 120 \\ \\ 8.5 \\ 90 \\ 200 \end{gathered}$ | $\begin{gathered} 1000 \\ 40 \end{gathered}$ | 80 | $\stackrel{*}{*}$ | $\begin{gathered} 1000 \\ 20 \end{gathered}$ | * | 600 | $2000$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ dB $\mu \mathrm{V} / \mathrm{mo}$ |
| OUTPUT NOISE VOLTAGE $\begin{aligned} & f_{\mathrm{B}}=0.01 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \\ & f_{\mathrm{B}}=10 \mathrm{kHz} \end{aligned}$ | RTO ${ }^{(5)}$ |  | $\begin{array}{r} 25 \\ 550 \end{array}$ |  |  | * |  |  | - |  | $\mu \vee p-p$ <br> $n \mathrm{~V} / \sqrt{\mathrm{Hz}}$ |
| DYNAMIC RESPONSE <br> Gain Bandwidth, -3dB <br> Full Power Bandwidth <br> Slew Rate <br> Settling Time: 0.1\% <br> 0.01\% <br> 0.01\% | $\begin{gathered} V_{o}=20 \mathrm{Vp-p} \\ V_{\mathrm{O}}=10 \mathrm{~V} \text { Step } \\ V_{\mathrm{O}}=10 \mathrm{~V} \text { Step } \\ \mathrm{V}_{\mathrm{CM}}=10 \mathrm{~V} \text { Step, } \mathrm{V}_{\text {diff }}=0 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 30 \\ 2 \end{gathered}$ | $\begin{aligned} & 200 \\ & 2.6 \\ & 6.5 \\ & 10 \\ & 4.5 \end{aligned}$ |  | - | * |  | * | $\stackrel{+}{*}$ |  | kHz <br> kHz <br> $\mathrm{V} / \mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{S}$ |
| POWER SUPPLY <br> Rated <br> Voltage Range <br> Quiescent Current | Derated Performance $V_{o}=0 \mathrm{~V}$ | $\pm 5$ | $\begin{array}{r}  \pm 15 \\ \\ 1.5 \\ \hline \end{array}$ | $\begin{gathered} \pm 18 \\ 2 \end{gathered}$ | * | * | * | * | - | - | $\begin{gathered} V \\ V \\ m A \end{gathered}$ |
| TEMPERATURE RANGE <br> Specification: AM, BM, P, KU SM <br> Operation <br> Storage |  | $\begin{aligned} & -25 \\ & -55 \\ & -55 \\ & -65 \end{aligned}$ |  | $\begin{aligned} & +85 \\ & +125 \\ & +125 \\ & +150 \end{aligned}$ | * |  | - | $\begin{gathered} 0 \\ -25 \\ -40 \end{gathered}$ |  | $\begin{aligned} & +70 \\ & +85 \\ & +85 \end{aligned}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

*Specification same as for INA117AM.
NOTES: (1) Connected as difference amplifier (see Figure 1). (2) Nonlinearity is the maximum peak deviation from the best-fit straight line as a percent of full-scale peak-to-peak output. (3) With zero source impedance (see discussion of common-mode rejection in Application Information section). (4) Includes effects of amplifier's input bias and offset currents. (5) Includes effects of amplifier's input current noise and thermal noise contribution of resistor network.

## MECHANICAL



P Package - 8-Pin Plastic DIP


U Package - 8-Pin SOIC


|  | INCHES |  | MILIMEIERS |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |
| A | .185 | .201 | 4.70 | 5.11 |
| $\mathrm{~A}_{1}$ | .178 | .201 | 4.52 | 5.11 |
| B | .146 | .162 | 3.71 | 4.11 |
| $\mathrm{~B}_{1}$ | .130 | .149 | 3.30 | 3.78 |
| C | .054 | .145 | 1.37 | 3.69 |
| D | .015 | .019 | 0.38 | 0.48 |
| G | .050 BASIC | 1.27 BASIC |  |  |
| H | .018 | .026 | 0.46 | 0.66 |
| J | .008 | .012 | 0.20 | 0.30 |
| L | .220 | .252 | 5.59 | 6.40 |
| M | $0^{\circ}$ | $10^{\circ}$ | $0^{\circ}$ | $10^{\circ}$ |
| N | .000 | .012 | 0.00 | 0.30 |

NOTE: Leads in true position within $0.01^{*}$ $(0.25 \mathrm{~mm}) R$ at MMC at seating plane.

PIN CONFIGURATION


ABSOLUTE MAXIMUM RATINGS

|  |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

## ORDERING INFORMATION

|  |  |  |
| :--- | :---: | :---: |
| MODEL | PACKAGE | TEMPERATURE RANGE |
| INA117P | Plastic DIP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| INA117KU | SO-8 Surface-Mount | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| INA117AM | TO-99 Metal | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| INA117BM | TO-99 Metal | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| INA117SM | TO-99 Metal | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## TYPICAL PERFORMANCE CURVES

$T_{A}=+25^{\circ} \mathrm{C}, V_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.



## For Immediate Assistance, Contact Your Local Salesperson

## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.


SMALL SIGNAL STEP RESPONSE
$C_{L}=0$



SMALL SIGNAL STEP RESPONSE $\mathrm{C}_{\mathrm{L}}=1000 \mathrm{pF}$


LARGE SIGNAL STEP RESPONSE


## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## APPLICATION INFORMATION

Figure 1 shows the basic connections required for operation. Applications with noisy or high impedance power supply lines may require decoupling capacitors close to the device pins.
The output voltage is equal to the differential input voltage between pins 2 and 3 . The common mode input voltage is rejected.
Internal circuitry connected to the compensation pin 8 cancels the parasitic distributed capacitance between the feedback resistor, $\mathrm{R}_{2}$, and the IC substrate. For specified dynamic performance, pin 8 should be grounded or connected through a $0.1 \mu \mathrm{~F}$ capacitor to an AC ground such as $\mathrm{V}+$.


FIGURE 1. Basic Power and Signal Connections.

## COMMON-MODE REJECTION

Common-mode rejection (CMR) of the INA117 is dependent on the input resistor network, which is laser-trimmed for accurate ratio matching. To maintain high CMR, it is important to have low source impedances driving the two inputs. A $75 \Omega$ resistance in series with pin 2 or 3 will decrease CMR from 86 dB to 72 dB .

Resistance in series with the reference pins will also degrade CMR. A $4 \Omega$ resistance in series with pin 1 or 5 will decrease CMRR from 86 dB to 72 dB .

Most applications do not require trimming. Figures 2 and 3 show optional circuits that may be used for trimming offset voltage and common-mode rejection.

## TRANSFER FUNCTION

Most applications use the INA117 as a simple unity-gain difference amplifier. The transfer function is:

$$
v_{o}=v_{3}-V_{2}
$$

$\mathrm{V}_{3}$ and $\mathrm{V}_{2}$ are the voltages at pins 3 and 2.


INA117

FIGURE 2. Offset Voltage Trim Circuits.

Some applications, however, apply voltages to the reference terminals (pins 1 and 5). A more complete transfer function is:

$$
V_{0}=V_{3}-V_{2}+19 \cdot V_{5}-18 \cdot V_{1}
$$

$\mathrm{V}_{5}$ and $\mathrm{V}_{1}$ are the voltages at pins 5 and 1.

## MEASURING CURRENT

The INA117 can be used to measure a current by sensing the voltage drop across a series resistor, $\mathrm{R}_{\mathbf{s}}$. Figure 4 shows the INA117 used to measure the supply currents of a device under test. The circuit in Figure 5 measures the output current of a power supply. If the power supply has a sense connection, it can be connected to the output side of $R_{s}$ to eliminate the voltage-drop error. Another common application is current-to-voltage conversion as shown in Figure 6.


FIGURE 3. CMR Trim Circuit.


FIGURE 4. Measuring Supply Currents of Device Under Test.


FIGURE 5. Measuring Power Supply Output Current.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 6. Current to Voltage Converter.

In all cases, the sense resistor imbalances the input resistor matching of the INA117, degrading its CMR. Also, the input impedance of the INA117 loads $R_{s}$, causing gain error in the voltage-to-current conversion. Both of these errors can be easily corrected.
The CMR error can be corrected with the addition of a compensation resistor, $R_{c}$, equal in value to $R_{s}$ as shown in Figures 4,5 , and 6. If $R_{s}$ is less than $20 \Omega$, the degradation in CMR is negligible and $R_{c}$ can be omitted. If $R_{s}$ is larger than approximately $2 \mathrm{k} \Omega$, trimming $R_{c}$ may be required to achieve greater than 86 dB CMR. This is because the actual INA117 input impedances have $1 \%$ typical mismatch.
If $R_{s}$ is more than approximately $100 \Omega$, the gain error will be greater than the $0.02 \%$ specification of the INA117. This gain error can be corrected by slightly increasing the value of $R_{s}$. The corrected value, $R_{s}{ }^{\prime}$, can be calculated by-

$$
\mathbf{R}_{\mathrm{s}}^{\prime}=\frac{\mathbf{R}_{\mathrm{s}} \cdot 380 \mathrm{k} \boldsymbol{\Omega}}{380 \mathrm{k} \Omega-\mathbf{R}_{\mathrm{s}}}
$$

Example: For a $1 \mathrm{~V} / \mathrm{mA}$ transfer function, the nominal, uncorrected value for $R_{s}$ would be $1 \mathrm{k} \Omega$. A slightly larger value, $\mathrm{R}_{\mathrm{s}}{ }^{\prime}=1002.6 \Omega$, compensates for the gain error due to loading.
The $380 \mathrm{k} \Omega$ term in the equation for $\mathrm{R}_{\mathrm{s}}{ }^{\prime}$ has a tolerance of $\pm 25 \%$, so sense resistors above approximately $400 \Omega$ may require trimming to achieve gain accuracy better than $0.02 \%$.
Of course, if a buffer amplifier is added as shown in Figure 7, both inputs see a low source impedance, and the sense resistor is not loaded. As a result, there is no gain error or CMR degradation. The buffer amplifier can operate as a unity gain buffer or as an amplifier with noninverting gain. Gain added ahead of the INA117 improves both CMR and signal-to-noise. Added gain also allows a lower voltage drop across the sense resistor. The OPA1013 is a good choice for the buffer amplifier since both its input and output can swing close to its negative power supply.


FIGURE 7. Current Sensing with Input Buffer.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

Figure 8 shows very high input impedance buffer used to measure low leakage currents. Here, the buffer op amp is powered with an isolated, split-voltage power supply. Using an isolated power supply allows full $\pm 200 \mathrm{~V}$ common-mode input range.

## NOISE PERFORMANCE

The noise performance of the INA117 is dominated by the internal resistor network. The thermal or Johnson noise of
these resistors produces approximately $550 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ noise. The internal op amp contributes virtually no excess noise at frequencies above 100 Hz .
Many applications may be satisfied with less than the full 200 kHz bandwidth of the INA117. In these cases, the noise can be reduced with a low-pass filter on the output. The twopole filter shown in Figure 9 limits bandwidth to 1 kHz and reduces noise by more than 15:1. Since the INA117 has a $1 / \mathrm{f}$ noise corner frequency of approximately 100 Hz , a cutoff frequency below 100 Hz will not further reduce noise.

FIGURE 8. Leakage Current Measurement Circuit.


FIGURE 9. Output Filter for Noise Reduction.

For Immediate Assistance, Contact Your Local Salesperson


FIGURE 10. Reducing Differential Gain.


FIGURE 11. Summing $V_{x}$ in Output.


FIGURE 12. Common-Mode Voltage Monitoring.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 13. Offsetting or Boosting Common-Mode Voltage Range for Reduced Power Supply Voltage Operation.


FIGURE 14. Battery Cell Voltage Monitor.


FIGURE 15. Measuring Amplifier Load Current.


## Precision INSTRUMENTATION AMPLIFIER

## FEATURES

- LOW OFFSET VOLTAGE: $25 \mu \mathrm{~V}$ max
- LOW OFFSET VOLTAGE DRIFT: $0.25 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ max
- PIN-STRAPPED GAINS: 1, 10, 100, 1000
- LOW GAIN DRIFT: $30 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ max at $G=100$
- HIĠH COMMON-MODE REJECTION: 106 dB at $\mathbf{6 0 H z}, \mathrm{G}=100$


## APPLICATIONS

- BRIDGE AMPLIFIER
- THERMOCOUPLE AMPLIFIER
- RTD SENSOR AMPLIFIER
- MEDICAL INSTRUMENTATION
- DATA ACQUISITION SYSTEM
- SWITCHED-GAIN AMPLIFIER


## DESCRIPTION

The INA120 is a precision instrumentation amplifier ideal for accurate signal acquisition. It combines precision, protected-input operational amplifiers, lasertrimmed gain-setting resistors, and a high commonmode rejection difference amplifier on a single chip.
Simple pin-strapped connections set precise gains of 1, 10,100 or 1000 . External resistors can be used to set any gain from one to 5000 . Gains can be digitally selected with an external multiplexer. Gain-sense connections on the INA120 maintain accuracy when using multiplexer or gain-switching circuitry. Low power dissipation and careful on-chip thermal management reduce warm-up drift and assure excellent long-term stability.
The INA120 is available in both plastic and ceramic 18-pin DIP packages, specified for the industrial temperature range.


International Alrport Industrial Park . Malling Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tel: (602) 746-1111 . Twx: 910-952-1111 - Cable: BBRCORP . Telex: 066-6491 - FAX: (602) 889-1510 - Immedlate Product Info: (800) $548-6132$

SPECIFICATIONS
ELECTRICAL
At $T_{A}=+25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise specified.


PIN CONFIGURATION


ORDERING INFORMATION

|  |  |  |
| :--- | :---: | :---: |
| MODEL | PACKAGE | TEMPERATURE RANGE |
| INA120AP | Plastic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| INA120BP | Plastic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| INA120BG | Ceramic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| INA120CG | Ceramic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |

ABSOLUTE MAXIMUM RATINGS

|  |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

## MECHANICAL

```
P Package - 18-PIn Plastic DIP
```



|  | INCHES |  | MILLIMETERS |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |
| A | .840 | .940 | 21.34 | 23.88 |
| B | .240 | .280 | 6.10 | 7.11 |
| C | - | .210 | - | 5.33 |
| D | .014 | .022 | 0.36 | 0.59 |
| G | .100 BASIC | 2.54 BASIC |  |  |
| H | .040 | .060 | 1.02 | 1.52 |
| J | .008 | .015 | 0.20 | 0.38 |
| K | .115 | .150 | 2.92 | 3.81 |
| L | .280 | .300 | 7.11 | 7.62 |
| M | $0^{\circ}$ | $10^{\circ}$ | $0^{\circ}$ | $10^{\circ}$ |
| N | .000 | .012 | 0.00 | 0.30 |

NOTE: Leads in true position within 0.01" $(0.25 \mathrm{~mm}) R$ at MMC at seating plane.

G Package - 18-Pin Ceramic DIP


|  | INCHES |  | MILLIMETERS |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |
| A | - | .960 | - | 24.38 |
| B | .220 | .310 | 5.59 | 7.87 |
| C | - | .200 | - | 5.08 |
| D | .014 | .023 | .36 | .58 |
| F | .030 | .070 | .76 | 1.78 |
| G | .100 BASIC | 2.54 BASIC |  |  |
| H | - | .098 | - | 2.49 |
| J | .008 | .015 | .20 | .38 |
| K | .125 | .200 | 3.18 | 5.08 |
| L | .290 | .320 | 7.37 | 8.13 |
| N | .015 | .060 | .38 | 1.52 |

NOTE: Leads in true position within $0.01^{\prime \prime}$ ( 0.25 mm ) R at MMC at seating plane.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES

$T_{A}=+25^{\circ} \mathrm{C}, V_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.





COMMON-MODE REJECTION vs SOURCE RESISTANCE IMBALANCE


INPUT BIAS AND OFFSET CURRENT vs TEMPERATURE


## For Immediate Assistance, Contact Your Local Salesperson

## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.





SMALL-SIGNAL TRANSIENT RESPONSE
$G=1$


Time (20 $\mu \mathrm{s} /$ Division)
LARGE-SIGNAL TRANSIENT
RESPONSE $G=1$


Time ( $20 \mu \mathrm{~s} /$ Division)

# Or, Call Customer Service at 1-800-548-6132 (USA Only) 

## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.


effective $R_{G}$ with internal resistors, gain accuracy and drift can be somewhat improved.
Connections available on the INA120 allow all input stage gain-setting resistors to be provided externally. A custom precision resistor network could be connected to provide the highest accuracy and lowest gain drift for non-standard gains. Impedance of this external network should be made close to that of the internal network for best performance.

## OFFSET TRIMMING

Many applications require no external offset voltage trimming. Figure 4 shows optional circuits for trimming offset voltage. Since the INA120 has two amplification stages, the offset voltage is comprised of two componentsthe input stage offset and output stage offset.
The input stage offset is equal to the combined offset of op amps $A_{1}$ and $A_{2}$. This input stage offset dominates at high gain. When used in gains of 100 to 1000 , it is often sufficient to adjust the input stage offset with a potentiometer connected to pins 6 and 7 as shown. Connect both inputs to ground and adjust for 0 V at the output, pin 1. Do not use pins 6 and 7 to trim offset voltage at $G=1$ or to correct for offset in devices following the INA120 since this can cause excessive offset voltage drift.

At $G=1$, offset is dominated by the output stage. Output stage offset can be trimmed by applying a correction voltage at the output reference terminal, pin 18 . Low impedance must be maintained at this node to preserve the high CMR of the INA120. This is achieved by buffering the trim voltage with an op amp as shown.
At intermediate gains it may be necessary to provide both input stage and output stage offset adjustments. Again, ground both inputs. Connect a jumper between pins 9 and 11 (temporarily connects the INA120 in high gain) and adjust $\mathrm{R}_{1}$ for 0 V at the output, pin 1 . Then disconnect the jumper and adjust the output offset control for 0 V output.


FIGURE 1. Basic Connection.


FIGURE 2. Digital Gain Control.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 3. External Gain-Setting Resistors.

## INPUT BIAS CURRENT RETURN PATH

The input impedance of the INA120 is extremely highapproximately $10^{10} \Omega$. This does not mean, however, that no current flows in the input terminals. The input bias current of the INA120 is typically $\pm 10 \mathrm{nA}$ (it can be either polarity). High input impedance means that this input bias current changes very little with varying input voltage.
Input circuitry must provide a path for this input bias current if the INA120 is to function. Figure 5 shows various provisions for an input bias current path. Without an appropriate current path, the inputs will float to a potential which
exceeds the common-mode range of the INA120 and the input amplifiers will saturate.

## INPUT PROTECTION

The inputs of the INA120 are protected for input voltages up to 2 V beyond the power supply voltages. If the input can exceed these conditions, input clamp diodes should be provided as shown in Figure $6 . \mathrm{R}_{\mathrm{s}}$ may not be required if the input cannot supply more than 100 mA . If the input can supply larger currents, choose $R_{s}$ according to the maximum source voltage, limiting current to under 100 mA .


FIGURE 4. Offset Adjustment Circuits.



FIGURE 6. Input Protection Circuit.

FIGURE 5. Providing an Input Bias Current Path.


FIGURE 7. Thermocouple Amplifier With Cold Junction Compensation.


FIGURE 8. Guard Drive Circuit.


# Digitally-Controlled Programmable-Gain INSTRUMENTATION AMPLIFIER 

## FEATURES

- DIGITALLY PROGRAMMABLE GAINS:

DECADE MODEL-PGA202
GAINS OF 1, 10, 100, 1000
BINARY MODEL-PGA203
GAINS OF $1,2,4,8$

- LOW BIAS CURRENT: 50pA max
- FAST SETTLING: $2 \mu \mathrm{~s}$ to $0.01 \%$
- LOW NON-LINEARITY: $0.012 \%$ max
- HIGH CMRR: 80dB min
- NEW TRANSCONDUCTANCE CIRCUITRY
- LOW COST


## DESCRIPTION

The PGA202 is a monolithic instrumentation amplifier with digitally controlled gains of $1,10,100$ and 1000. The PGA203 provides gains of $1,2,4$, and 8. Both have TTL or CMOS-compatible inputs for easy microprocessor interface. Both have FET inputs and a new transconductance circuitry that keeps the bandwidth nearly constant with gain. Gain and offsets are laser trimmed to allow use without any external components. Both amplifiers are available in ceramic or plastic packages. The ceramic package is specified over the full industrial temperature range while the plastic package covers the commercial range.

## APPLICATIONS

- dATA ACQUISITION SYSTEMS
- AUTO-RANGING CIRCUITS
- DYNAMIC RANGE EXPANSION
- REMOTE INSTRUMENTATION
- TEST EQUIPMENT


[^11]International Alrport Industrial Park - Malling Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tel: (602) 746-1111 . Twx: 910-952-1111 . Cable: BBRCORP . Telex: 066-6491 • FAX: (602) 889-1510 • Immedlate Product Info: (800) 548-6132

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## SPECIFICATIONS

## ELECTRICAL

At $+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{cc}}= \pm 15 \mathrm{~V}$ unless otherwise noted.

| PARAMETER | CONDITION | PGA202/203AG ${ }^{(1)}$ |  |  | PGA202/203BG ${ }^{(1)}$ |  |  | PGA202/203KP ${ }^{(1)}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| GAIN <br> Error ${ }^{(2)}$ <br> Nonlinearity <br> Drift vs Temperature <br> Stability vs Time | $\begin{aligned} \mathrm{G} & <1000 \\ \mathrm{G} & =1000 \\ \mathrm{G} & <1000 \\ \mathrm{G} & =1000 \\ \mathrm{G} & <100 \\ \mathrm{G} & =100 \\ \mathrm{G} & =1000 \end{aligned}$ |  | $\begin{gathered} 0.05 \\ 0.1 \\ 0.005 \\ 0.01 \\ 3 \\ 10 \\ 25 \end{gathered}$ | $\begin{gathered} 0.25 \\ 1 \\ 0.015 \\ 0.05 \\ 10 \\ 100 \\ 200 \end{gathered}$ |  | $\begin{gathered} 0.05 \\ 0.08 \\ 0.005 \\ 0.01 \\ : \end{gathered}$ | $\begin{gathered} 0.15 \\ 0.5 \\ 0.012 \\ 0.025 \\ 5 \\ 50 \\ 100 \end{gathered}$ |  | * | * | $\begin{gathered} \% \\ \% \\ \% \\ \% \\ \text { ppm } /{ }^{\circ} \mathrm{C} \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ \% /{ }^{\circ} \mathrm{month} \end{gathered}$ |
| RATED OUTPUT <br> Voltage <br> Over Specified Temperature Current Impedance | $\begin{gathered} \left\|\left.\right\|_{\text {our }}\right\| \leq 5 \mathrm{~mA} \\ \text { See Typical Perf. Curve } \\ N_{\text {our }} \mid \leq 10 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & \pm 10 \\ & \pm 5 \end{aligned}$ | $\begin{gathered} \pm 12 \\ \pm 9 \\ \pm 10 \\ 0.5 \end{gathered}$ |  |  | * |  | * | $\stackrel{*}{*}$ |  | $\begin{gathered} V \\ V \\ m A \\ \Omega \end{gathered}$ |
| ANALOG INPUTS <br> Common-Mode Range Abolute Max Voltage ${ }^{(3)}$ Impedance, Differential Common-Mode | No Damage | $\pm 10$ | $\begin{gathered} \pm 13 \\ 10\|\mid 3 \\ 10\|\mid 1 \\ \hline \end{gathered}$ | $\pm \mathrm{V}_{\mathrm{cc}}$ | * | * | * | * | * | * | $\begin{gathered} v \\ v \\ G \Omega \\| p F \\ G \Omega \\| p F \\ \hline \end{gathered}$ |
| OFFSET VOLTAGE (RTI) <br> Initial Offset at $25^{\circ} \mathrm{C}$ (4) <br> vs Temperature <br> Offset vs Time Offset vs Supply | $10 \leq \mathrm{V}_{\mathrm{cc}} \leq 15$ |  | $\begin{gathered} \pm(0.3+ \\ 3 / \mathrm{G}) \\ \pm(2+ \\ 10 / \mathrm{G}) \\ 25 \\ 10+ \\ 250 / \mathrm{G} \end{gathered}$ | $\begin{gathered} \pm(1+ \\ 10 / \mathrm{G}) \\ \pm(10+ \\ 80 / \mathrm{G}) \\ 100+ \\ 900 / \mathrm{G} \end{gathered}$ |  |  | $\begin{gathered} \pm(0.5+ \\ 5 / \mathrm{G}) \\ \pm(5+ \\ 40 / \mathrm{G}) \\ 50+ \\ 450 / \mathrm{G} \end{gathered}$ |  |  | $\begin{aligned} & \pm(1+ \\ & 20 / \mathrm{G}) \end{aligned}$ | mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{V} /$ Month $\mu \mathrm{V} N$ |
| INPUT BIAS CURRENT <br> Initial Bias Current: at $25^{\circ} \mathrm{C}$ at $85^{\circ} \mathrm{C}$ Initial Offset Current: at $25^{\circ} \mathrm{C}$ at $85^{\circ} \mathrm{C}$ |  |  | $\begin{gathered} 10 \\ 640 \\ 5 \\ 320 \end{gathered}$ | $\begin{gathered} 50 \\ 3200 \\ 25 \\ 1600 \end{gathered}$ |  | * | * |  | * | * | pA <br> pA <br> pA <br> pA |
| COMMON MODE REJECTION RA | $\begin{aligned} \text { ATIO } & \\ G & =1 \\ G & =10 \\ G & =100 \\ G & =1000 \end{aligned}$ | $\begin{aligned} & 80 \\ & 86 \\ & 92 \\ & 94 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 110 \\ & 120 \\ & 120 \end{aligned}$ |  | * | * |  | * | * |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |
| INPUT NOISE <br> Noise Voltage 0.1 to 10 Hz Noise Density at $10 \mathrm{kHz}{ }^{(5)}$ |  |  | $\begin{aligned} & 1.7 \\ & 12 \end{aligned}$ |  |  | - |  |  | * |  | $\begin{gathered} \mu \mathrm{Vp}-\mathrm{p} \\ \mathrm{nV} / \sqrt{\mathrm{Hz}} \end{gathered}$ |
| OUTPUT NOISE <br> Noise Voltage 0.1 to 10 Hz Density at $1 \mathrm{kHz}{ }^{(5)}$ |  |  | $\begin{gathered} 32 \\ 400 \\ \hline \end{gathered}$ |  |  | * |  |  | * |  | $\underset{n V / \sqrt{\mu \mathrm{Hz}}}{\underset{\mathrm{H}}{ }}$ |
| DYNAMIC RESPONSE <br> Frequency Response <br> Full Power Bandwidth <br> Slew Rate <br> Settling Time $\left(0.01 \%{ }^{(7)}\right.$ <br> Overload Recovery Time ${ }^{(7)}$ | $\begin{aligned} & G<1000 \\ & G=1000 \\ & G<1000 \\ & G=1000 \\ & G<1000 \\ & G=1000 \\ & G<1000 \\ & G=1000 \end{aligned}$ | 10 | $\begin{gathered} 1000 \\ 250 \\ 400 \\ 100 \\ 20 \\ 2 \\ 10 \\ 5 \\ 10 \end{gathered}$ |  | 15 |  |  | * |  |  | kHz <br> kHz <br> kHz <br> kHz <br> $\mathrm{V} / \mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{S}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ |
| DIGITAL INPUTS <br> Digital Common Range Input Low Threshold (6) Input Low Current Input High Voltage Input High Current |  | $\begin{array}{r} -V_{c c} \\ 2.4 \end{array}$ |  | $\begin{gathered} \mathrm{V}_{\mathrm{cc}}-8 \\ 0.8 \\ 10 \\ 10 \\ \hline \end{gathered}$ |  |  |  | * |  |  | $\begin{gathered} V \\ V \\ \mu A \\ V \\ \mu A \end{gathered}$ |
| POWER SUPPLY <br> Rated Voltage Voltage Range Quiescent Current |  | $\pm 6$ | $\begin{gathered} \pm 15 \\ 6.5 \end{gathered}$ | $\pm 18$ | * | * | * | * | * | * | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{~mA} \end{gathered}$ |
| TEMPERATURE RANGE <br> Specification <br> Operating <br> Storage $\boldsymbol{\theta}_{\mathrm{JA}}$ |  | $\begin{aligned} & -25 \\ & -55 \\ & -65 \end{aligned}$ | 100 | $\begin{gathered} 85 \\ 125 \\ 150 \end{gathered}$ | * |  | * | $\begin{gathered} 0 \\ -25 \\ -40 \end{gathered}$ |  | $\begin{gathered} 70 \\ 85 \\ 100 \end{gathered}$ | $\begin{gathered} { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{CN} \\ \hline \end{gathered}$ |

## * Same as the PGA202/203AG

NOTES: (1) All specifications apply to both the PGA202 and the PGA203. Values given for a gain of 10 are the same for again of 8 and other values may be interpolated.
(2) Measured with a 10 k load. (3) The analog inputs are internally diode clamped. (4) Adjustable to zero. (5) $\mathrm{V}_{\text {NoIIE (RTI) }}=\sqrt{\left(\mathrm{V}_{\mathrm{N}} \text { INPUT }\right)^{2}+\left(\mathrm{V}_{\text {Nourpur }} / G a i n\right)^{2}}$.
(6) Threshold voltages are referenced to Digital Common. (7) From input change or gain change.

# For Immediate Assistance, Contact Your Local Salesperson 

MECHANICAL


## ORDERING INFORMATION

|  | GAINS | PACKAGE | TEMPERATURE <br> RANGE | OFFSET VOLTAGE <br> MAX $(\mathrm{mV})$ |
| :--- | :---: | :---: | :---: | :---: |
| MODEL | PGA202KP | $1,10,100,1000$ | Plastic DIP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| PGA202AG | $1,10,100,1000$ | Ceramic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm(1+20 / \mathrm{G})$ |
| PGA202BG | $1,10,100,1000$ | Ceramic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm(1+10 / \mathrm{G})$ |
| PGA203KP | $1,2,4,8$ | Plastic DIP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm(1+20 / \mathrm{G})$ |
| PGA203AG | $1,2,4,8$ | Ceramic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm(1+10 / \mathrm{G})$ |
| PGA203BG | $1,2,4,8$ | Ceramic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm(0.5+5 / \mathrm{G})$ |

## PIN CONFIGURATION



## ABSOLUTE MAXIMUM RATINGS

|  |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.


## TYPICAL PERFORMANCE CURVES (CONT)

$T_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.







## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.






LARGE SIGNAL RESPONSE
$1 \mu \mathrm{~s} / \mathrm{Div}$


## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}, V_{c c}= \pm 15 \mathrm{~V}$ unless otherwise noted.


$1 \mu \mathrm{~s} / \mathrm{Div}$

## DISCUSSION OF PERFORMANCE

A simplified diagram of the PGA202/203 is shown on the first page. The design consists of a digitally-controlled, differential transconductance front end stage using precision FET buffers and the classical transimpedance output stage. Gain switching is accomplished with a novel current steering technique that allows for fast settling when changing gains. The result is a high performance, programmable instrumentation amplifier with excellent speed and gain accuracy.
The input stage uses a new circuit topology that includes FET buffers to give extremely low input bias currents. The differential input voltage is converted into a differential output current with the transconductance gain selected by steering the input stage bias current between four identical input stages differing only in the value of the gain setting resistor. Each input stage is individually laser-trimmed for input offset, offset drift and gain.
The output stage is a differential transimpedance amplifier. Unlike the classical difference amplifier output stage, the common mode rejection is not limited by the resister matching. However, the output resistors are laser-trimmed to help minimize the output offset and drift.

## BASIC CONNECTIONS

Figure 1 shows the proper connections for power supply and signal. The power supplies should be decoupled with $1 \mu \mathrm{~F}$ tantalum capacitors placed as close to the amplifier as possible for maximum performance. To avoid gain and CMR errors introduced by the external components, you should connect the grounds as indicated. Any resistance in the sense line (pin 11) or the $\mathrm{V}_{\mathrm{REF}}$ line (pin 4) will lead to a gain error, so these lines should be kept as short as possible. Also to maintain stability, avoid capacitance from the output to the input or the offset adjust pins.


FIGURE 1. Basic Circuit Connections.

## OFFSET ADJUSTMENT

Figure 2 shows the offset adjustment circuits for the PGA202/ 203. The input offset and the output offset are both separately adjustable. Notice that because the PGA202/203 change between four different input stages to change gain, the input offset voltage will change slightly with gain. For systems using computer autozeroing techniques, neither offset nor drift is a major concern, but it should be noted that since the input offset does change with gain, these systems should perform an autozero cycle after each gain change for optimum performance.
In the output offset adjustment circuit, the choice of the buffering op-amp is very important. The op-amp needs to have low output impedance and a wide bandwidth to maintain full accuracy over the entire frequency range of the PGA202/203. For these reasons we recommend the OPA602 as an excellent choice for this application.


FIGURE 2. Offset Adjustment Circuits.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## GAIN SELECTION

Gain selection is accomplished by the application of a 2-bit digital word to the gain select inputs. Table I shows the gains for the different possible values of the digital input word. The logic inputs are referred to their own separate digital common pin, which can be connected to any voltage between the minus supply and 8 V below the positive supply. The gains are all internally trimmed to an initial accuracy of better than $0.1 \%$, so no external gain adjustment is required. However, if necessary the gains can be increased by the use of an external attenuator around the output stage as shown in Figure 3. Recommended resistor values for certain selected output gains are given in Table II.

|  |  | PGA202 |  | PGA203 |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| A $_{1}$ | $\mathbf{A}_{0}$ | GAIN | ERROR | GAIN | ERROR |
| 0 | 0 | 1 | $0.05 \%$ | 1 | $0.05 \%$ |
| 0 | 1 | 10 | $0.05 \%$ | 2 | $0.05 \%$ |
| 1 | 0 | 100 | $0.05 \%$ | 4 | $0.05 \%$ |
| 1 | 1 | 1000 | $0.10 \%$ | 8 | $0.05 \%$ |

TABLE I. Software Gain Selection.

| OUTPUT GAIN | $\mathbf{R}_{\mathbf{1}}$ | $\mathbf{R}_{\mathbf{2}}$ |
| :---: | :---: | :---: |
| 2 | $5 \mathrm{k} \Omega$ | $5 \mathrm{k} \Omega$ |
| 5 | $2 \mathrm{k} \Omega$ | $8 \mathrm{k} \Omega$ |
| 10 | $1 \mathrm{k} \Omega$ | $9 \mathrm{k} \Omega$ |

TABLE II. Output Stage Gain Control.


FIGURE 3. Gain Increase with Buffered Attenuator.

## COMMON-MODE INPUT RANGE

Unlike the classical three op-amp type of circuit, the input common-mode range of the PGA202/203 does not depend on the differential input and the gain. In the standard three op-amp circuit, the input common-mode signal must be kept below the maximum output voltage of the input amplifier minus $1 / 2$ the final output voltage. If, for example, these amplifiers can swing $\pm 12 \mathrm{~V}$, then to get 12 V at the output you must restrict the input common-mode voltage to only 6 V . The circuitry of the PGA202/203 is such that the commonmode input range applies to either input pin regardless of the output voltage.

## OUTPUT SENSE

An output sense has been provided to allow greater accuracy in connecting the load. By attaching this feedback point to the load at the load site, IR drops due to the load currents are eliminated since they are inside the feedback loop. Proper connection is shown in Figure 1. When more current is required, a power booster can be placed in the feedback loop as shown in Figure 4. Buffer errors are minimized by the loop gain of the output amplifier.


FIGURE 4. Current Boosting the Output.

## OUTPUT FILTERING

The summing nodes of the output amplifier have also been made available to allow for output filtering. By placing matched capacitors in parallel with the existing internal capacitors as shown in Figure 5, you can lower the frequency response of the output amplifier. This will reduce the noise of the amplifier, at the cost of a slower response. The nominal frequency responses for some selected values of capacitor are shown in Table 3.


FIGURE 5. Output Filtering.

| CUTOFF FREQUENCY | C, AND C $_{2}$ |
| :---: | :---: |
| 1 MHz | None |
| 100 kHz | 47 pF |
| 10 kHz | 525 pF |

TABLE 3. Output Frequency vs Filter Capacitors.

## INPUT CHARACTERISTICS

Because the PGA202/203 have FET inputs, the bias currents drawn through input source resistors have a negligible effect on DC accuracy. The picoamp currents produce no more than microvolts through megohm sources. The inputs are also internally diode clamped to the supplies. Thus, input filtering and input series protection are easily achievable.
A return path for the input bias currents must always be provided to prevent the charging of any stray capacitance. Otherwise the amplifier could wander and saturate. A $1 \mathrm{M} \Omega$ to $10 \mathrm{M} \Omega$ resistor from the input to common will return floating sources such as thermocouples and AC-coupled inputs (see Applications Section, Figures 8 and 9.)

## DYNAMIC PERFORMANCE

The PGA202 and the PGA203 are fast-settling FET input programmable gain instrumentation amplifiers. Careful attention to minimize stray capacitance is necessary to achieve specified performance. High source resistance will interact with the input capacitance to reduce speed and overall bandwidth. Also to maintain stability, avoid capacitance from the output to the input or the offset adjust pins.
Applications with balanced source impedance will provide the best performance. In some applications, mismatched source impedances may be required. If the impedance in the negative input exceeds that in the positive input, stray capacitance from the output will create a net negative feedback and improve the stability of the circuit. If, however, the impedance in the positive input is greater, then the feedback due to stray capacitance will be positive and instability may result. The degree of positive feedback will, of course, depend on the source impedance imbalance as well as the board layout and the operating gain. The addition of a small bypass capacitor of about 5 to 50 pF directly across the input terminals of the PGIA will generally eliminate any instability arising from these stray capacitances. CMR errors due to the source imbalance will also be reduced by the addition of this capacitor.

The PGA202 and the PGA203 are designed for fast settling in response to changes in either the input voltage or the gain. The bandwidth and the settling times are mostly determined by the output stage and are therefore independent of gain, except at the highest gain of the PGA202 where other factors in the input stage begin to dominate.

## APPLICATIONS

In addition to general purpose applications, the PGA202/203 are designed to handle two important and demanding classes of applications: inputs with high source impedances, and rapid scanning data acquisition systems requiring fast settling time. Because the user has access to output sense and output common pins, current sources can also be constructed with a minimum of external components. Some basic application circuits are shown in Figures 6 through 14.


FIGURE 6. Isolated Programmable Gain Instrumentation Amplifier.


FIGURE 7. Auto Gain Ranging.


FIGURE 8. AC-Coupled Differential Amplifier for Frequencies above 0.16 Hz .


FIGURE 9. Floating Source Programmable Gain Instrumentation Amplifier.


FIGURE 10. Programmable Current Source.


FIGURE 11. Programable Differential In/Differential Out Amplifier.


FIGURE 12. Low Noise Differential Amplifier with Gains of $100,200,400,800$.

FIGURE 13. Cascaded Amplifiers.


FIGURE 14. 8-Channel Differential Data Acquisition System.


## Precision 4mA to 20mA CURRENT LOOP RECEIVER

## FEATURES

- COMPLETE 4-20mA TO 0-5V CONVERSION
- INTERNAL SENSE RESISTORS
- PRECISION 10 V REFERENCE
- BUILT-IN LEVEL-SHIFTING
- $\pm 40 \mathrm{~V}$ COMMON-MODE INPUT RANGE
- 0.1\% OVERALL CONVERSION ACCURACY
- HIGH NOISE IMMUNITY: 86dB CMR


## DESCRIPTION

The RCV420 is a precision current-loop receiver designed to convert a $4-20 \mathrm{~mA}$ input signal into a $0-$ 5 V output signal. As a monolithic circuit, it offers high reliability at low cost. The circuit consists of a premium grade operational amplifier, an on-chip precision resistor network, and a precision 10 V reference. The RCV420 features $0.1 \%$ overall conversion accuracy, 86 dB CMR, and $\pm 40 \mathrm{~V}$ common-mode input range.
The circuit introduces only a 1.5 V drop at full scale, which is useful in loops containing extra instrument burdens or in intrinsically safe applications where

## APPLICATIONS <br> - PROCESS CONTROL <br> - INDUSTRIAL CONTROL <br> - FACTORY AUTOMATION <br> - DATA ACQUISITION <br> - scada <br> - RTUs <br> - ESD <br> - MACHINE MONITORING

transmitter compliance voltage is at a premium. The 10 V reference provides a precise 10 V output with a typical drift of $5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.

The RCV420 is completely self-contained and offers a highly versatile function. No adjustments are needed for gain, offset, or CMR. This provides three important advantages over discrete, board-level designs: 1) lower initial design cost, 2) lower manufacturing cost, and 3) easy, cost-effective field repair of a precision circuit.


International Airport Industrial Park - Mailing Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tel: (602) 746-1111 - Twx: 910-952-1111 . Cable: BBRCORP . Telex: 066-6491 - FAX: (602) 741-4395 - Immediate Product Info: (800) 548-6132

## SPECIFICATIONS

## ELECTRICAL

$\mathrm{T}=+25^{\circ} \mathrm{C}$ and $\pm \mathrm{V}_{\mathrm{cc}}= \pm 15 \mathrm{~V}$ unless otherwise noted.

| CHARACTERISTICS | RCV420AG |  |  | RCV420BG |  |  | RCV420KP |  |  | UNTTS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| GAIN <br> Initial <br> Error vs Temp Nonlinearity") |  | $\begin{gathered} 0.3125 \\ 0.025 \\ 15 \\ 0.0002 \end{gathered}$ | $\begin{gathered} 0.1 \\ 50 \\ 0.002 \end{gathered}$ |  | * | $\begin{gathered} 0.05 \\ 25 \end{gathered}$ |  | $\stackrel{*}{*}$ | $0.15$ | V/mA <br> \% of span ppm/C \% of span |
| OUTPUT <br> Rated Voltage $\left(I_{0}=+10 \mathrm{~mA},-5 \mathrm{~mA}\right)$ <br> Rated Current ( $E_{0}=10 \mathrm{~V}$ ) <br> Impedance (Differential) <br> Current Limit (To Common) <br> Capacitive Load <br> (Stable Operation) | $\begin{gathered} 10 \\ +10,-5 \end{gathered}$ | $\begin{gathered} 12 \\ 0.01 \\ +49,-13 \\ 1000 \end{gathered}$ |  | * | * |  | * |  | . | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \\ \Omega \\ \mathrm{~mA} \\ \mathrm{pF} \end{gathered}$ |
| INPUT <br> Sense Resistance Input Impedance (Common Mode) Common Mode Voltage CMR ${ }^{(2)}$ vs Temp (DC) ( $T_{A}=T_{\text {MN }}$ to $T_{\text {Max }}$ ) AC 60 Hz | $\begin{gathered} 74.25 \\ 72 \\ 66 \end{gathered}$ | $\begin{gathered} 75 \\ 200 \\ \\ 80 \\ 76 \\ 80 \end{gathered}$ | $\begin{gathered} 75.75 \\ \pm 40 \end{gathered}$ | 86 $80$ | $\begin{aligned} & 94 \\ & 90 \\ & 94 \end{aligned}$ |  | 70 |  | * | $\Omega$ $\Omega \Omega$ $V$ $d B$ $d B$ $d B$ |
| OFFSET VOLTAGE (RTO) ${ }^{(3)}$ <br> Initial <br> vs Temp <br> vs Supply ( $\pm 11.4 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ ) <br> vs Time | 74 | $\begin{array}{r} 10 \\ 90 \\ 200 \end{array}$ | $\begin{gathered} 1 \\ 50 \end{gathered}$ | 80 | * | $25$ | * | * | * | $\begin{gathered} \mathrm{mV} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ \mathrm{~dB} \\ \mu \mathrm{~V} / \mathrm{mo} \end{gathered}$ |
| ZERO ERROR ${ }^{(4)}$ <br> Initial vs Temp |  | 0.01 10 | $\begin{gathered} 0.05 \\ 50 \end{gathered}$ |  | * | $\begin{gathered} 0.025 \\ 25 \end{gathered}$ |  | 0.025 | 0.075 | \% of span ppm of span $/{ }^{\circ} \mathrm{C}$ |
| OUTPUT NOISE VOLTAGE $\begin{aligned} f_{\mathrm{B}} & =0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \\ f_{0} & =10 \mathrm{kHz} \end{aligned}$ |  | $\begin{gathered} 50 \\ 800 \end{gathered}$ |  |  | * |  |  | * |  | $\begin{gathered} \mu V p-p \\ n V / \sqrt{H z} \end{gathered}$ |
| DYNAMIC RESPONSE <br> Gain Bandwidth <br> Full Power Bandwidth <br> Slew Rate <br> Settling Time ( $0.01 \%$ ) |  | $\begin{aligned} & 150 \\ & 30 \\ & 1.5 \\ & 10 \end{aligned}$ |  |  | * |  |  | * |  | kHz <br> kHz <br> V/ $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ |
| VOLTAGE REFERENCE <br> Initial <br> Trim Range ${ }^{(5)}$ <br> vs Temp ${ }^{(6)}$ <br> vs Supply ( $\pm 11.4 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ ) <br> vs Output Current ( $I_{0}=0$ to $\left.+10 \mathrm{~mA}\right)$ <br> vs Time <br> Noise $(0.1 \mathrm{~Hz}$ to 10 Hz ) <br> Output Current | 9.995 $+10,-2$ | $\begin{gathered} \pm 4 \\ 5 \\ 0.0002 \\ 0.0002 \\ 15 \\ 5 \end{gathered}$ | $\begin{gathered} 10.005 \\ 20 \end{gathered}$ | * | * |  | $9.99$ | * | 10.01 | $\begin{gathered} V \\ \% \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ \% / \mathrm{N} \\ \% / \mathrm{mA} \\ \mathrm{ppm} / \mathrm{kHr} \\ \mu \mathrm{Vp}-\mathrm{p} \\ \mathrm{~mA} \end{gathered}$ |
| POWER SUPPLY <br> Rated <br> Voltage Range ${ }^{(7)}$ <br> Quiescent Current ( $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ ) | $\pm 11.4$ | $\begin{gathered} \pm 15 \\ 3 \\ \hline \end{gathered}$ | $\begin{gathered} \pm 18 \\ 4 \end{gathered}$ | * | * | * | * |  | * | $\begin{gathered} V \\ V \\ m A \\ \hline \end{gathered}$ |
| TEMPERATURE RANGE <br> Specification <br> Operation <br> Storage | $\begin{aligned} & -25 \\ & -55 \\ & -65 \end{aligned}$ |  | $\begin{aligned} & +85 \\ & +125 \\ & +150 \end{aligned}$ | * |  | * | $\begin{gathered} 0 \\ -25 \\ -40 \end{gathered}$ |  | $\begin{aligned} & +70 \\ & +85 \\ & +85 \end{aligned}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

*Specification same as RCV420AG.
NOTES: (1) Nonlinearity is the max peak deviation from best fit straight line. (2) With 0 source impedance on Rcv Com pin. (3) Referred to output with all inputs grounded including Ref In . (4) With 4 mA input signal and Voltage Reference connected (includes $\mathrm{V}_{\mathrm{os}}$, Gain Error, and Voltage Reference Errors). (5) External trim slightly affects drift. (6) The "box method" is used to specify output voltage drift vs temperature. (7) $I_{0}$ Ref $=5 \mathrm{~mA}, \mathrm{I}_{0} R \mathrm{Rcv}=2 \mathrm{~mA}$.

MECHANICAL


## PIN CONFIGURATION



## ABSOLUTE MAXIMUM RATINGS

## Supply

.$\pm 22 \mathrm{~V}$
Input Current，Continuous
us ．．．．．．．．．
Input Current Momentary， 0.1 s ．．． $\qquad$ ．．．．．．．．．．．．．．．．．．．．．．．．．．． $250 \mathrm{~mA}, 1 \%$ Duty Cycle
Common Mode Input Voltage，Continuous $\qquad$ Lead Temperature（soldering，10s）．．．．．．．．．．．．．．．．．．．．
Output Short Circuit to Common（Rev and Ref）
$\qquad$
$\qquad$ ．．．．．．．．．．．． 40 V $+300^{\circ} \mathrm{C}$
Output Short Circuit to Common（Rcv and Ref）．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．inuous

ORDERING INFORMATION

| MODEL | PERFORMANCE <br> GRADE | PACKAGE |
| :--- | :---: | :---: |
| RCV420AG | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Pin Hermetic DIP |
| RCV420BG | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 -Pin Hermetic DIP |
| RCV420KP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 -Pin Plastic DIP |

## TYPICAL PERFORMANCE CURVES

$T_{A}=+25^{\circ} \mathrm{C}, \pm \mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V}$ unless otherwise noted.




## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## THEORY OF OPERATION

Refer to the figure on the first page. For $0-5 \mathrm{~V}$ output with $4-$ 20 mA input, the required transimpedance of the circuit is:

$$
\mathrm{V}_{\mathrm{out}} / \mathrm{I}_{\mathrm{iN}}=5 \mathrm{~V} / 16 \mathrm{~mA}=0.3125 \mathrm{~V} / \mathrm{mA}
$$

To achieve the desired output levels, 0 V for 4 mA and 5 V for 20 mA , the output of the amplifier must be offset by an amount:

$$
\mathrm{V}_{\mathrm{os}}=-(4 \mathrm{~mA})(0.3125 \mathrm{~V} / \mathrm{mA})=-1.25 \mathrm{~V}
$$

The input current signal is connected to either + In or $-\operatorname{In}$, depending on the polarity of the signal, and returned to ground through the center tap, $\mathrm{C}_{T}$. The balanced input-two matched $75 \Omega$ sense resistors, $\mathrm{R}_{\mathrm{s}}$-provides maximum rejection of common-mode voltage signals on $\mathrm{C}_{T}$ and true differential current-to-voltage conversion. The sense resistors convert the input current signal into a proportional voltage, which is amplified by the differential amplifier. The voltage gain of the amplifier is:

$$
A_{D}=5 \mathrm{~V} /(16 \mathrm{~mA})(75 \Omega)=4.1667 \mathrm{~V} / \mathrm{V}
$$

The tee network in the feedback path of the amplifier provides a summing junction used to generate the required -1.25 V offset voltage. The input resistor network provides highinput impedance and attenuates common-mode input voltages to levels suitable for the operational amplifier's commonmode signal capabilities.

## BASIC POWER SUPPLY <br> AND SIGNAL CONNECTIONS

Figure 1 shows the proper connections for power supply and signal. Both supplies should be decoupled with $1 \mu \mathrm{~F}$ tantalum capacitors as close to the amplifier as possible. To avoid gain and CMR errors introduced by the external circuit, connect grounds as indicated, being sure to minimize ground resistance. The input signal should be connected to either + In or -In, depending on its polarity, and returned to ground through the center tap, $\mathrm{C}_{\mathrm{T}}$. The output of the voltage reference, Ref Out, should be connected to Ref In for the necessary level
shifting. If the Ref In pin is not used for level shifting, then it must be grounded to maintain high CMR.

## GAIN AND OFFSET ADJUSTMENT

Figure 2 shows the circuit for adjusting the RCV420 gain. Increasing the gain of the RCV420 is accomplished by inserting a small resistor in the feedback path of the amplifier. Increasing the gain using this technique results in CMR degradation, and therefore, gain adjustments should be kept as small as possible. For example, a $1 \%$ increase in gain is typically realized with a $125 \Omega$ resistor, which degrades CMR by about 6 dB .
A decrease in gain can be achieved by placing matched resistors in parallel with the sense resistors, also shown in Figure 2. The adjusted gain is given by the following expression

$$
\mathrm{V}_{\mathrm{out}} / \mathrm{I}_{\mathrm{IN}}=0.3125 \times \mathrm{R}_{\mathrm{x}} /\left(\mathrm{R}_{\mathrm{x}}+\mathrm{R}_{\mathrm{s}}\right)
$$

A $1 \%$ decrease in gain can be achieved with a $7.5 \mathrm{k} \Omega$ resistor. It is important to match the parallel resistance on each sense resistor to maintain high CMR. The TCR mismatch between the two external resistors will effect gain error drift and CMR drift.
There are two methods for nulling the RCV420 output offset voltage. The first method applies to applications using the internal 10V reference for level shifting. For these applica-


FIGURE 2. Optional Gain Adjustment.


FIGURE 1. Basic Power Supply and Signal Connections.
tions, the voltage reference output trim procedure can be used to null offset errors at the output of the RCV420. The voltage reference trim circuit is discussed under "Voltage Reference."
When the voltage reference is not used for level shifting or when large offset adjustments are required, the circuit in Figure 3 can be used for offset adjustment. A low impedance on the Rcv Com pin is required to maintain high CMR.

## ZERO ADJUSTMENT

Level shifting the RCV420 output voltage can be achieved using either the Ref In pin or the Rcv Com pin. The disadvantage of using the Ref In pin is that there is an $8: 1$ voltage attenuation from this pin to the output of the RCV420. Thus, use the Rcv Com pin for large offsets, because the voltage on this pin is seen directly at the output. Figure 4 shows the circuit used to level-shift the output of the RCV420 using the


FIGURE 3. Optional Output Offset Nulling Using External Amplifier.


FIGURE 4. Optional Zero Adjust Circuit.

Rcv Com pin. It is important to use a low-output impedance amplifier to maintain high CMR. With this method of zero adjustment, the Ref In pin must be connected to the Rcv Com pin.

## MAINTAINING COMMON-MODE REJECTION

Two factors are important in maintaining high CMR: (1) resistor matching and tracking (the internal resistor network does this) and (2) source impedance. CMR depends on the accurate matching of several resistor ratios. The high accuracies needed to maintain the specified CMR and CMR temperature coefficient are difficult and expensive to reliably achieve with discrete components. Any resistance imbalance introduced by external circuitry directly affects CMR. These imbalances can occur by: mismatching sense resistors when gain is decreased, adding resistance in the feedback path when gain is increased, and adding series resistance on the Rcv Com pin.
The two sense resistors are laser-trimmed to typically match within $0.01 \%$; therefore, when adding parallel resistance to decrease gain, take care to match the parallel resistance on each sense resistor. To maintain high CMR when increasing the gain of the RCV420, keep the series resistance added to the feedback network as small as possible. Whether the Rcv Com pin is grounded or connected to a voltage reference for level shifting, keep the series resistance on this pin as low as possible. For example, a resistance of $20 \Omega$ on this pin degrades CMR from 86 dB to approximately 80 dB . For applications requiring better than 86 dB CMR, the circuit shown in Figure 5 can be used to adjust CMR.

## PROTECTING THE SENSE RESISTOR

The $75 \Omega$ sense resistors are designed for a maximum continuous current of 40 mA , but can withstand as much as 250 mA for up to 0.1 s (see absolute maximum ratings). There are several ways to protect the sense resistor from overcur-


FIGURE 5. Optional Circuit for Externally Trimming CMR.
rent conditions exceeding these specifications. Refer to Figure 6 . The simplest and least expensive method is a resistor as shown in Figure 6 . The value of the resistor is determined from the expression

$$
\mathrm{R}_{\mathrm{x}}=\mathrm{V}_{\mathrm{cc}} / 40 \mathrm{~mA}-75 \Omega
$$

and the full scale voltage drop is

$$
\mathrm{V}_{\mathrm{Rx}}=20 \mathrm{~mA} \times \mathrm{R}_{\mathrm{x}}
$$

for a system operating off of a 32 V supply $\mathrm{R}_{\mathrm{x}}=725 \Omega$ and $\mathrm{V}_{\mathrm{RX}}=14.5 \mathrm{~V}$. In applications that cannot tolerate such a large voltage drop, use circuits 6 b or 6 c . In circuit 6 b a power JFET and source resistor are used as a current limit. The $200 \Omega$ potentiometer, $\mathrm{R}_{\mathrm{x}}$, is adjusted to provide a current limit of approximately 30 mA . This circuit introduces a $1-4 \mathrm{~V}$ drop at full scale. If only a very small series voltage drop at full scale can be tolerated, then a 0.032 A series 217 fast-acting fuse should be used, as shown in Figure 6c.

## RESISTOR NOISE IN THE RCV420

The output voltage noise of the RCV420 is dominated by the thermal noise generated in the resistor network. Figure 7 shows the model for calculating resistor noise in the RCV420. The expression for resistor noise is:

$$
\mathrm{e}_{\mathrm{N}}(\mathrm{rms})=\sqrt{2 \pi \mathrm{KTRB}}
$$

where: $\mathrm{K}=$ Boltzman's constant ( $\mathrm{J} /{ }^{\circ} \mathrm{K}$ )

$$
\begin{aligned}
& \mathrm{T}=\text { Absolute temperature }\left({ }^{\circ} \mathrm{K}\right) \\
& \mathrm{R}=\text { Resistance }(\Omega) \\
& \mathrm{B}=\text { Bandwidth }(\mathrm{Hz})
\end{aligned}
$$

At room temperature, this noise becomes:

$$
\mathrm{e}_{\mathrm{N}}=1.3 \times 10^{-10} \sqrt{\mathrm{R}} \quad(\mathrm{~V} / \sqrt{\mathrm{Hz}})
$$

The four noise sources in Figure 7 are:

$$
\begin{aligned}
& \mathrm{e}_{\mathrm{N} 1}=1.3 \times 10^{-10} \sqrt{\mathrm{R}_{1}} \\
& \mathrm{e}_{\mathrm{N} 2}=1.3 \times 10^{-10} \sqrt{\mathrm{R}_{5}} \\
& \mathrm{e}_{\mathrm{N} 3}=1.3 \times 10^{-10} \sqrt{\mathrm{R}_{3}} \\
& \mathrm{e}_{\mathrm{N} 4}=1.3 \times 10^{-10} \sqrt{\mathrm{R}_{6}}
\end{aligned}
$$

Referred to output,

$$
\begin{aligned}
& e_{N O 1}=e_{N 1}\left(A_{D}\right) \\
& e_{N O 2}=e_{N 2}\left(A_{D}\right) \\
& e_{N O 3}=e_{N 3}\left(R_{4} / R_{3}\right) \\
& e_{N O 4}=e_{N 4}\left[\left(R_{5}+R_{6}\right) / R_{5}\right]\left(A_{D}\right)
\end{aligned}
$$

where $A_{D}$ is the differential voltage gain of amplifier. Adding as the root of the sums squared:

$$
\begin{aligned}
\mathrm{e}_{\mathrm{NO}} & =\sqrt{\left(\mathrm{e}_{\mathrm{NO} 1}{ }^{2}+\mathrm{e}_{\mathrm{NO} 2}{ }^{2}+\mathrm{e}_{\mathrm{NO} 3}{ }^{2}+\mathrm{e}_{\mathrm{NO} 4}{ }^{2}\right)} \\
\mathrm{e}_{\mathrm{NO}} & \text { at a } 150 \mathrm{kHz} \text { bandwidth } \\
& =0.35 \mathrm{mVrms} \\
& =2.1 \mathrm{mVp}-\mathrm{p} \text { with a crest factor of } 6 \text { (statistically } \\
& \text { includes } 99.7 \% \text { of all noise peak occurrences). }
\end{aligned}
$$




FIGURE 7. Resistor Noise Model.

## VOLTAGE REFERENCE

The RCV420 contains a precision 10V reference. Figure 8 shows the circuit for output voltage adjustment. Trimming the output will change the voltage drift by approximately

$\pm 400 \mathrm{mV}$ adjustment at output of reference, and $\pm 50 \mathrm{mV}$ adjustment at output of receiver if reference is used for level shifting.

FIGURE8. Optional Voltage Reference External Trim Circuit.
$0.007 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ per mV of trimmed voltage. Any mismatch in TCR between the two sides of the potentiometer will also affect drift, but the effect is divided by approximately 5 . The trim range of the voltage reference using this method is typically $\pm 400 \mathrm{mV}$. The voltage reference trim can be used to trim offset errors at the output of the RCV420. There is an 8:1 voltage attenuation from Ref In to RCV Out, and thus the trim range at the output of the receiver is typically $\pm 50 \mathrm{mV}$. The highfrequency noise (to 1 MHz ) of the voltage reference is typically $1 \mathrm{mVp}-\mathrm{p}$. When the voltage reference is used for level shifting, its noise contribution at the output of the receiver is typically $125 \mu \mathrm{Vp}$-p due to the $8: 1$ attenuation from Ref In to RCV Out. The reference noise can be reduced by connecting an external capacitor between the Noise Reduction pin and ground. For example, $\mathrm{a} 0.1 \mu \mathrm{~F}$ capacitor reduces the high-frequency noise to about $200 \mu \mathrm{Vp}-\mathrm{p}$ at the output of the reference and about $25 \mu \mathrm{Vp}-\mathrm{p}$ at the output of the receiver.

## APPLICATIONS

The RCV420 is ideally suited for applications requiring precise current-to-voltage conversion and high CMR. The following figures show several typical application circuits.


FIGURE 9. RCV420 Used in Conjunction with XTR101 to Form a Complete Solution for 4-20mA Loop.



FIGURE 11. Isolated 4-20mA Instrument Loop (RTD shown).


* $R_{C M}$ and $R_{G}$ are used to provide a first order correction of CMR and Gain Error, respectively. Table 1 gives typical resistor values for $R_{c M}$ and $R_{G}$ when as many as three RCV420s are stacked. Table 2 gives typical CMR and Gain Error with no correction. Further improvement in CMR and Gain Error can be achieved using a $500 \mathrm{k} \Omega$ potentiometer for $R_{c m}$ and a $100 \Omega$ potentiometer for $\mathrm{R}_{\mathrm{G}}$.

| RCV420 | $\mathbf{R}_{\mathbf{c u}}(\mathbf{k} \Omega)$ | $\mathbf{R}_{\mathbf{G}}(\Omega)$ |
| :---: | :---: | :---: |
| 1 | $\infty$ | 0 |
| 2 | 200 | 7 |
| 3 | 67 | 23 |

TABLE 1. Typical Values for $\mathrm{R}_{\mathrm{CM}}$ and $\mathrm{R}_{\mathrm{G}}$.

| RCV420 | CMR (dB) | GAIN ERROR \% |
| :---: | :---: | :---: |
| 1 | 94 | 0.025 |
| 2 | 68 | 0.075 |
| 3 | 62 | 0.200 |

TABLE 2. Typical CMR and Gain Error Without Correction.

$V_{\text {out }}=0.3125\left(1,-I_{2}\right)$
Max Gain Error $=0.1 \%($ RCV420BG $)$

FIGURE 13. Differential Current-to-Voltage Converter.


FIGURE 14. $4-20 \mathrm{~mA}$ to $5-0 \mathrm{~V}$ Conversion.

FIGURE 12. Series 4-20mA Receivers.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 15. Power Supply Current Monitor Circuit.


FIGURE 16.4-20mA Receiver with Output Current Boosted to $\pm 100 \mathrm{~mA}$.


FIGURE 17. 10 V with Output Current Boosted to 100 mA max.


FIGURE 18. 10V with Output to Source/Sink 100 mA .


See Application Bulletin 14 for more details.

FIGURE 19. 4-20mA Current Loop Receiver with Open Line and Overrange Detection Logic Outputs.

XTR103

## Precision 4mA to 20 mA TWO-WIRE RTD TRANSMITTER

## FEATURES

- INTEGRAL SENSOR EXCITATION ANB LINEARIZATION
- LOW ZERO ERROR: $10 \mu \mathrm{~A}$
- LOW SPAN NONLINEARITY: 0.01\%
- HIGH POWER SUPPLY REAECTION: 120dB
- HIGH COMMONMODE REJECTION. 100dB
- WIDE SUPPLY RANGE, 9 V to 40 V



## APPLICATIONS

- INDUSTRIAL PROCESS CONTAOL.
- FACTORY AUTOMATION:
- SCADA
- ENERGY MANAGEMENT SYSTEMS


## DESCRIPTION

The XTR 103 is a precision 4 mA to 20 mA , two wire trafsmitter. It provides a reliable, low-cost solution for Resistance. Temperature Detection (RTD) signal conditioning The circuit consists of a high accuracy instrumentation amplifier (IA), a voltage-controlled output current source, dual-matched precision current sources\% and RTD linearization circuitry. Dielectric isolation and laser-trimmed thin film resistors guarantee a level of performance which is both difficult and expensive to reliably achieve with discrete components. Internal nonlinearity correction of RTD sensors eliminates the need for additional analog or digital signal processing. The XTR 103 is housed in both 16pin plastic and SOIC packages, and is also available in die form.


International Alrport Industrial Park - Mailing Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blud. - Tucson, AZ 85706 Tel: (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP . Telex: 066-6491 - FAX: (602) 889-1510 - Immediate Product Info: (800) $548-6132$

## SPECIFICATIONS

## ELECTRICAL

At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+24 \mathrm{~V}$, and 2 N 2222 external transistor.

\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{PARAMETER} \& \multirow[b]{2}{*}{CONDITIONS} \& \multicolumn{3}{|c|}{XTR103AP/U} \& \multicolumn{3}{|c|}{XTR103BP} \& \multirow[b]{2}{*}{UNITS} \\
\hline \& \& MIN \& TYP \& MAX \& MIN \& TYP \& MAX \& \\
\hline \begin{tabular}{l}
OUTPUT \\
Current \\
Full Scale Output Current Error \\
Current Limit \\
Noise (to 1 kHz ) \\
Load Resistance \({ }^{(1)}\)
\end{tabular} \& \begin{tabular}{l}
Linear Operation Derated Performance \(\Delta e_{\mathrm{m}}=1 \mathrm{~V}, \mathrm{R}_{\mathrm{s}}=\) Infinite
\[
\mathrm{R}_{\mathrm{s}}=25 \Omega
\] \\
At \(V_{c C}=24 \mathrm{~V}, I_{0}=20 \mathrm{~mA}\)
\end{tabular} \& \[
\begin{gathered}
4 \\
3.8
\end{gathered}
\] \& 32
6 \& \begin{tabular}{l}
20 \\
22 \\
50 \\
40 \\
750
\end{tabular} \& * \& * \& \(\stackrel{*}{*}\) \& mA mA \(\mu \mathrm{A}\) mA \(\mu \vee p-p\) \(\Omega\) \\
\hline \begin{tabular}{l}
ZERO \\
Initial Error \({ }^{(2)}\) vs Temperature vs Supply Voltage vs Common-Mode Voltage
\end{tabular} \& \(\mathrm{e}_{\text {IN }}=0, \mathrm{R}_{\text {s }}=\) infinite \&  \&  \& \[
\begin{aligned}
\& 20 \\
\& 30 \\
\& 20 \\
\& 20
\end{aligned}
\] \& \& \multicolumn{2}{|l|}{\[
\begin{array}{c|c}
\hat{H} \\
\$ \%
\end{array} \begin{aligned}
\& 10 \\
\& 15 \\
\& 10 \\
\& 10
\end{aligned}
\]} \& \(\mu \mathrm{A}\) \(\mathrm{ppm} /{ }^{\circ} \mathrm{C}\) ppm/ ppm/N \\
\hline \begin{tabular}{l}
SPAN \\
Output Current Equation \\
Span Equation \\
Untrimmed Error \({ }^{(3)}\) \\
vs Temperature \\
Nonlinearity: Ideal Input(4) \\
Sensor Input \({ }^{(5)}\) \\
Hysteresis \\
Dead Band
\end{tabular} \& \begin{tabular}{l}
\(R_{s}\) in \(\Omega, e_{1}\) and \(e_{2}\) in \(V\) \\
Excluding TCR ol F :
\end{tabular} \& \[
\begin{gathered}
I_{0} \\
\stackrel{1}{1}
\end{gathered}
\] \& \[
\begin{aligned}
\& \mathrm{mA}+[0.0 \\
\& \mathrm{S}=[0.0 \\
\&-0.5
\end{aligned}
\] \&  \& \[
\left.e_{2}-e_{1}\right)
\] \&  \&  \& AV
\(\%\)
\(\operatorname{ppm}^{\circ} \mathrm{C}\)
\(\%\)
\(\%\)
\(\%\)
\(\%\) \\
\hline \begin{tabular}{l}
INPUT \\
Voltage Range \\
Impedance: Differential \\
Common-mode \\
Offset Voltage \\
vs Temperature \\
vs Supply \\
Bias Current \\
vs Temperature \\
Offset Current \\
vs Temperature \\
Common-Mode Range \\
Common-Mode Rejection
\end{tabular} \& e. and \(e_{2}\) with respect to pin? DC \& \begin{tabular}{l}
110 \\
2 90
\end{tabular} \& \begin{tabular}{l}
3 \\
0.5
\end{tabular} \& \(1 \%\) \& \multicolumn{2}{|l|}{\[
120
\]
\[
100
\]} \& 25
0.5 \& \[
\begin{gathered}
\mathrm{V} \\
\mathrm{G} \Omega \\
\mathrm{G} \Omega \\
\mu \mathrm{~V} \\
\mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\
\mathrm{~dB} \\
\mathrm{nA} \\
\mathrm{nA} A^{\circ} \mathrm{C} \\
\mathrm{nA} \\
\mathrm{nA} \mathrm{~A}^{\circ} \mathrm{C} \\
\mathrm{~V} \\
\mathrm{~dB}
\end{gathered}
\] \\
\hline \begin{tabular}{l}
CURRENT SOURCES \\
Magnitude \\
Accuracy \\
vs Temperature \\
vs Supply \\
vs Time \\
Compliance Voltage \\
Match \\
vs Temperature \\
vs \(V_{c c}\) \\
vs Time \\
Output Impedance
\end{tabular} \& with respect to pin 7 \&  \& \begin{tabular}{l}
0.8 \\
50 \\
10 \\
10 \\
1 \\
25
\end{tabular} \& \[
\begin{gathered}
0.5 \\
100 \\
\\
\\
v_{c c}-5 \\
0.1 \\
20
\end{gathered}
\] \& \& * \& 0.25
50

$*$

10 \& mA
$\%$
$\mathrm{ppm} /{ }^{\circ} \mathrm{C}$
$\mathrm{ppm} / \mathrm{N}$
$\mathrm{ppm} / \mathrm{mo}$.
V
$\%$
$\mathrm{ppm} /{ }^{\circ} \mathrm{C}$
$\mathrm{ppm} / \mathrm{V}$
$\mathrm{ppm} / \mathrm{mo}$.
$\mathrm{M} \Omega$ <br>

\hline | POWER SUPPLY |
| :--- |
| Voltage Range | \&  \& 9 \& \& 40 \& \& \& - \& V <br>


\hline | TEMPERATURE RANGE |
| :--- |
| Specification Operating Storage | \& \& -40

-40

-55 \& \& $$
\begin{gathered}
85 \\
85 \\
125
\end{gathered}
$$ \& * \& \& * \& \[

$$
\begin{aligned}
& { }^{\circ} \mathrm{C} \\
& { }^{\circ} \mathrm{C} \\
& { }^{\circ} \mathrm{C}
\end{aligned}
$$
\] <br>

\hline
\end{tabular}

NOTES: (1) The transmitter's maximum load resistance depends on $\mathrm{V}_{c c}$ and is determined by the equation: $\mathrm{R}_{\mathrm{Lmax}}=\left(\mathrm{V}_{\mathrm{cc}}-9 \mathrm{~V}\right) / \mathrm{I}_{\text {omax }}$. (2) Zero Error includes current source errors. (3) Can be adjusted to zero. (4) Best fit span nonlinearity with an ideal voltage input. (5) Best fit, corrected span nonlinearity with a PT100 RTD input operated from $-200^{\circ} \mathrm{C}$ to $+850^{\circ} \mathrm{C}$.

## XTR104



## Precision 4 mA to 20 mA TWO-WIRE STRAIN GAUGE TRANSMITTER

## FEATURES

- INTEGRAL SENSOR EXCITATION AND LINEARIZATION
- LOW ZERO ERROR: $\mathbf{1 0 \mu A}$
- LOW SPAN NONLINEARITY: 0.01\%
- HIGH POWER SUPPLY REJECTION: 120dB
- HIGH COMMON-MODE REJECTION: 100dB
- WIDE SUPPLY RANGE: $9 V$ fo 40 V
- $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ SPECIFIED tEmperature mange


## APPLICATIONS

- INDUSTRIAL PROCESS CONTROL
- factory automation
- scada
- WEIGHIING SYSTEMS
- ACCELEROMETERS


## DESCRIPTION

The XIR 104 is a precision 4 mA to 20 mA , two wire transmitter. If provides a reliable, low-cost solution for high-impedances strain gauge bridge signal conditioning. The circuit sonsists of a high accuracy instrumentation amplifier (IA), a voltage-controlled output current source, a precision 5 V reference, and bridge linearization circuitry. Dielectric isolation and lasertrimmed thin film resistors guarantee a level of performance which is both difficult and expensive to reliably achieve with discrete components. Internal nonlinearity correction of bridges eliminates the need for additional analog or digital signal processing. The XTR104 is housed in both 16 -pin plastic and SOIC packages, and is also available in die form.

## SPECIFICATIONS

## ELECTRICAL

At $T_{A}=+25^{\circ} \mathrm{C} . V_{c c}=+24 \mathrm{~V}$, and 2 N 2222 external transistor.

\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{PARAMETER} \& \multirow[b]{2}{*}{CONDITIONS} \& \multicolumn{3}{|c|}{XTR104AP/U} \& \multicolumn{3}{|c|}{XTR104BP} \& \multirow[b]{2}{*}{UNITS} \\
\hline \& \& MIN \& TYP \& MAX \& MIN \& TYP \& MAX \& \\
\hline \begin{tabular}{l}
OUTPUT \\
Current \\
Full Scale Output Current Error \\
Current Limit \\
Noise (to 1 kHz ) \\
Load Resistance \({ }^{(1)}\)
\end{tabular} \& Linear Operation Derated Performance \(\Delta e_{\mathrm{in}}=1 \mathrm{~V}, R_{\mathrm{s}}=\) Infinite
\[
\begin{gathered}
R_{s}=25 \Omega \\
\text { At } V_{c C}=24 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=20 \mathrm{~mA}
\end{gathered}
\] \& \[
\begin{gathered}
4 \\
3.8
\end{gathered}
\] \& 32
6 \& \[
\begin{gathered}
20 \\
22 \\
50 \\
40 \\
750
\end{gathered}
\] \& \& * \& \(\stackrel{*}{*}\) \& \begin{tabular}{l}
mA mA \\
\(\mu \mathrm{A}\) \\
mA \\
\(\mu \vee p-p\) \\
\(\Omega\)
\end{tabular} \\
\hline \begin{tabular}{l}
ZERO \\
Initial Error \({ }^{(2)}\) \\
vs Temperature \\
vs Supply Voltage \\
vs Common-mode Voltage
\end{tabular} \& \(e_{\text {IW }}=0, R_{s}=\) Intinite \&  \&  \& \[
\begin{aligned}
\& 20 \\
\& 30 \\
\& 20 \\
\& 20
\end{aligned}
\] \& \&  \& 10
15
10
\(\times 10\) \& \(\mu \mathrm{A}\) \(\mathrm{ppm} /{ }^{\circ} \mathrm{C}\) ppm/ \(\mathrm{ppm} / N\) \\
\hline \begin{tabular}{l}
SPAN \\
Output Current Equation \\
Span Equation \\
Untrimmed Error \({ }^{(3)}\) \\
vs Temperature \\
Nonlinearity: Ideal Inpu(4) \\
Sensor Input \({ }^{\text {(5) }}\) \\
Hysteresis \\
Dead Band
\end{tabular} \& \begin{tabular}{l}
\(R_{s}\) in \(\Omega, e_{1}\) and \(e_{2}\) in \(V\) \\
Excluding TrCfols:
\end{tabular} \& \[
\begin{aligned}
\& \mathrm{I}_{0}= \\
\& 11
\end{aligned}
\] \& \[
\begin{aligned}
\& \mathrm{nA}+[0 . C \\
\& S=[0 . \mathrm{C} \\
\&-0.5
\end{aligned}
\] \&  \& \[
\left(e_{2}-e_{1}\right)
\] \&  \&  \& \[
\begin{gathered}
\text { A/V } \\
\% \\
\text { ppm/ } /{ }^{\circ} \mathrm{C} \\
\% \\
\% \\
\% \\
\% \\
\hline
\end{gathered}
\] \\
\hline \begin{tabular}{l}
INPUT \\
Voltage Range \\
Impedance: Differential Common-mode \\
Offset Voltage vs Temperature vs Supply \\
Bias Current vs Temperature \\
Otfset Current vs Temperature \\
Common-mode Range Common-mode Rejection
\end{tabular} \& \&. and \(e_{2}\) with respect to pin? DC: \& \begin{tabular}{l}
110 \\
22
90
\end{tabular} \& \[
\begin{gathered}
3 \\
0.5
\end{gathered}
\] \& 1 \& \begin{tabular}{l}
120 \\
100
\end{tabular} \&  \& 25
0.5 \&  \\
\hline \begin{tabular}{l}
VOLTAGE REFERENCE \\
Magnitude \\
Accuracy \\
vs Temperature \\
vs Supply \\
vs Load \\
vs Time \\
Load Resistance
\end{tabular} \&  \& \[
2500
\] \& 5

5
50

10 \& $$
\begin{gathered}
0.20 \\
50
\end{gathered}
$$ \& * \& * \& 0.1

25 \&  <br>

\hline | POWER SUPPLY |
| :--- |
| Voltage Range | \&  \& 9 \& \& 40 \& * \& \& * \& V <br>


\hline | TEMPERATURE RANGE |
| :--- |
| Specification |
| Operating |
| Storage | \&  \& -40

-40

-55 \& \& $$
\begin{gathered}
85 \\
85 \\
125
\end{gathered}
$$ \& * \& \& * \& \[

$$
\begin{aligned}
& { }^{\circ} \mathrm{C} \\
& { }^{\circ} \mathrm{C} \\
& { }^{\circ} \mathrm{C}
\end{aligned}
$$
\] <br>

\hline
\end{tabular}

NOTES: (1) The transmitter's maximum load resistance depends on $V_{c c}$ and is determined by the equation: $R_{L M A X}=\left(V_{c C}-9 V\right) / I_{o m a x}$. (2) Zero Error includes voltage reference errors. (3) Can be adjusted $\hat{0}$ zzero. (4) Best fit span nonlinearity with an ideal voltage input. (5) Best fit, corrected span nonlinearity with a 100 mV fullscale input with a $2 \%$ endpoint nonlinearity.


## ISOLATION PRODUCTS

## WHAT IS AN ISOLATION AMPLIFIER?

An isolation amplifier is a device with the primary function of providing ohmic isolation (breaking the ohmic continuity of an electrical signal) between the input signal/circuitry and the output of the amplifier. It usually consists of an input operational amplifier or instrumentation amplifier followed by a unity-gain isolation stage. The sole purpose of the unity-gain isolation stage is to completely isolate the input from the output of the device. Ideally, the ohmic continuity of the input signal is broken (at the isolation barrier) yet accurate signal transfer without any attenuation is achieved across the unity-gain isolation stage. An important feature of an isolation amplifier is that it has a completely floating input which helps eliminate cumbersome connections to source ground.
Figures 1 and 2 show typical isolation amplifier applications. The isolationmode voltage $\mathrm{V}_{\text {ISO }}$ is the voltage that exists across the isolation barrier. The contribution of the output-referred error caused by $\mathrm{V}_{\text {ISo }}$ is $\left(\mathrm{V}_{\text {iso }} /\right.$ /IMRR $) \mathrm{x}$ Gain where IMRR is the Isolation Mode Rejection Ratio. $\mathrm{V}_{\text {SIG }}$ is the differential input signal and $\mathrm{V}_{\mathrm{CM}}$ is the common-mode voltage. Leakage Current is the current that flows across the isolation barrier with some specified isolation voltage applied between the input and the output.

## CHARACTERISTICS OF ISOLATION AMPLIFIERS

Following is a discussion of some characteristics and terms unique to isolation amplifiers.

## COMMON-MODE VOLTAGE AND ISOLATION VOLTAGE

Some manufacturers (other than Burr-Brown) treat common-mode voltage and isolation voltages synonymously in describing the use and /or specifications of isolation amplifiers. It is important to understand the significance of these terms and the difference between them.

## For Immediate Assistance, Contaci Your Local Salesperson

When the input common is grounded, the differential input signal $\mathrm{V}_{\mathrm{D}}$ (see Figure 1) can be floated by the amount $\mathrm{V}_{\mathrm{CM}}$ above the input ground. $\mathrm{V}_{\mathrm{CM}}$ is the common-mode voltage (CMV) and is generally $\pm 10 \mathrm{~V}$, limited by the CMV rating of the input stage amplifier. In applications involving higher systems common-mode voltages, the input common terminal is not grounded and the common-mode voltages are referenced across the isolation barrier to the output common terminal.


Figure 1. Typical Isolation Amplifier, Current (Input) Mode.

The isolation voltage $\mathrm{V}_{\text {ISO }}$ shown in Figure 1 is the potential difference between the input common and the output common terminals. The isolation voltage rating describes the amount of voltage that the isolation barrier can withstand without breakdown. This feature of the isolation amplifier allows two distinct ground connections to be made when necessary. It allows the isolation amplifier to be used in applications involving very high commonmode voltages and in applications of breaking ground loops.
Many applications involve a large "system common-mode voltage." In such applications, the isolation amplifier's input common terminal is not connected to any ground but the output common terminal is connected to the system ground. In such a case, the term $\mathrm{V}_{\mathrm{CM}}$ shown in Figures 1 and 2 becomes negligible and $\mathrm{V}_{\text {iso }}$ determines the safe limit for the system com-mon-mode voltage. In this manner, the isolation amplifier can accommodate common-mode voltages of 2000 V or more.


Figure 2. Typical Isolation Amplifier, Voltage (Input) Mode.

## COMMON-MODE REJECTION AND ISOLATION REJECTION

Isolation-mode rejection (IMR) is another term that some other manufacturers refer to as common-mode rejection (CMR). The preceding discussion on the common-mode voltage and isolation voltage helps recognize the difference between CMR and IMR. The CMR is the measure of the input stage amplifier's ability to reject common-mode input signals (common-mode with reference to the output common) while transmitting the differential signal across the isolation barrier. The isolation-mode rejection ratio (IMRR) is defined by the equations shown in Figures 1 and 2. Thus, understanding the IMR capability of isolation amplifiers allows their meaningful use in applications requiring very high common-mode rejection ratios such as 100 dB to 140 dB .

## ISOLATION VOLTAGE RATINGS, TEST VOLTAGE

It is important to understand the significance of the continuous derated isolation voltage specification and its relationship to the actual test voltage applied to the unit. Since a "continuous" test is impractical in a product manufacturing situation (implies infinite test duration) it is generally accepted practice to perform a production test at a higher voltage than the continuous rating for some shorter length of time.
The important consideration is then the relationship between actual test conditions and the continuous derated minimum specification." There are several rules of thumb used throughout the industry to establish this relationship. For most isolation amplifiers, Burr-Brown has chosen a very

## For Immediate Assistance, Contact Your Local Salesperson

conservative one: $\mathrm{V}_{\text {TEST }}=\left(2 \times \mathrm{V}_{\text {Continous RAting }}\right)+1000 \mathrm{~V}$. This relationship is appropriate for conditions where the system transient voltages are not well defined.* Where the real voltages are well defined or where the isolation voltage is not continuous, the user may choose to use a less conservative derating to establish a specification from the test voltage.
Beginning with the introduction of the ISO120 and ISO121, new introductions are being tested for partial discharge. To accommodate poorly defined transients, the part under test is exposed to a voltage 1.6 times the continuous rated voltage and must display a partial discharge level of $\leq 5 \mathrm{pC}$ in a $100 \%$ production test. This method is described in detail in the ISO120 data sheet.

## APPLICATIONS OF ISOLATION AMPLIFIERS

When one or more of the following conditions/requirements are present in an application, an isolation amplifier would generally be the right choice as a signal conditioning device:

- When ohmic isolation between the signal source and the output is a requirement (isolation impedance between the input and the output is $>10 \mathrm{M} \Omega$ ).
- When common-mode noise and voltage rejection requirements are $>100 \mathrm{~dB}$.
- When is necessary to process signals in the presence of, or riding on, high common-mode voltages (CMV >> 10V).
In general, most applications can be broadly categorized into the following four types:
- Amplifying and measuring low level signals in the presence of high common-mode voltages.
- Breaking ground loops and/or eliminating source ground connections. The isolation amplifier provides full floating input, eliminating the need for connections to source ground, and thus allowing two-wire hook-up to the signal sources.
- Providing an interface between medical patient monitoring equipment and the transducer/devices that may be in physical contact with the patients. Such applications require high isolation voltage levels and very low leakage currents.
- Providing isolation protection to electronic instruments/equipment. Large common-mode voltages occasionally cause hazardous electronic faults. The low leakage currents and high isolation voltage capabilities of isolation amplifiers help protect instruments against damage caused by such faults.

[^12]
## Or, Call Customer Service at 1-800-548-6132 (USA Only)

Isolation amplifier performance requirements vary significantly, depending on the type of requirement. In applications where bandwidth and speed of response are more important than gain accuracy and linearity, the optically or capacitively coupled amplifiers will be the best choice. For applications where gain accuracy and linearity are key parameters, Burr-Brown's family of transformer or capacitively coupled amplifiers are the suitable choice.

## ISOLATION AMPLIFIERS SELECTION GUIDES

The following Selection Guides show parameters for the high grade. Refer to the Product Data Sheet for a full selection of grades. Models shown in boldface are new products introduced since publication of the previous Burr-Brown IC Data Book.

| Descrip | Model | Isolation Voltage (V) |  | Isolation Mode Rejection,typ |  | Leakage Current at Test Voltage ( $\mu \mathrm{A}$ ) | Iso Impedance |  | Gain Nonlinearity |  | Voltage Drift | Blas |  | Ext |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Pulse Test, |  |  | $\begin{gathered} \text { Drift } \\ \left( \pm \mu \mathrm{V} /{ }^{\circ} \mathrm{C}\right) \end{gathered}$ |  |  | Current | $\pm 3 \mathrm{~dB}$ <br> Freq | Iso Power |  | Page |
|  |  | Peak | Peak | (dB) | (dB) |  |  |  |  |  | (\%) | (\%) | $\max$ | max | (kHz) | Req | Temp ${ }^{(1)}$ | No. |
| High Isolation Voltage | 3656G | $\pm 3500$ | $\pm 8000$ | 160 | 125 |  | 0.5 | $10^{12}$ | 6 | $\pm 0.05$ | $\pm 0.03$ | $\underset{(1000 / G}{5+}$ | $100 \mathrm{nA}$ $\left.\mathrm{G}_{1}\right)$ | 30 | No | Ind | 4-108 |
| Low Cost SelfPowered | ISO212 | $\pm 1060$ | $\pm 1697$ | 160 | 115 | 2 | $10^{10}$ | 12 | $\pm 0.025$ | $\pm 0.015$ | $\begin{gathered} \pm \pm 30 \\ ( \pm 30 / G, \end{gathered}$ | $50 n A$ | 1 | No | Com | S4-51 |

NOTES: The package for the 3656G is a DIP, the package for the ISO212P is a SIP. (1) Ind $=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C} \mathrm{Com}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.

## OPTICALLY COUPLED AMPLIFIERS

| Descrip | Model | Isolation <br> Voltage (V) |  | Isolation Mode Rejection, typ |  | Leakage Current at Test Voltage ( $\mu \mathrm{A}$ ) | Iso Impedance |  | Gain Nonlinearity |  | $\begin{aligned} & \text { Volt- } \\ & \text { age } \\ & \text { Drift } \\ & \left( \pm \mu \mathrm{V} /{ }^{\circ} \mathrm{C}\right) \\ & \max \end{aligned}$ | Bias <br> Current $\pm 3 \mathrm{~dB}$ |  | $\begin{aligned} & \text { Ext } \\ & \text { Iso } \end{aligned}$ | $\begin{aligned} & \text { Page } \\ \text { Temp } & \text { () } \end{aligned}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Cont <br> Peak | Test, Peak | $\begin{aligned} & \overline{\mathrm{DC}} \\ & \text { (dB) } \end{aligned}$ | 60 Hz <br> (dB) |  |  |  | $\begin{gathered} \overline{\max } \\ (\%) \end{gathered}$ | $\begin{aligned} & \text { typ } \\ & \text { (\%) } \end{aligned}$ |  |  | $\begin{aligned} & \text { Freq } \\ & \text { (kHz) } \end{aligned}$ | Power Req |  |  |
| Balanced Current Input | 3650G | $\pm 2000$ | $\pm 5000$ | 140 | 120 | $0.25{ }^{(2)}$ | $10^{12}$ | 1.8 | $\pm 0.05$ | $\pm 0.02$ | 5 | 10nA | 15 | Yes ${ }^{(3)}$ | Ind | 4-100 |
| Balanced | 3652G | $\pm 2000$ | $\pm 5000$ | 140 | 120 | $0.25{ }^{(2)}$ | $10^{12}$ | 1.8 | $\pm 0.1$ | $\pm 0.05$ | 25 | 50nA | 15 | Yes | Ind | 4-100 |
| Low Drift Wide BW | ISO100P | 750 | 2500 | $146{ }^{(3)}$ | $108{ }^{(3)}$ | 0.3 | $10^{12}$ | 2.5 | 0.07 | 0.02 | $4^{(3)}$ | 10nA | 60 | Yes | Ind | 4-8 |

NOTES: All packages are DIPs. (1) Ind $=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. (2) At $240 \mathrm{~V} / 60 \mathrm{~Hz}$. (3) $\mathrm{R}_{\mathbb{N}}=10 \mathrm{k} \Omega$, Gain $=100$.

CAPACITOR COUPLED, HERMETICALLY SEALED AMPLIFIERS


NOTES: All packages are DIPs. (1) Ind $=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. $\mathrm{Com}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$. (2) Partial discharge voltage. (3) Not Hermetic.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

ISOLATION POWER SUPPLIES ${ }^{(1)}$
Boldface $=$ NEW

| Description | Model | Isolation Voltage (V) |  | Input Voltage (VDC) |  | Leakage Current 240VAC 60 Hz ( $\mu \mathrm{A}$ ) | Isolation Impedance |  | Current, Balanced Loads On All Outputs (mA) |  | Sensitivity To Input Change (V/V) | Temp ${ }^{(2)}$ | Pkg | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Cont Peak | Pulse/ <br> Test <br> Peak | min | max |  | ( $\Omega$ ) | (pF) | Rated | Max ${ }^{(1)}$ |  |  |  |  |
| Single | 700 | 1500 | 4200 | 10 | 18 | 1 | $10^{10}$ | 5 | $\pm 3$-30 | $\pm 60$ | 1.08 | Ind | Mod | 4-86 |
| $\pm 15 \mathrm{~V}$ | 700 U | 2000 | 5000 | 10 | 18 | 1 | $10^{10}$ | 3 | $\pm 3$-30 | $\pm 60$ | 1.08 | Ind | Mod | 4-86 |
| Output | PWS725A | 2121 | 4000 | 7 | 18 | 1.2 | $10^{12}$ | 9 | $\pm 15$ | $\pm 40$ | 1.15 | Ind | DIP | 4-65 |
|  | PWS726A | 4950 | 8000 | 7 | 18 | 1.2 | $10^{12}$ | 9 | $\pm 15$ | $\pm 40$ | 1.15 | Ind | DIP | 4-65 |
| Dual $\pm 15 \mathrm{~V}$ | 722 | 4950 | 8000 | 5 | 16 | 1 | $10^{10}$ | 6 | $\pm 3-40$ | $\pm 50$ | 1.13 | Ind | Mod | 4-92 |
| Output | PWS727 | 1060 | 1700 | 10 | 18 | 1.5 | $10^{12}$ | 8 | $\pm 15$ | $\pm 30$ | 1.15 | Com | Mod | S4-62 |
|  | PWS728 | 1060 | 1700 | 4.5 | 5.5 | 1.5 | $10^{12}$ | 8 | $\pm 15$ | $\pm 30$ | 3.2 | Com | Mod | S4-62 |
| Quad $\pm 15 \mathrm{~V}$ <br> Output | 710 | 1000 | 3100 | 10 | 18 | 1 | $10^{10}$ | 8 | $\pm 9.5$ | $\pm 60$ | 1.08 | Ind | Mod | 4-88 |
| Quad $\pm 8 \mathrm{~V}$ <br> Output | 724 | 1000 | 3000 | 5 | 16 | 1 | $10^{10}$ | 6 | $\pm 3$-16 | $\pm 60$ | 0.63 | Ind | Mod |  |
| Multiple | PWS740 | 2121 | 4000 | 7 | 20 | 1.5 | $10^{12}$ | 3 | $30^{(3)}$ | $60^{(3)}$ | 1.20 | Ind | Sys ${ }^{(4)}$ | 4-96 |
| Output (1-8) | PWS745 ${ }^{(8)}$ | 1060 | 1700 | $4.5{ }^{(5)}$ | $18^{(6)}$ | 1.5 | $10^{12}$ | 8 | $\pm 15$ | 30 | (7) | Ind | Comp | S4-69 |
|  | PWS750 | 1060 | 1700 | 4.5 ${ }^{(5)}$ | $18{ }^{(6)}$ | 1.5 | $10^{12}$ | 8 | $\pm 15$ | 30 | (7) | Ind | Comp | S4-71 |

NOTES: (1) See complete Product Data Sheet for full specifications, especially regarding output current capabilities. (2) Ind $=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. Com $=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$. (3) Per channel. (4) $1 \mathrm{TO}-3$ driver per 8 channels, plus 2 DIPs per channel. (5) 5 V operation. (6) 15 V operation. (7) 5 V operation: 3.2 ; 15 V operation: 1.15. (8) PWS745-1 driver may also be used with PWS740 and PWS750 components.

## CAPACITOR-COUPLED ISOLATION AMPLIFIER, WITH POWER

Boldface $=$ NEW

| Description | Model | Isolation Voltage (V) Pulse/ |  | Isolation Mode Rejection, typ |  | Leakage Current at Test Voltage ( $\mu \mathrm{A}$ ) | Iso Impedance |  | Gain Non$\frac{\text { linearity }}{\max \text { typ }}$ <br> (\%) (\%) | $\begin{aligned} & \text { Volt- } \\ & \text { age } \\ & \text { Drift } \\ & \left( \pm \mu \mathbf{V} /{ }^{\circ} \mathbf{C}\right) \\ & \max \end{aligned}$ |  | $\pm 3 \mathrm{~dB}$ <br> Freq <br> (kHz) | $\begin{array}{r} \text { Page } \\ \text { Temp }{ }^{(1)} \text { No. } \end{array}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Cont Peak | Test, Peak | $\begin{aligned} & \text { DC } \\ & \text { (dB) } \end{aligned}$ | $\begin{aligned} & 60 \mathrm{~Hz} \\ & \text { (dB) } \end{aligned}$ |  |  |  |  |  |  |  |  |  |
| 1500VAC Input Power | ISO103 | 2121 | $3394{ }^{(2)}$ | 160 | 130 | 1.0 | $10^{12}$ | 11 | 0.0250 .01 | 400 ${ }^{(1)}$ | $50 \mu \mathrm{~A}$ | 20 | Ind | S4-8 |
| 1500VAC Output Powe | ISO113 | 2121 | $3394{ }^{(2)}$ | 160 | 130 | 1.0 | $10^{12}$ | 11 | 0.020 .012 | 400 ${ }^{(1)}$ | $50 \mu \mathrm{~A}$ | 20 | Ind | S4-32 |
| 2500VAC <br> Input Power | ISO107 | 3535 | 8000 | 160 | 100 | 1.2 | $10^{12}$ | 13 | 0.0250 .01 | 400 ${ }^{(1)}$ | 50, A | 20 | Ind | S4-16 |

NOTES: All packages are DIPs. (1) Ind $=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. (2) Partial discharge voltage.

CAPACITIVELY COUPLED VOLTAGE-TO-FREQUENCY CONVERTER
Boldface $=$ NEW

| Descrip | Model | Isolation Voltage (V) Pulse/ |  | Leakage Current at Test Voltage ( $\mu \mathrm{A}$ ) | Isolation Impedance |  | Non-linearity at 1 MHz (typ) | Bias Current max ( $\mu \mathrm{A}$ ) | Operating Freq max (MHz) | External Isolation Power Req | Temp ${ }^{\text {(1) }}$ | $\begin{aligned} & \text { Page } \\ & \text { 1) } \quad \text { No. } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Cont Peak | $\begin{aligned} & \text { Test } \\ & \text { Peak } \end{aligned}$ |  |  |  |  |  |  |  |  |  |
| 1500Vrms | ISO108 | 2121 | 3394 ${ }^{(2)}$ | 0.3 typ | $10^{12}$ | 3 | 0.01 | 250 | 3 | Yes | Ind | S4-24 |
| 3500 Vrms | ISO109 | 4950 | $7918^{(2)}$ | 0.3 typ | $10^{12}$ | 3 | 0.01 | 250 | 3 | Yes | Ind | S4-24 |

NOTES: Package is DIP. (1) Ind $=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. (2) Partial discharge voltage.


## Low-Cost, Internally Powered ISOLATION AMPLIFIER

## FEATURES

- SIGNAL AND POWER IN ONE DOUBLE-WIDE (0.6') SIDE-BRAZED PACKAGE
- 5600Vpk TEST VOLTAGE
- 1500Vrms CONTINUOUS AC BARRIER RATING
- WIDE INPUT SIGNAL RANGE: -10 V to +10 V
- WIDE BANDWIDTH: 20kHz Small Signal, 20kHz Full Power
- BUILT-IN ISOLATED POWER: $\pm 10 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ Input, $\pm 50 \mathrm{~mA}$ Output
- MULTICHANNEL SYNCHRONIZATION CAPABILITY (TTL)
- BOARD AREA ONLY 0.72in. ${ }^{2}$ (4.6cm ${ }^{2}$ )


## DESCRIPTION

The ISO103 isolation amplifier provides both signal and power across an isolation barrier. The ceramic non-hermetic hybrid package with side-brazed pins contains a transformer-coupled DC/DC converter and a capacitor-coupled signal channel.

Extra power is available on the isolated input side for external input conditioning circuitry. The converter is protected from shorts to ground with an internal current limit, and the soft-start feature limits the initial currents from the power source. Multiple-channel synchronization can be accomplished by applying a TTL clock signal to paralleled Sync pins. The Enable con-

## APPLICATIONS

- MULTICHANNEL ISOLATED DATA ACQUISITION
- ISOLATED 4-20mA LOOP RECEIVER AND POWER
- POWER SUPPLY AND MOTOR CONTROL
- GROUND LOOP ELIMINATION

trol is used to turn off transformer drive while keeping the signal channel demodulator active. This feature provides a convenient way to reduce quiescent current for low power applications.
The wide barrier pin spacing and internal insulation allow for the generous 1500 Vrms continuous rating. Reliability is assured by $100 \%$ barrier breakdown testing that conforms to UL1244 test methods. Low barrier capacitance minimizes AC leakage currents.

These specifications and built-in features make the ISO103 easy to use, as well as providing for compact PC board layouts.

## SPECIFICATIONS

## ELECTRICAL

At $T_{A}=+25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{cc2}}= \pm 15 \mathrm{~V}$, $\pm 15 \mathrm{~mA}$ output current unless otherwise noted.

| PARAMETER | CONDITIONS | ISO103 |  |  | ISO103B |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ISOLATION |  |  |  |  |  |  |  |  |
| Rated Continuous Voltage ${ }^{(1)}$ |  |  |  |  |  |  |  |  |
| AC, 60 Hz | $\mathrm{T}_{\text {MS }}$ to $\mathrm{T}_{\text {mix }}$ | 1500 |  |  | * |  |  | Vrms |
| DC | $\mathrm{T}_{\text {MiN }}$ to $T_{\text {Mix }}$ | 2121 |  |  |  |  |  | VDC |
| Test Breakdown, $100 \%$ AC, 60 Hz | ${ }^{\text {min }} 10 \mathrm{~s}$ | 5657 |  |  | - |  |  | Vpk |
| Isolation-Mode Rejection | $1500 \mathrm{Vrms}, 60 \mathrm{~Hz}$ |  | 130 |  |  | - |  | dB |
|  | 2121VDC |  | 160 |  |  | * |  | dB |
| Barrier Impedance |  |  | $10^{12}\| \| 9$ |  |  | * |  | $\Omega \\| p F$ |
| Leakage Current | $240 \mathrm{Vrms}, 60 \mathrm{~Hz}$ |  | 1 | 2 |  | * | - | $\mu \mathrm{A}$ |
| GAIN |  |  |  |  |  |  |  |  |
| Nominal |  |  | 1 |  |  | * |  | $\mathrm{V} N$ |
| Initial Error |  |  | $\pm 0.12$ | $\pm 0.3$ |  | $\pm 0.08$ | $\pm 0.15$ | \% FSR |
| Gain vs Temperature |  |  | $\pm 60$ | $\pm 100$ |  | $\pm 20$ | $\pm 50$ | ppm/ $/{ }^{\circ} \mathrm{C}$ |
| Nonlinearity | $V_{0}=-10 \mathrm{~V}$ to 10 V |  | $\pm 0.026$ | $\pm 0.05$ |  | $\pm 0.018$ | $\pm 0.025$ | \% FSR |
|  | $\mathrm{V}_{0}=-5 \mathrm{~V}$ to 5 V |  | $\pm 0.009$ |  |  | . |  | \%FSR |
| INPUT OFFSET VOLTAGE |  |  |  |  |  |  |  |  |
| Initial Offset |  |  | $\pm 20$ | $\pm 60$ |  | * | * | mV |
| vs Temperature |  |  | $\pm 300$ | $\pm 500$ |  | $\pm 100$ | $\pm 250$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| vs Power Supplies | $\mathrm{V}_{\mathrm{cc} 2}= \pm 10 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ |  | 0.9 |  |  | . |  | $\mathrm{mV} / \mathrm{N}$ |
| vs Output Supply Load | $\mathrm{I}_{0}=0$ to $\pm 50 \mathrm{~mA}$ |  | $\pm 0.3$ |  |  | - |  | $\mathrm{mV} / \mathrm{mA}$ |
| SIGNAL INPUT |  |  |  |  |  |  |  |  |
| Voltage Range | Output Voltage in Range | $\pm 10$ | $\pm 15$ |  | * | * |  | V |
| Resistance |  |  | 200 |  |  | - |  | $\mathrm{k} \Omega$ |
| SIGNAL OUTPUT |  |  |  |  |  |  |  |  |
| Voltage Range |  | $\pm 10$ | $\pm 12.5$ |  | * | , |  | V |
| Current Drive |  | $\pm 5$ | $\pm 20$ |  | * | * |  | mA |
| Ripple Voltage, 800 kHz Carrier |  |  | 25 |  |  | - |  | mVp-p |
| $400 \Omega / 4.7 \mathrm{nF}$ (See Figure 4) |  |  | 5 |  |  | * |  | $\mathrm{mVp}-\mathrm{p}$ |
| Capacitive Load Drive |  |  | 1000 |  |  | * |  | pF |
| Voltage Noise |  |  | 4 |  |  | * |  | $\mu \mathrm{V} / \sqrt{\mathrm{Hz}}$ |
| FREQUENCY RESPONSE |  |  |  |  |  |  |  |  |
| Small Signal Bandwidth |  |  | 20 |  |  | * |  | kHz |
| Slew Rate |  |  | 1.5 |  |  | * |  | V/us |
| Settling Time | 0.1\%, -10/10V |  | 75 |  |  | - |  | $\mu \mathrm{s}$ |
| POWER SUPPLIES |  |  |  |  |  |  |  |  |
| Rated Voltage, $\mathrm{V}_{\mathrm{cc} 2}$ |  |  | $\pm 15$ |  |  | * |  | V |
| Voltage Range |  | $\pm 10$ |  | $\pm 18$ | * |  | * | V |
| Input Current | $I_{0}= \pm 15 \mathrm{~mA}$ |  | +90/-4.5 |  |  | * |  | mA |
| Ripple Current | No Filter |  | 60 |  |  | * |  | mAp-p |
| $\mathrm{C}_{\text {IN }}=1 \mu \mathrm{~F}$ |  |  | 3 |  |  | * |  | mAp-p |
| Rated Output Voltage |  | $\pm 14.25$ | $\pm 15$ | $\pm 15.75$ | * | - | * | V |
| Output Current | Balanced Load |  | $\pm 15$ | $\pm 50$ |  | * | * | mA |
| Single |  |  | 30 | 100 |  | * | * | mA |
| Load Regulation | Balanced Load |  | 0.3 |  |  | - |  | \%/mA |
| Line Regulation |  |  | 1.12 |  |  | - |  | V/V |
| Output Voltage vs Temperature |  |  | 2.5 |  |  | * |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| Voltage Balance Error, $\pm \mathrm{V}_{\mathrm{cc} 1}$ |  |  | 0.05 |  |  | * |  | \% |
| Voltage Ripple ( 800 kHz ) | No External Capacitors |  | 50 |  |  | * |  | mVp-p |
| $C_{\text {ExT }}=1 \mu \mathrm{~F}$ |  |  | 5 |  |  | * |  | $\mathrm{mVp}-\mathrm{p}$ |
| Output Capacitive Load |  |  |  | 1 |  |  | - | $\mu \mathrm{F}$ |
| Sync Frequency | TTL, 50\% Duty Cycle | 1.25 | 1.6 | 2 | * | * | * | MHz |
| TEMPERATURE RANGE |  |  |  |  |  |  |  |  |
| Specification |  | -25 |  | +85 | * |  | * | ${ }^{\circ} \mathrm{C}$ |
| Operating |  | -25 |  | +85 | * |  | * | ${ }^{\circ} \mathrm{C}$ |
| Storage |  | -25 |  | +125 | * |  | * | ${ }^{\circ} \mathrm{C}$ |

NOTE: (1) Conforms to UL1244 test methods. $100 \%$ tested at 1500 V rms for 1 minute.

MECHANICAL


## ABSOLUTE MAXIMUM RATINGS



PIN CONFIGURATION


## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{cc} 2}= \pm 15 \mathrm{VDC}, \pm 15 \mathrm{~mA}$ output current unless otherwise noted.



LARGE SIGNAL TRANSIENT RESPONSE




ISOLATED POWER SUPPLY LOAD REGULATION AND EFFICIENCY


## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\text {cc2 }}= \pm 15 \mathrm{VDC}, \pm 15 \mathrm{~mA}$ output current unless otherwise noted.



## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## THEORY OF OPERATION

The block diagram on the front page shows the isolation amplifier's synchronized signal and power configuration, which eliminate beat frequency interference. A proprietary 800 kHz oscillator chip, power MOSFET transformer drivers, patented square core wirebonded transformer, and single chip diode bridge provide power to the input side of the isolation amplifier as well as external loads. The signal channel capacitively couples a duty-cycle encoded signal across the ceramic high-voltage barrier built into the package. A proprietary transmitter-receiver pair of integrated circuits, laser trimmed at wafer level, and coupled through a pair of matched "fringe" capacitors, result in a simple, reliable design.

## SIGNAL AND POWER CONNECTIONS

Figure 1 shows the proper power supply and signal connections. All power supply pins should be bypassed as shown with the $\pi$ filter for $+\mathrm{V}_{\mathrm{CC} 2}$, an option recommended if more than $\pm 15 \mathrm{~mA}$ are drawn from the isolated supply. Separate rectifier output pins ( $\pm \mathrm{V}_{\mathrm{CC} 1}$ ) and amplifier supply input pins $\left( \pm \mathrm{V}_{\mathrm{c}}\right)$ allow additional ripple filtering and/or regulation. The separate input and output common pins and output sense are low current inputs tied to the signal source ground, output ground, and output load, respectively, to minimize errors due to IR drop in long conductors. Otherwise, connect Com 1 to Gnd 1, Com 2 to Gnd 2, and Sense to $\mathrm{V}_{\text {out }}$ at the ISO103 socket. The enable pin may be left open if the ISO103 is continuously operated. If not, a TTL low level will disable the internal DC/DC converter. The Sync input must be grounded for unsynchronized operation while a 1.25 MHz to 2 MHz TTL clock signal provides synchronization of multiple units.

## OPTIONAL GAIN AND OFFSET ADJUSTMENTS

Rated gain accuracy and offset performance can be achieved with no external adjustments, but the circuit of Figure 2a
may be used to provide a gain trim of $\pm 0.5 \%$ for the values shown; greater range may be provided by increasing the size of $R_{1}$ and $R_{2}$. Every $2 k \Omega$ increase in $R_{1}$ will give an additional $1 \%$ adjustment range, with $R_{2} \geq 2 R_{1}$. If safety or convenience dictate location of the adjustment potentiometer on the other side of the barrier from the position shown in Figure $2 a$, the position of $R_{1}$ and $R_{2}$ may be reversed.
Gains greater than 1 may be obtained by using the circuit of Figure 2b. Note that the effect of input referred errors will be multiplied at the output in proportion to the increase in gain. Also, the small-signal bandwidth will be decreased in inverse proportion to the increase in gain. In most instances, a precision gain block at the input of the isolation amplifier will provide better overall performance.


FIGURE 2a. Gain Adjust.


FIGURE 2b. Gain Setting.


FIGURE 1. Signal and Power Connections.

Figure 3 shows a method for trimming $\mathrm{V}_{\mathrm{os}}$ of the ISO103. This circuit may be applied to either Signal Com (input or output) as desired for safety or convenience. With the values shown, $\pm 15 \mathrm{~V}$ supplies and unity gain, the circuit will provide $\pm 150 \mathrm{mV}$ adjustment range and 0.25 mV resolution with a typical trim potentiometer. The output will have some sensitivity to power supply variations. For a $\pm 100 \mathrm{mV}$ trim, power supply sensitivity is $8 \mathrm{mV} / \mathrm{V}$ at the output.


FIGURE 3. V os Adjust.

## OPTIONAL OUTPUT FILTER

Figure 4 shows an optional output ripple filter that reduces the 800 kHz ripple voltage to $<5 \mathrm{mVp}-\mathrm{p}$ without compromising DC performance. The small signal bandwidth is extended above 30 kHz as a result of this compensation.


FIGURE 4. Ripple Reduction.

## MULTICHANNEL SYNCHRONIZATION

Synchronization of multiple ISO103s can be accomplished by connecting pin 15 of each device to an external TTL level oscillator, as shown in Figure 7. The PWS750-1 oscillator is convenient because its nominal synchronizing output frequency is 1.6 MHz , resulting in a 800 kHz carrier in the ISO103 (its nominal unsynchronized value). The open collector output typically switches 7.5 mA to a 0.2 V low level so that the external pull-up resistor can be chosen for different pull-up voltages as shown in Figure 7. The number of channels synchronized by one PWS750-1 is determined by the total capacitance of the sync voltage conductors. They must be less than 1000 pF to ensure TTL level switching at 800 kHz . At higher frequencies the capacitance must be proportionally lower.
Customers can supply their own TTL level synchronization logic provided the frequency is between 1.25 MHz and 2 MHz , and the duty cycle is greater than $25 \%$.

Multichannel synchronization with reduced power dissipation for applications requiring less than $\pm 15 \mathrm{~mA}$ from $\mathrm{V}_{\mathrm{CC} 1}$ is accomplished by driving both the Sync input pin (15) and Enable pin (13) with the TTL oscillator as shown in Figure 5.

## ISOLATION BARRIER VOLTAGE

The typical performance of the ISO103 under conditions of barrier voltage stress is indicated in the first two performance curves-Recommended Range of Isolation Voltage and IMR/Leakage vs Frequency. At low barrier modulation levels, errors can be determined by the IMRR characteristic. At higher barrier voltages, typical performance is obtained as long as the $\mathrm{dv} / \mathrm{dt}$ across the barrier is below the shaded area in the first curve. Otherwise, the signal channel will be interrupted, causing the output to distort, and/or shift DC level. This condition is temporary, with normal operation resuming as soon as the transient subsides. Permanent damage to the integrated circuits occurs only if transients exceed $20 \mathrm{kV} / \mu \mathrm{s}$. Even in this extreme case, the barrier integrity is assured.

## HIGH VOLTAGE TESTING

The ISO103 was designed to reliably operate with 1500 V rms continuous isolation barrier voltage. To confirm barrier integrity, a two-step breakdown test is performed on $100 \%$ of the units. First, a 5600 V peak, 60 Hz barrier potential is applied for 10 s to verify that the dielectric strength of the insulation is above this level. Following this exposure, a $1500 \mathrm{Vrms}, 60 \mathrm{~Hz}$ potential is applied for one minute to conform to UL1244. Life-test results show reliable operation under continuous rated voltage and maximum operating temperature conditions.


FIGURE 5. Reduced Power Dissipation.


FIGURE 6. Isolated 4-20mA Instrument Loop.


FIGURE 7. Synchronized-Multichannel Isolation.


# High-Voltage, Internally Powered ISOLATION AMPLIFIER 

## FEATURES

- SIGNAL AND POWER IN ONE TRIPLE-WIDE PACKAGE
- 8000Vpk TEST VOLTAGE
- 2500 Vrms CONTINUOUS AC BARRIER RATING
- wide input signal range: -10 V to +10 V
- WIDE BANDWIDTH: 20kHz Small Signal, 20kHz Full Power
- BUILT-IN ISOLATED POWER: $\pm 10 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ Input, $\pm 50 \mathrm{~mA}$ Output
- MULTICHANNEL SYNCHRONIZATION CAPABILITY (TTL)


## DESCRIPTION

The ISO107 isolation amplifier provides both signal and power across an isolation barrier. The ceramic side-brazed hybrid package contains a transformercoupled DC/DC converter and a capacitor-coupled signal channel.
Extra power is available on the isolated input side for external input conditioning circuitry. The converter is protected from shorts to ground with an internal current limit, and the soft-start feature limits the initial currents from the power source. Multiple-channel synchronization can be accomplished by applying a TTL clock signal to paralleled Sync pins. The Enable con-

## APPLICATIONS

- MULTICHANNEL ISOLATED DATA ACQUISITION
- BIOMEDICAL INSTRUMENTATION
- POWER SUPPLY AND MOTOR CONTROL - GROUND LOOP ELIMINATION

trol is used to turn off transformer drive while keeping the signal channel demodulator active. This feature provides a convenient way to reduce quiescent current for low power applications.
The wide barrier pin spacing and internal insulation allow for the generous 2500 V rms continuous rating. Reliability is assured by $100 \%$ barrier breakdown testing that conforms to UL544 test methods. Low barrier capacitance minimizes AC leakage currents.
These specifications and built-in features make the ISO107 easy to use, as well as providing for compact PC board layouts.

[^13]
## SPECIFICATIONS

## ELECTRICAL

$T_{A}=+25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{cc} 2}= \pm 15 \mathrm{~V}$, $\pm 15 \mathrm{~mA}$ output current unless otherwise noted.

| PARAMETERS | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ISOLATION <br> Rated Continuous Voltage (1) $\mathrm{AC}, 60 \mathrm{~Hz}$ $D C$ <br> Test Breakdown, AC, 60 Hz Isolation-Mode Rejection <br> Barrier Impedance Leakage Current | $\begin{gathered} T_{\text {MI }} \text { to } T_{\text {max }} \\ T_{\text {MN }} \text { to } T_{\text {mx }} \\ 10 \mathrm{~s} \\ 2500 \mathrm{Vrms}, 60 \mathrm{~Hz} \\ 2121 \mathrm{VDC} \\ 240 \mathrm{Vrms}, 60 \mathrm{~Hz} \end{gathered}$ | $\begin{aligned} & 2500 \\ & 3500 \\ & 8000 \end{aligned}$ | $\begin{gathered} 100 \\ 160 \\ 10^{12} \\| 13 \\ 1.2 \end{gathered}$ | 2 | Vrms <br> VDC <br> Vpk dB dB $\Omega \\| p F$ $\mu \mathrm{A}$ |
| GAIN <br> Nominal Initial Error Gain vs Temperature Nonlinearity |  |  | $\begin{gathered} 1 \\ \pm 0.1 \\ \pm 50 \\ \pm 0.01 \end{gathered}$ | $\begin{gathered} \pm 0.25 \\ \pm 120 \\ \pm 0.025 \end{gathered}$ | V/N \% FSR ppm/ ${ }^{\circ} \mathrm{C}$ \% FSR |
| INPUT OFFSET VOLTAGE <br> Initial Offset <br> vs Temperature <br> vs Power Supplies | $V_{C C 2}= \pm 10 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ |  | $\begin{gathered} \pm 20 \\ \pm 150 \\ \pm 2 \end{gathered}$ | $\begin{aligned} & \pm 50 \\ & \pm 400 \end{aligned}$ | mV $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ mVN |
| INPUT <br> Voltage Range Resistance | Output Voltage in Range | $\pm 10$ | $\begin{aligned} & \pm 15 \\ & 200 \\ & \hline \end{aligned}$ |  | $\begin{gathered} \mathrm{V} \\ \mathrm{k} \Omega \end{gathered}$ |
| SIGNAL OUTPUT <br> Voltage Range Current Drive <br> Ripple Voltage, 800 kHz Carrier (See Figure 4) <br> Capacitive Load Drive <br> Voltage Noise |  | $\begin{gathered} \pm 10 \\ \pm 5 \end{gathered}$ | $\begin{gathered} \pm 12.5 \\ \pm 20 \\ 20 \\ 1000 \\ 4 \end{gathered}$ |  | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \\ \mathrm{mVp-p} \\ \mathrm{pF} \\ \mu \mathrm{~V} / \sqrt{H z} \end{gathered}$ |
| FREQUENCY RESPONSE <br> Small Signal Bandwidth <br> Slew Rate <br> Settling Time | 0.1\%, -10/10V |  | $\begin{aligned} & 20 \\ & 1.5 \\ & 75 \end{aligned}$ |  | kHz <br> $\mathrm{V} / \mu \mathrm{s}$ <br> $\mu \mathrm{S}$ |
| POWER SUPPLIES <br> Rated Voltage, $\mathrm{V}_{\mathrm{cc} 2}$ <br> Voltage Range <br> Input Current <br> Ripple Current <br> Rated Output Voltage <br> Output Current <br> Load Regulation <br> Line Regulation <br> Output Voltage vs Temperature <br> Voltage Balance Error, $\pm \mathrm{V}_{\mathrm{cc}}$, <br> Voltage Ripple <br> Output Capacitive Load (See Figure 1) <br> Sync Frequency | $I_{0}= \pm 15 \mathrm{~mA}$ <br> No Filter $C_{\mathbb{N}}=1 \mu \mathrm{~F}$ <br> Balanced Load Single Balanced Load <br> No External Capacitors TTL, 50\% Duty Cycle | $\pm 10$ <br> $\pm 14.25$ <br> 1.25 | $\pm 15$ | $\begin{gathered} \pm 18 \\ \\ \pm 15.75 \\ \pm 50 \\ 100 \\ \\ \\ 1 \\ 2 \end{gathered}$ | $\begin{gathered} V \\ V \\ m A \\ m A p-p \\ m A p-p \\ V \\ m A \\ m A \\ \% / m A \\ V / v \\ m V /{ }^{\circ} \mathrm{C} \\ \% \\ m V p-p \\ \mu \mathrm{~F} \\ \mathrm{MHz} \end{gathered}$ |
| TEMPERATURE RANGE <br> Specification <br> Operating <br> Storage |  | $\begin{aligned} & -25 \\ & -25 \\ & -25 \end{aligned}$ |  | $\begin{gathered} +85 \\ +85 \\ +125 \end{gathered}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

## ISO107

NOTES: (1) Conforms to UL544 test methods. $100 \%$ tested at 2500 V rms for 1 minute.
P Package - 32-PIn Plastic DIP


|  | INCHES |  | MILLIMETERS |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |
| A | 1.580 | 1.620 | 40.13 | 41.15 |
| B | .880 | .900 | 22.35 | 22.86 |
| C | .310 | .370 | 7.87 | 9.40 |
| D | .016 | .020 | 0.41 | 0.51 |
| F | .040 TYP |  | 1.02 TYP |  |
| G | .100 BASIC | 2.54 BASIC |  |  |
| H | .044 | .056 | 1.12 | 1.42 |
| J | .009 | .012 | 0.23 | 0.30 |
| K | .125 | .180 | 3.18 | 4.57 |
| L | .900 | .920 | 22.86 | 23.37 |
| N | .040 | .060 | 1.02 | 1.52 |

NOTE: Leads in true position within $0.01^{n}$ $(0.25 \mathrm{~mm})$ R at MMC at seating plane. Pin numbers shown for reference only. Numbers may not be marked on package.

## ABSOLUTE MAXIMUM RATINGS

|  |  |
| :---: | :---: |
|  | $\mathrm{V}_{\mathrm{IN}}$, Sense Voltage ................................................................... 550 V |
|  |  |
|  | Enable, Sync ................................................................. 0 V to + ${ }_{\text {cc2 }}$ |
|  | Continuous Isolation Voltage ..............................................2500Vrms |
|  | $\mathrm{V}_{\text {iso }}$, dv/dt ...........................................................................20kV/us |
|  | Junction Temperature .............................................................150 ${ }^{\circ} \mathrm{C}$ |
|  | Storage Temperature .............................................. $-25^{\circ} \mathrm{C}$ to +125 ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature, 10s .......................................................... $300^{\circ} \mathrm{C}$ |
|  | Output Short to Gnd 2 Duration........................................Continuous |
|  | $\mathrm{V}_{\mathrm{cc} 1}$ to Gnd 1 Duration ..................................................Contin |

## PIN CONFIGURATION


*Operation requires that this pin be grounded or driven with TTL levels.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{cc} 2}= \pm 15 \mathrm{VDC}, \pm 15 \mathrm{~mA}$ output current unless otherwise noted.






## TYPICAL PERFORMANCE CURVES

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{cc} 2}= \pm 15 \mathrm{VDC}, \pm 15 \mathrm{~mA}$ output current unless otherwise noted.


ISOLATED SUPPLY VOLTAGE AND $V_{O S}$


## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## THEORY OF OPERATION

The block diagram on the front page shows the isolation amplifier's synchronized signal and power configuration, which eliminates beat frequency interference. A proprietary 800 kHz oscillator chip, power MOSFET transformer drivers, patented square core wirebonded transformer, and single chip diode bridge provide power to the input side of the isolation amplifier as well as external loads. The signal channel capacitively couples a duty-cycle encoded signal across the ceramic high-voltage barrier built into the package. A proprietary transmitter-receiver pair of integrated circuits, laser trimmed at wafer level, and coupled through a pair of matched "fringe" capacitors, result in a simple, reliable design.

## SIGNAL AND POWER CONNECTIONS

Figure 1 shows the proper power supply and signal connections. All power supply pins should be bypassed as shown with the $\pi$ filter for $+\mathrm{V}_{\mathrm{CC} 2}$ an option recommended if more than $\pm 15 \mathrm{~mA}$ are drawn from the isolated supply. The separate input and output common pins and output sense are low current inputs tied to the signal source ground, output ground, and output load, respectively, to minimize errors due to IR drop in long conductors. Otherwise, connect Com 1 to Gind 1, Com 2 to Gnd 2, and Sense to $V_{\text {our }}$ at the ISO107 socket. The enable pin may be left open if the ISO107 is continuously operated. If not, a TTL low level will disable the internal DC/DC converter. The Sync input must be grounded for unsynchronized operation while a 1.25 MHz to 2 MHz TTL clock signal provides synchronization of multiple units.

## OPTIONAL GAIN AND OFFSET ADJUSTMENTS

Rated gain accuracy and offset performance can be achieved with no external adjustments, but the circuit of Figure 2a may be used to provide a gain trim of $\pm 0.5 \%$ for the values shown; greater range may be provided by increasing the size of R1 and R1. Every $2 k \Omega$ increase in R1 will give an additional $1 \%$ adjustment range, with R2 $\geq$ R1. If safety or convenience dictates location of the adjustment potentiometer on the other side of the barrier from the position shown in Figure 2a, the position of R1 and R2 may be reserved.
Gains greater than 1 may be obtained by using the circuit of Figure 2b. Note that the effect of input offset errors will be multiplied at the output in proportion to the increase in gain. Also, the small-signal bandwidth will be decreased in in-


FIGURE 2a. Gain Adjust.


FIGURE 2b. Gain Setting.


FIGURE 1. Signal and Power Connections.
verse proportion to the increase in gain. In most instances, a precision gain block at the input of the isolation amplifier will provide better overall performance.
Figure 3 shows a method for trimming $\mathrm{V}_{\text {os }}$ of the ISO107. This circuit may be applied to either Signal Com (input or output) as desired for safety or convenience. With the values shown, $\pm 15 \mathrm{~V}$ supplies and unity gain, the circuit will provide $\pm 150 \mathrm{mV}$ adjustment range and 0.25 mV resolution with a typical trim potentiometer. The output will have some sensitivity to power supply variations. For a $\pm 100 \mathrm{mV}$ trim, power supply sensitivity is $8 \mathrm{mV} / \mathrm{V}$ at the output.


FIGURE 3. $\mathrm{V}_{\mathrm{os}}$ Adjust.

## OPTIONAL OUTPUT FILTER

Figure 4 shows an optional output ripple filter that reduces the 800 kHz ripple voltage to $<3 \mathrm{mVp}-\mathrm{p}$ without compromising DC performance. The small signal bandwidth is extended above 30 kHz as a result of this compensation.


FIGURE 4. Ripple Reduction.

## MULTICHANNEL SYNCHRONIZATION

Synchronization of multiple ISO107s can be accomplished by connecting pin 19 of each device to an external TTL level oscillator, as shown in Figure 6. The PWS750-1 oscillator is convenient because its nominal synchronizing output frequency is 1.6 MHz , resulting in a 800 kHz carrier in the ISO107 (its nominal unsynchronized value). The open collector output typically switches 7.5 mA to a 0.2 V low level so that the external pull-up resistor can be chosen for different pull-up voltages as shown in Figure 6. The number of channels synchronized by one PWS750-1 is determined by the total capacitance of the sync voltage conductors. They must be less than 1000 pF to ensure TTL level switching at 800 kHz . At higher frequencies the capacitance must be proportionally lower.

Customers can supply their own TTL level synchronization logic, provided the frequency is between 1.25 MHz and 2 MHz , and the duty cycle is greater than $25 \%$.

## ISOLATION BARRIER VOLTAGE

The typical performance of the ISO107 under conditions of barrier voltage stress is indicated in the first two performance curves-Recommended Range of Isolation Voltage and IMR/Leakage vs Frequency. At low barrier modulation levels, errors can be determined by the IMRR characteristic. At higher barrier voltages, typical performance is obtained as long as the $\mathrm{dv} / \mathrm{dt}$ across the barrier is below the shaded area in the first curve. Otherwise, the signal channel will be interrupted, causing the output to distort, and/or shift DC level. This condition is temporary, with normal operation resuming as soon as the transient subsides. Permanent damage to the integrated circuits occurs only if transients exceed $20 \mathrm{kV} / \mu \mathrm{s}$. Even in this extreme case, the barrier integrity is assured.

## HIGH VOLTAGE TESTING

The ISO107 was designed to reliably operate with 2500 Vrms continuous isolation barrier voltage. To confirm barrier integrity, a two-step breakdown test is performed on $100 \%$ of the units. First, an 8000 V peak, 60 Hz barrier potential is applied for 10 s to verify that the dielectric strength of the insulation is above this level. Following this exposure, a $2500 \mathrm{Vrms}, 60 \mathrm{~Hz}$ potential is applied for one minute to conform to UL544. Life-test results show reliable operation under continuous rated voltage and maximum operating temperature conditions.


FIGURE 5. ECG Amplifier with Right Leg Drive, Defibrillator Protection, and E.S.U. Blanking.


FIGURE 6. Synchronized-Multichannel Isolation.


## Isolated VOLTAGE-TO-FREQUENCY CONVERTER

## FEATURES

- ISOLATED VFC IN HERMETIC DIP
- HIGH-VOLTAGE AC RATING: ISO108: 1500 Vrms
ISO109: 3500Vrms
- HIGH TRANSIENT IMMUNITY: $10 \mathrm{kV} / \mu \mathrm{s}$
- LOW BARRIER LEAKAGE CURRENT: $0.5 \mu \mathrm{~A}$
- TRUE INPUT INTEGRATING (NOISE REDUCTION)
- HIGH LINEARITY AT HIGH FREQUENCY: $0.01 \%$ at 1 MHz


## DESCRIPTION

The ISO108 and ISO109 provide a high-speed VFC and isolated coupler in a hermetic DIP package. This represents a new function for diverse applications requiring both $\mathrm{A} / \mathrm{D}$ conversion and galvanic isolation.
The input VFC transmits a differential digital signal across the isolation barrier through matched 1 pF ceramic capacitors built into the 24 -pin single-wide (ISO108) and 40-pin double-wide (ISO109) packages. Excellent transient immunity is provided by the barrier capacitor matching, patented sense amp design, and laser trimming.
Extra features include a voltage reference useful for offsetting and calibration, and a TTL-compatible enable input that provides for multiplexing multiple VFC outputs.

# - LOW JITTER AT HIGH FREQUENCY: 200ppm (rms) at 1 MHz <br> - VOLTAGE REFERENCE OUTPUT: 5VDC <br> - MULTIPLEXED OUTPUT CAPABILITY 

## APPLICATIONS

- isolated a/d converter
- BIOMEDICAL DATA ACQUISITION
- PROCESS CONTROL
- INDUSTRIAL DATA ACQUISITION



## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## SPECIFICATIONS

## ELECTRICAL

At $T_{A}=+25^{\circ} \mathrm{C}$ and $\pm \mathrm{V}_{\mathrm{cc} 1}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{cc} 2}=5 \mathrm{~V}$ unless otherwise noted.

| PARAMETER | CONDITIONS | ISO108, 109 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| ISOLATION <br> Rated Continuous Voltage <br> ISO108: AC, 60 Hz <br> DC <br> ISO109: AC, 60 Hz <br> DC <br> Partial Discharge Test ${ }^{(1)}$ <br> ISO108 <br> ISO109 <br> Transient Immunity w/o Signal Loss <br> Barrier Impedance <br> Leakage Current, 60 Hz <br> Isolation Mode Rejection, 60 Hz | $T_{\text {min }}$ to $T_{\text {max }}$ <br> $T_{\text {min }}$ to $T_{\text {max }}$ <br> $T_{\text {min }}$ to $T_{\text {max }}$ <br> $T_{\text {min }}$ to $T_{\text {max }}$ <br> 2500 Vrms <br> 5600 Vrms <br> 240 Vrms <br> 2500 V rms | $\begin{aligned} & 1500 \\ & 2121 \\ & 3500 \\ & 4950 \end{aligned}$ | $\begin{gathered} 10 \\ 10^{2} \\| 3 \\ 0.3 \\ 130 \end{gathered}$ | $\begin{gathered} 5 \\ 5 \\ 0.5 \end{gathered}$ | Vrms <br> VDC <br> Vrms <br> VDC <br> pC <br> pC <br> kV/ $/ \mathrm{s}$ <br> $\Omega \\| p F$ <br> $\mu \mathrm{A}$ <br> dB |
| TRANSFER FUNCTION <br> Voltage-to-Frequency Mode Gain Error Linearity Error Gain Drift PSRR Input Current Range ${ }^{(3)}$ | (2) $\begin{gathered} \mathrm{FSR}=1 \mathrm{MHz} \\ \mathrm{FSR}=1 \mathrm{MHz} \\ \mathrm{FSR}=1 \mathrm{MHz} \\ \mathrm{~V}_{\mathrm{cc}}= \pm 8 \mathrm{~V} \text { to } \pm 18 \mathrm{~V} \\ 0-\mathrm{FS} \text { Output } \end{gathered}$ | 0 | 0.01 | $\begin{gathered} 5 \\ 0.025 \\ 100 \\ 0.1 \\ 250 \end{gathered}$ | $\begin{gathered} \% \\ \% \\ \mathrm{ppm} /^{\circ} \mathrm{C} \\ \% / \mathrm{V} \\ \mu \mathrm{~A} \end{gathered}$ |
| INTEGRATOR OP AMP <br> $\mathrm{V}_{\mathrm{os}}$ <br> $V_{\text {os }}$ Drift <br> $\mathrm{I}_{\mathrm{B}}$ <br> $V_{\text {out }}$ Range <br> Output Current Limit | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | $\bigcirc .2$ | $\begin{aligned} & 35 \\ & 20 \\ & \\ & 20 \end{aligned}$ | $\begin{gathered} 3 \\ 100 \\ 100 \\ +V_{c c 1}-4 \end{gathered}$ | $\begin{gathered} \mathrm{mV} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ \mathrm{nA} \\ \mathrm{~V} \\ \mathrm{~mA} \end{gathered}$ |
| OPEN COLLECTOR OUTPUT $V_{a}$ $I_{\mathrm{OH}}$ Fall Time | $\begin{gathered} \mathrm{V}_{\mathrm{OUT}}=10 \mathrm{~mA} \\ V_{\mathrm{OH}}=20 \mathrm{~V} \\ \mathrm{R}_{\mathrm{L}}=470 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} 0.25 \\ 0.1 \\ 50 \\ \hline \end{gathered}$ | $\begin{gathered} 0.4 \\ 1 \end{gathered}$ | $\begin{gathered} V \\ \mu \mathrm{~A} \\ \mathrm{~ns} \end{gathered}$ |
| REFERENCE VOLTAGE <br> Accuracy <br> Drift <br> Output Current Limit <br> PSRR <br> Output Impedance | $\begin{aligned} V_{\mathrm{Cc}_{1}} & = \pm 8 \mathrm{~V} \text { to } \pm 18 \mathrm{~V} \\ \mathrm{I}_{0} & =0 \text { to } 10 \mathrm{~mA} \end{aligned}$ | $\begin{gathered} 4.97 \\ 10 \end{gathered}$ | $\begin{aligned} & 5 \\ & \\ & 20 \\ & 0.5 \\ & 0.4 \end{aligned}$ | $\begin{gathered} 5.03 \\ 50 \\ 30 \\ \\ 1 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ \mathrm{~mA} \\ \mathrm{mV} / \mathrm{V} \\ \Omega \\ \hline \end{gathered}$ |
| POWER SUPPLY <br> Voltage Range <br> Quiescent Current | $\begin{gathered} \pm V_{c c_{1}} \\ +V_{c c_{2}} \\ +V_{c c_{1}} /-V_{c c 1} \\ +V_{c c 2} \end{gathered}$ | $\begin{aligned} & \pm 8 \\ & 4.5 \end{aligned}$ | $\begin{gathered} \pm 15 \\ 5 \\ +14 /-14 \\ +11 \end{gathered}$ | $\begin{gathered} \pm 18 \\ 20 \\ +17 /-17 \\ +17 \end{gathered}$ | $\begin{gathered} V \\ V \\ \mathrm{~mA} \\ \mathrm{~mA} \end{gathered}$ |
| TEMPERATURE RANGE <br> Specification <br> Operating <br> Storage |  | $\begin{aligned} & -25 \\ & -55 \\ & -55 \end{aligned}$ |  | $\begin{aligned} & +85 \\ & +125 \\ & +150 \end{aligned}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

NOTES: (1) Conforms to VDE884 test methods. Tested at $1.6 \times$ rated voltage: $P D \leq 5 p C$. (2) $R_{\mathbb{N}}=40 \mathrm{k} \Omega, C_{O S}=150 \mathrm{pF}$. (3) $V_{\mathbb{N}}=I_{\mathbb{N}} \times R_{\mathbb{N}}$.

## ABSOLUTE MAXIMUM RATINGS



MECHANICAL
ISO108 - 24-Pin Single-Wide Hermetic Dip


|  | INCHES |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |  |
| A | 1.190 | 1.210 | 30.23 | 30.73 |  |
| B | .280 | .300 | 7.11 | 7.62 |  |
| C | .140 | .185 | 3.56 | 4.70 |  |
| D | .016 | .020 | 0.41 | 0.51 |  |
| F | .030 | .050 | 0.76 | 1.27 |  |
| G | .100 BASIC | 2.54 BASIC |  |  |  |
| H | .035 | .065 | 0.89 | 1.65 |  |
| J | .009 | .012 | 0.23 | 0.30 |  |
| K | .165 | .185 | 4.19 | 4.70 |  |
| L | .300 BASIC | 7.62 BASC |  |  |  |
| N | .040 |  | .060 | 1.02 |  |

NOTE: Leads in true position within $0.01^{\prime \prime}$ $(0.25 \mathrm{~mm}) R$ at MMC at seating plane. Pin numbers shown for reference only.
Numbers may not be marked on package.
ISO109 - 40-PIn Double-Wide Hermetic DIP


|  | INCHES |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |  |
| A | 1.980 | 2.020 | 50.29 | 51.31 |  |
| C | .115 | .175 | 2.92 | 4.45 |  |
| D | .015 | .021 | 0.38 | 0.53 |  |
| F | .035 | .060 | 0.89 |  | 1.52 |
| G | .100 BASIC | 2.54 BASIC |  |  |  |
| H | .030 | .070 | 0.76 | 1.78 |  |
| J | .008 | .012 | 0.20 | 0.30 |  |
| K | .120 | .240 | 3.05 | 6.10 |  |
| L | .600 BASIC | 15.24 BASIC |  |  |  |
| M | - | $10^{\circ}$ | - | $10^{\circ}$ |  |
| N | .025 | .060 | 0.64 | 1.52 |  |

NOTE: Leads in true position within $0.01^{\prime \prime}$ $(0.25 \mathrm{~mm}) R$ at MMC at seating plane. Pin numbers shown for reference only Numbers may not be marked on package.

## PIN CONFIGURATION

Top View

ISO108


NOTE: Not required, not internally connected to pin 12 (ISO108), or pin 20 (ISO109), use for optimum transient immunity.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.





## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.


## THEORY OF OPERATION

## A CHARGE BALANCE CONVERTER

The ISO108/109 uses a charge-balance technique to achieve high accuracy. The heart of this technique is an analog integrator formed by an operation amplifier, feedback capacitor, and input resistor. The integrator's output voltage is proportional to the charge stored in the capacitor. An input voltage develops an input current of $V_{\mathbb{N}} / R_{\mathbb{N}}$, which is forced to flow through the integrator capacitor. This current causes the integrator output voltage to ramp negatively.
When the output of the integrator ramps to 0 V , the comparator trips, triggering the one-shot. This connects the reference current to the integrator input during the one-shot period, $\mathrm{T}_{\text {os }}$. This switched current causes the integrator output to ramp positively until the one-shot period ends. Then the cycle starts again.
The oscillation is regulated by the balance of the current (or charge) between the input current and the time-averaged reset current. The equation of current balance is:

$$
\begin{gathered}
\mathrm{I}_{\text {IN }}=\mathrm{I}_{\text {REF }} \cdot \text { Duty Cycle } \\
\mathrm{V}_{\mathbb{I N}} / \mathrm{R}_{\mathrm{IN}}=\mathrm{I}_{\mathrm{REF}} \cdot \mathrm{f}_{\text {OUT }} \cdot \mathrm{T}_{\mathrm{oS}},
\end{gathered}
$$

where $T_{\text {os }}$ is the one-shot period and $f_{\text {out }}$ is the oscillation frequency.


FIGURE 1. Basic Charge-Balance Waveforms.


## CONNECTIONS AND BASIC OPERATION

External connections to the ISO108 and ISO109 are made as shown in Figure 2. The transfer function of the VFC is $f_{o}$ $[\mathrm{MHz}]=(200 \mathrm{pF})(40 \mathrm{k}) /\left(\mathrm{C}_{\mathrm{os}}+50 \mathrm{pF}\right)\left(\mathrm{R}_{\mathbb{I N}}\right)$. For a 10 V full scale input, $\mathrm{R}_{\mathbb{N}}=40 \mathrm{k} \Omega$ for optimum performance; adjustment of $\mathrm{C}_{\mathrm{OS}}$ then determines full-scale frequency as shown in performance curve Output Pulse Width and Full-Scale Frequency vs External One-Shot Capacitance. The fullscale frequency is typically 3 MHz with $\mathrm{C}_{\mathrm{os}}=0 \mathrm{pF}$.
Selection of the external resistor and capacitor type is important. Temperature drift of an external input resistor and oneshot capacitor will affect temperature stability of the output frequency. NPO ceramic capacitors will normally produce the best results. Silver-mica types will result in slightly higher drift, but may be adequate in many applications. A low-temperature coefficient film resistor should be used for $\mathrm{R}_{\mathrm{IN}}$.
The integrator capacitor serves as a "charge bucket," where charge is accumulated from the input, $\mathrm{V}_{\mathbb{N}}$, and that charge is drained during the one-shot period. While the size of the bucket (capacitor value) is not critical, it must not leak. Capacitor leakage or dielectric absorption can affect the linearity and offset of the transfer function. High-quality ceramic capacitors can be used for values less than $0.01 \mu \mathrm{~F}$. Use caution with higher value ceramic capacitors. High-K ceramic capacitors may have voltage nonlinearities than can degrade overall linearity. Polystyrene, polycarbonate, or mylar film capacitors are superior for high values. External integrator capacitor $\mathrm{C}_{\mathrm{F}}$ determines the integrator output voltage swing. It is recommended only for full-scale frequencies of 100 kHz and below; in these cases, use $\mathrm{C}_{\mathrm{F}}=\mathrm{C}_{\mathrm{OS}}$. Decreasing the value of $C_{F}$ will increase the peak-to-peak output swing, decrease jitter, but also decrease overrange capability.
The value of $R_{L}$ depends on the pull-up voltage, output capacitance, and full scale frequency. The maximum output current is 10 mA to assure a 0.4 V maximum logic Low. Therefore, choosing $\mathrm{R}_{\mathrm{L}}$ for 10 mA output current results in the lowest rise-time for a given capacitive load. If a low fullscale frequency is used, a larger pull-up resistor will reduce


FIGURE 2. ISO108/109 Connection Diagram.
power dissipation without sacrificing performance. The effect of load capacitance ( $C_{L}$ ) is shown in performance curve Output Response vs Capacitive Loads.

## ENABLE PIN

The Enable pin can be left open or tied to a TTL high level for continuous output. A TTL low level applied to this pin will turn off the open collector output device. This feature allows multiple outputs to be tied together for one multiplexed output line. Individual ISOVFCs are selected one at a time with the Enable control. A multichannel ISOVFC system is shown in Figure 3. The 7442 BCD to 10 output decoder selects the active channel output. This is more accurate and convenient than switching sensitive input lines.


FIGURE 3. Multichannel Isolated Data Acquisition with Single Serial Output.

## REFERENCE VOLTAGE

Figure 2, Note (2) shows a use of the reference voltage output to offset the input of the ISOVFC so that bipolar inputs can be accepted. Buried zener reference circuitry is used for low noise and excellent temperature drift. Output current is specified to 10 mA and current-limited to approximately 20 mA . Excessive or variable loads on $\mathrm{V}_{\text {REF }}$ can decrease frequency stability due to internal heating. Low level input signals should be amplified before the ISOVFC.

## MEASURING OUTPUT FREQUENCY

To complete an integrating A/D conversion, the output frequency of the ISO108 and ISO109 must be counted. Simple frequency counting is accomplished by counting output pulses for a reference time (usually derived from a crystal oscillator). This can be implemented with counter/timer peripheral chips available for many popular microprocessor families. Many micro-controllers have counter inputs that can be programmed for frequency measurement.
Since $f_{\text {out }}$ is an open-collector device, the negative-going edge provides the fastest logic transition. Clocking the counter on the falling edge will provide the best results in noisy environments. Alternately, a Schmidt trigger may be used on the rising edge.

Frequency can also be measured by accurately timing the period of one or more cycles of the VFC's output. Frequency must then be computed since it is inversely proportional to the measured period. This measurement technique can provide higher measurement resolution in short conversion times. It is the method used in most high-performance laboratory frequency counters. It is usually necessary to offset the transfer function so 0 V input causes a finite frequency out. Otherwise the output period (and therefore the conversion time) approaches infinity. See Figure 4 and application note AN-130 for further details on counting techniques.


FIGURE 4. Isolated A/D Conversion System Using Ratiometric Counting and Microprocessor Interface.

## FREQUENCY NOISE

Frequency noise (small random variation in the output frequency or "jitter") limits the useful resolution of fast frequency measurement techniques. Long measurement time averages the effect of frequency noise and achieves the maximum useful resolution. The ISO108 and ISO109 are designed to minimize frequency noise and allow improved useful resolution with short measurement times. The performance curve Frequency Count Repeatability vs Counter Gate Time shows the effect of noise as the counter gate time is varied. It shows the one standard deviation ( $1 \sigma$ ) count variation (as a percentage of FS counts) versus counter gate time.

## ISOLATION

## BARRIER VOLTAGE

The performance of the ISO108 and ISO109 under conditions of isolation barrier voltage modulation is indicated in performance curve IMRR vs Frequency. An example is for a 1 MHz full scale frequency and $1500 \mathrm{Vrms}, 60 \mathrm{~Hz}$ barrier voltage; the output frequency is modulated -130 dB R.T.I. $=$ $\pm 67 \mathrm{~Hz}$ or $\pm 67 \mathrm{ppm}$. This linear modulation occurs up to the transient immunity limit of $10 \mathrm{kV} / \mu \mathrm{s}$ as indicated on performance curve Recommended Range of Isolation Voltage. Above this level the output is interrupted and/or toggled by the barrier transients. Even under this condition, normal operation resumes as soon as the transient subsides. Over $20 \mathrm{kV} / \mu \mathrm{s}$ can be tolerated in this mode without damage to the integrated circuits or to the ceramic high-voltage barrier.

## HIGH VOLTAGE TESTING

Burr-Brown Corporation has adopted a partial discharge test criterion that conforms to the German VDE0884 Optocou-
pler Standards. This method requires the measurement of minute current pulses ( $<5 \mathrm{pC}$ ) while applying $\geq 2500$ Vrms (ISO108) or 5600 Vrms (ISO109), 60 Hz high-voltage stress across every device's isolation barrier. No partial discharge may be initiated to pass this test. This criterion confirms transient overvoltage ( $1.6 \times \mathrm{V}_{\text {RATED }}$ ) protection without damage to the ISOVFC. Life-test results verify the absence of failure under continuous rated voltage and maximum temperature.

This new test method represents the "state of the art" for nondestructive high voltage reliability testing. It is based on the effects of non-uniform fields existing in heterogeneous dielectric material during barrier degradation. In the case of void non-uniformities, electric field stress begins to ionize the void region before bridging the entire high voltage barrier.
The transient conduction of charge during and after the ionization can be detected externally as a burst of $0.01 \mu \mathrm{~s}$ $0.1 \mu \mathrm{~s}$ current pulses that repeat on each AC voltage cycle. The minimum AC barrier voltage that initiates partial discharge is defined as the "inception voltage." Decreasing the barrier voltage to a lower level is required before partial discharge ceases and is defined as the "extinction voltage."
We have designed and characterized the package to yield an inception voltage in excess of 2500 Vrms for the ISO108 and 5600 Vrms for the ISO109 so that transient overvoltages below this level will not cause any damage. The extinction voltage is above 1500 Vrms for the ISO108 and 3500 Vrms for the ISO109, so that even overvoltage-induced partial discharge will cease once the barrier voltage is reduced to the rated level. Older high voltage test methods relied on applying a large enough overvoltage (above rating) to catastrophically break down marginal parts, but not so high as to damage good ones. Our new partial discharge testing gives us more confidence in barrier reliability than breakdown/no breakdown criteria.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



ISO108/109

GURE 5. Serial TTL Output ECG Amplifier.


JURE 6. PLL Analog Isolator with High ( $10 \mathrm{kV} / \mu \mathrm{s}$ ) Transient Immunity.


# Low-Cost, High-Voltage, Internally Powered OUTPUT ISOLATION AMPLIFIER 

## FEATURES

- SELF-CONTAINED ISOLATED SIGNAL AND OUTPUT POWER
- SMALL PACKAGE SIZE: Double-Wide (0.6") Sidebraze DIP
- CONTINUOUS AC bARRIER RATING: 1500Vrms
- WIDE BANDWIDTH: 20kHz Small Signal, 20kHz Full Power
- BUILT-IN ISOLATED OUTPUT POWER: $\pm 10 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ Input, $\pm 50 \mathrm{~mA}$ Output
- MULTICHANNEL SYNCHRONIZATION CAPABILITY
- BOARD AREA ONLY 0.72in. ${ }^{2}$ (4.6cm²)


## APPLICATIONS

- 4mA TO 20mA V/I CONVERTERS
- MOTOR AND VALVE CONTROLLERS
- ISOLATED RECORDER OUTPUTS
- MEDICAL INSTRUMENTATION OUTPUTS
- GAS ANALYZERS


## DESCRIPTION

The ISO113 output isolation amplifier provides both signal and output power across an isolation barrier in a small double-wide DIP package. The ceramic nonhermetic hybrid package with side-brazed pins contains a transformer-coupled DC/DC converter and a capacitor-coupled signal channel.

Extra power is available on the isolated output side for driving external loads. The converter is protected from shorts to ground with an internal current limit, and the soft-start feature limits the initial currents from the power source. Multiple-channel synchronization can be accomplished by applying a TTL clock signal to paralleled Sync pins. The Enable control is used to turn off transformer drive while keeping the signal channel modulator active. This feature provides a convenient way to reduce quiescent current for low power applications.
The wide barrier pin spacing and internal insulation allow for the generous 1500 Vrms continuous rating. Reliability is assured by $100 \%$ barrier breakdown testing that conforms to UL1244 test methods. Low barrier capacitance minimizes AC leakage currents.
These specifications and built-in features make the ISO113 easy to use, and provides for compact PC board layout.


[^14]
## SPECIFICATIONS

## ELECTRICAL

At $T_{A}=+25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{cct}}= \pm 15 \mathrm{~V}, \pm 15 \mathrm{~mA}$ output current unless otherwise noted.

| PARAMETER | CONDITIONS | ISO113 |  |  | ISO113B |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ISOLATION <br> Rated Continuous Voltage $\mathrm{AC}, 60 \mathrm{~Hz}$ <br> DC <br> Test Breakdown, $100 \% \mathrm{AC}, 60 \mathrm{~Hz}$ Isolation-Mode Rejection <br> Barrier Impedance <br> Leakage Current | $\begin{gathered} T_{\text {MN }} \text { to } T_{\text {Max }} \\ T_{\text {MN }} \text { to } T_{\text {MX }} 10 \mathrm{~s} \\ 1500 \mathrm{Vrms}, 60 \mathrm{~Hz} \\ 2121 \mathrm{VDC} \\ 240 \mathrm{Vrms}, 60 \mathrm{~Hz} \end{gathered}$ | $\begin{aligned} & 1500 \\ & 2121 \\ & 5657 \end{aligned}$ | $\begin{gathered} 130 \\ 160 \\ 10^{12} \\| 9 \\ 1 \end{gathered}$ | 2 | * | * | * | Vrms <br> VDC <br> Vpk <br> dB <br> dB <br> $\Omega \\| p F$ <br> $\mu \mathrm{A}$ |
| GAIN <br> Nominal Initial Error Gain vs Temperature Nonlinearity | $\begin{aligned} & V_{0}=-10 \mathrm{~V} \text { to } 10 \mathrm{~V} \\ & V_{0}=-5 \mathrm{~V} \text { to } 5 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1 \\ \pm 0.3 \\ \pm 60 \\ \pm 0.05 \\ \pm 0.02 \end{gathered}$ | $\begin{gathered} \pm 0.5 \\ \pm 100 \\ \pm 0.1 \\ \pm 0.04 \end{gathered}$ |  | $\begin{gathered} \pm 20 \\ \pm 0.03 \\ \pm 0.012 \end{gathered}$ | $\begin{gathered} \pm 50 \\ \pm 0.05 \\ \pm 0.02 \end{gathered}$ | $\mathrm{V} / \mathrm{N}$ \%FSR $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ \%FSR \%FSR |
| INPUT OFFSET VOLTAGE <br> Initial Offset vs Temperature vs Power Supplies vs Output Supply Load | $\begin{gathered} V_{\mathrm{cc} 2}= \pm 10 \text { to } \pm 18 \mathrm{~V} \\ \mathrm{I}_{\mathrm{O}}=0 \text { to } \pm 50 \mathrm{~mA} \end{gathered}$ |  | $\begin{gathered} \pm 20 \\ \pm 300 \\ 0.9 \\ \pm 0.3 \end{gathered}$ | $\begin{gathered} \pm 60 \\ \pm 500 \end{gathered}$ |  | $\pm{ }^{*}+$ | $\pm 250$ | mV $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ $\mathrm{mV} / \mathrm{N}$ $\mathrm{mV} / \mathrm{mA}$ |
| SIGNAL INPUT <br> Voltage Range Resistance | Output Voltage in Range | $\pm 10$ | $\begin{aligned} & \pm 15 \\ & 200 \end{aligned}$ |  | * | * |  | $\begin{gathered} V \\ \mathrm{k} \Omega \end{gathered}$ |
| SIGNAL OUTPUT <br> Voltage Range Current Drive Ripple Voltage, 800 kHz Carrier <br> Capacitive Load Drive Voltage Noise | 400 $/ 4.7 \mathrm{nF}$ (Seje Figure 4) | $\pm 10$ $\pm 5$ | $\begin{gathered} \pm 12.5 \\ \pm 20 \\ 25 \\ 5 \\ 1000 \\ 4 \end{gathered}$ |  | * | ** |  |  |
| FREQUENCY RESPONSE <br> Small Signal Bandwidth <br> Slew Rate <br> Settling Time | 0.1\%, -10/10V |  | $\begin{aligned} & 20 \\ & 1.5 \\ & 75 \end{aligned}$ |  |  | * |  | kHz <br> $\mathrm{V} / \mu \mathrm{s}$ <br> $\mu \mathrm{s}$ |
| POWER SUPPLIES <br> Rated Voltage, $\mathrm{V}_{\mathrm{cc}}$, <br> Voltage Range <br> Input Current <br> Ripple Current <br> Rated Output Voltage <br> Output Current <br> Load Regulation <br> Line Regulation <br> Output Voltage vs Temperature <br> Voltage Balance, $\pm \mathrm{V}_{\mathrm{cc} 2}$ <br> Voltage Ripple ( 800 kHz ) <br> Output Capacitive Load <br> Sync Frequency | $I_{0}= \pm 15 \mathrm{~mA}$ <br> No Filter $C_{\mathbb{N}}=1 \mu \mathrm{~F}$ <br> Balanced Load Single <br> Balanced Load <br> No External Capacitors $C_{E X T}=1 \mu F$ <br> TTL, 50\% Duty Cycle | $\pm 10$ <br> $\pm 14.25$ <br> 1.25 | $\pm 15$ $+90 /-4.5$ 60 3 $\pm 15$ $\pm 15$ 30 0.3 1.12 2.5 0.05 50 5 1.6 | $\begin{gathered} \pm 18 \\ \\ \pm 15.75 \\ \pm 50 \\ 100 \\ \\ \\ 1 \\ 2 \end{gathered}$ | * | * | * |  |
| TEMPERATURE RANGE <br> Specification <br> Operating <br> Storage |  | $\begin{aligned} & -25 \\ & -25 \\ & -25 \end{aligned}$ |  | $\begin{gathered} +85 \\ +85 \\ +125 \end{gathered}$ | * |  | * | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

NOTE: (1) Conforms to UL1244 test methods. $100 \%$ tested at 1500 V rms for 1 minute.

## MECHANICAL



PIN CONFIGURATION


## ABSOLUTE MAXIMUM RATINGS



## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{cc} 1}= \pm 15 \mathrm{VDC}, \pm 15 \mathrm{~mA}$ output current unless otherwise noted.





ISOLATION PRODUCTS


## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{cc} 1}= \pm 15 \mathrm{VDC}, \pm 15 \mathrm{~mA}$ output current unless otherwise noted.




NOTES: (1) Enable $=$ pin open or TTL high. (2) Ground sync if not used. (3) $L_{1}=10 \mu \mathrm{H}$ to reduce ripple current. (4) $L_{O}=10 \mu H, C_{O}=0.1-10 \mu \mathrm{~F}$. Optional supply voltage ripple filter.

FIGURE 1. Signal and Power Connections.

## THEORY OF OPERATION

The block diagram on the front page shows the isolation amplifier's synchronized signal and power configuration, which eliminate beat frequency interference. A proprietary 800 kHz oscillator chip, power MOSFET transformer drivers, patented square core wirebonded transformer, and single chip diode bridge provide power to the output side of the isolation amplifier as well as external loads. The signal channel capacitively couples a duty-cycle encoded signal across the ceramic high-voltage barrier built into the pack-


FIGURE 2a. Gain Adjust.


FIGURE 2b. Gain Setting.
age. A proprietary transmitter-receiver pair of integrated circuits, laser trimmed at wafer level, and coupled through a pair of matched "fringe" capacitors, results in a simple, reliable design.

## SIGNAL AND POWER CONNECTIONS

Figure 1 shows the proper power supply and signal connections. All power supply pins should be bypassed as shown with the $\pi$ filter for $+\mathrm{V}_{\mathrm{cC} 1}$, an option recommended if more than $\pm 15 \mathrm{~mA}$ are drawn from the isolated supply. Separate rectifier output pins ( $\pm \mathrm{V}_{\mathrm{CC} 2}$ ) and amplifier supply input pins $\left( \pm V_{c}\right)$ allow additional ripple filtering and/or regulation. The separate input common pin and output sense are low current inputs tied to the signal source ground, and output load, respectively, to minimize errors due to IR drop in long conductors. Otherwise, connect Com 1 to Gnd 1, and Sense to $\mathrm{V}_{\text {out }}$ at the ISO 113 socket. The enable pin may be left open if the ISO113 is continuously operated. If not, a TTL low level will disable the internal DC/DC converter. The Sync input must be grounded for unsynchronized operation while a 1.25 MHz to 2 MHz TTL clock signal provides synchronization of multiple units.

## OPTIONAL GAIN AND OFFSET ADJUSTMENTS

Rated gain accuracy and offset performance can be achieved with no external adjustments, but the circuit of Figure 2a may be used to provide a gain trim of $\pm 0.5 \%$ for the values shown. Greater range may be provided by increasing the size of $R_{1}$ and $R_{2}$. Every $2 k \Omega$ increase in $R_{1}$ will give an additional $1 \%$ adjustment range, with $R_{2} \geq 2 R_{1}$. If safety or convenience dictate location of the adjustment potentiometer on the other side of the barrier from the position shown in Figure 2a, the position of $R_{1}$ and $R_{2}$ may be reversed.

Gains greater than 1 may be obtained by using the circuit of Figure 2 b . Note that the effect of input referred errors will be multiplied at the output in proportion to the increase in gain. Also, the small-signal bandwidth will be decreased in inverse proportion to the increase in gain. In most instances, a precision gain block at the input of the isolation amplifier will provide better overall performance.
Figure 3 shows a method for trimming $\mathrm{V}_{\mathrm{oS}}$ of the ISO113. This circuit may be applied to either Signal Com1 or Gnd2 as desired for safety or convenience. With the values shown, $\pm 15 \mathrm{~V}$ supplies and unity gain, the circuit will provide $\pm 150 \mathrm{mV}$ adjustment range and 0.25 mV resolution with a typical trim potentiometer. The output will have some sensitivity to power supply variations. For a $\pm 100 \mathrm{mV}$ trim, power supply sensitivity is $8 \mathrm{mV} / \mathrm{V}$ at the output.

## OPTIONAL OUTPUT FILTER

Figure 4 shows an optional output ripple filter that reduces the 800 kHz ripple voltage to $<5 \mathrm{mVp}$-p without compromising DC performance. The small signal bandwidth is extended above 30 kHz as a result of this compensation.

## MULTICHANNEL SYNCHRONIZATION

Synchronization of multiple ISO113s can be accomplished by connecting pin 3 of each device to an external TTL level oscillator, as shown in Figure 7. The PWS750-1 oscillator is convenient because its nominal synchronizing output frequency is 1.6 MHz , resulting in a 800 kHz carrier in the ISO113 (its nominal unsynchronized value). The open collector output typically switches 7.5 mA to a 0.2 V low level so that the external pull up resistor can be chosen for different pull-up voltages as shown in Figure 7. The number of channels synchronized by one PWS750-1 is determined by the total capacitance of the sync voltage conductors. They must be less than 1000 pF to ensure TTL level switching at 800 kHz . At higher frequencies the capacitance must be proportionally lower.
Customers can supply their own TTL level synchronization logic, provided the frequency is between 1.25 MHz and 2 MHz , and the duty cycle is greater than $25 \%$.
Single or multichannel synchronization with reduced power dissipation for applications requiring less than $\pm 15 \mathrm{~mA}$ from $\mathrm{V}_{\mathrm{CC} 1}$ is accomplished by driving both the Sync input pin (3) and Enable pin (1) with the TTL oscillator as shown in Figure 5.


FIGURE 3. $\mathrm{V}_{\text {os }}$ Adjust.

## ISOLATION BARRIER VOLTAGE

The typical performance of the ISO113 under conditions of barrier voltage stress is indicated in the first two performance curves-Recommended Range of Isolation Voltage and IMR/Leakage vs Frequency. At low barrier modulation levels, errors can be determined by the IMRR characteristic. At higher barrier voltages, typical performance is obtained as long as the $\mathrm{dv} / \mathrm{dt}$ across the barrier is below the shaded area in the first curve. Otherwise, the signal channel will be interrupted, causing the output to distort, and/or shift DC level. This condition is temporary, with normal operation resuming as soon as the transient subsides. Permanent damage to the integrated circuits occurs only if transients exceed $20 \mathrm{kV} / \mu \mathrm{s}$. Even in this extreme case, the barrier integrity is assured.

## high voltage testing

The ISO113 was designed to reliably operate with 1500 V rms continuous isolation barrier voltage. To confirm barrier integrity, a two-step breakdown test is performed on $100 \%$ of the units. First, an 5657 V peak, 60 Hz barrier potential is applied for 10 s to verify that the dielectric strength of the insulation is above this level. Following this exposure, a $1500 \mathrm{Vrms}, 60 \mathrm{~Hz}$ potential is applied for one minute to conform to UL1244. Life-test results show reliable operation under continuous rated voltage and maximum operating temperature conditions.


FIGURE 4. Ripple Reduction.


FIGURE 5. Reduced Power Dissipation.

## APPLICATIONS



ISO113

FIGURE 6. Isolated Current Loop Driver.


FIGURE 7. Synchronized-Multichannel Isolation.


## Precision Lowest Cost ISOLATION AMPLIFIER

## FEATURES

- 100\% TESTED FOR HIGH-VOLTAGE BREAKDOWN
- RATED 1500Vrms
- HIGH IMR: 140dB at $\mathbf{6 0 H z}$
- BIPOLAR OPERATION: $\mathrm{V}_{0}= \pm 10 \mathrm{~V}$
- SINGLE-WIDE 16-PIN PLASTIC DIP
- EASE OF USE: Fixed Unity Gain Configuration
- 0.020\% max NONLINEARITY
$\pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ SUPPLY RANGE


## DESCRIPTION

The ISO122P is a precision isolation amplifier incorporating a novel duty cycle modulation-demodulation technique. The signal is transmitted digitally across a 2 pF differential capacitive barrier. With digital modulation the barrier characteristics do not affect signal integrity, resulting in excellent reliability and good high frequency transient immunity across the barrier. Both barrier capacitors are imbedded in the plastic body of the package.
The ISO122P is easy to use. No external components are required for operation. The key specifications are $0.020 \%$ max nonlinearity, 50 kHz signal bandwidth, and $200 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \mathrm{V}_{\text {os }}$ drift. A power supply range of $\pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ and quiescent currents of $\pm 4.5 \mathrm{~mA}$ on $\mathrm{V}_{\mathrm{s} 1}$ and $\pm 5.0 \mathrm{~mA}$ on $\mathrm{V}_{\mathrm{s} 2}$ make these amplifiers ideal for a wide range of applications.

## APPLICATIONS

- INDUSTRIAL PROCESS CONTROL: Transducer Isolator, Isolator for Thermocouples, RTDs, Pressure Bridges, and Flow Meters, 4mA to 20mA Loop Isolation
- GROUND LOOP ELIMINATION
- MOTOR AND SCR CONTROL
- POWER MONITORING
- PC-BASED DATA ACQUISITION
- TEST EQUIPMENT
- VENDING MACHINES



## Or, Call Customer Service at 1-800-548-6132 (USA Only)

SPECIFICATIONS
At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S} 1}=\mathrm{V}_{\mathrm{S} 2}= \pm 15 \mathrm{~V}$, and $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ unless otherwise noted.

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ISOLATION <br> Voltage Rated Continuous AC 60 Hz $100 \%$ Test ${ }^{(1)}$ Isolation Mode Rejection <br> Barrier Impedance Leakage Current at 60 Hz | $\begin{gathered} 1 \mathrm{~s}, 5 \mathrm{pc} \mathrm{PD} \\ 60 \mathrm{~Hz} \\ \\ \mathrm{~V}_{\text {so }}=240 \mathrm{Vrms} \end{gathered}$ | $\begin{aligned} & 1500 \\ & 2400 \end{aligned}$ | $\begin{gathered} 140 \\ 10^{14} \\| 2 \\ 0.18 \end{gathered}$ | 0.5 | VAC <br> VAC dB $\Omega \\| \mathrm{pF}$ $\mu$ Arms |
| GAIN <br> Nominal Gain Gain Error Gain vs Temperature Nonlinearity | $\mathrm{V}_{0}= \pm 10 \mathrm{~V}$ |  | $\begin{gathered} 1 \\ \pm 0.05 \\ \pm 10 \\ \pm 0.008 \end{gathered}$ | $\begin{aligned} & \pm 0.50 \\ & \pm 0.020 \end{aligned}$ | VN <br> \%FSR <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> \%FSR |
| INPUT OFFSET VOLTAGE Initial Offset vs Temperature vs Supply <br> Noise |  |  | $\begin{gathered} \pm 5 \\ \pm 200 \\ \pm 2 \\ 4 \end{gathered}$ | $\pm 50$ | $\begin{gathered} \mathrm{mV} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ \mathrm{mVN} \\ \mu \mathrm{~V} / \sqrt{\mathrm{Hz}} \end{gathered}$ |
| INPUT <br> Voltage Range ${ }^{(2)}$ Resistance |  | $\pm 10$ | $\begin{gathered} \pm 12.5 \\ 200 \end{gathered}$ |  | $\begin{gathered} \mathrm{V} \\ \mathrm{k} \Omega \end{gathered}$ |
| OUTPUT <br> Voltage Range <br> Current Drive <br> Capacitive Load Drive <br> Ripple Voltage ${ }^{(3)}$ |  | $\begin{gathered} \pm 10 \\ \pm 5 \end{gathered}$ | $\begin{gathered} \pm 12.5 \\ \pm 20 \\ 0.1 \\ 20 \end{gathered}$ |  | $\begin{gathered} V \\ m A \\ \mu F \\ m V p-p \end{gathered}$ |
| FREQUENCY RESPONSE <br> Small Signal Bandwidth <br> Slew Rate <br> Settling Time <br> 0.1\% <br> 0.01\% <br> Overload Recover Time | $\mathrm{V}_{0}= \pm 10 \mathrm{~V}$ |  | $\begin{gathered} 50 \\ 2 \\ \\ 50 \\ 350 \\ 150 \end{gathered}$ | . | kHz <br> $\mathrm{V} / \mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ |
| POWER SUPPLIES <br> Rated Voltage <br> Voltage Range <br> Quiescent Current: $\mathrm{V}_{51}$ <br> $V_{s 2}$ |  | $\pm 4.5$ | $\begin{aligned} & \pm 15 \\ & \pm 4.5 \\ & \pm 5.0 \end{aligned}$ | $\begin{aligned} & \pm 18 \\ & \pm 7.0 \\ & \pm 7.0 \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{~mA} \\ \mathrm{~mA} \end{gathered}$ |
| TEMPERATURE RANGE <br> Specification <br> Operating <br> Storage <br> $\theta_{\mathrm{JA}}$ |  | $\begin{gathered} 0 \\ -25 \\ -25 \end{gathered}$ | 100 | $\begin{aligned} & 70 \\ & 85 \\ & 85 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ <br> ${ }^{\circ} \mathrm{C}$ <br> ${ }^{\circ} \mathrm{C}$ <br> ${ }^{\circ} \mathrm{C} / \mathrm{N}$ |

NOTES: (1) Tested at 1.6 X rated, fail on 5 p C partial discharge. (2) Input Range is $\pm 10 \mathrm{~V}$ independent of input $\pm \mathrm{V}_{\mathrm{s} 1}$. (3) Ripple frequency is at carrier frequency (500kHz).

## CONNECTION DIAGRAM




MECHANICAL
P Package - Single-Wide 16-Pin Plastic DIP


|  | INCHES |  | MILLIMETERS |  |
| :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |
| A | .740 | .800 | 18.80 | 20.32 |
| $A_{1}$ | .725 | .785 | 18.42 | 19.94 |
| B | .230 | .290 | 5.85 | 7.38 |
| $B_{1}$ | .200 | .250 | 5.09 | 6.36 |
| C | .120 | .200 | 3.05 | 5.09 |
| D | .015 | .023 | 0.38 | 0.59 |
| F | .030 | .070 | 0.76 | 1.78 |
| G | .100 BASIC | 2.54 BASIC |  |  |
| H | 0.20 | .050 | 0.51 | 1.27 |
| J | .008 | .015 | 0.20 | 0.38 |
| K | .070 | .150 | 1.78 | 3.82 |
| L | .300 BASIC | 7.63 BASIC |  |  |
| M | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | $15^{\circ}$ |
| N | .010 | .030 | 0.25 |  |
| P | .025 | .050 | 0.76 |  |

NOTE: Leads in true position within 0.01 " $(0.25 \mathrm{~mm})$ R at MMC at seating plane. Pin numbers shown for reference only. Numbers may not be marked on package.

## TYPICAL PERFORMANCE CURVES

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$ unless otherwise noted.


## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.


(NOTE: Shaded area shows aliasing frequencies that cannot be removed by a low-pass filter at the output.)

## For Immediate Assistance, Contact Your Local Salesperson

## THEORY OF OPERATION

The ISO122P isolation amplifier uses an input and an output section galvanically isolated by matched 1 pF isolating capacitors built into the plastic package. The input is duty-cycle modulated and transmitted digitally across the barrier. The output section receives the modulated signal, converts it back to an analog voltage and removes the ripple component inherent in the demodulation. Input and output sections are fabricated, then laser trimmed for exceptional circuitry matching common to both input and output sections. The sections are then mounted on opposite ends of the package with the isolating capacitors mounted between the two sections.

## MODULATOR

An input amplifier (A1, Figure 1) integrates the difference between the input current $\left(\mathrm{V}_{\mathbb{N}} / 200 \mathrm{k} \Omega\right)$ and a switched $\pm 100 \mu \mathrm{~A}$ current source. This current source is implemented by a switchable $200 \mu \mathrm{~A}$ source and a fixed $100 \mu \mathrm{~A}$ current sink. To understand the basic operation of the modulator, assume that $\mathrm{V}_{\mathrm{IN}}=0.0 \mathrm{~V}$. The integrator will ramp in one direction until the comparator threshold is exceeded. The comparator and sense amp will force the current source to switch; the resultant signal is a triangular waveform with a $50 \%$ duty cycle. The internal oscillator forces the current source to switch at 500 kHz . The resultant capacitor drive is a complementary duty-cycle modulation square wave.

## DEMODULATOR

The sense amplifier detects the signal transitions across the capacitive barrier and drives a switched current source into integrator A2. The output stage balances the duty-cycle modulated current against the feedback current through the $200 \mathrm{k} \Omega$ feedback resistor, resulting in an average value at the
$\mathrm{V}_{\text {out }}$ pin equal to $\mathrm{V}_{\mathbb{N}^{\mathbf{N}}}$. The sample and hold amplifiers in the output feedback loop serve to remove undesired ripple voltages inherent in the demodulation process.

## BASIC OPERATION

## SIGNAL AND SUPPLY CONNECTIONS

Each power supply pin should be bypassed with $1 \mu \mathrm{~F}$ tantalum capacitors located as close to the amplifier as possible. The internal frequency of the modulator/demodulator is set at 500 kHz by an internal oscillator. Therefore if it is desired to minimize any feedthrough noise (beat frequencies) from a DC/DC converter, use a $\pi$ filter on the supplies (see Figure 4). ISO122P output has a 500 kHz ripple of 20 mV , which can be removed with a simple two pole low-pass filter with a 100 kHz cutoff using a low cost op amp. See Figure 4. The input to the modulator is a current (set by the $200 \mathrm{k} \Omega$ integrator input resistor) that makes it possible to have an input voltage greater than the input supplies, as long as the output supply is at least $\pm 15 \mathrm{~V}$. It is therefore possible when using an unregulated DC/DC converter to minimize PSR related output errors with $\pm 5 \mathrm{~V}$ voltage regulators on the isolated side and still get the full $\pm 10 \mathrm{~V}$ input and output swing. An example of this application is shown in Figure 10.

## CARRIER FREQUENCY CONSIDERATIONS

The ISO122P amplifier transmits the signal across the isolation barrier by a 500 kHz duty cycle modulation technique. For input signals having frequencies below 250 kHz , this system works like any linear amplifier. But for frequencies above 250 kHz , the behavior is similar to that of a sampling amplifier. The signal response to inputs greater than 250 kHz performance curve shows this behavior graphically; at input


FIGURE 1. Block Diagram.
frequencies above 250 kHz the device generates an output signal component of reduced magnitude at a frequency below 250 kHz . This is the aliasing effect of sampling at frequencies less than 2 times the signal frequency (the Nyquist frequency). Note that at the carrier frequency and its harmonics, both the frequency and amplitude of the aliasing go to zero.

## ISOLATION MODE VOLTAGE INDUCED ERRORS

IMV can induce errors at the output as indicated by the plots of IMV vs Frequency. It should be noted that if the IMV frequency exceeds 250 kHz , the output also will display spurious outputs (aliasing), in a manner similar to that for $\mathrm{V}_{\mathrm{NN}}>$ 250 kHz and the amplifier response will be identical to that shown in the Signal Response to Inputs Greater Than 250 kHz performance curve. This occurs because IMV-induced errors behave like input-referred error signals. To predict the total error, divide the isolation voltage by the IMR shown in the IMR vs Frequency curve and compute the amplifier response to this input-referred error signal from the data given in the Signal Response to Inputs Greater than 250 kHz performance curve. For example if a 800 kHz 1000 Vrms IMR is present, then a total of $[(-60 \mathrm{~dB})+(-30 \mathrm{~dB})] \times(1000 \mathrm{~V})=32 \mathrm{mV}$ error signal at 200 kHz plus a $1 \mathrm{~V}, 800 \mathrm{kHz}$ error signal will be present at the output.

## HIGH IMV dV/dt ERRORS

As the IMV frequency increases and the $\mathrm{dV} / \mathrm{dt}$ exceeds $1000 \mathrm{~V} / \mu \mathrm{s}$, the sense amp may start to false trigger, and the output will display spurious errors. The common mode current being sent across the barrier by the high slew rate is the cause of the false triggering of the sense amplifier. Lowering the power supply voltages below $\pm 15 \mathrm{~V}$ may decrease the $\mathrm{dV} / \mathrm{dt}$ to $500 \mathrm{~V} / \mu \mathrm{s}$ for typical performance.


FIGURE 2. Basic Signal and Power Connections.

## HIGH VOLTAGE TESTING

Burr-Brown Corporation has adopted a partial discharge test criterion that conforms to the German VDE0884 Optocoupler Standards. This method requires the measurement of minute current pulses ( $<5 \mathrm{pC}$ ) while applying 2400 Vrms , 60 Hz high voltage stress across every ISO122 isolation barrier. No partial discharge may be initiated to pass this test. This criterion confirms transient overvoltage ( $1.6 \times 1500 \mathrm{~V}$ rms) protection without damage to the ISO122. Lifetest results verify the absence of failure under continuous rated voltage and maximum temperature.
This new test method represents the "state of the art" for nondestructive high voltage reliability testing. It is based on the effects of non-uniform fields that exist in heterogeneous dielectric material during barrier degradation. In the case of void non-uniformities, electric field stress begins to ionize the void region before bridging the entire high voltage barrier. The transient conduction of charge during and after the ionization can be detected externally as a burst of 0.01 $0.1 \mu$ s current pulses that repeat on each AC voltage cycle. The minimum AC barrier voltage that inititates partial discharge is defined as the "inception voltage." Decreasing the barrier voltage to a lower level is required before partial discharge ceases and is defined as the "extinction voltage." We have characterized and developed the package insulation processes to yield an inception voltage in excess of 2400 Vrms so that transient overvoltages below this level will not damage the ISO122. The extinction voltage is above 1500 Vrms so that even overvoltage induced partial discharge will cease once the barrier voltage is reduced to the 1500 Vrms (rated) level. Older high voltage test methods relied on applying a large enough overvoltage (above rating) to break down marginal parts, but not so high as to damage good ones. Our new partial discharge testing gives us more confidence in barrier reliability than breakdown/no breakdown criteria.


FIGURE 3. Programmable-Gain Isolation Channel with Gains of 1,10 , and 100.


FIGURE 4. Optional $\pi$ Filter to Minimize Power Supply Feedthrough Noise; Output Filter to Remove 500kHz Carrier Ripple.


FIGURE 5. Battery Monitor for a 600V Battery Power System. (Derives Input Power from the Battery.)

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 6. Thermocouple Amplifier with Ground Loop Elimination, Cold Junction Compensation, and Up-scale Burn-out.


FIGURE 7. Isolated 4-20mA Instrument Loop. (RTD shown.)


FIGURE 8. Isolated Power Line Monitor.


FIGURE 9. Three-Port, Low-Cost, Four-Channel Isolated, Data Acquisition System.


FIGURE 10. Improved PSR Using External Regulator.

ISO212P

## Low Cost, Two-Port Isolated, Low Profile ISOLATION AMPLIFIER

## FEATURES

- 12-BIT ACCURACY
- LOW PROFILE (LESS THAN 0.5" HIGH)
- SMALL FOOTPRINT
- EXTERNAL POWER CAPABILITY $( \pm 8 \mathrm{~V}$ at 5 mA$)$
- "MASTER/SLAVES" SYNCHRONIZATION CAPABILITY
- INPUT OFFSET ADJUSTMENT
- LOW POWER ( 75 mW )
- SINGLE 12V OR 15V SUPPLY OPERATION


## DESCRIPTION

The ISO212P signal isolation amplifier is a member of a series of low-cost isolation products from BurrBrown. The low-profile SIL plastic package allows PCB spacings of $0.5^{\prime \prime}$ to be achieved, and the small footprint results in efficient use of board space.

To provide isolation, the design uses high-efficiency, miniature toroidal transformers in both the signal and power paths. An uncommitted input amplifier and an isolated external bipolar supply ensure the majority of input interfacing or conditioning needs can be met. The ISO212P accepts an input voltage range of $\pm 5 \mathrm{~V}$ for single 15 V supply operation or $\pm 2.5 \mathrm{~V}$ for single 12 V supply operation.

## APPLICATIONS

- INDUSTRIAL PROCESS CONTROL:

Transducer Channel Isolator for Thermocouples, RTDs, Pressure Bridges, Flow Meters

- 4mA TO 20mA LOOP ISOLATION
- MOTOR AND SCR CONTROL
- GROUND LOOP ELIMINATION
- ANALYTICAL MEASUREMENTS
- POWER PLANT MONITORING
- DATA ACQUISITION/TEST EQUIPMENT ISOLATION
- MULTIPLEXED SYSTEMS WITH CHANNEL TO CHANNEL ISOLATION


[^15] Tel: (602) 746-1111 - Twx: 910-952-1111 . Cable: BBRCORP • Telex: 066-6491 • FAX: (602) 889-1510 • Immediate Product Info: (800) 548-6132

## SPECIFICATIONS

## ELECTRICAL

At $T=+25^{\circ} \mathrm{C}$ and $\mathrm{V}_{C C}=+15 \mathrm{~V}$ unless otherwise noted.

| PARAMETER | CONDITIONS | ISO212JP |  |  | ISO212KP |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ISOLATION <br> Voltage <br> Rated Continuous <br> AC, 60 Hz <br> DC <br> $100 \%$ Test (AC, 60 Hz ) <br> Isolation-Mode Rejection ${ }^{(4)}$ <br> AC <br> DC <br> Barrier Resistance <br> Barrier Capacitance <br> Leakage Current | $T_{\text {min }}$ to $T_{\text {Max }}$ <br> $T_{\text {MN }}$ to $T_{\text {max }}$ <br> Partial Discharge $\text { is : < } 5 \mathrm{pC}$ $V_{\text {Iso }}=\text { Rated }$ <br> Continuous 60 Hz $\begin{aligned} & V_{\text {IsO }}=240 \mathrm{Vrms}, 60 \mathrm{~Hz} \\ & V_{\text {ISO }}=240 \mathrm{Vrms}, 50 \mathrm{~Hz} \end{aligned}$ | $\begin{gathered} 750 \\ 1060 \\ \\ 1200 \end{gathered}$ | $\begin{gathered} 115 \\ 160 \\ 10^{10} \\ 12 \\ 1 \end{gathered}$ | $\begin{gathered} 2 \\ 1.6 \\ \hline \end{gathered}$ |  |  | * | Vrms <br> VDC <br> Vrms <br> dB <br> dB <br> $\Omega$ pF $\mu$ Arms $\mu$ Arms |
| GAIN <br> Initial Error <br> Gain vs Temperature <br> Nonlinearity ${ }^{(3)}$ | $V_{0}=-5 \mathrm{~V}$ to +5 V | ؛ | $\begin{gathered} \pm 1 \\ 20 \\ 0.04 \end{gathered}$ | $\begin{gathered} \pm 2 \\ 50 \\ 0.05 \end{gathered}$ |  | $\begin{gathered} * \\ 0.015 \end{gathered}$ | $0.025$ | \% FSR $^{(2)}$ ppmFSR \%FSR |
| INPUT OFFSET VOLTAGE <br> Initial Offset vs Temperature vs Power Supply ${ }^{(4)}$ Adjustment Range | $\begin{gathered} V_{1 N}=0 \mathrm{~V} \\ V_{c C}=14 \mathrm{~V} \text { to } 16 \mathrm{~V} \end{gathered}$ | $\pm 20$ | $\begin{gathered} \pm 30 \pm 30 / \mathrm{G} \\ \pm 1.5 \end{gathered}$ | $\pm 10 \pm 10 / \mathrm{G}$ | * | * | $\pm 7.5 \pm 7.5 / \mathrm{G}$ | $\begin{gathered} \mathrm{mV} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ \mathrm{mV} / \mathrm{V} \\ \mathrm{mV} \end{gathered}$ |
| INPUT CURRENT <br> Bias <br> Offset | . |  |  | $\begin{aligned} & 50 \\ & 4 \end{aligned}$ |  |  | * | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ |
| INPUT <br> Voltage Range ${ }^{(5)}$ | Rated Operation $G=1$ | $\pm 5$ |  |  | * |  |  | V |
| OUTPUT <br> Voltage Range <br> Ripple Voltage ${ }^{(6)}$ | Out Hi to Out Lo Min Load $=1 \mathrm{M} \Omega$ $\mathrm{f}=0$ to 100 kHz $f=0$ to 5 kHz | $\pm 5$ | $\begin{gathered} 8 \\ 0.4 \end{gathered}$ |  | * | * |  | V <br> mVp-p <br> mVrms |
| FREQUENCY RESPONSE <br> Small Signal Bandwidth <br> Full Signal Bandwidth | $\begin{gathered} I / P=1 V p-p,-3 d B \\ G=1 \\ 1 / P=10 V p-p, \\ G=1 \end{gathered}$ |  | $\begin{gathered} 1 \\ 200 \end{gathered}$ |  |  |  |  | $\begin{aligned} & \mathrm{kHz} \\ & \mathrm{~Hz} \end{aligned}$ |
| ISOLATED POWER OUTPUTS <br> Voltage Outputs $\left( \pm \mathrm{V}_{\text {SS }}\right)^{(7)}$ vs Temperature vs Load <br> Current Output (7) (Both Loaded) (One Loaded) | No Load | $\pm 7.5$ | $\pm 8$ -8 90 | $\begin{aligned} & 5 \\ & 8 \end{aligned}$ | * | * | * * | VDC $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ $\mathrm{mV} / \mathrm{mA}$ <br> mA mA |
| POWER SUPPLIES <br> Rated Voltage Voltage Range ${ }^{(5)}$ Quiescent Current | Rated Performance <br> No Load | 11.4 | $15$ $4.3$ | $\begin{gathered} 16 \\ 7 \end{gathered}$ | * | * | * | $\begin{gathered} V \\ V \\ m A \end{gathered}$ |
| TEMPERATURE RANGE <br> Specification <br> Operating |  | $\begin{gathered} 0 \\ -25 \end{gathered}$ |  | $\begin{aligned} & +70 \\ & +85 \end{aligned}$ | * |  | * | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

*Same as ISO212JP.
NOTES: (1) Isolation-mode rejection is the ratio of the change in output voltage to a change in isolation barrier voltage. It is a function of frequency. (2) FSR = Full Scale Range $=10 \mathrm{~V}$. (3) Nonlinearity is the peak deviation of the output voltage from the best-fit straight line. It is expressed as the ratio of deviation to FSR. (4) Power Supply Rejection is the change in $\mathrm{V}_{\text {os }}$ Supply Change. (5) At $\mathrm{V}_{\mathrm{cc}}=+11.4 \mathrm{~V}$, input voltage range $= \pm 2.5 \mathrm{~V}$ min. (6) Ripple is the residual component of the barrier carrier frequency generated internally. (7) Derated at $V_{c c}=+11.4 \mathrm{~V}$.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

MECHANICAL


PIN CONFIGURATION


ABSOLUTE MAXIMUM RATINGS

| Supply Voltage Without Damage $\qquad$ 18 V Continuous Isolation Voltage Across Barrier ............................... 750Vrms Storage Temperature Range . $\qquad$ $-25^{\circ} \mathrm{C}$ to $100^{\circ} \mathrm{C}$ <br> Lead Temperature (soldering, 10s) $\qquad$ $+300^{\circ} \mathrm{C}$ Amplifier Output Short-Circuit Duration $\qquad$ Continuous to Common <br> Output Voltage HI or Lo to Com 2 $\qquad$ .$\pm \mathrm{V}_{\mathrm{cc}} / 2$ |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

## TYPICAL PERFORMANCE CURVES

$T_{A}=+25^{\circ} \mathrm{C}, V_{s}= \pm 15 \mathrm{~V}$ unless otherwise noted.






## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}, V_{s}= \pm 15 \mathrm{~V}$ unless otherwise noted.


## DISCUSSION <br> OF SPECIFICATIONS

The ISO212P is intended for applications where isolation and input signal conditioning are required. Best signal-tonoise performance is obtained when the input amplifier gain setting is such that the $f_{B}$ pin has a full scale range of $\pm 5 \mathrm{~V}$. The bandwidth is internally limited to typically 1 kHz , making the device ideal for use in conjunction with sensors that monitor slowly varying processes. To power external functions or networks, 5 mA at $\pm 8 \mathrm{~V}$ typical is available at the isolated port.

## LINEARITY PERFORMANCE

The ISO212P offers non-linearity performance compatible with 12 -bit resolution systems ( $0.025 \%$ ). Note that the specification is based on a best-fit straight line.

## OPTIONAL OFFSET VOLTAGE ADJUSTMENT

In many applications, the untrimmed input offset voltage will be adequate. For situations where it is necessary to trim the offset, a potentiometer can be used. See Figure 1 for details. It is important to keep the traces to the offset adjust pins as short as practical, because noise can be injected into the input op amp via this route.

## INPUT PROTECTION

If the ISO212P is used in systems where a transducer or sensor does not derive its power from the isolated power available from the device, then some input protection must be present to prevent damage to the input op amp when the ISO212P is not powered. A resistor of $5 \mathrm{k} \Omega$ should be included to limit the output impedance of the signal source. Where the op amp is configured for an inverting gain, then $\mathrm{R}_{\mathrm{IN}}$ of the gain setting network can be used. For non-inverting configurations, a separate resistor is required. Neglecting this point may also lead to problems when powering on the ISO212P.

## USING $\pm \mathrm{V}_{\text {Ss1 }}$ TO POWER EXTERNAL CIRCUITRY

The DC/DC converter in the ISO212P runs at a switching frequency of 25 kHz . Internal rectification and filtering is sufficient for most applications at low frequencies or with no external networks connected.

The ripple on $\pm \mathrm{V}_{\text {sS1 }}$ will typically be $100 \mathrm{mVp}-\mathrm{p}$ at 25 kHz . Loading the supplies will increase the ripple unless extra filtering is added externally; a capacitor of $1 \mu \mathrm{~F}$ is normally sufficient for most applications, although in some cases $10 \mu \mathrm{~F}$ may be required. Noise introduced onto $\pm \mathrm{V}_{\mathrm{SS} 1}$ should be decoupled to prevent degraded performance.


NOTES: (1) Optional voltage offset adjust components. (2) $10 \mu \mathrm{~F}$ decoupling to be used with external loads connected.
FIGURE 1. Power Supply and Signal Connections Shown for Non-Inverting, Unity Gain Configuration.

## THEORY OF OPERATION

The ISO212P has no galvanic connection between the input and output. The analog input signal referenced to the input common (Com 1) is multiplied by the gain of the input amplifier and accurately reproduced at the output. The output section uses a differential design so either the Hi or Lo pin may be referenced to the output common (Com 2). This allows simple input signal inversion while maintaining the high impedance input configuration. A simplified diagram of the ISO212P is shown in Figure 2. The design consists of a DC/DC converter, an uncommitted input operational amplifier, a modulator circuit and a demodulator circuit. Magnetic isolation is provided by separate transformers in the power and signal paths.
The DC/DC converter provides power and synchronization signals across the isolation barrier to operate the operational amplifier and modulator circuitry. It also has sufficient capacity to power external input signal conditioning networks. The uncommitted operational amplifier may be configured for signal buffering or amplification, depending on the application.
The modulator converts the input signal to an amplitudemodulated AC signal that is magnetically coupled to the demodulator by a miniature transformer providing the sig-nal-path isolation. The demodulator recovers the input signal from the modulated signal using a synchronous technique to minimize noise and interference.

## ABOUT THE BARRIER

For any isolation product, barrier integrity is of paramount importance in achieving high reliability. The ISO212P uses miniature toroidal transformers designed to give maximum isolation performance when encapsulated with a high-dielec-tric-strength material. The internal component layout is designed so that circuitry associated with each side of the barrier is positioned at opposite ends of the package. Areas
where high electric fields can exist are positioned in the center of the package. The result is that the dielectric strength of the barrier typically exceeds 3 kVrms .

## ISOLATION VOLTAGE RATINGS

Because a long term test is impractical in a manufacturing situation, the generally accepted practice is to perform a production test at a high voltage for some shorter time. The relationship between actual test voltage and the continuous derated maximum specification is an important one. Historically, Burr-Brown has chosen a deliberately conservative one: $\mathrm{V}_{\text {TEST }}=(2 \times \mathrm{ACrms}$ continuous rating $)+1000 \mathrm{~V}$ for ten seconds, followed by a test at rated ACrms voltage for one minute. This choice was appropriate for conditions where system transients were not well defined.
Recent improvements in high voltage stress testing have produced a more meaningful test for determining maximum permissible voltage ratings, and Burr-Brown has chosen to apply this new technology in the manufacture and testing of the ISO212P.

## PARTIAL DISCHARGE

When an insulation defect such as a void occurs within an insulation system, the defect will display localized corona or ionization during exposure to high voltage stress. This ionization requires a higher applied voltage to start the discharge and a lower voltage to extinguish it once started. The higher start voltage is known as the inception voltage and the lower voltage is called the the extinction voltage. Just as the total insulation system has an inception voltage, so do the individual voids. A voltage will build up across a void until its inception voltage is reached. At this point, the void will ionize, effectively shorting itself out. This action redistributes electrical charge within the dielectric and is known as partial discharge. If the applied voltage gradient across the device continues to rise, another partial discharge cycle


FIGURE 2. Simplified Diagram of Isolation Amplifier.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

begins. The importance of this phenomenon is that if the discharge does not occur, the insulation system retains its integrity. If the discharge begins and is allowed to continue, the action of the ions and electrons within the defect will eventually degrade any organic insulation system in which they occur. The measurement of partial discharge is both useful in rating the devices and in providing quality control of the manufacturing process. The inception voltage of these voids tends to be constant, so that the measurement of total charge being re-distributed within the dielectric is a very good indicator of the size of the voids and their likelihood of becoming an incipient failure.

The bulk inception voltage, on the other hand, varies with the insulation system and the number of ionization defects. This directly establishes the absolute maximum voltage (transient) that can be applied across the test device before destructive partial discharge can begin.
Measuring the bulk extinction voltage provides a lower, more conservative, voltage from which to derive a safe continuous rating. In production, it's acceptable to measure at a level somewhat below the expected inception voltage and then de-rate by a factor related to expectations about the system transients. The isolation amplifier has been extensively evaluated under a combination of high temperatures and high voltage to confirm its performance in this respect. The ISO212P is free of partial discharges at rated voltages.

## PARTIAL DISCHARGE TESTING IN PRODUCTION

Not only does this test method provide far more qualitative information about stress withstand levels than did previous stress tests, but it also provides quantitative measurements from which quality assurance and control measures can be based. Tests similar to this test have been used by some manufacturers such as those of high voltage power distribution equipment for some time, but they employed a simple measurement of RF noise to detect ionization. This method was not quantitative with regard to energy of the discharge and was not sensitive enough for small components such as isolation amplifiers. Now, however, manufacturers of HV test equipment have developed means to measure partial discharge, and VDE, the German standards group, has adopted use of this method for the testing of opto-couplers. To accommodate poorly defined transients, the part under test is exposed to a voltage that is 1.6 times the continuous rated voltage and must display $<5 \mathrm{pC}$ partial discharge level in a $100 \%$ production test.

## INSTALLATION AND OPERATING INSTRUCTIONS

## POWER SUPPLY AND SIGNAL CONNECTIONS

As with any mixed analog and digital signal component, correct decoupling and signal routing precautions must be used to optimize performance. Figure 1 shows the proper power supply and signal connections. $\mathrm{V}_{\mathrm{CC}}$ should be by-
passed to Com 2 with a $0.1 \mu \mathrm{~F}$ ceramic capacitor as close to the device as possible. Short leads will minimize lead inductance. A ground plane will also reduce noise problems. If a low impedance ground plane is not used, signal common lines, and either $\mathrm{O} / \mathrm{P}$ High or $\mathrm{O} / \mathrm{P}$ Low pin should be tied directly to the ground at the supply and Com 2 returned via a separate trace to the supply ground.

To avoid gain and isolation mode (IMR) errors introduced by the external circuit, connect grounds as indicated in Figure 3. Layout practices associated with isolation amplifiers are very important. In particular, the capacitance associated with the barrier, and series resistance in the signal and reference leads, must be minimized. Any capacitance across the barrier will increase AC leakage and, in conjunction with ground line resistance, may degrade high frequency IMR.


FIGURE 3. Technique for Connecting Com 1 and Com 2.

## VOLTAGE GAIN MODIFICATIONS

The uncommitted operational amplifier at the input can be used to provide gain, signal inversion, active filtering or current to voltage conversion. The standard design approach for any op-amp stage can be used, provided that the full scale voltage appearing on $f_{B}$ does not exceed $\pm 5 \mathrm{~V}$.
If the input op-amp is overdriven, ripple at the output will result. To prevent this, the feedback resistor should have a minimum value of $10 \mathrm{k} \Omega$.
Also, it should be noted that the current required to drive the equivalent impedance of the feedback network is supplied by the internal DC/DC converter and must be taken into account when calculating the loading added to $\pm \mathrm{V}_{\mathrm{ss} 1}$.
Since gain inversion can be incorporated in either the input or output stage of the ISO212P, it is possible to use the input amplifier in a non-inverting configuration and preserve the high impedance this configuration offers. Signal inversion at the output is easily accomplished by connecting O/P High to Com 2 instead of O/P Low.

## ISOLATED POWER OUTPUT DRIVE CAPABILITY

On the input side of the ISO212P, there are two power supplies capable of delivering 5 mA at $\pm 8 \mathrm{~V}$ to power external circuitry. When using these supplies with external loads, it is recommended that additional decoupling in the form of $10 \mu \mathrm{~F}$ tantalum bead capacitors be added to improve the voltage regulation. Loss of linearity will result if additional filtering is not used with an output load. Again, power dissipated in the feedback loop around the input op amp must be subtracted from the available power output at $\pm \mathrm{V}_{\text {sS }}$.
If the ISO212P is to be used in multiple applications, care should be taken in the design of the power distribution network, especially when all ISO212Ps are synchronized. It is best to use a well decoupled distribution point and to take power to individual ISO212Ps from this point in a star arrangement as shown in Figure 4.


FIGURE 4. Recommended Decoupling and Power Distribution.

## NOISE

Output noise is generated by residual components of the 25 kHz carrier that have not been removed from the signal. This noise may be reduced by adding an output low pass filter (see Figure 8). The filter time constants should be set below the carrier frequency. The output from the ISO212P is a switched capacitor and requires a high impedance load to prevent degradation of linearity. Loads of less than $1 \mathrm{M} \Omega$ will cause an increase in noise at the carrier frequency and will appear as ripple in the output waveform. Since the output signal power is generated from the input side of the barrier, decoupling of the $\pm \mathrm{V}_{\mathrm{ss} 1}$ outputs will improve the signal to noise ratio.

## SYNCHRONIZATION <br> OF THE INTERNAL OSCILLATOR

The ISO212P has an internal oscillator and associated timing components, which can be synchronized, incorporated into the design. This alleviates the requirement for an external high-power clock driver. The typical frequency of oscillation is 50 kHz . The intermal clock will start when power is applied to the ISO212P and Clk In is not connected.

Because the frequencies of several ISO212Ps can be marginally different, "beat" frequencies ranging from a few Hz to a few kHz can exist in multiple amplifier applications. The design of the ISO212P accommodates "internal synchronous" noise, but a synchronous beat frequency noise will not be strongly attenuated, especially at very low frequencies if it is introduced via the power, signal, or potential grounding paths. To overcome this problem in systems where several ISO212Ps are used, the design allows synchroniztion of each oscillator in a system to one frequency. Do this by forcing the timing node on the internal oscillator with an extermal driver connected to Clk In. See Figure 5. The driver may be an external component with Series 4000 CMOS characteristics, or one of the ISO212Ps in the system can be used as the master clock for the system. See Figure 6 and 7 for connections in multiple ISO212P installations.


FIGURE5. Equivalent Circuit, Clock Input/Output. Inverters are CMOS.


FIGURE 6. Oscillator Connections for Synchronous Operation in Multiple ISO212P Installations.

## CHARGE ISOLATION

When more than one ISO212P is used in synchronous mode, the charge which is returned from the timing capacitor (220pF in Figure 5) on each transition of the clock becomes


FIGURE 7. Isolating the Clk Out Node.
significant. Figure 7 illustrates a method of isolating the " Clk Out" clamp diodes (Figure 5) from this charge.
A $22 \mathrm{k} \Omega$ resistor (recommended maximum to use) together with the $39 \mathrm{k} \Omega$ internal oscillator timing resistor (Figure 5) forms a potential divider. The ratio of these resistors should be greater than 0.6 which ensures that the input voltage triggers the inverter connected to " Clk In". If using a single resistor, then account must be taken of the paralleled timing resistors. This means that the $22 \mathrm{k} \Omega$ resistor must be halved to drive two ISO212Ps, or divided by 8 if driving 8 ISO212Ps to insure that the ratio of greater than 0.6 is maintained. The series resistors shown in Figure 7 reduce the high frequency content of the power supply current.

## APPLICATIONS

The ISO212P isolation amplifier, together with a few low cost components, can isolate and accurately convert a 4-to20 mA input to a $\pm 10 \mathrm{~V}$ output with no external adjustment. Its
low height ( $0.43^{\prime \prime}$ ( 11 mm ) ) and small footprint ( $2.5^{\prime \prime} \times 0.33^{\prime \prime}$ ( $57 \mathrm{~mm} \times 8 \mathrm{~mm}$ ) ) make it the solution of choice in $0.5^{\prime \prime}$ board spacing systems and in all applications where board area savings are critical.

The ISO212P operates from a single +15 V supply and offers low power consumption and 12-bit accuracy. On the input side, two isolated power supplies capable of supplying 5 mA at $\pm 8 \mathrm{~V}$ are available to power external circuitry.

## APPLICATIONS FLEXIBILITY

In Figure 8, the ISO212P's $+\mathrm{V}_{s s}$ isolated supply powers a REF200 to provide an accurate $100 \mu \mathrm{~A}$ current source. This current is opposed by an equal but opposite current through the $75 \mathrm{k} \Omega$ feedback resistor to establish an offset of -7.5 V at $\mathrm{I}_{\text {in }}=0 \mathrm{~mA}$. With $\mathrm{I}_{\text {in }}=4-$ to -20 mA , the output is -5 to +5 V . The ratio of the $75 \mathrm{k} \Omega$ and $3.12 \mathrm{k} \Omega$ resistors assures the correct gain.
The polarity of the output can be reversed by simply reversing the $\mathrm{O} / \mathrm{P} \mathrm{HI}$ and $\mathrm{O} / \mathrm{P}$ LO pins. This could be used in the Figure 8 circuit to change the -5 V to +5 V output to a +5 V to -5 V output range.
The primary function of the output circuitry is to add gain to produce $a \pm 10 \mathrm{~V}$ output and to reduce output impedance. The addition of a few resistors and capacitors provides a low pass filter with a cut-off frequency equal to the full signal bandwidth of the ISO212P, typically 200 Hz . The filter response is flat to 1 dB and rolls off from cut off at -12 dB per octave.
The accuracy of the REF200 and external resistors eliminates the need for expensive trim pots and adjustments. The errors introduced by the external circuitry only add about $10 \%$ of the ISO212P's specified gain and offset voltage error.



FIGURE 9. Instrument Bridge Isolation Amplifier.


FIGURE 10. Photodiode Isolation Amplifier.


FIGURE 11. Thermocouple Amplifier with Ground Loop Elimination, Cold Junction Compensation and Down-Scale Burn-Out.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 12. Isolated Current Monitoring Applications.


FIGURE 13. Isolated temperature Sensing and Amplification.

# Isolated, Unregulated DC/DC CONVERTERS 

## FEATURES

- 100\% TESTED FOR HIGH VOLTAGE BREAKDOWN
- COMPACT (28-pin DIP)
- 5V OR 15V INPUT OPTIONS
- SYNCHRONIZABLE (TTL)


## DESCRIPTION

The PWS727 is a DC/DC converter which uses minimal PC board space and converts a single input 10 to 18VDC to bipolar voltages of the same value as the input. The PWS728 converts a 4.7 to 6VDC to bipolar voltages three times the value of the input. The converters are capable of providing $\pm 15 \mathrm{~mA}$ (PWS727) or $\pm 12 \mathrm{~mA}$ (PWS728) at rated voltage and up to $\pm 30 \mathrm{~mA}$.

The PWS727 and PWS728 use a high-frequency ( 800 kHz nominal) surface mount oscillator that makes

## APPLICATIONS <br> - INDUSTRIAL PROCESS CONTROL <br> - GROUND LOOP ELIMINATION <br> - POINT-OF-USE ANALOG POWER

it possible to minimize the transformer size. The transformer is composed of a split bobbin isolation transformer using a ferrite core and is encapsulated in a plastic package, allowing a higher isolation voltage rating. The design minimizes high frequency radiated noise on the output by using a ground plane directly under the high frequency components.


- Use a 10 V zener on PWS728 to prevent input spikes overstressing the diode bridge.

International Alrport Industrial Park - Mailing Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tel: (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP - Telex: 066-6491 • FAX: (602) 889-1510 - Immediate Product Info: (800) 548-6132

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## SPECIFICATIONS

## ELECTRICAL

At $V_{i N}=15 \mathrm{VDC}$, Output Load $= \pm 15 \mathrm{~mA}$ (PWS727) and $T_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted. Or $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{VDC}$, Output Load $= \pm 12 \mathrm{~mA}\left(\right.$ PWS728) and $T_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted

| PARAMETER | CONDITIONS | PWS727 |  |  | PWS728 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ISOLATION <br> Voltage Rated Continuous AC 60 Hz $100 \%$ Test ${ }^{(11)}$ <br> Barrier Impedance <br> Leakage Current at 60 Hz | 60 Hz, is, $<5 \mathrm{pC}$ PD $V_{\text {iso }}=240 \mathrm{~V} \mathrm{~ms}, 60 \mathrm{~Hz}$ | $\begin{gathered} 750 \\ 1200 \end{gathered}$ | $\begin{gathered} 10^{12} \\| 8 \\ 1 \end{gathered}$ | 1.5 | * | * | * | Vrms Vrms $\Omega \\| p F$ $\mu$ Arms |
| INPUT <br> Rated Voltage <br> Voltage Range <br> Current <br> Current Ripple <br> Current Limit <br> $\mathrm{TTL}_{\mathrm{N}} \cdot \mathrm{I}_{\mathrm{IH}}$ <br> $V_{1}$ <br> Frequency Range <br> TTL ${ }_{\text {our }}$ ' ${ }^{\prime}$ |  | 10 <br> 2.0 <br> 1 | $\begin{aligned} & 15 \\ & 55 \\ & 2.5 \\ & -1 \end{aligned}$ | $\begin{gathered} 18 \\ 65 \\ \\ 250 \\ 10 \end{gathered}$ | $4.5$ | $\begin{gathered} 5 \\ 110 \\ 7.5 \end{gathered}$ | $\begin{gathered} 6 \\ 130 \\ : \\ : \\ \text { : } \\ \text { } \end{gathered}$ | $\begin{gathered} V \\ V \\ m A \\ m A p-p \\ m A p-p \\ n A \\ \mu A \\ V \\ V \\ M H z \\ m A \end{gathered}$ |
| OUTPUT <br> Rated Output Voltage <br> Current <br> Regulation <br> (single ended load change) <br> Sensitivity <br> Balance <br> Ripple Voltage <br> Output Switching Noise <br> Output Voltage Temp Coefficient <br> Sync <br> Sync Frequency ${ }^{(2)}$ | $\begin{gathered} +I_{0}=7.5-15 \mathrm{~mA}, \\ -I_{0}=15 \mathrm{~mA} \\ V_{\mathrm{IN}}=10 \text { to } 18 \mathrm{~V} \end{gathered}$ <br> At Switching Frequency $>800 \mathrm{kHz}$ <br> Loading | 14.25 <br> 725 | $\begin{gathered} 15.0 \\ 15 \\ 45 \\ \\ 1.13 \\ 10 \\ 20 \\ .05 \\ \\ 800 \end{gathered}$ | $\begin{gathered} 15.75 \\ 30 \\ \\ \\ 15 \\ \\ 20 \\| 40 \\ 875 \end{gathered}$ |  | 12 <br> 135 <br> 3.8 | 30 <br> 25 | VDC mA <br> $\mathrm{mV} / \mathrm{mA}$ <br> $\mathrm{V} / \mathrm{N}$ mV mVpp mVpp $\mathrm{V} /{ }^{\circ} \mathrm{C}$ $\mathrm{k} \Omega \\| \mathrm{pF}$ kHz |
| TEMPERATURE RANGE <br> Specification <br> Operation <br> Storage |  | $\begin{gathered} 0 \\ -40 \\ -40 \end{gathered}$ |  | $\begin{aligned} & 70 \\ & 85 \\ & 85 \end{aligned}$ |  |  | * | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

NOTE: (1) Tested at $1.6 \times$ rated, fail on $5 p C$ partial discharge leakage current on 5 successive pulses. (2) Nominal with pin 17 grounded.

ORDERING INFORMATION

| Basic Model Number | PWS727 |
| :--- | :--- |
|  | PWS728 |

## ABSOLUTE MAXIMUM RATINGS



PIN CONFIGURATION

|  | 28 $+V_{0}$ <br> 27 Output Gnd <br> 26 $-V_{0}$ <br> 25 NC <br>   <br> 18 Nc <br> 17 $\pi L_{\mathrm{N}}$ <br> 16 $\pi L_{a r}$ <br> 15 Enable |
| :---: | :---: |

For Immediate Assistance, Contact Your Local Salesperson

MECHANICAL

28-Pin Double - Wide DIP


|  | INCHES |  | MILLIMETERS |  |
| :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |
| A | 1.440 | 1.460 | 36.58 | 37.08 |
| B | . 690 | . 710 | 17.53 | 18.03 |
| C | . 390 | . 410 | 9.91 | 10.41 |
| G | . 100 BASIC |  | 2.54 BASIC |  |
| H | . 020 BASIC |  | 0.51 BASIC |  |
| K | . 190 | . 210 | 4.83 | 5.33 |
| L | . 600 BASIC |  | 15.24 BASIC |  |

NOTE: Leads in true position within 0.01" ( 0.25 mm ) R at MMC at seating plane.


## TYPICAL PERFORMANCE CURVES

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=15 \mathrm{VDC}, \mathrm{I}_{\text {LOAD }}= \pm 15 \mathrm{~mA}$ (PWS727), or $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{VDC}$, output load $= \pm 12 \mathrm{~mA}$ (PWS728) unless otherwise noted.


## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\text {IN }}=15 \mathrm{VDC}, \mathrm{I}_{\text {LOAD }}= \pm 15 \mathrm{~mA}$ (PWS727), or $\mathrm{V}_{\text {IN }}=5 \mathrm{VDC}$, output load $= \pm 12 \mathrm{~mA}$ (PWS728) unless otherwise noted.


## THEORY OF OPERATION

The PWS727 and PWS728 are composed of the PWS750 building blocks which are assembled along with some standard components to build an isolated push pull DC/DC converter.

## PWS727 AND PWS728 PIN FUNCTIONS

$\mathrm{TTL}_{\mathbb{N}}$ is used to optionally control the frequency of the oscillator with an external TTL level frequency source. The input frequency must be twice the desired driver frequency, since there is an internal divide by 2 circuit to produce a $50 \%$ duty cycle output. The input duty cycle can vary from $12 \%$ to $95 \%$, (see the Typical Performance Curves). When in the free running mode the $\mathrm{TTL}_{\text {IN }}$ pin must be tied to ground.
$\mathrm{TTL}_{\text {out }}$ is used to synchronize the outputs of multiple PWS727s and/or PWS728s to minimize beat frequency problems if desired. A standard open collector output is provided, therefore a 330 to $3.3 \mathrm{k} \Omega$ resistor will be necessary, depending on the amount of stray capacitance on the $\mathrm{TTL}_{\mathbb{I N}}$ line. A maximum of 8 PWS727s or PWS728s can be connected without the use of an extemal TTL buffer. Connect the $\mathrm{TTL}_{\text {out }}$ of a master unit to the $\mathrm{TTL}_{\mathbb{N}}$ of the slave units. An Enable pin is provided so that the driver can be shut down to minimize power use if required. A TTL low applied to the pin will shut down the driver within one cycle $(1.25 \mu \mathrm{~s})$. A TTL high will enable driver outputs within one cycle. The $\mathrm{TTL}_{\text {out }}$ will still have an 800 kHz signal when a master driver is disabled, so other synchronized drivers will not be shut down. The pin can be left open for normal operation.

The $+\mathrm{V}_{\mathrm{IN}}$ pin supplies power to the converter. The $\mathrm{V}_{\mathrm{D}}$ pin connects the power to the transformer through the internal overcurrent sense resister. The other end of the overcurrent sense resister is tied to $+V_{\mathbb{N}^{N}}$ A $0.3 \mu \mathrm{~F}$ bypass capacitor must be connected to the $V_{D}$ pin to reduce the ripple current through the shunt resistor, otherwise false current limit conditions can occur due to ripple voltage peaks. During overload conditions the output drive shuts off for approximately $80 \mu \mathrm{~s}$, then turns back on for $20 \mu \mathrm{~s}$, resulting in a $25 \%$ power up duty cycle. If the overload condition still exists, then the output will shut off again. When the fault or the excessive load is removed, the converter resumes normal operation.
The Sync pin can be used to synchronize the internal oscillator of an ISO120 to the operating frequency of the converter. The Sync pin is connected directly to the secondary of the transformer, so an 800 kHz square wave of twice the output magnitude is present. Minimum pc board trace length should be used to minimize loading the transformer. When making the connection to the ISO120, a simple frequency divider circuit (see Figure 3) is necessary to match the 400 kHz nominal frequency required by the ISO120. If this function is not used, leave the pin disconnected.


FIGURE 1. Isolated Integrated A/D Conversion System Using Ratiometric Counting and Microprocessor Interface, Operating from a Single 5V Supply.


FIGURE 2. Regulated Output Using the Enable Pin to Cycle the Converter Output On and Off.


FIGURE 3. The PWS727 or PWS728 Can Be Used to Synchronize the ISO120. The Output Sync Must be Divided by 2 and the $\mathrm{TTL}_{\text {out }}$ Must Be Divided by 4 .

## BASIC OPERATION

## PC BOARD LAYOUT CONSIDERATIONS

These converters have low output ripple so that standard layout methods are all that is necessary for good circuit performance. Bypass capacitors should be placed close to each device powered by the converters. To minimize the noise pickup by sensitive ( 12 bit resolution) circuits, a $10 \Omega$ resistor can be placed in series with the isolated power traces. The resistor in conjunction with the bypass capacitor acts as a low pass filter, to minimize isolation amplifier PSRR related ripple voltage feedthrough. A $\pi$ filter can also be used at the input $\left(+V_{\mathbb{N}}\right)$ to minimize input supply ripple current.

## 5V OPERATION

With 5V operation (PWS728) the transformer winding ratio is $3: 1$, therefore generating much greater currents in the primary. The input ripple will be larger, so an input $\pi$ filter will be necessary to isolate the supply noise from the rest of the circuit. For example, when the output load is $\pm 15 \mathrm{~mA}$ the input current will be approximately 120 mA .

## OUTPUT CURRENT RATING

The PWS727 and PWS728 contain soft start circuitry to protect the FETs from high inrush currents during turn on. The internal input current limit is 250 mA peak to prevent thermal overload of the MOSFETs. The maximum output current rating is $\pm 30 \mathrm{~mA}$. Total current, which can be drawn from each isolation channel, is the total of the of the power being drawn from both the +V and -V outputs. For example, if one output is not used, then maximum current can be drawn from the other output. In all cases the maximum current that can be drawn from any individual channel is:

$$
\left(+\mathrm{I}_{\mathrm{OUT}}\right)+\left(-\mathrm{I}_{\mathrm{OUT}}\right)<60 \mathrm{~mA}
$$

It should be noted that many analog circuit functions do not simultaneously draw equal current from both the positive and negative supplies.

## HIGH VOLTAGE TESTING

Burr Brown Corporation has adopted a partial discharge test criterion that is similar to the German VDE0884 optocoupler standard. This method requires that less than 5 pC partial discharge across the isolation barrier with 1200 Vrms 60 Hz applied. This criterion confirms transient overvoltage ( 1.6 X 750 Vrms) protection without damage to the PWS727 or PWS728. Lifetest results verify the absence of high-voltage breakdown under continuous rated voltage and maximum temperature.

The minimum AC barrier voltage that initiates partial discharge above 5 pC is defined as the "inception voltage". Decreasing the barrier voltage to a lower level is required before partial discharge ceases and is known as "extinction voltage". We have developed a package insulation system to yield an inception voltage greater than 1200 Vrms so that transient voltages below this level will not damage the isolation barrier. The extinction voltage is above 750 Vrms so that even overvoltage-induced partial discharge will cease once the barrier voltage is reduced to the rated value. Previous high voltage test methods relied on applying a large enough overvoltage (above rating) to break down marginal devices, but not so high as to damage good ones. Our partial discharge testing gives us more confidence in barrier reliability than breakdown/no breakdown criteria.

## OSCILLATOR/DRIVER \& TRANSFORMERS

## FEATURES

- LOW POWER CONSUMPTION
- COMPACT SIZE
- EASE OF USE
- DRIVES UP TO 8 DC/DC CHANNELS
- 750VAC ISOLATION
- OPTIONAL 5V TO $\pm 15 \mathrm{~V}$ AND 15 V TO $\pm 15 \mathrm{~V}$ TRANSFORMERS
- COMPATIBLE WITH PWS740 AND PWS750 COMPONENTS
- 0 to $+85^{\circ} \mathrm{C}$


## DESCRIPTION

The PWS745 provides driver and switching FETs in a 16-pin DIP package for use in multichannel DC/DC converter applications. The switching MOSFETs are built into the driver to allow simple low cost assembly of the multichannel converter. Additionally the PWS745-1 is capable of operating at 5 V and can be easily synchronized with THL level signals. The ransformers are through. hole PC-board-mount versions of the popular PWS750 surface mount destgn. The PWS745-2 is a 15 V to $\pm 15 \mathrm{~V}$ version, witie the PWS745-4 is the $5 V$ to $\pm 15$ version.

## APPLICATIONS

- INDUSTRIAL CONTROL
- PROCESS CONTROL
- FACTORY AUTOMATION
- GROUND LOOP ELIMINATION

The small size is achieved by using the multiple chip transfer moldine process that has been successfully used with the ISOl22P. The power components are mounted directly on the copper lead frame, utilizing two pins for each die pad to maximize heat sink area. PWS745-1 may also be used in place of the PWS740-1 or PWS750-1 drivers, where through-hole technology is is quired at the driver location.


[^16]
## SPECIFICATIONS

## ELECTRICAL

At $V_{N N}=15$ VDC, Output Load $= \pm 15 \mathrm{~mA}$ (PWS745-2) and $T_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted. Or $\mathrm{V}_{\mathrm{iN}}=5$ VDC, Output Load $= \pm 12 \mathrm{~mA}$ (PWS745-4) and $T_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted

\begin{tabular}{|c|c|c|c|c|c|}
\hline PARAMETER \& CONDITIONS \& MIN \& TYP \& MAX \& UNITS \\
\hline \begin{tabular}{l}
PWS745-U OSCILLATOR/DRIVER \\
Frequency: Internal Oscillator External Oscillator \\
Supply: 15V Operation \\
5V Operation \\
Current
\end{tabular} \& \begin{tabular}{l}
\[
T T_{\mathrm{N}}=O \mathrm{~V}
\] \\
No Load Max Load
\[
C_{\text {evpass }}=1 u F
\]
\end{tabular} \&  \& 600
1200
15
5
10
750
2.5
-1

$600 \% \$ \$$ \&  \&  <br>

\hline | PWS745-2 |
| :--- |
| Voltage Rated Continuous AC $\mathbf{6 0 H z}$ |
| $100 \%$ Test ${ }^{(1)}$ |
| Barrier Impedance |
| Leakage Current at 60 Hz | \& 

$$
V_{150}=240 \mathrm{~V} \mathrm{~ms}, 601 \mathrm{~V}
$$ \& \[

$$
\begin{aligned}
& 750 \\
& 1200
\end{aligned}
$$

\] \& \[

102118

\] \& \[

1.5
\] \&  <br>

\hline | PWS745-4 |
| :--- |
| Voltage Rated Continuous AC 60 Hz |
| $100 \%$ Test ${ }^{(1)}$ |
| Barrier Impedance |
| Leakage Current at 60 Hz | \& 60 Hz : 14.45 PC PD

$$
\mathrm{V}_{\text {Iso }}=240 \mathrm{~V} \mathrm{mi}, 50 \mathrm{~Hz}
$$ \& \[

$$
\begin{aligned}
& 750 \\
& \$ 200
\end{aligned}
$$

\] \& \[

{ }_{6}^{12} 0^{12}| | 8

\] \& \[

1.5
\] \& Vrms Vrms $\Omega \| \mathrm{pF}$ $\mu$ Arms <br>

\hline | TEMPERATURE RANGE |
| :--- |
| Specification |
| Operation |
| Storage | \&  \& \[

$$
\begin{gathered}
\frac{40}{40} \\
\stackrel{40}{ }
\end{gathered}
$$

\] \&  \& \[

$$
\begin{aligned}
& 85 \\
& 85 \\
& 85 \\
& \hline
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& { }^{\circ} \mathrm{C} \\
& { }^{\circ} \mathrm{C} \\
& { }^{\circ} \mathrm{C}
\end{aligned}
$$
\] <br>

\hline
\end{tabular}

NOTES: (1) Tested at $1.6 \times$ rated, fall on 5PC partial discharge leakage cursit on 5 succossive pulses.

PIN CONFIGURATION


## Isolated, Unregulated DC/DC CONVERTER COMPONENTS

## FEATURES

- 100\% TESTED FOR HIGH-VOLTAGE BREAKDOWN
- COMPACT-SURFACE MOUNT
- MULTICHANNEL OPERATION
- 5V OR 15V INPUT OPTIONS


## DESCRIPTION

The PWS750 consists of three building blocks for building a low cost $D C / D C$ converter. With them you can optimize DC/DC converter PC board layout or build a multichannel isolated DC/DC converter. All parts are surface mount, requiring minimal space to build the converter. The modular design minimizes the cost of isolated power.
The PWS750-1U is a high-frequency $(800 \mathrm{kHz}$ nominal) driver that can drive N -channel MOSFETs up to the size of a 1.3 A 2 N 7010 . The recommended MOSFET for individual transformer drivers is the $2 N 7008$. The PWS750-1U is supplied in a 16 -pin double-wide SO package.
The PWS750-2U and PWS750-4U are split-bobbin wound isolation transformers using a ferrite core.

## APPLICATIONS <br> - INDUSTRIAL PROCESS CONTROL EQUIPMENT <br> - GROUND-LOOP ELIMINATION <br> - PC-BASED DATA ACQUISITION <br> - VENDING MACHINES

They are encapsulated in plastic packages, allowing a high isolation voltage rating.
The PWS750-3U is a high-speed monolithic diode bridge in a plastic 8-pin SO package.
One PWS750-1U can be used to drive up to four channels (15V nominal operation). One PWS750-2U and PWS750-3U and two 2N7002 (surface mount) or 2N7008 (TO-92) MOSFETs made by Siliconix are used per isolated channel. When a PWS750-4U is used as the transformer ( 5 V input), then two TN0604s made by Supertex must be used, due to the higher currents of the primary (lower RDS on) and the lower $\mathrm{V}_{\text {GS }}$ threshold. With 5 V operation only one channel can be directly driven by the PWS750-1U (a simple FET booster circuit can be used for multichannel operation; see Figure 3).


NOTES:(1) User option. (2) Use TN0604 for 5 V to $\pm 15 \mathrm{~V}$ operation. (3) Multichannel Operation.
International Alrport industrial Park - Malling Address: PO Box 11400 - Tucson, AZ 25734 - Street Address: 6730 S. Tucson Blid. - Tucson, AZ 85706 Tel: (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP - Telex: 066-6491 - FAX: (602) 889-1510 - Immedlate Product Info: (800) 548-6132

## SPECIFICATIONS

## ELECTRICAL

At $T_{A}=25^{\circ} \mathrm{C} ;+V_{\mathrm{N}}=+15 \mathrm{~V}$; and $\mathrm{I}_{\text {out }}= \pm 15 \mathrm{~mA}$ balanced loads unless otherwise noted.

| PARAMETER | CONDITIONS | MIN | TVP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PWS750-1U OSCILLATOR |  |  |  |  |  |
| Frequency: Internal OSC <br> External OSC <br> Supply: 15V Operation <br> 5 V Operation <br> T, 〒̄ Drive Current <br> T. TT Drive Voltage, High <br> Low <br>  | $T T L_{N}=0 \mathrm{~V}$ | $\begin{gathered} 725 \\ 1 \\ 10 \\ 4.5 \\ 0 \\ \hline \\ \\ \hline 2 \end{gathered}$ | $\begin{gathered} 800 \\ 15 \\ 5 \\ \\ 10 \\ -1 \end{gathered}$ | $\begin{gathered} 875 \\ 2.5 \\ 18 \\ 5.5 \\ 50 \\ 7 \\ 0.7 \\ \\ \\ 0.8 \\ 15 \end{gathered}$ | $\begin{gathered} \mathrm{kHz} \\ \mathrm{MHz} \\ V \\ V \\ \mathrm{mApk} \\ V \\ V \\ n A \\ \mu A \\ V \\ V \\ m A \end{gathered}$ |
| PWS750-2U $+\mathrm{V}_{\mathrm{m}}$ TO $\pm \mathrm{V}_{\text {our }}$ ISOLATION TRANSFORMER |  |  |  |  |  |
| ISOLATION <br> Voltage Rated Continuous AC 60 Hz <br> 100\% Test ${ }^{(1)}$ <br> Barrier Impedance <br> Leakage Current at 60 Hz <br> Winding Ratio | $60 \mathrm{~Hz}, 1 \mathrm{~s},<5 \mathrm{pC}$ PD $V_{1 s 0}=240 \mathrm{Vrms}$ <br> Primary/Secondary | $\begin{gathered} 750 \\ 1200 \end{gathered}$ | $\begin{gathered} 10^{12} \\| 8 \\ 1 \\ 48 / 48 \end{gathered}$ | 1.5 | Vrms <br> Vrms $\Omega \\| p F$ $\mu A r m s$ |
| PWS750-3U DIODE BRIDGE |  |  |  |  |  |
| Reverse Recovery <br> Reverse Breakdown <br> Reverse Current <br> Fonward Voltage | $\begin{gathered} I_{F}=I_{R}=50 \mathrm{~mA} \\ I_{R}=100 \mu \mathrm{~A} \\ V_{R}=40 \mathrm{~V} \\ I_{F}=100 \mathrm{~mA} \end{gathered}$ | 55 | 40 | $\begin{aligned} & 1.5 \\ & 1.6 \end{aligned}$ | $\begin{gathered} n s \\ V \\ \mu A \\ V \end{gathered}$ |
| PWS750-4U $+5 \mathrm{~V}_{\mathrm{w}}$ to $\pm 15 \mathrm{~V}_{\text {out }}$ ISOLATION TRANSFORMER |  |  |  |  |  |
| ISOLATION <br> Voltage Rated Continuous AC 60 Hz <br> 100\% Test ${ }^{(1)}$ <br> Barrier Impedance <br> Leakage Current at $\mathbf{6 0 H z}$ <br> Winding Ratio | $60 \mathrm{~Hz}, 1 \mathrm{~s},<5 \mathrm{pC}$ PD $\begin{aligned} & V_{\text {iso }}=240 \mathrm{Vrms} \\ & \text { Primary/Secondary } \end{aligned}$ | $\begin{gathered} 750 \\ 1200 \end{gathered}$ | $\begin{gathered} 10^{12} \\| 8 \\ 1 \\ 24 / 70 \end{gathered}$ | 1.5 | Vrms Vrms $\Omega \\| p F$ $\mu \mathrm{Arms}$ |
| TEMPERATURE RANGE |  |  |  |  |  |
| Specification <br> Operating <br> Srorage | Derated performance | $\begin{gathered} 0 \\ -40 \\ -40 \end{gathered}$ |  | $\begin{aligned} & +70 \\ & +85 \\ & +85 \end{aligned}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

NOTES: (1) Tested at $1.6 \times$ rated, fail on 5 pC partial discharge leakage current on five successive pulses at 60 HZ .

PIN CONFIGURATIONS


## ABSOLUTE MAXIMUM RATINGS

Lead temperature (soldering, SOIC, 3s)

ORDERING INFORMATION

| Basic Model Number |
| :--- | :--- |
| Components |
| $1 \mathrm{U}:$ High-Frequency Driver |
| $2 \mathrm{U}, 4 \mathrm{U}:$ Isolation Transformer |
| $3 \mathrm{U}:$ High-Speed Monolithic Diode Bridge |

## MECHANICAL

|  | INCHES |  | MILLIMEIERS |  |
| :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |
| A | . 400 | . 416 | 10.16 | 10.57 |
| $A_{1}$ | . 388 | . 412 | 9.86 | 10.46 |
| B | . 286 | . 302 | 7.26 | 7.67 |
| Bi | . 268 | 286 | 6.81 | 7.26 |
| C | . 093 | . 109 | 2.36 | 2.77 |
| D | . 015 | . 020 | 0.38 | 0.51 |
| G | . 0.50 BASIC |  | 1.27 BASIC |  |
| H | . 022 | . 038 | 0.56 | 0.97 |
| $J$ | . 008 | . 012 | 0.20 | 0.30 |
| L | . 391 | . 421 | 9.93 | 10.69 |
| M | $5{ }^{\circ} \mathrm{TYP}$ |  | $5^{\circ} \mathrm{TYP}$ |  |
| N | . 000 | . 012 | 0.00 | 0.30 |

NOTE: Leads in true position within 0.01" $(0.25 \mathrm{~mm}) R$ at MMC at seating plane.

## U Package - 8-PIn Plastic DIP



|  | NNCHES |  |  | MILIMEIERS |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN |  | MAX |
| A | .620 | .640 | 15.78 | 16.26 |  |
| B | .465 | .485 | 11.81 | 12.32 |  |
| C | .350 | .370 | 8.89 | 9.40 |  |
| F | .165 | .185 | 4.19 | 4.70 |  |
| G | .100 BASIC | 2.54 BASIC |  |  |  |
| $H$ | .025 SQ |  | 635 SQ |  |  |
| K | .370 | .390 | 9.40 | 9.91 |  |
| L1 | .280 | .300 | 7.11 | 7.62 |  |
| L | .465 | .485 | 11.81 | 12.32 |  |

NOTE: Leads in true position within 0.01" ( 0.25 mm ) R at MMC at seating plane. Pin numbers shown for reference only. Numbers may not be marked on package.


## TYPICAL PERFORMANCE CURVES

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{W}}=15 \mathrm{VDC}$, $\mathrm{I}_{\text {LOND }}= \pm 15 \mathrm{~mA}$ unless otherwise noted.







# TYPICAL PERFORMANCE CURVES (CONT) 

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{N}}=15 \mathrm{VDC}, \mathrm{I}_{\text {LONo }}= \pm 15 \mathrm{~mA}$ unless otherwise noted.


## THEORY OF OPERATION

The PWS750 components are basic building blocks to be used with other standard components to build an isolated push-pull DC/DC converter. The oscillator runs at 800 kHz nominal, making it possible to reduce the size of the transformer and lower the output ripple voltage.

## PWS750-1U OSCILLATOR PIN FUNCTIONS

$\mathrm{TTL}_{\text {IN }}$ is used to control the driver frequency with an external TTL level frequency source. The input frequency must be twice the desired driver frequency, since there is an internal divide-by-2 circuit to produce a $50 \%$ duty cycle output. The input duty cycle can vary from $12 \%$ to $95 \%$ (see Typical Performance Curves). When in the free running mode, the $\mathrm{TTL}_{\mathbb{N}}$ pin must be tied to ground.
TTL $_{\text {our }}$ is used when it is desired to synchronize the outputs of multiple PWS750-1 Us to minimize beat frequency problems. A standard open collector output is provided, therefore a $330 \Omega$ to $3.3 \mathrm{k} \Omega$ pull-up resistor will be necessary depending on stray capacitance on the sync line. A maximum of eight PWS750-1 Us can be connected without the use of an external TTL buffer.
An Enable pin is provided so that the driver ( $\mathrm{T}, \overline{\mathrm{T}}$ ) can be shut down to minimize power use if required. A TTL low applied to the pin will shut down the driver within one cycle. A TTL high will enable the driver within one cycle. The $\mathrm{TTL}_{\text {our }}$ will still have an 800 kHz signal when a master driver is disabled, so other synchronized drivers will not be shut down. The pin can be left open for normal operation.

The $+\mathrm{V}_{\text {IN }}$ pin supplies power to the oscillator. The $\mathrm{V}_{\mathrm{D}}$ pin connects the power to the transformer through the internal overcurrent sense resistor. The other end of the overcurrent sense resistor is tied to $+\mathrm{V}_{\mathrm{IN}}$. $\mathrm{A} 0.3 \mu \mathrm{~F}$ bypass capacitor must be connected to the $V_{D}$ pin to reduce the ripple current through the shunt resistor; otherwise false current limit conditions can occur due to ripple voltage peaks.

| MOSFET | MAX DRIVE CURRENT | PACKAGE | BREAKDOWN |
| :--- | :---: | :---: | :---: |
| TN0604 | 4 A | TO-92 | 40 V |
| 2N7002 | 115 mA | SO-T23 | 60 V |
| 2N7008 | 500 mA | TO-92 | 60 V |
| 2N710 | 1.3 A | TO-237 | 60 V |
| 2N7012 | 1.2 A | $4-\operatorname{Pin}$ DIP | 60 V |

TABLE 1. MOSFET Selector Guide.

During overload conditions the output drive shuts off for approximately $80 \mu \mathrm{~s}$, then turns back on for $20 \mu \mathrm{~s}$, resulting in a $25 \%$ power up duty cycle. If the overload condition still exists, then the output will shut off again. When the fault or the excessive load is removed, the converter resumes normal operation.
The T and $\overline{\mathrm{T}}$ pins are the complementary FET drive outputs and are tied directly to the corresponding FET gate. The connection must be as short as possible. For multiple channel operation they cannot be located above any ground or power planes, because capacitive loading will not allow fast enough charging of the FET gate.

## PWS750-2U AND PWS750-4U TRANSFORMER PIN FUNCTIONS

On the primary side the $V_{D}$ pin of the PWS750-2U is tied directly to the $V_{D}$ pin of the PWS750-1U. Remember to place a $0.1 \mu \mathrm{~F}$ capacitor as close to the PWS750-2U $\mathrm{V}_{\mathrm{D}}$ pin as possible. The $T_{o}$ and $\bar{T}_{o}$ pins are connected to the drains of the corresponding FETs, whose sources are connected to ground. On the secondary side of the transformer, the Gnd pin is tied directly to the isolated ground. AC pins are 800 kHz square wave signals at twice the output voltage, and are connected directly to the corresponding pin on the PWS750-3U. Pins 2 and 4 can be interchanged for ease of hook up. The connection to the diode bridge must be as direct as possible to minimize radiated noise.

## PWS750-3U HIGH SPEED DIODE BRIDGE PIN FUNCTIONS

The AC pins are tied directly to the AC pins of the PWS7502 U . The +V and -V pins are rectified output voltages. The filter capacitors must be located as close as possible to these pins to minimize series inductance and therefore noise. Bypass capacitors will be needed at each device in the circuit.

For Immediate Assistance, Contact Your Local Salesperson


FIGURE 1. Isolated Integrating A/D Conversion System Using Ratiometric Counting and Microprocessor Interface.


FIGURE 2. Sample PC Board Layout, 4:1.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## BASIC OPERATION

## SINGLE CHANNEL OPERATION, PC BOARD LAYOUT CONSIDERATIONS

A simple two-layer board can be used on single channel applications to create a DC/DC converter with low radiated noise. A ground plane should be located directly under both the input and the output components for optimum ground return paths. The surface mount components make it easy to design with a ground plane. The output filter capacitors should be located as close to the PWS750-3U as possible. A sample layout is shown in Figure 2.
For multiple channel applications, T and $\overline{\mathrm{T}}$ traces must have minimum capacitive loading. Therefore, there should be no ground plane (or power plane) under these two traces. The driver signal is a $4-6 \mathrm{~V}$ low current 800 kHz signal, which will generate little radiated noise if the traces are kept short.
To minimize the noise pickup for sensitive 12-bit resolution circuits, place a $10 \Omega$ resistor in series with the isolated power traces. The resistor, in conjunction with the bypass capacitor, acts as a low pass filter to minimize isolation amplifier PSRR-related ripple voltage feedthrough. A pi filter with a $10 \mu \mathrm{H}$ inductor can also be used at the input $\left(+V_{\text {IN }}\right)$ to minimize input supply ripple current; see Figure 1.

## MULTIPLE CHANNEL OPERATION

The oscillator can drive up to four-channels (eight FETs) directly when operating at $10-18 \mathrm{~V}$. A $10 \Omega$ resistor must be placed in series with $T$ and $\bar{T}$ to stabilize the FET gate charging. For more than four-channel operation, or 5 V -multiple-channel operation, the driver circuit needs a FET booster circuit, as shown in Figure 3. Large gate drive surge currents $(>100 \mathrm{~mA})$ are needed to turn on the gates.

If the total output current drawn by all the channels exceeds 250 mA , then it will be necessary to circumvent the current limit circuit by leaving the $V_{D}$ pin of the PWS750-1U open, and connect the $\mathrm{V}_{\mathrm{D}}$ pin of the PWS750-2U directly to the supply.

## 5V OPERATION

With 5 V operation, the transformer winding current ratio is $3: 1$, therefore generating much greater currents in the primary. The input ripple voltage will be larger, so an input pi filter will be necessary to isolate the converter noise from the rest of the circuit. For example, when the output is $\pm 15 \mathrm{~mA}$ the input current will be at least 120 mA .

## OUTPUT CURRENT RATING

The PWS750-1U oscillator contains soft start circuitry to protect the FETs from high inrush currents during turn on. The internal input current limit is 250 mA peak to prevent thermal overload of the MOSFETs. The maximum output rating is $\pm 30 \mathrm{~mA}$. Total current, which can be drawn from each isolation channel, is the total of the power being drawn from both the $+V$ and $-V$ outputs. For example, if one output is not used, then maximum current can be drawn from the other output. In all cases the maximum current that can be drawn from any individual channel is:

$$
1+\mathrm{I}_{\text {out }} 1+\mathrm{H}_{\text {out }} \mathrm{I}<60 \mathrm{~mA}
$$

It should be noted that many analog circuit functions do not simultaneously draw equal current from both the positive and negative supplies.
When multiple channel operation is used, the maximum current of all channels must be reduced to prevent the overcurrent limit to trip. Alternately, bypass the overcurrent by

FIGURE 3. MOSFET Driver Booster Circuits.
leaving the $\mathrm{V}_{\mathrm{D}}$ pin of the PWS750-1U open and connecting the $\mathrm{V}_{\mathrm{D}}$ pin of the PWS750-2U directly to the supply.

## HIGH VOLTAGE TESTING

Burr-Brown Corporation has adopted a partial discharge test criterion that conforms to the German VDE0884 optocoupler standard. This method requires that less than 5 pC partial discharge crosses the isolation barrier with 1200 Vrms 60 Hz applied. This criterion confirms transient overvoltage ( $1.5 \times$ 750 Vrms ) protection without damage to the PWS750-2U or PWS750-4U. Life test results verify the absence of high voltage breakdown under continuous rated voltage and maximum temperature.

The minimum AC barrier voltage that initiates partial discharge above 5 pC is defined as the "inception voltage." Decreasing the barrier voltage to a lower level is required before partial discharge ceases; this is known as "extinction voltage." We have developed a package insulation system to yield an inception voltage greater than 1200 Vrms so that transient voltages below this level will not damage the isolation barrier. The extinction voltage is above 750 Vrms so that even overvoltage-induced partial discharge will cease once the barrier voltage is reduced to the rated value. Previous high voltage test methods relied on applying a large enough overvoltage (above rating) to break down marginal units, but not so high as to permanently damage good ones. Our partial discharge testing gives us more confidence in barrier reliability than breakdown/no breakdown criteria.


FIGURE 4. Four-Channels of $\pm 10 \mathrm{~V}$ Signal Isolation with Channel-to-Channel Isolation.


FIGURE 5. A Complete $\pm 10 \mathrm{~V}$ Signal Acquisition System Operating From a Single 5V Supply.


FIGURE 6. A PWS750 Driver Can Be Used to Boost the Input Voltage to 15 V to Power a PWS726 From a 5V Supply.


FIGURE 7. Powering the Internally Powered ISO103 Isolation Buffer From a Single 5V Supply. Two Power Channels Are Necessary to Provide the 80 mA Nominal for the +V of the ISO103.


FIGURE 8. 1500VAC Isolation Using PWS740-2 Transformer.


PWS750

## 4

FIGURE 9. FET Pair Driving Up to Eight-Channels.


## ANALOG CIRCUIT FUNCTIONS

Analog circuits act as building blocks with which to perform a variety of instrumentation, computation, and control functions. They provide a broad range of versatile, proven, and ready to use computational functions for the designer to use in developing simple or complex systems. The analog circuit functions include multipliers, dividers, multifunction converters, true rms-to$\square$ DC converters, logarithmic amplifiers, voltage and window comparators, peak detectors, precision oscillators, and filters. The multifunction converters also provide multiply, divide, square root, exponentiation, roots, sine, cosine, arctangent, vector magnitude rms-to-DC and logarithmic amplifier functions.

The availability of these relatively complex functions as precise, versatile, easy-to-use, low-cost building blocks has broadened the scope of practical analog circuit systems and greatly simplified analog circuit designs. The names of most analog circuit functions are self-explanatory and describe the main functions they perform.
The functions are used mostly for processing and/or conditioning of analog signals, and for simulation of algebraic and/or trigonometric analog computations. The variety of applications these functions are effectively used for is limited only by the designer's creative imagination. Some of the interesting applications for which analog circuit functions have found wide acceptance are listed in the table on the following page.

| Types of Application | Recommended Analog Circult Function |
| :--- | :--- |
| Analog simulation | Multiplier, Divider, Multifunction Converter, Logarithmic Amplifier, |
| Algebraic and trigonometric computations <br> Power series approximation, function fitting and <br> linearizing | Oscillator |
| Analog wave shaping |  |
|  |  |
| VcO and AGC applications | Multiplier, Divider |
| Vector computation | Multifunction Converter, Multiplier |
| Power and energy measurements | Multiplier, rms-to-DC Converter |
| Modulation and demodulation | Multiplier, Divider |
| Signal compression | Logarithmic Amplifier |
| Log-antilog-log ratio computations | Logarithmic Amplifier |
| Light-related measurements | Logarithmic Amplifier |
| Analog signal conditioning | All circuit functions |
| Instrumentation and control systems | All circuit functions |
| Test equipment | All circuit functions |
| Transducer excitation | Oscillator |
| Signal reference | Oscillator |
| Alarm circuits | Voltage and Window Comparators |
| Bang-bang control applications | Voltage and Window Comparators |
| Control of limit stops | Voltage and Window Comparators |
| Analog memory and peak detection | Peak Detection |

## ANALOG CIRCUIT FUNCTIONS SELECTION GUIDES

The Selection Guides show parameters for the high grade. Refer to the Product Data Sheet for a full selection of grades. Models shown in boldface are new products introduced since publication of the previous Burr-Brown IC Data Book.

## MULTIPLIERS/DIVIDERS

You can select accuracy from $0.25 \%$ max and up from this complete line of integrated circuit multipliers. Most provide full four-quadrant multiplication. All are laser-trimmed for accuracy-no trim pots are needed to meet specified performance. These compact models bring the cost of high performance down to acceptable levels.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

| Model | Transfer Function | $\begin{gathered} \text { Error at } \\ +25^{\circ} \mathrm{C} \\ \max (\%) \end{gathered}$ | Temp Coeff (\% ${ }^{\circ} \mathrm{C}$ ) | Feedthrough (mV) | Offset Voltage (mV) | 1\% BW (kHz) | Temp Range ${ }^{(1)}$ | Pkg | $\begin{aligned} & \text { Page } \\ & \text { No. } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MPY100 | $\left[\left(X_{1}-X_{2}\right)\left(Y_{1}-Y_{2}\right) / 10\right]+Z_{2}$ | $\pm 0.5$ | 0.008 | 30 | 7 | 70 | Ind | TO-100 | 5-26 |
| MPY534 | $\left[\left(X_{1}-X_{2}\right)\left(Y_{1}-Y_{2}\right) / 10\right]+Z_{2}$ | $\pm 0.25$ | 0.008 | 0.05\% | 2 | 3 MHz | Com | TO-100 | 5-34 |
| MPY600AP | $\left[\left(X_{1}-X_{2}\right)\left(Y_{1}-Y_{2}\right) / 2\right]+Z_{2}$ | $\pm 0.25$ | 0.02 | 2 | 5 | 10 MHz | Ind | DIP | S5-25 |
| MPY634M | $\left[\left(X_{1}-X_{2}\right)\left(Y_{1}-Y_{2}\right) / 10\right]+Z_{2}$ | $\pm 0.5$ | 0.015 | 0.15\% | 2 | 10MHz | Ind | TO-100 | 5-41 |
| MPY634P, U | $\left[\left(X_{1}-X_{2}\right)\left(Y_{1}-Y_{2}\right) / 10\right]+Z_{2}$ | $\pm 2.0$ | 0.03 | 0.3\% | 25 | 10 MHz | Ind | DIP,SOIC | 5-41 |
| AD632 | $\left[\left(X_{1}-X_{2}\right)\left(Y_{1}-Y_{2}\right) / 10\right]+Z_{2}$ | $\pm 0.5$ | 0.01 | 0.15 | 15 | 50 | Ind | TO-100 | 5-6 |

NOTE: (1) Com $=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, Ind $=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

## SPECIAL FUNCTIONS

This group of models offers many different functions that are the quick, easy way to solve a wide variety of analog computational problems. Most are in integrated circuit packages and are laser-trimmed for excellent accuracy.

## SPECIAL FUNCTIONS

| Function | Model | Description | Comments | Temp Range ${ }^{(1)}$ | Pkg | Page No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Multifunction Converter | $4302$ | $Y(Z I X)^{m}$ <br> This function may be used to multiply, divide, raise to powers, take roots and form sine and cosine functions. $K \log \left(1, I_{2}\right)$ | Plastic Package. | Ind | DIP | 5-109 |
|  | LOG100 |  | Optimized for log ratio of current inputs. <br> Specified over six decades of input (1nA to 1 mA ), 55 mV total error, $0.25 \%$ log conformity. | Com | DIP | 5-18 |
| Logarithmic Amplifier | 4127G | $K \log \left(1, / I_{\text {REF }}\right)$ | A more versatile part that contains an internal reference and a current inverter. 1\% and $0.5 \%$ accuracy. | Com | DIP | 5-102 |
| $\sqrt{\frac{1}{T} \int_{0}^{T} E_{\mathbb{N}}^{2}}$ | dt 4341 | True rms-to-DC conversion based on a log-antilog occupational approach. Pin compatible with 4340. | Some external trimming required. Lower cost in plastic package. | Ind | DIP | 5-115 |
| High Speed Window Comparator, ATE Pin Receiver | CMP100 | A dual comparator with high common-mode input range. Latched ECL outputs, $\pm 5 \mathrm{~V}$ supplies. | Propagation delay: 5ns, max for 100 mV overdrive | Ind | DIP, SOIC | S5-14 |
| Switched Integrator | ACF2101 | This is a dual, integrating, transimpedance amplifier that converts an input current to an output voltage by integrating the current for a user determined period of time. Eliminates large feedback resistor of traditional I to V converters. | Includes HOLD and RESET switches and output multiplexer. $v_{\text {OUT }}=-\frac{1}{c} \int_{i \mathbb{N}} d t$ | Ind | DIP | S5-6 |

## DIVIDERS

Using a special log/antilog committed divider design overcomes the major problem encountered when trying to use a multiplier in a divider circuit. Outstanding accuracy is maintained even at very low denominator voltages.

| DIVIDERS |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Model | Transfer Function | Input <br> Range | $\begin{gathered} \text { Accuracy } \\ \text { D }=250 \mathrm{mV} \\ \max (\%) \end{gathered}$ | Temp Coeff (\% $\left.{ }^{\circ} \mathrm{C}\right)$ | 0.5\% BW (kHz) | Rated Output, min | Temp Range ${ }^{(1)}$ | Pkg | Page No. |
| DIV100P | $10 \times N / D$ | $\begin{aligned} & 250 \mathrm{mV} \\ & \text { to } 10 \mathrm{~V} \end{aligned}$ | 0.25 | 0.2 | 15 | $\pm 10 \mathrm{~V}, \pm 5 \mathrm{~mA}$ | Ind | DIP | 5-10 |

NOTE: (1) Ind $=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

## FREQUENCY PRODUCTS

This group of products consists of precision oscillators and active filters for both signal generation and attenuation. Both fixed frequency and userselected frequency units are available.

## FREQUENCY PRODUCTS

Boldface $=$ NEW

| Function | Model | Description | Comments | Temp <br> Range | Pkg |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | | Page |
| :--- |
| No. |

NOTE: Com $=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, Ind $=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## VOLTAGE REFERENCE

These products are precision voltage references that provide a +10 V output.
The output can be adjusted with minimal effect on drift or stability.

| VOLTAGE REFERENCE |  | Min Output (mA) | Max Drift (ppm/ ${ }^{\circ} \mathrm{C}$ ) | Power Supply <br> (V) (mA) |  | Boldface $=$ NEW |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Model | Output (V) |  |  |  |  | Temp Range ${ }^{(1)}$ | Pkg | $\begin{aligned} & \text { Page } \\ & \text { No. } \end{aligned}$ |
| REF10M | $\pm 10.00 \pm 0.005$ | 10 | 1 | +13.5/35 | 4.5 | Com | TO-99 | 5-49 |
| REF101M | $\pm 10.00 \pm 0.005$ | 10 | 1 | +13.5/35 | 4.5 | Com | TO-99 | 5-55 |
| REF102M | $\pm 10.00 \pm 0.0025$ | 10 | 2.5 | +11.4/36 | 1.4 | Ind, MII | TO-99 | S5-37 |
| REF102P, U | $\pm 10.00 \pm 0.005$ | 10 | 5 | +11.4/36 | 1.4 | Ind | DIP; SOIC | S5-37 |

NOTE: (1) Com $=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$. Ind $=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, Mil $=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

| CURRENT RE | FERENCE |  |  |  |  | Boldface $=$ NEW |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Model | Output I ( $\mu \mathrm{A}$ ) | Max Drift Compliance | (ppm/ ${ }^{\circ} \mathrm{C}$ ) | Comments | Temp Range ${ }^{(1)}$ | Pkg | Page No. |
| REF200M, $P$, U | Dual $100 \pm 0.5$ | 2.5 V to 40V | 25 | Includes 0.5\% accurate current mirror | Ind | $\begin{aligned} & \text { DIP, } \\ & \text { TO-99, } \\ & \text { SOIC } \end{aligned}$ | $\begin{aligned} & 5-63 \\ & 5-63 \\ & 5-63 \end{aligned}$ |

NOTE: (1) Ind $=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

## ACF2101

## ADVANCE INFORMATION SUBJECT TO CHANGE

## Low Noise, Dual SWITCHED INTEGRATOR

## FEATURES

- INCLUDES INTEGRATION CAPACITOR, RESET AND HOLD SWITCHES, AND OUTPUT MULTIPLEXER
- LOW NOISE: $\mathbf{1 0 \mu V r m s}$
- LOW CHARGE TRANSFER: 0.1月E
- WIDE DYNAMIC RANGE: 120 dB
- LOW DROOP: $2 n V / \mu s$


## APPLICATIONS

- current to voltage conversion PHOTODETECTOR INIEGRATOR CURRENT INTEGRATOR
ct scanner front end PHOTOMETRIC MEASUREMENTS medical, scientific, and industrial instrumentation


## DESCRIPTION

The ACF2101 is a dual switched integrator for precision applications. Each channel can convent an input current to an ontput woltage by integration, using. either an internal or extenim capacitor. Included of the chip are precision 100 pF inegration capacitors, hold and rese switches, and ontpa! multiplexers:
As a complete circuit on a Single chip, fhe A CF 2101 eliminates many of iteproblems commony encome tered in discrete designs, such as leakage curienterrors. and noise pickup. The integrating approach can grovide lower noise than conventional transimpedance. amplifier designs and also eliminates the need for high performance, high yalue feedback resistors.
The extremely low bias curient and low notse of the ACF2101's DIfertamplifiers, along with active laser trimming of boiln offsel. and dritt/assure precision current to woltage conversion.
Although designed for +5 V . -15 V supplies, the ACF2101 can be operated on supplies up to $\pm 18$ VDC. It is available in bott 24 -pin plastic DIP and SOIC package.

Difer ${ }^{\oplus}$ Burr-Brown Corp.

## SPECIFICATIONS

## ELECTRICAL

$\mathrm{T}_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}+=+5 \mathrm{~V}, \mathrm{~V}-=-15 \mathrm{~V}$, Internal $\mathrm{C}=100 \mathrm{pF}$.

| PARAMETER | CONDITIONS | ACF2101BP, BU |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| ANALOG INPUT |  |  |  |  |  |
| INPUT RANGE <br> Input Current Range Switched Input Direct Input |  | 0 0 |  | +100 +1 | $\begin{aligned} & \mu \mathrm{A} \\ & \mathrm{~mA} \end{aligned}$ |
| INPUT IMPEDANCE <br> Switched Input <br> Hold Switch OFF <br> Hold Switch ON <br> Direct Input |  |  | $\begin{gathered} 100 \\ 2 \\ \text { Virtual Gro! } \\ \hline \end{gathered}$ |  | $\begin{gathered} \mathrm{G} \Omega \\ \mathrm{k} \Omega \end{gathered}$ |
| HOLD SWITCH VOLTAGE Hold Switch Withstand Voltage | Hold Switch OFF | 0 |  | $4100$ | mV |
| OFFSET VOLTAGE Input Offset Voltage Average Dritt |  |  | $\stackrel{10}{14}$ | $\pm 2$ | $\underbrace{\mathrm{m} /} \mathrm{mV}^{\circ} \mathrm{C}$ |
| DIGITAL INPUTS |  |  |  |  |  |
| ```Logic Family VH V IN In Switching Speed Switch ON Switch OFF``` | TH Sompatible $\begin{aligned} & V_{\mathrm{H}}=+5 V \\ & V_{\mathrm{a}}^{2}=0 \mathrm{~V} \end{aligned}$ | 2 $-0.5$ | 2 <br> 0 <br> 100 <br> 100 |  | V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> ns <br> ns |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |
| TRANSFER FUNCTION |  |  | T $=-1 / \mathrm{C}$ |  | V |
| DYNAMIC CHARACTERISTICS <br> Integrate Mode <br> Slew Rate <br> Reset Mode <br> Slew Rate <br> Settling Time to $0.01 \%$ FSR <br> Overload Recovery <br> Output Multiplexer (Select Switches) <br> Settling Time to $0.01 \%$ FSR <br> Settling Time to 0.01\%FSR | 0y Step Fostive os Itogative | ${ }^{*}$ | $\begin{aligned} & 5 \\ & 3 \\ & 1 \\ & 5 \\ & 1 \end{aligned}$ |  | $\mathrm{V} / \mu \mathrm{s}$ <br> $\mathrm{V} / \mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ |
| INTEGRATION CAPACITOR (C) <br> Internal Capacitor <br> Value <br> Accuracy <br> Temperature Coefficient Memory |  |  | $\begin{aligned} & 100 \\ & 0.5 \\ & 20 \\ & 50 \end{aligned}$ | 2 | $\begin{gathered} \mathrm{pF} \\ \% \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ \text { ppm of } \mathrm{FSR}^{(1)} \\ \hline \end{gathered}$ |
| RESET SWITCH <br> impedance <br> Reset OFF <br> Reset ON |  |  | $\begin{gathered} 100 \\ 2 \\ \hline \end{gathered}$ |  | $\begin{aligned} & G \Omega \\ & k \Omega \end{aligned}$ |
| MODES OF OPERATION <br> Switch <br> Integrate Mode <br> Hold Mode <br> Reset Mode (Logic $1=$ OFF, Logic $0=O N$ ) | Hold Reset <br> ON OFF <br> OFF OFF <br> ON/OFF ON |  |  |  |  |

ELECTRICAL (CONT)
$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{+}=+5 \mathrm{~V}, \mathrm{~V}-=-15 \mathrm{~V}$, internal $\mathrm{C}=100 \mathrm{pF}$.

\begin{tabular}{|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{PARAMETER} \& \multirow[b]{2}{*}{CONDITIONS} \& \multicolumn{3}{|c|}{ACF2101BP, BU} \& \multirow[b]{2}{*}{UNTTS} \\
\hline \& \& MIN \& TYP \& MAX \& \\
\hline \multicolumn{6}{|l|}{OUTPUT} \\
\hline \begin{tabular}{l}
Voltage Output Range \\
Current Output, Direct Output \\
Short Circuit Current \\
Direct Output \\
Switched Output \\
Output Impedance \\
Direct Output \\
Switched Output \\
Select Switch ON \\
Select Swith OFF \\
Load Capacitance Stability \\
Direct Output \\
Switched Output
\end{tabular} \&  \& +0.1 \& \(\pm 5\)
\(\pm 25\)
\(\pm 5\)
0.1
\(250 \| 5\)
\(100 \| 5\)
500
Any* \(\quad\) in \& \(-10\) \& \begin{tabular}{l}
V \\
mA \\
mA \\
mA \\
\(\Omega\) \\
\(\Omega \| \mathrm{pF}\) \(G \Omega \| p F\) \\
pF \\
pF
\end{tabular} \\
\hline \multicolumn{6}{|l|}{} \\
\hline \begin{tabular}{l}
Nonlinearity \\
Channel Separation \\
Op Amp Bias Current \\
Hold Mode Droop \\
Integrate Mode Droop \\
Voltage Offset \\
Value \\
Temperature Coefficient \\
Power Supply Rejection
\end{tabular} \& \multicolumn{4}{|l|}{} \& \begin{tabular}{l}
\%FSR \\
dB \\
fA \\
nV/us \\
nV/us \\
mV \\
\(\mu \mathrm{V} /{ }^{\circ} \mathrm{C}\) \\
dB
\end{tabular} \\
\hline \begin{tabular}{l}
OUTPUT NOISE \({ }^{(2)}\) \\
Total Output Noise \({ }^{(3)}\) \\
Integrate Mode \({ }^{(4)}\) \\
Hold Mode \\
Reset Mode
\end{tabular} \&  \&  \& \[
\begin{array}{|c|}
\hline \% \% \\
<2 \\
\psi_{0}\left(1+\mathrm{C}_{W} / \mathrm{C}\right) \\
10 \\
10
\end{array}
\] \& \& \(\mu \mathrm{Vrms}\) \(\mu \mathrm{V}\) Vms \(\mu \mathrm{V}\) Vms \(\mu \mathrm{Vrms}\) \\
\hline \begin{tabular}{l}
CHARGE TRANSFER EAROTRSis: \\
Reset to integrate Mode \({ }^{(6)}\) \\
Charge Transifor \\
Charge Transter 10 \\
Charge Offset Error \\
Charge Offset TC \\
Integrate to Hold Mode \\
Charge Transfer \\
Charge Transter TC \\
Charge Offset Error \\
Charge Offset TC \\
Hold to Integrate Mode \\
Charge Transfer \\
Charge Transfer TC \\
Charge Offset Error \\
Charge Offset TC
\end{tabular} \&  \&  \& \begin{tabular}{c}
0.1 \\
0.1 \\
1 \\
1 \\
\\
0.1 \\
0.1 \\
1 \\
1 \\
\\
0.1 \\
0.1 \\
1 \\
1 \\
\hline
\end{tabular} \& \& \begin{tabular}{l}
pC \(1 \mathrm{C} /{ }^{\circ} \mathrm{C}\) mV \(\mu \mathrm{V} /{ }^{\circ} \mathrm{C}\) \\
pC FCC mV \(\mu \mathrm{V} /{ }^{\circ} \mathrm{C}\) \\
pC fC \(/{ }^{\circ} \mathrm{C}\) mV \(\mu \mathrm{V} /{ }^{\circ} \mathrm{C}\)
\end{tabular} \\
\hline \multicolumn{6}{|l|}{POWER SUPPLY} \\
\hline \begin{tabular}{l}
Specified Operating Voltage \\
Operating Voltage fange \\
Positive Supply \\
Negative Supply \\
Current \\
Positive Supply \\
Negative Supply
\end{tabular} \& For Dual For Dual \& +4.5
-10 \& \[
+5,-15
\]
\[
\begin{gathered}
12 \\
3
\end{gathered}
\] \& +18
-18

15

4 \& | V |
| :--- |
| V |
| V |
| mA |
| mA | <br>

\hline \multicolumn{6}{|l|}{TEMPERATURE RANGE} <br>

\hline | Specification |
| :--- |
| Operation |
| Storage |
| Thermal Resistance | \& Junction to Ambient \& -40

-40
-40 \& 40 \& +85
+125

+125 \& $$
\begin{gathered}
{ }^{\circ} \mathrm{C} \\
{ }^{\circ} \mathrm{C} \\
{ }^{\circ} \mathrm{C} \\
{ }^{\circ} \mathrm{C} \mathrm{~W}
\end{gathered}
$$ <br>

\hline
\end{tabular}

NOTES: (1) FSR is Full Scale Range $=10 \mathrm{~V}(0$ to -10V). (2) Total noise is ms total of noise for the modes of operation used. (3) Includes nolse from all modes of operation. (4) $C_{w}=$ capacitance of sensor connected to ACF2101 input; $C=$ integration capacitance. (5) Errors created when the internal switches are driven from one mode to another. (6) The charge transfer is 0.1 pC ; for an integration capacitance of 100 pF , the resultant charge offset voltage error is 1 mV .

## ORDERING INFORMATION

| MODEL | PACKAGE | SPECIFIED TEMP. RANGE |
| :--- | :---: | :---: |
| ACF2101BP | Plastic DIP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| ACF2101BU | Plastic SOIC | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |

MECHANICAL
(24-PIn Single WIde Plastic DIP


ABSOLUTE MAXIMUM RATINGS


## PIN CONFIGURATION



## APPLICATIONS INFORMATION

## BASIC CIRCUIT CONNECTION

## Basic Layout

As with any precision citcitt, careful layout will ensure best performance', Make short, direct interconnections and avoid stray wiring capacitance-especially at the analog and digital input pins.

Figure la illustrates the basic connections needec for operas tion. Figure 1 lb illustrates the addition of extemal integration capacitors and input guards.
Leakage currents between printed circuil board traces call easily exceed the input bias current of the ACF2IO1. A circuit board "guard" pattern reduces leakage effects by surrounding critical high impedance input circuitry with a low impedance circuil connection at the same potential. Leakage will flow harmlessty to the low impedance node. Figure 3 shows a printed circuit pattern that can be used to guard critical pins, Note that traces leading to these pins should also be guarded.
Improper handling or cleaning may increase droop. Contamination from handling parts and circuit boards can be removed with cleaning solvents and de-ionized water.

## Power Supplies

The ACF2101 can operate from supplies that range from +4.5 V and -10 V to $\pm 18 \mathrm{~V}$. Since the output voltage integrates negatively from ground, a positive supply of +5 V is sufficient to attain specified performance. Using +5 V and 15 V power supplies reduces power dissipation by one-half of that at $\pm 15 \mathrm{~V}$.


FIGURE 1a. Basic Circuit Connections.

Power supply connections should be bypassed with good high-frequency capacitors, such as $1 \mu \mathrm{~F}$ solid tantalum capacitors, positioned close to the power supply pins.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## MODES OF OPERATION

The three basic modes of operation of each integrator are controlled by the Hold and Reset switches. In Integrate mode, the output voltage integrates negatively toward -10 V .


FIGURE 1b. Circuit Commections, with External Capacitors and Guarding.


FIGURE 2. Switch Control Lines on One Channel of Two in ACF2101.

In Hold mode, the output voltage remains at the present value, except for output droop. In Reset mode, the integration capacitor is discharged and the output voltage is driven to analog common. See Figure 4.


FIGUREE 3. PC Board Layout Showing "Guard" Traces for Input. Both top and bottom of board should be guarded.


FIGURE 4. Modes of Operation.

## SWITCHES

Each integrator includes four switches：a Hold switch，a Reset switch，and two output Select switches．See Figure 2.

## Hold and Reset Switches

The Hold switch is intended for low voltage applications， and care must be taken to insure that no more than 100 mV are applied across the switch when it is in the off state．To use the Hold switch，connect the input current to the＂Sw In＂ pin．The Hold switch disconnects the input current，and holds the output voltage at a fixed level．For direct input， connect the input current to the＂In＂pin that bypasses the Hold switch and connects directly to the input summing junction．If the Hold switch is not used，the switch should be in the off mode and the＂Sw In＂pin should be connected to analog common．
The Reset switch is used to discharge the integration capaci－ tor before the start of a new integration period．

## Select Switches

The two Select switches can be used to multiplex the outpuis when multiple integrators are connected to a common bus． Figure 5 shows a number of ACF2101s multiplexed together into an A／D converter．The output settling time is determined by the Select switch＂on＂resistance of $250 \Omega$ and the total＂ output capacitance．The totaloutput capacitance includes the ACF2101 output capacitances plus the capacitance of the interconnections to the AlD converter：

## OUTPUT VOLTAGE

The integrator output voltage rangeis from +0.1 V to -10 V ． The output voltage（ $\mathrm{V}_{\text {out }}$ ）can．be calculated as：
$\mathbf{V}_{\text {OUT }}=$ the maximum output voltage（in．woltis）
$\mathrm{C}=$ the integration capacitance（in farads）
$\mathrm{i}_{\mathrm{IN}}=$ the input current（in amperes）
$\Delta t=$ the integrationifine（in secondsy
Examples of Component Values for－10V output

| $\mathrm{I}_{\mathrm{N}}(\mu \mathrm{A})$ | \％ 41 | C $\mathrm{p}^{2}$ | $\mathrm{V}_{\text {Out }}(\mathrm{V})$ |
| :---: | :---: | :---: | :---: |
| 0.01 | 稀 100 m ， |  | －10 |
| 0.1 | \＆，\％ 10 m | \％ 8 处 100 \％ | －10 |
| 1 | $1 \mathrm{~m}$ | 100 | －10 |
| 10 | $81004$ | 100 | －10 |
| 100 | 101\％和就 | 垁 100 | －10 |
| 10 |  | ＋ 1000 | －10 |
| 100 | 100 ${ }^{\text {\％}}$ 洨洨 | \％ 1000 | －10 |

## OUTPUT OVERLOAD

When the output to the ACF2101 integrates to the negative limit，the output voltage smoothly limits at approximately 2.5 V from the negative power supply，and reset time will increase by approximately $1 \mu \mathrm{~s}$ for overload recovery．For fastest reset time avoid integrating to the negative limit．

## EXTERNAL CAPACITOR

An external integration capacitor may be used instead of or in addition to the internal 100 pF integration capacitor．Since the transfer function depends upon the characteristics of the
integration capacitor，it must be carefully selected．An exter－ nal integration capacitor should have low voltage coeffi－ cient，temperature coefficient，memory，and leakage current． The optimum selection depends upon the requirements of the specific application．Suitable types include NPO ceramic， polycarbonate，polystyrene，and silver mica．If the internal integration capacitor is not used，the CAP pin should be connected to common．

## NOISE

The total output noise for a specific application of the ACF2101 is the rms total of the noise in the modes used： Integrate noise（ $e_{n 1}$ ），Hold noise（ $e_{n H}$ ）and Reset noise（ $e_{n R}$ ）． The noise in both the Hold（ $\mathrm{e}_{\mathrm{nH}}$ ）and Reset（ $\mathrm{e}_{\mathrm{nR}}$ ）modes is $10 \mu V \mathrm{rms}$ ．The noise in the Integrate mode（ $\mathrm{e}_{\mathrm{nl}}$ ）is directly proporitional to one plus the ratio of $\mathrm{C}_{\mathrm{IN}}$ to C ，where $\mathrm{C}_{\mathrm{IN}}$ is the eapacitance of the circuit an the mptik of the integrator and © is the integration capacitance：



FIGURE 5．ACF2101s in Multiplexer Operation．


FIGURE 6．Capacitance of Circuit at Input of Integrator．

Therefore, for very low $\mathrm{C}_{\mathrm{IN}}$, the Integrate noise will approach $10 \mu \mathrm{Vrms}$. The total noise when in the Hold mode after proceeding through Reset and Integrate modes is calculated as shown below.

$$
\text { Total Noise }=\sqrt{e_{n I}^{2}+e_{n H}^{2}+e_{n R}^{2}}
$$

If only the Integrate and Reset modes are used, the total noise is the rms sum of the noise of the two modes as shown below.

$$
\text { Total Noise }=\sqrt{e_{n I}^{2}+e_{n R}^{2}}
$$

## DYNAMIC CHARACTERISTICS

## Frequency Response

The ACF2101 switched integrator is a sampled sysiem controlled by the sampling frequency (fs), which is usually. dominated by the integration time. Input signals above the? Nyquist frequency ( $\mathrm{fs} / 2$ ) create errors by being aliased into. the sampled frequency bandwidth. The sampled frequency bandwidth of the switched integrator has a -3 dB character. istic at $\mathrm{fs} / 2.25$ and a null at fs and harmonics $2 \mathrm{fs}, 3 \mathrm{fs}$, 4 f s, etc. This characteristic is often used to eliminate known interference.


FIGURE 7. Frequency Response:

## Charge Transief.

Charge transfer is the charge that is coupled from the logic control inputs through circuit capacitance to the integration capacitor when the Hold and Reset switches change mode. Careful printed circuit layout must be used to minimize external coupling from digital to analog circuitry and the resulting charge transfer. Charge transfer results in a DC charge offset error voltage. The ACF2101 switches are compensated to reduce charge transfer errors.
Since the ACF2101 switches contribute equal and opposite charge for positive and negative logic input transitions, the total error due to charge transfer is determined by the switching sequence. For each switch, a logic transition


FIGURE\& \% Droop and Charge Offset Effects)
results in a specific charge. and offset voltage) while an opposite going logie mansition resultsin an opposite charge (and opposite offset voliage). Thus. If the Hold switch is turned on and. off during ome integration cycle, the total charge transfer, at the end of the sequence due to the Hold switch is essentialy, zero.
The aram of of charge iransfer to the integration capacitor is constant for: each switch. Therefore, the charge offset error yoltage is lowef for larger integration capacitors. The A MF2101's 0.1 pC charge transfer results in a 1 mV charge offset moltage when using the 100 pF internal integration capacitor. The offset voltage will change linearly with the integration capacitance. That is, 50 pF will result in a 2 mV charge offset and 200 pF in a 0.5 mV charge offset.

## Droop

Droop is the change in the output voltage over time as a result of the bias current of the amplifier, leakage of the integration capacitor and leakage of the Reset and Hold switches. Droop occurs in both the Integrate and Hold modes of operation. Careful printed circuit layout must be used to minimize external leakage currents as discussed previously.
The droop is calculated by the equation:

$$
\text { Droop }=\frac{200 \mathrm{fA}}{C}
$$

where $\mathbf{C}$ is the integration capacitance in farads and the result is in volts per second. For the internal integration capacitance of 100 pF , the droop is calculated as:

$$
\text { Droop }=\frac{200 \times 10^{-15}}{100 \times 10^{-12}}=2 \mathrm{mV} / \mathrm{s} \text { or } 2 \mathrm{nV} / \mu \mathrm{s}
$$

Droop increases by a factor of 2 for each $10^{\circ} \mathrm{C}$ increase above $25^{\circ} \mathrm{C}$.


# HIGH-SPEED WINDOW COMPARATOR ATE PIN RECEIVER 

## FEATURES

- PROPAGATION DELAY: 5 ns max, 100 mV Overdrive
- COMMON MODE INPUT RANGE: $\pm 12 \mathrm{~V}$
- INPUT IMPEDANCE: 120k
- OUTPUTS: Latchable, 10k ECL Compatible
- COMPLETE: No External Parts Required
- TEMPERATURE RANGE: $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
- PACKAGES: 16-Pin Plastic DIP, 16-Lead Plastic SOIC



## APPLICATIONS

- ATE PIN RECEIVER
- WINDOW COMPARATOR
- THRESHOLD DETECTOR


## DESCRIPTION

CMP100 is a high-speed dual comparator designed for use as an automatic test system pin receiver. It is also useful in a wide variety of analog threshold detector and window comparator applications.
CMP100 has two reference inputs and one analog input which is common to both comparators. All inputs are attenuated by a voltage divider to provide high common mode voltage operation. The analog input attenuator is R-C tuned to optimize operation with high-speed input waveforms. The reference input attenuators are not R-C tuned. Each attenuator network is followed by a buffer amplifier ahead of the comparator circuits.
Complementary ECL output stages are capable of driving $50 \Omega$ terminated transmission lines to a -2 V pull-down voltage. In addition, latch-enable inputs are provided for each comparator, allowing operation as a sampling comparator.
CMP100 is available as an industrial temperature range device, $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, and is packaged in a 16 -pin plastic DIP and in a 16 -lead plastic SOIC.

[^17]
## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## SPECIFICATIONS

## ELECTRICAL

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and at rated supplies: $\mathrm{V}_{+}=+5 \mathrm{~V}, \mathrm{~V}-=-5.2 \mathrm{~V}$ unless otherwise noted.

| PARAMETER | CMP100AP, AU |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN | TYP | MAX |  |
| ANALOG INPUTS |  |  |  |  |
| Differential Input Voltage Range |  | 24 |  | $v$ |
| Common Mode Voltage Range |  | $\pm 12$ |  | $v$ |
| Resistance |  |  |  |  |
| Reference Inputs: $\mathrm{V}_{\text {fEF }}$, $\mathrm{V}_{\text {REF }}$ | 45 | 60 | 75 | $\mathrm{k} \Omega$ |
| Analog Input | 90 | 120 | 150 | $\mathrm{k} \Omega$ |
| Capacitance, All inputs |  | 2 |  | pF |

## TRANSFER CHARACTERISTICS

| ACCURACY <br> Input Offset Voltage, $\mathrm{V}_{\mathrm{os}}{ }^{(1)}$ <br> Common Mode Error <br> Voltage Offset Drift <br> Power Supply Sensitivity of Offset: $\Delta V_{o s} / \Delta V_{+}$ $\Delta V_{\text {os }} / \Delta V-$ | $\begin{gathered} 10 \\ 100 \end{gathered}$ | $\begin{gathered} 20 \\ 10 \\ 250 \\ \pm 10 \\ \pm 10 \end{gathered}$ | $\begin{gathered} \mathrm{mV} \\ \mathrm{mV} / \mathrm{N} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ \mu \mathrm{~V} / \mathrm{N} \\ \mu \mathrm{~V} / \mathrm{N} \end{gathered}$ |
| :---: | :---: | :---: | :---: |
| RESPONSE TIME <br> Propagation Delay, $\mathrm{t}_{\mathrm{PD}}{ }^{(2,3)}$ 100 mV Overdrive, Latch Disabled | 3.6 | 5 | ns |

DIGITAL SIGNALS ${ }^{(4)}$ (Over Specification Temperature Range)

| Inputs (Latch Controls) |  |
| :---: | :---: |
| Logic Levels: $\mathrm{V}_{\text {IH }}$ |  |
|  |  |
|  | $\left(\mathrm{V}_{1}=-1.1 \mathrm{~V}\right)$ |
|  | $\left(\mathrm{V}_{1}=-1.5 \mathrm{~V}\right)$ |

Outputs (Balanced)
Logic Levels: $\mathrm{V}_{\mathrm{oL}} \quad$ ( $50 \Omega$ Load to -2V)
$\mathrm{V}_{\mathrm{OH}}$ ( $50 \Omega$ Load to -2 V )
POWER SUPPLY REQUIREMENTS

| Supply Voltage $v_{+}$ <br> V- <br> Supply Current ${ }^{(5)}$ <br> V+ <br> V- <br> Power Dissipation ${ }^{(6)}$ | $\begin{aligned} & +4.75 \\ & -5.45 \end{aligned}$ | $\begin{gathered} +5 \\ -5.2 \\ +30 \\ -40 \\ 360 \end{gathered}$ | $\begin{array}{r} +5.25 \\ -4.95 \\ +40 \\ -50 \\ 460 \end{array}$ | VDC VDC <br> mA <br> mA <br> mW |
| :---: | :---: | :---: | :---: | :---: |
| TEMPERATURE RANGE <br> Specification Storage | $\begin{aligned} & -25 \\ & -65 \end{aligned}$ |  | $\begin{gathered} +85 \\ +150 \end{gathered}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

NOTES: (1) Defined as half the magnitude between low-to-high and hign-to-low transition input voltages. (2) See section on "Measuring CMP100 Performance." (3) See "Discussion of Specifications" for exact conditions. (4) 10 k ECL compatible. (5) Maximum supply current is specified at typical supply voltages. (6) Maximum Power Dissipation is calculated with typical supply voltages and maximum currents. Note that dissipation in the output transistors from driving $50 \Omega$ ECL loads will increase the total power dissipation by about 50 mW .

## ABSOLUTE MAXIMUM RATINGS



PIN DEFINITIONS

| PIN | NAME | DESCRIPTION |
| :---: | :---: | :---: |
| 1, 15 | LE2, LE2 | LATCH or UNLATCH comparator 1 outputs |
| 2, 3 | Q2, Q2 | ECL outputs of comparator 2 |
| 4 | DCOM | Return for comparator circuits |
| 5 | PWRCOM | Return for ECL output transistor currents |
| 6, 7 | Q1, Q1 | ECL outputs of comparator 1 |
| 8, 10 | LE1, LE1 | LATCH or UNLATCH comparator 2 outputs |
| 9 | $V+$ | Positive Supply Voltage, +5 V |
| 11 | $V_{\text {REF }}$, | Reference Voltage for comparator 1 |
| 12 | Analog in | Analog Signal input |
| 13 | ACOM | Return for Analog In, $\mathrm{V}_{\text {feF }}, \mathrm{V}_{\text {ReF }}$ |
| 14 | $\mathrm{V}_{\text {REF } 2}$ | Reference voltage for comparator 2 |
| 16 | V - | Negative Supply Voltage: (ECL Supply, $\mathbf{- 5 . 2 V}$ ) |

## MECHANICAL

P Package - 16-PIn Plastic DIP


|  | INCHES |  | MILLIMETERS |  |
| :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |
| A | .740 | .800 | 18.80 | 20.32 |
| A $_{1}$ | .725 | .785 | 18.42 | 19.94 |
| B | .230 | .290 | 5.85 | 7.38 |
| Bi $_{1}$ | .200 | .250 | 5.09 | 6.36 |
| C | .120 | .200 | 3.05 | 5.09 |
| D | .015 | .023 | 0.38 | 0.59 |
| F | .030 | .070 | 0.76 | 1.78 |
| G | .100 BASIC | 2.54 BASIC |  |  |
| H | 0.20 | .050 | 0.51 | 1.27 |
| J | .008 | .015 | 0.20 | 0.38 |
| K | .070 | .150 | 1.78 | 3.82 |
| L | .300 BASIC | 7.63 BASIC |  |  |
| M | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | $15^{\circ}$ |
| N | .010 | .030 | 0.25 | 0.76 |
| P | .025 | .050 | 0.64 | 1.27 |

NOTE: Leads in true position within 0.01 " ( 0.25 mm ) R at MMC at seating plane.

P Package - 16-Pin SOIC


|  | INCHES |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |  |
| A | .400 | .416 | 10.16 | 10.57 |  |
| $A_{1}$ | .388 | .412 | 9.86 | 10.46 |  |
| B | .286 | .302 | 7.26 | 7.67 |  |
| $\mathrm{~B}_{1}$ | .268 | .286 | 6.81 | 7.26 |  |
| C | .093 | .109 | 2.36 | 2.77 |  |
| D | .015 | .020 | 0.38 | 0.51 |  |
| G | .050 BASIC | 1.27 BASIC |  |  |  |
| H | .022 | .038 | 0.56 |  | 0.97 |
| J | .008 | .012 | 0.20 | 0.30 |  |
| L | .391 | .421 | 9.93 |  | 10.69 |
| M | $5^{\circ}$ TYP |  | $5^{\circ}$ TYP |  |  |
| N | .000 | .012 | 0.00 |  | 0.30 |

NOTE: Leads in true position within $0.01^{\prime \prime}$ " ( 0.25 mm ) R at MMC at seating plane.

## ORDERING INFORMATION

|  |  |
| :--- | :---: |
| MODEL | PACKAGE |
| CMP100AP | 16-Pin DIP |
| CMP100AU | 16-Lead SOIC |

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES

$T_{A}=25^{\circ} \mathrm{C}$ and at rated supplies: $\mathrm{V}_{+}=+5 \mathrm{~V}, \mathrm{~V}-=-5.2 \mathrm{~V}$ unless otherwise noted.


NOTE: Propagation Delay vs Overdrive is shown for two amplitudes of input pulse: from $-200 \mathrm{mV} \rightarrow+\mathrm{V}_{00}\left(0.2 \mathrm{nV} / \mathrm{ns}\right.$ slew rate) and $-1 \mathrm{~V} \rightarrow+\mathrm{V}_{00}$ ( $1 \mathrm{~V} / \mathrm{ns}$ slew rate). For an inverse input waveform: from $+1 \mathrm{~V} \rightarrow-\mathrm{V}_{O D}$ and from $+200 \mathrm{mV} \rightarrow-\mathrm{V}_{\text {oo }}$, propagation delays identical to those above are produced.



RESPONSE TO A 3ns ANALOG INPUT PULSE



For Immediate Assistance, Contact Your Local Salesperson

## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=25^{\circ} \mathrm{C}$ and at rated supplies: $\mathrm{V}_{+}=+5 \mathrm{~V}, \mathrm{~V}-=-5.2 \mathrm{~V}$ unless otherwise noted.


CAPTURING A NARROW ANALOG PULSE


## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## DISCUSSION OF SPECIFICATIONS

## ANALOG INPUT

Offset Voltage, $\mathrm{V}_{\text {os }}$
The value of the the comparison threshold for $\mathrm{V}_{\text {REF } 1}$ or $\mathrm{V}_{\text {REF } 2}$ $=0 \mathrm{~V} . \mathrm{V}_{\text {os }}$ and maximum drift vs temperature of $\mathrm{V}_{\text {os }}$ are guaranteed.

## Common Mode Error

As $V_{\text {REF }}$ varies over its range, there is a small gain error which manifests itself as a change in the comparison level. Common mode error drifts typically $-15 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$.

## DYNAMIC PERFORMANCE

Figure 1 illustrates the following analog and logic performance definitions.
Input to Output High Propagation Delay, $\mathrm{t}_{\mathrm{PDH}}$
$t_{\mathrm{PDH}}$ is the propagation delay measured from the time the input signal crosses the input offset voltage to the $50 \%$ point of an output ( Q output) Low-to-High transition. Output logic is not latched for this definition.
Input to Output Low Propagation Delay, $\mathrm{t}_{\text {PDL }}$ $\mathrm{t}_{\mathrm{PDL}}$ is the propagation delay measured from the time the input signal crosses the input offset voltage to the $50 \%$ point of an output ( Q output) High-to-Low transition. Output logic is not latched for this definition.

The propagation delay of the CMP100 is virtually identical for negative going and positive going analog input edges.
Differential Propagation Delay (Skew), $\mathrm{t}_{\text {DIFF }}$
$\mathrm{t}_{\text {Diff }}$ is the difference in propagation delay from one comparator to another. The skew between each half of one CMP100 is no greater than 200ps.

## Propagation Delay Dispersion

Propagation Delay Dispersion is the variation in propagation delay versus input overdrive. Note that propagation delay may also be a function of input slew rate and of the previous level.
The input waveform for the propagation delay specification is illustrated in the first typical performance curve, Propagation Delay vs Overdrive. The Propagation Delay listed in the Electrical Specifications table is specified using an input waveform with 100 mV overdrive, a previous level of -200 mV and a slew rate of $200 \mathrm{~V} / \mu \mathrm{s}$. A typical propagation delay curve is also shown for a previous level of -1 V . The outputs are not latched for this specification.

## Overdrive

Overdrive is the voltage by which the input exceeds $\mathrm{V}_{\text {REF }} \pm \mathrm{V}_{\text {OS }}$.
Minimum Set-Up Time, $\mathrm{t}_{\mathrm{s}}$
$t_{s}$ is the minimum time before the positive transition of the Latch Enable (LE) that an analog input signal change must be present in order to be acquired and held at the outputs.

FIGURE 1. Analog and Logic Timing Definitions.

The $t_{s}$ performance of CMP100 is illustrated in the Typical Performance Curves.

Minimum Hold Time, $t_{H}$
$\mathrm{t}_{\mathrm{H}}$ is the minimum time after the positive transition of the Latch Enable (LE) that an analog input signal change must remain unchanged in order to be acquired and held at the outputs. $\mathrm{t}_{\mathrm{H}}=0$ for CMP100.

## LOGIC PERFORMANCE DEFINITIONS

Latch Enable to Output High Delay, $\mathrm{t}_{\mathrm{dLOH}}$
$\mathrm{t}_{\mathrm{DLOH}}$ is the propagation delay of latch logic circuits measured from the $50 \%$ point of the Latch Enable signal (LE) High-to-Low transition to the $50 \%$ point of an output (Q) Low-to-High transition.

## Latch Enable to Output Low Delay, $\mathrm{t}_{\text {DLoL }}$

$\mathrm{t}_{\text {DLoL }}$ is the propagation delay of latch logic circuits measured from the $50 \%$ point of the Latch Enable signal High-toLow transition to the $50 \%$ point of an output (Q) High-toLow transition.

## Minimum Latch Enable Pulse Width, $t_{\text {Pw }}$

$t_{p w}$ is the minimum time that the Latch Enable (LE) must be High in order to acquire and hold an input signal change.
The actual timing performance of CMP100 is illustrated in the Typical Performance Curves.

## OPERATING CONSIDERATIONS

## INPUT VOLTAGE

Input reference voltages $\mathrm{V}_{\text {REF 1 }}$ and $\mathrm{V}_{\mathrm{REF}}$ 2 may vary from -12 V to +12 V . The frequency-compensated analog input network can also swing from -12 V to +12 V .

Care must be taken to be sure that the Maximum Differential Input Voltage is not exceeded. That is, the voltage between Analog In and $\mathrm{V}_{\text {REF }}$ or between Analog In and $\mathrm{V}_{\text {REF } 2}$ must not exceed $\pm 25 \mathrm{~V}$. If this voltage is exceeded by 1 or 2 volts, even momentarily, emitter-base voltage breakdown of the input transistors will occur and cause a permanent shift of the offset voltage, $\mathrm{V}_{\mathrm{oS}}$, to an out-of-spec value. However, the CMP100 will continue to function and will not be destroyed.
Input voltages to the CMP100 of uncontrolled magnitude may occur during system power-up. Take care to assure that the Absolute Maximum Differential Input Voltage is not exceeded during power-up.

## DRIVING SOURCE IMPEDANCE

An apparent slow response of the CMP100 may be due a combination of high source impedance and stray capacitance to ground at the analog input. An R-C combination of $1 \mathrm{k} \Omega$ source resistance and 10 pF to ground results in a 10 ns time constant-more than double the typical response time of the CMP100.

## THE LATCH FUNCTION

The latch function is used for sampling the state of the outputs and holding them until the output can be processed.
Figure 1 shows a timing diagram for differential input latch enable controls, LE and $\overline{\mathrm{LE}}$. The latches of the CMP100 are transparent type latches. If LE is Low ( $\overline{\mathrm{LE}}$ is High), the Q outputs indicate the sign of the input difference voltage. When LE goes High (LE Low), the comparator outputs are held at the current state.

When the analog input signal passes through the reference level, the comparator output $Q$ changes, after a time of $t_{\text {PDH }}$ or $t_{\text {pDL }}$. However, if the output is to be latched, the input signal must have crossed the threshold for a time $t_{s}$ (set-up time) before the rising edge of LE occurs in order to capture the correct output state. On the other hand, in order to capture a correct output state just before it changes, it is necessary to maintain that output state for $\mathrm{t}_{\mathrm{H}}$, (hold time) after the rising edge of LE. $t_{H}=0$ for CMP100.
A minimum latch pulse width of $t_{P W}$ is needed to capture the state of narrow pulses. See the Typical Performance Curves for an example of sampling a narrow pulse.

## 10k ECL LOGIC

If the latching function is not used, the Latch Enable inputs ( $\overline{\mathrm{LE}} \mathrm{E}_{1}$ and $\overline{\mathrm{LE}} \mathrm{E}_{2}$ ) should be returned to an ECL High voltage $(-0.8 \mathrm{~V})$ or to Digital Common ( 0 V ). $\mathrm{LE}_{1}$ and $\mathrm{LE}_{2}$ should be returned to an ECL Low level ( -1.8 V ), to an ECL bias voltage $(-1.3 \mathrm{~V})$ or to the $-2 \mathrm{~V} 50 \Omega$ load pull-down power supply. Connecting an ECL input to -5.2 V may create a marginal transistor emitter-base breakdown situation over the ambient temperature range and is not recommended.
If a single (non-differential) ECL logic input is used, connect the complementary input to an ECL bias voltage ( -1.3 V ).

## 100k ECL LOGIC

The negative power supply, $V-$, of the CMP100 can be operated at -4.5 V . The common mode input range of the analog and reference inputs will be reduced to +12 V to -7.5 V . Output levels are not affected by changing the $\mathrm{V}-$ power supply voltage to -4.5 V .

## TTL INPUTS

The operating common mode range of a logic input is -2 V to +2 V . Thus one can bias the logic inputs to use them with TTL inputs if the High input level is maintained below +2 V . In this case, the complementary logic input should be biased at the TTL threshold of +1.4 V .

## LEVEL SHIFTING ECL to TTL

The ECL outputs can be translated to TTL using a Motorola MC10125 Quad ECL-TTL translator. The logic delay $\mathrm{t}_{\mathrm{DLOH}}$ and $t_{\text {DLoL }}$ and the propagation delay $t_{\text {PDL }}$ and $t_{\text {PDH }}$ will be increased by the delay of the translator.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## INSTALLATION

## TERMINATING ECL OUTPUTS

The best performance will be achieved with the use of proper ECL terminations. Such a configuration is illustrated in Figure 3. The open-emitter outputs of the CMP100 are designed to be terminated through $50 \Omega$ resistors to -2 V or any other equivalent termination. If high-speed ECL signals must be routed more than a few centimeters, MicroStrip or StripLine techniques may be required to insure proper transition times and prevent output ringing.

## POWER SUPPLY SELECTION

Linear power supplies are preferred. Although switching power supply rms specifications may appear to indicate low noise output, voltage spikes generated by switchers may be hard to filter. Their high-frequency components may be extremely difficult to keep out of the power supply return system. If switchers must be used, their outputs must be carefully filtered and the power supply itself should be shielded and located as far away as possible from precision analog circuits.

## PRINTED CIRCUIT LAYOUT CONSIDERATIONS

## Power Supply Wiring

Use heavy power supply and power supply common (ground) wiring. A ground plane under the part is usually the best
solution for preserving dynamic performance and reducing noise coupling into sensitive circuits.
When passing power through a connector, use every available spare pin for making power supply return connections, and use some of the pins as a Faraday shield to separate the Analog and Digital Common lines.

## Power Supply Returns <br> (ACOM, DCOM and PWRCOM)

For best performance, connect ACOM (pin 13) and DCOM (pin 4) to the ground plane under the comparator. PWRCOM. (pin 5), which is connected to the collectors of the ECL outputs, can be returned by separate printed circuit trace but its inductance should be kept low to avoid ringing. Do not connect ACOM and DCOM together at the end of a long printed circuit trace and then run a single wire to the power supply. To use separate ACOM and DCOM return printed circuit traces, connect a $1 \mu \mathrm{~F}$ to $47 \mu \mathrm{~F}$ tantalum capacitor between DCOM and ACOM pins as close to the package as possible.

## Power Supply Bypassing

Every power supply line leading into the comparator must be bypassed to the Common pins. The bypass capacitor should be located as close to the comparator package as possible and tied to a solid return, preferably to the ground plane under the device. If the capacitors are not close enough to the package, DC resistance and inductance may be above acceptable levels. Use tantalum capacitors with values of from $1 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$. Parallel them with smaller ceramic ca-

FIGURE 2. Circuit for Evaluating Analog Propagation Delay, $\mathrm{t}_{\mathrm{PDH}}, \mathrm{t}_{\mathrm{PDL}}$.
pacitors for high frequency filtering if necessary. Electrolytic capacitors are not recommended because their high frequency response is poor.

## Separate the Analog and Digital Signals

Digital signal paths entering or leaving the layout should have minimum length to minimize crosstalk to analog wiring. Stray capacitive feedback from digital outputs to the analog input may cause the outputs to appear fuzzy well after the outputs have changed. Keep analog signals as far away as possible from digital signals. If they must cross, cross them at right angles. Coaxial cable may be necessary for analog inputs in some situations.

## MEASURING CMP100 PERFORMANCE

## USING AN OSCILLOSCOPE

Oscilloscope probes should be matched to the oscilloscope. Use an oscilloscope with at least 400 MHz bandwidth.
Be sure the probe compensation is adjusted properly. Improper compensation will result in apparent overshoot and/ or ringing if undercompensated, and an apparent slow edge
if overcompensated. If the probe ground lead is too long, the output may appear distorted and oscillatory. Use probes with short (less than one inch) ground straps or use a coaxial cable connection instead of a probe. Do not use X1 or "straight" probes. Their bandwidth is 20 MHz or less and capacitive loading is high. The best method is to use $50 \Omega$ matched terminations as shown in Figures 2 and 3.

## MEASURING PROPAGATION DELAY

Figure 2 shows a circuit configuration used for evaluating propagation delay. It uses $50 \Omega$ matched terminations between the instruments and the CMP100 for best signal integrity. An HP8130A Pulse Generator is used for the analog input and for the latching signals. The oscilloscope is an HP54503A 500 MHz Digitizing Oscilloscope. This setup was used to generate the dynamic performance waveforms in the Typical Performance Curves section.

## MEASURING LOGIC TIMING

Figure 3 shows the circuit configuration used for evaluating logic propagation delay. The logic input LE1 has been added to the circuit of Figure 2.


FIGURE 3. Circuit for Evaluating Logic Timing.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## CMP100 APPLICATIONS

## ATE PIN RECEIVER

A typical ATE pin receiver application using CMP100 is illustrated in Figure 4. The reference inputs, $\mathrm{V}_{\text {REF } 1}$ and $\mathrm{V}_{\text {REF } 2}$ are driven by D/A converters (Figure 5) while analog input is driven directly from the device under test (DUT).


FIGURE 4. Typical ATE Pin Receiver Application.

## WINDOW COMPARATOR

Because of its high speed, the CMP100 can be used to make timing measurements on modest-speed digital or high-speed analog waveforms. When the outputs of the CMP100 are combined with a NOR gate, a true window comparator function is implemented. Refer to gate G3 of Figure 6. The output pulse width generated by an input signal passing through the reference levels can be measured. This could be for a rise-time/fall-time measurement (setting the reference levels at $10 \%$ and $90 \%$ of the signal height) of a modest speed digital waveform, or for the width (and hence the value) of an analog ramp moving between two values from an integrating type signal detector.

## PULSE RECOVERY

The window comparator function can also be used to reconstruct pulses that have been degraded. Positive and/or negative reference levels can be set up to detect both High and Low levels of the pulse.
A plot of the response of CMP100 to a narrow pulse with $\mathrm{V}_{\mathrm{REF} 1}=0 \mathrm{~V}$ is shown in the Typical Performance Curves section.

## DETECTING TRANSIENTS

CMP100 can be connected to Detect and Hold transient occurrences above and below threshold voltages set by $\mathrm{V}_{\text {REF 1 }}$ and $\mathrm{V}_{\text {REF 2 }}$ as illustrated in Figure 6. The outputs of comparator 1 and comparator 2 are fed back to their LE inputs in order to self-latch their outputs. The Reset control is used to "unlock" the outputs after the transient occurrence has been read. The output NOR gate G3 combines CMP100 outputs into a single-output window comparator function.


FIGURE 5. Dual DAC7802 (12-bit port), DAC7801 (8-bit port) or DAC7800 (serial port) D/A Converters Supply Reference Inputs to the CMP100. For higher resolution use DAC725, dual 16-bit D/A converter.

Note that the transient being detected must remain above $\mathrm{V}_{\text {REF }}$ (or below $\mathrm{V}_{\text {REF } 2}$ ) longer than the propagation delay of the CMP100 plus the propagation delay of gates G1 and G2.
In an application where only one polarity of transient needs to be captured, comparator 2 (not latched) can be used as the source of the Reset control signal to unlock comparator 1 based on a different threshold condition (defined by $\mathrm{V}_{\mathrm{REF} 2}$ ) on the analog input signal. This connection will stretch the transient occurrence for the time the $\mathrm{V}_{\text {REF } 2}$ condition is present.

## WIDE-BAND AMPLIFIERS FOR ANALOG INPUT SIGNAL CONDITIONING

In a component test application the analog input of the CMP100 is usually driven directly from the DUT output. Other applications may require a high-speed buffer or voltage gain ahead of the CMP100. Recommended wide-bandwidth amplifiers are Burr-Brown OPA603 for up to $\pm 10 \mathrm{~V}$ signals, or OPA620/OPA621 for very wide-band $\pm 3 \mathrm{~V}$ signals. A high speed instrumentation amplifier such as the Burr-Brown INA110 can be used for common mode rejection.


FIGURE 6. CMP100 Used to Detect and Hold Transient Occurrences on the Output Pulse of a Device Under Test, or Out-ofLimits Conditions in a Process-Variable Monitoring Application.

# Wide Bandwidth SIGNAL MULTIPLIER 

## FEATURES

\author{

- WIDE BANDWIDTH: <br> 75MHz - Current Output <br> 30 MHz - Voltage Output <br> - LOW NOISE <br> - LOW FEEDTHROUGH: -60 dB ( 5 MHz ) <br> - GROUND-REFERRED OUTPUT <br> - LOW OFFSET VOLTAGE
}


## DESCRIPTION

The MPY600 is a wide-bandwidth four-quadrant signal multiplier. Its output voltage is equal to the algebraic product of the X and Y input voltages. For signals up to 30 MHz , the on-board output op amp provides the complete multiplication function with a low-impedance voltage output. Differential current outputs extend multiplier bandwidth to 75 MHz .
The MPY600 offers improved performance compared to common semiconductor modulator or multiplier circuits. It can be used for both two-quadrant (voltagecontrolled amplifier) and four-quadrant (double-balanced) applications. While previous devices required cumbersome circuitry for trimming, balance and levelshifting, the MPY600 requires no external components. A single external resistor can be used to program the conversion gain for optimum spurious-free dynamic range. When used as a modulator, carrier feedthrough measures -60 dB at 5 MHz .
Differential $\mathrm{X}, \mathrm{Y}$ and Z inputs can be connected in a variety of useful configurations, including squarer, divider, and square-rooter circuits. The MPY600 is available in 16-pin plastic DIP, specified for the industrial temperature range.

## APPLICATIONS

- MODULATOR/DEMODULATOR
- VIDEO SIGNAL PROCESSING
- CRT GEOMETRY CORRECTION
- CRT FOCUS CORRECTION
- VOLTAGE-CONTROLLED CIRCUITS


$$
V_{0}=A\left[\frac{\left(X_{1}-X_{2}\right)\left(Y_{1}-Y_{2}\right)}{2 V}+Z_{2}-Z_{1}\right]
$$

SPECIFICATIONS
At $V_{s}= \pm 5 \mathrm{~V}, T_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted.


NOTES: (1) Deviation from ideal transfer function referred to full scale output. Includes gain, nonlinearity and offset errors.

MECHANICAL


## ABSOLUTE MAXIMUM RATINGS



ORDERING INFORMATION

| MODEL | PACKAGE | SPECIFIED <br> TEMPERATURE <br> RANGE |
| :--- | :--- | :---: |
| MPY600AP | Plastic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |

## PIN CONFIGURATION



## TYPICAL PERFORMANCE CURVES

$T_{A}=+25^{\circ} \mathrm{C}, V_{S}= \pm 5 \mathrm{~V}$ unless otherwise noted.



## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}, V_{\mathrm{s}}= \pm 5 \mathrm{~V}$ unless otherwise noted.






CURRENT OUTPUT HARMONIC DISTORTION vs FREQUENCY


## TYPICAL PERFORMANCE CURVES (CONT)

$\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 5 \mathrm{~V}$ unless otherwise noted.





OUTPUT-REFERRED DYNAMIC RANGE vs INPUT POWER


## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ unless otherwise noted.




## POWER SUPPLIES

The MPY600 may be operated from power supplies from $\pm 4.75 \mathrm{~V}$ to $\pm 8 \mathrm{~V}$. Operation from $\pm 5 \mathrm{~V}$ supplies is recommended. Since input and output levels are $\pm 2 \mathrm{~V}$, larger supply voltage is not required for full output voltage swing. Furthermore, power dissipation can be minimized by using lower power supply voltage. Power supplies should be bypassed with good high-frequency capacitors such as ceramic or solid tantalum.

## TRANSFER FUNCTION

The open-loop transfer function of the MPY600 is:

$$
\mathrm{V}_{\mathrm{O}}=\mathrm{A}\left[\frac{\left(\mathrm{X}_{1}-\mathrm{X}_{2}\right) \cdot\left(\mathrm{Y}_{1}-\mathrm{Y}_{2}\right)}{2 \mathrm{~V}}-\left(\mathrm{Z}_{1}-\mathrm{Z}_{2}\right)\right]
$$

where $\mathrm{A}=$ open-loop gain of the output amplifier (typically 70 dB ).
$X, Y, Z$ are differential input voltages- $\pm 2 \mathrm{~V}$ max.
An intuitive understanding of the transfer function can be gained by analogy to an op amp. Assuming that the openloop gain is infinite, any output voltage can be created by an infinitesimally small quantity with the brackets. An applications circuit can be analyzed by assigning circuit voltages to the $\mathrm{X}, \mathrm{Y}$ and Z inputs and setting the bracketed quantity equal to zero.
For example, in the basic multiplier connection (Figure 1), $Z_{1}=V_{0}$ and $Z_{2}=0$. Setting this equal to zero:

$$
\left[\frac{\left(X_{1}-X_{2}\right) \cdot\left(Y_{1}-Y_{2}\right)}{2 V}-V_{0}\right]=0
$$

Solving for $\mathrm{V}_{\mathrm{O}}$ yields the transfer function of the circuit.
The X input is specified for $\pm 1 \mathrm{~V}$ full-scale differential input. X inputs up to $\pm 2 \mathrm{~V}$ provide useful operation with somewhat reduced accuracy and distortion performance. The $Y$ input is rated for $\pm 2 \mathrm{~V}$ full-scale input. The Y input gain (and therefore its full-scale range) can be varied with an external resistor connected to the $\mathrm{R}_{\mathrm{Y}}$ terminals-see "Modulator/ Demodulator." Full-scale inputs ( $\mathrm{X}= \pm 1 \mathrm{~V}, \mathrm{Y}= \pm 2 \mathrm{~V}$ ) produce a $\pm 1 \mathrm{~V}$ output.
The differential inputs, $X_{1}, X_{2}$, and $Y_{1}, Y_{2}$, make it easy to trim offset voltage. The trim voltage is applied to the $X_{2}$ or $Y_{2}$ input, which is otherwise grounded (see $X_{2}$ input, Figure 5). Polarity of the input signals can be reversed by interchanging the inputs (reversing the connections $\mathrm{X}_{1}$ and $\mathrm{X}_{2}$, for instance). The unused current outputs (pins 15 and 16) must be grounded (or loaded-see discussion on current outputs).
The output amplifier is operated in unity gain. The output voltage can be increased (for small input signals) by placing the internal output op amp in higher gain (Figure 2). This reduces bandwidth and increases output offset voltage errors.


FIGURE 1. Basic Multiplier Connection.

## CURRENT OUTPUT

The current output connections of the MPY600 can achieve wider bandwidth multiplier operation (Figure 3). The current output is determined by the $X$ and $Y$ inputs only, so applications which use the Z input to modify the transfer function (e.g., divider and square-root modes) cannot be used. A full-scale input of $\pm 1 \mathrm{~V}$ on the X and $\pm 2 \mathrm{~V}$ on the Y inputs produces a 2 mA differential current at the current outputs. This consists of approximately 2.5 mA quiescent current $\pm 1 \mathrm{~mA}$ signal current on each output. The current outputs may be used to drive any load impedance which maintains the voltage on the current outputs within their compliance range. This compliance limit is approximately 2.5 V from the power supply voltages. The current outputs and voltage output may be used simultaneously, if desired.
Output capacitance and stray capacitance at the current output terminals will limit the multiplier bandwidth. This makes large output resistors (greater than approximately $1 \mathrm{k} \Omega$ ) impractical. The current outputs can be used to drive $50 \Omega$ or $75 \Omega$ loads directly.
The circuit shown in Figure 4 uses the current outputs to drive an external OPA621 op amp configured as a currentdifference amplifier. It operates in a noise gain of 3.5. The OPA621 is stable in a noise gain of two or greater and has a 500 MHz gain-bandwidth product. It achieves the full bandwidth performance of the MPY600. $\mathrm{R}_{1}$ determines the transfer function gain. $\mathrm{R}_{3}$ provides a proper load to optimize high-frequency effects. $R_{4}$ is made equal to the parallel combination of $R_{1}$ and $R_{3}$.


FIGURE 2. Adjusting the Scale Factor with Feedback.

FIGURE 3. Current Output Connection.


FIGURE 4. 75 MHz DC-Coupled Multiplier.

## MODULATOR/DEMODULATOR

The balanced modulator or demodulator shown in Figure 5 uses the basic multiplier configuration. It shows the offset of the X input trimmed to null carrier feedthrough. It also illustrates the use of $R_{Y}$ to change the gain of the $Y$ input. This can be used to optimize the spurious-free dynamic range for a given input level. The Y input is optimized for $\pm 2 \mathrm{~V}$ inputs. For lower input signals, the Y input can be programmed for higher gain by connecting an external resistor to the $\mathrm{R}_{\mathrm{Y}}$ terminals. The conceptual diagram in Figure 6 reveals why varying the $Y$-channel gain can yield improved dynamic range. The $R_{Y}$ selection curve in Figure 5 shows the optimum value of $\mathrm{R}_{\mathrm{Y}}$ for a given Y -input signal level.

## DIVIDER OPERATION

The MPY600 can be configured as a divider as shown in Figure 7. Numerator voltage is applied to the Z inputs; denominator voltage is applied to the X inputs. Since the feedback connection is made to a multiplying input, the
effective gain of the output amplifier varies as a function of the denominator input. This causes the bandwidth to vary with denominator (see Typical Performance Curves for divider bandwidth performance). Accuracy in divider operation is approximately $3 \%$ for a $10: 1$ denominator range. Errors grow large and will eventually saturate the output as the denominator voltage approaches 0 V .

## SQUARE-ROOT CIRCUIT

The circuit in Figure 8 provides an output voltage proportional to the square-root of the input (for positive input voltages). Diode $\mathrm{D}_{1}$ prevents latch-up if the input should go negative. The circuit can be configured for negative input and positive output by reversing the polarity of both the X and $Y$ differential inputs. The output polarity can be inverted by reversing the X input polarity and the diode. Accuracy can be improved by trimming the offset at the Z input.

Or, Call Customer Service at 1-800-548-6132 (USA Only)
FIGURE 5. Balanced Modulator.


FIGURE 6. Variable Y-Channel Gain-Conceptual Model.


FIGURE 7. Divider Circuit.


FIGURE 8. Square-Root Circuit.


FIGURE 10. Phase Detector.


FIGURE 9. Squaring Circuit.


FIGURE 11. Linear AM Modulator.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 12. 25 MHz Multiplier with Improved Load Driving Capability.


FIGURE 13. Single-Supply Balanced Modulator.


FIGURE 14. CRT Focus Correction.


FIGURE 15. CRT Geometry Correction.


## Precision VOLTAGE REFERENCE

## FEATURES

- $+10 \mathrm{~V} \pm 0.0025 \mathrm{~V}$ OUTPUT
- VERY LOW DRIFT: 2.5ppm/ ${ }^{\circ} \mathrm{C}$ max
- EXCELLENT STABILITY: 5ppm/1000hr typ
- EXCELLENT LINE REGULATION: 1ppm/V max
- EXCELLENT LOAD REGULATION: 10ppm/mA max
- LOW NOISE: $5 \mu \mathrm{Vp}-\mathrm{p}$ typ, 0.1 Hz to 10 Hz
- WIDE SUPPLY RANGE: 11.4VDC to 36VDC
- LOW QUIESCENT CURRENT: 1.4mA max
- PACKAGE OPTIONS: HERMETIC TO-99, PLASTIC DIP, SOIC, DIE


## DESCRIPTION

The REF102 is a precision 10 V voltage reference. The drift is laser-trimmed to $2.5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ max ( CM grade) over the industrial temperature range and $5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ max (SM grade) over the military temperature range. The REF102 achieves its precision without a heater. This results in low-power, fast warm-up, excellent stability, and low noise. The output voltage is extremely insensitive to both line and load variations and can be externally adjusted with minimal effect on drift and stability. Single supply operation from 11.4 V to 36 V and excellent overall specifications make the REF102 an ideal cheice for demanding instrumentation and system reference applications. The REF102 is also available in die form.

## APPLICATIONS

- PRECISION-CALIBRATED VOLTAGE STANDARD
- D/A AND A/D CONVERTER REFERENCE
- PRECISION CURRENT REFERENCE
- acCurate comparator threshold REFERENCE
- digital voltmeters
- TEST EQUIPMENT
- PC-BASED INSTRUMENTATION



## SPECIFICATIONS

## ELECTRICAL

At $T_{A}=+25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{s}}=+15 \mathrm{~V}$ power supply unless otherwise noted.

| PARAMETER | CONDITIONS | REF102AR |  |  | REF102B/S |  |  | REF102CM |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| OUTPUT VOLTAGE <br> Initial <br> vs Temperature (") <br> vs Supply <br> (Line Regulation) <br> vs Output Current <br> (Load Regulation) <br> vs Time <br> M Package <br> P, U Packages ${ }^{(2)}$ <br> Trim Range ${ }^{(3)}$ | $\begin{gathered} T_{A}=25^{\circ} \mathrm{C} \\ V_{S}=11.4 \mathrm{~V} \text { to } 36 \mathrm{~V} \\ I_{L}=0 \mathrm{~mA} \text { to }+10 \mathrm{~mA} \\ \mathrm{I}_{\mathrm{L}}=0 \mathrm{~mA} \text { to }-5 \mathrm{~mA} \\ T_{A}=25^{\circ} \end{gathered}$ | 9.99 <br> $\pm 3$ | $\begin{gathered} 5 \\ 20 \end{gathered}$ | $\begin{gathered} 10.01 \\ 10 \\ 2 \\ \\ 20 \\ 40 \end{gathered}$ | 9.995 | * | $\begin{gathered} 10.005 \\ 5 \\ 1 \\ 10 \\ 20 \end{gathered}$ | 9.9975 | * | $\begin{gathered} 10.0025 \\ 2.5 \\ 1 \\ 10 \\ 20 \end{gathered}$ | V $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ ppm $N$ <br> ppm/mA ppm/mA <br> ppm/1000hr ppm/1000hr \% |
| NOISE | (0.1Hz to 10 Hz ) |  | 5 |  |  | * |  |  | * |  | $\mu \mathrm{V}$-p |
| OUTPUT CURRENT |  | +10, -5 |  |  | * |  |  | * |  |  | mA |
| INPUT VOLTAGE RANGE |  | +11.4 |  | +36 | * |  | * | * |  | * | V |
| QUIESCENT CURRENT | $\left(l_{\text {our }}=0\right)$ |  |  | +1.4 |  |  | * |  |  | * | mA |
| WARM-UP TIME ${ }^{(4)}$ | (To 0.1\%) |  | 15 |  |  | * |  |  | * |  | $\mu s$ |
| TEMPERATURE <br> RANGE <br> Specification REF102A, B, C REF102R, S |  | -25 -55 |  | $\begin{gathered} +85 \\ +125 \end{gathered}$ | * |  | * | * |  | * | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

*Specifications same as REF102A/R.
NOTES: (1) The "box" method is used to specify output voltage drift vs temperature. See the Discussion of Performance section. (2) Typically $5 \mathrm{ppm} / 1000 \mathrm{hrs}$ after 168 hr powered stabilization. (3) Trimming the offset voltage affects drift slightly. See Installation and Operating Instructions for details. (4) With noise reduction pin floating. See Typical Performance Curves for details.

ORDERING INFORMATION

| MODEL ${ }^{(1)}$ | PACKAGE | TEMP <br> RANGE | MAX INITIAL <br> ERROR (mV) | MAX DRIFT <br> (ppm/ $/ \mathrm{C})$ |
| :--- | :---: | :---: | :---: | :---: |
| REF102AU | SOIC | -25 to $+85^{\circ} \mathrm{C}$ | $\pm 10$ | $\pm 10$ |
| REF102AP | Plastic DIP | $-25+0+85^{\circ} \mathrm{C}$ | $\pm 10$ | $\pm 10$ |
| REF102BP | Plastic DIP | $-2550+85^{\circ} \mathrm{C}$ | $\pm 5$ | $\pm 5$ |
| REF102AM | Metal TO-99 | $-25 t 0+85^{\circ} \mathrm{C}$ | $\pm 10$ | $\pm 10$ |
| REF102BM | Metal TO-99 | $-25 t 0+85^{\circ} \mathrm{C}$ | $\pm 5$ | $\pm 5$ |
| REF102CM | Metal TO-99 | -25 to $+85^{\circ} \mathrm{C}$ | $\pm 2.5$ | $\pm 2.5$ |
| REF102RM | Metal TO-99 | -55 to $+125^{\circ} \mathrm{C}$ | $\pm 10$ | $\pm 10$ |
| REF102SM | Metal TO-99 | -55 to $+125^{\circ} \mathrm{C}$ | $\pm 5$ | $\pm 5$ |

## PIN CONFIGURATIONS



ABSOLUTE MAXIMUM RATINGS

|  <br> Short-Circuit Protection to Common or $\mathrm{V}_{+}$............................... Continuous |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

## MECHANICAL



## TYPICAL PERFORMANCE CURVES

$T_{A}=+25^{\circ} \mathrm{C}, V_{S}=+15 \mathrm{~V}$ unless otherwise noted.







## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}, V_{\mathrm{s}}=+15 \mathrm{~V}$ unless othenwise noted.


Noise Test Circuit.


FIGURE 1. REF102CM Output Voltage Drift.

## INSTALLATION AND OPERATING INSTRUCTIONS

## BASIC CIRCUIT CONNECTION

Figure 2 shows the proper connection of the REF102. To achieve the specified performance, pay careful attention to layout. A low resistance star configuration will reduce voltage errors, noise pickup, and noise coupled from the powersupply. Commons should be connected as indicated being sure to minimize interconnection resistances.

## OPTIONAL OUTPUT VOLTAGE ADJUSTMENT

Optional output voltage adjustment circuits are shown in Figures 3 and 4 . Trimming the output voltage will change the voltage drift by approximately $0.008 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ per mV of trimmed voltage. In the circuit in Figure 3, any mismatch in TCR between the two sections of the potentiometer will also affect drift, but the effect of the $\triangle T C R$ is reduced by a factor of five by the internal resistor divider. A high quality potentiometer, with good mechanical stability, such as a cermet, should be used. The circuit in Figure 3 has a minimum trim range of $\pm 300 \mathrm{mV}$. The circuit in Figure 4 has less range but provides higher resolution. The mismatch in TCR between


FIGURE 2. REF102 Installation.


FIGURE 3. REF102 Optional Output Voltage Adjust.


FIGURE 4. REF 102 Optional Output Voltage Fine Adjust.
$\mathrm{R}_{\mathrm{s}}$ and the internal resistors can introduce some slight drift. This effect is minimized if $R_{s}$ is kept significantly larger than the $50 \mathrm{k} \Omega$ internal resistor. A TCR of $100 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ is normally sufficient.

## OPTIONAL NOISE REDUCTION

The high-frequency noise of the REF102 is dominated by the zener diode noise. This noise can be greatly reduced by connecting a capacitor between the Noise Reduction pin and ground. The capacitor forms a low pass filter with $\mathrm{R}_{6}$ (refer
to the figure on the first page of the data sheet) and attenuates the high-frequency noise generated by the zener. Figure 5 shows the effect of a $1 \mu \mathrm{~F}$ noise reduction capacitor on the high frequency noise of the REF102. $\mathrm{R}_{6}$ is typically $7 \mathrm{k} \Omega$ so the filter has a -3 dB frequency of about 22 Hz . The result is a reduction in noise from about $800 \mu \mathrm{Vp}$-p to under $200 \mu$ $\mathrm{Vp}-\mathrm{p}$. If further noise reduction is required, use the circuit in Figure 14.


FIGURE 5. Effect of $1 \mu$ F Noise Reduction Capacitor on Broadband Noise ( $\mathrm{f}_{-3 \mathrm{~dB}}=1 \mathrm{MHz}$ ).

## APPLICATIONS INFORMATION

High accuracy, extremely low drift, outstanding stability, and low cost make the REF102 an ideal choice for all instrumentation and system reference applications. Figures 6 through 14 show a variety of useful application circuits.


FIGURE 6. -10V Reference Using a) Resistor or b) OPA27.


FIGURE 7. +10 V Reference With Output Current Boosted to: a) $\pm 20 \mathrm{~mA}$, b) +100 mA , and c) $\mathrm{I}_{\mathrm{L}(\mathrm{TYP})}+10 \mathrm{~mA},-5 \mathrm{~A}$.


FIGURE 8. Strain Gauge Conditioner for $350 \Omega$ Bridge.


See AB-005 for more details.
FIGURE 9. $\pm 10 \mathrm{~V}$ Reference.


FIGURE 10. Positive Precision Current Source.


FIGURE 11. Stacked References.


FIGURE 12. $\pm 5 \mathrm{~V}$ Reference.


FIGURE 13. +5 V and +10 V Reference.


FIGURE 14. Precision Voltage Reference with Extremely Low Noise.

## UNIVERSAL ACTIVE FILTER

## FEATURES

- VERSATILE FUNCTION LOW-PASS, HIGH-PASS BAND-PASS, BAND-REJECT
- SIMPLE DESIGN PROCEDURE
- ACCURATE FREQUENCY AND Q INCLUDES ON-CHIP 1000pF $\pm 0.5 \%$ CAPACITORS


## DESCRIPTION

The UAF42 is a univef sal active filter which can be con. figured for a wide range of low-pass, high-pass, thd band-pass filters. It uses a classical state variable ana. $\log$ architecture with an inverting amplifier and two in. tegrators. The integrators include onichip 1000 p eapacitors trimmed to $0.5 \%$. This solves one of the most difficult problems of active filter design obtaining tight tolerance, low-loss capacitors.
Simple design procedures allow easy implementation of many filter types such as Butterworth, Bessel, Chebyshev and Caussian, A fourth, incommitted FET-

## APPLICATIONS

- TEST EQUIPMENT
- COMMUNICATIONS EQUIPMENT
- medical instrumentation
- data acquisition systems
- MONOLITHIC REPLACEMENT FOR UAF41
input op amp (identical to the other three) can be used to form additional stages, or for special filter types such as band-reject and elliptic.
The classical topology of the UAF42 forms a continuous filter, free from the anomalies and switching noise associated with switched-capacitor filter types.
The UAF42 is available in a 14 -pin plastic DIP and sidebrazed ceramic packages, specified for the $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.


International Airport Industrial Park . Malling Address: PO Box 11400 . Tucson, AZ 85734 . Street Address: 6730 S. Tucson Blvd. . Tucson, AZ 85706 Tel: (602) 746-1111 • Twx: 910-952-1111 - Cable: BBRCORP - Telex: 066-6491 - FAX: (602) 889-1510 • Immedlate Product Info: (800) 548-6132

## SPECIFICATIONS

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.

| PARAMETER | CONDITION | UAF42AP, AG |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| FILTER PERFORMANCE <br> Frequency Range <br> Frequency Accuracy <br> vs Temperature <br> Maximum $\mathbf{Q}$ <br> Maximum ( $Q$ • Frequency) Product <br> Q vs Temperature <br> Q Repeatability <br> Offset Voltage, Low-Pass Output <br> Resistor Accuracy | $\begin{aligned} & \left(f_{0} \cdot Q\right)<10^{4} \\ & \left(f_{0} \cdot Q\right)<10^{5} \\ & \left(f_{0} \cdot Q\right)<10^{5} \end{aligned}$ |  | $\begin{gathered} 0 \text { to } 100 \\ 0.01 \\ 500 \\ 500 \\ 0.01 \\ 0.025 \\ 10 \\ 0.5 \\ \hline \end{gathered}$ | 1 <br> $\pm 5$ | $\begin{gathered} \mathrm{kHz} \\ \% \\ \% / \mathrm{C} \\ - \\ \mathrm{kHz} \\ \% /{ }^{\circ} \mathrm{C} \\ \% /^{\circ} \mathrm{C} \\ \% \\ \mathrm{mV} \\ \% \end{gathered}$ |
| OFFSET VOLTAGE ${ }^{(1)}$ <br> Input Offset Voltage vs Temperature vs Power Supply | $\psi_{v}= \pm 6 \text { to } \pm 18 \mathrm{~V}$ | \%. 80 |  | $\pm 5$ | $\begin{gathered} \mathrm{mV} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ \mathrm{~dB} \end{gathered}$ |
| INPUT BIAS CURRENT(') <br> Input Bias Current Input Offset Current |  |  | $10$ | $50$ | $\begin{aligned} & \mathrm{pA} \\ & \mathrm{pA} \end{aligned}$ |
| NOISE(1) <br> Input Voltage Noise <br> Noise Density: $f=10 \mathrm{~Hz}$ $f=10 \mathrm{kHz}$ <br> Voltage Noise: $\mathrm{BW}=0.1$ to 10 Hz <br> Input Bias Current Noise <br> Noise Density: $f=10 \mathrm{kHz}$ |  |  | 50 <br> 18 <br> 2 <br> 2 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ $\mu \mathrm{Vp}$-p <br> $\mathrm{f} A / \sqrt{\mathrm{Hz}}$ |
| INPUT VOLTAGE RANGE ${ }^{(1)}$ <br> Common-Mode Input Range Common-Mode Rejection | $V_{\mathrm{cM}}= \pm 10 \mathrm{~V}$ |  | $\stackrel{F}{*} \begin{gathered} 11.5 \\ 96 \end{gathered}$ |  | $\begin{gathered} V \\ d B \end{gathered}$ |
| INPUT IMPEDANCE ${ }^{(1)}$ <br> Differentia: <br> Common-Mode |  |  | $\begin{aligned} & 10^{13}\| \| 2 \\ & 10^{13}\| \| 6 \end{aligned}$ |  | $\begin{aligned} & \Omega \\| p F \\ & \Omega \\| p F \end{aligned}$ |
| OPEN-LOOP GAINW <br> Open-loop Voltage Gain | $y_{0}= \pm 10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}-2 \mathrm{k} \Omega$ | 90 | 120 |  | dB |
| FREQUENCY RESPONSEO. <br> Slew Rate <br> Gain-Bandwidth Product <br> Total Harmonic Distortion | $G=+1, t=1 \mathrm{kHz}$ |  | $\begin{gathered} 10 \\ 4 \\ 0.0004 \end{gathered}$ |  | $\mathrm{V} / \mu \mathrm{s}$ <br> MHz <br> \% |
| OUTPUT ${ }^{11}$ <br> Voltage Output <br> Short Circuit Current | $R_{L}=2 k \Omega$ | $\pm 11$ | $\begin{gathered} \pm 11.5 \\ \pm 25 \end{gathered}$ |  | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \end{gathered}$ |
| POWER SUPPLY <br> Specified Operating Voltage <br> Operating Voltage Range <br> Current | $\%$ | $\pm 6$ | $\begin{aligned} & \pm 15 \\ & \pm 6 \end{aligned}$ | $\begin{aligned} & \pm 18 \\ & +7 \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{~mA} \end{gathered}$ |
| TEMPERATURE RANGE <br> Specification <br> AP, AG <br> Operating, AG <br> Storage <br> AP <br> AG <br> Thermal Resistance, $\boldsymbol{\theta}_{\mathrm{JA}}$ |  | $\begin{aligned} & -25 \\ & -55 \\ & -40 \\ & -60 \end{aligned}$ | 100 | $\begin{aligned} & +85 \\ & +125 \\ & +125 \\ & +150 \end{aligned}$ | $\begin{gathered} { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} \\ \\ { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} / \mathrm{W} \end{gathered}$ |

NOTES: (1) Specifications apply to uncommitted op amp, A4. The three op amps forming the filter are identical to A4 and are tested as a complete filter.
110101001...


## DIGITAL-TO-ANALOG CONVERTERS

Burr-Brown offers a broad variety of Digital-to-Analog (D/A) converter products engineered to meet the most critical requirements for stability and reliability.
General purpose instrumentation D/As range in resolution from 12 to 18 bits. These models include industry standard products-many originated by Burr-Brown-as well as more complete, higher accuracy solutions. BurrBrown's products are carefully designed and manufactured to minimize product variations, making them ideal for test equipment, process control, and other industrial and analytical applications.
PCM D/A converters are designed and tested to deliver excellent dynamic performance. The resolutions of these products are 16 and 18 bits. Typical applications are compact disc players, digital frequency synthesis, and telecommunications systems.
High-speed D/A converters offer very fast settling current output. Models are available with TTL or ECL logic inputs. These products are ideal for very high frequency synthesis and control systems.

## DIGITAL-TO-ANALOG CONVERTERS SELECTION GUIDES

The Selection Guides show parameters for the high grade. Refer to the Product Data Sheet for a full selection of grades. Models shown in boldface are new products introduced since publication of the previous Burr-Brown IC Data Book.

| INSTRUMENTATION DIGITAL-TO-ANALOG CONVERTERS |  |  |  |  |  |  |  | Boldface $=$ NEW |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Description | Model | Resolution (Bits) | Linearity Error (\%FSR) | Settling Time ( $\mu \mathrm{s}$ ) | Output Range | Temp Range ${ }^{(1)}$ | Pkg ${ }^{(2)}$ | $\begin{aligned} & \mathbf{Q}, \mathrm{BI}^{(3)} \\ & \text { Screen } \end{aligned}$ | $\begin{aligned} & \text { Page } \\ & \text { No. } \end{aligned}$ |
| Very High Resolution | DAC729 | 18 | $\pm 0.00075$ |  | $\begin{gathered} \pm 1 \mathrm{~mA},-2 \mathrm{~mA} \\ 5 \mathrm{~V},+10 \mathrm{~V}, \pm 5 \mathrm{~V}, \pm 1 \end{gathered}$ | OV Com | DDIP | BI | 6.1-80 |
| General Purpose | DAC700 | 16 | $\pm 0.0015$ | 1 | -2mA | Com, Ind, Mil | DDIP | Q, BI | 6.1-43 |
|  | DAC701 | 16 | $\pm 0.0015$ | 8 | +10V | Com, Ind, Mil | DDIP | Q, BI | 6.1-43 |
|  | DAC702 | 16 | $\pm 0.0015$ | 1 | $\pm 1 \mathrm{~mA}$ | Com, Ind, Mil | DDIP | Q, BI | 6.1-43 |
|  | DAC703 | 16 | $\pm 0.0015$ | 8 | $\pm 10 \mathrm{~V}$ | Com, Ind, Mil | DDIP, SO | Q, BI | 6.1-43 |
| Low DLE | DAC710 | 16 | $\pm 0.0015$ | 8 typ | $\pm 1 \mathrm{~mA}$ | Com | DDIP | - | 6.1-65 |
| Around Zero | DAC711 | 16 | $\pm 0.0015$ | 8 typ | $\pm 10 \mathrm{~V}$ | Com | DDIP | - | 6.1-65 |
| Lowest Cost | DAC1600 | 16 | $\pm 0.003$ | 8 typ | $\pm 10 \mathrm{~V}$ | Com | DDIP | - | 6.1-108 |
| Bus Interface: |  |  |  |  |  |  |  |  |  |
| 16-Bit Parallel | DAC707 | 16 | $\pm 0.003$ | 8 | $\pm 10 \mathrm{~V}$ | Com, Ind, Mil | DDIP | Q, BI | 6.1-53 |
| Serial/8-bit Parallel | DAC708 | 16 | $\pm 0.003$ | 1 | $\pm 1 \mathrm{~mA},-2 \mathrm{~mA}$ | Com, Ind, Mil | DDIP | Q, BI | 6.1-53 |
| Serial/8-bit Parallel | DAC709 | 16 | $\pm 0.003$ | 8 | $\pm 5 \mathrm{~V}, \pm 10 \mathrm{~V},+10 \mathrm{~V}$ | Com, Ind, Mil | DDIP | Q, BI | 6.1-53 |
| Dual,Ser./8-bit Par. | DAC725 | 16 | $\pm 0.003$ | 8 | $\pm 10 \mathrm{~V}$ | Com, Ind | DDIP | BI | 6.1-72 |
| Industry Standard, General Purpose | DAC70BH | 16 | $\pm 0.003$ | 1 | $\pm 1 \mathrm{~mA},-2 \mathrm{~mA}$ | Ind | DDIP | BI | 6.1-5 |
|  | DAC71 | 16 | $\pm 0.003$ | 8 | $\pm 1 \mathrm{~mA},-2 \mathrm{~mA}$; | Com | DDIP | BI | 6.1-13 |
|  | DAC72BH | 16 | $\pm 0.003$ | 1 | " | Ind | DDIP | BI | 6.1-5 |
| Industry Standard Ind. Std. w/Latch | DAC7541A | - 12 | $\pm 0.012$ | 1 | 0 to 1 mA | Com, Ind, Mil | DDIP, SO | Q, BI | 6.1-112 |
|  | DAC7545 | 12 | $\pm 0.012$ | 2 | 0 to 1mA | Com, Ind, Mil | DDIP, SO | BI | 6.1-120 |
| Dual w/Bus Interface: |  |  |  |  |  |  |  |  |  |
| Serial Input | DAC7800 | 12 | $\pm 0.012$ | 0.8 | 0 to 1mA | Com | DIP, SO | - | S6.1-17 |
| 8-bit Port Interface | DAC7801 | 12 | $\pm 0.012$ | 0.8 | 0 to 1mA | Com | DIP, SO | - | S6.1-17 |
| 12-bit Port Interface | DAC7802 | 12 | $\pm 0.012$ | 0.8 | 0 to 1mA | Com | DIP, SO | - | S6.1-19 |
| Flexible Bus Interface: |  |  |  |  |  |  |  |  |  |
| Industry Standard Pinout | DAC667 | 12 | $\pm 0.006$ | 4 | $\pm 2.5 \mathrm{~V}, \pm 5 \mathrm{~V}, \pm 10 \mathrm{~V}$ | Com, Ind, Mil | DIP, SO | - | S6.1-5 |
|  |  |  |  |  | +5V, +10V |  |  |  |  |
|  | DAC811 | 12 | $\pm 0.006$ | 4 | $\pm 5 \mathrm{~V}, \pm 10 \mathrm{~V},+10 \mathrm{~V}$ | Com, Ind, Mil | DDIP, SO | BI | 6.1-90 |
| Small, Low Cost | DAC813 | 12 | $\pm 0.006$ | 4 | $\pm 5 \mathrm{~V}, \pm 10 \mathrm{~V},+10 \mathrm{~V}$ | Com, Ind, Mil | DIP, SO | - | S6.1-7 |
| Lowest Cost | DAC1201 | 12 | $\pm 0.018$ | 4 typ | $\pm 5 \mathrm{~V}, \pm 10 \mathrm{~V},+10 \mathrm{~V}$ | Com | DDIP | - | 6.1-103 |
| Industry Standard, General Purpose | DAC80 | 12 | $\pm 0.012$ | $\begin{aligned} & 0.3, \pm 1 \mathrm{~mA},-2 \mathrm{~mA} ;+5 \mathrm{~V}, \\ & 3 \text { typ }+10 \mathrm{~V}, \pm 5 \mathrm{~V}, \pm 10 \mathrm{~V} \end{aligned}$ |  | , Com | DDIP | BI | 6.1-27 |
|  |  |  |  |  |  |  |  |  |  |
|  | DAC85H | 12 | $\pm 0.012$ | n | n | Ind | DDIP | Q, BI | 6.1-35 |
|  | DAC87H | 12 | $\pm 0.012$ | " | " | Mil | DDIP | Q, BI | 6.1-35 |

NOTES: (1) Temperature Range: $\mathrm{Com}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, Ind $=\left(-25^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$ or $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$, $\mathrm{Mil}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. (2) $D I P=0.3^{\prime \prime}$ wide DIP, DDIP $=0.6^{\prime \prime}$ wide DIP, $S O=$ small outline surface mount. (3) $Q$ indicates that optional reliability screening is available for the model. BI indicates that an optional 160 hour burn-in is available for the model.
$\left.\begin{array}{llllllll}\hline \text { AUDIO AND COMMUNICATIONS DIGITAL-TO-ANALOG CONVERTERS }\end{array}\right]$

NOTES: (1) DIP $=0.3^{n}$ wide DIP, DDIP $=0.6^{n}$ wide DIP, $\mathrm{SO}=$ Small Outline Surface Mount.
dIGITAL SIGNAL PROCESSING DIGITAL-TO-ANALOG CONVERTERS
Boldface $=$ NEW

| Model | ResoIution (Bits) | Linearity Error (\%FSR) | Settling Time ( $\mu \mathrm{s}$ ) | Output Range | Signal-to-Noise + Distortion Ratio (dB) | Total Harmonic Distortion (dB) | Temp Range ${ }^{(1)}$ | Pkg ${ }^{(2)}$ | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DSP-Compatible Digital Interface (Single-DSP201, Dual-DSP202): |  |  |  |  |  |  |  |  |  |
| DSP201 | 18 | $\pm 0.006$ | - | $\pm 3 \mathrm{~V}$ | 86, $\mathrm{f}_{\text {out }}=2 \mathrm{kHz}$ | -90 | Ind | DDIP | S14-16 |
| DSP202 | 18 | $\pm 0.006$ | - | $\pm 3 \mathrm{~V}$ | 86, $\mathrm{f}_{\text {out }}=2 \mathrm{kHz}$ | -90 | Ind | DDIP | S14-16 |
| Ultra-Fast Setting, ECL Input: |  |  |  |  |  |  |  |  |  |
| DAC65 | 12 | $\pm 0.012$ | 40ns | $\pm 1.2 \mathrm{~V}, \pm 6.35 \mathrm{~mA}$ | $70, \mathrm{f}_{\text {OUT }}=1 \mathrm{MHz}$ | -68 | Com | DDIP |  |
| DAC63 | 12 | $\pm 0.012$ | 50ns | $\pm 5 \mathrm{~mA}, 0$ to -10 mA | - | - | Ind | DDIP | 6.2-135 |
|  |  |  |  | $\begin{gathered} \pm 0.5 \mathrm{~V}, 0 \text { to }+1.5 \mathrm{~V} \\ \text { with internal resistor } \end{gathered}$ |  |  |  |  |  |
| Ulitra-Fast Settling, TTL Input: |  |  |  |  |  |  |  |  |  |
| DAC812 | 12 | $\pm 0.012$ | 50ns | $\pm 5 \mathrm{~mA}, 0$ to -10mA | - | - | Ind | DDIP | 6.2-146 |
|  |  |  |  | $\begin{aligned} & \pm 0.5 \mathrm{~V}, 0 \text { to }-1.5 \mathrm{~V} \\ & \text { with internal resistor } \end{aligned}$ |  |  |  |  |  |

NOTES: (1) Com $=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, Ind $=\left(-25^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$ or $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$. (2) DDIP $=0.6^{\prime \prime}$ wide DIP.

MODELS STILL AVAILABLE BUT NOT FEATURED IN THIS BOOK

DAC10HT
DAC90BG
DAC90SG
DAC800P-CBI-V
DAC800P-CBI-I
DAC800-CBI-V
DAC800-CBI-I
DAC850-CBI-V
DAC850-CBI-I
DAC851-CBI-V
DAC851-CBI-I

## Microprocessor-Compatible 12-BIT DIGITAL-TO-ANALOG CONVERTER

## FEATURES

- $\pm 1 / 2$ LSB MAX NONLINEARITY OVER TEMP.
- MONOTONICITY GUARANTEED OVER TEMPERATURE
- MICROCOMPUTER INTERFACE. DOUBLE-BUFFERED LATCH
- VOLTAGE OUTPUT: $\pm 10 \mathrm{~V}, \pm 5 \mathrm{~V},+10 \mathrm{~V}$ WITH $\pm 11.4 V$ SUPPLIES
- GUARANTEED SPECS AT $\pm 12 \mathrm{~V}$ AND $\pm 15 \mathrm{~V}$ SUPPLIES, NO 5V SUPPL Y REQUIRED
- LOW POWER DISSIPATION: 250mW Max
- TTLIFV CMOS.COMPATIBLE LOGIC INPUTS
- PIN COMPATIBLE WITH AD667
- 28-PIN 600 MIL WIDE CERAMIC OR PLASTIC DIP PACKAGE


## DESCRIPTION

The DAC667 is a complete monolithic integrated circuit microcomputer 12 -bit digital-to analog converter. It includes a precision voltage reference, microcomputer interface logic, double-buffered latch, and a 12 bit $\mathrm{D} / \mathrm{A}$ converter with a voltage output
amplifier Fast current switches and a laser-trimmed thin-film resistor network provide a highly accurate and fast D/A converter.
A. double-buffered latch facilitates microcomputer interfacing, The design of the input lath allows direct interface to 4, 8-, 12-, or 16 -bit data buses. The input buffer latches hold the 12 bil data until able to transfer to an internal 12 bit D/A converter latch, giving precise timing control over analog output change.
Input gating logic is designed so that loading of data can be accomplished simultaneously with the transfer of data (previously stored in adjacent latches) from input latches to the D/A latch. This feature avoids spurious analog output values while using an interface technique that saves computer instructions. The digital feedthrough of the DAC667 is minimized by the lack of high-impedance pins to pick up noise and by the use of separate digital supply and ground pins $\left(+V_{D}\right.$ and DCOM).

The DAC667 is specified to $\pm 1 / 4 \mathrm{LSB}$ maximum linearity error (B and K grades) at $25^{\circ} \mathrm{C}$ and $\pm 1 / 2 \mathrm{LSB}$ maximum over the temperature range. All grades are guaranteed monotonic over the specification temperature range. The DAC667 is available in two performance grades and in plastic and ceramic package types.


[^18]
## SPECIFICATIONS

## ELECTRICAL

$T_{A}=+25^{\circ} \mathrm{C} .+V_{c c},-V_{E E}= \pm 12 \mathrm{~V}$ or $\pm 15 \mathrm{~V}$ and load on $\mathrm{V}_{\mathrm{OT}}=5 \mathrm{k} \Omega$ to ground unless otherwise noted.

| PARAMETER | DAC667AH, JP |  |  | DAC667BH, KP |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| DIGITAL INPUT <br> Resolution Logic Levels, TTL Compatible $T_{\text {MN }}$ to $T_{\text {max }}$ $V_{V H}$ <br> $V_{1}$ <br> $\mathrm{I}_{\mathrm{H}}, V_{\mathrm{H}}=5.5 \mathrm{~V}$ <br> $I_{n}, V_{L}=0.8 \mathrm{~V}$ | $\begin{gathered} +2.0 \\ +0 \end{gathered}$ | 2 | $\begin{gathered} 12 \\ +5.5 \\ +0.8 \\ 10 \\ 5 \end{gathered}$ | * |  |  | Bits <br> VDC <br> VDC <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| ACCURACY $\left(+V_{C C},-V_{E E}= \pm 12 \mathrm{~V}\right.$ or $\pm 15 \mathrm{~V}$ ) <br> Linearity Error at $25^{\circ} \mathrm{C}$ $T_{A}=T_{M I N} \text { to } T_{M M X}$ <br> Differential Linearity Error $T_{A}=T_{M N} \text { to } T_{\operatorname{mix}}$ <br> Gain Error ${ }^{\prime \prime}$ <br> Unipolar Offset Error" <br> Bipolar Offset Error" | Mono | $\pm 1 / 4$ <br> $\pm 1 / 2$ <br> $\pm 1!2$ <br> onicity Gu $+\frac{+1}{+0 .}$ | $\pm 1 / 2$ <br> $\pm 3 / 4$ <br> $\pm 3 / 4$ <br> $\pm 0.2$ <br> $\pm 0.1$ <br> 2 |  |  | $\begin{aligned} & \pm 1 / 4 \\ & \pm 1 / 2 \\ & \pm 1 / 2 \end{aligned}$ <br> aranteed | LSB LSB LSB LSB \% LSB \% of $\mathrm{FSR}^{(2)}$ |
| DRIFT (Over Specification Temperature Range) <br> Differential Linearity <br> Gain (Full Scale), $T_{A}=25^{\circ} \mathrm{C}$ to $T_{\text {MN }}$ or $T_{\text {max }}$ <br> Unipolar Offset, $T_{A}=25^{\circ} \mathrm{C}$ to $T_{\text {MIN }}$ or $T_{\text {max }}$ <br> Bipolar Zero, $T_{A}=25^{\circ} \mathrm{C}$ to $\mathrm{T}_{\text {MIN }}$ or $\mathrm{T}_{\text {MAX }}$ |  | $\begin{aligned} & \pm 2 \\ & \pm 5 \\ & \pm \\ & \pm 4 \end{aligned}$ | $\begin{aligned} & \pm 30 \\ & \pm 3 \\ & \pm 10 \end{aligned}$ |  |  |  | Dom of FSR $/{ }^{\circ} \mathrm{C}$ ppm of FSR $/{ }^{\circ} \mathrm{C}$ ppm of FSR $/{ }^{\circ} \mathrm{C}$ ppm of FSR $/{ }^{\circ} \mathrm{C}$ |
| CONVERSION SPEED <br> Settling Time (To Within $\pm 0.01 \%$ of FSR for FSR Change, $2 \mathrm{k} \Omega$ \|| 500 pF With 10k $\Omega$ Feedback <br> With $5 k \Omega$ Feedback <br> For 1LSB Change <br> Slew Rate | Load) | $\begin{aligned} & 3 \\ & 2 \\ & 2 \end{aligned}$ | $\stackrel{4}{2}$ |  |  |  | $\mu \mathrm{s}$ $\mu \mathrm{S}$ $\mu \mathrm{s}$ $\mathrm{V} / \mu \mathrm{s}$ |
| ANALOG OUTPUT <br> Voltage Range, $+\mathrm{V}_{\mathrm{cc}},-\mathrm{V}_{\mathrm{ek}}> \pm 11,4 \mathrm{~V}$ \% <br> Output Current <br> Output Impedance (at DC) <br> Short Circuit Current | 15 | $\begin{aligned} & .5, \pm 5, \pm 1 \\ & 10+5,+1 \\ & \$ 0.05 \end{aligned}$ | $40$ |  | - | - | V <br> V <br> mA <br> $\boldsymbol{\Omega}$ <br> mA |
| REFERENCE VOLTAGE <br> Voltage <br> External Current | $\begin{aligned} & +9.9 \\ & +0.1 \end{aligned}$ | $\begin{aligned} & +10.0 \\ & +1.0 \end{aligned}$ | +10.1 | - | * | * | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \end{gathered}$ |
| POWER SUPPLY SENSITIVITY $\begin{aligned} & +V_{c C}=+11.4 \text { to }+16.5 \mathrm{VDC} \\ & -V_{\mathrm{EE}}=-11.4 \text { to }-16.5 \mathrm{VDC} \end{aligned}$ |  | $\stackrel{ }{*} \begin{aligned} & \\ & 5 \\ & 1\end{aligned}$ | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ |  | * | * | ppm of FS/ \% ppm of FS/\% |
| POWER SUPPLY REQUIREMENTS <br> Rated Voltages <br> Ranges <br> Supply Current (No Load): $\begin{aligned} & +11.4 \text { to }+16.5 \mathrm{VDC} \\ & -11.4 \text { to }-16.5 \mathrm{VDC} \end{aligned}$ | $\pm 11.4$ | $\begin{gathered} \pm 12, \pm 15 \\ \\ 10 \\ 7.5 \end{gathered}$ | $\begin{gathered} \pm 16.5 \\ \\ 15 \\ 11 \end{gathered}$ | * | - | - | $v$ $v$ <br> mA <br> $m A$ |
| TEMPERATURE RANGE <br> Specification: <br> गH. $K$ <br> A, B <br> Storage: <br> J, K <br> A, B | $\begin{gathered} 0 \\ -25 \\ -65 \\ -65 \end{gathered}$ |  | $\begin{gathered} +70 \\ +85 \\ +125 \\ +150 \end{gathered}$ | - |  | $\stackrel{*}{*}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

*Same as specification for DAC667AH, JP.
NOTES: (1) Adjustable to zero with external trim potentiometer. (2) FSR means Full Scale Range and is 20 V for the $\pm 10 \mathrm{~V}$ range.

## ABSOLUTE MAXIMUM RATINGS



[^19]
# Microprocessor-Compatible 12-BIT DIGITAL-TO-ANALOG CONVERTER 

## FEATURES

- $\pm 1 / 2$ LSB NONLINEARITY OVER TEMPERATURE
- GUARANTEED MONOTONIC OVER TEMPERATURE
- LOW POWER: 270mW max
- DIGITAL INTERFACE DOUBLE BUFFERED: 12 AND $8+4$ BITS
- SPECIFIED AT $\pm 12 \mathrm{~V}$ AND $\pm 15 \mathrm{~V}$ POWER SUPPLIES
- RESET FUNCTION TO BIPOLAR ZERO
- 0.3" WIDE DIP AND SO PACKAGES.


## DESCRIPTION

The DAC813 is a complete monolithic 12 -bit digital? to-analog converter with a flexible digital interface, It includes a precision +10 V reference, interface control logic, double buffered latch and a 12 -bit D/A con-
verter with voltage output operational amplifier. Fast current switches and laser-trimmed thin-film resistors provide a highly accurate, fast D/A converter.

Digital interfacing is facilitated by a double buffered latelh. The input latch consists of one 8-bit byte and one 4 bit nibble to allow interfacing $t 08$ bit (right justified format) or $16-$ bit data buses. Inpat gating logic is designed so that the lasl nibble or byte to be loaded can be loaded simulianeously with the transfer of data to the $\mathrm{D} / \mathrm{A}$ latch: saving computer instructions.
A reset confrol allows the DAE813 D/A latch to asynchronously reset the D/A output to bipolar zero, a feature useful for power-up teset, recalibration, or for system re-initialization upon system failure.
The DAC813 is specified to $\pm 1 / 2$ LSB maximum linearity error (\% A grades) and $\pm 1 / 4 L S B$ ( $K, B$ grades). II is packaged in a 28 -pin 0.3 " wide ceramic DIP ( $25^{\circ} \mathrm{C}$ to ${ }^{4} 85^{\circ} \mathrm{C}$ specification temperature range), $28-$ pin 0.3". wide plastic DIP and 28-lead plastic SO $\left(0^{\circ} \mathrm{C}\right.$ to $+70^{\circ} \mathrm{C}$ ).


[^20]
## SPECIFICATIONS

## ELECTRICAL

$T_{A}=+25^{\circ} \mathrm{C}, \pm \mathrm{V}_{\mathrm{CC}}= \pm 12 \mathrm{~V}$ or $\pm 15 \mathrm{~V}$ and load on $\mathrm{V}_{\text {our }}=5 \mathrm{k} \Omega$ to ground unless otherwise noted.

| PARAMETER | CONDITIONS | DAC813AH, JP, JU |  |  | DAC813BH, KP, KU |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| DIGITAL INPUT <br> Resolution <br> Codes ${ }^{(1)}$ <br> Digital Inputs Over Temperature Range ${ }^{(2)}$ $v_{m}$ $v_{r}$ <br> DATA Bits <br> $\overline{\text { WR, }}, \overline{\text { Reset, }} \overline{\text { LDAC, }} \overline{\text { LMSB }}, \overline{\text { LLSB }}$ |  | +2 0 | USB, BOB | $\begin{gathered} 12 \\ \\ +5.5 \\ +0.8 \\ \pm 10 \\ \pm 10 \\ \pm 10 \\ \pm 10 \end{gathered}$ | * | * |  | Bits <br> VDC <br> VDC <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| ACCURACY <br> Linearity Error Differential Linearity Error <br> Gain Error ${ }^{3}$ <br> Unipolar Offset Error ${ }^{4}$ <br> Bipolar Zero Error ${ }^{(5)}$ <br> Monotonicity <br> Power Supply Sensitivity: $+\mathrm{V}_{\mathrm{cc}}$ $-V_{c c}$ | 20V Range |  |  |  |  | $\begin{gathered} \pm 1 / 8 \\ \pm 1 / 4 \\ \vdots \\ \text { TBD } \end{gathered}$ | $\pm 1 / 4$ $\pm 1 / 2$ <br> TBD |  |
| DRIFT <br> Gain <br> Unipolar Offset <br> Bipolar Zero <br> Linearity Efror Over Temperature Range Monotonicity Over Temperature Range | Over Specification Temperature Range |  |  |  |  |  |  |  |
| SETTLING TIME ${ }^{(3)}$ (To Within $\pm 0.01 \%$ of FSR of Final Value; 5k $\Omega$ \|| 500pF load) <br> For Full Scale Range Change <br> For 1LSB Change at Major Carria\% Slew Rate | $20 V$ Range 10V Range |  |  |  |  |  | \% | $\mu s$ <br> $\mu \mathrm{s}$ <br> $\mu s$ <br> V/us |
| ANALOG OUTPUT <br> Voltage Range: Unipolar Bipolar <br> Output Current <br> Output Impedance <br> Short Circuit to Common Duration: | $\begin{aligned} & \pm V_{c c}^{c}> \pm 11.4 \mathrm{~V} \\ & \stackrel{\rightharpoonup}{c c}> \pm 11.4 \mathrm{~V} \end{aligned}$ <br> At DC |  | $0: 10 \% 10$ <br> $\pm 5, \pm 10$ <br> 0.2 <br> Indefintte |  | \% | * |  | $\begin{gathered} V \\ V \\ m A \\ \Omega \end{gathered}$ |
| REFERENCE VOLTAGE <br> Voltage <br> Source Current Available for External Loads Impedance <br> Temperature Coefficient <br> Short Circuit to Common Duration |  | ${ }_{5}^{+9.95}$ | $\|$$* \pi$ <br> $\%$ <br> $\%+10$ <br>  <br> 2 <br> $\pm 10$ <br> Indefinite | $+10.05$ $\pm 40$ | - | - | $\pm 25$ | $\begin{gathered} v \\ \mathrm{~mA} \\ \Omega \\ \operatorname{ppm} /{ }^{\circ} \mathrm{C} \end{gathered}$ |
| POWER SUPPLY REQUIREMENTS <br> Voltage: $+\mathrm{V}_{\mathrm{cc}}$ <br> $-V_{c c}$ <br> Current: $+\mathrm{V}_{\mathrm{cc}}$ <br> $-V_{c c}$ <br> Potential at DCOM with Respect io $\AA$, OOM $^{(0)}$. <br> Power Dissipation | No boud No Load | $\begin{gathered} +11.4 \\ -11.4 \\ -3 \end{gathered}$ | $\begin{gathered} +15 \\ -15 \\ 10 \\ -5 \\ \\ 225 \end{gathered}$ | $\begin{gathered} +16.5 \\ -16.5 \\ 13 \\ -6 \\ +3 \\ 270 \end{gathered}$ | - |  | $\stackrel{*}{*}$ | VDC <br> VDC <br> mA <br> mA <br> $\stackrel{V}{\mathrm{~mW}}$ |
| TEMPERATURE RANGE <br> Specification: J, K A, B <br> Storage: J, K <br> A, B |  | 0 -25 -60 -65 |  | $\begin{aligned} & +70 \\ & +85 \\ & +100 \\ & +150 \end{aligned}$ | $\stackrel{+}{*}$ |  | $\stackrel{*}{*}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

[^21] and DCOM may be separated without affecting accuracy specifications.

## MECHANICAL



## MINIMUM TIMING DIAGRAMS



PIN DESCRIPTIONS

| PIN | NAME | DESCRIPTION |
| :---: | :---: | :---: |
| 1 | $+V_{0}$ | This point is internally connected to $+V_{s}$ and is a decoupling point only. Separate bypass capacitors will minimize internal digital feedthrough to analog signals. |
| 2, 3 | 20V Range | Connect Pin 2 or Pin 3 to Pin $9\left(V_{\text {out }}\right)$ for a 20 V FSR. Connect both to Pin 9 for a 10 V FSR. |
| 4 | BPO | Bipolar offset. Connect to Pin $6\left(V_{\text {feF out }}\right)$ through $100 \Omega$ resistor or $200 \Omega$ potentiometer for bipolar operation. |
| 5 | ACOM | Analog common, $\pm \mathrm{V}_{\text {cc }}$ supply return. |
| 6 | $V_{\text {fer }}$ OUT | +10 V reference output. |
| 7 | $V_{\text {feF w }}$ | Connected to $\mathrm{V}_{\text {ref out }}$ through a $1 \mathrm{k} \Omega$ gain adjustment potentiometer or a $500 \Omega$ resistor. |
| 8 | $+\psi_{i}$ | Analog supply input, nominally +12 V to +15 V referred to ACOM. |
| 10 | virt <br> $-4$ | D/A converter voltage output. |
|  |  | Analog supply input, nomment $+12 V$ or -15 V referred to ACOM. $\qquad$ $\qquad$ $\qquad$ |
| \%, | WR | Master enable for $\triangle \triangle A C$. LLSB, and EMSB. Must bo low for data transter to tiny latech. |
| 2 | LDAC $\qquad$ | Load DAC Must be low with WF for data transter to the $D / A$ latch and simultaneous update of the $D /$ A convention |
| 13 | $\overline{\text { Reset }}$ | When tow, is ats the Dis larch such that a Bipolar zorn output is produced. Thiescontrol overrides all ottio data input oporations. |
| 14 | LMSB | Enabtof tof 4-bit inpuikarefor of D8-D11 data inputs. |
| 15 | LLSA | Enable 位 8 dit input latich of DO-D7 data inputs. |
| 16 | DCO\#* | Digital common. |
| $\stackrel{17}{*}$ | D0 | Data Bit 1, LSE. |
| 18 | D1 | Datash 2. |
| 19 | O2 | Datas 8i\% |
| 20 |  | Data Blit 4. |
| \% | O4 *** | Deta Bit 5. |
| 22 | 05\% ** | Data Bit 6. |
| 23 | D6\% \% \% ${ }^{\text {a }}$ | Data Bit 7. |
| \%24. | D7 | Data Bit 8. |
| 25 | 0\%8 | Data Bit 9. |
| 26 | $\bigcirc 9$ | Data Bit 10. |
| \%\% | D10 | Data Bit 11. |
| 28 | D11 | Data Bit 12, MSB, positive true. |

## ABSOLUTE MAXIMUM RATINGS

|  | Power Dissipation .................................................................. 700 mW |
| :---: | :---: |
|  | Lead Temperature (soldering, 10s) ........................................... $+300^{\circ} \mathrm{C}$ |
|  | Max Junction Temperature ...................................................... $\mathbf{1 6 5}^{\circ} \mathrm{C}$ |
|  | Thermal Resistance, $\boldsymbol{\theta}_{\text {d-: }}:$ Plastic DIP and SOIC ....................... $130^{\circ} \mathrm{C} / \mathrm{W}$ |
| Digital Inputs (Pins 11-15, 17-28) to DCOM ................................. $\pm 18 \mathrm{~V}$ | Ceramic DIP .................................... $85^{\circ} \mathrm{CNW}$ |
| External Voltage Applied to BPO Spary foesistor ., \%........................ $\pm 18 \mathrm{~V}$ | NOTE: Stresses above those listed under "Absolute Maximum Ratings" may |
| $V_{\text {fef OUT }}$ $\qquad$ Indefinite Short to ACOM V Indefinite Short to ACOM | cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability. |

## ORDERING INFORMATION

| MODEL | PACKAGE | TEMPERATURE <br> RANGE | LINEARITY <br> ERROR, MAX <br> AT $+25^{\circ} \mathrm{C}$ | GAIN <br> DRIFT <br> (ppm $\left./{ }^{\circ} \mathrm{C}\right)$ |
| :--- | :---: | :---: | :---: | :---: |
| DAC813JP | Plastic DIP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 1 / 2 \mathrm{LSB}$ | 30 |
| DAC813JU | Plastic SOIC | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 1 / 2 \mathrm{LSB}$ | 30 |
| DAC813KP | Plastic DIP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 1 / 4 \mathrm{LSB}$ | 20 |
| DAC813KU | Plastic SOIC | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 1 / 4 \mathrm{LSB}$ | 20 |
| DAC813AH | Ceramic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1 / 2 \mathrm{LSB}$ | 30 |
| DAC813BH | Ceramic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1 / 4 \mathrm{LSB}$ | 20 |

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{cc}}= \pm 15 \mathrm{~V}$ unless otherwise noted.


## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{cc}}= \pm 15 \mathrm{~V}$ unless otherwise noted.


## DISCUSSION OF SPECIFICATIONS

## INPUT CODES

The DAC813 accepts positive-true binary input codes. DAC813 may be connected by the user for any one of the following codes: USB (Unipolar Straight Binary) BOB (Bipolar Offset Binary) or, using an ex iemal inverter on the MSB line, BTC (Binary Two's Complement). See Table I.

## LINEARITY ERROR

Linearity error as used in D/A. converter specifications by Burr-Brown is the deviation of the analog output from:a straight line drawn between the end points (inputs all"1\$" and all "0s"). The DAC813 linearity error is specified at $\pm 1 / 4 \mathrm{LSB}$ (max) at $+25^{\circ} \mathrm{C}$ for B and $\%$ grades, and $\pm 1 / 2 \mathrm{SB}$ (max) for A and J grades.

## DIFFERENTIAL LINEARITY ERROR

Differential linearity error (DLE) is the deviation from a 1LSB output change from one adjacen! state to the next: A DLE specification of $1 / 2$ LSB means that the output step size can range from 1/2LSB to $3 / 2$ LsB when the input changes from one state to the next. Monotonicity requires that DLE be less than 1LSB over the temperature range of interest.

## MONOTONICITY

A D/A converter is monotonic if the output either increases or remains the same for increasing digital inputs. All grades of DAC813 are monotonic over their specification temperature range.

## DRIFT

Drift specifications are determined by taking readings at high temperature, room temperature $\left(25^{\circ} \mathrm{C}\right)$ and low temperature where high and low temperatures are the specification temperature range limits. Two drift numbers are calculated: the change from room to high temperature, divided by


TABME I. Digital In
tie: temperature change, and the change from room to low temperature, divided by the temperature change. The largest drift number is used for determining the drift specifications.
Gain Drift is a measure of the change in the Full Scale Range (FSR) output over the specification temperature range. Gain Drift is expressed in parts per million per degree Celsius (ppm/ $/{ }^{\circ} \mathrm{C}$ ).
Unipolar Offset Drift is measured with a data input of $000_{\text {HEX }}$. The $\mathrm{D} / \mathrm{A}$ is configured for unipolar output. Unipolar Offset Drift is expressed in parts per million of Full Scale Range per degree Celsius (ppm of FSR $/{ }^{\circ} \mathrm{C}$ ).
Bipolar Zero Drift is measured with a data input of $800_{\text {HEx }}$ The D/A is configured for bipolar output. Bipolar Zero Drift is expressed in parts per million of Full Scale Range per degree Celsius (ppm of FSR/ $/{ }^{\circ} \mathrm{C}$ ).

## SETTLING TIME

Settling Time is the total time (including slew time) for the output to settle within an error band around its final value after a change in input. Three settling times are specified to $\pm 0.012 \%$ of Full Scale Range (FSR): two for maximum full scale range changes of 20 V and 10 V , and one for a 1 LSB

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 1. DAC813 Block Diagram.
change. The lLSB change is measured at the major carry $\left(7 \mathrm{FF}_{\text {HEX }}\right.$ to $800_{\text {HEX }}$ and $800_{\text {HEX }}$ to $7 \mathrm{FF}_{\text {HEX }}$ ), the input transition at which worst-case settling time occurs.

## REFERENCE SUPPLY

DAC813 contains an on-chip +10 V reference. This voltage; (pin 6) has a tolerance of 550 mV . V ker our must be connected to $\mathrm{V}_{\text {REF IN }}$ through a gain adjust resistor with a nominal value of $500 \Omega$. The connection can be made through an optional $1 \mathrm{k} \Omega$ trim resistor to provide adjustment to zero gain error. The reference output may be used to drive external loads, sourcing at least 5 mA . This current should be constant, otherwise the gain of the converter may vary.

## POWER SUPPLY SENSITIVITY

Power supply sensitivity is a measure of the effect of a power supply change on the D/A converter output. It is defined as a ppm of FSR output change per percent of change in either $+\mathrm{V}_{\mathrm{cc}}$ or $-\mathrm{V}_{\mathrm{cc}}$ about the nominal voltages. expressed in ppm of FSR/\%. The first performance curve on page 5 shows typical power supply rejection versus power supply ripple frequency.

## OPERATION

DAC813 is a complete single IC chip 12 bit D/A converter. The chip contains a $12-$ bit $\mathrm{D} / \mathrm{A}$ converter, voltage reference, output amplifier, and microcomputer-compatible input logic as shown in Figure 1.

## INTERFACE LOGIC

Input latches hold data temporarily while a complete 12 -bit word is assembled before loading into the D/A latch. This double-buffered organization prevents the generation of spurious analog output values. Each latch is independently addressable.


FIGURE 2. Equivalent Input Circuit for Digital Inputs.

| $\bar{W}$ W. | 44SB | LMSE | LDAC | RESET | OPERATION |
| :---: | :---: | :---: | :---: | :---: | :---: |
| \% 1 | X | * X | X | 1 | No operation |
| \# \% | ${ }^{\text {x }}$ \% | $x$ | X | 0 | D/A latch set to $800{ }_{\text {Hex }}$ |
| O\% | 1 | 0 | 1 | 1 | Enables 4 MSBs input latch |
| \% 0 . | 0 | 1 | 1 | 1 | Enables 8 LSBs input latch |
| \% ${ }^{\text {\% }}$ | 1 | 1 | 0 | 1 | Loads D/A latch from input latches |
| $\%$ | 0 | 0 | 0 | 1 | Makes all latches transparent |
| "X" = Don't Care |  |  |  |  |  |



FIGURE 3. Relationship of Offset and Gain Adjustments. for a Unipolar D/A Converter.


FIGURE 4, Relationship of Offset and Gain Adjustments for a Bipolar D/A Conyetter.


FIGURE 5. Power Supply, Gaila and Offset Connections.

## RESET FUNCTION

When asserted low ( $<0.8 \mathrm{~V}$ ), Resee (Fin 13) forces the D/A latch to $800_{\text {HEX }}$ regardless of any other input logic condition. If the analog output is connected for bipolar operation (either $\pm 10 \mathrm{~V}$ or $\pm 5 \mathrm{~V}$ ), the output will be reset to Bipolar Zero ( 0 V ). If the analog output is connected for unipolar operation ( 0 to +10 V ), the output will be reset to half-scale ( +5 V ).
If $\overline{\text { Reset }}$ is not used, it should be connected to a voltage greater than +2 V but not greater than +5.5 V . If this voltage is not available Reset can be connected to $+\mathrm{V}_{\mathrm{cc}}$ through a $100 \mathrm{k} \Omega$ to $1 \mathrm{M} \Omega$ resistor to limit the input current.

| DIGITAL INPUT <br> MSB to LSB | ANALOG OUTPUT |  |  |
| :--- | :---: | :---: | :---: |
|  | 0 to +10 V | $\pm 5 \mathrm{~V}$ | $\pm 10 \mathrm{~V}$ |
| FFF $_{\text {HEX }}$ | +9.9976 V | +4.9976 V | +9.9951 V |
| $800_{\text {HEX }}$ | +5.0000 V | 0.0000 V | 0.0000 V |
| TFF $_{\text {HEX }}$ | +4.9976 V | -0.0024 V | -0.0049 V |
| $000_{\text {HEX }}$ | 0.0000 V | -5.0000 V | -10.0000 V |
| 1 ISB | 2.44 mV | 2.44 mV | 4.88 mV |

TABLE III. Digital Input/Analog Output.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## GAIN AND OFFSET ADJUSTMENTS

Figures 3 and 4 illustrate the relationship of offset and gain adjustments to unipolar and bipolar D/A converter output.

## OFFSET ADJUSTMENT

For unipolar (USB) configurations, apply the digital input code that should produce zero voltage output and adjust the offset potentiometer for zero output. For bipolar (BOB, BTC) configurations, apply the digital input code that should produce the maximum negative output voltage and adjust the offset potentiometer for minus full scale voltage. Example: If the full scale range is connected for 20 V , the maximum negative output voltage is -10 V . See Table III for corresponding codes.

## GAIN ADJUSTMENT

For either unipolar or bipolar configurations, apply the digital input that should give the maximum positive voltage output. Adjust the gain potentiometer for this positive full scale voltage. See Table III for positive full scale voltages.

## INSTALLATION

## POWER SUPPLY CONNECTIONS

Note that the lid of the ceramic packaged DAC813 is connected to $-\mathrm{V}_{\mathrm{cc}}$. Take care to avoid accidental short circuits in tightly spaced installations.
Power supply decoupling capacitors should be added as shown in Figure 5. Best performance occurs using a 1 to $10 \mu \mathrm{~F}$ tantalum capacitor at $-\mathrm{V}_{\mathrm{cc}}$ and at least a $0.01 \mu \mathrm{~F} \mathrm{ce}-\mathrm{g}$ ramic capacitor at $+\mathrm{V}_{\mathrm{cc}}$. Applications with less critical settling time may be able to use $0.01 \mu \mathrm{~F} \mathrm{at}-\mathrm{V}_{\mathrm{cc}}$ as well.
These capacitors should be located close to the DAC813.
Pin 1 is connected to an intemal logic supply and should not be used. A voltage about TV lower than $+\mathrm{V}_{\mathrm{cc}}$ is present on the pin. In extreme digital noise environments, a decoupling capacitor of $0.01 \mu \mathrm{~F}$ on pin 1 may help reduce D/A output noise.

DAC813 features separate digital and analog power supply returns to permit optimum connections for low noise and high speed performance. It is recommended that both Analog Common (ACOM, Pin 5) and Digital Common (DCOM, Pin 10) be connected directly to a ground plane under the package. If a ground plane is not used, connect the ACOM and DCOM pins together close to the package. Since the reference point for $\mathrm{V}_{\text {our }}$ and $V_{\text {ser out }}$ is the ACOM pin, it is also important to connect the load directly to the ACOM pin. Refer to Figure 5.
The change in current in the Analog Common pin (ACOM, Pin 5) due to an input data word change from $000_{\mathrm{HEX}}$ to $\mathrm{FFF}_{\mathrm{HEX}}$ is only $800 \mu \mathrm{~A}$.

## OUTPUT RANGE CONNECTIONS

Internal scaling resistors provided in the DAC813 may be connected to produce bipolar output voltage ranges of $\pm 10 \mathrm{~V}$ and $\pm 5 \mathrm{~V}$ or unipolar output voltage range of 0 to +10 V . Refer to Figure 6.


* Connecting unused resistors to ground will increase the wideband output noise by about $50 \%$, while sharply reducing the possibility of digital noise pick-up by the sensitive summing mode.

FIGURE 6. Output Amplifier Voltage Range Scaling Circuit.

The internal feedback resistors ( $25 \mathrm{k} \Omega$ ) and the bipolar offset resistor ( $24.9 \mathrm{k} \Omega$ ) are trimmed to an absolute tolerance of less than $\pm 2 \%$. Therefore, one can change the range by adding a series resistor in various feedback circuit configurations. For example, a $600 \Omega$ resistor in series with the 20 V range terminal can be used to obtain a $20.48 \mathrm{~V}( \pm 10.24 \mathrm{~V})$ range ( 5 mV LSB). A $7.98 \mathrm{k} \Omega$ resistor in series with the 10 V range connection ( 20 V ranges in parallel) gives a 16.384 V ( $\pm 8.192 \mathrm{~V}$ ) bipolar range ( 4 mV LSB). Gain drift will be affected by the mismatch of the temperature coefficient of the external resistor with the internal D/A. Therefore the resistor should be used in the circuit arrangement that minimizes its contribution to gain drift.

## APPLICATIONS

## MICROCOMPUTER BUS INTERFACING

The DAC813 interface logic allows easy interface to microcomputer bus structures. The control signal is derived from external device select logic and the I/O Write or Memory Write (depending upon the system design) signals from the microcomputer.
The latch enable lines $\overline{\text { LMSB }}, \overline{\text { LLSB }}$, and $\overline{\text { LDAC }}$ determine which of the latches are selected. It is permissible to enable two or more latches simultaneously, as shown in some of the following examples.
The double-buffered latch permits data to be loaded into the input latches of several DAC813s and later strobed into the D/A latch of all D/As, simultaneously updating all analog outputs. All the interface schemes shown below use a base address decoder. If blocks of memory are used, the base address decoder can be simplified or eliminated altogether.

## 8-BIT INTERFACE

The control logic of DAC813 permits interfacing to tightjustified data formats, illustrated in Figure 7. When a 12 in D/A converter is loaded from an 8-bit bus, two bytes of data are required. Figure 8 illustrates an addressing sctreme for right-justified data. The base address is decoded tron the


FIGURE 7. 12-Bit Data Formal fors sit Systems,


FIGURE 8. Right-Justified Data Bus Interface.
high-order address bits. A0 and A1 address the appropriate latches. Note that adjacent addresses are used. X10 ${ }_{\text {HEX }}$ loads the 8 LSBs and $\mathrm{X} 01_{\text {hex }}$ loads the 4 MSBs and simultaneously transfers input latch data to the D/A latch. Addresses $\mathrm{X} 00_{\text {HEX }}$ and X11 HEX are not used.

## INTERFACING MULTIPLE DAC813s IN 8-BIT SYSTEMS

Many applications, such as automatic test systems, require that the outputs of several D/A converters be updated simultaneously. The interface shown in Figure 9 uses a 74LSB138 decoder to decode a set of eight adjacent addresses to load the input latches of four DAC813s. The example uses a right-justified data format.
A ninthinaddress using A3 causes all DAC813s to be updated simütaneously. If a certain DAC813 is always loaded last (for insiance: D/A \#4), A3 is not needed saving 8 address spaces for oitier uses. Incorporate AS into the base address decoder, remote the Inverter, connect the commen LDAC ine to LLSB of D/A \#4, and connec. D1 of the 74. SS 38 to +5v:

## 2. AND $16-B I T$ MICROCOMPUAER ANIERFACE

For ins application the input itch enabie ines, $\overline{\text { LMSB }}$ and $\overline{\text { LLSB }}$, are tied low, causing the latches to be transparent. The D/A latch, and therefore DA\& 813 , is selected by the address decoder and strobed by WR.


FIGURE 9. Interfacing Multiple DAC813s to an 8-Bit Bus.


# Dual CMOS 12-Bit Multiplying DIGITAL-TO-ANALOG CONVERTERS 

## FEATURES

- SERIAL, 8-BIT (8+4)AND 12-BIT HIGHSPEED INTERFACES
- SINGLE +5V SUPPLY
- GUARANTEED MONOTONIC OVER TEMPERATURE
- CHANNEL-TO-CHANNEL CROSSTALK: -94dB
- MULTIPLYING FEEDTHROUGH: -75dB
- 0.3IN. WIDE PLASTIC DIP PACKAGES


## DESCRIPTION

The DAC7800 and DAC7801 are members of a new family of monolithic dual 12-bit CMOS multiplying digital-to-analog converters. DAC7802, with a 12-bit data port, is the other member of the family and has a complete data sheet, PDS-1038.

DAC7800 features a high-speed serial interface capable of clocking in data at a rate of 10 MHz . Serial data is clocked MSB first into a 24-bit shift register and then strobed into each D/A separately or simultaneously as required. DAC7800 has an asynchronous CLEAR control useful for power-on-reset or system calibration conditions. It is packaged in a 16 -pin 0.3 in . wide plastic DIP.
DAC7801 has a 2-byte (8-bit + 4-bit) digital interface. Data is loaded into the interface logic in two steps for each D/A. Then both D/As are updated simultaneously. DAC7801 also features an asynchronous CLEAR control. DAC7801 is packaged in a 24 -pin, 0.3 in. wide plastic DIP.

## APPLICATIONS

- ATE PIN ELECTRONICS LEVEL SETTING
- PROGRAMMABLE FILTERS
- PROGRAMMABLE GAIN AMPLIFIERS
- PROCESS CONTROL OUTPUTS

These D/A converters have high speed digital interfaces, excellent AC multiplying performance and low power dissipation. High-stability thin film ladder resistors provide true 12 -bit integral and differential linearity over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.


[^22] Tel: (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP • Telex: 066-6491 - FAX: (602) 889-1510 - Immedlate Product Info: (800) 548-6132

For Immediate Assistance, Contact Your Local Salesperson

## SPECIFICATIONS

## ELECTRICAL

At $V_{D O}=+5 \mathrm{VDC}, \mathrm{V}_{\text {REFA }}=\mathrm{V}_{\text {REFB }}=10 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ unless otherwise noted.

| PARAMETER | CONDITIONS | DAC7800/7801KP |  |  | DAC7800/7801LP |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ACCURACY <br> Resolution Relative Accuracy Differential Nonlinearity Gain Error <br> Gain Temperature Coefficient ${ }^{(1)}$ Output Leakage Current | Measured Using $R_{F B A}$ and $R_{F B B}$. All Registers Loaded with All is. $\begin{gathered} T_{A}=+25^{\circ} \mathrm{C} \\ T_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{gathered}$ | $12$ | $\begin{gathered} 2 \\ 0.005 \\ 3 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 \\ \pm 3 \\ \\ 5 \\ 10 \\ 150 \end{gathered}$ | * | * | $\begin{gathered} \pm 1 / 2 \\ * \\ \pm 1 \end{gathered}$ | $\begin{gathered} \text { Bits } \\ \text { LSB } \\ \text { LSB } \\ \text { LSB } \\ \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ \mathrm{nA} \\ \mathrm{nA} \\ \hline \end{gathered}$ |
| REFERENCE INPUT Input Resistance Input Resistance Match | $\stackrel{\text { \% }}{\sim}$ | 6 | 10 0.5 | $\begin{gathered} 14 \\ 3 \end{gathered}$ | - |  |  | $\begin{aligned} & \mathrm{k} \Omega \\ & \% \end{aligned}$ |
| DIGITAL INPUTS <br> $\mathrm{V}_{\mathrm{IH}}$ (Input High Voltage) <br> $V_{\text {IL }}$ (Input Low Voltage) <br> $\mathrm{I}_{\mathrm{N}} \quad$ (Input Current) <br> $\mathrm{C}_{\mathrm{N}}$ (Input Capacitance) | $T_{A}=-40^{\circ} \mathrm{C}+20^{\circ} \mathrm{C}+85^{\circ} \% \mathrm{C}$ | $2$ | $0.8$ |  |  |  |  | v $\mu \mathrm{A}$ $\mu \mathrm{A}$ pF |
| POWER SUPPLY $V_{D D}$ $\mathrm{I}_{\mathrm{DD}}$ <br> Power Supply Rejection | $V_{D D} \text { from } 4.5 \mathrm{~V} \text { io } 5.5 \mathrm{~V}$ | $4.5$ | 02, $\$^{2}$ | \% $\$ .5$ 0.5 0.002 |  |  | * | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \\ \% \% \end{gathered}$ |

* Same specifications as for DAC7800/7801KP.


## AC PERFORMANCE

OUTPUT OP AMP IS OPAGO2 UNLESS OTHERWISE STATED.
At $V_{D D}=+5 \mathrm{VDC}, \mathrm{V}_{\text {REFA }}=\mathrm{V}_{\mathrm{AEE}}, 10 \mathrm{~V}$, and $T_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise noted. these specifications are fully characterized but not subject to test.

|  | , | \%. OAC7800/7801KP |  |  | DAC7800/7801LP |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX |  |
| OUTPUT CURRENT SETILING TIME | To $0.01 \%$ of Full Scale $R_{L}=1000.2 \mathrm{C}=13 \mathrm{pF}$ |  | 0.4 | 0.8 |  | * | - | $\mu \mathrm{S}$ |
| DIGITAL-TO-ANALOG GLITCH IMPULSE |  |  | 0.9 |  |  | * |  | $\mathrm{nV} / \mathrm{s}$ |
| AC FEEDTHROUGH |  |  | -75 | -72 |  | * | * | dB |
|  | DAC Loaded with All Os DAC Loaded witl. All is |  | $\begin{aligned} & 30 \\ & 70 \end{aligned}$ | $\begin{gathered} 50 \\ 100 \end{gathered}$ |  | * | * | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| CHANNEL-TO-CHANNEL ISOLATION $V_{\text {REFA }}$ to $I_{\text {OUTB }}$ $V_{\text {REFB }} \text { to } I_{\text {OUTA }}$ | $\begin{aligned} & f_{\text {VREFA }}=10 \mathrm{kHz} \\ & V_{\text {REFB }}=0 \mathrm{~V}, \end{aligned}$ <br> Both EACs Loaded with is $\begin{aligned} & \mathrm{VREFB}=10 \mathrm{kHz} \\ & V_{\text {REFA }}=0 \mathrm{~V}, \end{aligned}$ <br> Both DACs Loaded with is | $\begin{aligned} & -90 \\ & -90 \end{aligned}$ | $\begin{aligned} & -94 \\ & -101 \end{aligned}$ |  |  |  |  | $d B$ dB |
| DIGITAL CROSSTALK | Full Scale Transition $R_{L}=100 \Omega, C_{L}=13 \mathrm{pF}$ |  | 0.9 |  |  | * |  | $\mathrm{nV} / \mathrm{s}$ |

NOTES: (1) Guaranteed but not tested.

## ABSOLUTE MAXIMUM RATINGS

At $T_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted.

| $V_{\text {D0 }}$ to AGND ................................................................0V, +7 O | $\mathrm{I}_{\text {OUuA }}$, $\mathrm{I}_{\text {Oute }}$ to AGND .......................................................-0.3, $\mathrm{V}_{\text {Do }}$ |
| :---: | :---: |
|  | Storage Temperature Range.................................... $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| AGND to DGND ..........................................................-0.3, $\mathrm{V}_{\mathrm{DD}}$ | Operating Temperature Range ................................... $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Digital Input to DGND ................................................-0.3, $\mathrm{V}_{\text {DO }}+0.3$ | Lead Temperature (soldering, 10s) ......................................... $+300^{\circ} \mathrm{C}$ |
| $V_{\text {REFA }} V^{\text {REFB }}$ to AGND ......................................................... $\mathrm{V}^{25 \mathrm{~V}}$ | Junction Temperature ...................................................... $+175^{\circ} \mathrm{C}$ |
| $V_{\text {REFA }} V V_{\text {REFB }}$ to DGND .......................................................... 225 V |  |

## Dual CMOS 12-Bit Multiplying DIGITAL-TO-ANALOG CONVERTER

## FEATURES

- TWO DACS IN A 0.3" WIDE PACKAGE
- HIGH SPEED DIGITAL INTERFACE
- SINGLE +5V SUPPLY
- LOW CROSSTALK: -90DB MIN
- FULLY SPECIFIED OVER $-40^{\circ} \mathrm{C}$ TO $+85^{\circ} \mathrm{C}$
- FOUR-QUADRANT MULTIPLICATION
- MONOTONICITY GUARANTEED


## DESCRIPTION

The DAC7802 is a dual CMOS, 12-bit four-quadrant multiplying digital-to-analog converter with high speed data latches. Data is loaded into the DAC as a 12-bit data word. The $\overline{\mathrm{CSA}}$ and $\overline{\mathrm{CSB}}$ lines control the selection of the data latches. The data is then latched on the rising edge of $\overline{W R}$. The high speed digital interface operates at 2-6 times the speed of similar CMOS DACs.

## APPLICATIONS

- PROGRAMMABLE INSTRUMENTATION
- INDUSTRIAL AUTOMATION
- AUTOMATIC TEST EQUIPMENT
- PROCESS CONTROL
- PROGRAMMABLE FILTERS

The digital interface speed and excellent AC multiplying performance is achieved by using an advanced CMOS process, optimized for analog and data conversion circuits. High stability resistors provide true 12bit integral and differential linearity over the industrial temperature range.

[^23] Tel: (602) 746-1111 - Twx: 910-952-1111 . Cable: BBRCORP . Telex: 066-6491 • FAX: (602) 889-1510 - Immediate Product Info: (800) 548-6132

## For Immediate Assistance, Contact Your Local Salesperson

## SPECIFICATIONS

## ELECTRICAL

At $V_{D D}=+5 \mathrm{VDC}, \mathrm{V}_{\text {AEFA }}=\mathrm{V}_{\text {REFB }}=10 \mathrm{~V}$ and $T_{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ unless otherwise noted.

| PARAMETER | CONDITIONS | DAC7802KP |  |  | DAC7802LP |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ACCURACY <br> Resolution Relative Accuracy Differential Nonlinearity Gain Error <br> Gain Temperature Coefficient ${ }^{\text {(1) }}$ Output Leakage Current | Measured Using $R_{\text {FBA }}$ and $\mathrm{R}_{\text {FBB }}$. All Registers Loaded with All 1s. $\begin{gathered} T_{A}=+25^{\circ} \mathrm{C} \\ T_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} . \end{gathered}$ | 12 | $\begin{gathered} 2 \\ 0.005 \\ 3 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 \\ 3 \\ \\ 5 \\ 10 \\ 150 \end{gathered}$ | * | * | $\begin{gathered} \pm 1 / 2 \\ * \\ 1 \\ * \\ * \end{gathered}$ | $\begin{gathered} \text { Bits } \\ \text { LSB } \\ \text { LSB } \\ \text { LSB } \\ \\ \text { ppm/ } /{ }^{\circ} \mathrm{C} \\ \text { nA } \\ \text { nA } \end{gathered}$ |
| REFERENCE INPUT Input Resistance Input Resistance Match |  | 6.0 | $\begin{array}{r} 10 \\ 0.5 \end{array}$ | $\begin{gathered} 14 \\ 3 \end{gathered}$ | * | * | $2$ | $\begin{aligned} & \mathrm{k} \Omega \\ & \% \end{aligned}$ |
| DIGITAL INPUTS <br> $V_{\text {IH }}$ (Input High Voltage) <br> $\mathrm{V}_{1 \mathrm{~L}}$ (Input Low Voltage) <br> $I_{\text {IN }}$ (input Current) <br> $\mathrm{C}_{\text {w }}$ (Input Capacitance) | $\begin{gathered} T_{A}=+25^{\circ} \mathrm{C} . \\ T_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} . \end{gathered}$ | 2.0 | 0.8 | $\begin{gathered} 0.8 \\ \pm 1 \\ \pm 10 \\ 10 \end{gathered}$ | * | * | * | $\begin{gathered} V \\ V \\ \mu A \\ \mu A \end{gathered}$ $\mathrm{pF}$ |
| POWER SUPPLY ```VD lod Power Supply Rejection``` | $V_{\text {Do }}$ from 4.5V to 5.5 V . | 4.5 | 0.2 | $\begin{gathered} 5.5 \\ 2 \\ 0.002 \end{gathered}$ | * | * | * | $\begin{gathered} \text { V } \\ \mathrm{mA} \\ \% / \% \end{gathered}$ |

- Same specifications as for DAC7802KP.


## AC PERFORMANCE

OUTPUT OP-AMP IS OPA602 UNLESS OTHERWISE STATED.
At $V_{D D}=+5 \mathrm{VDC}, \mathrm{V}_{\text {REFA }}=\mathrm{V}_{\text {AEFB }}=10 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise noted. These specifications are fully characterized but not subject to test.

| PARAMETER | CONDITIONS | DAC7802KP |  |  | DAC7802LP |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| OUTPUT CURRENT SETTLING TIME | To $0.01 \%$ of Full Scale. $R_{L}=100 \Omega, C_{L}=13 \mathrm{pF} .$ |  | 0.4 | 0.8 |  | * | * | $\mu \mathrm{s}$ |
| DIGITAL-TO-ANALOG GLITCH IMPULSE | $\begin{gathered} V_{\text {REFA }}=V_{\text {REFB }}=0 \mathrm{~V} . \\ R_{L}=100 \Omega, C_{L}=13 \mathrm{pF} . \end{gathered}$ |  | 0.9 |  |  | * |  | nVs |
| AC FEEDTHROUGH | $\mathrm{f}_{\text {vaEf }}=10 \mathrm{kHz}$. |  | -75 | -72 |  | * | * | dB |
| OUTPUT CAPACITANCE | DAC Loaded with All Os. DAC Loaded with All is. |  | $\begin{aligned} & 30 \\ & 70 \end{aligned}$ | $\begin{gathered} 50 \\ 100 \end{gathered}$ |  | * | * | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| CHANNEL-TO-CHANNEL ISOLATION $V_{\text {REFA }}$ to $I_{\text {outb }}$ $V_{\text {REFE }} \text { to } I_{\text {OUTA }}$ | $\begin{aligned} & \mathrm{f}_{\text {VREFA }}=10 \mathrm{kHz} . \\ & V_{\text {REFB }}=0 \mathrm{~V} . \end{aligned}$ <br> Both DACs Loaded with is. $\begin{aligned} \mathrm{f}_{\text {VBEFB }} & =10 \mathrm{kHz} . \\ V_{\text {REFA }} & =0 \mathrm{~V}, \end{aligned}$ <br> Both DACs Loaded with 1s. | $\begin{aligned} & -90 \\ & -90 \end{aligned}$ | $\begin{aligned} & -94 \\ & -101 \end{aligned}$ |  |  | * |  | dB dB |
| DIGITAL CROSSTALK | Full Scale Transition. $R_{L}=100 \Omega, C_{L}=13 p F$ |  | 0.9 |  |  | * |  | nVs |

NOTES: (1) Guaranteed but not tested.

ORDERING INFORMATION

| MODEL | RELATIVE <br> ACCURACY | GAIN <br> ERROR |
| :--- | :---: | :---: |
| DAC7802KP | $\pm 1$ LSB | 3 LSB |
| DAC7802LP | $\pm 1 / 2$ LSB | 1 LSB |

ABSOLUTE MAXIMUM RATINGS


## MECHANICAL



## TIMING CHARACTERISTICS

At $V_{\text {DO }}=+5 \mathrm{~V}$, and $T_{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

| PARAMETER | MINIMUM |
| :--- | :---: |
| $t_{1}$ - Data Setup Time | 20 ns |
| $t_{2}$ - Data Hold Time | 15 ns |
| $t_{3}$ - Chip Select to Write Setup Time | 30 ns |
| $t_{4}$ - Chip Select to Write Hold Time | Ons |
| $t_{5}$ - Write Pulse Width | 30ns |


$\overline{\operatorname{CSA}}, \overline{\operatorname{CSB}}$


NOTES: (1) All input signal rise and fall times are measured from $10 \%$ to $90 \%$ of $+5 \mathrm{~V} . \mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=5 \mathrm{~ns}$. (2) Timing measurement reference level is $\frac{V_{I H}+V_{\text {IL }}}{2}$.

| $\overline{\text { CSA }}$ | $\overline{\text { CSB }}$ | $\overline{\text { WR }}$ | FUNCTION |
| :---: | :---: | :---: | :--- |
| X | X | 1 | No Data Transfer |
| 1 | 1 | X | No Data Transfer |
| 5 | 5 | 0 | A Rising Edge on $\overline{\text { CSA }}$ or $\overline{\text { CSB Loads }}$ <br>  <br> 0 |
| 1 | 1 | 5 | Data to the Respective DAC |
| DAC A Register Loaded from Data Bus |  |  |  |
| 0 | 0 | -5 | DAC B Register Loaded from Data Bus |
|  | 0 | 5 | DAC A from DAC B Registers Loaded |
| from Data Bus |  |  |  |

TABLE I. Logic Truth Table.

## CONNECTION DIAGRAM



TABLE III. Bipolar Output Code.

| DATA INPUT | ANALOG OUTPUT |
| :---: | :--- |
| MSB $\downarrow \quad \downarrow$ LSB |  |
| 111111111111 | $-V_{\text {REF }}(4095 / 4096)$ |
| 100000000000 | $-V_{\text {REF }}(2048 / 4096)=-1 / 2 V_{\text {REF }}$ |
| 000000000001 | $-V_{\text {REF }}(1 / 4096)$ |
| 000000000000 | 0 Volts |

TABLE II. Unipolar Output Code.

| DATA INPUT | ANALOG OUTPUT |
| :---: | :---: |
|  |  |
| 111111111111 | $+\mathrm{V}_{\text {REF }}(2047 / 2048)$ |
| 100000000001 | $+\mathrm{V}_{\text {REF }}(1 / 2048)$ |
| 100000000000 | 0 Volts |
| 011111111111 | $-\mathrm{V}_{\text {REF }}(1 / 2048)$ |
| 000000000000 | - $\mathrm{V}_{\text {REF }}(2048 / 2048)$ |

## TYPICAL PERFORMANCE CURVES

OUTPUT OP-AMP IS OPA602 UNLESS OTHERWISE STATED.
$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{D 0}=+5 \mathrm{~V}$ unless otherwise noted.


CHANNEL-TO-CHANNEL ISOLATION






## DISCUSSION OF SPECIFICATIONS

## RELATIVE ACCURACY

This term, also known as end point linearity or integral linearity, describes the transfer function of analog output to digital input code. Relative accuracy describes the deviation from a straight line after zero and full scale errors have been removed.

## DIFFERENTIAL NONLINEARITY

Differential nonlinearity is the deviation from an ideal 1 LSB change in the output when the input code changes by 1 LSB. A differential nonlinearity specification of 1 LSB maximum guarantees monotonicity.

## GAIN ERROR

Gain error is the difference between the full-scale DAC output and the ideal value. The ideal full scale output value for the DAC 7802 is $-(4095 / 4096) \mathrm{V}_{\text {REF }}$. Gain error may be adjusted to zero using external trims as shown in Figures 3 and 5.

## OUTPUT LEAKAGE CURRENT

The current which appears at $I_{\text {our A }}$ ahd $I_{\text {our b }}$ with the DAC loaded with all zeros.

## OUTPUT CAPACITANCE

This is the parasitic capacitance measured from $\mathrm{I}_{\text {OUT A }}$ or $I_{\text {out b }}$ to AGND.

## CHANNEL-TO-CHANNEL ISOLATION

The AC output error due to capacitive coupling from DACA to DACB or DACB to DACA.

## MULTIPLYING FEEDTHROUGH ERROR

The AC output error due to capacitive coupling from $\mathrm{V}_{\mathrm{REF}}$ to $\mathrm{I}_{\text {out }}$ with the DAC loaded with all zeros.

## OUTPUT CURRENT SETTLING TIME

The time required for the output current to settle to within $\pm 0.01 \%$ of final value for a full scale step.

## DIGITAL-TO-ANALOG GLITCH ENERGY

The integrated area of the glitch pulse measured in nanovoltseconds. The key contributor to digital-to-analog glitch is charge injected by digital logic switching transients.

## DIGITAL CROSSTALK

Glitch impulse measured at the output of one DAC but caused by a full scale transition on the other DAC. The integrated area of the glitch pulse is measured in nanovoltseconds.

## CIRCUIT DESCRIPTION

Figure 1 shows a simplified schematic of one half of a DAC7802. The current from the $\mathrm{V}_{\text {REF } A}$ pin is switched between $I_{\text {OUT A }}$ and AGND by the CMOS FET switch for that bit. This circuit architecture keeps the resistance at the $\mathrm{V}_{\text {REFA }}$ pin constant so the reference could be provided by either a voltage or current, AC or DC , positive or negative polarity, and have a voltage range up to $\pm 20 \mathrm{~V}$.


FIGURE 1. Simplified DAC Circuit.

## APPLICATIONS

## POWER SUPPLY CONNECTIONS

The DAC7802 is designed to operate on $\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V} \pm 10 \%$. For optimum performance and noise rejection, power supply decoupling capacitors $C_{D}$ should be added as shown in the application circuits. These capacitors ( $1 \mu \mathrm{~F}$ tantalum recommended) should be located close to the DAC7802. AGND and DGND should be connected together at one point only, preferably at the power supply ground point. Separate returns minimize current flow in low level signal paths if properly connected. Output op-amp analog ground should be tied as near to the AGND pin of the DAC7802 as possible.

## WIRING PRECAUTIONS

To minimize the AC feedthrough when designing a PC board for the DAC7802, great care should be taken to minimize capacitive coupling between the $\mathrm{V}_{\mathrm{REF}}$ lines and the $I_{\text {out }}$ lines. Similarly, capacitive coupling between DACs may compromise the channel-to-channel isolation. Coupling from any of the digital control or data lines might degrade the glitch and digital crosstalk performance. Whenever possible, solder the DAC7802 directly into the PC board without a socket. Sockets add parasitic capacitance (which can degrade AC performance as described) and resistance (which may impact the DC accuracy).

## AMPLIFIER OFFSET VOLTAGE

As with all precision CMOS MDACs, the output amplifier used with the DAC7802 should have low input offset voltage to preserve the transfer function linearity. The voltage output of the amplifier has an error component which is the offset voltage of the op-amp multiplied by the "noise gain" of the circuit. This "noise gain" is equal to $\left(R_{F} / R_{o}+1\right)$ where $R_{o}$ is the output impedance of the DAC $I_{\text {Out }}$ terminal and $R_{F}$ is the feedback network impedance. The non-linearity arises from the output impedance of CMOS multiplying DACs varying with code. If the 0 code case is excluded (where $R_{o}$ $=$ infinity), the $\mathrm{R}_{\mathrm{o}}$ will vary from R to 3 R providing a "noise gain" variation between $4 / 3$ to 2 . In addition, the variation of $R_{0}$ is non-linear with code, and the largest steps in $R_{o}$ occur at major code transitions where the worst DAC differential non-linearity is also likely to be experienced. The nonlinearity seen at the amplifier output is $2 \mathrm{~V}_{\text {os }}-4 \mathrm{~V}_{\text {os }} / 3=$ $2 \mathrm{~V}_{\mathrm{os}} / 3$. Thus, to maintain good non-linearity the op-amp offset should be much less than 1/2LSB.

## ESD PROTECTION

All digital inputs of the DAC7802 incorporate on-chip ESD protection circuitry. This protection is designed to withstand 2.5 kV (using the Human Body Model; 100 pF and $1500 \Omega$ ). However, industry standard ESD protection methods should be used when handling or storing these components. When not in use, devices should be stored in conductive foam or rails. The foam or rails should be discharged to the destination socket potential before devices are removed.

## RELIABILITY DATA

Extensive reliability testing has been performed on the DAC7802. Accelerated life testing ( 1008 hours) at $125^{\circ} \mathrm{C}$ was used to calculate MTTF at an ambient temperature of $25^{\circ} \mathrm{C}$ and $85^{\circ} \mathrm{C}$. These test results yield MTTF of $2.5 \mathrm{E}+7$ hours at $25^{\circ} \mathrm{C}$ and $2.6 \mathrm{E}+5$ hours at $85^{\circ} \mathrm{C}$. Additional tests such as PCT have also been performed. Reliability reports are available upon request.

## UNIPOLAR CONFIGURATION

Figure 2 shows the DAC7802 in a typical unipolar (twoquadrant) multiplying configuration. The analog output values versus digital input code are listed in Table II. The operational amplifiers used in this circuit can be single amplifiers such as the OPA602, or a dual amplifier such as the OPA2107. C 1 and C 2 provide phase compensation to minimize settling time and overshoot when using a high speed operational amplifier.
If an application requires the DAC to have zero gain error, the circuit shown in Figure 3 may be used. Resistors R2, and R4 induce a positive gain error greater than worst case initial negative gain error for a DAC7802KP. Trim resistors R1 and R3 provide a variable negative gain error and have sufficient trim range to correct for the worst case initial positive gain error plus the error produced by R2 and R4.


FIGURE 2. Unipolar Configuration.


FIGURE 3. Unipolar Configuration with Gain Trim.

## BIPOLAR CONFIGURATION

Figure 4 shows the DAC7802 in a typical bipolar (fourquadrant) multiplying configuration. The analog output values versus digital input code are listed in Table III.
The operational amplifiers used in this circuit can be single amplifiers such as the OPA602, a dual amplifier such as the OPA2107, or a quad amplifier like the OPA404. C1 and C2 provide phase compensation to minimize settling time and overshoot when using a high speed operational amplifier. The bipolar offset resistors R5-R7 and R8-R10 should be ratio-matched to $0.01 \%$ to ensure the specified gain error performance.
If an application requires the DAC to have zero gain error, the circuit shown in Figure 5 may be used. Resistors R2 and R4 induce a positive gain error greater than worst case initial negative gain error for a DAC7802KP. Trim resistors R1 and R3 provide a variable negative gain error and have sufficient trim range to correct for the worst case initial positive gain error plus the error produced by R2 and R4.

## 12-BIT PLUS SIGN DACS

For a bipolar DAC with 13 bits of resolution, two solutions are possible. As shown in Figure 6, the addition of a precision difference amplifier and a high speed JFET switch provides a 12 -bit plus sign voltage-output DAC. When the switch selects the op-amp output, the difference amplifier serves as a non-inverting output buffer. If the analog ground side of the switch is selected, the output of the difference amplifier is inverted.
Another option, shown in Figure 7, also produces a 12-bit plus sign output without the additional switch and digital control line.


FIGURE 4. Bipolar Configuration.


FIGURE 5. Bipolar Configuration with Gain Trim.


FIGURE 6. 12-Bit Plus Sign DAC.


FIGURE 7. 13-Bit Bipolar DAC.


## 16-Bit CMOS Monolithic Audio DIGITAL-TO-ANALOG CONVERTER

## FEATURES

( dOW COST 16-BIT 2-CHANNEL CMOS MONOLITHIC D/A CONVERTER
( ) SINGLE SUPPLY +5V OPERATION
© 50mW POWER DISSIPATION

- GLITCH-FREE VOLTAGE OUTPUTS
(ㄷ) LOW DISTORTION: -86 dB max THD + N
(1) COMPLETE WITH REFERENCE
(0) SERIAL INPUT FORMAT
- SINGLE OR DUAL DAC MODE OPERATION
- PLASTIC 20-PIN SOIC PACKAGE (PCM66P)
© PLASTIC 24-PIN SOIC PACKAGE (PCM60P)


## DESCRIPTION

The PCM60P/66P is a low cost, dual output 16 -bit CMOS digital-to-analog converter. The PCM60P/66P features true glitch-free voltage outputs and requires only a single +5 V supply. The PCM60P/66P doesn't require an external reference. Total power dissipation is less than 50 mW max. Low maximum Total Harmonic Distortion + Noise ( -86 dB max; PCM60P-J, PCM66P-J) is $100 \%$ tested. Either one or two channel output modes are fully user selectable.

The PCM60P/66P comes in a space-saving 24-pin plastic SOIC package. PCM60P/66P accepts a serial data input format and is compatible with other BurrBrown PCM products such as the industry standard PCM56P.


[^24]
## SPECIFICATIONS

ELECTRICAL
All specifications at $25^{\circ} \mathrm{C}$, and $+\mathrm{V}_{\mathrm{cc}}=+5 \mathrm{~V}$ unless otherwise noted.

| PARAMETER | CONDITIONS | PCM60P/66P AND PCM60P-J/66P-J |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| RESOLUTION |  |  |  | 16 | Bits |
| DYNAMIC RANGE |  |  | 96 |  | dB |
| INPUT |  |  |  |  |  |
| DIGITAL INPUT <br> Logic Family <br> Logic Level: $\mathrm{V}_{\mathrm{IH}}$ <br> $V_{11}$ <br> Data Format <br> Input Clock Frequency | $\begin{aligned} & I_{I H}=+40 \mu \mathrm{~A} \text { max } \\ & I_{\mathrm{I}}=-40 \mu \mathrm{~A} \text { max } \end{aligned}$ | $\begin{gathered} +2.4 \\ 0 \\ 8.5 \end{gathered}$ | Serial BTC ${ }^{(1)}$ | +5.25 0.8 | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{MHz} \end{gathered}$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |
| TOTAL HARMONIC DISTORTION $+\mathbf{N}^{(2)}$ $\begin{aligned} & \text { PCM60P/66P: } f=991 \mathrm{~Hz}(0 \mathrm{~dB})^{(3)} \\ & f= 991 \mathrm{~Hz}(-20 \mathrm{~dB}) \\ & \mathrm{f}=991 \mathrm{~Hz}(-60 \mathrm{~dB}) \\ & \text { PCM60P-J/66P-J: } \mathrm{f}=991 \mathrm{~Hz}(0 \mathrm{~dB}) \\ & \mathrm{f}=991 \mathrm{~Hz}(-20 \mathrm{~dB}) \\ & \mathrm{f}=991 \mathrm{~Hz}(-60 \mathrm{db}) \end{aligned}$ | $\begin{aligned} & \mathrm{f}_{\mathrm{s}}=176.4 \mathrm{kHz} z^{(4)} \\ & \mathrm{f}_{\mathrm{s}}=176.4 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{s}}=176.4 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{s}}=176.4 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{s}}=176.4 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{s}}=176.4 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & -88 \\ & -68 \\ & -28 \\ & -92 \\ & -68 \\ & -28 \end{aligned}$ | $\begin{aligned} & -82 \\ & -86 \end{aligned}$ |  |
| CHANNEL SEPARATION |  | +80 | +85 |  | dB |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |
| ACCURACY <br> Gain Error Gain Mismatch Bipolar Zero Error ${ }^{(5)}$ Gain Drift Warm-up Time | $V_{\text {out }}=2.8 \mathrm{Vp}-p$ <br> Channel to Channel $0^{\circ} \mathrm{C} \text { to } 70^{\circ} \mathrm{C}$ | 1 | $\pm 2$ $\pm 1$ $\pm 30$ 100 | $\pm 10$ | $\begin{gathered} \% \\ \% \\ \mathrm{mV} \\ \text { ppm } /{ }^{\circ} \mathrm{C} \\ \text { minute } \end{gathered}$ |
| IDLE CHANNEL SNR ${ }^{(6)}$ | $20-20 \mathrm{kHz}$ with A-weighted filter |  | $\pm 90$ |  | dB |
| OUTPUT |  |  |  |  |  |
| ANALOG OUTPUT <br> Output Range <br> Output Impedance Short Circuit Duration Settling Time Glitch Energy | To Be Determined <br> Suffieicnt to Meet 176.4 kHz THD + N Specs <br> Meets All THD + N Specs Without External Output Deglitching |  |  |  | $\begin{gathered} \text { Vp-p } \\ \Omega \end{gathered}$ |
| POWER SUPPLY REQUIREMENTS |  |  |  |  |  |
| $+\mathrm{V}_{\mathrm{cc}}$ Supply Voltage <br> Supply Current Power Dissipation | $V_{c c}=+5 \mathrm{~V}$ | +4.75 | $\begin{gathered} +5 \\ +9.5 \end{gathered}$ | $\begin{gathered} +5.25 \\ 50 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \\ \mathrm{~mW} \end{gathered}$ |
| TEMPERATURE RANGE |  |  |  |  |  |
| Specification Operating Storage |  | $\begin{gathered} \hline 0 \\ -30 \\ -60 \\ \hline \end{gathered}$ |  | $\begin{array}{r} +70 \\ +70 \\ +100 \end{array}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

NOTE: 1) Binary Two's Complement coding. (2) Ratio of (Distortion ${ }_{\text {RMS }}+$ Noise $_{\text {RMS }}$ ) / Signal ${ }_{\text {aMS }}$. (3) D/A converter output frequency/signal level (on both left and right channels). (4) D/A converter sample frequency ( $4 \times 44.1 \mathrm{kHz}$; 4 times oversampling per channel). (5) Offset error at bipolar zero. (6) Ratio of output at BPZ (Bipolar Zero) to the full scale range using 20 kHz low pass filter in addition to an A-weighted filter.

MECHANICAL


P Package - 20-PIn Plastic SOIC
PCM66P


|  | INCHES |  | MILLMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN |  | MAX |
| A | .502 | .518 | 12.75 | 13.16 |  |
| $A_{1}$ | .495 | .518 | 12.57 | 13.16 |  |
| B | .286 | .302 | 7.26 | 7.67 |  |
| $B_{1}$ | .270 | .285 | 6.86 | 7.24 |  |
| C | .093 | .108 | 2.36 | 2.74 |  |
| D | .015 | .019 | 0.38 | 0.48 |  |
| G | .050 BASIC | 1.27 | BASIC |  |  |
| H | .026 | .034 | 0.66 | 0.86 |  |
| J | .008 | .012 | 0.20 | 0.30 |  |
| L | .390 | .422 | 9.91 | 10.72 |  |
| M | $0^{\circ}$ | $10^{\circ}$ | $0^{\circ}$ | $10^{\circ}$ |  |
| N | .000 | .012 | 0.00 | 0.30 |  |

NOTE: Leads in true position within 0.01" $(0.25 \mathrm{~mm}) R$ at MMC at seating plane.

## ABSOLUTE MAXIMUM RATINGS



ORDERING INFORMATION

| Basic Model Number |
| :--- | :--- |
| P: Plastic |
| Performance Grade Code |

PCM60P PIN ASSIGNMENTS

| PIN | DESCRIPTION | MNEMONIC |
| :---: | :---: | :---: |
| 1 | Left/Right Clock | LRCLK |
| 2 | Word Clock | WDCLK |
| 3 | Clock Input | CLK |
| 4 | Data Input | DATA |
| 5 | No Connection | NC |
| 6 | No Connection | NC |
| 7 | Digital Common | $\mathrm{D}_{\text {com }}$ |
| 8 | Analog Common | $\mathrm{A}_{\text {com }}$ |
| 9 | No Connection | NC |
| 10 | Left Channel Vour | ${ }^{1} \mathrm{CH}$ Out |
| 11 | Output Common | $\mathrm{V}_{\text {com }}$ |
| 12 | Right Channel $\mathrm{V}_{\text {out }}$ | R CH Out |
| 13 | $+V_{c c}$ Analog Supply |  |
| 14 | $+\mathrm{V}_{\mathrm{cc}}$ Analog Supply | $+\mathrm{V}_{\mathrm{cc}}$ |
| 15 | Reference Decouple | $\mathrm{C}_{\text {fef }}$ |
| 16 | No Connection | NC |
| 17 | $\mathrm{V}_{\text {fef }}$ Sense | $V_{\text {feF }}$ SENSE |
| 18 | Voltage Reference | $V_{\text {REF }}$ |
| 19 | $+V_{c c}$ Analog Supply | $+V_{\text {cc }}$ |
| 20 | +V ${ }_{\text {cc }}$ Analog Supply | $+\mathrm{V}_{\text {cc }}$ |
| 21 | + ${ }_{\text {cc }}$ Digital Supply | $+\mathrm{V}_{\text {cc }}$ |
| 22 | No Connection | NC |
| 23 | Single DAC Mode | SDM SEL |
| 24 | Left/Right DAC Select | LRDAC |

## THEORY OF OPERATION

The PCM60P/66P is a dual output, 16-bit CMOS digital-toanalog audio converter. The PCM60P/66P, complete with internal reference, has two glitch-free voltage outputs and requires only a single +5 V power supply. Output modes using either one or two channels per DAC are user selectable. The PCM60P/66P accepts a serial data input format that is compatible with other Burr-Brown PCM products such as the industry standard PCM56P.

## ONE DAC TWO-CHANNEL OPERATION

Normally, the PCM60P/66P is operated with a continuous clock input in a two-channel output mode. This mode is selected when SDM SEL is held low (single DAC mode

PCM66P PIN ASSIGNMENTS

| PIN | DESCRIPTION | MNEMONIC |
| :---: | :---: | :---: |
| 1 | Left/Right Clock | LRCLK |
| 2 | Word Clock | WDCLK |
| 3 | Clock Input | CLK |
| 4 | Data Input | DATA |
| 5 | No Connection | NC |
| 6 | Digital Common | $\mathrm{D}_{\text {com }}$ |
| 7 | Analog Common | $\mathrm{A}_{\text {com }}$ |
| 8 | Left Channel Vour | L.CH Out |
| 9 | Output Common | $\mathrm{V}_{\text {com }}$ |
| 10 | Right Channel $\mathrm{V}_{\text {our }}$ | R CH Out |
| 11 | Analog Supply | $+\mathrm{V}_{\mathrm{cc}}$ |
| 12 | Analog Supply | $+\mathrm{V}_{\mathrm{cc}}$ |
| 13 | Reference Decouple | $\mathrm{C}_{\text {REF }}$ |
| 14 | Reference Sense | $\mathrm{V}_{\text {fer }}$ SENSE |
| 15 | Reference Output |  |
| 16 | Analog Supply | $+V_{c c}$ |
| 17 | Analog Supply | $+V_{c c}$ |
| 18 | Digital Supply | $+{ }^{+}{ }_{\text {cc }}$ |
| 19 | Single DAC Mode | SDM SEL |
| 20 | Left/Right DAC Select | LRDAC |

select). Refer to the truth table shown by Table I for exact control logic relationships. Data for left and right channel output is loaded alternately into the PCM60P/66P while the control logic switches the left and right output amplifiers between the appropriate integrate and hold modes. Data word latching is controlled by WDCLK (word clock) and channel selection is made by LRCLK (left/right clock). Figure 1 shows the timing for the single DAC two-channel mode of operation. The block diagram in Figure 2 shows how a single DAC output provides switched output to both integrate and hold amplifiers. Output between left and right channels in this mode is not in phase. See Figure 3 for proper connection of the PCM60P/66P in the two-channel DAC mode.

| PIN FUNCTIONS |  |  |  | SERIAL DATA WORD INPUT | LEFT CHANNEL OUTPUT | RIGHT CHANNEL OUTPUT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SDM SEL | LRDAC | LRCLCK | WDCLK |  |  |  |
| $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 1 \\ & 1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ | Right Right Left Left | Hold Integrate Hold Hold | Hold <br> Hold <br> Hold Integrate |
| 1 1 1 1 | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | 0 0 1 1 | 0 1 0 1 | Inhibited Inhibited Left Left | $\begin{aligned} & \mathrm{V}_{\mathrm{com}} \\ & \mathrm{~V}_{\mathrm{com}} \\ & \mathrm{~V}_{\mathrm{com}} \\ & \mathrm{~V}_{\mathrm{com}} \end{aligned}$ | Hold Hold Integrate Integrate |
| 1 1 1 1 | 1 1 1 1 | 0 0 1 1 | 0 1 0 1 | Right Right Inhibited Inhibited | $\begin{aligned} & \mathrm{V}_{\mathrm{COM}} \\ & \mathrm{~V}_{\text {com }} \\ & \mathrm{V}_{\text {com }} \\ & \mathrm{V}_{\text {com }} \end{aligned}$ | Hold Hold Integrate Integrate |
| NOTE: Positive edge of CLK (P3) latches LRCLK (P1), WDCLK (P2), and DATA (P4). |  |  |  |  |  |  |

TABLE I. PCM60P/66P Logic Truth Table.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



NOTES: Single DAC Mode Select $=0$; UR DAC Select $=X$; WDCLK $=50 \%$ duty cycle; Serial Data is read in MSB first with BTC coding (MSB $=$ Bit 1 ).


NOTES: Single DAC Mode Select $=1 ;$ LR DAC Select $=0$ (Left DAC) or 1 (Right DAC).

FIGURE 1. PCM60P/66P Timing Diagram.


FIGURE 2. PCM60P/66P Block Diagram.


FIGURE 3. PCM60P/66P Connection Diagram.

## TWO DAC TWO-CHANNEL OPERATION

In phase, two-channel output can be obtained by using two PCM60P/66Ps and choosing the single DAC mode (setting SDM SEL high). With the use of a high or low input level on LRDAC ( P left/right DAC select), each DAC can have its right channel output dedicated to either left or right data input with no additional input signals being required to latch the appropriate data from an alternating $L / R$ data word input
stream. In the single DAC mode, the PCM60P/66P's left channel output is disabled and held at $+\mathrm{V}_{\mathrm{com}}$. In this mode both DACs share common inputs for DATA, CLK, WDCLK, and LRCLK. Otherwise circuit connection is the same as the two-channel DAC mode, with the exception of LRDAC whose level selects whether the single DAC will output dedicated left or right channel data.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## INTEGRATE AND HOLD OUTPUT AMPLIFIERS

The PCM60P/66P incorporates integrate and hold amplifiers on each output channel. This allows a single, very fast DAC to feed both amplifiers and reduce circuit complexity. It also serves to block the output glitch from the DAC to the individual channel outputs and effectively makes the PCM60P/66P outputs "glitch-free." The PCM60P/66P is a single +5 V supply device with a voltage output swing of $2.8 \mathrm{Vp}-\mathrm{p}$. The outputs swing asymmetrically around $\mathrm{V}_{\text {com }}$ $\left(+\mathrm{V}_{\mathrm{cc}}-2.33 \mathrm{~V}\right)$. See Table II for exact input/output relationships. Since true CMOS amplifiers are used on the PCM60P/ 66 P , the load resistance on the outputs should not be less than $100 \mathrm{k} \Omega$ and the capacitive loads should not exceed 100 pF . For maximum low-distortion performance, output buffer amplifiers should be considered.

| DIGITAL INPUT | ANALOG OUTPUT |  |
| :---: | :---: | :---: |
| Binary Two's <br> Complement (Hex) | DAC Output (V) | Voltage (V) <br> $V_{\text {out }}$ Mode |
| 7FFF | +FS | +3.5629443 |
| 0000 | BPZ | +2.1629871 |
| 8000 | -FS | +0.7630299 |
| 2E5B | $V_{\text {cou }}$ | +2.6700000 |

TABLE II. PCM60P/66P Input/Output Relationships.

## DISCUSSION OF SPECIFICATIONS

## TOTAL HARMONIC DISTORTION + NOISE

The key specification for the PCM60P/66P is total harmonic distortion plus noise. Digital data words are read into the PCM60P/66P at four times the standard audio sampling frequency of 44.1 kHz or 176.4 kHz for each channel, such that a sine wave output of 991 Hz is realized. For production testing, the output of the DAC goes to a programmable gain amplifier to provide gain at lower signal output test levels and then through a 20 kHz low pass filter before being fed
into an analog type distortion analyzer. Figure 4 shows a block diagram of the production THD +N test setup.
In terms of signal measurement, $\mathrm{THD}+\mathrm{N}$ is the ratio of Distortion $_{\text {RMS }}+$ Noise $_{\text {RMS }} /$ Signal $_{\text {RMS }}$ expressed in dB. For the PCM60P/66P, THD +N is $100 \%$ tested at three different output levels using the test setup shown in Figure 4. It is significant to note that this circuit does not include any output deglitching circuitry. This means the PCM60P/66P meets even its -60 dB THD +N specification without use of external deglitchers.

## ABSOLUTE LINEARITY

Even though absolute integral and differential linearity specs are not given for the PCM60P/66P, the extremely low THD +N performance is typically indicative of 14 -bit to 15 -bit integral linearity in the DAC depending on the grade specified. The relationship between THD +N and linearity, however, is not such that an absolute linearity specification for every individual output code can be guaranteed.

## IDLE CHANNEL SNR

Another appropriate spec for a digital audio converter is idle channel signal-to-noise ratio (idle channel SNR). This is the ratio of the noise on either DAC output at bipolar zero in relation to the full scale range of the DAC. The output of the DAC is band limited from 20 Hz to 20 kHz and an Aweighted filter is applied to make this measurement.

## OFFSET, GAIN, AND TEMPERATURE DRIFT

The PCM60P/66P is specified for other important parameters such as channel separation and gain mismatch between output channels. And although the PCM60P/66P is primarily meant for use in dynamic applications, typical specs are also given for more traditional DC parameters such as gain error, bipolar zero offset error, and temperature gain drift.


FIGURE 4. THD + N Test Setup Diagram.

## TIMING CONSIDERATIONS

The data format of the PCM60P/66P is binary two's complement (BTC) with the most significant bit (MSB) being first in the serial input bit stream. Table II describes the exact input data to voltage output coding relationship. Any number of bits can precede the 16 bits to be loaded, as only the last 16 will be transferred to the parallel DAC register on the first positive edge of CLK (clock input) after WDCLK (word clock) has gone low. All inputs to the PCM60P/66P are TTL level compatible.

## WDCLK DUTY CYCLE

WDCLK is the input signal that controls when data is loaded and how long each output is in the integrate mode. It is therefore recommended that a $50 \%$ (high) duty cycle be maintained on WDCLK. This will ensure that each output will have enough time to reach its final output value, and that the output level of each channel will be within the gain mismatch specification. Refer to Figure 1 for exact timing relationships of WDCLK to CLK and LRCLK and the outputs of the PCM60P/66P. The WDCLK can be high longer than $50 \%$, as long as setup and hold times shown in Figure 5 are observed and the time high is roughly equivalent for both left and right channels.

## SETUP AND HOLD TIMES

The individual serial data bit shifts, the serial to parallel data transfer, and left/right control are triggered on positive CLK edges. The setup time required for DATA, WDCLK, and LRCLK to be latched by the next positive going CLK is 15 ns minimum. A minimum hold time of 15 ns is also required after the positive going CLK edge for each data bit to be shifted into the serial input register. Refer to Figure 5 for the timing relationship of these signals.

## MAXIMUM CLOCK RATE

The $100 \%$ tested maximum clock rate of 8.47 MHz for the PCM60P/66P is derived by multiplying the standard audio sample rate of 44.1 kHz times eight ( 4 X oversampling times two channels) times the standard audio word bit length of 24 $(44.1 \mathrm{kHz} \times 4 \times 2 \times 24=8.47 \mathrm{MHz})$. Note that this clock rate accommodates a 24-bit word length, even though only 16 bits are actually being used.

## "STOPPED-CLOCK" OPERATION

The PCM60P/66P is normally operated with a continuous clock input signal. If the clock is to be stopped between input data words, the last 16 bits shifted in are not actually shifted from the serial register to the latched parallel DAC register until the first clock after the one used to input bit 16 (LSB). This means the data is not shifted into the DHC latch until the start of the next 16 -bit data word input, unless at least one additional clock accompanies the 16 used to serially shift in data in the first place. In either case, the setup and hold times for DATA, WDCLK, and LRCLK must still be observed.

## INSTALLATION

The PCM60P/66P only requires a single +5 V supply. The +5 V supply, however, is used in deriving the internal reference. It is therefore very important that this supply be as "clean" as possible to reduce coupling of supply noise to the


FIGURE 5. PCM60P/66P Setup and Hold Timing Diagram.
outputs. If a good analog supply is available at greater than +5 V , a zener diode can be used to obtain a stable +5 V supply. A $100 \mu \mathrm{~F}$ decoupling capacitor as shown in Figure 3 should be used regardless of how good the +5 V supply is to maximize power supply rejection. All grounds should be connected to the analog ground plane as close to the PCM60P/ 66 P as possible.

## FILTER CAPACITOR REQUIREMENTS

As shown in Figure 3, $\mathrm{C}_{\text {REF }}$ and $\mathrm{V}_{\text {REF }}$ SENSE should have decoupling capacitors of $0.1 \mu \mathrm{~F}\left(\mathrm{C}_{4}\right)$ and $10 \mu \mathrm{~F}\left(\mathrm{C}_{5}\right)$ to $+\mathrm{V}_{\mathrm{cc}}$ respectively with no special tolerance being required. To maximize channel separation between left and right channels, $5 \% 300 \mathrm{pF}$ capacitors $\left(\mathrm{C}_{2}\right.$ and $\left.\mathrm{C}_{3}\right)$ between $\mathrm{V}_{\text {COM }}$ and left and right channel outputs are required in addition to a $5 \% 3 \mu \mathrm{~F}$ capacitor $\left(\mathrm{C}_{1}\right)$ between $\mathrm{V}_{\mathrm{com}}$ and +5 V . The ratio of 10 k to 1 is the important factor here for proper circuit operation. Placement of all capacitors should be as close to the appropriate pins of the $\mathrm{PCM} 60 \mathrm{P} / 66 \mathrm{P}$ as possible to reduce noise pickup from surrounding circuitry.

## APPLICATIONS

Probably the most popular use of the PCM60P/66P is in applications requiring single power supply operation. For example, the PCM60P/66P is ideal for automotive compact disk (CD) and digital audio tape (DAT) playback units. To use a more complex bipolar DAC requiring $\pm 5 \mathrm{~V}$ supplies in the +12 V application, for example, would require driving a stable "floating" ground and regulating the +12 V to +10 V . The single supply CMOS PCM60P/66P would only require $\mathrm{a}+5 \mathrm{~V}$ zener diode to regulate its 50 mW max supply. The outputs could be AC coupled to the rest of the circuit for perfectly acceptable high dynamic performance. The PCM60P/66P is ideal in any application requiring a minimum of additional circuitry as well as ultra-low-power CMOS performance.
Of course, the PCM60P/66P is the D/A converter of choice in any application requiring very low power dissipation. Portable battery powered test and measurement equipment requiring very low distortion digital to analog converters would be an ideal application for the CMOS PCM60P/66P with its 50 mW max power dissipation.

PCM61P

See Also PCM1700P Dual 18-Bit D/A Converter

Pg. 9.2-183

# Serial Input 18-Bit Monolithic Audio DIGITAL-TO-ANALOG CONVERTER 

## FEATURES

(3) 18-BIT MONOLITHIC AUDIO D/A CONVERTER
(1) LOW MAX THD + N: -92dB Without External Adjust
(3) 100\% PIN COMPATIBLE WITH INDUSTRY STD 16-BIT PCM56P
(1) GLITCH FREE OUTPUT OF $\pm 3 \mathrm{~V}$ OR $\pm 1 \mathrm{~mA}$

- CAPABLE OF 8 X OVERSAMPLING RATE IN V ${ }_{\text {OUT }}$ MODE
- COMPLETE WITH INTERNAL REFERENCE AND OUTPUT OP-AMP
- RELIABLE PLASTIC 16-PIN DIP PACKAGE


## DESCRIPTION

The PCM61P is an 18 -bit totally pin compatible performance replacement for the popular 16-bit PCM56P. With the addition of two extra bits, lower max THD + N ( -92 dB ; PCM61P-K) can be achieved in audio applications already using the PCM56P. The PCM61P is complete with internal reference and output op-amp and requires no external parts to function as an 18-bit DAC. The PCM61P is capable of an 8-times oversampling rate (single channel) and meets all of its specifications without an external output deglitcher.

The PCM61P comes in a small, reliable 16-pin plastic DIP package that has passed operating life tests under simultaneous high temperature, high humidity and high pressure testing.

For Immediate Assistance, Contact Your Local Salesperson

## SPECIFICATIONS

## ELECTRICAL

All Specifications at $25^{\circ} \mathrm{C}$, and $+\mathrm{V}_{\mathrm{cc}}=+5 \mathrm{~V}$ unless otherwise noted.

| PARAMETER | CONDITIONS | PCM61P/P-J/P-K |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| RESOLUTION |  |  |  | 18 | bits |
| DYNAMIC RANGE |  |  | 108 |  | dB |
| INPUT |  |  |  |  |  |
| DIGITAL INPUT <br> Logic Family <br> Logic Level: $V_{I M}$ <br> $V_{\text {L }}$ <br> $1_{1 / H}^{1}$ <br> Data Format Input Clock Frequency | $\begin{aligned} & V_{1 H}=+2.7 \mathrm{~V} \\ & V_{\mathrm{n}}=+0.4 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \text { TTU } \\ +2 \\ 0 \end{gathered}$ <br> Serial BTC" | MOS Co | $\begin{gathered} \text { ole } \\ +V_{c c} \\ +0.8 \\ +1 \\ -50 \\ \\ 16.9 \end{gathered}$ | V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> MHz |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |
| ```Total Harmonic Distortion + \(\mathrm{N}^{(2)}\) PCM61P \(\mathrm{f}=991 \mathrm{~Hz}(0 \mathrm{~dB})^{(3)}\) \(f=991 \mathrm{~Hz}(-20 \mathrm{~dB})\) \(\mathrm{f}=991 \mathrm{~Hz}(-60 \mathrm{~dB})\) PCM61P-J \(f=991 \mathrm{~Hz}(0 \mathrm{~dB})\) \(\mathrm{f}=991 \mathrm{~Hz}(-20 \mathrm{~dB})\) \(\mathrm{f}=991 \mathrm{~Hz}(-60 \mathrm{~dB})\) PCM61P-K \(\mathrm{f}=991 \mathrm{~Hz}(0 \mathrm{~dB})\) \(\mathrm{f}=991 \mathrm{~Hz}(-20 \mathrm{~dB})\) \(\mathrm{f}=991 \mathrm{~Hz}(-60 \mathrm{~dB})\)``` | Without MSB Adjustments $\begin{aligned} & \mathrm{f}_{\mathrm{s}}=176.4 \mathrm{kHz}(4) \\ & \mathrm{f}_{\mathrm{s}}=176.4 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{s}}=176.4 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{s}}=176.4 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{s}}=176.4 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{s}}=176.4 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{s}}=176.4 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{s}}=176.4 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{s}}=176.4 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & -88 \\ & -74 \\ & -34 \\ & \\ & -94 \\ & -76 \\ & -36 \\ & \\ & -98 \\ & -80 \\ & -40 \end{aligned}$ | $\begin{aligned} & -82 \\ & -68 \\ & -28 \\ & -88 \\ & -74 \\ & -34 \\ & \\ & -92 \\ & -74 \\ & -34 \end{aligned}$ | dB <br> dB <br> dB <br> dB <br> dB <br> $d B$ <br> dB <br> dB <br> dB |
| IDLE CHANNEL SNR | 20 Hz to 20 kHz at $\mathrm{BPZ}^{(5)}$ |  | 112 |  | dB |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |
| ACCURACY <br> Gain Error <br> Bipolar Zero Error <br> Differential Linearity Error <br> Total Drift ${ }^{(6)}$ <br> Bipolar Zero Drift <br> Warm-up Time | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 1 | $\begin{gathered} \pm 2 \\ \pm 30 \\ \pm 0.001 \\ \pm 25 \\ \pm 4 \end{gathered}$ |  | $\%$ $m V$ $\%$ ppm of FSR $/{ }^{\circ} \mathrm{C}$ ppm of FSR $/{ }^{\circ} \mathrm{C}$ minute |
| MONOTONICITY |  |  | 16 |  | bits |
| ANALOG OUTPUT |  |  |  |  |  |
| Voltage: Output Range <br> Output Current <br> Output Impedance <br> Current: Output Range <br> Output Impedance | $\begin{aligned} & \pm 30 \% \\ & \pm 30 \% \end{aligned}$ | $\pm 8$ | $\begin{aligned} & \pm 3 \\ & 0.1 \\ & \pm 1 \\ & 1.2 \end{aligned}$ |  | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \\ \Omega \\ \mathrm{~mA} \\ \mathrm{k} \Omega \end{gathered}$ |
| SETTLING TIME <br> Voltage: 6V Step <br> 1 LSB <br> Slew Rate <br> Current: 1mA Step <br> 1 mA Step <br> Glitch Energy | To $\pm 0.006 \%$ of FSR <br> $10 \Omega$ to $100 \Omega$ load $1 \mathrm{k} \Omega$ load Meets all | specs without | $\begin{gathered} 1.5 \\ 1 . \\ 12 \\ 250 \\ 350 \\ \text { xternal de } \end{gathered}$ |  | $\mu s$ <br> $\mu \mathrm{s}$ <br> $\mathrm{V} / \mu \mathrm{s}$ <br> ns <br> ns |
| POWER SUPPLY REQUIREMENTS ${ }^{(7)}$ |  |  |  |  |  |
| $\pm \mathrm{V}_{\mathrm{cc}}$ Supply Voltage Supply Current: $+I_{c c}$ $+l_{c c}$ $-\mathrm{I}_{\mathrm{cc}}$ $-\mathrm{I}_{\mathrm{cc}}$ <br> Power Dissipation | $\begin{aligned} & +V_{c c}=+5 \mathrm{~V} \\ & +V_{c c}=+12 \mathrm{~V} \\ & -V_{c c}=-5 \mathrm{~V} \\ & -V_{c c}=-12 \mathrm{~V} \\ & \pm V_{c c}= \pm 5 \mathrm{~V} \\ & \pm \mathrm{V}_{\mathrm{cc}}= \pm 12 \mathrm{~V} \end{aligned}$ | $\pm 4.75$ | $\begin{gathered} \pm 5 \\ +10 \\ +12 \\ -25 \\ -27 \\ 175 \\ 475 \end{gathered}$ | $\begin{gathered} \pm 13.2 \\ +17 \\ -35 \\ \\ 260 \end{gathered}$ | V <br> mA <br> mA <br> mA <br> mA <br> mW <br> mW |
| TEMPERATURE RANGE |  |  |  |  |  |
| Specification Operating Storage |  | $\begin{gathered} 0 \\ -30 \\ -60 \\ \hline \end{gathered}$ |  | $\begin{array}{r} +70 \\ +70 \\ +100 \end{array}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

NOTES: (1) Binary Two's Complement coding. (2) Ratio of (Distortion RMS + Noise $_{\text {RMS }}$ )/Signal ${ }_{\text {RMS }}$. (3) $D / A$ converter output frequency/signal level. (4) D/A converter sample frequency ( $4 \times 44.1 \mathrm{kHz}$; 4 times oversampling). (5) Bipolar zero, using A-weighted filter. (6) This is the combined drift error due to gain, offset, and linearity over temperature. (7) All positive and all negative supply pins must be tied together respectively.

## MECHANICAL

| P Package - 16-PIn Plastic DIP |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | INCHES |  | MILLIMETERS |  | NOTE: Leads in true position within $0.01^{\prime \prime}$ $(0.25 \mathrm{~mm})$ R at MMC at seating plane. |
|  | DIM | MIN | MAX | MIN | MAX |  |
|  | A | . 740 | . 800 | 18.80 | 20.32 |  |
|  | $A_{1}$ | . 725 | . 785 | 18.42 | 19.94 |  |
|  | B | . 230 | . 290 | 5.85 | 7.38 |  |
| $\square \square \square \square^{2}$ | B1 | 200 | . 250 | 5.09 | 6.36 |  |
|  | C | . 120 | . 200 | 3.05 | 5.09 |  |
| - Pin 1 | D | . 015 | . 023 | 0.38 | 0.59 |  |
| F N- | F | . 030 | . 070 | 0.76 | 1.78 |  |
|  | G | . 100 BASIC |  | 2.54 BASIC |  |  |
| - | H | 0.20 | . 050 | 0.51 | 1.27 |  |
| - | J | . 008 | . 015 | 0.20 | 0.38 |  |
| M M M | K | . 070 | . 150 | 1.78 | 3.82 |  |
|  | L | . 300 BASIC |  | 7.63 BASIC |  |  |
|  | M | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | $15^{\circ}$ |  |
|  | N | . 010 | . 030 | 0.25 | 0.76 |  |
|  | P | . 025 | . 050 | 0.64 | 1.27 |  |

PIN ASSIGNMENTS

| 1 | $-V_{s}$ | Analog Negative Supply |
| :--- | :--- | :--- |
| 2 | LOG COM | Logic Common |
| 3 | $+V_{L}$ | Logic Positive Supply |
| 4 | NC | No Connection |
| 5 | CLK | Clock Input |
| 6 | LE | Latch Enable Input |
| 7 | DATA | Serial Data Input |
| 8 | $-V_{L}$ | Logic Negative Supply |
| 9 | $V_{\text {our }}$ | Voltage Output |
| 10 | RF | Feedback Resistance |
| 11 | SJ | Summing Junction |
| 12 | ANA COM | Analog Common |
| 13 | Oour $^{14}$ | MSB ADJ |

## ABSOLUTE MAXIMUM RATINGS



CONNECTION DIAGRAM


NOTE: (1) MSB error (Bipolar Zero differential linearity error) can be adjusted to zero using the external circuit shown in Figure 4.

TABLE I. PCM61P Input/Output Relationships.

| DIGITAL INPUT | ANALOG OUTPUT |  |  |
| :---: | :---: | :---: | :---: |
| Binary Two's <br> Complement (BTC) | DAC Output | Voltage (V) <br> $V_{\text {our }}$ Mode | Current (mA) <br> I our Mode |
| 1FFFF Hex | +FS | -0.99999237 | +2.99997711 |
| 00000 Hex | BPZ | 0.00000000 | 0.00000000 |
| 3FFFF Hex | BPZ - 1LSB | +0.00000763 | -0.00002289 |
| 20000 Hex | -FS | +1.00000000 | -3.00000000 |



NOTES: (1) If clock is stopped between input of 18 -bit data words, latch enable (LE) must remain low until after the first clock of the next 18-bit data word stream. (2) Data format is binary two's complement (BTC). Individual data bits are clocked in on the corresponding positive clock edge. (3) Latch enable (LE) must remain low at least one clock cycle after going negative. (4) Latch enable (LE) must be high for at least one clock cycle before going negative.

FIGURE 2. PCM61P Timing Diagram.


FIGURE 3. PCM61P Setup and Hold Timing Diagram.

## MAXIMUM CLOCK RATE

The maximum clock rate of 16.9 MHz for the PCM61P is derived by multiplying the standard audio sample rate of 44.1 kHZ times sixteen ( 16 X oversampling) times the standard audio word bit length of $24(44.1 \mathrm{kHz} \times 16 \times 24=$ $16.9 \mathrm{MHz})$. Note that this clock rate accommodates a 24 -bit word length, even though only 18 bits are actually being used.


FIGURE 4. MSB Adjust Circuit.

## MSB ERROR ADJUSTMENT PROCEDURE (OPTIONAL)

The MSB error of the PCM61P can be adjusted to make the differential linearity error (DLE) at BPZ essentially zero. This is important when the signal output levels are very low, because zero crossing noise (DLE at BPZ) becomes very significant when compared to the small code changes occurring in the LSB portion of the converter.
To statically adjust DLE at BPZ, refer to the circuit shown in Figure 4 or the PCM61P connection diagram.
Differential linearity error at bipolar zero and THD are guaranteed to meet data sheet specifications without any external adjustment. However, a provision has been made for an optional adjustment of the MSB linearity point, which makes it possible to eliminate DLE error at BPZ. Two procedures are given to allow either static or dynamic adjustment. The dynamic procedure is preferred because of the difficulty associated with the static method (accurately measuring 16bit LSB steps).
After allowing ample warm-up time ( $5-10$ minutes) to assure stable operation of the PCM61P, select input code 3FFFF hexadecimal (all bits on except the MSB). Measure the output voltage using a 6-1/2 digit voltmeter and record it. Change the digital input code to 00000 hexadecimal (all bits off except the MSB). Adjust the $100 \mathrm{k} \Omega$ potentiometer to make the output read $22.9 \mu \mathrm{~V}$ more than the voltage reading of the previous code (a 1 LSB step $=22.9 \mu \mathrm{~V}$ ). A much simpler method is to dynamically adjust the DLE at BPZ. Assuming the device has been installed in a digital audio application circuit, send the appropriate digital input to produce a -60 dB level sinusoidal output, then adjust the $100 \mathrm{k} \Omega$ potentiometer until a minimum level of distortion is observed.

# Colinear ${ }^{\text {TM }} 20$-Bit Monolithic Audio DIGITAL-TO-ANALOG CONVERTER 

## FEATURES

- COLINEAR 20-BIT AUDIO DAC
- near-ideal low level operation
- GLITCH-FREE OUTPUT
- ULTRA LOW -96dB max THD + N (Without External Adjustment)
- 116dB SNR min (A-Weight Method)
- INDUSTRY STD SERIAL INPUT FORMAT
- FAST (200ns) CURRENT OUTPUT $( \pm 2 \mathrm{~mA} ; \pm 2 \%$ max)
- CAPABLE OF 16x OVERSAMPLING
- COMPLETE WITH REFERENCE


## DESCRIPTION

The PCM63P is a precision 20-bit digital-to-analog converter with ultra-low distortion $(-96 \mathrm{~dB}$ max with a full scale output; PCM63P-K). Incorporated into the PCM63P is a unique Colinear dual-DAC per channel architecture that eliminates unwanted glitches and other nonlinearities around bipolar zero. The PCM63P also features a very low noise ( 116 dB max SNR; Aweighted method) and fast settling current output ( 200 ns typ, 2 mA step) which is capable of 16 -times oversampling rates.
Applications include very low distortion frequency synthesis and high-end consumer and professional digital audio applications.


## Colinear ${ }^{\text {mi }}$, Burr-Brown Corp.

International Alrport industrial Park - Malling Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tel: (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP . Telex: 066-6491 • FAX: (602) 889-1510 - Immediate Product Info: (800) 548-6132

## SPECIFICATIONS

## ELECTRICAL

All specifications at $25^{\circ} \mathrm{C}$ and $\pm \mathrm{V}_{\mathrm{A}}$ and $\pm \mathrm{V}_{\mathrm{D}}= \pm 5 \mathrm{~V}$, unless otherwise noted.

| PARAMETER | CONDITIONS | PCM63P, PCM63P-J, PCM63P-K |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| RESOLUTION |  | 20 |  |  | Bits |
| DYNAMIC RANGE, THD +N at -60 d <br> PCM63P <br> PCM63P-J <br> PCM63P-K | to Full Scale | $\begin{gathered} 96 \\ 100 \\ 104 \end{gathered}$ | $\begin{aligned} & 100 \\ & 104 \\ & 108 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & d B \\ & d B \\ & d B \end{aligned}$ |
| DIGITAL INPUT <br> Logic Family <br> Logic Level: $\mathrm{V}_{\mathrm{VH}}$ <br> $V_{1}$ <br> ${ }_{1}{ }_{1+}$ <br> $I_{11}$ <br> Data Format Input Clock Frequency | $\begin{aligned} & V_{1 H}=+2.7 \mathrm{~V} \\ & V_{\mathrm{n}}=+0.4 \mathrm{~V} \end{aligned}$ | $\begin{gathered} +2 \\ 0 \end{gathered}$ |  | $\begin{gathered} +V_{D} \\ 0.8 \\ +1 \\ -50 \\ \\ 25 \end{gathered}$ | V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> MHż |
| TOTAL HARMONIC DISTORTION + N PCM63P $\begin{aligned} & f=991 \mathrm{~Hz}(0 \mathrm{~dB})^{(3)} \\ & f=991 \mathrm{~Hz}(-20 \mathrm{~dB}) \\ & f=991 \mathrm{~Hz}(-60 \mathrm{~dB}) \end{aligned}$ <br> PCM63P-J $f=991 \mathrm{~Hz}(0 \mathrm{~dB})$ $f=991 \mathrm{~Hz}(-20 \mathrm{~dB})$ $f=991 \mathrm{~Hz}(-60 \mathrm{~dB})$ <br> PCM63P-K $\begin{aligned} & f=991 \mathrm{~Hz}(0 \mathrm{~dB}) \\ & \mathrm{f}=991 \mathrm{~Hz}(-20 \mathrm{~dB}) \\ & \mathrm{f}=991 \mathrm{~Hz}(-60 \mathrm{~dB}) \end{aligned}$ | Adjustments $\begin{aligned} & f_{\mathrm{s}}=352.8 \mathrm{kHz} \mathrm{kz}^{(4)} \\ & \mathrm{f}_{\mathrm{s}}=352.8 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{s}}=352.8 \mathrm{kHz} \end{aligned}$ $\begin{aligned} & f_{s}=352.8 \mathrm{kHz} \\ & f_{s}=352.8 \mathrm{kHz} \\ & f_{s}=352.8 \mathrm{kHz} \end{aligned}$ $\begin{aligned} & f_{\mathrm{s}}=352.8 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{s}}=352.8 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{s}}=352.8 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & -92 \\ & -80 \\ & -40 \\ & -96 \\ & -82 \\ & -44 \\ & \\ & -100 \\ & -88 \\ & -48 \end{aligned}$ | $\begin{aligned} & -88 \\ & -74 \\ & -36 \\ & -92 \\ & -76 \\ & -40 \\ & \\ & -96 \\ & -82 \\ & -44 \end{aligned}$ | dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB |
| ACCURACY <br> Level Linearity <br> Gain Error <br> Bipolar Zero Error ${ }^{(5)}$ <br> Gain Drift <br> Bipolar Zero Drift <br> Warm-up Time | at -90 dB Signal Level <br> $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ <br> $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 1 | $\begin{gathered} \pm 0.3 \\ \pm 1 \\ \pm 10 \\ 25 \\ 4 \end{gathered}$ | $\begin{aligned} & \pm 1 \\ & \pm 2 \end{aligned}$ | dB $\%$ mV $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ ppm of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ Minute |
| IDLE CHANNEL SNR ${ }^{(6)}$ | 20 Hz to 20 kHz at $\mathrm{BPZ}^{(7)}$ | +116 | +120 |  | dB |
| POWER SUPPLY REJECTION |  |  | +86 |  | dB |
| ANALOG OUTPUT <br> Output Range <br> Output Impedance Internal $\mathrm{R}_{\text {feEdback }}$ Settling Time Glitch Energy | 2mA Step | $\pm 1.96$ | $\begin{gathered} \pm 2.00 \\ 670 \\ 1.5 \\ 200 \\ \text { ch Arou } \end{gathered}$ | $\pm 2.04$ | $\begin{gathered} \mathrm{mA} \\ \Omega \\ \mathrm{k} \Omega \\ \mathrm{~ns} \end{gathered}$ |
| POWER SUPPLY REQUIREMENTS <br> $\pm \mathrm{V}_{\mathrm{A}}, \pm \mathrm{V}_{\mathrm{D}}$ Supply Voltage Range <br> $+l_{A},+I_{D}$ Combined Supply Current <br> $-I_{A},-I_{0}$ Combined Supply Current <br> Power Dissipation | $\begin{aligned} & +V_{A^{\prime}}+V_{D}=+5 V \\ & -V_{A^{\prime}}-V_{D}=-5 V \\ & \pm V_{A^{\prime}} \pm V_{D}= \pm 5 V \end{aligned}$ | $\pm 4.50$ | $\begin{gathered} \pm 5 \\ 10 \\ -35 \\ 225 \end{gathered}$ | $\begin{gathered} \pm 5.50 \\ 15 \\ -45 \\ 300 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \\ \mathrm{~mA} \\ \mathrm{~mW} \end{gathered}$ |
| TEMPERATURE RANGE <br> Specification <br> Operating <br> Storage |  | $\begin{gathered} 0 \\ -40 \\ -60 \end{gathered}$ |  | $\begin{array}{r} +70 \\ +85 \\ +100 \end{array}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

NOTES: (1) Binary Two's Complement coding. (2) Ratio of (Distortion RMS + Noise $_{\text {RMS }}$ ) / Signal ${ }_{\text {RMS }}$. (3) D/A converter output frequency (signal level). (4) D/A converter sample frequency ( $8 \times 44.1 \mathrm{kHz}$; $8 \times$ oversampling). (5) Offset error at bipolar zero. (6) Measured using an OPA27 and $1.5 \mathrm{k} \Omega$ feedback and an A-weighted filter. (7) Bipolar Zero.

## MECHANICAL



PIN ASSIGNMENTS

| PIN | DESCRIPTION | MNEMONIC |
| :--- | :--- | :---: |
| P1 | Servo Amp Decoupling Capacitor | CAP |
| P2 | +5V Analog Supply Voltage | $+V_{A}$ |
| P3 | Reference Decoupling Capacitor | CAP |
| P4 | Offset Decoupling Capacitor | CAP |
| P5 | Bipolar Offset Current Output $(+2 \mathrm{~mA})$ | BPO |
| P6 | DAC Current Output (0 to -4mA) | $\mathrm{I}_{\text {our }}$ |
| P7 | Analog Common Connection | ACOM |
| P8 | No Connection | NC |
| P9 | Feedback Resistor Connection (1.5k $\Omega)$ | RF |
| P10 | Feedback Resistor Connection $(1.5 \mathrm{k} \Omega)$ | RF |
| P11 | -5V Digital Supply Voltage | $-V_{0}$ |
| P12 | Digital Common Connection | DCOM |
| P13 | +5V Digital Voltage Supply | $+V_{0}$ |
| P14 | No Connection | NC |
| P15 | No Connection | NC |
| P16 | No Connection | NC |
| P17 | No Connection | NC |
| P18 | DAC Data Clock Input | CLK |
| P19 | No Connection | NC |
| P20 | DAC Data Latch Enable | LE |
| P21 | DAC Data Input | DATA |
| P22 | No Connection | NC |
| P23 | Optional Upper DAC Bit-2 Adjust $(-4.29 V)^{*}$ | UB2 Adj |
| P24 | Optional Lower DAC Bit-2 Adjust $(-4.29 V)^{*}$ | LB2 Adj |
| P25 | Bit Adjust Reference Voltage Tap $(-3.52 V)^{*}$ | $V_{\text {Por }}$ |
| P26 | No Connection | NC |
| P27 | No Connection | NC |
| P28 | -5V Analog Supply Voltage | $-V_{A}$ |
| Nominal voltages at these nodes assuming $\pm V_{A} ; \pm V_{D}= \pm 5 \mathrm{~V}$. |  |  |

## ABSOLUTE MAXIMUM RATINGS


$\qquad$
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.

## ORDERING INFORMATION

| MODEL | PACKAGE | TEMPERATURE <br> RANGE | MAX THD $+N$, <br> AT OdB |
| :--- | :---: | :---: | :---: |
| PCM63P | Plastic DIP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | -88 dB |
| PCM63P-J | Plastic DIP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | -92 dB |
| PCM63P-K | Plastic DIP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | -96 dB |

## For Immediate Assistance, Contact Your Local Salesperson

## TYPICAL PERFORMANCE CURVES

All specifications at $25^{\circ} \mathrm{C}$ and $\pm \mathrm{V}_{\mathrm{A}}$ and $\pm \mathrm{V}_{\mathrm{D}}= \pm 5.0 \mathrm{~V}$, unless otherwise noted.


-90dB SIGNAL
( 10 Hz to 20 kHz Bandwidth)


16-BIT LEVEL LINEARITY
(Dithered Fade to Noise)


-110dB SIGNAL
( 10 Hz to 20 kHz Bandwidth)


## THEORY OF OPERATION

## DUAL-DAC COLINEAR ARCHITECTURE

Digital audio systems have traditionally used laser-trimmed, current-source DACs in order to achieve sufficient accuracy. However even the best of these suffer from potential lowlevel nonlinearity due to errors at the major carry bipolar zero transition. More recently, DACs employing a different architecture which utilizes noise shaping techniques and very high oversampling frequencies, have been introduced ("Bitstream", "MASH", or 1-bit DACs). These DACs overcome the low level linearity problem, but only at the expense of signal-to-noise performance, and often to the detriment of channel separation and intermodulation distortion if the succeeding circuitry is not carefully designed.
The PCM63 is a new solution to the problem. It combines all the advantages of a conventional DAC (excellent full scale performance, high signal-to-noise ratio and ease of use) with superior low-level performance. Two DACs are combined in a complementary arrangement to produce an extremely linear output. The two DACs share a common reference and a common R-2R ladder to ensure perfect tracking under all conditions. By interleaving the individual bits of each DAC and employing precise laser trimming of resistors, the highly accurate match required between DACs is achieved.
This new, complementary linear or dual-DAC Colinear approach, which steps away from zero with small steps in both directions, avoids any glitching or "large" linearity errors and provides an absolute current output. The low level performance of the PCM63P is such that real 20-bit resolution can be realized, especially around the critical bipolar zero point.
Table I shows the conversion made by the internal logic of the PCM63P from binary two's complement (BTC). Also, the resulting internal codes to the upper and lower DACs (see front page block diagram) are listed. Notice that only the LSB portions of either internal DAC are changing around bipolar zero. This accounts for the superlative performance of the PCM63P in this area of operation.

## DISCUSSION OF SPECIFICATIONS

## DYNAMIC SPECIFICATIONS

## Total Harmonic Distortion + Noise

The key specification for the PCM63P is total harmonic distortion plus noise (THD + N). Digital data words are read into the PCM63P at eight times the standard compact disk audio sampling frequency of $44.1 \mathrm{kHz}(352.8 \mathrm{kHz})$ so that a sine wave output of 991 Hz is realized. For production testing, the output of the DAC goes to an I to V converter, then to a programmable gain amplifier to provide gain at lower signal output test levels, and then through a 40 kHz low pass filter before being fed into an analog type distortion analyzer. Figure 1 shows a block diagram of the production THD +N test setup.
For the audio bandwidth, THD +N of the PCM63P is essentially flat for all frequencies. The typical performance curve, "THD +N vs Frequency", shows four different output signal levels: $0 \mathrm{~dB},-20 \mathrm{~dB},-40 \mathrm{~dB}$, and -60 dB . The test signals are derived from a special compact test disk (the CBS CD-1). It is interesting to note that the -20 dB signal falls only about 10 dB below the full scale signal instead of the expected 20 dB . This is primarily due to the superior lowlevel signal performance of the dual-DAC Colinear architecture of the PCM63P.
In terms of signal measurement, THD +N is the ratio of Distortion $_{\text {RMS }}+$ Noise $_{\text {RMS }} /$ Signal $_{\text {RMS }}$ expressed in dB. For the PCM63P, THD +N is $100 \%$ tested at all three specified output levels using the test setup shown in Figure 1. It is significant to note that this test setup does not include any output deglitching circuitry. All specifications are achieved without the use of external deglitchers.

## Dynamic Range

Dynamic range in audio converters is specified as the measure of THD +N at an effective output signal level of -60 dB referred to 0 dB . Resolution is commonly used as a theoretical measure of dynamic range, but it does not take into account the effects of distortion and noise at low signal levels. The

| ANALOG OUTPUT | INPUT CODE <br> (20-bit Binary Two's Complement) | LOWER DAC CODE (19-bit Straight Binary) | UPPER DAC CODE (19-bit Stralght Binary) |
| :---: | :---: | :---: | :---: |
| +Full Scale | 011...111 | 111... 111 + 1LS8* | 111... 111 |
| +Full Scale - 1LSB | 011... 110 | $111 . .111+1 \mathrm{LSB}^{*}$ | 111... 110 |
| Bipolar Zero + 2LSB | 000... 010 | 111...111 + 1LSB* | 000... 010 |
| Bipolar Zero + 1LSB | 000... 001 | 111... 111 + 1LSB* | 000... 001 |
| Bipolar Zero | 000... 000 | 111...111 + 1LSB* | 000... 000 |
| Bipolar Zero - 1LSB | 111... 111 | 111... 111 | 000... 000 |
| Bipolar Zero - 2LSB | 111... 110 | 111... 110 | 000... 000 |
| -Full Scale + 1LSB | 100... 001 | 000... 001 | 000... 000 |
| -Full Scale | 100... 000 | 000... 000 | 000... 000 |

TABLE I. Binary Two's Complement to Colinear Conversion Chart.


FIGURE 1. Production THD +N Test Setup.

Colinear architecture of the PCM63P, with its ideal performance around bipolar zero, provides a more usable dynamic range, even using the strict audio definition, than any previously available D/A converter.

## Level Linearity

Deviation from ideal versus actual signal level is sometimes called "level linearity" in digital audio converter testing. See the " -90 dB Signal Spectrum" plot in the Typical Performance Curves section for the power spectrum of a PCM63P at a -90 dB output level. (The " -90 dB Signal" plot shows the actual -90 dB output of the DAC). The deviation from ideal for PCM63P at this signal level is typically less than $\pm 0.3 \mathrm{~dB}$. For the " -110 dB Signal" plot in the Typical Performance Curves section, true 20-bit digital code is used to generate a -110 dB output signal. This type of performance is possible only with the low-noise, near-theoretical performance around bipolar zero of the PCM63P's Colinear DAC circuitry.
A commonly tested digital audio parameter is the amount of deviation from ideal of a 1 kHz signal when its amplitude is decreased from -60 dB to -120 dB . A digitally dithered input signal is applied to reach effective output levels of -120 dB using only the available 16 -bit code from a special compact disk test input. See the "16-Bit Level Linearity" plot in the Typical Performance Curves section for the results of a PCM63P tested using this 16-bit dithered fade-to-noise signal. Note the very small deviation from ideal as the signal goes from -60 dB to -100 dB .

## DC SPECIFICATIONS

## Idle Channel SNR

Another appropriate specification for a digital audio converter is idle channel signal-to-noise ratio (idle channel SNR). This is the ratio of the noise on the DAC output at bipolar zero in relation to the full scale range of the DAC. To make this measurement, the digital input is continuously fed
the code for bipolar zero while the output of the DAC is band-limited from 20 Hz to 20 kHz and an A-weighted filter is applied. The idle channel SNR for the PCM63P is typically greater than 120 dB , making it ideal for low-noise applications.

## Monotonicity

Because of the unique dual-DAC Colinear architecture of the PCM63P, increasing values of digital input will always result in increasing values of DAC output as the signal moves away from bipolar zero in one-LSB steps (in either direction). The "16-Bit Monotonicity" plot in the Typical Performance Curves section was generated using 16-bit digital code from a test compact disk. The test starts with 10 periods of bipolar zero. Next are 10 periods of alternating lLSBs above and below zero, and then 10 periods of alternating 2LSBs above and below zero, and so on until 10LSBs above and below zero are reached. The signal pattern then begins again at bipolar zero.
With PCM63P, the low-noise steps are clearly defined and increase in near-perfect proportion. This performance is achieved without any external adjustments. By contrast, sigma-delta ("Bitstream", "MASH", or 1-bit DAC) architectures are too noisy to even see the first 3 or 4 bits change (at 16 bits), other than by a change in the noise level.

## Absolute Linearity

Even though absolute integral and differential linearity specs are not given for the PCM63P, the extremely low THD + N performance is typically indicative of 16 -bit to 17 -bit integral linearity in the DAC, depending on the grade specified. The relationship between THD +N and linearity, however, is not such that an absolute linearity specification for every individual output code can be guaranteed.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## Offset, Gain, And Temperature Drift

Although the PCM63P is primarily meant for use in dynamic applications, specifications are also given for more traditional DC parameters such as gain error, bipolar zero offset error, and temperature gain and offset drift.

## DIGITAL INPUT

## Timing Considerations

The PCM63P accepts TTL compatible logic input levels. Noise immunity is enhanced by the use of differential current mode logic input architectures on all input signal lines. The data format of the PCM63P is binary two's complement (BTC) with the most significant bit (MSB) being first in the serial input bit stream. Table II describes the exact relationship of input data to voltage output coding. Any number of bits can precede the 20 bits to be loaded, since only the last 20 will be transferred to the parallel DAC register after LE (P20, Latch Enable) has gone low.
All DAC serial input data (P21, DATA) bit transfers are triggered on positive clock (P18, CLK) edges. The serial-toparallel data transfer to the DAC occurs on the falling edge of Latch Enable (P20, LE). The change in the output of the DAC coincides with the falling edge of Latch Enable (P20, LE). Refer to Figure 2 for graphical relationships of these signals.

## Maximum Clock Rate

A typical clock rate of 16.9 MHz for the PCM63P is derived by multiplying the standard audio sample rate of 44.1 kHz by
sixteen times ( 16 X oversampling) the standard audio word bit length of 24 bits ( $44.1 \mathrm{kHz} \times 16 \times 24=16.9 \mathrm{MHz}$ ). Note that this clock rate accommodates a 24 -bit word length, even though only 20 bits are actually being used. The maximum clock rate of 25 MHz is guaranteed, but is not $100 \%$ final tested. The setup and hold timing relationships are shown in Figure 3.

## "Stopped Clock" Operation

The PCM63P is normally operated with a continuous clock input signal. If the clock is to be stopped between input data words, the last 20 bits shifted in are not actually shifted from the serial register to the latched parallel DAC register until Latch Enable (LE, P20) goes low. Latch Enable must remain low until after the first clock cycle of the next data word to insure proper DAC operation. In any case, the setup and hold times for Data and LE must be observed as shown in Figure 3.


FIGURE 3. Setup and Hold Timing Diagram.

| DIGITAL INPUT | ANALOG OUTPUT | CURRENT OUTPUT | VOLTAGE OUTPUT <br> (With External Op Amp) |
| :--- | :---: | :---: | :---: |
| $1,048,576 \mathrm{LSBs}$ | Full Scale Range | 4.00000000 mA | 6.00000000 V |
| 1 LSB | NA | 3.81469727 nA | $5.72204590 \mu \mathrm{~V}$ |
| 7 FFFF | HEX | +Full Scale | -1.99999619 mA |
| $00000_{\text {HEX }}$ | Bipolar Zero | 0.00000000 mA | 0.99999428 V |
| FFFF $_{\text {HEX }}$ | Bipolar Zero -1LSB | +0.00000381 mA | -0.0000000 V |
| $80000_{\text {HEX }}$ | Full Scale | +2.00000000 mA | -3.00000000 V |

TABLE II. Digital Input/Output Relationships.


FIGURE 2. Timing Diagram.

## For Immediate Assistance, Contact Your Local Salesperson

## INSTALLATION

## POWER SUPPLIES

Refer to Figure 4 for proper connection of the PCM63P in the voltage-out mode using the internal feedback resistor. The feedback resistor connections (P9 and P10) should be left open if not used. The PCM63P only requires a $\pm 5 \mathrm{~V}$ supply. Both positive supplies should be tied together at a single point. Similarly, both negative supplies should be connected together. No real advantage is gained by using separate analog and digital supplies. It is more important that both these supplies be as "clean" as possible to reduce coupling of supply noise to the output. Power supply decoupling capacitors should be used at each supply pin to maximize power supply rejection, as shown in Figure 4, regardless of how good the supplies are. Both commons should be connected to an analog ground plane as close to the PCM63P as possible.

## FILTER CAPACITOR REQUIREMENTS

As shown in Figure 4, various size decoupling capacitors can be used, with no special tolerances being required. The size of the offset decoupling capacitor is not critical either, with larger values (up to $100 \mu \mathrm{~F}$ ) giving slightly better SNR readings. All capacitors should be as close to the appropriate pins of the PCM63P as possible to reduce noise pickup from surrounding circuitry.

## MSB ADJUSTMENT CIRCUITRY

Near optimum performance can be maintained at all signal levels without using the optional MSB adjust circuitry of the PCM63P shown in Figure 5. Adjustability is provided for those cases where slightly better full-scale THD +N is
desired. Use of the MSB adjustments will only affect larger dynamic signals (between 0 dB and -6 dB ). This improvement comes from bettering the gain match between the upper and lower DACs at these signal levels. The change is realized by small adjustments in the bit-2 weights of each DAC. Great care should be taken, however, as improper adjustment will easily result in degraded performance.
In theory, the adjustments would seem very simple to perform, but in practice they are actually quite complex. The first step in the theoretical procedure would involve making each bit-2 weight ideal in relation to its code minus one value (adjusting each potentiometer for zero differential nonlinearity error at the bit-2 major carries). This would be the starting point of each $100 \mathrm{k} \Omega$ potentiometer for the next adjustment. Then, each potentiometer would be adjusted equally, in opposite directions, to achieve the lowest fullscale THD +N possible (reversing the direction of rotation


FIGURE 5. Optional Bit-2 Adjustment Circuitry.


FIGURE 4. Connection Diagram.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

for both if mo immediate improvement were noted). This procedure would require the generation of the digital bit-2 major carry code to the input of the PCM63P and a DVM or oscilloscope capable of reading the output voltage for a one LSB step $(5.72 \mu \mathrm{~V})$ in addition to a distortion analyzer.
A more practical approach would be to forego the minor correction for the bit-2 major carry adjustment and only adjust for upper and lower DAC gain matching. The problem is that just by connecting the MSB circuitry to the PCM63P, the odds are that the upper and lower bit-2 weights would be greatly changed from their unadjusted states and thereby adversely affect the desired gain adjustment. Just centering the $100 \mathrm{k} \Omega$ potentiometers would not necessarily provide the correct starting point. To guarantee that each $100 \mathrm{k} \Omega$ potentiometer would be set to the correct starting or null point (no current into or out of the MSB adjust pins), the voltage drop across each corresponding $330 \mathrm{k} \Omega$ resistor would have to measure 0 V . A voltage drop of $\pm 1.25 \mathrm{mV}$ across either $330 \mathrm{k} \Omega$ resistor would correspond to a $\pm 1 \mathrm{LSB}$ change in the null point from its unadjusted state (1LSB in current or $3.81 \mathrm{nA} \times 330 \mathrm{k} \Omega=1.26 \mathrm{mV}$ ). Once these starting points for each potentiometer had been set, each potentiometer would then be adjusted equally, in opposite directions, to achieve the lowest full-scale THD +N possible. If no immediate improvement were noted, the direction of rotation for both potentiometers would be reversed. One direction of potentiometer counter-rotations would only make the gain mismatch and resulting THD +N worse, while the opposite would gradually improve and then worsen the THD + N after passing through a no mismatch point. The determina-
tion of the correct starting direction would be arbitrary. This procedure still requires a good DVM in addition to a distortion analyzer.
Each user will have to determine if a small improvement in full-scale THD +N for their application is worth the expense of performing a proper MSB adjustment.

## APPLICATIONS

The most common application for the PCM63P is in highperformance and professional digital audio playback, such as in CD and DAT players. The circuit in Figure 6 shows the PCM63P in a typical combination with a digital interface format receiver chip (Yamaha YM3623), an 8x interpolating digital filter (Burr-Brown DF1700P), and two third-order low-pass anti-imaging filters (implemented using Burr-Brown OPA2604APs).

Using an $8 x$ digital filter increases the number of samples to the DAC by a factor of 8 , thereby reducing the need for a higher order reconstruction or anti-imaging analog filter on the DAC output. An analog filter can now be constructed using a simple phase-linear GIC (generalized immittance converter) architecture. Excellent sonic performance is achieved using a digital filter in the design, while reducing overall circuit complexity at the same time.

Because of its superior low-level performance, the PCM63P is also ideally suited for other high-performance applications such as direct digital synthesis (DDS).


For Immediate Assistance, Contact Your Local Salesperson


## ANALOG-TO-DIGITAL CONVERTERS

The Burr-Brown Analog-to-Digital (A/D) converter product line offers a broad selection of devices that enable you to choose the performance and price range ideally suited for your application. For example, the highperformance 12-bit ADC80, which converts to 12-bit accuracy in $25 \mu \mathrm{~s}$, was originated by Burr-Brown in 1975 and has become an industry standard. The recently introduced ADC603 is a 12 -bit, 10 MHz A/D converter that offers the industry's highest performance for RF signal processing applications. A high-resolution converter, the ADC76, converts 16 bits to $\pm 0.003 \%$ absolute accuracy in only $15 \mu$ s and is packaged in a 32-pin triple-wide dual-in-line package. Another performance category is total harmonic distortion for audio digital recording.
All devices are complete and fully specified, with a track record of high reliability proven both in the field as well as in internal qualification testing.


## ANALOG-TO-DIGITAL CONVERTERS SELECTION GUIDES

The Selection Guide shows parameters for the high grade. Refer to the Product Data Sheet for a full selection of grades. Models shown in boldface are new products introduced since publication of the previous Burr-Brown IC Data Book.

Boldface = NEW

| Description | Model ${ }^{\text {Re}}$ | Resolution (Bits) | Linearity Error (\%FSR) | $\begin{gathered} \text { Input } \\ \text { Range }\left(V^{(1)}\right. \\ \text { S } \end{gathered}$ | Conversio <br> Time or Sampling Rate ( $\mu \mathrm{s}$ ) | on <br> g NMC <br> Resolution | Temp Range ${ }^{(2)}$ | Pkg ${ }^{(3)}$ | $\begin{array}{ll} \text { Q, } \mathbf{B l}^{(4)} & \text { Page } \\ \text { Screen } & \text { No. } \end{array}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Data-Bus Interface | ADC700 | 16 | $\pm 0.003$ | 5, 10, 20 U/B | 317 | 14 | Mil, Ind, Com | TDIP | - 9.1-72 |
| Industry Std Pinouts | $\begin{aligned} & \text { ADC71 } \\ & \text { ADC76 } \end{aligned}$ | $\begin{aligned} & 16 \\ & 16 \end{aligned}$ | $\begin{aligned} & \pm 0.003 \\ & \pm 0.003 \end{aligned}$ | $\begin{aligned} & 5,10,20 \mathrm{U} / \mathrm{B} \\ & 5,10,20 \mathrm{U} / \mathrm{B} \end{aligned}$ | $\begin{array}{ll} 8 & 50 \\ 3 & 17 \end{array}$ | $\begin{aligned} & 14 \\ & 14 \end{aligned}$ | Ind, Com Ind, Com | $\begin{aligned} & \text { TDIP } \\ & \text { TDIP } \end{aligned}$ | $\begin{aligned} & \text { S9.1-4 } \\ & -\quad \mathbf{s 9 . 1 - 1 2} \end{aligned}$ |
| Sampling 574 Type | ADS574 | 12 | $\pm 0.012$ | 10, 20, U/B | 40kHz | 12 | Ind | $\begin{aligned} & \text { DIP, DDIP } \\ & \text { SO } \end{aligned}$ | - S9.1-42 |
| Sampling 774 Type | ADS774 | 12 | $\pm 0.012$ | 10, 20, U/B | 100kHz | 12 | Ind | $\begin{aligned} & \text { DIP, DDIP } \\ & \text { SO } \end{aligned}$ | - S9.1-42 |
| Sampling, Interface | ADS7800 | 12 | $\pm 0.012$ | 10,20 B | 333 kHz | 12 | Com, Ind | $\begin{aligned} & \text { DIP } \\ & \text { SO } \end{aligned}$ | - S9.1-72 |
| High-Accuracy, 4-Channel, AutoCalibration, Sampling | ADS7802 | 12 | $\pm 0.012$ | 0 to +5 | 8.5 | 12 | Ind | DDIP, PLCC | -S9.1-153 |
| Industry Std | ADC574A | 12 | $\pm 0.012$ | 10, 20 U/B | 25 | 12 | Mil, Ind, Com | DDIP | BI 9.1-52 |
| Pinout and | ADC674A | 12 | $\pm 0.012$ | 10, 20 U/B | 15 | 12 | Mil, Ind,Com | DDIP | BI 9.1-62 |
| Interface | ADC774 | 12 | $\pm 0.012$ | 10, 20 U/B | 8 | 12 | Mil, Ind,Com | DDIP | BI 9.1-32 |
| Sampling Sampling | ADS807 ADS808 | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | $\begin{aligned} & \pm 0.012 \\ & \pm 0.012 \end{aligned}$ | $\begin{aligned} & \text { 10, } 20 \text { U/B } \\ & 10,20 ~ U / B \end{aligned}$ | 100 kHz 100 kHz | $\begin{array}{ll} 2 & 12 \\ 2 & 12 \end{array}$ | Mil,Ind,Com Mil,Ind,Com | DDIP DDIP | BI S9.1-59 BI S9.1-59 |
| Medium Speed <br> Monolithic | ADC80AG <br> ADC8OMAH | $\begin{array}{r} 12 \\ H \quad 12 \end{array}$ | $\begin{aligned} & \pm 0.012 \\ & \pm 0.012 \end{aligned}$ | $\begin{aligned} & 5,10,20 \text { U/B } \\ & 5,10,20 \text { U/B } \end{aligned}$ | $\begin{array}{ll} 3 & 25 \\ 3 & 25 \end{array}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | Ind Ind | $\begin{aligned} & \text { TDIP } \\ & \text { TDIP } \end{aligned}$ | BI $9.1-20$ <br> BI $9.1-36$ |
| Medium Speed | $\begin{aligned} & \text { ADC84KG } \\ & \text { ADC85H } \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | $\begin{aligned} & \pm 0.012 \\ & \pm 0.012 \end{aligned}$ | $\begin{aligned} & 5,10,20 \mathrm{U} / \mathrm{B} \\ & 5,10,20 \mathrm{U} / \mathrm{B} \end{aligned}$ | $\begin{array}{ll} 3 & 10 \\ 3 & 10 \end{array}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | Ind Com | $\begin{aligned} & \text { TDIP } \\ & \text { TDIP } \end{aligned}$ | $\begin{array}{cr} \text { BI } & 9.1-44 \\ \mathrm{Q}, \mathrm{BI} & 9.1-44 \end{array}$ |
| Mil Temperature Range | ADC87H | 12 | $\pm 0.012$ | 5, 10,20 U/B | 10 | 12 | Mil | TDIP | Q 9.1-44 |
| Serial Output | ADC804 | 12 | $\pm 0.012$ | 5,10,20 U/B | 17 | 12 | Mil, Ind,Com | DDIP | Q, BI 9.1-78 |

NOTES: (1) $\mathrm{U} / \mathrm{B}$ indicates the input voltage range for the model: $\mathrm{U}=$ unipolar, $\mathrm{B}=$ Bipolar. (2) $\mathrm{Com}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, Ind $=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, Mil $=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. (3) DIP $=0.3^{\prime \prime}$ wide DIP, DDIP $=0.6^{\prime \prime}$ wide DIP, TDIP $=0.9^{\prime \prime}$ wide DIP, PLCC $=$ Plastic Leaded Chip Carrier, $S O=$ Small Outline Surface Mount. (4) Q indicates optional reliability screening is available for this model. Bl indicates that an optional 160 hour burn-in is available for this model.


Boldface $=$ NEW

| Description | Model | Resolution (Bits) | Linearity Error, $\max (\% \mathrm{FSR})$ | Input Range (V) | Conversion Ti or Sampling Rate ( $\mu \mathrm{s}$ ) | $\begin{aligned} & \text { ime } \\ & \text { THD } \\ & \text { (dB, typ) } \end{aligned}$ | Temp <br> Range ${ }^{(1)}$ | Pkg ${ }^{(2)}$ | $\begin{gathered} \mathbf{Q}^{(3)} \\ \text { Screen } \end{gathered}$ | $\begin{gathered} \text { Page } \\ \text { No. } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| High | ADC701 | 16 | $\pm 0.003$ | 10V/20V | 1.5 | 94w/SHC702 | Com | TDIP | - | S9.2-137 |
| Accuracy, High Resolution |  |  |  |  |  |  |  |  |  |  |



| Description | Model | Resolution (Bits) | Typical Linearity Error | Input <br> Range <br> (V) | Time or Sampling Rate ( $\mu \mathrm{s}$ ) | THD +N dB, max ( $\mathrm{V}_{\mathrm{w}}= \pm \mathrm{FS}$ ) | Output Format | Pkg ${ }^{(1)}$ | Page No. ${ }^{(4)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| High <br> Performance | PCM75 | 16 | $\begin{aligned} & \text { 15-Bit } \\ & \text { 14-Bit } \end{aligned}$ | $\begin{gathered} \pm 2.5, \pm 5 \\ \pm 10 \mathrm{~V} \end{gathered}$ | 17 | $\begin{aligned} & -84(\mathrm{~J}) \\ & -88(\mathrm{~K}) \end{aligned}$ | Parallel or Serial | TDIP | 9.2-136 |
| Low Cost | PCM78 | 16 | 14-Bit | $\pm 3$ | 5 | -88 | Serial | DDIP | S9.2-165 |
| Dual | PCM1750 | 18 | 14-Bit | $\pm 2.75$ | 5 | -90 (P) | Serial | DDIP | S9.2-187 |
| Single Channel | DSP101 | 18 | 14-Bit | $\pm 2.75$ | 5 | -90 | Serial | DDIP | S14-4 |
| Dual Channel | DSP102 | 18 | 14-Bit | $\pm 2.75$ | 5 | -90 | Serial | DDIP | S14-4 |

NOTES: (1) DIP $=0.3^{n}$ wide DIP, DDIP $=0.6^{n \prime}$ wide DIP, TDIP $=0.9^{n}$ wide DIP, PLCC $=$ Plastic Leaded Chip Carrier, $S O=$ Small
Outline Surface Mount.

BURR-BROWN®


## 16-Bit <br> ANALOG-TO-DIGITAL CONVERTER

## FEATURES

- 16-BIT RESOLUTION
$\pm 0.003 \%$ MAXIMUM NONLINEARITY
- COMPACT DESIGN: 32-pin Hermetic Ceramic Package
- CONVERSION SPEED: $50 \mu \mathrm{~s}$ max
- LOW COST


## DESCRIPTION

The ADC71 is a low cost, high quality, 16 -bit successive approximation analog-to-digital converter. It uses laser-trimmed ICs and is packaged in a convenient 32pin hermetic ceramic dual-in-line package. The converter is complete with internal reference, clock, comparator, and thin-film scaling resistors, which allow selection of analog input ranges of $\pm 2.5 \mathrm{~V}, \pm 5 \mathrm{~V}$, $\pm 10 \mathrm{~V}, 0$ to $+5 \mathrm{~V}, 0$ to +10 V and 0 to +20 V .

Data is available in parallel and serial form with corresponding clock and status output. All digital inputs and outputs are TTL-compatible.

Power supply voltages are $\pm 15 \mathrm{VDC}$ and +5 VDC .


International Alrport industrial Park - Malling Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tei: (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP • Telex: 066-6491 • FAX: (602) 889-1510 • Imimediate Product Info: (800) 548-6132

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## SPECIFICATIONS

electrical
$\mathrm{At}+25^{\circ} \mathrm{C}$ and rated power supplies unless otherwise noted.


NOTES: (1) CMOS/TTL compatible, i.e., Logic " 0 " $=0.8 \mathrm{~V}$, max Logic " 1 " $=2.0 \mathrm{~V}$, min for inputs. for digital outputs Logic " 0 " $=+0.4 \mathrm{~V}$, max Logic " 1 " $=2.4 \mathrm{~V}$ min. (2) Adjustable to zero. (3) FSR means Full Scale Range. for example, unit connected for $\pm 10 \mathrm{~V}$ range has 20V FSR. (4) Conversion time may be shortened with "Short Cycle" set for lower resolution, see "Additional Connections Required" section. (5) See Table I. CSB - Complementary Straight Binary. COB - Complementary Offset Binary. CTC - Complementary Two's Complement. (6) CTC coding obtained by inverting MSB (Pin 1).

MECHANICAL
G Package - 32-Pin Hermetic DIP


|  | INCHES |  | MILLIMETERS |  |
| :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |
| A | 1.580 | 1.620 | 40.13 | 41.15 |
| B | .880 | .900 | 22.35 | 22.86 |
| C | .138 | .186 | 3.51 | 4.72 |
| D | .016 | .020 | 0.41 | 0.51 |
| F | .040 TYP | 1.02 TYP |  |  |
| G | .100 BASIC | 2.54 BASIC |  |  |
| H | .044 | .056 | 1.12 | 1.42 |
| J | .009 | .012 | 0.23 | 0.30 |
| K | .165 | .185 | 4.19 | 4.70 |
| L | .900 | .920 | 22.86 | 23.37 |
| N | .040 | .060 | 1.02 | 1.52 |

NOTE: Leads in true position within 0.01" ( 0.25 mm ) R at MMC at seating plane. Pin numbers shown for reference only. Numbers may not be marked on package.


## ABSOLUTE MAXIMUM SPECIFICATIONS

| $+\mathrm{V}_{\mathrm{cc}}$ to Common $\qquad$ 0 to +16.5 V <br> $-V_{c c}$ to Common $\qquad$ 0 V to -16.5 V <br> $+V_{D o}$ to Common $\qquad$ OV to +7 V <br> Analog Common to Digital Common $\qquad$ $\pm 0.5 \mathrm{~V}$ <br> Logic Inputs to Common $\qquad$ <br> Maximum Power Dissipation $\qquad$ OV to $\mathrm{V}_{\mathrm{od}}$ 1000 mW <br> Lead Temperature (10s) $\qquad$ $300^{\circ} \mathrm{C}$ |  |
| :---: | :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

ORDERING INFORMATION

| MODEL | TEMP RANGE | NONLINEARITY |
| :--- | :---: | :---: |
| ADC71JG | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 0.006 \%$ FSR |
| ADC71KG | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 0.003 \%$ FSR |
| ADC71AG | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 0.006 \%$ FSR |
| ADC71BG | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 0.003 \%$ FSR |

PIN CONFIGURATION


## TYPICAL PERFORMANCE CURVES



## DISCUSSION OF PERFORMANCE

The accuracy of a successive approximation $A / D$ converter is described by the transfer function shown in Figure 1. All successive approximation A/D converters have an inherent Quantization Error of $\pm 1 / 2$ LSB. The remaining errors in the A/D converter are combinations of analog errors due to the linear circuitry, matching and tracking properties of the ladder and scaling networks, power supply rejection, and reference errors. In summary, these errors consist of initial errors including Gain, Offset, Linearity, Differential Linearity, and Power Supply Sensitivity. Initial Gain and Offset errors may be adjusted to zero. Gain drift over temperature rotates the line (Figure 1) about the zero or minus full scale point (all bits Off) and Offset drift shifts the line left or right over the operating temperature range. Linearity error is unadjustable and is the most meaningful indicator of $A / D$ converter accuracy. Linearity error is the deviation of an actual bit transition from the ideal transition value at any


FIGURE 1. Input vs Output for an Ideal Bipolar A/D Converter.

level over the range of the A/D converter. A Differential Linearity error of $\pm 1 / 2$ LSB means that the width of each bit step over the range of the $\mathrm{A} / \mathrm{D}$ converter is $1 \mathrm{LSB}, \pm 1 / 2 \mathrm{LSB}$.
The ADC71 is monotonic, assuring that the output digital code either increases or remains the same for increasing analog input signals. Burr-Brown guarantees that these converters will have no missing codes over a specified temperature range when short-cycled for 14-bit operation.

## TIMING CONSIDERATIONS

The timing diagram (Figure 2) assumes an analog input such that the positive true digital word 1001100010010110 exists. The output will be complementary as shown in Figure 2 ( 0110011101101001 is the digital output). Figures 3 and 4 are timing diagrams showing the relationship of serial data to clock and valid data to status.

## DEFINITION OF DIGITAL CODES

## PARALLEL DATA

Two binary codes are available on the ADC71 parallel output; they are complementary (logic " 0 " is true) straight binary (CSB) for unipolar input signal ranges and complementary offset binary (COB) for bipolar input signal ranges. Complementary two's complement (CTC) may be obtained by inverting MSB (Pin 1).
Table I shows the LSB, transition values, and code definitions for each possible analog input signal range for $12-$, 13and 14-bit resolutions. Figure 5 shows the connections for 14 -bit resolution, parallel data output, with $\pm 10 \mathrm{~V}$ input.


NOTES: (1) The convert command must be at least 50 ns wide and must remain low during a conversion. The conversion is initiated by the "trailing edge" of the convert command. (2) $57 \mu \mathrm{~s}$ for 16 bits.

FIGURE 2. ADC71 Timing Diagram.


FIGURE 3. Timing Relationship of Serial Data to Clock.


FIGURE 4. Timing Relationship of Valid Data to Status.

| Binary (BIN) Output | INPUT VOLTAGE RANGE AND LSB VALUES |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Analog Input Voltage Range | Defined As: | $\pm 10 \mathrm{~V}$ | $\pm 5 \mathrm{~V}$ | $\pm 2.5 \mathrm{~V}$ | 0 to +10V | 0 to +5V | 0 to +20V |
| Code Designation |  | $\begin{gathered} \mathrm{COB}^{(1)} \\ \text { or } \mathrm{CTC}^{(2)} \end{gathered}$ | $\begin{gathered} \mathrm{COB}^{(1)} \\ \text { or } \mathrm{CTC}^{(2)} \end{gathered}$ or CTC | $\begin{aligned} & \mathrm{COB}^{(1)} \\ & \text { or } \mathrm{CTC}^{(2)} \end{aligned}$ | $\mathrm{CSB}^{(3)}$ | CSB ${ }^{(3)}$ | CSB ${ }^{(3)}$ |
| One Least Significant Bit (LSB) | $\begin{aligned} & \frac{\text { FSR }}{2^{n}} \\ & n=12 \\ & n=13 \\ & n=14 \end{aligned}$ | $\begin{aligned} & \frac{20 \mathrm{~V}}{2^{n}} \\ & 4.88 \mathrm{mV} \\ & 2.44 \mathrm{mV} \\ & 1.22 \mathrm{mV} \end{aligned}$ | $\begin{gathered} \frac{10 \mathrm{~V}}{2^{n}} \\ 2.44 \mathrm{mV} \\ 1.22 \mathrm{mV} \\ 610 \mu \mathrm{~V} \end{gathered}$ | $\begin{gathered} \frac{5 V}{2^{n}} \\ 1.22 \mathrm{mV} \\ 610 \mu \mathrm{~V} \\ 305 \mu \mathrm{~V} \end{gathered}$ | $\begin{aligned} & \frac{10 \mathrm{~V}}{2^{n}} \\ & 2.44 \mathrm{mV} \\ & 1.22 \mathrm{mV} \\ & 610 \mu \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} \frac{5 \mathrm{~V}}{2^{n}} \\ 1.22 \mathrm{mV} \\ 610 \mu \mathrm{~V} \\ 305 \mu \mathrm{~V} \\ \hline \end{gathered}$ | $\begin{gathered} \frac{20 \mathrm{~V}}{2^{n}} \\ 4.88 \mathrm{mV} \\ 2.44 \mathrm{mV} \\ 1.22 \mathrm{mV} \end{gathered}$ |
| $\begin{aligned} & \text { Transition Values } \\ & \text { MSB LSB } \\ & 000 \ldots 000^{(4)} \\ & 011 . .111 \\ & 111 . . .110 \end{aligned}$ | +Full Scale Mid Scale -Full Scale | $\begin{gathered} +10 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ 0 \\ -10 \mathrm{~V}+1 / 2 \mathrm{LSB} \end{gathered}$ | $\begin{gathered} +5 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ 0 \\ -5 \mathrm{~V}+1 / 2 \mathrm{LSB} \end{gathered}$ | $\begin{gathered} +2.5 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ 0 \\ -2.5 \mathrm{~V}+1 / 2 \mathrm{LSB} \end{gathered}$ | $\begin{gathered} +10 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ +5 \mathrm{~V} \\ 0 \end{gathered}$ | $\begin{gathered} +5 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ +2.5 \mathrm{~V} \\ 0+1 / 2 \mathrm{LSB} \end{gathered}$ | $\begin{gathered} +20 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ +10 \mathrm{~V} \\ 0+1 / 2 \mathrm{LSB} \end{gathered}$ |

NOTES: (1) COB = Complementary Offset Binary. (2) Complementary Two's Complement-obtained by inverting the most significant bit MSB (pin 1). (3) CSB
$=$ Complementary Straight Binary. (4) Voltages given are the nominal value for transition to the code specified.
TABLE I. Input Voltages, Transition Values, LSB Values, and Code Definitions.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 5. ADC71 Connections for: $\pm 10 \mathrm{~V}$ Analog Input, 14-Bit Resolution (Short-Cycled), Parallel Data Output.

## SERIAL DATA

Two straight binary (complementary) codes are available on the serial output line: CSB and COB. The serial data is available only during conversion and appears with MSB occurring first. The serial data is synchronous with the internal clock as shown in the timing diagrams of Figures 2 and 3. The LSB and transition values shown in Table I also apply to the serial data output except for the CTC code.

## DISCUSSION OF SPECIFICATIONS

The ADC71 is specified to provide critical performance criteria for a wide variety of applications. The most critical specifications for an A/D converter are linearity, drift, gain and offset errors. This ADC is factory-trimmed and tested for all critical key specifications.

## GAIN AND OFFSET ERROR

Initial Gain and Offset errors are factory-trimmed to typically $\pm 0.1 \%$ of FSR (typically $\pm 0.05 \%$ for unipolar offset) at $25^{\circ} \mathrm{C}$. These errors may be trimmed to zero by connecting external trim potentiometers as shown in Figures 6 and 7.

## POWER SUPPLY SENSITIVITY

Changes in the DC power supplies will affect accuracy. The power supply sensitivity is specified for $\pm 0.003 \%$ of FSR/ $\% \Delta \mathrm{~V}_{\mathrm{s}}$ for $\pm 15 \mathrm{~V}$ supplies and $\pm 0.001 \%$ of $\mathrm{FSR} / \% \Delta_{\mathrm{s}}$ for +5 supplies. Normally, regulated power supplies with $1 \%$ or less ripple are recommended for use with this ADC. See Layout Precautions, Power Supply Decoupling and Figure 8.


FIGURE 6. Two Methods of Connecting Optional Offset Adjust with a $0.4 \%$ of FSR of Adjustment.


FIGURE 7. Connecting Optional Gain Adjust with a $0.2 \%$ Range of Adjustment.


FIGURE 8. Recommended Power Supply Decoupling.

## LAYOUT AND OPERATING INSTRUCTIONS

## LAYOUT PRECAUTIONS

Analog and digital common are not connected internally in the ADC71 but should be connected together as close to the unit as possible, preferably to a large plane under the ADC. If these grounds must be run separately, use wide conductor patterns and a $0.01 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F}$ non-polarized bypass capacitor between analog and digital commons at the unit. Low impedance analog and digital commons returns are essential for low noise performance. Coupling between analog inputs and digital lines should be minimized by careful layout. The comparator input (Pin 27) is extremely sensitive to noise. Any connection to this point should be as short as possible and shielded by Analog Common patterns.

## POWER SUPPLY DECOUPLING

The power supplies should be bypassed with tantalum capacitors as shown in Figure 8 to obtain noise free operation. These capacitors should be located close to the ADC.

## INPUT SCALING

The analog input should be scaled as close to the maximum input signal range as possible in order to utilize the maximum signal resolution of the A/D converter. Connect the input signal as shown in Table II. See Figure 9 for circuit details.

| Input <br> Signal <br> Range | Output <br> Code | Connect <br> Pin 26 <br> To Pin | Connect <br> Pin 24 <br> To | Connect <br> Input <br> Signal <br> To Pin |
| :---: | :---: | :---: | :---: | :---: |
| $\pm 10 \mathrm{~V}$ | COB or CTC* | 27 | Input Signal | 24 |
| $\pm 5 \mathrm{~V}$ | COB or CTC* | 27 | Open | 25 |
| $\pm 2.5 \mathrm{~V}$ | COB or CTC* | 27 | Pin 27 | 25 |
| 0 to +5 V | CSB | 22 | Pin 27 | 25 |
| 0 to +10 V | CSB | 22 | Open | 25 |
| 0 to +20 V | CSB | 22 | Input Signal | 24 |

*Obtained by inverting MSB pin 1.
TABLE II. ADC71 Input Scaling Connections.


FIGURE 9. ADC71 Input Scaling Circuit.

## OPTIONAL EXTERNAL GAIN AND OFFSET ADJUSTMENTS

Gain and Offset errors may be trimmed to zero using external gain and offset trim potentiometers connected to the ADC as shown in Figure 6 and 7. Multiturn potentiometers with $100 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ or better TCRs are recommended for minimum drift over temperature and time. These pots may be any value from $10 \mathrm{k} \Omega$ to $100 \mathrm{k} \Omega$. All resistors should be $20 \%$ carbon or better. Pin 29 (Gain Adjust) and Pin 27 (Offset Adjust) may be left open of no external adjustment is required.

## ADJUSTMENT PROCEDURE

OFFSET - Connect the Offset potentiometer (make sure $\mathrm{R}_{1}$ is as close to pin 27 as possible) as shown in Figure 6. Sweep the input through the end point transition voltage that should cause an output transition to all bits Off ( $\mathrm{E}_{\mathrm{IN}}$ ).
Adjust the Offset potentiometer until the actual end point transition voltage occurs at $\mathrm{E}_{\mathrm{IN}}$. The ideal transition voltage values of the input are given in Table I.
GAIN - Connect the Gain Adjust potentiometer as shown in Figure 7. Sweep the input through the end point transition voltage that should cause an output transition to all bits on ( $\mathrm{E}_{\mathrm{IN}}$ ). Adjust the Gain potentiometer until the actual end point transition voltage occurs at $\mathrm{E}_{\mathrm{IN}}$.
Table I details the transition voltage levels required.

## CONVERT COMMAND CONSIDERATIONS

Convert command resets the converter whenever taken high. This insures a valid conversion on the first conversion after power-up.
Convert command must stay low during a conversion unless it is desired to reset the converter during a conversion.

## ADDITIONAL CONNECTIONS REQUIRED

The ADC71 may be operated at faster speeds by connecting the Short-Cycle Input, pin 32, as shown in Table III. Conversion speeds, linearity, and resolutions are shown for reference.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## OUTPUT DRIVE

Normally all ADC71 logic outputs will drive two standard TTL loads; however, if long digital lines must be driver, external logic buffers are recommended.

## HEAT DISSIPATION

The ADC71 dissipates approximately 0.6 W (typical) and the packages have a case-to-ambient thermal resistance ( $\theta_{\text {CA }}$ ) of $25^{\circ} \mathrm{C} / \mathrm{W}$. For operation above $85^{\circ} \mathrm{C}, \theta_{\mathrm{CA}}$ should be lowered by a heat sink or by forced air over the surface of the package. See Figure 10 for $\theta_{\mathrm{CA}}$ requirement above $85^{\circ} \mathrm{C}$. If the converter is mounted on a PC card, improved thermal contact with the copper ground plane under the case can be achieved using a silicone heat sink compound. On a 0.062 " thick PC card with a 16 square in ( min ) area, this techniques will allow operation to $85^{\circ} \mathrm{C}$.

| Resolution (Bits) | 16 | 14 | 13 | 12 |
| :--- | :---: | :---: | :---: | :---: |
| Connect Pin 32 to <br> Maximum Conversion <br> Speed ( $\mu \mathrm{S})^{(1)}$ <br> Maximum Nonlinearity <br> at $25^{\circ} \mathrm{C}(\%$ of FSR) <br> $0.003^{(2)}$ | Open | Pin 15 | Pin 14 | Pin 13 |
| $0.003^{(2)}$ | 0.006 | 0.006 |  |  |

NOTES: (1) Max conversion time to maintain specified nonlinearity error. (2) BH and KH models only.

TABLE III. Short-Cycle Connections and Specifications for 12- to 14-Bit Resolutions.


FIGURE 10. $\theta_{\mathrm{CA}}$ Requirement Above $85^{\circ} \mathrm{C}$.

BURR-BROWN®


## 16-Bit <br> ANALOG-TO-DIGITAL CONVERTER

## FEATURES

- COMPACT DESIGN: 32-Pin Hermetic Side-Brazed Package
- 16-BIT RESOLUTION
- LINEARITY ERROR $\pm 0.003 \% \max (\mathrm{KH}, \mathrm{BH})$
- NO MISSING CODES GUARANTEED FROM $-25^{\circ} \mathrm{C}$ TO $+85^{\circ} \mathrm{C}$
- $17 \mu \mathrm{~s}$ CONVERSION TIME (16-Bit)
- SERIAL AND PARALLEL OUTPUTS
- LOW COST


## DESCRIPTION

The ADC76 is a low cost, high quality, 16 -bit successive approximation analog-to-digital converter. The ADC76 uses state-of-the-art laser-trimmed IC thinfilm resistors and is packaged in a hermetic 32-pin dual-in-line package. The converter is complete with internal reference, short cycling capabilities, serial output, and thin-film scaling resistors, which allow selection of analog input ranges of $\pm 2.5 \mathrm{~V}, \pm 5 \mathrm{~V}, \pm 10 \mathrm{~V}, 0$ to $+5 \mathrm{~V}, 0$ to +10 V and 0 to +20 V .
It is specified for operation over two temperature ranges: $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}(\mathrm{J}, \mathrm{K})$ and $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}(\mathrm{A}$, B).

Data is available in parallel and serial form with corresponding clock and status output. All digital inputs and outputs are TTL-compatible.

Power supply voltages are $\pm 15 \mathrm{VDC}$ and +5 VDC .


International Airport Industrial Park - Mailing Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tel: (602) 746-1111 - Twx: 910-952-1111 . Cable: BBRCORP . Telex: 066-6491 • FAX: (602) 889-1510 • Immediate Product Info: (800) 548-6132

## SPECIFICATIONS

## ELECTRICAL

At $+25^{\circ} \mathrm{C}$ and rated power supplies unless otherwise noted.


[^25]MECHANICAL


## ABSOLUTE MAXIMUM SPECIFICATIONS

| $+V_{c c}$ to Common .................................................................... 0 to +16.5V <br> $-\mathrm{V}_{\mathrm{cc}}$ to Common ................................................................. 0 V to -16.5 V <br> $+V_{D 0}$ to Common $\qquad$ 0 V to +7 V <br> Analog Common to Digital Common $\qquad$ $\pm 0.5 \mathrm{~V}$ <br> Logic Inputs to Common $\qquad$ 0 V to $\mathrm{V}_{\mathrm{od}}$ <br> Maximum Power Dissipation $\qquad$ 1000 mW <br> Lead Temperature (10s) $\qquad$ $.300^{\circ} \mathrm{C}$ |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

## PIN CONFIGURATION



## TYPICAL PERFORMANCE CURVES



## THEORY OF OPERATION

The accuracy of a successive approximation A/D converter is described by the transfer function shown in Figure 1. All successive approximation $A / D$ converters have an inherent quantization error of $\pm 1 / 2 \mathrm{LSB}$. The remaining errors in the A/D converter are combinations of analog errors due to the linear circuitry, matching and tracking properties of the ladder and scaling networks, power supply rejection, and reference errors. In summary, these errors consist of initial errors including Gain, Offset, Linearity, Differential Linearity, and Power Supply Sensitivity. Initial Gain and Offset errors may be adjusted to zero. Gain drift over temperature rotates the line (Figure l) about the zero or minus full scale point (all bits Off) and Offset drift shifts the line left or right over the operating temperature range. Linearity error is unadjustable and is the most meaningful indicator of $A / D$ converter accuracy. Linearity error is the deviation of an actual bit transition from the ideal transition value at any level over the range of the $A / D$ converter. A differential linearity error of $\pm 1 / 2 \mathrm{LSB}$ means that the width of each bit step over the range of the $\mathrm{A} / \mathrm{D}$ converter is $1 \mathrm{LSB}, \pm 1 / 2 \mathrm{LSB}$.


FIGURE 1. Input vs Output for an Ideal Bipolar A/D Converter.


The ADC76 is also monotonic, assuring that the output digital code either increases or remains the same for increasing analog input signals. Burr-Brown also guarantees that this converter will have no missing codes over a specified temperature range when short cycled for 14-bit operation

## TIMING CONSIDERATIONS

The timing diagram in Figure 2 assumes an analog input such that the positive true digital word 1001100010010110 exists. The output will be complementary as shown in Figure 2 ( 0110011101101001 is the digital output). Figures 3 and 4 are timing diagrams showing the relationship of serial data to clock, and valid data to status.

## DIGITAL CODES

## Parallel Data

Two binary codes are available on the ADC76 parallel output: they are complementary (logic " 0 " is true) straight binary (CSB) for unipolar input signal ranges, and complementary offset binary (COB) for bipolar input signal ranges. Complementary two's complement (CTC) may be obtained by inverting the MSB (pin 1).
Table I shows the LSB, transition values, and code definitions for each possible analog input signal range for 12-, 13and 14 -bit resolutions. Figure 5 shows the connections for 14-bit resolution, parallel data output, with $\pm 10 \mathrm{~V}$ input.

## Serial Data

Two straight binary (complementary) codes are available on the serial output line: CSB and COB. The serial data is available only during conversion and appears with MSB occurring first. The serial data is synchronous with the internal clock as shown in the timing diagrams of Figures 2 and 3. The LSB and transition values shown in Table I also apply to the serial data output except for the CTC code.


NOTES: (1) The convert command must be at least 50 ns wide and must remain low during a conversion. The conversion is initiated by the "trailing edge" of the convert command. (2) $17 \mu \mathrm{~s}$ for 16 bits.

FIGURE 2. ADC76 Timing Diagram.


FIGURE 3. Timing Relationship of Serial Data to Clock.


FIGURE 4. Timing Relationship of Valid Data to Status.

| BINARY <br> (BIN) OUTPUT | INPUT VOLTAGE RANGE AND LSB VALUES |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Analog input Voltage Range | Defined As: | $\pm 10 \mathrm{~V}$ | $\pm 5 \mathrm{~V}$ | $\pm 2.5 \mathrm{~V}$ | 0 to +1OV | 0 to +5 V | 0 to +20 V |
| Code Designation |  | $\begin{gathered} \mathrm{COB}^{(1)} \\ \text { or } \mathrm{CTC}^{(2)} \end{gathered}$ | $\begin{aligned} & \mathrm{COB}^{(1)} \\ & \text { or } \mathrm{CTC}^{(2)} \end{aligned}$ | $\begin{gathered} \mathrm{COB}^{(1)} \\ \text { or } \mathrm{CTC}^{(2)} \end{gathered}$ | CSB ${ }^{(3)}$ | $\mathrm{CSB}^{(3)}$ | CSB ${ }^{(3)}$ |
| One Least Significant Bit (LSB) | $\begin{aligned} & \frac{\text { FSR }}{2^{n}} \\ & n=12 \\ & n=13 \\ & n=14 \end{aligned}$ | $\begin{aligned} & \frac{20 \mathrm{~V}}{2^{n}} \\ & 4.88 \mathrm{mV} \\ & 2.44 \mathrm{mV} \\ & 1.22 \mathrm{mV} \end{aligned}$ | $\begin{aligned} & \frac{10 \mathrm{~V}}{2^{n}} \\ & 2.44 \mathrm{mV} \\ & 1.22 \mathrm{mV} \\ & 610 \mu \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \frac{5 \mathrm{~V}}{2^{n}} \\ & 1.22 \mathrm{mV} \\ & 610 \mu \mathrm{~V} \\ & 305 \mu \mathrm{~V} \end{aligned}$ | $\begin{gathered} \frac{10 \mathrm{~V}}{2^{n}} \\ 2.44 \mathrm{mV} \\ 1.22 \mathrm{mV} \\ 610 \mu \mathrm{~V} \end{gathered}$ | $\begin{aligned} & \frac{5 \mathrm{~V}}{2^{n}} \\ & 1.22 \mathrm{mV} \\ & 610 \mu \mathrm{~V} \\ & 305 \mu \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \frac{20 \mathrm{~V}}{2^{n}} \\ & 4.88 \mathrm{mV} \\ & 2.44 \mathrm{mV} \\ & 1.22 \mathrm{mV} \end{aligned}$ |
| Transition Values MSB LSB $\begin{aligned} & 000 \ldots 000^{(4)} \\ & 011 \ldots 11 \\ & 111 \ldots 110 \end{aligned}$ | +Full Scale <br> Mid Scale <br> -Full Scale | $\begin{gathered} +10 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ 0 \\ -10 \mathrm{~V}+1 / 2 \mathrm{LSB} \end{gathered}$ | $\begin{gathered} +5 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ 0 \\ -5 \mathrm{~V}+1 / 2 \mathrm{LSB} \end{gathered}$ | $\begin{gathered} +2.5 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ 0 \\ -2.5 \mathrm{~V}+1 / 2 \mathrm{LSB} \end{gathered}$ | $\begin{gathered} +10 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ +5 \mathrm{~V} \\ 0+1 / 2 \mathrm{LSB} \end{gathered}$ | $\begin{gathered} +5 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ +2.5 \mathrm{~V} \\ 0+1 / 2 \mathrm{LSB} \end{gathered}$ | $\begin{gathered} +20 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ +10 \mathrm{~V} \\ 0+1 / 2 \mathrm{LSB} \end{gathered}$ |
| NOTES: (1) COB = Complementary Offset Binary. (2) Complementary Two's Complement-obtained by inverting the most significant bit MSB (pin 1). (3) CSB = Complementary Straight Binary. (4) Voltages given are the nominal value for transition to the code specified. |  |  |  |  |  |  |  |

TABLE I. Input Voltages, Transition Values, LSB Values, and Code Definitions.


FIGURE 5. ADC76 Connections for: $\pm 10 \mathrm{~V}$ Analog Input, 14-Bit Resolution (Short-Cycled), Parallel Data Output.

## DISCUSSION OF SPECIFICATIONS

The ADC76 is specified to meet critical performance criteria for a wide variety of applications. The most critical specifications for an A/D converter are linearity, drift, gain and offset errors, and conversion speed effects on accuracy. This ADC is factory-trimmed and tested for all critical key specifications.

## GAIN AND OFFSET ERROR

Initial Gain and Offset errors are factory-trimmed to typically $\pm 0.1 \%$ of FSR ( $\pm 0.05 \%$ for unipolar offset) at $25^{\circ} \mathrm{C}$. These errors may be trimmed to zero by connecting external trim potentiometers as shown in Figures 10 and 11.

## POWER SUPPLY SENSITIVITY

Changes in the DC power supply voltages will affect accuracy. The ADC76 power supply sensitivity is specified at $\pm 0.003 \%$ of $\mathrm{FSR} / \% \mathrm{~V}_{\mathrm{s}}$ for the $\pm 15 \mathrm{~V}$ supplies and $\pm 0.0015 \%$ of FSR $/ \% \mathrm{~V}_{\mathrm{s}}$ for the +5 V supply. Normally, regulated power supplies with $1 \%$ or less ripple are recommended for use with this ADC. See Layout Precautions, Power Supply Decoupling, and Figure 7.

## LINEARITY ERROR

Linearity error is not adjustable and is the most meaningful indicator of A/D converter accuracy. Linearity is the deviation of an actual bit transition from the ideal transition value at any level over the range of the $A / D$ converter.

## DIFFERENTIAL LINEARITY ERROR

Differential linearity describes the step size between transition values. A differential linearity error of $\pm 0.003 \%$ of FSR indicates that the size of any step may not vary from the ideal step size by more than $0.003 \%$ of Full Scale Range.

## ACCURACY VERSUS SPEED

In successive approximation A/D converters, the conversion speed affects linearity and differential linearity errors. Conversion speed and its effect on linearity and differential linearity errors for the ADC76 are shown in Figure 6.


FIGURE 6. Linearity Versus Conversion Time.

## For Immediate Assistance, Contact Your Local Salesperson

## LAYOUT AND OPERATING INSTRUCTIONS

## LAYOUT PRECAUTIONS

Analog and digital common are not connected internally in the ADC76, but should be connected together as close to the unit as possible, preferably to a large plane under the ADC. If these grounds must be run separately, use a wide conductor pattern and a $0.01 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F}$ nonpolarized bypass capacitor between analog and digital commons at the unit. Low impedance analog and digital common returns are essential for low noise performance. Coupling between analog inputs and digital lines should be minimized by careful layout. The comparator input (pin 27) is extremely sensitive to noise. Any connection to this point should be as short as possible and shielded by Analog Common or $\pm 15 \mathrm{VDC}$ supply patterns.

## POWER SUPPLY DECOUPLING

The power supplies should be bypassed with tantalum or electrolytic capacitors as shown in Figure 7 to obtain noise free operation. These capacitors should be located close to the ADC.


FIGURE 7. Recommended Power Supply Decoupling.

## INPUT SCALING

The analog input should be scaled as close to the maximum input signal range as possible in order to utilize the maximum signal resolution of the A/D converter. Connect the input signal as shown in Table II. See Figure 8 for circuit details.

| INPUT <br> SIGNAL <br> RANGE | OUTPUT <br> CODE | CONNECT <br> PIN 26 <br> TO PIN | CONNECT <br> PIN 24 <br> TO | CONNECT <br> INPUT <br> SIGNAL <br> TO PIN |
| :---: | :---: | :---: | :---: | :---: |
| $\pm 10 \mathrm{~V}$ | COB or CTC* | 27 | Input Signal | 24 |
| $\pm 5 \mathrm{~V}$ | COB or CTC* | 27 | Open | 25 |
| $\pm 2.5 \mathrm{~V}$ | COB or CTC* | 27 | Pin 27 | 25 |
| 0 to +5 V | CSB | 22 | Pin 27 | 25 |
| 0 to +10 V | CSB | 22 | Open | 25 |
| 0 to +20 V | CSB | 22 | Input Signal | 24 |

*Obtained by inverting MSB pin 1.
TABLE II. ADC76 Input Scaling Connections.


FIGURE 8. ADC76 Input Scaling Circuit.

## OUTPUT DRIVE

Normally all ADC76 logic outputs will drive two standard TTL loads; however, if long digital lines must be driven, external logic buffers are recommended.

## INPUT IMPEDANCE

The input signal to the ADC76 should be low impedance, such as the output of an op amp, to avoid any errors due to the relatively low input impedance of the ADC76.
If this impedance is not low, a buffer amplifier should be added between the input signal and the direct input to the ADC76 as shown in Figure 9.


FIGURE 9. Source Impedance Buffering.

## OPTIONAL EXTERNAL GAIN AND OFFSET ADJUSTMENTS

Gain and Offset errors may be trimmed to zero using external gain and offset trim potentiometers connected to the ADC as shown in Figures 10 and 11. Multiturn potentiometers with $100 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ or better TCRs are recommended for minimum drift over temperature and time. These pots may be any value from $10 \mathrm{k} \Omega$ to $100 \mathrm{k} \Omega$. All resistors should be $20 \%$ carbon or better. Pin 29 (Gain Adjust) and pin 27 (Offset Adjust) may be left open if no external adjustment is required; however, pin 29 should always be bypassed with $0.01 \mu \mathrm{~F}$ to Analog Common.

## ADJUSTMENT PROCEDURE

Offset-Connect the Offset potentiometer (make sure $R_{1}$ is as close to pin 27 as possible) as shown in Figure 10.
Sweep the input through the end point transition voltage that should cause an output transition to all bits off ( $\mathrm{E}_{\mathbb{I N}}$ Off), Figure 1.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 10. Two Methods of Connecting Optional Offset Adjust.


FIGURE 11. Connecting Optional Gain Adjust.
Adjust the Offset potentiometer until the actual end point transition voltage occurs at $\mathrm{E}_{\mathrm{IN}}$ Off. The ideal transition voltage values of the input are given in Table I.
Gain-Connect the Gain adjust potentiometer as shown in Figure 11. Sweep the input through the end point transition voltage; that should cause an output transition to all bits on $\mathrm{E}_{\text {IN }}$ On. Adjust the Gain potentiometer until the actual end point transition voltage occurs at $\mathrm{E}_{\mathrm{IN}}$ On.
Table I details the transition voltage levels required.

## CONVERT COMMAND CONSIDERATIONS

Convert command resets the converter whenever taken high. This insures a valid conversion on the first conversion after power-up.
Convert command must stay low during a conversion unless it is desired to reset the converter during a conversion.

## OPTIONAL CONVERSION TIME ADJUSTMENT

The ADC76 may be operated with faster conversion times for resolutions less than 14 bits by connecting the Short Cycle (pin 32) as shown in Table III. Typical conversion times for the resolution and connections are indicated.

| Resolution (Bits) | 16 | 15 | 14 | 13 | 12 |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Connect Pin 32 to | Open | Pin 16 | Pin 15 | Pin 14 | Pin 13 |
| Typical Conversion Time | $17 \mu \mathrm{~s}$ | $16 \mu \mathrm{~s}$ | $15 \mu \mathrm{~s}$ | $13 \mu \mathrm{~s}$ | $12 \mu \mathrm{~s}$ |

TABLE III. Short Cycle Connections for 12- to 16 -Bit Resolutions.

Clock Rate Control may be connected to an external multiturn trim potentiometer with a TCR of $\pm 10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ or less as shown in Figure 12. The typical conversion time versus the Clock Rate Control voltage is shown in Figure 13. The effect of varying the conversion time and the resolution on Linearity Error and Differential Linearity Error is shown in Figure 6.


FIGURE 12. Clock Rate Control, Optional Fine Adjust.


FIGURE 13. Conversion Time vs Clock Rate Control Voltage.


## 16-Bit Resolution With Microprocessor Interface A/D CONVERTER

## FEATURES

- COMPLETE WITH REFERENCE, CLOCK, 8-BIT PORT MICROPROCESSOR INTERFACE
- CONVERSION TIME: $17 \mu \mathrm{~s}$ max
- LINEARITY ERROR: $\pm 0.003 \%$ FSR max
- NO MISSING CODES TO 14 BITS OVER TEMPERATURE
- SPECIFIED AT $\pm 12 \mathrm{~V}$ AND $\pm 15 \mathrm{~V}$ SUPPLIES
- OUTPUT BUFFER LATCH FOR IMPROVED INTERFACE TIMING FLEXIBILITY
- PARALLEL AND SERIAL DATA OUTPUT
- SMALL PACKAGE: 28-Pin DIP


## DESCRIPTION

The ADC700 is a complete 16 -bit resolution successive approximation analog-to-digital converter.
The reference circuit, containing a buried zener, is laser-trimmed for minimum temperature coefficient.

The clock oscillator is current-controlled for excellent stability over temperature. Gain and Zero errors may be externally trimmed to zero. Analog input ranges of 0 V to $+5 \mathrm{~V}, 0 \mathrm{~V}$ to $+10 \mathrm{~V}, 0 \mathrm{~V}$ to $+20 \mathrm{~V}, \pm 2.5 \mathrm{~V}, \pm 5 \mathrm{~V}$, and $\pm 10 \mathrm{~V}$ are available.
The conversion time is $17 \mu \mathrm{~s}$ max for a 16 -bit conversion over the three specification temperature ranges.
After a conversion, output data is stored in a latch separate from the successive approximation logic. This permits reading data during the next conversion, a feature that provides flexible interface timing, especially for interrupt-driven interfaces.
Data is available in two 8-bit bytes from TTL-compatible three-state output drivers. Output data is coded in Straight Binary for unipolar input signals and Bipolar Offset Binary or Twos complement for bipolar input signals. BOB or BTC is selected by a logic function available on one of the pins.
The ADC700 is available in commercial, industrial and military temperature ranges. It is packaged in a hermetic 28 -pin side-braze ceramic DIP.


International Alrport Industrial Park . Malling Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. . Tucson, AZ 85706 Tel: (602) 746-1111 . Twx: 910-952-1111 - Cable: BBRCORP . Telex: 066-6491 . FAX: (602) 889-1510 • Immediate Product Inf0: (800) 548-6132

## SPECIFICATIONS

ELECTRICAL
$T_{A}=25^{\circ} \mathrm{C}$ and at rated supplies: $\mathrm{V}_{D D}=+5 \mathrm{~V},+\mathrm{V}_{C C}=+12 \mathrm{~V}$ or $+15 \mathrm{~V},-\mathrm{V}_{C C}=-12 \mathrm{~V}$ or -15 V unless otherwise noted.

| CHARACTERISTICS | ADC700JH/AH/RH |  |  | ADC700KH/BH/SH |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| RESOLUTION |  |  | 16 |  |  | - | Bits |
| ANALOG INPUTS <br> Voltage Ranges <br> Bipolar <br> Unipolar <br> Impedance (Direct Input) $\begin{aligned} & 0 \mathrm{~V} \text { to }+5 \mathrm{~V}, \pm 2.5 \mathrm{~V} \\ & 0 \mathrm{~V} \text { to }+10 \mathrm{~V}, \pm 5 \mathrm{~V} \\ & 0 \mathrm{~V} \text { to }+20 \mathrm{~V}, \pm 10 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} \pm 2.5, \pm 5, \pm 1 \\ 5,0 \text { to }+10,0 \\ 2.5 \pm 1 \% \\ 5 \pm 1 \% \\ 10 \pm 1 \% \end{gathered}$ |  |  | * |  | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{k} \Omega \\ \mathrm{k} \Omega \\ \mathrm{k} \Omega \end{gathered}$ |
| DIGITAL SIGNALS (Over Specification Tempe Inputs <br> Logic Levels ${ }^{(1)}$ <br> $V_{i H}$ <br> $V_{1}$ $\begin{aligned} & \left.\mathrm{I}_{1 \mathrm{H}}=+2.7 \mathrm{~V}\right) \\ & \mathrm{I}_{\mathrm{L}}\left(\mathrm{~V}_{1}=+0.4 \mathrm{~V}\right) \end{aligned}$ <br> Outputs <br> Logic Levels $\begin{aligned} & V_{\mathrm{OL}} \quad\left(I_{\mathrm{OL}}=-1.6 \mathrm{~mA}\right) \\ & \mathrm{V}_{\mathrm{OH}} \quad\left(\mathrm{I}_{\mathrm{OH}}=+20 \mu \mathrm{~A}\right) \end{aligned}$ <br> learaae <br> Data Outputs Only, High Z | $\begin{gathered} +2.0 \\ 0 \end{gathered}$ $+2.4$ | 10 | $\begin{aligned} & +5.5 \\ & +0.8 \\ & \pm 10 \\ & \pm 20 \\ & +0.4 \end{aligned}$ | * | * |  | V <br> V $\mu \mathrm{A}$ $\mu \mathrm{A}$ <br> V V <br> nA |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |  |
| ACCURACY <br> Linearity Error Differential Linearity Error <br> Gain Error ${ }^{(3)}$ <br> Zero Error ${ }^{(3)}$ <br> Bipolar Zero <br> Unipolar Zero <br> Noise at Transitions (3op-p) <br> Power Supply Sensitivity $\begin{gathered} +V_{c c} \\ -V_{c c} \\ V_{D D} \end{gathered}$ |  | $\begin{gathered} \pm 0.1 \\ \\ \pm 0.1 \\ \pm 0.05 \\ \pm 0.001 \\ \\ \pm 0.0015 \\ \pm 0.0015 \\ \pm 0.0005 \end{gathered}$ | $\begin{gathered} \pm 0.006 \\ \pm 0.012 \\ \pm 0.2 \\ \\ \pm 0.2 \\ \pm 0.1 \\ \pm 0.003 \end{gathered}$ |  |  | $\begin{gathered} \pm 0.003 \\ \pm 0.006 \\ * \end{gathered}$ |  |
| DRIFT (Over Specification Temperature Range) <br> Gain Drift <br> Zero Drift <br> Bipolar Zero <br> Unipolar Zero <br> Linearity Drift <br> No Missing Codes Temperature Range JH (13-bit), KH (14-bit) <br> AH (13-bit), BH (14 bit) <br> RH (13-bit), SH (14-bit) | $\begin{gathered} 0 \\ -25 \\ -55 \end{gathered}$ | $\begin{aligned} & \pm 8 \\ & \pm 5 \\ & \pm 2 \\ & \pm 1 \end{aligned}$ | $\begin{gathered} \pm 15 \\ \\ \pm 10 \\ \pm 4 \\ \pm 3 \\ \\ +70 \\ +85 \\ +125 \end{gathered}$ | * | * | $\stackrel{.}{*}$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> ppm of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ ppm of FSR/ $/{ }^{\circ} \mathrm{C}$ ppm of FSR $/{ }^{\circ} \mathrm{C}$ <br> ${ }^{\circ} \mathrm{C}$ <br> ${ }^{\circ} \mathrm{C}$ <br> ${ }^{\circ} \mathrm{C}$ |
| CONVERSION TIME 16 bits |  | 15 | 17 |  | * | $\bullet$ | $\mu s$ |
| WARM-UP TIME | 5 |  |  | * |  |  | min |
| OUTPUT DATA CODES ${ }^{*}$ <br> Unipolar Parallel Bipolar Parallel ${ }^{(5)}$ Serial Output (NRZ) |  | $\begin{gathered} \text { USB } \\ \text { BTC, BOB } \\ \text { USB, BOB } \end{gathered}$ |  |  | * |  |  |
| POWER SUPPLY REQUIREMENTS <br> Voltage Range $+V_{c c}$ $-V_{c c}$ $V_{D D}$ <br> Current ${ }^{(5)}$ $+V_{c c}$ $-V_{c c}$ <br> $V_{D D}$ <br> Power Dissipation | $\begin{array}{r} +11.4 \\ -11.4 \\ +4.75 \end{array}$ | $\begin{aligned} & +15 \\ & -15 \\ & +5 \\ & +10 \\ & -28 \\ & +17 \\ & 645 \end{aligned}$ | $\begin{gathered} +16 \\ -16 \\ +5.25 \\ +15 \\ -35 \\ +20 \\ 765 \end{gathered}$ | * |  | * | VDC <br> VDC <br> VDC <br> mA <br> mA <br> mA <br> mW |
| TEMPERATURE RANGE <br> Specification <br> J, K Grades <br> A, B Grades <br> R, S Grades <br> Storage | $\begin{gathered} 0 \\ -25 \\ -55 \\ -65 \\ \hline \end{gathered}$ |  | $\begin{array}{r} +70 \\ +85 \\ +125 \\ +150 \\ \hline \end{array}$ |  |  | * | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |

TIMING SPECIFICATIONS ${ }^{(1)}$
$\mathrm{V}_{\mathrm{oD}}=+5 \mathrm{~V},+\mathrm{V}_{\mathrm{cc}}=+12 \mathrm{~V}$ or $+15 \mathrm{~V},-\mathrm{V}_{\mathrm{cc}}=-12 \mathrm{~V}$ or -15 V unless otherwise noted.

| PARAMETER | LIMIT AT $T_{A}=25^{\circ} \mathrm{C}$ | $\begin{gathered} \text { LIMIT AT } \\ \mathrm{T}_{\hat{A}}=0,+70^{\circ} \mathrm{C} \\ -\mathbf{2} 5^{\circ} \mathrm{C},+85^{\circ} \mathrm{C} \end{gathered}$ | LIMIT AT $T_{A}=-55^{\circ} \mathrm{C},+125^{\circ} \mathrm{C}$ | UNITS | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CONVERSION AND SERIAL DATA OUTPUT TIMING |  |  |  |  |  |
| $\begin{aligned} & t_{1} \\ & t_{2} \\ & t_{3} \\ & t_{4} \\ & t_{5} \\ & t_{6} \\ & t_{7} \\ & t_{6} \\ & t_{9} \\ & t_{10} \end{aligned}$ | 0 110 40 0 15 550 1100 250 310 0 | $\begin{gathered} 0 \\ 130 \\ 40 \\ 0 \\ 17 \\ 600 \\ 1150 \\ 210 \\ 360 \\ 0 \end{gathered}$ | $\begin{gathered} 0 \\ 145 \\ 40 \\ 0 \\ 17 \\ 650 \\ 1250 \\ 200 \\ 400 \\ 0 \end{gathered}$ | ns, min <br> ns, max ns, min ns, min $\mu \mathrm{s}$, max ns, max ns, max ns, min ns, max ns, min | CS to WR Setup time <br> $\overline{W R}$ to Status delay <br> $\overline{W R}$ pulse width $\overline{\mathrm{CS}}$ to $\overline{\mathrm{WR}}$ Hold time <br> Conversion time <br> Data Ready to Status time <br> $\overline{W R}$ to first Serial Data Strobe <br> First Serial Data to first Serial Data Strobe <br> Last Serial Data Strobe to Status <br> Status to WR Setup time |
| PARALLEL DATA OUTPUT TIMING |  |  |  |  |  |
| $\begin{gathered} t_{11} \\ t_{12} \\ t_{13}(7) \\ \\ t_{14} \\ t_{11} \\ t_{18}{ }_{18}(8) \\ t_{17} \\ t_{18} \\ \hline \end{gathered}$ | $\begin{gathered} 0 \\ 0 \\ 50 \\ 70 \\ \\ 40 \\ 40 \\ 50 \\ 0 \\ 0 \end{gathered}$ | $\begin{gathered} 0 \\ 0 \\ 58 \\ 81 \\ \\ 40 \\ 45 \\ 60 \\ 0 \\ 0 \end{gathered}$ | $\begin{gathered} \hline 0 \\ 0 \\ 66 \\ 95 \\ \\ \hline 40 \\ 50 \\ 65 \\ 0 \\ 0 \end{gathered}$ | ns, min ns, min ns, max <br> ns, max <br> ns, min ns, max ns, max ns, min ns, min | $\overline{\mathrm{HBEN}}$ to $\overline{\mathrm{RD}}$ Setup time $\overline{C S}$ to $\overline{R D}$ Setup time High Byte Data Valid after $\overline{R D}$ $C_{L}=20 \mathrm{pF}$ (High Byte bus access time) High Byte Data Valid after $\overline{\mathrm{RD}}$ $C_{L}=100 \mathrm{pF}$ (High Byte bus access time) <br> $\overline{R D}$ pulse width <br> Data Ready delay from $\overline{\mathrm{RD}}$ ( $\overline{\mathrm{HBEN}}$ asserted) <br> Data Hold time after $\overline{R D}$ (bus relinquish time) <br> $\overline{R D}$ to $\overline{\mathrm{CS}}$ Hold time <br> $\overline{R D}$ to $\overline{\text { HBEN }}$ Hold time |
| RESET TIMING |  |  |  |  |  |
| $\begin{aligned} & \mathrm{t}_{19} \\ & \mathrm{t}_{20} \end{aligned}$ | $\begin{aligned} & 60 \\ & 70 \end{aligned}$ | $\begin{aligned} & 70 \\ & 81 \end{aligned}$ | $\begin{aligned} & 80 \\ & 95 \end{aligned}$ | ns, max ns, max | Data Ready low delay from $\overline{\text { Reset }}$ Status low delay from Reset |

NOTES: (1) TTL. LSTTL, and 5V CMOS compatible. (2) FSR means Full Scale Range. For example, unit connected for $\pm 10 \mathrm{~V}$ range has 20V FSR. (3) Externally adjustable to zero. (4) See Table I. USB - Unipolar Straight Binary; BTC - Binary Twos Complement; BOB - Bipolar Offset Binary; NRZ - Non Return to Zero. (5) Max supply current is specified at rated supply voltages. (6) All input control signals are specified with $\mathrm{t}_{\text {RISE }}=\mathrm{t}_{\text {FALL }}=5 \mathrm{~ns}(10 \%$ to $90 \%$ of 5 V$)$ and timed from a voltage level of 1.6 V . (7) $\mathrm{t}_{13}$ is measured with the load circuits of Figure 1 and defined as the time required for an output to cross 0.8 V or 2.4 V . (8) $\mathrm{t}_{16}$, is defined as the time required for the data lines to change 0.5 V when loaded with the circuits of Figure 2.

## MECHANICAL



## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## ORDERING INFORMATION

| MODEL | TEMPERATURE <br> RANGE | LINEARITY <br> ERROR (\%FSR) |
| :--- | :---: | :---: |
| ADC700JH | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $\pm 0.006$ |
| ADC700KH | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $\pm 0.003$ |
| ADC700AH | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 0.006$ |
| ADC700BH | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 0.003$ |
| ADC700RH | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 0.006$ |
| ADC700SH | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 0.003$ |

## ABSOLUTE MAXIMUM RATINGS

| $+V_{D D}$ to Digital Common. $\qquad$ .0 V to +7 V <br> $+V_{c c}$ to Analog Common $\qquad$ 0 V to +18 V <br> $-V_{c c}$ to Analog Common $\qquad$ 0 V to -18 V <br> Digital Common to Analog Common $\qquad$ $-1 V$ to $+1 V$ <br> Digital Inputs to Digital Common $\qquad$ -0.5 V to $\mathrm{V}_{00}+0.5 \mathrm{~V}$ <br> Analog inputs $\qquad$ $+16.5 \mathrm{~V}$ <br> Power Dissipation $\qquad$ 1000 mW <br> Storage Temperature $\qquad$ $-60^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ <br> Lead Temperature, (soldering, 10s) $\qquad$ $+300^{\circ} \mathrm{C}$ <br> NOTES: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |



ADC700 Reset Function Timing Diagram.

Start of Conversion and Serial Data Output Timing.


ADC700 Parallel Output Timing.

## PIN CONFIGURATION



## DESCRIPTION AND OPERATING FEATURES

The ADC700 is a 16 -bit resolution successive approximation A/D converter. Parallel digitar data as well as serial data is available. Several features have been included in the ADC700 making it easier to interface with microprocessors and/or serial data systems. Several analog input ranges are available.

Some of the key operating features are described here. More detail is given in later sections of the data sheet. Refer to the block diagram above.

## RESET

The ADC700 has a $\overline{\text { Reset }}$ input that must be asserted upon power-up or after a power interruption. This initializes the SAR, the output buffer register and Data Ready flag. Since microprocessor systems already use a power-on reset circuit, the same system reset signal can be used to initialize the ADC700.

## PARALLEL DATA

The parallel data output is available through an 8-bit port with 3-state output drivers. High byte and low byte are selected by HBEN (pin 10).
A buffer/latch is included between the successive approximation register (SAR) and the 3-state drivers. This feature permits more flexible interface timing than is possible from most successive approximation converters.
The "old" word can be read during the next conversion. A Data Ready flag (pin 12) is asserted when a "new" word is
in the buffer register. The Data Ready flag goes low (" 0 ") when the most significant byte (high byte) is read. If the "old" word is not read, or if only the least significant byte (low byte) is read, Data Ready is not reset. The next conversion output will overwrite the data latch when the conversion is complete. The Data Ready flag remains high. Refer to timing diagrams in the Specifications section.

## SERIAL DATA

Sixteen-bit serial data output is available (pin 11) along with a serial output strobe (pin 14). This serial data strobe is not the internal SAR clock but is a special strobe for serial data consisting of 16 negative-going edges (during conversion) occurring about 200 ns after each serial data bit is valid. This feature eases the interface to shift registers or through optocouplers for applications requiring galvanic isolation.

## STATUS

The familiar Status (or Busy) flag, present in successive approximation A/D converters, is available (pin 13) and indicates that a conversion is in progress. Status is valid 110 ns after assertion of the convert command ( $\overline{\mathrm{WR}}$ low). Status cannot be used as a sample-hold control because there is not enough time for the sample-hold to settle to the required error band before the ADC700 makes its first conversion decision.

## CHIP SELECT

$\overline{\mathrm{CS}}$ (pin 9) selects the ADC700. No other functions can be implemented unless $\overline{\mathrm{CS}}$ is asserted. $\overline{\mathrm{WR}}$ (pin 7) is the start-of-conversion strobe. $\overline{\mathrm{RD}}$ strobes each output data byte, selected by $\overline{\mathrm{HBEN}}$ (pin 10), to the 3 -state drivers.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TWOS COMPLEMENT DATA CODE

$\overline{\mathrm{BTCEN}}$ (pin 23) is a logic function that implements the Binary Twos Complement output code for bipolar (+ and -) analog input signal operation. This feature is compatible with twos complement arithmetic in microprocessor math algorithms.

## INTERNAL CLOCK

The ADC700 has a self-contained clock to sequence the A/D logic. The clock is not available externally. An external 16-pulse strobe (pin 14) is brought out to clock serial data only. Use of ADC700 with external clock is not possible.

## INTERNAL VOLTAGE REFERENCE

The ADC700 has an internal low-noise buried-zener voltage reference. The reference circuit has been drift compensated over the MIL temperature range using a laser trim algorithm. The reference voltage is not available externally.

## DISCUSSION OF SPECIFICATIONS

## BASIC DEFINITIONS

Refer to Figure 3 for an illustration of A/D converter terminology and to Table II in the Calibration section.

## Full Scale Range, FSR

The nominal range of the A/D converter. For ADC 700 , the FSR is 20 V for the 0 V to +20 V and the -10 V to +10 V input ranges or 10 V for the 0 V to +10 V and -5 V to +5 V input ranges.

## Least Significant Bit, LSB

The smallest analog input change resolved by the $A / D$ converter. For an A/D converter with N bits output, the input value of the LSB is $\operatorname{FSR}\left(2^{-N}\right)$.


FIGURE 1. Load Circuits for Access Time.


FIGURE 2. Load Circuits for Output Float Delay.

## Most Significant Bit, MSB

That binary digit that has the greatest value or weight. The MSB weight is FSR/2.

## Resolution

An N-bit binary-coded A/D converter resolves the analog input into $2^{N}$ values represented by the $2^{\mathrm{N}}$ digital output codes.

## ACCURACY

Linearity Error, Integral Linearity Error (ILE)
Linearity Error is defined as the deviation of actual analog input values from the ideal values about a straight line drawn through the code mid-points near positive full scale (at $+\mathrm{V}_{\mathrm{FS}}$ -1 LSB) and at Zero input (at 1/2LSB below the first code transition, i.e. at Zero) or, in the case of bipolar operation, near minus full scale (at $1 / 2$ LSB below the first code transition, i.e. at $-\mathrm{V}_{\mathrm{Fs}}$ ). Despite the definition, however, code transitions are easier to measure than code midpoints. Therefore linearity is measured as the deviation of the analog input values from a line drawn between the first and last code transitions. Linearity Error specifications are expressed in \% of Full Scale Range (FSR). ADC700KH ILE is $\pm 0.003 \%$ of FSR which is $1 / 2$ LSB at 14 -bits.

Differential Linearity Error (DLE), No Missing Codes Differential Linearity Error is defined as the deviation in code width from the ideal value of 1LSB. If the DLE is greater than -1LSB anywhere along the range, the A/D will have at least one missing code. ADC700KH is specified to have a DLE of $\pm 0.006 \%$ of FSR, which is $\pm 1$ LSB at 14 bits. ADC700KH is specified to have no missing codes at the 14bit level over specified temperature ranges.

## Gain Error

The deviation from the ideal magnitude of the input span between the first code midpoint (at $-\mathrm{V}_{\mathrm{FS}}+1 / 2 \mathrm{LSB}$, for bipolar operation; at Zero for unipolar operation) to the last code midpoint ( $\mathrm{V}_{\mathrm{FS}}-1 \mathrm{LSB}$ ). As with the linearity error


FIGURE 3. Transfer Characteristic Terminology.
measurements, code transition values are the locations actually measured for this spec. The ideal gain is $\mathrm{V}_{\mathrm{FSR}}-2 \mathrm{LSB}$. Gain Error is expressed in \% (of reading). See Figure 3.
Gain Error of the ADC700 may be trimmed to zero using external trim potentiometers.

## Offset Error

Unipolar Offset Error-The deviation of the actual codemidpoint value of the first code from the ideal value located at $1 / 2 \mathrm{LSB}$ below the ideal first transition value (i.e. at zero volts).
Bipolar Offset Error-The deviation of the actual codemidpoint of the first code from the ideal value located at $1 / 2 \mathrm{LSB}$ below the ideal first transition value located at $-\mathrm{V}_{\mathrm{FS}}+1 / 2 \mathrm{LSB}$.
Again, transition values are the actual measured parameters. Offset and Zero errors of the ADC700 may be trimmed to zero using external trim potentiometers. Offset Error is expressed as a percentage of FSR.
Bipolar Zero Error-The deviation of the actual mid-scale-code midpoint value from zero. Transition values are the actual measured parameter and it is $1 / 2$ LSB below zero volts. The error is comprised of Bipolar Offset Error, $1 / 2$ the Gain Error, and the Linearity Error of bit 1. Bipolar Zero Error is expressed as a percentage of FSR.

## Power Supply Sensitivity

Power Supply Sensitivity describes the maximum change in the full-scale transition value from the initial value for a change in each power supply voltage. PSR is specified in units of $\% \mathrm{FSR} / \%$ change in each supply voltage.

The major effect of power supply voltage deviations from the rated values will be a small change in the Gain (scale factor). Power Supply Sensitivity is also a function of ripple frequency. Figure 4 illustrates typical Power Supply Sensitivity performance of $\mathrm{ADC700}$ versus ripple frequency.

## INSTALLATION

## POWER SUPPLY SELECTION

Linear power supplies are preferred. Switching power supply specifications may appear to indicate low noise output, but these specifications are rms specs. The spikes generated in switchers may be hard to filter. Their high-frequency components may be extremely difficult to keep out of the power supply return system. If switchers must be used, their outputs must be carefully filtered and the power supply itself should be shielded and located as far away as possible from precision analog circuits.

## LAYOUT CONSIDERATIONS

Because of the high resolution and linearity of the ADC700, system design problems such as ground path resistance and contact resistance become very important. For a 16-bit resolution converter with a +10 V Full-Scale Range, 1LSB is $153 \mu \mathrm{~V}$. Circuit situations that cause only second- or thirdorder errors in $8-, 10$-, or 12 -bit A/D converters can induce first-order errors in 16-bit resolution devices.

## Power Supply Wiring

Use heavy power supply and power supply common (ground) wiring. A ground plane is usually the best solution for preserving dynamic performance and reducing noise coupling into sensitive converter circuits.

When passing converter power through a connector, use every available spare pin for making power supply return connections, and use some of the pins as a Faraday shield to separate the analog and digital common lines.

## Power Supply Returns

## (Analog Common and Digital Common)

Connect Analog Common and Digital Common together right at the converter with the ground plane. This will usually give the best performance. However, it may cause problems for the system designer. Where it is absolutely necessary to separate analog and digital power supply returns, each should be separately returned to the power supply. Do not connect Analog Common and Digital Common together and then run a single wire to the power supply. Connect a 1 to $47 \mu \mathrm{~F}$ tantalum capacitor between Digital Common and Analog Common pins as close to the package as possible.

## Power Supply Bypassing

Every power-supply line leading into an A/D converter must be bypassed to its common pin. The bypass capacitor should be located as close to the converter package as possible and tied to a solid ground-connecting the capacitors to a noisy ground defeats the purpose of the bypass. Use tantalum capacitors with values of from $10 \mu \mathrm{~F}$ to $100 \mu \mathrm{~F}$ and parallel them with smaller ceramic capacitors for high frequency filtering if necessary.

## Separate Analog and Digital Signals

Digital signals entering or leaving the layout should have minimum length to minimize crosstalk to analog wiring. Keep analog signals as far away as possible from digital signals. If they must cross, cross them at right angles. Coaxial cable may be necessary for analog inputs in some situations.

## Shield Other Sensitive Points

The most critical of these is the comparator input (pin 1). If this pin is not used for offset adjustment, then it should be surrounded with ground plane or low-impedance power supply plane. If it is used for offset adjustment, the series


FIGURE 4. Power Supply Rejection Ripple vs Frequency.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

resistor and potentiometer should be located as close to the converter as possible.
The Gain Adjust (pin 4) is an input that has a relatively high input impedance and is susceptible to noise pickup. The Gain Adjust pin should be bypassed with a $0.01 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F}$ capacitor whether or not the gain adjust feature is used.
If the 20 V Analog input range is used (pin 28 ), the 10 V Range input (pin 27) may need to be shielded with ground plane to reduce noise pickup.

## ANALOG SIGNAL SOURCE IMPEDANCE

The input impedance of the ADC700, typical of most successive approximation A/D converters, is relatively low ( $2.5 \mathrm{k} \Omega$ to $10 \mathrm{k} \Omega$ ). The input current of a successive approximation $A / D$ converter changes rapidly during the conversion algorithm as each bit current is compared to the analog input current. Since the output impedance of a closed-loop amplifier or a sample-hold amplifier increases with frequency and, in addition, the amplifier must settle to the required accuracy in time for the next comparison/ decision after such a disturbance, care must be taken to select the proper driving amplifier.
Unfortunately, high-accuracy operational amplifiers tend to have low bandwidth, while wide-band amplifiers tend to have lower accuracy. One solution is to use a wide-band but perhaps less precise amplifier. Another solution is to add a wide-band buffer amplifier such as the Burr-Brown OPA633 inside the feedback loop of a slower (but precision) amplifier, Figure 5. This reduces the output impedance at high frequencies yet preserves the accuracy at low frequencies. When a sample/hold is needed, a high-linearity, high-speed sample/hold such as the Burr-Brown SHC76 should be used to drive the ADC700.

## ANALOG INPUT RANGES

The analog input circuits of the ADC700 can be connected to accept unipolar or bipolar input signals. These ranges and connections are tabulated in Table I. Circuit connections are shown in Figures 6 and 7. Gain and offset adjustments are described in the calibration section.
To operate the ADC700 with a range that gives other convenient values for the LSB, the input resistor may be increased or decreased slightly without seriously affecting the Gain Drift of the converter. Since the input resistors of the ADC700 are within $\pm 2 \%$ from unit to unit, this can be


FIGURE 5. Wideband Buffer Reduces Output Impedance at High Frequencies.
consistently done with a fixed series or parallel resistor. The ADC700 can then be calibrated using the Gain and Offset adjustments described in the calibration section. For example, using the $\pm 10 \mathrm{~V}$ input range, one can decrease the range slightly by paralleling the $10 \mathrm{k} \Omega$ input resistor (pin 28 to pin 1) with a $610 \mathrm{k} \Omega$ metal film resistor to achieve a $300 \mu \mathrm{~V}$ LSB instead of the nominal standard $305.17578 \mu \mathrm{~V}$ binary LSB.

## OPTIONAL EXTERNAL GAIN AND OFFSET TRIM

Gain and Offset Error may be trimmed to zero using external Gain and Offset trim potentiometers connected to the ADC700 as shown in Figures 6 and Figure 7. A calibration procedure in described in the Operating Instructions section.
Multiturn potentiometers with $100 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ or better TCR are recommended for minimum drift over temperature. These potentiometers may be any value from $10 \mathrm{k} \Omega$ to $100 \mathrm{k} \Omega$. All resistors should be $20 \%$ carbon or better. Pin 1 (Comparator In) and pin 4 (Gain Adjust) may be left open if no external adjustment is planned; however, pin 4 should always be bypassed with $0.01 \mu \mathrm{~F}$ or larger to Analog Common.

## OPERATING INSTRUCTIONS

## CALIBRATION

Offset and Gain may be trimmed by external Offset and Gain potentiometers. Offset is adjusted first and then Gain. Calibration values are listed in Table II for all ADC700 input ranges. Offset and Gain calibration can be accomplished to a precision of about $\pm 1 / 2$ LSB using a static adjustment procedure described below. By summing a small sine or triangular wave voltage with the accurate calibration voltage applied to the analog input, the output can be swept through each of the calibration codes to more accurately determine the transition points listed in Table II. NOTE: The transition points are not the same as the code midpoints used in the static calibration example.

## OFFSET ADJUSTMENT, 14-BIT RESOLUTION EXAMPLE

Static Adjustment Procedure (At Code Midpoints) 0 V to +10 V Range-Set the analog input to $+1 \mathrm{LSB}_{14}=$ 0.00061 V . Adjust the Offset potentiometer for a digital output of $0004_{\mathrm{H}}$. Set the analog input to + Full Scale $-2 \mathrm{LSB}_{14}=$ +9.9987 V . Adjust the Gain potentiometer for a digital output of $\mathrm{FFFC}_{\mathrm{H}}$. For a half-scale calibration check, set the analog input to +5.0000 V and read a digital output code of $8000_{\mathrm{H}}$.

| INPUT SIGNAL RANGE | OUTPUT CODE |  | CONNECT PIN 2 TO PIN | CONNECT <br> PIN 28 <br> TO PIN | CONNECT SIGNAL TO PIN |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\overline{\text { BTCEN }}=1$ | $\overline{\text { BTCEN }}=0$ |  |  |  |
| $\pm 10 \mathrm{~V}$ | BOB | BTC | 1 | Input Signal | 28 |
| $\pm 5 \mathrm{~V}$ | BOB | BTC | 1 | Open | 27 |
| $\pm 2.5 \mathrm{~V}$ | BOB | BTC | 1 | Pin 1 | 27 |
| OV to +5 V | USB | - | 26 | Pin 1 | 27 |
| OV to +10 V | USB | - | 26 | Open | 27 |
| OV to +20 V | USB | - | 26 | Input Signal | 28 |

TABLE I. ADC700 Input Range Connections.

For Immediate Assistance, Contact Your Local Salesperson

| ANALOG INPUT RANGE | VOLTAGE (V) |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\pm 10$ | $\pm 5$ | $\pm 2.5$ | 0 TO +20 | 0 TO +10 | 0 TO +5 |
| $\begin{aligned} & +V_{F S} \\ & -V_{F S} \\ & F S S \end{aligned}$ | $\begin{aligned} & +10 \\ & -10 \\ & -10 \\ & 20 \end{aligned}$ | $\begin{aligned} & +5 \\ & -5 \\ & 10 \end{aligned}$ | $\begin{gathered} +2.5 \\ -2.5 \\ 5 \end{gathered}$ | $\begin{gathered} +20 \\ 0 \\ 20 \end{gathered}$ | $\begin{gathered} +10 \\ 0 \\ 10 \end{gathered}$ | $\begin{gathered} +5 \\ 0 \\ 5 \end{gathered}$ |
| TRANSITION CODES (Hexadecimal) | TRANSITION VALUES (V) |  |  |  |  |  |
| For 16-bit Resolution (Reading all 16 blts) |  |  |  |  |  |  |
| FFFE $_{\mathrm{H}}$ to $\mathrm{FFFF}_{\mathrm{H}}$ 7FFF ${ }_{H}$ to 8000 $_{H}$ $0000_{H}$ to $0001_{H}$ LSB (FSR/2 ${ }^{1{ }^{10}}$ ) | $\begin{gathered} +9.999542 \\ -152.5 \mu \mathrm{~V} \\ -9.999847 \\ 305 \mu \mathrm{~V} \end{gathered}$ | $\begin{gathered} +4.999771 \\ -38 \mu \mathrm{~V} \\ -4.999924 \\ 153 \mu \mathrm{~V} \end{gathered}$ | $\begin{gathered} +2.499886 \\ -19 \mu \mathrm{~V} \\ -2.499962 \\ 38 \mu \mathrm{~V} \end{gathered}$ | $\begin{gathered} \hline+19.999542 \\ +9.999847 \\ +152 \mu \mathrm{~V} \\ 305 \mu \mathrm{~V} \end{gathered}$ | $\begin{gathered} +9.99971 \\ +4.999924 \\ +76 \mu \mathrm{~V} \\ 153 \mu \mathrm{~V} \end{gathered}$ | $\begin{gathered} +4.999886 \\ +2.499962 \\ +38 \mu \mathrm{~V} \\ 76 \mu \mathrm{~V} \end{gathered}$ |
| For 15-blt Resolution (Reading all 16 bits, Ignoring $\mathrm{DB}_{0}$ ) |  |  |  |  |  |  |
| FFFD $_{\mu}$ to 7 FFE $_{H}$ 7FFE ${ }^{H}$ to $8000_{H}$ $0000_{\mathrm{H}}$ to $0002_{\mathrm{H}}$ LSB (FSR/2 ${ }^{15}$ ) | $\begin{gathered} +9.999084 \\ -305 \mu \mathrm{~V} \\ -9.999695 \\ 610 \mu \mathrm{~V} \end{gathered}$ | $\begin{gathered} +4.999542 \\ -153 \mu \mathrm{~V} \\ -4.999847 \\ 305 \mu \mathrm{~V} \end{gathered}$ | $\begin{gathered} +2.499771 \\ -76 \mu \mathrm{~V} \\ -2.499924 \\ 153 \mu \mathrm{~V} \end{gathered}$ | $\begin{gathered} +19.999084 \\ +9.999625 \\ +305 \mu \mathrm{~V} \\ 610 \mu \mathrm{~V} \end{gathered}$ | $\begin{gathered} +9.999542 \\ +4.999847 \\ +152 \mu \mathrm{~V} \\ 305 \mu \mathrm{~V} \end{gathered}$ | $\begin{gathered} +4.999771 \\ +2.499924 \\ +76 \mu \mathrm{~V} \\ 153 \mu \mathrm{~V} \end{gathered}$ |
| For 14-blt Resolution (Reading all 16 bits, ignoring $\mathrm{DB}_{0}$ and $\mathrm{DB}_{1}$ ) |  |  |  |  |  |  |
| $\mathrm{FFFC}_{\mathrm{H}}$ to $\mathrm{FFFD}_{\mathrm{H}}$ $7 \mathrm{FFD}_{\mathrm{H}}$ to $8000_{\mathrm{H}}$ $0000_{H}$ to $0004_{H}$ LSB (FSR/24) | $\begin{gathered} +9.99817 \\ -610 \mu \mathrm{~V} \\ -9.999390 \\ 1221 \mu \mathrm{~V} \\ \hline \end{gathered}$ | $\begin{gathered} +4.99908 \\ -305 \mu \mathrm{~V} \\ -4.999694 \\ 610 \mu \mathrm{~V} \end{gathered}$ | $\begin{gathered} \hline+2.49954 \\ -153 \mu \mathrm{~V} \\ -2.499847 \\ 305 \mu \mathrm{~V} \\ \hline \end{gathered}$ | $\begin{gathered} +19.99817 \\ +9.99939 \\ +610 \mu V \\ 1221 \mu V \end{gathered}$ | $\begin{gathered} +9.99908 \\ +4.999695 \\ +305 \mu \mathrm{~V} \\ 610 \mu \mathrm{~V} \end{gathered}$ | $\begin{gathered} +4.99954 \\ +2.499847 \\ +153 \mu \vee \\ 305 \mu \mathrm{~V} \\ \hline \end{gathered}$ |

TABLE II. Transition Values for Calibration.


FIGURE 6. Unipolar Input Configuration with Gain and Offset Adjust Connections.


FIGURE 7. Bipolar Input Configuration with Gain and Offset Adjust Connections.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

-10 V to +10 V Range-Set the analog input to -FS + $1 \mathrm{LSB}_{14}=-9.99878 \mathrm{~V}$. Adjust the Offset potentiometer for a digital output of $0004_{\mathrm{H}}$ ( $8004_{\mathrm{H}}$ if $\overline{\mathrm{BTCEN}}$ is asserted). Set the analog input to +9.9976 V . Adjust the Gain potentiometer for a digital output of $\mathrm{FFFC}_{\mathrm{H}}\left(7 \mathrm{FFC}_{\mathrm{H}}\right.$ if $\overline{\mathrm{BTCEN}}$ is assrted). For a half-scale calibration check, set the analog input to 0.0000 V and read a digital output code of $8000_{\mathrm{H}}\left(0000_{\mathrm{H}}\right.$ if $\overline{\mathrm{BTCEN}}$ is asserted).

## CONTROLLING AND INTERFACING THE ADC700

## RESET

The ADC700 requires a Reset command upon power-up or after a power interruption to guarantee the condition of internal registers. If Status powers-up High, no conversion can be started. Reset initializes the SAR, the output buffer register, and the Data Ready flag and terminates a conversion in progress. Since microprocessor systems already use a poweron reset circuit, the same system reset signal can be used to initialize the ADC700. A power-up circuit is shown in Figure 8. Refer to Reset function timing diagram following the Timing Specifications Table.


FIGURE 8. Power-Up Reset Circuit.


FIGURE 9. Parallel Data Bus Interface.

## START OF CONVERSION

A conversion is started by asserting $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ Low. Status goes high about $t=t_{1}+t_{2}=110 \mathrm{~ns}$ later. The first successive approximation decision occurs about 900 ns after $\overline{\mathrm{WR}}$ is asserted. Status goes Low after the conversion is complete. Refer to Start of Conversion and Serial Data Output Timing following the Timing Specifications Table.

## DATA READY FLAG

The data latch feature permits data to be read during the following conversion. The Data Ready flag indicates that the data from the most recent conversion is latched in the output data latch and that it hasn't been read. Data Ready remains High until the most significant data byte is read. If a subsequent conversion is initiated and completed, the new word will be stored in the output data latch regardless of the state of the Data Ready flag. The preceding word will be overwritten and lost.

## READING PARALLEL DATA

Parallel data is latched in the output data latch at the end of a conversion. Data can be read any time, even during the subsequent conversion. The output data latch is not cleared by reading the data. Only the Data Ready flag is cleared by reading the MSB.
The output three-state drivers are enabled by asserting the $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$ inputs Low. When $\overline{\mathrm{HBEN}}$ is Low, the most significant eight bits are enabled and the Data Ready flag is cleared. When $\overline{\mathrm{HBEN}}$ is High, the least significant eight bits are enabled. Refer to Parallel Data Output Timing information following the Timing Specifications Table.
To reduce noise interference to the absolute minimum, data should be read after the current conversion is complete. However, data can be read during the following conversion, with minimal interference, to maximize the sampling rate of the converter.
A typical parallel interface is illustrated in Figure 9.

## READING SERIAL DATA

Serial data output of the ADC700 is facilitated by a Serial Data Strobe that provides 16 negative-going edges for strobing an external serial to parallel shift register located perhaps on the other side of an opto-coupler. Refer to the Serial Data Timing information following the Timing Specifications Table. An example of an isolation connection using the serial port feature is illustrated in Figure 10.

## CONTINUOUS CONVERSION OPERATION

When $\overline{\mathrm{CS}}$ is permanently connected to Digital Common and Status is connected to $\overline{\mathrm{WR}}$, Figure 11, the ADC700 will continuously convert. The repetition time will not be precise and will vary slightly with the temperature for the ADC700 because the time will be determined by the internal clock frequency and control-circuit gate delays. If a precise repe-


FIGURE 10. Serial Data Output Providing Convenient Isolation.


FIGURE 11. Continuous Conversion Circuit Connection.

| PIN DESIGNATION | DEFINITION | FUNCTION |
| :---: | :---: | :---: |
| $\overline{\mathrm{CS}}$ (Pin 9) | Chip Select | Must be Low to either initiate a conversion or read output data. |
| WR (Pin 7) | Write (Convert) | Conversion begins after the High-to-Low transition. |
| $\overline{\mathrm{RD}}$ (Pin 8) | Read | Turns ON the three-state output drivers upon being asserted low. |
| $\overline{\text { HBEN (Pin 10) }}$ | High Byte Enable <br> "1" = Low Byte <br> "0" = High Byte | Selects the MSB or the LSB for readout. Data Ready is cleared when $\overline{H B E N}$ is Low and $\overline{\mathrm{RD}}$ is asserted. |
| $\overline{\text { Reset (Pin 6) }}$ | Reset | Resets internal logic. Must be asserted after power-up or a power interruption clears Status and Data Ready to Low. |
| $\overline{\text { BTCEN (Pin 23) }}$ | BTC Enable | Sets the output code to Binary Twos Complement (BTC) when Low. Output code is Bipolar Offset Binary (BOB) when High. |

TABLE III. Control Line Functions.

| CONTROL LINE |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :--- |
| $\overline{\text { RESET }}$ | $\overline{\mathrm{WR}}$ | $\overline{\mathrm{RD}}$ | $\overline{\text { HBEN }}$ | $\overline{\mathrm{CS}}$ | OPERATION |
| 0 | X | X | X | X |  |
| 1 | X | X | X | 1 | No operation. |
| 1 | 0 | X | X | 0 | Initiate conversion. |
| 1 | 1 | 0 | 0 | 0 | Places High Byte on output port. Clears Data Ready flag. |
| 1 | 1 | 0 | 1 | 0 | Placed Low Byte on output port. Does not clear Data Ready flag. |
| 1 | 0 | 0 | 0 | 0 | Initiates conversion and places High Byte or output port. Clears Data Ready. |
| 1 | 0 | 0 | 1 | 0 | Initiates conversion and places Low Byte on output port. Does not clear Data Ready flag. |

TABLE IV. Control Input Truth Table.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

tition rate is needed, the continuous conversion connection should not be used.
Because the last data-word is stored in the data latch, it is possible to read it during the next A/D conversion. Assertion of $\overline{\mathrm{CS}}$ and $\overline{\mathrm{HBEN}}$ for reading parallel data should be timed from Status going low. The two-byte read operation must be complete before the conversion in process is complete or the Data Read is invalid.
Serial Data is available during continuous conversion with word synchronization available from STATUS.

## USING A SAMPLE/HOLD WITH ADC700

Figure 12 illustrates using ADC700 with the Burr-Brown SHC76. The sample-to-hold settling time (to 14 bits, $\pm 0.003 \% \mathrm{FSR}$ ) of the SHC76 is $1 \mu \mathrm{~s}$ typ, $3 \mu \mathrm{~s}$ max. The time from the Status going High to the first conversion decision is about 900 ns . Therefore a time delay between the Sample-to-Hold command to the $\overline{\mathrm{WR}}$ command to the ADC700 is required.


FIGURE 12. Using Sample/Hold with ADC700 Requires Time Delay Between Sample and Start-ofConversion.


ADC774

## Microprocessor-Compatible ANALOG-TO-DIGITAL CONVERTER

## FEATURES

- COMPLETE 12-BIT A/D CONVERTER WITH REFERENCE, CLOCK, AND 8-, 12-, OR 16-BIT MICROPROCESSOR BUS INTERFACE
- ALTERNATE SOURCE FOR HI774 A/D CONVERTER: $8 \mu \mathrm{~s}$ Conversion Time, 150ns Bus Access Time
- FULLY SPECIFIED FOR OPERATION ON $\pm 12 \mathrm{~V}$ OR $\pm 15 \mathrm{~V}$ SUPPLIES
- NO MISSING CODES OVER TEMPERATURE:
$0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ : ADC774JH, KH, JP, KP
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ : ADC774SH, TH


## DESCRIPTION

The ADC774 is a 12 -bit successive approximation analog-to-digital converter, utilizing state-of-the-art CMOS and laser-trimmed bipolar die custom-designed for freedom from latch-up and for optimum AC per-
formance. It is complete with a self-contained +10 V reference, internal clock, digital interface for microprocessor control, and three-state outputs.
The reference circuit, containing a buried zener, is laser-trimmed for minimum temperature coefficient. The clock oscillator is current-controlled for excellent stability over temperature. Full-scale and offset errors may be externally trimmed to zero. Internal scaling resistors are provided for the selection of analog input signal ranges of 0 V to $+10 \mathrm{~V}, 0 \mathrm{~V}$ to $+20 \mathrm{~V}, \pm 5 \mathrm{~V}$, and $\pm 10 \mathrm{~V}$.

The converter may be externally programmed to provide 8 - or 12 -bit resolution. The conversion time for 12 bits is factory set for $8.5 \mu \mathrm{~s}$ maximum.
Output data are available in a parallel format from TTL-compatible three-state output buffers. Output data are coded in straight binary for unipolar input signals and bipolar offset binary for bipolar input signals.
The ADC774, available in both industrial and military temperature ranges, requires supply voltages of +5 V and $\pm 12 \mathrm{~V}$ or $\pm 15 \mathrm{~V}$. It is packaged in a 28 -pin plastic DIP and a hermetic side-brazed ceramic DIP.


International Alrport Industrial Park - Malling Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tel: (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP - Telex: 066-6491 • FAX: (602) 889-1510 • Immedlate Product Info: (800) 548-6132

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## SPECIFICATIONS

## ELECTRICAL

$T_{A}=+25^{\circ} \mathrm{C}, V_{C C}=+12 \mathrm{~V}$ or $+15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-12 \mathrm{~V}$ or $-15 \mathrm{~V}, V_{\text {LOGK }}=+5 \mathrm{~V}$ unless otherwise specified.

| PARAMETER | ADC774JP, ADC774JH, ADC774SH |  |  | ADC774KP, ADC774KH, ADC774TH |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| RESOLUTION |  |  | 12 |  |  | - | Bits |
| INPUTS |  |  |  |  |  |  |  |
| ANALOG <br> Voltage Ranges: Unipolar Bipolar Impedance: 0 to $+10 \mathrm{~V} . \pm 5 \mathrm{~V}$ $\pm 10 \mathrm{~V}, 0 \mathrm{~V}$ to +20 V | $\begin{aligned} & 4.7 \\ & 9.4 \end{aligned}$ | $\begin{gathered} +10,0 \text { to } \\ \pm 5, \pm 10 \\ 5 \\ 10 \end{gathered}$ | $\begin{gathered} 5.3 \\ 10.6 \end{gathered}$ | . | $\stackrel{+}{*}$ | - | $\begin{gathered} V \\ V \\ \mathrm{k} \Omega \\ \mathrm{k} \Omega \end{gathered}$ |
| DIGITAL (CE, $\left.\overline{C S}, R / \bar{C}, A_{0}, 12 / \overline{8}\right)$ <br> Over Temperature Range <br> Voltages: Logic 1 <br> Logic 0 <br> Current <br> Capacitance | +2 -0.5 -5 | $\begin{gathered} 0.1 \\ 5 \end{gathered}$ | +5.5 +0.8 +5 | - | - | - | $\begin{gathered} V \\ V \\ \mu A \\ p F \end{gathered}$ |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |  |
| ACCURACY <br> At $+25^{\circ} \mathrm{C}$ <br> Linearity Error <br> Unipolar Offset Error (Adjustable to Zero) <br> Bipolar Offset Error (Adjustable to Zero) <br> Full-Scale Calibration Error(1) <br> (Adjustable to Zero) <br> No Missing Codes Resolution (Diff. Linearity) Inherent Quantization Error $T_{\text {min }} \text { to } T_{\mu x X}$ <br> Linearity Error: J, K Grades <br> S, T Grades <br> Full-Scale Calibration Error <br> Without Initial Adjustment ${ }^{11}$ : J, K Grades <br> S. T Grades <br> Adjusted to Zero at $+25^{\circ} \mathrm{C}$ : J, K Grades <br> S, T Grades <br> No Missing Codes Resolution (Diff. Linearity) | 11 <br> 11 | $\pm 1 / 2$ | $\begin{gathered} \pm 1 \\ \pm 2 \\ \pm 10 \\ \\ \pm 0.25 \\ \\ \pm 1 \\ \pm 1 \\ \\ \pm 0.47 \\ \pm 0.75 \\ \pm 0.22 \\ \pm 0.5 \end{gathered}$ | 12 | - | $\pm 1 / 2$ <br> $\pm 4$ <br> $\pm 1 / 2$ <br> $\pm 3 / 4$ <br> 10.37 <br> $\pm 0.5$ <br> $\mathbf{1 0 . 1 2}$ <br> $\mathbf{1 0 . 2 5}$ | $\begin{gathered} \text { LSB } \\ \text { LSB } \\ \text { LSB } \\ \text { \% of FS } \\ \text { Bits } \\ \text { LSB } \\ \text { LSB } \\ \text { LSB } \\ \\ \text { \% of FS } \\ \text { \% of FS } \\ \text { \% of FS } \\ \text { \% of FS } \\ \text { Bits } \end{gathered}$ |
| TEMPERATURE COEFFICIENTS ( $T_{\text {mix }}$ to $\left.\boldsymbol{T}_{\text {max }}\right)^{(3)}$ <br> Unipolar Offset: J, K Grades <br> S, T Grades <br> Max Change: All Grades <br> Bipolar Offset: All Grades <br> Max Change: J. K Grades <br> S, T Grades <br> Full-Scale Calibration: J, K Grades <br> S, T Grades <br> Max Change: J, K Grades <br> S, T Grades |  |  | $\begin{gathered} \pm 10 \\ \pm 5 \\ \pm 2 \\ \pm 10 \\ \pm 2 \\ \pm 4 \\ \pm 45 \\ \pm 50 \\ \pm 9 \\ \pm 20 \\ \hline \end{gathered}$ |  |  | $\begin{gathered} \pm 5 \\ \pm 2.5 \\ \pm 1 \\ \pm 5 \\ \pm 1 \\ \pm 2 \\ \pm 25 \\ \pm 25 \\ \pm 5 \\ \pm 10 \end{gathered}$ | ppm $/{ }^{\circ} \mathrm{C}$ ppm $/{ }^{\circ} \mathrm{C}$ LSB ppm ${ }^{\circ} \mathrm{C}$ LSB LSB ppm ${ }^{\circ} \mathrm{C}$ ppm $/{ }^{\circ} \mathrm{C}$ LSB LSB |
| POWER SUPPLY SENSITIVITY <br> Change in Full-Scale Catibration $\begin{aligned} & +13.5 \mathrm{~V}<\mathrm{V}_{\mathrm{cC}}<+16.5 \mathrm{~V} \text { or }+11.4 \mathrm{~V}<\mathrm{V}_{\mathrm{cC}}<+12.6 \mathrm{~V} \\ & -16.5 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-13.5 \mathrm{~V} \text { or }-12.6 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-11.4 \mathrm{~V} \\ & +4.5 \mathrm{~V}<\mathrm{V}_{\text {toac }}<+5.5 \mathrm{~V} \end{aligned}$ |  |  | $\begin{gathered} \pm 2 \\ \pm 2 \\ \pm 1 / 2 \end{gathered}$ |  |  | $\pm 1$ $\pm 1$ $*$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| CONVERSION TIME *45) <br> 8-Bit Cycle <br> 12-Bit Cycle |  | $\begin{gathered} 5 \\ 7.5 \end{gathered}$ | $\begin{gathered} 5.3 \\ 8 \end{gathered}$ |  | * | * | $\begin{aligned} & \mu \mathrm{S} \\ & \mu \mathrm{~s} \end{aligned}$ |
| OUTPUTS |  |  |  |  |  |  |  |
| DIGITAL (DB11-DB0, STATUS) <br> (Over Temperature Range) <br> Output Codes: Unipolar <br> Bipolar <br> Logic Levels: Logic $0\left(I_{\text {smak }}=1.6 \mathrm{~mA}\right)$ <br> Logic 1 ( sounce $=500 \mu \mathrm{~A}$ ) <br> Leakage, Data Bits Only, High-Z State Capacitance | $\begin{gathered} +2.4 \\ -5 \end{gathered}$ | $\begin{gathered} \text { Unif } \\ \text { Bir } \\ 0.1 \\ 5 \end{gathered}$ Bip | aight B <br> set Bin <br> $+0.4$ <br> $+5$ | SB) <br> B) | * | * | $\begin{gathered} \mathbf{V} \\ \mathbf{V} \\ \mu \mathrm{A} \\ \mathrm{pF} \end{gathered}$ |
| INTERNAL REFERENCE VOLTAGE <br> Voltage <br> Source Current Available for External Loads ${ }^{(6)}$ | $\begin{gathered} +9.9 \\ 2 \end{gathered}$ | +10 | +10.1 | * | * | * | $\begin{gathered} V \\ m A \end{gathered}$ |

SPECIFICATIONS

## ELECTRICAL

$T_{A}=+25^{\circ} \mathrm{C}, V_{c \mathrm{C}}=+12 \mathrm{~V}$ or $+15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-12 \mathrm{~V}$ or $-15 \mathrm{~V}, \mathrm{~V}_{\text {toac }}=+5 \mathrm{~V}$ unless otherwise specified.

*Same specification as ADC774JP, JH, SH.
NOTES: (1) With fixed $50 \Omega$ resistor from Ref Out to Ref In. This parameter is also adjustable to zero at $+25^{\circ} \mathrm{C}$. (2) FS in this specification table means Full Scale Range. That is, for a $\pm 10 \mathrm{~V}$ input range FS means 20 V ; for a 0 V to +10 V range, FS means 10V. The term Full Scale is used instead of Full-Scale Range to be consistent with other vendors' specifications tables. (3) Using internal reference. (4) See "Controlling the ADC774" section for detailed information conceming digital timing. (5) The Harris H1-774 uses a subranging/error correction technique that allows one to begin conversion before a preceding sample-hold or multiplexer has settled to $\pm 1 / 2 \mathrm{LSB}$. For 12-bit accurate conversions, the input transient to the ADC774 must settle to less than $\pm 1 / 2$ LSB before conversion is started. The ADC774 is compatible with HI774 In all other respects. (6) External loading must be constant during conversion. The reference output requires no buffer amplifier with either $\pm 12 \mathrm{~V}$ or $\pm 15 \mathrm{~V}$ power supplies.

PIN CONFIGURATION


## ORDERING INFORMATION

| MODEL | $\begin{aligned} & \text { PACKAGE } \\ & \text { (DIP) } \end{aligned}$ | TEMPERATURE RANGE | LINEARITY ERROR MAX <br> ( $\mathrm{T}_{\text {man }} \mathrm{TO}_{\mathrm{max}}$ ) |
| :---: | :---: | :---: | :---: |
| ADC774.JP | Plastic | $0^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$ | $\pm 1$ LSB |
| ADC774KP | Plastic | $0^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$ | $\pm 1 / 2 L S B$ |
| ADC774 ${ }^{\text {JH }}$ | Ceramic | $0^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$ | $\pm 1$ LSB |
| ADC774KH | Ceramic | $0^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$ | $\pm 1 / 2$ LSB |
| ADC774SH | Ceramic | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | $\pm 1$ LSB |
| ADC774TH | Ceramic | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | t3/4LSB |

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## MECHANICAL



## ABSOLUTE MAXIMUM RATINGS

|  |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

## For Immediate Assistance, Contact Your Local Salesperson

## DISCUSSION OF SPECIFICATIONS

## LINEARITY ERROR

Linearity error is defined as the deviation of actual code transition values from the ideal transition values. Ideal transition values lie on a line drawn through zero (or minus full scale for bipolar operation) and plus full scale. The zero value is located at an analog input value $1 / 2$ LSB before the first code transition $\left(000_{\text {HEX }}\right.$ to $\left.001_{\text {HEX }}\right)$. The full-scale value is located at an analog value 3/2LSB beyond the last code transition ( $\mathrm{FFE}_{\text {HEX }}$ to $\mathrm{FFF}_{\text {HEX }}$ ) (see Figure 1).


FIGURE 1. ADC774 Transfer Characteristics Terminology.
Thus, for a converter connected for bipolar operation and with a full-scale range (or span) of $20 \mathrm{~V}( \pm 10 \mathrm{~V})$, the zero value of -10 V is 2.44 mV below the first code transition $\left(000_{\text {HEX }}\right.$ to $001_{\text {HEX }}$ at $\left.-9.99756 \mathrm{~V}\right)$ and the plus full-scale value of +10 V is 7.32 mV above the last code transition ( $\mathrm{FFE}_{\text {HEX }}$ at +9.99268 ) (see Table I).

## NO MISSING CODES <br> (DIFFERENTIAL LINEARITY ERROR)

A specification which guarantees no missing codes requires every code combination to appear in a monotonically increasing sequence as the analog input is increased through-
out the range. Thus, every input code width (quantum) must have a finite width. If an input quantum has a value of zero (a differential linearity error of -1LSB), a missing code will occur.

ADC774KP, KH, and TH grades are guaranteed to have no missing codes to 12 -bit resolution over their respective specification temperature ranges.

## UNIPOLAR OFFSET ERROR

An ADC774 connected for unipolar operation has an analog input range of 0 V to plus full scale. The first output code transaction should occur at an analog input value $1 / 2 \mathrm{LSB}$ above 0 V . The unipolar offset temperature coefficient specifies the change of this transition value versus a change in ambient temperature.

## BIPOLAR OFFSET ERROR

A/D converter specifications have historically defined bipolar offset as the first transition value above the minus fullscale value. The ADC774 specifications, however, follow the terminology defined for the 574 converter several years ago. Thus, bipolar offset is located near the midscale value of 0 V (bipolar zero) at the output code transition 7FF HEX to $800_{\text {HEX }}$
Bipolar offset error for the ADC774 is defined as the deviation of the actual transition value from the ideal transition value located $1 / 2 \mathrm{LSB}$ below 0 V . The bipolar offset temperature coefficient specifies the maximum change of the code transition value versus a change in ambient temperature.

## FULL SCALE CALIBRATION ERROR

The last output transition ( $\mathrm{FFE}_{\text {HEX }}$ to $\mathrm{FFF}_{\text {HEX }}$ ) occurs for an analog input value $3 / 2 \mathrm{LSB}$ below the nominal full-scale value. The full-scale calibration error is the deviation of the actual analog value at the last transition point from the ideal value. The full-scale calibration temperature coefficient specifies the maximum change of the code transition value versus a change in ambient temperature.

## POWER SUPPLY SENSITIVITY

Electrical specifications for the ADC774 assume the application of the rated power supply voltages of +5 V and $\pm 12 \mathrm{~V}$ or $\pm 15 \mathrm{~V}$. The major effect of power supply voltage deviatons from the rated values will be a small change in the full-

| BINARY (BIN) OUTPUT | INPUT VOLTAGE RANGE AND LSB VALUES |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Analog Input Voltage Range | Defined as | $\pm 10 \mathrm{~V}$ | $\pm 5 \mathrm{~V}$ | 0 to +10V | 0 to +20 V |
| One Least Significant Bit (LSB) | $\begin{aligned} & \frac{\text { FSR }}{2^{n}} \\ & n=8 \\ & n=12 \end{aligned}$ | $\begin{gathered} \frac{20 \mathrm{~V}}{2^{n}} \\ 78.13 \mathrm{mV} \\ 4.88 \mathrm{mV} \end{gathered}$ | $\begin{gathered} \frac{10 \mathrm{~V}}{2^{n}} \\ 39.06 \mathrm{mV} \\ 2.44 \mathrm{mV} \end{gathered}$ | $\begin{gathered} \frac{10 \mathrm{~V}}{2^{n}} \\ 39.06 \mathrm{mV} \\ 2.44 \mathrm{mV} \end{gathered}$ | $\begin{gathered} \frac{20 \mathrm{~V}}{2^{n}} \\ 78.13 \mathrm{mV} \\ 4.88 \mathrm{mV} \end{gathered}$ |
| Output Transition Values <br> FFE $_{\text {MEX }}$ to FFF $_{\text {MEX }}$ <br> $75 F_{\text {HEX }}$ to $800_{\text {HEX }}$ <br> $0^{000}$ HEX to $001_{\text {HEX }}$ | + Full-Scale Calibration <br> Midscale Calibration (Bipolar Offset) <br> Zero Calibration (- Full-Scale Calibration) | $\begin{gathered} +10 V-3 / 2 L S B \\ 0-1 / 2 L S B \\ -10 V+1 / 2 L S B \end{gathered}$ | $\begin{gathered} +5 V-3 / 2 L S B \\ 0-1 / 2 L S B \\ -5 V+1 / 2 L S B \end{gathered}$ | $\begin{aligned} & +10 \mathrm{~V}-3 / 2 L S B \\ & +5 \mathrm{~V}-1 / 2 L S B \\ & 0 \text { to }+1 / 2 L \mathrm{SB} \end{aligned}$ | $\begin{gathered} +10 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ \pm 10 \mathrm{~V}-1 / 2 \mathrm{LSB} \\ 0 \text { to }+1 / 2 \mathrm{LSB} \end{gathered}$ |

TABLE I. Input Voltages, Transition Values, and LSB Values.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

scale calibration value. This change, of course, results in a proportional change in all code transition values (i.e., a gain error). The specification describes the maximum change in the full-scale calibration value from the initial value for a change in each power supply voltage.

## TEMPERATURE COEFFICIENTS

The temperature coefficients for full-scale calibration, unipolar offset and bipolar offset specify the maximum change from the $+25^{\circ} \mathrm{C}$ value to the value at $\mathrm{T}_{\text {MIN }}$ or $\mathrm{T}_{\text {MAX }}$.

## QUANTIZATION UNCERTAINTY

Analog-to-digital converters have an inherent quantization error of $\pm 1 / 21 \mathrm{LSB}$. This error is a fundamental property of the quantization process and cannot be eliminated.

## CODE WIDTH (QUANTUM)

Code width, or quantum, is defined as the range of analog input values for which a given output code will occur. The ideal code width is 1LSB.

## INSTALLATION

## LAYOUT PRECAUTIONS

Analog (Pin 9) and digital (Pin 15) commons are not connected together internally in the ADC774, but should be connected together as close to the unit as possible and to an analog common ground plane beneath the converter on the component side of the board. In addition, a wide conductor pattern should run directly from Pin 9 to the analog supply common, and a separate wide conductor pattern from Pin 15 to the digital supply common. Analog common (Pin 9) typically carries +8 mA .
If the single-point system common cannot be established directly at the converter; a single wide conductor pattern then connects these two pins to the system common. In either case, the common return of the analog input signal should be referred to Pin 9 of the ADC. This prevents any voltage drops that might occur in the power supply common returns from appearing in series with the input signal.

If the 20 V analog input range is used (etiher bipolar or unipolar), the 10 V range input (Pin 13) should be shielded with ground plane to reduce noise pickup. If the bipolar offset input (Pin 12) is not used to externally trim the unipolar offset as shown in Figure 2, connect it to Analog Common (Pin 9).
Coupling between analog input and digital lines should be minimized by careful layout. For instance, if the lines must cross, they should do so at right angles. Parallel analog and digital lines should be separated from each other by a pattern connected to common.
If external full scale and offset potentiometers are used, the potentiometers and associated resistors should be located as close to the ADC774 as possible. If no trim adjustments are used, the fixed resistors should likewise be as close as possible.

## POWER SUPPLY DECOUPLING

Logic and analog power supplies should be bypassed with $10 \mu \mathrm{~F}$ tantalum type capacitors located close to the converter to obtain noise-free operation. Noise on the power supply lines can degrade the converter's performance. Noise and spikes from a switching power supply are especially troublesome.

## ANALOG SIGNAL SOURCE IMPEDANCE

The signal source supplying the analog input signal to the ADC774 will be driving into a nominal DC input impedance of either $5 \mathrm{k} \Omega$ or $10 \mathrm{k} \Omega$. However, the output impedance of the driving source should be very low, such as the output impedance provided by a wideband, fast-settling operational amplifier. Transients in A/D input current are caused by the changes in output current of the internal D/A converter as it tests the various bits. The output voltage of the driving source must remain constant while furnishing these fast current changes. If the application requires a sample/hold, select a sample/hold with sufficient bandwidth to preserve the accuracy or use a separate wideband buffer amplifier to lower the output impedance.

## RANGE CONNECTIONS

The ADC774 offers four standard input ranges: 0 V to +10 V , 0 V to $+20 \mathrm{~V}, \pm 5 \mathrm{~V}$, and $\pm 10 \mathrm{~V}$. If a 10 V input range is required, the analog input signal should be connected to Pin 13 of the converter. A signal requiring a 20 V range is connected to Pin 14. In either case the other pin of the two is left unconnected. Full-scale and offset adjustmens are described below.
To operate the converter with a $10.24 \mathrm{~V}(2.5 \mathrm{mV}$ LSB) or 20.48 V ( 5 mV LSB) input range, insert a $120 \Omega 1 \%$ metalfilm resistor in series with Pin 13 for the 10.24 V range, or a $240 \Omega 1 \%$ metal-film resistor in series with pin 14 for the 20.48 V range. Offset adjustments are still perfomed as described below. A fixed metal-film resistor can be used because the input impedance of the ADC774 is trimmed to typically less than $\pm 2 \%$ of the nominal value.

## CALIBRATION

## OPTIONAL EXTERNAL FULL-SCALE AND OFFSET ADJUSTMENTS

Offset and full-scale errors may be trimmed to zero using external offset and full-scale trim potentiometers connected to the ADC774 as shown in Figures 2 and 3 for unipolar and bipolar operation.

## CALIBRATION PROCEDURE-

 UNIPOLAR RANGESIf adjustment of unipolar offset and full scale is not required, replace $R_{2}$ with a $50 \Omega, 1 \%$ metal-film resistor and connect Pin 12 to Pin 9, omitting the adjustment network.
If adjustment is required, connect the converter as shown in Figure 2. Sweep the input through the end-point transition voltage ( $0 \mathrm{~V}+1 / 2 \mathrm{LSB} ;+1.22 \mathrm{mV}$ for the 10 V range,+2.44 mV for the 10 V range) that causes the output code to be DB0 ON


FIGURE 2. Unipolar Configuration.
(high). Adjust potentiometer $\mathrm{R}_{1}$ until DB0 is altemately toggling ON and OFF with all other bits OFF. Then adjust full scale by applying an input voltage of nominal full-scale value minus $3 / 2 \mathrm{LSB}$, the value which should cause all bits to be ON . This value is +9.9963 V for the 10 V range and +19.9927 V for the 20 V range. Adjust potentiometer $\mathrm{R}_{2}$ until bits DB1-DB11 are ON and DB0 is toggling ON and OFF.

## CALIBRATION PROCEDURE-BIPOLAR RANGES

If external adjustments of full-scale and bipolar offset are not required, the potentiometers may be replaced by $50 \Omega$, $1 \%$ metal-film resistors.
If adjustments are required, connect the converter as shown in Figure 3. The calibration procedure is similar to that described above for unipolar operation, except that the offset adjustment is performed with an input voltage which is


FIGURE 3. Bipolar Configuration.
$1 / 2 \mathrm{LSB}$ above the minus full-scale value ( -4.9988 V for the $\pm 5 \mathrm{~V}$ range, -9.9976 V for the $\pm 10 \mathrm{~V}$ range). Adjust $\mathrm{R}_{1}$ for DB0 to toggle ON and OFF with all other bits OFF. To adjust fullscale, apply a DC input signal which is 3/2LSB below the nominal plus full-scale value $(+4.9963 \mathrm{~V}$ for $\pm 5 \mathrm{~V}$ range, +9.9927 V for $\pm 10 \mathrm{~V}$ range) and adjust $\mathrm{R}_{2}$ for DB0 to toggle ON and OFF with all other bits ON.

## CONTROLLING THE ADC774

The Burr-Brown ADC774 can be easily interfaced to most microprocessor systems and other digital systems. The microprocessor may take full control of each conversion, or the converter may operate in a stand-alone mode, controlled only by the $\mathrm{R} / \overline{\mathrm{C}}$ input. Full control consists of selecting an 8- or 12-bit conversion cycle, initiating the conversion, and reading the output data when ready-choosing either 12 bits all at once, or 8 bits followed by 4 bits in a left-justified format. The five control inputs ( $12 / \overline{8}, \overline{\mathrm{CS}}, \mathrm{A}_{0}, \mathrm{R} / \overline{\mathrm{C}}$, and CE) are all TTL/CMOS-compatible. The functions of the control inputs are described in Table II. The control function truth table is listed in Table III.
Read footnote 5 to the Electrical Specifications table if using ADC774 to replace the HI774.

## STAND-ALONE OPERATION

For stand-alone operation, control of the converter is accomplished by a single control line connected to $\mathrm{R} / \overline{\mathrm{C}}$. In this mode $\overline{\mathrm{CS}}$ and $\mathrm{A}_{0}$ are connected to digital common and CE and $12 / \overline{8}$ are connected to $\mathrm{V}_{\text {LoGic }}(+5 \mathrm{~V})$. The output data are presented as 12 -bit words. The stand-alone mode is used in systems containing dedicated input ports which do not require full bus interface capability.
Conversion is initiated by a high-to-low transition of R/ $\overline{\mathrm{C}}$. The three-state data output buffers are enable when $R / \overline{\mathrm{C}}$ is high and STATUS is low. Thus, there are two possible modes of operation; conversion can be initiated with either positive or negative pulses. In either case the $\mathrm{R} / \overline{\mathrm{C}}$ pulse must remain low for a minimum for 50 ns .
Figure 4 illustrates timing when conversion is initiated by and $R / \bar{C}$ pulse which goes low and returns to the high state during the conversion. In this case, the three-state outputs go to the high-impedance state in response to the falling edge of $R / \bar{C}$ and are enable for external access of the data after completion of the conversion. Figure 5 illustrates the timing when conversion is initiated by a positive $\mathrm{R} / \overline{\mathrm{C}}$ pulse. In this mode the output data from the previous conversion is enable during the positive portion of $\mathrm{R} / \overline{\mathrm{C}}$. A new conversion is started on the falling edge of $R / \bar{C}$, and the three-state outputs return to the high-impedance state until the next occurrence of a high $\mathrm{R} / \overline{\mathrm{C}}$ pulse. Timing specifications for stand-alone operation are listed in Table IV.

## FULLY CONTROLLED OPERATION

## Conversion Length

Conversion length (8-bit or 12-bit) is determined by the state of the $A_{0}$ input, which is latched upon receipt of a conversion start transition (described below). If $A_{0}$ is latched high, the

| PIN DESIGNATION | DEFINITION | FUNCTION |
| :---: | :---: | :---: |
| CE (Pin 6) | Chip Enable (active high) | Must be high ("1") to either initiate a conversion or read output data. 0-1 edge may be used to initiate a conversion. |
| $\overline{\mathrm{CS}}$ (Pin 3) | Chip Select (active low) | Must be low ("0") to either initiate a conversion or read output data. 1-0 edge may be used to initiate a conversion. |
| $\mathrm{R} / \overline{\mathrm{C}}$ (Pin 5) | Read/Convert ("1" = read) <br> (" 0 " = convert) | Must be low (" 0 ") to initiate either 8 or 12 -bit conversions. 1-0 edge may be used to initiate a conversion. Must be high ("1") to read output data. 0-1 edge may be used to initiate a read operation. |
| $A_{0}($ Pin 4) | Byte Address Short Cycle | In the start-convert mode, $A_{0}$ selects 8 -bit ( $A_{0}=" 1 "$ ) or 12-bit ( $A_{0}={ }^{\prime \prime} 0^{\prime \prime}$ ) conversion mode. When reading output data in two 8-bit bytes, $A_{0}=" 0$ " accesses 8 MSBs (high byte) and $A_{0}=" 1 "$ accesses 4 LSBs and trailing "Os" (low byte). |
| 12/8 (Pin 2) | Data Mode Select $\text { ("1" = } 12 \text { bits) }$ $\text { (" } 0 "=8 \text { bits) }$ | When reading output data, $12 / \overline{8}=" 1 "$ enables all 12 output bits simultaneously, $12 / \overline{8}=$ " 0 " will enabie tìe MSB's or LSB's as determined by the $A_{o}$ line. |

TABLE II. ADC774 Control Line Functions.

| $\mathbf{C E}$ | $\overline{\mathbf{C S}}$ | $\mathbf{R} / \overline{\mathbf{C}}$ | 12/8 | $\mathbf{A}_{0}$ | OPERATION |
| :---: | :---: | :---: | :---: | :--- | :--- |
| 0 | X | X | X | X | None |
| X | 1 | X | X | X | None |
| $\uparrow$ | 0 | 0 | X | 0 | Initiate 12-bit conversion |
| $\uparrow$ | 0 | 0 | X | 1 | Initiate 8-bit conversion |
| 1 | $\downarrow$ | 0 | X | 0 | Initiate 12-bit conversion |
| 1 | $\downarrow$ | 0 | X | 1 | Initiate 8-bit conversion |
| 1 | 0 | $\downarrow$ | X | 0 | Initiate 12-bit conversion |
| 1 | 0 | $\downarrow$ | X | 1 | Initiate 8-bit conversion |
| 1 | 0 | 1 | 1 | X | Enable 12-bit output |
| 1 | 0 | 1 | 0 | 0 | Enable 8 MSBs only |
| 1 | 0 | 1 | 0 | 1 | Enable 4 LSBs plus 4 |
|  |  |  |  |  | trailing 2eros |

TABLE III. Control Input Truth Table.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNTTS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t$ | Low R/C̄ Pulse Width | 50 |  |  | ns |
| $\mathrm{t}_{\text {bs }}$ | STATUS Delay from R/్̄ |  |  | 200 | ns |
| $\mathrm{t}_{\text {HOR }}$ | Data Valid After R/C] Low | 25 |  |  | ns |
| $\mathrm{t}_{\text {Hs }}$ | STATUS Delay After Data Valid |  | 150 | 375 | ns |
| $\mathrm{t}_{\text {HRH }}$ | High R/C̄ Pulse Width | 150 |  |  | ns |
| tob | Data Access Time |  |  | 150 | ns |

TABLE IV. Stand-Alone Mode Timing.
conversion continues for 8 bits. The full 12-bit conversion will occur if $A_{o}$ is low. If all 12 bits are read following an 8-bit conversion, the 3 LSBs (DB0-DB2) will be low (logic 0 ) and DB3 will be high (logic 1). $A_{0}$ is latched because it is also involved in enabling the output buffers. No other control inputs are latched.

## CONVERSION START

The converter is commanded to initiate a conversion by a transition occurring on any of three logic inputs (CE, $\overline{\mathrm{CS}}$, and $R / \bar{C}$ ) as shown in Table III. Conversion is initiated by the last of the three to reach the required state and thus all three may be dynamically controlled. If necessary, all three may change state simultaneously, and the nominal delay time is the same regardless of which input actually starts conversion. If it is desired that a particular input establish the


FIGURE 4. R/C $\overline{\mathrm{C}}$ Pulse Low-Outputs Enabled After Conversion.


FIGURE 5. R/ $\overline{\mathrm{C}}$ Pulse High-Outputs Enabled Only While R/ $\bar{C}$ Is High.
actual start of conversion, the other two should be stable a minimum of 50 ns prior to the transition of that input. Timing relationships for start of conversion timing are illustrated in Figure 6. The specifications for timing are contained in Table V.
The STATUS output shows the current state of the converter by being in a high state only during conversion. During this time the three-state output buffers remain in a high-impedance state, and therefore data cannot be read during conversion. During this period additional transitions of the three digital inputs which control conversion will be ignored, so that conversion cannot be prematurely terminated or restarted. However, if $A_{0}$ changes state after the beginning of conversion, any additional start conversion transition will latch the new state of $A_{0}$, possibly causing an incorrect conversion length ( 8 bits versus 12 bits) for that conversion.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {bsc }}$ <br> thec <br> $t_{\text {ssc }}$ <br> $t_{\text {HSC }}$ <br> $t_{\text {shC }}$ <br> $t_{\text {Hac }}$ <br> $t_{\text {sac }}$ <br> $t_{\text {hac }}$ <br> $t_{c}$ | STS Delay from CE <br> CE Pulse Width $\overline{\mathrm{CS}}$ to CE Setup time $\overline{C S}$ low during CE high $R / \bar{C}$ to CE setup $R / \bar{G}$ low during $C E$ high $A_{0}$ to CE setup $A_{0}$ valid during CE high Conversion time 12-bit cycle at $25^{\circ} \mathrm{C}$ 0 to $+75^{\circ} \mathrm{C}$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ 8 -bit cycle at $25^{\circ} \mathrm{C}$ 0 to $+75^{\circ} \mathrm{C}$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\begin{gathered} 50 \\ 50 \\ 50 \\ 50 \\ 50 \\ 0 \\ 50 \end{gathered}$ | $\begin{gathered} 60 \\ 30 \\ 20 \\ 20 \\ 0 \\ 20 \\ 20 \\ 7.5 \\ \\ \hline 5 \end{gathered}$ | $200$ <br> 8 <br> 8.5 <br> 9 <br> 5.3 <br> 5.7 <br> 6 | ns ns ns ns ns ns ns ns $\mu \mathrm{s}$ $\mu \mathrm{s}$ $\mu \mathrm{S}$ $\mu \mathrm{s}$ $\mu \mathrm{S}$ $\mu \mathrm{s}$ |
|  | Access time from CE <br> Data valid after CE low <br> Output float delay <br> $\overline{\mathrm{CS}}$ to CE setup <br> R/C to CE setup <br> $\overline{\mathrm{CS}}$ valid after CE low <br> $R \bar{C}$ high after CE low <br> $A_{0}$ valid after CE low <br> STS delay after data valid | $\begin{gathered} 25 \\ 50 \\ 0 \\ 0 \\ 0 \\ 50 \end{gathered}$ | $\begin{gathered} 75 \\ 35 \\ 100 \\ 0 \end{gathered}$ $150$ | $\begin{array}{r}150 \\ 150 \\ \\ \\ \\ \hline 75\end{array}$ |  |

TABLE V. Timing Specifications.


FIGURE 6. Conversion Cycle Timing.

## READING OUTPUT DATA

After conversion is initiated, the output data buffers remain in a high-impedance state until the following four logic conditions are simultaneously met: $\mathrm{R} / \overline{\mathrm{C}}$ high, STATUS low, CE high, and $\overline{\mathrm{CS}}$ low. Upon satisfaction of these conditions, the data lines are enabled according to the state of inputs $12 /$ $\overline{\mathbf{8}}$ and $\mathrm{A}_{\mathbf{0}}$. See Figure 7 and Table V for timing relationships and specifications.


FIGURE 7. Read Cycle Timing.

In most applications the $12 / \overline{8}$ input will be hard-wired in either the high or low condition, although it is fully TTLand CMOS-compatible and may be actively driven if desired. When $12 / \overline{8}$ is high, all 12 output lines (DB0-DB11) are enabled simultaneously for full data word transfer to a 12-bit or 16-bit bus. In this situation the $\mathrm{A}_{0}$ state is ignored.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

When $12 / \overline{8}$ is low, the data is presented in the form of two 8 -bit bytes, with selection of the byte of interest accomplished by the state of $A_{0}$ during the read cycle. Connection of the ADC774 to an 8-bit bus for transfer of left-justified data is illustrated in Figure 9. The $A_{0}$ input is usually driven by the least significant bit of the address bus, allowing storage of the output data word in two consecutive memory locations.
When $A_{0}$ is low, the byte addressed contains the 8MSBs. When $A_{0}$ is high, the byte addressed contains the 4LSBs from the conversion followed by four logic zeros which have been forced by the control logic. The left-justified
formats of the two 8-bit bytes are shown in Figure 8. The design of the ADC774 guarantees that the $A_{0}$ input may be toggled at any time with no damage to the converter; the outputs which are tied together as illustrated in Figure 9 cannot be enabled at the same time.
In the majority of applications, the read operation will be attempted only after the conversion is complete and the STATUS output has gone low. In those situations requiring the earliest possible access to the data, the read may be started as much as ( $t_{D D}+t_{H S}$ ) before STATUS goes low. Refer to Figure 7 for these timing relationships.

| Word 1 |  |  |  |  |  |  |  |  | Word 2 |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Processor | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DBO | DB7 | D86 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| Converter | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | 0 | 0 | 0 | 0 |

FIGURE 8. 12-Bit Data Format for 8-Bit Systems.


FIGURE 9. Connection to an 8-Bit Bus.

ADS574 ADS774

## ADVANCE INFORMATION SUBJECT TO CHANGE

## Microprocessor-Compatible CMOS Sampling ANALOG-TO-DIGITAL CONVERTERS

## FEATURES

- COMPATIBLE WITH ADC574A, ADC674A AND ADC774 SOCKETS
- COMPLETE SAMPLING A to D's WITH REFERENCE, CLOCK AND MICROPROCESSOR INTERFACE
- FAST ACQUISITION AND CONVERSION: ADS774 at $8 \mu \mathrm{~s}$ max ADS574 at $25 \mu \mathrm{~s}$ max
- ELIMINATE NEED FOR EXTERNAL SAMPLE/HOLD IN MOST APPLICATIONS
- GUARANTEED AC AND DC PERFORMANCE
- LOW POWER: ADS574 at 100mW max ADS774 at 150 mW max
- PLASTIC OR HERMEIIC DIPS ( $0.3^{\prime \prime}$ and $0.6^{\prime \prime}$ widths), solc, and die availabile
- CAN OPERATE EROM SINGLE +5V SUPPIY


## DESCRIPTION

The ADS574 and ADS774 are 12-bit successive approximation analog-to-digital converters using an innovative capacitor array (CDAC) that allows implementation in low-power CMOS technology, and provides inherent sampling. These are drop-in replacements for ABCS54A, ADC674A and ADe774 models in most applications, with much lower, pornct consumption, and viti interial sampling.
The ADSs. 4 and ADS774 are complete witis inernal elock, microprocessor interface, Itiree-state outputs, and"itternal scalingsesistor for in in ranges of 0 V to $+10 \mathrm{~V}, 0 \mathrm{~V}$ to $+20 \mathrm{~V}: 5 \mathrm{~V}$, or 410 V . The maximum conversion time for 1 , bit canyersions (including sample acquisition time) is factory set at $8 \mu \mathrm{~s}$ maximum for the $A D S 774$ and 5 尘s maximum for the ASS574.
User soritel over the inherent sampling function is provided. for designers who want to eliminate the external samplefhol in existing designs.
Ite ADS574 and ADS774 are available in commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$ and military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ ranges, ind require +5 V , with -12 V or -15 V optional, depending on usage. No +15 V supply is required. Both are available in 0.3 " or $0.6^{\prime \prime}$ wide 28 -pin plastic or hermetic DIPs, in 28-pin SOICs, and in die form.


[^26] Tel: (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP . Telax: 066-6491 - FAX: (602) 889-1510 • mmedate Product Info: (800) 548-6132

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## SPECIFICATIONS

## ELECTRICAL

$T_{A}=T_{M N}$ to $T_{\text {mux }}, V_{D O}=+5 \mathrm{~V}, V_{E E}=-15 \mathrm{~V}$ to +5 V sampling frequency of 40 kHz on ADS574 and 117 kHz on ADS774; unless otherwise specified.


## SPECIFICATIONS (CONT)

## ELECTRICAL

$T_{A}=T_{\text {MN }}$ to $T_{\text {mXX }}, V_{D D}=+5 \mathrm{~V}, V_{E E}=-15 \mathrm{~V}$ to +5 V sampling frequency of 40 kHz on ADS574 and 117 kHz on ADS774; unless otherwise specified.

| PARAMETER | ADS574JE/JP/JU/SF/SH ADST74JE/JP/JU/SE/SH |  |  | ADS574KEKP/KUUTF/TH ADSTT4KEKKP/KU/TF/TH |  |  | UNTTS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | TYP | max | MIN | TYP | MAX |  |
| CONVERSION TMME (Including Acquisition Time) ADS574 $\mathrm{t}_{\mathrm{so}}+\mathrm{t}_{\mathrm{c}}$ at $25^{\circ} \mathrm{C}$ : <br> 8-Bit Cycle <br> 12-Bit Cycle <br> 12-Bit Cycle, $T_{\text {min }}$ to $T_{\text {mx }}$ <br> ADS574 $\mathrm{t}_{\mathrm{NO}}+\mathrm{t}_{\mathrm{c}}$ at $25^{\circ} \mathrm{C}$ : <br> 8-Bit Cycle <br> 12-Bit Cycle <br> 12-Bit Cycle, $T_{\text {mn }}$ to $T_{\text {mx }}$ |  | $\begin{gathered} 16 \\ 22 \\ 22 \\ \\ 5.5 \\ 7.5 \\ 8 \end{gathered}$ | $\begin{gathered} 18 \\ 25 \\ 25 \\ \\ 5.9 \\ 8 \\ 8.5 \end{gathered}$ |  | * | * | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~S} \\ & \mu \mathrm{~s} \end{aligned}$ |
| ```SAMPLING DYNAMICS Sampling Rate ADS574 ADS774 at \(25^{\circ} \mathrm{C}\) ADS774, \(T_{\text {mN }}\) to \(T_{\text {mx }}\) Aperture Delay, \(t_{\text {po }}\) With \(\mathrm{V}_{\mathrm{EE}}=+5 \mathrm{~V}\) With \(\mathrm{V}_{\mathrm{EE}}=\mathrm{OV}\) to -15 V ADS574 ADS774 Aperture Uncertainty (Jitter) With \(\mathrm{V}_{\mathrm{EE}}=+5 \mathrm{~V}\) With \(\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}\) to -15 V ADS574 ADS774``` |  | 20 <br> 40 <br> $1: 6$ <br> 800 <br> 30 10 <br> 10 |  |  |  |  | kHz kHz kHz ns $\mu \mathrm{s}$ $\mu \mathrm{S}$ <br> ps, rms ns, rms ns, rms |
| OUTPUTS |  |  |  |  |  |  |  |
| DIGITAL (DB ${ }_{11}-$ DB $_{0}$, STATUS) <br> (Over Temperature Range) <br> Output Codes: Unipolar <br> Bipolar <br>  <br> Logic 1 (lsomils 500 mA <br> Leakage, Data Bits Only, Higim: Stati: Capacitance |  |  | $\begin{aligned} & \text { nipola } \\ & \text { Bipol } \end{aligned}$ |  |  | 8 | $\begin{gathered} V \\ V \\ \mu \mathrm{~A} \\ \mathrm{pF} \end{gathered}$ |
| INTERNAL REFERENGE VOLTAGE <br> Voltage <br> Source Current Available lor Extemal Loads |  | $+2 .$ | $+2 \%$ |  | - | - | $\underset{m A}{v}$ |
| POWER SUPPLY REQUIREMENTS <br> Voltage: $\mathrm{V}_{\mathrm{EE}}{ }^{(5)}$ <br> Current: $\begin{aligned} \text { ADS574: } & I_{E E}^{(5)}\left(V_{E E}=-15 \mathrm{~V}\right) \\ & { }_{\text {ID }} \\ \text { ADS774: } & I_{E E}^{(5)}\left(V_{E E}=-15 \mathrm{~V}\right) / \end{aligned}$ $\mathrm{I}_{\mathrm{D}}^{\mathrm{EE}}$ <br> Power Dissipation ( $T_{\text {MN }}$ to Town) $\text { ADS574 }\left(V_{E E}=0 V \text { to }+5 V^{2}\right.$ $\text { ADS774 }\left(V_{E E}=\text { OV to }+5 \mathrm{~V}\right.$ | \% 6 44 |  | $V_{00}$ +5.5 <br> $+5.5$ <br> $+20$ <br> $+30$ <br> 100 <br> 150 |  | * | $*$ $*$ $\bullet$ $*$ | v <br> mA mA mA mA <br> mW mW |
| TEMPERATURE RANGE Specification: J, K Grados S. T Grades | $\begin{gathered} 0 \\ -55 \end{gathered}$ |  | $\begin{gathered} +70 \\ +125 \end{gathered}$ |  |  |  | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

-Same specification as ADS574JE/JP/JU/SF/SH or ADS774JE/JP/JU/SF/SH.
NOTES: (1) With fixed $50 \Omega$ resistor from REF OUT to REF IN. This parameter is also adjustable to zero at $+25^{\circ} \mathrm{C}$. (2) FS in this specification table means Full Scale Range. That is, for a $\pm 10 \mathrm{~V}$ input range, FS means 20 V ; for a 0 to +10 V range, FS means 10 V . (3) Based on using $\mathrm{V}_{\mathrm{EE}}=+5 \mathrm{~V}$, which starts a conversion immediately upon a convert command. Using $\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}$ to -15V makes the ADS574/ADS774 emulate standard ADS574 operation. In this mode, the internal sample/hold acquires the input signal after receiving the convert command, and does not assume that the input level has been stable before the convert command arrives. (4) Using internal reference. (5) $\mathrm{V}_{\mathrm{EE}}$ is optional, and is only used to set the mode for the internal sample/hold. When $\mathrm{V}_{\mathrm{EE}}=-15 \mathrm{~V}, \mathrm{I}_{\mathrm{EE}}=-1 \mathrm{~mA}$ typ; when $\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{EE}}= \pm 5 \mu \mathrm{~F}$ typ; when $V_{E E}=+5 V, I_{E E}=+167 \mu \mathrm{~A}$ typ.

Or, Call Customer Service at 1-800-548-6132 (USA Only)

## MECHANICAL

E Package - 0.3" WIde 28-PIn Plastic DIP


F Package - 0.3" Wide 28-Pin Hermetic DIP:


|  | SINCPIES: |  | MILETMETERS |  |
| :---: | :---: | :---: | :---: | :---: |
| DIM | MiN | MAX | MIN | MAX |
| A | 13888 | 1.412 | 3526 | 35.86 |
| B | 300. | . 320 | \% 682 | 8.13 |
| C | , | . 160 | - | 4.06 |
| D | . 016 | 8020. | 0.41 | 0.51 |
| F | . 050 8ASIG |  | 1.27 BASIC |  |
| G. | . 095 | \% 105 | 2.41 | 2.67 |
| , | 009 | . 012 | 0.23 | 0.30 |
| K | 125 | . 180 | 3.18 | 4.57 |
| L | . 290 | . 310 | 7.37 | 7.87 |
| N | . 040 | . 060 | 1.02 | 1.52 |

NOTE: Leads in true position within $0.01^{\prime \prime}$ $(0.25 \mathrm{~mm}) R$ at MMC at seating plane. Pin numbers shown for reference only.
Numbers may not be marked on package.

|  | INCHES |  | MILUMETERS |  |
| :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |
| A | 1.255 | 1.355 | 31.88 | 34.42 |
| B | . 270 | 290 | 6.86 | 7.37 |
| D | . 150 | . 170 | 3.81 | 4.32 |
| E | . 010 | . 080 | 0.25 | 2.03 |
| F | . 100 BASIC |  | 2.54 BASIC |  |
| G | . 045 | . 055 | 1.14 | 1.40 |
| H | . 016 | . 020 | 0.41 | 0.51 |
| $J$ | . 125 | N/A | 3.18 | N/A |
| K | . 300 BASIC |  | 7.62 BASIC |  |
| M | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | $15^{\circ}$ |
| N | . 008 | . 015 | 0.20 | 0.38 |
| P | . 020 | . 040 | 0.51 | 1.02 |

NOTE: Leads in true position within $0.01^{*}$ ( 0.25 mm ) R at MMC at seating plane. Pin numbers shown for reference only. Numbers may not be marked on package.


MECHANICAL



## ORDERING INFORMATION

| MODEL |  | PACKAGE | CONVERSION TIME | TEMPERATURE RANGE | LINEARITY ERROR |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ADS574JE |  | 0.3. flastic DIP ${ }^{\text {a }}$ | $25 \mu \mathrm{~s}$ | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $\pm 1$ LSB |
| ADS574KE | $\geqslant \geqslant$ | 0.3*Plastic Dip | $25 \mu \mathrm{~s}$ | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $\pm 1 / 2 L S B$ |
| ADS574JP | , | 年 0.6" Plastic DIP\% | $25 \mu \mathrm{~s}$ | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $\pm 1$ LSB |
| ADS574KP |  | / \% $0.6{ }^{\text {PPPlastic }}$ DIP | $25 \mu \mathrm{~s}$ | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $\pm 1 / 2 \mathrm{LSB}$ |
| ADS574JU |  | $\geqslant 2 \pi \%$ SOIC | $25 \mu \mathrm{~s}$ | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $\pm 1$ LSB |
| ADS574KU |  | , $\%$,, SOH | $25 \mu \mathrm{~s}$ | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $\pm 1 / 2$ LSB |
| ADS574SF |  | 0.3. Seramic DIP | $25 \mu \mathrm{~s}$ | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | $\pm 1$ LSB |
| ADS574TF |  | 0.3\%Ceramic DIP | $25 \mu \mathrm{~s}$ | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | $\pm 1 / 2 L S B$ |
| ADS574SH |  | 0.6" Ceramic DIP | $25 \mu \mathrm{~s}$ | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | $\pm 1$ LSB |
| ADS574TH |  | 0.6" Ceramic DIP | $25 \mu \mathrm{~s}$ | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | $\pm 1 / 2 \mathrm{LSB}$ |
| ADS774JE |  | 0.3" Plastic DIP | $8 \mu \mathrm{~s}$ | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $\pm 1 \mathrm{LSB}$ |
| ADS774KE |  | 0.3" Plastic DIP | $8 \mu \mathrm{~s}$ | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $\pm 1 / 2 \mathrm{LSB}$ |
| ADS774JP |  | 0.6" Plastic DIP | $8 \mu \mathrm{~s}$ | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 士1LSB |
| ADS774KP |  | 0.6" Plastic DIP | $8 \mu s$ | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $\pm 1 / 2$ LSB |
| ADS774JU |  | SOIC | $8 \mu \mathrm{~s}$ | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $\pm 1$ LSB |
| ADS774KU |  | SOIC | $8 \mu \mathrm{~s}$ | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $\pm 1 / 2 \mathrm{LSB}$ |
| ADS774SF |  | 0.3" Ceramic DIP | $8 \mu \mathrm{~s}$ | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | $\pm 1$ LSB |
| ADS774TF |  | 0.3"Ceramic DIP | $8 \mu s$ | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | $\pm 1 / 2 \mathrm{LSB}$ |
| ADS774SH |  | 0.6" Plastic DIP | $8 \mu s$ | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | $\pm 1$ LSB |
| ADS774TH |  | 0.6" Plastic DIP | $8 \mu \mathrm{~s}$ | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | $\pm 1 / 2 \mathrm{LSB}$ |

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## CONNECTION DIAGRAM



TABLE I. Input Voltages, Transition Values, and LSB Values.


TABLE II. Control Line Functions.

| CE | $\overline{\text { cs }}$ | R/C | 12/8 | $A_{0}$ | OPERATION |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | X | $x$ | X | X | None |
| x | 1 | x | x | x | None |
| $\uparrow$ | 0 | 0 | x | 0 | Initiate 12-bit conversion |
| , | 0 | 0 | x | 1 | Initiate 8 -bit conversion |
| , | $\downarrow$ | 0 | x | 0 | Initiate 12-bit conversion |
| , | $\downarrow$ | 0 | x | 1 | Initiate 8 -bit conversion |
| 1 | 0 | $\downarrow$ | x | 0 | Initiate 12-bit conversion |
| 1 | 0 | $\downarrow$ | x | $\underline{1}$ | Initiate 8 -bit conversion |
| 1 | 0 | 1 | 1 | X | Enable 12-bit ouput |
| 1 | 0 | 1 | 0 | 0 | Enable 4 LSBs plus 4 tralling zeroes |

TABLE III. Control Input Truth Table.

| SYMBOL | PARAMETER |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t{ }_{4}$ <br> $t_{0 S}$ <br> thor <br> ${ }^{1}$ HRH <br> $t_{\text {DOR }}$ | Low R/C̄ Pulse Width STS Delay from R/C Data Valid After R/C Low High R/C Pulse Width Data Access Time |  | $\begin{gathered} 25 \\ 25 \\ 100 \end{gathered}$ |  |  |  |



| SYMBOL |  | $\geqslant{ }^{*}$ MIN | \% $\quad$ \$ $\%$ \% $\geqslant$ | \% Max | UNTTS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {DSC }}$ <br> thec <br> $t_{\text {ssc }}$ <br> $t_{\text {HsC }}$ <br> $t_{\text {shC }}$ <br> $t_{\text {Hac }}$ <br> $t_{s A C}$ <br> thac | STS delay from CE <br> CE Pulse vidth <br> $\overline{\mathrm{CS}}$ to CEseriop <br> CS low duiling CE High <br> R/C to CE setup: <br> R/C low during CE high. <br> Ao to CE setup <br> A. valid during CE high |  | 60 <br> 30 <br> 20 <br> 20 <br> ? <br> 20 <br> 20 | $200$ |  |
| Read Mode $t_{0}$ $\mathrm{t}_{\mathrm{H}} \mathrm{F}$ <br> then <br> $t_{\text {ssi }}$ <br> $t_{\text {spa }}$ <br> $t_{\text {SNA }}$ <br> $t_{\text {HSA }}$ <br> $t_{\text {HRA }}$ <br> $t_{\text {HAR }}$ | Access time from CE Data valid after CE low Output float delay CS to CE setup F $\vec{C}$, to CE setup , oto CE setup CS valid after CE FON. R/C high atter CE low $A_{0}$ valid attor CE low: | 25 <br> $50 \%$ <br> 50 <br> 50 0 <br> 0 <br> 50 | $\begin{gathered} 75 \\ 35 \\ 100 \\ 0 \end{gathered}$ <br> 25 | 150 150 |  |

TABLE V. Timing Specifications, Fully Controlled Operation. ( $T_{A}=T_{\text {MIN }}$ to $T_{\text {MAX }}$ ).

| SYMBOL | PARAMETER | $T_{A}$ | ADS574 |  |  | ADS774 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| $\mathrm{t}_{\mathrm{NO}}+\mathrm{t}_{\mathrm{c}}$$\mathrm{ths}^{\text {cta }}$ | 12-bit Acquistion arid Converston <br> 8-bil Aoquistion and converston <br> STSOelay Atter Data Yalid |  |  | 22 | 25 |  | 7.5 | 8 8.5 | ${ }_{\mu}^{\mu}$ |
|  |  |  |  | 16 | 18 |  | 5.5 | 5.9 | $\mu \mathrm{s}$ |
|  |  |  |  |  | 18 |  |  | 6.3 | $\mu \mathrm{s}$ |
|  |  |  |  | 400 | 1000 |  | 150 | 375 | ns |

TABLE VI. Conversion Timing.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 1. ADS574/ADS774 Transfer Characteristic Terminology.


FIGURE 2. Unipolar Configuration.


FIGURE 3. Bipolar Configuration.


FIGURE 4.R/ $\overline{\mathrm{C}}$ Pulse Low-Outputs Enabled After Conversion.


FIGURE 5. R/ट्C Pulse High - Outputs Enabled Only While R/C Is High.


FIGURE 6. Conversion Cycle Timing, $\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}$ to -15 V (ADC574/774 Emulatión Mode).


FIGURE 7. Read Cycle Timing.


FIGURE 8. Signal Ácquistion and Conversion Timing,

# 12-Bit 1MHz Sampling ANALOG-TO-DIGITAL CONVERTER 

## FEATURES

- LOW LINEARITY ERROR
- SAMPLE RATE: 1MHz
- INPUT RANGES: $\pm 5 \mathrm{~V}, \mathbf{0 V}$ to +10V
- COMPLETE SUBSYSTEM: Contains Sample/Hold and Reference
- 32-PIN CERAMIC DIP PACKAGE


## DESCRIPTION

The ADS602 is a high-speed successive approximation analog-to-digital converter with internal sample/ hold amplifier. This unique design utilizes a bipolar technology with on-chip thin film resistors to preserve analog accuracy and a high-speed CMOS chip to perform digital logic control. Outstanding linearity, noise, and dynamic range are achieved by this converter design. The ADS602 is thoroughly tested for dynamic performance.
The ADS602 is complete with internal reference, clock, and comparator and is packaged in a 32 -pin ceramic DIP. Sample rate is set at the factory to 1 MHz . Performance is guaranteed with no missing

## APPLICATIONS

- DIGITAL SIGNAL PROCESSING
- HIGH-SPEED DATA ACQUISITION SYSTEMS
- MEDICAL INSTRUMENTATION
- ANALYTICAL INSTRUMENTATION
- TEST AND IMAGING SYSTEMS
- WAVEFORM ANALYZERS
codes over the input voltage, power supply, and operating temperature range. The gain and offset errors are laser trimmed to specification. Optionally they may be externally adjusted to zero.
The user can switch between unipolar ( 0 V to +10 V ) and bipolar ( $\pm 5 \mathrm{~V}$ ) operation through one digital logic level input.

Output codes are available in complementary binary for unipolar inputs and complementary offset binary for bipolar inputs.
All digital input and output are TTL-compatible. Power supply requirements are $\pm 15 \mathrm{~V}$ and +5 V .

[^27]
## SPECIFICATIONS

## ELECTRICAL

$T_{\text {cASE }}=+25^{\circ} \mathrm{C}, 1 \mathrm{MHz}$ sampling rate, $\pm \mathrm{V}_{\mathrm{cc}}= \pm 15 \mathrm{~V},+\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}$, and 6 -minute warm-up in a normal convection environment unless otherwise noted.

| PARAMETER | CONDITIONS | ADS602JG |  |  | ADS602KG |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | max |  |
| RESOLUTION |  |  |  | 12 |  |  | - | Bits |
| ANALOG CHARACTERISTICS |  |  |  |  |  |  |  |  |
| INPUTS <br> Voltage Ranges: Bipolar Unipolar <br> Input Resistance Input Capacitance | Full Scale (FSR) ${ }^{(1,2)}$ <br> Full Scale (FSR) ${ }^{(1.2)}$ | $\begin{gathered} -5 \\ 0 \end{gathered}$ | 1 5 | $\begin{array}{r} +5 \\ +10 \\ 10 \end{array}$ | - | * | * | $\begin{gathered} v \\ v \\ \mathrm{v} \Omega \\ \mathrm{pF} \end{gathered}$ |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |  |  |
| STATIC ACCURACY <br> Gain Error ${ }^{(3.4)}$ <br> Input Offset Error ${ }^{(3.4)}$ : Unipolar Bipolar <br> Integral Linearity Error <br> Differential Linearity Error <br> No Missing Codes <br> Power Supply Rejection of Offset and Gain | $\begin{aligned} & \Delta \pm V_{c c}= \pm 10 \% \\ & \Delta \pm V_{D D}= \pm 10 \% \end{aligned}$ |  | $\begin{gathered} \pm 0.2 \\ \pm 0.1 \\ \pm 0.1 \\ 1.2 \\ 1.2 \end{gathered}, \begin{array}{c\|} \text { Guaranteed } \\ \pm 0.0036 \\ \pm 0.001 \\ \hline \end{array}$ | $\begin{gathered} \pm 0.3 \\ \pm 0.8 \\ \pm 0.6 \\ 1.5 \\ 1.5 \\ \\ 0.5 \\ 0.5 \\ \hline \end{gathered}$ |  | $\pm 0.1$ $\vdots$ 0.9 0.9 | $\begin{aligned} & \pm 0.2 \\ & \pm 0.4 \\ & \pm 0.4 \\ & 1.25 \\ & 1.25 \end{aligned}$ | \% of FSR <br> \% of FSR <br> \% of FSR <br> LSB <br> LSB <br> $\% F S R / \% V_{c c}$ <br> $\% F S R / \% V_{D D}$ |
| CONVERSION CHARACTERISTICS <br> Sample Rate <br> Power Supply Rejection of Conversion Time | Without User Adjustment $\Delta+V_{D 0}= \pm 5 \%$ | DC | $\pm 1$ | 1M | * | - | - | samples/s $n s \% V_{D D}$ |
| DYNAMIC CHARACTERISTICS (The sampling frequency $\left[\mathrm{f}_{\mathrm{s}}\right]=1 \mathrm{MHz}$ and the input signal level $=-0.5 \mathrm{~dB}$, unless otherwise stated.) |  |  |  |  |  |  |  |  |
| Differential Linearity Error ${ }^{(5)}$ <br> Spurious Free Dynamic Range <br> Total Harmonic Distortion ${ }^{(6)}$ <br> Two-Tone Intermodulation Distortion ${ }^{\text {B }}$ ( 7 <br> Signal-to-Noise and Distortion <br> (SINAD) Ratio <br> Signal-to-Noise Ratio (SNR) <br> Analog Input Bandwidth (-3dB) <br> Small Signal <br> Full Power | $\begin{gathered} f_{c}=480 \mathrm{kHz}, 68 \% \text { of All Codes } \\ 99 \% \text { of All Codes } \\ 100 \% \text { of All Codes } \\ f_{c}=10 \mathrm{kHz} \\ f_{c}=480 \mathrm{kHz} \\ f_{c}=10 \mathrm{kHz} \\ f_{c}=480 \mathrm{kHz} \\ \mathrm{f}_{\mathrm{c}}=90 \mathrm{kHz} \text { and } 110 \mathrm{kHz}(-6.5 \mathrm{~dB}) \\ f_{c}=10 \mathrm{kHz} \\ f_{c}=480 \mathrm{kHz} \\ f_{c}=10 \mathrm{kHz} \\ f_{c}=480 \mathrm{kHz} \\ \text {-20dB input } \\ 0 \mathrm{~dB} \text { Input } \\ \hline \end{gathered}$ |  | 0.35 <br> 0.6 <br> 1.2 <br> -74 <br> -68 <br> $-79$ <br> $-70$ <br> -77 <br> 71 <br> 63 <br> 71 <br> 67 <br> 16 <br> 4 |  | 70 64 70 67 | $\begin{gathered} 0.25 \\ 0.5 \\ 0.9 \\ -86 \\ -73 \\ -83 \\ -72 \\ - \\ 72 \\ 67 \\ 73 \\ 69 \end{gathered}$ | $\begin{aligned} & 1.25 \\ & -76 \\ & -70 \\ & -75 \\ & -70 \end{aligned}$ | LSB <br> LSB <br> LSB <br> dB <br> dB <br> dBc <br> dBc <br> dBc <br> dB <br> dB <br> dB <br> dB <br> MHz <br> MHz |
| DIGITAL CHARACTERISTICS |  |  |  |  |  |  |  |  |
| INPUT <br> Logic Family <br> Convert Command Logic Voltages <br> Convert Command Currents <br> Convert Command | Logic Low Logic High Logic Low | $\begin{gathered} T T 1 \\ 0 \\ +2 \end{gathered}$ <br> High Lev | Compatible <br> vel When | $\begin{aligned} & \text { MOS } \\ & +0.8 \\ & +V_{D 0} \\ & -150 \\ & \text { nverting } \end{aligned}$ | * | - | * | $\begin{gathered} V \\ \mathbf{V} \\ \mu \mathrm{~A} \end{gathered}$ |
| OUTPUT <br> Logic Family <br> Bits 1 through 12, Status <br> Internal Clock Frequency Status | Logic Low, $\mathrm{I}_{\alpha}=3.2 \mathrm{~mA}$ <br> Logic High, $\mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA}$ | $+2.7$ <br> Low Le | Compatible $\left\|\begin{array}{c} +0.1 \\ +4.9 \\ 17 \end{array}\right\|$ <br> vel When Dat | MOS $+0.4$ <br> Valid | * | * | * | $\begin{gathered} \mathbf{V} \\ \mathbf{V} \\ \mathrm{MHz} \end{gathered}$ |
| POWER SUPPLY REQUIREMENTS |  |  |  |  |  |  |  |  |
|  | Operating <br> Operating <br> Operating | +14.25 -14.25 +4.75 | $\begin{gathered} +15 \\ -15 \\ +5 \\ 26 \\ -110 \\ 60 \\ 2.3 \\ 8.7 \end{gathered}$ | +15.75 -15.75 +5.25 30 -140 80 2.8 | * | * | * | $\begin{gathered} v \\ V \\ m A \\ m A \\ m A \\ m A \\ W \\ { }^{\circ} \mathrm{C} W \end{gathered}$ |

- Specification same as ADS602JG.


## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## SPECIFICATIONS (CONT)

ELECTRICAL (FULL TEMPERATURE SPECIFICATIONS)
$\pm \mathrm{V}_{c \mathrm{C}}= \pm 15 \mathrm{~V},+\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}$, and 6-minute warm-up in a normal convection environment unless otherwise noted.


- Specification same as ADS602JG.

NOTES: (1) Over or under range on the analog input results in constant maximum or minimum digital output. (2) FSR = Full Scale Range. (3) Adjustable to zero. (4) If gain and offset adjust pins are not used, they should be grounded. (5) See Typical Performance Curves. (6) dBc = level referred to carrier input signal se -0.5 dB of full scale; $\mathrm{f}_{\mathrm{c}}=$ input frequency, $\mathrm{f}_{\mathrm{s}}=$ sampling frequency. (7) IMD is referred to the large of the two input test signals. If referred to the peak envelope signal ( $\approx 0 \mathrm{~dB}$ ), the intermodulation products will be 6 dB lower. (8) Temperature ranges refer to case temperature. Thermal resistance was measured on a small ( $5^{\prime \prime}$ diameter) handwired circuit board, with the test device in a zero-insertion-force socket. Thermal resistance will be lower if the ADS602 is soldered into the PC board, a ground plane is used directly underneath the package, multiple PC board layers are used, or forced air cooling is employed. Use heat sinking if necessary to keep the case at specified and operating temperatures.

## For Immediate Assistance, Contact Your Local Salesperson

MECHANICAL


## PIN CONFIGURATION



## ABSOLUTE MAXIMUM RATINGS



## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES

$\pm \mathrm{V}_{c \mathrm{C}}= \pm 15 \mathrm{~V},+\mathrm{V}_{D D}=+5 \mathrm{~V}, 1 \mathrm{MHz}$ sampling rate, 6-minute warmup, and $\mathrm{T}_{\mathrm{c}}=+25^{\circ} \mathrm{C}$ unless otherwise noted.


THD vs INPUT FREQUENCY



100kHz HARMONIC DISTORTION (4096 Points)


PIN DEFINITIONS

| PIN NUMBER | DESIGNATION | DESCRIPTION |
| :---: | :--- | :--- |
| $1-6$ and 11-16 | Bit 1 to Bit 12 | 12-bit parallel output data. <br> Conversion status strobe is high during data conversion, low when parallel data is valid. <br> 10 |
| Status |  |  |
| Convert Command | High transition starts conversion, and should remain high during conversion. Low will reset clock and SAR <br> logic. Rising edge may be used to latch data from previous conversion. |  |
| 24 | Gain Adjust Input <br> Allows gain error to be extemally adjusted to zero. Ground this pin if it is not used. <br> Analog Signal Input <br> Signal input to internal S/H amplifier. |  |
| 26 | Offiset Adjust Input <br> Allows oftset error to be extemally adjusted to zero. Ground this pin if it is not used. <br> Ground on this pin engages unipolar operation (OV to +10V). Leaving this pin open engages bipolar ( $\pm 5 \mathrm{~V})$. |  |

The ADS602 is a sampling A/D converter that employs a successive approximation architecture. The ideal transfer function for an ADS602 in the bipolar mode is described in Figure 1. Initial gain and offset errors may be adjusted to zero, gain drift over temperature rotates the transfer function about -full scale end point, and offset drift shifts the transfer function left or right over the operating temperature range. Integral linearity error is the deviation of an actual bit transition from the best fit straight line transfer function of the converter. A differential linearity error of $0.012 \%$ means that the width of each bit step over the range of the converter is $1 \mathrm{LSB}, \pm 0.5 \mathrm{LSB}$. The ADS602 is guaranteed to have no missing codes over its temperature range.

## INSTALLATION AND OPERATING INSTRUCTIONS

## BASIC CONNECTION

The basic connection for the ADS602 is shown in Figure 2. It is shown connected for $\pm 5 \mathrm{~V}$ bipolar operation. For unipolar operation, pin 29 should be grounded.

## INTERFACING

The ADS602 has an impedance of approximately 1 k ; therefore, to maintain gain accuracy it must be driven from a low impedance source. The digital output lines should be buffered by a latch such as the 74AS574. These three-state drivers can then be connected directly to the data bus.

## LAYOUT PRECAUTIONS

The ADS602 is a high-speed sampling analog-to-digital converter which requires more attention to circuit board layout than general purpose lower speed A/D converters.
The ADS602 has two pins for analog common. two pins for digital common, and two pins for each power supply input. Each pair of these pins must be connected together since they are not connected together internally. Connecting all commons to a ground plane close to the ADS602 is the best method to maximize performance. The ground plane minimizes noise and provides additional heat dissipation.


FIGURE 1. Input vs Output for an Ideal Bipolar A/D Converter.

| ANALOG INPUT VOLTAGE RANGE | +5V | OV TO +10V |
| :---: | :---: | :---: |
| Code Designation | COB ${ }^{(1)}$ | CSB ${ }^{(2)}$ |
| One Least Significant Bit (LSB) | 2.44 mV | 2.44 mV |
| Transition Values |  |  |
| MSB LSB ${ }^{(3)}$ |  |  |
| $\begin{aligned} & 111 . . .111 \\ & 111 \\ & 110 \end{aligned}$ | $-5 V+1 / 2 L S B$ | $0 V+1 / 2 L S B$ |
| $\text { 100... } 000$ |  |  |
| 011...111 | -1/2LSB | +5-1/2LSB |
| $\begin{aligned} & 000 \ldots . . .001 \\ & 000 . .000 \end{aligned}$ | +5-3/2LSB | 10V-3/2LSB |

NOTES: (1) COB = complementary offset binary. (2) CSB = complementary straight binary. (3) Voltages given are the nominal value for the transition from the next code.

TABLE I. Input Voltages, Transition Values, LSB Values, and Code Definitions.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## POWER SUPPLY DECOUPLING AND POWER SUPPLY SENSITIVITY

The +15 V and +5 V power supply pins should be bypassed with a $10 \mu \mathrm{~F}$ tantalum capacitor as shown in Figure 2. Pin 30 requires bypassing with a $150 \mu \mathrm{~F}$ tantalum capacitor. These capacitors should be located close to the ADS602 supply pins. Ceramic $0.01 \mu \mathrm{~F}$ bypass capacitors have been provided internally for more effective bypassing and need not be added externally.
Changes in the DC power supply voltages will affect accuracy. Regulated power supplies with $1 \%$ or less ripple are recommended for use with the ADS602. Power supply decoupling helps to keep ripple low.

## POWER DISSIPATION

The ADS602 dissipates approximately 2.3 W . The package has a junction-to-case thermal resistance ( $\theta_{\mathrm{JC}}$ ) of $8.7^{\circ} \mathrm{C} / \mathrm{W}$
and a case-to-ambient thermal resistance ( $\theta_{\mathrm{CA}}$ ) of $13.7^{\circ} \mathrm{C} / \mathrm{W}$ in a normal convection environment.

## OPTIONAL EXTERNAL GAIN AND OFFSET ADJUSTMENTS

Gain and offset errors may be trimmed to zero using external trim potentiometers as shown in Figure 2. Multiturn potentiometers with $100 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ temperature coefficient are recommended for minimum drift. If the gain adjust or offset adjust pins are not used, they must be grounded to meet the specified accuracy.

## DYNAMIC PERFORMANCE TESTING

The ADS602 is a high performance sampling A/D converter and careful attention to test techniques is necessary to achieve accurate results. Spectral analysis by application of a fast Fourier transform (FFT) to the ADC digital output will provide data on important dynamic performance parameters.


FIGURE 2. ADS602 Application Circuit.

# For Immediate Assistance, Contact Your Local Salesperson 

## Dynamic Performance Definitions

1. Signal-to-Noise-and-Distortion Ratio (SINAD):
$10 \log \frac{\text { sinewave signal power }}{\text { noise + harmonic power (first } 9 \text { harmonics) }}$
2. Signal-to-Noise Ratio (SNR):
$10 \log \frac{\text { sinewave signal power }}{\text { noise power }}$

## 3. Total Harmonic Distortion (THD):

$10 \log \frac{\text { harmonic power (first } 9 \text { harmonics) }}{\text { sinewave signal power }}$
4. Spurious Free Dynamic Range (SFDR):
$10 \log \frac{\text { largest harmonic power }}{\text { sinewave signal power }}$
5. Intermodulation Distortion (IMD):

10 lo
$\frac{\text { highest IMD product power (to } 5 \text { th order) }}{\text { sinewave signal power }}$
IMD is referred to the larger of the test signals $f 1$ or f 2 . Five "bins" either side of peak are used for calculation of fundamental and harmonic power. The " 0 " frequency bin (DC) is not included in these calculations as it is of little importance in dynamic signal processing applications.

## TIMING CONSIDERATIONS

In addition to the timing details in Figure 3, the following list contains some important timing considerations for the ADS602:

1. When power is first applied, the convert command should be held low or below the +5 V supply to prevent latch up.
2. The rising edge of the convert command pulse initiates a conversion. This convert command should remain high until the Status falls (i.e., the internal ADC is finished converting). A simple circuit that provides the correct convert command (pin 18) pulse length, is shown in Figure 2.
3. The ADS602 goes directly into the "hold" mode when a convert command signal is given. The Status falls approximately 780 ns later, indicating that the conversion is complete. At this time, the sample-hold (internal to the ADS602) enters the track mode. The ADS602 will remain in the track mode until the next convert command is given.
4. The data from conversion " $N$ " can be latched directly by the convert command pulse " $\mathrm{N}+1$ ". This approach is illustrated in Figure 2. The falling edge of Status may be used to latch the data; however, Status must be delayed by $\mathrm{t}_{\mathrm{sd}}$ (see Figure 3) plus the external latch (74AS574) setup time.


FIGURE 3. ADS602 Logic Timing Diagram.


## 12-Bit Resolution Sampling A/D CONVERTER WITH MICROPROCESSOR INTERFACE

## FEATURES

- 100ksps SAMPLING RATE
- DC SPECS:

1/2LSB Integral Linearity Error
1 LSB Differential Linearity Error

- AC SPECS:

82dB Spurious-Free Dynamic Range 72dB Signal-to-Noise Ratio 80dB Total Harmonic Distortion
75dB Two-Tone Intermodulation Distortion

- INTERNAL SAMPLE/HOLD, REFERENCE \& CLOCK
- PIN COMPATIBLE WITH INDUSTRY

STANDARD ADC574, ADC674, ADC774
A/D CONVERTERS

- POWER DISSIPATION: 660 mW
- 28-PIN CERAMIC DIP


## APPLICATIONS

- HIGH SPEED DATA ACQUISITION
- SPECTRUM ANALYSIS
- SPEECH SYNTHESIS AND RECOGNITION
- DSP PROCESS AND MOTION CONTROL

For Immediate Assistance, Contact Your Local Salesperson

## DESCRIPTION

ADS807 and ADS808 are complete 12 -bit sampling A/D converters. Each contain a sample/hold and a successive approximation A/D converter with a buried zener reference, clock, and 574/674/774-type microprocessor interface. ADS807 analog input pins can be connected for 0 V to +10 V or $\pm 5 \mathrm{~V}$ analog input ranges. ADS 808 has a $\pm 10 \mathrm{~V}$ analog input range.
The sample/hold has a $1.5 \mu \mathrm{~s}$ max acquisition time to $\pm 0.01 \%$ for a full scale input step change. Aperture Time is 25 ns and Aperture Uncertainty is 300 ps . The A/D converter alone converts in $8 \mu \mathrm{~s}$ max.
DC performance is completely specified. 11-bit (J and S grades) and 12 -bit ( K and T grades) integral linearity grades are available.

AC performance is completely characterized: total harmonic distortion, intermodulation distortion, signal-to-noise ratio and spurious-free dynamic range at the rated 100 ksps sampling rate.

ADS807/808s are packaged in a 28 -pin side-braze, hermetic, double-wide ceramic DIP and are specified over $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, and $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature ranges.

ADS807/808s are excellent single-package replacements for A/D converters that use the industry standard 574A/674A/774 pinout along with a separate sample/hold.

## SPECIFICATIONS

## ELECTRICAL

$T_{A}=+25^{\circ} \mathrm{C}$. Sampling Frequency: $\mathrm{f}_{\mathrm{s}}=100 \mathrm{kHz},+\mathrm{V}_{\mathrm{cc}}=+15 \mathrm{~V},-\mathrm{V}_{\mathrm{cc}}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=+5 \mathrm{~V}$.

|  | ADS807/808JH |  |  | ADS807/808KH |  |  | ADS807/808RH |  |  | ADS807/808SH |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| RESOLUTION |  |  | 12 |  |  | * |  |  | * |  |  | * | BITS |
| INPUT |  |  |  |  |  |  |  |  |  |  |  |  |  |
| ANALOG INPUT <br> Voltage Range ${ }^{\text {(1) }}$ ADS807 ADS808 Impedance Bias Current At $T_{\text {MIN }}$ or $T_{\text {MAX }}$ | $\begin{aligned} & 0 \text { to }+10 \mathrm{~V}, \pm 5 \mathrm{~V} \\ & 100\left\|\begin{array}{c}  \pm 10 \mathrm{~V} \\ 150 \end{array}\right\| \begin{array}{l}  \pm 400 \\ \pm 400 \end{array} \end{aligned}$ |  |  | * |  | * | * | * | * | * | * | * | $\begin{gathered} V \\ V \\ M \Omega \\ n A \\ n A \end{gathered}$ |
| DIGITAL INPUTS <Over Logic Levels (TTL Compa $\begin{aligned} & V_{\mathrm{IL}} \\ & \mathrm{~V}_{\text {IH }} \\ & \mathrm{I}_{\text {IL }}\left(\mathrm{V}_{\mathrm{i}}=+0.4 \mathrm{~V}\right) \\ & \mathrm{I}_{\text {IH }}\left(\mathrm{V}_{1}=+2.7 \mathrm{~V}\right) \end{aligned}$ | mpera <br> le) <br> $-1.0$ <br> $+2.0$ <br> $-5$ | Rang | $+0.8$ $+5.5$ <br> $+5$ | * |  | * | * |  | * | * |  | * | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mu \mathrm{~A} \\ \mu \mathrm{~A} \end{gathered}$ |
| DC ACCURACY <br> Full Scale Error ${ }^{(2), ~(3)}$ $T_{\text {MIN }} \text { to } T_{\text {Max }}{ }^{(5)}$ <br> Integral Linearity Error $T_{\text {MIN }} \text { to } T_{\text {MAX }}$ <br> Differential Linearity Error <br> No Missing Codes Resolu $T_{\text {MIN }}$ to $T_{\text {max }}$ <br> Unipolar Zero (ADS807) <br> $T_{\text {min }}$ to $T_{\text {max }}$ <br> Bipolar Zero <br> $T_{\text {min }}$ to $T_{\text {max }}$ <br> Power Supply Sensitivity <br> Change in Full-Scale C $\begin{aligned} & +14.5<+V_{c c}<+16.5 \\ & -16.5<-V_{c c}<-14.5 \\ & +4.5<V_{o D}<+5.5 \end{aligned}$ | bration | $\pm 0.3$ | $\pm 0.5$ $\pm 0.024$ $\pm 0.024$ $\pm 0.024$ 11 11 $\pm 3$ $\pm 2$ $\pm 10$ $\pm 2$ 0.5 1.0 0.5 |  | * | $\begin{gathered} \pm 0.4 \\ \pm 0.012 \\ \pm 0.012 \\ \pm 0.012 \\ 12 \\ 12 \\ \pm 2 \\ \pm 1 \\ \pm 5 \\ \pm 1 \end{gathered}$ |  | * | $\begin{gathered} \pm 0.8 \\ \pm 0.024 \\ \pm 0.024 \\ \pm 0.024 \\ 11 \\ 11 \\ \pm 3 \\ \pm 3 \\ \pm 10 \\ \pm 4 \end{gathered}$ |  | * | $\begin{gathered} \pm 0.6 \\ \pm 0.012 \\ \pm 0.012 \\ \pm 0.012 \\ 12 \\ 12 \\ \pm 2 \\ \pm 2 \\ \pm 5 \\ \pm 2 \end{gathered}$ | \% $\%$ \% FSR (4) \% FSR $\%$ FSR Bits Bits LSB LSB LSB LSB LSB LSB LSB |
|  |  |  |  |  |  |  |  | * |  |  | * |  | dB <br> dB <br> dB <br> dB |

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## SPECIFICATIONS (CONT)

ELECTRICAL
$T_{A}=+25^{\circ} \mathrm{C}$. Sampling Frequency: $f_{S}=100 \mathrm{kHz},+V_{c \mathrm{C}}=+15 \mathrm{~V},-\mathrm{V}_{\mathrm{cc}}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=+5 \mathrm{~V}$.

|  | ADS807/808JH |  |  | ADS807/808KH |  |  | ADS807/808RH |  |  | ADS807/808SH |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS |
| AC CHARACTERISTICS (Cont.) <br> Signal to Noise Ratio (SNR) $\mathrm{f}_{\mathrm{IN}}=10.7 \mathrm{kHz}(-0.5 \mathrm{~dB})$ <br> Input Small Signal Bandwidth (2Vp-p sinewave) |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | $72$ $2.5$ |  |  |  |  |  |  |  |  |  |  | $d B$ <br> MHz |
| SAMPLING DYMANICS <br> Sampling Rate <br> Aperture Delay <br> Aperture Uncertainty (Jitte <br> Feedthrough ( $10 \mathrm{Vp}-\mathrm{p}, 100$ <br> Transient Response ${ }^{(9)}$ Overvoltage Recovery (10) | $\mathrm{Hz})^{(0)}$ | $\begin{gathered} 100 \\ 25 \\ 300 \\ 0.02 \\ 1.9 \\ 11.4 \end{gathered}$ |  |  | * |  |  | * |  |  | * |  | kHz ns $\mathrm{ps}, \mathrm{mms}$ $\%$ $\mu \mathrm{~s}$ $\mu \mathrm{~s}$ |
| REFERENCE OUTPUT <br> Voltage <br> Source Current Available <br> External Loads ${ }^{(11)}$ | $9.9$ $2$ | 10.0 | 10.1 |  | * | * |  | * | * |  | * | * | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \end{gathered}$ |
| DIGITAL OUTPUTS <br> Format <br> Coding <br> Logic Levels (3-state outp $\begin{aligned} & V_{\text {oL }}\left(I_{\text {SINK }}=1.6 \mathrm{~mA}\right) \\ & V_{\text {OH }}\left(I_{\text {SOURCE }}=500 \mu \mathrm{~A}\right) \end{aligned}$ <br> $\mathrm{I}_{\text {Leakage }}$ <br> (High-Z State) | r Temp <br> Bip <br> t, TTI <br> 0.0 <br> $+2.4$ <br> $-5$ | ture) Paralle Offse patible $-0.1$ | nary $\begin{aligned} & +0.4 \\ & +5.0 \\ & +5 \end{aligned}$ |  | * |  |  | * |  |  | * |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \end{aligned}$ |
| POWER SUPPLIES <br> Rated Voltage $\begin{gathered} +V_{c c} \\ -V_{c c} \\ V_{D D} \end{gathered}$ <br> Current $+V_{\mathrm{cc}}$ $-V_{c c}$ $V_{D D}$ <br> Power Consumption | $\begin{gathered} +14.5 \\ -14.5 \\ +4.5 \end{gathered}$ | $\begin{gathered} +15 \\ -15 \\ +5.0 \\ \\ 15 \\ 26 \\ 9 \\ 660 \end{gathered}$ | $\begin{gathered} +16 \\ -16 \\ +5.5 \\ \\ 18 \\ 33 \\ 15 \\ 850 \end{gathered}$ | * | * | * | * | * | * | * | * | * | $\begin{gathered} V \\ V \\ V \\ V \\ V \\ V \\ m W \end{gathered}$ |
| TEMPERATURE RANGE <br> Specification <br> Storage | $\begin{gathered} 0 \\ -65 \end{gathered}$ |  | $\begin{gathered} +70 \\ +150 \end{gathered}$ | * |  | * | $-55$ |  | +125 | * |  | * | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

*Specification same as grade to the left.
NOTES: (1) ADS807: For input ranges -5 V to $+5 \mathrm{~V}, 0$ to +10 V ; ADS808: For input range $\pm 10 \mathrm{~V}$ (2) Adjustable to zero with external potentiometer. (3) Specifications assume a fixed $50 \Omega$ resistor between Ref Out (Pin 8) and Ref $\ln$ ( Pin 10 ). This specification measured at the $\mathrm{FFE}_{18}$ to $\mathrm{FFF}_{18}$ transition, includes offset. (4) FSR means Full Scale Range. For ADS807, FSR $=10 \mathrm{~V}$; for ADS808 FSR $=20 \mathrm{~V}$. (5) Change specifications for unipolar offset, bipolar zero and full-scale error correspond to the change from the initial value (at $25^{\circ} \mathrm{C}$ ) to the value at $T_{M I N}$ or $T_{M A X}$. (6) Refer to Discussion of Specifications section for definitions. (7) Intermodulation distortion is referred to the larger of the two input test signals. If referred to the peak envelope signal (approx. OdB), the intermodulation products will be 6 dB lower. (8) Sample/ Hold Feedthrough: Feedthrough to the output of the A/D converter of a 100 kHz sinewave signal when the Sample/Hold is in the HOLD mode. (9) For a 10V step input, 12-bit accuracy attained in specified time. (10) Recovers to specified performance in specified time after $2 \times$ Full-Scale input overvoltage. (11) External load must be constant during conversion.


## PIN CONFIGURATION



NOTE: Pin 14 is a "No Connect" on the ADS807. Pin 13 is a "No Connect" on the ADS808.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

ORDERING INFORMATION

|  | Input <br> Range <br> $(\mathrm{V})$ | Linearity <br> Error,\%FSR | Specification <br> Temperature <br> Range |
| :--- | :---: | :---: | :---: |
| ADS807JH | -5 to +5 | $\pm 0.024$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| ADS807KH | or | $\pm 0.012$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| ADS807RH | 0 to +10 | $\pm 0.024$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| ADS807SH | -5 to +5 | $\pm 0.012$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| ADS808JH | or | $\pm 0.024$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| ADS808KH | -10 to +10 | $\pm 0.012$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| ADS808RH | $\pm 0.024$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |
| ADS808SH |  | $\pm 0.012$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

BURN-IN SCREENING OPTION
See text for details.

| Model | Burn-in <br> Temperature | Speciflcation <br> Temperature <br> Range |
| :--- | :---: | :---: |
| ADS807JH-BI | $+125^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| ADS807KH-BI | $+125^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| ADS807RH-BI | $+125^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| ADS807SH-BI | $+125^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| ADS808JH-BI | $+125^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| ADS808KH-BI | $+125^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| ADS808RH-BI | $+125^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| ADS808SH-BI | $+125^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## ABSOLUTE MAXIMUM RATINGS

| $+\mathrm{V}_{\mathrm{cc}}$ to Digital Common .................................................................16.5V <br> - $\mathrm{V}_{\mathrm{cc}}$ to Digital Common ...............................................................-16.5V <br> $\mathrm{V}_{\mathrm{DD}}$ to Digital Common ....................................................................... 7 V <br> Analog Common to Digital Common ...................................................土1V <br> Control Inputs to Digital Common .................................. -0.5 to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$ <br> Ref In, BIP Odd, to Analog Common .............................................土16.5V <br> Analog Input Voltage .............................................................. $\mathrm{V}_{\mathrm{cc}}$ or $-\mathrm{V}_{\mathrm{cc}}$ <br> Ref Out .........................................................Indefinite Short to Common <br> Maximum Junction Temperature Momentary Short to $\mathrm{V}_{\mathrm{cc}}$ $160^{\circ} \mathrm{C}$ <br> Internal Power Dissipation $\qquad$ 1000 mW <br> Lead Temperature (soldering, 10s) $\qquad$ $+300^{\circ} \mathrm{C}$ <br> Thermal Resistance, $\theta_{\mathrm{JA}}$. <br> Ther ${ }^{\text {JA }}$ $.50^{\circ} \mathrm{C} / \mathrm{W}$ |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

## BURN-IN SCREENING

Burn-in screening is an option available for the ADS807/808. Burn-in duration is 160 hours at the temperatures listed below, or at an equivalent combination of time and temperature according to the Arrhenius equation using 1 eV activation energy.
All units are tested after burn-in to ensure that grade specifications are met. To order burn-in, add "-BI" to the base model number as shown in the table.

## TYPICAL PERFORMANCE CURVES

$$
T_{A}=+25^{\circ} \mathrm{C},+V_{c C}=+15 \mathrm{~V},-\mathrm{V}_{c C}=-15 \mathrm{~V}, \mathrm{~V}_{D 0}=+5 \mathrm{~V}
$$






## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C},+\mathrm{V}_{\mathrm{cc}}=+15 \mathrm{~V},-\mathrm{V}_{\mathrm{cc}}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{DO}}=+5 \mathrm{~V}$.


## DISCUSSION OF SPECIFICATIONS

## BASIC DEFINITIONS

Dynamic Range-The ratio of the maximum input signal to the smallest quantum the converter can produce. It is expressed in dB. For an ideal N-bit linear, binary-coded A/D converter, the Dynamic Range is:

Dynamic Range $=20 \log 2^{\mathrm{N}}=6.02 \mathrm{~N} \mathrm{~dB}$
This ideal value is degraded by system noise, internal converter noise, and differential linearity error.
Full Scale Range, FSR-The nominal range of the A/D converter. ADS808 has a FSR of 20 V for the -10 V to +10 V input range. ADS 807 has a FSR of 10 V for the 0 V to +10 V or -5 V to +5 V input ranges.

Least Significant Bit, LSB-The smallest analog input change that is resolved by the A/D converter. For an A/D converter with N bits output, the input value of the LSB is FSR/2 ${ }^{\mathrm{N}}$.

Most Significant Bit, MSB-That binary digit that has the greatest value or weight. The MSB weight is FSR/2.
Resolution-An N-bit binary-coded A/D converter resolves the analog input into $2^{\mathrm{N}}$ values represented by the $2^{\mathrm{N}}$ digital output codes.

## DC ACCURACY

Refer to Figure 1 for an illustration of A/D converter DC parameter terminology.


Linearity Error, Integral Linearity Error, (ILE)-Linearity error is defined as the deviation of actual analog input values from the ideal values about a straight line drawn through the code mid-points near full scale (at $+\mathrm{V}_{\mathrm{Fs}}-1 \mathrm{LSB}$ ) and at Zero input (at 1/2LSB below the first code transition, i.e. at zero) or, in the case of bipolar operation, near minus full scale (at $1 / 2 \mathrm{LSB}$ below the first code transition, i.e. at $-\mathrm{V}_{\mathrm{FS}}$ ). Despite the definition, however, code transitions are easier to measure than code midpoints. Therefore linearity is measured as the deviation of the analog input values from a line drawn between the first and last code transitions. Linearity Error specifications are expressed in \% of Full Scale Range (FSR). ADS807/808KH ILE is $\pm 0.012 \%$ of FSR which is $1 / 2$ LSB at 12-bits.


FIGURE 1. Transfer Characteristic Terminology.

# Or, Call Customer Service at 1-800-548-6132 (USA Only) 

Differential Linearity Error, (DLE); No Missing Codes-Differential Linearity Error is defined as the deviation in code width from the ideal value of 1LSB. If the DLE is greater than -1LSB anywhere along the range, the A/D will have at least one missing code. ADS807/808KH are specified to have a DLE of $\pm 0.024 \%$ of FSR which is $\pm 1$ LSB at 12 bits. ADS807/808s are specified to have No Missing Codes for 12-bit resolution over the specification temperature range.
Full Scale Error-The deviation from the ideal value of the input at the last code midpoint ( $\mathrm{V}_{\mathrm{FS}}-1 \mathrm{LSB}$ ). As with the linearity error measurements, code transition values are the locations actually measured for this spec. The ideal Full Scale transition value is FSR - 3/2LSB for unipolar input converters and FSR/2 - 3/2LSB for bipolar input A/D converters. Full Scale Error is expressed in \% of FSR or in LSBs. Refer to Figure 1.
Full Scale Error of the ADS807/808 may be trimmed to zero using external trim potentiometers.

## Offset Error

Unipolar Offset Error is defined as the deviation of the actual code-midpoint value of the first code from the ideal value located at $1 / 2$ LSB below the ideal first transition value (i.e. at zero volts).
Bipolar Offset Error is defined as the deviation of the actual code-midpoint of the first code from the ideal value located at $1 / 2 L S B$ below the ideal first transition value located at $-\mathrm{V}_{\mathrm{FS}}$ +1/2LSB.
Again, transition values are the actual measured parameters. Offset and Zero errors of the ADS807/808 may be trimmed to zero using external trim potentiometers. Offset Error is expressed as a \% of FSR.
Bipolar Zero Error is defined as the deviation of the actual mid-scale-code midpoint value of the input from the ideal mid-scale value (i.e. at ZERO volts). The transition value actually measured is $1 / 2 \mathrm{LSB}$ below zero input and has a value of FSR/2 - 1LSB. Refer to Figure 1. Bipolar Zero Error is the sum of the Bipolar Offset Error, 1/2 the Gain Error, and the Linearity Error. It is measured, rather than calculated to avoid tolerance buildup resulting from summing the tolerances of each spec.
Power Supply Sensitivity (Rejection) [PSS, PSR]—Power Supply Sensitivity describes the maximum change in the fullscale transition value from the initial value for a change in each power supply voltage. It is specified in units of LSB over the power supply range.

## AC PERFORMANCE

Dynamic Differential Linearity Error-The deviation of the frequency of occurrence of output codes from the ideal when the A/D converter is operated with an input of specified frequency. If a particular code is wider than the ideal 1LSB width, then more counts than the theoretical will accumulate at that code. This characterization is done using a histogram method.
Signal-to-Noise Ratio (SNR)-The ratio of the signal power of a full-scale input sinewave to the RMS output noise power.

$$
\mathrm{SNR}_{\mathrm{dB}}=10 \log \left(\frac{\text { Sinewave Signal Power }}{\text { Output Noise Power }}\right)
$$

For an ideal N -bit $\mathrm{A} / \mathrm{D}$ converter (measured over an $\mathrm{f}_{\mathrm{s}} / 2$ bandwidth) the SNR is:

$$
\mathrm{SNR}_{\mathrm{dB}}=6.02 \mathrm{~N}+1.76
$$

This definition assumes that the output noise is described by what remains after all fundamental, harmonic, DC and outstanding spurious components have been removed. The noise power that is left is a "noise floor" that appears across all frequencies of the measured spectrum at some relatively flat level. SNR is expressed in dB.
Effective Bits-The effective number of bits is calculated using the rewritten formula above and the measured SNR.

$$
\mathrm{N}_{\mathrm{EFF}}=\left(\frac{\mathrm{SNR}_{\mathrm{MEAS}}-1.76}{6.02}\right)
$$

Spurious-Free Dynamic Range (SFDR)-The power of the peak non-fundamental component (harmonic or spurious, inband or out-of-band) in the output specturm to the input signal power. Some manufacurers data sheets label this spec as "Harmonics and Spurious Noise" or "AC Linearity Error". SFDR is expressed in dB at specified input frequencies and sampling rates.

$$
\mathrm{SFDR}_{\mathrm{dB}}=10 \log \left(\frac{\text { Power of Peak Spurious Component }}{\text { Sinewave Signal Power }}\right)
$$

Total Harmonic Distortion (THD)-The ratio of power of the harmonic output to the sinewave input power. THD is expressed in dB at specified input frequencies and sampling rates.
$\mathrm{THD}_{\mathrm{dB}}=10 \log \left(\frac{\text { Harmonic Output Power (to } 9 \text { harmonics) }}{\text { Sinewave Signal Power }}\right)$
Intermodulation Distortion (IMD)-The ratio of the power of the intermodulation products to the input power of the sum of two sinewaves of different frequency. IMD is expressed in dB at specified input frequencies and sampling rates.
$\mathrm{IMD}_{\mathrm{dB}}=10 \log \left(\frac{\mathrm{IMD} \text { Product Power (to 5th order products) }}{\text { Sinewave Signal Power }}\right)$

## AC PERFORMANCE CHARACTERIZATION

## SPECTRAL CHARACTERIZATION

ADS807/808 are characterized for AC performance using Fast Fourier Transform (FFT) techniques. Figure 2 shows a typical equipment configuration for single-tone testing of THD, SNR and SFDR. Figure 3 shows the setup for Two-tone IMD characterization.

Highly accurate phase-locked signal sources allow high resolution FFT measurements to be made without using window functions. By choosing appropriate signal frequencies and sample rates, an integral number of signal frequency periods can be sampled. ${ }^{(1)}$ Since no spectral leakage results, no win-
dow function is needed. This "rectangular window" was used to generate the spectral performance curves shown in the Typical Performance Curves section of this data sheet. A 4096 point FFT was used for this 12-bit resolution converter to assure that the majority of codes were exercised. If phaselocked signal sources are not available, a windowing function must be applied to the time-domain samples. The four-sample Blackman-Harris window ${ }^{(2)}$ is recommended for evaluating high-performance A/D converters.


FIGURE 2. Equipment Configuration for Single-Tone Spectral Characterization.


FIGURE 3. Equipment Configuration for Two-Tone Spectral Characterization.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## DYNAMIC DLE CHARACTERIZATION

The FFT provides an excellent measure of harmonic and intermodulation distortion. Low-order spurious products are primarily caused by integral non-linearity of the sample/hold and A/D converter.
The influence of differential linearity errors is harder to distinguish in a plot of the output spectrum of an $A / D$ converter - it may show up as high-order harmonics or as very minor variations in the overall appearance of the noise floor.
A more direct method of examining the differential linearity error under dynamic conditions is the histogram. ${ }^{(3)}$ The equipment setup is the same as for the single-tone FFT. Two histograms of ADS808 performance are shown in the Typical Performance Curves section of this data sheet. Note the low DLE at low frequency and the minor degradation of the DLE at the Nyquist frequency.

## References:

1. Brigham, E. Oran, The Fast Fourier Transform, Englewood Cliffs, N.J.: Prentice-Hall, 1974.
2. Harris, Fredric J., "On the Use of Windows for Harmonic Analysis with the Discrete Fourier Transform," Proceedings of the IEEE, Vol. 66, No. 1, January 1987, pp 51-83.
3. "Dynamic Tests for A/D Converter Performance," Application Note AN-133, Burr-Brown Corporation, Tucson, AZ, 1985.

## INSTALLATION

## POWER SUPPLY SELECTION

Linear power supplies are preferred. Switching power supply specifications may appear to indicate low noise output, but these specifications are rms specs. The spikes generated in switchers may be hard to filter. Their high-frequency components may be extremely difficult to keep out the power supply return system. If switchers must be used, their outputs must be carefully filtered and the power supply itself should be shielded and located as far away as possible from precision analog circuits.
mon and Digital Common together and then run a single wire to the power supply. When using separate returns, connect a $1 \mu \mathrm{~F}$ to $47 \mu \mathrm{~F}$ tantalum capacitor between Digital Common and Analog Common pins as close to the package as possible.
Power Supply Bypassing-Every power-supply line leading into an $\mathrm{A} / \mathrm{D}$ converter must be bypassed to its Common pin. The bypass capacitor should be located as close to the converter package as possible and tied to a solid ground connecting the capacitors to a noisy ground defeats the purpose of the bypass. Use tantalum capacitors with values of from $1 \mu \mathrm{~F}$ to $47 \mu \mathrm{~F}$ and parallel them with smaller ceramic capacitors for high frequency filtering if necessary.
Separate Analog and Digital Signals-Digital signals entering or leaving the layout should have minimum length to minimize crosstalk to analog wiring. Keep analog signals as far away as possible from digital signals. If they must cross, cross them at right angles. Coaxial cable may be necessary for analog inputs in some situations.
Wire-wrap construction is not recommended for best noise performance.
Shield Other Sensitive Points-If external gain and offset potentiometers are used, the potentiometers and associated series resistors should be located as close to the ADS807/ 808 as possible. If no trim adjusting is required and fixed resistors are used, they should also be located as close to the converter as possible.

## ANALOG INPUT RANGES

Unipolar Connection (ADS807 only)
Analog input connections for the 0 to +10 V unipolar input range of ADS807 is shown in Figure 4.
When the 0 V to +10 V input range is used, apply the analog input to pin 13. If gain adjustment is not used, replace potentiometer R 2 with a $50 \Omega \pm 1 \%$ metal film resistor to meet published specifications. If offset adjustment is not used, connect pin 12 (Bipolar Offset) directly to pin 9 (Analog Common).


FIGURE 4. Unipolar Connection.

## Bipolar Connection

Analog input connections for bipolar input ranges are shown in Figure 5.
Input pin 13 is used on the ADS807. Input pin 14 is used on the ADS808. If either bipolar offset or bipolar gain adjustments are not required, the trim potentiometer $R_{1}$ and $R_{2}$ are to be replaced with fixed $50 \Omega \pm 1 \%$ metal film resistors to meet published specifications.

## CALIBRATION

## UNIPOLAR RANGE (ADS807 only)

To adjust unipolar offset, sweep the input through the endpoint transition voltage ( $0 \mathrm{~V}+1 / 2 \mathrm{LSB}$ ), +1.22 mV for the ADS807, that causes the output code DB0 High. Adjust potentiometer $\mathrm{R}_{1}$ until DB0 is altemately toggling High and Low with all other bits Low. Then adjust Full Scale by applying an input voltage of nominal full-scale minus $3 / 2 \mathrm{LSB}\left(\mathrm{V}_{\mathrm{FS}}-3 / 2 \mathrm{LSB}\right.$ ), the value which should cause all bits to be High. This value is +9.9963 V . Adjust potentiometer $\mathrm{R}_{2}$ until bits DB1-DB11 are High and DB0 is toggling High and Low.

## BIPOLAR RANGES

The calibration procedure is similar to that decsribed above for unipolar operation, except that the offset adjustment is performed with an input voltage which is $1 / 2$ LSB above the minus full-scale value ( -4.9988 V for the $\pm 5 \mathrm{~V}$ range, ADS807; -9.9976 V for the $\pm 10 \mathrm{~V}$ range, ADS808). Adjust R1 for DB0 to toggle High and Low with all other bits Low. To adjust fullscale, apply a DC input voltage which is 3/2LSB below the nominal plus full-scale value ( +4.9963 V for the $\pm 5 \mathrm{~V}$ range, ADS807; +9.9927 V for the $\pm 10 \mathrm{~V}$ range, ADS808) and adjust R2 for DB0 to toggle High and Low with all other bits High.


FIGURE 5. Bipolar Connection.

## CONTROLLING THE ADS807/808

The Burr-Brown ADS807/808 can be easily interfaced to most microprocessor systems and other digital systems. The microprocessor may take full control of each conversion, or the converter may operate in a stand-alone mode, controlled only by the $\mathrm{R} / \overline{\mathrm{C}}$ input. Full control consists of selecting an 8 or 12-bit conversion cycle, initiating the conversion, and reading the output data when ready - choosing either 12 bits all at once, 8 bits followed by 4 bits in a left-justified format. The five control inputs ( $12 / \overline{8}, \overline{\mathrm{CS}}, \mathrm{A}_{0}, \mathrm{R} / \overline{\mathrm{C}}$ and CE ) all perform the same functions as the interface to the popular A/D converters ADC574A, ADC674A, and ADC774. They are TTL/5V-CMOS compatible. Table II contains a summary of the control line functions of the ADS807/808. The control function truth table is listed in Table III.

| BINARY (BIN) OUTPUT | INPUT VOLTAGE RANGE AND LSB VALUES |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Input Voltage Range | Defined As: | $\begin{aligned} & \pm 10 \mathrm{~V} \\ & \text { (ADS808) } \end{aligned}$ | 0 V to +10 V <br> (ADS807) | $\begin{aligned} & \pm 5 \mathrm{~V} \\ & \text { (ADS807) } \end{aligned}$ |
| One Least |  |  |  |  |
| Significant Bit | FSR/2 ${ }^{\text {n }}$ | 20V/2 ${ }^{\text {n }}$ | $10 \mathrm{~V} / 2^{\text {n }}$ | $10 \mathrm{~V} / 2^{\text {n }}$ |
| (LSB) | $\mathrm{n}=8$ | 78.13 mV | 39.06 mV | 39.06 mV |
|  | $\mathrm{n}=12$ | 4.88 mV | 2.44 mV | 2.44 mV |
| Output Transition Values |  |  |  |  |
| $\mathrm{FFE}_{\mathrm{H}}$ to $\mathrm{FFF}_{\mathrm{H}}$ |  | +10V-3/2LSB | $+10 \mathrm{~V}-3 / 2 \mathrm{LSB}$ | $+5 \mathrm{~V}-3 / 2 \mathrm{~L} \text { SB }$ |
| $7 \mathrm{FF}_{\mathrm{H}}$ to $800_{\mathrm{H}}$ | Mid Scale, (BP Zero) | OV-1/2LSB | +5V-1/2LSB | OV-1/2LSB |
| $000_{H}$ to 001 ${ }_{H}$ | Zero, <br> -Full Scale | $-10 \mathrm{~V}+1 / 2 \mathrm{LSB}$ | OV $+1 / 2 L S B$ | $-5 \mathrm{~V}+1 / 2 \mathrm{LSB}$ |

TABLE I. Input Voltages, Transition Values, and LSB Values.

Or, Call Customer Service at 1-800-548-6132 (USA Only)

| PIN DESIGNATION | DEFINITION | FUNCTION |
| :---: | :---: | :---: |
| CE (Pin 6) | Chip Enable (active high) | Must be high ("1") to either initiate a conversion or read output data. 0->1 edge may be used to initiate a conversion. |
| $\overline{\mathrm{CS}}$ (Pin 3) | Chip Select (Active Low) | Must be low ("0") to either initiate a conversion or read output data. $1 \rightarrow 0$ edge may be used to initiate a conversion. |
| R/CIC (Pin 5) | Read/Convert ("1" = read) <br> (" 0 " = convert) | Must be low (" 0 ") to initiate either 8 - or 12-bit operation. 1->0 edge may be used to initiate a conversion. Must be high ("1") to read output data. $0->1$ edge may be used to initiate a read operation. |
| $\mathrm{A}_{0}(\operatorname{Pin} 4)$ | Byte Address Short Cycle | In the start-convert mode, $A_{0}$ selects 8 - bit ( $A_{0}=" 1$ ") or 12 -bit ( $A_{0}=" 0$ ") conversion mode. When reading output data in 28 -bit bytes, $A_{0}=" 0$ " accesses 8 MSBs (high byte) and $A_{0}=" 1 "$ accesses 4 LSBs and trailing zeros (low byte). |
| $12 / 8$ (Pin 2) | Data Mode <br> Select <br> ("1" = 12 bits) <br> ("0" = 8 bits | When reading output data, $12 / \overline{8}=" 1$ " enables all 12 output bits simultaneously. $12 \overline{8}=$ " 0 " will enable the MSBs or LSBs as determined by the $\mathrm{A}_{0}$ line. |

TABLE II. ADS807/808 Control Line Functions.

| $\mathbf{C E}$ | $\overline{\mathrm{CS}}$ | $\mathbf{R} / \overline{\mathrm{C}}$ | $\mathbf{1 2 / \overline { 8 }}$ | A $_{0}$ | OPERATION |
| :---: | :---: | :---: | :---: | :--- | :--- |
| 0 | X | X | X | X | None |
| X | 1 | X | X | X | None |
| $0->1$ | 0 | 0 | X | 0 | Hold \& Initiate 12-bit conversion |
| $0->1$ | 0 | 0 | X | 1 | Hold \& Initiate 8-bit conversion |
| 1 | $1->0$ | 0 | X | 0 | Hold \& Initiate 12-bit conversion |
| 1 | $1->0$ | 0 | X | 1 | Hold \& Initiate 8-bit conversion |
| 1 | 0 | $1->0$ | X | 0 | Hold \& Initiate 12-bit conversion |
| 1 | 0 | $1->0$ | X | 1 | Hold \& Initiate 8-bit conversion |
| 1 | 0 | 1 | 1 | X | Enable 12-bit output |
| 1 | 0 | 1 | 0 | 0 | Enable 8 MSBs only |
| 1 | 0 | 1 | 0 | 1 | Enable 4 LSBs plus 4 trailing zeros |

TABLE III. Control Input Truth Table. (X means Don't Care.)

## STAND-ALONE

## (NO BUS INTERFACE) OPERATION

For stand-alone operation, control of the converter is accomplished by a single control line connected to $\mathrm{R} / \overline{\mathrm{C}}$. In this mode $\overline{\mathrm{CS}}$ and $\mathrm{A}_{0}$ are connected to digital common and CE and $12 / 8$ are connected to $\mathrm{V}_{\mathrm{DD}}(+5 \mathrm{~V})$. The output data are presented as 12 -bit words. The stand-alone mode is used in systems containing dedicated input ports which do not require full bus interface capability.
Conversion is initiated by a High-to-Low transition (Hold/ Convert) of $\mathrm{R} / \overline{\mathrm{C}}$. This transition commands the sample/hold to Hold and the converter logic to start the conversion. The Sample-To-Hold settling time is so short that the sample/hold is fully settled to the required accuracy before the first successive approximation $\mathrm{A} / \mathrm{D}$ decision occurs.


FIGURE 6. R/ $\overline{\mathrm{C}}$ Pulse Low - Output Enables After Conversion.

The three-state data output buffers are enabled when $R / \bar{C}$ is High and Status is Low. Thus, there are two possible modes of operation; conversion can be initiated with either positive or negative pulses. In either case the $R / \bar{C}$ pulse must remain low for a minimum of 50 ns .
Figure 6 illustrates timing when the Hold/Convert command is initiated by an $R / \bar{C}$ pulse which goes Low and returns to the High state during the conversion. In this case, the three-state outputs go to the high-impedance state in response to the falling edge of $R / \bar{C}$ and are enabled for external access of the data after completion of the conversion. Figure 7 illustrates the timing when Hold/Convert is initiated by a positive $R / \bar{C}$ pulse. In this mode the output data from the previous conversion is enabled during the positive portion of $R / \bar{C}$. A new conversion is started on the falling edge of $R / \bar{C}$, and the threestate outputs return to the high-impedance state until the next occurrence of a high $\mathrm{R} / \overline{\mathrm{C}}$ pulse. Timing specifications for stand-alone operation are listed in Table IV.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {HRL }}$ | LOW R/ $\bar{C}$ Pulse Width | 50 |  |  | ns |
| $\mathrm{t}_{\text {DS }}$ | STS Delay from R/ $\bar{C}$ |  |  | 200 | ns |
| $\mathrm{t}_{\text {HDR }}$ | Data Valid After R/ $\bar{C}$ Low | 25 |  |  | ns |
| $\mathrm{t}_{\text {Hs }}$ | STS Delay After Data Valid | 115 | 150 | 375 | ns |
| $\mathrm{t}_{\text {HRH }}$ | High R/C्C Pulse Width | 150 |  |  | ns |
| $\mathrm{t}_{\text {DDR }}$ | Data Access Time |  |  | 150 | ns |

TABLE IV. Stand-alone Mode Timing.


FIGURE 7. R/ $\overline{\mathrm{C}}$ Pulse High-Output Enables Only While R/C Is High.

Note that, unlike the $\mathrm{R} / \overline{\mathrm{C}}$ command input timing for nonsampling A/D converters such as the ADC574A/674A/774, a time period (Acquisition Time) must be allowed for the sample/hold amplifier to acquire the next sample. This time period, occurring immediately after the conversion is complete (Status goes Low), is $1 \mu$ s typical ( $1.5 \mu \mathrm{~s}$ maximum) for acquisition to $\pm 0.01 \%$ of Full Scale Range for a 10 V analog input change from the previous held value to the next.

## FULLY CONTROLLED OPERATION

## Throughput Period

The throughput period, reciprocal of the sampling rate, (8-bit or 12-bit) is determined by the state of the $\mathrm{A}_{0}$ input, which is latched upon receipt of a Hold/Convert start transition (described below). If $\mathrm{A}_{0}$ is latched High, the conversion continues for 8 bits. The full 12 -bit conversion will occur if $A_{0}$ is Low. If all 12 bits are read following an 8 -bit conversion, the 3LSBs (DB0-DB2) will be Low (logic 0) and DB3 will be High (logic 1). $A_{0}$ is latched because it is also involved in enabling the output buffers. No other control inputs are latched.

## Conversion Start

The converter is commanded to initiate a Hold/Convert operation by a transition occurring on any of three logic inputs (CE, $\overline{\mathrm{CS}}$, and $\mathrm{R} / \overline{\mathrm{C}}$ ) as shown in Table III. Conversion is initiated by the last of the three logic inputs to reach the required state and thus all three may be dynamically controlled. If necessary all three may change state simultaneously, and the nominal delay time is the same regardless of which input actually starts the operation. If it is desired that a particular input establish the actual start of operation, the other two should be stable a minimum of 50 ns prior to the transition of that input. Timing relationships for start of operation timing are illustrated in Figure 8. The specifications for timing are contained in Table V.
The Status output indicates the current state of the converter by being in a high state only during conversion. During this time the three-state output buffers remain in a high-impedance state, and therefore data cannot be read during conversion. During this period additional transitions of the three digital inputs which control conversion will be ignored, so that conversion cannot be prematurely terminated or restarted. However, if $\mathrm{A}_{0}$ changes state after the beginning of operation, any additional Hold/Convert transition will latch the new state of $\mathrm{A}_{0}$, possibly resulting in an incorrect conversion length (8-bits vs. 12-bits) for that conversion.

As with stand-alone operation described above, sample/hold Acquisition Time must be provided before the next Hold/ Convert command.


FIGURE 8. Conversion Cycle Timing.

## READING OUTPUT DATA

After operation is initiated, the output data buffers remain in a high-impedance state until the following four logic conditions are simultaneously met: R/C High, Status Low, CE High and $\overline{C S}$ Low. Upon satisfaction of these conditions the data lines are enabled according to the state of inputs $12 / \overline{8}$ and $\mathrm{A}_{0}$. See Figure 11 and Table V for timing relationships and specifications.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Conversion Mode |  |  |  |  |  |
| $\mathrm{t}_{\text {osc }}$ | STS Delay from CE |  | 60 | 200 | ns |
| $t_{\text {Hec }}$ | CE Pulse Width | 50 | 30 |  | ns |
| $\mathrm{t}_{\text {ssc }}$ | $\overline{\mathrm{CS}}$ to CE Setup time | 50 | 20 |  | ns |
| $\mathrm{t}_{\text {Hsc }}$ | $\overline{C S}$ low during CE high | 50 | 20 |  | ns |
| $t_{\text {she }}$ | R/C $\bar{C}_{\text {to }} \mathrm{CE}$ setup | 50 | 0 |  | ns |
| $t_{\text {MRC }}$ | $\mathrm{R} / \overline{\mathrm{C}}$ low during CE high | 50 | 20 |  | ns |
| $t_{\text {sac }}$ | $A_{0}$ to CE setup | 0 |  |  | ns |
| $t_{\text {rac }}$ | $A_{0}$ valid during CE high | 50 | 20 |  | ns |
| $\mathrm{t}_{\mathrm{c}}$ | Conversion time plus |  |  |  |  |
|  | Acquisition time 12-bit cycle |  | 9 | 10 | $\mu \mathrm{s}$ |
|  | 8 -bit cycle |  | 6 | 6.5 | $\mu \mathrm{s}$ |
| Read Mode |  |  |  |  |  |
| $t_{\text {D }}$ | Access time from CE |  | 75 | 150 | ns |
| $\mathrm{t}_{\text {Ho }}$ | Data valid after CE low | 25 | 35 |  | ns |
| the | Output float delay |  | 100 | 150 | ns |
| $\mathrm{t}_{\text {SSR }}$ | $\overline{\mathrm{CS}}$ to CE setup | 50 | 0 |  | ns |
| $\mathrm{t}_{\text {SAB }}$ | $\underline{R / C}$ to CE setup | 0 |  |  | ns |
| $t_{\text {HSR }}$ | $\overline{\text { CS }}$ valid after CE low | 0 | . |  | ns |
| $t_{\text {HRA }}$ | $R / \bar{C}$ high after $C E$ low | 0 |  |  | ns |
| $\mathrm{t}_{\text {HuA }}$ | $A_{0}$ valid after CE low | 50 |  |  | ns |
| $\mathrm{t}_{\mathrm{HS}}$ | STS delay after data valid | 115 | 150 | 375 | ns |

NOTE: Specifications are at $+25^{\circ} \mathrm{C}$ and measured at $50 \%$ level of transitions.
TABLE V. Timing Specifications.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

In most applications the $12 / \overline{8}$ input will be hard-wired in either the High or Low condition, although it is fully TTL-and CMOS-compatible and may be actively driven if desired. When $12 / \overline{8}$ is High, all 12 output lines (DB0-DB11) are enabled simultaneously for full data word transfer to a 12 -bit or 16 -bit bus. In this situation the state of $A_{0}$ is ignored.
When $12 / 8$ is Low, the data is presented in the form of two 8 bit bytes, with selection of the byte of interest accomplished by the state of $\mathrm{A}_{0}$ during the Read cycle. Connection of the ADS807/808 to an 8-bit bus for transfer of left-justified data is illustrated in Figure 9. The $A_{0}$ input is usually driven by the least significant bit of the address bus, allowing storage of the output data word in two consecutive memory locations.
When $\mathrm{A}_{0}$ is Low, the byte addressed contains the 8MSBs. When $A_{0}$ is High, the byte addressed contains the 4LSBs from the conversion followed by four logic zeros which have been forced by the control logic. The left-justified formats of the two 8-bit bytes are shown in Figure 10. The design of the ADS807/808 guarantees that the $\mathrm{A}_{0}$ input may be toggled at any time with no damage to the converter; the outputs which are tied together as illustrated in Figure 9 cannot be enabled at the same time.

In the majority of applications the Read operation will be attempted only after the conversion is complete and the Status output has gone Low. In those situations requiring the earliest possible access to the data, the Read operation may be started as much as ( $\mathrm{t}_{\mathrm{DD}} \max +\mathrm{t}_{\mathrm{Hs}}$ max) before Status goes Low. Of course, Acquisition Time must be allowed for the sample/ hold before the next Hold/Convert operation is initiated. Refer to Figure 11 for these timing relationships.

| Word 1 |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Processor <br> DB7 DB6 <br> Converter <br> DB11 | DB10 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| Word 2 |  |  |  |  |  |  | DB8 |
| DB7 | DB6 | DB5 | DB4 |  |  |  |  |
| Processor <br> DB7 DB6 <br> Converter <br> DB3 DB2 | DB5 | DB1 | DB3 | DB2 | DB1 | DB0 |  |

FIGURE 10. 12-Bit Data Format for 8-Bit Bus System.


FIGURE 11. Read Cycle Timing.

FIGURE 9. Connection to an 8-bit Bus.

ADS7800

## 12-Bit 3us Sampling ANALOG-TO-DIGITAL CONVERTER

## FEATURES

- 333k SAMPLES PER SECOND
- STANDARD $\pm 10 \mathrm{~V}$ AND $\pm 5 \mathrm{~V}$ INPUT RANGES
- DC PERFORMANCE OVER TEMP: No Missing Codes 1/2LSB Integral Linearity Error 3/4LSB Differential Linearity Error
- AC PERFORMANCE OVER TEMP: 72dB Signal-to-Noise Ratio 80dB Spurious-free Dynamic Range -80dB Total Harmonic Distortion
- INTERNAL SAMPLE/HOLD, REFERENCE, CLOCK, AND 3-STATE OUTPUTS
- POWER DISSIPATION: 215mW max
- PACKAGE: 24-Pin Single-wide DIP 24-Lead SOIC


## DESCRIPTION

The ADS7800 is a complete 12 -bit sampling A/D converter using state-of-the-art CMOS structures. It contains a complete 12-bit successive approximation A/D converter with internal sample/hold, reference, clock, digital interface for microprocessor control, and threestate output drivers.
The ADS 7800 is specified at a 333 kHz sampling rate. Conversion time is factory set for $2.70 \mu \mathrm{~s}$ max over temperature, and the high speed sampling input stage insures a total acquisition and conversion time of $3 \mu \mathrm{~s}$ max over temperature. Precision, laser-trimmed scaling resistors provide industry-standard input ranges of $\pm 5 \mathrm{~V}$ or $\pm 10 \mathrm{~V}$.
AC and DC performance are completely specified. Two grades based on linearity and dynamic performance are available to provide the optimum price/performance fit in a wide range of applications.
The 24-pin ADS7800 is available in plastic and sidebraze hermetic 0.3 " wide DIPs, and in an SOIC package. It operates from a +5 V supply and either $\mathrm{a}-12 \mathrm{~V}$ or -15 V supply. The ADS7800 is available in grades specified over $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ and $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature ranges.


Out

International Alrport Industrial Park - Malling Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Bivd. - Tucson, AZ 85706 Tel: (602) 746-1111 . Twx: 910-952-1111 . Cable: BBRCORP . Telex: 066-6491 . FAX: (602) 889-1510 - Immediate Product Info: (800) 548-6132

SPECIFICATIONS
ELECTRICAL
$T_{A}=T_{\text {MN }}$ to $T_{\text {mux }}$, Sampling Frequency, $f_{s}=333 \mathrm{kHz},-V_{s}=-15 \mathrm{~V}, V_{s}=+5 \mathrm{~V}$, unless otherwise specitied.

| PARAMETER | CONDITIONS | ADS7800JP/JU/AH |  |  | ADS7800KP/KU/BH |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| RESOLUTION |  |  |  | 12 |  |  | * | Bits |
| ANALOG INPUT <br> Voltage Ranges Impedance | $\pm 10 \mathrm{~V}$ Range $\pm 5 \mathrm{~V}$ Range | $\begin{aligned} & 4.4 \\ & 2.9 \end{aligned}$ | $\begin{array}{\|c}  \pm 10 \mathrm{~V} / \pm 5 \mathrm{~V} \\ 6.3 \\ 4.2 \\ \hline \end{array}$ | $\begin{aligned} & 8.1 \\ & 5.4 \end{aligned}$ | * | * | - | $\begin{gathered} \mathrm{V} \\ \mathrm{k} \Omega \\ \mathrm{k} \Omega \end{gathered}$ |
| THROUGHPUT SPEED <br> Conversion Time Complete Cycle Throughput Rate | Conversion Alone Acquisition + Conversion | 333 | $\begin{array}{r} 2.5 \\ 2.6 \\ 380 \\ \hline \end{array}$ | $\begin{aligned} & 2.7 \\ & 3.0 \end{aligned}$ | * | - | - | $\begin{gathered} \mu \mathrm{s} \\ \mu \mathrm{~s} \\ \mathrm{kHz} \end{gathered}$ |
| DC ACCURACY <br> Full Scale Error (1) <br> Full Scale Error Drift Integral Linearity Error Differential Linearity Error <br> No Missing Codes <br> Bipolar Zero (1) <br> Bipolar Zero Drift <br> Power Supply Sensitivity <br> Transition Noise ${ }^{(3)}$ | $\left\lvert\, \begin{gathered} -16.5 \mathrm{~V}<-\mathrm{V}_{\mathrm{s}}<-13.5 \mathrm{~V} \\ -12.6 \mathrm{~V}<-V_{s}<-11.4 \mathrm{~V} \\ +4.75 \mathrm{~V}<\mathrm{V}_{\mathrm{s}}<+5.25 \mathrm{~V} \end{gathered}\right.$ |  | 6 <br> uarantee <br> 1 <br> 0.1 | $\begin{gathered} \pm 0.50 \\ \pm 1 \\ \pm 1 \\ \pm 4 \\ \\ \pm 1 / 2 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ |  |  | $\pm 0.35$ <br> $\pm 1 / 2$ <br> $\pm 3 / 4$ <br> $\pm 2$ <br> $\pm 1 / 2$ | \% $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ LSB ${ }^{(2)}$ LSB <br> LSB ppm $/{ }^{\circ} \mathrm{C}$ <br> LSB LSB LSB LSB |
| AC ACCURACY <br> Spurious-Free Dynamic Range <br> Total Harmonic Distortion <br> Two-tone Intermodulation Distortion <br> Signal to (Noise + Distortion) Ratio Signal to Noise Ratio (SNR) | $\begin{aligned} & f_{\mathrm{NN}}=47 \mathrm{kHz} \\ & f_{\mathrm{WN}}=47 \mathrm{kHz} \\ & f_{\mathrm{NN}_{1}}=24.4 \mathrm{kHz}(-6 \mathrm{~dB}) \\ & \mathrm{f}_{\mathrm{Wz}}=28.5 \mathrm{kHz}(-6 \mathrm{~dB}) \\ & f_{\mathrm{WN}}=47 \mathrm{kHz} \\ & f_{\mathrm{W}}=47 \mathrm{kHz} \end{aligned}$ | $74$ $67$ $68$ | $\begin{gathered} 77 \\ -77 \\ -77 \\ 70 \\ 71 \end{gathered}$ | $\begin{aligned} & -74 \\ & -74 \end{aligned}$ | $\begin{aligned} & 77 \\ & \\ & 69 \\ & 70 \end{aligned}$ | $\begin{array}{r} 80 \\ -80 \\ -80 \\ \\ 72 \\ 73 \end{array}$ | $\begin{aligned} & -77 \\ & -77 \end{aligned}$ | $\begin{gathered} d B(4) \\ d B \\ d B \\ d B \\ d B \end{gathered}$ |
| SAMPLING DYMNAMICS <br> Aperture Delay Aperture Jitter Transient Response ${ }^{(5)}$ Overvoltage Recovery ${ }^{(6)}$ |  |  | $\begin{gathered} 13 \\ 150 \\ 130 \\ 150 \\ \hline \end{gathered}$ |  |  | $\stackrel{*}{*}$ |  | $\begin{gathered} \mathrm{ns} \\ \mathrm{ps}, \mathrm{rms} \\ \mathrm{~ns} \\ \mathrm{~ns} \\ \hline \end{gathered}$ |
| INTERNAL REFERENCE VOLTAGE <br> Voltage <br> Source Current Available for External Loads |  | 1.9 | $\begin{aligned} & 2.0 \\ & 10 \end{aligned}$ | 2.1 | * | * | * | $\begin{gathered} V \\ \mu A \end{gathered}$ |
| DIGITAL INPUTS Logic Levels |  | -0.3 <br> +2.4 <br> -5 <br> +5 |  | $\begin{aligned} & +0.8 \\ & +5.3 \end{aligned}$ | . |  | * | V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| DIGITAL OUTPUTS <br> Data Format Data Coding $V_{a}$ $V_{\mathrm{OH}}$ <br> $I_{\text {leanage }}$ (High-Z State) | $\begin{gathered} I_{\text {sinx }}=1.6 \mathrm{~mA} \\ I_{\text {sounce }}=500 \mu \mathrm{~A} \end{gathered}$ | $\begin{gathered} 0.0 \\ +2.4 \end{gathered}$ | $\pm 0.1$ | allel, 12 <br> Binary <br> $+0.4$ <br> $+5.0$ <br> $\pm 5$ | 8-bit/4 Binary | * | * | $\begin{gathered} V \\ V \\ \mu A \end{gathered}$ |
| POWER SUPPLIES <br> Rated Voltage $\begin{aligned} & -V_{s} \\ & V_{s}\left(V_{s a} \text { and } V_{s o}\right) \\ & \text { Current } \\ & -I_{s} \\ & I_{s} \\ & \text { Power Consumption } \end{aligned}$ |  | -11.4 +4.75 | $\begin{gathered} -15 \\ +5.0 \\ \\ 3.5 \\ 18 \\ 135 \end{gathered}$ | $\begin{gathered} -16.5 \\ +5.25 \\ \\ 6 \\ 25 \\ 215 \end{gathered}$ | * |  |  | $\begin{gathered} V \\ V \\ \mathrm{~mA} \\ \mathrm{~mA} \\ \mathrm{~mW} \end{gathered}$ |
| TEMPERATURE RANGE Specification <br> Storage | JP/JU/KP/KU AH/BH | $\begin{gathered} 0 \\ -40 \\ -65 \end{gathered}$ |  | $\begin{array}{r} +70 \\ +85 \\ +150 \end{array}$ | * |  | * | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

- Same as specification for ADS7800JP/JU/AH. NOTES: (1) Adjustable to zero with extemal potentiometer. (2) LSB means Least Significant Bit. For ADS7800, $1 \mathrm{LSB}=2.44 \mathrm{mV}$ for the $\pm 5 \mathrm{~V}$ range, $1 \mathrm{LSB}=4.88 \mathrm{mV}$ for the $\pm 10 \mathrm{~V}$ range. (3) Noise was characterized over temperature near full scale, OV , and negative full scale. 0.1LSB represents a typical ms level of noise at the worst case, which was near full scale input at $+125^{\circ} \mathrm{C}$. (4) All specifications in dB are referred to a full-scale input, either $\pm 10 \mathrm{~V}$ or $\pm 5 \mathrm{~V}$. (5) For full-scale step input, 12-bit accuracy attained in specified time. (6) Recovers to specified performance in specified time after $2 \times F_{\mathrm{s}}$ input overvoltage.


SIGNAL(NOISE + DISTORTION) vs


SIGNAL/(NOISE + DISTORTION) vs



SPURIOUS FREE DYNAMIC RANGE vs


SPURIOUS FREE DYNAMIC RANGE vs


## Or, Call Customer Service at 1-800-548-6132 (USA Only)

MECHANICAL
H Package - 24-Pin Side Braze Ceramic


MECHANICAL


MECHANICAL
U Package-24-PIn SOIC


|  | INCHES |  | MILLIMETERS |  |
| :---: | :---: | :---: | :--- | :--- |
| DIM | MIN | MAX | MIN | MAX |
| A | .602 | .618 | 15.29 | 15.70 |
| A1 | .595 | .618 | 15.11 | 15.70 |
| B | .286 | .302 | 7.26 | 7.67 |
| B1 | .270 | .285 | 6.86 | 7.24 |
| C | .093 | .108 | 2.36 | 2.74 |
| D | .015 | .019 | 0.38 | 0.48 |
| G | .050 BASIC | 1.27 BASIC |  |  |
| H | .026 | .034 | 0.66 | 0.86 |
| J | .008 | .012 | 0.20 | 0.30 |
| L | .390 | .422 | 9.91 | 10.72 |
| M | $0^{\circ}$ | $10^{\circ}$ | $0^{\circ}$ | $10^{\circ}$ |
| N | .000 | .012 | 0.00 | 0.30 |

NOTE: Leads in true position within $0.01^{\prime \prime}(0.25 \mathrm{~mm})$ R at MMC at seating plane.


PIN ASSIGNMENTS

| PIN \# | NAME | DESCRIPTION |
| :---: | :---: | :---: |
| 1 | IN1 | $\pm 10 \mathrm{~V}$ Analog Input. Connected to GND for $\pm 5 \mathrm{~V}$ range. |
| 2 | IN2 | $\pm 5 \mathrm{~V}$ Analog Input. Connected to GND for $\pm 10 \mathrm{~V}$ range. |
| 3 | REF | $+2 V$ Reference Output. Bypass to GND with $22 \mu \mathrm{~F}$ to $47 \mu \mathrm{~F}$ Tantalum. Buffer for external loads. |
| 4 | AGND | Analog Ground. Connect top pin 13. |
| 5 | D11 | Data Bit 11. Most Significant Bit (MSB). |
| 6 | D10 | Data Bit 10. |
| 7 | D9 | Data Bit 9. |
| 8 | D8 | Data Bit 8. |
| 9 | D7 | Data Blit 7 if HBE is LOW; LOW if HBE is HIGH. |
| 10 | D6 | Data Bit 6 if HBE is LOW; LOW if HBE is HIGH. |
| 11 | D5 | Data Bit 5 if HBE is LOW; LOW if HBE is HIGH. |
| 12 | D4 | Data Bit 4 if HBE is LOW; LOW if HBE is HIGH. |
| 13 | DGND | Digital Ground. Connect to pin 4. |
| 14 | D3 | Data Bit 3 if HBE is LOW; Data Bit 11 if HBE is HiGH. |
| 15 | D2 | Data Bit 2 if HBE is LOW; Data Bit 10 if HBE is HIGH. |
| 16 | D1 | Data Bit 1 if HBE is LOW; Data Bit 9 if HBE is HIGH. |
| 17 | D0 | Data Bit 0 if HBE is LOW. Least Significant Bit (LSB); Data Bit 8 if HBE is HIGH. |
| 18 | HBE | High Byte Enable. When held LOW, data output as 12bits in paralleI. When held HIGH, four MSBs presented on pins 14-17, pins 9-12 output LOWs. Must be LOW to initiate conversion. |
| 19 | R/ $\bar{C}$ | Read/Convert. Falling edge initiates conversion when $\overline{\mathrm{CS}}$ is LOW, HBE is LOW, and $\overline{\text { BUSY }}$ is HIGH. |
| 20 | $\overline{\mathrm{CS}}$ | Chip Select. Outputs in HI-Z state when HIGH. Must be LOW to initiate conversion or read data. |
| 21 | $\overline{\text { BUSY }}$ | Busy. Output LOW during conversion. Data valid on rising edge in Convert Mode. |
| 22 | $-V_{s}$ | Negative Power Supply. -12V or -15V. Bypass to GND. |
| 23 | $\mathrm{V}_{\text {so }}$ | Positive Digital Power Supply. +5V. Connect to pin 24, and bypass to GND. |
| 24 | $\mathrm{V}_{\text {sA }}$ | Positive Analog Power Supply. +5V. Connect to pin 23, and bypass to GND. |

## ABSOLUTE MAXIMUM RATINGS



PIN CONFIGURATION


ORDERING INFORMATION:

| Model | Integral <br> Linearity <br> Error (LSB) | Signal-to- <br> (Nolso+Dlstortion) <br> Ratio (dB min) | Specification <br> Temperature <br> Range ( ${ }^{\circ}$ ) | Package |
| :--- | :---: | :---: | :---: | :---: |
| ADS7800JP | $\pm 1$ | 67 | 0 to +70 | Plastic DIP |
| ADS7800KP | $\pm 1 / 2$ | 69 | 0 to +70 | Plastic DIP |
| ADS7800JU | $\pm 1$ | 67 | 0 to +70 | Plastic SOIC |
| ADS7800KU | $\pm 1 / 2$ | 69 | 0 to +70 | Plastic SOIC |
| ADS7800AH | $\pm 1$ | 67 | -40 to +85 | Ceramic DIP |
| ADS7800BH | $\pm 1 / 2$ | 69 | -40 to +85 | Ceramic DIP |

## CAUTION

The ADS7800 is an ESD (electrostatic discharge) sensitive device. The digital control inputs have a special FET structure, which turns on when the input exceeds the supply by 18 V , to minimize ESD damage. However, permanent damage may occur on unconnected devices subject to high energy electrostatic fields. When not in use, devices must be stored in conductive foam or shunts. The protective foam should be discharged to the destination socket before devices are removed.

# Or, Call Customer Service at 1-800-548-6132 (USA Only) 

## THEORY OF OPERATION

The ADS7800 combines the advantages of advanced CMOS technology (logic density, stable capacitors, and good analog switches) with Burr-Brown's proven skills in lasertrimmed thin-film resistors to provide a complete sampling analog-to-digital converter.
A basic charge-redistribution successive approximation architecture converts analog input voltages into digital words. Figure 1 shows the operation of a simplified three bit charge redistribution A-to-D. Precision laser-trimmed scaling resistors at the input divide standard input ranges ( $\pm 10 \mathrm{~V}$ or $\pm 5 \mathrm{~V}$ for the ADS7800) into levels compatible with the CMOS characteristics of the internal capacitor array.


FIGURE 1. 3-Bit Charge Redistribution A-to-D.
While in the sampling mode, the capacitor array switch for the MSB capacitor $\left(\mathrm{S}_{1}\right)$ is in position " S ", so that the charge on the MSB capacitor is proportional to the voltage level of the analog input signal, and the remaining array switches ( $\mathrm{S}_{2}$ and $\mathrm{S}_{3}$ ) are set to position " R " to provide an accurate bipolar offset from the reference source REF. At the same time, switch $S_{c}$ is also in the closed position to auto-zero any offset errors in the CMOS comparator.
When a convert command is received, switch $S_{1}$ is opened to trap a charge on the MSB capacitor proportional to the input level at the time of the sampling command, switches $S_{2}$ and $S_{3}$ are opened to trap an offset charge, and switch $S_{c}$ is opened to float the comparator input. The charge trapped on the capacitor array can now be moved between the three capacitors in the array by connecting switches $S_{1}, S_{2}$ and $S_{3}$ to positions "R" (to connect to REF) or "G" (to connect to GND) successively, changing the voltage generated at the comparator input node.
The first approximation connects the MSB capacitor via switch $S_{1}$ to REF, while switches $S_{2}$ and $S_{3}$ are connected to GND. Depending on whether the comparator output is HIGH or LOW, the logic will then latch $S_{1}$ in position " $R$ " or " $G$ ", and moves on to make the next approximation by connecting $S_{2}$ to REF and $S_{3}$ to GND. When the three successive approximation steps are made for this simple converter, the voltage level at the comparator will be within $1 / 2 \mathrm{LSB}$ of GND, and the data output word will be based on reading the positions of $S_{1}, S_{2}$ and $S_{3}$.

## OPERATION

## BASIC OPERATION

Figure 2 shows the simple hookup circuit required to operate the ADS7800 in a $\pm 10 \mathrm{~V}$ range in the Convert Mode. A convert command arriving on pin 19, R/ $\overline{\mathrm{C}}$, (a pulse taking pin 19 LOW for a minimum of 40 ns ) puts the ADS7800 in the hold mode, and a conversion is started. Pin $21, \overline{\text { BUSY }}$, will be held LOW during the conversion, and rises only after the conversion is completed and the data has been transferred to the output latches. Thus, the rising edge of the signal on pin 21 can be used to read the data from the conversion. Also, during conversion, the BUSY signal puts the output data lines in $\mathrm{Hi}-\mathrm{Z}$ states and inhibits input lines. This means that pulses on pin 19 are ignored, so that new


FIGURE 2. Basic $\pm 10 \mathrm{~V}$ Operation .
conversions cannot be initiated during a conversion, either as a result of spurious signals or to short-cycle the ADS7800.
In the Read Mode, the input to pin 19 is kept normally LOW, and a HIGH pulse is used to read data and initiate a conversion. In this mode, the rising edge of $\mathrm{R} / \overline{\mathrm{C}}$ on pin 19 will enable the output data pins, and the data from the previous conversion becomes valid. The falling edge then puts the ADS7800 in a hold mode, and initiates a new conversion.
The ADS7800 will begin acquiring a new sample as soon as the conversion is completed, even before the BUSY output rises on pin 21, and will track the input signal until the next conversion is started, whether in the Convert Mode or the Read Mode.

For use with an 8-bit bus, the data can be read out in two bytes under the control of pin 18, HBE. With a LOW input on pin 18, at the end of a conversion, the 8 LSBs of data are loaded into the latches on pins 9 through 12 and 14 through 17. Taking pin 18 HIGH then loads the 4 MSBs on pins 14 through 17, with pins 9 through 12 being forced LOW.


FIGURE 3. Acquisition and Conversion Timing.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {OBc }}$ | $\overline{\text { BUSY }}$ delay from R/C |  | 80 | 150 | ns |
| $\mathrm{t}_{\mathrm{B}}$ | $\overline{B U S Y}$ Low |  | 2.5 | 2.7 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\text {AP }}$ | Aperture Delay |  | 13 |  | ns |
| $\Delta \mathrm{t}_{\mathrm{AP}}$ | Aperture Jitter |  | 150 |  | $\mathrm{ps}, \mathrm{rms}$ |
| $\mathrm{t}_{\mathrm{c}}$ | Conversion Time |  | 2.47 | 2.70 | $\mu \mathrm{~s}$ |

TABLE I. Acquisition and Conversion Timing.

## ANALOG INPUT RANGES

The ADS7800 offers two standard bipolar input ranges: $\pm 10 \mathrm{~V}$ and $\pm 5 \mathrm{~V}$. If a $\pm 10 \mathrm{~V}$ range is required, the analog input signal should be connected to pin 1. A signal requiring a $\pm 5 \mathrm{~V}$ range should be connected to pin 2 . In either case, the other pin of the two must be grounded or connected to the adjustment circuits described in the section on calibration. (See Figures 4 and 5, or 10 and 11.)


FIGURE 4. $\pm 10 \mathrm{~V}$ Range Without Trims.

## CONTROLLING THE ADS7800

The ADS7800 can be easily interfaced to most microproces-sor-based and other digital systems. The microprocessor may take full control of each conversion, or the ADS7800 may operate in a stand-alone mode, controlled only by the R/C input. Full control consists of initiating the conversion and reading the output data at user command, transmitting data either all 12-bits in one parallel word, or in two 8-bit bytes. The three control inputs ( $\overline{\mathrm{CS}}, \mathrm{R} / \overline{\mathrm{C}}$ and HBE) are all TTL/CMOS compatible. The functions of the control lines are shown in Table II.

| $\overline{\text { CS }}$ | R/C | HBE | BUSY | OPERATION |
| :---: | :---: | :---: | :---: | :---: |
| 1 | X | X | 1 | None - Outputs in Hi-Z State. |
| 0 | 1 10 | 0 | 1 | Holds Signal and Initiates Conversion. |
| 0 | 1 | 0 | 1 | Output Three-State Buffers Enabled once Conversion has Finished. |
| 0 | , | 1 | 1 | Enable Hi-Byte in 8 -bit Bus Mode. |
| 0 | 110 | 1 | 1 | Inhibit Start of Conversion. |
| 0 | 0 | 1 | 1 | None - Outputs in Hi-Z State. |
| X | X | X | 0 | Conversion in Progress. Outputs Hi-Z State. New Conversion Inhibited until Present Conversion has Finished. |

TABLE II. Control Line Functions.
For stand-alone operation, control of the ADS7800 is accomplished by a single control line connected to $\mathbf{R} / \overline{\mathrm{C}}$. In this mode, $\overline{\mathrm{CS}}$ and HBE are connected to GND. The output data are presented as 12 -bit words. The stand-alone mode is used in systems containing dedicated input ports which do not require full bus interface capability.
Conversion is initiated by a HIGH-to-LOW transition on $\mathrm{R} / \overline{\mathrm{C}}$. The three-state data output buffers are enabled when R/ $\overline{\mathrm{C}}$ is HIGH and $\overline{\text { BUSY }}$ is HIGH. Thus, there are two possible modes of operation: conversion can be initiated with either positive or negative pulses. In either case, the $\mathrm{R} / \overline{\mathrm{C}}$ pulse must remain LOW a minimum of 40 ns .


FIGURE 5. $\pm 5 \mathrm{~V}$ Range Without Trims.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

Figure 6 illustrates timing when conversion is initiated by an R/C pulse which goes LOW and returns HIGH during the conversion. In this case (Convert Mode), the three-state outputs go into the $\mathrm{Hi}-\mathrm{Z}$ state in response to the falling edge of $R / \bar{C}$, and are enabled for external access of the data after completion of the conversion.

Figure 7 illustrates the timing when conversion is initiated by a positive $\mathrm{R} / \overline{\mathrm{C}}$ pulse. In this mode (Read Mode), the output data from the previous conversion is enabled during the HIGH portion of R/C. A new conversion starts on the falling edge of $R / \bar{C}$, and the three-state outputs return to the $\mathrm{Hi}-\mathrm{Z}$ state until the next occurrence of a HIGH on R/C.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{w}$ $t_{\text {dec }}$ <br> $t_{B}$ <br> $t_{\text {AP }}$ <br> $\Delta t_{\text {AP }}$ <br> $t_{c}$ <br> $t_{\text {obe }}$ <br> $t_{\text {b }}$ <br> $t_{A}$ <br> $t_{A}+t_{c}$ <br> $t$ HDA <br> $\mathrm{t}_{8}$ <br> $t_{1}$ <br> $t_{00}$ <br> $t_{\text {HDR }}$ <br> this | R/C $\bar{C}$ Pulse Width <br> $\overline{B U S Y}$ delay from R/C $\overline{B U S Y}$ LOW <br> Aperture Delay <br> Aperture Jitter <br> Conversion Time <br> $\overline{\text { BUSY }}$ from End of Conversion <br> $\overline{B U S Y}$ Delay after Data Valid <br> Acquisition Time <br> Throughput Time <br> Valid Data Held After R/C LOW <br> $\overline{C S}$ or HBE LOW before RJC Falls <br> $\overline{\mathrm{CS}}$ or HBE LOW atter R/C Falls <br> Data Valid from $\overline{C S}$ LOW, R/C HIGH, and HBE in Desired State (Load $=100 \mathrm{pF}$ ) <br> Valid Data Held After R/C Low <br> Delay to Hi-Z State after R/C̄ Falls or $\overline{C S}$ Rises (3k $\Omega$ Pullup or Puldown) | 40 <br> 25 <br> 20 <br> 25 <br> 25 <br> 20 | $\begin{gathered} \hline 10 \\ 80 \\ 2.5 \\ 13 \\ 150 \\ 2.47 \\ 100 \\ 75 \\ 130 \\ 2.6 \\ 50 \\ 5 \\ 0 \\ 65 \\ 50 \\ 50 \end{gathered}$ | 150 <br> 2.7 <br> 2.70 <br> 200 <br> 300 <br> 3.0 <br> 150 <br> 150 |  |

TABLE III. Timing Specifications ( $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$ ).


FIGURE 6. Convert Mode: R/C Pulse LOW — Outputs Enabled After Conversion.


FIGURE 7. Read Mode: R/信 Pulse HIGH—Outputs Enabled Only When R/ $\overline{\mathrm{C}}$ is High.

## CONVERSION START

A conversion is initiated on the ADS7800 only by a negative transition occurring on $R / \bar{C}$, as shown in Table I. No other combination of states or transitions will initiate a conversion. Conversion is inhibited if either $\overline{\mathrm{CS}}$ or HBE are HIGH, or if $\overline{B U S Y}$ is LOW. $\overline{C S}$ and HBE should be stable a minimum of 25 ns prior to the transition on $\mathbf{R} / \overline{\mathrm{C}}$. Timing relationships for start of conversion are illustrated in Figure 8.
The $\overline{\text { BUSY }}$ output indicates the current state of the converter by being LOW only during conversion. During this time the three-state output buffers remain in a $\mathrm{Hi}-\mathrm{Z}$ state, and therefore data cannot be read during conversion. During this period, additional transitions on the three digital inputs ( $\overline{\mathrm{CS}}$, $\mathrm{R} / \overline{\mathrm{C}}$ and HBE) will be ignored, so that conversion cannot be prematurely terminated or restarted.


FIGURE 8. Conversion Start Timing.

## INTERNAL CLOCK

The ADS7800 has an internal clock that is factory trimmed to achieve a typical conversion time of $2.47 \mu \mathrm{~s}$, and a maximum conversion time over the full operating temperature range of $2.7 \mu \mathrm{~s}$. No external adjustments are required, and with the guaranteed maximum acquisition time of 300 ns , throughput performance is assured with convert pulses as close as $3 \mu \mathrm{~s}$.

## READING DATA

After conversion is initiated, the output buffers remain in a $\mathrm{Hi}-\mathrm{Z}$ state until the following three logic conditions are simultaneously met: R/ $\overline{\mathrm{C}}$ is HIGH, $\overline{\text { BUSY }}$ is HIGH and $\overline{\mathrm{CS}}$ is LOW. Upon satisfaction of these conditions, the data lines are enabled according to the state of HBE. See Figure 9 and Table III for timing relationships and specifications.


FIGURE 9. Read Cycle Timing.

## CALIBRATION

## OPTIONAL EXTERNAL GAIN AND OFFSET TRIM

Offset and full-scale errors may be trimmed to zero using external offset and full-scale trim potentiometers connected to the ADS7800 as shown in Figures 10 and 11.
If adjustment of offset and full scale is not required, connections as shown in Figures 4 and 5 should be used.


FIGURE 10. $\pm 10 \mathrm{~V}$ Range With External Trims.


FIGURE 11. $\pm 5 \mathrm{~V}$ Range With External Trims.

| INPUT VOLTAGE RANGE AND LSB VALUES |  |  |  |
| :---: | :---: | :---: | :---: |
| Input Voltage Range Defined As: |  | $\pm 10 \mathrm{~V}$ | $\pm 5 \mathrm{~V}$ |
| Analog Input Connected to Pin |  | 1 | 2 |
| Pin Connected to GND |  | 2 | 1 |
| One Least Significant Bit (LSB) | FSR/2 ${ }^{12}$ | $\begin{aligned} & 20 \mathrm{~V} / 2^{12} \\ & 4.88 \mathrm{mV} \end{aligned}$ | $\begin{aligned} & 10 \mathrm{~V} / 2^{12} \\ & 2.44 \mathrm{mV} \end{aligned}$ |
| OUTPUT TRANSITION VALUES |  |  |  |
| FFEH to FFFH | +Full Scale | $\begin{aligned} & +10 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ & +9.9927 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & +5 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ & +4.9963 \mathrm{~V} \end{aligned}$ |
| 7FFH to 800 H | Mid Scale (Bipolar Zero) | $\begin{aligned} & \text { OV-1/2LSB } \\ & -2.44 \mathrm{mV} \end{aligned}$ | $\begin{aligned} & \text { OV-1/2LSB } \\ & -1.22 \mathrm{mV} \end{aligned}$ |
| 000 H to 001H | -Full Scale | $\begin{gathered} -10 \mathrm{~V}+1 / 2 \mathrm{LSB} \\ -9.9976 \mathrm{~V} \end{gathered}$ | $\begin{gathered} -5 \mathrm{~V}+1 / 2 \mathrm{LSB} \\ -4.9988 \mathrm{~V} \end{gathered}$ |

TABLE IV. Input Voltages, Transition Values, and LSB Values.

## CALIBRATION PROCEDURE

First, trim offset, by applying at the input (pin 1 or 2 ) the mid-point transition voltage $(-2.44 \mathrm{mV}$ for the $\pm 10 \mathrm{~V}$ range, -1.22 mV for the $\pm 5 \mathrm{~V}$ range.) With the ADS7800 converting continually, adjust potentiometer R, until the MSB (D11 on pin 5) is toggling alternately HIGH and LOW.
Next adjust full scale, by applying at the input a DC input signal that is $3 / 2 \mathrm{LSB}$ below the nominal full scale voltage ( +9.9927 V for the $\pm 10 \mathrm{~V}$ range, +4.9963 V for the $\pm 5 \mathrm{~V}$ range.) With the ADS7800 converting continually, adjust R2 until the LSB (D0 on pin 17) is toggling HIGH and LOW with all of the other bits HIGH.

## LAYOUT CONSIDERATIONS

Because of the high resolution and linearity of the ADS7800, system design problems such as ground path resistance and contact resistance become very important.

## ANALOG SIGNAL SOURCE IMPEDANCE

The input resistance of the ADS 7800 is $6.3 \mathrm{k} \Omega$ or $4.2 \mathrm{k} \Omega$ (for the $\pm 10 \mathrm{~V}$ and $\pm 5 \mathrm{~V}$ ranges respectively.) To avoid introducing distortion, the source resistance must be very low, or constant with signal level. The output impedance provided by most op amps is ideal.
Pins $23\left(\mathrm{~V}_{\mathrm{SD}}\right)$ and $24\left(\mathrm{~V}_{\mathrm{SA}}\right)$ are not connected internally on the ADS7800, to maximize accuracy on the chip. They should be connected together as close as possible to the unit. Pin 24 may be slightly more sensitive than pin 23 to supply variations, but to maintain maximum system accuracy, both should be well isolated from digital supplies with wide load variations.
To limit the effects of digital switching elsewhere in a system on the analog performance of the system, it often makes sense to run a separate +5 V supply conductor from the supply regulator to any analog components requiring +5 V , including the ADS7800.

The $V_{s}$ pins (23 and 24) should be connected together and bypassed with a parallel combination of a $6.8 \mu \mathrm{~F}$ Tantalum capacitor and a $0.1 \mu \mathrm{~F}$ ceramic capacitor located close to the converter to obtain noise-free operation. (See Figure 2.) The $-V_{s}$ pin 22 should be bypassed with a $1 \mu \mathrm{~F}$ tantalum capacitor, again as close as possible to the ADS7800.
Noise on the power supply lines can degrade converter performance, especially noise and spikes from a switching power supply. Appropriate supplies or filters must be used.
The GND pins (4 and 13) are also separated internally, and should be directly connected to a ground plane under the converter if at all possible. A ground plane is usually the best solution for preserving dynamic performance and reducing noise coupling into sensitive converter circuits. Where any compromises must be made, the common return of the analog input signal should be referenced to pin 4, AGND, on the ADS7800, which prevents any voltage drops that might occur in the power supply common returns from appearing in series with the input signal.
Coupling between analog input and digital lines should be minimized by careful layout. For instance, if the lines must cross, they should do so at right angles. Parallel analog and digital lines should be separated from each other by a pattern connected to common.

If external full scale and offset potentiometers are used, the potentiometers and related resistors should be located as close to the ADS7800 as possible.

## REFERENCE BYPASS

Pin 3 (REF) should be bypassed with a $22 \mu \mathrm{~F}$ to $47 \mu \mathrm{~F}$ tantalum capacitor. A rated working voltage of 2 V or more is acceptable here. This pin is used to enhance the system accuracy of the internal reference circuit, and is not recommended for driving external signals. If there are important system reasons for using the ADS7800 reference externally, the output of pin 3 must be appropriately buffered.

## "HOT SOCKET" PRECAUTION

Two separate $+5 \mathrm{~V} \mathrm{~V}_{\mathrm{s}}$ pins, 23 and 24, are used to minimize noise caused by digital transients. If one pin is powered and the other is not, the ADS7800 may "Latch Up" and draw excessive current. In normal operation, this is not a problem because both pins will be soldered together. However, during evaluation, incoming inspection, repair, etc., where the potential of a "Hot Socket" exists, care should be taken to power the ADS7800 only after it has been socketed.

## Minimizing "Glitches"

Coupling of external transients into an analog-to-digital converter can cause errors which are difficult to debug. In addition to the discussions earlier on layout considerations for supplies, bypassing and grounding, there are several other useful steps that can be taken to get the best analog performance out of a system using the ADS7800. These potential system problem sources are particularly important to consider when developing a new system, and looking for the causes of errors in breadboards.
First, care should be taken to avoid glitches during critical times in the sampling and conversion process. Since the ADS7800 has an internal sample/hold function, the signal that puts it into the hold state ( $\mathrm{R} / \overline{\mathrm{C}}$ going LOW) is critical, as it would be on any sample/hold amplifier. The $\mathrm{R} / \overline{\mathrm{C}}$ falling edge should be sharp and have minimal ringing, especially during the 20 ns after it falls.

Although not normally required, it is also good practice to avoid glitching the ADS7800 while bit decisions are being made. Since the above discussion calls for a fast, clean rise and fall on $R / \bar{C}$, it makes sense to keep the rising edge of the convert pulse outside the time when bit decisions are being made. In other words, the convert pulse should either be short (under 100 ns so that it transitions before the MSB decision), or relatively long (over $2.75 \mu$ s to transition after the LSB decision).
Next, although the data outputs are forced into a Hi-Z state during conversion, fast bus transients can still be capacitively coupled into the ADS7800. If the data bus experiences fast transients during conversion, these transients can be attenuated by adding a logic buffer to the data outputs. The BUSY output can be used to enable the buffer.
Naturally, transients on the analog input signal are to be avoided, especially at times within $\pm 20 \mathrm{~ns}$ of $\mathrm{R} / \overline{\mathrm{C}}$ going LOW, when they may be trapped as part of the charge on the capacitor array. This requires careful layout of the circuit in front of the ADS7800.
Finally, in multiplexed systems, the timing on when the multiplexer is switched may affect the analog performance of the system. In most applications, the multiplexer can be switched as soon as R/C goes LOW (with appropriate delays), but this may affect the conversion if the switched signal shows glitches or significant ringing at the ADS7800 input. Whenever possible, it is safer to wait until the conversion is completed before switching the multiplexer. The extremely fast acquisition time and conversion time of the ADS7800 make this practical in many applications.

# 12-Bit 900ns ANALOG-TO-DIGITAL CONVERTER 

## FEATURES

- FAST CONVERSION: 900ns
- CAN be Short-cycled
- INPUT RANGES: $\pm 5 \mathrm{~V}, \pm 10 \mathrm{~V}, 0$ to -10 V
- HIGH SIGNAL/NOISE RATIO: 68dB
- LOW IMD: 75dB
- PARALLEL AND SERIAL OUTPUT
- 32-PIN CERAMIC DIP PACKAGE


## DESCRIPTION

The ADC601 is a high-speed Duolithic ${ }^{\text {TM }}$ (two chips) successive approximation analog-to-digital converter. This unique two-chip design utilizes a bipolar technology with on-chip thin film resistors to preserve analog accuracy and a high-speed CMOS chip to perform digital logic control. Outstanding linearity, noise, and dynamic range are achieved by this converter design. The ADC601 has been tested with several sample/hold amplifiers and distortion results are documented in this data sheet.

The ADC601 is complete with internal reference, clock, and comparator and is packaged in a 32-pin ceramic DIP. Conversion time is set at the factory to 900 ns . Serial and parallel output performance is guaranteed

## APPLICATIONS

- DIGITAL SIGNAL PROCESSING
- HIGH-SPEED DATA ACQUISITION SYSTEMS
- MEDICAL INSTRUMENTATION
- andlytical instrumentation
- TEST AND IMAGING SYSTEMS
- WAVEFORM ANALYZERS
with no missing codes over the full input voltage, power supply, and operating temperature range. The gain and offset errors are laser trimmed to specification. Optionally they may be externally adjusted to zero.
Internal scaling resistors are provided for the selection of analog signal input ranges of $\pm 5 \mathrm{~V}, \pm 10 \mathrm{~V}$ and 0 V to -10 V . The ADC601's input is specifically designed to be easily driven with minimal disturbance to the driving amplifier.
Output codes are available in complementary binary for unipolar inputs and bipolar offset binary for bipolar inputs.
All digital inputs and outputs are TTL-compatible. Power supply requirements are $\pm 15 \mathrm{~V}$ and +5 V .


[^28]Internatlonal Alrport Industrlal Park - Maliling Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tel: (602) 746-1111 . Twx: 910-952-1111 . Cable: BBRCORP . Telex: 066-6491 . FAX: (602) 889-1510 - Immediate Product Info: (800) 548-6132

## SPECIFICATIONS

ELECTRICAL
$T_{\text {CASE }}=+25^{\circ} \mathrm{C}, 900 \mathrm{~ns}$ conversion time, $\pm \mathrm{V}_{\mathrm{cc}}= \pm 15 \mathrm{~V},+\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}$, and 6-minute warm-up in a normal convection environment unless otherwise noted.

| PARAMETER | CONDITIONS | ADC601JG |  |  | ADC601KG |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| RESOLUTION |  |  |  | 12 |  |  | * | Bits |
| ANALOG CHARACTERISTICS |  |  |  |  |  |  |  |  |
| INPUTS  <br> Voltage Ranges: Bipolar <br>  Unipolar <br> Impedance: -10 V to $0 \mathrm{~V}, \pm 5 \mathrm{~V}$ <br>  $\pm 10 \mathrm{~V}$ | Full Scale(FSR) ${ }^{(1)(2)}$ Full Scale(FSR) ${ }^{(1)(2)}$ |  | $\pm 5, \pm 10$ 0 to -10 1.4 2.4 |  |  | * |  | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{k} \Omega \\ \mathrm{k} \Omega \end{gathered}$ |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |  |  |
| ACCURACY <br> Gain Error ${ }^{(3)}$ <br> Input Offset Error ${ }^{(3)}$ : Unipolar <br> Bipolar <br> Integral Linearity Error <br> Differential Linearity Error <br> No Missing Codes <br> Power Supply Rejection of Offset and Gain | 990ns Conversion Time 990ns Conversion Time 990ns Conversion Time 990ns Conversion Time 990ns Conversion Time $\begin{aligned} & \Delta+V_{c c}= \pm 5 \% \\ & \Delta-V_{c c}= \pm 5 \% \\ & \Delta+V_{D D}= \pm 5 \% \end{aligned}$ |  | $\begin{gathered} \pm 0.08 \\ \pm 0.12 \\ \pm 0.08 \\ \\ \\ \pm 0.0036 \\ \pm 0.0005 \\ \pm 0.001 \end{gathered}$ | $\begin{gathered} \pm 0.55 \\ \pm 1.2 \\ \pm 0.8 \\ \pm 0.024 \\ \pm 0.024 \end{gathered}$ |  | * | $\pm 0.2$ $\pm 0.5$ $\pm 0.25$ $\pm 0.012$ $\pm 0.012$ | $\%$ <br> \% of FSR <br> $\%$ of FSR <br> $\%$ of FSR <br> $\%$ of FSR <br> \%FSR/ $\% V_{\text {cc }}$ <br> $\% F S R / \% V_{\text {cc }}$ <br> \%FSR/\%V ${ }_{\text {DD }}$ |
| DIGITAL CHARACTERISTICS |  |  |  |  |  |  |  |  |
| INPUT <br> Logic Family <br> Convert Command Logic Voltages <br> Convert Command Currents <br> Convert Command | Logic Low <br> Logic High <br> Logic Low <br> Logic High | 0 +2 |  | $\begin{aligned} & \text { ompatil } \\ & +0.8 \\ & +V_{D 0} \\ & -150 \\ & -150 \\ & \text {-evel W } \end{aligned}$ |  |  | * | $\begin{gathered} V \\ V \\ \mu A \\ \mu A \end{gathered}$ |
| CONVERSION TIME <br> Factory Set <br> Power Supply Rejection of Conversion Time | Without User Adjustment $D+V_{D D}= \pm 5 \%$ | . | $\begin{aligned} & 0.9 \\ & \pm 1 \end{aligned}$ | 1 |  | * | * | $\underset{\mathrm{ns} / \% \mathrm{~V}_{\mathrm{DD}}}{\mu \mathrm{~s}}$ |
| OUTPUT <br> Logic Family <br> Bits 1 through 12, Serial, Status, Clock Out <br> Internal Clock Frequency <br> Status | Logic Low, $\mathrm{I}_{\mathrm{OL}}=3.2 \mathrm{~mA}$ <br> Logic High, $\mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA}$ | +2.7 | $\begin{gathered} \text { TLL } \\ +0.1 \\ +4.9 \\ 13 \\ \text { Low } \\ \hline \end{gathered}$ | Compatib $+0.4$ <br> Level W | $\begin{gathered} \text { CMO } \\ * \\ \text { Data } \\ \hline \end{gathered}$ |  | * | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{MHz} \end{gathered}$ |
| DYNAMIC CHARACTERISTICS ${ }^{(4)(5)(8)}$ Tested using Sample/Hold Amplifier SHC804 and ADC601 (See Typical Performance Curves) |  |  |  |  |  |  |  |  |
| Differential Linearity Error | $\mathrm{f}_{\mathrm{c}}=10 \mathrm{kHz}:$ $68.3 \%$ of All Codes <br>  $99.7 \%$ of All Codes <br>  $100 \%$ of All Codes |  | 0.5 0.8 1.0 |  |  | 0.4 0.6 0.7 |  | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Total Harmonic Distortion | $\begin{array}{ll} f_{c}=10 \mathrm{kHz}, & f_{\mathrm{s}}=500 \mathrm{kHz} \\ \mathrm{f}_{\mathrm{c}}=10 \mathrm{kHz}, & f_{\mathrm{s}}=1 \mathrm{MHz} \\ f_{\mathrm{c}}=100 \mathrm{kHz}, & f_{\mathrm{s}}=500 \mathrm{kHz} \\ f_{\mathrm{c}}=250 \mathrm{kHz}, & f_{\mathrm{s}}=500 \mathrm{kHz} \\ f_{\mathrm{c}}=500 \mathrm{kHz}, & f_{\mathrm{s}}=1 \mathrm{MHz} \end{array}$ |  | $\begin{aligned} & -70 \\ & -74 \\ & -72 \\ & -70 \\ & -68 \end{aligned}$ |  |  | * |  | dBc <br> dBc <br> dBc <br> dBc <br> dBc |
| Two-Tone Intermodulation Distortion ${ }^{(7)}$ | $\begin{aligned} & f_{c}=11 \mathrm{kHz} \text { and } 15 \mathrm{kHz}, f_{s}=500 \mathrm{kHz} \\ & f_{c}=50 \mathrm{kHz} \text { and } 55 \mathrm{kHz}, f_{s}=500 \mathrm{kHz} \\ & f_{c}=90 \mathrm{kHz} \text { and } 110 \mathrm{kHz}, f_{s}=500 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & -79 \\ & -78 \\ & -77 \end{aligned}$ |  |  | * |  | dBc dBc dBc |
| Signal-to-Noise and Distortion (SINAD) Ratio | $\begin{aligned} & f_{c}=100 \mathrm{kHz}, f_{\mathrm{s}}=500 \mathrm{kHz} \\ & f_{\mathrm{c}}=250 \mathrm{kHz}, \mathrm{f}_{\mathrm{s}}=500 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{c}}=500 \mathrm{kHz}, \mathrm{f}_{\mathrm{s}}=1 \mathrm{MHz} \end{aligned}$ |  | $\begin{aligned} & 67 \\ & 66 \\ & 65 \end{aligned}$ |  |  |  |  | $\begin{aligned} & d B \\ & d B \\ & d B \end{aligned}$ |
| Signal-to-Noise Ratio (SNR) | $\begin{aligned} & f_{c}=100 \mathrm{kHz}, f_{s}=500 \mathrm{kHz} \\ & f_{c}=250 \mathrm{kHz}, f_{s}=500 \mathrm{kHz} \\ & f_{c}=500 \mathrm{kHz}, f_{s}=1 \mathrm{MHz} \end{aligned}$ |  | $\begin{aligned} & 69 \\ & 68 \\ & 67 \end{aligned}$ |  |  | * |  | dB <br> $d B$ <br> dB |
| PERFORMANCE OVER TEMPERATURE |  |  |  |  |  |  |  |  |
| Gain <br> Input Offset:Unipolar Bipolar <br> Internal Linearity Error Differential Linearity Error No Missing Codes Conversion Drift | $T_{\text {MI }}$ to $T_{\text {Max }}$ $T_{\text {MN }}$ to $T_{\text {Max }}$ $T_{\text {MN }}^{\text {to }} T_{\text {MAX }}$ $0.9 \mu \mathrm{~s}$ Conversion $T_{\text {ime }} T_{\text {MI }}$ to $T_{\text {MAX }}$ $0.9 \mu \mathrm{~s}$ Conversion Time $T_{\text {MIN }}$ to $T_{\text {Max }}$ $0.9 \mu$ S Conversion Time $T_{\text {MIN }}$ to $T_{\text {max }}$ |  | $\begin{gathered} \pm 10 \\ \pm 2 \\ \pm 3 \\ \pm 0.02 \\ \pm 0.02 \\ \\ 2 \end{gathered}$ | $\begin{gathered} \pm 30 \\ \pm 7 \\ \pm 10 \end{gathered}$ <br> Gua | teed | $\pm 0.015$ <br> $\pm 0.015$ | * | $\begin{gathered} \mathrm{ppm} \text { of } \mathrm{FSR} /{ }^{\circ} \mathrm{C} \\ \mathrm{ppm} \text { of } \mathrm{FSR} /{ }^{\circ} \mathrm{C} \\ \mathrm{ppm} \text { of } \mathrm{FSR} /{ }^{\circ} \mathrm{C} \\ \% \text { of } \mathrm{FSR} \\ \% \text { of } \mathrm{FSR} \\ \mathrm{~ns} /{ }^{\circ} \mathrm{C} \end{gathered}$ |

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## SPECIFICATIONS (cont)

## ELECTRICAL

$T_{\text {cASE }}=+25^{\circ} \mathrm{C}, 900 \mathrm{~ns}$ conversion time, $\pm \mathrm{V}_{\mathrm{cc}}= \pm 15 \mathrm{~V},+\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}$, and 6-minute warm-up in a normal convection environment unless otherwise noted.


- Same specifications as for ADC601JG.

NOTES: (1) Over or under range on the analog input results in constant maximum or minimum digital output. (2) FSR = Fuil Scale Range. (3) Adjustable to zero. (4) Dynamic tests are performed using SHC804 with ADC601 unless otherwise specified. Performance may vary depending upon choice of sample/hold. (5) See Typical Performance Curves. (6) $\mathrm{dBc}=$ a level referred to carrier input signal $=0 \mathrm{~dB} ; \mathrm{f}_{\mathrm{c}}=$ input frequency; $\mathrm{f}_{\mathrm{s}}=$ sampling frequency. (7) IMD is referred to the larger of the two input test signals. If referred to the peak envelope signal ( $\approx 0 \mathrm{~dB}$ ), the intermodulation products will be 6 dB lower. For example, unit connected for $\pm 10 \mathrm{~V}$ has 20 V FSR. (8) Temperature ranges refer to case temperature. Thermal resistance was measured on a small ( 5 " diameter) handwired circuit board; with the test device in a (zero insertion force) socket. Thermal resistance will be lower if the ADC601 is soldered into the PC board, a ground plane is used directly underneath the package, multiple PC board layers are used, or forced air cooling is employed. Use heat sinking if necessary to keep the case at specified and operating temperatures.

MECHANICAL


The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.

(1) $\mathrm{NC}=$ No internal connection. Any voltage may be connected to pin 31, however.
(2) Pin 22 must be very cleanly decoupled to keep digital noise out of the analog circuits.

PIN DEFINITIONS

| PIN NUMBER | DESIGNATION | DESCRIPTION |
| :---: | :---: | :---: |
| 1-6 and 11-16 | Bit 1 to Bit 12 | 12-bit parallel output data capable of sinking 3.2 mA . |
| 9 | Serial Out | 12-bit serial data output synchronized with the negative edge of each appropriate clock cycle. |
| 10 | Status | Conversion status strobe is high during data conversion; low when parallel data is valid. Negative edge may be used to latch parallel data, however, appropriate latch set-up time must be provided. Refer to $\mathrm{t}_{\mathrm{BBL}}$ in the ADC601 timing diagram. |
| 17 | Clock Out | Negative edge indicates when serial data is valid. After convert command goes high, fist cycle clocks bit 1 (MSB). The clock continues to run when convert command is high and resets low with convert command. |
| 18 | Convert Command | High transition starts conversion; and should remain high during conversion. Low will reset clock and SAR logic. |
| 19 | Clock Rate Control | Maybe used to increase clock speed, by increasing the positive portion of the clock. High is normal operation. |
| 24 | 20V Input | 20 V input range allows $\pm 10 \mathrm{Vp}-\mathrm{p}$ analog input signal. Short to ground when not used. |
| 25 | 10 V Input | 10 V input range allows 0 to $-10 \mathrm{Vp}-\mathrm{p}$ or $\pm 5 \mathrm{Vp}$-p input range. |
| 26 | Comparator in | Only used in bipolar mode when it is connected to bipolar offset pin through short lead with low resistance. |
| 27 | Ground Sense | Ground Sense pin. (See text for use). |
| 29 | Bipolar Offset Current | Bipolar offset current short to comparator in through very short lead with very low resistance for bipolar operation. Short to ground for unipolar operation. |

## ABSOLUTE MAXIMUM RATINGS



ORDERING INFORMATION


## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES

$\pm \mathrm{V}_{\mathrm{cc}}= \pm 15 \mathrm{~V},+\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}, 15$-minute warmup, and $\mathrm{T}_{\mathrm{c}}=+25^{\circ} \mathrm{C}$, unless otherwise noted. All dynamic performance curves are 4096-point FFTs.


TOTAL HARMONIC DISTORTION


TOTAL HARMONIC DISTORTION




## 9.2

## TYPICAL PERFORMANCE CURVES (cont)

$\pm \mathrm{V}_{\mathrm{cc}}= \pm 15 \mathrm{~V},+\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}, \mathrm{R}_{\mathrm{s}}=50 \Omega$, 15-minute warmup, and $\mathrm{T}_{\mathrm{c}}=+25^{\circ} \mathrm{C}$, uniess otherwise noted.


## THEORY OF OPERATION

The ADC601 is a successive approximation analog-todigital converter as shown on the front page of this product data sheet. A common problem with other successive approximation $A / D$ converters is input current transients caused by the D/A converter's switching. This requires a fastsettling amplifier to drive the input and to provide a low source impedance at high frequency.
To minimize this problem, the ADC601's comparator is connected in a differential mode, greatly reducing the input transients. In addition, the input voltage scaling resistors reduce the voltage that is applied to the + input of the comparator. For best performance, a fast settling wideband sample/hold amplifier such as Burr-Brown's SHC804 is still recommended to drive the ADC601. The small signal settling time of this amplifier should be less than 100 ns if sampling rates approach 1 MHz .
The accuracy of a successive approximation analog-todigital converter is described by the transfer function shown in Figure 1. All successive approximation A/D converters


## Or, Call Customer Service at 1-800-548-6132 (USA Only)

have an inherent quantization error of $\pm 1 / 2 L S B$. The remaining errors in the A/D converter are combinations of analog errors due to the linear circuitry matching and tracking properties of the ladder and scaling networks, power supply rejection, reference errors and the dynamic errors of the DAC and comparator. Initial gain and offset errors may be adjusted to zero, gain drift over temperature rotates the transfer function (Figure 1) about the zero point, and offset drift shifts the transfer function left or right over the operating temperature range. Linearity error is not adjustable, but it is the most meaningful indicator of A/D converter accuracy. Integral linearity error is the deviation of an actual bit transition from the best fit straight line transfer function of the A/D converter. A differential linearity error of $\pm 1 / 2 L S B$ means that the width of each bit step over the range of the A/D converter is 1LSB, $\pm 1 / 2$ LSB. The ADC601 is guaranteed to have no missing codes over its specified temperature range.

## ACCURACY VS CONVERSION TIME

In successive approximation A/D converters, the conversion time affects integral and differential linearity error. Conversion time effects on linearity and differential linearity error for the ADC601 are shown in the Typical Performance Curves.

## INSTALLATION AND OPERATING INSTRUCTIONS

## BASIC CONNECTION

The basic connection for the ADC601 is shown in Figure 2. It is shown connected for $\pm 5 \mathrm{~V}$ bipolar input operation. Refer to Table I for other connections.

## INTERFACING

Because the ADC601 is a high-speed converter, it must be driven from an amplifier source that has low impedance at high frequency. The SHC803, SHC804, and SHC5320 are specifically designed to give accurate, stable results. At the ADC601 output, the digital lines should be buffered by a latch such as the 74LS574. These three-state drivers can then connect directly to the data bus.

## LAYOUT PRECAUTIONS

The ADC601 is a high-speed analog-to-digital converter that requires more attention to circuit board layout than general purpose, lower speed A/D converters.
The wideband ADC601 comparator input (pin 26) is very sensitive to noise. Any connection to this point should be as short as possible and shielded by analog common or $\pm 15 \mathrm{VDC}$ supply pattems. The clock output (pin 17) is sensitive to stray capacitance, and capacitance on this pin could alter the clock wave shape.
The ADC601 has two pins for analog common, two pins for digital common, and two pins for each power supply input.

Each pair of these pins must be connected together externally. The connection between the digital supply pins and the connection between the digital common pins must be as short as possible. The analog and digital commons are not connected together internally in the ADC601.
Connecting all commons to a ground plane close to the ADC601 is the best method to minimize noise and dissipate heat as shown in Figure 3.

## GROUND SENSE

A special analog ground called "ground sense" (shown in Figure 3) has been provided to eliminate the voltage drop that would otherwise be in the ground return of the internal R-2R ladder. Measuring the input signal with respect to the sense terminal (pin 27) makes the measurement independent of the connection impedance between the sense terminal and the analog common, pin 28. This sense pin must be connected to analog common as close to the input signal source as possible or connected to the ground plane. Low impedance analog and digital common returns are essential for low noise performance. To minimize coupling between analog and digital circuits on a layout, special attention should be taken to ensure that the clock noise on the +5 V supply line does not couple into the analog inputs.

## GROUND LOOPS

Figure 4 illustrates the interaction that occurs between the analog and digital grounds when an ADC is connected into a test circuit. This interaction is created by ground loops. The circuit shows how ground loops are created when the ADC tester combines digital and analog portions of the circuit together. In this case, the loop is between the analog test signal generator and the digital circuitry that detects the ADC code. Here the digital ground connection between the ADC and the tester is in parallel with the analog grounds. Some of the digital current is diverted into the analog signal return, which creates a code-dependent error signal due to the resistance in the analog signal return. This error distorts the linearity measurement and induces hysteresis. It can be substantially reduced if the analog and digital ground effects are isolated from each other in the ADC tester. The best method is to use a low resistance, low inductance ground plane.

## POWER SUPPLY DECOUPLING

Each power supply pin should be bypassed with a $1 \mu \mathrm{~F}$ or $150 \mu \mathrm{~F}$ tantalum capacitor as shown in Figure 2. These capacitors should be located close to the ADC. Ceramic $0.01 \mu \mathrm{~F}$ bypass capacitors have been provided internally for more effective bypassing and need not be added externally.

## ADDITIONAL DECOUPLING

A 100 pF capacitor may be placed on Clock Rate Adjust (pin 19) to ground in order to reduce noise on the clock. Up to 30 pF may be placed on Comparator In (pin 26) without degrading conversion accuracy at Nyquist frequencies.


FIGURE 2. Basic Connectiọn Diagram in Bipolar Operation and Dynamic Test Circuit.


FIGURE 3. Analog and Digital Grounds, and Analog Input Sense.


FIGURE 4. Ground Loop Interaction Between Analog and Digital Grounds when ADC Is Connected.

## POWER SUPPLY SENSITIVITY

Changes in the DC power supply voltages will affect accuracy. Normally, regulated power supplies with $1 \%$ or less ripple are recommended for use with this ADC. Power supply decoupling, shown in Figure 2, helps to keep ripple low. Switching power supplies should be used with caution. EMI/RFI filters such as BNX002 made by Murata/Erie Company, Canada give good results with switching supplies.

## INPUT RANGE SCALING

The analog input can be scaled to an appropriate input signal range by proper pin connections to the A/D converter. Connect input signals as shown in Table I.

| Input Slgnal Range | Output Code | Connect Pin 29 To | Connect Galn <br> Adjust | Connect Pin 24 To | Connect Pin 25 To |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\pm 10 \mathrm{~V}$ | $\begin{aligned} & \text { BOB } \\ & \text { or } \\ & \text { BTC } \end{aligned}$ | 26 | Yes | $40 \Omega$ resistor in series with input signal | Gain Adjust Potemtiometer |
|  |  |  | No | Input Signal | Analog Common |
| +5V | $\begin{aligned} & \text { BOB } \\ & \text { or } \\ & \text { BTC• } \end{aligned}$ | 26 | Yes | Gain Adjust Potentiometer | $10 \Omega$ resistor in series with input signal |
|  |  |  | No | Analog Common | Input Signal |
| 0 to-10V | CSB | Analog Common | Yes | Gain Adjust Potemiometer | $10 \Omega$ resistor in series with input signal |

* Obtained by inverting MSB (pin 1) externally.


## INPUT IMPEDANCE

If external gain adjust is not used, the source impedance driving the ADC601 should be low (such as the output of an op amp) to avoid gain errors due to the relatively low input impedance of the ADC601.
If the source impedance is not low, a buffer amplifier can be added between the input signal and the ADC601 inputs.

## BIPOLAR OFFSET CURRENT

The bipolar offset current provided in the ADC601 on pin 29 is for use only in bipolar operation where pins 26 and 29 are connected together. Pin 29 should be grounded for unipolar operation. To prevent noise interference, this output should not be used for any other purpose; make no other connection to pin 29.

## OUTPUT DRIVE

All ADC601 data outputs will drive two standard TTL loads or 10 low-power Schottky TTL loads. If long digital lines must be driven, external logic buffers are required. The clock output is sensitive to capacitive loading and should be buffered if high capacitive loads are being driven.

## PARALLEL AND SERIAL OUTPUT

Parallel and serial output may be used simultaneously, however proper buffering is essential. This will avoid excessive loading which can interfere with proper operation.

TABLE I. ADC601 Input Scaling Connections.

## POWER DISSIPATION

The ADC601 dissipates approximately 1.3W. The package has a junction-to-case thermal resistance $\left(\theta_{\mathrm{JC}}\right)$ of $25^{\circ} \mathrm{C} / \mathrm{W}$ and a case-to-ambient thermal resistance ( $\theta_{C A}$ ) of $22^{\circ} \mathrm{C} / \mathrm{W}$ in a normal convection environment. For operation above $+85^{\circ} \mathrm{C}$ a heat sink is recommended. This should contact the bottom of the ADC601 for best results. See electrical specification table notes.

## OPTIONAL EXTERNAL GAIN AND OFFSET ADJUSTMENTS

Gain and offset errors may be trimmed to zero using external trim potentiometers as shown in Figures 5, 6, and 7. For sufficient adjustment range, a series resistor must be connected to the analog input pin as specified in Table I. Multiturn potentiometers with $100 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ temperature coefficient are recommended for minimum drift. All fixed resistors should be $\pm 1 \%$ metal film. If the Offset adjust is not used, pin 26 should be left open except for bipolar operation when it is connected to pin 29. If Gain adjust is not used, the unused input (pin 24 or 25 ) must be grounded to meet specified gain accuracy.

## Adjustment Procedure

Refer to Table II for LSB voltages and transition values.
For unipolar offset, connect the offset potentiometer and resistors as shown in Figure 5. Sweep the input through the end point transition voltage, from 111...110 to 111...111. Adjust the offset potentiometer until the actual end point transition voltage occurs at $-1 / 2 L S B$.

For bipolar offset, connect the offset potentiometer and resistors as shown in Figure 5. Sweep the input through zero and adjust the offset potentiometer until the transition from 0111 1111111 to 100000000000 occurs at $-1 / 2$ LSB.

For gain, connect the gain potentiometer as shown in Figure 6 . Sweep the input through the end point transition voltage, which should cause an output transition from 000...000... to 000...001. Adjust the gain potentiometer until this transition occurs at the correct end point transition voltage as given in Table II.

## OPTIONAL CLOCK RATE CONTROL

The clock is factory-set for a conversion time between 800 ns and 900 ns . By use of the optional clock rate control shown in Figure 7, the 12 -bit conversion time can be typically adjusted down to 700 ns . It can also be used, if desired, to get slightly higher speed or to assure maximum conversion time at elevated temperature. If the clock rate control is not used, Pin 19 should be left open or bypassed with 100 pF capacitor. Conversion time versus clock rate control voltage is shown in the Typical Performance Curves.

More positive voltage on clock rate control increases speed of conversion. Voltage of less than 1 V may cause the clock to stop.
$\left.\begin{array}{|c|c|c|c|}\hline \begin{array}{c}\text { Analog Input } \\ \text { Voltage Range }\end{array} & \pm 10 \mathrm{~V} & \pm 5 \mathrm{~V} & 0 \text { to }-10 \mathrm{~V} \\ \hline \begin{array}{c}\text { Code } \\ \text { Designation } \\ \text { One Least }\end{array} & \begin{array}{c}\mathrm{BOB}^{(11} \\ \text { or BTC }\end{array} \\ \text { Significant }\end{array}\right)$

NOTES: (1) $\mathrm{BOB}=$ Bipolar Offset Binary. (2) BTC = Binary Two's Complement (obtained by inverting the most significant bit (pin 1). (3) CSB a Complementary Straight Binary. (4) Voltages given are the nominal value for the transition from the next lower code.

TABLE II. Input Voltages, Transition Values, LSB Values, and Code Definitions.


FIGURE 5. Optional Offset Adjust.


FIGURE 6. Optional Gain Adjust: (a) $\pm 10 \mathrm{VBipolar}$ Operation, (b) $\pm 15 \mathrm{~V}$ Bipolar or 0 to -10 V
Unipolar Operation


FIGURE 7. Optional Clock Rate Control.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## EXTERNAL SHORT CYCLE

The ADC601 may be short-cycled for fewer bits of resolution at faster conversion speeds. The short cycle circuit (Figure 8) works by having the 74LS165 shift register count the clock pulses out of the ADC which correspond to the ADC bit becoming valid. The shift register will output a negative going pulse when the programmed 74LS165 input is shifted to the serial output $Q$-not. The negative pulse then resets the R-S flip/flop to a low and brings convert comand low, thus stopping the ADC conversion. At the time the ADC stops converting, status goes low which initiates a parallel load to the shift register, thus programming it for the next conversion. The R-S flip/flop made from the 74LS00 nand gates and the other 2 nand gates act as gating for the reset pulse from the shift register. For short-cycling from 9 to 11 bits, cascade two 74LS165s together.
The 74LS165 shift register is programmed on inputs A-G to short cycle the ADC601 on a given bit. For the circuit shown, input A will short cycle the ADC on bit 7, input B on bit 6, etc to input $G$ short cycling on bit 1 . All shift register inputs should be tied to GND except the input corresponding to the desired short-cycle bit, which should be tied high. To disable short cycling completely, tie all shift register inputs to ground.

## TIMING CONSIDERATIONS

The timing diagram (Figure 9) shows the relationship between the convert command, clock and outputs. The digital output word uses positive logic for bipolar operation and complementary logic for unipolar operation.
The following are some important points to consider on the ADC601 timing. The times given are typical unless otherwise noted. Nominal maximum and minimum times are also given in Figure 9.

1. When power is first applied, the status of the ADC601 will be undetermined. A convert command must be applied to initialize the ADC601.
2. The convert command must be low at least 50 ns prior to the rising edge that starts a conversion.
3. The clock runs continuously when the initial convert command goes high and whenever the convert command is high thereafter. It does not run when convert command is low.
4. The clock is started by a rising transition of the convert command.
5. Parallel Output Data: The successive approximation register (SAR) is reset after the leading edge of the first clock period in the conversion cycle. The MSB is set to logic " 0 " and all other bits are set to logic " 1 ". The bits are determined in succession starting with the MSB, Bit 1 , as shown in Figure 9. Each bit will be valid after its corresponding clock pulse.

In most applications the rising edge of the Convert Command may be used to strobe parallel data out of the ADC601 directly. It is recommended that all outputs are buffered if large capacitive loads are being driven.
6. Status goes high after the rising edge of the first clock pulse and goes low after all 12 bits are valid.
7. Bit 12 will become valid before status goes low; a new conversion may be initiated anytime after the output data has been read.
8. The converter may be restarted during a conversion. If a convert command is held at zero for a minimum of 50 ns , the SAR will be reset and a new conversion will start on the next rising transition regardless of the state of the converter prior to the convert commands being received.
Figures 10,11 , and 12 are digital oscilloscope displays of the actual pulse shapes and relationships.



FIGURE 9. ADC601 Logic Timing Diagram.


FIGURE 10. (a) Convert Command, (b) Status.

## DIGITAL CODES

## Parallel Data

Two binary codes are available on the ADC601 parallel output; straight binary (logic " 0 " true) for unipolar input signal ranges and bipolar offset binary (logic " 1 " true) for bipolar input signal ranges. Binary two's complement may be obtained for bipolar input ranges by inverting the MSB. It should be noted that for unipolar input ranges -10 V is full scale.

Table II shows the LSB, transition values, and code definitions for each possible analog signal range.


NOTE: The Serial Data Output is Synchronized with the Negative Edge of Each Appropriate Clock Cycle.

FIGURE 11. (a) Clock, (b) Serial Out.

## Serial Data (NRZ)

ADC601 serial data operation is guaranteed to match the parallel data. If an optoisolator is used to eliminate ground connections, buffer the output with an appropriate TTL line driver. It is recommended that all outputs be buffered if large capacitive loads are being driven.


FIGURE 12. (a) Status, (b) Bit-12 Data.

## TESTING OF THE ADC601

Careful test fixture design is required to accurately test the ADC601. Proper grounding, correct routing of analog and digital signals and power supply bypassing are crucial in achieving successful results. High-frequency layout techniques and copper ground planes are recommended.

## ANALOG-TO-DIGITAL CONVERTER TEST TECHNIQUE

A very effective way of determining the $D C$ performance of an ADC is by using the "servo loop method." A block diagram of this technique is shown in Figure 13. This measurement system automatically locates the analog voltage that causes the digital output to alternate between the desired code and the adjacent code. A computer is programmed to place the desired code on the I/O bus which is one input to the digital comparator. The other input to this comparator is the digital output of the ADC. Depending upon the results of this comparison, the integrator is directed to change its output until an equilibrium state is achieved, in where the comparator and the ADC digital words are equal. Once in equilibrium, the DVM measures the analog input to the ADC and transmits the information to the computer via an IEEE488 bus. The test program checks all the desired code combinations, verifying the performance of the ADC. Test time will range from 10 seconds to several minutes depending on the speed of the test program, settling time of the DVM, and number of codes to be checked.

## DYNAMIC PERFORMANCE TESTING

The ADC601 is a very high performance converter and careful attention to test techniques is necessary to achieve accurate results. Spectral analysis by application of a fast Fourier transform (FFT) to the ADC digital output will provide data on all important dynamic performance parameters: total harmonic distortion (THD), signal-to-noise ratio
(SNR) or the more severe signal-to-noise-anddistortion ratio (SINAD), and intermodulation Distortion (IMD).
A typical test setup for performing high-speed FFT testing of analog-to-digital converters is shown in Figure 14. Highly accurate phase-locked signal sources allow high resolution FFT measurements to be made without using window functions. By choosing appropriate signal frequences and sample rates, an integral number of signal frequency periods can be sampled. As no spectral leakage results, a "rectangular" window (no window function) can be used. This was used to generate the typical FFT performance curves shown in the Typical Performance Curves.
If generators cannot be phase-locked and set to extreme accuracy, a very low side-lobe window must be applied to the digital data before executing an FFT. A commonly used window such as the Hanning window is not appropriate for testing high performance converters; a minimum four-sample Blackman-Harris window is strongly recommended. ${ }^{(1)}$ To assure that the majority of codes are exercised in the ADC601 (12 bits), a 4096-point FFT is taken. If the data storage RAM is limited, a smaller FFT may be taken if a sufficient number of samples are averaged (ie, a 10 -sample average of 512-point FFTs).
IMD two-tone testing shown in Figure 15 is referenced ${ }^{(3)}$ to the larger of the test signals $f_{1}$ or $f_{2}$. Five "bins" either side of peak are used for calculation of fundamental and harmonic power. The " 0 " frequency bin (DC) is not included in these calculations as it is of little importance in dynamic signal processing applications.

## Dynamic Performance Definitions

1. Signal-to-Noise-and-Distortion ${ }^{(2)}$ Ratio (SINAD):

$$
10 \log ^{\frac{\text { Sinewave Signal Power }}{\text { Noise }+ \text { Harmonic Power (first nine harmonics) }}}
$$

2. Signal-to-Noise Ratio (SNR):
3. Intermodulation Distortion (IMD):

$$
10 \log \frac{\text { IMD Product Power (RMS sum; to fifth order) }}{\text { Sinewave Signal Power }}
$$

5. Spurious-Free Dynamic Range (SFDR):
$10 \log \frac{\text { Sinewave Signal Power }}{\text { Largest Power Product }}$
6. Total Harmonic Distortion (THD):

$$
10 \log \frac{\text { Harmonic Power (first nine harmonics) }}{\text { Sinewave Signal Power }}
$$

## For Immediate Assistance, Contact Your Local Salesperson



FIGURE 13. Servo Loop Analog-to-Digital Tester.


FIGURE 14. Block Diagram of FFT Test for THD, SNR, and SINAD.


FIGURE 15. Block Diagram of FFT Test for Two-Tone IMD.

## MAJOR POINTS TO CONSIDER

Attention to test set up details can prevent errors that contribute to poor test results. Important points to remember when testing high performance converters are:

1. The ADC analog input must not be overdriven. Using a signal amplitude slightly lower than FSR will allow a small amount of "headroom" so that noise or DC offset
voltage will not overrange the ADC and "hard limit" on signal peaks. Overrange peaks will, however, just result in a constant full-scale digital output.
2. Two-tone tests can produce signal envelopes that exceed FSR. Set each test signal to slightly less than -6 dB to prevent "hard limiting" on peaks.
3. Low-pass filtering (or bandpass filtering) of test signal generators is absolutely necessary for THD and IMD tests. An easily built LC low-pass filter (Figure 16) will eliminate harmonics from the test signal generator.
4. Test signal generators must have exceptional noise performance (better than $-155 \mathrm{dBc} / \mathrm{Hz}$ ) to achieve accurate SNR measurements. Good generators together with fifthorder elliptical bandpass filters are recommended for SNR tests. Narrow bandwidth crystal filters can also be used to filter generator broadband noise but they should be carefully tested for operation at high levels.
5. The analog input of the ADC601 should be driven by a low output impedance S/H amplifier such as a SHC804. Short leads are necessary to prevent digital noise pickup.
6. A low-noise (jitter) clock signal (convert command) generator is required for good ADC dynamic performance. A poor generator can seriously impair good SNR performance. Short leads are necessary to preserve fast TTL rise times.
7. Two-tone testing will require isolation between test signal generators to prevent IMD generation in the test generator output circuits. An active summing amplifier using an OPA600 is shown in Figure 18. This circuit will provide excellent performance from DC to 5 MHz with harmonic and intermodulation distortion products typically better than -70dBc. A passive (hybrid transformer) signal combiner can also be used (Figure 17) over a range of about 0.1 MHz to 30 MHz . This combiner's port-toport isolation will be $\approx 45 \mathrm{~dB}$ between signal generators and its input-output insertion loss will be $\approx 6 \mathrm{~dB}$. Distortion will be better than -85 dBc for the powdered-iron core specified. Avoid ferrites. The circuits shown in


Figures 17 and 18, have bandwidths beyond those required for the ADC601; therefore, they have even better performance at 500 kHz . These combiners are always good additions to high-speed engineering labs.
8. A very low side-lobe window must be used for FFT calculations if generators cannot be phase-locked and set to exact frequencies. A minimum four-sample Black-man-Harris window function is recommended. ${ }^{(1)}$
9. Digital data may be latched into an external TTL 12-bit register by the status falling edge before the next convert command level. Latches should be mounted on PC boards in very close proximity to the ADC601. Avoid long leads.
10. Do not overload the data output logic. These outputs are designed to drive two TTL loads.
11. A well-designed, clean PC board layout will assure proper operation and clean spectral response. Proper grounding and bypassing, short lead lengths and separation of analog and digital signals and ground returns are particularly important for high frequency circuits. Multilayer PC boards are recommended for best performance, but a two-sided PC board with large, heavy (2oz-foil) ground planes can give excellent results, if carefully designed.
12. Prototyping "plug-boards" or wire-wrap boards will not be satisfactory. Request layout application notes from Burr-Brown.

## NOTES:

1. "On the Use of Windows for Harmonic Analysis with the Discrete Fourier Transform," Fredric J. Harris. Proceedings of the IEEE, Vol. 66, No. 1, January 1978, pp 51-83.
2. SINAD test includes harmonics whereas SNR does not include these important spurious products.
3. If IMD is referenced to peak envelope power, distortion will be of 6 dB better.


FIGURE 16. Ninth-Order Harmonic Filter.


FIGURE 18. Active Signal Combiner.

## 12-Bit 10MHz Sampling ANALOG-TO-DIGITAL CONVERTER

## FEATURES

- HIGH SPURIOUS-FREE DYNAMIC RANGE
- SAMPLE RATE: DC to 10 MHz
- HIGH SIGNALNOISE RATIO: 68.2dB
- HIGH SINAD RATIO: 66dB
- LOW HARMONIC DISTORTION: -69.6dBc
- LOW INTERMOD. DISTORTION: -77.7dBc
- COMPLETE SUBSYSTEM: Contains Sample/Hold and Reference
- 46-PIN DIP PACKAGE
$-0^{\circ} \mathrm{C}$ TO $\mathbf{+ 7 0 ^ { \circ }} \mathrm{C}$ AND $-55^{\circ} \mathrm{C}$ TO $+125^{\circ} \mathrm{C}$


## APPLICATIONS

- DIGITAL SIGNAL PROCESSING
- RADAR SIGNAL ANALYSIS
- TRANSIENT SIGNAL RECORDING
- FFT SPECTRUM ANALYSIS
- HIGH-SPEED DATA ACQUISITION
- IR IMAGING SYSTEMS
- DIGITAL RECEIVERS
- SIGINT, ECM, AND EW SYSTEMS
- DIGITAL OSCILLOSCOPES


## DESCRIPTION

The ADC603 is an high performance analog-to-digital converter capable of digitizing signals at any rate from DC to 10 megasamples per second. Outstanding spu-rious-free dynamic range has been achieved by minimizing noise and distortion. Complete static and dynamic test results are furnished with each KH and SH grade unit at no additional cost.

The ADC603 is a two-step subranging ADC subsystem containing an ADC, sample/hold amplifier, voltage reference, timing, and error-correction circuitry in a 46-pin hybrid DIP package. Logic is TTL. Two temperature ranges are available: $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}(\mathrm{JH}$, KH ) and $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}(\mathrm{RH}, \mathrm{SH})$.

[^29]
## SPECIFICATIONS

ELECTRICAL
$T_{c}=+25^{\circ} \mathrm{C}, 10 \mathrm{MHz}$ sampling rate, $\mathrm{R}_{\mathrm{s}}=50 \Omega, \pm \mathrm{V}_{\mathrm{cC}}= \pm 15 \mathrm{~V},+\mathrm{V}_{\mathrm{DDI}}=+5 \mathrm{~V},-\mathrm{V}_{D D 2}=-5.2 \mathrm{~V}$, and 15-minute warmup in convection environment, unless otherwise noted.

| PARAMETER | CONDITIONS | ADC603JH |  |  | ADC603KH |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| RESOLUTION |  |  |  | 12 |  |  | 12 | Bits |
| INPUTS |  |  |  |  |  |  |  |  |
| ANALOG <br> Input Range Input Impedance Input Capacitance | Full Scale | -1.25 | $\begin{gathered} 1.5 \\ 5 \\ \hline \end{gathered}$ | +1.25 | * | * | - | $\begin{gathered} \mathrm{V} \\ \mathrm{M} \Omega \\ \mathrm{pF} \\ \hline \end{gathered}$ |
| DIGITAL <br> Logic Family <br> Convert Command <br> Pulse Width | Start Conversion $t=$ Conversion Period | 10 |  | $\begin{aligned} & \text { TL Co } \\ & \text { Positiv } \\ & \mathrm{t}-20 \end{aligned}$ | patible Edge |  | * | ns |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |  |  |
| ACCURACY <br> Gain Error Input Offset Integral Linearity Error Differential Linearity Error <br> No Missing Codes Power Supply Rejection | $\begin{gathered} f=200 \mathrm{~Hz} \\ D C \\ f=200 \mathrm{~Hz} \\ f=200 \mathrm{~Hz}: 68.3 \% \text { of all Codes } \\ 99.7 \% \text { of all Codes } \\ 100 \% \text { of all Codes } \\ \Delta+V_{c C}= \pm 10 \% \\ \Delta-V_{c C}= \pm 10 \% \\ \Delta+V_{D D 1}= \pm 10 \% \\ \Delta-V_{D D 2}= \pm 10 \% \end{gathered}$ |  | $\begin{array}{r}  \pm 0.2 \\ \pm 0.2 \\ 0.75 \\ 0.3 \\ 0.4 \\ 0.5 \end{array}$ <br> uarante <br> $\pm 0.03$ <br> $\pm 0.04$ <br> $\pm 0.004$ <br> $\pm 0.01$ | $\begin{gathered} 1 \\ 0.75 \end{gathered}$ <br> 1 |  | $\begin{gathered} \pm 0.1 \\ 0.5 \\ 0.25 \\ 0.3 \\ 0.4 \end{gathered}$ <br> uarante | $\begin{gathered} 0.8 \\ 0.5 \\ 1 \\ 0.5 \\ 0.65 \\ 0.75 \\ \\ \pm 0.07 \\ \pm 0.07 \\ \pm 0.03 \\ \pm 0.03 \end{gathered}$ | \%FSR ${ }^{(1)}$ <br> \%FSR <br> LSB <br> LSB <br> LSB <br> LSB <br> \%FSR/\% <br> \%FSR $\%$ <br> \%FSR/\% <br> \%FSR\% |
| CONVERSION CHARACTERISTICS <br> Sample Rate <br> Pipeline Delay | Logic Selectable | DC | $1,2 \text { or }$ | 10M Convert | $\begin{gathered} \text { DC } \\ \text { ommand } \end{gathered}$ | iods | 10M | Samples/s |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Differential Linearity Error | $\begin{array}{r} f=4.9 \mathrm{MHz}: \\ 68.3 \% \text { of all Codes } \\ 99.7 \% \text { of all Codes } \\ 100 \% \text { of all Codes } \end{array}$ |  | 0.3 0.75 1 | 1.25 |  | 0.5 0.6 | 0.9 | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Spurious Free Dynamic Range $f=5 \mathrm{MHz}(-0.5 \mathrm{~dB})$ | $f_{s}=9.99 M H z$ |  | -72 | -63 |  | -74 | -66 | dB |
| ```Total Harmonic Distortion(2)(THD) f=5MHz(-0.5dB) f=100kHz``` | $f_{s}=9.99 \mathrm{MHz}$ |  | $\begin{aligned} & -68 \\ & -70 \end{aligned}$ | -61 -65 |  | $\begin{aligned} & -69.6 \\ & -72.1 \end{aligned}$ | $\begin{aligned} & -64 \\ & -68 \end{aligned}$ | $\begin{gathered} d B c^{(3)} \\ d B c \end{gathered}$ |
| Two-Tone Intermodulation Distortion ${ }^{(2)(4)}$ $\begin{aligned} & f=2.2 \mathrm{MHz}(-6.5 \mathrm{~dB}) \\ & f=2.5 \mathrm{MHz}(-6.5 \mathrm{~dB}) \end{aligned}$ | $f_{\mathrm{s}}=8.006 \mathrm{MHz}$ |  | -75 | -67 |  | -77.7 | -71 | dBc |
| Signal-to-Noise and Distortion (SINAD) $\begin{aligned} & f=5 \mathrm{MHz}(-0.5 \mathrm{~dB}) \\ & f=100 \mathrm{kHz}(-0.5 \mathrm{~dB}) \end{aligned}$ | $f_{s}=9.99 \mathrm{MHz}$ | 60 64 | 65 |  | 62 66 | $\begin{gathered} 66 \\ 68.5 \end{gathered}$ |  | $\begin{aligned} & d B \\ & d B \end{aligned}$ |
| Signal-to-Noise Ratio (SNR) $\begin{aligned} & f=5 \mathrm{MHz}(-0.5 \mathrm{~dB}) \\ & f=100 \mathrm{kHz}(-0.5 \mathrm{~dB}) \end{aligned}$ | $f_{s}=9.99 \mathrm{MHz}$ | 63 66 | 67 68 |  | 66 69 | 68.2 <br> 70.1 |  | dB <br> dB |
| Aperture Delay Time |  |  | -5 |  |  | * | +9 | ns |
| Aperture Jitter |  |  | 9 |  |  | - | 20 | ps ms |
| Analog Input Bandwidth (-3dB) <br> Small Signal <br> Full Power <br> Overload Recovery Time | -20dB Input OdB Input 2x Full-Scale Input |  | 70 40 80 |  | 50 30 | - | $140$ | MHz <br> MHz <br> ns |
| OUTPUTS <br> Logic Family <br> Logic Coding | Logic Selectable |  | Comp | TTL ent or In | patible <br> erted Tw | Compl |  |  |
| Logic Levels | Logic LO. $I_{a}=-3.2 \mathrm{~mA}$ <br> Logic HI, $\mathrm{I}_{\mathrm{OH}}=160 \mu \mathrm{~A}$ | 0 +2.4 | +0.3 +3.5 | +0.8 +5 | 0 +2.4 | +0.3 +3.5 | +0.5 +5 | V |
| EOC Delay Time | Data Out to DV | 5 | 35 |  | 5 | 35 |  | ns |
| Tri-State Enable/Disable Time Data Valid Pulse Width | $\mathrm{I}_{\alpha}=-6.4 \mathrm{~mA}, 50 \%$ In to $50 \%$ Out | 20 | 37 45 | 100 60 | 20 | 37 45 | 100 60 | ns |
| POWER SUPPLY REQUIREMENTS |  |  |  |  |  |  |  |  |
|  | Operating <br> Operating <br> Operating | +14.25 -14.25 +4.75 -4.95 | $\begin{gathered} +15 \\ -15 \\ +5 \\ -5.2 \\ +60 \\ -60 \\ +280 \\ -565 \\ 6.1 \end{gathered}$ | $\begin{gathered} +15.75 \\ -15.75 \\ +5.25 \\ -5.46 \end{gathered}$ | +14.25 -14.25 +4.75 -4.95 | $\begin{gathered} +15 \\ -15 \\ +5 \\ -5.2 \\ +60 \\ -60 \\ +280 \\ -565 \\ 6.1 \end{gathered}$ | +15.75 -15.75 +5.25 -5.46 +80 -80 +330 -630 | $\begin{aligned} & \hline v \\ & v \\ & v \\ & v \\ & m A \\ & m A \\ & m A \\ & m A \\ & w \end{aligned}$ |

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## SPECIFICATIONS

ELECTRICAL (FULL TEMPERATURE RANGE SPECIFICATIONS)
$\pm V_{C C}= \pm 15 \mathrm{~V},+V_{\text {DOI }}=+5 V_{1}-V_{D O D}=-5.2 V_{1} R_{s}=50 \Omega, 15$-minute warmup, and $T_{c}=T_{M N}$ to $T_{\text {mux }}$ unless otherwise noted.

\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{PARAMETER} \& \multirow[b]{2}{*}{CONDITIONS} \& \multicolumn{3}{|c|}{ADC603JH} \& \multicolumn{3}{|c|}{ADC603KH} \& \multirow[b]{2}{*}{UNTTS} \\
\hline \& \& MIN \& TYP \& MAX \& MIN \& TYP \& MAX \& \\
\hline TEMPERATURE RANGE Specification \& \(\mathrm{T}_{\text {cASE }}\) \& 0 \& \& +70 \& - \& \& - \& \({ }^{\circ} \mathrm{C}\) \\
\hline \multicolumn{9}{|l|}{TRANSFER CHARACTERISTICS} \\
\hline \begin{tabular}{l}
ACCURACY \\
Gain Error \\
Input Offset \\
Integral Linear Error \\
Differential Linearity Error \\
No Missing Codes Power Supply Rejection
\end{tabular} \& \[
\begin{gathered}
f=200 \mathrm{~Hz} \\
D C \\
f=200 \mathrm{~Hz} \\
f=200 \mathrm{~Hz}: 68.3 \% \text { of all Codes } \\
99.7 \% \text { of all Codes } \\
100 \% \text { of all Codes } \\
\Delta+V_{c \mathrm{c}}= \pm 10 \% \\
\Delta-V_{c \mathrm{C}}= \pm 10 \% \\
\Delta+V_{\mathrm{DO} 1}= \pm 10 \% \\
\Delta-V_{\mathrm{DO} 2}= \pm 10 \%
\end{gathered}
\] \& \& \begin{tabular}{l}
\(\pm 0.4\)
\(\pm 0.4\)
0.75
0.4
0.5
0.75 \\
Guarantee
\(\left|\begin{array}{c} \pm 0.04 \\ \pm 0.05 \\ \\ \pm 0.004 \\ \pm 0.02\end{array}\right|\)
\end{tabular} \& 1.5
1 \& \&  \& \[
\begin{gathered}
1 \\
0.5 \\
1.25 \\
0.6 \\
0.75 \\
1 \\
\\
\pm 0.08 \\
\pm 0.08 \\
\pm 0.05 \\
\pm 0.05
\end{gathered}
\] \& \begin{tabular}{l}
\%FSR \\
\%FSR \\
LSB \\
LSB \\
LSB \\
LSB \\
\%FSR/\% \\
\%FSR/\% \\
\%FSR/\% \\
\%FSR/\%
\end{tabular} \\
\hline CONVERSION CHARACTERISTICS Sample Rate \& \& DC \& \& 10M \& DC \& \& 10M \& Samples/s \\
\hline \multicolumn{9}{|l|}{DYNAMIC CHARACTERISTICS} \\
\hline \begin{tabular}{l}
Differential Linearity Error \\
Spurious Free Dynamic Range \({ }^{(5)}\) \\
Total Harmonic Distortion \({ }^{(2)}\)
\[
f=5 \mathrm{MHz}(-0.5 \mathrm{~dB})
\]
\[
f=100 \mathrm{kHz}
\] \\
Two-Tone Intermodulation Distortion
\[
\begin{aligned}
\& f=2.2 \mathrm{MHz}(-6.5 \mathrm{~dB}) \\
\& f=2.5 \mathrm{MHz}(-6.5 \mathrm{~dB})
\end{aligned}
\] \\
Signal-to-Noise and Distortion (SINAD) Ratio
\[
\begin{aligned}
\& f=5 \mathrm{MHz}(-0.5 \mathrm{~dB}) \\
\& f=100 \mathrm{kHz}(-0.5 \mathrm{~dB})
\end{aligned}
\] \\
Signal-to-Noise Ratio (SNR)
\[
\begin{aligned}
\& f=5 \mathrm{MHz}(-0.5 \mathrm{~dB}) \\
\& f=100 \mathrm{kHz}(-0.5 \mathrm{~dB})
\end{aligned}
\] \\
Aperture Delay Time \\
Aperture Jitter \\
Analog Input Bandwidth ( -3 dB ) \\
Small Signal \\
Full Power \\
Overload Recovery Time
\end{tabular} \& \begin{tabular}{l}
\(\mathrm{f}=4.9 \mathrm{MHz}: 68.3 \%\) of all Codes 99.7\% of all Codes \(100 \%\) of all Codes \(f=5 \mathrm{MHz}(-0.5 \mathrm{~dB})\)
\[
f_{s}=9.99 \mathrm{MHz}
\]
\[
f_{\mathrm{s}}=8.006 \mathrm{MHz}
\]
\[
\begin{aligned}
\& f_{s}=9.99 \mathrm{MHz} \\
\& f_{s}=9.99 \mathrm{MHz}
\end{aligned}
\] \\
-20dB Input OdB Input \\
2x Full-Scale Input
\end{tabular} \& \[
\begin{aligned}
\& 57 \\
\& 62 \\
\& 60 \\
\& 64
\end{aligned}
\] \& \[
\begin{gathered}
0.5 \\
1 \\
1.25 \\
-65 \\
-67 \\
-69 \\
-72 \\
\\
\hline \\
65 \\
66 \\
\\
67 \\
68 \\
-6 \\
10 \\
70 \\
40 \\
80 \\
\hline
\end{gathered}
\] \& 1.5
-60

-58
-62
-64 \& 61
64
64
68

50
30 \& 0.4
0.6
0.7
-72
-68.8
-69.5
-74.4
65.4
66.5
68
69.5
$\bullet$

$\bullet$ \& $$
\begin{gathered}
1 \\
-65 \\
-62 \\
-67 \\
-68 \\
\\
\\
\\
+10 \\
20
\end{gathered}
$$ \&  <br>

\hline | OUTPUTS |
| :--- |
| Logic Levels |
| EOC Delay Time |
| Tri-State Enable/Disable Time Data Valid Pulse Width | \& \[

$$
\begin{gathered}
\text { Logic LO, } \mathrm{I}_{\mathrm{a}}=-3.2 \mathrm{~mA} \\
\text { Logic HI, } \mathrm{O}_{\mathrm{oH}}=160 \mu \mathrm{~A} \\
\text { Data Out to } \mathrm{DV} \\
\mathrm{I}_{\mathrm{a}}=-6.4 \mathrm{~mA}, 50 \% \text { In to } 50 \% \text { Out }
\end{gathered}
$$

\] \& \[

$$
\begin{gathered}
0 \\
+2.4 \\
5 \\
\\
20
\end{gathered}
$$

\] \& \[

$$
\begin{gathered}
+0.3 \\
+3.5 \\
35 \\
42 \\
45
\end{gathered}
$$

\] \& \[

$$
\begin{gathered}
+0.8 \\
+5 \\
\\
100 \\
60
\end{gathered}
$$

\] \& $\stackrel{+}{*}$ \& $\stackrel{*}{*}$ \& $+0.5$ \& \[

$$
\begin{aligned}
& \text { V } \\
& \text { V } \\
& \text { ns } \\
& \text { ns } \\
& \text { ns }
\end{aligned}
$$
\] <br>

\hline \multicolumn{9}{|l|}{POWER SUPPLY REQUIREMENTS} <br>

\hline | Supply Currents: |
| :--- |
| Power Consumption | \& | Operating |
| :--- |
| Operating | \& \& +65

-61
+285
-570

6.1 \& \& \& - \& $$
\begin{array}{r}
+80 \\
-80 \\
+333 \\
-630
\end{array}
$$ \& \[

$$
\begin{aligned}
& \mathrm{mA} \\
& \mathrm{~mA} \\
& \mathrm{~mA} \\
& \mathrm{~mA} \\
& \mathrm{~W}
\end{aligned}
$$
\] <br>

\hline
\end{tabular}

- Same specifications as ADC603JH/RH.

NOTES: (1) FSR: Full-Scale Range $=2.5 \mathrm{Vp}-\mathrm{p}$. (2) Units with tested and guaranteed distortion specifications are available on special order-inquire. (3) dBC $=$ level referred to carrier-input signal $=0 \mathrm{OB}$ ); $F=$ input frequency; $F_{s}=$ sampling frequency. (4) IMD is referred to the larger of the two input test signals. If referred to the peak envelope signal ( $=0 \mathrm{~dB}$ ), the intermodulation products will be 6 dB lower. (5) SFDR tested at temperature for K grade only. (6) Pins 3 and 30 (analog) typically draw $80 \%$ of the total +5 V current. Pin 21 (digital) typically draws $20 \%$. (7) Pin 6 (analog) typically draws $45 \%$ of the total -5.2 V current. Pin 31 (digital) typically draws $55 \%$.

## SPECIFICATIONS

ELECTRICAL
$T_{c}=+25^{\circ} \mathrm{C}, 10 \mathrm{MHz}$ sampling rate, $\mathrm{R}_{\mathrm{s}}=50 \Omega, \pm \mathrm{V}_{\mathrm{cc}}= \pm 15 \mathrm{~V},+\mathrm{V}_{\mathrm{DOI}}=+5 \mathrm{~V},-\mathrm{V}_{\mathrm{DD}}=-5.2 \mathrm{~V}$, and 15-minute warmup in convection environment, unless otherwise noted.

| PARAMETER | CONDITIONS | ADC603RH |  |  | ADC603SH |  |  | UNTS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| RESOLUTION |  |  |  | 12 |  |  | 12 | Bits |
| INPUTS |  |  |  |  |  |  |  |  |
| ANALOG <br> Input Range Input Impedance Input Capacitance | Full scale | -1.25 | $\begin{gathered} 1.5 \\ 5 \end{gathered}$ | +1.25 | - | * | - | V $M \Omega$ pF |
| DIGITAL <br> Logic Family <br> Convert Command <br> Pulse Width | Start Conversion t = Conversion Period | 10 |  | TLLCO Positiv t-20 | $\qquad$ |  |  | ns |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |  |  |
| ACCURACY <br> Gain Error Input Offset Integral Linearity Error Differential Linearity Error <br> No Missing Codes Power Supply Rejection |  |  | $\begin{gathered} \pm 0.2 \\ \pm 0.2 \\ 0.75 \\ 0.3 \\ 0 \% 4 \\ 8.5 \end{gathered}$ <br> Guarantee <br> 10003 $\pm 0.04$ $\pm 0.004$ $10: 01$ | $\begin{aligned} & \text { +2 } \\ & \text { +2 } \end{aligned}$ |  | $\pm 0.1$ <br> 0.5 <br> 0.25 <br> 0.3\% <br> 0 0.5 <br> uaranteed |  |  |
| CONVERSION CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Sample Rate Pipeline Delay | Logie. Solectable | $B C$ | $1.2 \text { or }$ | \% KM Conver | $\begin{aligned} & \mathrm{BD} \% \\ & \text { nmand } \end{aligned}$ | riods | $\stackrel{10 M}{*}$ | Samples/s |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Differential Linearity Error <br> Total Harmonic Distortion ${ }^{(2)}$ (THD) $f=5 \mathrm{MHz}(-0.5 \mathrm{~dB})$ $f=100 \mathrm{kHz}$ <br> Two-Tone Intermodulation Distortion敛 $\begin{aligned} & f=2.2 \mathrm{MHz}(-6.5 \mathrm{~dB}) \\ & f=2.5 \mathrm{MHz}(-6.5 \mathrm{~dB}) \end{aligned}$ <br> Signal-to-Noise and Distortion (SINAD) Rato $f=5 \mathrm{MHz}(-0.5 \mathrm{~dB})$ $f=100 \mathrm{kHz}(-0.5 \mathrm{~dB})$ <br> Signal-to-Noise Ratio (SNR) $\begin{aligned} & f=5 \mathrm{MHz}(-0.5 \mathrm{~dB}) \\ & f=100 \mathrm{kHz}(-0.5 \mathrm{~dB}) \end{aligned}$ <br> Aperture Delay Time <br> Aperture Jitter <br> Analog Input Bandwidth (-3dB) <br> Small Signal <br> Full Power <br> Overload Recovery Time | $\mathrm{f}=4.9 \mathrm{MHz}$ : $68.3 \%$ of all codes $\mathbf{9 9 . 7 \%}$ of allcodes $100 \%$ of all codes $f_{s}=9.99 \mathrm{MHz}_{2}$ $\text { \% } 9 \text { 99MA }$ <br> -20d8 thput OdB input $2 \times$ Full-Scale imput |  |  |  | 62 <br> 64 <br> 64 <br> 66 <br> 50 <br> 30 |  | 0.5 <br> 1 <br> 1.25 <br> $-64$ <br> $-66$ <br> $-71$ <br> $+9$ <br> 20 <br> 140 |  |
| OUTPUTS |  |  |  |  |  |  |  |  |
| Logic Family <br> Logic Coding <br> Logic Levels <br> EOC Delay Time <br> Tri-State Enable/Disable Time <br> Data Valid Pulse Width |  | $0^{T w}$ +2.4 5 20 | Comple +0.3 +3.5 35 37 45 | TTL C ment or In +0.8 +5 100 60 | npatible orted Two $\begin{gathered} 0 \\ +2.4 \\ 5 \\ 20 \\ \hline \end{gathered}$ | Comple <br> $+0.3$ <br> $+3.5$ <br> 35 <br> 37 <br> 45 | ent $\begin{gathered} +0.5 \\ +5 \\ 100 \\ 60 \end{gathered}$ | $\begin{aligned} & \text { V } \\ & \text { V } \\ & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| POWER SUPPLY REQUIREMENTS |  |  |  |  |  |  |  |  |
|  | Operating <br> Operating <br> Operating | +14.25 -14.25 +4.75 -4.95 | $\begin{gathered} +15 \\ -15 \\ +5 \\ -5.2 \\ +60 \\ -60 \\ +280 \\ -565 \\ 6.1 \end{gathered}$ | +15.75 -15.75 +5.25 -5.46 | +14.25 -14.25 +4.75 -4.95 | +15 -15 +5 -5.2 +60 -60 +280 -565 6.1 | +15.75 -15.75 +5.25 -5.46 +80 -80 +330 -630 | $c$ $v$ $v$ $v$ $v A$ $m A$ $m A$ $m A$ $W$ |

- Same specifications as ADC603JH/RH


## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## SPECIFICATIONS

## ELECTRICAL (FULL TEMPERATURE RANGE SPECIFICATIONS)

$\pm V_{C C}= \pm 15 \mathrm{~V},+V_{D O I}=+5 \mathrm{~V},-V_{D O Q}=-5.2 \mathrm{~V}, \mathrm{R}_{8}=50 \Omega, 15$-minute warmup, and $T_{C}=T_{M N}$ to $T_{m X}$, unless otherwise noted.

*Same specifications as ADC6031H1/3H
NOTES: (1) FSR: Full-Scale Range:-2.5Vp-p. (2) Units with tested and guaranteed distortion specifications are available on special order-inquire. (3) dBC $=$ level referred to carrier-input signal $=O \mathrm{~dB}) ; \mathrm{F}=$ input frequency; $\mathrm{F}_{8}=$ sampling frequency. (4) IMD is referred to the larger of the two input test signals. If referred to the peak envelope signal $(\approx 0 \mathrm{~dB})$, the intermodulation products will be 6 dB lower.

## H Package - Metal and Ceramic



|  | INCHES |  | MILLMETERS |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |
| A | 2.370 | 2.420 | 60.20 | 61.47 |
| B | 1.560 | 1.610 | 39.62 | 40.89 |
| C | .200 | .260 | 5.08 | 6.60 |
| D | .018 Dia BASIC | 0.46 Dia BASIC |  |  |
| F | .100 BASIC | 2.54 BASIC |  |  |
| H | 0.75 | .115 | 1.91 | 2.92 |
| K | .150 | .190 | 3.81 | 4.83 |
| L | 1.300 BASIC |  | 33.02 BASIC |  |
| M | - | $10^{\circ}$ | - | $10^{\circ}$ |
| N | .040 | .060 | 1.02 | 1.52 |

NOTE: Leads in true position within $0.01^{n}$ $(0.25 \mathrm{~mm}) R$ at MMC at seating plane. Pin numbers shown for reference only.
Numbers may not be marked on package.


## PIN ASSIGNMENTS

| 1 | Common (Case) | 46 | Common (Analog) |
| :---: | :---: | :---: | :---: |
| 2 | NC | 45 | Analog Signal in |
| 3 | $+\mathrm{V}_{\text {DO1 }}(+5 \mathrm{~V})$ Analog | 44 | $+\mathrm{V}_{\text {cc }}(+15 \mathrm{~V})$ Analog |
| 4 | S/H Out | 43 | $-\mathrm{V}_{\text {cc }}(-15 \mathrm{~V})$ Analog |
| 5 | AD in | 42 | NC |
| 6 | $-\mathrm{V}_{\mathrm{DO} 2}(-5.2 \mathrm{~V})$ Analog | 41 | NC |
| 7 | NC | 40 | NC |
| 8 | NC | 39 | DNC |
| 9 | Bit 1(MSB) | 38 | DNC |
| 10 | Bit 2 | 37 | Gain Adjust |
| 11 | Bit 3 | 36 | Offset Adjust |
| 12 | Bit 4 | 35 | Common (Analog) |
| 13 | Bit 5 | 34 | $+\mathrm{V}_{\text {cc }}(+15 \mathrm{~V})$ Analog |
| 14 | Bit 6 | 33 | - $\mathrm{V}_{\text {cc }}$ (-15V) Analog |
| 15 | Bit 7 | 32 | Common (Analog) |
| 16 | Bit 8 | 31 | $-V_{\text {D02 }}(-5.2 \mathrm{~V}$ ) Digital |
| 17 | Bit 9 | 30 | $+\mathrm{V}_{\text {Doil }}(+5 \mathrm{~V})$ Analog |
| 18 | Bit 10 | 29 | 1 Pipeline Delay Select |
| 19 | Bit 11 | 28 | 0 Pipeline Delay Select |
| 20 | Bit 12 (LSB) | 27 | Output Logic Invert |
| 21 | $+\mathrm{V}_{\text {D01 }}(+5 \mathrm{~V})$ Digital | 26 | Common (Digital) |
| 22 | Data Valid Output | 25 | Tri-State ENABLE |
| 23 | Common (Digital) | 24 | Convert Command in |


|  | ADC603 () M |
| :--- | :--- |
| Berformance Grade Code |  |
| J, K: $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ Case Temperature |  |
| R, $\mathrm{S}:-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ Case Temperature |  |
| Package Code |  |
| H: Metal and Ceramic |  |

## ABSOLUTE MAXIMUM RATINGS

```
\pm\mp@subsup{V}{c}{}
```



```
\pmV-7V
```

Analog Input ..... $\pm 5 \mathrm{~V}$

```
Logic Input -0.5 V to \(+\mathrm{V}_{\mathrm{DO}}\)
```

$\qquad$

``` \(+125^{\circ} \mathrm{C}\)
Junction Temperature \(+165^{\circ} \mathrm{C}\)
```

[^30]```
Stresses above these ratings may permanently damage the device.
```


## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES

$\pm \mathrm{V}_{\mathrm{CC}}= \pm 15 \mathrm{~V},+\mathrm{V}_{\mathrm{DO} 1}=+5 \mathrm{~V},-\mathrm{V}_{D O}=-5.2 \mathrm{~V}, \mathrm{R}_{\mathrm{s}}=50 \Omega, 15$-minute warmup, and $T_{C}=+25^{\circ} \mathrm{C}$, unless othenwise noted. All plots are 4096 point FFTs.



## For Immediate Assistance, Contact Your Local Salesperson

## TYPICAL PERFORMANCE CURVES

$\pm \mathrm{V}_{\mathrm{cc}}= \pm 15 \mathrm{~V},+\mathrm{V}_{\mathrm{DO1}}=+5 \mathrm{~V},-\mathrm{V}_{\mathrm{DO} 2}=-5.2 \mathrm{~V}, \mathrm{R}_{\mathrm{s}}=50 \Omega, 10 \mathrm{MHz}$ sample rate, 15 -minute warmup, and $\mathrm{T}_{\mathrm{c}}=+25^{\circ} \mathrm{C}$, unless otherwise noted. All plots are 4096-point FFTs.


NOTE: Sample rate $=9.99 \mathrm{MHz}$; even harmonics folded to left edge and odd harmonics folded to right edge. Any nonharmonically related spurious products show clearly in the center.


NOTE: Sample rate $=8 \mathrm{MHz}$; highest IMD product is cursor number 1: $\mathrm{f1}+\mathrm{f} 2$. The second-order -76.3 dBc product determines the wideband spurious-free dynamic range of this example. For RF applications third-order IMD products such as those at cursors 3 and 6 are the limiting spurs. Under these conditions spurious-free dynamic range is limited by $2 \nmid 2+i 1$ to 84.3 dBc .

Sample rates of 10 MHz show similar results.


NOTE: Sample rate $=9.99 \mathrm{MHz}$; harmonics appear in normal order.

TWO-TONE INTERMODULATION DISTORTION PRODUCTS

| CURSOR | IMD | FREQUENCY | dB |
| :---: | :---: | :---: | :---: |
| 1 | 2nd order : f1 + f2 | 3.086395621579 MHz | -83.1 |
| 2 | 2nd order : 12 - $\mathrm{f1}$ | 0.080140734949 MHz | -91.4 |
| 3 | 3rd order : $2 \mathrm{f1}$ - f 2 | 2.339718530102 MHz | -92.4 |
| 4 | 3rd order : $2 \mathrm{f1}$ + f 2 | 0.666536356529 MHz | -88.4 |
| 5 | 3rd order: 2f2-f1 | 0.586395621579 MHz | -88.2 |
| 6 | 3rd order : $2 \mathfrak{2}$ + $\mathrm{f1}$ | 2.580140734949 MHz | -91.1 |
| 7 | 4th order : 3f1-f2 | 3.246677091478 MHz | -109 |
| 8 | 4th order : 3 ff + f 2 | 1.753322908522 MHz | -100 |
| 9 | 4th order : 2t2-2f1 | 0.130281469898 MHz | -114.8 |
| 10 | 4th order : $2 \mathrm{f} 2+2 \mathrm{f} 1$ | 1.833463643471 MHz | -95 |
| 11 | 4th order : 3f2 -f1 | 2.926114151681 MHz | -115.4 |
| 12 | 4th order: $3 \mathrm{f} 2+\mathrm{f1}$ | 1.913604378421 MHz | -98.2 |

NOTE: IMD products in this table are refered to full-scale (OdB). To refer IMD to carrier, subtract the larger of $f_{c} 1$ or $f_{c} 2$. In this example, IMD referred to carrier will be 6.8 dB higher (worse) than the full-scale value shown.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## THEORY OF OPERATION

The ADC603 is a two-step subranging analog-to-digital converter. This architecture is shown in Figure 1. The major system building blocks are: sample/hold amplifier, MSB flash encoder, DAC and error amplifier, LSB flash encoder, digital error corrector, and timing circuits. The ADC603 uses hybrid technology with laser-trimmed integrated circuits mounted in a multilayer ceramic package to integrate this complex circuit into a complete analog-to-digital converter subsystem with state-of-the-art performance.

Conceptually, the subranging technique is simple: sample and hold the input signal, convert to digital with a coarse ADC, convert back to analog with a coarse-resolution (but high-accuracy) DAC, subtract this voltage from the S/H output, amplify this "remainder," convert to digital with a second coarse ADC, and combine the digital output from the first ADC (MSB) with the digital output from the second ADC (LSB). In practice, however, achieving high conversion speed without sacrificing accuracy is a difficult task.

The analog input signal is sampled by a high-speed sample/ hold amplifier with low distortion, fast acquisition time and very low aperture uncertainty (jitter). A diode bridge sampling switch is used to achieve an acceptable compromise between speed and accuracy. The diode bridge switching transients are buffered from the analog input by a high input impedance buffer amplifier. Since the hold capacitor does not appear in the feedback of the diode bridge output buffer,
the capacitor can acquire the signal in 25 ns . The low-biascurrent output buffer is then required to settle to only the resolution ( 7 bits) of the first (MSB) flash encoder in 25 ns , while an additional 60 ns is allowed for settling to the resolution ( 12 bits) of the second (LSB) flash encoder. Sample/ hold droop appears as only an offset error and does not effect linearity.
Both the MSB and the LSB flash encoder (ADC) function are. performed by multiplexing one high-speed 7-bit resolution converter formed by parallel-connecting two 6-bit flash ADCs. The DAC voltage reference is also used to generate reference voltages for the MSB and LSB encoder to compensate dirift errors. Buffering and scaling amplifiers are lasertrimmed to minimize voltage offset errors and optimize gain (input full-scale range) symmetry.
The subtraction DAC is an ECL 7-bit resolution monolithic DAC with 14-bit accuracy. Laser-trimmed thin-film nichrome resistors and high-speed bipolar circuitry allow the DAC output to settle to 14 -bit accuracy in only 35 ns .
A "remainder" or coarse conversion-error voltage is generated by resistively subtracting the DAC output from the output of the sample/hold amplifier. Before the second (LSB) conversion, the "remainder" is amplified by a wideband fastsettling two-input amplifier with a gain of $32 \mathrm{~V} / \mathrm{V}$. To prevent overload on large amplitude transients, the active input is switched off to blank the amplifier input from the beginning of the $\mathrm{S} / \mathrm{H}$ acquisition time to the end of the MSB encoder update time.


FIGURE 1. ADC603 Block Diagram-A Two-Step Subranging Architecture.

## For Immediate Assistance, Contact Your Local Salesperson

Internal timing circuits (ECL logic is used internally) supply all the critical timing signals necessary for proper operation of the ADC603. Some noncritical timing signals are also generated in the digital error correction circuitry. Timing signals are laser-trimmed for both pulse width and delay. ECL logic is used for its speed, low noise characteristics and timing delay stability over a wide range of temperatures and power supply voltages. Basic timing is derived from the output of a three-stage shift register driven by a synchronized 20 MHz oscillator.
The convert command pulse is differentiated to allow triggering by pulses from as narrow as 10 ns to as wide as $80 \%$ duty cycle.
The ADC603 timing technique generates a variable width $\mathrm{S} / \mathrm{H}$ gate pulse which is determined by the conversion command pulse period minus a fixed 67 ns ADC conversion time. ADC603 conversion rates are therefore possible somewhat above the 10 MHz specification, but $\mathrm{S} / \mathrm{H}$ acquisition time is sacrificed and accuracy is rapidly degraded. Converters with guaranteed operation at 10.24 MHz sample rate are available on special order.
The output of the MSB and LSB encoders are read into separate 7-bit latches. The latched MSB data, along with the latched LSB data, is then read into a 14 -bit latch after the leading edge of the LSB strobe and before being applied to the adder, where the actual error correction takes place. These latches eliminate any critical timing problems that could result when the converter is operated at the maximum conversion rate.
The function of the digital error correction circuitry is to assemble the 7-bit words from the two flash encoders into a 12-bit output word. A data valid (DV) pulse is also generated which is used to indicate when output data can be latched into an external register. This DV pulse is delayed 6ns after the output data has settled to allow sufficient set-up time for an external TTL data latch. A high-speed latch such as a 74F174 is recommended.
The 14 -bit register output is then sent to a 12 -bit adder where the final data output word is created. The MSB data forms the
most significant seven bits of a 12-bit word, with the last five bits being assigned zeros. In a similar fashion, the LSB data from the least significant bits forms the other input to the adder, with the first five bits being assigned zeros. As two 12 bit words are being added, the output of the adder could exceed 12 bits in range; however, the final data output is only a 12 -bit word, so a means of detecting an overrange is included to prevent reading erroneous data. The converter data output is forced to all ones for a full-scale input or overrange. The data output does not "roll-over" if the converter input exceeds its specified full-scale range of $\pm 1.25 \mathrm{~V}$.

## DISCUSSION OF PERFORMANCE

## DYNAMIC PERFORMANCE TESTING

The ADC603 is a very high performance converter and careful attention to test techniques is necessary to achieve accurate results. Spectral analysis by application of a fast Fourier transform (FFT) to the ADC digital output will provide data on all important dynamic performance parameters: total harmonic distortion (THD), signal-to-noise ratio (SNR) or the more severe signal-to-noise-and-distortion ratio (SINAD), and intermodulation distortion (IMD).
A typical test setup for performing high-speed FFT testing of analog-to-digital converters is shown in Figure 2. Highly accurate phase-locked signal sources allow high resolution FFT measurements to be made without using window functions. By choosing appropriate signal frequencies and sample rates, an integral number of signal frequency periods can be sampled. As no spectral leakage results, a "rectangular" window (no window function) can be used. This was used to generate the typical FFT performance curves shown on page 5.
If generators cannot be phase-locked and set to extreme accuracy, a very low side-lobe window must be applied to the digital data before executing an FFT. A commonly used window such as the Hanning window is not appropriate for testing high performance converters; a minimum four-sample Blackman-Harris window is strongly recommended. ${ }^{(1)}$ To


FIGURE 2. Block Diagram of FFT Test for THD, SNR, and SINAD.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

assure that the majority of codes are exercised in the ADC603 ( 12 bits), a 4096 -point FFT is taken. If the data storage RAM is limited, a smaller FFT may be taken if a sufficient number of samples are averaged (i.e., a 10 -sample average of 512 point FFTs).

## Dynamic Performance Definitions

1. Signal-to-Noise-and-Distortion ${ }^{(2)}$ Ratio (SINAD):

$$
10 \log \frac{\text { Sinewave Signal Power }}{\text { Noise + Harmonic Power (first } 9 \text { harmonics) }}
$$

2. Signal-to-Noise Ratio (SNR):

$$
10 \log \frac{\text { Sinewave Signal Power }}{\text { Noise Power }}
$$

3. Total Harmonic Distortion (THD):
$10 \log \frac{\text { Harmonic Power (first } 9 \text { harmonics) }}{\text { Sinewave Signal Power }}$
4. Intermodulation Distortion (IMD):

$$
10 \log \frac{\text { Highest IMD Product Power (to 5th order) }}{\text { Sinewave Signal Power }}
$$

IMD is referenced ${ }^{(3)}$ to the larger of the test signals $f_{1}$ or $f_{2}$. Five "bins" either side of peak are used for calculation of fundamental and harmonic power. The " 0 " frequency bin (DC) is not included in these calculations as it is of little importance in dynamic signal processing applications.

## APPLICATION TIPS

Attention to test set-up details can prevent errors that contribute to poor test results. Important points to remember when testing high performance converters are:

1. The ADC analog input must not be overdriven. Using a signal amplitude slightly lower than FSR will allow a small amount of "headroom" so that noise or DC offset voltage will not overrange the ADC and "hard limit" on signal peaks.
2. Two-tone tests can produce signal envelopes that exceed FSR. Set each test signal to slightly less than -6 dB to prevent "hard limiting" on peaks.
3. Low-pass filtering (or bandpass filtering) of test signal generators is absolutely necessary for THD and IMD tests. An easily built LC low-pass filter (Figure 4) will eliminate harmonics from the test signal generator.
4. Test signal generators must have exceptional noise performance (better than $-155 \mathrm{dBC} / \mathrm{Hz}$ ) to achieve accurate SNR measurements. ${ }^{(4)}$ Good generators together with fifthorder elliptical bandpass filters are recommended for


FIGURE 4. Ninth-Order Harmonic Filter.

FIGURE 3. Block Diagram of FFT Test for Two-Tone IMD.


FIGURE 5. Active Signal Combiner.

SNR tests. Narrow-bandwidth crystal filters can also be used to filter generator broadband noise, but they should be carefully tested for operation at high levels.
5. The analog input of the ADC603 should be terminated directly at the input pin sockets with the correct filter terminating impedance ( $50 \Omega$ or $75 \Omega$ ), or it should be driven by a low output impedance buffer such as an OPA675/676, OPA620/621, or OPA600. Short leads are necessary to prevent digital noise pickup.
6. A low-noise (jitter) clock signal (convert command) generator is required for good ADC dynamic performance. A poor generator can seriously impair good SNR performance. Short leads are necessary to preserve fast TTL rise times.
7. Two-tone testing will require isolation between test signal generators to prevent IMD generation in the test generator output circuits. An active summing amplifier using an OPA600 is shown in Figure 5. This circuit will provide excellent performance from DC to 5 MHz with harmonic and intermodulation distortion products typically better than - 70 dBC . A passive (hybrid transformer) signal combiner can also be used (Figure 6) over a range of about 0.1 MHz to 30 MHz . This combiner's port-to-port isolation will be $\approx 45 \mathrm{~dB}$ between signal generators and its inputoutput insertion loss will be $\approx 6 \mathrm{~dB}$. Distortion will be better than -85 dBC for the powdered-iron core specified. Avoid ferrites.
8. A very low side-lobe window must be used for FFT calculations if generators cannot be phase-locked and set to exact frequencies. A minimum four-sample BlackmanHarris window function is recommended. ${ }^{(1)}$
9. Digital data must be latched into an external TTL 12-bit register by the Data Valid output pulse or by using the convert command pulse (Figures 11, 12, 13, and 14). Latches should be mounted on PC boards in very close proximity to the ADC603. Avoid long leads.
10. Do not overload the data output logic. These outputs are designed to drive 2 TTL loads. Do not connect ADC603


FIGURE 6. Passive Signal Combiner.
data output pins directly to a noisy digital bus; use external 3-state logic for noise immunity.
11. A well-designed, clean PC board layout will assure proper operation and clean spectral response. ${ }^{(5.6)}$ Proper grounding and bypassing, short lead lengths, separation of analog and digital signals, and the use of ground planes are particularly important for high frequency circuits. Multilayer PC boards are recommended for best performance, but a two-sided PC board with large, heavy (2oz-foil) ground planes can give excellent results, if carefully designed.
12. Prototyping "plug-boards" or wire-wrap boards will not be satisfactory.
13. Floating inputs can eliminate ground-loop noise. A simple common-mode choke (balun) shown in Figure 7 and 8, or a differential amplifier (Figure 9 and 10) can reduce analog input noise.
14. Connect analog and digital ground pins of the ADC603 directly to the ground plane. In our experience, connecting these pins to a common ground plane gives the best results. Analog and digital power supply commons
should be tied together at the ground plane. Adding power supply and ground-return filtering ${ }^{(7)}$ is optional and may improve noise rejection.


## NOTES:

1. "On the Use of Windows for Harmonic Analysis with the Discrete Fourier Transform", Fredric J. Harris. Proceedings of the IEEE, Vol. 66, No. 1, January 1978, pp 51-83.
2. SINAD test includes harmonics whereas SNR does not include these important spurious products.
3. If IMD is referenced to peak envelope power, distortion will be of 6 dB better.
4. "Test Report: FFT Characterization of Burr-Brown ADC600K", Signal Conversion Lid., Swansea, Wales, U.K.
5. MECL System Design Handbook, 3rd Edition, Motorola Corp.
6. Motorola MECL, Motorola Corp.
7. Murata-Erie BNX002-01.

FIGURE 7. Floating-Input Balun Transformer.


FIGURE 8. Balun Transformer Windings.


FIGURE9. Differential Input Buffer Amplifier (Gain=-1V/ V).


FIGURE 10. Differential Input Buffer Amplifier (Gain $=-$ $2 \mathrm{~V} / \mathrm{V}$ ).


FIGURE 11. Interface Circuit-Digital Output Strobed by Convert Command. Supply connection shown: power supplies and grounds shared by analog and digital pins using common ground plane (recommended circuit).


FIGURE 12. Interface Circuit-Digital Output Strobed by Data Valid Pulse. Supply connection shown: power supplies and grounds shared by analog and digital pins using common ground plane.


FIGURE 13. Convert Command Strobe Timing.


FIGURE 14. Data Valid Strobe Timing.


FIGURE 15. Digitized Sine Waves ( $\mathrm{f}_{\mathrm{S}}=10 \mathrm{MHz}$ ).

## DIGITIZING INPUT WAVEFORMS

The response of the ADC603 is illustrated by the digitized waveforms of Figure 15 . The 4.99 MHz sine wave near the Nyquist limit is virtually identical to much lower frequency sine wave input. The under-sampled 19.999 MHz sine wave illustrates the ADC603's excellent analog input full-power bandwidth.

## HISTOGRAM TESTING

Histogram testing is used to test differential nonlinearity of the ADC603. This system's block diagram (the same for FFT testing and waveform digitizing) is shown in Figure 2 and histogram test results for a typical converter are shown in Figure 16. Note that low-frequency differential nonlinearity is $1 / 2 L S B$ and it shows virtually no degradation near the Nyquist limit of 5 MHz ; there are no missing codes present and the peak nonlinearity does not exceed 1LSB. Histogram testing is a useful performance indicator as the width of all codes can be determined.

## SPECTRUM ANALYZER TESTING

A beat-frequency technique (Figure 17) can be used to view digitized waveforms on an oscilloscope and, with care, this technique can also be used for testing high-speed ADC dynamic characteristics with an analog spectrum analyzer.

In this method a test signal is digitized by the ADC603 and the output digital data is latched into an external latch by the converter Data Valid output pulse driving a divide-by-N counter. The buffered ECL/TTL level translator latch drives a 12-bit video-speed DAC which reconstructs the digital signal back into an analog replica of the ADC603 input. This analog signal, including distortion products and noise resulting from digitization, can then be viewed on an ordinary analog RF spectrum analyzer.
It is important to realize that the distortion and noise measured by this technique include not only that from the ADC603, but also from the entire analog-to-analog test system. Nonlinearity of the reconstruction circuit must be places severe requirements on the ADC, deglitcher, and buffer amplifiers.
Using a high-speed video DAC63 in the analog reconstruction circuit allows excellent test circuit linearity to be achieved. Clocking the DAC (demodulating) at $\mathrm{f}_{\mathrm{c}} / \mathrm{N}$ allows a longer DAC settling time and keeps linearity high in the digital-toanalog portion of the test circuit. Spectrum analyzer dynamic range can be a limiting factor in this method. To increase dynamic range, a sharp notch filter can be used to attenuate the high-level fundamental frequency. Attenuating


FIGURE 16. 100 kHz and 5 MHz Differential Linearity.


FIGURE 17. Analog-to-Analog Spectral Analysis by Beat-Frequency Techniques.
the high-level fundamental signal allows the analog spectrum analyzer to be used on a more sensitive range without generating distortion products within its front end.
Note that even though the signal is demodulated at a frequency of sample rate/ N , the distortion products still maintain a correct frequency relationship to the fundamental. While this analog technique can give good performance, it cannot exclude some distortion products unavoidably generated within the analog reconstruction portion of the test system. For this reason, the digital FFT technique is capable of more accurate high-speed analog/digital converter dynamic performance measurements and is the preferred method of testing high-performance A/D converters.

## TIMING

The ADC603 generates all necessary timing signals internally. There are two methods for reading output data, offering three selectable levels of data pipeline delay as described below.
Convert Command Timing Option (pin $29=\mathrm{HI}$ )
With this option, the Convert Command signal is used both for initiating a new conversion and for reading valid data from a previous conversion. This method is most useful in synchronous systems where data samples are taken continuously.
See Figure 13 for timing relationships.

# Or, Call Customer Service at 1-800-548-6132 (USA Only) 

Pin 28 is used to control the amount of pipeline delay. If pin 28 is held LO, then output data " $N-2$ " will be valid on the rising edge of Convert Command " N ." If pin 28 is held HI , then output data " $\mathrm{N}-3$ " will be valid on the rising edge of Convert Command " $N$." These timing relationships are valid at any conversion rate up to 10 MHz . At rates approaching 10 MHz , however, the data setup time before the rising Convert Command edge may become as short as 6 ns . Therefore, the use of high-speed TTL latches such as the 74F174 hex flip-flop is recommended to capture the data. If slower latches must be used, then the setup time can effectively be improved by adding several nanoseconds of delay between the Convert Command and the latch clock signal.

## Data Valid Timing Option (pin 29 = LO)

With this option, data from conversion " N " becomes valid after a fixed delay from the rising edge of Convert Command " N ." The delay is approximately 135 ns , at which time the Data Valid strobe signal will rise. This signal may be connected directly to the clock input of the user's data latch.
See Figure 18 for timing relationships. Pin 28 must be left HI at all times when using the Data Valid timing option.
The advantages of this method are that no subsequent conversions are required in order to read the data, and the data is available as soon as possible after the start of conversion. Therefore, the Data Valid option is most useful in systems where the ADC may be operated asynchronously, or where the very first data latch output after power-up must represent a valid conversion. Note that because the delay is fixed at approximately 135 ns independent of conversion rate, the Data Valid pulse will overlap into the next conversion at rates above 7.4 MHz . This does not preclude proper operation at any rate up to 10 MHz .

## DATA OUTPUT

Output logic inversion can be accomplished by programming pin 27. Binary Two's Complement or Inverted Binary Two's Complement output data formats are available (Table II).

The ADC603 output logic is TTL compatible. The tri-state output is controlled by ENABLE pin 25 . For normal operation, pin 25 will be tied LO. A logic HI on pin 25 will switch the ouput data register to a high-impedance state (Figure 20). Output OFF leakage current $\mathrm{I}_{\mathrm{ozL}}$ and $\mathrm{I}_{\mathrm{OzH}}$ will be less than $50 \mu \mathrm{~A}$ over the converter's specified operating temperature range. Tri-state output should be isolated from noisy digital bus lines, since the noise can couple back through the OFF data register and create noise in the ADC.

## DIGITAL INPUTS

Logic inputs are TTL compatible. Open inputs will assume a HI logic state; unused inputs may be allowed to float or they may be tied to an appropriate TTL logic level.

| PIN NUMBER | DATA LATCHED BY <br> CONVERT COMMAND |  | DATA LATCHED BY <br> DATA VALID STROBE |
| :---: | :---: | :---: | :---: |
|  | $\mathrm{N}-3$ | $\mathrm{~N}-2$ | $\mathrm{~N}-1$ |
|  | HI | LO | HI |
| 29 | HI | HI | LO |

TABLE I. Pipeline Delay Selection Logic.

## NOTES

1. FAST ${ }^{\text {TM }}$ Applications Handbook, 1987. Fairchild Semiconductor Corp.
2. Fairchild Advanced CMOS Technology, Technology Seminar Notes, 1985.
3. "Impedance Matching Tweaks Advance CMOS IC Testing", Gerald C. Cox Electronic Design, April, 1987.
4. "Grounding for Electromagnetic Compatibility", Jerry H. Boogar, Design News, 23 February, 1987.

## OFFSET AND GAIN ADJUSTMENT

The ADC603 is carefully laser-trimmed to achieve its rated accuracy without external adjustments. If desired, both gain error and input offset voltage error may be trimmed to zero with external potentiometers (Figure 23). Trim range is typically $2 \%$; large offsets and gain changes should be made elsewhere in the system. Using an input buffer amplifier allows a convenient point for injecting large offset voltages and making wide gain adjustments.
If offset and gain trim is not used, pins 36 and 37 should be left unconnected.

## THERMAL REQUIREMENTS

The ADC603 is tested and specified over a temperature range of $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}(\mathrm{J}, \mathrm{K}$ grade $)$ and $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}(\mathrm{R}$, S grade). The converters are tested in a forced-air environment with a 10 SCFM air flow. With a small heat sink (Figure 24) the ADC603 can be operated in a normal convection ambient-air environment if submodule case temperature does not exceed the upper limit of its specification. ${ }^{(1)}$

High junction temperature can be avoided by using forcedair cooling, but it is not required at moderate ambient

| INPUT VOLTAGE <br> (Exact Center of Code) | DIGITAL DATA OUTPUT LOGIC CODING |  |
| :---: | :---: | :---: |
|  | Binary Two's Complement (BTC) Pin 27 = LO | Inverted BInary Two's Complement (BTC) Pin $27=\mathrm{HI}$ |
|  | MSB LSB | MSB LSB |
| +FS (+1.25V) | 011111111111** | 100000000000* |
| +FS -1LSB (+1.2494V) | 011111111111 | 100000000000 |
| +FS -2LSB (+1.2488V) | 011111111110 | 100000000001 |
| +3/4FS (+0.9375V) | 011000000000 | 100111111111 |
| +1/2FS (+0.625V) | 010000000000 | 101111111111 |
| $+1 / 4 \mathrm{FS}(+0.3125 \mathrm{~V})$ | 001000000000 | 110111111111 |
| +1LSB ( $+610 \mu \mathrm{~V}$ ) | 000000000001 | 111111111110 |
| Bipolar Zero (OV) | 000000000000 | 111111111111 |
| -1LSB (-610 $\mathrm{V}^{\text {V }}$ ) | 111111111111 | 000000000000 |
| -1/4FS (-0.3125V) | 111000000000 | 000111111111 |
| $-1 / 2 \mathrm{FS}(+0.625 \mathrm{~V})$ | 110000000000 | 001111111111 |
| -3/4FS (-0.9375V) | 101000000000 | 010111111111 |
| -(FS - 1LSB) (-1.2494V) | 100000000001 | 011111111110 |
| $-\mathrm{FS}(-1.25 \mathrm{~V})$ | 100000000000 | 011111111111 |
| - Indicates overrange condition. |  |  |

TABLE II. Digital Data Output Logic Coding.


FIGURE 22. Digital Data Tri-State Output.

## For Immediate Assistance, Contact Your Local Salesperson

temperatures. Thermal resistance of the ADC603 package is: $\theta_{\mathrm{JC}}=4.8^{\circ} \mathrm{C} / \mathrm{W}$, measured to the underside of the case.
NOTES:

1. "Maximizing Heal Transfer from PCBs", Machine Design, March 26, 1987, Jeilong Chung.

## ENVIRONMENTAL SCREENING

The inherent reliability of a semiconductor device is controlled by the design, materials, and fabrication of the device -it cannot be improved by testing. However, environmental screening can eliminate the majority of those units which would fail early in their lifetimes (infant mortality) through the application of carefully selected accelerated stress levels.

Burr-Brown offers environmentally screened versions of our standard military temperature range products, designed to provide enhanced reliability at moderate cost. The screening illustrated in Table III is performed to selected methods of MIL-STD-883. Reference to these methods provides a convenient way of communicating the screening levels and basic procedures employed; it does not imply conformance to any other military standards or to any methods of MIL-STD-883 other than those specified. Burr-Brown's detailed procedures may vary slightly, model-to-model, from those in MIL-STD-883.


FIGURE 19. Optional Gain and Offset Trim.

| SCREEN | MIL-STD-883 METHOD, CONDITION | SCREENING LEVEL |
| :---: | :---: | :---: |
| Internal Visual | 2017 | Visual requirements only (par 3.1 through 3.1.8) |
| Electrical Test | Burr-Brown Test Procedure |  |
| High Temperature Storage (Stabilization Bake) | 1008 | $24 \mathrm{hr},+125^{\circ} \mathrm{C}$ |
| Temperature Cycling | 1010 | 10 cycles, $-55^{\circ} \mathrm{C}$ to $-125^{\circ} \mathrm{C}$ |
| Constant Acceleration | 2001, A | 2000G; Y Axis Only |
| Burn-In | 1015, D | $160 \mathrm{hr},+125^{\circ} \mathrm{C} \mathrm{T}_{\text {, }}$, No PDA |
| Hermeticity, Gross Leak | 1014, C | Bubble Test Only, Preconditioning Omitted |
| Final Electrical | Burr-Brown Test Procedure | - |
| External Visual | 2009 |  |

TABLE III. Optional Screening Flow.


FIGURE 21. A Multiplexed-Input Buffer Amplifier (Gain = $+16 \mathrm{~V} / \mathrm{V}$ ).


FIGURE 20. Heat Sink Transfers Heat from the DIP Package into a Copper Ground Plane.

## 12-Bit 5MHz Sampling ANALOG-TO-DIGITAL CONVERTER

## FEATURES

- 83dB SPURIOUS-FREE DYNAMIC RANGE
- SAMPLE RATE: DC to 5 MHz
- HIGH SIGNAL/NOISE RATIO: 68.6dB
- LOW HARMONIC DISTORTION: -83dBc
- LOW INTERMOD. DISTORTION: -83dBc
- SWEPT-POWER FFT TESTED (KH)
- COMPLETE SUBSYSTEA: Contains Sample/Hold and Reference
- 46-PIN DIP PACKAGE
- $0^{\circ} \mathrm{C} \mathrm{TO}+70^{\circ} \mathrm{C}$


## DESCRIPTION

The ADC604 is a high performance 12-bit analog-todigital converter designed for spectrum analysis applications. Outstanding spurious-free dynamic range has been achieved by minimizing noise and distortion. Complete static and dynamic test results are furnished with each KH grade unit at no additional cost.

## APPLICATIONS

- DIGITAL RECEIVERS
- RADAR SIGNAL ANALYSIS
- FFT SPECTRUM ANALYSIS
- RF INSTRUMENTATION
- MAGNETIC RESONANCE IMAGING
- SIGINT, ECM, AND EW SYSTEMS

The ADC604 is a two-step subranging ADC sub-system containing an ADC, sample/hold amplifier, voltage reference, timing, and error-correction circuitry in a 46-pin hybrid DIP package. Logic is TTL.
This converter is pin-compatible with Burr-Brown's 12 -bit 10 MHz ADC603.

## SPECIFICATIONS

ELECTRICAL
$T_{c}=+25^{\circ} \mathrm{C}, 5 \mathrm{MHz}$ sampling rate, $\mathrm{R}_{\mathrm{s}}=50 \Omega, \pm \mathrm{V}_{\mathrm{cc}}= \pm 15 \mathrm{~V},+\mathrm{V}_{001}=+5 \mathrm{~V},-\mathrm{V}_{002}=-5.2 \mathrm{~V}$, and 15-minute warmup in convection environment, unless otherwise noted.

\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{PARAMETER} \& \multirow[b]{2}{*}{CONDITIONS} \& \multicolumn{3}{|c|}{ADC604JH} \& \multicolumn{3}{|c|}{ADC604KH} \& \multirow[b]{2}{*}{UNITS} \\
\hline \& \& MIN \& TYP \& MAX \& MIN \& TYP \& MAX \& \\
\hline RESOLUTION \& \& \& \& 12 \& \& \& 12 \& Bits \\
\hline \multicolumn{9}{|l|}{INPUTS} \\
\hline \begin{tabular}{l}
ANALOG \\
Input Range Input Impedance Input Capacitance
\end{tabular} \& Full Scale \& -1.25 \& \[
\begin{gathered}
1.5 \\
5
\end{gathered}
\] \& +1.25 \& * \& * \& - \& \[
\begin{gathered}
V \\
M \Omega
\end{gathered}
\] \\
\hline \begin{tabular}{l}
DIGITAL \\
Logic Family Convert Command Pulse Width
\end{tabular} \& Start Conversion \(t=\) Conversion Period \& 10 \& \& \[
\begin{aligned}
\& \text { TTL Co } \\
\& \text { Positiv } \\
\& t-20
\end{aligned}
\] \& \begin{tabular}{l}
atible \\
Edge
\end{tabular} \& \& * \& ns \\
\hline \multicolumn{9}{|l|}{TRANSFER CHARACTERISTICS} \\
\hline \begin{tabular}{l}
ACCURACY \\
Gain Error Input Offset Integral Linearity Error Differential Linearity Error No Missing Codes Power Supply Rejection
\end{tabular} \& \(f=8 \mathrm{kHz}: 100 \%\) of all Codes
\[
\begin{aligned}
\& \Delta+V_{c c}= \pm 10 \% \\
\& \Delta-V_{c c}= \pm 10 \% \\
\& \Delta+V_{D D_{1}}= \pm 10 \% \\
\& \Delta-V_{D O 2}= \pm 10 \%
\end{aligned}
\] \& \& \(\pm 0.2\)
\(\pm 0.2\)
0.75
0.5
Guaranteed
\(\pm 0.03\)
\(\pm 0.04\)
\(\pm 0.004\)
\(\pm 0.01\) \& \[
\begin{gathered}
\pm 2 \\
\pm 2 \\
1.0 \\
\pm 0.1 \\
\pm 0.1 \\
\pm 0.07 \\
\pm 0.07 \\
\hline
\end{gathered}
\] \& \& \[
\begin{gathered}
\pm 0.1 \\
0.5 \\
0.4
\end{gathered}
\]
Jarante \& \(\pm 1\)
\(\pm 0.75\)
1
0.75

$*$ \& | \%FSR ${ }^{(1)}$ |
| :--- |
| \%FSR |
| LSB |
| LSB |
| \%FSR/\% |
| \%FSR/\% |
| \%FSR/\% |
| \%FSR/\% | <br>

\hline \multicolumn{9}{|l|}{CONVERSION CHARACTERISTICS} <br>

\hline Sample Rate Pipeline Delay \& Logic Selectable \& DC \& \[
1,2 or

\] \& | 5M |
| :--- |
| Convert | \& ma \& \& - \& Samples/s <br>

\hline \multicolumn{9}{|l|}{DYNAMIC CHARACTERISTICS ${ }^{(2)}$} <br>

\hline | Differential Linearity Error |
| :--- |
| Harmonic Distortion (HD) $\begin{aligned} & f=2.00 \mathrm{MHz}(-0.5 \mathrm{~dB}) \\ & \mathrm{f}=8 \mathrm{kHz}(-0.5 \mathrm{~dB}) \end{aligned}$ |
| Two-Tone Intermodulation Distortion ${ }^{(4)}$ $\begin{aligned} & f=2.20 \mathrm{MHz}(-6.5 \mathrm{~dB}) \\ & f=2.30 \mathrm{MHz}(-6.5 \mathrm{~dB}) \end{aligned}$ |
| Spurious-Free Dynamic Range (SFDR) $\begin{aligned} & f=2.00 \mathrm{MHz}(-0.5 \mathrm{~dB}) \\ & \mathrm{f}=8 \mathrm{kHz}(-0.5 \mathrm{~dB}) \end{aligned}$ |
| Signal-to-Noise Ratio (SNR) $\begin{aligned} & f=2.00 \mathrm{MHz}(-0.5 \mathrm{~dB}) \\ & \mathrm{f}=8 \mathrm{kHz}(-0.5 \mathrm{~dB}) \end{aligned}$ |
| Aperture Delay Time |
| Aperture Jitter |
| Analog Input Bandwidth ( -3 dB ) |
| Small Signal |
| Full Power |
| Overload Recovery Time | \& | $\mathbf{f}=\mathbf{2 M H z}: 100 \%$ of all Codes $f_{s}=4.99 \mathrm{MHz}$ $f_{s}=4.99 M H z$ $f_{s}=4.99 \mathrm{MHz}$ $f_{s}=4.99 \mathrm{MHz}$ |
| :--- |
| -20dB Input OdB Input 2x Full-Scale Input | \& 75

79

64
65.5
-20

40
20 \& 0.6
-80
-83
-80
80
83
67
70.5
-5
9
60
30

205 \& \[
$$
\begin{array}{r}
1.5 \\
-75 \\
-79 \\
-75 \\
\\
\hline+20 \\
20 \\
\hline 400
\end{array}
$$

\] \& |  |
| :---: |
|  |
|  |
|  |
| 80 |
| 82 |
| 65 |
| 66.5 | \& | 0.5 |
| :---: |
| -83 |
| -86 |
| -83 |
|  |
| 83 |
| 86 |
|  |
| 68.6 |
| 71.5 |
| $\bullet$ | \& 1.0

-80
-82

-80 \& | LSB |
| :--- |
| $\mathrm{dBC}^{(3)}$ dBc |
| dBc |
| dB |
| $d B$ |
| dB |
| dB |
| ns ps rms |
| MHz |
| MHz |
| ns | <br>

\hline \multicolumn{9}{|l|}{OUTPUTS} <br>

\hline | Logic Family |
| :--- |
| Logic Coding |
| Logic Levels |
| EOC Delay Time Tri-State Enable/Disable Time Data Valid Pulse Width | \& | Logic Selectable |
| :--- |
| Logic "LO" $\mathrm{I}_{\alpha}=-3.2 \mathrm{~mA}$ |
| Logic " $\mathrm{HI}{ }^{\prime \prime} \mathrm{I}_{\mathrm{OH}}=160 \mu \mathrm{~A}$ |
| Data Out to DV |
| $I_{\alpha}=-6.4 \mathrm{~mA}, 50 \%$ in to $50 \%$ Out | \& \[

$$
\begin{gathered}
0 \\
+2.4
\end{gathered}
$$

\] \&  \& | TTL C |
| :--- |
| nent or In |
| $+0.8$ |
| $+5.0$ |
| Timing Di |
| 100 |
| Timing Di | \&  \&  \& \[

+0.5

\] \& \[

$$
\begin{gathered}
V \\
V \\
\text { ns }
\end{gathered}
$$
\] <br>

\hline \multicolumn{9}{|l|}{POWER SUPPLY REQUIREMENTS} <br>

\hline | Supply Voltages: $+V_{c \mathrm{c}}$ <br>  $-V_{c c}$ <br>  $+V_{001}$ <br> $-V_{002}$  <br> Supply Currents: $+I_{c \mathrm{cc}}$ <br> $-I_{c \mathrm{cc}}$  <br>  $+l_{\mathrm{DO} 1}$ <br> $-I_{\mathrm{DO} 2}$  |
| :--- |
| Power Consumption | \& | Operating |
| :--- |
| Operating |
| Operating | \& +14.25

-14.25
+4.75

-4.95 \& $$
\begin{gathered}
+15 \\
-15 \\
+5 \\
-5.2 \\
+60 \\
-60 \\
+280 \\
-565 \\
6.1
\end{gathered}
$$ \& \[

$$
\begin{gathered}
+15.75 \\
-15.75 \\
+5.25 \\
-5.46
\end{gathered}
$$
\] \& * \& * \& $*$

$*$
+80
-80
+330

-630 \& | V |
| :--- |
| V |
| V |
| V |
| mA |
| mA |
| $m A$ |
| $m A$ |
| W | <br>

\hline
\end{tabular}

[^31]
## SPECIFICATIONS (CONT)

ELECTRICAL (FULL TEMPERATURE RANGE SPECIFICATIONS)
$\pm \mathrm{V}_{\mathrm{CC}}= \pm 15 \mathrm{~V},+\mathrm{V}_{\mathrm{DDI}}=+5 \mathrm{~V},-\mathrm{V}_{D O 2}=-5.2 \mathrm{~V}, \mathrm{R}_{\mathrm{s}}=50 \Omega .5 \mathrm{MHz}$ sampling rate, 15 -minute warmup, and $T_{\mathrm{C}}=T_{M N}$ to $T_{m x^{\prime}}$ unless othenwise noted.

\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{PARAMETER} \& \multirow[b]{2}{*}{CONDITIONS} \& \multicolumn{3}{|c|}{ADC604JH} \& \multicolumn{3}{|c|}{ADC604KH} \& \multirow[b]{2}{*}{UNITS} \\
\hline \& \& MIN \& TYP \& MAX \& MIN \& TYP \& MAX \& \\
\hline \multicolumn{9}{|l|}{TEMPERATURE RANGE} \\
\hline Specification \& \(\mathrm{T}_{\text {CASE }}\) \& 0 \& \& +70 \& * \& \& * \& \({ }^{\circ} \mathrm{C}\) \\
\hline \multicolumn{9}{|l|}{TRANSFER CHARACTERISTICS} \\
\hline \begin{tabular}{l}
ACCURACY \\
Gain Error Input Offset Integral Linear Error Differential Linearity Error No Missing Codes Power Supply Rejection
\end{tabular} \& \[
\begin{gathered}
f=8 \mathrm{kHz} \\
D C \\
f=8 \mathrm{kHz} \\
f=8 \mathrm{kHz}: 100 \% \text { of all Codes } \\
\Delta+V_{c \mathrm{c}}= \pm 10 \% \\
\Delta-V_{c \mathrm{cc}}= \pm 10 \% \\
\Delta+V_{\text {DD1 }}= \pm 10 \% \\
\Delta-V_{\text {DD2 }}= \pm 10 \%
\end{gathered}
\] \& \& \(\pm 0.4\)
\(\pm 0.4\)
0.75
0.6
uaranteed
\(\pm 0.04\)
\(\pm 0.05\)
\(\pm 0.004\)
\(\pm 0.02\) \& \[
\begin{gathered}
\pm 2 \\
\pm 2 \\
1.5 \\
\pm 0.2 \\
\pm 0.2 \\
\pm 0.1 \\
\pm 0.1
\end{gathered}
\] \& \&  \& \(\pm 1.5\)
\(\pm 1.5\)
1.25 \& \begin{tabular}{l}
\%FSR \\
\%FSR \\
LSB \\
LSB \\
\%FSR/\% \\
\%FSR/\% \\
\%FSR/\% \\
\%FSR/\%
\end{tabular} \\
\hline \multicolumn{9}{|l|}{CONVERSION CHARACTERISTICS} \\
\hline Sample Rate \& \& DC \& \& 5M \& - \& \& * \& Samples/s \\
\hline \multicolumn{9}{|l|}{DYNAMIC CHARACTERISTICS \({ }^{(2)}\)} \\
\hline \begin{tabular}{l}
Differential Linearity Error \\
Harmonic Distortion (HD)
\[
\begin{aligned}
\& f=2.00 \mathrm{MHz}(-0.5 \mathrm{~dB}) \\
\& \mathrm{f}=8 \mathrm{kHz}
\end{aligned}
\] \\
Two-Tone Intermodulation Distortion \({ }^{(4)}\)
\[
\begin{aligned}
\& f=2.20 \mathrm{MHz}(-6.5 \mathrm{~dB}) \\
\& f=2.30 \mathrm{MHz}(-6.5 \mathrm{~dB})
\end{aligned}
\] \\
Spurious-Free Dynamic Range (SFDR)
\[
\begin{aligned}
\& f=2.00 \mathrm{MHz}(-0.5 \mathrm{~dB}) \\
\& f=8 \mathrm{kHz}(-0.5 \mathrm{~dB})
\end{aligned}
\] \\
Signal-to-Noise Ratio (SNR)
\[
\begin{aligned}
\& \mathrm{f}=2.00 \mathrm{MHz}(-0.5 \mathrm{~dB}) \\
\& \mathrm{f}=8 \mathrm{kHz}(-0.5 \mathrm{~dB})
\end{aligned}
\] \\
Aperture Delay Time \\
Aperture Jitter \\
Analog Input Bandwidth ( -3 dB ) \\
Small Signal \\
Full Power \\
Overload Recovery Time
\end{tabular} \& \begin{tabular}{l}
\(f=2 \mathrm{MHz}: 100 \%\) of all Codes
\[
f_{s}=4.99 M H z
\]
\[
f_{s}=4.99 \mathrm{MHz}
\]
\[
f_{s}=4.99 \mathrm{MHz}
\]
\[
f_{s}=4.99 \mathrm{MHz}
\] \\
-20dB Input OdB Input \\
2x Full-Scale Input
\end{tabular} \& 73
77

62
65

-25 \& | 0.6 |
| :--- |
| $-75$ |
| $-80$ |
| $-77$ |
| 75 |
| 80 |
| 67 |
| $-6$ |
| 10 |
| 60 |
| 30 220 | \& 1.5

-73
-77
-72

+25 \& 77
80
.
$*$ \& 0.5
-80
-83
-82

80
83
68

70 \& \begin{tabular}{l}
$-77$ <br>
$-80$ <br>
$-80$

 \& 

LSB <br>
$\mathrm{dBc}^{(3)}$ <br>
$d B c$ <br>
dBc <br>
dB <br>
dB. <br>
dB <br>
dB <br>
ns ps rms <br>
MHz <br>
MHz <br>
ns
\end{tabular} <br>

\hline \multicolumn{9}{|l|}{OUTPUTS} <br>

\hline | Logic Levels |
| :--- |
| EOC Delay Time Tri-State Enable/Disable Time Data Valid Pulse Width | \&  \&  \& \[

$$
\begin{gathered}
+0.3 \\
+3.5 \\
15 ; \Delta \text { Timir } \\
42 \quad \mid \\
15 ; \Delta \text { Timir }
\end{gathered}
$$

\] \& \[

$$
\begin{gathered}
+0.5 \\
+5.0 \\
\text { Typical } \\
100 \\
\mathrm{~g} \text { Typical }
\end{gathered}
$$
\] \&  \&  \&  \& V

V
ns <br>
\hline \multicolumn{9}{|l|}{POWER SUPPLY REQUIREMENTS} <br>

\hline | $\begin{aligned} & \text { Supply Currents: }+\mathrm{I}_{\mathrm{cc}} \\ &-\mathrm{I}_{\mathrm{cc}} \\ &+\mathrm{I}_{\mathrm{OD}}{ }^{(5)} \\ &-\mathrm{I}_{\mathrm{OD} 2}^{(6)} \end{aligned}$ |
| :--- |
| Power Consumption | \& | Operating |
| :--- |
| Operating | \& \& \[

$$
\begin{gathered}
+65 \\
-61 \\
+285 \\
-570 \\
6.1
\end{gathered}
$$

\] \& \[

$$
\begin{gathered}
+80 \\
-80 \\
+333 \\
-630 \\
7.0
\end{gathered}
$$

\] \& \& * \& - \& | mA |
| :--- |
| $m A$ |
| mA |
| $m A$ |
| W | <br>

\hline
\end{tabular}

NOTES: (1) FSR: Full-Scale Range $=2.5 \mathrm{Vp}-\mathrm{p}$. (2) Units with lower distortion are available on special order; inquire. (3) dBc $=$ level referred to carrier-input signal $\boldsymbol{\sim}$ OdB ); $\mathbf{f}=$ input frequency; $\mathrm{t}_{\mathrm{s}}=$ sampling frequency. (4) IMD is referred to the larger of the two input test signals. If referred to the peak envelope signal ( $\sim 0 \mathrm{~dB}$ ), the intermodulation products will be 6dB lower. (5) Pins 3 and 30 (analog) typically draw $80 \%$ of the total +5 V current. Pin 21 (digital) typically draws $20 \%$. (6) Pin 6 (analog) typically draws $\mathbf{4 5 \%}$ of the total -5.2 V current. Pin 31 (digital) typically draws $55 \%$.

MECHANICAL


## PIN ASSIGNMENTS

| 1 | Common (Case) | 46 | Common (Analog) |
| :---: | :---: | :---: | :---: |
| 2 | DNC | 45 | Analog Signal In |
| 3 | $+V_{\text {DOt }}(+5 \mathrm{~V})$ Analog | 44 | + $\mathrm{V}_{\text {cc }}(+15 \mathrm{~V})$ Analog |
| 4 | S/H Out | 43 | $-\mathrm{V}_{\mathrm{cc}}(-15 \mathrm{~V})$ Analog |
| 5 | AD in. | 42 | NC |
| 6 | $-\mathrm{V}_{\text {OD2 }}(-5.2 \mathrm{~V})$ Analog | 41 | NC |
| 7 | NC | 40 | NC |
| 8 | NC | 39 | DNC |
| 9 | Bit 1 (MSB) | 38 | DNC |
| 10 | Bit 2 | 37 | Gain Adjust |
| 11 | Bit 3 | 36 | Offset Adjust |
| 12 | Bit 4 | 35 | Common (Analog) |
| 13 | Bit 5 | 34 | $+\mathrm{V}_{\mathrm{cc}}(+15 \mathrm{~V})$ Analog |
| 14 | Bit 6 | 33 | $-\mathrm{V}_{\text {cc }}(-15 \mathrm{~V})$ Analog |
| 15 | Bit 7 | 32 | Common (Analog) |
| 16 | Bit 8 | 31 | $-\mathrm{V}_{002}(-5.2 \mathrm{~V})$ Digital |
| 17 | Bit 9 | 30 | $+\mathrm{V}_{\text {Dit }}(+5 \mathrm{~V})$ Analog |
| 18 | Bit 10 | 29 | 1 Pipeline Delay Select |
| 19 | Bit 11 | 28 | 0 Pipeline Delay Select |
| 20 | Bit 12 (LSB) | 27 | Output Logic Invert |
| 21 | $+\mathrm{V}_{\text {ooi }}(+5 \mathrm{~V})$ Digital | 26 | Common (Digital) |
| 22 | Data Valid Output | 25 | Tri-State ENABLE |
| 23 | Common (Digital) | 24 | Convert Command In |
| NOTE: NC = no connection, DNC = do not connect. |  |  |  |

## ORDERING INFORMATION



## ABSOLUTE MAXIMUM RATINGS



## TYPICAL PERFORMANCE CURVES

$\pm \mathrm{V}_{\mathrm{cc}}= \pm 15 \mathrm{~V},+\mathrm{V}_{\text {o01 }}=+5 \mathrm{~V},-\mathrm{V}_{\text {ooz }}=-5.2 \mathrm{~V}, \mathrm{R}_{\mathrm{s}}=50 \Omega, 5 \mathrm{MHz}$ sampling rate, 15 -minute warmup, and $\mathrm{T}_{\mathrm{c}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.





9.2


## TYPICAL PERFORMANCE CURVES

$\pm V_{c c}= \pm 15 \mathrm{~V},+V_{D O 1}=+5 \mathrm{~V},-V_{D O 2}=-5.2 \mathrm{~V}, \mathrm{R}_{\mathrm{s}}=50 \Omega, 5 \mathrm{MHz}$ sampling rate, 15 -minute warmup, and $\mathrm{T}_{\mathrm{c}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.


NOTE: All harmonics are aliased.


## THEORY OF OPERATION

ADC604 is a two-step subranging analog-to-digital converter. This architecture is shown in Figure 1. The major system building blocks are: sample/hold amplifier, MSB flash encoder, DAC and error amplifier, LSB flash encoder, digital error corrector, and timing circuits. ADC604 uses hybrid technology with laser-trimmed integrated circuits mounted in a multilayer ceramic package to integrate this complex circuit into a complete analog-to-digital converter subsystem with state-of-the-art performance.
Conceptually, the subranging technique is simple: sample and hold the input signal, convert to digital with a coarse ADC, convert back to analog with a coarse-resolution (but high-accuracy) DAC, subtract this voltage from the S/H output, amplify this "remainder," convert to digital with a second coarse ADC, and combine the digital output from the first ADC (MSB) with the digital output from the second ADC (LSB). In practice, however, achieving high conversion speed without sacrificing accuracy is a difficult task.
The analog input signal is sampled by a high-speed sample/ hold amplifier with very low distortion, fast acquisition time and very low aperture uncertainty (jitter). A bootstrapped diode bridge sampling switch is used to achieve an excellent


NOTE: Harmonics appear in normal order.

compromise between speed and accuracy. The diode bridge switching transients are buffered from the analog input by a high input impedance buffer amplifier. Since the hold capacitor does not appear in the feedback of the diode bridge output buffer, the capacitor can acquire the signal in 65 ns . The low-bias-current output buffer is then required to settle to only the resolution (7 bits) of the first (MSB) flash encoder in 65 ns while an additional 85 ns is allowed for settling to the resolution ( 12 bits) of the second (LSB) flash encoder. Sample/hold droop appears as only an offset error and does not affect linearity.
Both the MSB and the LSB flash encoder (ADC) functions are performed by multiplexing one high-speed 7-bit resolution converter formed by parallel-connecting two 6-bit flash ADCs. The DAC voltage reference is also used to generate reference voltages for the MSB and LSB encoder to compensate drift errors. Buffering and scaling amplifiers are laser-trimmed to minimize voltage offset errors and optimize gain (input full-scale range) symmetry.
The subtraction DAC is an ECL 7-bit resolution monolithic DAC with 14-bit accuracy. Laser-trimmed thin-film nichrome resistors and high-speed bipolar circuitry allow the DAC output to settle to 14 -bit accuracy in only 35 ns .


FIGURE 1. ADC604 Block Diagram-A Two-Step Subranging Architecture.

A "remainder" or coarse conversion-error voltage is generated by resistively subtracting the DAC output from the output of the sample/hold amplifier. Before the second (LSB) conversion, the "remainder" is amplified by a wideband fast-settling two-input amplifier with a gain of $32 \mathrm{~V} / \mathrm{V}$. To prevent overload on large amplitude transients, the active input is switched off to blank the amplifier input from the beginning of the $\mathrm{S} / \mathrm{H}$ acquisition time to the end of the MSB encoder update time.

Internal timing circuits (ECL logic is used internally) supply all the critical timing signals necessary for proper operation of the ADC604. Some noncritical timing signals are also generated in the digital error correction circuitry. Timing signals are laser-trimmed for both pulse width and delay. ECL logic is used for its speed, low noise characteristics and timing delay stability over a wide range of temperatures and power supply voltages. Basic timing is derived from the output of a three-stage shift register driven by a synchronized 20 MHz oscillator.

The convert command pulse is differentiated to allow triggering by pulses from as narrow as 10 ns to as wide as $80 \%$ duty cycle.
The ADC604 timing technique generates a variable width $\mathrm{S} / \mathrm{H}$ gate pulse which is determined by the conversion command pulse period minus a fixed 135 ns ADC conversion time. ADC604 conversion rates are therefore possible somewhat above the 5 MHz specification but $\mathrm{S} / \mathrm{H}$ acquisition time is sacrificed and accuracy is rapidly degraded. Con-
verters with guaranteed operation at 5.12 MHz sample rate are available on special order.
The output of the MSB and LSB encoders are read into separate 7-bit latches. The latched MSB data, along with the latched LSB data, is then read into a 14-bit latch after the leading edge of the LSB strobe and before being applied to the adder, where the actual error correction takes place. These latches eliminate any critical timing problems that could result when the converter is operated at the maximum conversion rate.
The function of the digital error correction circuitry is to assemble the 7-bit words from the two flash encoders into a 12-bit output word. A data valid (DV) pulse is also generated to indicate when output data can be latched into an external register. This DV pulse is delayed 6 ns after the output data has settled to allow sufficient set-up time for an external TTL data latch. A high-speed latch such as a 74 F 174 is recommended.
The 14-bit register output is then sent to a 12-bit adder where the final data output word is created. The MSB data forms the most significant seven bits of a 12-bit word, with the last five bits being assigned zeros. In a similar fashion, the LSB data from the least significant bits form the other input to the adder with the first five bits being assigned zeros. As two 12bit words are being added, the output of the adder could exceed 12 bits in range; however, the final data output is only a 12 -bit word, so a means of detecting an overrange is included to prevent reading erroneous data. The converter

For Immediate Assistance, Contact Your Local Salesperson

data output is forced to all ones for a full-scale input or overrange. The data output does not "roll-over" if the converter input exceeds its specified full-scale range of $\pm 1.25 \mathrm{~V}$.

## DISCUSSION OF PERFORMANCE

## DYNAMIC PERFORMANCE TESTING

ADC604 is a very high dynamic range converter and careful attention to test techniques is necessary to achieve accurate results. Spectral analysis by application of a fast Fourier transform (FFT) to the ADC digital output will provide data on all important dynamic performance parameters: harmonic distortion (HD), signal-to-noise ratio (SNR), spurious-free dynamic range (SFDR), swept power response, and intermodulation distortion (IMD).
A typical test setup for performing high-speed FFT testing of analog-to-digital converters is shown in Figure 2. Highly accurate phase-locked signal sources a!low high resolution FFT measurements to be made without using window functions. By choosing appropriate signal frequencies and sample rates, an integral number of signal frequency periods can be sampled. As no spectral leakage results, a "rectangular" window (no window function) can be used. This coherent sampling method was used to generate the typical FFT performance curves shown on page 6 . The ratio of the sampling frequency to the signal frequency must be a non-rational number.
If generators cannot be phase-locked and set to extreme accuracy, a very low side-lobe window must be applied to the digital data before executing an FFT. A commonly used window such as the Hanning window is not appropriate for testing high performance converters; a minimum four-sample Blackman-Harris window is strongly recommended.(1) To assure that the majority of codes are exercised in the ADC604 ( 12 bits), a 4096-point FFT is taken. If the data storage RAM is limited, a smaller FFT may be taken if a sufficient number of samples are averaged (ie, a 10 -sample average of 512 point FFTs).

## DYNAMIC PERFORMANCE DEFINITIONS

1. Spurious-free dynamic range (SFDR):
$10 \log \frac{\text { sinewave signal power }}{\text { highest harmonic or spurious signal power }}$
2. Signal-to-noise ratio (SNR):
$10 \log \frac{\text { sinewave signal power }}{\text { total noise power }}$
3. Harmonic distortion (HD):
$10 \log$
$\frac{\text { highest harmonic power (to ninth harmonic) }}{\text { sinewave signal power }}$
4. Intermodulation distortion (IMD):
$10 \log$
highest IMD product power (to fifth order)
sinewave signal power

IMD is referenced to the larger of the test signals $f_{1}$ or $f_{2}$, not to full-scale range (FSR). The " 0 " frequency bin (DC) is not included in these calculations as it is of little importance in dynamic signal processing applications.

## APPLICATION TIPS

Attention to test set-up details can prevent errors that contribute to poor test results. Important points to remember when testing high performance converters are:

1. The ADC analog input must not be overdriven. Using a signal amplitude slightly lower than FSR will allow a small amount of "headroom" so that noise or DC offset voltage will not overrange the ADC and "hard limit" on signal peaks.
2. Two-tone tests can produce signal envelopes that exceed FSR. Set each test signal to slightly less than -6 dB to prevent "hard limiting" on peaks.
3. Low-pass filtering (or bandpass filtering) of test signal generators is absolutely necessary for accurate testis. An easily built LC low-pass filter (Figure 4) will eliminate harmonics from the test signal generator.
4. Test signal generators must have exceptional noise performance (better than $-155 \mathrm{dBc} / \mathrm{Hz}$ ) to achieve accurate SNR measurements. ${ }^{(4)}$ Good generators together with fifthorder elliptical bandpass filters are recommended for SNR tests. Narrow bandwidth crystal filters can also be used to filter signal generator broadband noise, but they should be carefully tested for low-distortion operation at high signal levels.
5. The analog input of the ADC604 should be terminated directly at the input pin sockets with the correct filter terminating impedance ( $50 \Omega$ or $75 \Omega$ ) or it should be driven by a very low distortion buffer amplifier with low output impedance, such as an OPA621 or equivalent. Short leads ( $<1$ inch) are necessary to prevent digital noise pickup.
6. A low phase noise (jitter) clock signal (convert command) generator is required for good ADC dynamic performance. A poor generator can seriously impair good SNR performance. Short leads are necessary to preserve fast TTL rise times.
7. Two-tone testing will require high isolation between test signal generators to prevent IMD generation in the test generator output circuits. A passive (hybrid transformer) signal combiner can be used (Figure 5) over a range of about 0.1 MHz to 30 MHz . This combiner's port-to-port isolation will be $\approx 45 \mathrm{~dB}$ between signal generators and its input-output insertion loss will be $\approx 6 \mathrm{~dB}$. Distortion will be better than -85 dBc for the powdered-iron core specified. Avoid ferrites.
8. A very low side-lobe window must be used for FFT tests if generators cannot be phase-locked and set to exact frequencies to perform coherent sampling measurements. A minimum four-sample Blackman-Harris window function is recommended. ${ }^{(1)}$
9. Digital data must be latched into an external TTL 12-bit register by the Data Valid output pulse or by using the Convert Command pulse (Figures 10 and 11). Latches


FIGURE 2. Block Diagram of FFT Test for HD, SNR, SFDR and Swept-Power Test.


FIGURE 3. Block Diagram of FFT Test for Two-Tone IMD.


ADC604
FIGURE 5. Passive Signal Combiner.

FIGURE 4. Ninth-Order Harmonic Filter.

## For Immediate Assistance, Contact Your Local Salesperson

should be mounted on PC boards in very close proximity to the ADC604. Avoid long leads.
10. Do not overload the data output logic. These outputs are designed to drive two TTL loads but a lighter load will minimize the amplitude of digital switching transients. Do not connect ADC603 data output pins directly to a noisy digital bus; use external three-state logic for noise immunity.
11. A well-designed, clean PC board layout will assure proper operation and clean spectral response. ${ }^{(5)(6)}$ Proper grounding and bypassing, short lead lengths and separation of analog and digital signals, and the use of ground planes are particularly important for high frequency circuits. Multilayer PC boards are recommended for best performance, but a two-sided PC board with large, heavy (2oz-foil) ground planes can give acceptable results, if it is carefully designed.
12. Prototyping "plug-boards" or wire-wrap boards will NOT be satisfactory. There are no shortcuts.
13. Floating inputs can minimize ground-loop noise. A simple common-mode choke (balun) shown in Figure 6 and 7 or a differential amplifier (Figure 8 and 9) can reduce analog input noise.
14. Connect analog and digital ground pins of the ADC604 directly to the ground plane. In our experience, connecting these pins to a common ground plane gives the best results. Analog and digital power supply commons should be tied together at the ground plane. Adding power supply and ground-return filtering ${ }^{(7)}$ is optional and may improve noise reduction.

## NOTES:

[^32]
## HISTOGRAM TESTING

Histograms are used to test differential nonlinearity of the ADC604. This system's block diagram (the same for FFT testing and waveform digitizing) is shown in Figure 2 and histogram test results for a typical converter are shown in the Typical Performance Curves. Note that low-frequency differential nonlinearity is under $1 / 2$ LSB and it shows virtually no degradation near the Nyquist limit of 2.5 MHz ; there are no missing codes present and the peak nonlinearity does not exceed 3/4LSB. Histogram testing is a useful performance indicator as the width of all codes can be determined.

## SWEPT-POWER FFT TESTING

ADC604 converters are comprehensively tested to assure their conformance with Burr-Brown specifications. As this converter is designed for spectral-analysis applications, all important dynamic parameters are FFT tested, including a
swept-power response measurement on KH -grade devices. A/D converter spurious signal levels typically show a variation with input signal power. To insure that these spurs remain at an acceptable level over the whole range of input signal amplitudes, a point-by-point measurement of worstcase spurious signal levels (harmonic or non-harmonic) is made as the input signal level is stepped by 1 dB from an over-driven amplitude down to the ADC noise level. To minimize measurement error due to noise, eight FFTs are averaged to generate each data point.
Plotting these data points results in the curve labeled "Spu-rious-Free Dynamic Range vs Input Power Level" shown in the Typical Performance Curves on page 5. Each ADC604KH is supplied with FFT plots and a swept-power test plot. Units with guaranteed swept-power performance are available on special order.

## TIMING

The ADC604 generates all necessary timing signals internally. There are two methods fôi rêading ouiput data, offering three selectable levels of data pipeline delay as described below:
(1) Convert Command timing option ( $\operatorname{pin} 29=$ HIGH) With this option, the Convert Command signal is used both for initiating a new conversion and for reading valid data from a previous conversion. This method is most useful in synchronous systems where data samples are taken continuously.
See Figure 13 for timing relationships.
Pin 28 is used to control the amount of pipeline delay. If pin 28 is held LOW, then output data " $\mathrm{N}-2$ " will be valid on the rising edge of Convert Command " $N$ ". If pin 28 is held HIGH, then output data " $\mathrm{N}-3$ " will be valid on the rising edge of Convert Command " $N$ ". These timing relationships are valid at any conversion rate up to 5 MHz . At a conversion rate of 5 MHz , the data setup time before the rising Convert Command edge is about 50 ns .
(2) Data Valid timing option (pin $29=$ LOW) - With this option, data from conversion " N " becomes valid after a fixed delay from the rising edge of Convert Command " $N$ ". The delay is approximately 165 ns . At about $\mathrm{t}=185 \mathrm{~ns}$, the Data Valid strobe signal will rise. This strobe signal may be connected directly to the clock input of the external data latches, providing a data setup time of approximately 20 ns .
See Figure 14 for timing relationships. Pin 28 must be left HIGH at all times when using the Data Valid timing option.
The advantages of this method are: (a) no subsequent conversions are required in order to read the data (ie, single-shot conversion capability), and (b) the data is available as soon as possible after the start of conversion. Therefore, the Data Valid option is most useful in systems where the ADC may be operated asynchronously, or where the very first data latch output after power-up must represent a valid conversion.

## DATA OUTPUT

Output logic inversion can be accomplished by programming pin 27. Binary Two's Complement or Inverted Binary

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

Two's Complement output data format are available (Table II).

The ADC604 output logic is TTL compatible. The tri-state output is controlled by ENABLE pin 25 . For normal operation, pin 25 will be tied LO. A logic HI on pin 25 will switch the ouput data register to a high-impedance state (Figure 16). Output OFF leakage current $\mathrm{I}_{\mathrm{OzL}}$ and $\mathrm{I}_{\mathrm{OZH}}$ will be less than $50 \mu \mathrm{~A}$ over the converter's specified operating temperature range. Tri-state outputs must not be connected directly to a noisy digital bus, as this noise can be coupled into the converter's analog input.

## DIGITAL INPUTS

Logic inputs are TTL compatible. Open inputs will assume a HI logic state; unused inputs may be allowed to float or they may be tied to an appropriate TTL logic level.
NOTES:

1. FAST ${ }^{\text {TM }}$ Applications Handbook, 1987. Fairchild Semiconductor Corp.
2. Fairchild Advanced CMOS Technology. Technology Seminar Notes, 1985.
3. "Impedance Matching Tweaks Advance CMOS IC Testing", Gerald C. Cox, Electronic Design, April, 1987.

|  | DATA LATCHED BY <br> CONVERT COMMAND |  | DATA LATCHED BY <br> DATA VALID STROBE |
| :---: | :---: | :---: | :---: |
| PIN NUMBER | $\mathrm{N}-3$ | $\mathrm{~N}-2$ | $\mathrm{~N}-1$ |
| 28 | HI | LO | HI |
| 29 | HI | HI | LO |

TABLE I. Pipeline Delay Selection Logic.

|  | DIGITAL DATA OUTPUT LOGIC CODING |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT <br> VOLTAGE | BINARY TWO'S <br> COMPLEMENT (BTC) <br> PIN 27 = LO | INVERTED BINARY <br> TWO'S COMPLEMENT <br> (BTC) PIN 27 = HI |  |  |  |  |
| +FS (+1.25V) | 011111111111 | 100000000000 |  |  |  |  |
| +FS -1LSB | 011111111110 | 100000000001 |  |  |  |  |
| +3/4 FS | 000111111111 | 111000000000 |  |  |  |  |
| +1/2 FS | 001111111111 | 110000000000 |  |  |  |  |
| +1 LSB | 000000000000 | 111111111111 |  |  |  |  |
| Bipolar Zero | 11111111111 | 000000000000 |  |  |  |  |
| -1 LSB | 11111111110 | 000000000001 |  |  |  |  |
| $-1 / 2$ FS | 101111111111 | 010000000000 |  |  |  |  |
| -3/4 FS | 10011111111 | 011000000000 |  |  |  |  |
| -FS -1LSB | 100000000001 | 011111111110 |  |  |  |  |
| -FS (-1.25V) | 10000000000 | 01111111111 |  |  |  |  |
|  |  |  |  | MSB | LSB | MSB |

TABLE II. Digital Data Output Logic Coding.
3. "Grounding for Electromagnetic Compatibility", Jerry H. Boogar, Design News, February 23, 1987.

## OFFSET AND GAIN ADJUSTMENT

The ADC604 is carefully laser-trimmed to achieve its rated accuracy without external adjustments. If desired, both gain error and input offset voltage error may be trimmed over a very small range with external potentiometers (Figure 17). Trim range is typically only $0.1 \%$; larger offsets and gain changes should be made elsewhere in the system. Using an input buffer amplifier allows a convenient point for injecting large offset voltages and making wide gain adjustments.
If offset and gain trim is not used, pins 36 and 37 should be left unconnected.

## THERMAL REQUIREMENTS

The ADC604 is tested and specified over a temperature range of $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ in a forced-air environment with 500 LFPM air flow. With a small heat sink (Figure 18), the ADC604 can be operated in a normal convection ambient-air environment if submodule case temperature does not exceed the upper limit of its specification. ${ }^{(1)}$
High junction temperature can be avoided by using forcedair cooling, but it is not required at moderate ambient temperatures. Thermal resistance of the ADC604 package is: $\theta_{\mathrm{Jc}}$ $=4.8^{\circ} \mathrm{C} / \mathrm{W}$ measured to the underside of the case.

## NOTES:

1. "Maximizing Heat Transfer from PCBs", Machine Design, March 26, 1987, Jeilong Chung.


FIGURE 6. Floating-Input Balun Transformer.

FIGURE 7. Balun Transformer Windings.


FIGURE 8. Differential Input Buffer Amplifier (Gain = -1V/V).


FIGURE 9. Differential Input Buffer Amplifier (Gain = $-2 V / V)$.


FIGURE 10. Interface Circuit-Digital Output Strobed by Convert Command. Supply connection shown: power supplies and grounds shared by analog and digital pins using common ground plane. (Recommended circuit)


FIGURE 11. Interface Circuit-Digital Output Strobed by Data Valid Pulse. Supply connection shown: power supplies and grounds shared by analog and digital pins, using common ground plane.


FIGURE 12. Power Supply Connections with Separate Ana$\log$ and Digital Power Supplies and Ground Planes.


FIGURE 13. Power Supply Connections with Separate Ana$\log$ and Digital Power Supplies and Ground Planes with Noise Filtering


NOTES: (1) $t_{c I D}=$ delay time from Convert Command to Invalid Data. Typical value $=65 n s$. Independent of conversion rate. (2) $\mathrm{t}_{\text {cvo }}=$ Delay time from Convert Command to Valid Data. Typical Value $=150 \mathrm{~ns}$. Independent of conversion rate. (3) The $\$ \$$ symbol indicates the portion of the waveform that will "stretch out" at lower conversion rates. (4) $\mathrm{t}_{\mathrm{CH}}=$ delay time from Convert Command to the intemal hold command. Typical value $=6 \mathrm{~ns}$. Independent of conversion rate. (5) $\mathrm{t}_{\text {bsu }}=$ data set-up time. This depends on conversion rate and may be calculated by: $\mathrm{t}_{\text {DSU }}=\frac{1}{t_{\text {sMAPIE }}}-\mathrm{t}_{\text {cvo }}$

FIGURE 14. Convert Command Strobe Timing.


FIGURE 15. Data Valid Strobe Timing.


FIGURE 16. Digital Data Tri-State Output.


FIGURE 17. Optional Gain and Offset Trim.


FIGURE 18. Heat Sink Transfers Heat from the DIP Package into a Copper Ground Plane.

## ADC614

## 14-Bit 5MHz Sampling ANALOG-TO-DIGITAL CONVERTER

## FEATURES

SPURIOUS-FREE DYNAMIC RANGE: 85dB

- SAMPLE RATE: DC to 5 MHz
- HIGH SIGNAL/NOISE RATIO: 78dB
- LOW HARMONIC DISTORTION: -85dBc
- LOW INTERMOD. DISTORTION: -85aBc
- COMPLETE SUBSYSTEM: Contains

Sample/Hold and Reference

- DIP PACKAGE HYBRID
- $0^{\circ} \mathrm{C}$ TO $+70^{\circ} \mathrm{C}$


## DESCRIPTION

The ADC614 is a high performance analog-to-digital converter capable of digitizing signals at any rate from DC to 5 megasamples per second. Outstanding spuri-ous-free dynamic range has been achieved by minimizing noise and distortion.

## APPLICATIONS

- SIGINT SYSTEMS
- Digital signal processing
- RADAR SIGNAL ANALYSIS
- TRANSIENT SIGNAL RECORDING
- FFTSPECTRUM ANALYSIS
- HIGH-SPEED DATA ACQUISITION
- IR IMAGING SYSTEMS
- DIGITAL RECEIVERS

The ADC614 is a two-step subranging ADC subsystem containing an ADC, sample/hold amplifier, witage reference, timing, and error-correction circuitry in a hybrid DIP package. Logic is TTL. Temperature range available: $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.


## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## SPECIFICATIONS

## ELECTRICAL

$T_{C}=+25^{\circ} \mathrm{C}, 5 \mathrm{MHz}$ sampling rate, $\mathrm{R}_{\mathrm{B}}=50 \Omega, \pm \mathrm{V}_{c C}= \pm 15 \mathrm{~V},+\mathrm{V}_{\mathrm{DO}}=+5 \mathrm{~V},-\mathrm{V}_{\mathrm{DDZ}}=-5.2 \mathrm{~V}$, and 15 -minute warmup in convection environment, unless otherwise noted.

| PARAMETER | CONDITIONS | ADC614 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| RESOLUTION |  |  |  | 14 | Bits |
| INPUTS |  |  |  |  |  |
| ANALOG <br> Input Range Input Impedance Input Capacitance | Full Scale | -1.25 | $\begin{gathered} 1.5 \\ 5 \end{gathered}$ | +1.25 | $\begin{gathered} V \\ \mathrm{M} \Omega \\ \mathrm{pF} \end{gathered}$ |
| DIGITAL <br> Logic Family Convert Command Pulse Width | Start Conversion $t=$ Conversion Period | 10 | Com itive | $t-20$ | ns |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |
| ACCURACY <br> Gain Error Input Offset Integral Linearity Error Differential Linearity Error <br> Missing Codes Power Supply Rejection |  |  | $\pm 0.2$ $\pm 0.2$ $\pm 0.5$ $\pm 0.3$ $\pm 0.4$ $\pm 05$ notion TBU TBD. TBD TBO |  | \%FSR"' \%FSR LSB LSB LSB $\%$ LSB $\%$ FSR\% \%FSR\% \%FSR\% \%FSR\% |
| CONVERSION CHARACTERISTICS |  |  |  |  |  |
| Sample Rate Pipeline Delay |  | DC | Co | Feriods 5 M | Samples/s |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |
| Differential Linearity Error <br> Total Harmonic Distortion'r $\begin{aligned} & f=2.3 \mathrm{MHz}(-0.5 \mathrm{~dB}) \\ & f=100 \mathrm{kHz} \approx \approx .8 . \end{aligned}$ <br> Two-Tone Intermodilation Distorion(z)4) $\begin{aligned} & f=2.3 \mathrm{MHz}(-6.5 \mathrm{~dB}) \\ & \mathbf{f}=2.2 \mathrm{MHz}(-6.5 \mathrm{~dB}) \end{aligned}$ <br> Signal-to-Noise and Distortion (SINAD) Ratio $f=2.3 \mathrm{MHz}(-0.5 \mathrm{~dB})$ $f=100 \mathrm{kHz}(-0.5 \mathrm{~dB})$ <br> Signal-to-Noise Ratio (SNR) $\mathrm{f}=2.3 \mathrm{MHz}(-0.5 \mathrm{~dB})$ $f=100 \mathrm{kHz}(-0.5 \mathrm{~dB})$ <br> Aperture Delay Time <br> Aperture Jitter <br> Analog Input Bandwidth ( -3 dB ) <br> Small Signal <br> Full Power <br> Overload Recovery Time: | f $=2.3 \mathrm{MHz}: 68.3 \%$ of All Codes $99.7 \%$ of All Codes 100\% of All Codes tive SMiliz <br> $\dagger_{8}=5 M H 2$ <br> 20dB input odB input 2x Full-Scale Input |  |  |  |  |
| OUTPUTS |  |  |  |  |  |
| Logic Family <br> Logic Coding <br> Logic Levels EOC Delay Time | Logic Selectable Data Out to DV | Two's Com $+0.8$ | Comp Invert TTL TBD | o's Complement $+2.4$ | $\begin{gathered} \mathbf{v} \\ \mathrm{ns} \end{gathered}$ |
| POWER SUPPLY REQUIREMENTS |  |  |  |  |  |
|  | Operating <br> Operating <br> Operating | $\begin{gathered} +14.25 \\ -14.25 \\ +4.75 \\ -4.95 \end{gathered}$ | +15 -15 +5 -5.2 TBD TBD TBD TBD 6.5 | $\begin{gathered} +15.75 \\ -15.75 \\ +5.25 \\ -5.46 \end{gathered}$ | $V$ $v$ $v$ $v$ $m A$ $m A$ $m A$ $m A$ $W$ |

NOTES: (1) FSR: Full-Scale Range $=2.5 \mathrm{Vp}-\mathrm{p}$. (2) Units with tested and guaranteed distortion specifications will be available. (3) dBc $=$ level referred to carrierinput signal $(\approx \mathrm{OdB}) ; F=$ input frequency; $\mathrm{F}_{\mathrm{s}}=$ sampling frequency. (4) IMD is referred to the larger of the two input test signals. If referred to the peak envelope signal ( $=0 \mathrm{~dB}$ ), the intermodulation products will be 6 dB lower.

MECHANICAL

H Package - Metal and Ceramic


|  | INCHES |  | MILLUMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |  |
| A | 2.370 | 2.420 | 60.20 | 61.47 |  |
| B | 1.560 | 1.610 | 39.62 | 40.89 |  |
| C | .200 | .260 | 5.08 |  | 6.60 |
| D | .018 Dia BASIC | 0.46 Dia BASIC |  |  |  |
| F | .100 BASIC | 2.54 BASIC |  |  |  |
| H | 0.75 |  | .115 | 1.91 | 2.92 |
| K | .150 | .190 | 3.81 |  | 4.83 |
| L | 1.300 BASIC | 33.02 BASIC |  |  |  |
| M | - | $10^{\circ}$ | - | $10^{\circ}$ |  |
| N | .040 | .060 | 1.02 | 1.52 |  |

NOTE: Leads in true position within $0.01^{*}$ ( 0.25 mm ) R at MMC at seating plane. Pin numbers shown for reference only. Numbers may not be marked on package.


## PIN ASSIGNMENTS



## ORDERING INFORATATION



## ABSOLUTE MAXIMUM RATINGS

|  |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

## EURR - EROWN®



## 16-Bit 512kHz SAMPLING A/D CONVERTER SYSTEM

## FEATURES

- CONVERSION RATE: to 512 kHz over temp
- NO MISSING CODES AT 16 BITS
- SPURIOUS-FREE DYNAMIC RANGE: 107dB
- LOW NONLINEARITY: $\pm 0.0015 \%$
- SELECTABLE INPUT RANGES: $\pm 5 \mathrm{~V}, \pm 10 \mathrm{~V}$, 0 to $+10 \mathrm{~V}, 0$ to $+5 \mathrm{~V},-10 \mathrm{~V}$ to 0
- LOW POWER DISSIPATION: 2.8W Typical Including Sample/Hold
(2) METAL AND CERAMIC DIP PACKAGES


## DESCRIPTION

The ADC701 is a very high speed 16 -bit analog-todigital converter based on a three-step subranging architecture. Outstanding dynamic performance is achieved with the SHC702 companion sample/hold amplifier. Both devices use hybrid construction for applications where reliability, small size, and low power consumption are especially important.

## APPLICATIONS

- MEDICAL IMAGING
- SONAR
- PROFESSIONAL AUDIO RECORDING
- AUTOMATIC TEST EQUIPMENT
- HIGH PERFORMANCE FFT SPECTRUM ANALYSIS
- ULTRASOUND SIGNAL PROCESSING
- HIGH SPEED DATA ACQUISITION
- REPLACES DISCRETE MODULAR ADCs

Excellent linearity and stability are assured through use of a new ultra-precise monolithic D/A converter and a low-drift reference circuit. Custom monolithic op amps provide very high bandwidth and low noise in all sections of the analog signal path. Logic is CMOS/TTL compatible and is designed for maximum flexibility.

International Airport Industrial Park - Malling Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tel: (602) 746-1111 . Twx: 910-952-1111 . Cable: BBRCORP . Telex: 66-6491 - FAX: (602) 889-1510

# For Immediate Assistance, Contact Your Local Salesperson 

## SPECIFICATIONS

ELECTRICAL (ADC701 ONLY)
$T_{A}=+25^{\circ} \mathrm{C}, 500 \mathrm{kHz}$ sampling rate, $\pm \mathrm{V}_{C C}= \pm 15 \mathrm{~V}, \pm \mathrm{V}_{D D 1}= \pm 5 \mathrm{~V},+\mathrm{V}_{\mathrm{DD2}}=+5 \mathrm{~V}$, and five minute warmup in a convection environment, unless otherwise noted.


* Same specifications as ADC701JH.


## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## SPECIFICATIONS

## ELECTRICAL (SHC702 ONLY)

$T_{A}=+25^{\circ} \mathrm{C}, 500 \mathrm{kHz}$ sampling rate, $\pm \mathrm{V}_{\mathrm{cc}}= \pm 15 \mathrm{~V},+\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}$, and five minute warmup in a convection environment, unless otherwise noted.

| PARAMETER | CONDITIONS | SHC702JM |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| INPUTS (Without Input Buffer) |  |  |  |  |  |
| ANALOG <br> Voltage Range Resistance Capacitance |  | $\pm 10.25$ 0.98 | $\pm 11$ 1 3 | 1.02 | $\begin{gathered} \mathrm{V} \\ \mathrm{k} \Omega \\ \mathrm{pF} \end{gathered}$ |
| DIGITAL <br> Logic Family Input Loading |  |  | $\begin{gathered} \text { LSTTL } \\ 2 \end{gathered}$ |  | LSTTL Loads |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |
| ACCURACY <br> Gain <br> Gain Error <br> Linearity Error <br> Offset Error <br> Charge Offset (Pedestal) Error <br> Droop Rate <br> Dynamic Nonlinearity <br> Power Supply Sensitivity | $\mathrm{R}_{\text {sounce }}=0 \Omega$ $\mathrm{R}_{\text {sounce }}=0 \Omega$ Sample Mode Sample Mode Sample/Hold Mode, $R_{\text {sounce }} \leq 50 \Omega$ Hold Mode Sample/Hold Mode Offset Plus Charge Offset, All Supplies |  | $\begin{gathered} -1 \\ \pm 0.02 \\ \pm 0.0003 \\ \pm 0.5 \\ \pm 0.5 \\ \pm 0.2 \\ \pm 0.0005 \\ \pm 0.003 \end{gathered}$ | $\begin{aligned} & \pm 0.1 \\ & \pm 3 \\ & \pm 5 \\ & \pm 2 \end{aligned}$ | $\begin{gathered} \mathrm{V} / \mathrm{N} \\ \% \\ \% \mathrm{FSR} \\ \mathrm{mV} \\ \mathrm{mV} \\ \mu \mathrm{~V} / \mu \mathrm{s} \\ \% \mathrm{FSR} \\ \% \mathrm{FSR} / \mathrm{V} \end{gathered}$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |
| Acquisition Time <br> Sample-to-Hold Settling Time ${ }^{(5)}$ <br> Aperture Delay Time <br> Aperture Uncertainty (Jitter) <br> Slew Rate <br> Small Signal Bandwidth <br> Full-Power Bandwidth <br> Feedthrough Rejection | $\begin{gathered} 10 \mathrm{~V} \text { Step to } \pm 150 \mu \mathrm{~V} \\ 5 \mathrm{~V} \text { Step to } \pm 150 \mu \mathrm{~V} \\ \text { to } \pm 150 \mu \mathrm{~V} \end{gathered}$ $\begin{gathered} V_{\text {IN }}= \pm 1 \mathrm{~V} \\ V_{i N}= \pm 10 \mathrm{~V} \end{gathered}$ <br> Hold Mode, 10 Vp -p Square Wave Input |  | $\begin{gathered} 600 \\ 500 \\ 120 \\ 20 \\ 10 \\ 150 \\ 3.1 \\ 2 \\ 0.001 \end{gathered}$ | 25 | ns ns ns ns ps rms $\mathrm{V} / \mu \mathrm{s}$ MHz MHz $\%$ |
| OUTPUT |  |  |  |  |  |
| Voltage Range Output Current Short Circuit Protection Output Impedance | $\begin{aligned} & \mathrm{R}_{\text {LOAD }} \geq 1 \mathrm{k} \Omega \\ & \mathrm{R}_{\text {LOAD }}=0 \Omega \\ & \mathrm{DC} \end{aligned}$ | $\begin{gathered} \pm 10.25 \\ \pm 40 \end{gathered}$ | $\pm 11$ <br> Indefinite 0.01 | 0.1 | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \\ \Omega \end{gathered}$ |
| INPUT BUFFER CHARACTERISTICS |  |  |  |  |  |
| INPUT <br> Impedance Bias Current Offset Voltage Voltage Range | $V_{\text {IW }}= \pm 10 \mathrm{~V}$ $R_{\text {SOURCE }} \leq 10 \mathrm{k} \Omega$ | $\pm 10.25$ | $\begin{gathered} 10^{13} \\| 3 \\ \pm 2 \\ \pm 0.3 \\ \pm 11 \\ \hline \end{gathered}$ | $\begin{aligned} & \pm 15 \\ & \pm 1.5 \end{aligned}$ | $\begin{gathered} \Omega \\| p F \\ p A \\ m V \\ V \\ \hline \end{gathered}$ |
| DYNAMIC CHARACTERISTICS <br> Slew Rate <br> Full-Power Bandwidth <br> Settling Time | $\begin{gathered} V_{\mathbb{N}_{N}}= \pm 10 \mathrm{~V} \\ 10 \mathrm{~V} \text { Step to } \pm 150 \mu \mathrm{~V} \\ \hline \end{gathered}$ | 20 | $\begin{gathered} 35 \\ 570 \\ 1.7 \\ \hline \end{gathered}$ |  | $\mathrm{V} / \mu \mathrm{s}$ kHz $\mu \mathrm{s}$ |
| OUTPUT <br> Output Current <br> Short Circuit Protection | $\mathrm{R}_{\text {LOAD }}=0 \Omega$ | $\pm 15$ | $\begin{gathered} \pm 20 \\ \text { Indefinite } \end{gathered}$ |  | mA |
| POWER SUPPLY REQUIREMENTS |  |  |  |  |  |
| Voltage: $+V_{c c}$ <br>  $-V_{c c}$ <br>  $+V_{D 01}$ <br> Current: $+I_{c c}$ <br>  $-I_{c c}$ <br>  $+I_{\text {pol }}$ <br> Power Dissipation  | Operating <br> Operating <br> Nominal Voltages | $\begin{aligned} & +13.5 \\ & -13.5 \\ & +4.75 \end{aligned}$ | $\begin{gathered} +15 \\ -15 \\ +5 \\ 33 \\ 18 \\ 5 \\ 790 \end{gathered}$ | $\begin{gathered} +16.5 \\ -16.5 \\ +5.25 \\ 40 \\ 25 \\ 10 \\ 950 \end{gathered}$ | V <br> V <br> V <br> mA <br> mA <br> mA <br> mW |
| PERFORMANCE OVER TEMPERATURE |  |  |  |  |  |
| Specification Temperature Range <br> Sample/Hold Gain Error <br> Sample/Hold Offset Error <br> Sample/Hold Charge Offset Error <br> Droop Rate <br> Buffer Offset Error | $\begin{gathered} \mathrm{T}_{A} \text { Min to } T_{A} \operatorname{Max} \\ \mathrm{R}_{\text {sounce }}=0 \Omega \\ \mathrm{R}_{\text {sOURCE }} \leq 50 \Omega \\ \mathrm{R}_{\text {soURCE }} \leq 50 \Omega \\ \\ \mathrm{R}_{\text {SOURCE }} \leq 10 \mathrm{k} \Omega \end{gathered}$ | 0 | $\begin{gathered} \pm 1 \\ \pm 10 \\ \pm 10 \\ \pm 3 \end{gathered}$ | $\begin{gathered} +70 \\ \pm 5 \\ \pm 30 \\ \pm 80 \\ \pm 50 \\ \pm 15 \end{gathered}$ | $\begin{gathered} { }^{\circ} \mathrm{C} \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ \mu \mathrm{C} /{ }^{\mathrm{C}} \\ \mu \mathrm{~V} / \mu \mathrm{S} \\ \mu \mathrm{~V} / \mathrm{C} \end{gathered}$ |

NOTES: (1) Adjustable to zero. Tested and guaranteed for 0 to +10 V and $\pm 10 \mathrm{~V}$ ranges only. (2) Peak-to-peak based on $99.9 \%$ of all codes. (3) FSR means fullscale range and depends on the input range selected. (4) ADC conversion time is defined as the time that the Sample/Hold must remain in the Hold mode; i.e., the duration of the Sample/Hold command. This time must be added to the Sample/Hold acqusition time to obtain the total system throughput time. (5) Glven for reference only - this time overlaps with the ADC701 conversion time and does not affect system throughput rate.

## SPECIFICATIONS

## ELECTRICAL (COMBINED ADC701/SHC702)

$T_{A}=+25^{\circ} \mathrm{C}, 500 \mathrm{kHz}$ sampling rate, $\pm \mathrm{V}_{\mathrm{CC}}= \pm 15 \mathrm{~V}, \pm \mathrm{V}_{\mathrm{DO} 1}= \pm 5 \mathrm{~V},+\mathrm{V}_{\mathrm{DD2}}=+5 \mathrm{~V}$, and five minute warmup in a convection environment, $\pm 5 \mathrm{~V}$ input range unless otherwise noted.

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Sample Rate | Unadjusted | DC |  | 512 | kHz |
| Dynamic Nonlinearity |  |  | $\pm 0.002$ |  | \%FSR |
| Total Harmonic Distortion (THD) | $\mathrm{f}_{\mathrm{IN}}=20 \mathrm{kHz}(-0.3 \mathrm{~dB})$ |  | 0.00068 |  | \% |
|  | $\mathrm{f}_{\mathrm{IN}}=199 \mathrm{kHz}(-0.2 \mathrm{~dB})$ |  | 0.0078 |  | \% |
| Spurious-Free Dynamic Range (SFDR) | $\mathrm{f}_{\mathrm{N}}=20 \mathrm{kHz}(-0.3 \mathrm{~dB})$ |  | 107.1 |  | dB |
|  | $\mathrm{f}_{\text {IN }}=199 \mathrm{kHz}(-12 \mathrm{~dB})$ |  | 93.8 |  | dB |
| Two-Tone Intermodulation Distortion (IMD) | $\mathrm{f}_{1}=195 \mathrm{kHz}(-6.5 \mathrm{~dB}), \mathrm{f}_{2}=200 \mathrm{kHz}(-6.5 \mathrm{~dB})$ |  | -81.4 |  | dBC |
|  | $\mathrm{f}_{1}=195 \mathrm{kHz}(-12.5 \mathrm{~dB}), \mathrm{FF}_{2}=200 \mathrm{kHz}(-12.5 \mathrm{~dB})$ |  | -86.2 |  | dBC |
| Signal-to-Noise-Ratio (SNR) Total Power Dissipation | $\begin{aligned} & \mathrm{f}_{\mathrm{Nv}}= 5 \mathrm{kHz}(-0.5 \mathrm{~dB}) \\ & \text { Operating } \end{aligned}$ |  | 93 2.8 | 3.25 | ${ }_{\text {dB }}^{\text {W }}$ |

ADC701 MECHANICAL


## ADC701 PIN ASSIGNMENTS

| 1 | Bit 1/9 (Bit $1=$ MSB $)$ | 40 | $-V_{\text {Do }}(-5 V)$ Analog |
| :---: | :---: | :---: | :---: |
| 2 | Bit $2 / 10$ | 39 | Common (Analog) |
| 3 | Bit $3 / 11$ | 38 | $+\mathrm{V}_{\text {001 }}(+5 \mathrm{~V})$ Analog |
| 4 | Bit 4/12 | 37 | Reference (Gain) Adjust |
| 5 | Bit 5/13 | 36 | +10V Reference Output ${ }^{(2)}$ |
| 6 | Bit 6/14 | 35 | Common (Reference) |
| 7 | Bit 7/15 | 34 | DNC |
| 8 | Bit 8/16 | 33 | Common (Analog) |
| 9 | Clip Detect Output | 32 | +10V Reference Input ${ }^{(2)}$ |
| 10 | $+V_{\text {DD2 }}(+5 \mathrm{~V})$ Digital | 31 | Input ${ }^{(1)}$ |
| 11 | Common (Digital) | 30 | Input $C^{(1)}$ |
| 12 | Data Strobe | 29 | Common (Signal) |
| 13 | High/Low Byte Select | 28 | Input $B^{(1)}$ |
| 14 | Convert Command | 27 | Input $A^{(1)}$ |
| 15 | Sample/Hold Control(3) | 26 | $-\mathrm{V}_{\mathrm{cc}}(-15 \mathrm{~V})$ Analog |
| 16 | Common (Digital) | 25 | Common (Power) |
| 17 | Common (Digital) | 24 | $+\mathrm{V}_{\mathrm{cc}}(+15 \mathrm{~V}$ ) Analog |
| 18 | Clock Adjust | 23 | $\mathrm{DNC}^{(4)}$ |
| 19 | Common (Digital) | 22 | Offset Adjust |
| 20 | $+\mathrm{V}_{\text {OD2 }}(+5 \mathrm{~V})$ Digital | 21 | Offset Adjust |

NOTES: (1) Refer to Input Connection Table. (2) Reference Input is normally connected to Reference Output, unless an external 10 V reference is used. (3) Sample/Hold Control goes high to activate Hold mode. (4) DNC $=$ Do Not Connect.

## ADC701 ORDERING INFORMATION

|  | ADC701 |
| :--- | :--- | :--- |
| Basic Model Number |  |
| Performance Grade Code |  |
| K: $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ Ambient Temperature |  |
| $\mathrm{J}:+15^{\circ} \mathrm{C}$ to $+55^{\circ} \mathrm{C}$ Ambient Temperature |  |
| Package Code |  |
| H: Metal and Ceramic |  |

## ADC701 ABSOLUTE MAXIMUM RATINGS

|  |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

 ADC701 OUTPUT CODING| INPUT LEVEL <br> (Exact Center of Code) | NOMINAL INPUT VOLTAGE TO ADC701 (Multiply by -1 for SHC702 Input Voltage) |  |  | OUTPUT CODE ( 1 = Logic High) <br> MSB <br> LS | $\begin{gathered} \text { CLIP } \\ \text { DETECT } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\begin{aligned} & \text { 0-10V RANGE } \\ & (1 \mathrm{LSB}=153 \mu \mathrm{~V}) \end{aligned}$ | $\begin{aligned} & \pm 10 \mathrm{~V} \text { RANGE } \\ & (1 \mathrm{LSB}=305 \mu \mathrm{~V} \end{aligned}$ | $\begin{gathered} \pm 5 V \text { RANGE } \\ (1 \mathrm{LSB}=153 \mu \mathrm{~V}) \end{gathered}$ |  |  |
| $\begin{gathered} \text { Underrange } \\ \text {-FS } \\ - \text { FS }+1 \text { LSB } \\ \hline \end{gathered}$ |  | $\begin{gathered} <-10.000153 \mathrm{~V} \\ -10 \mathrm{~V} \\ -9.999695 \mathrm{~V} \end{gathered}$ | $\begin{gathered} <-5.000076 \mathrm{~V} \\ -5 \mathrm{~V} \\ -4.999847 \mathrm{~V} \end{gathered}$ | 0000000000000000 0000000000000000 0000000000000001 | $\begin{aligned} & 1 \\ & 0 \\ & 0 \end{aligned}$ |
| $-3 / 4 \mathrm{FS}$ $-1 / 2 \mathrm{FS}$ $-1 / 4 \mathrm{FS}$ | $\begin{gathered} +1.25 \mathrm{~V} \\ +2.5 \mathrm{~V} \\ +3.75 \mathrm{~V} \end{gathered}$ | $\begin{gathered} -7.5 \mathrm{~V} \\ -5 \mathrm{~V} \\ -2.5 \mathrm{~V} \end{gathered}$ | $\begin{gathered} -3.75 \mathrm{~V} \\ -2.5 \mathrm{~V} \\ -1.25 \mathrm{~V} \end{gathered}$ | 0010000000000000 0100000000000000 0110000000000000 | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ |
| $\begin{gathered} \text {-1LSB } \\ \text { Mid-Scale } \\ +1 \text { LSB } \end{gathered}$ | $\begin{gathered} +4.999847 \mathrm{~V} \\ +5 \mathrm{~V} \\ +5.000153 \mathrm{~V} \end{gathered}$ | $-305 \mu \mathrm{~V}$ OV $+305 \mu \mathrm{~V}$ | $-153 \mu \mathrm{~V}$ OV $+153 \mu \mathrm{~V}$ | 0111111111111111 1000000000000000 1000000000000001 | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ |
| $\begin{aligned} & +1 / 4 \mathrm{FS} \\ & +1 / 2 \mathrm{FS} \\ & +3 / 4 \mathrm{FS} \end{aligned}$ | $\begin{gathered} +6.25 \mathrm{~V} \\ +7.5 \mathrm{~V} \\ +8.75 \mathrm{~V} \end{gathered}$ | $\begin{gathered} +2.5 \mathrm{~V} \\ +5 \mathrm{~V} \\ +7.5 \mathrm{~V} \end{gathered}$ | $\begin{gathered} +1.25 \mathrm{~V} \\ +2.5 \mathrm{~V} \\ +3.75 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 1010000000000000 \\ & 1100000000000000 \\ & 1110000000000000 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ |
| $\begin{gathered} \text { +FS -2LSB } \\ \text { +FS - 1LSB } \\ \text { Overrange } \end{gathered}$ | $\begin{gathered} +9.999695 \mathrm{~V} \\ +9.999847 \mathrm{~V} \\ >+9.999924 \mathrm{~V} \end{gathered}$ | $\begin{gathered} +9.99939 \mathrm{~V} \\ +9.999695 \mathrm{~V} \\ >+9.999847 \mathrm{~V} \end{gathered}$ | $\begin{gathered} +4.999695 \mathrm{~V} \\ +4.999847 \mathrm{~V} \\ >+4.999924 \mathrm{~V} \end{gathered}$ | 1111111111111110 1111111111111111 1111111111111111 | $\begin{aligned} & 0 \\ & 0 \\ & 1 \end{aligned}$ |

SHC702 MECHANICAL


## SHC702 PIN ASSIGNMENTS

| 1 | Sample/Hold Output | 24 | $+\mathrm{V}_{\mathrm{cc}}(+15 \mathrm{~V})$ Analog |
| :---: | :---: | :---: | :---: |
| 2 | $N C^{(3)}$ | 23 | Common (Power) |
| 3 | NC | 22 | $-V_{c c}(-15 V)$ Analog |
| 4 | NC | 21 | Common (Analog) |
| 5 | NC | 20 | NC |
| 6 | NC | 19 | NC |
| 7 | NC | 18 | NC |
| 8 | NC | 17 | Buffer Amp Input ${ }^{(2)}$ |
| 9 | $+\mathrm{V}_{\text {DO1 }}(+5 \mathrm{~V})$ Analog | 16 | NC |
| 10 | Common (Digital) | 15 | Common (Signal) |
| 11 | Hold Input(1) | 14 | Buffer Amp Output |
| 12 | Hold Input ${ }^{11}$ | 13 | Analog Input |

NOTES: (1) Hold mode is activated only when pin 12 is low and pin 11 is high. For normal use with ADC701, pin 12 is grounded and pin 11 is connected to ADC701 Sample/Hold control (ADC701 pin 15). (2) If the buffer amp is not used, pin 17 should be grounded. (3) NC = No Internal Connection.

## SHC702 ORDERING INFORMATION



## SHC702 ABSOLUTE MAXIMUM RATINGS

|  |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

## TYPICAL DYNAMIC PERFORMANCE (ADC701/SHC702)




TWO-TONE INTERMODULATION RESPONSE,


|  | Frequency 1 | 194.976806641 kHz |  |
| :---: | :---: | :---: | :---: |
|  | Frequency 2 | 199.981 | 3 kHz |
| $f_{1}$ | -6.8 dB | $3>\mathrm{f}_{1}+2 \mathrm{f}_{2}$ | -96.0 dB |
| $\mathrm{f}_{2}$ | -6.3 dB | 4> $2 t_{1}+t_{2}$ | -96.8 dB |
| 1> $f_{1}+f_{2}$ | -87.7 dB | $5>\mathrm{f}_{1}-2 \mathrm{f}_{2}$ | -104.9 dB |
| 2> $\mathrm{f}_{1}-\mathrm{f}_{2}$ | -88.8 dB | $6>2 t_{1}-f_{2}$ | -109.0 dB |

NOTE: For figures above, sampling rate $=500.0000000000 \mathrm{kHz} .16,384$ point FFT, non-windowed. Noise floor limited by synthesized generators.


## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## THEORY OF OPERATION

The ADC701 uses a three-step subranging architecture, meaning that the analog-to-digital conversion is performed in three passes which constitute coarse, medium and fine approximations of the input signal. Refer to Figures 1 and 2 for simplified block diagrams of the system.
Before the input signal is presented to the ADC, it must be sampled with high linearity and low aperture error by the sample/hold amplifier.
In the SHC702, the sampling switch is placed at the summing junction (virtual ground) of a high speed FET amplifier (Figure 1). This arrangement maintains constant charge injection independent of the signal amplitude, which is critically important for good linearity performance. The sampling switch itself is a high speed DMOS FET whose gate is driven from a fast-slewing control signal, thus minimizing the time aperture between the fully closed (sample mode) and the fully open (hold mode) states of the switch. The signal voltage is held across the feedback capacitor, forcing the op-amp to maintain a constant output voltage for the duration of the $\mathrm{A} / \mathrm{D}$ conversion. Feedthrough from the input, already low due to the MOSFET's low capacitance, is further reduced by clamping the summing point to ground with another FET.

The ADC701 input voltage is converted to a current through the input scaling resistors (Figure 2), and this current is applied to the summing junction (virtual ground) of error amplifier $A_{1}$. The current output of the DAC ( 0 to 2 mA ) is also applied to the summing point. If bipolar operation is selected, the 10 V reference output is applied to input D , creating a 1 mA offset current which sums with the input current.


FIGURE 1. Simplified Block Diagram of the SHC702.


FIGURE 2. Simplified Block Diagram of the ADC701.

At the beginning of each conversion, the DAC is reset to midscale so that its output current is exactly 1 mA . This 1 mA is subtracted from the input signal current. The difference current flows through Rf and appears as an error voltage at the output of $A_{1}$.
During the first pass, the programmable gain amplifier (PGA) is set to unity gain, which matches the error voltage range to the input range of the flash ADC. The error signal is digitized to 7-bit resolution by the flash ADC, creating a coarse approximation of the digital output value, which is then applied to the DAC.
Since the DAC output is now approximately equal to the input signal current, the remaining difference current flowing through Rf is small-ideally less than $1 / 128$ of full scale, which is due to the built-in quantizing uncertainty of the 7bit flash ADC. However, other sources of error (e.g., integral and differential nonlinearity of the flash ADC, gain and offset of the PGA, settling and noise errors throughout the signal path) cause the possible error range to be significantly greater. In fact, the ADC701 is designed to handle remainder signals up to $1 / 32$ of full scale, which is four times the "ideal" value.
Therefore, the PGA is set during the second pass to a gain of 32 , allowing the small remainder signal to match the full range of the flash ADC. This is again digitized to 7-bit resolution and added to the previous result to create the "medium" approximation of the input signal. Because the full-scale range of the flash represents $1 / 32$ of the input signal's full range, the 7 -bit flash output is shifted right by 5 bits before being added to the original 7-bit "coarse" result, creating a 12 -bit word. There is an overlap of two bits because the two least significant bits of the first-pass result correspond to the two most significant bits of the secondpass result. This overlap in the adder is called "digital error correction"-the mechanism that allows nonideal remainders from the first pass to be corrected in the second pass.
The 12-bit approximation is applied once again to the DAC, causing the remaining difference current to become yet smaller. For the third pass, the PGA's gain is increased by another factor of 32 , and the remainder is again digitized by the flash ADC.
At this point in the conversion, all of the necessary data has been latched and it is no longer necessary to hold the analog signals from the sample/hold or the DAC. From a systems perspective, the conversion is now complete because the sample/hold is released to begin acquiring the next input sample and the DAC is reset to mid-scale for the next conversion. Meanwhile, the final result from the flash is added to the previous 12 -bit result. Again there is a two-bit overlap to allow for error correction. The adder output is monitored to prevent a digital "rollover" condition, so that the ADC clips properly at the signal extremes. The upper sixteen bits of the final adder result are stored in the ADC's output register, ready to be presented in byte-sequential form at the eight output data lines. The overrange or "clip" condition can also be detected externally by monitoring pin 9 . Refer to the section on ADC701 Digital I/O for further detail.

## INSTALLATION AND OPERATING INSTRUCTIONS

The ADC701/SHC702 combination is designed to be easy to use in a wide variety of applications, without sacrificing flexibility of the analog and digital interface.

## SHC702 INTERFACE

The connection diagram (Figure 3) shows the basic hookup. At the SHC702 input, the user may opt to connect the builtin FET buffer amplifier. The buffer is most useful in multichannel applications where the signal bandwidth is less than 100 kHz . In those applications, it serves to isolate the multiplexer output from the $1 \mathrm{k} \Omega$ input impedance of the sample/ hold. For higher frequency applications and for any system that does not require the very high impedance, the best results (lowest noise and distortion) will be achieved by driving the SHC702's analog input directly. If the buffer is not used, its input should be grounded to avoid random noise pickup and saturation of the buffer op-amp.
Only two connections are required between the SHC702 and the ADC701: SHC702 analog output to ADC701 input(s) and the digital Hold Command from the ADC701 to the SHC702. As always, it is best to avoid routing these analog and digital lines along parallel traces. Although the placement of the SHC702 relative to the ADC is not extremely critical, one good approach is to mount the SHC along one end of the ADC package as shown in Figure 4. This minimizes the length of the interconnections and keeps the digital lines well away from sensitive analog signals.

## ADC701 INPUT CONNECTIONS

The ADC input network has four separate terminals, allowing many different input ranges. These should be connected as indicated in Table I. Most users will take advantage of the ADC701's built-in reference circuit, which has very low noise and excellent temperature stability. To use the internal reference, it is only necessary to connect pin 36 (Reference Output) to pin 32 (Reference Input). To use an external 10V reference (to cause the ADC gain to track a system reference, for example), pin 36 is left unconnected and the external reference is applied to pin 32. If required, the ADC701 will typically accommodate a five to ten percent variation in the 10 V reference. External references should have very low noise to avoid degrading the excellent signal-to-noise ratio (SNR) of the ADC701.

| INPUT RANGE | CONNECT $V_{I N}$ TO | CONNECT Ref In TO |
| :---: | :---: | :---: |
| 0 to +10 V | Input $A$ and Input $D$ | - |
| $\pm 10 \mathrm{~V}$ | Input $A$ | Input D |
| $\pm 5 \mathrm{~V}$ | Input $A$ and Input $B$ | Input D |
| -10 V to 0 | Input $A$ and Input $B$ | Input $C$ and Input D |
| 0 to +5 V | Input $B$ and Input $C$ | - |

TABLE I. ADC701 Input Connection Table.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 3. ADC701/SHC702 Connection Diagram.

For Immediate Assistance, Contact Your Local Salesperson

## OFFSET, GAIN AND CONVERSION SPEED ADJUSTMENTS (OPTIONAL)

Adjustment of the reference voltage is the most straightforward way to adjust the ADC gain. For the internal reference, this is accomplished by connecting a $20 \mathrm{k} \Omega$ potentiometer as shown in Figure 3. This will provide a gain trim range of about $\pm 3 \%$. It is also possible to use external series or parallel resistance in the input network, but that is more cumbersome and usually will degrade the gain stability over temperature due to tempco (temperature coefficient) mismatches among the resistors.
ADC offset may be adjusted by connecting a $500 \mathrm{k} \Omega$ potentiometer to pins 21 and 22 , with the wiper connected through a series $30 \mathrm{k} \Omega$ resistor to ground as shown in Figure 3. This will provide an offset trim range of approximately $\pm 0.25 \%$ FSR. For a larger trim range of offset or gain, it is recommended that trims be accomplished elsewhere in the system.
The Clock Adjust input (pin 18) is intended primarily for small adjustments of the conversion time. However, this will rarely be necessary because the ADC701 is guaranteed to convert up to 512 kHz over the specified temperature range without external clock adjustment.

## POWER AND GROUND CONNECTIONS

Experience with testing and applying the ADC701 shows that it will perform well in most board layouts, provided that appropriate care is taken with grounding and bypassing.
Power supplies may be shared between the ADC701, SHC702 and other analog circuitry without difficulty. It is recommended that each power pin be locally bypassed to the ground plane with a high quality tantalum capacitor of at least $1 \mu \mathrm{~F}$. If at all possible, power should be derived from well-regulated linear supplies-switching power supplies will require much more effort for proper decoupling and are not recommended for this or any high performance wideband analog system.
The +5 V Digital supply pins, though not as sensitive to noise as the +5 V Analog pin, should nonetheless be kept as quiet as possible. If the system digital supply is noisy, then it is best to use the system +5 V analog supply for all of the +5 V connections on the ADC701 and SHC702 rather than trying to separate them. If only one +5 V supply is available and it is shared with other system logic, then extra bypassing and/ or supply filtering may be required.
The -5 V supply will operate with any voltage between -4.75 and -6 V . If -5 V is not available from the system supplies, then an industry-standard 7905 regulator may be used to derive -5 V from the -15 V supply.
All ground pins on both the ADC701 and the SHC702 should be connected directly to a common ground plane. This is true for both analog and digital grounds. However, it is also helpful to recognize where the digital ground currents flow in the system, and to provide PC board return paths for
potentially troublesome digital currents in addition to the ground plane connections. For example, the ADC701 output data lines will sink current (statically and/or dynamically) when in the low state. This current comes from the power supply that runs the interface logic, and so must return to that supply's ground. If the ground termination is placed such that this digital current will flow away from the ADC701, then the existing ground plane will suffice to carry the current. On the other hand, if the ground termination must be placed such that the digital current flows across the ADC or SHC layout, then it would be advisable to break the analog ground plane under the package (to stop the flow of current across the package) and to provide a separate trace (several centimeters wide) on another PC board layer to carry the digital return current from pins 11 and 19 to the termination point. If the ADC701 must interface into a fairly noisy digital environment, then another approach is to keep the first layer of latches and/or buffers connected to the ADC701 power and ground planes, so that the ADC itself is connected to "quiet" circuits with short return paths. This transfers the interface problem to the outputs of the latches, where it can be managed with less impact on the analog components.

## PHYSICAL INSTALLATION

The packages may be soldered directly into a PC board or mounted in low-profile machined pin sockets with good results. Use of tall (long lead length) sockets, adapters or headers is not recommended unless a local ground plane and bypass capacitors can be mounted directly under the packages.
In a room-temperature environment or inside an enclosure with moderate airflow, the ADC701 and SHC702 normally do not require heat-sinking. However, to keep the devices running as cool as possible, it is helpful to install a thin heattransfer plate under the packages to conduct heat into the ground plane. The plate may be made from metal (copper, aluminum or steel) or from a special heat-conductive material such as Sil-Pad ${ }^{(1)}$. The Sil-Pad material has the advantage of being electrically insulating and somewhat pliable, so that it will tend to distribute pressure evenly and conform to the package-an advantage in systems where the board may be flexed or subjected to vibration.

## PC BOARD LAYOUT EXAMPLE

Figure 4 is an example of a printed circuit layout that integrates the ADC701 and SHC702 into a four-layer PC board. The layout shown includes jumper options to set the ADC input range, and shows placement of the optional offset and gain adjust potentiometers. Note that the ground plane layer is on the component (top) side, which shields the components from digital signals on other layers and provides the possibility of using a simple heat sink plate as described above.

Or, Call Customer Service at 1-800-548-6132 (USA Only)


FIGURE 4. Example of Four-Layer PC Board Layout.

## ADC701 DIGITAL I/O

Refer to the timing diagram, Figure 5. The conversion process is initiated by a rising edge on the Convert Command input. This will immediately bring the sample/hold command output to a logic high state (Hold mode).
After the ADC701 conversion is completed (approximately $1.5 \mu \mathrm{~s}$ after the convert command edge), the Sample/Hold Command falls to a low state, enabling the sample/hold to begin acquisition of the next input sample. However, the ADC701 internal clock continues to run so that the output data may be processed.

There are two methods of reading data from the ADC:

1. Strobed Output-This will usually be the easiest and fastest method. The data are presented sequentially as high and low bytes of the total 16 -bit word. The sequence High-Low or Low-High is controlled by the state of the High/Low Byte Select input. The first byte is valid on the rising edge of the Data Strobe output; the second byte is valid on the falling edge.
2. Polled output-With this method, data strobes will occur as described above, but they are ignored by the user. Instead, the user waits until the Data Strobe output falls, and then manually selects high and low output data by means of the High/Low Byte Select input. This polling procedure may be carried out during the subsequent ADC conversion cycle, but two precautions must be observed: First, the user should avoid switching the High/Low Byte Select immediately before or after the next convert command. This will prevent digital switching noise from coupling into the system at the instant of analog sampling. Second, the polling sequence must be completed before the ADC begins to strobe out data from the subsequent conversion.

## OPTIONS FOR STROBED OUTPUT

There are several ways in practice to implement the logic interface. Figure 3 shows the simplest configurations. In order to convert the ADC701's byte-sequential data into 16-bit parallel form, the minimum requirement is for one single octal flip-flop, such as a 74 HC 574 or equivalent. This will latch the first byte on the rising edge of the ADC701 Data Strobe. Then the second byte becomes valid, and all 16 bits may be strobed to the outside system on the falling edge of the Data Strobe.
For better noise isolation of the ADC701 from the digital system, or if full three-state capability is required for the 16 output lines, a second octal flip-flop can be added as shown in the dashed lines of Figure 3. This will also require an inverter to convert the falling Data Strobe edge into a rising clock edge for the second flip-flop IC.
If it is desirable to have all 16 output lines change simultaneously (for example when driving a D/A converter), then a third octal flip-flop (not shown in Figure 3) may be added to re-latch the output of the first byte. By driving that device's clock also from the inverted Data Strobe, fully synchronous switching of the 16 output bits will be achieved.

## USING THE CLIP DETECT OUTPUT

The ADC701 provides a built-in Clip Detect signal on pin 9 which indicates an ADC overrange or underrange condition. The Clip Detect signal is only valid when the High Byte becomes valid as shown in Figure 5. Therefore, the simplest way to latch the Clip Detect signal is to provide an extra flipflop which is clocked on the same strobe edge as the High Byte flip-flop. Such a setup is illustrated in Figure 3. The Clip Detect signal remains at logic 0 under normal conditions, and indicates a clip condition by rising to a logic 1 .


NOTES: (1) Setup Time 28ns min, 37 ns typ. (2) Hold Time 30 ns min, 73 ns typ. (3) High Byte refers to ADC bits $1-8$, the most significant 8 bits. Also, the Clip Detect signal on pin 9 is valid simultaneously with High Byte. (4) Low Byte refers to ADC bits 9-16, the least significant bits.

FIGURE 5. ADC701 Interface Timing Diagram.

The latched version of Clip Detect may be used to generate an interrupt to the user's system computer, which would then launch a service routine to generate the appropriate alarms or corrective action. Another possible application would be to stretch the pulse using a monostable so that it would be easily visible when driving an LED waming lamp.
In some systems, it may be desirable to provide separate latched outputs for Underrange and Overrange. These conditions may be separately detected by using simple logic to implement the boolean equations:

> Underrange $=$ Clip Detect AND $\overline{\text { Anybit }}$
> Overrange $=$ Clip Detect AND Anybit
where "Anybit" is any one of the data output bits.
The Underrange and Overrange signals would then be latched into two separate flip-flops. A simple solution using a single ' 74 dual flip-flop and a single ' 00 quad NAND provides enough logic to implement the logic equations, with a spare NAND gate left over to use for creating the inverted Data Strobe signal.

## USING THE ADC701 AT MAXIMUM CONVERSION RATES

The ADC701 is guaranteed to accept Convert commands at a rate of $D C$ to 512 kHz over the specified operating temperature range. At a conversion rate of 500 kHz , the total throughput time of $2 \mu \mathrm{~s}$ allows for the $1.5 \mu \mathrm{~s}$ ADC conversion time plus 500 ns for the digital output timing and sample/hold acquisition time.
If the user tries to exceed the maximum conversion rate by a large amount, the Convert Command of conversion $\mathrm{N}+1$ will occur before the Data Strobe has fallen from conversion N . In such a situation, the ADC701 will simply ignore every other Convert command so the actual conversion rate will become half of the Convert command rate. Otherwise, the conversion will proceed normally. Note that the ADC timing slows down at high temperatures, so the frequency at which this occurs will vary with temperature-although it is still guaranteed to be greater than 512 kHz over the specified temperature range.
Another consideration for operation at very high rates is that the sample/hold acquisition time becomes shorter as the conversion rate is increased. Users will note that the available acquisition time becomes less than 550 ns at rates above 500 kHz , which is less than the typical SHC702 acquisition time for a 10 V step to $150 \mu \mathrm{~V}$ accuracy. However, the signal degradation is gradual as the acquisition time is shortenedeven at 512 kHz , there is enough time to acquire a 5 V step to better than $500 \mu \mathrm{~V}$. Also, most signal processing environments do not contain full-power signals at the Nyquist frequency, but rather show a rolloff of signal power at high frequencies. If the ability to acquire extremely large input changes at extremely high conversion rates is of paramount importance, the user may elect to use a Burr-Brown model SHC803 sample/hold instead-it is pin compatible with the SHC702 and provides much faster acquisition time at the expense of some extra noise and higher distortion at low input frequencies.

## TESTING THE ADC701/SHC702

The ADC701 and SHC702 together form a very high performance converter system and careful attention to test techniques is necessary to achieve accurate results. Spectral analysis by application of a Fast Fourier Transform (FFT) to the ADC digital output is the best method of examining total system performance. Attempts to evaluate the system by analog reconstruction through a D/A converter will usually prove unsatisfactory; assuming that the static and dynamic distortions of the D/A can be brought below the required level ( -110 dB ), the performance will still be beyond the range of presently available spectrum analyzers.
Even when the analysis is done using FFT techniques, several key issues must be addressed. First, the parameters of the FFT need to be adequate to perform the analysis and extract meaningful data. Second, the proper selection of test frequencies is critical for good results. Third, the limitations of commercial signal generators must be considered. These three points are addressed in later sections. Finally, the test board layout must follow the recommendations discussed on pages 8 through 10 .

## DYNAMIC PERFORMANCE DEFINITIONS

1. Total Harmonic Distortion (THD):
$10 \log \frac{\text { Harmonic Power (first } 9 \text { harmonics) }}{\text { Sinewave Signal Power }}$
2. Signal-to-Noise Ratio (SNR):
$10 \log \frac{\text { Sinewave Signal Power }}{\text { Noise Power }}$
3. Intermodulation Distortion (IMD):
$10 \log \frac{\text { IMD Product Power (RMS sum; to 3rd order) }}{\text { Sinewave Signal Power }}$
4. Spurious-Free Dynamic Range (SFDR):
$10 \log \frac{\text { Power of Peak Spurious Component }}{\text { Sinewave Signal Power }}$

IMD is referred to the larger of the test signals $f_{1}$ or $f_{2}$-not to the total signal power, which would result in a number approximately 6 dB "better." The zero frequency bin (DC) is not included in these calculations-it represents total offset of the $\mathrm{ADC}, \mathrm{SHC}$ and test equipment and is of little importance in dynamic signal processing applications.

## FFT Parameters

Accurate FFT analysis of 16-bit systems requires adequate computing hardware and software. The FFT length (number of points) should be relatively large-at least 4 K and preferably 16 K or larger. There are several reasons for this:

1. The converter itself has 64 K codes. Ideally, the test would guarantee that all codes are tested at least once. Practically
speaking, however, that would require immensely long FFTs ( $\gg 64 \mathrm{~K}$ points) or averaging of a large number of smaller FFTs. By using an FFT length of 4 K or greater and proper selection of the test frequencies, a very good statistical picture of the ADC performance will be obtained which shows the effect of any defects in the transfer function.
2. The noise floor of the output spectrum is not low enough if less than 4 K points are taken. Shorter FFTs have fewer bins to cover the output spectrum, so a larger fraction of the total system noise appears in each bin. Although the SNR of the ADC701/SCH702 system is in the range of -93 dB , the noise level of the available generators may increase the total measured noise power to -80 dB . Every doubling of the FFT length will spread the noise power among twice as many bins, resulting in a 3 dB reduction of the spectral noise floor. In order to resolve spurious components that are at the level of -110 dB , an average noise floor of less than -113 dB would be barely adequate. This requires at least 2048 bins in the output halfspectrum, corresponding to a 4 K -point FFT. Even at this level, it will be difficult or impossible to separate higher order harmonics in the ADC701 response from the average noise level, indicating that longer FFTs are desirable.
3. Following the guidelines for test frequency selection which are outlined in the next section, it becomes clear that longer FFTs allow a much wider choice of test frequencies without concern for sophisticated data windowing or code coverage problems.
Besides the consideration of FFT length, it is important to realize that the FFT calculations must be performed with high-precision arithmetic. The use of 32-bit fixed or floating point calculations will generally be inadequate because the noise floor due to calculation errors alone will interfere with the ADC performance data. Unfortunately, this consideration precludes the use of most DSP accelerator boards and similar hardware. In order to preserve the full dynamic range of the ADC output, it is best to use standard 64- or 80-bit arithmetic. To avoid excessively long calculation times, the FFT algorithm should be written in an efficiently compiled language and make use of techniques such as trigonometric look-up tables in software and dedicated floating-point coprocessors in hardware. There are several commercial software packages available from Burr-Brown and others that meet these requirements.

## SELECTION OF TEST FREQUENCIES

The FFT (and any similar DSP operation) treats the total time-domain record length as one cycle of an infinitely long
periodic signal. Therefore, if the end of the sampled record does not match up smoothly with the beginning, the output spectrum will contain serious errors known as leakage or truncation error ${ }^{(2)}$. This well-known problem is usually handled by applying a windowing function to the time-domain samples, suppressing the worst effects of the mismatch. However, the most often used windows such as Hanning, Hamming, raised cosine, etc., are completely inadequate for 16 -bit ADC testing. More sophisticated functions such as the four-sample Blackman-Harris window ${ }^{(3)}$ will provide much better results, although there still will be obvious spreading of the spectral lines.

The most successful approach is to eliminate the need for windowing by properly selecting the test signal frequency (or frequencies) in relation to the ADC sampling frequency ${ }^{(4)}$. If the time sample contains exactly an integer number of cycles, then there is no mismatch or truncation error. Another point to consider is that the sampling frequency should not be an exact integer multiple of the signal frequency, which would tend to reduce the number of different ADC codes that are tested and also tend to artificially concentrate quantization error in the harmonics of the test signal.
Both of these criteria are met by choosing an FFT length which is a power of two (the most standard and fastest to compute) and choosing a test frequency which causes an exact odd integer number of cycles to appear in the time record. In software, this selection can be accomplished very easily:

1. Determine the desired sampling frequency $f_{s}$.
2. Determine the desired input signal frequency $f_{\text {APpRox }}$.
3. Determine the FFT length N, which should be a power of 2 (e.g., 4096 or 16384).
4. Divide $f_{\text {APPRox }}$ by $f_{s}$, multiply the quotient by $N$, and round the result to the nearest odd integer. This is M , the number of cycles in the time record.
5. Multiply M by $\mathrm{f}_{\mathrm{s}}$ and divide by N to obtain the exact input signal frequency $f_{\text {Actual }}$.

## SIGNAL GENERATOR CONSIDERATIONS

To suppress leakage effects, the calculated ratio of $f_{s}$ to $\mathrm{f}_{\text {ACTUAL }}$ must be precisely maintained during the test. This requirement is met easily by the use of synthesized signal generators whose reference oscillators can be locked together. Other possible approaches include external phase locking of non-synthesized generators and direct digital synthesis techniques. If it is not possible to use phase-locked signals, then a Blackman-Harris window may be used as mentioned previously.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

Another key issue is the purity of both the signal and sampling frequency generators. The sampling clock's phase noise (jitter) will act as another source of SNR degradation. This is not serious as long as the jitter is random and the noise sidebands contain no sharp peaks. The HP3325 synthesizer is suitable for this purpose. The input signal generator will require more attention because its distortion will usually be greater than that of the ADC701/SHC702. Presently, the lowest distortion synthesized generator is the Brüel \& Kjær Model 1051 (or 1049). This is suitable for testing the system in the audio range. The upper frequency limit of the B\&K synthesizer is 200 kHz . Above 20 kHz , the distortion becomes a limiting factor, and low-pass filters must be inserted into the signal path to reduce the harmonic and spurious content.
As noted previously, the combined noise contributions of the signal generator and sampling clock generator far exceed the

SNR of the ADC701/SHC702 itself. The SNR has been measured separately by applying a highly filtered sinewave to the input, resulting in typical SNR performance of -93 dB . However, the filters employed to achieve this low-noise test stimulus are found to cause reactive loading of the signal source which results in increased distortion. Therefore it is best to separate the tests for SNR from those for THD and IMD, unless a suitably pure and low-noise signal can be generated.
Figures 6 and 7 show block diagrams of FFT test setups for the ADC701 and SHC702, summarizing the placement of the major components discussed above. The Typical Dynamic Performance section shows typical results obtained from testing the ADC701/SHC702 at a 500 kHz conversion rate, using 16 K samples for the FFT analysis.

FIGURE 6. FFT Test Configuration for Single-Tone Testing.


FIGURE 7. FFT Test Configuration for Two-Tone (Intermodulation) Testing.

## HISTOGRAM TESTING

The FFT provides an excellent measure of harmonic and intermodulation distortion. Low-order spurious products are primarily caused by integral nonlinearity of the SHC and ADC. The influence of differential linearity errors is harder to distinguish in a spectral plot-it may show up as highorder harmonics or as very minor variations in the overall appearance of the noise floor.
A more direct method of examining the differential linearity (DL) performance is by using the popular histogram test method ${ }^{(5)}$. Application of the histogram test to the ADC701/ SHC702 is relatively straightforward, though once again extra precision is required for a 16 -bit system compared to 8 or 12 -bit systems. Basically, this means that a very large number of samples are required to build an accurate statistical picture of each code width. If a histogram is taken using only one million points, then the average number of samples per code is less than fifteen. This is inadequate for good statistical confidence, and the resulting DL plot will look considerably worse than the actual performance of the
converter. In practice 10 to 20 million samples will demonstrate good results for a 16-bit system and expose any serious flaws in the DL performance. If the memory incrementing hardware can keep pace with the ADC701, then 20 million samples can be accumulated in well under one minute. The last figure on page six shows the results of a 19.6 million point histogram taken at an input frequency of 1 kHz .

## NOTES:

1. Available from Bergquist, 5300 Edina Industrial Blvd., Minneapolis, MN 55435 (612) 835-2322.
2. Brigham, E. Oran, The Fast Fourier Transform, Englewood Cliffs, N.J.: PrenticcHall, 1974.
3. Harris, Fredric J., "On the Use of Windows for Harmonic Analysis with the Discrete Fouricr Transform", Proceedings of the IEEE, Vol. 66, No. 1, January 1978, pp $51-$ 83.
4. Halbert, Joel M. and Belcher, R. Allan, "Selection of Test Signals for DSP-Based Testing of Digital Audio Systems", Joumal of the Audio Enginecring Society, Vol. 34, No. 7/8, July/August, 1986, pp 546-555.
5. "Dynamic Tests for A/D Converter Performance", Application Note AN-133, BurrBrown Corporation, Tucson, AZ, 1985.

ADC7802

# Autocalibrating, 4-Channel, 12-Bit ANALOG-TO-DIGITAL CONVERTER 

## FEATURES

- TOTAL UNADJUSTED ERROR $\leq 1 / 2 L S B$ OVER FULL TEMPERATURE RANGE
- FOUR-CHANNEL INPUT MULTIPLEXER
- LOW POWER: 10mW plus Power Down Mode

SINGLE SUPPLY: +5V

- FAST CONVERSION TIME: $8.5 \mu \mathrm{~s}$ Including Acquisition
- AUTOCAL: No Offset or Gain Adjust Required
- UNIPOLAR INPUTS: OV to 5V
- MICROPROCESSOR-COMPATIBLE INTERFACE
- INTERNAL SAMPLE/HOLD


## DESCRIPTION

The ADC7802 is a monolithic CMOS 12-bit A/D converter with internal sample/hold and four-channel multiplexer. An autocalibration cycle, occurring automatically at power on, guarantees a total unadjusted error within $\pm 1 / 2$ LSB over the specified temperature range, eliminating the need for offset or gain adjustment. The 5 V single-supply requirements and standard $\overline{\mathrm{CS}}, \overline{\mathrm{RD}}$, and $\overline{\mathrm{WR}}$ control signals make the part very easy to use in microprocessor applications. Conversion results are available in two bytes through an 8bit three-state output bus.
The ADC7802 is available in a 28 -pin plastic DIP and 28-lead PLCC, fully specified for operation over the industrial $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.


International Alrport Industrial Park - Malling Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tel: (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP . Telex: 066-6491 . FAX: (602) 889-1510 - Immedlate Product Info: (800) 548-6132

## SPECIFICATIONS

## ELECTRICAL

$V_{A}=V_{D}=V_{\text {REF }}=5 \mathrm{~V} \pm 5 \% ; V_{A} \geq V_{D} \geq V_{\text {fEF }}+; V_{\text {REF }}=A G N D=D G N D=0 V ; C L K=2 M H z$ external with $50 \%$ duty cycle,$T_{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, after calibration cycle at any temperature; unless otherwise specified.

| PARAMETER | CONDITIONS | ADC7802BP/ADC7802BN |  |  | UNTTS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| RESOLUTION |  |  |  | 12 | Bits |
| ANALOG INPUT <br> Voltage Input Range Input Capacitance On State Blas Current Off State Bias Current <br> On Resistance Multiplexer Off Resistance Multiplexer Channel Separation | $V_{\mathrm{REF}}+=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=0 \mathrm{~V}$ $\begin{gathered} T_{A}=25^{\circ} \mathrm{C} \\ T_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{gathered}$ <br> 500 Hz | 0 | $\begin{gathered} 50 \\ 100 \\ \\ 2 \\ 10 \\ 92 \\ \hline \end{gathered}$ | $5$ $10$ $100$ | V pF <br> nA <br> nA <br> nA <br> k $\Omega$ <br> $\mathrm{M} \Omega$ <br> dB |
| REFERENCE INPUT <br> For Specified Periormance: $V_{\text {ref }}{ }^{+}$ <br>  Input Reference Current | $\begin{gathered} V_{\text {GEF }}+\leq V_{A} \\ V_{\text {REF }}+=5 \mathrm{~V}, V_{\text {REF }}=0 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 2.5 \\ 0 \end{gathered}$ | $\begin{aligned} & 5 \\ & 0 \end{aligned}$ <br> 10 | $\begin{gathered} V_{A} \\ 1 \\ 100 \end{gathered}$ | $\begin{gathered} V \\ V \\ V \\ V \\ \mu A \end{gathered}$ |
| THROUGHPUT TIMING <br> Conversion Time With External Clock (Including Multiplexer Settling Time and Acquisition Time) <br> With Internal Clock Using <br> Recommended Clock Components <br> Analog Signal Bandwidth ${ }^{(2)}$ <br> Slew Rate ${ }^{(2)}$ <br> Multiplexer Settling Time to 0.01\% <br> Multiplexer Access Time | $\begin{gathered} C L K=2 \mathrm{MHz}, 50 \% \text { Duty Cycle } \\ C L K=1 \mathrm{MHz}, 50 \% \text { Duty Cycle } \\ C L K=500 \mathrm{kHz}, 50 \% \text { Duty Cycle } \\ T_{A}=+25^{\circ} \mathrm{C} \\ T_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{gathered}$ | 8 | $\begin{gathered} 10 \\ 500 \\ 460 \end{gathered}$ | 8.5 <br> 17 <br> 34 <br> 10 <br> 20 | $\mu s$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> Hz <br> $\mathrm{mV} / \mu \mathrm{s}$ <br> ns <br> ns |
| ACCURACY <br> Total Adjusted Error, ${ }^{(3)}$ All Channels <br> Differential Nonlinearity <br> No Missing Codes <br> Gain Error <br> Gain Error Drift <br> Offset Error <br> Offset Error Drift <br> Channel-to-Channel Mismatch <br> Power Supply Sensittitity | All Channels <br> Between Calibration Cycles <br> All Channels <br> Between Calibration Cycles $V_{A}=V_{D}=4.75 \mathrm{~V} \text { to } 5.25 \mathrm{~V}$ |  | arante <br> $\pm 0.2$ <br> $\pm 0.2$ <br> $\pm 1 / 8$ | $\pm 1 / 2$ <br> $\pm 1 / 2$ <br> $\pm 1 / 4$ <br> $\pm 1 / 4$ <br> $\pm 1 / 4$ | LSB LSB <br> LSB ppm $/{ }^{\circ} \mathrm{C}$ <br> LSB ppm $/{ }^{\circ} \mathrm{C}$ LSB LSB |
| DIGITAL INPUTS <br> All Pins Other Than CLK: $\mathbf{V}_{\mathbf{k}}$ <br> Input Current <br> CLK Input: $V_{n}$ <br> $V_{H}$ <br> In <br> 1 <br> $I_{n}$ | $\begin{gathered} T_{A}=+25^{\circ} \mathrm{C}, V_{m}=0 \text { to } V_{D} \\ T_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}, V_{\mathrm{w}}=0 \text { to } V_{D} \end{gathered}$ <br> Power Down Mode (D3 in SFR HIGH) | $2.4$ $3.5$ |  | $\begin{gathered} 0.8 \\ 1 \\ 10 \\ 0.8 \\ 10 \\ 1.5 \\ 100 \end{gathered}$ | V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> V <br> V <br> $\mu \mathrm{A}$ <br> mA <br> nA |
| DIGITAL OUTPUTS <br> $V_{a}$ <br> $V_{\mathrm{OH}}$ <br> Leakage Current <br> Output Capacitance | $\begin{gathered} I_{\text {smix }}=1.6 \mathrm{~mA} \\ I_{\text {soucce }}=200 \mu \mathrm{~A} \\ \text { High-Z State, } V_{\text {out }}=0 \mathrm{~V} \text { to } V_{0} \\ \text { High-Z State } \end{gathered}$ | $\begin{aligned} & 4 \\ & 4 \end{aligned}$ |  | $\begin{aligned} & 0.4 \\ & \pm 1 \\ & 15 \end{aligned}$ | $\begin{gathered} v \\ v \\ \mu A \\ p F \end{gathered}$ |
| POWER SUPPLIES <br> Supply Voltage for Specified Performance: $\mathbf{V}_{\boldsymbol{A}}$ <br> Supply Current: $I_{A}$ <br> Power Dissipation <br> Power Down Mode | $V_{A} \geq V_{D}$ <br> Logic Input Pins HIGH or LOW $\overline{W R}=\overline{\mathrm{RD}}=\overline{\mathrm{CS}}=\overline{\mathrm{BUSY}}=\mathrm{HIGH}$ <br> See Table III, Page 9 | $\begin{aligned} & 4.75 \\ & 4.75 \end{aligned}$ | $\begin{gathered} 5 \\ 5 \\ 1 \\ 1 \\ 10 \\ 50 \end{gathered}$ | $\begin{gathered} 5.25 \\ 5.25 \\ 2.5 \\ 2 \end{gathered}$ | V <br> V <br> mA <br> mA <br> mW <br> $\mu \mathrm{W}$ |
| TEMPERATURE RANGE Specification Storage |  | $\begin{aligned} & -40 \\ & -65 \end{aligned}$ |  | $\begin{array}{r} +85 \\ +150 \end{array}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

NOTES: (1) For ( $V_{\text {REF }}+$ )-( $V_{\text {PEF }}-$ ) as low as 2.5 V , the total error will typically not exceed $\pm 1$ LSB. (2) Faster signals can be accurately converted by using anexternal sample/ hold in front of the ADC7802. (3) After calibration cycle, without external adjustment. Includes gain (full scale) error, offset error, integral nonlinearity, differential nonlinearity, and drift.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES

$V_{A}=V_{D}=V_{\mathrm{FEF}^{+}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=\mathrm{AGND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise specified.



INTERNAL CLOCK FREQUENCY
vs TEMPERATURE


## ORDERING INFORMATION

| MODEL | MAXIMUM <br> TOTAL <br> ERROR, LSB | SPECIFICATION <br> TEMPERATURE <br> RANGE, ${ }^{\circ} \mathrm{C}$ | PACKAGE |
| :--- | :---: | :---: | :---: |
| ADC7802BN | $\pm 1 / 2$ | -40 to +85 | PLCC |
| ADC7802BP | $\pm 1 / 2$ | -40 to +85 | Plastic DIP |




INTERNAL CLOCK FREQUENCY
vs $\mathrm{R}_{\text {clock }}$


MECHANICAL


## N Package - 28-Pin Plastic LCC



NOTE: Leads in true position within $0.01^{\prime \prime}$ ( 0.25 mm ) R at MMC at seating plane. Pin numbers shown for reference only. Numbers may not be marked on package.

## ABSOLUTE MAXIMUM RATINGS



## THEORY OF OPERATION

ADC7802 uses the advantages of advanced CMOS technology (logic density, stable capacitors, precision analog switches, and iow power consumption) to provide a precise 12-bit analog-to-digital converter with on-chip sampling and four-channel analog-input multiplexer.
The input stage consists of an analog multiplexer with an address latch to select from four input channels.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

The converter stage consists of an advanced successive approximation architecture using charge redistribution on a capacitor network to digitize the input signal. A temperaturestabilized differential auto-zeroing circuit is used to minimize offset errors in the comparator. This allows offset errors to be corrected during the acquisition phase of each conversion cycle.
Linearity errors in the binary weighted main capacitor network are corrected using a capacitor trim network and correction factors stored in on-chip memory. The correction terms are calculated by a microcontroller during a calibration cycle, initiated either by power-up or by applying an external calibration signal at any time. During conversion, the correct trim capacitors are switched into the main capacitor array as needed to correct the conversion accuracy. This is faster than a complex digital error correction system, which could slow down the throughput rate. With all of the capacitors in both the main array and the trim array on the same chip, excellent stability is achieved, both over temperature and over time.
For flexibility, timing circuits include both an internal clock generator and an input for an external clock to synchronize with external systems. Standard control signals and threestate input/output registers simplify interfacing ADC7802 to most micro-controllers, microprocessors or digital storage systems.
Finally, this performance is matched with the low-power advantages of CMOS structures to allow a typical power consumption of 10 mW .

## PIN CONFIGURATIONS



## OPERATION

## BASIC OPERATION

Figure 1 shows the simple circuit required to operate ADC7802 in the Transparent Mode, converting a single input channel. A convert command on pin 20 ( $\overline{\mathrm{WR}}$ ) starts a conversion. Pin 22 ( $\overline{\mathrm{BUSY}}$ ) will output a LOW during the


FIGURE 1. Basic Operation.


## For Immediate Assistance, Contact Your Local Salesperson

conversion process (including sample acquisition and conversion), and rises only after the conversion is completed. The two bytes of output data can then be read using pin 18 ( $\overline{\mathrm{RD}}$ ) and pin 21 (HBE).

## STARTING A CONVERSION

A conversion is initiated on the rising edge of the $\overline{W R}$ input, with valid signals on A0, A1 and CS. The selected input channel is sampled for five clock cycles, during which the comparator offset is also auto-zeroed to below 1/4LSB of error. The successive approximation conversion takes place during clock cycles 6 through 17.
Figures 2 and 3 show the full conversion sequence and the timing to initiate a conversion.

## CALIBRATION

A calibration cycle is initiated automatically upon power-up (or after a power failure). Calibration can also be initiated by the user at any time by the rising edge of a minimum 100nswide LOW pulse on the $\overline{\text { CAL }}$ pin (pin 26), or by setting D1 HIGH in the Special Function Register (see SFR section). A
calibration command will initiate a calibration cycle, regardless of whether a conversion is in process. During a calibration cycle, convert commands are ignored.
Calibration takes 168 clock cycles, and a normal conversion ( 17 clock cycles) is added automatically. For maximum accuracy, the supplies and reference need to be stable during the calibration procedure. To ensure that supply voltages and reference voltages have settled and are stable, an intemal timer provides a waiting period of 42,425 clock cycles between power-up/power-failure and the start of the calibration cycle.

## READING DATA

Data from the ADC7802 is read in two 8-bit bytes, with the Low byte containing the 8 LSBs of data, and the High byte containing the 4 MSBs of data. The outputs are coded in straight binary (with $0 V=000$ hex, $5 V=$ FFF hex), and the data is presented in a right-justified format (with the LSB as the most right bit in the 16 -bit word). Two read operations are required to transfer the High byte and Low byte, and the bytes are presented according to the input level on the High Byte Enable pin (HBE).

PIN ASSIGNMENTS

| PIN * | NAME | DESCRIPTION |
| :---: | :---: | :---: |
| 1 | - SFR | Special Function Register. When connected to a microprocessor address pin, allows access to special functions through DO to D7. See the sections discussing the Special Function Register. If not used, connect to DGND. This pin has an internal pull-down. |
| 2 to 5 | AINO to AIN3 | Analog inputs. Channel 0 to channel 3. |
| 6 | $\mathrm{V}_{\text {feF }}+$ | Positive voltage reference input. Normally +5 V . Must be $\leq \mathrm{V}_{\mathrm{A}}$. |
| 7 | $\mathrm{V}_{\text {REF }}{ }^{-}$ | Negative voltage reference input. Normally OV. |
| 8 | DGND | Digital ground. DGND $=0 \mathrm{~V}$. |
| 9 | $V_{0}$ | Logic supply voltage. $V_{D}=+5 \mathrm{~V}$. Must be $\leq \mathrm{V}_{A}$ and applied after $\mathrm{V}_{A}$. |
| 10 to 17 <br> 10 <br> 11 <br> 12 <br> 13 <br> 14 <br> 15 <br> 16 17 <br> 17 | D0 to D7 <br> D7 <br> D6 <br> D5 <br> D4 <br> D3 <br> D2 <br> D1 <br> D0 | Data Bus InputOutput Pins. Normally used to read output data. See section on SFR (Special Function Register) for other uses. <br> When SFR is LOW, these function as follows: <br> Data Bit 7 if HBE is LOW; if HBE is HIGH, acts as converter status pin and is HIGH during conversion or calibration, goes <br> LOW after the conversion is completed. (Acts as an inverted BUSY.) <br> Data Bit 6 if HBE is LOW; LOW if HBE is HIGH. <br> Data Bit 5 if HBE is LOW; LOW if HBE is HIGH. <br> Data Bit 4 if HBE is LOW; LOW if HBE is HIGH. <br> Data Bit 3 if HBE is LOW; Data Bit 11 (MSB) if HBE is HIGH. <br> Data Bit 2 if HBE is LOW; Data Bit 10 if HBE is HIGH. <br> Data Bit 1 if HBE is LOW; Data Bit 9 if HBE is HIGH. <br> Data Bit 0 (LSB) if HBE is LOW; Data Bit 8 if HBE is HIGH. |
| 18 | $\overline{\mathrm{RD}}$ | Read Input. Active LOW; used to read the data outputs in combination with $\overline{\mathbf{C S}}$ and HBE. |
| 19 | $\overline{\mathrm{CS}}$ | Chip Select Input. Active LOW. |
| 20 | $\overline{W R}$ | Write Input. Active LOW; used to start a new conversion and to select an analog channel via address inputs AO and A1 in combination with $\overline{\mathrm{CS}}$. The minimum $\overline{\mathrm{WR}}$ pulse LOW width is 100 ns . |
| 21 | HBE | High Byte Enable. Used to select high or low data output byte in combination with $\overline{C S}$ and $\overline{\mathrm{RD}}$, or to select SFR. |
| 22 | BUSY | $\overline{\text { BUSY }}$ is LOW during conversion or calibration. $\overline{\text { BUSY }}$ goes HIGH after the conversion is completed. |
| 23 | CLK | Clock Input. For internaVexternal clock operation. For external clock operation, connect pin $\mathbf{2 3}$ to a $\mathbf{7 4}$ HC-compatible clock source. For internal clock operation, connect pin $\mathbf{2 3}$ per the clock operation description. |
| 24 to 25 | A0 to A1 | Address inputs. Used to select one of four analog input channels in combination with $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$. The address inputs are latched on the rising edge of WR or $\overline{\mathrm{CS}}$. |
| 26 | $\overline{\text { CAL }}$ | Calibration Input. A calibration cycle is initiated when $\overline{\mathrm{CAL}}$ is LOW. The minimum pulse width of $\overline{\mathrm{CAL}}$ is 100 ns . If not used, connect to $\mathrm{V}_{\mathrm{D}}$. In this case calibration is only initiated at power on, or with SFR. This pin has an internal pull-up. |
| 27 | AGND | Analog Ground. AGND $=0 \mathrm{~V}$. |
| 28 | $V_{A}$ | Analog Supply. $V_{A}=+5 \mathrm{~V}$. Must be $\geq \mathrm{V}_{\mathrm{D}}$ and $\mathrm{V}_{\text {REF }}+$. |

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

The bytes can be read in either order, depending on the status of the HBE input. If HBE changes while $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$ are LOW, the output data will change to correspond to the HBE input. Figure 4 shows the timing for reading first the Low byte and then the High byte.
ADC7802 provides two modes for reading the conversion results. At power-up, the converter is set in the Transparent Mode.

## TRANSPARENT MODE

This is the default mode for ADC7802. In this mode, the conversion decisions from the successive approximation register are latched into the output register as they are made. Thus, the High byte (the 4 MSBs ) can be read after the end of the ninth clock cycle (five clock cycles for the mux settling, sample acquisition and auto-zeroing of the comparator, followed by the four clock cycles for the 4MSB deci-


FIGURE 2. Converter Timing.


FIGURE 3. Write Cycle Timing (for initiating conversion or calibration).


FIGURE 4. Read Cycle Timing.
sions.) The complete 12-bit data is available after $\overline{\text { BUSY }}$ has gone HIGH, or the internal status flag goes LOW (D7 when HBE is HIGH).

## LATCHED OUTPUT MODE

This mode is activated by writing a HIGH to D0 and LOWs to D1 to D7 in the Special Function Register with $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ LOW and SFR and HBE HIGH. (See the discussion of the Special Function Register below.)
In this mode, the data from a conversion is latched into the output buffers only after a conversion is complete, and remains there until the next conversion is completed. The conversion result is valid during the next conversion. This allows the data to be read even after a new conversion is started, for faster system throughput.

## TIMING CONSIDERATIONS

Table I and Figures 3 through 8 show the digital timing of ADC7802 under the various operating modes. All of the critical parameters are guaranteed over the full $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ operating range for ease of system design.

## SPECIAL FUNCTION REGISTER (SFR)

An internal register is available, either to determine additional data conceming the ADC7802, or to write additional instructions to the converter. Access to the Special Function Register is made by driving SFR HIGH.
Table II shows the data in the Special Function Register that will be transferred to the output bus by driving HBE HIGH (with SFR HIGH) and initiating a read cycle (driving $\overline{\mathrm{RD}}$ and $\overline{\mathrm{CS}}$ LOW with $\overline{\mathrm{WR}}$ HIGH as shown in Figure 4.) The Power Fail flag in the SFR is set when the power supply falls below about 3 V . The flag also means that a new calibration has been started, and any data written to the SFR has been lost. Thus, the ADC7802 will again be in the Transparent Mode. Writing a LOW to D5 in the SFR resets the Power Fail flag. The Cal Error flag in the SFR is set when an overflow occurs during calibration, which may happen in very noisy systems. It is reset by starting a calibration, and remains low after a calibration without an overflow is completed.


NOTES: (1) All input control signals are specified with $t_{\text {RASE }}=t_{\text {FNLI }}=20 \mathrm{~ns}(10 \%$ to $90 \%$ of 5 V$)$ and timed from a voltage level of 1.6 V . Data is timed from $\mathrm{V}_{\text {RH }}$. $\mathrm{V}_{\mathrm{k}}$, $V_{O H}$ or $V_{\alpha}$. (2) The internal RD pulse is performed by a NOR wiring of $\overline{C S}$ and $\overline{\mathrm{AD}}$. The internal WR pulse is performed by a NOR wiring of $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$. (3) Figures 7 and 8 show the measurement circuits and pulse diagrams for testing transitions to and from $\mathrm{Hi}-\mathrm{Z}$ states.

TABLE I. Timing Specifications (CLK $=1 \mathrm{MHz}$ external, $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ ).


FIGURE 5. Writing to the SFR.


FIGURE 6. Reading the SFR.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

Writing a HIGH to D3 in the FSR puts the ADC7802 in the Power Down Mode. Power consumption is reduced to $50 \mu \mathrm{~W}$ and D3 remains HIGH. To exit Power Down Mode, either write a LOW to D3 in the SFR, or initiate a calibration by sending a LOW to the CAL pin or writing a HIGH to D1. During Power Down Mode, a pulse on $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ will initiate a single conversion, then the ADC7802 will revert to power down.
Table III shows how instructions can be transferred to the Special Function Register by driving HBE HIGH (with SFR HIGH) and initiating a write cycle (driving $\overline{\mathrm{WR}}$ and $\overline{\mathrm{CS}}$ LOW with $\overline{\mathrm{RD}}$ HIGH.) The timing is shown in Figure 3. Note that writing to the SFR also initiates a new conversion.

## CONTROL LINES

Table IV shows the functions of the various control lines on the ADC7802. The use of standard $\overline{\mathrm{CS}}, \overline{\mathrm{RD}}$ and $\overline{\mathrm{WR}}$ control signals simplifies use with most microprocessors. At the same time, flexibility is assured by availability of status information and control functions, both through the SFR and directly on pins.

## INSTALLATION

## INPUT BANDWIDTH

From the typical performance curves, it is clear that ADC7802 can accurately digitize signals up to 500 Hz , but distortion
will increase beyond this point. Input signals slewing faster than $8 \mathrm{mV} / \mu \mathrm{s}$ can degrade accuracy. This is a result of the high-precision auto-zeroing circuit used during the acquisition phase. For applications requiring higher signal bandwidth, any good external sample/hold, like the SHC5320, can be used.

## INPUT IMPEDANCE

ADC7802 has a very high input impedance (input bias current over temperature is 100 nA max), and a low 50 pF

| PIN | FUNCTION | DESCRIPTION |
| :---: | :--- | :--- |
| DO | Mode Status | If LOW, Transparent Mode enabled for <br> data latches. If HIGH, Latched Output <br> Mode enabled. |
| D1 | CAL Flag | If HIGH, calibration cycle in progress. <br> R2 <br> R3 <br> If HIGHed for factory use. |
| D4 Power Down Mode. |  |  |
| R5 | Power Down Status | POWER FAIL Flag |
| D6 | If HIGH, a power supply failure has <br> occurred. (Supply fell below 3V.) <br> If HIGH, an overfiow occured during <br> calibration. |  |
| D7 | BUSY Flag | If HIGH, conversion or calibration in <br> progress. |

NOTE: These data are tranferred to the bus when a read cycle is initiated with SFR and HBE HIGH. Reading the SFR with SFR HIGH and HBE LOW is reserved for factory use at this time, and will yield unpredictable data.

TABLE II. Reading the Special Function Register.

|  | $\overline{\text { CS }} \overline{W R}$ | SFR/HBE | D0 | D1 | D3 | D5 | D7 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Enables Transparent Mode for Data Latches. | LOW | HIGH | LOW | X | LOW | X | LOW |
| Enables Latched Output Mode for Data Latches. | LOW | HIGH | HIGH | X | LOW | X | LOW |
| LOW |  |  |  |  |  |  |  |
| Initiates Calibration Cycle. | LOW | HIGH | X | HIGH | LOW | X | LOW |
| Resets Power Fail flag. | LOW | HIGH | X | X | LOW | LOW | LOW |
| Activates Power Down Mode | LOW | HIGH | X | X | HIGH | X | LOW |

NOTES: (1) in Power Down Mode, a pulse on $\overline{C S}$ and $\overline{W R}$ will initiate a single conversion, then the ADC7802 will revert to power down. (2) $X$ means it can be either HIGH or LOW without affecting this action. Writing HIGH to D2, D3, D4 or D6, or writing with SFR HIGH and HBE LOW, may result in unpredictable behavior. These modes are reserved for factory use at this time.

TABLE III. Writing to the Special Function Register.

| $\overline{\text { CS }}$ | $\overline{\text { RD }}$ | $\overline{W R}$ | SFR | HBE | $\overline{\text { CAL }}$ | BUSY | OPERATION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| X | $x$ | $x$ | X | X | $0 \uparrow 1$ | $X$ | Initiates calibration cycle. |
| X | $x$ | X | X | X | X | 0 | Conversion or calibration in process. Inhibits new conversion from starting. |
| 1 | $x$ | X | X | X | 1 | X | None. Outputs in $\mathrm{Hi}-\mathrm{Z}$ State. |
| 0 | 1 | $0 \uparrow 1$ | 0 | X | 1 | 1 | Initiates conversion. |
| 0 | 0 | 1 | 0 | 0 | 1 | X | Low byte conversion results output on data bus. |
| 0 | 0 | 1 | 0 | 1 | 1 | X | High byte conversion results output on data bus. |
| 0 | 1 | 0 | 1 | 1 | 1 | 1 | Write to SFR and rising edge on WR initiates conversion. |
| 0 | 0 | 1 | 1 | 1 | 1 | $x$ | Contents of SFR output on data bus. |
| 0 | 1 | 0 | 1 | 0 | 1 | X | Reserved for factory use. |
| 0 | 0 | 1 | 1 | 0 | 1 | X | Reserved for factory use. (Unpredictable data on data bus.) |

TABLE IV. Control Line Functions.
input capacitance. To ensure a conversion accurate to 12 bits, the analog source must be able to charge the 50 pF and settle within the first five clock cycles after a conversion is initiated. During this time, the input is also very sensitive to noise at the analog input, since it could be injected into the capacitor array.
In many applications, a simple passive low-pass filter as shown in Figure 9a can be used to improve signal quality. In this case, the source impedance needs to be less than $5 \mathrm{k} \Omega$ to keep the induced offset errors below $1 / 2 \mathrm{LSB}$, and to meet the acquisition time of five clock cycles. The values in Figure 9a meet these requirements, and will maintain the full power bandwidth of the system. For higher source impedances, a buffer like the one in Figure 9b should be used.

## INPUT PROTECTION

The input signal range must not exceed $\pm \mathrm{V}_{\text {REF }}$ or $\mathrm{V}_{\mathrm{A}}$ by more than 0.3 V .
The analog inputs are internally clamped to $\mathrm{V}_{\mathrm{A}}$. To prevent damage to the ADC7802, the current that can flow into the inputs must be limited to 20 mA . One approach is to use an external resistor in series with the input filter resistor. For example, a $1 \mathrm{k} \Omega$ input resistor allows an overvoltage to 20 V without damage.


FIGURE 7. Measuring Active LOW to/from Hi-Z State.

## REFERENCE INPUTS

A $10 \mu \mathrm{~F}$ tantalum capacitor is recommended between $\mathrm{V}_{\mathrm{REF}}+$ and $V_{\text {REF }}$ - to insure low source impedance. These capacitors should be located as close as possible to the ADC7802 to reduce dynamic errors, since the reference provides packets of current as the successive approximation steps are carried out.
$\mathrm{V}_{\mathrm{REF}}+$ must not exceed $\mathrm{V}_{\mathrm{A}}$. Although the accuracy is specified with $\mathrm{V}_{\mathrm{REF}}+=5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{REF}}=0 \mathrm{~V}$, the converter can function with $\mathrm{V}_{\text {REF }}+$ as low as 2.5 V and $\mathrm{V}_{\text {REF }}-$ as high as 1 V . As long as there is at least a 2.5 V difference between $\mathrm{V}_{\text {REF }}{ }^{+}$ and $\mathrm{V}_{\text {REF }}{ }^{-}$, the absolute value of errors does not change significantly, so that accuracy will typically be within $\pm 1$ LSB. ( $1 / 2 L S B$ for a 5 V span is $610 \mu \mathrm{~V}$, which is 1LSB for a 2.5 V span.)
The power supply to the reference source needs to be considered during system design to prevent $\mathrm{V}_{\mathrm{REF}}+$ from exceeding (or overshooting) $\mathrm{V}_{\mathrm{A}}$, particularly at power-on. Also, after power-on, if the reference is not stable within 42,425 clock cycles, an additional calibration cycle may be needed.

## POWER SUPPLIES

The digital and analog power supply lines to the ADC7802 should be bypassed with $10 \mu \mathrm{~F}$ tantalum capacitors as close


FIGURE 8. Measuring Active HIGH to/from Hi-Z State.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

to the part as possible. Although ADC7802 has excellent power supply rejection, even for higher frequencies, linear regulated power supplies are recommended.

Care should be taken to insure that $V_{D}$ does not come up before $\mathrm{V}_{\mathrm{A}}$, or permanent damage to the part may occur. Figure 10 shows a good supply approach, powering both $\mathrm{V}_{\mathrm{A}}$ and $V_{D}$ from a clean linear supply, with the $10 \Omega$ resistor between $V_{A}$ and $V_{D}$ insuring that $V_{D}$ comes up after $V_{A}$. This is also a good method to further isolate the ADC7802 from digital supplies in a system with significant switching currents that could degrade the accuracy of conversions.

## GROUNDING

To maximize accuracy of the ADC7802, the analog and digital grounds are not connected internally. These points should have very low impedance to avoid digital noise feeding back into the analog ground. The $\mathrm{V}_{\text {REF }}$-pin is used as the reference point for input signals, so it should be connected directly to AGND to reduce potential noise problems.

## EXTERNAL CLOCK OPERATION

The circuitry required to drive the ADC7802 clock from an external source is shown in Figure 1la. The external clock must provide a 0.8 V max for LOW and a 3.5 V min for HIGH , with rise and fall times that do not exceed 200 ns . The minimum pulse width of the external clock must be 300 ns . Synchronizing the conversion clock to an extemal system clock is recommended in microprocessor applications to prevent beat-frequency problems.
Note that the electrical specification tables are based on using an external 2 MHz clock. Typically, the specified accuracy is maintained for clock frequencies between 0.5 and 2.4 MHz .

## INTERNAL CLOCK OPERATION

Figure 11b shows how to use the internal clock generating circuitry. The clock frequency depends only on the value of the resistor, as shown in "Internal Clock Frequency vs $\mathrm{R}_{\text {clock" }}$ in the Typical Performance Curves section.
The clock generator can operate between 100 kHz and 2 MHz . With $\mathrm{R}=100 \mathrm{k} \Omega$, the clock frequency will nominally be 800 kHz . The internal clock oscillators may vary by up to $20 \%$ from device to device, and will vary with temperature,


FIGURE 9. Input Signal Conditioning.
as shown in the typical performance curves. Therefore, use of an external clock source is preferred in many applications where control of the conversion timing is critical, or where multiple converters need to be synchronized.

## APPLICATIONS

## BIPOLAR INPUT RANGES

Figure 12 shows a circuit to accurately and simply convert a bipolar $\pm 5 \mathrm{~V}$ input signal into a unipolar 0 to 5 V signal for conversion by the ADC7802, using a precision, low-cost complete difference amplifier, INA 105.
Figure 13 shows a circuit to convert a bipolar $\pm 10 \mathrm{~V}$ input signal into a unipolar 0 to 5 V signal for conversion by the ADC7802. The precision of this circuit will depend on the matching and tracking of the three resistors used.
To trim this circuit for full 12-bit precision, R2 and R3 need to be adjustable over appropriate ranges. To trim, first have the ADC7802 converting continually and apply +9.9927 V ( $+10 \mathrm{~V}-1.5 \mathrm{LSB}$ ) at the input. Adjust R3 until the ADC7802 output toggles between the codes FFE hex and FFF hex. This makes R3 extremely close to R1. Then, apply -9.9976 V ( -10 V +0.5 LSB ) at the input, and adjust R2 until the ADC7802


FIGURE 10. Power Supply and Reference Decoupling.


FIGURE 11. Internal Clock Operation.
output toggles between 000 hex and 001 hex. At each trim point, the current through the third resistor will be almost zero, so that one trim iteration will be enough in most cases. More iterations may be required if the op amp selected has large offset voltage or bias currents, or if the +5 V reference is not precise.
This circuit can also be used to adjust gain and offset errors due to the components preceding the ADC7802, to match the performance of the self-calibration provided by the converter.

## INTERFACING TO MOTOROLA MICROPROCESSORS

Figure 14 shows a typical interface to Motorola microprocessors, while Figure 15 shows how the result can be placed in register DO.

Conversion is initiated by a write instruction decoded by the address decoder logic, with the lower two bits of the address bus selecting an ADC input channel, as follows:


FIGURE 12. $\pm 5$ V Input Range.


FIGURE 14. Interface to Motorola Microprocessors.

## MOVE.W DO, ADC-ADDRESS

The result of the conversion is read from the data bus by a read instruction to ADC-ADDRESS as follows:

## MOVEP.W \$000 (ADC-ADDRESS), D0

This puts the 12 -bit conversion result in the DO register, as shown in Figure 15. The address decoder must pull down $\overline{\text { ADC_CS }}$ at ADC-ADDRESS to access the Low byte and ADC-ADDRESS +2 to access the High byte.

## INTERFACING TO INTEL MICROPROCESSORS

Figure 16 shows a typical interface to Intel.
A conversion is initiated by a write instruction to address $\overline{\text { ADC_CS. Data pins DO0 and DO1 select the analog input }}$ channel. The $\overline{B U S Y}$ signal can be used to generate a microprocessor interrupt (INT) when the conversion is completed.
A read instruction from the $\overline{\mathrm{ADC}} \mathbf{C S}$ address fetches the Low byte, and a read instruction from the $\overline{\text { ADC_CS }}$ address +2 fetches the High byte.


FIGURE 13. $\pm 10 \mathrm{~V}$ Input Range.


FIGURE 16. Interface to Intel Microprocessors.


FIGURE 15. Conversion Results in Motorola Register D0.


## 16-Bit Audio ANALOG-TO-DIGITAL CONVERTER

## FEATURES

- LOW COST/HIGH PERFORMANCE 16-BIT AUDIO A/D CONVERTER
- FAST $5 \mu \mathrm{~s}$ MAX CONVERSION TIME ( $4 \mu \mathrm{~s}$ TYP)
- VERY LOW THD+N (TYP -88dB AT FS; MAX -82dB)
- $\pm 3 \mathrm{~V}$ INPUT RANGE
- TWO SERIAL OUTPUT MODES PROVIDE VERSATILE INTERFACING
- COMPLETE WITH INTERNAL REFERENCE AND CLOCK IN 28-PIN PLASTIC DIP
- $\pm 5 \mathrm{~V}$ TO $\pm 15 \mathrm{~V}$ SUPPLY RANGE $(600 \mathrm{~mW}$ POWER DISSIPATION)


## DESCRIPTION

The PCM78P is a low-cost 16-bit A/D converter which is specifically designed and tested for dynamic applications. It features very fast, low distortion performance ( $4 \mu \mathrm{~s} /-88 \mathrm{~dB}$ THD +N typical) and is complete with internal clock and reference circuitry. The PCM78P is packaged in a reliable, low-cost 28 -pin plastic DIP and data output is available in user-selectable serial output formats. The PCM78P is ideal for digital audio tape (DAT) recorders. Many similar applications such as digital signal processing and telecom applications are equally well served by the PCM78P.

The PCM78P uses a SAR technique. Analog and digital portions are efficiently partitioned into a highspeed, bipolar section and a low-power CMOS section. The PCM78P has been optimized for excellent dynamic performance and low cost.

## APPLICATIONS

- DSP DATA ACQUISTION
- TEST INSTRUMENTATION
- SAMPLING KEYBOARD SYNTHESIZERS
- digital audio tape
- BROADCAST AUDIO PROCESSING
- TELECOMMUNICATIONS



## SPECIFICATIONS

## ELECTRICAL

$T_{C}=+25^{\circ} \mathrm{C},+\mathrm{V}_{D D}=+5 \mathrm{~V}$, and $\pm \mathrm{V}_{\mathrm{cC}}= \pm 12 \mathrm{~V}$, and one minute warm-up in convection environment, unless otherwise noted.

| PARAMETER | CONDITIONS | PCM78P |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| RESOLUTION |  |  |  | 16 | Bits |
| INPUT/OUTPUT |  |  |  |  |  |
| ANALOG INPUT <br> Input Range Input Impedance |  | -3 | 1.5 | +3 | $\begin{gathered} V \\ \mathrm{k} \Omega \end{gathered}$ |
| DIGITAL INPUT/OUTPUT <br> Logic Family <br> Logic Level: $\mathrm{V}_{\mathrm{IH}}$ <br> $\mathrm{V}_{\mathrm{t}}$ <br> $V_{\mathrm{OH}}$ <br> $V_{o}$ <br> Data Format <br> Convert Command <br> Pulse Width | $\begin{gathered} I_{I H}=+40 \mu \mathrm{~A} \\ I_{G}=-100 \mu \mathrm{~A} \\ \mathrm{I}_{\mathrm{OH}}=2 \mathrm{TTL} \text { Loads } \\ \mathrm{I}_{\mathrm{OL}}=2 \mathrm{TL} \text { Loads } \end{gathered}$ | $\begin{gathered} \mathrm{T7} \\ +2 \\ 0 \\ +2.4 \\ \\ 25 \end{gathered}$ | mpatible <br> BOB or <br> ative Ed 50 | $\begin{array}{r} +5.5 \\ +0.8 \\ +0.4 \end{array}$ | V <br> V <br> V <br> V <br> ns |
| CONVERSION TIME |  |  | 4 | 5 | $\mu \mathrm{s}$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |
| SIGNAL-TO-NOISE RATIO (SNR) ${ }^{(2)}$ $\begin{aligned} & f=1 \mathrm{kHz}(0 \mathrm{~dB}) \\ & f=10 \mathrm{kHz}(0 \mathrm{~dB}) \end{aligned}$ | $\begin{gathered} \mathrm{f}_{\mathrm{s}}=200 \mathrm{kHz} / \mathrm{T}_{\text {conv }}=4 \mu \mathrm{~s}^{(3)} \\ B W=20 \mathrm{kHz} \\ B W=100 \mathrm{kHz} \end{gathered}$ |  | $\begin{aligned} & 90 \\ & 80 \end{aligned}$ |  | $\begin{gathered} d B^{(4)} \\ d B \end{gathered}$ |
| TOTAL HARMONIC DISTORTION ${ }^{(5)}$ $\begin{aligned} & f=1 \mathrm{kHz}(0 \mathrm{~dB}) \\ & f=19 \mathrm{kHz}(0 \mathrm{~dB}) \\ & f=10 \mathrm{kHz}(0 \mathrm{~dB}) \\ & f=90 \mathrm{kHz}(0 \mathrm{~dB}) \end{aligned}$ | $\begin{gathered} \mathrm{f}_{\mathrm{s}}=200 \mathrm{kHz} / \mathrm{T}_{\text {conv }}=4 \mu \mathrm{~s} \\ \mathrm{BW}=20 \mathrm{kHz} \\ \mathrm{BW}=20 \mathrm{kHz} \\ \mathrm{BW}=100 \mathrm{kHz} \\ \mathrm{BW}=100 \mathrm{kHz} \end{gathered}$ | $\cdots$ | $\begin{aligned} & -91 \\ & -90 \\ & -90 \\ & -89 \end{aligned}$ | - | dB <br> dB <br> dB <br> dB |
| ```TOTAL HARMONIC DISTORTION + NOISE(6) f=1kHz (0dB) f= 1kHz (-20dB) f=1kHz (-60dB) f=19kHz (0dB) f=10kHz (0dB) f=90kHz (0dB)``` | $\begin{aligned} & \mathrm{f}_{\mathrm{s}}=200 \mathrm{kHz} / \mathrm{T}_{\text {conv }}=4 \mu \mathrm{~S} \\ & \mathrm{BW}=20 \mathrm{kHz} \\ & \mathrm{BW}=20 \mathrm{kHz} \\ & \mathrm{BW}=20 \mathrm{kHz} \\ & \mathrm{BW}=20 \mathrm{kHz} \\ & \mathrm{BW}=100 \mathrm{kHz} \\ & \mathrm{BW}=100 \mathrm{kHz} \end{aligned}$ | . | $\begin{aligned} & -88 \\ & -74 \\ & -34 \\ & -87 \\ & -82 \\ & -81 \end{aligned}$ | $\begin{aligned} & -82 \\ & -68 \end{aligned}$ | $d B$ $d B$ $d B$ $d B$ $d B$ $d B$ |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |
| ACCURACY <br> Gain Error Bipolar Zero Error Differential Linearity Error Integral Linearity Error Missing Codes |  |  | $\begin{gathered} \pm 2 \\ \pm 20 \\ \pm 0.002 \\ \pm 0.003 \\ \text { None } \end{gathered}$ | - | $\begin{gathered} \% \\ m V \\ \% \text { of FSR } \\ \% \text { of FSR } \\ 14 \text { Bits }^{(8)} \end{gathered}$ |
| DRIFT <br> Gain Bipolar Zero | $\begin{aligned} & 0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ & 0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \end{aligned}$ |  | $\begin{gathered} \pm 25 \\ \pm 4 \end{gathered}$ |  | $\begin{gathered} \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ \mathrm{ppm} \text { of } \mathrm{FSR} /{ }^{\circ} \mathrm{C} \end{gathered}$ |
| POWER SUPPLY SENSITIVITY $\begin{aligned} & +V_{c c} \\ & -V_{c c} \\ & +V_{D D} \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \pm 0.008 \\ & \pm 0.003 \\ & \pm 0.003 \end{aligned}$ |  | $\%$ FSR/ $/ \% V_{c c}$ <br> $\%$ FSR/ $\% V_{\text {cc }}$ <br> $\%$ FSR/ $\% V_{00}$ |
| POWER SUPPLY REQUIREMENTS |  |  |  |  |  |
| Voltage Range: $+V_{c c}$ <br>  $-V_{c c}$ <br>   <br>  $+V_{D D}$ <br>  $+V_{c c}$ <br>  $-V_{c C}$ <br>  $+V_{D D}$ <br> Power Dissipation | $\begin{aligned} & +V_{c c}=+12 \mathrm{~V} \\ & -V_{c c}=-12 \mathrm{~V} \\ & +V_{D D}=+5 \mathrm{~V} \\ & \pm V_{c c}= \pm 12 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & +4.75 \\ & -4.75 \\ & +4.75 \end{aligned}$ | $\begin{gathered} +15 \\ -21 \\ +7 \\ 575 \end{gathered}$ | $\begin{aligned} & +15.6 \\ & -15.6 \\ & +5.25 \end{aligned}$ | V <br> V <br> V <br> mA <br> mA <br> mA <br> mW |
| TEMPERATURE RANGE |  |  |  |  |  |
| Specification Storage Operating |  | $\begin{gathered} 0 \\ -50 \\ -25 \end{gathered}$ |  | $\begin{gathered} +70 \\ +100 \\ +85 \end{gathered}$ | ${ }^{\circ} \mathrm{C}$ ${ }^{\circ} \mathrm{C}$ ${ }^{\circ} \mathrm{C}$ |

NOTES: (1) When convert command is high, converter is in a halt/reset mode. Actual conversion begins on negative edge. See detailed text on timing for convert command description when using external clock. (2) Ratio of Noise rms/Signal rms. (3) $f=$ input frequency; $f_{s}=$ sample frequency (PCM78P and SHC702 in combination); $\mathrm{BW}=$ bandwidth of output (based on FFT or actual analog reconstruction using a 20 kHz low-pass filter). (4) Referred to input signal level. (5) Ratio of Distortion rms/Signal rms. (6) Ratio of Distortion rms + Noise rms/Signal rms. (7) FSR: Full-Scale Range $=6 \mathrm{Vp}$-p. (8) Typically no missing Codes at 14 -bit resolution.

## MECHANICAL



INPUT/OUTPUT RELATIONSHIPS

| ANALOG INPUT |  | DIGITAL OUTPUT |  |
| :---: | :---: | :---: | :---: |
|  | CONDITION | BTC | BOB |
| $+2.999908 V$ | + Full Scale | 7FFF Hex | FFFF Hex |
| -3.000000 V | -Full Scale | 8000 Hex | 0000 Hex |
| 0.000000 V | Bipolar Zero | 0000 Hex | 8000 Hex |
| -0.000092 V | Zero-1 LSB | FFFF Hex | 7FFF Hex |

## ABSOLUTE MAXIMUM RATINGS

| $V_{\text {ce }}$ to Analog Common ................................................ 0 to -16.5 V |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

$-V^{c}$ to Analog Commo $\qquad$ to -16.5 V

- $\mathrm{V}_{\mathrm{DO}}$ to Analog Common $\qquad$ 0 to +7 V
Analog Common to Digital Common
$\qquad$ $+0.5 \mathrm{~V}$
Analog Inputs to Analog Common
$\qquad$ $+300^{\circ} \mathrm{C}$
Stresses above these ratings may permanently damage the device.


## PIN ASSIGNMENTS

| PIN | NAME | 1/0 | DESCRIPTIUON |
| :---: | :---: | :---: | :---: |
| 1 | Analog in | 1 | Analog Signal Input (1.5K ${ }^{\text {a impedance }}$ ). |
| 2 | - $\mathrm{V}_{\mathrm{cc}}$ | 1 | Analog power supply ( -5 V to -15 V ). |
| 3 | MSB Adjust | 1 | Internal adjustment point to allow adjustment of MSB major carry. |
| 4 | $+V_{D D}$ | 1 | Power connection for comparator ( +5 V ). |
| 5 | No Connection | - | No internal connection. |
| 6 | Comparator Common | 1 | Comparator common connection. Connect to ground. |
| 7 | $\overline{\mathrm{MSB}}$ | 0 | Parallel output of bit 1 (MSB) inverted. |
| 8 | BTC/BOB Select | 1 | Two's complement (open) or straight binary (grounded) data output format selection. |
| 9 | Status | 0 | Output signal held high until conversion is complete. |
| 10 | Clock Out | 0 | Internal clock output generated from RC network on pins 11 and 12 (also present when external clock is used lagging external clock by $24 n \mathrm{n}$ and same duty cycle). |
| 11 | $\mathrm{R}_{1} \mathrm{C}_{1}$ | 1 | RC connection point used to generate internal clock. Sets clock high time. See text for details. |
| 12 | $\mathrm{R}_{2} \mathrm{C}_{2}$ | 1 | RC connection point used to generate internal clock. Sets clock low time. See text for details. |
| 13 | $\mathrm{S}_{\text {out2 }}$ | 0 | Internal shift register containing the previous conversion result. (Alternate latched data output mode). |
| 14 | $+\mathrm{V}_{\mathrm{DD}}$ | 1 | Power connection for +5 V logic supply. |
| 15 | $\mathrm{S}_{\text {outi }}$ | 0 | Primary real-time data output synchronized to clock out. |
| 16 | External Clock | 1 | External clock input point (internal clock must be disabled). |
| 17 | Int/Ext Clock Select | 1 | Selects either internal or external clock mode (low = internal; open = external). |
| 18 | Short Cycle | 1 | Terminates conversion at less than 16-bits (open for 16 -bit mode). See text for details. |
| 19 | Convert Command | 1 | Starts conversion process (can optionally be generated internally). |
| 20 | $\mathrm{S}_{\text {out2 }}$ Latch | 1 | Latches previous conversion result for readout (must be issued with the $\mathrm{S}_{\text {our2 }}$ clock to initiate latch and an internal convert command). |
| 21 | $\mathrm{S}_{\text {out } 2}$ Clock | 1 | Used to read out internally latched data from previous conversion. |
| 22 | Digital Common | 1 | Digital grounding pin. |
| 23 | $+V_{\text {cc }}$ | 1 | Analog supply connection ( +5 V to +15 V ). |
| 24 | $\mathrm{V}_{\text {POT }}$ | 0 | Voltage output ( $\sim 2.5 \mathrm{~V}$ ) for optional adjustment of MSB transition. |
| 25 | Reference Decouple | 1 | Reference decoupling point. |
| 26 | Analog Common | 1 | Analog grounding pin. |
| 27 | Reference Out | 0 | 2 V reference out. Should not be used except as shown in connection diagram. |
| 28 | Speed Up | 1 | Connection point for a capacitor to speed reference settling. See text for details. |

NOTE: Analog and digital commons are connected internally.

For Immediate Assistance, Contact Your Local Salesperson

## TYPICAL PERFORMANCE CURVES

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{cc}}= \pm 15 \mathrm{~V}$ unless otherwise noted.


$V_{\text {REF }}$ vs TEMP


BIPOLAR GAIN ERROR as \% FSR
$25^{\circ} \mathrm{C} ; \mathrm{N}=33$ UNITS



## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES (cont)

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{cc}}= \pm 15 \mathrm{~V}$ unless otherwise noted.



INTEGRAL NONLINEARITY



DIFFERENTIAL NONLINEARITY
at $0^{\circ} \mathrm{C}$


DIFFERENTIAL NONLINEARITY at $25^{\circ} \mathrm{C}$


## TYPICAL PERFORMANCE CURVES (cont)

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{cc}}= \pm 15 \mathrm{~V}$ unless otherwise noted. Histograms done with conversion time $=8 \mu \mathrm{~s}$.





## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES (cont)

$T_{A}=+25^{\circ} \mathrm{C}, V_{c c}= \pm 15 \mathrm{~V}$ unless otherwise noted.





## © 2

## PCM78

## TYPICAL

 PERFORMANCE CURVES (CONT)

## THEORY OF OPERATION

The PCM78P is a successive approximation A/D converter; this type of converter is well suited to high speed and resolution. The accuracy of a successive approximation converter is described by the transfer function shown in Figure 1. All successive-approximation $A / D$ converters have an inherent quantization error of $\pm 1 / 2 \mathrm{LSB}$. The remaining errors in the A/D converter are combinations of analog errors due to the linear circuitry, matching and tracking properties of the ladder and scaling networks, power supply rejection, and reference errors. In summary, these errors consist of initial errors including Gain, Offset, Linearity, Differential Linearity, and Power Supply Sensitivity. Gain drift over temperature rotates the line (Figure 1) about zero, and Offset drift shifts the line left or right over the operating temperature range. Total Harmonic Distortion + Noise (THD +N ) is a measure of the magnitude and distribution of the Linearity Error, Differential Linearity Error, and Noise, as well as quantization errors. The THD +N specification is most useful in audio or dynamic signal processing applications. To be useful, THD +N should be specified for both high level and low level input signals. This error is unadjustable and is the most meaningful indicator of A/D converter accuracy for dynamic applications.

## DYNAMIC RANGE

Dynamic range is a measure of the ratio of the smallest signals the converter can resolve to the full scale range and is usually expressed in decibels. The theoretical dynamic range of a converter is approximately $6 \times n$, where $n$ is the number of bits of resolution. A 16-bit converter would thus have a theoretical dynamic range of 96 dB . The actual useful dynamic range is limited by noise and linearity errors and is therefore somewhat less than the theoretical limit.


FIGURE 1. Input vs Output for Ideal Bipolar A/D Converter.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 2. Block Diagram of Distortion Test Circuit.

## DISCUSSION OF SPECIFICATIONS

## TOTAL HARMONIC DISTORTION

Evaluating distortion specifications can be a difficult task, as distortion is often specified in different ways. Total Harmonic Distortion (THD) is defined as the ratio of the square root sum of the squares of the value of rms harmonics to the value of the rms fundamental and is expressed in percent or dB . Note that this measurement only includes energy present in those frequencies which would contain harmonics, and therefore is less than Total Harmonic Distortion plus Noise.
The Total Harmonic Distortion plus Noise (THD + N) is defined as the ratio of the square root of the sum of the squares of the value of the rms harmonics and rms noise to the value of the rms fundamental and is expressed in percent or dB . This is the most meaningful measurement of a dynamic converter's performance because it includes all energy present in the signal that is not fundamental. A block diagram of the test circuit used to measure the THD and

THD +N of the PCM78 is shown in Figure 2. This digital system is capable of differentiating harmonic energy and noise; conventional distortion analyzers which operate on a tracking notch filter principle cannot distinguish this energy, and therefore only measure THD + N. Unfortunately, in the past, these systems were used for measuring distortion performance of converters, and the distortion was often simply specified as "THD", when in fact it was really THD +N . For this reason, it is often confusing to compare specifications of converters unless one knows exactly what was being measured.
If we assume that the error due to the test circuit of Figure 2 is negligible, then the rms value of the PCM78 error referred to the input can be shown to be
$T H D+N=\frac{\sqrt{\frac{1}{N} \sum_{i=1}^{N}\left[E_{L}(i)+E_{Q}(i)+E_{N}(i)\right]^{2}}}{E_{r m s}} \times 100 \%$
where $N$ is the number of samples, $E_{L}(i)$ is the linearity error at each sample, $\mathrm{E}_{\mathrm{Q}}(\mathrm{i})$ is the quantization error at each


FIGURE 3. Block Diagram of Histogram Test .


FIGURE 4. Production Distortion + Noise Test System Block Diagram.


FIGURE 5. Timing Diagram for Figure 4.
sample, and $\mathrm{E}_{\mathrm{N}}(\mathrm{i})$ is the residual noise energy present at each sample. Similarly, THD alone can be expressed as

$$
T H D=\frac{\sqrt{\frac{1}{N} \sum_{i=1}^{N}\left[E_{L}(i)\right]^{2}}}{E_{r m s}} \times 100 \%
$$

These expressions indicate that there is a correlation between THD +N and the square root of the sum of the squares of the linearity errors at each digital word of interest. In order to find this error at each code, a histogram test must be performed on the PCM78, as illustrated in Figure 3. The histogram for every converter is unique, as the linearity errors from converter to converter will vary in their placement along the transfer function. Typical histogram data is shown in the Typical Curves.
However, this expression for THD + N does not mean that the worst case linearity error of the $A / D$ is directly correlated to the THD + N because the digital output words from the A/D vary according to the amplitude and frequency of the sine wave input as well as the sampling frequency.

For the PCM78 the test sampling frequency was chosen to be 200 kHz , near the PCM78's fastest rate of conversion. The test frequencies used vary within the audio range, and are stepped in amplitude from 0 dB , to -20 dB , to -60 dB .
In manufacturing the PCM78, the test system shown in Figure 4 is used to test for guaranteed THD + N.

## ACCURACY VS CONVERSION TIME AND INPUT SIGNAL LEVEL

The relationship of THD vs input signal level and THD vs conversion time is shown is the typical curves. Slowing the conversion time to more than $8 \mu \mathrm{~s}$ results in little added benefit in terms of THD +N .
For applications which are not as concerned with dynamic performance but require DC accuracy and linearity, it is best to use the PCM78 at the longest conversion time possible for the system requirements. Slowing the PCM78 to $8 \mu \mathrm{~s}-$ $10 \mu \mathrm{~s}$ conversion time results in a substantial improvement in linearity. The typical curves show DNL and INL plots for a typical device, at an $8 \mu \mathrm{~s}$ conversion time. Due to the segmented architecture of the internal DAC used in the successive approximation conversion technique, significant differential linearity errors occur near bits 3 and 4 . Allowing more settling time for the DAC (by slowing the conversion speed) will improve this differential linearity error and give equivalent performance to more costly DC-specified 12-bit to 14-bit A/D converters.

## SYSTEM DESIGN CONSIDERATIONS

## DIGITAL CIRCUIT CONNECTIONS

The PCM78 comes complete with an internal clock circuit, or it may be clocked by an external clock. Choosing which mode to operate with depends upon the application for which the PCM78 will be used. In an application where the sample rate may not be fixed (transient recording, etc.), using the internal clock set to give a very fast conversion may be the best solution. In systems where the sample rate is fixed, an external clock is probably the better choice since it will allow the digital system design to be synchronous.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

In either case, the PCM78 requires 17 clock cycles to complete a conversion. To calculate the clock frequency necessary for a given conversion time, the following equation may be used:

$$
f_{\text {CLOCK }}=\frac{17}{\text { Conversion Time }}
$$

The internal clock operates only during a conversion, and is gated on by the falling edge of the convert command. See Figure 6. The internal clock is available on pin 10, Clock Out. The high and low time of this clock is set by $R_{1} C_{1}$ and $\mathrm{R}_{2} \mathrm{C}_{2}$ respectively. The duty cycle of the clock should be between $20 \%$ to $80 \%$, and may be set to $50 \%$ for simplicity.

$$
\begin{gathered}
\text { Clock High Time (in ns) }=1.32 \mathrm{R}_{1} \mathrm{C}_{1} \\
\text { Clock Low Time (in } \mathrm{ns} \text { ) }=1.32 \mathrm{R}_{2} \mathrm{C}_{2} \\
\mathrm{R} \text { in } \mathrm{k} \Omega ; \mathrm{C} \text { in } \mathrm{pF} .
\end{gathered}
$$

These equations are approximate ( $\pm 5 \%$ ); they should be used for determining an initial part value which will then need to be "tweaked" for accurate timing. If highly accurate time bases are required, use of an external clock is recommended.

The external clock is applied at pin 16, and the Int/Ext Clock select (pin 17) should be left open (an internal pull-up resistor assures that the logical state of an open pin is " 1 "). Using the external clock requires careful placement in time of the convert command. Figure 7 diagrams the recommended timing with an external clock. A simple circuit which assures the proper timing of the convert command is shown in Figure 8.

Due to the design of the Clock/Logic chip in the PCM78, a conversion is begun inside the PCM78 by an asynchronous state machine. This places stringent requirements on the timing of the convert command, as improper timing can cause metastable states within this state machine. Using the circuitry shown in Figure 8, the user is assured of consistent operation, and these invalid states within the state machine are entirely avoided. (Note that this is not a consideration when using an internal clock, as nothing is being clocked when a convert command is presented to the PCM78).
The Clock. Out function is a gated form of the external clock, i.e. the 17 clock cycles used in the conversion are present on this pin during conversion. This allows use of a continuous external clock, with Clock Out being the clock that the converter is actually using for conversion. Note that this is simply a delayed ( $\sim 24 \mathrm{~ns}$ ) version of the external clock, and will have the same frequency and duty cycle.

The $S_{\text {out } 2}$ Latch enables the user to latch data from the previous conversion and read it out at a higher speed than the convert clock. This feature allows the converter to easily interface to digital filtering necessary for oversampling. See Figure 9 for timing information in this mode.
In this mode, the PCM78 generates its own internal convert command when the $\mathrm{S}_{\text {out } 2}$ Clock goes high within $\pm 50 \mathrm{~ns}$ of $\mathrm{S}_{\text {out } 2}$ Latch going low; the external convert command may not be used, and pin 19 must be grounded. The timing diagram shows the recommended timing for using this mode. After the $\mathrm{S}_{\text {out } 2}$ Latch control signal goes low, data from the SAR is loaded into the $S_{\text {OUT2 }}$ latch on the next rising edge of the $\mathrm{S}_{\text {out2 }}$ Clock. This clock edge should occur prior to the next rising edge of the conversion clock (internal or

$T_{A}=+25^{\circ} \mathrm{C}, V_{D D}=+5 \mathrm{~V}$, guaranteed by sample testing; these parameters are not $100 \%$ tested in production.

|  |  | TIME (ns) |  |  |
| :---: | :--- | :---: | :---: | :---: |
| TIME | DESCRIPTION | MIN | TYP | MAX |
| $T_{1}$ | CONVERT COMMAND pulse width | 25 | 50 | 6 |
| $T_{2}$ | Delay from falling edge of CONVERT COMMAND to rising edge of CLOCK OUT | 60 | 70 | 85 |
| $T_{3}$ | Delay from rising edge of CLOCK OUT to rising edge of STATUS | 8 | 10 | 30 |
| $T_{4}$ | INTERNAL CLOCK pulse width | 50 | 125 | 450 |
| $T_{5}$ | INTERNAL CLOCK period | 140 | 290 | 500 |
| $T_{6}$ | Delay from rising edge of CLOCK OUT to bit data valid | 17 | 20 | 50 |
| $T_{7}$ | Delay from rising edge of 17th clock pulse to falling edge of STATUS | 10 | 15 | 30 |

NOTE: (1) When using the internal clock, the clock does not operate until the Convert Command is low. It is therefore possible to keep the convert command high indefinitely, thereby keeping the PCM78 in a halt mode. The conversion cycle begins on the falling edge of convert command, and convert command must remain low during the entire conversion cycle in order to make the PCM78 operate properly.

FIGURE 6. Conversion Timing when using Internal Clock.

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DO}}=+5 \mathrm{~V}$, guaranteed by sample testing; these parameters are not $100 \%$ tested in production.

|  | TIME (ns) |  |  |  |
| :---: | :--- | :---: | :---: | :---: |
| TIME | DESCRIPTION | MIN |  | TYP |
| $T_{1}$ | EXTERNAL CLOCK pulse width | 50 | 125 | $(1)$ |
| $T_{2}$ | EXTERNAL CLOCK period | 140 | 290 | $(1)$ |
| $T_{3}$ | Delay from falling edge of EXTERNAL CLOCK to rising edge of CONVERT COMMAND | -30 | 0 | 420 |
| $T_{4}$ | CONVERT COMMAND pulse width | 10 | 50 | 200 |
| $T_{5}$ | Delay from falling edge of CONVERT COMMAND to rising edge of EXTERNAL. CLOCK | 20 | 50 | 430 |
| $T_{6}$ | Delay from falling edge of CONVERT COMMAND to rising edge of CLOCK OUT | 40 | 75 | 460 |
| $T_{7}$ | Delay from rising edge of CLOCK OUT to rising edge of STATUS | 6 | 10 | 30 |
| $T_{8}$ | Delay from rising edge of CLOCK OUT to bit data valid | 15 | 17 | 20 |
| $T_{9}$ | Delay from rising edge of 17th clock pulse to falling edge of STATUS | 8 | 10 | 30 |

NOTE: (1) The PCM78 does not contain dynamic digital circuitry, and can be clocked as slowly as the user wishes. In typical applications, the longest clock period may be as long as $1 \mu \mathrm{~s}$.

FIGURE 7. Conversion Timing when using External Clock.
external), since the SAR will reset itself prior to the latching if the convert clock rises before the $\mathrm{S}_{\text {out2 }}$ Clock. This condition is avoided as long as the frequency of $\mathrm{S}_{\text {out } 2}$ Clock is at least 1.5 times that of the conversion clock.

The internal convert command is generated upon $\mathrm{S}_{\text {out2 }}$ Latch going low, and its falling edge occurs upon the first falling edge of $\mathrm{S}_{\text {ouT2 }}$ Clock after $\mathrm{S}_{\mathrm{ouT} 2}$ Latch goes low. $\mathrm{S}_{\text {out2 }}$ Latch should remain low for at least 2 cycles of $\mathrm{S}_{\text {out } 2}$ Clock to insure proper latching. In many applications, the $\mathrm{S}_{\mathrm{OUT} 2}$ Latch can be the $2 \mathrm{f}_{\mathrm{s}}$ signal present in many digital audio systems, typically known as WDCK. Figure 10 includes an example of this application.

The data read out on $\mathrm{S}_{\text {out2 }}$ is from the conversion previously performed, while the data that is present on $\mathrm{S}_{\text {outi }}$ is the real time readout of the successive approximation as it occurs.

## SHORT CYCLE

The PCM78 has the ability to be short cycled to a resolution less than 16 bits. This is accomplished by driving the Short Cycle pin (pin 18) low when the conversion is to be terminated, and holding it low until the next convert command is given. The circuit in Figure 11 will accomplish this function.


FIGURE 8. Convert Command Timing Circuit for Use with Extemal Clock.

```
Or, Call Customer Service at 1-800-548-6132 (USA Only)
```



FIGURE 9. Timing when using $\mathrm{S}_{\mathrm{OUT} 2}$ Latch.
WDCK
(Sout 2 Latch)
(2f f$)$

FIGURE 10. Application Example of $\mathrm{S}_{\mathrm{out} 2}$ Operation.


FIGURE 11 . Short Cycle Circuit.


FIGURE 12. Short Cycle Operation Timing.


FIGURE 13a. Recommended PC Board Layout.

Or, Call Customer Service at 1-800-548-6132 (USA umy)


FIGURE 13b. Recommended PC Board Layout.

If Short Cycle is not held low until the next convert command is issued, the Status line will go high in synchronization with Short Cycle. This is because the operation of the Status line becomes invalid after Short Cycle is asserted. An example of the Short Cycle operation is shown in Figure 12.
In those systems where a user may not be using a continuous external clock, it is necessary to assure that a falling edge of external clock occurs after short cycle goes low. This is because conversion actually stops on the first falling edge of external clock after Short Cycle goes low.

## ANALOG CIRCUIT CONSIDERATIONS

## Layout Precautions

Analog and Digital Common are connected internally in the PCM78, and should be connected together as close to the unit as possible, preferably to a large ground plane under the ADC. Low impedance analog and digital common returns are essential for low noise performance. Coupling between analog inputs and digital lines should be minimized by careful layout. The input pin (pin 1) and the MSB adjust pin (pin 3) are both extremely sensitive to noise; digital lines should be kept away from these pins to avoid coupling digital noise into the sensitive analog circuitry.
Figure 13 shows a recommended PCB layout for the PCM78.

## Power Supply Decoupling

The power supplies should be bypassed with tantalum or electrolytic capacitors as shown in Figure 14 to obtain noise free operation. These capacitors should be located as close to the ADC as possible. Bypass the $1 \mu \mathrm{~F}$ electrolytic capacitors with $0.01 \mu \mathrm{~F}$ ceramic or polystyrene capacitors for improved high frequency performance.


FIGURE 14. Recommended Power Supply Decoupling.

## Reference Decoupling and Speed Up

In order to assure the lowest noise operation of the PCM78, the reference may be bypassed by three different capacitors. Pin 25 is a decoupling point for the reference to $-\mathrm{V}_{\mathrm{cc}}$. The
decoupling capacitor should range from $0.1 \mu \mathrm{~F}$ to $4.7 \mu \mathrm{~F}$; larger values can cause reference settling problems which may manifest themselves as missing codes. This capacitor should be as close to the PCM78 as possible, to minimize the potential for coupling noise into the device; with a good board layout it may be best to leave this capacitor out of the circuit altogether, as the extra lead length may only cause more noise in the reference.
Pin 27 is a decoupling point to ground, as well as the output of the 2 V reference. This point should not be used to supply reference voltage to external circuitry unless it is buffered. A $2.2 \mu \mathrm{~F}$ capacitor is recommended, and the capacitor used here should not exceed $4.7 \mu \mathrm{~F}$.
Pin 28, the Speed Up pin, allows a capacitor to be connected to ground to facilitate reference settling. This does not speed up the conversion time, but it does reduce odd order harmonic distortion. As with the decoupling capacitor on pin 25, this may also contribute to noise; if harmonic content is most important in an application, this capacitor $(0.1 \mu \mathrm{~F}$ $10 \mu \mathrm{~F}$ ) should be connected. In all other cases, it is best to leave the capacitor out of the circuit.

## Input Scaling

The analog input should be scaled as close to the maximum input signal range as possible in order to utilize the maximum signal resolution of the A/D converter. The DAC inside the PCM78 has a $\pm 2 \mathrm{~mA}$ range, and the nominal $\pm 3 \mathrm{~V}$ input is scaled by a $1.5 \mathrm{k} \Omega$ resistor. In order to scale to other ranges, see Table I for recommended scaling resistor values, connected as shown in Figure 15.

| INPUT RANGE | R |
| :---: | :---: |
| $\pm 10 \mathrm{~V}$ | $8.2 \mathrm{k} \Omega$ |
| $\pm 5 \mathrm{~V}$ | $3.3 \mathrm{k} \Omega$ |
| NOTE: R values shown assume use of 1 k trim pot to adjust for scale |  |
| accuracy. |  |

TABLE I. PCM78 Input Scaling Resistor Values.


FIGURE 15. PCM78 Input Scaling Circuit.

## INPUT IMPEDANCE

The input signal to the PCM78 should come from a low impedance source, such as the output of an op amp, to avoid any errors due to the dynamic input impedance that a suc-cessive-approximation converter presents to the the outside world because of the changing currents in this circuit during conversion as the converter steps through its approximations.
If the driving circuit output impedance is not low, a buffer amplifier should be added between the input signal and the direct input to the PCM78 as shown in Figure 16.


FIGURE 16. Buffer Amplifier for PCM78 Input.

## MSB Adjustment

Differential Linearity errors at bipolar zero and THD are guaranteed to meet data sheet specifications without any external adjustment. However, a provision has been made for an optional adjustment of the MSB linearity point which makes it possible to eliminate DLE error at BPZ. This is important when the signal level is very low, because zero crossing noise (DLE at BPZ) becomes very significant when compared to the small codes changes occurring in the LSB portion of the converter.

The PCM78 is laser trimmed for best performance at the factory without the MSB adjust circuitry installed; if better performance can be obtained it would be by the addition of the MSB adjust circuitry shown in Figure 17.

The best method of adjusting the MSB is by using a real time FFT routine to monitor the levels of odd order harmonics when a sine-wave is being digitized by the PCM78. Adjusting the potentiometer in Figure 17 will allow the user to reduce the magnitude of odd-order harmonics.
An alternate method is to recontruct the data out of the PCM78 through a DAC, and measure THD +N on a conventional distortion analyzer. Adjust the potentiometer for minimum THD+N.


FIGURE 17. MSB Adjust Circuit.

## APPLICATIONS INFORMATION

A typical digitization circuit, used on the demonstration board available for the PCM78, is shown in Figure 21. The connections and part values shown in this circuit have been optimized for the best THD +N performance at a 200 kHz sample rate.
The PCM78 may be interfaced to many popular digital signal processors, such as the TMS320, DSP56001, and the DSP32. Suggested interface circuits for these processors are shown in Figures 18-20.


FIGURE 18. PCM78 Interface to TMS320C25/C30 DSP Processors.


FIGURE 19. PCM78 Interface to Motorola DSP56001 DSP Processor.


FIGURE 20. PCM78 Interface to AT\&T DSP16 \& DSP32C Processors.



# Dual 18-Bit Monolithic Audio DIGITAL-TO-ANALOG CONVERTER 

## FEATURES

- DUAL 18-BIT LOW-POWER MONOLITHIC AUDIO D/A CONVERTER
- VERY LOW MAX THD+N: -92dB Without External Adjust
- CO-PHASE, GLITCH-FREE $\pm 3 V$ OR $\pm 670 \mu \mathrm{~A}$ AUDIO OUTPUTS
- CAPABLE OF 16X PER CHANNEL OVERSAMPLING RATE
- COMPLETE WITH INTERNAL REFERENCE
- SERIAL INPUT FORMAT 100\% COMPATIBLE WITH INDUSTRY STD PCM56P
- RUNS ON $\pm 5 \mathrm{~V}$ SUPPLIES AND DISSIPATES 300 mW MAX
- COMPACT 28-PIN PLASTIC DIP


## DESCRIPTION

The PCM1700P is a low cost, high performance dual 18-bit digital-to-analog converter. The PCM1700P features true glitch-free, co-phase current and voltage outputs and only requires $\pm 5 \mathrm{~V}$ supplies. The PCM1700P comes complete with an internal reference and optional MSB adjustability for even greater THD performance. Total power dissipation is less than 400 mW max Low maximum Total Harmonic Distortion $t$ Noise ( -92 dB max; PCM1700P-K) is $100 \%$ tested. The very fast PCM1700P is also capable of 16times oversampling rates on both channels simultaneously, providing freedom in output filter selection.
The PCM1700P comes in space-saving 28-pin plastic DIP and SOIC packages. PCM1700P accepts a serial data input format that is compatible with other BurrBrown PCM products such as the industry standard PCM56P.

[^33] Tel: (602) 746-1111 - Twx: 910-952-1111 • Cable: BBRCORP • Telex: 066-6491 • FAX: (602) 889-1510 • Immedlate Product Info: (800) 548-6132

## For Immediate Assistance, Contact Your Local Salesperson

## SPECIFICATIONS

## ELECTRICAL

At $25^{\circ} \mathrm{C}$, and $\pm \mathrm{V}_{\mathrm{cc}}= \pm 5.00 \mathrm{~V}$ unless otherwise noted. Where relevant, specifications apply to both left and right input/output channels.

\begin{tabular}{|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{PARAMETER} \& \multirow[b]{2}{*}{CONDITIONS} \& \multicolumn{3}{|c|}{PCM1750P/P-J/P-K} \& \multirow[b]{2}{*}{UNITS} \\
\hline \& \& MIN \& TYP \& MAX \& \\
\hline RESOLUTION \& \& 18 \& \& \& Bits \\
\hline DYNAMIC RANGE \& \& \& +108 \& \& dB \\
\hline \multicolumn{6}{|l|}{INPUT} \\
\hline \begin{tabular}{l}
DIGITAL INPUT \\
Logic Family \\
Logic Level: \(\mathrm{V}_{\mathrm{IH}}\) \\
\(V_{\mathrm{m}}\) \\
\(I_{H}\) \\
II \\
Data Format Input Clock Frequency
\end{tabular} \& \[
\begin{aligned}
\& V_{1 H}=+2.7 \mathrm{~V} \\
\& V_{\mathrm{L}}=+0.4 \mathrm{~V}
\end{aligned}
\] \& \[
+2
\]
\[
0
\] \& \begin{tabular}{l}
TTL Compatible \\
Serial BTCUK
\end{tabular} \&  \& \begin{tabular}{l}
V \\
V \\
\(\mu \mathrm{A}\) \\
\(\mu \mathrm{A}\) \\
ns
\end{tabular} \\
\hline \multicolumn{6}{|l|}{DYNAMIC CHARACTERISTICS} \\
\hline  \&  \&  \&  \&  \& \begin{tabular}{l}
dB \\
dB \\
dB \\
dB \\
dB \\
dB \\
dB \\
dB \\
dB
\end{tabular} \\
\hline CHANNEL SEPARATION\#, \% \(\pi_{2} \%\), \&  \&  \& +108 \& \& dB \\
\hline  \&  \& \(\stackrel{\text { ¢ }}{ }\) \& +108 \& \& dB \\
\hline \multicolumn{6}{|l|}{TRANSFER CHARACTERISTICS} \\
\hline \begin{tabular}{l}
ACCURACY \\
Gain Error \\
Gain Mismatch \\
Bipolar Zero Error \\
BPZ Error Mismatch \\
BPZ Differential Linearity Error \({ }^{(7)}\) \\
Gain Drift \\
Bipolar Zero Drift \\
Warm-up Time
\end{tabular} \& \begin{tabular}{l}
Channel to Channel \\
Chanmel to Chammed
\end{tabular} \& \[
1
\] \& \(\pm 1\)
\(\pm 1\)
10
5
\(\pm 1\)
100
20 \& \[
\begin{aligned}
\& \pm 3 \\
\& \pm 3
\end{aligned}
\] \& \(\%\)
\(\%\)
mV
mV
LSB
\(\mathrm{ppm} /{ }^{\circ} \mathrm{C}\)
ppm of \(\mathrm{FSR} /{ }^{\circ} \mathrm{C}\)
minute \\
\hline POWER SUPPLY REJECTION \& \(\pm \mathrm{V}_{\text {cc }}\) TO \(\mathrm{V}_{\text {out }}\) \& \& +86 \& \& dB \\
\hline  \& \begin{tabular}{l}
\[
\mathrm{R}_{\mathrm{LOAD}}=1.5 \mathrm{k} \Omega
\] \\
\(( \pm 2 \%)\) \\
( \(\pm 2 \%\) )
\end{tabular} \& Meets All \& \begin{tabular}{c}
\(\pm 3\) \\
0.1 \\
\(\pm 8\) \\
TBD \\
Indefinite
\end{tabular}
Sufficient to Me
\begin{tabular}{c} 
+ N Specs Wit \\
\(\pm 670\) \\
1.67 \\
\hline
\end{tabular} \& et THD + N Sp thout External \&  \\
\hline \multicolumn{6}{|l|}{POWER SUPPLY REQUIREMENTS} \\
\hline \begin{tabular}{l}
\(\pm \mathrm{V}_{\mathrm{cc}}\) Supply Voltage \\
Supply Current: \({ }^{+}{ }_{c c}\) \\
Power Dissipation
\end{tabular} \& \(+V_{c c}=+5.0 \mathrm{~V}\)
\(-\mathrm{V}_{\mathrm{cc}}=-5.0 \mathrm{~V}\)
\(\pm \mathrm{V}_{\mathrm{cc}}= \pm 5.0 \mathrm{~V}\) \& +4.75 \& \[
\begin{gathered}
+5.00 \\
-40 \\
+16 \\
280 \\
\hline
\end{gathered}
\] \& \[
+5.25
\]
\[
380
\] \& \[
\begin{gathered}
V \\
\mathrm{~mA} \\
\mathrm{~mA} \\
\mathrm{~mW}
\end{gathered}
\] \\
\hline \multicolumn{6}{|l|}{TEMPERATURE RANGE} \\
\hline Specification Operating Storage \& \& 0
-30
-60 \& \& +70
+70
+100 \& a

${ }^{\circ} \mathrm{C}$
${ }^{\circ} \mathrm{C}$ <br>
\hline
\end{tabular}

NOTES: (1) Binary Two's Complement coding. (6) Ratio of (Distortion RMS + Noise $_{\text {RMS }}$ ) / Signal ${ }_{\text {RMS }}$. (3) D/A converter input frequency/signal level on both left and right channels. (4) D/A converter sample frequency ( $16 \times 44.1 \mathrm{kHz} ; 16$ times oversampling per channel). (5) Ratio of Noise ${ }_{\text {PMS }}$, Signal ${ }_{\text {RMS }}$. Measured using an A-weighted filter. (6) Bipolar zero. (7) Differential non-linearity at bipolar major carry input code. Measured in 16-bit LSB's. Adjustable to zero error.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

MECHANICAL


## PIN ASSIGNMENTS

| PIN | DESCRIPTION | MINEMONIC |
| :---: | :---: | :---: |
| 1 | -5V Analog Supply | $-\mathrm{V}_{\mathrm{cc}}$ |
| 2 | Left Channel Servo-Amp Decoupling Point | CAP |
| 3 | Left Channel MSB Adjustment,$~$, / \% \% | MSB ADJ (L) |
| 4 | No Connect | NC |
| 5 | Left Channel Bipolar Offset Decoupling Point | CAP |
| 6 | Left Channel Curent Output, \#\#, \% $\quad, \%$ | IOUT (L) |
| 7 | Left Channel Analog Common | ACOM |
| 8 | Left Channel Summing, Junction | SJ (L) |
| 9 | Left Channel Yoltage Output | VOUT (L) |
| 10 |  |  |
| 11 |  | + $\mathrm{V}_{00}$ |
| 12 | Lett Channel Data Input \% \% \% | DATA |
| 13 | Clock Input | CLOCK: |
| 14 | -5V Logic Supply \% \# \% \% | $-\mathrm{V}_{\mathrm{D}}$ |
| 15 |  |  |
| 16 |  | DATA (A) |
| 17 | Digital Common | DCOM |
| 18 | No Connect | NC\% |
| 19 | Right Channel Voltage Output, \% \% \% \% | VOUT (R) |
| 20 | Right Channel Summing Junction | St(8) |
| 21 | Right Channel Analog Common | ACOM |
| 22 | Right Channel Current Output | IOUT (R) |
| 23 | Right Channel Bipolar Offset Decoupling Point. | CAP |
| 24 | Right Channel MSB Adjustment. | MSB ADJ (R) |
| 25 | Right Chantel Servo-Amp Decoupling Point | CAP |
| 26 | MSB Adjustment Potentiometer Voltage Output | VPOT |
| 27 | +5V Analog Supply \% \% | $+V_{c c}$ |
| 28 | Reference Decoupining Point ${ }^{*}$ | CAP |


| DIGITAL INPUT | ANALOG OUTPUT |  |  |
| :---: | :---: | :---: | :---: |
| Binary Two's Complement (BTC) | DAC Output | Voltage (V) <br> $V_{\text {our }}$ Mode | Current (mA) $I_{\text {out }}$ Mode |
| 1FFFF Hex 00000 Hex 3FFFF Hex 20000 Hex | $\begin{gathered} \% \text { FS } \\ B P Z \\ B P Z-1 L S B \\ -F S \end{gathered}$ | $\begin{gathered} +2.99997711 \\ 0.00000000 \\ -0.00002289 \\ -3.00000000 \end{gathered}$ | $\begin{gathered} -0.66999489 \\ 0.00000000 \\ +0.00000511 \\ +0.67000000 \end{gathered}$ |

TABI.EI. PCM1700 Input/Output Relationships.


FIGURE 1. PCM1700P Setup and Hold Timing Diagram.

## ORDERING INFORMATION

|  |
| :--- | :--- | :--- |
| Basic Model Number <br> P: Plastic <br> Performance Grade Code |

## ABSOLUTE MAXIMUM RATINGS




FIGURE 2. Timing Diagram.

For Immediate Assistance, Contact Your Local Salesperson


FIGURE 3. Voltage Output Connection Diagram.


FIGURE 4. Current Output Connection Diagram.

## Dual CMOS 18-Bit Monolithic Audío ANALOG-TO-DIGITAL CONVERTER

## FEATURES

- DUAL18-BIT LOW-POWER CMOS AUDIO A/D CONVERTER
- FAST 4.5 $\mu \mathrm{s}$ MIN CONVERSION TIME INCLUDING S/H
- VERY LOW MAX THD+N: -88dB Without External Adjust
- COMPLETE WITH INTERNAL REFERENCE AND DUAL S/H AMPLIFIERS
- TWO CO-PHASE SAMPLED, $\pm 2.75 \mathrm{~V}$ AUDIO INPUTS
- CAPABLE OF 4X PER CHANNEL OVER. SAMPLING RATE
- RUNS ON $\pm 5 V$ SUPPLIES AND DISSIPATES 300 mW MAX
- COMPACT 28-PIN PLASTIC DIP


## DESCRIPTION

The PCMI750P is a low cost, dual 18 -bit CMOS analog to-digital converter. optimized for dynamic signal applications. The PCM1750P features true cophased inputs with internal sample/hold amplifiers for each channel. The PCM1750P also comes complete with an intemal reference. Total power dissipation is less than 300 mW max using $\pm 5 \mathrm{~V}$ voltage supplies. Low maximum Total Harmonic Distortion + Noise (88 dB max) is $100 \%$ tested. The very fast PCM1750P is capable of 4-times oversampling rates on both input channels simultaneously, providing greater freedom to designers in selecting input anti-aliasing filters.
PCM1750P outputs serial data in a format that is compatible with many digital filter chips and comes packaged in a space saving 28 -pin plastic DIP.

For Immediate Assistance, Contact Your Local Salesperson

## SPECIFICATIONS

## ELECTRICAL

At $25^{\circ} \mathrm{C}$, and $\pm \mathrm{V}_{\mathrm{cc}}= \pm 5.0 \mathrm{~V}$ and $+\mathrm{V}_{\mathrm{DD}}=+5.0 \mathrm{~V}$ unless otherwise noted. Where relevant, specifications apply to both left and right inputoutput channels.

| PARAMETER | CONDITIONS | PCM1750P |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MaX |  |
| RESOLUTION |  | 18 |  |  | Bits |
| INPUT/OUTPUT |  |  |  |  |  |
| ANALOG INPUT <br> Input Range <br> Input Capacitance <br> Aperture Time <br> Aperture Jitter <br> Full Power Bandwidth |  | -2.75 | $\begin{aligned} & 20 \\ & 25 \\ & 50 \\ & 25 \end{aligned}$ | +2.75 | $\begin{gathered} \mathrm{v} \\ \mathrm{pF} \\ \mathrm{~ns} \\ \mathrm{ps} \\ \mathrm{kHz} \end{gathered}$ |
| DIGITAL INPUT/OUTPUT <br> Logic Family Logic Level: V <br> $V_{n}$ <br> $V_{\text {or }}$ <br> $V_{a}$ <br> Data Format <br> Convert Command <br> Convert Command Pulse Width |  | $\mathrm{I}_{4 \mathrm{H}}=+5 \mathrm{uA}$ $0.0$ $+2.7$ | mpatible C $+35$ <br> Serial BTC( Positive edg 88 | $+1.5$ <br> $+0.4$ | $\begin{gathered} +V_{D 0} \\ v \\ v \\ v \end{gathered}$ |
| CONVERSION TIME | \%. Throüghput Incluaitiog S/H | \%. 4.5 | . 5.2 .2 \% | ${ }^{\text {F }} 20.8$ | $\mu s$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |
| SIGNAL-TO NOISE RATIO ${ }^{(2)}$ PCM1750P | $f_{s}+192 k H i z\left(\left.c h a n n e\right\|^{(3)} f_{w}=1 k / 4 /(10 d B)^{(4)}\right.$ | $+88$ | $+90$ |  | $\mathrm{dB}^{(5)}$ |
| TOTAL HARMONIC DISTORTION + NH: PCM1750P: $\begin{aligned} & f_{\mathrm{w}}=1 \mathrm{kHz}(0 \mathrm{~dB}) \\ & f_{\mathrm{w}}=1 \mathrm{kHz}(-20 \mathrm{~dB}) \\ & f_{\mathrm{w}}=1 \mathrm{kHz}(-60 \mathrm{~dB}) \end{aligned}$ |  |  | $\begin{aligned} & -90 \\ & -70 \\ & -30 \end{aligned}$ | $\begin{aligned} & -88 \\ & -68 \\ & -28 \end{aligned}$ | $\begin{aligned} & d B \\ & d B \\ & d B \end{aligned}$ |
|  |  | +96 | +108 |  | dB |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |
| ACCURACY <br> Gain Error <br> Gain Mismatch Bipolar Zero Error ${ }^{(7)}$ BPZ Error Mismatch BPZ Differential Linearity Error ${ }^{(8)}$ Linearity Error Warm-up Time | Channel to Chanrel Chaninil to Channel | 1 | $\begin{gathered} \pm 2 \\ \pm 0.5 \\ \pm 2 \\ \pm 3 \\ \pm 0.002 \\ \pm 0.003 \end{gathered}$ | $\pm 5$ $\pm 1$ | $\%$ $\%$ mV mV \% of FSR \% of FSR minute |
| DRIFT <br> Gain <br> Bipolar Zero | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |  | $\begin{aligned} & 100 \\ & 20 \end{aligned}$ | 250 | $\begin{gathered} \text { pom } / \rho \mathrm{C} \\ \text { ppm of } \mathrm{FS} /{ }^{\circ} \mathrm{C} \end{gathered}$ |
| POWER SUPPLY REJECTION | $\pm \mathrm{V}_{\mathrm{cc}}$ TO $\mathrm{V}_{\mathrm{w}}$ |  | TBD |  | dB |
| POWER SUPPLY REQUIREMENTS |  |  |  |  |  |
| $\pm \mathrm{V}_{\mathrm{cc}}$ Supply Voltage <br> Supply Current: ${ }^{+} \mathrm{I}_{\mathrm{cc}}$ and +l o $-_{c c}$ <br> Power Dissipation | $\begin{aligned} +\mathrm{V}_{\mathrm{cc}} \text { and } & +\mathrm{V}_{\mathrm{po}}=+5.0 \mathrm{~V} \\ -\mathrm{V}_{\mathrm{cc}} & =-5.0 \mathrm{~V} \\ \pm \mathrm{V}_{\mathrm{cc}} & = \pm 5.0 \mathrm{~V} \end{aligned}$ | $\pm 4.75$ | $\begin{gathered} \pm 5.00 \\ +28 \\ -13 \\ 210 \end{gathered}$ | $\pm 5.25$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \\ \mathrm{~mA} \\ \mathrm{~mW} \end{gathered}$ |
| TEMPERATURE RANGE |  |  |  |  |  |
| Specification Operating Storage |  | $\begin{gathered} 0 \\ -30 \\ -60 \end{gathered}$ |  | $\begin{aligned} & +70 \\ & +70 \\ & +700 \\ & +100 \end{aligned}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

NOTES: (1) Binary Two's Complement coding. (2) Ratio of Signal ${ }_{\text {pMs }} /$ Noise $_{\text {pas }}$ from 20 Hz to 20 kHz . (3) AD converter sample frequency ( $4 \times 48 \mathrm{kHz} ; 4$ times oversampling per channel). (4) A/D converter input frequency/signal level (on both left and right channels).(5) Refered to input signal level. (6) Ratio of (Distortion pas + Noise $_{\text {rass }}$ / Signal $_{\text {rus. }}$ (7) Externally adjustable to zero error. (8) Differential non-linearity at bipolar major carry input code. Measured in 16 -bit LSB's. Adjustable to zero error. (9) Full Scale Range.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

MECHANICAL


## ABSOLUTE MAXIMUM RATINGS



## ORIDERING INFORMATION



CONNECTION DIAGRAM



FIGURE 1. Input/OutpuITIming Diagram.


FIGURE 2. Setup and Hold Timing Diagram.


## VOLTAGE-TO-FREQUENCY CONVERTERS

Voltage-to-frequency converters provide a simple, low-cost way of converting analog signals into digital form. They provide an important alternative to other analog-to-digital conversion techniques. Their integrating input properties make them an appropriate choice when operating in noisy environments. The combination of high accuracy and linearity, low temperature drift, and monotonicity often provides performance characteristics unattainable with other techniques.
Since an analog quantity represented as a frequency is inherently serial data, it is easily handled in large multi-channel systems. Frequency information can be transmitted over long lines with excellent noise immunity using low cost digital line transmitters and receivers. Isolation can be accomplished with optical or transformer couplers without loss in accuracy. Outputs from multiple VFCs can be gated to common counter circuitry with simple digital logic. Low-cost isolation is obtained when a VFC is used together with a DC/DC converter and a single optical coupler.
Burr-Brown monolithic voltage-to-frequency converters provide industrystandard performance and reliability in such applications as precision test
 and measurement equipment, data acquisition systems, communications equipment, and process control.

## For Immediate Assistance, Contact Your Local Salesperson

## VOLTAGE-TO-FREQUENCY

## CONVERTERS SELECTION GUIDE

The Selection Guide shows parameters for the high grade. Refer to the Product Data Sheet for a full selection of grades. Models shown in boldface are new products introduced since publication of the previous Burr-Brown IC Data Book.

| VOLTAGE-TO-FREQUENCY CONVERTERS |  |  |  |  |  | Boldface $=$ NEW |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Description | Model | Frequency Range (kHz) | $V_{\text {w }}$ Range <br> (V) | Linearity, max (\% of FSR) | Tempco, max (ppm of FSR $/{ }^{\circ} \mathrm{C}$ ) | Temp Range ${ }^{(1)}$ | Pkg | Page |
| Low-Cost Monolithic | $\begin{aligned} & \text { VFC32P, U } \\ & \text { VFC32M, L } \end{aligned}$ | $\begin{gathered} \text { User- } \\ \text { selected } \\ 500 \mathrm{kHz} \text {, max } \end{gathered}$ | Userselected | $\pm 0.01$ at 10 kHz $\pm 0.05$ at 100 kHz | $\begin{aligned} & 75 \text { typ } \\ & \pm 100 \end{aligned}$ | Com Ind | $\begin{gathered} \text { DIP, SOIC } \\ \text { TO-100, } \\ \text { LCC } \end{gathered}$ | $\begin{aligned} & 10-3 \\ & 10-3 \end{aligned}$ |
| Low-Cost Complete | $\begin{aligned} & \text { VFC42 } \\ & \text { VFC52 } \end{aligned}$ | 0 to 10 <br> 0 to 100 | $\begin{aligned} & 0 \text { to }+10 \\ & 0 \text { to }+10 \end{aligned}$ | $\begin{aligned} & \pm 0.01 \\ & \pm 0.05 \end{aligned}$ | $\begin{aligned} & \pm 100 \\ & \pm 150 \end{aligned}$ | Ind Ind | $\begin{aligned} & \text { DIP } \\ & \text { DIP } \end{aligned}$ | $\begin{aligned} & 10-12 \\ & 10-12 \end{aligned}$ |
| Precision Monolithic | $\begin{aligned} & \text { VFC62 } \\ & \text { VFC320 } \end{aligned}$ | Userselected | Userselected 1 MHz max | $\begin{aligned} & \pm 0.002 \text { at } 10 \mathrm{kHz} \\ & \pm 0.002 \text { at } 10 \mathrm{kHz} \end{aligned}$ | $\begin{aligned} & \pm 20 \\ & \pm 20 \end{aligned}$ | Ind Ind | $\begin{aligned} & \text { DIP, } \\ & \text { TO-100 } \\ & \text { LCC } \end{aligned}$ | $\begin{aligned} & 10-18 \\ & 10-54 \end{aligned}$ |
| Synochronized Monolithic | VFC100G | Clock Programmed 2 MHz max | 0 to +10 | 0.1 at 1MHz | $\pm 50$ | Ind | DIP | 10-26 |
|  | VFC101N | Clock Programmed, 2 MHz max | $\begin{aligned} & 0 \text { to }+10, \\ & 0 \text { to }+5, \\ & 0 \text { to }+8, \\ & -5 \text { to }+5 \end{aligned}$ | $\pm 0.02$ at 100 kHz | $\pm 40$ | Ind | PLCC | 10-41 |
| HighPerformance | VFC110 | Userselected 4MHz max | 0 to +10 | $\pm 0.05$ at $\mathbf{1 M H z}$ | $\pm 50$ | Ind | DIP, LCC | S10-3 |
| Single Supply, Low Power | VFC121 | Userselected 1.5 MHz max | Userselected | $\pm 0.03$ at 100 kHz | $\pm 40$ | Ind | DIP | S10-11 |

NOTES: (1) $\mathrm{Com}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, Ind $=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

# High-Frequency VOLTAGE-TO-FREQUENCY CONVERTER 

## FEATURES

- high-Frequency operation: 4MHz FS max
- EXCELLENT LINEARITY: $\pm 0.02 \%$ typ at 2 MHz
- PRECISION 5V REFERENCE
- DISABLE PIN
- LOW JITTER


## DESCRIPTION

The VFC1 10 voltage-to-frequency converter is a thirdgeneration VFC offering improved features and performance. These include higher frequency operation, an on-board precision 5 V reference and a Disable function.
The precision 5 V reference can be used for offsetting the VFC transfer function, as well as exciting transducers or bridges. The Enable pin allows several VFCs' outputs to be paralleled, multiplexed, or simply to shut off the VFC. The open-collector frequency

## APPLICATIONS

- INTEGRATING A/D CONVERSION
- PROCESS CONTROL
- VOLTAGE ISOLATION
- VOLTAGE-CONTROLLED OSCILLATOR
- FM TELEMETRY
output is TTL/CMOS-compatible. The output may be isolated by using an opto-coupler or transformer.
Internal input resistor, one-shot and integrator capacitors simplify applications circuits. These components are trimmed for a full-scale output frequency of 4 MHz at 10 V input. No additional components are required for many applications.
The VFCl 10 is packaged in plastic and ceramic 14pin DIPs. Industrial and military temperature range gradeouts are available.


[^34]
## SPECIFICATIONS

At $T_{A}=+25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ unless otherwise noted.

| PARAMETER | CONDITIONS | VFC110BG |  |  | VFC110AG/SG/AP |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| VOLTAGE-TO-FREQUENCY OPERATION <br> Nonlinearity ${ }^{(1)}$ : <br> Gain Error, $f=1 \mathrm{MHz}$ $\begin{aligned} & f_{\mathrm{Fs}}=100 \mathrm{kHz} \\ & f_{\mathrm{Fs}}=1 \mathrm{MHz} \\ & f_{\mathrm{Fs}}=2 \mathrm{MHz} \\ & f_{\mathrm{Fs}}=4 \mathrm{MHz} \end{aligned}$ <br> Gain Drift, $f=1 \mathrm{MHz}$ <br> Relative to $\mathrm{V}_{\text {REF }}$ <br> PSRR | Specifled Temp Range Specified Temp Range $V_{\mathrm{s}}= \pm 8 \mathrm{~V} \text { to } \pm 18 \mathrm{~V}$ |  | $\begin{gathered} 0.005 \\ 0.01 \\ 0.02 \\ 1 \\ \\ 50 \end{gathered}$ | $\begin{gathered} 0.01 \\ 0.05 \\ \\ 5 \\ 50 \\ \\ 0.05 \end{gathered}$ |  | $\begin{gathered} 0.01 \\ \\ \\ \\ 0 \end{gathered}$ | $\begin{gathered} 0.05 \\ 0.1 \\ * \\ 100 \\ 0.1 \end{gathered}$ | \%FS <br> \%FS <br> \%FS <br> \%FS <br> \% <br> ppm/ ${ }^{\circ} \mathrm{C}$ <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> \%/V |
| INPUT <br> Full Scale Input Current $\mathrm{I}_{\mathrm{B}}$ - (Inverting Input) <br> $\mathrm{I}_{\mathrm{B}}+$ (Non-Inverting Input) $\mathrm{V}_{\text {os }}$ <br> $V_{\text {os }}$ Drift | Specified Temp Range |  | $\begin{gathered} 250 \\ 15 \\ 250 \\ \\ 35 \end{gathered}$ | $\begin{gathered} 500 \\ 60 \\ 3 \end{gathered}$ |  | 20 | $\begin{gathered} 100 \\ 3 \end{gathered}$ | $\begin{gathered} \mu \mathrm{A} \\ \mathrm{nA} \\ \mathrm{nA} \\ \mathrm{mV} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \end{gathered}$ |
| INTEGRATOR AMPLIFIER OUTPUT <br> Output Voltage Range <br> Output Current Drive <br> Capacitive Load | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ <br> No Oscillations | $\begin{gathered} -0.2 \\ 5 \end{gathered}$ | $\begin{aligned} & 20 \\ & 10 \end{aligned}$ | $+V_{s}-4$ | * | $10$ | * | $\begin{gathered} V \\ \mathrm{~mA} \\ \mathrm{nF} \end{gathered}$ |
| COMPARATOR INPUT <br> $\mathrm{I}_{\mathrm{B}}$ (Input Bias Current) <br> Trigger Voltage Input Voltage Range |  | -5 | $\begin{gathered} -5 \\ \pm 50 \end{gathered}$ | $+\mathrm{V}_{\text {s }}$ | * | * | * | $\begin{gathered} \mu \mathrm{A} \\ \mathrm{mV} \\ \mathrm{~V} \end{gathered}$ |
| OPEN COLLECTOR OUTPUT <br> $\mathrm{V}_{\mathrm{o}}$ Low <br> $I_{\text {leakage }}$ <br> Fall Time <br> Delay to Rise <br> Settling Time | To Specified Linearity for a Full-Scale Input Step |  | 0.1 <br> 25 <br> 25 <br> One | 0.4 <br> 1 <br> ulse of Ne |  | us $1 \mu$ | * | V $\mu \mathrm{A}$ <br> ns <br> ns |
| REFERENCE VOLTAGE <br> Voltage <br> Voltage Drift <br> Load Regulation <br> PSRR <br> Current Limit | $\begin{gathered} \mathrm{I}_{\mathrm{o}}=0 \text { to } 10 \mathrm{~mA} \\ \mathrm{~V}_{\mathrm{s}}= \pm 8 \mathrm{~V} \text { to } \pm 18 \mathrm{~V} \\ \text { Short Circuit } \end{gathered}$ | $4.97$ $15$ | $\begin{gathered} 5 \\ 2 \\ 5 \\ 20 \end{gathered}$ | $\begin{gathered} 5.03 \\ 20 \\ 10 \end{gathered}$ | * | * | $50$ | $\begin{gathered} \mathrm{V} \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ \mathrm{mV} \\ \mathrm{mV} N \\ \mathrm{~mA} \end{gathered}$ |
| ENABLE INPUT <br> $\mathrm{V}_{\text {HIGH }}$ ( $\mathrm{f}_{\text {out }}$ Enabled) <br> $\mathrm{V}_{\text {Low }}$ (fout Disabled) <br> $\mathrm{I}_{\text {HIGH }}$ <br> Iow | Specified Temp Range Specified Temp Range | 2 | $\begin{gathered} 0.1 \\ 1 \end{gathered}$ | 0.4 | * | * | * | $\begin{gathered} V \\ V \\ \mu A \\ \mu A \end{gathered}$ |
| POWER SUPPLY <br> Voltage, $\pm \mathrm{V}_{\mathrm{s}}$ <br> Current |  | $\pm 8$ | $\begin{gathered} \pm 15 \\ 13 \end{gathered}$ | $\begin{gathered} \pm 18 \\ 16 \end{gathered}$ | * | * | * | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \end{gathered}$ |
| TEMPERATURE RANGE <br> Specified $A G, B G, A P$ <br> SG <br> Storage $A G, B G, S G$ AP |  | $\begin{aligned} & -25 \\ & -55 \\ & \\ & -65 \\ & -40 \end{aligned}$ |  | $\begin{aligned} & +85 \\ & +125 \\ & +150 \\ & +125 \end{aligned}$ | * |  | * | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

- Same specifications as VFC110BG.

NOTE: (1) Nonlinearity measured from 1 V to 10 V input.

MECHANICAL


PIN CONFIGURATION


## ABSOLUTE MAXIMUM RATINGS

| Power Supply Voltages $\left(+\mathrm{V}_{\mathrm{s}}\right.$ to $-\mathrm{V}_{\mathrm{s}}$ ) ................................................ 40 V <br> $\mathrm{f}_{\mathrm{o}, ~}$ Sink Current $\qquad$ 50 mA |  |
| :---: | :---: |
|  |  |
| Comparator In Voltage ................................................... -5 V to $+\mathrm{V}_{\text {s }}$ |  |
| Enable Input ................................................................. $\mathrm{V}_{\text {S }}$ to $-\mathrm{V}_{\text {S }}$ |  |
| Integrator Common-Mode Voltage .............................. -1.5 V to +1.5 V |  |
| Integrator Differential Input Voltage ............................ +0.5 V to 0.0 .5 V |  |
| Integrator Out (short-circuit) ..............................................Indefinite |  |
| $\mathrm{V}_{\text {REF }}$ Out (short-circuit) ..................................................... Indefinite |  |
| Operating Temperature Range |  |
| G Package ...................................................................................................................... ${ }^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$P Package .............. $12{ }^{\circ} \mathrm{C}$ |  |
|  |  |
| Storage Temperature |  |
| G Package ....................................................................................................................... $0^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$P Package |  |
|  |  |
| Lead Temperature (soldering, 10s) ...................................... $+300^{\circ} \mathrm{C}$ |  |

## ORDERING INFORMATION

|  | PACKAGE | TEMPERATURE <br> RANGE |
| :--- | :---: | :---: |
| MODEL | VFC110AG | Ceramic DIP |
| VFC110BG | Ceramic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| VFC110SG | Ceramic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| VFC110AP | Plastic DIP | $-25^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}+85^{\circ} \mathrm{C}$ |

## TYPICAL PERFORMANCE CURVES

At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$ unless otherwise noted.




Jitter is the ratio of the $1 \sigma$ value of the distribution of the period ( $1 / f_{\text {our }}, \max$ ) to the mean of the period.

FULL-SCALE FREQUENCY vs



FREQUENCY COUNT REPEATABILITY


This graph describes the low frequency stability of the VFC110: the ratio of the 10 point of the distribution of 100 runs (where each mean frequency came from 1000 readings for each gate time) to the overall mean frequency.

## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}, V_{5}= \pm 15 \mathrm{~V}$ unless otherwise noted.


## OPERATION

Figure 1 shows the connections required for operation at a full-scale output frequency of 4 MHz . Only power supply bypass capacitors and an output pull-up resistor, $\mathrm{R}_{\mathrm{PU}}$, are required for this mode of operation. A 0 V to 10 V input voltage produces a 0 Hz to 4 MHz output frequency. The internal input resistor, one-shot and integrator capacitors set the full-scale output frequency. The input is applied to the summing junction of the integrator amplifier through the $25 \mathrm{k} \Omega$ internal input resistor. Pin 14 (the non-inverting amplifier input) should be referred directly to the negative side of $\mathrm{V}_{\mathbb{I N}}$. The common-mode range of the integrating amplifier is limited to approximately -1 V to +1 V referred to analog ground. This allows the non-inverting input to Kel-vin-sense the common connection of $\mathrm{V}_{\mathrm{IN}}$, easily accommo-

dating any ground-drop errors. The input impedance loading $\mathrm{V}_{\mathrm{IN}}$ is equal to the input resistor-approximately $25 \mathrm{k} \Omega$.

## OPERATION AT LOWER FREQUENCIES

The VFC1 10 can be operated at lower frequencies simply by limiting the input voltage to less than the nominal 10 V fullscale input. To maintain a 10 V FS input and highest accuracy, however, external components are required (see Table I). Small adjustments may be required in the nominal values indicated. Integrator and one-shot capacitors are added in parallel to internal capacitors. Figure 2 shows the connections required for 100 kHz full scale output. The one-shot capacitor, $\mathrm{C}_{\mathrm{os}}$, should be connected to logic ground. The one-shot connection (pin 6) is not short-circuit protected. Short-circuits to ground may damage the device.


The integrator capacitor's value does not directly affect the output frequency, but determines the magnitude of the voltage swing on the integrator's output. Using a $\mathrm{C}_{\mathrm{NNT}}$ equal to $\mathrm{C}_{\text {os }}$ provides an integrator output swing from 0 V to approximately 1.5 V .

## COMPONENT SELECTION

Selection of the external resistor and capacitor type is important. Temperature drift of an external input resistor and oneshot capacitor will affect temperature stability of the output frequency. NPO ceramic capacitors will normally produce the best results. Silver-mica types will result in slightly higher drift, but may be adequate in many applications. A low temperature coefficient film resistor should be used for $\mathrm{R}_{\mathbb{I}}$.
The integrator capacitor serves as a "charge bucket," where charge is accumulated from the input, $\mathrm{V}_{\mathrm{IN}}$, and that charge is drained during the one-shot period. While the size of the bucket (capacitor value) is not critical, it must not leak. Capacitor leakage or dielectric absorption can affect the

| FULL-SCALE <br> FREQUENCY, $\mathrm{f}_{\mathrm{Fs}}$ | EXTERNAL COMPONENTS |  |  |
| :--- | :---: | :---: | :---: |
|  | $\mathbf{R}_{\mathrm{IN}}$ | $\mathbf{C}_{\text {OS }}$ | $\mathbf{C}_{\mathrm{wT}}$ |
| 4 MHz | $*$ | $*$ | $*$ |
| 2 MHz | $34 \mathrm{k} \Omega$ | 56 pF | $*$ |
| 1 MHz | $40 \mathrm{k} \Omega$ | 150 pF | $*$ |
| 500 kHz | $58 \mathrm{k} \Omega$ | 330 pF | 2 nF |
| 100 kHz | $44 \mathrm{k} \Omega$ | 2.2 nF | 10 nF |
| 50 kHz | $88 \mathrm{k} \Omega$ | 2.2 nF | $0.1 \mu \mathrm{~F}$ |
| 10 kHz | $44 \mathrm{k} \Omega$ | 22 nF | $0.1 \mu \mathrm{~F}$ |

- Use internal component only.

The values given were determined empirically to give the optimal performance, taking into consideration tradeoffs between linearity and jitter for each given full scale frequency of operation. The capacitors listed were chosen from standard values of NPO ceramic type capacitors while the resistor values were rounded off. Larger $\mathrm{C}_{\text {INT }}$ values may improve linearity, but may also increase frequency noise.
linearity and offset of the transfer function. High-quality ceramic capacitors can be used for values less than $0.01 \mu \mathrm{~F}$. Use caution with higher value ceramic capacitors. High-k ceramic capacitors may have voltage nonlinearities which can degrade overall linearity. Polystyrene, polycarbonate, or mylar film capacitors are superior for high values.

## PULL-UP RESISTOR

The VFC110's frequency output is an open-collector transistor. A pull-up resistor should be connected from $\mathrm{f}_{\text {out }}$ to the logic supply voltage, $+\mathrm{V}_{\mathrm{L}}$. The output transistor is On during the one-shot period, causing the output to be a logic Low. The current flowing in this resistor should be limited to 8 mA to assure a 0.4 V maximum logic Low. The value chosen for the pull-up resistor may depend on the full-scale frequency and capacitance on the output line. Excessive capacitance on $f_{\text {out }}$ will cause a slow, rounded rising edge at the end of an output pulse. This effect can be minimized by using a pullup resistor which sets the output current to its maximum of 8 mA . The logic power supply can be any positive voltage up to $+V_{s}$.

## ENABLE PIN

If left unconnected, the Enable input will assume a logic High level, enabling operation. Alternatively, the Enable input may be connected directly to $+\mathrm{V}_{\mathrm{s}}$. Since an internal pull-up current is included, the Enable input may be driven by an open-collector logic signal.
A logic Low at the Enable input causes output pulses to cease. This is accomplished by interrupting the signal path through the one-shot circuitry. While disabled, all circuitry remains active and quiescent current is unchanged. Since no reset current pulses can occur while disabled, any positive input voltage will cause the integrator op amp to ramp negatively and saturate at its most negative output swing of approximately -0.7 V .

TABLE I. Component Selection Table.


FIGURE 2. 100 kHz Full-Scale Operation.

## PRINCIPLE OF OPERATION

The VFC1 10 uses a charge-balance technique to achieve high accuracy. The heart of this technique is an analog integrator formed by the integrator op amp, feedback capacitor $\mathrm{C}_{\mathrm{INT}}$, and input resistor $\mathrm{R}_{\mathrm{IN}}$. The integrator's output voltage is proportional to the charge stored in $\mathrm{C}_{\mathrm{iNT}}$. An input voltage develops an input current of $V_{\mathbb{N}} / R_{\mathbb{N}}$, which is forced to flow through $\mathrm{C}_{\mathrm{INT}}$. This current charges $\mathrm{C}_{\mathrm{INT}}$, causing the integrator output voltage to ramp negatively.
When the output of the integrator ramps to 0 V , the comparator trips, triggering the one-shot. This connects the reference current, $\mathrm{I}_{\text {REF }}$, to the integrator input during the one-shot period, $\mathrm{T}_{\text {os }}$. This switched current causes the integrator output to ramp positively until the one-shot period ends. Then the cycle starts again.

The oscillation is regulated by the balance of current (or charge) between the input current and the time-averaged

reset current. The equation of current balance is

$$
\begin{gathered}
\mathrm{I}_{\mathrm{NN}}=\mathrm{I}_{\mathrm{REF}} \cdot \text { Duty Cycle } \\
\mathrm{V}_{\mathrm{IN}} / \mathrm{R}_{\mathrm{IN}}=\mathrm{I}_{\mathrm{REF}} \cdot \mathrm{f}_{\mathrm{OUT}} \cdot \mathrm{~T}_{\mathrm{O}}
\end{gathered}
$$

where $T_{o}$ is the one-shot period and $f_{\text {out }}$ is the oscillation frequency.

When the Enable input receives a logic High (greater than +2 V ), a reset current cycle is initiated (causing $\mathrm{f}_{\text {out }}$ to go Low). The integrator ramps positively and normal operation is established. The time required for the output frequency to stabilize is equal to approximately one cycle of the final output frequency plus $1 \mu$ s.
Using the Enable input, several VFCs' outputs can be connected to a single output line. All disabled VFCs will have a high output impedance; one active VFC can then transmit on the output line. Since the disabled VFCs are not oscillating, they cannot interfere or "lock" with the operating VFC. Locking can occur when one VFC operates at nearly the same frequency as-or a multiple of-a nearby VFC. Coupling between the two may cause them to lock to the same or exact multiple frequency. It then takes a small incremental input voltage change to unlock them. Locking cannot occur when unneeded VFCs are disabled.

## REFERENCE VOLTAGE

The $\mathrm{V}_{\text {REF }}$ output is useful for offsetting the transfer function and exciting sensors. Figure 3 shows $\mathrm{V}_{\text {ref }}$ used to offset the transfer function of the VFC110 to achieve a bipolar input voltage range. Sub-surface zener reference circuitry is used for low noise and excellent temperature drift. Output current is specified to 10 mA and current-limited to approximately 20 mA . Excessive or variable loads on $\mathrm{V}_{\text {REF }}$ can decrease frequency stability due to internal heating.

## MEASURING THE OUTPUT FREQUENCY

To complete an integrating A/D conversion, the output frequency of the VFC1 10 must be counted. Simple frequency counting is accomplished by counting output pulses for a reference time (usually derived from a crystal oscillator).


## For Immediate Assistance, Contact Your Local Salesperson

This can be implemented with counter/timer peripheral chips available for many popular microprocessor families. Many micro-controllers have counter inputs that can be programmed for frequency measurement.
Since $f_{\text {out }}$ is an open-collector device, the negative-going edge provides the fastest logic transition. Clocking the counter on the falling edge will provide the best results in noisy environments.
Frequency can also be measured by accurately timing the period of one or more cycles of the VFC's output. Frequency must then be computed since it is inversely proportional to the measured period. This measurement technique can provide higher measurement resolution in short conversion times. It is the method used in most high-performance laboratory frequency counters. It is usually necessary to offset the transfer function so 0 V input causes a finite frequency out. Otherwise the output period (and therefore the conversion time) approaches infinity.

## FREQUENCY NOISE

Frequency noise (small random variation in the output frequency) limits the useful resolution of fast frequency measurement techniques. Long measurement time averages the affect of frequency noise and achieves the maximum useful resolution. The VFC1 10 is designed to minimize frequency noise and allows improved useful resolution with short measurement times. The typical curve "Frequency Count Repeatability vs Counter Gate Time" shows the effect of noise as the counter gate time is varied. It shows the one
standard deviation ( $1 \sigma$ ) count variation (as a percentage of FS counts) versus counter gate time.

## FREQUENCY-TO-VOLTAGE CONVERSION

The VFC110 can also be connected as a frequency-tovoltage converter (Figure 4). Input frequency pulses are applied to the comparator input. A negative-going pulse crossing $0 V$ initiates a reference current pulse which is averaged by the integrator op amp. The values of the oneshot capacitor and feedback resistor (same as $\mathrm{R}_{\mathbb{N}}$ ) are determined with Table I. The input frequency pulse must not remain negative for longer than the duration of the one-shot period. Figure 4 shows the required timing to assure this. If the negative-going input frequency pulses are longer in duration, the capacitive coupling circuit shown can be used. Level shift or capacitive coupling circuitry should not provide pulses which go lower than -5 V or damage to the comparator input may occur.
This frequency-to-voltage converter operates by averaging (filtering) the reference current pulses triggered on every falling edge at the frequency input. Voltage ripple with a frequency equal to the input will be present in the output voltage. The magnitude of this ripple voltage is inversely proportional to the integrator capacitor. The ripple can be made arbitrarily small with a large capacitor, but at the sacrifice of settling time. The R-C time constant of $\mathrm{C}_{\mathrm{INT}}$ and $\mathrm{R}_{\mathrm{IN}}$ determine the settling behavior. A better compromise between output ripple and settling time can be achieved by adding a low-pass filter following the voltage output.


FIGURE 4. Frequency-to-Voltage Conversion.


## Precision Single Power Supply VOLTAGE-TO-FREQUENCY CONVERTER

## FEATURES

- SINGLE SUPPLY OPERATION: +4.5 V to +36 V
- $\mathrm{f}_{\mathrm{o}}=1.5 \mathrm{MHz}$ max
- LOW NONLINEARITY: 0.03\% max at $100 \mathrm{kHz}, 0.1 \%$ max at 1 MHz
- HIGH INPUT IMPEDANCE
- VOLTAGE REFERENCE OUTPUT
- THERMOMETER OUTPUT: $1 \mathrm{mV} /{ }^{\circ} \mathrm{K}$


## DESCRIPTION

The VFC121 is a monolithic voltage-to-frequency converter consisting of an integrating amplifier, voltage reference, and one-shot charge pump circuitry. High-frequency complementary NPN/PNP circuitry is used to implement the charge-balance technique, achieving speed and accuracy far superior to previous single power supply VFCs.
The high-impedance input accepts signals from ground potential to $\mathrm{V}_{\mathrm{s}}-2.5 \mathrm{~V}$. Power supplies from 4.5 V to

## APPLICATIONS

- INTEGRATING A/D CONVERSION
- ANALOG SIGNAL TRANSMISSION
- PHASE-LOCKED LOOP VCO
- GALVANICALLY ISOLATED SYSTEMS

36 V may be used. A 2.6 V reference voltage output may be used to excite sensors or bias external circuitry. A thermometer output voltage proportional to absolute temperature ( ${ }^{\circ} \mathrm{K}$ ) may be used as a temperature sensor or for temperature compensation of applications circuits.
Frequency output is an open-collector transistor. A disable pin forces the output to the high impedance state, allowing multiple VFCs to share a common transmission path.

[^35] Tel: (602) 746-1111 - Twx: 910-952-1111 • Cable: BBRCORP • Telex: 066-6491 • FAX: (602) 889-1510 • Immediate Product Info: (800) 548-6132

## SPECIFICATIONS

## ELECTRICAL

At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}=+5 \mathrm{~V}$, and $\mathrm{R}_{\text {IN }}=8 \mathrm{k} \Omega$ unless otherwise noted.

| PARAMETER | CONDITIONS | VFC121AP |  |  | VFC121BP |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ACCURACY <br> Nonlinearity: $f_{\text {Fs }}=100 \mathrm{kHz}$ $\mathrm{f}_{\mathrm{FS}}=1 \mathrm{MHz}$ <br> Gain Error: $\mathrm{f}_{\mathrm{fs}}=100 \mathrm{kHz}$ <br> Gain Drift: $\mathrm{f}_{\mathrm{FS}}=100 \mathrm{kHz}$ <br> Relative to $\mathrm{V}_{\text {fEF }}$. <br> PSRR | $\begin{gathered} \mathrm{C}_{\text {os }} 1200 \mathrm{pF}, \mathrm{C}_{\text {INT }}=2700 \mathrm{pF} \\ \mathrm{C}_{\text {os }} 88 \mathrm{pF}, \mathrm{C}_{\text {iNT }}=270 \mathrm{pF} \\ \mathrm{C}_{\text {os }}^{1200 \mathrm{pF}, \mathrm{C}_{\text {NT }}=2700 \mathrm{pF}} \\ \mathrm{~T}_{\text {MIN }}^{\text {to }} \mathrm{T}_{\text {MAX }} \\ +\mathrm{V}_{\mathrm{s}}=+5 \mathrm{~V} \text { to }+36 \mathrm{~V} \end{gathered}$ |  | 0.1 | $\begin{gathered} 0.05 \\ 10 \\ 80 \\ 100 \\ 0.025 \end{gathered}$ |  |  | $\begin{gathered} 0.03 \\ 0.1 \\ * \\ 40 \\ 40 \\ * \end{gathered}$ | $\begin{gathered} \text { \%FS } \\ \% \text { FS } \\ \% \text { FS } \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ \% \mathrm{~N} \end{gathered}$ |
| INPUT <br> Minimum Input Voltage Maximum Input Voltage Impedance <br> $I_{\text {BIAS }}$ <br> $V_{\text {os }}$ <br> $V_{\text {os }}$ Drift | $T_{\text {MNN }}$ to $T_{\text {MAX }}$ | $V_{s}-2.5$ 10 | $\begin{gathered} V_{\mathrm{s}}-2 \\ 100 \\ 150 \\ 300 \\ 10 \end{gathered}$ | $\begin{gathered} 0 \\ \\ 300 \\ 800 \end{gathered}$ | * | $100$ | $400$ | $\begin{gathered} V \\ V \\ \mathrm{M} \Omega \\ \mathrm{nA} \\ \mu \mathrm{~V} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \end{gathered}$ |
| OPEN COLLECTOR OUTPUT $V_{\text {SAT }}$ <br> leakage <br> Fall Time <br> Delay to Rise <br> Settling Time | $\begin{gathered} \mathrm{I}_{\text {PULLUP }}=10 \mathrm{~mA} \\ V_{\text {PULLUP }}=5 \mathrm{~V}, R_{\text {PULLUP }}=470 \Omega \end{gathered}$ <br> To specified linearity for full scale input step | (1) |  | $\begin{gathered} 0.4 \\ 1 \\ 100 \\ 100 \end{gathered}$ |  |  | * | $\begin{gathered} \mathrm{V} \\ \mu \mathrm{~A} \\ \mathrm{~ns} \\ \mathrm{~ns} \end{gathered}$ |
| REFERENCE VOLTAGE <br> Voltage <br> Voltage Drift <br> Load Regulation <br> PSRR <br> Current Limit | $\begin{gathered} \mathrm{I}_{\mathrm{o}}=0 \text { to } 10 \mathrm{~mA} \\ \mathrm{~V}_{\mathrm{s}}=+5 \mathrm{~V} \text { to }+36 \mathrm{~V} \end{gathered}$ | 2.59 | 2.6 | $\begin{gathered} 2.61 \\ 100 \\ 10 \\ 10 \\ \text { hort Circ } \end{gathered}$ | rotect |  | 50 | $\begin{gathered} \mathrm{V} \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ \mathrm{mV} \\ \mathrm{mV} \end{gathered}$ |
| INTEGRATOR AMPLIFIER OUTPUT Output Voltage Range | $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ | 0.8 |  | 2.9 | * |  | * | V |
| COMPARATOR INPUT $\mathrm{I}_{\text {Bias }}$ <br> Trigger Voltage Input Voltage Range |  | 0 | $\begin{aligned} & +1 \\ & 2.6 \end{aligned}$ | 2.9 | * | * | * | $\begin{gathered} \mu A \\ V \\ V \end{gathered}$ |
| THERMOMETER $V_{T}$ <br> $V_{T}$ Slope | $\begin{aligned} & T_{A}=+25^{\circ} \mathrm{C} \\ & T_{\text {MIN }} \text { to } T_{\text {MAX }} \end{aligned}$ |  | $\begin{gathered} 298 \\ 1 \end{gathered}$ |  |  | * |  | $\underset{\mathrm{mV} /{ }^{\mathrm{m} \mathrm{~K}}}{ }$ |
| DISABLE INPUT <br> $\mathrm{V}_{\text {HiGH }}$ (Disabled) <br> $V_{\text {Low }}$ <br> $I_{\text {HiGM }}$ (Disabled) <br> Low | $\begin{gathered} \mathrm{V}_{\text {HIGH }}=2 \mathrm{~V} \\ \mathrm{~V}_{\text {LOW }}=0.8 \mathrm{~V} \end{gathered}$ | 2 | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ | 0.8 | * | * | * | $\begin{gathered} V \\ V \\ \mu A \\ \mu A \end{gathered}$ |
| POWER SUPPLY <br> Voltage <br> Current | - | 4.5 | $\begin{gathered} 5 \\ 7.5 \end{gathered}$ | $\begin{aligned} & 36 \\ & 10 \end{aligned}$ | * | * | * | $\begin{gathered} V \\ m A \end{gathered}$ |
| TEMPERATURE RANGE <br> Specified <br> Storage |  | $\begin{aligned} & -25 \\ & -40 \\ & \hline \end{aligned}$ |  | $\begin{gathered} +85 \\ +125 \\ \hline \end{gathered}$ | * |  | * | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |

* Same specification as VFC121AP.

NOTE: (1) One pulse of new frequency plus $1 \mu \mathrm{~s}$.

ORDERING INFORMATION

| MODEL | PACKAGE | LINEARITY <br> ERROR, MAX <br> $\left(\mathbf{f}_{\mathrm{s}}=\mathbf{1 0 0 k H z}\right)$ | TEMPERATURE <br> RANGE |
| :--- | :---: | :---: | :---: |
| VFC121AP | Plastic DIP | $0.05 \%$ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| VFC121BP | Plastic DIP | $0.03 \%$ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |

## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## MECHANICAL



## PIN CONFIGURATION



## ABSOLUTE MAXIMUM RATINGS



## PIN CONFIGURATION

| PIN \# | NAME | DESCRIPTION |
| :---: | :---: | :---: |
| 1 | NC | Not Connected |
| 2 | Disable | Input logic Low for normal operation. Input logic High to disable the VFC121. Has internal pulldown, for normal operation if not connected. |
| 3 | $V_{T}$ | Temperature compensation voltage proportional to absolute temperature. Typically 298 mV at room temperature $\left(298^{\circ} \mathrm{K}\right)$, with a change of 1 mV per ${ }^{\circ} \mathrm{C}\left({ }^{\circ} \mathrm{K}\right)$. |
| 4 | Gnd Sense | Defines ground for the internal voltage reference. |
| 5 | $\mathrm{Cos}^{\text {s }}$ | One-shot capacitor is connected between here and ground to set full scale output frequency. |
| 6 | $V_{\text {REF }}$ | Output from the internal band-gap voltage reference, typically 2.6 V . Can be used externally to set levels or excite sensors. |
| 7 | NC | Not Connected |
| 8 | Gnd | Ground |
| 9 | Comp in | Comparator In |
| 10 | Int Out | Integrator Out |
| 11 | $+\mathrm{V}_{\text {in }}$ | Non-inverting input of the integrating op amp. The input signal is applied here. |
| 12 | $-\mathrm{V}_{\text {IN }}$ | Inverting input of the integrating op amp. $\mathrm{C}_{\mathbb{N} T}$ is connected between here and the integrator output (pin 10), and $\mathrm{R}_{\mathrm{LN}}$ is connected between here and ground. |
| 13 | $+\mathrm{V}_{5}$ | Supply voltage connected here. Range is +4.5 V to +36 V . |
| 14 | $f_{\text {out }}$ | Frequency output pin. This is the output of an open-collector transistor, and an external pullup circuit should be used to generate the appropriate logic levels. |

For Immediate Assistance, Contact Your Local Salesperson

## TYPICAL PERFORMANCE CURVES

At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}=+5 \mathrm{~V}$, and $\mathrm{R}_{\mathrm{iN}}=8 \mathrm{k} \Omega$ unless otherwise noted.







## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## TYPICAL PERFORMANCE CURVES (CONT)

At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{a}}=+5 \mathrm{~V}$, and $\mathrm{F}_{\mathrm{w}}=8 \mathrm{k} \Omega$ unless otherwise noted.


## THEORY OF OPERATION

The VFC121 uses a charge-balance technique to achieve high accuracy. The basic architecture is shown in Figure 1. An analog integrator at the front end, consisting of a precision op amp and a feedback capacitor, $\mathrm{C}_{\mathrm{INT}}$, provides a true integrating approach for improved noise immunity. Use of the non-inverting input of the op amp for the analog input provides a high input impedance to the user.
The integrator's output is proportional to the charge stored on $\mathrm{C}_{\mathrm{INT}}$ plus the analog input voltage. An input voltage, $\mathrm{V}_{\mathrm{IN}}$, forces a current through $R_{I N}$ of $V_{I N} / R_{I N}$, which also flows through $\mathrm{C}_{\mathrm{INT}}$. This current through $\mathrm{C}_{\mathrm{INT}}$ causes the integrator output to ramp positive. (Refer to the timing diagram in Figure 2.)
When the output of the integrator ramps to $\mathrm{V}_{\text {REF }}$, the comparator trips, driving the output of the VFC121 Low, and triggering the one-shot. The tripping of the comparator also connects the reference current, $\mathrm{I}_{\text {REF }}$, to the integrator input

for the duration of the one-shot period, $\mathrm{T}_{\mathrm{os}}$. This switched current causes the output of the integrator to ramp negative.
When the one-shot times out, the output of the VFC121 is reset High, the one-shot is reset, and $\mathrm{I}_{\text {REF }}$ is switched to the output of the integrating op amp. (This causes the output of


FIGURE 2. Timing Diagram.



FIGURE 3. 2V Full Scale Input, 100 kHz Full Scale Output.
the integrating op amp to see a constant current, reducing errors that might occur if the load were unbalanced.) In this state, the output of the integrator resumes a positive ramp, restarting the cycle.
The output frequency is regulated by the balance of current (or charge) between the current $\mathrm{V}_{\mathbb{N}} / \mathrm{R}_{\mathrm{IN}}$ and the time-averaged reset current. The size of the integrating capacitor, $\mathrm{C}_{\mathrm{NT}}$, determines the slew rate of the integrator, and thus how far down the integrator ramps during the one-shot period, but has no effect on the output frequency of the VFC121.
The reference voltage used internally is generated from a bandgap reference, which is actively trimmed to achieve the low drift characteristics of the VFC121. To maximize flexibility of designs using the VFC121, both the bandgap reference voltage and a thermometer voltage are available externally.

## INSTALLATION AND OPERATING INSTRUCTIONS

## BASIC OPERATION

The VFC121 allows users a wide range of input voltages and supply voltages, and easy control of the full scale output frequency. The basic connections are shown in Figure 3, with components that generate a 100 kHz output with a 2 V full scale input.
For other input and output ranges, the full scale input voltages and full scale output frequencies can be calculated as follows:

$$
f_{F S}=\frac{V_{F S}}{2\left(R_{I N}\right)\left(C_{o S}+60\right)}
$$

The full scale input current of $250 \mu \mathrm{~A}$ was chosen to provide a $25 \%$ duty cycle in the output frequency. The VFC121 is designed to give optimum linearity under these conditions, but other current levels can be used without significantly degrading linearity. By reducing $\mathrm{R}_{\mathbb{I}}$, the integrating current is increased, increasing the positive ramp rate of the integra-
tor output. Since the one-shot period is unchanged, the duty cycle of the output increases.
Stray capacitance at the $\mathrm{C}_{\mathrm{os}}$ pin typically adds about 60 pF to the capacitance of the external $\mathrm{C}_{\mathrm{OS}}$, which accounts for the adjustment in the above equation. This usually becomes negligible as the required output frequency is reduced, and $\mathrm{C}_{\text {os }}$ is increased.
$\mathrm{R}_{\text {BIAS }}$ is included in the circuit in Figure 3 to compensate for the effects of bias currents at the input of the integrating op amp. It is optional in most applications, but when needed, $\mathrm{R}_{\text {BIAs }}$ should equal $\mathrm{R}_{\mathrm{IN}}$.
Table 1 indicates standard external component values for common input voltage ranges and output frequency ranges.

## COMPONENT SELECTION

Selection of the external resistor and capacitor type is important. Temperature drift of the external input resistor and oneshot capacitor will affect temperature stability of the output frequency. NPO ceramic capacitors will normally produce the best results. Silver-mica types will result in slightly higher drift, but may be adequate in many applications. A low temperature coefficient film resistor should be used for $\mathrm{R}_{\mathbb{I N}}$. The integrator capacitor, $\mathrm{C}_{\mathbb{1} T}$, serves as a "charge bucket," where charge accumulation is induced by the input, $\mathrm{V}_{\mathbb{I}}$, and repeatedly reduced during the one-shot period. The size of

| FULL SCALE INPUT RANGE (V) | $\mathrm{R}_{\text {mu }}+\mathrm{R}_{\text {тпй }}(\mathrm{k} \Omega)$ |  |
| :---: | :---: | :---: |
| 2 | $\begin{aligned} & 8 \\ & 20 \\ & 40 \\ & \hline \end{aligned}$ |  |
| 5 |  |  |
| 10 |  |  |
| FULL SCALE OUTPUT FREQUENCY (kHz) | $\mathrm{Cos}_{\text {os }}(\mathrm{PF})$ | $\mathrm{C}_{\mathrm{wr}}(\mathrm{pF})$ |
| 1500 | 22 | 150 |
| 1000 | 68 | 270 |
| 500 | 180 | 470 |
| 250 | 470 | 1000 |
| 125 | 1000 | 2200 |
| 25 | 4700 | 10,000 |
| NOTE: Higher output frequencies can be achieved by reducing $\mathrm{R}_{\mathbb{W}}$. |  |  |

TABLE 1. Standard External Component Values
the bucket (the capacitor value) is not critical, since it primarily determines how far below $\mathrm{V}_{\text {REF }}$ the output of the integrator ramps during the one-shot period. At the same time, the capacitor used must not leak since capacitor leakage or dielectric absorption can affect the linearity and offset of the transfer function. High-quality ceramic capacitors can be used for values less than $0.01 \mu \mathrm{~F}$, but caution should be used with higher value ceramic capacitors. High-k ceramic capacitors may have voltage non-linearities which can degrade overall linearity. Polystyrene, polycarbonate, or mylar film capacitors are superior for higher capacitance values.
During the one-shot period, the output of the integrator is ramping down. To prevent the integrating op amp from being saturated at its minimum output of $0.8 \mathrm{~V}, \mathrm{C}_{\mathbb{N} T}$ should be kept at least $1.7 \times \mathrm{C}_{\mathrm{os}}$.

## OUTPUT FREQUENCY ADJUSTMENT

The full scale output frequency of the VFC121 can be adjusted using a trim-pot, $\mathrm{R}_{\text {tRm }}$ in Figure 3, in series with $\mathrm{R}_{\mathrm{IN}}$. For optimum drift vs temperature, a low temperature coefficient fixed resistor of approximately $90 \%$ of the calculated $\mathrm{R}_{\mathrm{IN}}$ requirement should be used in series with a trimpot approximately $20 \%$ of the size of the calculated $\mathrm{R}_{\mathbb{N}}$. The low-drift fixed resistor contributes most of the final $R_{\mathbb{I N}}$ resistance, so that the effect of higher drift from the trim-pot is attenuated in the total $R_{\mathbb{I N}^{\prime}}$.

## PULL-UP RESISTOR

The VFC121's frequency output is an open-collector transistor. A pull-up resistor should be connected from $\mathrm{f}_{\text {out }}$ to the logic supply, $+\mathrm{V}_{\mathrm{L}}$. The output transistor is On during the one-shot period, causing the output to be logic Low. The current flowing in this resistor should be limited to 10 mA to assure a 0.4 V maximum logic Low. The value chosen for the pull-up resistor may depend on the full-scale frequency and capacitance on the output line. Excessive capacitance on $f_{\text {OUT }}$ will cause a slow, rounded rising edge at the end of an output pulse. This effect can be minimized by using a pullup resistor which sets the output current to its maximum of 10 mA . The logic power supply can be any positive voltage up to +36 V .

## ENABLE PIN

If left unconnected, the Enable input will assume a logic Low level, enabling the output stage, Alternatively, the Enable input may be connected directly to ground. This pin can also be driven by standard TTL or CMOS logic.
A logic High at the Enable input causes output pulses to cease. This is accomplished by interrupting the signal path through the one-shot circuitry. While disabled, all circuitry remains active and quiescent current is unchanged. Since no reset current pulses can occur while disabled, any positive input voltage will cause the integrator op amp to ramp positive and saturate at its most positive output swing of approximately $\mathrm{V}_{\mathrm{REF}}+0.7 \mathrm{~V}$.
When the Enable input receives a logic Low (less than 0.8 V ), a reset current cycle is initiated, (causing $\mathrm{f}_{\text {out }}$ to go

Low). The integrator ramps negatively and normal operation is established. The time required for the output frequency to stabilize is equal to approximately one cycle of the final output frequency plus $1 \mu$ s.
Using the Enable input, the outputs from several VFCs can be connected to a single line. All disabled VFCs will have a high output impedance; one active VFC can then transmit on the line. Since disabled VFCs are not oscillating, they cannot interfere or "lock" with the operating VFC. Locking can occur when one VFC operates at nearly the same frequency, or a multiple, as a nearby VFC. Coupling between the two may cause them to lock to the same frequency or an exact multiple. It then takes a small incremental input voltage change on one of the VFCs to unlock them. Locking cannot occur when unneeded VFCs are disabled.

## APPLICATION INFORMATION

## OPERATION FROM 10 kHz TO 210 kHz

The VFC121 is designed to provide an output frequency starting at 0 Hz for a 0 V input and increasing linearly to the full scale output frequency, $\mathrm{f}_{\mathrm{FS}}$, at the full scale input voltage, $\mathrm{V}_{\mathrm{FS}}$. For applications where low level inputs, near 0 V , are critical, it may be inconvenient to have an output frequency approaching 0 Hz . Figure 4 shows a circuit which transforms a 0 V to 2 V input level into output frequencies from 10 kHz to 210 kHz , by placing a resistor divider network between the input source and the $\mathrm{V}_{\text {REF }}$ output of the VFCl 21 . This produces a positive voltage at $+\mathrm{V}_{\mathrm{IN}}$ when the input to the circuit is grounded. This circuit makes use of the high input impedance at $+\mathrm{V}_{\mathrm{IN}}$.
The transfer function of this circuit is:

$$
\mathrm{V}_{\mathrm{IN}}=\frac{\mathrm{f}_{\mathrm{OUT}}-10 \mathrm{kHz}}{100 \mathrm{kHz}} \mathrm{~V}
$$

To trim the circuit, first apply 2 V to the analog input, and adjust $R_{1}$ to give a full scale output frequency of 210 kHz . Then apply 0 V to the analog input, and adjust $R_{2}$ until the output frequency is 10 kHz . For absolute precision, it may be necessary to make several iterations trimming $R_{1}$ and $R_{2}$. In most cases, one iteration will be enough, since the effect of $R_{2}$ on full scale output frequency is attenuated by the divider net-


NOTE: Use $1 \%$ metal film fixed resistors, Cermet ${ }^{\otimes}$ trim pots, and NPO ceramic capacitors.

FIGURE 4. Offsetting the Output Frequency.
work, which sees only a 0.6 V total delta at full scale $(2.6 \mathrm{~V}$ at $\mathrm{V}_{\text {REF }}$ minus 2 V full scale input) as compared with a 2.6 V delta at a 0 V input level.

## USING THE VFC121 THERMOMETER VOLTAGE

Because of the high input impedance of the VFC121 (which results from using the non-inverting input to the integrating op amp), it is relatively simple to use a standard multiplexer in front of the VFC121. One of the possible reason to multiplex the input to the VFC121 is to use it to track temperature changes in the operating environment of the electronics in a system, in addition to using the VFC121 in its normal mode to measure an analog signal.
Figure 5 shows a way to do this. In this circuit, the normal analog input signals to be multiplexed through the VFC121 have a full scale voltage of 2 V , and generate a full scale output frequency of 100 kHz . To measure the electronics system temperature, the user selects the multiplexer channel connected to the thermometer voltage on pin 3. A measured
output frequency from the VFC121, with the multiplexer on channel 8, now corresponds to the temperature of the electronics as follows:

$$
\begin{aligned}
& \text { Temp }\left({ }^{\circ} \mathrm{C}\right)=\frac{\text { Output Frequency }-13,650}{50}
\end{aligned}
$$



FIGURE 5. Measuring System Temperature.


## DSP-RELATED AND <br> OTHER BURR-BROWN PRODUCTS

Burr-Brown's world of digital signal processing solutions emphasizes ease of use and ranges from DIP-packaged analog input and analog output components all the way to complete DSP-based systems. The product line includes development and code generation software, dedicated processors, and analog I/O products. Easy-to-use and cost efficient, these products carry the user all the way from simulation to integration.
Other DSP design and integration tools are currently in development. If you need to find the shortest route from DSP development to integration, call a Burr-Brown applications engineer at 1-800-548-6132.

## ANALOG DSP COMPONENTS AND TEST SYSTEMS

| Function | Model | Description | Sample Rate | Resolution | Package | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Analog-to- <br> Digital <br> Converters | DSP101 | Low-cost, high resolution A-to-D with zero-chip interface to DSP IC's from ADI, AT\&T, Motorola and TI | 200kHz | 16/18 bits | 28-pin DIP | S14-4 |
|  | DSP102 | Two channel, low-cost, high resolution A-to-D with zero-chip interface to DSP IC's from ADI, AT\&T, Motorola and TI | 200kHz | 16/18 bits | 28-pin DIP | S14-4 |
| Digital-toAnalog Converters | DSP201 | Low-cost, high resolution D-to-A with zero-chip interface to DSP IC's from ADI, AT\&T, Motorola and TI | 500kHz | 16/18 bits | 28-pin DIP | S14-15 |
|  | DSP202 | Two channel, low-cost, high resolution D-to-A with zero-chip interface to DSP IC's from ADI, AT\&T, Motorola and TI | 200kHz | 16/18 bits | 28-pin DIP | S14-15 |
| Analog <br> Input <br> DSP <br> Test <br> Systems | DSP-SYS603 | Complete test system including A-to-D box, digital buffer, DSP processor, and software, designed to run on a PC | 10 MHz | 12-bits | Hardware and Software | S14-27 |
|  | DSP-SYS701 | Complete test system including A-to-D box, digital buffer, DSP processor, and software, designed to run on a PC | 500kHz | 16-bits | Hardware and Software | S14-31 |

DSP PROCESSOR BOARDS

| Model | Processor | Quantity | Speed (ns) | SRAM (KB) | Board Form | 1024 FFT <br> Execution Time (ms) | FIR <br> Filter Tap Execution Time (ns) | IIR Bi-Quad Filter Execution Time ( $\mu \mathrm{s}$ ) | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ZPB32 | AT\&T DSP32 | 1 | 250 | 64 | PC | 8.9 | 250 | 1.25 | CALL |
| ZPB32-HS | AT\&T DSP32 | 1 | 160 | 64 | PC | 5.7 | 160 | 0.8 | 1-800- |
| ZPB34-001 | AT\&T DSP32C | 1 | 80 | 64 | PC/AT | 3.2 | 80 | 0.4 | $548-$ |
| ZPB34-002 | AT\&T DSP32C | 1 | 80 | 192 | PC/AT | 3.2 | 80 | 0.4 | 6132 |
| ZPB34-003 | AT\&T DSP32C | 1 | 80 | 320 | PC/AT | 3.2 | 80 | 0.4 | for |
| ZPB34-004 | AT\&T DSP32C | 1 | 80 | 576 | PC/AT | 3.2 | 80 | 0.4 | more |
| ZPB3201 | AT\&T DSP32 | 1 | 160 | 64 | VME 6U | 5.7 | 160 | 0.8 | information |
| ZPB3202 | AT\&T DSP32 | 2 | 160 | 128 | VME 6U | 5.7 | 160 | 0.8 |  |
| ZPB3211 | AT\&T DSP32C | 1 | 80 | 64 | VME 6U | 3.2 | 80 | 0.4 |  |
| ZPB3212 | AT\&T DSP32C | 2 | 80 | 128 | VME 6U | 3.2 | 80 | 0.4 |  |

DSP ANALOG I/O SYSTEMS

| Model | Form | Analog Input Channels | Analog Output Channels | Number of Bits | Max <br> Conversion Rate (kHz) | AntiAliasing Filter | Smoothing Filter | On-Board Sample Rate Generator | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ZPB100 | PC Board | 1 | 1 | 16 | 8 | $300 \mathrm{~Hz}-3 \mathrm{kHz}$ | $0 \mathrm{~Hz}-3 \mathrm{kHz}$ | 8 kHz | CALL |
| ZPB1100 | PC Board | 1 |  | 16 | 150 | User Specified | - | 75Hz-150kHz | 1-800- |
| ZPB2100 | PC Board |  | 1 | 16 | 150 | - | User Specified | - | 548 |
| ZPD1001 | External Box | 1 or 2 | 1 or 2 | 16 | 150 | - | Usar Specilied | $4.8 \mathrm{kHz}-150 \mathrm{kHz}$ | 6132 |
| ZPD1002 | External Box | 1 or 2 |  | 12 | 10 MHz | - | - | - | for more |
| ZPB1003 | External Box | 1 |  | 16 | 500 kHz | - | - | inf | formation. |

DOS-BASED DSP SOFTWARE

| Model | Function | Page |
| :--- | :--- | :---: |
| ZPA1000 | Emulates (3) test instruments for signal analysis: oscilloscope, | CALL |
|  | spectrum and histogram analyzers | $\mathbf{1 - 8 0 0}$ |
| ZPM50-001 (DSPlay) | DSP Algorithm development/simulation | $548-$ |
| ZPM32 (DSPlay XL) | DSP Algorithm development/code generation for DSP32/DP32C | $\mathbf{6 1 3 2}$ |
| ZPO32 | AT\&T DSP32/32C Assembler | for |
| ZPO33 | AT\&T DSP32-CC "C"Compiler | more |
| ZPOFDAS1/DAS2 | Momentum Data's Filter Design | information |



# DSP-Compatible Sampling Single/Dual ANALOG-TO-DIGITAL CONVERTERS 

## FEATURES

- ZERO-CHIP INTERFACE TO STANDARD DSP ICs: AD, AT\&T, MOTOROLA, TI
- SINGLE CHANNEL: DSP101
- DUAL CHANNEL: DSP102

Two Serial Outputs or Cascade to Single 32-Bit Word

- SAMPLING RATE TO 200kHz
- DYNAMIC SPECIFICATIONS: Signal/(Noise + Distortion) =90dB; Spurious-Free Dynamic Bange $=\mathbf{9 4 d B}$; THD = -92dB
- SERIAL OUTPUT゙ DATA COMPATIBLE WITH 16-, 24-, AND 32-BIT DSP IC FORMATS


## DESCRIPTION

The DSP101 and DSP102 are high performance sampling analog-to-digital converters designed for simplicity of use with modern digital signal processing ICs. Both are complete with all interface logic for use directly with DSP ICs, and provide full sampling and conyersion at rates up to 200 kHz .
The DSP101 offers a single eonyersion channel, with 18 bits of serial data output, allowing the user to drive 16-bit, 24-bit, or 324bit DSP ports, The DSP102 offers two complete contession charnels, with either two full 18 tili output ports. or a mode to cascade two 16bit conversions into a 32 thit port as one word.
Both the DSPI 11 and DSP102 are packaged in standard. low-cost 28 pir plastic DIP packages. Each is offered in two performance grades to match application reguirements.


[^36] Tel: (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP . Telex: 066-6491 - FAX: (602) 889-1510 - Immediate Product Info: (800) 548-6132

## SPECIFICATIONS

## ELECTRICAL

$T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, sampling frequency, $f_{S}=160 \mathrm{kHz}, \mathrm{V}_{A}+=\mathrm{V}_{D}=+5 \mathrm{~V}, \mathrm{~V}_{A}=-5 \mathrm{~V}, 12.288 \mathrm{MHz}$ crystal oscillator, unless otherwise specified.

| PARAMETER | CONDITIONS | $\begin{aligned} & \text { DSP101JP } \\ & \text { DSP102JP } \end{aligned}$ |  |  | $\begin{aligned} & \text { DSP101KP } \\ & \text { DSP102KP } \end{aligned}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| RESOLUTION |  |  |  | 18 |  |  | * | Bits |
| ANALOG INPUT <br> Voltage Range Impedance Capacitance |  |  | $\begin{gathered} \pm 2.75 \mathrm{~V} \\ 1 \\ 20 \end{gathered}$ |  |  | * |  | $\begin{gathered} \mathrm{v} \\ \mathrm{k} \Omega \\ \mathrm{pF} \end{gathered}$ |
| THROUGHPUT SPEED Complete Cycle Throughput Rate | Acquisition + Conversion | 200 |  | 5 | - |  | - | $\underset{k H z}{\mu s}$ |
| AC ACCURACY (1) <br> Signal to (Noise + Distortion) Ratio <br> Total Harmonic Distortion Spurious-Free Dynamic Range Signal to Noise Ratio (SNR) | $\begin{aligned} & f_{W N}=1 \mathrm{kHz} \\ & f_{\mathrm{wN}}=1 \mathrm{kHz}(-60 \mathrm{~dB}) \\ & f_{\mathrm{wN}}=25 \mathrm{kHz} \\ & f_{\mathrm{IN}}=1 \mathrm{kHz} \\ & f_{\mathrm{WN}}=1 \mathrm{kHz} \\ & f_{\mathrm{WN}}=1 \mathrm{kHz} \\ & \hline \end{aligned}$ |  |  | \% | \% |  | , | $\begin{gathered} \mathrm{dB}^{(2)} \\ \mathrm{dB} \\ \mathrm{~dB} \\ \mathrm{~dB} \\ \mathrm{~dB} \\ \mathrm{~dB} \end{gathered}$ |
| DC ACCURACY <br> Gain Error ${ }^{(3)}$ <br> Gain Error Mismatch ${ }^{(3)}$ Integral Linearity Error Differential Linearity Error No Missing Codes Bipolar Zero Error ${ }^{(3)}$ Bipolar Zero Mismatch ${ }^{(3)}$ Power Supply Sensitivity | DSP102 Channels <br> DSP 102 Channels $+4.9<V_{A}+V_{D}+<+4.9$ |  |  | $5$ <br> 1 |  |  |  | \% <br> \% <br> \% <br> \% <br> Bits <br> mV <br> mV <br> dB <br> dB |
| SAMPLING DYNAMICS <br> Aperture Delay <br> Aperture Jitter <br> Transient Response Overvoltage Recovery |  |  |  |  |  | $\stackrel{*}{*}$ |  | $\begin{gathered} \mathrm{ns} \\ \mathrm{ps}, \mathrm{~ms} \\ \mu \mathrm{~s} \\ \mu \mathrm{~s} \\ \hline \end{gathered}$ |
| DIGITAL INPUTS <br> Logic Levels (Except OSC1) $v_{k}$ $V_{H}$ <br> OSC1 Clock <br> Data Transfer Clock <br> Frequency <br> Duty Cycle <br> Conversion Clock (CLKIN) <br> Frequency <br> Duty Cycle | $\begin{aligned} & I_{L}= \pm 10 \mu \mathrm{~A} \\ & I_{H}= \pm 10 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 0+2,4 \\ & i \end{aligned}$ | 50 <br> 33 | $\begin{gathered} +0.8 \\ +5 \end{gathered}$ <br> 74HC C <br> 12 <br> 60 <br> 5 40 | mpatible | - |  | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \\ \mathrm{MHz} \\ \% \\ \mathrm{MHz} \\ \% \end{gathered}$ |
| DIGITAL OUTPUTS <br> Format <br> Coding <br> Logic Levels (Except OSC2) <br> $V_{a}$ <br> $V_{\mathrm{OH}}$ OSČ2 <br> Conversion Clock ICLKOUT] <br> Drive Capablity | $\\|_{\text {sounce }}=4 \mathrm{~mA}$ | $\begin{gathered} 0 \\ +2.4 \end{gathered}$ <br> $\pm 2 \mathrm{~mA}$ | Serial; MSB fir <br> Can o | st; 16/18-bit Binary Two $\begin{gathered} +0.4 \\ +5 \end{gathered}$ <br> nly be used | and Cascade 's Compleme $\qquad$ <br> o drive crysta | d 32-bit Mo nt <br> al oscillator. | * | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \\ & \mathrm{~mA} \end{aligned}$ |
| POWER SUPPLIES <br> Rated Voltage $V_{A^{+}}$ $V_{V_{i}}$ $V_{0}$ <br> Power Consumption Supply Current $\mathbf{I}_{A^{+}}+$ $i_{0}$ $I_{0}$ |  | $\begin{aligned} & +4.75 \\ & -5.25 \\ & +4.75 \end{aligned}$ | $\begin{gathered} +5 \\ -5 \\ +5 \\ 250 \\ \\ 30 \\ -13 \\ 10 \end{gathered}$ | $\begin{gathered} +5.25 \\ -4.75 \\ +5.25 \\ 400 \end{gathered}$ | * |  | * | V <br> V <br> V <br> mW <br> mA <br> mA <br> mA |
| TEMPERATURE RANGE <br> Specification <br> Storage |  | $\begin{gathered} 0 \\ -65 \end{gathered}$ |  | $\begin{gathered} +70 \\ +125 \end{gathered}$ | * |  | * | ${ }^{\circ} \mathrm{C}$ |

NOTES: (1) All dynamic specifications are based on 2048 -point FFTs, using coherent sampling. (2) All specifications in dB are referred to a full-scale input, $\pm 2.75 \mathrm{Vp}-\mathrm{p}$. (3) Adjustable to zero with external potentiometer.

MECHANICAL


## ABSOLUTE MAXIMUM RATINGS

| $\mathrm{V}_{\mathrm{A}}+$ to Analog Common $\qquad$ $7 \%$ <br> $V_{A}$ - to Analog Common $\qquad$ $-\pi$ <br> $V_{\mathrm{D}}$ to Digital Common $\qquad$ $+7 \mathrm{~V}$ <br> Analog Common to Digital Common $\qquad$ $\pm 1 \mathrm{~V}$ <br> Control Inputs to Digital Common $\qquad$ <br> Analog Input Voltage $\qquad$ 35 <br> Maximum Junction Temperature,i,i.i.................................... $150^{\circ} \mathrm{C}$ <br> Internal Power Dissipation $\qquad$ 825 mW <br> Lead Temperature (soldering: 10 s ), $\qquad$ $+300^{\circ} \mathrm{C}$ <br> Thermal Resistance, $\boldsymbol{\theta}_{\mathrm{M}}$ Hastic, $\operatorname{\text {OIP}}$. $\qquad$ $50^{\circ} \mathrm{C} / \mathrm{W}$ |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

DSP101 PIN CONFIGURATION


DSP101 PIN ASSIGNMENTS


DSP102 PIN CONFIGURATION


DSP102 PIN ASSIGNMENTS

| PIN * | NAME | DESCRIPTION |
| :---: | :---: | :---: |
| 1 | VPOTA | Channel A Trim Reference Out. |
| 2 | VINA | Channel A Analog in. |
| 3 | MSBA | Channel A MSB Adjust In. |
| 4 | VOSA | Channel A VOS Adjust In. |
| 5 | $V_{A}$ - | -5V Analog Power. |
| 6 | $V_{A^{+}}$ | +5V Analog Power. |
| 7 | DGND | Digital Ground. |
| 8 | DGND | Digital Ground. |
| 9 | $V_{0}$ | +5V Digital Power. |
| 10 | CLKIN | Conversion Clock In. |
| 11 | CLKOUT | Conversion Clock Out. Can drive multiple DSP101/ DSP102s to synchronize conversion. |
| 12 | SSF | Select Synch Format in. If HIGH, SYNC will be active High. If LOW, SYNC will be active Low. See timing diagram (Figure 1). |
| 13 | OSC1 | Oscillator Point 1 In / External Clock In. If using external clock, drive with 74HC logic levels. |
| 14 8 | OSC2 | Oscillator Point 2 Out. Provides drive for crystal oscillator. Make no electrical connection if using extemal clock. |
| $15$ | SYNC | Data Synchronization Out. Active High when SSF is HIGH; active Low when SSF is LOW. |
| 16\% | XCLK |  |
| $1 \%$ | Soutb | Channel B Serilal Data Out, MSB first, Binary Two's Complement format: |
| $18$ | $\stackrel{\text { TAGA }}{ }$ | Channel $A$ user Tag $\$ n$. Data ctocked into this pin is appended to tha contiversion results of SOUTA. See tining diagran (Figừe 1). |
| 19 | TAGB | Channel BUser Tag. In. Data clocked into this pin is appended to the conversion results of SOUTB. Seeptining diagram (Figure 1). |
| $20$ | SOUTA | Chanmel 4 Serial Data Out. MSB first, Binary Two's Complament format. If CASC is HIGH, 32 bits of datasoutput, with first 16 bits being Channel A data. |
| $21$ |  | Convert Command In. Falling edge puts converter thite hold state, initiates conversion, and transmits previous conversion results to DSP IC with appropriate SYNC pulse. |
| $22$ | CAS\% | Select Cascade Mode In. If HIGH, DSP102 transmits a 32 -bit word on SOUTA, with the first 16 bits being data on Channel A. If LOW, DSP102 transmits data for both channels simultaneously. |
| 23\% | VOSB | Channel B VOS Adjust In. |
| $\bigcirc 24$ | MSBB | Channel B MSB Adjust In. |
| 25 | VINB | Channel B Analog in. |
| 26 | VPOTB | Channel B Trim Reference Out. |
| 27 | REF | Reference Bypass. |
| 28 | AGND | Analog Ground. |



> Or, Call Customer Service at 1-800-548-6132 (USA Only)


FIGURE 2. Analog Input and Analog Output System.


FIGURE 3. Using DSP 102 with TMS320c30.


FIGURE 4. Using DSP102 with TMS320C30 in Cascade Mode.


FIGURE 5. Two-Channel Analog Input and Outpul System wifi IMS320C30.


FIGURE 6. Two-Chansel Analog Input and Output System with TMS320C30 in Cascade Mode.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 7. Using DSP101 with TMS320C25.


FIGURE 8. Using DSP101 with DSP56001.


FIGURE 9. Using DSP101 with DSP32C.


NOTES: (1) DSP32C programmed 32-bit data MSB bit first, (2) Patioformat is Channel A, 16-bits, MSB first, then Chiannel B.

FIGURE 10. Using DSP202 with DSP32C in Cascade Mode.


FIGURE 11. Using DSP101 with DSPI6.


FIGURE 12. Using DSP102 with ADSP-2101.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 13. Using DSP101 with ADSP-2105.


FIGURE 14. ISP102 Power Supply Comnections.


FIGURE 15. DSP102 Input Buffering.


FIGURE 16. DSP102 Optional MSB and Offset Adjust.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 17. DSP102 Conversion Clock Circuit.
DSP AND OTHER BURR-BROWN PRODUCTS

## BURR-BROWN©



DSP201 DSP202

## DSP-Compatible Single/Dual DIGITAL-TO-ANALOG CONVERTERS

## FEATURES

- ZERO-CHIP INTERFACE TO STANDARD DSP ICs: AD, AT\&T, MOTOROLA, TI
- SINGLE CHANNEL: DSP201
- DUAL CHANNEL: DSP202

Two Serial Inputs or Cascade from Single 32-Bit Word

- SAMPLING RATE TO 500kHz
- DYNAMIC SPECIFICATIONS: Signal/(Noise + Distortion) $=90 \mathrm{~dB}$; THD $=-92 \mathrm{~dB}$
- USER SELECTABLE 16-BIT OR 18-BIT dATA WORDS


## DESCRIPTION

The DSP201 and DSP202 are high performance digi-tal-to-analog converters designed for simplicity of use with modern digital signal processing ICs. Both are complete with all interface logic for use directly with DSP ICs, and provide analog output voltages updated at up to 500 kHz .
The DSP201 offers a single complete voltage output channel, accepting either 16 bits or 18 bits of input data, and can be driven by 16 -bit, 24 -bit, or 32 -bit serial ports. The DSP202 offers two complete voltage output channels, with either two separate input ports, or a mode to drive both output channels from a single 32-bit word.

Both the DSP201 and DSP202 are packaged in standard, low-cost 28 -pin plastic DIP packages. Each is offered in two performance grades to match application requirements.


[^37]
## Or, Call Customer Service at 1-800-548-6132 (USA Only)

## SPECIFICATIONS

## ELECTRICAL

$T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, Output Update Frequency, $f_{s}=400 \mathrm{KHz}, V_{A}+=V_{D}+=+5 \mathrm{~V}, V_{A}=a V_{D}-=-5 \mathrm{~V}$, unless otherwise specified.

| PARAMETER | CONDITIONS | DSP201JP DSP202.JP |  |  | DSP201KP <br> DSP202KP |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| RESOLUTION |  |  |  | 18 |  |  | - | Bits |
| DYNAMIC RANGE |  |  | 108 |  |  | - |  | dB |
| ANALOG OUTPUT <br> Voltage Range Impedance Current | $\begin{aligned} & R_{L}=375 \Omega \\ & R_{L}=375 \Omega \end{aligned}$ |  | $\begin{aligned} & \pm 3 \\ & 0.1 \\ & \pm 8 \end{aligned}$ |  | - | - |  | $\begin{gathered} V \\ \mathbf{\Omega} \\ \mathrm{~mA} \\ \hline \end{gathered}$ |
| THROUGHPUT SPEED (1) Update Rate DSP202 in Cascade Mode | $\begin{gathered} \text { CASC }=\text { LOW on DSP2O2 } \\ \text { CASC }=\text { HIGH } \end{gathered}$ | $\begin{aligned} & 500 \\ & 300 \end{aligned}$ |  |  | - |  |  | $\begin{aligned} & \mathrm{kHz} \\ & \mathrm{kHz} \end{aligned}$ |
| AC ACCURACY ${ }^{(2,2)}$ <br> Signal to (Noise + Distortion) Ratio <br> Total Harmonic Distortion <br> Channel Separation on DSP202 | $\begin{gathered} f_{\text {our }}=1 \mathrm{kHz} \\ f_{\text {out }}=1 \mathrm{kHz}(-60 \mathrm{~dB}) \\ f_{\text {out }}=10 \mathrm{kHz} \\ f_{\text {out }}=1 \mathrm{kHz} \\ f_{\text {out }}=1 \mathrm{kHz} \text { to } 100 \mathrm{kHz} \end{gathered}$ | $\begin{aligned} & 82 \\ & 80 \end{aligned}$ | $\begin{array}{r} 86 \\ 30 \\ 86 \\ -90 \\ -105 \end{array}$ | -85 | 88 $86$ | $\begin{array}{r} 90 \\ 32 \\ 90 \\ -92 \end{array}$ | -88 | $\begin{gathered} d B^{(4)} \\ d B \\ d B \\ d B \\ d B \end{gathered}$ |
| DC ACCURACY <br> Integral Nonlinearity Error Differential Nonlinearity Error Bipolar Zero Error ${ }^{(5)}$ Bipolar Zero Error Drift Bipolar Zero Mismatch ${ }^{(5)}$ Gain Error ${ }^{(5)}$ Gain Error Drift Gain Error Mismatch ${ }^{(5)}$ Digital Feedthrough Power Supply Sensitivity | DSP202 Channels $\begin{gathered} \text { DSP102 Channels } \\ \text { ENABLE }=\text { HIGH } \\ -5.1<V_{A}-. V_{D}-<-4.9 \\ +4.9<V_{A}+, V_{D}+<+5.1 \end{gathered}$ | . | $\begin{gathered} \pm 0.006 \\ \pm 0.006 \\ \pm 10 \\ 20 \\ 5 \\ 1 \\ 100 \\ 1 \\ -105 \\ -60 \\ -60 \end{gathered}$ | $\begin{aligned} & 3 \\ & 3 \end{aligned}$ |  | $\begin{aligned} & \pm 0.004 \\ & \pm 0.004 \end{aligned}$ | * | $\%$ $\%$ mV ppm FSR $/{ }^{\circ} \mathrm{C}$ mV $\%$ ppm $/{ }^{\circ} \mathrm{C}$ $\%$ dB dB dB |
| DIGITAL INPUTS <br> Format <br> Coding <br> Logic Levels <br> $V_{n}$ <br> $V_{\text {H }}$ <br> Data Transfer Clock Frequency Duty Cycle | $\begin{aligned} & I_{n}= \pm 10 \mu \mathrm{~A} \\ & \mathrm{I}_{W}= \pm 10 \mu \mathrm{~A} \end{aligned}$ | $\begin{gathered} 0 \\ +2.4 \\ 0.1 \\ 40 \end{gathered}$ | Seria <br> 50 | SB firs Binary $+0.8$ $+5$ | -blt an Comp | scaded <br> t |  | $\begin{gathered} V \\ V \\ \mathrm{MHz} \\ \% \end{gathered}$ |
| $\begin{aligned} & \hline \text { DIGITAL OUTPUTS } \\ & V_{o u} \\ & V_{\text {OH }} \\ & \hline \end{aligned}$ | $\begin{aligned} & I_{a}=4 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=4 \mathrm{~mA} \end{aligned}$ | $\begin{gathered} 0 \\ +2.4 \end{gathered}$ |  | $\begin{gathered} +0.4 \\ +5 \end{gathered}$ | * |  | * | $\begin{aligned} & \mathbf{v} \\ & \mathbf{v} \end{aligned}$ |
| POWER SUPPLIES <br> Rated Voltage $V_{A}+$ $V_{A}-$ $V_{D^{+}}$ $V_{D}-$ <br> Current <br> Power Consumption |  | $\begin{array}{r} +4.75 \\ -5.25 \\ +4.75 \\ -5.25 \end{array}$ | $\begin{array}{r} +5 \\ -5 \\ +5 \\ -5 \\ \\ 18 \\ 17 \\ 13 \\ 25 \\ \hline \end{array}$ | $\begin{array}{r} +5.25 \\ -4.75 \\ +5.25 \\ -4.75 \\ \\ \\ \\ 450 \end{array}$ | - |  |  | V <br> V <br> V <br> V <br> mA <br> $m A$ <br> mA <br> mA <br> mW |
| TEMPERATURE RANGE <br> Specification <br> Storage |  | $\begin{gathered} 0 \\ -65 \end{gathered}$ |  | $\begin{gathered} +70 \\ +150 \end{gathered}$ | * |  | * | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

NOTES: (1) The data transfer clock must be at least 24 times the update rate for the standard mode, and 40 times the update rate in the DSP202 cascade mode. (2) All dynamic specifications are based on 2048 -point FFTs. (3) Data for the 1 kHz test is bandlimited to 0 to 20 kHz . Data for the 10 kHz test is bandlimited to 0 to 40 kHz . (4) All specifications in dB are referred to a full-scale output, $\pm 3 \mathrm{Vp}-\mathrm{p}$. (5) Adjustable to zero with external potentiometer.

MECHANICAL


DSP201 PIN CONFIGURATION


ABSOLUTE MAXIMUM RATINGS

|  |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

DSP201 PIN ASSIGNMENTS

| PIN* | NAME | DESCRIPTION |
| :---: | :---: | :---: |
| $\begin{aligned} & 1 \\ & 2 \\ & 3 \end{aligned}$ | $V_{A}$ - | -5V Analog Power. No Connection. No Connection. |
| 4 | AGND | Analog Ground. |
| 5 |  | No Connection. |
| 6 | $v_{0^{+}}$ | +5V Digital Power. |
| 7 | $V_{0}+$ | +5V Digital Power. |
| 8 | RESET | Reset. If LOW, DAC output will be OV after two convert commands, and will remain there as long as the Reset input is LOW. If HIGH, normal operation proceeds. Two convert commands are required after Reset goes from LOW to HIGH before the output will relate to the input word. |
| 9 | SSF | Select Sync Format In. Tie HIGH for use with Motorola and TI DSP ICs. Tie LOW for use with AT\&T DSP ICs. |
| 10 | SWL | Select Word Length In. If HIGH, DSP201 accepts first 16 bits of data. If LOW, DSP201 accepts first 18 bits of data. |
| 11 | SYNC | Data Synchronization Output. Active HIGH when SSF is HIGH, active LOW when SSF is LOW. |
| 12 | XCLK | Data Transfer Clock Input. |
| 13 | SIN | Serial Data In. MSB first, Binary Two's Complement format. |
| 14 |  | No Connection. |
| 15 | CONV | Convert Command In. DAC is updated on falling edge, and initiates clocking new data in. |
| 16 | DGND | Digital Ground. |
| 17 | $\overline{\text { ENABLE }}$ | Latch Enable In. If LOW, DAC output will be latched with new data word on falling edge of Convert Command. If HIGH, Convert Commands will be ignored. |
| 18 | DGND | Digital Ground. |
| 19 | DGND | Digital Ground. |
| 20 | $\mathrm{V}_{0}-$ | -5 V Digital Power. |
| 21 | VOUT | Voltage Out. |
| 22 | AGND | Analog Ground. |
| 23 | VOS | vOS Adjust In. |
| 24 | MSB | MSB Adjust In. |
| 25 | VPOT | Trim Reference Out for MSB adjustment. |
| 26 | $\mathrm{V}_{\mathrm{A}}+$ | +5 V Analog Power. |
| 27 | DGND | Digital Ground. |
| 28 | AGND | Analog Ground. |

DSP202 PIN CONFIGURATION


## DSP202 PIN ASSIGNMENTS

| PIN \# | NAME | DESCRIPTION |
| :---: | :---: | :---: |
| 1 | $\mathrm{V}_{\text {A }}$ | -5V Analog Power. |
| 2 | MSBB | Channel B MSB Adjust in. |
| 3 | VOSB | Channel B VOS Adjust in. |
| 4 | AGNDB | Channel B Analog Ground. |
| 5 | VOUTB | Channel B Voltage Out. |
| 6 | $\mathrm{V}_{0}+$ | +5V Digital Power. |
| 7 | $\mathrm{V}_{0}+$ | +5V Digital Power. |
| 8 | $\overline{\text { RESET }}$ | Reset. If LOW, DAC output will be OV after two convert commands, and will remain there as long as the Reset input is LOW. If HIGH, normal operation proceeds. Two convert commands are required after Reset goes from LOW to HIGH before the output will relate to the input word. |
| 9 | SSF | Select Sync Format In. Tie HIGH for use with Motorola and TI DSP ICs. Tie LOW for use with AT\&T DSP ICs. |
| 10 | SWL | Select Word Length In. If HIGH, DSP202 accepts first 16 bits of data. If LOW, DSP202 accepts first 18 bits of data. |
| 11 | SYNC | Data Synchronization Output. Active HIGH when SSF is HIGH, active LOW when SSF is LOW. |
| 12 | XCLK | Data Transfer Clock Input. |
| 13 | SINA | Channel A Serial Data In. MSB first, Binary Two's Complement format. In Cascade Mode, connect to SINB and to DSP IC output. |
| 14 | SINB | Channel B Serial Data In. MSB first, Binary Two's Complement format. In Cascade Mode, connect to SINA and to DSP IC output. |
| 15 | CONV | Convert Command In. DAC is updated on falling edge, and initiates clocking new data in. |
| 16 | CASC | Select Cascade Mode In. If HIGH, DSP202 accepts a 32-bit word, and uses the first 16 bits to update channel $A$, and the second 16 bits to update channel B. In Cascade Mode, SINA and SINB are connected together. If CASC is LOW, data is strobed into both channels on each clock cycle. |
| 17 | $\overline{\text { ENABLE }}$ | Latch Enable In. If LOW, DAC output will be latched with new data word on falling edge of Convert Command. If HIGH, Convert Commands will be ignored. |
| 18 | DGND | Digital Ground. |
| 19 | DGND | Digital Ground. |
| 20 | $V_{0}-$ | -5V Digital Power. |
| 21 | VOUTA | Channel A Voltage Out. |
| 22 | AGNDA | Channel A Analog Ground. |
| 23 | VOSA | Channel A VOS Adjust In. |
| 24 | MSBA | Channel A MSB Adjust In. |
| 25 | VPOT | Trim Reference Out for MSB adjustments. |
| 26 | $\mathrm{V}^{+}+$ | +5V Analog Power. |
| 27 | DGND | Digital Ground. |
| 28 | AGND | Analog Ground. |



| INTERVAL | DESCRIPTION | MIN | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: |
| $t$, | XCLK period; Duty Cycle $50 \% \pm 10 \%$ | 83 |  | ns |
| $t_{2}$ | Convert Command LOW Time | 50 |  | ns |
| ¢ | Convert Period (CASC = LOW on DSP202) | 24 |  | $t$ |
| 4 | Convert Period (CASC $=$ HIGH on DSP202 | 40 |  | $t_{1}$ |
| $t_{5}$ | SYNC Active Delay after Convert Falling Edge) | $t_{4}+40$ | 24 | ns |
| ${ }_{6}$ | SYNC LOW to HIGH Delay from XCLK Rising; $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 15 | ns |
| $t_{1}$ | SYNC HIGH to LOW Delay from XCLK Rising; $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 15 | ns |
| $t$ | ENABLE Setup before Convert Falling Edge ${ }^{(1)}$ | 50 |  | ns |
| $t$ | ENABLE Hold after Convert Falling Edge(1) | 50 |  | ns |
| $t_{10}$ | SINAB Data Setup before XCLK Rising | 20 |  | ns |
| $\mathrm{t}_{11}$ | SINABB Data Hold after XCLK Rising |  | 0 | ns |

NOTES: (1) Normally tied LOW so that previously transmitted data is used to update DAC output on falling edge of CONV. ENABLE HIGH prevents the DAC from being updated. (2) Optional data bits. Clocked into DAC register only if SWL is LOW.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 2. Analog Input and Analog Output System.


FIGURE 3. DSP202 with Dual DSP ICs.

For Immediate Assistance, Contact Your Local Salesperson


FIGURE 4. Using DSP202 with TMS320C30's Dual SIO.


FIGURE 5. Using DSP202 with TMS320C30 in Cascade Mode.


FIGURE 6. Two-Channel Analog Input and Output System with TMS320C30.


FIGURE 7. Two-Channel Analog Input and Output System with TMS320C30 in Cascade Mode.

For Immediate Assistance, Contact Your Local Salesperson


FIGURE 8. Using DSP201 with TMS320C25.


FIGURE 9. Using DSP201 with DSP56001.


FIGURE 10. Using DSP201 with DSP32C with 16-Bit Data Words.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 11. Using DSP202 with DSP32C in Cascade Mode.


FIGURE 12. Using DSP201 with DSP16.


FIGURE 13. Using DSP201 with ADSP-2105.


FIGURE 14. DSP201 Power Supply Connections and Adjust Circuits.

## Or, Call Customer Service at 1-800-548-6132 (USA Only)



FIGURE 15. DSP202 Power Supply Connections and Optional Offset Voltage Adjustment.


FIGURE 16. DSP202 Optional MSB Adjust Circuit.

## BENEFITS/FEATURES

■ COMPLETE SYSTEM "READY-TO-USE" WITH YOUR PC

- HIGH PERFORMANCE ADC603 ANALOG INPUTS (12-BIT ACCURACY 10 MHz SAMPLING RATE)
■ 64K WORD 10 MHz DIGITAL BUFFER PC BOARD
- HIGH PERFORMANCE FLOATING POINT DSP PROCESSOR (AT\&T WE ${ }^{\oplus}$ DSP32C)
\& RUNS UNDER MS/DOS ON IBM ${ }^{*}$ AT OR COMPATIBLE
- DSP DEVELOPMENT SOFTWARE INCLUDED

- COMPLETE ADC TEST/EVALUATION SOFTWARE INCLUDED


## APPLICATIONS

■ DEVICE EVALUATION/CHARACTERIZATION

- SYSTEM DESIGN/DEVELOPMENT

HIGH PERFORMANCE INSTRUMENTATION

- REAL-TIME SIGNAL PROCESSING ALGORITHM DEVELOPMENT
- MEDICAL IMAGING

SONAR
HIGH PERFORMANCE FFT SPECTRUM ANALYSIS
HIGH SPEED DATA ACQUISITION

- ULTRASOUND SIGNAL PROCESSING

I\&Q PROCESSING
ADC TESTING
FATIGUE ANALYSIS
NON-DESTRUCTIVE TESTING
SCIENTIFIC RESEARCH

## DESCRIPTION

The DSP-SYS603 Design System for the high performance ADC603 provides the user a ready-to-use solution for evaluation, test, and development purposes. As an evaluation tool,

the DSP-SYS603 can be used to analyze the performance of the ADC603 in specific applications. As a test instrument, it can be used to establish and measure specification profiles for certifying device system performance. As a development system, the DSP-SYS603 can receive direct analog signals and use them as inputs for the DSP processor.
Analog signals are converted at up to 10 MHz with true $12-$ bit accuracy. The digital input is transferred to a DSP processor where, using DSPlay XL development software, signal processing algorithms may be easily designed and implemented.
Furthermore, using the Dynamic Signal Analysis software that is provided, the system may be used as a high performance digitizing scope, spectrum analyzer or histogram analyzer. Thus, the system can be used as a test instrument for assisting in the design of new products or the troubleshooting of circuitry. It may also be used as a receiving inspection station for testing hard-to-evaluate high performance ana-log-to-digital converters at time of receipt for manufacturing.
The DSP-SYS603 has two configuration options. Each system is made up of a combination of the following components best suited for specific applications:
External Box with single or dual-channel ADC603 Converter(s)

- 64 K Word Digital Input Buffer Board(s)

AT\&T DSP32C Processor Board with 576K SRAM
DSPlay XL Real Time DSP Development Software

- Dynamic Signal Analysis Test Software

These system components are described below. More detailed descriptions can be provided upon request.

## ANALOG SIGNAL INPUT BOX (ZPD1002)

The single or dual-channel external input box contains one or two ADC603s and drivers to provide high performance analog input into the system. The ADC603 is a 12 -bit 10 MHz sampling analog-to-digital converter.

## COMPUTER PLATFORM

The system is designed to operate in an IBM PC/AT environment with an EGA or VGA monitor and Microsoft ${ }^{\text {® }}$ Mouse. Although the standard system does not include the computer platform, a factory supplied computer (IBM ATcompatible) is available as an option. If the computer is purchased, all of the components are tested as a complete system, and shipped from the factory as a "ready-to-use" instrument. (Contact Customer Support at 1-800-548-6132 for price and delivery information for the complete system including the computer platform.)

## DSP PROCESSOR BOARD (ZPB34-004)

The DSP processor board provided with the system (ZPB34004) uses an AT\&T DSP32C processor. This processor is capable of 25 MFLOPS and is able to perform a 32 -Bit multiply/accumulate instruction in 80 ns . The board has 576 KB of local SRAM and buffered high-speed (10MBits per second) serial I/O ports.

## DIGITAL INPUT BUFFER (ZPB6064)

Due to the high speed sample rate of the ADC603, the system includes a digital input buffer board. This high speed card will capture, and subsequentially transfer, up to 65,536 words of data. Buffer size is set through the PC I/O port for 32 to 65,536 words with a word being 16 bits of digital information on either the ECL or TTL input signal at speeds from near DC to 10 MHz .
Input data capture can be controlled by the Trigger function which can be either an external (ECL/TTL) signal or a PC I/O control byte. Post trigger data capture can be set for 1 to maximum buffer size minus one.

A second digital input buffer can be installed and slaved to the first card. The two boards can be triggered and clocked independently or simultaneously. When both buffers are full, the data can be serially transferred as 32 -bit words (two concatenated 16 -bit words). This feature can double the effective capture speed or allow two independent 16 -bit input paths.

## DYNAMIC SIGNAL ANALYSIS SOFTWARE (ZPA100)

At the heart of the system is the Dynamic Signal Analysis software which transforms the PC into a complete test and evaluation instrument, capable of analyzing data in time and frequency domain as well as producing linearity measurements. The software allows the PC to operate as any of three
test instruments: digitizing scope, spectrum analyzer and histogram analyzer.

As a digitizing scope, the user may view, measure and analyze incoming data in the time domain.
Operating as a spectrum analyzer, FFTs are used for viewing, measuring or analyzing incoming data in the frequency domain. Direct readout of harmonic content, THD, SNR, THD + SNR, DC offset, and spurious-free dynamic range is possible through spectrum analysis.

Functioning as an histogram analyzer, the user may display histograms, differential non-linearity (DNL), and integral non-linearity (INL). For convenience, the software is completely mouse-driven allowing the user to zoom, pan, move markers, use display lines, or change parameters with simple mouse movements. Setup save and load features are also included.

## DSP DEVELOPMENT SOFTWARE (ZPM32)

A second integral piece of software provided for real-time development is DSPlay XL. Supplied with over 100 block functions, DSPlay XL uses Flowgrams ${ }^{\text {TM }}$ (block diagrams of an application) to develop algorithms which are executed on the system's DSP processor. Once designed and verified, the executable code can be saved and ported to any DSP system using the AT\&T DSP32 or DSP32C processors.

## HIGH PERFORMANCE WORKSTATION CONFIGURATIONS

As an integrated system, the state-of-the-art development and evaluation tools described above form a user-friendly, yet extremely powerful, workstation environment for realtime DSP applications. Since the applications for DSP are varied, two configurations for the high performance development system are offered.

## Single Channel Analog Input System (DSP-SYS603-001)

## Description

The DSP-SYS603-001 is the basic system for acquiring and working with single input analog signals at the 12 -bit 10 MHz sampling rate of the ADC603. For applications where it is necessary to evaluate the incorporation of an ADC603 into a current design or design under development, the -001 system allows the user to analyze the effects of the high performance of the ADC603. Furthermore, this analysis can be accomplished with little more effort than making the appropriate connections and establishing the proper system setup.
In addition to design support, the DSP-SYS603 may be used as the test software to characterize the performance of the user's system. A third application for the workstation is to take advantage of the development software in order to design DSP circuits that will enhance the performance of the user's system. DSP-SYS603 software will allow the user to not only develop the DSP algorithms, but will port the executable code to any DSP32C processors for continued use within the user's system.

## For Immediate Assistance, Contact Your Local Salesperson



FIGURE 1. Single Channel Analog Input System.

## Dual Channel Analog Input System (DSP-SYS603-002)

## Description

The -002 system configuration is designed for applications where simultaneous sampling is required. Included in this system is an analog input box with dual ADC603s along with two digital input buffer boards. As a dual input system configuration, independent high resolution samples can be taken simultaneously, then passed to the respective buffer board, where the two inputs are concatenated to form one 32-bit word for transfer to the DSP board for analysis and processing.


FIGURE 2. Dual Channel Analog Input System.
\(\left.\begin{array}{l}Digital Input Buffer <br>
Sample Rate: ................. 10MHz max (externally <br>
supplied) <br>
Data Format Out: ............. Buffered Differential line <br>

drivers\end{array}\right\}\)| Base I/O Address: ........... I/O Port Address 0X0-0X3FF |
| :--- |
| I/O Mapped 4 Ports |

DSP Processor Board


## DSP Development Software

Over 100 DSP and related block functions in the following categories:

| Arithmetic | Non_linear |
| :--- | :--- |
| Data | O_scope |
| Filter | Spectrum |
| Generator | Trigonometric |
| Input_Output | Window |
| fiLe | Measure |

suBgram
Execution times for several common functions:
1024 Point Complex FFT .. 3.8ms
128 Tap FIR Filter $\qquad$ $80 \mathrm{~ns} \times 128$
Second Order IIR Section .. 80ns $\times 5$

## Dynamic Signal Analysis Software

Software performs instrumentation functions for:
Digitizing Scope
Spectrum Analyzer
Histogram Analyzer

## Configuration

Hardware Requirements;

> IBM AT Compatible
> 640K memory
> Math Co-processor
> Mass Storage - Hard disk and one floppy drive
> Monitor - EGA or VGA
> Printer (optional) - IBM graphics printer, HP Laser jet printer or compatibles

## Software Requirements

PC/MS-DOS Versions 3.0 or higher

## SUPPLIED ACCESSORIES

Power Supply for the Analog Input Box
Power Connectors
Connection Cables
DSP Development Software Manual Dynamic Signal Analysis Software Manual DSP-SYS701 User's Manual

## SPECIFICATIONS



## OPTIONAL CONFIGURED HARDWARE SYSTEM, INCLUDES HIGH PERFORMANCE 386PC

Burr-Brown will provide, as an option, an entire test/evaluation system including the required configuration hardware and software. With the purchase of this option, the system is configured and tested prior to shipment. Thus, the customer will receive a complete turn-key test/evaluation system for the ADC603.

The configuration hardware will be a high performance, 386 computer (without printer). For details of the exact computer specifications to be used at the time of shipment, contact your sales representative.

ORDERING INFORMATION

| To order, please specify: |  |
| :---: | :---: |
| DSP-SYS603-001 . | Single Channel Analog Input System |
| DSP-SYS603-002 | .Dual Channel Analog Input System with Digital Input Buffers |
| DSP-SYS603-XXXA | Analog Input System including Configured Hardware System |

## FOR MORE INFORMATION

For more information contact Applications Engineering at 1-800-548-6132.

# DSP-SYS701 <br> PC-Based Design/Test/ Evaluation System for the ADC701 

## BENEFITS/FEATURES

- COMPLETE SYSTEM "READY-TO-USE" WITH YOUR PC
- HIGH PERFORMANCE ADC701 ANALOG INPUTS (16-BIT ACCURACY 500kHz SAMPLING RATE)
■ 64K WORD 10MHz DIGITAL BUFFER BOARD FOR THE PC
- HIGH PERFORMANCE FLOATING POINT DSP PROCESSOR (AT\&T WE ${ }^{\oplus}$ DSP32C) FOR THE PC
- RUNS UNDER MS/DOS ON IBM ${ }^{\star}$ AT OR COMPATIBLE
■ DSP DEVELOPMENT SOFTWARE INCLUDED (DSPLAY XL ${ }^{\text {™ }}$ )
- COMPLETE ADC TEST/EVALUATION SOFTWARE INCLUDED


## APPLICATIONS

- ADC701 EVALUATION/CHARACTERIZATION
- SYSTEM DESIGN/DEVELOPMENT
- HIGH PERFORMANCE INSTRUMENTATION
- REAL-TIME SIGNAL PROCESSING ALGORITHM DEVELOPMENT
■ MEDICAL IMAGING
- SONAR

■ HIGH PERFORMANCE FFT SPECTRUM ANALYSIS

- HIGH SPEED DATA ACQUISITION
- ULTRASOUND SIGNAL PROCESSING
- \&Q PROCESSING
- ADC TESTING
- FATIGUE ANALYSIS
- NON-DESTRUCTIVE TESTING
- SCIENTIFIC RESEARCH


## DESCRIPTION

The DSP-SYS701 Design System for the high performance ADC701 provides the user a ready-to-use solution for evalu-

ation, test, and development purposes. As an evaluation tool, the DSP-SYS701 can be used to analyze the performance of the ADC701 in specific applications. As a test instrument, it can be used to establish and measure specification profiles for certifying device system performance. As a development system, the DSP-SYS701 can receive direct analog signals and use them as inputs for the DSP processor.
Analog signals are converted at up to 500 kHz with true 16 bit accuracy. The digital input is transferred in real time to a DSP processor where, using DSPlay XL development software, signal processing algorithms may be easily designed and implemented.
Furthermore, using the Dynamic Signal Analysis software that is provided, the system may be used as a high performance digitizing scope, spectrum analyzer or histogram analyzer. Thus, the system can be used as a test instrument for assisting in the design of new products or the troubleshooting of circuitry. It may also be used as a receiving inspection station for testing hard-to-evaluate high performance ana-log-to-digital converters at time of receipt for manufacturing.
The DSP-SYS701 has three configuration options. Each system is made up of a combination of the following components best suited for specific applications:

[^38]
## Or, Call Customer Service at 1-800-548-6132 (USA Only)

These system components are described below. More detailed descriptions can be provided upon request.

## ANALOG SIGNAL INPUT BOX (ZPD1003)

This external input box contains an ADC701 and the necessary clock and drivers to provide high performance analog input. The ADC701 is a 16 -bit 500 kHz analog-to-digital converter. Included in the box is a companion sample/hold amplifier that provides outstanding dynamic performance.

## COMPUTER PLATFORM

The system is designed to operate in an IBM PC/AT environment with an EGA or VGA monitor and Microsoft ${ }^{\oplus}$ Mouse. Although the standard system does not include the computer platform, a factory supplied computer (IBM ATcompatible) is available as an option. If the computer is purchased, all of the components are tested as a complete system, and shipped from the factory as a "ready-to-use" instrument. (Contact Customer Support at 1-800-548-6132 for price and delivery information for the complete system including the computer platform)

## DSP PROCESSOR BOARD (ZPB34-004)

The DSP processor board provided with the system uses an AT\&T DSP32C processor. This processor is capable of 25MFLOPS and is able to perform a 32-bit multiply/accumulate instruction in 80 ns . The board has 576 KB of local RAM and buffered high-speed (10MBits per second) serial I/O ports.

## DIGITAL INPUT BUFFER (ZPB6064)

In the event that an application may require that the data be buffered, two configurations of the system include a digital input buffer board. This high speed card will capture, and subsequentially transfer, up to 65,536 words of data. Buffer size is set through the PC I/O port for 32 to 65,536 words with a word being 16 bits of digital information on either the ECL or TTL input signal at speeds from near DC to 10 MHz .
Input data capture can be controlled by the Trigger function which can be either an external (ECL/TTL) signal or a PC I/O control byte. Post trigger data capture can be set for 1 to maximum buffer size minus one.
A second digital input buffer can be installed and slaved to the first card. The two boards can be triggered and clocked independently or simultaneously. When both buffers are full, the data can be serially transferred as 32 -bit words (two concatenated 16 -bit words). This feature can double the effective capture speed or allow two independent 16-bit input paths.

## DYNAMIC SIGNAL ANALYSIS SOFTWARE

At the heart of the system is the Dynamic Signal Analysis software which transforms the PC into a complete test and evaluation instrument, capable of analyzing data in time and frequency domain as well as producing linearity measurements. The software allows the PC to operate as any of three
test instruments: digitizing scope, spectrum analyzer and histogram analyzer.
As a digitizing scope, the user may view, measure and analyze incoming data in the time domain.
Operating as a spectrum analyzer, FFTs are used for viewing, measuring or analyzing incoming data in the frequency domain. Direct readout of harmonic content, THD, SNR, THD + SNR, DC offset and spurious-free dynamic range is possible.
Functioning as an histogram analyzer, the user may display histograms, dynamic linearity (DNL), and integral linearity (INL). For convenience, the software is completely mousedriven, allowing the user to zoom, pan, move markers, use display lines, or change parameters with simple mouse movements. Setup save and load features are also included.

## DSP DEVELOPMENT SOFTWARE (ZPM32)

A second integral piece of software provided for real-time development is DSPlay XL. Supplied with over 100 block functions, DSPlay XL uses Flowgrams ${ }^{\text {TM }}$ (block diagrams of an application) to develop algorithms which are executed on the system's DSP processor. Once designed and verified, the executable code can be saved and ported to any DSP system using the AT\&T DSP32 or DSP32C processors.

## HIGH PERFORMANCE WORKSTATION CONFIGURATIONS

As an integrated system, the state-of-the-art development and evaluation tools described above form a user-friendly, yet extremely powerful, workstation environment for realtime DSP applications. Since the applications for DSP are varied, three configurations for the high performance development system are offered.

## Single Channel Analog Input System (DSP-SYS701001)

## Description

The DSP-SYS701-001 is the basic system for acquiring and working with single input analog signals at the 16 -bit 500 kHz sampling rate of the ADC701. For applications where it is necessary to evaluate the incorporation of an ADC701 into a current design or design under development, the -001 system allows the user to analyze the effects of the high performance of the ADC701. Furthermore, this analysis can be accomplished with little more effort than making the appropriate connections and establishing the proper system setup.
In addition to design support, the DSP-SYS701 may be used as the test software to characterize the performance of the user's system. A third application for the workstation is to take advantage of the development software in order to design DSP circuits that will enhance the performance of the user's system. DSP-SYS701 software will allow the user to not only develop the DSP algorithms, but will port the executable code to any DSP32 or 32C processors for continued use in the user's system.


FIGURE 1. Single Channel Analog Input System.

## Single Channel Analog Input System With Digital Input Buffer (DSP-SYS701-002) <br> Description

In certain applications that entail complicated post-processing, there may be a need for the capture of larger buffers. Simply stated, larger amounts of data can be captured in real-time, and stored, for post collection analysis. This configuration is designed for pre-trigger data analysis, such as that required in material testing, fatigue analysis, and scientific research.


FIGURE 2. Single Channel Analog Input System with Digital Input Buffer.

## Dual Channel Analog Input System (DSP-SYS701-003)

## Description

The -003 system configuration is designed for applications where simultaneous sampling is required. Included in this system are two analog input boxes along with two digital input buffer boards. As a dual input system configuration, independent high resolution samples can be taken simultaneously, then passed to the respective buffer board, where the two inputs are concatenated to form one 32-bit word for transfer to the DSP board for analysis and processing.

## Digital Input Buffer

Sample Rate: $\qquad$ 10 MHz max (externally adjustable)


FIGURE 3. Dual Channel Analog Input System.


## SPECIFICATIONS

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |
| Sample Rate | Unadjusted | DC |  | 500 | kHz |
| Dynamic Nonlinearity |  |  | $\pm 0.002$ |  | \%FSR |
| Total Harmonic Distortion (THD) | $\mathrm{f}_{\text {IN }}=20 \mathrm{kHz}(-0.3 \mathrm{~dB})$ |  | 0.00068 |  | \% |
|  | $\mathrm{f}_{\mathbb{N}}=199 \mathrm{kHz}(-0.2 \mathrm{~dB})$ |  | 0.0078 |  | \% |
| Spurious-Free Dynamic Range | $\mathrm{f}_{\mathrm{N}}=20 \mathrm{kHz}(-0.3 \mathrm{~dB})$ |  | 107.1 |  | dB |
|  | $\mathrm{f}_{\mathrm{ms}}=199 \mathrm{kHz}(-12 \mathrm{~dB})$ |  | 93.8 |  | dB |
| Two-Tone Intermodulation Distortion | $\mathrm{f}_{1}=195 \mathrm{kHz}(-6.5 \mathrm{~dB})$ |  | -81.4 |  | dBc |
|  | $\mathrm{f}_{2}=200 \mathrm{kHz}(-6.5 \mathrm{~dB})$ |  |  |  |  |
|  | $\mathrm{f}_{1}=195 \mathrm{kHz}(-12.5 \mathrm{~dB})$ $\mathrm{f}_{2}=200 \mathrm{kHz}(-12.5 \mathrm{~dB})$ |  | -86.2 |  | dBc |
| Signal-to-Noise-Ratio (SNR) | $\mathrm{f}_{\text {IN }}=5 \mathrm{kHz}(-0.5 \mathrm{~dB})$ |  | 93 |  | dB |
| INPUTS <br> Analog Input Range |  |  |  |  |  |
|  | Jumper Selectable |  |  |  |  |
|  |  |  |  |  |  |
|  |  | -10 |  | 10 | $v$ |
|  |  | -5 |  | 5 | V |
|  |  | -10 |  | 0 | $v$ |
|  |  | 0 |  | 5 | V |
|  | Input Impedance |  |  | 600 | $\Omega$ |
| Digital |  |  |  |  |  |
| Logic Family TTL |  |  |  |  |  |
| Convert Command <br> Pulse Width |  |  |  |  |  |
|  |  |  |  | $t-50$ | ns |

Math Co-processor
Mass Storage - Hard disk and one floppy drive
Monitor - EGA or VGA
Printer (Optional) - IBM graphics printer, HP Laser jet printer or compatibles

## Software Requirement

PC/MS-DOS Version 3.0 or higher.
Optional (Configured Hardware System), Includes High Performance 386 PC
Burr-Brown will provide, as an option, an entire test/evaluation system including the required configuration hardware and software. With the purchase of this option, the system is configured and tested prior to shipment. Thus, the customer will receive a complete tumkey test/evaluation system for the ADC701.
The configuration hardware will be a high performance, 386 computer (without printer). For details of the exact computer specifications to be used at the time of shipment, contact your sales representative.

## SUPPLIED ACCESSORIES

Power Supply for the Analog Input Box
Power connectors

Connection Cables
DSP Development Software Manual
Dynamic Signal Analysis Software Manual
DSP-SYS701 User's Manual
ORDERING INFORMATION

|  |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |

## FOR MORE INFORMATION

For more information contact Applications Engineering at 1-800-548-6132.

FlowGram ${ }^{\text {TM }}$ Burr-Brown Corp. DSPlay XL ${ }^{\text {m }}$ Burr-Brown Corp. DSPced ${ }^{\text {TM }}$ Burr-Brown Corp. WE ${ }^{\bullet}$ DSP32C AT\&T Corp. IBM $^{*}$ PC IBM Corp.

## BURR-BROWN USA SALES OFFICES \& SALES REPRESENTATIVES

## SURR-BROWM WORLDWIDE

hendquarters
Intenailional Airport Ind Park Mailing Address:
Tucson AZ 85734
Street Address:
6730 S. Tucson Blvod.
Tucson, AZ 85706
Tel: (800) $548-6132$
FAX: (602) 741-3895
TWX: 910-952-111
Cable: BBRCORP
alabama
Rep Inc.
PO Box 4889
11535 Gilleland Rd.
Huntsville. AL $35815-0889$
FAX: (205) 882-6692

## ALASUA

Burr-Brown Corporation
523 S. Washinglon Ave.
Kent, WA 98032
FAX: (206) 859-9276
ARIVOMA
Burr-Brown Corporation
Suite 108A
2121 S. Mill Ave.
Tempe, AZ 85282 Tel: ( 602 ) $966-4601$ FAX: (602) $966-5065$
abxansas
Burr-Brown Corporation
Suite 502, LB-4
11910 Greenville Ave. Dallas, TX 75243 Tel: : 214 ) $783-4555$
FAX: (214) $783-2117$

## CALIFORma (Morthera)

Burr-Brown Corporation
Suite 6
1975 Hamillon Ave.
San Jose, CA 95125
TAX:
CALAFORMA (Sonithern)
Burr-Brown Corporation
Suire 214
Agoura CA 91301
Tel: (818) 991 -
Tel: (818) 991-8544 or
FAX: (818) 991-7872
Burt-Brown Corporation Suite 104
2001 E . Fourth St.
Santa Ana. CA 92705
Tel: (714) $835-0712$ or
12. (213) 873.6540
fAX: (714) 541-5621
colorano
Burr-Brown Corporation
Suite 108
9025 Grant SI.
Denver, CO 8022
Tel: (303) 452-3545
FAX: (303) 452-3652

## COMAECTICUT

Burr-Brown Corporation
Suite 402
984 North Broadway
Yonkers. NY 10701
Tel: (914) $964-5252$
FAX: (914) 964-0655
delamare
QED Electronics inc.
PO BOx 487
805 North Bethlehem Pike Spring House. PA 19477 Tel: (215) 643-9200 TWX: EZLINK 62931798 FAX: (215) 643-9213

FLORIDA (Central)
VG Sales Co., Inc.
608 E. Allamonte Dr
Altamonte Springs. FL. 3270
Tel: (407) 831-8688
FAX: (407) 830-0627
FLORIDA (Mertherta)
VG Sales Co., Inc.
Suite M
12360661 LSI . N
Largo, FL 33543
Tel: ( 8131 ) $536-7787$
FAX: $(813) 530-9126$
FLORIDA (Senthera)
VG Sales Co., Inc.
Suite 205
1001 W. Cypress Creek Rd.
Ft. Lavdercale. FL 33309
FAX:

## 6eorgia

Rep Inc.
1944 Northlake Parkway $\# 1$
Tucker, GA 30084
Tel: (404) $938-4358$ FAX: (404) 938-0194

HAWAR
Burr-Brown Corporation Suile 274
28720 Roadside Dr.
Agoura. CA 91301
Tel: (818) 991 -8544 or FAX: (818) ${ }^{\text {(805) }}$ 996-7581

## 10새O

Burr-Brown Corporation 523 S. Washington Ave.
Kent. WA 98032
Iel: (206) 859-9220
FAX: (206) 859-9276

## ILMoIS

Burr-Brown Corporation Suite 310
85 W . Algonquin Rd.
Arlington Hts. il 60005
Tel: (708) 437-2877
FAX: (708) 437-2996
Impiama (Morthera)
Burt-Brown Corporation
Suite 310
85 W. Algonquin Rd.
Allington HIS. IL 60005
FAX: (312) 437-2996
InоLaMA (Sonthera)
Burt-Brown Corporat
Suites 313 \& 315 Cincineed Hartman Hwy fel: (513) $891-4711$ FAX: (513) 891-4713

## IOWA

Rep Associates Corporation
4905 Lakeside Dr. NE
Cedar Rapids, IA 52402 Iel: (319) 373-0152 FAX: (319) 373-0217

## Kansis

B.C. Electronic Sales, Inc. 1140 Adams
Kansas City, KS 66103
Tel: (913) 342-1211
TWX: 910-749-6414
kentucky
Burr-Brown Corporation
Suiles 313 \& 315
10945 Reed Hartman Hwy.
Cincinnati, OH 45242 Tel: (513) 891-4711 FAX: (513) 891-4713

| LOUISIAMA (Vertherm) Suite 502, LB-4 11910 Greenville Ave. Dallas, TX 75243 Tel: (214) 783-4555 FAX: (214) 783-2717 |
| :---: |
| Loustava (Sonthern) <br> Burr-Brown Corporation Suite 572 <br> 9888 Bissonnet |
| Houston, IX 77036 Tel: (713) 988 -6546 or <br> (512) 473-2311 (Austin) <br> FAX: (713) 988-6548 |


| manime | WEW HAMPSHIRE |
| :---: | :---: |
| Burr-Brown Corporation | Burr-Brown Corporation |
| Suite 3C | Suite 3C |
| 83 Cambridge St. | 83 Cambridpe St. |
| Butlington, MA 01803 | Burlington, MA 01803 |
| Tel: (617) 273-9022 | Tel: (617) 273-9022 |
| FAX: (617) 270-6899 | FAX: (617) 270-6899 |

## marivanom <br> MEX JERSEY

Markites 302 \& 304
1688 East Gude Dr.
Rockrille. MD 20850 Tel: (301) 251-8990
Marktron Inc.
Suite 206
Hunt Valley. MD $21030 \quad 9301$ Indian School N.E.
Tel: ( 301 ) $628-1111$ Albuquerque, NM 87112
TWX: 710-232-1850
FAX: (301) $628-9351$
massachusetts
Burr-Brown Corporation Suite 3C
83 Cambridge St.
Burlington, MA 01803
Tel: (617) 273-9022
FAX: (617) 270-6899

## mіснаам

Burt-Brown Corporation
Suite 320
38345 W . Ten Mile Rd.
Farmington. M1 48024
FAX: f(313) 474-7379
mamesiona
Electronic Sales Agency Inc.
8120 Penn Ave. Bloomington, MN 55431
Tel: (612) $884-8291$ Tel: (612) 884-8291
FAX: (612) 884-8294

## mussissippi

Rep Inc.
1944 Northlake Parkway 11
Tucker, GA 30084
Tel: (404) $938-4358$
FAX: (404) $938-0194$

## mssoura

B.C. Electronic Sales, Inc. 500 Airport Rd.
St. Louls. M0 63135
Tel: (314) $521-6683$

## momtama

Aspen Sales Inc.
Suite 11
1817 South Main SL.
Salt Lake City. UT 84115-2036 Tel: (801) 467-2401
TWX: EZLINK 62927519
FAX: (801) 467-2360

## mebraska

B.C. Electronic Sales, Inc.

1140 Adams
Kansas City, KS 66103
Tel: (913) 342-1211
TW: 910-749-6414

Thorson Desert Stales Inc.
mevada (Mortiotra)
Burr-Brown Corporation Suite 6
1975 Hamilton Ave.
San Jose, CA 95125
Tel: (408) 559-8600
FAX: (408) $559-0354$
mevada (Senthera)
Butr-Brown Corporation Suite 274
28720 Roadside Dr.
Agoura CA 91301
Tel: (818) $9911-8544$ or
FAX: (818) 991-7872
VEW HAMPSHIRE
Burr-Brown Corporation
Suite 3C
Burlington, MA 01803
Tel: (617) 273-9022

Burr-Brown Corporation
Suite 402
984 North Broadway
Yonkers. NY 10701
Tel: (914) $964-5252$
FAX: (914) 964-0655

## mew mexaco

vilte 112

Tel: (505) 293-8555
TWX: 910-989-1174 or FAX: (505) $296-5802$
mew York (Metre Area)
Burr-Brown Corporation Suite 402
984 North Broadway
Yonkers. NY 10701
Tel: (914) 964-5252
FAX: (914) 964-0655
mew york
Advanced Components
Corporation
Syracuse. NY 13212-0276
Tel: (315) 699-2671
Advanced Components
Advanced
Corporation
PO Box 645
PO BOX 645
948 Sarah
Endicott NY 13760
Tel: (607) 785-3191
Advanced Components
Corporation
PO Box 142
775 Whealland Rd.
Scotisville, NY 14546
Tel: (716) 889-1429
Advanced Components
Corporation
Rochester, NY 14617-0182
Tel: (716) 544-7017

## MORTH CAROLIMA

Murcota Corporation
1106 Burke St.
Winston-Salem. NC 27101
Tel: (919) 722-9445
TWX: $510-931-3101$
FAX: (919) 722-9447

## mORTH DAKOTA

Electronic Sales Agency Inc.
8120 Penn Ave.
Bloomington, MN 55431
Tel: (612) 884-8291
FAX: (612) 884-8294

| OHIL (Southern) | TEXAS (El Pase) |
| :---: | :---: |
| Burr-Brown Corporation | Thorson Desert States Inc. |
|  | ${ }_{9}$ Suite 11 Indian School N.E |
| Cincinnati, OH 45242 | Albuquerque, NM 87112 |
| Tel: (513) 891-4711 | Tel: (505) 293-8555 |
| FAX: (513) 891-4713 | TWX: $910-989-1174$ |
| OHIO (Morthera) |  |
| KT-DEPCO Markeling Inc. | FAX: (505) 296-5802 |
| 11 Alpha Park | UTAM |
| Cleveland. OH 44143 | Aspen Sales Inc. |
| Tel: (216) 442-6200 | Suite 11 |
| FAX: (216) 461-2101 | 1817 South Main St. |
| OXLAHOMA | Sall Lake City, UT 84115-20 |
| Burr-Brown Corporation | TWX: EZINK 22927519 |
| Suite 502, LB-4 | FAX: (801) 467-2360 |
| 11910 Greenville Ave. |  |
| Dallas. IX 75243 | VERMMOIT |
| Tel: (214) 783-4555 | Burr-Brown Corporation |
| FAX: (214) 783-2717 | Suite 3C |
| OREBOM | 83 Cambridge St. |
| Burr-Brown Corporation | Tel: (617) 273-9022 |
| 523 S. Washington Ave. | FAX: (617) 270-6899 |
| Kent, WA 98032 |  |
| Tel: (206) 859-9220 | visina |
| FAX: (206) 859-9276 | Marktron In |
|  | Suites 302 \& 304 |
| PEmensylyama (Westem) | 1688 East Gude Dr. |
| K-T/DEPCO Markeling Inc. | Rockrille. MD 20850 |
| 1520 Northway Mall | Tel: (301) 251-8990 |
| Pittsburgh, PA 15237 | TWX 710-828-0089 |
| Tel: (412) 367-1011 |  |
|  | Marktron Inc. |
| PEmeshlvama (Eastori) | Suite 206 |
| QED Electronics Inc. | 54 Scoth Adam Rd. |
| PO B0X 487 | Hunt Valley. MD 21030 |
| 805 North Bethlehem Pike | Tel: (301) 628-1111 |
| Spring House, PA 19477 | TWX 710-232-1850 |
| Tel: (215) 643-9200 | FAX: (301) 628-9351 |
| TWX: EZLINK 62931798 |  |
| FAX: (215) 643-9213 | WASHIMGT0M |
|  | Burr-Brown Corporation |
| RHODE ISLANTI | 523 S. Washintoon Ave. |
| Burr--Brown Corporation | Kent, WA 98032 |
| Suite 3C | Tel: (206) 859-9220 |
| 83 Cambridge SL. | FAX: (206) 859-9276 |
| Burlington. MA 01803 |  |
| Tel: (617) 273-9022 | WASHMMation, D.C. |
| FAX: (617) 270-6899 | Markiton Inc. |
|  | Suiles 302 \& 304 |
| SOUTH CAROLKA | 1688 East Gude Dr. |
| Murcota Corporation | Rockrille, MD 20850 |
| 1106 Burke St. | Tel: (301) 251-8990 |
| Winston-Salem, NC 27101 | TWX: 710-828-0089 |
| Tel: (919) 722-9445 |  |
| TWX: 510-931-3101 | Marktron Inc. |
| FAX: (919) 722-9447 | Suite 206 |
| SOUTH DAKOTA | 54 Scott Adam Rd. Hunt Valley MO 21030 |
| Electronic Sales Agency Inc. | Teli: (301) 628 -1111 |
| 8120 Penn Ave. | TWX: 710-232-1850 |
| Bloomington. MN 55431 | FAX: (301) 628-9351 |
| Tel: (612) 884-8291 |  |
| FAX: (612) 884-8294 | WEST VIRGIMA |
| TEMesese | Burr-Brown Corporation |
| Rep inc. | 10945 Reed Hartman Hwy. |
| PO Box 728 | Cincinnati, OH 45242 |
| 113 South Branner St. | Tel: (513) 891-4711 |
| Jefferson City, IN 37760 | FAX: (513) 891-4713 |
| Tel: (615) 475-4105 |  |
| FAX: (615) 475-6340 | Whscousim (Eastena) |
| TEXAS (Morthera) | Burr-Brown Corporation |
|  |  |
| Suite 502, LB-4 | 85 W. Algonquin Rd. Arlington His. IL 60005 |
| 11910 Greenville Ave. | Tel: (708) 437-2877 |
| Dallas, TX 75243 | FAX: (708) 437-2996 |
| Tel: (214) 783-45555 |  |
| FAX: (214) 783-2717 | Wiscomsin (Westora) |
| TEXAS (Senthera) | 8120 Penn Ave. |
| Burr-Brown Corporation | Bloomington, MN 55431 |
| Suile 572 | Tel: (612) 884-8291 |
| 9888 Bissonnet | FAX: (612) 884-8294 |
| Houston, IX 77036 |  |
| Tel: (713) 8888 -6546 or | wrommma |
| (512) 473-2311 (Austin) | Aspen Sales Inc. |
| FAX: (713) 988-6548 | Suite 11 |
|  | 1817 South Main St. |
|  | Sall Lake City, UT 84115-2036 |
|  | Tel: (801) 467-2401 |
|  | TWX: EZ INK 62927519 |
|  | FAX: (801) 467-2360 |



## USA PRICE LIST

## ABOUT THIS SECTION

Prices listed here are effective until March 31, 1989 and unless otherwise noted apply only to domestic U.S.A. customers. All other customers should contact their local Burr-Brown salesperson or representative.
For U.S.A. customers all prices are FOB Tucson, Arizona. Applicable federal, state, and local taxes are extra. Terms are net 30 days. Prices and specifications are subject to change without notice.
Some of the models in this price list are not included in this book but are still available. For more information about them, contact your local Burr-Brown salesperson or representative.

## QUOTATIONS

Price quotations made by Burr-Brown or its authorized field sales representatives are valid for 30 days. Delivery quotations are subject to reconfirmation at the time of order placement.

## SALES \& SERVICE

Burr-Brown also offers free technical assistance and literature, convenient methods for placing an order, and warranty service. Complete information can be found on page $x i$ of this book.

For Immediate Assistance, Contact Your Local Salesperson

| MODEL | 1-24 | 25-99 | 100 | MODEL | 1-24 | 25-99 | 100 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0100MS | 17.15 | 14.30 | 11.35 | 3573AM | 42.70 | 29.75 | 26.80 |
| 0546 | 137.00 | 130.00 | 124.00 | 3580J | 69.65 | 51.40 | 43.10 |
|  |  |  |  | JQ | 103.80 | 79.55 | 66.85 |
| 0700 | 63.00 | 61.00 | 59.00 |  |  |  |  |
| M | 68.00 | 66.00 | 64.00 | 3581J | 105.00 | 75.55 | 64.10 |
| U | 58.00 | 56.00 | 54.00 |  |  |  |  |
| UM | 79.00 | 77.00 | 75.00 | 3582J | 114.05 | 82.70 | 74.60 |
|  |  |  |  | JQ | 157.30 | 136.15 | 117.85 |
| 0722 | 60.65 | 45.80 | 39.55 |  |  |  |  |
| BG | 77.40 | 59.70 | 51.40 | 3583AM | 112.35 | 91.95 | 73.55 |
| MG | 69.70 | 52.85 | 44.45 | AMQ | $163.25$ | 135.05 | 116.70 |
|  |  |  |  | JM | $103.70$ | $86.55$ | $68.30$ |
| 0724 | 84.55 | 63.85 | 55.65 |  |  |  |  |
|  |  |  |  | 3584JM | 106.00 | 78.40 | 68.80 |
| 0729MC | 102.00 | 102.00 | 102.00 | JMQ | 150.45 | 124.70 | 111.05 |
| 2 H 946 | 3305.00 | 2809.00 | 2528.00 | 3606AG | 133.40 | 114.20 | 99.70 |
| -1 | 2114.00 | 2000.00 | 1760.00 | BG | 174.05 | 152.05 | 130.45 |
| 3507J | 14.50 | 11.40 | 9.35 | 3627AM | 15.90 | 11.85 | 10.50 |
| JQ | 22.45 | 17.40 | 14.95 | AMQ | 32.95 | 20.70 | 16.65 |
|  |  |  |  | BM | 21.25 | 15.15 | 12.90 |
| 3527AM | 20.25 | 15.00 | 12.35 | BMQ | 42.85 | 25.40 | 20.70 |
| BM | 26.10 | 19.05 | 16.45 |  |  |  |  |
| BMQ | 34.60 | 27.50 | 23.30 | 3650HG | 71.45 | 51.45 | 37.95 |
| CM | 41.35 | 31.55 | 26.20 | JG | 92.90 | 66.30 | 52.55 |
|  |  |  |  | KG | 112.95 | 90.60 | 73.10 |
| 3528AM | 25.25 | 18.70 | 14.60 | MG | 64.00 | 44.00 | 36.00 |
| BM | 30.95 | 22.85 | 19.75 |  |  |  |  |
| BMQ | 42.70 | 32.40 | 28.60 | 3652HG | 92.90 | 68.95 | 52.55 |
| CM | 37.70 | 28.50 | 24.65 |  | $112.95$ | 83.75 | $71.95$ |
|  |  |  |  | MG | 72.70 | 56.80 | 48.15 |
| 3550J | 39.65 | 30.05 | 24.35 |  |  |  |  |
| K | 50.50 | 37.55 | 28.95 | 3656AG | 109.70 | 82.95 | 65.10 |
| S | 73.40 | 56.30 | 40.55 | BG | 135.65 | 102.60 | 87.55 |
| SQ | 102.85 | 82.00 | 62.45 | HG | 96.90 | 73.30 | 57.40 |
|  |  |  |  | JG | 103.30 | 78.10 | 61.30 |
| 3551J | 40.40 | 30.35 | 24.35 | KG | 127.00 | 96.10 | 75.30 |
| S | 71.35 | 55.60 | 40.55 |  |  |  |  |
| SQ | 92.30 | 76.30 | 60.00 |  | $65.10$ | $47.80$ |  |
|  |  |  |  | KG | 74.95 | 60.00 | $50.80$ |
| 3553AM | 45.75 | 34.75 | 25.50 |  |  |  |  |
| AMQ | 75.15 | 63.60 | 53.85 | 4204J | 88.85 | 74.10 | 60.10 |
|  |  |  |  | K | 115.90 | 98.30 | 76.00 |
| 3554AM | 85.85 | 70.70 | 58.15 | S | 131.90 | 116.10 | 96.60 |
| AMQ | 115.85 | 97.25 | 81.40 | SQ | 181.60 | 168.60 | 147.40 |
| BM | 98.05 | 82.15 | 66.30 |  |  |  |  |
| BMQ | 132.00 | 112.95 | 92.95 | 4206J | 63.30 | 49.35 | 35.65 |
| SM | 115.55 | 95.70 | 79.55 | K | 89.85 | 70.00 | 49.80 |
| SMQ | 161.70 | 136.60 | 115.85 |  |  |  |  |
|  |  |  |  | 4213AM | 35.35 | 27.15 | 21.25 |
| 3571AM | 85.20 | 61.25 | 49.00 | BM | 51.10 | 38.70 | 31.80 |
|  |  |  |  | SM | 66.15 | 54.30 | 42.45 |
| 3572AM | 97.60 | 72.60 | 58.10 | UM | 32.55 | 27.30 | 24.15 |
|  |  |  |  | UM/883B | 45.15 | 38.85 | 30.45 |

NOTES: All prices in U.S. dollars (\$) FOB Tucson, Arizona. Quantity discounts available. For more information, please contact your local Burr-Brown salesperson or representative. Prices effective until March 31, 1991. All prices subject to change without notice. Minimum order is $\$ 75$.

| MODEL. | 1-24 | 25-99 | 100 | MODEL | 1-24 | 25-99 | 100 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4213VM | 47.25 | 40.95 | 32.55 | ADC574KD |  |  | 20.20 |
| VM/883B | 63.50 | 39.90 | 36.75 |  |  |  |  |
| WM | 63.00 | 63.00 | 51.45 | ADC600B | 2560.00 | 2423.00 | 2132.00 |
| WM/883B | 78.75 | 65.10 | 50.40 | K | 1975.00 | 1728.00 | 1524.00 |
| 4214AP | 32.05 | 25.55 | 19.25 | ADC601JG KG | 124.00 | 98.00 | 86.00 |
| $B P$ | 47.60 | 37.50 | 30.95 |  | 159.00 | 127.00 | 111.00 |
| 4302 | 68.65 | 49.05 | 37.20 | ADC603JH <br> KH | 710.00 | 645.00 | 590.00 |
|  |  |  |  |  | 1099.00 | 1014.00 | 941.00 |
| 4340 | 127.00 | 91.45 | 77.85 | RH |  |  |  |
|  |  |  |  | SH |  |  |  |
| 4341 | 38.10 | 29.70 | 20.75 | SH/MIL |  |  |  |
| 4423 | 31.60 | 24.10 | 19.30 | ADC604JH | 1349.00 | 1226.00 | 1121.00 |
|  |  |  |  | KH | 2088.00 | 1865.00 | 1788.00 |
| 5962-88563013X | X 167.15 | 126.25 | 106.05 |  |  |  |  |
| -8856301JX | 119.70 | 89.90 | 75.75 | ADC674AJH | 44.80 | 35.00 | 28.20 |
|  |  |  |  | AJH-BI | 56.00 | 43.70 | 35.30 |
| AD515JH | 27.55 | 19.75 | 12.75 | AJP | 37.20 | 29.00 | 23.40 |
| KH | 39.75 | 30.15 | 19.90 | AJP-BI | 42.80 | 36.20 | 29.30 |
| LH | 50.35 | 36.15 | 23.95 | AKH | 58.40 | 45.60 | 36.80 |
|  |  |  |  | AKH-BI | 173.00 | 57.00 | 46.00 |
| AD532SD/883B | 84.75 | 70.65 | 58.85 | AKP | 48.80 | 38.10 | 30.80 |
| H/883B | 68.40 | 57.00 | 47.50 | AKP-BI | I 56.10 | 47.60 | 38.40 |
|  |  |  |  | ASH | 121.60 | 100.90 | 87.60 |
| AD534SD/883B 105.40 |  | 87.85 | 73.20 | ASH-BI | 152.00 | 126.20 | 109.40 |
| SH/883B | 93.85 | 78.20 | 65.15 | ATH | 166.40 | 138.10 | 119.80 |
|  |  | 111.20 | 92.65 | ATH-BI | 208.00 | 172.60 | 149.80 |
| TH/883B117.75 |  | 98.10 | 81.75 | KD |  |  | 25.25 |
| AD632AD | 28.35 | 25.30 | 16.50 | ADC700AH | 148.00 | 135.40 | 103.90 |
| AH | 19.95 | 17.80 | 11.65 | BH | 178.00 | 162.80 | 124.90 |
| BD | 50.35 | 37.00 | 22.75 | JH | 106.00 | 95.00 | 74.00 |
| BH | 38.05 | 28.05 | 18.85 | KH | 127.00 | 114.00 | 89.00 |
| SD | 63.05 | 44.20 | 30.10 | RH | 212.00 | 193.90 | 148.80 |
| SD/883B | 61.20 | 51.00 | 42.50 | SH | 255.00 | 233.30 | 179.00 |
| SH | 47.15 | 37.45 | 25.50 |  |  |  |  |
| SH/883B | 54.60 | 45.50 | 37.90 | ADC701JH | 675.00 | 622.00 | 563.00 |
| TD | 70.65 | 49.50 | 34.95 | KH | 783.00 | 722.00 | 653.00 |
| TD/883B | 67.25 | 56.06 | 46.70 |  |  |  |  |
| TH | 52.95 | 42.05 | 29.60 | ADC71AG | 207.05 | 182.93 | 147.33 |
| TH/883B | 57.25 | 47.70 | 39.75 | BG | 235.10 | 207.05 | 168.65 |
|  |  |  |  | JG | 84.00 | 71.40 | 53.40 |
| ADC574AJH | 35.20 | 27.40 | 22.20 | KG | 106.10 | 90.80 | 67.70 |
| AJH-BI | 44.00 | 34.30 | 27.70 |  |  |  |  |
| AJP | 29.00 | 22.60 | 18.30 | ADC76AG | 206.30 | 188.10 | 142.50 |
| AJP-BI | 33.40 | 28.30 | 22.80 | BG | 237.90 | 213.90 | 173.00 |
| AKH | 46.10 | 36.00 | 29.00 | JG | 137.50 | 125.40 | 95.00 |
| AKH-BI | 57.60 | 45.00 | 36.30 | KG | 158.60 | 142.60 | 115.30 |
| AKP | 38.00 | 29.60 | 24.00 |  |  |  |  |
| AKP-BI | 43.70 | 37.00 | 29.90 | ADC774JH | 69.00 | 54.50 | 48.30 |
| ASH | 94.40 | 78.40 | 68.00 | $\mathrm{JH}-\mathrm{BI}$ | 79.40 | 62.70 | 55.50 |
| ASH-BI | 118.00 | 98.00 | 85.00 | JP | 55.20 | 43.60 | 38.60 |
| ATH | 130.30 | 108.10 | 93.80 | JP-BI | 61.90 | 50.20 | 44.40 |
| TH-BI | 162.80 | 135.20 | 117.20 | KH | 89.00 | 70.30 | 62.30 |

NOTES: All prices in U.S. dollars (\$) FOB Tucson, Arizona. Quantity discounts available. For more information, please contact your

For Immediate Assistance, Contact Your Local Salesperson

| MODEL | 1-24 | 25-99 | 100 | MODEL | 1-24 | 25-99 | 100 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADC774KH-BI | 102.30 | 80.80 | 71.60 | ADS7800.JP | 38.30 | 29.95 | 23.95 |
| KP | 71.20 | 56.20 | 49.80 | JU | 42.15 | 32.95 | 26.35 |
| KP-BI | 79.80 | 64.60 | 57.30 | KP | 53.70 | 41.95 | 33.55 |
| SH. | 195.00 | 154.00 | 136.50 | KU | 57.55 | 44.95 | 35.95 |
| SH-BI | 224.20 | 177.10 | 157.00 |  |  |  |  |
| TH | 265.00 | 209.35 | 185.50 | ADS807JH | 79.00 | 64.00 | 56.00 |
| TH-BI | 304.80 | 240.80 | 213.30 | JH-BI | 90.85 | 73.60 | 64.40 |
|  |  |  |  | KH | 102.00 | 81.00 | 72.00 |
| ADC7802BN | 36.70 | 28.70 | 22.95 | KH-BI | 117.30 | 93.15 | 82.80 |
| BP | 31.90 | 24.95 | 19.95 | RH | 225.00 | 179.00 | 157.00 |
|  |  |  |  | RH-BI | 258.75 | 205.85 | 180.55 |
| ADC803BM | 255.78 | 219.40 | 203.00 | SH | 305.00 | 241.00 | 213.00 |
| BMQ | 355.00 | 319.00 | 303.00 | SH-BI | 350.75 | 277.15 | 244.95 |
| CM | 297.00 | 249.00 | 235.00 |  |  |  |  |
| CMQ | 397.00 | 349.00 | 320.00 | ADS808JH | 79.00 | 64.00 | 56.00 |
| SM | 389.00 | 327.00 | 290.00 | JH-BI | 90.85 | 73.60 | 64.40 |
| SMQ | 512.00 | 406.00 | 370.00 | KH | 102.00 | 81.00 | 72.00 |
|  |  |  |  | KH-BI | 117.30 | 93.15 | 82.80 |
| ADC804BH | 67.47 | 48.20 | 41.77 | RH | 225.00 | 179.00 | 157.00 |
| BH-BI | 76.10 | 54.30 | 47.10 | RH-BI | 258.75 | 205.85 | 180.55 |
| BHQ | 104.96 | 73.90 | 58.91 | SH | 305.00 | 241.00 | 213.00 |
| SH | 127.45 | 88.89 | 70.69 | SH-BI | 350.75 | 277.15 | 244.95 |
| SH-BI | 143.70 | 100.20 | 79.70 |  |  |  |  |
| SHQ | 159.58 | 111.38 | 88.89 | BCS200-CTM | 395.00 | 365.00 | 355.00 |
| ADC80AG-10 | 86.70 | 76.50 | 48.96 | BCS220-CTM | 425.00 | 395.00 | 385.00 |
| AG-12 | 91.80 | 80.58 | 50.49 |  |  |  |  |
| AG-12-BI | 199.00 | 86.90 | 54.45 | BCS221-CTM | 425.00 | 395.00 | 385.00 |
| AGZ-12 | 91.80 | 80.58 | 50.49 |  |  |  |  |
| H-AH-12 | 96.90 | 80.58 | 50.49 | BCW210-CTM | 225.00 | 200.00 | 195.00 |
| H-AH-120 | Q125.97 | 105.57 | 66.15 |  |  |  |  |
| KD |  |  | 29.50 | BCW220-CTM | 225.00 | 200.00 | 195.00 |
| MAH-12 | 51.50 | 41.60 | 34.70 |  |  |  |  |
| MAH-12-B | BI59.20 | 47.80 | 39.90 | BCW221-CTM | 225.00 | 200.00 | 195.00 |
| ADC82AG | 80.33 | 55.69 | 47.12 | BCW222-CTM | 225.00 | 200.00 | 195.00 |
| ADC84KG-10 | 88.23 | 78.54 | 63.19 | BOOK-1 | 63.05 | 61.90 | 60.70 |
| KG-12 | 93.33 | 81.60 | 66.40 | -2 | 51.95 | 50.95 | 50.00 |
| KG-12-BI105.20 |  | 92.00 | 74.90 | -3 | 45.60 | 44.70 | 43.85 |
|  |  |  |  | -4 | 50.35 | 49.40 | 48.45 |
| ADC85H-12 | 98.94 | 85.17 | 75.48 |  |  |  |  |
| H-12-BI | 111.50 | 96.00 | 85.10 | CMP100AP | 29.00 | 26.10 | 23.20 |
|  |  |  |  | AU | 30.45 | 27.40 | 24.35 |
| ADC87 | 123.75 | 106.10 | 97.75 |  |  |  |  |
| /883B | 137.20 | 119.50 | 111.20 | CTM150B-X | 195.00 | 165.00 | 135.00 |
| H-12 | 104.55 | 90.78 | 84.66 | G-X | 195.00 | 165.00 | 135.00 |
| V | 123.75 | 106.10 | 97.75 |  |  |  |  |
| V/883B | 135.20 | 117.50 | 109.20 | CTM170B-X | 210.00 | 180.00 | 150.00 |
|  |  |  |  | G-X | 210.00 | 180.00 | 150.00 |
| ADS602JG | 237.00 | 188.00 | 165.00 |  |  |  |  |
| KG | 294.00 | 234.00 | 205.00 | CTM200B-XY | 235.00 | 195.00 | 165.00 |
|  |  |  |  | G-XY | 235.00 | 195.00 | 165.00 |
| ADS7800AH | 49.85 | 38.90 | 31.15 |  |  |  |  |
| BH | 68.95 | 53.90 | 43.10 | CTM220B-XY | 235.00 | 195.00 | 165.00 |
| JD |  |  | 22.75 | G-XY | 235.00 | 195.00 | 165.00 |

NOTES: All prices in U.S. dollars (\$) FOB Tucson, Arizona. Quantity discounts available. For more information, please contact your local Burr-Brown salesperson or representative. Prices effective until March 31, 1991. All prices subject to change without notice. Minimum order is $\$ 75$.

Or, Call Customer Service at 1-800-548-6132 (USA Only)

| MODEL | 1-24 | 25-99 | 100 | MODEL | 1-24 | 25-99 | 100 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CTM250B-XY | 295.00 | 245.00 | 195.00 | DAC702SH-BI $\quad 108.70$SH/883B126.00 |  | 82.80 | 67.90 |
| G-XY | 295.00 | 245.00 | 195.00 |  |  | 95.15 | 78.90 |
| CTM270B-XY | 295.00 | 245.00 | 195.00 | DAC703AD |  |  | 18.37 |
| G-XY | 295.00 | 245.00 | 195.00 | BH | 66.56 | 52.28 | 43.86 |
|  |  |  |  | BH-BI | 71.80 | 56.40 | 47.30 |
| DAC1201KP-V | 11.42 | 11.42 | 7.09 | BH/QM | 80.99 | 61.15 | 52.02 |
|  |  |  |  | CH | 100.78 | 85.68 | 72.32 |
| DAC1600.JP-V | 15.40 | 14.64 | 9.13 | $\mathrm{CH}-\mathrm{Bl}$ | 108.70 | 92.40 | 78.00 |
| KP-V | 17.85 | 17.03 | 10.61 | JP | 25.91 | 21.93 | 19.07 |
|  |  |  |  | JP-BI | 27.90 | 23.70 | 20.60 |
| DAC63BG | 117.30 | 95.88 | 88.74 | Ju | 29.00 | 25.00 | 21.50 |
| BM | 117.30 | 95.88 | 88.74 | KH | 52.53 | 40.09 | 32.90 |
| CG | 140.30 | 111.38 | 103.89 | KH-BI | 56.70 | 43.20 | 35.50 |
| CM | 163.86 | 133.88 | 119.95 | KP | 29.07 | 24.63 | 21.22 |
|  |  |  |  | KP-BI | 31.40 | 26.60 | 22.90 |
| DAC700BH | 66.56 | 52.28 | 43.86 | KU | 33.00 | 28.00 | 24.00 |
| BH-BI | 71.80 | 56.40 | 47.30 | LH | 81.60 | 69.67 | 58.96 |
| BH/QM | 80.99 | 61.15 | 52.02 | LH-BI | 88.00 | 75.10 | 63.60 |
| CH | 100.78 | 85.68 | 72.32 | MD-B |  |  | 33.95 |
| $\mathrm{CH}-\mathrm{BI}$ | 108.70 | 92.40 | 78.00 | SD |  |  | 28.85 |
| KH | 52.53 | 40.09 | 32.90 | SH | 100.83 | 76.76 | 62.93 |
| KH-BI | 56.70 | 43.20 | 35.50 | SH-BI | 108.70 | 82.80 | 67.90 |
| LH | 81.60 | 69.67 | 58.96 | VG | 103.00 | 77.75 | 65.15 |
| LH-BI | 88.00 | 75.10 | 63.60 | VG/883 | 319.70 | 89.90 | 75.75 |
| SH | 100.83 | 76.76 | 62.93 | VL | 144.95 | 109.10 | 90.90 |
| SH-BI | 108.70 | 82.80 | 67.90 | VL883B | 167.15 | 126.25 | 106.05 |
| SH/883B126.00 |  | 95.15 | 78.90 |  |  |  |  |
|  |  |  |  | DAC707BH | 72.50 | 68.50 | 56.30 |
| DAC701BH | 66.56 | 52.28 | 43.86 | BH-BI | 79.70 | 75.30 | 61.90 |
| BH-BI | 71.80 | 56.40 | 47.30 | BH/QM | 85.70 | 80.60 | 63.30 |
| BH/QM | 80.99 | 61.15 | 52.02 | JP | 28.70 | 24.30 | 20.95 |
| CH | 100.78 | 85.68 | 72.32 | JP-BI | 31.60 | 26.70 | 23.00 |
| $\mathrm{CH}-\mathrm{BI}$ | 108.70 | 92.40 | 78.00 | KH | 62.60 | 50.60 | 43.70 |
| KH | 52.53 | 40.09 | 32.90 | KH-BI | 68.90 | 55.60 | 48.10 |
| KH-BI | 56.70 | 43.20 | 35.50 | KP | 31.80 | 27.05 | 23.05 |
| LH | 81.60 | 69.67 | 58.96 | KP-BI | 35.00 | 29.80 | 25.40 |
| LH-BI | 88.00 | 75.10 | 63.60 | SH | 93.90 | 85.90 | 72.70 |
| SH | 100.83 | 76.76 | 62.93 | SH-BI | 103.30 | 94.50 | 80.00 |
| SH-BI | 108.70 | 82.80 | 67.90 |  |  |  |  |
| SH/883B126.00 |  | 95.15 | 78.90 | DAC708BH | 70.80 | 67.00 | 52.40 |
|  |  |  |  | BH-BI | 78.00 | 73.70 | 57.60 |
| DAC702BH | 66.56 | 52.28 | 43.86 | BH/QM | 83.80 | 78.80 | 61.90 |
| BH-BI | 71.80 | 56.40 | 47.30 | KH | 57.00 | 46.10 | 39.80 |
| BH/QM | 80.99 | 61.15 | 52.02 | KH-BI | 62.70 | 50.70 | 43.80 |
| CH | 100.78 | 85.68 | 72.32 | SH | 90.70 | 83.00 | 70.20 |
| $\mathrm{CH}-\mathrm{Bl}$ | 108.70 | 92.40 | 78.00 | SH-BI | 99.80 | 91.30 | 77.30 |
| JP | 25.91 | 21.93 | 19.07 |  |  |  |  |
| JP-BI | 27.90 | 23.70 | 20.60 | DAC709BH | 70.80 | 67.00 | 52.40 |
| KH | 52.53 | 40.09 | 32.90 | BH-BI | 78.00 | 73.70 | 57.60 |
| KH-BI | 56.70 | 43.20 | 35.50 | BH/QM | 83.80 | 78.80 | 61.90 |
| KP | 29.07 | 24.63 | 21.22 | KH | 57.00 | 46.10 | 39.80 |
| KP-BI | 31.40 | 26.60 | 22.90 | KH-BI | 62.70 | 50.70 | 43.80 |
| LH | 81.60 | 69.67 | 58.96 | SH | 90.70 | 83.00 | 70.20 |
| LH-BI | 88.00 | 75.10 | 63.60 | SH-BI | 99.80 | 91.30 | 77.30 |
| SH | 100.83 | 76.76 | 62.93 |  |  |  |  |

NOTES: All prices in U.S. dollars (\$) FOB Tucson, Arizona. Quantity discounts available. For more information, please contact your local Burr-Brown salesperson or representative. Prices effective until March 31, 1991. All prices subject to change without notice. Minimum order is $\$ 75$.

| MODEL | 1-24 | 25-99 | 100 | MODEL | 1-24 | 25-99 | 100 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DAC70BH-COB-1160.85 |  | 121.48 | 101.18 | DAC7541ASH-BI 32.64 |  | 26.64 | 19.82 |
| BH-COB-I | IBI 173.50 | 131.00 | 109.10 | ATH | 34.55 | 28.27 | 20.91 |
| BH-CSB-I | -1160.85 | 121.48 | 101.18 | ATH-BI | 38.00 | 31.18 | 23.00 |
| BH-CSB-IBI173.50 |  | 131.00 | 109.10 |  |  |  |  |
|  |  | DAC7545AH |  | 14.60 | 11.90 | 8.80 |
| DAC71-CCD-V | 76.50 |  | 65.26 | 57.19 | AH-BI | 16.10 | 13.10 | 9.80 |
| -COB-I | 57.99 | 49.47 | 43.35 | BH | 17.70 | 14.50 | 10.80 |
| -COB-I-BI | 162.50 | 53.40 | 46.80 | BH-BI | 19.50 | 16.00 | 11.80 |
| -COB-V | 59.16 | 53.04 | 46.92 | CH | 19.20 | 15.80 | 11.70 |
| -COB-V-B | B163.80 | 57.20 | 50.60 | $\mathrm{CH}-\mathrm{BI}$ | 21.20 | 17.40 | 12.80 |
| -CSB-I | 57.99 | 49.47 | 43.35 | GCH | 28.50 | 17.30 | 14.30 |
| -CSB-I-BI | 62.50 | 53.40 | 46.80 | GCH-BI | 31.40 | 19.00 | 15.70 |
| -CSB-V | 59.16 | 53.04 | 46.92 | GLP | 23.50 | 19.20 | 14.20 |
| -CSB-V-BI63.80 |  | 57.20 | 50.60 | GLP-BI | 25.80 | 21.20 | 15.60 |
|  |  | GLU |  | 26.20 | 22.10 | 16.40 |
| DAC710KH | 30.60 |  | 26.01 | 22.24 | GUH | 80.80 | 66.10 | 49.00 |
|  |  | GUH-BI |  |  | 88.80 | 72.70 | 53.90 |
| DAC711KH | 30.60 | 26.01 | 22.24 | JP | 11.20 | 9.20 | 6.80 |
|  |  |  |  | JP-BI | 12.30 | 10.10 | 7.50 |
| DAC725AH | 108.40 | 87.59 | 75.62 | JU | 13.20 | 10.80 | 8.00 |
| AH-BI | 124.66 | 100.73 | 86.96 | KP | 14.70 | 12.00 | 8.90 |
| BH | 134.52 | 127.30 | 99.56 | KP-BI | 16.20 | 13.20 | 9.80 |
| $\mathrm{BH}-\mathrm{BI}$ | 154.70 | 146.40 | 114.49 | KU | 17.30 | 14.10 | 10.40 |
| JP | 55.69 | 43.96 | 35.60 | LP | 16.10 | 13.10 | 9.70 |
| JP-BI | 68.25 | 53.90 | 43.65 | LP-BI | 17.70 | 14.50 | 10.70 |
| KP | 66.40 | 52.53 | 44.98 | LU | 18.50 | 15.10 | 11.20 |
| KP-BI | 81.40 | 64.40 | 55.10 | SH | 41.40 | 33.90 | 20.60 |
| SH | 169.02 | 154.62 | 130.86 | SH-BI | 45.60 | 37.30 | 22.70 |
| SH/QM 219.73 |  | 201.01 | 170.12 | TH | 55.00 | 45.00 | 33.30 |
|  |  | TH-BI |  | 60.50 | 49.50 | 36.60 |
| DAC729JH 1 | 179.00 |  | 157.00 | 141.00 | UH | 59.60 | 48.80 | 36.10 |
| JH-BI | 196.90 | 172.70 | 155.10 | UH-BI | 65.60 | 53.70 | 39.70 |
| KH 2 | 249.00 | 219.00 | 197.00 |  |  |  |  |
| KH-BI | 273.90 | 240.90 | 216.70 | DAC7700KD |  |  | 18.37 |
| DAC72BH-COB-I 83.64 |  | 73.44 | 59.47 | DAC7701KD |  |  | 18.37 |
| BH-COB-IBI | 92.00 | 80.78 | 65.38 |  |  |  |  |
| BH-COB-V | 95.88 | 81.60 | 65.48 | DAC7802KP | 15.95 | 14.05 | 12.35 |
| BH-COB-VBI | 1103.40 | 88.00 | 70.60 | LP | 25.75 | 22.65 | 19.95 |
| BH-CSB-I | 83.64 | 73.44 | 59.47 |  |  |  |  |
| BH-CSB-IBI | 90.20 | 79.20 | 64.10 | DAC80-CBI-I | 27.40 | 17.60 | 14.30 |
| BH-CSB-V | 95.88 | 81.60 | 65.48 | -CBI-I-BI | 30.20 | 19.40 | 15.70 |
| BH-CSB-VBI103.40 |  | 88.00 | 70.60 | -CBI-V | 29.40 | 19.10 | 15.20 |
|  |  | -CBI-V-BI |  | 32.30 | 21.10 | 16.70 |
| DAC7541AAH 11 | 11.09 |  | 9.09 | 6.73 | -CCD-V | 43.35 | 38.76 | 26.52 |
| AAH-BI | 12.18 | 10.00 | 7.36 |  |  |  |  |
| ABH | 13.40 | 12.10 | 8.91 | DAC800-CBI-I | 29.58 | 24.48 | 19.38 |
| ABH-BI | 14.80 | 13.31 | 9.79 | -CBI-V | 31.62 | 26.52 | 21.42 |
| AJP | 9.40 | 7.80 | 5.70 |  |  |  |  |
| AJP-BI | 10.40 | 8.60 | 6.30 | DAC80KD-I |  |  | 9.89 |
| AJU | 11.60 | 9.60 | 7.00 | KD-V |  |  | 9.89 |
| AKD |  |  | 4.85 | MD-I |  |  | 13.87 |
| AKP | 10.50 | 8.60 | 6.40 | MD-V |  |  | 14.96 |
| AKP-BI | 11.50 | 9.40 | 7.00 | P-CBI-V | 22.80 | 16.60 | 14.00 |
| AKU | 12.90 | 10.60 | 7.80 | P-CBI-V-B | 125.10 | 18.30 | 15.40 |
| ASH | 29.64 | 24.18 | 18.00 | Z-CBI-I | 28.56 | 23.63 | 15.30 |

NOTES: All prices in U.S. dollars (\$) FOB Tucson, Arizona. Quantity discounts available. For more information, please contact your local Burr-Brown salesperson or representative. Prices effective until March 31, 1991. All prices subject to change without notice. Minimum order is $\$ 75$.

Or, Call Customer Service at 1-800-548-6132 (USA Only)

| MODEL | 1-24 | 25-99 | 100 | MODEL | 1-24 | 25-99 | 100 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DAC80Z-CBI-I-BI 30.80 |  | 25.50 | 16.50 | HI1-0506A-2 | 37.38 | 32.66 | 24.61 |
| Z-CBI-V | 30.60 | 25.66 | 16.32 | -2-BI | 41.06 | 35.88 | 27.03 |
| Z-CBI-V-B133.00 |  | 27.70 | 17.60 | -5 | 19.32 | 16.91 | 12.77 |
|  |  |  |  | -5-BI | 21.16 | 18.52 | 14.03 |
| DAC811AH | 24.60 | 16.00 | 14.80 |  |  |  |  |
| AH-BI | 27.00 | 17.70 | 16.30 | HI1-0507A-2 | 37.38 | 32.66 | 24.61 |
| BH | 30.20 | 19.70 | 18.80 | -2-BI | 41.06 | 35.88 | 27.03 |
| BH-BI | 33.20 | 21.60 | 20.70 | -5 | 19.32 | 16.91 | 12.77 |
| JD |  |  | 10.12 | -5-BI | 21.16 | 18.52 | 14.03 |
| JP | 19.70 | 13.00 | 11.90 |  |  |  |  |
| JP-BI | 21.70 | 14.30 | 13.10 | HI1-0508A-2 | 22.66 | 19.78 | 14.84 |
| JU | 21.20 | 14.30 | 13.50 | -2-BI | 24.84 | 21.73 | 16.33 |
| KP | 26.20 | 17.30 | 15.80 | -5 | 10.81 | 9.43 | 7.59 |
| KP-BI | 28.80 | 19.00 | 17.40 | -5-BI | 11.85 | 10.35 | 8.28 |
| KU | 28.00 | 18.50 | 17.20 |  |  |  |  |
| RH | 78.50 | 55.10 | 52.90 | HI1-0509A-2 | 22.66 | 19.78 | 14.84 |
| RH-BI | 86.30 | 60.60 | 58.20 | -2-BI | 24.84 | 21.73 | 16.33 |
| SH | 129.20 | 92.70 | 85.80 | -5 | 10.81 | 9.43 | 7.13 |
| SH-BI | 142.00 | 102.10 | 94.30 | -5-BI | 11.85 | 10.35 | 7.82 |
| DAC812BM | 140.30 | 128.52 | 98.53 | HI3-0506A-5 | 15.53 | 13.57 | 10.81 |
|  | 187.43 | 142.44 | 129.59 | -5-BI | 17.14 | 14.95 | 11.96 |
| $\begin{gathered} \text { DAC85H-CBI-I } \\ \text { H-CBI-I-BI } \\ \text { H-CBI-I/QM } \\ \text { H-CBI-V } \\ \text { H-CBI-V-BI } \\ \text { H-CBI-VIQM } \end{gathered}$ | 41.97 | 30.09 | 25.45 | HI3-0507A-5 | 15.53 | 13.57 | 10.81 |
|  | 45.30 | 32.50 | 27.40 | -5-BI | 17.14 | 14.95 | 11.96 |
|  | 52.17 | 37.59 | 31.82 |  |  |  |  |
|  | 44.52 | 32.39 | 27.18 | HI3-0508A-5 | 8.74 | 7.71 | 6.10 |
|  | 48.00 | 34.90 | 29.30 | -5-BI | 9.66 | 8.40 | 6.67 |
|  | 56.00 | 40.49 | 34.12 |  |  |  |  |
|  |  |  |  | HI3-0509A-5 | 8.74 | 7.71 | 6.10 |
| DAC87-CBI-I | 99.00 | 79.30 | 71.20 | -5-BI | 9.66 | 8.40 | 6.67 |
| -CBI-I/B | 106.05 | 85.85 | 75.50 |  |  |  |  |
| -CBI-V/B 106.05 |  | 79.30 | 71.20 | HPR1DD DUAL | 12.00 | 10.70 | 8.25 |
|  |  | 85.85 | 77.25 | SS SINGL | E12.00 | 10.70 | 8.25 |
| DAC870V V/883B | 80.80 | 75.75 | 67.70 | INA101AD |  |  | 5.05 |
|  | 101.00 | 83.30 | 75.00 | AD/LAT |  |  | 5.05 |
|  |  |  |  | AG | 20.00 | 14.75 | 11.80 |
| DAC87H-CBI-V | 84.61 | 67.47 | 58.91 | AG-BI | 25.95 | 19.20 | 15.30 |
|  | 91.20 | 72.80 | 63.50 | AM | 15.60 | 11.50 | 7.75 |
| $\mathrm{H}-\mathrm{CBI}-\mathrm{V}-\mathrm{BI}$ $\mathrm{H}-\mathrm{CBI}-\mathrm{V} / \mathrm{QM}$ | 102.82 | 82.47 | 71.76 | AM-BI | 20.25 | 14.90 | 9.30 |
| DIV100HP |  |  |  | CG | 25.60 | 18.80 | 17.50 |
|  | 38.80 | 29.45 | 20.80 | CG-BI | 33.30 | 24.50 | 22.75 |
| JP | 54.15 | 44.00 | 31.80 | CM | 22.95 | 16.30 | 14.45 |
| KP | 77.40 | 63.00 | 45.65 | CM-BI | 29.85 | 21.15 | 18.75 |
|  |  |  |  | HP | 8.20 | 6.20 | 5.45 |
| HI-506KD |  |  | 8.30 | HP-BI | 9.80 | 7.75 | 7.00 |
|  |  |  |  | KU | 9.20 | 6.80 | 5.90 |
| HI-507KD |  |  | 8.30 | MD-B |  |  | 10.40 |
|  |  |  |  | SD |  |  | 8.84 |
| HI-508KD |  |  | 4.79 | SG | 30.85 | 21.85 | 19.85 |
|  |  |  |  | SG-BI | 40.10 | 28.40 | 25.80 |
| HI-509KD |  |  | 4.79 | SM | 24.35 | 17.25 | 15.70 |
|  |  |  |  | SM-BI | 31.65 | 22.45 | 20.40 |
|  |  |  |  | SMQ | 36.25 | 26.20 | 24.25 |
|  |  |  |  | VG | 46.00 | 41.60 | 39.50 |

NOTES: All prices in U.S. dollars (\$) FOB Tucson, Arizona. Quantity discounts available. For more information, please contact your local Burr-Brown salesperson or representative. Prices effective until March 31, 1991. All prices subject to change without notice.
Minimum order is $\$ 75$.

For Immediate Assistance, Contact Your Local Salesperson

| MODEL | 1-24 | 25-99 | 100 | MODEL | 1-24 | 25-99 | 100 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INA101VG/883B | 49.50 | 44.75 | 42.50 | INA117BM | 15.60 | 11.85 | 8.90 |
| VM | 43.75 | 39.50 | 37.50 | BM-BI | 20.30 | 15.30 | 10.50 |
| VM/883B | 47.25 | 42.50 | 40.50 | KU | 8.20 | 6.30 | 4.85 |
|  |  |  |  | MD-B |  |  | 8.50 |
| INA102AD |  |  | 5.20 | P | 7.10 | 5.45 | 4.20 |
| AG | 15.55 | 12.15 | 8.50 | P-BI | 9.10 | 7.25 | 5.80 |
| AG-BI | 20.20 | 15.80 | 10.05 | SD |  |  | 7.22 |
| AU | 9.20 | 7.05 | 6.25 | SM | 20.55 | 15.55 | 11.75 |
| CG | 22.95 | 18.70 | 12.75 | SM-BI | 26.75 | 20.25 | 13.85 |
| CG-BI | 29.85 | 24.35 | 16.60 |  |  |  |  |
|  |  |  |  | INA120AP | 11.20 | 7.85 | 5.90 |
| INA102KP | 8.50 | 6.50 | 5.75 | BG | 17.40 | 12.15 | 9.15 |
| KP-BI | 10.05 | 8.05 | 7.30 | BP | 15.50 | 10.85 | 8.15 |
|  |  |  |  | CG | 28.10 | 19.70 | 14.80 |
| INA103AG | 22.25 | 16.20 | 12.15 | SG | 42.75 | 29.95 | 22.50 |
| BG | 30.00 | 21.80 | 16.35 |  |  |  |  |
| KP | 12.70 | 9.25 | 6.90 | ISO100AP | 40.50 | 33.90 | 28.65 |
|  |  |  |  | BP | 44.15 | 37.30 | 32.25 |
| INA104AM | 31.70 | 23.75 | 20.75 | CP | 49.25 | 42.80 | 37.80 |
| BM | 37.90 | 28.70 | 25.05 |  |  |  |  |
| CM | 48.90 | 36.85 | 32.25 | ISO102 | 28.40 | 21.30 | 17.70 |
| SM | 52.25 | 39.20 | 34.25 | -BI | 36.95 | 27.70 | 23.00 |
|  |  |  |  | B | 38.30 | 29.45 | 23.85 |
| INA105AD |  |  | 3.50 | B-BI | 47.90 | 38.25 | 31.00 |
| AM | 10.60 | 7.80 | 6.15 |  |  |  |  |
| AM-BI | 13.80 | 9.35 | 7.70 | ISO103 | 48.15 | 37.05 | 28.50 |
| BM | 13.20 | 9.80 | 7.70 | B | 56.60 | 43.55 | 33.50 |
| BM-BI | 17.15 | 11.35 | 9.25 |  |  |  |  |
| KP | 6.95 | 5.10 | 3.75 | ISO106 | 37.85 | 29.05 | 23.55 |
| KP-BI | 8.55 | 6.65 | 5.30 | -BI | 47.35 | 37.80 | 30.65 |
| KU | 8.15 | 5.80 | 4.30 | B | 51.10 | 39.25 | 31.90 |
| MD-B |  |  | 7.86 | -BI | 63.85 | 49.10 | 39.85 |
| SD |  |  | 6.68 |  |  |  |  |
|  |  |  |  | ISO107 | 71.80 | 55.25 | 42.50 |
| INA106AM | 11.15 | 8.20 | 6.50 |  |  |  |  |
| BM | 13.85 | 10.25 | 8.10 | ISO108 | 27.45 | 21.15 | 16.25 |
| KP | 7.25 | 5.35 | 3.95 |  |  |  |  |
|  |  |  |  | ISO109 | 33.45 | 25.75 | 19.80 |
| INA110AD |  |  | 5.25 |  |  |  |  |
| AD/LAT |  |  | 5.25 | ISO113 | 48.15 | 37.05 | 28.50 |
| AG | 19.30 | 14.20 | 9.65 | B | 56.60 | 43.55 | 33.50 |
| AG-BI | 25.05 | 18.45 | 11.15 |  |  |  |  |
| BG | 30.25 | 21.55 | 14.20 | ISO120BG | 39.45 | 29.75 | 22.45 |
| BG-BI | 39.35 | 28.00 | 18.40 | BG-BI | 51.25 | 38.70 | 29.15 |
| KP | 8.35 | 6.45 | 5.95 | G | 30.50 | 23.00 | 17.35 |
| KP-BI | 9.95 | 8.00 | 7.50 | G-BI | 39.65 | 29.90 | 22.55 |
| KU | 10.00 | 7.40 | 6.65 |  |  |  |  |
| MD-B |  |  | 10.76 | ISO121BG | 49.30 | 37.20 | 28.05 |
| SD |  |  | 9.15 | BG-BI | 64.10 | 48.35 | 36.45 |
| SG | 32.15 | 22.90 | 20.55 | G | 38.15 | 28.80 | 21.75 |
| SG-BI | 40.25 | 29.75 | 26.70 | G-BI | 49.60 | 37.45 | 28.25 |
| INA117AD |  |  | 3.18 | ISO122P | 18.30 | 13.80 | 10.45 |
| AD/LAT |  |  | 3.18 |  |  |  |  |
| AM | 11.25 | 8.55 | 6.45 | ISO212JP | 42.25 | 32.50 | 25.00 |
| AM-BI | 14.65 | 9.90 | 7.75 | KP | 49.00 | 37.70 | 29.00 |

NOTES: All prices in U.S. dollars (\$) FOB Tucson, Arizona. Quantity discounts available. For more information, please contact your local Burr-Brown salesperson or representative. Prices effective until March 31, 1991. All prices subject to change without notice. Minimum order is $\$ 75$.

Or, Call Customer Service at 1-800-548-6132 (USA Only)

| MODEL | 1-24 | 25-99 | 100 | MODEL | 1-24 | 25-99 | 100 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LOG100.JP | 55.10 | 42.45 | 34.35 | OPA1013ACH AMH | 7.75 | 7.30 | 5.60 |
|  |  |  |  |  | 11.60 | 10.85 | 8.35 |
| MC0068-1 | 14.00 | 14.00 | 14.00 | CH | 4.60 | 4.35 | 3.35 |
|  |  |  |  | CN8 | 4.00 | 3.65 | 2.80 |
| MPC16S | 24.84 | 21.47 | 18.21 | DN8 | 3.15 | 3.00 | 2.30 |
|  |  |  |  | MH | 8.20 | 7.80 | 6.00 |
| MPC4D | 13.87 | 12.04 | 10.15 |  |  |  |  |
|  |  |  |  | OPA101AM | 48.95 | 38.25 | 28.70 |
| MPC800KG | 29.84 | 24.68 | 20.60 | BM | 61.95 | 48.95 | 41.10 |
| MPC801KG | 15.56 | 12.85 | 10.71 | OPA102AM | 51.80 | 40.65 | 29.95 |
|  |  |  |  | BM | 64.15 | 50.45 | 42.10 |
| MPC8D | 24.35 | 21.05 | 17.85 |  |  |  |  |
| $\mathrm{S}$ | 13.60 | 11.75 | 9.95 | OPA103AM | 13.45 | 10.45 | 7.85 |
|  |  |  |  | BM | 18.20 | 13.90 | 10.35 |
| MPY100AD |  |  | 6.08 | CM | 23.85 | 18.00 | 13.35 |
| AG | 17.30 | 15.25 | 13.10 | DM | 38.25 | 28.90 | 21.40 |
| AM | 13.10 | 11.55 | 9.00 |  |  |  |  |
| BG | 28.00 | 24.15 | 18.45 | OPA104AM | 22.40 | 16.95 | 11.85 |
| BM | 21.20 | 18.20 | 13.10 | BM | 30.30 | 23.00 | 16.80 |
| CG | 42.05 | 36.55 | 29.55 | CM | 37.85 | 28.50 | 22.00 |
| CM | 31.80 | 27.65 | 22.45 |  |  |  |  |
| SG | 63.00 | 54.85 | 36.00 | OPA105UM | 36.15 | 31.80 | 28.60 |
| SG/8 | B97.00 | 80.85 | 67.35 | UM/883B | 46.20 | 40.65 | 36.60 |
| SM | 47.70 | 41.50 | 30.65 | VM | 56.20 | 49.45 | 44.50 |
| SM/883B78.30 |  | 65.25 | 54.40 | VM/883B | 66.15 | 58.20 | 52.40 |
|  |  | WM |  | 69.60 | 61.25 | 55.15 |
| MPY534ADAD/LAT |  |  | 9.38 | WM/883B | 379.70 | 70.15 | 63.15 |
|  |  |  | 9.38 |  |  |  |  |
| JD | 37.10 |  | 30.10 | 21.40 | OPA106UM | 48.45 | 42.65 | 38.40 |
| JH | 30.60 | 24.70 | 16.60 | UM/883B | 56.20 | 49.45 | 44.50 |
| KD | 50.00 | 41.55 | 30.10 | VM | 60.80 | 53.50 | 48.15 |
| KH | 42.25 | 35.20 | 25.45 | VM/883B | 74.65 | 65.70 | 59.15 |
| LD | 79.50 | 65.00 | 47.70 | WM | 80.85 | 71.15 | 64.05 |
| LH | 67.30 | 54.60 | 38.75 | WM/883B94.75 |  | 83.40 | 75.05 |
| MD-B |  |  | 19.20 |  |  |  |  |
| SD | 97.00 | 79.55 | 62.20 | OPA111AD |  |  | 4.20 |
| SD/8 | B119.45 | 99.55 | 82.95 | AD/LAT |  |  | 4.20 |
| SH | 86.90 | 70.20 | 54.55 | AM | 12.50 | 9.65 | 6.30 |
| SH/8 | B106.40 | 88.65 | 73.85 | AM-BI | 16.25 | 11.25 | 7.85 |
| TD | 123.50 | 101.40 | 78.55 | BM | 21.60 | 16.35 | 12.65 |
| TD/8 | B151.25 | 126.10 | 105.00 | BM-BI | 28.10 | 21.20 | 16.40 |
| TH | 113.95 | 90.50 | 70.90 | MD-B |  |  | 12.79 |
| TH/883B133.45 |  | 111.15 | 92.65 | SD |  |  | 9.21 |
|  |  | SM |  | 25.55 | 19.35 | 15.90 |  |
| MPY600AP | 16.65 |  | 13.25 | 9.95 | SM-BI | 33.25 | 25.15 | 20.70 |
| MPY634AM | 22.75 | 17.90 | 12.25 | SMQ | 33.05 | 26.45 | 21.25 |
| MPY634AM | 32.90 | 25.85 | 18.30 | VM/883B36.75 |  | 21.50 | 17.85 |
| KP 16.80 |  | 13.15 | 9.40 |  |  | 31.50 | 28.35 |
| KU 18.40 |  | 14.45 | 10.30 | OPA121KM |  |  |  |
| SD/883B156.80 |  | 132.15 | 111.50 | KM-BI | 9.80 | 6.55 | 3.70 5.25 |
| SH/883B150.24 |  | 125.60 | 104.95 | KP | 9.40 6.40 | 4.05 | 3.25 3.00 |
| SMQ | 81.45 109.95 | $64.40$ | $\begin{aligned} & 46.60 \\ & 62.90 \end{aligned}$ | KP-BI | 8.00 | 5.60 | 4.55 |
|  | 109.95 | 86.95 |  | KU | 8.80 | 4.75 | 3.45 |

NOTES: All prices in U.S. dollars (\$) FOB Tucson, Arizona. Quantity discounts available. For more information, please contact your local Burr-Brown salesperson or representative. Prices effective until March 31, 1991. All prices subject to change without notice. Minimum order is $\$ 75$.

For Immediate Assistance, Contact Your Local Salesperson

| MODEL | 1-24 | 25-99 | 100 | MODEL | 1-24 | 25-99 | 100 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA128JD |  |  | 7.78 | OPA27AJ | 27.05 | 18.95 | 14.85 |
| JD/LAT |  |  | 7.78 | AZ | 27.05 | 18.95 | 14.85 |
| JM | 13.75 | 11.10 | 9.15 | BJ | 13.55 | 9.50 | 7.75 |
| JM-BI | 17.85 | 14.40 | 10.65 | BZ | 13.55 | 9.50 | 7.75 |
| KM | 19.25 | 15.50 | 12.75 | CD |  |  | 4.05 |
| KM-BI | 25.00 | 20.10 | 16.60 | CJ | 10.70 | 7.45 | 5.95 |
| LM | 23.85 | 19.20 | 15.75 | CZ | 10.70 | 7.45 | 5.95 |
| LM-BI | 31.00 | 24.95 | 20.50 | EJ | 11.80 | 8.25 | 6.75 |
| MD-B |  |  | 15.95 | EZ | 11.80 | 8.25 | 6.75 |
| SD |  |  | 13.55 | FJ | 8.50 | 5.95 | 4.75 |
| SM | 50.00 | 40.20 | 33.15 | FZ | 8.50 | 5.95 | 4.75 |
| SM-BI | 62.50 | 50.25 | 41.45 | GD |  |  | 2.70 |
| SM/883B | 65.25 | 57.10 | 51.40 | GJ | 6.65 | 4.65 | 3.60 |
|  |  |  |  | GP | 2.80 | 1.95 | 1.55 |
| OPA156AD |  |  | 4.96 | GU | 5.30 | 3.70 | 2.95 |
| AM | 14.30 | 10.75 | 7.75 | GZ | 6.65 | 4.65 | 3.60 |
|  |  |  |  | HT | 71.15 | 57.65 | 45.00 |
| OPA2107AD |  |  | 6.84 | MD-B |  |  | 5.74 |
| AM | 13.45 | 10.20 | 8.05 |  |  |  |  |
| AM-BI | 15.45 | 11.75 | 9.25 | OPA356AM | 9.20 | 7.20 | 5.15 |
| AP | 10.80 | 7.50 | 5.70 |  |  |  |  |
| AP-BI | 12.40 | 8.65 | 6.55 | OPA37AJ | 27.05 | 18.95 | 14.85 |
| AU | 12.40 | 8.65 | 6.55 | AZ | 27.05 | 18.95 | 14.85 |
| BM | 19.20 | 13.95 | 10.90 | CD |  |  | 4.05 |
| BM-BI | 22.10 | 16.05 | 12.55 | CJ | 10.70 | 7.45 | 5.95 |
| SD |  |  | 11.90 | CZ | 10.70 | 7.45 | 5.95 |
| SM | 34.65 | 25.95 | 19.80 | EJ | 11.80 | 8.25 | 6.75 |
| SM-BI | 39.85 | 29.85 | 22.75 | EZ | 11.80 | 8.25 | 6.75 |
|  |  |  |  | FJ | 8.50 | 5.95 | 4.75 |
| OPA2111AD |  |  | 7.59 | FZ | 8.50 | 5.95 | 4.75 |
| AD/LAT |  |  | 7.59 | GD |  |  | 2.70 |
| AM | 18.60 | 13.95 | 11.55 | GJ | 6.65 | 4.65 | 3.60 |
| AM-BI | 24.15 | 18.10 | 15.00 | GP | 2.80 | 1.95 | 1.55 |
| BM | 33.30 | 25.25 | 19.05 | GU | 5.30 | 3.70 | 2.95 |
| BM-BI | 41.60 | 32.85 | 24.80 | GZ | 6.65 | 4.65 | 3.60 |
| KM | 11.25 | 8.80 | 5.70 | MD-B |  |  | 5.74 |
| KM-BI | 14.65 | 10.35 | 7.25 |  |  |  |  |
| KP | 8.95 | 6.15 | 4.65 | OPA404AD |  |  | 6.44 |
| KP-BI | 10.55 | 7.70 | 6.15 | AG | 18.65 | 14.75 | 10.05 |
| MD-B |  |  | 15.56 | BG | 24.65 | 18.55 | 14.45 |
| SD |  |  | 13.22 | KP | 12.55 | 9.60 | 7.10 |
| SM | 33.95 | 25.75 | 19.40 | KU | 14.45 | 11.10 | 8.10 |
| SM-BI | 42.45 | 33.50 | 25.20 | SG | 36.45 | 27.40 | 22.45 |
| SM/883B49.60 |  | 42.50 | 38.25 |  |  |  |  |
|  |  |  |  | OPA445AD |  |  | 3.44 |
| OPA21GD |  |  | 2.20 | AP | 7.15 | 5.15 | 3.90 |
| GD/LAT |  |  | 2.20 | BM | 7.35 | 5.40 | 4.05 |
| MD-B |  |  | 4.51 | SM | 25.25 | 19.30 | 13.50 |
| SD |  |  | 3.83 | SM/883B56.25 |  | 50.65 | 46.85 |
| OPA2541AM | 53.80 | 38.25 | 29.55 | OPA501AM | 66.55 | 47.15 | 36.55 |
| AM-BI | 64.55 | 47.85 | 38.40 | BM | 78.55 | 56.40 | 42.60 |
| BM | 63.35 | 45.10 | 34.85 | RM | 85.40 | 58.10 | 47.80 |
| BM-BI | 76.00 | 56.35 | 43.55 | SM | 102.25 | 70.55 | 56.15 |
| SM | 90.95 | 64.95 | 50.20 | VM | 100.80 | 88.70 | 79.80 |
| SM-BI 1 | 109.15 | 77.95 | 62.75 | VM/883B105.00 |  | 92.40 | 82.95 |

NOTES: All prices in U.S. dollars (\$) FOB Tucson, Arizona. Quantity discounts available. For more information, please contact your local Burr-Brown salesperson or representative. Prices effective until March 31, 1991. All prices subject to change without notice. Minimum order is $\$ 75$.

Or, Call Customer Service at 1-800-548-6132 (USA Only)

| MODEL | 1-24 | 25-99 | 100 | MODEL | 1-24 | 25-99 | 100 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA511AM | 50.10 | 42.05 | 37.00 | OPA620ADAD/LAT |  |  | 14.00 |
|  |  |  |  |  |  |  | 14.00 |
| OPA512BM | 70.70 | 58.90 | 51.95 | KG | 20.20 | 16.75 | 14.75 |
| SM | 85.15 | 72.65 | 65.90 | KP | 13.65 | 11.30 | 9.95 |
| SMQ 12 | 123.00 | 106.90 | 98.90 | KU | 13.85 | 11.50 | 10.15 |
|  |  |  |  | LG | 27.50 | 22.80 | 20.10 |
| OPA541AD |  |  | 17.70 | MD-B |  |  | 28.70 |
| AD/LAT |  |  | 17.70 | SD |  |  | 21.70 |
| AM | 32.85 | 23.35 | 18.05 | SG | 43.80 | 36.35 | 32.00 |
| AM-BI | 41.10 | 30.35 | 23.45 |  |  |  |  |
| AP | 16.40 | 12.90 | 9.95 | OPA621AD |  |  | 14.00 |
| AP-BI | 21.25 | 16.75 | 12.90 | AD/LAT |  |  | 14.00 |
| BM | 38.70 | 27.50 | 21.25 | KG | 20.20 | 16.75 | 14.75 |
| BM-BI | 48.40 | 35.80 | 27.65 | KP | 13.65 | 11.30 | 9.95 |
| MD-B |  |  | 29.65 | KU | 13.85 | 11.50 | 10.15 |
| SD |  |  | 24.75 | LG | 27.50 | 22.80 | 20.10 |
| SM | 56.60 | 40.40 | 31.20 | MD-B |  |  | 28.70 |
| SM-BI | 67.95 | 50.50 | 39.00 | SD |  |  | 21.70 |
| SM/883B115.30 |  | 100.90 | 90.80 | SG | 43.80 | 36.35 | 32.00 |
| OPA600BM 1 | 103.89 | 86.75 | 79.25 | OPA627AD |  |  | 14.45 |
| CM 1 | 127.45 | 108.17 | 103.89 | AD/LAT |  |  | 14.45 |
| VM 18 | 183.75 | 160.65 | 150.15 | AM | 14.80 | 10.75 | 8.45 |
| VM/BBC204.75 |  | 184.80 | 171.15 | AP | 13.15 | 9.55 | 7.50 |
|  |  |  |  | AU | 15.10 | 11.00 | 8.65 |
| OPA602AD |  |  | 3.22 | BM | 26.15 | 19.00 | 14.95 |
| AD/LAT |  |  | 3.22 | BP | 22.60 | 16.45 | 12.95 |
| AM | 7.50 | 5.35 | 4.15 | SD |  |  | 24.80 |
| AM-BI | 8.95 | 6.75 | 5.50 | SM | 49.90 | 37.00 | 29.15 |
| AP | 4.60 | 2.95 | 2.40 |  |  |  |  |
| AP-BI | 6.20 | 4.50 | 3.95 | OPA633AD |  |  | 2.94 |
| $A U$ | 5.30 | 3.45 | 2.75 | AD/LAT |  |  | 2.94 |
| BM | 11.70 | 8.30 | 6.45 | KP | 7.05 | 5.80 | 4.70 |
| BM-BI | 15.20 | 9.90 | 7.95 | KP-BI | 8.65 | 7.40 | 6.20 |
| BP | 6.90 | 5.15 | 4.05 | MD-B |  |  | 9.25 |
| BP-BI | 8.50 | 6.70 | 5.55 | SD |  |  | 7.86 |
| CM | 17.05 | 12.15 | 9.40 |  |  |  |  |
| CM-BI | 22.20 | 15.80 | 10.90 | OPA637AD |  |  | 14.45 |
| MD-B |  |  | 6.60 | AD/LAT |  |  | 14.45 |
| SD |  |  | 5.61 | AM | 14.80 | 10.75 | 8.45 |
| SM | 27.25 | 19.45 | 15.00 | AP | 13.15 | 9.55 | 7.50 |
|  |  | 25.25 | 19.50 | AU | 15.10 | 11.00 | 8.65 |
| SM/883B 53.00 |  | 47.70 | 44.15 | BM | 26.15 | 19.00 | 14.95 |
|  |  |  |  | BP | 22.60 | 16.45 | 12.95 |
| OPA605AM | 87.15 | 67.85 | 57.65 | SD |  |  | 24.80 |
| CM 1 | 121.15 | 92.85 | 80.15 | SM | 49.90 | 37.00 | 29.15 |
| OPA606KD |  |  | 2.54 | OPA675JD |  |  |  |
| KM | 7.10 | 5.15 | 3.95 | JD/LAT |  |  | 40.00 |
| $K P$ | 4.65 | 3.40 | 2.80 | JG | 29.78 | 25.35 | 22.80 |
| LM | 17.30 | 11.75 | 9.30 | KG | 40.55 | 34.48 | 31.01 |
| SM | 17.75 | 12.05 | 9.60 | $\begin{aligned} & \text { SD } \\ & \text { SG } \end{aligned}$ | 64.57 | 54.88 | 54.00 49.42 |

NOTES: All prices in U.S. dollars (\$) FOB Tucson, Arizona. Quantity discounts available. For more information, please contact your local Burr-Brown salesperson or representative. Prices effective until March 31, 1991. All prices subject to change without notice. Minimum order is $\$ 75$.

For Immediate Assistance, Contact Your Local Salesperson

| MODEL | 1-24 | 25-99 | 100 | MODEL | 1-24 | 25-99 | 100 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA676JD |  |  | 40.00 | PGA100BG | 92.35 | 75.20 | 62.50 |
| JD/LAT |  |  | 40.00 | BG-BI | 110.75 | 90.20 | 74.95 |
| JG | 29.78 | 25.35 | 22.80 |  |  |  |  |
| KG | 40.55 | 34.48 | 31.01 | PGA102AD |  |  | 3.57 |
| SD |  |  | 54.00 | AG | 14.05 | 10.90 | 8.80 |
| SG | 64.57 | 54.88 | 49.42 | AG-BI | 18.30 | 14.20 | 10.35 |
|  |  |  |  | BG | 25.60 | 19.70 | 15.90 |
| PC862/863-1 | 16.00 | 16.00 | 16.00 | BG-BI | 33.30 | 25.65 | 20.70 |
| -2 | 16.00 | 16.00 | 16.00 | KP | 7.65 | 5.75 | 4.60 |
|  |  |  |  | KP-BI | 9.20 | 7.35 | 6.10 |
| PCM1700P | 27.05 | 23.80 | 0.00 | SG | 31.30 | 24.20 | 19.40 |
| -J | 31.30 | 27.55 | 24.25 | SG-BI | 40.70 | 31.45 | 25.20 |
| -K | 42.00 | 36.95 | 32.50 |  |  |  |  |
| U | 27.05 | 23.80 | 20.95 | PGA200AG | 66.05 | 48.45 | 40.20 |
| U-J | 31.30 | 27.55 | 24.25 | AG-BI | 79.25 | 60.60 | 50.25 |
| -K | 42.00 | 36.95 | 32.50 | BG | 74.15 | 56.75 | 47.45 |
|  |  |  |  | BG-BI | 89.00 | 68.05 | 59.30 |
| PCM53JP-I | 21.50 | 18.90 | 16.65 |  |  |  |  |
| JP-V | 21.50 | 18.90 | 16.65 | PGA201AG | 66.05 | 48.45 | 40.20 |
| KP-I | 28.50 | 25.10 | 22.10 | AG-BI | 79.25 | 60.60 | 50.25 |
| KP-V | 28.50 | 25.10 | 22.10 | BG | 74.15 | 56.75 | 47.45 |
|  |  |  |  | BG-BI | 89.00 | 68.05 | 59.30 |
| PCM54HP | 17.10 | 15.05 | 13.25 |  |  |  |  |
| JP | 19.70 | 17.35 | 15.25 | PGA202AG | 16.75 | 12.90 | 9.90 |
| KP | 25.75 | 22.65 | 19.95 | BG | 21.90 | 16.85 | 12.95 |
|  |  |  |  | KP | 11.75 | 9.05 | 6.95 |
| PCM55HP | 17.10 | 15.05 | 13.25 |  |  |  |  |
| JP | 19.70 | 17.35 | 15.25 | PGA203AG | 16.75 | 12.90 | 9.90 |
|  |  |  |  | BG | 21.90 | 16.85 | 12.95 |
| PCM56P | 17.10 | 15.05 | 13.25 | KP | 11.75 | 9.05 | 6.95 |
| -J | 19.70 | 17.35 | 15.25 |  |  |  |  |
| -K | 25.75 | 22.65 | 19.95 | PWS725A | 40.05 | 30.25 | 22.80 |
| PCM58P | 26.60 | 23.40 | 20.60 | PWS726A | 49.60 | 37.45 | 28.25 |
| -J | 30.35 | 26.70 | 23.50 |  |  |  |  |
| -K | 36.95 | 32.50 | 28.60 | PWS727 | 28.75 | 22.10 | 17.00 |
| PCM60P | 22.65 | 19.95 | 17.55 | PWS728 | 28.75 | 22.10 | 17.00 |
| -J | 26.20 | 23.05 | 20.30 |  |  |  |  |
|  |  |  |  | PWS740-1 | 22.25 | 17.25 | 13.00 |
| PCM61P | 18.15 | 15.95 | 14.05 | -2 | 4.45 | 3.40 | 2.55 |
| -J | 20.95 | 18.45 | 16.25 | -3 | 2.25 | 1.65 | 1.30 |
| -K | 28.50 | 25.10 | 22.10 |  |  |  |  |
|  |  |  |  | PWS750-1 | 5.90 | 4.55 | 3.50 |
| PCM64P | 39.70 | 34.95 | 30.75 | -2 | 6.45 | 4.95 | 3.80 |
|  |  |  |  | -3 | 2.30 | 1.75 | 1.35 |
| PCM66P | 22.65 | 19.95 | 17.55 | -4 | 6.45 | 4.95 | 3.80 |
| -J | 26.20 | 23.05 | 20.30 |  |  |  |  |
|  |  |  |  | RCV420AG | 12.50 | 9.45 | 7.15 |
| PCM75JG | 140.30 | 122.09 | 93.18 | BG | 15.20 | 11.50 | 8.65 |
| KG | 159.58 | 138.16 | 106.03 | KP | 8.05 | 6.10 | 4.60 |
| PCM78P | 42.00 | 36.95 | 32.50 | REF101JM | 39.25 | 33.40 | 25.80 |
|  |  |  |  | KM | 48.90 | 42.05 | 33.00 |
| PGA100AG | 83.30 | 66.70 | 57.25 | RM | 42.90 | 36.90 | 28.85 |
| AG-BI | 99.95 | 80.10 | 68.75 | SM | 53.80 | 46.80 | 37.15 |

NOTES: All prices in U.S. dollars (\$) FOB Tucson, Arizona. Quantity discounts available. For more information, please contact your local Burr-Brown salesperson or representative. Prices effective until March 31, 1991. All prices subject to change without notice. Minimum order is $\$ 75$.

| MODEL | 1-24 | 25-99 | 100 | MODEL | 1-24 | 25-99 | 100 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| REF101SMQ | 77.75 | 68.65 | 56.85 | SDM863KL RH | 179.00 | 154.00 | 129.00 |
|  |  |  |  |  | 139.00 | 119.00 | 99.00 |
| REF102AM | 6.35 | 4.90 | 3.75 | RH/QM | 199.00 | 169.00 | 139.00 |
| AP | 4.65 | 3.60 | 2.75 |  | 139.00 | 119.00 | 99.00 |
| AU | 5.30 | 4.10 | 3.15 | RLQM | 199.00 | 169.00 | 139.00 |
| BM | 9.00 | 6.90 | 5.30 | SH | 329.00 | 299.00 | 269.00 |
| BP | 6.10 | 4.65 | 3.60 | SH/QM | 459.00 | 419.00 | 379.00 |
| CM | 12.00 | 9.25 | 7.10 | SL 3 | 329.00 | 299.00 | 269.00 |
| RM | 15.20 | 11.70 | 9.00 | SL/QM | 459.00 | 419.00 | 379.00 |
| SM | 23.65 | 18.20 | 14.00 |  |  |  |  |
|  |  |  |  | SDM872AH | 136.85 | 116.73 | 96.60 |
| REF10JM | 22.10 | 18.80 | 15.30 | AL | 136.85 | 116.73 | 96.60 |
| KM | 30.60 | 26.40 | 21.95 | BH | 263.35 | 228.85 | 194.35 |
| RM | 25.35 | 21.60 | 17.60 | BL | 263.35 | 228.85 | 194.35 |
| SM | 37.35 | 31.65 | 25.80 | JH | 113.85 | 96.60 | 79.35 |
| SMQ | 54.05 | 46.40 | 39.40 | JL | 113.85 | 96.60 | 79.35 |
|  |  |  |  | KH | 205.85 | 177.10 | 148.35 |
| REF200AM | 5.65 | 4.35 | 3.45 | KL | 205.85 | 177.10 | 148.35 |
| AM-BI | 7.25 | 5.95 | 5.00 | RH | 159.85 | 136.85 | 113.85 |
| AP | 4.55 | 3.30 | 2.50 | RH/QM | 228.85 | 194.35 | 159.85 |
| AP-BI | 6.15 | 4.85 | 4.05 | RL | 159.85 | 136.85 | 113.85 |
| AU | 5.25 | 3.80 | 2.85 | RLQM | 228.85 | 194.35 | 159.85 |
|  |  |  |  | SH | 378.35 | 343.85 | 309.35 |
| SDM854AG | 266.02 | 212.82 | 178.60 | SH/QM | 527.85 | 481.85 | 435.85 |
| BG | 295.19 | 236.90 | 197.63 | SL | 378.35 | 343.85 | 309.35 |
|  |  |  |  | SL/QM | 527.85 | 481.85 | 435.85 |
| SDM856JG | 229.30 | 183.70 | 153.31 |  |  |  |  |
| KG | 277.44 | 221.70 | 186.20 | SDM873AH | 136.85 | 116.73 | 96.60 |
|  |  |  |  | AL | 136.85 | 116.73 | 96.60 |
| SDM857JG | 245.77 | 196.35 | 164.68 | BH | 263.35 | 228.85 | 194.35 |
| KG | 293.91 | 235.62 | 196.35 | BL | 263.35 | 228.85 | 194.35 |
|  |  |  |  | JH | 113.85 | 96.60 | 79.35 |
| SDM862AH | 119.00 | 101.50 | 84.00 | JL | 113.85 | 96.60 | 79.35 |
| AL | 119.00 | 101.50 | 84.00 | KH | 205.85 | 177.10 | 148.35 |
| BH | 229.00 | 199.00 | 169.00 | KL | 205.85 | 177.10 | 148.35 |
| BL | 229.00 | 199.00 | 169.00 | RH | 159.85 | 136.85 | 113.85 |
| JH | 99.00 | 84.00 | 69.00 | RH/QM | 228.85 | 194.35 | 159.85 |
| JL | 99.00 | 84.00 | 69.00 | RL | 159.85 | 136.85 | 113.85 |
| KH | 179.00 | 154.00 | 129.00 | RLQM | 228.85 | 194.35 | 159.85 |
| KL | 179.00 | 154.00 | 129.00 | SH | 378.35 | 343.85 | 309.35 |
| RH | 139.00 | 119.00 | 99.00 | SH/QM | 527.85 | 481.85 | 435.85 |
| RH/QM | 199.00 | 169.00 | 139.00 | SL | 378.35 | 343.85 | 309.35 |
| RL | 139.00 | 119.00 | 99.00 | SLQM | 527.85 | 481.85 | 435.85 |
| RLUM | 199.00 | 169.00 | 139.00 |  |  |  |  |
| SH | 329.00 | 299.00 | 269.00 | SHC298AJP | 6.30 | 5.25 | 4.25 |
| SH/QM | 459.00 | 419.00 | 379.00 | AJP-BI | 7.20 | 6.00 | 4.90 |
| SL | 329.00 | 299.00 | 269.00 | AM | 8.35 | 5.80 | 4.75 |
| SL/QM | 459.00 | 419.00 | 379.00 | AM-BI | 9.60 | 6.70 | 5.50 |
|  |  |  |  | JP | 3.99 | 3.15 | 2.57 |
| SDM863AH | 119.00 | 101.50 | 84.00 | JP-BI | 4.56 | 3.60 | 2.97 |
| AL | 119.00 | 101.50 | 84.00 | JU | 4.33 | 3.61 | 2.98 |
| BH | 229.00 | 199.00 | 169.00 |  |  |  |  |
| BL | 229.00 | 199.00 | 169.00 | SHC5320KD |  |  | 11.70 |
| JH | 99.00 | 84.00 | 69.00 | KH | 13.60 | 11.80 | 8.90 |
| JL | 99.00 | 84.00 | 69.00 | KP | 12.70 | 11.00 | 8.30 |
| KH | 179.00 | 154.00 | 129.00 | SH | 34.20 | 29.50 | 26.60 |

NOTES: All prices in U.S. dollars (\$) FOB Tucson, Arizona. Quantity discounts available. For more information, please contact your local Burr-Brown salesperson or representative. Prices effective until March 31, 1991. All prices subject to change without notice. Minimum order is $\$ 75$.

For Immediate Assistance, Contact Your Local Salesperson

| MODEL | 1-24 | 25-99 | 100 | MODEL | 1-24 | 25-99 | 100 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SHC600BH | 270.00 | 256.00 | 235.00 | VFC32BD |  |  | 5.55 |
| BHQ | 356.00 | 345.00 | 315.00 | BM | 12.65 | 10.35 | 8.10 |
|  |  |  |  | KP | 9.50 | 7.75 | 6.05 |
| SHC601BH | 218.00 | 207.00 | 190.00 | KU | 10.90 | 9.10 | 7.10 |
|  |  |  |  | MD-B |  |  | 11.38 |
| SHC702JM | 202.00 | 187.00 | 168.00 | SD |  |  | 9.67 |
|  |  |  |  | SM | 19.40 | 15.60 | 12.10 |
| SHC76BM | 106.03 | 80.33 | 67.47 | SMQ | 27.15 | 22.30 | 17.60 |
| BM-BI | 119.50 | 90.60 | 76.10 | VM | 24.25 | 19.70 | 18.70 |
| KM | 91.09 | 69.72 | 58.50 | VM/883B | 36.35 | 29.05 | 27.52 |
| KM-BI | 102.70 | 78.60 | 66.00 | WM | 30.30 | 24.25 | 22.95 |
|  |  |  |  | WM/883B | 34.35 | 27.75 | 26.25 |
| SHC803BM | 186.35 | 144.59 | 131.73 |  |  |  |  |
| CM | 216.34 | 163.86 | 149.94 | VFC42BM | 37.70 | 30.20 | 25.15 |
|  |  |  |  | SM | 45.75 | 36.05 | 28.25 |
| SHC804BM | 171.36 | 129.59 | 117.81 | SMQ | 68.80 | 55.30 | 44.20 |
| BMQ | 212.06 | 161.72 | 146.73 |  |  |  |  |
| CM | 187.43 | 141.37 | 129.59 | VFC52BM | 37.70 | 30.05 | 25.15 |
| CMQ | 234.55 | 177.79 | 161.72 |  |  |  |  |
|  |  |  |  | VFC62BG | 19.90 | 13.85 | 10.05 |
| SHC85 | 124.13 | 86.14 | 72.22 | CG | 24.70 | 16.70 | 13.55 |
| ET | 187.48 | 139.33 | 134.28 |  |  |  |  |
|  |  |  |  | XTR101AD |  |  | 5.61 |
| UAF21 | 117.45 | 98.95 | 64.65 | AG | 13.30 | 10.85 | 9.05 |
| 41 | 26.70 | 17.10 | 13.30 | AG-BI | 17.30 | 14.15 | 11.75 |
|  |  |  |  | AP | 9.65 | 7.85 | 6.50 |
| VFC100AD |  |  | 4.90 | AP-BI | 11.25 | 9.40 | 8.00 |
| AG | 11.60 | 9.50 | 7.45 | AU | 10.20 | 8.20 | 6.85 |
| BG | 18.25 | 14.90 | 11.75 | BG | 19.65 | 16.05 | 13.35 |
| SG | 21.10 | 17.40 | 14.65 | BG-BI | 25.55 | 20.90 | 17.40 |
| VFC101AD |  |  | 4.90 | XTR110AD |  |  | 4.95 |
| JN | 14.80 | 11.35 | 8.75 | AG | 12.30 | 9.70 | 8.10 |
| KN | 19.30 | 13.75 | 11.40 | AG-BI | 16.00 | 11.30 | 9.65 |
| SD |  |  | 8.54 | BG | 18.45 | 14.55 | 12.15 |
|  |  |  |  | BG-BI | 23.95 | 18.95 | 15.75 |
| VFC110AG | 19.05 | 13.70 | 10.15 | KP | 8.45 | 6.60 | 5.40 |
| AP | 14.50 | 10.30 | 8.10 | KP-BI | 10.00 | 8.15 | 6.95 |
| BG | 23.55 | 16.90 | 13.45 | KU | 9.55 | 7.30 | 5.90 |
| SG | 26.90 | 19.35 | 16.10 |  |  |  |  |
| VFC121AP | 12.15 | 9.55 | 7.35 |  |  |  |  |
| BP | 16.40 | 12.95 | 9.95 |  |  |  |  |
| VFC320AD |  |  | 7.05 |  |  |  |  |
| BG | 17.75 | 12.85 | 9.60 |  |  |  |  |
| BM | 17.40 | 12.45 | 9.40 |  |  |  |  |
| CG | 23.05 | 16.10 | 12.95 |  |  |  |  |
| CM | 20.65 | 14.65 | 11.75 |  |  |  |  |
| SD |  |  | 12.28 | ? |  |  | - |
| SM | 26.25 | 18.75 | 15.35 |  |  |  |  |

NOTES: All prices in U.S. dollars (\$) FOB Tucson, Arizona. Quantity discounts available. For more information, please contact your local Burr-Brown salesperson or representative. Prices effective until March 31, 1991. All prices subject to change without notice. Minimum order is $\$ 75$.

Burr-Brown Corporation
International Airport Industrial Park
Street Address:
6730 S. Tucson Blvd.
Tucson, AZ 85706
Mailing Address:
PO Box 11400
Tucson, AZ 85734-1400
Tel: (602) 746-1111
Twx: 910-951-1111
Cable: BBRCORP
Telex: 066-6491

FOR IMMEDIATE PRODUCT INFORMATION CONTACT YOUR LOCAL BURR-BROWN SALESPERSON OR REPRESENTATIVE. OR, CALL (USA ONLY) TOLL-FREE 1-800-548-6132. FAX: (602) 741-3895


[^0]:    - Same as specification for product to left. NOTES: (1) Long-Term Input Offset Voltage Stability refers to the averaged trend line of $\mathrm{V}_{\text {os }}$ vs time over extended period after the first 30 days of operation. Excluding the initial hour of operation, changes in $V_{o s}$ during the first 30 operating days are typically $2.5 \mu \mathrm{~V}$. (2) Sample tested. (3) Guaranteed by design. (4) OPA77E: TCV os is $100 \%$ tested on Z package. (5) Guaranteed by end-point limits.

[^1]:    NOTES: (1) One power supply fixed at 15 V ; the other supply varied from 12 V to 18 V . (2) Observe power derating curve. (3) See bandwidth versus gain curves,

[^2]:    International Airport Industrial Park - Mailing Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tel: (602) 746-1111 . Twx: 910-952-1111 . Cable: BBRCORP • Telex: 066-6491 • FAX:(602) 889-1510

[^3]:    *Same Specifications as for KP/KU.

[^4]:    International Alrport Industrial Park - Malling Address: PO Box 11400 - Tucson, AZ 85734 . Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tel: (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP - Telex: 066-6491 • FAX: (602) 889-1510 • Immediate Product Info: (800) 548-6132

[^5]:    International Alrport Industrial Park - Malling Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tel: (602) 746-1111 . Twx: 910-952-1111 - Cable: BBRCORP . Telex: 066-6491 . FAX: (602) 889-1510 • Immediate Product Info: (800) 548-6132

[^6]:    International Airport Industrial Park' - Mailing Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. . Tucson, AZ 85706 Cable: BBRCORP . Telex: 66-6491 . FAX: (602) 889-1510

[^7]:    * Same specifications as for JG.

[^8]:    Difep Burr-Brown Corp.
    BIFET* National Semiconductor

[^9]:    International Airport Industrial Park - Malling Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Bivd. . Tucson, AZ 85706 Tel: (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP - Telex: 066-6491 • FAX: (602) 889-1510 • Immediate Product Info: (800) 548-6132

[^10]:    International Alrport Industrial Park • Malling Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tel: (602) 746-1111 . Twx: 910-952-1111 . Cable: BBRCORP • Telex: 066-6491 • FAX: (602) 889-1510 • Immediate Product Info: (800) 548-6132

[^11]:    Covcred by U.S. PATENT \#4,883,422

[^12]:    *Reference National Electrical Manufacturers Association (NEMA) Standards Parts ICS 1-109 and ICS 1-111.

[^13]:    International Airport Industrial Park . Malling Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. . Tucson, AZ 85706 Tel: (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP - Telex: 066-6491 - FAX: (602) 889-1510 - Immediate Product Info: (800) 548-6132

[^14]:    International Alrport Industrial Park - Mailing Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tel: (602) 746-1111 . Twx: 910-952-1111 - Cable: BBRCORP . Telex: 066-6491 • FAX: (602) 889-1510 • Immedlate Product Info: (800) 548-6132

[^15]:    International Alrport Industrial Park • Mailing Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706

[^16]:    International Alrport tndustrial Park - Malling Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tel: (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP - Telax: 066-6491 • FAX: (602) 889-1510 • mumediate Product info: (800) 548-6132

[^17]:    International Airport Industrial Park - Maling Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. . Tucson, AZ 85706 Tel: (602) 746-1111 • Twx: 910-952-1111 • Cable: BBRCORP • Telex: 066-6491 • FAX: (602) 889-1510 • Immediate Product Info: (800) 548-6132

[^18]:    International Airport Industrial Park - Mailing Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. . Tucson, AZ 85706

[^19]:    Ref Out, $V_{\text {out }}$ (Pins 6, 9) $\qquad$ Momentary Short to +V Power Dissipation 1000 mW
    Lead Temperature (soldering 10s) $\ldots+300^{\circ} \mathrm{C}$ Max Junction Temperature ... $165^{\circ} \mathrm{C}$ Thermal Resistance, $\boldsymbol{\theta}_{-A}$ : Plastic DIP $130^{\circ} \mathrm{C} / \mathrm{W}$ Thermal Resistance, $\theta_{j-A}$ : Ceramic DIP
    $\qquad$ $. .85^{\circ} \mathrm{C} / \mathrm{W}$ NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.

[^20]:    International Alrport Industrial Park - Malling Address: PO Box 11400 - Tucson, AZ 85734 . Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tel: (602) 745-1111 - Twx: 910-952-1111 - Cable: BBRCORP . Telex: 066-6491 • FAX: (602) 889-1510 • Immediate Product Info: (800) 548-6132

[^21]:    *Same as specification for DAC813AH, JP, JU.
    NOTES: (1) USB = Unipolar Straight Binary; BOB = Bipolar Offset Binary. (2) TTL and 5V CMOS compatible. (3) Specified with $500 \Omega$ Pin 6 to 7. Adjustable to zero with external trim potentiometer. (4) Error at input code $000_{\text {HEX }}$ for unipolar mode, $\mathrm{FSR}=10 \mathrm{~V}$. (5) Error at input code $\mathbf{8 0 0}_{\text {HEX }}$ for bipolar range. Specified with $100 \Omega$ Pin 6 to 4 and with $500 \Omega$ pin 6 to 7 . See page 9 for zero adjustment procedure. (6) FSR means Full Scale Range and is 20 V for the $\pm 10 \mathrm{~V}$ range. (7) Maximum represents the $3 \sigma$ limit. Not $100 \%$ tested for this parameter. (8) At the major carry, $7 \mathrm{FF}_{\text {HEX }}$ to $800_{\text {HEX }}$ and $800_{\text {HEX }}$ to 7 FF $_{\text {HEX. }}$. (9) The maximum voltage at which ACOM

[^22]:    International Alrport Industrial Park - Malling Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706

[^23]:    International Airport Industrial Park - Mailing Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706

[^24]:    international Airport industriai Park . Maliing Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tei: (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP . Telex: 066-6491 - FAX: (602) 889-1510 - Immediate Product Info: (800) 548-6132

[^25]:    *Specification same as ADC76J, K.
    NOTES: (1) CMOS $/$ TTL compatible, i.e., Logic " 0 " $=0.8 \mathrm{~V}$, max, Logic " 1 " $=2.0 \mathrm{~V}$, min for inputs. For digital outputs Logic " 0 " $=0.4 \mathrm{~V}$, max, Logic " 1 ' $=2.4 \mathrm{~V}$, min. ( 2 ) Adjustable to zero. See "Optional External Gain and Offset Adjustment" secticn. (3) FSR means Full Scale Range. For example, unit connected for $\pm 10 \mathrm{~V}$ range has $20 V$ FSR. (4) Conversion time may be shortened with "Short Cycle" set for lower resolution and with use of Clock Rate Control. See "Optional Conversion Time Adjustment" section. The Clock Rate Control (pin 23) should be connected to Digital Common for specified conversion time. Short Cycle (pin 32) should be left open for 16 -bit resolution or connected to the $n+1$ digital output for $n$-bit resolution. For example, connect Shert Cycle to Bit 15 (pin 15) for 14 -bit resolution. For resolutions less than 16 bits, pin 32 should also be tied to +5 V through a $2 \mathrm{k} \Omega$ resistor. (5) See Table I. CSB-Complementary Straight Binary, COB-Complementary Offset Binary, CTC-Complementary Two's Complement. (6) CTC coding obtained by inverting MSB (pin 1). (7) Adjustable with Clock Rate Control from approximately 933 kHz to 1.4 MHz . See Figures 12 and 13 and Table III.

[^26]:    International Alrport hndustrial Park - Malling Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. . Tucson, $A Z 85706$

[^27]:    International Alrport Industrial Park - Malling Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tel: (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP - Telex: 066-6491 - FAX: (602) 889-1510 - Immediate Product Info: (800) 548-6132

[^28]:    Duolithic ${ }^{\text {TM }}$ Burr-Brown Corporation

[^29]:    International Alrport Industrial Park - Mailing Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tel: (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP . Telex: 066-6491 - FAX: (602) 889-1510 - Immedlate Product Info: (800) 548-6132

[^30]:    Storage Temperature $-65^{\circ} \mathrm{C}$ to $+165^{\circ} \mathrm{C}$

[^31]:    - Same specifications as ADC604JH.

[^32]:    1. "On the Use of Windows for Harmonic Analysis with the Discrete Fourier Transform", Fredric J. Harris. Proceedings of the IEEE, Vol. 66, No. 1, January 1978, pp 51-83.
    2. SFDR test includes harmonics and non-harmonic spurious products.
    3. If IMD is referenced to peak envelope power, distortion will be of 6 dB better.
    4. "Test Report: FFT Characterization of Burr-Brown ADC600K", Signal Conversion Lid., Swansea, Wales, U.K.
    5. MECL System Design Handbook, 3rd Edition, Motorola Corp.
    6. Motorola MECL. Motorola Corp.
    7. Murata-Eric BNX002-01.
[^33]:    International Airport Industrial Park - Mailing Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706

[^34]:    International Alrport Industrial Park - Malling Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. . Tucson, AZ 85706 Tel: (602) 746-1111 • Twx: 910-952-1111 . Cable: BBRCORP • Telex: 066-6491 • FAX: (602) 889-1510 • Immedlate Product Info: (800) 548-6132

[^35]:    International Airport Industrial Park - Mailing Address: PO Box 11400 - Tucson, AZ 85734 . Street Address: 6730 S. Tucson Blvd. . Tucson, AZ 85706

[^36]:    International Alrport Industrial Park - Malling Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706

[^37]:    International Alrport Industrial Park - Mailing Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tel: (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP . Telex: 066-6491 - FAX: (602) 889-1510 • Immedlate Product info: (800) $548-6132$

[^38]:    - External Box(es) with ADC701 Converter
    - 64K Word Digital Input Buffer Board(s)
    - AT\&T DSP32C Processor Board with 576K SRAM
    - DSPlay XL Real Time DSP Development Software
    - Dynamic Signal Analysis Test Software

