# SYSTEMS LOGIC/PERIPHERAL

WD7855/LV

Systems Logic for 80386SX PC/AT

Compatible Desktop, Laptop, Palmtop,

and Pen-based Computers

10



# TABLE OF CONTENTS

| Section | Title Pa                                  | age |
|---------|-------------------------------------------|-----|
| 1.0     | INTRODUCTION                              | 0-1 |
|         | 1.1 Document Scope                        | 0-1 |
|         | 1.2 Features                              | 0-1 |
|         | 1.3 General Description                   | 0-1 |
|         | 1.3.1 Desktop Applications                | 0-2 |
|         | 1.3.2 Portable Applications               | 0-2 |
|         | 1.3.3 WD7855/LV Power Management          | 0-2 |
|         | 1.3.3.1 Automatic CPU Speedup 1           | 0-2 |
|         | 1.3.3.2 CPU Sleep and Power-down          | 0-2 |
|         | 1.3.3.3 Suspend and Resume Mode 1         | 0-2 |
|         | 1.3.3.4 Peripheral Power Control          | 0-3 |
|         | 1.3.3.5 System Activity Monitor           | 0-3 |
|         | 1.3.3.6 SMI Support                       | 0-3 |
|         | 1.3.3.7 Hibernation Support               | 0-3 |
|         | 1.3.3.8 Slow Refresh                      | 0-3 |
|         | 1.3.3.9 DMA Stop Clock                    | 0-3 |
| 2.0     | ARCHITECTURE                              | 0-6 |
|         | 2.1 Initialization And Clocking           | 0-6 |
|         | 2.2 AT Bus                                | 0-6 |
|         | 2.3 Main Processor Control                | 0-6 |
|         | 2.4 Numeric Processor Control             | 0-6 |
|         | 2.5 Data Bus                              | 0-6 |
|         | 2.6 Memory And EMS Control                | 0-6 |
|         | 2.7 Power Management Control              | 0-6 |
|         | 2.8 Register File                         | 0-7 |
|         | 2.8.1 Lock Status Register                | 0-7 |
|         | 2.8.2 Lock/Unlock Register                | 0-9 |
|         | 2.9 VLBI Control                          | 0-9 |
| 1       | 2.10 Cache Control                        | 0-9 |
| 3.0     | SIGNAL DESCRIPTION                        | -12 |
| 4.0     | INITIALIZATION AND CLOCKING               | -23 |
|         | 4.1 Power Up Reset                        | -23 |
|         | 4.2 Clocking                              | -23 |
|         | 4.2.1 Internal Clock (CLK14)              | -23 |
|         | 4.2.2 System Bus Clock (SYSCLK)           | -23 |
|         | 4.2.3 Processor Clock (CPUCLK)            | -23 |
|         | 4.2.4 CPU Clock (CPUCLK) Control Register | -25 |

| Section | Title |           |                |                                                  | Page  |
|---------|-------|-----------|----------------|--------------------------------------------------|-------|
| 5.0     | AT BU | JS        |                |                                                  | 10-28 |
|         | 5.1   | Interrupt | Multiplexing   |                                                  | 10-28 |
|         |       | 5.1.1     | Data Acknow    | wledge DACK(7:5), (3:0)                          | 10-28 |
|         |       | 5.1.2     | Data Reque     | st DRQIN                                         | 10-28 |
|         |       | 5.1.3     | Interrupt Re   | quests                                           | 10-28 |
|         |       | 5.1.4     | AT Address     | Bus, Data Bus and Terminal Count (TC) Signal     | 10-28 |
|         | 5.2   | Power M   | lanagement (   | Control PMCIN                                    | 10-28 |
|         | 5.3   | Numeric   | Processor      |                                                  | 10-30 |
|         |       | 5.3.1     | Numeric Pro    | cessor Busy, Bus Timing, And Power Down Register | 10-30 |
|         |       | 5.3.2     | Numeric Pro    | cessor Busy (NPBUSY) Reset                       | 10-32 |
|         |       | 5.3.3     | Numeric Pro    | cessor Reset (NPRST)                             | 10-32 |
|         | 5.4   | DMA Co    | ntrol          |                                                  | 10-33 |
|         |       | 5.4.1     | Transfer Mo    | des                                              | 10-33 |
|         |       | 5.4.2     | Transfer Typ   | bes                                              | 10-33 |
|         |       | 5.4.3     | Autoinitialize | 9                                                | 10-34 |
|         |       | 5.4.4     | Priority .     |                                                  | 10-34 |
|         |       | 5.4.5     | Extended W     | /rite                                            | 10-34 |
|         |       | 5.4.6     | Base and Co    | urrent Address                                   | 10-34 |
|         |       | 5.4.7     | Base and C     | urrent Word Count                                | 10-34 |
|         |       | 5.4.8     | Command F      |                                                  | 10-36 |
|         |       | 5.4.9     | Status Regis   | ster                                             | 10-36 |
|         |       | 5.4.10    | Request Re     | gister                                           | 10-36 |
|         |       | 5.4.11    | Mask Regist    | ters                                             | 10-37 |
|         |       |           | 5.4.11.1       | Single Mask Register                             | 10-37 |
|         |       |           |                | Clear Mask Register                              | 10-37 |
|         |       |           |                | Mask Multiple Register                           | 10-37 |
|         |       | 5.4.12    | Mode Regis     | ter                                              | 10-38 |
|         |       | 5.4.13    | Clear Pointe   | er Register                                      | 10-38 |
|         |       | 5.4.14    | Master Clea    |                                                  | 10-39 |
|         |       | 5.4.15    | DMA Mode       | Shadow Register                                  | 10-39 |
|         | 5.5   | System    | Controller 82  | 59 Interrupt Controllers                         | 10-39 |
|         |       | 5.5.1     | Interrupt Se   | quence                                           | 10-39 |
|         |       | 5.5.2     | •              | alization Command Words (ICW)                    | 10-41 |
|         |       |           | -              | CW1 - Initialization Command Word 1              | 10-41 |
|         |       |           |                | CW2 - Initialization Command Word 2              | 10-42 |
|         |       |           |                | CW3 - Initialization Command Word 3              | 10-42 |
|         |       |           |                | CW4 - Initialization Command Word 4              | 10-43 |
|         |       | 5.5.3     | Operation      |                                                  | 10-43 |
|         |       |           |                | CW1 - Operation Control Word 1                   | 10-43 |
|         |       |           |                | OCW2 - Operation Control Word 2                  | 10-43 |
|         |       |           |                | OCW3 - Operation Control Word 3                  | 10-44 |

| Section | itle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Page                                                                                                                                                                                               |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | <ul> <li>System Controller 8254 Timer</li> <li>5.6.1 Setup</li> <li>5.6.1 Mode 0 Interrupt or</li> <li>5.6.1.2 Mode 1 Hardware 1</li> <li>5.6.1.2 Mode 1 Hardware 1</li> <li>5.6.1.3 Mode 2 Rate Gene</li> <li>5.6.1.4 Mode 3 Square Wa</li> <li>5.6.1.5 Mode 4 Software T</li> <li>5.6.1.6 Mode 5 Hardware 1</li> <li>5.6.2 Reading The Counter</li> <li>5.6.3 Reading Status</li> <li>5.6.4 Page</li> <li>5.6.5 Refresh Address</li> <li>5.6.6 Timer Shadow</li> <li>System Controller Decode</li> <li>NMI And Real Time Clock Address Regi</li> <li>5.8.1 Real Time Clock Data Registe</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | n Terminal Count                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10-44<br>10-45<br>10-45<br>10-45<br>10-45<br>10-46<br>10-46<br>10-46<br>10-46<br>10-46<br>10-46<br>10-46<br>10-47<br>10-47<br>10-47<br>10-47<br>10-48<br>10-48<br>10-48<br>10-48<br>10-48<br>10-49 |
| 6.0     | 1       DRAM Address And Data Bus         2       Memory Configuration         2.1       Memory Control         6.2.1       Memory Control         6.2.2       Memory Bank 7 Through Bank         6.2.3       Split Starting Address         6.2.4       RAM Shadow And Write Protect         6.2.5       High Memory Write Protect Bo         6.2.6       DRAM Size And SMI RAM Reg         3       Memory Timing         6.3.1       Non-page Mode DRAM Memo         6.3.2       Page Mode         6.3.3       Memory Address Multiplexer         4       EMS         6.4.1       EMS Control And Lower EMS         6.4.2       EMS Page Register Pointer                                                                                                                                                                                                                                                                                                                                                                                                                                                    | x 0 Starting Address       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1       x 1 | 10-50<br>10-51<br>10-51<br>10-52<br>10-53<br>10-58<br>10-59<br>10-59<br>10-60<br>10-63<br>10-64<br>10-66<br>10-66<br>10-67<br>10-69                                                                |
| 7.0     | Non-cachable Control         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         . |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10-70<br>10-70<br>10-70<br>10-70<br>10-71                                                                                                                                                          |

## WD7855/LV

| Section | Title |                                                   | Page   |
|---------|-------|---------------------------------------------------|--------|
|         | 7.5   | Noncachable Region 1 Lower Boundary               | 10-72  |
|         | 7.6   | Noncachable Region 2 Lower Boundary               | 10-73  |
|         | 7.7   | FLUSH                                             | 10-73  |
| 8.0     | PORT  | CHIP SELECT REFRESH                               | 10-74  |
|         | 8.1   | Refresh Control, Serial And Parallel Chip Selects | 10-74  |
|         | 8.2   | RTC, PVGA, And Disk Chip Selects                  | 10-76  |
|         | 8.3   | Programmable Chip Select #1 Address               | 10-79  |
|         | 8.4   | I/O Port Addresses And Chip Select Assignments    | 10-80  |
| 9.0     | POW   | ER MANAGEMENT CONTROL                             | 10-82  |
|         | 9.1   | System Activity Monitor (SAM)                     | 10-82  |
|         | 9.2   | Processor Power Down Mode                         | 10-83  |
|         | 9.3   | Local Access By Keyboard Controller               | 10-84  |
|         | 9.4   | PMC Output Control Registers                      | 10-86  |
|         | 9.5   | PMC Timers                                        | 10-87  |
|         | 9.6   | PMC Inputs                                        | 10-88  |
|         | 9.7   | PMC Interrupt Enable                              | 10-89  |
|         | 9.8   | NMI Status                                        | 10-90  |
|         | 9.9   | Serial/Parallel Shadow Register                   | 10-90  |
|         | 9.10  | Interrupt Controller Shadow Register              | 10-91  |
|         | 9.11  | Port 70H Shadow Register                          | 10-92  |
|         | 9.12  | Activity Monitor Control Register                 | 10-93  |
|         | 9.13  | Activity Monitor Mask Register                    | 10-95  |
|         | 9.14  | 3V Suspend (Hibernation) Shadow Registers         | 10-97  |
|         |       | 9.14.1 DMA Shadow Register 1                      | 10-97  |
|         |       | 9.14.2 DMA Shadow Register 2                      | 10-98  |
|         |       | 9.14.3 DMA Shadow Register 3                      | 10-99  |
|         |       | 9.14.4 DMA Base Address and Count Register        | 10-99  |
|         |       | 9.14.5 Timer Count                                | 10-99  |
|         | 9.15  | Suspend and Resume                                | 10-100 |
|         |       | 9.15.1 Suspend/Resume Sequence                    | 10-101 |
|         |       | 9.15.1.1 Going Into Suspend Mode                  | 10-101 |
|         |       | 9.15.1.2 Coming Out Of Suspend Mode (Resume)      | 10-101 |
| 10.0    | SYST  | EM MANAGEMENT INTERRUPT (SMI)                     | 10-104 |
|         | 10.1  | I/O Traps                                         | 10-104 |
|         | 10.2  | SMI I/O Trap Control Register                     | 10-104 |
|         | 10.3  | SMI I/O Address Capture Register                  | 10-106 |
|         | 10.4  | I/O Data/Memory Address Capture Register Low      | 10-107 |
|         | 10.5  | I/O Data/Memory Address Capture Register High     | 10-108 |
|         | 10.6  | SMI I/O Timeout                                   | 10-109 |
|         | 10.7  | SMI I/O Timeout Control Register                  | 10-109 |
|         | 10.8  | SMI I/O Timeout Count Register 1                  | 10-111 |

| Section | Title                                                                                                | Page                                                                                                                 |
|---------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
|         | 10.10 SMI Auxiliary Control Register                                                                 | 10-112<br>10-113<br>10-115<br>10-116<br>10-117                                                                       |
| 11.0    | 11.1Diagnostic Register <th< td=""><td>10-118<br/>10-118<br/>10-119<br/>10-120<br/>10-121</td></th<> | 10-118<br>10-118<br>10-119<br>10-120<br>10-121                                                                       |
| 12.0    | 12.1 Maximum Ratings                                                                                 | 10-122<br>10-122<br>10-122                                                                                           |
| 13.0    | 13.1       Memory Timing                                                                             | 10-125<br>10-127<br>10-127<br>10-132<br>10-142<br>10-142<br>10-154<br>10-157<br>10-162<br>10-167<br>10-172<br>10-174 |
| 14.0    | PIN STATES DURING CHIP RESET, SUSPEND AND CPU POWER DOWN                                             | 10-181                                                                                                               |
| 15.0    | PACKAGE DIMENSIONS                                                                                   | 10-188                                                                                                               |
| A.0     | A.1       Maximum Ratings                                                                            | 10-189<br>10-189<br>10-189<br>10-192<br>10-193                                                                       |
| B.0     | B.1Enabling the Special Features                                                                     | 10-195<br>10-195<br>10-195<br>10-195<br>10-195<br>10-195<br>10-196                                                   |

## WD7855/LV

| Section | Title |                                                            | Page  |
|---------|-------|------------------------------------------------------------|-------|
|         | B.6   | Fast CPU Reset Control Register                            | 0-196 |
|         | B.7   | Parity Control Register                                    | 0-196 |
| C.0     | IBM F | EATURES                                                    | 0-197 |
|         | C.1   | Pin Signal Description                                     | 0-197 |
|         | C.2   | Cache Control Register                                     | 0-197 |
|         | C.3   | Noncacheable Region 2 Lower Boundary                       | 0-198 |
|         | C.4   | Pin States During Chip Reset, Suspend and CPU Power Down 1 | 0-198 |

# LIST OF TABLES

| Table | Title                                            | Page   |
|-------|--------------------------------------------------|--------|
| 2-1   | Register Index                                   | 10-10  |
| 3-1   | 160-Pin MQFP - Signal/Pin Assignments            | 10-13  |
| 3-2   | Signal Description                               | 10-14  |
| 4-1   | Clock Switch Selection                           | 10-26  |
| 4-2   | Speedup Activity                                 | 10-26  |
| 5-1   | MXCTL(2:0) Decoding                              | 10-29  |
| 5-2   | Bus Timing Parameters                            | 10-31  |
| 5-3   | DMA Transfer Types                               | 10-33  |
| 5-4   | DMA Controller/Channel Function Map              | 10-35  |
| 5-5   | Interrupt Sequence                               | 10-39  |
| 5-6   | Interrupt Controller Function Map                | 10-41  |
| 5-7   | Control Word Format                              | 10-45  |
| 5-8   | Device Addresses                                 | 10-47  |
| 5-9   | Page Register Decodes                            | 10-47  |
| 6-1   | Typical DRAM Speeds                              | 10-59  |
| 6-2   | Non-Page Mode Timing                             | 10-62  |
| 6-3   | Page Mode Wait States                            | 10-63  |
| 6-4   | Page Mode DRAM Address Multiplexer Configuration | 10-64  |
| 6-5   | Non-Page, Non-Interleave Address Configuration   | 10-65  |
| 6-6   | Non-Page, 2-Way Interleave Address Configuration | 10-65  |
| 6-7   | Upper Page Frame Assignments                     | 10-68  |
| 6-8   | Lower Page Frame Assignments                     | 10-68  |
| 8-1   | AT Compatible 10-Bit Mode                        | 10-78  |
| 8-2   | Enhanced 16-Bit Mode                             | 10-79  |
| 8-3   | I/O Port Address and Chip Select Assignments     | 10-80  |
| 9-1   | PMC Output Signals                               | 10-86  |
| 9-2   | PMCIN Inputs                                     | 10-89  |
| 10-1  | I/O Address Status                               | 10-106 |
| 10-2  | Memory Address Status                            | 10-107 |
| 10-3  | Data Format Description                          | 10-108 |
| 11-1  | Extended Version Number                          | 10-120 |

| Table | Title                                                 | Page   |
|-------|-------------------------------------------------------|--------|
| 12-1  | DC Operating Characteristics                          | 10-122 |
| 13-1  | Timing Figure/Table Numbers                           | 10-125 |
| 13-2  | Signal Loading                                        | 10-126 |
| 13-3  | 80386SX - Page Mode Memory Timing                     | 10-127 |
| 13-4  | 80386SX - Non-Page Mode 00, 01 Memory Timing          | 10-132 |
| 13-5  | CPU Initiated AT Bus Cycles                           | 10-142 |
| 13-6  | Entering the AT Bus                                   | 10-154 |
| 13-7  | Exiting the AT Bus                                    | 10-157 |
| 13-8  | DMA Cycles                                            | 10-162 |
| 13-9  | AT Bus Master Cycle                                   | 10-167 |
| 13-10 | AT Bus Refresh Cycle, Default Timing                  | 10-172 |
| 13-11 | 80386SX CPU Timing                                    | 10-174 |
| 13-12 | WD7855 SMI Timing                                     | 10-180 |
| 14-1  | Pin States During Chip Reset, Suspend, CPU Power Down | 10-181 |
| 14-2  | Power and Ground                                      | 10-187 |
| A-1   | DC Operating Characteristics                          | 10-189 |
| A-2   | Signal Loading                                        | 10-192 |
| A-3   | 80386SX - Page Mode Memory Timing                     | 10-193 |
| A-4   | 80386SX CPU Timing                                    | 10-194 |
| C-1   | Signal Description                                    | 10-197 |
| C-2   | Pin States During Chip Reset, Suspend, CPU PWD.       | 10-198 |
|       |                                                       |        |

# **LIST OF FIGURES**

| Figure | Title                                                                                           | Page   |
|--------|-------------------------------------------------------------------------------------------------|--------|
| 1-1    | Power Managed Desktop System Block Diagram                                                      | 10-4   |
| 1-2    | Notebook System Block Diagram                                                                   | 10-5   |
| 2-1    | WD7855/LV Block Diagram                                                                         | 10-8   |
| 3-1    | 160-Pin MQFP Package                                                                            | 10-12  |
| 4-1    | Clock Control                                                                                   | 10-24  |
| 5-1    | MXCTL(2:0) Multiplexing                                                                         | 10-29  |
| 6-1    | Split Size                                                                                      | 10-55  |
| 6-2    | X_Mem = 0                                                                                       | 10-57  |
| 6-3    | X_Mem = 1                                                                                       | 10-57  |
| 9-1    | Register Access By Keyboard Controller                                                          | 10-85  |
| 9-2    | Suspend                                                                                         | 10-100 |
| 9-3    | Resume                                                                                          | 10-100 |
| 9-4    | Full Power Down Mode System Block Diagram                                                       | 10-103 |
| 13-1   | 80386SX - Page Mode, First Access Read/Write                                                    | 10-128 |
| 13-2   | 80386SX - Page Mode, Page Miss Read/Write                                                       | 10-129 |
| 13-3   | 80386SX - Page Mode, Read Cycle Followed By A Page Hit                                          | 10-130 |
| 13-4   | 80386SX - Page Mode, Read After Write                                                           | 10-130 |
| 13-5   | 80386SX - Page Mode, Read Hit Followed By A Write Hit                                           | 10-131 |
| 13-6   | 80386SX - Page Mode, Write Miss Cycle Following A Write Cycle                                   | 10-131 |
| 13-7   | Page Read/Write Hit With Extra Wait State Enable                                                | 10-133 |
| 13-8   | Read Page Hit Followed By Write Page Hit With External Cache Enable And Extra Wait State Enable | 10-134 |
| 13-9   | Page Read Miss With Extra Wait State Enable                                                     | 10-135 |
| 13-10  | Page Write Miss With Extra Wait State Enable                                                    | 10-136 |
| 13-11  | Read Page Miss With External Cache Enable And Extra Wait State Enable                           | 10-137 |
| 13-12  | Write Page Miss With External Cache Enable And Extra Wait State Enable                          | 10-137 |
| 13-13  | 80386SX - Non-Page Mode 00, 1 Wait State Read (Pipeline) (4072H = 0001)                         | 10-138 |
| 13-14  | 80386SX - Non-Page Mode 00, 1 Wait State Write (Pipeline) (4072H = 0001)                        | 10-139 |
| 13-15  | 80386SX - Non-Page Mode 01, 0 Wait State Read (Pipeline) (4072H = 3560H) .                      | 10-140 |
| 13-16  | 80386SX - Non-Page Mode 01, 0 Wait State Write (Pipeline) (4072H = 3560H) .                     | 10-141 |
| 13-17  | AT Bus I/O Or Memory Read: 8-Bit, Default Timing                                                | 10-144 |
| 13-18  | AT Bus I/O Or Memory Read: 8-Bit, ZEROWS Asserted                                               | 10-145 |
| 13-19  | AT Bus I/O Or Memory Read: 8-Bit, Extra Wait State Added                                        | 10-146 |
| 13-20  | AT Bus I/O Or Memory Write: 8-Bit, Even Byte, Default Timing                                    | 10-147 |
| 13-21  | AT Bus I/O Or Memory Write: 8-Bit, Odd Byte, Default Timing                                     | 10-148 |
| 13-22  | AT Bus I/O Or Memory Read: 8-Bit, Word To Byte Conversion, Default Timing .                     | 10-149 |
| 13-23  | AT Bus I/O Or Memory Write: 8-Bit, Word To Byte Conversion, Default Timing                      | 10-150 |
| 13-24  | AT Bus I/O Or Memory Read: 16-Bit, Default Timing                                               | 10-151 |
| 13-25  | AT Bus I/O Or Memory Read: 16-Bit, 0WS Asserted And Extra Wait State Added                      | 10-152 |
| 13-26  | AT Bus I/O Or Memory Write: 16-Bit, Default Timing                                              | 10-153 |
| 13-27  | 80386SX CPU - BREQ Delay = 1/2 Clock                                                            | 10-155 |

| Figure | Title                                                                                      | Page   |
|--------|--------------------------------------------------------------------------------------------|--------|
| 13-28  | 80386SX CPU - BREQ Delay = 1 Clock                                                         | 10-155 |
| 13-29  | 80386SX CPU - Synchronous CPUCLK To SYSCLK                                                 | 10-156 |
| 13-30  | Synchronous AT Bus Cycle Completion, AT Bus Clock = CPUCLK ÷ 2                             | 10-158 |
| 13-31  | Synchronous AT Bus Cycle Completion, AT Bus Clock = CPUCLK ÷ 1                             | 10-159 |
| 13-32  | Asynchronous AT Bus Cycle Completion, BAK_DEL = -1 Or -0.5 AT Bus Clocks .                 | 10-160 |
| 13-33  | Asynchronous AT Bus Cycle Completion, BAK_DEL = 0 Or +0.5 AT Bus Clocks .                  | 10-161 |
| 13-34  | Basic DMA Cycle, Default Timing                                                            | 10-164 |
| 13-35  | DMA Cycle, 8-Bit I/O To On-Board Memory                                                    | 10-165 |
| 13-36  | DMA Cycle, On-Board Memory To 8-Bit I/O                                                    | 10-166 |
| 13-37  | AT Bus Master, Bus Acquisition/Release                                                     | 10-169 |
| 13-38  | AT Bus Master, Write To On-Board Memory                                                    | 10-170 |
| 13-39  | AT Bus Master, Read From On-Board Memory                                                   | 10-171 |
| 13-40  | AT Bus Refresh Cycle, Default Timing                                                       | 10-173 |
| 13-41  | 80386SX - CPURES And NPRST During Power Up                                                 | 10-175 |
| 13-42  | 80386SX - Coprocessor Reset (NPRST) Initiated By IOW To Port F1                            | 10-175 |
| 13-43  | 80386SX - Processor Reset (CPURES) Initiated By Sources Other Than                         |        |
|        |                                                                                            |        |
| 13-44  | BUSYCPU Assertion During Coprocessor Access                                                | 10-177 |
| 13-45  | 80386SX - Latching BUSYCPU When An Error Occurs And Clearing It With<br>A Write To Port F0 | 10-178 |
| 13-46  |                                                                                            |        |
|        | 80386SX - Miscellaneous Timing                                                             |        |
| 13-47  | 80386SX - Input Setup And Hold Timing                                                      |        |
| 13-48  | 80386SX - Output Delay Timing                                                              |        |
| 13-49  | I/O Trap Cycle With Am386SXLV                                                              | 10-180 |
| 15-1   | 160-Pin MQFP Package Dimensions                                                            | 10-188 |



## 1.0 INTRODUCTION

## 1.1 DOCUMENT SCOPE

This document describes the function and operation of the WD7855 and WD7855LV System Controller devices. It includes the description of external logic necessary for efficient use of these devices. In most instances the WD7855 and WD7855LV operate similarly and are referred to in this document as the System Controller. Where there are differences, the devices are identified specifically.

## 1.2 FEATURES

#### Features common to both versions of the WD7855

- Single chip AT systems logic for desktops, notebooks, palmtops
- Supports 80386SX microprocessors at speeds up to 33 MHz
- Supports static, dynamic or cached CPUs
- Flexible DRAM support: 64K, 256K, 512K x 9, 1 Mbits, 4 Mbits, 1M x 18 bits or 2M x 9 bits
- Choice of non-page or page DRAM operating modes while supporting optional extra wait states for page mode
- Up to eight banks of two-way interleave memory support
- Support for major DRAM standards, including 88-pin DRAM card modules
- User-definable, non-cachable regions
- Supports external look aside cache
- Snoop interface to support cached CPUs
- Programmable full 16-bit I/O decode
- High-speed, local video bus (VLBI) support
- Slow Refresh
- Stop DMA clock
- 0.9 micron CMOS technology
- 160-pin MQFP package
- Three fully programmable Chip Selects in addition to standard Chip Selects

- AUTOFAST (automatic CPU speedup)
- SMI and I/O trapping
- Suspend/Resume modes
- Hibernation mode
- Multiple CPU speeds
- CPU Sleep/CPU Powerdown modes
- Peripheral and I/O power control
- System Activity Monitor (SAM) for idle detection

#### WD7855LV Laptop Design

 Supports 3.3 volt operation with on-chip translators for 5 volt AT bus (split rail operation)

### 1.3 GENERAL DESCRIPTION

Western Digital's® WD7855/LV single chip ISA System Controller is designed for high-performance IBM PC/AT compatible platforms. Available for desktop, portable or low voltage (LV) applications, the WD7855/LV supports the 80386SX microprocessor operating at speeds up to 33 MHz.

The WD7855/LV incorporates seven high-performance system controller functions which include the ISA bus interface, CPU interface, flexible memory controller, DMA controller, interrupt controller, timers and advanced power management. In combination with Western Digital's support devices, the WD7855/LV provides a highly flexible and powerful desktop or portable platform design.

The WD7855/LV is designed to work with all variations of 80386SX compatible microprocessors. It supports the traditional dynamic CPUs with the industry's only Processor Power-down feature to minimize power consumption. The WD7855/LV fully supports static microprocessors such as the AMD Am386SXL with CPU Stop Clock, System Management Interrupt and I/O trapping features. The WD7855/LV incorporates special circuitry which allows for optimizing the cache performance and maintaining cache coherency with cached CPUs such as the Cyrix Cx486SLC.

## 1.3.1 Desktop Applications

The WD7855 provides a high performance solution with a flexible memory controller architecture, including support for eight banks of two way interleave memory and EMS 4.0 hardware. The WD7855/LV can fully support an external lookaside cache or a combination primary and secondary cache. This feature makes it particularly suitable for use with cached microprocessors such as Cyrix Cx486SLC where it maintains cache coherency via its built-in bus snooping capability. In addition, the WD7855/LV supports Video Local Bus Interface (VLBI) for enhanced graphics performance.

## 1.3.2 Portable Applications

The WD7855LV is an ideal choice because of its advanced power management features and power saving 3.3 volt operation which delivers long battery life in a compact footprint. This makes it a perfect choice for laptop, notebook, penbased and palmtop computers.

The eight bank memory controller on the WD7855LV provides the user with great flexibility in the selection of 3.3 volt DRAMs to meet system memory requirements in low voltage platforms. The WD7855LV memory controller supports JEDEC standard 3.3 volt DRAM in various configurations, including the JEIDA standard 88-pin DRAM card.

The WD7855/LV can be paired with the appropriate support devices from Western Digital to deliver the most efficient solution for any platform. For 5 volt desktop or portable platforms, the WD7855LV can be used with the WD76C20 Peripheral Controller and the WD76C30 I/O Controller. Alternatively, the WD7855 can be used with the WD7615 Buffer Manager device and a generic Super I/O chip to implement a low cost desktop platform. For 3.3 volt applications. the WD7855LV can be used with the WD76C20ALV and WD76C30ALV, both of which incorporate level translators (split rail operation). For subnotebook and palmtop type applications, WD7625LV buffer manager can be added to the WD7855LV based solution to achieve a very compact footprint.

The WD7855/LV is a fourth generation system controller device derived from core chips with proven compatibility and design maturity in several of the industry's leading desktop and portable platforms. Designed with the state of the art 0.9 micron high performance CMOS process, the WD7855/LV family maintains architectural compatibility with Western Digital's WD7600 and WD7700 systems logic chip sets while incorporating many additional performance enhancements.

## 1.3.3 WD7855/LV Power Management

With its built-in advanced power management features, the WD7855/LV delivers the lowest system power consumption and longest battery life in portable systems. The following information summarizes the key power management features offered by the WD7855/LV architecture.

## 1.3.3.1 Automatic CPU Speedup

Depending on system activity, CPU speed automatically adjusts for slow speed when there is no activity and automatic speedup when activity is detected.

## 1.3.3.2 CPU Sleep and Power-down

The processor is dynamically powered down during the idle periods (e.g. between keystrokes) and restored when any unmasked interrupt occurs. In case of a static processor, the CPU is simply operated at zero hertz during idle periods.

## 1.3.3.3 Suspend and Resume Mode

Suspend is triggered by one of several userdefined events or a programmable timeout. During suspend, the system is shut down except for the WD7855/LV system memory, video memory and the video controller chip. These devices are sustained by a very slow clock until the WD7855/LV detects either the appropriate conditions or a modem ring indicator, and the power is restored.



### 1.3.3.4 Peripheral Power Control

All peripherals are powered down during Suspend. The WD7855 features eight userdefinable and eight dedicated outputs to control the LCD panel, backlight, keyboard controller, power supply and other user-selected functions. The power consumption of disk drives can be controlled by way of the drive's built-in power modes. I/O ports are managed through software control.

### 1.3.3.5 System Activity Monitor

The system activity monitor watches all hardware inputs and allows better detection of idle conditions in the system following a programmable period of system inactivity.

### 1.3.3.6 SMI Support

Supports the high-level power management interrupt and I/O trapping for more flexible power management.

### 1.3.3.7 Hibernation Support

All registers within the WD7855/LV are readable including 8254 compatible timers, 8259 compatible interrupt controllers and 8237 DMA controllers. This allows for the entire system state to be easily stored to a file on the hard disk drive to allow complete system power-off and transparent restore.

### 1.3.3.8 Slow Refresh

Slow 120  $\mu$ s refresh is an option in both runtime and suspend operation.

#### 1.3.3.9 DMA Stop Clock

DMA clock automatically stops when there is no DMA activity and automatically restarts on any unmasked DMA request.

10



ADVANCED INFORMATION 9/25/92

 $\otimes$ 

WD7855/LV

INTRODUCTION



WD7855/LV

INTRODUCTION

10-5

## 2.0 ARCHITECTURE

All versions of the System Controller are comprised of eight major blocks:

- Initialization and clocking
- AT bus
- 80386SX processor control
- 80387SX numeric processor control
- Data bus
- · Memory and EMS control
- Power Management Control
- Register File
- · Video Local Bus Interface (VLBI) control
- Cache control

Sections 2.1 through 2.10 provide an overview of these blocks and are described in more detail in sections 4 through 11.

## 2.1 INITIALIZATION AND CLOCKING

At power up, the System Controller receives the RSTIN signal, which it uses to reset the AT bus and assert CPURES and NPRST to reset the main and numeric processors. The processor and AT bus resets are held for 84 processor clocks beyond the removal of the RSTIN signal.

CLK14 is a 14.318 MHz clock for the 8254 compatible timers and is switched by the WD76C20 to 32 KHz during a suspend and resume operation.

BCLK2 is used to generate an 8 MHz or 10 MHz bus clock and may also be used as the source for the main processor clock, CPUCLK.

## 2.2 AT BUS

The AT bus provides the logic necessary to control the system clock, memory read and write access, I/O read and write cycles, data bus direction, data and interrupt requests and speaker driver.

### 2.3 MAIN PROCESSOR CONTROL

This block controls whether the CPUCLK is to be an input or output. The WD7855/LV has the ability to reduce the processor clock rate and to stop the clock to the processor. The WD7855/LV also has the ability to power down the processor, at which time it tristates the CPUCLK, READY, HOLDR, INTRQ and NMI signals.

## 2.4 NUMERIC PROCESSOR CONTROL

Both System Controllers support an 80387SX processor.

## 2.5 DATA BUS

The Data Bus is a 16-bit (two bytes) bidirectional bus that connects to the processor's, System Controller, DRAM, and to AT data bus transceivers. The parity of each DRAM byte is indicated by DPL and DPH.

## 2.6 MEMORY AND EMS CONTROL

This block controls the access to 16 Mbytes of real memory or 32 Mbytes of expanded memory. Both versions of the System Controller supports non-page mode memory and independent twoway interleave page mode access to the DRAM banks.

## 2.7 POWER MANAGEMENT CONTROL

The Power Management Control (PMC) is internal logic which interfaces with external multiplexers and latches. It has the ability to power down only the main processor or the main processor and peripherals, conserving power essential to portable notebook/laptop computers. When in a power down state, the WD7855/LV tristates the CPUCLK, READY, HOLDR, INTRQ and NMI output signals to the main processor. Also contained within this functional block are the SMI and SAM logic.

### 2.8 REGISTER FILE

The register file provides software control of the interface signals. The function of each register is described in the same section as the logic block which it controls. Some registers, such as the Bus Timing and Power Down Control Register at Port Address 1872H, serve more than one area. In this instance the register description appears only in one section but is referred to in all appropriate sections.

The registers, and the section in which they are described, are listed in Table 2-1.

In most cases, the registers are addressed by all 16 address bits, A15 through A00. Within the text, when the address is expressed as a three digit number, i.e., 092H - ALT A20 GATE and HOT RESET, only address bits A09 through A00 are used, A15 through A10 are ignored. If the address is expressed as a four digit number, all 16 address bits are used.

With the exception of the EMS Registers at Port Address E072H and E872H and Port 70H Shadow Register at Port Address E472H, all registers located at Ports 1072H through FC72H are locked and inaccessible until unlocked by performing an eight-bit I/O write of DA to the Lock/Unlock Register at Port F073H. Writing anything other than DA locks the registers. The lock/unlock status can be determined by reading the Lock/Unlock Status Register at Port FC72H twice. If the T bit (bit 15) toggles, the registers are unlocked. If the registers are locked, the read cycle is directed to the AT bus, and the data is undetermined.

#### 2.8.1 Lock Status Register

Port Address FC72H - Read only

Bits 11 through 03 are particularly useful in laptop applications by allowing the suspend/resume and Hibernation software to restore correct status to on-board devices.

| 15 | 14 | 13       | 12 | 11     | 10  | 09  | 08  |  |
|----|----|----------|----|--------|-----|-----|-----|--|
| т  |    | Not Used | ł  | DMA #2 |     |     |     |  |
|    |    |          |    | CH3    | CH2 | CH1 | CH0 |  |

| 07  | 06         | 05 | 04  | 03 | 02 | 01       | 00 |
|-----|------------|----|-----|----|----|----------|----|
| СНЗ | DM/<br>CH2 |    | CH0 | P4 | I  | Not Used | b  |

#### Signal Name

De<u>fault</u> At RSTIN

None

All signals

signals . . . . . . . . . . . .

Bit 15 - T, Toggle

Changes state after every read of this port.

Bits 14:12 - Not used, state is ignored

#### Bits 11:08 - DMA #2, Channel Enable

This field represents the state of the Enable Bit (Mask) for channels 3 through 0 of DMA Controller #2. For a description of the Mask Registers, refer to Section 5.4.11.

- 1 = Channel enabled
- 0 = Channel disabled

#### Bits 07:04 - DMA #1, Channel Enable

This field represents the state of the Enable Bit (Mask) for channels 3 through 0 of DMA Controller #1. For a description of the Mask Registers, refer to Section 5.4.11.

- 1 = Channel enabled
- 0 = Channel disabled

#### Bit 03 - P, Parallel Port Direction

The P bit represents the state of the Direction Bit (bit 5) of the parallel port Write Control Register. For a description of this bit, refer to the WD76C30 Data Book, Section 4.3.

### Bits 02:00 - Not used, state is ignored





### 2.8.2 Lock/Unlock Register

Port Address F073H - Write only

| 15    | 14 | 13 | 12   | 11    | 10  | 09 | 08    |
|-------|----|----|------|-------|-----|----|-------|
|       |    |    | Not  | Used  |     |    |       |
|       |    |    |      |       |     |    |       |
| 07    | 06 | 05 | 04   | 03    | 02  | 01 | 00    |
|       |    |    | L/UL | = DA- |     |    |       |
|       |    |    |      |       | ··· |    |       |
| ignal |    |    |      |       |     | De | fault |
| ame   |    |    |      |       |     |    | RSTI  |

-

#### Bits 15:08 - Not used, state is ignored

## Bits 07:00 - L/UL, Lock/Unlock

L/UL = DA -

All signals

11011010 unlocks the registers, allowing read and write access to the registers. Refer to Table 2-1 for the registers capable of being locked.

. . . . . . . . . . . . None

L/UL ≠ DA -

Anything other than 11011010 locks the registers. Any attempt to access a locked register I/O port address goes to the AT bus rather than the locked register.

### 2.9 VLBI Control

The Video Local Bus Interface (VLBI) control is internal logic which interfaces with the WD90C56 VLBI controller. It has the ability to determine whether the current CPU cycle should be processed by the WD90C56 or other local bus devices or the WD7855/LV.

### 2.10 Cache Control

This functional block contains logic for controlling the cachable region for cached CPUs such as the Cyrix Cx486SLC. This functional block controls the KEN and FLUSH output signal pins.

| PORT<br>ADDRESS<br>(HEX) | REGISTER NAME                                     | LOCK/<br>UNLOCK | SECTION         |
|--------------------------|---------------------------------------------------|-----------------|-----------------|
| 000 - 01F ①              | DMA Control #1 (Channel 0:3)                      | No              | 5.4, 5.6 *      |
| 020 - 03F ©              | Interrupt Controller #1                           | No              | 5.5 *           |
| 040                      | Timer 0, Time Of Day                              | No              | 5.7 *           |
| 041                      | Timer 1, Refresh                                  | No              | 5.7 *           |
| 042                      | Timer 2, Speaker                                  | No              | 5.7 *           |
| 043                      | Control Word                                      | No              | 5.7 *           |
| 060 - 06E even           | Keyboard Controller                               | No              | 8.5 *           |
| 061 - 06F odd            | Port B Parity Error And I/O Channel Check         | No              | 5.9 *           |
| 070                      | Real-Time Clock Address Register                  | No              | 5.8.1 *         |
| 071                      | Real-Time Clock Data Register                     | No              | 5.8.2 *         |
| 080 - 09F                | (except 092H) DMA Page Registers                  | No              | 5.6.4 *         |
| 092                      | ALT A20 Gate and Hot Reset                        | No              | 5.8.3 *         |
| 0A0 - 0A1 ②              | Interrupt Control Slave #2                        | No              | 5.4, 5.6 *      |
| 0C0 - 0DE ①              | DMA Control #2 (Channel 4:7)                      | No              | 5.4             |
| 0F0                      | Numeric Processor Busy Reset                      | No              | 5.3.2           |
| 0F1                      | Numeric Processor Reset                           | No              | 5.3.3           |
| 1072                     | CPU Clock Control                                 | Yes             | 4.2.4           |
| 1872                     | Bus Timing And Power Down Control                 | Yes             | 5.3.1           |
| 2072                     | Refresh Control, Serial And Parallel Chip Selects | Yes             | 8.1             |
| 2872                     | RTC, PVGA And Disk Chip Selects                   | Yes             | 8.2             |
| 2C72                     | Bank 5 And Bank 4 Start Address                   | Yes             | 6.2.2           |
| 3072                     | Programmable Chip Select Address                  | Yes             | 8.3             |
| 3472<br>3872             | Bank 7 And Bank 6 Start Address                   | Yes             | 6.2.2           |
| 3672<br>3C72             | Memory Control                                    | Yes<br>Yes      | 6.2.1           |
| 4072                     | DMA Shadow Register 1                             | Yes             | 9.13.1<br>6.3.1 |
| 4072                     | DMA Shadow Register 2                             | Yes             | 9.13.2          |
| 4872                     | Bank 1 And Bank 0 Start Address                   | Yes             | 6.2.2           |
| 4C72                     | DMA Shadow Register 3                             | Yes             | 9.13.3          |
| 5072                     | Bank 3 And Bank 2 Start Address                   | Yes             | 6.2.2           |
| 5472                     | SMI Auxiliary Control Register                    | Yes             | 10.10           |
| 5872                     | Split Start Address                               | Yes             | 6.2.3           |
| 5C72                     | Programmable CS2 and CS3 Control Register         | Yes             | 10.11           |
| 6072                     | RAM Shadow And Write Protect                      | Yes             | 6.2.4           |
| 6472                     | Programmable CS2 Address Register                 | Yes             | 10.12           |
| 6872                     | EMS Control And Lower EMS Boundary                | Yes             | 6.4.1           |
| 6C72                     | Programmable CS3 Address Register                 | Yes             | 10.13           |
| 7072                     | PMČ Output Control 7:0                            | Yes             | 9.3             |
| 7472                     | DRAM Size And SMI BAM Begister                    | Yes             | 6.2.6           |
| 7872                     | PMC Output Control 15:8                           | Yes             | 9.3             |
| 7C72                     | SMI I/O Trap Control Register                     | Yes             | 10.2            |
| 8072                     | PMC Timers                                        | Yes             | 9.4             |
| 8472                     | SMI I/O Address Capture Register                  | Yes             | 10.3            |
| 8872                     | PMC Inputs 7:0                                    | Yes             | 9.5             |
| 8C72                     | I/O Data/Memory Address Capture Register Low      | Yes             | 10.4            |
| 9072                     | NMI Status                                        | Yes             | 9.7             |
| 9472                     | I/O Data/Memory Address Capture Register High     | Yes             | 10.5            |
|                          |                                                   |                 | * Tables 8-1:3  |

TABLE 2-1. REGISTER INDEX

| PORT<br>ADDRESS<br>(HEX) | REGISTER NAME                        | LOCK/<br>UNLOCK | SECTION           |
|--------------------------|--------------------------------------|-----------------|-------------------|
| 9872                     | Diagnostic                           | Yes             | 11.1              |
| 9C72                     | SMI I/O Timeout Control Register     | Yes             | 10.7              |
| A072                     | Delay Line                           | Yes             | 11.2              |
| A472                     | SMI I/O Timeout Count Register 1     | Yes             | 10.8              |
| A872                     | Test Enable                          | Yes             | 11.3              |
| AC72                     | SMI I/O Timeout Count Register 2     | Yes             | 10.9              |
| B072                     | Activity Monitor Control             | Yes             | 9.11              |
| B472                     | Noncachable Region 1, Lower Boundary | Yes             | 7.5               |
| B872                     | DMA Control Shadow                   | Yes             | 5.4.15            |
| BC72                     | Noncachable Region 1, Upper Boundary | Yes             | 7.4               |
| C072                     | High Memory Write Protect Boundary   | Yes             | 6.2.5             |
| C472                     | Cache Control Register               | Yes             | 7.3               |
| C872                     | PMC Interrupt Enables                | Yes             | 9.6               |
| CC72                     | Noncachable Region 2, Lower Boundary | Yes             | 7.6               |
| D072                     | Serial/Parallel Shadow Register      | Yes             | 9.8               |
| D472                     | Interrupt Controller Shadow          | Yes             | 9.9               |
| D872                     | Activity Monitor Mask                | Yes             | 9.12              |
| DC72                     | Test Status                          | Yes             | 11.4              |
| E072                     | EMS Page Register Pointer            | No              | 6.4.2             |
| E472                     | Port 70H Shadow                      | No              | 9.10              |
| E872                     | EMS Page Register                    | No              | 6.4.3             |
| F072                     | 48 MHz Oscillator Disable            | Yes             | 8.5, Tables 8-1:3 |
| F472                     | 48 MHz Oscillator Enable             | Yes             | 8.5, Tables 8-1:3 |
| F872                     | Cache Flush                          | Yes             | 7.7               |
| FC72                     | Lock Status                          | Yes             | 2.8.1             |
| F073                     | Lock/Unlock                          | No              | 2.8.2             |

① See Table 5-4. DMA Controller/Channel Function Map

2 See Table 5-6. Interrupt Controller Function Map

## TABLE 2-1. REGISTER INDEX (Continued)

## 3.0 SIGNAL DESCRIPTION

The signals are listed according to their pin number in Table 3-1. The signals are grouped according to their application and described in Table 3-2.



FIGURE 3-1. 160-PIN MQFP PACKAGE

| PIN - NAME     | PIN - NAME                 | PIN - NAME              | PIN - NAME             |
|----------------|----------------------------|-------------------------|------------------------|
| 1 - M/IO       | 41 - PDREF                 | 81 - NC                 | 121 - CLKA/RDYIN/PE    |
| 2 - W/R        | 42 - PMCIN                 | 82 - NC                 | 122 - CPUCLK           |
| 3 - BLE        | 43 - WNRDRAM               | 83 - NC                 | 123 - BUSYCPU          |
| 4 - A1         | 44 - RAS0                  | 84 - IOCK               | 124 - NMI              |
| 5 - ADS        | 45 - LBRDY                 | 85 - IOCHRDY            | 125 - NA               |
| 6 - A20        | 46 - RAS1                  | 86 - ZEROWS             | 126 - INTRQ            |
| 7 - A19        | 47 - CAS0                  | 87 - IOCS16             | 127 - D0               |
| 8 - A18        | 48 - RAS2                  | 88 - MASTER             | 128 - D1               |
| 9 - A17        | 49 - RAS3                  | 89 - MEMCS16            | 129 - D2               |
| 10 - VSS       | 50 - VSS                   | 90 - CLK14              | 130 - VSS              |
| 11 - A16       | 51 - CAS1                  | 91 - VDDAT              | 131 - D3               |
| 12 - A15       | 52 - RA10/CS2              | 92 - MEMW               | 132 - D4               |
| 13 - A14       | 53 - RA9/CS1               | 93 - IOW                | 133 - D5               |
| 14 - A13       | 54 - RA8/CS0               | 94 - IOR                | 134 - D6               |
| 15 - ALE       | 55 - SDT/R[486]            | 95 - LA20               | 135 - VDD              |
| 16 - A12       | 56 - VSS                   | 96 - SA0                | 136 - D7               |
| 17 - A11       | 57 - RA7/ED7               | 97 - MEMR               | 137 - D8               |
| 18 - VSS       | 58 - RA6/ED6               | 98 - REFRESH            | 138 - D9               |
| 19 - VSS       | 59 - SDEN                  | 99 - BALE               | 139 - <u>D10</u>       |
| 20 - RA11      | 60 - NC                    | 100 - SYSCLK            | 140 - NPBUSY           |
| 21 - A10       | 61 - RA5/ED5               | 101 - AEN               | 141 - VSS              |
| 22 - VDD       | 62 - VDD                   | 102 - VDD               | 142 - D11              |
| 23 - A9        | 63 - RA4/ED4               | 103 - LB                | 143 - VDD              |
| 24 - <u>A8</u> | 64 - RA3/ED3               | 104 - VSS               | 144 - D12              |
| 25 - NONCAC    | 65 - NC                    | 105 - EPERQ[VDD_VL]     |                        |
| 26 - A7        | 66 - VDD                   | 106 - NPRST             | 146 - D13              |
| 27 - A6        | 67 - RA2/ED2               | 107 - LOMEG             | 147 - D14              |
| 28 - A5        | 68 - RA1/ED1               | 108 - <u>SMI</u>        | 148 - D15              |
| 29 - <u>A4</u> | 69 - RA0/ED0               | 109 - BHE               | 149 - DT/R[VDDAT_VL]   |
| 30 - FLUSH     | 70 - <u>VSS</u>            | 110 - SMIRDY            | 150 - <u>VSS</u>       |
| 31 - A3        | 71 - RAS4                  | 111 - NPERR             | 151 - DEN1             |
| 32 - A2        | 72 - RAS5                  | 112 - D/C               | 152 - DENO             |
| 33 - IRQSET1   | 73 - CAS2                  | 113 - SMIADS            | 153 - A20GATE          |
| 34 - IRQSET0   | 74 - RAS6                  | 114 - READY             | 154 - CPURES           |
| 35 - MXCTLO    | 75 - RAS7                  | 115 - HOLDA             | 155 - SPKR             |
| 36 - VDD       | 76 - DRQIN                 | 116 - HOLDR             | 156 - VSS              |
| 37 - MXCTL1    | 77 - CAS3                  | 117 - NC                | 157 - A23              |
| 38 - MXCTL2    | 78 - DPH/CS4               | 118 - NC                | 158 - A22              |
| 39 - CSEN      | 79 - DPL/CS3<br>80 - RSTIN | 119 - NC<br>120 - BCLK2 | 159 - A21<br>160 - KEN |
| 40 - DACKEN    | 00 - MOTIN                 |                         |                        |

TABLE 3-1. 160-PIN MQFP - SIGNAL/PIN ASSIGNMENTS

| PIN<br>NUMBER               | MNEMONIC              | I/O    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|-----------------------------|-----------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| INITIALIZATION AND CLOCKING |                       |        |                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| 90                          | CLK14                 | I      | Clock 14 Translate +5<br>CLK14 is derived from a 14.318 MHz crystal and is used internally<br>for the 8254 compatible timers. CLK14 is externally switched to<br>32 KHz during a suspend and resume. For additional informa-<br>tion, see Section 4, Initialization and Clocking.                                                                                     |  |  |  |  |
| 80                          | RSTIN                 | 1      | System Reset In Translate +3<br>RSTIN drives a CMOS input level Schmitt Trigger and is used<br>to reset the entire system at powerup. For additional informa-<br>tion, see Section 4, Initialization and Clocking.                                                                                                                                                    |  |  |  |  |
| 120                         | BCLK2                 | 1      | Bus Clock Translate +3<br>BCLK2 is used to generate an 8 MHz or 10 MHz expansion<br>bus clock. For an 8 MHz bus, BCLK2 is a 16 MHz or 32 MHz<br>input signal. For a 10 MHz bus clock, BCLK2 is a 20 or 40<br>MHz input signal. BCLK2 may also be used to drive the proces-<br>sor clock. For additional information, see Section 4, Initializa-<br>tion and Clocking. |  |  |  |  |
| 121                         | CLKA/<br>RDYIN/<br>PE |        | <b>Clock A/Processor Ready In/Parity Error</b> Translate +3<br>Whether pin 121 is to be used as CLKA, RDYIN or PE is deter-<br>mined by the Memory Control Register at Port Address 3872H.                                                                                                                                                                            |  |  |  |  |
|                             |                       |        | CLKA may be used as an alternate source for CPUCLK clock.<br>For additional information, see Section 4, Initialization and<br>Clocking.                                                                                                                                                                                                                               |  |  |  |  |
|                             |                       |        | RDYIN is used in a discrete cache system and indicates a hit or miss.                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|                             |                       |        | PE indicates a parity error from an external memory controller.                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|                             |                       |        | AT BUS                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 33                          | IRQSET1               | I      | Interrupt Request Set 1 Translate +3<br>IRQSET1, along with MXCTL(2:0), selects one of the of the fol-<br>lowing: A20GT, IRQ1, IRQ(3:7), IRQ12. Refer to Table 5-1 and<br>Figure 5-1.                                                                                                                                                                                 |  |  |  |  |
| Translate +3                |                       |        | be connected to a 3 volt signal bus when the System Controller owered by 3.3 volts.                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Translate +5                | is powered by         | 3.3 vo | connected to a 5 volt signal bus when the System Controller core lts. These signals are internally translated and require that the ected to a $+5$ volt source.                                                                                                                                                                                                       |  |  |  |  |

## **TABLE 3-2. SIGNAL DESCRIPTION**

| PIN<br>NUMBER  | MNEMONIC                   | I/O | DESCRIPTION                                                                                                                                                                                                                                             |    |  |  |  |  |
|----------------|----------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--|--|--|--|
|                | AT BUS (Cont.)             |     |                                                                                                                                                                                                                                                         |    |  |  |  |  |
| 34             | IRQSET0                    | I   | Interrupt Request Set 0 Translate +3<br>IRQSET0, along with MXCTL(2:0), selects one of the follow-<br>ing: ROM8, RESCPU, IRQ8, IRQ(9:11), IRQ14 or IRQ15.<br>Refer to Table 5-1 and Figure 5-1.                                                         | 3  |  |  |  |  |
| 35<br>37<br>38 | MXCTL0<br>MXCTL1<br>MXCTL2 | 0   | Multiplexer Control(0:2) Translate +3<br>MXCTL(0:2), along with DRQIN, DACKEN, IRQSET1,<br>IRQSET0 and PMCIN, control the external multiplexer for the<br>selection of DRQs, DACKs, IRQs, ROM8, A20GT and<br>RESCPU. Refer to Table 5-1 and Figure 5-1. |    |  |  |  |  |
| 39             | CSEN                       | 0   | Chip Select Enable Translate +3<br>When CSEN is asserted, DPH, DPL, and RA10-RA8 are use<br>to generate one of 30 different chip selects. Refer to Table 8-3                                                                                            | d  |  |  |  |  |
| 40             | DACKEN                     | 0   | DACK Enable Translate +3<br>When DACKEN is asserted, MXCTL(2:0) are used to general<br>DACK(7:5), (3:0) and BUS_RST. Refer to Table 5-1 and Figur<br>5-1.                                                                                               | te |  |  |  |  |
| 76             | DRQIN                      | I   | Multiplexed DRQ Inputs Translate +3<br>DRQIN, along with MXCTL(2:0), selects one of the DRQs or<br>CLOCK_DIR_IN. Refer to Table 5-1 and Figure 5-1                                                                                                      | 3  |  |  |  |  |
| 85             | IOCHRDY                    | 1/0 | I/O Channel Ready Translate +5<br>Indicates extra wait states are required for the AT bus cycles.                                                                                                                                                       |    |  |  |  |  |
| 86             | ZEROWS                     | 1   | Zero Wait States Translate +5<br>Indicates the current AT bus cycle can be finished early.                                                                                                                                                              | 5  |  |  |  |  |
| 87             | IOCS16                     | I   | <b>16-Bit I/O Cycle</b><br>Indicates the I/O device on the AT bus is a 16-bit slave.                                                                                                                                                                    | 5  |  |  |  |  |
| 89             | MEMCS16                    | 1   | <b>16-Bit Memory Cycle</b><br>Indicates that the memory device on the AT bus is a 16-bit slave.                                                                                                                                                         | 5  |  |  |  |  |
| 155            | SPKR                       | 0   | <b>Speaker</b> Translate +3 SPKR drives the speaker transistor.                                                                                                                                                                                         | 3  |  |  |  |  |
| 96             | SA0                        | 1/0 | System Address 0 Translate +5                                                                                                                                                                                                                           | ;  |  |  |  |  |
|                |                            |     | When not in Master Mode, SA0 is an output and is asserted by the System Controller to place address 00 on the AT Bus SA0 line.                                                                                                                          |    |  |  |  |  |
|                |                            |     | When in Master Mode, SA0 is an input and is asserted by the Bus Master to place address on A0.                                                                                                                                                          | Э  |  |  |  |  |

| PIN<br>NUMBER | MNEMONIC | I/O | DESCRIPTION                                                                                                                                                                                                                                                           |
|---------------|----------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |          |     | AT BUS (Cont.)                                                                                                                                                                                                                                                        |
| 95            | LA20     | I/O | Early Address 20Translate +5                                                                                                                                                                                                                                          |
|               |          |     | When not in Master Mode, LA20 is an output and is asserted by the System Controller to place address 20 on the AT Bus LA20 line.                                                                                                                                      |
|               |          |     | When in Master Mode, LA20 is an input and is asserted by the Bus Master to place address on A20.                                                                                                                                                                      |
| 88            | MASTER   | I   | MasterTranslate +5MASTER is asserted by the Bus Master to indicate that a Bus<br>Master cycle is occurring. This causes LA20, SA0, MEMR,<br>MEMW, IOR, and IOW to be selected as input signals.                                                                       |
| 15            | ALE      | 0   | Address Latch EnableTranslate +3ALE is used to clock the SA(19:1) address latches.                                                                                                                                                                                    |
| 101           | AEN      | 0   | Address Enable Translate +5<br>AEN is asserted by the System Controller while performing<br>DMA and Refresh cycles.                                                                                                                                                   |
| 59            | SDEN     | 0   | <b>Swap Data Enable</b><br>SDEN enables the data transfer between high and low bytes<br>of the AT Bus.                                                                                                                                                                |
| 98            | REFRESH  | I/O | RefreshTranslate +5As an output, REFRESH is asserted by the System Controllerto refresh memory on the AT Bus.As an input, REFRESH is asserted by the Bus Master in conjunction with MEMR to refresh memory on the AT Bus andDRAM controlled by the System Controller. |
| 107           | LOMEG    | 0   | First Megabyte       Translate +3         LOMEG is asserted when the AT bus address is below       1         1 Mbyte.       Used with MEMR and MEMW to generate SMEMR and SMEMW.                                                                                      |
| 92            | MEMW     | I/O | Memory Write Translate +5<br>MEMW is an output and is asserted by the System Controller<br>when a memory write access to the AT bus is to take place.                                                                                                                 |
|               |          |     | MEMW is an input during Master Mode and is driven by the current Bus Master.                                                                                                                                                                                          |
| 97            | MEMR     | I/O | Memory Read         Translate +5           MEMR is an output and is asserted by the System Controller         when a memory read access to the AT bus is to take place.                                                                                               |
|               |          |     | MEMR is an input during Master Mode and is driven by the current Bus Master.                                                                                                                                                                                          |



| PIN<br>NUMBER | MNEMONIC       | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
|---------------|----------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|               | AT BUS (Cont.) |     |                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| 93            | IOW            | I/O | I/O Write Translate +5<br>IOW is an output and is asserted by the System Controller<br>during processor or DMA access to indicate that an I/O write<br>operation is to take place on the AT bus.                                                                                                                                                                                                                         |  |  |  |  |  |
|               |                |     | IOW is an input during Master Mode and is driven by the current Bus Master.                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| 94            | IOR            | I/O | I/O Read Translate +5<br>IOR is an output and is asserted by the System Controller<br>during processor or DMA access to indicate that an I/O read<br>operation is to take place on the AT bus.                                                                                                                                                                                                                           |  |  |  |  |  |
|               |                |     | IOR is an input during Master Mode and is driven by the current Bus Master.                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| 55            | SDT/R[486]     | I/O | Swap Data Transmit/ReceiveTranslate +3SDT/ $\overline{R}$ controls the direction of the buffer between the low byteand high byte of the AT bus.SDT/ $\overline{R}$ is tristated and pulled upby a 50K pullup resistor internal to the WD7855/LV whenRSTIN at pin 80 is asserted.SDT/ $\overline{R}$ pin may be forced low atreset with a 5K pulldown resistor, or an open collector or tris-tate driver driven by RSTIN. |  |  |  |  |  |
|               |                |     | SDT/ $\overline{R}$ Mode - Output<br>Forcing SDT/ $\overline{R}$ high while $\overline{RSTIN}$ is low selects the SDT/ $\overline{R}$<br>mode. Holding SDT/ $\overline{R}$ high as $\overline{RSTIN}$ goes high maintains the<br>SDT/ $\overline{R}$ mode.                                                                                                                                                               |  |  |  |  |  |
|               |                |     | When SDT/ $\overline{R}$ is high, it directs data from the low byte of the AT Bus to the high byte.                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|               |                |     | When SDT/ $\overline{R}$ is low, it directs data from the high byte of the AT bus to the low byte.                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|               |                |     | 80486 Mode - Input<br>Forcing SDT/R low while RSTIN is low selects the 80486<br>mode.<br>Holding SDT/R low as RSTIN goes high, maintains the 80486<br>mode.                                                                                                                                                                                                                                                              |  |  |  |  |  |
|               |                |     | Selecting 80486 mode sets the SRC bit in Port 1072H to 1.<br>This causes CLKA at pin 121 to be the default processor clock<br>source input.                                                                                                                                                                                                                                                                              |  |  |  |  |  |

| PIN<br>NUMBER | MNEMONIC           | I/O | DESCRIPTION                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|---------------|--------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|               | AT BUS (Cont.)     |     |                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| 149           | DT/R<br>[VDDAT_VL] | I/O | Data Transmit/ReceiveTranslate +3DT/R controls the direction of the AT Data Bus D(15:00).                                                                                                                                                                                           |  |  |  |  |  |
|               |                    |     | When DT/ $\overline{R}$ is high, data is directed to the AT Bus. When DT/ $\overline{R}$ is low, data is transferred from the AT bus.                                                                                                                                               |  |  |  |  |  |
|               |                    |     | <b>VDDAT_VL</b><br>When the AT Bus signals are powered by 3.3 volts, pin 149<br>must be connected to a 20K pull-down resistor. If no pull-down<br>resistor is connected, a 5 volt AT Bus is enabled. The status of<br>this strapping may be read at Port Address CC72H bit 02 (BS). |  |  |  |  |  |
| 151           | DEN1               | 0   | Data Bus Enable 1Translate +3When asserted, DEN1 enables the high order byte data buffer.                                                                                                                                                                                           |  |  |  |  |  |
| 152           | DENO               | 0   | Data Bus Enable 0Translate +3When asserted, DEN0 enables the low order byte data buffer.                                                                                                                                                                                            |  |  |  |  |  |
| 100           | SYSCLK             | 0   | System ClockTranslate +5The maximum frequency is 10 MHz.                                                                                                                                                                                                                            |  |  |  |  |  |
|               |                    |     | In asynchronous bus mode, SYSCLK is equal to BCLK2<br>divided by two when BCLK2 is less than 28 MHz, and divided<br>by four when BCLK2 is greater than 28 MHz.                                                                                                                      |  |  |  |  |  |
|               |                    |     | In synchronous bus mode, SYSCLK is equal to CPUCLK divided by two or four, depending on the programming.                                                                                                                                                                            |  |  |  |  |  |
| 99            | BALE               | 0   | AT Bus Address Latch Enable Translate +5<br>Address Latch Enable for the AT bus. BALE is synchronous<br>with the Bus Clock (BCLK2).                                                                                                                                                 |  |  |  |  |  |
| 84            | IOCK               | I   | I/O Channel Check Translate +5<br>When asserted, IOCK indicates a bus or memory error is on<br>the AT bus and generates an NMI to the processor.                                                                                                                                    |  |  |  |  |  |
|               |                    | МА  | IN PROCESSOR CONTROL                                                                                                                                                                                                                                                                |  |  |  |  |  |
| 45            | LBRDY              | I   | Local Bus Ready Translate +3<br>Local bus cycle ready signal. LBRDY can be used by an exter-<br>nal look-aside cache controller to signal cache hits.                                                                                                                               |  |  |  |  |  |
| 103           | LΒ                 | 1   | Local Bus Translate +3<br>Local bus cycle request signal. LB allows an alternate device<br>to respond to a cycle normally mapped to the AT Bus.                                                                                                                                     |  |  |  |  |  |
| 108           | SMI                | I/O | System Management Interrupt Translate +3<br>SMI request to the processor. This mode of operation is<br>selected by bit 13 at Port Address C472H.                                                                                                                                    |  |  |  |  |  |

| PIN<br>NUMBER | MNEMONIC | I/O    | DESCRIPTION                                                                                                                                                                                                                                  |
|---------------|----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |          | MAIN I | PROCESSOR CONTROL (Cont.)                                                                                                                                                                                                                    |
| 109           | BHE      | I/O    | Bus High Enable Translate +3<br>As an input, BHE indicates a transfer of the high byte on the<br>processor data bus. BHE is an output during DMA transfers.                                                                                  |
| 110           | SMIRDY   | 0      | <b>System Management Interrupt Ready</b> Translate +3<br>SMIRDY provides a ready signal to the processor during SMI<br>cycles. SMIRDY is asserted according to the SMI CPU mode<br>selected. This pin is not used by Cx486SLC (see pin 114). |
| 112           | D/C      | I      | <b>Data /Control</b> Translate +3 D/C is asserted by the CPU to indicate the status of the current instruction cycle.                                                                                                                        |
| 1             | M/IO     | I/O    | Memory or I/O         Translate +3           When high, M/IO         indicates a processor memory cycle           When low, M/IO         indicates a processor I/O cycle.                                                                    |
|               |          |        | When enabled during DMA or Master cycles, the System Con-<br>troller drives this signal to maintain Cache coherency.                                                                                                                         |
| 5             | ADS      | I/O    | Address Strobe Translate +3<br>ADS signal from the processor initiates all memory and I/O<br>cycles in the System Controller.                                                                                                                |
|               |          |        | When enabled during DMA or Master cycles, the System Con-<br>troller drives this signal to maintain Cache coherency.                                                                                                                         |
| 113           | SMIADS   | I      | System Management Interrupt Address Strobe Translate +3<br>For supported CPU's SMIADS indicates that the cycle is<br>directed to SMI memory space.                                                                                           |
| 2             | W/R      | I/O    | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$                                                                                                                                                                                        |
|               |          |        | When $W/\overline{R}$ is high, a write to memory occurs. When $W/\overline{R}$ is low, a read from memory occurs.                                                                                                                            |
|               |          |        | When operating with cached processors, W/R is an output sig<br>nal used to invalidate the internal CPU cache line during DMA<br>or Master mode memory write cycles.                                                                          |
| 114           | READY    | 0      | Processor Ready Translate +3<br>READY is an output to the processor signalling the completion of<br>a cycle. For CPUs that do not have a separate SMIRDY pin, such<br>as Cx486SLC, this signal is used for both SMI and non-SMI cycles       |
| 116           | HOLDR    | 0      | Hold Request Translate +3<br>HOLDR is an output to the Processor requesting control of the<br>CPU local bus.                                                                                                                                 |

10

| PIN<br>NUMBER                                                             | MNEMONIC                                                                                     | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| MAIN PROCESSOR CONTROL (Cont.)                                            |                                                                                              |     |                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| 115                                                                       | HOLDA                                                                                        | I   | Hold AcknowledgeTranslate +3HOLDA is a response from the processor for the Hold Request.                                                                                                                                                                                                                                            |  |  |  |  |  |
| 122                                                                       | CPUCLK                                                                                       | I/O | <b>Processor Clock</b><br>Translate +3<br>The speed of CPUCLK and whether it is to be an input or out-<br>put, is selected by the CPU Clock Control Register at Port Ad-<br>dress 1072H. It is normally selected as an output to drive the<br>processor but may be selected as an input from an external<br>processor clock driver. |  |  |  |  |  |
| 124                                                                       | NMI                                                                                          | 0   | Non-maskable Interrupt Translate +3<br>Processor non-maskable interrupt cycle request.                                                                                                                                                                                                                                              |  |  |  |  |  |
| 125                                                                       | NA                                                                                           | 0   | <b>Next Address</b> Translate +3<br>NA is asserted by the System Controller to enable the CPU to<br>operate in the Pipeline mode.                                                                                                                                                                                                   |  |  |  |  |  |
| 126                                                                       | INTRQ                                                                                        | 0   | Interrupt Request Translate +3<br>Processor interrupt cycle request.                                                                                                                                                                                                                                                                |  |  |  |  |  |
| 154                                                                       | CPURES                                                                                       | 0   | Main Processor ResetTranslate +3CPURES is a synchronous processor reset signal.                                                                                                                                                                                                                                                     |  |  |  |  |  |
| 157:159<br>6:9<br>11:14<br>16:17<br>21<br>23:24<br>26:29<br>31:32<br>4, 3 | A(23:21)<br>A(20:17)<br>A(16:13)<br>A(12:11)<br>A10<br>A(9:8)<br>A(7:4)<br>A(3:2)<br>A1, BLE | I/O | Processor Address A(23:A01)<br>Bus Low Enable (A0) Translate +3<br>A(23:1) and BLE are address lines from the processor.<br>During DMA or Master cycles, the lines are driven by the Sys-<br>tem Controller to represent the current memory address.                                                                                |  |  |  |  |  |
|                                                                           |                                                                                              | NUM | ERIC PROCESSOR CONTROL                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| 140                                                                       | NPBUSY                                                                                       | I   | Numeric Processor BusyTranslate +3NPBUSY is the busy signal from the numeric processor.                                                                                                                                                                                                                                             |  |  |  |  |  |
| 105                                                                       | EPERQ<br>[VDD_VL]                                                                            | 0   | <b>Extend Processor Extension Request</b> Translate +3<br>EPERQ extends PERQ to the 80386SX for IRQ13 handling.                                                                                                                                                                                                                     |  |  |  |  |  |
|                                                                           |                                                                                              |     | <b>VDD_VL</b><br>When the System Controller core signals are powered at 3.3 volts, pin 105 must be connected to a 20K pull-down resistor. When no pull-down resistor is connected, a 5 volt core is enabled. The status of this strapping may be read at port address CC72H bit 03 (CS).                                            |  |  |  |  |  |
| 106                                                                       | NPRST                                                                                        | 0   | Numeric Processor ResetTranslate +3Reset to the numeric processor 80387SX.                                                                                                                                                                                                                                                          |  |  |  |  |  |



| PIN<br>NUMBER                                          | MNEMONIC                                                                             | I/O | DESCRIPTION                                                                                                                                                                                                                               |                                        |  |  |  |  |
|--------------------------------------------------------|--------------------------------------------------------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--|--|--|--|
|                                                        | NUMERIC PROCESSOR CONTROL (Cont.)                                                    |     |                                                                                                                                                                                                                                           |                                        |  |  |  |  |
| 111                                                    | NPERR                                                                                | I   | Numeric Processor Error<br>Error signal from the numeric processor 80387S                                                                                                                                                                 | Translate +3<br>X.                     |  |  |  |  |
| 123                                                    | BUSYCPU                                                                              | 0   | Coprocessor Busy<br>Coprocessor Busy signal to the processor.                                                                                                                                                                             | Translate +3                           |  |  |  |  |
|                                                        |                                                                                      |     | DATA BUS                                                                                                                                                                                                                                  |                                        |  |  |  |  |
| 78                                                     | DPH/CS4                                                                              | I/O | <b>Data Parity High Byte [Chip Select 4]</b><br>For DRAM cycles, DPH is the high byte parity bit<br>cycle, CS4 is bit 4 of the encoded chip select bus                                                                                    | Translate +3<br>. For I/O<br>3.        |  |  |  |  |
| 79                                                     | DPL/CS3                                                                              | I/O | <b>Data Parity Low Byte [Chip Select 3]</b><br>For DRAM cycles, DPL is the low byte parity bit.<br>CS3 is bit 3 of the encoded chip select bus.                                                                                           | Translate +3<br>For I/O cycle,         |  |  |  |  |
| 148:146<br>144<br>142<br>139:136<br>134:131<br>129:127 | D(15:13)<br>D12<br>D11<br>D(10:7)<br>D(6:3)<br>D(2:0)                                | I/O | <b>Data Bits (15:0)</b><br>The Data Bits are connected directly to the Local<br>processors, DRAM data and AT Bus data transce                                                                                                             | Translate +3<br>and Numeric<br>eivers. |  |  |  |  |
|                                                        |                                                                                      | ME  | MORY AND EMS CONTROL                                                                                                                                                                                                                      |                                        |  |  |  |  |
| 25                                                     | NONCAC                                                                               | I   | Noncacheable<br>Externally decoded non-cacheable region.                                                                                                                                                                                  | Translate +3                           |  |  |  |  |
| 30                                                     | FLUSH                                                                                | 0   | Flush<br>Flush signal to external (CPU) cache controller<br>asserted by writing any data to port address F87                                                                                                                              |                                        |  |  |  |  |
| 43                                                     | WNRDRAM                                                                              | 0   | Write Not Read To DRAM<br>Write Not Read signal to DRAM.                                                                                                                                                                                  | Translate +3                           |  |  |  |  |
| 20<br>52<br>53<br>54                                   | RA11<br>RA10/CS2<br>RA9/CS1<br>RA8/CS0                                               | 0   | DRAM Address Bits 11:8<br>Chip Select Bits 2:0<br>The DRAM Address Bus is multi-functional. Duri<br>cycles, RA(11:0) select the DRAM row and colum                                                                                        |                                        |  |  |  |  |
| 57<br>58<br>61<br>63<br>64<br>67<br>68<br>69           | RA7/ED7<br>RA6/ED6<br>RA5/ED5<br>RA4/ED4<br>RA3/ED3<br>RA2/ED2<br>RA1/ED1<br>RA0/ED0 | I/O | DRAM Address Bits 7:0<br>EDATA Bits 7:0<br>During I/O cycles, CS(2:0), along with CS4 and C<br>decoded by external logic to one of 32 possible C<br>ED(7:0) represents the data from such devices a<br>board Controller on the EDATA bus. | Chip Selects.                          |  |  |  |  |

| PIN<br>NUMBER                                            | MNEMONIC                                                     | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|----------------------------------------------------------|--------------------------------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| MEMORY AND EMS CONTROL (Cont.)                           |                                                              |     |                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 75<br>74<br>72<br>71<br>49<br>48<br>46<br>44             | RAS7<br>RAS6<br>RAS5<br>RAS4<br>RAS3<br>RAS2<br>RAS1<br>RAS0 | 0   | <b>Row Address Strobe 7:0</b> Translate +3<br>RAS7:0 provide control of up to eight banks of 16 bit memory<br>without external drivers. The outputs are strength controlled to<br>provide optimum drive over process and load. The assertion<br>of RAS signals is impacted by the programmed configuration<br>of memory allowing for 2-way page interleave. |  |  |  |  |
| 77<br>73<br>51<br>47                                     | CAS3<br>CAS2<br>CAS1<br>CAS0                                 | , 0 | <b>Column Address Strobe 3:0</b> Translate +3 CAS(3:0) are used to separately enable the upper and lower bytes of the active banks.                                                                                                                                                                                                                         |  |  |  |  |
| 153                                                      | A20GATE                                                      | 0   | A20 Gate Translate +3<br>A20 Gate signal to external cache controller.                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 160                                                      | KEN                                                          | 0   | Cache Enable         Translate +3           When asserted, KEN signals non-cacheable regions decoded         by the System Controller to the CPU cache controller.                                                                                                                                                                                          |  |  |  |  |
|                                                          | POWER MANAGEMENT CONTROL                                     |     |                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 41                                                       | PDREF                                                        | I   | Power-down RefreshTranslate +3PDREF is a 64 KHz signal from the WD76C20.During power-down, PDREF is passed internally to pin 98 (REFRESH).                                                                                                                                                                                                                  |  |  |  |  |
| 42                                                       | PMCIN                                                        | I   | Power Management Control InputTranslate +3PMCIN is used to sample eight PMC inputs selected by<br>MXCTL(2:0). See Table 5-1 and Figure 5-1.                                                                                                                                                                                                                 |  |  |  |  |
|                                                          |                                                              |     | MISCELLANEOUS                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| 10, 18, 19,<br>50, 56, 70,<br>104, 130,<br>141, 150, 156 | VSS                                                          | I   | Ground                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 91                                                       | VDDAT                                                        | I   | 5 Volts Power for signals interfaced to 5 volt busses.                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 22, 36, 62,<br>66, 102, 135,<br>143                      | VDD                                                          | 1   | 3.3 volt or 5 Volt power (core)                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 60, 65, 81,<br>82, 83, 117,<br>118, 119, 145             | N. C.                                                        |     | Not connected. Reserved for future use.                                                                                                                                                                                                                                                                                                                     |  |  |  |  |

## 4.0 INITIALIZATION AND CLOCKING

This section describes the system Master Reset (RSTIN) operation, control of internal clock (CLK14), bus clock (SYSCLK) and the processor clock (CPUCLK).

### 4.1 POWER UP RESET

The system reset signal, RSTIN, is generated externally at power up and is used to reset the entire system. When asserted, the System Controller outputs the CPURES signal to reset the Main Processor. At this time the System Controller also resets the AT bus by asserting DACKEN and MXCTL(2:0) = 100, which are decoded externally as BUS RST (DACK4), see sections 5.1, 5.1.1, Table 5-1 and Figure 5-1. An external RC circuit can be used to extend the time that RSTIN is asserted until the power supply reaches a proper level. CPURES and the AT bus reset signals are de-asserted 84 clock pulses after RSTIN reaches its switching threshold. During RSTIN with BUSYCPU asserted the processor may perform its self-test operation immediately following the power up reset.

## 4.2 CLOCKING

The System Controller makes use of five clocks, CLK14, BCLK2, CPUCLK, CLKA and SYSCLK. Figure 4-1 shows how the clocks interact with each other and the register used to select the clock and speed.

#### 4.2.1 Internal Clock (CLK14)

CLK14 is an input signal from a 14.318 MHz crystal and is used for the control of the 8254 compatible timers. CLK14 is switched by the System Controller to 32 KHz during save and resume operations.

#### 4.2.2 System Bus Clock (SYSCLK)

The AT bus is driven by the SYSCLK, which is derived from either the BCLK2 or CPUCLK, as selected by the Bus Timing Register at Port Address 1872H. SYSCLK is always one half or one fourth the value of the selected input clock (refer to Figure 4-1).

### 4.2.3 Processor Clock (CPUCLK)

The processor clock may be either an output or input, depending on whether the System Controller generates CPUCLK or an external oscillator is used. In portable applications CPU clock is most likely an output to allow AUTOFAST and Stop clock modes. At lower speeds, the System Controller may use BCLK2 to generate CPUCLK or, in a system without discrete cache, the System Controller may use CLKA to generate CPUCLK.

During reset, CPUCLK is an output.

If the CPUCLK is initially placed in the input mode it may be changed to the output mode by writing to the PMC Control Register at Port Address 7872H. The PMC control output 0 tristates the external clock oscillator. A processor reset (CPURES) is automatically generated during the clock switching process.

When the CPUCLK is an output, it may be stopped by SCHH or SCH (CPU Clock Control Register - bits 01 or 00, at Port Address 1072H) or divided down by CLK\_SPD (bits 14:12). When CPUCLK is stopped it is in phase two of the 80386SX. CPUCLK is restarted by an NMI or IRQ interrupt, qualified by the normal NMI and IRQ masking circuitry or by an NMI generated PMC logic.

There are two methods for slowing the processor execution rate to provide software compatibility with programs expecting a particular CPU speed, such as game software. One method is to divide the CPUCLK by a factor of 2, 4 or 8. Dividing the clock rate may also have an effect on the CPU power consumption, so CLK\_SPD also provides some choices of clock duty cycle. The other method can be used when the CPUCLK is an output or input and generated by an external oscillator. In this case, EXT\_HOLD is used to extend the hold request time to the processor after every refresh.

In a system without a cache or external memory controller, CLKA is used in place of the BCLK2. This choice is determined by SRC (CPU Clock Control Register bit 15 at Port Address 1072H). SRC is set automatically at power up reset.



 $\sim$ 

INITIALIZATION AND CLOCKING

## 4.2.4 CPU Clock (CPUCLK) Control Register

Port Address 1072H - Read and Write

| 15  | 14      | 13 | 12          | 11  | 10   | 09  | 08 |
|-----|---------|----|-------------|-----|------|-----|----|
| SRC | CLK_SPD |    | AUT_<br>FST | ALT | CLK_ | SPD |    |

| 07       | 06 | 05 | 04 | 03 | 02   | 01  | 00 |
|----------|----|----|----|----|------|-----|----|
| EXT_HOLD |    |    |    |    | scнн | SCH |    |
|          |    |    |    |    |      |     |    |

| Signal<br>Name | De <u>fault</u><br>At RSTIN |
|----------------|-----------------------------|
| SRC            | 0/1                         |
| CLK_SPD        | 000/001                     |
| AUT FST        | 0                           |
| ALT CLK SPD    | 000                         |
| EXTEND HOLD    | 0000                        |
| Bits 03, 02    | None                        |
| SCH            | 0                           |
| SCHH           | 0                           |

Bit 15 - SRC, CPUCLK Clock Source

When CPUCLK is selected as an output by bits 14 through 12, SRC determines whether it is to be driven by BCLK2 or CLKA.

#### **Default Value**

SRC is set to 0 and BLCK2 is used as the CPUCLK clock source if CLKA does not change state within 64 clocks after RSTIN is de-asserted.

SRC is set to 1 and CLKA is used as the CPUCLK clock source if CLKA changes state within 64 clocks after RSTIN is de-asserted, or when operating in the 80486 Mode. The 80486 Mode is selected by holding SDT/R low during RSTIN transition from low to high.

SRC = 0 -

BCK2 is the CPUCLK source.

SRC = 1 -

CLKA is the CPUCLK source.

### Bits 14:12 - CLK\_SPD, CPUCLK Clock Speed

CLK SPD determines whether CPUCLK is to be an input or output. When selecting CPUCLK as an output. CLK SPD also determines the divisor and duty cycle values. The CLK SPD \*defaults to 000 or 001 at power up. Changing the CPUCLK from an input (CLK SPD = 000) to an output automatically asserts the processor reset (CPURES) and the CPUCLK Driver Enable from the PMC latch is forced low, tristating the external clock oscillator. One millisecond later. CPUCLK becomes active as an output. One millisecond and 16 CPUCLK clocks (or one millisecond) later, the CPURES is de-asserted. This method allows switching the clock source while tolerating glitches in the CPUCLK, generated due to the clock driver not being able to synchronously switch the clock. The one millisecond and 16 clocks or one millisecond selection is made through the Diagnostic Register at Port 9872H.

## CLK\_SPD

14 13 12

| 0 | 0 | 0 - | CPUCLK pin is an input,      |
|---|---|-----|------------------------------|
|   |   |     | speed determined by external |
|   |   |     | driving source               |
|   |   |     | (* Default value).           |

- 0 0 1 CPUCLK pin is an output, source divided by 1 (\* Default value).
- 0 1 0 OUT, source divided by 2.
- 0 1 1 OUT, source divided by 4, 25% duty cycle.
- 1 0 0 OUT, source divided by 4, 75% duty cycle.
- 1 0 1 OUT, source divided by 8, 12% duty cycle.
- 1 1 0 OUT, source divided by 8, 88% duty cycle.
- \* Based upon the value of CLOCK\_DIR\_IN at power up (refer to Table 5-1, Figure 5-1 and section 5.1.2).

#### Bit 11 - AUT\_FST, Automatic Processor Clock Speed Switching

When automatic CPUCLK switching is enabled, the processor clock is switched between high and low clock speeds, depending upon activity. If the external TURBO signal is de-asserted when auto switching is enabled, the CPUCLK is normally at the alternate clock or slower rate. When speedup activity occurs, the clock speed switches to the nominal clock rate, normally the higher, for a period of time determined by Table 4-2. When no further activity occurs, the clock speed switches back down to the alternate speed. If the external TURBO signal is asserted, the clock rate is set to the nominal clock rate specified by the CLK\_SPD field.

A halt state also causes the clock rate to slow, unless the SCHH or SCH field is programmed to stop the clock. The clock restarts or returns to the faster rate when any interrupt occurs.

Table 4-2 shows the activity that triggers a higher clock rate.

 $AUT_FST = 0 -$ 

Automatic Clock Switching is disabled. TURBO determines whether CLK\_SPD or ALT\_CLK\_SPD is to be used as the CPU clock. Refer to Table 4-1 for the appropriate selection, as determined by TURBO.

AUT\_FST = 1 -

Automatic CPUCLK Switching between CLK\_SPD and ALT\_CLK\_SPD is enabled when TURBO is de-asserted. CLK\_SPD is selected when TURBO is asserted. Refer to Table 4-1. The EXT\_HOLD field must be 0000 when AUT FST = 1.

| TURBO | AUTO_FST | CPU CLOCK SPEED        |
|-------|----------|------------------------|
| 0     | 0        | CLK_SPD                |
| 0     | 1        | CLK_SPD                |
| 1     | 0        | ALT_CLK_SPD            |
| 1     | 1        | CLK_SPD or ALT_CLK_SPD |

TABLE 4-1. CLOCK SWITCH SELECTION

| SPEEDUP ACTIVITY                                                                           | TIME PERIOD                            |
|--------------------------------------------------------------------------------------------|----------------------------------------|
| Hard disk interrupt,<br>Hard disk or numeric<br>processor I/O, SCSI,<br>floppy, port B I/O | 1 second                               |
| Keyboard interrupt                                                                         | 1 second or until<br>next video access |
| Video access or processor reset                                                            | 1 millisecond                          |
| Any NMI or IRQ interrupt,<br>except keyboard or hard<br>disk                               | 1 millisecond                          |

# TABLE 4-2. SPEEDUP ACTIVITY

Bits 10:08 - ALT\_CLK\_SPD, Alternate Clock Speed

ALT\_CLK\_SPD 10 09 08

- 0 0 CPUCLK unchanged from CLK\_SPD.
- 0 0 1 Equals source.
- 0 1 0 Equals source div by 2.
- 0 1 1 Equals source div by 4,
- 25% duty cycle. 1 0 0 - Equals source div by 4.
  - 0 0 Equals source div by 4, 75% duty cycle.
- 1 0 1 Equals source div by 8, 12% duty cycle.
- 1 1 0 Equals source div by 8, 88% duty cycle.

# Bits 07:04 - EXT\_HOLD, Extend Processor Hold

Processor execution may be slowed for software compatibility by extending the processor hold request after refresh cycles. If the external TURBO signal is asserted, EXT\_HOLD is forced to 0000. When the external TURBO signal is de-asserted, the EXT\_HOLD returns to its programmed value, allowing an external TURBO switch to slow the processing speed. EXT\_HOLD

07 06 05 04

- 0 0 0 0 No hold extension
- 0 0 0 1 1  $\mu$ s hold after refresh.
- 0 0 1 0 2  $\mu$ s hold after refresh.
- 0 0 1 1 3  $\mu$ s hold after refresh.
- 0 1 0 0 4  $\mu s$  hold after refresh.

\$

- 1 1 0 1 13  $\mu$ s hold after refresh.
- 1 1 1 0 14  $\mu$ s hold after refresh.
- 1 1 1 1 15 µs hold after refresh.
- Bits 03:02 Reserved for future use, must be set to zero
- Bit 01 SCHH, Stop CPUCLK at next Halt and Hold.

SCHH is applicable only for Am386SXL or other static type processors in which the clock may be stopped. This option should only be used when the clock source is the WD7855 rather than an external oscillator.

Any unmasked processor interrupt, or NMI, restarts the CPUCLK. The SCHH bit remains set and the clock will be stopped again if a halt and hold condition is detected.

SCHH = 0 -

Normal processor clock.

SCHH = 1 -

Stop processor clock at next halt and hold cycle.

Bit 00 - SCH, Stop CPUCLK at next Hold

SCH is applicable only for Am386SXL or other static type processors in which the clock may be stopped. This option should only be used when the clock source is the WD7855 instead of an external oscillator.

Any unmasked processor interrupt, or NMI, restarts the CPUCLK and sets the SCH bit to zero. DRAM refresh continues while the processor clock is stopped.

SCH = 0 -

Normal processor clock.

SCH = 1 -

Stop processor clock at next processor hold cycle.

# 5.0 AT BUS

This section describes the logic required to control the interrupts and timing between the AT bus and the System Controller.

# 5.1 INTERRUPT MULTIPLEXING

To reduce the number of pins required, the System Controller generates and outputs the MXCTL(2:0) and DACKEN signals used by external logic to multiplex the DACKs, DRQs and IRQs down to single inputs. See Figure 5-1.

MXCTL(2:0) are set to 100 during a System Reset (RSTIN) to provide a Bus Reset (BUS\_RST), and to determine the ROM width (ROM8) and processor clock (CPUCLK) pin direction. See Table 5-1.

# 5.1.1 Data Acknowledge DACK(7:5), (3:0)

For desktop systems, either a Western Digital WD7615 or a 74F138 3-to-8 Decoder uses MXCTL(2:0) to generate the DACK(7:5) and DACK(3:0), which are applied to the AT bus. The unused combination develops the AT BUS\_RST (bus reset). For Laptop systems a WD7625 or 74ACT138 3-to-8 Decoder is used instead of the WD7615 or 74F138, 3-to-8 Decoder. The decoder is enabled by the DACKEN signal from the System Controller.

#### 5.1.2 Data Request DRQIN

The MXCTL(2:0) signals are used to develop the DRQIN signal received by the System Controller by an external 74F151 8-to-1 Multiplexer for desktop systems, or by a 74ACT151 8-to-1 Multiplexer for laptop systems. The MXCLT(2:0) signals are held stable during DMA transfers. A Western Digital WD7615 may be used in place of the 74F151 and a WD7625 in place of the 74ACT151.

Immediately following a System Reset (RSTIN), DRQIN input 100 is sampled. If low, the processor clock (CPUCLK) pin is an output. If high, the CPUCLK starts as an output but is switched to an input shortly after RSTIN is de-asserted. See Table 5-1 and Figure 5-1. This controls the default value of CLK\_SPD in the CPU Clock (CPUCLK) Control Register at Port 1072H. See section 4.2.4.

#### 5.1.3 Interrupt Requests

The Interrupt Requests are multiplexed by the WD76C30. The multiplexing is performed as shown in Table 5-1 and Figure 5-1, and provides the System Controller with the IRQSET1 and IRQSET0 signals.

DRQIN, IRQSET1 and IRQSET0 are sampled by the System Controller at every rising edge of SYSCLK2. This allows all DMA, DRQ and IRQ lines to be sampled within 500 ns, when SYSCLK is 8 MHz.

The ROM8 input is sampled at the completion of a RSTIN to determine ROM data width (ROM8). The RESCPU and A20GT inputs come from the 8042 keyboard controller.

### 5.1.4 AT Address Bus, Data Bus and Terminal Count (TC) Signal

The AT Address Bus SA(19:00) and  $\overline{\text{BLE}}$  are generated from A(19:00) with external latches and tristate buffers.

The AT Data Bus SD(15:00) uses D(15:00) and external bidirectional buffers.

The TC signal is generated by the WD76C20 when DACKEN and CSEN are both asserted.

#### 5.2 POWER MANAGEMENT CONTROL PMCIN

The power control signals are placed on the PMCIN input pin by way of an 8-to-1multiplexer, controlled by the MXCTL(2:0) signals from the System Controller. In the WD7855/LV, the external 8:1 MUX is always used. See Figure 5-1. Bits 14 and 13 of Port 1872H (Section 5.3) control the power down of the processor and peripheral.

| MXCTL<br>210 | DRQIN            | DACKEN  | IRQSET0 | IRQSET1 | PMCIN                   |  |  |
|--------------|------------------|---------|---------|---------|-------------------------|--|--|
| 000          | DRQ0             | DACK0   | IRQ8    | IRQ12   | TURBO                   |  |  |
| 001          | DRQ1             | DACK1   | IRQ9    | IRQ1    | PROC_PWR_GOOD           |  |  |
| 010          | DRQ2             | DACK2   | IRQ10   | A20GT   | LCL_REQ or User Defined |  |  |
| 011          | DRQ3             | DACK3   | IRQ11   | IRQ3    | User Defined            |  |  |
| 100          | CLOCK_<br>DIR_IN | BUS_RST | ROM8    | IRQ4    | User Defined            |  |  |
| 101          | DRQ5             | DACK5   | RESCPU  | IRQ5    | User Defined            |  |  |
| 110          | DRQ6             | DACK6   | IRQ14   | IRQ6    | User Defined            |  |  |
| 111          | DRQ7             | DACK7   | IRQ15   | IRQ7    | User Defined            |  |  |

TABLE 5-1. MXCTL(2:0) DECODING





10

# 5.3 NUMERIC PROCESSOR

#### 5.3.1 Numeric Processor Busy, Bus Timing, and Power Down Register

Port Address 1872H - Read and Write

| 15 | 14         | 13  | 12 | 11   | 10   | 09  | 08   |
|----|------------|-----|----|------|------|-----|------|
|    | PRO_<br>PD | FPD |    | BUS_ | _MOD | BRQ | _DEL |

| 07   | 06   | 05        | 04        | 03 | 02  | 01 | 00  |
|------|------|-----------|-----------|----|-----|----|-----|
| BAK_ | _DEL | WSI<br>16 | WSM<br>16 | WS | 518 | ws | SM8 |

 
 Signal Name
 Default At RSTIN

 PRO\_PD
 0

 FPD
 0

 BUS\_MOD
 00

 BRQ\_DEL
 00

 BAK\_DEL
 11

 WSI\_16
 0

 WSM8
 10

Bit 15 - Ignored by the System Controller, may be 0 or 1.

#### Bit 14 - PRO\_PD, Processor Power Down

When PRO\_PD has been changed from zero to one, a power down sequence for the 80386SX processor is initiated at the next Halt State and the expansion bus continues to operate normally. The processor should not be powered down if DMA cycles are likely to occur. When PRO\_PD is set and a halt state occurs, the processor inputs are ignored and appear to the WD7855/LV to be in the passive state.

The input buffers connected to the processor signals do not consume power even if the processor signals do not reach ground. The internal pullups on inputs connecting to the processor are disabled to reduce power. PMC output 5 from Port 7072H (Processor Power Down) is set. This can be used to control the power transistor and turn off the power to the processor. All outputs going to the processor are tristated.

When an unmasked interrupt, DRQ or NMI occurs, PMC output 5 is reset, re-powering the processor. A voltage comparator should be used to generate a Processor Power Good (PPG) signal. The PPG signal is sampled by bit 01 of the PMC Input Register at Port Address 8872H. When PPG is high, the outputs to the processor are driven and the processor is reset.

#### PRO\_PD = 0 -

Normal processor power.

PRO\_PD = 1 -

Start processor power down sequence.

#### Bit 13 - FPD, Full Power-down

When FPD equals one and a halt state occurs, all processor and peripheral outputs except the PMC, DRAM controls and RA/ED bus are tristated and all inputs except RSTIN, CLK14 and PMC inputs are ignored. CAS before RAS refresh is performed if enabled by Port 2072H. All circuitry except the PMC and refresh timer logic is stopped and PMC output 7 (Full Power-down) from Port 7072H is set. This enables the powering down of all chips except DRAM, WD7855/LV, WD76C20, WD76C30 and WD90C2X Video Controller. The WD76C20 provides PDREF (a 64 KHz refresh signal on input pin 41) during the power-down mode. This signal is then gated by the System Controller to the REFRESH signal as an output on pin 98.

When a PMC interrupt occurs, PMC output 7 at Port 7072H is reset, enabling the power up sequence. A CPURES and BUS\_RST (see Figure 5-1) are asserted until the PMCIN 01 PPG at Port 8872H input is high. The tristated outputs are restored and the inputs are no longer masked. Refer to Section 9.15 for more details regarding suspend and resume.

FPD remains a 1 until replaced by a 0.

# FPD = 0 -

No power down.

FPD = 1 -

Full power down and in standby mode.

Bit 12 - Ignored by the System Controller, may be 0 or 1.

# Bits 11:10 - BUS\_MOD, Bus Mode

The System Controller defaults to mode 00 at power up. Therefore, the bus clock (SYSCLK) is controlled by BCLK2 and is asynchronous with CPUCLK (see Figure 4-1). This allows CPUCLK to be faster than SYSCLK and vary without affecting the bus timing. Normally, BCLK2 is either 16 MHz or 32 MHz. SYSCLK is divided by two regardless of the mode selected by BUS MOD, and if BCLK2 is 16 MHz at power up, it is divided by two again, providing a SYSCLK clock rate of 4 MHz until programmed to mode 01. In mode 01, the SYSCLK rate is 8 MHz for a BCLK2 of 16 MHz. Both mode 00 and 01 are asynchronous and require the appropriate synchronization delays to be established by BRQ DEL and BAK DEL of this register.

In modes 10 and 11, the SYSCLK is synchronous with the CPUCLK and synchronization delays are not needed. The bus clock mode may need to be reprogrammed when the processor clock changes.

Refer to Table 5-2 for the appropriate choices according to the CPU type and speed and AT bus speed employed.

BUS\_MOD

11 10

- 0 0 Bus logic uses BCLK2 divided by 2.
- 0 1 Bus logic uses BCLK2 divided by 1.
- 1 0 Bus logic uses CPUCLK divided by 2.
- 1 1 Bus logic uses CPUCLK divided by 1.

# Bits 09:08 - BRQ\_DEL, Bus Request Delay

An asynchronous AT bus state machine requires a synchronization delay at the start of the bus cycle.

Refer to Table 5-2 for the appropriate choices according to the CPU type and speed and AT bus speed employed.

BRQ\_DEL

09 08

- 0 0 1 Bus clock delay
- 0 1 .5 Bus clock delay
- 1 0 No clock delay
- 1 1 Reserved

#### Bits 07:06 - BAK\_DEL, Bus Acknowledge Delay

The AT bus state machine has several options available for signaling the CPU control logic that an AT bus cycle has completed. The timing of this signal determines AT bus hold time for the data and address. Proper timing is determined by the CPU speed, AT bus speed and whether they are synchronous or asynchronous. The delay settings listed here are referenced to the trailing edge of the AT command strobe.

Refer to Table 5-2 for the appropriate choices according to the CPU type and speed and AT bus speed employed.

#### BAK\_DEL

07 06

| 0 | 0 | - | No delay |
|---|---|---|----------|
|---|---|---|----------|

- 0 1 -.5 Bus clock delay
- 1 0 -1 Bus clock delay
- 1 1 +.5 Bus clock delay

| CPU<br>SPEED | AT BUS<br>SPEED | AT BUS<br>MODE | BUS_<br>MOD | BRQ_<br>DEL | BAK_<br>DEL |
|--------------|-----------------|----------------|-------------|-------------|-------------|
| 33.3 MHz     | 8 MHz           | ASYNC          | 0X          | 01          | 11          |
| 25.0 MHz     | 8 MHz           | ASYNC          | ох          | 01          | 00          |
| 20.0 MHz     | 10 MHz          | SYNC           | 10          | 10          | 10          |
| 20.0 MHz     | 8 MHz           | ASYNC          | оx          | 01          | 00          |
| 16.0 MHz     | 8 MHz           | SYNC           | 10          | 10          | 10          |
| 12.5 MHz     | 8 MHz           | ASYNC          | ох          | 01          | 10          |

**TABLE 5-2. BUS TIMING PARAMETERS** 

# Bit 05 - WSI16, Wait State for 16 bit I/0

WSI16 = 0 -1 Bus clock wait state

WSI16 = 1 -2 Bus clock wait state

Bit 04 - WSM16, Wait State for 16 bit Memory

WSM16 = 0 -

1 Bus clock wait state

WSM16 = 1 -

2 Bus clock wait state.

Bits 03:02 - WSI8, Wait State for 8 bit I/O

WSI8

03 02

0 0 - 2 Bus clock wait state.

- 0 1 3 Bus clock wait state.
- 1 0 4 Bus clock wait state
- 1 1 5 Bus clock wait state.

Bits 01:00 - WSM8, Wait State for 8 bit Memory

#### WSM8

01 00

- 0 0 2 Bus clock wait state.
- 0 1 3 Bus clock wait state.
- 1 0 4 Bus clock wait state
- 1 1 5 Bus clock wait state.

#### 5.3.2 Numeric Processor Busy (NPBUSY) Reset

Port Address 0F0H - Write only

Writing any data to this port resets the 80387SX busy signal (de-asserts NPBUSY). The data is ignored.

| 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 |
|----|----|----|----|----|----|----|----|
|    |    | -  |    |    |    |    |    |

| Signal      |  |  |  |  |  |  |  |  |  | e <u>fault</u> |   |         |
|-------------|--|--|--|--|--|--|--|--|--|----------------|---|---------|
| Name        |  |  |  |  |  |  |  |  |  |                | A | t RSTIN |
| All signals |  |  |  |  |  |  |  |  |  |                |   | None    |

# 5.3.3 Numeric Processor Reset (NPRST)

Port Address 0F1H - Write only

Writing any data to this port asserts NPRST and resets the 80387SX. The main processor is wait stated for 128 clocks when writing to this port. The data is ignored.

| 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 |
|----|----|----|----|----|----|----|----|
|    |    |    |    |    |    |    |    |
|    |    |    |    |    |    |    |    |

 Signal
 Default

 Name
 At RSTIN

 All signals
 None

# 5.4 DMA CONTROL

The System Controller contains two DMA controllers. DMA Controller 1 is in the I/O address space from 000H to 00FH and is used for 8-bit transfers. DMA Controller 2 is in the I/O space from 0C0H to 0DEH and is used for 16-bit transfers. Channel 0 of DMA Controller 2 is used to cascade DMA controller #1. Table 5-4 identifies the Controller/-Channel location and function.

| AT Bus DMA<br>Channel | DMA<br>Controller | Transfer Type           |
|-----------------------|-------------------|-------------------------|
| 0                     | #1 Channel 0      | 8-bit                   |
| 1                     | #1 Channel 1      | 8-bit                   |
| 2                     | #1 Channel 2      | 8-bit                   |
| 3                     | #1 Channel 3      | 8-bit                   |
| 4                     | #2 Channel 0      | Cascade DMA<br>Cont. #1 |
| 5                     | #2 Channel 1      | 16-bit                  |
| 6                     | #2 Channel 2      | 16-bit                  |
| 7                     | #2 Channel 3      | 16-bit                  |

TABLE 5-3. DMA TRANSFER TYPES

#### 5.4.1 Transfer Modes

Each DMA channel may be programmed in Single Transfer Mode, Block Transfer Mode, Demand Transfer Mode or Cascade Mode.

Refer to Section 5.4.12 - Mode Register, bits 7 and 6 for programming.

#### Demand Mode - 00

In demand mode, a transfer continues to take place until DRQ is de-asserted or a Terminal Count (TC) is reached. If the DRQ is deasserted, the bus will be released. If DRQ is re-asserted, the transfer will resume. The address and word count behave as in single mode.

#### Single Transfer Mode - 01

In single transfer mode, the channel makes one transfer for each request. The word count is decremented, and the address is incremented or decremented at the end of each transfer. When the word count goes from 0000H to FFFFH, a Terminal Count (TC) is generated. To start a transfer, the DRQ should be asserted until a DACK is received. If the DRQ is asserted through the cycle, only one transfer will take place. The DRQ must be de-asserted and then re-asserted to start another transfer. The bus is released between transfers.

#### Block Transfer Mode - 10

A transfer is started in block mode by a DRQ and continues until a TC is reached. The DRQ should be held active until DACK is asserted. Block mode should be used with caution since refresh is locked out. The address and word count behave as in single mode.

#### Cascade Mode - 11

Cascade mode is used to cascade DMA controller #2 to DMA controller #1, and for bus master transfers. A channel in cascade mode gets the bus when a DRQ is asserted, but the word count and address are ignored. The channel holds the bus until DRQ is deasserted. The IOR, IOW, MEMR and MEMW signals must be generated by the bus master device. The addresses from the System Controller are tristated when the MASTER signal is asserted.

#### 5.4.2 Transfer Types

There are three types of transfers: verify, write and read.

Refer to Section 5.4.12 - Mode Register, bits 3 and 2 for programming.

#### Verify - 00

A verify transfer is a pseudo transfer that does not generate IOR, IOW, MEMR or MEMW signals.

#### Write - 01

A write transfers data from an I/O device to memory.

#### Read - 10

A read transfers data from memory to an I/O device.

# 5.4.3 Autoinitialize

A channel may be programmed to autoinitialize for any transfer type. In this mode, when a TC is reached, the channel is loaded with the original word count and address and is ready to start another transfer.

Refer to Section 5.4.12 - Mode Register, bit 4 for programming.

#### 5.4.4 Priority

Each DMA controller has two types of priority, fixed and rotating. For fixed priority, channel 0 has the highest priority and channel 3 has the lowest. In rotating priority, the last channel to be serviced has the lowest priority.

#### 5.4.5 Extended Write

In normal timing, the <u>MEMR</u> or <u>IOR</u> pulse is two clock cycles and the <u>MEMW</u> or <u>IOW</u> is <u>one clock</u> cycle. If extended write is selected, the <u>MEMW</u> or IOW will be the same as the <u>MEMR</u> or <u>IOR</u>.

#### 5.4.6 Base and Current Address

Each channel has a 16-bit base and current address register. The current address register is loaded from the base register when the base register is loaded or when in autoinitialize mode. The current address register is incremented or decremented during a transfer.

Addresses are driven to the bus while  $\overrightarrow{\mathsf{REFRESH}}$  is asserted, indicating a refresh cycle. Only address bits A(23:16) (from the page register) and bits A(10:0) (from the refresh counter) are meaningful during refresh. The address counter is incremented on the rising edge of  $\overrightarrow{\mathsf{REFRESH}}$ .

#### 5.4.7 Base and Current Word Count

Each channel has a 16-bit base and current word count register. The current word count register is loaded from the base register when the base register is loaded or when in autoinitialize mode. The current word count is decremented during a transfer.

| 10-BIT MODE<br>I/O ADDRESS<br>IN HEX | 16-BIT MODE<br>I/O ADDRESS<br>IN HEX | READ/WRITE | DMA<br>CONTROLLER                                                                           | FUNCTION             |
|--------------------------------------|--------------------------------------|------------|---------------------------------------------------------------------------------------------|----------------------|
| 000                                  | 0000                                 | Read/Write | 1                                                                                           | Channel 0 Address    |
| 001                                  | 0001                                 | Read/Write | 1                                                                                           | Channel 0 Word Count |
| 002                                  | 0002                                 | Read/Write | 1                                                                                           | Channel 1 Address    |
| 003                                  | 0003                                 | Read/Write | 1                                                                                           | Channel 1 Word Count |
| 004                                  | 0004                                 | Read/Write | 1                                                                                           | Channel 2 Address    |
| 005                                  | 0005                                 | Read/Write | 1                                                                                           | Channel 2 Word Count |
| 006                                  | 0006                                 | Read/Write | 1                                                                                           | Channel 3 Address    |
| 007                                  | 0007                                 | Read/Write | 1                                                                                           | Channel 3 Word Count |
| 008                                  | 0008                                 | Read       | 1                                                                                           | Status               |
| 008                                  | 0008                                 | Write      | 1                                                                                           | Command Register     |
| 009                                  | 0009                                 | Write      | 1                                                                                           | Request Register     |
| 00A                                  | 000A                                 | Write      | 1                                                                                           | Single Mask          |
| 00B                                  | 000B                                 | Write      | 1                                                                                           | Mode Register        |
| 00C                                  | 000C                                 | Write      | 1                                                                                           | Clear Pointer        |
| 00D                                  | 000D                                 | Write      | 1                                                                                           | Master Clear         |
| 00E                                  | 000E                                 | Write      | 1                                                                                           | Clear Mask           |
| 00F                                  | 000F                                 | Write      | 1                                                                                           | Mask All             |
| 080-09F                              | 0080-008F                            |            |                                                                                             | DMA Page Register    |
| 0C0                                  | 00C0                                 | Read/Write | 2                                                                                           | Channel 0 Address    |
| 0C2                                  | 00C2                                 | Read/Write | 2<br>2<br>2                                                                                 | Channel 0 Word Count |
| 0C4                                  | 00C4                                 | Read/Write | 2                                                                                           | Channel 1 Address    |
| 0C6                                  | 00C6                                 | Read/Write | 2                                                                                           | Channel 1 Word Count |
| 0C8                                  | 00C8                                 | Read/Write | 2                                                                                           | Channel 2 Address    |
| 0CA                                  | 00CA                                 | Read/Write | 2                                                                                           | Channel 2 Word Count |
| 000                                  | 00CC                                 | Read/Write | 2                                                                                           | Channel 3 Address    |
| 0CE                                  | 00CE                                 | Read/Write | 2                                                                                           | Channel 3 Word Count |
| 0D0                                  | 00D0                                 | Read       | 2                                                                                           | Status               |
| 0D0                                  | 00D0                                 | Write      | 2                                                                                           | Command Register     |
| 0D2                                  | 00D2                                 | Write      | 2                                                                                           | Request Register     |
| 0D4                                  | 00D4                                 | Write      | 2                                                                                           | Single Mask          |
| 0D6                                  | 00D6                                 | Write      | 2                                                                                           | Mode Register        |
| 0D8                                  | 00D8                                 | Write      | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | Clear Pointer        |
| 0DA                                  | 00DA                                 | Write      | 2                                                                                           | Master Clear         |
| 0DC                                  | 00DC                                 | Write      | 2                                                                                           | Clear Mask           |
| 0DE                                  | 00DE                                 | Write      | 2                                                                                           | Mask All             |
| B872                                 | B872                                 | Read       | 1, 2                                                                                        | DMA Mode Shadow      |

# TABLE 5-4. DMA CONTROLLER/CHANNEL FUNCTION MAP

# 5.4.8 Command Register

Port Addresses 008H, 0D0H - Write only

The Command Register is reset by RSTIN or by writing any data to Port Address 00DH or 0DAH (see section 5.4.14).

| 07 | 06 | 05        | 04         | 03 | 02         | 01 | 00 |
|----|----|-----------|------------|----|------------|----|----|
|    |    | EX_<br>WR | RO_<br>PRI | 0  | CO_<br>DIS |    |    |

 Signal
 Default

 Name
 At RSTIN

 All signals
 0

Bits 07:06 - Not used, state is ignored

Bit 05 - EX\_WR, Extended Write

Bit 04 - RO\_PRI, Rotating Priority

Bit 03 - Must be set to 0

Bit 02 - CO\_DIS, Controller Disabled

Bits 01:00 - Not used, state is ignored

#### 5.4.9 Status Register

Port Addresses 008H, 0D0H - Read only

Bits 03:00 are reset by RSTIN, writing any data to Port Address 00DH or 0DAH (see section 5.4.14) or when read by a Status Read Command.

Channels 7:5 are accessed at Port Address 0D0H Channel 4 is not available

Channels 3:0 are accessed at Port Address 008H

| 07   | 06   | 05   | 04   | 03   | 02   | 01   | 00   |
|------|------|------|------|------|------|------|------|
| CH3_ | CH2_ | CH1_ | CH0_ | CH3_ | CH2_ | CH1_ | CH0_ |
| DRQ  | DRQ  | DRQ  | DRQ  | TC   | TC   | TC   | TC   |

| Signal<br>Name                       |  |  |  |  | e <u>fault</u><br>t RSTIN |
|--------------------------------------|--|--|--|--|---------------------------|
| CH3_DRQ - CH0_DRQ<br>CH3_TC - CH0_TC |  |  |  |  |                           |

- Bit 07 CH3\_DRQ, Channel 3, 7 DRQ active
- Bit 06 CH2\_DRQ, Channel 2, 6 DRQ active

Bit 05 - CH1\_DRQ, Channel 1, 5 DRQ active

Bit 04 - CH0\_DRQ, Channel 0 DRQ active

Bit 03 - CH3\_TC, Channel 3, 7 has reached TC

Bit 02 - CH2\_TC, Channel 2, 6 has reached TC

Bit 01 - CH1\_TC, Channel 1, 5 has reached TC

Bit 00 - CH0\_TC, Channel 0 has reached TC

#### 5.4.10 Request Register

Port Addresses 009H, 0D2H - Write only

Each channel may be started by a software request. These requests are not affected by the Mask <u>Register</u>. The Request Register is reset by <u>RSTIN</u> or by writing any data to Port Address 00DH or 0DAH (see section 5.4.14).

Channels 7:5 are accessed at Port Address 0D2H Channel 4 is not available Channels 3:0 are accessed at Port Address 009H

| 07 | 06 | 05 | 04 | 03 | 02  | 01 | 00          |
|----|----|----|----|----|-----|----|-------------|
|    |    |    |    |    | CRQ | Cł | <b>-</b>  # |
|    |    |    |    |    |     |    |             |

Signal Name

#### De<u>fault</u> At RSTIN

Bits 07:03 - Not used, state is ignored

Bit 02 - CRQ, Channel Requested

#### Bits 01:00 - CH#, Channel Number Requested

- CH# 1 0
  - 0 0 Channel 0
  - 0 1 Channel 1, 5
  - 1 0 Channel 2, 6
  - 1 1 Channel 3, 7

10-36

### 5.4.11 Mask Registers

Each channel has a mask bit associated with it If it is set, the channel is disabled. The bits may be set or reset by software, or set by a Terminal Count (TC) if the channel is not in autoinitialize mode. All the bits are set by a RSTIN, or by writing any data to Port Address 00DH or 0DAH (see section 5.4.14).

# 5.4.11.1 Single Mask Register

Port Addresses 00AH, 0D4H - Write only

Channels 7:5 are accessed at Port Address 0D4H Channel 4 is not available

Channels 3:0 are accessed at Port Address 00AH

| 07 | 06 | 05 | 04 | 03 | 02        | 01 | 00 |
|----|----|----|----|----|-----------|----|----|
|    |    |    |    |    | SE_<br>MA | С  | H# |

| Signal<br>Name | De <u>fault</u><br>At RSTIN |
|----------------|-----------------------------|
| All signals    | <br>1                       |

Bits 07:03 - Not used, state is ignored

#### Bit 02 - SE MA, Set Mask

SE MA = 0 -Clear Mask

SE MA = 1 -Set Mask

Bits 01:00 - CH#, Channel Number Requested

#### CH# 1 0

- 0 0 Channel 0
- 0 1 Channel 1, 5
- 1 0 Channel 2, 6
- 1 1 Channel 3. 7

#### 5.4.11.2 Clear Mask Register

Port Addresses 00EH, 0DCH - Write only

Writing any data to these registers resets all Masks. The data is ignored.

Channels 7:5 are accessed at Port Address 0DCH Channel 4 is not available

Channels 3:0 are accessed at Port Address 00FH



| Signal | Default  |
|--------|----------|
| Name   | At RSTIN |

All signals . . . . . . . . . . . . . . None

Bits 07:00 - Not used, state is ignored

# 5.4.11.3 Mask Multiple Register

Port Addresses 00FH, 0DEH - Write only

Channels 7:5 are accessed at Port Address 0DEH Channel 4 is not available Channels 3:0 are accessed at Port Address 00FH

| 07 | 06 | 05 | 04 | 03         | 02         | 01         | 00         |
|----|----|----|----|------------|------------|------------|------------|
|    |    |    |    | CH3_<br>MA | CH2_<br>MA | CH1_<br>MA | CH0_<br>MA |

Signal Name

At RSTIN

Default

All signals . . . . . . . 1

Bits 07:04 - Not used, state is ignored

Bit 03 - CH3 MA, Channel 3, 7 Mask

Bit 02 - CH2 MA, Channel 2, 6 Mask

Bit 01 - CH1 MA, Channel 1, 5 Mask

Bit 00 - CH0 MA, Channel 0 Mask

# 5.4.12 Mode Register

Port Addresses 00BH, 0D6H - Write only

These registers are shadowed and may be read back through DMA Shadow Registers 1:3 described in sections 9.13.(1:3).

These registers select the mode and type of transfer for each channel. Refer to sections 5.4.1 through 5.4.1.4 for a description of the Transfer Modes, sections 5.4.2 through 5.4.2.3 for a description of the Transfer Types and section 5.4.3 for a description of Autoinitialize.

Channels 7:5 are accessed at Port Address 0D6H Channel 4 is not available

Channels 3:0 are accessed at Port Address 00BH

| 07       | 06       | 05         | 04   | 03  | 02   | 01   | 00    |
|----------|----------|------------|------|-----|------|------|-------|
| TR<br>MO | A_<br>DD | AD_<br>DEC | AUTO | TRA | _TYP | CHA# | E_SEL |

 Signal
 Default

 Name
 At RSTIN

 All signals
 None

Bits 07:06 - TRA\_MOD, Transfer Mode

TRA\_MOD

- 76
  - 0 0 Demand
  - 0 1 Single
  - 1 0 Block
  - 1 1 Cascade

Bit 05 - AD\_DEC, Address Decrement

 $AD_DEC = 0$ 

Address is incremented.

#### $AD_DEC = 1$

Address is decremented after each DMA cycle.

#### Bit 04 - AUTO, Autoinitialize

AUTO = 0

Autoinitialization is disabled.

AUTO = 1

Autoinitialization is enabled.

# Bits 03:02 - TRA\_TYP, Transfer Type

- TRA\_TYP
  - 32
  - 0 0 Verify
  - 0 1 Write
  - 1 0 Read
  - 1 1 Not used

Bits 01:00 - CHA#\_SEL, Channel Select

CHA#\_SEL

- 1 0
- 0 0 Channel 0
- 0 1 Channel 1, 5
- 1 0 Channel 2, 6
- 1 1 Channel 3, 7

# 5.4.13 Clear Pointer Register

Port Addresses 00CH, 0D8H - Write only

Each DMA controller has a pointer flip-flop that indicates which half of the word count or address is being accessed. Each time a word count or address is written or read, the pointer changes state. When the flip-flop is reset, bits 7:0 are accessed, and when it is set, bits 15:8 are accessed. The pointer is reset by writing any data to the Clear Pointer Register, or to Port Address 00DH or 0DAH (see section 5.4.14). In either case, the data is ignored.



| Signal<br>Name |  |  |  |  |  |  |  | De <u>fault</u><br>At RSTIN |
|----------------|--|--|--|--|--|--|--|-----------------------------|
| All signals    |  |  |  |  |  |  |  | None                        |



# 5.4.14 Master Clear Register

Port Addresses 00DH, 0DAH - Write only

Writing any data to the Master Clear Register will:

- Clear the Command Register 1.
- 2. Clear the Status Register
- Clear the Request Register 3
- Set the Mask Register 4.
- 5. Clear the Pointer Flip-Flop

All data is ignored.

| )5 ( | 06    | 07       |
|------|-------|----------|
| J4   | 05 04 | 06 05 04 |

| Signal<br>Name |  |  |  |  |  |  |  |   | e <u>fault</u><br>t RSTIN |
|----------------|--|--|--|--|--|--|--|---|---------------------------|
| All signals    |  |  |  |  |  |  |  | • | None                      |

Bits 07:00 - Not used, state is ignored

# 5.4.15 DMA Mode Shadow Register

Port Address B872H - Read only

This register is particularly useful in laptop applications by allowing the suspend/resume software to restore correct status to on-board devices. Refer to Section 2.8.1 and 9.14 for more information regarding the DMA Shadow registers.

|    | 14 | 13 | 12   | 11   | 10 | 09 | 08 |
|----|----|----|------|------|----|----|----|
|    |    |    | DMA1 | MODE |    |    |    |
|    |    |    |      |      |    |    |    |
| 07 | 06 | 05 | 04   | 03   | 02 | 01 | 00 |

| Signal<br>Name          |  |  |  |  |  |  | De <u>fault</u><br>At RSTIN |
|-------------------------|--|--|--|--|--|--|-----------------------------|
| DMA1 MODE<br>DMA 2 MODE |  |  |  |  |  |  |                             |

#### Bits 15:08 - DMA1 MODE

DMA 1 MODE contains a copy of the data written into the DMA1 Mode Register located at I/O address 00BH (see Table 5-4).

#### Bits 07:00 - DMA 2 MODE

DMA 2 MODE contains a copy of the data written into the DMA2 Mode Register located at I/O address 0D6H (see Table 5-4).

#### 5.5 SYSTEM CONTROLLER 8259 INTERRUPT CONTROLLERS

The System Controller contains two interrupt controllers. Interrupt Controller 1 is in the I/O space of 020H to 021H and Interrupt Controller 2 is in the I/O space of 0A0H to 0A1H. Interrupt 2 of Interrupt Controller 1 is used to cascade Interrupt Controller 2

#### 5.5.1 Interrupt Sequence

1. When an interrupt arrives from a peripheral device, the interrupt may only be programmed to be edge sensitive. In this mode, the interrupt must go low and high for each interrupt. The interrupt sets the appropriate bit in the Interrupt Request Register (IRR).

| System<br>Interrupt | Interrupt<br>Controller | Use          |
|---------------------|-------------------------|--------------|
| 0                   | #1 Level 0              | Timer        |
| 1                   | #1 Level 1              | Keyboard     |
| 2                   | #1 Level 2              | Cascade      |
| 3:7                 | #1 Level 3:7            | AT Bus       |
| 8                   | #2 Level 0              | RTC          |
| 9:12                | #2 Level 1:4            | AT Bus       |
| 13                  | #2 Level 5              | Co-Processor |
| 14:15               | #2 Level 6:7            | AT Bus       |

# **TABLE 5-5. INTERRUPT SEQUENCE**

**2.** If the interrupt has not been masked off, it is passed to the priority circuit. There are three types of priority.

# Fixed

In fixed priority, interrupt 0 has the highest priority and interrupt 7 has the lowest.

# Automatic Rotation

In automatic rotation, the last interrupt serviced has the lowest priority.

# **Specific Rotation**

In this mode, the lowest priority interrupt can be set by software. The next interrupt will have the highest priority. For example if interrupt 4 is set to the lowest level, the priority will be 5, 6, 7, 0, 1, 2, 3 and 4.

- **3**. The interrupt controller sends an IRQ to the CPU.
- **4**. The CPU responds with an INTA cycle that freezes priority.
- 5. The CPU sends another INTA, causing the interrupt controller to send a vector to the CPU, set the appropriate bit in the Interrupt Service Register (ISR) and clear the corresponding bit in the IRR, if it is in the edge triggered mode. As long as the bit in the ISR is set, all interrupts at the same level or lower are inhibited unless programmed for special mask mode.
- 6. An EOI is issued to end the interrupt. This clears the appropriate bit in the Interrupt Service Register. For the slave adapter (interrupt controller #2), two EOI's must be issued. There are three types of EOI's, Specific, Nonspecific and Automatic.

#### Specific

An EOI is issued by software for a specific interrupt.

### Non-Specific

A non-specific EOI is also issued by software. The hardware generates an EOI for the highest level active interrupt.

#### Automatic

An automatic EOI is a non-specific EOI that is caused by the second INTA.

The interrupt controllers may also be operated in a polled mode. In this mode, the CPU is set to disable the interrupt input. In this case, software must issue a poll command. This takes the place of an INTA, and the software can then read the interrupt level to determine the interrupt to be serviced.

When cascading is used and the slave has issued an interrupt, other interrupts from the slave are locked out. If it is desired to preserve priority in the slave (i.e., allow higher interrupts to occur when a lower interrupt is being serviced), Special Fully Nested Mode should be programmed in the master. After a non-specific EOI has been sent to the slave, the ISR should be checked to see whether any other interrupts are active. If there are no interrupts active, a non-specific EOI should be sent to the master.

| Interrupt<br>Controller | Address<br>Hex | Function        | Read/Write |
|-------------------------|----------------|-----------------|------------|
| 1                       | 020            | ICW1            | Write      |
| 1                       | 021            | ICW2            | Write      |
| 1                       | 021            | ICW3            | Write      |
| 1                       | 021            | ICW4            | Write      |
| 1                       | 021            | OCW1            | Write      |
| 1                       | 020            | OCW2            | Write      |
| 1                       | 020            | OCW3            | Write      |
| 1                       | 020            | IRR             | Read       |
| 1                       | 020            | ISR             | Read       |
| 1                       | 021            | Mask            | Read       |
| 1                       | 020, 021       | Interrupt Level | Read       |
| 2                       | 0A0            | ICW1            | Write      |
| 2                       | 0A1            | ICW2            | Write      |
| 2                       | 0A1            | ICW3            | Write      |
| 2                       | 0A1            | ICW4            | Write      |
| 2                       | 0A1            | OCW1            | Write      |
| 2                       | 0A0            | OCW2            | Write      |
| 2                       | 0A0            | OCW3            | Write      |
| 2                       | 0A0            | IRR             | Read       |
| 2                       | 0A0            | ISR             | Read       |
| 2                       | 0A1            | Mask            | Read       |
| 2                       | 0A0, 0A1       | Interrupt Level | Read       |

| TABLE 5-6. | INTERRUPT | CONTROLLER FUNCTION MAP |
|------------|-----------|-------------------------|
|------------|-----------|-------------------------|

# 5.5.2 Setup - Initialization Command Words (ICW)

The interrupt controllers are set up by writing a series of Initialization Command Words (ICW). The sequence is started by writing a one to bit 4 of ICW1. If ICW4 is to be included in the sequence, a one must also be written to bit 0 of the ICW1.

# 5.5.2.1 ICW1 - Initialization Command Word 1

Port Addresses 020H, 0A0H - Write only

Bit 4 of this register must be set to 1 or it will be interpreted as OCW2 or OCW3.

| 07 | 06 | 05 | 04  | 03  | 02 | 01   | 00   |
|----|----|----|-----|-----|----|------|------|
|    |    |    | s_s | L_T |    | NC_M | ICW4 |
|    |    |    |     |     |    |      |      |

Signal Name De<u>fault</u> At RSTIN

All signals . . . . . . . . . . . . . . . None

Bits 07:05 - Not used, state is ignored

Bit 04 - S\_S, Start Sequence

S\_S Must be set to 1

Bit 03 - L T, Level Trigger

The Interrupt Controller may be programmed to support Level Sensitive Mode for diagnostic adapters which may need to test this capability.

- L T = 0 -
  - Edge Triggered Mode is selected.
- L T = 1 -Level Triggered Mode is selected. EN LVL (bit 00) in Port A872H must first be set to 1.
- Bit 02 Not Used, state is ignored
- Bit 01 N C M, Not Cascade Mode
  - NC M = 0 -

Cascade Mode selected

NC M = 1 -

Single Mode selected

Bit 00 - ICW4, Initialization Control Word 4

ICW4 = 0 -

ICW4 not included in sequence

ICW4 = 1 -

ICW4 is included in sequence

# 5.5.2.2 ICW2 - Initialization Command Word 2

Port Addresses 021H, 0A1H - Write only

For Suspend/Resume or Hibernation operations this register may be read at Port Address D472H. Refer to Section 9.10.

| 07 | 06   | 05       | 02 | 01 | 00 |  |  |
|----|------|----------|----|----|----|--|--|
|    | Inte | rrupt Ve |    |    |    |  |  |
|    |      |          |    |    |    |  |  |

| Signal<br>Name |  |  |  |  |  |  |  | <br>e <u>fault</u><br>t RSTIN |
|----------------|--|--|--|--|--|--|--|-------------------------------|
| All signals    |  |  |  |  |  |  |  | None                          |

Bits 07:03 - Interrupt Vector

Bits 02:00 - Not used, state is ignored

# 5.5.2.3 ICW3 - Initialization Command Word 3

Port Addresses 021H - Write only

This address accesses only Interrupt Controller 1.

| 07 | 06 | 05 | 04 | 03 | 02        | 01 | 00 |
|----|----|----|----|----|-----------|----|----|
| 0  | 0  | 0  | 0  | 0  | 12<br>H_L | 0  | 0  |

Signal Name

#### Default At RSTIN

None All signals .

Bits 07:03 - Not used, must be set to 0

Bit 02 - I2 H L, Interrupt 2 Has Slave

12 H L = 0 -Interrupt 2 does not have the Slave

12 H L = 1 -

Interrupt 2 has the Slave

Bits 01:00 - Not used, must be set to 0

Port Addresses 0A1H - Write only

This address accesses only Interrupt Controller 2.

| 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 |
|----|----|----|----|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  |    | )  |    |

| Signal<br>Name |   |   |  |   |   |  |  |  |  | e <u>fault</u><br>t RSTIN |
|----------------|---|---|--|---|---|--|--|--|--|---------------------------|
| All signals    | • | • |  | • | • |  |  |  |  | None                      |

Bits 07:03 - Not used, must be set to 0

Bits 02:00 - Slave ID

# 5.5.2.4 ICW4 - Initialization Command Word 4

Port Addresses 021H, 0A1H - Write only

For Suspend/Resume or Hibernation operations this register may be read at Port Address D472H. Refer to Section 9.10.

A Slave does not have ICW4.

| 07 | 06 | 05 | 04       | 03 | 02 | 01         | 00 |
|----|----|----|----------|----|----|------------|----|
| 0  | 0  | 0  | SF<br>NM | 0  | 0  | AUT<br>EOI | 1  |

| Signal<br>Name | De <u>fault</u><br>At RSTIN |
|----------------|-----------------------------|
| All signals    | <br>None                    |

Bits 07:05 - Not used, must be set to 0

Bit 04 - S F N M, Special Fully Nested Mode

- S F N M = 0 -Not Special Fully Nested Mode
- S F N M = 1 -Special Fully Nested Mode

Bits 03:02 - Not used, must be set to 0

Bit 01 - AUT\_EOI, Auto End Of Interrupt

AUT\_EOI = 0 -

Normal End Of Interrupt

AUT\_EOI = 1 -

Automatic End Of Interrupt

Bit 00 - Not used, must be set to 1

# 5.5.3 Operation

Once the interrupt controllers are set up, they may be programmed by Operation Control Words One through Three (OCW1:3).

# 5.5.3.1 OCW1 - Operation Control Word 1

Port Address 021H, 0A1H - Write only

| 07  | 06  | 05  | 04  | 03  | 02  | 01  | 00  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| INT |
| 7_M | 6_M | 5_M | 4_M | 3_M | 2_M | 1_M | 0_M |

| <b>Signal</b><br>Name<br>All signals | Def <u>ault</u><br>At RSTIN |
|--------------------------------------|-----------------------------|
| Bit 07 - Interrupt 7 Mask            |                             |
| Bit 06 - Interrupt 6 Mask            |                             |
| Bit 05 - Interrupt 5 Mask            |                             |
| Bit 04 - Interrupt 4 Mask            |                             |
| Bit 03 - Interrupt 3 Mask            |                             |
| Bit 02 - Interrupt 2 Mask            |                             |
| Bit 01 - Interrupt 1 Mask            |                             |
| Bit 00 - Interrupt 0 Mask            |                             |

# 5.5.3.2 OCW2 - Operation Control Word 2

Port Address 020H, 0A0H - Write only

For Suspend/Resume or Hibernation operations this register may be read at Port Address D472H. Refer to Section 9.10.

| 07 | 06     | 05 | 04 | 03 | 02      | 01 | 00 |
|----|--------|----|----|----|---------|----|----|
| E  | OI_CON | IT | 0  | 0  | INT_LEV |    |    |
|    |        |    |    |    |         |    |    |

De<u>fault</u> At RSTIN

Signal Name

# At RS

All signals . . . . . . . . . . . . . . . None

#### Bits 07:05 - EOI\_CONT, End Of Interrupt

EOI\_CONT

765

- 0 0 Clear Rotate On Automatic EOI
- 0 0 1 Non-specific EOI
- 0 1 0 Not used
- 0 1 1 Specific EOI
- 1 0 0 Set Rotate on Automatic EOI
- 1 0 1 Rotate on Non-Specific EOI
- 1 1 0 Set Priority
- 1 1 1 Rotate on Specific EOI

Bits 04:03 - Must be set to 0

# Bits 02:00 - INT\_LEV, Interrupt Level

To enable the setting of the interrupt level (INT\_LEV), EOI\_CONT must be set to 1 1 0 (Set Priority).

INT\_LEV

- 2 1 0 0 0 - Interrupt Level 0
  - \$
- 1 1 1 Interrupt Level 7

# 5.5.3.3 OCW3 - Operation Control Word 3

Port Address 020H, 0A0H - Write only

For Suspend/Resume or Hibernation operations this register may be read at Port Address D472H. Refer to Section 9.10.

| 07 | 06 | 05 | 04 | 03 | 02  | 01      | 00 |
|----|----|----|----|----|-----|---------|----|
| 0  | SN | Μ  | 0  | 1  | P_C | IRR_ISR |    |
|    |    |    |    |    |     |         |    |

Signal Name Default At RSTIN

All signals . .

Bit 07 - Must be set to 0

Bits 06:05 - SMM, Special Mask Mode

SMM

65

- 0 0 Not used
- 0 1 Not used
- 1 0 Reset Special Mask Mode
- 1 1 Set Special Mask Mode
- Bit 04 Must be set to 0
- Bit 03 Must be set to 1

Bit 02 - P\_C, Poll Command

 $P_C = 0 -$ 

No Poll Command

P\_C = 1 -

Poll Command

Bits 01:00 - IRR\_ISR, Interrupt Request Register and Interrupt Service Register

# IRR\_ISR

- 1 0
  - 0 0 Not used
  - 0 1 Not used
  - 1 0 Read Interrupt Request Register
  - 1 1 Read Interrupt Service Register

# 5.6 SYSTEM CONTROLLER 8254 TIMER

The System Controller contains an 8254 equivalent timer containing three independent counters. All the timers run off of a 1.19 MHz clock derived from the 14.318 MHz clock input. The GATE0 and GATE1 signals are tied high. The GATE2 signal is tied to register 61H, bit 0. The counters decrement when counting. The largest possible count is 0.

Each counter may be programmed for different counting modes and the count may be read back. To initialize a counter, the Control Word must be written, followed by one or two bytes of count if needed. Refer to Table 5-7 for the correct Control Word Format. Each counter may be programmed to count in BCD or binary.

| I∕O<br>Address | Use                  | Read/Write |
|----------------|----------------------|------------|
| 040H           | Timer 0 Count/Status | Read/Write |
| 041H           | Timer 1 Count/Status | Read/Write |
| 042H           | Timer 2 Count/Status | Read/Write |
| 043H           | Control Word         | Write      |

| Timer<br>Channel | Use                     |
|------------------|-------------------------|
| 0                | Time of Day (Interrupt) |
| 1                | Refresh Request         |
| 2                | Speaker                 |

| CONTROL | WORD (FORMAT | 1) - I/O Address 043H - Counter Latch Command |  |  |  |  |
|---------|--------------|-----------------------------------------------|--|--|--|--|
| 0       | BCD          |                                               |  |  |  |  |
| 1-3     | Mode         | 000 Mode 0                                    |  |  |  |  |
|         |              | 001 Mode 1                                    |  |  |  |  |
| ļ       |              | X10 Mode 2                                    |  |  |  |  |
|         |              | X11 Mode 3                                    |  |  |  |  |
|         |              | 100 Mode 4                                    |  |  |  |  |
|         |              | 101 Mode 5                                    |  |  |  |  |
| 4-5     | Function     | 00 Counter Latch Command                      |  |  |  |  |
|         |              | 01 Read/Write Low Byte                        |  |  |  |  |
|         |              | 10 Read/Write High Byte                       |  |  |  |  |
|         |              | 11 Read/Write Low Byte then High Byte         |  |  |  |  |
| 6-7     | Counter      | 00 Counter 0                                  |  |  |  |  |
|         |              | 01 Counter 1                                  |  |  |  |  |
|         |              | 10 Counter 2                                  |  |  |  |  |
| CONTROL | WORD (FORMAT | 2) - I/O Address 043H - Read Back Command     |  |  |  |  |
| 0       |              | 0                                             |  |  |  |  |
| 1       |              | Select Counter 0                              |  |  |  |  |
| 2       |              | Select Counter 1                              |  |  |  |  |
| 2<br>3  |              | Select Counter 2                              |  |  |  |  |
| 4       |              | Latch Status                                  |  |  |  |  |
| 5       |              | Latch Count                                   |  |  |  |  |
| 6-7     |              | 11                                            |  |  |  |  |

#### TABLE 5-7. CONTROL WORD FORMAT

#### 5.6.1 Setup

Each counter may be set in one of six modes by writing a Control Word (format 1). The Control Word must specify the counter and the number of count bytes to be written. A new count may be written at any time.

# 5.6.1.1 Mode 0 Interrupt on Terminal Count

The counter starts when the count is loaded. When the count = 0, the counter continues counting from FFFFH in binary mode or 9999 in BCD mode. GATE = 1 enables counting. GATE = 0 disables counting.

OUT goes low when the counter starts. It goes high when the count = 0, and stays high until a new count or mode is written.

If a new count is written while the counter is counting, it will be loaded on the next clock pulse.

# 5.6.1.2 Mode 1 Hardware Retriggerable One Shot

The counter starts when GATE goes from low to high. When the count = 0, the counter continues counting from FFFFH in binary mode or 9999 in BCD mode.

Any time GATE goes from low to high, the counter is reloaded with the original count and the counter started.

OUT goes low when GATE goes from low to high. It goes high when the count = 0. If a new count is written while the counter is counting, it will be loaded the next time GATE goes from low to high.

#### 5.6.1.3 Mode 2 Rate Generator

The counter starts when the count is loaded. When the count = 0, the counter is reloaded and the counter is started again. GATE = 1 enables counting. GATE = 0 disables counting. If GATE goes from low to high, the counter is reloaded. If a new count is written while the counter is counting, it will be loaded the next time the count = 0 or when GATE goes from low to high.

# 5.6.1.4 Mode 3 Square Wave Generator

The counter starts when the count is loaded. When the count = 0, the counter is reloaded and the counter started again. GATE = 1 enables counting. GATE = 0 disables counting. If GATE goes from low to high, the counter is reloaded.

When the counter starts, OUT is high. When the count is half done, OUT goes low. If GATE goes low then OUT will go high.

If a new count is written while the counter is counting, it will be loaded the next time the count = 0 or when GATE goes from low to high.

# 5.6.1.5 Mode 4 Software Triggered Strobe

The counter starts when the count is loaded. When the count = 0, the counter continues counting from FFFFH in binary mode or 9999 in BCD mode. GATE = 1 enables counting. GATE = 0 disables counting. OUT is initially high. When the count = 0, OUT goes low for one clock.

If a new count is written while the counter is counting, it will be loaded on the next clock pulse.

# 5.6.1.6 Mode 5 Hardware Triggered Strobe

The counter starts when the count is loaded. When the count = 0, the counter continues counting from FFFFH in binary mode or 9999 in BCD mode. GATE = 1 enables counting. GATE = 0 disables counting. If GATE goes from low to high, the counter is reloaded. OUT is high when the counter starts. When count = 0, OUT goes low for one clock. If a new count is written while the counter is counting, it will be loaded the next time the count = 0 or when GATE goes from low to high.

# 5.6.2 Reading The Counter

There are three ways of reading the counters:

- 1. The count is read directly. This mode can cause false readings due to the fact that the counter may be changing while it is read.
- 2. The count may be read via a Counter Latch Command. (See Control Word format 1.) This command latches the count so that it may be read without changing.
- **3.** The count may be read via a Read Back Command. (See Control Word format 2.) This command is the equivalent of multiple Counter Latch Commands.

# 5.6.3 Reading Status

The status of a counter may be read by issuing a Read Back Command with data bit 4 = 0. (See Control Word format 2.) Bits 0:5 are the same as the command word for the counter. Bit 6 tells whether the last count that was written has been loaded into the counter. Bit 7 reflects the state of the OUT pin.

| STATUS<br>WORD |                   |
|----------------|-------------------|
| 0              | BCD               |
| 1:3            | Mode              |
| 4:5            | Function          |
| 6              | New Count Written |
| 7              | Out Status        |

# 5.6.4 Page

The page register is an 8-bit by 16-byte dualported RAM. It is used during refresh cycles and to generate address bits 16 to 23 for 8-bit DMA transfers and address bits 17 to 23 for 16-bit DMA transfers. One port of the RAM is a read-only port for DMA or refresh cycles and the other is a read/write port for the CPU.

# 5.6.5 Refresh Address

This block contains an 11-bit counter that is used for the address during a refresh.

For both Suspend/Resume and Hibernation the state of the write only registers in the timer may be read. Refer to section 9.14.5 Timer Count for details.

# 5.7 SYSTEM CONTROLLER DECODE

The WD7855/LV supports both the 100% IBM-AT compatible I/O decoding (10-bit mode) and the newer IBM PS/2 compatible I/O decoding (16-bit mode). The mode is selected by EN\_16 (bit 05) at Port Address 2872H. Refer to Section 8.2.

| Address | Decode        |
|---------|---------------|
| 0087H   | DMA Channel 0 |
| 0083H   | DMA Channel 1 |
| 0081H   | DMA Channel 2 |
| 0082H   | DMA Channel 3 |
| 008BH   | DMA Channel 5 |
| 0089H   | DMA Channel 6 |
| 008AH   | DMA Channel 7 |
| 008FH   | Refresh       |

WD7855/LV

# TABLE 5-9. PAGE REGISTER DECODES

#### NOTE

Page register data appears on address bits A(23:16) during refresh and 8-bit DMA cycles. For 16-bit DMA cycles (channels 5:7), the LSB of the page register does not appear.

| DEVICE                                         | 10-BIT MODE<br>ADDRESS IN HEX | 16-BIT MODE<br>ADDRESS IN HEX |
|------------------------------------------------|-------------------------------|-------------------------------|
| DMA Controller 1 (Ch 0:3)                      | 000:01F                       | 0000:000F                     |
| Interrupt Controller Master                    | 020:03F                       | 0020:0021                     |
| Timer                                          | 040:05F                       | 0040:0043                     |
| Port B - Parity Error And I/O<br>Channel Check | 061:06F (odd)                 | 0061                          |
| Real-Time Clock (Address)                      | 070                           | 0070                          |
| Real-Time Clock (Data)                         | 071                           | 0071                          |
| Page Register (except 092H)                    | 080:091<br>093:09F            | 0080:008F                     |
| ALT 20 GATE, Hot Reset<br>(Port 92H)           | 092<br>°                      | 0092                          |
| Interrupt Controller Slave                     | 0A0:0BF                       | 00A0:00A1                     |
| DMA Controller 2 (Ch 5:7)                      | 0C0:0DF                       | 00C0:00DE (even)              |

TABLE 5-8. DEVICE ADDESSES

# 5.8 NMI AND REAL TIME CLOCK

# 5.8.1 Real Time Clock Address Register

Port Address 070H in 10-bit mode 0070H in 16-bit mode.

- Write only

| 07  | 06   | 05   | 04   | 03   | 02   | 01   | 00   |
|-----|------|------|------|------|------|------|------|
| D_  | RTC_ |
| NMI | A6   | A5   | A4   | A3   | A2   | A1   | A0   |

| Signal<br>Name       |  |  |  |  |  |  | <br>e <u>fault</u><br>t RSTIN |
|----------------------|--|--|--|--|--|--|-------------------------------|
| D_NMI<br>RTC6 - RTC0 |  |  |  |  |  |  |                               |

Bit 07 - D\_NMI, Disable Non-Maskable Interrupt

# D\_NMI = 0 -

Non-Maskable Interrupt enabled.

#### D\_NMI = 1 -

Non-Maskable Interrupt disabled

#### Bits 06:00 - RTCA6 through RTCA0, Real-Time Clock Address

RTCA6 through RTCA0 provide the 128 addresses of the Real-Time Clock area. The data selected by one of these addresses is available by reading the RTC Data Register at 071H in 10-bit mode or 0071H in 16-bit mode.



# 5.8.2 Real-Time Clock Data Register

Port Address 071H in 10-bit mode 0071H in 16-bit mode.

- Read and Write

Data is transferred between this register and the memory location selected by the RTC Address Register. The data bus used is selected by bit 15 of the register at Port Address 2872H (refer to section 7.2).

| 07                   | 06 | 05 | 04 | 03 | 02 | 01 | 00 |  |  |
|----------------------|----|----|----|----|----|----|----|--|--|
| Real-Time Clock Data |    |    |    |    |    |    |    |  |  |

# 5.8.3 Lock Pass, Alternate A20G and Hot Reset

Port Address 092H in 10-bit mode 0092H in 16-bit mode

- Read and Write

| 07 | 06 | 06 05 04 03 |  | 02           | 01 | 00          |             |
|----|----|-------------|--|--------------|----|-------------|-------------|
|    |    |             |  | LOCK<br>PASS |    | ALT<br>A20G | HOT_<br>RST |

| Signal<br>Name |   |   |  |  |  |   |  |  | e <u>fault</u><br>t RSTIN |
|----------------|---|---|--|--|--|---|--|--|---------------------------|
| Bits 7:4, 2 .  |   |   |  |  |  |   |  |  | None                      |
| LOCK_PASS      | 3 |   |  |  |  |   |  |  | 0                         |
| ALT_A20G       |   |   |  |  |  |   |  |  | 0                         |
| HOT_RST        |   | • |  |  |  | • |  |  | 0                         |

# Bit 03 - LOCK\_PASS

LOCK\_PASS is used to prevent access to the eight byte password located in the Real-Time Clock area. The protected addresses are 38H through 3FH. Before LOCK\_PASS can be set, bit 02 of the register at Port Address 2872H must be set to 0. Once LOCK\_PASS is set, it can only be reset by RSTIN.

# LOCK\_PASS = 0 -

The eight byte password area is accessible.

# LOCK\_PASS = 1 -

The eight byte password area is not accessible.



# Bit 01 - ALT\_A20G, Alternate A20 Gate

Normally, the state of ALT\_A20G is ORed with the external A20GT signal. If either ALT\_A20G or A20GT is high, the A20 line is ungated. If both ALT-A20G and A20GT are low, A20 will be gated low.

As an option, ALT\_A20G may be programmed by the Diagnostic Register at Port Address 9872H to automatically change state to match that of the Keyboard's A20GATE.

# Bit 00 - HOT\_RST, Hot Reset

A processor reset (CPURES) is generated 128 CPUCLKs after the HOT\_RST changes from a 0 to 1. The CPURES is 16 clock pulses wide.

#### 5.9 PORT B - PARITY ERROR AND I/O CHANNEL CHECK

Port B is accessed at any odd numbered Port Address 061H:06FH in 10-bit mode, or at 0061H in 16-bit mode. This provides access to parity error and I/O Channel Check of the expansion bus.

Bits 7:4 - Read only Bits 3:0 - Read and Write

| 07 | 06   | 05       | 04         | 03        | 02       | 01        | 00        |
|----|------|----------|------------|-----------|----------|-----------|-----------|
| PE | IOCK | OUT<br>2 | REF_<br>DT | D_<br>IOC | D_<br>PE | ENS<br>PK | TMR<br>2G |

| Signal<br>Name |  |  |  |  |  |  |  | De <u>fault</u><br>At RSTIN |  |
|----------------|--|--|--|--|--|--|--|-----------------------------|--|
| PE             |  |  |  |  |  |  |  | . 0                         |  |
| IOCK .         |  |  |  |  |  |  |  | . 0                         |  |
| OUT2 .         |  |  |  |  |  |  |  | . NA                        |  |
| REFDT          |  |  |  |  |  |  |  | . 1                         |  |
| D_IOC .        |  |  |  |  |  |  |  | . 0                         |  |
| D_PE .         |  |  |  |  |  |  |  | . 0                         |  |
| ENSPK          |  |  |  |  |  |  |  | . 0                         |  |
| TMR2G          |  |  |  |  |  |  |  | . 0                         |  |

Bit 07 - PE, Parity Error

PE = 0 -

No Parity Error.

PE = 1 -

Parity Error.

- Bit 06 IOCK, I/O Channel Check from the expansion bus
  - IOCK = 0 -No I/O Channel Check Error.

Bit 05 - OUT2. from timer channel 2

OUT2 represents the state of the Timer 2 output.

Bit 04 - REF\_DT, Refresh Detect

Changes state on each refresh.

REF\_DT is not affected by S\_REF (bit 03 at Port Address BC72H.

# Bit 03 - D\_IOC, Disable I/O Channel Check

- D\_IOC = 0 -I/O channel check from the expansion bus is not disabled.
- D\_IOC = 1 -

I/O channel check from the expansion bus is disabled.

# Bit 02 - D\_PE, Disable Parity Error Check

D\_PE = 0 -

Parity error checking not disabled. This may be overridden by PAR\_DIS (bit 10 at Port Address 6072H) for systems without parity RAM.

D\_PE = 1 -

Parity error checking disabled.

# Bit 01 - ENSPK, Enable Speaker

- ENSPK = 0 -Speaker is not enabled.
- ENSPK = 1 -

Speaker is enabled.

Bit 00 - TMR2G, Gate for Timer Channel 2

TMR2G = 0 -Timer Channel 2 gated low.

TMR2G = 1 -

Timer Channel 2 output enabled.

# 6.0 MEMORY AND EMS CONTROL

This section describes the DRAM address bus and the EMS memory configuration and control registers.

# 6.1 DRAM ADDRESS AND DATA BUS

The memory address bus is multi-functional. During DRAM cycles, the DRAM row and column addresses are present on RA11 through RA0. During I/O cycles, RA10 through RA08 (CS2:0 and DPH, DPL) are used to decode 32 possible Chip Selects. Also, during I/O cycles to devices such as the Keyboard Controller, RA7 through RA0 become the Data Bus bits ED7 through ED0.

The RAS and CAS lines are designed to drive the DRAM array directly without the use of external drivers. RA11 through RA0 are capable of driving 350 pF at 5 volts or 220 pF at 3.3 volts. The equivalent load of two banks of 1-bit wide RAM, plus two banks of 4-bit wide RAM (48 DRAMs) are only capable of driving 350 pF at 5 volts.

The W/ $\overline{R}$  signal at pin 2 should be buffered before use. Write protection is accomplished by not asserting CAS to the local DRAM while  $\overline{MEMW}$  at pin 92 is asserted.

The on-board DRAM may be disabled so that external cards such as EMS may provide memory. The DRAM may be disabled in three stages, from 128 Kbyte to 640 Kbyte, 256 Kbyte to 640 Kbyte and 512 Kbyte to 640 Kbyte.

When disabling any on-board DRAM, the register at Port Address 6872H must not be programmed to enable the on-board Lower EMS Page Frame.

All versions of the System Controller provide support for DRAM banks to be independent or two-way page interleaved. DRAM banks that are interleaved must be of the same DRAM size.

#### 6.2 MEMORY CONFIGURATION

#### 6.2.1 Memory Control

Port Address 3872H - Read and Write

| 15         | 14           | 13 | 12 | 11 | 10           | 09           | 08           |
|------------|--------------|----|----|----|--------------|--------------|--------------|
| PG_<br>CAS | ILV_<br>7, 5 | с  | A  | PG | ILV_<br>6, 4 | ILV_<br>3, 1 | ILV_<br>2, 0 |

| 07          | 06          | 05          | 04          | 03 | 02                      | 01 | 00         |
|-------------|-------------|-------------|-------------|----|-------------------------|----|------------|
| EN_<br>BNK7 | EN_<br>BNK6 | EN_<br>BNK5 | EN_<br>BNK4 |    | ZE<br><7 <sup>.</sup> 4 |    | ZE<br><3 0 |

| Signal<br>Name |  |   |   |   |   |   |   |  |  | e <u>fault</u><br>t RSTIN |
|----------------|--|---|---|---|---|---|---|--|--|---------------------------|
| PG_CAS         |  |   |   |   |   |   |   |  |  | 0                         |
| ILV_7,5.       |  |   |   |   |   |   |   |  |  | 0                         |
| CA             |  |   |   |   |   |   |   |  |  | 00                        |
| PG             |  |   |   |   |   |   |   |  |  | 0                         |
| ILV_6:0        |  |   |   |   |   |   |   |  |  | 000                       |
| EN_BNK7:4      |  |   |   |   |   |   |   |  |  | 0000                      |
| SIZE_BNK7:0    |  | • | • | • | • | • | • |  |  | 0000                      |

#### Bit 15 - PG\_CAS, Page Mode CAS Width

- PG\_CAS = 0 Read CAS pulse width is 2.5 CPUCLK clocks.
- PG\_CAS = 1 Read CAS pulse width is 2 CPUCLK clocks.
- Bit 14 ILV\_7, 5, Interleave Banks 7 and 5

ILV\_7, 5 = 0 -

Banks 7 and 5 are not interleaved.

ILV\_7, 5 = 1 -Banks 7 and 5 are interleaved.

#### Bits 13:12 - CA, Cache Mode

Enabling the Cache Mode adds an additional wait state to the beginning of on-board read cycles.

When CA is changed, a hold acknowledge cycle is required before the change goes into effect.

CA 13 12

- 0 0 Cache Mode not enabled. Pin 121 may be used as the alternate clock CLKA.
- 0 1 External Cache Mode or VLBI mode enabled.
- 1 0 External Memory Controller. Pin 121 becomes PE and is connected to the parity error line of the external memory controller.
- 1 1 Pin 121 may be used as the alternate clock CLKA. When CAS Input Mode is enabled, PE on pin 121 becomes an input and represents an error.
- Bit 11 PG, Page Mode
  - PG = 0 Non-page mode

Word interleaving is employed when bank interleaving is enabled by an ILV. Non-page mode is **not** supported in 1 Mbit by 16 chips and 2 Mbits by 16 configurations.

PG = 1 - Page mode

The WD7855/LV operates in Page Mode regardless of the state of ILV, interleaving is performed when bank interleaving is enabled by ILV.

- Bit 10 ILV\_6, 4, Interleave Banks 6 and 4
- Bit 09 ILV\_3, 1, Interleave Banks 3 and 1
- Bit 08 ILV\_2, 0, Interleave Banks 2 and 0

#### Bit 07 - EN BNK7, Enable Bank 7

EN\_BNK7 = 0 -Bank 7 is disabled

EN\_BNK7 = 1 -Bank 7 is enabled

Bit 06 - EN\_BNK6, Enable Bank 6

- EN\_BNK6 = 0 -Bank 6 is disabled
- EN\_BNK6 = 1 -Bank 6 is enabled

# Bit 05 - EN\_BNK5, Enable Bank 5

EN\_BNK5 = 0 -Bank 5 is disabled

- EN\_BNK5 = 1 -Bank 5 is enabled
- Bit 04 EN\_BNK4, Enable Bank 4
  - EN\_BNK4 = 0 -Bank 4 is disabled

EN\_BNK4 = 1 -Bank 4 is enabled

Bits 03:02 - SIZE\_BNK7:4, Size of Banks 7:4

Both versions of the System Controller support all DRAM sizes. Although the DRAM sizes within banks 7:4 must be the same, they may differ from those in banks 3:0. SIZE\_BNK7:4 functions with bit 13 of DRAM Size and SMI RAM Register at Port 7472H.

# Port 7472H bit 13 = 0

| SIZE_BNK7:4<br>03 02 | DRAM<br>Type                                                                 | RAS/CAS<br>Matrix         |
|----------------------|------------------------------------------------------------------------------|---------------------------|
| 0 1                  | <ul> <li>64 Kbit × 16</li> <li>256 Kbit × 16</li> <li>1 Mbit × 16</li> </ul> | 8 X 8<br>9 X 9<br>10 X 10 |
| 1 1                  | <ul> <li>4 Mbit × 16</li> </ul>                                              | 12 X 11                   |

# Port 7472H bit 13 = 1

| SIZE_BNK |        | DRAM                                                                                             | RAS/CAS                                 |
|----------|--------|--------------------------------------------------------------------------------------------------|-----------------------------------------|
| 03       |        | Type                                                                                             | Matrix                                  |
| 0        | 1<br>0 | <ul> <li>512 Kbits x 16</li> <li>1 Mbits x 16</li> <li>2 Mbits x 16</li> <li>Reserved</li> </ul> | 10 X 9<br>12 X 8<br>11 X 10<br>Reserved |

Bits 01:00 - SIZE\_BNK3:0, Size of Banks 3:0

Both versions of the System Controller support all DRAM sizes. Although the DRAM sizes within banks 3:0 must be the same, they may differ from those in banks 7:4. SIZE\_BNK3:0 functions with bit 12 of DRAM Size and SMI RAM Register at Port 7472H.

# Port 7472H bit 12 = 0

| SIZE_BNK3 |   | DRAM<br>Type                      | RAS/CAS<br>Matrix |
|-----------|---|-----------------------------------|-------------------|
|           |   |                                   | 0 1 0             |
| 0         | 0 | <ul> <li>64 Kbit × 16</li> </ul>  | 8 X 8             |
| 0         | 1 | <ul> <li>256 Kbit × 16</li> </ul> | 9 X 9             |
| 1         | 0 | <ul> <li>1 Mbit × 16</li> </ul>   | 10 X 10           |
| 1         | 1 | - 4 Mbit × 16                     | 12 X 11           |

# Port 7472H bit 12 = 1

| SIZE_BNK     |   |   | DRAM<br>Type   | RAS/CAS<br>Matrix |
|--------------|---|---|----------------|-------------------|
| 0            | 0 | - | 512 Kbits x 16 | 10 X 9            |
| 0            | 1 | - | 1 Mbits x 16   | 12 X 8            |
| 1            | 0 | - | 2 Mbits x 16   | 11 X 10           |
| <sup>1</sup> | 1 | - | Reserved       | Reserved          |

#### 6.2.2 Memory Bank 7 Through Bank 0 Starting Address

Port Address 4872H - Read and Write

| 15  | 14  | 13 | 12               | 11               | 10         | 09  | 08          |
|-----|-----|----|------------------|------------------|------------|-----|-------------|
| A24 | A23 |    | A21<br>ank 1 Sta | A20<br>art Addre | A19<br>ess | A18 | <b>A</b> 17 |
|     |     |    |                  |                  | -          |     |             |
| 07  | 06  | 05 | 04               | 03               | 02         | 01  | 00          |

Port Address 5072H - Read and Write

| 15  | 14  | 13 | 12               | 11               | 10         | 09  | 08          |
|-----|-----|----|------------------|------------------|------------|-----|-------------|
| A24 | A23 |    | A21<br>ank 3 Sta | A20<br>art Addre | A19<br>ess | A18 | <b>A</b> 17 |
|     |     |    |                  |                  |            |     |             |
| 07  | 06  | 05 | 04               | 03               | 02         | 01  | 00          |

# Port Address 2C72H - Read and Write

| 15  | 14  | 13 | 12               | 11               | 10        | 09  | 08  |
|-----|-----|----|------------------|------------------|-----------|-----|-----|
| A24 | A23 |    | A21<br>ank 5 Sta | A20<br>art Addre | A19<br>ss | A18 | A17 |
|     |     |    |                  |                  |           |     |     |
| 07  | 06  | 05 | 04               | 03               | 02        | 01  | 00  |

#### Port Address 3472H - Read and Write

| 15  | 14  | 13 | 12               | 11               | 10         | 09  | 08  |
|-----|-----|----|------------------|------------------|------------|-----|-----|
| A24 | A23 |    | A21<br>ank 7 Sta | A20<br>art Addre | A19<br>ess | A18 | A17 |
|     |     |    |                  |                  |            |     |     |
| 07  | 06  | 05 | 04               | 03               | 02         | 01  | 00  |

The starting address of the bank must be programmed on boundaries corresponding to the bank size. Smaller banks must be placed at a higher starting address than larger banks. The size of the bank is automatically set by the type and size of the RAM. When banks are interleaved, in either page or non-page mode, the interleaved banks should be enabled and programmed to the same starting address.

The bank size is doubled for two-way interleave. For example, if bank 0 has 1 Mbit DRAMs and banks 2 and 3 have 1 Mbit DRAMs, the starting address for banks 2 and 3 should be zero. Both banks should be enabled. The size of the combined banks is 4 Mbytes, double the size of the individual banks. The starting address for bank 0 should then be at 4 Mbytes. For three banks of the same size, in which two are interleaved, the two interleaved banks must be placed at a lower starting address than the third bank.

| RAM SIZE             | PAGE SIZE  | BANK SIZE   |
|----------------------|------------|-------------|
| 64 Kbits x 16        | 512 Bytes  | 128 Kbytes  |
| 256 Kbits x 16       | 1024 Bytes | 512 Kbytes  |
| 1 Mbits x 16         | 2048 Bytes | 2048 Kbytes |
| 4 Mbits x 16         | 4096 Bytes | 8192 Kbytes |
| 512 Kbits x 16       | 1024 Bytes | 1024 Kbytes |
| 1 Mbit x 16<br>chips | 512 Bytes  | 2048 Kbytes |
| 2 Mbits x 16         | 2048 Bytes | 4096 Kbytes |

#### 6.2.3 Split Starting Address

Port Address 5872H - Read and Write

| 15          | 14          | 13                  | 12              | 11         | 10    | 09    | 08    |
|-------------|-------------|---------------------|-----------------|------------|-------|-------|-------|
| EN_<br>BNK3 | EN_<br>BNK2 | EN_<br>BNK1         | EN_<br>BNK0     | DRAM       | 1_DRV | SPLIT | _SIZE |
| 07          | 06          | 05                  | 04              | 03         | 02    | 01    | 00    |
| A24         | A23<br>Sp   | A22<br>olit Startii | A21<br>ng Addre | A20<br>ess | A19   |       |       |

| Signal<br>Name |  |   |   |   |  |  |  |  |   | e <u>fault</u><br>t RSTIN |
|----------------|--|---|---|---|--|--|--|--|---|---------------------------|
| EN_BNK3 .      |  |   |   |   |  |  |  |  |   | 0                         |
| EN_BNK2 .      |  |   |   |   |  |  |  |  |   |                           |
| EN_BNK1 .      |  | , |   |   |  |  |  |  |   | 0                         |
| EN_BNK0 .      |  |   | • |   |  |  |  |  |   | 0                         |
| DRAM_DRV       |  |   |   |   |  |  |  |  |   | 00                        |
| SPLIT_SIZE     |  |   |   |   |  |  |  |  |   |                           |
| Bits 01, 00    |  |   | • | • |  |  |  |  | • | None                      |

#### Bit 15 - EN\_BNK3, Enable Bank 3

EN\_BNK3 = 0 -Bank 3 is disabled

EN\_BNK3 = 1 -Bank 3 is enabled

#### Bit 14 - EN\_BNK2, Enable Bank 2

EN\_BNK2 = 0 -Bank 2 is disabled

EN\_BNK2 = 1 -Bank 2 is enabled

#### Bit 13 - EN\_BNK1, Enable Bank 1

- EN\_BNK1 = 0 -Bank 1 is disabled
- EN\_BNK1 = 1 -Bank 1 is enabled

#### Bit 12 - EN\_BNK0, Enable Bank 0

- EN\_BNK0 = 0 -Bank 0 is disabled
- EN\_BNK0 = 1 -Bank 0 is enabled

# Bits 11:10 - DRAM\_DRV, DRAM Driver Strength

Typically, 33 ohm series resistors are used on the DRAM address lines RAD(10:0) to reduce the bouncing, overshoot and undershoot. These registers are not required with the WD7855/LV and, when used, the setup time of the column address to CAS assertion is marginal.

The DRAM address driver strength may be adjusted for capacitive load. When adjusted properly, output overshoot and undershoot are minimized while still meeting worst case DRAM timing. The DRAM RAS, CAS and address buffers also automatically compensate for variations in temperature, voltage and manufacturing process.

The proper setting of DRAM\_DRV is dependent upon several factors: Total load capacitance of installed DRAMs, trace lengths, bouncing, overshoot, undershoot and number of DRAM banks installed. Typically when one bank is installed, medium strength is selected. Two banks require high strength. Three or four banks require full strength.

# NOTE

33 MHz or 3.3 volt designs require full strength (DRAM\_DRV = 0 0).

DRAM\_DRV

- 11 10
  - 0 0 Full strength DRAM address drive, up to 350 pF
  - 0 1 Low strength DRAM address drive, up to 100 pF
  - 1 0 Medium strength DRAM address drive, up to 180 pF
  - 1 1 High strength DRAM address drive, up to 260 pF

# Bits 09:08 - SP SIZE, Split Size

The split is implemented by moving the block of memory between 0A0000H through 0FFFFFH to another area. The destination area must start on a 512 Kbyte boundary. If BIOS is to be shadowed, the split size must be 320 Kbyte for a 64 Kbyte shadow or 256 Kbyte for a 128 Kbyte shadow, and the RAM Shadow and Write Protect Register (Port 6072H) must also be programmed. Figure 6-1 illustrates that the memory from 0A0000H (640 Kbyte) to 100000H (1024 Kbyte) is available for remapping. The remapping may start at 100000H, providing 384 Kbyte of extended memory, or may start at 0F0000H to allow BIOS shadowing, with 320 Kbyte of extended memory. Only a single bank may be split. The bank to be split must be at least 512 Kbyte or larger.

### SPLIT SIZE

09 08

- 0 0 No split
- 0 1 256 Kbyte split, memory moved from 0A0000H to 0DFFFFH
- 1 0 320 Kbyte split, memory moved from 0A0000H to 0EFFFFH
- 1 1 384 Kbyte split, memory moved from 0A0000H to 0FFFFH

Bits 07:02 - A24:A19, Split Starting Address

Bits 01:00 - Not used, state is ignored

# **PROGRAMMING NOTE**

BIOS Shadow requires that a split size of either 256K or 320K be allocated. The split starting address must also be programmed. This means that there must be a split or BIOS cannot be shadowed.

For a system with a full 32M of memory, this presents some unique issues. As stated previously, shadow BIOS requires both a split and split starting address. In a system with 32M of memory there is no empty area in which to assign the split starting address. There are two options: Do not shadow the BIOS in a full 32M system (i.e. assign no split), or shadow the BIOS by assigning the starting address to just below the 32M boundary (i.e. for a 64K shadow, start 320K below the 32M boundary, for a 128K shadow, start 256K below the 32M boundary.) Furthermore, to avoid conflict with the memory already at this location. program the high memory write boundary (C072H bits 07:00) to the same value as the split starting address to write protect this area. Also enable the high memory write protect (6072H bit 13). This effectively disables the top 320K or 256K of memory.





FIGURE 6-1. SPLIT SIZE

# 6.2.4 RAM Shadow and Write Protect

Port Address 6072H - Read and Write

| 15   | 14  | 13        | 12 | 11          | 10          | 09 | 08 |
|------|-----|-----------|----|-------------|-------------|----|----|
| DIS_ | МЕМ | HM_<br>WP | WP | INV_<br>PAR | PAR_<br>DIS | S⊦ | łD |

| 07       | 06         | 05  | 04  | 03  | 02   | 01   | 00  |
|----------|------------|-----|-----|-----|------|------|-----|
| X<br>MEM | ERS<br>PWS | VB_ | SIZ | ROM | _TYP | BL_I | MOU |

| Signal<br>Name | De <u>fault</u><br>At RSTIN |
|----------------|-----------------------------|
| DIS_MEM        | <br>. 00                    |
| HM_WP          | <br>. 0                     |
| WP             | <br>. 0                     |
| INV_PAR        | <br>. 0                     |
| PAR_DIS        | <br>. 0                     |
| SHD            | <br>. 00                    |
| ERSPWS         | <br>. 0                     |
| X_MEM          | <br>. 0                     |
| Bit 06         | <br>. 0                     |
| VB_SIZ         | <br>. 00                    |
| ROM_TYP        | <br>. 00                    |
| BL_MOU         | <br>. 00                    |

Bits 15:14 - DIS\_MEM, Disable On-board Memory

DIS\_MEM

- 15 14
  - 0 0 On-board memory from 128 KB to 640 KB not disabled.
  - 0 1 On-board memory from 512 KB to 640 KB disabled.
  - 1 0 On-board memory from 256 KB to 640 KB disabled.
  - 1 1 On-board memory from 128 KB to 640 KB disabled.

#### Bit 13 - HM\_WP, High Memory Write Protect Enable

This bit enables the write protection for the memory boundary established by the register at Port C072H.

#### HM WP = 0 -

High memory write protect not enabled.

HM\_WP = 1 -

High memory write protect enabled.

#### Bit 12 - WP, Shadowed BIOS Write Protect Enable

# WP = 0 -

Write protect for shadowed BIOS not enabled.

WP = 1 -

Write protect for shadowed BIOS enabled.

### Bit 11 - INV\_PAR, Invert Parity

INV\_PAR = 0 -Normal parity when writing to on-board DRAM.

 $INV_PAR = 1 -$ 

Invert parity when writing to on-board DRAM.

# Bit 10 - PAR\_DIS, Parity Checking Disabled

Parity checking is normally enabled or disabled by D\_PE at Port B (see Section 5.9). Setting PAR\_DIS overrides the D\_PE setting and disables parity checking. This ability is provided for systems without parity RAM.

# $PAR_DIS = 0 -$

Parity checking as selected by D\_PE.

PAR\_DIS = 1 -

Parity checking disabled.

# Bits 09:08 - SHD, Shadow BIOS

Before the BIOS can be shadowed, the SPLIT\_SIZE field in the Split Starting Address Register at Port 5872H must be programmed to non-zero.

ROM at FE0000H - FFFFFFH, the top of 16 MByte address space is never shadowed.

Option SHD 11 should be used when Video Remap Function is desired (i.e. Video BIOS in the lower half of EPROM shows up at C0000H).

64 Kbyte of system BIOS at 0F0000H -0FFFFFH, and up to 64 Kbyte of video BIOS at 0C0000H - 0CFFFFH, may be shadowed. This type of shadowing is accomplished by setting SHD = 10 and then writing the system and video BIOS into 0E0000H - 0FFFFH. When SHD is set to 11, the video BIOS appears at 0C0000H - 0CFFFFH rather than 0E0000H - 0EFFFFH.

The video shadow size at 0C0000H - 0CFFFFH is determined by VB\_SIZ, the video BIOS size field.

SHD

09 08

- ☆ 0 0 No BIOS shadowing, allows 384 KB remap.
  - 0 1 64 KB system BIOS shadow, 0F0000H - 0FFFFFH, allows 320 KB remap.
  - 1 0 128 KB system BIOS shadow, 0E0000H - 0FFFFFH, allows 256 KB remap.
- ☆ 1 1 64 KB system BIOS shadow, 0F0000 - 0FFFFF and video BIOS shadow, allows 256 KB remap.
- ☆ See note following bits 01, 00.
- Bit 07 X\_MEM, Shadow BIOS for Read/Write Memory

When SHD (bits 09 and 08) equals 11, X\_MEM provides the means of using RAM from E8000H through EFFFFH not being used for video BIOS shadowing, to be used as read/write memory.

HEX ADDR.



FIGURE 6-2.  $X_MEM = 0$ 





FIGURE 6-3. X\_MEM = 1

# Bit 06 - ERPWS, Extra RAS Precharge Wait State

ERPWS should be set to 1 when using slow DRAMs with a fast CPU clock rate. For example: 120 ns. DRAMs at 25 MHz. This should be used in conjunction with X WS, bit 02 at Port Address B472H

#### ERPWS = 0 -

Extra RAS Precharge Wait State not enabled.

#### ERPWS = 1 -

Extra RAS Precharge Wait State enabled. Two CLK2s are added to increase the RAS precharge time in page mode.

# Bits 05:04 - VB\_SIZ, Video BIOS Size

VB\_SIZ ☆ 05 04

- 0 0 16 KB video BIOS
- 0 1 32 KB video BIOS
- 1 0 48 KB video BIOS
- 1 1 64 KB video BIOS

 $\Rightarrow$  See note following bits 01, 00.

#### Bits 03:02 - ROM\_TYP, ROM Type

For ROM type 00, CSPROM is asserted when the address is 0E0000H - 0FFFFFH or FE0000H - FFFFFFH.

For ROM type 01, CSPROM is asserted when the address is 0F0000H - 0FFFFFH or FF0000H - FFFFFFH.

1

For ROM type 10, CSPROM is asserted when the address is 0F0000H - 0FFFFFH, FF0000H - FFFFFFH or 0C0000H - 0CXFFFH where X is determined by VB\_SIZ. This allows either a 128 Kbyte BIOS with a 64 Kbyte system BIOS and a 64 Kbyte video BIOS, or a 64 Kbyte BIOS with a 32 Kbyte system BIOS and a 32 Kbyte video BIOS. The 32 Kbyte video BIOS portion must be in the bottom half of the EPROM and is accessed both at C0000H - CX000H and F0000H - FX000H. A 64 Kbyte EPROM needs addresses SA15 through SA0. A 128 Kbyte EPROM needs addresses SA16 through SA0. Neither EPROM needs translated addresses.

CSPROM is CS4 through CS0, decoded as the value of 00.

# ROM\_TYP

03 02

- 0 0 128 KB system BIOS, located at E0000H - FFFFFH
- 0 1 64 KB system BIOS, located at F0000H FFFFFH
- ☆ 1 0 64 KB or 128 KB shared BIOS System BIOS located at F0000H - FFFFFH, video BIOS located at C0000H - CX000H
  - 1 1 Reserved

 $\Rightarrow$  See note following bits 01, 00.

# Bits 01:00 - BL\_MOU, Backlight Mouse Control

Enabling the Backlight Mouse Control increases the CPU speed for one second if Auto Clock Switching is on. The AUT\_FST bit is located at Port 1072H bit 11. Enabling the Backlight Mouse Control also affects the Backlight and LCD timers in the PMC Timer Register at Port Address 8072H.

# BL\_MOU

- 01 00
  - 0 0 No mouse control
  - 0 1 INT12 mouse
  - 1 0 INT4 mouse
  - 1 1 INT3 mouse

#### $\Leftrightarrow \textbf{NOTE}$

When SHD = 11 and X\_MEM = 0, or SHD = 00 and ROM\_TYP = 10, the portion of 0E0000H DRAM memory that is not mapped to 0C0000H (as determined by VB\_SIZ) is not accessible. Once a portion of 0E0000H segment is mapped to 0C0000H, all 0E0000H accesses go to the expansion bus without generation of CSPROM. This allows AT bus plug-in boards and/or drivers to access the E0000H segment.

# 6.2.5 High Memory Write Protect Boundary

Port Address C072H - Read and Write

| 07  | 06  | 05      | 04              | 03              | 02        | 01  | 00  |
|-----|-----|---------|-----------------|-----------------|-----------|-----|-----|
| A24 | A23 | A2<br>E | A21<br>Boundary | A20<br>y Addres | A19<br>is | A18 | A17 |

| Signal<br>Name       |  |  |  |  |  |  |  | <br>e <u>fault</u><br>t RSTIN |
|----------------------|--|--|--|--|--|--|--|-------------------------------|
| Bits 15:08<br>A24:17 |  |  |  |  |  |  |  |                               |

Bits 15:08 - Not used, state is ignored

# Bits 07:00 - A24:17, Boundary Address

Memory above the high memory write protect boundary is write protected when enabled by the HM\_WP, bit 13 of the RAM Shadow And Write Protect Register at Port 6072H. This provides an additional write protect region for disk caching.

# 6.2.6 DRAM Size and SMI RAM Register

Port Address 7472H - Read and Write

This register is used to set up the starting address of the SMI DRAM and support extra DRAM types.

| 15 | 14 | 13   | 13 12  |  | 10          | 09         | 08           |
|----|----|------|--------|--|-------------|------------|--------------|
| 0  | 0  | DRAM | 1 Туре |  | SMI_<br>A24 | HS_R<br>PD | SMI_R<br>ENB |

| 07  | 06  | 05  | 04 | 03         | 02  | 01  | 00  |
|-----|-----|-----|----|------------|-----|-----|-----|
| A23 | A22 | A21 |    | RAM<br>A19 | A18 | A17 | A16 |

| Signal<br>Name | De <u>fault</u><br>At RSTIN |
|----------------|-----------------------------|
| All signals    | <br>0                       |

Bits 15:14 - Must be set to 0

# Bits 13:12 - DRAM Type

These bits are used with Bits 3:0 of Register 3872H to determine the DRAM size of Banks 7:0.

- Bit 13 is used with bits 03, 02 of 3872H for Banks 7:4.
- Bit 12 is used with bits 01, 00 of 3872H for Banks 3:0.

See Section 6.2.1, Memory Configuration.

#### Bit 11, Reserved

Bit 10 - SMI\_A24, SMI RAM Address bit 24

SMI\_A24 is used in conjunction with bits 7:0 (SMI\_RAM starting address A23:16) when SMI RAM is located above 16 Mbyte.

Bit 09 - HSRPD, Holdoff SMI When Reset Pending Disable

> When HSRPD is set to 0, all SMI sources except I/O traps, are held off whenever a resetpending condition is detected. The sources remain active internally but do not cause the SMI output to be asserted until the resetpending condition is cleared.

When HSRPD is set to a 1, the reset pending condition does not gate off the assertion of SMI. Reset pending is defined as: (1) Port 92H reset pending, (2) KB controller ports 60H or 64H have been written within the last 14  $\mu$ s or (3) the CPU is in a halt state.

HSRPD = 0 -

SMI is held off when reset is pending

HSRPD = 1 -

SMI is not held off

#### Bit 08 - SMI\_R ENB, SMI RAM Enable

Setting SMI\_R ENB enables the SMI RAM remapping and protection. The system BIOS should load the SMI service routine into the SMI RAM before setting this bit.

SMI\_R ENB = 0 -SMI RAM disable

SMI\_R ENB = 1 -SMI RAM enable

#### Bits 07:00 - SMI\_RAM, SMI RAM Starting Address

SMI\_RAM determine the physical location of the SMI DRAM. These are also used to read/write protect the SMI RAM when the SMI RAM Enable bit is set.

#### 6.3 MEMORY TIMING

The DRAM timing is determined by an internal delay line for DMA and Master Mode transfers. The RAS leading edge becomes active from the active level of MEMR and MEMW. The delay line is automatically tuned to fixed delays, using the 14.318 MHz clock CLK14 as reference.

When writing to the DRAM memory timing register at Port 4072H, the memory timing mode changes immediately. The code that programs this register should be in ROM and not shadowed in RAM. This register only applies to Non-Page Mode operation and has no effect on Page Mode operations. This allows Power Management code to use this register as a scratch pad during Page Mode operations.

Except for optional extra wait states and/or extra RAS precharge timing, Page Mode timing is not programmable. Refer to registers at Port Address B472H bit 02, A872H bit 01 and 6072H bit 06 for details.

# 6.3.1 Non-page Mode DRAM Memory Timing

Port Address 4072H - Read and Write

| 15 | 14   | 13   | 12         | 11   | 10   | 09 08 |      |  |  |
|----|------|------|------------|------|------|-------|------|--|--|
|    | NP_N | IODE | NP_<br>RAW | NP_V | VCAS | NP_F  | RCAS |  |  |

| 07 | 06         | 05         | 04 | 03     | 01 00 |     |     |  |  |
|----|------------|------------|----|--------|-------|-----|-----|--|--|
|    | NP_F<br>HI | RAS_<br>_D | 1  | NP_PWE | Ξ     | NP_ | _WS |  |  |

| Signal<br>Name |   |   |   |   |   |   |   |   |   |   |   |   | e <u>fault</u><br>t RSTIN |
|----------------|---|---|---|---|---|---|---|---|---|---|---|---|---------------------------|
| Bits 15, 07    |   |   |   |   |   |   |   |   |   |   |   |   | None                      |
| NP_MODE .      |   |   |   |   |   |   |   |   |   |   |   |   | 00                        |
| NP_RAW         |   |   |   |   |   |   |   |   |   |   |   |   | 0                         |
| NP_WCAS .      |   |   |   |   |   |   |   |   |   |   |   |   | 00                        |
| NP_RCAS        |   |   |   |   |   |   |   |   |   |   |   |   | 00                        |
| NP_RAS_HLD     |   |   |   |   |   |   |   |   |   |   |   |   | 00                        |
| NP_PWE         |   |   |   |   |   |   |   |   |   |   |   |   | 000                       |
| NP_WS          | · | • | • | • | • | • | • | • | • | • | • | • | 00                        |

Bit 15 - Not used, state is ignored

#### Bits 14:13 - NP MODE, Non-Page Mode

There are two non-page modes available, Mode-00 and Mode-01. Mode-00 provides one processor clock of row address hold time and is used for 1, 2 or 3 wait state memory cycles. Mode-01 provides a half processor clock of row address hold time and is used for 0 wait state memory cycles. Because the memory timing may be adjusted in increments of half a processor clock, Mode-00 is suited for all DRAM and processor speeds.

Mode-01 provides a half processor clock row address hold time, which is usually sufficient for system speeds of 12.5 MHz and slower. This compressed timing allows zero wait state operation.

Table 6-1 shows typically required DRAM speeds and register programming values for various processor speeds. Because DRAM timing varies among manufacturers, the required DRAM speed may differ from those listed in the table.

| NP_ |       |  |
|-----|-------|--|
|     | 14 13 |  |

0 0 - Minimum 1 wait state.

0 1 - Minimum 0 wait state.

| PROCESSOR<br>SPEED   | NP_<br>MODE | DRAM<br>SPEED  | WAIT<br>STATES | REGISTER<br>4072H |
|----------------------|-------------|----------------|----------------|-------------------|
| 16.0 MHz<br>16.0 MHz | 01<br>00    | 53 ns<br>80 ns | 0              | 3560H<br>1025H    |
| 20 0 MHz             | 00          | 80 ns          | 1              | 1025H             |
| 20 0 MHz             | 00          | 100 ns         | 2              | 107AH             |
| 25.0 MHz             | 00          | 80 ns          | 2              | 107AH             |

# TABLE 6-1. TYPICAL DRAM SPEEDS

Bit 12 - NP RAW, Non-page disable Read After Write

EMS accesses and interleave miss cycles (I/O cycle to device on RAD) may add one additional wait state.

#### NP RAW = 0 -

Memory read cycles immediately following a write cycle causes an automatic wait state to be added before initiating the read cycle.

#### NP RAW = 1 -

Read after write cycles do not have additional wait states.

Bits 11:10 - NP WCAS, Non-page Write CAS Delay

#### NP WCAS

#### 11 10

- 0 0 CAS write delay 1.0 CLK2
- 0 1 CAS write delay 1.5 CLK2
- 1 0 CAS write delay 2.0 CLK2
- 1 1 CAS write delay 2.5 CLK2

Bits 09:08 - NP RCAS, Non-page Read CAS Delay

NP RCAS 09.08

- 0 0 CAS read delay 1.0 CLK2
- 0 1 CAS read delay 1.5 CLK2
- 0 CAS read delay 2.0 CLK2 1 1 - CAS read delay 2.5 CLK2
- 1

Bit 07 - Not used, state is ignored

#### Bits 06:05 - NP\_RAS\_HLD, Non-page CAS to RAS Hold Time

The RAS active delay is reduced by half a clock during writes if NP\_WCAS is set to 1X, or during reads if NP\_RCAS is set to 1X.

#### NP\_RAS\_HLD

06 05

- 0 0 RAS active until 1.0 clock after CAS.
- 0 1 RAS active until 1.5 clock after CAS.
- 1 0 RAS active until 2.0 clock after CAS.
- 1 1 RAS active until 2.5 clock after CAS.

Bits 04:02 - NP\_PWE, Non-page CAS Pulse Width Extension

The pulse width is reduced by half a clock during writes if NP\_WCAS is set to X1, or during reads if NP\_RCAS is set to 1X.

#### NP\_PWE

04 03 02

- 0 0 0 No extension (2 CLK2 norm.)
- 0 0 1 Extended by 0.5 CLK2
- 0 1 0 Extended by 1.0 CLK2
- 0 1 1 Extended by 1.5 CLK2
- 1 0 0 Extended by 2.0 CLK2
- 1 0 1 Extended by 2.5 CLK2
- 1 1 0 Extended by 3.0 CLK2
- 1 1 1 Extended by 3.5 CLK2

#### Bits 01:00 - NP\_WS, Non-page Wait States

NP\_WS makes it possible to unconditionally add wait states to all DRAM cycles. Conditional wait states may be added to read after write cycles, EMS accesses and interleave miss cycles, with NP\_RAW (bit 12).

#### NP\_WS

- 01 00
  - 0 0 No wait states added
  - 0 1 1 Wait state added
  - 1 0 2 Wait states added
  - 1 1 3 Wait states added

| TIMING                                       | NUMBER OF                                                | CLK2'S                             |
|----------------------------------------------|----------------------------------------------------------|------------------------------------|
|                                              | MODE-00                                                  | MODE-01                            |
| Row address to RAS                           | 2                                                        | 2                                  |
| RAS width                                    | 3 + NPH + NPHB / 2                                       | 1 + NPH + NPHB / 2                 |
| Row address hold                             | 1                                                        | 0.5                                |
| Column address setup (read)                  | 1 + NPRF / 2                                             | 0.5 + NPRF / 2                     |
| Column address setup (write)                 | 1 + NPWF / 2                                             | 1 + NPWF / 2                       |
| RAS hold (read from CAS)                     | 1 + NPHB / 2 - NPRF / 2 + NPH                            | 0.5 - NPRF / 2 + NPH               |
| RAS hold (write)                             | 1 + NPHB / 2 - NPWF / 2 + NPH                            | 0.5 - NPWF / 2 + NPH               |
| CAS width (read)                             | ① + NPCAS + NPCB / 2 - NPRF / 2                          | ① + NPCAS + NPCB / 2 - NPRF / 2    |
| CAS width (write)                            | ① + NPCAS + NPCB / 2 - NPWF / 2                          | ① + NPCAS + NPCB / 2 - NPWF / 2    |
| RAS precharge                                | 2 × (2 + NP_WS) - RAS width                              | $2 \times (2 + NP_WS) - RAS width$ |
| Column address hold                          | 1 - NPCB / 2                                             | 1 - NPCB / 2                       |
| ① 2 if NPCAS = 0 or 1<br>1 if NPCAS = 2 or 3 | 1                                                        | L                                  |
|                                              | NPRF = Bit 08NPH = Bit 06NPCB = Bit 02NP_WS = Bits 01, 0 | NPHB = Bit 05<br>00                |

### TABLE 6-2. NON-PAGE MODE TIMING

### 6.3.2 Page Mode

Table 6-3 identifies the type of DRAM cycle and number of wait states for the 80386SX processor.

|                           | PAGE MODE DRAM CYCLE                                                                                                                                      | WAIT<br>STATES             |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| 80386SX                   | Write page hit, pipeline mode                                                                                                                             | 0                          |
|                           | Write page hit, non-pipeline mode                                                                                                                         | 1                          |
|                           | Write page first access, pipeline mode 🕁                                                                                                                  | 1                          |
|                           | Write page miss, pipeline mode                                                                                                                            | 2                          |
|                           | Write page miss, non-pipeline mode<br>Write page miss, pipeline extra RAS                                                                                 | 3                          |
|                           | precharge                                                                                                                                                 | 3                          |
|                           | Write page miss, non-pipeline extra RAS precharge                                                                                                         | 4                          |
|                           | Read page hit, pipeline mode                                                                                                                              | 0                          |
|                           | Read page hit, non-pipeline mode                                                                                                                          | 1                          |
|                           | Read after write page hit, pipeline mode 🕸                                                                                                                | 1                          |
|                           | Read page first access non-pipeline mode 🕸                                                                                                                | 3                          |
|                           | Read page miss, pipeline mode                                                                                                                             | 3                          |
|                           | Read page miss, non-pipeline mode<br>Read page miss, pipeline extra RAS                                                                                   | 4                          |
|                           | precharge                                                                                                                                                 | 4                          |
|                           | Read page miss, non-pipeline extra RAS                                                                                                                    |                            |
|                           | precharge                                                                                                                                                 | 5                          |
| 80386SX                   | Write page hit                                                                                                                                            | 0                          |
| With                      | Write page first access 🕸                                                                                                                                 | 1                          |
| Discrete                  | Write page miss                                                                                                                                           | 2                          |
| Cache                     | Read cache hit                                                                                                                                            | 2<br>0                     |
| Guorio                    | Read cache miss, page hit                                                                                                                                 | 1                          |
|                           | Read cache miss, page first access 🕸                                                                                                                      | 3                          |
|                           | Read cache miss, page miss                                                                                                                                | 4                          |
| ☆ Equal Ba                | nk sizes, non-EMS cycle                                                                                                                                   |                            |
| refresh, DM<br>precharged | s is a page mode memory cycle which immediate<br>IA or master cycle. It is not necessary for the DF<br>for a first access cycle, since all RAS signals ha | RAMs to be<br>we been high |
| one wait sta              | ous cycle. This shortens a first access page more ate. For example, a read page miss, non-pipeline                                                        | e mode in                  |
| first access              | node is four wait states. A read page miss, non-p<br>in 80386SX mode is three wait states. All instal                                                     | led DRAMs                  |
|                           | e same size and configuration and the memory c<br>cycle for a first access to occur.                                                                      | ycie cannot                |

### TABLE 6-3. PAGE MODE WAIT STATES

#### 6.3.3 Memory Address Multiplexer

The memory address multiplexer generates the DRAM row and column address. The DRAM address multiplexer is designed so that the same type socket may be used for 64 Kbyte, 256 Kbyte, 1 Mbyte or 4 Mbyte SIMM memory modules.

|            | <b>RA11</b> | <b>RA10</b>  | RA9        | RA8                                                                                                            | RA7       | RA6       | RA5       | RA4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | RA3                    | RA2       | RA1       | RA0       |
|------------|-------------|--------------|------------|----------------------------------------------------------------------------------------------------------------|-----------|-----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------|-----------|-----------|
|            |             |              |            |                                                                                                                | 64 KBI    | TS NON    | -INTER    | LEAVE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                        |           |           |           |
| ROW<br>COL | A13<br>A13  | A22<br>A11   | A20<br>A10 | A18<br>A9                                                                                                      | A16<br>A8 | A15<br>A7 | A14<br>A6 | A13<br>A5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | A12<br>A4              | A11<br>A3 | A10<br>A2 | A9<br>A1  |
|            |             |              | 64 KBI     | TS 2-WA                                                                                                        | AY INTE   | RLEAVE    | E OR 25   | 6K NON                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | I-INTER                | LEAVE     |           |           |
| ROW<br>COL | A13<br>A13  | A22<br>A11   | A20<br>A10 | A18<br>A9                                                                                                      | A16<br>A8 | A15<br>A7 | A14<br>A6 | A13<br>A5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | A12<br>A4              | A11<br>A3 | A10<br>A2 | A17<br>A1 |
|            | 25          | 6K 2-W       | AY INTE    | RLEAV                                                                                                          | E, 1MBľ   |           |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | OR 512                 | KBITS X   | ( 8 2-WA  | ٩Y        |
|            |             |              |            |                                                                                                                |           |           | LEAVE     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                        |           |           |           |
| ROW<br>COL | A13<br>A13  | A22<br>A11   | A20<br>A10 | A18<br>A9                                                                                                      | A16<br>A8 | A15<br>A7 | A14<br>A6 | A13<br>A5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | A12<br>A4              | A11<br>A3 | A19<br>A2 | A17<br>A1 |
| COL        | AIS         |              |            |                                                                                                                |           | EAVE, C   |           | and the second sec |                        |           |           |           |
| ROW        | A11         | A22          | A20        | A18                                                                                                            | A16       | A15       | A14       | A13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | A12                    | A21       | A19       | A17       |
| COL        | A13         | A11          | A10        | A9                                                                                                             | A8        | A7        | A6        | A5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | A12                    | A3        | A13<br>A2 | A1        |
|            |             |              |            | and and a second se | 4 MBIT    | S 2-WA    | INTER     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Automatical in Control |           |           |           |
| ROW<br>COL | A11<br>A13  | A22<br>A11   | A20<br>A10 | A18<br>A9                                                                                                      | A16<br>A8 | A15<br>A7 | A14<br>A6 | A13<br>A5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | A23<br>A4              | A21<br>A3 | A19<br>A2 | A17<br>A1 |
|            |             |              |            |                                                                                                                |           | RAM: N    |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                        |           |           |           |
| ROW<br>COL | A13<br>A13  | A22<br>A11   | A19<br>A10 | A18<br>A9                                                                                                      | A16<br>A8 | A15<br>A7 | A14<br>A6 | A13<br>A5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | A12<br>A4              | A11<br>A3 | A10<br>A2 | A17<br>A1 |
|            |             | ····· 1····· |            | 1N                                                                                                             | I X 16 D  | RAM: N    | ON-INT    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                        |           |           |           |
| ROW<br>COL | A13<br>A13  | A9<br>A11    | A19<br>A10 | A18<br>A9                                                                                                      | A16<br>A8 | A15<br>A7 | A14<br>A6 | A20<br>A5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | A12<br>A4              | A11<br>A3 | A10<br>A2 | A17<br>A1 |
|            |             |              |            | 1M                                                                                                             | X 16 DF   | RAM: 2-1  | WAY IN    | FERLEA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | VE                     |           |           |           |
| ROW<br>COL | A13<br>A13  | A10<br>A11   | A21<br>A10 | A18<br>A9                                                                                                      | A16<br>A8 | A15<br>A7 | A14<br>A6 | A20<br>A5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | A12<br>A4              | A11<br>A3 | A19<br>A2 | A17<br>A1 |
|            |             |              |            | 21                                                                                                             | M X 8 DI  | RAM: NO   | ON-INTE   | RLEAV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Έ                      |           |           |           |
| ROW<br>COL | A13<br>A13  | A21<br>A11   | A20<br>A10 | A18<br>A9                                                                                                      | A16<br>A8 | A15<br>A7 | A14<br>A6 | A13<br>A5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | A12<br>A4              | A11<br>A3 | A19<br>A2 | A17<br>A1 |
|            |             |              |            | 2M                                                                                                             | IX8DR     | AM: 2-V   | VAY INT   | ERLEA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | VE                     |           |           |           |
| ROW<br>COL | A13<br>A13  | A22<br>A11   | A20<br>A10 | A18<br>A9                                                                                                      | A16<br>A8 | A15<br>A7 | A14<br>A6 | A13<br>A5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | A12<br>A4              | A21<br>A3 | A19<br>A2 | A17<br>A1 |
|            |             |              |            |                                                                                                                | RE        | FRESH     | ADDRE     | SS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                        |           |           |           |
| ROW        |             | A10          | A9         | A8                                                                                                             | A7        | A6        | A5        | A4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | A3                     | A2        | A1        | A0        |

TABLE 6-4. PAGE MODE DRAM ADDRESS MULTIPLEXER CONFIGURATION

|     | <b>RA11</b> | <b>RA10</b> | RA9 | RA8 | RA7 | RA6 | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 | ]                        |
|-----|-------------|-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------------------------|
| ROW | A13         | A11         | A10 | A9  | A8  | A7  | A6  | A5  | A4  | A3  | A2  | A1  | ALL                      |
| COL | A13         | A22         | A20 | A18 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | A9  | 64 Kb                    |
| COL | A13         | A22         | A20 | A18 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | A17 | 256 Kb                   |
| COL | A13         | A22         | A20 | A18 | A16 | A15 | A14 | A13 | A12 | A11 | A19 | A17 | 1 Mb<br>or 512<br>Kb x 8 |
| COL | A13         | A22         | A20 | A18 | A16 | A15 | A14 | A13 | A12 | A21 | A19 | A17 | 4 Mb                     |

NOTE: 1M X 16 or 18 and 2M X 8 or 9 are not supported.

### TABLE 6-5. NON-PAGE, NON-INTERLEAVE ADDRESS CONFIGURATION

|     | <b>RA11</b> | <b>RA10</b> | RA9 | RA8 | RA7 | RA6 | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 | ]                        |
|-----|-------------|-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------------------------|
| ROW | A13         | A11         | A10 | A9  | A8  | A7  | A6  | A5  | A4  | A3  | A2  | A13 | ALL                      |
| COL | A13         | A22         | A20 | A18 | A16 | A15 | A14 | A17 | A12 | A11 | A10 | A9  | 64 Kb                    |
| COL | A13         | A22         | A20 | A18 | A16 | A15 | A14 | A19 | A12 | A11 | A10 | A17 | 256 Kb                   |
| COL | A13         | A22         | A20 | A18 | A16 | A15 | A14 | A21 | A12 | A11 | A19 | A17 | 1 Mb<br>or 512<br>Kb x 8 |
| COL | A13         | A22         | A20 | A18 | A16 | A15 | A14 | A12 | A23 | A21 | A19 | A17 | 4 Mb                     |

NOTE: 1M X 16 or 18 and 2M X 8 or 9 are not supported.

### TABLE 6-6. NON-PAGE, 2-WAY INTERLEAVE ADDRESS CONFIGURATION

### 6.4 EMS

### 6.4.1 EMS Control And Lower EMS Boundary

Port Address 6872H - Read and Write

| 15          | 14  | 13    | 12            | 11           | 10             | 09                      | 08  |
|-------------|-----|-------|---------------|--------------|----------------|-------------------------|-----|
| INC         | PF_ | LOC   |               | EMS          | S_EN           |                         |     |
|             |     |       | L             |              |                |                         |     |
| 07          | 06  | 05    | 04            | 03           | 02             | 01                      | 00  |
| EN_<br>RES  | A23 | A22   | A21<br>Lower_ | A20<br>EMS_B | A19<br>oundary | A18                     | A17 |
| Sign<br>Nam |     |       |               |              |                | e <u>fault</u><br>t RST | N   |
| INC<br>PF I | 00  | • • • |               |              |                | 0                       |     |

| INC          |    |   |  |  | • |  |   |   | • |  | 0    |
|--------------|----|---|--|--|---|--|---|---|---|--|------|
| PF_LOC .     |    |   |  |  |   |  |   |   |   |  | 00   |
| Bits 12, 09, | 90 | 3 |  |  |   |  |   |   |   |  | None |
| EMS_EN       |    |   |  |  |   |  |   |   |   |  |      |
| EN_RES .     |    |   |  |  |   |  |   |   |   |  | 0    |
| A23-A17 .    |    | • |  |  |   |  | • | • |   |  | 0    |
|              |    |   |  |  |   |  |   |   |   |  |      |

Bit 15 - INC, Increment EMS Pointer

INC controls whether or not the EMS Pointer at Port E072H is to be incremented after each read or write of the EMS Page Register at Port E872H.

#### INC = 0 -

The EMS pointer does not increment.

INC = 1 -

EMS pointer increments after access to EMS Page Register.

#### Bits 14:13 - PF\_LOC, Upper Page Frame Location

PF\_LOC determines the starting location of a block eight frames. See Table 6-7 for the upper page frame assignments.

### PF\_LOC

14 13

- 0 0 Upper page frame starts at C4000H
- 0 1 Upper page frame starts at C8000H
- 1 0 Upper page frame starts at CC000H
- 1 1 Upper page frame starts at D0000H

Bit 12 - Not used, state is ignored

### Bits 11:10 - EMS\_EN, EMS Enable

EMS\_EN determines whether all EMS frames are to be enabled, only the upper page frames or no page frames. Tables 6-7 and 6-8 show the upper and lower page frame assignments.

EMS\_EN

11 10

- 0 0 Disable EMS
- 0 1 Enable EMS Register programming without having to enable a Page Frame. This is useful for initializing the lower Page Frame.
- 1 0 Enable upper Page Frame assignments and EMS register programming.
- 1 1 Enable upper and lower Page Frame assignments and EMS register programming.

Bits 09:08 - Not used, state is ignored

### Bit 07 - EN\_RES, Enable Lower Boundary

EN\_RES determines whether A23 through A17 (bits 06 through 00 of this register) are to be used as the lower EMS boundary or ignored.

When the Lower\_EMS\_Boundary is enabled, the memory above the boundary is removed from the extended memory and reserved for EMS.

EN\_RES = 0 -Ignore Lower\_EMS\_Boundary

EN\_RES = 1 -

Enable Lower\_EMS\_Boundary

### Bits 06:00 - A23:17, Lower\_EMS\_Boundary

The Lower\_EMS\_Boundary provides address bits A23:17 and determines the starting address.

This address must be set to 128 Kbyte below the actual start address. For example, to start EMS at the 1 Mbyte boundary, this field should be set to 07H.

### NOTE

When EMS is not desired in systems with 16 MB or more of system DRAM installed, the EMS Control And Lower Boundary Register at Port Address 6872H should be programmed with a value of 00FEH. When EMS is desired, a value of XX8XH should be programmed.

When EMS is not desired in systems with less than 16 MB of system DRAM installed, the EMS Control And Lower Boundary Register at Port Address 6872H should be programmed with a value of 0000H. When EMS is desired, a value of XX8XH should be programmed.

### 6.4.2 EMS Page Register Pointer

Port Address E072H - Bits 15:06 Read only, Bits 05:00 Read and Write

| 15 | 14 | 13 | 12 | 11 | 10 | 09 | 08 |
|----|----|----|----|----|----|----|----|
|    |    |    | DI | LT |    |    |    |
| 16 | 15 | 14 | 13 | 12 | 11 | 10 | ٩  |

| 07     | 06      | 05 | 04 | 03   | 02   | 01 | 00 |
|--------|---------|----|----|------|------|----|----|
| 8<br>8 | _T<br>7 |    |    | POIN | ITER |    |    |

| Signal<br>Name |  |  |  |  |  |  | _ | e <u>fault</u><br>t RSTIN |
|----------------|--|--|--|--|--|--|---|---------------------------|
| dlt<br>Pointer |  |  |  |  |  |  |   |                           |

The EMS Page Register Pointer is used as an indirect address register. It is loaded with the EMS Page Register Number, ranging from 00 to 39 decimal. If the INC bit is set in Port 6872H, the EMS Page Register Pointer is incremented after each read or write of the EMS Page Register at Port E872H. Tables 6-7 and 6-8 shows the EMS Page Register Pointer value and the page frame assignments.

#### Bits 15:06 - DLT, Delay Line Test

In the Delay Line Test Mode, these bits represent the state of internal Delay Line signals.

The Delay Line Test is initiated by bit 8 (TDL) in the Test Enable Register at Port Address A872H.

Bits 05:00 - POINTER, EMS Page Register Number

Decimal number, 00 through 39. When programming this field, the hex equivalent 00 through 27H should be used.

| EMS<br>REG<br>NUM | PF_LOC = 00                              | EMS<br>REG<br>NUM  | PF_LOC = 01                            | EMS<br>REG<br>NUM  | PF_LOC = 10       | EMS<br>REG<br>NUM | PF_LOC = 11        |
|-------------------|------------------------------------------|--------------------|----------------------------------------|--------------------|-------------------|-------------------|--------------------|
| 32                | E0000-E3FFF                              | 33                 | E4000-E7FFF                            | 34                 | E8000-EBFFF       | 35                | EC000-EFFFF        |
| 39                | DC000-DFFFF                              | 32                 | E0000-E3FFF                            | 33                 | E4000-E7FFF       | 34                | E8000-EBFFF        |
| 38                | D8000-DBFFF                              | 39                 | DC000-DFFFF                            | 32                 | E0000-E3FFF       | 33                | E4000-E7FFF        |
| 37                | D4000-D7FFF                              | 38                 | D8000-DBFFF                            | 39                 | DC000-DFFFF       | 32                | E0000-E3FFF        |
| 36                | D0000-D3FFF                              | 37                 | D4000-D7FFF                            | 38                 | D8000-DBFFF       | 39                | DC000-DFFFF        |
| 35                | CC000-CFFFF                              | 36                 | D0000-D3FFF                            | 37                 | D4000-D7FFF       | 38                | D8000-DBFFF        |
| 34                | C8000-CBFFF                              | 35                 | CC000-CFFFF                            | 36                 | D0000-D3FFF       | 37                | D4000-D7FFF        |
| 33                | C4000-C7FFF                              | 34                 | C8000-CBFFF                            | 35                 | CC000-CFFFF       | 36                | D0000-D3FFF        |
| EMS ro<br>the EM  | egisters 32 througl<br>IS Page Register. | h 39 (de<br>See Po | cimal) can be ind<br>ort E872H descrip | ividually<br>tion. | y enabled or disa | bled by           | the EN (bit 15) of |

| TABLE 6-7. UPPER PAGE FRAME ASSIGNMENTS | TABLE 6-7. | <b>UPPER PAGE</b> | E FRAME ASSIGNME | NTS |
|-----------------------------------------|------------|-------------------|------------------|-----|
|-----------------------------------------|------------|-------------------|------------------|-----|

| 23         5C000-5FFFF         368K-384K         7         9C000-9FFFF         624K-640K           22         58000-5BFFF         352K-368K         6         98000-9BFFF         608K-624K           21         54000-57FFF         336K-352K         5         94000-97FFF         592K-608K           20         50000-53FFF         320K-336K         4         90000-93FFF         576K-592K           19         4C000-4FFFF         304K-320K         3         8C000-8FFFF         560K-576K           18         48000-4BFFF         288K-304K         2         88000-8BFFF         544K-560K           17         44000-47FFF         272K-288K         1         84000-87FFF         528K-544K           16         40000-43FFF         256K-272K         0         80000-83FFF         512K-528K           15         3C000-3FFFF         240K-256K         31         7C000-7FFFF         496K-512K           14         38000-3BFFF         224K-240K         30         78000-73FFF         480K-496K           13         34000-37FFF         208K-224K         29         74000-77FFF         464K-480K           12         30000-33FFF         192K-208K         28         70000-73FFF         438K-464K                                                                                     | EMS<br>REG<br>NUM | HEX          | DEC       | EMS<br>REG<br>NUM | HEX         | DEC       |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------|-----------|-------------------|-------------|-----------|
| 22         58000-5BFFF         352K-368K         6         98000-9BFFF         608K-624K           21         54000-57FFF         336K-352K         5         94000-97FFF         592K-608K           20         50000-53FFF         320K-336K         4         90000-93FFF         576K-592K           19         4C000-4FFFF         304K-320K         3         8C000-8FFFF         560K-576K           18         48000-4BFFF         288K-304K         2         88000-8BFFF         544K-560K           17         44000-47FFF         272K-288K         1         84000-87FFF         528K-544K           16         40000-43FFF         256K-272K         0         80000-83FFF         512K-528K           15         3C000-3FFFF         240K-256K         31         7C000-7FFFF         496K-512K           14         38000-3BFFF         224K-240K         30         78000-7BFFF         480K-496K           13         34000-37FFF         208K-224K         29         74000-77FFF         464K-480K           12         30000-33FFF         192K-208K         28         70000-73FFF         48K-464K           11         2C000-2FFFF         176K-192K         27         6C000-6FFFF         4320-448K                                                                                     | 23                | 5C000-5FFFF  | 368K-384K | 7                 | 9C000-9FFFF | 624K-640K |
| 21         54000-57FFF         336K-352K         5         94000-97FFF         592K-608K           20         50000-53FFF         320K-336K         4         90000-93FFF         576K-592K           19         4C000-4FFFF         304K-320K         3         8C000-8FFFF         560K-576K           18         48000-4BFFF         288K-304K         2         88000-8BFFF         544K-560K           17         44000-47FFF         272K-288K         1         84000-87FFF         528K-544K           16         40000-43FFF         256K-272K         0         80000-83FFF         512K-528K           15         3C000-3FFFF         240K-256K         31         7C000-7FFFF         496K-512K           14         38000-3BFFF         224K-240K         30         78000-7BFFF         480K-496K           13         34000-37FFF         208K-224K         29         74000-77FFF         464K-480K           12         30000-33FFF         192K-208K         28         70000-73FFF         448K-464K           11         2C000-2FFFF         176K-192K         27         6C000-6FFFF         4320-448K           10         28000-2BFFF         160K-176K         26         68000-6BFFF         416K-432K <td>-</td> <td></td> <td></td> <td>6</td> <td>98000-9BFFF</td> <td>608K-624K</td> | -                 |              |           | 6                 | 98000-9BFFF | 608K-624K |
| 194C000-4FFFF304K-320K38C000-8FFFF560K-576K1848000-4BFFF288K-304K288000-8BFFF544K-560K1744000-47FFF272K-288K184000-87FFF528K-544K1640000-43FFF256K-272K080000-83FFF512K-528K153C000-3FFFF240K-256K317C000-7FFFF496K-512K1438000-3BFFF224K-240K3078000-7BFFF480K-496K1334000-37FFF208K-224K2974000-77FFF464K-480K1230000-33FFF192K-208K2870000-73FFF448K-464K112C000-2FFFF176K-192K276C000-6FFFF4320-448K1028000-2BFFF160K-176K2668000-6BFFF416K-432K924000-27FFF144K-160K2564000-67FFF400K-416K                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 21                | 54000-57FFF  | 336K-352K |                   | 94000-97FFF | 592K-608K |
| 18         48000-4BFFF         288K-304K         2         88000-8BFFF         544K-560K           17         44000-47FFF         272K-288K         1         84000-87FFF         528K-544K           16         40000-43FFF         256K-272K         0         80000-83FFF         512K-528K           15         3C000-3FFFF         240K-256K         31         7C000-7FFFF         496K-512K           14         38000-3BFFF         224K-240K         30         78000-7BFFF         480K-496K           13         34000-37FFF         208K-224K         29         74000-77FFF         464K-480K           12         30000-33FFF         192K-208K         28         70000-73FFF         448K-464K           11         2C000-2FFFF         176K-192K         27         6C000-6FFFF         4320-448K           10         28000-2BFFF         160K-176K         26         68000-6BFFF         416K-432K           9         24000-27FFF         144K-160K         25         64000-67FFF         400K-416K                                                                                                                                                                                                                                                                                         | 20                | 50000-53FFF  | 320K-336K | 4                 | 90000-93FFF | 576K-592K |
| 17         44000-47FFF         272K-288K         1         84000-87FFF         528K-544K           16         40000-43FFF         256K-272K         0         80000-83FFF         512K-528K           15         3C000-3FFFF         240K-256K         31         7C000-7FFFF         496K-512K           14         38000-3BFFF         224K-240K         30         78000-7BFFF         480K-496K           13         34000-37FFF         208K-224K         29         74000-77FFF         464K-480K           12         30000-33FFF         192K-208K         28         70000-73FFF         448K-464K           11         2C000-2FFFF         176K-192K         27         6C000-6FFFF         4320-448K           10         28000-2BFFF         160K-176K         26         68000-6BFFF         416K-432K           9         24000-27FFF         144K-160K         25         64000-67FFF         400K-416K                                                                                                                                                                                                                                                                                                                                                                                            | 19                | 4C000-4FFFF  | 304K-320K | 3                 | 8C000-8FFFF | 560K-576K |
| 1640000-43FFF256K-272K080000-83FFF512K-528K153C000-3FFFF240K-256K317C000-7FFFF496K-512K1438000-3BFFF224K-240K3078000-7BFFF480K-496K1334000-37FFF208K-224K2974000-77FFF464K-480K1230000-33FFF192K-208K2870000-73FFF448K-464K112C000-2FFFF176K-192K276C000-6FFFF4320-448K1028000-2BFFF160K-176K2668000-6BFFF416K-432K924000-27FFF144K-160K2564000-67FFF400K-416K                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 18                | 48000-4BFFF  | 288K-304K | 2                 | 88000-8BFFF | 544K-560K |
| 153C000-3FFFF240K-256K317C000-7FFFF496K-512K1438000-3BFFF224K-240K3078000-7BFFF480K-496K1334000-37FFF208K-224K2974000-77FFF464K-480K1230000-33FFF192K-208K2870000-73FFF448K-464K112C000-2FFFF176K-192K276C000-6FFFF4320-448K1028000-2BFFF160K-176K2668000-6BFFF416K-432K924000-27FFF144K-160K2564000-67FFF400K-416K                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 17                | 44000- 47FFF | 272K-288K | 1                 | 84000-87FFF | 528K-544K |
| 1438000-3BFFF224K-240K3078000-7BFFF480K-496K1334000-37FFF208K-224K2974000-77FFF464K-480K1230000-33FFF192K-208K2870000-73FFF448K-464K112C000-2FFFF176K-192K276C000-6FFFF4320-448K1028000-2BFFF160K-176K2668000-6BFFF416K-432K924000-27FFF144K-160K2564000-67FFF400K-416K                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 16                | 40000-43FFF  | 256K-272K | 0                 | 80000-83FFF | 512K-528K |
| 13         34000-37FFF         208K-224K         29         74000-77FFF         464K-480K           12         30000-33FFF         192K-208K         28         70000-73FFF         448K-464K           11         2C000-2FFFF         176K-192K         27         6C000-6FFFF         4320-448K           10         28000-2BFFF         160K-176K         26         68000-6BFFF         416K-432K           9         24000-27FFF         144K-160K         25         64000-67FFF         400K-416K                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 15                | 3C000-3FFFF  | 240K-256K | 31                | 7C000-7FFFF | 496K-512K |
| 12         30000-33FFF         192K-208K         28         70000-73FFF         448K-464K           11         2C000-2FFFF         176K-192K         27         6C000-6FFFF         4320-448K           10         28000-2BFFF         160K-176K         26         68000-6BFFF         416K-432K           9         24000-27FFF         144K-160K         25         64000-67FFF         400K-416K                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 14                | 38000-3BFFF  | 224K-240K | 30                | 78000-7BFFF | 480K-496K |
| 112C000-2FFFF176K-192K276C000-6FFFF4320-448K1028000-2BFFF160K-176K2668000-6BFFF416K-432K924000-27FFF144K-160K2564000-67FFF400K-416K                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 13                | 34000-37FFF  | 208K-224K | 29                | 74000-77FFF | 464K-480K |
| 10         28000-2BFFF         160K-176K         26         68000-6BFFF         416K-432K           9         24000-27FFF         144K-160K         25         64000-67FFF         400K-416K                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 12                | 30000-33FFF  | 192K-208K | 28                | 70000-73FFF | 448K-464K |
| 9 24000-27FFF 144K-160K 25 64000-67FFF 400K-416K                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 11                | 2C000-2FFFF  | 176K-192K | 27                | 6C000-6FFFF | 4320-448K |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 10                | 28000-2BFFF  | 160K-176K | 26                | 68000-6BFFF | 416K-432K |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 9                 | 24000-27FFF  | 144K-160K | 25                | 64000-67FFF | 400K-416K |
| 8 20000-23FFF 128K-144K 24 60000-63FFF 384K-400K                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 8                 | 20000-23FFF  | 128K-144K | 24                | 60000-63FFF | 384K-400K |

EMS registers 0 through 31 (decimal) are enabled or disabled as a block. If the EMS\_EN field of Port 6872H is 11, the EMS registers 0 through 31 are enabled and the EN (bit 15) of the EMS Page Register is treated as a one. See Port E872H description.

### TABLE 6-8. LOWER PAGE FRAME ASSIGNMENTS

### 6.4.3 EMS Page Register

Port Address E872H - Bits 14:12 Read only, Bits 15, 11:00 Read and Write

There are 40 EMS Page Registers accessible through Port E872H. Only EMS registers 32 through 39 are initialized to zero. EMS registers 0 through 31 are not initialized. The EMS Page Register Pointer at Port E072H provides the offset location for Port E872H.

| 15 | 14 | 13 | 12 | 11       | 10             | 09           | 08       |
|----|----|----|----|----------|----------------|--------------|----------|
| EN | 0  | 0  | 0  | P11<br>E | P10<br>MS Page | P9<br>e Numb | P8<br>er |

| 07 | 06 | 05 | 04     | 03     | 02 | 01 | 00 |
|----|----|----|--------|--------|----|----|----|
| P7 | P6 | P5 | P4     | P3     | P2 | P1 | P0 |
|    |    | E  | MS Pag | e Numb | er |    |    |

| Signal<br>Name |  |  |  |   |  |  |  | _ | e <u>fault</u><br>t RSTIN |
|----------------|--|--|--|---|--|--|--|---|---------------------------|
| EN             |  |  |  |   |  |  |  |   | 0                         |
| Bits 14:12     |  |  |  |   |  |  |  |   |                           |
| P11:P0         |  |  |  | • |  |  |  |   | 0                         |

#### Bit 15 - EN, Enable EMS Page Register

EMS Page Registers 32 through 39 can be individually enabled or disabled by the EN bit. EMS Page Registers 0 through 31 are enabled or disabled as a block by the setting of the EMS\_EN field in the EMS Control Register at Port 6872H. When EMS\_EN equals 11, the EN bit in this register is treated as a one for the lower Page Frame.

### EN = 0 -

This EMS Page Register is disabled

EN = 1 -

This EMS Page Register is enabled

Bits 14:12 - Read only, not used by the System Controller

#### Bits 11:00 - P11 through P00, EMS Page Number

EMS page numbers 8 through 39 and 64 through 2047 are supported for on-board memory, equal to 31.5 MBytes of EMS memory. The memory address is generated by reading the EMS Page Number from the System Controller and multiplying it by 16 Kbytes, then adding the lower 14 bits of the processor address to the product. This results in EMS page numbers zero through seven being mapped to the lower 128 Kbytes of memory and On-board extended memory being able to be accessed in real mode via the EMS logic.

EMS page numbers 2048 through 2303, equal to 4 MBytes, are used for external EMS memory, providing a method of accessing plug-in RAM or ROM cards. If P11 is 1 when an external EMS access occurs, EMS page number bits P7 through P0 are output on RA0-7/ED0-7 and the EMS chip select is asserted. The RAM/ROM card should access data on the expansion data bus, using MEMR, MEMW, MEMCS16 and IOCHRDY to make the transfer.

### NOTE

When using external EMS memory with P11 = 1, EN (bit 15) must be 0. P10:0 correspond to address bits A24:14 respectively

## 7.0 CACHE CONTROLLER

### 7.1 NON-CACHABLE CONTROL

The System Controller provides the  $\overline{\text{KEN}}$  signal to an external cache controller to identify non-cachable memory regions.

Two user-definable and twelve standard noncachable regions are provided. Ten of the twelve standard regions are 16 KB increments from C8000H - EFFFFH. These regions can be used as EMS memory or for DOS 5.0 Upper Memory Blocks and can be enabled or disabled individually. The other two standard non-cachable regions are the video BIOS area (C0000-CXFFF or E0000-EFFFF) and the system BIOS area (F0000-FFFFF). The Non-cachable control logic allows the external cached CPU caching of these regions to be enabled or disabled individually by monitoring the KEN signal.

The two user-definable non-cachable regions can also be enabled individually. The non-cachable regions are set by the upper and lower limit registers. These regions are assigned on 4 Kbyte boundaries anywhere in the 16 MB physical address space of the 80386SX.

The typical applications of these user defined noncachable areas are the memory between 512 KB and 640 KB, and the memory accessed on the AT bus. When powered up, the WD7855/LV assumes that all the memory from 0 KB to 640 KB and 1M to 16 MB are cachable. It is necessary to have the BIOS to program the noncachable region registers.

### 7.2 EXTERNAL CACHE CONTROLLER

The System Controller can support an external look-aside cache controller via the LBRDY signal on pin 45. This allows a cache to prevent memory cycles by asserting LBRDY prior to the end of T2.

### 7.3 CACHE CONTROL REGISTER

Port Address C472H - Read and Write



| Name      | At RSTIN |
|-----------|----------|
| C_BSC     | <br>. 00 |
| HI_MEM9:0 | <br>. 0  |

Bit 15:12 - Reserved, must be set to 0

### Bit 11:10 - C\_BSC, Core Bus Strength Control

Bits 11:10 become the Core Bus Strength Control if the Core Strap is 3 volts, as determined by bit 03 at Port Address CC72H.

Bits 11:10 are ignored if the Bus Strap is 5 volts.

#### C\_BSC

- 0 0 Default
- 0 1 Reserved
- 1 0 Reserved
- 1 1 Reserved

Bits 09:00 - HI-MEM, High memory region KEN control.

HI-MEM controls whether or not  $\overline{\text{KEN}}$  is to be asserted during access to the designated high region, disabling external caching of that region.

- BIT 9 EC000H - EFFFFH BIT 8 E8000H - EBEEEH E4000H - E7FFFH BIT 7 BIT 6 E0000H - E3FFFH DC000H - DFFFFH BIT 5 BIT 4 D8000H - DBFFFH BIT 3 D4000H - D7FFFH BIT 2 D0000H - D3FFFH BIT 1 CC000H - CFFFFH C8000H - CBFFFH BIT 0
- HI\_MEM 9:0 = 0 -

KEN is de-asserted during access to this region, disabling external caching of this region.

HI\_MEM 9:0 = 1 -

KEN is asserted during access to this region, therefore external caching of this region is allowed.

#### 7.4 NONCACHABLE REGION 1 UPPER BOUNDARY

Port Address BC72H - Bits 15:02, 00 Read and Write

Bit 01 Read only

| 15  | 14  | 13         | 12              | 11              | 10 | 09  | 08  |
|-----|-----|------------|-----------------|-----------------|----|-----|-----|
| A23 | A22 | A21<br>Upp | A20<br>er Addre | A19<br>ess Bour |    | A17 | A16 |

| 07   | 06       | 05       | 04    | 03  | 02   | 01   | 00  |
|------|----------|----------|-------|-----|------|------|-----|
| A15  | A14      | A13      | A12   | S_  | INT_ | INT_ | SN  |
| Uppe | er Addre | ess Bour | ndary | REF | DIS  | ST   | RDY |

| Signal<br>Name |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | De <u>fault</u><br>At RSTIN |
|----------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|-----------------------------|
| A23:12         |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | 0                           |
| S_REF          |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | 0                           |
| INT_DIS        |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | 0                           |
| INT_ST         |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | 0                           |
| SN_RDY         | • | · | · | • | · | • | • | • | • | • | · | · | • | · | · | 0                           |

Bits 15:04 - A23:12, Upper Address Boundary

A23:12 determine the upper address boundary of the user definable noncachable region 1.

### Bit 03 - S\_REF, Slow Refresh

When S\_REF is set, the DRAM refresh rate is slowed down to 120 ms. S\_REF does not affect the refresh toggle bit REF\_DT at Port B (see Section 5.9).

S\_REF = 0 -

Disable Slow Refresh

S\_REF = 1 -Enable Slow Refresh

### Bit 02 - INT DIS, Interrupt Disable

When INT\_DIS is set, the interrupt from the interrupt controller is disabled. The command will not take effect immediately if the interrupt request signal from the interrupt controller is active. The command will take effect immediately if the interrupt request signal is inactive. This allows control of the interrupt regardless of the Operating System Privilege Level, since 'CLI' and 'STI' CPU instructions may be trapped.

INT\_DIS = 0 -

Enable hardware interrupt

 $INT_DIS = 1 -$ 

Disable the hardware interrupt from the interrupt Controller

Bit 01 - INT\_ST, Interrupt Disable Status

This enables reading of Interrupt Status regardless of Operating System privilege Level.

INT ST = 0 -

Indicates the Interrupt Disable command is processed

INT\_ST = 1 -

Indicates the Interrupt Disable command is pending

Bit 00 - SN\_RDY, SNOOP with IOCHRDY active

During periods when the CPU Clock is slower than the AT BUS clock (slowed for power savings), the Snoop Logic may be unable to properly track the memory cycle during DMA or BUS Master Cycles. Setting SN\_RDY enables the System Controller to use the IOCHRDY signal to lengthen the cycle.

 $SN_RDY = 0$  -

Disable IOCHRDY for DMA/Master cycle

SN RDY = 1 -

Enable IOCHRDY for DMA/Master cycle

### 7.5 NONCACHABLE REGION 1 LOWER BOUNDARY

Port Address B472H - Read and Write

| 15  | 14  | 13         | 12              | 11 | 10           | 09  | 08  |
|-----|-----|------------|-----------------|----|--------------|-----|-----|
| A23 | A22 | A21<br>Low | A20<br>er Addre |    | A18<br>Idary | A17 | A16 |

| 07 | 06              | 05 | 04 | 03        | 02      | 01  | 00  |
|----|-----------------|----|----|-----------|---------|-----|-----|
|    | A14<br>er Addre |    |    | S<br>DCĒK | X<br>WS | AT_ | BSC |

| Signal<br>Name |   |   |   |   |  |   |  |   |   |   |   | e <u>fault</u><br>t RSTIN |
|----------------|---|---|---|---|--|---|--|---|---|---|---|---------------------------|
| A23:12         |   |   |   |   |  |   |  |   |   |   |   | 0                         |
| S_DCLK         |   |   |   |   |  |   |  |   |   |   |   | 0                         |
| X_WS .         |   |   |   |   |  |   |  |   |   |   |   | 0                         |
| AT_BSC         | · | • | • | • |  | • |  | • | · | • | • | 00                        |

#### Bits 15:04 - A23:12, Lower Address Boundary.

A23:12 determine the lower address boundary of the user definable noncachable region 1. Noncachable region 1 is disabled when the upper boundary is set below the lower boundary.

### Bit 03 - S\_DCLK, Stop DMA Clock

Setting S\_DCLK causes the DMA clock to stop while there is no DMA activity. Upon any unmasked DMA request (DRQIN), the DMA clock starts up again and continues to run until 16 DMA clocks after the end of the DMA Acknowledge (DACKEN).

S\_DCLK = 0 -Disable Stop DMA Clock

Bit 02 - X\_WS, Extra Wait State for Page Mode

If X\_WS is active, an extra wait state is added to all the memory cycles. This feature allows system designers to use slower DRAMs for the System Controller without loss of huge performance, and achieve saving since the majority of the memory accesses are directly to the internal cache. X\_WS may used in conjunction with ERPWS, bit 06 at Port Address 6072H.

X\_WS = 0 -

Extra Wait States are not added

X\_WS = 1 -Extra Wait States are added

### Bits 01:00 - AT\_BSC, AT Bus Strength Control

Bits 01:00 become the AT Bus Strength Control if the Bus Strap is 3 volts as determined by bit 02 at Port Address CC72H.

Bits 01:00 are ignored if the Bus Strap is for 5 volts.

AT\_BSC

- 0 0 Default
- 0 1 Reserved
- 1 0 Reserved
- 1 1 Reserved

#### 7.6 NONCACHABLE REGION 2 LOWER BOUNDARY

Port Address CC72H - Bits 15:12, 01:00 Read and and Write Bits 03:02 Read only

| 15  | 14  | 13 | 12 | 11              | 10 | 09  | 08  |
|-----|-----|----|----|-----------------|----|-----|-----|
| A23 | A22 |    |    | A19<br>ess Bour |    | A17 | A16 |

| 07         | 06 | 05              | 04 | 03 | 02 | 01 | 00   |
|------------|----|-----------------|----|----|----|----|------|
| A15<br>Low |    | A13<br>ess Bour |    | cs | BS |    | NR2C |

| Signal<br>Name |  |  |  |  |  |  |  |  | e <u>fault</u><br>t RSTIN |
|----------------|--|--|--|--|--|--|--|--|---------------------------|
| A25:12         |  |  |  |  |  |  |  |  | 0                         |
| CS, BS         |  |  |  |  |  |  |  |  | None                      |
| NR2C           |  |  |  |  |  |  |  |  | 0                         |

Bits 15:04, A23:12 Lower Address Boundary

A23:12 are used to determine the lower address boundary of the user definable noncachable region 2. Any address above or equal to this address is considered non-cachable.

### Bit 03 - CS, Core Strap

CS represents the state of VDD\_VL at pin 105

CS = 0 - Core Strap = 5 volts

CS = 1 -

Core Strap = 3 volts

#### Bit 02 - BS, Bus Strap

BS represents the state of VDDAT\_VL at pin 149

```
BS = 0 -
```

Bus Strap = 5 volts

```
BS = 1 -
```

Bus Strap = 3 volts

```
Bit 01 - Reserved
```

#### Bit 00 - NR2C, Non-cachable Region 2

NR2C = 0 -

Disables non-cachable Region 2

NR2C = 1 -

Enables non-cachable Region 2

### 7.7 FLUSH

Port Address F872H - Write Only

| 15                    | 14 | 13 | 12 | 11        | 10 | 09                               | 08 |
|-----------------------|----|----|----|-----------|----|----------------------------------|----|
| 07                    | 06 | 05 | 04 | 03        | 02 | 01                               | 00 |
|                       |    |    |    | . <u></u> |    |                                  |    |
| Sign<br>Nam<br>All si |    |    |    |           |    | e <u>fault</u><br>t RSTI<br>None | N  |

The FLUSH signal at pin 30 is asserted by writing any data to this I/O port or when a DMA/MASTER Memory write occurs. Asserting the FLUSH signal invalidates all TAG entries in the cached CPU or external cache controller.

An I/O write to this port is ordinarily used by the EMS driver to clear the cache when there is a change to the EMS Page Register and also causes the System Controller to output Chip Select number 13H.

### 8.0 PORT CHIP SELECT AND REFRESH

This section describes refresh control logic used by the power down feature. This section also describes the registers used to control the following functions:

- · Port chip select and control
- · High speed hard disk access
- AT hard disk IDE mode
- · Real-Time Clock bus location
- · Access to the CMOS RAM password

Table 8-3 identifies the ports, their Chip Select number, I/O address and function.

#### 8.1 REFRESH CONTROL, SERIAL AND PARALLEL CHIP SELECTS

Port Address 2072H - Read and Write

| 15        | 14       | 13          | 12         | 11   | 10 | 09 | 08        |
|-----------|----------|-------------|------------|------|----|----|-----------|
| M_<br>REF | V_<br>RF | CBR_<br>REF | CBR_<br>SR | SCSI | P/ | AR | PAR_<br>L |

| 07 | 06    | 05 | 04         | 03 | 02    | 01 | 00         |
|----|-------|----|------------|----|-------|----|------------|
|    | SER_A |    | SER_<br>AL |    | SER_B |    | SER_<br>BL |

| Signal<br>Name | De <u>fault</u><br>At RSTIN |
|----------------|-----------------------------|
| M_REF          | 0                           |
| V_REF          | 0                           |
| CBR_REF        | 0                           |
| CBR_SR         | 0                           |
| SCSI           | 0                           |
| PAR            | 00                          |
| PAR_L          | 0                           |
| SER_A          | 000                         |
| SER_AL         | 0                           |
| SER_B          | 000                         |
| SER_BL         | 0                           |

#### Bit 15 - M\_REF, Memory Refresh Power Down Mode

The refresh period may be lengthened for extended refresh DRAM while maintaining bus compatibility. When slow refresh is selected, main on-board memory is refreshed at one eighth the normal rate. In the Full Power Down mode, selected by the FPD bit in the register at Port 1872H, and M\_REF = 1, the on-board DRAM is refreshed with every eighth PDREF. PDREF is a 64 KHz input signal supplied by the WD76C20.

M\_REF = 0 -

Normal refresh period for main onboard memory.

### M\_REF = 1 -

Slow refresh main on-board memory.

### Bit 14 - V\_REF, Video Refresh Power Down Mode

The refresh period may be lengthened for extended refresh DRAM while maintaining bus compatibility. When slow refresh is selected, main on-board memory is refreshed at one eighth the normal rate. In the Full Power Down mode, selected by the FPD bit in the register at Port 1872H, and V\_REF = 1, the on-board DRAM is refreshed with every eighth PDREF. PDREF is a 64 KHz input signal supplied by the WD76C20.

V\_REF = 0 -

Normal refresh period for video memory

V\_REF = 1 -

Slow refresh video memory

#### Bit 13 - CBR\_REF, CAS Before RAS Refresh For On-board DRAM

Most standard DRAMs support this type of CAS before RAS refresh, while special DRAMs do not. CBR\_REF must always be set to 1 for portable systems that support suspend/resume.

 $CBR_REF = 0 -$ 

Normal refresh for on-board DRAM

16

CBR\_REF = 1 -

CAS before RAS refresh

### Bit 12 - CBR\_SR, CAS Before RAS Self Refresh

CAS before RAS self refresh is supported only by special DRAMs.

CBR\_SR = 0 -

No CAS before RAS self refresh

CBR\_SR = 1 -

CAS before RAS self refresh of DRAM is supported during suspend and resume, where CAS is held low continuously while in suspend.

Bit 11 - SCSI, Small Computer System Interface Chip Select

The SCSI is selected by chip select number 12. See Table 8-3.

SCSI = 0 -SCSI chip select disabled

SCSI = 1 -

SCSI chip select at I/O port 353XH

Bits 10:09 - PAR, Parallel Port Chip Select

The parallel port is selected by chip select number 0FH and may be located at I/O address 278H through 27FH, 378H through 37FH, or 3BCH through 3BFH. Bits 10 and 09 may disable the chip select or locate it at one of three areas. See Table 8-3.

### PAR

10 09

- 0 0 PAR chip select disabled
- 0 1 PAR chip select at I/O port 3BCH - 3BFH
- 1 0 PAR chip select at I/O port 378H - 37FH
- 1 1 PAR chip select at I/O port 278H - 27FH

### Bit 08 - PAR\_L, Parallel Port Bus Location

### $PAR_L = 0 -$

Parallel port is located on the RA0:7/ED0:7 bus. This is typical when the WD76C30A is used.

PAR\_L = 1 -

Parallel port is located on the expansion data bus. This is typical when the WD7615 is used.

### Bits 07:05 - SER\_A, Serial Port A Chip Select

The Serial Port A is selected by chip select number 0EH and may be located at I/O address 2E8H through 2EFH, 2F8H through 2FFH, 3E8H through 3EFH or 3F8H through 3FFH. Bits 07:05 may disable the chip select or locate it at one of the four areas. See Table 8-3.

It is possible to select the same I/O port address for Serial Port A and Serial Port B. Selecting the same address for both ports results in an unpredictable response and should not be done.

## SER\_A

07 06 05

- 0 0 0 Serial Port A chip select disabled
- 0 0 1 Serial Port A chip select at I/O port 3F8H - 3FFH
- 0 1 0 Serial Port A chip select at I/O port 2F8H - 2FFH
- 0 1 1 Serial Port A chip select at I/O port 3E8H - 3EFH
- 1 0 0 Serial Port A chip select at I/O port 2E8H - 2EFH

### Bit 04 - SER\_AL, Serial A Port Bus Location

- SER\_AL = 0 -Serial Port A is located on the RA0:7/ED0:7 bus. This is typical when the WD76C30A is used.
- SER\_AL = 1 -Serial Port A is located on the expansion data bus.

### Bits 03:01 - SER\_B Serial Port B Chip Select

The Serial Port B is selected by chip select number 10 and may be located at I/O address 2E8H through 2EFH, 2F8H through 2FFH, 3E8H through 3EFH or 3F8H through 3FFH. Bits 03:01 may disable the chip select or locate it at one of the four areas. See Table 8-3.

It is possible to select the same I/O port address for Serial Port B and Serial Port A. Selecting the same address for both ports results in an unpredictable response and should not be done. SER\_B

- 03 02 01
  - 0 0 0 Serial Port B chip select disabled
  - 0 0 1 Serial Port B chip select at I/O port 3F8H - 3FFH
  - 0 1 0 Serial Port B chip select at I/O port 2F8H - 2FFH
  - 0 1 1 Serial Port B chip select at I/O port 3E8H - 3EFH
- 1 0 0 Serial Port B chip select at I/O port 2E8H - 2EFH

Bit 00 - SER\_BL, Serial B Port Bus Location

SER\_BL = 0 -

Serial Port B is located on the RA0:7/ED0:7 bus. This is typical when the WD76C30A is used.

SER\_BL = 1 -

Serial Port B is located on the expansion data bus

### 8.2 RTC, PVGA, AND DISK CHIP SELECTS

Port Address 2872H - Read and Write

Bits 12:07 and Port Address 3072H control the use and location of the Programmable Chip Select #1.

| 15        | 14          | 13           | 12          | 11         | 10 | 09     | 08 |
|-----------|-------------|--------------|-------------|------------|----|--------|----|
| RTC_<br>L | FST_<br>VGA | FST_<br>SCSI | EN_<br>PCS1 | U_<br>MSK1 |    | L_MSK1 |    |

| 07        | 06        | 05        | 04  | 03 | 02         | 01        | 00         |
|-----------|-----------|-----------|-----|----|------------|-----------|------------|
| PRG_<br>L | HS_<br>HD | EN_<br>16 | P/S |    | LK_<br>PSW | DS_<br>HD | DS_<br>FLP |

| Signal<br>Name   |   |   |   |   |   |  |   |   |   |   |   |   |   | e <u>fault</u><br>t RSTIN |
|------------------|---|---|---|---|---|--|---|---|---|---|---|---|---|---------------------------|
| RTC_L .          |   |   |   |   |   |  |   |   |   |   |   |   |   | 0                         |
| FST_VGA          |   |   |   |   |   |  |   |   |   |   |   |   |   | 0                         |
| FST_SCSI         |   |   |   |   |   |  |   |   |   |   |   |   |   | 0                         |
| EN_PCS1          |   |   |   |   |   |  |   |   |   |   |   |   |   | 0                         |
| U <u>M</u> SK1 . |   |   |   |   |   |  |   |   |   |   |   |   |   | 00                        |
| L_MSK1           |   |   |   |   |   |  |   |   |   |   |   |   |   | 00                        |
| PRGL.            |   |   |   |   |   |  |   |   |   |   |   |   |   | 0                         |
| HSHD             |   |   |   |   |   |  |   |   |   |   |   |   |   | 000                       |
| EN_16            |   |   |   |   |   |  |   |   |   |   |   |   |   | 0                         |
| P/S              |   |   |   |   |   |  |   |   |   |   |   |   |   | 000                       |
| LK PSW .         | • | • | • | • | • |  | • | • | • | • | • | • | • | 0                         |

DS HD . . . . . . . . . . . . . . . . 0 DS FLP . . . . . . . . . . . . . 0

### Bit 15 - RTC\_L, Real-Time Clock

The Real-Time Clock is normally on the RA0:7/ED0:7 bus but may be placed on the expansion data bus.

RTC\_L = 0 -

Real-Time Clock is on the RA0:7/ED0:7 bus.

RTC\_L = 1 -

Real-Time Clock is on the expansion data bus. This is the required setting when the WD76C20 is used.

### Bit 14 - FST\_VGA, Fast VGA Video

The performance of Western Digital PVGA display controllers may be enhanced by reducing wait states for access to video I/O. This feature should only be used with Western Digital PVGA1A, WD90C90, WD90C30, WD90C20, WD90C11 and WD90C10 devices. I/O cycles to eight-bit ports 3C0H - 1H, 3C4H - 5H and 3CEH - FH are made with one wait state cycles.

FST\_VGA = 0 -

Normal PVGA control

FST\_VGA = 1 -One wait state I/O cycle to PVGA

### Bit 13 - FST\_SCSI, Fast SCSI

The performance of the WD33C93 SCSI Controller is enhanced by performing eight-bit accesses with one wait state rather than four wait states.

FST\_SCSI = 0 -Four Wait States

FST\_SCSI = 1 -One Wait State

Bit 12 - EN\_PCS1, Enable Programmable Chip Select 1

The Programmable Chip Select logic is selected with Chip Select 11 and may be disabled or enabled. See Table 8-3.

EN\_PCS1 = 0 -

Disable Programmable Chip Select #1

EN\_PCS1 = 1 -Enable Programmable Chip Select #1

Bit 11 - U MSK1, Upper Address Bits Masked

U\_MSK1 determines whether or not the upper address bits A15:10 are to be used as designated in the Programmable Chip Select Address Register at Port Address 3072H.

U\_MSK1 = 0 -

A15:10 are ignored

U MSK1 = 1 -

A15:10 are included in the address

Bits 10:08 - L\_MSK1, Lower Address Bits Masked

L\_MSK1 determines whether the lower four address bits A03:00 are to be used as designated in the Programmable Chip Select Address Register at Port Address 3072H.

#### L\_MSK1

10 09 08

- 0 0 0 A09:00 are included in the address
- 0 0 1 A00 is ignored
- 0 1 0 A00:01 are ignored
- 0 1 1 A00:02 are ignored
- 1 0 0 A00:03 are ignored
- Bit 07 PRG\_L, Programmable Chip Select Bus Location
  - $PRG_L = 0 -$

Programmable Chip Select is on the RA0:7/ED0:7 bus

PRG\_L = 1 -

Programmable Chip Select is on the expansion bus

Bit 06 - HS\_HD, High Speed Hard Disk Data Transfer Rate

Enabling the high-speed data transfers results in hard disk, 16-bit data transfers to be performed at a compressed timing rate rather than at the compatible bus rate. When operating in the high-speed mode, the first data transfer is made at the compatible bus rate. Subsequent accesses to the hard disk port are made at high speed, with IOCS16 ignored and the WD76C20 hard disk chip select remaining stable.

#### NOTE

This feature requires the use of the WD76C20 and should only be used with Western Digital IDE drives WD-AC280, WD-AC140, WD-AC160, WD-AC2120, WD-AP4200, WD-AB130 and WD-AH260.

HS\_HD = 0 -

Compatible bus timing enabled

HS\_HD = 1 -

High-speed hard disk accesses enabled

Bit 05 - EN\_16, Enable 16-Bit I/O Decoding

The WD7855/LV supports both the 100% IBM-AT compatible I/O decoding (10-bit mode) and the newer IBM PS/2 compatible I/O decoding (16-bit mode). The mode is selected by this bit.

EN\_16 = 0 -

AT Compatible 10-bit decode. Address bits A15:10 are ignored. See Table 8-1.

EN\_16 = 1 -

The enhanced 16-bit mode enabled. See Table 8-2.

### Bit 04 - P/S, Primary Or Secondary Disk

The P/S bit is only used to select the floppy disk chip select address in the IDE mode. See Table 8-3, chip select numbers 08H through 0BH.

P/S = 0 -

Primary hard disk and Floppy address selected

P/S = 1 -

Secondary hard disk and Floppy address selected

Bit 03 - Reserved

#### Bit 02 - LK\_PSW, Prevent Locking Password

Port 092H bit 3 (Lock\_Pass) is used to prevent access to the CMOS RAM password area located at 38H through 3FH. Setting LK\_PSW before attempting to set Lock\_Pass, inhibits the setting of Lock\_Pass. In this instance, it is possible to access the CMOS RAM password area. If Lock\_Pass is set before LK PSW, LK PSW will have no effect.

#### LK\_PSW = 0 -

Port 092H bit 3, Lock\_Pass can be set.

LK PSW = 1 -

Port 092H bit 3, Lock\_Pass can not be set.

Bit 01 - DS\_HD, Hard Disk Chip Select 0CH, 0DH

DS\_HD = 0 -

Hard disk chip select is enabled.

DS HD = 1 -

Hard disk chip select is not generated.

Bit 00 - DS\_FLP, Floppy Disk Chip Select 08H, 09H, 0AH, 0BH

### DS FLP = 0 -

Floppy disk chip select is enabled.

DS FLP = 1 -

Floppy disk chip select is not generated.

| ADDRESS *                   | DEVICE                                         |
|-----------------------------|------------------------------------------------|
| 000:01F                     | DMA Controller 1 (Ch 0:3)                      |
| 020:03F                     | Interrupt Controller Master                    |
| 040:05F                     | Timer                                          |
| 060:06E (even)              | Keyboard Port                                  |
| 061:06F (odd)               | Port B - Parity Error And<br>I/O Channel Check |
| 070 bit 7                   | NMI Mask                                       |
| 070                         | RTC Address                                    |
| 071                         | RTC Data                                       |
| 080:08F, 090:091<br>093:09F | DMA Page                                       |
| 092                         | ALT 20 GATE, Hot Reset<br>Port 92              |
| 0A0:0BF                     | Interrupt Controller Slave                     |
| 0C0:0DF                     | DMA Controller 2 (Ch 5:7)                      |
| 0F0:0F1                     | Numeric Processor Clear<br>And Reset           |
| 1F0:1F7                     | Hard Disk Chip Select<br>(primary)             |
| 170:177                     | Hard Disk Chip Select<br>(secondary)           |
| 278:27F                     | Parallel Port 3                                |
| 2E8:2EF                     | Serial Port 4                                  |
| 2F8:2FF                     | Serial Port 2                                  |
| 378:37F                     | Parallel Port 2                                |
| 3BC:3BF                     | Parallel Port 1                                |
| 3E8:3EF                     | Serial Port 3                                  |
| 3F0:3F7                     | Floppy and Hard Disk<br>(primary)              |
| 370:377                     | Floppy and Hard Disk<br>(secondary)            |
| 3F8:3FF                     | Serial Port 1                                  |
| * A15:10 are ignore         | d.                                             |

TABLE 8-1. AT COMPATIBLE 10-BIT MODE

| 0000:000FDMA Controller 1 (Ch 0:3)0010:001FAT Bus0020:0021Interrupt Controller Master0022:003FAT Bus0040:0043Timer0044:005FAT Bus0060, 0064Keyboard Port0061Port B - Parity Error And<br>I/O Channel Check0062; 0063AT Bus0070 Bit 7NMI Mask0070RTC Address0071RTC Data0072:007FAT Bus0080:008FDMA Page0090:0091AT Bus0092ALT 20 GATE, Hot Reset<br>Port 920093:009FAT Bus0040:00A1Interrupt Controller Slave0042:00BFAT Bus00C0:00DE (even)DMA Controller 2 (Ch 5:7)00C1:00DF (odd)AT Bus00F2:00FFAT Bus00F2:00FFAT Bus00F2:00FFAT Bus01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Hard Disk Chip Select<br>(primary)0278:027FParallel Port 302E8:02EFSerial Port 402F8:02FFSerial Port 303F8:03FFSerial Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)0378:03FFSerial Port 1 |                  | 22102                                          |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------|
| 0010:001FAT Bus0020:0021Interrupt Controller Master0022:003FAT Bus0040:0043Timer0044:005FAT Bus0060,0064Keyboard Port0061Port B - Parity Error And<br>I/O Channel Check0062,0063AT Bus0065:006FOrron Bit 70070 Bit 7NMI Mask0070RTC Address0071RTC Data0072:007FAT Bus0080:008FDMA Page0090:0091AT Bus0092ALT 20 GATE, Hot Reset<br>Port 920093:009FAT Bus00A0:00A1Interrupt Controller Slave00A0:00EFAT Bus00E0:00EFAT Bus00F0:00F1Numeric Processor Clear<br>And Reset00F2:00FFAT Bus01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Hard Disk Chip Select<br>(secondary)0278:02FFSerial Port 302E8:02EFSerial Port 20378:03FFParallel Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                     | ADDRESS *        | DEVICE                                         |
| 0020:0021Interrupt Controller Master0022:003FAT Bus0040:0043Timer0044:005FAT Bus0060,0064Keyboard Port0061Port B - Parity Error And<br>I/O Channel Check0062,0063AT Bus0065:006FAT Bus0070 Bit 7NMI Mask0070RTC Address0071RTC Data0072:007FAT Bus0080:008FDMA Page0090:0091AT Bus0092ALT 20 GATE, Hot Reset<br>Port 920093:009FAT Bus00A0:00A1Interrupt Controller Slave00A0:00EFAT Bus00C0:00DE (even)DMA Controller 2 (Ch 5:7)00C1:00DF (odd)AT Bus00F0:00F1Numeric Processor Clear<br>And Reset00F2:00FFAT Bus01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Parallel Port 302E8:02EFSerial Port 402F8:03FFSerial Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)0378:03FFSerial Port 1                                                                                       |                  |                                                |
| 0022:003FAT Bus0040:0043Timer0044:005FAT Bus0060,0064Keyboard Port0061Port B - Parity Error And<br>I/O Channel Check0062,0063AT Bus0065:006FO7000070 Bit 7NMI Mask0070RTC Address0071RTC Data0072:007FAT Bus0080:008FDMA Page0090:0091AT Bus0092ALT 20 GATE, Hot Reset<br>Port 920093:009FAT Bus0040:00A1Interrupt Controller Slave0042:00BFAT Bus00E0:00EFAT Bus00F0:00F1Numeric Processor Clear<br>And Reset00F2:00FFAT Bus00F2:00FFAT Bus01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Parallel Port 302E8:02EFSerial Port 402F8:02FFSerial Port 203BC:03BFParallel Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                     |                  |                                                |
| 0040:0043Timer0044:005FAT Bus0060,0064Keyboard Port0061Port B - Parity Error And<br>I/O Channel Check0062,0063AT Bus0065:006F0070 Bit 70070 Bit 7NMI Mask0070RTC Address0071RTC Data0072:007FAT Bus0080:008FDMA Page0090:0091AT Bus0092ALT 20 GATE, Hot Reset<br>Port 920093:009FAT Bus0040:00A1Interrupt Controller Slave0042:00BFAT Bus0060:00EFAT Bus0060:00EFAT Bus00F0:00F1Numeric Processor Clear<br>And Reset00F2:00FFAT Bus01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Hard Disk Chip Select<br>(secondary)0278:027FParallel Port 302E8:02EFSerial Port 402F8:02FFSerial Port 203BC:03BFParallel Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                 |                  | -                                              |
| 0044:005FAT Bus0060, 0064Keyboard Port0061Port B - Parity Error And<br>I/O Channel Check0062, 0063AT Bus0065:006FOTO Bit 70070 Bit 7NMI Mask0070RTC Address0071RTC Data0072:007FAT Bus0080:008FDMA Page0090:0091AT Bus0092ALT 20 GATE, Hot Reset<br>Port 920093:009FAT Bus00A0:00A1Interrupt Controller Slave00A0:00DE (even)DMA Controller 2 (Ch 5:7)00C1:00DF (odd)AT Bus00F0:00F1Numeric Processor Clear<br>And Reset00F2:00FFAT Bus01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Hard Disk Chip Select<br>(secondary)0278:027FParallel Port 302E8:02EFSerial Port 402F8:03FFSerial Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                     |                  | AT Bus                                         |
| 0060, 0064Keyboard Port0061Port B - Parity Error And<br>I/O Channel Check0062, 0063AT Bus0065:006FAT Bus0070 Bit 7NMI Mask0070RTC Address0071RTC Data0072:007FAT Bus0080:008FDMA Page0090:0091AT Bus0092ALT 20 GATE, Hot Reset<br>Port 920093:009FAT Bus00A0:00A1Interrupt Controller Slave00A0:00Eeven00C0:00EFAT Bus00E0:00EFAT Bus00F0:00F1Numeric Processor Clear<br>And Reset00F2:00FFAT Bus01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Parallel Port 302E8:02EFSerial Port 402F8:02FFSerial Port 20378:03FFParallel Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                                | 0040:0043        |                                                |
| 0061Port B - Parity Error And<br>I/O Channel Check0062,0063AT Bus0070Bit 70070 Bit 7NMI Mask0070RTC Address0071RTC Data0072:007FAT Bus0080:008FDMA Page0090:0091AT Bus0092ALT 20 GATE, Hot Reset<br>Port 920093:009FAT Bus00A0:00A1Interrupt Controller Slave00A0:00DE (even)DMA Controller 2 (Ch 5:7)00C1:00DF (odd)AT Bus00F0:00F1Numeric Processor Clear<br>And Reset00F2:00FFAT Bus00F2:00FFAT Bus00F2:00FFAT Bus01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Hard Disk Chip Select<br>(secondary)0278:027FParallel Port 302E8:02EFSerial Port 402F8:02FFSerial Port 203BC:03BFParallel Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                               | 0044:005F        | AT Bus                                         |
| I/O Channel Check0062, 0063<br>0065:006FAT Bus0070 Bit 7NMI Mask0070RTC Address0071RTC Data0072:007FAT Bus0080:008FDMA Page0090:0091AT Bus0092ALT 20 GATE, Hot Reset<br>Port 920093:009FAT Bus00A0:00A1Interrupt Controller Slave00A0:00DE (even)DMA Controller 2 (Ch 5:7)00C1:00DF (odd)AT Bus00E0:00EFAT Bus00F0:00F1Numeric Processor Clear<br>And Reset00F2:00FFAT Bus01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Hard Disk Chip Select<br>(secondary)0278:02FFSerial Port 302E8:02EFSerial Port 2038C:03BFParallel Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                                  | 0060, 0064       | -                                              |
| 0065:006FNMI Mask0070 Bit 7NMI Mask0070RTC Address0071RTC Data0072:007FAT Bus0080:008FDMA Page0090:0091AT Bus0092ALT 20 GATE, Hot Reset<br>Port 920093:009FAT Bus00A0:00A1Interrupt Controller Slave00A2:00BFAT Bus00C0:00DE (even)DMA Controller 2 (Ch 5:7)00C1:00DF (odd)AT Bus00F0:00F1Numeric Processor Clear<br>And Reset00F2:00FFAT Bus00F2:00FFAT Bus01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Hard Disk Chip Select<br>(secondary)0278:027FParallel Port 302E8:02EFSerial Port 402F8:02FFSerial Port 20378:03FFParallel Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                        | 0061             | Port B - Parity Error And<br>I/O Channel Check |
| 0070RTC Address0071RTC Data0072:007FAT Bus0080:008FDMA Page0090:0091AT Bus0092ALT 20 GATE, Hot Reset<br>Port 920093:009FAT Bus00A0:00A1Interrupt Controller Slave00A2:00BFAT Bus00C0:00DE (even)DMA Controller 2 (Ch 5:7)00C1:00DF (odd)AT Bus00F0:00F1Numeric Processor Clear<br>And Reset00F2:00FFAT Bus00F2:00FFAT Bus01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Hard Disk Chip Select<br>                                                                                                                                                                                                                                                                                                                                                                                                                              |                  | AT Bus                                         |
| 0071RTC Data0072:007FAT Bus0080:008FDMA Page0090:0091AT Bus0092ALT 20 GATE, Hot ResetPort 920093:009FAT Bus00A0:00A1Interrupt Controller Slave00A2:00BFAT Bus00C0:00DE (even)DMA Controller 2 (Ch 5:7)00C1:00DF (odd)AT Bus00E0:00EFAT Bus00F0:00F1Numeric Processor Clear<br>And Reset00F2:00FFAT Bus01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Hard Disk Chip Select<br>(secondary)0278:02FFSerial Port 302E8:02EFSerial Port 402F8:02FFSerial Port 303E0:03BFParallel Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                                                                                | 0070 Bit 7       | NMI Mask                                       |
| 0072:007FAT Bus0080:008FDMA Page0090:0091AT Bus0092ALT 20 GATE, Hot Reset<br>Port 920093:009FAT Bus00A0:00A1Interrupt Controller Slave00A2:00BFAT Bus00C0:00DE (even)DMA Controller 2 (Ch 5:7)00C1:00DF (odd)AT Bus00E0:00EFAT Bus00F0:00F1Numeric Processor Clear<br>And Reset00F2:00FFAT Bus01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Hard Disk Chip Select<br>(secondary)0278:02FFSerial Port 302E8:02EFSerial Port 20378:03FFParallel Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                                                                                                              |                  | RTC Address                                    |
| 0072:007FAT Bus0080:008FDMA Page0090:0091AT Bus0092ALT 20 GATE, Hot Reset<br>Port 920093:009FAT Bus00A0:00A1Interrupt Controller Slave00A2:00BFAT Bus00C0:00DE (even)DMA Controller 2 (Ch 5:7)00C1:00DF (odd)AT Bus00E0:00EFAT Bus00F0:00F1Numeric Processor Clear<br>And Reset00F2:00FFAT Bus01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Hard Disk Chip Select<br>(secondary)0278:02FFSerial Port 302E8:02EFSerial Port 20378:03FFParallel Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                                                                                                              | 0071             | RTC Data                                       |
| 0080:008FDMA Page0090:0091AT Bus0092ALT 20 GATE, Hot Reset<br>Port 920093:009FAT Bus00A0:00A1Interrupt Controller Slave00A2:00BFAT Bus00C0:00DE (even)DMA Controller 2 (Ch 5:7)00C1:00DF (odd)AT Bus00E0:00EFAT Bus00F0:00F1Numeric Processor Clear<br>And Reset00F2:00FFAT Bus00F2:00FFAT Bus01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Hard Disk Chip Select<br>(secondary)0278:02FFSerial Port 302E8:02EFSerial Port 20378:03FFParallel Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                                                                                                              | 0072:007F        |                                                |
| 0090:0091AT Bus0092ALT 20 GATE, Hot Reset<br>Port 920093:009FAT Bus00A0:00A1Interrupt Controller Slave00A2:00BFAT Bus00C0:00DE (even)DMA Controller 2 (Ch 5:7)00C1:00DF (odd)AT Bus00E0:00EFAT Bus00F0:00F1Numeric Processor Clear<br>And Reset00F2:00FFAT Bus00F2:00FFAT Bus01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Hard Disk Chip Select<br>(secondary)0278:02FFSerial Port 302E8:02EFSerial Port 20378:03FFParallel Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                                                                                                                               |                  |                                                |
| 0092ALT 20 GATE, Hot Reset<br>Port 920093:009FAT Bus00A0:00A1Interrupt Controller Slave00A2:00BFAT Bus00C0:00DE (even)DMA Controller 2 (Ch 5:7)00C1:00DF (odd)AT Bus00E0:00EFAT Bus00F0:00F1Numeric Processor Clear<br>And Reset00F2:00FFAT Bus01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Hard Disk Chip Select<br>(secondary)0278:02FFParallel Port 302E8:02EFSerial Port 402F8:03FFSerial Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                                                                                                                                                             | 0090:0091        | -                                              |
| 00A0:00A1Interrupt Controller Slave00A2:00BFAT Bus00C0:00DE (even)DMA Controller 2 (Ch 5:7)00C1:00DF (odd)AT Bus00E0:00EFAT Bus00F0:00F1Numeric Processor Clear<br>And Reset00F2:00FFAT Bus01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Hard Disk Chip Select<br>(secondary)0278:02FFParallel Port 302E8:02EFSerial Port 402F8:02FFSerial Port 20378:03FFParallel Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                                                                                                                                                                                         | 0092             | ALT 20 GATE, Hot Reset                         |
| 00A2:00BFAT Bus00C0:00DE (even)DMA Controller 2 (Ch 5:7)00C1:00DF (odd)AT Bus00E0:00EFAT Bus00F0:00F1Numeric Processor Clear<br>And Reset00F2:00FFAT Bus01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Hard Disk Chip Select<br>(secondary)0278:027FParallel Port 302E8:02EFSerial Port 402F8:02FFSerial Port 20378:037FParallel Port 303E8:03EFSerial Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                                                                                                                                                                                                      | 0093:009F        | AT Bus                                         |
| 00A2:00BFAT Bus00C0:00DE (even)DMA Controller 2 (Ch 5:7)00C1:00DF (odd)AT Bus00E0:00EFAT Bus00F0:00F1Numeric Processor Clear<br>And Reset00F2:00FFAT Bus01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Hard Disk Chip Select<br>(secondary)0278:027FParallel Port 302E8:02EFSerial Port 402F8:02FFSerial Port 20378:037FParallel Port 303E8:03EFSerial Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                                                                                                                                                                                                      |                  | Interrupt Controller Slave                     |
| 00C0:00DE (even)DMA Controller 2 (Ch 5:7)00C1:00DF (odd)AT Bus00E0:00EFAT Bus00F0:00F1Numeric Processor Clear<br>And Reset00F2:00FFAT Bus01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Hard Disk Chip Select<br>(secondary)0278:027FParallel Port 302E8:02EFSerial Port 402F8:02FFSerial Port 20378:037FParallel Port 103E8:03EFSerial Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                                                                                                                                                                                                                     | 00A2:00BF        | -                                              |
| 00C1:00DF (odd)AT Bus00E0:00EFAT Bus00F0:00F1Numeric Processor Clear<br>And Reset00F2:00FFAT Bus01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Hard Disk Chip Select<br>(secondary)0278:027FParallel Port 302E8:02EFSerial Port 402F8:02FFSerial Port 20378:037FParallel Port 103E8:03EFSerial Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                                                                                                                                                                                                                                                              | 00C0:00DE (even) | DMA Controller 2 (Ch 5:7)                      |
| 00E0:00EFAT Bus00F0:00F1Numeric Processor Clear<br>And Reset00F2:00FFAT Bus01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Hard Disk Chip Select<br>(secondary)0278:027FParallel Port 302E8:02EFSerial Port 402F8:02FFSerial Port 20378:037FParallel Port 103E8:03EFSerial Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                   |                  |                                                |
| And Reset00F2:00FFAT Bus01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Hard Disk Chip Select<br>(secondary)0278:027FParallel Port 302E8:02EFSerial Port 402F8:02FFSerial Port 20378:037FParallel Port 103E8:03EFSerial Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  | AT Bus                                         |
| 01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Hard Disk Chip Select<br>(secondary)0278:027FParallel Port 302E8:02EFSerial Port 402F8:02FFSerial Port 20378:037FParallel Port 203BC:03BFParallel Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 00F0:00F1        | -                                              |
| 01F0:01F7Hard Disk Chip Select<br>(primary)0170:0177Hard Disk Chip Select<br>(secondary)0278:027FParallel Port 302E8:02EFSerial Port 402F8:02FFSerial Port 20378:037FParallel Port 203BC:03BFParallel Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 00F2:00FF        | AT Bus                                         |
| 0170:0177Hard Disk Chip Select<br>(secondary)0278:027FParallel Port 302E8:02EFSerial Port 402F8:02FFSerial Port 20378:037FParallel Port 203BC:03BFParallel Port 103E8:03EFSerial Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                  |                                                |
| 0278:027FParallel Port 302E8:02EFSerial Port 402F8:02FFSerial Port 20378:037FParallel Port 203BC:03BFParallel Port 103E8:03EFSerial Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0170:0177        | Hard Disk Chip Select                          |
| 02E8:02EFSerial Port 402F8:02FFSerial Port 20378:037FParallel Port 203BC:03BFParallel Port 103E8:03EFSerial Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0278:027F        |                                                |
| 02F8:02FFSerial Port 20378:037FParallel Port 203BC:03BFParallel Port 103E8:03EFSerial Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                  |                                                |
| 0378:037FParallel Port 203BC:03BFParallel Port 103E8:03EFSerial Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                  |                                                |
| 03BC:03BFParallel Port 103E8:03EFSerial Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  |                                                |
| 03E8:03EFSerial Port 303F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                  |                                                |
| 03F0:03F7Floppy and Hard Disk<br>(primary)0370:0377Floppy and Hard Disk<br>(secondary)03F8:03FFSerial Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                  |                                                |
| (primary)<br>0370:0377 Floppy and Hard Disk<br>(secondary)<br>03F8:03FF Serial Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                  |                                                |
| 0370:0377 Floppy and Hard Disk<br>(secondary)<br>03F8:03FF Serial Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                  |                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0370:0377        | Floppy and Hard Disk                           |
| * A15:10 equal 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 03F8:03FF        |                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | * A15:10 equal 0 |                                                |

#### 8.3 PROGRAMMABLE CHIP SELECT #1 ADDRESS

Port Address 3072H - Read and Write

| 15  | 14  | 13        | 12               | 11              | 10  | 09  | 08  |
|-----|-----|-----------|------------------|-----------------|-----|-----|-----|
| A15 | A14 | A13<br>Cl | A12<br>hip Selee | A11<br>ct Addre |     | A09 | A08 |
| 07  | 06  | 05        | 04               | 03              | 02  | 01  | 00  |
|     | A06 | A05       | A04              | A03             | A02 | A01 | A00 |

| Signal<br>Name |  |  |  |  |  |  |  | e <u>fault</u><br>t RSTIN |
|----------------|--|--|--|--|--|--|--|---------------------------|
| All signals    |  |  |  |  |  |  |  | None                      |

#### 8.4 I/O PORT ADDRESSES AND CHIP SELECT ASSIGNMENTS

Table 8-3 lists the I/O addresses and chip selects generated for each fixed port type. Address bits A15 through A10 are ignored for the I/O addresses listed with three digits. The ports are listed in the sequence of the chip select value.

I/O to the addresses listed in Table 8-3 automatically cause the System Controller to output CSEN along with the corresponding encoded chip select value on CS4:0 (DPH, DPL, RA10:8). This is decoded by either the WD76C20/ALV or descrete logic which in turn asserts individual chip select signals to the various peripherals. Some of these chip selects can be individually enabled or disabled by way of registers 2072H and 2872H.

| PORT                                 | I/O<br>ADDRESS<br>10-BIT MODE<br>(HEX)   | I/O<br>ADDRESS<br>16-BIT MODE<br>(HEX)           | CHIP<br>SELECT<br>NUMBER<br>(HEX) | FUNCTION                                                                 |
|--------------------------------------|------------------------------------------|--------------------------------------------------|-----------------------------------|--------------------------------------------------------------------------|
| <b>ROM Chip Select</b>               | N/A                                      | N/A                                              | 00                                | Chip select for BIOS ROM                                                 |
| Keyboard Control                     | 060:06E even                             | 0060, 0064                                       | 01                                | Chip select for 8042                                                     |
| Power Control                        | 7072                                     | 7072                                             | 03                                | PMC Write Strobe 0                                                       |
| Reserved                             |                                          |                                                  | 04                                | Reserved                                                                 |
| Real-time Clock                      | 070                                      | 0070                                             | 05                                | RTC ALE                                                                  |
| Real-time Clock                      | 071                                      | 0071                                             | 06                                | RTC Write Strobe                                                         |
| Real-time Clock                      | 071                                      | 0071                                             | 07                                | RTC Read Strobe                                                          |
| Floppy Operation<br>Chip Select      | 3F2<br>372                               | 03F2<br>0372                                     | 08                                | Primary address<br>Secondary address                                     |
| Floppy Chip Select                   | 3F4, 3F5<br>374, 375                     | 03F4, 03F5<br>0374, 0375                         | 09                                | Primary address<br>Secondary address                                     |
| Floppy Control<br>Chip Select        | 3F7<br>377                               | 03F7<br>0377                                     | 0A                                | Primary address<br>Secondary address<br>(Floppy enabled,<br>HD disabled) |
| Floppy and HD<br>Control Chip Select | 3F7<br>377                               | 03F7<br>0377                                     | 0B                                | Primary address<br>Secondary address<br>(Floppy enabled,<br>HD enabled)  |
| Hard Disk Chip<br>Select             | 1F0:1F7<br>170:177                       | 01F0:01F7<br>0170:0177                           | OC                                | Primary address<br>Secondary address                                     |
| Hard Disk Chip<br>Select             | 3F6<br>3F7 ①<br>376<br>377 ①             | 03F6<br>03F7 ①<br>0376<br>0377 ①                 | 0D                                | Primary Address<br>Secondary address                                     |
| Serial Port A Chip<br>Select         | 2E8:2EF<br>2F8:2FF<br>3E8:3EF<br>3F8:3FF | 02E8:02EF<br>02F8:02FF<br>03E8:03EF<br>03F8:03FF | 0E                                |                                                                          |
| Parallel Port 0<br>Chip Select       | 278:27F<br>378:37F<br>3BC:3BF            | 0278:027F<br>0378:037F<br>03BC:03BF              | 0F                                |                                                                          |

TABLE 8-3. I/O PORT ADDRESSES AND CHIP SELECT ASSIGNMENTS

| PORT                         | I/O<br>ADDRESS<br>10-BIT MODE<br>(HEX)I  | I/O<br>ADDRESS<br>16-BIT MODE<br>(HEX)           | CHIP<br>SELECT<br>NUMBER<br>(HEX) | FUNCTION                                      |
|------------------------------|------------------------------------------|--------------------------------------------------|-----------------------------------|-----------------------------------------------|
| Serial Port B Chip<br>Select | 2E8:2EF<br>2F8:2FF<br>3E8:3EF<br>3F8:3FF | 02E8:02EF<br>02F8:02FF<br>03E8:03EF<br>03F8:03FF | 10 ②                              |                                               |
| Program Chip<br>Select 1     | PROG 1                                   | PROG 1                                           | 11                                |                                               |
| SCSI                         | 3530:353X                                | 3530:353X                                        | 12                                |                                               |
| Cache Flush                  | F872                                     | F872                                             | 13                                |                                               |
| EMS                          |                                          |                                                  | 14                                | External EMS                                  |
|                              | F072<br>F472                             | F072<br>F472                                     | 15<br>16                          | 48 MHz Clock Disabled<br>48 MHz Clock Enabled |
| Power Control                | 7872                                     | 7872                                             | 17                                | PMC Write Strobe 1                            |
| Floppy Chip Select           | 3F0:3F1<br>370:371                       | 03F0:03F1<br>0370:0371                           | 18                                | Primary address<br>Secondary address          |
| Floppy Chip Select           | 3F3<br>373                               | 03F3<br>0373                                     | 19                                | Primary address<br>Secondary address          |
| Program Chip<br>Select 2     | PROG 2                                   | PROG 2                                           | 1A                                |                                               |
| Program Chip<br>Select 3     | PROG 3                                   | PROG 3                                           | 1B                                |                                               |
| Reserved                     |                                          |                                                  | 1E                                | Reserved                                      |
| Reserved                     |                                          |                                                  | 1F                                | Reserved                                      |

① IDE Hard disk enabled, floppy disabled

② The Chip Select Number is the decoded value of CS4:CS0. If the Programmed Chip Select corresponds to any other decode, the Programmed Chip Select is suppressed. If Serial Port A and B are programmed for the same address, Serial Port B Chip Select is suppressed.

### TABLE 8-3. I/O PORT ADDRESSES AND CHIP SELECT ASSIGNMENTS (Continued)

# 9.0 POWER MANAGEMENT CONTROL

The WD7855/LV supports all PMC inputs, output and interrupt functions.

### 9.1 SYSTEM ACTIVITY MONITOR (SAM)

The System Activity Monitor (SAM) found in the WD7855/LV is a hardware solution to monitoring system activity. SAM was conceived to solve the problems associated with system activity detection in various operating environments such as DOS, Windows, OS/2, VCPI and Microsoft APM.

With previous System Controllers such as the WD76C10 a software approach was employed to determine system activity. This software approach was accomplished using a watchdog timer. As a part of the watchdog timer service, the sources of activity are checked and a determination is then made on the state of system activity. This approach does not consider the state of the system activity between watchdog timer interrupts. However, with SAM, the system activity state is continuously monitored through hardware, thus providing a more universal approach to activity detection.

With the help of SAM it is now possible to:

- Provide a trigger when a pre-programmed period of system inactivity time elapses.
- Enable/disable the sources that constitute system activity.
- Select either coarse or fine timeout values for system inactivity period.

#### System Activity

System activity denotes periods of time in which the system performs useful tasks. The sources of System Activity are:

- Unmasked pending interrupts.
- Unmasked interrupts in service.
- Access to hard disk data port.
- I/O Access to programmable chip select port.
- DMA transfers.
- · Coprocessor cycles.
- A programmable PCU input.
- NMI.

SAM allows for excluding the following interrupt sources from contributing to system activity:

- IRQ0, used by DOS to keep track of the system time.
- IRQ7, used for spurious interrupts and parallel port interrupts.
- IRQ8, used by Windows, OS/2 and other multitasking environments to keep the scheduler running.
- A programmable interrupt level used as a power management interrupt.

SAM also takes into account programs such as MOUSE.COM which, in an attempt to locate a mouse on a communication port, generates interrupts on interrupt levels 3 and 4, and leaves them pending. To overcome this problem, SAM allows only the unmasked pending interrupts on 3 and 4 to constitute system activity.

#### Using SAM for System Power Management:

a) System Timeout Capability

SAM can be programmed to determine coarse periods of inactivity, with the minimum period as one minute, four seconds, up to a maximum period of 16 minutes. It is also possible to extend the maximum limit to any value by reading the Activity Before bit (ACTBEF) in the Activity Monitor Control Register at Port Address B072H.

On reaching the programmed period, SAM generates a Local Attention signal. Typically, the Local Attention is tied to a power management interrupt. In response to Local Attention, the power management interrupt handler makes it possible to prepare the system for a Suspend operation.

b) Responding to a Suspend Request

SAM can be programmed to determine a clean breakpoint for suspending the system upon receiving the Suspend request. At the time the Suspend request is received, it is possible that the system is busy performing an indivisible operation, and it is necessary to wait for the system to finish this indivisible operation before initiating suspend. In order to do this, control to the CPU must be relin-



quished for just enough time for the CPU to complete the operation. This is referred as Suspend arbitration.

In addition to performing Suspend arbitration, SAM is also responsible for determining the earliest opportunity to initiate the Suspend sequence. For instance, if a Suspend request is caused by a low battery condition, it is imperative that the system be placed in the suspend state as soon as possible. Here, the fine granularity of SAM may be used to determine brief periods of inactivity from as low as 7.8 milliseconds to as high as 117.2 milliseconds and establish a clean breakpoint for suspending the system.

#### Advantages of SAM:

- 1. SAM is a reliable and consistent approach to detecting system activity.
- 2. SAM is hardware based making it truly non-obtrusive.
- 3. SAM is independent of the operating environment and the execution mode of the processor.
- 4. SAM can perform in two modes:
- Detection of system activity for extended periods of time for the purposes of system timeout.
- Detection of brief periods of inactivity for initiating Suspend.
- 5. Programmability allows for the control of sources of system activity and setting up coarse and fine timeout values.
- 6. SAM generates a signal called Local Attention (LCL\_ATN, PMC #4) on reaching programmed periods of timeout. This signal is generally tied to an unused IRQ level to invoke the Power Management program. Optionally, SAM can generate a System Management Interrupt (SMI on pin 108) rather than LCL\_ATN.
- 7. SAM also carries information on DMA activity state. This is used to determine whether it is appropriate to place the processor in the Sleep Mode.

8. SAM makes it possible to read the state of the interrupt controllers and, if needed, reprogram them on Resume. This is provided to handle the spurious interrupts that are generated by devices at power-up time on Resume.

#### NOTE

SAM cannot be used to determine when the processor should be placed in the Sleep Mode. This determination is intimately tied to the operating environment and is handled either by Western Digital's Power Management drivers DOS/VCPI, Windows and OS/2 or by Microsoft APM.

The System Activity Monitor is controlled by the Activity Monitor Control Register at Port Address B072H, Activity Monitor Mask Register at Port Address D872H and bit 09 of the Test Enable Register at Port Address A872H.

### 9.2 PROCESSOR POWER DOWN MODE

The Processor Power Down Mode is initiated by setting bit 13 of the register at Port Address 1872H to one. The CPURES signal is asserted, then tristated. An internal 200K pullup resistor holds the CPURES active. The Processor Power Down (PMC #5) signal from the PMC Control Register is used to control the power converter from the processor. The WD7855/LV holds CPUCLK, READY, HOLDR, INTRQ and NMI low to the processor.

The same conditions used to restart a stopped clock also initiate the Power Up Mode. The Power Up Mode is entered by an unmasked DRQ, unmasked IRQ interrupt or a PMC input change, resulting in an unmasked NMI to Port 9072H. A Processor Power Good signal is then input on the PMCIN pin. After 1 ms, PMC Processor Power Good signal is checked for a logic 1 state. At this time, CPURES is driven high and the CPUCLK, READY, HOLDR, INTRQ and NMI signals are driven to their correct states. CPURES remains asserted for 64 additional CPUCLKs. The PMC unit is composed of either two 74HCT273 chips and one 74HCT151 chip, or a Western Digital WD7625 Buffer Manager. The two 74HCT273 octal latches are used for the 16 PMC outputs from data bus ED(0:7) and the 74HCT151 8:1 multiplexer is used for the PMCIN signal, while the WD7625 internal multiplexers perform both functions. The PMC output latches are cleared at power up (see Figure 5-1).

#### 9.3 LOCAL ACCESS BY KEYBOARD CONTROLLER

The keyboard processor may access the WD7855/LV internal registers by way of the PMC logic. The keyboard processor starts a local access by asserting LCL REQ, which causes PMCIN 2 to be asserted and written in the PMC input register at Port 8872H (see Figure 5-1 and Table 9-2). The WD7855/LV arbitrates with refresh. DMA and master for a hold cycle from the processor. When the processor returns a hold acknowledge (HOLDA), the WD7855/LV asserts LCL ACK (PMC output 3 from Port 7072H) on the ED(0:7) data bus. The keyboard processor then passes the opcode/address byte to the WD7855/LV on the data bus and drops the LCL REQ. The WD7855/LV responds by de-asserting LCL ACK.

If the opcode specified a register write, data high (D15:08) and data low (D07:00), bytes are passed to the WD7855/LV. If the opcode specified an I/O read, the data high and data low bytes are sent from the WD7855/LV to the keyboard processor.

All special operation registers within the WD7855/LV may be accessed in this manner without first unlocking the register. See Section 2.8.2, Port Address F073H, for Lock/Unlock Register. This method allows the keyboard processor to control speed switching and other parameters without host processor intervention.

If a particular design uses processor-power-down on a non-static CPU and also uses this local access feature, then an additional AND gate is required.

Local access during CPU power-down depends on ADDR2 coming from the CPU through the 74ACT373 bus latch. If the CPU is powered down, ADDR2 can be either high or low, depending on the last CPU address. PROC\_PWR\_GOOD should be ANDed with ADDR2 going to the 8742. This forces ADDR2 low, making local accesses possible during CPU power-down conditions. This also passes ADDR2 during normal operation.

Figure 9-1 shows the handshake procedure, followed by the keyboard controller and the WD7855/LV.

Figures 9-2 and 9-3 represents the power-down (suspend) and power-up (resume) sequence and control.



### FIGURE 9-1. REGISTER ACCESS BY KEYBOARD CONTROLLER

### 9.4 PMC OUTPUT CONTROL REGISTERS

Port Address 7072H - Bits 07:00 are Read only

| 15 | 14 | 13 | 12 | 11 | 10 | 09 | 08 |
|----|----|----|----|----|----|----|----|
|    |    |    | I  |    | I  |    |    |
|    |    |    |    |    |    |    |    |
|    |    |    |    |    |    |    |    |

| 07  | 06  | 05  | 04  | 04 03 |     | 01  | 00  |  |
|-----|-----|-----|-----|-------|-----|-----|-----|--|
| OUT | OUT | OUT | OUT | OUT   | OUT | OUT | OUT |  |
| 7   | 6   | 5   | 4   | 3     | 2   | 1   | 0   |  |

| Signal<br>Name | De <u>fault</u><br>At RSTIN |
|----------------|-----------------------------|
| All signals    | <br>. None                  |

PMC Output Control Bits 7:0

Port Address 7872H - Bits 07:00 are Read and Write

| <br>14    | 15       |
|-----------|----------|
| <br>13 12 | 14 13 12 |
|           |          |

| 07  | 06  | 05  | 04  | 03  | 02  | 01  | 00  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| OUT |
| F   | E   | D   | C   | B   | A   | 9   | 8   |

| Signal<br>Name | De <u>fault</u><br>At RSTIN |
|----------------|-----------------------------|
| All signals    | <br>None                    |

PMC Output Control Bits 15:08

| PMC<br>NO. | PMC OUTPUT SIGNAL<br>PORT 7072H | PMC<br>NO. | PMC OUTPUT SIGNAL<br>PORT 7872H |
|------------|---------------------------------|------------|---------------------------------|
| он         | CPU Clock Driver Enable         | 8H         | User Defined                    |
| 1H         | LCD Enable                      | 9H         | User Defined                    |
| 2H         | Backlight Enabled               | AH         | User Defined                    |
| зн         | LCL_ACK                         | BH         | User Defined                    |
| 4H         | LCL_ATN                         | СН         | User Defined                    |
| 5H         | Processor power Down            | DH         | User Defined                    |
| 6H         | Gate A20                        | • EH       | User Defined                    |
| 7H         | Full Power Down                 | FH         | User Defined                    |

**TABLE 9-1. PMC OUTPUT SIGNALS** 

### 9.5 PMC TIMERS

Port Address 8072H - Read and Write

When no Keyboard or Mouse interrupts have occurred for the time specified by BL\_TIMEOUT or LCD\_TIMEOUT, PMC Output 1 or 2 is written to the PMC OUTPUT CONTROL 7:0 register at Port Address 7072H (see Table 9-1) to disable the LCD or Backlight. The timer is reset and the Backlight and LCD control re-enabled at the refresh cycle following a Keyboard or Mouse interrupt. The Mouse Interrupts are programmed by bits 01 and 00 (BL\_MOU) in the RAM Shadow and Write Protect Register at Port Address 6072H. The same timer is used for the Backlight and LCD timeout.

The timeout delay may be programmed in increments of five seconds, to a maximum of 1,270 seconds, or 21 minutes and 10 seconds.



#### Signal Name

| De | fau | lt  |
|----|-----|-----|
| At | RS  | TIN |

| BL_TIMEOUT . |  |  |  |  |  |  | 0 |
|--------------|--|--|--|--|--|--|---|
| LCD_TIMEOUT  |  |  |  |  |  |  | 0 |

#### Bits 15:08 - BL\_TIMEOUT, Backlight Time Out

00H - Backlight always disabled

01H - Enabled for 5 seconds

02H - Enabled for 10 seconds

\$

FEH - enabled for 254 x 5 seconds FFH - Backlight enabled

#### Bits 07:00 - LCD TIMEOUT, LCD Time Out

00H - LCD always disabled

01H - Enabled for 5 seconds

02H - Enabled for 10 seconds

1

FEH - enabled for 254 x 5 seconds FFH - LCD enabled

### 9.6 PMC INPUTS

Port Address 8872H - Bits 15:08 Read and Write Bits 07:00 Read only

| 15   | 14  | 13 | 12 | 11 | 10 | 09 | 08 |
|------|-----|----|----|----|----|----|----|
| PMC_ | EN_ | AF | AF | AF | AF | AF | AF |
| UPD  | LCL | 7  | 6  | 5  | 4  | 3  | 2  |

| 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 |
|----|----|----|----|----|----|----|----|
| IN |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |

|         | e <u>fault</u><br>t RSTIN |
|---------|---------------------------|
| PMC UPD | 0                         |
| EN_LCL  | 0                         |
| AF7:AF2 | 0                         |
| IN7:IN0 | None                      |

### Bit 15 - PMC\_UPD, Enable PMC Update

 $PMC_UPD = 0 -$ 

No update cycles occur.

#### $PMC_UPD = 1 -$

A change of state of the PMC outputs 15 through 0 (Port Address 7072H and 7872H) or the internal A20 GATE causes an update cycle of the PMC 15:0 output latch.

### Bit 14 - EN\_LCL, Enable Local Request

EN\_LCL either enables the PMCIN 2 to be defined by the user or to initiate a local access of the WD7855/LV internal registers from the keyboard controller.

EN\_LCL = 0 -

PMCIN 2 is user defined.

#### Bits 13:08 - AF7:AF2, Local Attention Flags

Local attention flags AF7 through AF2 are set to indicate which PMC input(s) have caused LCL\_ATN in PMC Interrupt Enable Register at Port C872H to be asserted. To clear the flag and corresponding IN bit in the PMC Inputs Register, it is necessary to clear the corresponding EA bit in PMC Interrupt Enable Register. If both an EA bit and EI bit in the PMC Interrupt Enable Register are set, both must be reset to clear the corresponding IN status and AF flag.

#### AF7 - AF2 = 0 -

This PMC input did not cause LCL\_ATN to be asserted.

AF7 - AF2 = 1 -

This PMC input caused LCL\_ATN to be asserted.

### Bits 07:00 - IN7:IN0, PMC Inputs 7:0

The Activity Monitor Mask Register at Port Address D872H may be used to select one of the PMC inputs IN7 through IN2 as a source of activity for power management purposes.

IN7:0 are status flags which provide information about the corresponding PMC input IN7 through IN0. IN1 and IN0 represent the current state of the input, while IN7 through IN2 represent either the current state or a latched transition. An IN7 through IN2 status is unlatched when both the corresponding EI and EA bits in the PMC Interrupt Enable Register at Port C872H are reset. It becomes a latched status when either the corresponding EI or EA bit is set. See Table 9-2.

### 9.7 PMC INTERRUPT ENABLE

Port Address C872H - Read and Write

| 15  | 14 | 13 | 12               | 11            | 10  | 09 | 08 |
|-----|----|----|------------------|---------------|-----|----|----|
| EI7 |    |    | El4<br>Interrupt | EI3<br>Enable | EI2 |    |    |

| 07  | 06 | 05               | 04 | 03 | 02  | 01 | 00 |
|-----|----|------------------|----|----|-----|----|----|
| EA7 |    | EA5<br>cal Atter |    |    | EA2 |    |    |

| Signal<br>Name     |  |  |  |  |  |  |  | _ | e <u>fault</u><br>t RSTIN |
|--------------------|--|--|--|--|--|--|--|---|---------------------------|
| EI7-EI2<br>EA7-EA2 |  |  |  |  |  |  |  |   | 0<br>0                    |

Bits 15:10 - EI7:EI2, Non-maskable Interrupt Enable 7 through 2

EI7:EI2 enable the generation of an NMI when the corresponding PMC inputs IN\_7:IN\_2 at Port Address 8872H change state. For example, when EI7 is a 1 and IN\_7 changes from a 0 to 1 an NMI will be generated.

#### EI7:EI2 = 0 -

Non-maskable Interrupt not enabled

EI7:EI2 = 1 -

Non-maskable Interrupt is enabled

Bits 09:08 - Not used, state is ignored

#### Bits 07:02 - EA7:EA2, Local Attention Enable

EA7 through EA2 enable the assertion of LCL\_ATN by the corresponding IN\_7 through IN\_2. LCL\_ATN is PMC output number 4.

# EA7-EA2 = 0 -

LCL\_ATN is not enabled

EA7-EA2 = 1 -

LCL\_ATN is enabled. If LAEN at Port Address 7C72H is set, SMI will occur. Refer to Section 10.2.

Bits 01:00 - Not used, state is ignored

| PMC INPUT<br>NUMBER ① | PMC INPUT NAME                                                          | INTERRUPT ON | SETS FLAG<br>NUMBER 2 |
|-----------------------|-------------------------------------------------------------------------|--------------|-----------------------|
| 00H                   | TURBO                                                                   |              |                       |
| 01H                   | PROC_PWR_GOOD                                                           |              |                       |
| 02H                   | LCL_REQ or<br>User Defined                                              | Transition   | IF2 or AF2            |
| 03H                   | User Defined                                                            | Transition   | IF3 or AF3            |
| 04H                   | User Defined                                                            | Transition   | IF4 or AF4            |
| 05H                   | User Defined                                                            | Transition   | IF5 or AF5            |
| 06H                   | User Defined                                                            | Transition   | IF6 or AF6            |
| 07H                   | User Defined                                                            | Active Edge  | IF7 or AF7            |
| 2 Port Addres         | ss 8872H, section 9.6<br>ss 9072H, section 9.8<br>ss 8872H, section 9.6 | · · · · · ·  |                       |

#### **TABLE 9-2. PMCIN INPUTS**

#### 9.8 NMI STATUS

Port Address 9072H - Read and Write

| 15 | 14 | 13 | 12 | 11 | 10 | 09 | 08 |
|----|----|----|----|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

| 07  | 06           | 05             | 04              | 03 | 02  | 01 | 00 |
|-----|--------------|----------------|-----------------|----|-----|----|----|
| IF7 | IF6<br>Non-m | IF5<br>askable | IF4<br>Interrup |    | IF2 | 0  | 0  |

| Signal<br>Name | De <u>fault</u><br>At RSTIN |
|----------------|-----------------------------|
| IF7:IF2        | <br>. 0                     |

Bits 15:08 - Not used, must be 0

#### Bits 07:02 - IF7:IF2, Non-maskable Interrupt Flags 7 through 2

NMI interrupt flags IF7:IF2 are set to indicate which PMC input(s), if any, have caused NMI to be asserted. To reset the flag and corresponding IN status bit in the PMC Input Register at Port Address 8872H, it is necessary to reset the corresponding bit in the PMC Interrupt Enable Register at Port Address C872H. If both an EA bit and EI bit in the PMC Interrupt Enable Register are set, both must be reset to clear the corresponding IN status and IF flag.

Bits 01:00 - Not used, must be 0

#### 9.9 SERIAL/PARALLEL SHADOW REGISTER

Port Address D072H - Read only

The Shadow Register is particularly useful in laptop applications by allowing the suspend/resume software to restore correct status to on-board serial and parallel devices.

| 15 | 14            | 13 | 12            | 11 | 10 | 09               | 08 |
|----|---------------|----|---------------|----|----|------------------|----|
|    | P_A<br>Port A |    | P_B<br>Port B |    |    | P_2<br>Il Port 2 |    |

| 07 | 06 | 05 | 04      | 03     | 02 | 01 | 00 |
|----|----|----|---------|--------|----|----|----|
|    |    |    | PF      | 2_0    |    |    |    |
|    |    |    | Paralle | Port 0 |    |    |    |

| Signal |  |
|--------|--|
| Name   |  |

```
De<u>fault</u>
At RSTIN
```

All signals . . . . . . . . . . . . . . None

Bits 15:14 - SP\_A, Serial Port A Register 2

This field represents bits 7 and 6 of Serial Port A Register 2.

#### Bits 13:12 - SP\_B, Serial Port B Register 2

This field represents bits 7 and 6 of Serial Port B Register 2.

#### Bits 11:08 - PP\_2, Parallel Port Register 2

This field represents bits 3:0 of Parallel Port Register 2.

#### Bits 07:00 - PP\_0, Parallel Port Register 0

This field represents bits 7:0 of Parallel Port Register 0.

#### 9.10 INTERRUPT CONTROLLER SHADOW REGISTER

Port Address D472H - Read only

When performing a resume operation, it may be advantageous to reset and reinitialize the interrupt controllers in the System Controller. Since many of the interrupt control registers are write only, it is impossible to determine the state of the interrupt controllers at suspend time. This register makes it possible to determine the state of selected signals internal to the master and slave interrupt controllers. With this information, when the interrupt control registers are reinitialized during resume, they can be returned to the state in which they were before suspend.

ICW2, ICW4, OCW2 and OCW3 referred to in this text is further defined in Sections 5.5.2.2, 5.5.2.4, 5.5.3.2 and 5.5.3.3.

| 15         | 14 | 13 | 12  | 11  | 10       | 09          | 08         |
|------------|----|----|-----|-----|----------|-------------|------------|
| AMT<br>OUT | D  | EV | TM7 | TS7 | SF<br>NM | AUT_<br>EOI | RA_<br>EOI |

| 07 | 06              | 05 | 04 | 03              | 02 | 01       | 00       |
|----|-----------------|----|----|-----------------|----|----------|----------|
|    | PLM1<br>y Level |    |    | PLS1<br>y Level |    | SMM<br>M | SMM<br>S |

| Signal<br>Name |  |  |  |  |  | - | e <u>fault</u><br>t RSTIN |
|----------------|--|--|--|--|--|---|---------------------------|
| DEV            |  |  |  |  |  |   |                           |

Bit 15 - AMTOUT, Activity Monitor Timeout

AMTOUT represents the current state of the timeout comparator in the activity monitor. It is for test purposes only

### Bits 14:13 - DEV, Device

DEV identifies the device as WD7855, WD7710 or WD76C10A and is used in conjunction with SVER at Port Address A872H. DEV and SVER are defined in Table 11.2.

### Bit 12 - TM7, Master Interrupt Vector Bit 7

TM7 represents bit 7 of the Interrupt Vector in the Master Interrupt Controller as set by ICW2. Bits 6:3 of the Interrupt Vector may be read from D6:3 by a Poll Command to the Master Interrupt Controller. The Poll Command is implemented by  $P_C = 1$  (bit 2 of OCW3).

### Bit 11 - TS7, Slave Interrupt Vector Bit 7

TS7 represents bit 7 of the Interrupt Vector in the Slave Interrupt Controller as set by ICW2. Bits 6:3 of the Interrupt Vector may be read from D6:3 by a Poll Command to the Slave Interrupt Controller. The Poll Command is implemented by  $P_C = 1$  (bit 2 of OCW3).

### Bit 10 - SFNM, Special Fully Nested Mode

SFNM represents the state of ICW4 - bit 4 in the Master Interrupt Controller. The WD7855/LV does not require SFNM for the slave interrupt controller and ignores its state.

### Bit 09 - AUT\_EOI, Auto End Of Interrupt

AUT\_EOI represents the state of ICW4 - bit 1 in the Master Interrupt Controller. The WD7855/LV does not require AUT\_EOI for the slave interrupt controller and ignores its state.

### Bit 08 - RA\_EOI, Rotate Auto End Of Interrupt

RA\_EOI indicates whether or not Rotate On Automatic End Of Interrupt has been selected in the Master Interrupt Controller by EOI\_CONT (bits 7:5 of OCW2). The WD7855/LV does not require Rotate On End Of Interrupt for the slave interrupt controller and ignores its state.

### RA\_EOI = 0 -

Rotate On Auto End Of Interrupt has not been selected.

RA\_EOI = 1-

Rotate On Auto End Of Interrupt has been selected.

### Bits 07:05 - PLM2:PLM0, Priority Level Master

PLM2:PLM0 represent the bottom priority level programmed into the Master Interrupt Controller by INT\_LEV (OCW2 bits 2:0).

### Bits 04:02 - PLS2:PLS0, Priority Level Slave

PLS2:PLS0 represent the bottom priority level programmed into the Slave Interrupt Controller by INT\_LEV (OCW2 bits 2:0).

### Bit 01 - SMMM, Special Mask Mode Master

SMMM indicates whether Special Mask Mode has been set in the Master Interrupt Controller by a write to SMM in OCW3.

### SMMM = 0 -

Special Mask Mode is not enabled.

SMMM = 1 -

Special Mask Mode is enabled.

Bit 00 - SMMS, Special Mask Mode Slave

SMMS indicates whether Special Mask Mode has been set in the Slave Interrupt Controller by a write to SMM in OCW3.

SMMS = 0 -

Special Mask Mode is not enabled.

SMMS = 1 -

Special Mask Mode is enabled.

### 9.11 PORT 70H SHADOW REGISTER

Port Address E472H - Bits 15:12, 10:00 Read only Bit 11 Read and Write

This register provides information on the status of interrupts and DMA which is useful for determining when the processor may be placed in the sleep mode. Two bits are also provided for generating software delays without incurring the operating system traps that would result from accessing I/O Port Address 0061H in virtual 86 mode. This register also contains a shadow of the Real Time Clock Address Register, a write only I/O port. It is necessary to access the Real Time Clock CMOS RAM during Suspend/Resume operations. This shadow of Port Address 0070H allows it to be restored to the same state it was in at suspend time.

This register can be read without first unlocking the WD7855/LV. This is important since the CLK32K, REFDET, and TODUN bits may need to be read frequently.

| 15         | 14          | 13    | 12         | 11        | 10 | 09      | 08 |
|------------|-------------|-------|------------|-----------|----|---------|----|
| CLK<br>32K | REF_<br>DET | INTRQ | NO_<br>DMA | TOD<br>UN |    | Reserve | d  |

| 07  | 06  | 05  | 04  | 03  | 02  | 01  | 00  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| D   | RTC |
| NMI | A6  | A5  | A4  | A3  | A2  | A1  | A0  |

| Signal<br>Name    |  |  |  |  |  | _ | e <u>fault</u><br>t RSTIN |
|-------------------|--|--|--|--|--|---|---------------------------|
| D_NMI             |  |  |  |  |  |   | 1                         |
| Reserved          |  |  |  |  |  |   |                           |
| All other signals |  |  |  |  |  | • | None                      |

### Bit 15 - CLK32K

CLK32K is PDREF at input pin 41 divided by two. CLK32K may be read to provide a stable timing reference, not subject to reprogramming of the refresh rate. CLK32K has a  $30.5 \,\mu$ s period and 50% duty cycle.

### Bit 14 - REF\_DET, Refresh Detect

REF\_DET is a copy of the REF\_DET bit available from I/O Port Address 0061H, Bit 4 described in Section 5.9.

### Bit 13 - INTRQ, Interrupt Request

INTRQ represents the state of the INTRQ output pin 126 to the CPU.

### Bit 12 - NO\_DMA, No DMA

 $NO_DMA = 0$ 

A DMA or Bus Master Cycle has occurred within the last 61  $\mu s$ 

NO\_DMA = 1

A DMA or Bus Master Cycle has not occurred within the last 30.5  $\mu s$ 

### Bit 11 - TODUN, Time of Day Update Needed

This is a general purpose storage bit which can be written and read but has no effect on internal logic. Its purpose is to allow an SMI handler to signal the operating system that the time of day has been corrupted. This bit is checked by the Timer 0 Interrupt Handler. Note that although this bit is readable without unlocking the WD7855/LV, it cannot be written unless the WD7855/LV is unlocked.

Bits 10:08 - Reserved

Bit 07 - D\_NMI, Disable Non-Maskable Interrupt Shadow

D\_NMI represents the state of the D\_NMI bit as it was set the last time I/O Port Address 0070H described in Section 5.8.1 was written.

Bits 06:00 - RTC\_A6:RTC\_A0, Real Time Clock Address Shadow

RTC\_A(6:0) represents the state of the Real Time Clock Address Register as it was set the last time I/O Port Address 0070H was written.

#### 9.12 ACTIVITY MONITOR CONTROL REGISTER

Port Address B072H - Bits 15, 13:11, 08:00 Read and Write Bits 14, 10, 09 Read only

For an overview of the Activity Monitor Register, see the general description of the Activity Monitor Mask Register in Section 9.13.

| 15   | 14   | 13 | 12  | 11  | 10  | 09  | 08 |
|------|------|----|-----|-----|-----|-----|----|
| IRR_ | CB12 | AM | ACT | IND | ACT | ACT | AM |
| AE   |      | TM | LCH | ET  | AFT | BEF | EN |

| 07 | 06 | 05               | 04 | 03 | 02               | 01 | 00 |
|----|----|------------------|----|----|------------------|----|----|
|    |    | neout Co<br>AMC5 |    |    | ine Time<br>AMC2 |    |    |

| Signal<br>Name |  |  |  |  |  |  | De <u>fault</u><br>At RSTIN |
|----------------|--|--|--|--|--|--|-----------------------------|
| IRRAE          |  |  |  |  |  |  | . 0                         |
| CB12           |  |  |  |  |  |  | . None                      |
| AMTM           |  |  |  |  |  |  | . 0                         |
| ACTLCH         |  |  |  |  |  |  | . None                      |
| INDET          |  |  |  |  |  |  | . None                      |
| ACTAFT         |  |  |  |  |  |  | . None                      |
| ACTBEF         |  |  |  |  |  |  | . None                      |
| AMEN           |  |  |  |  |  |  | . 0                         |
| AMC7:AMC0      |  |  |  |  |  |  | . 0                         |

Bit 15 - IRRAE, Interrupt Request Register Activity Enable

> IRRAE controls whether or not the IRR (Interrupt Request Register) bits from the Interrupt Controller at Port Address 020H, 0A0H may be a source of activity (refer to Section 5.5).

IRRAE = 0 -

No IRR bits can be used as an activity source.

IRRAE = 1 -

IRR bits can be a source of activity. IRR8, IRR7 and IRR0 may still be masked by Port Address D872H.

### Bit 14 - CB12, Counter Bit 12

For factory use only.

The activity monitor circuitry contains a 17-bit timeout counter for generating long timeouts. For test purposes, CB12 represents the twelfth bit of that counter.

### Bit 13 - AMTM, Activity Monitor Test Mode

$$AMTM = 0$$
 -

Activity Monitor functions normally.

AMTM = 1 -

Activity Monitor is in Test Mode. Activity Monitor State Machine is clocked faster than normal and nine stages of the 17bit timeout counter are bypassed.

### Bit 12 - ACTLCH, Activity Latch

This latch is always enabled, regardless of other enable bit settings. Writing a 1 to ACTLCH has no effect.

### ACTLCH = 0 -

The Activity Latch is reset by writing 0 to ACTLCH.

### ACTLCH = 1 -

Activity by an unmasked source has occurred.

### Bit 11 - INDET, Inactivity Detect

Writing a 1 to INDET has no effect.

INDET = 0 -

Writing 0 to INDET, or placing the Activity Monitor in the idle state by writing 0 to AMEN (bit 8), resets INDET, ACTAFT and ACTBEF.

INDET = 1 -

System is idle and the Activity Monitor has requested the local attention output be set. This occurs when there has been no unmasked activity, allowing the predetermined timeout (bits 07:00) to be reached.

### NOTE

PMCIN transitions may also cause the local attention (LCL\_ATN PMC 4) output to be set.

### Bit 10 - ACTAFT, Activity After INDET

ACTAFT is a read only bit and its state is ignored during writes.

### ACTAFT = 0 -

Writing 0 to INDET, or placing the Activity Monitor in the idle state by writing 0 to AMEN (bit 8), resets INDET, ACT-AFT and ACTBEF.

### ACTAFT = 1 -

Activity has occurred after INDET had been set. This would happen when activity occurs during the time it takes to reach the interrupt service routine invoked by the local attention output request.

### Bit 09 - ACTBEF, Activity Before INDET

ACTBEF is a read only bit and its state is ignored during writes.

### ACTBEF = 0 -

Writing 0 to INDET, or placing the Activity Monitor in the idle state by writing 0 to AMEN (bit 8), resets INDET, ACTAFT and ACTBEF.

### ACTBEF = 1 -

Activity did occur and reset the timeout counter before INDET was set. This is important if consecutive timeout periods are being counted in a service routine to obtain a system timeout period other than that available using AMC(7:0) (bits 07:00). It would be necessary for the routine to clear the software counter if ACTBEF were set, since there would have been no activity only for the period of time programmed in AMC(7:0).

#### Bit 08 - AMEN, Activity Monitor Enable

This is the master enable for the Activity Monitor.

#### AMEN = 0 -

Writing 0 to AMEN places the Activity Monitor in the idle state.

### AMEN = 1 -

Writing 1 to AMEN causes the Activity Monitor to start clocking the timeout counter. Each time an unmasked source of activity is detected, the counter is cleared. If no unmasked source of activity is detected before the timeout counter reaches the value programmed by ACM(7:0), INDET and the local attention output are set. The timeout counter is then cleared and a new timeout sequence begins.

## Bits 07:04 - AMC7:AMC4, Activity Monitor

Counter Coarse

AMC(7:4) establish the timeout values from 64 seconds to 16 minutes in 64-second increments. These bits must only be written when the Activity Monitor is disabled (AMEN = 0). They may be read at any time.

AMC 7 6 5 4

| 0 | 0 | 0 | 0 | - | 0 seconds              |
|---|---|---|---|---|------------------------|
| 0 | 0 | 0 | 1 | - | 1 minute, 4 seconds    |
| 0 | 0 | 1 | 0 | - | 2 minutes, 8 seconds   |
| 0 | 0 | 1 | 1 | - | 3 minutes, 12 seconds  |
| 0 | 1 | 0 | 0 | - | 4 minutes, 16 seconds  |
| 0 | 1 | 0 | 1 | - | 5 minutes, 20 seconds  |
| 0 | 1 | 1 | 0 | - | 6 minutes, 24 seconds  |
| 0 | 1 | 1 | 1 | - | 7 minutes, 28 seconds  |
| 1 | 0 | 0 | 0 | - | 8 minutes, 32 seconds  |
| 1 | 0 | 0 | 1 | - | 9 minutes, 36 seconds  |
| 1 | 0 | 1 | 0 | - | 10 minutes, 40 seconds |
| 1 | 0 | 1 | 1 | - | 11 minutes, 44 seconds |
| 1 | 1 | 0 | 0 | - | 12 minutes, 48 seconds |
| 1 | 1 | 0 | 1 | - | 13 minutes, 52 seconds |
| 1 | 1 | 1 | 0 | - | 14 minutes, 56 seconds |
| 1 | 1 | 1 | 1 | - | 16 minutes, 0 seconds  |
|   |   |   |   |   |                        |

#### Bits 03:00 - AMC3: AMC0. Activity Monitor **Counter Fine**

AMC(3:0) establish the timeout values from 7.8 milliseconds to 117.2 milliseconds in 7.8 millisecond increments. Tolerance on time delays is -0, +3.9 milliseconds. These bits must only be written when the Activity Monitor is disabled (AMEN = 0). They may be read at any time.

AMC 3 2 1 0

| - |   |   |   |   |                    |
|---|---|---|---|---|--------------------|
| 0 | 0 | 0 | 0 | - | 0 milliseconds     |
| 0 | 0 | 0 | 1 | - | 7.8 milliseconds   |
| 0 | 0 | 1 | 0 | - | 15.6 milliseconds  |
| 0 | 0 | 1 | 1 | - | 23.4 milliseconds  |
| 0 | 1 | 0 | 0 | - | 31.3 milliseconds  |
| 0 | 1 | 0 | 1 | - | 39.1 milliseconds  |
| 0 | 1 | 1 | 0 | - | 46.9 milliseconds  |
| 0 | 1 | 1 | 1 | - | 54.7 milliseconds  |
| 1 | 0 | 0 | 0 | - | 62.5 milliseconds  |
| 1 | 0 | 0 | 1 | - | 70.3 milliseconds  |
| 1 | 0 | 1 | 0 | - | 78.1 milliseconds  |
| 1 | 0 | 1 | 1 | - | 85.9 milliseconds  |
| 1 | 1 | 0 | 0 | - | 93.8 milliseconds  |
| 1 | 1 | 0 | 1 | - | 101.6 milliseconds |
| 1 | 1 | 1 | 0 | - | 109.4 milliseconds |
| 1 | 1 | 1 | 1 | - | 117.2 milliseconds |
|   |   |   |   |   |                    |

#### NOTE

The fine timeout delay (AMC3 through AMC0) is added to the coarse timeout delay (AMC7 through AMC4) to obtain the total timeout delay.

#### ACTIVITY MONITOR MASK REGISTER 9.13

Port Address D872H - Read and Write

The activity monitor provides a hardware solution for determining inactivity in a system. Knowing when a system is inactive is key to performing such power reduction activities as suspend. When the Activity Monitor is enabled by the Activity Monitor Control Register at Port Address B072H, the Activity Monitor clocks a counter and invokes a service routine using local attention when the counter reaches a programmed timeout value. However, while the counter is being clocked, the Activity Monitor continuously monitors for any of several events that would indicate that the system is active. If any of these events occur, the counter is reset and the timeout starts over. Thus the service routine is only invoked when the system has been inactive for a programmed period of time.

To provide a high degree of flexibility in determining what is active and what is not, many sources are routed to the Activity Monitor. These include the IRR (Interrupt Request Register) and ISR (In Service Register) bits from the Interrupt Controller, the PMC inputs, NMI output, DMA (or AT Master) cycles and I/O accesses to either the numeric coprocessor, hard disk data port or programmable chip select. All of these sources are considered activity unless masked.

The interrupt input masks are controlled in the lower byte. All ISR and IRR bits are detected as activity except those specifically masked. Note, however, that ISR2 and IRR2 are not examined since they are cascade interrupts only. Also, IRR3 and IRR4 are qualified by the Mask Register in the Interrupt Controller before being passed to the Activity Monitor. The master mask for all IRR bits is the IRRAE bit in the register at Port Address B072H.

| 15  | 14  | 13  | 12  | 11  | 10  | 09  | 08  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| PCS | PMC | PMC | PMC | PMC | NMI | HDD | COP |
| M   | ILS | IS2 | IS1 | IS0 | M   | M   | M   |

| 07   | 06   | 05        | 04        | 03        | 02        | 01        | 00        |
|------|------|-----------|-----------|-----------|-----------|-----------|-----------|
| IMS1 | IMS0 | IRR8<br>M | IRR7<br>M | IRR0<br>M | ISR8<br>M | ISR7<br>M | ISR0<br>M |

Signal Name

Default

At RSTIN

Bit 15 - PCSM, Programmable Chip Select #1 Mask

PCSM = 0 -

All signals . . . . .

Read or write I/O accesses to the ports defined by the programmable chip select #1 in the WD7855/LV are considered activity.

PCSM = 1 -

Read or write I/O accesses to the ports defined by the programmable chip select #1 in the WD7855/LV are ignored.

Bit 14 - PMCILS, Power Management Control Input Level Select

PMCILS determines which logic level on the selected PMC input is to be considered active. (See bits 13:11, PMCIS2:0.)

PMCILS = 0 -

PMCIN is active low.

PMCILS = 1 -

PMCIN is active high.

Bits 13:11 - PMCIS(2:0), Power Management Control Input Select

One of the PMC inputs IN7 through IN2 at Port Address 8872H may be selected for detection as a source of activity.

### NOTE

The EI and EA bits at Port Address C872H, corresponding to the selected IN signal, should be cleared to prevent the IN signal from being latched internally.

PMCIS 2 1 0

| - |   | 0 |   |                      |
|---|---|---|---|----------------------|
| 0 | 0 | 0 | - | PMC input 2 selected |
| 0 | 0 | 1 | - | PMC input 3 selected |
| 0 | 1 | 0 | - | PMC input 4 selected |
| 0 | 1 | 1 | - | PMC input 5 selected |
| 1 | 0 | 0 | - | PMC input 6 selected |
| 1 | 0 | 1 | - | PMC input 7 selected |
| 1 | 1 | 0 | - | Reserved             |
| 1 | 1 | 1 | - | Disabled, no PMC     |
|   |   |   |   | inputs checked       |
|   |   |   |   |                      |

Bit 10 - NMIM, Non-maskable Interrupt Mask

NMIM = 0 -

The NMI output is used as a source of activity.

NMIM = 1 -

The NMI output is ignored.

Bit 09 - HDDM, Hard Disk Data Port Mask

### HDDM = 0 -

If the hard disk chip select has been enabled by bit 01 at Port Address 2872H, I/O read and write operations to the 16-bit hard disk data port are allowed as a source of activity.

HDDM = 1 -

The hard disk data port I/O is ignored.

### Bit 08 - COPM, Coprocessor Mask

COPM = 0 -

I/O cycles to the coprocessor are treated as a source of activity. For an 80386SX system, this is when A23 is high and M/IO is low.

COPM = 1 -

I/O to the coprocessor is ignored.

### Bits 07:06 - IMS1:0, Interrupt Mask Select

The local attention generated by the Activity Monitor will be routed to an available interrupt input to invoke a service routine. That interrupt is not to be detected as a source of activity. IMS(1:0) provide a selection of four possible inputs to be used for this function and masks the corresponding IRR and ISR bits as sources of activity.

IMS 1 0

- 0 0 IRQ5 masked
- 0 1 IRQ10 masked
- 1 0 IRQ11 masked
- 1 1 IRQ15 masked

Bit 05 - IRR8M, Interrupt Request Register 8 Mask

IRR8M = 0 -

Real-Time Clock Interrupt (IRR8) may be detected as a source of activity. Bit 15 in the Activity Monitor Control Register at Port Address B072H must also be set.

IRR8M = 1 -

Real-Time Clock Interrupt (IRR8) is ignored.

### NOTE

See Test Enable Register (A872H), Section 11.3 for information about IRQ9 enable control.

See SMI Auxiliary Control Register (5472H), Section 10.10, for a definition of the activity masks for PCS2 and PCS3.

Bit 04 - IRR7M, Interrupt Request Register 7 Mask

IRR7M = 0 -

Parallel Port or Spurious Interrupt (IRR7) may be detected as a source of activity. Bit 15 in the Activity Monitor Control Register at Port Address B072H must also be set.

IRR7M = 1 -

Parallel Port or Spurious Interrupt (IRR7) is ignored.

Bit 03 - IRROM, Interrupt Request Register 0 Mask

IRR0M = 0 -

Time Of Day Interrupt (IRR0) may be detected as a source of activity. Bit 15 in the Activity Monitor Control Register at Port Address B072H must also be set.

IRR0M = 1 -

Time Of Day Interrupt (IRR0) is ignored.

Bit 02 - ISR8M, Interrupt Service Register 8 Mask

### ISR8M = 0 -

Real-Time Clock Interrupt (ISR8) may be detected as a source of activity.

ISR8M = 1 -

Real-Time Clock Interrupt (ISR8) is ignored.

Bit 01 - ISR7M, Interrupt Service Register 7 Mask

ISR7M = 0 -

Parallel Port or Spurious Interrupt (ISR7) may be detected as a source of activity.

ISR7M = 1 -

Parallel Port or Spurious Interrupt (ISR7) is ignored.

Bit 00 - ISROM, Interrupt Service Register 0 Mask

ISROM = 0 -

Time of Day Interrupt (ISR0) may be detected as a source of activity.

ISR0M = 1 -

Time Of Day Interrupt (ISR0) is ignored.

#### 9.14 3V SUSPEND (HIBERNATION) SHADOW REGISTERS

The 3V suspend mode provides maximum power savings for the system. The contents of the DRAM, Chip Set Registers, CPU Registers and Video RAM are all written to the hard disk and then all voltages are shut down, including the power supply. The only logic left on in this mode is the real-time clock and a 3 volt suspend controller. The real-time clock and the 3 volt suspend controller run off of the real-time clock battery. When the resume request is sampled by the suspend controller, the suspend controller enables the power supply and resumes the system.

To maintain compatibility with the IBM AT, the timer and DMA registers cannot be read back. To overcome this, these registers are shadowed and read back through other registers. (See the descriptions for register B872H in Section 5.4.15, register D072H in Section 9.9, register D472H in Section 9.10, registers 3C72H, 4472H and 4C72H in Section 9.14.1, 9.14.2 and 9.14.3.)

### 9.14.1 DMA Shadow Register 1

Port Address 3C72H - Read only

| 15          | 14        | 13   | 12   | 11          | 10        | 09          | 08        |
|-------------|-----------|------|------|-------------|-----------|-------------|-----------|
| AD_<br>DEC2 | AUTO<br>2 | TRA_ | TYP2 | TRA_        | MOD1      | AD_<br>DEC1 | AUTO<br>1 |
| 07          | 06        | 05   | 04   | 03          | 02        | 01          | 00        |
| TRA_        | TYP1      | TRA_ | MOD0 | AD_<br>DEC0 | AUTO<br>0 | TRA_        | TYP0      |

| Signal |  |
|--------|--|
| Name   |  |

De<u>fault</u> At RSTIN

All Signals . . . . . . . . . . . 0 Bit 15 - AD DEC2, Address Decrement 2

AD\_DEC bit of register at Port Address 00BH for DMA channel 2.

### Bit 14 - AUTO2, Autoinitialize 2

AUTO bit of register 00BH for DMA channel 2.

Bits 13:12 - TRA\_TYP2, Transfer Type 2

TRA\_TYP bits of register at Port Address 00BH for DMA channel 2.

#### Bits 11:10 - TRA\_MOD1, Transfer Mode 1

TRA\_MOD bits of register at Port Address 00BH for DMA channel 1.

#### Bit 09 - AD\_DEC1, Address Decrement 1

AD\_DEC bit of register at Port Address 00BH for DMA channel 1.

#### Bit 08 - AUTO1, Autoinitialize 1

AUTO bit of register at Port Address 00BH for DMA channel 1.

## Bits 07:06 - TRA\_TYP1, Transfer Type 1

TRA\_TYP bits of register at Port Address 00BH for DMA channel 1.

#### Bits 05:04 - TRA\_MOD0, Transfer Mode 0

TRA\_MOD bits of register at Port Address 00BH for DMA channel 0.

#### Bit 03 - AD\_DEC0, Address Decrement 0

AD\_DEC bit of register at Port Address 00BH for DMA channel 0.

#### Bit 02 - AUTOO, Autoinitialize 0

AUTO bit of register at Port Address 00BH for DMA channel 0.

## Bits 01:00 - TRA\_TYP0, Transfer Type 0

TRA\_TYP bits of register at Port Address 00BH for DMA channel 0.

## 9.14.2 DMA Shadow Register 2

Port Address 4472H - Read only

| 15   | 14   | 13   | 12   | 11          | 10        | 09   | 08   |
|------|------|------|------|-------------|-----------|------|------|
| TRA_ | TYP6 | TRA_ | MOD5 | AD_<br>DEC5 | AUTO<br>5 | TRA_ | TYP5 |

| 07   | 06   | 05          | 04        | 03   | 02    | 01   | 00   |
|------|------|-------------|-----------|------|-------|------|------|
| TRA_ | MOD3 | AD_<br>DEC3 | AUTO<br>3 | TRA_ | _TYP3 | TRA_ | MOD2 |

| Signal<br>Name | De <u>fault</u><br>At RSTIN |
|----------------|-----------------------------|
| All signals    | <br>. 0                     |

#### Bits 15:14 - TRA\_TYP6, Transfer Type 6

TRA\_TYP bits of register at Port Address 0D6H for DMA channel 6.

#### Bits 13:12 - TRA\_MOD5, Transfer Mode 5

TRA\_MOD bits of register at Port Address 0D6H for DMA channel 5.

#### Blt 11 - AD\_DEC5, Address Decrement 5

AD\_DEC bit of register at Port Address 0D6H for DMA channel 5.

#### Bit 10 - AUTO5, Autoinitialize 5

AUTO bit of register at Port Address 0D6H for DMA channel 5.

#### Bits 09:08 - TRA\_TYP5, Transfer Type 5

TRA\_TYP bits of register at Port Address 0D6H for DMA channel 5.

#### Bits 07:06 - TRA\_MOD3, Transfer Mode 3

TRA\_MOD bits of register at Port Address 00BH for DMA channel 3.

#### Bit 05 - AD\_DEC3, Address Decrement 3

AD\_DEC bit of register at Port Address 00BH for DMA channel 3.

## Bit 04 - AUTO3, Autoinitialize 3

AUTO bit of register at Port Address 00BH for DMA channel 3.

## Bits 03:02 - TRA\_TYP3, Transfer Type 3

TRA\_TYP bits of register at Port Address 00BH for DMA channel 3.

#### Bits 01:00 - TRA\_MOD2, Transfer Mode 2

TRA\_MOD bits of register at Port Address 00BH for DMA channel 2.

## 9.14.3 DMA Shadow Register 3

Port Address 4C72H - Bit 15 Read and Write Bits14:0 Read only

| 15  | 14 | 13        | 12         | 11 | 10         | 09   | 08   |
|-----|----|-----------|------------|----|------------|------|------|
| SCB |    | EX_<br>WR | ro_<br>Pri |    | CO_<br>DIS | TRA_ | MOD7 |

| 07   | 06   | 05 04 |     | 03 | 02  | 01   | 00   |
|------|------|-------|-----|----|-----|------|------|
| AD_  | AUTO | TF    | RA  | TF | RA_ | AD_  | AUTO |
| DEC7 | 7    | TY    | (P7 | MC | DD6 | DEC6 | 6    |

| Signal      | De <u>fault</u> |
|-------------|-----------------|
| Name        | At RSTIN        |
| All signals | 0               |

## Bit 15 - SCB, Shadow Control Bit

For more information regarding SCB see Sections 9.14.4 and 9.14.5)

- SCB = 0 -
  - EX\_WR, RO\_PRI and CO\_DIS from the Command Register at Port Address 0D0H is presented on bits 13, 12 and 10.
- SCB = 1 -

EX\_WR, RO\_PRI and CO\_DIS from the Command Register at Port Address 008H is presented on bits 13, 12 and 10.

## Bit 14, Reserved

## Bit 13 - EX\_WR, Extended Write

If SCB = 0, this is EX\_WR of Port Address 008H.

If SCB = 1, this is EX\_WR of Port Address 0D0H.

## Bit 12 - RO\_PRI, Rotating Priority

If SCB = 0, this is  $RO_PRI$  of Port Address 008H.

If SCB = 1, this is  $RO_PRI$  of Port Address 0D0H.

## Bit 11, Reserved

## Bit 10 - CO\_DIS, Controller Disabled

If SCB = 0, this is CO\_DIS of Port Address 008H.

If SCB = 1, this is CO\_DIS of Port Address 0D0H.

## Bits 09:08 - TRA\_MOD7, Transfer Mode 7

TRA\_MOD bits of register at Port Address 0D6H for DMA channel 7.

## Bit 07 - AD\_DEC7, Address Decrement 7

AD\_DEC bit of register at Port Address 0D6H for DMA channel 7.

#### Bit 06 - AUTO7, Autoinitialize 7

AUTO bit of register at Port Address 0D6H for DMA channel 7.

## Bits 05:04 - TRA\_TYP7, Transfer Type 7

TRA\_TYP bits of register at Port Address 0D6H for DMA channel 7.

## Bits 03:02 - TRA\_MOD6, Transfer Mode 6

TRA\_MOD bits of register at Port Address 0D6H for DMA channel 6.

## Bit 01 - AD\_DEC6, Address Decrement 6

AD\_DEC bit of register at Port Address 0D6H for DMA channel 6.

## Bit 00 - AUTO6, Autoinitialize 6

AUTO bit of register at Port Address 0D6H for DMA channel 6.

## 9.14.4 DMA Base Address and Count Register

When the SCB (bit 15 of DMA Shadow Register 3) is high, the DMA base address and base count can be read back from channels 0 through 7. When SCB is low, channels 0 through 7 represents the current address and current count.

## 9.14.5 Timer Count

When SCB (bit 15 of DMA Shadow Register 3) is high, the timer base count can be read back from registers at Port Addresses 040H:043H. When SCB is low, the registers at Port Addresses 040H:043H represents the timer current count. Refer to Sections 5.6 through 5.6.6

## 9.15 SUSPEND AND RESUME

When the WD7855/LV is in the Suspend Mode, it typically draws less than 500  $\mu A.\,$  Figures 9-2 and

9-3 illustrate the steps that the WD7855/LV goes through during suspend and resume.



## FIGURE 9-2. SUSPEND



## FIGURE 9-3. RESUME

## 9.15.1 Suspend/Resume Sequence

This section describes the suspend/resume sequence shown in Figures 9-2 and 9-3. It is an approach for a low power mode for the WD7855/LV chip set that offers the lowest power drain possible, but still allows the main system DRAM and video DRAM to be kept alive. This power-down mode requires specialized suspend/resume SMI Code software to control the operation. Figure 9-4 highlights the inter-connection within the chip set.

## 9.15.1.1 Going into Suspend Mode

- 1. A change in the PMC input signals the WD7855/LV to generate either SMI or LCL\_ATN. The processor vectors to the power-down routine and the processor saves its internal states and the states of the peripherals that are to be powered down. The processor saves the states into a protected area of the system DRAM.
- The power-down routine writes to the fullpower-down bit (FPD bit 13 at Port Address 1872H) which enables the power-down sequence. The WD7855/LV switches to sampling of the PMC inputs with the 14.318 MHz clock instead of the AT BUS clock.
- 3. The processor then writes to an I/O register in the WD7855/LV that switches a PMC output that is connected to the PWRDN input pin of the WD90C2X. Upon assertion of the PWRDN signal, the VGA controller enters the power-down mode which refreshes the video DRAM via the AT BUS REFRESH signal. CAS before RAS refresh is the preferred way of refreshing the DRAMs because it allows lower power operation without the generation of a DRAM refresh address.
- 4. The processor then writes to the Disable 48 MHz register (F072H) which sends a code of 15 to the WD7855/LV encoded chip select bus (ENCSBUS). The WD76C20 decodes this write and disables its 48 MHz oscillator, glitchlessly switches the 14.318 MHz oscillator signal to a 32 KHz, 50% duty cycle signal and then disables the 14.318 MHz oscillator. The WD76C20 also asserts the CSSERA, CSSERB and CSPAR signals simultaneously which signals the WD76C30A to disable its 48 MHz oscillator. When this

oscillator is disabled, the AT BUS CLOCK, KEYBOARD CLOCK and 80287 CLOCK are disabled. The processor executes a halt instruction and the WD7855/LV detects the halt status from the processor and switches from the AT compatible refresh to the PDREF controlled refresh. The WD7855/LV then switches the AT bus compatible REFRESH output signal to reflect that of the PDREF input signal.

The PDREF input is a CMOS level clock signal that has a 124  $\mu$ s period and a low going pulse of 200 ns to 1  $\mu$ s. This signal is always active and is adequate for refreshing low power DRAMs. This signal is generated by the WD76C20.

5. Upon detecting that the 14.318 MHz clock has been changed to 32 KHz, the WD7855/LV tristates all outputs except the PMC controls, DRAM controls, RAD bus and AT bus REFRESH signal. The CPURES signal is asserted and then tristated and is pulled high through a 200K pull-up resistor. All inputs except RSTIN, CLK14 and the PMC are ignored, and all circuitry except the PMC and refresh logic is stopped.

The power is now turned off to the CPU, BUS, etc., by the assertion of the FULLPWDN PMC output from the WD7855/LV.

6. The processor-power-good PMC input must now go low in order for this state machine to start monitoring a resume condition as described in Section 9.15.1.2

# 9.15.1.2 Coming Out Of Suspend Mode

10

(Resume) 1. The WD7855/LV is now sampling the PMC inputs at 32 KHz. At this time, the change of any enabled PMC input causes the FULLPWDN PMC output described in step 5 to switch, which powers up the processor, bus etc. After 1 ms (timed from the 32 KHz clock input), the WD7855/LV samples the processor-powergood PMC input. When active the CPURES is driven high and the rest of the WD7855/LV control outputs are driven to their correct states, a BUS RESET is issued also.

- 2. Upon detecting the power-good signal, the WD7855/LV state machine performs a write to the ENABLE 48 MHz register which sends a code of 16 on the ENCSBUS.
- The WD76C20 receives the code, enables the 48 MHz and 14.318 MHz oscillators and deasserts the CSSERA, CSSERB and CSPAR signals. After approximately 100 ms (enable time for the oscillators), the WD76C20 glitchlessly switches the 32 KHz signal to 14.318 MHz.
- The WD76C30A enables its 48 MHz oscillator upon the de-assertion of its CSSERA, CSSERB and CSPAR input signals.
- When the WD7855/LV detects that the 32 KHz has been switched to 14.318 MHz, it switches the PMC sampling to the AT BUS CLOCK. The WD7855/LV then switches from

the PDREF controlled refresh to the AT compatible refresh. The WD7855/LV also switches the AT bus REFRESH signal from the PDREF input to the AT compatible refresh rate. The WD7855/LV de-asserts the CPURESET signal and the processor comes out of reset and checks the shutdown status in the RTC RAM. This tells the processor that it is coming out of full-power-down mode as opposed to a warm or cold boot. The processor then restores the states of the machine.

 The processor writes to the WD7855/LV register that causes the WD7855/LV to deassert its PMC output. This output is connected to PWRDN input of the WD90C2X signaling the WD90C2X to come out of the power-down mode.



FIGURE 9-4. FULL POWER-DOWN MODE SYSTEM BLOCK DIAGRAM

10

## 10.0 SYSTEM MANAGEMENT INTERRUPT (SMI)

## 10.1 I/O TRAPS

In order to conserve power, certain I/O peripherals can be put to sleep when they are not in use. To accomplish this in a transparent manner, hardware must intercept (trap) any accesses made to the sleeping device and wake it up before allowing the access to proceed. The System Controller can trap accesses to I/O devices controlled by the following chip selects:

- Programmable Chip Select 1
- Programmable Chip Select 2
- Programmable Chip Select 3
- Serial Port A Chip Select
- Serial Port B Chip Select
- Parallel Port Chip Select

When access to an I/O device is trapped, the System Controller asserts the SMI pin 108 to the CPU. Control is transferred to the SMI handler routine which determines which I/O access caused the SMI handler to be invoked. The handler looks at Registers 7C72H and 8472H to determine the I/O address accessed and how many bytes have been read or written. If the I/O access was unaligned, up to three I/O transfers may have taken place since SMI only breaks CPU execution on an instruction boundary. A memory write can also occur if the CPU is executing a string input instruction. If unaligned, the memory write can also involve up to three transfers.

Registers 8C72H and 9472H contain either the data written to the I/O device or the memory address written while trapping a string input instruction. Using this information allows the SMI handler to reconstruct the events causing the I/O trap. The handler can then wake up the I/O device, repeat the I/O instruction, rewrite memory if needed, and finally exit to allow normal code execution to continue.

The SMI handler is located in SMI RAM. SMI RAM consists of 64 Kbytes of DRAM space taken from the top of the DRAM space specified by Register 7472H. Once the SMI service routine is loaded into SMI RAM space, the SMI RAM space can be hidden from system access and remapped to SMI address space 6000:0H. The only way to access the SMI address space after remap is to put the CPU in SMI mode.

## 10.2 SMI I/O TRAP CONTROL REGISTER

Port Address 7C72H - Bits 15:08 Read and Write Bit 07 Read and Clear Bits 06:00 Read only

| 15   | 14  | 13    | 12         | 11         | 10         | 09         | 08         |
|------|-----|-------|------------|------------|------------|------------|------------|
| LAEN | NAC | C_1:0 | PCS<br>TPE | PC2<br>TPE | SPA<br>TPE | SPB<br>TPE | PAR<br>TPE |

| 07   | 06   | 05 | 04      | 03 | 02     | 01 | 00 |  |  |
|------|------|----|---------|----|--------|----|----|--|--|
| TRPS | iows |    | IOS_2:0 | 1  | MS_2:0 |    |    |  |  |
|      |      |    |         |    |        |    |    |  |  |

| Signal<br>Name |  |  |   |  |   |   |   |  | e <u>fault</u><br>t RSTIN |
|----------------|--|--|---|--|---|---|---|--|---------------------------|
| LAEN           |  |  |   |  |   |   |   |  | 0                         |
| NAC_1:0        |  |  |   |  |   |   |   |  | 0                         |
| PCSTPE         |  |  |   |  |   |   |   |  | 0                         |
| SPATPE         |  |  |   |  |   |   | • |  | 0                         |
| PARTPE         |  |  | • |  | • | • |   |  | 0                         |

Bit 15 - LAEN, Local Attention Enable

There are three sources that can cause the Local Attention PMC output to be asserted. One is a transition on an unmasked PMC input pin (see description for Registers 8872H and C872H). The second is a signal from the system activity monitor (see description for Registers B072H and D872H). The third is a watch-dog timer. These sources will also cause an SMI if LAEN is set high. The SMI is based on an internal version of Local Attention and occurs even if PMC updates are disabled.

LAEN = 0 -

Disables generation of SMI by a Local Attention

LAEN = 1 -

Enables SMI to be caused by a Local Attention

## Bits 14:13 - NAC\_(1:0), Next Address Control 1:0

NAC\_(1:0) control the function of the NA output at pin 125. These bits **must not** be changed while in SMI Mode.

## NAC1 NAC0 FUNCTION

- 0 0 NA is always deasserted, forcing all 80386SX cycles to be nonpipelined.
- 0 1 NA is always asserted, allowing the 80386SX to run pipelined whenever possible.
- 1 0 Reserved setting. Do not use.
- 1 1 NA is normally asserted allowing pipelined cycles. However, NA is de-asserted during T1P (pipelined cycle) or the first T2 (nonpipelined cycle) of all I/O cycles, except coprocessor cycles. NA is asserted again in the next T state unless SMI is active. This setting must be used if pipelining is allowed when I/O traps are enabled.

## Bit 12 - PCSTPE, Programmable Chip Select Trap Enable

PCSTPE, when set to 1, enables an I/O trap to occur whenever an I/O read or write occurs at an address within the range covered by the Programmable Chip Select (See Registers 2872H and 3072H).

PCSTPE = 0 -Disable Trap

PCSTPE = 1 -Enable Trap

Bit 11 - PC2TPE, Programmable Chip Select 2

Trap Enable

PC2TPE, when set to 1, enables an I/O trap to occur whenever an I/O read or write occurs at an address within the range covered by the second programmable chip select (see Registers 5C72H and 6472H). This trap occurs even if the ENPCS2 bit in Register 5C72H is not set.

PC2TPE = 0 -Disable Trap PC2TPE = 1 -

Enable Trap

## Bit 10 - SPATPE, Serial Port A Chip Select Trap Enable

SPATPE, when set to 1, enables an I/O trap to occur whenever an I/O read or write occurs at an address within the range covered by the Serial Port A Chip Select (see Register 2072H).

SPATPE = 0 -Disable Trap

SPATPE = 1 -Enable Trap

Bit 09 - SPBTPE, Serial Port B Chip Select Trap Enable

SPBTPE, when set to 1, enables an I/O trap to occur whenever an I/O read or write occurs at an address within the range covered by the Serial Port B Chip Select (see Register 2072H).

SPBTPE = 0 -Disable Trap

SPBTRE = 1 -Enable Trap

Bit 08 - PARTPE, Parallel Port Chip Select Trap Enable

PARTPE, when set to 1, enables an I/O trap to occur whenever an I/O read or write occurs at an address within the range covered by the Parallel Port Chip Select (see Register 2072H).

PARTPE = 0 -Disable Trap

PARTPE = 1 -Enable Trap

## Bit 07 - TRPS, Trap Status

When read as a 1, TRPS indicates an I/O trap has occurred. If read as a zero, no I/O trap has occurred. The SMI handler can poll this status bit to determine if an I/O trap caused the SMI. When SMI is written as a zero, the TRPS, IOWS, IOS2:0 and MS2:0 status bits are all reset to 0, readying the I/O trap state machines to capture future I/O and memory cycles. This should be done by the SMI handler each time it services an I/O trap. Writing a 1 to TRPS has no effect.

## Bit 6 - IOWS, I/O Write Status

IOWS is set when the I/O cycle that caused the trap is a write operation. This tells the SMI handler that the contents of Registers 8C72H and 9472H hold the data that was written to the I/O device. This bit is cleared during reset or when a 0 is written to TRPS.

## Bits 5:3 - IOS2:0, I/O Address Status 2:0

IOS2:0 provide information about the I/O Cycles captured by the I/O trap (See Table 10-1). This information, along with the I/O address of the first transfer stored in Register 8472H, can be used to reconstruct the complete sequence that may have occurred due to an unaligned transfer. These bits are cleared during reset or when a 0 is written to TRPS.

## Bits 2:0 - MS2:0, Memory Address Status 2:0

MS2:0 provide information about memory write cycles, if any, captured by the I/O trap (See Table 10-2). Memory write cycles will only be captured if an indivisible string input instruction is being executed. The status information from MS2:0, along with the memory address of the first transfer stored in Registers 8C72H and 9472H, can be used to reconstruct the complete sequence that may have occurred due to an unaligned transfer. MS2:0 are cleared during reset or when a 0 is written to TRPS.

#### 10.3 SMI I/O ADDRESS CAPTURE REGISTER

Port Address 8472H - Read only



 Signal
 Default

 Name
 At RSTIN

 CIOA15:0
 0

## Bits 15:0 - CIOA15:0, Captured I/O Address

CIOA15:0 hold the I/O address being written or read which caused the I/O trap to occur. If multiple I/O cycles were required due to an unaligned transfer, then this is the first address and may need to be adjusted as discussed in the description of the ISO2:0 bits in Register 7C72H. These bits are cleared during reset or when a 0 is written to TRPS (Register 7C72H).

| <b>IOS2</b> | IOS1 | IOS0 | BIT 0 OF<br>8472H | TRANSFER<br>TYPE | ADJUSTMENT TO REG. 8472H<br>TO OBTAIN ACTUAL I/O<br>ADDRESS |
|-------------|------|------|-------------------|------------------|-------------------------------------------------------------|
| 0           | 0    | 0    | Х                 | None             | Only occurs after a clear                                   |
| 0           | 0    | 1    | X                 | 16-bit           | No adjustment needed                                        |
| 0           | 1    | 0    | X                 | 32-bit           | No adjustment needed                                        |
| 0           | 1    | 1    | Х                 | 32-bit           | Subtract 2                                                  |
| 1           | 0    | 0    | Х                 | 32-bit           | Subtract 1                                                  |
| 1           | 0    | 1    | Х                 | 8-bit            | No adjustment needed                                        |
| 1           | 1    | 0    | 0                 | 16-bit           | Subtract 1                                                  |
| 1           | 1    | 0    | 1                 | 16-bit           | No adjustment needed                                        |
| 1           | 1    | 1    | Х                 | 32-bit           | Subtract 3                                                  |
|             |      |      | )                 | K = Don't Care   |                                                             |

## TABLE 10-1. I/O ADDRESS STATUS

#### 10.4 I/O DATA/MEMORY ADDRESS CAPTURE REGISTER LOW

Port Address 8C72H - Read only

| 15          | 14                | 13   | 12       | 11         | 10     | 09                       | 08   |
|-------------|-------------------|------|----------|------------|--------|--------------------------|------|
|             |                   | Memo | ory Addr | ess or I/( | O Data |                          |      |
| MAID        | MAID              | MAID | MAID     |            |        | MAID                     | MAID |
| 15          | 14                | 13   | 12       | 11         | 10     | 09                       | 08   |
|             |                   |      |          |            |        |                          |      |
| 07          | 06                | 05   | 04       | 03         | 02     | 01                       | 00   |
|             |                   | Memo | ory Addr | ess or I/( | O Data |                          |      |
| MAID        | MAID              | MAID | MAID     | MAID       | MAID   | MAID                     | MAID |
| 07          | 06                | 05   | 04       | 03         | 02     | 01                       | 00   |
| Sign<br>Nam |                   |      |          |            |        | e <u>fault</u><br>t RSTI | N    |
|             | <b>e</b><br>015:0 |      |          |            | A      | _                        | Ν    |

Bits 15:0 - MAID 15:0, Memory Address or I/O Data Bits

MAID 15:0 holds 16 bits of either the memory address being written after SMI was asserted or the I/O data being written to the I/O address which caused the I/O trap to occur. The IOWS bit in Register 7C72H indicates the type of data. If IOWS is a 1, then this register holds data being written to the I/O device. If IOWS is 0, then this register holds the address of the memory being written, if any. This register is cleared during reset or when a 0 is written to TRPS (Register 7C72H).

When capturing the memory write address, this register holds the 16 least significant bits of the address of the first memory write cycle (Register 9472H holds the eight most significant bits). More cycles will be completed if the transfer was unaligned. Status bits MS2:0 in Register 7C72H show how many bytes were written and indicate how to adjust the captured address to get the actual address.

When capturing I/O write data, this register holds up to 16 bits of data, and Register 9472H holds the rest, if any. The data bytes may be stored in a jumbled order if it was an unaligned transfer. The format of the stored data bytes can be obtained from the IOS2:0 bits in Register 7C72H using Table 10-3.

| IOS2 | IOS1 | IOS0 | BIT 0 OF<br>8472H | TRANSFER<br>TYPE | ADJUSTMENT TO REG. 8C72H<br>AND 9472H TO OBTAIN<br>ACTUAL MEMORY ADRESS |
|------|------|------|-------------------|------------------|-------------------------------------------------------------------------|
| 0    | 0    | 0    | Х                 | None             | No memory write cycles occurred                                         |
| 0    | 0    | 1    | Х                 | 16-bit           | No adjustment needed                                                    |
| 0    | 1    | 0    | х                 | 32-bit           | No adjustment needed                                                    |
| 0    | 1    | 1    | Х                 | 32-bit           | Subtract 2                                                              |
| 1    | 0    | 0    | Х                 | 32-bit           | Subtract 1                                                              |
| 1    | 0    | 1    | Х                 | 8-bit            | No adjustment needed                                                    |
| 1    | 1    | 0    | 0                 | 16-bit           | Subtract 1                                                              |
| 1    | 1    | 0    | 1                 | 16-bit           | No adjustment needed                                                    |
| 1    | 1    | 1    | x                 | 32-bit           | Subtract 3                                                              |
|      |      |      | )                 | K = Don't Care   |                                                                         |

## TABLE 10-2. MEMORY ADDRESS STATUS

## 10.5 I/O DATA/MEMORY ADDRESS CAPTURE REGISTER HIGH

Port Address 9472H - Read only

| 15   | 14   | 13           | 12                | 11    | 10     | 09   | 08   |
|------|------|--------------|-------------------|-------|--------|------|------|
| MAID | MAID | Memo<br>MAID | ory Addro<br>MAID |       |        | MAID | MAID |
|      | MAID | IVIAID       | MAID              | INAID | IVIAID | MAID | MAID |

| 07   | 06   | 05 | 04        | 03 | 02 | 01   | 00   |
|------|------|----|-----------|----|----|------|------|
| MAID | MAID |    | ory Addre |    |    | MAID | MAID |
| 23   | 22   | 21 | 20        | 19 | 18 | 17   | 16   |

| Signal    | De <u>fault</u> |
|-----------|-----------------|
| Name      | At RSTIN        |
| MAID31:16 | 0               |

## Bits 15:0 - MAID 31:16, Memory Address or I/O Data Bits

MAID 31:16 holds either 8 bits of the memory address being written after SMI is asserted;

or the 16 bits of I/O data being written to the I/O address which caused the I/O trap to occur. The IOWS bit in Register 7C72H indicates the type of information. If IOWS is a 1, then this register holds data being written to the I/O device. If IOWS is 0, then this register holds the address of the memory being written, if any. This register is cleared during reset or when TRPS (Register 7C72H) is written with a 0.

When capturing the memory write address, MAID(23:16) holds the eight most significant bits of the address of the first memory write cycle (Register 8C72H holds the 16 least significant bits). More cycles will be done if the transfer is unaligned. Status bits MS(2:0) in Register 7C72H show how many bytes were written and indicate how to adjust the captured address to get the actual address.

When capturing I/O write data, this register holds 16 bits of data if it is a 32-bit I/O write. Register 8C72H holds the rest of the data. See Table 10-3.

| IOS2   | IOS1 | IOS0 | BIT 0 OF<br>8472H | DATA SIZE | REGISTI<br>HI BYTE | ER 9472H<br>LO BYTE | REGISTI<br>HI BYTE | ER 8C72H<br>LO BYTE |  |  |
|--------|------|------|-------------------|-----------|--------------------|---------------------|--------------------|---------------------|--|--|
| 0      | 0    | 0    | Х                 | None      |                    |                     |                    |                     |  |  |
| 0      | 0    | 1    | X                 | 16-bit    |                    |                     | B1                 | B0                  |  |  |
| 0      | 1    | 0    | X                 | 32-bit    | B3                 | B2                  | B1                 | B0                  |  |  |
| 0      | 1    | 1    | X                 | 32-bit    | B1                 | B0                  | B3                 | B2                  |  |  |
| 1      | 0    | 0    | X                 | 32-bit    | B0                 | B3                  | B2                 | B1                  |  |  |
| 1      | 0    | 1    | 0                 | 8-bit     |                    |                     | -                  | B0                  |  |  |
| 1      | 0    | 1    | 1                 | 8-bit     |                    |                     | B0                 | -                   |  |  |
| 1      | 1    | 0    | Х                 | 16-bit    |                    |                     | B0                 | B1                  |  |  |
| 1      | 1    | 1    | Х                 | 32-bit    | B2                 | B1                  | B0                 | B3                  |  |  |
| Where: |      |      |                   |           |                    |                     |                    |                     |  |  |

## TABLE 10-3. DATA FORMAT DESCRIPTION

## 10.6 SMI I/O TIMEOUT

As a power conservation measure, it is desirable to put some I/O peripherals in the Sleep Mode when they are not in use. This may involve shutting off clocks or removing power. In order to do this, there must be a mechanism for determining that a device is not in use. In the System Controller, timers are included for each I/O device that is a candidate for power reduction measures. Each timer causes an SMI when no access is made to an I/O device for a programmable amount of time. The timers are reset by I/O read or write operations to any address which falls within the range of its chip select.

When an  $\overline{SMI}$  is generated, the SMI handler takes whatever action is appropriate to power down the I/O peripheral. The handler then enables the I/O trap for that device so that it can be awakened the next time it is accessed.

## 10.7 SMI I/O TIMEOUT CONTROL REGISTER

Port Address 9C72H - Bits 15, 04:00 Read and Write Bits 14:05 Read only

| 15   | 14 13      |  | 12         | 11 | 10 | 09 | 08         |  |
|------|------------|--|------------|----|----|----|------------|--|
| FSMI | PCS<br>ADS |  | SPA<br>ADS |    |    |    | PC2<br>TOS |  |

| 07  | 06  | 05  | 04  | 03  | 03 02 |     | 00  |
|-----|-----|-----|-----|-----|-------|-----|-----|
| SPA | SPB | PAR | PCS | PC2 | SPA   | SPB | PAR |
| TOS | TOS | TOS | TOE | TOE | TOE   | TOE | TOE |

| Signal      | De <u>fault</u> |
|-------------|-----------------|
| Name        | At RSTIN        |
| All signals | 0               |

## Bit 15 - FSMI, Force SMI

FSMI provides a means to invoke the SMI handler through software. When this bit is set to 1, the SMI pin 108 is asserted. FSMI should be cleared by the SMI handler before it exits to prevent another SMI.

Force SMI Disable

Bit 14 - PCSADS, Programmable Chip Select Activity Detect Status

PCSADS can be polled by the SMI handler to determine if the programmable chip select I/O address range has been accessed since PCSTOS was set. If PCSADS is set, then an I/O access has occurred since the inactivity timeout was triggered. The SMI handler ignores the timeout and restarts the timeout counter. PCSADS is cleared by reset or when PCSTOE is cleared.

Bit 13 - PC2ADS, Programmable Chip Select 2 Activity Detect Status

PC2ADS can be polled by the SMI handler to determine if the second Programmable Chip Select's I/O address range has been accessed since PC2TOS was set. If PC2ADS is set, then an I/O access has occurred since the inactivity timeout was triggered. The SMI handler ignores the timeout and restarts the timeout counter. PC2ADS is cleared by reset or when PC2TOE is cleared.

#### Bit 12 - SPAADS, Serial Port A Chip Select Activity Detect Status

SPAADS can be polled by the SMI handler to determine if the Programmable Chip Select's I/O address range has been accessed since SPATOS was set. If SPAADS is set, then an I/O access has occurred since the inactivity timeout was triggered. The SMI handler ignores the timeout and restarts the timeout counter. SPAADS is cleared by reset or when SPATOE is cleared.

#### Bit 11 - SPBADS, Serial Port B Chip Select Activity Detect Status

SPBADS can be polled by the SMI handler to determine if the Programmable Chip Select's I/O address range has been accessed since SPBTOS was set. If SPBADS is set, then an I/O access has occurred since the inactivity timeout was triggered. The SMI handler ignores the timeout and restarts the timeout counter. SPBADS is cleared by reset or when SPBTOE is cleared. Bit 10 - PARADS, Parallel Port Chip Select Activity Detect Status

PARADS can be polled by the SMI handler to determine if the programmable chip select I/O address range has been accessed since PARTOS was set. If PARADS is set, then an I/O access has occurred since the inactivity timeout was triggered. The SMI handler ignores the timeout and restarts the timeout counter. PARADS is cleared by reset or when PARTOE is cleared.

Bit 09 - PCSTOS, Programmable Chip Select Timeout Status

PCSTOS can be polled by the SMI handler to determine the source of the SMI. PCSTOS is set when an I/O access timeout has occurred for the Programmable Chip Select I/O address range. PCSTOS is cleared by reset or when PCSTOE is cleared.

Bit 08 - PC2TOS, Programmable Chip Select 2 Timeout Status

PC2TOS can be polled by the SMI handler to determine the source of the SMI. PC2TOS is set when an I/O access timeout has occurred for the second Programmable Chip Select I/O address range. PC2TOS is cleared by reset or when PC2TOE is cleared.

Bit 07 - SPATOS, Serial Port A Chip Select Timeout Status

SPATOS can be polled by the SMI handler to determine the source of the SMI. SPATOS is set when an I/O access timeout has occurred for the Serial Port A Chip Select I/O address range. SPATOS is cleared by reset or when SPATOE is cleared.

Bit 06 - SPBTOS, Serial Port B Chip Select Timeout Status

SPBTOS can be polled by the SMI handler to determine the source of the SMI. SPBTOS is set when an I/O access timeout has occurred for the Serial Port B Chip Select's I/O address range. SPBTOS is cleared by reset or when SPBTOE is cleared.

## Bit 05 - PARTOS, Parallel Port Chip Select Timeout Status

PARTOS can be polled by the SMI handler to determine the source of the SMI. PARTOS is set when an I/O access timeout has occurred for the Parallel Port Chip Select I/O address

range. PARTOS is cleared by reset or when PARTOE is cleared.

- Bit 04 PCSTOE, Programmable Chip Select Timeout Enable
  - PCSTOE = 0 -Programmable Chip Select Timeouts disabled and PCSTOS cleared.
  - PCSTOE = 1 -

I/O access timeout for the Programmable Chip Select I/O address range enabled.

- Bit 03 PCSTOE, Programmable Chip Select 2 Timeout Enable
  - PCSTOE = 0 -

Programmable Chip Select 2 timeouts disabled and PC2TOS cleared.

PCSTOE = 1 -

I/O access timeout for the second Programmable Chip Select I/O address range enabled.

- Bit 02 SPATOE, Serial Port A Chip Select Timeout Enable
  - SPATOE = 0 -

Serial Port A Chip Select timeouts disabled and SPATOS cleared.

- SPATOE = 1 -I/O access timeout for the Serial Port A Chip Select I/O address range enabled.
- Bit 01 SPBTOE, Serial Port B Chip Select Timeout Enable
  - SPBTOE = 0 -

Serial Port B Chip Select timeouts disabled and SPBTOS cleared.

- SPBTOE = 1 -I/O access timeout for the Serial Port B Chip Select I/O address range enabled.
- Bit 00 PARTOE, Parallel Chip Select Timeout Enable
  - PARTOE = 0 Parallel Port Chip Select timeouts disabled and PARTOS cleared.
  - PARTOE = 1 I/O access timeout for the Parallel Port Chip Select I/O address range enabled.

## 10.8 SMI I/O TIMEOUT COUNT REGISTER 1

Port Address A472H - Read and Write

| 15  | 14  | 13  | 12  | 11  | 10  | 09  | 08  |  |
|-----|-----|-----|-----|-----|-----|-----|-----|--|
| SMI | PCS | PCS | PCS | PCS | PCS | PC2 | PC2 |  |
| WUE | TC4 | TC3 | TC2 | TC1 | TC0 | TC4 | TC3 |  |

| 07 | 06 | 05 | 04         | 03 | 02 | 01 | 00 |
|----|----|----|------------|----|----|----|----|
|    |    |    | SPA<br>TC4 |    |    |    |    |

| Signal<br>Name |  |  |  |  |  |  | De <u>fault</u><br>At RSTIN |
|----------------|--|--|--|--|--|--|-----------------------------|
| All signals    |  |  |  |  |  |  | 0                           |

Bit 15 - SMIWUE, SMI Wake Up Enable

SMIWUE, when set to 1, causes the assertion of SMI to wake up the processor from a power-down or stop clock state. An INTR, NMI, or DMA request continues to wake up the processor as in the WD76C10A, regardless of the state of this bit. Note that setting SMIWUE does not enable SMI to initiate a resume from suspend.

SMIWUE = 0 -

Disable SMI Wakeup

SMIWUE = 1 -Enable SMI Wakeup

Bits 14:10 - PCSTC 4:0, Programmable Chip Select Timeout Count

PCSTC 4:0, along with the timeout clock select PCSTCS (Register AC72H), determine the time period during which an I/O peripheral, selected by the Programmable Chip Select, must not be accessed in order to be considered inactive. The timeout setting is determined as follows:

## PCSTCS = 0 -

(Count in PCSTC4:0) x 4 seconds Range: from 4 seconds to 2 minutes, 4 seconds Error: -0, +2 seconds.

#### PCSTCS = 1 -

(Count in PCSTC4:0) x 40 seconds Range: from 40 seconds to 20 minutes, 40 seconds Error: -0, +20 seconds.

Bits 09:05 - PC2TC 4:0, Programmable Chip

Select 2 Timeout Count

PC2TC 4:0, along with the timeout clock select PC2TCS (Register AC72H), determine the time period during which an I/O peripheral, selected by Programmable Chip Select 2, must not be accessed in order to be considered inactive. The timeout setting is determined as follows:

PC2TC = 0 -

(Count in PC2TC4:0) x 4 seconds Range: from 4 seconds to 2 minutes, 4 seconds Error: -0, +2 seconds.

PC2TC = 1 -

(Count in PC2TC4:0) x 40 seconds Range: from 40 seconds to 20 minutes, 40 seconds Error: -0, +20 seconds.

Bits 4:0 - SPATC4:0, Serial Port A Chip Select Timeout Count

SPATC4:0, along with the timeout clock select SPATCS (Register AC72H), determine the time period during which Serial Port A must not be accessed in order to be considered inactive. The timeout setting is determined as follows:

SPATCS = 0 -

(Count in SPATC4:0) x 4 seconds Range: from 4 seconds to 2 minutes, 4 seconds Error: -0, +2 seconds.

SPATCS = 1 -

(Count in SPATC4:0) x 40 seconds

Range: from 40 seconds to 20 minutes, 40 seconds Error: -0, +20 seconds.

## 10.9 SMI I/O TIMEOUT COUNT REGISTER 2

Port Address AC72H - Read and Write

| 15         | 14 | 13 | 12         | 11 | 10 | 09         | 08         |
|------------|----|----|------------|----|----|------------|------------|
| ІОТ<br>СТМ |    |    | SPB<br>TC2 |    |    | PAR<br>TC4 | PAR<br>TC3 |

| 07  | 06  | 05  | 04  | 03  | 02  | 01  | 00  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| PAR | PAR | PAR | PCS | PC2 | SPA | SPB | PAR |
| TC2 | TC1 | TC0 | TCS | TCS | TCS | TCS | TCS |

| Signal        | De <u>fault</u> |
|---------------|-----------------|
| Name          | At RSTIN        |
| All allowed a | •               |

All signals

Bit 15 - IOTCTM, I/O Timeout Counter Test Mode

IOTCTM is for factory use only. When = 1, the timeout counters are placed into test mode.

#### Bits 14:10 - SPBTC4:0, Serial Port B Chip Select Timeout Count

SPBTC4:0, along with the timeout clock select SPBTCS (Register AC72H), determine the time period during which Serial Port B must not be accessed in order to be considered inactive. The timeout setting is determined as follows:

SPBTCS = 0 -

(Count in SPBTC4:0) x 4 seconds Range: from 4 seconds to 2 minutes, 4 seconds Error: -0, +2 seconds.

SPBTCS = 1 -

(Count in SPBTC4:0) x 40 seconds Range: from 40 seconds to 20 minutes, 40 seconds Error: -0, +20 seconds.

Bits 09:05 - PARTC4:0, Parallel Port Chip Select Timeout Count

PARTC4:0, along with the timeout clock select PARTCS (Register AC72H), determine the time period during which the parallel port must not be accessed in order to be considered inactive. The timeout setting is determined as follows: PARTCS = 0 -

(Count in PARTC4:0) x 4 seconds Range: from 4 seconds to 2 minutes, 4 seconds Error: -0, +2 seconds.

PARTCS = 1 -

(Count in PARTC4:0) x 4 seconds Range: from 40 seconds to 20 minutes, 40 seconds Error: -0, +20 seconds.

Bit 04 - PCSTCS, Programmable Chip Select Timeout Clock Select

PCSTCS selects the clock to be used for the Programmable Chip Select Timeout Counter.

PCSTCS = 0 -

A high-speed clock is used to obtain 4 second timing resolution for timeout periods of 2 minutes or less.

## PCSTCS = 1 -

A low-speed clock is used to obtain 40 second timing resolution but a longer timeout period of over 20 minutes. See the description of PCSTC4:0 (Register A472H) for more details.

Bit 03 - PC2TCS, Programmable Chip Select 2 Timeout Clock Select

PC2TCS selects the clock to be used for the second Programmable Chip Select Timeout Counter.

## PC2TCS = 0 -

A high-speed clock is used to obtain 4 second timing resolution for timeout periods of 2 minutes or less.

## PC2TCS = 1 -

A low-speed clock is used to obtain 40 second timing resolution, but a longer timeout period of over 20 minutes. See the description of PC2TC4:0 (Register A472H) for more details.

Bit 02 - SPATCS, Serial Port A Chip Select Timeout Clock Select

SPATCS selects the clock to be used for the Serial Port A Timeout Counter.

SPATCS = 0 -

A high-speed clock is used to obtain 4 second timing resolution for timeout periods of 2 minutes or less.

SPATCS = 1 -

A low-speed clock is used to obtain 40 second timing resolution, but a longer timeout period of over 20 minutes. See the description of SPATC4:0 (Register A472H) for more details.

Bit 01 - SPBTCS, Serial Port B Chip Select Timeout Clock Select

SPBTCS selects the clock to be used for the Serial Port B Timeout Counter.

## SPBTCS = 0 -

A high-speed clock is used to obtain 4second timing resolution for timeout periods of 2 minutes or less.

## SPBTCS = 1 -

A low-speed clock is used to obtain 40 second timing resolution, but a longer timeout period of over 20 minutes. See the description of SPBTC4:0 (Register A472H) for more details.

Bit 00 - PARTCS, Parallel Port Chip Select Timeout Clock Select

PARTCS selects the clock to be used for the Parallel Port Timeout Counter.

## PARTCS = 0 -

A high-speed clock is used to obtain 4second timing resolution for timeout periods of 2 minutes or less.

## PARTCS = 1 -

A low-speed clock is used to obtain 40 second timing resolution, but a longer timeout period of over 20 minutes. See the description of PARTC4:0 (Register A472H) for more details.

## 10.10 SMI AUXILIARY CONTROL REGISTER

Port Address 5472H - Bits 15, 13, 11:08, 05:00 Read and Write Bits 07:06 Read only Bit 12 Read and clear

| 15  | 14 | 13  | 12  | 11  | 10  | 09  | 08  |
|-----|----|-----|-----|-----|-----|-----|-----|
| TOM |    | WDO | WDO | PCS | PCS | PC3 | PC3 |
| SK  |    | GEN | GST | 3M  | 2M  | TPE | TOE |

|          | 07  | 06  | 05  | 04  | 03  | 02  | 01  | 00  |
|----------|-----|-----|-----|-----|-----|-----|-----|-----|
| <u> </u> | PC3 |
|          | TOS | ADS | TC4 | TC3 | TC2 | TC1 | TC0 | TCS |

| Signal<br>Name |  |  |  |  |  |  |  | e <u>fault</u><br>t RSTIN |  |
|----------------|--|--|--|--|--|--|--|---------------------------|--|
| All signals    |  |  |  |  |  |  |  | 0                         |  |

## Bit 15 - TOMSK, Timeout Mask

When set to one, TOMSK masks I/O device timeouts from causing assertion of the SMI output. If enabled, the I/O device timers continue to count down. If a timeout occurs, the SMI output is asserted after TOMSK is cleared. Also, when TOMSK is set, the I/O device timers will not detect I/O activity, thus preventing the timer from being reset.

## Bit 14 - Reserved

## Bit 13 - WDOGEN, Watchdog Timer Interrupt Enable

## WDOGEN = 0 -

The interrupt is cleared either by writing a zero to WDOGST or WDOGEN to disable further watchdog interrupts. Note that the first interrupt after the watchdog timer is enabled can occur anytime from 62.5 ms to 125 ms later.

## WDOGEN = 1 -

Enables a periodic interrupt to be generated every 125 ms. Each interrupt causes LCL\_ATN to be set, so that it is useful both with or without SMI support. Bit 12 - WDOGTS, Watchdog Timer Interrupt Status

When WDOGTS equals 1, LCL\_ATN has been set due to a Watchdog Timer Interrupt Request. WDOGST is cleared by writing a zero to it. The watchdog timer continues to run and will set WDOGST at 125 ms intervals. WDOGST is also cleared when WDOGEN is set to a zero. Writing a 1 to WDOGST has no effect.

Bit 11 - PCS3M, Programmable Chip Select 3 Mask

PCS3M is an extension to the register at Port Address D872H.

## PCS3M = 0 -

I/O accesses to the third Programmable Chip Select address range (see registers at Port Address 5C72H and 6C72H) may be observed as a source of activity by the system activity monitor.

## PCS3M = 1 -

I/O accesses to the third Programmable Chip Select are masked from being seen by the system activity monitor. Note that the setting of ENPCS3 in the register at Port Address 5C72H has no effect on I/O activity detection.

#### Bit 10 - PCS2M, Programmable Chip Select 2 Mask

PCS2M is an extension to Register D872H.

## PCS2M = 0 -

I/O accesses to the second Programmable Chip Select address range (see registers at Port Address 5C72H and 6472H) are allowed to be observed as a source of activity by the system activity monitor.

## PCS2M = 1 -

I/O accesses to the second Programmable Chip Select are masked from being seen by the system activity monitor. Note that the setting of ENPCS2 in the register at Port Address 5C72H has no effect on I/O activity detection.

- Bit 09 PC3TPE, Programmable Chip Select 3 Trap Enable
  - PC3TPE = 0 -Trap not enabled
  - PC3TPE = 1 -
    - An I/O trap will occur whenever an I/O read or write occurs at an address within the range covered by the third Programmable Chip Select (see registers at Port Address 5C72H and 6C72H). This trap occurs even if the ENPCS3 bit in the register at Port Address 5C72H is not set.

Bit 08 - PC3TOE, Programmable Chip Select 3 Timeout Enable

PC3TOE = 0 -

Programmable Chip Select 3 timeouts are disabled and PC3TOS cleared.

## PC3TOE = 1 -

I/O access timeout for the third Programmable Chip Select I/O address range are enabled. The timeout count will be reset by I/O to the Programmable Chip Select 3 address range even if the ENPCS3 bit in Register 5C72H is not set.

## Bit 07 - PC3TOS, Programmable Chip Select 3 Timeout Status

PC3TOS is set to 1 when an I/O access timeout has occurred for the third Programmable Chip Select I/O address range. It can be polled by the SMI handler in determining the source of the SMI. PC3TOS is cleared by reset or when PC3TOE is cleared.

## Bit 06 - PC3ADS, Programmable Chip Select 3 Activity Detect Status

PC3ADS can be polled by the SMI Handler to see if the third Programmable Chip Select I/O address range has been accessed since PC3TOS was set. If PC3ADS is set, then an I/O access has occurred since the inactivity timeout was triggered. The SMI Handler would ignore the timeout and restart the timeout counter. PC3ADS is cleared by reset or when PC3TOE is cleared.

#### Bit 05:01 - PC3TC4:0, Programmable Chip Select 3 Timeout Count

PC3TC4:0, along with the timeout clock select PC3TCS, determine the time period during which an I/O peripheral (selected by Programmable Chip Select 3) must not be accessed in order to be considered inactive. The timeout setting is determined as follows:

## PC3TCS = 0 -

(Count in PC3TC4-0) x 4 seconds Range: from 4 seconds to 2 minutes, 4 seconds Error: -0, +2 seconds.

Error: -0, +2 second

PC3TCS = 1 -

(Count in PC3TC4-0) x 40 seconds Range: from 40 seconds to 20 minutes, 40 seconds Error: -0. +20 seconds.

Bit 00 - PC3TCS, Programmable Chip Select 3 Timeout Clock Select

PC3TCS selects the clock to be used for the third Programmable Chip Select timeout counter.

PC3TCS = 0 -

A high-speed clock is used to obtain 4 second timing resolution for timeout periods of 2 minutes or less.

PC3TCS = 1 -

A low-speed clock is used to obtain 40 second timing resolution but a longer timeout period of over 20 minutes. See the description of PC3TC4:0 for more details.

#### 10.11 PROGRAMMABLE CS2 AND CS3 CONTROL REGISTER

Port Address 5C72H - Read and Write

| 15        | 14 | 13        | 12 | 11 | 10         | 09 | 08         |
|-----------|----|-----------|----|----|------------|----|------------|
| PCS<br>2L |    | UMS<br>K2 |    |    | 2LM<br>SK2 |    | 2LM<br>SK0 |

| 07  | 06  | 05  | 04  | 03  | 02  | 01  | 00  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| PCS | ENP | UMS | 3LM | 3LM | 3LM | 3LM | 3LM |
| 3L  | CS3 | K3  | SK4 | SK3 | SK2 | SK1 | SK0 |

Signal Name

#### De<u>fault</u> At RSTIN

All signals . . . . . . . . . . . . . 0

Bit 15 - PCS2L, Programmable Chip Select 2 Location

PCS2L = 0 -

The device is located on the RA0:7/ED0:7 bus.

PCS2L = 1 -

The I/O device selected by the second Programmable Chip Select is located on the expansion bus.

Bit 14 - ENPCS2, Enable Programmable Chip Select 2

## ENPCS2 = 0 -

The second Programmable Chip Select is not enabled.

ENPCS2 = 1 -The second Programmable Chip Select is enabled

## Bit 13 - UMSK2, Upper Address Bits Mask 2

UMSK2 = 0 -

Bits A15:10 from the register at Port Address 6472H are ignored.

UMSK2 = 1 -

A15:10 from the register at Port Address 6472H are compared against CPU address Bits 15:10 when qualifying the second programmable chip select.

Bits 12:08 - 2LMSK4:0, Programmable CS2 Lower Address Bits MASK4:0

2LMSK4:0 bits allow individual qualification of the lower five address bits in the register at Port Address 6472H.

## 2LMSK4:0 = 0 -

The corresponding bit in the register at Port Address 6472H is ignored in the comparison. This allows address ranges of up to 32 bytes to be supported (2LMSK4:0 would all be zeroes), as well as unusual requirements such as odd addresses only.

## 2LMSK4:0 = 1 -

The corresponding bit in the register at Port Address 6472H is compared against that CPU address bit.

Bit 07 - PCS3L, Programmable Chip Select 3 Location

## PCS3L = 0 -

The device is located on the RA0:7/ED0:7 bus.

## PCS3L = 1 -

The I/O device selected by the third Programmable Chip Select is located on the expansion bus.

#### Bit 06 - ENPCS3, Enable Programmable Chip Select 3

ENPCS3 = 0 -

The third Programmable Chip Select is not enabled.

## ENPCS3 = 1 -

The third Programmable Chip Select is enabled.

## Bit 05 - UMSK3, Upper Address Bits Mask 3

## UMSK3 = 0 -

Bits A15:10 are ignored.

## UMSK3 = 1 -

A15:10 from the register at Port Address 6C72H are compared against CPU address bits 15:10 when qualifying the third Programmable Chip Select.

Bits 04:00 - 3LMSK4:0, Programmable CS3 Lower Address Bits Mask

3LMSK4:0 allow individual qualification of the lower five address bits in the register at Port Address 6C72H.

## 3LMSK4:0 = 0 -

The corresponding bit in the register at Port Address 6C72H is ignored in the comparison. This allows address ranges of up to 32 bytes to be supported (3LMSK4:0 would all be zeroes), as well as unusual requirements such as odd addresses only.

## 3LMSK4:0 = 1 -

The corresponding bit in the register at Port Address 6C72H is compared against that CPU address bit.

## 10.12 PROGRAMMABLE CS2 ADDRESS REGISTER

Port Address 6472H - Read and Write

| 15         | 14         | 13 | 12 | 11 | 10         | 09 | 08        |
|------------|------------|----|----|----|------------|----|-----------|
| PC2<br>A15 | PC2<br>A14 |    |    |    | PC2<br>A10 |    | PC2<br>A8 |

| 07 | 06        | 05 | 04 | 03 | 02        | 01 | 00 |
|----|-----------|----|----|----|-----------|----|----|
|    | PC2<br>A6 |    |    |    | PC2<br>A2 |    |    |

| Signal<br>Name | De <u>fault</u><br>At RSTIN |
|----------------|-----------------------------|
| All signals    | <br>. 0                     |

## Bits 15:00 - PC2A15:00, Programmable Chip Select 2 Address

PC2A15:00 determine the base address of the I/O device corresponding to the second programmable chip select. The register at Port Address 5C72H provides the enable for Programmable Chip Select 2 and allows selective masking of some of the address bits.

#### 10.13 PROGRAMMABLE CS3 ADDRESS REGISTER

Port Address 6C72H - Read and Write

| 15 | 14 | 13 | 12 | 11 | 10         | 09 | 08        |
|----|----|----|----|----|------------|----|-----------|
|    |    |    |    |    | PC3<br>A10 |    | PC3<br>A8 |

| 07        | 06        | 05        | 04        | 03 | 02 | 01 | 00 |
|-----------|-----------|-----------|-----------|----|----|----|----|
| PC3<br>A7 | PC3<br>A6 | PC3<br>A5 | PC3<br>A4 |    |    |    |    |

| Signal<br>Name | De <u>fault</u><br>At RSTIN |
|----------------|-----------------------------|
| All signals    | <br>0                       |

## Bits 15:00 - PC3A15:00, Programmable Chip Select 3 Address

PC3A15:00 determine the base address of the I/O device corresponding to the third Programmable Chip Select. The register at Port Address 5C72H provides the enable for Programmable Chip Select 3 and allows selective masking of some of the address bits.

## **11.0 DIAGNOSTIC MODE**

Two testing modes are provided for board testing. One chip test mode is provided for leakage testing.

## **Tristate Output Mode**

Simultaneously asserting MASTER, MEMR and MEMW with A1 and A2 low while RSTIN is asserted, causes all output pins to become tristated. The outputs remain tristated if RSTIN is de-asserted while MASTER, MEMR and MEMW are asserted. The outputs become active drivers when RSTIN is asserted and any of the MASTER, MEMR or MEMW are not asserted. The output tristate mode allows an in-circuit board tester to drive the System Controller's output pins.

## I/O Pin Mapping Mode

The I/O Pin Mapping Mode provides the in-circuit tester for evaluating the connectivity of the WD7855/LV to the printed circuit board. Simultaneously asserting MASTER, MEMR, MEMW when A1 is high, A2 is low, and RSTIN is asserted, causes the WD7855/LV to switch to I/O Mapping Mode. The WD7855/LV stays in this mode if RSTIN is de-asserted while MASTER, MEMR, and MEMW are asserted.

## Full Tristate Mode

Simultaneously asserting MASTER, MEMR, and MEMW with A1 low and A2 high while RSTIN is asserted, causes all the output pins of the WD7855/LV to tristate and disables all the pullup and pulldown resistors. The WD7855/LV stays in this mode if RSTIN is de-asserted while MASTER, MEMR and MEMW are asserted. The outputs become active drivers when RSTIN is asserted with either MASTER, MEMR or MEMW deasserted. This allows the tester to test for leakage current of the device.

## Pullup and Pulldown Test Mode

Simultaneously asserting MASTER, MEMR, MEMW with A1 and A2 high while RSTIN is asserted, causes all the output pins of the WD7855/LV to become tristated and enables all the pullup and pulldown resistors. The WD7855/LV stays in this mode if RSTIN is deasserted while MASTER, MEMR and MEMW are asserted. The outputs become active drivers when RSTIN is asserted while either MASTER, MEMR or MEMW is de-asserted. This allows the tester to test the pullup and pulldown resistors of the device.

## 11.1 DIAGNOSTIC REGISTER

Port Address 9872H - Read and Write

| 15 | 14      | 13 | 12          | 11          | 10         | 09 | 08        |
|----|---------|----|-------------|-------------|------------|----|-----------|
|    | Reserve | d  | CLK_<br>TST | REF_<br>MAS | AUT_<br>20 |    | CLK<br>SW |

| 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 |
|----|----|----|----|----|----|----|----|
| sx | DS |    |    | DI | AG |    |    |
|    |    |    |    |    |    |    |    |

| Signal<br>Name |  |  |   |  |   |   |  |   | e <u>fault</u><br>t RSTIN |
|----------------|--|--|---|--|---|---|--|---|---------------------------|
| Reserved       |  |  |   |  |   |   |  |   | None                      |
| CLK_TST        |  |  |   |  |   |   |  |   | 0                         |
| REF_MAS        |  |  |   |  |   |   |  |   | 0                         |
| AUT_A20        |  |  |   |  |   |   |  |   | 0                         |
| Bit 09         |  |  |   |  |   |   |  |   | None                      |
| CLK_SW         |  |  |   |  |   |   |  |   | 0                         |
| SX             |  |  |   |  |   |   |  |   | None                      |
| DS             |  |  |   |  |   |   |  |   | 0                         |
| DIAG           |  |  | • |  | • | • |  | • | 0                         |

Bits 15:13, Reserved

Bit 12 - CLK\_TST, Clock Test

Diagnostics for factory use only.

Bit 11 - REF\_MAS, Bus Master Refresh

Additional external logic may be required to support the bus master initiated refresh.

REF\_MAS = 0 -

Does not support bus master initiated refresh.

 $REF_MAS = 1 -$ 

Supports bus master initiated refresh.

## Bit 10 - AUT\_A20, Automatic Gate A20

Normally, the Alternate Gate A20 signal from Port 092H is OR'ed with the 8042 Gate A20.

When the AUT\_A20 bit is set, the Alternate Gate A20 control bit automatically changes

state to match the keyboard's Gate A20. Bit 1 (ALT\_A20G) of Port 092H is set or reset according to the way 8042 is programmed. When the keyboard data port is read using the D1 keyboard controller command, the state of the Gate A20 status bit is replaced by that of AUT\_A20.

The state of the A20 gating signal is available on PMC output 6 by reading Port 7072H (see Table 9-1).

AUT\_A20 = 0 -

Normal Alternate Gate A20

AUT\_A20 = 1 -Automatic Gate A20

Bit 09 - Not used, state is ignored.

## Bit 08 - CLK\_SW, Clock Switch

The short clock switch reset pulse width is 1  $\mu$ s plus 16 CPUCLKs. The 80486 processor requires a 1 ms clock switch. (See Section 4.2.3)

CLK\_SW = 0 -

Short clock switch reset width

CLK\_SW = 1 -

1 ms clock switch reset width

#### Bit 07 - SX, 80386SX Processor

At power up the System Controller samples the type of processor in the system.

SX = 0 -

80286 processor was detected.

SX = 1 -

80386SX processor was detected.

#### Bit 06 - DS, Diagnostic Signal

DS represents the state of the diagnostic signal selected by DIAG.

#### Bits 05:00 - DIAG, Diagnostic Function/Speaker Disable

DIAG selects the diagnostic function to be performed. The DS bit represents the state of the signal selected.

DIAG = 000000 - Diagnostic output disabled, speaker normal.

DIAG = 000001 - Diagnostic output disabled, speaker disabled. This is a method of disabling the speaker without hardware gates.

DIAG = 000010:111111 - Reserved

## 11.2 DELAY LINE DIAGNOSTIC REGISTER

Port Address A072H - Read and Write

| 15 | 14 | 13 | 12 | 11 | 10 | 09 | 08 |
|----|----|----|----|----|----|----|----|
|    |    |    |    |    |    |    |    |
|    |    |    |    |    |    |    |    |



| Signal<br>Name | De <u>fault</u><br>At RSTIN |
|----------------|-----------------------------|
| Bits 15:08     | . None                      |
| LAT            | . 0                         |
| DL             | . 0                         |
| DELAY          | . None                      |

#### Bit 07 - LAT, Latch Output Strength

The delay line count value (bits 05:00) is used to control the output buffer strength. The output buffer strength is normally adjusted every time the delay count changes. LAT may be used to lock the buffer strength at its present value.

LAT = 0 -

The output buffer strength is adjusted when the delay count changes.

#### LAT = 1 -

The output buffer strength is locked at its present value.

#### Bit 06 - DL, Delay Freeze

The internal self tuning delay line normally is updated by one delay element during every refresh cycle. For test purposes, the delay may be forced to stop generating calibration cycles. When delay line updates are frozen, the tester may write different delay line counter values in bits 05:00.

DL = 0 -

Normal delay line operation

DL = 1 -

Freeze delay line

## Bits 05:00 - DELAY, Delay Counter Value

The delay line counter value is used to control the output buffer strength.

This register may be written to when DL (bit 06) is set to one.

## 11.3 TEST ENABLE REGISTER

Port Address A872H - Bits 15:10 Read only Bits 09:00 Read and Write

The test function bits 07:03 are for factory use only.

| 15 | 14 | 13  | 12 | 11   | 10   | 09          | 08  |
|----|----|-----|----|------|------|-------------|-----|
|    | SV | 'ER |    | BF40 | BC40 | IRQ9_<br>EN | TDL |

| 07   | 06  | 055  | 04    | 03   | 02  | 01  | 00  |
|------|-----|------|-------|------|-----|-----|-----|
| OLD_ | BFC | BIST | BFC40 | BIST | EN_ | DIS | EN_ |
| HLDA | 3   | 3    |       | 40   | PLD | FA  | LVL |

Signal Name

#### Default At RSTIN

All signals . . . . . . . . . . . . 0

Bits 15:12 - SVER, Secondary Version Number.

| POR | _  | EVICE<br>DRESS D472H |    | COND |    |    |     |
|-----|----|----------------------|----|------|----|----|-----|
| 14  | 13 | Device               | 15 | 14   | 13 | 12 | Rev |
| 0   | 0  | WD76C10              | 0  | 0    | 0  | 0  | Α   |
| 0   | 1  | WD7710/7910          | 0  | 0    | 0  | 1  | В   |
| 1   | 0  | WD7855               | 0  | 0    | 1  | 0  | С   |
| 1   | 1  | Reserved             | -  | -    | -  | -  | -   |
|     |    |                      | 1  | 1    | 1  | 1  | Р   |

TABLE 11-1. EXTENDED VERSION NUMBER

- Bit 11 BF40, EMS Register Self Test Status
- Bit 10 BC40, EMS Register Self Test Status

## Bit 09 - IRQ9EN, IRQ9 Enable

IRQ9EN is used to mask IRR9 and ISR9 so that the System Activity Monitor does not detect these signals. This prevents vertical retrace from being a source of activity for SAM.

#### IRQ9EN = 0 -

Masking of IRR9 and ISR9 enabled

IRQ9EN = 1 Masking disabled

Bit 08 - TDL. Test Delay Line.

## Bit 07 - OLD\_HLDA,

Test bit for factory use only. Must be set to 0.

## Bit 06 - BFC3,

DMA Register file test bit, for factory use only. Must be set to 0.

## Bit 05 - BIST3,

DMA Register file test bit, for factory use only. Must be set to 0.

#### Bit 04 - BFC40,

EMS Mapping RAM test bit, for factory use only. Must be set to 0.

## Bit 03 - BIST40,

EMS Mapping RAM test bit, for factory use only. Must be set to 0.

## Bit 02 - EN\_PLD, Enable Pulldown

EN\_PLD = 0 -

Pulldown resistors are not enabled.

## EN\_PLD = 1 -

40K to 100K internal pulldown resistors will be enabled during processor power down or full power down on processor address lines A23:00, and on processor data lines D15:00.

## Bit 01 - DISFA, Disable First Access

DISFA should be set to 1 when any of the following conditions are true:

- 1.33 MHz operation.
- External lookaside cache mode enabled (Port Address 3872H bits 13 and 12 = 01).
- Whenever an odd number of memory banks of equal size are enabled, i.e. 3 banks of 512K X 9 memory.

## DISFA = 0 -

First access Page Mode cycles are not disabled.

DISFA = 1 -

First access Page Mode cycles are disabled. Page Miss cycles occur instead.

## Bit 00 - EN\_LVL, Enable Level

The Interrupt Controller may be programmed to support Level Sensitive Mode for diagnostic adapters which may need to test this capability. See Section 5.5.2.1.

 $EN_LVL = 0 -$ 

Level Sensitive Interrupt Mode in the 8259 Interrupt Controller is not supported.  $L_T$  (bit 3) at Port 020H has no effect.

EN\_LVL = 1 -

Level Sensitive Interrupt Mode in the 8259 Interrupt Controller is supported. L\_T (BIT 3) at Port 020H now controls the selection of edge-sensed or level-sensed interrupts.

## 11.4 TEST STATUS REGISTER

Port Address DC72H - Read only For factory use only.

| 15          | 14               | 13             | 12   | 11   | 10   | 09   | 08   |
|-------------|------------------|----------------|------|------|------|------|------|
| Dela<br>CAL | iy Line S<br>MED | Status<br>SLOW | DLT6 | DLT5 | DLT4 | DLT3 | DLT2 |

| 07   | 06   | 05   | 04   | 03   | 02   | 01   | 00 |
|------|------|------|------|------|------|------|----|
| DLT1 | DLR0 | BF34 | BF33 | BF32 | BF31 | BF30 | BC |

#### Signal Name

#### De<u>fault</u> At RSTIN

All signals . . . . . . . . . . . . . . . None

#### Bit 15 - CAL, Calibration

- CAL = 0 -Internal delay line has not completed initial calibration.
- CAL = 1 -

Internal delay line has completed initial calibration.

## Bits 14:13 - MED, SLOW, Medium and Slow

These bits provide information regarding the output buffer strength.

## MED SLOW

| 0 | 0 | Output buffers are set to low strength (fast WD7855/LV).                  |
|---|---|---------------------------------------------------------------------------|
| 0 | 1 | Invalid                                                                   |
| 1 | 0 | Output buffers are set to<br>medium strength (medium<br>speed WD7855/LV). |
| 1 | 1 | Output buffers are set to full strength (slow WD7855/LV).                 |

## Bits 12:06 - DLT6:DLT0,

These bits provide information about internal nodes and are for test purposes only. Their state is dependent upon the test mode selected and the speed of the WD7855/LV.

## Bits 05:01 - BF34:BF30,

These bits provide information about internal nodes and are for test purposes only. Their state is dependent upon the test mode selected and the speed of the WD7855/LV.

#### Bit 00 - BC

This bit provides information about internal nodes and are for test purposes only. Its state is dependent upon the test mode selected and the speed of the WD7855/LV.

## **12.0 DC ELECTRICAL SPECIFICATIONS**

This section provides the DC Operating Characteristics for the WD7855. The parameters for the WD7855LV that differ from these are marked with an \* and appear in the appendix.

## 12.1 MAXIMUM RATINGS

| Supply Voltage (V <sub>DD</sub> ) | wit | h re | əsp | ect  | to ' | Vss  | s (g | rou | nd) | ) |  |  | $V_{DD}$ - Vss $\leq$ 7.0 Volts              |
|-----------------------------------|-----|------|-----|------|------|------|------|-----|-----|---|--|--|----------------------------------------------|
| Voltage on any pin wit            | h r | esp  | ec  | t to | Vs   | s (g | rou  | und | )   |   |  |  | Vss -0.3 Volts to V <sub>DD</sub> +0.3 Volts |
| Operating Temperatur              | е   |      |     |      |      |      |      |     | •   |   |  |  | 0°C (32°F) to 70°C (158°F)                   |
| Storage Temperature               |     |      |     |      |      |      |      |     |     |   |  |  | -40°C (-40°F) to 125°C (257°F)               |
| Power Dissipation                 |     |      |     |      |      |      |      |     |     |   |  |  | 600 mW *                                     |

#### NOTE

Maximum limits indicate where permanent device damage occurs. Continuous operation at these limits is not intended and should be limited to those conditions specified in the DC Operating Characteristics.

Pins 84:101 pass ESD at 700V, all others pass at 2000V.

## 12.2 DC OPERATING CHARACTERISTICS

 $\begin{array}{l} {\sf TA}=0^{o}C~(32^{o}F)~to~70^{o}C~(158^{o}F)\\ {\sf V}_{DD}{\sf AT}=+5V~\pm.25V~(5\%)~for~WD7855~*\\ {\sf V}_{DD}=~+5V~\pm.25V~(5\%)~* \end{array}$ 

| SYMBOL | CHARACTERISTIC                            | MIN                     | MAX        | UNIT     | CONDITIONS                       |
|--------|-------------------------------------------|-------------------------|------------|----------|----------------------------------|
| IIL    | Input Leakage                             |                         | ± 10       | μA       | Vin = .4 to V <sub>DD</sub>      |
| IOZ    | Tristate and Open Drain<br>Output Leakage |                         | ± 10       | mA       | Vout = .4 to V <sub>DD</sub>     |
| VIH    | Input High Voltage                        | 2.0                     |            | V        |                                  |
| VIL    | Input Low Voltage                         |                         | .8         | V        |                                  |
| VIHC   | CPUCLK Input High *                       | 3.6                     |            | V        |                                  |
| VIL    | CPUCLK Input Low                          |                         | .6         | V        |                                  |
| VIH    | RSTIN Input High Voltage                  | V <sub>DD</sub><br>-0.5 |            | V        |                                  |
| VIL    | RSTIN Input Low Voltage                   |                         | 0.5        | V        |                                  |
| ICC    | Supply Current *                          |                         | 200<br>140 | mA<br>mA | Inputs at 2.0V<br>Inputs at 5.0V |
|        |                                           |                         |            |          | Outputs Open,<br>CPUCLK = 50 MHz |
|        |                                           |                         | 240        | mA       | Inputs at 2.0V                   |
|        |                                           |                         | 180        | mA       | Inputs at 5.0V<br>Outputs Open,  |
|        |                                           |                         |            |          | CPUCLK = 66 MHz                  |
| ICCAT  | Supply Current                            |                         | 15         | mA       | Inputs at 2.0V                   |
|        |                                           |                         | 10         | mA       | Inputs at 5.0V                   |
| ICCSB  | Typical Supply Current,                   | .                       | 5          | mA       | Typical,                         |
|        | Power Down Mode for<br>WD7855/LV          |                         |            |          | CPUCLK Off,<br>CLK14 = 32 KHz    |

## TABLE 12-1. DC OPERATING CHARACTERISTICS

## FOR PINS WITH INTERNAL PULLUPS:

## MASTER, IOCK, IOCS16, MEMCS16, ZEROWS, IOCHRDY, RDYIN, PDREF

| SYMBOL | CHARACTERISTIC         | RACTERISTIC MIN MAX UNIT CONDITIONS |      | CONDITIONS |                             |
|--------|------------------------|-------------------------------------|------|------------|-----------------------------|
| IIL    | Input Pullup Current * | -45                                 | -160 | μA         | Not suspend and resume mode |

## TABLE 12-1. DC OPERATING CHARACTERISTICS (Continued)

M//IO, NPERR, NPBUSY, NPRST, CPURES, DPH, DPL, NONCAC, ADS, D/C, W/R

| SYMBOL | CHARACTERISTIC         | MIN | MAX  | UNIT | CONDITIONS                               |  |  |
|--------|------------------------|-----|------|------|------------------------------------------|--|--|
| IIL    | Input Pullup Current * | -45 | -160 | μA   | Not processor power down or suspend mode |  |  |

## TABLE 12-1. DC OPERATING CHARACTERISTICS (Continued)

PMCIN, IOCHRDY, ZEROWS, IOCS16, MEMCS16, MASTER, PDREF, REFRESH, BHE, IOR, IOW, MEMR, MEMW

| SYMBOL | CHARACTERISTIC         | MIN | MAX  | UNIT | CONDITIONS       |
|--------|------------------------|-----|------|------|------------------|
| IIL    | Input Pullup Current * | -45 | -160 | μA   | Not suspend mode |

## TABLE 12-1. DC OPERATING CHARACTERISTICS (Continued)

SDT/R, CAS3, CAS2

| SYMBOL | CHARACTERISTIC         | MIN | MAX  | UNIT | CONDITIONS   |
|--------|------------------------|-----|------|------|--------------|
| IIL    | Input Pullup Current * | -45 | -160 | μA   | RESET IN = 0 |

## TABLE 12-1. DC OPERATING CHARACTERISTICS (Continued)

## FOR PINS WITH INTERNAL PULLDOWNS:

A(23:00), D(15:00), BLE

| SYMBOL | CHARACTERISTIC           | MIN | MAX  | UNIT | CONDITIONS                              |
|--------|--------------------------|-----|------|------|-----------------------------------------|
| IIL    | Input Pulldown Current * | -45 | -160 | μA   | Processor power down or<br>suspend mode |

## TABLE 12-1. DC OPERATING CHARACTERISTICS (Continued)

## FOR OUTPUTS:

DACKEN, D(15:00),  $\overline{\text{READY}}$ , CPURES, HOLDR, INTRQ, A(23:00), NMI, DPH, DPL, RA(11:08), RA7/ED7:RA0/ED0,  $\overline{\text{BHE}}$ ,  $\overline{\text{RAS}(7:0)}$ ,  $\overline{\text{CAS}(3:0)}$ , W/R, DT/R,  $\overline{\text{DEN1}}$ ,  $\overline{\text{DEN0}}$ ,  $\overline{\text{SDT/R}}$ ,  $\overline{\text{SDEN}}$ ,  $\overline{\text{CSEN}}$ , LOMEG, A20GATE, KEN, FLUSH, SMI

| SYMBOL | CHARACTERISTIC MIN    |                   | MAX | UNIT | CONDITIONS     |
|--------|-----------------------|-------------------|-----|------|----------------|
| VOH    | Output High Voltage * | V <sub>DD</sub> 8 |     | V    | IOUT = -100 μA |
| VOH    | Output High Voltage * | 2.4               |     | V    | IOUT = -2 mA   |
| VOL    | Output Low Voltage *  |                   | .4  | V    | IOUT = 2 mA    |

## TABLE 12-1. DC OPERATING CHARACTERISTICS (Continued)

## FOR OUTPUTS:

## MXCTL2:0

| SYMBOL | CHARACTERISTIC        | MIN               | MAX | UNIT | CONDITIONS     |
|--------|-----------------------|-------------------|-----|------|----------------|
| VOH    | Output High Voltage   | V <sub>DD</sub> 8 |     | V    | IOUT = -100 μA |
| VOH    | Output High Voltage * | 2.4               |     | V    | IOUT = -2 mA   |
| VOL    | Output Low Voltage *  |                   | .4  | V    | IOUT = 2 mA    |

## TABLE 12-1. DC OPERATING CHARACTERISTICS (Continued)

## FOR OUTPUTS:

IOR, IOW, MEMR, MEMW, AEN, SYSCLK, BALE, LA20, SA0

| SYMBOL | CHARACTERISTIC       | MIN | MAX | UNIT | CONDITIONS   |
|--------|----------------------|-----|-----|------|--------------|
| VOH    | Output High Voltage  | 2.4 |     | V    | IOUT = -3 mA |
| VOL    | Output Low Voltage * |     | .5  | V    | IOUT = 24 mA |

## TABLE 12-1. DC OPERATING CHARACTERISTICS (Continued)

## FOR OUTPUTS:

## **REFRESH**, IOCHRDY

| SYMBOL | CHARACTERISTIC       | MIN | MAX | UNIT | CONDITIONS   |
|--------|----------------------|-----|-----|------|--------------|
| VOL    | Output Low Voltage * |     | .5  | V    | IOUT = 24 mA |

## TABLE 12-1. DC OPERATING CHARACTERISTICS (Continued)

## **13.0 AC OPERATING CHARACTERISTICS**

The AC Operating Characteristics are divided into three major categories: Memory Timing (Section 13.1), AT Bus Timing (Section 13.2) and Processor Timing (Section 13.3). This section provides the AC Operating Characteristics for the WD7855. The parameters for the WD7855LV that differ from these are marked with an \* and appear in the appendix.

Table 13-1 lists the timing tables and figures, and their section location.

| TABLE<br>NUMBER | FIGURE<br>NUMBER        | TITLE                                                                                                                         | SECTION       |
|-----------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------|
| 13-3            |                         | 80386SX - Page Mode Memory Timing                                                                                             | 13 1.1        |
|                 | 13-1                    | 80386SX - Page Mode, First Access Read/Write                                                                                  |               |
|                 | 13-6                    | 80386SX - Page Mode, Write Miss Following a Write                                                                             |               |
| 13-4            |                         | 80386SX - Non-Page Mode 00 and Mode 01                                                                                        | 13.1 2        |
|                 | 13-7                    | Page Read/Write Hit With Extra Wait State Enabled                                                                             |               |
|                 | ↓<br>13-16              | 80386SX - Non-Page Mode 01 - 0 Wait State Write                                                                               |               |
| 13-5            |                         | CPU Initiated AT Bus Cycles                                                                                                   | 13.2.1        |
|                 | 13-17<br>⊥              | AT Bus I/O or Memory Read: 8-Bit, Default Timing                                                                              |               |
|                 | 13-26                   | AT Bus I/O or Memory Write: 16-Bit, Default Timing                                                                            |               |
| 13-6            |                         | Entering the AT Bus                                                                                                           | 1322          |
|                 | 13-27<br>13-28<br>13-29 | 80386SX CPU - BREQ Delay = 1/2 Clock<br>80386SX CPU - BREQ Delay = 1 Clock<br>80386SX CPU - Synchronous CPUCLK to SYSCLK      |               |
| 13-7            |                         | Exiting the AT Bus                                                                                                            | 13.2.3        |
|                 | 13-30                   | Synchronous AT Bus Cycle Completion, AT Bus Clock = 1/2 CPUCLK                                                                |               |
|                 | 13-33                   | Asynchronous AT Bus Cycle Completion, $BAK_DEL = 0$ or $+0.5$ AT Bus Cycles                                                   |               |
| 13-8            |                         | DMA Cycles                                                                                                                    | 13.2.4        |
|                 | 13-34<br>13-35<br>13-36 | Basic DMA Cycle, Default Timing<br>DMA Cycle, 8-Bit I/O to On-board Memory<br>DMA Cycle, On-board Memory to 8-Bit I/O         |               |
| 13-9            |                         | AT Bus Master Cycle                                                                                                           | 13.2.5        |
|                 | 13-37<br>13-38<br>13-39 | AT Bus Master, Bus Acquisition/Release<br>AT Bus Master, Write to On-board Memory<br>AT Bus Master, Read from On-board Memory |               |
| 13-10           |                         | AT Bus Refresh Cycle, Default Timing                                                                                          | 13.2.6        |
|                 | 13-40                   | AT Bus Refresh Cycle, Default Timing                                                                                          |               |
| 13-11           |                         | 80386SX CPU Timing                                                                                                            | 13.3          |
|                 | 13-41<br>↑              | 80386SX - CPURES and NPRST During Power Up                                                                                    |               |
|                 | 13-48                   | 80386SX - Output Delay Timing                                                                                                 |               |
| 13-12           |                         | WD7855 SMI Timing                                                                                                             | 13.3          |
|                 | 13-49                   | I/O Trap Cycle With Am386SXLV                                                                                                 | 100 To 20 V - |

## TABLE 13-1. TIMING FIGURE/TABLE NUMBERS

| SIGNAL                                                                                                                             | LOAD                                                                                                                            | SIGNAL                                                                                                                                 | LOAD                                                                                                                                    | SIGNAL                                                                                                                        | LOAD                                                                                                                   |
|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| SMI<br>KEN<br>CPURES<br>W/R<br>SDEN<br>MXCTL(2:0)<br>LOMEG<br>HOLDR<br>BUSYCPU<br>CPUCLK<br>CAS(3:0)<br>DPL<br>IOR<br>LA20<br>BALE | 50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>100 pF<br>100 pF<br>200 pF<br>200 pF<br>200 pF | NA<br>A20GATE<br>NPRST<br>ALE<br>DT/R<br>DACKEN<br>SPKR<br>INTRQ<br>EPEREQ<br>SYSCLK<br>D(15:00)<br>RAS(7:0)<br>MEMW<br>SA0<br>REFRESH | 50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>75 pF<br>100 pF<br>200 pF<br>200 pF<br>200 pF | SMIRDY<br>FLUSH<br>BHE<br>DEN1, DEN0<br>SDT/R<br>CSEN<br>READY<br>NMI<br>A(23:00)<br>DPH<br>IOW<br>MEMR<br>AEN<br>RA(11:00) * | 50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>100 pF<br>200 pF<br>200 pF<br>200 pF<br>350 pF |

## 13.1 MEMORY TIMING

Sections 13.1.1 and 13.1.2 present the memory timing for Page Mode and Non-Page Mode, for the 80386SX processor.

Categories are grouped as follows:

#### 80386SX

Page Mode Non-Page Mode 00 and 01

#### MAX MAX ΜΔΧ SYMBOL CHARACTERISTIC 20 MHz 25 MHz 33 MHz T200 Processor address to RAM address valid, Page Hit 34 27 27 CPUCLK rise to CAS fall, 2.5 CLK CAS T201 31 25 20 CPUCLK fall to CAS rise T202 24 21 21 CPUCLK fall to CAS fall, 2.0 CLK CAS T203 27 22 22 T204 Processor data to parity valid 25 20 20 CPUCLK rise to RAM address valid, Page Miss T205 48 43 43 T206 **CPUCLK rise to WNRDRAM rise** 31 28 28 CPUCLK fall to RAS fall, first access T207 27 21 21 T208 CPUCLK rise to COLUMN address valid 49 33 30 CPUCLK rise to WNRDRAM fall T209 31 28 28 CPUCLK rise to RAS rise, Page Miss T212 27 24 24 T213 CPUCLK fall to RAS fall, Page Miss 27 24 24 T214 CPUCLK rise to READY fall 19 18 18 T215 CPUCLK rise to READY rise \* 19 18 18

|  | <b>TABLE 13-3</b> . | 80386SX - | PAGE MODE | MEMORY TIMING |
|--|---------------------|-----------|-----------|---------------|
|--|---------------------|-----------|-----------|---------------|

## 13.1.1 80386SX Page Mode Timing



FIGURE 13-1. 80386SX - PAGE MODE, FIRST ACCESS READ/WRITE



FIGURE 13-2. 80386SX - PAGE MODE, PAGE MISS READ/WRITE



FIGURE 13-3. 80386SX - PAGE MODE, READ CYCLE FOLLOWED BY A PAGE HIT



FIGURE 13-4. 80386SX - PAGE MODE, READ AFTER WRITE





FIGURE 13-5. 80386SX - PAGE MODE, READ HIT FOLLOWED BY A WRITE HIT



FIGURE 13-6. 80386SX - PAGE MODE, WRITE MISS CYCLE FOLLOWING A WRITE CYCLE

# 13.1.2 80386SX Non-Page Mode 00 and Mode 01 Timing

| SYMBOL                                                                       | CHARACTERISTIC                                                                                                                                                                                                                                                                                          | MAX<br>20 MHz                                                  | MAX<br>25 MHz                                                  | MAX<br>33 MHz                                                  |
|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|
| T204                                                                         | See Table 13-3                                                                                                                                                                                                                                                                                          |                                                                |                                                                |                                                                |
| T214<br>T215                                                                 | See Table 13-3<br>See Table 13-3                                                                                                                                                                                                                                                                        |                                                                |                                                                |                                                                |
| T240<br>T241<br>T242<br>T243<br>T244<br>T245<br>T246<br>T247<br>T248<br>T249 | CPUCLK rise to ROW address valid<br>CPUCLK fall to CAS fall<br>CPUCLK rise to CAS rise<br>CPUCLK rise to WNRDRAM fall<br>CPUCLK rise to WNRDRAM rise<br>CPUCLK rise to RAS fall<br>CPUCLK rise to RAS rise<br>CPUCLK fall to RAS rise<br>CPUCLK fall to COLUMN address valid<br>CPUCLK rise to CAS fall | 42<br>27<br>28<br>28<br>28<br>25<br>25<br>25<br>29<br>44<br>29 | 42<br>27<br>24<br>28<br>28<br>23<br>23<br>23<br>29<br>44<br>29 | 42<br>27<br>24<br>28<br>28<br>23<br>23<br>23<br>29<br>44<br>29 |
| T260                                                                         | CPUCLK rise to COLUMN address                                                                                                                                                                                                                                                                           | 43                                                             | 41                                                             | 41                                                             |

## TABLE 13-4. 80386SX - NON-PAGE MODE 00, 01 MEMORY TIMING



FIGURE 13-7. PAGE READ/WRITE HIT WITH EXTRA WAIT STATE ENABLE

10



CACHE ENABLE AND EXTRA WAIT STATE ENABLE



FIGURE 13-9. PAGE READ MISS WITH EXTRA WAIT STATE ENABLE



FIGURE 13-10. PAGE WRITE MISS WITH EXTRA WAIT STATE ENABLE





FIGURE 13-11. READ PAGE MISS WITH EXTERNAL CACHE ENABLE AND EXTRA WAIT STATE ENABLE



#### FIGURE 13-12. WRITE PAGE MISS WITH EXTERNAL CACHE ENABLE AND EXTRA WAIT STATE ENABLE



FIGURE 13-13. 80386SX - NON-PAGE MODE 00, 1 WAIT STATE READ (PIPELINE) (4072H = 0001)











FIGURE 13-16. 80386SX - NON-PAGE MODE 01, 0 WAIT STATE WRITE (PIPELINE) (4072H = 3560H)

#### 13.2 AT BUS TIMING

The AT Bus timing is divided into six major categories:

- 1. CPU initiated AT Bus cycles.
- 2. Entering the AT Bus.
- 3. Exiting the AT Bus.
- 4. DMA cycles.

#### 13.2.1 CPU Initiated AT Bus Cycles

- 5. AT Bus Master cycles.
- 6. AT Bus Refresh cycle.

Some figures in this section are included only to show the sequence of the signals during certain operations. In these figures, no timing parameters are provided.

| SYMBOL | CHARACTERISTIC                        | MIN | МАХ | UNITS | TEST<br>CONDITIONS                             |
|--------|---------------------------------------|-----|-----|-------|------------------------------------------------|
| T00    | SYSCLK Cycle Time                     | 100 |     | ns    |                                                |
| T01    | SYSCLK fall to BALE rise              |     | 12  | ns    |                                                |
| T02    | SYSCLK rise to BALE fall              |     | 9   | ns    |                                                |
| T03    | SYSCLK fall to MEMR fall              |     | 9   | ns    | 8-bit cycle                                    |
| T04    | SYSCLK rise to MEMR rise              |     | 6   | ns    |                                                |
| T05    | SYSCLK fall to IOR fall               |     | 10  | ns    |                                                |
| T06    | SYSCLK rise to IOR rise               |     | 7   | ns    |                                                |
| T07    | SYSCLK rise to DEN0 fall              |     | 7   | ns    | Read Cycle                                     |
| T08    | SYSCLK rise to DEN0 rise              |     | 11  | ns    | Read Cycle                                     |
| T09    | SYSCLK rise to DEN1 fall              |     | 7   | ns    | Read Cycle                                     |
| T10    | SYSCLK rise to DEN1 rise              |     | 9   | ns    | Read Cycle                                     |
| T11    | SYSCLK fall to DTR fall               |     | 19  | ns    | Delay is number given plus $(T00 \times 0.25)$ |
| T12    | SYSCLK rise to DTR rise               |     | 14  | ns    | Delay is number given plus $(T00 \times 0.25)$ |
| T13    | SYSCLK fall to SDEN fall              |     | 10  | ns    | ()                                             |
| T14    | SYSCLK rise to SDEN rise              |     | 8   | ns    |                                                |
| T15    | SYSCLK fall to SDTR rise              |     | 14  | ns    | Delay is number given plus $(T00 \times 0.25)$ |
| T16    | SYSCLK rise to SDTR fall              |     | 11  | ns    | Delay is number given plus $(T00 \times 0.25)$ |
| T17    | MEMCS16 setup time to<br>SYSCLK rise  | 25  |     | ns    | (100 × 0.20)                                   |
| T18    | MEMCS16 hold time from<br>SYSCLK rise | 0   |     | ns    |                                                |
| T19    | IOCS16 setup time to                  | 23  |     | ns    |                                                |
| T20    | SYSCLK fall<br>IOCS16 hold time from  | о   |     | ns    | 8-bit cycle                                    |
| Tat    | SYSCLK fall                           |     |     |       |                                                |
| T21    | IOCHRDY setup time to<br>SYSCLK rise  | 22  |     | ns    |                                                |
| T22    | IOCHRDY hold time from<br>SYSCLK rise | 0   |     | ns    |                                                |

#### TABLE 13-5. CPU INITIATED AT BUS CYCLES

| SYMBOL | CHARACTERISTIC                            | MIN | МАХ | UNITS | TEST<br>CONDITIONS                                                             |
|--------|-------------------------------------------|-----|-----|-------|--------------------------------------------------------------------------------|
| T23    | ZEROWS setup time to<br>SYSCLK fall       | 24  |     | ns    |                                                                                |
| T24    | ZEROWS hold time from<br>SYSCLK fall      | 0   |     | ns    |                                                                                |
| T25    | AT Bus data setup time to<br>SYSCLK rise  | 22  |     | ns    | Total setup time is number given<br>plus delay through AT Bus data<br>buffers. |
| T26    | AT Bus data hold time from<br>SYSCLK rise | 0   |     | ns    |                                                                                |
| T27    | SYSCLK fall to MEMW fall                  |     | 9   | ns    |                                                                                |
| T28    | SYSCLK rise to MEMW rise                  |     | 5   | ns    |                                                                                |
| T29    | SYSCLK fall to IOW fall                   |     | 10  | ns    |                                                                                |
| T30    | SYSCLK rise to IOW rise                   |     | 8   | ns    |                                                                                |
| T31    | SYSCLK fall to DEN0 fall                  |     | 10  | ns    | Write cycle                                                                    |
| T32    | SYSCLK fall to DEN0 rise                  |     | 9   | ns    | Write cycle                                                                    |
| T33    | SYSCLK fall to DEN1 fall                  |     | 10  | ns    | Write cycle                                                                    |
| T34    | SYSCLK fall to DEN1 rise                  |     | 9   | ns    | Write cycle                                                                    |
| T35    | SYSCLK fall to SDEN rise                  |     | 11  | ns    | -                                                                              |
| T36    | SYSCLK fall to SA0 rise                   |     | 16  | ns    | Word to byte conversion cycle                                                  |
| T37    | SYSCLK rise to MEMR fall                  |     | 6   | ns    | 16-bit cycle                                                                   |
| T38    | IOCS16 hold time from<br>SYSCLK rise      | 0   |     | ns    | 16-bit cycle                                                                   |
| T39    | SYSCLK high time                          | -4  | 0   | ns    | (T00 ÷ 2) plus number given                                                    |

| TABLE 13-5. | <b>CPU INITIATED</b> | AT BUS CYCLES | (Continued) |
|-------------|----------------------|---------------|-------------|
|-------------|----------------------|---------------|-------------|

| AT BUS   Ts   Tc   Tw   Tw   Tw  <br>CLOCK<br>INTERNAL<br>SYSCLK<br>T01 + + + + T02                                                                                                                                                           |                                    |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| BALE → ⊯ T03, T05                                                                                                                                                                                                                             | → <del>×</del> T04, T06            |
| MEMR, IOR                                                                                                                                                                                                                                     |                                    |
|                                                                                                                                                                                                                                               | → (+ T08, T10                      |
|                                                                                                                                                                                                                                               | → ← T12                            |
| → ← T13                                                                                                                                                                                                                                       | → <del>×</del> T14                 |
|                                                                                                                                                                                                                                               | → FT16                             |
| SDTR                                                                                                                                                                                                                                          |                                    |
| T17 →     →     +     T18 ·       MEMCS16                                                                                                                                                                                                     | ·······                            |
| IOCS16                                                                                                                                                                                                                                        |                                    |
|                                                                                                                                                                                                                                               | ► T22                              |
| → ⊭ <sup>T</sup> 23 → ዞ <sup>T</sup>                                                                                                                                                                                                          | 24                                 |
| ZEROWS                                                                                                                                                                                                                                        |                                    |
| SD0 - SD7                                                                                                                                                                                                                                     | ← T25 →<br>DATA FROM<br>PERIPHERAL |
|                                                                                                                                                                                                                                               | T26 → ←<br>DATA FROM               |
| SD8 - SD15                                                                                                                                                                                                                                    | SWAPPER                            |
|                                                                                                                                                                                                                                               |                                    |
| LA17 - LA23 VALID                                                                                                                                                                                                                             | ,                                  |
| SA0 - SA19 VALID                                                                                                                                                                                                                              |                                    |
| NOTE 5                                                                                                                                                                                                                                        |                                    |
| NOTE 1: <u>SDEN</u> is asserted only when SA0 is high.<br>NOTE 2: <u>MEMCS</u> 16 is sampled only during memory cycles.<br>NOTE 3: IOCS16 is sampled only during I/O cycles.<br>NOTE 4: SD8 - 15 are driven by the data swapper only when SA0 | is high (SDEN asserted).           |
| NOTE 5: Timing for LA17 - 23 and SA0 - 19 is dependent on regis                                                                                                                                                                               | ter settings and may be            |
| asynchronous. Minimum valid windows are shown for re                                                                                                                                                                                          | ference.                           |

## FIGURE 13-17. AT BUS I/O OR MEMORY READ: 8-BIT, DEFAULT TIMING

| AT BUS<br>CLOCK<br>INTERNAL<br>SYSCLK |                                                                                                                                          |
|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| BALE                                  |                                                                                                                                          |
| MEMR, IOR                             |                                                                                                                                          |
| DEN0, DEN1                            |                                                                                                                                          |
| DTR                                   |                                                                                                                                          |
| SDEN<br>NOTE 1                        |                                                                                                                                          |
| SDTR                                  |                                                                                                                                          |
| MEMCS16<br>NOTE 2                     |                                                                                                                                          |
| IOCS16<br>NOTE 3                      |                                                                                                                                          |
| IOCHRDY<br>NOTE 6                     |                                                                                                                                          |
| ZEROWS                                |                                                                                                                                          |
| SD0 - SD7                             | DATA FROM<br>PERIPHERAL                                                                                                                  |
| SD8 - SD15<br>NOTE 4                  | DATA FROM<br>SWAPPER                                                                                                                     |
| LA17 - LA23<br>NOTE 5                 | VALID                                                                                                                                    |
| SA0 - SA19<br>NOTE 5                  | VALID                                                                                                                                    |
| NOTE 1: SE                            | DEN is asserted only when SA0 is high.                                                                                                   |
| NOTE 2: ME                            | EMCS16 is sampled only during memory cycles.                                                                                             |
| NOTE 3: IO                            | CS16 is sampled only during I/O cycles.                                                                                                  |
|                                       | 08 - 15 are driven by the data swapper only when SA0 is high (SDEN asserted).                                                            |
| NOTE 5: Tir<br>as                     | ning for LA17 - 23 and SA0 - 19 is dependent on register settings and may be synchronous. Minimum valid windows are shown for reference. |
| NOTE 6: IO                            | CHRDY overrides ZEROWS only during the first cycle of a word to byte conversion.                                                         |

## FIGURE 13-18. AT BUS I/O OR MEMORY READ: 8-BIT, ZEROWS ASSERTED

| AT BUS<br>CLOCK<br>INTERNAL |                                                                                             | 2   Tw                                  | Tw   Tw                            | <b>Tw</b>                              | Tw   T                                | i  <br> |
|-----------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------|------------------------------------|----------------------------------------|---------------------------------------|---------|
| SYSCLK                      |                                                                                             |                                         |                                    |                                        |                                       |         |
| BALE                        |                                                                                             |                                         |                                    | <br>                                   |                                       |         |
| MEMR, IOR                   |                                                                                             |                                         |                                    |                                        |                                       |         |
| DEN0, DEN                   | 1                                                                                           | :                                       |                                    |                                        |                                       |         |
| DTR                         |                                                                                             | ·  <br>                                 |                                    |                                        | <br>  [                               |         |
| SDEN<br>NOTE 1              |                                                                                             | ļ                                       |                                    |                                        |                                       |         |
| SDTR                        |                                                                                             |                                         |                                    |                                        |                                       |         |
| MEMCS16                     | · · ·                                                                                       |                                         |                                    | ····                                   | ·····                                 |         |
| IOCS16<br>NOTE 3            |                                                                                             |                                         |                                    | ······································ | · · · · · · · · · · · · · · · · · · · |         |
| IOCHRDY                     |                                                                                             |                                         |                                    |                                        |                                       |         |
| ZEROWS                      |                                                                                             |                                         |                                    |                                        |                                       |         |
| SD0 - SD7                   |                                                                                             |                                         |                                    |                                        | DATA FROM<br>PERIPHERAL               |         |
| SD8 - SD15<br>NOTE 4        |                                                                                             |                                         |                                    |                                        | DATA FROM<br>SWAPPER                  |         |
|                             |                                                                                             |                                         |                                    |                                        |                                       |         |
| LA17 - LA23<br>NOTE 5       |                                                                                             | V                                       | ALID                               |                                        |                                       |         |
| SA0 - SA19<br>NOTE 5        |                                                                                             |                                         | VALID                              |                                        |                                       |         |
|                             | DEN is asserted only<br>EMCS16 is sampled                                                   | -                                       |                                    |                                        |                                       |         |
| NOTE 4: S<br>NOTE 5: T      | DCS16 is sampled or<br>D8 - 15 are driven by<br>iming for LA17 - 23 a<br>ynchronous. Minimu | / data swapper of<br>and SA0 - 19 is de | nly when SA0 is<br>ependent on reg | gister setting                         |                                       |         |
|                             |                                                                                             |                                         |                                    |                                        |                                       |         |

### FIGURE 13-19. AT BUS I/O OR MEMORY READ: 8-BIT, EXTRA WAIT STATE ADDED

| AT BUS<br>CLOCK<br>INTERNAL<br>SYSCLK<br>BALE | Ts   Tc   Tw   Tw   Tw   Tw   Ti   Ti  <br>                                                                                                                                                                                                                                                                                                                                                                                |
|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MEMW, IO                                      |                                                                                                                                                                                                                                                                                                                                                                                                                            |
| DENO, DEN                                     | → (+-T31, T33                                                                                                                                                                                                                                                                                                                                                                                                              |
| ,                                             |                                                                                                                                                                                                                                                                                                                                                                                                                            |
| DTR                                           |                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SDEN                                          | HI                                                                                                                                                                                                                                                                                                                                                                                                                         |
| SDTR                                          | LO                                                                                                                                                                                                                                                                                                                                                                                                                         |
| MEMCS16<br>NOTE 1                             |                                                                                                                                                                                                                                                                                                                                                                                                                            |
| IOCS16<br>NOTE 2                              |                                                                                                                                                                                                                                                                                                                                                                                                                            |
| IOCHRDY                                       |                                                                                                                                                                                                                                                                                                                                                                                                                            |
| ZEROWS                                        |                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SD0 - SD7<br>NOTE 3                           | DATA FROM BUFFER                                                                                                                                                                                                                                                                                                                                                                                                           |
| SD8 - SD15                                    | DRIVEN BY BUFFER                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                               |                                                                                                                                                                                                                                                                                                                                                                                                                            |
| LA17 - LA23<br>NOTE 4                         | VALID                                                                                                                                                                                                                                                                                                                                                                                                                      |
| SA0 - SA19<br>NOTE 4                          | VALID                                                                                                                                                                                                                                                                                                                                                                                                                      |
| NOTE 2:<br>NOTE 3:<br>NOTE 4:                 | MEMCS16 is sampled only during memory cycles.<br>IOCS16 is sampled only during I/O cycles.<br>The small period of unknown data on SD0 - 7 when DEN0 is asserted is dependent on<br>register settings and may be asynchronous. Minimum valid time is shown for reference.<br>Timing for LA17 - 23 and SA0 - 19 is dependent on register settings and may be<br>asynchronous. Minimum valid windows are shown for reference. |

FIGURE 13-20. AT BUS I/O OR MEMORY WRITE: 8-BIT, EVEN BYTE, DEFAULT TIMING

| AT BUS   Ts   Tc   Tw   Tw   Tw   Tw   Ti   Ti  <br>CLOCK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SYSCLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| BALE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| MEMW, IOW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| DEN1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| SDEN         Image: |
| SDTR LO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ZEROWS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| SD0 - SD7 DATA FROM SWAPPER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SD8 - SD15          NOTE 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| LA17 - LA23 VALID VALID                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| SA0 - SA19 VALID                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| NOTE 1: MEMCS16 is sampled only during memory cycles.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| NOTE 2: IOCS16 is sampled only during I/O cycles.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| NOTE 3: The small period of unknown data on SD8 - 15 when DEN1 is asserted is dependent on register settings and may be asynchronous. Minimum valid time is shown for reference.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| NOTE 4: Timing for LA17 - 23 and SA0 - 19 is dependent on register settings and may be asynchronous. Minimum valid windows are shown for reference.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

FIGURE 13-21. AT BUS I/O OR MEMORY WRITE: 8-BIT, ODD BYTE, DEFAULT TIMING

| AT BUS<br>CLOCK<br>INTERNAL<br>SYSCLK | Ts   Tc   Tw   Tw   Tw   Tw   Ts   T<br>                                                                  |                                       |
|---------------------------------------|-----------------------------------------------------------------------------------------------------------|---------------------------------------|
| BALE                                  |                                                                                                           |                                       |
| MEMR, IO                              |                                                                                                           |                                       |
| DEN1                                  |                                                                                                           |                                       |
| DEN0                                  |                                                                                                           |                                       |
| SDEN                                  |                                                                                                           |                                       |
| DTR<br>NOTE 3                         |                                                                                                           |                                       |
| SA0<br>NOTE 4                         |                                                                                                           |                                       |
| MEMCS16                               |                                                                                                           |                                       |
| IOCS16<br>NOTE 2                      |                                                                                                           | · · · · · · · · · · · · · · · · · · · |
| IOCHRDY                               |                                                                                                           |                                       |
| ZEROWS                                |                                                                                                           |                                       |
| SD0 - SD7                             | DATA FROM<br>PERIPHERAL                                                                                   | DATA FROM<br>PERIPHERAL               |
| SD8 - SD15                            |                                                                                                           | DATA FROM<br>SWAPPER                  |
| LA17 - LA23                           |                                                                                                           |                                       |
| SA1 - SA19<br>NOTE 4                  | VALID                                                                                                     |                                       |
| NOTE 1                                | MEMCS16 is sampled only during memory cycles.                                                             |                                       |
|                                       | IOCS16 is sampled only during I/O cycles.                                                                 |                                       |
|                                       | SDTR is the inversion of DTR during CPU transfer cy                                                       |                                       |
| NOTE 4:                               | Timing for LA17 - 23 and SA0 - 19 is dependent on re<br>asynchronous. Minimum valid windows are shown for | gister settings and may be            |
|                                       |                                                                                                           |                                       |

# FIGURE 13-22. AT BUS I/O OR MEMORY READ: 8-BIT, WORD TO BYTE CONVERSION, DEFAULT TIMING

| AT BUS<br>CLOCK<br>INTERNAL<br>SYSCLK<br>BALE                                                                                                                                                           |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                                                                                                                                                                                                         |  |  |  |
| DEN1                                                                                                                                                                                                    |  |  |  |
|                                                                                                                                                                                                         |  |  |  |
| SDEN NOTE 5                                                                                                                                                                                             |  |  |  |
| SAO NOTE 4                                                                                                                                                                                              |  |  |  |
| MEMCS16                                                                                                                                                                                                 |  |  |  |
| IOCS16<br>NOTE 2                                                                                                                                                                                        |  |  |  |
|                                                                                                                                                                                                         |  |  |  |
| ZEROWS                                                                                                                                                                                                  |  |  |  |
| SD0 - SD7 DATA FROM BUFFER DATA FROM SWAPPER                                                                                                                                                            |  |  |  |
| SD8 - SD15 DATA FROM BUFFER                                                                                                                                                                             |  |  |  |
|                                                                                                                                                                                                         |  |  |  |
| LA17 - LA23 VALID VALID                                                                                                                                                                                 |  |  |  |
| SA1 - SA19 VALID                                                                                                                                                                                        |  |  |  |
| NOTE 1: MEMCS16 is sampled only during memory cycles.<br>NOTE 2: IOCS16 is sampled only during I/O cycles.<br>NOTE 3: The small period of unknown data on SD0 - 7 when DEN0 is asserted is dependent on |  |  |  |
| register settings and may be synchronous. Minimum valid time is shown for reference.<br>NOTE 4: Timing for LA17 - 23 and SA0 - 19 is dependent on register settings and may be                          |  |  |  |
| asynchronous. Minimum valid windows are shown for reference.<br>NOTE 5: SDTR remains low and DTR remains high for this cycle.                                                                           |  |  |  |

# FIGURE 13-23. AT BUS I/O OR MEMORY WRITE: 8-BIT, WORD TO BYTE CONVERSION, DEFAULT TIMING



| AT BUS<br>CLOCK       | Ts     Tc     Tw     Ti     Ts     Tc     Ti       N     N     N     N     N     N                                                          |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| INTERNAL              |                                                                                                                                             |
| SYSCLK                |                                                                                                                                             |
| BALE                  |                                                                                                                                             |
| IOR                   |                                                                                                                                             |
| MEMR                  |                                                                                                                                             |
| DEN0, DEN             |                                                                                                                                             |
| DTR                   |                                                                                                                                             |
| SDEN                  |                                                                                                                                             |
| SDTR                  |                                                                                                                                             |
| MEMCS16               |                                                                                                                                             |
| IOCS16                |                                                                                                                                             |
| IOCHRDY               |                                                                                                                                             |
| ZEROWS                |                                                                                                                                             |
| SD0 - SD15            | VALID VALID                                                                                                                                 |
|                       | VALID         VALID                                                                                                                         |
| LA17 - LA23<br>NOTE 1 | VALID                                                                                                                                       |
| SA0 - SA19<br>NOTE 1  | VALID VALID                                                                                                                                 |
| NOTE 1:               | Timing for LA17 - 23 and SA0 - 19 is dependent on register settings and may be asynchronous. Minimum valid windows are shown for reference. |

FIGURE 13-24. AT BUS I/O OR MEMORY READ: 16-BIT, DEFAULT TIMING

| AT BUS                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLOCK<br>INTERNAL     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| SYSCLK                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| BALE                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| MEMR<br>NOTE 1        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| IOR<br>NOTE 1         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| DEN0, DEN             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| DTR                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| SDEN                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| JDEN                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| SDTR                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| MEMCS16<br>NOTE 2     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| IOCS16<br>NOTE 2      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| IOCHRDY               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ZEROWS                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| SD0 - SD15            | VALID                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| LA17 - LA23<br>NOTE 3 | 3 VALID VALID                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| SA0 - SA19            | VALID VALID                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| NOTE 3                | tuning tu |
| NOTE 1:               | MEMR and IOR will not be asserted simultaneously. The first cycle must be to memory, as zero wait state I/O cycles are not supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| NOTE 2:               | MEMCS16 is sampled only during memory cycles. IOCS16 is sampled only during I/O cycles.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| NOTE 3:               | Timing for LA17 - 23 and SA0 - 19 is dependent on register settings and may be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                       | asynchronous. Minimum valid windows are shown for reference.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

### FIGURE 13-25. AT BUS I/O OR MEMORY READ: 16-BIT, 0WS ASSERTED AND EXTRA WAIT STATE ADDED

|                             | MEMORY WRITE CYCLE                                                                                                                                                                                                                                                  |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AT BUS<br>CLOCK<br>INTERNAL | Ts     Tc     Tw     Ti     Ts     Tc     Tw     Ti                                                                                                                                                                                                                 |
| SYSCLK                      |                                                                                                                                                                                                                                                                     |
| BALE                        |                                                                                                                                                                                                                                                                     |
| IOW                         |                                                                                                                                                                                                                                                                     |
| MEMW                        |                                                                                                                                                                                                                                                                     |
| DEN1<br>NOTE 1              |                                                                                                                                                                                                                                                                     |
| DENO<br>NOTE 1              |                                                                                                                                                                                                                                                                     |
| SDEN, DTF                   |                                                                                                                                                                                                                                                                     |
| SDTR                        |                                                                                                                                                                                                                                                                     |
| MEMCS16                     |                                                                                                                                                                                                                                                                     |
| IOCS16                      |                                                                                                                                                                                                                                                                     |
| IOCHRDY                     |                                                                                                                                                                                                                                                                     |
| ZEROWS                      |                                                                                                                                                                                                                                                                     |
| SD8 - SD15<br>NOTE 2        | VALID FROM BUFFER                                                                                                                                                                                                                                                   |
| SD0 - SD7<br>NOTE 2         | VALID FROM BUFFER                                                                                                                                                                                                                                                   |
|                             | VALID VALID                                                                                                                                                                                                                                                         |
| LA17 - LA23<br>NOTE 3       |                                                                                                                                                                                                                                                                     |
| SA0 - SA19<br>NOTE 3        | VALID VALID                                                                                                                                                                                                                                                         |
| NOTE 1:                     | DEN0 is asserted only in cycles where SA0 is low. DEN1 is asserted only in cycles where SBHE is low.                                                                                                                                                                |
|                             | SD8 - SD15 are driven when $\overline{\text{DEN1}}$ is low. SD0 - SD7 are driven when $\overline{\text{DEN0}}$ is low.<br>The small period of unknown data is dependent on register settings and may be<br>asynchronous. Minimum valid time is shown for reference. |
| NOTE 3:                     | Fiming for LA17 - 23 and SA0 - 19 is dependent on register settings and may be asynchronous. Minimum valid windows are shown for reference.                                                                                                                         |

## FIGURE 13-26. AT BUS I/O OR MEMORY WRITE: 16-BIT, DEFAULT TIMING

## 13.2.2 Entering the AT Bus

The timing in this section is presented in the following sequence:

#### 80386SX CPU

Asysnchronous CPUCLK to SYSCLK Synchronous CPUCLK to SYSCLK

| SYMBOL       | CHARACTERISTIC                                  | MIN | МАХ | UNITS | TEST<br>CONDITIONS                                                                                |
|--------------|-------------------------------------------------|-----|-----|-------|---------------------------------------------------------------------------------------------------|
| T40          | CPUCLK rise to SYSCLK fall<br>80386SX CPU mode. | 4   |     | ns    | Register 1872H: BRQ_DEL = 01<br>BUS_MOD = 0X<br>Delay is number given<br>plus (T00 $\times$ 0.25) |
| T41          | CPUCLK rise to SYSCLK fall<br>80386SX CPU mode. | 9   |     | ns    | Register 1872H: BRQ_DEL = 00<br>BUS_MOD = 0X<br>Delay is number given<br>plus (T00 $\times$ 0.5)  |
| T42          | CPUCLK fall to SYSCLK fall<br>80386SX CPU mode. |     | 29  | ns    | Register 1872H: BRQ_DEL = 10<br>BUS_MOD = 11                                                      |
| T43          | CPUCLK rise to SYSCLK fall 80386SX CPU mode.    |     | 35  | ns    | Register 1872H: BRQ_DEL = 10<br>BUS MOD = 10                                                      |
| T140         | CPUCLK rise to ALE rise<br>80386SX CPU mode.    |     | 20  | ns    | _                                                                                                 |
| T141         | CPUCLK rise to ALE fall<br>80386SX CPU mode.    |     | 20  | ns    |                                                                                                   |
| T214<br>T215 | See TABLE 13-3<br>See TABLE 13-3                |     |     |       |                                                                                                   |

#### TABLE 13-6. ENTERING THE AT BUS







NOTE 2: Register 1872H: BRQ\_DEL = 00, BUS\_MOD = 00 or 01.

## FIGURE 13-28. 80386SX CPU - BREQ DELAY = 1 CLOCK



FIGURE 13-29. 80386SX CPU - SYCNHRONOUS CPUCLK TO SYSCLK

## 13.2.3 Exiting the AT Bus

Exiting a synchronous AT bus is covered first, followed by the asynchronous bus.

| SYMBOL       | CHARACTERISTIC                   | MIN | МАХ | UNITS | TEST<br>CONDITIONS                                                                                |
|--------------|----------------------------------|-----|-----|-------|---------------------------------------------------------------------------------------------------|
| T46          | SYSCLK fall to CPUCLK            | -5  |     | ns    | Register 1872H: BAK_DEL = 10<br>BUS MOD = 0X                                                      |
| T47          | SYSCLK fall to CPUCLK            | -15 |     | ns    | Register 1872H: $BAK_DEL = 01$<br>BUS_MOD = 0X<br>Delay is number given<br>plus (T00 × 0.25)      |
| T48          | SYSCLK rise to CPUCLK            | -10 |     | ns    | Register 1872H: BAK_DEL = 00<br>BUS_MOD = 0X                                                      |
| T49          | SYSCLK rise to CPUCLK            | -15 |     | ns    | Register 1872H: BAK_DEL = 11<br>BUS_MOD = 0X<br>Delay is number given<br>plus (T00 $\times$ 0.25) |
| T214<br>T215 | See TABLE 13-3<br>See TABLE 13-3 |     |     |       | ,                                                                                                 |

#### TABLE 13-7. EXITING THE AT BUS



#### FIGURE 13-30. SYNCHRONOUS AT BUS CYCLE COMPLETION, AT BUS CLOCK = CPUCLK ÷ 2



AT BUS CLOCK = CPUCLK ÷ 1

| END OF AT BUS CYCLE ->                                                                                                                                                                                                                                                                                                                                                                         |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                |
| SYSCLK                                                                                                                                                                                                                                                                                                                                                                                         |
| AT STROBE<br>NOTE 1                                                                                                                                                                                                                                                                                                                                                                            |
| BAK_DEL = 10 (-1 AT BUS CLOCK) NOTE 2                                                                                                                                                                                                                                                                                                                                                          |
| $CPUCLK \longrightarrow   \leftarrow \rightarrow   \leftarrow T214$                                                                                                                                                                                                                                                                                                                            |
| READY                                                                                                                                                                                                                                                                                                                                                                                          |
| BAK_DEL = 01 (-0.5 AT BUS CLOCK) NOTE 2                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                |
| READY                                                                                                                                                                                                                                                                                                                                                                                          |
| NOTE 1: AT STROBE is either MEMR, MEMW, IOR or IOW.<br>NOTE 2: Register 1872H: BUS_MOD = 00 or 01 (asynchronous AT bus), BAK_DEL set as indicated.<br>NOTE 3: SYS <u>CLK is</u> asynchronous to CPUCLK. The minimum delay between SYSCLK and C <u>PUCLK</u><br>for READY to be asserted is shown here. Reducing the delay further would cause READY<br>to be asserted one CPU "T" state later. |
|                                                                                                                                                                                                                                                                                                                                                                                                |

#### FIGURE 13-32. ASYNCHRONOUS AT BUS CYCLE COMPLETION, BAK\_DEL = -1 OR -0.5 AT BUS CLOCKS

| AT BUS<br>CLOCK<br>INTERNAL<br>SYSCLK<br>AT STROBE<br>NOTE 1 |                                                                                                                                                                    |
|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BAK_DEL = 00 (0 AT BUS CLOCKS)                               | NOTE 2                                                                                                                                                             |
| CPUCLK                                                       | $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                             |
|                                                              |                                                                                                                                                                    |
| BAK_DEL = 11 (+0.5 AT BUS CLOCK)                             | NOTE 2                                                                                                                                                             |
|                                                              | $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                             |
| NOTE 3: SYSCLK is asynchronous to CPUCLK                     | 01 (asynchronous AT bus), BAK_DEL set as indicated.<br>. The minimum delay between SYSCLK and C <u>PUCLK</u><br>here. Reducing the delay further would cause READY |

#### FIGURE 13-33. ASYNCHRONOUS AT BUS CYCLE COMPLETION, BAK\_DEL = 0 OR +0.5 AT BUS CLOCKS

## 13.2.4 DMA Cycles

Basic default timing is covered first, followed by 8-bit I/O to onboard memory, then onboard memory to 8-bit I/O.

| SYMBOL | CHARACTÈRISTIC                 | MIN                                   | МАХ | UNITS | TEST<br>CONDITIONS |
|--------|--------------------------------|---------------------------------------|-----|-------|--------------------|
| T50    | SYSCLK rise to ALE valid high  |                                       | 15  | ns    |                    |
| T51    | SYSCLK rise to BALE valid high |                                       | 15  | ns    |                    |
| T52    | SYSCLK rise to AEN valid high  |                                       | 15  | ns    |                    |
| T53    | SYSCLK rise to Address driven  | 0                                     |     | ns    |                    |
| T54    | SYSCLK rise to Address valid   |                                       | 60  | ns    |                    |
| T55    | Address hold from SYSCLK rise  | 0                                     |     | ns    |                    |
| T56    | SYSCLK rise to LA20 valid      |                                       | 49  | ns    |                    |
| T57    | LA20 hold from SYSCLK rise     | 0                                     |     | ns    |                    |
| T58    | SYSCLK rise to SA0 valid       |                                       | 40  | ns    |                    |
| T59    | SA0 hold from SYSCLK rise      | 0                                     |     | ns    |                    |
| T60    | SYSCLK rise to BHE driven      | 0                                     |     | ns    |                    |
| T61    | SYSCLK rise to BHE valid       |                                       | 36  | ns    |                    |
| T62    | BHE hold from SYSCLK rise      | 0                                     |     | ns    |                    |
| T63    | SYSCLK fall to MXCTL valid     |                                       | 2   | ns    |                    |
| T64    | SYSCLK rise to DACKEN rise     |                                       | 28  | ns    |                    |
| T65    | SYSCLK rise to DACKEN fall     |                                       | 31  | ns    |                    |
| T66    | SYSCLK rise to CSEN fall       |                                       | 32  | ns    |                    |
| T67    | SYSCLK rise to CSEN rise       |                                       | 33  | ns    |                    |
| T68    | IOCHRDY setup to SYSCLK rise   | 12                                    |     | ns    |                    |
| T69    | IOCHRDY hold from SYSCLK rise  | 0                                     |     | ns    |                    |
| T70    | SYSCLK rise to IOR fall        | •                                     | 28  | ns    |                    |
| T71    | SYSCLK rise to IOR rise        |                                       | 35  | ns    |                    |
| T72    | SYSCLK rise to MEMW fall       |                                       | 47  | ns    |                    |
| T73    | SYSCLK rise to MEMW rise       |                                       | 35  | ns    |                    |
| T74    | SYSCLK rise to DEN1 fall       |                                       | 32  | ns    | I/O to memory      |
| T75    | SYSCLK rise to DEN1 rise       |                                       | 42  | ns    | I/O to memory      |
| T76    | SYSCLK rise to DEN0 fall       |                                       | 32  | ns    | I/O to memory      |
| T77    | SYSCLK rise to DEN0 rise       |                                       | 42  | ns    | I/O to memory      |
| T78    | SYSCLK rise to SDEN fall       |                                       | 21  | ns    | ,                  |
| T79    | SYSCLK rise to SDEN rise       |                                       | 37  | ns    | I/O to memory      |
| T80    | SYSCLK rise to SDTR rise       |                                       | 30  | ns    |                    |
| T81    | SYSCLK rise to SDTR fall       |                                       | 20  | ns    |                    |
| T82    | SYSCLK rise to IOW fall        |                                       | 53  | ns    |                    |
| T83    | SYSCLK rise to IOW rise        |                                       | 37  | ns    |                    |
| T84    | SYSCLK rise to MEMR fall       |                                       | 17  | ns    |                    |
| T85    | SYSCLK rise to MEMR rise       |                                       | 38  | ns    |                    |
| T86    | SYSCLK rise to DEN1 fall       |                                       | 22  | ns    | I/O to memory      |
| T87    | SYSCLK rise to DEN1 rise       |                                       | 116 | ns    | I/O to memory      |
| T88    | SYSCLK rise to DEN0 fall       |                                       | 22  | ns    | I/O to memory      |
| T89    | SYSCLK rise to DEN0 rise       |                                       | 116 | ns    | I/O to memory      |
| T90    | SYSCLK rise to SDEN rise       |                                       | 116 | ns    | I/O to memory      |
| T91    | SYSCLK rise to DTR rise        |                                       | 31  | ns    |                    |
| T92    | SYSCLK rise to DTR fall        | · · · · · · · · · · · · · · · · · · · | 22  | ns    |                    |

TABLE 13-8. DMA CYCLES

| SYMBOL                       | CHARACTERISTIC                                                                             | MIN | МАХ                   | UNITS                | TEST<br>CONDITIONS |
|------------------------------|--------------------------------------------------------------------------------------------|-----|-----------------------|----------------------|--------------------|
| T100                         | MEMW fall to RASn fall                                                                     |     | 27                    | ns                   |                    |
| T101                         | MEMW rise to RASn rise                                                                     |     | 29                    | ns                   |                    |
| T102                         | MEMW fall to CASn fall                                                                     |     | 108                   | ns                   |                    |
| T103                         | MEMW rise to CASn rise                                                                     |     | 30                    | ns                   |                    |
| T105                         | MEMW fall to RA(11:00) valid                                                               |     | 100                   | ns                   |                    |
| T107                         | $\overline{MEMW}$ fall to W/R high                                                         |     | 29                    | ns                   |                    |
| T108                         | MEMW rise to W/R low                                                                       | 10  |                       | ns                   |                    |
| T120<br>T121<br>T122<br>T123 | MEMR<br>MEMR<br>rise toRAS<br>RAS<br>riseMEMR<br>MEMR<br>MEMR<br>rise toCAS<br>CAS<br>rise |     | 28<br>29<br>110<br>31 | ns<br>ns<br>ns<br>ns |                    |
| T125                         | MEMR fall to RA(10:00) valid                                                               |     | 100                   | ns                   |                    |
| T126                         | MEMR fall to DPH, DPL float                                                                |     | 25                    | ns                   |                    |
| T127                         | MEMR rise to DPH, DPL driven                                                               | 35  |                       | ns                   |                    |
| T303                         | D(15:00) valid to DPH, DPL valid                                                           |     | 27                    | ns                   |                    |
| T305                         | D(15:00) setup to MEMR rise                                                                | 18  |                       | ns                   |                    |
| T306                         | DPH, DPL setup to MEMR rise                                                                | 10  |                       | ns                   |                    |

TABLE 13-8. DMA CYCLES (Continued)

| r                                                                                                                                                                                                                                                                                                             |                                             |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--|--|--|--|
| SYSCLK                                                                                                                                                                                                                                                                                                        | T0   T1   T2   T3   T4   Tw   T5   T0  <br> |  |  |  |  |
| DMACLK<br>INTERNAL                                                                                                                                                                                                                                                                                            |                                             |  |  |  |  |
| ALE<br>NOTE 1                                                                                                                                                                                                                                                                                                 |                                             |  |  |  |  |
| BALE<br>NOTE 1                                                                                                                                                                                                                                                                                                |                                             |  |  |  |  |
| AEN<br>NOTE 1                                                                                                                                                                                                                                                                                                 |                                             |  |  |  |  |
|                                                                                                                                                                                                                                                                                                               | T53 $+$ $+$ $+$ $+$ $+$ $+$ $+$ $+$ $+$ $+$ |  |  |  |  |
| A23 - A21,<br>A19 - A1                                                                                                                                                                                                                                                                                        | VALID                                       |  |  |  |  |
|                                                                                                                                                                                                                                                                                                               | →  + T56                                    |  |  |  |  |
| LA20                                                                                                                                                                                                                                                                                                          | VALID                                       |  |  |  |  |
|                                                                                                                                                                                                                                                                                                               | →                                           |  |  |  |  |
| SA0                                                                                                                                                                                                                                                                                                           | VALID                                       |  |  |  |  |
|                                                                                                                                                                                                                                                                                                               |                                             |  |  |  |  |
| BHE                                                                                                                                                                                                                                                                                                           |                                             |  |  |  |  |
|                                                                                                                                                                                                                                                                                                               |                                             |  |  |  |  |
| MXCTL                                                                                                                                                                                                                                                                                                         |                                             |  |  |  |  |
| DACKEN                                                                                                                                                                                                                                                                                                        | →   ← T64   →   ← T65   →   ← T65           |  |  |  |  |
| CSEN<br>NOTE 2                                                                                                                                                                                                                                                                                                |                                             |  |  |  |  |
| IOCHRDY                                                                                                                                                                                                                                                                                                       | T68 → 4 → 1 ← T69                           |  |  |  |  |
| IOR                                                                                                                                                                                                                                                                                                           |                                             |  |  |  |  |
| MEMW                                                                                                                                                                                                                                                                                                          |                                             |  |  |  |  |
| NOTE 1: ALE, BALE and AEN may be asynchronous. Minimum valid time is shown. DMA channels<br>0, 1, 2 and 3 will have two additional SYSCLK periods of valid time as shown by the<br>alternate shaded region.<br>NOTE 2: CSEN is used to generate the terminal count signal and pulses low only during the last |                                             |  |  |  |  |
| transfer in a block.                                                                                                                                                                                                                                                                                          |                                             |  |  |  |  |

## FIGURE 13-34. BASIC DMA CYCLE, DEFAULT TIMING



FIGURE 13-35. DMA CYCLE, 8-BIT I/O TO ON-BOARD MEMORY

| T2       T3       T4       Tw       T5       T0         SYSCLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | [              |                                                              |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------------------------------------------------------|
| DMACLK         MTERMAL         DACKEN         IOW         + * T82         MEMR         + * T84         + * T85         MEMR         - + * T86         - + * T88         - + * T89         DEN1         - + * T88         - + * T89         DEN1         - + * T88         - + * T89         DEN1         - + * T88         - + * T89         DEN1         - + * T78         - + * T89         DEN         NOTE 1         SDTR         L0         - + * T120         + * T121         RASn         - + * T122         - + * T123         CASn         + * T125                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                | T2 T3 T4 Tw T5 T0                                            |
| INTERNAL       Image: Constraint of the second                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SYSCLK         |                                                              |
| IOW     IOW <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |                                                              |
| IOW       + + T84       + + T85         MEMR       + + T86       + + T87         DEN1       + + T88       + + T89         DEN0       + + T78       + + T90         SDEN       - + + T78       + + + T90         SDEN       - + + T78       + + + + T90         SDEN       - + + T78       + + + T90         SDEN       - + + T78       - + + + T90         SDTR       + + T78       - + + + T92         DTR       + + T120       + + + T121         RASn       - + + T122       + + + + + T123         CASn       - + + - T125                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | DACKEN         |                                                              |
| MEMR       + + T86       + + T87         DEN1       + + T88       + + T87         DEN0       + + T88       + + T89         DEN1       + + T78       + + + + 190         SDEN       + + T78       + + + + 190         SDTR       + + + 191       - + + + 192         DTR       + + + 191       - + + + 192         DTR       + + + 191       - + + + 192         DTR       + + + + 120       + + + + 123         CASn       + + + + 125       + + + 1123         CASn       + + + + + 125       + + + + + 123         D15 - D0       + + + + + + + + + + + + + + + + +                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ĪOW            |                                                              |
| DEN1<br>DEN0<br>NOTE 2<br>SDEN<br>NOTE 1<br>SDTR<br>L0<br>+ T78<br>+ T78                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | MEMR           | → ← T84 → ← T85                                              |
| DEN0<br>NOTE 2       + T78       + T78       + T90         SDEN<br>NOTE 1       - + T78       + T90         SDTR       - + T78       - + T90         DTR       - + T78       - + T90         DTR       - + T91       + + T92         DTR       - + + T120       + + T121         RASn       - + + T122       + + T123         CASn       - + + T125                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | DEN1           |                                                              |
| SDEN<br>NoTE1         SDTR         SDTR         DTR         + + T91         DTR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |                                                              |
| DTR<br>$\overrightarrow{HASn}$<br>$\overrightarrow{RASn}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{RASn}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{RASn}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{RASn}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{RASn}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{RA10} - RA0$<br>$\overrightarrow{ROW}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{ROW}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow{LO}$<br>$\overrightarrow$ | SDEN<br>NOTE 1 |                                                              |
| DTR<br>RASn<br>$\downarrow$ + T120<br>$\downarrow$ + T121<br>RASn<br>$\downarrow$ + T122<br>$\downarrow$ + T123<br>CASn<br>RA10 - RA0<br>ROW<br>$V\overline{R}$<br>Lo<br>I<br>I<br>I<br>I<br>I<br>I<br>I<br>I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | SDTR           | LO + T91                                                     |
| RASn       +       +       T122       +       T123         CASn       +       -       T125       -       -         RA10 - RA0       ROW       COLUMN       -       -       -         W/R       Lo       -       -       -       -       -         D15 - D0       T126+       +       +       T306       -       -         DPH, DPL       -       -       T127+       +       -       -       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | DTR            |                                                              |
| CASn       +       +       T125         RA10 - RA0       ROW       COLUMN         W/R       L0       -         D15 - D0       -       VALID         DPH, DPL       -       -         T127+       +       +                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | RASn           |                                                              |
| RA10 - RA0     ROW     COLUMN       W/R     Lo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | CASn           |                                                              |
| D15 - D0<br>T126+ + - T305+<br>DPH, DPL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | RA10 - RA0     |                                                              |
| D15 - D0<br>T126+ + - T306<br>DPH, DPL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | W/R            |                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | D15 - D0       | VALID                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | DPH, DPL       |                                                              |
| NOTE 1: SDEN is asserted only in cycles with an odd numbered address.<br>NOTE 2: DENO is asserted only in cycles with an even numbered address.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1              | DEN is asserted only in cycles with an odd numbered address. |

FIGURE 13-36. DMA CYCLE, ON-BOARD MEMORY TO 8-BIT I/O

### 13.2.5 AT Bus Master

The AT bus master timing is covered in the following sequence:

- · Bus acquisition and release
- Writing to the onboard memory
- Reading from the onboard memory

| SYMBOL | CHARACTERISTIC                                                                   | MIN             | МАХ      | UNITS    | TEST<br>CONDITIONS |
|--------|----------------------------------------------------------------------------------|-----------------|----------|----------|--------------------|
| T50    | SYSCLK rise to ALE valid high                                                    |                 | 15       | ns       |                    |
| T51    | SYSCLK rise to BALE valid high                                                   |                 | 15       | ns       |                    |
| T52    | SYSCLK rise to AEN valid high                                                    |                 | 15       | ns       |                    |
| T53    | SYSCLK rise to Address driven                                                    | 0               |          | ns       |                    |
| T55    | Address hold from SYSCLK rise                                                    | 0               |          | ns       |                    |
| T60    | SYSCLK rise to BHE driven                                                        | 0               |          | ns       |                    |
| T61    | SYSCLK rise to BHE valid                                                         |                 | 36       | ns       |                    |
| T62    | BHE hold from SYSCLK rise                                                        | 0               |          | ns       |                    |
| T63    | SYSCLK fall to MXCTL valid                                                       |                 | 2        | ns       |                    |
| T64    | SYSCLK rise to DACKEN rise                                                       |                 | 28       | ns       |                    |
| T65    | SYSCLK rise to DACKEN fall                                                       |                 | 31       | ns       |                    |
| T150   | MASTER fall to AEN fall                                                          |                 | 30       | ns       |                    |
| T151   | MASTER rise to AEN rise                                                          |                 | 30       | ns       |                    |
| T152   | MASTER fall to A(23:21), A(19:01) float                                          |                 | 30       | ns       |                    |
| T153   | MASTER rise to A(23:21), A(19:01) driven                                         | 15              |          | ns       |                    |
| T154   | MASTER fall to LA20 float                                                        |                 | 23       | ns       |                    |
| T155   | MASTER rise to LA20 driven                                                       | 10              |          | ns       |                    |
| T156   | MASTER fall to SA0 float                                                         |                 | 24       | ns       |                    |
| T157   | MASTER rise to SA0 driven                                                        | 10              |          | ns       |                    |
| T158   | MASTER fall to BHE float                                                         |                 | 30       | ns       |                    |
| T159   | MASTER rise to BHE driven                                                        | 10              | 00       | ns       |                    |
| T160   | MASTER fall to CSEN fall                                                         |                 | 32       | ns       |                    |
| T161   | MASTER rise to CSEN rise                                                         |                 | 35       | ns       |                    |
| T162   | MASTER fall to MEMR float                                                        |                 | 24       | ns       |                    |
| T163   | MASTER rise to MEMR driven                                                       | 10              | 27       | ns       |                    |
| T164   | MASTER fall to MEMW, IOR, IOW, float                                             | 10              | 23       | ns       |                    |
| T165   | MASTER rise to MEMW, IOR, IOW, IOA                                               | 10              | 20       | ns       |                    |
| T166   | A(23:21), A(19:01) setup to MEMR, MEMW                                           | 45              |          | ns       |                    |
| T167   | LA20 setup to MEMR, MEMW                                                         | <del>-</del> 50 |          | ns       |                    |
| T168   | BHE setup to MEMR, MEMW                                                          | 0               |          | ns       |                    |
| T168   | SA0 setup to MEMR, MEMW                                                          | 0               |          | ns       |                    |
| T169   | A(23:21), A(19:01) hold from $\overline{\text{MEMR}}$ , $\overline{\text{MEMR}}$ | 15              |          | ns       |                    |
| T170   | LA20 hold from MEMR, MEMW                                                        | 15              |          | ns       |                    |
| T171   | BHE hold from MEMR, MEMW                                                         | 15              |          |          |                    |
| T172   | SA0 hold from MEMR, MEMW                                                         | 15              |          | ns       |                    |
| T173   | SAU hold from MEMR, MEMW                                                         | 15              | 45       | ns<br>ns |                    |
|        |                                                                                  |                 |          |          |                    |
| T175   | MEMW fall to DEN1 fall                                                           |                 | 30       | ns       |                    |
| T176   | MEMW fall to DEN0 fall                                                           |                 | 30       | ns       |                    |
| T177   | MEMW rise to DEN1 rise                                                           |                 | 83<br>83 | ns       |                    |
| T178   | MEMW rise to DEN0 rise                                                           |                 | 03       | ns       |                    |

TABLE 13-9. AT BUS MASTER CYCLE

| SYMBOL | CHARACTERISTIC                                     | MIN | МАХ | UNITS | TEST<br>CONDITIONS |
|--------|----------------------------------------------------|-----|-----|-------|--------------------|
| T179   | MEMR fall to DEN1 fall                             |     | 85  | ns    |                    |
| T180   | MEMR fall to DEN0 fall                             |     | 85  | ns    |                    |
| T181   | MEMR rise to DEN1 rise                             |     | 32  | ns    |                    |
| T182   | MEMR rise to DEN0 rise                             |     | 32  | ns    |                    |
| T183   | MEMR fall to DTR rise                              |     | 29  | ns    |                    |
| T184   | MEMR rise to DTR fall                              |     | 82  | ns    |                    |
| T190   | MEMR, MEMW fall to RASn fall                       |     | 83  | ns    |                    |
| T191   | MEMR, MEMW rise to RASn rise                       |     | 33  | ns    |                    |
| T192   | MEMR, MEMW fall to CASn fall                       |     | 126 | ns    |                    |
| T193   | MEMR, MEMW rise to CASn rise                       |     | 33  | ns    |                    |
| T194   | MEMR, MEMW fall to RA(10:00) column                |     | 120 | ns    |                    |
|        | address valid                                      |     |     |       |                    |
| T196   | MEMR, MEMW fall to RA(10:00) row address valid     |     | 42  | ns    |                    |
| T197   | RA(10:00) column address hold from MEMR, MEMW rise | 5   |     | ns    |                    |
| T300   | MEMW fall to W/R rise                              |     | 33  | ns    |                    |
| T301   | MEMW rise to W/R fall                              | 10  |     | ns    |                    |
| T302   | MEMW fall to DPH, DPL valid                        |     | 32  | ns    |                    |
| T303   | D(15:00) valid to DPH, DPL valid                   |     | 27  | ns    |                    |
| T304   | DPH, DPL hold from MEMW rise                       | 5   |     | ns    |                    |
| T305   | D(15:00) setup to MEMR rise                        | 18  |     | ns    |                    |
| T306   | DPH, DPL setup to MEMR rise                        | 10  |     | ns    |                    |
| T307   | MEMR fall to DPH, DPL float                        |     | 35  | ns    |                    |
| T308   | MEMR rise to DPH, DPL driven                       | 58  |     | ns    |                    |

| TABLE 13-9. | AT BUS MASTER | CYCLE (Continued) |
|-------------|---------------|-------------------|
|-------------|---------------|-------------------|



## FIGURE 13-37. AT BUS MASTER, BUS ACQUISITION/RELEASE



FIGURE 13-38. AT BUS MASTER, WRITE TO ON-BOARD MEMORY



FIGURE 13-39. AT BUS MASTER, READ FROM ON-BOARD MEMORY

# 13.2.6 AT Bus Refresh

| SYMBOL | CHARACTERISTIC                                            | MIN | МАХ | UNITS | TEST<br>CONDITIONS                                                        |
|--------|-----------------------------------------------------------|-----|-----|-------|---------------------------------------------------------------------------|
| T320   | REFRESH low before SYSCLK rise                            | 4   |     | ns    | $\overrightarrow{REFRESH}$ setup is number given plus (T00 $\times$ 0.25) |
| T321   | SYSCLK fall to REFRESH rise                               |     | 16  | ns    |                                                                           |
| T325   | SYSCLK rise to A(23:21), A(19:16) and A(07:01) valid      |     | 35  | ns    |                                                                           |
| T326   | SYSCLK fall to A(23:21), A(19:16)<br>and A(07:01) invalid | 2   |     | ns    |                                                                           |
| T327   | SYSCLK rise to A20, A(15:08) valid                        |     | 45  | ns    |                                                                           |
| T328   | SYSCLK fall to A20, A(15:08) invalid                      | 2   |     | ns    |                                                                           |
| T329   | SYSCLK rise to LA20 valid                                 |     | 30  | ns    |                                                                           |
| T330   | SYSCLK fall to LA20 invalid                               | 2   |     | ns    |                                                                           |
| T331   | SYSCLK rise to SA0 valid                                  |     | 30  | ns    |                                                                           |
| T332   | SYSCLK fall to SA0 invalid                                | 2   |     | ns    |                                                                           |
| T333   | SYSCLK rise to MEMR low                                   |     | 8   | ns    |                                                                           |
| T334   | SYSCLK rise to MEMR high                                  |     | 7   | ns    |                                                                           |
| T335   | IOCHRDY setup to SYSCLK rise                              | 23  |     | ns    |                                                                           |
| T336   | IOCHRDY hold time from SYSCLK rise                        | 0   |     | ns    |                                                                           |

TABLE 13-10. AT BUS REFRESH CYCLE, DEFAULT TIMING



#### FIGURE 13-40. AT BUS REFRESH CYCLE, DEFAULT TIMING

10

#### 13.3 PROCESSOR TIMING

This section covers the 80386SX CPU timing. The parameters for the WD7855LV that differ from these are marked with an \* and appear in the appendix.

| SYMBOL                                                                                                       | CHARACTERISTICS                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 20                                                  | MHz                                          | 25                                                          | MHz                                    | 33                                                          | MHz                                    |                                                                                 |
|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------|-------------------------------------------------------------|----------------------------------------|-------------------------------------------------------------|----------------------------------------|---------------------------------------------------------------------------------|
| STMBOL                                                                                                       | CHARACTERISTICS                                                                                                                                                                                                                                                                                                                                                                                                                                                     | MIN                                                 | MAX                                          | MIN                                                         | MAX                                    | MIN                                                         | MAX                                    | UNITS                                                                           |
| T140<br>T141                                                                                                 | See Table 13-6<br>See Table 13-6                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                     |                                              |                                                             |                                        |                                                             |                                        |                                                                                 |
| T204                                                                                                         | See Table 13-3                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                     |                                              |                                                             |                                        |                                                             |                                        |                                                                                 |
| T214<br>T215                                                                                                 | See Table 13-3<br>See Table 13-3                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                     |                                              |                                                             |                                        |                                                             |                                        |                                                                                 |
| T451<br>T452<br>T453<br>T454<br>T455<br>T456<br>T456<br>T457<br>T458                                         | CPUCLK rise to CPURES rise delay<br>CPUCLK rise to CPURES fall delay<br>CPUCLK rise to NPRST rise delay<br>CPUCLK rise to <u>NPRST fall</u> delay<br>CPUCLK rise to <u>BUSYCPU</u> fall delay<br><u>CPUCLK</u> rise to <u>BUSYCPU</u> rise delay<br><u>NPBUSY</u> fall to <u>BUSYCPU</u> fall delay<br>NPBUSY rise to <u>BUSYCPU</u> rise delay                                                                                                                     |                                                     | 14<br>13<br>14<br>13<br>35<br>35<br>30<br>35 |                                                             | 10<br>10<br>10<br>35<br>30<br>30<br>35 |                                                             | 10<br>10<br>10<br>35<br>30<br>30<br>35 | ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns                              |
| T460                                                                                                         | NPERR fall to EPEREQ rise delay                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                     | 30                                           |                                                             | 30                                     |                                                             | 30                                     | ns                                                                              |
| T462<br>T463<br>T464<br>T465<br>T466<br>T467<br>T468<br>T469<br>T470<br>T470<br>T471<br>T472<br>T473<br>T474 | ADS<br>ADS setup time to CPUCLK rise *<br>ADS hold time from CPUCLK rise<br>W/R setup time to CPUCLK rise<br>D/C setup time to CPUCLK rise<br>D/C hold time from CPUCLK rise<br>M/IO setup time to CPUCLK rise<br>M/IO hold time from CPUCLK rise<br>BHE setup time to CPUCLK rise<br>BHE hold time from CPUCLK rise<br>HOLDA setup time to CPUCLK rise<br>HOLDA hold time from CPUCLK rise<br>HOLDA hold time from CPUCLK rise<br>HOLDA hold time from CPUCLK rise | 14<br>5<br>14<br>5<br>17<br>5<br>17<br>3<br>10<br>3 | 26                                           | 10<br>4<br>8<br>4<br>6<br>4<br>15<br>4<br>15<br>4<br>6<br>4 | 20                                     | 10<br>4<br>8<br>4<br>6<br>4<br>15<br>4<br>15<br>4<br>6<br>4 | 20                                     | ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>n |
| T475<br>T476<br>T477<br>T478<br>T479                                                                         | DPH setup time to CPUCLK rise<br>DPH hold time from CPUCLK rise<br>D(15:00) setup time to CPUCLK rise<br>D(15:00) hold time from CPUCLK rise<br>A(23:01), BLE setup time to CPUCLK<br>rise *                                                                                                                                                                                                                                                                        | 5<br>19<br>5<br>19<br>40                            |                                              | 5<br>19<br>5<br>19<br>38                                    |                                        | 5<br>19<br>5<br>15<br>30                                    |                                        | ns<br>ns<br>ns<br>ns<br>ns                                                      |
| T480                                                                                                         | A(23:01), BLE hold time from CPUCLK rise                                                                                                                                                                                                                                                                                                                                                                                                                            | 3                                                   |                                              | 4                                                           |                                        | 4                                                           |                                        | ns                                                                              |

## TABLE 13-11. 80386SX CPU TIMING



FIGURE 13-41. 80386SX - CPURES AND NPRST DURING POWER UP



#### FIGURE 13-42. 80386SX - COPROCESSOR RESET (NPRST) INITIATED BY IOW TO PORT F1



# FIGURE 13-43. 80386SX - PROCESSOR RESET (CPURES) INITIATED BY SOURCES OTHER THAN POWER UP RESET

#### AC OPERATING CHARACTERISTICS



# FIGURE 13-44. BUSYCPU ASSERTION DURING COPROCESSOR ACCESS

10



### FIGURE 13-45. 80386SX - LATCHING BUSYCPU WHEN AN ERROR OCCURS AND CLEARING IT WITH A WRITE TO PORT F0



FIGURE 13-46. 80386SX - MISCELLANEOUS TIMING



| SYMBOL | CHARACTERISTIC                      | MIN | MAX | UNIT |
|--------|-------------------------------------|-----|-----|------|
| T350   | SMIADS setup time to CPUCLK rise    | 10  |     | ns   |
| T351   | CPUCLK rise to SMI low output delay |     | 25  | ns   |
| T352   | CPUCLK rise to NA output delay      |     | 15  | ns   |
| T353   | CPUCLK rise to SMIRDY output delay  |     | 18  | ns   |

TABLE 13-12. WD7855 SMI TIMING



FIGURE 13-49. I/O TRAP CYCLE WITH Am386SXLV

# 14.0 PIN STATES DURING CHIP RESET, SUSPEND AND CPU POWER DOWN

| PIN<br>NUMBER     | SIGNAL N                          | AME                | RESET<br>STATE                                                                       |      | ESSOR<br>R DOWN<br>Output | FULL POWER<br>DOWN<br>Input Outpu |    |  |
|-------------------|-----------------------------------|--------------------|--------------------------------------------------------------------------------------|------|---------------------------|-----------------------------------|----|--|
|                   |                                   |                    | AT BUS                                                                               |      |                           |                                   |    |  |
| 94                | IOR                               | 3                  | High ①                                                                               |      | 0                         | IH                                | Z  |  |
| 93                | ĪOW                               | 3                  | High ①                                                                               |      | 0                         | IH                                | Z  |  |
| 97                | MEMR                              | 3                  | High ①                                                                               |      | 0                         | IH                                | Z  |  |
| 92                | MEMW                              | 3                  | High ①                                                                               | 1    | 0                         | IH                                | Z  |  |
| 107               | LOMEG                             |                    | High                                                                                 |      | 0                         |                                   | Z  |  |
| 88                | MASTER                            | 3                  | Input                                                                                |      |                           | IH                                |    |  |
| 84                | IOCK                              | 3                  | Input                                                                                |      |                           | IH                                |    |  |
| 101               | AEN                               |                    | Low                                                                                  |      | 0                         |                                   | Z  |  |
| 100               | SYSCLK                            |                    | Low                                                                                  |      | 0                         |                                   | Z  |  |
| 87                | IOCS16                            | 3                  | Input                                                                                | I    |                           | IH                                |    |  |
| 89                | MEMCS16                           | 3                  | Input                                                                                | I    |                           | IH                                |    |  |
| 86                | ZEROWS                            | 3                  | Input                                                                                | I    |                           | IH                                |    |  |
| 85                | IOCHRDY                           | 3                  | Input                                                                                | 1    |                           | IH                                |    |  |
| 98                | REFRESH                           | 3                  | High                                                                                 | I    | 0                         | H                                 | 0  |  |
| 99                | BALE                              |                    | Low                                                                                  |      | 0                         |                                   | Z  |  |
| 38                | MXCTL2                            |                    | High                                                                                 |      | 0                         |                                   | 0  |  |
| 37                | MXCTL1                            |                    | Low                                                                                  |      | 0                         |                                   | 0  |  |
| 35                | MXCTL0                            |                    | Low                                                                                  |      | 0                         |                                   | 0  |  |
| 40                | DACKEN                            |                    | High                                                                                 |      | 0                         |                                   | 0  |  |
| 33                | IRQSET1                           |                    | Input                                                                                | I    |                           | IH                                |    |  |
| 34                | IRQSET0                           |                    | Input                                                                                | 1    |                           | IH                                |    |  |
| 76                | DRQIN                             |                    | Input                                                                                | 1    |                           | IL                                |    |  |
| 95                | LA20                              |                    | High 1 2                                                                             |      | 0                         | IH                                | Z  |  |
| 96                | SA0                               |                    | Low 1 2                                                                              |      | 0                         | IH                                | Z  |  |
| trista<br>2: Assu | ted and the pine<br>mes processor | s becom<br>address | = 0. For test purpose<br>ne inputs.<br>s = FFFFF0 during real<br>abled in power-down | set. | R is asserted             | d, outputs a                      | re |  |

- Internal 50 kohm pullup, disabled in power-down mode. Input internally forced high in power-down mode. IH:
- Input internally forced low in power-down mode. IL:
- Z: Output tristated in power-down mode.

| PIN<br>NUMBER | SIGNAL N             | AME | RESET<br>STATE | ESSOR<br>R DOWN<br>Output | N DOWN |    |   |  |  |  |
|---------------|----------------------|-----|----------------|---------------------------|--------|----|---|--|--|--|
|               |                      |     | AT BUS (Contin | ued)                      |        |    |   |  |  |  |
| 155           | SPKR                 |     | Low            |                           | 0      |    | 0 |  |  |  |
| 149           | DT/R                 |     | High           |                           | 0      |    | Z |  |  |  |
| 152           | DEN0                 |     | High           |                           | 0      |    | Z |  |  |  |
| 151           | DEN1                 |     | High           |                           | 0      |    | Z |  |  |  |
| 15            | ALE                  |     | High           |                           | 0      |    | Z |  |  |  |
| 55            | SDT/R                | 5   | Input 6        | I                         | 0      | IL | Z |  |  |  |
| 59            | SDEN                 |     | High           |                           | 0      |    | Z |  |  |  |
| 39            | CSEN                 |     | Low            |                           | 0      |    | 0 |  |  |  |
|               |                      |     | VLBI CONTRO    | DL                        |        |    |   |  |  |  |
| 103           | LB                   | 3   | Input          |                           | Z      |    | Z |  |  |  |
| 45            | LBRDY                | 3   | Input          |                           | Z      |    | Z |  |  |  |
|               | L                    |     | SMI CONTRO     | )L                        |        |    |   |  |  |  |
| 110           | SMIRDY               |     | Output         |                           | Z      |    | Z |  |  |  |
| 113           | SMIADS               |     | Input          | IH                        | Z      | IH | Z |  |  |  |
| 5             | ADS                  |     | Input          | IH                        | Z      | IH | Z |  |  |  |
| 108           | SMI                  |     | Input          | Z                         | IH     | Z  |   |  |  |  |
|               |                      |     | 80386SX PROCES | SSOR                      |        |    |   |  |  |  |
| 122           | CPUCLK               |     | Same as BCLK2  | ١L                        | Z      | IL | Z |  |  |  |
| 114           | READY                | 3   | Low            |                           | Z      |    | Z |  |  |  |
| 154           | CPURES               |     | High           |                           | Z      |    | Z |  |  |  |
| 116           | HOLDR                |     | Low            |                           | Z      |    | Z |  |  |  |
| 126           | INTRQ                |     | Low            |                           | Z      |    | Z |  |  |  |
| 124           | NMI                  |     | Low            |                           | Z      |    | Z |  |  |  |
| 109           | BHE                  | 3   | Input          | IH                        | Z      | IH | Z |  |  |  |
| 112           | D/C                  |     | Input          | IL                        |        | IL |   |  |  |  |
| 1             | M/IO                 | 3   | Input          | ۱L                        | Z      | IL | Z |  |  |  |
| 115           | 15 HOLDA ③ Low IL IL |     |                |                           |        |    |   |  |  |  |

- ĨН Input internally forced high in power-down mode. Input internally forced low in power-down mode.
- IL

Ζ Output tristated in power-down mode.

| PIN<br>NUMBER | SIGNAL N | SIGNAL NAME RESET PROCESSOR<br>STATE POWER DOWN<br>Input Output |               |             |   |    | FULL POWER<br>DOWN<br>Input Output |  |  |
|---------------|----------|-----------------------------------------------------------------|---------------|-------------|---|----|------------------------------------|--|--|
|               |          | 803                                                             | 86SX PROCESSO | OR Continue | d |    |                                    |  |  |
| 123           | BUSYCPU  |                                                                 | High          |             | Z |    | Z                                  |  |  |
| 125           | NA       |                                                                 | Output        |             | Z |    | Z                                  |  |  |
| 157           | A23      | 7                                                               | Input         | IL          | Z | IL | Z                                  |  |  |
| 158           | A22      | Ô                                                               | Input         | IL          | Z | IL | Z                                  |  |  |
| 159           | A21      | 7                                                               | Input         | IL          | Z | IL | Z                                  |  |  |
| 6             | A20      | 7                                                               | Input         | IL          | Z | IL | Z                                  |  |  |
| 7             | A19      | 7                                                               | Input         | IL          | Z | IL | Z                                  |  |  |
| 8             | A18      | Ø                                                               | Input         | IL          | Z | IL | Z                                  |  |  |
| 9             | A17      | Ø                                                               | Z             | IL          | Z |    |                                    |  |  |
| 11            | A16      | Ø                                                               | Input         | IL          | Z | IL | Z                                  |  |  |
| 12            | A15      | 7                                                               | Input         | IL          | Z | IL | Z                                  |  |  |
| 13            | A14      | 7                                                               | Input         | IL          | Z | ١L | Z                                  |  |  |
| 14            | A13      | Ø                                                               | Input         | IL          | Z | IL | Z                                  |  |  |
| 16            | A12      | Ø                                                               | Input         | IL          | Z | ١L | Z                                  |  |  |
| 17            | A11      | Ø                                                               | Input         | IL          | Z | ۱L | Z                                  |  |  |
| 21            | A10      | Ø                                                               | Input         | IL          | Z | ١L | Z                                  |  |  |
| 23            | A9       | Ø                                                               | Input         | IL          | Z | IL | Z                                  |  |  |
| 24            | A8       | Ø                                                               | Input         | IL          | Z | IL | Z                                  |  |  |
| 26            | A7       | Ø                                                               | Input         | IL          | Z | IL | Z                                  |  |  |
| 27            | A6       | Ō                                                               | Input         | IL          | Z | IL | Z                                  |  |  |
| 28            | A5       | 7                                                               | Input         | IL          | Z | IL | Z                                  |  |  |
| 29            | A4       | 7                                                               | Input         | IL          | Z | IL | Z                                  |  |  |
| 31            | A3       | 7                                                               | Input         | IL          | Z | IL | Z                                  |  |  |
| 32            | A2       | 7                                                               | Z             | IL          | Z |    |                                    |  |  |
| 4             | A1       | 7                                                               | Input         | IL          | Z | IL | Z                                  |  |  |
| 3             | BLE      | 7                                                               | Input         | IL          | Z | IL | Z                                  |  |  |
| 2             | W/R      |                                                                 | Input         | IL          | Z | IL | Z                                  |  |  |

⑦ 100 Kohm pulldown resistors are turned on when the processor is in power-down or suspend mode to prevent the data bus or address bus from floating. In normal operation these pull down resistors are turned off.

IH Input internally forced high in power-down mode.

- IL Input internally forced low in power-down mode.
- Z Output tristated in power-down mode.

| PIN<br>NUMBER | SIGNAL NA | AME | RESI<br>STAT |       |     | ESSOR<br>DOWN<br>Output | FULL POWER<br>DOWN<br>Input Output |   |  |
|---------------|-----------|-----|--------------|-------|-----|-------------------------|------------------------------------|---|--|
|               |           |     | DRAI         |       | ROL |                         |                                    |   |  |
| 78            | DPH/CS4   | 4   | Low          | 1     | I   | 0                       | I                                  | 0 |  |
| 79            | DPL/CS3   | 4   | Low          | I     | 1   | 0                       | l                                  | 0 |  |
| 20            | RA11      |     | Outp         | ut    |     | 0                       |                                    | 0 |  |
| 52            | RA10/CS2  |     | High         | 2     |     | 0                       |                                    | 0 |  |
| 53            | RA9/CS1   |     | High         | 2     |     | 0                       |                                    | 0 |  |
| 54            | RA8/CS0   |     | High         | 2     |     | 0                       |                                    | 0 |  |
| 57            | RA7/ED7   |     | High         | 2     | 19  | 0                       | I                                  | 0 |  |
| 58            | RA6/ED6   |     | High         | 2     | 9   | 0                       | I                                  | 0 |  |
| 61            | RA5/ED5   |     | High         | 2     | 19  | 0                       | I                                  | 0 |  |
| 63            | RA4/ED4   |     | High         | 2     | 19  | 0                       | 1                                  | 0 |  |
| 64            | RA3/ED3   |     | High         | 2     | 9   | 0                       | l                                  | 0 |  |
| 67            | RA2/ED2   |     | High         | 2     | 9   | 0                       | I                                  | 0 |  |
| 68            | RA1/ED1   |     | High         | 2     | 19  | 0                       | l                                  | 0 |  |
| 69            | RA0/ED0   |     | High         | 2     | 9   | 0                       | 1                                  | 0 |  |
| 75            | RAS7      | 4   | High         | ו     |     | 0                       |                                    | 0 |  |
| 74            | RAS6      | 4   | High         | ו     |     | 0                       |                                    | 0 |  |
| 72            | RAS5      | 4   | High         | l     |     | ŏ                       |                                    | 0 |  |
| 71            | RAS4      | 4   | High         | ı     |     | 0                       |                                    | 0 |  |
| 49            | RAS3      | 4   | High         | า     |     | 0                       |                                    | 0 |  |
| 48            | RAS2      | 4   | High         | 1     |     | 0                       |                                    | 0 |  |
| 46            | RAS1      | 4   | High         | 1     |     | 0                       |                                    | 0 |  |
| 44            | RAS0      | 4   | High         | <br>ו |     | 0                       |                                    | 0 |  |

Internal 50 kohm pullup, disabled in processor power-down mode and in full power-down mode.

Bidirectional buffer.

IH Input internally forced high in power-down mode.

IL Input internally forced low in power-down mode.

Z Output tristated in power-down mode.

| PIN<br>NUMBER                                                                                                                                                                                                    | SIGNAL NA                                                                                                                                                                                                         | AME                                                                                               | RESE<br>STAT                                                                 |                                                                                                                |                                             | ESSOR<br>R DOWN<br>Output | FULL POWER<br>DOWN<br>Input Output |   |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|---------------------------------------------|---------------------------|------------------------------------|---|--|
|                                                                                                                                                                                                                  |                                                                                                                                                                                                                   | Ľ                                                                                                 | RAM CON                                                                      | TROL (C                                                                                                        | Continued)                                  |                           |                                    |   |  |
| 77                                                                                                                                                                                                               | CAS3                                                                                                                                                                                                              | 5                                                                                                 | Input                                                                        | 8                                                                                                              |                                             | 0                         | IH                                 | Z |  |
| 73                                                                                                                                                                                                               | CAS2                                                                                                                                                                                                              | 5                                                                                                 | Input                                                                        | 8                                                                                                              |                                             | 0                         | IH                                 | Z |  |
| 51                                                                                                                                                                                                               | CAS1                                                                                                                                                                                                              | 4                                                                                                 | High                                                                         |                                                                                                                |                                             | 0                         |                                    | 0 |  |
| 47                                                                                                                                                                                                               | CAS0                                                                                                                                                                                                              | 4                                                                                                 | High                                                                         |                                                                                                                |                                             | 0                         |                                    | 0 |  |
| 43                                                                                                                                                                                                               | WNRDRAM                                                                                                                                                                                                           |                                                                                                   | Outpu                                                                        | ıt                                                                                                             |                                             | Z                         |                                    | Z |  |
|                                                                                                                                                                                                                  |                                                                                                                                                                                                                   |                                                                                                   | CACH                                                                         | E CONT                                                                                                         | ROL                                         |                           |                                    |   |  |
| 153                                                                                                                                                                                                              | A20GATE                                                                                                                                                                                                           |                                                                                                   | Outpu                                                                        | ıt                                                                                                             |                                             | Z                         |                                    | Z |  |
| 25                                                                                                                                                                                                               | NONCAC                                                                                                                                                                                                            |                                                                                                   | Input                                                                        |                                                                                                                | IL                                          |                           | IL                                 |   |  |
| 30                                                                                                                                                                                                               | FLUSH                                                                                                                                                                                                             |                                                                                                   | Outpu                                                                        | ıt                                                                                                             |                                             | Z                         |                                    | Z |  |
| 160                                                                                                                                                                                                              | KEN                                                                                                                                                                                                               |                                                                                                   | Outpu                                                                        | ıt                                                                                                             |                                             | Z                         |                                    | Z |  |
|                                                                                                                                                                                                                  |                                                                                                                                                                                                                   | INI                                                                                               | TIALIZATIC                                                                   | N AND                                                                                                          | CLOCKING                                    |                           |                                    |   |  |
| 90                                                                                                                                                                                                               | CLK14                                                                                                                                                                                                             |                                                                                                   | Input                                                                        |                                                                                                                |                                             |                           | I                                  |   |  |
| 120                                                                                                                                                                                                              | BCLK2                                                                                                                                                                                                             |                                                                                                   | Input                                                                        |                                                                                                                | 1                                           |                           | IL                                 |   |  |
| 80                                                                                                                                                                                                               | RSTIN                                                                                                                                                                                                             |                                                                                                   | Input                                                                        |                                                                                                                | 1                                           |                           | l                                  |   |  |
|                                                                                                                                                                                                                  |                                                                                                                                                                                                                   | PO                                                                                                | VER MANA                                                                     | GEMEN                                                                                                          | IT CONTRO                                   | L                         |                                    |   |  |
| 42                                                                                                                                                                                                               | PMCIN                                                                                                                                                                                                             | 3                                                                                                 | Input                                                                        |                                                                                                                | 1                                           |                           |                                    |   |  |
| 41                                                                                                                                                                                                               | PDREF                                                                                                                                                                                                             | 3                                                                                                 | Input                                                                        |                                                                                                                | I                                           |                           | l                                  |   |  |
| <ul> <li>Intern<br/>full p</li> <li>Intern<br/>full p</li> <li>Intern</li> <li>full p</li> <li>full p</li> <li>de-as</li> <li>de-as</li> <li>In 80</li> <li>is de</li> <li>IH Input</li> <li>IL Input</li> </ul> | nal 50 kohm pul<br>nal 50 kohm pul<br>ower-down moo<br>al 80 kohm pul<br>ower-down moo<br>486 mode (CAS<br>sserted.<br>386 mode (CAS<br>-asserted.<br>internally force<br>internally force<br>ut tristated in poo | lup, disab<br>le.<br>lup, disab<br>le.<br>52 low at t<br>52 high at<br>d high in p<br>d low in po | led in proces<br>railing edge<br>trailing edge<br>bower-down<br>bower-down r | ssor povessor povess | ver-down mo<br>ver-down mo<br>N) this remai | de and in<br>ns an input  |                                    |   |  |

| PIN<br>NUMBER                                                                                             | SIGNAL N                                                                  | IAME                                                                       | RESET<br>STATE                                                                                        |              | ESSOR<br>R DOWN<br>Output | FULL POWER<br>DOWN<br>Input Output |   |  |
|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------------|---------------------------|------------------------------------|---|--|
|                                                                                                           | ·                                                                         | I                                                                          | DATA BU                                                                                               | S            |                           | L                                  |   |  |
| 121                                                                                                       | CLKA/RDYIN                                                                | Ī/PE                                                                       | Input                                                                                                 |              |                           |                                    |   |  |
| 148                                                                                                       | D15                                                                       | 7                                                                          | Input                                                                                                 | IL           | Z                         | IL                                 | Z |  |
| 147                                                                                                       | D14                                                                       | Ø                                                                          | Input                                                                                                 | IL           | Z                         | ίL                                 | Z |  |
| 146                                                                                                       | D13                                                                       | Ø                                                                          | Input                                                                                                 | IL           | Z                         | IL                                 | Z |  |
| 144                                                                                                       | D12                                                                       | Ø                                                                          | Input                                                                                                 | IL           | Z                         | IL                                 | Z |  |
| 142                                                                                                       | D11                                                                       | Ø                                                                          | Input                                                                                                 | IL           | Z                         | IL                                 | Z |  |
| 139                                                                                                       | D10                                                                       | Ø                                                                          | Input                                                                                                 | IL           | Z                         | IL                                 | Z |  |
| 138                                                                                                       | D9                                                                        | Ø                                                                          | Input                                                                                                 | IL           | Z                         | IL                                 | Z |  |
| 137                                                                                                       | D8                                                                        | Ī                                                                          | Input                                                                                                 | IL           | Z                         | IL                                 | Z |  |
| 136                                                                                                       | D7                                                                        | Ø                                                                          | Input                                                                                                 | IL           | Z                         | ١L                                 | Z |  |
| 134                                                                                                       | D6                                                                        | Ī                                                                          | Input                                                                                                 | IL           | Z                         | IL                                 | Z |  |
| 133                                                                                                       | D5                                                                        | Ī                                                                          | Input                                                                                                 | IL           | Z                         | ΙL                                 | Z |  |
| 127                                                                                                       | D0                                                                        | Ø                                                                          | Input                                                                                                 | IL           | Z                         | IL                                 | Z |  |
| 132                                                                                                       | D4                                                                        | Ø                                                                          | Input                                                                                                 | IL           | Z                         | ١L                                 | Z |  |
| 131                                                                                                       | D3                                                                        | Ī                                                                          | Input                                                                                                 | IL           | Z                         | IL                                 | Z |  |
| 129                                                                                                       | D2                                                                        | Ī                                                                          | Input                                                                                                 | IL           | Z                         | ΙL                                 | Z |  |
| 128                                                                                                       | D1                                                                        | Ø                                                                          | Input                                                                                                 | IL           | Z                         | ١L                                 | Z |  |
|                                                                                                           |                                                                           | NUI                                                                        | IERIC PROCESS                                                                                         | OR CONTRO    | )L                        |                                    |   |  |
| 105                                                                                                       | EPEREQ                                                                    |                                                                            | Low                                                                                                   |              | Z                         |                                    | Z |  |
| 106                                                                                                       | NPRST                                                                     |                                                                            | High                                                                                                  |              | Z                         |                                    | Z |  |
| 111                                                                                                       | NPERR                                                                     | 3                                                                          | Input                                                                                                 | IH           |                           | IH                                 |   |  |
| 140                                                                                                       | NPBUSY                                                                    | 3                                                                          | Input                                                                                                 | IH           |                           | IH <sup>r</sup>                    |   |  |
| <ul> <li>100 l</li> <li>mode</li> <li>dowr</li> <li>H</li> <li>Input</li> <li>L</li> <li>Input</li> </ul> | Kohm pulldowr<br>e to prevent the<br>n resistors are<br>t internally forc | n resistors a<br>e data bus<br>turned off.<br>ed high in p<br>ed low in po | ed in power-down<br>are turned on when<br>or address bus fror<br>power-down mode.<br>power-down mode. | the processo |                           |                                    |   |  |

Z Output tristated in power-down mode.

| Pin Number | Signal Name |  |  |  |  |  |  |  |
|------------|-------------|--|--|--|--|--|--|--|
| 10         | VSS         |  |  |  |  |  |  |  |
| 18         | VSS         |  |  |  |  |  |  |  |
| 19         | VSS         |  |  |  |  |  |  |  |
| 50         | VSS         |  |  |  |  |  |  |  |
| 56         | VSS         |  |  |  |  |  |  |  |
| 70         | VSS         |  |  |  |  |  |  |  |
| 104        | VSS         |  |  |  |  |  |  |  |
| 130        | VSS         |  |  |  |  |  |  |  |
| 141        | VSS         |  |  |  |  |  |  |  |
| 150        | VSS         |  |  |  |  |  |  |  |
| 156        | VSS         |  |  |  |  |  |  |  |
| 22         | VDD         |  |  |  |  |  |  |  |
| 36         | VDD         |  |  |  |  |  |  |  |
| 62         | VDD         |  |  |  |  |  |  |  |
| 66         | VDD         |  |  |  |  |  |  |  |
| 102        | VDD         |  |  |  |  |  |  |  |
| 135        | VDD         |  |  |  |  |  |  |  |
| 143        | VDD         |  |  |  |  |  |  |  |
| 91         | VDDAT       |  |  |  |  |  |  |  |

| TABLE 14 | -2. POWER | AND GROUND |
|----------|-----------|------------|
|----------|-----------|------------|

# **15.0 PACKAGE DIMENSIONS**

Figure 15-1 Illustrates the 160-Pin MQFP package showing the dimensions in inches.



FIGURE 15-1. 160-PIN MQFP PACKAGE DIMENSIONS

# APPENDIX

# A.0 ELECTRICAL SPECIFICATIONS FOR WD7855LV

This section provides the Operating Characteristics for the WD7855LV. The parameters that differ from the WD7855 are marked with an \*.

# A.1 MAXIMUM RATINGS

| Supply Voltage (V <sub>DD</sub> ) with respect to Vss (ground) $V_{DD}$ - Vss $\leq$ 7.0 Volts |  |   |  |  |  |   |  |  |  |  |  |  |                                |
|------------------------------------------------------------------------------------------------|--|---|--|--|--|---|--|--|--|--|--|--|--------------------------------|
| Voltage on any pin with respect to Vss (ground) Vss -0.3 Volts to V <sub>DD</sub> +0.3 Volts   |  |   |  |  |  |   |  |  |  |  |  |  |                                |
| Operating Temperature                                                                          |  | • |  |  |  | • |  |  |  |  |  |  | 0°C (32°F) to 70°C (158°F)     |
| Storage Temperature                                                                            |  |   |  |  |  |   |  |  |  |  |  |  | -40°C (-40°F) to 125°C (257°F) |
| Power Dissipation .                                                                            |  |   |  |  |  |   |  |  |  |  |  |  | 400 mW *                       |

#### NOTE

Maximum limits indicate where permanent device damage occurs. Continuous operation at these limits is not intended and should be limited to those conditions specified in the DC Operating Characteristics.

## A.2 DC OPERATING CHARACTERISTICS

 $\begin{array}{l} TA = 0^{o}C \; (32^{o}F) \; to \; 70^{o}C \; (158^{o}F) \\ V_{DD}AT = +3.3V \pm 0.3V \; for \; WD7855LV \; {}^{\star} \\ V_{DD} = +3.3V \pm 0.3V \; for \; WD7855LV \; {}^{\star} \end{array}$ 

| SYMBOL     | CHARACTERISTIC                                              | MIN                     | MAX          | UNIT     | CONDITIONS                                                           |
|------------|-------------------------------------------------------------|-------------------------|--------------|----------|----------------------------------------------------------------------|
| IIL<br>IOZ | Input Leakage<br>Tristate And Open Drain<br>Output Leakage  |                         | ± 10<br>± 10 | μΑ<br>μΑ | Vin = .4 to $V_{DD}$<br>Vout = .4 to $V_{DD}$                        |
| VIH        | Input High Voltage                                          | 2.0                     |              | V        |                                                                      |
| VIL        | Input Low Voltage                                           |                         | .8           | V        |                                                                      |
| VIHC       | CPUCLK Input High *                                         | V <sub>DD</sub><br>-0.8 |              | v        |                                                                      |
| VIL        | CPUCLK Input Low                                            |                         | .6           | v        |                                                                      |
| VIH        | RSTIN Input High Voltage                                    | V <sub>DD</sub><br>-0.5 |              | V        |                                                                      |
| VIL        | RSTIN Input Low Voltage                                     |                         | 0.5          | V        |                                                                      |
| ICC        | Supply Current *                                            |                         | 150<br>100   | mA<br>mA | Inputs at 2.0V<br>Inputs at 3.3V<br>Outputs Open,<br>CPUCLK = 50 MHz |
| ICCAT      | Supply Current                                              |                         | 15<br>7      | mA<br>mA | Input at 2.0 V<br>Input at 3.3V                                      |
| ICCSB      | Typical Supply Current,<br>Power Down Mode for<br>WD7855/LV |                         | .5           | mA       | Typical,<br>CPUCLK Off,<br>CLK14 = 32 KHz                            |

# TABLE A-1. DC OPERATING CHARACTERISTICS

#### FOR PINS WITH INTERNAL PULLUPS:

MASTER, IOCK, IOCS16, MEMCS16, ZEROWS, IOCHRDY, RDYIN, PDREF

| SYMBOL | CHARACTERISTIC MIN     |     | N MAX UNIT |    | CONDITIONS                  |
|--------|------------------------|-----|------------|----|-----------------------------|
| HL     | Input Pullup Current * | -27 | -90        | μA | Not suspend and resume mode |

#### TABLE A-1. DC OPERATING CHARACTERISTICS (Continued)

M/IO, NPERR, NPBUSY, NPRST, CPURES, DPH, DPL, NONCAC, ADS, D/C, W/R

| SYMBOL | BOL CHARACTERISTIC     |     | MIN MAX U |    | CONDITIONS                                  |
|--------|------------------------|-----|-----------|----|---------------------------------------------|
| IIL    | Input Pullup Current * | -27 | -90       | μA | Not processor power-down or<br>suspend mode |

#### TABLE A-1. DC OPERATING CHARACTERISTICS (Continued)

PMCIN, IOCHRDY, ZEROWS, IOCS16, MEMCS16, MASTER, PDREF, REFRESH, BHE, IOR, IOW, MEMR, MEMW

| SYMBOL | CHARACTERISTIC         | MIN | MAX | UNIT | CONDITIONS       |
|--------|------------------------|-----|-----|------|------------------|
| IIL    | Input Pullup Current * | -27 | -90 | μA   | Not suspend mode |

#### TABLE A-1. DC OPERATING CHARACTERISTICS (Continued)

SDT/R, CAS3, CAS2

| SYMBOL | OL CHARACTERISTIC      |     | MAX | UNIT | CONDITIONS   |
|--------|------------------------|-----|-----|------|--------------|
| IIL    | Input Pullup Current * | -27 | -90 | μA   | RESET IN = 0 |

#### TABLE A-1. DC OPERATING CHARACTERISTICS (Continued)

#### FOR PINS WITH INTERNAL PULLDOWNS:

A(23:00), D(15:00), BLE

| SYMBOL | SYMBOL CHARACTERISTIC    |     | MAX | UNIT | CONDITIONS                              |
|--------|--------------------------|-----|-----|------|-----------------------------------------|
| IIL    | Input Pulldown Current * | -27 | -90 | μA   | Processor power-down or<br>suspend mode |

#### TABLE A-1. DC OPERATING CHARACTERISTICS (Continued)

# FOR OUTPUTS:

DACKEN, D(15:00), <u>READY</u>, <u>CPURES</u>, HOLDR, INTRQ, <u>A(23:00)</u>, <u>NMI</u>, DPH, <u>DPL</u>, <u>RA(11:08)</u>, <u>RA7/ED7:RA0/ED0</u>, <u>BHE</u>, <u>RAS(7:0)</u>, <u>CAS(3:0)</u>, <u>W/R</u>, DT/R, <u>DEN1</u>, <u>DEN0</u>, SDT/R, <u>SDEN</u>, <u>CSEN</u>, <u>LOMEG</u>, A20GATE, <u>KEN</u>, <u>FLUSH</u>, <u>SMI</u>

| SYMBOL | CHARACTERISTIC        | MIN                  | MAX | UNIT | CONDITIONS     |
|--------|-----------------------|----------------------|-----|------|----------------|
| VOH    | Output High Voltage * | V <sub>DD</sub> -0.2 |     | v    | IOUT = -100 μA |
| VOH    | Output High Voltage * | 2.4                  |     | V    | IOUT = -1 mA   |
| VOL    | Output Low Voltage *  |                      | .4  | V    | IOUT = 1.5 mA  |
|        |                       | 2.4                  | .4  | V    |                |

# TABLE A-1. DC OPERATING CHARACTERISTICS (Continued)

#### FOR OUTPUTS:

#### MXCTL2:0

| SYMBOL            | CHARACTERISTIC                                                       | MIN                      | MAX | UNIT        | CONDITIONS                                    |
|-------------------|----------------------------------------------------------------------|--------------------------|-----|-------------|-----------------------------------------------|
| VOH<br>VOH<br>VOL | Output High Voltage<br>Output High Voltage *<br>Output Low Voltage * | V <sub>DD</sub> 8<br>2.4 | .4  | v<br>v<br>v | IOUT = -200 μA<br>IOUT = -3 mA<br>IOUT = 3 mA |

#### TABLE A-1. DC OPERATING CHARACTERISTICS (Continued)

#### FOR OUTPUTS:

### IOR, IOW, MEMR, MEMW, AEN, SYSCLK, BALE, LA20, SA0

| SYMBOL | CHARACTERISTIC       | MIN | МАХ | UNIT | CONDITIONS   | _ |
|--------|----------------------|-----|-----|------|--------------|---|
| VOH    | Output High Voltage  | 2.4 | F   | V    | IOUT = -3 mA |   |
| VOL    | Output Low Voltage * |     | .5  | V    | IOUT = 12 mA |   |

#### TABLE A-1. DC OPERATING CHARACTERISTICS (Continued)

#### FOR OUTPUT:

REFRESH, IOCHRDY

| SYMBOL | CHARACTERISTIC       | MIN | MAX | UNIT | CONDITIONS   |
|--------|----------------------|-----|-----|------|--------------|
| VOL    | Output Low Voltage * |     | .4  | v    | IOUT = 12 mA |

# TABLE A-1. DC OPERATING CHARACTERISTICS (Continued)

# A.3 AC OPERATING CHARACTERISTICS

This section provides the WD7855LV AC Operating Characteristics for the 80386SX Page Mode and 80386SX CPU Mode. The parameters that differ from the WD7855 are marked with an \*.

| SIGNAL                                                                                                                             | LOAD                                                                                                                                     | SIGNAL                                                                                                                                 | LOAD                                                                                                                           | SIGNAL                                                                                                                        | LOAD                                                                                                                            |
|------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| SMI<br>KEN<br>CPURES<br>W/R<br>SDEN<br>MXCTL(2:0)<br>LOMEG<br>HOLDR<br>BUSYCPU<br>CPUCLK<br>CAS(3:0)<br>DPL<br>IOR<br>LA20<br>BALE | 50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>70 pF<br>100 pF<br>100 pF<br>200 pF<br>200 pF<br>200 pF | NA<br>A20GATE<br>NPRST<br>ALE<br>DT/R<br>DACKEN<br>SPKR<br>INTRQ<br>EPEREQ<br>SYSCLK<br>D(15:00)<br>RAS(7:0)<br>MEMW<br>SA0<br>REFRESH | 50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>75 pF<br>100 pF<br>200 pF<br>200 pF<br>200 pF | SMIRDY<br>FLUSH<br>BHE<br>DEN1, DEN0<br>SDT/R<br>CSEN<br>READY<br>NMI<br>A(23:00)<br>DPH<br>IOW<br>MEMR<br>AEN<br>RA(11:00) * | 50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>50 pF<br>100 pF<br>200 pF<br>200 pF<br>200 pF<br>220 pF |

TABLE A-2. SIGNAL LOADING

#### A.4 80386SX PAGE MODE TIMING

| SYMBOL | CHARACTERISTIC                                                 | MAX<br>20 MHz | MAX<br>25 MHz |
|--------|----------------------------------------------------------------|---------------|---------------|
| T200   | Processor ADDRESS to RAM address valid, Page Hit               | 34            | 27            |
| T201   | CPUCLK rise to CAS fall, 2.5 CLK CAS                           | 31            | 25            |
| T202   | CPUCLK fall to CAS rise                                        | 24            | 21            |
| T203   | CPUCLK fall to $\overline{CAS}$ fall, 2.0 CLK $\overline{CAS}$ | 27            | 22            |
| T204   | Processor data to parity valid                                 | 25            | 20            |
| T205   | CPUCLK rise to RAM address valid, Page Miss                    | 48            | 43            |
| T206   | CPUCLK rise to WNRDRAM rise                                    | 31            | 28            |
| T207   | CPUCLK fall to RAS fall, first access                          | 27            | 21            |
| T208   | CPUCLK rise to COLUMN address valid                            | 49            | 33            |
| T209   | CPUCLK rise to WNRDRAM fall                                    | 31            | 28            |
| T212   | CPUCLK rise to $\overline{RAS}$ rise, Page Miss                | 27            | 24            |
| T213   | CPUCLK fall to RAS fall, Page Miss                             | 27            | 24            |
| T214   | CPUCLK rise to READY fall *                                    | 25            | 25            |
| T215   | CPUCLK rise to READY rise *                                    | 25            | 25            |

TABLE A-3. 80386SX - PAGE MODE MEMORY TIMING

10

This table covers the 80386SX CPU timing. The WD7855LV parameters that differ from the WD7855 are marked with an  $^{\star}$  .

| SYMBOL | CHARACTERISTIC                                               | 20  | MHz | 25  | MHz | UNITS |
|--------|--------------------------------------------------------------|-----|-----|-----|-----|-------|
| OTMBOL |                                                              | MIN | MAX | MIN | MAX | ontro |
| T140   | See Table 13-6                                               |     |     |     |     |       |
| T141   | See Table 13-6                                               |     |     |     |     |       |
| T204   | See Table 13-3                                               |     |     |     |     |       |
| T214   | See Table 13-3                                               |     |     |     |     |       |
| T215   | See Table 13-3                                               |     |     |     |     |       |
| T451   | CPUCLK rise to CPURES rise delay                             |     | 14  |     | 12  | ns    |
| T452   | CPUCLK rise to CPURES fall delay                             |     | 13  |     | 12  | ns    |
| T453   | CPUCLK rise to NPRST rise delay                              |     | 14  |     | 10  | ns    |
| T454   | CPUCLK rise to NPRST fall delay                              |     | 13  |     | 10  | ns    |
| T455   | CPUCLK rise to BUSYCPU fall delay                            |     | 35  |     | 35  | ns    |
| T456   | CPUCLK rise to BUSYCPU rise delay                            |     | 35  |     | 30  | ns    |
| T457   | NPBUSY fall to BUSYCPU fall delay                            |     | 30  |     | 30  | ns    |
| T458   | NPBUSY rise to BUSYCPU rise delay                            |     | 35  |     | 35  | ns    |
| T460   | NPERR fall to EPEREQ rise delay                              |     | 30  |     | 30  | ns    |
| T462   | ADS setup time to CPUCLK rise *                              | 14  |     | 14  |     | ns    |
| T463   | ADS hold time from CPUCLK rise                               | 5   |     | 4   |     | ns    |
| T464   | W/R setup time to CPUCLK rise *                              | 14  |     | 12  |     | ns    |
| T465   | $W/\overline{R}$ hold time from CPUCLK rise                  | 5   |     | 4   |     | ns    |
| T466   | $D/\overline{C}$ setup time to CPUCLK rise *                 | 14  |     | 10  |     | ns    |
| T467   | $D/\overline{C}$ hold time from CPUCLK rise                  | 5   |     | 4   |     | ns    |
| T468   | M/IO setup time to CPUCLK rise *                             | 17  |     | 19  |     | ns    |
| T469   | M/IO hold time from CPUCLK rise                              | 5   |     | 4   |     | ns    |
| T470   | BHE setup time to CPUCLK rise                                | 17  |     | 15  |     | ns    |
| T471   | BHE hold time from CPUCLK rise                               | 3   |     | 4   |     | ns    |
| T472   | HOLDA setup time to CPUCLK rise *                            | 10  |     | 10  |     | ns    |
| T473   | HOLDA hold time from CPUCLK rise                             | 3   |     | 4   |     | ns    |
| T474   | HOLDR valid delay from CPUCLK rise *                         |     | 26  |     | 26  | ns    |
| T475   | DPH setup time to CPUCLK rise                                | 5   |     | 5   |     | ns    |
| T476   | DPH hold time from CPUCLK rise                               | 19  |     | 19  |     | ns    |
| T477   | D(15:00) setup time to CPUCLK rise                           | 5   |     | 5   |     | ns    |
| T478   | D(15:00) hold time from CPUCLK rise                          | 19  |     | 19  |     | ns    |
| T479   | A(23:01), BLE setup time to CPUCLK rise *                    | 42  |     | 42  |     | ns    |
| T480   | A(23:01), $\overline{\text{BLE}}$ hold time from CPUCLK rise | 3   |     | 4   |     | ns    |

TABLE A-4. 80386SX CPU TIMING

# **B.0 SPECIAL FEATURE REGISTERS**

This section describes the registers peculiar to the special features. Except for Port Addresses F073H and FC72H all Port Addresses described in this section are peculiar to these special features.

## B.1 ENABLING THE SPECIAL FEATURES

To enable the special features, the WD7855/LV must first be unlocked by writing DAH to the Lock/Unlock Register at Port Address F073H and then writing DA00H to the Lock Status Register at Port Address FC72H. As stated in Section 2.8.1, Port Address FC72H is normally a read only register, but will respond to a write value of DA00H.

These registers are described in detail in Sections 2.8, 2.8.1 and 2.8.2.

# B.2 ENABLE PRIVY REGISTER

Port Address 0FBH - Write only

The special features must first be enabled, as described in Section B.1, and then writing any data to this register enables PRIVY. When PRIVY is enabled, 4 KB of RAM, starting at 0F0000H to 0F0FFFH, is enabled for both read and write access.

| 7 | 6 | 5 | 4       | 3     | 2 | 1 | 0 |
|---|---|---|---------|-------|---|---|---|
|   |   | i | PRIVY E | NABLE | D |   |   |
|   |   |   |         |       |   |   |   |

| Signal<br>Name |   |   |  |  |   |   | De <u>fault</u><br>At RSTIN |
|----------------|---|---|--|--|---|---|-----------------------------|
| All signals    | • | • |  |  | • | • | None                        |

#### B.3 DISABLE PRIVY REGISTER

Port Address 0F9H - Write only

Writing any data to this register disables PRIVY. When PRIVY is disabled, the 4 KB RAM is treated as the rest of memory in the F000H segment.



## B.4 BUSY BYPASS CONTROL REGISTER

Port Address 0ECH - Read and Write

Before the Bypass Mode can be enabled or disabled, PRIVY must first be set by writing any data to Port Address 0FBH.

Bypass Mode is enabled by writing any data to Port Address 0ECH.

When the Bypass Mode is enabled, ERROR from the Numeric Processing Unit (NPU) does not cause an IRQ13 and the BUSY signal is not sent to the CPUBUSY output without modification.

Bypass Mode is disabled by reading Port Address 0ECH.



| Signal<br>Name |  |  |  |  |  | _ | e <u>fault</u><br>t RSTIN |
|----------------|--|--|--|--|--|---|---------------------------|
| All signals    |  |  |  |  |  |   | None                      |

Defeul

#### B.5 FAST A20 GATE CONTROL REGISTER

Port Address 0EEH - Read and Write

Before the special feature FAST A20 GATE can be enabled or disabled, PRIVY must first be set by writing any data to Port Address 0FBH.

FAST A20 GATE is enabled by writing any data to Port Address 0EEH.

The special feature FAST A20 GATE is ORed with the A20GT signal from the Keyboard Controller and with Port 92 A20 gate signal.

FAST A20 GATE is disabled by reading Port Address 0EEH.

| 7 | 6 | 5       | 4       | 3      | 2       | 1 | 0 |
|---|---|---------|---------|--------|---------|---|---|
|   |   | Special | Feature | FAST A | 20 GATE |   |   |
|   |   |         |         |        |         |   |   |

| Signal<br>Name |  |  |  |  |  | De <u>fault</u><br>At RSTIN |
|----------------|--|--|--|--|--|-----------------------------|
| All signals    |  |  |  |  |  | None                        |

#### B.6 FAST CPU RESET CONTROL REGISTER

Port Address 0EFH - Read only

Before the FAST CPU RESET can be initiated, PRIVY must be set by writing any data to Port Address 0FBH.

A processor reset is initiated by reading Port Address 0EFH. The processor reset pulse is 16 CPUCLKs. This processor reset signal is ORed with the Hot Reset at Port 092H and with the Keyboard Controller processor reset.



| Signal      |  |  |  |  |  | De <u>fault</u> |
|-------------|--|--|--|--|--|-----------------|
| Name        |  |  |  |  |  | At RSTIN        |
| All signals |  |  |  |  |  | None            |

#### **B.7 PARITY CONTROL REGISTER**

Port Address 0F2H - Write only

Before normal/inverted parity can be changed, PRIVY must be set by writing any data to Port Address 0FBH.



| Name        |  |  |  |  |  | _ | t RSTIN |
|-------------|--|--|--|--|--|---|---------|
| All signals |  |  |  |  |  |   | None    |

Writing to any bit with PRIVY set also initiates a Chip Select 1FH on the encoded chip select pins CS(4:0). Section 8.4 describes the encoded chip selects.

#### Bit 6 - PAR I/N, Parity Inversion

#### PAR I/N = 0 -

Parity is inverted at the next write of on-board memory.

PAR I/N = 1 -

Normal parity is generated.

# C.0 IBM FEATURES

This section describes the pin signals and register bits peculiar to IBM 386SLC and 486SLC2 applications.

# C.1 PIN SIGNAL DESCRIPTION

| PIN<br>NUMBER | MNEMONIC | I/O | DESCRIPTION                                                                                                                                                                                                                                     |
|---------------|----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 108           | PWI      | 0   | System Management Interrupt Translate +3<br>PWI request to the processor. This mode of operation is<br>selected by bit 13 of Port Address C472H.                                                                                                |
| 145           | DFSREQ   | 0   | Dynamic Frequency Shift RequestTranslate +3DFSREQ is asserted by the System Controller to request a<br>change in the CPUCLK frequency or duty cycle.                                                                                            |
| 156           | DFSRDY   | I   | <b>Dynamic Frequency Shift Ready</b> Translate +3<br>DFSRDY is the response to the DFSREQ by the processor,<br>indicating permision to change the CPUCLK frequency. When<br>the WD7855/LV samples DFSRDY it will change the CPUCLK<br>frequncy. |

**TABLE C-1. SIGNAL DESCRIPTION** 

# C.2 CACHE CONTROL REGISTER

Port Address C472H - Read and Write

| 15  | 14 | 13  | 12 | 11  | 10  | 09   | 08    |
|-----|----|-----|----|-----|-----|------|-------|
| DFS | 0  | PWI | 0  | C_I | BSC | HI_M | EM9.8 |
|     |    |     |    |     |     |      |       |

| 07 | 06 | 05  | 04 | 03       | 02   | 01 | 00 |
|----|----|-----|----|----------|------|----|----|
|    |    | Hig |    | ory Loca | tion |    |    |

HI\_MEM7<sup>.</sup>0

| Signa<br>Name |  |  |  |  |  |  | De <u>fault</u><br>At RSTIN |
|---------------|--|--|--|--|--|--|-----------------------------|
| DFS           |  |  |  |  |  |  | 0                           |
| PWI           |  |  |  |  |  |  | 0                           |

Bit 15 - DFS, Dynamic Frequency Shift

When DFS is enabled, any request to change the CPUCLK speed or duty cycle from AUTOFAST or writing to Port 1072H causes the WD7855/LV to generate a  $\overrightarrow{\text{DFSREQ}}$  to the processor. Upon receiving a  $\overrightarrow{\text{DFSREQ}}$  from the processor, the CPUCLK will be changed.

DFS enabled.

Bit 13 - PWI, Not SMI protocol.

For IBM applications this bit must be set to 1.

PWI = 0 -AMD/Cyrix SMI mode enabled.

PWI mode enabled.

For bits 14, 12:00 refer to Section 7.3

#### C.3 NONCACHEABLE REGION 2 LOWER BOUNDARY

Port Address CC72H - Read and Write

| 15  | 14  | 13  | 12       | 11       | 10    | 09  | 08  |
|-----|-----|-----|----------|----------|-------|-----|-----|
| A23 | A22 | A21 | A20      | A19      | A18   | A17 | A16 |
|     |     | Low | er Addre | ess Bour | ndary |     |     |

| 07 | 06              | 05              | 04           | 03 | 02 | 01        | 00   |
|----|-----------------|-----------------|--------------|----|----|-----------|------|
|    | A14<br>er Addre | A13<br>ess Bour | A12<br>ndary | CS | BS | E_<br>PWI | NR2C |

| Signal<br>Name |   |   |  |   |   |   |   |   | De <u>fault</u><br>At RSTIN |
|----------------|---|---|--|---|---|---|---|---|-----------------------------|
| A25:12         |   |   |  |   |   |   |   |   | 0                           |
| CS, BS         |   |   |  |   |   |   |   |   | None                        |
| E_PWI          |   |   |  |   |   |   |   |   | 0                           |
| NR2C           | · | • |  | · | • | • | • | • | 0                           |

#### Bit 01 - E\_PWI

E\_PWI controls how the System Controller is to determine the end of an SMI/PWI interrupt. In AMD and Cyrix implementation pin 108 (SMI) is bidirectional and can be used to make this determination. In IBM implementation this pin is an output only (PWI) and the end of an SMI is determined internally.

#### E PWI = 0 -

Standard setting for AMD and Cyrix CPUs.

E PWI = 1 -

Required for IBM CPUs.

For bits 15:02 and 00 refer to Section 7.6

#### C.4 PIN STATES DURING CHIP RESET, SUSPEND AND CPU POWER DOWN

Table C-2 presents the status of pins 108, 145 and 156 during chip reset, suspend and CPU power down. This is a continuation of Table 14-1.

| PROCESS | Input | Output                              | Input                                 | Output                                                                   |  |
|---------|-------|-------------------------------------|---------------------------------------|--------------------------------------------------------------------------|--|
| PROCESS | OR    |                                     |                                       | Input Output                                                             |  |
|         | 011   |                                     |                                       |                                                                          |  |
| Input   | IH    | Z                                   | IH                                    | Z                                                                        |  |
| High    |       | Z                                   |                                       | Z                                                                        |  |
| Input   | IL    |                                     | IL                                    |                                                                          |  |
|         | High  | High<br>Input IL<br>ower-down mode. | High Z<br>Input IL<br>ower-down mode. | High     Z       Input     IL     IL       ower-down mode.     IL     IL |  |

TABLE C-2. PIN STATES DURING CHIP RESET, SUSPEND, CPU PWD.

#### NOTE

For IBM applications Table 13-2 Signal Loading would include DFSREQ as 50 pF.

Table 14-2 Power and Ground would not include pin 156 as VSS. This pin is DFSRDY.