9

*WD76C30A/LV* 

Peripheral Controller,

Interrupt Multiplexer, and

Clock Generator Device

# **TABLE OF CONTENTS**

| Section | Title Page                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.0     | DESCRIPTION       9-1         1.1 WD76C30ALV Features       9-1         1.2 General       9-1         1.3 Peripheral Controller       9-2         1.4 Fast Parallel Port       9-2         1.5 Packaging       9-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2.0     | SIGNAL DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 3.0     | SERIAL PORT REGISTERS       9-13         3.1       Serial Port Register Addressing       9-13         3.1.1       Chip Select (CS0, CS1)       9-13         3.1.2       Register Select (A0, A1, A2)       9-13         3.2       ACE Operational Description       9-14         3.2.1       Master Reset       9-14         3.2.2       ACE Accessible Registers       9-14         3.3       Line Control Register       9-17         3.4       ACE Programmable Baud Rate Generator       9-18         3.5       Line Status Register       9-20         3.6       Interrupt Identification Register       9-20         3.7       Interrupt Enable Register       9-22         3.8       Scratch Pad Register       9-24         3.9       FIFO Control Register       9-25         3.10       Modem Control Register       9-25         3.11       Modem Status Register       9-25         3.12       FIFO Operation Notes       9-26         3.12.1       FIFO Interrupt Mode Operation       9-26         3.12.2       FIFO Polling Mode Operation       9-26         3.12.3       FIFO Pointer       9-26 |
| 4.0     | PARALLEL PORT DESCRIPTION       9-29         4.1 Data Register       9-30         4.2 Status Register - Read       9-30         4.3 Control Register - Write       9-31         4.4 Control Register - Read       9-31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 5.0     | INTERRUPT, CLOCK AND MODE SELECTION REGISTERS       9-32         5.1 Address Selection Register       9-32         5.2 Clock Selection Register       9-33         5.3 Sleep Mode       9-33         5.4 Clock Disable Register       9-34         5.5 Mode Selection Register       9-35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



# WD76C30ALV

| Section         | Title                                   | Page                                                                                                                                                                                                                                                                                                                                                     |
|-----------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 | 5.6<br>5.7<br>5.8<br>5.9<br>5.10        | Interrupt Multiplexer                                                                                                                                                                                                                                                                                                                                    |
| 6.0             | ELEC<br>6.1<br>6.2<br>6.3<br>6.4<br>6.5 | TRICAL SPECIFICATIONS       9-40         Maximum Ratings       9-40         Capacitance       9-40         DC Operating Characteristics - 5 Volt Operation       9-41         DC Operating Characteristics - 3.3 Volt Operation       9-42         AC Operating Characteristics And Timing       9-43         6.5.1 Fast Parallel Port Timing       9-55 |
| 7.0             | POWE<br>7.1<br>7.2<br>7.3<br>7.4<br>7.5 | ER NETWORKS       9-64         Core Logic       9-64         3.3 Volt I/O Ring       9-64         5 Volt Parallel Port I/O       9-65         Supported Power Network Voltage Combinations       9-65         Requirements For Typical 3.3 Volt Laptop Designs       9-65                                                                                |
| 8.0             | PACK                                    | AGE DIMENSIONS                                                                                                                                                                                                                                                                                                                                           |
| 9.0<br>APPENDIX | 9.1                                     | STAL MANUFACTURES (Partial List)                                                                                                                                                                                                                                                                                                                         |
| REVISION H      | IISTOR                                  | IY                                                                                                                                                                                                                                                                                                                                                       |

//

# 9

# **LIST OF ILLUSTRATIONS**

| Figure | Title                                                    | Page |
|--------|----------------------------------------------------------|------|
| 1-1    | WD76C30ALV Block Diagram                                 | 9-3  |
| 2-1    | 84-Pin PQFP - Signal/Pin Assignment                      | 9-4  |
| 2-2    | 100-Pin SQFP Package                                     | 9-5  |
| 3-1    | Interrupt Signal Logic                                   | 9-26 |
| 5-1    | Interrupt MUX Block Diagram                              | 9-34 |
| 5-2    | IRQSET - When Not In Stand Alone Mode                    | 9-37 |
| 6-1    | Receiver Timing                                          |      |
| 6-2    | Transmitter Timing                                       | 9-45 |
| 6-3    | Modem Control Timing                                     | 9-46 |
| 6-4    | Read Cycle Timing                                        | 9-47 |
| 6-5    | Write Cycle Timing                                       | 9-47 |
| 6-6    | RCVR Signal Timing For First Byte                        | 9-49 |
| 6-7    | RCVR FIFO Timing After First Byte (RBR Already Set)      | 9-49 |
| 6-8    | Parallel Port Timing - No FPP Read/Write                 | 9-50 |
| 6-9    | Parallel Port Interrupt Timing - No FPP Read/Write       | 9-50 |
| 6-10   | Clock Generation Timing                                  | 9-52 |
| 6-11   | Interrupt MUX Timing - A                                 | 9-53 |
| 6-12   | Interrupt MUX Timing - B                                 | 9-53 |
| 6-13   | Default Read Timing (FPP) ZWS Mode Disabled              | 9-55 |
| 6-14   | Default Write Timing (FPP) ZWS Mode Disabled             | 9-56 |
| 6-15   | Read Timing With One Wait State (FPP) ZWS Mode Disabled  | 9-57 |
| 6-16   | Write Timing With One Wait State (FPP) ZWS Mode Disabled | 9-58 |
| 6-17   | Default Read Timing (FPP) ZWS Mode Enabled               | 9-59 |
| 6-18   | Default Write Timing (FPP) ZWS Mode Enabled              | 9-60 |
| 6-19   | Fast Read Timing (FPP) ZWS Mode Enabled                  | 9-61 |
| 6-20   | Fast Write Timing (FPP) ZWS Mode Enabled                 | 9-62 |
| 6-21   | Parallel Port Interrupt Timing (FPP Read/Write)          | 9-63 |
| 8-1    | 84-Pin PQFP Package                                      | 9-70 |
| 8-2    | 100-Pin SQFP Package                                     | 9-71 |
| 9-1    | External Clock Input (48 MHz Max.)                       | 9-72 |
| 9-2    | Typical Crystal Oscillator Network                       | 9-72 |



# **LIST OF TABLES**

| Table | Title                                             | Page   |
|-------|---------------------------------------------------|--------|
| 2-1   | 100-Pin SQFP - Signal/Pin Assignments             | . 9-5  |
| 2-2   | Signal Description                                | . 9-6  |
| 3-1   | Register Addressing                               | . 9-13 |
| 3-2   | Reset Control Of Registers And Pinout Signals     | . 9-14 |
| 3-3   | Accessible WD76C30ALV Serial Port Registers       | . 9-15 |
| 3-4   | Baud Rates Using 1.8432 MHz Clock                 | . 9-18 |
| 3-5   | Baud Rates Using 3.072 MHz Clock                  | . 9-19 |
| 3-6   | Baud Rates Using 8.0 MHz Clock                    | . 9-19 |
| 3-7   | Interrupt Control Functions                       | . 9-23 |
| 4-1   | Parallel Port (CS2 = 0) Register Address          | . 9-29 |
| 4-2   | Accessible Parallel Port Registers                | . 9-29 |
| 4-3   | Parallel Port Operation Modes                     | . 9-31 |
| 5-1   | Clock Selection Register                          | . 9-33 |
| 5-2   | Standalone Mode                                   | . 9-36 |
| 5-3   | MXCTL(2:0) IRQSET(1:0) Multiplexing               | . 9-36 |
| 6-1   | Capacitance                                       | . 9-40 |
| 6-2   | DC Operating Characteristics - 5 Volt Operation   | . 9-41 |
| 6-3   | DC Operating Characteristics - 3.3 Volt Operation | . 9-42 |
| 6-4   | Timing Figure/Table Numbers                       | . 9-43 |
| 6-5   | Receiver Timing                                   | . 9-44 |
| 6-6   | Transmitter Timing                                | . 9-45 |
| 6-7   | Modem Control Timing                              | . 9-46 |
| 6-8   | Read/Write Cycle Timing                           | . 9-48 |
| 6-9   | Parallel Port Timing - No FPP Read/Write          | . 9-51 |
| 6-10  | Clock Generation Timing                           | . 9-52 |
| 6-11  | Interrupt MUX Timing                              | . 9-54 |
| 6-12  | FPP Timing                                        | . 9-63 |
| 7-1   | I/O Voltage Requirements                          | . 9-66 |
| 7 2   | State Of Pine At Power Down                       | 0.69   |



### 1.0 DESCRIPTION

#### 1.1 WD76C30ALV FEATURES

- Two fully programmable and independent serial I/O ports, configurable as PC/AT compatible (WD16C452) or PS/2 compatible (WD16C552)
  - Loopback controls for communications link fault isolation for each ACE
  - Line break generation and detection for each ACF
  - o Complete status reporting capabilities
  - Generation and stripping of serial asynchronous data control bits (start, stop, parity)
  - Programmable baud rate generator and Modem control signals for each port
  - o Programmable baud rate generator input clock
  - Optional 16 byte FIFO buffers on both transmit and receive of each port for CPU relief during high speed data transfer
  - Programmable FIFO threshold levels of 1, 4, 8, or 14 bytes on each port
- Parallel port configurable as a fully Centronics or PS/2 compatible, bidirectional parallel port
- Independently programmable parallel port
- Interrupt multiplexing logic
  - Selectable multiplexing logic for connecting PC/AT interrupt request lines to the single chip Western Digital System AT controllers
- Clock generation circuitry
  - o 80287 coprocessor clock generation
  - Western Digital System Controllers and floppy controller clock generation
  - o 8042 keyboard clock generation
- Fast Parallel Port (FPP) Function (100-Pin package only)
- 3.3 Volt operation
- · Built-in testability features
- Hardware or software controllable sleep mode
- CMOS implementation for high speed and low power requirements
- Pulse extension on IRQ inputs

- 84-pin PQFP package
- 100-pin SQFP package

#### 1.2 GENERAL

The WD76C30ALV device provides three functional groups, Peripheral Controller, Interrupt Multiplexer and Clock Generator.

The low power CMOS WD76C30ALV is a single device solution which provides interrupt multiplexing logic, clock generation, two serial ports and one bidirectional parallel port. The WD76C30ALV[SK] can be configured to operate as a Fast Parallel Port (FPP).

Interrupt multiplexing logic interfaces the PC/AT interrupt request lines with the single chip Western Digital System Controller.

Integrated clock generation circuitry uses the 48 MHz input signal to generate the 1.8462, 3.072 and 8.0 MHz clocks used internally for the two serial ports, a 9.6 MHz signal used for the keyboard controller and floppy controller, a programmable duty/frequency clock for the 80287 coprocessor and a 16 MHz clock for driving the single chip Western Digital System Controller and floppy controller.

For low power implementations such as laptops, oscillator disable and sleep modes are available to power down unused logic.

The WD76C30ALV is capable of operating on a 5 volt supply or a combined 5 volt and 3.3 volt supply. The WD76C30ALV requires a 5 volt supply for the parallel port, while the core logic can operate on either a 3.3 or 5 volt supply.

The bidirectional parallel port is software configurable as either a PC/AT or a PS/2 compatible port. The parallel port data lines and open drain printer signals have high current drive capabilities.

Each ACE is programmable as either a WD16C550 or WD16C450 compatible device. Each WD16C550 configured ACE is capable of buffering up to 16 bytes of data upon reception, relieving the CPU of interrupt overhead. Buffering of data also allows greater latency time in interrupt servicing



WD76C30ALV DESCRIPTION

which is vital in a multitasking environment. Each ACE has a maximum recommended data rate of 512 Kbaud.

#### 1.3 PERIPHERAL CONTROLLER

The peripheral controller is functionally equivalent to the WD16C452/552. The mode of operation of the serial ports and parallel port is selectable via the Mode Select Register. Each serial port is configurable as either a FIFO enhanced ACE (WD16C550 compatible) or a standard ACE (WD16C450). The parallel port is configurable as either a PS/2 bidirectional parallel port or a PC/AT compatible parallel port. A detailed description of the Mode Selection Register is presented in Section 5.5.

#### 1.4 FAST PARALLEL PORT

The WD76C30ALV[SK] provides the ability to operate one parallel port device on a cable length of two meters, providing a 2.0 MByte Fast Parallel Port (FPP) with an 8 MHz AT-bus and a 2.5 MByte FPP with a 10 MHz AT-bus.

The FPP has the option of operating with zero wait states for maximum data transfer capability.

The Fast Parallel Port feature is only provided by the 100-pin SQFP packaged device.

#### 1.5 PACKAGING

WD76C30ALV[SK]

100-PIN SQFP

WD76C30ALV[LD]

84-PIN PQFP



FIGURE 1-1. WD76C30ALV BLOCK DIAGRAM

WD76C30ALV SIGNAL DESCRIPTION

# 2.0 SIGNAL DESCRIPTION

A drawing of the 84-pin PQFP package, showing the pin and signal locations, is provided in Figure 2-1. A drawing of the 100-pin SQFP package, showing the pin locations only, is provided in Figure 2-2. Table 2-1 provides a list of signal to pin assignments for the 100-pin SQFP package. Table 2-2 provides a description of the signals controlled by the 84-pin PQFP and 100-pin SQFP package. The DC operating characteristics and timing are presented in section 6.



FIGURE 2-1. 84-PIN PQFP - SIGNAL/PIN ASSIGNMENT



FIGURE 2-2. 100-PIN SQFP PACKAGE

| PIN - NAME   | PIN - NAME     | PIN - NAME           | PIN - NAME |
|--------------|----------------|----------------------|------------|
| 1 - N.C.     | 26 - N.C.      | 51 - N.C.            | 76 - N.C.  |
| 2 - N.C.     | 27 - IRQ8      | 52 - <del>ZWS</del>  | 77 - N.C.  |
| 3 - ACK      | 28 - IRQ9      | 53 - VSS             | 78 - N.C.  |
| 4 - BIDEN    | 29 - IRQ10     | 54 - MSTRX2          | 79 - DSR0  |
| 5 - SIN1     | 30 - IRQ11     | 55 - MSTRX1          | 80 - SIN0  |
| 6 - DSR1     | 31 - SYSCLK    | 56 - RESET           | 81 - PD7   |
| 7 - RI1      | 32 - ROM8      | 57 - KBCLK           | 82 - PD6   |
| 8 - RLSD1    | 33 - IRQ14     | 58 - CLK287/IOCHRDY  | 83 - PD5   |
| 9 - CTS1     | 34 - IRQ15     | 59 - VSS             | 84 - PD4   |
| 10 - SOUT1   | 35 - IRQ12     | 60 - ATCLK           | 85 - PD3   |
| 11 - DTR1    | 36 - A20GT     | 61 - <del>IOW</del>  | 86 - PD2   |
| 12 - RTS1    | 37 - KBINT     | 62 - <del>IOR</del>  | 87 - VSS   |
| 13 - IRQSET0 | 38 - VDD3      | 63 - A2              | 88 - VDD   |
| 14 - IRQSET1 | 39 - IRQ7/IRQ7 | 64 - A1              | 89 - PD1   |
| 15 - VDD5    | 40 - DB0       | 65 - A0              | 90 - PD0   |
| 16 - MXCTL0  | 41 - DB1       | 66 - <del>CS</del> 2 | 91 - STB   |
| 17 - MXCTL1  | 42 - DB2       | 67 - CS1             | 92 - AFD   |
| 18 - MXCTL2  | 43 - DB3       | 68 - CS0             | 93 - ĪNĪT  |
| 19 - RESCPU  | 44 - VSS       | 69 - RTS0            | 94 - SLIN  |
| 20 - IRQ3    | 45 - DB4       | 70 - DTR0            | 95 - ERROR |
| 21 - IRQ4    | 46 - DB5       | 71 - SOUT0           | 96 - SLCT  |
| 22 - IRQ5    | 47 - DB6       | 72 - CTS0            | 97 - BUSY  |
| 23 - IRQ6    | 48 - DB7       | 73 - RLSD0           | 98 - PE    |
| 24 - N.C.    | 49 - N.C.      | 74 - RIO             | 99 - N.C.  |
| 25 - N.C.    | 50 - N.C.      | 75 - N.C.            | 100 - N.C. |

TABLE 2-1. 100-PIN SQFP - SIGNAL/PIN ASSIGNMENTS



| PIN NUMBER<br>PQFP - SQFP | MNEMONIC       | I/O | DESCRIPTION                                                                                                                                                                                                                                                                     |
|---------------------------|----------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 76 - 4                    | BIDEN          | I   | Bidirectional Enable When de-asserted, BIDEN enables the parallel port data lines as outputs. When asserted, BIDEN works in conjunction with the DIR bit (see Table 4-3) to control the direction of the parallel port data bit.                                                |
| 78 - 6<br>55 - 79         | DSR1<br>DSR0   | l   | Data Set Ready 1 and 0 The communication link asserts these signals to indicate that it is ready to exchange data with the associated Asynchronous Communications Element (ACE). Bit 5 of the associated Modem Status Register represents the logical state of DSR(1:0).        |
| 79 - 7<br>54 - 74         | RI1<br>RIO     | l   | Ring Indicator 1 and 0 When asserted, these signals indicate that a ringing signal for the associated ACE is being received by the Modem or data set. This logical value is represented by bit 6 of the associated Modem Status Register.                                       |
| 80 - 8<br>53 - 73         | RLSD1<br>RLSD0 | 1   | Received Line Signal Detect 1 and 0 The Data Circuit-terminating Equipment (DCE) asserts these signals when the associated ACE is receiving a signal that meets its signal quality conditions. Bit 3 of the associated Modem Status Register represents this value.             |
| 82 - 10<br>51 - 71        | SOUT1<br>SOUT0 | 0   | Serial Data Output 1 and 0 SOUT1 is the transmitted Serial Data Output from ACE#1 to the communication link. SOUT0 is the transmitted Serial Data Output from ACE#0 to the communication link. The SOUT signals are set to a marking condition (logical 1) upon a Master Reset. |
| 77 - 5<br>56 - 80         | SIN1<br>SIN0   | 1   | Serial Data Inputs 1 and 0<br>SIN1 is the received Serial Data Input from the communication<br>link to ACE#1. SIN0 is the received Serial Data Input from the<br>communication link to ACE#0.                                                                                   |
|                           |                |     | Data on the serial data inputs are disabled when exercising loop back mode and internally connected to their respective SOUT lines.                                                                                                                                             |
| 83 - 11<br>50 - 70        | DTR1<br>DTR0   | 0   | Data Terminal Ready 1 and 0 When asserted, the Data Terminal Ready informs the Modem or Data Set that the associated ACE is ready to receive. This value is controlled by bit 0 of the Modem Control Register.                                                                  |

**TABLE 2-2. SIGNAL DESCRIPTION** 

| PIN NUMBER<br>PQFP - SQFP                           | MNEMONIC                        | I/O | DESCRIPTION                                                                                                                                                                                                                                                          |
|-----------------------------------------------------|---------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 84 - 12<br>49 - 69                                  | RTS1<br>RTS0                    | 0   | Request To Send 1 and 0 When asserted, the Request To Send informs the Modem or Data Set that the associated ACE is ready to transmit data. This value is controlled by bit 1 of the Modem Control Register.                                                         |
|                                                     |                                 |     | During reset RTS0 controls the input thresholds of all inputs capable of operating at 3.3 volts.                                                                                                                                                                     |
|                                                     |                                 |     | RTS0 = 0 - Mixed Mode 3.3 volt operation<br>RTS0 = 1 - Normal 5 volt operation                                                                                                                                                                                       |
|                                                     |                                 |     | There is a small internal pullup resistor that is activated when the output is disabled during reset. The minimum value of this resistor at 3.3 volts is 180K.                                                                                                       |
| 81 - 9<br>52 - 72                                   | CTS1<br>CTS0                    | ı   | Clear To Send 1 and 0  The DCE asserts the CTS(1:0) to signal the associated ACE that a remote device is ready to transmit. This value is represented by bit 4 of the Modern Status Register.                                                                        |
| 32 - 48<br>31 - 47<br>30 - 46                       | DB7<br>DB6<br>DB5               | I/O | Data Bits The Data Bits are tristate, bidirectional communication lines between the WD76C30ALV and Data Bus.                                                                                                                                                         |
| 29 - 45<br>27 - 43<br>26 - 42<br>25 - 41<br>24 - 40 | DB4<br>DB3<br>DB2<br>DB1<br>DB0 |     | DB0 is the least significant bit and the first serial bit to be transmitted or received.                                                                                                                                                                             |
| 43 - 63<br>44 - 64<br>45 - 65                       | A2<br>A1<br>A0                  | l   | Address lines A2, A1, A0 Address Lines A2, A1 and A0 are used to select the registers internal to the WD76C30ALV.                                                                                                                                                    |
| 41 - 61                                             | ĪŌW                             | 1   | Input/Output Write Strobe When IOW is asserted, data is written to the Port's addressed register from the Data Bus (DB7:0). The register is addressed by Address Lines A(2:0). ACE#0, ACE#1 or the Parallel Port is selected by CS0, CS1 or CS2 respectively.        |
| 42 - 62                                             | ĪŌR                             | ı   | Input/Output Read Strobe When IOR is asserted, data is read from the Port's addressed register and placed on the Data Bus (DB7:0). The register is addressed by Address Lines A(2:0). ACE#0, ACE#1 or the Parallel Port is selected by CS0, CS1 or CS2 respectively. |
| 48 - 68                                             | CS0                             | I   | Chip Select 0 CS0 when asserted, selects serial port 0.                                                                                                                                                                                                              |
| 47 - 67                                             | CS1                             | ı   | Chip Select 1 CS1 when asserted, selects serial port 1.                                                                                                                                                                                                              |
| 46 - 66                                             | CS2                             | ı   | Chip Select 2 CS2 when asserted, selects parallel port.                                                                                                                                                                                                              |

**TABLE 2-2. SIGNAL DESCRIPTION (Continued)** 



| PIN NUMBER<br>PQFP - SQFP                                                            | MNEMONIC                                             | I/O | DESCRIPTION                                                                                                                                                                                                                                                  |
|--------------------------------------------------------------------------------------|------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 36 - 56                                                                              | RESET                                                | I   | Reset When asserted, RESET forces the WD76C30ALV into an idle mode in which all serial data activities are terminated. The IRQ MUX is forced into a non-compatible mode. The WD76C30ALV remains in the idle state until programmed to begin data activities. |
| 57 - 81<br>58 - 82<br>59 - 83<br>60 - 84<br>61 - 85<br>62 - 86<br>65 - 89<br>66 - 90 | PD7<br>PD6<br>PD5<br>PD4<br>PD3<br>PD2<br>PD1<br>PD0 | I/O | Parallel Data Port Bidirectional data port, providing parallel input and output to the parallel port.                                                                                                                                                        |
| 67 - 91                                                                              | STB 4                                                | I/O | Line Printer Strobe When not in the FPP mode, asserting STB signals the line printer to latch the data currently on the parallel port, PD(7:0).                                                                                                              |
|                                                                                      |                                                      |     | When in the FPP mode, STB indicates a read/write operation to/from the parallel port is taking place.  STB = 0 - Indicates a write to the parallel port.  STB = 1 - Indicates a read from the parallel port.                                                 |
| 68 - 92                                                                              | ĀFD ④                                                | I/O | Line Printer Autofeed  When not in the FPP mode, asserting AFD signals the line printer to autofeed continuous form paper.                                                                                                                                   |
|                                                                                      |                                                      |     | When in the FPP mode, $\overline{AFD}$ indicates a data transfer operation to/from the parallel port is taking place. $\overline{AFD} = 0 \text{ - Indicates a data transfer.}$ $\overline{AFD} = 1 \text{ - Indicates no data transfer.}$                   |
| 69 - 93                                                                              | ĪNIT ①                                               | I/O | Line Printer Initialize When asserted, INIT signals the line printer to begin an initialization routine.                                                                                                                                                     |
| 70 - 94                                                                              | SLIN 4                                               | I/O | Line Printer Select When not in the FPP mode, asserting SLIN selects the line printer.                                                                                                                                                                       |
|                                                                                      |                                                      |     | When in the FPP mode, \$\overline{SLIN}\$ indicates an address transfer operation to/from the parallel port is taking place. \$\overline{SLIN} = 0 - Indicates an address transfer. \$\overline{SLIN} = 1 - Indicates no address transfer.                   |

① This output is open drain with internal pull-up.

When not in FPP mode, these outputs are open drain with internal pull-up. When in FPP mode, these outputs are tristate buffers. They have sourcing capability of 10 mA at Voh of 2.4 volts in 3.3 volt operation.

**TABLE 2-2. SIGNAL DESCRIPTION (Continued)** 

| PIN NUMBER<br>PQFP - SQFP                                                                                           | MNEMONIC                                                                                  | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                               |
|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 71 - 95                                                                                                             | ERROR                                                                                     | I   | Line Printer Error The printer asserts ERROR to inform the parallel port of a deselect condition, PE or other error condition.                                                                                                                                                                                                            |
| 72 - 96                                                                                                             | SLCT                                                                                      | ı   | Line Printer Select The line printer asserts SLCT when it has been selected.                                                                                                                                                                                                                                                              |
| 73 - 97                                                                                                             | BUSY                                                                                      |     | Line Printer Busy The line printer asserts BUSY when it is performing an operation.                                                                                                                                                                                                                                                       |
| 74 - 98                                                                                                             | PE                                                                                        | l   | Line Printer Paper Empty The line printer asserts PE when it is out of paper.                                                                                                                                                                                                                                                             |
| 75 - 3                                                                                                              | ACK                                                                                       | l   | Line Printer Acknowledge The line printer asserts ACK to confirm that the data transfer from the WD76C30ALV to the printer was successful.                                                                                                                                                                                                |
| 4 - 16<br>5 - 17<br>6 - 18                                                                                          | MXCTL0<br>MXCTL1<br>MXCTL2                                                                | 1   | IRQ MUX Control MXCTL(0:2) are encoded select signals generated by the Western Digital System Controller for sampling the IRQ inputs.                                                                                                                                                                                                     |
| 8 - 20<br>9 - 21<br>10 - 22<br>11 - 23<br>12 - 27<br>13 - 28<br>14 - 29<br>15 - 30<br>19 - 35<br>17 - 33<br>18 - 34 | IRQ3<br>IRQ4<br>IRQ5<br>IRQ6<br>IRQ8<br>IRQ9<br>IRQ10<br>IRQ11<br>IRQ12<br>IRQ14<br>IRQ15 |     | IRQ MUX Inputs These 11 interrupt signals, along with IRQ7, RESCPU, ROM8, KBINT and A20GT, are multiplexed into IRQSET0 and IRQSET1 at a period rate defined by MXCTL(0:2).  During reset, IRQ8 determines whether pin 38/58 represents CLK287 or IOCHRDY.  IRQ8 high, pin 38/58 represents CLK287 IRQ8 low, pin 38/58 represents IOCHRDY |

TABLE 2-2. SIGNAL DESCRIPTION (Continued)

WD76C30ALV

| PIN NUMBER<br>PQFP - SQFP | MNEMONIC  | 1/0 | DESCRIPTION                                                                                                                                                                                          |
|---------------------------|-----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23 - 39                   | IRQ7/IRQ7 | I/O | Interrupt Request 7 IRQ7/IRQ7 is an input to the IRQ MUX when the WD76C30ALV is not in the Stand Alone Mode.                                                                                         |
|                           |           |     | IRQ7/IRQ7 is output as the Parallel Port Interrupt when the WD76C30ALV is in the Stand Alone Mode (refer to section 5.6, 5.7).                                                                       |
|                           |           | ,   | When operating as the Parallel Port Interrupt, IRQ7/IRQ7 is a tristate signal and must be enabled by bit 4 in the Write Control Register (refer to section 4.3).                                     |
|                           |           |     | When the Parallel Port Interrupt is PC/AT compatible, this signal is IRQ7 and is asserted at the rising edge of ACK and de-asserted at the falling edge of ACK.                                      |
|                           |           |     | When the Parallel Port is PS/2 compatible, this signal is IRQ7 and is asserted at the rising edge of ACK and de-asserted at the rising edge of IOR, while reading the Parallel Port Status Register. |
| 7 - 19                    | RESCPU    | ı   | Reset CPU The keyboard controller asserts RESCPU when the CPU should be reset.                                                                                                                       |
| 16 - 32                   | ROM8      | I   | 8-Bit ROM ROM8 is multiplexed into the IRQSET1 signal and, when asserted, indicates to the Western Digital System Controller that the system ROM is eight bits, when de-asserted it is 16 bits.      |
| - 31                      | SYSCLK    | l   | SYSTEM CLOCK SYSCLK provides synchronization timing for ZWS and IOCHRDY. Not featured in the 84-pin PQFP device.                                                                                     |
| 21 - 37                   | KBINT     | I   | Keyboard Interrupt KBINT is multiplexed into the IRQSET1 signal and indicates to the Western Digital System Controller that a keyboard interrupt is pending.                                         |

TABLE 2-2. SIGNAL DESCRIPTION (Continued)

| PIN NUMBER<br>PQFP - SQFP                                                | MNEMONIC           | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                               |  |  |
|--------------------------------------------------------------------------|--------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 20 - 36                                                                  | A20GT              | I   | Address 20 Signal A20GT is multiplexed into the IRQSET1 signal and reflects the state of the address 20 signal. This allows compatibility with the 8086 and 80286 processors when addressing memory in the 64 Kbyte boundary above 1 Mbyte.                                                                               |  |  |
| 35 - 55                                                                  | MSTRX1 ②           | 1   | Master Clock 1 The MSTRX1 signal can be driven by either a 16 MHz crystal or 48 MHz TTL oscillator.                                                                                                                                                                                                                       |  |  |
| 34 - 54                                                                  | MSTRX2 ②           | 0   | Master Clock 2 MSTRX2 is connected to the 16 MHz crystal to generate MSTRX1 for the clock generation circuitry. This pin is left disconnected if Master Clock 1 is being driven by a 48 MHz TTL oscillator.                                                                                                               |  |  |
| 38 - 58                                                                  | CLK287/<br>IOCHRDY | 0   | 80287 Clock - I/O Channel Ready Whether this pin functions as CLK287 or IOCHRDY is dependent upon the state of IRQ8 during Reset or the number of times the P38TB bit in the Clock Selection Register has been programmed a one.                                                                                          |  |  |
|                                                                          |                    |     | 80287 Clock CLK287 clock drives the 80287 coprocessor. CLK287 is programmable via the Clock Selection Register. A variety of clock frequencies and duty cycles provide compatibility with a variety of 8087 or 80287 compatible coprocessors.                                                                             |  |  |
|                                                                          |                    |     | I/O Channel Ready<br>IOCHRDY adds wait states to the AT-Bus when a Fast Parallel<br>Port device (FPP) is busy.                                                                                                                                                                                                            |  |  |
| 37 - 57                                                                  | KBCLK              | 0   | Keyboard Clock KBCLK is a 9.6 MHz clock used to drive the keyboard controller. This signal can be used to drive the WD37C65 Floppy Disk Controller for systems not using the WD76C20A Storage Controller.                                                                                                                 |  |  |
| 40 - 60                                                                  | ATCLK              | 0   | AT Clock ATCLK is a 16 MHz clock used to drive the ATCLK input to the Western Digital System Controller. AT Clock provides a fixed reference that allows the PC/AT bus state machine to run with 8 MHz compatible timing. This signal can be used to drive the Floppy Disk Controller in the WD76C20A Storage Controller. |  |  |
| ② Third overtone of 16 MHz crystal is used to generate the 48 MHz clock. |                    |     |                                                                                                                                                                                                                                                                                                                           |  |  |

**TABLE 2-2. SIGNAL DESCRIPTION (Continued)** 



WD76C30ALV SIGNAL DESCRIPTION

| PIN NUMBER<br>PQFP - SQFP              | MNEMONIC                                                                         | I/O | DESCRIPTION                                                                                                                                                                                                                                |  |
|----------------------------------------|----------------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1 - 13<br>2 - 14                       | IRQSET0<br>IRQSET1                                                               | 0   | Interrupt Request Set 0, 1 These signals are outputs of the IRQ multiplexing logic. When in the Stand Alone Mode, IRQSET0 and IRQSET1 become the tristate interrupt outputs from Serial Port 0 and 1, respectively. (Refer to section 5.6) |  |
| - 52                                   | ZWS                                                                              | 0   | Zero Wait State When operating in the FPP mode, ZWS reduces the default cycle time, thereby increasing the transfer rate for the AT bus.                                                                                                   |  |
|                                        |                                                                                  |     | ZWS is enabled by the Mode Selection Register described in section 5.5 and is not featured in the 84-pin PQFP device.                                                                                                                      |  |
| 28 - 44<br>33 - 53<br>39 - 59<br>63 87 | VSS                                                                              | i   | Ground                                                                                                                                                                                                                                     |  |
| 3 - 15                                 | VDD5                                                                             | 1   | +5 volt supply for the parallel port logic only.                                                                                                                                                                                           |  |
| 64 - 88                                | VDD                                                                              | 1   | +3.3 volt or +5 volt supply for the core logic.                                                                                                                                                                                            |  |
| 22 - 38                                | VDD3                                                                             | ı   | +3.3 volt or +5 volt supply for the I/O ring.                                                                                                                                                                                              |  |
| - 3                                    | ③ Pins 1, 2, 24-26, 49-51, 75-78, 99, 100 of the SQFP package are not connected. |     |                                                                                                                                                                                                                                            |  |

TABLE 2-2. SIGNAL DESCRIPTION (Continued)

# 3.0 SERIAL PORT REGISTERS

The WD76C30ALV contains two serial ports, therefore, the following registers exist in duplicate, one per port.

#### 3.1 SERIAL PORT REGISTER ADDRESSING

# 3.1.1 Chip Select (CSO, CS1)

When  $\overline{CS0}$  is low, registers for serial port 0 can be accessed, and when  $\overline{CS1}$  is low, registers for serial port 1 can be accessed. No more than one  $\overline{CS}$  ( $\overline{CS0}$ ,  $\overline{CS1}$ , or  $\overline{CS2}$ ) should ever be low at any time, unless all three are low for Sleep Mode.

#### Power Down Reset:

In the Parallel Port, asserting Mode Selection Register

bit 3 (PUD) described in section 5.5, causes the ACE to reset to the condition listed in Table 3-2.

#### Software Reset:

A software reset is performed by writing to the Divisor Latches, forcing the transmitter and receiver to an idle mode. Registers are not reset by this operation. Prior to enabling interrupts, the LSR and RBR registers should be read to clear out any data, returning them to a known state without resetting the system.

Chip Select  $(\overline{CSO}, \overline{CS1})$  and register select (A0, A1, A2) signals must be stable for the duration of a read or write operation.

# 3.1.2 Register Select (A0, A1, A2)

To select a register for read or write operation, see Table 3-1.

#### NOTE

Divisor Latch Access Bit (DLAB) is the MSB of the Line Control Register. DLAB must be programmed high (logic 1) by the system software to access the Baud Rate Generator Divisor Latches.

| DLAB   | A2 | <b>A</b> 1 | A0     | REGISTER                                                                  |  |  |  |
|--------|----|------------|--------|---------------------------------------------------------------------------|--|--|--|
| 0<br>0 | 0  | 0          | 0<br>0 | Receiver Buffer Register (read) Transmitter Holding Register (write)      |  |  |  |
| 0      | 0  | 0          | 1      | Interrupt Enable Register                                                 |  |  |  |
| X      | 0  | 1 1        | 0      | Interrupt Identification Register (read)<br>FIFO Control Register (write) |  |  |  |
| x      | 0  | 1          | 1      | Line Control Register                                                     |  |  |  |
| ×      | 1  | 0          | 0      | Modem Control Register                                                    |  |  |  |
| ×      | 1  | 0          | 1      | Line Status Register (read only)                                          |  |  |  |
| x      | 1  | 1          | 0      | Modem Status Register                                                     |  |  |  |
| ×      | 1  | 1          | 1      | Scratch Pad Register                                                      |  |  |  |
| 1      | 0  | 0          | 0      | Divisor Latch Register (least significant byte)                           |  |  |  |
| 1      | 0  | 0          | 1      | Divisor Latch Register (most significant byte)                            |  |  |  |

**TABLE 3-1. REGISTER ADDRESSING** 



#### 3.2 ACE OPERATIONAL DESCRIPTION

#### 3.2.1 Master Reset

Asserting RESET on pin 36/56 causes the ACE to reset to the condition listed in Table 3-2.

# 3.2.2 ACE Accessible Registers

The system programmer has access to any of the registers as summarized in Table 3-3. For individual register descriptions, refer to the following pages under register heading.

| REGISTER/SIGNAL                               | RESET CONTROL                                                                       | RESET STATE                                                                                |
|-----------------------------------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| Receiver Buffer Register                      | First Word Received                                                                 | Data                                                                                       |
| Transmitter Holding Register                  | Writing into the Transmitter Holding Register                                       | Data                                                                                       |
| Interrupt Enable Register                     | Master Reset or PUD = 1                                                             | All Bits Low (0:3 forced and 4:7 permanent)                                                |
| Interrupt Identification Register             | Master Reset or PUD = 1                                                             | Bit 0 is High and Bits 1:3; 6<br>and 7 are forced Low. Bits 4<br>and 5 are Permanently Low |
| Line Control Register                         | Master Reset or PUD = 1                                                             | All Bits Low                                                                               |
| Modem Control Register                        | Master Reset or PUD = 1                                                             | All Bits Low                                                                               |
| Line Status Register                          | Master Reset or PUD = 1                                                             | All Bits Low, except Bits 5 and 6 are High                                                 |
| Modem Status Register                         | Master Reset or PUD = 1                                                             | Bits 0:3 Low,                                                                              |
| -                                             | Modem Signal Inputs                                                                 | Bits 4:7 at Input Signal                                                                   |
| Divisor Latch (low order byte)                | Writing into the Latch                                                              | Data                                                                                       |
| Divisor Latch (high order byte)               | Writing into the Latch                                                              | Data                                                                                       |
| SOUT                                          | Master Reset or PUD = 1                                                             | High                                                                                       |
| RTS                                           | Master Reset or PUD = 1                                                             | High                                                                                       |
| DTR                                           | Master Reset or PUD = 1                                                             | High                                                                                       |
| RCVR FIFO Counter                             | MR or FCR1• FCR0 or $\Delta$ FCR0 or PUD = 1                                        | All Bits Low                                                                               |
| XMIT FIFO Counter                             | MR or FCR2 • FCR0 or $\Delta$ FCR0 or PUD = 1                                       | All Bits Low                                                                               |
| FIFO CONTROL                                  | Master Reset or PUD = 1                                                             | All Bits Low                                                                               |
| D(7:0) Data Bus Lines                         | In Tristate Mode,                                                                   | Tristate                                                                                   |
| •                                             | Unless IOR = Low                                                                    | Data (ACE to CPU)                                                                          |
| Address Selection Register                    | Master Reset                                                                        | All Bits Low                                                                               |
| Clock Selection Register                      | Master Reset                                                                        | All Bits Low                                                                               |
| CLK Disable Register                          | Master Reset                                                                        | All Bits Low                                                                               |
| Serial Port Interrupt<br>Selection Register   | Master Reset                                                                        | All Bits Low                                                                               |
| Serial Port Interrupt<br>Selection Register   | Master Reset                                                                        | All Bits Low                                                                               |
| Parallel Port Interrupt<br>Selection Register | Master Reset                                                                        | All Bits Low                                                                               |
| Mode Selection Register                       | Master Reset                                                                        | All Bits Low                                                                               |
| Parallel Port Control                         | Master Reset or PUD = 1                                                             | Bits 7:6 High, Bits 5:0 Low                                                                |
| Parallel Port Data                            | Master Reset or PUD = 1                                                             | All Bits Low                                                                               |
| Parallel Port Status                          | None                                                                                |                                                                                            |
| SLIN, INIT, AFD, STB,                         | Master Reset or PUD = 1                                                             | High, Low, High, High                                                                      |
|                                               | * Reset disables the Stand Alone Mode * PUD is bit 3 of the Mode Selection Register |                                                                                            |

TABLE 3-2. RESET CONTROL OF REGISTERS AND PINOUT SIGNALS

|           |                                     | -                                    | DECISTED ADDI                                                                 | DECC @                                  |                                               |                                          |
|-----------|-------------------------------------|--------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------|-----------------------------------------------|------------------------------------------|
|           | DLAB = 0<br>A(2:0) = 0<br>Read Only | DLAB = 0<br>A(2:0) = 0<br>Write Only | DLAB = 0<br>A(2:0) = 1                                                        | DLAB = X<br>A(2:0) = 2<br>Read Only     | DLAB = X<br>A(2:0) = 2<br>Write Only          | DLAB = X<br>A(2:0) = 3                   |
|           |                                     |                                      | REGISTER TI                                                                   | TLE                                     |                                               |                                          |
| Bit<br>No |                                     | Transmitter<br>Holding<br>Register   | Interrupt<br>Enable<br>Register                                               | Interrupt<br>Identification<br>Register | FIFO Control<br>Register                      | Line<br>Control<br>Register              |
| 0         | Data Bit 0                          | Data Bit 0                           | Enable<br>Received<br>Data<br>Available<br>Interrupt<br>(ERBFI)               | "0" if<br>Interrupt<br>Pending<br>(IP)  | FIFO<br>Enable<br>(FEWO)                      | Word Length<br>Select Bit 0<br>(WLS0)    |
| 1         | Data Bit 1                          | Data Bit 1                           | Enable<br>Transmitter<br>Holding<br>Register<br>Empty<br>Interrupt<br>(ETBEI) | Interrupt<br>ID Bit 1<br>(IID)          | Rcvr<br>FIFO<br>Reset<br>(RFR)                | Word Length<br>Select Bit<br>1 (WLS1)    |
| 2         | Data Bit 2                          | Data Bit 2                           | Enable<br>Receiver<br>Line Status<br>Interrupt<br>(ERLSI)                     | Interrupt<br>ID Bit 2<br>(IID)          | Transmitter<br>FIFO<br>Reset<br>(TFR)         | Number of<br>Stop Bits<br>(STB)          |
| 3         | Data Bit 3                          | Data Bit 3                           | Enable<br>Modem<br>Status<br>Interrupt<br>(EDSSI)                             | Interrupt<br>ID Bit 3<br>(IID) ①        | Not<br>Used                                   | Parity<br>Enable<br>(PEN)                |
| 4         | Data Bit 4                          | Data Bit 4                           | 0                                                                             | 0                                       | Reserved                                      | Even<br>Parity<br>Select<br>(EPS)        |
| 5         | Data Bit 5                          | Data Bit 5                           | 0                                                                             | 0                                       | Reserved                                      | Stick Parity<br>(STP)                    |
| 6         | Data Bit 6                          | Data Bit 6                           | 0                                                                             | FIFO<br>Enabled ①<br>(FERO)             | Rcvr FIFO<br>Trigger Level<br>(LSB)(RFTL)     | Set Break<br>Control<br>(SBR)            |
| 7         | Data Bit 7                          | Data Bit 7                           | 0                                                                             | FIFO<br>Enabled ①<br>(FERO)             | Rcvr FIFO<br>Trigger Level<br>(MSB)<br>(RFTL) | Divisor<br>Latch<br>Access Bit<br>(DLAB) |
| 1         | These bits are 0 in C               | haracter Mode.                       | ② See Table 3-1                                                               |                                         |                                               |                                          |

TABLE 3-3. ACCESSIBLE WD76C30ALV SERIAL PORT REGISTERS



|                |                                    |                                                    | GISTER ADDF                                          |                            |                           |                           |  |  |  |  |  |  |
|----------------|------------------------------------|----------------------------------------------------|------------------------------------------------------|----------------------------|---------------------------|---------------------------|--|--|--|--|--|--|
|                | DLAB = X $A(2:0) = 4$              | DLAB = X<br>A(2:0) = 5                             | DLAB = X<br>A(2:0) = 6                               | DLAB = X<br>A(2:0) = 7     | DLAB = 1<br>A(2:0) = 0    | DLAB = 1<br>A(2:0) = 1    |  |  |  |  |  |  |
| REGISTER TITLE |                                    |                                                    |                                                      |                            |                           |                           |  |  |  |  |  |  |
| Bit<br>No.     | Modem<br>Control<br>Register       | Line<br>Status<br>Register                         | Modem<br>Status<br>Register                          | Scratch<br>Pad<br>Register | Divisor<br>Latch<br>(LSB) | Divisor<br>Latch<br>(MSB) |  |  |  |  |  |  |
| 0              | Data<br>Terminal<br>Ready<br>(DTR) | Data<br>Ready<br>(DR)                              | Delta<br>Clear to<br>Send<br>(DCTS)                  | Bit 0                      | Bit 0                     | Bit 8                     |  |  |  |  |  |  |
| 1              | Request<br>to Send<br>(RTS)        | Overrun<br>Error<br>(OE)                           | Delta<br>Data Set<br>Ready<br>(DDSR)                 | Bit 1                      | Bit 1                     | Bit 9                     |  |  |  |  |  |  |
| 2              | Not<br>Connected<br>(NC)           | Parity<br>Error<br>(PE)                            | Trailing<br>Edge Ring<br>Indicator<br>(TERI)         | Bit 2                      | Bit 2                     | Bit 10                    |  |  |  |  |  |  |
| 3              | Interrupt<br>(Int)                 | Framing<br>Error<br>(FE)                           | Delta<br>Receive<br>Line Signal<br>Detect<br>(DRLSD) | Bit 3                      | Bit 3                     | Bit 11                    |  |  |  |  |  |  |
| 4              | Loop                               | Break<br>Interrupt<br>(BI)                         | Clear to<br>Send<br>(CTS)                            | Bit 4                      | Bit 4                     | Bit 12                    |  |  |  |  |  |  |
| 5              | 0                                  | Transmitter<br>Holding<br>Register<br>Empty (THRE) | Data Set<br>Ready<br>(DSR)                           | Bit 5                      | Bit 5                     | Bit 13                    |  |  |  |  |  |  |
| 6              | 0                                  | Transmitter<br>Empty<br>(TEMT)                     | Ring<br>Indicator<br>(RI)                            | Bit 6                      | Bit 6                     | Bit 14                    |  |  |  |  |  |  |
| 7              | 0                                  | Error in<br>RCVR<br>FIFO ①<br>(EIRF)               | Received<br>Line Signal<br>Detect<br>(RLSD)          | Bit 7                      | Bit 7                     | Bit 15                    |  |  |  |  |  |  |

TABLE 3-3. ACCESSIBLE WD76C30ALV SERIAL PORT REGISTERS (Continued)

#### 3.3 LINE CONTROL REGISTER

The Line Control Register provides control over the word length, number of Stop Bits, Parity, Break Control and selection of the Receiver Buffer, Transmitter Holding Register and Interrupt Enable Register.

Address A(2:0) = 3, DLAB = X - Read and Write

| 7    | 6   | 5   | 4   | 3   | 2   | 1    | 0    |
|------|-----|-----|-----|-----|-----|------|------|
| DLAB | SBR | STP | EPS | PEN | STB | WLS1 | WLS0 |
|      |     |     |     |     |     |      |      |

| Signal<br>Name |  |  |  |  |  | Default After<br>Master Reset |  |
|----------------|--|--|--|--|--|-------------------------------|--|
| All signals    |  |  |  |  |  | 0                             |  |

### Bit 7 - DLAB, Divisor Latch Access

DLAB = 0 -

Access the Receiver Buffer, Transmitter Holding Register or Interrupt Enable Register.

DLAB = 1 -

Access the Divisor Latches of the Baud Rate Generator during a Read or Write operation.

#### Bit 6 - SBR. Set Break Control

The SBR feature enables the CPU to alert a terminal in a computer communications system.

SBR = 0 -

Serial Output (SOUT) follows the output of the transmitter.

SBR = 1 -

The Serial Output (SOUT) is forced to the Spacing (logic 0) State and remains there (until reset by a low-level SBR), regardless of other transmitter activity.

#### Bit 5 - STP, Stick Parity

STP = 0 -

When parity is enabled by PEN (bit 3), it is represented as indicated by the state of EPS (bit 4).

STP = 1 -

When parity is enabled by PEN, the Parity bit is transmitted and then detected by the receiver in the opposite state indicated by EPS.

# Bit 4 - EPS, Even Parity Select

EPS = 0 -

When PEN (bit 3) equals 1 and STP equals 0, an odd number of logic 1's are transmitted or checked in the data word bits and Parity bit.

EPS = 1 -

When PEN equals 1 and STP equals 0, an even number of bits are transmitted or checked.

## Bit 3 - PEN, Parity Enable

PEN = 0 -

No parity is generated or checked.

PEN = 1 -

Parity is generated on transmitted data or checked on received data between the last data word bit and Stop bit of the serial data. The Parity bit is used to produce an even or odd number of 1's when the data word bits and the Parity bit are summed.

# Bit 2 - STB, Number Of Stop Bits

This bit specifies the number of Stop Bits in each transmitted serial character.

STB = 0 -

One Stop Bit is generated in the transmit data.

STB = 1 -

When WLS1 and WLS0 (bits 1 and 0) select a 5-bit word length, 1-1/2 Stop bits are generated.

When WLS1 and WLS0 select a 6, 7 or 8-bit word length, two Stop bits are generated.

# Bits (1:0) - WLS1, WLS0, Word Length Select

WLS1 and WLS0 specify the number of bits in each transmitted or received serial character.

| WLS1 | WLS0 | Word Length |
|------|------|-------------|
| 0    | 0    | 5 Bits      |
| 0    | 1    | 6 Bits      |
| 1    | 0    | 7 Bits      |
| 1    | 1    | 8 Bits      |



WD76C30ALV SERIAL PORT REGISTERS

# 3.4 ACE PROGRAMMABLE BAUD RATE GENERATOR

The ACE contains a programmable Baud Rate Generator with a programmable input clock of 1.843 MHz, 3.0 MHz or 8 MHz clocks, as well as a 48 MHz input for test purposes. The output frequency of the Baud Generator is 16 times the baud rate. Two 8-bit latches store the divisor in a 16-bit binary format. These Divisor Latches must be loaded during initialization in order to insure desired operation of the Baud Rate Generator. Upon loading either of the Divisor Latches, a 16-bit Baud counter is immediately loaded. This prevents long counts on initial load. Loading of either divisor Latch forces the Transmitter and Receiver into the Idle Mode. The transmitter does not enter the Idle Mode until after the character in the shift register has been transmitted. It may take up to eight input clocks after loading either divisor latch before the new baud rate becomes effective

Tables 3-4, 3-5 and 3-6 illustrate the use of the Baud Generator with three different driving frequencies. One is referenced to a 1.8432 MHz clock, another is a 3.072 MHz clock and the third is an 8.0 MHz clock.

#### NOTE

The maximum operating frequency of the Baud Rate Generator is 8.0 MHz.

The data rate should never be greater than 512 Kbaud.

| DESIRED<br>BAUD<br>RATE | DIVISOR USED<br>TO GENERATE<br>16 TIMES CLOCK | PERCENT ERROR<br>DIFFERENCE BETWEEN<br>DESIRED AND ACTUAL |
|-------------------------|-----------------------------------------------|-----------------------------------------------------------|
| 50                      | 2304                                          |                                                           |
| 75                      | 1536                                          | <del>-</del>                                              |
| 110                     | 1047                                          | 0.026                                                     |
| 134.5                   | 857                                           | 0.058                                                     |
| 150                     | 768                                           | _                                                         |
| 300                     | 384                                           | _                                                         |
| 600                     | 192                                           |                                                           |
| 1200                    | 96                                            | <del>_</del>                                              |
| 1800                    | 64                                            |                                                           |
| 2000                    | 58                                            | 0.690                                                     |
| 2400                    | 48                                            | _                                                         |
| 3600                    | 32                                            | <del>-</del>                                              |
| 4800                    | 24                                            | _                                                         |
| 7200                    | 16                                            | _                                                         |
| 9600                    | 12                                            | _                                                         |
| 19200                   | 6                                             | <del>-</del>                                              |
| 38400                   | 3                                             | <u> </u>                                                  |
| 56000                   | 2                                             | 2.860                                                     |

TABLE 3-4. BAUD RATES USING 1.8432 MHz CLOCK

| DESIRED<br>BAUD<br>RATE | DIVISOR USED<br>TO GENERATE<br>16 TIMES CLOCK | PERCENT ERROR<br>DIFFERENCE BETWEEN<br>DESIRED AND ACTUAL |
|-------------------------|-----------------------------------------------|-----------------------------------------------------------|
| 50                      | 3840                                          |                                                           |
| 75                      | 2560                                          | <del></del>                                               |
| 110                     | 1745                                          | 0.026                                                     |
| 134.5                   | 1428                                          | 0.034                                                     |
| 150                     | 1280                                          | <del></del>                                               |
| 300                     | 640                                           | <del>_</del>                                              |
| 600                     | 320                                           |                                                           |
| 1200                    | 160                                           |                                                           |
| 1800                    | 107                                           |                                                           |
| 2000                    | 96                                            | <del>_</del>                                              |
| 2400                    | 80                                            | <del>_</del>                                              |
| 3600                    | 53                                            | 0.628                                                     |
| 4800                    | 40                                            |                                                           |
| 7200                    | 27                                            | 1.230                                                     |
| 9600                    | 20                                            | <del>-</del>                                              |
| 19200                   | 10                                            | <del>_</del>                                              |
| 38400                   | 5                                             | <del>-</del>                                              |
| 56000                   | 3                                             | 14.285                                                    |

TABLE 3-5. BAUD RATES USING 3.072 MHz CLOCK

| DESIRED<br>BAUD<br>RATE | DIVISOR USED<br>TO GENERATE<br>16 TIMES CLOCK | PERCENT ERROR<br>DIFFERENCE BETWEEN<br>DESIRED AND ACTUAL |
|-------------------------|-----------------------------------------------|-----------------------------------------------------------|
| 50                      | 10000                                         |                                                           |
| 75                      | 6667                                          | 0.005                                                     |
| 110                     | 4545                                          | 0.010                                                     |
| 134.5                   | 3717                                          | 0.013                                                     |
| 150                     | 3333                                          | 0.010                                                     |
| 300                     | 1667                                          | 0.020                                                     |
| 600                     | 833                                           | 0.040                                                     |
| 1200                    | 417                                           | 0.080                                                     |
| 1800                    | 277                                           | 0.080                                                     |
| 2000                    | 250                                           | <del>_</del>                                              |
| 2400                    | 208                                           | 0.160                                                     |
| 3600                    | 139                                           | 0.080                                                     |
| 4800                    | 104                                           | 0.160                                                     |
| 7200                    | 69                                            | 0.644                                                     |
| 9600                    | 52                                            | 0.160                                                     |
| 19200                   | 26                                            | 0.160                                                     |
| 38400                   | 13                                            | 0.160                                                     |
| 56000                   | 9                                             | 0.790                                                     |
| 128000                  | 4                                             | 2.344                                                     |
| 256000                  | 2                                             | 2.344                                                     |
| 512000                  | 1                                             | 2.344                                                     |

TABLE 3-6. BAUD RATES USING 8.0 MHz CLOCK



#### 3.5 LINE STATUS REGISTER

The Line Status Register provides status information to the CPU concerning the data transfer.

Address A(2:0) = 5, DLAB = X - Read

| 7    | 6    | 5    | 4  | 3  | 2  | 1  | 0  |
|------|------|------|----|----|----|----|----|
| EIRF | TEMT | THRE | ВІ | FE | PE | OE | DR |
|      |      |      |    |    |    |    |    |

| Signa<br>Name    | al<br>e |  |  |  |  |  |  | Default After<br>Master Reset |
|------------------|---------|--|--|--|--|--|--|-------------------------------|
| EIRF             |         |  |  |  |  |  |  | 0                             |
| TEM <sup>-</sup> | Γ       |  |  |  |  |  |  | 1                             |
| THRE             | Ξ       |  |  |  |  |  |  | 1                             |
| BI               |         |  |  |  |  |  |  | 0                             |
| FE               |         |  |  |  |  |  |  | 0                             |
| PΕ               |         |  |  |  |  |  |  | 0                             |
| OE               |         |  |  |  |  |  |  | 0                             |
| DR               |         |  |  |  |  |  |  | 0                             |

#### Bit 7 - EIRF, Error in RCVR FIFO

EIRF = 0 -

When in Character Mode, EIRF is always 0.

When in FIFO Mode, a 0 indicates no error in the RCVR.

**EIRF = 1 -**

There is at least one parity error, framing error or break indication in the FIFO. EIRF is set to 0 when the Line Status Register is read and there are no additional errors in the FIFO.

#### Bit 6 - TEMT, Transmitter Empty

TEMT = 0 -

When in the Character Mode, at least one byte has been written into the Transmitter Holding Register.

When in the FIFO Mode, at least one byte has been written into the XMIT FIFO.

TEMT = 1 -

When in the Character Mode, the Transmitter Holding Register and Transmitter Shift Register are idle (empty).

In the FIFO Mode, the XMIT FIFO and XMIT Shift Registers are empty.

# Bit 5 - THRE, Transmitter Holding Register Empty

#### **Character Mode:**

THRE indicates that the ACE is ready to accept a new character for transmission. THRE also causes the ACE to issue an interrupt to the CPU when the Transmit Holding Register Empty interrupt enable is set high.

THRE = 0 -

The CPU has loaded the Transmitter Holding Register.

THRE = 1 -

A character has been transferred from the Transmitter Holding Register into the Transmitter Shift Register.

#### FIFO Mode:

#### Normally

THRE responds immediately when the XMIT FIFO is emptied or when the first character is written into the XMIT FIFO.

The first transmitter interrupt after changing the first bit of FIFO Control Register will be immediate if the Transmit Holding Register Interrupt is enabled.

#### Exception

The Transmitter FIFO empty indications are delayed one character time, minus the last Stop Bit time, whenever the Transmitter FIFO is empty and there have not been at least two characters in Transmitter FIFO at the same time since the last time that Transmitter FIFO was empty.

THRE = 0 -

At least one character has been written into the XMIT FIFO.

THRE = 1 -

The XMIT FIFO is empty.

# Bit 4 - BI, Break Interrupt

BI indicates that the received character is a Break.

BI = 0 -

The CPU read the contents of the Line Status Register. Restarting after a break is received requires the SIN pin to be high for at least one half bit time.

BI = 1 -

When in the Character Mode, the received data input has been held in the Spacing (Logic 0) state for longer than a full word transmission time (that is, the total time of Start Bit + data bits + Parity + Stop Bits).

When in FIFO Mode, BI is associated to the particular character in the FIFO, and is set when the associated character is in the top of the FIFO.

# Bit 3 - FE, Framing Error

FE indicates that the received character did not have a valid Stop Bit.

FE = 0 -

The CPU read the contents of the Line Status Register.

FE = 1 -

In the Character Mode, the Stop Bit following the last data bit or parity bit was detected as a zero bit (Spacing Level).

In the FIFO Mode, an FE is associated with a particular character in the FIFO and is set when the associated character is at the top of the FIFO.

# Bit 2 - PE, Parity Error

PE indicates that the received data character does not have the correct even or odd parity, as selected by the even-parity-select bit.

PE = 0 -

The CPU read the contents of the Line Status Register.

PE = 1 -

In the Character Mode, a parity error has been detected.

In the FIFO Mode, a parity error is associated with a particular character in the FIFO, and PE is set when the associated character is at the top of the FIFO.

# Bit 1 - OE, Overrun Error

OE indicates that an Overrun Error occurred.

OE = 0 -

The CPU read the contents of the Line Status Register.

OE = 1 -

In the Character Mode, the data in the Receiver Buffer Register was not read by the CPU before the next character was transferred into the Receiver Buffer Register. This destroyed the previous character.

When in FIFO Mode, an OE occurs after the RCVR FIFO is full and the Receiver Shift Register has completely received the next character. An OE is indicated to the CPU as soon as it happens. The character in the shift register will be written over but nothing will be transferred to the FIFO.

# Bit 0 - DR, Receiver Data Ready

DR = 0 -

In the Character Mode, the CPU read the data in the Receiver Buffer Register.

In the FIFO Mode, the receiver FIFO is empty.

DR = 1 -

In the Character Mode, a complete incoming character has been received and transferred into the Receiver Buffer Register.

In the FIFO Mode, a complete incoming character has been received and transferred into the RCVR FIFO.

#### NOTE

Bits 4 through 1 are the error conditions that produce a Receiver Line Status interrupt whenever any of the corresponding conditions are detected and Receiver Line Status interrupt is enabled. All bits of the Line Status Register, except bit 7, can be set or reset by writing to the register.



WD76C30ALV SERIAL PORT REGISTERS

# 3.6 INTERRUPT IDENTIFICATION REGISTER

The ACE has an interrupt capability that allows for complete flexibility in interfacing with all popular microprocessors presently available. In order to provide minimum software overhead during data character transfers, the ACE prioritizes interrupts into four levels. Listed according to their priority the four levels of interrupt conditions are:

Receiver Line Status Received Data Ready Transmitter Holding Register Empty Modem Status

Information indicating that a prioritized interrupt is pending and source of that interrupt is stored in the Interrupt Identification Register (IIR).

The IIR, when addressed during chip-select time, freezes the highest priority interrupt pending and no other interrupts are acknowledged until the particular interrupt is serviced by the CPU. Bits (3:0) are further described in Table 3-7.

Address A(2:0) = 2, DLAB = X - Read only

| 7  | 6  | 5 | 4 | 3 | 2   | 1 | 0  |
|----|----|---|---|---|-----|---|----|
| FE | RO | 0 | 0 |   | IID |   | IP |
|    |    |   |   |   |     |   |    |

| Signal<br>Name |  |  |  |  |  |  | Default After<br>Master Reset |
|----------------|--|--|--|--|--|--|-------------------------------|
| <b>FERO</b>    |  |  |  |  |  |  | . 00                          |
| IID .          |  |  |  |  |  |  | . 000                         |
| ĪP             |  |  |  |  |  |  | 1                             |

# Bits (7:6) - FERO, FIFO Enable

The FERO bits identify whether the FIFO Control Register bit 0, has placed the device in the Character Mode or FIFO Mode.

FERO = 00 -

The device is in the Character Mode

FERO = 11-

The device is in the FIFO Mode.

Bits (5:4) - These bits are always logic 0.

Bits (3:1) - IID, Interrupt ID

The IID bits identify the highest priority interrupt pending (see Table 3-7).

Bit 0 - IP, Interrupt Pending

The  $\overline{\text{IP}}$  bit can be used in either a hardwired prioritized or polled environment to indicate whether an interrupt is pending.

ÎP = 0 -

An interrupt is pending and the IIR contents may be used as a pointer to the appropriate interrupt service routine.

ĪP = 1 -

No interrupt is pending and polling (if used) continues.

| INTER | RUPT ID<br>REGIS | ENTIFIC<br>TER | ATION       |                   | INTERRUPT S                                 | ET AND RESET FU                                                                                                                                     | NCTIONS                                                                                            |
|-------|------------------|----------------|-------------|-------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| Bit 3 | IID<br>Bit 2     | Bit 1          | IP<br>Bit 0 | Priority<br>Level | Interrupt<br>Flag                           | Interrupt<br>Source                                                                                                                                 | Interrupt<br>Reset Control                                                                         |
| 0     | 0                | 0              | 1           |                   | None                                        | None                                                                                                                                                |                                                                                                    |
| 0     | 1                | 1              | 0           | Highest           | Receiver<br>Line Status                     | Overrun Error<br>or Parity Error<br>or Framing Error<br>or Break Interrupt                                                                          | Reading the<br>Line Status<br>Register                                                             |
| 0     | 1                | 0              | 0           | Second            | Received Data<br>Available                  | Receiver Data<br>Available                                                                                                                          | Reading the<br>Receiver Buffer<br>Register or FIFO<br>dropping below<br>the trigger level          |
| 1     | 1                | 0              | 0           | Second            | Character<br>Timeout<br>Identification      | No Characters have been input or removed from RCVR FIFO during the last 4 character times, and at least one character occupies it during this time. | Reading the<br>Receiver Buffer<br>Register                                                         |
| 0     | 0                | 1              | 0           | Third             | Transmitter<br>Holding<br>Register<br>Empty | Transmitter<br>Holding<br>Register<br>Empty                                                                                                         | Reading the IIR Register (if source of interrupt) or Writing into the Transmitter Holding Register |
| 0     | 0                | 0              | 0           | Fourth            | Modem<br>Status                             | Clear to Send<br>or Data Set or<br>Ring Indicator<br>or Received Line<br>Signal Detect                                                              | Reading the<br>Modem Status<br>Register                                                            |

**TABLE 3-7. INTERRUPT CONTROL FUNCTIONS** 

#### 3.7 INTERRUPT ENABLE REGISTER

When INT (bit 3 of Modem Control Register) is a logic 1, the Interrupt Enable Register controls the selection of the four interrupt sources of the ACE, making it possible to separately activate the device's internal Interrupt signals.

It is possible to disable the entire interrupt system, or selected interrupts by configuring bits three though zero of the Interrupt Enable Register.

Disabling the interrupt system inhibits the Interrupt Identification Register and the active internal interrupt signal. All other system functions operate in their normal manner, including the setting of the Line Status and Modem Status Registers.

Address A(2:0) = 1, DLAB = 0 - Read and Write

| 7 | 6 | 5 | 4 | 3     | 2     | 1     | 0     |
|---|---|---|---|-------|-------|-------|-------|
| 0 | 0 | 0 | 0 | EDSSI | ERLSI | ETBEI | ERBFI |
|   |   |   |   |       |       |       |       |

| Signal<br>Name |  |  |  |  |  | Default After<br>Master Reset |
|----------------|--|--|--|--|--|-------------------------------|
| All signals    |  |  |  |  |  | 0                             |

Bits (7:4) - These four bits are always set to 0 by the hardware.

Bit 3 - EDSSI. Enable Modem Status Interrupt

EDSSI = 0 -

Disables the Modem Status Interrupt.

EDSSI = 1 -

Enables the Modern Status Interrupt.

Bit 2 - ERLSI, Enable Receiver Line Status Interrupt

ERLSI = 0 -

Disables the Receiver Line Status Interrupt.

**ERLSI = 1 -**

Enables the Receiver Line Status Interrupt.

Bit 1 - ETBEI, Enable Transmitter Holding Register Empty Interrupt

ETBEI = 0 -

Disables the Transmitter Holding Register Empty Interrupt.

ETBEI = 1 -

Enables the Transmitter Holding Register Empty Interrupt.

Bit 0 - ERBFI, Enable Received Data Available Interrupt

ERBFI = 0 -

Disables the Received Data Available Interrupt.

ERBFI = 1 -

Enables the Received Data Available Interrupt.

#### 3.8 SCRATCH PAD REGISTER

This 8-bit register does not control or report status on any part of the ACE. It can be used by the programmer as a general purpose register.

Address A(2:0) = 7, DLAB = X - Read and Write

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
|   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |

| Signal<br>Name |  |  |  |  |  | Default After<br>Master Reset |
|----------------|--|--|--|--|--|-------------------------------|
| All signals    |  |  |  |  |  | . None                        |

# 9

### 3.9 FIFO CONTROL REGISTER

The FIFO Control Register is used to enable the FIFO Mode, clear FIFOs, set the RCVR FIFO trigger levels and select the mode of DMA signaling.

Address A(2:0) = 2, DLAB = X, Write only

| 7  | 6  | 5    | 4     | 3           | 2   | 1   | 0    |
|----|----|------|-------|-------------|-----|-----|------|
| RF | TL | Rese | erved | Not<br>Used | TFR | RFR | FEWO |

| Signal<br>Name |  |  |  | Default After<br>Master Reset |
|----------------|--|--|--|-------------------------------|
| All signals    |  |  |  | 0                             |

### Bits (7:6) - RFTL, RCVR FIFO Trigger Level

RFTL controls the trigger level of the Received Data Available Interrupt.

RFTL

7

6 Trigger Level (bytes)

0 0 - 01

0 1 - 04

1 0 - 08 1 1 - 14

**Bits (5:4) -** Reserved for future use and should be programmed to zeros.

#### Bit 3 - Not Used

In the WD16C550 this is the DMS bit.

#### Bit 2 - TFR. Transmitter FIFO Reset

Writing a one to TFR clears all characters from the XMIT Error FIFO and resets its counters and this bit to 0. The shift register and XMIT FIFO are not cleared.

#### Bit 1 - RFR, Receiver FIFO Reset

Writing a one to RFR clears all characters from the RCVR Error FIFO and resets its counters and this bit to 0. The shift register and RCVR FIFO are not cleared.

# Bit 0 - FEWO, FIFO Enable

FEWO = 0 -

XMIT and RCVR FIFOs are disabled

FEWO = 1 -

XMIT and RCVR FIFOs are enabled. When changing from Character Mode to FIFO Mode, data in the FIFOs does

not automatically clear. Setting or resetting FEWO clears all characters from the RCVR Error FIFO and resets the XMIT and RCVR FIFO counters to 0. FEWO must be set to 1 before setting TFR and RFR or they will not be programmed. As illustrated by the following boolean equation, FEWO along with SP\_FIFO in the Mode Selection Register determine whether the Character Mode or FIFO Mode is selected.

Character Mode = FEWO + SP\_FIFO FIFO Mode = FEWO • SP\_FIFO

#### 3.10 MODEM CONTROL REGISTER

The Modem Control Register controls the interface with the Modem, data set or a peripheral device emulating a Modem.

Address A(2:0) = 4, DLAB = X - Read and Write

| 7 | 6 | 5 | 4    | 3   | 2  | 1   | 0   |
|---|---|---|------|-----|----|-----|-----|
| 0 | 0 | 0 | LOOP | INT | NC | RTS | DTR |
|   |   |   | i    |     |    |     |     |

| Signal<br>Name |  |  |  |  |  | Default After<br>Master Reset |
|----------------|--|--|--|--|--|-------------------------------|
| All signals    |  |  |  |  |  | . 0                           |

Bits (7:5) - These three bits are always set to 0 by the hardware.

# Bit 4 - LOOP, Loopback Mode

This bit provides a loopback feature for diagnostic testing of the ACE. Selecting the Loopback Mode results in the following setup (Refer to Figure 3-1):

- The transmitter Serial Output (SOUT) is set to a logic 1 (high) state.
- The receiver Serial Input (SIN) is disconnected.
- The output of the Transmitter Shift Register is "looped back" into the Receiver Shift Register input.





FIGURE 3-1. INTERRUPT SIGNAL LOGIC

The four Modem Control Inputs (CTS, DSR, RLSD and RI) are disconnected, and the Modem Control Register bits (3:0) are internally connected to the four Modem Control inputs.

While in the Stand Alone and Loopback Mode, the IRQSET outputs are tristated (see Figure 3-1). In the Loopback Mode, data that is transmitted is immediately received. This feature allows the processor to verify the transmit and receive data paths of the ACE.

In the Loopback Mode, the receiver and transmitter interrupts are fully operational. The Modem Control Interrupts are also operational but the interrupts' sources are now the lower four bits of the Modem Control Register instead of the four Modem Control inputs. The interrupts are still controlled by the Interrupt Enable Register.

The ACE Modem interrupt system can be tested by writing into the lower four bits of the Modem Status Register.

To return to normal operation, the registers must be reprogrammed for normal operation and then LOOP (bit 4) reset to a logic 0.

LOOP = 0 -

Normal Mode.

LOOP = 1 -

Loopback Mode.

#### Bit 3 - INT, Interrupt

INT enables the IRQSET output when in the Stand Alone Mode. In Loopback Mode this bit is connected internally to bit 7 of the Modem Status Register (Refer to Figure 3-1).

INT = 0 -

The IRQSET output is tristated.

INT = 1 -

The IRQSET output is enabled in the Stand Alone Mode.

Bit 2 - NC, No external connection.

In the Loopback Mode, this bit is connected internally to bit 6 of the Modem Status Register.

#### Bit 1 - RTS, Request To Send

Bit 1 controls the RTS signal. In the Loopback Mode, this bit is connected internally to bit 4 of the Modern Status Register.

RTS = 0 -

RTS is set to a logic one.

RTS = 1 -

RTS is set to a logic zero.

### Bit 0 - DTR, Data Terminal Ready

Bit 0 controls the DTR signal. In the Loopback Mode, this bit is connected internally to bit 5 of the Modem Status Register.

DTB = 0 -

DTR is set to a logic one.

DTR = 1 -

DTR is set to a logic zero.

#### NOTE

The DTR output of the ACE may be applied to an EIA inverting line driver (such as the DS1488) to obtain the proper polarity input at the succeeding Modem or data set

# 9

#### 3.11 MODEM STATUS REGISTER

The Modem Status Register provides the current state of the control lines from the Modem (or peripheral device) to the CPU. In addition to this current-state information, bits 3 through 0 of the Modem Status Register provide change information. These bits are set to a logic 1 whenever a control input from the Modem changes state. They are reset to logic 0 whenever the CPU reads the Modem Status Register.

Address A(2:0) = 6, DLAB = X - Read and Write

| 7    | 6  | 5   | 4   | 3     | 2    | 1    | 0    |
|------|----|-----|-----|-------|------|------|------|
| RLSD | RI | DSR | стѕ | DRLSD | TERI | DDSR | DCTS |
|      |    |     |     |       |      |      |      |

| Signal<br>Name |  |   |  |  |  |  | Default After<br>Master Reset |
|----------------|--|---|--|--|--|--|-------------------------------|
| RLSD           |  |   |  |  |  |  | Х                             |
| RI             |  |   |  |  |  |  | X                             |
| DSR .          |  |   |  |  |  |  | Х                             |
| CTS .          |  |   |  |  |  |  | Χ                             |
| DRLSD          |  |   |  |  |  |  | 0                             |
| TERI           |  | - |  |  |  |  | 0                             |
| DDSR           |  |   |  |  |  |  | 0                             |
| DCTS           |  |   |  |  |  |  | 0                             |

#### Bit 7 - RLSD, Received Line Signal Detect

RLSD is the complement of the Received Line Signal Detect (RLSD) input.

In the Loopback Mode (bit 4 of the Modem Control Register set to 1) this bit is connected internally to bit 3 of the Modem Control Register (INT).

# Bit 6 - RI, Ring Indicator

RI is the complement of the Ring Indicator  $(\overline{RI})$  input. In the Loopback Mode (bit 4 of the Modem Control Register set to 1) this bit is connected internally to bit 2 of the Modem Control Register.

# Bit 5 - DSR, Data Set Ready

DSR is the complement of the Data Set Ready  $(\overline{DSR})$  input. In the Loopback Mode (bit 4 of the Modem Control Register set to 1) this bit is connected internally to bit 0 of the Modem Control Register (DTR).

### Bit 4 - CTS, Clear To Send

CTS is the complement of the Clear to Send (CTS) input. In the Loopback Mode (bit 4 of the Modem Control Register set to 1) this bit is connected internally to bit 1 of the Modem Control Register (RTS).

# Bit 3 - DRLSD, Delta Received Line Signal Detector

DRLSD is the Delta Received Line Signal Detector (DRLSD) indicator.

DRLSD = 0 -

The RLSD input to the WD76C30ALV has not changed state since the last time it was read by the CPU.

DRLSD = 1 -

The RLSD input to the WD76C30ALV has changed state since the last time it was read by the CPU.

# Bit 2 - TERI, Trailing Edge of Ring Indicator

TERI is the Trailing Edge of Ring Indicator (TERI) detector.

TERI = 0 -

The  $\overline{\rm RI}$  input to the WD76C30ALV has not changed from an On (logic 1) to an Off (logic 0) condition.

TERI = 1 -

The  $\overline{\rm RI}$  input to the WD76C30ALV has changed from an On (logic 1) to an Off (logic 0) condition.

#### Bit 1 - DDSR, Delta Data Set Ready

DDSR is the Delta Data Set Ready (DDSR) indicator.

DDSR = 0 -

The DSR input to the WD76C30ALV has not changed state since the last time it was read by the CPU.

DDSR = 1 -

7/21/92

The DSR input to the WD76C30ALV has changed state since the last time it was read by the CPU.

#### Bit 0 - DCTS. Delta Clear to Send

DCTS is the Delta Clear to Send (DCTS) indicator.



DCTS = 0 -

The CTS input to the WD76C30ALV has not changed state since the last time it was read by the CPU.

DCTS = 1 -

The CTS input to the WD76C30ALV has changed state since the last time it was read by the CPU.

#### NOTE

Setting bits 3, 2, 1, or 0 to a logic 1 generates a Modem Status Interrupt.

#### 3.12 FIFO OPERATION NOTES

# 3.12.1 FIFO Interrupt Mode Operation

When FEWO and ERBFI are 1 (bit 0 of the FIFO Control Register and bit 1 of the Interrupt Enable Register), the following RCVR interrupts will occur.

- A FIFO timeout interrupt occurs when the following is true:
  - a. There is at least one byte in the RCVR FIFO.
  - No character has been received in four continuous character times (if two stop bits are being used, the second one is included in this time delay).
  - c. The most recent CPU read from the FIFO has exceeded four continuous character times

The timeout counter is proportional to the baud rate. After a timeout interrupt, the interrupt is cleared and the timer is reset when the CPU reads a character from the BCVB FIFO.

- When the RCVR FIFO reaches its programmed trigger level, the receive data interrupt is set. This interrupt is cleared as soon as the FIFO level falls below the trigger level.
- When the XMIT FIFO is empty, the THRE interrupt is set and is reset when one character is written to the XMIT FIFO

### 3.12.2 FIFO Polling Mode Operation

The FIFO Polling Mode is initialized when FEWO is 1 and EDSSI, ERLSI, ETBEI and ERBFI are 0 (bit 1 of the FIFO Control Register and bits (3:0) of the Interrupt Enable Register). In polling mode, the user can poll the LSR directly to check the transmitter and receiver status. Since the receiver and transmitter are controlled separately, either one or both can be in polling mode.

There is no trigger level reached or timeout condition indicated on the interrupt pin in the FIFO Polling Mode. However, the RCVR and XMIT FIFOs are still fully capable of holding characters.

#### 3.12.3 FIFO Pointer

The RCVR FIFO has an internal pointer that automatically points to the RCVR Data byte and associated Status byte to be read. Reading the RCVR Data byte increments the internal counter, while reading the Status byte does not, therefore, the Status byte should always be read prior to reading the Data byte associated with it.

# 4.0 PARALLEL PORT DESCRIPTION

The parallel port supports Centronics type printers. When  $\overline{\text{CS2}}$  is asserted, the parallel port is selected,

allowing access to all parallel port control and status registers. (Refer to Tables 4-1 and 4-2.)

| A(2:0) | IOR    | IOW    | REGISTER SELECTED FPP DISABLED ②                                        | REGISTER SELECTED  FPP ENABLED ② AND ADDRESS SELECT REGISTER BITS (2:0) ≠ 111 | REGISTER SELECTED  FPP ENABLED ② AND ADDRESS SELECT REGISTER BITS (2:0) = 111 |  |  |  |
|--------|--------|--------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--|--|--|
| 000    | 1      | 0      | Data - Write<br>Data - Read                                             | Data - Write<br>Data - Read                                                   | Data - Write<br>Data - Read                                                   |  |  |  |
| 001    | 1<br>0 | 0<br>1 | Invalid<br>Status - Read                                                | Invalid<br>Status - Read                                                      | Invalid<br>Status - Read                                                      |  |  |  |
| 010    | 1<br>0 | 0      | Control - Write<br>Control - Read                                       | Control - Write<br>Control - Read                                             | Control - Write<br>Control - Read                                             |  |  |  |
| 011    | 1<br>0 | 0      | Address Select Register -<br>Write<br>Address Select Register -<br>Read | Address Select Register -<br>Write<br>Address Select Register -<br>Read       | Address Select Register -<br>Write<br>Address Select Register -<br>Read       |  |  |  |
| 100    | 1      | 0<br>1 | Data - Write<br>Data - Read                                             | FPP Data - Write<br>FPP Data - Read                                           | FPP Data - Write<br>FPP Data - Read                                           |  |  |  |
| 101    | 1<br>0 | 0<br>1 | Invalid<br>Status - Read                                                | FPP Data - Write<br>FPP Data - Read                                           | FPP Data - Write<br>FPP Data - Read                                           |  |  |  |
| 110    | 1      | 0<br>1 | Control - Write<br>Control - Read                                       | FPP Address - Write<br>FPP Address - Read                                     | FPP Data - Write<br>FPP Data - Read                                           |  |  |  |
| 111    | 1<br>0 | 0<br>1 | Data Access Register - Write<br>Data Access Register - Read<br>①        | Data Access Register - Write<br>Data Access Register - Read<br>①              | FPP Data - Write<br>FPP Data - Read<br>①                                      |  |  |  |

① A(2:0),  $\overline{\text{IOR}}$  and  $\overline{\text{IOW}}$ , in conjuction with bits 2:0 of the Address Selection Register, select one of six registers. See section 5.1.

TABLE 4-1. PARALLEL PORT (CS2 = 0) REGISTER ADDRESS

| BIT<br>NO. | READ<br>DATA<br>0 | WRITE<br>DATA<br>0 | READ<br>STATUS<br>1 | READ<br>CONTROL<br>2 | WRITE<br>CONTROL<br>2 |
|------------|-------------------|--------------------|---------------------|----------------------|-----------------------|
| 0          | Data Bit 0        | Data Bit 0         | 1                   | STB ③                | STB ③                 |
| 1          | Data Bit 1        | Data Bit 1         | 1                   | AFD ③                | AFD ③                 |
| 2          | Data Bit 2        | Data Bit 2         | ĪNT ①               | INIT                 | INIT                  |
| 3          | Data Bit 3        | Data Bit 3         | ERROR               | SLIN 3               | SLIN ③                |
| 4          | Data Bit 4        | Data Bit 4         | SLCT                | IRQ ENB              | IRQ ENB               |
| 5          | Data Bit 5        | Data Bit 5         | PE                  | 1                    | DIR ②                 |
| 6          | Data Bit 6        | Data Bit 6         | ACK                 | 1                    | NC                    |
| 7          | Data Bit 7        | Data Bit 7         | BUSY                | 1                    | NC                    |

① This bit is only available when the parallel port interrupt is PS/2 compatible (Mode Selection Register bit 2 is a 1), Otherwise the bit is always a 1.

TABLE 4-2. ACCESSIBLE PARALLEL PORT REGISTERS

7/21/92



② Mode Selection Register bit 4 = 0 disables FPP.

<sup>2</sup> This bit is only available when the parallel port bus is PS/2 compatible (Mode Selection Register bit 1 is a 1).

③ STB, AFD and SLIN must be set to 0 for FPP reads and writes to function correctly.

#### 4.1 DATA REGISTER

This read/write register is used to write to or read data from the Parallel Port Data Bus.

### Register select - Write:

CS2 asserted -  $\overline{\text{IOR}}$  de-asserted -  $\overline{\text{IOW}}$  asserted Address A2 = X, A(1:0) = 0

# Register select - Read:

 $\overline{\text{CS2}}$  asserted -  $\overline{\text{IOR}}$  asserted -  $\overline{\text{IOW}}$  de-asserted Address A2 = X, A(1:0) = 0



| Signal      | Default After |
|-------------|---------------|
| Name        | Master Reset  |
| All signals | 0             |

#### Bits (7:0)

These bits represent the data being written to or read from the Parallel Port Data Bus.

#### 4.2 STATUS REGISTER - READ

The contents of this read only register represents the status of the corresponding Parallel Port pins (refer to Tables 2-1, 4-2 and Figure 2-1).

#### Register select:

 $\overline{\text{CS2}}$  asserted -  $\overline{\text{IOR}}$  asserted -  $\overline{\text{IOW}}$  de-asserted Address A2 = X, A(1:0) = 1

| 7    | 6   | 5  | 4    | 3          | 2    | 1 | 0 |
|------|-----|----|------|------------|------|---|---|
| BUSY | ACK | PE | SLCT | ER-<br>ROR | INIT | 1 | 1 |

| Signal<br>Name |  |  |  |  |  | Default After<br>Master Reset |
|----------------|--|--|--|--|--|-------------------------------|
| BUSY .         |  |  |  |  |  | . X                           |
| ACK .          |  |  |  |  |  | . X                           |
| PE             |  |  |  |  |  | . X                           |
| SLCT           |  |  |  |  |  | . X                           |
| ERROR          |  |  |  |  |  | . X                           |
| INIT .         |  |  |  |  |  | . 0                           |
| Bits (1:0)     |  |  |  |  |  | . 1                           |

Bit 7 - BUSY

Bit 6 - ACK, Acknowledge

Bit 5 - PE, Parity Error

Bit 4 - SLCT, Select

Bit 3 - ERROR

# Bit 2 - INIT, Interrupt

INIT represents the status of the Parallel Port's internal interrupt signal. This bit is only available when the parallel port interrupt is PS/2 compatible (Mode Selection Register bit 2 equals 1) otherwise it is a 1.

#### Bits (1:0)

These bits are set to one by the hardware.

# 9

#### 4.3 CONTROL REGISTER - WRITE

The Control Register is used to write to the associated lines and, with the exception of bits (7:5), may be read by a Control Register - Read operation. See section 4.4. STB, AFD and SLIN must be set to 0 for FPP reads and writes to function correctly.

Register select:

CS2 asserted - IOR de-asserted - IOW asserted Address A2 = X, A(1:0) = 2

| 7  | 6  | 5   | 5 4         |      | 2    | 1   | 0   |
|----|----|-----|-------------|------|------|-----|-----|
| NC | NC | DIR | IRQ<br>_ENB | SLIN | ĪNIT | AFD | STB |

| Signal<br>Name |  |  |  |  |  | Default After<br>Master Rese |
|----------------|--|--|--|--|--|------------------------------|
| Bits (7:6)     |  |  |  |  |  | Χ                            |
| DIR`.´.        |  |  |  |  |  | 0                            |
| IRQ_ENB        |  |  |  |  |  | 0                            |
| SLIN .         |  |  |  |  |  | 0                            |
| INIT           |  |  |  |  |  | 0                            |
| AFD            |  |  |  |  |  | 0                            |
| STB            |  |  |  |  |  | 0                            |

Bits (7:6) - Not connected

#### Bit 5 - DIR, Direction

DIR works in conjunction with the BIDEN pin to determine the direction of the parallel port data bus (refer to Table 4-3). DIR only functions when the parallel port bus is PS/2 compatible as indicated by the Mode Selection Register bit 1 = 1.

| Port<br>Mode | BIDEN<br>Pin 76/4 | Direction<br>Bit 5 | Port<br>Direction | Compat-<br>ibility |
|--------------|-------------------|--------------------|-------------------|--------------------|
| Extended     | 1                 | 0                  | Write *           | PS/2               |
| Extended     | 0                 | x                  | Write *           | PS/2               |
| Extended     | 1                 | 1                  | Read *            | PS/2               |
| Compatible   | 1                 | N/A                | Read *            | PC/AT              |
| Compatible   | 0                 | N/A                | Write *           | PC/AT              |

 Read and write refer to internal WD76C30ALV reading and writing the Parallel Port.

TABLE 4-3. PARALLEL PORT OPERATION MODES

Bit 4 - IRQ ENB, Interrupt Enable

IRQ ENB = 0 -

Parallel Port Interrupt is not enabled.

IRQ ENB = 1 -

Parallel Port Interrupt is enabled.

Bit 3 - SLIN. Line Printer Select

Bit 2 - INIT Line Printer Initialize

Bit 1 - AFD, Line Printer Autofeed

Bit 0 - STB, Line Printer Strobe

# 4.4 CONTROL REGISTER - READ

Bits (4:0) are read/write bits and represent the state as set by a Control Register - Write operation. Bit 5 (DIR) is a write only bit, and, along with bits (7:6), are always represented with a 1. See section 4.3

Register select:

CS2 asserted -  $\overline{\text{IOR}}$  asserted -  $\overline{\text{IOW}}$  de-asserted Address A2 = X, A(1:0) = 2

| 7 | 6 | 5 | 4           | 3    | 2    | 1   | 0   |
|---|---|---|-------------|------|------|-----|-----|
| 1 | 1 | 1 | IRQ<br>_ENB | SLIN | INIT | AFD | STB |

| Signal<br>Name |   |  |  |  |  |  | _ | efault After<br>laster Reset |
|----------------|---|--|--|--|--|--|---|------------------------------|
| Bits (7:5      | ) |  |  |  |  |  |   | 1                            |
| IRQ_EN         | В |  |  |  |  |  |   | 0                            |
| <u>SLIN</u>    |   |  |  |  |  |  |   | 0                            |
| INIT           |   |  |  |  |  |  |   | 0                            |
| AFD            |   |  |  |  |  |  |   | 0                            |
| STB            |   |  |  |  |  |  |   | 0                            |

Bits (7:5)

These bits are set to one by the hardware.

Bit 4 - IRQ ENB, Interrupt Enable

IRQ ENB = 0 -

Parallel Port Interrupt is not enabled.

IRQ ENB = 1 -

Parallel Port Interrupt is enabled.

Bit 3 - SLIN. Line Printer Select

Bit 2 - INIT, Line Printer Initialize

Bit 1 - AFD. Line Printer Autofeed

Bit 0 - STB, Line Printer Strobe



## 5.0 INTERRUPT, CLOCK AND MODE SELECTION REGISTERS

The internal registers used for the interrupt multiplexing, clock selection and mode selection are accessed in a two step process, using two address locations in the Parallel Port Register. First, the address for the desired register to be accessed is written into the Address Select Register located at address three of the Parallel Port. Then the data to be read from or written to the selected register is accessed through the Data Access Register (see Table 4-1), located at address seven in the Parallel Port. It is not necessary for these write operations to follow each other.

#### 5.1 ADDRESS SELECTION REGISTER

Register select - Read:

 $\overline{\text{CS2}}$  asserted -  $\overline{\text{IOR}}$  asserted -  $\overline{\text{IOW}}$  de-asserted Address A(2:0) = 3

Register select - Write:

 $\overline{\text{CS2}}$  asserted -  $\overline{\text{IOR}}$  de-asserted -  $\overline{\text{IOW}}$  asserted Address A(2:0) = 3

| 7           | 6     | 5           | 4 | 3           | 2   | 1     | 0   |
|-------------|-------|-------------|---|-------------|-----|-------|-----|
| TEST<br>BIT | SER_I | PRT_1<br>LK |   | PRT_0<br>_K | DAT | ACC_I | REG |

| Signal<br>Name |  |  |  |  |  | Default After<br>Master Reset |
|----------------|--|--|--|--|--|-------------------------------|
| All signals    |  |  |  |  |  | 0                             |

#### Bit 7 - Testbit

The Testbit replaces the Serial 1, Serial 0 and Parallel Port interrupt signals to the internal interrupt multiplexer with the SLCT, BUSY and PE signals, respectively.

Bits (6:5) - SER PRT 1 CLK, Serial Port 1 Clock

These bits select the input clock used by serial port 1.

SER PRT 1 CLK

6 5 Serial Port 1 Clock

0 0 1.8432 MHz

0 1 3.072 MHz

1 0 MSTRX1

1 1 8.0 MHz

#### Bits (4:3) - SER PRT 0 CLK, Serial Port 0 Clock

These bits select the input clock used for serial port 0.

SER PRT 0 CLK

4 3 Serial Port 0 Clock

0 0 1.8432 MHz

0 1 3.072 MHz

1 0 MSTRX1

1 1 8.0 MHz

### Bits (2:0) - DAT\_ACC\_REG, Data access register name

These bits, in conjunction with address A(2:0) = 7, select one of the six registers listed below. See Table 4-1.

When all accesses are completed, this field should be set to the Parking Value (7). This prevents inadvertent accesses to the Data Access Register from disturbing the setup during normal operation.

DAT ACC REG

| 1 | 0                     | Data Access<br>Register Name | Reset<br>Mode                                                                                                                                                                                                        |
|---|-----------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 | 0                     | Clock Select Reg.            | 00H                                                                                                                                                                                                                  |
| 0 | 1                     | Clock Disable Reg.           | 00H                                                                                                                                                                                                                  |
| 1 | 0                     | Serial Port 0 Int.           |                                                                                                                                                                                                                      |
|   |                       | Selection Reg.               | 00H                                                                                                                                                                                                                  |
| 1 | 1                     | Serial Port 1 Int.           |                                                                                                                                                                                                                      |
|   |                       | Selection Reg.               | 00H                                                                                                                                                                                                                  |
| 0 | 0                     | Parallel Port Int.           |                                                                                                                                                                                                                      |
|   |                       | Selection Reg.               | 00H                                                                                                                                                                                                                  |
| 0 | 1                     | Mode Selection Reg.          | 00H                                                                                                                                                                                                                  |
| 1 | 0                     | Version Register             |                                                                                                                                                                                                                      |
| 1 | 1                     | Parking Value                |                                                                                                                                                                                                                      |
|   | 0<br>1<br>1<br>0<br>0 | 0 1 1 1 1 0 0 0 0 1          | Register Name  O O Clock Select Reg. O 1 Clock Disable Reg. 1 O Serial Port 0 Int. Selection Reg. 1 1 Serial Port 1 Int. Selection Reg. O Parallel Port Int. Selection Reg. O Mode Selection Reg. O Version Register |

#### 5.2 CLOCK SELECTION REGISTER

The Clock Selection Register is addressed by the Address Selection Register bits (2:0) = 0 and address bits A(2:0) = 7. See Table 4-1 and section 5.1.

| 7 | 6       | 5 | 4     | 3     | 2   | 1                     | 0 |  |  |
|---|---------|---|-------|-------|-----|-----------------------|---|--|--|
|   | Reserve | d | Р38ТВ | P38SB | CLO | 2 1 0<br>CLOCK CO-CPU |   |  |  |
|   |         |   |       |       |     |                       |   |  |  |

| Signal<br>Name |  |  |  |  | Default After<br>Master Rese |   |  |
|----------------|--|--|--|--|------------------------------|---|--|
| All signals    |  |  |  |  |                              | 0 |  |

**Bits (7:5) -** Reserved for future use and should be programmed to 0.

#### Bit 4 - P38TB, Pin 38 Toggle Bit

P38TB provides a means of overriding the state of pin 38/58, as established by IRQ8 at reset. If IRQ8 is high during reset, pin 38/58 is used as CLK287. If IRQ8 is low during reset, pin 38/58 becomes IOCHRDY. When FPP\_EN = 1 (bit 4 of the Mode Selection Register) P38TB always reads as 0. When FPP\_EN = 0, P38TB represents the last value written to it.

P38TB = 0 -

Pin 38/58 is not effected.

#### P38TB = 1 -

Writing a 1 to P38TB toggles the function of pin 38/58 as established at reset, or the previous write of 1 to P38TB. That is, if IRQ8 selected CLK287, P38TB changes it to IOCHRDY and vice versa.

#### Bit 3 - P38SB. Pin 38 Status Bit

P38SB is a read only bit when FPP\_EN = 1 and provides the current status of pin 38/58. When FPP\_EN = 0, P38SB represents the last value written to it.

P38SB = 0 -

CLK287 selected.

P38SB = 1 -

IOCHRDY selected.

#### Bits (2:0) - CLOCK CO-CPU

These bits are used to select the desired frequency and duty cycle for supporting the 80287 coprocessor. Refer to Table 5-1 for the bit configurations.

#### 5.3 SLEEP MODE

For low power consumption, the internal oscillators may be individually disabled via the Clock Disable Register described in section 5.4. For minimum power consumption, a sleep mode is offered which disables the 48 MHz clock, KBCLK, CLK287, ATCLK, Parallel Port (PD0:7), Data Bus (D0:7), all outputs, all pullups and, except for  $\overline{CSO}$ ,  $\overline{CS1}$ ,  $\overline{CS2}$  and  $\overline{RESET}$ , all inputs. Although KBCLK, CLK287 and ATCLK are disabled during sleep mode, their outputs are held low with small pulldown transistors.

Sleep Mode is activated by hardware asserting all three Chip Selects (CSO, CS1 and CS2) simultaneously. All registers are preserved in the sleep mode. Sleep Mode is deactivated when one or more of the Select signals are de-asserted.

| B2 | B1 | В0 | CLK287 FREQUENCY        | COPROCESSOR SUPPORTED |
|----|----|----|-------------------------|-----------------------|
| 0  | 0  | 0  | 8 MHz, 33% Duty Cycle   | 8 MHz Intel 80287     |
| 1  | _  |    |                         | 8 MHz AMD 80C287      |
| 0  | 0  | 1  | 9.6 MHz, 33% Duty Cycle | 10 MHz Intel 80287    |
|    |    |    |                         | 10 MHz AMD 80C287     |
| İ  |    |    |                         | 10 MHz AMD 80EC287    |
| 0  | 1  | 0  | 12 MHz, 33% Duty Cycle  | 12 MHz AMD 80C287     |
| 1  |    |    |                         | 12 MHz AMD 80EC287    |
| 0  | 1  | 1  | 12 MHz, 50% Duty Cycle  | 12 MHz Intel 80C287A  |
| 1  | 0  | 0  | 16 MHz, 33% Duty Cycle  | 16 MHz AMD 80C287     |
| ļ  |    |    | , , , , ,               | 16 MHz AMD 80EC287    |
| 1  | 0  | 1  | 16 MHz, 50% Duty Cycle  | Future Expansion      |
| 1  | 1  | 0  | Logic Low               | CLK287 Stopped low    |
| 1  | 1  | 1  | Logic High              | CLK287 Stopped high   |

**TABLE 5-1. CLOCK SELECTION REGISTER** 





FIGURE 5-1. INTERRUPT MUX BLOCK DIAGRAM

#### 5.4 CLOCK DISABLE REGISTER

The Clock Disable Register is addressed by the Address Selection Register bits (2:0) = 1 and address bits A(2:0) = 7. See Table 4-1 and section 5.1.

| 7           | 6           | 5 | 4 | 3          | 2          | 1           | 0 |
|-------------|-------------|---|---|------------|------------|-------------|---|
| ISP1<br>CLK | ISP0<br>CLK |   |   | AT_<br>CLK | KB_<br>CLK | OSC_<br>DIS |   |

| Signal      |  |  |  |  | Default After |          |       |  |
|-------------|--|--|--|--|---------------|----------|-------|--|
| Name        |  |  |  |  |               | Master R | leset |  |
| All signals |  |  |  |  |               | 0        |       |  |

Bit 7 - ISP1\_CLK, Internal Serial Port 1 Clock

ISP1 CLK = 0 -

Internal Serial Port 1 clock is not disabled.

ISP1 CLK = 1 -

Internal Serial Port 1 clock is disabled.

Bit 6 - ISPO\_CLK, Internal Serial Port 0 Clock

ISP0 CLK = 0 -

Internal Serial Port 0 clock is not disabled.

ISP0 CLK = 1 -

Internal Serial Port 0 clock is disabled.

Bit (5:4) - Reserved and should be programmed to 0.

#### Bit 3 - ATCLK

ATCLK = 0 -

ATCLK is not disabled.

ATCLK = 1 -

ATCLK signal is held at a logic low.

Bit 2 - KBCLK

KBCLK = 0 -

KBCLK is not disabled.

KBCLK = 1 -

KBCLK signal is held at a logic low.

Bit 1 - OSC DIS, Oscillator Disable

OSC DIS = 0 -

The 48 MHz oscillator is not disabled and, KBCLK, CLK287 and ATCLK are not frozen.

OSC DIS = 1 -

The 48 MHz oscillator is disabled and, KBCLK, CLK287 and ATCLK are frozen.

Bit 0 - Reserved and should be programmed to 0.

#### NOTE

Asserting CSO, CS1 and CS2 simultaneously disables the 48 MHz oscillator. Upon removing the disabling of the 48 MHz oscillator, it restarts itself within 30 ms. Logic prevents the internal OSC Clock from starting again until the 48 MHz oscillator is running at full amplitude.

#### 5.5 MODE SELECTION REGISTER

The Mode Selection Register is addressed by the Address Selection Register bits (2:0) = 5 and address bits A(2:0) = 7. See Table 4-1 and section 5.1.

| 7          | 6          | 5            | 4          | 3   | 2             | 1            | 0           |
|------------|------------|--------------|------------|-----|---------------|--------------|-------------|
| ZWS<br>_AT | ZWS<br>_DT | BIDEN<br>_OR | FPP<br>_EN | PUD | ATPS2<br>_INT | ATPS2<br>_PP | SP_<br>FIFO |

Bit 7 - ZWS\_AT, Zero Wait State Address Transfer

ZWS\_AT determines whether or not the WD76C30ALV[SK] will allow ZWS on pin 52 to be used to shorten the default cycle time and increase the transfer rate for FPP Address transfers.

 $\overline{ZWS}_AT = 0$  -

Zero wait states cannot be activated for FPP address transfers.

**ZWS** AT = 1 -

Zero wait states can be activated for EPP address transfers

#### Bit 6 - ZWS DT, Zero Wait State Data Transfer

ZWS\_DT determines whether or not the WD76C30ALV[SK] will allow ZWS on pin 52 to be used to shorten the default cycle time and increase the transfer rate for FPP Data transfers.

 $\overline{ZWS}_DT = 0 -$ 

Zero wait states cannot be activated for FPP data transfers.

ZWS DT = 1 -

Zero wait states can be activated for FPP data transfers.

#### Bit 5 - BIDEN OR, BIDEN Override

BIDEN OR = 0 -

BIDEN signal on pin 76/4 is not overridden.

BIDEN OR = 1 -

BIDEN signal on pin 76/4 is overridden and DIR (bit 5 of the Control Register) gains total control of the direction of the Parallel Port, see Table 4-3.

#### Bit 4 - FPP EN, Fast Parallel Port Enable

Enabling the Fast Parallel Port results in the outputs of Parallel Port control signals AFD, STB and SLIN being changed to push-pull amplifiers and altering their functions. Reading bits 3 and 4 of the Clock Selection Register change and the definitions of addresses 4 through 7 of the parallel port change, see Table 4-1. Timings related to the Parallel Port and reads and writes of the data bus are appreciably enhanced. This feature is only available in the WD76C30ALV[SK].

FPP EN = 0 -

Fast Parallel Port disabled.

FPP EN = 1 -

Fast Parallel Port enabled.

#### Bit 3 - PUD, Power-up Power-down

PUD must always be high when powering down the ports by turning off VDD.

PUD = 0 -

The serial and parallel ports are in the power-up mode.

PUD = 1 -

The serial and parallel ports are in the power-down mode (see Tables 3-2 and 7-2).

With the exception of addresses 011 and 111 of the parallel port, all registers are reset. Also, the following signals are disabled: DTR0, DTR1, RST0, RST1, SOUT0, SOUT1, PD(7:0), BIDEN, ERROR, SLCT, PE, ACK, BUSY, INIT, SLIN, STB and AFD.

#### Bit 2 - ATPS2\_INT, PC/AT PS/2 Parallel Port Interrupt

ATPS2 INT = 0 -

The Parallel Port Interrupt signal is PC/AT compatible.

ATPS2 INT = 1 -

The Parallel Port interrupt signal is PS/2 compatible.

#### Bit 1 - ATPS2\_PP, PC/AT PS/2 Parallel Port

ATPS2 PP = 0 -

The Parallel Port Bus is configured as a PC/AT compatible Parallel Port.



ATPS2 PP = 1 -

The Parallel Port Bus is configured as a PS/2 extended Parallel Port.

#### Bit 0 - SP FIFO, Serial Port FIFO

SP FIFO = 0 -

Both Serial Ports are configured to operate in non-FIFO mode (Character Mode).

SP FIFO = 1 -

Both Serial Ports can operate in the FIFO mode if the applicable FEWO is set to 1. The FEWO bit is located in the FIFO Control Register described in section 3.9. The following boolean equation illustrates how to select the Character Mode or FIFO Mode.

Character Mode = FEWO + SP\_FIFO FIFO Mode = FEWO • SP\_FIFO

#### 5.6 INTERRUPT MULTIPLEXER

The WD76C30ALV provides the logic required to interface the PC/AT interrupt request lines with the WD76C10A Single Chip AT Controller. The WD76C10A generates input signals MXCTL(2:0) and the WD76C30ALV uses these signals to select the IRQ inputs. Table 5-3 identifies the multiplexing sequence for the IRQSET0 and IRQSET1 signals. The output of the sampled IRQ inputs are provided on the IRQSET0 and IRQSET1 outputs (see Figure 5-2 IRQSET).

Negative pulse extension logic widens negative pulses on twelve of the sixteen MUX inputs. They are IRQ(3:7), IRQ(9:12), IRQ(14:15) and KBINT. Positive pulse extension logic widens a positive pulse on IRQ8. The pulse width is extended by five positive going edges on MXCTL0 from the leading edge of the pulse or three positive going edges on MXCTL0 from the trailing edge of the pulse, whichever lasts longer. Note that pulses in the opposite direction that don't include three rising MXCTL0 edges are never seen on IRQSET0 or IRQSET1. None of this pulse extension logic applies to RESCPU, ROM8 or A20GT (see Figure 5-1 Interrupt Mux Block Diagram).

When the appropriate bits in the Serial Port 0 Interrupt Selection Register (see section 5.7) are set to the Stand Alone Mode, the interrupt multiplexing logic is disabled. IRQSET0 and IRQSET1 are

defined in Table 5-2. The Serial Port 0 Interrupt Selection Register and Serial Port 1 Interrupt Selection Register are used to assign Serial Port Interrupts to IRQ MUX inputs. The Parallel Port Interrupt Selection Register is used to assign the Parallel Port Interrupt to one IRQ MUX input.

IRQSET0 = Serial Port 0 Interrupt (tristate enabled by bit 3 of the Modem Control Register)

IRQSET1 = Serial Port 1 Interrupt (tristate enabled by bit 3 of the Modem Control Register)

IRQ7 = Parallel Port Interrupt (tristate enabled by bit 4 of the parallel port Write Control Register)

TABLE 5-2. STAND ALONE MODE

| 2<br>2                          | IXCT                                 | L<br>0                          | IRQSET0                                                         |
|---------------------------------|--------------------------------------|---------------------------------|-----------------------------------------------------------------|
| 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1<br>0<br>1<br>0 | IRQ8 IRQ9 IRQ10 IRQ11 ROM8 RESCPU IRQ14 IRQ15                   |
|                                 | IXCT                                 |                                 | IRQSET1                                                         |
| 2                               | 1                                    | 0                               |                                                                 |
| 0<br>0<br>0<br>0<br>1<br>1      | 0<br>0<br>1<br>1<br>0<br>0           | 0<br>1<br>0<br>1<br>0<br>1      | IRQ12<br>KBINT<br>A20GT<br>IRQ3<br>IRQ4<br>IRQ5<br>IRQ6<br>IRQ7 |

TABLE 5-3. MXCTL(2:0) IRQSET(0:1) MULTIPLEXING



FIGURE 5-2. IRQSET - WHEN NOT IN STAND ALONE MODE

### 5.7 SERIAL PORT 0 INTERRUPT SELECTION REGISTER

The Serial Port 0 Interrupt Selection Register is addressed by the Address Selection Register bits (2:0) = 2 and address bits A(2:0) = 7. See Table 4-1 and section 5.1.

| 7 | 6 | 5 | 4 | 3 | 2      | 1      | 0 |
|---|---|---|---|---|--------|--------|---|
|   |   |   |   |   | SP0_IN | NT_SEL |   |
|   |   |   |   |   |        |        |   |

| Signal<br>Name |  |  |  |  |  |   | It Afte |  |
|----------------|--|--|--|--|--|---|---------|--|
| All signals    |  |  |  |  |  | 0 |         |  |

Bits (7:4) - Reserved and should be programmed to 0.

Bits (3:0) - SP0\_INT\_SEL, Serial Port 0 Interrupt Select

These bits determine which IRQ MUX input is to be replaced by the internal Serial Port 0 Interrupt. The Stand Alone Mode may also be selected by these bits and applies to all ports.

Bits 4 and 3 of the Modem Control Register (refer to section 3.10) must be set as follows:

$$EN = (MCR bit 4 = 0 \bullet bit 3 = 1)$$

| <b>B</b> 3 | B2            | B1                                                   | B0                                                                   | Serial Port 0<br>Interrupt Selection                                                            |
|------------|---------------|------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| 0          | 0             | 0                                                    | 0                                                                    | Disabled                                                                                        |
| 0          | 0             | 0                                                    | 1                                                                    | IRQ3                                                                                            |
| 0          | 0             | 1                                                    | 0                                                                    | IRQ4                                                                                            |
| 0          | 0             | 1                                                    | 1                                                                    | IRQ5                                                                                            |
| 0          | 1             | 0                                                    | 0                                                                    | IRQ6                                                                                            |
| 0          | 1             | 0                                                    | 1                                                                    | IRQ7                                                                                            |
| 0          | 1             | 1                                                    | 0                                                                    | IRQ10                                                                                           |
| 0          | 1             | 1                                                    | 1                                                                    | IRQ11                                                                                           |
| 1          | 0             | 0                                                    | 0                                                                    | ROM8                                                                                            |
| 1          | 0             | 0                                                    | 1                                                                    | IRQ15                                                                                           |
| 1          | 1             | 1                                                    | 1                                                                    | Stand Alone Mode                                                                                |
|            | 0 0 0 0 0 0 0 | 0 0<br>0 0<br>0 0<br>0 0<br>0 1<br>0 1<br>0 1<br>0 1 | 0 0 0<br>0 0 0<br>0 0 1<br>0 0 1<br>0 1 0<br>0 1 0<br>0 1 1<br>0 1 1 | 0 0 0 0<br>0 0 0 1<br>0 0 1 0<br>0 0 1 1<br>0 1 0 0<br>0 1 0 1<br>0 1 1 0<br>0 1 1 1<br>1 0 0 0 |

All other combinations are reserved.

### 5.8 SERIAL PORT 1 INTERRUPT SELECTION REGISTER

The Serial Port 1 Interrupt Selection Register is addressed by the Address Selection Register bits (2:0) = 3 and address bits A(2:0) = 7. See Table 4-1 and section 5.1.



| Signal<br>Name |  |  |  |  |  | Default<br>Master |  |
|----------------|--|--|--|--|--|-------------------|--|
| All signals    |  |  |  |  |  | 0                 |  |

Bits (7:4) - Reserved and should be programmed to 0.

Bits (3:0) - SP1\_INT\_SEL, Serial Port 1 Interrupt Select

These bits determine which IRQ MUX input is to be replaced by the internal Serial Port 1 Interrupt.

Bits 4 and 3 of the Modem Control Register (refer to section 3.10) must be set as follows:

 $EN = (MCR bit 4 = 0 \bullet bit 3 = 1)$ 

#### EN B3 B2 B1 B0 Serial Port 1 **Interrupt Selection** Х 0 0 0 0 Disabled 1 0 0 0 IRQ3 1 1 0 0 1 0 IRQ4 0 1 1 0 1 IRQ5 0 1 0 1 0 IRQ6 1 0 1 0 1 IRQ7 0 1 1 1 0 IRQ10 1 0 1 1 1 IRQ11 0 0 1 1 0 ROM8

All other combinations are reserved.

IRQ15

#### NOTE

0

1

The Serial Port 1 Interrupt Selection Register has priority over the Serial Port 0 Interrupt Selection Register. That is, Serial Port 1 interrupt replaces the Serial Port 0 interrupt when both registers select the same interrupt. The interrupts are not ORed.

### 5.9 PARALLEL PORT INTERRUPT SELECTION REGISTER

The Parallel Port Interrupt Selection Register is addressed by the Address Selection Register bits (2:0) = 4 and address bits A(2:0) = 7. See Table 4-1 and section 5.1.



| Signal      | Default After |
|-------------|---------------|
| Name        | Master Reset  |
| All signals | 0             |

Bits (7:4) - Reserved and should be programmed to 0

Bits (3:0) - PP\_INT\_SEL, Parallel Port Interrupt Select

These bits determine which IRQ MUX input is to be replaced by the internal Parallel Port Interrupt.

IRQ\_ENB is bit 4 of the Parallel Port Control Register (refer to section 4.3) and must be set to 1.

| IRQ<br>EN | В3 | B2 | B1 | В0 | Parallel Port<br>Interrupt Selection |
|-----------|----|----|----|----|--------------------------------------|
| Χ         | 0  | 0  | 0  | 0  | Disabled                             |
| 1         | 0  | 0  | 0  | 1  | IRQ3                                 |
| 1         | 0  | 0  | 1  | 0  | IRQ4                                 |
| 1         | 0  | 0  | 1  | 1  | IRQ5                                 |
| 1         | 0  | 1  | 0  | 0  | IRQ6                                 |
| 1         | 0  | 1  | 0  | 1  | IRQ7                                 |
| 1         | 0  | 1  | 1  | 0  | IRQ10                                |
| 1         | 0  | 1  | 1  | 1  | IRQ11                                |
| 1         | 1  | 0  | 0  | 0  | ROM8                                 |
| 1         | 1  | 0  | 0  | 1  | IRQ15                                |
|           |    |    |    |    |                                      |

All other combinations are reserved.

#### NOTE

The Parallel Port Interrupt Selection Register has priority over both of the Serial Port Interrupt Selection Registers. That is, the Parallel Port interrupt replaces the Serial Port 0 or 1 interrupt when the registers select the same interrupt. The interrupts are not ORed.

9-38 7/21/92

#### 5.10 VERSION REGISTER

The Version Register is a read only register and contains the ones-compliment of the version of the WD76C30. FFH represents WD76C30/LV revision A, B and C. FEH represents WD76C30/LV revision D. FDH represents revision WD76C30ALV.

The Version Register is addressed by the Address Selection Register bits (2:0) = 6 and address bits A(2:0) = 7. See Table 4-1 and section 5.1.

| 7 | 6 | 5 | 4       | 3     | 2 | 1 | 0 |
|---|---|---|---------|-------|---|---|---|
|   |   | , | Version | Numbe | r |   |   |
|   |   |   |         |       |   |   |   |

| Signal<br>Name | Default After<br>Master Reset |
|----------------|-------------------------------|
| All signals    | waster neset                  |
|                |                               |

#### 6.0 ELECTRICAL SPECIFICATIONS

#### 6.1 MAXIMUM RATINGS

Temperature Under Bias . . . . . . . . . . . . . . . . 0°C (32°F) to 70°C (158°F)

All Input or Output Voltages with respect to Vss . . -0.5V to +7.0V for parallel/serial port

-0.1V to +4.5V except for parallel/serial port

#### NOTE

Maximum limits indicate where permanent device damage occurs. Continuous operation at these limits is not intended and should be limited to those conditions specified under DC Operating Characteristics.

#### 6.2 CAPACITANCE

Ta =  $25^{\circ}$ C (77°F), f = 1.0 MHz, VDD = 3.3, 5.5 volts, VDD3 = 3.3, 5.5 volts, VDD5 = 5.5 volts VSS = 0 volts

| SYMBOL | CHARACTERISTIC              | TYP. | MAX. | UNITS | TEST<br>CONDITIONS                 |
|--------|-----------------------------|------|------|-------|------------------------------------|
| Cxin   | Clock Input<br>Capacitance  | 15   | 20   | pF    | fc = 1 MHz                         |
| Cxout  | Clock Output<br>Capacitance | 20   | 30   | pF    |                                    |
| Cin    | Input Capacitance           | 6    | 10   | pF    | Unmeasured Pins<br>Returned to VSS |
| Cout   | Output Capacitance          | 10   | 20   | pF    | Unmeasured Pins<br>Returned to VSS |

**TABLE 6-1 CAPACITANCE** 

### 6.3 DC OPERATING CHARACTERISTICS - 5 VOLT OPERATION

Ta = 0°C (32°F) to +70°C (158°F), VDD/VDD3/VDD5 = 5V  $\pm$  10% VSS = 0V, unless otherwise specified.

| SYMBOL    | CHARACTERISTIC                  | MIN        | MAX          | UNITS | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                                              |
|-----------|---------------------------------|------------|--------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vilx      | Clock Input Low Voltage         | -0.5       | 0.8          | V     |                                                                                                                                                                                                                                                                                                                                                                                              |
| Vihx      | Clock Input High Voltage        | 2.0        | VDD5         | V     |                                                                                                                                                                                                                                                                                                                                                                                              |
| Vil       | Input Low Voltage               | -0.5       | 0.8          | v     |                                                                                                                                                                                                                                                                                                                                                                                              |
| Vih       | Input High Voltage              | 2.0<br>2.3 | VDD5<br>VDD5 | V     | Except MXCTL(2:0)<br>MXCTL(2:0)                                                                                                                                                                                                                                                                                                                                                              |
| Vol       | Output Low Voltage              |            | 0.4          | V     | $\begin{aligned} & \text{IoI} = 4.0 \text{ mA on DB}(0:7) \\ & \text{IoI} = 24 \text{ mA on PD}(0:7) \\ & \text{IoI} = 20 \text{ mA on } \overline{\text{INIT.}} \overline{\text{STB }}, \overline{\text{SLIN, }} \overline{\text{AFD }}  \\ & \text{IoI} = 24 \text{ mA on ZWS} \\ & \text{IoI} = 12 \text{ mA on IOCHRDY} \\ & \text{IoI} = 2.0 \text{ mA on other outputs} \end{aligned}$ |
| Voh       | Output High Voltage             | 2.4        |              | V     | Ioh = -0.4 mA on DB(0:7) Ioh = -15.0 mA on PD(0:7) Ioh = -0.55 mA on INIT, STB, SLIN, AFD Ioh = 20 mA on STB, SLIN, AFD ① Ioh = 4 mA on ZWS and IOCHRDY ③ Ioh = -0.2 mA on other outputs                                                                                                                                                                                                     |
| Icc       | Power Supply Current            |            | 80           | mA    | VDD3/VDD5 = 5.5V<br>MSTRX1 = 48 MHz<br>All other inputs = 5.5V<br>All outputs floating<br>Baud Rate = 512K<br>Serial Port CLK = 8 MHz                                                                                                                                                                                                                                                        |
| lil ②     | Input Leakage                   |            | ±15          | μΑ    | VDD3/VDD5 = 5.5V, VSS = 0.0V<br>All other pins float                                                                                                                                                                                                                                                                                                                                         |
| Icl       | Clock Leakage                   |            |              |       | Vin = 0.0V, 5.5V                                                                                                                                                                                                                                                                                                                                                                             |
| Idl       | Data Bus Leakage<br>(DB and PD) |            | ±10          | μΑ    | Vout = 0.4V, Vout = 4.5V<br>Data Bus in High Impedance State                                                                                                                                                                                                                                                                                                                                 |
| loz       | Tristate Leakage                |            | ± 20         | μА    | VDD3/VDD5 = 5.5V, GND = 0V,<br>Vout = 0.0V, 5.5V                                                                                                                                                                                                                                                                                                                                             |
| Vil (RES) | Reset Schmitt Vil               |            | 0.8          | V     |                                                                                                                                                                                                                                                                                                                                                                                              |
| Vih (RES) | Reset Schmitt Vih               | 2.3        |              | V     |                                                                                                                                                                                                                                                                                                                                                                                              |

- ① When not in FPP mode, SLIN, AFD, STB and INIT outputs are all open collectors with 2.5K to 3.5 Kohm internal pullup resistors. In FPP mode SLIN, AFD and STB can source 20 mA in the high state. In PS/2 mode IRQ7 is also an open collector. When in Vol state, IRQ7 sinks a minimum of 10 mA.
- ② RESCPU, IRQ(3:7), IRQ8, IRQ(9:12), IRQ(14:15), ROM8, A20GT, KBINT and CS1 have nominally 300 μA pullups. These pullups, along with all others, are disabled when the 48 MHz oscillator is disabled by asserting CS0, CS1 and CS2 simultaneously. The pulldowns on KBCLK, ATCLK and CLK287 are enabled when the three chip selects are low and sink 40 mA min. RTS0 has a 190 Kohm pullup activated during reset, with the output driver disabled during that time.
- ③ ZWS and IOCHRDY are open collector outputs that drive high for two 48 MHz clocks on a rising transition.

TABLE 6-2. DC OPERATING CHARACTERISTICS - 5 VOLT OPERATION



### 6.4 DC OPERATING CHARACTERISTICS - 3.3 VOLT OPERATION

Ta = 0°C (32°F) to +70°C (158°F), VDD = +3.3V  $\pm$  10%, VDD3 = +3.3V  $\pm$  10%, VDD5 = +5V  $\pm$  10% VSS = 0V, unless otherwise specified.

| SYMBOL    | CHARACTERISTIC                  | MIN        | MAX          | UNITS | TEST CONDITIONS                                                                                                                                                                           |
|-----------|---------------------------------|------------|--------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vilx      | Clock Input Low Voltage         | -0.5       | 0.8          | ٧     |                                                                                                                                                                                           |
| Vihx      | Clock Input High Voltage        | 2.0        | VDD5         | V     |                                                                                                                                                                                           |
| Vil       | Input Low Voltage               | -0.5       | 0.8          | V     |                                                                                                                                                                                           |
| Vih       | Input High Voltage              | 2.0<br>2.3 | VDD5<br>VDD5 | V     | Except MXCTL(2:0)<br>MXCTL(2:0)                                                                                                                                                           |
| Vol       | Output Low Voltage              |            | 0.4          | V     | Iol = 4.0 mA on DB(0:7)<br>  Iol = 12 mA on PD(0:7)<br>  Iol = 12 mA on NINIT, STB , SLIN, AFD (4)<br>  Iol = 24 mA on ZWS<br>  Iol = 12 mA on IOCHRDY<br>  Iol = 2.0 mA on other outputs |
| Voh       | Output High Voltage             | 2.4        |              | V     |                                                                                                                                                                                           |
| Icc       | Power Supply Current            |            | 50           | mA    | Ioh = -0.2 mA on other outputs  VDD/VDD3 = 3.6V, VDD5 = 5.5V  MSTRX1 = 48 MHz  All other inputs = 5.5V  All outputs floating  Baud Rate = 512K  Serial Port CLK = 8 MHz                   |
| lii ②     | Input Leakage                   |            | ±15          | μА    | VDD/VDD3 = 3.6V, VDD5 = 5.5V,<br>VSS = 0.0V. All other pins float                                                                                                                         |
| Icl       | Clock Leakage                   |            |              |       | Vin = 0.0V, 5.5V                                                                                                                                                                          |
| ldl       | Data Bus Leakage<br>(DB and PD) |            | ±10          | μА    | Vout = 0.4V,<br>PD - Vout = 4.5V,<br>DB - Vout = 3.0V<br>Data Bus in High Impedance State                                                                                                 |
| loz       | Tristate Leakage                |            | ± 20         | μА    | VDD/VDD3 = 3.6V, VDD5 = 5.5V,<br>GND = 0V<br>Vout = 0.0V, 5.5V                                                                                                                            |
| Vil (RES) | Reset Schmitt Vil               |            | 0.8          | V     |                                                                                                                                                                                           |
| Vih (RES) | Reset Schmitt Vih               | 2.3        |              | V     |                                                                                                                                                                                           |

#### For notes ② ③ refer to Table 6-2.

When not in FPP mode, INIT, STB, SLIN and AFD are open collector with 2.5K to 3.5 Kohm internal pullup resistors. In FPP mode STB, SLIN and AFD can source 10 mA in the high state. In PS/2 mode IRQ7 is also an open collector. When in Vol state IRQ7 sinks a minimum of 5 mA.

TABLE 6-3. DC OPERATING CHARACTERISTICS - 3.3 VOLT OPERATION

### 6.5 AC OPERATING CHARACTERISTICS AND TIMING

Ta = 0°C (32°F) to +70°C (158°F), VDD = +3.3, 5.0V  $\pm$  10%, VDD5 = 5.0V  $\pm$  10%, VSS = 0V

Table 6-4 lists the timing categories and their Figure and Table number.

| FIGURE<br>NUMBER | TABLE<br>NUMBER | FIGURE TITLE                                               |
|------------------|-----------------|------------------------------------------------------------|
| 6-1              | 6-5             | Receiver Timing                                            |
| 6-2              | 6-6             | Transmitter Timing                                         |
| 6-3              | 6-7             | Modem Control Timing                                       |
| 6-4              | 6-8             | Read Cycle Timing                                          |
| 6-5              | 6-8             | Write Cycle Timing                                         |
| 6-6              | 6-5             | RCVR FIFO Signal Timing For First Byte                     |
| 6-7              | 6-5             | RCVR FIFO Signal Timing After First Byte (RBR already set) |
| 6-8              | 6-9             | Parallel Port Timing - No FPP Read/Write                   |
| 6-9              | 6-9             | Parallel Port Interrupt Timing - No FPP Read/Write         |
| 6-10             | 6-10            | Clock Generation Timing                                    |
| 6-11             | 6-11            | Interrupt MUX Timing - A                                   |
| 6-12             | 6-11            | Interrupt MUX Timing - B                                   |
| 6-13             | 6-12            | Default Read Timing (FPP) - ZWS Mode Disabled              |
| 6-14             | 6-12            | Default Write Timing (FPP) - ZWS Mode Disabled             |
| 6-15             | 6-12            | Read Timing With One Wait Sate (FPP) - ZWS Mode Disabled   |
| 6-16             | 6-12            | Write Timing With One Wait State (FPP) - ZWS Mode Disabled |
| 6-17             | 6-12            | Default Read Timing (FPP) - ZWS Mode Enabled               |
| 6-18             | 6-12            | Default Write Timing (FPP) - ZWS Mode Enabled              |
| 6-19             | 6-12            | Fast Read Timing (FPP) - ZWS Mode Enabled                  |
| 6-20             | 6-12            | Fast Write Timing (FPP) - ZWS Mode Enabled                 |
| 6-21             | 6-12            | Parallel Port Interrupt Timing (FPP Read/Write)            |

TABLE 6-4. TIMING FIGURE/TABLE NUMBERS





FIGURE 6-1. RECEIVER TIMING

| SYMBOL | CHARACTERISTIC                                | MIN | мах  | UNITS            | TEST<br>CONDITIONS |
|--------|-----------------------------------------------|-----|------|------------------|--------------------|
| tSCD   | Delay from RCLK ② to<br>Sample Time           |     | 2    | μs               |                    |
| tSINT  | Delay from<br>Stop to Set Interrupt           |     | 17 ① | RCLK ②<br>Cycles | 100 pF Load        |
| tRINT  | Delay from IOR<br>(RD RBR) Reset<br>Interrupt | /   | 250  | ns               | 100 pF Load        |

**TABLE 6-5. RECEIVER TIMING** 

- ① When receiving the first byte in FIFO Mode, <sup>t</sup>SINT (only for timeout or trigger level interrupt) will be delayed 19 RCLK cycles. For a timeout interrupt, <sup>t</sup>SINT will be delayed 24 RCLK cycles.
- ② RCLK is an internal clock used for sampling serial in data. RCLK is equivalent to 16 times the baud rate clock.



FIGURE 6-2. TRANSMITTER TIMING

| SYMBOL            | CHARACTERISTIC                                         | MIN | MAX | UNITS                     | TEST<br>CONDITIONS |
|-------------------|--------------------------------------------------------|-----|-----|---------------------------|--------------------|
| tHR               | Delay from IOW<br>(WR THR) to<br>Reset Interrupt       |     | 175 | ns                        | 100 pF Load        |
| <sup>t</sup> IRS  | Delay from initial INTR<br>Reset to Transmit start     | 8   | 24  | TCLK ①<br>Clock<br>Cycles |                    |
| <sup>t</sup> SI ② | Delay from Initial<br>Write to Interrupt               | 16  | 24  | TCLK ①<br>Clock<br>Cycles |                    |
| tSTI              | Delay from Stop to<br>Interrupt (THRE)                 | 8   | 8   | TCLK ①<br>Clock<br>Cycles |                    |
| tIR               | Delay from IOR<br>(RD IIR to Reset<br>Interrupt (THRE) |     | 250 | ns                        | 100 pF Load        |

**TABLE 6-6. TRANSMITTER TIMING** 

- ① TCLK is an internal clock used for sending serial out data. TCLK is equivalent to 16 times the baud rate clock.
- ② In FIFO mode tSI might extend to beginning of Stop Bit. See Line Status Register for details.





FIGURE 6-3. MODEM CONTROL TIMING

| SYMBOL | CHARACTERISTIC                             | MIN | MAX | UNITS | TEST<br>CONDITIONS |
|--------|--------------------------------------------|-----|-----|-------|--------------------|
| tMDO   | Delay from IOW (WR MCR) to Output          |     | 200 | ns    | 100 pF Load        |
| tSIM   | Delay to Set Interrupt from Modem Input    |     | 250 | ns    | 100 pF Load        |
| tRIM   | Delay to Reset Interrupt from IOR (RD MSR) |     | 250 | ns    | 100 pF Load        |

**TABLE 6-7. MODEM CONTROL TIMING** 



FIGURE 6-4. READ CYCLE TIMING



FIGURE 6-5. WRITE CYCLE TIMING

| SYMBOL             | CHARACTERISTIC                                                                   | MIN | MAX | UNITS | TEST<br>CONDITIONS |
|--------------------|----------------------------------------------------------------------------------|-----|-----|-------|--------------------|
| tDIW               | IOR Strobe Width                                                                 | 125 |     | ns    | 1TTL Load          |
| t <sub>RC</sub>    | Read Cycle Delay                                                                 | 125 |     | ns    | 1TTL Load          |
| RC                 | Read Cycle =<br><sup>†</sup> DIC + <sup>†</sup> DIW +<br><sup>†</sup> RC + 20 ns | 300 |     | ns    | 1TTL Load          |
| tHZ                | IOR to Floating<br>Data Delay                                                    | 0   | 100 | ns    | 1TTL Load          |
| tDOW               | IOW Strobe Width                                                                 | 100 |     | ns    | 1TTL Load          |
| tWC                | Write Cycle Delay                                                                | 150 |     | ns    | 1TTL Load          |
| wc                 | Write Cycle =<br>+ tDOC + tDOW<br>+ tWC + 20 ns                                  | 300 |     | ns    | 1TTL Load          |
| tDS                | Data Setup Time                                                                  | 30  |     | ns    | 1TTL Load          |
| tDH                | Data Hold Time                                                                   | 30  |     | ns    | 1TTL Load          |
| tDIC               | IOR DELAY from<br>Select or Address                                              | 30  |     | ns    | 1TTL Load          |
| tDOC               | IOW Delay from<br>Select or Address                                              | 30  |     | ns    | 1TTL Load          |
| tACR               | Address and Chip<br>Select Hold Time<br>from IOR                                 | 20  |     | ns    | 1TTL Load          |
| tACW               | Address and Chip<br>Select Hold Time<br>from IOW                                 | 20  |     | ns    | 1TTL Load          |
| tDDD               | Delay from IOR to data                                                           |     | 100 | ns    | 1 TTL Load         |
| tMR                | Master Reset Pulse<br>Width                                                      | 1.0 |     | μs    | 1 TTL Load         |
| <sup>t</sup> PWRUP | Delay from TTL Clock in to internal clock on power up.                           |     | 50  | μs    |                    |
| tOSCUP             | Delay from OSC clock in to internal clock on power up.                           |     | 30  | ms    |                    |

TABLE 6-8. READ/WRITE CYCLE TIMING



FIGURE 6-6. RCVR FIFO SIGNAL TIMING FOR FIRST BYTE



FIGURE 6-7. RCVR FIFO SIGNAL TIMING AFTER FIRST BYTE (RBR ALREADY SET)





FIGURE 6-8. PARALLEL PORT TIMING - NO FPP READ/WRITE



FIGURE 6-9. PARALLEL PORT INTERRUPT TIMING - NO FPP READ/WRITE

| SYMBOL           | CHARACTERISTIC                                | MIN | мах | UNITS | TEST<br>CONDITIONS                             |
|------------------|-----------------------------------------------|-----|-----|-------|------------------------------------------------|
| tDOC             | IOW Delay from Chip<br>Select and Address     | 30  |     | ns    |                                                |
| <sup>t</sup> DIC | IOR Delay from Chip<br>Select and Address     | 30  |     | ns    |                                                |
| tWD              | IOW High to PD(0:7),<br>SLIN, INIT, AFD, STB  |     | 1   | μs    | No External Pull-up<br>Resistor and 50 pF Load |
| tHD              | BIDEN High to<br>PD(0:7) Tristate             |     | 120 | ns    | 50 pF Load                                     |
| t <sub>LPD</sub> | BIDEN Low to<br>PD(0:7) Delay                 |     | 100 | ns    | 50 pF Load                                     |
| <sup>t</sup> PDH | PD(0:7) Hold Time from IOR                    | 100 |     | ns    |                                                |
| t <sub>PDS</sub> | PD(0:7) Setup Time from IOR                   | 100 |     | ns    |                                                |
| t <sub>DOW</sub> | IOW Strobe Width                              | 100 |     | ns    |                                                |
| tDIW             | IOR Strobe Width                              | 125 |     | ns    |                                                |
| <sup>t</sup> ACW | Chip Select and Address<br>Hold Time from IOW | 20  |     | ns    |                                                |
| <sup>t</sup> ACR | Chip Select and Address<br>Hold Time from IOR | 20  |     | ns    |                                                |
| <sup>t</sup> BSA | BUSY Start to ACK                             | 0   |     | ns    |                                                |
| <sup>t</sup> BSY | BUSY Width                                    | 100 |     | ns    |                                                |
| <sup>t</sup> AK  | ACK Width                                     | 100 |     | ns    |                                                |
| <sup>t</sup> AI  | IRQ7 Delay from ACK                           |     | 60  | ns    | 50 pF Load                                     |
| tASI             | ACK to set interrupt                          |     | 60  | ns    | 50 pF Load                                     |
| <sup>t</sup> RRI | Read Parallel Port<br>Status Register (PPSR)  |     | 60  | ns    | 50 pF Load                                     |
| <sup>t</sup> DII | IOW to Tristate                               | 0   | 100 | ns    | 50 pF Load                                     |

TABLE 6-9. PARALLEL PORT TIMING - NO FPP READ/WRITE





FIGURE 6-10. CLOCK GENERATION TIMING

| CLOCK<br>TYPE | <sup>t</sup> PH<br>min. ns. | <sup>t</sup> PL<br>min. ns. | FREQUENCY<br>MHz | MAX. EDGE DELAY ①<br>FROM MSTRX1 EDGE |
|---------------|-----------------------------|-----------------------------|------------------|---------------------------------------|
| CLK287 SEL    |                             |                             |                  | 1                                     |
| 0             | 40                          | 68                          | 8                | 100 ns                                |
| 1             | 28                          | 60                          | 9.6              | 100 ns                                |
| 2             | 20                          | 50                          | 12               | 100 ns                                |
| 3             | 35                          | 35                          | 12               | 100 ns                                |
| 4 5           | 14                          | 35                          | 16               | 100 ns                                |
| 5             | 25                          | 25                          | 16               | 100 ns                                |
| KBCLK         | 50                          | 33                          | 9.6              | 100 ns                                |
| ATCLK         | 27                          | 25                          | 16               | 100 ns                                |
| MSTRX1        | 8                           | 8                           | 48               | N/A                                   |

**TABLE 6-10. CLOCK GENERATION TIMING** 

① All 50 pF loads



FIGURE 6-11. INTERRUPT MUX TIMING - A



FIGURE 6-12. INTERRUPT MUX TIMING - B



| SYMBOL            | CHARACTERISTIC                     | MIN | MAX | UNITS | TEST<br>CONDITIONS |
|-------------------|------------------------------------|-----|-----|-------|--------------------|
| t <sub>MUX1</sub> | Delay from MUX control change      |     | 25  | ns    | 50 pF load         |
| <sup>t</sup> MUX2 | Delay from MUX input going low     |     | 125 | ns    | 50 pF load         |
| tMUX3             | Rising MXCTL0 clock edges required | 3   | 5   |       |                    |
| <sup>t</sup> MUX4 | Rising MXCTL0 clock edges required | 5   |     |       |                    |
| <sup>t</sup> MUX5 | MUX input setup time               | 100 |     | ns    |                    |
| <sup>t</sup> MUX6 | MXCTL(0:2) pulse width             | 40  |     | ns    |                    |
| <sup>t</sup> MUX7 | Pins pulse width                   | 75  |     | ns    |                    |

**TABLE 6-11. INTERRUPT MUX TIMING** 

#### 6.5.1 Fast Parallel Port Timing

To prevent IOCHRDY from overriding ZWS and provide more setup time for BUSY, IOCHRDY must not be driven low until two leading edges of SYSCLK after the assertion of IOW or IOR.

IOCHRDY buffer is capable of 12 mA sinking and 4 mA sourcing current.

The parameters for Figures 6-13 through 6-21 are presented in Table 6-12, which follows Figure 6-21.



FIGURE 6-13. DEFAULT READ TIMING (FPP) ZWS MODE DISABLED





FIGURE 6-14. DEFAULT WRITE TIMING (FPP) ZWS MODE DISABLED



FIGURE 6-15. READ TIMING WITH ONE WAIT STATE (FPP) ZWS MODE DISABLED



FIGURE 6-16. WRITE TIMING WITH ONE WAIT STATE (FPP) ZWS MODE DISABLED



FIGURE 6-17. DEFAULT READ TIMING (FPP) ZWS MODE ENABLED



FIGURE 6-18. DEFAULT WRITE TIMING (FPP) ZWS MODE ENABLED



FIGURE 6-19. FAST READ TIMING (FPP) ZWS MODE ENABLED



FIGURE 6-20. FAST WRITE TIMING (FPP) ZWS MODE ENABLED



FIGURE 6-21. PARALLEL PORT INTERRUPT TIMING (FPP READ/WRITE)

| SYMBOL | CHARACTERISTIC                     | MIN | MAX | UNITS | TEST CONDITIONS |
|--------|------------------------------------|-----|-----|-------|-----------------|
| T10    | IOW to STB delay                   |     | 30  | ns    | 100 pF load     |
| T11    | IOW/IOR to AFD/SLIN delay          |     | 30  | ns    | 100 pF load     |
| T12    | BUSY to IOCHRDY delay              |     | 30  | ns    | 100 pF load     |
| T13    | IOW/IOR to IOCHRDY                 | į   | 30  | ns    | 100 pF load     |
| T14    | STB/AFD/SLIN to PD bus             |     | 15  | ns    | 100 pF load     |
| T15    | PD Bus hold time from STB/AFD/SLIN |     | 50  | ns    | 100 pF load     |
| T16    | PD Bus to DB Bus delay             |     | 80  | ns    | 350 pF load     |
| T17    | BUSY setup to SYSCLK               | 15  |     | ns    |                 |
| T18    | SYSCLK to ZWS delay                |     | 22  | ns    | 100 pF load     |
| T19    | SYSCLK to IOCHRDY delay            |     | 50  | ns    | 100 pF load     |
| TAI    | IRQ7 delay from ACK                |     | 60  | ns    | 50 pF load      |
| TASI   | ACK to set intrrupt                |     | 60  | ns    | 50 pF load      |
| TRRI   | Read Parallel Port Status register |     | 60  | ns    | 50 pF load      |

**TABLE 6-12. FPP TIMING** 

WD76C30ALV POWER NETWORKS

#### 7.0 POWER NETWORKS

The WD76C30ALV Peripheral Controller logic and I/O buffers are powered by three individual power networks, each having their own power pins. The WD76C30ALV is capable of operating under 5 volts only, or a mix of 5 volts and 3.3 volts.

The power networks are divided into the following groups:

Core logic 3.3 volt I/O ring 5 volt parallel port I/O

This section provides a description of the three power networks, as well as a table showing the state of all pins at power down.

#### 7.1 CORE LOGIC

The core logic consists of the serial and non-data parallel port logic. With the exception of the Parallel Port Data bus PD(7:0), all parallel port inputs are included in the core logic.

The parallel port input signals included in the core logic are:

| BIDEN | ERROR |
|-------|-------|
| SLCT  | PE    |
| BUSY  | ACK   |
| STB   | AFD   |
| SLIN  | INIT  |

The core logic is powered by the VDD power pins.

#### 7.2 3.3 VOLT I/O RING

The 3.3 volt I/O ring consists of the Serial Port I/O, AT data bus, Interrupt Multiplexer I/O, all other outputs and all input buffers with the exception of the previously mentioned ten parallel port input buffers in the Core Logic.

The output buffers are:

| SOUT(1:0) | DTR(1:0)    |
|-----------|-------------|
| RTS(1:0)  | DB(7:0)     |
| CLK287    | IRQSET(1:0) |
| KBCI K    | ATCLK `     |

The input buffers are:

| DB(7:0)   | IOR        | MXCLT(2:0) |
|-----------|------------|------------|
| DSR(1:0)  | CS(2:0)    | RESCPU     |
| RI(1:0)   | RESET      | ROM8       |
| RLSD(1:0) | PD(7:0)    | SYSCLK     |
| SIN(1:0)  | IRQ(3:7)   | KBINT      |
| CTS(1:0)  | IRQ8       | A20GT      |
| A(2:0)    | IRQ(9:12)  |            |
| ĪOW       | IRQ(14:15) |            |

The 3.3 volt I/O ring is powered by the VDD3 power pins.

#### 7.3 5 VOLT PARALLEL PORT I/O

The 5 volt parallel port consists of the Parallel Port outputs and, with the exception of the I/O databus, the ATBUS interface outputs.

The 5 volt Parallel Port output signals are:

| PD(7:0) | IRQ7/IRQ7 |
|---------|-----------|
| ZWS     | IOCHRDY   |
| STB     | AFD       |
| SLIN    | INIT      |

The 5 volt Parallel Port I/O logic is powered by VDD5 power pins.

### 7.4 SUPPORTED POWER NETWORK VOLTAGE COMBINATIONS

| DESCRIPTION                                | VDD      | VDD3     | VDD5     |
|--------------------------------------------|----------|----------|----------|
| 5 volt operation only                      | 5 volt   | 5 volt   | 5 volt   |
| 5 volt only, power down mode               | 0 volt   | 5 volt   | 5 volt   |
| Mixed mode opera-<br>tion                  | 3.3 volt | 3.3 volt | 5 volt   |
| Mixed mode, power-<br>down mode            | 0 volt   | 3.3 volt | 5 volt   |
| Mixed mode,<br>suspend mode                | 3.3 volt | 3.3 volt | 3.3 volt |
| Mixed mode, power<br>down, suspend<br>mode | 0 volt   | 3.3 volt | 3.3 volt |

No other combinations are allowed.

### 7.5 REQUIREMENTS FOR TYPICAL 3.3 VOLT LAPTOP DESIGNS

Table 7-1 represents the voltages applied to or expected from the WD76C30ALV's pins in a typical 3.3 volt design. The voltages listed for output pins are the required levels that those pins should drive out, not levels that might be applied to those pins from other sources. Voltages listed for bidirectional pins, such as the parallel port data bus, may represent input or output levels. The footnotes following table 7-1 supply a more detailed explanation.



|                    |                                     |         | C                      | PERATING MOI          | ODE                                     |  |
|--------------------|-------------------------------------|---------|------------------------|-----------------------|-----------------------------------------|--|
| DESCRIPTION        | SIGNAL NAME                         | I/O     | NORMAL                 | SER/PAR<br>POWER DOWN | SUSPEND                                 |  |
|                    | Seria                               | al Por  | ts                     |                       |                                         |  |
| •                  | DSR(1:0)                            | ı       | 0 - 5V ①               | 0 - 5V ②              | 0 - 5V ②                                |  |
|                    | RLSD(1:0)                           | I       | 0 - 5V ①               | 0 - 5V ②              | 0 - 5V ②                                |  |
|                    | SIN(1:0)                            | ı       | 0 - 5V ①               | 0 - 5V ②              | 0 - 5V ②                                |  |
|                    | CTS(1:0)                            | Ī       | 0 - 5V ①               | 0 - 5V ②              | 0 - 5V ②                                |  |
|                    | RI(1:0)                             | ī       | 0 - 5V ①               | 0 - 5V ②              | 0 - 5V ②                                |  |
|                    | SOUT(1:0)                           | 0       | 0 - 3.3V ③             | Z ②                   | Z ②                                     |  |
|                    | DTR(1:0)                            | 0       | 0 - 3.3V ③             | Z ②                   | Z ②                                     |  |
|                    | RTS(1:0)                            | 0       | 0 - 3.3V ③             | Z ②                   | Z ②                                     |  |
|                    | AT Bus I                            | nterf   | ace (4)                |                       | 100000000000000000000000000000000000000 |  |
| RAD Bus            |                                     | I/O     | 0 - 3.3V               | 0 - 3.3V              | 0 - 3.3V                                |  |
| System Address Bus |                                     | 1       | 0 - VDD5               | 0 - VDD5              | 0V or Z ⑤                               |  |
| I/O Strobes        | ĪOW, ĪOR                            | I       | 0 - VDD5               | 0 - VDD5              | 0V or Z ⑤                               |  |
|                    | IRQ7/IRQ7                           | I/O     | 0 - VDD5               | 0 - VDD5              | 0 - VDD5 ②                              |  |
|                    | ĪRQ8                                | I       | 0 - 3.3V               | 0 - 3.3V              | 0 - 3.3V                                |  |
|                    | IRQ(15:14)<br>IRQ(12:9)<br>IRQ(6:3) | I       | 0 - VDD5               | 0 - VDD5              | 0 - VDD5 ②                              |  |
|                    | ZWS                                 | 0       | OD ®                   | Z 6                   | Z 2 6                                   |  |
|                    | SYSCLK                              | 1       | 0 - VDD5               | 0 - VDD5              | 0V or Z ②                               |  |
|                    | IOCHRDY/CLK287                      | 0       | 0 - VDD5⑥/<br>0 - 3.3V | Z ⑥ /<br>0 - 3.3V     | Z ② ⑥/<br>Z                             |  |
|                    | Parai                               | llel Po | ort                    |                       |                                         |  |
|                    | BIDEN                               | ı       | 0 - 3.3V               | 0 - 3.3V              | 0 - 3.3V                                |  |
| Parallel Data Bus  | PD(7:0)                             | I/O     | 0 - 5V ③               | 0V or Z/Z ⑤           | 0V or Z/Z ⑤                             |  |
|                    | STB, AFD, INITD, SLIN               | I/O     | 0 - 5V ③               | 0 - 5V/Z ②            | 0 - 5V/Z ②                              |  |
|                    | ERROR, SLCT, PE,<br>BUSY, ACK       | I       | 0 - 5V ①               | 0 - 5V ②              | 0 - 5V ②                                |  |
|                    | IRQ Mi                              | ultiple | exer                   |                       |                                         |  |
|                    | MXCTL(2:0)                          | 1       | 0 - 3.3V               | 0 - 3.3V              | 0 - 3.3V                                |  |
|                    | IRQSET(1:0)                         | 0       | 0 - 3.3V               | 0 - 3.3V              | 0 - 3.3V                                |  |

TABLE 7-1. I/O VOLTAGE REQUIREMENTS

|                               |                |         | OPERATING MODE |                       |                    |
|-------------------------------|----------------|---------|----------------|-----------------------|--------------------|
| DESCRIPTION                   | SIGNAL NAME    | I/O     | NORMAL         | SER/PAR<br>POWER DOWN | SUSPEND            |
|                               | Misce          | ellaneo | ous            |                       |                    |
|                               | RESET          |         | 0 - 3.3V       | 0 - 3.3V              | 0 - 3.3V           |
|                               | CS(2:0)        |         | 0 - 3.3V       | 0 - 3.3V              | 0 - 3.3V           |
|                               | RESCPU         |         | 0 - 3.3V       | 0 - 3.3V              | 0 - 3.3V           |
|                               | ROM8           | 1       | 0 - 3.3V       | 0 - 3.3V              | 0 - 3.3V           |
|                               | KBINT          | 1       | 0 - 3.3V       | 0 - 3.3V              | 0 - 3.3V           |
|                               | A20GT          |         | 0 - 3.3V       | 0 - 3.3V              | 0 - 3.3V           |
|                               | MSTRX1         | I       | 0 - 3.3V ⑦     | 0 - 3.3V ⑦            | 0 - 3.3V or<br>Z ⑦ |
| ,                             | KBCLK          | 0       | 0 - 3.3V       | 0 - 3.3V              | Z                  |
|                               | ATCLK          | 0       | 0 - 3.3V       | 0 - 3.3V              | Z                  |
|                               | P              | ower    |                |                       |                    |
| 3.3 Volt Serial/Parallel Core | VDD pin 64/88  | N/A     | 3.3V           | OV                    | 0V                 |
| 5 Volt Parallel Port          | VDD5 pin 3/15  | N/A     | 5V             | 5V                    | 3.3V ®             |
| 3.3 Volt I/O Ring             | VDD3 pin 22/38 | N/A     | 3.3V           | 3.3V                  | 3.3V               |

- ① This signal may be driven to 3.3 volts or 5 volts by a peripheral attached to the port or it may be connected to a device that is powered down.
- ② This signal is connected to a device that may be powered down. The input buffer (if I or I/O) should be internally disabled. The output buffer (if O or I/O) for this signal should be tristated.
- This signal is connected to a device that may be powered down.
- Power distribution to the AT bus is design dependent. Power to the AT bus connectors may be at 5 volts or 3.3 volts and may be switched off or remain on during suspend. In addition, the WD76C30ALV's VDD5 power pin may drop from 5 volts to 3.3 volts during suspend.
- ⑤ This signal is connected to a device that is powered down or tristated. The input buffer (if I or I/O) should be internally disabled. The output buffer (if O or I/O) for this signal should be tristated.
- This signal is an open-drain output but actively drives high for two 48 MHz clocks on a rising transition. An external pullup is connected.
- This level is for when MSTRX1 is driven by an external TTL oscillator.
- ® During suspend, the system may be designed to lower 5 volts to 3.3 volts but not down to 0 volts.

TABLE 7-1. I/O VOLTAGE REQUIREMENTS (Continued)



WD76C30ALV POWER NETWORKS

| SIGNAL<br>NAME                                                                                                                                                                                                                                                         | ① INPUT/<br>OUTPUT                      | ② SERIAL ③ PARALLEL POWER DOWN                                                                                | ② FULL ③ POWER DOWN                                                                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| DTRO DTR1 RTS0 RTS1 SOUT1, 0 ATCLK ® ® CLK287 ® ® KBCLK ® ® IRQSET1, 0 PD(7:0) BIDEN ® ERROR SLCT PE ACK BUSY INIT SLIN STB AFD CS0 CS2 CS1 RLSD0 CTS0 RIO DSR0 CTS1 RLSD1 RLSD1 RII DSR1 SIN1, 0 MXCTL(2:0) IRQ(3:6) IRQ7/IRQ7 IRQ8 IRQ9:12) IRQ14, 15 ROM8 A20GT ZWS | O O O O O,O,O,O,O,O,O,O,O,O,O,O,O,O,O,O | POWER DOWN  OZ OZ OZ OZ OZ O, PZ O, PZ O, PZ O, PZ O, PZ IX, OZ IX, PZ IX | OZ OZ OZ OZ OZ OZ OZ, PL OZ, PL OZ, PL OZ, PL OZ IX, OZ IX, PZ IX |
| IOCHRDY<br>SYSCLK                                                                                                                                                                                                                                                      | l                                       | IX                                                                                                            | IX                                                                                                    |

**TABLE 7-2 STATE OF PINS AT POWER DOWN** 

| SIGNAL<br>NAME           | ① INPUT/<br>OUTPUT | 2 SERIAL 3<br>PARALLEL<br>POWER DOWN | ② FULL ③<br>POWER DOWN |
|--------------------------|--------------------|--------------------------------------|------------------------|
| KBINT                    | I, P               | I, PH                                | IX, PZ                 |
| RESCPU<br><u>D(7:</u> 0) | I, P<br>I, O       | I, PH<br>I, O                        | IX, PZ<br>IX, OZ       |
| IOW<br>IOR               |                    | 1                                    | IX<br>IX               |
| A(2:0)<br>RESET          | l<br>I             | l l                                  | IX                     |
| MSTRX1 ④                 | i, o               | I, OB                                | I, OH                  |
| MSTRX2                   | 0                  | 0                                    | OL                     |

#### **BUFFER TYPE**

I = Input buffer

O = Output buffer

P = Pullup or pulldown

#### **(2**)

#### **POWER DOWN STATE**

OZ = Tristate output

O = Driven output

OH = Output driven high

OL = Output driven low

OB = Output driven to oscillator BIAS point I = Input enabled

IX = Input disabled, consumes no power, input between 0V and 5V

PH = Pullup enabled

PL = Pulldown enabled

PZ = Pullup or pulldown disabled

- Serial/Parallel Power Down: PUD = 1(bit 3 of the Mode Selection Register described in section 5.5). Full Power Down: CS2, CS1 and CS0 on pins 46/66, 47/67 and 48/68 are low simultaneously. This has priority over PUD.
- When driven by a TTL oscillator, MSTRX1 requires an input low current (I<sub>ii</sub>) of approximately 1 mA. To eliminate this in full power down mode, the TTL oscillator driving MSTRX1 must be disabled or driven to +5 volts.
- S KBCLK and ATCLK can be programmed to stop with their outputs remaining low. Stopping is not synchronous and is separate from what happens during a full power down.
- ⑥ CLK287 can be programmed to stop with its output remaining either high or low. Stopping is synchronous and separate from what happens in full power down.
- When entering full power down, the drivers for KBCLK, ATCLK and CLK287 are tristated and driven low by a pulldown FET that is only enabled during a full power down. This FET sinks a minimum of 45 μA, and drives the output low when connected to a CMOS input. Stopping is not synchronous.
- 8 BIDEN has an internal pullup so that applications requiring a high can leave it floating.

TABLE 7-2. STATE OF PINS AT POWER DOWN (Continued)



WD76C30ALV PACKAGE DIMENSIONS

#### 8.0 PACKAGE DIMENSIONS

Figure 8-1. Illustrates the 84-Pin PQFP package showing the dimensions in inches. Figure 8-2. Illustrates the 100-Pin SQFP package showing the dimensions in inches.



FIGURE 8-1. 84-PIN PQFP PACKAGE



FIGURE 8-2. 100-PIN SQFP PACKAGE

# 9.0 CRYSTAL MANUFACTURES (Partial List)

American Time Products Division Frequency Control Products, Inc. Woodside, New York 11377

Bliley Electric Company Eire, Pennsylvania 16508

Cryster Crystals Whitby, Ontario

Erie Frequency Control Carlisle, Pennsylvania 17013

Q-Matic Corporation Costa Mesa, California 92626

#### 9.1 CRYSTAL SPECIFICATIONS

Series resonant frequency tolerance at  $25^{\circ}$  C  $\pm$  50 PPM

Series resonant frequency tolerance at  $0^{\circ}$  C TO  $70^{\circ}$  C  $\pm$  100 PPM

Mode of oscillation Third overtone

Adjacent spurious frequency 20 db down, min.

Effective series resistance 80 ohms, max.

Shunt capacitance 5 pf max.

Drive level at room temperature 2000 microwatts

Operating temperature 0° C to 70° C

Insulation resistance 500M

ohms/DC100V



FIGURE 9-1. EXTERNAL CLOCK INPUT (48 MHz MAX.)



FIGURE 9-2. TYPICAL CRYSTAL OSCILLATOR NETWORK

### g

# APPENDIX REVISION HISTORY - 1

This Revision History identifies the changes made from the document dated 11/19/91 to the document dated 6/10/92.

#### The major changes are:

- The WD76C30ALV is now packaged in an 84-pin PQFP and 100-pin SQFP package.
   The 84-pin PLCC has been deleted.
- Fast Parallel Port (FPP) function has been added.
- The WD76C30ALV is capable of operating at 5 volts or a combination of 5 volts and 3.3 volts, therefore the Appendix providing the low voltage specifications has been deleted and the specifications blended into section 6.
- References to WD76C10A has been changed to Western Digital System Controller.

| SECTION                                  | CHANGE                                                                                                                                                                                                                                                                                                                                |
|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.1 Features                             | Three features added, one modified.                                                                                                                                                                                                                                                                                                   |
| 1.2 General                              | Second paraghraph modified.<br>Sixth paragraph added.                                                                                                                                                                                                                                                                                 |
| 1.3 WD76C30/LV Differences               | Section deleted.                                                                                                                                                                                                                                                                                                                      |
| 1.3 Peripheral Controller                | Was section 1.4                                                                                                                                                                                                                                                                                                                       |
| 1.4 Fast Parallel Port                   | New                                                                                                                                                                                                                                                                                                                                   |
| Figure 1-1                               | IOCHRDY, ZWS and SYSCLK added                                                                                                                                                                                                                                                                                                         |
| 2.0 Signal Description                   | Name changed from Pin Description. Text modified to represent elimination of the PLCC package, and the introduction of the PQFP and SQFP packages. Figure 2-1, Figure 2-2 and Table 2-1 new. Table 2-2 title changed to Signal Description and modified to represent 84-pin and 100-pin package, as well as FPP and power management. |
| 3.4 ACE Programmable BAUD Rate Generator | Statement added to end of first paragraph.                                                                                                                                                                                                                                                                                            |
| Table 3-5                                | Last line added.                                                                                                                                                                                                                                                                                                                      |
| Table 4-1                                | New                                                                                                                                                                                                                                                                                                                                   |
| Table 4-2                                | Note 3 added.                                                                                                                                                                                                                                                                                                                         |
| 4.3 Control Register Write               | Statement added to first paragraph. /4 added to Table 4-3.                                                                                                                                                                                                                                                                            |
| 5.2 Clock Selection Register             | P38TB and P38SB added.                                                                                                                                                                                                                                                                                                                |
| 5.5 Mode Selection Register              | $\overline{ZWS}$ _AT, $\overline{ZWS}$ _DT, BIDEN_OR and FPP_EN added.                                                                                                                                                                                                                                                                |



| SECTION                                                                             | CHANGE                                                                                       |
|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| 5.10 Version Register                                                               | Modified.                                                                                    |
| 6.0 Electrical Specifications                                                       | Statement deleted.                                                                           |
| 6.1 Maximum Ratings                                                                 | WD76C30 deleted from title. I/O voltages with respect to VSS and Power dissipation modified. |
| 6.2 Capacitance                                                                     | WD76C30 deleted from title. Vcc changed to Vdd and values modified.                          |
| <ul><li>6.3 DC Operating</li><li>Characteristics</li><li>5 Volt Operation</li></ul> | New.                                                                                         |
| 6.4 DC Operating Characteristics - 3.3 Volt Operation                               | New.                                                                                         |
| 6.5 AC Operating<br>Characteristics And Timing                                      | Was 6.4.<br>Modified.                                                                        |
| Table 6-4                                                                           | Was Table 6-3. Modified.                                                                     |
| Figure 6-8                                                                          | No FPP Read/Write, added to caption.                                                         |
| Figure 6-9                                                                          | No FPP Read/Write, added to caption.                                                         |
| Table 6-9                                                                           | Was Table 6-8. No FPP Read/Write, added to caption.                                          |
| 6.5.1 Fast Parallel Port<br>Timing                                                  | Entire section new, including Figures 6-13 through 6-21 and Table 6-12.                      |
| 7.0 Power Networks                                                                  | New.                                                                                         |
| 7.1 Core Logic                                                                      | New.                                                                                         |
| 7.2 3.3 Volt I/O Ring                                                               | New.                                                                                         |
| 7.3 5 Volt Parallel Port I/O                                                        | New.                                                                                         |
| 7.4 Support Power Network<br>Voltage Combinations                                   | New.                                                                                         |
| 7.5 Requirements For<br>Typical 3.3 Volt Laptop<br>Designs                          | New.                                                                                         |
| Table 7-1                                                                           | New.                                                                                         |
| Table 7-2                                                                           | Was Table 6-11, modified.                                                                    |
| 8.0 Package Dimensions                                                              | Was 7.0, 84-pin PLCC deleted.                                                                |

### **REVISION HISTORY - 2**

This Revision History identifies the changes made from the document dated 6/10/92 to the document dated 7/21/92.

| SECTION            | CHANGE                                                             |
|--------------------|--------------------------------------------------------------------|
| Table 2-2, page 7  | Resistor values added to RTS(0:1).                                 |
| Table 7-1, page 67 | VDD5 suspend value changed.<br>Note 9 modified.<br>Note 8 deleted. |