#### SYSTEMS LOGIC/PERIPHERAL

WD7615

Desktop Buffer

Manager Device

3

WESTERN DIGITAL

# TABLE OF CONTENTS

| Section | Title Page                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.0     | INTRODUCTION       3-1         1.1       Features       3-1         1.2       General Description       3-1                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2.0     | ARCHITECTURE       3-6         2.1       AT Address Bus       3-6         2.2       DRQ, IRQ Mutliplexing and DACK Demultiplexing       3-6         2.3       A20GATE Logic       3-6         2.4       Keyboard Controller and Mouse Interrupt Latching       3-6         2.5       WE Signal Buffering       3-6         2.6       SMEMR and SMEMW Signal Generation       3-7         2.7       Power-on-Reset Signal Generation       3-7         2.8       SD7, IDE7       3-7         2.9       IOSEL Signal       3-7         2.10       Tristating the Outputs       3-7 |
|         | 2.11 I/O Mapping                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 3.0     | SIGNAL DESCRIPTIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 4.0     | ELECTRICAL SPECIFICATIONS       3-15         4.1       DC Operating Characteristics       3-15         4.2       AC Operating Characteristics       3-16                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 5.0     | PACKAGE DIMENSIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

# APPENDICES

| A.0 | GATED I/O WRITE, I/O READ | 9 |
|-----|---------------------------|---|
| B.0 | /O MAPPING                | 0 |

# LIST OF TABLES

| Table | Title Pag                    | е |
|-------|------------------------------|---|
| 2-1   | Multiplexer Assignments      | 6 |
| 3-1   | Pin Assignments              | 9 |
| 3-2   | Signal Descriptions          | 0 |
| 4-1   | DC Operating Characteristics | 5 |
| 4-2   | Output Timing                | 6 |
| 4-3   | Input Timing                 | 7 |

# LIST OF ILLUSTRATIONS

| Figure | Title                                     | Page |
|--------|-------------------------------------------|------|
| 1-1    | WD7615 Internal Block Diagram             | 3-2  |
| 1-2    | WD7615 System Configuration               | 3-3  |
| 1-3    | WD7615 Super I/O Configuration            | 3-4  |
| 1-4    | WD7615 with WD76C20/WD76C30 Configuration | 3-5  |
| 3-1    | WD7615 136-Pin Package                    | 3-8  |
| 6-1    | 136-Pin MQFP Package Dimensions           | 3-18 |
| A-1    | Gated I/O Write and I/O Read              | 3-19 |
| B-1    | I/O Mapping Modes                         | 3-20 |

# 1.0 INTRODUCTION

The WD7615 is a buffer management chip for WD7600 16-bit chip sets. The WD7615 is a 136-pin MQFP device.

#### 1.1 FEATURES

- Allows the WD7XC10 based designs to work with a generic "Super I/O" device or with the WD76C20 and WD76C30
- Replaces majority of external "glue" logic, up to 13 devices:
  - AT bus address buffers with 24 mA drive
  - AT bus interrupt multiplexing, and interrupt pull ups.
  - AT bus DRQ multiplexing and internal pull downs.
  - Keyboard/mouse interrupt latching and clearing functions
  - A20 Gate logic
  - Controlling the IDE data bit 7 at address 3F7H.
- Allows implementation of a desktop system with only three external devices

- Direct connect to AT address bus SA1 through SA19 and LA17 through LA23 with 24 mA drive
- DAC multiplexing and RESET generation
- DRAM WE signal from WD76C10 inversion and buffering
- SMEMR and SMEMW generation with 24mA direct drive
- Divide by 2 or divide by 4 clock output
- 136-pin MQFP package

#### 1.2 GENERAL DESCRIPTION

The WD7615 desktop buffer manager is designed to work with the WD7XC10 family of desktop system controllers including:

- WD76C10LR
- WD76C10LR-25
- WD76C10ALR
- WD76C10ALR-33



#### FIGURE 1-1. WD7615 INTERNAL BLOCK DIAGRAM



FIGURE 1-2. WD7615 SYSTEM CONFIGURATION

4/15/92



INTRODUCTION

WD7615

3-4

 $\sim$ 



INTRODUCTION

ω 5

 $\gg$ 

ω

WD7615

## 2.0 ARCHITECTURE

The WD7615 is a 136-pin device supporting 16-bit processors. The functions of various internal blocks are described herein.

#### 2.1 AT ADDRESS BUS

This block takes in A1 through A23 from the <u>proces</u>sor and latches <u>it internally</u> with ALE and READY signals. When MASTER is high, the address is driven to SA1 through SA19 and LA17 through LA23. The buffers on the lines can drive 24 mA for <u>compatibil</u>ity with the AT address bus. When MASTER is low, the address from the AT bus is driven to A1 through A23.

#### 2.2 DRQ, IRQ MUTLIPLEXING AND DACK DEMULTIPLEXING

The WD7615 multiplexes the DRQ signals on to DRQIN with MUXCTL0:2 signals. Similarly, all the IRQs are pulse stretched and multiplexed onto IRQSET0 and IRQSET1 lines. The IRQ signals are passed through SCHMITT trigger inputs for better noise immunity. Together with the DACK<u>EN signal</u> the MUXCTL0:2 are demultiplexed onto DACK0:3 DACK5:7 signals. See Table 2-1, Multiplexer Assignments.

#### 2.3 A20GATE LOGIC

This logic generates final A20GTX0 signals to be used for external cache designs in WD76C10A based systems. The KBA20GT signal is ORed with port 92 bit 1 (ALT\_A20\_GATE) bit. The WD7615 captures IO writes to port 92 bit 1. The latched bit 1 is ORed with KBA20GT from the keyboard controller and driven onto A20GTX0.

#### 2.4 KEYBOARD CONTROLLER AND MOUSE INTERRUPT LATCHING

A latch is set by the logic in WD7615 when KBIRQ or MSIRQ from the keyboard controller is active. IORD at the keyboard controller chip select clears both latches.

This function allows MOUSE Interrupt to be cleared automatically by reading the 8042 data port. MSIRQ is dedicated to IRQ12 for onboard PS/2 mouse and this line should not be connected to the AT bus.

#### 2.5 WE SIGNAL BUFFERING

The WD7615 takes in active high WE (Write Enable) from the WD7610A and drives two active low write enable signals for DRAM banks. WE0 and WE1 can each drive a high capacitance load of 300 pf and can each handle two banks of DRAMs.

| MUXCTL | IRQSET0<br>SIGNAL | IRQSET1<br>SIGNAL | DRQIN<br>SIGNAL | DACK<br>SIGNAL |
|--------|-------------------|-------------------|-----------------|----------------|
| 000    | IRQ8              | MSIRQ             | DRQ0            | DACK0          |
| 001    | IRQ9              | KBIRQ             | DRQ1            | DACK1          |
| 010    | IRQ10             | A20GT             | DRQ2            | DACK2          |
| 011    | IRQ11             | IRQ3              | DRQ3            | DACK3          |
| 100    | ROM8              | IRQ4              | CLK_DIR_IN      | RESET          |
| 101    | RESCPU            | IRQ5              | DRQ5            | DACK5          |
| 110    | IRQ14             | IRQ6              | DRQ6            | DACK6          |
| 111    | IRQ15             | IRQ7              | DRQ7            | DACK7          |

 TABLE 2-1.
 MULTIPLEXER ASSIGNMENTS

# 2.6 SMEMR and SMEMW SIGNAL GENERATION

This logic takes in LOMEG, MEMR, and MEMW signals. When LOMEG is low, SMEMR or SMEMW will be driven low depending on the MEMR or MEMW signals. The SMEMR and SMEMW signals support 24 mA drives and can be directly connected to an AT bus.

#### 2.7 POWER-ON-RESET SIGNAL GENERATION

The RESET active signal is generated from MUXCTL0:2 and DACKEN from WD76C10A. The RESET signal drives 24 mA and can be inverted externally for active low reset generation.

#### 2.8 SD7, IDE7

This logic controls the data bit 7 for IDE Read/Write. At address 3F7H Read, SD7 will be turned off to avoid contention with the disk change signal of the floppy drive. If on board IDE interface is not designed in. SD7 and IDE7 should be left unconnected.

## 2.9 IOSEL SIGNAL

For interfacing with super I/O chips, this signal is active whenever SA15 through SA10 are all low. This signal enables super I/O to decode all 16-bit for I/O addresses. It is also used to select the internal divider to generate the desired clock frequency for the keyboard controller.

#### 2.10 TRISTATING THE OUTPUTS

If MEMR, MEMW, IOR and IOW are all low, the chip is put in tristate mode where all outputs are tristated for board testing except for the following three signals: DRQIN, WE0, WE1

#### 2.11 IO MAPPING

The WD7615 is put in I/O mapping mode when IOR, IOW, and MEMR are all low, MEMW is high, and there is a low-to-high transition on the INT15 line. A group of inputs is multiplexed onto output pins in I/O mapping mode to ensure that the chip is properly soldered onto the PCB. See Appendix B for I/O Mapping details.

# 3.0 SIGNAL DESCRIPTIONS

Figure 3-1 illustrates the pin locations on the WD7615 136-pin MQFP package. Table 3-1 lists all the signal names by pin number. Table 3-2 provides a description of each signal name grouped by function.



FIGURE 3-1. 136-PIN MQFP PIN ASSIGNMENTS

| PIN | - | NAME     | PIN - | NAME    | PIN | - | NAME   | PIN - | NAME          |
|-----|---|----------|-------|---------|-----|---|--------|-------|---------------|
| 1   | - | SA0      | 35 -  | KBIRQ   | 69  | - | MEMW   | 103 - | DRQ0          |
| 2   | - | CLKO     | 36 -  | DRQ5    | 70  | - | IDE7   | 104 - | DRQ1          |
| 3   | - | D1       | 37 -  | BHE     | 71  | - | MEMR   | 105 - | DRQ2          |
| 4   | - | KBA20GT  | 38 -  | A20GTX0 | 72  | - | DRQ6   | 106 - | DRQ3          |
| 5   | - | RESCPUKB | 39 -  | WE0     | 73  | - | TEST1  | 107 - | GND           |
| 6   | - | VCC      | 40 -  | GND     | 74  | - | TEST2  | 108 - | A1            |
| 7   | - | SD7      | 41 -  | VCC     | 75  | - | GND    | 109 - | A2            |
| 8   | - | GND      | 42 -  | LA17    | 76  | - | VCC    | 110 - | A3            |
| 9   | - | A17      | 43 -  | LA18    | 77  | - | SA9    | 111 - | A4            |
| 10  | - | A18      | 44 -  | LA19    | 78  | - | SA10   | 112 - | A5            |
| 11  | - | A19      | 45 -  | GND     | 79  | - | SA11   | 113 - | A6            |
| 12  | - | A21      | 46 -  | LA21    | 80  | - | GND    | 114 - | A7            |
| 13  | - | A22      | 47 -  | LA22    | 81  | - | SA12   | 115 - | A8            |
| 14  | - | A23      | 48 -  | LA23    | 82  | - | SA13   | 116 - | GIOW          |
| 15  | - | DRQ7     | 49 -  | GND     | 83  | - | SA14   | 117 - | GIOR          |
| 16  | - | VCC      | 50 -  | VCC     | 84  | - | VCC    | 118 - | VCC           |
| 17  | - | GND      | 51 -  | GND     | 85  | - | GND    | 119 - | GND           |
| 18  | - | DRQIN    | 52 -  | VCC     | 86  | - | SA15   | 120 - | A9            |
| 19  | - | IRQSET0  | 53 -  | SBHE    | 87  | - | SA16   | 121 - | A10           |
| 20  | - | IRQSET1  | 54 -  | SA1     | 88  | - | SA17   | 122 - | A11           |
| 21  | - | CLKI     | 55 -  | SA2     | 89  | - | GND    | 123 - | A12           |
| 22  | - | GND      | 56 -  | GND     | 90  | - | SA18   | 124 - | A13           |
| 23  | - | IRQ15    | 57 -  | SA3     | 91  | - | SA19   | 125 - | A14           |
| 24  | - | IRQ14    | 58 -  | SA4     | 92  | - | RESET  | 126 - | A15           |
| 25  | - | MSIRQ    | 59 -  | SA5     | 93  | - | VCC    | 127 - | A16           |
| 26  | - | IRQ11    | 60 -  | GND     | 94  | - | GND    | 128 - | GND           |
| 27  | - | IRQ10    | 61 -  | VCC     | 95  | - | SMEMR  | 129 - | IOSEL/DIV4-2N |
| 28  | - | IRQ9     | 62 -  | SA6     | 96  | - | SMEMW  | 130 - | DACK0/CLK_DIR |
| 29  | - | IRQ8     | 63 -  | SA7     | 97  | - | WE1    | 131 - | DACK1         |
| 30  | - | IRQ7     | 64 -  | SA8     | 98  | - | MASTER | 132 - | DACK2         |
| 31  | - | IRQ6     | 65 -  | MXCTL0  | 99  | - | ALE    | 133 - | DACK3         |
| 32  | - | IRQ5     | 66 -  | MXCTL1  | 100 | - | READY  | 134 - | DACK5         |
| 33  | - | IRQ4     | 67 -  | MXCTL2  | 101 | - | W/R    | 135 - | DACK6         |
| 34  | - | IRQ3     | 68 -  | LOMEG   | 102 | - | DACKEN | 136 - | DACK7         |

**TABLE 3-1. PIN ASSIGNMENTS** 

| PIN             | MNEMONIC              | I/O | SIGNAL NAME/DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
|-----------------|-----------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|                 | AT BUS                |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| 1               | SA0                   | I   | <b>System Address 0</b><br>An input signal used for internal decoding of the keyboard controller chip select.                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| 116<br>3        | GIOW<br>D1            |     | Gate I/O Write<br>Data Bit 1                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| 38              | A20GTXO               | I/O | <b>A20GATE</b><br>The D1 pin is used to trap IO writes to port 92.<br>The A20GTXO output is OR of KBA20GT and port 92, bit 1.<br>During power-on-reset when RESET is high, the A20GTXO<br>pin is input and configures the 8- or 16-bit ROM signal. If the<br>ROM8 signal is high, the platform is configured for an 8-bit<br>width ROM. If the ROM8 signal is low the platform is con-<br>figured for a 16-bit width ROM. Default ROM8 is pulled high<br>with internal pull-up resistor. |  |  |  |  |  |  |
| 7               | SD7                   | I/O | Bit 7 of SD bus.<br>SD7 is an input during IDE write and is an output during ID<br>read, except at 3F7H read, where SD7 is tristated. Conne<br>is AT bus only if board IDE interface is implemented.                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| 18              | DRQIN                 | 0   | <b>Multiplexed DRQ Inputs</b><br>DRQIN selects the multiplexed DRQ0:7 to be connected to<br>the WD76C10.                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| 19              | IRQSET0               | 0   | Interrupt Request Set 0<br>This pin outputs IRQSET0 for multiplexed Interrupt Request.                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| 20              | IRQSET1               | 0   | Interrupt Request Set 1<br>This pin outputs IRQSET1, the second set of multiplexed<br>IRQ's for WD76C10A chips.                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| 24, 23<br>28-26 | IRQ 14-15<br>IRQ 9-11 | l   | Interrupt Request 14 and 15.<br>Interrupt Request 9 through 11.                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| 29              | IRQ8                  | I   | Interrupt Request 8<br>This IRQ8 signal is inverted internally to generate IRQ8.                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| 34-30           | IRQ3-7                | l   | Interrupt Request 3 through 7.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |

**TABLE 3-2. SIGNAL DESCRIPTONS** 

| PIN                                       | MNEMONIC                                           | I/O | SIGNAL NAME/DESCRIPTION                                                                                                                                                                                                    |  |  |  |  |
|-------------------------------------------|----------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                                           |                                                    |     | AT BUS (Continued)                                                                                                                                                                                                         |  |  |  |  |
| 65                                        | MXCTL0                                             | I   | <b>Multiplexer Control 0</b><br>MXCTL2 - MXCTL0, along with DRQIN, DACKEN, IRQSET1<br>and IRQSET0 control the internal multiplexer for the selection<br>of DRQs, DACKs, IRQs, ROM8, A20GT and RESCPU.                      |  |  |  |  |
| 66                                        | MXCTL1                                             | T   | Multiplexer Control 1                                                                                                                                                                                                      |  |  |  |  |
| 67                                        | MXCTL2                                             | I   | Multiplexer Control 2                                                                                                                                                                                                      |  |  |  |  |
| 68                                        | LOMEG                                              | I   | First Megabyte<br>LOMEG is asserted when the <u>AT bus</u> address is <u>below 1</u><br>Mbyte. Used with MEMR and MEMW to generate SMEMR<br>and SMEMW.                                                                     |  |  |  |  |
| 69                                        | MEMW                                               | Ι   | <b>Memory</b> Write<br>The active low memory write stobe in AT mode for 8-/16-bit<br>data transfers.                                                                                                                       |  |  |  |  |
| 71                                        | MEMR                                               | I   | Memory Read<br>The active low memory read stobe in AT mode for 8-/16<br>data transfers.                                                                                                                                    |  |  |  |  |
| 53                                        | SBHE                                               | I/O | <b>System Byte High Enable</b><br>This signal is driven by the current bus owner to indicate that<br>valid data resides on the SD8-SD15 lines.                                                                             |  |  |  |  |
| 54-55<br>57-59<br>62-64<br>77-79<br>81-83 | SA1,SA2<br>SA3-SA5<br>SA6-SA8<br>SA9-11<br>SA12-14 | I/O | System Address SA9-SA19<br>Output AT address bus when MASTER is high. A1 through<br>A23 and BHE are then latched internally with ALE and driven<br>onto these pins.                                                        |  |  |  |  |
| 86-88<br>90-91                            | SA15-17<br>SA18-19                                 |     | If $\overline{\text{MASTER}}$ is low, these pins are input and driven onto $\overline{\text{BHE}}$ A1 through A23.                                                                                                         |  |  |  |  |
| 92                                        | RESET                                              | 0   | <b>RESET</b><br>Active high reset signal for AT bus. 24 mA drive.                                                                                                                                                          |  |  |  |  |
| 95                                        | SMEMR                                              | 0   | <b>System Memory Read</b><br>The SMEMR and SMEMW are memory read/write signals<br>which are active only within the first 1 Mbyte of the address<br><u>space</u> . Direct drive 24 mA derived from MEMR, MEMW and<br>LOMEG. |  |  |  |  |
| 96                                        | SMEMW                                              | О   | System Memory Write                                                                                                                                                                                                        |  |  |  |  |

# TABLE 3-2. SIGNAL DESCRIPTONS (Continued)

| PIN                       | MNEMONIC                       | I/O | SIGNAL NAME/DESCRIPTION                                                                                                                                               |  |  |  |  |  |  |
|---------------------------|--------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|                           | AT BUS (Continued)             |     |                                                                                                                                                                       |  |  |  |  |  |  |
| 98                        | MASTER                         | I   | <b>Master</b><br>This signal is asserted by the Bus Master to indicate that a<br>Bus Master cycle is occuring.                                                        |  |  |  |  |  |  |
| 99                        | ALE                            | I   | Address Latch Enable<br>Used to clock the address latches                                                                                                             |  |  |  |  |  |  |
| 100                       | READY                          | I   | <b>Processor Ready</b><br>This signal is an output enable to the processor.                                                                                           |  |  |  |  |  |  |
| 102                       | DACKEN                         | I   | <b>DACK Enable</b><br>DACKEN input, together with the MUXCTL0:2 demultiplexes<br>the DACKs (DMA Acknowledge).                                                         |  |  |  |  |  |  |
| 130                       | DACK0<br>/CLK_DIR              | I/O | During power-on-reset if CLK_DIR is high, CPUCLK is the crystal output. If <u>CLK_DIR</u> is low, CPUCLK is the processor clock output and RDYIN is the crystal input |  |  |  |  |  |  |
| 131-136                   | DACK1-3<br>DACK 5-7            | 0   | DACKEN input, together with MUXCTL0:2 demultiplexes the DACKs.                                                                                                        |  |  |  |  |  |  |
| 103-106<br>36<br>72<br>15 | DRQ0-3<br>DRQ5<br>DRQ6<br>DRQ7 | I   | <b>DMA Request Input Signals</b><br>These inputs are to be muxed onto DRQIN for WD76C10A.<br>Internally they are pulled down by 2.2K.                                 |  |  |  |  |  |  |
| 117                       | GIOR                           | I   | Gated I/O Read<br>Active low. See Appendix A.                                                                                                                         |  |  |  |  |  |  |

TABLE 3-2. SIGNAL DESCRIPTONS (Continued)

| PIN                        | MNEMONIC                | I/O | SIGNAL NAME/DESCRIPTION                                                                                                                                          |  |  |  |  |  |
|----------------------------|-------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                            | MAIN PROCESSOR CONTROL  |     |                                                                                                                                                                  |  |  |  |  |  |
| 4                          | KBA20GT                 | I   | Keyboard Address Bit 20 Gate Signal<br>Input from the keyboard controller generated gate A20 signal.                                                             |  |  |  |  |  |
| 5                          | RESCPUKB                | I   | <b>Keyboard Reset CPU</b><br>This input to Reset CPU is generated by the keyboard control-<br>ler.                                                               |  |  |  |  |  |
| 21                         | CLKI                    | I   | <b>Clock Input</b><br>Clock input to the divider by 4 or divider by 2 circuitry.                                                                                 |  |  |  |  |  |
| 2                          | CLK0                    | 0   | <b>Clock Output</b><br>Divided by 4 or divided by 2 clock frequency of CLKI depending<br>on the trap input selection at IOSEL/DIV4-2N.                           |  |  |  |  |  |
| 35                         | KBIRQ                   | I   | Keyboard Interrupt<br>Keyboard Interrupt from the keyboard controller.                                                                                           |  |  |  |  |  |
| 37                         | BHE                     | I/O | Buffer High Enable                                                                                                                                               |  |  |  |  |  |
| 108-115<br>120-127<br>9-14 | A1-8<br>A9-16<br>A17-23 | I/O | Processor Address A1-A23<br>Input from the CPU or DMA when MASTER is high. The CPU<br>address bus A1 through A23 and BHE is directly connected to<br>these pins. |  |  |  |  |  |
|                            |                         |     | and SA1 through SA19. BHE is latched and output onto LA17 through LA23                                                                                           |  |  |  |  |  |
| 25                         | *MSIRQ                  | I   | Mouse Interrupt<br>Mouse Interrupt input from PS2 8042 chip.                                                                                                     |  |  |  |  |  |

\* MSIRQ is dedicated to IRQ12 for onboard PS/2 mouse.

## TABLE 3-2. SIGNAL DESCRIPTONS (Continued)

| PIN                                                                  | MNEMONIC          | I/O | SIGNAL NAME/DESCRIPTION                                                                                                                                                                                                                                                           |  |  |  |  |
|----------------------------------------------------------------------|-------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                                                                      |                   |     | MISCELLANEOUS                                                                                                                                                                                                                                                                     |  |  |  |  |
| 39<br>97                                                             | WE0<br>WE1        | 0   | Write Enable 0 and 1<br>Active low buffered DRAM Write signal. One signal for 2<br>banks. Each can drive 300 pf.                                                                                                                                                                  |  |  |  |  |
| 70                                                                   | IDE7              | I/O | During IDE read, IDE7 is an input and is driven on to SD7.<br>During IDE write, IDE7 is an output and the input source is<br>SD7.                                                                                                                                                 |  |  |  |  |
| 73<br>74                                                             | TEST1<br>TEST2    | l   | TEST1<br>TEST2<br>These are test input signals for scan design. In normal system<br>operation, they are tied to Vcc.                                                                                                                                                              |  |  |  |  |
| 101                                                                  | W/R               | I   | Write Read Not<br>Active high W/R signal from WD76C10A for DRAM write.<br>Generates RW1 and RW2.                                                                                                                                                                                  |  |  |  |  |
| 129                                                                  | IOLSEL/<br>DIV4-2 | I/O | Active low IOSEL signal.<br>Used for full I/O address decode of super I/O chips. Goes<br>active whenever SA15 through SA10 is low. It is an input<br>during power-up-reset to select the internal divide by 4 or<br>divide by 2 divider. If pulls low it will select divide by 2. |  |  |  |  |
| 8,17,22,40,45,<br>49,51,56,60,<br>75,80,85,89,<br>94,107,119,<br>128 | GND               | I   | Ground (17 pins)                                                                                                                                                                                                                                                                  |  |  |  |  |
| 6,16,41,50,52,<br>61,76,84,93,<br>118                                | Vcc               | I   | +5 Volts (10 pins)                                                                                                                                                                                                                                                                |  |  |  |  |

#### TABLE 3-2. SIGNAL DESCRIPTONS (Continued)

1/.

#### **ELECTRICAL SPECIFICATIONS** 4.0

#### **DC OPERATING CHARACTERISTICS** 4.1

#### **MAXIMUM RATINGS**

VCC = 5V ±10%  $TA = 0^{\circ}C (32^{\circ}F) to + 70^{\circ}C (158^{\circ}F)$ 

| SYMBOL | CHARACTERISTIC       | MIN | МАХ | UNITS | TEST<br>CONDITIONS                                                          |
|--------|----------------------|-----|-----|-------|-----------------------------------------------------------------------------|
| Vil    | Input Low Voltage    |     | 0.6 | V     |                                                                             |
| Vih    | Input High Voltage   | 2.4 |     | v     |                                                                             |
| Vol    | Output Low Voltage   |     | 0.4 | V     |                                                                             |
| Voh    | Output High Voltage  | 3.5 |     | V     |                                                                             |
| lcc    | Power Supply Current |     |     |       |                                                                             |
|        | Leakage Current      |     | 1   | uA    |                                                                             |
|        | Pull Up Current      | 60  | 570 | uA    | 60 ≤ lpu ≤ 570 uA<br>Typical lpu = 220 uA<br>Vin = GND                      |
|        | Pull Down Current    | 60  | 570 | uA    | $60 \le \text{Ipd} \le 570 \text{ uA}$<br>Typical Ipd = 220 uA<br>Vin = VCC |

**TABLE 4-1. DC OPERATING CHARACTERISTICS** 

3

#### 4.2 AC OPERATING CHARACTERISTICS

This section contains tables for the valid output and input timing.

| SIGNAL                   | REFERENCE              | CAPLOAD | IOL+<br>IOH-       | INTERNAL<br>TERMINATION | DELAY<br>(NS) |
|--------------------------|------------------------|---------|--------------------|-------------------------|---------------|
| <u>SA1-S</u> A19<br>SBHE | ALE<br>(falling edge)  | 200 pf  | + 24 mA<br>- 12 mA |                         | 29 ns         |
| LA17-LA23                | READY<br>(low)         | 200 pf  | + 24 mA<br>- 12 mA |                         | 29 ns         |
| <u>A1-A</u> 23<br>BHE    | SA1:16,<br>LA17:23     | 100 pf  | +8 mA<br>- 2 mA    |                         | 25 ns         |
| A20GTXO                  | KBA20GT                | 50 pf   | ±2 mA              | 20 K<br>Pull up         | 15 ns         |
| IRQSET0<br>IRQSET1       | MXCTL0:2<br>INT2-INT15 | 50 pf   | ±2 mA              | 20 K<br>Pull up         | 20 ns         |
| DRQIN                    | MXCTL0:3<br>DRQ0-DRQ7  | 50 pf   | ±2 mA              |                         | 25 ns         |
| SMEMR                    | MEMR<br>LOMEG          | 200 pf  | + 24 mA<br>- 12 mA | 20 K<br>Pull up         | 20 ns         |
| SMEMW                    | MEMW<br>LOMEG          | 200 pf  | + 24 mA<br>- 12 mA | 20 K<br>Pull up         | 20 ns         |
| RESET                    | DACKEN                 | 200 pf  | + 24 mA<br>- 12 mA | 20 K<br>Pull up         | 20 ns         |
| WE0<br>WE1               | W/R                    | 300 pf  | + 24 mA            |                         | 25 ns         |
| DACK0:3<br>DACK5:7       | DACKEN                 | 50 pf   | ± 2 mA             | 20 K<br>Pull up         | 15 ns         |
| IOSEL                    | SA10-SA15              | 50 pf   | ±2 mA              | 20 K<br>Pull up         | 20 ns         |
| CLKO                     | CLKI                   | 50 pf   | ±2 mA              | 20 K<br>Pull up         | 25 ns         |
| SD7                      | IDE7<br>GIOR           | 200 pf  | ±2 mA              | 20 K<br>Pull up         | 20 ns         |

#### TABLE 4-2. OUTPUT TIMING

| SIGNAL                         | REFERENCE              | lih<br>lil | INTERNAL<br>TERMINATION | SETUP/HOLD |
|--------------------------------|------------------------|------------|-------------------------|------------|
| A1-A16                         | ALE<br>(falling edge)  | ± 20 μΑ    |                         | 10/5 ns    |
| A17:23                         | READY<br>(rising edge) | ± 20 μA    |                         | 10/5 ns    |
| D1                             | GIOW                   | ± 20 μA    |                         | 10/5 ns    |
| KBIRQ,<br>MSIRQ,<br>IRQ3-IRQ15 | MXCTL0:2               | ± 400 μA   | 20K<br>Pull up          |            |
| DRQ0:7                         |                        | ± 100 μA   | 10K<br>Pull down        |            |

#### TABLE 4-3. INPUT TIMING

# 5.0 PACKAGE DIMENSIONS

Figure 5-1 illustrates the 136-Pin MFQP package.



FIGURE 5-1. 136-PIN MQFP PACKAGE DIMENSIONS

# APPENDIX

# A.0 GATED I/O WRITE, I/O READ

The  $\overline{IOW}$  and  $\overline{IOR}$  signals need to qualify with AEN <u>signals</u> ext<u>ernally</u> to generate I/O cycles only. GIOW and GIOR for WD7615 as shown in Figure A-1.



#### FIGURE A-1. GATED I/O WRITE AND I/O READ

# B.0 I/O MAPPING

In I/O mapping mode the input pins are multiplexed to the output pins as shown in Figure B-1.



FIGURE B-1. I/O MAPPING MODES