## TLC32046

Wide-Band Analog Interface Circuit

## Data Manual

# TLC32046 <br> Wide-Band Analog Interface Circuit 

## Data Manual

## IMPORTANT NOTICE

Texas Instruments (TI) reserves the right to make changes to or to discontinue any semiconductor product or service identified in this publication without notice. TI advises its customers to obtain the latest version of the relevant information to verify, before placing orders, that the information being relied upon is current.

TI warrants performance of its semiconductor products to current specifications in accordance with Tl's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Unless mandated by government requirements, specific testing of all parameters of each device is not necessarily performed.

TI assumes no liability for Tl applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Texas Instruments products are not intended for use in life-support appliances, devices, or systems. Use of a TI product in such applications without the written consent of the appropriate TI officer is prohibited.

Copyright © 1991, Texas Instruments Incorporated
Printed in the U.S.A.

## Contents

Page
Introduction ..... 1-1
Features ..... 1-2
Functional Block Diagrams ..... 1-3
Terminal Assignments ..... 1-6
Terminal Functions ..... 1-7
Detailed Description ..... 2-1
Internal Timing Configuration ..... 2-2
Analog Input ..... 2-4
A/D Band-Pass Filter, Clocking, and Conversion Timing ..... 2-4
A/D Converter ..... 2-4
Analog Output ..... 2-4
D/A Low-Pass Filter, Clocking, and Conversion Timing ..... 2-4
D/A Converter ..... 2-5
Serial Port ..... 2-5
Synchronous Operation ..... 2-5
One 16-Bit Word ..... 2-5
Two 8-Bit Bytes ..... 2-5
Synchronous Operating Frequencies ..... 2-6
Asynchronous Operation ..... 2-6
One 16-Bit Word ..... 2-6
Two 8-Bit Bytes ..... 2-6
Asynchronous Operating Frequencies ..... 2-7
Operation of TLC32046 With Internal Voltage Reference ..... 2-7
Operation of TLC32046 With External Voltage Reference ..... 2-7
Reset ..... 2-7
Loopback ..... 2-7
Communications Word Sequence ..... 2-8
DR Serial Data Word Format ..... 2-8
DR Word Bit Pattern ..... 2-8
DX Serial Data Word Format ..... 2-9
Primary DX Word Bit Pattern ..... 2-9

## Page

Secondary DX Word Blt Pattern ..... 2-10
Reset Function ..... 2-10
Power-Up Sequence ..... 2-11
AIC Register Constraints ..... 2-11
AIC Responses to Improper Conditions ..... 2-11
Operation With Conversion Times Too Close Together ..... 2-12
More Than One Receive Frame Sync Occurring Between Two Transmit Frame Syncs - Asynchronous Operation ..... 2-12
More than One Transmit Frame Sync Occurring Between Two Receive Frame Syncs - Asynchronous Operation ..... 2-13
More than One Set of Primary and Secondary DX Serial Communications Occurring Between Two Receive Frame Syncs - Asynchronous Operation ..... 2-13
System Frequency Response Correction ..... 2-14
$(\sin x) / x$ Correction ..... 2-14
$(\sin x) / x$ Roll-Off for a Zero-Order Hold Function ..... 2-14
Correction Filter ..... 2-15
Correction Results ..... 2-15
TMS320 Software Requirements ..... 2-16
Specifications ..... 3-1
Absolute Maximum Ratings ..... 3-1
Recommended Operating Conditions ..... 3-1
Electrical Characteristics ..... 3-2
total device ..... 3-2
power supply rejection and crosstalk attenuation ..... 3-2
serial port ..... 3-2
receive amplifier input ..... 3-2
transmit filter output ..... 3-3
receive and transmit system distortion specifications ..... 3-3
receive channel signal-to-distortion ratio ..... 3-3
transmit channel signal-to-distortion ratio ..... 3-4
receive and transmit gain and dynamic range ..... 3-4
receive channel band-pass filter transfer function ..... 3-4
receive and transmit channel low-pass filter transfer function ..... 3-5
Operating Characteristics (Noise) ..... 3-5
Timing Requirements ..... 3-6
Parameter Measurement Information - Timing Diagrams ..... 4-1
TMS32046 - Processor Interface ..... 4-4
Typical Characteristics ..... 5-1
Applications Information ..... 6-1

## List of Illustrations

Figure ..... Page
1-1 Dual-Word (Telephone Interface) Mode ..... 1-4
1-2 Word Mode ..... 1-5
1-3 Byte Mode ..... 1-5
2-1 Asynchronous Internal Timing Configuration ..... 2-3
2-2 Primary and Secondary Communications Word Sequence ..... 2-8
2-3 Reset on Power-Up Circuit ..... 2-11
2-4 Conversion Times Too Close Together ..... 2-12
2-5 More Than One Receive Frame Sync Between Two Transmit Frame Syncs ..... 2-13
2-6 More Than One Transmit Frame Sync Between Two Receive Frame Syncs ..... 2-13
2-7 More Than One Set of Primary and Secondary DX Serial Communications Between Two Receive Frame Syncs ..... 2-14
2-8 First-Order Correction Filter ..... 2-15
4-1 IN+ and IN - Gain Control Circuitry ..... 4-1
4-2 Dual-Word (Telephone Interface) Mode Timing ..... 4-2
4-3 Word Timing ..... 4-2
4-4 Byte-Mode Timing ..... 4-3
4-5 Shift-Clock Timing ..... 4-4
4-6 TMS32010/TMS320C15-TLC32046 Interface Circuit ..... 4-4
4-7 TMS32010/TMS320C15-TLC32046 Interface Timing ..... 4-5
5-1 D/A and A/D Low-Pass Filter Response Simulation ..... 5-1
5-2 D/A and A/D Low-Pass Filter Response ..... 5-1
5-3 D/A and A/D Low-Pass Group Delay ..... 5-2
5-4 A/D Band-Pass Response ..... 5-2
5-5 A/D Band-Pass Filter Response Simulation ..... 5-3
5-6 A/D Band-Pass Filter Group Delay ..... 5-3
5-7 A/D Channel High-Pass Filter ..... 5-4
5-8 D/A $(\sin x) / x$ Correction Filter Response ..... 5-4
5-9 D/A $(\sin x) / x$ Correction Filter Response ..... 5-5
5-10 D/A $(\sin x) / x$ Correction Error ..... 5-5
5-11 A/D Band-Pass Group Delay ..... 5-6
5-12 D/A Low-Pass Group Delay ..... 5-6
5-13 A/D Signal-to-Distortion Ratio vs Input Signal ..... 5-7
5-14 A/D Gain Tracking ..... 5-7
5-15 D/A Converter Signal-to-Distortion Ratio vs Input Signal ..... 5-8
5-16 D/A Gain Tracking ..... 5-8

## List of Illustrations (continued)

Figure Page
5-17 A/D Second Harmonic Distortion vs Input Signal ..... 5-9
5-18 D/A Second Harmonic Distortion vs Input Signal ..... 5-9
5-19 A/D Third Harmonic Distortion vs Input Signal ..... 5-10
5-20 D/A Third Harmonic Distortion vs Input Signal ..... 5-10
6-1 AIC Interface to the TMS32020/C25 Showing Decoupling Capacitors and Schottky Diode ..... 6-1
6-2 External Reference Circuit for TLC32046 ..... 6-1

## List of Tables

Table Page
2-1 Mode-Selection Function Table ..... 2-1
2-2 Primary DX Serial Communication Protocol ..... 2-9
2-3 Secondary DX Serial Communication Protocol ..... 2-10
2-4 AIC Responses to Improper Conditions ..... 2-12
2-5 $(\sin x) / x$ Roll-Off Error ..... 2-15
2-6 $(\sin x) / x$ Correction Table for $f_{S}=8000 \mathrm{~Hz}$ and $f_{S}=9600 \mathrm{~Hz}$ ..... 2-16
4-1 Gain Control Table ..... 4-1

## Introduction

The TLC32046 wide-band analog interface circuit (AIC) is a complete analog-to-digital and digital-to-analog interface system for advanced digital signal processors (DSPs) similar to the TMS32020, TMS320C25, and TMS320C30. The TLC32046 offers a powerful combination of options under DSP control: three operating modes (dual-word [telephone interface], word, and byte) combined with two word formats ( 8 bits and 16 bits) and synchronous or asynchronous operation. It provides a high level of flexibility in that conversion and sampling rates, filter bandwidths, input circuitry, receive and transmit gains, and multiplexed analog inputs are under processor control.

This AIC features a

- band-pass switched-capacitor antialiasing input filter
- 14-bit-resolution A/D converter
- 14-bit-resolution D/A converter
- low-pass switched-capacitor output-reconstruction filter.

The antialiasing input filter comprises eighth-order and fourth-order CC-type (Chebyshev/elliptic transitional) low-pass and high-pass filters, respectively. The input filter is implemented in switchedcapacitor technology and is preceded by a continuous time filter to eliminate any possibility of aliasing caused by sampled data filtering. When low-pass filtering is desired, the high-pass filter can be switched out of the signal path. A selectable auxiliary differential analog input is provided for applications where more than one analog input is required.

The output-reconstruction filter is an eighth-order CC-type (Chebyshev/elliptic transitional low-pass filter) followed by a second-order $(\sin x) / \mathrm{x}$ correction filter and is implemented in switched-capacitor technology. This filter is followed by a continuous-time filter to eliminate images of the sample data signal. The on-board $(\sin \mathrm{x}) / \mathrm{x}$ correction filter can be switched out of the signal path using digital signal processor control.

The $A / D$ and $D / A$ architectures ensure no missing codes and monotonic operation. An internal voltage reference is provided to ease the design task and to provide complete control over the performance of the IC. The internal voltage reference is brought out to pin 8 . Separate analog and digital voltage supplies and ground are provided to minimize noise and ensure a wide dynamic range. The analog circuit path contains only differential circuitry to keep noise to a minimum. The exception is the DAC sample-and-hold, which utilizes pseudo-differential circuitry.

The TLC32046C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, and the TLC320461 is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

## Features

- Advanced LinCMOS ${ }^{\text {™ }}$ Silicon-Gate Process Technology
- 14-Bit Dynamic Range ADC and DAC
- 16-Bit Dynamic Range Input With Programmable Gain
- Synchronous or Asynchronous ADC and DAC Sampling Rates Up to 25,000 Samples Per Second
- Programmable Incremental ADC and DAC Conversion Timing Adjustments
- Typical Applications
- Speech Encryption for Digital Transmission
- Speech Recognition and Storage Systems
- Speech Synthesis
- Modems at $8-\mathrm{kHz}, 9.6-\mathrm{kHz}$, and $16-\mathrm{kHz}$ Sampling Rates
- Industrial Process Control
- Biomedical Instrumentation
- Acoustical Signal Processing
- Spectral Analysis
- Instrumentation Recorders
- Data Acquisition
- Switched-Capacitor Antialiasing Input Filter and Output-Reconstruction Filter
- Three Fundamental Modes of Operation: Dual-Word (Telephone Interface), Word, and Byte
- 600-mil Wide N Package
- Digital Output in Twos Complement Format

FUNCTION TABLE

| DATA <br> COMMUNICATIONS <br> FORMAT | SYNCHRONOUS <br> (CONTROL <br> REGISTER <br> BIT D5 = 1) | ASYNCHRONOUS <br> (CONTROL <br> REGISTER <br> BIT D5 = 0) | FORCING CONDITION | DIRECT <br> INTERFACE |
| :--- | :--- | :--- | :--- | :--- |
| 16-bit format | Dual-word (telephone <br> interface) mode | Dual-word (telephone <br> interface) mode | Pin $13=0$ to 5 V <br> Pin $1=0$ to 5 V | TMS32020, <br> TMS320C25, <br> TMS320C30 |
| 16-bit format | Word mode | Word mode | Pin $13=\mathrm{V}_{\mathrm{CC}}-(-5 \mathrm{Vnom})$ <br> Pin $1=\mathrm{V}_{\mathrm{CC}}+(+5 \mathrm{~V}$ nom) | TMS32020, <br> TMS320C25, <br> TMS320C30, <br> indirect <br> interface to <br> TMS320C10. <br> (see Figure 7). |
| 8-bit format |  |  |  |  |
| (2 bytes required) |  |  |  |  |

## Functional Block Diagrams



DUAL-WORD (TELEPHONE INTERFACE) MODE


FRAME SYNCHRONIZATION FUNCTIONS

| TLC32046 Function | Frame Sync Output |
| :--- | :---: |
| Receiving serial data on DX from processor to internal DAC | $\overline{\text { FSX low }}$ |
| Transmitting serial data on DR from internal ADC to processor, primary <br> communications | $\overline{\text { FSR low }}$ |
| Transmitting serial data on DR from Data DR (pin 13) to processor, secondary <br> communications in dual-word (telephone interface) mode only | $\overline{\text { FSD }}$ (pin 1) low |



Figure 1-1. Dual-Word (Telephone Interface) Mode
When the DATA-DR/CONTROL input (pin 13) is tied to a logic signal source varying between 0 and 5 V , the TLC32046 is in the dual-word (telephone interface) mode. This logic signal is routed to the DR line for input to the DSP only when pin 1, data frame synchronization ( $\overline{\text { FSD }}$ ), outputs a low level. The $\overline{F S D}$ pulse duration is 16 shift clock pulses. Also, in this mode, the control register data bits D10 and D11 appear on pins 11 and 3 , respectively, as outputs.


Figure 1-2. Word Mode


Figure 1-3. Byte Mode
The word or byte mode is selected by first connecting the DATA-DR/CONTROL input (pin 13) to $\mathrm{V}_{\text {cc }}$-. FSD/WORD-BYTE (pin 1) becomes an input and can then be used to select either word or byte transmission formats. The end-of-data transmit ( $\overline{\mathrm{EODX}}$ ) and the end-of-data receive ( $\overline{\mathrm{EODR}}$ ) signals on pins 11 and 3 , respectively, are used to signal the end of word or byte communication (see the Terminal Functions section).

## Terminal Assignments



NU - Nonusable; no external connection should be made to these pins.

## $\dagger 600$-mil wide

$\ddagger$ The portion of the pin name to the left of the slash is used for the Dual-Word (Telephone Interface) mode. The portion of the pin name to the right of the slash is used for Word-Byte mode.

## Terminal Functions

| PIN NAME | NO. | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| ANLG GND | 17,18 |  | Analog ground return for all internal analog circuits. Not internally connected to DGTL GND. |
| AUX $\operatorname{IN}+$ | 24 | 1 | Noninverting auxiliary analog input stage. This input can be switched into the band-pass filter and ADC path via software control. If the appropriate bit in the control register is a 1, the auxiliary inputs replace the $\mathrm{IN}+$ and IN - inputs. If the bit is a 0 , the $\mathrm{IN}+$ and IN inputs are used (see the DX Serial Data Word Format). |
| AUX IN- | 23 | 1 | Inverting auxiliary analog input (see the above AUX IN + pin description). |
| DATA-DR <br> CONTROL | 13 | 1 | The dual-word (telephone interface) mode, selected by applying an input logic level between 0 and 5 V to this input, allows this pin to function as a data input. The data is then framed by the $\overline{F S D}$ signal and transmitted as an output to the DR line during secondary communication. The functions $\overline{F S D}$ (pin 1), D11OUT (pin 3), and D100UT (pin 11) are valid with this mode selection (see Table 2-1). <br> When this input is tied to $\mathrm{V}_{\mathrm{CC}}$-, the device is in the word or byte mode. The functions <br>  then used to select either the word or byte mode (see Function Table). |
| DR | 5 | 0 | This pin is used to transmit the ADC output bits from the AIC to the TMS320 serial port. This transmission of bits from the AIC to the TMS320 serial port is synchronized with the SHIFT CLK (pin 10) signal. |
| DX | 12 | 1 | This pin is used to receive the DAC input bits and timing and control information from the TMS320. This serial transmission from the TMS320 serial port is synchronized with the SHIFT CLK (pin 10) signal. |
| D100UT | 11 | 0 | In the dual-word (telephone interface) mode, bit D10 of the Control Register is output to this pin. When the device is reset, bit D10 is initialized to 0 (see DX Serial Data Word Format). The output update is immediate upon changing bit D10. <br> End of Data Transmit. During the word-mode timing, a low-going pulse occurs on this output immediately after the 16 bits of DAC and control or register information have been transmitted from the TMS320 serial port to the AIC.This signal can be used to interrupt a microprocessor upon completion of serial communications. Also, this signal can be used to strobe and enable external serial-to-parallel shift registers, latches, or external FIFO RAM and to facilitate parallel data bus communications between the DSP and the serial-to-parallel shift registers. During the byte-mode timing, this signal goes low after the first byte has been transmitted from the TMS320 serial port to the AIC and is kept low until the second byte has been transmitted. The TMS320C17 can use this low-going signal to differentiate first and second bytes. |
| D110UT | 3 | 0 | In the dual-word (telephone interface) mode, bit D11 of the control register is output to this pin. When the device is reset, bit D11 is initialized to 0 (see DX Serial Data Word Format). The output update is immediate upon changing bit D11. <br> End of Data Receive. During the word-mode timing, a low-going pulse occurs on this output immediately after the 16 bits of $A / D$ information have been transmitted from the AIC to the TMS320 serial port. This signal can be used to interrupt a microprocessor upon completion of serial communications. Also, this signal can be used to strobe and enable external serial-to-parallel shift registers, latches, or external FIFO RAM, and to facilitate parallel data bus communications between the DSP and the serial-to-parallel shift registers. During the byte-mode timing, this signal goes low after the first byte has been transmitted from the AIC to the TMS320 serial port and is kept low until the second byte has been transmitted. The TMS320C17 can use this low-going signal to differentiate between first and second bytes. |

## Terminal Functions (continued)

| PIN NAME | NO. | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| DGTL | 9 |  | Digital ground for all internal logic circuits. Not internally connected to ANLG GND. |
| WORD $\overline{\text { FSD-BYTE }}$ | 1 | 0 | Frame Sync Data. The $\overline{\text { FSD }}$ output remains high during primary communication. In the dual-word (telephone interface) mode, the $\overline{\text { FSD }}$ output is identical to the FSX output during secondary communication. <br> The WORD-BYTE pin allows differentiation between the word and byte data format (see DATA-DR/CONTROL (pin 13) and Table 2-1 for details). |
| $\overline{\mathrm{FSR}}$ | 4 | $\bigcirc$ | Frame Sync Receive. The $\overline{\mathrm{FSR}}$ pin is held low during bit transmission. When the $\overline{\mathrm{FSR}}$ pin goes low, the TMS320 serial port begins receiving bits from the AIC via the DR pin of the AIC. The most significant DR bit is present on the DR pin before $\overline{F S R}$ goes low. See Serial Port Sections and Internal Timing Configuration Diagrams. |
| $\overline{\text { FSX }}$ | 14 | 0 | Frame Sync Transmit. When this pin goes low, the TMS320 serial port begins transmitting bits to the AIC via the DX pin of the AIC. The $\overline{F S X}$ pin is held low during bit transmission (see Serial Port Sections and Internal Timing Configuration Diagrams). |
| IN+ | 26 | 1 | Noninverting input to analog input amplifier stage |
| IN- | 25 | 1 | Inverting input to analog input amplifier stage |
| MSTR CLK | 6 | 1 | The master clock signal is used to derive all the key logic signals of the AIC, such as the shift clock, the switched-capacitor filter clocks, and the $A / D$ and $D / A$ timing signals. The Internal Timing Configuration diagram shows how these key signals are derived. The frequencies of these signals are synchronous submultiples of the master clock frequency to eliminate unwanted aliasing when the sampled analog signals are transferred between the switched-capacitor filters and the ADC and DAC converters (see the Internal Timing Configuration). |
| OUT+ | 22 | 0 | Noninverting output of analog output power amplifier. Drives transformer hybrids or high-impedance loads directly in a differential or a single-ended configuration. |
| OUT- | 21 | 0 | Inverting output of analog output power amplifier. Functionally identical with and complementary to OUT+. |
| REF | 8 | I/O | The internal voltage reference is brought out on this pin. An external voltage reference can be applied to this pin to override the internal voltage reference. |
| $\overline{\text { RESET }}$ | 2 | 1 | A reset function is provided to initialize TA, TA', TB, RA, RA', RB (see Figure 2-1), and the control registers. This reset function initiates serial communications between the AIC and DSP. The reset function initializes all AIC registers, including the control register. After a negative-going pulse on the $\overline{\text { RESET }}$ pin, the AIC registers are initialized to provide a $16-\mathrm{kHz}$ data conversion rate for a $10.368-\mathrm{MHz}$ master clock input signal. The conversion rate adjust registers, TA' and RA', are reset to 1 . The CONTROL register bits are reset as follows (see AIC DX Data Word Format section): $D 11=0, D 10=0, D 9=1, D 7=1, D 6=1, D 5=1, D 4=0, D 3=0, D 2=1$ <br> The shift clock (SCLK) is held high during RESET. <br> This initialization allows normal serial-port communication to occur between the AIC and the DSP. |
| SHIFT CLK | 10 | 0 | The shift clock signal is obtained by dividing the master clock signal frequency by four. This signal is used to clock the serial data transfers of the AIC. |
| VDD | 7 |  | Digital supply voltage, $5 \mathrm{~V} \pm 5 \%$ |
| $\mathrm{V}_{\text {CC }}+$ | 20 |  | Positive analog supply voltage, $5 \mathrm{~V} \pm 5 \%$ |
| $\mathrm{V}_{\mathrm{CC}}{ }^{-}$ | 19 |  | Negative analog supply voltage, $-5 \mathrm{~V} \pm 5 \%$ |

## Detailed Description

Table 2-1. Mode-Selection Function Table

| DATA-DR/ CONTROL (Pin 13) | $\overline{\text { FSD }}$ WORD-BYTE (Pin 1) | CONTROL REGISTER BIT (D5) | OPERATING MODE | SERIAL CONFIGURATION | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Data in (0 to 5 V ) | $\overline{F S D}$ out ( 0 to 5 V ) | 1 | Dual-Word (Telephone Interface) | Synchronous, One 16-Bit Word | Pin functions DATA-DR (pin $13^{\dagger}$ ), $\overline{\text { FSD (pin }}{ }^{\dagger}$ ), D11OUT (pin 3), and D100UT (pin 11) are applicable in this configuration. $\overline{\text { FSD }}$ is asserted during secondary communication, but the $\overline{F S R}$ is not asserted. However, $\overline{\text { FSD }}$ remains high during primary communication. |
| Data in (0 to 5 V ) | $\overline{\text { FSD out }}$ ( 0 to 5 V ) | 0 | Dual-Word <br> (Telephone Interface) | Asynchronous, One 16-Bit Word | Pin functions DATA-DR (pin $13^{\dagger}$ ), $\overline{\text { FSD (pin } 1^{\dagger}}$ ), D110UT (pin 3), and D10OUT (pin 11) are applicable in this configuration. $\overline{\text { FSD }}$ is asserted during secondary communication, but the $\overline{\mathrm{FSR}}$ is not asserted. However, $\overline{\text { FSD }}$ remains high during primary communication. If secondary communications occur while the A/D conversion is being transmitted from the DR (pin 5), $\overline{\text { FSD cannot go low, and data }}$ from the DATA-DR pin cannot go onto the DR pin (pin 5). |
| VCC- | VCC+ | 1 | WORD | Synchronous, One 16-Bit Word | Pin functions CONTROL (pin $13^{\dagger}$ ), WORD-BYTE (pin $1^{\dagger}$ ), $\overline{E O D R}$ (pin 3), and EODX (pin 11) are applicable in this configuration. |
|  |  | 0 |  | Asynchronous, One 16-bit Word | Pin functions CONTROL (pin $13^{\dagger}$ ), WORD-BYTE (pin $1^{\dagger}$ ), <br> $\overline{E O D R}$ (pin 3), and EODX (pin 11) are applicable in this configuration. |
|  | VCC- | 1 | BYTE | Synchronous, Two 8-Bit Bytes | Pin functions CONTROL (pin ${ }^{13}{ }^{\dagger}$ ), WORD-BYTE (pin $1^{\dagger}$ ), $\overline{\mathrm{EODR}}$ (pin 3), and EODX (pin 11) are applicable in this configuration. |
|  |  | 0 |  | Asynchronous, Two 8-Bit Bytes | Pin functions CONTROL (pin ${ }^{13}{ }^{\dagger}$ ), WORD-BYTE (pin $1^{\dagger}$ ), <br> $\overline{E O D R}$ (pin 3), and EODX (pin 11) are applicable in this configuration. |

[^0]
## Internal Timing Configuration (see Figure 2-1)

All the internal timing of the AIC is derived from the high-frequency clock signal that drives the master clock input pin. The shift clock signal, which strobes the serial port data between the AIC and DSP, is derived by dividing the master clock input signal frequency by four.

The TX(A) counter and the TX $(B)$ counter, which are driven by the master clock signal, determine the $D / A$ conversion timing. Similarly, the $R X(A)$ counter and the $R X(B)$ counter determine the $A / D$ conversion timing. In order for the low-pass switched-capacitor filter in the D/A path (see Functional Block Diagram) to meet its transfer function specifications, the frequency of its clock input must be 288 kHz . If the clock frequency is not 288 kHz , the filter transfer function frequencies are frequency-scaled by the ratios of the clock frequency to 288 kHz :

Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { SCF f }_{\text {clock }}(\mathrm{kHz})}{288}$
For Low-Pass SCF $\mathrm{f}_{\text {clock }}>288 \mathrm{kHz}$, please call the factory.

To obtain the specified filter response, the combination of master clock frequency and the TX(A) counter and the $\operatorname{RX}(\mathrm{A})$ counter values must yield a $288-\mathrm{kHz}$ switched-capacitor clock signal. This $288-\mathrm{kHz}$ clock signal can then be divided by the $T X(B)$ counter to establish the $D / A$ conversion timing.

The transfer function of the band-pass switched-capacitor filter in the A/D path (see Functional Block Diagram) is a composite of its high-pass and low-pass transfer functions. When the Shift Clock Frequency (SCF) is 288 kHz , the high-frequency roll-off of the low-pass section will meet the band-pass filter transfer function specification. Otherwise, the high-frequency roll-off will be frequency-scaled by the ratio of the high-pass section's SCF clock to 288 kHz (see Figure 5-5). The low-frequency roll-off of the high-pass section meets the band-pass filter transfer function specification when the $A / D$ conversion rate is 16 kHz . If not, the low-frequency roll-off of the high-pass section is frequency-scaled by the ratio of the $A / D$ conversion rate to 16 kHz .

The $T X(A)$ counter and the $T X(B)$ counter are reloaded each $D / A$ conversion period, while the $R X(A)$ counter and the $R X(B)$ counter are reloaded every $A / D$ conversion period. The $T X(B)$ counter and the $R X(B)$ counter are loaded with the values in the TB and RB registers, respectively. Via software control, the TX(A) counter can be loaded with the TA register, the TA register less the TA' register, or the TA register plus the TA' register. By selecting the TA register less the TA' register option, the upcoming conversion timing occurs earlier by an amount of time that equals TA' times the signal period of the master clock. If the TA register plus the TA' register option is executed, the upcoming conversion timing occurs later by an amount of time that equals TA' times the signal period of the master clock. Thus, the D/A conversion timing can be advanced or retarded. An identical ability to alter the $A / D$ conversion timing is provided. However, the $R X(A)$ counter can be programmed via software control with the RA register, the RA register less the RA' register, or the RA register plus the RA' register.

The ability to advance or retard conversion timing is particularly useful for modem applications. This feature allows controlled changes in the $\mathrm{A} / \mathrm{D}$ and $\mathrm{D} / \mathrm{A}$ conversion timing and can be used to enhance signal-to-noise performance, to perform frequency-tracking functions, and to generate nonstandard modem frequencies.

If the transmit and receive sections are configured to be synchronous, then the low-pass and band-pass switched-capacitor filter clocks are derived from the TX(A) counter. Also, both the D/A and A/D conversion timings are derived from the $T X(A)$ counter and the $T X(B)$ counter. When the transmit and receive sections are configured to be synchronous, the $R X(A)$ counter, $R X(B)$ counter, RA register, RA' register, and RB registers are not used.

$\dagger$ These control bits are described in the DX Serial Data Word Format section.
NOTES: A. Tables $2-2$ and 2-3 (pages 2-9 and 2-10) are primary and secondary communication protocols, respectively.
B. In synchronous operation, RA, RA', RB, RX(A), and $R X(B)$ are not used. TA, TA', TB, TX(A), and TX(B) are used instead.
C. Items in italics refer only to frequencies and register contents, which are variable. A crystal oscillator driving 20.736 MHz into the TMS320-series DSP will provide a master clock frequency of 5.184 MHz . The TLC32046 will produce a shift clock frequency of 1.296 MHz . If the $T X(A)$ register contents equal 9 , the SCF clock frequency will then be 288 kHz , and the $\mathrm{D} / \mathrm{A}$ conversion frequency will be $288 \mathrm{kHz} \div \mathrm{T}(\mathrm{B})$.

Figure 2-1. Asynchronous Internal Timing Configuration

## Analog Input

Two pairs of analog inputs are provided. Normally, the IN+ and IN-input pair is used; however, the auxiliary input pair, $A \cup X I N+$ and $A \cup X I N-$, can be used if a second input is required. Since sufficient common-mode range and rejection are provided, each input set can be operated in differential or single-ended modes. The gain for the $I N+, I N-$, AUXIN + , and AUXIN-inputs can be programmed to 1, 2 , or 4 (see Table 4-1). Either input circuit can be selected via software control. Multiplexing is controlled with the D4 bit (enable/disable AUX IN+ and AUX IN-) of the secondary DX word (see Table 2-3). The multiplexing requires a 2-ms wait at SCF $=288 \mathrm{kHz}$ (see Figure 5-3) for a valid output signal. Note that a wide dynamic range is assured by the differential internal analog architecture and the separate analog and digital voltage supplies and grounds.

## A/D Band-Pass Filter, A/D Band-Pass Filter Clocking, and A/D Conversion Timing

The receive-channel A/D high-pass filter can be selected or bypassed via software control (see Functional Block Diagram). The frequency response of this filter is on page $3-5$. This response results when the switched-capacitor filter clock frequency is 288 kHz and the A/D sample rate is 16 kHz . Several possible options can be used to attain a $288-\mathrm{kHz}$ switched-capacitor filter clock. When the filter clock frequency is not 288 kHz , the low-pass filter transfer function is frequency-scaled by the ratio of the actual clock frequency to 288 kHz (see Typical Characteristics section). The ripple bandwidth and $3-\mathrm{dB}$ low-frequency roll-off points of the high-pass section are 300 Hz and 200 Hz , respectively. However, the high-pass section low-frequency roll-off is frequency-scaled by the ratio of the A/D sample rate to 16 kHz .

Figure 2-1 and the DX Serial Data Word Format sections of this data manual indicate the many options for attaining a $288-\mathrm{kHz}$ band-pass switched-capacitor filter clock. These sections indicate that the RX(A) counter can be programmed to give a $288-\mathrm{kHz}$ band-pass switched-capacitor filter clock for several master clock input frequencies.

The A/D conversion rate is attained by frequency-dividing the band-pass switched-capacitor filter clock with the $\mathrm{RX}(\mathrm{B})$ counter. Unwanted aliasing is prevented because the $\mathrm{A} / \mathrm{D}$ conversion rate is an integer submultiple of the band-pass switched-capacitor filter sampling rate, and the two rates are synchronously locked.

## A/D Converter

Fundamental performance specifications for the receive channel ADC circuitry are on pages 3-2 and 3-3 of this data manual. The ADC circuitry, using switched-capacitor techniques, provides an inherent sample-and-hold function.

## Analog Output

The analog output circuitry is an analog output power amplifier. Both noninverting and inverting amplifier outputs are brought out of the IC. This amplifier can drive transformer hybrids or low-impedance loads directly in either a differential or single-ended configuration.

## D/A Low-Pass Filter, D/A Low-Pass Filter Clocking, and D/A Conversion Timing

The frequency response of these filters is on page 3-5. This response results when the low-pass switched-capacitor filter clock frequency is 288 kHz (see Equation 1). Like the $\mathrm{A} / \mathrm{D}$ filter, the transfer function of this filter is frequency-scaled when the clock frequency is not 288 kHz (see Typical Characteristics section). A continuous-time filter is provided on the output of the low-pass filter to eliminate the periodic sample data signal information, which occurs at multiples of the $288-\mathrm{kHz}$ switched-capacitor clock feedthrough.

The D/A conversion rate is attained by frequency-dividing the $288-\mathrm{kHz}$ switched-capacitor filter clock with the $T(B)$ counter. Unwanted aliasing is prevented because the D/A conversion rate is an integer submultiple of the switched-capacitor low-pass filter sampling rate, and the two rates are synchronously locked.

## D/A Converter

Fundamental performance specifications for the transmit channel DAC circuitry are on pages 3-3 and 3-4. The DAC has a sample-and-hold function that is realized with a switched-capacitor ladder.

## Serial Port

The serial port has four possible configurations summarized in the Function Table on page 1-2. These configurations are briefly described below.

1. The transmit and receive sections are operated asynchronously, and the serial port interfaces directly with the TMS320C17. The communications protocol is two 8 -bit bytes.
2. The transmit and receive sections are operated asynchronously, and the serial port interfaces directly with the TMS32020, TMS320C25, and TMS320C30. The communications protocol is one 16-bit word.
3. The transmit and receive sections are operated synchronously, and the serial port interfaces directly with the TMS320C17. The communications protocol is two 8 -bit bytes.
4. The transmit and receive sections are operated synchronously, and the serial port interfaces directly with the TMS32020, TMS320C25, TMS320C30, or two SN74299 serial-to-parallel shift registers, which can interface in parallel to the TMS32010, TMS320C15, to any other digital signal processor, or to external FIFO circuitry. The communications protocol is one 16-bit word.

## Synchronous Operation

When the transmit and receive sections are operated synchronously, the low-pass filter clock drives both low-pass and band-pass filters (see Functional Block Diagram). The A/D conversion timing is derived from and equal to the D/A conversion timing. When data bit D5 in the control register is a logic 1 , transmit and receive sections are synchronous. The band-pass switched-capacitor filter and the $A / D$ converter timing are derived from the TX(A) counter, the TX(B) counter, and the TA and TA' registers. In synchronous operation, both the A/D and the D/A channels operate from the same frequencies. The $\overline{F S X}$ and the $\overline{F S R}$ timing is identical during primary communication, but $\overline{\mathrm{FSR}}$ is not asserted during secondary communication because there is no new $A / D$ conversion result.

## One 16-Bit Word (Dual-Word [Telephone Interface] or Word Mode)

The serial port interfaces directly with the serial ports of the TMS32020, TMS320C25, and the TMS320C30, and communicates in one 16 -bit word. The operation sequence is as follows:

1. The $\overline{\mathrm{FSX}}$ and $\overline{\mathrm{FSR}}$ pins are brought low by the TLC32046 AIC.
2. One 16-bit word is transmitted and one 16-bit word is received.
3. The $\overline{\mathrm{FSX}}$ and $\overline{\mathrm{FSR}}$ pins are brought high.
4. The $\overline{E O D X}$ and $\overline{E O D R}$ pins emit low-going pulses one shift clock wide. $\overline{E O D X}$ and $\overline{\mathrm{EODR}}$ are valid in the word or byte mode only.

If the device is in the dual-word (telephone interface) mode, $\overline{\text { FSD }}$ goes low during the secondary communication period and enables the data word received at the DATA-DR/CONTROL input pin to be routed to the DR line. The secondary communication period occurs four shift clocks after completion of primary communications.

## Two 8-Bit Bytes (Byte Mode)

The serial port interfaces directly with the serial port of the TMS320C17 and communicates in two 8 -bit bytes. The operation sequence is as follows:

1. The $\overline{F S X}$ and $\overline{\mathrm{FSR}}$ pins are brought low.
2. One 8-bit word is transmitted and one 8-bit word is received.
3. The $\overline{E O D X}$ and $\overline{E O D R}$ pins are brought low.
4. The $\overline{\mathrm{FSX}}$ and $\overline{\mathrm{FSR}}$ pins emit positive frame-sync pulses that are four shift clock cycles wide.
5. One 8-bit byte is transmitted and one 8-bit byte is received.
6. The $\overline{F S X}$ and $\overline{F S R}$ pins are brought high.
7. The $\overline{E O D X}$ and $\overline{E O D R}$ pins are brought high.

## Synchronous Operating Frequencies

The synchronous operating frequencies are determined by the following equations.
Switched capacitor filter (SCF) frequencies (see Figure 2-1):
Low- pass SCF clock frequency $\quad\left(D / A\right.$ and $A / D$ channels) $=\frac{\text { master clock frequency }}{T(A) \times 2}$
High -pass SCF clock frequency (A/D channel) = A/D conversion frequency
Conversion frequency (A/D and D/A channeis) $=\frac{\text { Low pass SCF clock frequency }}{T(B)}$

$$
=\frac{\text { master clock frequency }}{T(\mathrm{~A}) \times 2 \times T(\mathrm{~B})}
$$

NOTE: $T(A), T(B), R(A)$, and $R(B)$ are the contents of the TA, TB, RA, and RB registers, respectively.

## Asynchronous Operation

When the transmit and the receive sections are operated asynchronously, the low-pass and band-pass filter clocks are independently generated from the master clock. The D/A and the A/D conversion timing is also determined independently.

D/A timing is set by the counters and registers described in synchronous operation, but the RA and RB registers are substituted for the TA and TB registers to determine the A/D channel sample rate and the A/D path switched-capacitor filter frequencies. Asynchronous operation is selected by control register bit D5 being zero.

## One 16-Bit Word (Word Mode)

The serial port interfaces directly with the serial ports of the TMS32020, TMS320C25, and TMS320C30 and communicates with 16 -bit word formats. The operation sequence is as follows:

1. The $\overline{\mathrm{FSX}}$ or $\overline{\mathrm{FSR}}$ pins are brought low by the TLC32046 AIC.
2. One 16 -bit word is transmitted or one 16 -bit word is received.
3. The $\overline{\mathrm{FSX}}$ or $\overline{\mathrm{FSR}}$ pins are brought high.
4. The $\overline{E O D X}$ or $\overline{E O D R}$ pins emit low-going pulses one shift clock wide. $\overline{E O D X}$ and $\overline{E O D R}$ are valid in either the word or byte mode only.

## Two 8-Bit Bytes (Byte Mode)

The serial port interfaces directly with the serial port of the TMS320C17 and communicates in two 8-bit bytes. The operating sequence is as follows:

1. The $\overline{\mathrm{FSX}}$ or $\overline{\mathrm{FSR}}$ pins are brought low by the TLC32046 AIC.
2. One byte is transmitted or received.
3. The $\overline{E O D X}$ or $\overline{E O D R}$ pins are brought low.
4. The $\overline{F S X}$ or $\overline{F S R}$ pins are brought high for four shift clock periods and then brought low.
5. The second byte is transmitted or received.
6. The $\overline{\mathrm{FSX}}$ or $\overline{\mathrm{FSR}}$ pins are brought high.
7. The $\overline{E O D X}$ or $\overline{E O D R}$ pins are brought high.

## Asynchronous Operating Frequencies

The asynchronous operating frequencies are determined by the following equations.
Switched-capacitor filter frequencies (see Figure 2-1):

> Low- pass D/A SCF clock frequency $=\frac{\text { master clock frequency }}{T(A) \times 2}$
> Low-pass A/D SCF clock frequency $=\frac{\text { master clock frequency }}{\mathrm{R}(\mathrm{A}) \times 2}$

High-pass SCF clock frequency (A/D channel) = A/D conversion frequency
Conversion frequency:

$$
\begin{align*}
& \text { D/A conversion frequency }=\frac{\text { Low-pass D/A SCF clock frequency }}{T(B)} \\
& \text { A/D conversion frequency }=\frac{\text { Low-pass A/D SCF clock frequency (for low pass receive filter) }}{R(B)} \tag{3}
\end{align*}
$$

NOTE: $T(A), T(B), R(A)$, and $R(B)$ are the contents of the TA, TB, RA, and RB registers, respectively.

## Operation of TLC32046 With Internal VoItage Reference

The internal reference of the TLC32046 eliminates the need for an external voltage reference and provides overall circuit cost reduction. The internal reference eases the design task and provides complete control of the IC performance. The internal reference is brought out to pin 8 . To keep the amount of noise on the reference signal to a minimum, an external capacitor can be connected between REF and ANLG GND.

## Operation of TLC32046 With External Voltage Reference

The REF pin can be driven from an external reference circuit. This external circuit must be capable of supplying $250 \mu \mathrm{~A}$ and must be protected adequately from noise and crosstalk from the analog input.

## Reset

A reset function is provided to initiate serial communications between the AIC and DSP and to allow fast, cost-effective testing during manufacturing. The reset function initializes all AIC registers, including the control register. After a negative-going pulse on the RESET pin, the AIC is initialized. This initialization allows normal serial port communications activity to occur between AIC and DSP (see AIC DX Data Word Format section). After RESET, $T A=T B=R A=R B=18$ (or 12 hexadecimal), $T A^{\prime}=R^{\prime}=01$ (hexadecimal), the $A / D$ high-pass filter is inserted, the loop-back function is deleted, $A \cup X I N+$ and $A U X I N$ - pins are disabled, transmit and receive sections are in synchronous operation, programmable gain is set to 1 , the on-board $(\sin x) / x$ correction filter is not selected, D10 OUT is set to 0 , and D11 OUT is set to 0 .

## Loopback

This feature allows the circuit to be tested remotely. In loopback, the OUT+ and OUT- pins are internally connected to the $\operatorname{IN}+$ and $I N$ - pins. The DAC bits (D15 to D2), which are transmitted to the DX pin, can be compared with the ADC bits (D15 to D2), received from the DR pin. The bits on the DR pin equal the bits on the DX pin. However, there is some difference in these bits due to the ADC and DAC output offsets.

The loopback feature is implemented with digital signal processor control by transmitting a logic ' 1 ' for data bit D3 in the DX secondary communication to the control register (see Table 2-3).

## Communications Word Sequence

In the Dual-Word (Telephone Interface) mode, there are two data words that are presented to the DSP or $\mu \mathrm{P}$ from the DR terminal. The first data word is the ADC conversion result occurring during the FSR time, and the second is the serial data applied to the DATA-DR pin during the FSD time. FSR is not asserted during secondary communications and FSD is not asserted during primary communications.


Figure 2-2. Primary and Secondary Communications Word Sequence
DR SERIAL DATA WORD FORMAT

## DR Word Bit Pattern

| A/D M 1st bit | sent |  |  |  |  |  |  |  |  |  |  |  |  |  | LSB |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\downarrow$ |  |  |  |  |  |  |  |  |  |  |  |  |  |  | $\downarrow$ |
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO |

The data word is the 14 -bit conversion result of the receive channel to the processor in 2 s complement format. With 16 -bit processors, the data is 16 bits long with the two LSBs at zero. Using 8 -bit processors, the data word is transmitted in the same order as one 16 -bit word, but as two bytes with the two LSBs of the second byte set to zero.

## DX SERIAL DATA WORD FORMAT

## Primary DX Word Bit Pattern

| A/D OR D/A MSB |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\downarrow$ |  |  |  |  |  | $\downarrow$ |  |  |  |  | $\downarrow$ |  |  |  |  |
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

Table 2-2. Primary DX Serial Communication Protocol

| FUNCTIONS | D1 | D0 |
| :---: | :---: | :---: |
| $\begin{aligned} & \hline \text { D15 }(M S B) \text {-D2 } \rightarrow \text { DAC Register. } \\ & \text { TA } \rightarrow T X(A), R A \rightarrow R X(A) \text {. See Figure 2-1. } \\ & T B \rightarrow T X(B), R B \rightarrow R X(B) \text {. See Figure 2-1. } \\ & \hline \end{aligned}$ | 0 | 0 |
| D15 (MSB)-D2 $\rightarrow$ DAC Register. <br> $T A+T A^{\prime} \rightarrow T X(A), R A+R A^{\prime} \rightarrow R X(A)$. See Figure 2-1. <br> $T B \rightarrow T X(B), R B \rightarrow R X(B)$. See Figure 2-1. <br> The next D/A and A/D conversion period will be changed by the addition of TA' and RA' master clock cycles, in which TA' and RA' can be positive, negative, or zero. Refer to Table 2-4, AIC Responses to Improper Conditions. | 0 | 1 |
| D15 (MSB)-D2 $\rightarrow$ DAC Register. <br> $T A-T A^{\prime} \rightarrow T X(A), R A-R A^{\prime} \rightarrow R X(A)$. See Figure 2-1. <br> $T B \rightarrow T X(B), R B \rightarrow R X(B)$. See Figure 2-1. <br> The next D/A and A/D conversion period will be changed by the subtraction of TA' and RA' master clock cycles, in which TA' and RA' can be positive, negative, or zero. Refer to Table 2-4, AIC Responses to Improper Conditions. | 1 | 0 |
| D15 (MSB)-D2 $\rightarrow$ DAC Register. <br> $T A \rightarrow T X(A), R A \rightarrow R X(A)$. See Figure 2-1. <br> $T B \rightarrow T X(B), R B \rightarrow R X(B)$. See Figure 2-1. <br> After a delay of four shift cycles, a secondary transmission follows to program the AIC to operate in the desired configuration. In the telephone interface mode, data on DATA DR (pin 13) is routed to DR (Serial Data Output) during secondary transmission. | 1 | 1 |

NOTE: Setting the two least significant bits to 1 in the normal transmission of DAC information (primary communications) to the AIC initiates secondary communications upon completion of the primary communications. When the primary communication is complete, $\overline{F S X}$ remains high for four SHIFT CLOCK cycles and then goes low and initiates the secondary communication. The timing specifications for the primary and secondary communications are identical. In this manner, the secondary communication, if initiated, is interleaved between successive primary communications. This interleaving prevents the secondary communication from interfering with the primary communications and DAC timing. This prevents the AIC from skipping a DAC output. It is important to note that $\overline{\mathrm{FSR}}$ is not asserted during secondary communications activity. However, in the dual-word (telephone interface) mode, $\overline{F S D}$ is asserted during secondary communications but not during primary communications.

## Secondary DX Word Bit Pattern

| D/A M 1st bit | sent |  |  |  |  |  | st bit | of | d by |  | D/A LSB |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\downarrow$ |  |  |  |  |  | $\downarrow$ |  |  |  |  | $\downarrow$ |  |  |  |  |
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

Table 2-3. Secondary DX Serial Communication Protocol

| FUNCTIONS | D1 | DO |
| :---: | :---: | :---: |
| D 13 (MSB)-D9 $\rightarrow$ TA , 5 bits unsigned binary. See Figure 2-1. D6 (MSB)-D2 $\rightarrow$ RA, 5 bits unsigned binary. See Figure 2-1. D15, D14, D8, and D7 are unassigned. | 0 | 0 |
| D14 (sign bit)-D9 $\rightarrow$ TA', 6 bits 2s complement. See Figure 2-1. D7 (sign bit)-D2 $\rightarrow$ RA' $^{\prime}, 6$ bits 2 s complement. See Figure 2-1. D15 and D8 are unassigned. | 0 | 1 |
| D14 (MSB)-D9 $\rightarrow$ TB, 6 bits unsigned binary. See Figure 2-1. D7 (MSB)-D2 $\rightarrow$ RB, 6 bits unsigned binary. See Figure 2-1. D15 and D8 are unassigned. | 1 | 0 |
| D2 $=0 / 1$ deletes/inserts the A/D high-pass filter. <br> D3 $=0 / 1$ deletes/inserts the loopback function. <br> D4 = 0/1 disables/enables the AUX IN+ and AUX IN- pins. <br> D5 $=0 / 1$ asynchronous/synchronous transmit and receive sections. <br> D6 = 0/1 gain control bits (see Table 4-1). <br> D7 $=0 / 1$ gain control bits (see Table 4-1). <br> D9 $=0 / 1$ delete/insert on-board second-order $(\sin x) / x$ correction filter <br> D10 $=0 / 1$ output to D10OUT (dual-word (telephone interface) mode) <br> D11 = 0/1 output to D11OUT (dual-word (telephone interface) mode) <br> D8, D12-D15 are unassigned. | 1 | 1 |

## Reset Function

A reset function is provided to initiate serial communications between the AIC and DSP. The reset function initializes all AIC registers, including the control register. After power has been applied to the AIC, a negative-going pulse on the RESET pin initializes the AIC registers to provide a $16-\mathrm{kHz} A / D$ and D/A conversion rate for a $10.368-\mathrm{MHz}$ master clock input signal. Also, the pass-bands of the $A / D$ and $D / A$ filters are 300 Hz to 7200 Hz and 0 Hz to 7200 Hz , respectively. Therefore, the filter bandwidths are half those shown in the filter transfer function specification section. The AIC, excepting the CONTROL register, is initialized as follows (see AIC DX Data Word Format section):

| REGISTER | TA | TA' | TB | RA | RA' $^{\prime}$ | RB |
| :---: | :--- | :--- | :--- | :--- | :--- | :--- |
| INITIALIZED VALUE (HEX) | 12 | 01 | 12 | 12 | 01 | 12 |

The CONTROL register bits are reset as follows (see Table 2-3):

$$
D 11=0, D 10=0, D 9=1, D 7=1, D 6=1, D 5=1, D 4=0, D 3=0, D 2=1
$$

This initialization allows normal serial port communications to occur between the AIC and the DSP. If the transmit and receive sections are configured to operate synchronously and the user wishes to program different conversion rates, only the TA, TA', and TB register need to be programmed. Both transmit and receive timing are synchronously derived from these registers (see the Terminal Functions and DX Serial Data Word Format sections).

Figure 2-3 shows a circuit that provides a reset on power-up when power is applied in the sequence given in the Power-Up Sequence section. The circuit depends on the power supplies reaching their recommended values a minimum of 800 ns before the capacitor charges to 0.8 V above DGTL GND.


Figure 2-3. Reset on Power-Up Circuit

## Power-Up Sequence

To ensure proper operation of the AIC and as a safeguard against latch-up, it is recommended that Schottky diodes with forward voltages less than or equal to 0.4 V be connected from $V_{C C}$ _ to ANLG GND and from $V_{\text {CC- }}$ to DGTL GND. In the absence of such diodes, power is applied in the following sequence: ANLG GND and DGTL GND, $\mathrm{V}_{\mathrm{CC}_{-}}$, then $\mathrm{V}_{\mathrm{CC}}+$ and $\mathrm{V}_{\mathrm{DD}}$. Also, no input signal is applied until after power-up.

## AIC Register Constraints

The following constraints are placed on the contents of the AIC registers:

1. TA register must be $\geq 4$ in word mode (WORD/BYTE= High).
2. TA register must be $\geq 5$ in byte mode (WORD/BYTE= Low).
3. TA' register can be either positive, negative, or zero.
4. RA register must be $\geq 4$ in word mode (WORD/BYTE $=$ High).
5. RA register must be $\geq 5$ in byte mode (WORD/BYTE = Low).
6. RA' register can be either positive, negative, or zero.
7. (TA register $\pm \mathrm{TA}^{\prime}$ register) must be $>1$.
8. (RA register $\pm \mathrm{RA}^{\prime}$ register) must be $>1$.
9. TB register must be $\geq 15$.
10. RB register must be $\geq 15$.

## AIC Responses to Improper Conditions

The AIC has provisions for responding to improper conditions. These improper conditions and the response of the AIC to these conditions are presented in Table 2-4.

Table 2-4. AIC Responses to Improper Conditions

| IMPROPER CONDITION | AIC RESPONSE |
| :---: | :---: |
| TA register $+\mathrm{TA}^{\prime}$ register $=0$ or 1 TA register $-\mathrm{TA}^{\prime}$ register $=0$ or 1 | Reprogram TX(A) counter with TA register value |
| TA register + TA' register < 0 | MODULO 64 arithmetic is used to ensure that a positive value is loaded into TX(A) counter, i.e., TA register + TA' register + 40 HEX is loaded into TX(A) counter. |
| $\begin{array}{\|l\|} \hline R A \text { register }+R A^{\prime} \text { register }=0 \text { or } 1 \\ \text { RA register }-R A^{\prime} \text { register }=0 \text { or } 1 \\ \hline \end{array}$ | Reprogram RX(A) counter with RA register value |
| RA register $+\mathrm{RA}^{\prime}$ register $=0$ or 1 | MODULO 64 arithmetic is used to ensure that a positive value is loaded into RX(A) counter, i.e., RA register + RA' register +40 HEX is loaded into $R X(A)$ counter. |
| $\begin{aligned} & \text { TA register }=0 \text { or } 1 \\ & \text { RA register }=0 \text { or } 1 \\ & \hline \end{aligned}$ | AIC is shut down. Reprogram TA or RA registers after a reset. |
| TA register < 4 in word mode <br> TA register < 5 in byte mode <br> RA register < 4 in word mode <br> RA register < 5 in byte mode | The AIC serial port no longer operates. Reprogram TA or RA registers after a reset. |
| TB register < 15 | Reprogram TB register with 12 HEX |
| RB register < 15 | Reprogram RB register with 12 HEX |
| AIC and DSP cannot communicate | Hold last DAC output |

## Operation With Conversion Times Too Close Together

If the difference between two successive $D / A$ conversion frame syncs is less than $1 / 25 \mathrm{kHz}$, the AIC operates improperly. In this situation, the second $D / A$ conversion frame sync occurs too quickly, and there is not enough time for the ongoing conversion to be completed. This situation can occur if the A and B registers are improperly programmed or if the $A+A^{\prime}$ register result is too small. When incrementally adjusting the conversion period via the $A+A^{\prime}$ register options, the designer should not violate this requirement. See Figure2-4.


Figure 2-4. Conversion Times Too Close Together

## More Than One Receive Frame Sync Occurring Between Two Transmit Frame Syncs - Asynchronous Operation

When incrementally adjusting the conversion period via the $A+A^{\prime}$ or $A-A^{\prime}$ register options, a specific protocol is followed. The command to use the incremental conversion period adjust option is sent to the AIC during an $\overline{\mathrm{FSX}}$ frame sync. The ongoing conversion period is then adjusted; however, either receive conversion period A or conversion period B may be adjusted. For both transmit and receive conversion periods, the incremental conversion period adjustment is performed near the end of the conversion period. If there is sufficient time between $t_{1}$ and $t_{2}$, the receive conversion period adjustment is performed during receive conversion period A . Otherwise, the adjustment is performed during receive conversion period B .

The adjustment command only adjusts one transmit conversion period and one receive conversion period. To adjust another pair of transmit and receive conversion periods, another command must be issued during a subsequent $\overline{\mathrm{FSX}}$ frame (see Figure 2-5).


Figure 2-5. More Than One Receive Frame Sync Between Two Transmit Frame Syncs

## More Than One Transmit Frame Sync Occurring Between Two Receive Frame Syncs - Asynchronous Operation

When incrementally adjusting the conversion period via the $A+A^{\prime}$ or $A-A^{\prime}$ register options, a specific protocol must be followed. For both transmit and receive conversion periods, the incremental conversion period adjustment is performed near the end of the conversion period. The command to use the incremental conversion period adjust options is sent to the AIC during an $\overline{F S X}$ frame sync. The ongoing transmit conversion period is then adjusted. However, three possibilities exist for the receive conversion period adjustment as shown in Figure 2-6. When the adjustment command is issued during transmit conversion period $A$, receive conversion period $A$ is adjusted if there is sufficient time between $t 1$ and $t 2$. If there is not sufficient time between $\mathrm{t1}$ and t 2 , receive conversion period B is adjusted. The third option is that the receive portion of an adjustment command can be ignored if the adjustment command is sent during a receive conversion period, which is adjusted due to a prior adjustment command. For example, if adjustment commands are issued during transmit conversion periods $\mathrm{A}, \mathrm{B}$, and C , the first two commands may cause receive conversion periods $A$ and $B$ to be adjusted, while the third receive adjustment command is ignored. The third adjustment command is ignored since it was issued during receive conversion period B , which already is adjusted via the transmit conversion period B adjustment command.


Figure 2-6. More Than One Transmit Frame Sync Between Two Receive Frame Syncs

## More than One Set of Primary and Secondary DX Serial Communications Occurring Between Two Receive Frame Syncs (See DX Serial Data Word Format section) - Asynchronous Operation

The TA, TA', TB, and control register information that is transmitted in the secondary communication is accepted and applied during the ongoing transmit conversion period. If there is sufficient time between $\mathrm{t}_{1}$
and $t_{2}$, the TA, RA', and RB register information, sent during transmit conversion period $A$, is applied to receive conversion period A . Otherwise, this information is applied during receive conversion period B . If RA, RA', and RB register information has been received and is being applied during an ongoing conversion period, any subsequent RA, RA', or RB information received during this receive conversion period is disregarded. See Figure 2-7.


Figure 2-7. More Than One Set of Primary and Secondary DX Serial Communications Between Two Receive Frame Syncs

## System Frequency Response Correction

The $(\sin \mathrm{x}) / \mathrm{x}$ correction for the DAC zero-order sample-and-hold output can be provided by an on-board second-order $(\sin x) / x$ correction filter (see Functional Block Diagram). This $(\sin x) / x$ correction filter can be inserted into or omitted from the signal path by digital-signal-processor control (data bit D9 in the DX secondary communications). When inserted, the $(\sin \mathrm{x}) / \mathrm{x}$ correction filter precedes the switched-capacitor low-pass filter. When the TB register (see Figure 2-1) equals 15, the correction results of Figures 5-8,5-9, and $5-10$ can be obtained.

The $(\sin x) / x$ correction [see section $(\sin x) / x$ ] can also be accomplished by disabling the on-board second-order correction filter and performing the $(\sin x) / x$ correction in digital signal processor software. The system frequency response can be corrected via DSP software to $\pm 0.1 \mathrm{~dB}$ accuracy to a band edge of 3000 Hz for all sampling rates. This correction is accomplished with a first-order digital correction filter, that requires seven TMS320 instruction cycles. With a 200 -ns instruction cycle, seven instructions represent an overhead factor of $1.1 \%$ and $1.3 \%$ for sampling rates of 8 and 9.6 kHz , respectively (see the $(\sin x) / x$ Correction Section for more details).

## $(\boldsymbol{\operatorname { s i n }} \mathbf{x}) / \mathrm{x}$ Correction

If the designer does not wish to use the on-board second-order $(\sin x) / x$ correction filter, correction can be accomplished in digital signal processor (DSP) software. $(\sin \mathrm{x}) / \mathrm{x}$ correction can be accomplished easily and efficiently in digital signal processor software. Excellent correction accuracy can be achieved to a band edge of 3000 Hz by using a first-order digital correction filter. The results shown below are typical of the numerical correction accuracy that can be achieved for sample rates of interest. The filter requires seven instruction cycles per sample on the TMS320 DS. With a 200-ns instruction cycle, nine instructions per sample represents an overhead factor of $1.4 \%$ and $1.7 \%$ for sampling rates of 8000 Hz and 9600 Hz , respectively. This correction adds a slight amount of group delay at the upper edge of the $300-\mathrm{Hz}$ to $3000-\mathrm{Hz}$ band.

## $(\sin \mathbf{x}) / \mathbf{x}$ Roll-Off for a Zero-Order Hold Function

The $(\sin x) / x$ roll-off error for the AIC DAC zero-order hold function at a band-edge frequency of 3000 Hz for the various sampling rates is shown in Table 2-5 (see Figure 5-10).

Table 2-5. $(\sin x) / x$ Roll-Off Error

| $\mathbf{f}_{\mathbf{S}}(\mathbf{H z})$ | Error $=20 \log \frac{\sin \pi \mathbf{f} / \mathbf{f}_{\mathbf{S}}}{\pi \mathbf{f} / \mathbf{f}}$ <br> $\mathbf{f}=\mathbf{3 0 0 0} \mathbf{~ H z}$ <br> $(\mathrm{dB})$ |
| :---: | :---: |
| 7200 | -2.64 |
| 8000 | -2.11 |
| 9600 | -1.44 |
| 14400 | -0.63 |
| 16000 | -0.50 |
| 19200 | -0.35 |
| 25000 | -0.21 |

The actual AIC $(\sin x) / x$ roll-off is slightly less than the figures above because the AIC has less than $100 \%$ duty cycle hold interval.

## Correction Filter

To externally compensate for the $(\sin x) / x$ roll-off of the AIC, a first-order correction filter can be implemented as shown in Figure 2-8.


Figure 2-8. First-Order Correction Filter
The difference equation for this correction filter is:

$$
\begin{equation*}
y_{(i+1)}=p 2 \cdot(1-p 1) \cdot u_{(i+1)}+p 1 \cdot y_{(i)} \tag{4}
\end{equation*}
$$

where the constant $p 1$ determines the pole locations.
The resulting squared magnitude transfer function is:

$$
\begin{equation*}
|H(f)|^{2}=\frac{(p 2)^{2} \cdot(1-p 1)^{2}}{1-2 \cdot p 1 \cdot \cos \left(2 \pi f / f_{s}\right)+(p 1)^{2}} \tag{5}
\end{equation*}
$$

## Correction Results

Table 2-6 shows the optimum $p$ values and the corresponding correction results for $8000-\mathrm{Hz}$ and $9600-\mathrm{Hz}$ sampling rates (see Figures 5-8, 5-9, and 5-10).

Table 2-6. $(\sin x) / x$ Correction Table for $f_{s}=8000 ~ H z ~ a n d ~ f_{s}=9600 \mathrm{~Hz}$

| $\mathbf{f ( H z )}$ | ROLL-OFF ERROR (dB) <br> $\mathbf{f}_{\mathbf{S}}=\mathbf{8 0 0 0 ~ H z}$ <br> $\mathbf{p 1}=-\mathbf{0 . 1 4 8 1 3}$ <br> $\mathbf{p 2}=\mathbf{0 . 9 8 8 8}$ | ROLL-OFF ERROR (dB) <br> $\mathbf{f}_{\mathbf{S}}=9600 \mathrm{~Hz}$ <br> $\mathbf{p 1}=-0.1307$ <br> $\mathbf{p 2}=\mathbf{0 . 9 9 5 1}$ |
| :---: | :---: | :---: |
| 300 | -0.099 | -0.043 |
| 600 | -0.089 | -0.043 |
| 900 | -0.054 | 0 |
| 1200 | -0.002 | 0 |
| 1500 | 0.041 | 0 |
| 1800 | 0.079 | 0.043 |
| 2100 | 0.100 | 0.043 |
| 2400 | 0.091 | 0.043 |
| 2700 | -0.043 | 0 |
| 3000 | -0.102 | -0.043 |
|  |  |  |

## TMS320 Software Requirements

The digital correction filter equation can be written in state variable form as follows:

$$
y_{(i+1)}=y_{(i)} \cdot k 1+u_{(i+1)} \cdot k 2
$$

where $k 1=p 1, k 2=(1-p 1) p 2, y(i)$ is the filter state, and $u(i+1)$ is the next I/O sample. The coefficients $k 1$ and k 2 must be represented as 16 -bit integers. The SACH instruction (with the proper shift) yields the correct result. With the assumption that the TMS320 processor page pointer and memory configuration are properly initialized, the equation can be executed in seven instructions or seven cycles with the following program:

```
ZAC
LT K2
MPY U
LTA K1
MPY Y
APAC
SACH (dma), (shift)
```


## Specifications

## Absolute Maximum Ratings Over Operating Free-Air Temperature Range (Unless Otherwise Noted)

| Supply voltage range, $\mathrm{V}_{\mathrm{CC}+}$ (see Note 1) | -0.3 V to 15 V |
| :---: | :---: |
| Supply voltage range, $\mathrm{V}_{\text {DD }}$ | -0.3 V to 15 V |
| Output voltage range, $\mathrm{V}_{\mathrm{O}}$ | -0.3 V to 15 V |
| Input voltage range, $\mathrm{V}_{\text {I }}$ | -0.3 V to 15 V |
| Digital ground voltage range | -0.3 V to 15 V |
| Operating free-air temperature range: TLC32046C | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| TLC32046I | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| Storage temperature range | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| Case temperature for 10 seconds: FN package | $260^{\circ} \mathrm{C}$ |
| Lead temperature $1,6 \mathrm{~mm}$ ( $1 / 16 \mathrm{inch}$ ) from case for | age ... $260^{\circ} \mathrm{C}$ |

NOTE 1: Voltage values for maximum ratings are with respect to $\mathrm{V}_{\mathrm{CC}}$ -
Recommended Operating Conditions


NOTES: 2. Voltages at analog inputs and outputs, REF, $\mathrm{V}_{\mathrm{CC}}^{+}$, and $\mathrm{V}_{\mathrm{CC}}$ - are with respect to the ANLG GND terminal. Voltages at digital inputs and outputs and $V_{D D}$ are with respect to the DGTL GND terminal.
3. The algebraic convention, in which the least positive (most negative) value is designated minimum, is used in this data manual for logic voltage levels only.
4. The band-pass switched-capacitor filter (SCF) specifications apply only when the low-pass section SCF clock is 288 kHz and the high-pass section SCF clock is 16 kHz . If the low-pass SCF clock is shifted from 288 kHz , the low-pass roll-off frequency shifts by the ratio of the low-pass SCF clock to 288 kHz . If the high-pass SCF clock is shifted from 16 kHz , the high-pass roll-off frequency shifts by the ratio of the high-pass SCF clock to 16 kHz . Similarly, the low-pass switched-capacitor filter (SCF) specifications apply only when the SCF clock is 288 kHz . If the SCF clock is shifted from 288 kHz , the low-pass roll-off frequency shifts by the ratio of the SCF clock to 288 kHz .
5. This range applies when ( $I N_{+}-I N-$ ) or ( $A U X I N_{+}-A U X I N-$ ) equals $\pm 6 \mathrm{~V}$.

Electrical Characteristics Over Recommended Operating Free-Air Temperature Range, $\mathrm{V}_{\mathrm{C}} \mathrm{C}_{+}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}-}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$ (Unless Otherwise Noted)
total device, MSTR CLK frequency $=5.184 \mathrm{MHz}$, outputs not loaded

| PARAMETER |  |  | TEST CONDITIONS | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  | $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}, 1 \mathrm{IOH}=-300 \mu \mathrm{~A}$ | 2.4 |  |  | V |
| VOL | Low-level output voltage |  | $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}, \quad \mathrm{OL}=2 \mathrm{~mA}$ |  |  | 0.4 | V |
| ICC+ | Supply current from | TLC32046C |  |  |  | 35 | mA |
|  | $V_{\text {CC }+}$ | TLC32046I |  |  |  | 40 |  |
| ICC- | Supply current from | TLC32046C |  |  |  | -35 | mA |
|  | VCC- | TLC32046I |  |  |  | -40 |  |
| IDD | Supply current from VDD |  |  |  |  | 7 | mA |
| Vref | Internal reference output voltage |  |  | 3 |  | 3.3 | V |
| $\alpha$ Vref | Temperature coefficient of internal reference voltage |  |  |  | 250 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| $r_{0}$ | Output resistance at REF |  |  |  | 100 |  | k $\Omega$ |

power supply rejection and crosstalk attenuation

| PARAMETER |  | TEST CONDITIONS | MIN TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}+$ or $\mathrm{V}_{\mathrm{CC}}$ - supply voltage rejection ratio, receive channel | $\mathrm{f}=0$ to 30 kHz | Idle channel, supply signal at 200 mV p-p measured at DR (ADC output) | 30 |  | dB |
|  | $\mathrm{f}=30 \mathrm{kHz}$ to 50 kHz |  | 45 |  |  |
| $\mathrm{V}_{\mathrm{CC}}+$ or $\mathrm{V}_{\mathrm{CC}}$ - supply voltage rejection ratio, transmit channel (single-ended) | $\mathrm{f}=0$ to 30 kHz | Idle channel, supply signal at 200 mV p-p measured at OUT+ | 30 |  | dB |
|  | $\mathrm{f}=30 \mathrm{kHz}$ to 50 kHz |  | 45 |  |  |
| Crosstalk attenuation, transmit-to-receive (single-ended) |  |  | 80 |  | dB |

## serial port

|  | PARAMETER | TEST CONDITIONS | MIN | TYP ${ }^{\dagger}$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $1 \mathrm{OH}=-300 \mu \mathrm{~A}$ | 2.4 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $1 \mathrm{OL}=2 \mathrm{~mA}$ |  |  | 0.4 | V |
| I | Input current |  |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| 1 | Input current, DATA-DR/CONTROL |  |  |  | $\pm 100$ | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance |  |  | 15 |  | pF |
| $\mathrm{C}_{0}$ | Output capacitance |  |  | 15 |  | pF |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
receive amplifier input

| PARAMETER | TEST CONDITIONS | MIN TYP ${ }^{\dagger}$ MAX | UNIT |
| :---: | :---: | :---: | :---: |
| A/D converter offset error (filters in) |  | 1070 | mV |
| CMRRCommon-mode rejection ratio at $\operatorname{IN}+, \mathrm{IN}-$, <br> or AUXIN+, AUXIN- | See Note 6 | 55 | dB |
| rI $\quad$ Input resistance at $\operatorname{IN}+, \mathbb{N}-$ |  | 100 | $\mathrm{k} \Omega$ |

NOTE 6: The test condition is a $0-\mathrm{dBm}, 1-\mathrm{kHz}$ input signal with a $16-\mathrm{kHz}$ conversion rate.

Electrical Characteristics Over Recommended Operating Free-Air Temperature Range, $\mathrm{V}_{\mathrm{C}} \mathrm{C}_{+}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}_{-}}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$ (Unless Otherwise Noted) (Continued)

## transmit filter output

|  | PARAMETER | TEST CONDITIONS | MIN | TYP $\dagger$ | MAX |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $V_{O O}$ | Output offset voltage at OUT+ or OUT- <br> (single-ended relative to ANLG GND) |  | 15 | 80 | mV |
| $V_{\text {OM }}$ | Maximum peak output voltage swing across <br> $R_{L}$ at OUT + or OUT- (single-ended) | $R_{L} \geq 300 \Omega$, <br> Offset voitage $=0$ | $\pm 3$ | V |  |
| $V_{\text {OM }}$ | Maximum peak output voltage swing between <br> OUT + and OUT- (differential output) | $R_{L} \geq 600 \Omega$ | $\pm 6$ | V |  |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

## receive and transmit channel system distortion, SCF clock frequency $=\mathbf{2 8 8} \mathbf{k H z}$ (see Note 7)

| PARAMETER |  | TEST CONDITIONS | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Attenuation of second harmonic of A/D input signal | single-ended | $V_{\text {in }}=-0.1 \mathrm{~dB}$ to -24 dB |  | 70 |  | dB |
|  | differential |  | 62 | 70 |  |  |
| Attenuation of third and higher harmonics of $A / D$ input signal | single-ended |  |  | 65 |  | dB |
|  | differential |  | 57 | 65 |  |  |
| Attenuation of second harmonic of D/A input signal | single-ended | $V_{\text {in }}=-0 \mathrm{~dB}$ to -24 dB |  | 70 |  | dB |
|  | differential |  | 62 | 70 |  |  |
| Attenuation of third and higher harmonics of D/A input signal | single-ended |  |  | 65 |  | dB |
|  | differential |  | 57 | 65 |  |  |

${ }^{\dagger}$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

## receive channel signal-to-distortion ratio (see Note 7)

| PARAMETER | TEST CONDITIONS | $A_{V}=1 \ddagger$ |  | $A_{V}=2 \ddagger$ |  | $A_{V}=4^{\ddagger}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | MAX | MIN | MAX | MIN | MAX |  |
| A/D channel signal-todistortion ratio | $\mathrm{V}_{\text {in }}=-6 \mathrm{~dB}$ to -0.1 dB | 58 |  | § |  | § |  | dB |
|  | $\mathrm{V}_{\text {in }}=-12 \mathrm{~dB}$ to -6 dB | 58 |  | 58 |  | § |  |  |
|  | $V_{\text {in }}=-18 \mathrm{~dB}$ to -12 dB | 56 |  | 58 |  | 58 |  |  |
|  | $\mathrm{V}_{\text {in }}=-24 \mathrm{~dB}$ to -18 dB | 50 |  | 56 |  | 58 |  |  |
|  | $V_{\text {in }}=-30 \mathrm{~dB}$ to -24 dB | 44 |  | 50 |  | 56 |  |  |
|  | $V_{\text {in }}=-36 \mathrm{~dB}$ to -30 dB | 38 |  | 44 |  | 50 |  |  |
|  | $\mathrm{V}_{\text {in }}=-42 \mathrm{~dB}$ to -36 dB | 32 |  | 38 |  | 44 |  |  |
|  | $\mathrm{V}_{\text {in }}=-48 \mathrm{~dB}$ to -42 dB | 26 |  | 32 |  | 38 |  |  |
|  | $\mathrm{V}_{\text {in }}=-54 \mathrm{~dB}$ to -48 dB | 20 |  | 26 |  | 32 |  |  |

[^1]
## Electrical Characteristics Over Recommended Operating Free-Air Temperature Range, $\mathrm{V}_{\mathrm{C}}+=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$ (Unless Otherwise Noted) (Continued)

## transmit channel signal-to-distortion ratio (see Note 7)



NOTE 7: The test condition is a $1-\mathrm{kHz}$ input signal with a $16-\mathrm{kHz}$ conversion rate. The load impedance for the DAC is $600 \Omega$. Input and output voltages are referred to $\mathrm{V}_{\text {ref }}$.

## receive and transmit gain and dynamic range (see Note 8)

| PARAMETER | TEST CONDITIONS | MIN TYP $\dagger$ MAX | UNIT |
| :--- | :--- | :--- | :---: |
| Transmit gain tracking error | Vout $=-48 \mathrm{~dB}$ to 0 dB signal range | $\pm 0.05 \pm 0.15$ | dB |
| Receive gain tracking error | $\mathrm{V}_{\text {in }}=-48 \mathrm{~dB}$ to 0 dB signal range | $\pm 0.05 \pm 0.15$ | dB |

NOTE 8: Gain tracking is relative to the absolute gain at 1 kHz and 0 dB ( 0 dB relative to $V_{\text {ref }}$ ).
receive channel band-pass filter transfer function, SCF $\mathrm{f}_{\text {clock }} \mathbf{= 2 8 8} \mathbf{~ k H z}$, input ( $\operatorname{IN}+-\operatorname{IN}-$ ) is a $\pm 3-\mathrm{V}$ sine wave ${ }^{\ddagger}$ (see Note 9)

| PARAMETER | TEST CONDITION | FREQUENCY | ADJUSTMENT | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Filter gain | Input signal reference is 0 dB | $\mathrm{f} \leq 100 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -33 | -29 | -25 | dB |
|  |  | $f=200 \mathrm{~Hz}$ | $\mathrm{K} 1 \times-0.26 \mathrm{~dB}$ | -4 | -2 | -1 |  |
|  |  | $\mathrm{f}=300 \mathrm{~Hz}$ to 6200 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.25 | 0 | 0.25 |  |
|  |  | $f=6200 \mathrm{~Hz}$ to 6600 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.3 | 0 | 0.3 |  |
|  |  | $\mathrm{f}=6600 \mathrm{~Hz}$ to 7300 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.5 | 0 | 0.5 |  |
|  |  | $f=7600 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 2.3 \mathrm{~dB}$ | -5 | -2 | -0.5 |  |
|  |  | $f=8000 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 2.7 \mathrm{~dB}$ |  | -16 | -14 |  |
|  |  | $\mathrm{f} \geq 8800 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 3.2 \mathrm{~dB}$ |  |  | -40 |  |
|  |  | $\mathrm{f} \geq 10000 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ |  |  | -65 |  |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
$\ddagger$ The MIN, TYP, and MAX specifications are given for a $288-\mathrm{kHz}$ SCF clock frequency. A slight error in the $288-\mathrm{kHz}$ SCF may result from inaccuracies in the MSTR CLK frequency, resulting from crystal frequency tolerances. If this frequency error is less than $0.25 \%$, the ADJUSTMENT ADDEND should be added to the MIN, TYP, and MAX specifications, where K1 = $100 \cdot[($ SCF frequency $-288 \mathrm{kHz}) / 288 \mathrm{kHz}]$. For errors greater than $0.25 \%$, see Note 9 .
NOTE 9: The filter gain outside of the pass band is measured with respect to the gain at 1 kHz . The filter gain within the pass band is measured with respect to the average gain within the pass band. The pass bands are 300 Hz to 7200 Hz and 0 to 7200 Hz for the band-pass and low-pass filters, respectively. For switched-capacitor filter clocks at frequencies other than 288 kHz , the filter response is shifted by the ratio of switched-capacitor filter clock frequency to 288 kHz .

## Electrical Characteristics Over Recommended Operating Free-Air Temperature Range, $\mathrm{V}_{\mathrm{C}} \mathrm{C}_{+}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$ (Unless Otherwise Noted) (Continued)

receive and transmit channel low-pass filter transfer function, SCF $\mathrm{f}_{\text {clock }}=\mathbf{2 8 8} \mathrm{kHz}$ (see Note 9)

| PARAMETER | TEST CONDITION | FREQUENCY <br> RANGE | ADJUSTMENT ADDEND $\ddagger$ | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Filter gain | Input signal reference is 0 dB | $\mathrm{f}=0 \mathrm{~Hz}$ to 6200 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.25 | 0 | 0.25 | dB |
|  |  | $f=6200 \mathrm{~Hz}$ to 6600 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.3 | 0 | 0.3 |  |
|  |  | $f=6600 \mathrm{~Hz}$ to 7300 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.5 | 0 | 0.5 |  |
|  |  | $f=7600 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 2.3 \mathrm{~dB}$ | -5 | -2 | -0.5 |  |
|  |  | $\mathrm{f}=8000 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 2.7 \mathrm{~dB}$ |  | -16 | -14 |  |
|  |  | $\mathrm{f} \geq 8800 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 3.2 \mathrm{~dB}$ |  |  | -40 |  |
|  |  | $f \geq 10000 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ |  |  | -65 |  |

${ }^{\dagger}$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
$\ddagger$ The MIN, TYP, and MAX specifications are given for a $288-\mathrm{kHz}$ SCF clock frequency. A slight error in the $288-\mathrm{kHz}$ SCF may result from inaccuracies in the MSTR CLK frequency, resulting from crystal frequency tolerances. If this frequency error is less than $0.25 \%$, the ADJUSTMENT ADDEND should be added to the MIN, TYP, and MAX specifications, where $K 1=100 \cdot[(S C F$ frequency $-288 \mathrm{kHz}) / 288 \mathrm{kHz}]$. For errors greater than $0.25 \%$, see Note 9 .
NOTE 9: The filter gain outside of the pass band is measured with respect to the gain at 1 kHz . The filter gain within the pass band is measured with respect to the average gain within the pass band. The pass bands are 300 Hz to 7200 Hz and 0 to 7200 Hz for the band-pass and low-pass filters, respectively. For switched-capacitor filter clocks at frequencies other than 288 kHz , the filter response is shifted by the ratio of switched-capacitor filter clock frequency to 288 kHz .
Operating Characteristics Over Recommended Operating Free-Air Temperature Range, $\mathrm{V}_{\mathrm{CC}}^{+}, 5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$
receive and transmit noise (measurement includes low-pass and band-pass switched-capacitor filters)

|  | PARAMETER | TEST CONDITIONS | TYP ${ }^{\dagger}$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Transmit noise | broadband with $(\sin x) / \mathrm{x}$ | DX input $=00000000000000$, constant input code | 250 | 500 | $\mu \mathrm{V}$ rms |
|  | broadband without $(\sin x) / x$ |  | 200 | 450 |  |
|  | 0 to 30 kHz with $(\sin x) / \mathrm{x}$ |  | 200 | 400 |  |
|  | 0 to 30 kHz without $(\sin x) / \mathrm{x}$ |  | 200 | 400 |  |
|  | 0 to 3.4 kHz with $(\sin x) / \mathrm{x}$ |  | 180 | 300 |  |
|  | 0 to 3.4 kHz without $(\sin x) / \mathrm{x}$ |  | 160 | 300 |  |
|  | 0 to 6.8 kHz with $(\sin \mathrm{x}) / \mathrm{x}$ [wide-band operation with 7.2 kHz roll-off] |  | 180 | 350 |  |
|  | 0 to 6.8 kHz without $(\sin \mathrm{x}) / \mathrm{x}$ [wide-band operation with 7.2 kHz roll-off] |  | 160 | 350 |  |
| Receive noise (see Note 10) |  | Inputs grounded, gain = 1 | 300 | 500 | $\mu \mathrm{V}$ rms |
|  |  | 18 |  | dBrnc0 |  |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTE 10: The noise is computed by statistically evaluating the digital output of the $A / D$ converter.

## Timing Requirements

## serial port recommended input signals

| PARAMETER |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{C} \text { (MCLK) }}$ | Master clock cycle time | 95 |  | ns |
| tr (MCLK) | Master clock rise time |  | 10 | ns |
| $\mathrm{tf}_{\mathrm{f}}$ MCLK) | Master clock fall time |  | 10 | ns |
|  | Master clock duty cycle | 25\% | 75\% |  |
|  | $\overline{\text { RESET pulse duration (see Note 11) }}$ | 800 |  | ns |
| $t_{\text {su }}(D X)$ | DX setup time before SCLK $\downarrow$ | 20 |  | ns |
| th( $D X$ ) | DX hold time after SCLK $\downarrow$ | $\mathrm{t}_{\mathrm{c}(\text { SCLK }} / 4$ |  | ns |

NOTE 11: $\overline{R E S E T}$ pulse duration is the amount of time that the reset pin is held below 0.8 V after the power supplies have reached their recommended values.

## serial port - AIC output signals, $C_{L}=30 \mathrm{pF}$ for SHIFT CLK output, $C_{L}=15 \mathrm{pF}$ for all other outputs

| PARAMETER |  | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{C}}$ (SCLK) | Shift clock (SCLK) cycle time | 380 |  |  | ns |
| $\mathrm{t}_{\mathrm{f}}$ (SCLK) | Shift clock (SCLK) fall time |  | 3 | 8 | ns |
| $\mathrm{tr}_{\text {( }}$ SCLK) | Shift clock (SCLK) rise time |  | 3 | 8 | ns |
|  | Shift clock (SCLK) duty cycle | 45 |  | 55 | \% |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{FL})$ | Delay from SCLK $\uparrow$ to $\overline{\mathrm{FSR}} / \overline{\mathrm{FSX}} / \overline{\mathrm{FSD}} \downarrow$ |  | 30 |  | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{FH})$ | Delay from SCLK $\uparrow$ to $\overline{\mathrm{FSR}} / \overline{\mathrm{FSX}} / \overline{\mathrm{FSD}} \uparrow$ |  | 35 | 90 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{DR})$ | DR valid after SCLK $\uparrow$ |  |  | 90 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{EL})$ | Delay from SCLK $\uparrow$ to $\overline{E O D X} / \overline{E O D R} \downarrow$ in word mode |  |  | 90 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{EH})$ | Delay from SCLK $\uparrow$ to EODX/EODR $\uparrow$ in word mode |  |  | 90 | ns |
| $\mathrm{tf}^{\text {(EODX }}$ ) | $\overline{\text { EODX fall time }}$ |  | 2 | 8 | ns |
| $\mathrm{t}_{\mathrm{f}}(\mathrm{EODR})$ | $\overline{\text { EODR }}$ fall time |  | 2 | 8 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{EL})$ | Delay from SCLK $\uparrow$ to $\overline{\mathrm{EODX}} / \overline{\mathrm{EODR}} \downarrow$ in byte mode |  |  | 90 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{EH})$ | Delay from SCLK $\uparrow$ to $\overline{\mathrm{EODX}} / \overline{\mathrm{EODR}} \uparrow$ in byte mode |  |  | 90 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{MH}-\mathrm{SL})$ | Delay from MSTR CLK $\uparrow$ to SCLK $\downarrow$ |  | 65 | 170 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{MH}-\mathrm{SH})$ | Delay from MSTR CLK $\uparrow$ to SCLK $\uparrow$ |  | 65 | 170 | ns |

$\dagger$ Typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

## Parameter Measurement Information



Figure 4-1. IN+ and IN- Gain Control Circuitry

Table 4-1. Gain Control Table (Analog Input Signal Required for Full-Scale Bipolar A/D Conversion Twos Complement) ${ }^{\dagger}$

| INPUT CONFIGURATIONS | CONTROL REGISTER BITS |  | ANALOG INPUT $\ddagger$ § | A/D CONVERSION RESULT |
| :---: | :---: | :---: | :---: | :---: |
|  | D6 | D7 |  |  |
| $\begin{aligned} & \text { Differential configuration } \\ & \begin{aligned} \text { Analog input } & =I N_{+}-I N_{-} \\ & =A \cup X I N_{+}-A \cup X I N- \end{aligned} \end{aligned}$ | 1 0 | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $\mathrm{V}_{\text {ID }}= \pm 6 \mathrm{~V}$ | $\pm$ full scale |
|  | 1 | 0 | $\mathrm{V}_{1 \mathrm{D}}= \pm 3 \mathrm{~V}$ | $\pm$ full scale |
|  | 0 | 1 | $\mathrm{V}_{\text {ID }}= \pm 1.5 \mathrm{~V}$ | $\pm$ full scale |
| Single-ended configuration$\begin{aligned} \text { Analog input } & =I N+- \text { ANLG GND } \\ & =\text { AUX IN }+- \text { ANLG GND } \end{aligned}$ | 1 0 | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $V_{1}= \pm 3 \mathrm{~V}$ | $\pm$ half scale |
|  | 1 | 0 | $\mathrm{V}_{1}= \pm 3 \mathrm{~V}$ | $\pm$ full scale |
|  | 0 | 1 | $\mathrm{V}_{1}= \pm 1.5 \mathrm{~V}$ | $\pm$ full scale |

[^2]

Figure 4-2. Dual-Word (Telephone Interface) Mode Timing


Figure 4-3. Word Timing
$\dagger$ The time between falling edges of $\overline{F S R}$ is the A/D conversion period and the time between falling edges of $\overline{\mathrm{FSX}}$ is the D/A conversion period.
$\ddagger$ In the word format, $\overline{\text { EODX }}$ and $\overline{\text { EODR }}$ go low to signal the end of a 16 -bit data word to the processor. The word-cycle is 20 shift-clocks wide, giving a four-clock period setup time between data words.


Figure 4-4. Byte-Mode Timing
$\dagger_{\text {The time between falling edges of FSR is the A/D conversion period, and the time between falling edges of FSX is the D/A conversion period. }}$ $\ddagger$ In the byte mode, when EODX or EODR is high, the first byte is transmitted or received, and when these signals are low, the second byte is transmitted or received. Each byte-cycle is 12 shift-clocks long, allowing for a four-shift-clock setup time between byte transmissions.


Figure 4-5. Shift-Clock Timing

## TMS32046 - Processor Interface



Figure 4-6. TMS32010/TMS320C15-TLC32046 Interface Circuit

## IN instruction timing



## OUT instruction timing



Figure 4-7. TMS32010/TMS320C15-TLC32046 Interface Timing

## Typical Characteristics

## D/A AND A/D LOW-PASS FILTER RESPONSE SIMULATION



Figure 5-1
D/A AND A/D LOW-PASS FILTER RESPONSE


Figure 5-2
NOTE : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \mathrm{SCF}_{\mathrm{c} \text { clock }}(\mathrm{kHz})}{288}$
For Low-Pass SCF $\mathrm{f}_{\text {clock }}>288 \mathrm{kHz}$, please call the factory.


Figure 5-3


Figure 5-4

NOTE: Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \operatorname{SCF~}_{\mathrm{c} \text { clock }}(\mathrm{kHz})}{288}$ For Low-Pass SCF $\mathrm{f}_{\text {clock }}>288 \mathrm{kHz}$, please call the factory.


Figure 5-5


Figure 5-6
NOTE : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \operatorname{SCF~}_{\mathrm{clock}}(\mathrm{kHz})}{288}$
For Low-Pass SCF $\mathrm{f}_{\text {clock }}>288 \mathrm{kHz}$, please call the factory.

A/D CHANNEL HIGH-PASS FILTER


Figure 5-7

D/A $(\sin x) / x$ CORRECTION FILTER RESPONSE


Figure 5-8
NOTE : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { SCF }_{\mathrm{f}} \text { clock }(\mathrm{kHz})}{288}$
For Low-Pass SCF $\mathrm{f}_{\text {clock }}>288 \mathrm{kHz}$, please call the factory.


Figure 5-9


Figure 5-10

NOTE : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \operatorname{SCF~}_{\mathrm{clock}}(\mathrm{kHz})}{288}$
For Low-Pass SCF $\mathrm{f}_{\text {clock }}>288 \mathrm{kHz}$, please call the factory.


Figure 5-11

D/A LOW-PASS GROUP DELAY


Figure 5-12

## A/D SIGNAL-TO-DISTORTION RATIO <br> vs <br> INPUT SIGNAL



Figure 5-13
A/D GAIN TRACKING
(GAIN RELATIVE TO GAIN AT 0-dB INPUT SIGNAL)


Figure 5-14

INPUT SIGNAL


Figure 5-15

## D/A GAIN TRACKING (GAIN RELATIVE TO GAIN AT 0-dB INPUT SIGNAL)



Figure 5-16


Figure 5-17
D/A SECOND HARMONIC DISTORTION
vs
INPUT SIGNAL


Figure 5-18

A/D THIRD HARMONIC DISTORTION
vs
INPUT SIGNAL


Figure 5-19
D/A THIRD HARMONIC DISTORTION
vs
INPUT SIGNAL


Figure 5-20

## Application Information



Figure 6-1. AIC Interface to the TMS32020/C25 Showing Decoupling Capacitors and Schottky Diode ${ }^{\dagger}$

## $\dagger$ Thomson Semiconductors



FOR: $\mathrm{V}_{\mathrm{CC}}=\mathbf{1 2} \mathrm{V}, \mathrm{R}=\mathbf{7 2 0 0} \Omega$
$V_{C C}=10 \mathrm{~V}, \mathrm{R}=5600 \Omega$
$V_{C C}=5 \mathrm{~V}, \mathrm{R}=1600 \Omega$
Figure 6-2. External Reference Circuit for TLC32046

## TI North American Sales Offices

ALABAMA: Huntsville: (205) 837-7530 ARIZONA: Phoenix: (602) 995-1007 CALIFORNIA: Irvine: (714) 660-1200 Rosevilie: (916) 786-9206 San Diego: (619) 278-9600 Santa Clara: (408) 980-9000 Woodland Hills: (818) 704-8100 COLORADO: Aurora: (303) 368-8000 CONNECTICUT: Wallingford: (203) 269-0074 FLORIDA: Altamonte Springs: (407) 260-2116 Fort Lauderdale: (305) 973-8502 Tampa: (813) 882-0017
GEORGIA: Norcross: (404) 662-7900 ILLINOIS: Arlington Heights: (708) 640-3000 INDIANA: Carmel: (317) 573-6400 INDIANA: Carmel: (317) 573
Fort Wayne: (219) 482-3311 IOWA: Cedar Rapids: (319) 395-9550 KANSAS: Overland Park: (913) 451-4511 MARYLAND: Columbia: (301) 964-2003 MASSACHUSETTS: Waltham: (617) 895-9100 MICHIGAN: Farmington Hills: (313) 553-1500 MINNESOTA: Eden Prairie: (612) 828-9300 MISSOURI: St. Louis: (314) 821-8400 NEW JERSEY: Iselin: (201) 750-1050 NEW MEXICO: Albuquerque: (505) 345-2555 NEW YORK: East Syracuse: (315) 463-9291 Fishkill: (914) 897-2900 Meitile: (516) 454-6600
Pittsford: (716) 385-6770
NORTH CAROLINA: Charlotte: (704) 527-0930 Raleigh: (919) 876-2725
OHIO: Beachwood: (216) 464-6100 Beavercreek: (513) 427-6200 OREGON: Beaverton: (503) 643-6758 PENNSYLVANIA: Blue Bell: (215) 825-9500 PUERTO RICO: Hato Rey: (809) 753-8700
TEXAS: Austin: (512) 250-6769
Dallas: (214) 917-1264
Houston: (713) 778-6592
UTAH: Salt Lake CIty: (801) 466-8973 WASHINGTON: Redmond: (206) 881-3080 WISCONSIN: Waukesha: (414) 798-1001 CANADA: Nepean: (613) 726-1970 Richmond Hili: ( 416 ) 884-918

## TI Regional Technology Centers

CALIFORNIA: Irvine: (714) 660-8140 Santa Clara: (408) 748-2220 GEORGIA: Norcross: (404) 662-7950 ILLINOIS: Arlington Heights: (708) 640-2909 INDIANA: Indianapolis: (317) 573-6400 MASSACHUSETTS: Waltham: (617) 895-9196 MEXICO: Mexico City: 491-70834 MINNESOTA: Minneapolis: (612) 828-9300
TEXAS: Dallas: (214) 917-3881
CANADA: Nepean: (613) 726-1970

## Customer <br> Response Center

TOLL FREE: (800) 336-5236
OUTSIDE USA: (214) 995-6611
(8:00 a.m. - 5:00 p.m. CST)

## TI Authorized North American Distributors

Alliance Electronics, Inc. (military product only) Almac Electronics
Anthem Electronics
Arrow (Canada)
Arrow/Kierulff Electronics Group
Future Electronics (Canada)
GRS Electronics Co Inc.
GRS Electronics Co., Inc
Lex Electronics
Marshall Industrie
Newark Electronics
Rochester Electronics, Inc.
(obsolete product only (508) 462-9332)
Wyle Laboratories
Zeus Components

## TI Distributors

ALABAMA: Arrow/Kierulff (205) 837-6955; Hall-Mark (205) 837-8700; Marshall (205) 881-9235; Lex (205) 895-0480. ARIZONA: Anthem (602) 966-6600; Arrow/Kierulff (602) 437-0750: Hall-Mark (602) 437-1200; Marshall (602) 437-0750; Hall-Mark (602) 437-1200; Marshall (602) CALIFORNIA: Los Angeles/Orange County: Anthem (818) 775-1333, (714) 768-4444; Arrow/Kierulff (818) $701-7500$, (714) 838-5422; Hall-Mark (818) $773-4500$, (714) 727-6000; Marshall (818) 407-4100, (714) 458-5301; Lex (818) 880-9686, (714) 587-0404; Wyle (818) 880-9000, (714) 863-9953; Zeus (714) 921-9000, (818) 889-3838; Ruckin: (916) 624-9744.
Sacramento: Hall-Mark (916) 624-9781;
Marshall (916) 635-9700; Lex (916) 364-0230; Wyle (916) 638-5282;
San Diego: Anthem (619) 453-9006; Arrow/Kierulff (619) 565-4800; Hall-Mark (619) 268-1201; Marshall (619) 578-9600; Lex (619) 495-0015; Wyle (619) 565-9171; Zeus (619) 277-9681;

San Francisco Bay Area: Anthem (408) 453-1200; Arrow/Kierulff (408) 441-9700; Hall-Mark (408) 432-4000 Marshall (408) 942-4600; Lex (408) 432-7171; Wyle (408) 727-2500; Zeus (408) 629-4789.
COLORADO: Anthem (303) 790-4500; Arrow/Kierulff (303) 373-5616; Hall-Mark (303) 790-1662; Marshall (303) 451-8383; Lex (303) 799-0258; Wyle (303) 457-9953
CONNECTICUT: Anthem (203) 575-1575; Arrow/Kierulff (203) 265-7741; Hall-Mark (203) 271-2844; Marshall (203) 265-3822; Lex (203) 264-4700.
FLORIDA: Fort Lauderdale: Arrow/Kierulff (305) 429-8200; Halli-Mark (305) 971-9280; Marshall (305) 977-4880; Lex (305) 421-6633;

Orlando: Arrow/Kierulff (407) 333-9300; Hall-Mark (407) 830-5855; Marshall (407) 767-8585; Lex (407) 331-7555; Zeus (407) 365-3000;
Tampa: Hall-Mark (813) 541-7440; Marshall (813) 573-1399; Lex (813) 541-5100.
GEORGIA: Arrow/Kierulff (404) 497-1300; Hall-Mark (404) 623-4400; Marshall (404) 923-5750; Lex (404) 449-9170. ILLINOIS: Anthem (708) 884-0200; Arrow/Kierulff (708) 250-0500; Hall-Mark (708) 860-3800; Marshall (312) 490-0155; Newark (312)784-5100; Lex (708) 330-2888 INDIANA: Arrow/Kierulff (317) 299-2071; Hall-Mark (317) 872-8875; Marshall (317) 297-0483; Lex (317) 843-1050. IOWA: Arrow/Kierulff (319) 395-7230; Lex (319) 373-1417 KANSAS: Arrow/Kierulff (913) 541-9542; Hall-Mark (913) 888-4747; Marshall (913) 492-3121; Lex (913) 492-2922. MARYLAND: Anthem (301) 995-6640; Arrow/Kierulff (301) 995-6002; Hall-Mark (301) 988-9800; Marshall (301) 995-6002; Hall-Mark (301) 988-9800; Marshall (301)
622-1118; Lex (301) 596-7800; Zeus (301) 997-1118 MASSACHUSETTS: Anthem (508) 657-5170; Arrow/Kierulff (508) 658-0900; Hall-Mark (508) 667-0902; Marshall (508) 658-0810; Lex (508) 694-9100; Wyle (617) 272-7300; Zeus (617) 246-8200.

MICHIGAN: Detroit: Arrow/Kierulff (313) 462-2290 3) $525-5850$ Newark (313) 967-0600; Lex (313) 525-8100;
Grand Rapids: Arrow/Kierulff (616) 243-0912.
MINNESOTA: Anthem (612) 944-5454; Arrow/Kierulff (612) 829-5588; Hall-Mark (612) 941-2600; Marshall (612) -221, Lex (612) 941-5280
MISSOURI: Arrow/Kierulff (314) 567-6888; Hall-Mark (314) 291-5350; Marshall (314) 291-4650; Lex (314) 739-0526 NEW JERSEY: Anthem (201) 227-7960; Arrow/Kierulf (201) 538-0900, (609) 596-8000, GRS (600) 964-8560 Hall-Mark (201) 515-3000, (609) 235-1900, Marshall (201) 873-7900, 273-7900
NEW MEXICO: Alliance (505) 292-3360.
NEW YORK: Long Island: Anthem (516) 864-6600; Arrow/Kierulff (516) 231-1000; Hall-Mark (516) 737-0600 Marshall (516) 273-2424; Lex (516) 231-2500; Zeus (914) 937-7400;
Rochester: Arrow/Kierulff (716) 427-0300; Hall-Mark (716) 425-3300; Marshall (716) 235-7620; Lex (716) 383-8020; Syracuse: Marshall (607) 785-2345.
NORTH CAROLINA: Arrow/Kierulff (919) 876-3132;; Hall-Mark (919) 872-0712; Marshall (919) 878-9882;' Lex (919) 876-0000.

OHIO: Cleveland: Arrow/Kierulff (216) 248-3990; Hall-Mark (216) 349-4632; Marshall (216) 248-1788; Lex
(216) 464-2970; (216) 464-2970;

Columbus: Hall-Mark (614) 888-3313;
Dayton: Arrow/Kierulff (513) 435-5563;
Marshall (513) 898-4480; Lex (513) 439-1800; Zeus (513) 293-6162
OKLAHOMA: Hall-Mark (918) 254-6110; Lex (918) 622-8000.
OREGON: Almac (503) 629-8090; Anthem (503) 643-1114 Arrow/Kierulff (503) 627-7667; Marshall (503) 644-5050; Wyle (503) 643-7900.
PENNSYLVANIA: Anthem (215) 443-5150; Arrow/Kierulff 215) 928-1800; GRS (215) 922-7037;

Marshall (412) 788-0441; Lex (412) 963-6804.
TEXAS: Austin: Arrow/Kierulff (512) 835-4180;
Hall-Mark (512) 258-8848; Lex (512) 339-0088; Wyle (512) 345-8853
Dallas: Anthem (214) 238-7100; Arrow/Kierulff (214) 380-6464; Hall-Mark (214) 553-4300; Marshall (214) 233-5200; Lex (214) 247-6300; Wyle (214) 235-9953;
eus (214) 783
Houston: Arrow/Kierulff (713) 530-4700; Hall-Mark (713) 781-6100; Marshall (713) 895-9200; Lex
(713) 784-3600; Wyle (713) 879-9953.

UTAH: Anthem (801) 973-8555; Arrow/Kierulff (801) 973-6913; Marshall (801) 485-1551; Wyle (801) 974-9953 WASHINGTON: Almac (206) 643-9992, (509) 924-9500; anthem (206) 483-1700; Arrow/Kierulff (206) 643-4800; Marshall (206) 486-5747; Wyle (206) 881-1150 WISCONSIN: Arrow/Kierulff (414) 792-0150; Hall-Mark (414) 797-7844; Marshall (414) 797-8400; ex (414) 784-9451.
CANADA: Calgary: Future (403) 235-5325;
Edmonton: Future (403) 438-2858;
Montreal: Arrow Canada (514) 421-7411
Future (514) 694-7710; Marshall (514) 694-8142
Ottawa: Arrow Canada (613) 226-6903; Future (613) 820-8313; Quebec City: Arrow Canada (418) 871-7500; Toronto: Arrow Canada (416) 670-7769; Future (416) 612-9200; Marshall (416)458-8046; Vancouver: Arrow Canada (604) 421-2333; Future (604) 294-1166.

## TI Die Processors

Chip Supply<br>(407) 298-7100<br>Elmo Semiconductor<br>(818) 768.7400<br>Minco Technology Labs<br>(512) 834-2022

## TI Worldwide Sales Offices

## ALABAMA: Huntsvile: 4960 Corporate Drive,

 ARIZONA: Phoenix: 8825 N -23rd Avenue Suite 100 Phoenix, AZ 85021, (602) 995-1007.CALIFORNIA: Irvine: 1920 Main Street, Suite 900 Irvine, CA 92714, (714) 660-1200; Roseville: 1 Sierra Gate rvine, CA 92714, (714) 660-1200; Roseville: 1 Sierra Gat San Diego: 5625 Ruffin Road, Suite 100,
San Diego, CA 92123, (619) 278-9600
Santa Clara: 5353 Betsy Ross Drive,
Santa Clara, CA 95054, (408) 980-9000;
Woodland Hills: 21550 Oxnard Street, Suite 700 , Woodland Hills, CA 91367, (818) 704-8100 COLORADO: Aurora: 1400 S. Potomac Street, Suite 101 Aurora, CO 80012, (303) 368-8000.
CONNECTICUT: Wallingford: 9 Barnes Industrial Park So., Wallingford, CT 06492, (203) 269-0074.
FLORIDA: Altamonte Springs: 370 S. North Lake Boulevard, Suite 1008, Altamonte Springs, FL 32701, (407) 260-2116;

Fort Lauderdale: 2950 N.W. 62nd Street,
Suite 100, Fort Lauderdale, FL 33309,
(305) 973-8502; Tampa: 4803 George Road, Suite 390

Tampa, FL 33634-6234, (813) 882-0017.
GEORGIA: Norcross: 5515 Spalding Drive,
Norcross, GA 30092, (404) 662-7900.
LLINOIS: Arlington Heights: 515 W. Algonquin,
Arlington Heights, IL 60005, (708) 640-3000.
INDIANA: Carmel: 550 Congressional Drive, Suite 100 Carmel, IN 46032, (317) 573-6400;
Fort Wayne: 118 E . Ludwig Road, Suite 102,
Fort Wayne, IN 46825, (219) 482-3311.
IOWA: Cedar Rapids: 373 Collins Road N.E., Suite 201, Cedar Rapids, IA 52402, (319) 395-9550.
KANSAS: Overland Park: 7300 College Boulevard, Lighton Plaza, Suite 150, Overland Park, KS 66210, (913) 451-4511.

MARYLAND: Columbia: 8815 Centre Park Drive, Suite 100, Columbia, MD 21045, (301) 964-2003. MASSACHUSETTS: Waltham: 950 Winter Street Suite 2800, Waltham, MA 02154, (617) 895-9100. MICHIGAN: Farmington Hills: 33737 W. 12 Mile Road Farmington Hills, M1 48331, (313) 553-1500 MINNESOTA: Eden Prairie: 11000 W. 78th Street, Suite 100, Eden Prairie, MN 55344, (612) 828-9300 MISSOURI: St. Louis: 12412 Powerscourt Drive Suite 125, St. Louis, MO 63131, (314) 821-8400.
NEW JERSEY: Iselin: Parkway Towers,
485 E. Route 1 South, Iselin, $N J$ 08830, (201) 750-1050
NEW MEXICO: Albuquerque: 2709 Pan American Freeway, N.E., Albuquerque, NM 87107, (505) 345-2555 NEW YORK: East Syracuse: 6365 Collamer Drive, East Syracuse, NY 13057, (315) 463-9291;
Fishkill: 300 Westage Business Center, Suite 140, Fishkill, NY 12524, (914) 897-2900; Melville: 1895 Walt
Whitman Road, Melville, NY 11747, (516) 454-6600; Pittsford 2851 Clover'Street, Pittsford NY 14534 (716) 385-6770.

NORTH CAROLINA: Charlotte: 8 Woodlawn Green, Suite 100, Charlotte, NC 28217, (704) 527-0930; Raleigh, NC 27625, (919) 876-2725.
OHIO: Beachwood: 23775 Commerce Park Road OHIO: Beachwood: 23775 Commerce P
Beachwood, OH 44122, (216) 464-6100; Beavercreek: 4200 Colonel Glenn Highway, Suite 600 Beavercreek, OH 45431, (513) 427-6200.
OREGON: Beaverton: 6700 S.W. 105th Street, Suite 110, Beaverton, OR 97005 , (503) 643-6758 PENNSYLVANIA: Blue Bell: 670 Sentry Parkway, Blue PENNSYLVANIA: Blue Bell: 6
PUERTO RICO: Hato Rey: 615 Mercantile Plaza Building PUERTO RICO: Hato Rey: 615 Mercantile Plaza
Suite 505, Hato Rey, PR 00918, (809) 753-8700.
TEXAS: Austin: 12501 Research Boulevard,
Austin, TX 78759, (512) 250-6769; Dallas: 7839 Churchill Way, Dallas, $1 \times 75251$, (214) 917-1264: Houston: 913 Southwest Freeway, Suite 360, Houston TX 77074, (713) 778-6592.

UTAH: Salt Lake City: 1800 S. West Temple Street, Suite 201, Salt Lake City, UT 84115, (801) 466-8973 WASHINGTON: Redmond: 5010 148th Avenue N.E., Building B, Suite 107, Redmond, WA 98052 ,
(206) 881 -3080.

WISCONSIN: Waukesha: 20825 Swenson Drive,
Suite 900, Waukesha WI 53186, (414) 798-1001.
CANADA: Nepean: 301 Moodie Drive, Mallom Center, Suite 102, Nepean, Ontario, Canada K2H 9C4, (613) 726-1970; Richmond Hill: 280 Centre Stree East, Richmond Hill, Ontario, Canada L4C 1B1, (416) 884-9181; St. Laurent: 9460 Trans Canada Highway, St. Laurent, Quebec, Canada H4S 1R7, (514) 335-8392.

ARGENTINA: Texas Instruments Argentina Viamonte 1119, 1053 Capital Federal,
Buenos Aires, Argentina, 1/748-3699.
AUSTRALIA (\& NEW ZEALAND): Texas Instruments Australia Ltd., 6-10 Talavera Road, North Ryde (Sydney), New South Wales, Australia 2113, 2-878-9000; 14th Floo 380 Street, Kilda Road, Melbourne, Victoria, Australia Australia 51128 P55-2066. Highway, Elizabeth, South Australia 5112, 8 255-2066
BELGIUM: S.A. Texas instruments Belgium N.V., 11 Avenue Jules Bordetlaan 11, 1140 Brussels, Belgium (02) 2423080.

BRAZIL: Texas Instruments Electronicos do Brasil Ltda., Rua Paes Leme, 524-70 andar, 05424 Sao Paulo, Brazil, 11-815-6166.
DENMARK: Texas Instruments AS, Borupvang 2D,
DK-2750 Ballerup, Denmark, (45) 44687400.
FINLAND: Texas Instruments OY, P.O. Box 86, 02321 Espoo, Finland, (0) 8026517.
FRANCE: Texas Instruments France, 8-10 Avenue Morane Saulnier-B.P. 67, 78141 Velizy Villacoublay cedex, France, (1) 30701003.
GERMANY: Texas Instruments Deutschland GmbH. Haggertystrasse 1, 8050 Freising, (08161) 80-0 od. Nost, Kurfurstendamm 195-196, 1000 Berlin 15, (030) 88273 65; Dusseldorfer Strasse 40, 6236 Eschborn 1, (06196) 80 78, Kichnorster Strasse 2, 3000 Hannover (N, (0511) 64 (0711) 3403257. Gildehofenter, Hollestrasses 3,4300 Essen 1, (201) 24 25-0.
HOLLAND: Texas Instruments Holland B.V., Hogehilweg 19, Postbus 12995, 1100 AZ Amsterdam-Zuidoost, Holland, 19, Postbus 12
(020) 5602911.
HONG KONG: Texas Instruments Hong Kong Ltd., 8th HONG KONG: Texas Instruments Hong Kong Ltd., 8th
Floor, World Shipping Center, 7 Canton Road, Kowloon, Floor, World Shipping
Hong Kong, 7351223.
HUNGARY: Texas Instruments International, Budaorsi HUNGARY: Texas Instruments International, Bud
u.42, H-1112 Budapest, Hungary, (1) 1666617 . u.42, $\mathrm{H}-1112$ Budapest, Hungary, (1) 1666617 .
IRELAND: Texas Instruments Ireland Ltd., $7 / 8$ Harcourt Street, Dublin 2, Ireland, (01) 481677.
ITALY: Texas Instruments Italia S.p.A., Centro Direzionale Colleoni, Palazzo Perseo-Via Paracelso 12, 20041, Agrate Brianza (Mi), ltaly (039) 63221, Va Castello della Magha, 40100 Bologna, Italy (051) 554004 , Via Amendola, 17 554004
JAPAN: Texas Instruments Japan Ltd., Aoyama Fuji Building 3-6-12 Kita-Aoyama Minato-ku, Tokyo, Japan 107,
$03-3498-2111$; MS Shibaura Building 9F, $4-13-23$ Shibaura 03-3498-2111; MS Shibaura Building 9F, 4-13-23 Shibaura Minato-ku, Tokyo, Japan 108, 03-3769-8700; Nissho-iwai
Building 5F, 2-5-8 Imabashi, Chuou-ku, Osaka, Japan 541 06-204-1881; Dai-ni Toyota Building Nishi-kan 7F, 4-10-27 Meieki, Nakamura-ku, Nagoya, Japan 450, 052-583-8691; Kanazawa Oyama-cho Daiichi Seimei Building 6F, 3-10 Oyama-cho, Kanazawa, Ishikawa, Japan 920
0762-23-5471; Matsumoto Showa Building 6F, 1-2-11 Fukashi, Matsumoto, Nagano, Japan 390, 0263-33-1060; Daiichi Olympic Tachikawa Building 6F, 1-25-12, Akebono-cho, Tachikawa, Tokyo, Japan 190, 0425-27-6760; Yokohama Business Park East Tower $10 F$ 134 Gondo-cho Hodogaya-ku, Yokohama, Kanagawa 240 Building 5F, 843-2, Higashi Shiokohjicho, Higashi-iru Building 5F, $843-2$, Higashi
Nishinotoh-in, Shiokohji-dori, Shimogyo-ku, Kyoto, Japan 600, 075-341-7713; Sumitomo Seimei Kumagaya Building 8F, 2-44 Yayoi, Kumagaya, Saitama, Japan 360, 0485-22-2440; 2597-1, Aza Harudai, Oaza Yasaka, Kitsuki, Oita, Japan 873, 09786-3-3211
KOREA: Texas Instruments Korea Ltd., 28th Floor, Trade Tower, 159-1, Samsung-Dong, Kangnam-ku Seoul, Korea 25512800

MALAYSIA: Texas Instruments Malaysia, Sdn. Bhd., Asia Pacific, Lot 36.1 \#Box 93, Menara Maybank, 100 Jalan Tun Perak, 50050 Kuala Llumpur, Malaysia, 2306001.
MEXICO: Texas instruments de Mexico S.A., de C.V. Alfonso Reyes 115, Col. Hipodromo Condesa, Mexico,
D.F., Mexico 06170, 5-515-6081.
NORWAY: Texas Instruments Norge A/S, PB 106, Refstad (Sinsenveien 53), 0513 Oslo 5, Norway, (02) 155090. PEOPLE'S REPUBLIC OF CHINA: Texas instruments China Inc., Beijing Representative Office, 7-05 CITIC Building, 19 Jianguomenwai Dajje, Beijing, China, 500-2255, Ext. 3750
PHILIPPINES: Texas Instruments Asia Ltd.
Philippines Branch, 14th Floor, Ba-Lepanto Building, Paseo de Roxas, Makati, Metro Manila, Philippines, 28176031.

PORTUGAL: Texas Instruments Equipamento Electronico (Portugal) Litda., Eng. Frederico Ulricho, 2650 Moreira Da Maia, 4470 Maia, Portugal (2) 9481003.
SINGAPORE (\& INDIA, INDONESIA, MALAYSIA THAILAND): Texas instruments Singapore (PTE) Ltd. Asia Pacific Division, 101 Thomson Road, \#23-01, United Square, Singapore 1130, 3508100.
SPAIN: Texas Instruments Espana S.A., c/Gobelas 43, Ctra de la Coruna km 14, La Florida, 28023, Madrid, Spain, (1) 372 8051; c/Diputacion, 279-3-5, 08007 Barcelona, Spain, (3) 3179180.
SWEDEN: Texas Instruments International Trade Corporation (Sverigefilialen), Box 30, S-164 93 Kista Sweden, (08) 7525800.
SWITZERLAND: Texas instruments Switzerland AG
Riedstrasse 6, CH-8953 Dietikon, Switzerland,
(01) 7442811.

TAIWAN: Texas Instruments Taiwan Limited, Taipe
Branch, 10th Floor Bank Tower, No. 205 Tun Hwa N. Road, Taipei, Taiwan, Republic of China, 2-7139311.
UNITED KINGDOM: Texas Instruments Ltd., Manton Lane, Bedford, England, MK41 7PA, (0234) 270111

## TI Authorized North American Distributors

Alliance Electronics, Inc. (military product only) Almac Electronics
Anthem Electronics
Arrow/Kierulff Electronics Group
Arrow (Canada)
Future Electronics (Canada)
GRS Electronics Co., Inc.
Hall-Mark Electronics
Lex Electronics
Marshall Industries
Newark Electronics
Wyle Laboratories
Zeus Components
Rochester Electronics, Inc. (obsolete product only)


[^0]:    $\dagger$ Pin 13 has an internal pulldown resistor to -5 V , and pin 1 has an internal pullup resistor to 5 V .

[^1]:    $\ddagger A_{V}$ is the programmable gain of the input amplifier.
    § Measurements under these conditions are unreliable due to overrange and signal clipping.
    NOTE 7: The test condition is a $1-\mathrm{kHz}$ input signal with a $16-\mathrm{kHz}$ conversion rate. The load impedance for the DAC is $600 \Omega$. Input and output voltages are referred to $\mathrm{V}_{\text {ref }}$.

[^2]:    ${ }^{+} \mathrm{V}_{C C+}=5 \mathrm{~V}, \mathrm{~V}_{C C-}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$
    $\ddagger \mathrm{V}_{I D}=$ Differential Input Voltage, $\mathrm{V}_{1}=$ Input voltage referenced to ground with $\operatorname{IN}$ - or $\operatorname{AUX} \operatorname{IN}$ - connected to ground.
    $\S$ In this example, $\mathrm{V}_{\text {ref }}$ is assumed to be 3 V . In order to minimize distortion, it is recommended that the analog input not exceed 0.1 dB below full scale.

