\\ \title{
MEMORY PRODUCTS
}\\ \title{
MEMORY PRODUCTS
}

MEMORY
PRODUCTS

## DATABOOK

# MEMORY PRODUCTS 

## DATABOOK

$3^{\text {rd }}$ EDITION

JUNE 1994

## USE IN LIFE SUPPORT DEVICES OR SYSTEMS MUST BE EXPRESSLY AUTHORIZED

SGS-THOMSON PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF SGS-THOMSON Microelectronics. As used herein:

1. Life support devices or systems are those which (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided with the product, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can reasonably be expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## TABLE OF CONTENTS

INTRODUCTION Page ..... 6
GENERAL INDEX ..... 9
SELECTION GUIDE ..... 15
CMOS UV EPROM \& OTP MEMORIES ..... 55
NMOS UV EPROM ..... 189
FLASH MEMORIES ..... 241
$I^{2} \mathrm{C}$ BUS EEPROM ..... 381
$X^{2}{ }^{2} C$ BUS EEPROM ..... 465
MICROWIRE BUS EEPROM ..... 509
.

## TABLE OF CONTENTS ${ }_{\text {(conto) }}$

SPI BUS EEPROMPage593PARALLEL EEPROM ..... 607
FAST RAM ..... 619
CACHE MEMORIES ..... 671
FIFO MEMORIES ..... 791
ZEROPOWER MEMORIES ..... 875
TIMEKEEPER MEMORIES ..... 1111
SMARTCARD PRODUCTS ..... 1081
APPLICATION AND QUALITY ..... 1121

## INTRODUCTION

SGS-THOMSON Microelectronics manufactures an extensive range of memory products which can satisfy the needs of many applications. The products include,

## Non-Volatile Memories: UV EPROM, OTP Memory, FLASH Memory, EEPROM and SMARTCARD PRODUCTS.

## Static RAMs: Fast SRAM, Cache TAGRAM and burst RAM (BRAM), BiPORT FIFO, ZEROPOWER and TIMEKEEPER battery backed SRAMs.

This data book provides comprehensive, technical information on each family of memory products to aid selection and design for a specific use.


#### Abstract

UV EPROMs (UV Eraseable Electrically Programmable Read Only Memories). This family consists of EPROMs which can be erased by exposure to Ultra Violet light through a quartz window in the package. The range of EPROMs is from 16 K bit up to 16 Megabit and they are manufactured in two technologies, NMOS for 16 K up to 512 K densities and CMOS from 64 K up to 16 Megabit densities. Memory access times are as fast as 60 ns . Programming times have been reduced through the use of specially designed 'margin mode verify' circuits and the new PRESTO programming algorithms. Many of the CMOS types are able to be programed in the application board rather than in a separate programmer. For portable equipment needing low power consumption some sizes of EPROM are specified for operation in the read mode at down to 3 V supply voltage.


OTP Memories (One Time Programmable Memories). These products are similar to UV EPROMs but are packaged in plastic packages, both Dual-In-Line and surface mounting types. They are not eraseable, but may be programed one time only by the customer.

FLASH Memories (Electrically Programmable and Eraseable Memories). FLASH Memories provide an extra degree of flexibility for the system designer by implementing both electrical programming and erasure in the application. This gives the memories additional functionality and enables customers to both load the contents at a late stage in the manufacturing line, or field upgrade the equipment. New applications such as Mass Storage for computers are also foreseen for FLASH memories. The manufacturing process, although more demanding in terms of process control, is basically similar to the EPROM, thus ensuring a similar evolution of memory density, performance and reliability.

EEPROMs (Electrically Eraseable and Programmable Memories). Different from the FLASH Memory which may be erased only by chip or large sector, the EEPROM may be erased and written byte-by- byte. Two types of EEPROM are included in our range: serial bus and parallel access types. EEPROMs are widely used for storing equipment set-up parameters or data tables. The special CMOS process and cell designs used by SGS-THOMSON allows us to offer products with a very high endurance against wear-out that occurs after many erase/write cycles in this type of memory. Our EEPROMs are able to typically withstand 5 to 10 million cycles together with over 10 years data retention.

SMARTCARD PRODUCTS. Three families of Smartcard Product are included. All are based on EEPROM technology and in addition include logic, microcomputer cores and/or cryptographic mathematical processors. The logic and microcomputers provide both secure memory access and serial I/O operation. Applications include telephone cards, banking cards, health cards, transportation and many other uses.

## INTRODUCTION

Fast SRAM and BRAM. Using an innovative submicron CMOS technology SGS-THOMSON offers a range of standard Fast SRAM and specialty SRAMs (BRAMs) for data cache applications.

Cache TAGRAM. Computer cache systems are made using a combination of memory to store cache data addresses (the TAGRAM) and the cache data itself (either a standard Fast SRAM or a BRAM). The TAGRAM family allows customers to design very flexible and high performance cache subsystems.

BiPORT FIFOs. The BiPORT FIFO family is a series of fast FIFO memories based on SRAM technology, with built-in address registers for read and write pointers. Sizes range from 512 bit to 8 K bit and the architecture allows both depth and width expansion.

ZEROPOWER and TIMEKEEPER. This range of products satisfies a very important sector of applications: they provide fast read/write non-volatile memory for use as back-up storage, for example for data protection at power failure. The basic ZEROPOWER products consist of an ultra low power SRAM with an integrated supply voltage detector and a switch-over circuit to a battery to sustain the contents at power down. The package includes an integrated lithium battery which has the capacity to maintain the memory contents for up to 10 years. TIMEKEEPER products are similar but include also a quartz controlled clock/calendar which is also powered by the back-up battery.

SGS-THOMSON has an extensive program of both process and product development which results in many new and upgraded product introductions every year. Please contact your nearest sales office to learn about new products that have been introduced since this book was published.


The 4 Megabit FLASH Memory developed in 0.6 micron CMOS Technology.

## GENERAL INDEX

CMOS UV EPROM \& OTP MEMORIES ..... 55
M27C64A CMOS 64K (8K x 8) UV EPROM ..... 57
M27C256B CMOS 256K (32K x 8) UV EPROM \& OTP ROM ..... 65
M87C257 ADDRESS LATCHED CMOS 256K (32K x 8) UV EPROM \& OTP ROM ..... 73
M27C512 CMOS 512K (64K x 8) UV EPROM \& OTP ROM ..... 83
M27V512 LOW VOLTAGE CMOS 512K (64K x 8) OTP ROM ..... 93
M27C1001 CMOS 1MEG (128K x 8) UV EPROM \& OTP ROM ..... 103
M27V101 LOW VOLTAGE CMOS 1MEG (128K x 8) UV EPROM \& OTP ROM ..... 113
M27C1024 CMOS 1MEG (64K x 16) UV EPROM \& OTP ROM ..... 123
M27C2001 CMOS 2MEG ( $256 \mathrm{~K} \times 8$ ) UV EPROM \& OTP ROM ..... 131
M27V201 LOW VOLTAGE CMOS 2MEG (256K x 8) UV EPROM \& OTP ROM ..... 141
M2CV4001 CMOS 4MEG (512K x 8) UV EPROM \& OTP ROM ..... 151
M27V401 LOW VOLTAGE CMOS 4MEG ( $512 \mathrm{~K} \times 8$ ) UV EPROM \& OTP ROM ..... 161
M27C4002 CMOS 4MEG (256K x 16) UV EPROM AND OTP ROM ..... 171
M27C160 CMOS 16MEG (2M x 8 or 1M x 16) UV EPROM ..... 179
NMOS UV EPROM ..... 189
M2716 NMOS 16K (2K x 8) UV EPROM ..... 191
M2732A NMOS 32K (4K x 8) UV EPROM ..... 199
M2764A NMOS 64K (8K x 8) UV EPROM ..... 207
M27128A NMOS 128K (16K x 8) UV EPROM ..... 215
M27256 NMOS 256K (32K x 8) UV EPROM ..... 223
M27512 NMOS 512K (64K x 8) UV EPROM ..... 231
FLASH MEMORIES ..... 241
M28F256 CMOS 256K (32K x 8, BULK ERASE) FLASH MEMORY ..... 243
M28F256A CMOS 256K (32K x 8, BULK ERASE) FLASH MEMORY ..... 259
M28F512 CMOS 512K (64K x 8, BULK ERASE) FLASH MEMORY ..... 275
M28F101 CMOS 1MEG (128K x 8, BULK ERASE) FLASH MEMORY ..... 291
M28F101A CMOS 1MEG (128K x 8, BULK ERASE) FLASH MEMORY ..... 307
M28V101A LOW VOLTAGE CMOS 1MEG (128K x 8, BULK ERASE) FLASH MEMORY ..... 307
M28F101B CMOS 1MEG (128K x 8, BULK ERASE) FLASH MEMORY ..... 311
M28V101B LOW VOLTAGE CMOS 1 MEG ( $128 \mathrm{~K} \times 8$, BULK ERASE) FLASH MEMORY ..... 311
M28F102 CMOS 1MEG (64K x 16, BULK ERASE) FLASH MEMORY ..... 327
M28F201 CMOS 2MEG (256K x 8, BULK ERASE) FLASH MEMORY ..... 343
M28V201 LOW VOLTAGE CMOS 2MEG (256K x 8, BULK ERASE) FLASH MEMORY ..... 343
M28F201A CMOS 2MEG (256K x 8, BULK ERASE) FLASH MEMORY ..... 359
M28V201A LOW VOLTAGE CMOS 2MEG (256K x 8, BULK ERASE) FLASH MEMORY ..... 359
FLASH MEMORIES (cont'd)
M28F410 CMOS 4MEG (x8/x16, TOP BOOT BLOCK ERASE) FLASH MEMORY ..... 363
M28V410 LOW VOLTAGE CMOS 4MEG (x8/x16, TOP BOOT BLOCK ERASE) FLASH MEMORY ..... 363
M28F420 CMOS 4MEG (x8/x16, BOTTOM BOOT BLOCK ERASE) FLASH MEMORY ..... 363
M28V420 LOW VOLTAGE CMOS 4MEG (x8/x16, BOTTOM BOOT BLOCK ERASE) FLASH MEMORY ..... 363
M28F411 CMOS 4MEG (512K x 8, TOP BOOT BLOCK ERASE) FLASH MEMORY ..... 367
M28V411 LOW VOLTAGE CMOS 4MEG (512K x 8, TOP BOOT BLOCK ERASE) FLASH MEMORY ..... 367
M28F421 CMOS 4MEG (512K x 8, BOTTOM BOOT BLOCK ERASE) FLASH MEMORY ..... 367
M28V421 LOW VOLTAGE CMOS 4MEG ( $512 \mathrm{~K} \times 8$, BOTTOM BOOT BLOCK ERASE) FLASH MEMORY ..... 367
M28F841 CMOS 8MEG (1M x 8, SECTOR ERASE) FLASH MEMORY ..... 371
M28V841 LOW VOLTAGE CMOS 8MEG ( $1 \mathrm{M} \times 8$, SECTOR ERASE) FLASH MEMORY ..... 371
M28F161 CMOS 16MEG (2M $\times 8$, SECTOR ERASE) FLASH MEMORY ..... 377
$1^{2}$ c bus EEPROM ..... 381
ST24C01 SERIAL ACCESS CMOS $1 \mathrm{~K}(128 \times 8)$ EEPROM ..... 383
ST24C01C SERIALACCESS CMOS $1 \mathrm{~K}(128 \times 8)$ EEPROM ..... 383
ST24W01C SERIALACCESS CMOS $1 \mathrm{~K}(128 \times 8)$ EEPROM ..... 383
ST25C01 SERIAL ACCESS CMOS $1 \mathrm{~K}(128 \times 8)$ EEPROM ..... 383
ST25C01C SERIAL ACCESS CMOS $1 \mathrm{~K}(128 \times 8)$ EEPROM ..... 383
ST25W01C SERIALACCESS CMOS $1 \mathrm{~K}(128 \times 8)$ EEPROM ..... 383
ST24C02A SERIAL ACCESS CMOS $2 \mathrm{~K}(256 \times 8)$ EEPROM ..... 397
ST24C02C SERIAL ACCESS CMOS $2 \mathrm{~K}(256 \times 8)$ EEPROM ..... 397
ST24WO2C SERIAL ACCESS CMOS $2 \mathrm{~K}(256 \times 8)$ EEPROM ..... 397
ST25C02A SERIAL ACCESS CMOS $2 \mathrm{~K}(256 \times 8)$ EEPROM ..... 397
ST25C02C SERIAL ACCESS CMOS $2 \mathrm{~K}(256 \times 8)$ EEPROM ..... 397
ST25WO2C SERIAL ACCESS CMOS $2 \mathrm{~K}(256 \times 8)$ EEPROM ..... 397
ST24C04 SERIAL ACCESS CMOS $4 \mathrm{~K}(512 \times 8)$ EEPROM ..... 411
ST24C04C SERIAL ACCESS CMOS 4K ( $512 \times 8$ ) EEPROM ..... 411
ST24WO4C SERIAL ACCESS CMOS 4K ( $512 \times 8$ ) EEPROM ..... 411
ST25C04 SERIAL ACCESS CMOS $4 \mathrm{~K}(512 \times 8)$ EEPROM ..... 411
ST25C04C SERIAL ACCESS CMOS $4 \mathrm{~K}(512 \times 8)$ EEPROM ..... 411
ST25W04C SERIALACCESS CMOS 4K ( $512 \times 8$ ) EEPROM ..... 411
ST24C08 SERIALACCESS CMOS $8 \mathrm{~K}(1024 \times 8)$ EEPROM ..... 425
ST24C08C SERIALACCESS CMOS $8 \mathrm{~K}(1024 \times 8)$ EEPROM ..... 425
ST24W08C SERIALACCESS CMOS $8 \mathrm{~K}(1024 \times 8)$ EEPROM ..... 425

## GENERAL INDEX

$\mathrm{I}^{2} \mathrm{C}$ BUS EEPROM (cont'd)
ST25C08 SERIAL ACCESS CMOS 8K ( $1024 \times 8$ ) EEPROM ..... 425
ST25C08C SERIAL ACCESS CMOS $8 \mathrm{~K}(1024 \times 8)$ EEPROM ..... 425
ST25W08C SERIAL ACCESS CMOS 8K ( $1024 \times 8$ ) EEPROM ..... 425
ST24C16 SERIAL ACCESS CMOS $16 \mathrm{~K}(2048 \times 8)$ EEPROM ..... 439
ST24W16 SERIAL ACCESS CMOS 16K ( $2048 \times 8$ ) EEPROM ..... 439
ST25C16 SERIAL ACCESS CMOS $16 \mathrm{~K}(2048 \times 8)$ EEPROM ..... 439
ST25W16 SERIAL ACCESS CMOS 16K ( $2048 \times 8$ ) EEPROM ..... 439
ST24164 SERIAL ACCESS CMOS 16K ( $2048 \times 8$ ) EEPROM ..... 453
ST25164 SERIAL ACCESS CMOS 16K ( $2048 \times 8$ ) EEPROM ..... 453
$\mathrm{XI}^{2} \mathrm{C}$ BUS EEPROM ..... 465
ST24E16D EXT.ADDR. SERIAL ACCESS CMOS 16K ( $2048 \times 8$ ) EEPROM ..... 467
ST25E16D EXT.ADDR. SERIAL ACCESS CMOS $16 \mathrm{~K}(2048 \times 8)$ EEPROM ..... 467
ST24E32D EXT.ADDR. SERIAL ACCESS CMOS 32K ( $4096 \times 8$ ) 8) EEPROM ..... 481
ST25E32D EXT.ADDR. SERIAL ACCESS CMOS $32 \mathrm{~K}(4096 \times 8)$ EEPROM ..... 481
ST24E64D EXT.ADDR. SERIAL ACCESS CMOS 64K ( $8192 \times 8$ ) EEPROM ..... 495
ST25E64D EXT.ADDR. SERIAL ACCESS CMOS 64K ( $8192 \times 8$ ) EEPROM ..... 495
MICROWIRE BUS EEPROM ..... 509
ST93C06 SERIAL ACCESS CMOS 256 bit ( $16 \times 16$ or $32 \times 8$ ) EEPROM ..... 511
ST93C06C SERIAL ACCESS CMOS 256 bit ( $16 \times 16$ or $32 \times 8$ ) EEPROM ..... 511
ST93C46A SERIAL ACCESS CMOS 1K (64x16 or 128×8) EEPROM ..... 521
ST93C46T SERIAL ACCESS CMOS 1 K ( $64 \times 16$ or 128x8) EEPROM ..... 521
ST93C46C SERIAL ACCESS CMOS 1K (64x16 or 128×8) EEPROM ..... 521
ST93C56 SERIAL ACCESS CMOS 2K ( $128 \times 16$ or 256x8) EEPROM ..... 531
ST93C66 SERIAL ACCESS CMOS 4K (256x16 or 512x8) EEPROM ..... 541
ST93CS46 SERIAL ACCESS CMOS 1K (64x16) EEPROM ..... 551
ST93CS47 SERIAL ACCESS CMOS 1K (64x16) EEPROM ..... 551
ST93CS56 SERIAL ACCESS CMOS 2K (128x16) EEPROM ..... 565
ST93CS57 SERIAL ACCESS CMOS 2 K ( $128 \times 16$ ) EEPROM ..... 565
ST93CS66 SERIAL ACCESS CMOS 4K (256x16) EEPROM ..... 579
ST93CS67 SERIAL ACCESS CMOS 4K (256x16) EEPROM ..... 579
SPI BUS EEPROM ..... 593
ST95P04C SERIALACCESS CMOS $4 \mathrm{~K}(512 \times 8)$ EEPROM ..... 595
PARALLEL EEPROM ..... 607
M28C64C PARALLEL ACCESS CMOS 64K (8K x 8) EEPROM ..... 609

## GENERAL INDEX

FAST SRAM ..... 619
M624064 VERY FAST CMOS 64K $\times 4$ SRAM ..... 621
M624065 VERY FAST CMOS 64K x 4 SRAM WITH OUTPUT ENABLE ..... 631
M628032 VERY FAST CMOS 32K x 8 SRAM WITH OUTPUT ENABLE ..... 641
M624256 VERY FAST CMOS $1 \mathrm{M}(256 \mathrm{~K} \times 4)$ SRAM WITH OUTPUT ENABLE ..... 651
M628128 VERY FAST CMOS $1 \mathrm{M}(128 \mathrm{~K} \times 8)$ SRAM WITH OUTPUT ENABLE ..... 661
CACHE MEMORIES ..... 671
MK41S80 VERY FAST CMOS 4K x 4 CACHE TAGRAM ..... 673
MK48S74 VERY FAST CMOS 8K x 8 CACHE TAGRAM ..... 683
MK48S80 VERY FAST CMOS $8 \mathrm{~K} \times 8$ CACHE TAGRAM ..... 695
MK4202 VERY FAST CMOS $2 \mathrm{~K} \times 20$ CACHE TAGRAM ..... 707
MK62486 VERY FAST CMOS $32 \mathrm{~K} \times 9$ CACHE BRAM ..... 727
M62486A VERY FAST CMOS 32K x 9 CACHE BRAM ..... 739
M62486R VERY FAST CMOS $32 \mathrm{~K} \times 9$ CACHE BRAM ..... 751
MK62940 VERY FAST CMOS $32 \mathrm{~K} \times 9$ CACHE BRAM ..... 763
M62940A VERY FAST CMOS $32 \mathrm{~K} \times 9$ CACHE BRAM ..... 775
STCM128 128K L2 CACHE RAM MODULE WITH TAG ..... 787
STCM256 256K L2 CACHE RAM MODULE WITH TAG ..... 787
FIFO MEMORIES ..... 791
MK4505M VERY FAST CMOS $1 \mathrm{~K} \times 5$ CLOCKED FIFO ..... 793
MK4505S VERY FAST CMOS 1K x 5 CLOCKED FIFO ..... 793
MK4501 CMOS $512 \times 9$ BiPORT FIFO ..... 811
MK4503 CMOS $2 \mathrm{~K} \times 9$ BiPORT FIFO ..... 827
MK45H01 VERY FAST CMOS $512 \times 9$ BiPORT FIFO ..... 843
MK45H11 VERY FAST CMOS $512 \times 9$ BiPORT FIFO ..... 843
MK45H02 VERY FAST CMOS $1 \mathrm{~K} \times 9$ BiPORT FIFO ..... 843
MK45H12 VERY FAST CMOS $1 \mathrm{~K} \times 9$ BiPORT FIFO ..... 843
MK45H03 VERY FAST CMOS $2 \mathrm{~K} \times 9$ BiPORT FIFO ..... 843
MK45H13 VERY FAST CMOS $2 \mathrm{~K} \times 9$ BiPORT FIFO ..... 843
MK45H04 VERY FAST CMOS 4K x 9 BIPORT FIFO ..... 859
MK45H14 VERY FAST CMOS $4 \mathrm{~K} \times 9$ BiPORT FIFO ..... 859
MK45H08 VERY FAST CMOS $8 \mathrm{~K} \times 9$ BiPORT FIFO ..... 859
ZEROPOWER MEMORIES ..... 875
MK48C02A CMOS 2K x 8 ZEROPOWER SRAM ..... 877
MK48C12A CMOS $2 \mathrm{~K} \times 8$ ZEROPOWER SRAM ..... 877
MK48Z02 CMOS 2K x 8 ZEROPOWER SRAM ..... 887
MK48Z12 CMOS 2K x 8 ZEROPOWER SRAM ..... 887

## GENERAL INDEX

ZEROPOWER MEMORIES (cont'd)
MKI48Z02 CMOS $2 \mathrm{~K} \times 8$ ZEROPOWER SRAM ..... 899
MKI48Z12 CMOS $2 \mathrm{~K} \times 8$ ZEROPOWER SRAM ..... 899
M48Z02 CMOS $2 \mathrm{~K} \times 8$ ZEROPOWER SRAM ..... 911
M48Z12 CMOS $2 \mathrm{~K} \times 8$ ZEROPOWER SRAM ..... 911
MK48Z08 CMOS $8 \mathrm{~K} \times 8$ ZEROPOWER SRAM ..... 913
MK48Z18 CMOS $8 \mathrm{~K} \times 8$ ZEROPOWER SRAM ..... 913
MK48Z09 CMOS $8 \mathrm{~K} \times 8$ ZEROPOWER SRAM ..... 913
MK48Z19 CMOS $8 \mathrm{~K} \times 8$ ZEROPOWER SRAM ..... 913
MKI48Z18 CMOS $8 \mathrm{~K} \times 8$ ZEROPOWER SRAM ..... 925
M48Z08 CMOS $8 \mathrm{~K} \times 8$ ZEROPOWER SRAM ..... 929
M48Z18 CMOS $8 \mathrm{~K} \times 8$ ZEROPOWER SRAM ..... 929
M48Z09 CMOS $8 \mathrm{~K} \times 8$ ZEROPOWER SRAM ..... 933
M48Z19 CMOS 8K x 8 ZEROPOWER SRAM ..... 933
M48Z58 CMOS $8 K \times 8$ ZEROPOWER SRAM ..... 935
M48Z59 CMOS $8 \mathrm{~K} \times 8$ ZEROPOWER SRAM ..... 937
M48Z32 CMOS $32 \mathrm{~K} \times 8$ ZEROPOWER SRAM ..... 939
M48Z32Y CMOS $32 \mathrm{~K} \times 8$ ZEROPOWER SRAM ..... 939
M48Z30 CMOS $32 \mathrm{~K} \times 8$ ZEROPOWER SRAM ..... 951
M48Z30Y CMOS $32 \mathrm{~K} \times 8$ ZEROPOWER SRAM ..... 951
M48Z128 CMOS 128K x 8 ZEROPOWER SRAM ..... 961
M48Z128Y CMOS 128K $\times 8$ ZEROPOWER SRAM ..... 961
M48Z256 CMOS $256 \mathrm{~K} \times 8$ ZEROPOWER SRAM ..... 971
M48Z256Y CMOS 256K x 8 ZEROPOWER SRAM ..... 971
M46Z128 CMOS $128 \mathrm{~K} \times 16$ ZEROPOWER SRAM ..... 981
M46Z128Y CMOS $128 \mathrm{~K} \times 16$ ZEROPOWER SRAM ..... 981
M48Z512 CMOS 512K x 8 ZEROPOWER SRAM ..... 991
M48Z512Y CMOS 512K x 8 ZEROPOWER SRAM ..... 991
M46Z256 CMOS $256 \mathrm{~K} \times 16$ ZEROPOWER SRAM ..... 1001
M46Z256Y CMOS 256K x 16 ZEROPOWER SRAM ..... 1001
TIMEKEEPER MEMORIES ..... 1011
MK41T56 CMOS $64 \times 8$ SERIAL ACCESS TIMEKEEPER SRAM ..... 1013
MK48T87 CMOS $64 \times 8$ ADDRESS/DATA MULTIPLEXED TIMEKEEPER SRAM ..... 1025
MK48T02 CMOS $2 \mathrm{~K} \times 8$ TIMEKEEPER SRAM ..... 1043
MK48T12 CMOS 2K x 8 TIMEKEEPER SRAM ..... 1043
M48T02 CMOS $2 \mathrm{~K} \times 8$ TIMEKEEPER SRAM ..... 1057
M48T12 CMOS 2K x 8 TIMEKEEPER SRAM ..... 1057

## GENERAL INDEX

TIMEKEEPER MEMORIES (cont'd)
MK48T08 CMOS $8 \mathrm{~K} \times 8$ TIMEKEEPER SRAM ..... 1059
MK48T18 CMOS 8K $\times 8$ TIMEKEEPER SRAM ..... 1059
M48T08 CMOS 8K $\times 8$ TIMEKEEPER SRAM ..... 1073
M48T18 CMOS 8K $\times 8$ TIMEKEEPER SRAM ..... 1073
M48T58 CMOS $8 \mathrm{~K} \times 8$ TIMEKEEPER SRAM ..... 1077
M48T59 CMOS 8K x 8 TIMEKEEPER SRAM ..... 1079
SMARTCARD PRODUCTS ..... 1081
ST1305 CMOS 192 bit EEPROM WITH SECURE LOGIC ACCESS CONTROL ..... 1083
ST1331 SMARTCARD CMOS 272 bit EEPROM ..... 1085
ST1336 SMARTCARD CMOS 272 bit EEPROM ..... 1085
ST1333 SMARTCARD CMOS 272 bit EEPROM ..... 1089
ST1335 SMARTCARD CMOS 272 bit EEPROM ..... 1089
ST14C02C SERIAL ACCESS CMOS 2K (256 x 8) EEPROM ..... 1093
ST16XYZ CMOS MCU BASED FAMILY OF SMARTCARD ICs ..... 1105
ST16F48 CMOS MCU SAFEGUARDED SMARTCARD IC, 8K EEPROM ..... 1107
ST16601 CMOS MCU SAFEGUARDED SMARTCARD IC, 1K EEPROM ..... 1109
ST16SF48 CMOS MCU SAFEGUARDED SMARTCARD IC, 8K EEPROM ..... 1111
ST16CF54 CMOS MCU SAFEGUARDED SMARTCARD IC, M.A.P. ..... 1113
ST16xF74 CMOS CRYPTO-COMPUTER FAMILY ..... 1115
ST16XYZ-EMU ST16XYZ DEVELOPMENT SYSTEM ..... 1117
APPLICATION and QUALITY ..... 1121
AN206 REPLACING EEPROM WITH ZEROPOWER ..... 1123
AN207 PROGRAMMING THE MK48Z02 ..... 1127
AN208 POWER FAIL INTERRUPT OF THE MK48Z09/19 ..... 1129
AN210 TIMEKEEPER CALIBRATION OF THE MK48T02 ..... 1131
AN211 MEMORY MAPPED TIMEKEEPER REGISTERS OF THE MK48T02 ..... 1135
AN218 THE MK45H03 BiPORT FIFO 16-BIT TO 8-BIT CONVERSION ..... 1137
AN394 MICROWIRE EEPROM COMMON I/O OPERATION ..... 1141
AN395 ENSURING DATA INTEGRITY IN ZEROPOWER AND TIMEKEEPER RAMs ..... 1149
AN396 UPGRADED MEMORY CAPABILITY USING ZEROPOWER AND TIMEKEEPER PRODUCTS ..... 1153
AN397 TIMING SPECIFICATIONS ..... 1155
AN400 THE MK4202 TAGRAM 32-BIT CACHE DESIGN CONCEPTS ..... 1159
AN402 UNDERSTANDING CACHE MEMORY SYSTEMS ..... 1165
AN404 WRITE PROTECTION IN THE ST24/25Wxx EEPROM FAMILY ..... 1171
AN618 TIMEKEEPER SRAMs FIND MANY APPLICATIONS ..... 1177
TA125 SYNCHRONOUS BURST SRAM FOR SECONDARY CACHE SYSTEMS ..... 1181
QN100 MEMORY PRODUCTS QUALITY PROGRAM ..... 1189

SGS-THOMSO

## CMOS UV EPROM and OTP ROM

| Size | Part Number | Organisation | $t_{A C C}$ （ns） | Vcc Range | Icc／Stby | Temperature Range（ ${ }^{\circ} \mathrm{C}$ ） | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 64 K | M27C64A－15F1 M27C64A－20F1 M27C64A－25F1 M27C64A－30F1 M27C64A－20F6 M27C64A－25F6 M27C64A－30F6 | $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ | $\begin{aligned} & 150 \\ & 200 \\ & 250 \\ & 300 \\ & 200 \\ & 250 \\ & 300 \\ & \hline \end{aligned}$ | $5 \mathrm{~V} \pm 10 \%$ <br> $5 \mathrm{~V} \pm 10 \%$ <br> $5 \mathrm{~V} \pm 10 \%$ <br> $5 \mathrm{~V} \pm 10 \%$ <br> $5 \mathrm{~V} \pm 10 \%$ <br> $5 \mathrm{~V} \pm 10 \%$ <br> $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> -40 to 85 <br> -40 to 85 <br> -40 to 85 | FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W |
| 256K | M27C256B－70XF1 M27C256B－80XF1 M27C256B－10XF1 M27C256B－12XF1 M27C256B－15XF1 M27C256B－20XF1 M27C256B－25XF1 M27C256B－10F1 M27C256B－12F1 M27C256B－15F1 M27C256B－20F1 M27C256B－25F1 M27C256B－15XF6 M27C256B－20XF6 M27C256B－90F6 M27C256B－12F6 | $32 \mathrm{~K} \times 8$ $32 \mathrm{~K} \times 8$ $32 \mathrm{~K} \times 8$ 32K $\times 8$ 32K $\times 8$ 32K $\times 8$ $32 \mathrm{~K} \times 8$ 32K $\times 8$ 32K $\times 8$ $32 \mathrm{~K} \times 8$ 32K x 8 32K $\times 8$ 32K x 8 32K $\times 8$ 32K x 8 $32 \mathrm{~K} \times 8$ | 70 80 100 120 150 200 250 100 120 150 200 250 150 200 90 120 | $\begin{aligned} & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & \hline \end{aligned}$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> -40 to 85 <br> -40 to 85 <br> -40 to 85 <br> -40 to 85 |  |

CMOS UV EPROM and OTP ROM (cont'd)

| Size | Part Number | Organisation | $t_{\text {ACC }}$ <br> (ns) | Vcc Range | lcc / Stby | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 256K | M27C256B-15F6 <br> M27C256B-20F6 <br> M27C256B-25F6 <br> M27C256B-15XF3 <br> M27C256B-20F3 | $\begin{aligned} & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 150 \\ & 200 \\ & 250 \\ & 150 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & 30 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & 30 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & 30 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & 30 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | -40 to 85 -40 to 85 -40 to 85 -40 to 125 -40 to 125 | FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W |
|  | M27C256B-90B1 <br> M27C256B-12B1 <br> M27C256B-15B1 <br> M27C256B-20B1 <br> M27C256B-15B6 <br> M27C256B-20B7 <br> M27C256B-20B3 | $\begin{aligned} & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{gathered} 90 \\ 120 \\ 150 \\ 200 \\ 150 \\ 200 \\ 200 \\ \hline \end{gathered}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | $\begin{gathered} 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 105 \\ -40 \text { to } 125 \end{gathered}$ | PDIP28 <br> PDIP28 <br> PDIP28 <br> PDIP28 <br> PDIP28 <br> PDIP28 <br> PDIP28 |
|  | M27C256B-90C1 <br> M27C256B-12C1 <br> M27C256B-15C1 <br> M27C256B-20C1 <br> M27C256B-12C6 <br> M27C256B-15C6 <br> M27C256B-20C6 | $\begin{aligned} & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{gathered} 90 \\ 120 \\ 150 \\ 200 \\ 120 \\ 150 \\ 200 \\ \hline \end{gathered}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ \hline \end{array}$ | $\begin{aligned} & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \hline \end{aligned}$ |
|  | M27C256B-90N1 | $32 \mathrm{~K} \times 8$ | 90 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | TSOP28 |
|  | M87C257-12XF1 <br> M87C257-20XF1 <br> M87C257-12F1 | $\begin{aligned} & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 120 \\ & 200 \\ & 120 \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & \hline \end{aligned}$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | $\begin{aligned} & 0 \text { to } 70 \\ & 0 \text { to } 70 \\ & 0 \text { to } 70 \end{aligned}$ | FDIP28W <br> FDIP28W <br> FDIP28W |

CMOS UV EPROM and OTP ROM (cont'd)

| Size | Part Number | Organisation | $t_{\text {ACC }}$ <br> (ns) | Vcc Range | Icc / Stby | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 256K | M87C257-20F1 <br> M87C257-15F6 | $\begin{aligned} & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 200 \\ & 150 \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | $\begin{array}{r} 0 \text { to } 70 \\ -40 \text { to } 85 \end{array}$ | FDIP28W <br> FDIP28W |
|  | M87C257-15C1 <br> M87C257-15C6 <br> M87C257-20C6 <br> M87C257-15C3 | $\begin{aligned} & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 150 \\ & 150 \\ & 200 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | 0 to 70 -40 to 85 -40 to 85 -40 to 125 | PLCC32 <br> PLCC32 <br> PLCC32 <br> PLCC32 |
| 512K | M27C512-70XF1 | $64 \mathrm{~K} \times 8$ | 70 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | FDIP28W |
|  | M27C512-80XF1 | $64 \mathrm{~K} \times 8$ | 80 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | FDIP28W |
|  | M27C512-12XF1 | $64 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | FDIP28W |
|  | M27C512-15XF1 | $64 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | FDIP28W |
|  | M27C512-20XF1 | $64 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | FDIP28W |
|  | M27C512-25XF1 | $64 \mathrm{~K} \times 8$ | 250 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | FDIP28W |
|  | M27C512-10F1 | $64 \mathrm{~K} \times 8$ | 100 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | FDIP28W |
|  | M27C512-12F1 | $64 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | FDIP28W |
|  | M27C512-15F1 | $64 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | FDIP28W |
|  | M27C512-20F1 | $64 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | FDIP28W |
|  | M27C512-25F1 | $64 \mathrm{~K} \times 8$ | 250 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | FDIP28W |
|  | M27C512-15XF6 | $64 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | -40 to 85 | FDIP28W |
|  | M27C512-15F6 | $64 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | -40 to 85 | FDIP28W |
|  | M27C512-20F6 | $64 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | -40 to 85 | FDIP28W |
|  | M27C512-12F3 | $64 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | -40 to 125 | FDIP28W |
|  | M27C512-20F3 | $64 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | -40 to 125 | FDIP28W |

CMOS UV EPROM and OTP ROM (cont'd)

| Size | Part Number | Organisation | $t_{\text {ACC }}$ ( ns ) | Vcc Range | Icc / Stby | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 512K | M27C512-90B1 M27C512-12B1 M27C512-15B1 M27C512-20B1 M27C512-15B6 M27C512-20B6 M27C512-12B3 M27C512-20B3 | $\begin{aligned} & 64 \mathrm{~K} \times 8 \\ & 64 \mathrm{~K} \times 8 \\ & 64 \mathrm{~K} \times 8 \\ & 64 \mathrm{~K} \times 8 \\ & 64 \mathrm{~K} \times 8 \\ & 64 \mathrm{~K} \times 8 \\ & 64 \mathrm{~K} \times 8 \\ & 64 \mathrm{~K} \times 8 \\ & \hline \end{aligned}$ | $\begin{gathered} 90 \\ 120 \\ 150 \\ 200 \\ 150 \\ 200 \\ 120 \\ 200 \\ \hline \end{gathered}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 125 \\ -40 \text { to } 125 \\ \hline \end{array}$ | PDIP28 <br> PDIP28 <br> PDIP28 <br> PDIP28 <br> PDIP28 <br> PDIP28 <br> PDIP28 <br> PDIP28 |
|  | M27C512-90C1 <br> M27C512-12C1 <br> M27C512-15C1 <br> M27C512-20C1 <br> M27V512-200K1 <br> M27C512-12C6 <br> M27C512-20C6 <br> M27C512-12C3 | $64 \mathrm{~K} \times 8$ <br> $64 \mathrm{~K} \times 8$ <br> $64 \mathrm{~K} \times 8$ <br> $64 \mathrm{~K} \times 8$ <br> $64 \mathrm{~K} \times 8$ <br> $64 \mathrm{~K} \times 8$ <br> $64 \mathrm{~K} \times 8$ <br> $64 \mathrm{~K} \times 8$ | $\begin{gathered} 90 \\ 120 \\ 150 \\ 200 \\ 200 \\ 120 \\ 200 \\ 120 \end{gathered}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 3 \text { to } 5.5 \mathrm{~V} \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \end{aligned}$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $10 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 -40 to 85 -40 to 85 -40 to 125 | PLCC32 <br> PLCC32 <br> PLCC32 <br> PLCC32 <br> PLCC32 <br> PLCC32 <br> PLCC32 <br> PLCC32 |
|  | M27C512-90N1 M27C512-12N1 M27V512-200N1 | $\begin{aligned} & 64 \mathrm{~K} \times 8 \\ & 64 \mathrm{~K} \times 8 \\ & 64 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{gathered} 90 \\ 120 \\ 200 \\ \hline \end{gathered}$ | $5 \mathrm{~V} \pm 10 \%$ $5 \mathrm{~V} \pm 10 \%$ 3 to 5.5 V | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $10 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | $\begin{aligned} & 0 \text { to } 70 \\ & 0 \text { to } 70 \\ & 0 \text { to } 70 \\ & \hline \end{aligned}$ | TSOP28 TSOP28 TSOP28 |
| 1M | M27C1001-70XF1 <br> M27C1001-80XF1 <br> M27C1001-12F1 <br> M27C1001-12XF1 | $\begin{aligned} & \hline 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{gathered} 70 \\ 80 \\ 120 \\ 120 \end{gathered}$ | $\begin{aligned} & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 5 \% \\ & \hline \end{aligned}$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | FDIP32W <br> FDIP32W <br> FDIP32W <br> FDIP32W |

CMOS UV EPROM and OTP ROM (cont'd)


CMOS UV EPROM and OTP ROM (cont'd)

| Size | Part Number | Organisation | $t_{\text {ACC }}$ <br> (ns) | Vcc Range | Icc / Stby | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1M | M27C1001-15C6 | $128 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | -40 to 85 | PLCC32 |
|  | M27V101-200L6 | $128 \mathrm{~K} \times 8$ | 200 | 3.2 to 5.5 V | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | -40 to 85 | LCCC32W |
|  | M27C1024-80XF1 <br> M27C1024-12XF1 <br> M27C1024-15XF1 <br> M27C1024-20XF1 <br> M27C1024-10F1 <br> M27C1024-12F1 <br> M27C1024-15F1 <br> M27C1024-20F1 <br> M27C1024-25F1 <br> M27C1024-12XF6 | $\begin{aligned} & 64 \mathrm{~K} \times 16 \\ & 64 \mathrm{~K} \times 16 \\ & 64 \mathrm{~K} \times 16 \\ & 64 \mathrm{~K} \times 16 \\ & 64 \mathrm{~K} \times 16 \\ & 64 \mathrm{~K} \times 16 \\ & 64 \mathrm{~K} \times 16 \\ & 64 \mathrm{~K} \times 16 \\ & 64 \mathrm{~K} \times 16 \\ & 64 \mathrm{~K} \times 16 \end{aligned}$ | $\begin{gathered} 80 \\ 120 \\ 150 \\ 200 \\ 100 \\ 120 \\ 150 \\ 200 \\ 250 \\ 120 \end{gathered}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 5 \% \end{aligned}$ | $35 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $35 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $35 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $35 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $35 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $35 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $35 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $35 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $35 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $35 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 -40 to 85 | FDIP40W <br> FDIP40W <br> FDIP40W <br> FDIP40W <br> FDIP40W <br> FDIP40W <br> FDIP40W <br> FDIP40W <br> FDIP40W <br> FDIP40W |
|  | M27C1024-10C1 <br> M27C1024-12C1 <br> M27C1024-15C1 <br> M27C1024-12C6 | $\begin{aligned} & 64 \mathrm{~K} \times 16 \\ & 64 \mathrm{~K} \times 16 \\ & 64 \mathrm{~K} \times 16 \\ & 64 \mathrm{~K} \times 16 \end{aligned}$ | $\begin{aligned} & 100 \\ & 120 \\ & 150 \\ & 120 \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \end{aligned}$ | $35 \mathrm{~mA} / 100 \mu \mathrm{~A}$ $35 \mathrm{~mA} / 100 \mu \mathrm{~A}$ $35 \mathrm{~mA} / 100 \mu \mathrm{~A}$ $35 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \end{array}$ | PLCC44 <br> PLCC44 <br> PLCC44 <br> PLCC44 |
| 2 M | M27C2001-80XF1 <br> M27C2001-15XF1 <br> M27C2001-10F1 <br> M27C2001-12F1 <br> M27C2001-15F1 <br> M27C2001-20F1 <br> M27C2001-12F6 | $\begin{aligned} & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{gathered} 80 \\ 150 \\ 100 \\ 120 \\ 150 \\ 200 \\ 120 \\ \hline \end{gathered}$ | $\begin{aligned} & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \end{array}$ | FDIP32W <br> FDIP32W <br> FDIP32W <br> FDIP32W <br> FDIP32W <br> FDIP32W <br> FDIP32W |

CMOS UV EPROM and OTP ROM (cont'd)

| Size | Part Number | Organisation | $t_{A C C}$ <br> (ns) | Vcc Range | Icc / Stby | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2 M | M27C2001-10L1 | Use M27V201-200L6 |  |  |  |  | LCCC32W |
|  | M27C2001-10C1 | 256K x 8 | 100 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | PLCC32 |
|  | M27C2001-12C1 | 256K x 8 | 120 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | PLCC32 |
|  | M27C2001-15C1 | 256K x 8 | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | PLCC32 |
|  | M27V201-200K1 | 256K x 8 | 200 | 3 to 5.5 V | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | PLCC32 |
|  | M27C2001-12C6 | 256K x 8 | 120 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | -40 to 85 | PLCC32 |
|  | M27C2001-15C6 | 256K x 8 | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | -40 to 85 | PLCC32 |
|  | M27V201-200L6 | $256 \mathrm{~K} \times 8$ | 200 | 3.2 to 5.5 V | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | -40 to 85 | LCCC32W |
| 4M | M27C4001-80XF1 | $512 \mathrm{~K} \times 8$ | 80 | $5 \mathrm{~V} \pm 5 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | FDIP32W |
|  | M27C4001-10XF1 | $512 \mathrm{~K} \times 8$ | 100 | $5 \mathrm{~V} \pm 5 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | FDIP32W |
|  | M27C4001-10F1 | $512 \mathrm{~K} \times 8$ | 100 | $5 \mathrm{~V} \pm 10 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | FDIP32W |
|  | M27C4001-12F1 | $512 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | FDIP32W |
|  | M27C4001-15F1 | $512 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | FDIP32W |
|  | M27C4001-12F6 | $512 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | -40 to 85 | FDIP32W |
|  | M27C4001-95XL6 | $512 \mathrm{~K} \times 8$ | 95 | $5 \mathrm{~V} \pm 5 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | -40 to 85 | LCCC32W |
|  | M27C4001-10C1 | $512 \mathrm{~K} \times 8$ | 100 | $5 \mathrm{~V} \pm 10 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | PLCC32 |
|  | M27C4001-12C1 | 512K x 8 | 120 | $5 \mathrm{~V} \pm 10 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | PLCC32 |
|  | M27C4001-15C1 | 512K x 8 | 150 | $5 \mathrm{~V} \pm 10 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | PLCC32 |
|  | M27V401-200K1 | 512K x 8 | 200 | 3 to 5.5 V | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | PLCC32 |
|  | M27C4001-12C6 | $512 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | -40 to 85 | PLCC32 |
|  | M27V401-200L6 | $512 \mathrm{~K} \times 8$ | 200 | 3.2 to 5.5 V | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | -40 to 85 | LCCC32W |
|  | M27C4002-80XF1 | 256K $\times 16$ | 80 | $5 \mathrm{~V} \pm 5 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | FDIP40W |
|  | M27C4002-10XF1 | $256 \mathrm{~K} \times 16$ | 100 | $5 \mathrm{~V} \pm 5 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | FDIP40W |

CMOS UV EPROM and OTP ROM (cont'd)

|  | Size | Part Number | Organisation | $t_{\text {AcC }}$ <br> (ns) | Vcc Range | Icc / Stby | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 4M | M27C4002-10F1 M27C4002-12F1 M27C4002-15F1 M27C4002-12F6 M27C4002-15F6 | $\begin{aligned} & 256 \mathrm{~K} \times 16 \\ & 256 \mathrm{~K} \times 16 \\ & 256 \mathrm{~K} \times 16 \\ & 256 \mathrm{~K} \times 16 \\ & 256 \mathrm{~K} \times 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 120 \\ & 150 \\ & 120 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & \hline \end{aligned}$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ \hline \end{array}$ | FDIP40W <br> FDIP40W <br> FDIP40W <br> FDIP40W <br> FDIP40W |
|  |  | M27C4002-12J6 | $256 \mathrm{~K} \times 16$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | -40 to 85 | JLCC44W |
|  |  | M27C4002-12C1 <br> M27C4002-15C1 <br> M27C4002-12C6 <br> M27C4002-15C6 | $\begin{aligned} & 256 \mathrm{~K} \times 16 \\ & 256 \mathrm{~K} \times 16 \\ & 256 \mathrm{~K} \times 16 \\ & 256 \mathrm{~K} \times 16 \end{aligned}$ | $\begin{aligned} & 120 \\ & 150 \\ & 120 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & \hline \end{aligned}$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PLCC44 <br> PLCC44 <br> PLCC44 <br> PLCC44 |
| 䖝或 | 16M | M27C160-200F1 | x8/x16 | 200 | $5 \mathrm{~V} \pm 10 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 | FDIP42W |

NMOS UV EPROM

| Size | Part Number | Organisation | $t_{\text {ACC }}$ ( ns ) | Vcc Range | Icc / Stby | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 16K | M2716F1 <br> M2716-1F1 <br> M2716F6 <br> M2716-1F6 | $\begin{aligned} & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 450 \\ & 350 \\ & 450 \\ & 350 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 10 \% \\ & \end{aligned}$ | $100 \mathrm{~mA} / 25 \mathrm{~mA}$ <br> 100mA / 25 mA <br> $100 \mathrm{~mA} / 25 \mathrm{~mA}$ <br> $100 \mathrm{~mA} / 25 \mathrm{~mA}$ | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ \hline \end{array}$ | FDIP24W <br> FDIP24W <br> FDIP24W <br> FDIP24W |
| 32K | M2732A-2F1 <br> M2732AF1 <br> M2732A-3F1 <br> M2732A-4F1 <br> M2732A-20F1 <br> M2732A-25F1 <br> M2732AF6 <br> M2732A-4F6 | $\begin{aligned} & 4 \mathrm{~K} \times 8 \\ & 4 \mathrm{~K} \times 8 \\ & 4 \mathrm{~K} \times 8 \\ & 4 \mathrm{~K} \times 8 \\ & 4 \mathrm{~K} \times 8 \\ & 4 \mathrm{~K} \times 8 \\ & 4 \mathrm{~K} \times 8 \\ & 4 \mathrm{~K} \times 8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 200 \\ & 250 \\ & 300 \\ & 450 \\ & 200 \\ & 250 \\ & 250 \\ & 450 \end{aligned}$ | $\begin{aligned} & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \end{aligned}$ | $125 \mathrm{~mA} / 35 \mathrm{~mA}$ $125 \mathrm{~mA} / 35 \mathrm{~mA}$ $125 \mathrm{~mA} / 35 \mathrm{~mA}$ $125 \mathrm{~mA} / 35 \mathrm{~mA}$ $125 \mathrm{~mA} / 35 \mathrm{~mA}$ $125 \mathrm{~mA} / 35 \mathrm{~mA}$ $125 \mathrm{~mA} / 35 \mathrm{~mA}$ $125 \mathrm{~mA} / 35 \mathrm{~mA}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> -40 to 85 <br> -40 to 85 | FDIP24W <br> FDIP24W <br> FDIP24W <br> FDIP24W <br> FDIP24W <br> FDIP24W <br> FDIP24W <br> FDIP24W |
| 64 K | M2764A-1F1 <br> M2764A-2F1 <br> M2764AF1 <br> M2764A-3F1 <br> M2764A-4F1 <br> M2764A-20F1 <br> M2764A-25F1 <br> M2764A-2F6 <br> M2764AF6 <br> M2764A-4F6 | $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ | $\begin{aligned} & 180 \\ & 200 \\ & 250 \\ & 300 \\ & 450 \\ & 200 \\ & 250 \\ & 200 \\ & 250 \\ & 450 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \end{aligned}$ | $75 \mathrm{~mA} / 35 \mathrm{~mA}$ <br> $75 \mathrm{~mA} / 35 \mathrm{~mA}$ <br> $75 \mathrm{~mA} / 35 \mathrm{~mA}$ <br> $75 \mathrm{~mA} / 35 \mathrm{~mA}$ <br> $75 \mathrm{~mA} / 35 \mathrm{~mA}$ <br> $75 \mathrm{~mA} / 35 \mathrm{~mA}$ <br> $75 \mathrm{~mA} / 35 \mathrm{~mA}$ <br> $75 \mathrm{~mA} / 35 \mathrm{~mA}$ <br> $75 \mathrm{~mA} / 35 \mathrm{~mA}$ <br> $75 \mathrm{~mA} / 35 \mathrm{~mA}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> -40 to 85 <br> -40 to 85 <br> -40 to 85 | FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W |

NMOS UV EPROM (cont'd)

| Size | Part Number | Organisation | $t_{\text {ACC }}$ <br> (ns) | Vcc Range | Icc / Stby | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 128K | M27128AF1 <br> M27128A-3F1 <br> M27128A-4F1 <br> M27128A-2F1 <br> M27128A-25F1 <br> M27128AF6 | $\begin{aligned} & 16 \mathrm{~K} \times 8 \\ & 16 \mathrm{~K} \times 8 \\ & 16 \mathrm{~K} \times 8 \\ & 16 \mathrm{~K} \times 8 \\ & 16 \mathrm{~K} \times 8 \\ & 16 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 250 \\ & 300 \\ & 450 \\ & 200 \\ & 250 \\ & 250 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & \hline \end{aligned}$ | $85 \mathrm{~mA} / 40 \mathrm{~mA}$ <br> $85 \mathrm{~mA} / 40 \mathrm{~mA}$ <br> $85 \mathrm{~mA} / 40 \mathrm{~mA}$ <br> $85 \mathrm{~mA} / 40 \mathrm{~mA}$ <br> $85 \mathrm{~mA} / 40 \mathrm{~mA}$ <br> $85 \mathrm{~mA} / 40 \mathrm{~mA}$ | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ \hline \end{array}$ | FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W |
| 256K | $\begin{array}{\|l\|} \text { M27256-1F1 } \\ \text { M27256-2F1 } \\ \text { M27256F1 } \\ \text { M27256-3F1 } \\ \text { M27256-4F1 } \\ \text { M27256-20F1 } \\ \text { M27256-25F1 } \\ \text { M27256F6 } \\ \hline \end{array}$ |  | $\begin{aligned} & 170 \\ & 200 \\ & 250 \\ & 300 \\ & 450 \\ & 200 \\ & 250 \\ & 250 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & \hline \end{aligned}$ | $100 \mathrm{~mA} / 40 \mathrm{~mA}$ $100 \mathrm{~mA} / 40 \mathrm{~mA}$ $100 \mathrm{~mA} / 40 \mathrm{~mA}$ $100 \mathrm{~mA} / 40 \mathrm{~mA}$ $100 \mathrm{~mA} / 40 \mathrm{~mA}$ $100 \mathrm{~mA} / 40 \mathrm{~mA}$ $100 \mathrm{~mA} / 40 \mathrm{~mA}$ $100 \mathrm{~mA} / 40 \mathrm{~mA}$ | 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 -40 to 85 | FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W |
| 512K | M27512-2F1 <br> M27512F1 <br> M27512-3F1 <br> M27512-20F1 <br> M27512-25F1 <br> M27512-2F6 <br> M27512F6 | $\begin{aligned} & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 200 \\ & 250 \\ & 300 \\ & 200 \\ & 250 \\ & 200 \\ & 250 \end{aligned}$ | $\begin{aligned} & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \end{aligned}$ | $125 \mathrm{~mA} / 40 \mathrm{~mA}$ $125 \mathrm{~mA} / 40 \mathrm{~mA}$ $125 \mathrm{~mA} / 40 \mathrm{~mA}$ $125 \mathrm{~mA} / 40 \mathrm{~mA}$ $125 \mathrm{~mA} / 40 \mathrm{~mA}$ $125 \mathrm{~mA} / 40 \mathrm{~mA}$ $125 \mathrm{~mA} / 40 \mathrm{~mA}$ | 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 -40 to 85 -40 to 85 | FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W |

## FLASH MEMORIES

| Size | Part Number | Organisation | $t_{A C C}$ <br> (ns) | Vcc Range | Icc / Stby | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 256K | M28F256A-12B1 M28F256-12B1 M28F256A-15B1 M28F256-15B1 M28F256A-20B1 M28F256-20B1 M28F256A-15B6 M28F256-15B6 M28F256A-15B3 M28F256-15B3 | $\begin{aligned} & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 120 \\ & 120 \\ & 150 \\ & 150 \\ & 200 \\ & 200 \\ & 150 \\ & 150 \\ & 150 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 -40 to 85 -40 to 85 -40 to 125 -40 to 125 | PDIP32 <br> PDIP32 <br> PDIP32 <br> PDIP32 <br> PDIP32 <br> PDIP32 <br> PDIP32 <br> PDIP32 <br> PDIP32 <br> PDIP32 |
|  | M28F256A-12C1 <br> M28F256-12C1 <br> M28F256A-15C1 <br> M28F256-15C1 <br> M28F256A-20C1 <br> M28F256-20C1 <br> M28F256A-15C6 <br> M28F256-15C6 <br> M28F256A-15C3 <br> M28F256-15C3 | $\begin{aligned} & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 120 \\ & 120 \\ & 150 \\ & 150 \\ & 200 \\ & 200 \\ & 150 \\ & 150 \\ & 150 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 -40 to 85 -40 to 85 -40 to 125 -40 to 125 | PLCC32 <br> PLCC32 <br> PLCC32 <br> PLCC32 <br> PLCC32 <br> PLCC32 <br> PLCC32 <br> PLCC32 <br> PLCC32 <br> PLCC32 |
| 512K | M28F512-12B1 <br> M28F512-15B1 <br> M28F512-20B1 | $\begin{aligned} & 64 \mathrm{~K} \times 8 \\ & 64 \mathrm{~K} \times 8 \\ & 64 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 120 \\ & 150 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $\begin{aligned} & 30 \mathrm{~mA} / 200 \mu \mathrm{~A} \\ & 30 \mathrm{~mA} / 200 \mu \mathrm{~A} \\ & 30 \mathrm{~mA} / 200 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \text { to } 70 \\ & 0 \text { to } 70 \\ & 0 \text { to } 70 \end{aligned}$ | PDIP32 <br> PDIP32 <br> PDIP32 |

FLASH MEMORIES (cont'd)

| Size | Part Number | Organisation | $\begin{aligned} & t_{\mathrm{ACC}} \\ & (\mathrm{~ns}) \end{aligned}$ | Vcc Range | Icc / Stby | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 512K | M28F512-15B6 M28F512-15B3 | $\begin{aligned} & 64 \mathrm{~K} \times 8 \\ & 64 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 150 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & \hline \end{aligned}$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | $\begin{aligned} & -40 \text { to } 85 \\ & -40 \text { to } 125 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { PDIP32 } \\ & \text { PDIP32 } \end{aligned}$ |
|  | M28F512-12C1 <br> M28F512-15C1 <br> M28F512-20C1 <br> M28F512-15C6 <br> M28F512-15C3 | $\begin{aligned} & 64 \mathrm{~K} \times 8 \\ & 64 \mathrm{~K} \times 8 \\ & 64 \mathrm{~K} \times 8 \\ & 64 \mathrm{~K} \times 8 \\ & 64 \mathrm{~K} \times 8 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \mathrm{~mA} / 200 \mu \mathrm{~A} \\ & 30 \mathrm{~mA} / 200 \mu \mathrm{~A} \\ & 30 \mathrm{~mA} / 200 \mu \mathrm{~A} \\ & 30 \mathrm{~mA} / 200 \mu \mathrm{~A} \\ & 30 \mathrm{~mA} / 200 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 125 \\ \hline \end{array}$ | PLCC32 <br> PLCC32 <br> PLCC32 <br> PLCC32 <br> PLCC32 |
| 1 M | M28F101-120P1 <br> M28F101-150P1 <br> M28F101-200P1 <br> M28F101-150P6 <br> M28F101-150P3 | $\begin{aligned} & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 120 \\ & 150 \\ & 200 \\ & 150 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & 30 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & 30 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & 30 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & 30 \mathrm{~mA} / 100 \mu \mathrm{~A} \end{aligned}$ | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 125 \\ \hline \end{array}$ |  |
|  | M28F101-120K1 <br> M28F101-150K1 <br> M28F101-200K1 <br> M28F101-150K6 <br> M28F101-150K3 | $\begin{aligned} & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 120 \\ & 150 \\ & 200 \\ & 150 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 125 \\ \hline \end{array}$ | PLCC32 <br> PLCC32 <br> PLCC32 <br> PLCC32 <br> PLCC32 |
|  | M28F101-120N1 <br> M28F101-150N1 <br> M28F101A-60N1 <br> M28V101A-100N1 <br> M28F101B-60N1 <br> M28V101B-150N1 | $\begin{aligned} & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{gathered} 120 \\ 150 \\ 60 \\ 100 \\ 60 \\ 150 \end{gathered}$ | $\begin{array}{r} 5 \mathrm{~V} \pm 10 \% \\ 5 \mathrm{~V} \pm 10 \% \\ 5 \mathrm{~V} \pm 10 \% \\ 3.3 \mathrm{~V} \pm 0.3 \mathrm{~V} \\ 5 \mathrm{~V} \pm 10 \% \\ 3.3 \mathrm{~V} \pm 0.3 \mathrm{~V} \end{array}$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | TSOP32 <br> TSOP32 <br> TSOP32 <br> TSOP32 <br> TSOP32 <br> TSOP32 |

FLASH MEMORIES (cont'd)

| Size | Part Number | Organisation | $t_{\text {ACC }}$ <br> (ns) | Vcc Range | Icc / Stby | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 M | M28F102-150K1 <br> M28F102-150K6 <br> M28F102-150K3 | $\begin{aligned} & 64 \mathrm{~K} \times 16 \\ & 64 \mathrm{~K} \times 16 \\ & 64 \mathrm{~K} \times 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 150 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | $\begin{array}{r} 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 125 \\ \hline \end{array}$ | $\begin{aligned} & \text { PLCC44 } \\ & \text { PLCC44 } \\ & \text { PLCC44 } \end{aligned}$ |
| 2 M | M28F201-60N1 <br> M28V201-100N1 <br> M28F201A-60N1 <br> M28V201A-150N1 | $\begin{aligned} & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \\ & \hline \end{aligned}$ | $\begin{gathered} 60 \\ 100 \\ 60 \\ 150 \\ \hline \end{gathered}$ | $\begin{array}{r} 5 \mathrm{~V} \pm 10 \% \\ 3.3 \mathrm{~V} \pm 0.3 \mathrm{~V} \\ 5 \mathrm{~V} \pm 10 \% \\ 3.3 \mathrm{~V} \pm 0.3 \mathrm{~V} \\ \hline \end{array}$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | $\begin{aligned} & \text { TSOP32 } \\ & \text { TSOP32 } \\ & \text { TSOP32 } \\ & \text { TSOP32 } \\ & \hline \end{aligned}$ |
| 4 M | M28F410-60N1 M28V410-150N1 | x8/x16, Block Er. <br> x8/x16, Block Er. | $\begin{gathered} 60 \\ 150 \\ \hline \end{gathered}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 3 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \end{aligned}$ | $30 \mathrm{~mA} / 80 \mu \mathrm{~A}$ $30 \mathrm{~mA} / 50 \mu \mathrm{~A}$ | $\begin{aligned} & 0 \text { to } 70 \\ & 0 \text { to } 70 \end{aligned}$ | $\begin{aligned} & \text { TSOP56 } \\ & \text { TSOP56 } \\ & \hline \end{aligned}$ |
|  | M28F411-60N1 M28V411-150N1 | $512 \mathrm{~K} \times 8$, Block Er. <br> $512 \mathrm{~K} \times 8$, Block Er. | $\begin{gathered} 60 \\ 150 \\ \hline \end{gathered}$ | $5 \mathrm{~V} \pm 10 \%$ <br> 3 V to 5.5 V | $\begin{aligned} & 30 \mathrm{~mA} / 80 \mu \mathrm{~A} \\ & 30 \mathrm{~mA} / 50 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 0 \text { to } 70 \\ & 0 \text { to } 70 \end{aligned}$ | $\begin{aligned} & \text { TSOP40 } \\ & \text { TSOP40 } \end{aligned}$ |
| 8M | M28F841-85N1 M28V841-200N1 | $1 \mathrm{M} \times 8$, Sector Er. <br> $1 \mathrm{M} \times 8$, Sector Er. | $\begin{gathered} 85 \\ 200 \\ \hline \end{gathered}$ | $5 \mathrm{~V} \pm 10 \%$ <br> 3 V to 5.5 V | $\begin{aligned} & 30 \mathrm{~mA} / 30 \mu \mathrm{~A} \\ & 30 \mathrm{~mA} / 30 \mu \mathrm{~A} \end{aligned}$ | 0 to 70 <br> 0 to 70 | $\begin{aligned} & \text { TSOP40 } \\ & \text { TSOP40 } \end{aligned}$ |
| 16M | M28F161-100N1 | $2 \mathrm{M} \times 8$, Sector Er. | 100 | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | $30 \mathrm{~mA} / 30 \mu \mathrm{~A}$ | 0 to 70 | TSOP48 |

EEPROM, $I^{2} C$ and MICROWIRE Serial Access Bus

| Size | Part Number | Organisation | Vcc min <br> (V) | Feature | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1K | ST24C01B1 ST24W01B1 ST24C01CB1 ST24W01CB1 ST25C01B1 ST25C01CB1 ST25W01CB1 ST24C01B6 ST24W01B6 ST24C01CB6 ST24W01CB6 ST25C01B6 ST25C01CB6 ST25W01CB6 | $\begin{aligned} & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \end{aligned}$ | 4.5 4.5 3.0 3.0 2.5 2.5 2.5 4.5 4.5 3.0 3.0 2.5 2.5 2.5 | Byte/Page Write <br> Write Control <br> Byte/Page Write <br> Write Control <br> Byte/Page Write <br> Byte/Page Write <br> Write Control <br> Byte/Page Write <br> Write Control <br> Byte/Page Write <br> Write Control <br> Byte/Page Write <br> Byte/Page Write <br> Write Control | 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 -40 to 85 -40 to 85 -40 to 85 -40 to 85 -40 to 85 -40 to 85 -40 to 85 | PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 |
|  | ST24C01M1 <br> ST24C01M1013TR <br> ST24W01M1 <br> ST24W01M1013TR <br> ST24C01CM1 <br> ST24C01CM1TR <br> ST24W01CM1 <br> ST24W01CM1TR | $128 \times 8$ <br> $128 \times 8$ <br> $128 \times 8$ <br> $128 \times 8$ <br> $128 \times 8$ <br> $128 \times 8$ <br> $128 \times 8$ <br> $128 \times 8$ | $\begin{aligned} & 4.5 \\ & 4.5 \\ & 4.5 \\ & 4.5 \\ & 3.0 \\ & 3.0 \\ & 3.0 \\ & 3.0 \end{aligned}$ | Byte/Page Write <br> Byte/Page Write <br> Write Control <br> Write Control <br> Byte/Page Write <br> Byte/Page Write <br> Write Control <br> Write Control | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | $\begin{gathered} \text { SO8 } \\ \text { SO8TR } \\ \text { SO8 } \\ \text { SO8TR } \\ \text { SO8 } \\ \text { SO8TR } \\ \text { SO8 } \\ \text { SO8TR } \\ \hline \end{gathered}$ |

EEPROM, $I^{2} C$ and MICROWIRE Serial Access Bus (cont'd)

| Size | Part Number | Organisation | $V_{c c} \min$ (V) | Feature | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1K | ST25C01CM1 <br> ST25C01CM1TR <br> ST25C01M1 <br> ST25C01M1013TR <br> ST25W01CM1 <br> ST25W01CM1TR <br> ST24C01M6 <br> ST24C01M6013TR <br> ST24W01M6 <br> ST24W01M6013TR <br> ST24C01CM6 <br> ST24C01CM6TR <br> ST24W01CM6 <br> ST24W01CM6TR <br> ST25C01CM6 <br> ST25C01CM6TR <br> ST25C01M6 <br> ST25C01M6013TR <br> ST25W01CM6 <br> ST25W01CM6TR <br> ST24C01M3 | $\begin{aligned} & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \end{aligned}$ | 2.5 2.5 2.5 2.5 2.5 2.5 4.5 4.5 4.5 4.5 3.0 3.0 3.0 3.0 2.5 2.5 2.5 2.5 2.5 2.5 4.5 | Byte/Page Write Byte/Page Write Byte/Page Write Byte/Page Write Write Control Write Control Byte/Page Write Byte/Page Write Write Control Write Control Byte/Page Write Byte/Page Write Write Control Write Control Byte/Page Write Byte/Page Write Byte/Page Write Byte/Page Write Write Control Write Control Byte/Page Write | 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 -40 to 85 -40 to 85 -40 to 85 -40 to 85 -40 to 85 -40 to 85 -40 to 85 -40 to 85 -40 to 85 -40 to 85 -40 to 85 -40 to 85 -40 to 85 -40 to 85 -40 to 125 | SO8 SO8TR SO8 SO8TR SO8 SO8TR SO8 SO8TR SO8 SO8TR SO8 SO8TR SO8 SO8TR SO8 SO8TR SO8 SO8TR SO8 SO8TR S08 |

EEPROM, $I^{2} C$ and MICROWIRE Serial Access Bus (cont'd)

| Size | Part Number | Organisation | Vcc min <br> (V) | Feature | Temperature <br> Range ( |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |

EEPROM, $I^{2} C$ and MICROWIRE Serial Access Bus (cont'd)


EEPROM, ${ }^{2} \mathbf{C}$ and MICROWIRE Serial Access Bus (cont'd)

| Size | Part Number | Organisation | $V_{\text {cc }} \min$ <br> (V) | Feature | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4K | ST25C04CB1 <br> ST25W04CB1 <br> ST24C04B6 <br> ST24C04CB6 <br> ST24W04CB6 <br> ST25C04B6 <br> ST25C04CB6 <br> ST25W04CB6 <br> ST24C04CB3 | $\begin{aligned} & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \\ & 4.5 \\ & 3.0 \\ & 3.0 \\ & 2.5 \\ & 2.5 \\ & 2.5 \\ & 3.0 \end{aligned}$ | Write Protection <br> Write Control <br> Write Protection <br> Write Protection <br> Write Control <br> Write Protection <br> Write Protection <br> Write Control <br> Write Protection | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 125 \end{array}$ | PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 |
|  | ST24C04CM1 ST24C04CM1TR ST24W04CM1 ST24W04CM1TR ST25C04CM1 ST25C04CM1TR ST25W04CM1 ST25W04CM1TR ST24C04CM6 ST24C04CM6TR ST24W04CM6 ST24W04CM6TR ST25C04CM6 ST25C04CM6TR | $\begin{aligned} & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 3.0 \\ & 3.0 \\ & 3.0 \\ & 2.5 \\ & 2.5 \\ & 2.5 \\ & 2.5 \\ & 3.0 \\ & 3.0 \\ & 3.0 \\ & 3.0 \\ & 2.5 \\ & 2.5 \end{aligned}$ | Write Protection <br> Write Protection <br> Write Control <br> Write Control <br> Write Protection <br> Write Protection <br> Write Control <br> Write Control <br> Write Protection <br> Write Protection <br> Write Control <br> Write Control <br> Write Protection <br> Write Protection | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \end{array}$ | SO8 SO8TR SO8 SO8TR SO8 SO8TR SO8 SO8TR SO8 SO8TR SO8 SO8TR SO8 SO8TR |

EEPROM, $I^{2} \mathrm{C}$ and MICROWIRE Serial Access Bus (cont'd)

| Size | Part Number | Organisation | $V_{\text {cc }} \min$ <br> (V) | Feature | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4 K | ST25W04CM6 ST25W04CM6TR | $\begin{aligned} & 512 \times 8 \\ & 512 \times 8 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | Write Control Write Control | $\begin{aligned} & -40 \text { to } 85 \\ & -40 \text { to } 85 \end{aligned}$ | $\begin{gathered} \text { SO8 } \\ \text { SO8TR } \end{gathered}$ |
| 8K | $\begin{aligned} & \text { ST24C08B1 } \\ & \text { ST24C08CB1 } \\ & \text { ST25C08CB1 } \\ & \text { ST24C08B6 } \\ & \text { ST24C08CB6 } \\ & \text { ST25C08CB6 } \\ & \hline \end{aligned}$ | $1 \mathrm{~K} \times 8$ <br> $1 \mathrm{~K} \times 8$ <br> $1 \mathrm{~K} \times 8$ <br> $1 \mathrm{~K} \times 8$ <br> $1 \mathrm{~K} \times 8$ <br> $1 \mathrm{~K} \times 8$ | $\begin{aligned} & 4.5 \\ & 3.0 \\ & 2.5 \\ & 4.5 \\ & 3.0 \\ & 2.5 \end{aligned}$ | Write Protection <br> Write Protection <br> Write Protection <br> Write Protection <br> Write Protection <br> Write Protection | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ \hline \end{array}$ | PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 |
|  | ST24C08CM1 ST24C08CM1TR ST25C08CM1 ST25C08CM1TR ST24C08CM6 ST24C08CM6TR ST25C08CM6 ST25C08CM6TR | $1 \mathrm{~K} \times 8$ <br> 1 Kx 8 <br> 1K x 8 <br> 1 Kx 8 <br> $1 \mathrm{~K} \times 8$ <br> 1 Kx 8 <br> $1 \mathrm{~K} \times 8$ <br> 1 Kx 8 | $\begin{aligned} & 3.0 \\ & 3.0 \\ & 2.5 \\ & 2.5 \\ & 3.0 \\ & 3.0 \\ & 2.5 \\ & 2.5 \\ & \hline \end{aligned}$ | Write Protection <br> Write Protection <br> Write Protection <br> Write Protection <br> Write Protection <br> Write Protection <br> Write Protection <br> Write Protection | 0 to 70 0 to 70 0 to 70 0 to 70 -40 to 85 -40 to 85 -40 to 85 -40 to 85 | $\begin{gathered} \text { SO8 } \\ \text { SO8TR } \\ \text { SO8 } \\ \text { SO8TR } \\ \text { SO8 } \\ \text { SO8TR } \\ \text { SO8 } \\ \text { SO8TR } \end{gathered}$ |
| 16K | ST24C16CB1 <br> ST24E16DB1 <br> ST25C16CB1 <br> ST25E16DB1 <br> ST24C16CB6 <br> ST24E16DB6 <br> ST25C16CB6 | $\begin{aligned} & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 3.0 \\ & 2.5 \\ & 2.5 \\ & 3.0 \\ & 3.0 \\ & 2.5 \\ & \hline \end{aligned}$ | Write Protection $\mathrm{XI}^{2} \mathrm{C}$ Bus \& WC Write Protection $X I^{2} C$ Bus \& WC Write Protection $X I^{2} C$ Bus \& WC Write Protection | 0 to 70 0 to 70 0 to 70 0 to 70 -40 to 85 -40 to 85 -40 to 85 | PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 |

EEPROM, $I^{2} C$ and MICROWIRE Serial Access Bus (cont'd)

| Size | Part Number | Organisation | $V_{c c} \min$ <br> (V) | Feature | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 16K | $\begin{aligned} & \text { ST25E16DB6 } \\ & \text { ST24C16CB3 } \end{aligned}$ | $\begin{aligned} & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 3.0 \end{aligned}$ | $X I^{2} \mathrm{C}$ Bus \& WC <br> Write Protection | $\begin{aligned} & -40 \text { to } 85 \\ & -40 \text { to } 125 \end{aligned}$ | PSDIP8 PSDIP8 |
|  | ST24C16CM1 | $2 \mathrm{~K} \times 8$ | 3.0 | Write Protection | 0 to 70 | SO8 |
|  | ST24C16CM1TR | $2 \mathrm{~K} \times 8$ | 3.0 | Write Protection | 0 to 70 | SO8TR |
|  | ST24C16DM1 | $2 \mathrm{~K} \times 8$ | 3.0 | Write Protection | 0 to 70 | SO8 |
|  | ST24C16DM1TR | 2K x 8 | 3.0 | Write Protection | 0 to 70 | SO8TR |
|  | ST24E16DM1 | $2 \mathrm{~K} \times 8$ | 3.0 | $X I^{2} \mathrm{C}$ Bus \& WC | 0 to 70 | SO8 |
|  | ST24E16DM1TR | $2 \mathrm{~K} \times 8$ | 3.0 | $\mathrm{XI}^{2} \mathrm{C}$ Bus \& WC | 0 to 70 | SO8TR |
|  | ST25C16DM1 | 2K $\times 8$ | 2.5 | Write Protection | 0 to 70 | SO8 |
|  | ST25C16DM1TR | $2 \mathrm{~K} \times 8$ | 2.5 | Write Protection | 0 to 70 | SO8TR |
|  | ST25E16DM1 | $2 \mathrm{~K} \times 8$ | 2.5 | $X I^{2} \mathrm{C}$ Bus \& WC | 0 to 70 | SO8 |
|  | ST25E16DM1TR | $2 \mathrm{~K} \times 8$ | 2.5 | $\mathrm{XI}^{2} \mathrm{C}$ Bus \& WC | 0 to 70 | SO8TR |
|  | ST24C16DM6 | $2 \mathrm{~K} \times 8$ | 3.0 | Write Protection | -40 to 85 | SO8 |
|  | ST24C16DM6TR | $2 \mathrm{~K} \times 8$ | 3.0 | Write Protection | -40 to 85 | SO8TR |
|  | ST24E16DM6 | $2 \mathrm{~K} \times 8$ | 3.0 | $X I^{2} \mathrm{C}$ Bus \& WC | -40 to 85 | SO8 |
|  | ST24E16DM6TR | 2K x 8 | 3.0 | $\mathrm{XI}^{2} \mathrm{C}$ Bus \& WC | -40 to 85 | SO8TR |
|  | ST25C16DM6 | $2 \mathrm{~K} \times 8$ | 2.5 | Write Protection | -40 to 85 | SO8 |
|  | ST25C16DM6TR | $2 \mathrm{~K} \times 8$ | 2.5 | Write Protection | -40 to 85 | SO8TR |
|  | ST25E16DM6 | 2K $\times 8$ | 2.5 | $X I^{2} C$ Bus \& WC | -40 to 85 | SO8 |
|  | ST25E16DM6TR | $2 \mathrm{~K} \times 8$ | 2.5 | $\mathrm{XI}^{2} \mathrm{C}$ Bus \& WC | -40 to 85 | SO8TR |
|  | ST24C16CML1 | $2 \mathrm{~K} \times 8$ | 3.0 | Write Protection | 0 to 70 | SO14 |
|  | ST24C16CML1TR | 2K $\times 8$ | 3.0 | Write Protection | 0 to 70 | SO14TR |
|  | ST25C16CML1 | $2 \mathrm{~K} \times 8$ | 2.5 | Write Protection | 0 to 70 | SO14 |

EEPROM, $I^{2} \mathrm{C}$ and MICROWIRE Serial Access Bus (cont'd)

| Size | Part Number | Organisation | $V_{c c} \min$ <br> (V) | Feature | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 16K | ST25C16CML1TR <br> ST24C16CML6 <br> ST24C16CML6TR <br> ST25C16CML6 <br> ST25C16CML6TR | $2 \mathrm{~K} \times 8$ <br> $2 \mathrm{~K} \times 8$ <br> $2 \mathrm{~K} \times 8$ <br> $2 \mathrm{~K} \times 8$ <br> $2 K \times 8$ | $\begin{aligned} & 2.5 \\ & 3.0 \\ & 3.0 \\ & 2.5 \\ & 2.5 \end{aligned}$ | Write Protection Write Protection Write Protection Write Protection Write Protection | 0 to 70 -40 to 85 -40 to 85 -40 to 85 -40 to 85 | $\begin{gathered} \hline \text { SO14TR } \\ \text { SO14 } \\ \text { SO14TR } \\ \text { SO14 } \\ \text { SO14TR } \end{gathered}$ |
| 256 | ST93C06CB1 ST93C06B1 ST93C06CB6 ST93C06B6 ST93C06CB3 ST93C06B3 | $32 \times 8$ or $16 \times 16$ <br> $32 \times 8$ or $16 \times 16$ <br> $32 \times 8$ or $16 \times 16$ <br> $32 \times 8$ or $16 \times 16$ <br> $32 \times 8$ or $16 \times 16$ <br> $32 \times 8$ or $16 \times 16$ | $\begin{aligned} & 3.0 \\ & 4.5 \\ & 3.0 \\ & 4.5 \\ & 3.0 \\ & 4.5 \end{aligned}$ | Dual Org, 1 MHz Dual Org, 1MHz Dual Org, 1 MHz Dual Org, 1 MHz Dual Org, 1 MHz Dual Org, 1 MHz | 0 to 70 0 to 70 -40 to 85 -40 to 85 -40 to 125 -40 to 125 | PSDIP8 PSDIP8 PSDIP8 PSDIP8 PSDIP8 PSDIP8 |
|  | ST93C06CM1 <br> ST93C06CM1TR <br> ST93C06M1 <br> ST93C06M1013TR <br> ST93C06CM6 <br> ST93C06CM6TR <br> ST93C06M6 <br> ST93C06M6013TR <br> ST93C06CM3 <br> ST93C06CM3TR <br> ST93C06M3 | $32 \times 8$ or $16 \times 16$ <br> $32 \times 8$ or $16 \times 16$ <br> $32 \times 8$ or $16 \times 16$ <br> $32 \times 8$ or $16 \times 16$ <br> $32 \times 8$ or $16 \times 16$ <br> $32 \times 8$ or $16 \times 16$ <br> $32 \times 8$ or $16 \times 16$ <br> $32 \times 8$ or $16 \times 16$ <br> $32 \times 8$ or $16 \times 16$ <br> $32 \times 8$ or $16 \times 16$ <br> $32 \times 8$ or $16 \times 16$ | $\begin{aligned} & 3.0 \\ & 3.0 \\ & 4.5 \\ & 4.5 \\ & 3.0 \\ & 3.0 \\ & 4.5 \\ & 4.5 \\ & 3.0 \\ & 3.0 \\ & 4.5 \end{aligned}$ | Dual Org, 1 MHz Dual Org, 1 MHz Dual Org, 1 MHz Dual Org, 1 MHz Dual Org, 1 MHz Dual Org, 1MHz Dual Org, 1 MHz Dual Org, 1 MHz Dual Org, 1MHz Dual Org, 1 MHz Dual Org, 1MHz | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 125 \\ -40 \text { to } 125 \\ -40 \text { to } 125 \end{array}$ | $\begin{gathered} \text { SO8 } \\ \text { SO8TR } \\ \text { SO8 } \\ \text { SO8TR } \\ \text { SO8 } \\ \text { SO8TR } \\ \text { SO8 } \\ \text { SO8TR } \\ \text { SO8 } \\ \text { SO8TR } \\ \text { SO8 } \end{gathered}$ |

EEPROM, $I^{2} C$ and MICROWIRE Serial Access Bus (cont'd)

| Size | Part Number | Organisation | $V_{c c} \min$ <br> (V) | Feature | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1K | ST93CS46B1 <br> ST93CS47B1 <br> ST93CS46B6 <br> ST93CS47B6 <br> ST93CS46B3 | $64 \times 16$ <br> $64 \times 16$ <br> $64 \times 16$ <br> $64 \times 16$ <br> $64 \times 16$ | $\begin{aligned} & 4.5 \\ & 2.5 \\ & 4.5 \\ & 2.5 \\ & 4.5 \end{aligned}$ | Write Protection <br> Write Protection <br> Write Protection <br> Write Protection <br> Write Protection | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 125 \\ \hline \end{array}$ | PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 |
|  | ST93CS46M1 <br> ST93CS47M1 <br> ST93CS46M6 <br> ST93CS47M6 <br> ST93CS46M3 | $64 \times 16$ <br> $64 \times 16$ <br> $64 \times 16$ <br> $64 \times 16$ <br> $64 \times 16$ | $\begin{aligned} & 4.5 \\ & 2.5 \\ & 4.5 \\ & 2.5 \\ & 4.5 \end{aligned}$ | Write Protection <br> Write Protection <br> Write Protection <br> Write Protection <br> Write Protection | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 125 \end{array}$ | $\begin{aligned} & \mathrm{SO8} \\ & \mathrm{SO8} \\ & \mathrm{SO8} \\ & \mathrm{SO8} \\ & \mathrm{SO8} \end{aligned}$ |
|  | ST93C46AB1 <br> ST93C46CB1 <br> ST93C46AB6 <br> ST93C46CB6 <br> ST93C46AB3 <br> ST93C46CB3 | $128 \times 8$ or $64 \times 16$ <br> $128 \times 8$ or $64 \times 16$ <br> $128 \times 8$ or $64 \times 16$ <br> $128 \times 8$ or $64 \times 16$ <br> $128 \times 8$ or $64 \times 16$ <br> $128 \times 8$ or $64 \times 16$ | $\begin{aligned} & 4.5 \\ & 3.0 \\ & 4.5 \\ & 3.0 \\ & 4.5 \\ & 3.0 \end{aligned}$ | Dual Org, 1MHz Dual Org, 1 MHz Dual Org, 1 MHz Dual Org, 1 MHz Dual Org, 1 MHz Dual Org, 1 MHz | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 125 \\ -40 \text { to } 125 \end{array}$ | PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 |
|  | ST93C46AM1 <br> ST93C46AM1013TR <br> ST93C46TM1 <br> ST93C46TM1013TR <br> ST93C46CM1 <br> ST93C46CM1TR <br> ST93C46AM6 | $128 \times 8$ or $64 \times 16$ <br> $128 \times 8$ or $64 \times 16$ <br> $128 \times 8$ or $64 \times 16$ <br> $128 \times 8$ or $64 \times 16$ <br> $128 \times 8$ or $64 \times 16$ <br> $128 \times 8$ or $64 \times 16$ <br> $128 \times 8$ or $64 \times 16$ | $\begin{aligned} & 4.5 \\ & 4.5 \\ & 4.5 \\ & 4.5 \\ & 3.0 \\ & 3.0 \\ & 4.5 \end{aligned}$ | Dual Org, 1MHz Dual Org, 1 MHz 90 Turn Pinout 90 Turn Pinout Dual Org, 1MHz Dual Org, 1 MHz Dual Org, 1MHz | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \end{array}$ | $\begin{gathered} \text { SO8 } \\ \text { SO8TR } \\ \text { SO8 } \\ \text { SO8TR } \\ \text { SO8 } \\ \text { SO8TR } \\ \text { SO8 } \end{gathered}$ |

EEPROM, I ${ }^{2} \mathrm{C}$ and, MICROWIRE Serial Access Bus (cont'd)

| Size | Part Number | Organisation | $V_{c c} \min$ <br> (V) | Feature | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 K | ST93C46AM6013TR <br> ST93C46TM6 <br> ST93C46TM6013TR <br> ST93C46CM6 <br> ST93C46CM6TR <br> ST93C46AM3 <br> ST93C46AM3013TR <br> ST93C46TM3 <br> ST93C46TM3013TR <br> ST93C46CM3 <br> ST93C46CM3TR | $128 \times 8$ or $64 \times 16$ <br> $128 \times 8$ or $64 \times 16$ <br> $128 \times 8$ or $64 \times 16$ <br> $128 \times 8$ or $64 \times 16$ <br> $128 \times 8$ or $64 \times 16$ <br> $128 \times 8$ or $64 \times 16$ <br> $128 \times 8$ or $64 \times 16$ <br> $128 \times 8$ or $64 \times 16$ <br> $128 \times 8$ or $64 \times 16$ <br> $128 \times 8$ or $64 \times 16$ <br> $128 \times 8$ or $64 \times 16$ | $\begin{aligned} & 4.5 \\ & 4.5 \\ & 4.5 \\ & 3.0 \\ & 3.0 \\ & 4.5 \\ & 4.5 \\ & 4.5 \\ & 4.5 \\ & 3.0 \\ & 3.0 \end{aligned}$ | Dual Org, 1 MHz 90 Turn Pinout 90 Turn Pinout Dual Org, 1 MHz Dual Org, 1 MHz Dual Org, 1MHz Dual Org, 1MHz 90 Turn Pinout 90 Turn Pinout Dual Org, 1MHz Dual Org, 1MHz | -40 to 85 -40 to 85 -40 to 85 -40 to 85 -40 to 85 -40 to 125 -40 to 125 -40 to 125 -40 to 125 -40 to 125 -40 to 125 | $\begin{gathered} \text { SO8TR } \\ \text { SO8 } \\ \text { SO8TR } \\ \text { SO8 } \\ \text { SO8TR } \\ \text { SO8 } \\ \text { SO8TR } \\ \text { SO8 } \\ \text { SO8TR } \\ \text { SO8 } \\ \text { SO8TR } \end{gathered}$ |
| 2 K | ST93CS56B1 <br> ST93CS57B1 <br> ST93CS56B6 <br> ST93CS57B6 <br> ST93CS56B3 | $\begin{aligned} & 128 \times 16 \\ & 128 \times 16 \\ & 128 \times 16 \\ & 128 \times 16 \\ & 128 \times 16 \end{aligned}$ | $\begin{aligned} & 4.5 \\ & 2.5 \\ & 4.5 \\ & 2.5 \\ & 4.5 \end{aligned}$ | Write Protection <br> Write Protection <br> Write Protection <br> Write Protection <br> Write Protection | 0 to 70 0 to 70 -40 to 85 -40 to 85 -40 to 125 | PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 |
|  | ST93CS56M1 <br> ST93CS56M1013TR | $\begin{array}{r} 128 \times 16 \\ 128 \times 16 \\ \hline \end{array}$ | $\begin{aligned} & 4.5 \\ & 4.5 \end{aligned}$ | Write Protection Write Protection | $\begin{aligned} & 0 \text { to } 70 \\ & 0 \text { to } 70 \end{aligned}$ | $\begin{gathered} \text { SO8 } \\ \text { SO8TR } \end{gathered}$ |
|  | ST93CS57M1 <br> ST93CS57M1013TR <br> ST93CS56M6 <br> ST93CS56M6013TR | $\begin{aligned} & 128 \times 16 \\ & 128 \times 16 \\ & 128 \times 16 \\ & 128 \times 16 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \\ & 4.5 \\ & 4.5 \end{aligned}$ | Write Protection <br> Write Protection <br> Write Protection <br> Write Protection | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \end{array}$ | $\begin{gathered} \text { SO8 } \\ \text { SO8TR } \\ \text { SO8 } \\ \text { SO8TR } \end{gathered}$ |

EEPROM, ${ }^{2} \mathrm{C}$ and MICROWIRE Serial Access Bus (cont'd)

| Size | Part Number | Organisation | $V_{\text {cc }} \min$ <br> (V) | Feature | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2 K | ST93CS57M6 <br> ST93CS57M6013TR <br> ST93CS56M3 | $\begin{aligned} & 128 \times 16 \\ & 128 \times 16 \\ & 128 \times 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \\ & 4.5 \end{aligned}$ | Write Protection <br> Write Protection <br> Write Protection | $\begin{aligned} & -40 \text { to } 85 \\ & -40 \text { to } 85 \\ & -40 \text { to } 125 \end{aligned}$ | $\begin{gathered} \text { SO8 } \\ \text { SO8TR } \\ \text { SO8 } \end{gathered}$ |
|  | ST93C56B1 <br> ST93C56B6 <br> ST93C56B3 | $256 \times 8$ or $128 \times 16$ <br> $256 \times 8$ or $128 \times 16$ <br> $256 \times 8$ or $128 \times 16$ | $\begin{aligned} & 4.5 \\ & 4.5 \\ & 4.5 \end{aligned}$ | Dual Org, 1 MHz <br> Dual Org, 1MHz <br> Dual Org, 1 MHz | $\begin{array}{r} 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 125 \\ \hline \end{array}$ | PSDIP8 PSDIP8 PSDIP8 |
|  | ST93C56M1 <br> ST93C56M1013TR <br> ST93C56M6 <br> ST93C56M3 | $256 \times 8$ or $128 \times 16$ <br> $256 \times 8$ or $128 \times 16$ <br> $256 \times 8$ or $128 \times 16$ <br> $256 \times 8$ or $128 \times 16$ | $\begin{aligned} & 4.5 \\ & 4.5 \\ & 4.5 \\ & 4.5 \end{aligned}$ | Dual Org, 1 MHz Dual Org, 1 MHz Dual Org, 1 MHz Dual Org, 1MHz | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 125 \end{array}$ | $\begin{gathered} \text { SO8 } \\ \text { SO8TR } \\ \text { SO8 } \\ \text { SO8 } \end{gathered}$ |
| 4K | ST93CS66B1 <br> ST93CS67B1 <br> ST93CS66B6 <br> ST93CS67B6 <br> ST93CS66B3 | $\begin{aligned} & 256 \times 16 \\ & 256 \times 16 \\ & 256 \times 16 \\ & 256 \times 16 \\ & 256 \times 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \\ & 2.5 \\ & 4.5 \\ & 2.5 \\ & 4.5 \end{aligned}$ | Write Protection <br> Write Protection <br> Write Protection <br> Write Protection <br> Write Protection | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 125 \\ \hline \end{array}$ | PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 |
|  | ST93CS66ML1 ST93CS67ML1 ST93CS66ML1013TR ST93CS66ML6 ST93CS67ML6 ST93CS66ML6TR ST93CS66ML3 ST93CS66ML3TR | $\begin{aligned} & \hline 256 \times 16 \\ & 256 \times 16 \\ & 256 \times 16 \\ & 256 \times 16 \\ & 256 \times 16 \\ & 256 \times 16 \\ & 256 \times 16 \\ & 256 \times 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 4.5 \\ & 2.5 \\ & 4.5 \\ & 4.5 \\ & 2.5 \\ & 4.5 \\ & 4.5 \\ & 4.5 \\ & \hline \end{aligned}$ | Write Protection Write Protection Write Protection Write Protection Write Protection Write Protection Write Protection Write Protection | 0 to 70 0 to 70 0 to 70 -40 to 85 -40 to 85 -40 to 85 -40 to 125 -40 to 125 | $\begin{gathered} \text { SO14 } \\ \text { SO14 } \\ \text { SO14TR } \\ \text { SO14 } \\ \text { SO14 } \\ \text { SO14TR } \\ \text { SO14 } \\ \text { SO14TR } \end{gathered}$ |

EEPROM, Parallel Access Bus

| Size | Part Number | Organisation | $t_{\text {ACC }}$ <br> (ns) | $V_{c c} \min$ <br> (V) | lcc / Stby | Temperature Range ( $\left.{ }^{\circ} \mathrm{C}\right)$ | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 64K | M28C64C-150P1 <br> M28C64C-200P1 <br> M28C64C-150P6 <br> M28C64C-200P6 | $\begin{aligned} & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 200 \\ & 150 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \\ & 4.5 \\ & 4.5 \\ & 4.5 \end{aligned}$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ \hline \end{array}$ | PDIP28 <br> PDIP28 <br> PDIP28 <br> PDIP28 |
|  | M28C64C-150K1 M28C64C-200K1 M28C64C-150K6 M28C64C-200K6 | $\begin{aligned} & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 200 \\ & 150 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \\ & 4.5 \\ & 4.5 \\ & 4.5 \end{aligned}$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \end{array}$ | PLCC32 <br> PLCC32 <br> PLCC32 <br> PLCC32 |
|  | M28C64C-150M1 M28C64C-200M1 M28C64C-150M6 M28C64C-200M6 | $\begin{aligned} & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 150 \\ & 200 \\ & 150 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \\ & 4.5 \\ & 4.5 \\ & 4.5 \end{aligned}$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \end{array}$ | $\begin{aligned} & \mathrm{SO} 28 \\ & \mathrm{SO} 28 \\ & \mathrm{SO} 28 \\ & \mathrm{SO} 28 \\ & \hline \end{aligned}$ |

FAST SRAM

| Size | Part Number | Organisation | $t_{\text {ACC }}$ <br> (ns) | Icc / Stby | Features | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 256K | M624064-12PS1 <br> M624064-15PS1 <br> M624064-20PS1 | $\begin{aligned} & 64 \mathrm{~K} \times 4 \\ & 64 \mathrm{~K} \times 4 \\ & 64 \mathrm{~K} \times 4 \\ & \hline \end{aligned}$ | $\begin{aligned} & 12 \\ & 15 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 160 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 160 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 160 \mathrm{~mA} / 1 \mathrm{~mA} \end{aligned}$ | Common I/O <br> Common I/O <br> Common I/O | PSDIP24 <br> PSDIP24 <br> PSDIP24 |
|  | M624065-12PS1 <br> M624065-15PS1 <br> M624065-20PS1 | $\begin{aligned} & 64 \mathrm{~K} \times 4 \\ & 64 \mathrm{~K} \times 4 \\ & 64 \mathrm{~K} \times 4 \end{aligned}$ | $\begin{aligned} & 12 \\ & 15 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 160 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 160 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 160 \mathrm{~mA} / 1 \mathrm{~mA} \end{aligned}$ | With Output Enable With Output Enable With Output Enable | PSDIP28 <br> PSDIP28 <br> PSDIP28 |
|  | M624064-12E1 <br> M624064-12E1TR <br> M624064-15E1 <br> M624064-15E1TR <br> M624064-20E1 <br> M624064-20E1TR | $\begin{aligned} & 64 K \times 4 \\ & 64 K \times 4 \\ & 64 K \times 4 \\ & 64 K \times 4 \\ & 64 K \times 4 \\ & 64 K \times 4 \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \\ & 15 \\ & 15 \\ & 20 \\ & 20 \\ & \hline \end{aligned}$ | $160 \mathrm{~mA} / 1 \mathrm{~mA}$ $160 \mathrm{~mA} / 1 \mathrm{~mA}$ $160 \mathrm{~mA} / 1 \mathrm{~mA}$ $160 \mathrm{~mA} / 1 \mathrm{~mA}$ $160 \mathrm{~mA} / 1 \mathrm{~mA}$ $160 \mathrm{~mA} / 1 \mathrm{~mA}$ | Common I/O <br> Common I/O <br> Common I/O <br> Common I/O <br> Common I/O <br> Common I/O | $\begin{gathered} \text { SOJ24 } \\ \text { SOJ24TR } \\ \text { SOJ24 } \\ \text { SOJ24TR } \\ \text { SOJ24 } \\ \text { SOJ24TR } \end{gathered}$ |
|  | M624065-12E1 <br> M624065-12E1TR <br> M624065-15E1 <br> M624065-15E1TR <br> M624065-20E1 <br> M624065-20E1TR | $\begin{aligned} & 64 \mathrm{~K} \times 4 \\ & 64 \mathrm{~K} \times 4 \\ & 64 \mathrm{~K} \times 4 \\ & 64 \mathrm{~K} \times 4 \\ & 64 \mathrm{~K} \times 4 \\ & 64 \mathrm{~K} \times 4 \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \\ & 15 \\ & 15 \\ & 20 \\ & 20 \end{aligned}$ | $160 \mathrm{~mA} / 1 \mathrm{~mA}$ $160 \mathrm{~mA} / 1 \mathrm{~mA}$ $160 \mathrm{~mA} / 1 \mathrm{~mA}$ $160 \mathrm{~mA} / 1 \mathrm{~mA}$ $160 \mathrm{~mA} / 1 \mathrm{~mA}$ $160 \mathrm{~mA} / 1 \mathrm{~mA}$ | With Output Enable With Output Enable With Output Enable With Output Enable With Output Enable With Output Enable | SOJ28 SOJ28TR SOJ28 SOJ28TR SOJ28 SOJ28TR |
|  | $\begin{aligned} & \text { M628032-12PS1 } \\ & \text { M628032-15PS1 } \\ & \text { M628032-20PS1 } \end{aligned}$ | $\begin{aligned} & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 12 \\ & 15 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 160 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 160 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 160 \mathrm{~mA} / 1 \mathrm{~mA} \end{aligned}$ | With Output Enable With Output Enable With Output Enable | PSDIP28 <br> PSDIP28 <br> PSDIP28 |
|  | M628032-12E1 <br> M628032-12E1TR | $\begin{aligned} & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | $160 \mathrm{~mA} / 1 \mathrm{~mA}$ $160 \mathrm{~mA} / 1 \mathrm{~mA}$ | With Output Enable With Output Enable | $\begin{gathered} \text { SOJ28 } \\ \text { SOJ28TR } \end{gathered}$ |

FAST SRAM (cont'd)

| Size | Part Number | Organisation | $t_{\text {ACC }}$ <br> (ns) | Icc / Stby | Features | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 256K | M628032-15E1 <br> M628032-15E1TR <br> M628032-20E1 <br> M628032-20E1TR | $\begin{aligned} & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 15 \\ & 15 \\ & 20 \\ & 20 \\ & \hline \end{aligned}$ | $160 \mathrm{~mA} / 1 \mathrm{~mA}$ <br> $160 \mathrm{~mA} / 1 \mathrm{~mA}$ <br> $160 \mathrm{~mA} / 1 \mathrm{~mA}$ <br> $160 \mathrm{~mA} / 1 \mathrm{~mA}$ | With Output Enable With Output Enable With Output Enable With Output Enable | $\begin{gathered} \text { SOJ28 } \\ \text { SOJ28TR } \\ \text { SOJ28 } \\ \text { SOJ28TR } \end{gathered}$ |
| 1 M | $\begin{array}{\|l} \text { M624256-15E1 } \\ \text { M624256-15E1TR } \\ \text { M624256-17E1 } \\ \text { M624256-17E1TR } \\ \text { M624256-20E1 } \\ \text { M624256-20E1TR } \\ \text { M624256-25E1 } \\ \text { M624256-25E1TR } \\ \hline \end{array}$ | $\begin{aligned} & \hline 256 \mathrm{~K} \times 4 \\ & 256 \mathrm{~K} \times 4 \\ & 256 \mathrm{~K} \times 4 \\ & 256 \mathrm{~K} \times 4 \\ & 256 \mathrm{~K} \times 4 \\ & 256 \mathrm{~K} \times 4 \\ & 256 \mathrm{~K} \times 4 \\ & 256 \mathrm{~K} \times 4 \\ & \hline \end{aligned}$ | $\begin{aligned} & 15 \\ & 15 \\ & 17 \\ & 17 \\ & 20 \\ & 20 \\ & 25 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & 175 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 175 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 175 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 175 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 130 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 130 \mathrm{~mA} / 1 \mathrm{~mA} \end{aligned}$ | With Output Enable With Output Enable With Output Enable With Output Enable With Output Enable With Output Enable With Output Enable With Output Enable | SOJ28 SOJ28TR SOJ28 SOJ28TR SOJ28 SOJ28TR SOJ28 SOJ28TR |
|  | M628128-15E1 <br> M628128-15E1TR <br> M628128-17E1 <br> M628128-17E1TR <br> M628128-20E1 <br> M628128-20E1TR <br> M628128-25E1 <br> M628128-25E1TR | $\begin{aligned} & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 15 \\ & 15 \\ & 17 \\ & 17 \\ & 20 \\ & 20 \\ & 25 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & 175 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 175 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 175 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 175 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 4 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 4 \mathrm{~mA} \\ & 130 \mathrm{~mA} / 4 \mathrm{~mA} \\ & 130 \mathrm{~mA} / 4 \mathrm{~mA} \end{aligned}$ | With Output Enable With Output Enable With Output Enable With Output Enable With Output Enable With Output Enable With Output Enable With Output Enable | SOJ32 SOJ32TR SOJ32 SOJ32TR SOJ32 SOJ32TR SOJ32 SOJ32TR |

## CACHE MEMORIES

| Part Number | Organisation | $t_{\text {ACC }}$ <br> (ns) | Description | Package |
| :---: | :---: | :---: | :---: | :---: |
| MK41S80X10 <br> MK41S80X10TR <br> MK41S80N12 <br> MK41S80X12 <br> MK41S80X12TR <br> MK41S80N15 <br> MK41S80X15 <br> MK41S80X15TR <br> MK41S80N20 <br> MK41S80X20 <br> MK41S80X20TR <br> MK41S80N25 <br> MK41S80X25 <br> MK41S80X25TR | $4 \mathrm{~K} \times 4$ <br> $4 \mathrm{~K} \times 4$ <br> $4 \mathrm{~K} \times 4$ <br> $4 \mathrm{~K} \times 4$ <br> $4 \mathrm{~K} \times 4$ <br> $4 \mathrm{~K} \times 4$ <br> $4 \mathrm{~K} \times 4$ <br> $4 \mathrm{~K} \times 4$ <br> $4 \mathrm{~K} \times 4$ <br> $4 \mathrm{~K} \times 4$ <br> $4 \mathrm{~K} \times 4$ <br> $4 \mathrm{~K} \times 4$ <br> $4 \mathrm{~K} \times 4$ <br> $4 \mathrm{~K} \times 4$ | 10 10 12 12 12 15 15 15 20 20 20 25 25 25 | Very Fast TAGRAM Very Fast TAGRAM Very Fast TAGRAM Very Fast TAGRAM Very Fast TAGRAM Very Fast TAGRAM Very Fast TAGRAM Very Fast TAGRAM Very Fast TAGRAM Very Fast TAGRAM Very Fast TAGRAM Very Fast TAGRAM Very Fast TAGRAM Very Fast TAGRAM | $\begin{gathered} \text { SOJ24 } \\ \text { SOJ24TR } \\ \text { PSDIP22 } \\ \text { SOJ24 } \\ \text { SOJ24TR } \\ \text { PSDIP22 } \\ \text { SOJ24 } \\ \text { SOJ24TR } \\ \text { PSDIP22 } \\ \text { SOJ24 } \\ \text { SOJ24TR } \\ \text { PSDIP22 } \\ \text { SOJ24 } \\ \text { SOJ24TR } \end{gathered}$ |
| MK48S80N17 <br> MK48S80X17 <br> MK48S80X17TR <br> MK48S74N20 <br> MK48S80N20 <br> MK48S74X20 <br> MK48S74X20TR <br> MK48S80X20 <br> MK48S80X20TR | $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ | 17 17 17 20 20 20 20 20 20 | Very Fast TAGRAM <br> Very Fast TAGRAM <br> Very Fast TAGRAM <br> Very Fast TAGRAM <br> Very Fast TAGRAM <br> Very Fast TAGRAM <br> Very Fast TAGRAM <br> Very Fast TAGRAM <br> Very Fast TAGRAM | $\begin{gathered} \text { PSDIP28 } \\ \text { SOJ28 } \\ \text { SOJ28TR } \\ \text { PSDIP28 } \\ \text { PSDIP28 } \\ \text { SOJ28 } \\ \text { SOJ28TR } \\ \text { SOJ28 } \\ \text { SOJ28TR } \end{gathered}$ |

## CACHE MEMORIES (cont'd)

| Part Number | Organisation | $t_{\text {ACC }}$ <br> (ns) | Description | Package |
| :---: | :---: | :---: | :---: | :---: |
| MK48S74N25 <br> MK48S80N25 <br> MK48S74X25 <br> MK48S74X25TR <br> MK48S80X25 <br> MK48S80X25TR | $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ | $\begin{aligned} & 25 \\ & 25 \\ & 25 \\ & 25 \\ & 25 \\ & 25 \\ & \hline \end{aligned}$ | Very Fast TAGRAM <br> Very Fast TAGRAM <br> Very Fast TAGRAM <br> Very Fast TAGRAM <br> Very Fast TAGRAM <br> Very Fast TAGRAM | $\begin{aligned} & \hline \text { PSDIP28 } \\ & \text { PSDIP28 } \\ & \text { SOJ28 } \\ & \text { SOJ28TR } \\ & \text { SOJ28 } \\ & \text { SOJ28TR } \\ & \hline \end{aligned}$ |
| M62486ARQ8TR M62486ARQ9TR M62486RQ8 M62486RQ9 M62486AQ11 M62486AQ11TR M62486AQ12 M62486AQ12TR M62486AQ14 M62486AQ14TR MK62486Q19 MK62486Q19TR MK62486Q24 MK62486Q24TR | $32 \mathrm{~K} \times 9$ $32 \mathrm{~K} \times 9$ $32 \mathrm{~K} \times 9$ $32 \mathrm{~K} \times 9$ $32 \mathrm{~K} \times 9$ $32 \mathrm{~K} \times 9$ $32 \mathrm{~K} \times 9$ $32 \mathrm{~K} \times 9$ $32 \mathrm{~K} \times 9$ $32 \mathrm{~K} \times 9$ $32 \mathrm{~K} \times 9$ $32 \mathrm{~K} \times 9$ $32 \mathrm{~K} \times 9$ $32 \mathrm{~K} \times 9$ | 8 <br> 9 <br> 8 <br> 9 <br> 11 <br> 11 <br> 12 <br> 12 <br> 14 <br> 14 <br> 19 <br> 19 <br> 24 <br> 24 | Burst SRAM <br> Burst SRAM <br> Burst SRAM <br> Burst SRAM <br> Burst SRAM <br> Burst SRAM <br> Burst SRAM <br> Burst SRAM <br> Burst SRAM <br> Burst SRAM <br> Burst SRAM <br> Burst SRAM <br> Burst SRAM <br> Burst SRAM | $\begin{gathered} \text { PLCC44TR } \\ \text { PLCC44TR } \\ \text { PLCC44 } \\ \text { PLCC44 } \\ \text { PLCC44 } \\ \text { PLCC44TR } \\ \text { PLCC44 } \\ \text { PLCC44TR } \\ \text { PLCC44 } \\ \text { PLCC44TR } \\ \text { PLCC44 } \\ \text { PLCC44TR } \\ \text { PLCC44 } \\ \text { PLCC44TR } \\ \hline \end{gathered}$ |
| MK4202Q17 <br> MK4202Q20 <br> MK4202Q25 | $\begin{aligned} & 2 K \times 20 \\ & 2 K \times 20 \\ & 2 K \times 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 17 \\ & 20 \\ & 25 \\ & \hline \end{aligned}$ | Very Fast TAGRAM <br> Very Fast TAGRAM <br> Very Fast TAGRAM | PLCC68 <br> PLCC68 <br> PLCC68 |

## BiPORT FIFO

| Part Number | Organisation | $t_{\text {ACC }}$ <br> (ns) | Description | Package |
| :---: | :---: | :---: | :---: | :---: |
| MK4505MN25 <br> MK4505MN33 <br> MK4505MN50 | $\begin{aligned} & 1 K \times 5 \\ & 1 K \times 5 \\ & 1 K \times 5 \end{aligned}$ | $\begin{aligned} & 25 \\ & 33 \\ & 50 \\ & \hline \end{aligned}$ | Master FIFO <br> Master FIFO <br> Master FIFO | PSDIP24 PSDIP24 PSDIP24 |
| MK4505SN25 <br> MK4505SN33 <br> MK4505SN50 | $\begin{aligned} & 1 K \times 5 \\ & 1 K \times 5 \\ & 1 K \times 5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 25 \\ & 33 \\ & 50 \\ & \hline \end{aligned}$ | Slave FIFO <br> Slave FIFO <br> Slave FIFO | PSDIP20 <br> PSDIP20 <br> PSDIP20 |
| MK45H01N25 <br> MK45H01N35 <br> MK45H01N50 <br> MK45H01N12 | $\begin{aligned} & 512 \times 9 \\ & 512 \times 9 \\ & 512 \times 9 \\ & 512 \times 9 \end{aligned}$ | $\begin{gathered} \hline 25 \\ 35 \\ 50 \\ 120 \\ \hline \end{gathered}$ | Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO | PDIP28 <br> PDIP28 <br> PDIP28 <br> PDIP28 |
| MK45H11N25 <br> MK45H11N35 <br> MK45H11N50 <br> MK45H11N12 | $\begin{aligned} & 512 \times 9 \\ & 512 \times 9 \\ & 512 \times 9 \\ & 512 \times 9 \end{aligned}$ | $\begin{gathered} 25 \\ 35 \\ 50 \\ 120 \\ \hline \end{gathered}$ | Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO | PSDIP28 <br> PSDIP28 <br> PSDIP28 <br> PSDIP28 |
| MK45H01K25 <br> MK45H01K25TR <br> MK45H01K35 <br> MK45H01K35TR <br> MK45H01K50 <br> MK45H01K50TR <br> MK45H01K12 <br> MK45H01K12TR | $512 \times 9$ <br> $512 \times 9$ <br> $512 \times 9$ <br> $512 \times 9$ <br> $512 \times 9$ <br> $512 \times 9$ <br> $512 \times 9$ <br> $512 \times 9$ | $\begin{gathered} \hline 25 \\ 25 \\ 35 \\ 35 \\ 50 \\ 50 \\ 120 \\ 120 \\ \hline \end{gathered}$ | Very Fast FIFO Very Fast FIFO Very Fast FIFO Very Fast FIFO Very Fast FIFO Very Fast FIFO Very Fast FIFO Very Fast FIFO | $\begin{gathered} \text { PLCC32 } \\ \text { PLCC32TR } \\ \text { PLCC32 } \\ \text { PLCC32TR } \\ \text { PLCC32 } \\ \text { PLCC32TR } \\ \text { PLCC32 } \\ \text { PLCC32TR } \\ \hline \end{gathered}$ |

BiPORT FIFO (cont'd)


BiPORT FIFO (cont'd)

| Part Number | Organisation | $\begin{aligned} & \mathrm{t}_{\mathrm{ACC}} \\ & (\mathrm{~ns}) \end{aligned}$ | Description | Package |
| :---: | :---: | :---: | :---: | :---: |
| MK45H02K25 <br> MK45H02K25TR <br> MK45H02K35 <br> MK45H02K35TR <br> MK45H02K50 <br> MK45H02K50TR <br> MK45H02K12 <br> MK45H02K12TR | $1 \mathrm{~K} \times 9$ <br> $1 \mathrm{~K} \times 9$ <br> 1K $\times 9$ <br> $1 \mathrm{~K} \times 9$ <br> $1 \mathrm{~K} \times 9$ <br> $1 \mathrm{~K} \times 9$ <br> $1 \mathrm{~K} \times 9$ <br> $1 \mathrm{~K} \times 9$ | $\begin{gathered} 25 \\ 25 \\ 35 \\ 35 \\ 50 \\ 50 \\ 120 \\ 120 \\ \hline \end{gathered}$ | Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO <br> Very Fast. FIFO <br> Very Fast FIFO <br> Very Fast FIFO | PLCC32 <br> PLCC32TR <br> PLCC32 <br> PLCC32TR <br> PLCC32 <br> PLCC32TR <br> PLCC32 <br> PLCC32TR |
| MK45H03N25 MK45H03N35 MK45H03N50 MK45H03N12 | $\begin{aligned} & 2 K \times 9 \\ & 2 K \times 9 \\ & 2 K \times 9 \\ & 2 K \times 9 \end{aligned}$ | $\begin{gathered} 25 \\ 35 \\ 50 \\ 120 \\ \hline \end{gathered}$ | Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO | PDIP28 <br> PDIP28 <br> PDIP28 <br> PDIP28 |
| MK45H13N25 MK45H13N35 MK45H13N50 MK45H13N12 | $\begin{aligned} & 2 K \times 9 \\ & 2 K \times 9 \\ & 2 K \times 9 \\ & 2 K \times 9 \end{aligned}$ | $\begin{gathered} 25 \\ 35 \\ 50 \\ 120 \\ \hline \end{gathered}$ | Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO | PSDIP28 <br> PSDIP28 <br> PSDIP28 <br> PSDIP28 |
| MK45H03K25 <br> MK45H03K25TR <br> MK45Н03К35 <br> MK45H03K35TR <br> MK45H03K50 <br> MK45H03K50TR <br> MK45H03K12 | $2 \mathrm{~K} \times 9$ <br> 2K x 9 <br> 2K x 9 <br> 2K x 9 <br> 2K x 9 <br> 2K x 9 <br> 2K x 9 | $\begin{gathered} 25 \\ 25 \\ 35 \\ 35 \\ 50 \\ 50 \\ 120 \\ \hline \end{gathered}$ | Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO | PLCC32 <br> PLCC32TR <br> PLCC32 <br> PLCC32TR <br> PLCC32 <br> PLCC32TR <br> PLCC32 |

BiPORT FIFO (cont'd)

| Part Number | Organisation | $t_{A C C}$ | Description | Package |
| :---: | :---: | :---: | :---: | :---: |
| MK45H03K12TR | $2 \mathrm{~K} \times 9$ | 120 | Very Fast FIFO | PLCC32TR |
| MK4503N80 | $2 \mathrm{~K} \times 9$ | 80 | Fast FIFO | PDIP28 |
| MK4503N10 | 2K× 9 | 100 | Fast FIFO | PDIP28 |
| MK4503N12 | 2K× 9 | 120 | Fast FIFO | PDIP28 |
| MK4503N15 | 2K× 9 | 150 | Fast FIFO | PDIP28 |
| MK4503N20 | $2 \mathrm{~K} \times 9$ | 200 | Fast FIFO | PDIP28 |
| MK45H04N25 | $4 \mathrm{~K} \times 9$ | 25 | Very Fast FiFO | PDIP28 |
| MK45H04N35 | $4 \mathrm{~K} \times 9$ | 35 | Very Fast FIFO | PDIP28 |
| MK45H04N50 | $4 \mathrm{~K} \times 9$ | 50 | Very Fast FIFO | PDIP28 |
| MK45H04N12 | $4 \mathrm{~K} \times 9$ | 120 | Very Fast FIFO | PDIP28 |
| MK45H14N25 | $4 \mathrm{~K} \times 9$ | 25 | Very Fast FIFO | PSDIP28 |
| MK45H14N35 | $4 \mathrm{~K} \times 9$ | 35 | Very Fast FIFO | PSDIP28 |
| MK45H14N50 | $4 \mathrm{~K} \times 9$ | 50 | Very Fast FIFO | PSDIP28 |
| MK45H14N12 | $4 \mathrm{~K} \times 9$ | 120 | Very Fast FIFO | PSDIP28 |
| MK45H04K25 | $4 \mathrm{~K} \times 9$ | 25 | Very Fast FIFO | PLCC32 |
| MK45H04K25TR | $4 \mathrm{~K} \times 9$ | 25 | Very Fast FIFO | PLCC32TR |
| MK45H04K35 | $4 \mathrm{~K} \times 9$ | 35 | Very Fast FIFO | PLCC32 |
| MK45H04K35TR | $4 \mathrm{~K} \times 9$ | 35 | Very Fast FIFO | PLCC32TR |
| MK45H04K50 | $4 \mathrm{~K} \times 9$ | 50 | Very Fast FIFO | PLCC32 |
| MK45H04K50TR | $4 \mathrm{~K} \times 9$ | 50 | Very Fast FIFO | PLCC32TR |
| MK45H04K12 | $4 \mathrm{~K} \times 9$ | 120 | Very Fast FIFO | PLCC32 |
| MK45H04K12TR | $4 \mathrm{~K} \times 9$ | 120 | Very Fast FIFO | PLCC32TR |

BiPORT FIFO (cont'd)

| Part Number | Organisation | tacc <br> (ns) | Description | Package |
| :--- | :---: | :---: | :---: | :---: |
| MK45H08N25 | $8 \mathrm{~K} \times 9$ | 25 | Very Fast FIFO | PDIP28 |
| MK45H08N35 | $8 \mathrm{~K} \times 9$ | 35 | Very Fast FIFO | PDIP28 |
| MK45H08N50 | $8 \mathrm{~K} \times 9$ | 50 | Very Fast FIFO | PDIP28 |
| MK45H08N12 | $8 \mathrm{~K} \times 9$ | 120 | Very Fast FIFO | PDIP28 |

## ZEROPOWER and TIMEKEEPER

| Size | Part Number | Organisation | $t_{A C C}$ <br> (ns) | Vcc Range | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 16K | MK48C02AN15 | $2 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V}+10 /-5 \%$ | 0 to 70 | PDIP28 |
|  | MK48C02AK15 | $2 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V}+10 /-5 \%$ | 0 to 70 | PLCC32 |
|  | MK48Z02B12 | $2 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V}+10 /-5 \%$ | 0 to 70 | PHDIP24 |
|  | MK48Z02B15 | $2 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V}+10 /-5 \%$ | 0 to 70 | PHDIP24 |
|  | MK48Z02B20 | 2K $\times 8$ | 200 | 5V + 10/-5\% | 0 to 70 | PHDIP24 |
|  | MK48Z02B25 | $2 \mathrm{~K} \times 8$ | 250 | $5 \mathrm{~V}+10 /-5 \%$ | 0 to 70 | PHDIP24 |
|  | MK48Z12B15 | 2K x 8 | 150 | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PHDIP24 |
|  | MK48Z12B20 | $2 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PHDIP24 |
|  | MK48Z12B25 | $2 \mathrm{~K} \times 8$ | 250 | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PHDIP24 |
|  | MKI48Z02B15 | 2K $\times 8$ | 150 | 5V +10/-5\% | -40 to 85 | PHDIP24 |
|  | MKI48Z02B20 | $2 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V}+10 /-5 \%$ | -40 to 85 | PHDIP24 |

## ZEROPOWER and TIMEKEEPER (cont'd)

| Size | Part Number | Organisation | $t_{\text {ACC }}$ (ns) | Vcc Range | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 16K | MKI48Z02B25 <br> MK148Z12B15 <br> MK148Z12B20 <br> MK148Z12B25 | $\begin{aligned} & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 250 \\ & 150 \\ & 200 \\ & 250 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V}+10 /-5 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & \hline \end{aligned}$ | $\begin{aligned} & -40 \text { to } 85 \\ & -40 \text { to } 85 \\ & -40 \text { to } 85 \\ & -40 \text { to } 85 \end{aligned}$ | PHDIP24 <br> PHDIP24 <br> PHDIP24 <br> PHDIP24 |
|  | M48Z02-150PC1 M48Z12-150PC1 | $\begin{aligned} & 2 K \times 8 \\ & 2 K \times 8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V}+10 /-5 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & \hline \end{aligned}$ | 0 to 70 0 to 70 | PCDIP24 PCDIP24 |
| 64K | MK48Z08B10 <br> MK48Z09B10 <br> MK48Z18B10 <br> MK48Z19B10 <br> MK148Z18B10 | $\begin{aligned} & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 100 \\ & 100 \\ & 100 \\ & 100 \\ & 100 \end{aligned}$ | $\begin{aligned} & 5 V+10 /-5 \% \\ & 5 V+10 /-5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \end{array}$ | PHDIP28 <br> PHDIP28 <br> PHDIP28 <br> PHDIP28 <br> PHDIP28 |
|  | M48Z08-100PC1 <br> M48Z09-100PC1 <br> M48Z18-100PC1 <br> M48Z19-100PC1 | $\begin{aligned} & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 100 \\ & 100 \\ & 100 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V+10 /-5 \% \\ & 5 V+10 /-5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PCDIP28 <br> PCDIP28 <br> PCDIP28 <br> PCDIP28 |
|  | M48Z18-100MH1 | $8 \mathrm{~K} \times 8$ | 100 | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | SOH28 |
| 256K | M48Z30Y-85PM1 <br> M48Z30Y-100PM1 <br> M48Z30-85PM1 <br> M48Z30-100PM1 | $\begin{aligned} & 32 K \times 8 \\ & 32 K \times 8 \\ & 32 K \times 8 \\ & 32 K \times 8 \end{aligned}$ | $\begin{gathered} 85 \\ 100 \\ 85 \\ 100 \end{gathered}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V+10 /-5 \% \\ & 5 V+10 /-5 \% \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PMDIP28 <br> PMDIP28 <br> PMDIP28 <br> PMDIP28 |
|  | M48Z32-85PC1 M48Z32-100PC1 | $\begin{aligned} & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{gathered} 85 \\ 100 \\ \hline \end{gathered}$ | $\begin{aligned} & 5 V+10 /-5 \% \\ & 5 V+10 /-5 \% \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \text { to } 70 \\ & 0 \text { to } 70 \end{aligned}$ | PCDIP28 PCDIP28 |

ZEROPOWER and TIMEKEEPER (cont'd)

| Size | Part Number | Organisation | $t_{\text {ACC }}$ <br> (ns) | Vcc Range | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 256K | M48Z32Y-85PC1 <br> M48Z32Y-100PC1 | $\begin{aligned} & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & \hline \end{aligned}$ | $\begin{gathered} 85 \\ 100 \end{gathered}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & \hline \end{aligned}$ | 0 to 70 <br> 0 to 70 | PCDIP28 PCDIP28 |
| 1M | M48Z128Y-85PM1 <br> M48Z128Y-120PM1 <br> M48Z128-85PM1 <br> M48Z128-120PM1 | $\begin{aligned} & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{gathered} 85 \\ 120 \\ 85 \\ 120 \end{gathered}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V}+10 /-5 \% \\ & 5 \mathrm{~V}+10 /-5 \% \\ & \hline \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PMDIP32 <br> PMDIP32 <br> PMDIP32 <br> PMDIP32 |
| 2M | M46Z128Y-85PM1 <br> M46Z128Y-120PM1 <br> M46Z128-85PM1 <br> M46Z128-120PM1 | $\begin{aligned} & 128 \mathrm{~K} \times 16 \\ & 128 \mathrm{~K} \times 16 \\ & 128 \mathrm{~K} \times 16 \\ & 128 \mathrm{~K} \times 16 \\ & \hline \end{aligned}$ | $\begin{gathered} 85 \\ 120 \\ 85 \\ 120 \\ \hline \end{gathered}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V}+10 /-5 \% \\ & 5 \mathrm{~V}+10 /-5 \% \\ & \hline \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PMDIP40 <br> PMDIP40 <br> PMDIP40 <br> PMDIP40 |
|  | M48Z256Y-85PL1 <br> M48Z256Y-120PL1 <br> M48Z256-85PL1 <br> M48Z256-120PL1 | $\begin{aligned} & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \\ & \hline \end{aligned}$ | $\begin{gathered} 85 \\ 120 \\ 85 \\ 120 \\ \hline \end{gathered}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V}+10 /-5 \% \\ & 5 \mathrm{~V}+10 /-5 \% \\ & \hline \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PMLDIP32 <br> PMLDIP32 <br> PMLDIP32 <br> PMLDIP32 |
| 4M | M46Z256Y-85PM1 <br> M46Z256Y-120PM1 <br> M46Z256-85PM1 <br> M46Z256-120PM1 | $\begin{aligned} & 256 \mathrm{~K} \times 16 \\ & 256 \mathrm{~K} \times 16 \\ & 256 \mathrm{~K} \times 16 \\ & 256 \mathrm{~K} \times 16 \end{aligned}$ | $\begin{gathered} 85 \\ 120 \\ 85 \\ 120 \\ \hline \end{gathered}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V}+10 /-5 \% \\ & 5 \mathrm{~V}+10 /-5 \% \\ & \hline \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PMDIP40 <br> PMDIP40 <br> PMDIP40 <br> PMDIP40 |
|  | M48Z512Y-85PL1 <br> M48Z512Y-120PL1 <br> M48Z512-85PL1 <br> M48Z512-120PL1 | $\begin{aligned} & 512 \mathrm{~K} \times 8 \\ & 512 \mathrm{~K} \times 8 \\ & 512 \mathrm{~K} \times 8 \\ & 512 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{gathered} 85 \\ 120 \\ 85 \\ 120 \end{gathered}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V+10 /-5 \% \\ & 5 V+10 /-5 \% \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PMLDIP32 <br> PMLDIP32 <br> PMLDIP32 <br> PMLDIP32 |

ZEROPOWER and TIMEKEEPER (cont'd)

| Size | Part Number | Organisation | $t_{\text {ACC }}$ <br> (ns) | Vcc Range | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 512 | MK41T56N00 <br> MK41T56S00 <br> MKI41T56S00 <br> MKI41T56S00TR <br> MK48T87B24 | $\begin{array}{r} 64 \times 8 \\ 64 \times 8 \\ 64 \times 8 \\ 64 \times 8 \\ 64 \times 8 \\ \hline \end{array}$ |  | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | 0 to 70 0 to 70 -40 to 85 -40 to 85 0 to 70 | $\begin{gathered} \text { PSDIP8 } \\ \text { SO8 } \\ \text { SO8 } \\ \text { SO8TR } \\ \text { PHDIP24 } \\ \hline \end{gathered}$ |
| 16K | MK48T02B12 <br> MK48T02B15 <br> MK48T02B20 <br> MK48T02B25 <br> MK48T12B15 <br> MK48T12B20 <br> MK48T12B25 | $\begin{aligned} & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 120 \\ & 150 \\ & 200 \\ & 250 \\ & 150 \\ & 200 \\ & 250 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V+10 /-5 \% \\ & 5 V+10 /-5 \% \\ & 5 V+10 /-5 \% \\ & 5 V+10 /-5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PHDIP24 <br> PHDIP24 <br> PHDIP24 <br> PHDIP24 <br> PHDIP24 <br> PHDIP24 <br> PHDIP24 |
|  | M48T02-150PC1 M48T12-150PC1 | $\begin{aligned} & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 150 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V+10 /-5 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | 0 to 70 0 to 70 | PCDIP24 PCDIP24 |
| 64K | MK48T08B10 <br> MK48T08B15 <br> MK48T18B10 <br> MK48T18B15 | $\begin{aligned} & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 150 \\ & 100 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V+10 /-5 \% \\ & 5 V+10 /-5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PHDIP28 <br> PHDIP28 <br> PHDIP28 <br> PHDIP28 |
|  | M48T08-100PC1 <br> M48T18-100PC1 | $\begin{aligned} & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V+10 /-5 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | 0 to 70 0 to 70 | PCDIP28 PCDIP28 |
|  | M48T18-100MH1 | $8 \mathrm{~K} \times 8$ | 100 | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | SOH28 |

SNAPHAT Housing

| Family | Part Number | Description | Temperature <br> Range ( $\left.{ }^{\circ} \mathrm{C}\right)$ | Package |
| :---: | :---: | :---: | :---: | :---: |
| ZEROPOWER | M4Z28-BRO0SH1 | Battery | 0 to 70 |  |
| TIMEKEEPER | M4T28-BR12SH1 | Battery and Crystal | 0 to 70 | SH28 |

MEMORY BASED ${ }^{(1)}$

| Product | Process | Memory | Feature/Application |
| :--- | :--- | :--- | :--- |
| ST1305 | CMOS | 192 bit EEPROM | Low Cost, TRANSPORT code |
| ST1331 | CMOS | 208 bit EEPROM | Anti-Tearing |
| ST1333 | CMOS | 288 bit EEPROM | Anti-Tearing \& Authentication |
| ST1335 | CMOS | 272 bit EEPROM | Anti-Tearing \& Authentication |
| ST1336 | CMOS | 208 bit EEPROM | Anti-Tearing |
| ST14C02C | CMOS | $2 K$ bit EEPROM | $I^{2} C$ Serial Access EEPROMs, General Purpose (Health Card, Industry) |
| ST14C04C | CMOS | $4 K$ bit EEPROM | $I^{2} C$ Serial Access EEPROMs, General Purpose (Health Card, Industry) |

Note:1.Trend is larger memory, programmable functions, TRANSPORT and PIN code security.

## MICROCOMPUTER BASED

| Product | Process | User <br> ROM | RAM | EP/EEPROM | Feature |  |
| :--- | :---: | :---: | :---: | :---: | :--- | :--- |
| ST16601 | CMOS | 1 K | 128 | 1088 | Firmware security algorithm | Banking |
| ST16F48 | CMOS | 16 K | 288 | 8 K | High EEPROM capacity | Multiservice |
| ST16SF48 | CMOS | 16 K | 288 | 8 K | 3 V, Firmware security features | Multiservice |
| ST16CF54 | CMOS | 16 K | 352 | 4 K | MAP, RSA in 66ms for 512bit | Cards (Public Key Algorithms) |
| ST16KF74 | CMOS | 20 K | 608 | 4 K | MAP, DES, RSA in 17ms for 512bit | Terminals (Public Key Algorithms) |
| ST16LF74 | CMOS | 20 K | 608 | 4 K | MAP, RSA in 17ms for 512bit | Terminals (Public Key Algorithms) |

[^0]HARDWARE DEVELOPMENT SYSTEM

| Part Number | Description | Supply Voltage |
| :--- | :---: | :---: |
| ST16XYZ-EMU | ST16XYZ Full Family Emulator | Mixed (110V and 220V) |

## CMOS UV EPROM \& OTP MEMORIES

## CMOS 64K (8K x 8) UV EPROM

- VERY FAST ACCESS TIME: 150ns
- COMPATIBLE with HIGH SPEED MICROPROCESSORS, ZERO WAIT STATE
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 30 mA
- Standby Current $100 \mu \mathrm{~A}$
. PROGRAMMING VOLTAGE: 12.5 V
- ELECTRONIC SIGNATURE for AUTOMATED PROGRAMMING

を HIGH SPEED PROGRAMMING (less than 1 minute)

## DESCRIPTION

The M27C64A is a high speed 65,536 bit UV erasable and electrically programmable memory EPROM ideally suited for microprocessor systems requiring large programs. It is organized as 8,192 by 8 bits.
The 28 pin Window Ceramic Frit-Seal Dual-in-Line package has transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.

Table 1. Signal Names

| A0 -A 12 | Address Inputs |
| :--- | :--- |
| $\mathrm{Q} 0-\mathrm{Q} 7$ | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{P}}$ | Program |
| $\mathrm{V}_{\mathrm{PP}}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | -40 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {IO }}{ }^{(2)}$ | Input or Output Voltages (except A9) | -2 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -2 to 7 | V |
| $\mathrm{~V}_{\mathrm{A9}}{ }^{(2)}$ | A9 Voltage | -2 to 13.5 | V |
| $\mathrm{~V}_{\mathrm{PP}}$ | Program Supply Voltage | -2 to 14 | V |

Notes: 1. Except for the ratıng "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents
2. Minimum DC voltage on Input or Output is -0.5 V with possible undershoot to -2 OV for a period less than 20 ns . Maximum DC voltage on Output is $\mathrm{V}_{\mathrm{cc}}+05 \mathrm{~V}$ with possible overshoot to $\mathrm{V}_{\mathrm{cc}}+2 \mathrm{~V}$ for a period less than 20 ns .

Figure 2. DIP Pin Connections

| $V_{P P}[1$ | $\checkmark \quad 28] V_{C C}$ |
| :---: | :---: |
| A12 2 | 27 P |
| A7 [ 3 | 26 NC |
| A6 4 | $25]$ A8 |
| A5 5 | $24]$ A9 |
| A4 6 | $23]$ A11 |
| A3 7 | M27C64A 22 G |
| A2 8 | M27C64A 21 |
| A1 99 | 20 E |
| AO 10 | 19 Q7 |
| Q 11 | 18 Q6 |
| Q1 12 | 17 Q5 |
| Q2 13 | 16 Q4 |
| VSS 14 | 15 Q3 |
| va00835 |  |

Warning: NC = No Connection

## DEVICE OPERATION

The modes of operation of the M27C64A are listed in the Operating Modes table. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for VPP and 12V on A9 for Electronic Signature.

## Read Mode

The M27C64A has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time ( $\mathrm{t}_{\mathrm{AVQV}}$ ) is equal to the delay from $\overline{\mathrm{E}}$ to output (telov). Data is available at the output after a delay of tgLQv from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavov-tglqv.

## Standby Mode

The M27C64A has a standby mode which reduces the active current from 30 mA to $100 \mu \mathrm{~A}$. The M27C64A is placed in the standby mode by applying a CMOS high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{\mathrm{G}}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.

For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made

## DEVICE OPERATION (cont'd)

a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\bar{E}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output.
The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $0.1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between Vcc and $V_{\text {Ss }}$. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between Vcc and Vss for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered (and after each erasure for UV EPROM), all bits of the M27C64A are in the "1" state. Data is introduced by selectively programming " $0 s$ " into the desired bit locations. Although only " $0 s$ " will be programmed, both " 1 s " and " 0 s " can be present in the data word. The only way to change a " 0 " to a " 1 " is by die exposition to ultraviolet light (UV EPROM). The M27C64A is in the programming mode when $\mathrm{V}_{\mathrm{pp}}$ input is at 12.5 V , and $\bar{E}$ and $\bar{P}$ are at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. $V_{c c}$ is specified to be $6 \mathrm{~V} \pm$ 0.25 V .

## High Speed Programming

The high speed programming algorithm, described in the flowchart, rapidly programs the M27C64A using an efficient and reliable method, particularly suited to the production programming environment. An individual device will take around 1 minute to program.

## Program Inhibit

Programming of multiple M27C64A in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs including $\bar{G}$ of the parallel M27C64A may be common. A TTL low level pulse applied to a M27C64A $\bar{E}$ input, with $\bar{P}$ low and VPP at 12.5 V , will program that M27C64A. A high level $E$ input inhibits the other M27C64A from being programmed.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathbf{G}}$ | $\overline{\mathbf{P}}$ | $\mathrm{A9}$ | $\mathrm{~V}_{\mathrm{PP}}$ | Q0-Q7 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{HI}-\mathrm{Z}$ |
| Program | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ Pulse | X | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{PP}}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Codes |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\text {ID }}=12 \mathrm{~V} \pm 0.5 \mathrm{~V}$
Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 9Bh |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 08 h |

AC MEASUREMENT CONDITIONS

| Input Rise and Fall Tımes | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: 1 Sampled only, not $100 \%$ tested.

Figure 5. Read Mode AC Waveforms


Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $T_{A}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}: V_{C C}=5 \mathrm{~V} \pm 10 \% ; V_{P P}=V_{C C}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lıI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\begin{aligned} \bar{E} & =V_{\mathrm{IL}}, \overline{\mathrm{G}}=V_{\mathrm{LL}}, \\ \text { lout } & =0 \mathrm{~mA}, f=5 \mathrm{MHz} \end{aligned}$ |  | 30 | mA |
| ICC1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IH }}$ |  | 1 | mA |
| ICC2 | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| IPP | Program Current | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}{ }^{(2)}$ | Input High Voltage |  | 2 | $V_{c c}+1$ | V |
| V OL | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| V OH | Output High Voltage TTL | $\mathrm{lOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  | Output High Voltage CMOS | $\mathrm{lOH}=-100 \mu \mathrm{~A}$ | $\mathrm{Vcc}-0.7 \mathrm{~V}$ |  | V |

Notes: 1. Vcc must be applied simultaneously with or before VPp and removed simultanecusly with or after VPp 2. Maximum DC voltage on Output is $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$.

Table 7. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}: \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M27C64A |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -15 |  | -20 |  | -25 |  | -30 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 150 |  | 200 |  | 250 |  | 300 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 |  | 250 |  | 300 | ns |
| tglqv | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 75 |  | 80 |  | 100 |  | 120 | ns |
| $t_{\text {EHoz }}{ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 50 | 0 | 50 | 0 | 60 | 0 | 105 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 50 | 0 | 50 | 0 | 60 | 0 | 105 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | 0 |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously with or after VPP 2. Sampled only, not $100 \%$ tested.

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current |  |  | 30 | mA |
| $\mathrm{I}_{\mathrm{PP}}$ | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 30 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{loL}^{2}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage TTL | $\mathrm{IOH}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $\mathrm{~V}_{\mathrm{ID}}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. $V_{\text {CC }}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {AVPL }}$ | $\mathrm{t}_{\text {AS }}$ | Address Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovpl | tos | Input Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tVPHPL | tvps | $V_{\text {PP }}$ High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvCHPL | tvcs | Vcc High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| telpl | tces | Chip Enable Low to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tPLPH | tpw | Program Pulse Width (Initial) |  | 0.95 | 1.05 | ms |
|  |  | Program Pulse Width (Over Program) |  | 2.85 | 78.75 | ms |
| $t_{\text {Phax }}$ | tDH | Program High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| toxGL | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tglov | toe | Output Enable Low to Output Valid |  |  | 100 | ns |
| $\mathrm{t}_{\mathrm{GHQZ}}{ }^{(2)}$ | tbFP | Output Enable High to Output Hi-Z |  | 0 | 130 | ns |
| tghax | $\mathrm{t}_{\mathrm{AH}}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes: 1. $V_{\text {cc }}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {PP }}$
2. Sampled only, not $100 \%$ tested.

Figure 6. Programming and Verify Modes AC Waveforms


Figure 7. Programming Flowchart


## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with E and $\overline{\mathrm{G}}$ at $\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{P}}$ at $\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{PP}}$ at 12.5 V and $\mathrm{V}_{\mathrm{CC}}$ at 6 V .

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27C64A. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27C64A, with $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$. Two identifier bytes may then be sequenced from the device outputs by toggling address line $A 0$ from $V_{I L}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at VIL during Electronic Signature mode.
Byte $0\left(A 0=V_{\text {IL }}\right)$ represents the manufacturer code and byte $1\left(A 0=V_{H}\right)$ the device identifier code. For the SGS-THOMSON M27C64A, these two identifier bytes are given in Table 4 and can be read-out on outputs Q0 to Q7.

## ERASURE OPERATION (applies to UV EPROM)

The erasure characteristics of the M27C64A is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately $4000 \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 $\AA$ range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27C64A in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C64A is to be exposed to these types of lighting conditions for extended periods of
time, it is suggested that opaque labels be put over the M27C64A window to prevent unintentional erasure. The recommended erasure procedure for the M27C64A is exposure to short wave ultraviolet light which has a wavelength of $2537 \AA$. The integrated dose (i.e. UV intensity $x$ exposure time) for erasure should be a minimum of 15 W -sec/ $\mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mathrm{uW} / \mathrm{cm}^{2}$ power rating. The M27C64A should be placed within 2.5 cm ( 1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Vcc Tolerance, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## M27C256B

## CMOS 256K (32K x 8) UV EPROM and OTP ROM

- VERY FAST ACCESS TIME: 70ns
- COMPATIBLE with HIGH SPEED MICROPROCESSORS, ZERO WAIT STATE
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 30mA
- Standby Current $100 \mu \mathrm{~A}$
- PROGRAMMING VOLTAGE: 12.75 V
- ELECTRONIC SIGNATURE for AUTOMATED PROGRAMMING
- PROGRAMMING TIMES of AROUND 3sec. (PRESTO II ALGORITHM)


## DESCRIPTION

The M27C256B is a high speed 262,144 bit UV erasable and electrically programmable memory EPROM ideally suited for microprocessor systems. It is organized as 32,768 by 8 bits.
The 28 pin Window Ceramic Frit-Seal Dual-in-Line package has a transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.
For applications where the content is programmed only one time and erasure is not required, the M27C256B is offered in Plastic Dual-in-Line, Plastic Leaded Chip Carrier, and Plastic Thin Small Outline packages.

Table 1. Signal Names

| A0 - A14 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\mathrm{V}_{P P}$ | Program Supply |
| $\mathrm{V}_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Patings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | -40 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{BIAS}}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}{ }^{(2)}$ | Input or Output Voltages (except A 9$)$ | -2 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -2 to 7 | V |
| $\mathrm{~V}_{A 9}{ }^{(2)}$ | A9 Voltage | -2 to 13.5 | V |
| $\mathrm{~V}_{P P}$ | Program Supply Voltage | -2 to 14 | V |

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sectoons of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. Minimum DC voltage on Input or Output is -0.5 V with possible undershoot to -2.0 V for a period less than 20 ns . Maximum DC voltage on Output is $\mathrm{Vcc}+0.5 \mathrm{~V}$ with possible overshoot to $\mathrm{V} c \mathrm{cc}+2 \mathrm{~V}$ for a period less than 20 ns .

Figure 2A. DIP Pin Connections


Figure 2C. TSOP Pin Connections


Figure 2B. LCC Pin Connections


Warning: NC = No Connection, DU = Dont't Use.

## DEVICE OPERATION

The modes of operation of the M27C256B are listed in the Operating Modes. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for VPP and 12V on A9 for Electronic Signature.

## Read Mode

The M27C256B has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( E ) is the power control and should be used for device selection. Output Enable $(\overline{\mathrm{G}})$ is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time

## DEVICE OPERATION (cont'd)

is equal to the delay from $\overline{\mathrm{E}}$ to output (teLQV). Data is available at the output after delay of tglqv from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavqv-tglqv.

## Standby Mode

The M27C256B has a standby mode which reduces the active current from 30 mA to $100 \mu \mathrm{~A}$. The M27C256B is placed in the standby mode by applying a CMOS high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{\mathrm{G}}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.

For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is desired from a particular memory device.

## System Considerations

The power switching characteristics of Advance CMOS EPROMis require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\bar{E}$. The magnitude of this transient current peaks is dependent on the capacitive and inductive loading of the device at the output. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $0.1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between $V_{c c}$ and Vss. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a

Table 3. Operating Modes

| Mode | $\overline{\mathrm{E}}$ | $\overline{\mathbf{G}}$ | A. 9 | VPP | Q0-Q7 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | X | VCC | Data Out |
| Output Disable | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $V_{\text {CC }}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Program | $\mathrm{V}_{\text {IL }}$ Pulse | $\mathrm{V}_{1 \mathrm{H}}$ | X | VPP | Data In |
| Verify | $\mathrm{V}_{\text {IH }}$ | $\mathrm{V}_{\text {IL }}$ | X | $V_{\text {PP }}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | VPP | $\mathrm{Hi}-\mathrm{Z}$ |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{V}_{\mathrm{Cc}}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Electronic Signature | $\mathrm{V}_{\text {IL }}$ | VIL | $V_{\text {ID }}$ | $\mathrm{V}_{\mathrm{Cc}}$ | Codes |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 0.5 \mathrm{~V}$

Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 8Dh |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $-\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |

Note that Output Hi-Z is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: 1. Sampled only, not $100 \%$ tested.

Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C},-40$ to $105^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{VPP}=\mathrm{V}_{C C}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l LI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\begin{aligned} \bar{E} & =V_{I L}, \bar{G}=V_{I L}, \\ \text { IOUT } & =0 \mathrm{~mA}, f=5 \mathrm{MHz} \end{aligned}$ |  | 30 | mA |
| Icc1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{1 H}$ |  | 1 | mA |
| ICC2 | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| IPP | Program Current | $V_{P P}=V_{C C}$ |  | 100 | $\mu \mathrm{A}$ |
| $V_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}{ }^{(2)}$ | Input High Voltage |  | 2 | $V_{c c}+1$ | V |
| Vol | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage TTL | $\mathrm{l}_{\mathrm{OH}}=-1 \mathrm{~mA}$ | 3.6 |  | V |
|  | Output High Voltage CMOS | $\mathrm{IOH}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\text {cc }}-0.7 \mathrm{~V}$ |  | V |

Notes: 1. $V_{c c}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P P}$.
2. Maximum DC voltage on Output is $\mathrm{V}_{\mathrm{Cc}}+0.5 \mathrm{~V}$.

Table 7A. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C},-40$ to $105^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M27C256B |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -70 |  | -80 |  | -90 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| $\mathrm{t}_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 70 |  | 80 |  | 90 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 70 |  | 80 |  | 90 | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 35 |  | 40 |  | 40 | ns |
| $\mathrm{t}_{\mathrm{EHQZ}}{ }^{\text {(2) }}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 30 | 0 | 30 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 30 | 0 | 30 | 0 | 30 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | 0 |  | ns |

Table 7B. Read Mode AC Characteristics ${ }^{(1)}$
( $T_{A}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C},-40$ to $105^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Alt | Parameter | Test Condition | M27C256B |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -10 |  | -12 |  | -15/-20/-25 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {avav }}$ | $t_{\text {Acc }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 |  | 120 |  | 150 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 |  | 120 |  | 150 | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 |  | 60 |  | 65 | ns |
| $t_{\text {EHoz }}{ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 40 | 0 | 50 | ns |
| $\mathrm{tGHaZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 40 | 0 | 50 | ns |
| $\mathrm{t}_{\mathrm{AXQX}}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P P}$.
2. Sampled only, not $100 \%$ tested.

Figure 5. Read Mode AC Waveforms


Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current |  |  | 50 | mA |
| $\mathrm{I}_{\mathrm{PP}}$ | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage TTL | $\mathrm{IOH}=-1 \mathrm{~mA}$ | 3.6 |  | V |
| $\mathrm{~V}_{\text {ID }}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. $V_{\text {cc }}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P P}$.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {AVEL }}$ | $t_{\text {AS }}$ | Address Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tqvel | tos | Input Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvPhel | tvps | VPp High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvchel | tvas | Vcc High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| $t_{\text {ELEH }}$ | tpw | Chip Enable Program Pulse Width |  | 95 | 105 | $\mu \mathrm{s}$ |
| tehQx | $t_{\text {DH }}$ | Chip Enable High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| taxgl | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tGLQV | toe | Output Enable Low to Output Valid |  |  | 100 | ns |
| $\mathrm{t}_{\text {GHQZ }}$ | $t_{\text {DFP }}$ | Output Enable High to Output Hi-Z |  | 0 | 130 | ns |
| tGHAX | $\mathrm{t}_{\mathrm{AH}}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Note: 1. $\mathrm{V}_{\mathrm{Cc}}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.

## DEVICE OPERATION (cont’d)

$4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between Vcc and Vss for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered (and after each erasure for UV EPROM), all bits of the M27C256B are in the ' 1 '
state. Data is introduced by selectively programming ' 0 ' into the desired bit locations. Although only ' 0 ' will be programmed, both ' 1 ' and ' 0 ' can be present in the data word. The only way to change a ' 0 ' to a ' 1 ' is by die exposition to ultraviolet light (UV EPROM). The M27C256B is in the programming mode when $\mathrm{V}_{\mathrm{PP}}$ input is at 12.75 V , and E is at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. $\mathrm{V}_{\mathrm{cc}}$ is specified to be $6.25 \mathrm{~V} \pm 0.25 \mathrm{~V}$.

Figure 6. Programming and Verify Modes AC Waveforms


Figure 7. Programming Flowchart


## PRESTO II Programming Algorithm

PRESTO II Programming Algorithm allows to program the whole array with a guaranteed margin, in a typical time of less than 3 seconds. Programming with PRESTO II involves the application of a sequence of $100 \mu \mathrm{~s}$ program pulses to each byte until a correct verify occurs. During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides necessary margin to each programmed cell.

## Program Inhibit

Programming of multiple M27C256Bs in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs including $\bar{G}$ of the parallel M27C256B may be common. A TTL low level pulse applied to a M27C256B's E input, with VPP at 12.75 V , will program that M27C256B. A high level $\bar{E}$ input inhibits the other M27C256Bs from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with G at $\mathrm{V}_{\mathrm{IL}}, \bar{E}$ at $\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{PP}}$ at 12.75 V and $\mathrm{V}_{\mathrm{CC}}$ at 6.25 V .

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27C256B. To activate this mode, the programming equipment musi force 11.5 V to 12.5 V on address line A9 of the M27C256B, with $V_{c C}=$ $V_{P P}=5 \mathrm{~V}$. Two identifier bytes may then be sequenced from the device outputs by toggling address line $A 0$ from $V_{\text {IL }}$ to $\mathrm{V}_{\text {IH }}$. All other address lines must be held at $V_{\text {IL }}$ during Electronic Signature mode. Byte $0\left(\mathrm{AO}=\mathrm{V}_{\mathrm{IL}}\right)$ represents the manufacturer code and byte $1\left(\mathrm{AO}=\mathrm{V}_{\mathrm{IH}}\right)$ the device identifier code. For the SGS-THOMSON M27C256B, these two identifier bytes are given in Table 4 and can be read-out on outputs Q0 to Q7.

## ERASURE OPERATION (applies for UV EPROM)

The erasure characteristics of the M27C256B is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately $4000 \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 Árange. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27C256B in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C256B is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27C256B window to prevent unintentional erasure. The recommended erasure procedure for the M27C256B is exposure to short wave ultraviolet light which has wavelength $2537 \AA$. The integrated dose (i.e. UV intensity $x$ exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with 12000 $\mu \mathrm{W} / \mathrm{cm}^{2}$ power rating. The M27C256B should be placed within 2.5 cm ( 1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Vcc Tolerance, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

M87C257

## ADDRESS LATCHED CMOS 256K (32K x 8) UV EPROM and OTP ROM

- INTEGRATED ADDRESS LATCH
- VERY FAST ACCESS TIME: 100ns
- COMPATIBLE with HIGH SPEED MICROPROCESSORS, ZERO WAIT STATE
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 30mA
- Standby Current $100 \mu \mathrm{~A}$
- PROGRAMMING VOLTAGE: 12.75 V
- ELECTRONIC SIGNATURE for AUTOMATED PROGRAMMING
- PROGRAMMING TIMES of AROUND 3sec. (PRESTO II ALGORITHM)


## DESCRIPTION

The M87C257 is a high speed 262,144 bit UV erasable and electrically programmable memory EPROM. The M87C257 incorporates latches for all address inputs to minimize chip count, reduce cost, and simplify the design of multiplexed bus systems.
The 28 pin Window Ceramic Frit-Seal Dual-in-Line package has a transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.
For applications where the content is programmed only one time and erasure is not required, the M87C257 is offered in Plastic Leaded Chip Carrier, package.

Table 1. Signal Names

| A0 - A14 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\text { AS }} \mathrm{V}_{\text {PP }}$ | Address Strobe / Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\text {SS }}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections

| $\overline{\text { AS }} \mathrm{V}_{\text {Pp }}[1$ | $\bigcirc 28 \mathrm{~V}$ CC |
| :---: | :---: |
| A12 2 | 27 A14 |
| A7 3 | 26 A13 |
| A6 4 | 25 A8 |
| A5 5 | 24 A9 |
| A4 6 | $23 \bigcirc$ A11 |
| A3 17 | M87C257 22 L |
| A2 8 | M87C257 $21 \sim$ A10 |
| A1 9 | 20 E |
| A0 10 | 19 Q7 |
| Q 011 | 18 Q6 |
| Q1 12 | 17 Q Q |
| Q2 13 | 16 Q4 |
| $V_{\text {SS }} 14$ | 15 Q3 |
| va00929 |  |

Figure 2C. LCC Pin Connections


Warning: NC = No Connection, DU = Dont't Use.

Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | -40 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {BIAS }}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {IO }}{ }^{(2)}$ | Input or Output Voltages (except A9) | -2 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -2 to 7 | V |
| $\mathrm{~V}_{\text {A9 }}{ }^{(2)}$ | A9 Voltage | -2 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply Voltage | -2 to 14 | V |

Notes: 1. Except for the rating "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. Minimum $D C$ voltage on Input or Output is -0.5 V with possible undershoot to -2.0 V for a period less than 20 ns . Maximum DC voltage on Output is $\mathrm{Vcc}+0.5 \mathrm{~V}$ with possible overshoot to $\mathrm{V} c \mathrm{c}+2 \mathrm{~V}$ for a period less than 20 ns .

## DEVICE OPERATION

The modes of operation of the M87C257 are listed in the Operating Modes. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for VPP and 12V on A9 for Electronic Signature.

## Read Mode

The M87C257 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable $(\overline{\mathrm{G}})$ is the output control and should

## DEVICE OPERATION (cont'd)

be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable ( $\overline{\mathrm{AS}}=\mathrm{V}_{\mathrm{IH}}$ ) or latched ( $\overline{\mathrm{AS}}=\mathrm{V}_{\mathrm{IL}}$ ), the address access time (tavQv) is equal to the delay from $\bar{E}$ to output (telqv). Data is available at the output after delay of $\mathrm{t}_{\mathrm{GLQ}} \mathrm{Qv}$ from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavav-tglqv.
The M87C257 reduces the hardware interface in multiplexed address-data bus systems. The processor multiplexed bus (AD0-AD7) may be tied to the M87C257's address and data pins. No separate address latch is needed because the M87C257 latches all address inputs when $\overline{\text { AS }}$ is low.

## Standby Mode

The M87C257 has a standby mode which reduces the active current from 30 mA to $100 \mu \mathrm{~A}$ (Address Stable). The M87C257 is placed in the standby mode by applying a CMOS high signal to the E input. When in the standby mode, the outputs are in a high impedance state, independent of the $\bar{G}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple
memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.
For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is desired from a particular memory device.

## System Considerations

The power switching characteristics of Advance CMOS EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\bar{E}$. The magnitude of this transient current peaks is dependent on the capacitive and inductive loading of the device at the output. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $0.1 \mu \mathrm{~F}$ ceramic

Table 3. Operating Modes

| Mode | $\overline{\mathrm{E}}$ | $\overline{\mathbf{G}}$ | A9 | $\overline{\mathbf{A S}} \mathrm{V}_{\mathrm{PP}}$ | Q0- Q7 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Read (Latched Address) | $\mathrm{V}_{\text {IL }}$ | VIL | X | $\mathrm{V}_{\text {IL }}$ | Data Out |
| Read (Applied Address) | $\mathrm{V}_{\text {IL }}$ | VIL. | X | $\mathrm{V}_{\mathrm{IH}}$ | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\text {IH }}$ | $x$ | X | $\mathrm{Hi}-\mathrm{Z}$ |
| Program | VIL Pulse | $\mathrm{V}_{\text {IH }}$ | X | VPP | Data In |
| Verify | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\text {IL }}$ | X | VPP | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\text {IH }}$ | X | $V_{P P}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | Hi-Z |
| Electronic Signature | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | $V_{\text {ID }}$ | VIL | Codes |

Note. $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 0.5 \mathrm{~V}$

Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 80h |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |  |
| :--- | :---: | :---: |
| Input Pulse Voltages | 0.4 V to 2.4 V |  |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |  |
| Note that Output Hi-Z is defined as the point where data |  |  |
| is no longer driven. |  |  |

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 6 | pF |
| Cout | Output Capacitance | $V_{\text {OUT }}=O \mathrm{~V}$ |  | 12 | pF |

Note: 1. Sampled only, not $100 \%$ tested.

Figure 5. Read Mode AC Waveforms


Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C},-40$ to $105^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l LI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\begin{gathered} \bar{E}=V_{\mathrm{IL}}, \overline{\mathrm{G}}=V_{\mathrm{IL}}, \\ \text { IOUT }=0 \mathrm{~mA}, \mathrm{f}=5 \mathrm{MHz} \end{gathered}$ |  | 30 | mA |
| Icc1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}, \overline{\mathrm{AS}} \mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{IH}}$, Address Switching |  | 10 | mA |
|  |  | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IH }}, \overline{\mathrm{AS}} \mathrm{V}_{\text {PP }}=\mathrm{V}_{\text {IL }}$, Address Stable |  | 1 | mA |
| IcC2 | Supply Current (Standby) CMOS | $\begin{gathered} \overline{\mathrm{E}} \geq \mathrm{V} \mathrm{CC}-0.2 \mathrm{~V}, \overline{\mathrm{AS}} \mathrm{~V}_{\mathrm{PP}} \geq \mathrm{V} \mathrm{VC}-0.2 \mathrm{~V}, \\ \text { Address Switching } \end{gathered}$ |  | 6 | mA |
|  |  | $\overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}, \overline{\mathrm{AS}} \mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{SS}}$, <br> Address Stable |  | 100 | $\mu \mathrm{A}$ |
| IPP | Program Current | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}{ }^{(2)}$ | Input High Voltage |  | 2 | $V_{C c}+1$ | V |
| VOL | Output Low Voltage | $1 \mathrm{OL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage | $\mathrm{l} \mathrm{OH}=-1 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{cc}}-0.8 \mathrm{~V}$ |  | V |

Notes: 1. Vcc must be applıed sımultaneously with or before $V_{P P}$ and removed simultaneously or after VPP.
2. Maximum DC voltage on Output is $V_{c c}+0.5 \mathrm{~V}$.

Table 7. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C},-40$ to $105^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{VPP}=\mathrm{Vcc}$ )

| Symbol | Alt | Parameter | Test Condition | M87C257 |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -10 |  | -12 |  | -15 |  | -20 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| tavqu | $t_{\text {Acc }}$ | Address Valid to Output Valid | $\begin{aligned} & \overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \\ & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ |  | 100 |  | 120 |  | 150 |  | 200 | ns |
| $t_{\text {AVASL }}$ | $t_{\text {AL }}$ | Address Valid to Address Strobe Low |  | 7 |  | 7 |  | 7 |  | 15 |  | ns |
| $\mathrm{t}_{\text {ASHASL }}$ | tLL | Address Strobe High to Address Strobe Low |  | 35 |  | 35 |  | 35 |  | 50 |  | ns |
| $t_{\text {AsLAX }}$ | tLA | Address Strobe Low to Address Transition |  | 20 |  | 20 |  | 20 |  | 30 |  | ns |
| tasLgL | tloe | Address Strobe Low to Output Enable Low |  | 20 |  | 20 |  | 20 |  | 30 |  | ns |
| telov | $t_{\text {ce }}$ | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 |  | 120 |  | 150 |  | 200 | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 40 |  | 50 |  | 60 |  | 70 | ns |
| $\mathrm{t}_{\text {EHQZ }}{ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 40 | 0 | 40 | 0 | 40 | ns |
| $\mathrm{tGHaZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 40 | 0 | 40 | 0 | 40 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\begin{aligned} & \overline{\bar{E}}=V_{\mathrm{IL}}, \\ & \mathrm{G}=V_{\mathrm{IL}} \end{aligned}$ | 0 |  | 0 |  | 0 |  | 0 |  | ns |

Notes: 1. $V_{c c}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P p}$.
2 Sampled only, not $100 \%$ tested.

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $T_{A}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{P P}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{l}, \mathrm{l}$ | Input Leakage Current | $\mathrm{V}_{\text {IL }} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {IH }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current |  |  | 50 | mA |
| Ipp | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{V}_{C C}+0.5$ | V |
| Vol | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| V OH | Output High Voltage TTL | $\mathrm{l}_{\mathrm{OH}}=-1 \mathrm{~mA}$ | VCc -0.8V |  | V |
| $V$ ID | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. $V_{C C}$ must be applied simultaneously with or before $V_{\text {PP }}$ and removed simultaneously or after $V_{\text {PP. }}$.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V} P=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tavel | $t_{\text {AS }}$ | Address Valid to Chip Enable Low |  | 2 |  | $\mu s$ |
| tqVel | tos | Input Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tVPHEL | tvps | VPP High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvchel | tves | Vcc High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| teleh | tpw | Chip Enable Program Pulse Width |  | 95 | 105 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {EHOX }}$ | tDH | Chip Enable High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| toxgl | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tglov | toe | Output Enable Low to Output Valid |  |  | 100 | ns |
| tGHQz | tDFP | Output Enable High to Output Hi-Z |  | 0 | 130 | ns |
| tGHaX | $\mathrm{t}_{\mathrm{AH}}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Note: 1. $V_{c C}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.

Figure 6. Programming and Verify Modes AC Waveforms


## DEVICE OPERATION (cont'd)

capacitor be used on every device between Vcc and $V_{\text {Ss }}$. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between Vcc and Vss for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered (and after each erasure for UV EPROM), all bits of the M87C257 are in the " 1 " state. Data is introduced by selectively programming " 0 s" into the desired bit locations. Although only " $0 s$ " will be programmed, both " $1 s$ " and " $0 s$ " can be present in the data word. The only way to change a " 0 " to a " 1 " is by die exposition to ultraviolet light (UV EPROM). The M87C257 is in the programming mode when VPP input is at 12.75 V , and $\bar{E}$ is at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. $\mathrm{V}_{\mathrm{Cc}}$ is specified to be $6.25 \mathrm{~V} \pm 0.25 \mathrm{~V}$.

## PRESTO II Programming Algorithm

PRESTO II Programming Algorithm allows to program the whole array with a guaranteed margin, in a typical time of less than 3 seconds. Programming with PRESTO II involves the application of a sequence of $100 \mu \mathrm{~s}$ program pulses to each byte until a correct verify occurs. During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides necessary margin to each programmed cell.

## Program Inhibit

Programming of multiple M87C257s in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs including $\bar{G}$ of the parallel M87C257 may be common. A TTL low level pulse applied to a M87C257's E input, with VPP at 12.75 V , will program that M87C257. A high level $\bar{E}$ input inhibits the other M87C257s from being programmed.

Figure 7. Programming Flowchart


## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\bar{G}$ at $\mathrm{V}_{\mathrm{IL}}, \mathrm{E}_{\text {at }} \mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{PP}}$ at 12.75 V and $\mathrm{V}_{\mathrm{CC}}$ at 6.25 V .

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to
automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M87C257. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M87C257, with $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{PP}}$ $=5 \mathrm{~V}$. Two identifier bytes may then be sequenced from the device outputs by toggling address line AO from $\mathrm{V}_{\text {IL }}$ to $\mathrm{V}_{\text {IH. }}$. All other address lines must be held at $\mathrm{V}_{\mathrm{IL}}$ during Electronic Signature mode. Byte 0 ( $\mathrm{A} 0=\mathrm{V}_{\text {IL }}$ ) represents the manufacturer code and byte $1\left(A O=\mathrm{V}_{1 H}\right)$ the device identifier code. When $\mathrm{A} 9=\mathrm{V}_{\text {ID }}, \overline{\mathrm{AS}}$ need not be toggled to latch each identifier address. For the SGS-THOMSON M87C257, these two identifier bytes are given in Table 4 and can be read-out on outputs Q0 to Q7.

## ERASURE OPERATION (applies for UV EPROM)

The erasure characteristics of the M87C257 is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately $4000 \AA \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 Å range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M87C257 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M87C257 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M87C257 window to prevent unintentional erasure. The recommended erasure procedure for the M87C257 is exposure to short wave ultraviolet light which has wavelength $2537 \AA$ A. The integrated dose (i.e. UV intensity $x$ exposure time) for erasure should be a minimum of 15 W -sec $/ \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mu \mathrm{~W} / \mathrm{cm}^{2}$ power rating. The M87C257 should be placed within 2.5 cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Vcc Tolerance, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## CMOS 512K (64K x 8) UV EPROM and OTP ROM

- VERY FAST ACCESS TIME: 60ns
- COMPATIBLE with HIGH SPEED MICROPROCESSORS, ZERO WAIT STATE
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 30mA
- Standby Current $100 \mu \mathrm{~A}$
- PROGRAMMING VOLTAGE: 12.75 V
- ELECTRONIC SIGNATURE for AUTOMATED PROGRAMMING
- PROGRAMMING TIMES of AROUND 6sec. (PRESTO IIB ALGORITHM)


## DESCRIPTION

The M27C512 is a high speed 524,288 bit UV erasable and electrically programmable EPROM ideally suited for applications where fast turnaround and pattern experimentation are important requirements. Its is organized as 65,536 by 8 bits.
The 28 pin Window Ceramic Frit-Seal Dual-in-Line package has transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.
For applications where the content is programmed only one time and erasure is not required, the M27C512 is offered in Plastic Dual-in-Line, Plastic Thin Small Outline and Plastic Leaded Chip Carrier packages.

Table 1. Signal Names

| A0 - A15 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}} \mathrm{V}_{\mathrm{PP}}$ | Output Enable / Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{S S}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | -40 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{1 \text { O }}{ }^{(2)}$ | Input or Output Voltages (except A9) | -2 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -2 to 7 | V |
| $\mathrm{~V}_{\text {A9 }}{ }^{(2)}$ | A9 Voltage | -2 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply Voltage | -2 to 14 | V |

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. Minımum DC voltage on Input or Output is -0.5 V with possible undershoot to -2.0 V for a period less than 20 ns . Maximum DC voltage on Output is $\mathrm{V}_{\mathrm{cc}}+0.5 \mathrm{~V}$ with possible overshoot to $\mathrm{V}_{\mathrm{cc}}+2 \mathrm{~V}$ for a period less than 20 ns .

Figure 2A. DIP Pin Connections

| A15 1 | W 28] $V_{\text {CC }}$ |
| :---: | :---: |
| A12 2 | 27 A14 |
| A7 3 | $26]$ A13 |
| A6 4 | 25 A8 |
| A5 5 | $24]$ A9 |
| A4 6 | $23]$ A11 |
| A3 7 | M27C512 22 ¢ ${ }^{\text {GVPP }}$ |
| A2 8 | M21] A10 |
| A1 49 | 20 E |
| AO 10 | 19 Q7 |
| QO 11 | $18 \bigcirc$ Q6 |
| Q1 12 | 17 Q Q |
| Q2 413 | 16 Q Q |
| $V_{\text {SS }} 14$ | 15 Q3 |
| VA00762 |  |

Figure 2C. TSOP Pin Connections


Figure 2B. LCC Pin Connections


Warning: NC = No Connection, DU = Don't Use

## DEVICE OPERATION

The modes of operations of the M27C512 are listed in the Operating Modes table. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for $\bar{G} V_{P P}$ and 12 V on $A 9$ for Electronic Signature.

## Read Mode

The M27C512 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time (tavqv) is equal to the delay from $\bar{E}$ to output (telqv). Data

## DEVICE OPERATION (cont'd)

is available at the output after a delay of tgLQv from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavav-tglav.

## Standby Mode

The M27C512 has a standby mode which reduces the active current from 30 mA to $100 \mu \mathrm{~A}$ The M27C512 is placed in the standby mode by applying a CMOS high signal to the $\overline{\mathrm{E}}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\bar{G} V_{P P}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, the product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.

For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, lcc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\overline{\mathrm{E}}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $0.1 \mu \mathrm{~F} \mathrm{ce}-$ ramic capacitor be used on every device between $\mathrm{V}_{\mathrm{CC}}$ and VSs. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between $V_{c c}$ and $V_{s s}$ for every eight devices. The bulk capacitor should be located near the power supplyconnection point.The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered (and after each erasure for UV EPROM), all bits of the M27C512 are in the ' 1 ' state. Data is introduced by selectively programming ' 0 ' into the desired bit locations. Althoug'i only ' 0 ' will be programmed, both ' 1 ' and ' 0 ' can be present in the data word. The only way to change a ' 0 ' to a ' 1 ' is by die exposure to ultraviolet light (UV EPROM). The M27C512 is in the programming mode when $V_{P P}$ input is at 12.75 V and E is at

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathrm{G}} \mathrm{V}_{\mathrm{PP}}$ | A9 | Q0-Q7 |
| :--- | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{Hi}-\mathrm{Z}$ |
| Program | $\mathrm{V}_{\mathrm{IL}}$ Pulse | $\mathrm{V}_{\mathrm{PP}}$ | X | Data In |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{PP}}$ | X | $\mathrm{Hi}-\mathrm{Z}$ |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{Hi}-\mathrm{Z}$ |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{ID}}$ | Codes |

Note: $X=V_{I H}$ or $V_{I L}, V_{I D}=12 \mathrm{~V} \pm 0.5 \mathrm{~V}$

Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 3Dh |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |

Note that Output Hi-Z is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms
2.4 V

Figure 4. AC Testing Load Circuit


Table 5. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note. 1. Sampled only, not $100 \%$ tested.

Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l LI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\begin{gathered} \overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \\ \text { lout }=0 \mathrm{~mA}, \mathrm{f}=5 \mathrm{MHz} \end{gathered}$ |  | 30 | mA |
| IcC1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{1 H}$ |  | 1 | mA |
| IcC2 | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| Ipp | Program Current | $V_{P P}=V_{C C}$ |  | 10 | $\mu \mathrm{A}$ |
| $V_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}{ }^{(2)}$ | Input High Voltage |  | 2 | $V_{c c}+1$ | V |
| VOL | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage TTL | $\mathrm{IOH}=-1 \mathrm{~mA}$ | 3.6 |  | V |
|  | Output High Voltage CMOS | $\mathrm{lOH}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.7 \mathrm{~V}$ |  | V |

Notes: 1. $\mathrm{V}_{\mathrm{cc}}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$. 2. Maximum DC voltage on Output is $\mathrm{V} c \mathrm{c}+0.5 \mathrm{~V}$.

Table 7A. Read Mode AC Characteristics ${ }^{(1)}$
( $T_{A}=0$ to $70{ }^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M27C512 |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -60 |  | -70 |  | -80 |  | -90 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {avav }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 60 |  | 70 |  | 80 |  | 90 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 60 |  | 70 |  | 80 |  | 90 | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 30 |  | 35 |  | 40 |  | 40 | ns |
| $t_{\text {EHQZ }}{ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 25 | 0 | 30 | 0 | 30 | 0 | 30 | ns |
| $\mathrm{tGHaZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 25 | 0 | 30 | 0 | 30 | 0 | 30 | ns |
| $t_{\text {AXOX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | 0 |  | 0 |  | ns |

Table 7B. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M27C512 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -10 |  | -12 |  | -15/-20/-25 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| tavQV | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 100 |  | 120 |  | 150 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 |  | 120 |  | 150 | ns |
| tglav | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 40 |  | 50 |  | 60 | ns |
| $\mathrm{tEHQZ}^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 40 | 0 | 50 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tDF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 40 | 0 | 50 | ns |
| $t_{\text {AXax }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | 0 |  | ns |

Notes. 1. Vcc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {Pp }}$.
2. Sampled only, not $100 \%$ tested.

Figure 5. Read Mode AC Waveforms


Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l I | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {IH }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current |  |  | 50 | mA |
| IPP | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 50 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | V cc +0.5 | V |
| Vol | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage TTL | $\mathrm{lOH}=-1 \mathrm{~mA}$ | 3.6 |  | V |
| $V_{\text {ID }}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. Vcc must be applied sımultaneously with or before $V_{\text {PP }}$ and removed simultaneously or after $V_{\text {Pp }}$.
Table 9. MARGIN MODE AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V}$; $\mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :--- | :--- | :---: | :---: | :---: |
| $t_{\text {A9HVPH }}$ | $t_{\text {AS9 }}$ | VA9 High to VPP High |  | 2 |  | $\mu \mathrm{~s}$ |
| $t_{\text {VPHEL }}$ | $t_{\text {VPS }}$ | VPP High to Chip Enable Low |  | 2 |  | $\mu \mathrm{~s}$ |
| $t_{\text {A10HEH }}$ | $t_{\text {AS10 }}$ | VA10 High to Chip Enable High (Set) |  | 1 |  | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\text {A10LEH }}$ | $\mathrm{t}_{\text {AS10 }}$ | VA10 Low to Chip Enable High (Reset) |  | 1 |  | $\mu \mathrm{~s}$ |
| $t_{\text {EXA10x }}$ | $t_{\text {AH10 }}$ | Chip Enable Transition to VA10 Transition |  | 1 |  | $\mu \mathrm{~s}$ |
| $t_{\text {EXVPX }}$ | $t_{\text {VPH }}$ | Chip Enable Transition to VPP Transition |  | 2 |  | $\mu \mathrm{~s}$ |
| tvPXA9X | $t_{\text {AH9 }}$ | VPP Transition to VA9 Transition |  | 2 |  | $\mu \mathrm{~s}$ |

Note: 1. Vcc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {Pp. }}$.

Table 10. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {AVEL }}$ | $t_{\text {AS }}$ | Address Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovel | tDS | Input Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{S}$ |
| tvchel | tves | Vcc High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tVPHEL | toes | Vpp High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvPLVPH | tpRT | VPP Rise Time |  | 50 |  | ns |
| teleh | tpw | Chip Enable Program Pulse Width (Initial) |  | 95 | 105 | $\mu \mathrm{s}$ |
| tehax | tDH | Chip Enable High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| tehvpx | toen | Chip Enable High to VPP Transition |  | 2 |  | $\mu \mathrm{S}$ |
| tvplel. | tvR | VPP Low to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| telqv | tov | Chip Enable Low to Output Valid |  |  | 1 | $\mu \mathrm{s}$ |
| tehaz $^{(2)}$ | tDFP | Chip Enable High to Output Hi-Z |  | 0 | 130 | ns |
| tehax | $t_{\text {AH }}$ | Chip Enable High to Address Transition |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P P}$.
2. Sampled only, not $100 \%$ tested.

Figure 6. MARGIN MODE AC Waveforms


Note: A8 High level $=5 \mathrm{~V} ; \mathrm{A} 9 \mathrm{H}$ Igh level $=12 \mathrm{~V}$.

Figure 7. Programming and Verify Modes AC Waveforms


VA00737

Figure 8. Programming Flowchart


## DEVICE OPERATION (cont'd)

TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are $T \mathrm{~L} . \mathrm{V}_{\mathrm{CC}}$ is specified to be $6.25 \mathrm{~V} \pm 0.25 \mathrm{~V}$.

The M27C512 can use PRESTO IIB Programming Algorithm that drastically reduces the programming time (typically less than 6 seconds). Nevertheless to achieve compatibility with all programming equipments, PRESTO Programming Algorithm can be used as well.

## PRESTO IIB Programming Algorithm

PRESTO IIB Programming Algorithm allows the whole array to be programmed with a guaranteed margin, in a typical time of less than 7 seconds. This can be achieved with SGS-THOMSON M27C512 due to several design innovations described in the M27C512 datasheet to improve programming efficiency and to provide adequate margin for reliability. Before starting the program-
ming the internal MARGIN MODE circuit is set in order to guarantee that each cell is programmed with enough margin. Then a sequence of $100 \mu \mathrm{~s}$ program pulses are applied to each byte until a correct verify occurs. No overprogram pulses are applied since the verify in MARGIN MODE provides the necessary margin.

## Program Inhibit

Programming of multiple M27C512s in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs including $\overline{\mathrm{G}} \mathrm{V}_{\mathrm{PP}}$ of the parallel M27C512 may be common. A TTL low level pulse applied to a M27C512's E input, with VPP at 12.75 V , will program that M27C512. A high level $\bar{E}$ input inhibits the other M27C512s from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\bar{G}$ at $\mathrm{V}_{\text {IL }}$. Data should be verified with telov after the falling edge of $\bar{E}$.

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27C512. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27C512. Two identifier bytes may then be sequenced from the device outputs by toggling address line $A 0$ from $\mathrm{V}_{\mathrm{IL}}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at $V_{\text {IL }}$ during Electronic Signature mode.
Byte $0\left(A 0=V_{\text {IL }}\right)$ represents the manufacturer code and byte $1\left(\mathrm{AO}=\mathrm{V}_{\mathrm{HH}}\right)$ the device identifier code. For the SGS-THOMSON M27C512, these two identifier bytes are given in Table 4 and can be read-out on outputs Q0 to Q7.

## ERASURE OPERATION (applies for UV EPROM)

The erasure characteristics of the M27C512 is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately $4000 \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 Å range.

Research shows that constant exposure to room level fluorescent lighting could erase a typical M27C512 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C512 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27C512 window to prevent unintentional erasure. The recommended erasure procedure for the M27C512 is exposure to
short wave ultraviolet light which has wavelength $2537 \AA \AA$. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mu \mathrm{~W} / \mathrm{cm}^{2}$ power rating. The M27C512 should be placed within 2.5 cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Vcc Tolerance, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## LOW VOLTAGE CMOS 512K (64K x 8) OTP ROM

- LOW VOLTAGE READ OPERATION
- V Cc Range: 3 V to 5.5 V ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ )
- Vcc Range: 3.2V to 5.5 V ( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ )
- ACCESS TIME: 120, 150 and 200ns
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 10mA
- Standby Current 10 1 A
- PROGRAMMING VOLTAGE: 12.75 V
- PROGRAMMING TIMES of AROUND 6sec. (PRESTO IIB ALGORITHM)
- M27V512 is PROGRAMMABLE as M27C512 with IDENTICAL SIGNATURE


## DESCRIPTION

The M27V512 is a low voltage, low power 512 K One Time Programmable ROM ideally suited for applications where fast turn-around and pattern experimentation are important requirements. Its is organized as 524,288 by 8 bits.
The M27V512 operates in the read mode with a supply voltage as low as 3 V ( 3.2 V between -40 to $85^{\circ} \mathrm{C}$ ). The decrease in operating power allows either a reduction of the size of the battery or an increase in the time between battery recharges. The M27V512 can also be operated as a standard 512 EPROM (similar to M27C512) with a 5 V power supply.
For equipment requiring a surface monted, low profile package, theM27V512 is offered in Plastic Leaded Chip Carrier and Plastic Thin Small Outline packages.

Table 1. Signal Names

| A0-A15 | Address Inputs |
| :--- | :--- |
| Q0-Q7 | Data Outputs |
| $\bar{E}$ | Chip Enable |
| $\bar{G} V_{P P}$ | Output Enable / Program Supply |
| VCC | Supply Voltage |
| VSS | Ground |



Figure 1. Logic Diagram


Figure 2A. LCC Pin Connections


Warning: NC = No Connection, DU = Don't Use.

Figure 2B. TSOP Pin Connections


Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | -40 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Blas | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10^{(2)}}{ }^{(2}$ | Input or Output Voltages (except A9) | -2 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -2 to 7 | V |
| $\mathrm{~V}_{\mathrm{Ag}}{ }^{(2)}$ | A9 Voltage | -2 to 13.5 | V |
| $\mathrm{~V}_{\mathrm{PP}}$ | Program Supply Voltage | -2 to 14 | V |

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. Minimum $D C$ voltage on Input or Output is -0.5 V with possible undershoot to -2.0 V for a period less than $20 n \mathrm{n}$. Maximum DC voltage on Output is $\mathrm{V} \mathrm{Cc}+0.5 \mathrm{~V}$ with possible overshoot to $\mathrm{V} c \mathrm{c}+2 \mathrm{~V}$ for a period less than 20 ns.

## DEVICE OPERATION

The modes of operations of the M27V512 are listed in the Operating Modes table. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for $\bar{G} V_{P P}$ and 12 V on A9 for Electronic Signature.

## Read Mode

The M27V512 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should be used to gate data to the output pins, inde-

## DEVICE OPERATION (Cont'd)

pendent of device selection. Assuming that the addresses are stable, the address access time ( $\mathrm{t}_{\mathrm{AVQV}}$ ) is equal to the delay from $\bar{E}$ to output (teLQv). Data is available at the output after a delay of tgLQv from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavav-tglQv.

## Standby Mode

The M27V512 has a standby mode which reduces the active current from 10 mA to $10 \mu \mathrm{~A}$ with low voltage operation $\mathrm{V}_{\mathrm{cc}} \leq 3.2 \mathrm{~V}$ ( 30 mA to $100 \mu \mathrm{~A}$ with a supply of 5.5 V ), see Read Mode DC Characteristics Table for details. The M27V512 is placed in the standby mode by applying a CMOS high signal to the E input. When in the standby mode, the outputs are in a high impedance state, independent of the $\bar{G} V_{P P}$ input.

## Two Line Output Control

Because OTP ROMs are often used in larger memory arrays, the product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.
For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary
device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS OTP ROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\bar{E}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $0.1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between Vcc and Vss. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between Vcc and Vss for every eight devices. The bulk capacitor should be located near the power supplyconnection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

Table 3. Operating Modes

| Mode | $\overline{\mathrm{E}}$ | $\overline{\mathrm{G}} \mathrm{V}_{\mathrm{PP}}$ | A9 | Q0-Q7 |
| :--- | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | X |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | Xi |
| Program Out |  |  |  |  |
| Program Inhibit | $\mathrm{V}_{\mathrm{IL}}$ Pulse | $\mathrm{V}_{\mathrm{FP}}$ | X |  |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{PP}}$ | X | Xata In |
| Electronic Signature | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{Hi}-\mathrm{Z}$ |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 0.5 \mathrm{~V}$

Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 3Dh |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OuT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: 1. Sampled only, not $100 \%$ tested.
Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )
( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=3.2 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{l} / \mathrm{I}$ | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\begin{aligned} \overline{\mathrm{E}}= & V_{\mathrm{IL}}, \bar{G}=V_{\mathrm{IL}}, \text { lout }=0 \mathrm{~mA}, \\ & f=5 \mathrm{MHz}, V_{\mathrm{CC}} \leq 3.2 \mathrm{~V} \end{aligned}$ |  | 10 | mA |
|  |  | $\begin{aligned} & \bar{E}= V_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{LL}}, \text { lout }=0 \mathrm{~mA}, \\ & \mathrm{f}=5 \mathrm{MHz}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ |  | 30 | mA |
| Icc1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
| ICC2 | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{c c}-0.2 \mathrm{~V}, \mathrm{~V}_{c c} \leq 3.2 \mathrm{~V}$ |  | 10 | $\mu \mathrm{A}$ |
|  |  | $\overline{\mathrm{E}}>\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}, \mathrm{~V}_{c \mathrm{C}}=5.5 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| IPP | Program Current | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}{ }^{(2)}$ | Input High Voltage |  | 2 | $V_{C C}+1$ | V |
| Vol | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage TTL | $1 \mathrm{OH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  | Output High Voltage CMOS | $\mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{CC}}-0.7 \mathrm{~V}$ |  | V |

Notes: 1. $V_{c c}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {PP }}$.
2. Maximum DC voltage on Output is $\mathrm{V}_{\mathrm{cc}}+0.5 \mathrm{~V}$.

Table 7. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )
( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{C C}=3.2 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M27V512 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -120 |  | -150 |  | -200 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| tavav | tacc | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 120 |  | 150 |  | 200 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{LL}}$ |  | 120 |  | 150 |  | 200 | ns |
| tglov | toe | Output Enable Low to Output Valid | $\bar{E}=V_{\text {IL }}$ |  | 65 |  | 70 |  | 80 | ns |
| tehaz ${ }^{(2)}$ | $\mathrm{t}_{\mathrm{DF}}$ | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 | 60 | 0 | 60 | 0 | 60 | ns |
| $\mathrm{tahaz}^{(2)}$ | $\mathrm{t}_{\mathrm{DF}}$ | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 60 | 0 | 60 | 0 | 60 | ns |
| $t$ taxax | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | 0 |  | ns |

Notes: 1. $\mathrm{V}_{\mathrm{CC}}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.
2. Sampled only, not $100 \%$ tested.

Figure 5. Read Mode AC Waveforms


Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current |  |  | 50 | mA |
| $\mathrm{I}_{\mathrm{PP}}$ | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage TTL | $\mathrm{IOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $\mathrm{~V}_{\mathrm{ID}}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Table 9. MARGIN MODE AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {AghVPH }}$ | $t_{\text {AS9 }}$ | VA9 High to VPp High |  | 2 |  | $\mu \mathrm{s}$ |
| tvphel | tvps | Vpp High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| $t_{\text {A10HEH }}$ | $t_{\text {AS10 }}$ | VA10 High to Chip Enable High (Set) |  | 1 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {A10LEH }}$ | $\mathrm{t}_{\text {AS10 }}$ | VA10 Low to Chip Enable High (Reset) |  | 1 |  | $\mu \mathrm{s}$ |
| texa10x | $\mathrm{t}_{\text {AH10 }}$ | Chip Enable Transition to VA10 Transition |  | 1 |  | $\mu \mathrm{s}$ |
| texvpx | tvPH | Chip Enable Transition to VPP Transition |  | 2 |  | $\mu \mathrm{s}$ |
| tvpXAgx | $\mathrm{t}_{\text {AH9 }}$ | Vpp Transition to VA9 Transition |  | 2 |  | $\mu \mathrm{s}$ |

Table 10. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {AVEL }}$ | $t_{\text {AS }}$ | Address Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovel | $t_{\text {DS }}$ | Input Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvehel | tves | Vcc High to Chip Enable Low |  | 0 |  | $\mu \mathrm{s}$ |
| tvphel | toes | Vpp High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tVPLVPH | tprT | Vpp Rise Time |  | 50 |  | ns |
| telen | tpw | Chip Enable Program Pulse Width (Initial) |  | 95 | 105 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {EHQx }}$ | $t_{\text {DH }}$ | Chip Enable High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| $t_{\text {EHVPX }}$ | toen | Chip Enable High to VPP Transition |  | 2 |  | $\mu \mathrm{s}$ |
| tvplel | tvr | VPp Low to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| telqv | tbv | Chip Enable Low to Output Valid |  |  | 1 | $\mu \mathrm{s}$ |
| $t_{\text {EHQz }}{ }^{(2)}$ | tDFP | Chip Enable High to Output Hi-Z |  | 0 | 130 | ns |
| tehax | $t_{\text {AH }}$ | Chip Enable High to Address Transition |  | 0 |  | ns |

Notes: 1. VCC must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P P}$.
2. Sampled only, not $100 \%$ tested.

Figure 6. MARGIN MODE AC Waveforms


Note: A8 High level $=5 \mathrm{~V}$; A9 High level $=12 \mathrm{~V}$.

Figure 7. Programming and Verify Modes AC Waveforms


Figure 8. Programming Flowchart


## Programming

The M27V512 has been designed to be fully compatible with the M27C512. As a result the M27V512 can be programmed as the M27C512 on the same programmers applying 12.75 V on VPP and 6.25 V on Vcc. The M27V512 has the same electronic signature and uses the same PRESTO IIB algorithm.

When delivered, all bits of the M27V512 are in the " 1 " state. Data is introduced by selectively programming "Os" into the desired bit locations. Although only " 0 s" will be programmed, both " 1 s " and "Os" can be present in the data word. The M27V512 is in the programming mode when VPP input is at 12.75 V and E is at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. Vcc is specified to be $6.25 \mathrm{~V} \pm 0.25 \mathrm{~V}$.
The M27V512 uses the PRESTO IIB Programming Algorithm that drastically reduces the programming time (typically less than 6 seconds). Nevertheless to achieve compatibility with all programming equipments, PRESTO Programming Algorithm can be used as well.

## PRESTO IIB Programming Algorithm

PRESTO IIB Programming Algorithm allows the whole array to be programmed with a guaranteed margin. in around 6 seconds. This can be achieved with SGS-THOMSON M27V512 due to several design innovations to improve programming efficiency and to provide adequate margin for reliability. Before starting the programming the internal MARGIN MODE circuit is set in order to guarantee that each cell is programmed with enough margin. Then a sequence of $100 \mu \mathrm{~s}$ program pulses are applied to each byte until a correct verify occurs. No overprogram pulses are applied since the verify in MARGIN MODE provides the necessary margin.

## Program Inhibit

Programming of multiple M27V512s in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs including $\bar{G} V_{P P}$ of the parallel M27V512 may be common. A TTL low level pulse applied to a M27V512's Einput, with VPP at 12.75 V , will program that M27V512. A high level $\bar{E}$ input inhibits the other M27V512s from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\bar{G}$ at $V_{I L}$. Data should be verified with telqv after the falling edge of $\bar{E}$.

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27V512. To activate this mode, the programming equipment must apply a Supply Voltage Vcc of 5 V and force 11.5 V to 12.5 V on address line A9 of the M27V512.
Two identifier bytes may then be sequenced from the device outputs by toggling address line AO from $\mathrm{V}_{\mathrm{IL}}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at $V_{\text {IL }}$ during Electronic Signature mode. Byte 0 ( $\mathrm{A} 0=\mathrm{V}_{\text {IL }}$ ) represents the manufacturer code and byte $1\left(A 0=V_{I H}\right)$ the device identifier code. For the SGS-THOMSON M27V512, these two identifier bytes are given in Table 4 and can be read-out on outputs Q0 to Q7.

Note that the M27V512 and the M27C512 have the same identifier bytes.

## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Package, Temperature Range, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shorfform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## CMOS 1 Megabit (128K x 8) UV EPROM and OTP ROM

- VERY FAST ACCESS TIME: 60ns
- COMPATIBLE with HIGH SPEED MICROPROCESSORS, ZERO WAIT STATE
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 30 mA
- Standby Current 100 A A
- PROGRAMMING VOLTAGE: 12.75 V
- ELECTRONIC SIGNATURE for AUTOMATED PROGRAMMING
- PROGRAMMING TIMES of AROUND 12 sec . (PRESTO II ALGORITHM)


## DESCRIPTION

The M27C1001 is a high speed 1 Megabit UV erasable and electrically programmable memory EPROM ideally suited for microprocessor systems requiring large programs. It is organized as 131,072 by 8 bits.
The 32 pin Window Ceramic Frit-Seal Dual-in-Line and Leadless Chip Carrier packages have transparent lids which allow the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure. For applications where the content is programmed only one time and erasure is not required, the M27C1001 is offered in both Plastic Dual-in-Line, Plastic Leaded Chip Carrier and Plastic Thin Small Outline packages.

Table 1. Signal Names

| A0 - A16 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\bar{G}$ | Output Enable |
| $\overline{\mathrm{P}}$ | Program |
| $\mathrm{V}_{P P}$ | Program Supply |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Warning: NC = No Connection.
Figure 2C. TSOP Pin Connections


Note: This is advance information on a new product now in development Details are subject to change without notice.

## DEVICE OPERATION

The modes of operation of the M27C1001 are listed in the Operating Modes table. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for VPP and 12V on A9 for Electronic Signature.

Figure 2B. LCC Pin Connections


Warning: NC = No Connection.

## Read Mode

The M27C1001 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable $(\overline{\mathrm{G}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time (tavQV) is equal to the delay from $\bar{E}$ to output (telqv). Data is available at the output after a delay of tglqv from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavqv-tglqv.

## Standby Mode

The M27C1001 has a standby mode which reduces the active current from 30 mA to $100 \mu \mathrm{~A}$. The M27C1001 is placed in the standby mode by applying a CMOS high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{\mathrm{G}}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows :
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.

Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | -40 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {BIAS }}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}{ }^{(2)}$ | Input or Output Voltages (except A 9$)$ | -2 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -2 to 7 | V |
| $\mathrm{~V}_{\mathrm{A9}}{ }^{(2)}$ | A9 Voltage | -2 to 13.5 | V |
| $\mathrm{~V}_{\mathrm{PP}}$ | Program Supply Voltage | -2 to 14 | V |

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. Minimum DC voltage on Input or Output is -0.5 V with possible undershoot to -2.0 V for a period less than $20 n$. Maximum DC voltage on Output is $\mathrm{V}_{\mathrm{cc}}+0.5 \mathrm{~V}$ with possible overshoot to $\mathrm{V}_{\mathrm{cc}}+2 \mathrm{~V}$ for a period less than 20 ns .

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathrm{G}}$ | $\overline{\mathbf{P}}$ | A9 | $\mathrm{V}_{\mathrm{PP}}$ | Q0-Q7 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | X | $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{SS}}$ | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{SS}}$ | Hi-Z |
| Program | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ Pulse | X | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{PP}}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Codes |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 0.5 \mathrm{~V}$

Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 05 h |

## DEVICE OPERATION (cont'd)

For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\bar{E}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output.

## AC MEASUREMENT CONDITIONS

Input Rise and Fall Times
Input Pulse Voltages
Input and Output Timing Ref. Voltages
$\leq 20 \mathrm{~ns}$
0.4 to 2.4 V
0.8 to 2.0 V

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: 1. Sampled only, not $100 \%$ tested.

Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $T_{A}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l, | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {cc }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| lo | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\begin{aligned} \bar{E} & =V_{\mathrm{LL},} \bar{G}=V_{\mathrm{VL}} \\ \text { lout } & =0 \mathrm{~mA}, \mathrm{f}=5 \mathrm{MHz} \end{aligned}$ |  | 30 | mA |
| lcci | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
| IcCO | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{\text {cc }}-0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| Ipp | Program Current | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}{ }^{(2)}$ | Input High Voltage |  | 2 | $\mathrm{V}_{\mathrm{cc}}+1$ | V |
| V OL | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| Vor | Output High Voltage TTL | $\mathrm{IOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  | Output High Voltage CMOS | l он $=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.7 \mathrm{~V}$ |  | V |

Note: 1. $V_{c c}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneousiy or after $V_{P P}$.
2. Maximum DC voltage on Output is $\mathrm{V}_{\mathrm{cc}}+05 \mathrm{~V}$.

Table 7A. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M27C1001 |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -60 |  | -70 |  | -80 |  | -90 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| tavav | $t_{\text {ACC }}$ | Address Valıd to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 60 |  | 70 |  | 80 |  | 90 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 60 |  | 70 |  | 80 |  | 90 | ns |
| tglqv | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 35 |  | 35 |  | 40 |  | 45 | ns |
| $\mathrm{t}_{\mathrm{EHQZ}}{ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 30 | 0 | 30 | 0 | 30 | ns |
| $\mathrm{tGHaZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 30 | 0 | 30 | 0 | 30 | ns |
| $t_{\text {Axax }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | 0 |  | 0 |  | ns |

Table 7B. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | Mi27C1001 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -10 |  | -12 |  | -15/-20/-25 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 |  | 120 |  | 150 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 |  | 120 |  | 150 | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 |  | 60 |  | 65 | ns |
| $\mathrm{t}_{\text {EHQz }}{ }^{\text {(2) }}$ | $t_{\text {dF }}$ | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 40 | 0 | 50 | ns |
| $\mathrm{t}_{\mathrm{GHQZ}}{ }^{(2)}$ | tDF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 30 | 0 | 40 | 0 | 50 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | 0 |  | nS |

Notes: 1. $V_{\text {Cc }}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {PP. }}$
2. Sampled only, not $100 \%$ tested.

Figure 5. Read Mode AC Waveforms


Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{ILI}^{\text {LI }}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current |  |  | 50 | mA |
| $\mathrm{I}_{\mathrm{PP}}$ | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage TTL | $\mathrm{IOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $\mathrm{~V}_{\mathrm{ID}}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. $V_{c c}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P P}$.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {AVPL }}$ | $t_{\text {AS }}$ | Address Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovPL | tos | Input Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvPHPL | tvps | VPP High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvCHPL | tves | Vcc High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| telpl | tces | Chip Enable Low to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tplph | tpw | Program Pulse Width |  | 95 | 105 | $\mu \mathrm{S}$ |
| $t_{\text {PHox }}$ | $t_{\text {DH }}$ | Program High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| toxgl | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tglov | toe | Output Enable Low to Output Valid |  |  | 100 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tbFP | Output Enable High to Output Hi-Z |  | 0 | 130 | ns |
| $t_{\text {GHAX }}$ | $t_{\text {AH }}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before VPP and removed simultaneously or after VPp.
2. Sampled only, not $100 \%$ tested.

Figure 6. Programming and Verify Modes AC Waveforms


## DEVICE OPERATION (cont'd)

The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $0.1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between Vcc and Vss. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between VCc and VSS for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered (and after each erasure for UV EPROM), all bits of the M27C1001 are in the ' 1 ' state. Data is introduced by selectively programming ' 0 ' into the desired bit locations. Although only ' 0 ' will be programmed, both ' 1 ' and ' 0 ' can be present in the data word. The only way to change a ' 0 ' to a ' 1 ' is by die exposition to ultraviolet light (UV EPROM). The M27C1001 is in the programming mode when $\mathrm{V}_{\mathrm{pp}}$ input is at 12.75 V , and E and $\overline{\mathrm{P}}$ are at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. $\mathrm{V}_{\mathrm{Cc}}$ is specified to be $6.25 \mathrm{~V} \pm 0.25 \mathrm{~V}$.

SGS-THOMSON

Figure 7. Programming Flowchart


## PRESTO II Programming Algorithm

PRESTO II Programming Algorithm allows the whole array to be programmed, with a guaranteed margin, in around 12 seconds. Programming with PRESTO II involves in applying a sequence of $100 \mu$ s program pulses to each byte until a correct verify occurs. During programming and verify operation, a MARGIN NODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides necessary margin to each programmed cell.

## Program Inhibit

Programming of multiple M27C1001s in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs including $\bar{G}$ of the parallel M27C1001 may be common. A TTL low level pulse applied to a M27C1001's E input, with $\bar{P}$ low and VPP at 12.75 V , will program that M27C1001. A high level $\bar{E}$ input inhibits the other M27C1001s from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with E and $\bar{G}$ at $V_{\mathrm{IL}}, \overline{\mathrm{P}}$ at $\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{PP}}$ at 12.75 V and $\mathrm{V}_{\mathrm{CC}}$ at 6.25 V .

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27C1001. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27C1001, with $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$. Two identifier bytes may then be sequenced from the device outputs by toggling address line A 0 from $\mathrm{V}_{\mathrm{IL}}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at VIL during Electronic Signature mode.

Byte $0\left(A 0=V_{\text {IL }}\right)$ represents the manufacturer code and byte $1\left(\mathrm{AO}=\mathrm{V}_{\text {IH }}\right)$ the device identifier code. For the SGS-THOMSON M27C1001, these two identifier bytes are given in Table 4 and can be read-out on outputs Q0 to Q7.

## ERASURE OPERATION (applies to UV EPROM)

The erasure characteristics of the M27C1001 is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately $4000 \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 $\AA$ range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27C1001 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C1001 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27C1001 window to prevent unintentional erasure. The recommended erasure procedure for the M27C1001 is exposure to short wave ultraviolet light which has a wavelength of $2537 \AA$. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of 15 W -sec/ $\mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mathrm{uW} / \mathrm{cm}^{2}$ power rating. The M27C1001 should be placed within 2.5 cm ( 1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Vcc Tolerance, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## LOW VOLTAGE CMOS <br> 1 Megabit (128K x 8) UV EPROM and OTP ROM

## - LOW VOLTAGE READ OPERATION

- Vcc Range: 3 V to 5.5 V ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ )
- Vcc Range: 3.2V to 5.5 V ( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ )
- ACCESS TIME: 120, 150 and 200ns
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 15mA
- Standby Current $20 \mu \mathrm{~A}$
- SMALL PACKAGES for SURFACE MOUNTING:
- Ceramic: LCCC32W, ultra-thin 2.8mm (max) height
- Plastic: PLCC32 and TSOP32
- PROGRAMMING VOLTAGE: 12.75 V
- PROGRAMMING TIMES of AROUND 12 sec . (PRESTO II ALGORITHM)
- M27V101 is PROGRAMMABLE as M27C1001 with IDENTICAL SIGNATURE


## DESCRIPTION

The M27V101 is a low voltage, low power 1 Megabit electrically programmable memory (EPROM), ideally suited for handheld and portable microprocessor systems requiring large programs. It is organized as 131,072 by 8 bits.
The M27V101 operates in the read mode with a supply voltage as low as 3 V ( 3.2 V between -40 to $85^{\circ} \mathrm{C}$ ). The decrease in operating power allows

Table 1. Signal Names

| A0 - A16 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{P}}$ | Program |
| $\mathrm{V}_{P P}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. LCC Pin Connections


Warning: NC = No Connection.

Figure 2B. TSOP Pin Connections


Note: This is advance information on a new product now in development. Details are subject to change without notice.

Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | -40 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {BIAS }}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}{ }^{(2)}$ | Input or Output Voltages (except A9) | -2 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -2 to 7 | V |
| $\mathrm{~V}_{\mathrm{A9}}{ }^{(2)}$ | A9 Voltage | -2 to 13.5 | V |
| $\mathrm{~V}_{\mathrm{PP}}$ | Program Supply Voltage | -2 to 14 | V |

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. Minimum DC voltage on Input or Output is -0.5 V with possible undershoot to -2.0 V for a penod less than 20 ns . Maximum DC voltage on Output is $\mathrm{V}_{\mathrm{cc}}+0.5 \mathrm{~V}$ with possible overshoot to $\mathrm{V} c \mathrm{c}+2 \mathrm{~V}$ for a period less than 20 ns .

## DESCRIPTION (cont'd)

either a reduction of the size of the battery or an increase in the time between battery recharges. The M27V101 can also be operated as a standard 1 Megabit EPROM (similar to M27C1001) with a 5 V power supply.
The 32 pin Window, Leadless Chip Carrier package has a transparent lid which allows the user to
expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure. For applications where the content is programmed only one time and erasure is not required, the M27V101 is offered in both Plastic Leaded Chip Carrier and Plastic Thin Small Outline packages.

## DEVICE OPERATION

The modes of operation of the M27V101 are listed in the Operating Modes table. A single power supply is required in the read mode. All inputs are TTL levels except for VPP and 12 V on A9 for Electronic Signature.

## Read Mode

The M27V101 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable $(\overline{\mathrm{G}})$ is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time ( $\mathrm{t}_{\mathrm{Avqv}}$ ) is equal to the delay from $\overline{\mathrm{E}}$ to output (telqv). Data is available at the output after a delay of t GLQv from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavav-tglqv.

## Standby Mode

The M27V101 has a standby mode which reduces the active current from 15 mA to $20 \mu \mathrm{~A}$ with low voltage operation $\mathrm{V}_{\mathrm{cc}} \leq 3.2 \mathrm{~V}$ ( 30 mA to $100 \mu \mathrm{~A}$ with a supply of 5.5 V ), see Read Mode DC Characteristics Table for details. The M27V101 is placed in the standby mode by applying a CMOS high signal
to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{\mathrm{G}}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows :
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.
For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer:

Table 3. Operating Modes

| Mode | $\bar{E}$ | $\overline{\mathbf{G}}$ | $\overline{\mathbf{P}}$ | A9 | Vpp | Q0-Q7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | VIL | VIL | $X$ | X | $V_{\text {cc }}$ or $\mathrm{V}_{\text {SS }}$ | Data Out |
| Output Disable | VIL | $\mathrm{V}_{\text {IH }}$ | X | X | $V_{\text {cc }}$ or $V_{\text {SS }}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Program | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | VIL Pulse | X | $V_{\text {PP }}$ | Data In |
| Verify | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | VPP | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | VPP | $\mathrm{Hi}-\mathrm{Z}$ |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{Cc}}$ or $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Electronic Signature | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{H}}$ | $\mathrm{V}_{\text {ID }}$ | V cc | Codes |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{I D}=12 \mathrm{~V} \pm 0.5 \mathrm{~V}$

Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 05 h |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| Cout $^{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: 1. Sampled only, not $100 \%$ tested.
Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $T_{A}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V}_{C C}=3 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )
( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{C C}=3.2 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ILI | Input Leakage Current | $\mathrm{O} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\begin{aligned} \bar{E}= & V_{\mathrm{IL}}, \overline{\mathrm{G}}=V_{\mathrm{IL}}, \text { lout }=0 \mathrm{~mA}, \\ & f=5 \mathrm{MHz}, V_{\mathrm{CC}} \leq 3.2 \mathrm{~V} \end{aligned}$ |  | 15 | mA |
|  |  | $\begin{gathered} \overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \text { lout }=0 \mathrm{~mA}, \\ \mathrm{f}=5 \mathrm{MHz}, V_{\mathrm{CC}}=5.5 \mathrm{~V} \end{gathered}$ |  | 30 | mA |
| Icc1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
| Icc2 | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{cc}} \leq 3.2 \mathrm{~V}$ |  | 20 | $\mu \mathrm{A}$ |
|  |  | $\overline{\mathrm{E}}>\mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{cc}}=5.5 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| IPP | Program Current | $V_{P P}=V_{C C}$ |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}{ }^{(2)}$ | Input High Voltage |  | 2 | $\mathrm{V} \mathrm{Cc}+1$ | V |
| VoL | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage TTL | $\mathrm{lOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  | Output High Voltage CMOS | $\mathrm{lOH}=-100 \mu \mathrm{~A}$ | $V_{c c}-0.7 \mathrm{~V}$ |  | V |

Note: 1. Vcc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {Pp }}$.
2. Maxımum DC voltage on Output is $\mathrm{V}_{\mathrm{cc}}+0.5 \mathrm{~V}$.

Table 7. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V}_{C C}=3 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )
( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=3.2 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V} C \mathrm{C}$ )

| Symbol | Alt | Parameter | Test Condition | M27V101 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -120 |  | -150 |  | -200 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| tavav | $\mathrm{t}_{\text {Acc }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 120 |  | 150 |  | 200 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 120 |  | 150 |  | 200 | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 80 |  | 85 |  | 90 | ns |
| $\mathrm{t}_{\text {EHOZ }}{ }^{(2)}$ | $\mathrm{t}_{\mathrm{DF}}$ | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 70 | 0 | 70 | 0 | 80 | ns |
| tghaz $^{(2)}$ | $\mathrm{t}_{\mathrm{DF}}$ | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 70 | 0 | 70 | 0 | 80 | ns |
| $t_{\text {Axax }}$ | toн | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after VPp.
2. Sampled only, not $100 \%$ tested.

Figure 5. Read Mode AC Waveforms
QO-Q7

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current |  |  | 50 | mA |
| IPP | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{HH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage TTL | $\mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $\mathrm{~V}_{\mathrm{ID}}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. VCc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {PP }}$.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{C}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {AVPL }}$ | $t_{\text {AS }}$ | Address Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovPL | tos | Input Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvPHPL | tvps | Vpp High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvCHPL | tves | Vcc High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| telpl | tces | Chip Enable Low to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tPLPH | $t_{\text {pw }}$ | Program Pulse Width |  | 95 | 105 | $\mu \mathrm{s}$ |
| tPhox | $t_{\text {d }}$ | Program High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| toxgl | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{S}$ |
| tglov | toe | Output Enable Low to Output Valid |  |  | 100 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | t ${ }_{\text {DFP }}$ | Output Enable High to Output Hi-Z |  | 0 | 130 | ns |
| $t_{\text {GHAX }}$ | $\mathrm{t}_{\mathrm{AH}}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes: 1. $V_{c c}$ must be applied simultaneously with or before $V_{\text {PP }}$ and removed simultaneously or after Vpp.
2. Sampled only, not $100 \%$ tested.

Figure 6. Programming and Verify Modes AC Waveforms


## DEVICE OPERATION (cont'd)

the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\overline{\mathrm{E}}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output.
The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $0.1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between VCc and VSs. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between $V_{C C}$ and $V_{S S}$ for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

The M27V101 has been designed to be fully compatible with the M27C1001. As a result the M27V101 can be programmed as the M27C1001 on the same programmers applying 12.75 V on VPP and 6.25 V on Vcc. The M27V101 has the same electronic signature and uses the same PRESTO II algorithm .
When delivered (and after each erasure for UV EPROM), all bits of the M27V101 are in the "1" state. Data is introduced by selectively programming "Os" into the desired bit locations. Although only " $0 s$ " will be programmed, both "1s" and "0s" can be present in the data word. The only way to change a "0" to a "1" is by die exposure to ultraviolet light (UV EPROM). The M27V101 is in the programming mode when $V_{P P}$ input is at 12.75 V , and $\bar{E}$ and $\overline{\mathrm{P}}$ are at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. Vcc is specified to be $6.25 \mathrm{~V} \pm 0.25 \mathrm{~V}$.

Figure 7. Programming Flowchart


## PRESTO II Programming Algorithm

PRESTO II Programming Algorithm allows the whole array to be programmed, with a guaranteed margin, in around 12 seconds. Programming with PRESTO II involves in applying a sequence of $100 \mu$ s program pulses to each byte until a correct verify occurs. During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides necessary margin to each programmed cell.

## Program Inhibit

Programming of multiple M27V101s in parallel with different data is also easily accomplished. Except for $\overline{\mathrm{E}}$, all like inputs including $\overline{\mathrm{G}}$ of the parallel M27V101 may be common. ATTL low level pulse applied to a M27V101's E input, with $\overline{\mathrm{P}}$ low and VPP at 12.75 V , will program that M27V101. A high level E input inhibits the other M27V101s from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with E and $\overline{\mathrm{G}}$ at $\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{P}}$ at $\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{PP}}$ at 12.75 V and $\mathrm{V}_{\mathrm{CC}}$ at 6.25 V .

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27V101. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27V101, with VPP = VCc $=5 \mathrm{~V}$. Two identifier bytes may then be sequenced from the device outputs by toggling address line AO from $\mathrm{V}_{\text {IL }}$ to $\mathrm{V}_{\text {IH. }}$. All other address lines must be held at $\mathrm{V}_{\mathrm{IL}}$ during Electronic Signature mode.
Byte $0\left(A 0=V_{\text {IL }}\right)$ represents the manufacturer code and byte $1\left(\mathrm{AO}=\mathrm{V}_{\mathrm{IH}}\right)$ the device identifier code. For the SGS-THOMSON M27V101, these two identifier bytes are given in Table 4 and can be read-out on outputs Q0 to Q7. Note that the M27V101 and M27C1001 have the same identifier bytes .

## ERASURE OPERATION (applies to UV EPROM)

The erasure characteristics of the M27V101 is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately $4000 \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 $\AA$ range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27V101 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27V101 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27V101 window to prevent unintentional erasure. The recommended erasure procedure for the M27V101 is exposure to short wave ultraviolet light which has a wavelength of $2537 \AA$. The integrated dose (i.e. UV intensity $x$ exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mathrm{uW} / \mathrm{cm}^{2}$ power rating. The M27V101 should be placed within 2.5 cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Package, Temperature Range, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.


M27C1024

## CMOS 1Megabit (64K x16) UV EPROM and OTP ROM

- FAST ACCESS TIME: 70ns
- COMPATIBLE with HIGH SPEED MICROPROCESSORS, ZERO WAIT STATE
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 35mA
- Standby Current 100 1 A
- PROGRAMMING VOLTAGE: 12.75 V
- ELECTRONIC SIGNATURE for AUTOMATED PROGRAMMING
- PROGRAMMING TIME of AROUND 6 sec. (PRESTO II ALGORITHM)


## DESCRIPTION

The M27C1024 is a 1 Megabit UV erasable and electrically programmable read only memory (EPROM). It is organized as 65,536 words by 16 bits.
The 40 pin Ceramic Frit Seal Window package has a transparent lid whide allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.
For application where the content is programmed only one time and erasure is not required, the M27C1024 is offered in a Plastic Leaded Chip Carrier package.

Table 1. Signal Names

| A0 - A15 | Address Inputs |
| :--- | :--- |
| Q0 - Q15 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{P}}$ | Program |
| $\mathrm{V}_{\mathrm{PP}}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Warning: NC = No Connection.

Figure 2B. LCC Pin Connections


Warning: NC = No Connection.

Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | -40 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}{ }^{(2)}$ | Input or Output Voltages (except A9) | -2 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -2 to 7 | V |
| $\mathrm{~V}_{\mathrm{Ag}}{ }^{(2)}$ | A9 Voltage | -2 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply Voltage | -2 to 14 | V |

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied Exposure to Absolute Maxımum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. Minimum DC voltage on Input or Output is -0.5 V with possible undershoot to -2.0 V for a period less than 20 ns . Maximum DC voltage on Output is $\mathrm{V} c \mathrm{c}+0.5 \mathrm{~V}$ with possible overshoot to $\mathrm{V} \mathrm{Cc}+2 \mathrm{~V}$ for a period less than 20 ns.

## DEVICE OPERATION

The modes of operations of the M27C1024 are listed in the Operating Modes table. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for Vpp and 12V on A9 for Electronic Signature.

## Read Mode

The M27C1024 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}})$ is the power control and should be used for device selection.

Output Enable $(\overline{\mathrm{G}})$ is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time ( $t_{\text {AVQV }}$ ) is equal to the delay from $\bar{E}$ to output (tELQv). Data is available at the output after a delay of toe from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavov-tglqv.

## Standby Mode

The M27C1024 has a standby mode which reduces the active current from 35 mA to $100 \mu \mathrm{~A}$.

## DEVICE OPERATION (cont'd)

The M27C1024 is placed in the standby mode by applying a TTL high signal to the E input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{\mathrm{G}}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.
For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer : the standby current level, the active current level, and transient current peaks that are produced by
the falling and rising edges of $\bar{E}$. The magnitude of transient current peaks is dependent on the capacitive and inductive loading of the device at the output. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $0.1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between VCc and Vss. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between Vcc and Vss for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered (and after each erasure for UV EPROM), all bits of the M27C1024 are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only " $0 s$ " will be programmed, both "1s" and "0s" can be present in the data word. The only way to change a " 0 " to a "1" is by die exposure to ultraviolet light (UV EPROM). The M27C1024 is in the programming mode when VPP input is at 12.75 V , and E and $\overrightarrow{\mathrm{P}}$ are at TTL-low. The data to be programmed is applied, 16 bits in parallel, to the data output pins. The levels required for the address and data inputs are TTL. Vcc is specified to be $6.25 \mathrm{~V} \pm 0.25 \mathrm{~V}$.

Table 3. Operating Modes

| Mode | $\overline{\mathrm{E}}$ | $\overline{\mathbf{G}}$ | $\overline{\mathbf{P}}$ | A9 | VPP | Q0-Q15 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\text {IL }}$ | VIL | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\text {cc }}$ or $\mathrm{V}_{\text {SS }}$ | Data Output |
| Output Disable | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IH }}$ | $X$ | X | $\mathrm{V}_{\text {CC }}$ or $\mathrm{V}_{\text {SS }}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Program | $\mathrm{V}_{\mathrm{IL}}$ | X | VIL Pulse | X | VPP | Data Input |
| Verify | $\mathrm{V}_{\text {IL }}$ | VIL | $\mathrm{V}_{\mathrm{IH}}$ | X | $V_{P P}$ | Data Output |
| Program Inhibit | $\mathrm{V}_{1}$ | X | X | X | VPP | $\mathrm{Hi}-\mathrm{Z}$ |
| Standby | $\mathrm{V}_{\text {IH }}$ | X | X | X | $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\text {SS }}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Electronic Signature | $\mathrm{V}_{\text {IL }}$ | VIL | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\text {ID }}$ | $\mathrm{V}_{\mathrm{Cc}}$ | Codes |

Note: $X=V_{I H}$ or $V_{I L}, V_{I D}=12 \mathrm{~V} \pm 0.5 \mathrm{~V}$
Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 h |
| Device Code | $\mathrm{V}_{\mathrm{HH}}$ | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 8Ch |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: 1. Sampled only, not $100 \%$ tested.

Figure 5. Read Mode AC Waveforms


Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{CC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l L | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{VCC}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| lo | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\begin{aligned} \overline{\mathrm{E}} & =\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \\ \text { IOUT } & =0 \mathrm{~mA}, \mathrm{f}=5 \mathrm{MHz} \end{aligned}$ |  | 35 | mA |
| ICC1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
| ICC2 | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{C C}-0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| lpp | Program Current | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 100 | $\mu \mathrm{A}$ |
| VIL | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}{ }^{(2)}$ | Input High Voltage |  | 2 | $\mathrm{V} C \mathrm{C}+1$ | V |
| VOL | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage TTL | $\mathrm{l}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  | Output High Voltage CMOS | $\mathrm{IOH}^{\prime}=-100 \mu \mathrm{~A}$ | . $\mathrm{V}_{\mathrm{cc}}-0.7 \mathrm{~V}$ |  | V |

Notes: 1. Vcc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously with or after $V_{p p}$
2. Maximum DC voltage on Output is Vcc +0.5 V .

Table 7A. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{VPP}=\mathrm{VCC}$ )

| Symbol | Alt | Parameter | Test Condition | M27C1024 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -80 |  | -90 |  | -10 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| tavQv | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 80 |  | 90 |  | 100 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 80 |  | 90 |  | 100 | ns |
| tGLQV | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 40 |  | 45 |  | 50 | ns |
| $t_{\text {EHQZ }}{ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 | 30 | 0 | 30 | 0 | 30 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tDF | Output Enable High to Output Hi-Z | $\mathrm{E}=\mathrm{V}_{\text {IL }}$ | 0 | 30 | 0 | 30 | 0 | 30 | ns |
| $\mathrm{t}_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | 0 |  | ns |

Table 7B. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{VCC}$ )

| Symbol | Alt | Parameter | Test Condition | M27C1024 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -12 |  | -15 |  | -20/-25 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| tavQV | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 120 |  | 150 |  | 200 | ns |
| telov | $t_{\text {ce }}$ | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 120 |  | 150 |  | 200 | ns |
| tglav | toe | Output Enable Low to Output Valid | $\mathrm{E}=\mathrm{V}_{\text {IL }}$ |  | 60 |  | 60 |  | 70 | ns |
| $t_{E H Q Z}{ }^{(2)}$ | tDF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 40 | 0 | 50 | 0 | 60 | ns |
| $\mathrm{tGHaz}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 40 | 0 | 50 | 0 | 60 | ns |
| $\mathrm{t}_{\mathrm{AXQX}}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously with or after $\mathrm{V}_{\mathrm{PP}}$
2. Sampled only, not $100 \%$ tested.

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l L | Input Leakage Current | $0 \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {IH }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| lcc | Supply Current |  |  | 50 | mA |
| IPP | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $V_{C C}+0.5$ | V |
| VOL | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| V OH | Output High Voltage TTL | $1 \mathrm{OH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $V_{\text {ID }}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. VCc must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed sımultaneously with or after $\mathrm{V}_{\mathrm{PP}}$.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {AVPL }}$ | $t_{\text {AS }}$ | Address Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovPL | tDS | Input Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tVPHPL | tvps | Vpp High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvChPL | tves | Vcc High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| telpl | tces | Chip Enable Low to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tplph | tpw | Program Pulse Width |  | 95 | 105 | $\mu \mathrm{s}$ |
| $t_{\text {PHQX }}$ | $t_{\text {DH }}$ | Program High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| tQXGL | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tglqv | toe | Output Enable Low to Output Valid |  |  | 100 | ns |
| $\mathrm{t}_{\mathrm{GHQZ}}{ }^{(2)}$ | tDFP | Output Enable High to Output Hi-Z |  | 0 | 130 | ns |
| $t_{\text {GHAX }}$ | $t_{\text {AH }}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before $V_{\text {Pp }}$ and removed simultaneously with or after $V_{\text {Pp }}$.
2. Sampled only, not $100 \%$ tested.

Figure 6. Programming and Verify Modes AC Waveforms


Figure 7. Programming Flowchart


## PRESTO II Programming Algorithm

PRESTO II Programming Algorithm allows programming of the whole array with a guaranteed margin, in a typical time of less than 6 seconds. Programming with PRESTO II consists of applying a sequence of $100 \mu$ s program pulses to each word until a correct verify occurs. During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides necessary margin to each programmed cell.

## Program Inhibit

Programming of multiple M27C1024s in parallel with different data is also easily accomplished. Except for $\overline{\mathrm{E}}$, all like inputs including $\overline{\mathrm{G}}$ of the parallel M27C1024 may be common. A TTL low level pulse applied to a M27C1024's E input, with $\overline{\mathrm{P}}$ low and VPP at 12.75 V , will program that M27C1024. A high level $\bar{E}$ input inhibits the other M27C1024s from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\bar{E}$ and $\overline{\mathrm{G}}$ at $\mathrm{V}_{\mathrm{L}}, \overline{\mathrm{P}}$ at $\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{PP}}$ at 12.75 V and $\mathrm{V}_{\mathrm{CC}}$ at 6.25 V .

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. this mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27C1024. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27C1024 with VPP = $V_{C C}=5 \mathrm{~V}$. Two identifier bytes may then be sequenced from the device outputs by toggling address line $A 0$ from $V_{\text {IL }}$ to $V_{\text {IH }}$. All other address lines must be held at $V_{I L}$ during Electronic Signature mode. Byte $0\left(\mathrm{AO}=\mathrm{V}_{\mathrm{IL}}\right)$ represents the manufacturer code and byte $1\left(\mathrm{~A} 0=\mathrm{V}_{\mathrm{IH}}\right)$ the device identifier code. For the SGS-THOMSON M27C1024, these two iden-tifier bytes are given in Table 4 and can be read-out on outputs Q0 to Q7.

## ERASURE OPERATION (applies to UV EPROM)

The erasure characteristics of the M27C1024 is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately $4000 \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 $\AA$ range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27C1024 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C1024 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27C1024 window to prevent unintentional erasure. The recommended erasure procedure for the M27C1024 is exposure to short wave ultraviolet light which has wavelength $2537 \AA$. The integrated dose (i.e. UV intensity $x$ exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mu \mathrm{~W} / \mathrm{cm}^{2}$ power rating. The M27C1024 should be placed within 2.5 cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Vcc Tolerance, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

M27C2001

## CMOS 2 Megabit (256K x 8) UV EPROM and OTP ROM

- VERY FAST ACCESS TIME: 80ns
- COMPATIBLE with HIGH SPEED MICROPROCESSORS, ZERO WAIT STATE
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 30mA
- Standby Current 100 A
: PROGRAMMING VOLTAGE: 12.75 V
- ELECTRONIC SIGNATURE for AUTOMATED PROGRAMMING
- PROGRAMMING TIMES of AROUND 24sec. (PRESTO II ALGORITHM)


## DESCRIPTION

The M27C2001 is a high speed 2 Megabit UV erasable and programmable memory (EPROM) ideally suited for microprocessor systems requiring large programs. It is organised as 262,144 by 8 bits.
The 32 pin Window Ceramic Frit-Seal Dual-in-Line and Leadless Chip Carrier packages have transparent lids which allow the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.

For applications where the content is programmed only one time and erasure is not required, the M27C2001 is offered in both Plastic Leaded Chip Carrier and Plastic Thin Small Outline packages.

Table 1. Signal Names

| $A 0-A 17$ | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{P}}$ | Program |
| $\mathrm{V}_{\mathrm{PP}}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2C. TSOP Pin Connections


Note: This is advance information on a new product now in development. Details are subject to change without notice.

## DEVICE OPERATION

The modes of operations of the M27C2001 are listed in the Operating Modes table. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for $\mathrm{V}_{\mathrm{pp}}$ and 12 V on A 9 for Electronic Signature.

Figure 2B. LCC Pin Connections


## Read Mode

The M27C2001 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable $(\overline{\mathrm{G}})$ is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time (tavqV) is equal to the delay from $\overline{\mathrm{E}}$ to output (telov). Data is available at the output after a delay of tglQv from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavav-tglav.

## Standby Mode

The M27C2001 has a standby mode which reduces the active current from 30 mA to $100 \mu \mathrm{~A}$. The M27C2001 is placed in the standby mode by applying a CMOS high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{\mathrm{G}}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.

Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | -40 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $T_{B I A S}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $T_{S T G}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}{ }^{(2)}$ | Input or Output Voltages (except A 9$)$ | -2 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -2 to 7 | V |
| $\mathrm{~V}_{\mathrm{Ag}}{ }^{(2)}$ | A9 Voltage | -2 to 13.5 | V |
| $\mathrm{~V}_{P P}$ | Program Supply Voltage | -2 to 14 | V |

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Ratıng conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. Minimum DC voltage on Input or Output is -0.5 V with possible undershoot to -2.0 V for a period less than 20 ns . Maximum DC voltage on Output is $\mathrm{Vcc}+0.5 \mathrm{~V}$ with possible overshoot to $\mathrm{Vcc}+2 \mathrm{~V}$ for a period less than 20 ns.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathrm{G}}$ | $\overline{\mathbf{P}}$ | $\mathrm{A9}$ | $\mathrm{~V}_{\mathrm{PP}}$ | Q0 - Q7 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | X | $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{SS}}$ | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{SS}}$ | Hi-Z |
| Program | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ Pulse | X | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{PP}}$ | Hi-Z |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{SS}}$ | Hi-Z |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Codes |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 0.5 \mathrm{~V}$

## Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 61 h |

For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\bar{E}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=\mathrm{OV}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: 1. Sampled only, not $100 \%$ tested.

Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70{ }^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l, | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| lo | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {cc }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\begin{aligned} \bar{E} & =V_{\mathrm{LL},}, \bar{G}=V_{\mathrm{LL}}, \\ \text { lout } & =0 \mathrm{~mA}, \mathrm{f}=5 \mathrm{MHz} \end{aligned}$ |  | 30 | mA |
| $\mathrm{lcC1}_{1}$ | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
| lcc 2 | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{\mathrm{Cc}}-0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| Ipp | Program Current | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}{ }^{(2)}$ | Input High Voltage |  | 2 | $\mathrm{V}_{\mathrm{Cc}}+1$ | V |
| V OL | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| V OH | Output High Voltage TTL | $\mathrm{loH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  | Output High Voltage CMOS | $\mathrm{loh}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.7 \mathrm{~V}$ |  | V |

Notes: 1. Vcc must be applied simultaneously with or before VPP and removed simultaneously or after VPp.
2. Maximum DC voltage on Output is $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$.

Table 7A. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Alt | Parameter | Test Condition | M27C2001 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -80 |  | -10 |  | -12 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 80 |  | 100 |  | 120 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 80 |  | 100 |  | 120 | ns |
| tglqv | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 40 |  | 50 |  | 50 | ns |
| $t_{\text {EHQZ }}{ }^{(2)}$ | tDF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 30 | 0 | 40 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 30 | 0 | 40 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | 0 |  | ns |

Table 7B. Read Mode AC Characteristics ${ }^{(1)}$
( $T_{A}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Alt | Parameter | Test Condition | M27C2001 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -15 |  | -20 |  | -25 |  |  |
|  |  |  |  | Min | Miax | Min | Max | Min | Max |  |
| tavQv | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 |  | 250 | ns |
| telov | $\mathrm{t}_{\text {CE }}$ | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 150 |  | 200 |  | 250 | ns |
| tglqv | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 60 |  | 70 |  | 100 | ns |
| $\mathrm{t}_{\text {EHQZ }}{ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 50 | 0 | 60 | 0 | 60 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 50 | 0 | 60 | 0 | 60 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | 0 |  | ns |

Notes: 1. $\mathrm{V}_{\mathrm{cc}}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.
2. Sampled only, not $100 \%$ tested.

Figure 5. Read Mode AC Waveforms


VA00719

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $0 \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current |  |  | 50 | mA |
| $\mathrm{I}_{\mathrm{PP}}$ | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage $T \mathrm{TL}$ | $\mathrm{IOH}_{\mathrm{O}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $\mathrm{~V}_{\mathrm{ID}}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. $V_{c c}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {AVPL }}$ | $t_{\text {AS }}$ | Address Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovPL | $t_{\text {DS }}$ | Input Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tVPHPL | tvps | V PP High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvCHPL | tves | $V_{\text {cc }}$ High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| telpl | tces | Chip Enable Low to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tPLPH | tpw | Program Pulse Width |  | 95 | 105 | $\mu \mathrm{s}$ |
| $t_{\text {PHQx }}$ | $t_{\text {DH }}$ | Program High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| taxgl | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tglav | toe | Output Enable Low to Output Valid |  |  | 100 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tDFP | Output Enable High to Output $\mathrm{Hi}-\mathrm{Z}$ |  | 0 | 130 | ns |
| tghax | $t_{\text {AH }}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes: 1. Vcc must be applied sımultaneously with or before VPP and removed simultaneously or after VPp.
2. Sampled only, not $100 \%$ tested.

Figure 6. Programming and Verify Modes AC Waveforms


## DEVICE OPERATION (cont'd)

The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $0.1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between Vcc and $V_{\text {Ss }}$. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between $\mathrm{V}_{\mathrm{cc}}$ and $\mathrm{V}_{\mathrm{ss}}$ for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered (and after each erasure for UV EPROM), all bits of the M27C2001 are in the "1" state. Data is introduced by selectively programming "Os" into the desired bit locations. Although only "Os" will be programmed, both "1s" and "Os" can be present in the data word. The only way to change a " 0 " to a "1" is by die exposition to ultraviolet light (UV EPROM). The M27C2001 is in the programming mode when $V_{P P}$ input is at 12.75 V , and $\bar{E}$ and $\vec{P}$ are at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. $V_{C C}$ is specified to be 6.25 V $\pm 0.25 \mathrm{~V}$.

Figure 7. Programming Flowchart


## PRESTO II Programming Algorithm

PRESTO II Programming Algorithm allows the whole array to be programmed with a guaranteed margin, in a typical time of less than 24 seconds. Programming with PRESTO II consists of applying a sequence of $100 \mu$ s program pulses to each byte until a correct verify occurs. During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides the necessary margin to each programmed cell.

## Program Inhibit

Programming of multiple M27C2001s in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs including $\bar{G}$ of the parallel M27C2001 may be common. A TTL low level pulse applied to a M27C2001's $\bar{E}$ input, with $\bar{P}$ low and VPP at 12.75 V , will program that M27C2001. A high level $\bar{E}$ input inhibits the other M27C2001s from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with E and $\bar{G}$ at $V_{I L}, \bar{P}$ at $V_{I H}, V_{P P}$ at 12.75 V and $\mathrm{V}_{\mathrm{CC}}$ at 6.25 V .

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. this mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27C2001. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27C2001 with $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$. Two identifier bytes may then be sequenced from the device outputs by toggling address line A 0 from $\mathrm{V}_{\mathrm{IL}}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at $\mathrm{V}_{\mathrm{IL}}$ during Electronic Signature mode. Byte $0\left(\mathrm{AO}=\mathrm{V}_{\mathrm{IL}}\right)$ represents the manufacturer code and byte $1\left(\mathrm{AO}=\mathrm{V}_{\mathrm{IH}}\right)$ the device identifier code. For the SGS-THOMSON M27C2001, these two identifier bytes are given in Table 4 and can be read-out on outputs Q0 to Q7.

## ERASURE OPERATION (applies to UV EPROM)

The erasure characteristics of the M27C2001 are such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately $4000 \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 $\AA$ range. Data shows that constant exposure to room level fluorescent lighting could erase a typical M27C2001 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C2001 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27C2001 window to prevent unintentional erasure. The recommended erasure procedure for the M27C2001 is exposure to short wave ultraviolet light which has wavelength of $2537 \AA$. The integrated dose (i.e. UV intensity $x$ exposure time) for erasure should be a minimum of 15 W -sec/ $/ \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mu \mathrm{~W} / \mathrm{cm}^{2}$ power rating. The M27C2001 should be placed within 2.5 cm ( 1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Vcc Tolerance, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## LOW VOLTAGE CMOS <br> 2 Megabit ( $256 \mathrm{~K} \times 8$ ) UV EPROM and OTP ROM

- LOW VOLTAGE READ OPERATION
- $\mathrm{V}_{\mathrm{cc}}$ Range: 3 V to 5.5 V ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ )
- Vcc Range: 3.2V to 5.5 V ( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ )
- ACCESS TIME: 200 and 250ns
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 15mA
- Standby Current 20 2 A
- SMALL PACKAGES for SURFACE MOUNTING:
- Ceramic: LCCC32W, ultra-thin 2.8mm (max) height
- Plastic: PLCC32 and TSOP32
. PROGRAMMING VOLTAGE: 12.75 V
- PROGRAMMING TIMES of AROUND 24sec. (PRESTO II ALGORITHM)
- M27V201 is PROGRAMMABLE as M27C2001 with IDENTICAL SIGNATURE


## DESCRIPTION

The M27V201 is a low voltage, low power 2 Megabit electrically programmable memory (EPROM), ideally suited for handheld and portable microprocessor systems requiring large programs. It is organized as 262,144 by 8 bits.
The M27V201 operates in the read mode with a supply voltage as low as 3 V (3.2V between -40 to $85^{\circ} \mathrm{C}$ ). The decrease in operating power allows either a reduction of the size of the battery or an increase in the time between battery recharges.

Table 1. Signal Names

| A0-A17 | Address Inputs |
| :--- | :--- |
| Q0-Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{P}}$ | Program |
| $\mathrm{V}_{\mathrm{PP}}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. LCC Pin Connections


Figure 2B. TSOP Pin Connections


Note: This is advance information on a new product now in development Details are subject to change without notice.

Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | -40 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{BIAS}}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{STG}}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {IO }}{ }^{(2)}$ | Input or Output Voltages (except A9) | -2 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -2 to 7 | V |
| $\mathrm{~V}_{\mathrm{Ag}}{ }^{(2)}$ | A9 Voltage | -2 to 13.5 | V |
| $\mathrm{~V}_{\mathrm{PP}}$ | Program Supply Voltage | -2 to 14 | V |

Notes: 1. Except for the rating "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratıngs" may cause permanent damage to the device These are stress ratings only and operation of the device at these or any other conditions above those indıcated in the Operatıng sections of this specification is not implıed Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. Minımum DC voltage on Input or Output is -0.5 V with possible undershoot to -2.0 V for a period less than 20 ns. Maximum DC voltage on Output is $V_{c c}+0.5 \mathrm{~V}$ with possible overshoot to $V_{c c}+2 \mathrm{~V}$ for a period less than 20 ns.

## DESCRIPTION (cont'd)

The M27V201 can also be operated as a standard 2 Megabit EPROM (similar to M27C2001) with a 5 V power supply .
The 32 pin Window, Leadless Chip Carrier package has a transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit
pattern. A new pattern can then be written to the device by following the programming procedure. For applications where the content is programmed only one time and erasure is not required, the M27V201 is offered in both Plastic Leaded Chip Carrier and Plastic thin Small Outline packages.

## DEVICE OPERATION

The modes of operation of the M27V201 are listed in the Operating Modes table. A single power supply is required in the read mode. All inputs are TTL levels except for VPP and 12V on A9 for Electronic Signature.

## Read Mode

The M27V201 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( E ) is the power control and should be used for device selection. Output Enable $(\overline{\mathrm{G}})$ is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time (tavov) is equal to the delay from $\bar{E}$ to output (telqv). Data is available at the output after a delay of tgLQv from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavav-tglav.

## Standby Mode

The M27V201 has a standby mode which reduces the active current from 15 mA to $20 \mu \mathrm{~A}$ with low voltage operation $\mathrm{V}_{c c} \leq 3.2 \mathrm{~V}$ ( 30 mA to $100 \mu \mathrm{~A}$ with a supply of 5.5 V ), see Read Mode DC Characteristics Table for details. The M27V201 is placed in the standby mode by applying a CMOS high signal
to the $\overline{\mathrm{E}}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{\mathrm{G}}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows :
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.
For the most efficient use of these two control lines, $\overline{\mathrm{E}}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer:

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathrm{G}}$ | $\overline{\mathbf{P}}$ | A9 | $\mathrm{V}_{\mathrm{PP}}$ | Q0-Q7 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | X | $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{SS}}$ | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{SS}}$ | Hi-Z |
| Program | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ Pulse | X | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{PP}}$ | Hi-Z |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{SS}}$ | Hi-Z |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Codes |

Note: $X=V_{I H}$ or $V_{I L}, V_{I D}=12 \mathrm{~V} \pm 0.5 \mathrm{~V}$

Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 61 h |

## AC MEASUREMENT CONDITIONS

Input Rise and Fall Times $\leq 20 \mathrm{~ns}$

Input Pulse Voltages
0.4 to 2.4 V

Input and Output Timing Ref. Voltages
0.8 to 2.0 V

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance ${ }^{(1)}\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 6 | pF |
| Cout | Output Capacitance | $V_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: 1. Sampled only, not $100 \%$ tested.
Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V}_{C C}=3 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )
( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{C C}=3.2 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ILI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\begin{aligned} \bar{E}= & V_{\mathrm{IL}}, \overline{\mathrm{G}}=V_{\mathrm{IL}}, \text { lout }=0 \mathrm{~mA}, \\ & f=5 \mathrm{MHz}, V_{\mathrm{CC}} \leq 3.2 \mathrm{~V} \end{aligned}$ |  | 15 | mA |
|  |  | $\begin{gathered} \overline{\mathrm{E}}=V_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{LL}}, \text { lout }=0 \mathrm{~mA}, \\ \mathrm{f}=5 \mathrm{MHz}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{gathered}$ |  | 30 | mA |
| Icc1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
| ICC2 | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{c c}-0.2 \mathrm{~V}, \mathrm{~V}_{c c} \leq 3.2 \mathrm{~V}$ |  | 20 | $\mu \mathrm{A}$ |
|  |  | $\overline{\mathrm{E}}>\mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{cc}}=5.5 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| IPP | Program Current | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}{ }^{(2)}$ | Input High Voltage |  | 2 | $V_{C c}+1$ | V |
| VOL | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage TTL | $\mathrm{l}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  | Output High Voltage CMOS | $\mathrm{lOH}^{\prime}=-100 \mu \mathrm{~A}$ | V cc -0.7 V |  | V |

Notes: 1. Vcc must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.
2. Maxımum DC voltage on Output is $\mathrm{V} c \mathrm{c}+0.5 \mathrm{~V}$.

Table 7. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V}_{C C}=3 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )
( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=3.2 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Alt | Parameter | Test Condition | M27V201 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -200 |  | -250 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| $t_{\text {avav }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 200 |  | 250 | ns |
| telav | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 200 |  | 250 | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 100 |  | 120 | ns |
| tEHQZ ${ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 80 | 0 | 80 | ns |
| tGHQZ ${ }^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 80 | 0 | 80 | ns |
| $t_{\text {AXQx }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before VPP and removed simultaneously or after VPp.
2. Sampled only, not $100 \%$ tested.

Figure 5. Read Mode AC Waveforms


Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{ILI}^{\text {LI }}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| ICC | Supply Current |  |  | 50 | mA |
| IPP | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage $T \mathrm{TL}$ | $\mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $\mathrm{~V}_{\mathrm{ID}}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. Vcc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P P}$.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {AVPL }}$ | $t_{\text {AS }}$ | Address Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovpL | tos | Input Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvpHPL | tvps | $V_{\text {PP }}$ High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvCHPL | tvcs | $V_{\text {cc }}$ High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| telpl | tces | Chip Enable Low to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tPLPH | tpw | Program Pulse Width |  | 95 | 105 | $\mu \mathrm{s}$ |
| tPhax | toh | Program High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| taxal | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tglov | toe | Output Enable Low to Output Valid |  |  | 100 | ns |
| $\mathrm{t}_{\text {GHQz }}{ }^{(2)}$ | tdFP | Output Enable High to Output Hi-Z |  | 0 | 130 | ns |
| tghax | $\mathrm{t}_{\mathrm{AH}}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after VPP.
2 Sampled only, not $100 \%$ tested.

Figure 6. Programming and Verify Modes AC Waveforms


## DEVICE OPERATION (cont'd)

the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\bar{E}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output.
The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $0.1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between Vcc and Vss. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between VCc and Vss for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

The M27V201 has been designed to be fully compatible with the M27C2001. As a result the M27V201 can be programmed as the M27C2001 on the same programmers applying 12.75 V on VPP and 6.25 V on Vcc. The M27V201 has the same electronic signature and uses the same PRESTO II algorithm .
When delivered (and after each erasure for UV EPROM), all bits of the M27V201 are in the "1" state. Data is introduced by selectively programming "Os" into the desired bit locations. Although only " Os " will be programmed, both "1s" and "0s" can be present in the data word. The only way to change a " 0 " to a " 1 " is by die exposure to ultraviolet light (UV EPROM). The M27V201 is in the programming mode when $V_{P P}$ input is at 12.75 V , and $\overline{\mathrm{E}}$ and $\overline{\mathrm{P}}$ are at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. V cc is specified to be $6.25 \mathrm{~V} \pm 0.25 \mathrm{~V}$.

Figure 7. Programming Flowchart


## PRESTO II Programming Algorithm

PRESTO II Programming Algorithm allows the whole array to be programmed, with a guaranteed margin, in around 26 seconds. Programming with PRESTO II involves in applying a sequence of $100 \mu$ s program pulses to each byte until a correct verify occurs. During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides necessary margin to each programmed cell.

## Program Inhibit

Programming of multiple M27V201s in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs including $\vec{G}$ of the parallel M27V201 may be common. A TTL low level pulse applied to a M27V201's E input, with $\overline{\mathrm{P}}$ low and VPP at 12.75 V , will program that M27V201. A high level $\bar{E}$ input inhibits the other M27V201s from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $E$ and $\bar{G}$ at $V_{\mathrm{IL}}, \overline{\mathrm{P}}$ at $\mathrm{V}_{\mathrm{H}}, \mathrm{V}_{\mathrm{PP}}$ at 12.75 V and $\mathrm{V}_{\mathrm{CC}}$ at 6.25 V .

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27V201. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27V201, with $V_{P P}=V_{C C}$ $=5 \mathrm{~V}$. Two identifier bytes may then be sequenced from the device outputs by toggling address line AO from $\mathrm{V}_{\text {IL }}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at $\mathrm{V}_{\mathrm{IL}}$ during Electronic Signature mode.
Byte $0\left(A 0=V_{\mathrm{IL}}\right)$ represents the manufacturer code and byte $1\left(A 0=V_{I H}\right)$ the device identifier code. For the SGS-THOMSON M27V201, these two identifier bytes are given in Table 4 and can be read-out on outputs Q0 to Q7. Note that the M27V201 and M27C2001 have the same identifier bytes .

## ERASURE OPERATION (applies to UV EPROM)

The erasure characteristics of the M27V201 is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately $4000 \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 $\AA$ range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27V201 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27V201 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27V201 window to prevent unintentional erasure. The recommended erasure procedure for the M27V201 is exposure to short wave ultraviolet light which has a wavelength of $2537 \AA$. The integrated dose (i.e. UV intensity $x$ exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mathrm{uW} / \mathrm{cm}^{2}$ power rating. The M27V201 should be placed within 2.5 cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Package, Temperature Range, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

CMOS 4 Megabit (512K x 8) UV EPROM and OTP ROM

- VERY FAST ACCESS TIME: 80ns
- COMPATIBLE with HIGH SPEED MICROPROCESSORS, ZERO WAIT STATE
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 30 mA at 5 MHz
- Standby Current $100 \mu \mathrm{~A}$
- PROGRAMMING VOLTAGE: 12.75 V
- ELECTRONIC SIGNATURE for AUTOMATED PROGRAMMING
- PROGRAMMING TIMES of AROUND 48sec. (PRESTO II ALGORITHM)


## DESCRIPTION

The M27C4001 is a high speed 4 Megabit UV erasable and programmable memory (EPROM) ideally suited for microprocessor systems requiring large programs. It is organised as 524,288 by 8 bits.
The 32 pin Window Ceramic Frit-Seal Dual-in-Line and Leadless Chip Carrier packages have transparent lids which allow the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.
For applications where the content is programmed only one time and erasure is not required, the M27C4001 is offered in both Plastic Leaded Chip Carrier and Plastic Thin Small Outline packages.

Table 1. Signal Names

| A0 - A18 | Address Inputs |
| :--- | :--- |
| Q0- Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\mathrm{V}_{\mathrm{PP}}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2C. TSOP Pin Connections


Note: This is advance information on a new product now in development. Details are subject to change without notice.

## DEVICE OPERATION

The modes of operations of the M27C4001 are listed in the Operating Modes table. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for $\mathrm{V}_{\mathrm{pp}}$ and 12 V on A 9 for Electronic Signature.

Figure 2B. LCC Pin Connections


## Read Mode

The M27C4001 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time (tavqV) is equal to the delay from $\bar{E}$ to output (telov). Data is available at the output after a delay of tgLQv from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavov-tglav.

## Standby Mode

The M27C4001 has a standby mode which reduces the active current from 50 mA to $100 \mu \mathrm{~A}$. The M27C4001 is placed in the standby mode by applying a CMOS high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{\mathrm{G}}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.

Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | -40 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}{ }^{(2)}$ | Input or Output Voltages (except A9) | -2 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -2 to 7 | V |
| $\mathrm{~V}_{\mathrm{A9}}{ }^{(2)}$ | A9 Voltage | -2 to 13.5 | V |
| $\mathrm{~V}_{\mathrm{PP}}$ | Program Supply Voltage | -2 to 14 | V |

Notes: 1. Except for the rating "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratıngs" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. Minimum DC voltage on Input or Output is -0.5 V with possible undershoot to -2.0 V for a period less than 20ns. Maximum DC voltage on Output is $V_{c c}+0.5 \mathrm{~V}$ with possible overshoot to $\mathrm{V}_{c c}+2 \mathrm{~V}$ for a period less than 20 ns.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathrm{G}}$ | $\mathrm{A9}$ | $\mathrm{~V}_{\mathrm{PP}}$ | Q0- Q7 |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{SS}}$ | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{SS}}$ | Hi-Z |
| Program | $\mathrm{V}_{\mathrm{IL}}$ Pulse | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Hi-Z |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{SS}}$ | Hi-Z |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Codes |

Note: $\mathrm{X}=\mathrm{V}_{1 \mathrm{H}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{I D}=12 \mathrm{~V} \pm 0.5 \mathrm{~V}$

Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | VIL $^{\prime}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $V_{\mathrm{IH}}$ | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 41 h |

## DEVICE OPERATION (cont'd)

For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer : the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\bar{E}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, f=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: 1. Sampled only, not $100 \%$ tested.

Figure 5. Read Mode AC Waveforms


Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{VPP}=\mathrm{VCC}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l LI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\begin{aligned} \bar{E} & =V_{\mathrm{IL}}, \overline{\mathrm{G}}=V_{\mathrm{IL}}, \\ \text { IOUT } & =0 \mathrm{~mA}, \mathrm{f}=5 \mathrm{MHz} \end{aligned}$ |  | 30 | mA |
| lcc1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
| Icc2 | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| IPP | Program Current | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}{ }^{(2)}$. | Input High Voltage |  | 2 | $\mathrm{V}_{\mathrm{CC}}+1$ | V |
| V OL | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage TTL | $\mathrm{l}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  | Output High Voltage CMOS | $\mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{Cc}}-0.7 \mathrm{~V}$ |  | V |

Notes: 1. $V_{\text {cc }}$ must be applied simultaneously with or before $V_{\text {PP }}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$ 2. Maximum DC voltage on Output is $V_{C C}+0.5 \mathrm{~V}$.

Table 7A. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Alt | Parameter | Test Condition | M27C4001 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -80 |  | -10 |  | -12 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| tavav | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 80 |  | 100 |  | 120 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 80 |  | 100 |  | 120 | ns |
| tGLQV | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 40 |  | 50 |  | 60 | ns |
| tehaz $^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 30 | 0 | 40 | ns |
| $\mathrm{tGHOZ}{ }^{(2)}$ | tDF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 30 | 0 | 40 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | 0 |  | ns |

Table 7B. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M27C4001 |  |  |  | Unis |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -15 |  | -20 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| tavQv | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| tglav | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 60 |  | 70 | ns |
| $t_{E H Q Z}{ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 50 | 0 | 80 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 50 | 0 | 80 | ns |
| $t_{\text {Axax }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before $V_{\text {PP }}$ and removed simultaneously or after VPP
2. Sampled only, not $100 \%$ tested.

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25{ }^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l LI | Input Leakage Current | $0 \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current |  |  | 50 | mA |
| lpp | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 50 | mA |
| V IL | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| VoL | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage TTL | $\mathrm{lOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $V_{\text {ID }}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. $V_{C C}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}^{2}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {avel }}$ | $t_{\text {AS }}$ | Address Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tqVel | $t_{\text {DS }}$ | Input Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tVPHEL | tvps | Vpp High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvCHEL | tvcs | Vcc High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| teleh | tpw | Chip Enable Program Pulse Width |  | 95 | 105 | $\mu \mathrm{s}$ |
| $t_{\text {EHQx }}$ | $t_{\text {DH }}$ | Chip Enable High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| toxgl | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tglqv | toe | Output Enable Low to Output Valid |  |  | 100 | ns |
| tGhQz | tbfp | Output Enable High to Output $\mathrm{Hi}-\mathrm{Z}$ |  | 0 | 130 | ns |
| tghax | $t_{\text {AH }}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before $V_{\text {Pp }}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.
2. Sampled only, not $100 \%$ tested.

Figure 6. Programming and Verify Modes AC Waveforms


## DEVICE OPERATION (cont'd)

The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $0.1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between Vcc and VSs. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between $\mathrm{V}_{\mathrm{cc}}$ and $\mathrm{V}_{\mathrm{Ss}}$ for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered (and after each erasure for UV EPROM), all bits of the M27C4001 are in the "1" state. Data is introduced by selectively programming "Os" into the desired bit locations. Although only " $0 s$ s" will be programmed, both "1s" and "0s" can be present in the data word. The only way to change a " 0 " to a " 1 " is by die exposition to ultraviolet light (UV EPROM). The M27C4001 is in the programming mode when $\mathrm{V}_{\mathrm{PP}}$ input is at 12.75 V , and $E$ is at TTL-Iow. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. $\mathrm{V}_{\mathrm{cc}}$ is specified to be $6.25 \mathrm{~V} \pm 0.25 \mathrm{~V}$.

Figure 7. Programming Flowchart


## PRESTO II Programming Algorithm

PRESTO II Programming Algorithm allows the whole array to be programmed with a guaranteed margin, in a typical time of less than 52 seconds. Programming with PRESTO II consists of applying a sequence of $100 \mu$ s program pulses to each byte until a correct verify occurs. During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides the necessary margin to each programmed cell.

## Program Inhibit

Programming of multiple M27C4001s in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs including $\bar{G}$ of the parallel M27C4001 may be common. A TTL low level pulse applied to a M27C4001's E input, with $V_{P P}$ at 12.75 V , will program that M27C4001. A high level $\bar{E}$ input inhibits the other M27C4001s from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\bar{G}$ at $\mathrm{V}_{\mathrm{IL}}, \bar{E}$ at $\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{PP}}$ at 12.75 V and $\mathrm{V}_{\mathrm{CC}}$ at 6.25 V .

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. this mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27C4001. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27C4001 with $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$. Two identifier bytes may then be sequenced from the device outputs by toggling address line $A 0$ from $V_{I L}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at VIL during Electronic Signature mode. Byte $0\left(A 0=V_{\text {IL }}\right)$ represents the manufacturer code and byte $1\left(\mathrm{~A} 0=\mathrm{V}_{\mathrm{IH}}\right)$ the device identifier code. For the SGS-THOMSON M27C4001, these two identifier bytes are given in Table 4 and can be read-out on outputs Q0 to Q7.

## ERASURE OPERATION (applies to UV EPROM)

The erasure characteristics of the M27C4001 are such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately $4000 \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 Árange. Data shows that constant exposure to room level fluorescent lighting could erase a typical M27C4001 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C4001 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27C4001 window to prevent unintentional erasure. The recommended erasure procedure for the M27C4001 is exposure to short wave ultraviolet light which has wavelength of $2537 \AA$. The integrated dose (i.e. UV intensity $x$ exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mu \mathrm{~W} / \mathrm{cm}^{2}$ power rating. The M27C4001 should be placed within 2.5 cm ( 1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Vcc Tolerance, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

- LOW VOLTAGE READ OPERATION
- Vcc Range: 3 V to 5.5 V ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ )
- VCc Range: 3.2V to 5.5 V ( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ )
- ACCESS TIME: 200 and 250ns
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 15mA
- Standby Current $20 \mu \mathrm{~A}$
- SMALL PACKAGES for SURFACE MOUNTING:
- Ceramic: LCCC32W, ultra-thin 2.8mm (max) height
- Plastic: PLCC32 and TSOP32
- PROGRAMMING VOLTAGE: 12.75 V
- PROGRAMMING TIMES of AROUND 48sec. (PRESTO II ALGORITHM)
- M27V401 is PROGRAMMABLE as M27C4001 with IDENTICAL SIGNATURE


## DESCRIPTION

The M27V401 is a low voltage, low power 4 Megabit electrically programmable memory (EPROM), ideally suited for handheld and portable microprocessor systems requiring large programs. It is organized as 524,288 by 8 bits.
The M27V401 operates in the read mode with a supply voltage as low as $3 \mathrm{~V}(3.2 \mathrm{~V}$ between -40 to $85^{\circ} \mathrm{C}$ ). The decrease in operating power allows either a reduction of the size of the battery or an increase in the time between battery recharges.

Table 1. Signal Names

| A0-A18 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\bar{E}$ | Chip Enable |
| $\bar{G}$ | Output Enable |
| $V_{P P}$ | Program Supply |
| $V_{C C}$ | Supply Voltage |
| $V_{S s}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. LCC Pin Connections


Figure 2B. TSOP Pin Connections


Note: This is advance information on a new product now in development. Details are subject to change without notice.

Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | -40 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {BIAS }}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}{ }^{(2)}$ | Input or Output Voltages (except A 9$)$ | -2 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -2 to 7 | V |
| $\mathrm{~V}_{\mathrm{A9}}{ }^{(2)}$ | A9 Voltage | -2 to 13.5 | V |
| $\mathrm{~V}_{\mathrm{PP}}$ | Program Supply Voltage | -2 to 14 | V |

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. Minimum DC voltage on Input or Output is -0.5 V with possible undershoot to -2.0 V for a period less than 20 ns . Maximum DC voltage on Output is $\mathrm{V}_{\mathrm{cc}}+0.5 \mathrm{~V}$ with possible overshoot to $\mathrm{V}_{\mathrm{cc}}+2 \mathrm{~V}$ for a period less than 20ns.

## DESCRIPTION (cont'd)

The M27V401 can also be operated as a standard 4 Megabit EPROM (similar to M27C4001) with a 5 V power supply .
The 32 pin Window, Leadless Chip Carrier package has a transparent lid which allows the user to
expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure. For applications where the content is programmed only one time and erasure is not required, the M27V401 is offered in both Plastic Leaded Chip Carrier and Plastic thin Small Outline packages.

## DEVICE OPERATION

The modes of operation of the M27V401 are listed in the Operating Modes table. A single power supply is required in the read mode. All inputs are TTL levels except for VPP and 12V on A9 for Electronic Signature.

## Read Mode

The M27V401 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable $(\overline{\mathrm{G}})$ is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time (tavgV) is equal to the delay from $\bar{E}$ to output (telqV). Data is available at the output after a delay of tglQv from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavqv-tglov.

## Standby Mode

The M27V401 has a standby mode which reduces the active current from 15 mA to $20 \mu \mathrm{~A}$ with low voltage operation $\mathrm{V}_{\mathrm{cc}} \leq 3.2 \mathrm{~V}$ ( 30 mA to $100 \mu \mathrm{~A}$ with a supply of 5.5 V ), see Read Mode DC Characteristics Table for details. The M27V401 is placed in the standby mode by applying a CMOS high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\bar{G}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows :
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.

For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\bar{E}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathbf{G}}$ | A9 | $\mathrm{V}_{\mathrm{PP}}$ | Q0-Q7 |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{SS}}$ | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{SS}}$ | Hi-Z |
| Program | $\mathrm{V}_{\mathrm{IL}}$ Pulse | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Hi-Z |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{SS}}$ | Hi-Z |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Codes |

Note: $X=V_{I H}$ or $V_{I L}, V_{I D}=12 \mathrm{~V} \pm 0.5 \mathrm{~V}$

Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 41 h |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: 1. Sampled only, not $100 \%$ tested.
Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=3 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V} C C$ )
( $T_{A}=-40$ to $85^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=3.2 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lL | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| lo | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\begin{aligned} & \bar{E}= V_{\mathrm{IL},} \bar{G}=V_{\mathrm{ILL}}, \text { lout }=0 \mathrm{~mA}, \\ & f=5 \mathrm{MHz}, V_{\mathrm{CC}} \leq 3.2 \mathrm{~V} \end{aligned}$ |  | 15 | mA |
|  |  | $\begin{aligned} \overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{LL}}, \text { lout }=0 \mathrm{~mA}, \\ f=5 \mathrm{MHZ}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ |  | 30 | mA |
| lcc 1 | Supply Current (Standby) | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
| lcc2 | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{cc}} \leq 3.2 \mathrm{~V}$ |  | 20 | $\mu \mathrm{A}$ |
|  |  | $\overline{\mathrm{E}}>\mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{cc}}=5.5 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| Ipp | Program Current | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{Cc}}$ |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}{ }^{(2)}$ | Input High Voltage |  | 2 | $\mathrm{V}_{\mathrm{cc}}+1$ | V |
| V OL | Output Low Voltage | $1 \mathrm{LL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| Vor | Output High Voltage TTL | $\mathrm{IOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  | Output High Voltage CMOS | $\mathrm{lOH}=-100 \mu \mathrm{~A}$ | $\mathrm{VCC}-0.7 \mathrm{~V}$ |  | V |

Notes: 1. Vcc must be applied simultaneously with or before VPP and removed simultaneously or after VPp.
2. Maxımum DC voltage on Output is $\mathrm{VCc}+0.5 \mathrm{~V}$.

Table 7. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V}_{C C}=3 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )
( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=3.2 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Alt | Parameter | Test Condition | M27V401 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -200 |  | -250 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| $t_{\text {avav }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 200 |  | 250 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 200 |  | 250 | ns |
| tGLQV | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 130 |  | 150 | ns |
| tehaz ${ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 80 | 0 | 80 | ns |
| $\mathrm{tGHaZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 80 | 0 | 80 | ns |
| $\mathrm{t}_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |

Notes: 1. $\mathrm{V}_{\mathrm{CC}}$ must be applied sımultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed sımultaneously or after $\mathrm{V}_{\mathrm{PP}}$.
2. Sampled only, not $100 \%$ tested..

Figure 5. Read Mode AC Waveforms


Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ILI | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {IH }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current |  |  | 50 | mA |
| Ipp | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$. |  | 50 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| Vol | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| V OH | Output High Voltage TTL | $\mathrm{l}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $V_{\text {ID }}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. Vcc must be applied simultaneously with or before $V_{\text {PP }}$ and removed simultaneously or after $V_{\text {PP }}$.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {AVPL }}$ | $t_{\text {AS }}$ | Address Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tavPL | $t_{\text {DS }}$ | Input Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tVPHPL | tvPs | VPP High to Program Low |  | 2 |  | $\mu \mathrm{S}$ |
| tvCHPL | tves | Vcc High to Program Low |  | 2 | . | $\mu \mathrm{S}$ |
| telpl | tces | Chip Enable Low to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tPLPH | tpw | Program Pulse Width |  | 95 | 105 | $\mu \mathrm{S}$ |
| $t_{\text {Phax }}$ | $\mathrm{t}_{\mathrm{DH}}$ | Program High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| toxgl | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tglqv | toe | Output Enable Low to Output Valid |  |  | 100 | ns |
| $\mathrm{t}_{\text {GHQZ }}{ }^{(2)}$ | tbFP | Output Enable High to Output Hi-Z |  | 0 | 130 | ns |
| tghax | $\mathrm{t}_{\mathrm{AH}}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {Pp. }}$.
2. Sampled only, not $100 \%$ tested..

Figure 6. Programming and Verify Modes AC Waveforms


## DEVICE OPERATION (cont'd)

The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $0.1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between Vcc and Vss. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between Vcc and Vss for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

The M27V401 has been designed to be fully compatible with the M27C4001. As a result the

M27V401 can be programmed as the M27C4001 on the same programmers applying 12.75 V on VPP and 6.25 V on Vcc. The M27V401 has the same electronic signature and uses the same PRESTO II algorithm .
When delivered (and after each erasure for UV EPROM), all bits of the M27V401 are in the "1" state. Data is introduced by selectively programming "Os" into the desired bit locations. Although only " $0 s$ s" will be programmed, both "1s" and "0s" can be present in the data word. The only way to change a " 0 " to a " 1 " is by die exposure to ultraviolet light (UV EPROM). The M27V401 is in the programming mode when $V_{P P}$ input is at 12.75 V , and E and $\overline{\mathrm{P}}$ are at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. Vcc is specified to be $6.25 \mathrm{~V} \pm 0.25 \mathrm{~V}$.

Figure 7. Programming Flowchart


## PRESTO II Programming Algorithm

PRESTO II Programming Algorithm allows the whole array to be programmed, with a guaranteed margin, in around 52 seconds. Programming with PRESTO II involves in applying a sequence of $100 \mu$ s program pulses to each byte until a correct verify occurs. During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides necessary margin to each programmed cell.

## Program Inhibit

Programming of multiple M27V401s in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs including $\bar{G}$ of the parallel M27V401 may be common. A TTL low level pulse applied to a M27V401's E input, with $\overline{\mathrm{P}}$ low and VPP at 12.75 V , will program that M27V401. A high level E input inhibits the other M27V401s from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\bar{G}$ at $\mathrm{V}_{\mathrm{IL}}, \mathrm{E}$ at $\mathrm{V}_{\mathrm{IH}}$, , $\mathrm{V}_{\mathrm{PP}}$ at 12.75 V and $\mathrm{V}_{\mathrm{CC}}$ at 6.25 V .

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27V401. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27V401, with $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{cc}}$ $=5 \mathrm{~V}$. Two identifier bytes may then be sequenced from the device outputs by toggling address line AO from $\mathrm{V}_{\mathrm{IL}}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at $\mathrm{V}_{\mathrm{IL}}$ during Electronic Signature mode.
Byte $0\left(A 0=V_{\text {IL }}\right)$ represents the manufacturer code and byte $1\left(\mathrm{AO}=\mathrm{V}_{I H}\right)$ the device identifier code. For the SGS-THOMSON M27V401, these two identifier bytes are given in Table 4 and can be read-out on outputs Q0 to Q7. Note that the M27V401 and M27C4001 have the same identifier bytes .

## ERASURE OPERATION (applies to UV EPROM)

The erasure characteristics of the M27V401 is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately $4000 \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000Å range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27V401 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27V401 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27V401 window to prevent unintentional erasure. The recommended erasure procedure for the M27V401 is exposure to short wave ultraviolet light which has a wavelength of $2537 \AA$. The integrated dose (i.e. UV intensity $x$ exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mathrm{uW} / \mathrm{cm}^{2}$ power rating. The M27V401 should be placed within 2.5 cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Package, Temperature Range, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## CMOS 4 Megabit (256K x 16) UV EPROM and OTP ROM

- VERY FAST ACCESS TIME: 80ns
- COMPATIBLE with HIGH SPEED MICROPROCESSORS, ZERO WAIT STATE
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 50 mA at 5 MHz
- Standby Current $100 \mu \mathrm{~A}$
- PROGRAMMING VOLTAGE: 12.75 V
- ELECTRONIC SIGNATURE for AUTOMATED PROGRAMMING
- PROGRAMMING TIMES of AROUND 24 sec . (PRESTO II ALGORITHM)


## DESCRIPTION

The M27C4002 is a high speed 4 Megabit UV erasable and programmable memory (EPROM) ideally suited for microprocessor systems requiring large programs. It is organised as 262,144 by 16 bits.
The Window Ceramic Frit-Seal Dual-in-Line and $J$-Lead Chip Carrier packages have transparent lids which allow the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.
For applications where the content is programmed only one time and erasure is not required, the M27C4002 is offered in Plastic Leaded Chip Carrier package.

Table 1. Signal Names

| A0 - A17 | Address Inputs |
| :--- | :--- |
| Q0-Q15 | Data Outputs |
| $\bar{E}$ | Chip Enable |
| $\bar{G}$ | Output Enable |
| $V_{\text {PP }}$ | Program Supply |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. LCC Pin Connections


Warning: NC = No Connection.

Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | -40 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {BIAS }}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}{ }^{(2)}$ | Input or Output Voltages (except A 9$)$ | -2 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -2 to 7 | V |
| $\mathrm{~V}_{\mathrm{Ag}}{ }^{(2)}$ | A9 Voltage | -2 to 13.5 | V |
| $\mathrm{~V}_{\mathrm{PP}}$ | Program Supply Voltage | -2 to 14 | V |

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indıcated in the Operating sections of this specification is not implied. Exposure to Absolute Maxımum Rating conditions for extended penods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. Minimum DC voltage on Input or Output is -0.5 V with possible undershoot to -2.0 V for a period less than 20 ns . Maximum DC voltage on Output is $\mathrm{Vcc}+0.5 \mathrm{~V}$ with possible overshoot to $\mathrm{Vcc}+2 \mathrm{~V}$ for a period less than 20 ns.

## DEVICE OPERATION

The modes of operations of the M27C4002 are listed in the Operating Modes table. A single 5V power supply is required in the read mode. All inputs are TTL levels except for $\mathrm{V}_{\mathrm{pp}}$ and 12 V on A 9 for Electronic Signature.

## Read Mode

The M27C4002 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection.

Output Enable $(\overline{\mathrm{G}})$ is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time ( $\mathrm{t}_{\mathrm{AvQv}}$ ) is equal to the delay from $\bar{E}$ to output (telqv). Data is available at the output after a delay of tglqv from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavov-tglqv.

## Standby Mode

The M27C4002 has a standby mode which reduces the active current from 50 mA to $100 \mu \mathrm{~A}$. The

## DEVICE OPERATION (cont'd)

M27C4002 is placed in the standby mode by applying a CMOS high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\bar{G}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, the product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.
For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by
the falling and rising edges of $\bar{E}$. The magnitude of the transient current peaks is dependent on the output capacitive and inductive loading of the device.

The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $0.1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between Vcc and $V_{\text {ss }}$. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between Vcc and Vss for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered (and after each erasure for UV EPROM), all bits of the M27C4002 are in the "1" state. Data is introduced by selectively programming "Os" into the desired bit locations. Although only " $0 s$ s" will be programmed, both "1s" and "0s" can be present in the data word. The only way to change a " 0 " to a " 1 " is by die exposure to ultraviolet light (UV EPROM). The M27C4002 is in the programming mode when VPP input is at 12.75 V , and $E$ is at TTL-low. The data to be programmed is applied 16 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. Vcc is specified to be $6.25 \mathrm{~V} \pm 0.25 \mathrm{~V}$.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathbf{G}}$ | $\mathbf{A 9}$ | $\mathrm{V}_{\mathrm{PP}}$ | Q0 - Q15 |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{SS}}$ | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{SS}}$ | Hi-Z |
| Program | $\mathrm{V}_{\mathrm{IL}}$ Pulse | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Hi-Z |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{SS}}$ | Hi-Z |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Codes |

Note: $X=V_{I H}$ or $V_{I L}, V_{I D}=12 V \pm 0.5 V$

Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 44 h |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Tımes | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\mathrm{OUT}}=0 \mathrm{~V}$ |  | 12 | pF |

Note: 1. Sampled only, not 100\% tested.

Figure 5. Read Mode AC Waveforms


Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l LI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\begin{gathered} \overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{LL}}, \\ \text { lout }=0 \mathrm{~mA}, \mathrm{f}=10 \mathrm{MHz} \end{gathered}$ |  | 70 | mA |
|  |  | $\begin{aligned} \overline{\mathrm{E}} & =\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=V_{\mathrm{IL}}, \\ \text { Iout } & =0 \mathrm{~mA}, \mathrm{f}=5 \mathrm{MHz} \end{aligned}$ |  | 50 | mA |
| ICC1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
| IcC2 | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| lpp | Program Current | $V_{P P}=V_{C C}$ |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}{ }^{(2)}$ | Input High Voltage |  | 2 | $V_{c c}+1$ | V |
| VOL | Output Low Voltage | $1 \mathrm{OL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage TTL | $\mathrm{l}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  | Output High Voltage CMOS | $\mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.7 \mathrm{~V}$ |  | V |

Notes: 1. VCc must be applied sımultaneously with or before VPP and removed simultaneously or after VPP
2. Maximum DC voltage on Output is $\mathrm{V}_{\mathrm{cc}}+05 \mathrm{~V}$.

Table 7A. Read Mode AC Characteristics ${ }^{(1)}$
( $T_{A}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Alt | Parameter | Test Condition | M27C4002 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -80 |  | -10 |  | -12 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 80 |  | 100 |  | 120 | ns |
| telov | tCE | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 80 |  | 100 |  | 120 | ns |
| tGLQV | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 40 |  | 50 |  | 60 | ns |
| $\mathrm{t}_{\text {EHQZ }}{ }^{(2)}$ | tDF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 30 | 0 | 40 | ns |
| $\mathrm{t}_{\mathrm{GHOZ}}{ }^{(2)}$ | tDF | Output Enable High to Output Hi-Z | $E=V_{\text {IL }}$ | 0 | 30 | 0 | 30 | 0 | 40 | ns |
| $t_{\text {AXOX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | 0 |  | ns |

Table 7B. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M27C4002 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -15 |  | -20 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| tavav | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\bar{E}=V_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| tglav | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 60 |  | 70 | ns |
| tehaz ${ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 50 | 0 | 80 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tDF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 50 | 0 | 80 | ns |
| $t_{\text {AXQX }}$ | toh | Address Transition to Output Transition | $\bar{E}=V_{\text {IL }}, \bar{G}=V_{\text {IL }}$ | 0 |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {PP }}$

[^1]Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{C}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{l}, \mathrm{I}$ | Input Leakage Current | $0 \leq \mathrm{V}_{\mathbb{N}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current |  |  | 50 | mA |
| Ipp | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $V_{C C}+0.5$ | V |
| V OL | Output Low Voltage | $1 \mathrm{OL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage TTL | $\mathrm{lOH}^{\prime}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $V_{\text {ID }}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. $V_{c c}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{C}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {AVEL }}$ | $t_{\text {AS }}$ | Address Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovel | tos | Input Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvphel | tvps | VPP High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvehel | tves | Vcc High to Chip Enable Low | . | 2 |  | $\mu \mathrm{s}$ |
| teleh | tpw | Chip Enable Program Pulse Width |  | 95 | 105 | $\mu \mathrm{s}$ |
| tehax | $t_{\text {DH }}$ | Chip Enable High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| toxal | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tglav | toe | Output Enable Low to Output Valid |  |  | 100 | ns |
| $\mathrm{t}_{\text {GHQZ }}$ | tDFP | Output Enable High to Output $\mathrm{Hi}-\mathrm{Z}$ |  | 0 | 130 | ns |
| tghax | $t_{\text {AH }}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before $\mathrm{V}_{\text {PP }}$ and removed simultaneously or after $\mathrm{V}_{\text {PP }}$.
2. Sampled only, not $100 \%$ tested.

Figure 6. Programming and Verify Modes AC Waveforms


Figure 7. Programming Flowchart


## PRESTO II Programming Algorithm

PRESTO II Programming Algorithm allows the whole array to be programmed with a guaranteed margin, in a typical time of less than 24 seconds. Programming with PRESTO II consists of applying a sequence of $100 \mu$ s program pulses to each byte until a correct verify occurs. During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides necessary margin to each programmed cell.

## Program Inhibit

Programming of multiple M27C4002s in parallel with different data is also easily accomplished. Except for E , all like inputs including G of the parallel M27C4002 may be common. A TTL low level pulse applied to a M27C4002's E input, with VPP at 12.75 V , will program that M27C4002. A high level $\bar{E}$ input inhibits the other M27C4002s from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\bar{G}$ at $\mathrm{V}_{\mathrm{IL}}, \mathrm{E}$ at $\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{PP}}$ at 12.75 V and $\mathrm{V}_{\mathrm{CC}}$ at 6.25 V .

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27C4002. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27C4002 with $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$. Two identifier bytes may then be sequenced from the device outputs by toggling address line A 0 from $\mathrm{V}_{\mathrm{IL}}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at $V_{\text {IL }}$ during Electronic Signature mode. Byte $0\left(A 0=V_{\text {IL }}\right)$ represents the manufacturer code and byte $1\left(\mathrm{AO}=\mathrm{V}_{\mathrm{IH}}\right)$ the device identifier code. For the SGS-THOMSON M27C4002, these two identifier bytes are given in Table 4 and can be read-out on outputs Q0 to Q7.

## ERASURE OPERATION (applies to UV EPROM)

The erasure characteristics of the M27C4002 are such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately $4000 \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 $\AA$ range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27C4002 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C4002 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27C4002 window to prevent unintentional erasure. The recommended erasure procedure for the M27C4002 is exposure to short wave ultraviolet light which has wavelength $2537 \AA$ A. The integrated dose (i.e. UV intensity $x$ exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm} 2$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mu \mathrm{~W} / \mathrm{cm}^{2}$ power rating. The M27C4002 should be placed within 2.5 cm ( 1 inch ) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Vcc Tolerance, Package etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## CMOS 16 Megabit (2M x 8 or 1M x 16) UV EPROM

ADVANCE DATA

- FAST ACCESS TIME: 150ns
- WORD-WIDE or BYTE-WIDE CONFIGURABLE
- 16 Megabit, 42 Pin, MASK ROM COMPATIBLE
- LOW POWER CONSUMPTION
- Active Current 70 mA at 8 MHz
- Standby Current 100 $\mathrm{\mu A}$
- PROGRAMMING VOLTAGE $12.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$
- PROGRAMMING TIME of AROUND 10sec. (PRESTO III ALGORITHM)


## DESCRIPTION

The M27C160 is a 16 Megabit UV erasable and programmable memory (EPROM) ideally suited for microprocessor systems requiring large data or program storage. It is organised as either 2M words of 8 bit or 1 M words of 16 bit. The pin-out is compatible with a 16 Megabit Mask ROM.
The 42 pin Window Ceramic Frit-Seal package has a transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written rapidly to the device by following the programming procedure.

Table 1. Signal Names

| A0 - A19 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| Q8- Q14 | Data Outputs |
| Q15A-1 | Data Output / Address Input |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\text { BYTE }} \mathrm{V}_{\text {PP }}$ | Byte Mode / Program Supply |
| VCC | Supply Voltage |
| VSS | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | -40 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{BIAS}}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{STG}}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}{ }^{(2)}$ | Input or Output Voltages (except A9) | -2 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -2 to 7 | V |
| $\mathrm{~V}_{\mathrm{A9}}{ }^{(2)}$ | A9 Voltage | -2 to 13.5 | V |
| $\mathrm{~V}_{\mathrm{PP}}$ | Program Supply Voltage | -2 to 14 | V |

Notes: 1. Except for the ratıng "Operating Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents
2. Minimum DC voltage on Input or Output is -0.5 V with possible undershoot to -20 V for a period less than 20 ns . Maximum DC voltage on Output is $\mathrm{V}_{\mathrm{cc}}+0.5 \mathrm{~V}$ with possible overshoot to $\mathrm{V}_{\mathrm{Cc}}+2 \mathrm{~V}$ for a period less than 20 ns .

Figure 2. DIP Pin Connections


## DEVICE OPERATION

The operating modes of the M27C160 are listed in the Operating Modes Table. A single 5V supply is required in the read mode. All inputs are TTL compatible except for VPP and 12 V on A 9 for the Electronic Signature.

## Read Mode

The M27C160 has two organisations, Word-wide and Byte-wide. The organisation is selected by the signal level on the BYTEVPP pin. When BYTEVPP is at $\mathrm{V}_{1 \mathrm{H}}$ the Word-wide organisation is selected and the Q15A-1 pin is used for Q15 Data Output. When the BYTEV $V_{P P}$ pin is at $V_{\text {IL }}$ the Byte-wide organisation is selected and the Q15A-1 pin is used for the Address Input A-1. When the memory is logically regarded as 16 bit wide, but read in the Byte-wide organisation, then with $A-1$ at $V_{I L}$ the lower 8 bits of the 16 bit data are selected and with $\mathrm{A}-1$ at $\mathrm{V}_{\mathrm{IH}}$ the upper 8 bits of the 16 bit data are selected.
The M27C160 has two control inputs, both of which must be logically active in order to obtain data at the outputs. In addition the Word-wide or Byte-wide organisation must be selected. The $\bar{E}$ signal is the power control and should be used for device selection. The $\bar{G}$ signal is the output control and should be used to gate data to the output pins. With $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ and $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ the output data will be valid in a time tavqu after the all address lines are valid and stable. The Chip Enable to Output Valid time telov is equal to the Address Valid to output Valid time tavov. When the Addresses are valid and $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$, the output data is valid after a time of tglov from the falling edge of the Output Enable signal.

## Standby Mode

The M27C160 has a standby mode which reduces the active current from $50 \mathrm{~mA}(\mathrm{f}=5 \mathrm{MHz}$ ) to $100 \mu \mathrm{~A}$. The standby mode is entered by applying a CMOS high level $V_{C C}-0.2 \mathrm{~V}$ to $\bar{E}$. When in the standby mode the outputs are in an high impedance state, independant of the $\overline{\mathrm{G}}$ input level.

Table 3. Operating Modes

| Mode | $\bar{E}$ | $\overline{\mathbf{G}}$ | $\overline{\text { BYTE }}^{\text {PP }}$ | A9 | Q0-Q7 | Q8-Q14 | Q15A-1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read Word-wide | $\mathrm{V}_{\text {IL }}$ | VIL | $V_{\text {IH }}$ | X | Data Out | Data Out | Data Out |
| Read Byte-wide Upper | $\mathrm{V}_{\text {IL }}$ | VIL | $\mathrm{V}_{\text {IL }}$ | X | Data Out | Hı-Z | $\mathrm{V}_{\mathrm{IH}}$ |
| Read Byte-wide Lower | $\mathrm{V}_{\text {IL }}$ | VIL | $\mathrm{V}_{\text {IL }}$ | X | Data Out | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{V}_{\text {IL }}$ |
| Output Disable | VIL | $\mathrm{V}_{\text {IH }}$ | X | X | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Program | VIL Pulse | $\mathrm{V}_{\mathrm{IH}}$ | VPP | X | Data In | Data In | Data In |
| Verify | X | VIL | VPP | X | Data Out | Data Out | Data Out |
| Program Inhıbit | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $V_{\text {PP }}$ | X | Hi-Z | Hi-Z | Hi-Z |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Electronic Signature | $\mathrm{V}_{\text {IL }}$ | VIL | $\mathrm{V}_{\mathrm{IH}}$ | $V_{\text {ID }}$ | Codes | Codes | Code |

Note: $X=V_{I H}$ or $V_{I L}, V_{I D}=12 V \pm 0.5 \mathrm{~V}$

Table 4. Electronic Signature

| Identifier | A0 | Q7 or <br> Q15 | Q6 or <br> Q14 | Q5 or <br> Q13 | Q4 or <br> Q12 | Q3 or <br> Q11 | Q2 or <br> Q10 | Q1 or <br> Q9 | Q0 or <br> Q8 | Hex <br> Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\text {IL }}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 h |
| Device Code | $\mathrm{V}_{\text {IH }}$ | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | B1h |

Table 5. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lıI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {cC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\begin{aligned} \overline{\mathrm{E}} & =\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \\ \mathrm{IOUT} & =0 \mathrm{~mA}, \mathrm{f}=8 \mathrm{Mhz} \end{aligned}$ |  | 70 | mA |
| Icc | Supply Current | $\begin{gathered} \overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=V_{\mathrm{IL}}, \\ \text { IOUT }=0 \mathrm{~mA}, f=5 \mathrm{MHz} \end{gathered}$ |  | 50 | mA |
| Icc1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{1 H}$ |  | 1 | mA |
| Icc2 | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{c c}-0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| IPP | Program Current | $V_{P P}=V_{C C}$ |  | 10 | $\mu \mathrm{A}$ |
| los | Output Short Circuit Current | Note 2 and 3 |  | 100 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}{ }^{(4)}$ | Input High Voltage |  | 2 | $V_{c c}+1$ | V |
| VOL | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage TTL | $1 \mathrm{loh}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |

Notes: 1. VCc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously with or after $V_{\text {Pp }}$.
2. Sampled only, not $100 \%$ tested.
3. Output shortcircuited for no more than one second. No more than one output shorted at a time.
4. Maximum DC voltage on Output is $V_{c c}+0.5 \mathrm{~V}$

Table 6. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Alt | Parameter | Test Condition | M27C160 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -150 |  | -200 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| $\mathrm{tavav}^{\text {a }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| $\mathrm{t}_{\text {BHQV }}$ | tst | BYTE High to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 150 |  | 200 | ns |
| tglqv | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 60 |  | 70 | ns |
| tBLQZ $^{(2)}$ | tsto | BYTE Low to Output $\mathrm{Hi}-\mathrm{Z}$ | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 |  | 60 | ns |
| $t_{\text {EHQZ }}{ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 50 | 0 | 60 | ns |
| $\mathrm{t}_{\text {GHQZ }}{ }^{(2)}$ | tbF | Output Enable High to Output $\mathrm{Hi}-\mathrm{Z}$ | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 50 | 0 | 60 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 5 |  | 5 |  | ns |
| tBLQX | tor | BYTE Low to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 5 |  | 5 |  | ns |

Notes: 1. $\mathrm{V}_{\mathrm{cc}}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$
2. Sampled only, not $100 \%$ tested.

Figure 3. Word-Wide Read Mode AC Waveforms


Note: $\overline{\mathrm{BYTE}} \mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{IH}}$

Figure 4. Byte-Wide Read Mode AC Waveforms


Note: $\overline{\mathrm{BYTE}} \mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{IL}}$

Figure 5. $\overline{\text { BYTE }}$ Transition AC Waveforms


Note: $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{L}}$

## AC Measurement Conditions

| Input Rise and Fall Times | $<20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 6. AC Testing Input Output Waveforms


Figure 7. AC Testing Load Circuit


Table 7. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (except $\left.\overline{\mathrm{BYTE}} \mathrm{V}_{\mathrm{PP}}\right)$ | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 10 | pF |
|  | Input Capacitance $\left(\overline{\mathrm{BYTE}} \mathrm{V}_{\mathrm{PP}}\right)$ | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 120 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\mathrm{OUT}}=0 \mathrm{~V}$ |  | 12 | pF |

Note: 1. Sampled only, not $100 \%$ tested.

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lul | Input Leakage Current | $0 \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Icc | Supply Current |  |  | 50 | mA |
| IPP | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 50 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage |  | 2.4 | $\mathrm{V}_{\mathrm{cc}}+0.5$ | V |
| Vol | Output Low Voltage | $1 \mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage TTL | $\mathrm{l} \mathrm{OH}=-2.5 \mathrm{~mA}$ | 3.5 |  | V |
| VID | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. $\mathrm{V}_{\mathrm{cc}}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}_{\mathrm{P}}=12.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {AVEL }}$ | $t_{\text {AS }}$ | Address Valid to Chip Enable Low |  | 2 |  | $\mu s$ |
| tovel | tos | Input Valid to Chip Enable Low |  | 2 |  | $\mu s$ |
| tvPHaV | tvps | VPP High to Address Valid |  | 2 |  | $\mu \mathrm{s}$ |
| tvchav | tves | Vcc High to Address Valid |  | 2 |  | $\mu s$ |
| teleh | tpw | Chip Enable Program Pulse Width |  | 9.5 | 10.5 | $\mu \mathrm{s}$ |
| tehax | toh | Chip Enable High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| $t_{\text {OXGL }}$ | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{S}$ |
| tglov | toe | Output Enable Low to Output Valid |  |  | 120 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tbFp | Output Enable High to Output Hi-Z |  | 0 | 130 | ns |
| tghax | $\mathrm{t}_{\text {AH }}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {PP. }}$
2. Sampled only, not $100 \%$ tested.

Figure 8. Programming and Verify Modes AC Waveforms


Figure 9. Programming Flowchart


## Output Disable Mode

When EPROMs are used in memory arrays two line output control should be used. This function uses the output disable mode which allows:
a. the lowest possible power consumption
b. complete assurance that output bus contention will not occur
For the best use of the two control lines $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$, the input $\bar{E}$ should be decoded and used as the primary selection, while $\bar{G}$ should be made a common connection to all memories in the array. $\overline{\mathrm{G}}$ should be connected to the READ signal of the system bus. This will ensure that all deselected devices are in the low power standby mode and that the output lines are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS EPROMs require carefull decoupliing of the supplies to the devices. The supply current Icc has three segments of importance to the system designer: the standby current, the active current and the transient peaks that are produced by the falling and rising edges of $\bar{E}$.

The magnitude of the transient current peaks is dependant on the capacititive and inductive loading of the device outputs. The associated transient voltage peaks can be supressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $0.1 \mu \mathrm{~F}$ ceramic capacitor is used on every device between $\mathrm{V}_{\mathrm{Cc}}$ and $\mathrm{V}_{\text {ss }}$. This should be a high frequency type of low inherent inductance and should be placed as close as possible to the device. In addition, a $4.7 \mu \mathrm{~F}$ electrolytic capacitor should be used between $V_{c c}$ and $V_{\text {ss }}$ for every eight devices. This capacitor should be mounted near the power supply connection point. The purpose of this capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programing

When first delivered, and after erasure for UV EPROMs, all bits are in the "1" logic state (Output High). Data with both "1's" and "0's" is applied and the " $0 s^{\prime \prime}$ " are programed into the memory array. For programing $\mathrm{V}_{c c}$ is raised to 6.25 V . The M27C160 is in the Program Mode when VPP is at $12.75 \mathrm{~V}, \mathrm{G}$ is at $\mathrm{V}_{\mathrm{IH}}$ and $\overline{\mathrm{E}}$ is pulsed to $\mathrm{V}_{\mathrm{IL}}$. Data to be programed is applied 16 bits in parallel to the data output pins Q0- Q15.

## PRESTO III Algorithm

The PRESTO III Algorithm allows the whole 16 Megabit array to be programed with a guaranteed margin in a typical time of less than 10 seconds. The algorithm applies a series of $10 \mu$ s program pulses to each word until a correct verify is made. During programing and verify a MARGIN MODE circuit is automatically activated to guarantee that each cell is programed with an adequate margin. No overprogram pulse is applied since the verify in MARGIN MODE provides the neccessary threshold margin for each cell.

## Program Inhibit

Multiple M27C160s may be programed in parallel with different data. This is done by putting in parallel all inputs except $\bar{E}$ and $\bar{G}$. With $V_{c c}$ at 6.25 V and $V_{\text {PP }}$ at 12.5 V , data should be applied to all devices and $\bar{G}$ placed at $V_{I H}$. Low level pulses on the $\overline{\mathrm{E}}$ of one device will program that device.

## Program Verify

After each program pulse a verify read is made by reading the data output with $\mathrm{V}_{\mathrm{Cc}}$ at 6.25 V , $\mathrm{V}_{\mathrm{PP}}$ at 12.5 V and $\overline{\mathrm{G}}$ placed at VIL .

## Electronic Signature

The Electronic Signature Mode allows a binary code to be read from the EPROM which identifies the Manufacturer and Device Type. These codes are intended to be used to match the programing
equipment to the device being programed and its corresponding algorithm.
The Electronic Signature Mode is activated by applying a voltage $V_{I D}$ of 12 V to the Address line A9 and $V_{I L}$ to all other Address lines, with $\bar{E}$ and $\bar{G}$ at $\mathrm{V}_{\mathrm{IL}}$ and BYTE at $\mathrm{V}_{\mathrm{IH}}$. The identifier bytes may be read from either Q0-Q7 or Q8-Q15. With Address line $A 0$ at $V_{\mathrm{IL}}$ the byte output is the Manufacture's code, with $A 0$ at $V_{I H}$ the byte identifies the Device Type. The codes for the SGS-THOMSON M27C160 are given in Table 4.

## Erasure

The erasure of the M27C160 begins when the cells are exposed to light of wavelengths shorter than approximately $4000 \AA$. Sunlight and some types of fluorescent lamps have wavelengths in the 3000-
$4000 \AA$ range. Constant exposure to room level fluorescent lighting could erase a typical EPROM in about 3 years, while it takes approximately 170 hours to cause erasure when exposed to direct sunlight. To prevent accidental erasure it is recommended that opaque labels be placed over the M27C160 window.
The erase procedure for the M27C160 is exposure to UV light with a wavelength of 2537 A. The integrated dose (UV intensity $x$ time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erase time with this dosage is 15 to 20 minutes using an UV lamp with $12,000 \mu \mathrm{~W} / \mathrm{cm}^{2}$ rating. The M27C160 should be placed within 2.5 cm of the lamp tube during erasure. No filter should be used on the lamp.

## ORDERING INFORMATION SCHEME



For a list of available options (Speed, VCc Tolerance, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## NMOS UV EPROM

## NMOS 16K (2K x 8) UV EPROM

- $2048 \times 8$ ORGANIZATION
- 525mW Max ACTIVE POWER, 132mW Max STANDBY POWER


## - ACCESS TIME:

- M2716-1 is 350ns
- M2716 is 450ns
- SINGLE 5V SUPPLY VOLTAGE
- STATIC-NO CLOCKS REQUIRED
- INPUTS and OUTPUTS TTL COMPATIBLE DURING BOTH READ and PROGRAM MODES
- THREE-STATE OUTPUT with TIED-OR- CAPABILITY
- EXTENDED TEMPERATURE RANGE
- PROGRAMMING VOLTAGE: 25V


## DESCRIPTION

The M2716 is a 16,384 bit UV erasable and electrically programmable memory EPROM, ideally suited for applications where fast turn around and pattern experimentation are important requirements.
The M2716 is housed in a 24 pin Window Ceramic Frit-Seal Dual-in-Line package. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.

Table 1. Signal Names

| A0 - A10 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{E P}$ | Chip Enable / Program |
| $\bar{G}$ | Output Enable |
| VPP | Program Supply |
| VCC | Supply Voltage |
| VSS | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | grade 1 <br> grade 6 | 0 to 70 <br> -40 to 85 |
| $T_{\text {BIAS }}$ | Temperature Under Bias | grade 1 <br> grade 6 | -10 to 80 <br> -50 to 95 |
| $T_{\text {STG }}$ | Storage Temperature | -65 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $V_{C C}$ | Supply Voltage | -0.3 to 6 | ${ }^{\circ} \mathrm{C}$ |
| $V_{\text {IO }}$ | Input or Output Voltages | -0.3 to 6 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply | -0.3 to 26.5 | V |
| $P_{D}$ | Power Dissipation | 1.5 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratıngs" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

Figure 2. DIP Pin Connections

| A7 1 | $\bigcirc \quad 24 \sim \mathrm{~V}_{\text {CC }}$ |
| :---: | :---: |
| A6 2 | $23]$ A8 |
| A5 3 | 22 A A |
| A4 4 | 21 V |
| A3 5 | 20 G |
| A2 6 | M2716 19 A10 |
| A1 47 | M2716 18 EP |
| AO 8 | 17 Q7 |
| Q0 [ 9 | 16 Q6 |
| Q1 10 | 15 Q5 |
| Q2 11 | 14 Q4 |
| $V_{\text {SS }} 12$ | 13 Q3 |
| VA00785 |  |

## DEVICE OPERATION

The M2716 has 3 modes of operation in the normal system environment. These are shown in Table 3.
Read Mode. The M2716 read operation requires that $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{E}} \mathrm{P}=\mathrm{V}_{\mathrm{IL}}$ and that addresses $\mathrm{AO}-\mathrm{A} 10$ have been stabilized. Valid data will appear on the output pins after time tavqv, tglqv or telqv (see Switching Time Waveforms) depending on which is limiting.

Deselect Mode. The M2716 is deselected by making $\bar{G}=V_{I H}$. This mode is independent of $\overline{E P}$ and the condition of the addresses. The outputs are $\mathrm{Hi}-\mathrm{Z}$ when $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}}$. This allows tied-OR of 2 or more M2716's for memory expansion.
Standby Mode (Power Down). The M2716 may be powered down to the standby mode by making $\overline{E P}=V_{I H}$. This is independent of $\bar{G}$ and automatically puts the outputs in the $\mathrm{Hi}-\mathrm{Z}$ state. The power is reduced to $25 \%$ ( 132 mW max) of the normal operating power. VCC and VPP must be maintained at 5 V . Access time at power up remains either $\mathrm{t}_{\mathrm{AVQQ}}$ or telqv (see Switching Time Waveforms).

## Programming

The M2716 is shipped from SGS-THOMSON completely erased. All bits will be at " 1 " level (output high) in this initial state and after any full erasure. Table 3 shows the 3 programming modes.
Program Mode. The M2716 is programmed by introducing " 0 " $s$ into the desired locations. This is done 8 bits (a byte) at a time. Any individual address, sequential addresses, or addresses chosen at random may be programmed. Any or all of the 8 bits associated with an address location may be programmed with a single program pulse applied to the EP pin. All input voltage levels including the program pulse on chip enable are TTL compatible.
The programming sequence is: with $\mathrm{V}_{\mathrm{PP}}=25 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}$ $=5 \mathrm{~V}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}}$ and $\overline{\mathrm{E}} \mathrm{P}=\mathrm{V}_{\mathrm{IL}}$, an address is selected and the desired data word is applied to the output pins ( $\mathrm{V}_{\mathrm{IL}}=$ " 0 " and $\mathrm{V}_{\mathrm{IH}}=$ " 1 " for both address and data). After the address and data signals are stable the program pin is pulsed from $\mathrm{V}_{\mathrm{IL}}$ to $\mathrm{V}_{\mathrm{IH}}$ with a

## DEVICE OPERATION (cont'd)

pulse width between 45 ms and 55 ms . Multiple pulses are not needed but will not cause device damage. No pins should be left open. A high level ( $\mathrm{V}_{\mathrm{IH}}$ or higher) must not be maintained longer than tPHPL (max) on the program pin during programming. M2716's may be programmed in parallel in this mode.
Program Verify Mode. The programming of the M2716 may be verified either one byte at a time during the programming (as shown in Figure 6) or by reading all of the bytes out at the end of the programming sequence. This can be done with V PP $=25 \mathrm{~V}$ or 5 V in either case. VPP must be at 5 V for all operating modes and can be maintained at 25 V for all programming modes.
Program Inhibit Mode. The program inhibit mode allows several M2716's to be programmed simultaneously with different data for each one by controlling which ones receive the program pulse. All similar inputs of the M2716 may be paralleled. Pulsing the program pin (from $\mathrm{V}_{\mathrm{IL}}$ to $\mathrm{V}_{\mathrm{IH}}$ ) will program a unit while inhibiting the program pulse to a unit will keep it from being programmed and keeping $\overline{\mathrm{G}}=\mathrm{V}_{\mathbb{H}}$ will put its outputs in the $\mathrm{Hi}-\mathrm{Z}$ state.

## ERASURE OPERATION

The M2716 is erased by exposure to high intensity ultraviolet light through the transparent window. This exposure discharges the floating gate to its initial state through induced photo current. It is recommended that the M2716 be kept out of direct sunlight. The UV content of sunlight may cause a partial erasure of some bits in a relatively short period of time.
An ultraviolet source of $2537 \AA$ yielding a total integrated dosage of 15 watt-seconds/cm ${ }^{2}$ power rating is used. The M2716 to be erased should be placed 1 inch away from the lamp and no filters should be used.
An erasure system should be calibrated periodically. The erasure time is increased by the square of the distance (if the distance is doubled the erasure time goes up by a factor of 4). Lamps lose intensity as they age, it is therefore important to periodically check that the UV system is in good order.
This will ensure that the EPROMs are being completely erased. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and system designs have been erroneously suspected when incomplete erasure was the basic problem.

Table 3. Operating Modes

| Mode | EP | $\overline{\mathbf{G}}$ | $V_{\text {PP }}$ | Q0-Q7 |
| :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IL}}$ | $V_{\text {cc }}$ | Data Out |
| Program | $\mathrm{V}_{\text {IH }}$ Pulse | $\mathrm{V}_{\text {IH }}$ | $V_{\text {PP }}$ | Data In |
| Verify | $\mathrm{V}_{\text {IL }}$ | VIL | VPP or VCC | Data Out |
| Program Inhibit | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{1}$ | VPP | $\mathrm{Hi}-\mathrm{Z}$ |
| Deselect | X | $\mathrm{V}_{1 H}$ | V cc | $\mathrm{Hi}-\mathrm{Z}$ |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{Hi}-\mathrm{Z}$ |

Note: $X=V_{\text {IH }}$ or $V_{\text {IL }}$.

SGS-THOMSON

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.45 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |
| Note that Output Hi-Z is defined as the point where data |  |
| is no longer driven. |  |

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit

$C_{L}$ includes JIG capacitance

Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: 1. Sampled only, not $100 \%$ tested.

Table 5. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V} C \mathrm{C}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l LI | Input Leakage Current | $0 \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Lo | Output Leakage Current | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {cc }}, \overline{\mathrm{E}} \mathrm{P}=\mathrm{V}_{\text {cc }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E} P}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 | mA |
| Icc1 | Supply Current (Standby) | $\overline{\mathrm{E} P}=\mathrm{V}_{\mathrm{IH}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 25 | mA |
| IPP | Program Current | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 5 | mA |
| VIL | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $V_{C C}+1$ | V |
| VOL | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.45 | V |
| VOH | Output High Voltage | $\mathrm{lOH}^{\prime}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |

Note: 1. VCc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after Vpp.

Table 6. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M2716 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -1 |  | blank |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| tavav | tacc | Address Valid to Output Valid | $\overline{\mathrm{E} P}=\mathrm{V}_{\mathrm{LL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 350 |  | 450 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 350 |  | 450 | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E} P}=\mathrm{V}_{\mathrm{LL}}$ |  | 120 |  | 120 | ns |
| tehaz ${ }^{(2)}$ | tod | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 | 100 | 0 | 100 | ns |
| tahaz $^{(2)}$ | tDF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E} P}=\mathrm{V}_{\mathrm{LL}}$ | 0 | 100 | 0 | 100 | ns |
| taxax | toн | Address Transition to Output Transition | $\overline{\mathrm{E} P}=\mathrm{V}_{\mathrm{LL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.
2. Sampled only, not $100 \%$ tested.

Figure 5. Read Mode AC Waveforms


Table 7. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%$; $\mathrm{VPP}=25 \mathrm{~V} \pm 1 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current |  |  | 100 | mA |
| $\mathrm{I}_{\mathrm{PP}}$ | Program Current |  |  | 5 | mA |
| IPP 1 | Program Current Pulse | $\overline{\mathrm{EP}}=\mathrm{V}_{\mathrm{IH}}$ Pulse |  | 30 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+1$ | V |

Note: 1. V Cc must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{Pp}}$.

Table 8. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$; $\mathrm{VPP}=25 \mathrm{~V} \pm 1 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {AVPH }}$ | $t_{\text {AS }}$ | Address Valid to Program High | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{I}}$ | 2 |  | $\mu \mathrm{s}$ |
| tovph | tos | Input Valid to Program High | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}}$ | 2 |  | $\mu \mathrm{s}$ |
| tGHPH | tos | Output Enable High to Program High |  | 2 |  | $\mu \mathrm{S}$ |
| tpL1PL2 | tPR | Program Pulse Rise Time |  | 5 |  | ns |
| $\mathrm{tPH1PH} 2$ | tpF | Program Pulse Fall Time |  | 5 |  | ns |
| tPHPL | tpw | Program Pulse Width |  | 45 | 55 | ms |
| tplox | $t_{\text {DH }}$ | Program Low to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| tplgx | tor | Program Low to Output Enable Transition |  | 2 |  | $\mu \mathrm{s}$ |
| tglov | toe | Output Enable to Output Valid | $\overline{E P}=V_{\text {IL }}$ |  | 120 | ns |
| tahaz | t ${ }_{\text {DF }}$ | Output Enable High to Output Hi-Z |  | 0 | 100 | ns |
| tplax | $\mathrm{t}_{\mathrm{AH}}$ | Program Low to Address Transition |  | 2 |  | $\mu \mathrm{s}$ |

Notes: 1. Vcc must be applied simultaneously with or before VPp and removed simultaneously or after VPp.
2. Sampled only, not $100 \%$ tested.

Figure 6. Programming and Verify Modes AC Waveforms


## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Vcc Tolerance, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

M2732A

## NMOS 32K (4K x 8) UV EPROM

- FAST ACCESS TIME: 200ns
- EXTENDED TEMPERATURE RANGE
- SINGLE 5V SUPPLY VOLTAGE
- LOW STANDBY CURRENT: 35mA max
- INPUTS and OUTPUTS TTL COMPATIBLE DURING READ and PROGRAM
- COMPLETELY STATIC


## DESCRIPTION

The M2732A is a 32,768 bit UV erasable and electrically programmable memory EPROM. It is organized as 4,096 words by 8 bits. The M2732A with its single 5 V power supply and with an access time of 200 ns , is ideal suited for applications where fast turn around and pattern experimentation one important requirements.
The M2732A is honsed in a 24 pin Window Ceramic Frit-Seal Dual-in-Line package. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can be then written to the clerice by following the programming procedure.

Table 1. Signal Names

| A0 - A11 | Address Inputs |
| :--- | :--- |
| Q0-Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}} \mathrm{V}_{\mathrm{PP}}$ | Output Enable / Program Supply |
| $\mathrm{V}_{\mathrm{Cc}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | grade 1 grade 6 | $\begin{array}{r} 0 \text { to } 70 \\ -40 \text { to } 85 \end{array}$ | ${ }^{\circ} \mathrm{C}$ |
| TBIAS | Temperature Under Bias | grade 1 grade 6 | $\begin{aligned} & -10 \text { to } 80 \\ & -50 \text { to } 95 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage Temperature |  | -65 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages |  | -0.6 to 6 | V |
| $V_{C C}$ | Supply Voltage |  | -0.6 to 6 | V |
| VPP | Program Supply Voltage |  | -0.6 to 22 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sectıons of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

Figure 2. DiP Pin Connections


## DEVICE OPERATION

The six modes of operation for the M2732A are listed in the Operating Modes Table. A single 5 V power supply is required in the read mode. All inputs are TTL level except for VPP.

## Read Mode

The M2732A has two control functions, both of which must be logically satisfied in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should
be used to gate data to the output pins, independent of device selection.

Assuming that the addresses are stable, address access time ( $\mathrm{t}_{\mathrm{AVAQ}}$ ) is equal to the delay from $\bar{E}$ to output (tELQV). Data is available at the outputs after the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least $t_{A V Q V-t g l q v .}$

## Standby Mode

The M2732A has a standby mode which reduces the active power current by $70 \%$, from 125 mA to 35 mA . The M2732A is placed in the standby mode by applying a TTL high signal to $\bar{E}$ input. When in standby mode, the outputs are in a high impedance state, independent of the $\overline{\mathrm{G}} \mathrm{V}_{\mathrm{Pp}}$ input.

## Two Line Output Control

Because M2732A's are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.
To most efficiently use these two control lines, it is recommended that $\bar{E}$ be decoded and used as the primary device selecting function, while $\overline{\mathrm{G}}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus.
This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## Programming

When delivered, and after each erasure, all bits of the M2732A are in the " 1 " state. Data is introduced by selectively programming "0's" into the desired bit locations. Although only "0's" will be programmed, both " 1 's" and " 0 's" can be presented in the data word. The only way to change a " 0 " to a " 1 " is by ultraviolet light erasure.
The M2732A is in the programming mode when the GVPP input is at 21 V . A $0.1 \mu \mathrm{~F}$ capacitor must be placed across $\overline{\mathrm{G}} \mathrm{V}_{\mathrm{PP}}$ and ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied, 8 bits in parallel, to the data output pins. The levels required for the address and data inputs are TTL.
When the address and data are stable, a 50 ms , active low, TTL program pulse is applied to the $\bar{E}$ input. A program pulse must be applied at each address location to be programmed. Any location can be programmed at any time - either individually, sequentially, or at random. The program pulse has a maximum width of 55 ms . The M2732A must not be programmed with a DC signal applied to the $\bar{E}$ input.
Programming of multiple M2732As in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Inputs of the paralleled M2732As may be connected together when they are programmed with the same data. A low level TTL pulse applied to the $\bar{E}$ input programs the paralleled 2732As.

## Program Inhibit

Programming of multiple M2732As in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs (including $\bar{G} V_{P P}$ ) of the parallel M2732As may be common. A TTL level program
pulse applied to a M2732A's $\bar{E}$ input with $\overline{\mathrm{G}} \mathrm{V}_{\mathrm{PP}}$ at 21 V will program that M2732A. A high level $\bar{E}$ input inhibits the other M2732As from being programmed.

## Program Verify

A verify should be performed on the programmed bits to determine that they were correctly programmed. The verify is carried out with $\bar{G} V_{P P}$ and $E$ at $V_{\text {IL }}$.

## ERASURE OPERATION

The erasure characteristics of the M2732A are such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately $4000 \AA$. It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000-4000 $\AA$ range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M2732A in approximately 3 years, while it would take approximately 1 week to cause erasure when exposed to the direct sunlight. If the M2732A is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M2732A window to prevent unintentional erasure.

The recommended erasure procedure for the M2732A is exposure to shortwave ultraviolet light which has a wavelength of $2537 \AA$. The integrated dose (i.e. UV intensity $x$ exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with 12000 $\mu W / \mathrm{cm}^{2}$ power rating. The M2732A should be placed within 2.5 cm of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure.

Table 3. Operating Modes

| Mode | $\overline{\mathrm{E}}$ | $\overline{\mathrm{G}} \mathrm{V}_{\mathrm{PP}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Q0-Q7 |
| :--- | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Data Out |
| Program | $\mathrm{V}_{\mathrm{IL}}$ Pulse | $\mathrm{V}_{\mathrm{PP}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{PP}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Hi |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{H}}$ or $\mathrm{V}_{\mathrm{IL}}$.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.45 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |
| Note that Output Hi-Z is defined as the point where data |  |
| is no longer driven. |  |

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1)}\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance (except $\left.\overline{\mathrm{G}} \mathrm{V}_{\mathrm{PP}}\right)$ | $\mathrm{V}_{\mathrm{IN}}=\mathrm{OV}$ |  | 6 | pF |
| $\mathrm{C}_{\mathrm{IN} 1}$ | Input Capacitance $\left(\overline{\mathrm{G}} \mathrm{V}_{\mathrm{PP}}\right)$ | $\mathrm{V}_{\mathrm{IN}}=\mathrm{OV}$ |  | 20 | pF |
| $\mathrm{C}_{\mathrm{OUT}}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ |  | 12 | pF |

Note: 1. Sampled only, not $100 \%$ tested.

Figure 5. Read Mode AC Waveforms


Table 5. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Parameter | Test Condition | Value |  | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $0 \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{LO}}$ | Output Leakage Current | $\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 125 | mA |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current (Standby) | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 35 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |  | 0.45 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |

Note: 1. VCC must be applied simultaneously with or before $V_{P P}$ and removed sımultaneously or after VPP.

Table 6. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M2732A |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -2, -20 |  | blank, -25 |  | -3 |  | -4 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| tavav | $\mathrm{t}_{\text {ACC }}$ | Address Valid to Output Valid | $\begin{aligned} & \overline{\bar{E}^{\prime}}=\mathrm{V}_{\mathrm{LL}}, \\ & \mathrm{G}=\mathrm{V}_{\mathrm{I}} \end{aligned}$ |  | 200 |  | 250 |  | 300 |  | 450 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 200 |  | 250 |  | 300 |  | 450 | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 |  | 100 |  | 150 |  | 150 | ns |
| $t_{\text {EHoz }}{ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 | 60 | 0 | 60 | 0 | 130 | 0 | 130 | ns |
| $\mathrm{t}_{\text {GHoz }}{ }^{(2)}$ | tbF | Output Enable High <br> to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 60 | 0 | 60 | 0 | 130 | 0 | 130 | ns |
| taxax | toh | Address Transition to Output Transition | $\begin{aligned} & \bar{E}=V_{L L}, \\ & G=V_{1} \end{aligned}$ | 0 |  | 0 |  | 0 |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {PP }}$.
2. Sampled only, not $100 \%$ tested.

Table 7. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$; $\mathrm{VPP}=21 \mathrm{~V} \pm 0.5 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Units |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| ICC | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 125 | mA |
| IPP | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{PP}}$ |  | 30 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |  | 0.45 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |

Note: 1. V $V_{C C}$ must be applied sımultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P P}$

Table 8. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$; $\mathrm{V}_{\mathrm{PP}}=21 \mathrm{~V} \pm 0.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {avel }}$ | $t_{A S}$ | Address Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovel | tos | Input Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvPHEL | toes | VPP High to Chip Enable Low |  | 2 |  | $\mu \mathrm{S}$ |
| tvPL1VPL2 | tPRT | VPp Rise Time |  | 50 |  | ns |
| teleh | tpw | Chip Enable Program Pulse Width |  | 45 | 55 | ms |
| tehax | toh | Chip Enable High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| $t_{\text {EHVPX }}$ | toen | Chip Enable High to VPP Transition |  | 2 |  | $\mu \mathrm{s}$ |
| tvplel | tvr | VPP Low to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| telqv | tov | Chip Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 1 | $\mu \mathrm{s}$ |
| tehoz | $t_{\text {dF }}$ | Chip Enable High to Output $\mathrm{Hi}-\mathrm{Z}$ |  | 0 | 130 | ns |
| tehax | $t_{\text {AH }}$ | Chip Enable High to Address Transition |  | 0 |  | ns |

Note: 1. $V_{C C}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P P}$.

Figure 6. Programming and Verify Modes AC Waveforms


## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Vcc Tolerance, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## NMOS 64K (8K x 8) UV EPROM

- FAST ACCESS TIME: 180ns
- EXTENDED TEMPERATURE RANGE
- SINGLE 5V SUPPLY VOLTAGE
- LOW STANDBY CURRENT: 35mA max
- TTLCOMPATIBLE DURING READ and PROGRAM
- FAST PROGRAMMING ALGORITHM
- ELECTRONIC SIGNATURE
- PROGRAMMING VOLTAGE: 12V


## DESCRIPTION

The M2764A is a 65,536 bit UV erasable and electrically programmable memory EPROM. It is organized as 8,192 words by 8 bits.
The M27C64A is housed in a 28 pin Window Ceramic Frit-Seal Dual-in-Line package. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.

Table 1. Signal Names

| A0 - A12 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{P}}$ | Program |
| $\mathrm{V}_{\text {PP }}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |

Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {A }}$ | Ambient Operating Temperature | grade 1 grade 6 | $\begin{array}{r} 0 \text { to } 70 \\ -40 \text { to } 85 \end{array}$ | ${ }^{\circ} \mathrm{C}$ |
| TBIAS | Temperature Under Bias | grade 1 grade 6 | $\begin{aligned} & -10 \text { to } 80 \\ & -50 \text { to } 95 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage Temperature |  | -65 to 125 | ${ }^{\circ} \mathrm{C}$ |
| V 10 | Input or Output Voltages |  | -0.6 to 6.5 | V |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |  | -0.6 to 6.5 | V |
| $\mathrm{V}_{\text {A9 }}$ | A9 Voltage |  | -0.6 to 13.5 | V |
| $V_{\text {PP }}$ | Program Supply |  | -0.6 to 14 | V |

Note: Except for the ratıng "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Ratıng conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

Figure 2. DIP Pin Connections

| VPP 1 | $\bigcirc 28 \mathrm{~V}_{C C}$ |
| :---: | :---: |
| A12 2 | 27 ¢ $\bar{P}$ |
| A7 [ 3 | 26 J ${ }^{\text {N }}$ |
| A6 [ 4 | 25 A8 |
| A5 5 | 24 A9 |
| A4 6 | $23]$ A11 |
| A3 7 | M2764A 22 T |
| A2 8 | M2764A 21$]$ A10 |
| A1 9 | $20] \bar{E}$ |
| AO[ 10 | 19 Q7 |
| Q 011 | 18 Q6 |
| Q1 12 | 17 Q5 |
| Q2 13 | 16 Q4 |
| VSS 14 | 15 Q3 |
| VA00777 |  |

Warning: NC = No Connection.

## DEVICE OPERATION

The seven modes of operations of the M2764A are listed in the Operating Modes table. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for VPP and 12 V on A9 for Electronic Signature.

## Read Mode

The M2764A has two control functions, both of which must be logically satisfied in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable $(\overline{\mathrm{G}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection.

Assuming that the addresses are stable, address access time (tavQV) is equal to the delay from $\bar{E}$ to output (telqv). Data is available at the outputs after the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavqv-tglqv.

## Standby Mode

The M2764A has a standby mode which reduces the maximum active power current from 75 mA to 35 mA . The M2764A is placed in the standby mode by applying a TTL high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{\mathrm{G}}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, the product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows :
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.

## DEVICE OPERATION (cont'd)

For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus.

This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is desired from a particular memory device.

## System Considerations

The power switching characteristics of fast EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\overline{\mathrm{E}}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between $\mathrm{V}_{\mathrm{cc}}$ and $\mathrm{V}_{\text {ss }}$. This should be a high frequency capacitor of low
inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between Vcc and $\mathrm{V}_{\text {ss }}$ for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered (and after each erasure for UV EPROM), all bits of the M2764A are in the " 1 " state. Data is introduced by selectively programming " $0 s$ " into the desired bit locations. Although only " Os " will be programmed, both " 1 s " and " 0 s " can be present in the data word. The only way to change a " 0 " to a " 1 " is by ultraviolet light erasure.
The M2764A is in the programming mode when $V_{P P}$ input is at 12.5 V and $\bar{E}$ and $\overline{\mathrm{P}}$ are at TTL low. The data to be programmed is applied, 8 bits in parallel, to the data output pins. The levels required for the address and data inputs are TTL.

## Fast Programming Algorithm

Fast Programming Algorithm rapidly programs M2764A EPROMs using an efficient and reliable method suited to the production programming environment. Programming reliability is also ensured as the incremental program margin of each byte is continually monitored to determine when it has

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathbf{G}}$ | $\overline{\mathbf{P}}$ | A9 | $\mathrm{V}_{\mathrm{PP}}$ | Q0-Q7 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi-Z |
| Program | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ Pulse | X | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{PP}}$ | Hi-Z |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi-Z |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Codes Out |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 0.5 \%$.

Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 08 h |

AC MEASUREMENT CONDITIONS
Input Rise and Fall Times
Input Pulse Voltages
Input and Output Timing Ref. Voltages
$\leq 20 \mathrm{~ns}$
0.45 V to 2.4 V
0.8 V to 2.0 V

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ |  | 12 | pF |

Note: 1. Sampled only, not $100 \%$ tested.

Figure 5. Read Mode AC Waveforms


Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{VPP}^{2}=\mathrm{V}_{\mathrm{Cc}}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ILI | Input Leakage Current | $0 \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $V_{\text {OUT }}=V_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 75 | mA |
| $1 \mathrm{CC1}$ | Supply Current (Standby) | $\overline{\mathrm{E}}=\mathrm{V}_{1 H}$ |  | 35 | mA |
| Ipp | Program Current | $V_{P P}=V_{C C}$ |  | 5 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage |  | 2 | $V_{C C}+1$ | V |
| VOL | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.45 | V |
| V OH | Output High Voltage | $1 \mathrm{OH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |

Note: 1. $V_{C C}$ must be applied sımultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {PP }}$.
Table 7A. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Alt | Parameter | Test Condition | M2764A |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -1 |  | -2, -20 |  | blank, -25 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| $\mathrm{tavav}^{\text {a }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\begin{aligned} & \overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \\ & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ |  | 180 |  | 200 |  | 250 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 180 |  | 200 |  | 250 | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 65 |  | 75 |  | 100 | ns |
| $\mathrm{t}_{\text {EHQZ }}{ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 | 55 | 0 | 55 | 0 | 60 | ns |
| $\mathrm{t}_{\text {GHaz }}{ }^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 55 | 0 | 55 | 0 | 60 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\begin{aligned} & \overline{\bar{E}}=V_{I L}, \\ & \bar{G}=V_{I L} \end{aligned}$ | 0 |  | 0 |  | 0 |  | ns |

Table 7B. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{VCC}$ )

| Symbol | Alt | Parameter | Test Condition | M2764A |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -3 |  | -4 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| $\mathrm{tavav}^{\text {a }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\begin{aligned} & \overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \\ & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ |  | 300 |  | 450 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 300 |  | 450 | ns |
| tglqv | toe | Output Enable Low to Output Valid | $\overrightarrow{\mathrm{E}}=\mathrm{V}_{\text {IL }}$, |  | 120 |  | 150 | ns |
| $\mathrm{t}_{\text {EHQZ }}{ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\mathrm{G}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 105 | 0 | 130 | ns |
| $\mathrm{tGHOZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 105 | 0 | 130 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\begin{aligned} & \overline{\bar{E}}=V_{I L}, \\ & \bar{G}=V_{I L} \end{aligned}$ | 0 |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after VPP
2. Sampled only, not $100 \%$ tested.

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V} \pm 0.25 \mathrm{~V}$; $\mathrm{VPP}_{\mathrm{PP}}=12.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Units |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| ICC | Supply Current |  |  | 75 | mA |
| IPP | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |  | 0.45 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $\mathrm{VAA9}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. $V_{c c}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P P}$.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V} \pm 0.25 \mathrm{~V}$; $\mathrm{V} P \mathrm{PP}=12.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {AVPL }}$ | $\mathrm{t}_{\text {AS }}$ | Address Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovpl | tos | Input Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvPHPL | tvps | VPP High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvCHPL | tvcs | $V_{\text {cc }}$ High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| teLPL | tces | Chip Enable Low to Program Low |  | 2 |  | $\mu \mathrm{S}$ |
| tpLPH | tpw | Program Pulse Width (Initial) | Note 2 | 0.95 | 1.05 | ms |
| $t_{\text {PLPH }}$ | topw | Program Pulse Width (Overprogram) | Note 3 | 2.85 | 78.75 | ms |
| tPhQx | toh | Program High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| taxgl | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tglav | toe | Output Enable Low to Output Valid |  |  | 150 | ns |
| $\mathrm{t}_{\mathrm{GHQZ}}{ }^{(4)}$ | tDFP | Output Enable High to Output Hi-Z |  | 0 | 130 | ns |
| tghax | $t_{\text {AH }}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes: 1. $V_{c c}$ must be applied simultaneously with or before $\mathrm{V}_{\text {PP }}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$
2. The Initial Program Pulse width tolerance is $1 \mathrm{~ms} \pm 5 \%$.
3. The length of the Over-program Pulse vares from 2.85 ms to 78.95 ms , depending of the multiplication value of the iteration counter.
4. Sampled only, not $100 \%$ tested.

Figure 6. Programming and Verify Modes AC Waveforms


Figure 7. Fast Programming Flowchart


## DEVICE OPERATION (cont'd)

been successfully programmed. A flowchart of the M2764A Fast Programming Algorithm is shown on the last page. The Fast Programming Algorithm utilizes two different pulse types: initial and overprogram.
The duration of the initial $\bar{P}$ pulse(s) is 1 ms , which will then be followed by a longer overprogram pulse of length 3 ms by n ( n is equal to the number of the initial one millisecond pulses applied to a particular M2764A location), before a correct verify occurs. Up to 25 one-millisecond pulses per byte are provided for before the overprogram pulse is applied.
The entire sequence of program pulses and byte verifications is performed at $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{PP}}=$ 12.5V. When the Fast Programming cycle has been completed, all bytes should be compared to the original data with $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{PP}}=5 \mathrm{~V}$.

## Program Inhibit

Programming of multiple M2764A in parallel with different data is also easily accomplished. Except for $\overline{\mathrm{E}}$, all like inputs (including $\overline{\mathrm{G}}$ ) of the parallel M2764A may be common. A TTL low pulse applied to a M2764A's $\bar{E}$ input, with VPP at 12.5 V , will program that M2764A. A high level $\bar{E}$ input inhibits the other M2764As from being programmed.

## Program Verify

A verify should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$, $\mathrm{E}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{P}}=\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{PP}}=12.5 \mathrm{~V}$.

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M2764A.
To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A 9 of the M2764A. Two identifier bytes may then be sequenced from the device outputs by toggling address line $A 0$ from $V_{I L}$ to $\mathrm{V}_{\text {IH }}$. All other address lines must be held at VIL during Electronic Signature mode. Byte $0\left(\mathrm{AO}=\mathrm{V}_{\mathrm{IL}}\right)$ represents the manufacturer code and byte $1\left(A O=V_{1 H}\right)$ the device identifier code. For the SGS-THOMSON M2764A, these two identifier bytes are given below.

## ERASURE OPERATION (applies to UV EPPROM)

The erasure characteristic of the M2764A is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately $4000 \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 Å range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M2764A in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M2764A is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M2764A window to prevent unintentional erasure. The recommended erasure procedure for the M2764A is exposure to short wave ultraviolet light which has wavelength $2537 \AA$. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mu \mathrm{~W} / \mathrm{cm}^{2}$ power rating. The M2764A should be placed within 2.5 cm ( 1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Vcc Tolerance, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## NMOS 128K (16K x 8) UV EPROM

- FAST ACCESS TIME: 200ns
- EXTENDED TEMPERATURE RANGE
- SINGLE 5 V SUPPLY VOLTAGE
- LOW STANDBY CURRENT: 40mA max
- TTL COMPATIBLE DURING READ and PROGRAM
- FAST PROGRAMMING ALGORITHM
- ELECTRONIC SIGNATURE
- PROGRAMMING VOLTAGE: 12V


Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | grade 1 grade 6 | $\begin{array}{r} 0 \text { to } 70 \\ -40 \text { to } 85 \end{array}$ | ${ }^{\circ} \mathrm{C}$ |
| TBIAS | Temperature Under Bias | grade 1 grade 6 | $\begin{aligned} & -10 \text { to } 80 \\ & -50 \text { to } 95 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage Temperature |  | -65 to 125 | ${ }^{\circ} \mathrm{C}$ |
| V IO | Input or Output Voltages |  | -0.6 to 6.25 | V |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |  | -0.6 to 6.25 | V |
| $V_{\text {A } 9}$ | A9 Voltage |  | -0.6 to 13.5 | V |
| VPP | Program Supply |  | -0.6 to 14 | V |

Note: Except for the rating "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratıngs" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not impled. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

Figure 2. DIP Pin Connections

| VPP 1 | $\bigcirc \quad 28 \mathrm{~V} \mathrm{~V}_{\mathrm{CC}}$ |
| :---: | :---: |
| A12 2 | 27 P |
| A7 3 | 26 A13 |
| A6 4 | 25 A8 |
| A5 5 | 24 A9 |
| A4 6 | 23 A11 |
| A3 57 | M27128A 22 B |
| A2 18 | M27128A 213 A10 |
| A1 9 | 20 E |
| A0 10 | 19 Q7 |
| QO 11 | 18 Q6 |
| Q1 12 | 17 Q5 |
| Q2 13 | 16 Q4 |
| $V_{\text {SS }} 14$ | 15 Q3 |
| VA00770 |  |

Warning: NC = No Connection.

## DEVICE OPERATION

The seven modes of operation of the M27128A are listed in the Operating Modes table. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for VPP and 12 V on A9 for Electronic Signature.

## Read Mode

The M27128A has two control functions, both of which must be logically satisfied in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable ( $\bar{G}$ ) is the output control and should be used to gate data to the output pins, independent of device selection.
Assuming that the addresses are stable, address access time (tavav) is equal to the delay from $\bar{E}$ to output (telqv). Data is available at the outputs after the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavav-tglqv.

## Standby Mode

The M27128A has a standby mode which reduces the maximum active power current from 85 mA to 40 mA . The M27128A is placed in the standby mode by applying a TTL high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\bar{G}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.

## DEVICE OPERATION (cont'd)

For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus.
This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of fast EPROMs require careful decoupling of the devices. The supply current, lcc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\overline{\mathrm{E}}$. The magnitude of this transient current peaks is dependent on the capacitive and inductive loading of the device at the output. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between $\mathrm{V}_{c c}$ and $\mathrm{V}_{\mathrm{ss}}$. This should be a high frequency capacitor of low
inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between Vcc and GND for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered (and after each erasure for UV EPPROM), all bits of the M27128A are in the "1" state. Data is introduced by selectively programming " 0 s" into the desired bit locations. Although only "Os" will be programmed, both " 1 s " and " 0 s " can be present in the data word. The only way to change a " 0 " to a " 1 " is by ultraviolet light erasure.
The M27128A is in the programming mode when VPP input is at 12.5 V and $\overrightarrow{\mathrm{E}}$ and $\overline{\mathrm{P}}$ are at TTL low. The data to be programmed is applied 8 bits in parallel, to the data output pins. The levels required for the address and data inputs are TTL.

## Fast Programming Algorithm

Fast Programming Algorithm rapidly programs M27128A EPROMs using an efficient and reliable method suited to the production programming environment. Programming reliability is also ensured as the incremental program margin of each byte is

## Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathrm{G}}$ | $\overline{\mathbf{P}}$ | A9 | $\mathrm{V}_{\mathrm{PP}}$ | Q0 - Q7 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{HH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{H}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi-Z |
| Program | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ Pulse | X | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{HH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{PP}}$ | Hi-Z |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi-Z |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{HH}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Codes Out |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 0.5 \%$.

Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 89 h |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.45 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ | $=$ | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | $=$ | 12 | pF |

Note: 1. Sampled only, not $100 \%$ tested.

Figure 5. Read Mode AC Waveforms


Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{VPP}=\mathrm{V} C \mathrm{C}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l LI | Input Leakage Current | $0 \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $V_{\text {OUT }}=V_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 75 | mA |
| lcc1 | Supply Current (Standby) | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IH }}$ |  | 35 | mA |
| Ipp | Program Current | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 5 | mA |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $V_{1 H}$ | Input High Voltage |  | 2 | $\mathrm{V}_{\mathrm{CC}}+1$ | V |
| VoL | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ | $=$ | 0.45 | V |
| VOH | Output High Voltage | $\mathrm{IOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |

Note: 1. $\mathrm{V}_{\mathrm{CC}}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.

Table 7. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M27128A |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -2, -20 |  | blank, -25 |  | -3, -30 |  | -4 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {avav }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\begin{aligned} & \overline{\bar{E}}=V_{I L}, \\ & \bar{G}=V_{I L} \end{aligned}$ |  | 200 |  | 250 |  | 300 |  | 450 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 200 |  | 250 |  | 300 |  | 450 | ns |
| tglqv | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 75 |  | 100 |  | 120 |  | 150 | ns |
| $t_{\text {tehoz }}{ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 55 | 0 | 60 | 0 | 105 | 0 | 130 | ns |
| $\mathrm{t}_{\text {GHQZ }}{ }^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 55 | 0 | 60 | 0 | 105 | 0 | 130 | ns |
| $t_{\text {AXQX }}$ | toh | Address Transition to Output Transition | $\begin{aligned} & \overline{\bar{E}}=V_{\mathrm{IL}}, \\ & \mathrm{G}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ | 0 |  | 0 |  | 0 |  | 0 |  | ns |

Notes: 1. $V_{\mathrm{CC}}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.
2. Sampled only, not $100 \%$ tested.

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}=12.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current |  |  | 100 | mA |
| $\mathrm{I}_{\mathrm{PP}}$ | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\text {OL }}$ | Output Low Voltage | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |  | 0.45 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $\mathrm{~V}_{\mathrm{ID}}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. Vcc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P P}$.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {AVPL }}$ | $t_{\text {AS }}$ | Address Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovPL | tDs | Input Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvFHPL | tvps | VPP High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvehpl | tves | $V_{\text {cc }}$ High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| telpl | tces | Chip Enable Low to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tPLPH | tpw | Program Pulse Width (Initial) | Note 2 | 0.95 | 1.05 | ms |
| tplph | topw | Program Pulse Width (Overprogram) | Note 3 | 2.85 | 78.75 | ms |
| tPHOX | toh | Program High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| toxal | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tglov | toe | Output Enable Low to Output Valid |  |  | 150 | ns |
| $\mathrm{tGHQZ}^{(4)}$ | t ${ }_{\text {DFP }}$ | Output Enable High to Output Hi-Z |  | 0 | 130 | ns |
| $\mathrm{t}_{\text {GHAX }}$ | $t_{\text {AH }}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes: 1. Vcc must be applıed simultaneously with or before $V_{p p}$ and removed simultaneously or after Vpp.
2. The Initial Program Pulse width tolerance is $1 \mathrm{~ms} \pm 5 \%$.
3. The length of the Over-program Pulse varies from 2.85 ms to 78.95 ms , depending on the multiplication value of the iteration counter.
4. Sampled only, not $100 \%$ tested.

Figure 6. Programming and Verify Modes AC Waveforms


Figure 7. Programming Flowchart


## DEVICE OPERATION (cont'd)

continually monitored to determine when it has been successfully programmed. A flowchart of the M27128A Fast Programming Algorithm is shown on the last page. The Fast Programming Algorithm utilizes two different pulse types: initial and overprogram.
The duration of the initial $\bar{P}$ pulse(s) is 1 ms , which will then be followed by a longer overprogram pulse of length 3 ms by n ( n is equal to the number of the initial one millisecond pulses applied to a particular M27128A location), before a correct verify occurs. Up to 25 one-millisecond pulses per byte are provided for before the over program pulse is applied.
The entire sequence of program pulses and byte verifications is performed at $\mathrm{V}_{C C}=6 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{PP}}=$ 12.5 V . When the Fast Programming cycle has been completed, all bytes should be compared to the original data with $\mathrm{V}_{\mathrm{CC}}=5$ and $\mathrm{V}_{\mathrm{PP}}=5 \mathrm{~V}$.

## Program Inhibit

Programming of multiple M27128A's in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs (including $\bar{G}$ ) of the parallel M27128A may be common. A TTL low pulse applied to a M27128A's E input, with VPP $=12.5 \mathrm{~V}$, will program that M27128A. A high level $\bar{E}$ input inhibits the other M27128As from being programmed.

## Program Verify

A verify should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\overline{\mathrm{G}}=\mathrm{V}$ IL, $\bar{E}=V_{I L}, \bar{P}=V_{I H}$ and $V_{P P}$ at 12.5 V .

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27128A.
To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A 9 of the M27128A. Two identifier bytes may then be sequenced from the device outputs by toggling address line $A 0$ from $V_{\text {IL }}$ to $\mathrm{V}_{\text {IH }}$. All other address lines must be held at VIL during Electronic Signature mode. Byte $0\left(A 0=V_{\mathrm{IL}}\right)$ represents the manufacturer code and byte $1\left(\mathrm{AO}=\mathrm{V}_{\mathrm{IH}}\right)$ the device identifier code. For the SGS-THOMSON M27128A, these two identifier bytes are given below.

## ERASURE OPERATION (applies to UV EPROM)

The erasure characteristic of the M27128A is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately $4000 \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 Å range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27128A in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27128A is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27128A window to prevent unintentional erasure. The recommended erasure procedure for the M27128A is exposure to short wave ultraviolet light which has wavelength 2537 Å. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of 15 W -sec $/ \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mu \mathrm{~W} / \mathrm{cm}^{2}$ power rating. The M27128A should be placed within 2.5 cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Vcc Tolerance, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## NMOS 256K (32K x 8) UV EPROM

- FAST ACCESS TIME: 170ns
- EXTENDED TEMPERATURE RANGE
- SINGLE 5V SUPPLY VOLTAGE
- LOW STANDBY CURRENT: 40 mA max
- TTL COMPATIBLE DURING READ and PROGRAM
- FAST PROGRAMMING ALGORITHM
- ELECTRONIC SIGNATURE
- PROGRAMMING VOLTAGE: 12V


## DESCRIPTION

The M27256 is a 262,144 bit UV erasable and electrically programmable memory EPROM. It is organized as 32.768 words by 8 bits.
The M27256 is housed in a 28 pin Window Ceramic Frit-Seal Dual-in-Line package. The transparent lid allows the user toexpose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure

Table 1. Signal Names

| A0 - A14 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\mathrm{V}_{P P}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{\text {A }}$ | Ambient Operating Temperature | grade 1 <br> grade 6 | 0 to 70 <br> -40 to 85 |
| $T_{\text {BIAS }}$ | Temperature Under Bias | grade 1 <br> grade 6 | -10 to 80 <br> -50 to 95 |
| $T_{\text {STG }}$ | Storage Temperature | -65 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {IO }}$ | Input or Output Voltages | -0.6 to 6.25 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage | -0.6 to 6.25 | V |
| $\mathrm{~V}_{\text {A9 }}$ | VA9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply | -0.6 to 14 | V |

Note: Except for the ratıng "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended perıods may affect device relıability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

Figure 2. DIP Pin Connections

| VPP 41 | $\bigcirc \quad 28 \mathrm{~V}$ CC |
| :---: | :---: |
| A12 2 | 27 A14 |
| A7 3 | 26 A13 |
| A6 4 | 25 A8 |
| A5 5 | 24 A9 |
| A4 6 | 23円A11 |
| A3 7 | M27256 $22 \mathrm{D} \overline{\mathrm{G}}$ |
| A2 8 | M27256 21 A10 |
| A1 99 | 20 E |
| A0 [ 10 | 19 Q7 |
| Q 111 | 18 Q6 |
| Q1 12 | 17 Q 5 |
| Q2 13 | 16 Q4 |
| $V_{\text {SS }} 14$ | 15 Q3 |
| va00768 |  |

## DEVICE OPERATION

The eight modes of operations of the M27256 are listed in the Operating Modes Table. A single 5V power supply is required in the read mode. All inputs are TTL levels except for VPP and 12V on A9 for Electronic Signature.

## Read Mode

The M27256 has two control functions, both of which must be logically satisfied in order to obtain data at the outputs. Chip Enable ( $\bar{E}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, address access time ( $\mathrm{t}_{\text {AVQV }}$ ) is equal to the delay from $\bar{E}$ to output (teLQV). Data is available at the outputs after the falling edge of $\overline{\mathrm{G}}$, assuming that $\overline{\mathrm{E}}$ has been low and the addresses have been stable for at least tavav-tglqv.

## Standby Mode

The M27256 has a standby mode which reduces the maximum active power current from 100 mA to 40 mA . The M27256 is placed in the standby mode by applying a TTL high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{\mathrm{G}}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.

SGS-THOMSON
NロCROELECTROWDCS

## DEVICE OPERATION (cont'd)

For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\overline{\mathrm{G}}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus.
This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of fast EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer : the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\overline{\mathrm{E}}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between $\mathrm{V}_{c c}$ and $\mathrm{V}_{\mathrm{ss}}$. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitors should be used between Vcc and $V_{S S}$ for every eight devices. The bulk capacitor
should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programmain

When delivered, (and after each erasure for UV EPROM), all bits of the M27256 are in the " 1 " state. Data is introduced by selectively programming " $0 s$ " into the desired bit locations. Although only " Os " will be programmed, both " 1 s " and " 0 s " can be present in the data word. The only way to change a " 0 " to a " 1 " is by ultraviolet light erasure. The M27256 is in the programming mode when VPP input is at 12.5 V and $\overline{\mathrm{E}}$ is at TTL low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.

## Fast Programming Algorithm

Fast Programming Algorithm rapidly programs M27256 EPROMs using an efficient and reliable method suited to the production programming environment. Programming reliability is also ensured as the incremental program margin of each byte is continually monitored to determine when it has been successfully programmed. A flowchart of the M27256 Fast Programming Algorithm is shown on the Flowchart. The Fast Programming Algorithm utilizes two different pulse types : initial and overprogram. The duration of the initial $\bar{E}$ pulse(s) is 1 ms , which will then be followed by a longer overprogram pulse of length 3ns by $n$ ( $n$ is equal to the number of the initial one millisecond pulses applied

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathrm{G}}$ | A9 | $\mathrm{V}_{\mathrm{PP}}$ | Q0-Q7 |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi-Z |
| Program | $\mathrm{V}_{\mathrm{IL}}$ Pulse | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Optional Verify | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Hi-Z |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi-Z |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Codes |

Note: $X=V_{I H}$ or $V_{I L}, V_{I D}=12 V \pm 0.5 \%$.
Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04h |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :---: |
| Input Pulse Voltages | 0.45 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |
|  |  |
| Note that Output Hi-Z is defined as the point where data |  |
| is no longer driven. |  |

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: 1. Sampled only, not 100\% tested

Figure 5. Read Mode AC Waveforms


Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 l | Input Leakage Current | $0 \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| lo | Output Leakage Current | $V_{\text {OUT }}=V_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 | mA |
| $\mathrm{ICCl}_{1}$ | Supply Current (Standby) | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 40 | mA |
| lpp | Program Current | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 5 | mA |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{V}_{\mathrm{CC}}+1$ | V |
| VoL | Output Low Voltage | $1 \mathrm{OL}=2.1 \mathrm{~mA}$ |  | 0.45 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{lOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |

Note: 1. $V_{c c}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P P}$.
Table 7A. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{C}}$ )

| Symbol | Alt | Parameter | Test Condition | M27256 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -1 |  | -2, -20 |  | blank, -25 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| tavav | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\begin{aligned} & \overline{\bar{E}}=V_{\mathrm{IL}}, \\ & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ |  | 170 |  | 200 |  | 250 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 170 |  | 200 |  | 250 | ns |
| tglav | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 70 |  | 75 |  | 100 | ns |
| $\mathrm{t}_{\mathrm{EHQZ}}{ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 35 | 0 | 55 | 0 | 60 | ns |
| $\mathrm{tGHaz}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 35 | 0 | 55 | 0 | 60 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\begin{aligned} & \bar{E}_{1}=V_{\mathrm{IL}}, \\ & \mathrm{G}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ | 0 |  | 0 |  | 0 |  | ns |

Table 7B. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M27256 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -3 |  | -4 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| tavav | $t_{\text {Acc }}$ | Address Valid to Output Valid | $\begin{aligned} & \overline{\bar{E}}=\mathrm{V}_{\mathrm{LL}}, \\ & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ |  | 300 |  | 450 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 300 |  | 450 | ns |
| tglov | toe | Output Enable <br> Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{LL}}$, |  | 120 |  | 150 | ns |
| tehoz ${ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 105 | 0 | 130 | ns |
| tghoz $^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\bar{E}=V_{\text {IL }}$ | 0 | 105 | 0 | 130 | ns |
| $t_{\text {taxax }}$ | tor | Address Transition to Output Transition | $\begin{aligned} & \bar{E}_{\mathrm{E}}=V_{\mathrm{LI}}, \\ & \overline{\mathrm{G}}=\mathrm{V}_{12} \end{aligned}$ | 0 |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {PP }}$.
2. Sampled only, not $100 \%$ tested.

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25{ }^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{C}}=6 \mathrm{~V} \pm 0.25 \mathrm{~V}$; $\mathrm{V}_{\mathrm{PP}}=12.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current |  |  | 100 | mA |
| IPP | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\text {OL }}$ | Output Low Voltage | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |  | 0.45 | V |
| $\mathrm{~V}_{\text {OH }}$ | Output High Voltage | $\mathrm{IOH}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $\mathrm{~V}_{\text {ID }}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note. 1. VCc must be applied simultaneously with or before $V_{\text {PP }}$ and removed simultaneously or after Vpp.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {AVEL }}$ | $t_{\text {AS }}$ | Address Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovel | tos | Input Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvphel | tvps | VPp High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvCHEL | tvcs | Vcc High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| teleh | tpw | Chip Enable Program Pulse Width (Initial) | Note 2 | 0.95 | 1.05 | ms |
| teleh | topw | Chip Enable Program Pulse Width (Overprogram) | Note 3 | 2.85 | 78.75 | ms |
| tehax | $\mathrm{t}_{\mathrm{DH}}$ | Chip Enable High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| $t_{\text {toxgl }}$ | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tglqv | toe | Output Enable Low to Output Valid |  |  | 150 | ns |
| $\mathrm{tGHQZ}^{(4)}$ | tDFP | Output Enable Low to Output Hi-Z |  | 0 | 130 | ns |
| $t_{\text {GHAX }}$ | $\mathrm{t}_{\mathrm{AH}}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes. 1. $V_{\text {CC }}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P P}$.
2. The Initial Program Pulse width tolerance is $1 \mathrm{~ms} \pm 5 \%$.

3 The length of the Over-program Pulse varies from 2.85 ms to 78.95 ms , dependıng on the multiplication value of the iteration counter. 4. Sampled only, not 100\% tested.

Figure 6. Programming and Verify Modes AC Waveforms


Figure 7. Programming Flowchart


DEVICE OPERATION (cont'd)
to a particular M27256 location), before a correct verify occurs. Up to 25 one-millisecond pulses per byte are provided for before the over program pulse is applied. The entire sequence of program pulses and byte verifications is performed at $\mathrm{V}_{C C}=6 \mathrm{~V}$ and $V_{P P}=12.5 \mathrm{~V}$.
When the Fast Programming cycle has been completed, all bytes should be compared to the original data with $V_{C C}=5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{PP}}=5 \mathrm{~V}$.

## Program Inhibit

Programming of multiple M27256s in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs (including $\bar{G}$ ) of the parallel M27256 may be common. A TTL low pulse applied to a M27256's $\bar{E}$ input, with $V_{P P}=12.5 \mathrm{~V}$, will program that M27256. A high level $\bar{E}$ input inhibits the other M27256s from being programmed.

## Program Verify

A verify should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\mathrm{E}=\mathrm{V}_{\mathrm{IL}}$, $\mathrm{G}=\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{PP}}=12.5 \mathrm{~V}$.

## Optional Verify

The optional verify may be performed instead of the verify mode. It is performed with $\bar{G}=V_{\text {IL }}, \bar{E}=V_{\text {IL }}$ (as opposed to the standard verify which has $\overline{\mathrm{E}}=$

## DEVICE OPERATION (cont'd)

$\mathrm{V}_{\mathrm{IH}}$ ), and $\mathrm{V}_{\mathrm{PP}}=12.5 \mathrm{~V}$. The outputs will be in a Hi-z state according to the signal presented to $\bar{G}$. Therefore, all devices with $\mathrm{V}_{\mathrm{PP}}=12.5 \mathrm{~V}$ and $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ will present data on the bus independent of the E state. When parallel programming several devices which share the common bus, VPP should be lowered to $\mathrm{V}_{\mathrm{CC}}(6 \mathrm{~V})$ and the normal read mode used to execute a program verify.

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment for the purpose of automatically matching the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27256. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27256. Two identifier bytes may then be sequenced from the device outputs by toggling address line $A 0$ from $V_{I L}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at $\mathrm{V}_{\mathrm{IL}}$ during Electronic Signature mode. Byte 0 ( $\mathrm{A} 0=\mathrm{V}$ IL) represents the manufacturer code and byte 1 (AO $=\mathrm{V}_{\mathrm{IH}}$ ) the device identifier code. For the SGS-

THOMSON M27256, these two identifier bytes are given below.

## ERASURE OPERATION (applies to UV EPROM)

The erasure characteristic of the M27256 is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately $4000 \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 A range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27256 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27256 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque lables be put over the M27256 window to prevent unintentional erasure. The recommended erasure procedure for the M27256 is exposure to short wave ultraviolet light which has wavelength $2537 \AA$. The integrated dose (i.e. UV intensity $x$ exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mu \mathrm{~W} / \mathrm{cm}^{2}$ power rating. The M27256 should be placed within 2.5 cm ( 1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Vcc Tolerance, Package, etc) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## NMOS 512K (64K x 8) UV EPROM

- FAST ACCESS TIME: 200ns
- EXTENDED TEMPERATURE RANGE
- SINGLE 5V SUPPLY VOLTAGE
- LOW STANDBY CURRENT: 40mA max
- TLLCOMPATIBLE DURING READ and PROGRAM
- FAST PROGRAMMING ALGORITHM
- ELECTRONIC SIGNATURE
- PROGRAM MING VOLTAGE: 12V


## DESCRIPTION

The M27512 is a 524,288 bit UV erasable and electrically programmable memory EPROM. It is organized as 65,536 words by 8 bits.
The M27512 is housed in a 28 Pin Window Ceramic Frit-Seal Dual-in-Line package. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.

Table 1. Signal Names

| A0- A15 | Address Inputs |
| :--- | :--- |
| Q0-Q7 | Data Outputs |
| $\bar{E}$ | Chip Enable |
| $\bar{G} V_{\text {PP }}$ | Output Enable / Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\text {SS }}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | Grade 1 <br> Grade 6 | 0 to 70 <br> -40 to 85 |
| $T_{\text {BIAS }}$ | Temperature Under Bias | Grade 1 <br> Grade 6 | -10 to 80 <br> -50 to 95 |
| $T_{\text {STG }}$ | Storage Temperature | -65 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $V_{10}$ | Input or Output Voltages | -0.6 to 6.5 | ${ }^{\circ} \mathrm{C}$ |
| $V_{C C}$ | Supply Voltage | -0.6 to 6.5 | V |
| $V_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $V_{\text {PP }}$ | Program Supply | -0.6 to 14 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not ımplied. Exposure to Absolute Maxımum Ratıng conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

Figure 2. DIP Pin Connections

| A15 1 | $\bigcirc \quad 28 V_{C C}$ |
| :---: | :---: |
| A12 2 | 27 A14 |
| A7 3 | 26 A13 |
| A6 4 | 25 A8 |
| A5 [ 5 | 24.19 |
| A4 6 | $23]$ A11 |
| A3 7 | M27512 22 ¢ $\overline{\mathrm{G}} \mathrm{V}_{P P}$ |
| A2 08 | M27512 A10 |
| A1 9 | 20 E |
| A0 10 | 19 Q7 |
| Q0 11 | 18 Q6 |
| Q1 12 | 17 Q5 |
| Q2 13 | 16 Q4 |
| VSS 14 | 15 Q3 |
| va00766 |  |

## DEVICE OPERATION

The six modes of operations of the M27512 are listed in the Operating Modes table. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for $\bar{G} V$ PP and 12 V on A9 for Electronic Signature.

## Read Mode

The M27512 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, address access time (tavav) is equal to the delay from $\bar{E}$ to output (telov). Data is available at the outputs after delay of tglov from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least $t_{\text {AVQV-tglqu. }}$

## Standby Mode

The M27512 has a standby mode which reduces the maximum active power current from 125 mA to 40 mA . The M27512 is placed in the standby mode by applying a TTL high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\bar{G} V_{P P}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, the product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows :
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.

## DEVICE OPERATION (cont'd)

For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G} V_{\text {PP }}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of fast EPROMs require careful decoupling of the devices.
The supply current, Icc, has three segments that are of interest to the system designer : the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\bar{E}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommenced that a $1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between $V_{c c}$ and $V_{\text {ss }}$. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between Vcc and $\mathrm{V}_{\text {ss }}$ for every eight devices. The bulk capacitor
should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered, and after each erasure, all bits of the M27512 are in the " 1 " state. Data is introduced by selectively programming " $0 s$ " into the desired bit locations. Although only " Os " will be programmed, both " 1 s " and " 0 s " can be present in the data word. The only way to change a " 0 " to a" 1 " is by ultraviolet light erasure. The M27512 is in the programming mode when $\overline{\mathrm{G}} \mathrm{V}_{P P}$ input is at 12.5 V and $\overline{\mathrm{E}}$ is at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. The M27512 can use PRESTO Programming Algorithm that drastically reduces the programming time (typically less than 50 seconds). Nevertheless to achieve compatibility with all programming equipment, the standard Fast Programming Algorithm may also be used.

## Fast Programming Algorithm

Fast Programming Algorithm rapidly programs M27512 EPROMs using an efficient and reliable method suited to the production programming environment. Programming reliability is also ensured as the incremental program margin of each byte is continually monitored to determine when it has been successfully programmed. A flowchart of the M27512 Fast Programming Algorithm is shown in Figure 8.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathrm{G}} \mathrm{V}_{\text {PP }}$ | A9 | Q0- Q7 |
| :--- | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | Hi-Z |
| Program | $\mathrm{V}_{\mathrm{IL}}$ Pulse | $\mathrm{V}_{\text {PP }}$ | X | Data In |
| Verify | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\text {PP }}$ | X | $\mathrm{Hi}-\mathrm{Z}$ |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{Hi}-\mathrm{Z}$ |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{ID}}$ | Codes |

Note: $X=V_{I H}$ or $V_{I L}, V_{I D}=12 V \pm 0.5 \%$.
Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\mathrm{H}}$ | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0Dh |

## AC MEASUREMENT CONDITIONS

Input Rise and Fall Times
Input Pulse Voltages
Input and Output Timing Ref. Voltages

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| Cout | Output Capacitance | $V_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: 1. Sampled only, not $100 \%$ tested.

Figure 5. Read Mode AC Waveforms


Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $0 \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{LO}}$ | Output Leakage Current | $\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 125 | mA |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current (Standby) | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 40 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |  | 0.45 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |

Note: 1. $V_{c c}$ must be applied simultaneously with or before $V_{\text {PP }}$ and removed simultaneously or after Vpp.
Table 7. Read Mode AC Characteristics ${ }^{(1)}$
( $T_{A}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M27512 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -2, -20 |  | blank, -25 |  | -3 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\begin{aligned} & \bar{E}=V_{\mathrm{IL}}, \\ & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ |  | 200 |  | 250 |  | 300 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 200 |  | 250 |  | 300 | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 75 |  | 100 |  | 120 | ns |
| $\mathrm{tEHQZ}^{(2)}$ | tDF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 55 | 0 | 60 | 0 | 105 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tDF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 55 | 0 | 60 | 0 | 105 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\begin{aligned} & \overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \\ & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ | 0 |  | 0 |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before $V_{P P}$ and removed sımultaneously or after $V_{\text {pp }}$.
2. Sampled only, not $100 \%$ tested.

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current |  |  | 150 | mA |
| $\mathrm{I}_{\mathrm{PP}}$ | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |  | 0.45 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $\mathrm{~V}_{\mathrm{ID}}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. $V_{c c}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P P}$.

Table 9. MARGIN MODE AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {A9HVPH }}$ | $t_{\text {AS9 }}$ | VA9 High to Vpp High |  | 2 |  | $\mu \mathrm{s}$ |
| tvphel | tvps | VPP High to Chip Enable Low |  | 2 |  | $\mu s$ |
| $t_{\text {A10HEH }}$ | $t_{\text {AS10 }}$ | VA10 High to Chip Enable High (Set) |  | 1 |  | $\mu \mathrm{S}$ |
| $t_{\text {A10LEH }}$ | $t_{\text {AS10 }}$ | VA10 Low to Chip Enable High (Reset) |  | 1 |  | $\mu \mathrm{S}$ |
| texalox | $t_{\text {AH10 }}$ | Chip Enable Transition to VA10 Transition |  | 1 |  | $\mu s$ |
| texvpx | tvph | Chip Enable Transition to VPP Transition |  | 2 |  | $\mu \mathrm{s}$ |
| tvpxa9x | $\mathrm{t}_{\text {AH9 }}$ | VPP Transition to VA9 Transition |  | 2 |  | $\mu \mathrm{s}$ |

Note: 1. $\mathrm{V}_{\mathrm{CC}}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.

Table 10. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}^{2}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {aVEL }}$ | $t_{\text {AS }}$ | Address Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{S}$ |
| tovel | tos | Input Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvCHEL | tvcs | V CC High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvphel | toes | VPP High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvPLVPH | tpRT | VPP Rise Time |  | 50 |  | ns |
| teleh | tpw | Chip Enable Program Pulse Width (Initial) | Note 2 | 0.95 | 1.05 | ms |
| teleh | topw | Chip Enable Program Pulse Width (Overprogram) | Note 3 | 2.85 | 78.75 | ms |
| tehox | $\mathrm{t}_{\mathrm{DH}}$ | Chip Enable High to Input Transition |  | 2 |  | $\mu \mathrm{S}$ |
| tehVPX | toen | Chip Enable High to Vpp Transition |  | 2 |  | $\mu \mathrm{s}$ |
| tVplel | tvR | Vpp Low to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| telov | tov | Chip Enable Low to Output Valid |  |  | 1 | $\mu \mathrm{s}$ |
| $t_{\text {EHQZ }}{ }^{(4)}$ | tbF | Chip Enable High to Output Hi- Z |  | 0 | 130 | ns |
| tehax | $\mathrm{t}_{\mathrm{AH}}$ | Chip Enable High to Address Transition |  | 0 |  | ns |

Notes. 1. V $\mathrm{V}_{\mathrm{Cc}}$ must be applied simultaneously with or before $\mathrm{V}_{\text {PP }}$ and removed simultaneously or after VPP.
2. The Intial Program Pulse width tolerance is $1 \mathrm{~ms} \pm 5 \%$.
3. The length of the Over-program Pulse varies from 2.85 ms to 78.95 ms , depending on the multiplication value of the iteration counter.
4. Sampled only, not $100 \%$ tested.

Figure 6. MARGIN MODE AC Waveform


Note: A8 High level $=5 \mathrm{~V}$; A9 High level $=12 \mathrm{~V}$.

Figure 7. Programming and Verify Modes AC Waveforms

$\qquad$

Figure 8. Fast Programming Flowchart


## DEVICE OPERATION (cont'd)

The Fast Programming Algorithm utilizes two different pulse types : initial and overprogram. The duration of the initial $\bar{E}$ pulse(s) is 1 ms , which will then be followed by a longer overprogram pulse of length $3 n s$ by $n$ ( $n$ is an iteration counter and is equal to the number of the initial one millisecond pulses applied to a particular M27512 location), before a correct verify occurs. Up to 25 one-millisecond pulses per byte are provided for before the over program pulse is applied.
The entire sequence of program pulses is performed at $\mathrm{V}_{C c}=6 \mathrm{~V}$ and $\mathrm{GVPP}=12.5 \mathrm{~V}$ (byte verifications at $\mathrm{V}_{\mathrm{Cc}}=6 \mathrm{~V}$ and $\overline{\mathrm{G}} \mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\text {IL }}$ ). When the Fast Programming cycle has been completed, all bytes should be compared to the original data with VCC $=5 \mathrm{~V}$.

## PRESTO Programming Algorithm

PRESTO Programming Algorithm allows to program the whole array with a guaranted margin, in a typical time of less than 50 seconds (to be compared with 283 seconds for the Fast algorithm). This can be achieved with the SGS-THOMSON M27512 due to several design innovations described in the next paragraph that improves programming efficiency and brings adequate margin

Figure 9. PRESTO Programming Flowchart

for reliability. Before starting the programming the internal MARGIN MODE circuit is set in order to guarantee that each cell is programmed with enough margin.
Then a sequence of $500 \mu$ s program pulses are applied to each byte until a correct verify occurs. No overprogram pulses are applied since the verify in MARGIN MODE provides the necessary margin to each programmed cell.

## Program Inhibit

Programming of multiple M27512s in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs (including $\bar{G} V P P$ ) of the parallel M27512 may be common. A TTL low level pulse applied to a M27512's $\overline{\mathrm{E}}$ input, with $\overline{\mathrm{G}} \mathrm{V}_{\mathrm{pp}}$ at 12.5 V , will program that M27512. A high level $\bar{E}$ input inhibits the other M27512s from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\bar{G} V_{p p}$ and $\bar{E}$ at $V_{\text {IL }}$. Data should be verified tov after the falling edge of $\bar{E}$.

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27512. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27512. Two identifier bytes may then be sequenced from the device outputs by toggling address line $A 0$ from $V_{I L}$ to $\mathrm{V}_{\text {IH. }}$. All other address lines must be held at $\mathrm{V}_{\mathrm{IL}}$ during Electronic Signature mode, except for A14 and A15 which should be high. Byte $0\left(A 0=V_{\text {IL }}\right)$ represents the manufacturer code and byte $1\left(\mathrm{AO}=\mathrm{V}_{\mathrm{IH}}\right)$ the device identifier code.

## ERASURE OPERATION (applies to UV EPROM)

The erasure characteristic of the M27512 is such that erasure begins when the cells are exposed to
light with wavelengths shorter than approximately $4000 \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 Å range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27512 in about 3 years, while it would take approximately 1 week to cause erasure when expose to direct sunlight. If the M27512 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27512 window to prevent unintentional erasure. The recommended erasure procedure for the M27512 is exposure to short wave ultraviolet light which has wavelength 2537 Å.
The integrated dose (i.e. UV intensity $x$ exposure time) for erasure should be a minimum of 15 W -sec $/ \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mu \mathrm{~W} / \mathrm{cm}^{2}$ power rating. The M27512 should be placed within 2.5 cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Vcc Tolerance, Package, etc) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.
.

## FLASH MEMORIES

## CMOS 256K (32K x 8, Chip Erase) FLASH MEMORY

- FAST ACCESS TIME: 120ns
- 1,000 ERASE/PROGRAM CYCLES
- 12V PROGRAMMING VOLTAGE
- TYPICAL BYTE PROGRAMMING TIME $100 \mu \mathrm{~s}$ (PRESTO F PROGRAMMING)
- ELECTRICAL CHIP ERASE IN is RANGE


Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Warning: NC = No Connection

Figure 2B. LCC Pin Connections


Warning: NC = No Connection

Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperaturegrade 1 <br> ggade 3 <br> grade 6 | 0 to 70 <br> -40 to 125 <br> -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages | -0.6 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply Voltage, during Erase <br> or Programming | -0.6 to 14 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sectıons of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended perıods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DEVICE OPERATION

The M28F256 FLASH MEMORY employs a technology similar to a 256K EPROM but adds to the device functionality by providing electrical erasure and programming. These functions are managed by a command register. The functions that are addressed via the command register depend on the voltage applied to the VPP, program voltage,
input. When $V_{P P}$ is less than or equal to 6.5 V , the command register is disabled and M28F256 functions as a read only memory providing operating modes similar to an EPROM (Read, Output Disable, Electronic Signature Read and Standby). When VPP is raised to 12 V the command register is enabled and this provides, in addition, Erase and Program operations.

## READ ONLY MODES, VPP $\leq 6.5 \mathrm{~V}$

For all Read Only Modes, except Standby Mode, the Write Enable input $\bar{W}$ should be High. In the Standby Mode this input is 'don't care'.
Read Mode. The M28F256 has two enable inputs, $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$, both of which must be Low in order to output data from the memory. The Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable $(\overline{\mathrm{G}})$ is the output control and should be used to gate data on to the output, independant of the device selection.
Standby Mode. In the Standby Mode the maximum supply current is reduced from 30 mA to $200 \mu \mathrm{~A}$. The device is placed in the Standby Mode by applying a High to the Chip Enable (E) input. When in the Standby Mode the outputs are in a high impedance state, independant of the Output Enable ( $\overline{\mathrm{G}}$ ) input.
Output Disable Mode. When the Output Enable ( $\overline{\mathrm{G}}$ ) is High the outputs are in a high impedance state.

Electronic Signature Mode. This mode allows the read out of two binary codes from the device which identify the manufacturer and device type. This mode is intended for use by programming equipment to automatically select the correct erase and programming algorithms. The Electronic Signature Mode is active when a high voltage ( 11.5 V to 13 V ) is applied to address line A9 with E and $\overline{\mathrm{G}}$ Low. With AO Low the output data is the manufacturer code, when AO is High the output is the device type code. All other address lines should be maintained Low while reading the codes.

## READ/WRITE MODES, $11.4 \mathrm{~V} \leq \mathrm{VPP}_{\mathrm{PP}} \leq 12.6 \mathrm{~V}$

When VPP is High both read and write operations may be performed. These are defined by the contents of an internal command register. Commands may be written to this register to set-up and execute, Erase, Erase Verify, Program, Program Verify and Reset modes. Each of these modes needs 2 cycles. Every mode starts with a write operation to set-up the command, this is followed by either read or write operations. The device expects the first cycle to be a write operation and does not corrupt data at any location in memory. Read mode is set-up with one cycle only and may be followed by any number of read operations to output data. Electronic Signature Read mode is set-up with one cycle and followed by a read cycle to output the manufacturer or device codes.
A write to the command register is made by bringing $\bar{W}$ Low while $\bar{E}$ is Low. The falling edge of $\bar{W}$ latches Addresses, while the rising edge latches Data, which are used for those commands that require address inputs, command input or provide data output.
When the device is powered up and when $V_{P P}$ is $\leq$ 6.5 V the contents of the command register default to 00 h , thus automatically setting-up Read operations. In addition a specific command may be used to set the command register to 00 h for reading the memory.
The system designer may chose to provide a constant high VPP and use the register commands for all operations, or to switch the VPP from low to high only when needing to erase or program the memory.

Table 3. Operations ${ }^{(1)}$

|  | VPP | Operation | $\overline{\mathrm{E}}$ | $\overline{\mathbf{G}}$ | $\bar{W}$ | A9 | DQ0 - DQ7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read Only | VPPL | Read | VIL | VIL | $\mathrm{V}_{\mathrm{IH}}$ | A9 | Data Output |
|  |  | Output Disable | $V_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $X$ | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Electronic Signature | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | VID | Codes |
| Read/Write ${ }^{(2)}$ | VPPH | Read | VIL | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | A9 | Data Output |
|  |  | Write | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\text {IL }}$ Pulse | A9 | Data Input |
|  |  | Output Disable | VIL | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{Hi}-\mathrm{Z}$ |

[^2]Table 4. Electronic Signature

| Identifier | AO | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\text {IL }}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\text {IH }}$ | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | OA8h |

Table 5. Commands ${ }^{(1)}$

| Command | Cycles | 1st Cycle |  |  | 2nd Cycle |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Operation | A0-A14 | DQ0-DQ7 | Operation | A0-A14 | DQ0-DQ7 |
| Read | 1 | Write | X | 00h |  |  |  |
| Electronic Signature | 2 | Write | X | 90h | Read | 0000h | 20 h |
|  |  |  |  |  | Read | 0001h | OA8h |
| Setup Erase/ <br> Erase | 2 | Write | X | 20h |  |  |  |
|  |  |  |  |  | Write | X | 20h |
| Erase Verify | 2 | Write | A0-A14 | OAOh | Read | X | Data Output |
| Setup Program/ <br> Program | 2 | Write | X | 40h |  |  |  |
|  |  |  |  |  | Write | A0-A14 | Data Input |
| Program Verify | 2 | Write | X | OCOh | Read | X | Data Output |
| Reset | 2 | Write | X | OFFh | Write | X | OFFh |

Note: 1. $\mathrm{X}=\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$

## READ/WRITE MODES (cont'd)

If the device is deselected during Erasure, Programming or Verification it will draw active supply currents until the operations are terminated.
Read Mode. The Read Mode is the default at power up or may be set-up by writing 00h to the command register. Subsequent read operations output data from the memory. The memory remains in the Read Mode until a new command is written to the command register.
Electronic Signature Mode. In order to select the correct erase and programming algorithms for onboard programming, the manufacturer and devices code may be read directly. It is not neccessary to apply a high voltage to A9 when using the command register. The Electronic Signature Mode is set-up by writing 90 h to the command register. The following read cycle, with address inputs 0000 h or 0001 h , output the manufacturer or device type codes. The command is terminated by writing another valid command to the command register (for example Reset).

Erase and Erase Verify Modes. The memory is erased by first Programming all bytes to 00h, the Erase command then erases them to OFFh. The Erase Verify command is then used to read the memory byte-by-byte for a content of OFFh.
The Erase Mode is set-up by writing 20h to the command register. The write cycle is then repeated to start the erase operation. Erasure starts on the rising edge of $\bar{W}$ during this second cycle. Erase is followed by an Erase Verify which reads an addressed byte.
Erase Verify Mode is set-up by writing OAOh to the command register and at the same time supplying the address of the byte to be verified. The rising edge of $\bar{W}$ during the set-up of the first Erase Verify Mode stops the Erase operation. The following read cycle is made with an internally generated margin voltage applied, reading OFFh indicates that all bits of the addressed byte are fully erased. The whole contents of the memory are verified by repeating the Erase Verify Operation, first writing the set-up code OAOh with the address of the byte to be verified and then reading the byte contents in a second read cycle.

## READ/WRITE MODES (cont'd)

As the Erase algorithm flow chart shows, when the data read during Erase Verify is not OFFh, another Erase operation is performed and verification continues from the address of the last verified byte. The command is terminated by writing another valid command to the command register (for example Program or Reset).
Program and Program Verify Modes. The Program Mode is set-up by writing 40 h to the command register. This is followed by a second write cycle which latches the address and data of the byte to be programmed. The rising edge of $\bar{W}$ during this second cycle starts the programming operation. Programming is followed by a Program Verify of the data written.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 10 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.45 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2 V |

Note that Output Hi-Z is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Program Verify Mode is set-up by writing 0COh to the command register. The rising edge of $W$ during the set-up of the Program Verify Mode stops the Programming operation. The following read cycle, of the address already latched during programming, is made with an internally generated margin voltage applied, reading valid data indicates that all bits have been programmed.
Reset Mode. This command is used to safely abort Erase or Program Modes. The Reset Mode is set-up and performed by writing twice OFFh to the command register. The command should be followed by writing a valid command to the the command register (for example Read).

Figure 4. AC Testing Load Circuit


Table 6. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\mathrm{OUT}}=0 \mathrm{~V}$ |  | 12 | pF |

Note: 1. Sampled only, not $100 \%$ tested

Table 7. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l LI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current (Read) | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{f}=5 \mathrm{MHz}$ |  | 30 | mA |
| lcc1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{1 H}$ |  | 1 | mA |
|  | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}=\mathrm{V}_{C C} \pm 0.2 \mathrm{~V}$ |  | 200 | $\mu \mathrm{A}$ |
| $\mathrm{ICCO}^{(1)}$ | Supply Current (Programming) | During Programming |  | 10 | mA |
| $\mathrm{ICCO}_{3}{ }^{(1)}$ | Supply Current (Program Verify) | During Verify |  | 30 | mA |
| $\mathrm{lcC4}_{4}{ }^{(1)}$ | Supply Current (Erase) | During Erasure |  | 15 | mA |
| ICC5 ${ }^{(1)}$ | Supply Current (Erase Verify) | During Erase Verify |  | 30 | mA |
| l LPP | Program Leakage Current | $\mathrm{V}_{\mathrm{PP}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 100$ | $\mu \mathrm{A}$ |
| IPP | Program Current (Read or Standby) | $V_{P P}>V_{C C}$ |  | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{PP}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 100$ | $\mu \mathrm{A}$ |
| $\mathrm{IPP} 1^{(1)}$ | Program Current (Programming) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{PPH}}$, During Programming |  | 30 | mA |
| $\mathrm{IPP2}^{(1)}$ | Program Current (Program Verify) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\text {PPH }}$, During Verify |  | 5 | mA |
| $\mathrm{IPP3}^{(1)}$ | Program Current (Erase) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\text {PPH }}$, During Erase |  | 30 | mA |
| IPP4 ${ }^{(1)}$ | Program Current (Erase Verify) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{PPH}}$, During Erase Verify |  | 5 | mA |
| VIIL | Input Low Voltage |  | -0.5 | 0.8 | V |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage TTL |  | 2 | V cc +0.5 | V |
|  | Input High Voltage CMOS |  | $0.7 \mathrm{~V}_{\mathrm{cc}}$ | V cc +0.5 | V |
| Vol | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.45 | V |
| VOH | Output High Voltage TTL | $1 \mathrm{OH}=-2.5 \mathrm{~mA}$ | 2.4 |  | V |
|  | Output High Voltage CMOS | $\mathrm{lOH}=-100 \mu \mathrm{~A}$ | 4.1 |  | V |
|  |  | $\mathrm{lOH}=-1 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{Cc}}-0.8$ |  | V |
| $V_{\text {PPL }}$ | Program Voltage (Read Operations) |  | 0 | 6.5 | V |
| VPPH | Program Voltage (Read/Write Operations) |  | 11.4 | 12.6 | V |
| $V_{\text {ID }}$ | A9 Voltage (Electronic Signature) |  | 11.5 | 13 | V |
| $\mathrm{IID}^{(1)}$ | A9 Current (Electronic Signature) | $\mathrm{A} 9=\mathrm{V}_{\text {ID }}$ |  | 500 | $\mu \mathrm{A}$ |

Note: 1. Not $100 \%$ Tested. Characterisation Data available.

Table 8A. Read Only Mode AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C},-40$ to $125^{\circ} \mathrm{C} ; \mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \% ; 0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PP}} \leq 6.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | M28F256 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -12 |  |  |
|  |  |  |  | Min | Max |  |
| tavav | $t_{\text {RC }}$ | Read Cycle Time | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 120 |  | ns |
| tavav | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 120 | ns |
| telax | tcel | Chip Enable Low to Output Transition | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 120 | ns |
| tglax | toel | Output Enable Low to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 |  | ns |
| tGLQV | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | ns |
| tehoz $^{(1)}$ | tcDF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 40 | ns |
| $\mathrm{tGHQZ}^{(1)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 30 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested

Table 8B. Read Only Mode AC Characteristics
( ( $\mathrm{T}_{\mathrm{A}}=0$ to $70{ }^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C},-40$ to $125^{\circ} \mathrm{C} ; \mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \% ; 0 \mathrm{~V} \leq \mathrm{VPP} \leq 6.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | M28F256 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -15 |  | -20 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| tavav | $t_{\text {RC }}$ | Read Cycle Time | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 150 |  | 200 |  | ns |
| $\mathrm{t}_{\text {AVQV }}$ | $t_{\text {AcC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 150 |  | 200 | ns |
| telqu | tcel | Chip Enable Low to Output Transition | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 150 |  | 200 | ns |
| tglax | toel | Output Enable Low to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |
| tGLQV | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 55 |  | 60 | ns |
| tEHQZ ${ }^{(1)}$ | tcDF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 55 | 0 | 60 | ns |
| $\mathrm{tGHQZ}^{(1)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 35 | 0 | 40 | ns |
| $t_{\text {AXax }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested

Figure 5. Read Mode AC Waveforms


Figure 6. Read Command Waveforms


VA00683

Figure 7. Electronic Signature Command Waveforms


Table 9A. Read/Write Mode AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{VPP}=12 \mathrm{~V}$ )

| Symbol | Alt | Parameter | M28F256 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -12 |  |  |
|  |  |  | Min | Max |  |
| tvphel |  | VPP High to Chip Enable Low | 100 |  | ns |
| twhwh3 | twc | Write Cycle Time | 120 |  | ns |
| $t_{\text {AVWL }}$ | $t_{\text {AS }}$ | Address Valid to Write Enable Low | 0 |  | ns |
| twLAX | $t_{\text {AH }}$ | Write Enable Low to Address Transition | 60 |  | ns |
| telwl | tcs | Chip Enable Low to Write Enable Low | 20 |  | ns |
| tGHWL |  | Output Enable High to Write Enable Low | 0 |  | $\mu \mathrm{s}$ |
| tovwh | tos | Input Valid to Write Enable High | 50 |  | ns |
| twLWH | twp | Write Enable Low to Write Enable High (Write Pulse) | 60 |  | ns |
| $\mathrm{teLEH}^{(2)}$ |  | Chip Enable Low to Chip Enable High (Write Pulse) | 60 |  | ns |
| twhDx | $t_{\text {DH }}$ | Write Enable High to Input Transition | 10 |  | ns |
| twhwh 1 |  | Duration of Program Operation | 95 | 105 | $\mu \mathrm{s}$ |
| twHWH2 |  | Duration of Erase Operation | 9.5 | 10.5 | ms |
| twher | tch | Write Enable High to Chip Enable High | 0 |  | ns |
| twhwl. | twPH | Write Enable High to Write Enable Low | 20 |  | ns |
| twhal |  | Write Enable High to Output Enable Low | 6 |  | $\mu \mathrm{s}$ |
| tavQv | $t_{\text {ACC }}$ | Addess Valid to data Output |  | 120 | ns |
| telax | tcel | Chip Enable Low to Output Transition | 0 |  | ns |
| telov | tce | Chip Enable Low to Output Valid |  | 120 | ns |
| tglax | toel | Output Enable Low to Output Transition | 0 |  | ns |
| tglqv | toe | Output Enable Low to Output Valid |  | 50 | ns |
| tehaz $^{(1)}$ | tcDF | Chip Enable High to Output Hi-Z |  | 40 | ns |
| $\mathrm{t}_{\text {GHQZ }}{ }^{(1)}$ | tbF | Output Enable High to Output Hi-Z |  | 30 | ns |
| $\mathrm{t}_{\mathrm{AXQX}}$ | tor | Address Transition to Output Transition | 0 |  | ns |

Notes: 1. Sampled only, not $100 \%$ tested
2. A Write is enabled by a valid combinatıon of Chip Enable $(\bar{E})$ and Write Enable $(\bar{W})$. When Write is controlled by Chip Enable (with a Chip Enable pulse width smaller than Write Enable), all timings should be measured relative to Chip Enable waveform.

Table 9B. Read/Write Mode AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{\mathrm{PP}}=12 \mathrm{~V}$ )

| Symbol | Alt | Parameter | M28F256 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -15 |  | -20 |  |  |
|  |  |  | Min | Max | Min | Max |  |
| tvphel |  | VPP High to Chip Enable Low | 100 |  | 100 |  | ns |
| twHWH3 | twc | Write Cycle Time | 150 |  | 200 |  | ns |
| $t_{\text {AVWL }}$ | $t_{\text {AS }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| twlax | $t_{\text {AH }}$ | Write Enable Low to Address Transition | 60 |  | 75 |  | ns |
| telwl | tcs | Chip Enable Low to Write Enable Low | 20 |  | 20 |  | ns |
| tGHWL |  | Output Enable High to Write Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| tovwh | tDS | Input Valid to Write Enable High | 50 |  | 50 |  | ns |
| twLwh | twp | Write Enable Low to Write Enable High (Write Pulse) | 60 |  | 60 |  | ns |
| $t_{\text {ELE }}{ }^{(2)}$ |  | Chip Enable Low to Chip Enable High (Write Pulse) | 60 |  | 60 |  | ns |
| twHDX | $t_{\text {DH }}$ | Write Enable High to Input Transition | 10 |  | 10 |  | ns |
| tWHWH1 |  | Duration of Program Operation | 95 | 105 | 95 | 105 | $\mu \mathrm{s}$ |
| twhwh2 |  | Duration of Erase Operation | 9.5 | 10.5 | 9.5 | 10.5 | ms |
| tWHEH | $\mathrm{tcH}^{\text {che }}$ | Write Enable High to Chip Enable High | 0 |  | 0 |  | ns |
| twhwL | twPH | Write Enable High to Write Enable Low | 20 |  | 20 |  | ns |
| twhgl |  | Write Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| $t_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Addess Valid to data Output |  | 150 |  | 200 | ns |
| telox | tcel | Chip Enable Low to Output Transition | 0 |  | 0 |  | ns |
| telav | tce | Chip Enable Low to Output Valid |  | 150 |  | 200 | ns |
| $\mathrm{t}_{\text {GLQx }}$ | toel | Output Enable Low to Output Transition | 0 |  | 0 |  | ns |
| tglov | toe | Output Enable Low to Output Valid |  | 55 |  | 60 | ns |
| tehaz $^{(1)}$ | tcDF | Chip Enable High to Output Hi-Z |  | 55 |  | 60 | ns |
| $\mathrm{t}_{\text {GHQZ }}{ }^{(1)}$ | tDF | Output Enable High to Output Hi-Z |  | 35 |  | 40 | ns |
| $t_{\text {AXQx }}$ | tor | Address Transition to Output Transition | 0 |  | 0 |  | ns |

Notes: 1. Sampled only, not $100 \%$ tested
2. A Write is enabled by a valıd combınatıon of Chip Enable $(\overline{\mathrm{E}})$ and Write Enable $(\bar{W})$. When Write is controlled by Chip Enable (with a Chip Enable pulse width smaller than Write Enable), all timings should be measured relative to Chip Enable waveform.



Figure 10. Erasing Flowchart


## PRESTO F ERASE ALGORITHM

The PRESTO F Erase Algorithm guarantees that the device will be erased in a reliable way. The algorithm first programs all bytes to 00 h in order to ensure uniform erasure. The programming follows the Presto F Programming Algorithm (see below). Erase is set-up by writing 20 h to the command register, the erasure is started by repeating this write cycle. Erase Verify is set-up by writing 0AOh to the command register together with the address of the byte to be verified. The subsequent read cycle reads the data which is compared to OFFh. Erase Verify begins at address 0000 h and continues to the last address or until the comparison of the data to OFFh fails. If this occurs, the address of the last byte checked is stored and a new Erase operation performed. Erase Verify then continues from the address of the stored location.

Figure 11. Programming Flowchart


## PRESTO F PROGRAM ALGORITHM

The PRESTO F Programming Algorithm applies a series of $100 \mu$ s programming pulses to a byte until a correct verify occurs. Up to 25 programming operations are allowed for one byte. Program is set-up by writing 40 h to the command register, the programming is started after the next write cycle which also latches the address and data to be programmed. Program Verify is set-up by writing OCOh to the command register, followed by a read cycle and a compare of the data read to the data expected. During Program and Program Verify operations a MARGIN MODE circuit is activated to guarantee that the cell is programmed with a safety margin.

## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Vcc Tolerance, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## CMOS 256K (32K x 8, Chip Erase) FLASH MEMORY

- FAST ACCESS TIME: 120ns
- LOW POWER CONSUMPTION
- Standby Current: 200 $\mu$ A Max
- 10,000 ERASE/PROGRAM CYCLES
- 12V PROGRAMMING VOLTAGE
- TYPICAL BYTE PROGRAMING TIME $10 \mu \mathrm{~s}$ (PRESTO F ALGORITHM)
- ELECTRICAL CHIP ERASE IN 1s RANGE
- INTEGRATED ERASE/PROGRAM-STOP TIMER


## DESCRIPTION

The M28F256A FLASH MEMORY is a non-volatile memory which may be erased electrically at the chip level and programmed byte-by-byte. It is organised as 32 K bytes of 8 bits. It uses a command register architecture to select the operating modes and thus provides a simple microprocessor interface. The M28F256A FLASH MEMORY is suitable for applications where the memory has to be reprogrammed in the equipment. The access time of 100ns makes the device suitable for use in high speed microprocessor systems.

Table 1. Signal Names

| AO - A14 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ7 | Data Inputs / Outputs |
| $\bar{E}$ | Chip Enable |
| $\bar{G}$ | Output Enable |
| $\bar{W}$ | Write Enable |
| $V_{P P}$ | Program Supply |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Warning: NC = No Connection

Figure 2B. LCC Pin Connections


Warning: NC = No Connection

Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperaturegrade 1 <br> grade 3 <br> grade 6 | 0 to 70 <br> -40 to 125 <br> -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages | -0.6 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply Voltage, during Erase <br> or Programming | -0.6 to 14 | V |

Note: Except for the rating "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specificatıon is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DEVICE OPERATION

The M28F256A FLASH MEMORY employs a technology similar to a 256K EPROM but adds to the device functionality by providing electrical erasure and programming. These functions are managed by a command register. The functions that are addressed via the command register depend on the voltage applied to the VPP, program voltage,
input. When Vpp is less than or equal to 6.5 V , the command register is disabled and M28F256A functions as a read only memory providing operating modes similar to an EPROM (Read, Output Disable, Electronic Signature Read and Standby). When VPP is raised to 12 V the command register is enabled and this provides, in addition, Erase and Program operations.

## READ ONLY MODES, $\mathrm{V}_{\mathrm{PP}} \leq 6.5 \mathrm{~V}$

For all Read Only Modes, except Standby Mode, the Write Enable input $\bar{W}$ should be High. In the Standby Mode this input is don't care.
Read Mode. The M28F256A has two enable inputs, $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$, both of which must be Low in order to output data from the memory. The Chip Enable (E) is the power control and should be used for device selection. Output Enable $(\bar{G})$ is the output control and should be used to gate data on to the output, independant of the device selection.
Standby Mode. In the Standby Mode the maximum supply current is reduced from 30 mA to $200 \mu \mathrm{~A}$. The device is placed in the Standby Mode by applying a High to the Chip Enable (E) input. When in the Standby Mode the outputs are in a high impedance state, independant of the Output Enable ( $\bar{G}$ ) input.
Output Disable Mode. When the Output Enable ( $\overline{\mathrm{G}}$ ) is High the outputs are in a high impedance state.
Electronic Signature Mode. This mode allows the read out of two binary codes from the device which identify the manufacturer and device type. This mode is intended for use by programming equipment to automatically select the correct erase and programming algorithms. The Electronic Signature Mode is active when a high voltage ( 11.5 V to 13 V ) is applied to address line A9 with $\bar{E}$ and $\bar{G}$ Low. With AO Low the output data is the manufacturer code, when AO is High the output is the device type code. All other address lines should be maintained Low while reading the codes.

## READ/WRITE MODES, $11.4 \mathrm{~V} \leq \mathrm{VPP}^{\mathrm{L}} \leq 12.6 \mathrm{~V}$

When Vpp is High both read and write operations may be performed. These are defined by the contents of an internal command register. Commands may be written to this register to set-up and execute, Erase, Erase Verify, Program, Program Verify and Reset modes. Each of these modes needs 2 cycles. Every mode starts with a write operation to set-up the command, this is followed by either read or write operations. The device expects the first cycle to be a write operation and does not corrupt data at any location in memory. Read mode is set-up with one cycle only and may be followed by any number of read operations to output data. Electronic Signature Read mode is set-up with one cycle and followed by a read cycle to output the manufacturer or device codes.
A write to the command register is made by bringing $\bar{W}$ Low while $\bar{E}$ is Low. The falling edge of $\bar{W}$ latches Addresses, while the rising edge latches Data, which are used for those commands that require address inputs, command input or provide data output.
When the device is powered up and when VPp is $\leq$ 6.5 V the contents of the command register default to 00 h , thus automatically setting-up Read operations. In addition a specific command may be used to set the command register to 00h for reading the memory.
The system designer may chose to provide a constant high VPP and use the register commands for all operations, or to switch the VPP from low to high only when needing to erase or program the memory. All command register access is inhibited when Vcc falls below the Erase/Write Lockout Voltage (VLKO) of 2.5 V .

Table 3. Operations ${ }^{(1)}$

|  | $V_{\text {PP }}$ | Operation | $\bar{E}$ | $\overline{\mathrm{G}}$ | $\overline{\text { w }}$ | A9 | DQ0 - DQ7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read Only | $V_{\text {PPL }}$ | Read | $V_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{H}}$ | A9 | Data Output |
|  |  | Output Disable | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{H}}$ | $\mathrm{V}_{\mathrm{H}}$ | x | Hi-Z |
|  |  | Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | x | Hi-Z |
|  |  | Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{H}}$ | $V_{\text {ID }}$ | Codes |
| Read/Write ${ }^{(2)}$ | $V_{\text {PPH }}$ | Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | A9 | Data Output |
|  |  | Write | $V_{\text {IL }}$ | $\mathrm{V}_{\mathrm{H}}$ | $V_{\text {LIL }}$ Pulse | A9 | Data Input |
|  |  | Output Disable | $\mathrm{V}_{\text {IL }}$ | $V_{1 H}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | Hi-Z |
|  |  | Standby | $\mathrm{V}_{\mathrm{H}}$ | X | X | X | Hi-Z |

Note: 1. $\mathrm{X}=\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$
2. Refer also to the Command Table

Table 4. Electronic Signature

| Identifier | A0 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\text {IL }}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | OAAh |

Table 5. Commands ${ }^{(1)}$

| Command | Cycles | 1st Cycle |  |  | 2nd Cycle |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Operation | A0-A14 | DQO-DQ7 | Operation | A0-A14 | DQ0-DQ7 |
| Read | 1 | Write | X | 00h |  |  |  |
| Electronic Signature | 2 | Write | X | 90h | Read | 0000h | 20h |
|  |  |  |  |  | Read | 0001h | OAAh |
| Setup Erase/ <br> Erase | 2 | Write | X | 20h |  |  |  |
|  |  |  |  |  | Write | X | 20h |
| Erase Verify | 2 | Write | A0-A14 | OAOh | Read | X | Data Output |
| Setup Program/ <br> Program | 2 | Write | X | 40h |  |  |  |
|  |  |  |  |  | Write | AO-A14 | Data Input |
| Program Verify | 2 | Write | X | OCOh | Read | X | Data Output |
| Reset | 2 | Write | X | OFFh | Write | X | OFFh |

Note: 1. $\mathrm{X}=\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$

READ/WRITE MODES (cont'd)
If the device is deselected during Erasure, Programming or Verification it will draw active supply currents until the operations are terminated.

The device is protected against stress caused by long erase or program times. If the end of Erase or Programming operations are not terminated by a Verify cycle within a maximum time permitted, an internal stop timer automatically stops the operation. The device remains in an inactive state, ready to start a Verify or Reset Mode operation.

Read Mode. The Read Mode is the default at power up or may be set-up by writing 00h to the command register. Subsequent read operations output data from the memory. The memory remains in the Read Mode until a new command is written to the command register.

Electronic Signature Mode. In order to select the correct erase and programming algorithms for onboard programming, the manufacturer and devices code may be read directly. It is not neccessary to
apply a high voltage to A9 when using the command register. The Electronic Signature Mode is set-up by writing 90 h to the command register. The following read cycle, with address inputs 0000 h or 0001 h , output the manufacturer or device type codes. The command is terminated by writing another valid command to the command register (for example Reset).
Erase and Erase Verify Modes. The memory is erased by first Programming all bytes to 00h, the Erase command then erases them to 0FFh. The Erase Verify command is then used to read the memory byte-by-byte for a content of OFFh.

The Erase Mode is set-up by writing 20h to the command register. The write cycle is then repeated to start the erase operation. Erasure starts on the rising edge of $\bar{W}$ during this second cycle. Erase is followed by an Erase Verify which reads an addressed byte.

Erase Verify Mode is set-up by writing 0AOh to the command register and at the same time supplying the address of the byte to be verified. The rising

## READ/WRITE MODES (cont'd)

edge of $\bar{W}$ during the set-up of the first Erase Verify Mode stops the Erase operation. The following read cycle is made with an internally generated margin voltage applied, reading OFFh indicates that all bits of the addressed byte are fully erased. The whole contents of the memory are verified by repeating the Erase Verify Operation, first writing the set-up code 0AOh with the address of the byte to be verified and then reading the byte contents in a second read cycle.

As the Erase algorithm flow chart shows, when the data read during Erase Verify is not 0FFh, another Erase operation is performed and verification continues from the address of the last verified byte. The command is terminated by writing another valid command to the command register (for example Program or Reset).
Program and Program Verify Modes. The Program Mode is set-up by writing 40 h to the command register. This is followed by a second write cycle
which latches the address and data of the byte to be programmed. The rising edge of $\bar{W}$ during this secind cycle starts the programming operation. Programming is followed by a Program Verify of the data written.
Program Verify Mode is set-up by writing 0COh to the command register. The rising edge of $W$ during the set-up of the Program Verify Mode stops the Programming operation. The following read cycle, of the address already latched during programming, is made with an internally generated margin voltage applied, reading valid data indicates that all bits have been programmed.
Reset Mode. This command is used to safely abort Erase or Program Modes. The Reset Mode is set-up and performed by writing twice 0FFh to the command register. The command should be followed by writing a valid command to the the command register (for example Read).

Figure 4. AC Testing Load Circuit


Table 6. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $C_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: 1. Sampled only, not $100 \%$ tested

SGS-THOMSON

Table 7. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $\mathrm{VCC}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lı | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {cc }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Lo | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {cc }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current (Read) | $\overline{\mathrm{E}}=\mathrm{V}_{\text {LL }}, \mathrm{f}=6 \mathrm{MHz}$ |  | 30 | mA |
| $\mathrm{lcc1}$ | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
|  | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}=\mathrm{V}_{C C} \pm 0.2 \mathrm{~V}$ |  | 200 | $\mu \mathrm{A}$ |
| $\mathrm{ICCO}{ }^{(1)}$ | Supply Current (Programming) | During Programming |  | 10 | mA |
| $\mathrm{ICC3}^{(1)}$ | Supply Current (Program Verify) | During Verify |  | 30 | mA |
| $\mathrm{ICC4}^{(1)}$ | Supply Current (Erase) | During Erasure |  | 15 | mA |
| $\mathrm{ICCS}^{(1)}$ | Supply Current (Erase Verify) | During Erase Verify |  | 30 | mA |
| ILPP | Program Leakage Current | $\mathrm{V}_{\mathrm{PP}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 100$ | $\mu \mathrm{A}$ |
| Ipp | Program Current (Read or Standby) | $V_{P P}>V_{C C}$ |  | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{PP}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 100$ | $\mu \mathrm{A}$ |
| Ipp1 ${ }^{(1)}$ | Program Current (Programming) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{PPH}}$, During Programming |  | 30 | mA |
| IPP2 ${ }^{(1)}$ | Program Current (Program Verify) | $V_{\text {PP }}=\mathrm{V}_{\text {PPH, }}$, During Verify |  | 5 | mA |
| $\mathrm{IPP3}^{(1)}$ | Program Current (Erase) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\text {PPH }}$, During Erase |  | 30 | mA |
| $\mathrm{IPP4}^{(1)}$ | Program Current (Erase Verify) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\text {PPH }}$, During Erase Verify |  | 5 | mA |
| $\mathrm{V}_{\mathrm{ll}}$ | Input Low Voltage |  | -0.5 | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage TTL |  | 2 | $V_{C C}+0.5$ | V |
|  | Input High Voltage CMOS |  | 0.7 V Cc | $V_{C C}+0.5$ | V |
| VoL | Output Low Voltage | $\mathrm{loL}=5.8 \mathrm{~mA}($ grade 1) |  | 0.45 | V |
|  |  | $\mathrm{loL}=2.1 \mathrm{~mA}($ grade 6 ) |  | 0.45 | V |
| VOH | Output High Voltage CMOS | $\mathrm{l} \mathrm{OH}=-100 \mu \mathrm{~A}$ | 4.1 |  | V |
|  |  | $\mathrm{loH}=-1 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{CC}} \div 0.8$ |  | V |
|  |  | $\mathrm{l}_{\mathrm{OH}}=-2.5 \mathrm{~mA}$ (grade 1) | $\mathrm{V}_{\mathrm{CC}}-0.8$ |  | V |
|  | Output High Voltage TTL | $\mathrm{IOH}^{\text {O }}=-2.5 \mathrm{~mA}$ | 2.4 |  | V |
| VPPL | Program Voltage (Read Operations) |  | 0 | 6.5 | V |
| $V_{\text {PPH }}$ | Program Voltage (Read/Write Operations) |  | 11.4 | 12.6 | V |
| VID | A9 Voltage (Electronic Signature) |  | 11.5 | 13 | V |
| $110{ }^{(1)}$ | A9 Current (Electronic Signature) | $\mathrm{A} 9=\mathrm{V}_{10}$ (grade 1) |  | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{A} 9=\mathrm{V}_{10}$ (grade 6) |  | 500 | $\mu \mathrm{A}$ |
| $V_{\text {LKo }}$ | Supply Voltage, Erase/Program Lock-out |  | 2.5 |  | V |

Note: 1. Not $100 \%$ Tested. Characterisation Data avalable.

Table 8A. Read Only Mode AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70{ }^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% ; 0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PP}} \leq 6.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | M28F256A |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -12 |  |  |
|  |  |  |  | Min | Max |  |
| tavav | $\mathrm{t}_{\text {R }}$ | Read Cycle Time | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 120 |  | ns |
| tavav | tacc | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 120 | ns |
| telax ${ }^{(1)}$ | tz | Chip Enable Low to Output Transition | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | ns |
| teLov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\text {LL }}$ |  | 120 | ns |
| tglox ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 |  | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | ns |
| $t_{\text {EHaz }}{ }^{(1)}$ |  | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 40 | ns |
| $\mathrm{tGHaz}^{(1)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | ns |
| $t_{\text {Axax }}$ | toн | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested

Table 8B. Read Only Mode AC Characteristics
( $\left(\mathrm{T}_{\mathrm{A}}=0\right.$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{VCC}=5 \mathrm{~V} \pm 10 \% ; 0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PP}} \leq 6.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | M28F256A |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -15 |  | -20 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| tavav | $t_{\text {RC }}$ | Read Cycle Time | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 150 |  | 200 |  | ns |
| tavav | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| teLax ${ }^{(1)}$ | tız | Chip Enable Low to Output Transition | $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| $\operatorname{tgLax}^{(1)}$ | tolz | Output Enable Low to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |
| tglav | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 55 |  | 60 | ns |
| tehaz $^{(1)}$ |  | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 55 | 0 | 60 | ns |
| $\mathrm{tGHaZ}^{(1)}$ | tDF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 35 | 0 | 40 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | = | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested

Figure 5. Read Mode AC Waveforms


Figure 6. Read Command Waveforms


Figure 7. Electronic Signature Command Waveforms


Table 9A. Read/Write Mode AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ or $\mathrm{VCC}=5 \mathrm{~V} \pm 10 \%: \mathrm{VPP}^{\circ}=12 \mathrm{~V}$ )

| Symbol | Alt | Parameter | M28F256A |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -12 |  |  |
|  |  |  | Min | Max |  |
| tvphel. |  | VPP High to Chip Enable Low | 100 |  | ns |
| tWHWH3 | twc | Write Cycle Time | 120 |  | ns |
| $\mathrm{t}_{\text {AVWL }}$ | $t_{\text {AS }}$ | Address Valid to Write Enable Low | 0 |  | ns |
| twlax | $t_{\text {AH }}$ | Write Enable Low to Address Transition | 60 |  | ns |
| telwl | tcs | Chip Enable Low to Write Enable Low | 20 |  | ns |
| $\mathrm{t}_{\text {GHWL }}$ |  | Output Enable High to Write Enable Low | 0 |  | $\mu \mathrm{s}$ |
| tovwh | tos | Input Valid to Write Enable High | 50 |  | ns |
| twLWH | twp | Write Enable Low to Write Enable High (Write Pulse) | 60 |  | ns |
| $\mathrm{teLEH}^{(2)}$ |  | Chip Enable Low to Chip Enable High (Write Pulse) | 70 |  | ns |
| twhDx | $t_{\text {DH }}$ | Write Enable High to Input Transition | 10 |  | ns |
| tWHWH1 |  | Duration of Program Operation | 10 |  | $\mu \mathrm{s}$ |
| tWHWH2 |  | Duration of Erase Operation | 9.5 |  | ms |
| twher | $\mathrm{t}_{\mathrm{CH}}$ | Write Enable High to Chip Enable High | 0 |  | ns |
| twhwL | twPH | Write Enable High to Write Enable Low | 20 |  | ns |
| twhgl |  | Write Enable High to Output Enable Low | 6 |  | $\mu \mathrm{s}$ |
| $t_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Addess Valid to data Output |  | 120 | ns |
| telqu | tcel | Chip Enable Low to Output Transition | 0 |  | ns |
| telov | tce | Chip Enable Low to Output Valid |  | 120 | ns |
| tglax | toel | Output Enable Low to Output Transition | 0 |  | ns |
| tglav | toe | Output Enable Low to Output Valid |  | 50 | ns |
| $\mathrm{t}_{\text {EHQZ }}{ }^{(1)}$ | tcos | Chip Enable High to Output Hi-Z |  | 40 | ns |
| $\mathrm{tGHaZ}^{(1)}$ | tDF | Output Enable High to Output Hi-Z |  | 30 | ns |
| $t_{\text {AXQX }}$ | toh | Address Transition to Output Transition | 0 |  | ns |

Notes: 1. Sampled only, not $100 \%$ tested
2. A Write is enabled by a valid combination of Chip Enable ( $\overline{\mathrm{E}}$ ) and Write Enable ( $\overline{\mathrm{W}}$ ). When Write is controlled by Chip Enable (with a Chip Enable pulse width smaller than Write Enable), all timings should be measured relative to Chip Enable waveform.

Table 9B. Read/Write Mode AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $\mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 10 \%: \mathrm{V}_{\mathrm{PP}}=12 \mathrm{~V}$ )

| Symbol | Alt | Parameter | M28F256A |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -15 |  | -20 |  |  |
|  |  |  | Min | Max | Min | Max |  |
| tvPHEL |  | Vpp High to Chip Enable Low | 100 |  | 100 |  | ns |
| tWHWH3 | twc | Write Cycle Time | 150 |  | 200 |  | ns |
| $t_{\text {AVWL }}$ | $t_{\text {AS }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| twlax | $t_{\text {AH }}$ | Write Enable Low to Address Transition | 60 |  | 75 |  | ns |
| telwl | tcs | Chip Enable Low to Write Enable Low | 20 |  | 20 |  | ns |
| tghwl |  | Output Enable High to Write Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| tovwh | tos | Input Valid to Write Enable High | 50 |  | 50 |  | ns |
| twLWH | twp | Write Enable Low to Write Enable High (Write Pulse) | 60 |  | 60 |  | ns |
| $\mathrm{t}_{\text {ELEH }}{ }^{(2)}$ |  | Chip Enable Low to Chip Enable High (Write Pulse) | 70 |  | 70 |  | ns |
| twhDx | $\mathrm{t}_{\mathrm{DH}}$ | Write Enable High to Input Transition | 10 |  | 10 |  | ns |
| tWHWH1 |  | Duration of Program Operation | 10 |  | 10 |  | $\mu \mathrm{s}$ |
| tWHWH2 |  | Duration of Erase Operation | 9.5 |  | 9.5 |  | ms |
| tWHEH | $\mathrm{tcH}^{\text {che }}$ | Write Enable High to Chip Enable High | 0 |  | 0 |  | ns |
| twhwL | twPH | Write Enable High to Write Enable Low | 20 |  | 20 |  | ns |
| twhgl |  | Write Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| $t_{\text {AVQV }}$ | $t_{\text {AcC }}$ | Addess Valid to data Output |  | 150 |  | 200 | ns |
| telox | tcel | Chip Enable Low to Output Transition | 0 |  | 0 |  | ns |
| telov | tce | Chip Enable Low to Output Valid |  | 150 |  | 200 | ns |
| tglax | toel | Output Enable Low to Output Transition | 0 |  | 0 |  | ns |
| tglov | toe | Output Enable Low to Output Valid |  | 55 |  | 60 | ns |
| tehaz $^{(1)}$ | tcDF | Chip Enable High to Output Hi-Z |  | 55 |  | 60 | ns |
| $\mathrm{tGHQZ}^{(1)}$ | tbF | Output Enable High to Output Hi-Z |  | 35 |  | 40 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | 0 |  | 0 |  | ns |

Notes: 1. Sampled only, not $100 \%$ tested
2. A Write is enabled by a valid combination of Chip Enable ( $\overline{\mathrm{E}}$ ) and Write Enable ( $\overline{\mathrm{W}}$ ). When Write is controlled by Chip Enable (with a Chip Enable pulse width smaller than Write Enable), all timings should be measured relative to Chip Enable waveform.



Figure 10. Erasing Flowchart


Limit: 1000 at grades $1 \& 6 ; 6000$ at grade 3.

## PRESTO F ERASE ALGORITHM

The PRESTO F Erase Algorithm guarantees that the device will be erased in a reliable way. The algorithm first programms all bytes to 00 h in order to ensure uniform erasure. The programming follows the Presto F Programming Algorithm (see below). Erase is set-up by writing 20 h to the command register, the erasure is started by repeating this write cycle. Erase Verify is set-up by writing OAOh to the command register together with the address of the byte to be verified. The subsequent read cycle reads the data which is compared to OFFh. Erase Verify begins at address 0000h and continues to the last address or until the comparison of the data to OFFh fails. If this occurs, the address of the last byte checked is stored and a new Erase operation performed. Erase Verify then continues from the address of the stored location.

Figure 11. Programming Flowchart


## PRESTO F PROGRAM ALGORITHM

The PRESTO F Programming Algorithm applies a series of $10 \mu$ s programming pulses to a byte until a correct verify occurs. Up to 25 programming operations are allowed for one byte. Program is set-up by writing 40 h to the command register, the programming is started after the next write cycle which also latches the address and data to be programmed. Program Verify is set-up by writing OCOh to the command register, followed by a read cycle and a compare of the data read to the data expected. During Program and Program Verify operations a MARGIN MODE circuit is activated to guarantee that the cell is programmed with a safety margin.

SGS-THOMSON
RDCROELEGTROMICS

## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Vcc Tolerance, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

M28F512

## CMOS 512K (64K x 8, Chip Erase) FLASH MEMORY

- FAST ACCESS TIME: 120ns
- LOW POWER CONSUMPTION
- Standby Current: 200 $\mu \mathrm{A}$ Max
- 10,000 ERASE/PROGRAM CYCLES
- 12V PROGRAMMING VOLTAGE
- TYPICAL BYTE PROGRAMMING TIME $10 \mu \mathrm{~s}$ (PRESTO F ALGORITHM)
- ELECTRICAL CHIP ERASE IN 1s RANGE
- INTEGRATED ERASE/PROGRAM-STOP TIMER


## DESCRIPTION

The M28F512 FLASH MEMORY is a non-volatile memory which may be erased electrically at the chip level and programmed byte-by-byte. It is organised as 64 K bytes of 8 bits. It uses a command register architecture to select the operating modes and thus provides a simple microprocessor interface. The M28F512 FLASH MEMORY is suitable for applications where the memory has to be reprogrammed in the equipment. The access time of 100ns makes the device suitable for use in high speed microprocessor systems.

Table 1. Signal Names

| AO - A15 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ7 | Data Inputs / Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\mathrm{V}_{\mathrm{PP}}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Warning: NC = No Connection

Figure 2B. LCC Pin Connections


Warning: NC = No Connection

Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{\text {A }}$ | Ambient Operating Temperaturegrade 1 <br> grade 3 <br> grade 6 | 0 to 70 <br> -40 to 125 <br> -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages | -0.6 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply Voltage, during Erase <br> or Programming | -0.6 to 14 | V |

Note: Except for the ratıng "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratıngs" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditıons for extended perıods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DEVICE OPERATION

The M28F512 FLASH MEMORY employs a technology similar to a 512 K EPROM but adds to the device functionality by providing electrical erasure and programming. These functions are managed by a command register. The functions that are addressed via the command register depend on the voltage applied to the VPP, program voltage, input. When VPP is less than or equal to 6.5 V , the
command register is disabled and M28F512 functions as a read only memory providing operating modes similar to an EPROM (Read, Output Disable, Electronic Signature Read and Standby). When VPP is raised to 12 V the command register is enabled and this provides, in addition, Erase and Program operations.

## READ ONLY MODES, VPP $\leq 6.5 \mathrm{~V}$

For all Read Only Modes, except Standby Mode, the Write Enable input W should be High. In the Standby Mode this input is 'don't care'.
Read Mode. The M28F512 has two enable inputs, $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$, both of which must be Low in order to output data from the memory. The Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable $(\overline{\mathrm{G}})$ is the output control and should be used to gate data on to the output, independant of the device selection.
Standby Mode. In the Standby Mode the maximum supply current is reduced from 30 mA to $200 \mu \mathrm{~A}$. The device is placed in the Standby Mode by applying a High to the Chip Enable (E) input. When in the Standby Mode the outputs are in a high impedance state, independant of the Output Enable ( $\overline{\mathrm{G}}$ ) input.
Output Disable Mode. When the Output Enable $(\bar{G})$ is High the outputs are in a high impedance state.
Electronic Signature Mode. This mode allows the read out of two binary codes from the device which identify the manufacturer and device type. This mode is intended for use by programming equipment to automatically select the correct erase and programming algorithms. The Electronic Signature Mode is active when a high voltage ( 11.5 V to 13 V ) is applied to address line A9 with E and G Low. With AO Low the output data is the manufacturer code, when AO is High the output is the device type code. All other address lines should be maintained Low while reading the codes.

## READ/WRITE MODES, $11.4 \mathrm{~V} \leq \mathrm{VPP}_{\mathrm{PP}} \leq 12.6 \mathrm{~V}$

When VPP is High both read and write operations may be performed. These are defined by the contents of an internal command register. Commands may be written to this register to set-up and execute, Erase, Erase Verify, Program, Program Verify and Reset modes. Each of these modes needs 2 cycles. Every mode starts with a write operation to set-up the command, this is followed by either read or write operations. The device expects the first cycle to be a write operation and does not corrupt data at any location in memory. Read mode is set-up with one cycle only and may be followed by any number of read operations to output data. Electronic Signature Read mode is set-up with one cycle and followed by a read cycle to output the manufacturer or device codes.
A write to the command register is made by bringing $\bar{W}$ Low while $\bar{E}$ is Low. The falling edge of $\bar{W}$ latches Addresses, while the rising edge latches Data, which are used for those commands that require address inputs, command input or provide data output.
When the device is powered up and when $V_{P P}$ is $\leq$ 6.5 V the contents of the command register default to 00 h , thus automatically setting-up Read operations. In addition a specific command may be used to set the command register to 00 h for reading the memory.
The system designer may chose to provide a constant high VPP and use the register commands for all operations, or to switch the VPP from low to high only when needing to erase or program the memory. All command register access is inhibited when

Table 3. Operations ${ }^{(1)}$

|  | VPP | Operation | $\overline{\mathrm{E}}$ | $\overline{\mathbf{G}}$ | W | A9 | DQ0 - DQ7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read Only | VPPL | Read | VIL | VIL | $\mathrm{V}_{\mathrm{IH}}$ | A9 | Data Output |
|  |  | Output Disable | VIL | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Standby | $\mathrm{V}_{\text {IH }}$ | X | X | X | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Electronic Signature | $\mathrm{V}_{\text {IL }}$ | $V_{\text {IL }}$ | $\mathrm{V}_{1 \mathrm{H}}$ | $V_{\text {ID }}$ | Codes |
| Read/Write ${ }^{(2)}$ | $\mathrm{V}_{\text {PPH }}$ | Read | VIL | VIL | $\mathrm{V}_{\text {IH }}$ | A9 | Data Output |
|  |  | Write | VIL | $\mathrm{V}_{\mathrm{IH}}$ | VIL Pulse | A9 | Data Input |
|  |  | Output Disable | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{Hi}-\mathrm{Z}$ |

Note: 1. $\mathrm{X}=\mathrm{V}_{\text {IL }}$ or $\mathrm{V}_{\text {IH }}$
2. Refer also to the Command Table

Table 4. Electronic Signature

| Identifier | A0 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 h |

Table 5. Commands ${ }^{(1)}$

| Command | Cycles | 1st Cycle |  |  | 2nd Cycle |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Operation | A0-A15 | DQ0-DQ7 | Operation | A0-A15 | DQ0-DQ7 |
| Read | 1 | Write | X | 00h |  |  |  |
| Electronic Signature | 2 | Write | X | 90h | Read | 0000h | 20h |
|  |  |  |  |  | Read | 0001h | 02h |
| Setup Erase/ <br> Erase | 2 | Write | X | 20h |  |  |  |
|  |  |  |  |  | Write | X | 20h |
| Erase Verify | 2 | Write | A0-A15 | OAOh | Read | X | Data Output |
| Setup Program/ <br> Program | 2 | Write | X | 40h |  |  |  |
|  |  |  |  |  | Write | A0-A15 | Data Input |
| Program Verify | 2 | Write | X | OCOh | Read | X | Data Output |
| Reset | 2 | Write | X | OFFh | Write | X | OFFh |

Note: 1. $\mathrm{X}=\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$

## READ/WRITE MODES (cont'd)

Vcc falls below the Erase/Write Lockout Voltage ( V LKO) of 2.5 V .
If the device is deselected during Erasure, Programming or Verification it will draw active supply currents until the operations are terminated.
The device is protected against stress caused by long erase or program times. If the end of Erase or Programming operations are not terminated by a Verify cycle within a maximum time permitted, an internal stop timer automatically stops the operation. The device remains in an inactive state, ready to start a Verify or Reset Mode operation.
Read Mode. The Read Mode is the default at power up or may be set-up by writing 00h to the command register. Subsequent read operations output data from the memory. The memory remains in the Read Mode until a new command is written to the command register.

Electronic Signature Mode. In order to select the correct erase and programming algorithms for onboard programming, the manufacturer and devices code may be read directly. It is not neccessary to apply a high voltage to A9 when using the command register. The Electronic Signature Mode is set-up by writing $90 h$ to the command register. The following read cycle, with address inputs 0000 h or 0001h, output the manufacturer or device type codes. The command is terminated by writing another valid command to the command register (for example Reset).
Erase and Erase Verify Modes. The memory is erased by first Programming all bytes to 00h, the Erase command then erases them to OFFh. The Erase Verify command is then used to read the memory byte-by-byte for a content of OFFh.
The Erase Mode is set-up by writing 20 h to the command register. The write cycle is then repeated to start the erase operation. Erasure starts on the rising edge of $\bar{W}$ during this second cycle. Erase is

## READ/WRITE MODES (cont'd)

followed by an Erase Verify which reads an addressed byte.

Erase Verify Mode is set-up by writing OAOh to the command register and at the same time supplying the address of the byte to be verified. The rising edge of $\bar{W}$ during the set-up of the first Erase Verify Mode stops the Erase operation. The following read cycle is made with an internally generated margin voltage applied, reading 0FFh indicates that all bits of the addressed byte are fully erased. The whole contents of the memory are verified by repeating the Erase Verify Operation, first writing the set-up code OAOh with the address of the byte to be verified and then reading the byte contents in a second read cycle.

As the Erase algorithm flow chart shows, when the data read during Erase Verify is not 0FFh, another Erase operation is performed and verification continues from the address of the last verified byte. The command is terminated by writing another valid command to the command register (for example Program or Reset).

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 10 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.45 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defıned as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Program and Program Verify Modes. The Program Mode is set-up by writing 40 h to the command register. This is followed by a second write cycle which latches the address and data of the byte to be programmed. The rising edge of $\bar{W}$ during this secind cycle starts the programming operation. Programming is followed by a Program Verify of the data written.

Program Verify Mode is set-up by writing OCOh to the command register. The rising edge of $W$ during the set-up of the Program Verify Mode stops the Programming operation. The following read cycle, of the address already latched during programming, is made with an internally generated margin voltage applied, reading valid data indicates that all bits have been programmed.

Reset Mode. This command is used to safely abort Erase or Program Modes. The Reset Mode is set-up and performed by writing twice OFFh to the command register. The command should be followed by writing a valid command to the the command register (for example Read).

Figure 4. AC Testing Load Circuit


Table 6. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 6 | pF |
| $C_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: 1. Sampled only, not $100 \%$ tested

Table 7. DC Characteristics
( $T_{A}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l LI | Input Leakage Current | $\mathrm{O} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current (Read) | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{f}=6 \mathrm{MHz}$ |  | 30 | mA |
| $\mathrm{lcC1}$ | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IH }}$ |  | 1 | mA |
|  | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}=\mathrm{V}_{C C} \pm 0.2 \mathrm{~V}$ |  | 200 | $\mu \mathrm{A}$ |
| $\mathrm{lcC2}^{(1)}$ | Supply Current (Programming) | During Programming |  | 10 | mA |
| $\mathrm{ICC3}{ }^{(1)}$ | Supply Current (Program Verify) | During Verify |  | 30 | mA |
| $\mathrm{ICC4}^{(1)}$ | Supply Current (Erase) | During Erasure |  | 15 | mA |
| $\mathrm{ICC5}{ }^{(1)}$ | Supply Current (Erase Verify) | During Erase Verify |  | 30 | mA |
| lıPP | Program Leakage Current | $V_{\text {PP }} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 100$ | $\mu \mathrm{A}$ |
| Ipp | Program Current (Read or Standby) | $V_{P P}>V_{C C}$ |  | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{PP}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 100$ | $\mu \mathrm{A}$ |
| $\mathrm{IPP} 1^{(1)}$ | Program Current (Programming) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{PPH}}$, During Programming |  | 30 | mA |
| $\mathrm{IPP2}^{(1)}$ | Program Current (Program Verify) | $V_{\text {PP }}=V_{\text {PPH }}$, During Verify |  | 5 | mA |
| $\mathrm{IPP3}^{(1)}$ | Program Current (Erase) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{PPH}}$, During Erase |  | 30 | mA |
| $\mathrm{IPP4}^{(1)}$ | Program Current (Erase Verify) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{PPH}}$, During Erase Verify |  | 5 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.5 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage TTL |  | 2 | $V_{c c}+0.5$ | V |
|  | Input High Voltage CMOS |  | 0.7 V Cc | $V_{C C}+0.5$ | V |
| Vol | Output Low Voltage | $\mathrm{loL}=5.8 \mathrm{~mA}$ (grade 1 ) |  | 0.45 | V |
|  |  | $\mathrm{lOL}=2.1 \mathrm{~mA} \mathrm{(grade} \mathrm{6)}$ |  | 0.45 | V |
| VOH | Output High Voltage CMOS | $\mathrm{IOH}^{\prime}=-100 \mu \mathrm{~A}$ | 4.1 |  | V |
|  |  | $\mathrm{l}_{\mathrm{OH}}=-1 \mathrm{~mA}$ | $V_{C C}-0.8$ |  | V |
|  |  | $\mathrm{IOH}=-2.5 \mathrm{~mA}$ (grade 1) | $V_{\text {CC }}-0.8$ |  | V |
|  | Output High Voltage TTL | $\mathrm{l}_{\mathrm{OH}}=-2.5 \mathrm{~mA}$ | 2.4 |  | V |
| $V_{\text {PPL }}$ | Program Voltage (Read Operations) |  | 0 | 6.5 | V |
| $V^{\text {PPPH }}$ | Program Voltage (Read/Write Operations) |  | 11.4 | 12.6 | V |
| $\mathrm{V}_{\text {ID }}$ | A9 Voltage (Electronic Signature) |  | 11.5 | 13 | V |
| $\mathrm{IID}^{(1)}$ | A9 Current (Electronic Signature) | $\mathrm{A} 9=\mathrm{V}_{\mathrm{ID}}$ |  | 200 | $\mu \mathrm{A}$ |
| $V_{\text {LKo }}$ | Supply Voltage, Erase/Program Lock-out |  | 2.5 |  | V |

Note: 1. Not $100 \%$ tested. Characterisatıon Data available.

Table 8A. Read Only Mode AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% ; 0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PP}} \leq 6.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | M28F512 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -12 |  |  |
|  |  |  |  | Min | Max |  |
| tavav | $t_{\text {RC }}$ | Read Cycle Time | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 120 |  | ns |
| tavav | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 120 | ns |
| telax ${ }^{(1)}$ | tLz | Chip Enable Low to Output Transition | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 120 | ns |
| tGLQx ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | ns |
| $\mathrm{tEHQZ}{ }^{(1)}$ |  | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 40 | ns |
| $\mathrm{tGHQZ}^{(1)}$ | $t_{\text {bF }}$ | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\bar{E}=V_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested

Table 8B. Read Only Mode AC Characteristics
( $\left(\mathrm{T}_{\mathrm{A}}=0\right.$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{VCC}=5 \mathrm{~V} \pm 10 \% ; 0 \mathrm{~V} \leq \mathrm{V} P \leq 6.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | M28F512 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -15 |  | -20 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| tavav | $t_{\text {RC }}$ | Read Cycle Time | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 150 |  | 200 |  | ns |
| tavQv | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| telqx ${ }^{(1)}$ | tız | Chip Enable Low to Output Transition | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| tGLQx ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 55 |  | 60 | ns |
| tehaz ${ }^{(1)}$ |  | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 55 | 0 | 60 | ns |
| $\mathrm{tGHQZ}^{(1)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 35 | 0 | 40 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | = | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested

Figure 5. Read Mode AC Waveforms


Figure 6. Read Command Waveforms


Figure 7. Electronic Signature Command Waveforms


Table 9A. Read/Write Mode AC Characteristics - $\bar{W}$ and $\bar{E}$ Controlled
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | M28F512 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -12 |  |  |
|  |  |  | Min | Max |  |
| tvphel |  | VPP High to Chip Enable Low | 1 |  | $\mu \mathrm{s}$ |
| tvPHWL |  | VPP High to Write Enable Low | 1 |  | $\mu \mathrm{s}$ |
| twhwh3 | twc | Write Cycle Time | 120 |  | ns |
| $t_{\text {AVWL }}$ | $t_{A S}$ | Address Valid to Write Enable Low | 0 |  | ns |
| $t_{\text {AVEL }}$ |  | Address Valid to Chip Enable Low | 0 |  | ns |
| twLaX | $t_{\text {AH }}$ | Write Enable Low to Address Transition | 60 |  | ns |
| telax |  | Chip Enable Low to Address Transition | 80 |  | ns |
| telwl | tcs. | Chip Enable Low to Write Enable Low | 20 |  | ns |
| twlel |  | Write Enable Low to Chip Enable Low | 0 |  | ns |
| tGhwL |  | Output Enable High to Write Enable Low | 0 |  | $\mu \mathrm{s}$ |
| $t_{\text {GHEL }}$ |  | Output Enable High to Chip Enable Low | 0 |  | $\mu \mathrm{s}$ |
| tovwh | tos | Input Valid to Write Enable High | 50 |  | ns |
| tdver |  | Input Valid to Chip Enable High | 50 |  | ns |
| twLWH | twp | Write Enable Low to Write Enable High (Write Pulse) | 60 |  | ns |
| teleh |  | Chip Enable Low to Chip Enable High (Write Pulse) | 70 |  | ns |
| twHDX | tDH | Write Enable High to Input Transition | 10 |  | ns |
| $t_{\text {EHDX }}$ |  | Chip Enable High to Input Transition | 10 |  | ns |
| tWHWH1 |  | Duration of Program Operation | 9.5 |  | $\mu \mathrm{s}$ |
| tehen1 |  | Duration of Program Operation | 9.5 |  | $\mu \mathrm{s}$ |
| twHWH2 |  | Duration of Erase Operation | 9.5 |  | ms |
| tWHEH | tcH | Write Enable High to Chip Enable High | 0 |  | ns |
| terwh |  | Chip Enable High to Write Enable High | 0 |  | ns |
| twhwL | twPH | Write Enable High to Write Enable Low | 20 |  | ns |
| $t_{\text {EHEL }}$ |  | Chip Enable High to Chip Enable Low | 20 |  | ns |
| twhgl |  | Write Enable High to Output Enable Low | 6 |  | $\mu \mathrm{s}$ |
| tehgl |  | Chip Enable High to Output Enable Low | 6 |  | $\mu \mathrm{s}$ |
| tavQV | $t_{\text {ACC }}$ | Addess Valid to data Output |  | 120 | ns |
| telax ${ }^{(1)}$ | tiz | Chip Enable Low to Output Transition | 0 |  | ns |
| telov | tce | Chip Enable Low to Output Valid |  | 120 | ns |
| tGLQx ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | 0 |  | ns |
| tglav | toe | Output Enable Low to Output Valid |  | 50 | ns |
| tehaz $^{(1)}$ |  | Chip Enable High to Output Hi-Z |  | 50 | ns |
| $\mathrm{t}_{\text {GHQZ }}{ }^{(1)}$ | tbF | Output Enable High to Output Hi-Z |  | 30 | ns |
| $t_{\text {Axax }}$ | toh | Address Transition to Output Transition | 0 |  | ns |

Notes: 1. Sampled only, not $100 \%$ tested
2. A Write is enabled by a valıd combination of Chip Enable $(\overline{\mathrm{E}})$ and Write Enable $(\bar{W})$. When Write is controlled by Chip Enable
(with a Chip Enable pulse width smaller than Write Enable), all tımings should be measured relative to Chip Enable waveform.

Table 9B. Read/Write Mode AC Characteristics $-\bar{W}$ and $\bar{E}$ Controlled
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | M28F512 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -15 |  | -20 |  |  |
|  |  |  | Min | Max | Min | Max |  |
| tVPHEL |  | Vpp High to Chip Enable Low | 1 |  | 1 |  | $\mu \mathrm{S}$ |
| tvPHWL |  | VPp High to Write Enable Low | 1 |  | 1 |  | $\mu \mathrm{s}$ |
| twhwh3 | twc | Write Cycle Time | 150 |  | 200 |  | ns |
| $t_{\text {AVWL }}$ | $t_{\text {AS }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| $t_{\text {AVEL }}$ |  | Address Valid to Chip Enable Low | 0 |  | 0 |  | ns |
| twlax | $t_{\text {AH }}$ | Write Enable Low to Address Transition | 60 |  | 60 |  | ns |
| telax |  | Chip Enable Low to Address Transition | 80 |  | 80 |  | ns |
| telwl | tcs | Chip Enable Low to Write Enable Low | 20 |  | 20 |  | ns |
| twlel |  | Write Enable Low to Chip Enable Low | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {GHWL }}$ |  | Output Enable High to Write Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| $t_{\text {GHEL }}$ |  | Output Enable High to Chip Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| tovwh | tos | Input Valid to Write Enable High | 50 |  | 50 |  | ns |
| tover |  | Input Valid to Chip Enable High | 50 |  | 50 |  | ns |
| twLWH | twp | Write Enable Low to Write Enable High (Write Pulse) | 60 |  | 60 |  | ns |
| teleh |  | Chip Enable Low to Chip Enable High (Write Pulse) | 70 |  | 70 |  | ns |
| twhDx | $\mathrm{t}_{\mathrm{DH}}$ | Write Enable High to Input Transition | 10 |  | 10 |  | ns |
| $t_{\text {EHDX }}$ |  | Chip Enable High to Input Transition | 10 |  | 10 |  | ns |
| tWHWH1 |  | Duration of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{s}$ |
| $t_{\text {EHEH }} 1$ |  | Duration of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{s}$ |
| twhwh2 |  | Duration of Erase Operation | 9.5 |  | 9.5 |  | ms |
| tWHEH | $\mathrm{t}_{\mathrm{CH}}$ | Write Enable High to Chip Enable High | 0 |  | 0 |  | ns |
| tehwh |  | Chip Enable High to Write Enable High | 0 |  | 0 |  | ns |
| twhwL | twPH | Write Enable High to Write Enable Low | 20 |  | 20 |  | ns |
| tehel |  | Chip Enable High to Chip Enable Low | 20 |  | 20 |  | ns |
| twhgl |  | Write Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| tEHGL |  | Chip Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| $t_{\text {avav }}$ | $t_{\text {ACC }}$ | Addess Valid to data Output |  | 150 |  | 200 | ns |
| $\mathrm{t}_{\text {ELQX }}{ }^{(1)}$ | tzz | Chip Enable Low to Output Transition | 0 |  | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid |  | 150 |  | 200 | ns |
| tglax ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | 0 |  | 0 |  | ns |
| tglav | toe | Output Enable Low to Output Valid |  | 55 |  | 60 | ns |
| tehaz $^{(1)}$ |  | Chip Enable High to Output Hi-Z |  | 55 |  | 60 | ns |
| tGhQz $^{(1)}$ | tbF | Output Enable High to Output Hi-Z |  | 35 |  | 40 | ns |
| $t_{\text {Axax }}$ | tor | Address Transition to Output Transition | 0 |  | 0 |  | ns |

Notes: 1. Sampled only, not $100 \%$ tested
2. A Write is enabled by a valid combination of Chip Enable ( $\overline{\mathrm{E}})$ and Write Enable $(\bar{W})$. When Write is controlled by Chip Enable (with a Chip Enable pulse width smaller than Write Enable), all timings should be measured relative to Chip Enable waveform.




Figure 11. Erasing Flowchart


Limit: 1000 at grades $1 \& 6 ; 6000$ at grade 3.

## PRESTO F ERASE ALGORITHM

The PRESTO F Erase Algorithm guarantees that the device will be erased in a reliable way. The algorithm first programms all bytes to 00 h in order to ensure uniform erasure. The programming follows the Presto F Programming Algorithm (see below). Erase is set-up by writing 20 h to the command register, the erasure is started by repeating this write cycle. Erase Verify is set-up by writing OAOh to the command register together with the address of the byte to be verified. The subsequent read cycle reads the data which is compared to 0FFh. Erase Verify begins at address 0000h and continues to the last address or until the comparison of the data to OFFh fails. If this occurs, the address of the last byte checked is stored and a new Erase operation performed. Erase Verify then continues from the address of the stored location.

Figure 12. Programming Flowchart


## PRESTO F PROGRAM ALGORITHM

The PRESTO F Programming Algorithm applies a series of $10 \mu \mathrm{~s}$ programming pulses to a byte until a correct verify occurs. Up to 25 programming operations are allowed for one byte. Program is set-up by writing 40 h to the command register, the programming is started after the next write cycle which also latches the address and data to be programmed. Program Verify is set-up by writing OCOh to the command register, followed by a read cycle and a compare of the data read to the data expected. During Program and Program Verify operations a MARGIN MODE circuit is activated to guarantee that the cell is programmed with a safety margin.

## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Vcc Tolerance, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## CMOS 1 Megabit (128K x 8, Chip Erase) FLASH MEMORY

ADVANCE DATA

- FAST ACCESS TIME: 100ns
- LOW POWER CONSUMPTION
- Standby Current: 100 $\mu \mathrm{A}$ Max
- 10,000 ERASE/PROGRAM CYCLES
- 12V PROGRAMMING VOLTAGE
- TYPICAL BYTE PROGRAMING TIME 10 $\mu \mathrm{s}$ (PRESTO F ALGORITHM)
- ELECTRICAL CHIP ERASE in 1s RANGE
- INTEGRATED ERASE/PROGRAM-STOP TIMER


## DESCRIPTION

The M28F101 FLASH MEMORY is a non-volatile memory which may be erased electrically at the chip level and programmed byte-by-byte. It is organised as 128 K bytes of 8 bits. It uses a command register architecture to select the operating modes and thus provides a simple microprocessor interface. The M28F101 FLASH MEMORY is suitable for applications where the memory has to be reprogrammed in the equipment. The access time of 100ns makes the device suitable for use in high speed microprocessor systems.

Table 1. Signal Names

| A0 - A16 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ7 | Data Inputs / Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\bar{W}$ | Write Enable |
| $V_{\mathrm{PP}}$ | Program Supply |
| $V_{C C}$ | Supply Voltage |
| $V_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Warning: NC = No Connection

Figure 2C. TSOP Pin Connections


Warning: NC = No Connection

Figure 2B. LCC Pin Connections


Warning: NC = No Connection

Figure 2D. TSOP Reverse Pin Connections


Warning: NC = No Connection

Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | grade 1 <br> grade 3 <br> grade 6 | 0 to 70 <br> -40 to 125 <br> -40 to 85 |
| $T_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages | -0.6 to 7 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply Voltage, during Erase <br> or Programming | -0.6 to 14 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DEVICE OPERATION

The M28F101 FLASH MEMORY employs a technology similar to a 1 Megabit EPROM but adds to the device functionality by providing electrical erasure and programming. These functions are managed by a command register. The functions that are addressed via the command register depend on the voltage applied to the VPP, program voltage, input. When VPP is less than or equal to 6.5 V , the command register is disabled and M28F101 functions as a read only memory providing operating modes similar to an EPROM (Read, Output Disable, Electronic Signature Read and Standby). When VPP is raised to 12 V the command regsiter is enabled and this provides, in addition, Erase and Program operations.

## READ ONLY MODES, $\mathrm{V}_{\mathrm{Pp}} \leq 6.5 \mathrm{~V}$

For all Read Only Modes, except Standby Mode, the Write Enable input W should be High. In the Standby Mode this input is don't care.

Read Mode. The M28F101 has two enable inputs, $\bar{E}$ and $\bar{G}$, both of which must be Low in order to output data from the memory. The Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable $(\bar{G})$ is the output control and should be used to gate data on to the output, independant of the device selection.

Standby Mode. In the Standby Mode the maximum supply current is reduced from 30 mA to $100 \mu \mathrm{~A}$. The device is placed in the Standby Mode by applying a High to the Chip Enable (E) input. When in the Standby Mode the outputs are in a high
impedance state, independant of the Output Enable ( $\bar{G}$ ) input.
Output Disable Mode. When the Output Enable $(\overline{\mathrm{G}})$ is High the outputs are in a high impedance state.
Electronic Signature Mode. This mode allows the read out of two binary codes from the device which identify the manufacturer and device type. This mode is intended for use by programming equipment to automatically select the correct erase and programming algorithms. The Electronic Signature Mode is active when a high voltage ( 11.5 V to 13 V ) is applied to address line A9 with E and G Low. With AO Low the output data is the manufacturer code, when AO is High the output is the device type code. All other address lines should be maintained Low while reading the codes.

## READ/WRITE MODES, $11.4 \mathrm{~V} \leq \mathrm{VPp} \leq 12.6 \mathrm{~V}$

When VPP is High both read and write operations may be performed. These are defined by the contents of an internal command register. Commands may be written to this register to set-up and execute, Erase, Erase Verify, Program, Program Verify and Reset modes. Each of these modes needs 2 cycles. Every mode starts with a write operation to set-up the command, this is followed by either read or write operations. The device expects the first cycle to be a write operation and does not corrupt data at any location in memory. Read mode is set-up with one cycle only and may be followed by any number of read operations to output data. Electronic Signature Read mode is set-up with one cycle and followed by a read cycle to output the manufacturer or device codes.

Table 3. Operations ${ }^{(1)}$

|  | $V_{\text {PP }}$ | Operation | $\overline{\mathrm{E}}$ | $\overline{\mathrm{G}}$ | $\bar{W}$ | A9 | DQ0 - DQ7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read Only | $V_{\text {PPL }}$ | Read | $\mathrm{V}_{\mathrm{IL}}$ | $V_{\text {IL }}$ | $\mathrm{V}_{1 \mathrm{H}}$ | A9 | Data Output |
|  |  | Output Disable | $V_{\text {IL }}$ | $\mathrm{V}_{\text {IH }}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Standby | $\mathrm{V}_{1}$ | X | X | X | Hi-Z |
|  |  | Electronic Signature | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{1}$ | $V_{10}$ | Codes |
| Read/Write ${ }^{(2)}$ | $\mathrm{V}_{\text {PPH }}$ | Read | VIL | VIL | $\mathrm{V}_{\mathrm{IH}}$ | A9 | Data Output |
|  |  | Write | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{1}$ | $\mathrm{V}_{\text {IL }}$ Pulse | A9 | Data Input |
|  |  | Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\text {IH }}$ | $\mathrm{V}_{\mathrm{IH}}$ | x | Hi-Z |
|  |  | Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | x | $\mathrm{Hi}-\mathrm{Z}$ |

Note: 1. $X=V_{I L}$ or $V_{I H}$
2. Refer also to the Command Table

Table 4. Electronic Signature

| Identifier | AO | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\text {IH }}$ | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 07 h |

Table 5. Commands ${ }^{(1)}$

| Command | Cycles | 1st Cycle |  |  | 2nd Cycle |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Operation | A0-A16 | DQ0-DQ7 | Operation | A0-A16 | DQ0-DQ7 |
| Read | 1 | Write | X | 00h |  |  |  |
| Electronic Signature | 2 | Write | X | 90h | Read | 00000h | 20 h |
|  |  |  |  |  | Read | 00001h | 07h |
| Setup Erase/ <br> Erase | 2 | Write | X | 20h |  |  |  |
|  |  |  |  |  | Write | X | 20h |
| Erase Verify | 2 | Write | A0-A16 | OAOh | Read | X | Data Output |
| Setup Program/ <br> Program | 2 | Write | X | 40h |  |  |  |
|  |  |  |  |  | Write | A0-A16 | Data Input |
| Program Verify | 2 | Write | X | 0 COh | Read | X | Data Output |
| Reset | 2 | Write | X | OFFh | Write | X | OFFh |

Note: 1. $X=V_{\text {IL }}$ or $V_{I H}$

## READ/WRITE MODES (cont'd)

A write to the command register is made by bringing $\bar{W}$ Low while $\bar{E}$ is Low. The falling edge of $\bar{W}$ latches Addresses, while the rising edge latches Data, which are used for those commands that require address inputs, command input or provide data output.
When the device is powered up and when VPP is $\leq$ 6.5 V the contents of the command register default to 00 h , thus automatically setting-up Read operations. In addition a specific command may be used to set the command register to 00 h for reading the memory.
The system designer may chose to provide a constant high VPP and use the register commands for all operations, or to switch the VPP from low to high only when needing to erase or program the memory. All command register access is inhibited when Vcc falls below the Erase/Write Lockout Voltage ( $\mathrm{V}_{\text {LKO }}$ ) of 2.5 V .
If the device is deselected during Erasure, Programming or Verification it will draw active supply currents until the operations are terminated.
The device is protected against stress caused by long erase or program times. If the end of Erase or Programming operations are not terminated by a Verify cycle within a maximum time permitted, an

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 10 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.45 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms

internal stop timer automatically stops the operation. The device remains in an inactive state, ready to start a Verify or Reset Mode operation.
Read Mode. The Read Mode is the default at power up or may be set-up by writing 00h to the command register. Subsequent read operations output data from the memory. The memory remains in the Read Mode until a new command is written to the command register.
Electronic Signature Mode. In ordier to select the correct erase and programming algorithms for onboard programming, the manufacturer and devices code may be read directly. It is not neccessary to apply a high voltage to A9 when using the command register. The Electronic Signature Mode is set-up by writing 90 h to the command register. The following read cycle, with address inputs 00000 h or 00001 h , output the manufacturer or device type codes. The command is terminated by writing another valid command to the command register (for example Reset).
Erase and Erase Verify Modes. The memory is erased by first Programming all bytes to 00h, the Erase command then erases them to 0FFh. The Erase Verify command is then used to read the memory byte-by-byte for a content of OFFh.
The Erase Mode is set-up by writing 20 h to the command register. The write cycle is then repeated

Figure 4. AC Testing Load Circuit


Table 6. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, f=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $C_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: 1. Sampled only, not $100 \%$ tested

Table 7. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lıI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| lo | Output Leakage Current | O $\leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current (Read) | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \mathrm{f}=6 \mathrm{MHz}$ |  | 30 | mA |
| ICC1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{1 H}$ |  | 1 | mA |
|  | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{CC}} \pm 0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| lcce ${ }^{(1)}$ | Supply Current (Programming) | During Programming |  | 10 | mA |
| ICC3 ${ }^{(1)}$ | Supply Current (Program Verify) | During Verify |  | 15 | mA |
| $\mathrm{lcC4}{ }^{(1)}$ | Supply Current (Erase) | During Erasure |  | 15 | mA |
| lcc5 ${ }^{(1)}$ | Supply Current (Erase Verify) | During Erase Verify |  | 15 | mA |
| ILPP | Program Leakage Current | $V_{P P} \leq V_{C C}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| IPP | Program Current (Read or Standby) | $V_{P P}>V_{C C}$ |  | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{PP}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{IPP} 1{ }^{(1)}$ | Program Current (Programming) | $V_{\text {PP }}=\mathrm{V}_{\text {PPH }}$, During Programming |  | 30 | mA |
| Ipp2 ${ }^{(1)}$ | Program Current (Program Verify) | $V_{P P}=V_{\text {PPH }}$, During Verify |  | 5 | mA |
| $\mathrm{Ipp3}^{(1)}$ | Program Current (Erase) | $V_{\text {PP }}=\mathrm{V}_{\text {PPH }}$, During Erase |  | 30 | mA |
| $1 \mathrm{pp4}{ }^{(1)}$ | Program Current (Erase Verify) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\text {PPH }}$, During Erase Verify |  | 5 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.5 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage TTL |  | 2 | $V_{c c}+0.5$ | V |
|  | Input High Voltage CMOS |  | $0.7 \mathrm{~V}_{\mathrm{cc}}$ | $V_{c c}+0.5$ | V |
| Vol | Output Low Voltage | $\mathrm{loL}=5.8 \mathrm{~mA}$ (grade 1) |  | 0.45 | V |
|  |  | $\mathrm{loL}=2.1 \mathrm{~mA}$ (grade 6) |  | 0.45 | V |
| VOH | Output High Voltage CMOS | $\mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | 4.1 |  | V |
|  |  | $\mathrm{lOH}=-2.5 \mathrm{~mA}$ | 0.85 Vcc |  | V |
|  | Output High Voltage TTL | $\mathrm{lOH}=-2.5 \mathrm{~mA}$ | 2.4 |  | V |
| VPPL | Program Voltage (Read Operations) |  | 0 | 6.5 | V |
| VPPH | Program Voltage (Read/Write Operations) |  | 11.4 | 12.6 | V |
| $V_{\text {ID }}$ | A9 Voltage (Electronic Signature) |  | 11.5 | 13 | V |
| $\mathrm{lic}^{(1)}$ | A9 Current (Electronic Signature) | $A 9=V_{\text {ID }}$ |  | 200 | $\mu \mathrm{A}$ |
| Vlko | Supply Voltage, Erase/Program Lock-out |  | 2.5 |  | V |

Note: 1. Not $100 \%$ tested. Characterisation Data available.

WUCROERECTRONIC

Table 8A. Read Only Mode AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \% ; 0 \mathrm{~V} \leq \mathrm{VPP} \leq 6.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | M28F101 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -100 |  | -120 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| twhgl |  | Write Enable High to Output Enable Low |  | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| tavav | trc | Read Cycle Time | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 100 |  | 120 |  | ns |
| tavQV | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 |  | 120 | ns |
| telox ${ }^{(1)}$ | tLz | Chip Enable Low to Output Transition | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 |  | 120 | ns |
| tGLQX ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |
| tglqv | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 45 |  | 50 | ns |
| $\mathrm{t}_{\text {EHQZ }}{ }^{(1)}$ |  | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 45 | 0 | 55 | ns |
| tGHQz ${ }^{(1)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 30 | 0 | 30 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested

Table 8B. Read Only Mode AC Characteristics
( $\left(\mathrm{T}_{\mathrm{A}}=0\right.$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \% ; 0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PP}} \leq 6.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | M28F101 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -150 |  | -200 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| twhGL |  | Write Enable High to Output Enable Low |  | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| tavav | $t_{\text {RC }}$ | Read Cycle Time | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 150 |  | 200 |  | ns |
| tavav | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\bar{E}=V_{\text {IL }}, \stackrel{\bar{G}}{ }=V_{\text {IL }}$ |  | 150 |  | 200 | ns |
| telax ${ }^{(1)}$ | tız | Chip Enable Low to Output Transition | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| tgLax ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |
| talav | toe | Output Enable Low to Output Valid | $\bar{E}=V_{\text {IL }}$ |  | 55 |  | 60 | ns |
| $t_{\text {tehaz }}{ }^{(1)}$ |  | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 55 | 0 | 60 | ns |
| tGHQZ $^{(1)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{LL}}$ | 0 | 35 | 0 | 40 | ns |
| $t_{\text {taxax }}$ | tor | Address Transition to Output Transition | $\bar{E}=V_{I L}, \bar{G}=V_{\text {IL }}$ | 0 | = | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested

Figure 5. Read Mode AC Waveforms


Figure 6. Read Command Waveforms


Figure 7. Electronic Signature Command Waveforms


## READ/WRITE MODES (cont'd)

to start the erase operation. Erasure starts on the rising edge of $\bar{W}$ during this second cycle. Erase is followed by an Erase Verify which reads an addressed byte.
Erase Verify Mode is set-up by writing OAOh to the command register and at the same time supplying the address of the byte to be verified. The rising edge of $\bar{W}$ during the set-up of the first Erase Verify Mode stops the Erase operation. The following read cycle is made with an internally generated margin voltage applied, reading OFFh indicates that all bits of the addressed byte are fully erased. The whole contents of the memory are verified by repeating the Erase Verify Operation, first writing the set-up code OAOh with the address of the byte to be verified and then reading the byte contents in a second read cycle.
As the Erase algorithm flow chart shows, when the data read during Erase Verify is not OFFh, another Erase operation is performed and verification continues from the address of the last verified byte. The command is terminated by writing another valid
command to the command register (for example Program or Reset).
Program and Program Verify Modes. The Program Mode is set-up by writing 40 h to the command register. This is followed by a second write cycle which latches the address and data of the byte to be programmed. The rising edge of $\bar{W}$ during this secind cycle starts the programming operation. Programming is followed by a Program Verify of the data written.

Program Verify Mode is set-up by writing 0COh to the command register. The rising edge of $W$ during the set-up of the Program Verify Mode stops the Programming operation. The following read cycle, of the address already latched during programming, is made with an internally generated margin voltage applied, reading valid data indicates that all bits have been programmed.
Reset Mode. This command is used to safely abort Erase or Program Modes. The Reset Mode is set-up and performed by writing twice OFFh to the command register. The command should be followed by writing a valid command to the the command register (for example Read).

Table 9A. Read/Write Mode AC Characteristics - $\bar{W}$ and $\bar{E}$ Controlled
( $\mathrm{T}_{\mathrm{A}}=0$ to $70{ }^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | M28F101 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -100 |  | -120 |  |  |
|  |  |  | Min | Max | Min | Max |  |
| tvphel |  | VPP High to Chip Enable Low | 1 |  | 1 |  | $\mu \mathrm{s}$ |
| tvPHWL |  | Vpp High to Write Enable Low | 1 |  | 1 |  | $\mu \mathrm{s}$ |
| twhwh3 | twc | Write Cycle Time | 100 |  | 120 |  | ns |
| $t_{\text {AVWL }}$ | $t_{\text {AS }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| $t_{\text {AVEL }}$ |  | Address Valid to Chip Enable Low | 0 |  | 0 |  | ns |
| twLAX | $\mathrm{t}_{\mathrm{AH}}$ | Write Enable Low to Address Transition | 60 |  | 60 |  | ns |
| telax |  | Chip Enable Low to Address Transition | 80 |  | 80 |  | ns |
| telwl | tcs | Chip Enable Low to Write Enable Low | 20 |  | 20 |  | ns |
| twLeL |  | Write Enable Low to Chip Enable Low | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {GHWL }}$ |  | Output Enable High to Write Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| $t_{\text {GHEL }}$ |  | Output Enable High to Chip Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| tovwh | tos | Input Valid to Write Enable High | 50 |  | 50 |  | ns |
| $t_{\text {dVEH }}$ |  | Input Valid to Chip Enable High | 50 |  | 50 |  | ns |
| twLWH | twp | Write Enable Low to Write Enable High (Write Pulse) | 60 |  | 60 |  | ns |
| teleh |  | Chip Enable Low to Chip Enable High (Write Pulse) | 70 |  | 70 |  | ns |
| twhDx | $\mathrm{t}_{\text {DH }}$ | Write Enable High to Input Transition | 10 |  | 10 |  | ns |
| $t_{\text {EHDX }}$ |  | Chip Enable High to Input Transition | 10 |  | 10 |  | ns |
| tWHWH1 |  | Duration of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{s}$ |
| $t_{\text {EHEH }}$ |  | Duration of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{s}$ |
| twhwh2 |  | Duration of Erase Operation | 9.5 |  | 9.5 |  | ms |
| tWHEH | $\mathrm{tcH}^{\text {che }}$ | Write Enable High to Chip Enable High | 0 |  | 0 |  | ns |
| $t_{\text {EHWH }}$ |  | Chip Enable High to Write Enable High | 0 |  | 0 |  | ns |
| twHWL | twPH | Write Enable High to Write Enable Low | 20 |  | 20 |  | ns |
| $t_{\text {EHEL }}$ |  | Chip Enable High to Chip Enable Low | 20 |  | 20 |  | ns |
| twhgl |  | Write Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| tehgl |  | Chip Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| $t_{\text {AVQV }}$ | $t_{\text {Acc }}$ | Addess Valid to data Output |  | 100 |  | 120 | ns |
| $\mathrm{t}_{\text {ELQX }}{ }^{(1)}$ | tiz | Chip Enable Low to Output Transition | 0 |  | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid |  | 100 |  | 120 | ns |
| tGLax ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | 0 |  | 0 |  | ns |
| tglev | toe | Output Enable Low to Output Valid |  | 45 |  | 50 | ns |
| $\mathrm{t}_{\text {EHQZ }}{ }^{(1)}$ |  | Chip Enable High to Output Hi-Z |  | 40 |  | 50 | ns |
| $\mathrm{tGHQZ}^{(1)}$ | tDF | Output Enable High to Output Hi-Z |  | 30 |  | 30 | ns |
| $t_{\text {AXQX }}$ | toh | Address Transition to Output Transition | 0 |  | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested

Table 9B. Read/Write Mode AC Characteristics $-\bar{W}$ and $\bar{E}$ Controlled
( $\mathrm{T}_{\mathrm{A}}=0$ to $70{ }^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | M28F101 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -150 |  | -200 |  |  |
|  |  |  | Min | Max | Min | Max |  |
| tvphel |  | VPP High to Chip Enable Low | 1 |  | 1 |  | $\mu \mathrm{S}$ |
| tvPHwL |  | VPP High to Write Enable Low | 1 |  | 1 |  | $\mu \mathrm{S}$ |
| twhwh3 | twc | Write Cycle Time | 150 |  | 200 |  | ns |
| $t_{\text {AVWL }}$ | $t_{\text {AS }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| $t_{\text {AVEL }}$ |  | Address Valid to Chip Enable Low | 0 |  | 0 |  | ns |
| twLAX | $\mathrm{t}_{\text {AH }}$ | Write Enable Low to Address Transition | 60 |  | 75 |  | ns |
| telax |  | Chip Enable Low to Address Transition | 80 |  | 80 |  | ns |
| telwl | tcs | Chip Enable Low to Write Enable Low | 20 |  | 20 |  | ns |
| twLEL |  | Write Enable Low to Chip Enable Low | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {GHWL }}$ |  | Output Enable High to Write Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| $t_{\text {GHEL }}$ |  | Output Enable High to Chip Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| tovwh | $t_{\text {DS }}$ | Input Valid to Write Enable High | 50 |  | 50 |  | ns |
| tover |  | Input Valid to Chip Enable High | 50 |  | 50 |  | ns |
| twLWH | twp | Write Enable Low to Write Enable High (Write Pulse) | 60 |  | 60 |  | ns |
| teleh |  | Chip Enable Low to Chip Enable High (Write Pulse) | 70 |  | 70 |  | ns |
| twhix | tDH | Write Enable High to Input Transition | 10 |  | 10 |  | ns |
| $\mathrm{t}_{\text {EHDX }}$ |  | Chip Enable High to Input Transition | 10 |  | 10 |  | ns |
| tWHWH1 |  | Duration of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{s}$ |
| teher 1 |  | Duration of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{s}$ |
| twhWH2 |  | Duration of Erase Operation | 9.5 |  | 9.5 |  | ms |
| $t_{\text {WHEH }}$ | $\mathrm{tcH}^{\text {ch }}$ | Write Enable High to Chip Enable High | 0 |  | 0 |  | ns |
| tehwh |  | Chip Enable High to Write Enable High | 0 |  | 0 |  | ns |
| twhwL | twPH | Write Enable High to Write Enable Low | 20 |  | 20 |  | ns |
| $t_{\text {EHEL }}$ |  | Chip Enable High to Chip Enable Low | 20 |  | 20 |  | ns |
| twhgl |  | Write Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{S}$ |
| tehgl |  | Chip Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| $t_{\text {avav }}$ | $t_{\text {ACC }}$ | Addess Valid to data Output |  | 150 |  | 200 | ns |
| telqx ${ }^{(1)}$ | tız | Chip Enable Low to Output Transition | 0 |  | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid |  | 150 |  | 200 | ns |
| tGLQx ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | 0 |  | 0 |  | ns |
| tglav | toe | Output Enable Low to Output Valid |  | 55 |  | 60 | ns |
| tehqz ${ }^{(1)}$ |  | Chip Enable High to Output Hi-Z |  | 55 |  | 60 | ns |
| $\mathrm{tGHQZ}^{(1)}$ | tbF | Output Enable High to Output Hi-Z |  | 35 |  | 40 | ns |
| $\mathrm{t}_{\text {AXQX }}$ | tor | Address Transition to Output Transition | 0 |  | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested




Figure 11. Erasing Flowchart


LImit: 1000 at grade $1 ; 6000$ at grades $3 \& 6$.

## PRESTO F ERASE ALGORITHM

The PRESTO F Erase Algorithm guarantees that the device will be erased in a reliable way. The algorithm first programms all bytes to 00h in order to ensure uniform erasure. The programming follows the Presto F Programming Algorithm (see below). Erase is set-up by writing 20 h to the command register, the erasure is started by repeating this write cycle. Erase Verify is set-up by writing OAOh to the command register together with the address of the byte to be verified. The subsequent read cycle reads the data which is compared to OFFh. Erase Verify begins at address 0000h and continues to the last address or until the comparison of the data to OFFh fails. If this occurs, the address of the last byte checked is stored and a new Erase operation performed. Erase Verify then continues from the address of the stored location.

Figure 12. Programming Flowchart


## PRESTO F PROGRAM ALGORITHM

The PRESTO F Programming Algorithm applies a series of $10 \mu \mathrm{~s}$ programming pulses to a byte until a correct verify occurs. Up to 25 programming operations are allowed for one byte. Program is set-up by writing 40 h to the command register, the programming is started after the next write cycle which also latches the address and data to be programmed. Program Verify is set-up by writing OCOh to the command register, followed by a read cycle and a compare of the data read to the data expected. During Program and Program Verify operations a MARGIN MODE circuit is activated to guarantee that the cell is programmed with a safety margin.

## ORDERING INFORMATION SCHEME



For a list of available options (Speed, $\mathrm{V}_{c c}$ Tolerance, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

M28F101A
M28V101A

## CMOS 1 Megabit (128K x 8, Chip Erase) FLASH MEMORY

PRODUCT CONCEPT

- MEMORY CHIP ERASE
- SUPPLY VOLTAGE in READ OPERATION
$-5 \mathrm{~V} \pm 10 \%$ for M 28 F 101 A version
- 3.3V $\pm 0.3 \mathrm{~V}$ for M28V101A version
- 12V PROGRAMMING VOLTAGE
- PROGRAM/ERASE CYCLES
- 100,000 for M28F101A
- 10,000 for M28V101A
- PROGRAM/ERASE CONTROLLER
- Program Byte-by-Byte
- Data Polling and Toggle Protocol for P/E. C. Status
- LOW POWER CONSUMPTION
- 30 $\mu$ A Typical in Standby
- FAST ACCESS TIMES
- 60ns for M28F101A version
- 150ns for M28V101A version


## DESCRIPTION

The M28F101A, M28V101A FLASH MEMORY products are non-volatile memories that may be erased electrically in bulk and programmed byte-by-byte. The interface is directly compatible with most microprocessors. The device is available in PDIP32, PLCC32 and TSOP32 (8 x 20mm). Both normal and reverse pin outs are available for the TSOP32 package.

Table 1. Signal Names

| A0 - A16 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ7 | Data Inputs / Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\mathrm{V}_{\mathrm{PP}}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Warning: NC = No Connection

Figure 2C. TSOP Pin Connections


Warning: NC = No Connection

Figure 2B. LCC Pin Connections


Warning: NC = No Connection

Figure 2D. TSOP Reverse Pin Connections


Warning: NC = No Connection

## Organisation

The organisation is $128 \mathrm{~K} \times 8$ with Address lines AO-A16 and Data Input/Outputs DQ0-DQ7. Memory control is provided by Chip Enable, Output Enable and Write Enable inputs.

Erase and Program are performed under control of the internal Program/Erase Controller (P/E.C.).
Data Output bits DQ7 and DQ6 provide polling or toggle signals during Automatic Program or Erase to indicate the Busy/Ready state of the internal Program/Erase Controller.

## Command Interface

The memory is interfaced by 5 operation cycles for reading the array, reading the Electronic Signature, output disable, standby or writing.
Command bytes can be written to a Command Interface latch to perform instructions for reading (array or Electronic Signature), erasure, programing or reset. When power is first applied, or if Vcc falls below VLKO, the command interface is reset to read the array.

## Instructions

Five instructions are defined to perform Read Memory Array, Read Electronic Signature, Auto Erase, Auto Program and Reset. Instructions are composed of a first command write operation followed by either a second command write, to confirm the commands for programing and erase, or read operations to read data from the memory or to read the Electronic Signature.
For added data protection, the intructions for byte program and erase consist of two commands that are written to the memory. These instructions can be aborted after the first command has been given using the Reset instruction. Byte programing takes typically $6 \mu \mathrm{~s}$. Erasure of the entire memory takes typically 2.4 sec when performed by the internal Automatic P/E.C. algorithm.

During an Automatic Program or Erase operation reads to the memory return a byte of which two data bits, DQ7 and DQ6, reflect the Busy/Ready status of the P/E.C.
After a Program or Erase command the interface is reset to read the memory array.

Table 2. Instructions

| Mnemonic | Instruction | Cycles | 1st Cycle |  |  | 2nd Cycle |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Operation | Address ${ }^{(1)}$ | Data | Operation | Address | Data Output |
| RD | Read Array | 1+ | Write | X | 00h | Read | Address | Array Output |
| RSIG | Read Electronic Signature | 1+ | Write | X | 80h or 90h | Read | $\begin{gathered} \mathrm{A} 0=\text { '0' } \mathrm{l} \\ \text { or } 1 \text { ' } \end{gathered}$ | Code Output |
| EE | Erase Auto | 2 | Write | X | 30h | Write | x | 30h |
| PG | Program Auto | 2 | Write | X | 10h or 50h | Write | Address | Data Input |
| RST ${ }^{(2)}$ | Reset | 1-2 | Write | X | OFFh | Write | X | OFFh |

Notes: 1. $X=$ Don't Care
2. 1 or 2 cycles may be required, see Instruction descriptions.

## ORDERING INFORMATION SCHEME



For a list of available options (Vcc Range, Speed, Vcc Tolerance, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## CMOS 1 Megabit (128K x 8, Chip Erase) FLASH MEMORY

ADVANCE DATA

- FAST ACCESS TIMES
- 60ns for M28F101B version
- 150ns for M28V101B version
- LOW POWER CONSUMPTION
- Standby Current: 100 $\mu \mathrm{A}$ Max
- 10,000 PROGRAM/ERASE CYCLES
- 12V PROGRAMMING VOLTAGE
- SUPPLY VOLTAGE in READ OPERATION
- $5 \mathrm{~V} \pm 10 \%$ for M28F101B version
- 3.3V $\pm 0.3 \mathrm{~V}$ for M28V101B version
- TYPICAL BYTE PROGRAMING TIME $10 \mu \mathrm{~s}$ (PRESTO F ALGORITHM)
- ELECTRICAL CHIP ERASE in 1s RANGE
- INTEGRATED ERASE/PROGRAM-STOP TIMER


## DESCRIPTION

The M28F101B, M28V101B FLASH MEMORY products are non-volatile memories which may be erased electrically at the chip level and programmed byte-by-byte. They are organised as 128 K bytes of 8 bits. They use a command register architecture to select the operating modes and thus provide a simple microprocessor interface. The M28F101B, M28V101B FLASH MEMORY products are suitable for applications where the memory has to be reprogrammed in the equipment. The access time of 60 ns makes the device suitable for

Table 1. Signal Names

| AO - A16 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ7 | Data Inputs / Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\bar{W}$ | Write Enable |
| $\mathrm{V}_{\mathrm{PP}}$ | Program Supply |
| V $_{\mathrm{CC}}$ | Supply Voltage |
| VSS | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Warning: NC = No Connection

Figure 2C. TSOP Pin Connections


Warning: NC = No Connection

Figure 2B. LCC Pin Connections


Warning: NC = No Connection

Figure 2D. TSOP Reverse Pin Connections


Warning: NC = No Connection
$\qquad$

Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperaturegrade 1 <br> grade 3 <br> grade 6 | 0 to 70 <br> -40 to 125 <br> -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages | -0.6 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply Voltage, during Erase <br> or Programming | -0.6 to 14 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DESCRIPTION (cont'd)

use in high speed microprocessor systems, while the low supply voltage capability makes it ideal for portable applications.

## DEVICE OPERATION

The M28F101B, M28V101B FLASH MEMORY products employ a technology similar to a 1 Megabit EPROM but add to the device functionality by providing electrical erasure and programming. These functions are managed by a command register. The functions that are addressed via the command register depend on the voltage applied to the VPP, program voltage, input. When VPP is less than or equal to 6.5 V , the command register is disabled and M28F101 functions as a read only memory providing operating modes similar to an EPROM (Read, Output Disable, Electronic Signature Read and Standby). When VPP is raised to 12 V the command regsiter is enabled and this provides, in addition, Erase and Program operations.

## READ ONLY MODES, VPP $\leq 6.5 \mathrm{~V}$

For all Read Only Modes, except Standby Mode, the Write Enable input $\bar{W}$ should be High. In the Standby Mode this input is don't care.
Read Mode. The M28F101B, M28V101B have two enable inputs, $\bar{E}$ and $\bar{G}$, both of which must be Low in order to output data from the memory. The Chip Enable ( $\bar{E}$ ) is the power control and should be used for device selection. Output Enable $(\overline{\mathrm{G}})$ is the output
control and should be used to gate data on to the output, independant of the device selection.
Standby Mode. In the Standby Mode the maximum supply current is reduced from 30 mA to $100 \mu \mathrm{~A}$. The device is placed in the Standby Mode by applying a High to the Chip Enable (E) input. When in the Standby Mode the outputs are in a high impedance state, independant of the Output Enable ( $\overline{\mathrm{G}}$ ) input.
Output Disable Mode. When the Output Enable ( $\overline{\mathrm{G}}$ ) is High the outputs are in a high impedance state.
Electronic Signature Mode. This mode allows the read out of two binary codes from the device which identify the manufacturer and device type. This mode is intended for use by programming equipment to automatically select the correct erase and programming algorithms. The Electronic Signature Mode is active when a high voltage ( 11.5 V to 13 V ) is applied to address line A9 with $\bar{E}$ and $\bar{G}$ Low. With AO Low the output data is the manufacturer code, when A0 is High the output is the device type code. All other address lines should be maintained Low while reading the codes.

## READ/WRITE MODES, $11.4 \mathrm{~V} \leq \mathrm{VPP} \leq 12.6 \mathrm{~V}$

When VPP is High both read and write operations may be performed. These are defined by the contents of an internal command register. Commands may be written to this register to set-up and execute, Erase, Erase Verify, Program, Program Verify and Reset modes. Each of these modes needs 2 cycles. Every mode starts with a write operation to

SGS-THOMSON

Table 3. Operations ${ }^{(1)}$

|  | VPP | Operation | $\bar{E}$ | $\overline{\mathbf{G}}$ | $\bar{W}$ | A9 | DQ0 - DQ7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read Only | VPPL | Read | VIL | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | A9 | Data Output |
|  |  | Output Disable | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Electronic Signature | $\mathrm{V}_{\text {IL }}$ | VIL | $\mathrm{V}_{\mathrm{IH}}$ | $V_{\text {ID }}$ | Codes |
| Read/Write ${ }^{(2)}$ | VPPH | Read | $V_{\text {IL }}$ | VIL | $\mathrm{V}_{\mathrm{IH}}$ | A9 | Data Output |
|  |  | Write | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | VIL Pulse | A9 | Data Input |
|  |  | Output Disable | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\text {IH }}$ | X | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Standby | $\mathrm{V}_{\text {IH }}$ | X | X | X | $\mathrm{Hi}-\mathrm{Z}$ |

Note: 1. $X=V_{\text {IL }}$ or $V_{I H}$
2. Refer also to the Command Table

Table 4. Electronic Signature

| Identifier | A0 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 h |
| Device Code: M28F101B | $\mathrm{V}_{\mathrm{IH}}$ | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0EEh |
| Device Code: M28V101B | $\mathrm{V}_{\mathrm{IH}}$ | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0EFh |

Table 5. Commands ${ }^{(1)}$

| Command | Cycles | 1st Cycle |  |  | 2nd Cycle |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Operation | A0-A16 | DQ0-DQ7 | Operation | A0-A16 | DQ0-DQ7 |
| Read | 1 | Write | $X$ | 00h |  |  |  |
| Electronic Signature ${ }^{(2)}$ | 2 | Write | X | 80h or 90h | Read | 00000h | 20h |
|  |  |  |  |  | Read | 00001h | OEEh or OEFh |
| Setup Erase/ <br> Erase | 2 | Write | X | 20h |  |  |  |
|  |  |  |  |  | Write | X | 20h |
| Erase Verify | 2 | Write | A0-A16 | OAOh | Read | X | Data Output |
| Setup Program/ Program | 2 | Write | X | 40h |  |  |  |
|  |  |  |  |  | Write | A0-A16 | Data Input |
| Program Verify | 2 | Write | X | 0COh | Read | $X$ | Data Output |
| Reset | 2 | Write | X | OFFh | Write | X | OFFh |

Note: 1. $X=V_{\text {IL }}$ or $V_{I H}$
2. Refer also to the Electronic Signature Table

## READ/WRITE MODES (cont'd)

set-up the command, this is followed by either read or write operations. The device expects the first cycle to be a write operation and does not corrupt data at any location in memory. Read mode is set-up with one cycle only and may be followed by any number of read operations to output data. Electronic Signature Read mode is set-up with one cycle and followed by a read cycle to output the manufacturer or device codes.
A write to the command register is made by bringing $\bar{W}$ Low while $\bar{E}$ is Low. The falling edge of $\bar{W}$ latches Addresses, while the rising edge latches Data, which are used for those commands that require address inputs, command input or provide data output.
When the device is powered up and when VPP is $\leq$ 6.5 V the contents of the command register default to 00 h , thus automatically setting-up Read operations. In addition a specific command may be used to set the command register to 00 h for reading the memory.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 10 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.45 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


The system designer may chose to provide a constant high VPP and use the register commands for all operations, or to switch the VPP from low to high only when needing to erase or program the memory. All command register access is inhibited when Vcc falls below the Erase/Write Lockout Voltage ( $\mathrm{V}_{\text {LKO }}$ ) of 2.5 V .
If the device is deselected during Erasure, Programming or Verification it will draw active supply currents until the operations are terminated.
The device is protected against stress caused by long erase or program times. If the end of Erase or Programming operations are not terminated by a Verify cycle within a maximum time permitted, an internal stop timer automatically stops the operation. The device remains in an inactive state, ready to start a Verify or Reset Mode operation.
Read Mode. The Read Mode is the default at power up or may be set-up by writing 00 h to the command register. Subsequent read operations output data from the memory. The memory remains in the Read Mode until a new command is written to the command register.

Figure 4. AC Testing Load Circuit


Table 6. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: 1. Sampled only, not $100 \%$ tested

Table 7. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 14 | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {Out }} \leq \mathrm{V}_{\text {cc }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current (Read) | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \mathrm{f}=10 \mathrm{MHz}$ |  | 50 | mA |
| lcCl | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
|  | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{Cc}} \pm 0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{ICC2}^{(1)}$ | Supply Current (Programming) | During Programming |  | 10 | mA |
| ICC3 ${ }^{(1)}$ | Supply Current (Program Verify) | During Verify |  | 20 | mA |
| ICC4 ${ }^{(1)}$ | Supply Current (Erase) | During Erasure |  | 20 | mA |
| ICC5 ${ }^{(1)}$ | Supply Current (Erase Verify) | During Erase Verify |  | 20 | mA |
| ILPP | Program Leakage Current | $\mathrm{V}_{\mathrm{PP}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Ipp | Program Current (Read or Standby) | $V_{P P}>V_{C C}$ |  | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{PP}} \leq \mathrm{V}_{\mathrm{cc}}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{IPP} 1^{(1)}$ | Program Current (Programming) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{PPH}}$, During Programming |  | 30 | mA |
| IPp2 ${ }^{(1)}$ | Program Current (Program Verify) | $\mathrm{V}_{\text {PP }}=\mathrm{V}_{\text {PPH, }}$, During Verify |  | 5 | mA |
| $\mathrm{IPP3}^{(1)}$ | Program Current (Erase) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{PPH}}$, During Erase |  | 30 | mA |
| $\mathrm{IPP4}^{(1)}$ | Program Current (Erase Verify) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\text {PPH, }}$, During Erase Verify |  | 5 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.5 | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage TTL |  | 2 | $\mathrm{V}_{\mathrm{Cc}}+0.5$ | V |
|  | Input High Voltage CMOS |  | 0.7 Vcc | $V_{\text {cc }}+0.5$ | V |
| VoL | Output Low Voltage | $\mathrm{loL}=5.8 \mathrm{~mA}$ |  | 0.45 | V |
| Vон | Output High Voltage CMOS | $\mathrm{l} \mathrm{OH}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{Cc}}-0.4$ |  | V |
|  |  | $\mathrm{lOH}^{\text {¢ }}=-2.5 \mathrm{~mA}$ | 0.85 V cc |  | V |
|  | Output High Voltage TTL | $\mathrm{lOH}=-2.5 \mathrm{~mA}$ | 2.4 |  | V |
| VPPL | Program Voltage (Read Operations) |  | 0 | 6.5 | V |
| $V_{\text {PPH }}$ | Program Voltage (Read/Write Operations) |  | 11.4 | 12.6 | V |
| $\mathrm{V}_{\text {ID }}$ | A9 Voltage (Electronic Signature) |  | 11.5 | 13 | V |
| $110{ }^{(1)}$ | A9 Current (Electronic Signature) | A9 $=\mathrm{V}_{\text {ID }}$ |  | 200 | $\mu \mathrm{A}$ |
| VLko | Supply Voltage, Erase/Program Lock-out | M28F101B | 2.2 |  | V |
|  |  | M28V101B | 2.0 |  | V |

Note: 1. Not $100 \%$ tested. Characterisation Data avallable.

Table 8. Read Only Mode AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 10 \% ; 0 \mathrm{~V} \leq \mathrm{VPP} \leq 6.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | M28F101B |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -80 |  |  |
|  |  |  |  | Min | Max |  |
| twhgl |  | Write Enable High to Output Enable Low |  | 6 |  | $\mu \mathrm{S}$ |
| tavav | $t_{\text {RC }}$ | Read Cycle Time | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 80 |  | ns |
| $t_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 80 | ns |
| teLax ${ }^{(1)}$ | tız | Chip Enable Low to Output Transition | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 80 | ns |
| tGLQx ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 |  | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 35 | ns |
| $t_{\text {EHQZ }}{ }^{(1)}$ |  | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | ns |
| $\mathrm{tGHQZ}^{(1)}$ | $t_{\text {bF }}$ | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested

## READ/WRITE MODES (cont'd)

Electronic Signature Mode. In order to select the correct erase and programming algorithms for onboard programming, the manufacturer and devices code may be read directly. It is not neccessary to apply a high voltage to A9 when using the command register. The Electronic Signature Mode is set-up by writing 80 h or 90 h to the command register. The following read cycle, with address inputs 00000 h or 00001 h , output the manufacturer or device type codes. The command is terminated by writing another valid command to the command register (for example Reset).
Erase and Erase Verify Modes. The memory is erased by first Programming all bytes to 00h, the Erase command then erases them to OFFh. The Erase Verify command is then used to read the memory byte-by-byte for a content of OFFh.

The Erase Mode is set-up by writing 20h to the command register. The write cycle is then repeated to start the erase operation. Erasure starts on the rising edge of $\bar{W}$ during this second cycle. Erase is followed by an Erase Verify which reads an addressed byte.
Erase Verify Mode is set-up by writing OAOh to the command register and at the same time supplying the address of the byte to be verified. The rising edge of $\bar{W}$ during the set-up of the first Erase Verify Mode stops the Erase operation. The following read cycle is made with an internally generated margin voltage applied, reading OFFh indicates that all bits of the addressed byte are fully erased. The whole contents of the memory are verified by repeating the Erase Verify Operation, first writing the set-up code OAOh with the address of the byte to be verified and then reading the byte contents in a second read cycle.

Figure 5. Read Mode AC Waveforms


Figure 6. Read Command Waveforms


Figure 7. Electronic Signature Command Waveforms


## READ/WRITE MODES (cont'd)

As the Erase algorithm flow chart shows, when the data read during Erase Verify is not OFFh, another Erase operation is performed and verification continues from the address of the last verified byte. The command is terminated by writing another valid command to the command register (for example Program or Reset).
Program and Program Verify Modes. The Program Mode is set-up by writing 40 h to the command register. This is followed by a second write cycle which latches the address and data of the byte to be programmed. The rising edge of $\bar{W}$ during this secind cycle starts the programming operation. Programming is followed by a Program Verify of the data written.

Program Verify Mode is set-up by writing OCOh to the command register. The rising edge of W during the set-up of the Program Verify Mode stops the Programming operation. The following read cycle, of the address already latched during programming, is made with an internally generated margin voltage applied, reading valid data indicates that all bits have been programmed.

Reset Mode. This command is used to safely abort Erase or Program Modes. The Reset Mode is set-up and performed by writing twice OFFh to the command register. The command should be followed by writing a valid command to the the command register (for example Read).

Table 9. Read/Write Mode AC Characteristics - $\bar{W}$ and $\bar{E}$ Controlled
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{VCC}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | M28F101B |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -80 |  |  |
|  |  |  | Min | Max |  |
| tvPHEL |  | VPP High to Chip Enable Low | 1 |  | $\mu \mathrm{s}$ |
| tvPHWL |  | VPP High to Write Enable Low | 1 |  | $\mu \mathrm{s}$ |
| tWHWH3 | twc | Write Cycle Time | 80 |  | ns |
| $\mathrm{t}_{\text {AVWL }}$ | $t_{A S}$ | Address Valid to Write Enable Low | 0 |  | ns |
| $t_{\text {AVEL }}$ |  | Address Valid to Chip Enable Low | 0 |  | ns |
| twLAX | $\mathrm{t}_{\mathrm{AH}}$ | Write Enable Low to Address Transition | 45 |  | ns |
| telax |  | Chip Enable Low to Address Transition | 60 |  | ns |
| telwl | tcs | Chip Enable Low to Write Enable Low | 0 |  | ns |
| twlel |  | Write Enable Low to Chip Enable Low | 0 |  | ns |
| $\mathrm{t}_{\text {GHWL }}$ |  | Output Enable High to Write Enable Low | 0 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {GHEL }}$ |  | Output Enable High to Chip Enable Low | 0 |  | $\mu \mathrm{s}$ |
| tDVwh | tDS | Input Valid to Write Enable High | 45 |  | ns |
| tover |  | Input Valid to Chip Enable High | 50 |  | ns |
| twLwh | twp | Write Enable Low to Write Enable High (Write Pulse) | 45 |  | ns |
| teleh |  | Chip Enable Low to Chip Enable High (Write Pulse) | 60 |  | ns |
| twhDX | $t_{\text {DH }}$ | Write Enable High to Input Transition | 0 |  | ns |
| tEHDX |  | Chip Enable High to Input Transition | 0 |  | ns |
| tWHWH1 |  | Duration of Program Operation | 10 |  | $\mu \mathrm{s}$ |
| teheri |  | Duration of Program Operatıon | 10 |  | $\mu \mathrm{s}$ |
| tWHWH2 |  | Duration of Erase Operation | 9.5 |  | ms |
| tWHEH | tcH | Write Enable High to Chip Enable High | 0 |  | ns |
| tehwh |  | Chip Enable High to Write Enable High | 0 |  | ns |
| twhwl | twPH | Write Enable High to Write Enable Low | 20 |  | ns |
| tehel |  | Chip Enable High to Chip Enable Low | 20 |  | ns |
| twhgl |  | Write Enable High to Output Enable Low | 6 |  | $\mu \mathrm{s}$ |
| tehgl |  | Chip Enable High to Output Enable Low | 6 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Addess Valid to data Output |  | 80 | ns |
| telax ${ }^{(1)}$ | tuz | Chip Enable Low to Output Transition | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid |  | 80 | ns |
| tGLax ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | 0 |  | ns |
| tglav | toe | Output Enable Low to Output Valid |  | 35 | ns |
| $\mathrm{t}_{\text {EHQZ }}{ }^{(1)}$ |  | Chip Enable High to Output Hi-Z |  | 35 | ns |
| $\mathrm{t}_{\text {GHQZ }}{ }^{(1)}$ | tbF | Output Enable High to Output Hi-Z |  | 30 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested




Figure 11. Erasing Flowchart


## PRESTO F ERASE ALGORITHM

The PRESTO F Erase Algorithm guarantees that the device will be erased in a reliable way. The algorithm first programms all bytes to 00h in order to ensure uniform erasure. The programming follows the Presto F Programming Algorithm (see below). Erase is set-up by writing 20 h to the command register, the erasure is started by repeating this write cycle. Erase Verify is set-up by writing OAOh to the command register together with the address of the byte to be verified. The subsequent read cycle reads the data which is compared to OFFh. Erase Verify begins at address 0000 h and continues to the last address or until the comparison of the data to OFFh fails. If this occurs, the address of the last byte checked is stored and a new Erase operation performed. Erase Verify then continues from the address of the stored location.

Figure 12. Programming Flowchart


## PRESTO F PROGRAM ALGORITHM

The PRESTO F Programming Algorithm applies a series of $10 \mu$ s programming pulses to a byte until a correct verify occurs. Up to 25 programming operations are allowed for one byte. Program is set-up by writing 40h to the command register, the programming is started after the next write cycle which also latches the address and data to be programmed. Program Verify is set-up by writing OCOh to the command register, followed by a read cycle and a compare of the data read to the data expected. During Program and Program Verify operations a MARGIN MODE circuit is activated to guarantee that the cell is programmed with a safety margin.

## ORDERING INFORMATION SCHEME



For a list of available options (Vcc Range, Speed, Vcc Tolerance, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## CMOS 1 Megabit (64K x 16, Chip Erase) FLASH MEMORY

ADVANCE DATA

- FAST ACCESS TIME: 100ns
- LOW POWER CONSUMPTION
- Standby Current: 100 $\mu \mathrm{A}$ Max
- 10,000 ERASE/PROGRAM CYCLES
- 12V PROGRAMMING VOLTAGE
- TYPICAL BYTE PROGRAMMING TIME $10 \mu \mathrm{~s}$ (PRESTO F ALGORITHM)
- ELECTRICAL CHIP ERASE in 1s RANGE
- INTEGRATED ERASE/PROGRAM-STOP TIMER


Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Warning: NC = No Connection

Figure 2B. LCC Pin Connections


Warning: NC = No Connection

Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{\text {A }}$ | Ambient Operating Temperaturegrade 1 <br> grade 3 <br> grade 6 | 0 to 70 <br> -40 to 125 <br> -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages | -0.6 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply Voltage, during Erase <br> or Programming | -0.6 to 14 | V |

Note: Except for the rating "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DEVICE OPERATION

The M28F102 FLASH MEMORY employs a technology similar to a 1 Megabit EPROM but adds to the device functionality by providing electrical erasure and programming. These functions are managed by a command register. The functions that are addressed via the command register depend on the voltage applied to the VPP, program voltage,
input. When VPP is less than or equal to 6.5 V , the command register is disabled and M28F102 functions as a read only memory providing operating modes similar to an EPROM (Read, Output Disable, Electronic Signature Read and Standby). When VPP is raised to 12 V the command regsiter is enabled and this provides, in addition, Erase and Program operations.

## READ ONLY MODES, VPP $\leq 6.5 \mathrm{~V}$

For all Read Only Modes, except Standby Mode, the Write Enable input $\bar{W}$ should be High. In the Standby Mode this input is 'don't care'.
Read Mode. The M28F102 has two enable inputs, $\bar{E}$ and $\bar{G}$, both of which must be Low in order to output data from the memory. The Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should be used to gate data on to the output, independant of the device selection.
Standby Mode. In the Standby Mode the maximum supply current is reduced from 50 mA to $100 \mu \mathrm{~A}$. The device is placed in the Standby Mode by applying a High to the Chip Enable (E) input. When in the Standby Mode the outputs are in a high impedance state, independant of the Output Enable ( $\overline{\mathrm{G}}$ ) input.
Output Disable Mode. When the Output Enable $(\bar{G})$ is High the outputs are in a high impedance state.
Electronic Signature Mode. This mode allows the read out of two binary codes from the device which identify the manufacturer and device type. This mode is intended for use by programming equipment to automatically select the correct erase and programming algorithms. The Electronic Signature Mode is active when a high voltage ( 11.5 V to 13 V ) is applied to address line A9 with $\bar{E}$ and $\bar{G}$ Low. With AO Low the output data is the manufacturer code, when AO is High the output is the device type code. All other address lines should be maintained Low while reading the codes.

READ/WRITE MODES, $11.4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PP}} \leq 12.6 \mathrm{~V}$
When VPP is High both read and write operations may be performed. These are defined by the contents of an internal command register. Commands may be written to this register to set-up and execute, Erase, Erase Verify, Program, Program Verify and Reset modes. Each of these modes needs 2 cycles. Every mode starts with a write operation to set-up the command, this is followed by either read or write operations. The device expects the first cycle to be a write operation and does not corrupt data at any location in memory. Read mode is set-up with one cycle only and may be followed by any number of read operations to output data. Electronic Signature Read mode is set-up with one cycle and followed by a read cycle to output the manufacturer or device codes.
A write to the command register is made by bringing $\bar{W}$ Low while $\bar{E}$ is Low. The falling edge of $\bar{W}$ latches Addresses, while the rising edge latches Data, which are used for those commands that require address inputs, command input or provide data output.
When the device is powered up and when VPP is $\leq$ 6.5 V the contents of the command register default to 0000h, thus automatically setting-up Read operations. In addition a specific command may be used to set the command register to 0000h for reading the memory.
The system designer may chose to provide a constant high VPP and use the register commands for all operations, or to switch the VPp from low to high only when needing to erase or program the memory. All command register access is inhibited when

Table 3. Operations ${ }^{(1)}$

|  | VPP | Operation | $\overline{\mathrm{E}}$ | $\overline{\mathbf{G}}$ | $\bar{W}$ | A9 | DQ0 - DQ15 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read Only | VPPL | Read | VIL | VIL. | $\mathrm{V}_{\mathrm{IH}}$ | A9 | Data Output |
|  |  | Output Disable | VIL | $\mathrm{V}_{\text {IH }}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Standby | $\mathrm{V}_{1 \text { H }}$ | X | X | X | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Electronic Signature | VIL | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | $V_{\text {ID }}$ | Codes |
| Read/Write ${ }^{(2)}$ | VPPH | Read | VIL | VIL | $\mathrm{V}_{\mathrm{IH}}$ | A9 | Data Output |
|  |  | Write | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | $V_{\text {IL }}$ Pulse | A9 | Data Input |
|  |  | Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\text {IH }}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{Hi}-\mathrm{Z}$ |

Note: 1. $X=V_{I L}$ or $V_{I H}$
2. Refer also to the Command Table

Table 4. Electronic Signature

| Identifier | A0 | DQ15-DQ8 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's <br> Code | V $_{\text {IL }}$ | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0020h |
| Device Code | $\mathrm{V}_{\text {IH }}$ | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0050h |

Table 5. Commands ${ }^{(1)}$

| Command | Cycles | 1st Cycle |  |  | 2nd Cycle |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Operation | A0-A15 | DQ0-DQ15 | Operation | A0-A15 | DQ0-DQ15 |
| Read | 1 | Write | X | 0000h |  |  |  |
| Electronic Signature | 2 | Write | x | 0090h | Read | 0000h | 0020h |
|  |  |  |  |  | Read | 0001h | 0050h |
| Setup Erase/ <br> Erase | 2 | Write | X | 0020h |  |  |  |
|  |  |  |  |  | Write | X | 0020h |
| Erase Verify | 2 | Write | A0-A15 | 00AOh | Read | X | Data Output |
| Setup Program/ <br> Program | 2 | Write | X | 0040h |  |  |  |
|  |  |  |  |  | Write | A0-A15 | Data Input |
| Program Verify | 2 | Write | X | 00COh | Read | X | Data Output |
| Reset | 2 | Write | X | OFFFFh | Write | X | OFFFFh |

Note: 1. $X=V_{I L}$ or $V_{I H}$

## READ/WRITE MODES (cont'd)

Vcc falls below the Erase/Write Lockout Voltage ( $\mathrm{V}_{\text {LKO }}$ ) of 2.5 V .
If the device is deselected during Erasure, Programming or Verification it will draw active supply currents until the operations are terminated.
The device is protected against stress caused by long erase or program times. If the end of Erase or Programming operations are not terminated by a Verify cycle within a maximum time permitted, an internal stop timer automatically stops the operation. The device remains in an inactive state, ready to start a Verify or Reset Mode operation.
Read Mode. The Read Mode is the default at power up or may be set-up by writing 0000h to the command register. Subsequent read operations output data from the memory. The memory remains in the Read Mode until a new command is written to the command register.

Electronic Signature Mode. In order to select the correct erase and programming algorithms for onboard programming, the manufacturer and devices code may be read directly. It is not neccessary to apply a high voltage to A9 when using the command register. The Electronic Signature Mode is set-up by writing 0090h to the command register. The following read cycle, with address inputs 0000h or 0001h, output the manufacturer or device type codes. The command is terminated by writing another valid command to the command register (for example Reset).
Erase and Erase Verify Modes. The memory is erased by first Programming all bytes to 0000h, the Erase command then erases them to OFFFFh. The Erase Verify command is then used to read the memory byte-by-byte for a content of OFFFFh.
The Erase Mode is set-up by writing 0020h to the command register. The write cycle is then repeated to start the erase operation. Erasure starts on the rising edge of $\bar{W}$ during this second cycle. Erase is

## READ/WRITE MODES (cont'd)

followed by an Erase Verify which reads an addressed byte.

Erase Verify Mode is set-up by writing 00AOh to the command register and at the same time supplying the address of the byte to be verified. The rising edge of $\bar{W}$ during the set-up of the first Erase Verify Mode stops the Erase operation. The following read cycle is made with an internally generated margin voltage applied, reading OFFFFh indicates that all bits of the addressed byte are fully erased. The whole contents of the memory are verified by repeating the Erase Verify Operation, first writing the set-up code 00AOh with the address of the byte to be verified and then reading the byte contents in a second read cycle.

As the Erase algorithm flow chart shows, when the data read during Erase Verify is not OFFFFh, another Erase operation is performed and verification continues from the address of the last verified byte. The command is terminated by writing another valid command to the command register (for example Program or Reset).

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 10 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.45 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.
Figure 3. AC Testing Input Output Waveforms


Program and Program Verify Modes. The Program Mode is set-up by writing 40 h to the command register. This is followed by a second write cycle which latches the address and data of the byte to be programmed. The rising edge of $\bar{W}$ during this secind cycle starts the programming operation. Programming is followed by a Program Verify of the data written.
Program Verify Mode is set-up by writing 00COh to the command register. The rising edge of $\bar{W}$ during the set-up of the Program Verify Mode stops the Programming operation. The following read cycle, of the address already latched during programming, is made with an internally generated margin voltage applied, reading valid data indicates that all bits have been programmed.
Reset Mode. This command is used to safely abort Erase or Program Modes. The Reset Mode is set-up and performed by writing twice 0FFFFh to the command register. The command should be followed by writing a valid command to the the command register (for example Read).

Figure 4. AC Testing Load Circuit


Table 6. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 6 | pF |
| Cout | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: 1. Sampled only, not $100 \%$ tested

Table 7. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l LI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| lo | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current (Read) | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{f}=5 \mathrm{MHz}$ |  | 50 | mA |
| Icc1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
|  | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{cc}} \pm 0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{lCC2}^{(1)}$ | Supply Current (Programming) | - During Programming |  | 10 | mA |
| ICC3 ${ }^{(1)}$ | Supply Current (Program Verify) | During Verify |  | 30 | mA |
| ICC4 ${ }^{(1)}$ | Supply Current (Erase) | During Erasure |  | 15 | mA |
| $\mathrm{l}_{\mathrm{CC} 5}{ }^{(1)}$ | Supply Current (Erase Verify) | During Erase Verify |  | 30 | mA |
| lLPP | Program Leakage Current | $\mathrm{V}_{\mathrm{PP}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| IPP | Program Current (Read or Standby) | $V_{P P}>V_{C C}$ |  | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{PP}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{IPP} 1{ }^{(1)}$ | Program Current (Programming) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{PPH}}$, During Programming |  | 50 | mA |
| $\mathrm{IPP2}{ }^{(1)}$ | Program Current (Program Verify) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{PPH}}$, During Verify |  | 5 | mA |
| $\mathrm{IPP3}^{(1)}$ | Program Current (Erase) | $V_{\text {PP }}=\mathrm{V}_{\text {PPH }}$, During Erase |  | 50 | mA |
| $\mathrm{IPP} 4^{(1)}$ | Program Current (Erase Verify) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\text {PPH }}$, During Erase Verify |  | 5 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.5 | 0.8 | V |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage TTL |  | 2 | $V_{C C}+0.5$ | V |
|  | Input High Voltage CMOS |  | 0.7 VCC | $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| Vol | Output Low Voltage | $\mathrm{loL}=5.8 \mathrm{~mA}$ (grade 1 ) |  | 0.45 | V |
|  |  | $\mathrm{loL}=2.1 \mathrm{~mA}$ (grade 6) |  | 0.45 | V |
| V OH | Output High Voltage CMOS | $\mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | $V_{C C}-0.4$ |  | V |
|  |  | $\mathrm{lOH}=-2.5 \mathrm{~mA}$ | 0.85 V CC |  | V |
|  | Output High Voltage TTL | $\mathrm{lOH}=-2.5 \mathrm{~mA}$ | 2.4 |  | V |
| $V_{\text {PPL }}$ | Program Voltage (Read Operations) |  | 0 | 6.5 | V |
| VPPH | Program Voltage (Read/Write Operations) |  | 11.4 | 12.6 | V |
| $V_{\text {ID }}$ | A9 Voltage (Electronic Signature) |  | 11.5 | 13 | V |
| $\mathrm{IID}^{(1)}$ | A9 Current (Electronic Signature) | $\mathrm{A} 9=\mathrm{V}_{\text {ID }}$ |  | 200 | $\mu \mathrm{A}$ |
| $V_{\text {LKo }}$ | Supply Voltage, Erase/Program Lock-out |  | 2.5 |  | V |

Note: 1. Not $100 \%$ tested. Characterisatıon Data avaılable.

Table 8A. Read Only Mode AC Characteristics
( $T_{A}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% ; 0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PP}} \leq 6.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | M28F102 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -100 |  | -120 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| tavav | $t_{\text {RC }}$ | Read Cycle Time | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 100 |  | 120 |  | ns |
| tavav | $t_{\text {AcC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 100 |  | 120 | ns |
| telox ${ }^{(1)}$ | tız | Chip Enable Low to Output Transition | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 |  | 120 | ns |
| tGLQx ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |
| tglev | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 45 |  | 50 | ns |
| tehaz $^{(1)}$ |  | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 40 | 0 | 40 | ns |
| $\mathrm{tGHaz}^{(1)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 30 | 0 | 30 | ns |
| $t_{\text {AXQx }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested

Table 8B. Read Only Mode AC Characteristics
( $\left(\mathrm{T}_{\mathrm{A}}=0\right.$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% ; 0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PP}} \leq 6.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | M28F102 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -150 |  | -200 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| tavav | $t_{\text {RC }}$ | Read Cycle Time | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 150 |  | 200 |  | ns |
| $\mathrm{t}_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| telax ${ }^{(1)}$ | tLz | Chip Enable Low to Output Transition | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |
| telav | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 150 |  | 200 | ns |
| tGLQx ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |
| tglqv | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 55 |  | 60 | ns |
| $\mathrm{t}_{\mathrm{EHQZ}}{ }^{(1)}$ |  | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 55 | 0 | 60 | ns |
| $\mathrm{tGHQZ}^{(1)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 35 | 0 | 45 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested

Figure 5. Read Mode AC Waveforms


Figure 6. Read Command Waveforms


Figure 7. Electronic Signature Command Waveforms


Table 9A. Read/Write Mode AC Characteristics - $\overline{\mathrm{W}}$ and $\overline{\mathrm{E}}$ Controlled
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | M28F102 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -100 |  | -120 |  |  |
|  |  |  | Min | Max | Min | Max |  |
| tvphel |  | Vpp High to Chip Enable Low | 1 |  | 1 |  | $\mu \mathrm{s}$ |
| tvphwL |  | Vpp High to Write Enable Low | 1 |  | 1 |  | $\mu \mathrm{s}$ |
| tWHWH3 | twe | Write Cycle Time | 100 |  | 120 |  | ns |
| $t_{\text {AVWL }}$ | $t_{A S}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| $t_{\text {AVEL }}$ |  | Address Valid to Chip Enable Low | 0 |  | 0 |  | ns |
| twLAX | $t_{\text {AH }}$ | Write Enable Low to Address Transition | 60 |  | 60 |  | ns |
| telax |  | Chip Enable Low to Address Transition | 80 |  | 80 |  | ns |
| telwl | tcs | Chip Enable Low to Write Enable Low | 20 |  | 20 |  | ns |
| twlel |  | Write Enable Low to Chip Enable Low | 0 |  | 0 |  | ns |
| tGHWL |  | Output Enable High to Write Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| $t_{\text {GHEL }}$ |  | Output Enable High to Chip Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| tovwh | tos | Input Valid to Write Enable High | 50 |  | 50 |  | ns |
| tdveh |  | Input Valid to Chip Enable High | 50 |  | 50 |  | ns |
| twLWH | twp | Write Enable Low to Write Enable High (Write Pulse) | 60 |  | 60 |  | ns |
| teLEH |  | Chip Enable Low to Chip Enable High (Write Pulse) | 70 |  | 70 |  | ns |
| twhDx | $\mathrm{t}_{\mathrm{DH}}$ | Write Enable High to Input Transition | 10 |  | 10 |  | ns |
| tehDx |  | Chip Enable High to Input Transition | 10 |  | 10 |  | ns |
| tWHWH1 |  | Duration of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{s}$ |
| $t_{\text {EHEH }}$ |  | Duration of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{s}$ |
| twhwh2 |  | Duration of Erase Operation | 9.5 |  | 9.5 |  | ms |
| tWHEH | tch | Write Enable High to Chip Enable High | 0 |  | 0 |  | ns |
| tehwh |  | Chip Enable High to Write Enable High | 0 |  | 0 |  | ns |
| twhwL | twPH | Write Enable High to Write Enable Low | 20 |  | 20 |  | ns |
| tehel |  | Chip Enable High to Chip Enable Low | 20 |  | 20 |  | ns |
| tWHGL |  | Write Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| $t_{\text {EHGL }}$ |  | Chip Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| tavav | $t_{\text {ACC }}$ | Addess Valid to data Output |  | 100 |  | 120 | ns |
| telax ${ }^{(1)}$ | tız | Chip Enable Low to Output Transition | 0 |  | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid |  | 100 |  | 120 | ns |
| tGLQx ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | 0 |  | 0 |  | ns |
| tglav | toe | Output Enable Low to Output Valid |  | 45 |  | 50 | ns |
| tehoz ${ }^{(1)}$ |  | Chip Enable High to Output Hi-Z |  | 40 |  | 40 | ns |
| tGHQZ $^{(1)}$ | $t_{\text {dF }}$ | Output Enable High to Output Hi-Z |  | 30 |  | 30 | ns |
| $t_{\text {axax }}$ | tor | Address Transition to Output Transition | 0 |  | 0 |  | ns |

Notes: 1. Sampled only, not $100 \%$ tested

Table 9B. Read/Write Mode AC Characteristics - $\bar{W}$ and $\bar{E}$ Controlled
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | M28F102 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -150 |  | -200 |  |  |
|  |  |  | Min | Max | Min | Max |  |
| tvphel |  | VPp High to Chip Enable Low | 1 |  | 1 |  | $\mu \mathrm{s}$ |
| tvphwL |  | Vpp High to Write Enable Low | 1 |  | 1 |  | $\mu \mathrm{s}$ |
| twhwh3 | twc | Write Cycle Time | 150 |  | 200 |  | ns |
| tavwL | $t_{\text {AS }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| tavel |  | Address Valid to Chip Enable Low | 0 |  | 0 |  | ns |
| twlax | $\mathrm{taH}^{\text {H }}$ | Write Enable Low to Address Transition | 60 |  | 75 |  | ns |
| telax |  | Chip Enable Low to Address Transition | 80 |  | 80 |  | ns |
| telw | tcs | Chip Enable Low to Write Enable Low | 20 |  | 20 |  | ns |
| twlel |  | Write Enable Low to Chip Enable Low | 0 |  | 0 |  | ns |
| tghwl |  | Output Enable High to Write Enable Low | 0 |  | 0 |  | us |
| tghel |  | Output Enable High to Chip Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| tovwh | tDS | Input Valid to Write Enable High | 50 |  | 50 |  | ns |
| tover |  | Input Valid to Chip Enable High | 50 |  | 50 |  | ns |
| twLwh | twp | Write Enable Low to Write Enable High (Write Pulse) | 60 |  | 60 |  | ns |
| teleh |  | Chip Enable Low to Chip Enable High (Write Pulse) | 70 |  | 80 |  | ns |
| twhox | $\mathrm{t}_{\mathrm{DH}}$ | Write Enable High to Input Transition | 10 |  | 10 |  | ns |
| tehdx |  | Chip Enable High to Input Transition | 10 |  | 10 |  | ns |
| twhWH1 |  | Duration of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{s}$ |
| terEH1 |  | Duration of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{s}$ |
| tWHWH2 |  | Duration of Erase Operation | 9.5 |  | 9.5 |  | ms |
| twher | tch | Write Enable High to Chip Enable High | 0 |  | 0 |  | ns |
| tehwh |  | Chip Enable High to Write Enable High | 0 |  | 0 |  | ns |
| twhwL | twPH | Write Enable High to Write Enable Low | 20 |  | 20 |  | ns |
| tehel |  | Chip Enable High to Chip Enable Low | 20 |  | 20 |  | ns |
| twhal |  | Write Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| tehgl |  | Chip Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| tavav | $\mathrm{t}_{\text {Acc }}$ | Addess Valid to data Output |  | 150 |  | 200 | ns |
| telax ${ }^{(1)}$ | tz | Chip Enable Low to Output Transition | 0 |  | 0 |  | ns |
| telav | tce | Chip Enable Low to Output Valid |  | 150 |  | 200 | ns |
| tglax ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | 0 |  | 0 |  | ns |
| tglav | toe | Output Enable Low to Output Valid |  | 55 |  | 60 | ns |
| $\mathrm{tehaz}^{(1)}$ |  | Chip Enable High to Output Hi-Z |  | 55 |  | 60 | ns |
| $\mathrm{t}_{\text {GHoz }}{ }^{(1)}$ | tbF | Output Enable High to Output Hi-Z |  | 35 |  | 45 | ns |
| taxax | tor | Address Transition to Output Transition | 0 |  | 0 |  | ns |

Notes: 1. Sampled only, not $100 \%$ tested




Figure 11. Erasing Flowchart


Limit: 1000 at grade $1 ; 6000$ at grades $3 \& 6$.

## PRESTO F ERASE ALGORITHM

The PRESTO F Erase Algorithm guarantees that the device will be erased in a reliable way. The algorithm first programms all words to 0000 h in order to ensure uniform erasure. The programming follows the Presto F Programming Algorithm (see below). Erase is set-up by writing 0020h to the command register, the erasure is started by repeating this write cycle. Erase Verify is set-up by writing 00AOh to the command register together with the address of the word to be verified. The subsequent read cycle reads the data which is compared to OFFFFh. Erase Verify begins at address 0000 h and continues to the last address or until the comparison of the data to OFFFFh fails. If this occurs, the address of the last word checked is stored and a new Erase operation performed. Erase Verify then continues from the address of the stored location.

Figure 12. Programming Flowchart


## PRESTO F PROGRAM ALGORITHM

The PRESTO F Programming Algorithm applies a series of $10 \mu$ s programming pulses to a word until a correct verify occurs. Up to 25 programming operations are allowed for one word. Program is set-up by writing 0040h to the command register, the programming is started after the next write cycle which also latches the address and data to be programmed. Program Verify is set-up by writing 00 COh to the command register, followed by a read cycle and a compare of the data read to the data expected. During Program and Program Verify operations a MARGIN MODE circuit is activated to guarantee that the cell is programmed with a safety margin.

## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Vcc Tolerance, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## CMOS 2 Megabit (256K x 8, Chip Erase) FLASH MEMORY

ADVANCE DATA

- FAST ACCESS TIMES
- 60ns for M28F201 version
- 150ns for M28V201 version
- LOW POWER CONSUMPTION
- Standby Current: $100 \mu \mathrm{~A}$ Max
- 10,000 PROGRAM/ERASE CYCLES
- 12V PROGRAMMING VOLTAGE
- SUPPLY VOLTAGE in READ OPERATION
$-5 \mathrm{~V} \pm 10 \%$ for M20F201 version
- 3.3V $\pm 0.3 \mathrm{~V}$ for M20V201 version
- TYPICAL BYTE PROGRAMMING TIME $10 \mu \mathrm{~s}$ (PRESTO F ALGORITHM)
- ELECTRICAL CHIP ERASE in 1s RANGE
- INTEGRATED ERASE/PROGRAM-STOP TIMER


## DESCRIPTION

The M28F201, M28V201 FLASH MEMORY products are non-volatile memories which may be erased electrically at the chip level and programmed byte-by-byte. They are organised as 256 K bytes of 8 bits. They use a command register architecture to select the operating modes and thus provide a simple microprocessor interface. The M28F201, M28V201 FLASH MEMORY products are suitable for applications where the memory has to be reprogrammed in the equipment.

Table 1. Signal Names

| A0 - A17 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ7 | Data Inputs / Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\mathrm{V}_{\mathrm{PP}}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2C. TSOP Pin Connections


Figure 2B. LCC Pin Connections


Figure 2D. TSOP Reverse Pin Connections


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature $\begin{aligned} & \text { grade 1 } \\ & \text { grade 3 } \\ & \text { grade 6 }\end{aligned}$ | $\begin{aligned} & 0 \text { to } 70 \\ & -40 \text { to } 125 \\ & -40 \text { to } 85 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| V IO | Input or Output Voltages | -0.6 to 7 | V |
| V cc | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{V}_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| VPP | Program Supply Voltage, during Erase or Programming | -0.6 to 14 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratıngs" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DESCRIPTION (cont'd)

The access time of 60ns makes the device suitable for use in high speed microprocessor systems, while the low supply voltage capability makes it ideal for portable applications.

## DEVICE OPERATION

The M28F201, M28V201 FLASH MEMORY products employ a technology similar to a 1 Megabit EPROM but add to the device functionality by providing electrical erasure and programming. These functions are managed by a command register. The functions that are addressed via the command register depend on the voltage applied to the VPP, program voltage, input. When VPP is less than or equal to 6.5 V , the command register is disabled and the M28F201 functions as a read only memory providing operating modes similar to an EPROM (Read, Output Disable, Electronic Signature Read and Standby). When Vpp is raised to 12 V the command register is enabled and this provides, in addition, Erase and Program operations.

## READ ONLY MODES, VPP $\leq 6.5 \mathrm{~V}$

For all Read Only Modes, except Standby Mode, the Write Enable input $\bar{W}$ should be High. In the Standby Mode this input is 'don't care'.
Read Mode. The M28F201, M28V201 have two enable inputs, $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$, both of which must be Low in order to output data from the memory. The Chip Enable ( $\bar{E}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{G}}$ ) is the output
control and should be used to gate data on to the output, independant of the device selection.
Standby Mode. In the Standby Mode the maximum supply current is reduced from 30 mA to $100 \mu \mathrm{~A}$. The device is placed in the Standby Mode by applying a High to the Chip Enable (E) input. When in the Standby Mode the outputs are in a high impedance state, independant of the Output Enable ( $\overline{\mathrm{G}}$ ) input.
Output Disable Mode. When the Output Enable $(\overline{\mathrm{G}})$ is High the outputs are in a high impedance state.
Electronic Signature Mode. This mode allows the read out of two binary codes from the device which identify the manufacturer and device type. This mode is intended for use by programming equipment to automatically select the correct erase and programming algorithms. The Electronic Signature Mode is active when a high voltage ( 11.5 V to 13 V ) is applied to address line A9 with $\bar{E}$ and $\bar{G}$ Low. With AO Low the output data is the manufacturer code, when AO is High the output is the device code. All other address lines should be maintained Low while reading the codes.

## READ/WRITE MODES, $11.4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PP}} \leq 12.6 \mathrm{~V}$

When VPP is High both read and write operations may be performed. These are defined by the contents of an internal command register. Commands may be written to this register to set-up and execute, Erase, Erase Verify, Program, Program Verify and Reset modes. Each of these modes needs 2 cycles. Every mode starts with a write operation to

SCS-THOMSON

Table 3. Operations ${ }^{(1)}$

|  | $\mathrm{V}_{\text {PP }}$ | Operation | $\overline{\mathrm{E}}$ | $\overline{\mathrm{G}}$ | w | A9 | DQ0 - DQ7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read Only | $V_{\text {PPL }}$ | Read | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{H}}$ | A9 | Data Output |
|  |  | Output Disable | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{1}$ | $\mathrm{V}_{\mathrm{H}}$ | X | Hi-Z |
|  |  | Standby | $\mathrm{V}_{1}$ | X | X | x | Hi-Z |
|  |  | Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{H}}$ | $V_{\text {ID }}$ | Codes |
| Read/Write ${ }^{(2)}$ | $\mathrm{V}_{\text {PPH }}$ | Read | $\mathrm{V}_{\text {IL }}$ | VIL | $\mathrm{V}_{\mathrm{IH}}$ | A9 | Data Output |
|  |  | Write | $V_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | VIL Pulse | A9 | Data Input |
|  |  | Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{1}$ | $\mathrm{V}_{\mathrm{H}}$ | X | Hi-Z |
|  |  | Standby | $\mathrm{V}_{1}$ | X | X | X | Hi-Z |

Note: 1. $X=V_{\text {IL }}$ or $V_{I H}$
2. Refer also to the Command Table

Table 4. Electronic Signature

| Identifier | AO | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code: M28F201 | $\mathrm{V}_{\mathrm{IH}}$ | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 F 4 h |
| Device Code: M28V201 | $\mathrm{V}_{\mathrm{IH}}$ | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0F5h |

Table 5. Commands ${ }^{(1)}$

| Command | Cycles | 1st Cycle |  |  | 2nd Cycle |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Operation | A0-A17 | DQ0-DQ7 | Operation | A0-A17 | DQ0-DQ7 |
| Read | 1 | Write | X | 00h |  |  |  |
| Electronic Signature ${ }^{(2)}$ | 2 | Write | X | 80h or 90h | Read | 00000h | 20h |
|  |  |  |  |  | Read | 00001h | OEEC or OEFh |
| Setup Erase/ <br> Erase | 2 | Write | X | 20h |  |  |  |
|  |  |  |  |  | Write | X | 20 h |
| Erase Verify | 2 | Write | A0-A17 | OAOh | Read | X | Data Output |
| Setup Program/ <br> Program | 2 | Write | X | 40h |  |  |  |
|  |  |  |  |  | Write | A0-A17 | Data Input |
| Program Verify | 2 | Write | X | OCOh | Read | x | Data Output |
| Reset | 2 | Write | X | OFFh | Write | X | OFFh |

## Note: 1. $X=V_{I L}$ or $V_{I H}$

2. Refer also to the Electronic Signature Table

## READ/WRITE MODES (cont'd)

set-up the command, this is followed by either read or write operations. The device expects the first cycle to be a write operation and does not corrupt data at any location in memory. Read mode is set-up with one cycle only and may be followed by any number of read operations to output data. Electronic Signature Read mode is set-up with one cycle and followed by a read cycle to output the manufacturer or device codes.
A write to the command register is made by bringing $\bar{W}$ Low while $\bar{E}$ is Low. The falling edge of $\bar{W}$ latches Addresses, while the rising edge latches Data, which are used for those commands that require address inputs, command input or provide data output.
When the device is powered up and when VPP is $\leq$ 6.5 V the contents of the command register default to 00 h , thus automatically setting-up Read operations. In addition a specific command may be used to set the command register to 00 h for reading the memory.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 10 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.45 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


The system designer may chose to provide a constant high VPP and use the register commands for all operations, or to switch the VPP from low to high only when needing to erase or program the memory. All command register access is inhibited when Vcc falls below the Erase/Write Lockout Voltage (VLKo) of 2.5 V .

If the device is deselected during Erasure, Programming or Verification it will draw active supply currents until the operations are terminated.
The device is protected against stress caused by long erase or program times. If the end of Erase or Programming operations are not terminated by a Verify cycle within a maximum time permitted, an internal stop timer automatically stops the operation. The device remains in an inactive state, ready to start a Verify or Reset Mode operation.

Read Mode. The Read Mode is the default at power up or may be set-up by writing $00 h$ to the command register. Subsequent read operations output data from the memory. The memory remains in the Read Mode until a new command is written to the command register.

Figure 4. AC Testing Load Circuit


Table 6. Capacitance ${ }^{(1)}\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\mathrm{OUT}}=0 \mathrm{~V}$ |  | 12 | pF |

Note: 1. Sampled only, not $100 \%$ tested

Table 7. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ILI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current (Read) | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \mathrm{f}=10 \mathrm{MHz}$ |  | 50 | mA |
| lccı | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
|  | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}=\mathrm{V}_{C C} \pm 0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| lcC2 ${ }^{(1)}$ | Supply Current (Programming) | During Programming |  | 10 | mA |
| $\mathrm{ICC3}^{(1)}$ | Supply Current (Program Verify) | During Verify |  | 20 | mA |
| ICC4 ${ }^{(1)}$ | Supply Current (Erase) | During Erasure |  | 20 | mA |
| ICC5 ${ }^{(1)}$ | Supply Current (Erase Verify) | During Erase Verify) |  | 20 | mA |
| ILPP | Program Leakage Current | $\mathrm{V}_{\mathrm{PP}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Ipp | Program Current (Read or Standby) | $V_{P P}>V_{C C}$ |  | 200 | $\mu \mathrm{A}$ |
|  |  | $V_{P P} \leq V_{C C}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{IPP} 1^{(1)}$ | Program Current (Programming) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{PPH}}$, During Programming |  | 30 | mA |
| $\mathrm{IpP2}^{(1)}$ | Program Current (Program Verify) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{PPH}}$, During Verify |  | 5 | mA |
| $\mathrm{IPP} 3{ }^{(1)}$ | Program Current (Erase) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{PPH}}$, During Erase |  | 30 | mA |
| $\mathrm{IPP} 4^{(1)}$ | Program Current (Erase Verify) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\text {PPH, }}$, During Erase Verify |  | 5 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.5 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage TTL |  | 2 | $V_{C C}+0.5$ | V |
|  | Input High Voltage CMOS |  | 0.7 Vcc | $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| VoL | Output Low Voltage | $\mathrm{loL}=5.8 \mathrm{~mA}$ |  | 0.45 | V |
| V OH | Output High Voltage CMOS | $\mathrm{l}_{\text {OH }}=-100 \mu \mathrm{~A}$ | $V_{c c}-0.4$ |  | V |
|  |  | $\mathrm{lOH}=-2.5 \mathrm{~mA}$ | 0.85 VCC |  | V |
|  | Output High Voltage TTL | $\mathrm{l}_{\mathrm{OH}}=-2.5 \mathrm{~mA}$ | 2.4 |  | V |
| $V_{\text {PPL }}$ | Program Voltage (Read Operations) |  | 0 | 6.5 | V |
| VPPH | Program Voltage (Read/Write Operations) |  | 11.4 | 12.6 | V |
| VID | A9 Voltage (Electronic Signature) |  | 11.5 | 13 | V |
| $\mathrm{liD}^{(1)}$ | A9 Current (Electronic Signature) | $\mathrm{A} 9=\mathrm{V}_{\text {ID }}$ |  | 200 | $\mu \mathrm{A}$ |
| V ${ }_{\text {LKO }}$ | Supply Voltage, Erase/Program Lock-out | M28F201 | 2.2 |  | V |
|  |  | M28V201 | 2.0 |  | V |

Note: 1. Not $100 \%$ tested. Characterisation Data available.

Table 8. Read Only Mode AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C},-40$ to $125^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \% ; 0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PP}} \leq 6.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | M28F201 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -80 |  |  |
|  |  |  |  | Min | Max |  |
| twhgl |  | Write Enable High to Output Enable Low |  | 6 |  | $\mu \mathrm{s}$ |
| tavav | $t_{\text {RC }}$ | Read Cycle Time | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 80 |  | ns |
| $t_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 80 | ns |
| telax ${ }^{(1)}$ | tLz | Chip Enable Low to Output Transition | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 80 | ns |
| tGLQX ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 |  | ns |
| tglqv | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 40 | ns |
| tehaz ${ }^{(1)}$ |  | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | ns |
| $\mathrm{tGHQZ}^{(1)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 30 | ns |
| $t_{\text {AXQX }}$ | toh | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested

## READ/WRITE MODES (cont'd)

Electronic Signature Mode. In order to select the correct erase and programming algorithms for onboard programming, the manufacturer and devices code may be read directly. It is not neccessary to apply a high voltage to A9 when using the command register. The Electronic Signature Mode is set-up by writing 80 h or 90 h to the command register. The following read cycle, with address inputs 00000 h or 00001 h , output the manufacturer or device codes. The command is terminated by writing another valid command to the command register (for example Reset).
Erase and Erase Verify Modes. The memory is erased by first Programming all bytes to 00h, the Erase command then erases them to 0FFh. The Erase Verify command is then used to read the memory byte-by-byte for a content of OFFh.

The Erase Mode is set-up by writing 20h to the command register. The write cycle is then repeated to start the erase operation. Erasure starts on the rising edge of $\bar{W}$ during this second cycle. Erase is followed by an Erase Verify which reads an addressed byte.
Erase Verify Mode is set-up by writing 0AOh to the command register and at the same time supplying the address of the byte to be verified. The rising edge of $\bar{W}$ during the set-up of the first Erase Verify Mode stops the Erase operation. The following read cycle is made with an internally generated margin voltage applied, reading OFFh indicates that all bits of the addressed byte are fully erased. The whole contents of the memory are verified by repeating the Erase Verify Operation, first writing the set-up code OAOh with the address of the byte to be verified and then reading the byte contents in a second read cycle.

Figure 5. Read Mode AC Waveforms


Figure 6. Read Command Waveforms


Figure 7. Electronic Signature Command Waveforms


## READ/WRITE MODES (cont'd)

As the Erase algorithm flow chart shows, when the data read during Erase Verify is not 0FFh, another Erase operation is performed and verification continues from the address of the last verified byte. The command is terminated by writing another valid command to the command register (for example Program or Reset).
Program and Program Verify Modes. The Program Mode is set-up by writing $40 h$ to the command register. This is followed by a second write cycle which latches the address and data of the byte to be programmed. The rising edge of $\bar{W}$ during this second cycle starts the programming operation. Programming is followed by a Program Verify of the data written.

Program Verify Mode is set-up by writing OCOh to the command register. The rising edge of $\bar{W}$ during the set-up of the Program Verify Mode stops the Programming operation. The following read cycle, of the address already latched during programming, is made with an internally generated margin voltage applied, reading valid data indicates that all bits have been programmed.
Reset Mode. This command is used to safely abort Erase or Program Modes. The Reset Mode is set-up and performed by writing twice OFFh to the command register. The command should be followed by writing a valid command to the the command register (for example Read).

Table 9. Read/Write Mode AC Characteristics - $\bar{W}$ and $\bar{E}$ Controlled
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | $\frac{\text { M28F201 }}{-80}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |
|  |  |  | Min | Max |  |
| tVPHEL |  | VPP High to Chip Enable Low | 1 |  | $\mu \mathrm{s}$ |
| tvphwL |  | VPp High to Write Enable Low | 1 |  | $\mu \mathrm{s}$ |
| tavav | twc | Write Cycle Time | 80 |  | ns |
| $t_{\text {AVWL }}$ | $t_{\text {AS }}$ | Address Valid to Write Enable Low | 0 |  | ns |
| $t_{\text {aVEL }}$ |  | Address Valid to Chip Enable Low | 0 |  | ns |
| twlax | $t_{\text {AH }}$ | Write Enable Low to Address Transition | 45 |  | ns |
| telax |  | Chip Enable Low to Address Transition | 60 |  | ns |
| telwl | tcs | Chip Enable Low to Write Enable Low | 0 |  | ns |
| twlel |  | Write Enable Low to Chip Enable Low | 0 |  | ns |
| $t_{\text {GHWL }}$ |  | Output Enable High to Write Enable Low | 0 |  | $\mu \mathrm{s}$ |
| $t_{\text {GHEL }}$ |  | Output Enable High to Chip Enable Low | 0 |  | $\mu \mathrm{s}$ |
| tovwh | tos | Input Valid to Write Enable High | 45 |  | ns |
| tover |  | Input Valid to Chip Enable High | 50 |  | ns |
| twLWH | twp | Write Enable Low to Write Enable High (Write Pulse) | 45 |  | ns |
| teleh |  | Chip Enable Low to Chip Enable High (Write Pulse) | 60 |  | ns |
| twhDx | $t_{\text {DH }}$ | Write Enable High to Input Transition | 0 |  | ns |
| tEHDX |  | Chip Enable High to Input Transition | 0 |  | ns |
| tWHWH1 |  | Duration of Program Operation | 10 |  | $\mu \mathrm{s}$ |
| tEHEH1 |  | Duration of Program Operation | 10 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {WHWH2 }}$ |  | Duration of Erase Operation | 9.5 |  | ms |
| tWHEH | $\mathrm{tcH}^{\text {che }}$ | Write Enable High to Chip Enable High | 0 |  | ns |
| terwh |  | Chip Enable High to Write Enable High | 0 |  | ns |
| twHWL | twPH | Write Enable High to Write Enable Low | 20 |  | ns |
| tehel |  | Chip Enable High to Chip Enable Low | 20 |  | ns |
| twhgl |  | Write Enable High to Output Enable Low | 6 |  | $\mu \mathrm{s}$ |
| $t_{\text {EHGL }}$ |  | Chip Enable High to Output Enable Low | 6 |  | $\mu \mathrm{s}$ |
| tavav | $t_{\text {ACC }}$ | Addess Valid to data Output |  | 80 | ns |
| telax ${ }^{(1)}$ | tzz | Chip Enable Low to Output Transition | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid |  | 80 | ns |
| tGLQx ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | 0 |  | ns |
| tglav | toe | Output Enable Low to Output Valid |  | 35 | ns |
| tehaz ${ }^{(1)}$ |  | Chip Enable High to Output Hi-Z |  | 35 | ns |
| $\mathrm{tGHQZ}^{(1)}$ | tDF | Output Enable High to Output Hi-Z |  | 30 | ns |
| $\mathrm{t}_{\mathrm{AXQx}}$ | toh | Address Transition to Output Transition | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested




Figure 11. Erasing Flowchart


## PRESTO F ERASE ALGORITHM

The PRESTO F Erase Algorithm guarantees that the device will be erased in a reliable way. The algorithm first programms all bytes to 00h in order to ensure uniform erasure. The programming follows the Presto F Programming Algorithm (see below). Erase is set-up by writing 20 h to the command register, the erasure is started by repeating this write cycle. Erase Verify is set-up by writing OAOh to the command register together with the address of the byte to be verified. The subsequent read cycle reads the data which is compared to 0FFh. Erase Verify begins at address 0000h and continues to the last address or until the comparison of the data to OFFh fails. If this occurs, the address of the last byte checked is stored and a new Erase operation performed. Erase Verify then continues from the address of the stored location.

Figure 12. Programming Flowchart


## PRESTO F PROGRAM ALGORITHM

The PRESTO F Programming Algorithm applies a series of $10 \mu \mathrm{~s}$ programming pulses to a byte until a correct verify occurs. Up to 25 programming operations are allowed for one byte. Program is set-up by writing 40 h to the command register, the programming is started after the next write cycle which also latches the address and data to be programmed. Program Verify is set-up by writing 0COh to the command register, followed by a read cycle and a compare of the data read to the data expected. During Program and Program Verify operations a MARGIN MODE circuit is activated to guarantee that the cell is programmed with a safety margin.

## ORDERING INFORMATION SCHEME



For a list of available options (Vcc Range, Speed, Vcc Tolerance, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shorfform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.
-

## CMOS 2 Megabit (256K x 8, Chip Erase) FLASH MEMORY

- MEMORY CHIP ERASE
- SUPPLY VOLTAGE in READ OPERATION
- $5 \mathrm{~V} \pm 10 \%$ for M28F201A version
$-3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ for M28V201A version
- 12V PROGRAMMING VOLTAGE
- PROGRAM/ERASE CYCLES
- 100,000 for M28F201A
- 10,000 for M28V201A
- PROGRAM/ERASE CONTROLLER
- Program Byte-by-Byte
- Data Polling and Toggle Protocol for P/E. C. Status
- LOW POWER CONSUMPTION
- 30 $\mu$ A Typical in Standby
- FAST ACCESS TIMES
- 60ns for M28F201A version
- 150ns for M28V201A version


## DESCRIPTION

The M28F201A, M28V201A FLASH MEMORY products are non-volatile memories that may be erased electrically in bulk and programmed byte-by-byte. The interface is directly compatible with most microprocessors. The device is available in PDIP32, PLCC32 and TSOP32 ( $8 \times 20 \mathrm{~mm}$ ). Both normal and reverse pin outs are available for the TSOP32 package.

Table 1. Signal Names

| AO-A17 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ7 | Data Inputs / Outputs |
| $\bar{E}$ | Chip Enable |
| $\bar{G}$ | Output Enable |
| $\bar{W}$ | Write Enable |
| $V_{P P}$ | Program Supply |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2C. TSOP Pin Connections


Figure 2B. LCC Pin Connections


Figure 2D. TSOP Reverse Pin Connections


## Organisation

The organisation is $256 \mathrm{~K} \times 8$ with Address lines A0-A17 and Data Input/Outputs DQ0-DQ7. Memory control is provided by Chip Enable, Output Enable and Write Enable inputs.
Erase and Program are performed under control of the internal Program/Erase Controller (P/E.C.).
Data Output bits DQ7 and DQ6 provide polling or toggle signals during Automatic Program or Erase to indicate the Busy/Ready state of the internal Program/Erase Controller.

## Command Interface

The memory is interfaced by 5 operation cycles for reading the array, reading the Electronic Signature, output disable, standby or writing.
Command bytes can be written to a Command Interface latch to perform instructions for reading (array or Electronic Signature), erasure, programing or reset. When power is first applied, or if $\mathrm{V}_{\mathrm{cc}}$ falls below $V_{\text {LKO }}$, the command interface is reset to read the array.

## Instructions

Five' instructions are defined to perform Read Memory Array, Read Electronic Signature, Auto Erase, Auto Program and Reset. Instructions are composed of a first command write operation followed by either a second command write, to confirm the commands for programing and erase, or read operations to read data from the memory or to read the Electronic Signature.
For added data protection, the intructions for byte program and erase consist of two commands that are written to the memory. These instructions can be aborted after the first com.nand has been given using the Reset instruction. Byte programing takes typically $6 \mu \mathrm{~s}$. Erasure of the entire memory takes typically 2.4 sec when performed by the internal Automatic P/E.C. algorithm.
During an Automatic Program or Erase operation reads to the memory return a byte of which two data bits, DQ7 and DQ6, reflect the Busy/Ready status of the P/E.C.
After a Program or Erase command the interface is reset to read the memory array.

Table 2. Instructions

| Mnemonic | Instruction | Cycles | 1st Cycle |  |  | 2nd Cycle |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Operation | Address ${ }^{(1)}$ | Data | Operation | Address | Data Output |
| RD | Read Array | 1+ | Write | X | 00h | Read | Address | Array Output |
| RSIG | Read Electronic Signature | 1+ | Write | X | 80h or 90h | Read | $\begin{gathered} \mathrm{A} 0= \\ \text { or } \mathrm{on}^{\prime} 1 \text { ' } \end{gathered}$ | Code Output |
| EE | Erase Auto | 2 | Write | X | 30h | Write | X | 30h |
| PG | Program Auto | 2 | Write | X | 10h or 50h | Write | Address | Data Input |
| RST ${ }^{(2)}$ | Reset | 1-2 | Write | X | OFFh | Write | X | OFFh |

Notes: 1. $X=$ Don't Care
2. 1 or 2 cycles may be required, see Instruction descriptions.

## ORDERING INFORMATION SCHEME



For a list of available options (Vcc Range, Speed, Vcc Tolerance, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

M28F410, F420
M28V410, V420

## CMOS 4 Megabit (x8 or x16, 7 Block Erase) FLASH MEMORY

ADVANCE DATA

- SMALL SIZE TSOP56 and SO44 PLASTIC PACKAGES
- Normal and Reverse Pinout for TSOP version
- DUAL x8 and x16 ORGANISATION
- MEMORY ERASE in BLOCKS
- One 16K Boot Block (top or bottom location) with hardware write protection
- Two 8K bytes Key Parameter Blocks
- One 96K bytes Main Block
- Three 128K bytes Main Blocks
- SUPPLY VOLTAGE in READ OPERATION
- $5 \mathrm{~V} \pm 10 \%$ for M28F410, F420 versions
- 3V to 5.5V for M28V410, V420 versions
- PROGRAM/ERASE CYCLES
- 100,000 for M28F410, F420 versions
- 10,000 for M28V410, V420 versions
- PROGRAM/ERASE CONTROLLER
- LOW POWER CONSUMPTION
- 80 $\mu$ A Typical in Standby for M28F410, F420
- 50 $\mu$ A Typical in Standby for M28V410, V420
- $0.2 \mu \mathrm{~A}$ Typical in Deep Power Down for all versions
- FAST ACCESS TIMES
- 60-80ns for M28F410, F420
- 150-200ns for M28V410, V420

Table 1. Signal Names

| AO-A17 | Address Inputs |
| :--- | :--- |
| DQ0-DQ7 | Data Input / Outputs |
| DQ8-DQ14 | Data Input / Outputs |
| DQ15A-1 | Data Input/Output or Address Input |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\overline{\mathrm{BYTE}}$ | Byte/Word Organisation |
| $\overline{\text { PWD }}$ | Power Down/Boot Block Lock |
| $\mathrm{V}_{\mathrm{PP}}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. TSOP Pin Connections


Warning: NC = No Connections, DU = Don't Use

Figure 2B. SO Pin Connections

| $\begin{aligned} & \text { M28F/V410 } \\ & \text { M28F/V420 } \end{aligned}$ |  |  |  |
| :---: | :---: | :---: | :---: |
| $V_{P P}$ | 1 | 44 | $\overline{P W D}$ |
| DU $i$ | 2 | 43 | W |
| A17 4 | 3 | 42 | A8 |
| A7 4 | 4 | 41 | A9 |
| A6 4 | 5 | 40 | A10 |
| A5 4 | 6 | 39 | A11 |
| A4 4 | 7 | 38 | A12 |
| A3 0 | 8 | 37 | A13 |
| A2 4 | 9 | 36 | A14 |
| A1 | 10 | 35 | A15 |
| AO 4 | 11 | 347 | A16 |
| E $q$ | 12 | 33 | $\overline{\text { BYTE }}$ |
| $V_{S S}$ | 13 | 32 | VSS |
| $\overline{\mathrm{G}}$ | 14 | 31 | DQ15A-1 |
| DQ0 | 15 | 30 | DQ7 |
| DQ8 | 16 | 29 | DQ14 |
| DQ1 | 17 | 28 | DQ6 |
| DQ9 | 18 | 27 | DQ13 |
| DQ2 | 19 | 26 | DQ5 |
| DQ10 | 20 | 25 | DQ12 |
| DQ3 4 | 21 | 24 | DQ4 |
| DQ11 | 22 | 23 | $V_{C C}$ |
| VA01133 |  |  |  |

Warning: DU = Don't Use

## DESCRIPTION

The M28F410, F420 and M28V410, V420 FLASH MEMORY products are non- volatile memories that may be erased electrically at the block level and programed by byte or word. The interface is directly compatible with most microprocessors. Plastic PTSO56 (Normal and Reverse pinout) and PSO44 packages are used.

## Organisation

The organisation, as $512 \mathrm{~K} \times 8$ or $256 \mathrm{~K} \times 16$, is selectable by an external BYTE signal. When BYTE is Low and the x8 organisation is selected, the Data Input/Output signal DQ15 acts as Address line A-1 and selects the lower or upper byte of the memory word for output on DQ0-DQ7, DQ8-DQ15 remain high impedance. When BYTE is High the memory uses the Address inputs A0-A18 and the Data Input/Outputs DQ0-DQ15. Memory control is provided by Chip Enable, Output Enable and Write Enable inputs. A Power Down/Boot block unlock, tri-state, input places the memory in deep power down, normal operation or enables programing and erasure of the Boot block.

## Blocks

Erasure of the memories is in blocks. There are 7 blocks in the memory address space, one 'Boot' block of 16K, two 'Key Parameter' blocks of 8 K , one 'Main' block of 96 K and three 'Main' blocks of 128 K . The M28F410, V410 memories have the Boot block at the top of the memory address space and the M28F420, V420 locate the Boot block starting at the bottom. Erasure of each block takes typically

SGS-THOMSON
MicRoflechionice

## DESCRIPTION (cont'd)

1-2 seconds and each block may be programed and erased over 100,000 cycles (10,000 cycles for M28V410, V420). The Boot block is protected from accidental programing or erasure by a hardware protection depending on the Power Down PWD signal. Program/Erase commands in the Boot block are executed only when PWD is at 12 V . Block erasure may be suspended while data is read from other blocks of the memory, then resumed.

## Command Interface

Commands can be written to a Command Interface latch to perform read, programming, erasure and to monitor the memory's status. When power is first applied, on exit from power down or if VCC falls below VLKo, the command interface is reset to Read Memory Array. Five operations can be performed by the appropriate bus cycles, Read Byte or Word from the Array, Read Electronic Signature, Output Disable, Standby and Write a Command of an Instruction.

## Instructions and Commands

Eight Instructions are defined to perform Read Memory Array, Read Status Register, Read Electronic Signature, Erase, Program, Clear Status Register, Erase Suspend and Erase Resume. An internal Program/Erase Controller (P/E.C.) handles all timing and verification of the Program and Erase instructions and provides status bits to indicate its operation and exit status. Instructions are com-
posed of a first command write operation followed by either second command write, to confirm the commands for programming or erase, or a read operation to read data from the array, the Electronic Signature or the Status Register.

For added data protection, the instructions for byte or word program and block erase consist of two commands that are written to the memory and which start the automatic P/E.C. operation, byte or word programming takes typically $9 \mu \mathrm{~s}$, block erase typically $1-2.4$ seconds. Erasure of a memory block may be suspended in order to read data from another block and then resumed. A Status Register may be read at any time, including during the programming or erase cycles, to monitor the progress of the operation.

## Power Saving

The M28F410, F420 and M28V410, V420 memories have a number of power saving features. Following a Read access the memory enters a static mode in which the supply current is typically 1.0 mA ( 0.8 mA for M28V410, V420). A CMOS standby mode is entered when the Chip Enable $\bar{E}$ and the Power Down PWD signals are at $\mathrm{V}_{\mathrm{cc}}$, when the supply current drops to typically $45 \mu \mathrm{~A}$. A deep power down mode is enabled when the Power Down PWD signal is at VSS, when the supply current drops to typically $0.2 \mu \mathrm{~A}$. The time required to awake from the deep power down mode is 600ns maximum (700ns for M28V410, V420), with instructions to the C.I. recognised after only 480 ns ( $1 \mu \mathrm{~s}$ for M28V410, V420).

Table 2. Instructions

| Mnemonic | Instruction | Cycles | 1st Cycle |  |  | Opera- <br> tion |  |  |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Opera- <br> tion | Ad- <br> dress | Data <br> Output |  |  |  |
| RD | Read |  | Write | X | OFFh | Note 2 |  |  |
| RSR | Read Status <br> Register | $1+$ | Write | X | 70 h | Note 2 |  |  |
| RSIG | Read Electronic <br> Signature | 3 | Write | X | 90 h | Note 2 |  |  |
| EE | Erase | 2 | Write | X | 20 h | Write | Block <br> Address | oD0h |
| PG | Program | 2 | Write | X | 40 h or 10h | Write | Address | Data <br> Input |
| CLRS | Clear Status Reg- <br> ister | 1 | Write | X | 50 h |  |  |  |
| ES | Erase Suspend | 1 | Write | X | OBOh |  |  |  |
| ER | Erase Resume | 1 | Write | X | ODOh |  |  |  |

Notes: 1. $\mathrm{X}=$ Don't Care
2. The first cycle of the RD, RSR or RSIG instuction is followed by read operations to read the Array, Status Register or Electronic Signature code.

## ORDERING INFORMATION SCHEME



For a list of available options (Vcc Range, Array Organisation, Speed, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

- SMALL SIZE TSOP40 PLASTIC PACKAGE
- Normal and Reverse Pinout
- MEMORY ERASE in BLOCKS
- One 16K Boot Block (top or bottom location) with hardware write protection
- Two 8K Key Parameter Blocks
- One 96K Main Block
- Three 128K Main Blocks
- SUPPLY VOLTAGE in READ OPERATION
- $5 \mathrm{~V} \pm 10 \%$ for M28F411, F421 versions
- 3V to 5.5V for M28V411, V421 versions
- PROGRAM/ERASE CYCLES
- 100,000 for M28F411, F421 versions
- 10,000 for M28V411, V421 versions
- PROGRAM/ERASE CONTROLLER
- LOW POWER CONSUMPTION
- 80 $\mu \mathrm{A}$ Typical in Standby for M28F411, F421
- $50 \mu \mathrm{~A}$ Typical in Standby for M28V411, V421
- $0.2 \mu \mathrm{~A}$ Typical in Deep Power Down for all versions
- FAST ACCESS TIMES
- 60-80ns for M28F411, F421
- 150-200ns for M28V411, V421

Table 1. Signal Names

| A0-A18 | Address Inputs |
| :--- | :--- |
| DQ0-DQ7 | Data Input / Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\overline{\text { PWD }}$ | Power Down/Boot Block Lock |
| $\mathrm{V}_{P P}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2. TSOP Pin Connections


Warning: NC = No Connection, DU = Don't Use

## DESCRIPTION

The M28F411, F421 and M28V411, V421 FLASH MEMORY products are non- volatile memories that may be erased electrically at the block level and programed byte-by-byte. The interface is directly compatible with most microprocessors. Plastic TSOP40 (Normal and Reverse pinout) package is used.

## Organisation

The organisation is $512 \mathrm{~K} \times 8$ with Address lines AO-A18 and Data Input/Outputs DQ0-DQ7. Memory control is provided by Chip Enable, Output Enable and Write Enable inputs. A Power Down/Boot block unlock, tri-state, input places the memory in deep power down, normal operation or enables programing and erasure of the Boot block.

## Blocks

Erasure of the memories is in blocks. There are 7 blocks in the memory address space, one 'Boot' block of 16K, two 'Key Parameter' blocks of 8K, one 'Main' block of 96K and three 'Main' blocks of 128K. The M28F411, V411 memories have the Boot block at the top of the memory address space and the M28F421, V421 locate the Boot block starting at the bottom. Erasure of each block takes typically 1-2 seconds and each block may be programed and erased over 100,000 cycles (10,000 for M28V411, V421). The Boot block is protected from accidental programing or erasure by a hardware
protection depending on the $\overline{\text { PWD }}$ signal. Program/Erase commands in the Boot block are executed only when PWD is at 12 V . Block erasure may be suspended while data is read from other blocks of the memory, then resumed.

## Command Interface

Commands can be written to a Command Interface latch to perform read, programming, erasure and to monitor the memory's status. When power is first applied, on exit from power down or if Vcc falls below VLKo, the command interface is reset to Read Memory Array. Five operations can be performed by the appropriate bus cycles, Read Byte from the Array, Read Electronic Signature, Output Disable, Standby and Write a Command of an Instruction.

## Instructions and Commands

Eight Instructions are defined to perform Read Memory Array, Read Status Register, Read Electronic Signature, Erase, Program, Clear Status Register, Erase Suspend and Erase Resume. An internal Program/Erase Controller (P/E.C.) handles all timing and verification of the Program and Erase instructions and provides status bits to indicate its operation and exit status.
Instructions are composed of a first command write operation followed by either second command write, to confirm the commands for programming or erase, or a read operation to read data from the

SGS-THOMSON
NRCROELECTRONDES

## DESCRIPTION (cont'd)

array, the Electronic Signature or the Status Register.
For added data protection, the instructions for byte program and block erase consist of two commands that are written to the memory and which start the automatic P/E.C. operation, byte programming takes typically $9 \mu \mathrm{~s}$, block erase typically $1-2.4$ seconds. Erasure of a memory block may be suspended in order to read data from another block and then resumed. A Status Register may be read at any time, including during the programming or erase cycles, to monitor the progress of the operation.

## Power Saving

The M28F411, F421 and M28V411, V421 memories have a number of power saving features. Following a Read access the memory enters a static mode in which the supply current is typically 1.0 mA ( 0.8 mA for M28V411, V421). A CMOS standby mode is entered when the Chip Enable $\overline{\mathrm{E}}$ and the Power Down PWD signals are at Vcc, when the supply current drops to typically $45 \mu \mathrm{~A}$. A deep power down mode is enabled when the Power Down PWD signal is at Vss, when the supply current drops to typically $0.2 \mu \mathrm{~A}$. The time required to awake from the deep power down mode is 600ns maximum (700ns for M28V411, V421), with instructions to the C.I. recognised after only 480 ns ( $1 \mu \mathrm{~s}$ for M28V411, V421).

Table 2. Instructions

| Mnemonic | Instruction | Cycles | 1st Cycle |  |  | 2nd Cycle |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Operation | Address ${ }^{(1)}$ | Data | Operation | Address | Data Output |
| RD | Read | 1+ | Write | X | OFFh | Note 2 |  |  |
| RSR | Read Status Register | 1+ | Write | X | 70h | Note 2 |  |  |
| RSIG | Read Electronic Signature | 3 | Write | X | 90h | Note 2 |  |  |
| EE | Erase | 2 | Write | X | 20h | Write | Block Address | ODOh |
| PG | Program | 2 | Write | X | 40h or 10h | Write | Address | Data Input |
| CLRS | Clear Status Register | 1 | Write | X | 50h |  |  |  |
| ES | Erase Suspend | 1 | Write | X | OBOh |  |  |  |
| ER | Erase Resume | 1 | Write | X | ODOh |  |  |  |

Notes: 1. $X=$ Don't Care
2. The first cycle of the RD, RSR or RSIG instuction is followed by read operations to read the Array, Status Register or Electronic Signature code

## ORDERING INFORMATION SCHEME



For a list of available options (Vcc Range, Array Organisation, Speed, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

M28F841
M28V841

## CMOS 8 Megabit (1Meg x 8, $16 \times 64 \mathrm{~K}$ Sector Erase) FLASH MEMORY

ADVANCE DATA

- SMALL SIZE TSOP40 and SO44 PLASTIC PACKAGES
- Normal and Reverse Pinout for TSOP versions
- MEMORY ERASE in SECTORS, $16 \times 64 \mathrm{~K}$
- SUPPLY VOLTAGE in READ OPERATION
- 5V $\pm 10 \%$ for M28F841 version
- 3V to 5.5V for M28V841 version
- PROGRAM/ERASE CYCLES per SECTOR
- 100,000 for M28F841 version
- 10,000 for M28V841 version
- PROGRAM/ERASE CONTROLLER
- Program Byte-by-Byte
- Erase by Sector, Erase Suspend/Resume
- Ready/Busy Output
- LOW POWER CONSUMPTION
- $30 \mu$ A Typical in Standby
- $0.2 \mu \mathrm{~A}$ Typical in Deep Power Down
- FAST ACCESS TIMES
- 85-120ns for M28F841
- 200ns for M28V841

Table 1. Signal Names

| A0-A19 | Address Inputs |
| :--- | :--- |
| DQ0-DQ7 | Data Input / Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\overline{\mathrm{PWD}}$ | Power Down |
| $\mathrm{R} \bar{B}$ | Ready Busy Output |
| $\mathrm{V}_{\mathrm{PP}}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. TSOP Pin Connections


Warning: NC = No Connection
Figure 2B. TSOP Reverse Pin Connections


Warning: NC = No Connection

## DESCRIPTION

The M28F841, M28V841 FLASH MEMORY products are non-volatile memories that may be erased electrically at the sector level and programed byte-by-byte. The interface is directly compatible with most microprocessors. They are intended for computer file systems applications. Plastic TSOP40 (Normal and Reverse pinout) and SO44 packages are used.

## Organisation

The organisation is 1 Meg $\times 8$ with Address lines A0-A19 and Data Input/Outputs DQ0-DQ7. Memory control is provided by Chip Enable, Output Enable and Write Enable inputs. A Power Down input places the memory in deep power down. A Ready/Busy output indicates the status of the internal Program/Erase Controller (P/E.C.).

Figure 2C. SO Pin Connections

| $V_{P P}$ ¢ | 1440 | $\mathrm{V}_{\mathrm{CC}}$ |
| :---: | :---: | :---: |
| PWD $q$ | 2 430 | E |
| A11 | $3 \quad 42$ | A12 |
| A10 | 4 41 | A13 |
| A9 | 5 400 | A14 |
| A8 C | $6 \quad 39$ | A15 |
| A7 0 | $7 \quad 387$ | A16 |
| A6 C | $8 \quad 37$ | A17 |
| A5 | 936 | A18 |
| A4 | $10 \quad 35$ | A19 |
| NC 1 | 11 M 28F841 34 | NC |
| NC 2 | 12 M 28 V841 33 | NC |
| A3 | 13 320 | NC |
| A2 | 14 31p | NC |
| A1 | 15 300 | W |
| AO 2 | 16 290 | $\overline{\mathrm{G}}$ |
| DQO 4 | 17 287 | $R \bar{B}$ |
| DQ1 ${ }^{\text {d }}$ | $18 \quad 270$ | DQ7 |
| DQ2 4 | $19 \quad 267$ | DQ6 |
| DQ3 $[$ | 2025 | DQ5 |
| $\mathrm{V}_{\text {SS }} \mathrm{L}$ | $21 \quad 240$ | DQ4 |
| $\mathrm{V}_{\text {SS }} \mathrm{L}$ | 22 23 | $V_{C C}$ |
| VA01137 |  |  |

Warning: NC = No Connection

## Sectors

Erasure of the memories is in sectors. There are 16 sectors in the memory address space, each of 64 K bytes. Programing of each sector takes typically 0.6 seconds and erasure 1.6 seconds, each sector may be programed and erased over 100,000 cycles (10,000 for M28V841). All sectors are protected from programming or erasure when the Power Down PWD signal is Low. Sector erase may be suspended while data is read from other sectors of the memory, then resumed.

## Command Interface

Commands can be written to a Command Interface latch to perform read, programing, erasure and to monitor the memory's status. When power is first
applied, on exit from power down or if Vcc falls below $V_{\text {LKO, }}$ the command interface is reset to Read Memory Array. Four operations can be performed by the appropriate bus cycles, Read a Byte from the Array, Output Disable, Standby and Write a Command of an Instruction.

## Instructions and Commands

Eight Instructions are defined to perform Read Memory Array, Read Status Register, Read Electronic Signature, Erase, Program, Clear Status Register, Erase Suspend and Erase Resume. An internal Program/Erase Controller (P/E.C.) handles all timing and verification of the Program and Erase instructions and provides status bits to indicate its operation and exit status. Instructions are composed of a first command write operation followed by either second command write, to confirm the commands for programming or erase, or a read operation to read data from the Array, the Electronic Signature or the Status Register.

For added data protection, the instructions for byte program and sector erase consist of two commands that are written to the memory and which start the automatic P/E.C. operation. Byte programming takes typically $9 \mu \mathrm{~s}$, sector erase typically 1.6 seconds. Erasure of a memory sector may be suspended in order to read data from another sector and then resumed. A Status Register may be read at any time, including during the programming or erase cycles, to monitor the progress of the operation. In addition a Ready/Busy output indicates the status of the P/E.C. After Programing or Erasure the command interface must be reset by giving the Read Memory Array instruction before the memory contents can be accessed.

## Power Saving

The M28F841, M28V841 memories have a number of power saving features. Following a Read access the memory enters a static mode in which the supply current is typically 1.0 mA . A CMOS standby mode is entered when the Chip Enable $\bar{E}$ and the Power Down PWD signals are at Vcc, when the supply current drops to typically $30 \mu \mathrm{~A}$. A deep power down mode is enabled when the Power Down PWD signal is at VSS, when the supply current drops to typically $0.2 \mu \mathrm{~A}$. The time required to awake from the deep power down mode is 400 ns maximum, with instructions to the C.I. recognised after $1 \mu \mathrm{~s}$.

Table 2. Instructions

| Minemonic | Instruction | Cycles | 1st Cycle |  |  | 2nd Cycle |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Operation | Address ${ }^{(1)}$ | Data | Operation | Address | Data Output |
| RD | Read | 1+ | Write | X | OFFh | Note 2 |  |  |
| RSR | Read Status Register | 1+ | Write | X | 70h | Note 2 |  |  |
| RSIG | Read Electronic Signature | 3 | Write | X | 90h | Note 2 |  |  |
| EE | Erase | 2 | Write | Sector Address | 20h | Write | Sector Address | 0D0h |
| PG | Program | 2 | Write | Byte <br> Address | 40 h or 10h | Write | Byte Address | Data Input |
| CLRS | Clear Status Register | 1 | Write | X | 50h |  |  |  |
| ES | Erase Suspend | 1 | Write | X | OBOh |  |  |  |
| ER | Erase Resume | 1 | Write | X | ODOh |  |  |  |

Notes: 1. $X=$ Don't Care
2. The first cycle of the RD, RSR or RSIG instuction is followed by read operations to read the Array, Status Register or Electronic Signature code.

## ORDERING INFORMATION SCHEME



For a list of available options (Vcc Range, Speed, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

M28F161

## CMOS 16 Megabit (2Meg x 8, $32 \times 64 \mathrm{~K}$ Sector Erase)

 FLASH MEMORYPRODUCT CONCEPT

- SMALL SIZE TSOP48 and SO44 PLASTIC PACKAGES
- Normal and Reverse Pinout for TSOP versions
- MEMORY ERASE in SECTORS, $32 \times 64 \mathrm{~K}$
- SUPPLY VOLTAGE in READ OPERATION - $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$
- 12V PROGRAMMING VOLTAGE
- 10,000 PROGRAM/ERASE CYCLES per SECTOR
- PROGRAM/ERASE CONTROLLER
- Program Byte-by-Byte
- Erase by Sector, Erase Suspend/Resume
- Ready/Busy Output
- LOW POWER CONSUMPTION
- 30 $\mu$ A Typical in Standby
- $0.2 \mu \mathrm{~A}$ Typical in Deep Power Down
- FAST ACCESS TIMES: 100ns Max

Table 1. Signal Names

| AO-A20 | Address Inputs |
| :--- | :--- |
| DQ0-DQ7 | Data Input / Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\overline{\mathrm{PWD}}$ | Power Down |
| R $\bar{B}$ | Ready Busy Output |
| $\mathrm{V}_{\mathrm{PP}}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |
|  |  |



Figure 1. Logic Diagram


Figure 2A. TSOP Pin Connections


Warning: NC = No Connection

Figure 2B. SO Pin Connections


Warning: NC = No Connection

## DESCRIPTION

The M28F161 FLASH MEMORY is a non-volatile memory that may be erased electrically at the sector level and programed byte-by-byte. The interface is directly compatible with most microprocessors. It is intended for computer file systems applications. Plastic TSOP48 (Normal and Reverse pinout) and SO44 packages are used.

## Organisation

The organisation is 2 Meg $\times 8$ with Address lines A0-A20 and Data Input/Outputs DQ0-DQ7. Memory control is provided by Chip Enable, Output Enable and Write Enable inputs. A Power Down input places the memory in deep power down. A Ready/Busy output indicates the status of the internal Program/Erase Controller (P/E.C.).

## Sectors

Erasure of the memory is in sectors. There are 32 sectors in the memory address space, each of 64 K bytes. Programing of each sector takes typically 0.6 seconds and erasure 1.6 seconds, each sector may be programed and erased over 10,000 cycles. All sectors are protected from programming or erasure when the Power Down PWD signal is Low. Sector erase may be suspended while data is read from other sectors of the memory, then resumed.

## Command Interface

Commands can be written to a Command Interface latch to perform read, programing, erasure and to monitor the memory's status. When power is first applied, on exit from power down or if Vcc falls

SGS-THOMSON
KTEMEM
below VLKo, the command interface is reset to Read Memory Array. Four operations can be performed by the appropriate bus cycles, Read a Byte from the Array, Output Disable, Standby and Write a Command of an Instruction.

## Instructions and Commands

Eight Instructions are defined to perform Read Memory Array, Read Status Register, Read Electronic Signature, Erase, Program, Clear Status Register, Erase Suspend and Erase Resume. An internal Program/Erase Controller (P/E.C.) handles all timing and verification of the Program and Erase instructions and provides status bits to indicate its operation and exit status. Instructions are composed of a first command write operation followed by either second command write, to confirm the commands for programming or erase, or a read operation to read data from the Array, the Electronic Signature or the Status Register.
For added data protection, the instructions for byte program and sector erase consist of two commands that are written to the memory and which start the automatic P/E.C. operation.

Byte programming takes typically $9 \mu \mathrm{~s}$, sector erase typically 1.6 seconds. Erasure of a memory sector may be suspended in order to read data from another sector and then resumed. A Status Register may be read at any time, including during the programming or erase cycles, to monitor the progress of the operation. In addition a Ready/Busy output indicates the status of the P/E.C. After Programing or Erasure the command interface must be reset by giving the Read Memory Array instruction before the memory contents can be accessed.

## Power Saving

The M28F161 memory has a number of power saving features. ACMOS standby mode is entered when the Chip Enable E and the Power Down PWD signals are at $\mathrm{V}_{\mathrm{cc}}$, when the supply current drops to typically $30 \mu \mathrm{~A}$. A deep power down mode is enabled when the Power Down PWD signal is at $V_{\text {SS }}$, when the supply current drops to typically $0.2 \mu \mathrm{~A}$. The time required to awake from the deep power down mode is 400 ns maximum, with instructions to the C.I. recognised after $1 \mu \mathrm{~s}$.

Table 2. Instructions

| Mnemonic | Instruction | Cycles | 1st Cycle |  |  | 2nd Cycle |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Operation | Address ${ }^{(1)}$ | Data | Operation | Address | Data Output |
| RD | Read | 1 | Write | X | FFh | Note 2 |  |  |
| RSR | Read Status Register | 1 | Write | X | 70h | Note 2 |  |  |
| RSIG | Read Electronic Signature | 3 | Write | X | 90h | Note 2 |  |  |
| EE | Erase | 2 | Write | Sector Address | 20h | Write | Sector Address | DOh |
| PG | Program | 2 | Write | Byte <br> Address | 40 h or 10h | Write | Byte Address | Data Input |
| CLRS | Clear Status Register | 1 | Write | X | 50h |  |  |  |
| ES | Erase Suspend | 1 | Write | X | B0h |  |  |  |
| ER | Erase Resume | 1 | Write | X | DOh |  |  |  |

Notes: 1. $X=$ Don't Care
2. The first cycle of the RD, RSR or RSIG instuction is followed by read operations to read the Array, Status Register or Electronic Signature code.

## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Vcc Tolerance, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## $1^{2} \mathrm{C}$ BUS EEPROM

 ST24C01, ST25C01 ST24x01C, ST25x01C
## SERIAL ACCESS CMOS 1K (128 x 8) EEPROMs

- MINIMUM 1 MILLION ERASE/WRITE CYCLES with OVER 10 YEARS DATA RETENTION
- SINGLE SUPPLY VOLTAGE:
- 4.5V to 5.5V for ST24C01 version
- 3V to 5.5V for ST24x01C versions
- 2.5 V to 5.5 V for ST25C01, ST25x01C versions
- HARDWARE WRITE CONTROL VERSIONS: ST24W01C and ST25W01C
- TWO WIRE SERIAL INTERFACE, FULLY $I^{2} \mathrm{C}$ BUS COMPATIBLE
- BYTE and MULTIBYTE WRITE (up to 4 BYTES)
- PAGE WRITE (up to 8 BYTES)
- BYTE, RANDOM and SEQUENTIAL READ MODES
- SELF TIMED PROGRAMMING CYCLE
- AUTOMATIC ADDRESS INCREMENTING
- ENHANCED ESD/LATCH UP PERFORMANCES FOR "C" VERSIONS
- PREFERRED DEVICES for NEW DESIGN: ST24/25C01C and ST24/25W01C


## DESCRIPTION

This specification covers a range of 1 K bits $\mathrm{I}^{2} \mathrm{C}$ bus EEPROM products, the ST24/25C01, the ST24/25C01C and the ST24/25W01C. In the text, products are referred to as ST24/25x01C, where

Table 1. Signal Names

| E0 - E2 | Chip Enable Inputs |
| :--- | :--- |
| SDA | Serial Data Address Input/Output |
| SCL | Serial Clock |
| MODE | Multibyte/Page Write Mode <br> (C version) |
| $\overline{W C}$ | Write Control (W version) |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Note: $\overline{\text { WC }}$ signal is only avalable for ST24/25W01C products.

Figure 2A. DIP Pin Connections


Figure 2B. SO Pin Connections


Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter |  | Value | Unit |
| :---: | :--- | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | grade 1 <br> grade 3 <br> grade 6 | 0 to 70 <br> -40 to 125 <br> -40 to 85 | ${ }^{\circ} \mathrm{C}$ |

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. MIL-STD-883C, 3015.7 ( $100 \mathrm{pF}, 1500 \Omega$ ).
3. EIAJ IC-121 (Condition C) (200pF, $0 \Omega$ ).

## DESCRIPTION (cont'd)

" x " is: " C " for Standard version and " W " for hardware Write Control version.
The ST $24 / 25 \times 01 \mathrm{C}$ are 1 K bit electrically erasable programmable memories (EEPROM), organized as $128 \times 8$ bits. They are manufactured in SGSTHOMSON's Hi-Endurance Advanced CMOS technology which guarantees an endurance of more than one million erase/write cycles with a data retention of over 10 years. The memories operate with a power supply value as low as 2.5 V .

Both Plastic Dual-in-Line and Plastic Small Outline packages are available.
The memories are compatible with the $I^{2} \mathrm{C}$ standard, two wire serial interface which uses a bi-directional data bus and serial clock. The memories carry a built-in 4 bit, unique device identification code (1010) corresponding to the $I^{2} \mathrm{C}$ bus definition. This is used together with 3 chip enable inputs (E2, E1, E0) so that up to $8 \times 1 \mathrm{~K}$ devices may be attached to the $\mathrm{I}^{2} \mathrm{C}$ bus and selected individually. The memories behave as a slave device in the $I^{2} C$ protocol with all memory operations synchronized

Table 3. Device Select Code

|  | Device Code |  |  |  | Chip Enable |  |  | R $\bar{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
| Device Select | 1 | 0 | 1 | 0 | E2 | E1 | E0 | RW |

Note: The MSB b7 is sent first.

Table 4. Operating Modes ${ }^{(1)}$

| Mode | RWW bit | MODE | Bytes | Initial Sequence |
| :---: | :---: | :---: | :---: | :---: |
| Current Address Read | '1' | X | 1 | START, Device Select, R $\bar{W}=$ ' 1 ' |
| Random Address Read | '0' | X |  | START, Device Select, RW = '0', Address |
|  | '1' | X | 1 | reSTART, Device Select, $\mathrm{R} \overline{\mathrm{W}}={ }^{\prime} 1{ }^{\prime}$ |
| Sequential Read | '1' | X | 1 to 128 | Similar to Current or Random Mode |
| Byte Write | '0' | X | 1 | START, Device Select, R $\bar{W}=$ ' 0 ' |
| Multibyte Write ${ }^{(2)}$ | '0' | $\mathrm{V}_{\mathrm{IH}}$ | 4 | START, Device Select, $\mathrm{R} \bar{W}=$ '0' |
| Page Write | '0' | $\mathrm{V}_{\mathrm{IL}}$ | 8 | START, Device Select, $\mathrm{R} \overline{\mathrm{W}}={ }^{\prime} 0$ ' |

Notes: 1. $X=V_{\text {IH }}$ or $V_{\text {IL }}$
2. Multibyte Write not available in ST24/25W01C versions.

Table 5. Endurance and Data Retention Guarantees

| Device | Endurance <br> E/W Cycles | Data Retention <br> Years |
| :---: | :---: | :---: |
| ST24C01, ST25C01 | $1,000,000$ | 10 |
| ST24C01C, ST25C01C <br> ST24W01C, ST25W01C | $1,000,000$ | 10 |

by the serial clock. Read and write operations are initiated by a START condition generated by the bus master. The START condition is followed by a stream of 7 bits (identification code 1010), plus one read/write bit and terminated by an acknowledge bit.
When writing data to the memory it responds to the 8 bits received by asserting an acknowledge bit during the 9th bit time. When data is read by the bus master, it acknowledges the receipt of the data bytes in the same way. Data transfers are terminated with a STOP condition.

Power On Reset: Vcc lock out write protect. In order to prevent data corruption and inadvertent write operations during power up, a Power On Reset (POR) circuit is implemented. Until the Vcc voltage has reached the POR threshold value, the internal reset is active, all operations are disabled and the device will not respond to any command. In the same way, when Vcc drops down from the operating voltage to below the POR threshold value, all operations are disabled and the device will not respond to any command. A stable Vcc must be applied before applying any logic signal.

## AC MEASUREMENT CONDITIONS

| Input Rıse and Fall Times | $\leq 50 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | $0.2 \mathrm{~V}_{c \mathrm{c}}$ to $0.8 \mathrm{~V}_{\mathrm{CC}}$ |
| Input and Output Timing Ref. Voltages | $0.3 \mathrm{~V}_{c c}$ to $0.7 \mathrm{~V}_{\mathrm{cc}}$ |

Figure 3. AC Testing Input Output Waveforms
$0.8 \mathrm{~V}_{\mathrm{CC}}$

## SIGNAL DESCRIPTIONS

Serial Clock (SCL). The SCL input pin is used to synchronize all data in and out of the memory. A resistor can be connected from the SCL line to Vcc to act as a pull up (see Figure 4).
Serial Data (SDA). The SDA pin is bi-directional and is used to transfer data in or out of the memory. It is an open drain output that may be wire-OR'ed
with other open drain or open collector signals on the bus. A resistor must be connected from the SDA bus line to $V_{C C}$ to act as pull up (see Figure 4).
Chip Enable (EO - E2). These chip enable inputs are used to set the 3 least significant bits (b3, b2, b1) of the 7 bit device select code. These inputs may be driven dynamically or tied to $\mathrm{V}_{\mathrm{cc}}$ or $\mathrm{V}_{\mathrm{ss}}$ to establish the device select code.

Mode (MODE). The MODE input is available on pin 7 (see also WC feature) and may be driven dynamically. It must be at $\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$ for the Byte Write mode, $\mathrm{V}_{\mathrm{IH}}$ for Multibyte Write mode or $\mathrm{V}_{\text {IL }}$ for Page Write mode. When unconnected, the MODE input is internally read as $\mathrm{V}_{\mathrm{IH}}$ (Multibyte Write mode).

Write Control ( $\overline{W C}$ ). An hardware Write Control feature ( $\overline{\mathrm{WC}}$ ) is offered only for ST24W01C and ST25W01C versions on pin 7. This feature is usefull to protect the contents of the memory from any erroneous erase/write cycle. The Write Control signal is used to enable ( $\overline{\mathrm{WC}}=\mathrm{V}_{I H}$ ) or disable ( $\overline{\mathrm{WC}}$ $=\mathrm{V}_{\mathrm{IL}}$ ) the internal write protection. When unconnected, the WC input is internally read as VIL. The devices with this Write Control feature no longer support the Multibyte Write mode of operation, however all other write modes are fully supported.

Refer to the AN404 Application Note for more detailed information about Write Control feature.

Figure 4. Maximum RL Value versus Bus Capacitance ( $C_{B u s)}$ for an $I^{2} C$ Bus


Table 6. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=100 \mathrm{kHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (SDA) |  |  | 8 | pF |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (other pins) |  |  | 6 | pF |
| $\mathrm{Z}_{\mathrm{WCL}}$ | $\overline{\mathrm{WC}}$ Input Impedance | $\mathrm{V}_{\mathbb{I N}} \leq 0.3 \mathrm{~V}_{\mathrm{CC}}$ | 5 | 20 | $\mathrm{k} \Omega$ |
| $\mathrm{Z}_{\mathrm{WCH}}$ | $\overline{\mathrm{WC}}$ Input Impedance | $\mathrm{V}_{\mathbb{I N}} \geq 0.7 \mathrm{~V}_{\mathrm{CC}}$ | 500 |  | $\mathrm{k} \Omega$ |

Note: 1. Sampled only, not $100 \%$ tested.

Table 7. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{VCC}=3 \mathrm{~V}$ to 5.5 V or 2.5 V to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| ILo | Output Leakage Current | $\begin{gathered} 0 \mathrm{~V} \leq \mathrm{V} \text { out } T_{\leq \mathrm{VCCC}} \mathrm{SDA} \text { in } \mathrm{Hi}-\mathrm{c} \end{gathered}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}, \mathrm{fc}=100 \mathrm{kHz} \\ & \text { (Rise/Fall time }<10 \mathrm{~ns} \text { ) } \end{aligned}$ |  | 2 | mA |
|  | Supply Current (ST25 series) | $\mathrm{V}_{\mathrm{cc}}=2.5 \mathrm{~V}, \mathrm{fc}=100 \mathrm{kHz}$ |  | 1 | mA |
| $\mathrm{lcC1}$ | Supply Current (Standby) | $\begin{gathered} \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{ss}} \text { or } \mathrm{V}_{\mathrm{cc}}, \\ \mathrm{~V}_{\mathrm{cc}}=5 \mathrm{~V} \end{gathered}$ |  | 100 | $\mu \mathrm{A}$ |
|  |  | $\begin{gathered} V_{I N}=V_{S S} \text { or } V_{C C} \\ V_{C C}=5 V, f_{C}=100 \mathrm{kHz} \end{gathered}$ |  | 300 | $\mu \mathrm{A}$ |
| lcc 2 | Supply Current (Standby) (ST25 series) | $\begin{gathered} \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}} \text { or } \mathrm{V}_{\mathrm{CC}}, \\ \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V} \end{gathered}$ |  | 5 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {ss }}$ or $\mathrm{V}_{\mathrm{cc}}$, $V_{C C}=2.5 \mathrm{~V}, \mathrm{fc}_{\mathrm{c}}=100 \mathrm{kHz}$ |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage (SCL, SDA) |  | -0.3 | 0.3 V Cc | V |
| $\mathrm{V}_{1 \mathrm{H}}$ | Input High Voltage (SCL, SDA) |  | 0.7 VCC | $\mathrm{V}_{\mathrm{cc}}+1$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage $(E O-E 2, M O D E, \overline{W C})$ |  | -0.3 | 0.5 | V |
| $\mathrm{V}_{1}$ | Input High Voltage (EO - E2, MODE, WC) |  | $V_{c c}-0.5$ | $\mathrm{V}_{\mathrm{cc}}+1$ | V |
| VoL | Output Low Voltage | $\mathrm{loL}=3 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}$ |  | 0.4 | V |
|  | Output Low Voltage (ST25 series) | $\mathrm{loL}=2.1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}$ |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{POR}}{ }^{(1)}$ | Power On Reset Threshold (ST25 series) |  | 1.5 | 2.4 | V |
| $V_{c c}$ Read ${ }^{(1)}$ | Vcc Range for Read Operations (ST25 series) |  | 2.5 | 5.5 | V |
| $\mathrm{V}_{\mathrm{cc}}$ Write | $\mathrm{V}_{\text {cc }}$ Range for Write Operations |  | 2.5 | 5.5 | V |

Note: 1. At the time of publication of this data sheet, the statistical history, for the ST25×01C, was not yet sufficient to guarantee a V cc Read $=2 \mathrm{~V}$. For the lastest information contact your local SGS-THOMSON Sales Office.

Table 8. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=3 \mathrm{~V}$ to 5.5 V or 2.5 V to 5.5 V )

| Symbol | Alt | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{CH} 1 \mathrm{CH} 2}$ | $t_{\text {R }}$ | Clock Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tCL1CL2 | $t_{\text {F }}$ | Clock Fall Time |  | 300 | ns |
| $t_{\text {DH1DH2 }}$ | $t_{\text {R }}$ | Input Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tDL1DL1 | $\mathrm{t}_{\mathrm{F}}$ | Input Fall Time |  | 300 | ns |
| tCHDX $^{(1)}$ | tSU STA | Clock High to Input Transition | 4.7 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{CHCL}}$ | $\mathrm{t}_{\mathrm{HIGH}}$ | Clock Pulse Width High | 4 |  | $\mu \mathrm{s}$ |
| tDLCL | thD.STA | Input Low to Clock Low (START) | 4 |  | $\mu \mathrm{s}$ |
| tcldx | thd.dAT | Clock Low to Input Transition | 0 |  | $\mu \mathrm{s}$ |
| tcleh | tlow | Clock Pulse Width Low | 4.7 |  | $\mu \mathrm{s}$ |
| tbxcx | tsu.dat | Input Transition to Clock Transition | 250 |  | ns |
| tchDH | tsu.sto | Clock High to Input High (STOP) | 4.7 |  | $\mu \mathrm{s}$ |
| tDHDL | $\mathrm{t}_{\text {BUF }}$ | Input High to Input Low (Bus Free) | 4.7 |  | $\mu \mathrm{s}$ |
| tclov | $t_{\text {AA }}$ | Clock Low to Data Out Valid | 0.3 | 3.5 | $\mu \mathrm{s}$ |
| tclax | $t_{\text {DH }}$ | Clock Low to Data Out Transition | 300 |  | ns |
| $\mathrm{fc}_{C}$ | $\mathrm{f}_{\text {SCL }}$ | Clock Frequency |  | 100 | kHz |
| $\mathrm{t}_{\text {NS }}$ | $T_{1}$ | Noise Suppression Time Constant (SCL \& SDA Inputs) |  | 100 | ns |
| $t_{W}{ }^{(2)}$ | twr | Write Time |  | 10 | ms |

Notes: 1. For a reSTART condition, or following a write cycle.
2. In the Multibyte Write mode only, if accessed bytes are on two consecutive 8 bytes rows ( 6 address MSB are not constant) the maximum programming time is doubled to 20 ms .

## DEVICE OPERATION

## $I^{2} \mathrm{C}$ Bus Background

The ST24/25x01C support the $I^{2} \mathrm{C}$ protocol. This protocol defines any device that sends data onto the bus as a transmitter and any device that reads the data as a receiver. The device that controls the data transfer is known as the master and the other as the slave. The master will always initiate a data transfer and will provide the serial clock for synchronisation. The ST24/25×01C are always slave devices in all communications.

Start Condition. START is identified by a high to low transition of the SDA line while the clock SCL is stable in the high state. A START condition must precede any command for data transfer. Except during a programming cycle, the ST24/25×01C continuously monitor the SDA and SCL signals for a START condition and will not respond unless one is given.

Stop Condition. STOP is identified by a low to high transition of the SDA line while the clock SCL is stable in the high state. A STOP condition terminates communication between the ST24/25x01C and the bus master. A STOP condition at the end of a Read command forces the standby state. A STOP condition at the end of a Write command triggers the internal EEPROM write cycle.
Acknowledge Bit (ACK). An acknowledge signal is used to indicate a successfull data transfer. The bus transmitter, either master or slave, will release the SDA bus after sending 8 bits of data. During the 9th clock pulse period the receiver pulls the SDA bus low to acknowledge the receipt of the 8 bits of data.
Data Input. During data input the ST24/25x01C sample the SDA bus signal on the rising edge of the clock SCL. Note that for correct device operation the SDA signal must be stable during the clock low to high transition and the data must change ONLY when the SCL line is low.

Figure 5. AC Waveforms


SCL

SDA OUT


SCL

SDA IN


VA00795

## DEVICE OPERATION (cont'd)

Memory Addressing. To start communication between the bus master and the slave ST $24 / 25 \times 01 \mathrm{C}$, the master must initiate a START condition. Following this, the master sends onto the SDA bus line 8 bits (MSB first) corresponding to the device select code ( 7 bits ) and a READ or WRITE bit.
The 4 most significant bits of the device select code are the device type identifier, corresponding to the $I^{2} \mathrm{C}$ bus definition. For these memories the 4 bits are fixed as 1010b. The following 3 bits identify the specific memory on the bus. They are matched to the chip enable signals E2, E1, E0. Thus up to 8 x 1 K memories can be connected on the same bus giving a memory capacity total of 8 K bits. After a START condition any memory on the bus will identify the device code and compare the following 3 bits to its chip enable inputs E2, E1, E0.

The 8th bit sent is the read or write bit ( $\mathrm{R} \overline{\mathrm{W}}$ ), this bit is set to ' 1 ' for read and ' 0 ' for write operations. If a match is found, the corresponding memory will acknowledge the identification on the SDA bus during the 9th bit time.

## Write Operations

The Multibyte Write mode (only available on the ST24/25C01 and ST24/25C01C versions) is selected when the MODE pin is at $\mathrm{V}_{\mathbf{I H}}$ and the Page Write mode when MODE pin is at VIL. The MODE pin may be driven dynamically with CMOS input levels.

Following a START condition the master sends a device select code with the RW bit reset to ' 0 '. The memory acknowledges this and waits for a byte address. The byte address of 7 bits (the Most Significant Bit is ignored) provides access to any of the 128 bytes of the memory. After receipt of the

Figure 6. $\mathrm{I}^{2} \mathrm{C}$ Bus Protocol

byte address the device again responds with an acknowledge.
For the ST24/25W01C versions, any write command with $\overline{W C}=1$ (during a period of time from the START condition untill the end of the Byte Address) will not modify data and will NOT be acknowledged on data bytes, as in Figure 9.
Byte Write. In the Byte Write mode the master sends one data byte, which is acknowledged by the memory. The master then terminates the transfer by generating a STOP condition. The Write mode is independant of the state of the MODE pin which could be left floating if only this mode was to be used. However it is not a recommended operating mode, as this pin has to be connected to either $\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$, to minimize the stand-by current.
Multibyte Write. For the Multibyte Write mode, the MODE pin must be at $\mathrm{V}_{1 \mathrm{I}}$. The Multibyte Write mode can be started from any address in the memory. The master sends from one up to 4 bytes of data, which are each acknowledged by the memory. The transfer is terminated by the master generating a STOP condition. The duration of the write cycle is $\mathrm{t} w=10 \mathrm{~ms}$ maximum except when bytes are accessed on 2 rows (that is have different values for the 5 most significant address bits A6A2), the programming time is then doubled to a maximum of 20 ms . Writing more than 4 bytes in the Multibyte Write mode may modify data bytes in an adjacent row (one row is 8 bytes long). However, the Multibyte Write can properly write up to 8 consecutive bytes only if the first address of these 8 bytes is the first address of the row, the 7 following bytes being written in the 7 following bytes of this same row.
Page Write. For the Page Write mode, the MODE pin must be at VIL. The Page Write mode allows up to 8 bytes to be written in a single write cycle, provided that they are all located in the same 'row' in the memory: that is the 5 most significant memory address bits (A7-A3) are the same. The master sends from one up to 8 bytes of data, which are each acknowledged by the memory. After each byte is transfered, the internal byte address counter ( 3 least significant bits only) is incremented. The transfer is terminated by the master generating a STOP condition. Care must be taken to avoid address counter 'roll-over' which could result in data being overwritten. Note that, for any write mode, the generation by the master of the STOP condition starts the internal memory program cycle. All inputs are disabled until the completion of this cycle and the memory will not respond to any request.

Minimizing System Delays by Polling On ACK. During the internal write cycle, the memory disconnects itself from the bus in order to copy the data from the internal latches to the memory cells. The maximum value of the write time (tW) is given in the AC Characteristics table, since the typical time is shorter, the time seen by the system may be reduced by an ACK polling sequence issued by the master. The sequence is as follows:

- Initial condition: a Write is in progress (see Figure 7).
- Step 1: the Master issues a START condition followed by a Device Select byte (1st byte of the new instruction).
- Step 2: if the memory is busy with the internal write cycle, no ACK will be returned and the master goes back to Step 1. If the memory has terminated the internal write cycle, it will respond with an ACK, indicating that the memory is ready to receive the second part of the next instruction (the first byte of this instruction was already sent during Step 1).


## Read Operations

Read operations are independent of the state of the MODE pin. On delivery, the memory content is set at all "1's" (or FFh).
Current Address Read. The memory has an internal byte address counter. Each time a byte is read, this counter is incremented. For the Current Address Read mode, following a START condition, the master sends a memory address with the RWW bit set to ' 1 '. The memory acknowledges this and outputs the byte addressed by the internal byte address counter. This counter is then incremented. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.
Random Address Read. A dummy write is performed to load the address into the address counter, see Figure 10. This is followed by another START condition from the master and the byte address is repeated with the RW bit set to ' 1 '. The memory acknowledges this and outputs the byte addressed. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.
Sequential Read. This mode can be initiated with either a Current Address Read or a Random Address Read. However, in this case the master DOES acknowledge the data byte output and the

SGS-THOMSON

## DEVICE OPERATION (cont'd)

memory continues to output the next byte in sequence. To terminate the stream of bytes, the master must NOT acknowledge the last byte output, but MUST generate a STOP condition. The output data is from consecutive byte addresses, with the internal byte address counter automatically incremented after each byte output. After a
count of the last memory address, the address counter will 'roll- over' and the memory will continue to output data.
Acknowledge in Read Mode. In all read modes the ST24/25×01C wait for an acknowledge during the 9th bit time. If the master does not pull the SDA line low during this time, the St24/25x01C terminate the data transfer and switches to a standby state.

Figure 7. Write Cycle Polling using ACK


Figure 8. Write Modes Sequence (ST24/25C01, ST24/25C01C)


Figure 9. Write Modes Sequence with Write Control = 1 (ST24/25W01C)


Figure 10. Read Modes Sequence


## ORDERING INFORMATION SCHEME



Parts are shipped with the memory content set at all "1's" (FFh).
For a list of available options (Operating Voltage, Range, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## SERIAL ACCESS CMOS 2K (256 x 8) EEPROMs

- MINIMUM 1 MILLION ERASE/WRITE CYCLES with OVER 10 YEARS DATA RETENTION
- SINGLE SUPPLY VOLTAGE:
- 3V to 5.5V for ST24C02A version
- 3V to 5.5 V for ST24x02C versions
- 2.5V to 5.5V for ST25C02A, ST25x02C versions
- HARDWARE WRITE CONTROL VERSIONS: ST24W02C and ST25W02C
- TWO WIRE SERIAL INTERFACE, FULLY $I^{2} \mathrm{C}$ BUS COMPATIBLE
- BYTE and MULTIBYTE WRITE (up to 4 BYTES)
- PAGE WRITE (up to 8 BYTES)
- BYTE, RANDOM and SEQUENTIAL READ MODES
- SELF TIMED PROGRAMMING CYCLE
- AUTOMATIC ADDRESS INCREMENTING
- ENHANCED ESD/LATCH-UP PERFORMANCES for "C" VERSIONS
- PREFERRED DEVICES for NEW DESIGNS: ST24/25C02C and ST24/25W02C


## DESCRIPTION

This specification covers a range of 2 K bits $\mathrm{I}^{2} \mathrm{C}$ bus EEPROM products, the ST24/25C02A, the ST24/25C02C and the ST24/25W02C. In the text, products are referred to as ST24/25x02C, where

Table 1. Signal Names

| EO-E2 | Chip Enable Inputs |
| :--- | :--- |
| SDA | Serial Data Address Input/Output |
| SCL | Serial Clock |
| MODE | Multibyte/Page Write Mode <br> (C version) |
| $\overline{W C}$ | Write Control (W version) |
| VCC | Supply Voltage |
| VSS | Ground |



Figure 1. Logic Diagram


Note: $\overline{\mathrm{WC}}$ signal is only available for ST24/25W02C products.

Figure 2A. DIP Pin Connections


Figure 2B. SO Pin Connections


Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter |  |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {A }}$ | Ambient Operating Temperatu |  | grade 1 grade 3 grade 6 | $\begin{gathered} 0 \text { to } 70 \\ -40 \text { to } 125 \\ -40 \text { to } 85 \end{gathered}$ | ${ }^{\circ} \mathrm{C}$ |
| Tstg | Storage Temperature |  |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | Lead Temperature, Soldering | (SO8 package) (PSDIP8 package) | $\begin{aligned} & 40 \mathrm{sec} \\ & 10 \mathrm{sec} \end{aligned}$ | $\begin{aligned} & 215 \\ & 260 \\ & \hline \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| Vo | Output Voltage | ST24/25C02A ST24/25x02C |  | $\begin{aligned} & -0.3 \text { to } V_{c c}+0.6 \\ & -0.3 \text { to } 6.5 \end{aligned}$ | V |
| $V_{1}$ | Input Voltage |  |  | -0.3 to 6.5 | V |
| V cc | Supply Voltage |  |  | -0.3 to 6.5 | V |
| Vesd | Electrostatic Discharge Voltage (Human Body model) ${ }^{(2)}$ |  | $\begin{aligned} & \text { ST24/25C02A } \\ & \text { ST24/25x02C } \\ & \hline \end{aligned}$ | $\begin{aligned} & 2000 \\ & 4000 \\ & \hline \end{aligned}$ | V |
|  | Electrostatic Discharge Voltage (Machine model) ${ }^{(3)}$ |  | $\begin{aligned} & \text { ST24/25C02A } \\ & \text { ST24/25x02C } \end{aligned}$ | $\begin{aligned} & 500 \\ & 500 \end{aligned}$ | V |

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. MIL-STD-883C, 3015.7 ( $100 \mathrm{pF}, 1500 \Omega$ ).
3. EIAJ IC-121 (Condition C) (200pF, $0 \Omega$ ).

## DESCRIPTION (cont'd)

"x" is: "C" for Standard version and "W" for hardware Write Control version.
The ST24/25×02C are 2 K bit electrically erasable programmable memories (EEPROM), organized as $256 \times 8$ bits. They are manufactured in SGSTHOMSON's Hi-Endurance Advanced CMOS technology which guarantees an endurance of more than one million erase/write cycles with a data retention of over 10 years. The memories operate with a power supply value as low as 2.5 V .

Both Plastic Dual-in-Line and Plastic Small Outline packages are available.
The memories are compatible with the $I^{2} \mathrm{C}$ standard, two wire serial interface which uses a bi-directional data bus and serial clock. The memories carry a built-in 4 bit, unique device identification code (1010) corresponding to the $I^{2} \mathrm{C}$ bus definition. This is used together with 3 chip enable inputs (E2, E1, E0) so that up to $8 \times 2 \mathrm{~K}$ devices may be attached to the $I^{2} \mathrm{C}$ bus and selected individually. The memories behave as a slave device in the $I^{2} \mathrm{C}$ protocol with all memory operations synchronized

Table 3. Device Select Code

|  | Device Code |  |  |  | Chip Enable |  |  | $\mathrm{R} \bar{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit | b 7 | b 6 | b 5 | b 4 | b 3 | b 2 | b 1 | b 0 |
| Device Select | 1 | 0 | 1 | 0 | E 2 | E 1 | E 0 | $\mathrm{R} \bar{W}$ |

Note: The MSB b7 is sent first.

Table 4. Operating Modes ${ }^{(1)}$

| Mode | R $\bar{W}$ bit | MODE | Bytes | Initial Sequence |
| :---: | :---: | :---: | :---: | :---: |
| Current Address Read | '1' | $X$ | 1 | START, Device Select, R $\bar{W}=11$ ' |
| Random Address Read | '0' | X |  | START, Device Select, R $\bar{W}=$ '0', Address |
|  | '1' | X | 1 | reSTART, Device Select, $\mathrm{R} \bar{W}=$ ' 1 ' |
| Sequential Read | '1' | $X$ | 1 to 256 | Similar to Current or Random Mode |
| Byte Write | '0' | $X$ | 1 | START, Device Select, R $\bar{W}=$ ' 0 ' |
| Multibyte Write ${ }^{(2)}$ | '0' | $\mathrm{V}_{\mathrm{IH}}$ | 4 | START, Device Select, R $\bar{W}=$ '0' |
| Page Write | '0' | $\mathrm{V}_{\text {IL }}$ | 8 | START, Device Select, R $\bar{W}=$ '0' |

Notes: 1. $X=V_{I H}$ or $V_{I L}$
2. Multibyte Write not available in ST24/25W02C versions.

Table 5. Endurance and Data Retention Guarantees

| Device | Endurance <br> E/W Cycles | Data Retention <br> Years |
| :---: | :---: | :---: |
| ST24C02A, ST25C02A | $1,000,000$ | 10 |
| ST24C02C, ST25C02C <br> ST24W02C, ST25W02C | $1,000,000$ | 10 |

by the serial clock. Read and write operations are initiated by a START condition generated by the bus master. The START condition is followed by a stream of 7 bits (identification code 1010), plus one read/write bit and terminated by an acknowledge bit.
When writing data to the memory it responds to the 8 bits received by asserting an acknowledge bit during the 9th bit time. When data is read by the bus master, it acknowledges the receipt of the data bytes in the same way. Data transfers are terminated with a STOP condition.

Power On Reset: Vcc lock out write protect. In order to prevent data corruption and inadvertent write operations during power up, a Power On Reset (POR) circuit is implemented. Until the Vcc voltage has reached the POR threshold value, the internal reset is active, all operations are disabled and the device will not respond to any command. In the same way, when $V_{c c}$ drops down from the operating voltage to below the POR threshold value, all operations are disabled and the device will not respond to any command. A stable Vcc must be applied before applying any logic signal.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 50 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | $0.2 \mathrm{~V}_{\mathrm{cc}}$ to $0.8 \mathrm{~V}_{\mathrm{CC}}$ |

Input and Output Timing Ref. Voltages $0.3 \mathrm{~V}_{\mathrm{cc}}$ to $0.7 \mathrm{~V}_{\mathrm{CC}}$

Figure 3. AC Testing Input Output Waveforms
$0.8 \mathrm{~V}_{\mathrm{CC}} \ldots$

## SIGNAL DESCRIPTIONS

Serial Clock (SCL). The SCL input pin is used to synchronize all data in and out of the memory. A resistor can be connected from the SCL line to $\mathrm{V}_{\mathrm{cc}}$ to act as a pull up (see Figure 4).
Serial Data (SDA). The SDA pin is bi-directional and is used to transfer data in or out of the memory. It is an open drain output that may be wire-OR'ed
with other open drain or open collector signals on the bus. A resistor must be connected from the SDA bus line to $V_{c c}$ to act as pull up (see Figure 4).
Chip Enable (E2 - E0). These chip enable inputs are used to set the 3 least significant bits (b3, b2, b1) of the 7 bit device select code. These inputs may be driven dynamically or tied to $\mathrm{V}_{\mathrm{Cc}}$ or $\mathrm{V}_{\mathrm{SS}}$ to establish the device select code.
Mode (MODE). The MODE input is available on pin 7 (see also WC feature) and may be driven dynamically. It must be at $\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$ for the Byte Write mode, $\mathrm{V}_{\mathrm{IH}}$ for Multibyte Write mode or $\mathrm{V}_{\mathrm{IL}}$ for Page Write mode. When unconnected, the MODE input is internally read as a $\mathrm{V}_{\mathrm{IH}}$ (Multibyte Write mode).
Write Control ( $\overline{W C}$ ). An hardware Write Control feature ( $\overline{\mathrm{WC}}$ ) is offered only for ST24WO2C and ST25W02C versions on pin 7. This feature is usefull to protect the contents of the memory from any erroneous erase/write cycle.
The Write Control signal is used to enable ( $\overline{\mathrm{WC}}=$ $\left.\mathrm{V}_{\mathrm{IH}}\right)$ or disable $\left(\mathrm{WC}=\mathrm{V}_{\mathrm{IL}}\right)$ the internal write protection. The devices with this Write Control feature no longer support the Multibyte Write mode of operation, however all other write modes are fully supported.
Refer to the AN404 Application Note for more detailed information about Write Control feature.

Figure 4. Maximum $R_{L}$ Value versus Bus Capacitance ( $C_{B u s}$ ) for an $I^{2} C$ Bus


Table 6. Capacitance ${ }^{(1)}\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=100 \mathrm{kHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (SDA) |  |  | 8 | pF |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (other pins) |  |  | 6 | pF |

Note: 1. Sampled only, not $100 \%$ tested

Table 7. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{Vcc}=3 \mathrm{~V}$ to 5.5 V or 2.5 V to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l LI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| lıo | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ SDA in $\mathrm{Hi}-\mathrm{Z}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{C}}=100 \mathrm{kHz}$ <br> (Rise/Fall time < 10ns) |  | 2 | mA |
|  | Supply Current (ST25 series) | $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{fc}=100 \mathrm{kHz}$ | - | 1 | mA |
| lcct | Supply Current (Standby) | $\begin{gathered} V_{\mathbb{I N}}=V_{S S} \text { or } V_{C C} \\ V_{C C}=5 V \end{gathered}$ |  | 100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {SS }}$ or $\mathrm{V}_{\mathrm{CC}}$, $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{c}}=100 \mathrm{kHz}$ |  | 300 | $\mu \mathrm{A}$ |
| lcc2 | Supply Current (Standby) (ST25 series) | $\begin{gathered} \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}} \text { or } \mathrm{V}_{\mathrm{CC}}, \\ \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V} \end{gathered}$ |  | 5 | $\mu \mathrm{A}$ |
|  |  | $\begin{gathered} V_{I N}=V_{S S} \text { or } V_{C C}, \\ V_{C C}=2.5 V, f_{C}=100 \mathrm{kHz} \end{gathered}$ |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage (SCL, SDA) |  | -0.3 | 0.3 VCC | V |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage (SCL, SDA) |  | $0.7 \mathrm{~V}_{\mathrm{cc}}$ | $V_{C C}+1$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage (E0-E2, MODE, WC) |  | -0.3 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage (E0-E2, MODE, WC) |  | $V_{C C}-0.5$ | $V_{C c}+1$ | V |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage | $\mathrm{l}_{\mathrm{OL}}=3 \mathrm{~mA}, \mathrm{~V}_{\mathrm{cc}}=5 \mathrm{~V}$ |  | 0.4 | V |
|  | Output Low Voltage (ST25 series) | $\mathrm{loL}=2.1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}$ |  | 0.4 | V |
| $V_{\text {POR }}{ }^{(1)}$ | Power On Reset Threshold (ST25 series) |  | 1.5 | 2.4 | V |
| Vcc Read ${ }^{(1)}$ | $V_{c c}$ Range for Read Operations (ST25 series) |  | 2.5 | 5.5 | V |
| Vcc Write | Vcc Range for Write Operations |  | 2.5 | 5.5 | V |

Note: 1. At the time of publication of this data sheet, the statistical history, for the ST25×02C, was not yet sufficient to guarantee a V cc Read $=2 \mathrm{~V}$. For the lastest information contact your local SGS-THOMSON Sales Office.

Table 8. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=3 \mathrm{~V}$ to 5.5 V or 2.5 V to 5.5 V )

| Symbol | Alt | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{tcH} 1 \mathrm{CH} 2^{\text {chen }}$ | $t_{\text {R }}$ | Clock Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tclicl2 | $\mathrm{t}_{\mathrm{F}}$ | Clock Fall Time |  | 300 | ns |
| $t_{\text {DH1DH2 }}$ | $t_{R}$ | Input Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tDL1DL1 | $t_{\text {F }}$ | Input Fall Time |  | 300 | ns |
| tCHDX ${ }^{(1)}$ | tsu STA | Clock High to Input Transition | 4.7 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{CHCL}}$ | $\mathrm{t}_{\text {HIGH }}$ | Clock Pulse Width High | 4 |  | $\mu \mathrm{s}$ |
| tblcl | $t_{\text {HD. STA }}$ | Input Low to Clock Low (START) | 4 |  | $\mu \mathrm{s}$ |
| tcldx | $t_{\text {HD DAT }}$ | Clock Low to Input Transition | 0 |  | $\mu \mathrm{s}$ |
| tclen | tıow | Clock Pulse Width Low | 4.7 |  | $\mu \mathrm{s}$ |
| $t_{\text {DxCx }}$ | tsu.dat | Input Transition to Clock Transition | 250 |  | ns |
| $\mathrm{tchoh}^{\text {chen }}$ | tsu sto | Clock High to Input High (STOP) | 4.7 |  | $\mu \mathrm{s}$ |
| tDHDL | tbuF | Input High to Input Low (Bus Free) | 4.7 |  | $\mu \mathrm{s}$ |
| tclov | $t_{\text {AA }}$ | Clock Low to Data Out Valid | 0.3 | 3.5 | $\mu \mathrm{s}$ |
| tclax | $t_{\text {DH }}$ | Clock Low to Data Out Transition | 300 |  | ns |
| fc | fSCL | Clock Frequency |  | 100 | kHz |
| $t_{\text {NS }}$ | T1 | Noise Suppression Time Constant (SCL \& SDA Inputs) |  | 100 | ns |
| $t w^{(2)}$ | twr | Write Time |  | 10 | ms |

Notes: 1. For a reSTART condition, or following a write cycle.
2. In the Multibyte Write mode only, if accessed bytes are on two consecutive 8 bytes rows ( 6 address MSB are not constant) the maximum programming time is doubled to 20 ms .

## DEVICE OPERATION

## $I^{2} C$ Bus Background

The ST24/25x02C support the $I^{2} \mathrm{C}$ protocol. This protocol defines any device that sends data onto the bus as a transmitter and any device that reads the data as a receiver. The device that controls the data transfer is known as the master and the other as the slave. The master will always initiate a data transfer and will provide the serial clock for synchronisation. The ST24/25x02C are always slave devices in all communications.

Start Condition. START is identified by a high to low transition of the SDA line while the clock SCL is stable in the high state. A START condition must precede any command for data transfer. Except during a programming cycle, the $\mathrm{ST} 24 / 25 \times 02 \mathrm{C}$ continuously monitor the SDA and SCL signals for a START condition and will not respond unless one is given.

Stop Condition. STOP is identified by a low to high transition of the SDA line while the clock SCL is stable in the high state. A STOP condition terminates communication between the ST24/25×02C and the bus master. A STOP condition at the end of a Read command forces the standby state. A STOP condition at the end of a Write command triggers the internal EEPROM write cycle.
Acknowledge Bit (ACK). An acknowledge signal is used to indicate a successfull data transfer. The bus transmitter, either master or slave, will release the SDA bus after sending 8 bits of data. During the 9th clock pulse period the receiver pulls the SDA bus low to acknowledge the receipt of the 8 bits of data.
Data Input. During data input the ST24/25x02C sample the SDA bus signal on the rising edge of the clock SCL. Note that for correct device operation the SDA signal must be stable during the clock

Figure 5. AC Waveforms


## DEVICE OPERATION (cont'd)

low to high transition and the data must change ONLY when the SCL line is low.

Memory Addressing. To start communication between the bus master and the slave ST $24 / 25 \times 02 \mathrm{C}$, the master must initiate a START condition. Following this, the master sends onto the SDA bus line 8 bits (MSB first) corresponding to the device select code ( 7 bits) and a READ or WRITE bit.
The 4 most significant bits of the device select code are the device type identifier, corresponding to the $1^{2} \mathrm{C}$ bus definition. For these memories the 4 bits are fixed as 1010b. The following 3 bits identify the specific memory on the bus. They are matched to the chip enable signals E2, E1, E0. Thus up to 8 x 2 K memories can be connected on the same bus giving a memory capacity total of 16 K bits. After a START condition any memory on the bus will identify the device code and compare the following 3 bits to its chip enable inputs E2, E1, E0.

The 8th bit sent is the read or write bit ( $R \bar{W}$ ), this bit is set to ' 1 ' for read and ' 0 ' for write operations. If a match is found, the corresponding memory will acknowledge the identification on the SDA bus during the 9th bit time.

## Write Operations

The Multibyte Write mode (only available on the ST24/25C02A AND ST24/25C02C versions) is selected when the MODE pin is at $\mathrm{V}_{\mathbb{I}}$ and the Page Write mode when MODE pin is at $\mathrm{V}_{\mathrm{IL}}$. The MODE pin may be driven dynamically with CMOS input levels.

Following a START condition the master sends a device select code with the RW bit reset to ' 0 '. The memory acknowledges this and waits for a byte address. The byte address of 8 bits provides access to 256 bytes of the memory. After receipt of the byte address the device again responds with an acknowledge.

Figure 6. $\mathrm{I}^{2} \mathrm{C}$ Bus Protocol


For the ST24/25W02C versions, any write command with $\overline{W C}=1$ will not modify the memory content.

Byte Write. In the Byte Write mode the master sends one data byte, which is acknowledged by the memory. The master then terminates the transfer by generating a STOP condition. The Write mode is independant of the state of the MODE pin which could be left floating if only this mode was to be used. However it is not a recommended operating mode, as this pin has to be connected to either $\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$, to minimize the stand-by current.

Multibyte Write. For the Multibyte Write mode, the MODE pin must be at $\mathrm{V}_{\mathrm{IH}}$. The Multibyte Write mode can be started from any address in the memory. The master sends from one up to 4 bytes of data, which are each acknowledged by the memory. The transfer is terminated by the master generating a STOP condition. The duration of the write cycle is tw $=10 \mathrm{~ms}$ maximum except when bytes are accessed on 2 rows (that is have different values for the 6 most significant address bits A7A2), the programming time is then doubled to a maximum of 20 ms . Writing more than 4 bytes in the Multibyte Write mode may modify data bytes in an adjacent row (one row is 8 bytes long). However, the Multibyte Write can properly write up to 8 consecutive bytes only if the first address of these 8 bytes is the first address of the row, the 7 following bytes being written in the 7 following bytes of this same row.
Page Write. For the Page Write mode, the MODE pin must be at VIL. The Page Write mode allows up to 8 bytes to be written in a single write cycle, provided that they are all located in the same 'row' in the memory: that is the 5 most significant memory address bits (A7-A3) are the same. The master sends from one up to 8 bytes of data, which are each acknowledged by the memory. After each byte is transfered, the internal byte address counter (3 least significant bits only) is incremented. The transfer is terminated by the master generating a STOP condition. Care must be taken to avoid address counter 'roll-over' which could result in data being overwritten. Note that, for any write mode, the generation by the master of the STOP condition starts the internal memory program cycle. All inputs are disabled until the completion of this cycle and the memory will not respond to any request.
Minimizing System Delays by Polling On ACK. During the internal write cycle, the memory disconnects itself from the bus in order to copy the data from the internal latches to the memory cells. The
maximum value of the write time (tw) is given in the AC Characteristics table, since the typical time is shorter, the time seen by the system may be reduced by an ACK polling sequence issued by the master. The sequence is as follows:

- Initial condition: a Write is in progress (see Figure 7).
- Step 1: the master issues a START condition followed by a device select byte (1st byte of the new instruction).
- Step 2: if the memory is busy with the internal write cycle, no ACK will be returned and the master goes back to Step 1. If the memory has terminated the internal write cycle, it will respond with an ACK, indicating that the memory is ready to receive the second part of the next instruction (the first byte of this instruction was already sent during Step 1).


## Read Operations

Read operations are independent of the state of the MODE pin. On delivery, the memory content is set at all "1's" (or FFh).
Current Address Read. The memory has an internal byte address counter. Each time a byte is read, this counter is incremented. For the Current Address Read mode, following a START condition, the master sends a memory address with the R $\bar{W}$ bit set to ' 1 '. The memory acknowledges this and outputs the byte addressed by the internal byte address counter. This counter is then incremented. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.
Random Address Read. A dummy write is performed to load the address into the address counter, see Figure 10. This is followed by another START condition from the master and the byte address is repeated with the RW bit set to '1'. The memory acknowledges this and outputs the byte addressed. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.
Sequential Read. This mode can be initiated with either a Current Address Read or a Random Address Read. However, in this case the master DOES acknowledge the data byte output and the memory continues to output the next byte in sequence. To terminate the stream of bytes, the master must NOT acknowledge the last byte output, but MUST generate a STOP condition. The output data is from consecutive byte addresses,

## DEVICE OPERATION (cont'd)

with the internal byte address counter automatically incremented after each byte output. After a count of the last memory address, the address counter will 'roll- over' and the memory will continue to output data.

Acknowledge in Read Mode. In all read modes the ST24/25x02C wait for an acknowledge during the 9th bit time. If the master does not pull the SDA line low during this time, the ST24/25×02C terminate the data transfer and switches to a standby state.

Figure 7. Write Cycle Polling using ACK


Figure 8. Write Modes Sequence (ST24/25C02A, ST24/25C02C)


Figure 9. Write Modes Sequence with Write Control = 1 (ST24/25W02C)


Figure 10. Read Modes Sequence


## ORDERING INFORMATION SCHEME



Parts are shipped with the memory content set at all "1's" (FFh).
For a list of available options (Operating Voltage, Range, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## SERIAL ACCESS CMOS $4 \mathrm{~K}(512 \times 8)$ EEPROMs

- MINIMUM 1 MILLION ERASE/WRITE CYCLES with OVER 10 YEARS DATA RETENTION
- SINGLE SUPPLY VOLTAGE:
- 4.5V to 5.5 V for ST24C04 version
-3 V to 5.5 V for ST24x04C versions
- 2.5V to 5.5 V for ST25C04, ST25x04C versions
- HARDWARE WRITE CONTROL VERSIONS: ST24W04C and ST25W04C
- TWO WIRE SERIAL INTERFACE, FULLY $I^{2} \mathrm{C}$ BUS COMPATIBLE
- BYTE and MULTIBYTE WRITE (up to 4 BYTES)
* PAGE WRITE (up to 8 BYTES)
- BYTE, RANDOM and SEQUENTIAL READ MODES
- SELF TIMED PROGRAMMING CYCLE
- AUTOMATIC ADDRESS INCREMENTING
- ENHANCED ESD/LATCH UP PERFORMANCES for "C" VERSIONS
- PREFERRED DEVICES for NEW DESIGNS: ST24/25C04C and ST24/25W04C


## DESCRIPTION

This specification covers a range of 4 K bits $\mathrm{I}^{2} \mathrm{C}$ bus EEPROM products, the ST24/25C04, the ST24/25C04C and the ST24/25W04C. In the text, products are referred to as ST24/25x04C, where

Table 1. Signal Names

| PRE | Write Protect Enable |
| :--- | :--- |
| E1 - E2 | Chip Enable Inputs |
| SDA | Serial Data Address Input/Output |
| SCL | Serial Clock |
| MODE | Multibyte/Page Write Mode <br> (C version) |
| $\overline{W C}$ | Write Control (W version) |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Note: $\overline{\mathrm{WC}}$ signal is only available for $\mathrm{ST} 24 / 25 \mathrm{WO} 4 \mathrm{C}$ products.

Figure 2A. DIP Pin Connections


Figure 2B. SO Pin Connections


Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {A }}$ | Ambient Operating Temperature | grade 1 grade 3 grade 6 | $\begin{gathered} 0 \text { to } 70 \\ -40 \text { to } 125 \\ -40 \text { to } 85 \end{gathered}$ | ${ }^{\circ} \mathrm{C}$ |
| Tstg | Storage Temperature |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| TLEAD | $\begin{array}{ll}\text { Lead Temperature, Soldering } & \begin{array}{l}\text { (SO8 package) } \\ \text { (PSDIP8 package) }\end{array}\end{array}$ | $\begin{aligned} & 40 \mathrm{sec} \\ & 10 \mathrm{sec} \end{aligned}$ | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| Vo | $\begin{array}{ll}\text { Output Voltage } & \text { ST24/25C04 } \\ & \text { ST24/25x04C }\end{array}$ |  | $\begin{aligned} & -0.3 \text { to } V_{c c}+0.6 \\ & -0.3 \text { to } 6.5 \end{aligned}$ | V |
| $V_{1}$ | Input Voltage |  | -0.3 to 6.5 | V |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply Voltage |  | -0.3 to 6.5 | V |
| Vesd | Electrostatic Discharge Voltage (Human Body model) ${ }^{(2)}$ | $\begin{aligned} & \text { ST24/25C04 } \\ & \text { ST } 24 / 25 \times 04 \mathrm{C} \end{aligned}$ | $\begin{aligned} & 2000 \\ & 4000 \end{aligned}$ | V |
|  | Electrostatic Discharge Voltage (Machine model) ${ }^{(3)}$ | $\begin{aligned} & \text { ST24/25C04 } \\ & \text { ST } 24 / 25 \times 04 \mathrm{C} \end{aligned}$ | $\begin{aligned} & 50 \\ & 500 \end{aligned}$ | V |

Notes: 1. Except for the ratıng "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operatıng sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. MIL-STD-883C, 3015.7 ( $100 \mathrm{pF}, 1500 \Omega$ ).
3. EIAJ IC-121 (Condition C) (200pF, $0 \Omega$ ).

## DESCRIPTION (cont’d)

"x" is: "C" for Standard version and "W" for hardware Write Control version.
The ST24/25x04C are 4 K bit electrically erasable programmable memories (EEPROM), organized as 2 blocks of $256 \times 8$ bits. They are manufactured in SGS-THOMSON's Hi-Endurance Advanced CMOS technology which guarantees an endurance of more than one million erase/write cycles with a data retention of over 10 years. The memories operate with a power supply value as low as
2.5V. Both Plastic Dual-in-Line and Plastic Small Outline packages are available. The memories are compatible with the $I^{2} \mathrm{C}$ standard, two wire serial interface which uses a bi-directional data bus and serial clock. The memories carry a built-in 4 bit, unique device identification code (1010) corresponding to the $I^{2} \mathrm{C}$ bus definition. This is used together with 2 chip enable inputs (E2, E1) so that up to $4 \times 4 \mathrm{~K}$ devices may be attached to the $I^{2} \mathrm{C}$ bus and selected individually. The memories behave as a slave device in the $I^{2} \mathrm{C}$ protocol with all memory operations synchronized by the serial

## Table 3. Device Select Code

|  | Device Code |  |  |  | Chip Enable |  | Block <br> Select | $\mathrm{R} \bar{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit | b 7 | b 6 | b 5 | b 4 | b 3 | b 2 | b 1 | b 0 |
| Device Select | 1 | 0 | 1 | 0 | E2 | E 1 | A 8 | $\mathrm{R} \bar{W}$ |

Note: The MSB b7 is sent first.

## Table 4. Operating Modes ${ }^{(1)}$

| Mode | RWW bit | MODE | Bytes | Initial Sequence |
| :---: | :---: | :---: | :---: | :---: |
| Current Address Read | '1' | x | 1 | START, Device Select, $\mathrm{R} \overline{\mathrm{W}}=$ ' 1 ' |
| Random Address Read | '0' | X |  | START, Device Select, RW = '0', Address |
|  | '1' | X | 1 | reSTART, Device Select, R $\bar{W}=$ ' 1 ' |
| Sequential Read | '1' | X | 1 to 512 | Similar to Current or Random Mode |
| Byte Write | '0' | X | 1 | START, Device Select, $\mathrm{R} \overline{\mathrm{W}}={ }^{\text {'0 }}$ ' |
| Multibyte Write ${ }^{(2)}$ | '0' | $\mathrm{V}_{\mathrm{IH}}$ | 4 | START, Device Select, $\mathrm{R} \bar{W}=$ ' 0 ' |
| Page Write | '0' | VIL | 8 | START, Device Select, $\mathrm{R} \overline{\mathrm{W}}={ }^{\prime} 0$ ' |

Notes: 1. $X=V_{I H}$ or $V_{I L}$
2. Multibyte Write not available in ST24/25W04C versions.

Table 5. Endurance and Data Retention Guarantees

| Device | Endurance <br> E/W Cycles | Data Retention <br> Years |
| :---: | :---: | :---: |
| ST24C04, ST25C04 | $1,000,000$ | 10 |
| ST24C04C, ST25C04C <br> ST24W04C, ST25W04C | $1,000,000$ | 10 |

clock. Read and write operations are initiated by a START condition generated by the bus master. The START condition is followed by a stream of 7 bits (identification code 1010), plus one read/write bit and terminated by an acknowledge bit.
When writing data to the memory it responds to the 8 bits received by asserting an acknowledge bit during the 9th bit time. When data is read by the bus master, it acknowledges the receipt of the data bytes in the same way. Data transfers are terminated with a STOP condition.

Power On Reset: Vcc lock out write protect. In order to prevent data corruption and inadvertent write operations during power up, a Power On Reset (POR) circuit is implemented. Until the Vcc voltage has reached the POR threshold value, the internal reset is active, all operations are disabled and the device will not respond to any command. In the same way, when Vcc drops down from the operating voltage to below the POR threshold value, all operations are disabled and the device will not respond to any command. A stable Vcc must be applied before applying any logic signal.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 50 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | $0.2 \mathrm{~V}_{\mathrm{CC}}$ to $0.8 \mathrm{~V}_{\mathrm{CC}}$ |
| Input and Output Timing Ref. Voltages | $0.3 \mathrm{~V}_{\mathrm{CC}}$ to $0.7 \mathrm{~V}_{\mathrm{CC}}$ |

Figure 3. AC Testing Input Output Waveforms
$0.8 \mathrm{~V}_{\mathrm{CC}}$

## SIGNAL DESCRIPTIONS

Serial Clock (SCL). The SCL input pin is used to synchronize all data in and out of the memory. A resistor can be connected from the SCL line to $V_{C C}$ to act as a pull up (see Figure 4).
Serial Data (SDA). The SDA pin is bi-directional and is used to transfer data in or out of the memory. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on
the bus. A resistor must be connected from the SDA bus line to $V_{c c}$ to act as pull up (see Figure 4).
Chip Enable (E1-E2). These chip enable inputs are used to set the 2 least significant bits (b2, b3) of the 7 bit device select code. These inputs may be driven dynamically or tied to $V_{C C}$ or $V_{S S}$ to establish the device select code.

Protect Enable (PRE). The PRE input pin, in addition to the status of the Block Address Pointer bit (b2, location 1FFh as in Figure 7), sets the PRE write protection active.

Mode (MODE). The MODE input is available on pin 7 (see also WC feature) and may be driven dynamically. It must be at $\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$ for the Byte Write mode, $\mathrm{V}_{\mathrm{IH}}$ for Multibyte Write mode or $\mathrm{V}_{\mathrm{IL}}$ for Page Write mode. When unconnected, the MODE input is internally read as $\mathrm{V}_{\mathrm{IH}}$ (Multibyte Write mode).
Write Control ( $\overline{W C}$ ). An hardware Write Control feature ( $\overline{\mathrm{WC}}$ ) is offered only for ST24W04C and ST25W04C versions on pin 7. This feature is usefull to protect the contents of the memory from any erroneous erase/write cycle. The Write Control signal is used to enable ( $\overline{\mathrm{WC}}=\mathrm{V}_{1 H}$ ) or disable ( $\overline{\mathrm{WC}}$ $=V_{\mathrm{IL}}$ ) the internal write protection. . The devices with this Write Control feature no longer support the Multibyte Write mode of operation, however all other write modes are fully supported.

Refer to the AN404 Application Note for more detailed information about Write Control feature.

Figure 4. Maximum RL Value versus Bus Capacitance (CBus) for an $I^{2} C$ Bus


Table 6. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=100 \mathrm{kHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (SDA) |  |  | 8 | pF |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (other pins) |  |  | 6 | pF |

Note: 1. Sampled only, not $100 \%$ tested

Table 7. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V} \mathrm{CC}=3 \mathrm{~V}$ to 5.5 V or 2.5 V to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lu | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\begin{gathered} 0 \mathrm{~V} \leq \mathrm{Vout}^{\leq \mathrm{V}_{\mathrm{cc}}} \mathrm{SDA} \text { in } \mathrm{Hi}-\mathrm{C} \end{gathered}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $V_{c C}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{C}}=100 \mathrm{kHz}$ <br> (Rise/Fall time < 10ns) |  | 2 | mA |
|  | Supply Current (ST25 series) | $\mathrm{V}_{\mathrm{cc}}=2.5 \mathrm{~V}, \mathrm{fc}_{\mathrm{C}}=100 \mathrm{kHz}$ |  | 1 | mA |
| lcCl | Supply Current (Standby) | $\begin{gathered} V_{I N}=V_{S S} \text { or } V_{C C}, \\ V_{C C}=5 V \end{gathered}$ |  | 100 | $\mu \mathrm{A}$ |
|  |  | $\begin{gathered} V_{I N}=V_{S S} \text { or } V_{C C} \\ V_{C C}=5 V, f_{C}=100 \mathrm{kHz} \end{gathered}$ |  | 300 | $\mu \mathrm{A}$ |
| lcc 2 | Supply Current (Standby) (ST25 series) | $\begin{gathered} V_{I N}=V_{S S} \text { or } V_{C C}, \\ V_{C C}=2.5 \mathrm{~V} \end{gathered}$ |  | 5 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}}$ or $\mathrm{V}_{\mathrm{CC}}$, $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{f}_{\mathrm{C}}=100 \mathrm{kHz}$ |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage (SCL, SDA) |  | -0.3 | 0.3 V cc | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage (SCL, SDA) |  | 0.7 V cc | $\mathrm{V}_{\mathrm{cc}}+1$ | V |
| VIL | Input Low Voltage <br> (E1-E2, PRE, MODE, $\overline{W C}$ ) |  | -0.3 | 0.5 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage <br> (E1-E2, PRE, MODE, $\overline{W C}$ ) |  | $V_{\text {cc }}-0.5$ | $\mathrm{V} \mathrm{cc}+1$ | V |
| VoL | Output Low Voltage | $\mathrm{loL}=3 \mathrm{~mA}, \mathrm{~V} \mathrm{CC}=5 \mathrm{~V}$ |  | 0.4 | V |
|  | Output Low Voltage (ST25 series) | $\mathrm{lOL}=2.1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}$ |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{POR}}{ }^{(1)}$ | Power On Reset Threshold (ST25 series) |  | 1.5 | 2.4 | V |
| $V_{\text {cc Read }}{ }^{(1)}$ | Vcc Range for Read Operations (ST25 series) |  | 2.5 | 5.5 | V |
| $V_{c c}$ Write | $\mathrm{V}_{\mathrm{cc}}$ Range for Write Operations |  | 2.5 | 5.5 | V |

Note: 1. At the time of publication of this data sheet, the statistical history, for the ST25x04C, was not yet sufficient to guarantee a $\mathrm{V}_{\mathrm{cc}}$ Read $=2 \mathrm{~V}$. For the lastest information contact your local SGS-THOMSON Sales Office.

Table 8. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=3 \mathrm{~V}$ to 5.5 V or 2.5 V to 5.5 V )

| Symbol | Alt | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{CH} 1 \mathrm{CH} 2}$ | $t_{\text {R }}$ | Clock Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tcl1CL2 | $t_{F}$ | Clock Fall Time |  | 300 | ns |
| $t_{\text {DH1DH2 }}$ | $t_{R}$ | Input Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tDL1DL1 | $\mathrm{t}_{\mathrm{F}}$ | Input Fall Time |  | 300 | ns |
| tCHDX ${ }^{(1)}$ | tsu.STA | Clock High to Input Transition | 4.7 |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{CHCL}}$ | $\mathrm{t}_{\text {HIGH }}$ | Clock Pulse Width High | 4 |  | $\mu \mathrm{s}$ |
| tDLCL | thD.STA | Input Low to Clock Low (START) | 4 |  | $\mu \mathrm{s}$ |
| tcldx | $t_{\text {HD DAT }}$ | Clock Low to Input Transition | 0 |  | $\mu \mathrm{s}$ |
| tclch | tlow | Clock Pulse Width Low | 4.7 |  | $\mu \mathrm{s}$ |
| toxcx | tsu:DAT | Input Transition to Clock Transition | 250 |  | ns |
| tchDH | tsu:STO | Clock High to Input High (STOP) | 4.7 |  | $\mu \mathrm{s}$ |
| $t_{\text {DHDL }}$ | tBuF | Input High to Input Low (Bus Free) | 4.7 |  | $\mu \mathrm{s}$ |
| tclov | $t_{A A}$ | Clock Low to Data Out Valid | 0.3 | 3.5 | $\mu \mathrm{s}$ |
| tclax | $\mathrm{t}_{\mathrm{DH}}$ | Clock Low to Data , Out Transition | 300 |  | ns |
| $\mathrm{fc}_{6}$ | $\mathrm{f}_{\text {SCL }}$ | Clock Frequency |  | 100 | kHz |
| $\mathrm{t}_{\mathrm{NS}}$ | T | Noise Suppression Time Constant (SCL \& SDA Inputs) |  | 100 | ns |
| $t_{W}{ }^{(2)}$ | twr | Write Time |  | 10 | ms |

Notes: 1. For a reSTART condition, or following a write cycle.
2. In the Multibyte Write mode only, if accessed bytes are on two consecutive 8 bytes rows ( 6 address MSB are not constant) the maximum programming time is doubled to 20 ms .

## DEVICE OPERATION

## $I^{2} C$ Bus Background

The ST24/25x04C support the $I^{2} \mathrm{C}$ protocol. This protocol defines any device that sends data onto the bus as a transmitter and any device that reads the data as a receiver. The device that controls the data transfer is known as the master and the other as the slave. The master will always initiate a data transfer and will provide the serial clock for synchronisation. The ST24/25×04C are always slave devices in all communications.

Start Condition. START is identified by a high to low transition of the SDA line while the clock SCL is stable in the high state. A START condition must precede any command for data transfer. Except during a programming cycle, the ST $24 / 25 \times 04 \mathrm{C}$ continuously monitor the SDA and SCL signals for
a START condition and will not respond unless one is given.
Stop Condition. STOP is identified by a low to high transition of the SDA line while the clock SCL is stable in the high state. A STOP condition terminates communication between the ST24/25x04C and the bus master. A STOP condition at the end of a Read command forces the standby state. A STOP condition at the end of a Write command triggers the internal EEPROM write cycle.
Acknowledge Bit (ACK). An acknowledge signal is used to indicate a successfull data transfer. The bus transmitter, either master or slave, will release the SDA bus after sending 8 bits of data. During the 9th clock pulse period the receiver pulls the SDA bus low to acknowledge the receipt of the 8 bits of data.

Figure 5. AC Waveforms


## DEVICE OPERATION (cont'd)

Data Input. During data input the ST24/25x04C sample the SDA bus signal on the rising edge of the clock SCL. Note that for correct device operation the SDA signal must be stable during the clock low to high transition and the data must change ONLY when the SCL line is low.
Memory Addressing. To start communication between the bus master and the slave ST24/25x04C, the master must initiate a START condition. Following this, the master sends onto the SDA bus line 8 bits (MSB first) corresponding to the device select code ( 7 bits) and a READ or WRITE bit.
The 4 most significant bits of the device select code are the device type identifier, corresponding to the $1^{2} \mathrm{C}$ bus definition. For these memories the 4 bits are fixed as 1010 b . The following 2 bits identify the specific memory on the bus. They are matched to the chip enable signals E2, E1. Thus up to $4 \times 4 \mathrm{~K}$ memories can be connected on the same bus
giving a memory capacity total of 16 K bits. After a START condition any memory on the bus will identify the device code and compare the following 2 bits to its chip enable inputs E2, E1.
The 7th bit sent is the block number (one block $=$ 256 bytes). The 8th bit sent is the read or write bit (RW), this bit is set to ' 1 ' for read and ' 0 ' for write operations. If a match is found, the corresponding memory will acknowledge the identification on the SDA bus during the 9th bit time.

## Write Operations

The Multibyte Write mode (only available on the ST24/25C04 and ST24/25C04C versions) is selected when the MODE pin is at $\mathrm{V}_{\mathrm{IH}}$ and the Page Write mode when MODE pin is at VIL. The MODE pin may be driven dynamically with CMOS input levels.

Following a START condition the master sends a device select code with the R $\bar{W}$ bit reset to ' 0 '. The memory acknowledges this and waits for a byte

Figure 6. $\mathrm{I}^{2} \mathrm{C}$ Bus Protocol


Figure 7. Memory Protection

address. The byte address of 8 bits provides access to one block of 256 bytes of the memory. After receipt of the byte address the device again responds with an acknowledge.

For the ST24/25W04C versions, any write command with $\overline{W C}=1$ will not modify the memory content.

Byte Write. In the Byte Write mode the master sends one data byte, which is acknowledged by the memory. The master then terminates the transfer by generating a STOP condition. The Write mode is independant of the state of the MODE pin which could be left floating if only this mode was to be used. However it is not a recommended operating mode, as this pin has to be connected to either $\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$, to minimize the stand-by current.
Multibyte Write. For the Multibyte Write mode, the MODE pin must be at $\mathrm{V}_{\mathrm{IH}}$. The Multibyte Write mode can be started from any address in the memory. The master sends from one up to 4 bytes of data, which are each acknowledged by the memory. The transfer is terminated by the master generating a STOP condition. The duration of the write cycle is $\mathrm{tw}=10 \mathrm{~ms}$ maximum except when bytes are accessed on 2 rows (that is have different values for the 6 most significant address bits A7A 2 ), the programming time is then doubled to a maximum of 20 ms . Writing more than 4 bytes in the Multibyte Write mode may modify data bytes in an
adjacent row (one row is 8 bytes long). However, the Multibyte Write can properly write up to 8 consecutive bytes as soon as the first address of these 8 bytes is the first address of the row, the 7 following bytes being written in the 7 following bytes of this same row.
Page Write. For the Page Write mode, the MODE pin must be at VIL. The Page Write mode allows up to 8 bytes to be written in a single write cycle, provided that they are all located in the same 'row' in the memory: that is the 5 most significant memory address bits (A7-A3) are the same inside one block. The master sends from one up to 8 bytes of data, which are each acknowledged by the memory. After each byte is transfered, the internal byte address counter (3 least significant bits only) is incremented. The transfer is terminated by the master generating a STOP condition. Care must be taken to avoid address counter 'roll-over' which could result in data being overwritten. Note that, for any write mode, the generation by the master of the STOP condition starts the internal memory program cycle. All inputs are disabled until the completion of this cycle and the memory will not respond to any request.
Minimizing System Delays by Polling On ACK. During the internal write cycle, the memory disconnects itself from the bus in order to copy the data from the internal latches to the memory cells. The maximum value of the write time (tw) is given in the AC Characteristics table, since the typical time is shorter, the time seen by the system may be reduced by an ACK polling sequence issued by the master. The sequence is as follows:

- Initial condition: a Write is in progress (see Figure 8).
- Step 1: the Master issues a START condition followed by a Device Select byte (1st byte of the new instruction).
- Step 2: if the memory is busy with the internal write cycle, no ACK will be returned and the master goes back to Step 1. If the memory has terminated the internal write cycle, it will respond with an ACK, indicating that the memory is ready to receive the second part of the next instruction (the first byte of this instruction was already sent during Step 1).
Write Protection. Data in the upper block of 256 bytes of the memory may be write protected. The memory is write protected between a boundary address and the top of memory (address 1FFh) when the PRE input pin is taken high and when the Protect Flag (bit b2 in location 1FFh) is set to ' 0 '. The boundary address is user defined by writing a value in the Block Address Pointer (location 1FFh).
This Block Address Pointer defines an 8 bit address composed of the 5 MSBs of location 1FFh and 3


## DEVICE OPERATION (cont'd)

LSBs which are read as ' 0 '. This address pointer can therefore address a boundary in steps of 8 bytes.
The sequence to follow to use the Write Protected feature is:

- write the data to be protected into the top of the memory, up to, but not including, location 1FFh;
- set the protection by writing the correct bottom boundary address, into location 1FFh, with bit b2 (Protect flag) set to ' 0 '.

The area will now be protected when the PRE input is taken High.
Caution: Special attention must be used when using the protect mode together with the Multibyte Write mode (MODE input pin High). If the Multibyte Write starts at the location right below the first byte of the Write Protected area, then the instruction will write over the first 3 bytes of the Write Protected area. The area protected is therefore smaller than the content defined in the location 1FFh, by 3 bytes. This does not apply to the Page Write mode as the address counter 'roll-over' and thus cannot go above the 8 bytes lower boundary of the protected area.

Figure 8. Write Cycle Polling using ACK


Figure 9. Write Modes Sequence (ST24/25C04, ST24/25C04C)


Figure 10. Write Modes Sequence with Write Control $=1$ (ST24/25W04C)


## Read Operations

Read operations are independent of the state of the MODE pin. On delivery, the memory content is set at all "1's" (or FFh).
Current Address Read. The memory has an internal byte address counter. Each time a byte is read, this counter is incremented. For the Current Address Read mode, following a START condition, the master sends a memory address with the R $\bar{W}$ bit set to ' 1 '. The memory acknowledges this and outputs the byte addressed by the internal byte address counter. This counter is then incremented. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.

Random Address Read. A dummy write is performed to load the address into the address counter, see Figure 11. This is followed by another START condition from the master and the byte address is repeated with the RW bit set to '1'. The memory acknowledges this and outputs the byte addressed. The master does NOT acknowledge
the byte output, but terminates the transfer with a STOP condition.

Sequential Read. This mode can be initiated with either a Current Address Read or a Random Address Read. However, in this case the master DOES acknowledge the data byte output and the memory continues to output the next byte in sequence. To terminate the stream of bytes, the master must NOT acknowledge the last byte output, but MUST generate a STOP condition. The output data is from consecutive byte addresses, with the internal byte address counter automatically incremented after each byte output. After a count of the last memory address, the address counter will 'roll- over' and the memory will continue to output data.
Acknowledge in Read Mode. In all read modes the ST24/25x04C wait for an acknowledge during the 9th bit time. If the master does not pull the SDA line low during this time, the ST24/25×04C terminate the data transfer and switches to a standby state.

Figure 11. Read Modes Sequence


## ORDERING INFORMATION SCHEME



Parts are shipped with the memory content set at all "1's" (FFh).
For a list of available options (Operating Voltage, Range, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## ST24C08, ST25C08 ST24x08C, ST25x08C

## SERIAL ACCESS CMOS 8K (1024 x 8) EEPROMs

- MINIMUM 1 MILLION ERASE/WRITE CYCLES with OVER 10 YEARS DATA RETENTION
- SINGLE SUPPLY VOLTAGE:
-4.5 V to 5.5 V for ST24C08 version
- 3 V to 5.5 V for ST24x08C versions
-2.5 V to 5.5 V for ST25C08, ST $25 \times 08 \mathrm{C}$ versions
- HARDWARE WRITE CONTROL VERSIONS: ST24W08C and ST25W08C
- TWO WIRE SERIAL INTERFACE, FULLY $I^{2} \mathrm{C}$ BUS COMPATIBLE
- BYTE and MULTIBYTE WRITE (up to 8 BYTES)
- PAGE WRITE (up to 16 BYTES)
- BYTE, RANDOM and SEQUENTIAL READ MODES
- SELF TIMED PROGRAMMING CYCLE
- AUTOMATIC ADDRESS INCREMENTING
- ENHANCED ESD/LATCH UP PERFORMANCES for "C" VERSIONS
- PREFERRED DEVICES for NEW DESIGN: ST24/25C08C and ST24/25W08C


## DESCRIPTION

This specification covers a range of 8 K bits $\mathrm{I}^{2} \mathrm{C}$ bus EEPROM products, the ST24/25C08, the ST24/25C08C and the ST24/25W08C. In the text,

Table 1. Signal Names

| PRE | Write Protect Enable |
| :--- | :--- |
| $E$ | Chip Enable Input |
| SDA | Serial Data Address Input/Output |
| SCL | Serial Clock |
| MODE | Multibyte/Page Write Mode <br> (C version) |
| $\overline{W C}$ | Write Control (W version) |
| VCC | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Note: $\overline{\mathrm{WC}}$ signal is only available for ST24/25W08C products.

Figure 2A. DIP Pin Connections


Warning: NC = No Connection

Figure 2B. SO Pin Connections


Warning: NC = No Connection

Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {A }}$ | Ambient Operating Temperature | grade 1 <br> grade 3 <br> grade 6 | $\begin{gathered} 0 \text { to } 70 \\ -40 \text { to } 125 \\ -40 \text { to } 85 \end{gathered}$ | ${ }^{\circ} \mathrm{C}$ |
| Tstg | Storage Temperature |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | Lead Temperature, Soldering $\begin{aligned} & \text { (SO8 package) } \\ & \text { (PSDIP8 package) }\end{aligned}$ | $\begin{aligned} & 40 \mathrm{sec} \\ & 10 \mathrm{sec} \end{aligned}$ | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| Vo | $\begin{array}{ll}\text { Output Voltage } & \text { ST24/25C08 } \\ & \text { ST24/25x08C }\end{array}$ |  | $\begin{aligned} & -0.3 \text { to } V c c+0.6 \\ & -0.3 \text { to } 6.5 \end{aligned}$ | V |
| $V_{1}$ | Input Voltage |  | -0.3 to 6.5 | V |
| V cc | Supply Voltage |  | -0.3 to 6.5 | V |
| $V_{\text {ESd }}$ | Electrostatic Discharge Voltage (Human Body model) ${ }^{(2)}$ | $\begin{aligned} & \text { ST24/25C08 } \\ & \text { ST } 24 / 25 \times 08 \mathrm{C} \end{aligned}$ | $\begin{aligned} & 2000 \\ & 4000 \\ & \hline \end{aligned}$ | V |
|  | Electrostatic Discharge Voltage (Machine model) ${ }^{(3)}$ | $\begin{aligned} & \text { ST24/25C08 } \\ & \text { ST24/25x08C } \end{aligned}$ | $\begin{aligned} & 500 \\ & 500 \end{aligned}$ | V |

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2 MIL-STD-883C, 3015.7 ( $100 \mathrm{pF}, 1500 \Omega$ ).
3 EIAJ IC-121 (Condition C) (200pF, $0 \Omega$ ).

DESCRIPTION (cont'd)
products are referred to as ST24/25x08C, where "x" is: "C" for Standard version and "W" for Hardware Write Control version.
The ST24/25x08C are 8K bit electrically erasable programmable memories (EEPROM), organized as 4 blocks of $256 \times 8$ bits. They are manufactured in SGS-THOMSON's Hi-Endurance Advanced CMOS technology which guarantees an endurance of more than one million erase/write cycles with a data retention of over 10 years. The memo-
ries operate with a power supply value as low as 2.5V. Both Plastic Dual-in-Line and Plastic Small Outline packages are available.
The memories are compatible with the $I^{2} \mathrm{C}$ standard, two wire serial interface which uses a bi-directional data bus and serial clock. The memories carry a built-in 4 bit, unique device identification code (1010) corresponding to the $I^{2} \mathrm{C}$ bus definition. This is used together with 1 chip enable input (E) so that up to $2 \times 8 \mathrm{~K}$ devices may be attached to the $I^{2} \mathrm{C}$ bus and selected individually. The memories behave as a slave device in the $I^{2} \mathrm{C}$ protocol

Table 3. Device Select Code

|  | Device Code |  |  | Chip <br> Enable | Block <br> Select |  | R $\bar{W}$ |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
| Device Select | 1 | 0 | 1 | 0 | $E$ | A9 | A8 | RW |

Note: The MSB b7 is sent first.

Table 4. Operating Modes ${ }^{(1)}$

| Mode | R $\bar{W}$ bit | MODE | Bytes | Initial Sequence |
| :---: | :---: | :---: | :---: | :---: |
| Current Address Read | '1' | X | 1 | START, Device Select, $\mathrm{R} \overline{\mathrm{W}}=$ ' 1 ' |
| Random Address Read | '0' | X |  | START, Device Select, RW = '0', Address |
|  | '1' | X | 1 | reSTART, Device Select, $\mathrm{R} \overline{\mathrm{W}}={ }^{\prime} 1{ }^{\prime}$ |
| Sequential Read | '1' | X | 1 to 1024 | Similar to Current or Random Mode |
| Byte Write | '0' | X | 1 | START, Device Select, $\mathrm{R} \overline{\mathrm{W}}=$ ' 0 ' |
| Multibyte Write ${ }^{(2)}$ | '0' | $\mathrm{V}_{\mathrm{IH}}$ | 8 | START, Device Select, $\mathrm{R} \bar{W}=$ '0' |
| Page Write | '0' | $\mathrm{V}_{\text {IL }}$ | 16 | START, Device Select, R $\bar{W}=$ '0' |

Notes: 1. $X=V_{I H}$ or $V_{I L}$
2. Multibyte Write not available in ST24/25W08C versions.

Table 5. Endurance and Data Retention Guarantees

| Device | Endurance <br> E/W Cycles | Data Retention <br> Years |
| :---: | :---: | :---: |
| ST24C08, ST25C08 | $1,000,000$ | 10 |
| ST24C08C, ST25C08C <br> ST24W08C, ST25W08C | $1,000,000$ | 10 |

with all memory operations synchronized by the serial clock. Read and write operations are initiated by a START condition generated by the bus master. The START condition is followed by a stream of 7 bits (identification code 1010), plus one read/write bit and terminated by an acknowledge bit.
When writing data to the memory it responds to the 8 bits received by asserting an acknowledge bit during the 9th bit time. When data is read by the bus master, it acknowledges the receipt of the data bytes in the same way. Data transfers are terminated with a STOP condition.

Power On Reset: Vcc lock out write protect. In order to prevent data corruption and inadvertent write operations during power up, a Power On Reset (POR) circuit is implemented. Until the Vcc voltage has reached the POR threshold value, the internal reset is active, ali operations are disabled and the device will not respond to any command. In the same way, when $V_{c c}$ drops down from the operating voltage to below the POR threshold value, all operations are disabled and the device will not respond to any command. A stable Vcc must be applied before applying any logic signal.

SGS-THOMSON

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 50 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | $0.2 \mathrm{~V}_{\mathrm{CC}}$ to $0.8 \mathrm{~V}_{\mathrm{CC}}$ |

Input and Output Timing Ref. Voltages 0.3 V cc to 0.7 V Cc

Figure 3. AC Testing Input Output Waveforms
$0.8 \mathrm{~V}_{C C}$

## SIGNAL DESCRIPTIONS

Serial Clock (SCL). The SCL input pin is used to synchronize all data in and out of the memory. A resistor can be connected from the SCL line to $V_{c c}$ to act as a pull up (see Figure 4).
Serial Data (SDA). The SDA pin is bi-directional and is used to transfer data in or out of the memory. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on
the bus. A resistor must be connected from the SDA bus line to $V_{c c}$ to act as pull up (see Figure 4).
Chip Enable (E). This chip enable input is used to set one least significant bit (b3) of the device select byte code. This input may be driven dynamically or tied to Vcc or Vss to establish the device select code.
Protect Enable (PRE). The PRE input pin, in addition to the status of the Block Address Pointer bit (b2, location 3FFh as in Figure 7), sets the PRE write protection active.
Mode (MODE). The MODE input is available on pin 7 (see also WC feature) and may be driven dynamically. It must be at $\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$ for the Byte Write mode, $\mathrm{V}_{\text {IH }}$ for Multibyte Write mode or $\mathrm{V}_{\text {IL }}$ for Page Write mode. When unconnected, the MODE input is internally read as a $\mathrm{V}_{\mathrm{IH}}$ (Multibyte Write mode).
Write Control ( $\overline{W C}$ ). An hardware Write Control (WC) feature is offered only for ST24W08C and ST25W08C versions on pin 7. This feature is usefull to protect the contents of the memory from any erroneous erase/write cycle. The Write Control signal is used to enable ( $\overline{\mathrm{WC}}=\mathrm{V}_{\mathrm{IH}}$ ) or disable ( $\overline{\mathrm{WC}}$ $=V_{\text {IL }}$ ) the internal write protection. When unconnected the WC input is internally read as $\mathrm{V}_{\text {IL }}$. The devices with this Write Control feature no longer support the Multibyte Write mode of operation, however all other write modes are fully supported.
Refer to the AN404 Application Note for more detailed information about Write Control feature.

Figure 4. Maximum RL Value versus Bus Capacitance ( $C_{B u s)}$ for an $I^{2} C$ Bus


Table 6. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=100 \mathrm{kHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (SDA) |  |  | 8 | pF |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (other pins) |  |  | 6 | pF |
| $\mathrm{Z}_{\mathrm{WCL}}$ | $\overline{\mathrm{WC}}$ Input Impedance | $\mathrm{V}_{\mathbb{N}} \leq 0.3 \mathrm{~V}_{\mathrm{CC}}$ | 5 | 20 | $\mathrm{k} \Omega$ |
| $\mathrm{Z}_{\mathrm{WCH}}$ | $\overline{\mathrm{WC}}$ Input Impedance | $\mathrm{V}_{\mathbb{I}} \leq 0.7 \mathrm{~V}_{\mathrm{CC}}$ | 500 |  | $\mathrm{k} \Omega$ |

Note: 1. Sampled only, not $100 \%$ tested

Table 7. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V} C \mathrm{C}=3 \mathrm{~V}$ to 5.5 V or 2.5 V to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ll | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\begin{gathered} 0 V \leq V_{\text {out }} \leq V_{\text {cc }} \\ S D A \text { in } \mathrm{Hi}-\mathrm{Z} \end{gathered}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\begin{aligned} & \mathrm{Vcc}=5 \mathrm{~V}, \mathrm{fc}=100 \mathrm{kHz} \\ & \text { (Rise/Fall time }<10 \mathrm{~ns} \text { ) } \end{aligned}$ |  | 2 | mA |
|  | Supply Current (ST25 series) | $\mathrm{V}_{\mathrm{cc}}=2.5 \mathrm{~V}, \mathrm{fc}_{\mathrm{c}}=100 \mathrm{kHz}$ |  | 1 | mA |
| lcCl | Supply Current (Standby) | $\begin{gathered} \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}} \text { or } \mathrm{V}_{\mathrm{cc}}, \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \end{gathered}$ |  | 100 | $\mu \mathrm{A}$ |
|  |  | $\begin{gathered} V_{I N}=V_{S S} \text { or } V_{c c}, \\ V_{C C}=5 \mathrm{~V}, f_{\mathrm{C}}=100 \mathrm{kHz} \end{gathered}$ |  | 300 | $\mu \mathrm{A}$ |
| lcc 2 | Supply Current (Standby) (ST25 series) | $\begin{gathered} \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{Ss}} \text { or } \mathrm{V}_{\mathrm{cc}}, \\ \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V} \end{gathered}$ |  | 5 | $\mu \mathrm{A}$ |
|  |  | $\begin{gathered} \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{Ss}} \text { or } \mathrm{V}_{\mathrm{cc},} \\ \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{f}_{\mathrm{c}}=100 \mathrm{kHz} \end{gathered}$ |  | 50 | $\mu \mathrm{A}$ |
| VIL | Input Low Voltage (SCL, SDA) |  | -0.3 | 0.3 Vcc | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage (SCL, SDA) |  | 0.7 VCc | $\mathrm{V}_{\mathrm{cc}}+1$ | V |
| VIL | Input Low Voltage (E, PRE, MODE, WC) |  | -0.3 | 0.5 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage <br> ( $\mathrm{E}, \mathrm{PRE}, \mathrm{MODE}, \mathrm{WC}$ ) |  | Vcc -0.5 | V $\mathrm{Cc}+1$ | V |
| VoL | Output Low Voltage | $\mathrm{loL}=3 \mathrm{~mA}, \mathrm{~V} \mathrm{Cc}=5 \mathrm{~V}$ |  | 0.4 | V |
|  | Output Low Voltage (ST25 series) | $\mathrm{loL}=2.1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{cc}}=2.5 \mathrm{~V}$ |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{POR}}{ }^{(1)}$ | Power On Reset Threshold (ST25 series) |  | 1.5 | 2.4 | V |
| $V_{c c}$ Read ${ }^{(1)}$ | $V_{c c}$ Range for Read Operations (ST25 series) |  | 2.5 | 5.5 | V |
| $\mathrm{V}_{\mathrm{cc}}$ Write | $\mathrm{V}_{\text {cc }}$ Range for Write Operations |  | 2.5 | 5.5 | V |

Note: 1. At the time of publication of this data sheet, the statistical history, for the ST25×08C, was not yet sufficient to guarantee a V cc Read $=2 \mathrm{~V}$. For the lastest information contact your local SGS-THOMSON Sales Office.

Table 8. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=3 \mathrm{~V}$ to 5.5 V or 2.5 V to 5.5 V )

| Symbol | Alt | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{tcH1CH2}$ | $t_{R}$ | Clock Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tcl1cl2 | $t_{\text {F }}$ | Clock Fall Time |  | 300 | ns |
| $\mathrm{t}_{\text {DH1DH2 }}$ | $t_{R}$ | Input Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tDL1DL1 | $t_{F}$ | Input Fall Time |  | 300 | ns |
| tCHDX $^{(1)}$ | tsu STA | Clock High to Input Transition | 4.7 |  | $\mu \mathrm{s}$ |
| tchCL | $\mathrm{t}_{\text {HIGH }}$ | Clock Pulse Width High | 4 |  | $\mu \mathrm{s}$ |
| tolcl | thD STA | Input Low to Clock Low (START) | 4 |  | $\mu \mathrm{S}$ |
| t CLDX | $t_{\text {HD DAT }}$ | Clock Low to Input Transition | 0 |  | $\mu \mathrm{s}$ |
| tcleh | tLow | Clock Pulse Width Low | 4.7 |  | $\mu \mathrm{s}$ |
| toxcx | tsu.dat | Input Transition to Clock Transition | 250 |  | ns |
| tchDH | tsusto | Clock High to Input High (STOP) | 4.7 |  | $\mu \mathrm{s}$ |
| tDHDL | tBuF | Input High to Input Low (Bus Free) | 4.7 |  | $\mu \mathrm{s}$ |
| tclav | $t_{\text {AA }}$ | Clock Low to Data Out Valid | 0.3 | 3.5 | $\mu \mathrm{s}$ |
| tclax | $t_{\text {DH }}$ | Clock Low to Data Out Transition | 300 |  | ns |
| $\mathrm{fc}_{6}$ | $\mathrm{f}_{\mathrm{SCL}}$ | Clock Frequency |  | 100 | kHz |
| $t_{\text {NS }}$ | Ti | Noise Suppression Time Constant (SCL \& SDA Inputs) |  | 100 | ns |
| $\mathrm{tw}^{(2)}$ | twr | Write Time |  | 10 | ms |

Notes: 1. For a reSTART condition, or following a write cycle.
2. In the Multibyte Write mode only, if accessed bytes are on two consecutive 8 bytes rows ( 6 address MSB are not constant) the maximum programming time is doubled to 20 ms .

## DEVICE OPERATION

## $I^{2} C$ Bus Background

The $\mathrm{ST} 24 / 25 \times 08 \mathrm{C}$ support the $\mathrm{I}^{2} \mathrm{C}$ protocol. This protocol defines any device that sends data onto the bus as a transmitter and any device that reads the data as a receiver. The device that controls the data transfer is known as the master and the other as the slave. The master will always initiate a data transfer and will provide the serial clock for synchronisation. The ST24/25x08C are always slave devices in all communications.

Start Condition. START is identified by a high to low transition of the SDA line while the clock SCL is stable in the high state. A START condition must precede any command for data transfer. Except during a programming cycle, the ST24/25x08C continuously monitor the SDA and SCL signals for
a START condition and will not respond unless one is given.
Stop Condition. STOP is identified by a low to high transition of the SDA line while the clock SCL is stable in the high state. A STOP condition terminates communication between the $\mathrm{ST} 24 / 25 \times 08 \mathrm{C}$ and the bus master. A STOP condition at the end of a Read command forces the standby state. A STOP condition at the end of a Write command triggers the internal EEPROM write cycle.
Acknowledge Bit (ACK). An acknowledge signal is used to indicate a successfull data transfer. The bus transmitter, either master or slave, will release the SDA bus after sending 8 bits of data. During the 9th clock pulse period the receiver pulls the SDA bus low to acknowledge the receipt of the 8 bits of data.

Figure 5. AC Waveforms


## DEVICE OPERATION (cont'd)

Data Input. During data input the ST24/25x08C sample the SDA bus signal on the rising edge of the clock SCL. Note that for correct device operation the SDA signal must be stable during the clock low to high transition and the data must change ONLY when the SCL line is low.
Memory Addressing. To start communication between the bus master and the slave ST $24 / 25 \times 08 \mathrm{C}$, the master must initiate a START condition. Following this, the master sends onto the SDA bus line 8 bits (MSB first) corresponding to the device select code ( 7 bits) and a READ or WRITE bit.
The 4 most significant bits of the device select code are the device type identifier, corresponding to the $1^{2} \mathrm{C}$ bus definition. For these memories the 4 bits are fixed as 1010b. The following bit identifies the specific memory on the bus. It is matched to the chip enable signal E . Thus up to $2 \times 8 \mathrm{~K}$ memories can be connected on the same bus giving a mem-
ory capacity total of 16 K bits. After a START condition any memory on the bus will identify the device code and compare the following bit to its chip enable input $E$.
The 6th and 7th bits sent, select the block number (one block = 256 bytes). The 8th bit sent is the read or write bit (RWW), this bit is set to ' 1 ' for read and ' 0 ' for write operations. If a match is found, the corresponding memory will acknowledge the identification on the SDA bus during the 9th bit time.

## Write Operations

The Multibyte Write mode (only available on the ST24/25C08 and ST24/25C08C versions) is selected when the MODE pin is at $\mathrm{V}_{\mathbb{I}}$ and the Page Write mode when MODE pin is at $V_{\text {IL }}$. The MODE pin may be driven dynamically with CMOS input levels.

Following a START condition the master sends a device select code with the RWW bit reset to ' 0 '. The memory acknowledges this and waits for a byte

Figure 6. $\mathrm{I}^{2} \mathrm{C}$ Bus Protocol


Figure 7. Memory Protection

address. The byte address of 8 bits provides access to one block of 256 bytes of the memory. After receipt of the byte address the device again responds with an acknowledge.
For the ST24/25W08C versions, any write command with $\overline{W C}=1$ will not modify the memory content.

Byte Write. In the Byte Write mode the master sends one data byte, which is acknowledged by the memory. The master then terminates the transfer by generating a STOP condition. The Write mode is independant of the state of the MODE pin which could be left floating if only this mode was to be used. However it is not a recommended operating mode, as this pin has to be connected to either $V_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$, to minimize the standby current.

Multibyte Write. For the Multibyte Write mode, the MODE pin must be at $\mathrm{V}_{\mathrm{IH}}$. The Multibyte Write mode can be started from any address in the memory. The master sends from one up to 8 bytes of data, which are each acknowledged by the memory. The transfer is terminated by the master generating a STOP condition. The duration of the write cycle is $t w=10 \mathrm{~ms}$ maximum except when bytes are accessed on 2 rows (that is have different values for the 5 most significant address bits A7A 3 ), the programming time is then doubled to a maximum of 20 ms . Writing more than 8 bytes in the Multibyte Write mode may modify data bytes in an
adjacent row (one row is 16 bytes long). However, the Multibyte Write can properly write up to 16 consecutive bytes only if the first address of these 16 bytes is the first address of the row, the 15 following bytes being written in the 15 following bytes of this same row.
Page Write. For the Page Write mode the MODE pin must be at $\mathrm{V}_{\mathrm{IL}}$. The Page Write mode allows up to 16 bytes to be written in a single write cycle, provided that they are all located in the same 'row' in the memory: that is the 4 most significant memory address bits (A7-A4) are the same inside one block. The master sends from one up to 16 bytes of data, which are each acknowledged by the memory. After each byte is transfered, the internal byte address counter ( 4 least significant bits only) is incremented. The transfer is terminated by the master generating a STOP condition. Care must be taken to avoid address counter 'roll-over' which could result in data being overwritten. Note that, for any write mode, the generation by the master of the STOP condition starts the internal memory program cycle. All inputs are disabled until the completion of this cycle and the memory will not respond to any request.
Minimizing System Delays by Polling On ACK. During the internal write cycle, the memory disconnects itself from the bus in order to copy the data from the internal latches to the memory cells. The maximum value of the write time (tw) is given in the AC Characteristics table, since the typical time is shorter, the time seen by the system may be reduced by an ACK polling sequence issued by the master. The sequence is as follows:

- Initial condition: a Write is in progress (see Figure 8).
- Step 1: the Master issues a START condition followed by a Device Select byte (1st byte of the new instruction).
- Step 2: if the memory is busy with the internal write cycle, no ACK will be returned and the master goes back to Step 1. If the memory has terminated the internal write cycle, it will respond with an ACK, indicating that the memory is ready to receive the second part of the next instruction (the first byte of this instruction was already sent during Step 1).
Write Protection. Data in the upper block of 256 bytes of the memory may be write protected. The memory is write protected between a boundary address and the top of memory (address 3FFh) when the PRE input pin is taken high and when the Protect Flag (bit b2 in location 3FFh) is set to ' 0 '. The boundary address is user defined by writing a value in the Block Address Pointer (location 3FFh).
This Block Address Pointer defines an 8 bit address composed of the 5 MSBs of location 3FFh and 3


## DEVICE OPERATION (cont'd)

LSBs which are read as ' 0 '. This address pointer can therefore address a boundary in steps of 8 bytes.
The sequence to follow to use the Write Protected feature is:

- write the data to be protected into the top of the memory, up to, but not including, location 3FFh;
- set the protection by writing the correct bottom boundary address, into location 3FFh, with bit b2 (Protect flag) set to '0'.

The area will now be protected when the PRE input is taken High.
Caution: Special attention must be used when using the protect mode together with the Multibyte Write mode (MODE input pin High). If the Multibyte Write starts at the location right below the first byte of the Write Protected area, then the instruction will write over the first 7 bytes of the Write Protected area. The area protected is therefore smaller than the content defined in the location 3FFh, by 7 bytes. This does not apply to the Page Write mode as the address counter 'roll-over' and thus cannot go above the 16 bytes lower boundary of the protected area.

Figure 8. Write Cycle Polling using ACK


Figure 9. Write Modes Sequence (ST24/25C08, ST24/25C08C)


Figure 10. Write Modes Sequence with Write Control =1 (ST24/25W08C)


## Read Operations

Read operations are independent of the state of the MODE pin. On delivery, the memory content is set at all "1's" (or FFh).
Current Address Read. The memory has an internal byte address counter. Each time a byte is read, this counter is incremented. For the Current Address Read mode, following a START condition, the master sends a memory address with the RW bit set to ' 1 '. The memory acknowledges this and outputs the byte addressed by the internal byte address counter. This counter is then incremented. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.

Random Address Read. A dummy write is performed to load the address into the address counter (see Figure 11). This is followed by another START condition from the master and the byte address is repeated with the RW bit set to ' 1 '. The memory acknowledges this and outputs the byte addressed. The master does NOT acknowledge the
byte output, but terminates the transfer with a STOP condition.
Sequential Read. This mode can be initiated with either a Current Address Read or a Random Address Read. However, in this case the master DOES acknowledge the data byte output and the memory continues to output the next byte in sequence. To terminate the stream of bytes, the master must NOT acknowledge the last byte output, but MUST generate a STOP condition. The output data is from consecutive byte addresses, with the internal byte address counter automatically incremented after each byte output. After a count of the last memory address, the address counter will 'roll-over' and the memory will continue to output data.
Acknowledge in Read Mode. In all read modes the ST24/25x08C wait for an acknowledge during the 9th bit time. If the master does not pull the SDA line low during this time, the ST24/25x08C terminate the data transfer and switches to a standby state.

Figure 11. Read Modes Sequence


## ORDERING INFORMATION SCHEME



Note: 1. At the time of publication of this document the "W" type was not available for the lastest information. Please contact your local SGS-THOMSON sales office.

Parts are shipped with the memory content set at all "1's" (FFh).
For a list of available options (Operating Voltage, Range, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## ST24C16, ST25C16 ST24W16, ST25W16

## SERIAL ACCESS CMOS 16K (2048 x 8) EEPROMs

- MINIMUM 1 MILLION ERASE/WRITE CYCLES, with OVER 10 YEARS DATA RETENTION
- SINGLE SUPPLY VOLTAGE:
- 3V to 5.5V for ST24x16 versions
- 2.5V to 5.5 V for ST25x16 versions
- HARDWARE WRITE CONTROL VERSIONS: ST24W16 and ST25W16
- TWO WIRE SERIAL INTERFACE, FULLY $I^{2} \mathrm{C}$ BUS COMPATIBLE
- BYTE and MULTIBYTE WRITE (up to 8 BYTES)
- PAGE WRITE (up to 16 BYTES)
- BYTE, RANDOM and SEQUENTIAL READ MODES
- SELF TIMED PROGRAMING CYCLE
- AUTOMATIC ADDRESS INCREMENTING
- ENHANCED ESD/LATCH UP PERFORMANCES


## DESCRIPTION

This specification covers a range of 16 K bits $\mathrm{I}^{2} \mathrm{C}$ bus EEPROM products, the ST24/25C16 and the ST24/25W16. In the text, products are referred to as ST24/25x16 where "x" is: "C" for Standard version and "W" for hardware Write Control version.

The ST24/25x16 are 16K bit electrically erasable programmable memories (EEPROM), organized as 8 blocks of $256 \times 8$ bits. These are manufactured

Table 1. Signal Names

| PRE | Write Protect Enable |
| :--- | :--- |
| PB0, PB1 | Protect Block Select |
| SDA | Serial Data Address Input/Output |
| SCL | Serial Clock |
| MODE | Multybyte/Page Write Mode <br> (C version) |
| $\overline{\text { WC }}$ | Write Control (W version) |
| VCC $^{\text {VSS }}$ | Supply Voltage |
|  | Ground |



1
PSDIP8 (B)
0.25 mm Frame


SO14 (ML)


SO8 (M)

Figure 1. Logic Diagram


Note: $\overline{\mathrm{WC}}$ signal is only available for ST24/25W16 products.

Figure 2A. DIP Pin Connections


Figure 2C. SO8 Pin Connections


## DESCRIPTION (cont'd)

in SGS-THOMSON's Hi-Endurance Advanced CMOS technology which guarantees an endurance of more than one million erase/write cycles with a data retention of over 10 years. The ST $25 \times 16$ operates with a power supply value as low as 2.5 V . Both Plastic Dual-in-Line and Plastic Small Outline packages are available.

Figure 2B. SO14 Pin Connections


Warning: NC = No Connection

The memories are compatible with the $I^{2} \mathrm{C}$ standard, two wire serial interface which uses a bi-directional data bus and serial clock. The memories carry a built-in 4 bit, unique device identification code (1010) corresponding to the $I^{2} C$ bus definition. The memories behave as slave devices in the $1^{2} \mathrm{C}$ protocol with all memory operations synchronized by the serial clock. Read and write operations are initiated by a START condition generated by the bus master. The START condition is followed by a stream of 4 bits (identification code 1010), 3 block select bits, plus one read/write bit and terminated by an acknowledge bit. When writing data to the memory it responds to the 8 bits received by asserting an acknowledge bit during the 9th bit time. When data is read by the bus master, it acknowledges the receipt of the data bytes in the same way. Data transfers are terminated with a STOP condition.

Data in the 4 upper blocks of the memory may be write protected. The protected area is programmable to start on any 16 byte boundary. The block in which the protection starts is selected by the input pins PB0, PB1. Protection is enabled by setting a Protect Flag bit when the PRE input pin is driven High.

Power On Reset: Vcc lock out write protect. In order to prevent data corruption and inadvertent write operations during power up, a Power On Reset (POR) circuit is implemented. Untill the Vcc voltage has reached the POR thieshold value, the internal reset is active: all operations are disabled

Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter |  |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperatu |  | grade 1 grade 3 grade 6 | $\begin{gathered} 0 \text { to } 70 \\ -40 \text { to } 125 \\ -40 \text { to } 85 \end{gathered}$ | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage Temperature |  |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | Lead Temperature, Soldering | $\begin{aligned} & \text { (SO8 and SO14) } \\ & \text { (PSDIP8) } \end{aligned}$ | $\begin{aligned} & 40 \mathrm{sec} \\ & 10 \mathrm{sec} \end{aligned}$ | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| V 10 | Input or Output Voltages |  |  | -0.3 to 6.5 | V |
| VCC | Supply Voltage |  |  | -0.3 to 6.5 | V |
| $V_{\text {ESD }}$ | Electrostatic Discharge Voltage (Human Body model) ${ }^{(2)}$ |  |  | 4000 | V |
|  | Electrostatic Discharge Voltage (Machine model) ${ }^{(3)}$ |  |  | 500 | V |

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specrfication is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. 100pF through 1500 ; MIL-STD-883C, 3015.7
3. 200 pF through $0 \Omega$; EIAJ IC-121 (condition C)

Table 3. Device Select Code

|  | Device Code |  |  |  | Memory MSB Addresses |  |  | R $\bar{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
| Device Select | 1 | 0 | 1 | 0 | A10 | A9 | A8 | $\mathrm{R} \bar{W}$ |

Note: The MSB b7 is sent first.
Table 4. Operating Modes

| Mode | $\mathrm{R} \overline{\mathrm{W}}$ bit | MODE | Bytes | Initial Sequence |
| :---: | :---: | :---: | :---: | :---: |
| Current Address Read | '1' | X | 1 | START, Device Select, R $\bar{W}=$ ' 1 ' |
| Random Address Read | '0' | X |  | START, Device Select, $\mathrm{R} \overline{\mathrm{W}}=$ ' 0 ', Address |
|  | '1' | X | 1 | reSTART, Device Select, R $\bar{W}=$ ' 1 ' |
| Sequential Read | '1' | X | 1 to 2048 | As CURRENT or RANDOM Mode |
| Byte Write | '0' | X | 1 | START, Device Select, $\mathrm{R} \bar{W}=$ '0' |
| Multibyte Write | '0' | $\mathrm{V}_{\mathrm{H}}$ | 8 | START, Device Select, $\mathrm{R} \bar{W}=$ '0' |
| Page Write | '0' | $\mathrm{V}_{\text {IL }}$ | 16 | START, Device Select, $\mathrm{R} \bar{W}={ }^{\prime} 0$ ' |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$.

Table 5. Endurance and Data Retention Guarantees

| Device | Endurance E/W Cycles | Data Retention Years |
| :---: | :---: | :---: |
| ST24C16, ST25C16 <br> ST24W16, ST25W16 | $1,000,000$ | 10 |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 50 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | $0.2 \mathrm{~V}_{\mathrm{CC}}$ to $0.8 \mathrm{~V}_{\mathrm{CC}}$ |

Input and Output Timing Ref. Voltages $0.3 \mathrm{~V}_{\mathrm{CC}}$ to $0.7 \mathrm{~V}_{\mathrm{CC}}$

Figure 3. AC Testing Input Output Waveforms
$08 \mathrm{~V}_{\mathrm{CC}}$

## DESCRIPTION (cont'd)

and the device will not respond to any command. In the same way, when Vcc drops down from the operating voltage to below the POR threshold value, all operations are disabled and the device will not respond to any command. A stable Vcc must be applied before applying any logic signal.

## SIGNALS DESCRIPTION

Serial Clock (SCL). The SCL input signal is used to synchronise all data in and out of the memory. A resistor can be connected from the SCL line to VCc to act as a pull up (see Figure 4).

Serial Data (SDA). The SDA signal is bi-directional and is used to transfer data in or out of the memory. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A resistor must be connected from the SDA bus line to $\mathrm{V}_{c c}$ to act as pull up (see Figure 4).
Protected Block Select (PB0, PB1). PB0 and PB1 input signals select the block in the upper part of the memory where write protection starts. These inputs have a CMOS compatible input level.

Protect Enable (PRE). The PRE input signal, in addition to the status of the Block Address Pointer bit (b2, location 7FFh as in Figure 7), sets the PRE write protection active.
Mode (MODE). The MODE input is available on pin 7 (see also WC feature) and may be driven dynamically. It must be at $\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$ for the Byte Write mode, $\mathrm{V}_{\text {IH }}$ for Multibyte Write mode or $\mathrm{V}_{\text {IL }}$ for Page Write mode. When unconnected, the MODE input is internally read as $\mathrm{V}_{\mathrm{IH}}$ (Multibyte Write mode).

Figure 4. Maximum RL Value versus Bus Capacitance ( $C_{B u s}$ ) for an $I^{2} C$ Bus


Table 6. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=100 \mathrm{kHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I}}$ | Input Capacitance (SDA) |  |  | 8 | pF |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (other pins) |  |  | 6 | pF |
| $\mathrm{Z}_{\mathrm{WCL}}$ | $\overline{\mathrm{WC}}$ Input Impedance | $\mathrm{V}_{\mathbb{I N}} \leq 0.3 \mathrm{~V}_{\mathrm{CC}}$ | 5 | 20 | $\mathrm{k} \Omega$ |
| $\mathrm{Z}_{\mathrm{WCH}}$ | $\overline{\mathrm{WC}}$ Input Impedance | $\mathrm{V}_{\mathbb{I N}} \geq 0.7 \mathrm{~V}_{\mathrm{CC}}$ | 500 |  | $\mathrm{k} \Omega$ |

Note: 1. Sampled only, not $100 \%$ tested.

Table 7. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=3 \mathrm{~V}$ to 5.5 V or 2.5 V to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lt | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {cC }}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\begin{gathered} 0 V \leq V_{\text {out }} \leq V_{c C} \\ S D A \text { in } \mathrm{Hi}-\mathrm{Z} \end{gathered}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\begin{aligned} & \mathrm{Vcc}_{\mathrm{cc}}=5 \mathrm{~V}, \mathrm{fc}=100 \mathrm{kHz} \\ & \text { (Rise/Fall time }<10 \mathrm{~ns} \text { ) } \end{aligned}$ |  | 2 | mA |
|  | Supply Current (ST25 series) | $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{fc}_{\mathrm{c}}=100 \mathrm{kHz}$ |  | 1 | mA |
| $\mathrm{lcC1}$ | Supply Current (Standby) | $\begin{gathered} \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}} \text { or } \mathrm{V}_{\mathrm{Cc}} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \end{gathered}$ |  | 100 | $\mu \mathrm{A}$ |
|  |  | $\begin{gathered} V_{I N}=V_{S S} \text { or } V_{C C}, \\ V_{C C}=5 V, f_{C}=100 \mathrm{kHz} \end{gathered}$ |  | 300 | $\mu \mathrm{A}$ |
| lcc 2 | Supply Current (Standby) (ST25 series) | $\begin{gathered} V_{I N}=V_{S S} \text { or } V_{C C}, \\ V_{C C}=2.5 \mathrm{~V} \end{gathered}$ |  | 5 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {SS }}$ or $\mathrm{V}_{\mathrm{CC}}$, $V_{C C}=2.5 \mathrm{~V}, \mathrm{f}_{\mathrm{C}}=100 \mathrm{kHz}$ |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage (SCL, SDA) |  | -0.3 | 0.3 Vcc | v |
| $\mathrm{V}_{1 \mathrm{H}}$ | Input High Voltage (SCL, SDA) |  | 0.7 Vcc | $V_{C c}+1$ | v |
| VIL | Input Low Voltage <br> (PBO - PB1, PRE, MODE, $\overline{W C}$ ) |  | -0.3 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage <br> (PBO - PB1, PRE, MODE, $\overline{\mathrm{WC}}$ ) |  | $V_{\text {cc }}-0.5$ | $V_{c c}+1$ | V |
| VoL | Output Low Voltage | $1 \mathrm{OL}=3 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}$ |  | 0.4 | v |
|  | Output Low Voltage (ST25 series) | $\mathrm{l}_{\mathrm{OL}}=2.1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}$ |  | 0.4 | V |
| $V_{\text {POR }}{ }^{(1)}$ | Power On Reset Threshold (ST25 series) |  | 1.5 | 2.4 | V |
| Vcc Read ${ }^{(1)}$ | Vcc Range for Read Operations (ST25 series) |  | 2.5 | 5.5 | V |
| Vcc Write | Vcc Range for Write Operations |  | 2.5 | 5.5 | V |

Note: 1. At the time of publication of this data sheet, the statistical history, for the ST25x16, was not yet sufficlent to guarantee a $\mathrm{V}_{\mathrm{cc}}$ Read $=2 \mathrm{~V}$. For the lastest information contact your local SGS-THOMSON Sales Office.

Table 8. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; V cc $=3 \mathrm{~V}$ to 5.5 V or 2.5 V to 5.5 V )

| Symbol | Alt | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{CH} 1 \mathrm{CH} 2}$ | $t_{\text {R }}$ | Clock Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tCL1CL2 | $\mathrm{t}_{\mathrm{F}}$ | Clock Fall Time |  | 300 | ns |
| $t_{\text {DH1DH2 }}$ | $t_{R}$ | Input Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tDL1DL1 | $\mathrm{t}_{F}$ | Input Fall Time |  | 300 | ns |
| $\mathrm{t}_{\text {CHDX }}{ }^{(1)}$ | tsu STA | Clock High to Input Transition | 4.7 |  | $\mu \mathrm{s}$ |
| tchCl | $t_{\text {tIGH }}$ | Clock Pulse Width High | 4 |  | $\mu \mathrm{s}$ |
| tolcl | thd STA | Input Low to Clock Low (START) | 4 |  | $\mu \mathrm{s}$ |
| tcldx | $t_{\text {HD DAT }}$ | Clock Low to Input Transition | 0 |  | $\mu \mathrm{s}$ |
| tclch | tLow | Clock Pulse Width Low | 4.7 |  | $\mu \mathrm{s}$ |
| tDxCx | tsudat | Input Transition to Clock Transition | 250 |  | ns |
| tchin | tsu sto | Clock High to Input High (STOP) | 4.7 |  | $\mu \mathrm{s}$ |
| tDHDL | tbuF | Input High to Input Low (Bus Free) | 4.7 |  | $\mu \mathrm{s}$ |
| tclav | $t_{\text {AA }}$ | Clock Low to Data Out Valid | 0.3 | 3.5 | $\mu \mathrm{s}$ |
| tclax | toh | Clock Low to Data Out Transition | 300 |  | ns |
| $\mathrm{fc}_{\mathrm{C}}$ | $\mathrm{f}_{\text {SCL }}$ | Clock Frequency |  | 100 | kHz |
| $\mathrm{t}_{\mathrm{NS}}$ | $t$ | Noise Suppression Time Constant (SCL \& SDA Inputs) |  | 100 | ns |
| $\mathrm{tw}^{(2)}$ | twr | Write Time |  | 10 | ms |

Notes: 1. For a reSTART condition, or following a write cycle.
2. In the Multibyte Write mode only, if accessed bytes are on two consecutive 8 bytes rows ( 5 address MSB are not constant) the maxımum programming tıme is doubled to 20 ms .

## SIGNAL DESCRIPTIONS (cont'd)

Write Control (WC). An hardware Write Control feature is offered only for ST24W16 and ST25W16 versions on pin 7. This feature is usefull to protect the contents of the memory from any erroneous erase/write cycle. The Write Control signal is used to enable ( $\overline{W C}$ at $V_{I H}$ ) or disable ( $\overline{W C}$ at $V_{\text {IL }}$ ) the internal write protection. When unconnected, the WC input is internally read as $\mathrm{V}_{\mathrm{IL}}$. The devices with this Write Control feature no longer supports the Multibyte Write mode of operation, however all other write modes are fully supported.
Refer to the AN404 Application Note for more detailed information about Write Control feature.

## DEVICE OPERATION

## $I^{2} C$ Bus Background

The $S T 24 / 25 \times 16$ support the $I^{2} \mathrm{C}$ protocol. This protocol defines any device that sends data onto
the bus as a transmitter and any device that reads the data as a receiver. The device that controls the data transfer is known as the master and the other as the slave. The master will always initiate a data transfer and will provide the serial clock for synchronisation. The ST24/25×16 are always slave devices in all communications.
Start Condition. START is identified by a high to low transition of the SDA line while the clock SCL is stable in the high state. A START condition must precede any command for data transfer. Except during a programming cycle, the ST24/25×16 continuously monitor the SDA and SCL signals for a START condition and will not respond unless one is given.
Stop Condition. STOP is identified by a low to high transition of the SDA line while the clock SCL is stable in the high state. A STOP condition terminates communication between the ST24/25×16 and the bus master. A STOP condition at the end of a Read command forces the standby state. A

Figure 5. AC Waveforms


## DEVICE OPERATION (cont'd)

STOP condition at the end of a Write command triggers the internal EEPROM write cycle.
Acknowledge Bit (ACK). An acknowledge signal is used to indicate a successfull data transfer. The bus transmitter, either master or slave, will release the SDA bus after sending 8 bits of data. During the 9th clock pulse period the receiver pulls the SDA bus low to acknowledge the receipt of the 8 bits of data.

Data Input. During data input the ST24/25×16 samples the SDA bus signal on the rising edge of the clock SCL. Note that for correct device operation the SDA signal must be stable during the clock low to high transition and the data must change ONLY when the SCL line is low.

Memory Addressing. To start communication between the bus master and the slave ST24/25×16,
the master must initiate a START condition. The 8 bits sent after a START condition are made up of a device select of 4 bits that identifie the device type (1010), 3 Block select bits and one bit for a READ ( $R \bar{W}=1$ ) or WRITE $(R \bar{W}=0)$ operation.
There are three modes both for read and write. These are summarised in Table 4 and described hereafter. A communication between the master and the slave is ended with a STOP condition.

## Write Operations

The Multibyte Write mode (only available on the ST24/25C16 versions) is selected when the MODE pin is at $\mathrm{V}_{\mathbb{H}}$ and the Page Write mode when MODE pin is at $\mathrm{V}_{\text {IL }}$. The MODE pin may be driven dynamically with CMOS input levels.
Following a START condition the master sends a device select code with the R $\bar{W}$ bit reset to ' 0 '. The memory acknowledges this and waits for a byte address. The byte address of 8 bits provides ac-

Figure 6. $\mathrm{I}^{2} \mathrm{C}$ Bus Protocol


Figure 7. Memory Protection

cess to any of the 256 bytes of one memory block. After receipt of the byte address the device again responds with an acknowledge.
For the ST24/25W16 versions, any write command with $\overline{\mathrm{WC}}=1$ (during a period of time from the START condition untill the end of the Byte Address) will not modify data and will NOT be acknowledged on data bytes, as in Figure 10.

Byte Write. In the Byte Write mode the master sends one data byte, which is acknowledged by the memory. The master then terminates the transfer by generating a STOP condition. The Write mode is independant of the state of the MODE pin which could be left floating if only this mode was to be used. However it is not a recommended operating mode, as this pin has to be connected to either $\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$, to minimize the stand-by current.
Multibyte Write. For the Multibyte Write mode, the MODE pin must be at $\mathrm{V}_{\mathrm{IH}}$. The Multibyte Write mode can be started from any address in the memory. The master sends from one up to 8 bytes of data, which are each acknowledged by the mem-
ory. The transfer is terminated by the master generating a STOP condition. The duration of the write cycle is $\mathrm{tw}=10 \mathrm{~ms}$ maximum except when bytes are accessed on 2 contiguous rows (one row is 16 bytes), the programming time is then doubled to a maximum of 20 ms . Writing more than 8 bytes in the Multibyte Write mode may modify data bytes in an adjacent row (one row is 16 bytes long). However, the Multibyte Write can properly write up to 16 consecutive bytes only if the first address of these 16 bytes is the first address of the row, the 15 following bytes being written in the 15 following bytes of this same row.
Page Write. For the Page Write mode, the MODE pin must be at $\mathrm{V}_{\mathrm{IL}}$. The Page Write mode allows up to 16 bytes to be written in a single write cycle, provided that they are all located in the same 'row' in the memory: that is the same Block Address bits (b3, b2, b1 of Device Select code in Table 3) and the same 4 MSBs in the Byte Address. The master sends one up to 16 bytes of data, which are each acknowledged by the memory. After each byte is transfered, the internal byte address counter (4

## DEVICE OPERATION (cont'd)

Least Significant Bits only) is incremented. The transfer is terminated by the master generating a STOP condition. Care must be taken to avoid address counter 'roll-over' which could result in data being overwritten. Note that for any write mode, the generation by the master of the STOP condition starts the internal memory program cycle. All inputs are disabled until the completion of this cycle and the memory will not respond to any request.
Minimizing System Delay by Polling On ACK. During the internal Write cycle, the memory disconnects itself from the bus in order to copy the data from the internal latches to the memory cells. The maximum value of the Write time (tw) is given in the

AC Characteristics table, this timing value may be reduced by an ACK polling sequence issued by the master. The sequence is:

- Initial condition: a Write is in progress (see Figure 8).
- Step 1: the Master issues a START condition followed by a Device Select byte (1st byte of the new instruction).
- Step 2: if the memory is internally writing, no ACK will be returned. The Master goes back to Step1. If the memory has terminated the internal writing, it will issue an ACK indicating that the memory is ready to receive the second part of the instruction (the first byte of this instruction was already sent during Step 1).

Figure 8. Write Cycle Polling using ACK


Write Protection. Data in the upper four blocks of 256 bytes of the memory may be write protected. The memory is write protected between a boundary address and the top of memory (address 7FFh). The boundary address is user defined by writing a value in the Block Address Pointer (location 7FFh).
This Block Address Pointer defines an 8 bit address composed of the 4 MSBs of location 7FFh and 4 LSBs which are forced to '0'. This address pointer can therefore address a boundary in steps of 16 bytes.
The block in which the Block Address Pointer defines the boundary of the write protected memory is defined by the logic level on the PB1 and PBO inputs:

- PB1 = '0' and PB0 = '0' select block 4
- PB1 = '0' and PB0 = '1' select block 5
- PB1 = ' 1 ' and PB0 = '0' select block 6
- PB1 = '1' and PB0 = '1' select block 7

To use the Write Protected feature follow this sequence:

- write the data to be protected into the top of the memory, up to, but not including, location 7FFh;
- select the block by hardwiring the signals PBO \& PB1;
- and set the protection by writing the correct bottom boundary address into location 7FFh.
The area will now be protected when the PRE input is taken High.
Caution: Special attention must be used when using the protect mode together with the Multibyte

Write mode (MODE input pin High). If the Multibyte Write starts at the location right below the first byte of the Write Protected area, then the instruction will write over the first 7 bytes of the Write Protected area. The area protected is therefore smaller than the content defined in the location 7FFh, by 7 bytes. This does not apply to the Page Write mode as the address counter 'roll-over' and thus cannot go above the 16 bytes lower boundary of the protected area.

## Read Operation

Read operations are independent of the state of the MODE signal. On delivery, the memory content is set at all "1's" (or FFh).
Current Address Read. The memory has an internal byte address counter. Each time a byte is read, this counter is incremented. For the Current Address Read mode, following a START condition, the master sends a memory address with the R $\bar{W}$ bit set to ' 1 '. The memory acknowledges this and outputs the byte addressed by the internal byte address counter. This counter is then incremented. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.
Random Address Read. A dummy write is performed to load the address into the address counter (see Figure 11). This is followed by another START condition from the master and the byte address repeated with the RW bit set to ' 1 '. The memory acknowledges this and outputs the byte addressed. The master does NOT acknowledge the

Figure 9. Write Modes Sequence (ST24/25C16)


Figure 10. Write Modes Sequence with Write Control =1 (ST24/25W16)


## DEVICE OPERATION (cont'd)

byte output, but terminates the transfer with a STOP condition.
Sequential Read. This mode can be initiated with either a Current Address Read or a Random Address Read. However, in this case the master DOES acknowledge the data byte output and the memory continues to output the next byte in sequence. To terminate the stream of bytes, the master must NOT acknowledge the last byte output, but MUST generate a STOP condition. The
output data is from consecutive byte addresses, with the internal byte address counter automatically incremented after each byte output. After a count of the last memory address, the address counter will 'roll- over' and the memory will continue to output data.
Acknowledge in Read Mode. In all read modes the ST24/25×16 wait for an acknowledge during the 9th bit time. If the master does not pull the SDA line low during this time, the ST24/25×16 terminate the data transfer and switches to a standby state.

Figure 11. Read Modes Sequence


## ORDERING INFORMATION SCHEME



Notes: 1. Available on Revision D only.
2. Revisıon D is an upgrade of Revision C with optımized chip lay-out fits SO8 package.
3. Available only for Revision D devices.

Parts are shipped with the memory content set at all "1's" (FFh).
For a list of available options (Operating Voltage, Range, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## SERIAL ACCESS CMOS 16K (2048 x 8) EEPROMs

- MINIMUM 1 MILLION ERASE/WRITE CYCLES with OVER 10 YEARS DATA RETENTION
- SINGLE SUPPLY VOLTAGE:
- 3V to 5.5V for ST24164 version
- 2.5V to 5.5V for ST25164 version
- HARDWARE WRITE CONTROL PIN
- TWO WIRE SERIAL INTERFACE
- PAGE WRITE (up to 16 BYTES)
- BYTE, RANDOM and SEQUENTIAL READ MODES
- SELF TIMED PROGRAMMING CYCLE
- AUTOMATIC ADDRESS INCREMENTING
- ENHANCED ESD/LATCH-UP PERFORMANCES


## DESCRIPTION

The ST24/25164 are 16K bit electrically erasable programmable memories (EEPROM), organized as $2048 \times 8$ bits. They are manufactured in SGSTHOMSON's Hi-Endurance Advanced CMOS technology which guarantees an endurance of more than one million erase/write cycles with a data retention of over 10 years. The memories operate with a power supply value as low as 2.5 V .

Table 1. Signal Names

| E0-E2 | Chip Enable Inputs |
| :--- | :--- |
| SDA | Serial Data Address Input/Output |
| $:$ SCL | Serial Clock |
| $\overline{W C}$ | Write Control |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. SO Pin Connections


Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |  |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | grade 3 <br> grade 6 | -40 to 125 <br> -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |  |
| $\mathrm{T}_{\text {LEAD }}$ | Lead Temperature, Soldering | (SO8 package) <br> (PSDIP8 package) | 40 sec <br> 10 sec | 215 <br> 260 |
| $\mathrm{~V}_{\mathrm{O}}$ | Output Voltage | ${ }^{\circ} \mathrm{C}$ |  |  |
| $\mathrm{V}_{\mathrm{I}}$ | Input Voltage | -0.3 to 6.5 | V |  |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.3 to 6.5 | V |  |
| $\mathrm{~V}_{\text {ESD }}$ | Electrostatic Discharge Voltage (Human Body model) ${ }^{(2)}$ | -0.3 to 6.5 | V |  |
|  | Electrostatic Discharge Voltage (Machine model) ${ }^{(3)}$ | 4000 | V |  |

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indıcated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended perıods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. MIL-STD-883C, 3015.7 ( $100 \mathrm{pF}, 1500 \Omega$ ).
3. EIAJ IC-121 (Condition C) (200pF, $0 \Omega$ ).

## DESCRIPTION (cont'd)

Both Plastic Dual-in-Line and Plastic Small Outline packages are available.
The memories are compatible with the two wire serial interface which uses a bi-directional data bus and serial clock. The memories offer 3 chip enable inputs (E2, E1, E0) so that up to $8 \times 16 \mathrm{~K}$ devices may be attached to the bus and selected individually. The memories behave as a slave device with all memory operations synchronized by the serial clock.

Read and write operations are initiated by a START condition generated by the bus master. The START condition is followed by a stream of 7 bits, plus one read/write bit and terminated by an acknowledge bit (see Table 3).
When writing data to the memory it responds to the 8 bits received by asserting an acknowledge bit during the 9th bit time. When data is read by the bus master, it acknowledges the receipt of the data bytes in the same way. Data transfers are terminated with a STOP condition.

Table 3. Device Select Code

|  |  | Chip Enable |  |  | MSB Address |  |  | R/ $\bar{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit | b 7 | b 6 | b 5 | b 4 | b 3 | b 2 | b 1 | b 0 |
| Device Select | 1 | E2 | E1 | E0 | A10 | A9 | A8 | R/ $\bar{W}$ |

Note: The MSB b7 is sent first.

Table 4. Operating Modes ${ }^{(1)}$

| Mode | RWW bit | MODE | Bytes | Initial Sequence |
| :---: | :---: | :---: | :---: | :---: |
| Current Address Read | '1' | X | 1 | START, Device Select, R/ $\widehat{W}=$ ' 1 ' |
| Random Address Read | '0' | X |  | START, Device Select, R $\bar{W}=$ '0', Address |
|  | '1' | X | 1 | reSTART, Device Select, R/ $\bar{W}=$ ' 1 ' |
| Sequential Read | '1' | X | 1 to 2048 | Similar to Current or Random Mode |
| Byte Write | '0' | X | 1 | START, Device Select, R/ $\bar{W}=$ ' 0 ' |
| Page Write | '0' | VIL | 16 | START, Device Select, R/ $\bar{W}={ }^{\prime} 0$ ' |

Notes: 1. $X=V_{I H}$ or $V_{I L}$

Table 5. Endurance and Data Retention Guarantees

| Device | Endurance <br> E/W Cycles | Data Retention <br> Years |
| :---: | :---: | :---: |
| ST24164, ST25164 | $1,000,000$ | 10 |

Power On Reset: Vcc lock out write protect. In order to prevent data corruption and inadvertent write operations during power up, a Power On Reset (POR) circuit is implemented. Until the Vcc voltage has reached the POR threshold value, the internal reset is active, all operations are disabled and the device will not respond to any command. In the same way, when Vcc drops down from the operating voltage to below the POR threshold value, all operations are disabled and the device will not respond to any command. A stable Vcc must be applied before applying any logic signal.

## SIGNAL DESCRIPTIONS

Serial Clock (SCL). The SCL input pin is used to synchronize all data in and out of the memory. A resistor can be connected from the SCL line to VCC to act as a pull up (see Figure 4).
Serial Data (SDA). The SDA pin is bi-directional and is used to transfer data in or out of the memory. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A resistor must be connected from the SDA bus line to Vcc to act as pull up (see Figure 4).

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 50 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | $0.2 \mathrm{~V}_{\mathrm{CC}}$ to $0.8 \mathrm{~V}_{\mathrm{CC}}$ |

Input and Output Timing Ref. Voltages $0.3 \mathrm{~V}_{\mathrm{CC}}$ to $0.7 \mathrm{~V}_{\mathrm{CC}}$

Figure 3. AC Testing Input Output Waveforms


Chip Enable (E2-E0). These chip enable inputs are used to set 3 bits (b6, b5, b4) of the 7 bit device select code. These inputs may be driven dynamically or tied to VCc or Vss to establish the device select code.
Write Control ( $\overline{W C}$ ). An hardware Write Control feature ( $\overline{\mathrm{WC}}$ ) is offered on pin 7. This feature is usefull to protect the contents of the memory from
any erroneous erase/write cycle. The Write Control signal is used to enable ( $\overline{\mathrm{WC}}=\mathrm{V}_{1 H}$ ) or disable ( $\overline{\mathrm{WC}}$ $=\mathrm{V}_{\mathrm{IL}}$ ) the internal write protection. $\overline{\mathrm{WC}}$ pin can be direcly connected to VSs pin, in order to run the ST24/25164 without the Write Control protection.
Refer to the AN404 Application Note for more detailed information about Write Control feature.

## DEVICE OPERATION

## Bus Background

The device that controls the data transfer is known as the master and the other as the slave. The master will always initiate a data transfer and will provide the serial clock for synchronisation. The ST24/25164 are always slave devices in all communications.
Start Condition. START is identified by a high to low transition of the SDA line while the clock SCL is stable in the high state. A START condition must precede any command for data transfer. Except during a programming cycle, the ST24/25164 continuously monitor the SDA and SCL signals for a START condition and will not respond unless one is given.
Stop Condition. STOP is identified by a low to high transition of the SDA line while the clock SCL is stable in the high state. A STOP condition terminates communication between the ST24/25164

Figure 4. Maximum RL Value versus Bus Capacitance (CBus) for a Serial Bus


Table 6. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, f=100 \mathrm{kHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (SDA) |  |  | 8 | pF |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (other pins) |  |  | 6 | pF |

Note: 1. Sampled only, not $100 \%$ tested

Table 7. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=3 \mathrm{~V}$ to 5.5 V or 2.5 V to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| اLI | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| Lo | Output Leakage Current | $\begin{gathered} 0 V \leq V_{\text {out }} \leq V_{c c} \\ S D A \text { in Hi-Z } \end{gathered}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $V_{C C}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{C}}=100 \mathrm{kHz}$ <br> (Rise/Fall time < 10ns) |  | 2 | mA |
|  | Supply Current (ST25 series) | $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{fc}_{\mathrm{C}}=100 \mathrm{kHz}$ |  | 1 | mA |
| $\mathrm{lcC1}$ | Supply Current (Standby) | $\begin{gathered} V_{I N}=V_{S S} \text { or } V_{C C}, \\ V_{C C}=5 V \end{gathered}$ |  | 100 | $\mu \mathrm{A}$ |
|  |  | $\begin{gathered} V_{I N}=V_{S S} \text { or } V_{C C} \\ V_{C C}=5 V, f \mathrm{fC}=100 \mathrm{kHz} \end{gathered}$ |  | 300 | $\mu \mathrm{A}$ |
| Ic c2 | Supply Current (Standby) (ST25 series) | $\begin{gathered} V_{I N}=V_{S S} \text { or } V_{C c}, \\ V_{C C}=2.5 \mathrm{~V} \end{gathered}$ |  | 5 | $\mu \mathrm{A}$ |
|  |  | $\begin{gathered} V_{\mathbb{I N}}=V_{S S} \text { or } V_{C C}, \\ V_{C C}=2.5 \mathrm{~V}, \mathrm{fC}_{\mathrm{C}}=100 \mathrm{kHz} \end{gathered}$ |  | 50 | $\mu \mathrm{A}$ |
| VIL | Input Low Voltage (SCL, SDA) |  | -0.3 | 0.3 VCC | V |
| $\mathrm{V}_{1}$ | Input High Voltage (SCL, SDA) |  | 0.7 VCC | $\mathrm{V}_{\mathrm{cc}}+1$ | V |
| VIL | Input Low Voltage (E0-E2, WC) |  | -0.3 | 0.5 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage (E0-E2, WC) |  | $V_{c c}-0.5$ | $\mathrm{Vcc}+1$ | V |
| VoL | Output Low Voltage | $10 \mathrm{~L}=3 \mathrm{~mA}, \mathrm{~V}_{\mathrm{cc}}=5 \mathrm{~V}$ |  | 0.4 | V |
|  | Output Low Voltage (ST25 series) | $\mathrm{loL}=2.1 \mathrm{~mA}, \mathrm{VCC}=2.5 \mathrm{~V}$ |  | 0.4 | V |
| $V_{\text {POR }}{ }^{(1)}$ | Power On Reset Threshold (ST25 series) |  | 1.5 | 2.0 | V |
| Vcc Read ${ }^{(1)}$ | Vcc Range for Read Operations (ST25 series) |  | 2.5 | 5.5 | V |
| Vcc Write | Vcc Range for Write Operations |  | 2.5 | 5.5 | V |

Note: 1. At the time of publication of this data sheet, the statistical history, for the ST25164, was not yet sufficient to guarantee a Vcc Read $=2 \mathrm{~V}$. For the lastest information contact your local SGS-THOMSON Sales Office.

Table 8. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=3 \mathrm{~V}$ to 5.5 V or 2.5 V to 5.5 V )

| Symbol | Alt | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{CH} 1 \mathrm{CH} 2}$ | $t_{R}$ | Clock Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tCL1CL2 | $t_{F}$ | Clock Fall Time |  | 300 | ns |
| $t_{\text {DH1DH2 }}$ | $t_{R}$ | Input Rise Time |  | 1 | $\mu \mathrm{s}$ |
| $t_{\text {DL, } 1 \text { DL1 }}$ | $t_{F}$ | Input Fall Time |  | 300 | ns |
| $\mathrm{tCHDX}^{(1)}$ | tsu STA | Clock High to Input Transition | 4.7 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{CHCL}}$ | $\mathrm{t}_{\mathrm{HIGH}}$ | Clock Pulse Width High | 4 |  | $\mu \mathrm{s}$ |
| tblcl | $t_{\text {HD STA }}$ | Input Low to Clock Low (START) | 4 |  | $\mu \mathrm{s}$ |
| tcldx | $t_{\text {HD DAT }}$ | Clock Low to Input Transition | 0 |  | $\mu \mathrm{s}$ |
| tcleh | tLow | Clock Pulse Width Low | 4.7 |  | $\mu \mathrm{s}$ |
| tbxcx | tsu.dat | Input Transition to Clock Transition | 250 |  | ns |
| tchDH | tsusto | Clock High to Input High (STOP) | 4.7 |  | $\mu \mathrm{s}$ |
| $t_{\text {DHDL }}$ | $\mathrm{t}_{\text {BUF }}$ | Input High to Input Low (Bus Free) | 4.7 |  | $\mu \mathrm{s}$ |
| tclov | $t_{\text {AA }}$ | Clock Low to Data Out Valid | 0.3 | 3.5 | $\mu \mathrm{s}$ |
| tclox | $t_{\text {DH }}$ | Clock Low to Data Out Transition | 300 |  | ns |
| $\mathrm{fc}_{\mathrm{c}}$ | fscl | Clock Frequency |  | 100 | kHz |
| $\mathrm{t}_{\mathrm{NS}}$ | TI | Noise Suppression Time Constant (SCL \& SDA Inputs) |  | 100 | ns |
| tw | twr | Write Tıme |  | 10 | ms |

Note: 1. For a reSTART condition, or following a write cycle.

## DEVICE OPERATION (cont'd)

and the bus master. A STOP condition at the end of a Read command forces the standby state. A STOP condition at the end of a Write command triggers the internal EEPROM write cycle.
Acknowledge Bit (ACK). An acknowledge signal is used to indicate a successfull data transfer. The bus transmitter, either master or slave, will release the SDA bus after sending 8 bits of data. During the 9th clock pulse period the receiver pulls the SDA bus low to acknowledge the receipt of the 8 bits of data.
Data Input. During data input the ST24/25164 sample the SDA bus signal on the rising edge of the clock SCL. Note that for correct device operation the SDA signal must be stable during the clock low to high transition and the data must change ONLY when the SCL line is low.

Memory Addressing. To start communication between the bus master and the slave ST24/25164, the master must initiate a START condition. Following this, the master sends onto the SDA bus line 8 bits (MSB first) corresponding to the device select code ( 7 bits) and a Read or Write bit ( $\mathrm{R} / \overline{\mathrm{W}}$ ).
Three out of the four most significant bits of the Device Select code are the Device Select bits (b6, b5, b4). They are matched to the chip enable signals applied on pins E2, E1, E0. Thus up to 8 x 16 K memories can be connected on the same bus giving a memory capacity total of 128 K bits. After a START condition any memory on the bus will identify the device code and compare the 3 bits to its chip enable inputs E2, E1, E0.
The 8th bit sent is the Read or Write bit ( $R / \bar{W}$ ), this bit is set to ' 1 ' for read and ' 0 ' for write operations. If a match is found, the corresponding memory will acknowledge the identification on the SDA bus during the 9th bit time.

Figure 5. AC Waveforms


## DEVICE OPERATION (cont'd)

## Write Operations

The Write Operations is only possible when the Write Control pin is low (WC to ground).
Following a START condition the master sends a device select code with the RW bit reset to ' 0 '. The memory acknowledges this and waits for the lower byte address. After receipt of the byte address the device again responds with an acknowledge.
Byte Write. In the Byte Write mode the master sends one data byte, which is acknowledged by the memory. The master then terminates the transfer by generating a STOP condition.

Page Write. The Page Write mode allows up to 16 bytes to be written in a single write cycle, provided that they are all located in the same 'row' in the memory: that is the 4 most significant Byte Address
bits (A7-A4) are the same. The master sends from one up to 16 bytes of data, which are each acknowledged by the memory. After each byte is transfered, the internal byte address counter (4 least significant bits only) is incremented. The transfer is terminated by the master generating a STOP condition. Care must be taken to avoid address counter 'roll-over' which could result in data being overwritten. Note that, for any write mode, the generation by the master of the STOP condition starts the internal memory program cycle. All inputs are disabled until the completion of this cycle and the memory will not respond to any request.
Minimizing System Delays by Polling On ACK. During the internal write cycle, the memory disconnects itself from the bus in order to copy the data from the internal latches to the memory cells. The maximum value of the write time ( tw ) is given in the AC Characteristics table, since the typical time is

Figure 6. $\mathrm{I}^{2} \mathrm{C}$ Bus Protocol


Figure 7. Write Cycle Polling using ACK

shorter, the time seen by the system may be reduced by an ACK polling sequence issued by the master. The sequence is as follows:

- Initial condition: a Write is in progress (see Figure 7).
- Step 1: the master issues a START condition followed by a device select byte (1st byte of the new instruction).
- Step 2: if the memory is busy with the internal write cycle, no ACK will be returned and the master goes back to Step 1. If the memory has terminated the internal write cycle, it will respond
with an ACK, indicating that the memory is ready to receive the second part of the next instruction (the first byte of this instruction was already sent during Step 1).


## Read Operations

Read operations are independent of the state of the $\overline{W C}$ pin. On delivery, the memory content is set at all "1's" (or FFh).

Current Address Read. The memory has an internal byte address counter. Each time a byte is read,

Figure 8. Write Modes Sequence


Figure 9. Write Modes Sequence with Write Control =1


Figure 10. Read Modes Sequence


## DEVICE OPERATION (cont'd)

this counter is incremented. For the Current Address Read mode, following a START condition, the master sends a memory address with the $R / \bar{W}$ bit set to ' 1 '. The memory acknowledges this and outputs the byte addressed by the internal byte address counter. This counter is then incremented. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.
Random Address Read. A dummy write is performed to load the address into the address counter, see Figure 10. This is followed by another START condition from the master and the byte address is repeated with the $R / \bar{W}$ bit set to ' 1 '. The memory acknowledges this and outputs the byte addressed. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.

Sequential Read. This mode can be initiated with either a Current Address Read or a Random Address Read. However, in this case the master DOES acknowledge the data byte output and the memory continues to output the next byte in sequence. To terminate the stream of bytes, the master must NOT acknowledge the last byte output, but MUST generate a STOP condition. The output data is from consecutive byte addresses, with the internal byte address counter automatically incremented after each byte output. After a count of the last memory address, the address counter will 'roll- over' and the memory will continue to output data.
Acknowledge in Read Mode. In all read modes the ST24/25164 wait for an acknowledge during the 9th bit time. If the master does not pull the SDA line low during this time, the ST24/25164 terminate the data transfer and switches to a standby state.

## ORDERING INFORMATION SCHEME



Note: 3 * Temperature range on request only.

Parts are shipped with the memory content set at all "1's" (FFh).
For a list of available options (Operating Voltage, Range, Package, etc...) refer to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## $\mathrm{XI}^{2} \mathrm{C}$ BUS EEPROM

## SERIAL ACCESS CMOS 16K (2048 x 8) EEPROMs EXTENDED ADDRESSING COMPATIBLE WITH I²C BUS

- COMPATIBLE with $I^{2} \mathrm{C}$ EXTENDED ADDRESSING
- TWO WIRE SERIAL INTERFACE, SUPPORTS 400 kHz PROTOCOL
- MINIMUM 1 MILLION ERASE/WRITE CYCLES, with OVER 10 YEARS DATA RETENTION
- SINGLE SUPPLY VOLTAGE:
- 3V to 5.5V for ST24E16D version
- 2 V to 5.5 V for ST25E16D version
- WRITE CONTROL FEATURE
- BYTE and PAGE WRITE (up to 16 BYTES)
- BYTE, RANDOM and SEQUENTIAL READ MODES
- SELF TIMED PROGRAMING CYCLE
- AUTOMATIC ADDRESS INCREMENTING
- ENHANCED ESD/LATCH UP PERFORMANCES


## DESCRIPTION

The ST24/25E16D are 16K bit electrically erasable programmable memories (EEPROM), organized as 8 blocks of $256 \times 8$ bits. It is manufactured in SGS-THOMSON's Hi-Endurance Advanced CMOS technology which guarantees an endurance of more than one million erase/write cycles with a data retention of over 10 years. The ST25E16D operates with a power supply value as

Table 1. Signal Names

| E0 - E2 | Chip Enable Inputs |
| :--- | :--- |
| SDA | Serial Data Address Input/Output |
| SCL | Serial Clock |
| $\overline{W C}$ | Write Control |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



PSDIP8 (B)
0.25 mm Frame

Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. SO Pin Connections


Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter |  |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {A }}$ | Ambient Operating Temperature |  | grade 1 grade 3 grade 6 | $\begin{gathered} 0 \text { to } 70 \\ -40 \text { to } 125 \\ -40 \text { to } 85 \end{gathered}$ | ${ }^{\circ} \mathrm{C}$ |
| TStG | Storage Temperature |  | - | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | Lead Temperature, Soldering | $\begin{aligned} & \text { (SO8) } \\ & \text { (PSDIP8) } \end{aligned}$ | 40 sec <br> 10 sec | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| $V_{10}$ | Input or Output Voltages |  |  | -0.3 to 6.5 | V |
| VCC | Supply Voltage |  |  | -0.3 to 6.5 | V |
| $V_{\text {ESD }}$ | Electrostatic Discharge Voltage (Human Body model) ${ }^{(2)}$ |  |  | 4000 | V |
|  | Electrostatic Discharge Voltage (Machine model) ${ }^{(3)}$ |  |  | 500 | V |

Notes: 1. Except for the ratıng "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratıngs" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specificatıon is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. 100 pF through $1500 \Omega$; MIL-STD-883C, 3015.7
3. 200 pF through $0 \Omega$; EIAJ IC-121 (condition C)

## DESCRIPTION (cont'd)

Iow as 2.0 V . Both Plastic Dual-in-Line and Plastic Small Outline packages are available.
Each memory is compatible with the $I^{2} \mathrm{C}$ extended addressing standard, two wire serial interface which uses a bi-directional data bus and serial clock. The ST24/25E16D carry a built-in 4 bit, unique device identification code (1010) corre-
sponding to the $1^{2} C$ bus definition. The ST24/25E16D behave as slave devices in the $I^{2} \mathrm{C}$ protocol with all memory operations synchronized by the serial clock. Read and write operations are initiated by a START condition generated by the bus master. The START condition is followed by a stream of 4 bits (identification code 1010), 3 bit Chip Enable input to form a 7 bit Device Select, plus one read/write bit and terminated by an acknow-

Table 3. Device Select Code

|  | Device Code |  |  |  | Chip Enable |  |  | $\mathrm{R} \bar{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit | b 7 | b 6 | b 5 | b 4 | b 3 | b 2 | b 1 | b 0 |
| Device Select | 1 | 0 | 1 | 0 | E 2 | E 1 | E 0 | $\mathrm{R} \bar{W}$ |

Note: The MSB b7 is sent first.

Table 4. Operating Modes

| Mode | $\mathrm{R} \overline{\mathrm{W}}$ bit | Bytes | Initial Sequence |
| :---: | :---: | :---: | :---: |
| Current Address Read | ' 1 ' | 1 | START, Device Select, R $\bar{W}=$ ' 1 ' |
| Random Address Read | '0' |  | START, Device Select, $\mathrm{R} \overline{\mathrm{W}}=$ ' 0 ', Address |
|  | '1' | 1 | reSTART, Device Select, R $\bar{W}=$ ' 1 ' |
| Sequential Read | '1' | 1 to 2048 | As CURRENT or RANDOM Mode |
| Byte Write | '0' | 1 | START, Device Select, R $\bar{W}=$ ' 0 ' |
| Page Write | '0' | 16 | START, Device Select, R $\bar{W}={ }^{\text {'0 }}$ ' |

Note: $X=V_{\mathbb{H}}$ or $V_{\text {IL }}$.
ledge bit. When writing data to the memory it responds to the 8 bits received by asserting an acknowledge bit during the 9th bit time. When data is read by the bus master, it acknowledges the receipt of the data bytes in the same way.
-Data transfers are terminated with a STOP condition. In this way, up to 8 ST24/25E16D may be connected to the same $I^{2} \mathrm{C}$ bus and selected individually, allowing a total addressing field of 128 Kbit.
Power On Reset: Vcc lock out write protect. In order to prevent data corruption and inadvertent write operations during power up, a Power On Reset (POR) circuit is implemented. Untill the Vcc voltage has reached the POR threshold value, the internal reset is active: all operations are disabled and the device will not respond to any command. In the same way, when Vcc drops down from the operating voltage to below the POR threshold value, all operations are disabled and the device will not respond to any command. A stable Vcc must be applied before applying any logic signal.

## SIGNALS DESCRIPTION

Serial Clock (SCL). The SCL input pin is used to synchronize all data in and out of the memory. A
resistor can be connected from the SCL line to Vcc to act as a pull up (see Figure 3)
Serial Data (SDA). The SDA pin is bi-directional and is used to transfer data in or out of the memory. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A resistor must be connected from the SDA bus line to $V_{c c}$ to act as pull up (see Figure 3).
Chip Enable (E0 - E2). These chip enable inputs are used to set the 3 least significant bits of the 7 bit device select code. They may be driven dynamically or tied to VCC or VSS to establish the device select code. Note that the $\mathrm{V}_{\mathrm{IL}}$ and $\mathrm{V}_{\text {IH }}$ levels for the inputs are CMOS, not TTL compatible.
Write Control ( $\overline{\mathrm{WC}}$ ). The Write Control feature $\overline{W C}$ is useful to protect the contents of the memory from any erroneous erase/write cycle. The Write Control signal is used to enable ( $\overline{W C}$ at $\mathrm{V}_{\mathrm{IH}}$ ) or disable ( $\overline{W C}$ at $V_{\mathrm{IL}}$ ) the internal write protection. The devices with this Write Control feature no longer supports the multibyte mode of operation. When unconnected, the $\bar{W} C$ input is internally read as $V_{\text {IL }}$.
Refer to the AN404 Application Note for more detailed information about Write Control feature.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 50 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | $0.2 \mathrm{~V}_{\mathrm{CC}}$ to $0.8 \mathrm{~V}_{\mathrm{CC}}$ |

Input and Output Timing Ref. Voltages $0.3 \mathrm{~V}_{\mathrm{cc}}$ to $0.7 \mathrm{~V}_{\mathrm{cc}}$

Figure 4. AC Testing Input Output Waveforms

|  |
| :---: |

## DEVICE OPERATION

## $I^{2} C$ Bus Background

The ST24/25E16D support the extended addressing $I^{2} \mathrm{C}$ protocol. This protocol defines any device
that sends data onto the bus as a transmitter and any device that reads the data as a receiver. The device that controls the data transfer is known as the master and the other as the slave. The master will always initiate a data transfer and will provide the serial clock for synchronisation. The ST24/25E16D are always slave devices in all communications.
Start Condition. START is identified by a high to low transition of the SDA line while the clock SCL is stable in the high state. A START condition must precede any command for data transfer. Except during a programming cycle, the ST24/25E16D continuously monitor the SDA and SCL signals for a START condition and will not respond unless one is given.
Stop Condition. STOP is identified by a low to high transition of the SDA line while the clock SCL is stable in the high state. A STOP condition terminates communication between the ST24/25E16D and the bus master. A STOP condition at the end of a Read command forces the standby state. A STOP condition at the end of a Write command triggers the internal EEPROM write cycle.

Figure 3. Maximum RL Value versus Bus Capacitance ( $C_{B u s}$ ) for an $I^{2} C$ Bus, $f c=400 \mathrm{kHz}$


Table 5. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=400 \mathrm{kHz}\right)$

| Symbol | Parameter |  | Min | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $C_{I N}$ | Input Capacitance (SDA) |  |  | 8 | pF |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance (other pins) |  |  | 6 | pF |
| $Z_{W C L}$ | $\overline{\mathrm{WC}}$ Input Impedance | $\mathrm{V}_{\mathbb{N}} \leq 0.3 \mathrm{~V}_{\mathrm{CC}}$ | 5 | 20 | $\mathrm{k} \Omega$ |
| $Z_{W C H}$ | $\overline{\mathrm{WC}}$ Input Impedance | $\mathrm{V}_{\mathbb{I N}} \geq 0.7 \mathrm{~V}_{\mathrm{CC}}$ | 500 |  | $\mathrm{k} \Omega$ |

Note: 1. Sampled only, not $100 \%$ tested.

Table 6. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V} \mathrm{Cc}=3 \mathrm{~V}$ to 5.5 V or 2 V to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Rin | $\overline{\text { WC }}$ Input Resistor | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 0.3 \mathrm{~V}_{\text {cc }}$ | 8 | 25 | k $\Omega$ |
|  |  | $0.7 \mathrm{~V}_{\mathrm{cc}} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {cc }}$ | 1 |  | k $\Omega$ |
| lı | Input Leakage Current (SCL, SDA, E0-E2) | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\text {cc }}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| Lo | Output Leakage Current | $\begin{gathered} 0 \mathrm{~V} \leq \mathrm{V}_{\text {out }} \leq \mathrm{V}_{\mathrm{cc}} \\ \mathrm{SDA} \text { in } \mathrm{Hi}-\mathrm{Z} \end{gathered}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{C}}=400 \mathrm{kHz}$ <br> (Rise/Fall time < 10ns) |  | 2 | mA |
|  | Supply Current (ST25 series) | $\mathrm{V}_{\mathrm{cc}}=2 \mathrm{~V}, \mathrm{f}_{\mathrm{C}}=400 \mathrm{kHz}$ |  | 1 | mA |
| $\mathrm{lcC1}$ | Supply Current (Standby) | $\begin{gathered} V_{I N}=V_{\text {Ss }} \text { or } V_{\mathrm{Cc}}, \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \end{gathered}$ |  | 100 | $\mu \mathrm{A}$ |
|  |  | $\begin{gathered} V_{I N}=V_{S S} \text { or } V_{C C} \\ V_{C C}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{C}}=400 \mathrm{kHz} \end{gathered}$ |  | 300 | $\mu \mathrm{A}$ |
| lcc 2 | Supply Current (Standby) <br> (ST25 series) | $\begin{gathered} \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{ss}} \text { or } \mathrm{V}_{\mathrm{cc}}, \\ \mathrm{~V}_{\mathrm{CC}}=2 \mathrm{~V} \end{gathered}$ |  | 5 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}}$ or $\mathrm{V}_{\mathrm{CC}}$, $\mathrm{V}_{\mathrm{cC}}=2 \mathrm{~V}, \mathrm{f}_{\mathrm{C}}=400 \mathrm{kHz}$ |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage (SCL, SDA) |  | -0.3 | 0.3 Vcc | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage (SCL, SDA) |  | 0.7 V cc | $\mathrm{V}_{\mathrm{cc}}+1$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage (E0-E2, $\overline{\mathrm{WC}}$ ) |  | -0.3 | 0.5 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage (E0-E2, $\overline{\mathrm{WC}}$ ) |  | $\mathrm{V}_{\mathrm{cc}}-0.5$ | $\mathrm{V}_{\mathrm{cc}}+1$ | V |
| VoL | Output Low Voltage | $\mathrm{loL}=3 \mathrm{~mA}, \mathrm{~V}_{\mathrm{cc}}=5 \mathrm{~V}$ |  | 0.4 | V |
|  | Output Low Voltage (ST25 series) | $\mathrm{loL}^{2}=2.1 \mathrm{~mA}, \mathrm{~V}_{\text {cC }}=2 \mathrm{~V}$ |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{POR}}{ }^{(1)}$ | Power On Reset Threshold (ST25 series) |  | 1.5 | 2 | V |
| $V_{\text {cc }}$ Read ${ }^{(1)}$ | $V_{c C}$ Range for Read Operations (ST25 series) |  | 2.5 | 5.5 | V |
| Vcc Write | $\mathrm{V}_{\mathrm{cc}}$ Range for Write Operations |  | 2.5 | 5.5 | V |

Note: 1. At the time of publication of this data sheet, the statistical history, for the ST25E16D, was not yet sufficient to guarantee a $\mathrm{V}_{\mathrm{cc}}$ Read $=2 \mathrm{~V}$. For the lastest information contact your local SGS-THOMSON Sales Office.

Table 7. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=3 \mathrm{~V}$ to 5.5 V or 2 V to 5.5 V )

| Symbol | Alt | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{CH} 1 \mathrm{CH} 2}$ | $t_{R}$ | Clock Rise Time |  | 300 | ns |
| tCL1CL2 | $t_{\text {F }}$ | Clock Fall Time |  | 300 | ns |
| $\mathrm{t}_{\text {DH1DH2 }}$ | $t_{\text {R }}$ | Input Rise Time |  | 300 | $n s$ |
| tDL1DL1 | $\mathrm{t}_{\mathrm{F}}$ | Input Fall Time |  | 300 | ns |
| tCHDX ${ }^{(1)}$ | tsu STA | Clock High to Input Transition | 600 |  | ns |
| tCHCL | $\mathrm{t}_{\mathrm{HIGH}}$ | Clock Pulse Width High | 600 |  | ns |
| tolcl | thD.STA | Input Low to Clock Low (START) | 600 |  | ns |
| tcldx | thD.DAT | Clock Low to Input Transition | 0 |  | $\mu \mathrm{s}$ |
| tcleh | tLow | Clock Pulse Width Low | 1.3 |  | $\mu \mathrm{s}$ |
| toxcx | tsu.dat | Input Transition to Clock Transition | 100 |  | ns |
| tchdr | tsu sto | Clock High to Input High (STOP) | 600 |  | ns |
| tDHDL | $\mathrm{t}_{\text {BUF }}$ | Input High to Input Low (Bus Free) | 1.3 |  | $\mu \mathrm{s}$ |
| tclav | $t_{\text {AA }}$ | Clock Low to Data Out Valid | 200 | 800 | ns |
| tclax | $t_{\text {DH }}$ | Clock Low to Data Out Transition | 200 |  | ns |
| $\mathrm{fc}^{\text {c }}$ | $\mathrm{f}_{\text {SCL }}$ | Clock Frequency |  | 400 | kHz |
| $\mathrm{t}_{\mathrm{NS}}$ | $t_{1}$ | Noise Suppression Time Constant (SCL \& SDA Inputs) |  | 100 | ns |
| $t w^{(2)}$ | twr | Write Time |  | 5 | ms |

Notes: 1. For a reSTART condition, or following a write cycle.
2. In the Multibyte Write mode only, if accessed bytes are on two consecutive 8 bytes rows ( 5 address MSB are not constant) the maximum programming tıme is doubled to 20 ms .

## DEVICE OPERATION (cont'd)

Acknowledge Bit (ACK). An acknowledge signal is used to indicate a successfull data transfer. The bus transmitter, either master or slave, will release the SDA bus after sending 8 bits of data. During the 9th clock pulse the receiver pulls the SDA bus low to acknowledge the receipt of the 8 bits of data.
Data Input. During data input the ST24/25E16D sample the SDA bus signal on the rising edge of the clock SCL. For correct device operation the SDA signal must be stable during the clock low to high transition and the data must change ONLY when the SCL line is low.
Device Selection. To start communication between the bus master and the slave ST24/25E16D, the master must initiate a START condition. The 8 bits sent after a START condition are made up of a device select of 4 bits that identifies the device type, 3 Chip Enable bits and one bit for a READ (RW = 1) or WRITE $(R \bar{W}=0)$ operation. There are two
modes both for read and write. These are summarised in Table 4 and described hereafter. A communication between the master and the slave is ended with a STOP condition.
Memory Addressing. A data byte in the memory is addressed through 2 bytes of address information. The Most Significant Byte is sent first and the Least significant Byte is sent after. The Least Significant Byte addresses a block of 256 bytes, bits b10,b9,b8 of the Most Significant Byte select one block among 8 blocks (one block is 256 bytes).

## Most Significant Byte

| 0 | 0 | 0 | 0 | 0 | b10 | b9 | b8 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## Least Significant Byte

| b 7 | b 6 | b 5 | b 4 | b 3 | b 2 | b 1 | b 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Figure 5. AC Waveforms


Figure 6. $I^{2} \mathrm{C}$ Bus Protocol


## Write Operations

Following a START condition the master sends a device select code with the RWW bit reset to ' 0 '. The ST24/25E16D acknowledge this and waits for 2 bytes of address. These 2 address bytes ( 8 bits each) provide access to any of the 8 blocks of 256 bytes each. Writing in the ST24/25E16D may be inhibited if input pin WC is taken high.
For the ST24/25E16D versions, any write command with $\overline{W C}=1$ (during a period of time from the START condition untill the end of the 2 Bytes Address) will not modify data and will NOT be acknowledged on data bytes, as in Figure 9.

Byte Write. In the Byte Write mode the master sends one data byte, which is acknowledged by the ST24/25E16D. The master then terminates the transfer by generating a STOP condition.
Page Write. The Page Write mode allows up to 16 bytes to be written in a single write cycle, provided that they are all located in the same row of 16 bytes in the memory, that is the same Address bits (b10b4). The master sends one up to 16 bytes of data, which are each acknowledged by the ST24/25E16D. After each byte is transfered, the internal byte address counter (4 Least Significant Bits only) is incremented. The transfer is terminated by the master generating a STOP condition. Care must be taken to avoid address counter 'roll-over'
which could result in data being overwritten. Note that for any write mode, the generation by the master of the STOP condition starts the internal memory program cycle. All inputs are disabled until the completion of this cycle and the ST24/25E16D will not respond to any request.
Minimizing System Delay by Polling On ACK. During the internal Write cycle, the ST24/25E16D disable itself from the bus in order to copy the data from the internal latches to the memory cells. The maximum value of the Write time (tw) is given in the AC Characteristics table, this timing value may be reduced by an ACK polling sequence issued by the master. The sequence is:

- Initial condition: a Write is in progress (see Figure 7).
- Step 1: the Master issues a START condition followed by a Device Select byte. (1st byte of the new instruction)
- Step 2: if the ST24/25E16D are internally writing, no ACK will be returned. The Master goes back to Step1. If the ST24/25E16D have terminated the internal writing, it will issue an ACK. The ST24/25E16D are ready to receive the second part of the instruction (the first byte of this instruction was already sent during Step1).

Figure 7. Write Cycle Polling using ACK


## Read Operations

On delivery, the memory content is set at all " 1 's" (or FFh).
Current Address Read. The ST24/25E16D have an internal 11 bits address counter. Each time a byte is read, this counter is incremented. For the Current Address Read mode, following a START condition, the master sends a Device Select with the RWW bit set to ' 1 '. The ST24/25E16D acknowledge this and outputs the byte addressed by the internal address counter. This counter is then incremented. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.

Random Address Read. A dummy write is performed to load the address into the address counter, see Figure 10. This is followed by another START condition from the master and the byte address repeated with the $\mathrm{R} \overline{\mathrm{W}}$ bit set to ' 1 '. The ST24/25E16D acknowledge this and outputs the byte addressed. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.
Sequential Read. This mode can be initiated with either a Current Address Read or a Random Address Read. However, in this case the master DOES acknowledge the data byte output and the ST24/25E16D continue to output the next byte in

Figure 8. Write Modes Sequence with Write Control = 0


Figure 9. Write Modes Sequence with Write Control =1

sequence. To terminate the stream of bytes, the master must NOT acknowledge the last byte output, but MUST generate a STOP condition. The output data is from consecutive byte addresses, with the internal byte address counter automatically incremented after each byte output. After a count of the last memory address, the address
counter will 'roll-over' and the memory will continue to output data.
Acknowledge in Read Mode. In all read modes the ST24/25E16D wait for an acknowledge during the 9th bit time. If the master does not pull the SDA line low during this time, the ST24/25E16D terminate the data transfer and switch to a standby state.

Figure 10. Read Modes Sequence


## ORDERING INFORMATION SCHEME



Parts are shipped with the memory content set at all "1's" (FFh).
For a list of available options (Operating Voltage, Range, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## SERIAL ACCESS CMOS 32K (4096 x 8) EEPROMs EXTENDED ADDRESSING COMPATIBLE WITH I²C BUS

- COMPATIBLE with $I^{2} C$ EXTENDED ADDRESSING
- TWO WIRE SERIAL INTERFACE, SUPPORTS 400 kHz PROTOCOL
- MINIMUM 1 MILLION ERASE/WRITE CYCLES, with OVER 10 YEARS DATA RETENTION
- SINGLE SUPPLY VOLTAGE:
- 3V to 5.5V for ST24E32D version
- 2 V to 5.5 V for ST25E32D version
- WRITE CONTROL FEATURE
- BYTE and PAGE WRITE (up to 32 BYTES)
- BYTE, RANDOM and SEQUENTIAL READ MODES
- SELF TIMED PROGRAMING CYCLE
- AUTOMATIC ADDRESS INCREMENTING
- ENHANCED ESD/LATCH UP PERFORMANCES


## DESCRIPTION

The ST24/25E32D are 32K bit electrically erasable programmable memories (EEPROM), organized as 8 blocks of $512 \times 8$ bits. It is manufactured in SGS-THOMSON's Hi-Endurance Advanced CMOS technology which guarantees an endurance of more than one million erase/write cycles with a data retention of over 10 years. The ST25E32D operates with a power supply value as

Table 1. Signal Names

| E0 - E2 | Chip Enable Inputs |
| :--- | :--- |
| SDA | Serial Data Address Input/Output |
| SCL | Serial Clock |
| $\overline{W C}$ | Write Control |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. SO Pin Connections


Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {A }}$ | Ambient Operating Temperature | grade 3 <br> grade 6 | $\begin{aligned} & -40 \text { to } 125 \\ & -40 \text { to } 85 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| Tstg | Storage Temperature |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | Lead Temperature, Soldering $\begin{aligned} & \text { (SO8) } \\ & \text { (PSDIP8) }\end{aligned}$ | $\begin{aligned} & 40 \mathrm{sec} \\ & 10 \mathrm{sec} \end{aligned}$ | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages |  | -0.3 to 6.5 | V |
| Vcc | Supply Voltage |  | -0.3 to 6.5 | V |
| $V_{\text {ESD }}$ | Electrostatic Discharge Voltage (Human Body model) ${ }^{(2)}$ |  | 4000 | V |
|  | Electrostatic Discharge Voltage (Machine model) ${ }^{(3)}$ |  | 500 | V |

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. 100 pF through 1500 , ; MIL-STD-883C, 3015.7
3. 200 pF through 0 O; EIAJ IC-121 (condition C)

## DESCRIPTION (cont'd)

low as 2.0V. Both Plastic Dual-in-Line and Plastic Small Outline packages are available.
Each memory is compatible with the $I^{2} C$ extended addressing standard, two wire serial interface which uses a bi-directional data bus and serial clock. The ST24/25E32D carry a built-in 4 bit, unique device identification code (1010) corre-
sponding to the $1^{2} C$ bus definition. The ST24/25E32D behave as slave devices in the $\mathrm{I}^{2} \mathrm{C}$ protocol with all memory operations synchronized by the serial clock. Read and write operations are initiated by a START condition generated by the bus master. The START condition is followed by a stream of 4 bits (identification code 1010), 3 bit Chip Enable input to form a 7 bit Device Select, plus one read/write bit and terminated by an acknow-

Table 3. Device Select Code

|  | Device Code |  |  |  | Chip Enable |  |  | R $\bar{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
| Device Select | 1 | 0 | 1 | 0 | E2 | E1 | E0 | R $\bar{W}$ |

Note: The MSB b7 is sent first.

Table 4. Operating Modes

| Mode | R $\bar{W}$ bit | Bytes | Initial Sequence |
| :---: | :---: | :---: | :---: |
| Current Address Read | '1' | 1 | START, Device Select, RW = '1' |
| Random Address Read | '0' |  | START, Device Select, R $\bar{W}=$ '0', Address |
|  | '1' | 1 | reSTART, Device Select, $\mathrm{R} \bar{W}=$ ' 1 ' |
| Sequential Read | '1' | 1 to 4096 | As CURRENT or RANDOM Mode |
| Byte Write | '0' | 1 | START, Device Select, R $\bar{W}=$ ' 0 ' |
| Page Write | '0' | 32 | START, Device Select, R $\bar{W}=$ ' 0 ' |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$.
ledge bit. When writing data to the memory it responds to the 8 bits received by asserting an acknowledge bit during the 9th bit time. When data is read by the bus master, it acknowledges the receipt of the data bytes in the same way.
Data transfers are terminated with a STOP condition. In this way, up to 8 ST24/25E32D may be connected to the same $I^{2} \mathrm{C}$ bus and selected individually, allowing a total addressing field of 256 Kbit.
Power On Reset: Vcc lock out write protect. In order to prevent data corruption and inadvertent write operations during power up, a Power On Reset (POR) circuit is implemented. Untill the Vcc voltage has reached the POR threshold value, the internal reset is active: all operations are disabled and the device will not respond to any command. In the same way, when Vcc drops down from the operating voltage to below the POR threshold value, all operations are disabled and the device will not respond to any command. A stable Vcc must be applied before applying any logic signal.

## SIGNALS DESCRIPTION

Serial Clock (SCL). The SCL input pin is used to synchronize all data in and out of the memory. A
resistor can be connected from the SCL line to Vcc to act as a pull up (see Figure 3)
Serial Data (SDA). The SDA pin is bi-directional and is used to transfer data in or out of the memory. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A resistor must be connected from the SDA bus line to Vcc to act as pull up (see Figure 3).
Chip Enable (E0 - E2). These chip enable inputs are used to set the 3 least significant bits of the 7 bit device select code. They may be driven dynamically or tied to Vcc or Vss to establish the device select code. Note that the $\mathrm{V}_{\mathrm{IL}}$ and $\mathrm{V}_{\mathrm{IH}}$ levels for the inputs are CMOS, not TTL compatible.
Write Control ( $\overline{\mathrm{WC}}$ ). The Write Control feature $\overline{W C}$ is useful to protect the contents of the memory from any erroneous erase/write cycle. The Write Control signal is used to enable ( $\overline{\mathrm{WC}}$ at $\mathrm{V}_{1 \mathrm{H}}$ ) or disable ( $\overline{\mathrm{WC}}$ at $\mathrm{V}_{\mathrm{IL}}$ ) the internal write protection. The devices with this Write Control feature no longer supports the multibyte mode of operation. When pin WC is unconnected, the $\bar{W} C$ input is internally read as $\mathrm{V}_{\mathrm{IL}}$.
When $\overline{W C}=1$, Device Select and Address bytes are acknowledged; Data bytes are not acknowledged.
Refer to the AN404 Application Note for more detailed information about Write Control feature.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 50 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | $0.2 \mathrm{~V}_{\mathrm{CC}}$ to $0.8 \mathrm{~V}_{\mathrm{CC}}$ |
| Input and Output Timing Ref. Voltages | $0.3 \mathrm{~V}_{\mathrm{CC}}$ to $0.7 \mathrm{~V}_{\mathrm{CC}}$ |

Figure 4. AC Testing Input Output Waveforms


## DEVICE OPERATION

## $I^{2} C$ Bus Background

The ST24/25E32D support the extended addressing $I^{2} \mathrm{C}$ protocol. This protocol defines any device
that sends data onto the bus as a transmitter and any device that reads the data as a receiver. The device that controls the data transfer is known as the master and the other as the slave. The master will always initiate a data transfer and will provide the serial clock for synchronisation. The ST24/25E32D are always slave devices in all communications.
Start Condition. START is identified by a high to low transition of the SDA line while the clock SCL is stable in the high state. A START condition must precede any command for data transfer. Except during a programming cycle, the ST24/25E32D continuously monitor the SDA and SCL signals for a START condition and will not respond unless one is given.
Stop Condition. STOP is identified by a low to high transition of the SDA line while the clock SCL is stable in the high state. A STOP condition terminates communication between the ST24/25E32D and the bus master. A STOP condition at the end of a Read command forces the standby state. A STOP condition at the end of a Write command triggers the internal EEPROM write cycle.

Figure 3. Maximum RL Value versus Bus Capacitance ( $\mathrm{C}_{\mathrm{Bus}}$ ) for an $\mathrm{I}^{2} \mathrm{C}$ Bus, $\mathrm{fc}=400 \mathrm{kHz}$


Table 5. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=400 \mathrm{kHz}\right)$

| Symbol | Parameter |  | Min | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (SDA) |  |  | 8 | pF |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (other pins) |  |  | 6 | pF |
| $\mathrm{Z}_{\mathrm{WCL}}$ | $\overline{\mathrm{WC}}$ Input Impedance | $\mathrm{V}_{\mathbb{I N}} \leq 0.3 \mathrm{~V}_{\mathrm{CC}}$ | 5 | 20 | $\mathrm{k} \Omega$ |
| $\mathrm{Z}_{\mathrm{WCH}}$ | $\overline{\mathrm{WC}}$ Input Impedance | $\mathrm{V}_{\mathbb{N}} \geq 0.7 \mathrm{~V}_{\mathrm{CC}}$ | 500 |  | $\mathrm{k} \Omega$ |

Note: 1. Sampled only, not $100 \%$ tested.

Table 6. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{cc}}=3 \mathrm{~V}$ to 5.5 V or 2 V to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Rin | $\overline{\text { WC }}$ Input Resistor | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 0.3 \mathrm{~V}_{\text {CC }}$ | 8 | 25 | k $\Omega$ |
|  |  | $0.7 \mathrm{~V}_{\mathrm{CC}} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{CC}}$ | 1 |  | k $\Omega$ |
| lı | Input Leakage Current (SCL, SDA, E0-E2) | $\mathrm{OV} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| ILo | Output Leakage Current | $\begin{gathered} \mathrm{OV} \leq \mathrm{V}_{\text {out }} \leq \mathrm{V}_{\mathrm{cc}} \\ \mathrm{SDA} \text { in Hi-Z } \end{gathered}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}, \mathrm{fc}=400 \mathrm{kHz} \\ & \text { (Rise/Fall time }<10 \mathrm{~ns} \text { ) } \end{aligned}$ |  | 2 | mA |
|  | Supply Current (ST25 series) | $\mathrm{V} \mathrm{CC}=2 \mathrm{~V}, \mathrm{f}_{\mathrm{C}}=400 \mathrm{kHz}$ |  | 1 | mA |
| lcCr | Supply Current (Standby) | $\begin{gathered} \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{Ss}} \text { or } \mathrm{V}_{\mathrm{cc}}, \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \end{gathered}$ |  | 20 | $\mu \mathrm{A}$ |
|  |  | $\begin{gathered} V_{I N}=V_{S S} \text { or } V_{C C}, \\ V_{C C}=5 V, f_{C}=400 \mathrm{kHz} \end{gathered}$ |  | 300 | $\mu \mathrm{A}$ |
| Icce | Supply Current (Standby) (ST25 series) | $\begin{gathered} V_{I N}=V_{\text {Ss }} \text { or } V_{c c}, \\ V_{c C}=2 V \end{gathered}$ |  | 5 | $\mu \mathrm{A}$ |
|  |  | $\begin{gathered} V_{I N}=V_{S S} \text { or } V_{C C}, \\ V_{C C}=2 V, f_{C}=400 \mathrm{kHz} \end{gathered}$ |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage (SCL, SDA) |  | -0.3 | 0.3 V cc | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage (SCL, SDA) |  | 0.7 Vcc | $V_{c c}+1$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage (E0-E2, $\overline{\mathrm{WC}}$ ) |  | -0.3 | 0.5 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage (EO-E2, $\overline{\mathrm{WC}}$ ) |  | $V_{c c}-0.5$ | $\mathrm{V}_{\mathrm{cc}}+1$ | V |
| Vol | Output Low Voltage | $\mathrm{loL}=3 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}$ |  | 0.4 | V |
|  | Output Low Voltage (ST25 series) | $\mathrm{loL}=2.1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=2 \mathrm{~V}$ |  | 0.4 | V |
| Vcc Read | $V_{c c}$ Range for Read Operations (ST25 series) |  | 2 |  | V |
| Vcc Write | $V_{\text {cc }}$ Range for Write Operations |  | 2 |  | V |

Table 7. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=3 \mathrm{~V}$ to 5.5 V or 2 V to 5.5 V )

| Symbol | Alt | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{CH} 1 \mathrm{CH} 2}$ | $t_{R}$ | Clock Rise Time |  | 300 | ns |
| tCL1CL2 | $t_{F}$ | Clock Fall Time |  | 300 | ns |
| tDH1DH2 | $t_{R}$ | Input Rise Time |  | 300 | ns |
| tDL1DL1 | $t_{F}$ | Input Fall Time |  | 300 | ns |
| tCHDX ${ }^{(1)}$ | tsu STA | Clock High to Input Transition | 600 |  | ns |
| tchCl | $\mathrm{tHIGH}^{\text {d }}$ | Clock Pulse Width High | 600 |  | ns |
| tDLCL | $t_{\text {HD.STA }}$ | Input Low to Clock Low (START) | 600 |  | ns |
| tclox | $t_{\text {thD. }}$ dat | Clock Low to Input Transition | 0 |  | $\mu \mathrm{s}$ |
| tcler | tlow | Clock Pulse Width Low | 1.3 |  | $\mu \mathrm{s}$ |
| tDxcx | tsu dat | Input Transition to Clock Transition | 100 |  | ns |
| tchde | tsu sto | Clock High to Input High (STOP) | 600 |  | ns |
| tohdi | tbuF | Input High to Input Low (Bus Free) | 1.3 |  | $\mu \mathrm{s}$ |
| tclov | $t_{\text {AA }}$ | Clock Low to Data Out Valid | 200 | 800 | ns |
| tclax | $\mathrm{t}_{\mathrm{DH}}$. | Clock Low to Data Out Transition | 200 |  | ns |
| $\mathrm{fc}^{\text {c }}$ | fSCL | Clock Frequency |  | 400 | kHz |
| $t_{\text {NS }}$ | $t_{1}$ | Noise Suppression Time Constant (SCL \& SDA Inputs) |  | 100 | ns |
| tw | twr | Write Time (ST25E32D at $\mathrm{V}_{\mathrm{CC}}=2 \mathrm{~V}$ ) |  | 5 | ms |
|  |  | Write Time (ST24E32D at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ ) |  | 10 | ms |

Note: 1. For a reSTART condition, or following a write cycle.

## DEVICE OPERATION (cont'd)

Acknowledge Bit (ACK). An acknowledge signal is used to indicate a successfull data transfer. The bus transmitter, either master or slave, will release the SDA bus after sending 8 bits of data. During the 9th clock pulse the receiver pulls the SDA bus low to acknowledge the receipt of the 8 bits of data.
Data Input. During data input the ST24/25E32D sample the SDA bus signal on the rising edge of the clock SCL. For correct device operation the SDA signal must be stable during the clock low to high transition and the data must change ONLY when the SCL line is low.
Device Selection. To start communication between the bus master and the slave ST24/25E32D, the master must initiate a START condition. The 8 bits sent after a START condition are made up of a device select of 4 bits that identifies the device type, 3 Chip Enable bits and one bit for a READ (RW = 1) or WRITE $(R \bar{W}=0)$ operation. There are two
modes both for read and write. These are summarised in Table 4 and described hereafter. A communication between the master and the slave is ended with a STOP condition.

Memory Addressing. A data byte in the memory is addressed through 2 bytes of address information. The Most Significant Byte is sent first and the Least significant Byte is sent after. The Least Significant Byte addresses a block of 256 bytes, bits b11,b10,b9,b8 of the Most Significant Byte select one block among 16 blocks (one block is 256 bytes).

## Most Significant Byte

| 0 | 0 | 0 | 0 | b11 | b10 | b9 | b8 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## Least Significant Byte

| b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Figure 5. AC Waveforms


Figure 6. $\mathrm{I}^{2} \mathrm{C}$ Bus Protocol


## Write Operations

Following a START condition the master sends a device select code with the R $\bar{W}$ bit reset to ' 0 '. The ST24/25E32D acknowledge this and waits for 2 bytes of address. These 2 address bytes ( 8 bits each) provide access to any of the 16 blocks of 256 bytes each. Writing in the ST24/25E32D may be inhibited if input pin $\overline{W C}$ is taken high.
For the ST24/25E32D versions, any write command with $\mathrm{WC}=1$ (during a period of time from the START condition untill the end of the 2 Bytes Address) will not modify data and will NOT be acknowledged on data bytes, as in Figure 9.

Byte Write. In the Byte Write mode the master sends one data byte, which is acknowledged by the ST24/25E32D. The master then terminates the transfer by generating a STOP condition.
Page Write. The Page Write mode allows up to 32 bytes to be written in a single write cycle, provided that they are all located in the same row of 32 bytes in the memory, that is the same Address bits (b11 to b5). The master sends one up to 32 bytes of data, which are each acknowledged by the ST24/25E32D. After each byte is transfered, the internal byte address counter (5 Least Significant Bits only) is incremented. The transfer is terminated by the master generating a STOP condition. Care must be taken to avoid address counter 'roll-over' which could result in data being overwritten.

Note that for any write mode, the generation by the master of the STOP condition starts the internal memory program cycle. This STOP condition will trigger an internal memory program cycle only if the STOP condition is internally decoded right after the ACK bit; any STOP condition decoded out of this "10th bit" time slot will not trigger the internal programming cycle. All inputs are disabled until the completion of this cycle and the ST24/25E32D will not respond to any request.
Minimizing System Delay by Polling On ACK. During the internal Write cycle, the ST24/25E32D disable itself from the bus in order to copy the data from the internal latches to the memory cells. The maximum value of the Write time ( tw ) is given in the

AC Characteristics table, this timing value may be reduced by an ACK polling sequence issued by the master. The sequence is:

- Initial condition: a Write is in progress (see Figure 7).
- Step 1: the Master issues a START condition followed by a Device Select byte. (1st byte of the new instruction)
- Step 2: if the ST24/25E32D are internally writing, no ACK will be returned. The Master goes back to Step1. If the ST24/25E32D have terminated the internal writing, it will issue an ACK. The ST24/25E32D are ready to receive the second part of the instruction (the first byte of this instruction was already sent during Step1).

Figure 7. Write Cycle Polling using ACK


SGS-THOMSON

## Read Operations

On delivery, the memory content is set at all " 1 's" (or FFh).
Current Address Read. The ST24/25E32D have an internal 12 bits address counter. Each time a byte is read, this counter is incremented. For the Current Address Read mode, following a START condition, the master sends a Device Select with the RW bit set to ' 1 '. The ST24/25E32D acknowledge this and outputs the byte addressed by the internal address counter. This counter is then incremented. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.

Random Address Read. A dummy write is performed to load the address into the address counter, see Figure 10. This is followed by another START condition from the master and the byte address repeated with the RW bit set to ' 1 '. The ST24/25E32D acknowledge this and outputs the byte addressed. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.
Sequential Read. This mode can be initiated with either a Current Address Read or a Random Address Read. However, in this case the master DOES acknowledge the data byte output and the ST24/25E32D continue to output the next byte in

Figure 8. Write Modes Sequence with Write Control = 0


Figure 9. Write Modes Sequence with Write Control =1

sequence. To terminate the stream of bytes, the master must NOT acknowledge the last byte output, but MUST generate a STOP condition. The output data is from consecutive byte addresses, with the internal byte address counter automatically incremented after each byte output. After a count of the last memory address, the address
counter will 'roll-over' and the memory will continue to output data.
Acknowledge in Read Mode. In all read modes the ST24/25E32D wait for an acknowledge during the 9th bit time. If the master does not pull the SDA line low during this time, the ST24/25E32D terminate the data transfer and switch to a standby state.

Figure 10. Read Modes Sequence


Note: * The 7 Most Significant bits of DEV SEL bytes of a Random Read (1st byte and 4th byte) must be identical.

## ORDERING INFORMATION SCHEME



Note: $3^{*}$ Temperature range on request only.

Parts are shipped with the memory content set at all "1's" (FFh).
For a list of available options (Operating Voltage, Range, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

ST24E64D
ST25E64D

## SERIAL ACCESS CMOS 64K (8192 x 8) EEPROMs EXTENDED ADDRESSING COMPATIBLE WITH I²C BUS

- COMPATIBLE with $I^{2} C$ EXTENDED ADDRESSING
- TWO WIRE SERIAL INTERFACE, SUPPORTS 400kHz PROTOCOL
- MINIMUM 1 MILLION ERASENWRITE CYCLES, with OVER 10 YEARS DATA RETENTION
- SINGLE SUPPLY VOLTAGE:
- 3 V to 5.5 V for ST24E64D version
- 2V to 5.5 V for ST25E64D version
- WRITE CONTROL FEATURE
- BYTE and PAGE WRITE (up to 32 BYTES)
- BYTE, RANDOM and SEQUENTIAL READ MODES
- SELF TIMED PROGRAMING CYCLE
- AUTOMATIC ADDRESS INCREMENTING
- ENHANCED ESD/LATCH UP PERFORMANCES


## DESCRIPTION

The ST24/25E64D are 64K bit electrically erasable programmable memories (EEPROM), organized as 8 blocks of $1024 \times 8$ bits. It is manufactured in SGS-THOMSON's Hi-Endurance Advanced CMOS technology which guarantees an endurance of more than one million erase/write cycles with a data retention of over 10 years. The ST25E64D operates with a power supply value as

Table 1. Signal Names

| E0 - E2 | Chip Enable Inputs |
| :--- | :--- |
| SDA | Serial Data Address Input/Output |
| SCL | Serial Clock |
| $\overline{\text { WC }}$ | Write Control |
| $V_{C C}$ | Supply Voltage |
| $\mathrm{V}_{\text {SS }}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. SO Pin Connections


Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter |  |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperatu |  | grade 3 <br> grade 6 | $\begin{aligned} & -40 \text { to } 125 \\ & -40 \text { to } 85 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| Tsta | Storage Temperature |  |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| TLEAD | Lead Temperature, Soldering | $\begin{aligned} & \text { (SO8) } \\ & \text { (PSDIP8) } \end{aligned}$ | $\begin{aligned} & 40 \mathrm{sec} \\ & 10 \mathrm{sec} \end{aligned}$ | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| $V_{10}$ | Input or Output Voltages |  |  | -0.3 to 6.5 | V |
| V cc | Supply Voltage |  |  | -0.3 to 6.5 | V |
| $V_{\text {ESD }}$ | Electrostatic Discharge Voltage (Human Body model) ${ }^{(2)}$ |  |  | 4000 | V |
|  | Electrostatic Discharge Voltage (Machine model) ${ }^{(3)}$ |  |  | 500 | V |

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. 100 pF through $1500 \Omega$; MIL-STD-883C, 3015.7
3. 200 pF through $0 \Omega$; EIAJ IC-121 (condition C)

## DESCRIPTION (cont'd)

low as 2.0V. Both Plastic Dual-in-Line and Plastic Small Outline packages are available.
Each memory is compatible with the $\mathrm{I}^{2} \mathrm{C}$ extended addressing standard, two wire serial interface which uses a bi-directional data bus and serial clock. The ST24/25E64D carry a built-in 4 bit, unique device identification code (1010) corre-
sponding to the $1^{2} \mathrm{C}$ bus definition. The ST24/25E64D behave as slave devices in the $I^{2} C$ protocol with all memory operations synchronized by the serial clock. Read and write operations are initiated by a START condition generated by the bus master. The START condition is followed by a stream of 4 bits (identification code 1010), 3 bit Chip Enable input to form a 7 bit Device Select, plus one read/write bit and terminated by an acknow-

Table 3. Device Select Code

|  | Device Code |  |  |  | Chip Enable |  |  | R $\bar{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit | b 7 | b 6 | b 5 | b 4 | b 3 | b 2 | b 1 | b 0 |
| Device Select | 1 | 0 | 1 | 0 | E 2 | E 1 | E 0 | $\mathrm{R} \bar{W}$ |

Note: The MSB b7 is sent first.

Table 4. Operating Modes

| Mode | RWW bit | Bytes | Initial Sequence |
| :---: | :---: | :---: | :---: |
| Current Address Read | '1' | 1 | START, Device Select, $\mathrm{R} \overline{\mathrm{W}}=$ ' 1 ' |
| Random Address Read | '0' |  | START, Device Select, $\mathrm{R} \overline{\mathrm{W}}={ }^{\prime} 0$ ', Address |
|  | '1' | 1 | reSTART, Device Select, $\mathrm{R} \bar{W}=$ ' 1 ' |
| Sequential Read | '1' | 1 to 8192 | As CURRENT or RANDOM Mode |
| Byte Write | '0' | 1 | START, Device Select, $\mathrm{R} \overline{\mathrm{W}}={ }^{\text {'0 }}$ ' |
| Page Write | '0' | 64 | START, Device Select, $\mathrm{R} \bar{W}={ }^{\prime} 0$ ' |

Note: $X=V_{I H}$ or $V_{\text {IL }}$.
ledge bit. When writing data to the memory it responds to the 8 bits received by asserting an acknowledge bit during the 9th bit time. When data is read by the bus master, it acknowledges the receipt of the data bytes in the same way.

Data transfers are terminated with a STOP condition. In this way, up to 8 ST24/25E64D may be connected to the same $I^{2} \mathrm{C}$ bus and selected individually, allowing a total addressing field of 512 Kbit.

Power On Reset: Vcc lock out write protect. In order to prevent data corruption and inadvertent write operations during power up, a Power On Reset (POR) circuit is implemented. Untill the Vcc voltage has reached the POR threshold value, the internal reset is active: all operations are disabled and the device will not respond to any command. In the same way, when Vcc drops down from the operating voltage to below the POR threshold value, all operations are disabled and the device will not respond to any command. A stable Vcc must be applied before applying any logic signal.

## SIGNALS DESCRIPTION

Serial Clock (SCL). The SCL input pin is used to synchronize all data in and out of the memory. A
resistor can be connected from the SCL line to VCc to act as a pull up (see Figure 3)
Serial Data (SDA). The SDA pin is bi-directional and is used to transfer data in or out of the memory. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A resistor must be connected from the SDA bus line to Vcc to act as pull up (see Figure 3).
Chip Enable (EO - E2). These chip enable inputs are used to set the 3 least significant bits of the 7 bit device select code. They may be driven dynamically or tied to Vcc or Vss to establish the device select code. Note that the $\mathrm{V}_{\mathrm{IL}}$ and $\mathrm{V}_{\mathrm{IH}}$ levels for the inputs are CMOS, not TTL compatible.
Write Control ( $\bar{W} \mathbf{C}$ ). The Write Control feature $\overline{W C}$ is useful to protect the contents of the memory from any erroneous erase/write cycle. The Write Control signal is used to enable ( $\bar{W}$ at $\mathrm{V}_{\mathrm{IH}}$ ) or disable ( $\overline{W C}$ at $V_{I L}$ ) the internal write protection. The devices with this Write Control feature no longer supports the multibyte mode of operation. When pin WC is unconnected, the $\bar{W} C$ input is internally read as $\mathrm{V}_{\text {IL }}$.
When $\overline{W C}=1$, Device Select and Address bytes are acknowledged; Data bytes are not acknowledged.
Refer to the AN404 Application Note for more detailed information about Write Control feature.

## AC MEASUREMENT CONDITIONS

Input Rise and Fall Times
Input Pulse Voltages
Input and Output Timing Ref. Voltages $0.3 \mathrm{~V}_{\mathrm{Cc}}$ to $0.7 \mathrm{~V}_{\mathrm{CC}}$

Figure 4. AC Testing Input Output Waveforms


## DEVICE OPERATION

## $I^{2} \mathrm{C}$ Bus Background

The ST24/25E64D support the extended addressing $I^{2} C$ protocol. This protocol defines any device
that sends data onto the bus as a transmitter and any device that reads the data as a receiver. The device that controls the data transfer is known as the master and the other as the slave. The master will always initiate a data transfer and will provide the serial clock for synchronisation. The ST24/25E64D are always slave devices in all communications.
Start Condition. START is identified by a high to low transition of the SDA line while the clock SCL is stable in the high state. A START condition must precede any command for data transfer. Except during a programming cycle, the ST24/25E64D continuously monitor the SDA and SCL signals for a START condition and will not respond unless one is given.
Stop Condition. STOP is identified by a low to high transition of the SDA line while the clock SCL is stable in the high state. A STOP condition terminates communication between the ST24/25E64D and the bus master. A STOP condition at the end of a Read command forces the standby state. A STOP condition at the end of a Write command triggers the internal EEPROM write cycle.

Figure 3. Maximum RL Value versus Bus Capacitance ( $C_{B u s)}$ for an $I^{2} C$ Bus, $f c=400 \mathrm{kHz}$


Table 5. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=400 \mathrm{kHz}\right)$

| Symbol | Parameter |  | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I}}$ | Input Capacitance (SDA) |  |  | 8 | pF |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (other pins) |  |  | 6 | pF |
| $\mathrm{Z}_{\mathrm{WCL}}$ | $\overline{\mathrm{WC}}$ Input Impedance | $\mathrm{V}_{\mathbb{I N}} \leq 0.3 \mathrm{~V}_{\mathrm{CC}}$ | 5 | 20 | $\mathrm{k} \Omega$ |
| $\mathrm{Z}_{\mathrm{WCH}}$ | $\overline{\mathrm{WC}}$ Input Impedance | $\mathrm{V}_{\mathbb{I}} \geq 0.7 \mathrm{~V}_{\mathrm{CC}}$ | 500 |  | $\mathrm{k} \Omega$ |

Note: 1. Sampled only, not $100 \%$ tested.
Table 6. DC Characteristics
( $T_{A}=-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V} C C=3 \mathrm{~V}$ to 5.5 V or 2 V to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RIN | $\overline{\text { WC }}$ Input Resistor | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 0.3 \mathrm{~V}_{\text {cc }}$ | 8 | 25 | $\mathrm{k} \Omega$ |
|  |  | $0.7 \mathrm{~V}_{\text {CC }} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ | 1 |  | k $\Omega$ |
| l L | Input Leakage Current (SCL, SDA, E0-E2) | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {cc }}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\begin{gathered} 0 V \leq V_{\text {out }} \leq V C C \\ S D A \text { in } \mathrm{Hi}-\mathrm{Z} \end{gathered}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\begin{aligned} & \mathrm{Vcc}_{\mathrm{cc}}=5 \mathrm{~V}, \mathrm{fc}=400 \mathrm{kHz} \\ & \text { (Rise/Fall time }<10 \mathrm{~ns} \text { ) } \end{aligned}$ |  | 2 | mA |
|  | Supply Current (ST25 series) | $\mathrm{Vcc}=2 \mathrm{~V}, \mathrm{fc}_{\mathrm{c}}=400 \mathrm{kHz}$ |  | 1 | mA |
| lcCl | Supply Current (Standby) | $\begin{gathered} V_{I N}=V_{\text {Ss }} \text { or } V_{C c}, \\ V_{C C}=5 V \end{gathered}$ |  | 20 | $\mu \mathrm{A}$ |
|  |  | $\begin{gathered} V_{I N}=V_{S S} \text { or } V_{C C}, \\ V_{C C}=5 V, f_{C}=400 \mathrm{kHz} \end{gathered}$ |  | 300 | $\mu \mathrm{A}$ |
| lcc 2 | Supply Current (Standby) (ST25 series) | $\begin{gathered} V_{I N}=V_{\text {Ss }} \text { or } V_{c c}, \\ V_{C C}=2 V \end{gathered}$ |  | 5 | $\mu \mathrm{A}$ |
|  |  | $V_{I N}=V_{S S}$ or $V_{C C}$, $V_{C C}=2 \mathrm{~V}, \mathrm{f}_{\mathrm{C}}=400 \mathrm{kHz}$ |  | 50 | $\mu \mathrm{A}$ |
| $V_{\text {LI }}$ | Input Low Voltage (SCL, SDA) |  | -0.3 | 0.3 Vcc | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage (SCL, SDA) |  | 0.7 Vcc | $\mathrm{V}_{\mathrm{cc}}+1$ | V |
| VIL | Input Low Voltage (E0-E2, $\overline{\mathrm{WC}}$ ) |  | -0.3 | 0.5 | V |
| $\mathrm{V}_{1}$ | Input High Voltage (E0-E2, $\overline{\mathrm{WC}}$ ) |  | $\mathrm{V}_{\mathrm{cc}}-0.5$ | $\mathrm{V}_{\mathrm{cc}}+1$ | V |
| VoL | Output Low Voltage | $1 \mathrm{CL}=3 \mathrm{~mA}, \mathrm{~V}_{\text {cc }}=5 \mathrm{~V}$ |  | 0.4 | V |
|  | Output Low Voltage (ST25 series) | $\mathrm{loL}=2.1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=2 \mathrm{~V}$ |  | 0.4 | V |
| Vcc Read | Vcc Range for Read Operations (ST25 series) |  | 2 |  | V |
| Vcc Write | VCC Range for Write Operations |  | 2 |  | V |

Table 7. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=3 \mathrm{~V}$ to 5.5 V or 2 V to 5.5 V )

| Symbol | Alt | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{CH} 1 \mathrm{CH} 2}$ | $t_{\text {R }}$ | Clock Rise Time |  | 300 | ns |
| tCL1CL2 | $t_{F}$ | Clock Fall Time |  | 300 | ns |
| tDH1DH2 | $t_{\text {R }}$ | Input Rise Time |  | 300 | ns |
| tDL1DL1 | $t_{\text {F }}$ | Input Fall Time |  | 300 | ns |
| tchdx ${ }^{(1)}$ | tsu STA | Clock High to Input Transition | 600 |  | ns |
| $\mathrm{t}_{\mathrm{CHCL}}$ | $\mathrm{thigh}^{\text {l }}$ | Clock Pulse Width High | 600 |  | ns |
| tblcl | thD STA | Input Low to Clock Low (START) | 600 |  | ns |
| tclox | thD DAT | Clock Low to Input Transition | 0 |  | $\mu \mathrm{s}$ |
| tcleh | tlow | Clock Pulse Width Low | 1.3 |  | $\mu \mathrm{S}$ |
| tbxcx | tsu dat | Input Transition to Clock Transition | 100 |  | ns |
| tchdi | tsu sto | Clock High to Input High (STOP) | 600 |  | ns |
| tDHDL | tbuF | Input High to Input Low (Bus Free) | 1.3 |  | $\mu \mathrm{s}$ |
| tclov | $t_{\text {AA }}$ | Clock Low to Data Out Valid | 200 | 800 | ns |
| tclax | toh | Clock Low to Data Out Transition | 200 |  | ns |
| $\mathrm{fc}^{\text {}}$ | fSCL | Clock Frequency |  | 400 | kHz |
| $\mathrm{t}_{\mathrm{NS}}$ | $t_{1}$ | Noise Suppression Time Constant (SCL \& SDA Inputs) |  | 100 | ns |
| tw | twr | Write Time (ST25E64D at $\mathrm{V}_{\mathrm{CC}}=2 \mathrm{~V}$ ) |  | 5 | ms |
|  |  | Write Time (ST24E64D at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ ) |  | 10 | ms |

Note: 1. For a reSTART condition, or following a write cycle.

## DEVICE OPERATION (cont'd)

Acknowledge Bit (ACK). An acknowledge signal is used to indicate a successfull data transfer. The bus transmitter, either master or slave, will release the SDA bus after sending 8 bits of data. During the 9 th clock pulse the receiver pulls the SDA bus low to acknowledge the receipt of the 8 bits of data.
Data Input. During data input the ST24/25E64D sample the SDA bus signal on the rising edge of the clock SCL. For correct device operation the SDA signal must be stable during the clock low to high transition and the data must change ONLY when the SCL line is low.

Device Selection. To start communication between the bus master and the slave ST24/25E64D, the master must initiate a START condition. The 8 bits sent after a START condition are made up of a device select of 4 bits that identifies the device type, 3 Chip Enable bits and one bit for a READ (RW = 1) or W WITE $(R \bar{W}=0)$ operation. There are two
modes both for read and write. These are summarised in Table 4 and described hereafter. A communication between the master and the slave is ended with a STOP condition.

Memory Addressing. A data byte in the memory is addressed through 2 bytes of address information. The Most Significant Byte is sent first and the Least significant Byte is sent after. The Least Significant Byte addresses a block of 256 bytes, bits $\mathrm{b} 12, \mathrm{~b} 11, \mathrm{~b} 10, \mathrm{~b} 9, \mathrm{~b} 8$ of the Most Significant Byte select one block among 32 blocks (one block is 256 bytes).

## Most Significant Byte

| 0 | 0 | 0 | b12 | b11 | b10 | b9 | b8 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## Least Significant Byte

| b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Figure 5. AC Waveforms


Figure 6. $\mathrm{I}^{2} \mathrm{C}$ Bus Protocol


## Write Operations

Following a START condition the master sends a device select code with the RWW bit reset to ' 0 '. The ST24/25E64D acknowledge this and waits for 2 bytes of address. These 2 address bytes ( 8 bits each) provide access to any of the 32 blocks of 256 bytes each. Writing in the ST24/25E64D may be inhibited if input pin $\overline{W C}$ is taken high.
For the ST24/25E64D versions, any write command with $\overline{W C}=1$ (during a period of time from the START condition untill the end of the 2 Bytes Address) will not modify data and will NOT be acknowledged on data bytes, as in Figure 9.

Byte Write. In the Byte Write mode the master sends one data byte, which is acknowledged by the ST24/25E64D. The master then terminates the transfer by generating a STOP condition.
Page Write. The Page Write mode allows up to 32 . bytes to be written in a single write cycle, provided that they are all located in the same row of 32 bytes in the memory, that is the same Address bits (b12 to b5). The master sends one up to 64 bytes of data, which are each acknowledged by the ST24/25E64D. After each byte is transfered, the internal byte address counter (5 Least Significant Bits only) is incremented. The transfer is terminated by the master generating a STOP condition. Care must be taken to avoid address counter 'roll-over' which could result in data being overwritten.

Note that for any write mode, the generation by the master of the STOP condition starts the internal memory program cycle. This STOP condition will trigger an internal memory program cycle only if the STOP condition is internally decoded right after the ACK bit; any STOP condition decoded out of this "10th bit" time slot will not trigger the internal programming cycle. All inputs are disabled until the completion of this cycle and the ST24/25E64D will not respond to any request.
Minimizing System Delay by Polling On ACK. During the internal Write cycle, the ST24/25E64D disable itself from the bus in order to copy the data from the internal latches to the memory cells. The maximum value of the Write time ( $\mathrm{t} w$ ) is given in the

AC Characteristics table, this timing value may be reduced by an ACK polling sequence issued by the master. The sequence is:

- Initial condition: a Write is in progress (see Figure 7).
- Step 1: the Master issues a START condition followed by a Device Select byte. (1st byte of the new instruction)
- Step 2: if the ST24/25E64D are internally writing, no ACK will be returned. The Master goes back to Step1. If the ST24/25E64D have terminated the internal writing, it will issue an ACK. The ST24/25E64D are ready to receive the second part of the instruction (the first byte of this instruction was already sent during Step1).

Figure 7. Write Cycle Polling using ACK


SGS-THOMSON

## Read Operations

On delivery, the memory content is set at all " 1 's" (or FFh).
Current Address Read. The ST24/25E64D have an internal 13 bits address counter. Each time a byte is read, this counter is incremented. For the Current Address Read mode, following a START condition, the master sends a Device Select with the RW bit set to '1'. The ST24/25E64D acknowledge this and outputs the byte addressed by the internal address counter. This counter is then incremented. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.

Random Address Read. A dummy write is performed to load the address into the address counter, see Figure 10. This is followed by another START condition from the master and the byte address repeated with the RW bit set to ' 1 '. The ST24/25E64D acknowledge this and outputs the byte addressed. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.
Sequential Read. This mode can be initiated with either a Current Address Read or a Random Address Read. However, in this case the master DOES acknowledge the data byte output and the ST24/25E64D continue to output the next byte in

Figure 8. Write Modes Sequence with Write Control = 0


Figure 9. Write Modes Sequence with Write Control = 1

sequence. To terminate the stream of bytes, the master must NOT acknowledge the last byte output, but MUST generate a STOP condition. The output data is from consecutive byte addresses, with the internal byte address counter automatically incremented after each byte output. After a count of the last memory address, the address
counter will 'roll-over' and the memory will continue to output data.
Acknowledge in Read Mode. In all read modes the ST24/25E64D wait for an acknowledge during the 9th bit time. If the master does not pull the SDA line low during this time, the ST24/25E64D terminate the data transfer and switch to a standby state.

Figure 10. Read Modes Sequence


Note: * The 7 Most Significant bits of DEV SEL bytes of a Random Read (1st byte and 4th byte) must be identical.

## ORDERING INFORMATION SCHEME



Note: $\quad 3^{*}$ Temperature range on request only.

Parts are shipped with the memory content set at all "1's" (FFh).
For a list of available options (Operating Voltage, Range, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## MICROWIRE BUS EEPROM

## SERIAL ACCESS CMOS 256 bit ( $16 \times 16$ or $32 \times 8$ ) EEPROM

- MINIMUM 1 MILLION ERASE/WRITE CYCLES, with OVER 10 YEARS DATA RETENTION
- DUAL ORGANIZATION: $16 \times 16$ or $32 \times 8$
- BYTE/WORD and ENTIRE MEMORY PROGRAMMING INSTRUCTIONS
- SELF-TIMED PROGRAMMING CYCLE with AUTO-ERASE
- READY/BUSY SIGNAL DURING PROGRAMMING
- SINGLE SUPPLY VOLTAGE
- $5 \mathrm{~V} \pm 10 \%$ for ST93C06 version
- 3V to 5.5V for ST93C06C version
- SEQUENTIAL READ OPERATION
- 5ms TYPICAL PROGRAMMING TIME
- ENHANCED ESD/LATCH UP PERFORMANCES for "C" VERSION


## DESCRIPTION

The ST93C06 and ST93C06C are 256 bit Electrically Erasable Programmable Memory (EEPROM) fabricated with SGS-THOMSON's High Endurance Single Polysilicon CMOS technology. In the text the two products are referred to as ST93C06.
The memory is divided into either $32 \times 8$ bit bytes or $16 \times 16$ bit words. The organization may be selected by a signal applied on the ORG input.
The memory is accessed through a serial input (D) and by a set of instructions which includes Read a

Table 1. Signal Names

| S | Chip Select Input |
| :--- | :--- |
| D | Serial Data Input |
| Q | Serial Data Output |
| C | Serial Clock |
| ORG | Organisation Select |
| VCC | Supply Voltage |
| VSS | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Warning: DU = Don't Use

Figure 2B. SO Pin Connections


Warning: DU = Don't Use

Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {A }}$ | Ambient Operating Temperature | grade 1 grade 3 grade 6 | $\begin{gathered} 0 \text { to } 70 \\ -40 \text { to } 125 \\ -40 \text { to } 85 \end{gathered}$ | ${ }^{\circ} \mathrm{C}$ |
| Tstg | Storage Temperature |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | $\begin{array}{ll}\text { Lead Temperature, Soldering } & \begin{array}{l}\text { (SO8 package) } \\ \text { (PSDIP8 package) }\end{array}\end{array}$ | $\begin{aligned} & 40 \mathrm{sec} \\ & 10 \mathrm{sec} \end{aligned}$ | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| V 10 | Input or Output Voltages ( $\mathrm{Q}=\mathrm{V}_{\text {OH }}$ or $\mathrm{Hi}-\mathrm{Z}$ ) |  | -0.3 to $\mathrm{V}_{\mathrm{cc}}+0.5$ | V |
| V cc | Supply Voltage |  | -0.3 to 6.5 | V |
| $V_{\text {ESd }}$ | Electrostatic Discharge Voltage (Human Body model) ${ }^{(2)}$ | ST93C06 ST93C06C | $\begin{aligned} & 2000 \\ & 4000 \end{aligned}$ | V |
|  | Electrostatic Discharge Voltage (Machine model) ${ }^{(3)}$ | $\begin{aligned} & \text { ST93C06 } \\ & \text { ST93C06C } \end{aligned}$ | $\begin{aligned} & 500 \\ & 500 \end{aligned}$ | V |

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. MIL-STD-883C, 3015.7 ( $100 \mathrm{pF}, 1500 \Omega$ ).
3. EIAJ IC-121 (Condition C) (200pF, $0 \Omega$ ).

## DESCRIPTION (cont'd)

byte/word, Write a byte/word, Erase a byte/word, Erase All and Write All. A Read instruction loads the address of the first byte/word to be read into an internal address pointer. The data contained at this address is then clocked out serially. The address pointer is automatically incremented after the data is output and, if the Chip Select input ( S ) is held High, the ST93C06 can output a sequential stream of data bytes/words. In this way, the memory can
be read as a data stream from 8 to 256 bits long, or continuously as the address counter automatically rolls over to 00 when the highest address is reached.
Programming is internally self-timed (the external clock signal on C input may be disconnected or left running after the start of a Write cycle) and does not require an erase cycle prior to the Write instruction. The Write instruction writes 8 or 16 bits at one time into one of the 32 bytes or 16 words. After the start of the programming cycle a Busy/Ready signal

AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 V to 2.4 V |
| Input Timing Reference Voltages | 1 V to 2.0 V |
| Output Timing Reference Voltages | 0.8 V to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms
2.4 V
0.4 V

INPUT
OUTPUT
vA00815

Table 3. Endurance and Data Retention Guarantees

| Device | Endurance <br> E/W Cycles | Data Retention <br> Years |
| :---: | :---: | :---: |
| ST93C06, ST93C06C | $1,000,000$ | 10 |

Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $C_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 5 | pF |
| $C_{\text {OUT }}$ | Output Capacitance | $V_{\text {OUT }}=0 \mathrm{~V}$ |  | 5 | pF |

Note: 1. Sampled only, not $100 \%$ tested.
Table 5. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$;
$\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V} \pm 10 \%$ for ST93C06 and $\mathrm{V}_{\mathrm{Cc}}=3 \mathrm{~V}$ to 5.5 V for ST93C06C)

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l LI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | 2.5 | $\mu \mathrm{A}$ |
| lıo | Output Leakage Current | $\begin{gathered} \mathrm{OV} \leq \mathrm{V}_{\text {out }} \leq \mathrm{V}_{\mathrm{cc}}, \\ \mathrm{Q} \text { in } \mathrm{Hi}-\mathrm{Z} \end{gathered}$ |  | 2.5 | $\mu \mathrm{A}$ |
| Icc | Supply Current (TTL Inputs) | $\mathrm{S}=\mathrm{V}_{\mathrm{IH}}, \mathrm{f}=1 \mathrm{MHz}$ |  | 3 | mA |
|  | Supply Current (CMOS Inputs) | $\mathrm{S}=\mathrm{V}_{\mathrm{IH}}, \mathrm{f}=1 \mathrm{MHz}$ |  | 2 | mA |
| Icc1 | Supply Current (Standby) | $\begin{aligned} & S=V_{S S}, C=V_{S S} \\ & O R G=V_{S S} \text { or } V_{C C} \end{aligned}$ |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{V}_{1}$ | Input High Voltage |  | 2 | $\mathrm{V}_{\mathrm{CC}}+1$ | V |
| Vol | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
|  |  | $\mathrm{loL}=10 \mu \mathrm{~A}$ |  | 0.2 | V |
| V OH | Output High Voltage | $\mathrm{IOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  |  | $\mathrm{lOH}^{\prime}=-10 \mu \mathrm{~A}$ | $V_{c c}-0.2$ |  | V |

Table 6. AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$;
$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ for ST93C06 and $\mathrm{VCC}=3 \mathrm{~V}$ to 5.5 V for ST93C06C)

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{tsHCH}^{\text {ter }}$ | tcss | Chip Select High to Clock High |  | 50 |  | ns |
| tover | toIs | Input Valid to Clock High |  | 100 |  | ns |
| tchdx | $t_{\text {dIH }}$ | Clock High to Input Transition | Temp. Range: grade 1 | 100 |  | ns |
|  |  |  | Temp. Range: grades 3, 6 | 200 |  | ns |
| tchol | tpDo | Clock High to Output Low |  |  | 500 | ns |
| tchav | tpD1 | Clock High to Output Valid |  |  | 500 | ns |
| tclst | tcsi | Clock Low to Chip Select Transition |  | 0 |  | ns |
| tsLSH | tcs | Chip Select Low to Chip Select High | Note 1 | 250 |  | ns |
| tshov | tsv | Chip Select High to Output Valid |  |  | 500 | ns |
| tslqz | tbF | Chip Select Low to Output Hi-Z |  |  | 100 | ns |
| tchCL | tskH | Clock High to Clock Low | Note 2 | 250 |  | ns |
| tclch | tskL | Clock Low to Clock High | Note 2 | 250 |  | ns |
| tw | twp | Erase/Write Cycle time |  |  | 10 | ms |
| $\mathrm{fc}_{\mathrm{c}}$ | $\mathrm{f}_{\text {SK }}$ | Clock Frequency |  | 0 | 1 | MHz |

Notes: 1. Chip Select must be brought low for a mınimum of 250 ns (tsLsH) between consecutive instruction cycles.
2. The Clock frequency specification calls for a minimum clock period of $1 \mu \mathrm{~s}$, therefore the sum of the timings tchcl $+\mathrm{tclch}^{\text {ch }}$ must be greater or equal to $1 \mu \mathrm{~s}$. For example, if tchcl is 250 ns , then tclch must be at least 750 ns .

Figure 4. Synchronous Timing, Start and Op-Code Input


Figure 5. Synchronous Timing, Read or Write


## DESCRIPTION (cont'd)

is available on the Data output (Q) when Chip Select ( S ) is driven High. The design of the ST93C06 and the High Endurance CMOS technology used for its fabrication give a minimum Erase/Write cycle Endurance of 1,000,000 cycles and a data retention of over 10 years.

The DU (Don't Use) pin does not affect the function of the memory and it is reserved for use by SGSTHOMSON during test sequences. The pin may be left unconnected or may be connected to $V_{c c}$ or $V_{\text {ss }}$. Direct connection of DU to $V_{s s}$ is recommended for the lowest standby power consumption.

## MEMORY ORGANIZATION

The ST93C06 is organized as 32 bytes $\times 8$ bits or 16 words $\times 16$ bits. If the ORG input is left unconnected (or connected to $\mathrm{V}_{\mathrm{CC}}$ ) the $\times 16$ organization is selected, when ORG is connected to Ground (Vss) the $x 8$ organization is selected. When the ST93C06 is in standby mode, the ORG input should be unconnected or set to either $\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$ in order to achieve the minimum power consumption. Any voltage between $\mathrm{V}_{\mathrm{IL}}$ and $\mathrm{V}_{\mathrm{IH}}$ applied to ORG may increase the standby current value.

## POWER-ON DATA PROTECTION

In order to prevent data corruption and inadvertent write operations during power up, a Power On Reset (POR) circuit resets all internal programming circuitry and sets the device in the Write Disable mode. When Vcc reaches its functional value, the device is properly reset (in the Write Disable mode) and is ready to decode and execute an incoming instruction. A stable Vcc must be applied before any logic signal.

## INSTRUCTIONS

The ST93C06 has seven instructions, as shown in Table 7. The op-codes of the instructions are made up of 4 bits: some instructions use only the first two bits, others use all four bits to define the op-code. The op-code is followed by an address for the byte/word which is four bits long for the x16 organization or five bits long for the $x 8$ organization.

Each instruction starts with the rising edge of the signal applied on the $S$ input, followed by a first clock pulse which is ignored by the ST93C06 optional clock pulse for the ST93C06C. The data input $D$ is then sampled upon the following rising edges of the clock C untill a ' 1 ' is sampled and decoded by the ST93C06 as a Start bit. Even though the first clock pulse is ignored, it recommended to pull low the data input D during this first clock pulse in order to keep the timing upwardly compatible with other ST93Cxx devices.
The ST93C06 is fabricated in CMOS technology and is therefore able to run from zero Hz (static input signals) up to the maximum ratings (specified in Table 6).

## Read

The Read instruction (READ) outputs serial data on the Data Output (Q). When a READ instruction is received, the instruction and address are decoded and the data from the memory is transferred into an output shift register. A dummy '0' bit is output first followed by the 8 bit byte or the 16 bit word with the MSB first. Output data changes are triggered by the Low to High transition of the Clock (C). The ST93C06 will automatically increment the address and will clock out the next byte/word as long as the Chip Select input (S) is held High. In this case the dummy ' 0 ' bit is NOT output between bytes/words and a continuous stream of data can be read.

## Erase/Write Enable and Disable

The Erase/Write Enable instruction (EWEN) authorizes the following Erase/Write instructions to be

Table 7. Instruction Set

| Instruction | Description | Op-Code | $\times 8$ Org Address (ORG = 0) | Data | $\times 16$ Org <br> Address <br> ( $O R G=1$ ) | Data |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ | Read Data from Memory | 10xX | A4-A0 | Q7-Q0 | АЗ-A0 | Q15-Q0 |
| WRITE | Write Data to Memory | 01XX | A4-A0 | D7-D0 | A3-A0 | D15-D0 |
| EWEN | Erase/Write Enable | 0011 | XXXXX |  | XXXX |  |
| EWDS | Erase/Write Disable | 0000 | XXXXX |  | XXXX |  |
| ERASE | Erase Byte or Word | 11XX | XXXXX |  | XXXX |  |
| ERAL | Erase All Memory | 0010 | XXXXX |  | XXXX |  |
| WRAL | Write All Memory with same Data | 0001 | XXXXX | D7-D0 | XXXX | D15-D0 |

Note: $\mathrm{X}=$ don't care bit.

Figure 6. READ, WRITE, EWEN, EWDS Sequences


Notes: 1. An: $n=5$ for $x 16$ org. and 6 for $x 8$ org.
2. $X n: n=3$ for $\times 16$ org. and 4 for $x 8$ org.
executed, the Erase/Write Disable instruction (EWDS) disables the execution of the following Erase/Write instructions. When power is first applied, the ST93C06 enters the Disable mode. When the Erase/Write Enable instruction (EWEN) is executed, Write instructions remain enabled until an Erase/Write Disable instruction (EWDS) is executed or if the Power-on reset circuit becomes active due to a reduced $\mathrm{V}_{\mathrm{cc}}$. To protect the memory contents from accidental corruption, it is advisable to issue the EWDS instruction after every write cycle.
The READ instruction is not affected by the EWEN or EWDS instructions.

## Erase

The Erase instruction (ERASE) programs the addressed memory byte or word bits to '1'. Once the address is correctly decoded, the falling edge of the Chip Select input (S) triggers a self-timed erase cycle.
If the ST93C06 is still performing the erase cycle, the Busy signal $(Q=0)$ will be returned if $S$ is driven high, and the ST93C06 will ignore any data on the bus. When the erase cycle is completed, the Ready signal $(Q=1)$ will indicate (if $S$ is driven high) that the ST93C06 is ready to receive a new instruction.

Figure 7. ERASE, ERAL Sequences


Notes: 1. An: $n=5$ for $\times 16$ org. and 6 for $x 8$ org.
2. $X n: n=3$ for $\times 16$ org. and 4 for $x 8$ org.

Figure 8. WRAL Sequence


Note: $1 \mathrm{Xn}: \mathrm{n}=3$ for x 16 org. and 4 for x 8 org.

## INSTRUCTION (cont'd)

## Write

The Write instruction (WRITE) is followed by the address and the 8 or 16 data bits to be written. Data input is sampled on the Low to High transition of the clock. After the last data bit has been sampled, Chip Select ( S ) must be brought Low before the next rising edge of the clock (C) in order to start the self-timed programming cycle. If the ST93C06 is still performing the write cycle, the Busy signal (Q $=0$ ) will be returned if $S$ is driven high, and the ST93C06 will ignore any data on the bus. When the write cycle is completed, the Ready signal $(Q=1)$ will indicate (if S is driven high) that the ST93C06 is ready to receive a new instruction. Programming is internally self-timed (the external clock signal on C input may be disconnected or left running after the start of a programming cycle) and does not require an Erase instruction prior to the Write instruction (The Write instruction includes an automatic erase cycle before programing data).

## Erase All

The Erase All instruction (ERAL) erases the whole memory (all memory bits are set to ' 1 '). A dummy address is input during the instruction transfer and the erase is made in the same way as the ERASE instruction. If the ST93C06 is still performing the erase cycle, the Busy signal $(\mathrm{Q}=0)$ will be returned if $S$ is driven high, and the ST93C06 will ignore any data on the bus. When the erase cycle is completed, the Ready signal $(Q=1)$ will indicate (if $S$ is driven high) that the ST93C06 is ready to receive a new instruction.

## Write All

For correct operation, an ERAL instruction should be executed before the WRAL instruction: the WRAL instruction DOES NOT perform an automatic erase before writing. The Write All instruction (WRAL) writes the Data Input byte or word to all the addresses of the memory. If the ST93C06 is still performing the write cycle, the Busy signal $(Q=0)$ will be returned if S is driven high, and the ST93C06 will ignore any data on the bus. When the write cycle is completed, the Ready signal $(Q=1)$ will indicate (if $S$ is driven high) that the ST93C06 is ready to receive a new instruction.

## READY/BUSY Status

During every programming cycle (after a WRITE, ERASE, WRAL or ERAL instruction) the Data Output ( $Q$ ) indicates the Ready/Busy status of the memory when the Chip Select ( S ) is driven High. Once the ST93C06 is Ready, the Ready/Busy status is available on the Data Output (Q) until a new start bit is decoded or the Chip Select ( S ) is brought Low.

## COMMON I/O OPERATION

The Data Output (Q) and Data Input (D) signals can be connected together, through a current limiting resistor, to form a common, one wire data bus. Some precautions must be taken when operating the memory with this connection, mostly to prevent a short circuit between the last entered address bit (AO) and the first data bit output by $Q$. The reader may also refer to the SGS-THOMSON application note "Microwire

## ORDERING INFORMATION SCHEME



Note: 1. ST93C08CB1 is avallable with 0.25 mm lead Frame only.

Parts are shipped with the memory content set at all "1's" (FFFFh for $\times 16$, FFh for $x 8$ ).
For a list of available options (Package, Temperature Range, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## SERIAL ACCESS CMOS 1K bit (64 x 16 or $128 \times 8$ ) EEPROM

- MINIMUM 1 MILLION ERASE/WRITE CYCLES, with OVER 10 YEARS DATA RETENTION
- DUAL ORGANIZATION: $64 \times 16$ or $128 \times 8$
- BYTE/WORD and ENTIRE MEMORY PROGRAMMING INSTRUCTIONS
- SELF-TIMED PROGRAMMING CYCLE with AUTO-ERASE
- READY/BUSY SIGNAL DURING PROGRAMMING
- SINGLE SUPPLY VOLTAGE
- $5 \mathrm{~V} \pm 10 \%$ for ST93C46A and ST93C46T versions
- 3V to 5.5V for ST93C46C version
- SEQUENTIAL READ OPERATION
- 5ms TYPICAL PROGRAMMING TIME
- ENHANCED ESD/LATCH UP PERFORMANCES for "C" VERSION


## DESCRIPTION

This specification covers a range of 1 K bit EEPROM products, the ST93C46A, ST93C46C and ST93C46T. In the text, products are referred to as ST93C46.
The ST93C46 is a 1 K bit Electrically Erasable Programmable Memory (EEPROM) fabricated with SGS-THOMSON's High Endurance Single Polysilicon CMOS technology. The memory is accessed through a serial input (D) and output (Q).

Table 1. Signal Names

| S | Chip Select Input |
| :--- | :--- |
| D | Serial Data Input |
| Q | Serial Data Output |
| C | Serial Clock |
| ORG | Organisation Select |
| VCC | Supply Voltage |
| VSS | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| TA | Ambient Operating Temperature | grade 1 grade 3 grade 6 | $\begin{gathered} 0 \text { to } 70 \\ -40 \text { to } 125 \\ -40 \text { to } 85 \end{gathered}$ | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage Temperature |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | $\begin{array}{ll}\text { Lead Temperature, Soldering } & \text { (SO8 package) } \\ \text { (PSDIP8 package) }\end{array}$ | 40 sec <br> 10 sec | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| V 10 | Input or Output Voltages ( $\mathrm{Q}=\mathrm{V}_{\mathrm{OH}}$ or $\mathrm{Hi}-\mathrm{Z}$ ) |  | -0.3 to $\mathrm{V}_{\mathrm{Cc}}+0.5$ | V |
| V Cc | Supply Voltage |  | -0.3 to 6.5 | V |
| Vesd | Electrostatic Discharge Voltage (Human Body model) ${ }^{(2)}$ | $\begin{aligned} & \text { ST93C46A,T } \\ & \text { ST93C46C } \end{aligned}$ | $\begin{aligned} & 2000 \\ & 4000 \\ & \hline \end{aligned}$ | V |
|  | Electrostatic Discharge Voltage (Machine model) ${ }^{(3)}$ | ST93C46 | 500 | V |

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. MIL-STD-883C, 3015.7 (100pF, $1500 \Omega$ ).
3. EIAJ IC-121 (Condition C) (200pF, $0 \Omega$ ).

Figure 2A. DIP Pin Connections


Warning: DU = Don't Use
Figure 2C. SO Pin Connections


Warning: DU = Don't Use

Figure 2B. SO, $90^{\circ}$ Turn, Pin Connections


Warning: DU = Don't Use

## DESCRIPTION (cont'd)

The 1 K bit memory is divided into either $128 \times 8$ bit bytes or $64 \times 16$ bit words. The organization may be selected by a signal on the ORG input.
The memory is accessed by a set of instructions which includes Read a byte/word, Write a byte/word, Erase a byte/word, Erase All and Write All.

A Read instruction loads the address of the first byte/word to be read into an internal address pointer. The data is then clocked out serially.
The address pointer is automatically incremented after the data is output and, if the Chip Select input $(\mathrm{S})$ is held High, the ST93C46 can output a sequential stream of data bytes/words. In this way, the

AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 V to 2.4 V |
| Input Timing Reference Voltages | 1 V to 2.0 V |
| Output Timing Reference Voltages | 0.8 V to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Table 3. Endurance and Data Retention Guarantees

| Device | Endurance <br> E/W Cycles | Data Retention <br> Years |
| :---: | :---: | :---: |
| ST93C46A, ST93C46T | $1,000,000$ | 10 |
| ST93C46C | $1,000,000$ | 10 |

Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 5 | pF |
| COUT | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 5 | pF |

Note: 1. Sampled only, not $100 \%$ tested.

Table 5. DC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$;
$V C C=5 \mathrm{~V} \pm 10 \%$ for ST93C46A, C46T and $V C C=3 V$ to 5.5 V for ST93C46C)

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Lı | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {cC }}$ |  | 2.5 | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\begin{gathered} \mathrm{OV} \leq V_{\text {OUT }} \leq V_{\mathrm{cc}}, \\ Q \text { in Hi-Z } \end{gathered}$ |  | 2.5 | $\mu \mathrm{A}$ |
| Icc | Supply Current (TTL Inputs) | $\mathrm{S}=\mathrm{V}_{\mathrm{H}, \mathrm{f}} \mathrm{f}=1 \mathrm{MHz}$ |  | 3 | mA |
|  | Supply Current (CMOS Inputs) | $\mathrm{S}=\mathrm{V}_{\mathrm{H}, \mathrm{f}} \mathrm{f}=1 \mathrm{MHz}$ |  | 2 | mA |
| lcc 1 | Supply Current (Standby) | $\begin{aligned} & S=V_{S S}, C=V_{s s}, \\ & O R G=V_{s s} \text { or } V C C \end{aligned}$ |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage |  | 2 | $\mathrm{Vcc}+1$ | V |
| VoL | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
|  |  | $\mathrm{lOL}=10 \mu \mathrm{~A}$ |  | 0.2 | V |
| VOH | Output High Voltage | $\mathrm{lOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  |  | $\mathrm{lOH}=-10 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.2$ |  | V |

Table 6. AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$;
$\mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ for ST93C46A, C46T and $\mathrm{VCC}=3 \mathrm{~V}$ to 5.5 V for ST93C46C)

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{tSHCH}^{\text {d }}$ | tcss | Chip Select High to Clock High | - | 50 |  | ns |
| $\mathrm{t}_{\text {DVCH }}$ | toIs | Input Valid to Clock High |  | 100 |  | ns |
| tchox | $\mathrm{t}_{\text {DIH }}$ | Clock High to Input Transition | Temp. Range: grade 1 | 100 |  | ns |
|  |  |  | Temp. Range: grades 3, 6 | 200 |  | ns |
| $\mathrm{t}_{\mathrm{CHOL}}$ | tpDo | Clock High to Output Low |  |  | 500 | ns |
| tchav | tpD1 | Clock High to Output Valid |  |  | 500 | ns |
| tclst | tcSH | Clock Low to Chip Select Transition |  | 0 |  | ns |
| tsLSH | tcs | Chip Select Low to Chip Select High | Note 1 | 250 |  | ns |
| tshav | tsv | Chip Select High to Output Valid |  |  | 500 | ns |
| tslaz | tbF | Chip Select Low to Output Hi-Z |  |  | 100 | ns |
| tchCl | tskH | Clock High to Clock Low | Note 2 | 250 |  | ns |
| tcler | tskL | Clock Low to Clock High | Note 2 | 250 |  | ns |
| tw | twp | Erase/Write Cycle time |  |  | 10 | ms |
| $\mathrm{fc}^{\text {c }}$ | fsk | Clock Frequency |  | 0 | 1 | MHz |

Notes: 1. Chip Select must be brought low for a minimum of 250 ns (tsLSH) between consecutive instruction cycles.
2. The Clock frequency specification calls for a minımum clock penod of $1 \mu \mathrm{~s}$, therefore the sum of the timings tchcl $+\mathrm{tclch}^{\text {chen }}$ must be greater or equal to $1 \mu \mathrm{~s}$. For example, if tchcl is 250 ns , then tclch must be at least 750 ns .

Figure 4. Synchronous Timing, Start and Op-Code Input


Figure 5. Synchronous Timing, Read or Write


## DESCRIPTION (cont'd)

memory can be read as a data stream from 8 to 1024 bits long, or continuously as the address counter automatically rolls over to 00 when the highest address is reached.
Programming is internally self-timed (the external clock signal on C input may be disconnected or left running after the start of a Write cycle) and does not require an erase cycle prior to the Write instruction. The Write instruction writes 8 or 16 bits at one time into one of the 128 bytes or 64 words. After the start of the programming cycle a Busy/Ready signal is available on the Data output (Q) when Chip Select (S) is High.

An internal feature of the ST93C46 provides Power-on Data Protection by inhibiting any operation when the Supply is too low.
The design of the ST93C46 and the High Endurance CMOS technology used for its fabrication give a minimum Erase/Write cycle Endurance of 1,000,000 cycles and a data retention of over 10 years.
The DU (Don't Use) pin does not affect the function of the memory and it is reserved for use by SGSTHOMSON during test sequences. The pin may be left unconnected or may be connected to Vcc or Vss. Direct connection of DU to Vss is recommended for the lowest standby power consumption.

## MEMORY ORGANIZATION

The ST93C46 is organised as 128 bytes $\times 8$ bits or 64 words $\times 16$ bits. If the ORG input is left unconnected (or connected to $\mathrm{V}_{\mathrm{cc}}$ ) the x 16 organization is selected, when ORG is connected to Ground (Vss) the x8 organization is selected. When the ST93C46 is in standby mode, the ORG input should be unconnected or set to either $\mathrm{V}_{I L}$ or $\mathrm{V}_{I H}$ in order to get minimum power consumption. Any voltage between $\mathrm{V}_{\mathrm{IL}}$ and $\mathrm{V}_{\mathrm{IH}}$ applied to ${ }^{\circ}$ ORG may increase the standby current value.

## POWER-ON DATA PROTECTION

During power-up, A Power On Reset sequence is run in order to reset all internal programming circuitry and the device is set in the Write Disable mode. When $\mathrm{V}_{\mathrm{cc}}$ reaches its functional value, the device is properly reset (in the Write Disable mode) and is ready to decode and execute an incoming instruction.

## INSTRUCTIONS

The ST93C46 has seven instructions, as shown in Table 7. Each instruction Starts with the rising edge of the signal applied on the S input, followed by a ' 1 ' read on D input during the rising edge of the clock $C$. The op-codes of the instructions are made up of the 2 following bits. Some instructions use only these first two bits, others use also the first two bits of the address to define the op-code. The op-code is followed by an address for the byte/word which is made up of six bits for the $\times 16$ organization or seven bits for the $x 8$ organization.

The ST93C46 is fabricated in CMOS technology and is therefore able to run from zero Hz (static input signals) up to the maximum ratings (specified in Table 6).

## Read

The Read instruction (READ) outputs serial data on the Data Output ( $Q$ ). When a READ instruction is received, the instruction and address are decoded and the data from the memory is transferred into an output shift register. A dummy '0' bit is output first followed by the 8 bit byte or the 16 bit word with the MSB first. Output data changes are triggered by the Low to High transition of the Clock (C). The ST93C46 will automatically increment the address and will clock out the next byte/word as long as the Chip Select input ( S ) is held High. In this case the dummy ' 0 ' bit is NOT output between bytes/words and a continuous stream of data can be read.

## Erase/Write Enable and Disable

The Erase/Write Enable instruction (EWEN) authorizes the following Erase/Write instructions to be executed, the Erase/Write Disable instruction (EWDS) freezes the execution of the following Erase/Write instructions. When power is first applied to the ST93C46, Erase/Write is inhibited. When the EWEN instruction is executed, Write instructions remain enabled until an Erase/Write Disable instruction (EWDS) is executed or Vcc falls below the power-on reset threshold. To protect the memory contents from accidental corruption, it is advisable to issue the EWDS instruction after every write cycle.
The READ instruction is not affected by the EWEN or EWDS instructions.

Table 7. Instruction Set

| Instruction | Description | Op-Code | x8 Org Address ( $\mathrm{ORG}=0$ ) | Data | x16 Org <br> Address <br> (ORG = 1) | Data |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ | Read Data from Memory | 10 | A6-A0 | Q7-Q0 | A5-A0 | Q15-Q0 |
| WRITE | Write Data to Memory | 01 | A6-A0 | D7-D0 | A5-A0 | D15-D0 |
| EWEN | Erase/Write Enable | 00 | 11XXXXX |  | 11XXXX |  |
| EWDS | Erase/Write Disable | 00 | 00XXXXX |  | 00XXXX |  |
| ERASE | Erase Byte or Word | 11 | A6-A0 |  | A5-A0 |  |
| ERAL | Erase All Memory | 00 | 10XXXXX |  | 10XXXX |  |
| WRAL | Write All Memory with same Data | 00 | 01XXXXX | D7-D0 | 01XXXX | D15-D0 |

Note: $\mathrm{X}=$ don't care bit.

## Erase

The Erase instruction (ERASE) programs the addressed memory byte or word bits to '1'. Once the address is correctly decoded, the falling edge of the Chip Select input ( $S$ ) starts a self-timed programming cycle.
If the ST93C46 is still performing the write cycle, the Busy signal $(Q=0)$ will be returned if $S$ is driven high, and the ST93C46 will ignore any data on the bus. When the write cycle is completed, the Ready signal $(Q=1)$ will indicate (if $S$ is driven high) that the ST93C46 is ready to receive a new instruction.

## Write

The Write instruction (WRITE) is followed by the address and the 8 or 16 data bits to be written. Data
input is sampled on the Low to High transition of the clock. After the last data bit has been sampled, Chip Select (S) must be brought Low before the next rising edge of the clock (C), in order to start the self-timed programming cycle. If the ST93C46 is still performing the write cycle, the Busy signal $(\mathrm{Q}=0$ ) will be returned if $S$ is driven high, and the ST93C46 will ignore any data on the bus. When the write cycle is completed, the Ready signal $(\mathrm{Q}=1)$ will indicate (if S is driven high) that the ST93C46 is ready to receive a new instruction.
The Write instruction includes an automatic Erase cycle before writing the data, it is therefore unnecessary to execute an Erase instruction before a Write instruction execution.

Figure 6. RĖAD, WRITE, EWEN, EWDS Sequences


Notes: 1. An: $\mathrm{n}=5$ for x 16 org. and 6 for x 8 org.
2. $\mathrm{Xn}: \mathrm{n}=3$ for x 16 org. and 4 for x 8 org.

## Erase All

The Erase All instruction (ERAL) erases the whole memory (all memory bits are set to "1"). A dummy address is input during the instruction transfer and the erase is made in the same way as the ERASE instruction above. If the ST93C46 is still performing the write cycle, the Busy signal $(Q=0)$ will be returned if S is driven high, and the ST93C46 will ignore any data on the bus. When the write cycle is completed, the Ready signal $(Q=1)$ will indicate (if $S$ is driven high) that the ST93C46 is ready to receive a new instruction.

## Write All

For correct operation, an ERAL instruction should be executed before the WRAL instruction.
The Write All instruction (WRAL) writes the Data Input byte or word to all the addresses of the memory. In the WRAL instruction, NO automatic erase is made so all bytes/words must be erased before the WRAL instruction. If the ST93C46 is still performing the write cycle, the Busy signal $(\mathrm{Q}=0)$ will be returned if $S$ is driven high, and the ST93C46 will ignore any data on the bus. When the write
cycle is completed, the Ready signal $(Q=1)$ will indicate (if $S$ is driven high) that the ST93C46 is ready to receive a new instruction.

## READY/BUSY Status

During every programming cycle (after a WRITE, ERASE, WRAL or ERAL instruction) the Data Output (Q) indicates the Ready/Busy status of the memory when the Chip Select is driven High. Once the ST93C46 is Ready, the Data Output is set to ' 1 ' until a new start bit is decoded or the Chip Select is brought Low.

## COMMON I/O OPERATION

The Data Output ( Q ) and Data Input ( D ) signals can be connected together, through a current limiting resistor, to form a common, one wire data bus. Some precautions must be taken when operating the memory with this connection, mostly to prevent a short circuit between the last entered address bit (AO) and the first data bit output by Q . The reader should refer to the SGS-THOMSON application note "Microwire EEPROM Common I/O Operation".

Figure 7. ERASE, ERAL Sequences


Notes: 1. An: $\mathrm{n}=5$ for x 16 org. and 6 for x 8 org.
2. $X n: n=3$ for $x 16$ org. and 4 for $x 8$ org.

Figure 8. WRAL Sequence


Note: 1. $\mathrm{Xn}: \mathrm{n}=3$ for x 16 org. and 4 for x 8 org.

## ORDERING INFORMATION SCHEME



Note: 1. ST93C46CB1 is available in 0.25 mm lead Frame only.

Parts are shipped with the memory content set at all "1's" (FFFFh for x16, FFh for x 8 ).
For a list of available options (Revision, Package etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## SERIAL ACCESS CMOS 2K bit (128 x 16 or $256 \times 8$ ) EEPROM

- MINIMUM 1 MILLION ERASE/WRITE CYCLES, with OVER 10 YEARS DATA RETENTION
- DUAL ORGANIZATION: $128 \times 16$ or $256 \times 8$
- BYTE/WORD and ENTIRE MEMORY PROGRAMMING INSTRUCTIONS
- SELF-TIMED PROGRAMMING CYCLE with AUTO-ERASE
- READY/BUSY SIGNAL DURING PROGRAMMING
- SINGLE $5 \mathrm{~V} \pm 10 \%$ SUPPLY VOLTAGE
- SEQUENTIAL READ OPERATION
- 5 ms TYPICAL PROGRAMMING TIME


## DESCRIPTION

The ST93C56 is a 2 K bit Electrically Erasable Programmable Memory (EEPROM) fabricated with SGS-THOMSON's High Endurance Single Polysilicon CMOS technology. The memory is accessed through a serial input (D).
The memory is divided into either $256 \times 8$ bit bytes or $128 \times 16$ bit words. The organization may be selected by a signal applied on the ORG input.
The memory is accessed by a set of instructions which includes Read a byte/word, Write a byte/word, Erase a byte/word, Erase All and Write All. A Read instruction loads the address of the first byte/word to be read into an internal address pointer. The data contained at this address is then clocked out serially. The address pointer is auto-

Table 1. Signal Names

| S | Chip Select Input |
| :--- | :--- |
| D | Serial Data Input |
| Q | Serial Data Output |
| C | Serial Clock |
| ORG | Organisation Select |
| V $C C$ | Supply Voltage |
| V $_{\text {SS }}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Warning: DU = Don't Use

Figure 2B. SO Pin Connections


Warning: DU = Don't Use

Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter |  |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TA | Ambient Operating Temperatu |  | grade 1 grade 3 grade 6 | $\begin{gathered} 0 \text { to } 70 \\ -40 \text { to } 125 \\ -40 \text { to } 85 \end{gathered}$ | ${ }^{\circ} \mathrm{C}$ |
| Tstg | Storage Temperature |  |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | Lead Temperature, Soldering | (SO8 package) (PSDIP8 package) | $\begin{aligned} & 40 \mathrm{sec} \\ & 10 \mathrm{sec} \end{aligned}$ | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| V IO | Input or Output Voltages ( $\mathrm{Q}=\mathrm{V}_{\text {OH }}$ or $\mathrm{Hi}-\mathrm{Z}$ ) |  |  | -0.3 to $\mathrm{V}_{\text {cc }}+0.5$ | V |
| V cc | Supply Voltage |  |  | -0.3 to 6.5 | V |
| $V_{\text {Esd }}$ | Electrostatic Discharge Voltage (Human Body model) ${ }^{(2)}$ |  |  | 6000 | V |
|  | Electrostatic Discharge Voltage (Machine model) ${ }^{(3)}$ |  |  | 500 | V |

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. MIL-STD-883C, 3015.7 ( $100 \mathrm{pF}, 1500 \Omega$ ).
3. EIAJ IC-121 (Condtion C) ( $200 \mathrm{pF}, 0 \Omega$ ).

## DESCRIPTION (cont'd)

matically incremented after the data is output and, if the Chip Select input ( S ) is held High, the ST93C56 can output a sequential stream of data bytes/words. In this way, the memory can be read as a data stream from 8 to 2048 bits long, or continuously as the address counter automatically rolls over to 00 when the highest address is reached.
Programming is internally self-timed (the external clock signal on C input may be disconnected or left running after the start of a Write cycle) and does not require an erase cycle prior to the Write instruction. The Write instruction writes 8 or 16 bits at one time into one of the 256 bytes or 128 words. After
the start of the programming cycle, a Busy/Ready signal is available on the Data output ( $Q$ ) when Chip Select ( S ) is driven High.
The design of the ST93C56 and the High Endurance CMOS technology used for its fabrication give a minimum Erase/Write cycle Endurance of $1,000,000$ cycles and a data retention of over 10 years.
The DU (Don't Use) pin does not affect the function of the memory and it is reserved for use by SGSTHOMSON during test sequences. The pin may be left unconnected or may be connected to Vcc or Vss. Direct connection of DU to Vss is recommended for the lowest standby power consumption.

AC MEASUREMENT CONDITIONS
Input Rise and Fall Times
Input Pulse Voltages
Input Timing Reference Voltages
Output Timing Reference Voltages
Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Table 3. Endurance and Data Retention Guarantees

| Device | Endurance <br> E/W Cycles | Data Retention <br> Years |
| :---: | :---: | :---: |
| ST93C56 | $1,000,000$ | 10 |

Table 4. Capacitance ${ }^{(1)}\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 5 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 5 | pF |

Note: 1. Sampled only, not $100 \%$ tested.

Table 5. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lL | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | 2.5 | $\mu \mathrm{A}$ |
| Lo | Output Leakage Current | $\begin{gathered} 0 V \leq V_{\text {out }} \leq V_{\text {cc }}, \\ Q \text { in Hi-Z } \end{gathered}$ |  | 2.5 | $\mu \mathrm{A}$ |
| Icc | Supply Current (TTL Inputs) | $\mathrm{S}=\mathrm{V}_{\mathrm{H},} \mathrm{f}=1 \mathrm{MHz}$ |  | 3 | mA |
|  | Supply Current (CMOS Inputs) | $\mathrm{S}=\mathrm{V}_{\mathrm{H}, \mathrm{f}} \mathrm{f}=1 \mathrm{MHz}$ |  | 2 | mA |
| lcCl | Supply Current (Standby) | $\begin{aligned} & S=V_{s s}, C=V_{s s}, \\ & O R G=V_{s s} \text { or } V_{c c} \end{aligned}$ |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{LL}}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage |  | 2 | $\mathrm{V}_{\mathrm{Cc}}+1$ | V |
| Vol | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
|  |  | $\mathrm{lOL}=10 \mu \mathrm{~A}$ |  | 0.2 | V |
| Vor | Output High Voltage | $\mathrm{IOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  |  | $\mathrm{loH}=-10 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.2$ |  | V |

Table 6. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{tsHCH}^{\text {d }}$ | tcss | Chip Select High to Clock High |  | 50 |  | ns |
| tbVCH | $t_{\text {DIS }}$ | Input Valid to Clock High |  | 100 |  | ns |
| tchix | toin | Clock High to Input Transition | Temp. Range: grade 1 | 100 |  | ns |
|  |  |  | Temp. Range: grades 3, 6 | 200 |  | ns |
| tchol | tpDo | Clock High to Output Low |  |  | 500 | ns |
| tchev | tpD1 | Clock High to Output Valid |  |  | 500 | ns |
| tclst | tcse | Clock Low to Chip Select Transition |  | 0 |  | ns |
| tsLSH | tcs | Chip Select Low to Chip Select High | Note 1 | 250 |  | ns |
| tshov | tsv | Chip Select High to Output Valid |  |  | 500 | ns |
| tsloz | tDF | Chip Select Low to Output Hi-Z |  |  | 100 | ns |
| tchCl | tSKH | Clock High to Clock Low | Note 2 | 250 |  | ns |
| tclch | tsKL | Clock Low to Clock High | Note 2 | 250 |  | ns |
| tw | twp | Erase/Write Cycle time |  |  | 10 | ms |
| $\mathrm{f}_{\mathrm{C}}$ | $\mathrm{f}_{\text {SK }}$ | Clock Frequency |  | 0 | 1 | MHz |

Notes: 1. Chıp Select must be brought low for a mınimum of 250 ns ( t LSH) between consecutive instruction cycles.
2. The Clock frequency specification calls for a minimum clock period of $1 \mu \mathrm{~s}$, therefore the sum of the timings tchcL $+\mathrm{tcLCH}^{\text {cLC }}$ must be greater or equal to $1 \mu \mathrm{~s}$. For example, if $\mathrm{t}_{\mathrm{CHCL}}$ is 250 ns , then tclch must be at least 750 ns

Figure 4. Synchronous Timing, Start and Op-Code Input


Figure 5. Synchronous Timing, Read or Write


## MEMORY ORGANIZATION

The ST93C56 is organized as 255 bytes $x 8$ bits or 128 words $x 16$ bits. If the ORG input is left unconnected (or connected to $\mathrm{V}_{\mathrm{Cc}}$ ) the $\times 16$ organization is selected, when ORG is connected to Ground (Vss) the $x 8$ organization is selected. When the ST93C56 is in standby mode, the ORG input should be unconnected or set to either $\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$ in order to achieve the minimum power consumption. Any voltage between $\mathrm{V}_{\mathrm{IL}}$ and $\mathrm{V}_{\mathrm{IH}}$ applied to ORG may increase the standby current value.

## POWER-ON DATA PROTECTION

In order to prevent data corruption and inadvertent write operations during power up, a Power On Reset (POR) circuit resets all internal programming circuitry and sets the device in the Write Disable mode. When VCc reaches its functional value, the device is properly reset (in the Write Disable mode)
and is ready to decode and execute an incoming instruction. A stable Vcc must be applied, before applying any logic signal.

## INSTRUCTIONS

The ST93C56 has seven instructions, as shown in Table 7. The op-codes of the instructions are made up of 2 bits. The op-code is followed by an address for the byte/word which is eight bits long for the x16 organization or nine bits long for the $x 8$ organization. Each instruction starts with the rising edge of the signal applied on the Chip Select (S) input. The data input $D$ is then sampled upon the following rising edges of the clock $C$ untill a ' 1 ' is sampled and decoded by the ST93C56 as a Start bit.
The ST93C56 is fabricated in CMOS technology and is therefore able to run from zero Hz (static input signals) up to the maximum ratings (specified in Table 6).

## Read

The Read instruction (READ) outputs serial data on the Data Output ( $Q$ ). When a READ instruction is received, the instruction and address are decoded and the data from the memory is transferred into an output shift register. A dummy '0' bit is output first, followed by the 8 bit byte or the 16 bit word with the MSB first. Output data changes are triggered by the Low to High transition of the Clock (C). The ST93C56 will automatically increment the address and will clock out the next byte/word as long as the Chip Select input ( S ) is held High. In this case the dummy '0' bit is NOT output between bytes/words and a continuous stream of data can be read.

## Erase/Write Enable and Disable

The Erase/Write Enable instruction (EWEN) authorizes the following Erase/Write instructions to be executed, the Erase/Write Disable instruction (EWDS) disables the execution of the following Erase/Write instructions. When power is first applied, the ST93C56 enters the Disable mode. When the EWEN instruction is executed, Write instructions remain enabled until an Erase/Write Disable instruction (EWDS) is executed or Vcc falls below the power-on reset threshold. To protect the memory contents from accidental corruption, it is advisable to issue the EWDS instruction after every write cycle.
The READ instruction is not affected by the EWEN or EWDS instructions.

## Erase

The Erase instruction (ERASE) programs the addressed memory byte or word bits to '1'. Once the
address is correctly decoded, the falling edge of the Chip Select input (S) triggers a self-timed erase cycle.
If the ST93C56 is still performing the erase cycle, the Busy signal $(Q=0)$ will be returned if $S$ is driven high, and the ST93C56 will ignore any data on the bus. When the erase cycle is completed, the Ready signal $(Q=1)$ will indicate (if $S$ is driven high) that the ST93C56 is ready to receive a new instruction.

## Write

The Write instruction (WRITE) is followed by the address and the 8 or 16 data bits to be written. Data input is sampled on the Low to High transition of the clock. After the last data bit has been sampled, Chip Select ( S ) must be brought Low before the next rising edge of the clock (C) in order to start the self-timed programming cycle. If the ST93C56 is still performing the write cycle, the Busy signal $(\mathrm{Q}=0)$ will be returned if S is driven high, and the ST93C56 will ignore any data on the bus. When the write cycle is completed, the Ready signal $(Q=1)$ will indicate (if $S$ is driven high) that the ST93C56 is ready to receive a new instruction. Programming is internally self-timed (the external clock signal on C input may be disconnected or left running after the start of a programming cycle) and does not require an Erase instruction prior to the Write instruction (The Write instruction includes an automatic erase cycle before programing data).

## Erase All

The Erase All instruction (ERAL) erases the whole memory (all memory bits are set to '1'). A dummy address is input during the instruction transfer and the erase is made in the same way as the ERASE instruction. If the ST93C56 is still performing the

Table 7. Instruction Set

| Instruction | Description | Op-Code | $x 8$ Org Address $(O R G=0)^{(1,2)}$ | Data | $\begin{gathered} \text { x16 Org } \\ \text { Address } \\ {\text { (ORG }=1)^{(1,3)}}^{2} \end{gathered}$ | Data |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ | Read Data from Memory | 10 | A8-A0 | Q7-Q0 | A7-A0 | Q15-Q0 |
| WRITE | Write Data to Memory | 01 | A8-A0 | D7-D0 | A7-A0 | D15-D0 |
| EWEN | Erase/Write Enable | 00 | 11XXX XXXX |  | 11XX XXXX |  |
| EWDS | Erase/Write Disable | 00 | 00XXX XXXX |  | 00XX XXXX |  |
| ERASE | Erase Byte or Word | 11 | A8-A0 |  | A7-A0 |  |
| ERAL | Erase All Memory | 00 | 10XXX XXXX |  | 10XX XXXX |  |
| WRAL | Write All Memory with same Data | 00 | 01XXX XXXX | D7-D0 | 01XX XXXX | D15-D0 |

Notes: 1. $X=$ don't care bit.
2. Address bit A8 is not decoded by the ST93C56.
3. Address bit A7 is not decoded by the ST93C56.

Figure 6. READ, WRITE, EWEN, EWDS Sequences


Notes: 1. An: $n=5$ for $x 16$ org, and 6 for $x 8$ org.
2. $X n: n=3$ for $x 16$ org, and 4 for $x 8$ org.
erase cycle, the Busy signal $(Q=0)$ will be returned if $S$ is driven high, and the ST93C56 will ignore any data on the bus. When the erase cycle is completed, the Ready signal $(Q=1)$ will indicate (if $S$ is driven high) that the ST93C56 is ready to receive a new instruction.

## Write All

For correct operation, an ERAL instruction should be executed before the WRAL instruction: the WRAL instruction DOES NOT perform an automatic erase before writing. The Write All instruction (WRAL) writes the Data Input byte or word to all the addresses of the memory. If the ST93C56 is still performing the write cycle, the Busy signal $(Q=0)$
will be returned if $S$ is driven high, and the ST93C56 will ignore any data on the bus. When the write cycle is completed, the Ready signal $(Q=1)$ will indicate (if $S$ is driven high) that the ST93C56 is ready to receive a new instruction.

## READY/BUSY Status

During every programming cycle (after a WRITE, ERASE, WRAL or ERAL instruction) the Data Output (Q) indicates the Ready/Busy status of the memory when the Chip Select ( $S$ ) is driven High. Once the ST93C56 is Ready, the Ready/Busy status is available on the Data Output (Q) until a new start bit is decoded or the Chip Select ( S ) is brought Low.

Figure 7. ERASE, ERAL Sequences


Notes: 1 An: $n=5$ for $x 16$ org. and 6 for $x 8$ org.
2. $X n: n=3$ for $x 16$ org and 4 for $x 8$ org.

Figure 8. WRAL Sequence


Notes: $1 \mathrm{Xn}: \mathrm{n}=3$ for x 16 org. and 4 for x 8 org.

## ORDERING INFORMATION SCHEME



Parts are shipped with the memory content set at all " 1 's" (FFFFh for $\times 16$, FFh for $\times 8$ ).
For a list of available options (Package, Temperature Range etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## SERIAL ACCESS CMOS 4K bit ( $256 \times 16$ or $512 \times 8$ ) EEPROM

- MINIMUM 1 MILLION ERASE/WRITE CYCLES, with OVER 10 YEARS DATA RETENTION
- DUAL ORGANIZATION: $256 \times 16$ or $512 \times 8$
- BYTE/WORD and ENTIRE MEMORY PROGRAMMING INSTRUCTIONS
- SELF-TIMED PROGRAMMING CYCLE with AUTO-ERASE
- READY/BUSY SIGNAL DURING PROGRAMMING
- SINGLE $3 V$ to 5.5 V SUPPLY VOLTAGE
- SEQUENTIAL READ OPERATION
- 5ms TYPICAL PROGRAMMING TIME


## DESCRIPTION

The ST93C66 is a 4 K bit Electrically Erasable Programmable Memory (EEPROM) fabricated with SGS-THOMSON's High Endurance Single Polysilicon CMOS technology. The memory is accessed through a serial input (D).
The memory is divided into either $512 \times 8$ bit bytes or $256 \times 16$ bit words. The organization may be selected by a signal applied on the ORG input.
The memory is accessed by a set of instructions which includes Read a byte/word, Write a byte/word, Erase a byte/word, Erase All and Write All. A Read instruction loads the address of the first byte/word to be read into an internal address pointer. The data contained at this address is then clocked out serially.

Table 1. Signal Names

| S | Chip Select Input |
| :--- | :--- |
| D | Serral Data Input |
| Q | Serial Data Output |
| C | Serial Clock |
| ORG | Organisation Select |
| V $_{\text {CC }}$ | Supply Voltage |
| VSS | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Warning: DU = Don't Use

Figure 2B. SO Pin Connections


Warning: DU = Don't Use

Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | grade 3 grade 6 | $\begin{aligned} & -40 \text { to } 125 \\ & -40 \text { to } 85 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage Temperature |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | $\begin{array}{ll}\text { Lead Temperature, Soldering } & \begin{array}{l}\text { (SO8 package) } \\ \text { (PSDIP8 package) }\end{array}\end{array}$ | $\begin{aligned} & 40 \mathrm{sec} \\ & 10 \mathrm{sec} \end{aligned}$ | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| V IO | Input or Output Voltages ( $\mathrm{Q}=\mathrm{V} \mathrm{OH}$ or $\mathrm{Hi}-\mathrm{Z}$ ) |  | -0.3 to $V_{C C}+0.5$ | V |
| $V_{\text {cc }}$ | Supply Voltage |  | -0.3 to 6.5 | V |
| Vesd | Electrostatic Discharge Voltage (Human Body model) ${ }^{(2)}$ |  | 4000 | V |
|  | Electrostatic Discharge Voltage (Machine model) ${ }^{(3)}$ |  | 500 | V |

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. MIL-STD-883C, 3015.7 ( $100 \mathrm{pF}, 1500 \Omega$ ).
3. EIAJ IC-121 (Condition C) (200pF, $0 \Omega$ ).

## DESCRIPTION (cont'd)

The address pointer is automatically incremented after the data is output and, if the Chip Select input (S) is held High, the ST93C66 can output a sequential stream of data bytes/words. In this way, the memory can be read as a data stream from 8 to 4096 bits long, or continuously as the address counter automatically rolls over to 00 when the highest address is reached.
Programming is internally self-timed (the external clock signal on C input may be disconnected or left running after the start of a Write cycle) and does not require an erase cycle prior to the Write instruction. The Write instruction writes 8 or 16 bits at one time into one of the 512 bytes or 256 words.

After the start of the programming cycle, a Busy/Ready signal is available on the Data output $(Q)$ when Chip Select ( $S$ ) is driven High.
The design of the ST93C66 and the High Endurance CMOS technology used for its fabrication give a minimum Erase/Write cycle Endurance of $1,000,000$ cycles and a data retention of over 10 years.
The DU (Don't Use) pin does not affect the function of the memory and it is reserved for use by SGSTHOMSON during test sequences. The pin may be left unconnected or may be connected to Vcc or Vss. Direct connection of DU to Vss is recommended for the lowest standby power consumption.

AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 V to 2.4 V |
| Input Timing Reference Voltages | 1 V to 2.0 V |
| Output Timing Reference Voltages | 0.8 V to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Table 3. Endurance and Data Retention Guarantees

| Device | Endurance <br> E/W Cycles | Data Retention <br> Years |
| :---: | :---: | :---: |
| ST93C66 | $1,000,000$ | 10 |

Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ |  | 5 | pF |
| Cout | Output Capacitance | V OUT $=0 \mathrm{~V}$ |  | 5 | pF |

Note: 1. Sampled only, not $100 \%$ tested

Table 5. DC Characteristics ( $T_{A}=-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=3 \mathrm{~V}$ to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| LI | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | 2.5 | $\mu \mathrm{A}$ |
| Lo | Output Leakage Current | $\begin{gathered} 0 V \leq V_{\text {OUT }} \leq V_{\text {cc }}, \\ Q \text { in Hi-Z } \end{gathered}$ |  | 2.5 | $\mu \mathrm{A}$ |
| Icc | Supply Current (TTL Inputs) | $\mathrm{S}=\mathrm{V}_{\mathrm{H},} \mathrm{f}=1 \mathrm{MHz}$ |  | 3 | mA |
|  | Supply Current (CMOS Inputs) | $\mathrm{S}=\mathrm{V}_{\mathrm{HH},} \mathrm{f}=1 \mathrm{MHz}$ |  | 2 | mA |
| $\mathrm{lcC1}$ | Supply Current (Standby) | $\begin{aligned} & S=V_{s s}, C=V_{S S}, \\ & O R G=V_{S S} \text { or } V_{c C} \end{aligned}$ |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$ | -0.1 | 0.8 | V |
|  |  | $3 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 4.5 \mathrm{~V}$ | -0.1 | $0.2 \mathrm{~V}_{\mathrm{cc}}$ | V |
| $\mathrm{V}_{1}$ | Input High Voltage | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ | 2 | $V_{C C}+1$ | V |
|  |  | $3 \mathrm{~V} \leq \mathrm{VCC}^{5} 4.5 \mathrm{~V}$ | $0.7 \mathrm{~V}_{\text {c }}$ | $V_{C C}+1$ | V |
| VoL | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
|  |  | $\mathrm{loL}=10 \mu \mathrm{~A}$ |  | 0.2 | v |
| VOH | Output High Voltage | $\mathrm{lOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  |  | $\mathrm{l}_{\mathrm{O}}=-10 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.2$ |  | V |

Table 6. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=3 \mathrm{~V}$ to 5 V )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{tsHCH}^{\text {d }}$ | tcss | Chip Select High to Clock High |  | 50 |  | ns |
| tovch | toIs | Input Valid to Clock High |  | 100 |  | ns |
| tchDX | tDIH | Clock High to Input Transition |  | 200 |  | ns |
| tchal | tpDo | Clock High to Output Low |  |  | 500 | ns |
| tchav | tpD1 | Clock High to Output Valid |  |  | 500 | ns |
| tclsL | tcse | Clock Low to Chip Select Transition |  | 0 |  | ns |
| tsLSH | tcs | Chip Select Low to Chip Select High | Note 1 | 250 |  | ns |
| tshQV | tsv | Chip Select High to Output Valid |  |  | 500 | ns |
| tstaz | tDF | Chip Select Low to Output Hi-Z |  |  | 100 | ns |
| tchCl | tskh | Clock High to Clock Low | Note 2 | 250 |  | ns |
| tcleh | tsKL | Clock Low to Clock High | Note 2 | 250 |  | ns |
| tw | twp | Erase/Write Cycle time |  |  | 10 | ms |
| fc | fsk | Clock Frequency |  | 0 | 1 | MHz |

Notes: 1. Chip Select must be brought low for a minimum of 250 ns (tsLsH) between consecutive instruction cycles.
2. The Clock frequency specification calls for a minimum clock period of $1 \mu \mathrm{~s}$, therefore the sum of the timings tchcl + tclch must be greater or equal to $1 \mu \mathrm{~s}$. For example, if tchcl is 250 ns , then tclch must be at least 750 ns .

Figure 4. Synchronous Timing, Start and Op-Code Input


Figure 5. Synchronous Timing, Read or Write


## MEMORY ORGANIZATION

The ST93C66 is organized as 512 bytes $\times 8$ bits or 256 words $x 16$ bits. If the ORG input is left unconnected (or connected to $\mathrm{V}_{\mathrm{cc}}$ ) the x 16 organization is selected, when ORG is connected to Ground (Vss) the x8 organization is selected. When the ST93C66 is in standby mode, the ORG input should be unconnected or set to either $V_{I L}$ or $V_{I H}$ in order to achieve the minimum power consumption. Any voltage between $\mathrm{V}_{\mathrm{IL}}$ and $\mathrm{V}_{\mathrm{IH}}$ applied to $\mathrm{ORG}^{2}$ may increase the standby current value.

## POWER-ON DATA PROTECTION

In order to prevent data corruption and inadvertent write operations during power up, a Power On Reset (POR) circuit resets all internal programming circuitry and sets the device in the Write Disable mode. When Vcc reaches its functional value, the device is properly reset (in the Write Disable mode)
and is ready to decode and execute an incoming instruction. A stable Vcc must be applied, before applying any logic signal.

## INSTRUCTIONS

The ST93C66 has seven instructions, as shown in Table 7. The op-codes of the instructions are made up of 2 bits. The op-code is followed by an address for the byte/word which is eight bits long for the x16 organization or nine bits long for the x8 organization. Each instruction starts with the rising edge of the signal applied on the Chip Select (S) input. The data input $D$ is then sampled upon the following rising edges of the clock C untill a ' 1 ' is sampled and decoded by the ST93C66 as a Start bit.
The ST93C66 is fabricated in CMOS technology and is therefore able to run from zero Hz (static input signals) up to the maximum ratings (specified in Table 6).

## Read

The Read instruction (READ) outputs serial data on the Data Output (Q). When a READ instruction is received, the instruction and address are decoded and the data from the memory is transferred into an output shift register. Adummy ' 0 ' bit is output first, followed by the 8 bit byte or the 16 bit word with the MSB first. Output data changes are triggered by the Low to High transition of the Clock (C). The ST93C66 will automatically increment the address and will clock out the next byte/word as long as the Chip Select input (S) is held High. In this case the dummy ' 0 ' bit is NOT output between bytes/words and a continuous stream of data can be read.

## Erase/Write Enable and Disable

The Erase/Write Enable instruction (EWEN) authorizes the following Erase/Write instructions to be executed, the Erase/Write Disable instruction (EWDS) disables the execution of the following Erase/Write instructions. When power is first applied, the ST93C66 enters the Disable mode. When the EWEN instruction is executed, Write instructions remain enabled until an Erase/Write Disable instruction (EWDS) is executed or Vcc falls below the power-on reset threshold. To protect the memory contents from accidental corruption, it is advisable to issue the EWDS instruction after every write cycle.
The READ instruction is not affected by the EWEN or EWDS instructions.

## Erase

The Erase instruction (ERASE) programs the addressed memory byte or word bits to '1'. Once the
address is correctly decoded, the falling edge of the Chip Select input (S) triggers a self-timed erase cycle.
If the ST93C66 is still performing the erase cycle, the Busy signal $(\mathrm{Q}=0)$ will be returned if $S$ is driven high, and the ST93C66 will ignore any data on the bus. When the erase cycle is completed, the Ready signal $(Q=1)$ will indicate (if $S$ is driven high) that the ST93C66 is ready to receive a new instruction.
Write
The Write instruction (WRITE) is followed by the address and the 8 or 16 data bits to be written. Data input is sampled on the Low to High transition of the clock. After the last data bit has been sampled, Chip Select (S) must be brought Low before the next rising edge of the clock (C) in order to start the self-timed programming cycle. If the ST93C66 is still performing the write cycle, the Busy signal $(Q=0)$ will be returned if $S$ is driven high, and the ST93C66 will ignore any data on the bus. When the write cycle is completed, the Ready signal $(Q=1)$ will indicate (if $S$ is driven high) that the ST93C66 is ready to receive a new instruction. Programming is internally self-timed (the external clock signal on C input may be disconnected or left running after the start of a programming cycle) and does not require an Erase instruction prior to the Write instruction (The Write instruction includes an automatic erase cycle before programing data).
Erase All
The Erase All instruction (ERAL) erases the whole memory (all memory bits are set to '1'). A dummy address is input during the instruction transfer and the erase is made in the same way as the ERASE instruction. If the ST93C66 is still performing the

Table 7. Instruction Set

| Instruction | Description | Op-Code | $\begin{gathered} \text { x8 Org } \\ \text { Address } \\ \text { (ORG }=0)^{(1)} \end{gathered}$ | Data | $\begin{gathered} \text { x16 Org } \\ \text { Address } \\ (\text { ORG }=1)^{(1)} \end{gathered}$ | Data |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ | Read Data from Memory | 10 | A8-A0 | Q7-Q0 | A7-A0 | Q15-Q0 |
| WRITE | Write Data to Memory | 01 | A8-A0 | D7-D0 | A7-A0 | D15-D0 |
| EWEN | Erase/Write Enable | 00 | 11XXX XXXX |  | 11 XXXXXX |  |
| EWDS | Erase/Write Disable | 00 | 00XXX XXXX |  | 00XX XXXX |  |
| ERASE | Erase Byte or Word | 11 | A8-A0 |  | A7-A0 |  |
| ERAL | Erase All Memory | 00 | 10XXX XXXX |  | 10XX XXXX |  |
| WRAL | Write All Memory with same Data | 00 | 01XXX XXXX | D7-D0 | 01XX XXXX | D15-D0 |

Note: 1. $\mathrm{X}=$ don't care bit.

Figure 6. READ, WRITE, EWEN, EWDS Sequences

erase cycle, the Busy signal $(Q=0)$ will be returned if $S$ is driven high, and the ST93C66 will ignore any data on the bus. When the erase cycle is completed, the Ready signal $(Q=1)$ will indicate (if $S$ is driven high) that the ST93C66 is ready to receive a new instruction.

## Write All

For correct operation, an ERAL instruction should be executed before the WRAL instruction: the WRAL instruction DOES NOT perform an automatic erase before writing. The Write All instruction (WRAL) writes the Data Input byte or word to all the addresses of the memory. If the ST93C66 is still performing the write cycle, the Busy signal $(Q=0)$
will be returned if S is driven high, and the ST93C66 will ignore any data on the bus. When the write cycle is completed, the Ready signal $(\mathrm{Q}=1)$ will indicate (if $S$ is driven high) that the ST93C66 is ready to receive a new instruction.
READY/BUSY Status
During every programming cycle (after a WRITE, ERASE, WRAL or ERAL instruction) the Data Output (Q) indicates the Ready/Busy status of the memory when the Chip Select ( S ) is driven High. Once the ST93C66 is Ready, the Ready/Busy status is available on the Data Output (Q) until a new start bit is decoded or the Chip Select (S) is brought Low.

Figure 7. ERASE, ERAL Sequences


Figure 8. WRAL Sequence


ORDERING INFORMATION SCHEME


Note: $3^{*}$ Temperature range on request only.

Parts are shipped with the memory content set at all "1's" (FFFFh for x16, FFh for x8).
For a list of available options (Package, Temperature Range etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you. ST93CS46 ST93CS47

## SERIAL ACCESS CMOS 1K bit (64 x 16) EEPROM

- MINIMUM 1 MILLION ERASE/WRITE CYCLES, with OVER 10 YEARS DATA RETENTION
- SELF-TIMED PROGRAMMING CYCLE with AUTO-ERASE
- READY/BUSY SIGNAL DURING PROGRAMMING
- SINGLE SUPPLY VOLTAGE
- 3V to 5.5V for the ST93CS46
-2.5 V to 5.5 V for the ST93CS47
- USER DEFINED WRITE PROTECTED AREA
- PAGE WRITE MODE (4 WORDS)
- SEQUENTIAL READ OPERATION
- 5ms TYPICAL PROGRAMMING TIME


## DESCRIPTION

The ST93CS46 and ST93CS47 are 1K bit Electrically Erasable Programmable Memory (EEPROM) fabricated with SGS-THOMSON's High Endurance Single Polysilicon CMOS technology. The memory is accessed through a serial input $D$ and output $Q$.
The 1 K bit memory is organized as $64 \times 16$ bit words. The memory is accessed by a set of instructions which include Read, Write, Page Write, Write All and instructions used to set the memory protection. A Read instruction loads the address of the first word to be read into an internal address pointer.

Table 1. Signal Names

| S | Chip Select Input |
| :--- | :--- |
| D | Serial Data Input |
| Q | Serial Data Output |
| C | Serial Clock |
| PRE | Protect Enable |
| W | Write Enable |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. SO Pin Connections


Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | grade 1 grade 3 grade 6 | $\begin{gathered} 0 \text { to } 70 \\ -40 \text { to } 125 \\ -40 \text { to } 85 \end{gathered}$ | ${ }^{\circ} \mathrm{C}$ |
| Tstg | Storage Temperature |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | Lead Temperature, Soldering $\quad \begin{aligned} & \text { (SO8 package) } \\ & \\ & \text { (PSDIP8 package) }\end{aligned}$ | 40 sec <br> 10 sec | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| $V_{10}$ | Input or Output Voltages ( $\mathrm{Q}=\mathrm{V}_{\mathrm{OH}}$ or $\mathrm{Hi}-\mathrm{Z}$ ) |  | -0.3 to $V_{C C}+0.5$ | V |
| $\mathrm{V}_{\text {cc }}$ | Supply Voltage |  | -0.3 to 6.5 | V |
| VESD | Electrostatic Discharge Voltage (Human Body model) ${ }^{(2)}$ |  | 3000 | V |
|  | Electrostatic Discharge Voltage (Machine model) ${ }^{(3)}$ |  | 500 | V |

Notes: 1. Except for the rating "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratıngs" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indıcated in the Operatıng sectıons of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. MIL-STD-883C, 30157 (100pF, $1500 \Omega$ ).
3. EIAJ IC-121 (Condition C) ( $200 \mathrm{pF}, 0 \Omega$ ).

## DESCRIPTION (cont'd)

The data is then clocked out serially. The address pointer is automatically incremented after the data is output and, if the Chip Select input $(\mathrm{S})$ is held High, the ST93CS46/47 can output a sequential stream of data words. In this way, the memory can be read as a data stream of 16 to 1024 bits, or continuously as the address counter automatically rolls over to 00 when the highest address is reached. Within the time required by a programming cycle (tw), up to 4 words may be written with the help of the Page Write instruction; the whole
memory may also be erased, or set to a predetermined pattern, by using the Write All instruction.
Within the memory, an user defined area may be protected against further Write instructions. The size of this area is defined by the content of a Protect Register, located outside of the memory array. As a final protection step, data may be permanently protected by programming a One Time Programing bit (OTP bit) which locks the Protect Register content.
Programming is internally self-timed (the external clock signal on C input may be disconnected or left running after the start of a Write cycle) and does not require an erase cycle prior to the Write instruc-

## AC MEASUREMENT CONDITIONS

Input Rise and Fall Times
Input Pulse Voltages
Input and Output Timing
Reference Voltages
$\leq 20 \mathrm{~ns}$
$0.2 \mathrm{~V}_{\mathrm{cc}}$ to 0.8 V Cc
0.3 V cc to 0.7 V cc

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Table 3. Endurance and Data Retention Guarantees

| Device | Endurance <br> E/W Cycles | Data Retention <br> Years |
| :---: | :---: | :---: |
| ST93CS46, ST93CS47 | $1,000,000$ | 10 |

Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 5 | pF |
| $C_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 5 | pF |

Note: 1. Sampled only, not $100 \%$ tested.

Table 5. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$;
$\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 5.5 V for ST93CS46 and $\mathrm{VCC}=2.5 \mathrm{~V}$ to 5.5 V for ST93CS47)

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lı | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | 2.5 | $\mu \mathrm{A}$ |
| Lo | Output Leakage Current | $\begin{gathered} \mathrm{OV} \leq \mathrm{V} \text { out }^{\leq} \leq V_{\mathrm{Cc}}, \\ Q \text { in } \mathrm{Hi}-\mathrm{Z} \end{gathered}$ |  | 2.5 | $\mu \mathrm{A}$ |
| Icc | Supply Current (TTL Inputs) | $\mathrm{S}=\mathrm{V}_{\mathrm{H},} \mathrm{f}=1 \mathrm{MHz}$ |  | 3 | mA |
|  | Supply Current (CMOS Inputs) | $\mathrm{S}=\mathrm{V}_{\mathrm{H},} \mathrm{f}=1 \mathrm{MHz}$ |  | 2 | mA |
| $\mathrm{lcC1}$ | Supply Current (Standby) | $\mathrm{S}=\mathrm{V}_{\mathrm{SS}}, \mathrm{C}=\mathrm{V}_{\text {SS }}$ |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage (ST93CS46,47) | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ | -0.1 | 0.8 | V |
|  | Input Low Voltage (ST93CS46) | $3 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ | -0.1 | 0.2 Vcc | V |
|  | Input Low Voltage (ST93CS47) | $2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ | -0.1 | 0.2 Vcc | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage (ST93CS46,47) | $4.5 \mathrm{~V} \leq \mathrm{V}_{\text {cc }} \leq 5.5 \mathrm{~V}$ | 2 | $\mathrm{V}_{\mathrm{cc}}+1$ | V |
|  | Input High Voltage (ST93CS46) | $3 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ | 0.8 Vcc | $V_{C C}+1$ | V |
|  | Input High Voltage (ST93CS47) | $2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ | 0.8 Vcc | $V_{c c}+1$ | V |
| VoL | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
|  |  | $\mathrm{loL}=10 \mu \mathrm{~A}$ |  | 0.2 | V |
| Vor | Output High Voltage | $\mathrm{l}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  |  | $1 \mathrm{OH}=-10 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.2$ |  | V |

SGS-THOMSON

Table 6. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$;
$\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 5.5 V for ST93CS46 and $\mathrm{VCC}=2.5 \mathrm{~V}$ to 5.5 V for ST93CS47)

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tprivch | tpres | Protect Enable Valid to Clock High |  | 50 |  | ns |
| twver | tpes | Write Enable Valid to Clock High |  | 50 |  | ns |
| tSHCH | tcss | Chip Select High to Clock High |  | 50 |  | ns |
| tDVCH | toIs | Input Valid to Clock High |  | 100 |  | ns |
| tchDx | $\mathrm{t}_{\text {DIH }}$ | Clock High to Input Transition |  | 100 |  | ns |
| tchal | tpoo | Clock High to Output Low |  |  | 500 | ns |
| tchov | tpD1 | Clock High to Output Valid |  |  | 500 | ns |
| tclprx | tpren | Clock Low to Protect Enable Transition |  | 0 |  | ns |
| tslwx | tper | Chip Select Low to Write Enable Transition |  | 250 |  | ns |
| tclsL | tcse | Clock Low to Chip Select Transition |  | 0 |  | ns |
| tsLSH | tcs | Chip Select Low to Chip Select High | Note 1 | 250 |  | ns |
| tshev | tsv | Chip Select High to Output Valid |  |  | 500 | ns |
| tsloz | $t_{\text {DF }}$ | Chip Select Low to Output Hi-Z |  |  | 100 | ns |
| tchCl | tskH | Clock High to Clock Low | Note 2 | 250 |  | ns |
| tclch | tskL | Clock Low to Clock High | Note 2 | 250 |  | ns |
| tw | twp | Erase/Write Cycle time |  |  | 10 | ms |
| $\mathrm{fc}_{\mathrm{C}}$ | $\mathrm{f}_{\text {SK }}$ | Clock Frequency |  | 0 | 1 | MHz |

Notes: 1. Chip Select must be brought low for a minımum of 250 ns (tsLsH) between consecutive instruction cycles.
2. The Clock frequency specification calls for a minimum clock period of $1 \mu \mathrm{~s}$, therefore the sum of the timings tchCL + tclch must be greater or equal to $1 \mu \mathrm{~s}$. For example, if tchcl is 250 ns , then tclch must be at least 750 ns .

Figure 4. Synchronous Timing, Start and Op-Code Input


Figure 5. Synchronous Timing, Read or Write


## DESCRIPTION (cont'd)

tion. The Write instruction writes 16 bits at one time into one of the 64 words, the Page Write instruction writes up to 4 words of 16 bits to sequential locations, assuming in both cases that all addresses are outside the Write Protected area.

After the start of the programming cycle, a Ready/Busy signal is available on the Data output $(Q)$ when the Chip Select ( $S$ ) input pin is driven High.
The design of the ST93CS46/47 and the High Endurance CMOS technology used for its fabrication give a minimum Erase/Write cycle Endurance of $1,000,000$ cycles and a data retention of over 10 years.

## POWER-ON DATA PROTECTION

In order to prevent data corruption and inadvertent write operations during power up, a Power On Reset (POR) circuit resets all internal programming circuitry and sets the device in the Write Disable mode. When Vcc reaches its functional value, the device is properly reset (in the Write Disable mode) and is ready to decode and execute an incoming instruction. A stable $V_{c c}$ must be applied before any logic signal.

## INSTRUCTIONS

The ST93CS46/47 has eleven instructions, as shown in Table 7. Each instruction starts with the rising edge of the signal applied on the Chip Select input (S), followed by a ' 1 ' read on D input during the rising edge of the clock C . The op-codes of the
instructions are made up of the 2 following bits. Some instructions use only these first two bits, others use also the first two bits of the address field to define the op-code. The address field is six bits long (A5-A0).

The ST93CS46/47 is fabricated in CMOS technology and is therefore able to run from zero Hz (static input signals) up to the maximum ratings (specified in Table 6).

## Read

The Read instruction (READ) outputs serial data on the Data Output ( $Q$ ). When a READ instruction is received, the instruction and address are decoded and the data from the memory is transferred into an output shift register. Adummy ' 0 ' bit is output first followed by the 16 bit word with the MSB first. Output data changes are triggered by the Low to

Table 7. Instruction Set

| Instruction | Description | $\operatorname{Pin}^{\mathrm{W}}{ }^{(1)}$ | PRE <br> Pin | Op Code | Address ${ }^{(1)}$ | Data | Additional Information |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ | Read Data from Memory | X | '0' | 10 | A5-A0 | Q15-Q0 |  |
| WRITE | Write Data to Memory | '1' | '0' | 01 | A5-A0 | D15-D0 | Write is executed if the address is not inside the Protected area |
| PAWRITE | Page Write to Memory | '1' | '0' | 11 | A5-A0 | D15-D0 | Write is executed if all the addresses are not inside the Protected area |
| WRALL | Write All Memory | '1' | '0' | 00 | 01XXXX | D15-D0 | Write all data if the Protect Register is cleared |
| WEN | Write Enable | '1' | '0' | 00 | 11XXXX |  |  |
| WDS | Write Disable | '1' | '0' | 00 | 00XXXX |  |  |
| PRREAD | Protect Register Read | X | '1' | 10 | XXXXXX | Q8-Q0 | Data Output = Protect Register content + Protect Flag bit |
| PRWRITE | Protect Register Write | '1' | '1' | 01 | A5-A0 |  | Data above specified address A5-A0 are protected |
| PRCLEAR | Protect Register Clear | '1' | '1' | 11 | 111111 |  | Protect Flag is also cleared (cleared Flag =1) |
| PREN | Protect Register Enable | '1' | '1' | 00 | 11XXXX |  |  |
| PRDS | Protect Register Disable | '1' | '1' | 00 | 000000 |  | OTP bit is set permanently |

Note: 1. $\mathrm{X}=$ don't care bit.

## INSTRUCTIONS (cont'd)

High transition of the Clock (C). The ST93CS46/47 will automatically increment the address and will clock out the next word as long as the Chip Select input (S) is held High. In this case the dummy '0' bit is NOT output between words and a continuous stream of data can be read.

## Write Enable and Write Disable

The Write Enable instruction (WEN) authorizes the following Write instructions to be executed, the Write Disable instruction (WDS) disables the execution of the following Erase/Write instructions. When power is first applied, the ST93CS46/47 enters the Disable mode. When the Write Enable instruction (WEN) is executed, Write instructions remain enabled until a Write Disable instruction (WDS) is executed or if the Power-on reset circuit becomes active due to a reduced Vcc. To protect the memory contents from accidental corruption, it is advisable to issue the WDS instruction after every write cycle.
The READ instruction is not affected by the WEN or WDS instructions.

## Write

The Write instruction (WRITE) is followed by the address and the word to be written. The Write Enable signal (W) must be held high during the WRITE instruction. Data input $D$ is sampled on the Low to High transition of the clock. After the last data bit has been sampled, Chip Select (S) must be brought Low before the next rising edge of the clock (C), in order to start the self-timed programming cycle, providing that the address is NOT in the protected area. If the ST93CS46/47 is still performing the programming cycle, the Busy signal ( Q $=0$ ) will be returned if the Chip Select input $(S)$ is driven high, and the ST93CS46/47 will ignore any data on the bus. When the write cycle is completed, the Ready signal $(Q=1)$ will indicate (if $S$ is driven high) that the ST93CS46/47 is ready to receive a new instruction.

## Page Write

A Page Write instruction (PAWRITE) contains the first address to be written followed by up to 4 data words. The Write Enable signal (W) must be held High during the Write instruction. Input address and data are read on the Low to High transition of the clock. After the receipt of each data word, bits A1-A0 of the internal address register are incremented, the high order bits A5-A2 remaining unchanged. Users must take care by software to ensure that the last word address has the same
four upper order address bits as the initial address transmitted to avoid address roll-over.

After the LSB of the last data word, Chip Select (S) must be brought Low before the next rising edge of the Clock (C). The falling edge of Chip Select (S) initiates the internal, self-timed write cycle. The Page Write operation will not be performed if any of the 4 words is addressing the protected area. If the ST93CS46/47 is still performing the programming cycle, the Busy signal $(Q=0)$ will be returned if the Chip Select input ( S ) is driven high, and the ST93CS46/47 will ignore any data on the bus. When the write cycle is completed, the Ready signal $(Q=1)$ will indicate (if $S$ is driven high) that the ST93CS46/47 is ready to receive a new instruction.

## Write All

The Write All instruction (WRALL) is valid only after the Protect Register has been cleared by executing a PRCLEAR (Protect Register Clear) instruction. The Write All instruction simultaneously writes the whole memory with the same data word included in the instruction. The Write Enable signal (W) must be held High before and during the Write instruction. Input address and data are read on the Low to High transition of the clock. If the ST93CS46/47 is still performing the programming cycle, the Busy signal $(\mathrm{Q}=0)$ will be returned if the Chip Select input ( S ) is driven high, and the ST93CS46/47 will ignore any data on the bus. When the write cycle is completed, the Ready signal $(Q=1)$ will indicate (if $S$ is driven high) that the ST93CS46/47 is ready to receive a new instruction.

## MEMORY WRITE PROTECTION AND PROTECT REGISTER

The ST93CS46/47 offers a Protect Register containing the bottom address of the memory area which has to be protected against write instructions. In addition to this Protect Register, two flag bits are used to indicate the Protect Register status: the Protect Flag enabling/disabling the protection of the Protect Register and the OTP bit which, when set, disables access to the Protect Register and thus prevents any further modifications of this Protect Register value. The content of the Protect Register is defined when using the PRWRITE instruction, it may be read when using the PRREAD instruction. A specific instruction PREN (Protect Register Enable) allows the user to execute the protect instructions PRCLEAR, PRWRITE and PRDS; this PREN instruction being used together with the signals applied on the input pins PRE

Figure 6. READ, WRITE, WEN, WDS Sequences


Figure 7. PRWRITE, WRALL Sequences


## MEMORY WRITE PROTECTION (cont'd)

(Protect Register Enable pin) and W (Write Enable).
Accessing the Protect Register is done by executing the following sequence:

- WEN: execute the Write Enable instruction,
- PREN: execute the PREN instruction,
- PRWRITE, PRCLEAR or PRDS: the protection then may be defined, in terms of size of the protected area (PRWRITE, PRCLEAR) and may be set permanently (PRDS instruction).


## Protect Register Read

The Protect Register Read instruction (PRREAD) outputs on the Data Output Q the content of the Protect Register, followed by the Protect Flag bit. The Protect Register Enable pin (PRE) must be driven High before and during the instruction. As in the Read instruction a dummy ' 0 ' bit is output first.
Since it is not possible to distinguish if the Protect Register is cleared (all 1's) or if it is written with all 1's, user must check the Protect Flag status (and not the Protect Register content) to ascertain the setting of the memory protection.

## Protect Register Enable

The Protect Register Enable instruction (PREN) is used to authorize the use of further PRCLEAR, PRWRITE and PRDS instructions. The PREN insruction does not modify the Protect Flag bit value.
Note: A Write Enable (WEN) instruction must be executed before the Protect Enable instruction. Both the Protect Enable (PRE) and Write Enable (W) input pins must be held High during the instruction execution.

## Protect Register Clear

The Protect Register Clear instruction (PRCLEAR) clears the address stored in the Protect Register to all 1's, and thus enables the execution of WRITE and WRALL instructions. The Protect Register Clear execution clears the Protect Flag to ' 1 '. Both the Protect Enable (PRE) and Write Enable (W) input pins must be driven High during the instruction execution.
Note: A PREN instruction must immediately precede the PRCLEAR instruction.

## Protect Register Write

The Protect Register Write instruction (PRWRITE) is used to write into the Protect Register the address of the first word to be protected. After the PRWRITE instruction execution, all memory loca-
tions equal to and above the specified address, are protected from writing. The Protect Flag bit is set to '0', it can be read with Protect Register Read instruction. Both the Protect Enable (PRE) and Write Enable (W) input pins must be driven High during the instruction execution.
Note: A PREN instruction must immediately precede the PRWRITE instruction, but it is not necessary to execute first a PRCLEAR.

## Protect Register Disable

The Protect Register Disable instruction sets the One Time Programmable bit (OTP bit). The Protect Register Disable instruction (PRDS) is a ONE TIME ONLY instruction which latches the Protect Register content, this content is therefore unalterable in the future. Both the Protect Enable (PRE) and Write Enable (W) input pins must be driven High during the instruction execution. The OTP bit cannot be directly read, it can be checked by reading the content of the Protect Register (PRREAD instruction), then by writing this same value into the Protect Register (PRWRITE instruction): when the OTP bit is set, the Ready/Busy status cannot appear on the Data output (Q); when the OTP bit is not set, the Busy status appear on the Data output (Q).

A PREN instruction must immediately precede the PRDS instruction.

## READY/BUSY Status

When the ST93CS46/47 is performing the write cycle, the Busy signal $(Q=0)$ is returned if $S$ is driven high, and the ST93CS46/47 will ignore any data on the bus. When the write cycle is completed, the Ready signal $(Q=1)$ will indicate, if $S$ is driven high, that the ST93CS46/47 is ready to receive a new instruction. Once the ST93CS46/47 is Ready, the Data Output $Q$ is set to ' 1 ' until a new Start bit is decoded or the Chip Select is brought Low.

## COMMON I/O OPERATION

The Data Output (Q) and Data Input (D) signals can be connected together, through a current limiting resistor, to form a common, one wire data bus. Some precautions must be taken when operating the memory with this connection, mostly to prevent a short circuit between the last entered address bit (AO) and the first data bit output by Q . The reader should refer to the SGS-THOMSON application note "Microwire EEPROM Common I/O Operation".

Figure 8. PRREAD, PRWRITE, PREN Sequences


Figure 9. PRCLEAR, PRDS Sequences


## ORDERING INFORMATION SCHEME



Parts are shipped with the memory content set at all "1's" (FFFFh).
For a list of available options (Operating Voltage, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you. ST93CS56 ST93CS57

## SERIAL ACCESS CMOS 2K bit (128 x 16) EEPROM

- MINIMUM 1 MILLION ERASE/WRITE CYCLES, with OVER 10 YEARS DATA RETENTION
- SELF-TIMED PROGRAMMING CYCLE with AUTO-ERASE
- READY/BUSY SIGNAL DURING PROGRAMMING
- SINGLE SUPPLY VOLTAGE
- 3V to 5.5V for the ST93CS56
- 2.5V to 5.5V for the ST93CS57
- USER DEFINED WRITE PROTECTED AREA
- PAGE WRITE MODE (4 WORDS)
- SEQUENTIAL READ OPERATION
- 5ms TYPICAL PROGRAMMING TIME


## DESCRIPTION

The ST93CS56 and ST93CS57 are 2K bit Electrically Erasable Programmable Memory (EEPROM) fabricated with SGS-THOMSON's High Endurance Single Polysilicon CMOS technology. The memory is accessed through a serial input $D$ and output $Q$.
The 2K bit memory is organized as $128 \times 16$ bit words. The memory is accessed by a set of instructions which include Read, Write, Page Write, Write All and instructions used to set the memory protection. A Read instruction loads the address of the first word to be read into an internal address pointer. The data is then clocked out serially.

Table 1. Signal Names

| S | Chip Select Input |
| :--- | :--- |
| D | Serial Data Input |
| Q | Serial Data Output |
| C | Serial Clock |
| PRE | Protect Enable |
| W | Write Enable |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. SO Pin Connections


Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| TA | Ambient Operating Temperature | grade 1 grade 3 grade 6 | $\begin{array}{r} 0 \text { to } 70 \\ -40 \text { to } 125 \\ -40 \text { to } 85 \end{array}$ | ${ }^{\circ} \mathrm{C}$ |
| Tstg | Storage Temperature |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | Lead Temperature, Soldering $\begin{aligned} & \text { (SO8 package) } \\ & \text { (PSDIP8 package) }\end{aligned}$ | $\begin{aligned} & 40 \mathrm{sec} \\ & 10 \mathrm{sec} \end{aligned}$ | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| $V_{10}$ | Input or Output Voltages ( $\mathrm{Q}=\mathrm{V}$ OH or $\mathrm{Hi}-\mathrm{Z}$ ) |  | -0.3 to $\mathrm{V}_{\mathrm{cc}}+0.5$ | V |
| $\mathrm{V}_{\text {cc }}$ | Supply Voltage |  | -0.3 to 6.5 | v |
| $V_{\text {Esd }}$ | Electrostatic Discharge Voltage (Human Body model) ${ }^{(2)}$ |  | 3000 | V |
|  | Electrostatic Discharge Voltage (Machine model) ${ }^{(3)}$ |  | 500 | V |

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. MIL-STD-883C, 3015.7 ( $100 \mathrm{pF}, 1500 \Omega$ ).
3. EIAJIC-121 (Conditıon C) (200pF, $0 \Omega$ ).

## DESCRIPTION (cont'd)

The address pointer is automatically incremented after the data is output and, if the Chip Select input $(\mathrm{S})$ is held High, the ST93CS56/57 can output a sequential stream of data words. In this way, the memory can be read as a data stream of 16 to 2048 bits, or continuously as the address counter automatically rolls over to 00 when the highest address is reached.

Within the time required by a programming cycle (tw), up to 4 words may be written with the help of the Page Write instruction; the whole memory may also be erased, or set to a predetermined pattern, by using the Write All instruction.
Within the memory, an user defined area may be protected against further Write instructions. The
size of this area is defined by the content of a Protect Register, located outside of the memory array. As a final protection step, data may be permanently protected by programming a One Time Programing bit (OTP bit) which locks the Protect Register content.
Programming is internally self-timed (the external clock signal on C input may be disconnected or left running after the start of a Write cycle) and does not require an erase cycle prior to the Write instruction.
The Write instruction writes 16 bits at one time into one of the 128 words, the Page Write instruction writes up to 4 words of 16 bits to sequential locations, assuming in both cases that all addresses are outside the Write Protected area.

AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | $0.2 \mathrm{~V}_{\mathrm{cc}}$ to $0.8 \mathrm{~V}_{\mathrm{cc}}$ |
| Input and Output Timing <br> Reference Voltages | $0.3 \mathrm{~V}_{\mathrm{cc}}$ to $0.7 \mathrm{~V}_{\mathrm{cc}}$ |

Note that Output Hi -Z is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Table 3. Endurance and Data Retention Guarantees

| Device | Endurance <br> E/W Cycles | Data Retention <br> Years |
| :---: | :---: | :---: |
| ST93CS56, ST93CS57 | $1,000,000$ | 10 |

Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 5 | pF |
| $C_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 5 | pF |

Note: 1. Sampled only, not $100 \%$ tested.

Table 5. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$;
$\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 5.5 V for ST93CS56 and $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}$ to 5.5 V for ST93CS57)

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lıl | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{CC}}$ |  | 2.5 | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\begin{gathered} 0 V \leq V_{\text {out }} \leq V_{c c} \\ Q \text { in } \mathrm{Hi}-Z \end{gathered}$ |  | 2.5 | $\mu \mathrm{A}$ |
| Icc | Supply Current (TTL Inputs) | $\mathrm{S}=\mathrm{V}_{\mathbb{H}}, \mathrm{f}=1 \mathrm{MHz}$ |  | 3 | mA |
|  | Supply Current (CMOS Inputs) | $\mathrm{S}=\mathrm{V}_{1 H}, \mathrm{f}=1 \mathrm{MHz}$ |  | 2 | mA |
| $\mathrm{lcC1}$ | Supply Current (Standby) | $\mathrm{S}=\mathrm{V}_{\mathrm{Ss}}, \mathrm{C}=\mathrm{V}_{\text {Ss }}$ |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage (ST93CS56,57) | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{Cc}} \leq 5.5 \mathrm{~V}$ | -0.1 | 0.8 | V |
|  | Input Low Voltage (ST93CS56) | $3 \mathrm{~V} \leq \mathrm{V}_{\mathrm{Cc}} \leq 5.5 \mathrm{~V}$ | -0.1 | 0.2 Vcc | V |
|  | Input Low Voltage (ST93CS57) | $2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$ | -0.1 | 0.2 Vcc | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage (ST93CS56,57) | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$ | 2 | $V_{c c}+1$ | V |
|  | Input High Voltage (ST93CS56) | $3 \mathrm{~V} \leq \mathrm{VCc} \leq 5.5 \mathrm{~V}$ | 0.8 Vcc | $V_{c c}+1$ | V |
|  | Input High Voltage (ST93CS57) | $2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$ | 0.8 VCC | V cc +1 | V |
| Vol | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
|  |  | $\mathrm{loL}=10 \mu \mathrm{~A}$ |  | 0.2 | V |
| V OH | Output High Voltage | $\mathrm{l}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  |  | $\mathrm{lOH}^{\prime}=-10 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{CC}}-0.2$ |  | V |

Table 6. AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$;
$\mathrm{VCC}=3 \mathrm{~V}$ to 5.5 V for ST93CS56 and $\mathrm{VCC}=2.5 \mathrm{~V}$ to 5.5 V for ST93CS57)

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tprivch | tPRES | Protect Enable Valid to Clock High |  | 50 |  | ns |
| twVCH | tPES | Write Enable Valid to Clock High |  | 50 |  | ns |
| tsHCH | tcss | Chip Select High to Clock High |  | 50 |  | ns |
| $t_{\text {DVCH }}$ | tois | Input Valid to Clock High |  | 100 |  | ns |
| $\mathrm{t}_{\text {CHDX }}$ | $t_{\text {DIH }}$ | Clock High to Input Transition |  | 100 |  | ns |
| $\mathrm{t}_{\mathrm{CHOL}}$ | tpDo | Clock High to Output Low |  |  | 500 | ns |
| tchov | tpD1 | Clock High to Output Valid |  |  | 500 | ns |
| tclprx | tpreh | Clock Low to Protect Enable Transition |  | 0 |  | ns |
| tslwx | tPEH | Chip Select Low to Write Enable Transition |  | 250 |  | ns |
| tclst | tcse | Clock Low to Chip Select Transition |  | 0 |  | ns |
| tsLSH | tcs | Chip Select Low to Chip Select High | Note 1 | 250 |  | ns |
| tshov | tsv | Chip Select High to Output Valid |  |  | 500 | ns |
| tslaz | tDF | Chip Select Low to Output Hi-Z |  |  | 100 | ns |
| tchCL | tskH | Clock High to Clock Low | Note 2 | 250 |  | ns |
| tclch | $\mathrm{t}_{\text {SKL }}$ | Clock Low to Clock High | Note 2 | 250 |  | ns |
| tw | twp | Erase/Write Cycle time |  |  | 10 | ms |
| $\mathrm{fc}_{\mathrm{c}}$ | $\mathrm{f}_{\text {SK }}$ | Clock Frequency |  | 0 | 1 | MHz |

Notes: 1. Chıp Select must be brought low for a minimum of 250 ns ( t LsH ) between consecutive instruction cycles.
2. The Clock frequency specification calls for a minimum clock period of $1 \mu \mathrm{~s}$, therefore the sum of the timings tchCL $+\mathrm{t}_{\mathrm{CLCH}}$ must be greater or equal to $1 \mu \mathrm{~s}$. For example, if $\mathrm{t}_{\mathrm{CHCL}}$ is 250 ns , then tclch must be at least 750 ns .

Figure 4. Synchronous Timing, Start and Op-Code Input


Figure 5. Synchronous Timing, Read or Write


## DESCRIPTION (cont'd)

After the start of the programming cycle, a Ready/Busy signal is available on the Data output (Q) when the Chip Select ( S ) input pin is driven High.

The design of the ST93CS56/57 and the High Endurance CMOS technology used for its fabrication give a minimum Erase/Write cycle Endurance of $1,000,000$ cycles and a data retention of over 10 years.

## POWER-ON DATA PROTECTION

In order to prevent data corruption and inadvertent write operations during power up, a Power On Reset (POR) circuit resets all internal programming circuitry and sets the device in the Write Disable mode. When VCc reaches its functional value, the device is properly reset (in the Write Disable mode) and is ready to decode and execute an incoming instruction. A stable Vcc must be applied before any logic signal.

## INSTRUCTIONS

The ST93CS56/57 has eleven instructions, as shown in Table 7. Each instruction is composed of a 2 bit op-code and an 8 bit address. Each instruction starts with the rising edge of the signal applied
on the $S$ input. The data input $D$ is then sampled upon the following rising edges of the clock C until a' 1 ' is sampled and decoded by the ST93CS56/57 as a Start bit.

The ST93CS56/57 is fabricated in CMOS technology and is therefore able to run from zero Hz (static input signals) up to the maximum ratings (specified in Table 6).

## Read

The Read instruction (READ) outputs serial data on the Data Output (Q). When a READ instruction is received, the instruction and address are decoded and the data from the memory is transferred into an output shift register. Adummy '0' bit is output first followed by the 16 bit word with the MSB first. Output data changes are triggered by the Low to

Table 7. Instruction Set

| Instruction | Description | ${\underset{\operatorname{pin}}{ }}^{\mathrm{W}_{(1)}}$ | PRE pin | Op Code | Address ${ }^{(1,2)}$ | Data | Additional Information |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ | Read Data from Memory | X | '0' | 10 | A7-A0 | Q15-Q0 |  |
| WRITE | Write Data to Memory | '1' | '0' | 01 | A7-A0 | D15-D0 | Write is executed if the address is not inside the Protected area |
| PAWRITE | Page Write to Memory | '1' | '0' | 11 | A7-A0 | D15-D0 | Write is executed if all the addresses are not inside the Protected area |
| WRALL | Write All Memory | '1' | '0' | 00 | 01XX XXXX | D15-D0 | Write all data if the Protect Register is cleared |
| WEN | Write Enable | '1' | '0' | 00 | 11XX XXXX |  |  |
| WDS | Write Disable | '1' | '0' | 00 | 00XX XXXX |  |  |
| PRREAD | Protect Register Read | X | '1' | 10 | XXXX XXXX | Q8-Q0 | Data Output $=$ Protect Register content + Protect Flag bit |
| PRWRITE | Protect Register Write | '1' | '1' | 01 | A7-A0 |  | Data above specified address A7-A0 are protected ${ }^{(2)}$ |
| PRCLEAR | Protect Register Clear | '1' | '1' | 11 | 11111111 |  | Protect Flag is also cleared (cleared Flag =1) |
| PREN | Protect Register Enable | '1' | '1' | 00 | 11XX XXXX |  |  |
| PRDS | Protect Register Disable | '1' | '1' | 00 | 00000000 |  | OTP bit is set permanently |

Note: 1. $X=$ don't care bit.
2. Address bit A7 is not decoded by the ST93CS56/57.

## INSTRUCTIONS (cont'd)

High transition of the Clock (C). The ST93CS56/57 will automatically increment the address and will clock out the next word as long as the Chip Select input ( $S$ ) is held High. In this case the dummy '0' bit is NOT output between words and a continuous stream of data can be read.

## Write Enable and Write Disable

The Write Enable instruction (WEN) authorizes the following Write instructions to be executed, the Write Disable instruction (WDS) disables the execution of the following Erase/Write instructions. When power is first applied, the ST93CS56/57 enters the Disable mode. When the Write Enable instruction (WEN) is executed, Write instructions remain enabled until a Write Disable instruction (WDS) is executed or if the Power-on reset circuit becomes active due to a reduced V cc . To protect the memory contents from accidental corruption, it is advisable to issue the WDS instruction after every write cycle.
The READ instruction is not affected by the WEN or WDS instructions.

## Write

The Write instruction (WRITE) is followed by the address and the word to be written. The Write Enable signal (W) must be held high during the WRITE instruction. Data input $D$ is sampled on the Low to High transition of the clock. After the last data bit has been sampled, Chip Select (S) must be brought Low before the next rising edge of the clock (C), in order to start the self-timed programming cycle, providing that the address is NOT in the protected area. If the ST93CS56/57 is still performing the programming cycle, the Busy signal ( Q $=0$ ) will be returned if the Chip Select input ( $(S$ ) is driven high, and the ST93CS56/57 will ignore any data on the bus. When the write cycle is completed, the Ready signal ( $\mathrm{Q}=1$ ) will indicate (if S is driven high) that the ST93CS56/57 is ready to receive a new instruction.

## Page Write

A Page Write instruction (PAWRITE) contains the first address to be written followed by up to 4 data words. The Write Enable signal (W) must be held High during the Write instruction. Input address and data are read on the Low to High transition of the clock. After the receipt of each data word, bits A1-A0 of the internal address register are incremented, the high order bits A7-A2 remaining unchanged. Users must take care by software to ensure that the last word address has the same five
upper order address bits as the initial address transmitted to avoid address roll-over.

After the LSB of the last data word, Chip Select (S) must be brought Low before the next rising edge of the Clock (C). The falling edge of Chip Select (S) initiates the internal, self-timed write cycle. The Page Write operation will not be performed if any of the 4 words is addressing the protected area. If the ST93CS56/57 is still performing the programming cycle, the Busy signal ( $Q=0$ ) will be returned if the Chip Select input ( $S$ ) is driven high, and the ST93CS56/57 will ignore any data on the bus. When the write cycle is completed, the Ready signal ( $\mathrm{Q}=1$ ) will indicate (if S is driven high) that the ST93CS56/57 is ready to receive a new instruction.

## Write All

The Write All instruction (WRALL) is valid only after the Protect Register has been cleared by executing a PRCLEAR (Protect Register Clear) instruction. The Write All instruction simultaneously writes the whole memory with the same data word included in the instruction. The Write Enable signal (W) must be held High before and during the Write instruction. Input address and data are read on the Low to High transition of the clock. If the ST93CS56/57 is still performing the programming cycle, the Busy signal ( $\mathrm{Q}=0$ ) will be returned if the Chip Select input ( S ) is driven high, and the ST93CS56/57 will ignore any data on the bus. When the write cycle is completed, the Ready signal $(Q=1)$ will indicate (if $S$ is driven high) that the ST93CS56/57 is ready to receive a new instruction.

## MEMORY WRITE PROTECTION AND PROTECT REGISTER

The ST93CS56/57 offers a Protect Register containing the bottom address of the memory area which has to be protected against write instructions. In addition to this Protect Register, two flag bits are used to indicate the Protect Register status: the Protect Flag enabling/disabling the protection of the Protect Register and the OTP bit which, when set, disables access to the Protect Register and thus prevents any further modifications of this Protect Register value. The content of the Protect Register is defined when using the PRWRITE instruction, it may be read when using the PRREAD instruction. A specific instruction PREN (Protect Register Enable) allows the user to execute the protect instructions PRCLEAR, PRWRITE and PRDS; this PREN instruction being used together with the signals applied on the input pins PRE

Figure 6. READ, WRITE, WEN, WDS Sequences


Figure 7. PAWRITE, WRALL Sequences


## MEMORY WRITE PROTECTION (cont'd)

(Protect Register Enable pin) and W (Write Enable).
Accessing the Protect Register is done by executing the following sequence:

- WEN: execute the Write Enable instruction,
- PREN: execute the PREN instruction,
- PRWRITE, PRCLEAR or PRDS: the protection then may be defined, in terms of size of the protected area (PRWRITE, PRCLEAR) and may be set permanently (PRDS instruction).


## Protect Register Read

The Protect Register Read instruction (PRREAD) outputs on the Data Output Q the content of the Protect Register, followed by the Protect Flag bit. The Protect Register Enable pin (PRE) must be driven High before and during the instruction. As in the Read instruction a dummy ' 0 ' bit is output first.
Since it is not possible to distinguish if the Protect Register is cleared (all 1's) or if it is written with all 1's, user must check the Protect Flag status (and not the Protect Register content) to ascertain the setting of the memory protection.

## Protect Register Enable

The Protect Register Enable instruction (PREN) is used to authorize the use of further PRCLEAR, PRWRITE and PRDS instructions. The PREN insruction does not modify the Protect Flag bit value.
Note: A Write Enable (WEN) instruction must be executed before the Protect Enable instruction. Both the Protect Enable (PRE) and Write Enable (W) input pins must be held High during the instruction execution.

## Protect Register Clear

The Protect Register Clear instruction (PRCLEAR) clears the address stored in the Protect Register to all 1's, and thus enables the execution of WRITE and WRALL instructions. The Protect Register Clear execution clears the Protect Flag to ' 1 '. Both the Protect Enable (PRE) and Write Enable (W) input pins must be driven High during the instruction execution.
Note: A PREN instruction must immediately precede the PRCLEAR instruction.

## Protect Register Write

The Protect Register Write instruction (PRWRITE) is used to write into the Protect Register the address of the first word to be protected. After the PRWRITE instruction execution, all memory locations equal to and above the specified address, are
protected from writing. The Protect Flag bit is set to ' 0 ', it can be read with Protect Register Read instruction. Both the Protect Enable (PRE) and Write Enable (W) input pins must be driven High during the instruction execution.
Note: A PREN instruction must immediately precede the PRWRITE instruction, but it is not necessary to execute first a PRCLEAR.

## Protect Register Disable

The Protect Register Disable instruction sets the One Time Programmable bit (OTP bit). The Protect Register Disable instruction (PRDS) is a ONE TIME ONLY instruction which latches the Protect Register content, this content is therefore unalterable in the future. Both the Protect Enable (PRE) and Write Enable (W) input pins must be driven High during the instruction execution. The OTP bit cannot be directly read, it can be checked by reading the content of the Protect Register (PRREAD instruction), then by writing this same value into the Protect Register (PRWRITE instruction): when the OTP bit is set, the Ready/Busy status cannot appear on the Data output ( $Q$ ); when the OTP bit is not set, the Busy status appear on the Data output (Q).

A PREN instruction must immediately precede the PRDS instruction.

## READY/BUSY Status

When the ST93CS56/57 is performing the write cycle, the Busy signal $(Q=0)$ is returned if $S$ is driven high, and the ST93CS56/57 will ignore any data on the bus. When the write cycle is completed, the Ready signal $(Q=1)$ will indicate, if $S$ is driven high, that the ST93CS56/57 is ready to receive a new instruction. Once the ST93CS56/57 is Ready, the Data Output Q is set to ' 1 ' until a new Start bit is decoded or the Chip Select is brought Low.

## COMMON I/O OPERATION

The Data Output ( Q ) and Data Input ( D ) signals can be connected together, through a current limiting resistor, to form a common, one wire data bus. Some precautions must be taken when operating the memory with this connection, mostly to prevent a short circuit between the last entered address bit (AO) and the first data bit output by Q . The reader should refer to the SGS-THOMSON application note "Microwire EEPROM Common I/O Operation".

Figure 8. PRREAD, PRWRITE, PREN Sequences


Figure 9. PRCLEAR, PRDS Sequences


## ORDERING INFORMATION SCHEME



Parts are shipped with the memory content set at all "1's" (FFFFh).
For a list of available options (Operating Voltage, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.

For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## SERIAL ACCESS CMOS 4K bit (256 x 16) EEPROM

- MINIMUM 1 MILLION ERASE/WRITE CYCLES, with OVER 10 YEARS DATA RETENTION
- SELF-TIMED PROGRAMMING CYCLE with AUTO-ERASE
- READY/BUSY SIGNAL DURING PROGRAMMING
- SINGLE SUPPLY VOLTAGE
- 3V to 5.5V for the ST93CS66
- 2.5V to 5.5V for the ST93CS67
- USER DEFINED WRITE PROTECTED AREA
- PAGE WRITE MODE (4 WORDS)
- SEQUENTIAL READ OPERATION
- 5ms TYPICAL PROGRAMMING TIME


## DESCRIPTION

The ST93CS66 and ST93CS67 are 4K bit Electrically Erasable Programmable Memory (EEPROM) fabricated with SGS-THOMSON's High Endurance Single Polysilicon CMOS technology. The memory is accessed through a serial input $D$ and output $Q$.
The 4 K bit memory is organized as $256 \times 16$ bit words. The memory is accessed by a set of instructions which include Read, Write, Page Write, Write All and instructions used to set the memory protection. A Read instruction loads the address of the first word to be read into an internal address pointer.

Table 1. Signal Names

| S | Chip Select Input |
| :--- | :--- |
| D | Serial Data Input |
| Q | Serial Data Output |
| C | Serial Clock |
| PRE | Protect Enable |
| W | Write Enable |
| V $C C$ | Supply Voltage |
| VSS | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. SO Pin Connections


Warning: NC = No Connection

Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| TA | Ambient Operating Temperature | grade 1 grade 3 grade 6 | $\begin{gathered} 0 \text { to } 70 \\ -40 \text { to } 125 \\ -40 \text { to } 85 \end{gathered}$ | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage Temperature |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | Lead Temperature, Soldering $\begin{array}{ll}\text { (SO8 package) } \\ \text { (PSDIP8 package) }\end{array}$ | $\begin{aligned} & 40 \mathrm{sec} \\ & 10 \mathrm{sec} \end{aligned}$ | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| V IO | Input or Output Voltages ( $\mathrm{Q}=\mathrm{V}_{\mathrm{OH}}$ or $\mathrm{Hi}-\mathrm{Z}$ ) |  | -0.3 to 6.5 | V |
| V cc | Supply Voltage |  | -0.3 to $V_{C C}+0.5$ | V |
| $V_{\text {ESd }}$ | Electrostatic Discharge Voltage (Human Body model) ${ }^{(2)}$ |  | 2000 | V |
|  | Electrostatic Discharge Voltage (Machine model) ${ }^{(3)}$ |  | 500 | V |

Notes: 1. Except for the ratıng "Operating Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratings" may cause permanent damage to the device. These are stress ratıngs only and operation of the device at these or any other conditions above those indıcated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditıons for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. MIL-STD-883C, 3015.7 ( $100 \mathrm{pF}, 1500 \Omega$ ).

3 EIAJ IC-121 (Condition C) (200pF, $0 \Omega$ ).

## DESCRIPTION (cont'd)

The data is then clocked out serially. The address pointer is automatically incremented after the data is output and, if the Chip Select input ( $S$ ) is held High, the ST93CS66/67 can output a sequential stream of data words.

In this way, the memory can be read as a data stream of 16 to 4096 bits, or continuously as the address counter automatically rolls over to 00 when the highest address is reached.
Within the time required by a programming cycle (tw), up to 4 words may be written with the help of the Page Write instruction; the whole memory may also be erased, or set to a predetermined pattern, by using the Write All instruction.

Within the memory, an user defined area may be protected against further Write instructions. The size of this area is defined by the content of a Protect Register, located outside of the memory array. As a final protection step, data may be permanently protected by programming a One Time Programing bit (OTP bit) which locks the Protect Register content.
Programming is internally self-timed (the external clock signal on C input may be disconnected or left running after the start of a Write cycle) and does not require an erase cycle prior to the Write instruction.

The Write instruction writes 16 bits at one time into one of the 256 words, the Page Write instruction writes up to 4 words of 16 bits to sequential loca-

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | $0.2 \mathrm{~V}_{\mathrm{cc}}$ to $0.8 \mathrm{~V}_{\mathrm{cc}}$ |
| Input and Output Timing <br> Reference Voltages | $0.3 \mathrm{~V}_{\mathrm{cc}}$ to $0.7 \mathrm{~V}_{\mathrm{cc}}$ |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Table 3. Endurance and Data Retention Guarantees

| Device | Endurance <br> E/W Cycles | Data Retention <br> Years |
| :---: | :---: | :---: |
| ST93CS66, ST93CS67 | $1,000,000$ | 10 |

Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 5 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 5 | pF |

Note: 1. Sampled only, not $100 \%$ tested.

Table 5. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$;
$\mathrm{V}_{\mathrm{cc}}=3 \mathrm{~V}$ to 5.5 V for ST93CS66 and $\mathrm{Vcc}=2.5 \mathrm{~V}$ to 5.5 V for ST93CS67)

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | 2.5 | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\begin{gathered} O V \leq V_{\text {OUT }} \leq V_{\text {cc }} \\ Q \text { in Hi-Z } \end{gathered}$ |  | 2.5 | $\mu \mathrm{A}$ |
| Icc | Supply Current (TTL Inputs) | $\mathrm{S}=\mathrm{V}_{\mathrm{H},} \mathrm{f}=1 \mathrm{MHz}$ |  | 3 | mA |
|  | Supply Current (CMOS Inputs) | $\mathrm{S}=\mathrm{V}_{\mathrm{H},} \mathrm{f}=1 \mathrm{MHz}$ |  | 2 | mA |
| $\mathrm{lcC1}$ | Supply Current (Standby) | $\mathrm{S}=\mathrm{V}_{\mathrm{SS}}, \mathrm{C}=\mathrm{V}_{\mathrm{SS}}$ |  | 50 | $\mu \mathrm{A}$ |
| VIL | Input Low Voltage (ST93CS66,67) | $4.5 \mathrm{~V} \leq \mathrm{V}_{C C} \leq 5.5 \mathrm{~V}$ | -0.1 | 0.8 | V |
|  | Input Low Voltage (ST93CS66) | $3 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$ | -0.1 | 0.2 VCC | V |
|  | Input Low Voltage (ST93CS67) | $2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$ | -0.1 | 0.2 V cc | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage (ST93CS66,67) | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ | 2 | $\mathrm{V}_{\mathrm{Cc}}+1$ | V |
|  | Input High Voltage (ST93CS66) | $3 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ | 0.8 V cc | $V_{C C}+1$ | V |
|  | Input High Voltage (ST93CS67) | $2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ | 0.8 V cc | $V_{C C}+1$ | V |
| VoL | Output Low Voltage | $1 \mathrm{OL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
|  |  | $\mathrm{loL}=10 \mu \mathrm{~A}$ |  | 0.2 | V |
| VOH | Output High Voltage | $\mathrm{lOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  |  | $\mathrm{loh}=-10 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.2$ |  | V |

Table 6. AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$;
$\mathrm{Vcc}=3 \mathrm{~V}$ to 5.5 V for ST93CS66 and $\mathrm{V}_{\mathrm{cc}}=2.5 \mathrm{~V}$ to 5.5 V for ST93CS67)

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tprivch | tpres | Protect Enable Valid to Clock High |  | 50 |  | ns |
| twver | tPES | Write Enable Valid to Clock High |  | 50 |  | ns |
| tSHCH | tcss | Chip Select High to Clock High |  | 50 |  | ns |
| tovch | toIs | Input Valid to Clock High |  | 100 |  | ns |
| tCHDX | tDIH | Clock High to Input Transition |  | 100 |  | ns |
| tchal | tpDo | Clock High to Output Low |  |  | 500 | ns |
| tCHQV | tpD1 | Clock High to Output Valid |  |  | 500 | ns |
| tclprx | tPREH | Clock Low to Protect Enable Transition |  | 0 |  | ns |
| tsLwx | $t_{\text {PEH }}$ | Chip Select Low to Write Enable Transition |  | 250 |  | ns |
| tclsL | tcser | Clock Low to Chip Select Transition |  | 0 |  | ns |
| tst.SH | tcs | Chip Select Low to Chip Select High | Note 1 | 250 |  | ns |
| tshev | tsv | Chip Select High to Output Valid |  |  | 500 | ns |
| tslaz | $t_{\text {bF }}$ | Chip Select Low to Output Hi-Z |  |  | 100 | ns |
| tchCl | tskH | Clock High to Clock Low | Note 2 | 250 |  | ns |
| tcler | tSKL | Clock Low to Clock High | Note 2 | 250 |  | ns |
| tw | twp | Erase/Write Cycle time |  |  | 10 | ms |
| $f$ | fsk | Clock Frequency |  | 0 | 1 | MHz |

Notes: 1. Chip Select must be brought low for a minimum of 250 ns (tsLsH) between consecutive instruction cycles.
2. The Clock frequency specification calls for a minimum clock period of $1 \mu \mathrm{~s}$, therefore the sum of the timings tchcl + tclch must be greater or equal to $1 \mu \mathrm{~s}$. For example, if tchcl is 250 ns , then tclch must be at least 750 ns .

Figure 4. Synchronous Timing, Start and Op-Code Input


Figure 5. Synchronous Timing, Read or Write


## DESCRIPTION (cont'd)

tions, assuming in both cases that all addresses are outside the Write Protected area. After the start of the programming cycle, a Ready/Busy signal is available on the Data output (Q) when the Chip Select (S) input pin is driven High.

The design of the ST93CS66/67 and the High Endurance CMOS technology used for its fabrication give a minimum Erase/Write cycle Endurance of 1,000,000 cycles and a data retention of over 10 years.

## POWER-ON DATA PROTECTION

In order to prevent data corruption and inadvertent write operations during power up, a Power On Reset (POR) circuit resets all internal programming circuitry and sets the device in the Write Disable mode. When Vcc reaches its functional value, the device is properly reset (in the Write Disable mode) and is ready to decode and execute an incoming instruction. A stable Vcc must be applied before any logic signal.

## INSTRUCTIONS

The ST93CS66/67 has eleven instructions, as shown in Table 7. Each instruction is composed of a 2 bit op-code and an 8 bit address. Each instruction starts with the rising edge of the signal applied on the $S$ input.

The data input D is then sampled upon the following rising edges of the clock C until a ' 1 ' is sampled and decoded by the ST93CS66/67 as a Start bit. The ST93CS66/67 is fabricated in CMOS technology and is therefore able to run from zero Hz (static input signals) up to the maximum ratings (specified in Table 6).

## Read

The Read instruction (READ) outputs serial data on the Data Output (Q). When a READ instruction is received, the instruction and address are decoded and the data from the memory is transferred into an output shift register. A dummy '0' bit is output first followed by the 16 bit word with the MSB first. Output data changes are triggered by the Low to High transition of the Clock (C).
The ST93CS66/67 will automatically increment the address and will clock out the next word as long as

Table 7. Instruction Set

| Instruction | Description | $\operatorname{pin}^{\mathrm{W}}{ }^{\mathrm{W}}$ | PRE pin | $\begin{aligned} & \text { Op } \\ & \text { Code } \end{aligned}$ | Address ${ }^{(1)}$ | Data | Additional Information |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ | Read Data from Memory | X | '0' | 10 | A7-A0 | Q15-Q0 |  |
| WRITE | Write Data to Memory | '1' | '0' | 01 | A7-A0 | D15-D0 | Write is executed if the address is not inside the Protected area |
| PAWRITE | Page Write to Memory | '1' | '0' | 11 | A7-A0 | D15-D0 | Write is executed if all the addresses are not inside the Protected area |
| WRALL | Write All Memory | '1' | '0' | 00 | 01XX XXXX | D15-D0 | Write all data if the Protect Register is cleared |
| WEN | Write Enable | '1' | '0' | 00 | 11XX XXXX |  |  |
| WDS | Write Disable | '1' | '0' | 00 | 00XX XXXX |  |  |
| PRREAD | Protect Register Read | X | '1' | 10 | XXXX XXXX | Q8-Q0 | Data Output = Protect Register content + Protect Flag bit |
| PRWRITE | Protect Register Write | '1' | '1' | 01 | A7-A0 |  | Data above specified address A7-A0 are protected |
| PRCLEAR | Protect Register Clear | '1' | '1' | 11 | 11111111 |  | Protect Flag is also cleared (cleared Flag =1) |
| PREN | Protect Register Enable | '1' | '1' | 00 | 11XX XXXX |  |  |
| PRDS | Protect Register Disable | '1' | '1' | 00 | 00000000 |  | OTP bit is set permanently |

Note: 1. $X=$ don't care bit.

## INSTRUCTIONS (cont'd)

the Chip Select input (S) is held High. In this case the dummy '0' bit is NOT output between words and a continuous stream of data can be read.

## Write Enable and Write Disable

The Write Enable instruction (WEN) authorizes the following Write instructions to be executed, the Write Disable instruction (WDS) disables the execution of the following Erase/Write instructions. When power is first applied, the ST93CS66/67 enters the Disable mode. When the Write Enable instruction (WEN) is executed, Write instructions remain enabled until a Write Disable instruction (WDS) is executed or if the Power-on reset circuit becomes active due to a reduced Vcc. To protect the memory contents from accidental corruption, it is advisable to issue the WDS instruction after every write cycle.

The READ instruction is not affected by the WEN or WDS instructions.

## Write

The Write instruction (WRITE) is followed by the address and the word to be written. The Write Enable signal (W) must be held high during the WRITE instruction. Data input $D$ is sampled on the Low to High transition of the clock. After the last data bit has been sampled, Chip Select (S) must be brought Low before the next rising edge of the clock (C), in order to start the self-timed programming cycle, providing that the address is NOT in the protected area. If the ST93CS66/67 is still performing the programming cycle, the Busy signal (Q $=0$ ) will be returned if the Chip Select input $(S)$ is driven high, and the ST93CS66/67 will ignore any data on the bus. When the write cycle is completed, the Ready signal $(Q=1)$ will indicate (if $S$ is driven high) that the ST93CS66/67 is ready to receive a new instruction.

## Page Write

A Page Write instruction (PAWRITE) contains the first address to be written followed by up to 4 data words. The Write Enable signal (W) must be held High during the Write instruction. Input address and data are read on the Low to High transition of the clock. After the receipt of each data word, bits A1-A0 of the internal address register are incremented, the high order bits A7-A2 remaining unchanged. Users must take care by software to ensure that the last word address has the same six upper order address bits as the initial address transmitted to avoid address roll-over.

After the LSB of the last data word, Chip Select (S) must be brought Low before the next rising edge of the Clock (C). The falling edge of Chip Select (S) initiates the internal, self-timed write cycle. The Page Write operation will not be performed if any of the 4 words is addressing the protected area. If the ST93CS66/67 is still performing the programming cycle, the Busy signal $(\mathrm{Q}=0)$ will be returned if the Chip Select input ( S ) is driven high, and the ST93CS66/67 will ignore any data on the bus. When the write cycle is completed, the Ready signal $(Q=1)$ will indicate (if $S$ is driven high) that the ST93CS66/67 is ready to receive a new instruction.

## Write All

The Write All instruction (WRALL) is valid only after the Protect Register has been cleared by executing a PRCLEAR (Protect Register Clear) instruction. The Write All instruction simultaneously writes the whole memory with the same data word included in the instruction. The Write Enable signal (W) must be held High before and during the Write instruction. Input address and data are read on the Low to High transition of the clock. If the ST93CS66/67 is still performing the programming cycle, the Busy signal $(Q=0)$ will be returned if the Chip Select input ( S ) is driven high, and the ST93CS66/67 will ignore any data on the bus. When the write cycle is completed, the Ready signal ( $Q=1$ ) will indicate (if $S$ is driven high) that the ST93CS66/67 is ready to receive a new instruction.

## MEMORY WRITE PROTECTION AND PROTECT REGISTER

The ST93CS66/67 offers a Protect Register containing the bottom address of the memory area which has to be protected against write instructions. In addition to this Protect Register, two flag bits are used to indicate the Protect Register status: the Protect Flag enabling/disabling the protection of the Protect Register and the OTP bit which, when set, disables access to the Protect Register and thus prevents any further modifications of this Protect Register value. The content of the Protect Register is defined when using the PRWRITE instruction, it may be read when using the PRREAD instruction. A specific instruction PREN (Protect Register Enable) allows the user to execute the protect instructions PRCLEAR, PRWRITE and PRDS; this PREN instruction being used together with the signals applied on the input pins PRE (Protect Register Enable pin) and W (Write Enable).

Figure 6. READ, WRITE, WEN, WDS Sequences


Figure 7. PAWRITE, WRALL Sequences


## MEMORY WRITE PROTECTION (cont'd)

Accessing the Protect Register is done by executing the following sequence:

- WEN: execute the Write Enable instruction,
- PREN: execute the PREN instruction,
- PRWRITE, PRCLEAR or PRDS: the protection then may be defined, in terms of size of the protected area (PRWRITE, PRCLEAR) and may be set permanently (PRDS instruction).


## Protect Register Read

The Protect Register Read instruction (PRREAD) outputs on the Data Output Q the content of the Protect Register, followed by the Protect Flag bit. The Protect Register Enable pin (PRE) must be driven High before and during the instruction. As in the Read instruction a dummy ' 0 ' bit is output first.
Since it is not possible to distinguish if the Protect Register is cleared (all 1's) or if it is written with all 1's, user must check the Protect Flag status (and not the Protect Register content) to ascertain the setting of the memory protection.

## Protect Register Enable

The Protect Register Enable instruction (PREN) is used to authorize the use of further PRCLEAR, PRWRITE and PRDS instructions. The PREN insruction does not modify the Protect Flag bit value.
Note: A Write Enable (WEN) instruction must be executed before the Protect Enable instruction. Both the Protect Enable (PRE) and Write Enable (W) input pins must be held High during the instruction execution.

## Protect Register Clear

The Protect Register Clear instruction (PRCLEAR) clears the address stored in the Protect Register to all 1's, and thus enables the execution of WRITE and WRALL instructions. The Protect Register Clear execution clears the Protect Flag to ' 1 '. Both the Protect Enable (PRE) and Write Enable (W) input pins must be driven High during the instruction execution.
Note: A PREN instruction must immediately precede the PRCLEAR instruction.

## Protect Register Write

The Protect Register Write instruction (PRWRITE) is used to write into the Protect Register the address of the first word to be protected. After the PRWRITE instruction execution, all memory locations equal to and above the specified address, are protected from writing. The Protect Flag bit is set to
' 0 ', it can be read with Protect Register Read instruction. Both the Protect Enable (PRE) and Write Enable (W) input pins must be driven High during the instruction execution.
Note: A PREN instruction must immediately precede the PRWRITE instruction, but it is not necessary to execute first a PRCLEAR.

## Protect Register Disable

The Protect Register Disable instruction sets the One Time Programmable bit (OTP bit). The Protect Register Disable instruction (PRDS) is a ONE TIME ONLY instruction which latches the Protect Register content, this content is therefore unalterable in the future. Both the Protect Enable (PRE) and Write Enable (W) input pins must be driven High during the instruction execution. The OTP bit cannot be directly read, it can be checked by reading the content of the Protect Register (PRREAD instruction), then by writing this same value into the Protect Register (PRWRITE instruction): when the OTP bit is set, the Ready/Busy status cannot appear on the Data output ( $Q$ ); when the OTP bit is not set, the Busy status appear on the Data output (Q).

A PREN instruction must immediately precede the PRDS instruction.

## READY/BUSY Status

When the ST93CS66/67 is performing the write cycle, the Busy signal $(Q=0)$ is returned if $S$ is driven high, and the ST93CS66/67 will ignore any data on the bus. When the write cycle is completed, the Ready signal $(Q=1)$ will indicate, if $S$ is driven high, that the ST93CS66/67 is ready to receive a new instruction. Once the ST93CS66/67 is Ready, the Data Output Q is set to '1' until a new Start bit is decoded or the Chip Select is brought Low.

## COMMON I/O OPERATION

The Data Output ( Q ) and Data Input ( D ) signals can be connected together, through a current limiting resistor, to form a common, one wire data bus. Some precautions must be taken when operating the memory with this connection, mostly to prevent a short circuit between the last entered address bit (AO) and the first data bit output by Q . The reader should refer to the SGS-THOMSON application note "Microwire EEPROM Common I/O Operation".

Figure 8. PRREAD, PRWRITE, PREN Sequences


Figure 9. PRCLEAR, PRDS Sequences


## ORDERING INFORMATION SCHEME



Parts are shipped with the memory content set at all "1's" (FFFFh).
For a list of available options (Operating Voltage, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## SPI BUS EEPROM

ST95P04C

## SERIAL ACCESS SPI BUS CMOS 4K (512 x 8) EEPROM

PRODUCT CONCEPT

- MINIMUM 1 MILLION ERASE/WRITE CYCLES, with OVER 10 YEARS DATA RETENTION
- SINGLE 3V to 5.5V SUPPLY VOLTAGE
- SPI SERIAL INTERFACE COMPATIBLE
- 1 MHz CLOCK RATE MAX
- BLOCK WRITE PROTECTION
- STATUS REGISTER
- 16 BYTE PAGE MODE
- WRITE PROTECT
- SELF-TIMED 5ms (max) PROGRAMMING CYCLE
- E.S.D.PROTECTION GREATER than 4000 V


## DESCRIPTION

The ST95P04C is a 4 K bit Electrically Erasable Programmable Memory (EEPROM) fabricated with SGS-THOMSON's High Endurance Single Polysilicon CMOS technology. The 4K bit memory is organised as 32 pages of 16 bytes. The memory is accessed by a simple SPI bus compatible serial interface. The bus signals are a serial clock input (C), a serial data input (D) and a serial data output (Q). The device connected to the bus is selected when the chip select input ( $\overline{\mathrm{S}}$ ) goes low. Communications with the chip can be interrupted with a hold input (HOLD). The write operation is disabled by a write protect input $(\overline{\mathrm{W}})$.

Table 1. Signal Names

| $C$ | Serial Clock |
| :--- | :--- |
| $D$ | Serial Data Input |
| Q | Serial Data Output |
| $\bar{S}$ | Chip Select |
| $\bar{W}$ | Write Protect |
| $\overline{\text { HOLD }}$ | Hold |
| $V_{c c}$ | Supply Voltage |
| $V_{s s}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. SO Pin Connections


Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |  |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature: | grade 3 <br> grade 6 | -40 to 125 <br> -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |  |
| $\mathrm{T}_{\text {LEAD }}$ | Lead Temperature, Soldering | (SO8 package) <br> (PSDIP8 package) | 40 sec <br> 10 seC | 215 <br> 260 |
| $\mathrm{~V}_{\mathrm{O}}$ | Output Voltage | ${ }^{\circ} \mathrm{C}$ |  |  |
| $\mathrm{V}_{\mathrm{I}}$ | Input Voltage | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.6$ | V |  |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.3 to 6.5 | V |  |
| $\mathrm{~V}_{\text {ESD }}$ | Electrostatic Discharge Voltage (Human Body model) ${ }^{(2)}$ | -0.3 to 6.5 | V |  |
|  | Electrostatic Discharge Voltage (Machine model) ${ }^{(3)}$ | 4000 | V |  |

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents
2. MIL-STD-883C, 3015.7 (100pF, 1500 2 )
3. EIAJ IC-121 (Condition C) (200pF, 0 2 )

## SIGNALS DESCRIPTION

Serial Output (Q). The output pin is used to transfer data serially out of the ST95P04C. Data is shifted out on the falling edge of the serial clock.
Serial Input (D). The input pin is used to transfer data serially into the device. It receives instructions, addresses, and data to be written. Input is latched on the rising edge of the serial clock.

Serial Clock (C). The serial clock provides the timing of the serial interface. Instructions, addresses, or data present at the input pin are latched on the rising edge of the clock input, while data on
the Q pin changes after the falling edge of the clock input.
Chip Select ( $\overline{\mathbf{S}}$ ). This input is used to select the ST95C04P. The chip is selected by a high to low transition on the $\bar{S}$ pin when C is at ' 0 ' state. At any time, the chip is deselected by a low to high transition on the $\bar{S}$ pin when C is at ' 0 ' state. As soon as the chip is deselected, the $Q$ pin is at high impedance state. This pin allows multiple ST95P04C to share the same SPI bus. After power up, the chip is at the deselect state. Non valid $\overline{\mathrm{S}}$ transitions are ignored.

## AC MEASUREMENT CONDITIONS

Input Rise and Fall Times Input Pulse Voltages Input and Output Timing Reference Voltages
$\leq 50 \mathrm{~ns}$ 0.2 V cc to $0.8 \mathrm{~V}_{\mathrm{cc}}$ $0.3 \mathrm{~V}_{\mathrm{cc}}$ to $0.7 \mathrm{~V}_{\mathrm{cc}}$

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 3. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{N}}$ | Input Capacitance (D) |  | 8 | pF |
| $\mathrm{C}_{\mathbb{I}}$ | Input Capacitance (other pins) |  | 6 | pF |

Note: 1. Sampled only, not $100 \%$ tested.

Table 4. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Lı | Input Leakage Current |  |  | 2 | $\mu \mathrm{A}$ |
| lo | Output Leakage Current |  |  | 2 | $\mu \mathrm{A}$ |
| Icc | Vcc Supply Current (Active) | $\begin{aligned} & \mathrm{C}=0.1 \mathrm{~V} \text { cc/ } 0.9 \mathrm{~V} \mathrm{Vc}, \\ & @ 1 \mathrm{MHz}, \mathrm{Q}=\text { Open } \end{aligned}$ |  | 2 | mA |
| lcCl | VCC Supply Current (Standby) | $\begin{aligned} & \bar{S}=V_{c C}, V_{I N}=V_{S S} \\ & \text { or } V_{C C}, V_{C C}=5.5 \mathrm{~V} \end{aligned}$ |  | 50 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \bar{S}=V_{C c}, V_{\mathbb{N}}=V_{S S} \\ & \text { or } V_{C C}, V_{C C}=3 V \end{aligned}$ |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.3 Vcc | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 0.7 Vcc | $\mathrm{Vcc}+1$ | V |
| VoL | Output Low Voltage | $\mathrm{loL}=2 \mathrm{~mA}$ |  | 0.2 Vcc | v |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{lOH}=2 \mathrm{~mA}$ | 0.8 VCc |  | V |

Table 5. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=3 \mathrm{~V}$ to 5.5 V )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{fc}^{\text {c }}$ | $\mathrm{fc}^{\text {c }}$ | Clock Frequency |  | D.C. | 1 | MHz |
| tsLCH | tsu | $\overline{\text { S S Setup Time }}$ |  | 100 |  | ns |
| tclsh | $\mathrm{tsH}_{\text {S }}$ | $\overline{\mathrm{S}}$ Hold Time |  | 100 |  | ns |
| $\mathrm{t}_{\mathrm{CH}}$ | twh | Clock High Time |  | 400 |  | ns |
| tcL | twL | Clock Low Time |  | 400 |  | ns |
| tcleh | $\mathrm{t}_{\mathrm{RC}}$ | Clock Rise Time |  |  | 1 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{CHCL}}$ | tFC | Clock Fall Time |  |  | 1 | $\mu \mathrm{s}$ |
| tover | tosu | Data In Setup Time |  | 100 |  | ns |
| tCHDX | $t_{\text {DH }}$ | Data In Hold Time |  | 100 |  | ns |
| tDLDH | $\mathrm{t}_{\mathrm{RI}}$ | Data In Rise Time |  |  | 1 | $\mu \mathrm{s}$ |
| tohdi | $t_{\text {FI }}$ | Data In Fall Time |  |  | 1 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{HXCH}}$ | $t_{\text {HSU }}$ | HOLD Setup Time |  | 100 |  | ns |
| tCLHX | $t_{\text {HH }}$ | HOLD Hold Time |  | 100 |  | ns |
| tsHSL | tcs | $\bar{S}$ Deselect Time |  | 400 |  | ns |
| tSHQZ | tDIS | Output Disable Time |  |  | 300 | ns |
| tavcl | tv | Output Valid from Clock Low |  |  | 350 | ns |
| tclox | tho | Output Hold Time |  | 0 |  | ns |
| toloh | $\mathrm{t}_{\mathrm{RO}}$ | Output Rise Time |  |  | 150 | ns |
| $\mathrm{t}_{\text {QHQL }}$ | tFo | Output Fall Time |  |  | 150 | ns |
| $\mathrm{t}_{\text {HHOX }}$. | $t z$ | HOLD High to Output Low-Z |  |  | 300 | ns |
| tHLQZ | thz | HOLD Low to Output High-Z |  |  | 300 | ns |
| tw | tw | Write Cycle Time |  |  | 5 | ms |
| tLPF | - | Pulse Time Filtered by Input Low-pass Filter |  |  | 30 | ns |

Figure 5. Output Timing


Figure 6. Serial Input Timing


Figure 7. Hold Timing


## SIGNALS DESCRIPTION (cont'd)

Write Protect $(\bar{W})$. This pin is for hardware write protect. When $\bar{W}$ is low, non-volatile writes to the ST95P04C are disabled but any other operation functions normally. When $\bar{W}$ is high, all operations including non-volatile writes function normally. $\bar{W}$ going low at any time will reset the write enable latch and prevent programming. However, no action on $\bar{W}$ or on the write enable latch can interrupt a write cycle which has commenced.
Hold ( $\overline{\mathrm{HOLD}}$ ). The $\overline{\mathrm{HOLD}}$ pin is used to pause serial communications with a ST95P04C without resetting the serial sequence. To take the Hold condition into account, the product must be selected. Then the Hold state is validated by a high to low transition on HOLD when C is low. To resume the communications, HOLD is brought high when C is low. During Hold condition D, Q, and C are at a high impedance state.
When the ST95P04C is under Hold condition, it is possible to deselect it. However, the serial communications will remain paused after a reselect, and the chip will be reset. Non valid HOLD transitions are ignored.

## OPERATIONS

All instructions, addresses and data are shifted in and out of the chip MSB first. Data input (D) is sampled on the first rising edge of clock (C) after the chip select $(\overline{\mathrm{S}})$ goes low. Prior to any operation, a one-byte instruction code must be entered in the chip. This code is entered via the data input (D), and latched on the rising edge of the clock input (C). To enter an instruction code, the product must have been previously selected ( $\overline{\mathrm{S}}=$ low). Table 7 shows the instruction set and format for device operation. When an invalid instruction is sent (one not contained in Table 7), the chip is automatically deselected. For operations that read or write data
in the memory array, bit 3 of the instruction is the MSB of the address, otherwise, it is a don't care.

## Write Enable (WREN) and Write Disable (WRDI)

The ST95P04C contains a write enable latch. This latch must be set prior to every WRITE or WRSR operation. The WREN instruction will set the latch and the WRDI instruction will reset the latch. The latch is reset under all the following conditions:

- $\bar{W}$ pin is low
- Power on
- WRDI instruction executed
- WRSR instruction executed
- WRITE instruction executed

As soon as the WREN or WRDI instruction is received by the ST95P04C, the circuit executes the instruction and enters a wait mode until it is deselected.

## Read Status Register (RDSR)

The RDSR instruction provides access to the status register. The status register may be read at any time, even during a non-volatile write. As soon as the 8th bit of the status register is read out, the

Table 6. Array Addresses Protect

| Status Register Bits |  | Array Addresses <br> Protected |
| :---: | :---: | :---: |
| BP1 | BP0 |  |
| 0 | 0 | none |
| 0 | 1 | $180 \mathrm{~h}-1 \mathrm{FFh}$ |
| 1 | 0 | $100 \mathrm{~h}-1 \mathrm{FFh}$ |
| 1 | 1 | $000 \mathrm{~h}-1 \mathrm{FFh}$ |

Table 7. Instruction Set

| Instruction | Description | Instruction Format |
| :---: | :--- | :---: |
| WREN | Set Write Enable Latch | $0000 \times 110$ |
| WRDI | Reset Write Enable Latch | $0000 \times 100$ |
| RDSR | Read Status Register | $0000 \times 101$ |
| WRSR | Write Status Register | $0000 \times 001$ |
| READ | Read Data from Memory Array | 0000 A011 |
| WRITE | Write Data to Memory Array | 0000 A010 |

Notes: $A=1$, Upper page selected
$A=0$, Lower page selected
$\mathrm{X}=$ Don't care
product enters a wait mode (data on D are not decoded, Q is in $\mathrm{Hi}-\mathrm{Z}$ ) until it is deselected.
The status register format is as follows:
b7

| 1 | 1 | 1 | 1 | BP1 | BPO | WEL | WIP |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

During a non-volatile write to the memory array, all bits BP1, BPO, WEL, WIP are valid. During a nonvolatile write to the status register, bits WEL and WIP are valid. The values of BP1 and BPO read at that time correspond to the previous contents of the status register.

The Write - In - Process (WIP) bit indicates whether the ST95P04C is busy with a write operation. When set to a ' 1 ' a write is in progress, when set to a ' 0 ' no write is in progress.
The Write Enable Latch (WEL) bit indicates the status of the write enable latch. When set to a ' 1 ' the latch is set, when set to a ' 0 ' the latch is reset.

The Block Protect (BPO and BP1) bits indicate the extent of the protection employed. These bits are set by the user issuing the WRSR instruction. These bits are non-volatile.

## Write Status Register (WRSR)

The WRSR instruction allows the user to select the size of protected memory. The ST95P04C is divided into four 1024 bit blocks. The user may read the blocks but will be unable to write within the selected blocks.
The blocks and respective WRSR control bits are shown in Table 6.

To start the write cycle, the chip must be deselected during the clock pulse just after the eigth bit of status register has been latched in, otherwise, the WRSR process is cancelled (see Figure 12).

## Read Operation

The chip is first selected by putting $\overline{\mathrm{S}}$ low. The serial one byte read instruction is followed by a one byte address (A7-A0). Bit 3 of the read instruction contains address A8 (most significant address bit). This bit is used to select the first or second page of the device. Then, the data stored in the memory at the selected address is shifted out on the Q output pin. The data stored in the memory at the next address can be read in sequence by continuing to provide clock pulses. The byte address is automatically incremented to the next higher address after each byte of data is shifted out. When the highest address is reached ( 1 FFh ), the address counter rolls over to Oh allowing the read cycle to be continued

Figure 8. Read Operation Sequence


Figure 9. Write Enable Latch Sequence


Figure 10. Write Operation Sequence


Figure 11. Page Write Operation Sequence


Figure 12. RDSR: Read Status Register Sequence


Figure 13. WRSR: Write Status Register Sequence


## OPERATIONS ( cont'd)

indefinitely. The read operation is terminated by deselecting the chip. The chip can be deselected at any time during data output. Any read attempt during a non-volatile write cycle will be rejected and will deselect the chip.

## Byte Write Operation

Prior to any write attempt, the write enable latch must have been set by issuing the WREN instruction. First, the device is selected ( $\bar{S}=$ low $)$ and a serial WREN instruction byte is issued. Then, the product is deselected by taking $\overline{\mathrm{S}}$ high. After the WREN instruction byte is sent, the ST95C04P will set the write enable latch and then remain in standby until it is deselected. Then, the write state is entered by selecting the chip, issuing a one byte address (A7-A0), and one byte of data. Bit 3 of the write instruction contains address A8 (most significant address bit). $\overline{\mathrm{S}}$ must remain low for the entire duration of the operation. The product must be deselected just after the eigth bit of data has been latched in. If not, the write process is cancelled. As soon as the product is deselected, the self-timed write cycle is initiated. While the write is in progress, the status register may be read to check BP1, BP0, WEL and WIP. WIP is high during the self-timed write cycle. When the cycle is close to completion, the write enable latch is reset.

## Page Write Operation

A maximum of 16 bytes of data may be written during one non-volatile write cycle. All 16 bytes must reside on the same page. The page write mode is the same as the byte write mode except that instead of deselecting after the first byte of data, up to 15 additional bytes can be shifted in prior to deselecting the chip. A page address begins with address xxxx 0000 and ends with $\operatorname{xxxx} 1111$. If the address counter reaches xxxx 1111 and the clock continues, the counter will roll over to the first address of the page (xxxx 0000) and overwrite any previous written data. The programming cycle will only start if the $\overline{\mathrm{S}}$ transition does occur at the clock low pulse just after the eigth bit of data of a word is received.

## POWER ON STATE

After a Power up the ST95P04C is in the following state:

- The device is in the low power standby state.
- The chip is deselected.
- The chip is not in hold condition.
- The write enable latch is reset.
- BP1 and BP0 are unchanged (non-volatile bits).

DATA PROTECTION AND PROTOCOL SAFETY

- All inputs are protected against noise, see Table 5 .
- Non valid $\overline{\mathrm{S}}$ and $\overline{\mathrm{HOLD}}$ transitions are not taken into account.
- $\overline{\mathrm{S}}$ must come high at the proper clock count in order to start a non-volatile write cycle (in the memory array or in the cycle status register). The Chip Select $\overline{\mathrm{S}}$ must rise during the clock pulse following the introduction of a multiple of 8 bits.
- Access to the memory array during non-volatile programming cycle is cancelled and the chip is automatically deselected; however, the programming cycle continues.
- After either of the following operations (WREN, WRDI, RDSR) is completed, the chip enters a wait state and waits for a deselect.
- The write enable latch is reset upon power-up.
- The write enable latch is reset when $\bar{W}$ is brought low.


## INITIAL DELIVERY STATE

The device is delivered with the memory array in a fully erased state (all data set at all "1's" or FFh). The block protect bits are initialized to 00 .

## ORDERING INFORMATION SCHEME



Notes: $\mathrm{P}^{*}$ Data In strobed on rising edge of the clock ( C ) and Data Out synchronized from the falling edge of the clock.
$N^{*}$ On Request Only. Data In strobed on the falling edge of the clock and Data Out synchronized on the rising edge of the clock.
3* Temperature range on request only.

For a list of available options (Package, Temperature Range, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## PARALLEL EEPROM

M28C64C

## PARALLEL ACCESS CMOS 64K (8K x 8) EEPROM

- FAST ACCESS TIME: 150, 200, 250ns
- SINGLE SUPPLY VOLTAGE: $5 \mathrm{~V} \pm 10 \%$
- LOW POWER CONSUMPTION:
- Active Current 30 mA
- Standby Current 100 1 A
- FAST WRITE CYCLE:
- 32 Bytes Page Write Operation
- Byte or Page Write Cycle: 5 ms
- ENHANCED END OF WRITE DETECTION:
- Ready/Busy Open Drain Output
- Data Polling
- Toggle Bit
- PAGE LOAD TIMER STATUS BIT
- HIGH RELIABLITY SINGLE POLYSILICON, CMOS TECHNOLOGY:
- Endurance > 100,000 Erase/Write Cycles
- Data Retention > 10 Years
- JEDEC APPROVED BYTEWIDE PIN OUT
- ADDRESS and DATA LATCHED ON-CHIP


## DESCRIPTION

The M28C64C is an $8 \mathrm{~K} \times 8$ low power EEPROM fabricated with SGS-THOMSON proprietary single polysilicon CMOS technology. The device offers fast access time (150ns) with low power dissipation and requires a 5 V power supply.

Table 1. Signal Names

| AO - A12 | Address Input |
| :--- | :--- |
| DQ0 - DQ7 | Data Input / Output |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $R \bar{B}$ | Ready / Busy |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature: | grade 1 <br> grade 6 | 0 to 70 <br> -40 to 85 |
| $\mathrm{~T}_{\text {STG }}$ | Storage Temperature Range | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | -0.3 to 6.5 | C |
| $\mathrm{V}_{10}$ | Input/Output Voltage | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.6$ | V |
| $\mathrm{~V}_{1}$ | Input Voltage $\quad$. | -0.3 to 6.5 | V |
| $\mathrm{~V}_{\text {ESD }}$ | Electrostatic Discharge Voltage (Human Body model) | 2000 | V |

Note: Except for the ratıng "Operating Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratıngs" may cause permanent damage to the device. These are stress ratıngs only and operation of the device at these or any other conditions above those indicated in the Operatıng sectıons of this specifıcatıon is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

Figure 2A. DIP Pin Connections


Warning: NC = No Connection
Figure 2C. SO Pin Connections

|  |
| :---: |

Warning: NC = No Connection

Figure 2B. LCC Pin Connections


Warning: NC = No Connection

Figure 2D. TSOP Pin Connections


Warning: NC = No Connection

Figure 3. Block Diagram


Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathrm{G}}$ | $\overline{\mathbf{W}}$ | DQ0 - DQ7 |
| :--- | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Data Out |
| Write | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | Data In |
| Standby / Write Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | X | X | Hi Z |
| Write Inhibit | X | x | $\mathrm{V}_{\mathrm{HH}}$ | Data Out or Hi-Z |
| Write Inhibit | X | $\mathrm{V}_{\mathrm{IL}}$ | X | Data Out or Hi-Z |
| Output Disable | X | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{Hi}-\mathrm{Z}$ |

Note: $X=V_{I H}$ or $V_{I L}$

## DESCRIPTION (cont'd)

The circuit has been designed to offer a flexible microcontroller interface featuring both hardware and software handshaking with Ready/Busy, Data Polling and Toggle Bit. The M28C64C supports 32 byte page write operation.

## PIN DESCRITPION

Addresses (A0-A12). The address inputs select an 8 -bit memory location during a read or write operation.
Chip Enable ( $\bar{E}$ ). The chip enable input must be low to enable all read/write operations. When Chip Enable is high, power consumption is reduced.

## PIN DESCRIPTION (cont'd)

Output Enable ( $\overline{\mathbf{G}}$ ). The Output Enable input controls the data output buffers and is used to initiate read operations.
Data In/ Out (DQ0-DQ7). Data is written to or read from the M28C64C through the I/O pins.
Write Enable ( $\bar{W}$ ). The Write Enable input controls the writing of data to the M28C64C.
Ready/Busy ( $\mathbf{R} \overline{\mathrm{B}}$ ). Ready/Busy is an open drain output that can be used to detect the end of the internal write cycle.

## OPERATION

In order to prevent data corruption and inadvertent write operations during power-up, a Power On Reset (POR) circuit resets all internal programming cicuitry. Access to the memory in write mode is allowed after a power-up as specified in Table 6.

## Read

The M28C64C is accessed like a static RAM. When $\bar{E}$ and $\bar{G}$ are low with $\bar{W}$ high, the data addressed is presented on the I/O pins. The I/O pins are high impedance when either $\bar{G}$ or $\bar{E}$ is high.

## Write

Write operations are initiated when both $\bar{W}$ and $\bar{E}$ are low and $\bar{G}$ is high. The M28C64C supports both $\bar{E}$ and $\bar{W}$ controlled write cycles. The Address is latched by the falling edge of $\bar{E}$ or $\bar{W}$ which ever occurs last and the Data on the rising edge of $\bar{E}$ or $\bar{W}$ which ever occurs first. Once initiated the write operation is internally timed until completion within 5 ms .

## Page Write

Page write allows up to 32 bytes to be consecutively latched into the memory prior to initiating a programming cycle. All bytes must be located in a single page address, that is A5-A12 must be the same for all bytes. The page write can be initiated during any byte write operation.
Following the first byte write instruction the host may send another address and data up to a maximum of $100 \mu \mathrm{~s}$ after the rising edge of $\bar{E}$ or $\bar{W}$ which ever occurs first ( $t_{B L C}$ ). If a transition of $\bar{E}$ or $\bar{W}$ is not detected within $100 \mu \mathrm{~s}$, the internal programming cycle will start.

## Microcontroller Control Interface

The M28C64C provides two write operation status bits and one status pin that can be used to minimize the system write cycle. These signals are available on the I/O port bits DQ7 or DQ6 of the memory during programming cycle only, or as the $\mathrm{R} \overline{\mathrm{B}}$ signal on a separate pin.

Figure 4. Status Bit Assignment

| DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DP | TB | PLTS | Hi-Z | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| $\begin{aligned} & \text { DP }=\text { Data Polling } \\ & \text { TB }=\text { Toggle Bit } \\ & \text { PLTS }=\text { Page Load Timer Status } \end{aligned}$ |  |  |  |  |  |  |  |

Data Polling bit (DQ7). During the internal write cycle, any attempt to read the last byte written will produce on DQ7 the complementary value of the previously latched bit. Once the write cycle is finished the true logic value appears on DQ7 in the read cycle.
Toggle bit (DQ6). The M28C64C also offers another way for determining when the internal write cycle is completed. During the internal Erase/Write cycle, DQ6 will toggle from "0" to "1" and "1" to "0" (the first read value is " 0 ") on subsequent attempts to read the memory. When the internal cycle is completed the toggling will stop and the device will be accessible for a new Read or Write operation.
Page Load Timer Status bit (DQ5). In the Page Write mode data may be latched by $\bar{E}$ or $\bar{W}$ up to $100 \mu \mathrm{~s}$ after the previous byte. Up to 32 bytes may be input. The Data output (DQ5) indicates the status of the internal Page Load Timer. DQ5 may be read by asserting Output Enable Low (tplts). DQ5 Low indicates the timer is running, High indicates time-out after which the write cycle will start and no new data may be input.
Ready/Busy pin. The $R \bar{B}$ pin provides a signal at its open drain output which is low during the erase/write cycle, but which is released at the completion of the programming cycle.

AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |  |
| :--- | :---: | :---: |
| Input Pulse Voltages | 0.4 V to 2.4 V |  |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |  |
| Note that Output Hi-Z is defined as the point where data |  |  |
| is no longer driven. |  |  |

Figure 5. AC Testing Input Output Waveforms


Figure 6. AC Testing Equivalent Load Circuit


Table 4. Capacitance ${ }^{(1)}\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\mathrm{OUT}}=0 \mathrm{~V}$ |  | 12 | pF |

Note: 1. Sampled only, not $100 \%$ tested.

Table 5. Read Mode DC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ILI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | 10 | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | 10 | $\mu \mathrm{A}$ |
| Icc | Supply Current (TTL and CMOS inputs) | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{f}=5 \mathrm{MHz}$ |  | 30 | mA |
| ICC1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IH }}$ |  | 2 | mA |
| lcc2 | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{\mathrm{cc}}-0.3 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $V_{C C}+0.5$ | V |
| VoL | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage | $\mathrm{lOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |

Table 6. Power Up Timing ${ }^{(1)}\left(T_{A}=0\right.$ to $70^{\circ} \mathrm{C}$ or -40 to $\left.85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| tpur | Time Delay to Read Operation | 1 |  | $\mu \mathrm{~s}$ |
| tpuw | Time Delay to Write Operation | 10 |  | ms |

Note: 1. Sampled only, not $100 \%$ tested.

Table 7. Read Mode AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | Test Condition | M28C64C |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -150 |  | -200 |  | -250 |  |  |
|  |  |  |  | min | max | min | max | min | max |  |
| $t_{\text {AVQV }}$ | taCC | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 |  | 250 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\mathrm{G}=\mathrm{V}_{\text {IL }}$ |  | 150 |  | 200 |  | 250 | ns |
| $t_{\text {glov }}$ | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 75 |  | 100 |  | 110 | ns |
| $\mathrm{t}_{\text {EHQZ }}{ }^{(1)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 50 | 0 | 60 | 0 | 65 | ns |
| $\mathrm{tGHaZ}^{(1)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 50 | 0 | 60 | 0 | 65 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | 0 |  | ns |

Note: 1. Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 7. Read Mode AC Waveforms


Note: $\bar{W}=$ High

Table 8. Write Mode AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}, \mathrm{VCC}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {AVWL }}$ | $t_{\text {AS }}$ | Address Valid to Write Enable Low | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}}$ | 0 |  | ns |
| $t_{\text {aVEL }}$ | $t_{\text {AS }}$ | Address Valid to Chip Enable Low | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}}, \overline{\mathrm{W}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | ns |
| telw | tces | Chip Enable Low to Write Enable Low | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}}$ | 0 |  | ns |
| $t_{\text {GHWL }}$ | toes | Output Enable High to Write Enable Low | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 |  | ns |
| tGHEL | toes | Output Enable High to Chip Enable Low | $\bar{W}=V_{\text {IL }}$ | 0 |  | ns |
| twlel | twes | Write Enable Low to Chip Enable Low | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}}$ | 0 |  | ns |
| twlax | $t_{\text {AH }}$ | Write Enable Low to Address Transition |  | 150 |  | ns |
| telax | $t_{\text {AH }}$ | Chip Enable Low to Address Transition |  | 150 |  | ns |
| twLDV | tov | Write Enable Low to Input Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | $\mu \mathrm{s}$ |
| teldv | tov | Chip Enable Low to Input Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}}, \overline{\mathrm{W}}=\mathrm{V}_{\mathrm{IL}}$ |  | 1 | $\mu s$ |
| twLwh | twp | Write Enable Low to Write Enable High |  | 150 |  | ns |
| teleh | twp | Chip Enable Low to Chip Enable High |  | 150 |  | ns |
| twher | tcen | Write Enable High to Chip Enable High |  | 0 |  | ns |
| twhal | toen | Write Enable High to Output Enable Low |  | 10 |  | ns |
| $t_{\text {EHGL }}$ | toen | Chip Enable High to Output Enable Low |  | 10 |  | ns |
| tehwh | twer | Chip Enable High to Write Enable High |  | 0 |  | ns |
| twhix | $t_{\text {DH }}$ | Write Enable High to Input Transition |  | 30 |  | ns |
| tehdx | $t_{\text {DH }}$ | Chip Enable High to Input Transition |  | 30 |  | ns |
| twhwL | twPH | Write Enable High to Write Enable Low |  | 200 |  | ns |
| twhwh | $t_{\text {BLC }}$ | Byte Load Repeat Cycle Time |  |  | 100 | $\mu \mathrm{s}$ |
| twhri | twc | Write Cycle Time |  |  | 5 | ms |
| twhRL | tDB | Write Enable High to Ready/Busy Low | Note 1 |  | 150 | ns |
| tehrl | tDB | Chip Enable High to Ready/Busy Low | Note 1 |  | 150 | ns |
| tovwh | tos | Data Valid before Write Enable High |  | 50 |  | ns |
| toveh | tos | Data Valid before Chip Enable High |  | 50 |  | ns |

Note• 1. With a $3.3 \mathrm{k} \Omega$ pull-up resistor.

Figure 8. Write Mode AC Waveforms - Write Enable Controlled


Figure 9. Write Mode AC Waveforms - Chip Enable Controlled


Figure 10. Page Write Mode AC Waveforms - Write Enable Controlled


Figure 11. Data Polling Waveforms Sequence


Figure 12. Toggle Bit Waveforms Sequence


Note: 1. First Toggle bit is forced to '0'

## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Package, Temperature Range, etc... ) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## FAST SRAM

## VERY FAST CMOS 64K x 4 SRAM

ADVANCE DATA

- 64K x 4 CMOS FAST SRAM
- EQUAL CYCLE and ACCESS TIMES:

12, 15, 20 ns

- LOW Vcc DATA RETENTION: 2V
- TRI-STATE COMMON I/O
- JEDEC PLASTIC SOJ and DIP, 300 mil PACKAGES


## DESCRIPTION

The M624064 is a 256K ( 262,144 bit) Fast CMOS SRAM, organized as 65,536 words by 4 bits. It is fabricated using SGS-THOMSON's Advanced, low power, high performance, CMOS technology. The device features fully static operation requiring no external clocks or timing strobes, with equal address access and cycle times. It requires a single $5 \mathrm{~V} \pm 10 \%$ supply, and all inputs and outputs are TTL compatible.

Table 1. Signal Names

| A0 - A15 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ3 | Data Inputs / Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. SDIP Pin Connections


Figure 2B. SOJ Pin Connections


Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{STG}}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}{ }^{(2)}$ | Input or Output Voltages | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 to 7 | V |
| $\mathrm{IO}^{(3)}$ | Output Current | 20 | mA |
| $\mathrm{PD}_{\mathrm{D}}$ | Power Dissipation | 1 | W |

Note: 1. Except for the ratıng "Operating Temperature Range" stresses above those listed in the Table "Absolute Maxımum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditıons above those indıcated in the Operating sections of this specification is not implied Exposure to Absolute Maximum Ratings conditions for extended periods may affect device reliability Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. Up to a maxımum operating $V_{c c}$ of 5.5 V only.
3. One output at a time, not to exceed 1 second duration.

Table 3. Operating Modes

| Mode | $\overline{\mathrm{E}}$ | $\overline{\mathrm{W}}$ | DQ0-DQ3 | Power |
| :--- | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Data Output | Active |
| Write | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | Data Input | Active |
| Deselect | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{Hi}-\mathrm{Z}$ | Standby |

Note: $X=V_{I H}$ or $V_{I L}$

Figure 3. Block Diagram


## READ MODE

The M624064 is in the Read mode whenever Write Enable ( $\bar{W}$ ) is high, with Chip Enable ( $\overline{\mathrm{E}}$ ) asserted low. This provides access to data from four of the 262,144 locations in the static memory array, specified by the 16 address inputs. Valid data will be available at the four output pins within $\mathrm{t}_{\mathrm{Avqv}}$ after the last stable address, providing $\bar{E}$ is Low. If Chip Enable access time is not met, data access will be measured from the limiting parameter (telqv) rather than the address. Data out may be indeterminate at telox, but datalines will always be valid at tavav.

## WRITE MODE

The M624064 is in the Write mode whenever the $\bar{W}$ and $\bar{E}$ pins are Low. Either the Chip Enable input ( $\bar{E}$ ) or the Write Enable input ( $\bar{W}$ ) must be de-asserted during Address transitions for subsequent write cycles. Write begins with the concurrence of Chip Enable being active with $\bar{W}$ Low. Therefore, address setup time is referenced to Write Enable and Chip Enable as tavwl and tavel respectively, and is determined by the latter occurring edge. The Write cycle can be terminated by the earlier rising edge of $\bar{E}$ or $\bar{W}$.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 1.5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 4. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1)}\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance on all pins (except DQ$)$ | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 8 | pF |
| $\mathrm{C}_{\text {OUT }}{ }^{(2)}$ | Output Capacitance | $\mathrm{V}_{\mathrm{OUT}}=0 \mathrm{~V}$ |  | 8 | pF |

Notes: 1. Sampled only, not $100 \%$ tested
2. Outputs deselected

Table 5. DC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lı | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 5$ | $\mu \mathrm{A}$ |
| $\mathrm{lcCl}^{(1)}$ | Supply Current | $\mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V},(-12)$ |  | 160 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V},(-15)$ |  | 160 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V},(-20)$ |  | 160 | mA |
| $\mathrm{IcCa}^{(2)}$ | Supply Current (Standby) | $\mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V}, \overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{IH}}, \mathrm{f}=0$ |  | 25 | mA |
| $\mathrm{IcCa}^{(3)}$ | Supply Current (Standby) CMOS | $V_{C C}=5.5 \mathrm{~V}, \bar{E} \geq V_{C C}-0.2 V,$ |  | 1 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage |  | 2.2 | $\mathrm{V}_{\mathrm{cc}}+0.3$ | V |
| VoL | Output Low Voltage | $\mathrm{loL}=8 \mathrm{~mA}$ |  | 0.4 | V |
| V OH | Output High Voltage | $\mathrm{lOH}_{\mathrm{O}}=-4 \mathrm{~mA}$ | 2.4 |  | V |

Notes: 1. Average AC current, Outputs open, cycling at tavav minimum
2. All other Inputs at $\mathrm{V}_{\mathrm{IL}} \leq 0.8 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IH}} \geq 2.2 \mathrm{~V}$
3. All other Inputs at $V_{I L} \leq 0.2 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IH}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

## WRITE MODE (cont'd)

If the Output is enabled ( $\bar{E}=$ Low), then Write Enable ( $\bar{W}$ ) will return the outputs to high impedance within twloz of its falling edge. Care must be taken to avoid bus contention in this type of operation. Data input must be valid for tovwh before the rising edge of Write Enable, or for tdver before the rising edge of $\overline{\bar{E}}$ whichever occurs first, and remain valid for twhDx or tehdx.

## OPERATIONAL MODE

The M624064 has a Chip Enable power down feature which invokes an automatic standby mode whenever Chip Enable is de-asserted ( $\bar{E}=$ High). Operational modes are determined by device control inputs $\bar{W}$ and $\bar{E}$ as summarized in the Operating Modes table.

Table 6. Read and Standby Modes AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M624064 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -12 |  | -15 |  | -20 |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {AVAV }}$ | Read Cycle Time | 12 |  | 15 |  | 20 |  | ns |
| $\mathrm{taVQV}^{(1)}$ | Address Valid to Output Valid |  | 12 |  | 15 |  | 20 | ns |
| telqv ${ }^{(1)}$ | Chip Enable Low to Output Valid |  | 12 |  | 15 |  | 20 | ns |
| telax ${ }^{(2)}$ | Chip Enable Low to Output Transition | 3 |  | 3 |  | 3 |  | ns |
| $t_{\text {EHQz }}{ }^{(2)}$ | Chip Enable High to Output Hi-Z | 0 | 7 | 0 | 8 | 0 | 10 | ns |
| $\mathrm{taxax}{ }^{(1)}$ | Address Transition to Output Transition | 3 |  | 3 |  | 3 |  | ns |
| $\mathrm{tPU}^{(3)}$ | Chip Enable to Power Up | 0 |  | 0 |  | 0 |  | ns |
| tpD $^{(3)}$ | Chip Enable to Power Down |  | 12 |  | 15 |  | 20 | ns |

Notes: 1. $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ (see Figure 4)
2. $C_{L}=5 p F$ (see Figure 4)
3. Guaranteed but not tested (see Figure 7)

Figure 5. Address Controlled, Read Mode AC Waveforms


Note: $\overline{\mathrm{E}}=$ Low, $\overline{\mathrm{W}}=$ High

Figure 6. Chip Enable Controlled, Read Mode AC Waveforms


Note: $\bar{W}=$ High

Figure 7. Standby Mode AC Waveforms


Table 7. Write Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M624064 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -12 |  | -15 |  | -20 |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |
| tavav | Write Cycle Time | 12 |  | 15 |  | 20 |  | ns |
| $t_{\text {AVWL }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | 0 |  | ns |
| $t_{\text {AVWH }}$ | Address Valid to Write Enable High | 9 |  | 10 |  | 12 |  | ns |
| $t_{\text {AVEH }}$ | Address Valid to Chip Enable High | 9 |  | 10 |  | 12 |  | ns |
| twLWH | Write Enable Pulse Width | 9 |  | 10 |  | 12 |  | ns |
| twhax | Write Enable High to Address Transition | 0 |  | 0 |  | 0 |  | ns |
| twhDx | Write Enable High to Input Transition | 0 |  | 0 |  | 0 |  | ns |
| $t_{\text {EHD }}$ | Chip Enable High to Input Transition | 0 |  | 0 |  | 0 |  | ns |
| twhax ${ }^{(1)}$ | Write Enable High to Output Transition | 0 |  | 0 |  | 0 |  | ns |
| twLoz ${ }^{(1)}$ | Write Enable Low to Output Hi-Z | 0 | 8 | 0 | 8 | 0 | 10 | ns |
| $t_{\text {aVEL }}$ | Address Valid to Chip Enable Low | 0 |  | 0 |  | 0 |  | ns |
| teleh | Chip Enable Low to Chip Enable High | 9 |  | 10 |  | 15 |  | ns |
| tehax | Chip Enable High to Address Transition | 0 |  | 0 |  | 0 |  | ns |
| tovwh | Input Valid to Write Enable High | 7 |  | 8 |  | 10 |  | ns |
| tDVEH | Input Valid to Chip Enable High | 7 |  | 8 |  | 10 |  | ns |

Note: 1. $C_{L}=5 p F$ (see Figure 4)

Figure 8. Write Enable Controlled, Write AC Waveforms


Figure 9. Chip Enable Controlled, Write AC Waveforms


Table 8. Low Vcc Data Retention Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=2 \mathrm{~V}$ to 4.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{CCDR}}{ }^{(1)}$ | Supply Current (Data Retention) | $\mathrm{V}_{C C}=3 \mathrm{~V}, \overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}, \mathrm{f}=0$ |  | 200 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{DR}}{ }^{(1)}$ | Supply Voltage (Data Retention) | $\overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}, \mathrm{f}=0$ | 2 | 4.5 | V |
| $\mathrm{t}_{\mathrm{CDR}}{ }^{(1,2)}$ | Chip Disable to Power Down | $\overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}, \mathrm{f}=0$ | 0 |  | ns |
| $\mathrm{t}_{\mathrm{R}}{ }^{(2)}$ | Operation Recovery Time |  |  | $\mathrm{t}_{\mathrm{AVAV}}$ | ns |

Notes: 1. All other Inputs $\mathrm{V}_{\mathbb{I}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IL}} \leq 02 \mathrm{~V}$
2. See Figure 10 for measurement points. Guaranteed but not tested

Figure 10. Low Vcc Data Retention AC Waveforms


## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Package etc... ) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## VERY FAST CMOS 64K x 4 SRAM WITH OUTPUT ENABLE

ADVANCE DATA

- $64 \mathrm{~K} \times 4$ CMOS FAST SRAM with OUTPUT ENABLE
- EQUAL CYCLE and ACCESS TIMES:

12, 15, 20 ns

- LOW Vcc DATA RETENTION: 2V
- TRI-STATE COMMON I/O
- JEDEC PLASTIC SOJ and DIP, 300 mil PACKAGES


## DESCRIPTION

The M624065 is a 256K ( 262,144 bit) Fast CMOS SRAM, organized as 65,536 words by 4 bits. It is fabricated using SGS-THOMSON's Advanced, low power, high performance, CMOS technology. The device features fully static operation requiring no external clocks or timing strobes, with equal address access and cycle times. It requires a single $5 \mathrm{~V} \pm 10 \%$ supply, and all inputs and outputs are TTL compatible.

Table 1. Signal Names

| AO - A15 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ3 | Data Inputs / Outputs |
| $\bar{E}$ | Chip Enable |
| $\bar{G}$ | Output Enable |
| $\bar{W}$ | Write Enable |
| $V_{c C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. SDIP Pin Connections


Figure 2B. SOJ Pin Connections


Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{1 O^{(1)}}$ | Input or Output Voltages | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 to 7 | V |
| $\mathrm{IO}^{(2)}$ | Output Current | 20 | mA |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation | 1 | W |

Note: 1. Except for the rating "Operating Temperature Range" stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specificatıon is not implied Exposure to Absolute Maximum Ratings conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. Up to a maximum operating $\mathrm{V}_{\mathrm{CC}}$ of 5.5 V only.
3. One output at a time, not to exceed 1 second duration.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\bar{W}$ | $\overline{\mathrm{G}}$ | DQO-DQ3 | Power |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{Hi}-\mathrm{Z}$ | Active |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{HH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | Data Output | Active |
| Write | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | Data Input | Active |
| Deselect | $\mathrm{V}_{\mathrm{IH}}$ | X | X | Hi Z | Standby |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$

Figure 3. Block Diagram


## READ MODE

The M624065 is in the Read mode whenever Write Enable ( $\overline{\mathrm{W}}$ ) is High, with Output Enable ( $\overline{\mathrm{G}}$ ) Low, with Chip Enable (E) asserted Low. This provides access to data from four of the 262,144 locations in the static memory array, specified by the 16 address inputs. Valid data will be available at the four output pins within $\mathrm{t}_{\mathrm{AVQV}}$ after the last stable address, providing $\bar{G}$ is Low, and $\bar{E}$ is Low. If Chip Enable or Output Enable access times are not met, data access will be measured from the limiting parameter (telqv or tglqv) rather than the address. Data out may be indeterminate at telox and tglox, but data lines will always be valid at $\mathrm{t}_{\text {AVQV }}$.

## WRITE MODE

The M624065 is in the Write mode whenever the $\bar{W}$ and $\bar{E}$ pins are Low. Chip Enable $\bar{E}$ or $\bar{W}$ must be deasserted during Address transitions for subsequent write cycles. The Write begins with the concurrence of Chip Enable and $\bar{W}$ being asserted low. Therefore, address setup time is referenced to Write Enable and Chip Enable as tavwl and tavel respectively and is determined to the latter concurrence edge. The Write cycle can be terminated by the earlier rising edge of $\bar{E}$ or $\bar{W}$. If the Output is Enabled ( $\bar{E}=$ Low, $\bar{G}=$ Low), then $\bar{W}$ will return the

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 1.5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 4. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance an all pins (except DQ$)$ | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 8 | pF |
| $\mathrm{Cout}^{(2)}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 8 | pF |

Notes: 1. Sampled only, not $100 \%$ tested
2. Outputs deselected

Table 5. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lu | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| lo | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {Out }} \leq \mathrm{V}_{\text {cc }}$ |  | $\pm 5$ | $\mu \mathrm{A}$ |
| $\mathrm{ICCO}^{(1)}$ | Supply Current | $\mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V},(-12)$ |  | 160 | mA |
|  |  | $\mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V},(-15)$ |  | 160 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V},(-20)$ |  | 160 | mA |
| $\mathrm{ICC2}^{(2)}$ | Supply Current (Standby) | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \overline{\mathrm{E}}=\mathrm{V}_{1 \mathrm{H}}, \mathrm{f}=0$ |  | 25 | mA |
| $\mathrm{ICC3}^{(3)}$ | Supply Current (Standby) CMOS | $V_{c C}=5.5 \mathrm{~V}, \bar{E} \geq V_{c c}-0.2 \mathrm{~V},$ |  | 1 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.2 | V cc +0.3 | V |
| V OL | Output Low Voltage | $\mathrm{loL}=8 \mathrm{~mA}$ |  | 0.4 | V |
| V OH | Output High Voltage | $1 \mathrm{OH}=-4 \mathrm{~mA}$ | 2.4 |  | V |

Notes: 1. Average AC current, Outputs open, cycling at tavav mınımum
2. All other Inputs at $\mathrm{V}_{\mathrm{IL}} \leq 0.8 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IH}} \geq 2.2 \mathrm{~V}$
3. All other Inputs at $\mathrm{V}_{\mathrm{IL}} \leq 0.2 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IH}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

## WRITE MODE (cont'd)

outputs to high impedance within twLoz of its falling edge. Care must be taken to avoid bus contention in this type of operation. Data input must be valid for tovwh before the rising edge of Write Enable, or for tDVEH before the rising edge of $\bar{E}$ whichever occurs first, and remain valid for twHDX or $t_{E H D X}$.

## OPERATIONAL MODE

The M624065 has a Chip Enable power down feature which invokes an automatic standby mode whenever Chip Enable is deasserted ( $\bar{E}=$ High). An Output Enable ( $\overline{\mathrm{G}}$ ) pin provides a high speed tristate control, allowing fast read/write cycles to be achieved with the common-1/O data bus. Operational modes are determined by device control inputs $\bar{W}$ and $\bar{E}$ as summarized in the Operating Modes table.

Table 6. Read and Standby Modes AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M624065 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -12 |  | -15 |  | -20 |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |
| tavav | Read Cycle Time | 12 |  | 15 |  | 20 |  | ns |
| $\mathrm{tavaV}^{(1)}$ | Address Valid to Output Valid |  | 12 |  | 15 |  | 20 | ns |
| telov ${ }^{(1)}$ | Chip Enable Low to Output Valid |  | 12 |  | 15 |  | 20 | ns |
| tGLQv ${ }^{(1)}$ | Output Enable Low to Output Valid |  | 7 |  | 8 |  | 10 | ns |
| telax ${ }^{(2)}$ | Chip Enable Low to Output Transition | 3 |  | 3 |  | 3 |  | ns |
| tGLax $^{(2)}$ | Output Enable Low to Output Transition | 0 |  | 0 |  | 0 |  | ns |
| $t_{\text {EHQz }}{ }^{(2)}$ | Chip Enable High to Output Hi-Z | 0 | 7 | 0 | 8 | 0 | 10 | ns |
| $\mathrm{taHaz}^{(2)}$ | Output Enable High to Output Hi-Z | 0 | 7 | 0 | 8 | 0 | 10 | ns |
| $t_{\text {AXQX }}{ }^{(1)}$ | Address Transition to Output Transition | 3 |  | 3 |  | 3 |  | ns |
| tpu $^{(3)}$ | Chip Enable to Power Up | 0 |  | 0 |  | 0 |  | ns |
| tPD $^{(3)}$ | Chip Enable to Power Down |  | 12 |  | 15 |  | 20 | ns |

Notes: 1. $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ (see Figure 4)
2. $C_{L}=5 p F$ (see Figure 4)
3. Guranteed but not tested (see Figure 7)

Figure 5. Address Controlled, Read Mode AC Waveforms


Note: $\overline{\mathrm{E}}=$ Low, $\overline{\mathrm{G}}=$ Low, $\overline{\mathrm{W}}=$ High

Figure 6. Chip Enable or Output Enable Controlled, Read Mode AC Waveforms


Note: $\bar{W}=\mathrm{H}$ igh

Figure 7. Standby Mode AC Waveforms
$\square$

Table 7. Write Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M624065 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -12 |  | -15 |  | -20 |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |
| tavav | Write Cycle Time | 12 |  | 15 |  | 20 |  | ns |
| $t_{\text {AVWL }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {AVWH }}$ | Address Valid to Write Enable High | 9 |  | 10 |  | 12 |  | ns |
| $\mathrm{taver}^{\text {a }}$ | Address Valid to Chip Enable High | 9 |  | 10 |  | 12 |  | ns |
| twLWH | Write Enable Pulse Width | 9 |  | 10 |  | 12 |  | ns |
| twhax | Write Enable High to Address Transition | 0 |  | 0 |  | 0 |  | ns |
| twhDx | Write Enable High to Input Transition | 0 |  | 0 |  | 0 |  | ns |
| tehDx | Chip Enable High to Input Transition | 0 |  | 0 |  | 0 |  | ns |
| twhax ${ }^{(1)}$ | Write Enable High to Output Transition | 0 |  | 0 |  | 0 |  | ns |
| twlaz $^{(1)}$ | Write Enable Low to Output Hi-Z | 0 | 8 | 0 | 8 | 0 | 10 | ns |
| $t_{\text {AVEL }}$ | Address Valid to Chip Enable Low | 0 |  | 0 |  | 0 |  | ns |
| teleh | Chip Enable Low to Chip Enable High | 9 |  | 10 |  | 15 |  | ns |
| tehax | Chip Enable High to Address Transition | 0 |  | 0 |  | 0 |  | ns |
| tovwh | Input Valid to Write Enable High | 7 |  | 8 |  | 10 |  | ns |
| tover | Input Valid to Chip Enable High | 7 |  | 8 |  | 10 |  | ns |

Note: 1. $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ (see Figure 4)

Figure 8. Write Enable Controlled, Write AC Waveforms


Note: $\overline{\mathrm{G}}=$ Low

Figure 9. Chip Enable Controlled, Write AC Waveforms


Note: $\overline{\mathrm{G}}=$ High
Table 8. Low $\mathrm{V}_{\mathrm{cc}}$ Data Retention Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=2 \mathrm{~V}$ to 4.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{ICCDR}^{(1)}$ | Supply Current (Data Retention) | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}, \mathrm{f}=0$ |  | 200 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{DR}}{ }^{(1)}$ | Supply Voltage (Data Retention) | $\overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}, \mathrm{f}=0$ | 2 | 4.5 | V |
| $\mathrm{t}_{\mathrm{CDR}}{ }^{(1,2)}$ | Chip Disable to Power Down | $\overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}, \mathrm{f}=0$ | 0 |  | ns |
| $\mathrm{t}_{\mathrm{R}}{ }^{(2)}$ | Operation Recovery Time |  |  | $\mathrm{t}_{\mathrm{AVAV}}$ | ns |

Notes: 1. All other Inputs $\mathrm{V}_{\mathbb{H}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IL}} \leq 0.2 \mathrm{~V}$
2. See Figure 10 for measurement points. Guaranteed but not tested.

Figure 10. Low Vcc Data Retention AC Waveforms


## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Package etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

M628032

## VERY FAST CMOS 32K x 8 SRAM WITH OUTPUT ENABLE

- $32 \mathrm{~K} \times 8$ CMOS FAST SRAM with OUTPUT ENABLE
- EQUAL CYCLE and ACCESS TIMES:

12, 15, 20ns

- LOW Vcc DATA RETENTION: 2V
- TRI-STATE COMMON I/O
- JEDEC PLASTIC SOJ and DIP, 300 mil PACKAGES


## DESCRIPTION

The M628032 is a 256 K ( 262,144 bit) Fast CMOS SRAM, organized as 32,768 words by 8 bits. It is fabricated using SGS-THOMSON's Advanced, low power, high performance, CMOS technology. The device features fully static operation requiring no external clocks or timing strobes, with equal address access and cycle times. It requires a single $5 \mathrm{~V} \pm 10 \%$ supply, and all inputs and outputs are TTL compatible.

Table 1. Signal Names

| A0 - A14 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ7 | Data Inputs / Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{ss}}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. SDIP Pin Connections


Figure 2B. SOJ Pin Connections

| A14 | $128 \mathrm{~V} \mathrm{~V}_{\text {CC }}$ |
| :---: | :---: |
| A12 | $2 \quad 27 \mathrm{~T}$ |
| A7 | 3 26] A13 |
| A6 | 4 25] 28 |
| A5 | 5 24-A9 |
| A4 | 6 6 23-A11 |
| A3 | 7 M628032 $22 \mathrm{~B} \overline{\mathrm{G}}$ |
| A2 | $8^{\text {M628032 }} 21 \square$ A10 |
| A10 | 920 ¢ |
| AO 0 | 1019 P DQ7 |
| DQO | 11 18 18 DQ6 |
| DQ1 | $12 \quad 17$ D D 5 |
| DQ2 | 13 16 16 |
| VSS | 14 15 DQ3 |
| va00924 |  |

Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10^{(2)}}$ | Input or Output Voltages | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 to 7 | V |
| $\mathrm{IO}^{(3)}$ | Output Current | 20 | mA |
| $\mathrm{PD}_{\mathrm{D}}$ | Power Dissipation | 1 | W |

Notes: 1. Except for the ratıng "Operatıng Temperature Range" stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sectıons of this specification is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. Up to a maximum operating $V_{c c}$ of 5.5 V only.
3. One output at a time, not to exceed 1 second duration.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\bar{W}$ | $\overline{\mathrm{G}}$ | DQ0-DQ7 | Power |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{Hi}-\mathrm{Z}$ | Active |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | Data Output | Active |
| Write | $\mathrm{V}_{\mathrm{IL}}$ | X | Data Input | Active |  |
| Deselect | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{Hi}-Z$ | Standby |

Note: $X=V_{I H}$ or $V_{I L}$

Figure 3. Block Diagram


## READ MODE

The M628032 is in the Read mode whenever Write Enable ( $\bar{W}$ ) is High, with Output Enable $\bar{G}$ Low, and Chip Enable (E) asserted Low. This provides access to data from nine of the 262,144 locations in the static memory array, specified by the 15 address inputs. Valid data will be available at the eight output pins within tavav after the last stable address, providing $\bar{G}$ is Low, and Chip Enable $\bar{E}$ is Low. If Chip Enable or Output Enable access times are not met, data access will be measured from the limiting parameter (telqv or tglov) rather than the address. Data out may be indeterminate at teLQx and tglax, but datalines will always be valid at tavqv.

## WRITE MODE

The M628032 is in the Write mode whenever the $\bar{W}$ and $\bar{E}$ pins are Low. Chip Enable input $\bar{E}$ or the Write Enable input ( $\overline{\mathrm{W}}$ ) must be de-asserted during Address transitions for subsequent write cycles. Write begins with the concurrence of Chip Enable being active with $\bar{W}$ Low. Therefore, address setup time is referenced to Write Enable and Chip Enable as $t_{A V W L}$ and $t_{A V E L}$ respectively, and is determined by the latter occurring edge. The Write cycle can be terminated by the earlier rising edge of $\bar{E}$ or $\bar{W}$.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 1.5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output Hi -Z is defined as the point where data is no longer driven.

Figure 4. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, f=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance on all pins (except DQ) | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 8 | pF |
| $\mathrm{C}_{\text {OUT }}{ }^{(2)}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 8 | pF |

Notes: 1. Sampled only, not $100 \%$ tested
2. Outputs deselected

Table 5. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l II | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 5$ | $\mu \mathrm{A}$ |
| $\mathrm{lcC1}{ }^{(1)}$ | Supply Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V},(-12)$ |  | 160 | mA |
|  |  | $\mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V},(-15)$ |  | 160 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V},(-20)$ |  | 160 | mA |
| $\operatorname{lcC2}{ }^{(2)}$ | Supply Current (Standby) TTL | $V_{C C}=5.5 \mathrm{~V}, \overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}, \mathrm{f}=0$ |  | 25 | mA |
| ICC3 ${ }^{(3)}$ | Supply Current (Standby) CMOS | $V_{c c}=5.5 \mathrm{~V}, \bar{E} \geq V_{c c}-0.2 \mathrm{~V},$ |  | 1 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage |  | 2.2 | $V_{c c}+0.3$ | V |
| VoL | Output Low Voltage | $\mathrm{loL}=8 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage | $\mathrm{lOH}=-4 \mathrm{~mA}$ | 2.4 |  | V |

Notes: 1. Average AC current, Outputs open, cycling at tavav minimum
2. All other Inputs at $\mathrm{V}_{\mathrm{IL}} \leq 0.8 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{H}} \geq 2.2 \mathrm{~V}$
3. All other Inputs at $V_{I L} \leq 0.2 \mathrm{~V}$ or $\mathrm{V}_{I H} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

## WRITE MODE (cont’d)

If the Output is enabled ( $\overline{\mathrm{E}}=$ Low and $\overline{\mathrm{G}}=$ Low), then $\bar{W}$ will return the outputs to high impedance within twLQz of its falling edge. Care must be taken to avoid bus contention in this type of operation. Data input must be valid for tovwh before the rising edge of Write Enable, or for tover before the rising edge of $\bar{E}$, whichever occurs first, and remain valid for twhdx or tehdx.

## OPERATIONAL MODE

The M628032 has a Chip Enable power down feature which invokes an automatic standby mode whenever Chip Enable is de-asserted ( $\bar{E}=$ High). An Output Enable ( $\bar{G}$ ) pin provides a high speed tri-state control, allowing fast read/write cycles to be achieved with the common-I/O data bus. Operational modes are determined by device control inputs $\bar{W}$ and $\bar{E}$ as summarized in the Operating Modes table.

Table 6. Read and Standby Modes AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M628032 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -12 |  | -15 |  | -20 |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |
| tavav | Read Cycle Time | 12 |  | 15 |  | 20 |  | ns |
| tavaV ${ }^{(1)}$ | Address Valid to Output Valid |  | 12 |  | 15 |  | 20 | ns |
| teLQv ${ }^{(1)}$ | Chip Enable Low to Output Valid |  | 12 |  | 15 |  | 20 | ns |
| tgLQv ${ }^{(1)}$ | Output Enable Low to Output Valid |  | 7 |  | 8 |  | 10 | ns |
| telax ${ }^{(2)}$ | Chip Enable Low to Output Transition | 3 |  | 3 |  | 3 |  | ns |
| tGLQX ${ }^{(2)}$ | Output Enable Low to Output Transition | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{tEHQZ}^{(2)}$ | Chip Enable High to Output Hi-Z | 0 | 7 | 0 | 8 | 0 | 10 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | Output Enable High to Output Hi-Z | 0 | 7 | 0 | 8 | 0 | 10 | ns |
| $\mathrm{taxax}^{(1)}$ | Address Transition to Output Transition | 3 |  | 3 |  | 3 |  | ns |
| $t_{\text {pu }}{ }^{(3)}$ | Chip Enable to Power Up | 0 |  | 0 |  | 0 |  | ns |
| tPD $^{(3)}$ | Chip Enable to Power Down |  | 12 |  | 15 |  | 20 | ns |

Notes: 1. $C_{L}=30 \mathrm{pF}$ (see Figure 4)
2. $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ (see Figure 4)
3. Guaranteed but not tested (see Figure 7)

Figure 5. Address Controlled, Read Mode AC Waveforms
DQO-DQ7
Note: $\overline{\mathrm{E}}=$ Low, $\overline{\mathrm{G}}=$ Low, $\overline{\mathrm{W}}=$ High

Figure 6. Chip Enable or Output Enable Controlled, Read Mode AC Waveforms


Note: $\bar{W}=$ High

Figure 7. Standby Mode AC Waveforms


Table 7. Write Mode AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M628032 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -12 |  | -15 |  | -20 |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {avav }}$ | Write Cycle Time | 12 |  | 15 |  | 20 |  | ns |
| $t_{\text {AVWL }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | 0 |  | ns |
| $t_{\text {AVWH }}$ | Address Valid to Write Enable High | 9 |  | 10 |  | 12 |  | ns |
| $t_{\text {AVEH }}$ | Address Valid to Chip Enable High | 9 |  | 10 |  | 12 |  | ns |
| twLWH | Write Enable Pulse Width | 9 |  | 10 |  | 12 |  | ns |
| twhax | Write Enable High to Address Transition | 0 |  | 0 |  | 0 |  | ns |
| twHDX | Write Enable High to Input Transition | 0 |  | 0 |  | 0 |  | ns |
| tehDx | Chip Enable High to Input Transition | 0 |  | 0 |  | 0 |  | ns |
| twhax ${ }^{(1)}$ | Write Enable High to Output Transition | 0 |  | 0 |  | 0 |  | ns |
| twLaz $^{(1)}$ | Write Enable Low to Output Hi-Z | 0 | 8 | 0 | 8 | 0 | 10 | ns |
| $t_{\text {AVEL }}$ | Address Valid to Chip Enable Low | 0 |  | 0 |  | 0 |  | ns |
| teleh | Chip Enable Low to Chip Enable High | 9 |  | 10 |  | 15 |  | ns |
| tehax | Chip Enable High to Address Transition | 0 |  | 0 |  | 0 |  | ns |
| tovwh | Input Valid to Write Enable High | 7 |  | 8 |  | 10 |  | ns |
| tDVEH | Input Valid to Chip Enable High | 7 |  | 8 |  | 10 |  | ns |

Note: 1. $C_{L}=5 p F$ (see Figure 4)

Figure 8. Write Enable Controlled, Write AC Waveforms


Note: $\overline{\mathrm{G}}=$ Low

Figure 9. Chip Enable Controlled, Write AC Waveforms


Note: $\overline{\mathrm{G}}=$ High
Table 8. Low $\mathrm{V}_{\mathrm{cc}}$ Data Retention Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Cc}}=2 \mathrm{~V}$ to 4.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ICCDR ${ }^{(1)}$ | Supply Current (Data Retention) | $V_{C C}=3 V, \bar{E} \geq V_{C C}-0.2 V, f=0$ |  | 200 | $\mu \mathrm{A}$ |
| $V_{D R}{ }^{(1)}$ | Supply Voltage (Data Retention) | $\bar{E} \geq V_{C C}-0.2 V, f=0$ | 2 | 4.5 | V |
| $\mathrm{tCDR}^{(1,2)}$ | Chip Disable to Power Down | $\bar{E} \geq V_{C C}-0.2 V, f=0$ | 0 |  | ns |
| $\mathrm{t}_{\mathrm{R}}{ }^{(2)}$ | Operation Recovery Time |  |  | $t_{\text {AVAV }}$ | ns |

Notes: 1. All other Inputs $V_{I H} \geq V_{C C}-0.2 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IL}} \leq 0.2 \mathrm{~V}$
2. See Figure 10 for measurement points. Guaranteed but not tested

Figure 10. Low Vcc Data Retention AC Waveforms


## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Package etc... ) refer to the Selector Gude in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## VERY FAST CMOS 1 Megabit (256K x 4) SRAM WITH OUTPUT ENABLE

- $256 \mathrm{~K} \times 4$ CMOS FAST SRAM with OUTPUT ENABLE
- EQUAL CYCLE and ACCESS TIMES:

15, 17, 20, 25ns

- LOW Vcc DATA RETENTION: 2 V
- TRI-STATE COMMON I/O
- JEDEC PLASTIC SOJ, 400 mil PACKAGE


## DESCRIPTION

The M624256 is a 1 Megabit ( $1,048,567$ bit) Fast CMOS SRAM, organized as 262,144 words by 4 bits. It is fabricated using SGS-THOMSON's Advanced, low power, high performance, CMOS technology. The device features fully static operation requiring no external clocks or timing strobes, with equal address access and cycle times. It requires a single $5 \mathrm{~V} \pm 10 \%$ supply, and all inputs and outputs are TTL compatible.

Table 1. Signal Names

| A0-A17 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ3 | Data Inputs / Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\mathrm{V}_{\mathrm{Cc}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{IO}^{(2)}}$ | Input or Output Voltages | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 to 7 | V |
| $\mathrm{IO}^{(3)}$ | Output Current | 20 | mA |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation | 1 | W |

Notes: 1. Except for the rating "Operating Temperature Range" stresses above those listed in the Table "Absolute Maxımum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sectıons of this specification is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. Up to a maximum operatıng $V_{c c}$ of 5.5 V only.
3. One output at a time, not to exceed 1 second duration.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathbf{W}}$ | $\overline{\mathbf{G}}$ | DQ0-DQ3 | Power |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{Hi}-\mathrm{Z}$ | Active |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | Data Output | Active |
| Write | $\mathrm{V}_{\mathrm{IL}}$ | V | X | Data Input | Active |
| Deselect | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{Hi}-\mathrm{Z}$ | Standby |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$.

Figure 2. SOJ Pin Connections


Warning: NC = No Connection.

## READ MODE

The M624256 is in the Read mode whenever Write Enable ( $\overline{\mathrm{W}}$ ) is High with Output Enable ( $\overline{\mathrm{G}}$ ) Low, and Chip Enable ( $\bar{E}$ ) asserted. This provides access to data from four of the $1,048,576$ locations in the static memory array, specified by the 18 address inputs. Valid data will be available at the four output pins within tavav after the last stable address, providing $\bar{G}$ is Low and $\bar{E}$ is Low. If Chip Enable or Output Enable access times are not met, data access will be measured from the limiting parameter (telqv or tglqv) rather than the address. Data out may be indeterminate at telox and tglox, but data lines will always be valid at tavav.

## WRITE MODE

The M624256 is in the Write mode whenever the $\bar{W}$ and $\bar{E}$ pins are Low. Either the Chip Enable input ( $\bar{E}$ ) or the Write Enable input ( $\bar{W}$ ) must be de-asserted during Address transitions for subsequent write cycles. Write begins with the concurrence of Chip Enable being active with $\bar{W}$ Low. Therefore, address setup time is referenced to Write Enable and Chip Enable as $t_{A V W L}$ and $t_{\text {AVEL }}$ respectively,

Figure 3. Block Diagram


## WRITE MODE (cont'd)

and is determined by the latter occurring edge. The Write cycle can be terminated by the earlier rising edge of $\bar{E}$ or $\bar{W}$.
If the Output is enabled ( $\overline{\mathrm{E}}=$ Low and $\overline{\mathrm{G}}=$ Low), then $\bar{W}$ will return the outputs to high impedance within twLQZ of its falling edge. Care must be taken to avoid bus contention in this type of operation. Data input must be valid for towwh before the rising edge of Write Enable, or for tDVEH before the rising edge of $\bar{E}$ whichever occurs first, and remain valid for twhDx or tehdx.

## OPERATIONAL MODE

The M624256 has a Chip Enable power down feature which invokes an automatic standby mode whenever Chip Enable is de-asserted ( $\overline{\mathrm{E}}=\mathrm{High}$ ). An Output Enable ( $\overline{\mathrm{G}})$ signal provides a high speed tri-state control, allowing fast read/write cycles to be achieved with the common I/O data bus. Operational modes are determined by device control inputs $\bar{W}$ and $\bar{E}$ as summarized in the Operating Modes table.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 1.5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 4. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}{ }^{(2)}$ | Input Capacitance on all pins (except DQ$)$ | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ |  | 8 | pF |
| $\mathrm{C}_{\text {OUT }}{ }^{(3)}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 8 | pF |

Notes: 1. Sampled only, not $100 \%$ tested
2. Except DQ0-DQ3
3. Outputs deselected

Table 5. DC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ll | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {Out }} \leq \mathrm{V}_{\text {cc }}$ |  | $\pm 5$ | $\mu \mathrm{A}$ |
| $\mathrm{lcCl}^{(1)}$ | Supply Current | $V_{C C}=5.5 \mathrm{~V},(-15$ \& -17) |  | 175 | mA |
|  |  | $\mathrm{V}_{C C}=5.5 \mathrm{~V},(-20)$ |  | 140 | mA |
|  |  | $\mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V},(-25)$ |  | 130 | mA |
| $\mathrm{ICC2}^{(2)}$ | Supply Current (Standby) | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}, \mathrm{f}=0$ |  | 25 | mA |
| $\mathrm{IcC3}^{(3)}$ | Supply Current (Standby) CMOS | $V_{c C}=5.5 \mathrm{~V}, \overline{\mathrm{E}} \underset{\mathrm{f}=0}{ } \geq \mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V},$ |  | 4 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.2 | $\mathrm{V}_{\text {cc }}+0.3$ | V |
| VOL | Output Low Voltage | $\mathrm{loL}=8 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage | $\mathrm{lOH}=-4 \mathrm{~mA}$ | 2.4 |  | V |

Notes: 1. Average AC current, Outputs open, cycling at tavav minimum
2. All other Inputs at $\mathrm{V}_{\mathrm{IL}} \leq 0.8 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IH}} \geq 2.2 \mathrm{~V}$
3. All other Inputs at $V_{I L} \leq 0.2 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IH}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

Table 6. Read and Standby Modes AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M624256 |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -15 |  | -17 |  | -20 |  | -25 |  |  |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {avav }}$ | Read Cycle Time | 15 |  | 17 |  | 20 |  | 25 |  | ns |
| tavav $^{(1)}$ | Address Valid to Output Valid |  | 15 |  | 17 |  | 20 |  | 25 | ns |
| telov ${ }^{(1)}$ | Chip Enable Low to Output Valid |  | 15 |  | 17 |  | 20 |  | 25 | ns |
| tGLQV ${ }^{(1)}$ | Output Enable Low to Output Valid |  | 7 |  | 7 |  | 8 |  | 10 | ns |
| telax ${ }^{(2)}$ | Chip Enable Low to Output Transition | 2 |  | 2 |  | 2 |  | 2 |  | ns |
| $t_{\text {GLQx }}{ }^{(2)}$ | Output Enable Low to Output Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| $t_{\text {EHQZ }}{ }^{(2)}$ | Chip Enable High to Output Hi-Z | 0 | 8 | 0 | 10 | 0 | 10 | 0 | 10 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | Output Enable High to Output Hi-Z | 0 | 7 | 0 | 8 | 0 | 9 | 0 | 10 | ns |
| taxax ${ }^{(1)}$ | Address Transition to Output Transition | 3 |  | 3 |  | 3 |  | 3 |  | ns |
| $\mathrm{tpu}^{(3)}$ | Chip Enable Low to Power Up | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| $t_{\text {PD }}{ }^{(3)}$ | Chip Enable High to Power Down |  | 15 |  | 17 |  | 20 |  | 25 | ns |

Notes: 1. $C_{\mathrm{L}}=30 \mathrm{pF}$ (see Figure 4)
2. $C_{L}=5 p F$ (see Figure 4)
3.Guaranteed but not tested (see Figure 7)

Figure 5. Address Controlled, Read Mode AC Waveforms


Note: $\bar{E}=$ Low, $\bar{G}=$ Low, $\bar{W}=$ High

Figure 6. Chip Enable or Output Enable Controlled, Read Mode AC Waveforms


Note: $\bar{W}=$ High

Figure 7. Standby Mode AC Waveforms


Table 7. Write Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V} C C=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | - Parameter | M624256 |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -15 |  | -17 |  | -20 |  | -25 |  |  |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| tavav | Write Cycle Time | 15 |  | 17 |  | 20 |  | 25 |  | ns |
| $t_{\text {AVWL }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| taVWH | Address Valid to Write Enable High | 10 |  | 12 |  | 12 |  | 15 |  | ns |
| $t_{\text {AVEH }}$ | Address Valid to Chip Enable High | 11 |  | 12 |  | 12 |  | 15 |  | ns |
| twLwh | Write Enable Pulse Width | 10 |  | 12 |  | 12 |  | 15 |  | ns |
| twhax | Write Enable High to Address Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| twhDX | Write Enable High to Input Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| tehDx | Chip Enable High to Input Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| twhax ${ }^{(1)}$ | Write Enable High to Output Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| twLQZ ${ }^{(1)}$ | Write Enable Low to Output Hi-Z | 0 | 8 | 0 | 8 | 0 | 10 | 0 | 12 | ns |
| $\mathrm{t}_{\text {AVEL }}$ | Address Valid to Chip Enable Low | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| teleh | Chip Enable Low to Chip Enable High | 11 |  | 12 |  | 12 |  | 15 |  | ns |
| tehax | Chip Enable High to Address Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| tovwh | Input Valid to Write Enable High | 8 |  | 10 |  | 12 |  | 12 |  | ns |
| tdver | Input Valid to Chip Enable High | 8 |  | 10 |  | 12 |  | 12 |  | ns |

Note: 1. $C_{L}=5 p F($ see Figure 4)
Figure 8. Write Enable Controlled, Write AC Waveforms


Note: $\bar{G}=$ Low

Figure 9. Chip Enable Controlled, Write AC Waveforms


Note: $\overline{\mathrm{G}}=\mathrm{High}$
Table 8. Low $\mathrm{V}_{\mathrm{cc}}$ Data Retention Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Cc}}=2 \mathrm{~V}$ to 4.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| ICCDR $^{(1)}$ | Supply Current (Data Retention) | $V_{C C}=3 V, \bar{E} \geq V_{C C}-0.2 V, f=0$ |  | 500 | $\mu A$ |
| $V_{D R}{ }^{(1)}$ | Supply Voltage (Data Retention) | $\overline{\mathrm{E}} \geq \mathrm{V}_{C C}-0.2 \mathrm{~V}, \mathrm{f}=0$ | 2 | 4.5 | V |
| $\mathrm{t}_{C D R}{ }^{(1,2)}$ | Chip Disable to Power Down | $\overline{\mathrm{E}} \geq \mathrm{V}_{C C}-0.2 \mathrm{~V}, \mathrm{f}=0$ | 0 |  | ns |
| $\mathrm{t}_{\mathrm{R}}{ }^{(2)}$ | Operation Recovery Time |  |  | $\mathrm{t}_{\text {AVAV }}$ | ns |

Notes: 1. All other Inputs $\mathrm{V}_{\mathrm{H}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IL}} \leq 0.2 \mathrm{~V}$
2. See Figure 8 for measurement points. Guaranteed but not tested

Figure 8. Low Vcc Data Retention AC Waveforms


## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Package etc... ) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## VERY FAST CMOS 1 Megabit (128K x 8) SRAM WITH OUTPUT ENABLE

- $128 \mathrm{~K} \times 8$ CMOS FAST SRAM with OUTPUT ENABLE
- EQUAL CYCLE and ACCESS TIMES:

15, 17, 20, 25ns

- LOW Vcc DATA RETENTION: 2 V
- TRI-STATE COMMON I/O
- JEDEC PLASTIC SOJ, 400 mil PACKAGE


Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}{ }^{(2)}$ | Input or Output Voltages | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 to 7 | V |
| $\mathrm{IO}^{(3)}$ | Output Current | 20 | mA |
| $\mathrm{PD}_{\mathrm{D}}$ | Power Dissipation | 1 | W |

Notes: 1. Except for the rating "Operating Temperature Range" stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indıcated in the Operatıng sections of this specificatıon is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. Up to a maxımum operatıng $V_{c c}$ of 5.5 V only
3. One output at a time, not to exceed 1 second duration.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E} 1}$ | E2 | $\overline{\mathbf{W}}$ | $\overline{\mathbf{G}}$ | DQO-DQ7 | Power |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{H}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Hi-Z | Active |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{H}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | Data Output | Active |
| Write | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{H}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | Data Input | Active |
| Deselect | $\mathrm{V}_{\mathrm{HH}}$ | X | X | X | Hi Z | Standby |
| Deselect | X | $\mathrm{V}_{\mathrm{IL}}$ | X | X | Hi Z | Standby |

Note $\mathrm{X}=\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IL }}$

Figure 2. SOJ Pin Connections

| NC | 132 | $\mathrm{V}_{\mathrm{CC}}$ |
| :---: | :---: | :---: |
| A16 | $2 \quad 310$ | A15 |
| A14 | $3 \quad 30$ | E2 |
| A12 | 429 | W |
| A7 | $5 \quad 28$ | A13 |
| A6 9 | 627 | A8 |
| A5 4 | $7 \quad 26$ |  |
| A4 9 | 8 M628128 25 | A11 |
| A3 4 | $9^{\text {M628128 }} 24$ | $\bar{G}$ |
| A2 | 1023 | A10 |
| A1 | 11 22] | E1 |
| AO | 12 21] | DQ7 |
| DQO | $13 \quad 20$ | DQ6 |
| DQ1 | 1419 | DQ5 |
| DQ2 | 1518 | DQ4 |
| VSS | 16 17] | DQ3 |
| VA00804 |  |  |

Warning: NC = No Connection.

## READ MODE

The M628128 is in the Read mode whenever Write Enable $(\overline{\mathrm{W}})$ is High with Output Enable ( $\overline{\mathrm{G}}$ ) Low, and both Chip Enables (E1 and E2) are asserted. This provides access to data from eight of the 1,048,576 locations in the static memory array, specified by the 17 address inputs. Valid data will be available at the eight output pins within $\mathrm{t}_{\mathrm{AV} \text { QV }}$ after the last stable address, providing $\bar{G}$ is Low, $\bar{E} 1$ is Low and E2 is High. If Chip Enable or Output Enable access times are not met, data access will be measured from the limiting parameter (tE1LQV, $\mathrm{t}_{\mathrm{E} 2 \mathrm{HQV},}$ or tglqv) rather than the address. Data out may be indeterminate at te1LQx, te2hax and tglax, but data lines will always be valid at tavav.

## WRITE MODE

The M628128 is in the Write mode whenever the $\bar{W}$ and $\overline{E 1}$ pins are Low, with E2 High. Either the Chip Enable inputs (E1 and E2) or the Write Enable input ( $\bar{W}$ ) must be de-asserted during Address transitions for subsequent write cycles. Write begins with the concurrence of both Chip Enables being active with $\bar{W}$ low. Therefore, address setup time is referenced to Write Enable and both Chip Enables as $t_{A V W L}$, $t_{A V E 1 L}$ and $t_{A V E 2 H}$ respectively, and is determined by the latter occurring edge.

Figure 3. Block Diagram


## WRITE MODE (cont'd)

The Write cycle can be terminated by the earlier rising edge of $\bar{E} 1, \bar{W}$, or the falling edge of E 2 .
If the Output is enabled ( $\overline{\mathrm{E} 1}=$ Low, $\mathrm{E} 2=$ High and $\overline{\mathrm{G}}=\mathrm{Low}$ ), then $\overline{\mathrm{W}}$ will return the outputs to high impedance within twloz of its falling edge. Care must be taken to avoid bus contention in this type of operation. Data input must be valid for tovwh before the rising edge of Write Enable, or for tDVE1H before the rising edge of $\overline{E 1}$ or for tDVE2L before the falling edge of E2, whichever occurs first, and remain valid for twhdx, teihdx or tezldx.

## OPERATIONAL MODE

The M628128 has a Chip Enable power down feature which invokes an automatic standby mode whenever either Chip Enable is de-asserted ( $\overline{E 1}=$ High or E2 = Low). An Output Enable ( $\overline{\mathrm{G}}$ ) signal provides a high speed tri-state control, allowing fast $\mathrm{read} / \mathrm{write}$ cycles to be achieved with the common I/O data bus. Operational modes are determined by device control inputs $\bar{W}, \bar{E} 1$, and E 2 as summarized in the Operating Modes table.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 1.5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Rei. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 4. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance on all pins (except DQ) | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 8 | pF |
| $\mathrm{COUT}^{(2)}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 8 | pF |

Notes: 1. Sampled only, not $100 \%$ tested
2. Outputs deselected

Table 5. DC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lıI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 5$ | $\mu \mathrm{A}$ |
| $\operatorname{lcC1}{ }^{(1)}$ | Supply Current | $V_{C C}=5.5 \mathrm{~V},(-15 \&-17)$ |  | 175 | mA |
|  |  | $\mathrm{V}_{C C}=5.5 \mathrm{~V},(-20)$ |  | 140 | mA |
|  |  | $\mathrm{V}_{C C}=5.5 \mathrm{~V},(-25)$ |  | 130 | mA |
| ICC2 ${ }^{(2)}$ | Supply Current (Standby) TTL | $\begin{aligned} V_{C C}=5.5 \mathrm{~V}, \overline{\mathrm{E} 1} & =\mathrm{V}_{\mathrm{IH}} \text { or } \\ \mathrm{E} 2=\mathrm{V}_{\mathrm{IL}}, \mathrm{f} & =0 \end{aligned}$ |  | 25 | mA |
| $\mathrm{ICC3}{ }^{(3)}$ | Supply Current (Standby) CMOS | $\begin{gathered} V_{\mathrm{cc}}=5.5 \mathrm{~V}, \overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V} \\ \text { or } \mathrm{E} 2 \leq 0.2 \mathrm{~V}, \mathrm{f}=0 \end{gathered}$ |  | 4 | mA |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.2 | $V_{c c}+0.3$ | V |
| VOL | Output Low Voltage | $\mathrm{lOL}=8 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage | $\mathrm{lOH}=-4 \mathrm{~mA}$ | 2.4 |  | V |

Notes: 1. Average AC current, Outputs open, cycling at $t_{\text {AVAV }}$ minimum
2. All other Inputs at $\mathrm{V}_{\mathrm{IL}} \leq 0.8 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IH}} \geq 2.2 \mathrm{~V}$
3. All other Inputs at $\mathrm{V}_{\mathrm{IL}} \leq 0.2 \mathrm{~V}$ or $\mathrm{V}_{\mathbb{I}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

Table 6. Read and Standby Modes AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M628128 |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -15 |  | -17 |  | -20 |  | -25 |  |  |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {avav }}$ | Read Cycle Time | 15 |  | 17 |  | 20 |  | 25 |  | ns |
| tavav ${ }^{(1)}$ | Address Valid to Output Valid |  | 15 |  | 17 |  | 20 |  | 25 | ns |
| tE1LQV $^{(1)}$ | Chip Enable 1 Low to Output Valid |  | 15 |  | 17 |  | 20 |  | 25. | ns |
| tE2HQv $^{(1)}$ | Chip Enable 2 High to Output Valid |  | 15 |  | 17 |  | 20 |  | $25^{-}$ | ns |
| tglav ${ }^{(1)}$ | Output Enable Low to Output Valid |  | 7 |  | 7 |  | 8 |  | 10 | ns |
| texlox $^{(2)}$ | Chip Enable 1 Low to Output Transition | 2 |  | 2 |  | 2 |  | 2 |  | ns |
| te2hax | Chip Enable 2 High to Output Transition | 2 |  | 2 |  | 2 |  | 2 |  | ns |
| tGLQx ${ }^{(2)}$ | Output Enable Low to Output Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\mathrm{E} 1 \mathrm{HQZ}}{ }^{(2)}$ | Chip Enable 1 High to Output Hi-Z | 0 | 8 | 0 | 10 | 0 | 10 | 0 | 10 | ns |
| tealoz $^{(2)}$ | Chip Enable 2 Low to Output Hi-Z | 0 | 8 | 0 | 10 | 0 | 10 | 0 | 10 | ns |
| $\mathrm{tGHaz}^{(2)}$ | Output Enable High to Output Hi-Z | 0 | 7 | 0 | 8 | 0 | 9 | 0 | 10 | ns |
| $\mathrm{t}_{\text {AXQX }}{ }^{(1)}$ | Address Transition to Output Transition | 3 |  | 3 |  | 3 |  | 3 |  | ns |
| $t_{\text {Pu }}{ }^{(3)}$ | Chip Enable 1 Low or Chip Enable 2 High to Power Up | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{tPD}^{(3)}$ | Chip Enable 1 High or Chip Enable 2 Low to Power Down |  | 15 |  | 17 |  | 20 |  | 25 | ns |

Notes: 1. $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ (see Figure 4)
2. $C_{L}=5 p F$ (see Figure 4)
3. Guaranteed but not tested (see Figure 7)

Figure 5. Address Controlled, Read Mode AC Waveforms


Note: $\overline{\mathrm{E} 1}=$ Low, $\mathrm{E} 2=$ High, $\overline{\mathrm{G}}=$ Low, $\overline{\mathrm{W}}=$ High

Figure 6. Chip Enable or Output Enable Controlled, Read Mode AC Waveforms


Note: $\bar{W}=$ High

Figure 7. Standby Mode AC Waveforms
$\square$


VA00806B

Table 7. Write Mode AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M628128 |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -15 |  | -17 |  | -20 |  | -25 |  |  |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {avav }}$ | Write Cycle Time | 15 |  | 17 |  | 20 |  | 25 |  | ns |
| tavwL | Address Valid to Write Enable Low | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| tavwh | Address Valid to Write Enable High | 10 |  | 12 |  | 12 |  | 15 |  | ns |
| taveih | Address Valid to Chip Enable 1 High | 11 |  | 12 |  | 12 |  | 15 |  | ns |
| taverl | Address Valid to Chip Enable 2 Low | 11 |  | 12 |  | 12 |  | 15 |  | ns |
| twLwh | Write Enable Pulse Width | 10 |  | 12 |  | 12 |  | 15 |  | ns |
| twhax | Write Enable High to Address Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| twhdx | Write Enable High to Input Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| twhax ${ }^{(1)}$ | Write Enable High to Output Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| twlaz ${ }^{(1)}$ | Write Enable Low to Output Hi-Z | 0 | 8 | 0 | 8 | 0 | 10 | 0 | 12 | ns |
| taveil | Address Valid to Chip Enable 1 Low | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| tave2h | Address Valid to Chip Enable 2 High | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| te1LE1H | Chip Enable 1 Low to Chip Enable 1 High | 11 |  | 12 |  | 12 |  | 15 |  | ns |
| te2HE2L | Chip Enable 2 High to Chip Enable 2 Low | 11 |  | 12 |  | 12 |  | 15 |  | ns |
| tE1HAX | Chip Enable 1 High to Address Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| tezlax | Chip Enable 2 Low to Address Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| tovwh | Input Valid to Write Enable High | 8 |  | 10 |  | 12 |  | 12 |  | ns |
| toveir | Input Valid to Chip Enable 1 High | 8 |  | 10 |  | 12 |  | 12 |  | ns |
| tDVE2L | Input Valid to Chip Enable 2 Low | 8 |  | 10 |  | 12 |  | 12 |  | ns |

Note: 1. $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ (see Figure 4)

Figure 8. Write Enable Controlled, Write AC Waveforms


Note: $\bar{G}=$ Low
Figure 9. Chip Enable Controlled, Write AC Waveforms


Note: $\overline{\mathrm{G}}=\mathrm{High}$

Table 8. Low $\mathrm{V}_{\mathrm{cc}}$ Data Retention Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Cc}}=2 \mathrm{~V}$ to 4.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{CCDR}}{ }^{(1)}$ | Supply Current (Data Retention) | $\mathrm{V}_{C C}=3 \mathrm{~V}, \overline{\mathrm{E} 1} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$, <br> $\mathrm{E} 2 \leq 0.2 \mathrm{~V}, \mathrm{f}=0$ |  | 500 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{DR}}{ }^{(1)}$ | Supply Voltage (Data Retention) | $\overline{\mathrm{E} 1} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}, \mathrm{E} 2 \leq 0.2 \mathrm{~V}, \mathrm{f}=0$ | 2 | 4.5 | V |
| $\mathrm{tCDR}^{(1,2)}$ | Chip Disable to Power Down | $\overline{\mathrm{E} 1} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}, \mathrm{E} 2 \leq 0.2 \mathrm{~V}, \mathrm{f}=0$ | 0 |  | ns |
| $\mathrm{t}_{\mathrm{R}}{ }^{(2)}$ | Operation Recovery Time |  |  | $\mathrm{t}_{\mathrm{AVAV}}$ | ns |

Notes: 1. All other Inputs $\mathrm{V}_{\mathrm{H}} \geq \mathrm{V}_{\mathrm{Cc}}-0.2 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IL}} \leq 0.2 \mathrm{~V}$
2. See Figure 10 for measurement points. Guaranteed but not tested

Figure 10. Low Vcc Data Retention AC Waveforms


## ORDERING INFORMATION SCHEME



For a list of available options (Speed, Package, etc... ) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## CACHE MEMORIES

## VERY FAST CMOS 4K x 4 CACHE TAGRAM

- 4K x 4 FAST HCMOS CACHE TAGRAM
- ADDRESS TO COMPARE ACCESS TIMES: 10,12,15,20,25ns
- FLASH CLEAR FUNCTION
- 22-PIN 300 MIL PLASTIC DIR 24-PIN 300 MIL SOJ
- APPLICATIONS: HIGH SPEED 32-BIT CACHE SUB-SYSTEMS


## DESCRIPTION

The MK41S80 is a 16,384 -bit CMOS Static TAGRAM ${ }^{\text {TM }}$, organized as $4 \mathrm{~K} \times 4$ using SGSTHOMSON Microelectronics' advanced fast HCMOS process technology. This device is functionally compatible with the industry standard MK41H80 4K x 4 TAGRAM. All inputs and outputs are TTL compatible using a single 5 V supply.
The MK41S80 provides full static operation, requiring no external clocks or refresh operations, and features a MATCH output for indicating either a cache hit or miss condition. The on-board 4-bit comparator compares RAM contents with current input (tag) data. The result is an active high level on the MATCH pin for a hit, or an active low on the MATCH pin indicating a miss. The MK41S80 offers a totem-pole MATCH output design.
The MK41S80 incorporates a Flash Clear Cycle which begins as CLR is brought active low. A Flash Clear sets all 16,384 bits in the RAM to logic zero.

Pin Names

| A0-A11 | Address Inputs |
| :--- | :--- |
| DQ0-DQ3 | Data Inputs / Outputs |
| MATCH | Comparator Output |
| $\overline{\text { OE }}$ | Output Enable |
| $\overline{\text { WE }}$ | Write Enable |
| $\overline{\mathrm{CLR}}$ | RAM Flash Clear |
| Vcc, GND | +5 Volts, Ground |
| NC | Not Connected |



PSOJ24 (X) 300 mils

Figure 1. Pin Connections


Figure 2. MK41S80 Block Diagram


## TAGRAM FUNCTION

The MK41S80 is an SRAM based Cache Tag directory (hence the name TAGRAM). Figure 7 shows a general block diagram using a cache tag directory (TAGRAM) in a cache subsystem application. The system must detect whether the requested data resides in the cache data RAM, or if extended read cycles to main memory are necessary.
The MK41S80 features four modes of operation: Write, Read, Compare, and Clear. The MK41S80 incorporates an on-board 4 bit comparator that compares internal RAM contents with current (tag) input data. If the device is in the compare mode, and the comparator detects a "match", then the MATCH pin will go high for a hit condition. If a match is not detected by the comparator, then the MATCH pin drives low to denote a "miss" condition. Standard write/read operations are performed with Write ( $\overline{\mathrm{WE}}$ ) and Output ( $\overline{\mathrm{OE}}$ ) Enable inputs. Additionally, the device provides a Flash Clear operation via the $\overline{C L R}$ pin (Figure 6). When a low level (VIL) is applied to the CLR input pin for the specified tclp time, all RAM bits are set to a logic zero. Compare data (internal RAM) can be read from the data pins by bringing Output Enable ( $\overline{\mathrm{OE}}$ ) low. This will allow data stored in the memory array to be displayed at the Outputs (DQ0 - DQ3).

## MK41S80 TRUTH TABLE

| $\overline{\text { WE }}$ | $\overline{\text { OE }}$ | $\overline{\text { CLR }}$ | Match | Mode |
| :---: | :---: | :---: | :---: | :---: |
| H | H | H | Valid | Compare |
| L | X | H | Invalid | Write |
| H | L | H | Invalid | Read |
| X | X | L | Invalid | RAM Clear |

ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{I}}$ | Voltage on any Pin Relative to Ground | -0.5 to 6 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{PD}_{\mathrm{D}}$ | Power Dissipation | 1 | W |
| $\mathrm{Io}^{(2)}$ | Output Current | 50 | mA |

## Notes :

1. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliare-liability.
2. Output current absolute maximum rating is specified for one output at a time, not to exceed a duration of 1 second.

## AC TEST CONDITIONS

| Parameter | Value | Unit |
| :--- | :---: | :---: |
| Input Levels $^{(1)}$ | 0 to 3 | V |
| Transition Time | 1.5 | ns |
| Input and Output Signal Timing Reference Level | 1.5 | V |
| Ambient Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| Supply Voltage | $5 \pm 5 \%$ | V |

Note: 1. AC input levels for the $\overline{\mathrm{CLR}}$ pin are GND to 3.5 V .
Figure 3. Equivalent Output Load Circuits


## COMPARE, WRITE, AND READ TIMING

The MK41S80 TAGRAM begins a Compare Cycle with the application of a valid address (see Figure 4). A valid compare is enabled when OE and WE go high in conjunction with their respective set-up and hold times. MATCH will occur taCA after a valid address, and toca after valid Data In (Tag). If the address and tag data are presented simultaneously, the compare-to-match access is taca. MATCH will go invalid $t_{A C H}$ after an address change, or $\mathrm{t}_{\mathrm{DCH}}$ after the tag data changes.

A Write Cycle starts with stable addresses (Figures 4 and 5), with the WE input active low. $\overline{O E}$ may be in either logic state. WE may fall with stable addresses, and must remain low until taw with a duration of twew. Data in must be valid tos before and toh after WE goes high. DQ will go high-Z at twez from WE going active low. MATCH will be invalid during this cycle.
The device begins a Read Cycle with stable addresses and WE high (Figure 5). DQ becomes valid $t_{A A}$ after a valid address, and tOEA after the fall of $\overline{O E}$. The DQ outputs become invalid toн after addresses become invalid, and become high-Z at toEz when $\overline{O E}$ goes high. Ripple through data access may be accomplished by holding OE active low while strobing address A0-A11, and holding
$\overline{\mathrm{CLR}}$ and $\overline{\mathrm{WE}}$ high. The MATCH output will be invalid during this cycle.

## FLASH CLEAR CYCLE

The MK41S80 incorporates a Flash Clear Cycle which begins as CLR is brought active low. A Flash Clear sets all 16,384 bits in the RAM to logic zero. Control inputs will not be recognized from tcx after CLR goes low, until tce after CLR is brought high. The OE and WE inputs are Don't Care, and DQ is High-Z. MATCH will be invalid during a Flash Clear Cycle.

## APPLICATION

The MK41S80 operates from a single 5.0 volt supply. It is compatible with all standard TTL families on all inputs and outputs. The device should share a solid ground plane with any other devices interfaced with it, particularly TTL devices. Also, because the outputs can drive rail-to-rail into high impedance loads, the device can interface to 5 volt CMOS on its inputs and outputs.
The MK41S80 compares contents of addressed RAM locations to the current tag data inputs. A logic one " 1 " output on the MATCH pin indicates that the input data and the RAM contents match. Conversely, a logic zero " 0 " on the MATCH pin

Figure 4. Compare and Write Cycle


Figure 5. Write and Read Cycle
(

Figure 6. Read-Flash Clear-Write Cycle

indicates at least one bit of difference between the RAM contents and input data.
Metastable inputs can result in excessive MATCH output activity. Therefore, the use of pull-up or pull-down resistors is recommended on the data bus. Additionally, a pull-up resistor is suggested for the CLR input to enhance system operation. This will ensure that any low going system noise coupled onto the input does not drive CLR below $\mathrm{V}_{\mathrm{IH}}$ minimum specifications.

Because high frequency current transients will be associated with the operation of the MK41S80, power line inductance must be minimized on the circuit board power distribution network. Power and ground trace gridding, or separate power planes can be employed to reduce line inductance. Additionally, any low impedance transmission lines are subject to signal reflections manifested as noise, undershoots and excessive ringing. Series termination is suggested in close proximity to the drivers to improve driver/signal path impedance matching.

Figure 7. General Cache Subsystem Block Diagram


ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATION $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%\right)$

| Symbol | Parameter | -10 |  | -12 |  | -15 |  | -20 |  | -25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| tc | Cycle Time | 15 |  | 15 |  | 20 |  | 20 |  | 25 |  | ns |  |
| tccs | Compare Command Set-Up Time | 4 |  | 5 |  | 6 |  | 7 |  | 8 |  | ns |  |
| tcch | Compare Command Hold Time | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| trics | Read Command ( $\overline{\text { WE }}$ ) Set-Up Time | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| trach | Read Command ( $\overline{\text { WE }}$ ) Hold Time | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| $\mathrm{t}_{\text {AS }}$ | Address Set-Up Time | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| taw | Address to End of Write ( $\overline{\mathrm{WE}}$ ) | 10 |  | 10 |  | 12 |  | 16 |  | 20 |  | ns |  |
| $\mathrm{t}_{\text {AH }}$ | Address Hold after End of Write | 1 |  | 1 |  | 1 |  | 1 |  | 1 |  | ns |  |
| twew | Write Command ( $\overline{\text { WE) }}$ ) Pulse Width | 10 |  | 11 |  | 12 |  | 16 |  | 20 |  | ns |  |
| tos | Data Set-Up Time | 10 |  | 12 |  | 12 |  | 12 |  | 13 |  | ns |  |
| toh | Data Hold Time | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| toca | Data (Tag) Compare Access Time |  | 7 |  | 8 |  | 10 |  | 12 |  | 15 | ns | 3 |
| $\mathrm{taca}_{\text {a }}$ | Address Compare (Match) Access Time |  | 10 |  | 12 |  | 15 |  | 20 |  | 25 | ns | 3 |
| $\mathrm{taCH}^{\text {a }}$ | Address Compare Hold Time | 2 |  | 2 |  | 2 |  | 2 |  | 2 |  | ns | 3 |
| toch | Data Compare Hold Time | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns | 3 |
| toea | Output Enable ( $\overline{\mathrm{OE}})$ Access Time |  | 8 |  | 8 |  | 10 |  | 10 |  | 12 | ns | 3 |
| toh | Output (Q) Hold Time | 2 |  | 2 |  | 2 |  | 2 |  | 2 |  | ns | 3 |
| $t_{A A}$ | Address to Valid Data Out Access Time |  | 12 |  | 15 |  | 20 |  | 20 |  | 25 | ns | 3 |
| toez | Output Enable ( $\overline{\mathrm{OE}})$ High to Q High-Z |  | 7 |  | 7 |  | 7 |  | 7 |  | 7 | ns | 4 |
| toel | Output Enable ( $\overline{\mathrm{OE}})$ Low to Q Active | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns | 4 |
| twez | Write Enable ( $\overline{\text { WE }}$ ) High to Q High-Z |  | 7 |  | 7 |  | 7 |  | 7 |  | 7 | ns | 4 |
| twel | Write Enable ( $\overline{\mathrm{WE}}$ ) High to Q Active | 1 |  | 1 |  | 1 |  | 1 |  | 1 |  | ns | 4 |
| tfcc | Flash Clear Cycle Time | 50 |  | 50 |  | 50 |  | 50 |  | 50 |  | ns |  |
| tcx | Clear ( $\overline{\mathrm{CLR}}$ ) to Inputs Don't Care | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| tcr | End of Clear to Inputs Recognized | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| tclp | Flash Clear Pulse Width | 35 |  | 35 |  | 35 |  | 35 |  | 35 |  | ns |  |

RECOMMENDED DC OPERATING CONDITIONS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Typ. | Max. | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.75 | 5 | 5.25 | V | 1 |
| GND | Ground | 0 | 0 | 0 | V | 1 |
| $\mathrm{~V}_{\mathrm{IH}}$ | Logic 1 All Inputs | 2.2 | 3 | $\mathrm{~V}_{\mathrm{CC}}+0.3$ | V | 1 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic 0 All Inputs | 0.3 | 0.2 | 0.8 | V | 1 |

## DC ELECTRICAL CHARACTERISTICS

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{VCC}=5 \mathrm{~V} \pm 5 \%\right)$

| Symbol | Parameter | Min. | Max. | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{lcC1}$ | Average Vcc Power Supply Current (Both Ports) |  | 120 | mA | 5 |
| l I | Input Leakage Current (Any Input) | -1 | 1 | $\mu \mathrm{A}$ | 2 |
| ILO | Output Leakage Current | -10 | 10 | $\mu \mathrm{A}$ | 2 |
| V OH | Output Logic 1 Voltage ( $1 \mathrm{OH}=-4.0 \mathrm{~mA}$ ) | 2.4 |  | V | 1 |
| VoL | Output Logic 0 Voltage ( $\mathrm{loL}=8 \mathrm{~mA}$ ) |  | 0.4 | V | 1 |

## CAPACITANCE

( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| Symbol | Parameter | Typ. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{I}}$ | Input Capacitance on all pins (except DQ) | 4 | 6 | pF | 7 |
| $\mathrm{C}_{\mathrm{o}}$ | Output Capacitance | 8 | 10 | pF | 6,7 |

## Notes :

1. All voltages referenced to GND.
2. Measured with $\mathrm{GND} \leq \mathrm{V} \leq \mathrm{Vcc}$. Outputs are deselected with the exception to MATCH which is always enabled.
3. Measured with load as shown in Figure 3A.
4. Measured with load as shown in Figure 3B.
5. Icci measured with outputs open, $V_{C C}$ max,$f=\min$ cycle.
6. Output buffer is deselected.
7. Capacitances are sampled and not $100 \%$ tested.

## ORDERING INFORMATION



For a list of available options of Package and Speed, refer to the Selector Guide in this Data Book or to the current Memory Shortform Catalogue.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## VERY FAST CMOS 8K x 8 CACHE TAGRAM

- $8 \mathrm{~K} \times 8$ CMOS SRAM WITH ONBOARD COMPARATOR
- ADDRESS TO COMPARE ACCESS TIME: 20, 25, 35ns
- FAST CHIP SELECT COMPARE ACCESS 10 ns
- MATCH OUTPUT WITH FAST TAG DATA TO COMPARE ACCESS OF 12 ns Max
- STATIC OPERATION-NO CLOCKS OR TIMING STROBES REQUIRED
- ALL INPUTS AND OUTPUTS ARE FULLY TTL COMPATIBLE
- FULL CMOS FOR LOW POWER OPERATION
- OPEN DRAIN MATCH OUTPUT
- 28 PIN 300 MIL DIP \& 28 PIN 300 MIL SOJ

TRUTH TABLE

| $\overline{\mathbf{W}}$ | $\overline{\mathbf{s}}$ | $\overline{\mathbf{G}}$ | $\overline{\text { RS }}$ | Mode | DQ | Match |
| :---: | :---: | :---: | :---: | :--- | :---: | :---: |
| X | X | X | L | Reset Clear | High-Z | Invalid |
| X | H | X | H | Deselect | High-Z | Invalid |
| H | L | H | H | Miss | DiN | Low |
| H | L | H | H | Match | DIN | High-Z |
| H | L | L | H | Read | Qout | Invalid |
| L | L | X | H | Write | DIN | Invalid |

Note: MATCH is High-Z during an invalid state

## PIN NAMES

| A0 - A12 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ7 | Data Inputs / Outputs |
| MATCH | Comparator Output |
| $\bar{S}$ | Chip Select |
| $\bar{G}$ | Output Enable |
| $\overline{\text { W }}$ | Write Enable |
| $\overline{\text { RS }}$ | Rest Flash Clear |
| Vcc, GND | 5 Volts, Ground |



Figure 1. Pin Connection


## DESCRIPTION

The MK48S74 is a 65,536 fast static cache TAGRAM ${ }^{\top M}$ organized as $8 \mathrm{~K} \times 8$ bits. It is fabricated using SGS-THOMSON's low power, high performance HCMOS4 technology. The MK48S74 features fully static operation requiring no external clocks or timing strobes, and equal access and cycle times. The device requires a single $5 \mathrm{~V} \pm 5 \%$ supply and is fully TTL compatible. The MK48S74 has a fast Chip Select control for high speed oper-ation to the Match Compare valid, and device se-lect/deselect operations. Additionally, the MK48S74 provides a Reset Clear, and MATCH compare pin. The Reset Clear input provides an asynchronous RAM clear control which clears all internal RAM bits to zero in only two cycles. The MATCH output features an open drain for wired-OR operations. During a MATCH compare cycle, an on-board 8-bit comparator compares the Data Inputs ( 8 -bit TAG) at the specified address index (AO-A12) to the internal RAM data. If a miss condition exists, where at least one bit of TAG data does not match the internal RAM, then the MATCH output issues a LOW miss signal.

## OPERATIONS

## READ MODE

The MK48S74 is in the read mode whenever Write Enable ( $\bar{W}$ ) is HIGH with Output Enable ( $\overline{\mathrm{G}}$ ) LOW and Chip Select $(\overline{\mathrm{S}})$ is active. This provides access to data from eight of 65,536 locations in the static memory array. The unique address specified by the 13 address inputs defines which one of the 81928 -bit bytes is to be accessed. Valid data will be available at the eight Output pins within tavav after the last stable address, providing $\overline{\mathrm{G}}$ is LOW and $\overline{\mathrm{S}}$ is LOW. If Chip Enable or Output Enable access times are not met, data access will be measured from the limiting parameter (tslqv or tglov rather than the addresses. The state of the DQ pins is controlled by the $\overline{\mathrm{S}}, \overline{\mathrm{G}}$ and $\overline{\mathrm{W}}$ control signals. Data out may be inderterminate at tsLQx and tglox but data lines will always be valid at tavav.

READ CYCLE TIMING - Electrical Characteristics and Recommended AC Operating Conditions $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%\right)$

| Symbol |  | Parameter | -20 |  | -25 |  | -35 |  | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {avaV }}$ | $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | 20 |  | 25 | - | 35 |  | ns |  |
| tavav | $t_{\text {AA }}$ | Address Access Time |  | 20 |  | 25 |  | - 35 | ns | 1 |
| tstov | tcsa | Chip Select Access Time |  | 15 |  | 15 |  | 20 | ns |  |
| tglav | toea | Output Enable Access Time |  | 15 |  | 15 |  | 20 | ns | 1 |
| tsLox | tcsL | Chip Select to Output Low-Z | 0 |  | 0 |  | 0 |  | ns |  |
| tglax | toel | Output Enable to Low-Z | 0 |  | 0 |  | 0 |  | ns |  |
| tshaz | tcsz | Chip Select to High-Z |  | 9 |  | 9 |  | 9 | ns |  |
| tGhaz | toez | Output Enable to High-Z |  | 8 |  | 8 |  | 8 | ns | 2 |
| t AXQX | tor | Output Hold From Address Change | 3 |  | 3 |  | 3 |  | ns | 1 |

Figure 2. Read Timing No. 1 (Address Access)


Note: Chip Select and Output Enable one presumed valid, $\overline{\mathrm{W}}=\mathrm{V}_{\mathrm{IH}}$

Figure 3. Read Timing No. 2 ( $\mathrm{W}=\mathrm{V}_{\mathrm{IH}}$ )


## WRITE MODE

The MK48S74 is the Write mode whenever the $\bar{W}$ and $\overline{\mathrm{S}}$ pins are LOW. Chip Select or $\bar{W}$ must be inactive during address transitions. The Write begins with the concurrence of Chip Select being active with $\bar{W}$ LOW. Therefore address setup times are referenced to Write Enable and Chip Select as $\mathrm{t}_{\mathrm{AVWL}}$ and $\mathrm{t}_{\mathrm{AVSL}}$ and is determined to the latter occurring edge. The Write cycle can be terminated
by the earlier rising edge of $\overline{\mathrm{S}}$ or $\overline{\mathrm{W}}$. If the outputs are enabled ( $\overline{\mathrm{S}}=\mathrm{LOW}, \overline{\mathrm{G}}=\mathrm{LOW}$ ), then $\overline{\mathrm{W}}$ will return the outputs to high impedance within twLQz of its falling edge. Care must be taken to avoid bus contention in this type of operation. Data-in must be valid for tovwh to the rising edge of Write Enable, or to the rising edge of $\overline{\mathrm{S}}$, whichever occurs first, and remain valid twHDX after the rising edge of $\overline{\mathrm{S}}$ or $\bar{W}$.

WRITE CYCLE TIMING - Electrical Characteristics and Recommended AC Operating Conditions $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; $\left.\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%\right)$

| Symbol |  | Parameter | -20 |  | -25 |  | -35 |  | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| tavav | twc | Write Cycle Time | 20 |  | 25 |  | 35 |  | ns |  |
| $\mathrm{t}_{\text {AVWL }}$ | $t_{\text {AS }}$ | Address Set-up to Write Enable Low | 0 |  | 0 |  | 0 |  | ns |  |
| $\mathrm{t}_{\text {AVSL }}$ | $t_{\text {AS }}$ | Address Set-up to Chip Select | 0 |  | 0 |  | 0 |  | ns |  |
| tavwh | $t_{\text {AW }}$ | Address Valid to End of Write | 15 |  | 20 |  | 25 |  | ns |  |
| twLwh | twew | Write Pulse Width | 15 |  | 20 |  | 25 |  | ns |  |
| twhax | $t_{\text {AH }}$ | Address Hold Time After End of Write | 0 |  | 0 |  | 0 | - | ns |  |
| tsLSH | tcsw | Chip Select to End of Write | 15 |  | 20 |  | 25 |  | ns |  |
| tshax | twr | Write Recovery Time To Chip Select | 0 |  | 0 |  | 0 |  | ns |  |
| tDVWH | tow | Data Valid to End of Write. | 10 |  | 13 |  | 15 |  | ns |  |
| tWHDX | $t_{\text {DH }}$ | Data Hold Time | 0 |  | 0 |  | 0 |  | ns |  |
| twhax | twel | Write High to Output Low-Z (Active) | 0 |  | 0 |  | 0 |  | ns | 2 |
| twlaz | twez | Write Enable to Output High-Z |  | 5 |  | 5 |  | 5 | ns | 2 |

Figure 4. Writing Timing No. 1 (Write Control)


VR001025

Figure 5. Writing Timing No. 2 (Chip Select Control)


Note: $\bar{G}=V_{H}$

## COMPARE MODE

THe MK48S74 is in the Compare mode whevenver $\bar{W}$ and $\bar{G}$ are HIGH provided Chip Select $(\overline{\mathrm{S}})$ is active LOW. The 13 index address inputs (A0-A12) define a unique location in the static RAM array. The data presented on the Data Inputs ( $\mathrm{DQ}_{0}-\mathrm{DQ}_{7}$ ) as Tag Data is compared to the internal RAM data as specified by the index. If all bits are equal, then a hit condition occurs (MATCH = High-Z). When at least one bit is not equal, the MATCH will go LOW signifying a miss condition. The MATCH output will be valid tavmv from stable address, or ttvmv from valid Tag Data when $\overline{\mathrm{S}}$ is LOW. Should the address be stable with valid Tag Data, and the device is deselected ( $\bar{S}=$ HIGH), then MATCH will be valid tsLmv from the falling edge of Chip Select ( $\overline{\mathrm{S}}$ ). When executing a write-to-compare cycle ( $\bar{W}=$ LOW,
$\overline{\mathrm{G}}=$ LOW or HIGH), MATCH will be valid twhmv or tahmv from the latter rising edge of $\bar{W}$ or $\bar{G}$ respectively.

## RESET MODE

The MK48S74 allows an asynchronous reset clear whevever $\overline{\mathrm{RS}}$ is LOW regardless of the logic state on the other input pins. Reset clears all internal RAM bits ( 65,536 bits) to a logic zero as long as $t_{\text {RSL-RSH }}$ is satisfied. The MATCH output will go HIGH-Z $t_{\text {RSL }}-M H$ from the falling edge of $\overline{\mathrm{RS}}$ and all inputs will not be recongnized until tRSH-AV from the rising edge of reset ( $\overline{\mathrm{RS}})$.

COMPARE CYCLE TIMING - Electrical Characteristics and Recommended AC Operating Conditions $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{VCC}=5 \mathrm{~V} \pm 5 \%\right.$ )

| Symbol |  | Parameter | -20 |  | -25 |  | -35 |  | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| tavmV | $t_{\text {AmA }}$ | Address to MATCH Valid |  | 20 |  | 25 |  | 35 | ns | 3 |
| tslmv | tcsm | Chip Select to MATCH Valid |  | 10 |  | 15 |  | 15 | ns | 3 |
| tshme | tCSMH | Chip Deselect to MATCH High-Z |  | 8 |  | 12 |  | 12 | ns | 3 |
| ttvmv | tDma | Tag Data to MATCH Valid |  | 12 |  | 15 |  | 15 | ns | 3 |
| tghmv | toem | $\overline{\mathrm{G}}$ High to MATCH Valid |  | 10 |  | 15 |  | 15 | ns | 3 |
| tglmh | toemb | $\overline{\mathrm{G}}$ Low to MATCH High-Z |  | 10 |  | 12 |  | 12 | ns | 3 |
| twhmv | twem | $\bar{W}$ High to MATCH Valid |  | 10 |  | 20 |  | 20 | ns | 3 |
| twLMH | twemh | $\bar{W}$ Low to MATCH High-Z |  | 10 |  | 15 |  | 15 | ns | 3 |
| $t_{\text {mXAX }}$ | $\mathrm{t}_{\text {MHA }}$ | MATCH Hold From Address | 2 |  | 2 |  | 2 |  | ns | 3 |
| tmxix | $\mathrm{t}_{\mathrm{MHD}}$ | MATCH Hold From Tag Data | 0 |  | 0 |  | 0 |  | ns | 3 |

RESET CYCLE TIMING - Electrical Characteristics and Recommended AC Operating Conditions $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%\right)$

| Symbol |  | Parameter | -20 |  | -25 |  | -35 |  | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| trsc | $\mathrm{t}_{\mathrm{RC}}$ | Flash Clear Cycle Time | 80 |  | 80 |  | 100 |  | ns |  |
| trsL-AX | trsx | Reset Clear ( $\overline{\mathrm{RS}}$ ) to Inputs Don't Care | 0 |  | 0 |  | 0 |  | ns |  |
| $\mathrm{t}_{\text {RSH-AV }}$ | trsv | $\overline{\mathrm{RS}}$ to Inputs Valid | 5 |  | 5 |  | 5 |  | ns |  |
| $t_{\text {RSL-RSH }}$ | thsp | Reset ( $\overline{\mathrm{RS}}$ ) Pulse Width | 75 |  | 75 |  | 95 |  | ns |  |
| $\mathrm{t}_{\text {RSL-MH }}$ | trsm | Reset ( $\overline{\mathrm{RS}}$ ) to MATCH High-Z |  | 15 |  | 15 |  | 15 | ns |  |

Figure 6. Match Compare Timing


## APPLICATION

The MK48S74 operates from a 5 V supply. It is compatible with all standard TTL families on all inputs and outputs. The device should share a solid ground plane with any other devices interfaces with it, particularly TTL devices. A pull-up resistor is also recommended for the $\overline{\mathrm{RS}}$ input. This will ensure that any low going system noise, coupled onto the input does not drive $\overline{\mathrm{RS}}$ below $\mathrm{V}_{\mathbb{H}}$ minimum specifications. This will enhance proper device operation, and avoid possible partial flash clear cycles. Additionally because the outputs can drive rail-torail into high impedance loads, the MK48S74 can also interface to 5 V CMOS on all inputs and outputs. The MK48S74 provides the system designer with 64 K fast static memory, a MATCH output, and a BYTEWIDE on-board comparator - all in one chip. The MK48S74 compares contents of addressed RAM locations to the current data inputs. A High-Z output on the MATCH Pin indicates that the input data and the RAM data match. Conversely, a logic zero " 0 " on the MATCH pin indicates at least one bit of difference between the RAM contents and the input TAG, generating in a miss. The MATCH output is constructed with an open drain arrangement. The open drain provides easy wired-OR implementation when generating a composite MATCH signal. In a cache subsystem, the

MATCH signal provides the processor or CPU with the necessary information concerning wait state conditions. The purpose of a cache subsystem is to maintain a duplicate copy of portions of the main memory. When a valid match occurs, the system processor uses data from the fast cache memory, and avoids longer cycles to the main memory. Therefore, implementing cache subsystems with the MK48S74, and providing good hit or match ratio designs will enhance overall system performance. Because high frequency current transients will be associated with the operation of the MK48S74, power line inductance must be minimized on the circuit board power distribution network. Power and ground trace gridding or seprarate power planes can be employed to reduce line inductance. Though often times not thought of as such, the traces of a memory board are basically unterminated, low impedance trasmission lines. As such they are subject to signal reflections manifested as noise, undershoots and excessive ringing. Series termination in close proximity to the TTLdrivers can improve driver/signal path impedance matching. While experimentaiton most often proves to be the only practical approach to selection of series resistors, values in the range of 10 to 33 ohms often prove most suitable.

Figure 7. Reset Timing


Note: $\overline{\mathrm{G}}=$ High

## ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{I}}$ | Voltage on any Pin Relative to Ground | -0.3 to 6 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{PD}_{\mathrm{D}}$ | Power Dissipation | 1 | W |
| lout | Output Current | 50 | mA |

Note: This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS $\left(0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.75 | 5.25 | V | 4 |
| GND | Ground | 0 | 0 | V | 4 |
| $\mathrm{~V}_{\mathrm{IH}}$ | Logic 1 All Inputs | 2.2 | $\mathrm{~V}_{\mathrm{CC}}+0.3$ | V | 4 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic 0 All Inputs | -0.3 | 0.8 | V | 4 |

DC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{VCC}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%\right)$

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| ICC1 | Average VCC Power Supply Current |  | 160 | mA | 5 |
| ILL | Input Leakage Current | -1 | 1 | $\mu \mathrm{~A}$ | 6 |
| IOL | Output Leakage Current | -5 | 5 | $\mu \mathrm{~A}$ | 7 |
| VOH | Logic 1 Output Voltage (lout = -4 mA ) | 2.4 |  | V | 4 |
| VOL | Logic 0 Output Voltage (lout = 8 mA) |  | 0.4 | V | 4 |
| VOL | Match Output LOgic 0 Voltage <br> (lout = 18 mA) |  | 0.4 | V | 4 |

## Notes:

1. Measured with load shown in Figure 8A.
2. Measured with load in Figure 8B.
3. Measured with load in Figure 8C.
4. All Voltages referenced to GND.
5. $I_{c c 1}$ is measured as the average $A C$ current with $V_{c c}=V_{c c}$ (max) and with the outputs open circuits. $t_{\text {AVAV }}=t_{\text {avav }}(\mathrm{min})$ duty cycle 100\%.
6. Input leakage current specifications are valid for all $V_{\mathrm{IN}}$ such that $O V<V_{\mathbb{N}}<V_{c c}$. Measured at $V_{c c}=V_{c c}(\max )$.
7. Output leakage current specifications are valid for all Vout such that $\mathrm{OV}<\mathrm{V}_{\mathrm{OU}}<\mathrm{V}_{\mathrm{cc}}, \mathrm{S}=\mathrm{V}_{\mathbb{1}}$ and $\mathrm{V}_{\mathrm{cc}}$ in valid operating range.
8. Sampled, not $100 \%$ tested, outputs deselected.

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| Symbol | Parameter | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Capacitance on all Input pins | 4 | pF | 8 |
| $\mathrm{C}_{\text {out }}$ | Capacitance on Q Output pins | 10 | pF | 8 |

## AC TEST CONDITIONS

| Parameter | Value | Unit |
| :--- | :---: | :---: |
| Input Levels | 0 to 3 | V |
| Transition Time | 1.5 | ns |
| Input and Output Signal Timing Reference Level | 1.5 | V |
| Ambient Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| Supply Voltage | $5 \pm 5 \%$ | V |

Figure 8. Equivalent Output Load Circuits


## ORDERING INFORMATION



For a list of available options of Package and Speed, refer to the Selector Guide in this Data Book or to the current Memory Shortform Catalogue.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## MK48S80

## VERY FAST CMOS 8K x 8 CACHE TAGRAM

- $8 \mathrm{~K} \times 8$ CMOS SRAM WITH ON BOARD COMPARATOR
- ADDRESS TO COMPARE ACCESS TIME: $15,17,20,25 \mathrm{~ns}$
- FAST CHIP SELECT COMPARE ACCESS : 8ns
- MATCH OUTPUT WITH FAST TAG DATA TO COMPARE ACCESS OF: 12, 15ns Max
- STATIC OPERATION-NO CLOCKS OR TIMING STROBES REQUIRED
- FULL CMOS FOR LOW POWER OPERATION.
- TOTEM-POLE MATCH OUTPUT
- THREE-STATE OUTPUTS
- 28 PIN 300 MIL DIP \& 28 PIN 300 MIL SOJ
- HIGH SPEED ASYNCHRONOUS RAM CLEAR


## TRUTH TABLE

| $\overline{\mathbf{W}}$ | $\overline{\mathbf{s}}$ | $\overline{\mathbf{G}}$ | $\overline{\mathbf{R S}}$ | Mode | DQ | Match |
| :---: | :---: | :---: | :---: | :--- | :---: | :---: |
| X | X | X | L | Reset Clear | High-Z | High |
| X | H | X | H | Deselect | High-Z | High |
| H | L | H | H | Miss | DiN | Low |
| H | L | H | H | Match | DIN $^{\text {High }}$ |  |
| H | L | L | H | Read | Qout | High |
| L | L | X | H | Write | DIN | High |

## PIN NAMES

| A0 - A12 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ7 | Data Inputs / Outputs |
| MATCH | Comparator Output |
| $\overline{\text { S }}$ | Chip Select |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\text { W }}$ | Write Enable |
| $\overline{\text { RS }}$ | Reset Flash Clear |
| V Cc, GND | 5 Volts, Ground |



Figure 1. Pin Connection


## DESCRIPTION

The MK48S80 is a 65,536 fast static cache TAGRAM ${ }^{\text {TM }}$ organized as $8 \mathrm{~K} \times 8$ bits. It is fabricated using SGS-THOMSON's low power, high performance HCMOS4 technology. The MK48S80 features fully static operation requiring no external clocks or timing strobes. The device requires a single 5 V supply and is fully TLL compatible. The MK48S80 has a fast Chip Select control for high speed operation to the Match Compare valid, and device select/deselect operations. Additionally, the MK48S80 provides a Reset Clear, and MATCH compare pin. The Reset Clear input provides an asynchronous RAM clear control which clears all internal RAM bits to zero. The MATCH output is in a totem-pole configuration to minimize swtiching delays associated with open-drain devices. During a MATCH compare cycle, an on-board 8-bit comparator compares the Data Inputs ( 8 -bit TAG) at the specified address index (A0-A12) to the internal RAM data. If a miss condition exists, where at least one bit of TAG data does not match the internal RAM, then the MATCH output issues a LOW miss signal.

## OPERATIONS

## READ MODE

The MK48S80 is in the read mode whenever Write Enable $(\bar{W})$ is HIGH with Output Enable $(\overline{\mathrm{G}})$ LOW, and Chip Select ( $\overline{\mathrm{S}}$ ) is active. This provides access to data from eight of 65,536 locations in the static memory array. The unique address specified by the 13 Address Inputs defines which one of the 8192 8 -bit bytes is to be accessed. Valid data will be available at the eight Output pins within tavov after the last stable address, providing $\overline{\mathrm{G}}$ is LOW, and $\overline{\mathrm{S}}$ is LOW. If Chip Enable or Output Enable access times are not met, data access will be measured from the limiting parameter (tslqv or tglqv) rather than the addresses. The state of the DQ pins is controlled by the $\overline{\mathrm{S}}, \overline{\mathrm{G}}$, and $\overline{\mathrm{W}}$ control signals. Data out may be indeterminate at tslax and tglax, but data line will always be valid at tavav.

READ CYCLE TIMING - Electrical Characteristics and Recommended AC Operating Conditions $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70{ }^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%\right)$

| Symbol |  | Parameter | -15 |  | -17 |  | -20 |  | -25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| tavav | $\mathrm{t}_{\mathrm{R}} \mathrm{C}$ | Read Cycle Time | 20 |  | 20 |  | 20 |  | 25 |  | ns |  |
| tavav | $t_{\text {AA }}$ | Address Access Time |  | 20 |  | 20 |  | 20 |  | 25 | ns | 1 |
| tslov | tcsa | Chip Select Access Time |  | 15 |  | 15 |  | 15 |  | 15 | ns |  |
| tglav | toea | Output Enable Access Time |  | 10 |  | 10 |  | 10 |  | 15 | ns | 1 |
| tsLQx | tcsL | Chip Select to Output Low-Z | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| tglax | toel | Output Enable to Low-Z | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| tshaz | tcsz | Chip Select to High-Z |  | 9 |  | 9 |  | 9 |  | 9 | ns |  |
| tghaz | toez | Output Enable to High-Z |  | 8 |  | 8 |  | 8 |  | 8 | ns | 2 |
| $t_{\text {AXax }}$ | tor | Output Hold From Address Change | 3 |  | 3 |  | 3 |  | 3 |  | ns | 1 |

Figure 2. Read Timing No. 1 (Address Access)


Note: Chip Select and Output Enable are presumed Valid, $\overline{\mathrm{W}}=\mathrm{V}_{\mathrm{H}}$

Figure 3. Read Timing No. 2 ( $\mathbf{W}=\mathbf{V}_{\mathrm{IH}}$ )


## WRITE MODE

The MK48S80 is in the Write mode whenever the $\bar{W}$ and $\overline{\mathrm{S}}$ pins are LOW. Chip Select or $\bar{W}$ must be inactive during Address transitions. The Write begins with the concurrence of Chip Select being active with $\bar{W}$ LOW. Therefore address setup times are referenced to Write Enable and Chip Select as $t_{\text {AVwl }}$ and tavsl, and is determined to the latter occurring edge. The Write cycle can be terminated
by the earlier rising edge of $\overline{\mathrm{S}}$ or $\bar{W}$. If the output is enabled ( $\bar{S}=$ LOW, $\bar{G}=$ LOW), then $\bar{W}$ will return the outputs to high impedance within twloz of its falling edge. Care must be taken to avoid bus contention in this type of operation. Data-in must be valid for tDVWH to the rising edge of Write Enable, or to the rising edge of $\overline{\mathrm{S}}$, whichever occurs first, and remain valid tWHDX after the rising edge of $\bar{S}$ or $\bar{W}$.

WRITE CYCLE TIMING - Electrical Characteristics and Recommended AC Operating Conditions ( $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$; $\mathrm{V} \mathrm{CC}=5 \mathrm{~V} \pm 5 \%$ )

| Symbol |  | Parameter | -15 |  | -17 |  | -20 |  | -25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| tavav | twc | Write Cycle Time | 20 |  | 20 |  | 20 |  | 25 |  | ns |  |
| $t_{\text {AVWL }}$ | $t_{\text {AS }}$ | Address Set-up to Write Enable Low | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| taVSL | $t_{A S}$ | Address Set-up to Chip Select | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| $\mathrm{t}_{\text {AVWH }}$ | $\mathrm{t}_{\mathrm{AW}}$ | Address Valid to End of Write | 15 |  | 15 |  | 15 |  | 20 |  | ns |  |
| tWLWH | twew | Write Pulse Width | 15 |  | 15 |  | 15 |  | 20 |  | ns |  |
| twhax | $\mathrm{t}_{\mathrm{AH}}$ | Address Hold Time After End of Write | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| tsLSH | tcsw | Chip Select to End of Write | 15 |  | 15 |  | 15 |  | 20 |  | ns |  |
| tshax | twr | Write Recovery Time to Chip Select | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| tovwh | tow | Data Valid to End of Write | 10 |  | 10 |  | 10 |  | 13 |  | ns |  |
| twhDx | $t_{\text {DH }}$ | Data Hold Time | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| twhax | twel | Write High to Output Low-Z (Active) | 0 |  | 0 |  | 0 |  | 0 |  | ns | 2 |
| twlaz | twez | Write Enable to Output High-Z |  | 5 |  | 5 |  | 5 |  | 5 | ns | 2 |

Figure 4. Writing Timing No. 1 (Write Control)


Figure 5. Writing Timing No. 2 (Chip Select Control)


Note: $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}}$

## COMPARE MODE

The MK48S80 is in the Compare mode whenever $\bar{W}$ and $\bar{G}$ are HIGH provided Chip Select $(\overline{\mathrm{S}})$ is active LOW. The 13 index address inputs (A0-A12) define a unique location in the static RAM array. The data presented on the Data Inputs (DQo-DQ7) as Tag Data is compared to the internal RAM data as specified by the index. If all bits are equal, then a hit condition occurs (MATCH $=$ HIGH). When at least one bit is not equal, then MATCH will go LOW signifying a miss condition. The MATCH output will be valid tavmv from stable address, or ttvmv from valid Tag Data when $S$ is LOW. Should the address be stable with valid Tag Data, and the device is deselected ( $\bar{S}=$ HIGH), then MATCH will be valid tslmv from the falling edge of Chip Select ( $\overline{\mathrm{S}}$ ). When executing a write-to-compare cycle ( $\bar{W}=$ LOW, $\bar{G}$ = LOW or HIGH), MATCH will be valid twhmv or tghmv from the latter rising edge of $\bar{W}$ or $\bar{G}$ respectively.

## RESET MODE

The MK48S80 allows an asynchronous reset clear whenever $\overline{\mathrm{RS}}$ is LOW regardless of the logic state on the other input pins. Reset clears all internal RAM bits ( 65,536 bits) to a logic zero as long as
$t_{\text {RSL-RSH }}$ is satisfied. The state of the outputs is determined by the control logic input pins $\overline{\mathrm{S}}, \overline{\mathrm{W}}$, and $\bar{G}$ during reset (see Truth Table). The MATCH output will go HIGH tRSL-MH from the falling edge of $\overline{\mathrm{RS}}$, and all inputs will not be recognized unit trSH-AV from the rising edge of reset ( $\overline{\mathrm{RS}}$ ).

## APPLICATION

The MK48S80 operates from a 5 V supply. It is compatible with all standard TTL families on all inputs and outputs. The device should share a solid ground plane with any other devices interfaced with it, particularly TTL devices. A pull-up resistor is also recommended for the $\overline{\mathrm{RS}}$ input. This will ensure that any low going system noise, coupled onto the input does not drive $\overline{\mathrm{RS}}$ below $\mathrm{V}_{\mathrm{IH}}$ minimum specifications. This will enhance proper device operation, and avoid possible partial flash clear cycles. Additionally, because the outputs can drive rail-torail into high impedance loads, the MK48S80 can also interface to 5 V CMOS on all inputs and outputs. The MK48S80 provides the system designer with 64K fast static memory, a MATCH out-put, and a BYTEWIDE on-board comparator, all in one chip. The MK48S80 compares the contents of addressed RAM locations to the current

COMPARE CYCLE TIMING - Electrical Characteristics and Recommended AC Operating Conditions $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ )

| Symbol |  | Parameter | -15 |  | -17 |  | -20 |  | -25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $\mathrm{tavmv}^{\text {a }}$ | $t_{\text {AMA }}$ | Address to MATCH Valid |  | 15 |  | 17 |  | 20 |  | 25 | ns | 1 |
| tsLmv | tcsm | Chip Select to MATCH Valid |  | 8 |  | 8 |  | 10 |  | 15 | ns | 1 |
| tSHMH | tcsmb | Chip Deselect to MATCH High |  | 5 |  | 5 |  | 8 |  | 12 | ns | 1 |
| trvmv | toma | Tag Data to MATCH Valid |  | 12 |  | 12 |  | 12 |  | 15 | ns | 1 |
| tghmv | toem | $\overline{\mathrm{G}}$ High to MATCH Valid |  | 10 |  | 10 |  | 10 |  | 15 | ns | 1 |
| tglmb | toemb | $\overline{\mathrm{G}}$ Low to MATCH High |  | 10 |  | 10 |  | 10 |  | 12 | ns | 1 |
| twhmv | twem | $\overline{\text { W }}$ High to MATCH Valid |  | 10 |  | 10 |  | 10 |  | 20 | ns | 1 |
| twLMH | twemb | $\bar{W}$ Low to MATCH High |  | 10 |  | 10 |  | 10 |  | 15 | ns | 1 |
| $t_{\text {mXAX }}$ | $\mathrm{t}_{\text {MHA }}$ | MATCH Hold From Address | 1 |  | 1 |  | 1 |  | 1 |  | ns | 1 |
| tmxTX | $\mathrm{t}_{\text {MHD }}$ | MATCH Hold From Tag Data | 0 |  | 0 |  | 0 |  | 0 |  | ns | 1 |

RESET CYCLE TIMING - Electrical Characteristics and Recommended AC Operating Conditions $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%\right.$ )

| Symbol |  | Parameter | -15 |  | -17 |  | -20 |  | -25 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |
| $t_{\text {RSC }}$ | $\mathrm{t}_{\mathrm{RC}}$ | Flash Clear Cycle Time | 80 |  | 80 |  | 80 |  | 80 |  | ns |
| $t_{\text {RSL-AX }}$ | trsx | Reset Clear (RS) to Inputs Don't Care | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| trsh-AV | trsv | $\overline{\mathrm{RS}}$ to Inputs Valid | 5 |  | 5 |  | 5 |  | 5 |  | ns |
| $\mathrm{t}_{\text {RSL-RSH }}$ | trsp | Reset ( $\overline{\mathrm{RS}}$ ) Pulse Width | 75 |  | 75 |  | 75 |  | 75 |  | ns |
| $\mathrm{t}_{\text {RSL-MH }}$ | $t_{\text {RSM }}$ | Reset ( $\overline{\mathrm{RS}}$ ) to MATCH High |  | 15 |  | 15 |  | 15 |  | 15 | ns |

Figure 6. Match Compare Timing

data inputs. A logic one "1" output on the MATCH pin indicates that the input data and the RAM data match. Conversely, a logic zero "0" on the MATCH pin indicates at least one bit of difference between the RAM contents and the input TAG, generating a miss.

The MATCH output is constructed with a totempole arrangement. The totem-pole configuration allows the designer to minimize switching delays and noise problems associated with open-drain devices. In a cache subsystem, the MATCH signal provides the processor or CPU with the necessary information concerning wait state conditions. The purpose of a cache subsystem is to maintain a duplicate copy of portions of the main memory. When a valid match occurs, the system processor uses data from the fast cache memory, and avoids longer cycles to the main memory. Therefore, implementing cache subsystems with the MK48S80,
and providing good hit or match ratio designs will enhance overall system performance. Because high frequency current transients will be associated with the operation of the MK48S80, power line inductance must be minimized on the circuit board power distribution network. Power and ground trace gridding or separate power planes can be employed to reduce line inductance. Though often times not thought of as such, the traces of a memory board are basically unterminated, low impedance transmission lines. As such they are subject to signal reflections manifested as noise, undershoots and excessive ringing. Series termination in close proximity to the TTL drivers can improve driver/signal path impedance matching. While experimentation most often proves to be the only practical approach to selection of series resistors, values in the range of 10 to 33 ohms often prove most suitable.

Figure 7. Reset Timing


Note: $\overline{\mathrm{G}}=\mathrm{High}$

## ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{I}}$ | Voltage on any Pin Relative to Ground | -0.3 to 6 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{PD}_{\mathrm{D}}$ | Power Dissipation | 1 | W |
| lout | Output Current | 50 | mA |

Note: This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operatton sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.75 | 5.25 | V | 3 |
| GND | Ground | 0 | 0 | V | 3 |
| $\mathrm{~V}_{\mathrm{HH}}$ | Logic 1 All Inputs | 2.2 | $\mathrm{~V}_{\mathrm{CC}}+0.3$ | V | 3 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic 0 All Inputs | -0.3 | 0.8 | V | 3 |

DC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; $\left.\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%\right)$

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| ICC1 $^{\|c\|}$ | Average VCC Power Supply Current |  | 160 | mA | 4 |
| IIL $^{\text {IL }}$ | Input Leakage Current | -1 | 1 | $\mu \mathrm{~A}$ | 5 |
| IoL | Output Leakage Current | -5 | 5 | $\mu \mathrm{~A}$ | 6 |
| $\mathrm{~V}_{\mathrm{OH}}$ | Logic 1 Output Voltage (lout $=-4 \mathrm{~mA}$ ) | 2.4 |  | $\mu \mathrm{~A}$ | 3 |
| $\mathrm{~V}_{\text {OL }}$ | Logic 0 Output Voltage (lout $=8 \mathrm{~mA}$ ) |  | 0.4 | V | 3 |

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Capacitance on all Input pins | 4 | pF | 7 |
| Cout | Capacitance on Q Output pins | 10 | pF | 7 |

## AC TEST CONDITIONS

| Parameter | Value | Unit |
| :--- | :---: | :---: |
| Input Levels | 0 to 3 | V |
| Transition Time | 1.5 | ns |
| Input and Output Signal Timing Reference Level | 1.5 | V |
| Ambient Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| Supply Voltage | $5 \pm 5 \%$ | V |

Figure 8. Equivalent Output Load Circuits


## Notes:

1. Measured with load shown in Figure 8A.
2. Measured with load shown in Figure 8B.
3. All voltages referenced to GND.

4. Input leakage current specifications are valid for all $V_{\mathbb{N}}$ such that $0 V^{<} V_{\mathbb{N}}<V_{c c}$. Measured at $V_{c c}=V_{c c}$ (max).
5. Output leakage current specifications are valid for all $V_{o u t}$ such that $0 \mathrm{~V}<\mathrm{V}_{\mathrm{OUT}}<\mathrm{V}_{\mathrm{cc}}, \overline{\mathrm{S}}=\mathrm{V}_{1 H}$ and $\mathrm{V}_{\mathrm{cc}}$ in valid operating range.
6. Sampled, not $100 \%$ tested.

## ORDERING INFORMATION



For a list of available options of Package and Speed, refer to the Selector Guide in this Data Book or to the current Memory Shortform Catalogue.
For further information on any aspect of this device, please contact our Sales Office nearest you.

MK4202

## VERY FAST CMOS 2K x 20 CACHE TAGRAM

- $2048 \times 20$ CMOS SRAM WITH ONBOARD COMPARATOR
- MATCH ACCESS TIME: 17, 20, 25ns
- READ ACCESS TIME: 20ns MaX
- RESET CYCLE: 25ns Max
- Icc (OUTPUTS DESELECTED): 250 mA Aax
- STANDBY: 50mA Max
- FLASH CLEAR VALID BIT FUNCTION
- TARGET APPLICATION: 68040-30, AND 80486-50 CACHE


PIN NAMES

| V ${ }_{\text {cc }}$, GND | 5, Volts, Ground \ \ |
| :---: | :---: |
| A0-A10 | Index Address Inputs |
| CDOO | Clearable Tag Datálo |
| DQ1-DQ19 | Tag Data I/O |
| EO-E3 | Chip Enable (Programmable Active Low or High) |
| P0-P3 | Chip Enable Program Inputs |
| $\overline{\text { RS }}$ | Reset Input (Active Low) |
| $\overline{\mathrm{S}}$ | Chip Select Input (Active Low) |
| W | Write Enable (Active Low) - |
| $\overline{\mathrm{G}}$ | Data Output Enable (Active Low) |
| C0 | Compare 0 Output (3-State) <br> Hit $=$ High, Miss = Low $\qquad$ $\Gamma$ |
| C1 | Compare 0 Output (3-State) Hit $=$ High, Miss = Low |
| Ho | Force Hit 0 Input (Active Low) |
| $\overline{\mathrm{H} 1}$ | Force Hit 1 input (Active Low) |
| MO | Force Miss 0 Input (Active Low) |
| $\overline{\text { M1 }}$ | Force Miss 1 Input (Active Low) |
| $\overline{\text { CGO }}$ | Compare 0 Output Enable (Active Low) |
| CG1 | Compare 1 Output Enable.(Active Low) |

Figure-1. Logic-Diagram


Figure 2. Block Diagram


## DEVICE DESCRIPTION AND FEATURES

The MK4202 is designed to be connected DIRECTLY to a high performance 32 bit microprocessor, allowing the elimination of the logic delays associated with collecting HIT or Miss outputs into a subsequent gate or the RC delays associated with wired-OR open collector match outputs.

The MK4202 TAGRAM ${ }^{\text {TM }}$ has four major features that allow direct connection:

1. Wide enough for almost any TAGRAM application without requiring multiple chip width expansion and the delays that would result.
2. Four (4) programmable CHIP ENABLE inputs, allowing DEPTH EXPANSION without any of
the attendant chip enable decode delays that would otherwise be required.
P0-P3 should be tied directly to Vcc or Ground, or through pull-up or pull-down resistors. The MK4202 is selected when E0-E3 equals PO-P3 in a binary match.
(Example: E0-E1 = 0110, P0-P3 = 0110.)
3. 3-STATE COMPARE OUTPUTS, allowing all Compare outputs to be bused together so the Address-to-Compare access time for a depth expanded application is identical to that of a single device. The Programmable Chip Enables prevent bus contention by assuring that only one TAGRAM at a time drives each Compare bus when in Compare mode.

Figure 3. Pin Connection

4. DUAL COMPARE OUTPUTS ( CO and C 1 ) and FORCED HIT ( $\overline{\mathrm{HO}}$ and $\overline{\mathrm{H} 1}$ ) and FORCED MISS (M0 and M1) inputs for each. The arrangement allows direct connection of the TAGRAM to a processor input (such as the READY input on Intel based processors), and to the Output Enable (OE) on a Data CACHE bank. The connection of the signals which would have been connected to the processor inputs and/or data CACHE inputs, are PASSED THRU the MK4202 TAGRAM, thus eliminating the need for subsequent gates to
collect the COMPAREOUTPUTS todevelop an input to the processor and/or data CAHE. The net effect is that the Address-to-Compare access time dem-onstrated by the MK4202 is all of the delay the user must consider. The alternative approach, using narrow TAGRAMs with open collector output or narrow TAGRAMs with 2-state outputs and 7.5 ns programmable logic, requires that the narrow TAGRAMs demonstrate a 9ns Address-to-Compare access time to yield the same performance in a user's system that the MK4202 provides.

## POWER DISTRIBUTION

The MK4202, being a 20 output device, obviously requires the use of good power bussing techniques. MK4202 has been designed in such a way as to allow the user to minimize the effects of switching transients on overall circuit operation. Of particular interest is the separate bussing of the VCc and GND lines to the output drivers. The advantage provided by these separate power pins is that voltage sags and ground bumps seen on these pins are not reflected into the other portions of the chip, particu-larly the input structures. As a
result, switching noise in the supply has much less effect on input levels, providing the user with more noise margin than would otherwise be available.
Of course all Vcc and GND pins must always be at the same DC potential. Differences between them due to $A C$ effects are expected, but must be minimized through the adequate use of bussing and bypassing. All specifications and testing are done with GND $\pm 10 \mathrm{mV}$ RMS, $\mathrm{V}_{\mathrm{CC}}= \pm 10 \mathrm{mV}$ RMS with instantaneous peak differences not exceeding 50 mV .

Figure 4. Application Block Schematic


TRUTH TABLE

| $\overline{\mathrm{RS}}$ | $\overline{\text { s }}$ | E | $\bar{W}$ | $\overline{\mathrm{G}}$ | $\overline{\mathrm{M0}}, \overline{\mathrm{M} 1}$ | $\overline{\mathrm{HO}}, \overline{\mathrm{H} 1}$ | $\overline{\text { CG0, }}$ CG1 | MODE | C0, C1 | DQ | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Hi | - | X | - | - | Lo | X | X | Force Miss | Low | - | 1 |
| Hi | - | X | - | - | Hi | Lo | X | Force Hit | High | - | 1 |
| Hi | - | X | - | - | HI | Hi | Hi | Comp Disable | Hi-Z | - | 1 |
| Hi | X | F | X | X | Hi | Hi | X | Standby | Hi-Z | Hi-Z |  |
| Hi | X | T | Hi | Hi | Hi | Hi | Hi | Compare | Hi-Z | D in |  |
| Hi | X | T | Hi | Hi | Hi | Hi | Lo | Compare | Hi/Lo | D in |  |
| Hi | Hi | T | Lo | X | Hi | Hi | Lo | Hit | Hi | Hi-Z |  |
| Hi | Hi | T | X | Lo | Hi | Hi | Lo | Hit | Hi | Hi-Z |  |
| Hi | Lo | T | Lo | X | Hi | Hi | Lo | Write | Hi | D in |  |
| Hi | Lo | T | Hi | Lo | Hi | Hi | Lo | Read | Hi | $\begin{aligned} & \hline D \\ & \text { Out } \end{aligned}$ |  |
| Lo | Hi | X | X | X | - | - | - | Reset | - | Hi-Z |  |
| Lo | X | F | X | X | - | - | - | Reset | - | $\mathrm{Hi}-\mathrm{Z}$ |  |
| Lo | X | X | Hi | Hi | - | - | - | Reset | - | Hi-Z |  |
| Lo | X | X | Hi | Lo | - | - | - | Reset | - | $\begin{gathered} \text { LO- } \\ Z \end{gathered}$ |  |
| Lo | Lo | T | Lo | X | - | - | - | Not Allowed | - | $\mathrm{Hi}-\mathrm{Z}$ | 2 |
| Lo | X | T | Hi | Hi | Hi | Hi | Lo | Reset | Lo | D in | 3 |

Notes:

1. Force hit/miss operations independent of other RAM operations.
2. May disrupt Reset, will not damage device.
3. Reset will force $\mathrm{C0}$ and $\mathrm{C1}$ low during a valid compare when $C D Q 0$ is $\mathrm{D}_{1 \mathrm{~N}}=\mathrm{HIGH}$.

Key: $X \quad=$ Don't Care
$\mathrm{F}=$ (False) E0-E3 pattern DOES NOT match PO-P3 pattern.
$T=$ (True) E0-E3 pattern DOES match PO-P3 pattern.

- $\quad=$ Not related to identified mode of operation.

ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{I}}$ | Voltage on any Pin Relative to GND | -0.3 to 7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient Operating Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Ambient Storage Temperature (plastic) | -55 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{PD}_{\mathrm{D}}$ | Total Device Power Dissipation | 2.5 | W |
| lout | RMS Output Current per Pin | 25 | mA |

Note : Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

DC ELECTRICAL CHARACTERISTICS ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ )

| Symbol | Parameter | Value |  |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| Icc | Average Power Supply Current |  |  | 250 | mA | 1 |
| Icca | Active Power Supply Current ( $\mathrm{f}=0$ ) |  |  | 200 | mA | 1 |
| ISB1 | TTL Standby Current |  |  | 50 | mA | 1 |
| IIL | Input Leakage Current |  |  | $\pm 1$ | $\mu \mathrm{A}$ | 2 |
| lob | Output Leakage Current |  |  | $\pm 10$ | $\mu \mathrm{A}$ | 3 |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage | -0.3 |  | 0.8 | V | 4 |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage | 2.2 |  | Vcc+0.3 | V | 4,5 |
| VOH | Logic 1 Output Voltage (lout $=-4 \mathrm{~mA}$ ) | 2.4 |  |  | V | 4 |
| VOL | Logic 0 Output Voltage (lout $=8 \mathrm{~mA}$ ) |  |  | 0.4 | V | 4 |

## Notes :

1. Measured with outputs open. $V_{c c}$ max.
2. Measured with $\mathrm{V}_{\mathbb{N}}=\mathrm{OV}$ to $\mathrm{V}_{\mathrm{CC}}$.
3. Measured at CDQ0, DQ1-DQ19, C 0 and C 1 .
4. All voltages referenced to GND.
5. Inputs ( $\mathrm{P} O-\mathrm{P} 3$ ) require $\mathrm{V}_{\mathbb{I H}}$ min. $=4.5$ volts and $\mathrm{V}_{\mathbb{L}}$ max. $=0.5$ volts.
6. Sampled, not $100 \%$ tested. Measured at 1 MHz .
7. Measured at all data $/ / \mathrm{O}$ 's, CO and C 1 .

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| Symbol | Parameter | Value |  |  | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| $\mathrm{C}_{1}$ | Input Capacitance | 4 |  | 4 | pF | 6 |
| $\mathrm{C}_{0}$ | Output Capacitance | 8 |  | 10 | pF | 6.7 |

AC TEST CONDITIONS

| Parameter | Value | Unit |
| :--- | :---: | :---: |
| Input Levels | 0 to 3 | V |
| Transition Time | 5 | ns |
| Input and Output Timing Reference Level | 1.5 | V |
| Ambient Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| Supply Voltage | $5 \pm 5 \%$ | V |

Figure 5. Equivalent Output Load Circuits


## READ MODE

The MK4202 is in the Read mode whenever $\bar{W}$ is HIGH, and $\bar{G}$ is LOW provided Chip Select $(\overline{\mathrm{S}})$ is LOW and a true Chip Enable pattern (EO-E3) is applied. The 11 address inputs (A0-A10) define a unique index address giving access to 20 of 40,960 bits of data in the static memory array. Valid data will be present at the 20 output pins within tavav of the last stable address provided Chip Enable, Chip

Select ( $\overline{\mathbf{S}}$ ), and Output Enable ( $\overline{\mathrm{G}}$ ) access times have been met. If Chip Enable, $\overline{\mathrm{S}}$, or G access times are not met, data access will be measured from the latter falling edge or limiting parameter (tevav, tslav, or tglqv). The state of the tag data I/O pins is controlled by the (EO-E3), $\overline{\mathrm{S}}, \overline{\mathrm{G}}$, and $\overline{\mathrm{W}}$ input pins. The data lines may be indeterminate at tevax, or tslax, or tglax, but will always have valid data at tavav.

ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS
(Read Cycle Timing) $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}\right.$; $\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ )

| Symbol |  | Parameter | -17 |  | -20 |  | -25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| tavav | tc | Cycle Time | 20 |  | 25 |  | 30 |  | ns |  |
| tavav | $\mathrm{t}_{\text {AA }}$ | Address Access Time |  | 20 |  | 25 |  | 30 | ns |  |
| taxax | $\mathrm{taOH}^{\text {a }}$ | Address Output Hold Time | 5 |  | 5 |  | 5 |  | ns |  |
| $t_{\text {aeav }}$ | tea | Chip Enable Access Time |  | 20 |  | 25 |  | 30 | ns |  |
| texax | teoh | Chip Enable Output Hold Time | 4 |  | 4 |  | 4 |  | ns |  |
| tevax | teiz | Chip Enable TRUE to Low-Z | 4 |  | 4 |  | 4 |  | ns |  |
| texaz | tehz | Chip Enable FALSE to high-Z |  | 8 |  | 8 |  | 10 | ns |  |
| tslov | tsA | Chip Select Access Time |  | 12 |  | 15 |  | 18 | ns |  |
| tshax | tsoh | Chip Select Output Hold Time | 2 |  | 2 |  | 2 |  | ns |  |
| tslox | tsız | Chip Select to Low-Z | 3 |  | 3 |  | 3 |  | ns |  |
| tshaz | tshz | Chip Select to High-Z |  | 4 |  | 4 |  | 6 | ns |  |
| tglov | $t_{\text {g }}$ | Output Enable Access Time |  | 10 |  | 13 |  | 15 | ns |  |
| tghax | tgoh | Output Enable Output Hold Time | 2 |  | 2 |  | 2 |  | ns |  |
| tglax | tglz | Output Enable to Low-Z | 2 |  | 2 |  | 2 |  | ns |  |
| tghaz | tahz | Output Enable to High-Z |  | 5 |  | 5 |  | 8 | ns |  |

Figure 6. Read Cycle


Figure 7. Address Read Cycle


Figure 8. Chip Enable Read Cycle


Figure 9. Chip Select Read Cycle


Figure 10. Output Enable Read Cycle


## WRITE MODE

The MK4202 is in the Write mode whenever $\bar{W}$ is LOW provided Chip Select ( $\overline{\mathrm{S}}$ ) is LOW and a true Chip Enable pattern (EO-E3) is applied (G may be in either logic state). Addresses must be held valid throughout a write cycle, with either $\bar{W}$ or $\bar{S}$ inactive HIGH during address transitions. $\bar{W}$ may fall with stable addresses, but must remain valid for twLwh.

Since the write begins with the concurrence of $\bar{W}$ and $\overline{\mathrm{S}}$, should $\bar{W}$ become active first, then tsLSH must be satisfied. Either $\bar{W}$ or $\bar{S}$ can terminate the write cycle, therefore tovwh or tdvsh must be satisfied before the earlier rising edge, and twhDx or tshDx after the earlier rising edge. If the outputs are active with $\overline{\mathrm{G}}$ and $\overline{\mathrm{S}}$ asserted LOW and with true Chip Enable, then $\bar{W}$ will return the outputs to high impedance within twLQz of its falling edge.

ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS
(Write Cycle Timing) $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}\right.$; $\left.\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%\right)$

| Symbol |  | Parameter | -17 |  | -20 |  | -25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| tavav | tc | Cycle Time | 20 |  | 25 |  | 30 |  | ns |  |
| tavwL | $t_{\text {AS }}$ | Address Set-up Time to $\bar{W}$ LOW | 0 |  | 0 |  | 0 |  | ns |  |
| twhax | $\mathrm{t}_{\text {AH }}$ | Address Hold Time from $\bar{W}$ HIGH | 0 |  | 0 |  | 0 |  | ns |  |
| tavsL | $\mathrm{t}_{\text {AS }}$ | Address Set-up Time from $\overline{\text { S }}$ LOW | 0 |  | 0 |  | 0 |  | ns |  |
| tshax | $\mathrm{taH}^{\text {H }}$ | Address Hold Time from $\overline{\text { S }}$ HIGH | 0 |  | 0 |  | 0 |  | ns |  |
| tevul | tes | Chip Enable Set-up Time to W LOW | 3 |  | 3 |  | 3 |  | ns |  |
| twhex | ter | Chip Enable Hold Time from $\bar{W}$ HIGH | 0 |  | 0 |  | 0 |  | ns |  |
| tevsL | tes | Chip Enable Set-up Time to $\overline{\text { S }}$ LOW | 3 |  | 3 |  | 3 |  | ns |  |
| tshex | teh | Chip Enable Hold time to $\overline{\mathrm{S}} \mathrm{HIGH}$ | 0 |  | 0 |  | 0 |  | ns |  |
| tw.wh | tww | Write Pulse Width | 12 |  | 15 |  | 18 |  | ns |  |
| tslsh | tsw | Chip Select Pulse Width | 16 |  | 16 |  | 20 |  | ns |  |
| tovwh | tos | Data Set-up Time to $\bar{W}$ HIGH | 12 |  | 12 |  | 15 |  | ns |  |
| twhdx | toh | Data Hold Time from $\bar{W}$ HIGH | 0 |  | 0 |  | 0 |  | ns | $\cdots$ |
| tovsh | tos | Data Set-up Time to $\overline{\text { S }}$ HIGH | 12 |  | 12 |  | 15 |  | ns |  |
| tshDx | toh | Data Set-up Time to $\overline{\text { S }}$ HIGH | 0 |  | 0 |  | 0 |  | ns |  |
| twlaz | twz | Outputs Hi-Z from $\bar{W}$ LOW |  | 8 |  | 8 |  | 10 | ns |  |
| twhax | twL | Outputs Low-Z from $\overline{\text { W }}$ HIGH | 5 |  | 5 |  | 5 |  | ns |  |

Figure 11. $\overline{\mathrm{W}}$ Write Cycle


Figure 12. $\overline{\mathbf{S}}$ Write Cycle


VROO1044

## COMPARE MODE

The MK4202 is in the Compare mode whenever $\bar{W}$ and $\bar{G}$ are HIGH provided a true Chip Enable (E0-E3) pattern is applied. Chip Select ( $\overline{\mathrm{S}}$ ) is reguarded as a don't care since the user is not concerned with the data outputs, but only with the Compare (CO, C1) outputs. $\overline{\mathrm{Mx}}$ and Hx must be HIGH, and CGO, CG1 active LOW to enable the Compare outputs for a valid compare hit or miss.
The 11 index address inputs (A0-A10) define a unique location in the static RAM array. The data presented on the Data Inputs (DQ1-DQ19 and CDQO) as Tag Data is compared to the internal RAM data as specified by the index. If all bits are
equal (match) then a hit condition occurs (CO and C1 = HIGH). If at least one bit is not equal, then a miss occurs ( CO and $\mathrm{C} 1=$ LOW).
The Compare output will be valid tavcv from stable address, or tovev from valid tag data provided Chip Enable is true, and CGx is active LOW. Should the address be stable with valid tag data, and Chip Enable false, then compare access will be within tevcv from true Chip Enable. When executing a write-to-compare cycle ( $\bar{W}=$ LOW, and $\bar{G}=$ LOW or HIGH), C0 and C1 will be valid twhev or tghev from the latter rising edge of $\bar{W}$ or $\bar{G}$ respectively. Finally, when gating the Cx output in the compare mode with CGx, the compare output will be valid tcgl-cv from the falling edge of $\overline{C G x}$.

ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS
(Compare Cycle Timing) $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}\right.$; $\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ )

| Symbol |  | Parameter | -17 |  | -20 |  | -25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {avcl }}$ | $t_{\text {ACA }}$ | Address Compare Access Time |  | 17 |  | 20 |  | 25 | ns |  |
| $t_{\text {Axcx }}$ | taCOH | Address Compare Output Hold Time | 5 |  | 5 |  | 5 |  | ns |  |
| tovev | toca | Tag Data Compare Access Time |  | 14 |  | 16 |  | 20 | ns |  |
| toxcx | toch | Tag Data Compare Hold Time | 2 |  | 2 |  | 2 |  | ns |  |
| twLCH | twer | $\bar{W}$ LOW to Compare HIGH |  | 10 |  | 10 |  | 12 | ns |  |
| twhcx | twcoh | $\overline{\text { W Compare Output hold Time }}$ | 1 |  | 1 |  | 1 |  | ns |  |
| twlcx | twlcz | $\bar{W}$ to Compare HOLD | 3 |  | 3 |  | 3 |  | ns |  |
| twhcv | twcy | $\bar{W}$ to Compare Valid |  | 10 |  | 10 |  | 12 | ns |  |
| $\mathrm{t}_{\mathrm{GLCH}}$ | tgch | $\overline{\mathrm{G}}$ Low to Compare HIGH |  | 10 |  | 10 |  | 12 | ns |  |
| tghcx | tcgoh | $\overline{\mathrm{G}}$ Compare Output Hold Time | 1 |  | 1 |  | 1 |  | ns |  |
| tglcx | tglcz | $\overline{\mathrm{G}}$ to Compare to HOLD | 3 |  | 3 |  | 3 |  | ns |  |
| tghcv | tgev | $\overline{\mathrm{G}}$ to Compare Valid |  | 10 |  | 10 |  | 12 | ns |  |
| tevcl | teca | E True to Compare Access Time |  | 17 |  | 20 |  | 25 | ns |  |
| texcx | tecoh | E False Compare Hold Time | 4 |  | 4 |  | 4 |  | ns |  |
| tevcx | teclz | E True to Compare Low-Z | 4 |  | 4 |  | 4 |  | ns |  |
| texcz | techz | E False to Compare High-Z |  | 8 |  | 8 |  | 10 | ns |  |
| tcgl-cv | tcga | $\overline{\mathrm{CGx}}$ to Compare Access Time |  | 6 |  | 8 |  | 10 | ns |  |
| tcgh-cx | tcgor | $\overline{\mathrm{CGx}}$ Compare Hold Time | 2 |  | 2 |  | 2 |  | ns |  |
| tcgl.cx | tcglz | $\overline{\mathrm{CGx}}$ LOW to Compare Low-Z | 2 |  | 2 |  | 2 |  | ns |  |
| tcgh-cz | tcghz | $\overline{\mathrm{CGx}} \mathrm{HIGH}$ to Compare High-Z |  | 8 |  | 8 |  | 10 | ns |  |

Figure 12. Summary Compare Cycle


## Notes :

1. $\bar{W}$ and $\bar{G}$ are both assumed to be HIGH.
2. $\overline{\mathrm{Hx}}$ and $\overline{\mathrm{Mx}}$ are both assumed to be HIGH.

Figure 13. Compare Cycle


## Notes :

1. $\bar{W}$ and $\bar{G}$ are both HIGH, $\overline{C G x}$ is LOW and a true Chip Enable pattern is present.
2. $\overline{\mathrm{HX}}$ and $\overline{\mathrm{MX}}$ are both assumed to be HIGH.

## RESET MODE

The MK4202 allows an asynchronous reset whenever $\overline{\mathrm{RS}}$ is LOW regardless of the logic state on the other input pins. Reset clears all internal RAM bits in CDQ0 (2048 bits) to a logic zero. This output can be used as a valid tag bit to insure a valid compare miss or hit. It should be noted that a valid write cycle is not allowed during a reset cycle ( $\bar{W}=$ LOW,
$\overline{\mathrm{S}}=$ LOW, $\overline{\mathrm{RS}}=$ LOW, and Chip Enable is true). The state of the data outputs is determined by the input control logic pins : Chip Enable, $\overline{\mathrm{S}}, \overline{\mathrm{G}}$, and $\overline{\mathrm{W}}$ (see truth table). Should a reset occur during a valid compare cycle, and the CDQo valid tag bit is set to a logic "1", then $\mathrm{C}_{\mathrm{x}}$ will go LOW at trsL-CL from the falling edge of RS.

ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS
(Reset Cycle Timing) $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%\right.$ )

| Symbol |  | Parameter | -17 |  | -20 |  | -25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| trLSL-AV | $t_{\text {RSC }}$ | Reset Cycle Time | 20 |  | 25 |  | 30 |  | ns |  |
| $\mathrm{t}_{\text {RSL-RSH }}$ | trsw | Reset pulse Width | 20 |  | 25 |  | 30 |  | ns |  |
| $\mathrm{t}_{\text {RSL-CL }}$ | $\mathrm{t}_{\text {RSCL }}$ | $\overline{\mathrm{RS}}$ LOW to Compare Output LOW |  | 20 |  | 25 |  | 30 | ns |  |
| $t_{\text {RSH-AV }}$ | $\mathrm{t}_{\text {RSR }}$ | Address Recovery Time | 0 |  | 0 |  | 0 |  | ns |  |
| $t_{\text {RSH-EV }}$ | $\mathrm{t}_{\text {RSR }}$ | Chip Enable Recovery Time | 0 |  | 0 |  | 0 |  | ns |  |

## FORCE HIT AND FORCE MISS

The MK4202 can force either a miss or hit condition on the C 0 and C 1 outputs by asserting $\overline{\mathrm{M} 0}, \overline{\mathrm{M} 1}$ or $\overline{\mathrm{H} 0}, \overline{\mathrm{H} 1}$ LOW. A Force Miss overrides a Force Hit condition and is not dependent upon Compare

Output Enables ( $\overline{\mathrm{CGx}}$ ) (see truth table). The C0 and C1 outputs will go HIGH within thlCe from the falling edge of $\mathrm{HO}, \mathrm{H1}$ or CO and C 1 will go LOW within
 and $\overline{\mathrm{HO}}, \overline{\mathrm{H1}}$ inputs must be HIGH during a valid compare cycle.

ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS
(Force Hit or Miss Cycle Timing) $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}\right.$; $\left.\mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 10 \%\right)$

| Symbol |  | Parameter | -17 |  | -20 |  | -25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| thLCH | tha | $\overline{\mathrm{Hx}}$ to Force Hit Access Time |  | 8 |  | 8 |  | 10 | ns |  |
| thHCZ | $t_{\text {HHZ }}$ | $\overline{H x}$ to Compare High-Z |  | 5 |  | 5 |  | 8 | ns |  |
| thl-cgx | $\mathrm{t}_{\mathrm{HS}}$ | Force Hit to $\overline{\text { CGx }}$ Don't Care | 2 |  | 2 |  | 2 |  | ns |  |
| the.CGH | thR | Force Hit to $\overline{\mathrm{CGx}}$ Recognized | 2 |  | 2 |  | 2 |  | ns |  |
| $\mathrm{t}_{\text {MLCL }}$ | $t_{\text {ma }}$ | $\overline{\mathrm{Mx}}$ to Force Miss Access Time |  | 8 |  | 8 |  | 10 | ns |  |
| $\mathrm{t}_{\text {MHCZ }}$ | $\mathrm{tmHz}^{\text {m }}$ | $\overline{\mathrm{Mx}}$ to Compare to High-Z |  | 5 |  | 5 |  | 8 | ns |  |
| tmL-CGX | tMS | Force Miss to $\overline{\mathrm{CGx}}$ Don't Care | 2 |  | 2 |  | 2 |  | ns |  |
| $\mathrm{t}_{\text {MH-CGH }}$ | $t_{\text {mR }}$ | Force Miss to $\overline{\mathrm{CGX}}$ Recognized | 2 |  | 2 |  | 2 |  | ns |  |
| $\mathrm{t}_{\text {mLHX }}$ | $\mathrm{t}_{\text {MHS }}$ | Force Miss to $\overline{\mathrm{Hx}}$ Don't Care | 2 |  | 2 |  | 2 |  | ns |  |
| $\mathrm{t}_{\text {MHHH }}$ | $\mathrm{t}_{\mathrm{MHR}}$ | Force Miss to $\overline{\mathrm{Hx}}$ Recognized | 2 |  | 2 |  | 2 |  | ns |  |

Figure 14. Reset Cycle


Note: Reset during an active write cycle is not allowed. A write cycle may disrupt Reset, but will not damage devcie.
Figure 15. Valid Compare - Reset


Note : CDQ0 is presumed to be HIGH.

Figure 16. Force Hit Force Miss


Figure 17. Late Write - Hit Cycle


Note : $\overline{\mathrm{G}}$ is HIGH and a Valid Address is present, $\overline{\mathrm{Hx}}$ and $\overline{\mathrm{Mx}}$ are both assumed to be HIGH, with $\overline{\mathrm{CGx}}$ LOW.

Figure 18. Compare - Write Hit - Compare Cycle


Note: $\overline{\mathrm{G}}$ is HIGH and a Valid Address is present, $\overline{\mathrm{Hx}}$ and $\overline{\mathrm{Mx}}$ are both assumed to be HIGH, with $\overline{\mathrm{CGx}}$ LOW.

Figure 19. Late Read - Hit Cycle


Note : $\overline{\mathrm{G}}$ is HIGH and a Valid Address is present, $\overline{\mathrm{Hx}}$ and $\overline{\mathrm{Mx}}$ are both assumed to be HIGH, with $\overline{\mathrm{CGx}}$ LOW.

Figure 20. Compare - Read Hit - Compare Cycle


Note : $\bar{W}$ is HIGH and a Valid Address is present, $\overline{\mathrm{Hx}}$ and $\overline{\mathrm{Mx}}$ are both assumed to be HIGH, with $\overline{\mathrm{CGx}}$ LOW.

Figure 21. Early Write - Hit Cycle


Note: $\overline{\mathrm{G}}$ is HIGH and a Valid Address is present, (EO-E3) $=$ True. $\overline{\mathrm{Hx}}$ and $\overline{\mathrm{Mx}}$ are both assumed to be HIGH.

Figure 22. Early Read - Hit Cycle


Note : $\overline{\mathrm{W}}$ is HIGH and a Vald Address is present, (EO-E3) $=$ True. $\overline{\mathrm{Hx}}$ and $\overline{\mathrm{Mx}}$ are both assumed to be HIGH.

## ORDERING INFORMATION



For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## MK62486

## VERY FAST CMOS 32K x 9 CACHE BRAM

- 32K x 9 CMOS SYNCHRONOUS BURST SRAM
- FAST CYCLE TIMES: 25, 30ns
- FAST ACCESS TIMES: 19, 24ns Max
- ON-BOARD BURST COUNTER
- INPUT REGISTERS (ADDR.,DATA,CTRL)
- SELF-TIMED WRITE CYCLE
- THREE STATE COMMON I/O
- HIGH OUTPUT DRIVE CAPABILITY
- ASYNCHRONOUS OUTPUT ENABLE ( $\overline{\mathrm{G}})$
- BURST CONTROLINPUTS: $\overline{A D S P}, \overline{A D S C}, \overline{A D V}$
- DUAL CHIP SELECTS for EASY DEPTH EXPANSION


## DESCRIPTION

The MK62486 BRAM $^{T M}$ is a $288 \mathrm{~K}(294,912$ bit) CMOS Burst SRAM, organized as 32,768 words $x$ 9 bits. It is fabricated using SGS-THOMSON's low power, high performance, CMOS technology.

Table 1. Signal Names

| AO - A14 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ8 | Data Inputs / Outputs |
| K | Clock |
| $\bar{W}$ | Write Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| So | Chip Select 0, Active High |
| $\overline{\mathrm{S} 1}$ | Chip Select 1, Active Low |
| $\overline{\mathrm{ADSP}}$ | Address Status Processor |
| $\overline{\mathrm{ADSC}}$ | Address Status Cache Controller |
| $\overline{\mathrm{ADV}}$ | Burst Address Advance |
| $\overline{\mathrm{RES}}$ | Reserve, Tied Low |
| VCC | Supply Voltage |
| GND | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10^{(2)}}$ | Input or Output Voltages | -0.5 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 to 7 | V |
| $\mathrm{IO}^{(3)}$ | Output Current | 20 | mA |
| $\mathrm{PD}_{\mathrm{D}}$ | Power Dissipation | 1.2 | W |

Notes: 1. Except for the ratıng "Operatıng Temperature Range" stresses above those listed in the Table "Absolute Maximum Ratıngs" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indıcated in the Operatıng sectıons of this specification is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods may affect device reliabılity. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. Up to a maximum operating $\mathrm{V}_{\mathrm{cc}}$ of 55 V only.
3. One output at a time, not to exceed 1 second duration.

Figure 2. LCC Pin Connections


## DESCRIPTION (cont'd)

The device integrates a 2-bit burst counter, input regis-ters, high output drive capability, and high speed synchronous SRAM onto a single chip. The synchronous design provides precise control using an external clock (K) input.

The MK62486 is specifically adapted to provide a burstable, high performance secondary cache for the $4886^{\circledR}$ microprocessor.
The MK62486 is available in a 44 lead Plastic Leaded Chip Carrier package (PLCC). The device provides multiple power and ground pins to reduce effects induced by output noise for high performance applications. The main Burst SRAM power requires a single $5 \mathrm{~V} \pm 5 \%$ supply, and all inputs and outputs are TTL compatible.

## DEVICE OPERATIONS

Addresses (A0-A14), data inputs (DQ0-DQ8), and control signals, with exception of Output Enable $(\bar{G})$, are clock controlled inputs through non-inverting, pos-itive edge triggered registers. A cache burst address sequence can be initiated by either ADSP (Address Status Processor) or ADSC (Address Status Cache Controller) inputs, with subsequent burst addresses being internally generated by the Burst SRAM. The $\overline{\text { ADV }}$ input (burst address advance) provides control of the burst sequence, which imitates the i486 cache burst address sequence. Once a cache burst cycle begins, the subsequent burst address is generated internally each time the $\overline{\text { ADV }}$ input is asserted at the rising edge of the clock (K) input. The burst counter operates in the same manner for either cache burst write or read cycles.
The $\overline{\text { ADSP }}$ and the $\overline{\text { ADSC }}$ inputs control the start and the duration of the burst sequence respectively. Each time either address status input is asserted low, a new external base address is registered on the positive going edge of the clock (K).

Table 3. Asynchronous Truth Table

| Mode | $\overline{\mathbf{G}}$ | DQ Status |
| :--- | :---: | :---: |
| Read | L | Data Out |
| Read | H | High-Z |
| Write $^{(2)}$ | X | Data In (High-Z) |
| Deselect | X | High-Z |

Notes: 1. $\mathrm{X}=$ Don't Care.
2. For a cache write cycle following a read operation, $\bar{G}$ must be high before the input data required set-up time, and be held high through the input data hold time.

Table 4. Burst Count Sequence

| External Address | A14-A2 | A1 | A0 |
| :--- | :---: | :---: | :---: |
| 1st Burst Address | A14-A2 | A 1 | $\overline{\mathrm{~A} 0}$ |
| 2nd Burst Address | $\mathrm{A} 14-\mathrm{A} 2$ | $\overline{\mathrm{~A} 1}$ | A 0 |
| 3rd Burst Address | $\mathrm{A} 14-\mathrm{A} 2$ | $\overline{\mathrm{~A} 1}$ | $\overline{\mathrm{~A} 0}$ |

Note: The burst count sequence wraps around to the initial address after a full count is completed.

Table 5. Synchronous Truth Table

| S0 | $\overline{\text { S1 }}$ | $\overline{\text { ADSP }}$ | $\overline{\text { ADSC }}$ | $\overline{\text { ADV }}$ | $\overline{\text { W }}$ | K | Address | Operation |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- | :--- |
| L | X | L | X | X | X | $\uparrow$ | N/A | Deselected |
| X | H | H | L | X | X | $\uparrow$ | N/A | Deselected |
| H | L | L | X | X | X | $\uparrow$ | External Base Address | Read Cycle - Begin <br> Burst |
| H | L | H | L | X | L | $\uparrow$ | External Base Address | Write Cycle - Extend <br> Burst |
| H | L | H | L | X | H | $\uparrow$ | External Base Address | Read Cycle - Extend <br> Burst |
| X | X | H | H | L | L | $\uparrow$ | Advance Burst Address | Write Cycle - Continue <br> Burst Sequence |
| X | X | H | H | L | H | $\uparrow$ | Advance Burst Address | Read Cycle - Continue <br> Burst Sequence |
| X | X | H | H | H | L | $\uparrow$ | Hold Current Burst <br> Address | Write Cycle - Suspend <br> Burst Sequence |
| X | X | H | H | H | H | $\uparrow$ | Hold Current Burst <br> Address | Read Cycle - Suspend <br> Burst Sequence |

Notes: 1. $\mathrm{X}=$ Don't Care.
2. All inputs except $\bar{G}$ require set-up and hold times to the rising edge (low to high transition) of the external clock (K).
3. All read and write tımıngs are referenced from $\overline{\mathrm{G}}$ or K .
4. A read cycle is defined by $\bar{W}$ high or $\overline{A D S P}$ low for the required set-up and hold times $A$ write cycle is defined by $\bar{W}$ being asserted low for the set-up and hold times.
$5 \overline{\mathrm{G}}$ is a don't care when $\bar{W}$ is registered low from the previous rising clock edge
6. Chip Selects must be true ( $\mathrm{SO}=$ high, $\overline{\mathrm{S} 1}=\mathrm{low}$ ) at each rising of the clock while $\overrightarrow{\mathrm{ADSP}}$ or $\overline{\mathrm{ADSC}}$ is asserted for the device to remain enabled; Chip Selects are registered whenever ADSP or ADSC is asserted low at the rising edge of the clock.

Figure 3. Block Diagram


## DEVICE OPERATIONS (cont'd)

When $\overline{\text { ADSP }}$ is asserted low, any ongoing burst cycle is interrupted, and a read operation (independent of $\bar{W}$ and $\overline{\mathrm{ADSC}}$ ) is performed at the new registered external base address. Anew burst cycle is initiated each time $\overline{\text { ADSP }}$ is asserted. By asserting $\overline{\text { ADSC }}$ low, the present burst cycle (initiated by $\overline{\text { ADSP }}$ ) is interrupted and an extended burst read or write (depending upon the logic state of $\bar{W}$ at the rising edge of $K$ ) is performed at the new registered base address. Chip selects (S0 and S1) are only sampled when a new base address is loaded. Therefore, the chip selects are registered when either address status input is asserted low at the rising edge of the clock (K), and remain latched internally until the next assertion of either ADSP or $\overline{\text { ADSC. The MK62486 Truth Tables and timing dia- }}$ grams reference specific device operations.
It should be noted that the MK62486 allows a non-burst mode of operation where ADSP is the ADS\# of the i486 processor in a 2-2 cycle mode of operation, and $\overline{A D S C}$ is held high during T2 (see Figure 5). However, the non-burst mode obviously negates the advantage of the internal burst counter for fast cache fill operations. In either mode (burst or non-burst), the write cycles are internally selftimed, and are initiated by the rising edge of the clock input. Self-timed write cycles eliminate com-

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 1.5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 4. AC Testing Load Circuit


Table 6. Capacitance ${ }^{(1)}\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance on all pins (except DQ$)$ | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 5 | pF |
| $\mathrm{C}_{\text {OUT }}{ }^{(2)}$ | Output Capacitance | $\mathrm{V}_{\mathrm{OUT}}=0 \mathrm{~V}$ |  | 10 | pF |

Notes: 1. Sampled only, not $100 \%$ tested
2. Outputs deselected

Table 7. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l, | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\operatorname{lcC1}^{1{ }^{(1)}}$ | Supply Current | $\begin{gathered} \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}}, \mathrm{SO}=\mathrm{V}_{\mathrm{IH}}, \overline{\mathrm{~S} 1}=\mathrm{V}_{\mathrm{IL}}, \\ \text { All inputs }=\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V} \\ \text { and } \mathrm{V}_{\mathrm{IH}} \geq 3 \mathrm{~V} \end{gathered}$ |  | 160 | mA |
| ICC2 ${ }^{(2)}$ | Supply Current (Standby) TTL | $\mathrm{SO}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{S} 1}=\mathrm{V}_{\mathrm{IH}}$ |  | 40 | mA |
| ICC3 ${ }^{(3)}$ | Supply Current (Standby) CMOS | $\mathrm{S} 0 \leq 0.2 \mathrm{~V}, \overline{\mathrm{~S} 1} \geq \mathrm{V}_{C C}-0.2 \mathrm{~V}$ |  | 30 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.2 | $\mathrm{V}_{c c}+0.3$ | V |
| VOL | Output Low Voltage | $\mathrm{loL}=8 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage | $\mathrm{lOH}=-4 \mathrm{~mA}$ | 2.4 |  | V |

Notes: 1. Average AC current, Outputs open, cycling at $t_{\text {кнкн }}$ minimum
2. All other Inputs at $\mathrm{V}_{1 \mathrm{~L}} \leq 0.8 \mathrm{~V}$ or $\mathrm{V}_{\text {IH }} \geq 2.2 \mathrm{~V}$
3. All other Inputs at $V_{\mathrm{IL}} \leq 0.2 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IH}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

Figure 5. General 128K Byte Cache Block Diagram


## DEVICE OPERATIONS (cont'd)

plex off-chip write pulse generation providing more flexibility for incoming signals.
The ADV input controls subsequent burst data accesses after the first data of the burst cycle is processed. Each time $\overline{\text { ADV }}$ is asserted low for subsequent bursts at the rising edge of the clock input, the burst counter is advanced to the next burst address sequence. The address is advanced before the operation. Wait states can be inserted during burst cycles by holding the ADV pin high during positive clock transitions. Upon completion of the full internal burst count, the address will wrap-around to its initial base address.

## GENERAL APPLICATION

The MK62486 is organized using the ninth bit as the parity bit to support byte parity. Since the $i 486$ processor provides on-board parity generation and checking, the ninth bit of the cache Burst SRAM can be passed to one of the DPO-DP3 pins of the microprocessor. Thus the MK62486 provides an architecture for building a $32 \mathrm{~K} \times 32$ bit burstable data cache SRAM array, with byte parity, by using four devices in a 128 K byte cache application.

Table 8. Read and Write Modes AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{c \mathrm{C}}=5 \dot{\mathrm{~V}} \pm 5 \%$ )

| Symbol | Parameter | MK62486 |  |  |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 19 |  | 24 |  |  |  |
|  |  | Min. | Max. | Min. | Max. |  |  |
| tкнкн | Cycle Time | 25 |  | 30 |  | ns |  |
| tkhav $^{\text {l }}$ | Clock Access Time |  | 19 |  | 24 | ns | 1 |
| tKHKL | Clock High Pulse Width | 9.5 |  | 11 |  | ns |  |
| tKLKH | Clock Low Pulse Width | 9.5 |  | 11 |  | ns |  |
| tglov | Output Enable Access Time |  | 8 |  | 9 | ns | 1 |
| tкHOX2 | Clock High to Output Hold Time | 4 |  | 4 |  | ns | 1 |
| tglox | Output Enable to Output Active | 0 |  | 0 |  | ns | 2 |
| tKHOX1 | Clock High to Q Active (Low-Z) | 4 |  | 4 |  | ns | 2 |
| $t_{\text {KHQZ }}$ | Clock High to Q High-Z |  | 12 |  | 15 | ns | 2 |
| tahaz | Output Disable to Q High-Z |  | 8 |  | 9 | ns | 2 |
| $\mathrm{taVKH}^{\text {a }}$ | Address Set-up Time | 3 |  | 3 |  | ns | 3 |
| $\mathrm{t}_{\text {ADSVKH }}$ | Address Status Set-up Time | 3 |  | 3 |  | ns | 3 |
| tovkh | Data In Set-up Time | 3 |  | 3 |  | ns | 3 |
| twVKH | Write/Read Set-up Time | 3 |  | 3 |  | ns | 3 |
| $\mathrm{t}_{\text {ADVVKH }}$ | Address Advance Set-up Time | 3 |  | 3 |  | ns | 3 |
| tsovkh | Chip Select 0 (S0) Set-up Time | 3 |  | 3 |  | ns | 3 |
| tsivKh | Chip Select $1(\overline{\mathrm{~S} 1})$ Set-up Time | 3 |  | 3 |  | ns | 3 |
| t'max $^{\text {¢ }}$ | Address Hold Time | 2 |  | 2 |  | ns | 3 |
| tKhadsx | Address Status Hold Time | 2 |  | 2 |  | ns | 3 |
| $t_{\text {KHDX }}$ | Data In Hold Time | 2 |  | 2 |  | ns | 3 |
| $t_{\text {KHWX }}$ | Write/Read Hold Time | 2 |  | 2 |  | ns | 3 |
| tkhadvx | Address Advance Hold Time | 2 |  | 2 |  | ns | 3 |
| tKHSOX | Chip Select 0 (S0) Hold Time | 2 |  | 2 |  | ns | 3 |
| tKHS1X | Chip Select $1(\overline{\mathrm{~S} 1})$ Hold Time | 2 |  | 2 |  | ns | 3 |

Notes: 1. $C_{L}=85 p F$ (see Figure 4).
2. Transition is measured $\pm 500 \mathrm{mV}$ from steady-stage voltage with $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ (see Figure 4). This parameter is sampled and not $100 \%$ tested.
3. This is a synchronous device requiring that all inputs must meet the specified set-up and hold times with stable logic levels for all rising edges of the clock input ( K ).

Figure 6. Non-Burst Read/Write 2-2 Cycles


Figure 7. Burst Read Cycle


Figure 8. Burst Write Cycle


Figure 9. Combined Burst Read/Write Cycle


Note: $\mathrm{SO}=$ High, $\overline{\mathrm{S} 1}=$ Low.

## ORDERING INFORMATION SCHEME



For a list of available options (Package, Speed, etc... ) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## VERY FAST CMOS 32K x 9 CACHE BRAM

ADVANCE DATA

- $32 \mathrm{~K} \times 9$ CMOS SYNCHRONOUS BURST SRAM
- FAST CYCLE TIMES: 15, 20 ns
- FAST ACCESS TIMES: 11, 12, 14ns Max
- ON-BOARD BURST COUNTER
- INPUT REGISTERS (ADDR.,DATA,CTRL)
- SELF-TIMED WRITE CYCLE
- THREE STATE COMMON I/O
- HIGH OUTPUT DRIVE CAPABILITY
- ASYNCHRONOUS OUTPUT ENABLE ( $\bar{G}$ )
- BURSTCONTROLINPUTS: $\overline{\mathrm{ADSP}}, \overline{\mathrm{ADSC}}, \overline{\mathrm{ADV}}$
- DUAL CHIP SELECTS for EASY DEPTH EXPANSION


## DESCRIPTION

The M62486A BRAM $^{\text {TM }}$ is a 288 K ( 294,912 bit) CMOS Burst SRAM, organized as 32,768 words $x$ 9 bits. It is fabricated using SGS-THOMSON's low power, high performance, CMOS technology.

Table 1. Signal Names

| A0 - A14 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ8 | Data Inputs / Outputs |
| K | Clock |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| S0 | Chip Select 0, Active High |
| $\overline{\mathrm{S} 1}$ | Chip Select 1, Active Low |
| $\overline{\mathrm{ADSP}}$ | Address Status Processor |
| $\overline{\mathrm{ADSC}}$ | Address Status Cache Controller |
| $\overline{\mathrm{ADV}}$ | Burst Address Advance |
| VCC | Supply Voltage |
| GND | Ground |
| $\mathrm{V}_{\mathrm{CCQ}}$ | Supply Voltage (DQ) |
| GNDo | Ground (DQ) |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{IO}^{(2)}}$ | Input or Output Voltages | -0.5 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 to 7 | V |
| $\mathrm{IO}^{(3)}$ | Output Current | 20 | mA |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation | 1.2 | W |

Notes: 1. Except for the ratıng "Operatıng Temperature Range" stresses above those listed in the Table "Absolute Maxımum Ratıngs" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. Up to a maximum operating $\mathrm{V}_{\mathrm{cc}}$ of 55 V only.

3 One output at a time, not to exceed 1 second duration

Figure 2. LCC Pin Connections


## DESCRIPTION (cont'd)

The device integrates a 2 -bit burst counter, input regis-ters, high output drive capability, and high speed synchronous SRAM onto a single chip. The synchronous design provides precise control using an external clock ( K ) input. The M62486A is specifically adapted to provide a burstable, high performance secondary cache for the $1486{ }^{\circledR}$ microprocessor. The M62486A is available in a 44 lead Plastic Leaded Chip Carrier package (PLCC).

The device provides multiple power and ground pins to reduce effects induced by output noise for high performance applications. Separate power and ground pins ( $\mathrm{V}_{\mathrm{CCQ}}$ and $\mathrm{GND}_{\mathrm{Q}}$ ) have been employed for DQO-DQ8 to allow output levels referenced to 5 V or 3.3 V . For proper operation all GND and GNDQ pin must be connected to ground. $V_{C C} \geq V_{C C Q}$ at all times including power-up. The main Burst SRAM power requires a single $5 \mathrm{~V} \pm 5 \%$ supply, and all inputs and outputs are TTL compatible.

## DEVICE OPERATIONS

Addresses (A0-A14), data inputs (DQ0-DQ8), and control signals, with exception of Output Enable (G), are clock controlled inputs through non-inverting, pos-itive edge triggered registers. A cache burst address sequence can be initiated by either ADSP (Address Status Processor) or ADSC (Address Status Cache Controller) inputs, with subsequent burst addresses being internally generated by the Burst SRAM. The ADV input (burst address advance) provides control of the burst sequence, which imitates the i 486 cache burst address sequence. Once a cache burst cycle begins, the subsequent burst address is generated internally each time the $\overline{\text { ADV }}$ input is asserted at the rising edge of the clock $(\mathrm{K})$ input. The burst counter operates in the same manner for either cache burst write or read cycles.
The $\overline{\text { ADSP }}$ and the $\overline{\text { ADSC }}$ inputs control the start and the duration of the burst sequence respectively. Each time either address status input is asserted low, a new external base address is registered on the positive going edge of the clock (K).

Table 3. Asynchronous Truth Table

| Mode | $\overline{\mathbf{G}}$ | DQ Status |
| :--- | :---: | :---: |
| Read | L | Data Out |
| Read | H | High-Z |
| Write $^{(2)}$ | X | Data In (High-Z) |
| Deselect | X | High-Z |

Notes: 1. $X=$ Don't Care.
2. For a cache write cycle following a read operation, $\bar{G}$ must be high before the input data required set-up time, and be held high through the input data hold time.

Table 4. Burst Count Sequence

| External Address | A14-A2 | A1 | A0 |
| :--- | :---: | :---: | :---: |
| 1st Burst Address | $\mathrm{A} 14-\mathrm{A} 2$ | A 1 | $\overline{\mathrm{~A} 0}$ |
| 2nd Burst Address | $\mathrm{A} 14-\mathrm{A} 2$ | $\overline{\mathrm{~A} 1}$ | A 0 |
| 3rd Burst Address | $\mathrm{A} 14-\mathrm{A} 2$ | $\overline{\mathrm{~A} 1}$ | $\overline{\mathrm{~A} 0}$ |

Note: The burst count sequence wraps around to the initial address after a full count is completed.

Table 5. Synchronous Truth Table

| So | $\overline{\text { S1 }}$ | $\overline{\text { ADSP }}$ | $\overline{\text { ADSC }}$ | $\overline{\text { ADV }}$ | $\overline{\text { W }}$ | K | Address | Operation |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- | :--- |
| L | X | L | X | X | X | $\uparrow$ | N/A | Deselected |
| X | H | H | L | X | X | $\uparrow$ | N/A | Deselected |
| H | L | L | X | X | X | $\uparrow$ | External Base Address | Read Cycle - Begin <br> Burst |
| H | L | H | L | X | L | $\uparrow$ | External Base Address | Write Cycle - Begin <br> Burst |
| H | L | H | L | X | H | $\uparrow$ | External Base Address | Read Cycle - Begin <br> Burst |
| X | X | H | H | L | L | $\uparrow$ | Advance Burst Address | Write Cycle - Continue <br> Burst Sequence |
| X | X | H | H | L | H | $\uparrow$ | Advance Burst Address | Read Cycle - Continue <br> Burst Sequence |
| X | X | H | H | H | L | $\uparrow$ | Hold Current Burst <br> Address | Write Cycle - Suspend <br> Burst Sequence |
| X | X | H | H | H | H | $\uparrow$ | Hold Current Burst • <br> Address | Read Cycle - Suspend <br> Burst Sequence |

Notes: 1. X = Don't Care.
2. All inputs except $\overline{\mathrm{G}}$ require set-up and hold times to the rising edge (low to high transition) of the external clock (K).

3 All read and write timings are referenced from $\bar{G}$ or $K$.
4. A read cycle is defined by $\bar{W}$ high or $\overline{\mathrm{ADSP}}$ low for the required set-up and hold times. A write cycle is defined by $\bar{W}$ being asserted low for the set-up and hold times.
5. $\overline{\mathrm{G}}$ is a don't care when $\overline{\mathrm{W}}$ is registered low from the previous rising clock edge
6. Chip Selects must be true ( $\mathbf{S 0}=$ high, $\overline{\mathrm{S1}}=$ low ) at each rising of the clock while $\overline{\mathrm{ADSP}}$ or $\overline{\mathrm{ADSC}}$ is asserted for the device to remain enabled, Chip Selects are registered whenever ADSP or ADSC is asserted low at the rising edge of the clock.

Figure 3. Block Diagram


## DEVICE OPERATIONS (cont'd)

When $\overline{\text { ADSP }}$ is asserted low, any ongoing burst cycle is interrupted, and a read operation (independent of $\bar{W}$ and $\overline{A D S C}$ ) is performed at the new registered external base address. Anew burst cycle is initiated each time $\overline{\text { ADSP }}$ is asserted. By asserting ADSC low, the present burst cycle (initiated by $\overline{\mathrm{ADSP}}$ ) is interrupted and an extended burst read or write (depending upon the logic state of $\bar{W}$ at the rising edge of K ) is performed at the new registered base address. Chip selects (S0 and S1) are only sampled when a new base address is loaded. Therefore, the chip selects are registered when either address status input is asserted low at the rising edge of the clock ( $K$ ), and remain latched internally until the next assertion of either $\overline{\text { ADSP }}$ or $\overline{\text { ADSC. The M62486A Truth Tables and timing dia- }}$ grams reference specific device operations.
It should be noted that the MK62486 allows a non-burst mode of operation where ADSP is the ADS\# of the $i 486$ processor in a 2-2 cycle mode of operation, and ADSC is held high during T2 (see Figure 5). However, the non-burst mode obviously negates the advantage of the internal burst counter for fast cache fill operations. In either mode (burst or non-burst), the write cycles are internally selftimed, and are initiated by the rising edge of the clock input. Self-timed write cycles eliminate com-

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 1.5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output Hi-Z is defined as the point where data is no longer driven.

Figure 4. AC Testing Load Circuit


Table 6. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance on all pins (except DQ$)$ | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 5 | pF |
| $\mathrm{C}_{\text {OUT }}{ }^{(2)}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 10 | pF |

Notes: 1. Sampled only, not $100 \%$ tested
2. Outputs deselected

Table 7. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ILI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{ICC1}^{(1)}$ | Supply Current | $\begin{gathered} \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH},}, \mathrm{SO}=\mathrm{V}_{\mathrm{IH}}, \overline{\mathrm{~S} 1}=\mathrm{V}_{\mathrm{IL}}, \\ \text { All inputs }=V_{\mathrm{IL}}=0 \mathrm{~V} \\ \text { and } \mathrm{V}_{\mathrm{IH}} \geq 3 \mathrm{VV} \end{gathered}$ |  | 180 | mA |
| $\mathrm{ICC2}^{(2)}$ | Supply Current (Standby) TTL | $\mathrm{SO}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{S} 1}=\mathrm{V}_{\mathrm{IH}}$ |  | 40 | mA |
| $\mathrm{IcCa}^{(3)}$ | Supply Current (Standby) CMOS | $\mathrm{SO} \leq 0.2 \mathrm{~V}, \overline{\mathrm{~S} 1} \geq \mathrm{V}$ cc -0.2 V |  | 30 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage |  | 2.2 | $\mathrm{V}_{\mathrm{cc}}+0.3$ | V |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage | $\mathrm{loL}=8 \mathrm{~mA}$ |  | 0.4 | V |
| V OH | Output High Voltage | $\mathrm{l}_{\mathrm{OH}}=-4 \mathrm{~mA}$ | 2.4 |  | V |

Notes: 1. Average AC current, Outputs open, cycling at tкнкн minımum
2. All other Inputs at $\mathrm{V}_{\mathrm{IL}} \leq 0.8 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IH}} \geq 2.2 \mathrm{~V}$
3. All other Inputs at $V_{I L} \leq 0.2 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IH}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

Figure 5. General 128K Byte Cache Block Diagram


## DEVICE OPERATIONS (cont'd)

plex off-chip write pulse generation providing more flexibility for incoming signals.
The $\overline{\text { ADV }}$ input controls subsequent burst data accesses after the first data of the burst cycle is processed. Each time $\overline{\text { ADV }}$ is asserted low for subsequent bursts at the rising edge of the clock input, the burst counter is advanced to the next burst address sequence. The address is advanced before the operation. Wait states can be inserted during burst cycles by holding the $\overline{\text { ADV pin high }}$ during positive clock transitions. Upon completion of the full internal burst count, the address will wrap-around to its initial base address.

## GENERAL APPLICATION

The M62486A is organized using the ninth bit as the parity bit to support byte parity. Since the $i 486$ processor provides on-board parity generation and checking, the ninth bit of the cache Burst SRAM can be passed to one of the DP0-DP3 pins of the microprocessor. Thus the M62486A provides an architecture for building a $32 \mathrm{~K} \times 32$ bit burstable data cache SRAM array, with byte parity, by using four devices in a 128 K byte cache application.

Table 8. Read and Write Modes AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%$ )

| Symbol | Parameter | M62486A |  |  |  |  |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 11 |  | 12 |  | 14 |  |  |  |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| t $^{\text {KHKH }}$ | Cycle Time | 15 |  | 15 |  | 20 |  | ns |  |
| tKHQV $^{\text {l }}$ | Clock Access Time |  | 11 |  | 12 |  | 14 | ns | 1 |
| tKHKL $^{\text {l }}$ | Clock High Pulse Width | 5.5 |  | 5.5 |  | 8 |  | ns |  |
| tKLKH | Clock Low Pulse Width | 5.5 |  | 5.5 |  | 8 |  | ns |  |
| tglqv | Output Enable Access Time |  | 5 |  | 5 |  | 6 | ns | 1 |
| tKHOX2 | Clock High to Output Hold Time | 3 |  | 3 |  | 4 |  | ns | 1 |
| tglax | Output Enable to Output Active | 0 |  | 0 |  | 0 |  | ns | 2 |
| tKHQX1 | Clock High to Q Active (Low-Z) | 4 |  | 4 |  | 4 |  | ns | 2 |
| tkhaz $^{\text {l }}$ | Clock High to Q Hıgh-Z |  | 6 |  | 6 |  | 6 | ns | 2 |
| tGHQZ | Output Disable to Q High-Z |  | 6 |  | 6 |  | 6 | ns | 2 |
| $\mathrm{tavkh}^{\text {a }}$ | Address Set-up Time | 2 |  | 2 |  | 3 |  | ns | 3 |
| $\mathrm{tadsVkh}^{\text {d }}$ | Address Status Set-up Time | 2 |  | 2 |  | 3 |  | ns | 3 |
| tovkh | Data In Set-up Time | 2 |  | 2 |  | 3 |  | ns | 3 |
| twVKH | Write/Read Set-up Time | 2 |  | 2 |  | 3 |  | ns | 3 |
| tadVVKH | Address Advance Set-up Time | 2 |  | 2 |  | 3 |  | ns | 3 |
| tsovkh | Chip Select 0 (SO) Set-up Time | 2 |  | 2 |  | 3 |  | ns | 3 |
| tsiVKH | Chip Select $1(\overline{\mathrm{~S} 1})$ Set-up Time | 2 |  | 2 |  | 3 |  | ns | 3 |
| tкhax | Address Hold Time | 2 |  | 2 |  | 2 |  | ns | 3 |
| tKhadsx | Address Status Hold Time | 2 |  | 2 |  | 2 |  | ns | 3 |
| $t_{\text {KHDX }}$ | Data In Hold Time | 2 |  | 2 |  | 2 |  | ns | 3 |
| $t_{\text {KHwx }}$ | Write/Read Hold Time | 2 |  | 2 |  | 2 |  | ns | 3 |
| tkhadvx | Address Advance Hold Time | 2 |  | 2 |  | 2 |  | ns | 3 |
| tKHSOX | Chip Select 0 (S0) Hold Time | 2 |  | 2 |  | 2 |  | ns | 3 |
| tKHS1X $^{\text {l }}$ | Chip Select 1 (S1) Hold Time | 2 |  | 2 |  | 2 |  | ns | 3 |

Notes: 1. $C_{L}=85 p F$ (see Figure 4).
2. Transition is measured $\pm 500 \mathrm{mV}$ from steady-stage voltage with $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ (see Figure 4). This parameter is sampled and not $100 \%$ tested
3. This is a synchronous device requiring that all inputs must meet the specfied set-up and hold times with stable logic levels for all rising edges of the clock input (K).

Figure 6. Non-Burst Read/Write 2-2 Cycles


Figure 7. Burst Read Cycle


Figure 8. Burst Write Cycle


Figure 9. Combined Burst Read/Write Cycle

|  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |

Note: SO = High, $\overline{\mathrm{S} 1}=$ Low.

## ORDERING INFORMATION SCHEME



For a list of available options (Package, Speed, etc... ) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## VERY FAST CMOS 32K x 9 CACHE BRAM

ADVANCE DATA

- $32 \mathrm{~K} \times 9$ CMOS SYNCHRONOUS BURST SRAM
- FAST CYCLE TIME 15ns
- FAST ACCESS TIMES: 8, 9ns Max
- ON-BOARD BURST COUNTER
- INPUT REGISTERS (ADDR.,DATA,CTRL)
- SELF-TIMED WRITE CYCLE
- THREE STATE COMMON I/O
- HIGH OUTPUT DRIVE CAPABILITY
- ASYNCHRONOUS OUTPUT ENABLE ( $\overline{\mathrm{G}})$
- BURST CONTROLINPUTS: $\overline{A D S P}, \overline{A D S C}, \overline{A D V}$
- DUAL CHIP SELECTS for EASY DEPTH EXPANSION
- OUTPUT REGISTERS for PIPE-LINE READ BURSTS


## DESCRIPTION

The M62486R BRAM $^{\text {TM }}$ is a 288 K ( 294,912 bit) CMOS Burst SRAM, organized as 32,768 words $x$

Table 1. Signal Names

| A0 - A14 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ8 | Data Inputs / Outputs |
| K | Clock |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| S0 | Chip Select 0, Active High |
| $\overline{\mathrm{S} 1}$ | Chip Select 1, Active Low |
| $\overline{\text { ADSP }}$ | Address Status Processor |
| $\overline{\text { ADSC }}$ | Address Status Cache Controller |
| $\overline{\text { ADV }}$ | Burst Address Advance |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| GND | Ground |
| $\mathrm{V}_{\mathrm{CCQ}}$ | Supply Voltage (DQ) |
| GND | Ground (DQ) |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10^{(2)}}$ | Input or Output Voltages | -0.5 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 to 7 | V |
| $\mathrm{IO}^{(3)}$ | Output Current | 20 | mA |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation | 1.2 | W |

Notes: 1. Except for the rating "Operating Temperature Range" stresses above those listed in the Table "Absolute Maxımum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operatıng sections of this specification is not implied. Exposure to Absolute Maximum Ratıngs conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. Up to a maximum operating Vcc of 55 V only.
3. One output at a time, not to exceed 1 second duration.

Figure 2. LCC Pin Connections


## DESCRIPTION (cont'd)

9 bits. It is fabricated using SGS-THOMSON's low power, high performance, CMOS technology. The device integrates a 2-bit burst counter, input registers, high output drive capability, and high speed synchronous SRAM onto a single chip.

The synchronous design provides precise control using an external clock ( $K$ ) input. The M62486R is specifically adapted to provide a burstable, high performance secondary cache for the $1486{ }^{\circledR}$ microprocessor. The M62486R is available in a 44 lead Plastic Leaded Chip Carrier package (PLCC). The device provides multiple power and ground pins to reduce effects induced by output noise for high performance applications. Separate power and ground pins (Vcco and GNDQ) have been employed for DQ0-DQ8 to allow output levels referenced to 5 V or 3.3 V . For proper operation all GND and $G_{N D}{ }_{Q}$ pin must be connected to ground. $V_{C C}$ $\geq V_{C C Q}$ at all times including power-up.
The main Burst SRAM power requires a single 5 V $\pm 5 \%$ supply, and all inputs and outputs are TTL compatible.

## DEVICE OPERATIONS

Addresses (AO-A14), data inputs (DQ0-DQ8), and control signals, with exception of Output Enable $(\bar{G})$, are clock controlled inputs through non-inverting, pos-itive edge triggered registers. A cache burst address sequence can be initiated by either ADSP (Address Status Processor) or ADSC (Address Status Cache Controller) inputs, with subsequent burst addresses being internally generated by the Burst SRAM. The $\overline{\text { ADV }}$ input (burst address advance) provides control of the burst sequence, which imitates the $i 486$ cache burst address sequence. Once a cache burst cycle begins, the subsequent burst address is generated internally each time the $\overline{\text { ADV }}$ input is asserted at the rising edge of the clock ( $K$ ) input.

Table 3. Asynchronous Truth Table

| Mode | $\overline{\mathbf{G}}$ | DQ Status |
| :--- | :---: | :---: |
| Read | L | Data Out |
| Read | H | High-Z |
| Write $^{(2)}$ | X | Data In (High-Z) |
| Deselect | X | High-Z |

Notes: 1. X = Don't Care.
2. For a cache write cycle following a read operation, $\overline{\mathrm{G}}$ must be high before the input data required set-up time, and be held high through the input data hold time.

Table 4. Burst Count Sequence

| Extemal Address | A14-A2 | A1 | A0 |
| :--- | :---: | :---: | :---: |
| 1st Burst Address | A14-A2 | A 1 | $\overline{\mathrm{AO}}$ |
| 2nd Burst Address | $\mathrm{A} 14-\mathrm{A} 2$ | $\overline{\mathrm{~A} 1}$ | A 0 |
| 3rd Burst Address | $\mathrm{A} 14-\mathrm{A} 2$ | $\overline{\mathrm{~A} 1}$ | $\overline{\mathrm{~A} 0}$ |

Note: The burst count sequence wraps around to the initial address after a full count is completed

Table 5. Synchronous Truth Table

| S0 | $\overline{\text { S1 }}$ | $\overline{\text { ADSP }}$ | $\overline{\text { ADSC }}$ | $\overline{\text { ADV }}$ | $\overline{\text { W }}$ | K | Address | Operation |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- | :--- |
| L | X | L | X | X | X | $\uparrow$ | N/A | Deselecied |
| X | H | H | L | X | X | $\uparrow$ | N/A | Deselected |
| H | L | L | X | X | X | $\uparrow$ | Extemal Base Address | Read Cycle - Begin <br> Burst |
| H | L | H | L | X | L | $\uparrow$ | Extemal Base Address | Write Cycle - Begin <br> Burst |
| H | L | H | L | X | H | $\uparrow$ | External Base Address | Read Cycle - Begin <br> Burst |
| X | X | H | H | L | L | $\uparrow$ | Advance Burst Address | Write Cycle - Continue <br> Burst Sequence |
| X | X | H | H | L | H | $\uparrow$ | Advance Burst Address | Read Cycle - Continue <br> Burst Sequence |
| X | X | H | H | H | L | $\uparrow$ | Hold Current Burst <br> Address | Write Cycle - Suspend <br> Burst Sequence |
| X | X | H | H | H | H | $\uparrow$ | Hold Current Burst <br> Address | Read Cycle - Suspend <br> Burst Sequence |

Notes: 1. $X=$ Don't Care.
2. All inputs except $\bar{G}$ require set-up and hold tımes to the rising edge (low to high transition) of the external clock (K).
3. All read and write timings are referenced from $\overline{\mathrm{G}}$ or K .
4. A read cycle is defined by $\bar{W}$ high or $\overline{\text { ADSP }}$ low for the required set-up and hold times. A write cycle is defined by $\bar{W}$ being asserted low for the set-up and hold times.
5. $\bar{G}$ is a don't care when $\bar{W}$ is registered low from the previous rising clock edge
6. Chip Selects must be true ( $\mathrm{S0}=$ high, $\overline{\mathrm{S} 1}=$ low) at each rising of the clock while $\overline{\mathrm{ADSP}}$ or $\overline{\mathrm{ADSC}}$ is asserted for the device to remain enabled; Chip Selects are registered whenever ADSP or ADSC is asserted low at the rising edge of the clock.

Figure 3. Block Diagram


## DEVICE OPERATIONS (cont'd)

The burst counter operates in the same manner for either cache burst write or read cycles. The ADSP and the $\overline{\text { ADSC }}$ inputs control the start and the duration of the burst sequence respectively. Each time either address status input is asserted low, a new external base address is registered on the positive going edge of the clock (K).
When $\overline{\text { ADSP }}$ is asserted low, any ongoing burst cycle is interrupted, and a read operation (independent of $\bar{W}$ and $\overline{A D S C}$ ) is performed at the new registered external base address. Anew burst cycle is initiated each time ADSP is asserted. By asserting ADSC low, the present burst cycle (initiated by $\overline{\mathrm{ADSP}}$ ) is interrupted and an extended burst read or write (depending upon the logic state of $\bar{W}$ at the rising edge of $K$ ) is performed at the new registered base address. Chip selects (S0 and $\overline{\mathrm{S} 1}$ ) are only sampled when a new base address is loaded. Therefore, the chip selects are registered when either address status input is asserted low at the rising edge of the clock ( K ), and remain latched internally until the next assertion of either ADSP or $\overline{\text { ADSC. The M62486R Truth Tables and timing dia- }}$ grams reference specific device operations.
It should be noted that the M62486R allows a non-burst mode of operation where $\overline{\text { ADSP }}$ is the ADS\# of the 4486 processor in a 2-2 cycle mode of

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 1.5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 4. AC Testing Load Circuit


Table 6. Capacitance ${ }^{(1)}\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Páameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I}}$ | Input Capacitance on all pins (except DQ$)$ | $\mathrm{V}_{\mathbb{I N}}=\mathrm{OV}$ |  | 5 | pF |
| $\mathrm{C}_{\text {OUT }}{ }^{(2)}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 10 | pF |

Notes: 1. Sampled only, not $100 \%$ tested
2. Outputs deselected

Table 7. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lı | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | OV $\leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{ICCO}^{(1)}$ | Supply Current | $\begin{gathered} \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}}, \mathrm{SO}=\mathrm{V}_{\mathrm{VH}}, \overline{,} \overline{\mathrm{SI}}=\mathrm{V}_{\mathrm{IL}}, \\ \text { All inputs }=\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V} \\ \text { and } \mathrm{V}_{\mathrm{HH}} \geq 3 \mathrm{~V} \end{gathered}$ |  | 180 | mA |
| $\mathrm{ICC2}^{(2)}$ | Supply Current (Standby) TTL | $\mathrm{SO}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{S} 1}=\mathrm{V}_{\mathrm{IH}}$ |  | 40 | mA |
| $\mathrm{IcCa}_{3}{ }^{(3)}$ | Supply Current (Standby) CMOS | $\mathrm{SO} \leq 0.2 \mathrm{~V}, \overline{\mathrm{~S} 1} \geq \mathrm{VCC}-0.2 \mathrm{~V}$ |  | 30 | mA |
| $V_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{1}$ | Input High Voltage |  | 2.2 | $\mathrm{V}_{\text {CC }}+0.3$ | V |
| VoL | Output Low Voltage | $\mathrm{loL}=8 \mathrm{~mA}$ |  | 0.4 | V |
| V OH | Output High Voltage | $\mathrm{loH}_{\mathrm{O}}=-4 \mathrm{~mA}$ | 2.4 |  | V |

Notes: 1. Average AC current, Outputs open, cycling at $t_{\text {кнкн }}$ minımum
2. All other inputs at $\mathrm{V}_{\text {IL }} \leq 0.8 \mathrm{~V}$ or $\mathrm{V}_{I H} \geq 2.2 \mathrm{~V}$
3. All other Inputs at $\mathrm{V}_{\mathrm{IL}} \leq 02 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IH}} \geq \mathrm{V}_{\mathrm{Cc}}-0.2 \mathrm{~V}$

Figure 5. General 128K Byte Cache Block Diagram


## DEVICE OPERATIONS (cont'd)

operation, and $\overline{\text { ADSC }}$ is held high during T2 (see Figure 5). However, the non-burst mode obviously negates the advantage of the internal burst counter for fast cache fill operations. In either mode (burst or non-burst), the write cycles are internally selftimed, and are initiated by the rising edge of the clock input. Self-timed write cycles eliminate complex off-chip write pulse generation providing more flexibility for incoming signals.
The $\overline{\text { ADV }}$ input controls subsequent burst data accesses after the first data of the burst cycle is processed. Each time $\overline{\text { ADV }}$ is asserted low for subsequent bursts at the rising edge of the clock input, the burst counter is advanced to the next
burst address sequence. The address is advanced before the operation. Wait states can be inserted during burst cycles by holding the $\overline{\mathrm{ADV}}$ pin high during positive clock transitions. Upon completion of the full internal burst count, the address will wrap-around to its initial base address.

## GENERAL APPLICATION

The M62486R is organized using the ninth bit as the parity bit to support byte parity. Since the i486 processor provides on-board parity generation and checking, the ninth bit of the cache Burst SRAM can be passed to one of the DP0-DP3 pins of the microprocessor. Thus the M62486R provides an architecture for building a 32K x 32bit burstable data cache SRAM array, with byte parity, by using four devices in a 128 K byte cache application.

Table 8. Read and Write Modes AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%$ )

| Symbol | Parameter | M62486R |  |  |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 8 |  | 9 |  |  |  |
|  |  | Min. | Max. | Min. | Max. |  |  |
| tKHKH | Cycle Time | 15 |  | 15 |  | ns |  |
| tкHov | Clock Access Time |  | 8 |  | 9 | ns | 1 |
| tKHKL $^{\text {l }}$ | Clock High Pulse Width | 5.5 |  | 5.5 |  | ns |  |
| tKLKH | Clock Low Pulse Width | 5.5 |  | 5.5 |  | ns |  |
| tglov | Output Enable Access Time |  | 5 |  | 6 | ns | 1 |
| tKHQX2 | Clock High to Output Hold Time | 2 |  | 2 |  | ns | 1 |
| tglox | Output Enable to Output Active | 0 |  | 0 |  | ns | 2 |
| tKHOX1 | Clock High to Q Active (Low-Z) | 3 |  | 3 |  | ns | 2 |
| tKHQZ $^{\text {l }}$ | Clock High to Q High-Z |  | 6 |  | 6 | ns | 2 |
| tGhQz | Output Disable to Q High-Z |  | 6 |  | 6 | ns | 2 |
| $\mathrm{t}_{\text {AVKH }}$ | Address Set-up Time | 2 |  | 2 |  | ns | 3 |
| $\mathrm{t}_{\text {ADSVKH }}$ | Address Status Set-up Time | 2 |  | 2 |  | ns | 3 |
| tovkh | Data In Set-up Time | 2 |  | 2 |  | ns | 3 |
| twVkH | Write/Read Set-up Time | 2 |  | 2 |  | ns | 3 |
| $\mathrm{t}_{\text {ADVVKH }}$ | Address Advance Set-up Time | 2 |  | 2 |  | ns | 3 |
| tsovkh | Chip Select 0 (S0) Set-up Time | 2 |  | 2 |  | ns | 3 |
| $\mathrm{ts}_{\text {SVKH }}$ | Chip Select $1(\overline{\mathrm{~S} 1})$ Set-up Time | 2 |  | 2 |  | ns | 3 |
| tKHAX | Address Hold Time | 2 |  | 2 |  | ns | 3 |
| tkhadsx | Address Status Hold Time | 2 |  | 2 |  | ns | 3 |
| $t_{\text {KHDX }}$ | Data In Hold Time | 2 |  | 2 |  | ns | 3 |
| tкнwx | Write/Read Hold Time | 2 |  | 2 |  | ns | 3 |
| $\mathrm{t}_{\text {KHADVX }}$ | Address Advance Hold Time | 2 |  | 2 |  | ns | 3 |
| thesox $^{\text {l }}$ | Chip Select 0 (SO) Hold Time | 2 |  | 2 |  | ns | 3 |
| tKHS1X | Chip Select $1(\overline{\mathrm{~S} 1})$ Hold Time | 2 |  | 2 |  | ns | 3 |

Notes: 1. $\mathrm{C}_{\mathrm{L}}=85 \mathrm{pF}$ (see Figure 4).
2. Transition is measured $\pm 500 \mathrm{mV}$ from steady-stage voltage with $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ (see Figure 4). This parameter is sampled and not $100 \%$ tested.
3. This is a synchronous device requiring that all inputs must meet the specified set-up and hold times with stable logic levels for all rising edges of the clock input ( K ).

Figure 6. Non-Burst Read/Write Cycles


Figure 7. Burst Read Cycle


Figure 8. Burst Write Cycle


Figure 9. Combined Burst Read/Write Cycle


## ORDERING INFORMATION SCHEME



For a list of available options (Package, Speed, etc... ) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## VERY FAST CMOS 32K x 9 CACHE BRAM

- 32K x 9 CMOS SYNCHRONOUS BURST SRAM
- FAST CYCLE TIMES: 25, 30ns
n FAST ACCESS TIMES: 19, 24ns Max
- ON-BOARD BURST COUNTER
- INPUT REGISTERS (ADDR.,DATA,CTRL)
- SELF-TIMED WRITE CYCLE
- THREE STATE COMMON I/O
- ASYNCHRONOUS OUTPUT ENABLE ( $\overline{\mathrm{G}})$
- BURST CONTROL INPUTS: $\overline{T S P}, \overline{T S C}, \overline{B A A}$
- DUAL CHIP SELECTS for EASY DEPTH EXPANSION


## DESCRIPTION

The MK62940 BRAM $^{\text {TM }}$ is a $288 \mathrm{~K}(294,912$ bit) CMOS Burst SRAM, organized as 32,768 words $x$ 9 bits. It is fabricated using SGS-THOMSON's low power, high performance, CMOS technology. The device integrates a 2 -bit burst counter, input registers, high output drive capability, and high speed

Table 1. Signal Names

| A0 - A14 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ8 | Data Inputs / Outputs |
| K | Clock |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\mathrm{S0}$ | Chip Select 0, Active High |
| $\overline{\mathrm{S1}}$ | Chip Select 1, Active Low |
| $\overline{\mathrm{TSP}}$ | Address Start Processor |
| $\overline{\mathrm{TSC}}$ | Address Start Cache Controller |
| $\overline{\mathrm{BAA}}$ | Burst Address Advance |
| RES | Reserve, Tied High |
| VCC | Supply Voltage |
| GND | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10^{(2)}}$ | Input or Output Voltages | -0.5 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 to 7 | V |
| $\mathrm{IO}^{(3)}$ | Output Current | 20 | mA |
| $\mathrm{PD}_{\mathrm{D}}$ | Power Dissipation | 1.2 | W |

Notes: 1. Except for the ratıng "Operating Temperature Range" stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. Up to a maximum operating Vcc of 5.5 V only.
3. One output at a time, not to exceed 1 second duration.

Figure 2. LCC Pin Connections


## DESCRIPTION (cont'd)

synchronous SRAM onto a single chip. The synchronous design provides precise control using an external clock (K) input. The MK62940 is specifically adapted to provide a burstable, high performance secondary cache for the MC68040 microprocessor. The device is pin compatible and functional equivalent to the Motorola MCM62940, but employs a single power supply design.

The MK62940 is available in a 44 lead Plastic Leaded Chip Carrier package (PLCC). The device provides multiple power and ground pins to reduce effects induced by output noise for high performance applications.
The main Burst SRAM power ( Vcc ) requires a single $5 \mathrm{~V} \pm 5 \%$ supply, and all inputs and outputs are TTL compatible.

## DEVICE OPERATION

Addresses (A0-A14), data inputs (DQ0-DQ8), and control signals, with exception of Output Enable ( $\overline{\mathrm{G}}$ ) are clock controlled inputs through non-inverting, positive edge triggered registers. A cache burst address sequence can be initiated by either TSP (Transfer Start Processor) or TSC (Transfer Start Cache Controller) inputs, with subsequent burst addresses being internally generated by the Burst SRAM. The BAA input (Burst Address Advance) provides control of the burst sequence, which imitates the required MC68040 cache burst address sequence. A cache burst cycle begins by loading the internal counter with the present values of A1 and $A 0$. Thereafter, subsequent burst addresses are generated internally. The burst counter operates in the same manner for either cache burst write or read cycles.
The TSP and the TSC inputs control the start of the burst sequence. When either TSx is asserted low at the rising edge of the clock, any ongoing burst cycle is interrupted and a new external base address is registered. Chip selects (S0 and S1) are only sampled when a new base address is loaded.
Therefore, the chip selects are registered when either transfer start input is asserted low at the

Table 3. Asynchronous Truth Table

| Mode | $\overline{\mathbf{G}}$ | DQ Status |
| :---: | :---: | :---: |
| Read | L | Data Out |
| Read | H | High-Z |
| Write $^{(2)}$ | X | High-Z |
| Write $^{(2)}$ | X | Data In |
| Deselect | X | High-Z |

Note: 1. $X=$ Don't Care.
2. For a cache write cycle following a read operation, $\overline{\mathrm{G}}$ must be high before the input data required set-up time, and be held high through the input data hold time.

Figure 3. Burst Count Sequence


Note: The external values for A1, AO are the starting point for the burst sequence graph. The burst counter will internally advance $A 1$ and $A 0$ as shown. After the counter reaches a full count from the initial value, the address will wrap around.

Table 4. Synchronous Truth Table

| S0 | $\overline{\text { S1 }}$ | $\overline{\text { TSP }}$ | $\overline{\text { TSC }}$ | $\overline{\text { BAA }}$ | $\overline{\text { W }}$ | K | Address | Operation |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- | :--- |
| L | X | L | X | X | X | $\uparrow$ | N/A | Deselected |
| X | H | H | L | X | X | $\uparrow$ | N/A | Deselected |
| H | L | L | X | X | X | $\uparrow$ | External Base Address | Read Cycle - Begin <br> Burst |
| H | L | H | L | X | L | $\uparrow$ | External Base Address | Write Cycle - Extend <br> Burst |
| H | L | H | L | X | H | $\uparrow$ | External Base Address | Read Cycle - Extend <br> Burst |
| X | X | H | H | L | L | $\uparrow$ | Advance Burst Address | Write Cycle - Continue <br> Burst Sequence |
| X | X | H | H | L | H | $\uparrow$ | Advance Burst Address | Reade Cycle - Continue <br> Burst Sequence |
| X | X | H | H | H | L | $\uparrow$ | Hold Current Burst <br> Address | Write Cycle - Suspend <br> Burst Sequence |
| X | X | H | H | H | H | $\uparrow$ | Hold Current Burst <br> Address | Read Cycle - Suspend <br> Burst Sequence |

Notes: 1. $X=$ Don't Care.
2. All inputs except $\bar{G}$ require set-up and hold times to the rising edge (low to high transition) of the external clock (K).
3. All read and write timings are referenced from $\bar{G}$ or $K$.
4. A read cycle is defined by $\bar{W}$ high or $\overline{T S P}$ low for the required set-up and hold times. A write cycle is defined by $\bar{W}$ being asserted low for the set-up and hold times.
5. $\overline{\mathrm{G}}$ is a don't care when $\overline{\mathrm{W}}$ is registered low from the previous rising clock edge.
6. Chip Selects must be true ( $\mathrm{S} 0=$ high, $\mathrm{S} 1=$ low) at each rising of the clock while $\overline{\mathrm{TSP}}$ or $\overline{\mathrm{TSC}}$ is asserted for the device to remain enable; Chip Selects are registered whenever TSP or TSC is asserted low at the rising edge of the clock.
7. Chip Selects must be true ( $\mathrm{SO}=$ high, $\overline{\mathrm{S} 1}=$ low) at each rising of the clock while $\overline{\mathrm{TSP}}$ or $\overline{\mathrm{TSC}}$ is asserted for the the device to remain enabled; Chip Selects are registered whenever TSP or TSC is asserted low at the rising edge of the clock.

Figure 4. Block Diagram


## DEVICE OPERATIONS (cont'd)

rising edge of the clock ( K ), and remain latched internally until the next assertion of either TSP or TSC. The MK62940 Truth Tables and timing diagrams reference specific device operations.
It should be noted that the MK62940 allows a non-burst mode of operation where TSP is the TS pin of the MC68040 processor in a typical 2 clock cycle mode of operation, and TSC is held high during C2 (see Figure 7). However, the non-burst mode obviously negates the advantage of the internal burst counter for fast cache fill operations. In either mode (burst or non-burst), the write cycles are internally self-timed, and are initiated by the rising edge of the clock input when $\bar{W}$ is low.
The $\overline{B A A}$ input controls subsequent burst data accesses after the first data of the burst cycle is processed. Each time $\overline{B A A}$ is asserted low for subsequent bursts at the rising edge of the clock input, the burst counter is advanced to the next burst address sequence. The address is advanced from the rising edge of K . Wait states can be inserted during burst cycles by holding the BAA high during positive clock transitions. Upon completion of the full internal burst count, the address will wrap-around to its initial base address.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 1.5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 5. AC Testing Load Circuit


Table 5. Capacitance ${ }^{(1)}\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance on all pins (except DQ) | $\mathrm{V}_{\mathbb{I N}}=\mathrm{OV}$ |  | 5 | pF |
| $\mathrm{C}_{\text {OUT }}{ }^{(2)}$ | Output Capacitance | $\mathrm{V}_{\mathrm{OUT}}=0 \mathrm{~V}$ |  | 10 | pF |

Notes: 1. Sampled only, not $100 \%$ tested
2. Outputs deselected

Table 6. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ILI | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {Out }} \leq \mathrm{V}_{\text {cc }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{lcCl}^{(1)}$ | Supply Current | $\begin{gathered} \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{H},}, \mathrm{SO}=\mathrm{V}_{\mathrm{IH}}, \overline{\mathrm{~S} 1}=\mathrm{V}_{\mathrm{LL}}, \\ \text { All inputs }=\mathrm{V}_{\mathrm{LL}}=0 \mathrm{~V} \\ \text { and } \mathrm{V}_{\mathrm{HH}} \geq 3 \mathrm{~V} \end{gathered}$ |  | 160 | mA |
| $1 \mathrm{CC2}{ }^{(2)}$ | Supply Current (Standby) TTL | $\mathrm{SO}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{S} 1}=\mathrm{V}_{\mathrm{H}}$ |  | 40 | mA |
| $\mathrm{IcCa}_{3}{ }^{(3)}$ | Supply Current (Standby) CMOS | $\mathrm{S} 0 \leq 0.2 \mathrm{~V}, \overline{\mathrm{~S} 1} \geq \mathrm{V} \mathrm{Cc}-0.2 \mathrm{~V}$ |  | 30 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage |  | 2.2 | $\mathrm{V}_{\mathrm{cc}}+0.3$ | V |
| VoL | Output Low Voltage | $1 \mathrm{l}=8 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{lOH}_{\mathrm{O}}=-4 \mathrm{~mA}$ | 2.4 |  | V |

Notes: 1. Average AC current, Outputs open, cyclıng at tKHKH mınımum
2. All other Inputs at $V_{I L} \leq 0.8 \mathrm{~V}$ or $\mathrm{V}_{\text {IH }} \geq 2.2 \mathrm{~V}$
3. All other Inputs at $V_{I L} \leq 0.2 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IH}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

Figure 6. General 128K Byte Cache Block Diagram


## GENERAL APPLICATION

The MK62940 is organized as $32 \mathrm{~K} \times 9$ bit words to support byte parity. By incorporating TAGRAM ${ }^{\text {TM }}$ with a 15 bit tag field and a 15 bit index address, a cache address scheme of 30 bits is monitiored. The

TAGRAM in addtion to the MK62940 provides an architecture for building a $32 \mathrm{~K} \times 32$ bit burstable data cache SRAM array, with byte parity, by using four devices in a 128 K byte cache application.

Table 7. Read and Write Modes AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Cc}}=5 \mathrm{~V} \pm 5 \%$ )

| Symbol | Parameter | MK62940 |  |  |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 19 |  | 24 |  |  |  |
|  |  | Min. | Max. | Min. | Max. |  |  |
| tKHKH | Cycle Time | 25 |  | 30 |  | ns |  |
| t $_{\text {KHQV }}$ | Clock Access Time |  | 19 |  | 24 | ns | 1 |
| tKHKL $^{\text {chen }}$ | Clock High Pulse Width | 9.5 |  | 11 |  | ns |  |
| tKLKH $^{\text {l }}$ | Clock Low Pulse Width | 9.5 |  | 11 |  | ns |  |
| tglov | Output Enable Access Time |  | 8 |  | 9 | ns | 1 |
| tKHOX2 | Clock High to Output Hold Time | 4 |  | 4 |  | ns | 2 |
| tKHQx1 | Clock High to Output Active | 4 |  | 4 |  | ns | 2 |
| tglax | Output Enable to Output Active | 0 |  | 0 |  | ns | 2 |
| tKHQZ | Clock High to Q High-Z |  | 12 |  | 15 | ns | 2 |
| $\mathrm{t}_{\text {GHQZ }}$ | Output Disable to Q High-Z |  | 8 |  | 9 | ns | 2 |
| $\mathrm{t}_{\text {AVKH }}$ | Address Set-up Time | 3 |  | 3 |  | ns | 3 |
| tTSVKH | Transfer Start Set-up Time | 3 |  | 3 |  | ns | 3 |
| tDVKH | Data In Set-up Time | 3 |  | 3 |  | ns | 3 |
| tswVKH | Write/Read Set-up Time | 3 |  | 3 |  | ns | 3 |
| $\mathrm{t}_{\text {BAVKH }}$ | Burst Address Advance Set-up Time | 3 |  | 3 |  | ns | 3 |
| tsovkh | Chip Select 0 (S0) Set-up Time | 3 |  | 3 |  | ns | 3 |
| $\mathrm{t}_{\text {S1VKH }}$ | Chip Select $1(\overline{\mathrm{~S} 1})$ Set-up Time | 3 |  | 3 |  | ns | 3 |
| tKHAX | Address Hold Time | 2 |  | 2 |  | ns | 3 |
| tKHTSX | Transfer Start Hold Time | 2 |  | 2 |  | ns | 3 |
|  | Data In Hold Time | 2 |  | 2 |  | ns | 3 |
| $t_{\text {KHwX }}$ | Write/Read Hold Time | 2 |  | 2 |  | ns | 3 |
| tкhbax | Burst Address Advance Hold Time | 2 |  | 2 |  | ns | 3 |
| t $_{\text {KHWX }}$ | Asynchronous Write ( $\overline{\text { AW }}$ ) Hold Time | 2 |  | 2 |  | ns | 3 |
| tKHSOX $^{\text {l }}$ | Chip Select 0 (S0) Hold Time | 2 |  | 2 |  | ns | 3 |
| tKHS1X | Chip Select $1(\overline{\mathrm{~S} 1}$ ) Hold Time | 2 |  | 2 |  | ns | 3 |

## Notes: 1. $C_{L}=85 p F$ (see Figure 5).

2. Transition is measured $\pm 500 \mathrm{mV}$ from steady-stage voltage with $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ (see Figure 5 ). This parameter is sampled and not $100 \%$ tested.
3. This is synchronous device requiring that all inputs must meet the specified set-up and hold times with stable logic levels for all rising edges of the clock input (K)

Figure 7. Typical Non-Burst Read/Write Cycles


Figure 8. Burst Read Cycle


Figure 9. Burst Write Cycle


Figure 10. Combined Burst Read/Write Cycle


Note: SO = High, $\overline{\mathrm{S} 1}=$ Low.

## ORDERING INFORMATION SCHEME



For a list of available options (Package, Speed, etc... ) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## VERY FAST CMOS 32K x 9 CACHE BRAM

ADVANCE DATA

- 32K x 9 CMOS SYNCHRONOUS BURST SRAM
- FAST CYCLE TIMES: 15, 20ns
- FAST ACCESS TIMES: 11, 12, 14ns Max
- ON-BOARD BURST COUNTER
- INPUT REGISTERS (ADDR.,DATA,CTRL)
- SELF-TIMED WRITE CYCLE
- THREE STATE COMMON I/O
- HIGH OUTPUT DRIVE CAPABILITY
- ASYNCHRONOUS OUTPUT ENABLE ( $\overline{\mathrm{G}})$
- BURST CONTROL INPUTS: $\overline{T S P}, \overline{T S C}, \overline{B A A}$
- DUAL CHIP SELECTS for EASY DEPTH EXPANSION


## DESCRIPTION

The M62940A BRAM $^{\text {TM }}$ is a $288 \mathrm{~K}(294,912$ bit) CMOS Burst SRAM, organized as 32,768 words x 9 bits. It is fabricated using SGS-THOMSON's low power, high performance, CMOS technology.

Table 1. Signal Names

| A0 - A14 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ8 | Data Inputs / Outputs |
| K | Clock |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\mathrm{S0}$ | Chip Select 0, Active High |
| $\overline{\mathrm{S} 1}$ | Chip Select 1, Active Low |
| $\overline{\mathrm{TSP}}$ | Address Start Processor |
| $\overline{\mathrm{TSC}}$ | Address Start Cache Controller |
| $\overline{\mathrm{BAA}}$ | Burst Address Advance |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| GND | Ground |
| $\mathrm{V}_{\mathrm{CCQ}}$ | Supply Voltage (DQ) |
| GND | Ground (DQ) |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}{ }^{(2)}$ | Input or Output Voltages | -0.5 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 to 7 | V |
| $\mathrm{IO}^{(3)}$ | Output Current | 20 | mA |
| $\mathrm{PD}_{\mathrm{D}}$ | Power Dissipation | 1.2 | W |

Notes: 1. Except for the ratıng "Operatıng Temperature Range" stresses above those listed in the Table "Absolute Maxımum Ratıngs" may cause permanent damage to the device These are stress ratings only and operation of the device at these or any other conditıns above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods may affect device reliability Refer also to the SGS-THOMSON SURE Program and other relevant quality documents
2. Up to a maxımum operatıng $V_{c c}$ of 5.5 V only.
3. One output at a time, not to exceed 1 second duration.

Figure 2. LCC Pin Connections
(12)

## DESCRIPTION (cont'd)

The device integrates a 2-bit burst counter, input registers, high output drive capability, and high speed synchronous SRAM onto a single chip. The synchronous design provides precise control using an external clock ( K ) input. The M62940A is specifically adapted to provide a burstable, high performance secondary cache for the MC68040 microprocessor.

The device is pin compatible and functional equivalent to the Motorola MCM62940. The M62940A is available in a 44 lead Plastic Leaded Chip Carrier package (PLCC).
The device provides multiple power and ground pins to reduce effects induced by output noise for high performance applications. Separate power and ground pins (VCcQ and GNDQ) have been employed for DQ0-DQ8 to allow output levels referenced to 5 V or 3.3 V . For proper operation all GND and GND Q pin must be connected to ground. $V_{C C} \geq V_{C C Q}$ at all times including power-up. The main Burst SRAM power requires a single $5 \mathrm{~V} \pm 5 \%$ supply, and all inputs and outputs are TTL compatible.

## DEVICE OPERATION

Addresses (A0-A14), data inputs (DQ0-DQ8), and control signals, with exception of Output Enable ( $\overline{\mathrm{G}}$ ) are clock controlled inputs through non-inverting, positive edge triggered registers. A cache burst address sequence can be initiated by either TSP (Transfer Start Processor) or TSC (Transfer Start Cache Controller) inputs, with subsequent burst addresses being internally generated by the Burst SRAM.
The $\overline{B A A}$ input (Burst Address Advance) provides control of the burst sequence, which imitates the required MC68040 cache burst address sequence. A cache burst cycle begins by loading the internal counter with the present values of A1 and A0. Thereafter, subsequent burst addresses are generated internally. The burst counter operates in the same manner for either cache burst write or read cycles.

Table 3. Asynchronous Truth Table

| Mode | $\overline{\mathbf{G}}$ | DQ Status |
| :---: | :---: | :---: |
| Read | L | Data Out |
| Read | H | High-Z |
| Write $^{(2)}$ | X | Data In |
| Deselect | X | High-Z |

Note: 1. $X=$ Don't Care.
2. For a cache write cycle following a read operation, $\overline{\mathrm{G}}$ must be high before the input data required set-up time, and be held high through the input data hold time.

Figure 3. Burst Count Sequence


Note: The external values for A1, A0 are the starting point for the burst sequence graph. The burst counter will internally advance A1 and A0 as shown After the counter reaches a full count from the initıal value, the address will wrap around.

Table 4. Synchronous Truth Table

| S0 | $\overline{\text { S1 }}$ | $\overline{\text { TSP }}$ | $\overline{\text { TSC }}$ | $\overline{\text { BAA }}$ | $\overline{\text { W }}$ | K | Address | Operation |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- | :--- |
| L | X | L | X | X | X | $\uparrow$ | N/A | Deselected |
| X | H | H | L | X | X | $\uparrow$ | N/A | Deselected |
| H | L | L | X | X | X | $\uparrow$ | External Base Address | Read Cycle - Begin <br> Burst |
| H | L | H | L | X | L | $\uparrow$ | External Base Address | Write Cycle - Begin <br> Burst |
| H | L | H | L | X | H | $\uparrow$ | External Base Address | Read Cycle - Begin <br> Burst |
| X | X | H | H | L | L | $\uparrow$ | Advance Burst Address | Write Cycle - Continue <br> Burst Sequence |
| X | X | H | H | L | H | $\uparrow$ | Advance Burst Address | Reade Cycle - Continue <br> Burst Sequence |
| X | X | H | H | H | L | $\uparrow$ | Hold Current Burst <br> Address | Write Cycle - Suspend <br> Burst Sequence |
| X | X | H | H | H | H | $\uparrow$ | Hold Current Burst <br> Address | Read Cycle - Suspend <br> Burst Sequence |

Notes: 1. $X=$ Don't Care.
2. All inputs except $\bar{G}$ require set-up and hold times to the rising edge (low to high transition) of the external clock (K).
3. All read and write tımings are referenced from $\overline{\mathrm{G}}$ or K.
4. A read cycle is defined by $\bar{W}$ high or $\overline{T S P}$ low for the required set-up and hold times. A write cycle is defined by $\bar{W}$ being asserted low for the set-up and hold times.
5. $\overline{\mathrm{G}}$ is a don't care when $\overline{\mathrm{W}}$ is registered low from the previous rising clock edge.
6. Chip Selects must be true ( $\mathrm{S} 0=$ high, $\mathrm{S} 1=$ low) at each rising of the clock while $\overline{\mathrm{TSP}}$ or $\overline{\mathrm{TSC}}$ is asserted for the device to remain enable; Chip Selects are registered whenever TSP or TSC is asserted low at the rising edge of the clock.
7. Chip Selects must be true ( $\mathrm{S} 0=$ high, $\overline{\mathrm{S} 1}=$ low) at each rising of the clock while $\overline{\mathrm{TSP}}$ or $\overline{\mathrm{TSC}}$ is asserted for the the device to remain enabled; Chip Selects are registered whenever TSP or TSC is asserted low at the rising edge of the clock.

Figure 4. Block Diagram


## DEVICE OPERATIONS (cont'd)

The $\overline{T S P}$ and the $\overline{T S C}$ inputs control the start of the burst sequence. When either TSx is asserted low at the rising edge of the clock, any ongoing burst cycle is interrupted and a new external base address is registered. Chip selects ( S 0 and $\mathrm{S1}$ ) are only sampled when a new base address is loaded.
Therefore, the chip selects are registered when either transfer start input is asserted low at the rising edge of the clock (K), and remain latched internally until the next assertion of either TSP or TSC. The M62940A Truth Tables and timing diagrams reference specific device operations.
It should be noted that the M62940A allows a non-burst mode of operation where TSP is the TS pin of the MC68040 processor in a typical 2 clock cycle mode of operation, and TSC is held high during C2 (see Figure 7). However, the non-burst mode obviously negates the advantage of the internal burst counter for fast cache fill operations. In either mode (burst or non-burst), the write cycles are internally self-timed, and are initiated by the rising edge of the clock input when $\bar{W}$ is low.
The $\overline{\mathrm{BAA}}$ input controls subsequent burst data accesses after the first data of the burst cycle is processed. Each time $\overline{B A A}$ is asserted low for subsequent bursts at the rising edge of the clock

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 1.5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 5. AC Testing Load Circuit


Table 5. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance on all pins (except DQ) | $\mathrm{V}_{\mathrm{IN}}=\mathrm{OV}$ |  | 5 | pF |
| $\mathrm{CouT}^{(2)}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 10 | pF |

Notes: 1. Sampled only, not $100 \%$ tested
2. Outputs deselected

Table 6. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l 1 | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| lo | Output Leakage Current | OV $\leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{ICC1}^{(1)}$ | Supply Current | $\begin{gathered} \overline{\mathrm{G}}=V_{\mathrm{H},}, \mathrm{SO}=V_{\mathrm{IH}, \overline{\mathrm{~S} 1}=V_{\mathrm{VL}},}^{\text {All inputs }=V_{\mathrm{IL}}=0 \mathrm{~V}} \\ \text { and } V_{\mathrm{IH}} \geq 3 \mathrm{~V} \end{gathered}$ |  | 180 | mA |
| $\mathrm{ICC2}^{(2)}$ | Supply Current (Standby) TTL | $\mathrm{SO}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{S} 1}=\mathrm{V}_{\mathrm{HH}}$ |  | 40 | mA |
| $\mathrm{IcCa}^{(3)}$ | Supply Current (Standby) CMOS | $\mathrm{SO} \leq 0.2 \mathrm{~V}, \overline{\mathrm{~S} 1} \geq \mathrm{V}_{\text {cc }}-0.2 \mathrm{~V}$ |  | 30 | mA |
| $\mathrm{V}_{\text {LI }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage |  | 2.2 | $\mathrm{V}_{\mathrm{cc}}+0.3$ | V |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage | $\mathrm{loL}=8 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}=-4 \mathrm{~mA}$ | 2.4 |  | V |

Notes: 1. Average AC current, Outputs open, cycling at tкнкн minimum
2. All other Inputs at $\mathrm{V}_{\text {IL }} \leq 0.8 \mathrm{~V}$ or $\mathrm{V}_{I H} \geq 2.2 \mathrm{~V}$
3. All other Inputs at $\mathrm{V}_{\mathrm{IL}} \leq 0.2 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IH}} \geq \mathrm{V}_{\mathrm{Cc}}-02 \mathrm{~V}$

Figure 6. General 128K Byte Cache Biock Diagram


## DEVICE OPERATIONS (cont'd)

input, the burst counter is advanced to the next burst address sequence. The address is advanced from the rising edge of $K$. Wait states can be inserted during burst cycles by holding the BAA pin high during positive clock transitions. Upon completion of the full internal burst count, the address will wrap-around to its initial base address.

## GENERAL APPLICATION

The M62940A is organized as $32 \mathrm{~K} \times 9$ bit words to support byte parity. By incorporating TAGRAM ${ }^{\text {M }}$ with a 15 bit tag field and a 15 bit index address, a cache address scheme of 30 bits is monitiored. The TAGRAM in addtion to the M62940A provides an architecture for building a $32 \mathrm{~K} \times 32$ bit burstable data cache SRAM array, with byte parity, by using four devices in a 128 K byte cache application.

Table 7. Read and Write Modes AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ )

| Symbol | Parameter | M62940A |  |  |  |  |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 11 |  | 12 |  | 14 |  |  |  |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| tKHKH | Cycle Time | 15 |  | 15 |  | 20 |  | ns |  |
| tKHQV $^{\text {l }}$ | Clock Access Time |  | 11 |  | 12 |  | 14 | ns | 1 |
| tKHKL $^{\text {che }}$ | Clock High Pulse Width | 5.5 |  | 5.5 |  | 8 |  | ns |  |
| tKLKH | Clock Low Pulse Width | 5.5 |  | 5.5 |  | 8 |  | ns |  |
| tGLQV | Output Enable Access Time |  | 5 |  | 5 |  | 6 | ns | 1 |
| tKHOX2 | Clock High to Output Hold Time | 3 |  | 3 |  | 4 |  | ns | 2 |
| $\mathrm{t}_{\text {KHOX }}$ | Clock High to Output Active | 4 |  | 4 |  | 4 |  | ns | 2 |
| tglax | Output Enable to Output Active | 0 |  | 0 |  | 0 |  | ns | 2 |
| tkhaz $^{\text {l }}$ | Clock High to Q High-Z |  | 6 |  | 6 |  | 6 | ns | 2 |
| $\mathrm{t}_{\text {GHQZ }}$ | Output Disable to Q High-Z |  | 6 |  | 6 |  | 6 | ns | 2 |
| $\mathrm{t}_{\text {AVKH }}$ | Address Set-up Time | 2 |  | 2 |  | 3 |  | ns | 3 |
| tTSVKH | Transfer Start Set-up Time | 2 |  | 2 |  | 3 |  | ns | 3 |
| tDVKH | Data In Set-up Time | 2 |  | 2 |  | 3 |  | ns | 3 |
| tswvkn | Write/Read Set-up Time | 2 |  | 2 |  | 3 |  | ns | 3 |
| tbavkh | Burst Address Advance Set-up Time | 2 |  | 2 |  | 3 |  | ns | 3 |
| tsovkh | Chip Select 0 (S0) Set-up Time | 2 |  | 2 |  | 3 |  | ns | 3 |
| tsiVKH | Chip Select $1(\overline{\mathrm{~S} 1})$ Set-up Time | 2 |  | 2 |  | 3 |  | ns | 3 |
| tKhax $^{\text {l }}$ | Address Hold Time | 2 |  | 2 |  | 2 |  | ns | 3 |
| $\mathrm{t}_{\text {KHTSX }}$ | Transfer Start Hold Time | 2 |  | 2 |  | 2 |  | ns | 3 |
| $t_{\text {KHDX }}$ | Data In Hold Time | 2 |  | 2 |  | 2 |  | ns | 3 |
| $t_{\text {KHw }}$ | Write/Read Hold Time | 2 |  | 2 |  | 2 |  | ns | 3 |
| $t_{\text {KHBAX }}$ | Burst Address Advance Hold Time | 2 |  | 2 |  | 2 |  | ns | 3 |
| t'kww | Asynchronous Write (AW) Hold Time | 2 |  | 2 |  | 2 |  | ns | 3 |
| tkhsox | Chip Select 0 (S0) Hold Time | 2 |  | 2 |  | 2 |  | ns | 3 |
| tKHS1X | Chip Select $1(\overline{\mathrm{~S} 1})$ Hold Time | 2 |  | 2 |  | 2 |  | ns | 3 |

Notes: 1. $C_{L}=85 \mathrm{pF}$ (see Fıgure 5).
2. Transition is measured $\pm 500 \mathrm{mV}$ from steady-stage voltage with $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ (see Figure 5 ) This parameter is sarnpled and not 100 \% tested.
3. This is synchronous device requiring that all inputs must meet the specified set-up and hold times with stable logic levels for all rising edges of the clock input (K).

Figure 7. Typical Non-Burst Read/Write Cycles


Figure 8. Burst Read Cycle


Figure 9. Burst Write Cycle


Figure 10. Combined Burst Read/Write Cycle


Note: SO = High, $\overline{\mathrm{S} 1}=$ Low.

## ORDERING INFORMATION SCHEME



For a list of available options (Package, Speed, etc... ) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## 128K/256K BYTE L2 CACHE RAM MODULE WITH TAG

PRODUCT CONCEPT

- 128K BYTE and 256K BYTE LEVEL-2 2486 CACHE MODULES
- SUPPORTS BURST CACHE LINE FILLS; FAST ACCESS TIME 15ns, TAG ACCESS 12ns
- CONFIGURED as 128K DIRECT MAPPED WITH 8K x 8 SRAM (TAG) or 256K TWO WAY SET ASSOCIATIVE with 16K x 8 SRAM (TAG)
- INCLUDES SOCKET for X1 SRAM (DIRTY BIT)
- SINGLE SUPPLY VOLTAGE: $5 \mathrm{~V} \pm 10 \%$
- ALL I/O TTL COMPATIBLE
- MULTIPLE Vcc and Vss PINS for MAXIMUM NOISE IMMUNITY
- HIGH QUALITY FR4 MULTI LAYER PCB



## DESCRIPTION

The STCM128 and STCM256 are L2 Cache modules designed to work with the $\mathrm{i} 486{ }^{\circledR}$ processor. Both are constructed from high grade FR4 Laminate material and feature multiple power and ground pins as well as separate power and ground planes. All inputs and outputs are TTL compatible, and operate from a single $5 \mathrm{~V} \pm 10 \%$ supply.
The modules are designed to offer 15 ns data access times and 12 ns Tag access to support burst cache line fills to the i486 microprocessor for fast clock rates up to 50 MHz .
To minimize processor address hold time, all addresses are latched as controlled by an independent latch control signal. The design incorporates enough tag field for a valid bit and provision for a dirty bit to support copy back cache updates.

Table 1. Pin Description Overview

| Pin Name | Type | Active | Description |
| :---: | :---: | :---: | :--- |
| Control Signals |  |  |  |
| ALE | 1 | High | Address Latch Enable |
| CWEO\# | I | Low | Cache Write Enable 0 |
| CWE1\# | I | Low | Cache Write Enable 1 |
| CWE2\# | I | Low | Cache Write Enable 2 |
| CWE3\# | I | Low | Cache Write Enable 3 |
| COE\# | I | Low | Cache Output Enable |
| LCS\# | I | Low | Lower Bank Cache Select |
| UCS\# | I | Low | Upper Bank Cache Select (256K only) |
| TWE\# | I | Low | Tag Write Enable |
| TOE\# | I | Low | Tag Output Enable |
| TCEN | I | High | Tag Chip Enable High |
| TCEN\# | I | Low | Tag Chip Enable Low |
| DWE\# | I | Low | Dirty Bit Write Enable |
| DCE\# | I | Low | Dirty Bit Chip Enable |
| A |  |  |  |

## Address Signals

| A4 - A17 | I |  | Address Lines: A4 - A17 |
| :---: | :---: | :---: | :--- |
| BA2 - BA3 | 1 |  | Burst Address Inputs, Bank A |
| BB2 - BB3 | 1 |  | Burst Address Inputs, Bank B (256K only) |
| Data Signals |  |  |  |
| D0 - D31 | I/O |  | Cache Sram Data Lines: D0 - D31 |
| D1 | I |  | Dirty Bit Input |
| DO | O |  | Dirty Bit Output |
| TD0 - TD7 | I/O |  | Tag Data Inputs / Outputs |

Power Pins

| $V_{c c}$ | Supply | $5 \mathrm{~V} \pm 10 \%$ | 5 V System Supply Voltage |
| :---: | :---: | :---: | :--- |
| $\mathrm{V}_{\mathrm{ss}}$ | Ground | 0 V | System Ground Plane |

Figure 1. STCM128 Block Diagram


Figure 2. STCM256 Block Diagram


## FIFO MEMORIES

MK 4505M
MK4505S

## VERY FAST CMOS 1K x 5 CLOCKED FIFO

- FIRST-IN-FIRST-OUT MEMORY BASED ARCHITECTURE
- $1024 \times 5$ ORGANIZATION
- RISING EDGE TRIGGERED CLOCK INPUTS
- SUPPORTS FREE-RUNNING 40\% TO 60\% DUTY CYCLE CLOCK INPUTS
- SEPARATE READ AND WRITE ENABLE INPUTS
- BiPORT RAM ARCHITECTURE ALLOWS FULLY ASYNCHRONOUS AND SIMULTANEOUS READ/WRITE OPERATION
- CASCADABLE TO ANY DEPTH WITH NO ADDITIONAL LOGIC
- WIDTH EXPANDABLE TO MORE THAN 40 BITS WITH NO ADDITIONAL LOGIC
- HALF FULL STATUS FLAG
- FULL AND EMPTY FLAGS, ALMOSTFULL, ALMOST EMPTY, ..INPUT READY,- OUTPUT VALID STATUS FLAGS (4505M)


## DESCRIPTION

The MK4505 is a Very High Speed $1 \mathrm{~K} \times 5$ Clocked FIFO memory. It achieves its high performance through the use of a pipelined architecture, a $1.2 \mu$ full CMOS, single poly, double level metal process, and a memory array constructed using SGSTHOMSON's 8 transistor BiPORTTM memory cell.
The device is designed for use in applications where data is moving through a system on a square wave clock ; applications such as digitized video and audio, image processing, A-to-D and D-to-A conversions, high speed data links, Radar return sampling or data tracing.

## PIN NAMES

| D0 - D4 | Data Inputs |
| :--- | :--- |
| Q0 - Q4 | Data Outputs |
| CKW, CKR | Write and Read Clock |
| WE1 | Write Enable Input 1 |
| RE1 | Read Enable Input 1 |
| $\overline{R S}$ | Reset (active low) |
| HF | Half Full Flag |
| $V_{C c}$, GND | 5 Volts, Ground |



Figure 1. Pin Connections.


Figure 2 . Block Diagram.


## DESCRIPTION (Continued)

The device is available in two versions; a Master, the MK4505M, and a Slave, the MK4505S. The Master provides all of the control signals necessary for reliable, full speed, fully asynchronous width expansion and/or depth expansion. The Master also provides a full compliment of status flags, including Output Valid, Empty, Almost Empty, Half Full, Almost Full, Full, and Input Ready. The Master cannot be written while Full or read while Empty. The Slave, in contrast, can be forced to write and/or read continuously regardless of device status ; a feature useful in triggered data acquisitions, or for retransmit (repeat reading) applications.

4505M only

| $\overline{\mathrm{FF}, \overline{\mathrm{EF}}}$ | Full and Empty Flags (active low) |
| :--- | :--- |
| AF,AE | Almost, Full, Almost Empty Flags |
| $\mathrm{DR}, \mathrm{QV}$ | Input Ready, Output Valid |

## 4505S only

| WE2 | Write Enable Input 2 <br> RE2 <br> Read Enable Input 2 (rising edge <br> triggered 3 state control) |
| :--- | :--- |

## ASBOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $V_{\text {I }}$ | Voltage on any Pin Relative to Ground | -1.0 to 70 | V |
| $T_{A}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {STG }}$ | Ambient Storage Temperature (plastic) | -55 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{D}}$ | Total Device Power Dissipation | 1 | W |
| lout | Output Current per Pin | 25 | mA |

Note : Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or other conditions beyond those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS $\left(0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter |  | Value |  |  | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | 4.5 | 5 | 5.5 | V | 1 |
| GND | Ground | 0 | 0 | 0 | V | 1 |
| $\mathrm{~V}_{\mathrm{IH}}$ | Logic 1 input | 2.2 |  | $\mathrm{~V}_{\mathrm{CC}}+1.0$ | V | 1 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic 0 input | -0.3 |  | 0.8 | V | 1 |

Note: 1. All voltages referenced to GND.

DC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq+70^{\circ} \mathrm{C}\right.$; $\left.\mathrm{VCC}=5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | 4505-25 |  |  | 4505-33 |  |  | 4505-50 |  |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max | Min. | Typ. | Max | Min. | Typ. | Max |  |  |
| Icc | Average Power Supply Current |  | 115 | 140 |  | 95 | 140 |  | 75 | 140 | mA | 1 |


| Symbol | Parameter | Min. | Max. | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{IL}}$ | Input Leakage Current |  | $\pm 1$ | $\mu \mathrm{~A}$ | 2 |
| $\mathrm{I}_{\mathrm{CL}}$ | Output Leakage Current |  | $\pm 10$ | $\mu \mathrm{~A}$ | 2,3 |
| $\mathrm{~V}_{\mathrm{OH}}$ | Logic 1 Output Voltage (IOUT $=-4 \mathrm{~mA})$ | 2.4 |  | V | 4 |
| $\mathrm{~V}_{\mathrm{OL}}$ | Logic 0 Output Voltage (IOUT $=8 \mathrm{~mA})$ |  | 0.4 | V | 4 |

Notes : 1. Measured with both ports operatıng at $\mathrm{tck}_{\mathrm{c}} \mathrm{Min}, 50 \%$ duty cycle, outputs open, $\mathrm{V}_{\mathrm{cc}}$ max. Typical values reflect tck Min , outputs open, with $V_{c c}=5 \mathrm{~V}, 25^{\circ} \mathrm{C}$, with $50 \%$ duty cycle.
2. Measured with $\mathrm{V}=0 \mathrm{~V}$ to Vcc .
3. Measured at Q0-Q4, with QV = Low (4505M) ; after clocking with RE2 = Low (4505S).
4. All voltages referenced to GND.

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| Symbol Parameter | Value |  |  | Unit | Note |  |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| $\mathrm{C}_{1}$ | Input Capacitance | 4 |  | 5 | pF | 1 |
| $\mathrm{C}_{01}$ | Output Capacitance | 8 |  | 10 | pF | 1,2 |
| $\mathrm{C}_{02}$ | Output Capacitance | 12 |  | 15 | pF | 1,3 |

Notes : 1. Sampled, not $100 \%$ tested. Measured at 1 MHz .
2. Measured at all data and flag outputs except $\overline{\mathrm{EF}}$ and $\overline{\mathrm{FF}}$.
3. Measured at $\overline{E F}$ and $\overline{F F}$.

## AC TEST CONDITIONS

| Parameter | Value | Unit |
| :--- | :---: | :---: |
| Input Levels | 0 to 3 | V |
| Transition Times | 5 | ns |
| Input and Output Timing Reference Levels | 1.5 | V |
| Ambient Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{Cc}}$ | $5 \pm 10 \%$ | V |

Figure 3. Output Load Circuits.


Note : * Includes scope and test fixture.

## READ AND HOLD OPERATIONS

The device will perform a Read on the next rising edge of the Read Clock (CKR) whenever (see Figure 4) :

- (4505S) RE1 and RE2 are high at the rising edge of the clock.
- (4505M) RE1 and $\overline{E F}$ are high at the rising edge of the clock.
Because the device only re-evaluates and updates the Empty Flag ( $\overline{\mathrm{EF}}$ ) on the rising edge of CKR, the appearance of an active Empty Flag at valid flag access time, t F1A $^{2}$, assures the user that the next rising edge of CKR will generate an inhibit condition. All Q outputs will be High Z at toz from the rising edge of CKR. $\overline{E F}$ is latched between subsequent read clocks.
The device will perform a Hold Cycle (hold over previous data) if RE1 is low at the rising edge of the clock (CKR). If EF (4505M) or RE2 (4505S) is low at the rising edge of the clock, then the outputs will go to High-Z.


## WRITE OPERATIONS

The device will perform a Write on the next rising edge of the Write Clock (CKW) whenever (see Figure 5) :

- (4505S) WE1 and WE2 are high at the rising edge of the clock.
- (4505M) WE1 and $\overline{\mathrm{FF}}$ are high at the rising edge of the clock.
Because the device only re-evaluates and updates the Full Flag ( $\overline{\mathrm{FF}}$ ) on the rising edge of CKW, the appearance of an active Full Flag at valid flag access time, $\mathrm{t}_{\mathrm{F} 1 \mathrm{~A}}$, assures the user that the next rising edge of CKW will generate a No-Op condition. $\overline{\mathrm{FF}}$ is latched between subsequent write clocks.

MK4505M (Master) WRITE TRUTH TABLE

| CKW | Present State |  |  | Operation | Next State |  |
| :---: | :---: | :---: | :---: | :--- | :--- | :--- |
|  | $\overline{\mathbf{R S}}$ | WE1 | $\overline{\mathrm{FF}}$ |  | $\overline{\mathrm{FF}}$ | Data in |
| X | 0 | X | X | Reset | 1 | Don't Care |
| $\uparrow$ | 1 | 0 | 0 | No-Op | $?$ | Don't Care |
| $\uparrow$ | 1 | 0 | 1 | No-Op | 1 | Don't Care |
| $\uparrow$ | 1 | 1 | 0 | No-Op | $?$ | Don't Care |
| $\uparrow$ | 1 | 1 | 1 | Write | $?$ | Data in |

? = Device Status is referenced to the "next state" logic conditions.
The "next state" flag logic level is unknown due to the possible occurence of a read operation.

MK4505M (Master) READ TRUTH TABLE

| CKR | Present State |  |  | Operation | Next State |  |
| :---: | :---: | :---: | :---: | :--- | :--- | :--- |
|  | $\overline{\mathrm{RS}}$ | RE 1 | $\overline{\mathrm{EF}}$ |  | $\overline{\mathrm{EF}}$ | Qout |
| X | 0 | X | X | Reset | 0 | $\mathrm{Hi} Z$ |
| $\uparrow$ | 1 | 0 | 0 | Inhibit | $?$ | $\mathrm{Hi} Z$ |
| $\uparrow$ | 1 | 0 | 1 | Hold | 1 | Previous Q |
| $\uparrow$ | 1 | 1 | 0 | Inhibit | $?$ | Hi $Z$ |
| $\uparrow$ | 1 | 1 | 1 | Read | $?$ | Data Out |

? = Device Status is referenced to the "next state" flag logic and Qout conditions.
The "next state" flag logic level is unknown due to the possible occurrence of a write operation.

MK4505S (Slave) WRITE TRUTH TABLE

| CKW | Present State |  |  | Operation | Next State |
| :---: | :---: | :---: | :---: | :--- | :--- |
|  | $\overline{\text { RS }}$ | WE1 | WE2 |  | Data |
| X | 0 | X | X | Reset | Don't Care |
| $\uparrow$ | 1 | 0 | 0 | No-Op | Don't Care |
| $\uparrow$ | 1 | 0 | 1 | No-Op | Don't Care |
| $\uparrow$ | 1 | 1 | 0 | No-Op | Don't Care |
| $\uparrow$ | 1 | 1 | 1 | Write | Data in |

MK4505S (Slave) READ TRUTH TABLE

| CKR | Present State |  |  | Operation | Next State |
| :--- | :---: | :---: | :---: | :--- | :--- |
|  | $\overline{R S}$ | RE1 | RE2 |  | Qout |
| $X$ | 0 | $X$ | $X$ | Reset | Hi Z |
| $\uparrow$ | 1 | 0 | 0 | Inhibit | Hi Z |
| $\uparrow$ | 1 | 0 | 1 | Hold | Previous Q |
| $\uparrow$ | 1 | 1 | 0 | Inhibit | Hi Z |
| $\uparrow$ | 1 | 1 | 1 | Read | Data Out |

## RESET

$\overline{\mathrm{RS}}$ is an asynchronous master reset input. A Reset is required after power-up, before first write. Reset commences on the falling edge of $\overline{\mathrm{RS}}$ irrespective of the state of any other input or output. The user is required to observe Reset Set Up Time (trss) only if the device is enabled (see Figure 7). The trss specification is a don't care if the device remains dis-
abled (WE1 = RE1 = LOW). All status flag outputs will be valid tRSA from the falling edge of $\overline{R S}$, and all $Q$ data outputs will be high impedance trsaz from the same falling edge.
After Reset, if no valid Read operations have been performed since Reset, the "previous data" that will be output when executing the first Hold cycle will be all zeros (see Figure 8).

AC ELECTRICAL CHARACTERISTICS $\left(T_{A}=0^{\circ} \mathrm{C}\right.$ to $\left.70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | 4505-25 |  | 4505-33 |  | 4505-50 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max | Min. | Max | Min. | Max. |  |  |
| tck | Clock Cycle Time | 25 |  | 33 |  | 50 |  | ns | 1 |
| tckh | Clock High Time | 10 |  | 13 |  | 20 |  | ns | 1 |
| tCKL | Clock Low Time | 10 |  | 13 |  | 20 |  | ns | 1 |
| ts | Set Up Time | 10 |  | 13 |  | 16 |  | ns | 1 |
| $\mathrm{t}_{\mathrm{H}}$ | Hold Time | 0 |  | 0 |  | 0 |  | ns |  |
| $t_{A}$ | Output (Q) Access Time |  | 15 |  | 20 |  | 25 | ns | 1,2 |
| $t_{\text {F1A }}$ | Flag 1 Access Time ${ }^{(7)}$ |  | 15 |  | 20 |  | 25 | ns | 1,2 |
| $\mathrm{t}_{\text {F2A }}$ | Flag 2 Access Time ${ }^{(8)}$ |  | 20 |  | 25 |  | 30 | ns | 1,2 |
| tor | Output Hold Time | 5 |  | 5 |  | 5 |  | ns | 1,2 |
| toz | Clock to Outputs High-Z |  | 15 |  | 20 |  | 25 | ns | 1,3 |
| toL | Clock to Outputs Low-Z | 5 |  | 5 |  | 5 |  | ns | 1,3 |
| trss | Reset Set Up Time | 12 |  | 16 |  | 25 |  | ns | 1,4 |
| $t_{\text {RS }}$ | Reset Pulse Width | 25 |  | 33 |  | 50 |  | ns |  |
| trsa | Reset Flag Access Time |  | 50 |  | 66 |  | 100 | ns | 1,3 |
| trsaz | Reset to Outputs High-Z |  | 25 |  | 33 |  | 50 | ns | 1,3 |
| tFRL | First Read Latency | 50 |  | 66 |  | 100 |  | ns | 1,5 |
| $\mathrm{t}_{\text {FFL }}$ | First Flag Cycle Latency | 25 |  | 33 |  | 50 |  | ns | 1,6 |

Notes : 1. All AC Electrical Characterıstics measured under conditıons specified in "AC Test Conditions".
2. Measured w/40pf Output Load (Figure 3A)
3. Measured w/5pf Output Load (Figure 3B).
4. Need not be met unless device is Read and/or Write Enabled.
5. Minimum first Write to first Read delay required to assure valid first Read.
6. Minimum first Write to first Read Clock delay required to assure clearing the Empty Flag.
7. Flag $1=\overline{\mathrm{EF}}, \overline{\mathrm{FF}}, \mathrm{QV}, \mathrm{DR}$.
8. Flag $2=A E, A F, H F$.

Figure 4. Read Cycle Timing.


Note : For this particular diagram the $\overline{\mathrm{EF}}$ changes logic states presuming that a valid WRITE operation has occured prior to the rising edge of CKR at $\mathrm{t}_{2}$.

Figure 5. Write Cycle Timing.


Note : For this particular diagram the $\overline{\mathrm{FF}}$ changes logic states presuming that a valid READ operation has occured prior to the rising edge of CKW at $\mathrm{t}_{3}$.

Figure 6 . Hold Cycle Timing.


Note : $\overline{\mathrm{EF}}=\mathrm{HIGH}$ (master)
RE2 $=$ HIGH (slave)
Figure 7. Reset Cycle Timing.


Note : trss must be met if the device is read AND/OR write enabled (WE1, RE1 = High).

Figure 8. First Hold After Reset.


Note : A valid write operation is presumed between $t_{1}$ and $t_{2}$.
Figure 9. Almost Empty Flag Timing (4505M only).


Note : 1. This example does not show the hysterisis in the ALMOST FLAGS.

Figure 10. Almost Full, Half Full Flag Timing.


Notes : 1. Q outputs in Master/Slave Width Expansion (RE2 = $\overline{\mathrm{EF}}$ ), or when using MK4505S Slave separately.
2. Q outputs in Master-to-Master Depth Expansion (RE1 with $\overline{\mathrm{EF}}=\mathrm{HIGH}$ ), or when using the MK4505M separately.
3. This example does not show the hysterisis in the ALMOST FLAGS.

| Gating Clock |  | Gating Operation | Flag <br> Affected | Flag Transition | Read Locations Remaining to Empty | Write Locations Available to Full |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CKR | CKW |  |  |  |  |  |
| $\uparrow$ | - | READ | AE | $\pi$ | 8* | 1016 |
| - | $\uparrow$ | WRITE | AE | $\pi$ | 10 | 1014 |
| $\uparrow$ | - | READ | AE | $\rangle$ | 9 | 1015 |
| - | $\uparrow$ | WRITE | AE | $\pm$ | 11 | 1013 |
| $\uparrow$ | - | READ | AF | - | 1014 | 10 |
| - | $\uparrow$ | WRITE | AF | $\pi$ | 1016 | 8* |
| $\uparrow$ | - | READ | AF | $\rangle$ | 1013 | 11 |
| - | $\uparrow$ | WRITE | AF | $\rangle$ | 1015 | 9 |
| $\uparrow$ | - | READ | HF | $\lambda$ | 510 | 514 |
| - | $\uparrow$ | WRITE | HF | * | 512 | 512* |
| $\uparrow$ | - | READ | HF | $\rangle$ | 509 | 515 |
| - | $\uparrow$ | WRITE | HF | $\pm$ | 511 | 513 |

Notes : *. Flag definition to the respective operation and clock.

1. All examples are given in reference to the flag transition point, in the direction shown, for the given clock edge and operation. The flag remains stable as long as the condition that set or cleared the flag exists in the device.
2. The table describes the number of the cycles that can be performed, including the next rising edge.
3. Remaining Read or Available Write locations at the flag transition point reflects the hysterisis inherent to the internal scheme that detects the flag status.
4. Asynchronous or simultaneous dual port operations at the flag transition point may result in a false flag status. When this occurs, the flag is evaluated and updated on the subsequent clock.

Figure 11. Simultaneous Write/Read Timing (4505M only).


Figure 12.. Simultaneous Write/Read Timing (4505S only).


## SIMULTANEOUS WRITE/READ TIMING

The Empty Flag ( $\overline{\mathrm{EF}}$ ) is guaranteed to clear (go HIGH) in response to the first rising edge of the read clock (CKR) to occur tffl (First Flag Latency) after a valid First Write (from the rising edge of CKW). Read clocks occurring less than tFFL after a First Write may clear the EF, but are not guaranteed (see Figure 10). As always, reads attempted in conjunction with an active Empty Flag are inhibited. Therefore, the next rising edge of CKR following tffL will produce the first valid read. This is the tfrl (First Read Latency) pa-rameter, and must be observed for proper system operation with the latched EF. Coming from an empty condition, the First Read operation should be accomplished by enabling RE1 no less than ts before the rising edge of CKR at tral. The $Q$ outputs will present valid data $t_{A}$ from the rising edge of CKR.
When using the MK4505S (Slave) separately, the user must observe the tfRL (First Read Latency) parameter to ensure first-write-to-first-read valid data. Referring to Figure 12, the first rising edge of CKR to occur tfrl after a First Write clock will guarantee valid data $t_{A}$ from the rising edge of CKR. Read operations attempted before tfrl is satisfied may result in reading RAM locations not yet written. Careful observance of tfriL by the user is a must when using free running asynchronous read/write clocks on the MK4505S ; there is no automatic read and write protection circuitry in the Slave.
It should also be noted that the MK4505M/S has an expected "fall-through delay time" described as First Write data presented to the FIFO and clocked out to the outside world. This can be calculated as :
ts $+t_{\text {FRL }}+t_{A}$ (from Figure 11 or 12). Further occurring valid read clocks will present data to the Q outputs $t_{A}$ from the rising edge of CKR.

## WIDTH AND DEPTH EXPANSION

A single Master (MK4505M) is required for each 1 K of depth configured. The number of Slaves that can be driven by a single Master is limited only by the effects of adding extra load capacitance (Write and Read Enable Input Capacitance) onto the Input Ready (DR), Output Valid (QV), Full Flag ( $\overline{\mathrm{FF}}$ ) and Empty Flag ( $\overline{\mathrm{EF}}$ ) outputs. However, even 40 bits of width ( 8 devices) results in only 40pf of loading, which corresponds to the amount of load called out in the AC Test Conditions. Additional loading will slow the flags down, but as long as Enable Set Up time ( ts ) is met, slowing the flags has no negative consequences.

## DEPTH EXPANSION HANDSHAKE PROTOCOL

The depth expansion handshake device connections are shown in Figure 13. The expansion interface signals can be considered transparent to the user, as long as the expansion clock continues to run. The Output Ready (QV) flag, and the Data Ready (DR) flag logic descriptions are detailed in the following charts. Since the expansion clock is the read clock for the sending FIFO, as well as the write clock for the receiving FIFO, these two signals prevent data loss during depth expansion applications where the receiving bank (bank B, Figure 13) goes full simultaneously as the sending bank goes empty (bank A, Figure 13).

| Before Read Clock |  |  |  | Operation at CKR | After Read Clock |  | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RE1 | $\overline{E F}$ | QV | Reads Remaining |  | QV | Status |  |
| X | 0 | X | 0 | Inhibit | 0 | Empty | 1 |
| 0 | 1 | 1 | $\geq 1$ | Hold | 0 | Active | 2 |
| 1 | 1 | 0 | 1 | Read | 1 | Empty | 3 |
| 1 | 1 | X | $\geq 2$ | Read | 1 | Active | 4 |

Notes: 1. Whenever EF is active low, further attempted read cycles are inhibited.
2. QV is gated by RE1 such that the QV flag will be latched low $t_{F 1 A}$ from the rising edge of CKR when RE1 is low. The RE1 input must meet the set-up time (ts) prior to the read clock edge. QV does not logically allow or prevent a read operation.
3. Whenever RE1 is active high, QV will always follows the EF signal by one read clock cycle.
4. This condition displays a typical read operation when remaining memory locations (prior to the read operation) are from 2 to 1024. $\overline{\mathrm{EF}}$ and QV continue to acknowledge that the FIFO has more data available.

| Before Write Clock |  |  |  | Operation at CKW | After Write Clock |  | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WE1 | $\overline{\text { FF }}$ | DR | Write Available |  | DR | Status |  |
| X | 0 | 0 | 0 | No-Op | 0 | Full | 1 |
| 0 | 1 | 0 | 1 | No-Op | 1 | Full-1 | 2 |
| 0 | 1 | 1 | 1 | No-Op | 0 | Full-1 | 2 |
| 1 | 1 | X | 1 | Write | 0 | Full | 1 |
| 0 | 1 | - | 2 | No-Op | 1 | Active | 3 |
| 1 | 1 | 1 | 2 | Write | 0 | Full-1 | 4 |
| 0 | 1 | 1 | $\geq 3$ | No-Op | 1 | Active |  |
| 1 | 1 | 1 | $\geq 3$ | Write | 1 | Active | 5 |

Notes: 1. DR can be low only when the MK4505M is full or (full-1). Whenever the device goes full ( $\overline{\mathrm{FF}}=\mathrm{low}$ ), then DR will be latched low $t_{\text {FiA }}$ from the same write clock edge (CKW) regardless of the logic state of the DR flag at the clock transition. Further attempted write operations are blocked since FF is low.
2. If DR changes logic states after the write clock, then this example reflects the condition when the MK4505M has one (1) memory location available (full-1). DR will presume the opposite logic state of the previous cycle for subsequent write clocks if WE1 is disabled (low) and one memory location is available. Whenever the MK4505M goes full ( $\mathrm{FF}=$ low), DR will be latched low in the same clock cycle. (This is part of the Depth Expansion Protocol, and acts to notify the sending unit that space is avallable.) The DR flag does not logically allow or prevent a write operation.
3. If DR is a logic 1 before and after the write clock, then this example signifies that the available memory locations in the MK4505M are greater than or equal to 2, after the completed write operation.
4. During a valid write cycle, the DR flag will go inactive low $t_{F 1 A}$ from the rising edge of $\mathrm{CKW}_{\mathrm{w}}$ if the write counter is (full-2) at the clock transition. This results is a (full-1) condition. (Refer to notes 1 and 2.)
5. This condition displays a typical write cycle, where available memory locations (prior to the write operation) are from 3 to 1024. DR and FF contınue to acknowledge that the FIFO is ready to accept more data.

In summary, the QV flag follows the EF signal by one read clock cycle (in all instances) when RE1 is active high at the rising edge of CKR. Whenever RE1 is disabled (low), the QV flag will go low $\mathrm{t}_{\mathrm{F} 1 \mathrm{~A}}$ from the rising edge of CKR. Of course, the RE1 input must satisfy the set-up time (ts) prior to CKR. The QV flag does not enable or inhibit read operations. Read protection is provided by the EF signal.
The DR flag will go low one cycle prior to a full condition (full-1), or DR will go high at (full-2) from the rising edge of CKW. However, if WE1 is disabled (low), and the device has one location available, then DR will toggle each subsequent write cycle until full. This way the device notifies the sending unit that at least one more byte of data can be accepted. When the device goes full, the DR flag will be latched low $t_{\text {F1A }}$ from the clock edge (during the same write cycle), regardless of its previous logic state. As with all valid write cycles, the WE1 input must satisfy the set-up time (ts) prior to CKW. The DR flag does not enable or inhibit write operations. Write protection is provided by the $\overline{\mathrm{FF}}$ signal.

## WIDTH AND DEPTH EXPANSION EXAMPLES

The width and depth expansion interface timing diagrams (Figures 14 and 15) are in reference to the width and depth expansion schematic in Figure 13
(For simplicity all clocks have the same frequency and transition rate).
Example 1 - First Write Since Empty - Reading the timing diagram from the top left to bottom right, one can determine that figure 13 illustrates the effects of the first WRITE/READ cycles from an EMPTY array of FIFOs. Both of the EF pins are initially low (EFX, EF and RE2). As data is written into Bank $A$, the expansion clock reads data from Bank $A$ and writes it to Bank B, the interface $\overline{\mathrm{EF}}$ ( $\overline{\mathrm{EF}}$ and RE2) and the external $\overline{E F}(\overline{E F} x)$ go inactive (logic 1) while data is shifted through the FIFO array from Bank A through Bank B to the external output (Q0-Q4). The EF logic goes valid (logic 0) once data is shifted out of its respective bank.
Example 2 - First Read Since Full - Reading the timing diagram from the bottom left to top right, one can determine that figure 15 illustrates the effects of the first READs from a FULL array of FIFOs. As data is read out of the system (Q0-Q4), it allows Bank B to receive data (QExP) shifted from Bank A. As Bank B shifts data out via Q0-Q4, allowing Bank A to shift data into Bank $B$, both banks will show a cleared $\overline{\mathrm{FF}}$ status (logic 1) on the expansion $\overline{\mathrm{FF}}$ ( $\overline{\mathrm{FF}}$ and WE2) as well as the internal $\overline{\mathrm{FF}}$ ( $\overline{\mathrm{FF}}_{\mathrm{X}}$ ). When Bank $A$ is no longer considered FULL, Data In from the system (D0-D4) is now written into Bank A. The FIFO array is again completely Full.

## APPLICATION

The MK4505 operates from a 5 V supply. It is compatible with all standard TTL families on all inputs and outputs. The device should share a solid ground plane with any other devices interfaced with it, particularly TTL devices. Additionally, because the outputs can drive rail-to-rail into high impedance loads, the MK4505 can also interface to 5 V CMOS on all inputs and outputs.
Since very high frequency current transients will be associated with the operation of the MK4505, power line inductance must be minimized on the circuit board power distribution network. Power and ground trace gridding or separate power planes can be employed to reduce line inductance. A high frequency decoupling capacitor should be placed next
to each FIFO. The capacitor should be $0.1 \mu \mathrm{~F}$ or larger. Also, a pull-up resistor in the range of $1 \mathrm{~K} \Omega$ is recommended for the $\overline{\text { RESET }}$ input pin to improve proper operation.
Though often times not thought of as such, the traces on a memory board are basically unterminated, low impedance transmission lines. As such they are subject to signal reflections manifested as noise, undershoots and excessive ringing. Series termination in close proximity to the TTL drivers can improve driver/signal path impedance matching. While experimentation most often proves to be the only practical approach to selection of series resistors, values in the range of $10 \Omega$ to $33 \Omega$ often prove most suitable.


Figure 14. Example 1 - Width and Depth Expansion Interface Timing.


Note : *. Example begins with both banks empty, as status flags indicate.

Figure 15. Example 2 - Width and Depth Expansion Interface Timing.
NEXT OPERATION BANK A

## ORDERING INFORMATION



In a System using both M4505M and M4505S, parts should be ordered individually.
For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## CMOS $512 \times 9$ BiPORT FIFO

- FIRST-IN, FIRST-OUT MEMORY BASED ARCHITECTURE
- FLEXIBLE $512 \times 9$ ORGANIZATION
- LOW POWER HCMOS TECHNOLOGY
- ASYNCHRONOUS AND SIMULTANEOUS READ/WRITE
- BIDIRECTIONAL APPLICATIONS
- FULLY EXPANDABLE BY WORD WIDTH OR DEPTH
- EMPTY AND FULL WARNING FLAGS
- RETRANSMIT CAPABILITY
- HIGH PERFORMANCE


## DESCRIPTION

The MK4501 is a BiPORT ${ }^{\text {TM }}$ FIFO memory, which utilizes special two-port cell tech- niques. Specifically, this device implements a First-In, First-Out algorithm, featuring asynchronous read/write operations, full and empty flags, and unlimited expansion capability in both word size and depth. The main application of the MK4501 is as a rate buffer, sourcing and absorbing data at different rates, (e.g., interfacing fast processors and slow peripherals). The full and empty flags are provided to

## PIN NAMES

| $\bar{W}$ | Write |
| :--- | :--- |
| $\overline{\mathrm{R}}$ | Read |
| $\overline{\mathrm{RS}}$ | Reset |
| D0-D8 | Data Inputs |
| Q0-Q8 | Data Outputs |
| GND | Ground |
| $\overline{\mathrm{XI}}$ | Expansion Input |
| $\overline{\mathrm{XO}}$ | Expansion Output |
| $\overline{\mathrm{FF}}$ | Full Flag |
| $\overline{\mathrm{EF}}$ | Empty Flag |
| $\overline{\mathrm{FL} / \overline{R T}}$ | First Load / Retransmit |
| VCC/GND | 5 Volts/Ground |
| NC | Not Connected |



Figure 1. Pin Connections


Figure 2. Block Diagram


## INTRODUCTION (Continued)

prevent data overflow and underflow. The data is loaded and emptied on a First-In, First-Out (FIFO) basis, and the latency for the retrieval of data is approximately one load cycle (write). Since the writes and reads are internally sequential, thereby requiring no address information, the pinout definition will serve this and future high-density devices. The ninth bit is provided to support control or parity functions.

## FUNCTIONAL DESCRIPTION

Unlike conventional shift register based FIFOs, the MK4501 employs a memory-based architecture wherein a byte written into the device does not "ripple-through". Instead, a byte written into the MK4501 is stored at a specific location, where it remains until over-written. The byte can be read and re-read as often as desired.
Twin address pointers (ring counters) automatically generate the addresses required for each write and read operation. The empty/full flag circuit prevents illogical operations, such as reading un-written bytes (reading while empty) or over-writing un-read bytes (writing while full). Once a byte stored at a given address has been read, it can be over-written.

Address pointers automatically loop back to address zero after reaching address 511 . The empty/full status of the FIFO is therefore a function of the distance between the pointers, not of their absolute location. As long as the pointers do not catch one another, the FIFO can be written and read continuously without ever becoming full or empty.
Resetting the FIFO simply resets the address pointers to address zero. Pulsing retransmit resets the read address pointer without affecting the write address pointer.
With conventional FIFOs, implementation of a larger FIFO is accomplished by cascading the indi-vidual FIFOs. The penalty of cascading is often unacceptable ripple-through delays. The 4501 allows implementation of very large FIFOs with no timing penalties. The memory-based architecture of the MK4501 allows connecting the read, write, data in, and data out lines of the MK4501s in parallel. The write and read control circuits of the individual FIFOs are then automatically enabled and disabled through the expansion-in and expansion-out pins as appropriate (see the Expansion Timing section for a more complete discussion).

RECOMMENDED DC OPERATING CONDITIONS $\left(0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Typ. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5 | 5.5 | V | 3 |
| GND | Ground | 0 | 0 | 0 | V |  |
| $\mathrm{~V}_{\mathrm{IH}}$ | Logic "1" All Inputs | 2.0 |  | $\mathrm{~V}_{\mathrm{CC}}+1$ | V | 3 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic "0" All Inputs | -0.3 |  | 0.8 | V | 3,4 |

DC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | Min. | Typ. | Max. | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ILL | Input Leakage Current (Any Input) |  |  | $\pm 1$ | $\mu \mathrm{A}$ | 5 |
| lot | Output Leakage Current |  |  | $\pm 10$ | $\mu \mathrm{A}$ | 6 |
| Vor | Output Logic 1 Voltage (lout $=-1 \mathrm{~mA}$ ) | 2.4 |  |  | V | 3 |
| VoL | Output Logic 0 Voltage (lout $=4 \mathrm{~mA}$ ) |  |  | 0.4 | V | 3 |
| lcCa | Average Vcc Power Supply Current |  |  | 80 | mA | 7 |
| $\mathrm{Icc2}$ | Average Standby Current ( $\overline{\mathrm{R}}=\overline{\mathrm{W}}=\overline{\mathrm{RS}}=\overline{\mathrm{F}} \stackrel{\mathrm{RT}}{\mathrm{R}}=\mathrm{V}_{\mathrm{IH}}$ ) |  |  | 8 | mA | 7 |
| Icc3 | Power Down Current (all Inputs $\geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ ) |  |  | 500 | $\mu \mathrm{A}$ | 7 |

CAPACITANCE $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| Symbol | Parameter |  | Value |  |  | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| $\mathrm{C}_{\mathrm{l}}$ | Capacitance on Input Pins |  |  | 7 | pF |  |
| $\mathrm{C}_{0}$ | Capacitance on Output Pins |  |  | 12 | pF | 8 |

## Notes :

1. Pulse widths of less than minimum values are not valid.
2. Measured using output load shown in figure Output Load Circuit.
3. All voltages are referenced to ground.
4. 1.5 volt negativeundershoots are allowed for 10 ns , once per cycle.
5. Measured with $0.4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{Cc}}$.
6. $\overline{\mathrm{R}} \geq \mathrm{V}_{\mathrm{IH}}, 0.4 \mathrm{~V} \geq \mathrm{V}_{\mathrm{OUT}} \leq \mathrm{V}_{\mathrm{Cc}}$.
7. Icc measurements are made with outputs open.
8. With output buffer deselected.

## ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{I}}$ | Voltage on any Pin Relative to Ground | -0.5 to +7 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating Temperature $\mathrm{T}_{\mathrm{A}}$ (ambient) | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{D}}$ | Total Device Power Dissipation | 1 | W |
| IOUT | Output Current per Pin | 20 | mA |

Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operatıon of the device at these, or any other conditions above those indicated in the operational sections of this specification, is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.

## AC TEST CONDITIONS

| Input Levels | GND to 3 V |
| :--- | :--- |
| Transition Times | 5 ns |
| Input Signal Timing <br> Reference Level | 1.5 V |
| Output Signal Timing <br> Reference Level | 0.8 V and 2.2 V |
| Ambient Temperature | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| Vcc | $5 \mathrm{~V} \pm 10 \%$ |

## READ MODE

The MK4501 initiates a Read Cycle (see Figure 4a) on the falling edge of Read Enable control input ( $\overline{\mathrm{R}})$, provided that the Empty Flag (EF) is not set. In the Read mode of operation, the MK4501 provides a fast access to data from 9 of 4608 locations in the static storage array. The data is accessed on a FIFO basis independent of any ongoing WRITE operations. After $\bar{R}$ goes high, data outputs will return to a high impedance condition until the next Read operation.
In the event that all data has been read from the

Figure 3. Equivalent Output Load Circuit


FIFO, the $\overline{E F}$ will go low, and further Read operations will be inhibited (the data outputs will remain in high impedance). EF will go high twef after completion of a valid Write operation. EF will again go low treF from the beginning a subsequent READ operation, provided that a second WRITE has not been completed (see figure 4B). Reads beginning tEFR after EF goes high are valid. Reads begun after $\overline{\mathrm{EF}}$ goes low and more than trpi before EF goes high are invalid (ignored). Reads beginning less than trpi before EF goes high and less than tefr later may or may not occur (be valid) depending on internal flag status.

AC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| tre | Read Cycle Time | 80 |  | 100 |  | 120 |  | 140 |  | 175 |  | 235 |  | ns |  |
| $t_{A}$ | Access Time |  | 65 |  | 80 |  | 100 |  | 120 |  | 150 |  | 200 | ns | 2 |
| trR | Read Recovery Time | 15 |  | 20 |  | 20 |  | 20 |  | 25 |  | 35 |  | ns |  |
| tRPW | Read Pulse Width | 65 |  | 80 |  | 100 |  | 120 |  | 150 |  | 200 |  | ns | 1 |
| tri | $\overline{\mathrm{R}}$ Low to Low Z | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns | 2 |
| tov | Data Valid from High $\overline{\mathrm{R}}$ | 5 |  | 5 |  | 5 |  | 5 |  | 5 |  | 5 |  | ns | 2 |
| trhz | $\overline{\mathrm{R}}$ High to High Z |  | 25 |  | 25 |  | 25 |  | 35 |  | 50 |  | 60 | ns | 2 |
| tref | $\overline{\mathrm{R}}$ Low to EF Low |  | 60 |  | 75 |  | 95 |  | 115 |  | 145 |  | 195 | ns | 2 |
| tefr | EF High to Valid Read | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | ns | 2 |
| twer | $\overline{\text { W }}$ High to EF High |  | 60 |  | 75 |  | 95 |  | 110 |  | 140 |  | 190 | ns | 2 |
| $\mathrm{t}_{\text {RPI }}$ | Read Protect Indeterminant |  | 35 |  | 35 |  | 35 |  | 35 |  | 35 |  | 35 | ns | 2 |

Figure 4A. Read and Empty Flag Waveforms


## WRITE MODE

The MK4501 initiates a Write Cycle (see Figure 4B) on the falling edge of the Write Enable control input $(\overline{\mathrm{W}})$, provided that the Full Flag $(\overline{\mathrm{FF}})$ is not set. Data set-up and hold-time requirements must be satisfied with respect to the rising edge of $\bar{W}$. The data is stored sequentially and independent of any ongoing Read operations. $\overline{\text { FF }}$ is asserted during the last valid write as the MK4501 becomes full. Write operations begun with $\overline{\mathrm{FF}}$ low are inhibited. $\overline{\mathrm{FF}}$ will go high trff after completion of a valid READ
operation. $\overline{\mathrm{FF}}$ will again go low twFF from the beginning of a subsequent WRITE operation, provided that a second READ has not been completed (see Figure 4A). Writes beginning tffw after FF goes high are valid. Writes beginning after $\overline{\mathrm{FF}}$ goes low and more than twpi before FF goes high are invalid (ignored). Writes beginning less than twpi before FF goes high and less than tffw later may or may not occur (be valid), depending on internal flag status.

AC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| twc | Write Cycle Time | 80 |  | 100 |  | 120 |  | 140 |  | 175 |  | 235 |  | ns |  |
| twPW | Write Pulse Width | 65 |  | 80 |  | 100 |  | 120 |  | 150 |  | 200 |  | ns | 1 |
| twr | Write Recovery Time | 15 |  | 20 |  | 20 |  | 20 |  | 25 |  | 35 |  | ns |  |
| tDS | Data Set Up Time | 20 |  | 25 |  | 35 |  | 40 |  | 50 |  | 65 |  | ns |  |
| $t_{\text {DH }}$ | Data Hold Time | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | ns |  |
| twFF |  |  | 60 |  | 75 |  | 95 |  | 115 |  | 145 |  | 195 | ns | 2 |
| $t_{\text {fFw }}$ | $\overline{\text { FF }}$ High to Valid Write | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | ns | 2 |
| $t_{\text {RFF }}$ | $\overline{\mathrm{R}}$ High to $\overline{\mathrm{FF}}$ High |  | 60 |  | 75 |  | 95 |  | 110 |  | 140 |  | 190 | ns | 2 |

Figure 4B. Write and Full Flag Waveforms


Figure 5B. Write/Read to Empty Flag Waveforms


Figure 5B. Read/Write to Full Flag Waveforms


## RESET

The MK4501 is reset (see Figure 6) whenever the Reset pin ( $\overline{\mathrm{RS}}$ ) is in the low state. During a Reset, both the internal read and write pointers are set to the first location. Reset is required after power up, before a Write operation can begin.

Although neither $\bar{W}$ or $\overline{\mathrm{R}}$ need be high when $\overline{\mathrm{RS}}$ goes low, both $\bar{W}$ and $\overline{\mathrm{R}}$ must be high trss before RS goes high, and must remain high tRSR afterwards. Refer to the following discussion for the required state of $\overline{\mathrm{FL}} / \overline{\mathrm{RT}}$ and $\overline{\mathrm{XI}}$ during Reset.

AC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; $\left.\mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {RSC }}$ | Reset Cycle Time | 80 |  | 100 |  | 120 |  | 140 |  | 175 |  | 235 |  | ns |  |
| $t_{\text {RS }}$ | Reset Pulse Width | 65 |  | 80 |  | 100 |  | 120 |  | 150 |  | 200 |  | ns | 1 |
| $\mathrm{t}_{\text {RSR }}$ | Reset Recovery Time | 15 |  | 20 |  | 20 |  | 20 |  | 25 |  | 35 |  | ns |  |
| trss | Reset Set Up Time | 45 |  | 60 |  | 80 |  | 100 |  | 130 |  | 180 |  | ns |  |

Figure 6. Reset Waveforms


Note : $\overline{\mathrm{EF}}$ and $\overline{\mathrm{FF}}$ may change status during Reset, but flags will be valid at trsc.

## RETRANSMIT

The MK4501 can be made to retransmit (re-read previously read data) after the Retransmit pin (RT) is pulsed low. (see Figure 7).
A Retransmit operation sets the internal read pointer to the first physical location in the array, but
will not affect the position of the write pointer. $\overline{\mathrm{R}}$ must be inactive trTs before RT goes high, and must remain high for tritr afterwards.
The Retransmit function is particularly useful when blocks of less than 512 Writes are performed between Resets. The Retransmit feature is not compatible with Depth Expansion.

Figure 7. Retransmit Waveforms


Note : $\overline{\mathrm{EF}}$ and $\overline{\mathrm{FF}}$ may change status during Retransmit, but flags will be valid at trtc.

AC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {RTC }}$ | Retransmit Cycle Time | 80 |  | 100 |  | 120 |  | 140 |  | 175 |  | 235 |  | ns |  |
| $\mathrm{t}_{\mathrm{RT}}$ | Retransmit Pulse Width | 65 |  | 80 |  | 100 |  | 120 |  | 150 |  | 200 |  | ns | 1 |
| trin | Retransmit Recovery Time | 15 |  | 20 |  | 20 |  | 20 |  | 25 |  | 35 |  | ns |  |

## SINGLE DEVICE CONFIGURATION

A single MK4501 may be used when application requirements are for 512 words or less. The MK4501 is placed in Single Device Configuration mode when the chip is Reset with the Expansion In pin ( $\overline{\mathrm{XI}})$ grounded (see Figure 8).

## WIDTH EXPANSION

Word width may be increased simply by connecting the corresponding input control signals of multiple devices. Status Flags ( $\overline{\mathrm{EF}}$ and $\overline{\mathrm{FF}}$ ) can be detected from any one device. Figure 9 demonstrates an 18 -bit word width by using two MK4501s. Any word width can be attained by adding additional MK4501s.

Figure 8. A Single $512 \times 9$ FIFO Configuration


Figure 9. A $512 \times 18$ FIFO Configuration (Width Expansion)


Note : Flag detection is accomplished by monitoring the $\overline{\mathrm{FF}}$ and $\overline{\mathrm{EF}}$ signals on either (any) device used in the width expansion configuration. Do not connect flag output signals together.

## DEPTH EXPANSION (Daisy Chain)

The MK4501 can easily be adapted to applications when the requirements are for greater than 512 words. Figure 10 demonstrates Depth Expansion using three MK4501s. Any depth can be attained by adding additional MK4501s.
External logic is needed to generate a composite Full Flag and Empty Flag. This requires the ORing of all EFs and the ORing of all FFs (i.e., all must be set to generate the correct composite FF or EF).

The MK4501 operates in the Depth Expansion configuration after the chip is Reset under the below listed conditions.

1. The first device must be designated by grounding the First Load pin (FL). The Retransmit function is not valid in the Depth Expansion Mode.
2. All other devices must have $\overline{F L}$ in the high state.
3. The Expansion Out ( $\overline{\mathrm{XO}}$ ) pin of each device must be tied to the Expansion $\ln (\overline{\mathrm{XI}})$ pin of the next device.

Figure 10. A $1536 \times 9$ FIFO Configuration (depth expansion)


## EXPANSION TIMING

Figures 11 and 12 illustrate the timing of the Expansion Out and Expansion In signals. Discussion of Expansion Out/Expansion In timing is provided to clarify how Depth Expansion works. In as much as Expansion Out pins are generally connected only to Expansion In pins, the user need not be concerned with actual timing in a normal Depth Expanded application unless extreme propagation
delays exist between the $\overline{X O} / \overline{X I}$ pin pairs.
Expansion Out pulses are the image of the WRITE and READ signals that cause them ; delayed in time by trol and tхон. The Expansion Out signal is propagated when the last physical location in the memory array is written and again when it is read (Last Read). This is in contrast to when the Full and Empty Flags are activated, which is in response to writing and reading a last available location.

Figure 11. Expansion Out Timing Waveforms


AC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| txol | Expansion Out Low |  | 55 |  | 70 |  | 75 |  | 90 |  | 115 |  | 150 | ns |  |
| txOH | Expansion Out High |  | 60 |  | 80 |  | 90 |  | 100 |  | 125 |  | 155 | ns |  |

When in Depth Expansion mode, a given MK4501 will begin writing and reading as soon as valid WRITE and READ signals begin, provided FL was grounded at RESET time. A MK4501 in Depth Expansion mode with FL high at RESET will not begin writing until after an Expansion In pulse occurs. It will not begin reading until a second

Expansion In pulse occurs and the Empty Flag has gone high. Expansion In pulses must occur txis before the WRITE and READ signals they are intended to enable. Minimum Expansion In pulse width, $\mathrm{t}_{\mathrm{x}}$, and recovery time, txir, must be observed.

Figure 12. Expansion In Timing Waveforms


AC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| txı | Expansion in Pulse Width | 60 |  | 75 |  | 95 |  | 115 |  | 145 |  | 195 |  | ns | 1 |
| txIR | Expansion In Recovery Time | 15 |  | 20 |  | 20 |  | 20 |  | 25 |  | 35 |  | ns |  |
| txis | Expansion In Setup Time | 25 |  | 30 |  | 45 |  | 50 |  | 60 |  | 85 |  | ns |  |

## COMPOUND EXPANSION

The two expansion techniques described above can be applied together in a straight forward manner to achieve large FIFO arrays (see Figure 13).

## BIDIRECTIONAL APPLICATIONS

Applications, which require data buffering between two systems (each system capable of READ and WRITE operations), can be achieved by pairing MK4501s, as shown in Figure 14. Care must be taken to ensure that the appropriate flag is monitored by each system. (i.e., FF is monitored on the device where $\bar{W}$ is used ; $\overline{E F}$ is monitored on the device where $\bar{R}$ is used). Both Depth Expansion and Width Expansion may be used in this mode.

Figure 13. Compound FIFO Expansion Configuration


## Notes:

1. For depth expansion block see DEPTH EXPANSION Section and Figure 10.
2. For Flag operation see WIDTH EXPANSION Section and Figure 9.

Figure 14. Bidirectional FIFO Application


## ORDERING INFORMATION



For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or to the current Memory Shortform Catalogue.
For further information on any aspect of this device, please contact our Sales Office nearest you. MK4503

## CMOS 2K x 9 BiPORT FIFO

- FIRST-IN, FIRST-OUT MEMORY BASED ARCHITECTURE
- FLEXIBLE $2048 \times 9$ ORGANIZATION
- LOW POWER HCMOS TECHNOLOGY
- ASYNCHRONOUS AND SIMULTANEOUS READNRITE
- BI-DIRECTIONAL APPLICATIONS
- FULLY EXPANDABLE BY WORD WIDTH OR DEPTH
- EMPTY AND FULL WARNING FLAGS
- RETRANSMIT CAPABILITY
- HIGH PERFORMANCE
- HALF FULL FLAG IN SINGLE DEVICE MODE


## DESCRIPTION

The MK4503 is a BiPORT TM FIFO memory, which utilizes special two-port cell techniques. Specifically, this device implements a First-In, First-Out algorithm, featuring asyn-chronous Read/Write operations, full, half full and empty flags, and unlimited expansion capability in both word size and depth. The main application of the MK4503 is as a rate buffer, sourcing and absorbing data at different rates, (e.g., interfacing fast processors and slow peripherals).

## PIN NAMES

| $\bar{W}$ | Write |
| :--- | :--- |
| $\overline{\mathrm{R}}$ | Read |
| $\overline{\mathrm{RS}}$ | Reset |
| $\overline{\mathrm{F} / \overline{\mathrm{RT}}}$ | First Load / Retransmit |
| DO-D8 | Data Inputs |
| QO-Q8 | Data Outputs |
| $\overline{\mathrm{XI}}$ | Expansion Input |
| $\overline{\mathrm{XO} / \mathrm{HF}}$ | Expansion Output / Half Full Flag |
| $\overline{\mathrm{FF}}$ | Full Flag |
| $\overline{\mathrm{EF}}$ | Empty Flag |
| VCC | 5 Volts |
| GND | Ground |
| NC | Not Connected |

Figure 2. Block Diagram


## DESCRIPTION (Continued)

The full, half full and empty flags are provided to prevent data overflow and underflow. The data is loaded and emptied on a First-In, First-Out (FIFO) basis, and the latency for the retrieval of data is approximately one load cycle (write). Since the writes and reads are internally sequential, thereby requiring no address information, the pinout definition will serve this and future high-density devices. The ninth bit is provided to support control or parity functions.

## FUNCTIONAL DESCRIPTION

Unlike conventional shift register based FIFOs, the MK4503 employs a memory-based architecture wherein a byte written into the device does not "Ripple-Through". Instead, a byte written into the MK4503 is stored at a specific location, where it remains until over-written. The byte can be read and re-read as often as desired in the single device configuration.
Twin internal pointers (ring counters) automatically generate the addresses required for each write and read operation. The empty/full flag circuit prevents illogical operations, such as reading un-written bytes (reading while empty) or over-writing un-read
bytes (writing while full). Once a byte stored at a given address has been read, it can be over-written.

The address pointers automatically loop back to address zero after reaching address 2047. The empty/half full and full status of the FIFO is therefore a function of the distance between the pointers, not of their absolute location. As long as the pointers do not catch one another, the FIFO can be written and read continuously without ever becoming full or empty.
Resetting the FIFO simply resets the write and read pointers to location zero. Pulsing retransmit resets the read address pointer without affecting the write address pointer.
With conventional FIFOs, implementation of a larger FIFO is accomplished by cascading the individual FIFOs. The penalty of cascading is often unacceptable ripple-through delays. The 4503 allows implementation of very large FIFOs with no timing penalties. The memory-based architecture of the MK4503 allows connecting the read, write, data in, and data out lines of the MK4503s in parallel. The write and read control circuits of the individual FIFOs are then automatically enabled and disabled through the expansion-in and expansion-out pins.

## ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\text {I }}$ | Voltage on any Pin Relative to GND | -0.5 to +7 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambiant Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{PD}_{\mathrm{D}}$ | Total Device Power Dissipation | 1 | W |
| lout | Output Current per Pin | 20 | mA |

Note : Stresses above those listed under "Absolute Maximum Ratings" may be cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these, or any other conditions above those indicated in the operational sections of this specification, is not implied. Exposure to absolute maximum ratings for extended periods may affect device.

RECOMMENDED DC OPERATING CONDITIONS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter |  | Value |  |  | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| VCC | Supply Voltage | 4.5 | 5 | 5.5 | V | 3 |
| GND | Ground | 0 | 0 | 0 | V |  |
| $\mathrm{~V}_{\mathrm{IH}}$ | Logic "1" Voltage all Inputs | 2.2 |  | $V_{C C}{ }^{\prime}+0.3$ | V | 3,9 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic "0" Voltage all Inputs | -0.3 |  | 0.8 | V | $3,4,9$ |

DC ELECTRICAL CHARACTERISTICS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | Value |  |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| IIL. | Input Leakage Current (any input) |  |  | $\pm 1$ | $\mu \mathrm{A}$ | 5 |
| loL | Output Leakage Current |  |  | $\pm 10$ | $\mu \mathrm{A}$ | 6 |
| VOH | Output Logic "1" Voltage lout = $=1 \mathrm{~mA}$ | 2.4 |  |  | V | 3 |
| VoL | Output Logic "0" Voltage lout $=4 \mathrm{~mA}$ |  |  | 0.4 | V | 3 |
| lcc1 | Average $\mathrm{V}_{\text {cc }}$ Power Supply Current |  |  | 120 | mA | 7 |
| Icc2 | Average Standby Current $\left(\overline{\mathrm{R}}=\mathrm{W}=\overline{\mathrm{RS}}=\overline{\mathrm{FL}} / \mathrm{RT}=\mathrm{V}_{\mathrm{H}}\right)$ |  |  | 12 | mA | 7 |
| Icc3 | Power Down Current (all inputs $\geq \mathrm{V}$ cc -0.2 V ) |  |  | 4 | $\mu \mathrm{A}$ | 7 |

CAPACITANCE
$\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHZ}\right)$

| Symbol | Parameter |  | Value |  |  | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| $\mathrm{C}_{\mathrm{l}}$ | Capacitance on Input Pins |  |  | 7 | pF |  |
| $\mathrm{C}_{0}$ | Capacitance on Output Pins |  |  | 12 | pF | 8 |

## Notes:

1. Pulse widths less than minimum values are not allowed.
2. Measured using output load shown in Output Load Circuit.
3. All voltages are referenced to ground.
4. -1.5 volt undershoots are allowed for 10 ns once per cycle.

## AC TEST CONDITIONS

| Input Levels | GND to 3V |
| :--- | :--- |
| Transition Times | 5 ns |
| Input Signal Timing <br> Reference Level | 5 V |
| Output Signal Timing <br> Reference Level | 0.8 V and 2.2 V |
| Ambient Temperature | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{Cc}}$ | $5 \mathrm{~V} \pm 10 \%$ |

5. Measured with $0.0 \leq \mathrm{V}_{\mathbb{N}} \leq \mathrm{V}_{\mathrm{cc}}$.
6. $\bar{R} \geq V_{\mathbb{H}}, 0.0 \geq V_{\text {OUT }} \leq V_{c c}$.
7. Icc measurements are made with outputs open.
8. With output buffer deselected.
9. Input levels tested at 500 ns cycle time.

Figure 3. Equivalent Output Load Circuit


## READ MODE

The MK4503 initiates a Read Cycle (see Figure 4) on the falling edge of Read Enable control input ( $\overline{\mathrm{R}}$ ), provided that the Empty Flag ( $\overline{\mathrm{EF}}$ ) is not asserted. In the Read mode of operation, the MK4503 provides a fast access to data from 9 of 18432 locations in the static storage array. The data is accessed on a FIFO basis independent of any on-going WRITE operations. After $\overline{\mathrm{R}}$ goes high, data outputs will return to a high impedance condition until the next Read operation.
In the event that all data has been read from the

FIFO, the $\overline{E F}$ will go low, and further Read operations will be inhibited (the data outputs will remain in high impedance). EF will go high twef after completion of a valid Write operation. EF will again go low tref from the beginning a subsequent READ operation, provided that a second WRITE has not been completed (see Figure 6B). Reads beginning tEFR after EF goes high are valid. Reads begun after $\overline{E F}$ goes low and more than trpi before $\overline{E F}$ goes high are invalid (ignored). Reads beginning less than trpi before EF goes high and less than tefr later may or may not occur (be valid) depending on internal flag status.

Figure 4. Read And Empty Flag Waveforms


## AC ELECTRICAL CHARACTERISTICS

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{VCC}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| trc | Read Cycle Time | 80 |  | 100 |  | 120 |  | 140 |  | 175 |  | 235 |  | ns |  |
| $t_{A}$ | Access Time |  | 65 |  | 80 |  | 100 |  | 120 |  | 150 |  | 200 | ns | 2 |
| $t_{\text {RR }}$ | Read Recovery Time | 15 |  | 20 |  | 20 |  | 20 |  | 25 |  | 35 |  | ns |  |
| trpw | Read Pulse Width | 65 |  | 80 |  | 100 |  | 120 |  | 150 |  | 200 |  | ns | 1 |
| $\mathrm{t}_{\mathrm{RL}}$ | $\overline{\mathrm{R}}$ Low to Low Z | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns | 2 |
| tov | Data Valid from $\overline{\mathrm{R}}$ High | 5 |  | 5 |  | 5 |  | 5 |  | 5 |  | 5 |  | ns | 2 |
| truz | $\bar{R}$ High to High Z |  | 25 |  | 25 |  | 25 |  | 35 |  | 50 |  | 60 | ns | 2 |
| tref | $\overline{\mathrm{R}}$ Low to $\overline{\mathrm{EF}}$ Low |  | 60 |  | 75 |  | 95 |  | 115 |  | 145 |  | 195 | ns | 2 |
| tefr | $\overline{\text { EF }}$ High to Valid Read | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | ns | 2 |
| twef | $\bar{W}$ High to EF High |  | 60 |  | 75 |  | 95 |  | 110 |  | 140 |  | 190 | ns | 2 |
| $t_{\text {RPI }}$ | Read Protect Indeterminant |  | 35 |  | 35 |  | 35 |  | 35 |  | 35 |  | 35 | ns | 2 |

## WRITE MODE

The MK4503 initiates a Write Cycle (see Figure 5) on the falling edge of the Write Enable control input $(\bar{W})$, provided that the Full Flag ( $\overline{\mathrm{FF}}$ ) is not asserted. Data set-up and hold-time requirements must be satisfied with respect to the rising edge of $\bar{W}$. The data is stored sequentially and independent of any ongoing Read operations. $\overline{\mathrm{FF}}$ is asserted during the last valid write as the MK4503 becomes full. Write operations begun with $\overline{\mathrm{FF}}$ low are inhibited. $\overline{\mathrm{FF}}$ will go high trff after completion of a valid READ
operation. $\overline{\mathrm{FF}}$ will again go low twFF from the beginning of a subsequent WRITE operation, provided that a second READ has not been completed (see Figure 6A). Writes beginning tffw after FF goes high are valid. Writes beginning after FF goes low and more than twpi before FF goes high are invalid (ignored). Writes beginning less than twpi before FF goes high and less than tffw later may or may not occur (be valid), depending on internal flag status.

Figure 5. Write And Full Flag Waveforms


## AC ELECTRICAL CHARACTERISTICS

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{VCC}_{\mathrm{C}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| twc | Write Cycle Time | 80 |  | 100 |  | 120 |  | 140 |  | 175 |  | 235 |  | ns |  |
| twpw | Write Pulse Width | 65 |  | 80 |  | 100 |  | 120 |  | 150 |  | 200 |  | ns | 1 |
| twr | Write Recovery Time | 15 |  | 20 |  | 20 |  | 20 |  | 25 |  | 35 |  | ns |  |
| tos | Data Set-Up Time | 30 |  | 40 |  | 40 |  | 40 |  | 50 |  | 65 |  | ns |  |
| tDH | Data Hold Time | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | ns |  |
| twFF | $\bar{W}$ Low to $\overline{\mathrm{FF}}$ Low |  | 60 |  | 70 |  | 95 |  | 115 |  | 145 |  | 195 | ns | 2 |
| tFFW | $\overline{\text { FF }}$ High to Valid Write | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | ns | 2 |
| $t_{\text {fFF }}$ | $\overline{\mathrm{R}}$ High to $\overline{\mathrm{FF}} \mathrm{High}$ |  | 60 |  | 70 |  | 95 |  | 110 |  | 140 |  | 190 | ns | 2 |
| twpi | Write Protect Indeterminant |  | 35 |  | 35 |  | 35 |  | 35 |  | 35 |  | 35 | ns | 2 |

Figure 6A. Read/Write To Full Flag Waveforms


Figure 6B. Write/Read To Empty Flag Waveforms


## RESET

The MK4503 is reset (see Figure 7) whenever the Reset pin ( $\overline{\mathrm{RS}}$ ) is in the low state. During a Reset, both the internal read and write pointers are set to the first location. Reset is required after power up, before a Write operation can begin.

Although neither $\bar{W}$ or $\overline{\bar{R}}$ need be high when $\overline{\mathrm{RS}}$ goes low, both $\bar{W}$ and $\overline{\mathrm{R}}$ must be high trss before RS goes high, and must remain high trse afterwards. Refer to the following discussion for the required state of $\overline{\mathrm{FL}} / \overline{\mathrm{RT}}$ and $\overline{\mathrm{XI}}$ during Reset.

Figure 7. Reset Waveforms


Note: $\overline{\mathrm{HF}}, \overline{\mathrm{EF}}$ and $\overline{\mathrm{FF}}$ may change status during Reset, but flags will be valid at trsc.

## AC ELECTRICAL CHARACTERISTICS

## $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{VCC}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| trsc | Reset Cycle Time | 80 |  | 100 |  | 120 |  | 140 |  | 175 |  | 235 |  | ns |  |
| trs | Reset Pulse Width | 65 |  | 80 |  | 100 |  | 120 | , | 150 |  | 200 |  | ns | 1 |
| trse | Reset Recovery Time | 15 |  | 20 |  | 20 |  | 20 |  | 25 |  | 35 |  | ns |  |
| trss | Reset Set-Up Time | 45 |  | 60 |  | 80 |  | 100 |  | 130 |  | 180 |  | ns |  |

## RETRANSMIT

The MK4503 can be made to retransmit (re-read previously read data) after the Retransmit pin (RT) is pulsed low. (See Figure 8).
A Retransmit operation sets the internal read pointer to the first physical location in the array, but will not affect the position of the write pointer. $\overline{\mathrm{R}}$
must be inactive tris before $\overline{\mathrm{RT}}$ goes high, and must remain high for tRTR afterwards.

The Retransmit function is particularly useful when blocks of less than 2048 Writes are performed between Resets. The Retransmit feature is not compatible with Depth Expansion.

Figure 8. Retransmit Waveforms


Note : $\overline{\mathrm{HF}}, \overline{\mathrm{EF}}$ and $\overline{\mathrm{FF}}$ may change status during Retransmit, but flags will be valid at tric.

## AC ELECTRICAL CHARACTERISTICS

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| tatc | Retransmit Cycle Time | 80 |  | 100 |  | 120 |  | 140 |  | 175 |  | 235 |  | ns |  |
| trs | Retransmit Pulse Width | 65 |  | 80 |  | 100 |  | 120 |  | 150 |  | 200 |  | ns | 1 |
| $t_{\text {trit }}$ | Retransmit Recovery Time | 15 |  | 20 |  | 20 |  | 20 |  | 25 |  | 35 |  | ns |  |
| tris | Retransmit Set-Up Time | 45 |  | 60 |  | 80 |  | 100 |  | 130 |  | 180 |  | ns |  |

## SINGLE DEVICE CONFIGURATION

A single MK4503 may be used when application requirements are for 2048 words or less. The MK4503 is placed in Single Device Configuration mode when the chip is Reset with the Expansion In pin (XI) grounded (see Figure 9).

## WIDTH EXPANSION

Word width may be increased simply by connecting the corresponding input control signals of multiple devices. Status Flags (EF and FF) can be detected from any one device. Figure 10 demonstrates an 18 -bit word width by using two MK4503s. Any word width can be attained by adding additional MK4503s. The half full flag (HF) operates the same as in the single device configuration.

Figure 9. A Single $2047 \times 9$ FIFO Configuration


Figure 10. A $2048 \times 18$ FIFO Configuration (width expansion)


Note : Flag detection is accomplished by monitoring the $\overline{\mathrm{FF}}$ and $\overline{\mathrm{EF}}$ signals on either (any) device used in the width expansion configuration Do not connect flag output signals together.

HALF FULL FLAG LOGIC
When in single device configuration, the ( $\overline{\mathrm{HF}}$ ) output acts as an indication of a half full memory. After half of the memory is filled, and at the falling edge of the next write operation, the half full flag ( $\overline{\mathrm{HF}}$ ) will be set low and remain low until the difference
between the write pointer and read pointer is less than or equal to one half the total memory. The half full flag ( $\overline{\mathrm{HF}}$ ) is then reset by the rising edge of the read operation (see Figure 11).

Figure 11. Half Full Flag Waveforms


## AC CHARACTERISTICS

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

|  | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |
| twhf | Write Low to Half Full Flag Low |  | 80 |  | 100 |  | 120 |  | 140 |  | 175 |  | 235 | ns |
| truF | Read High to Half Full Flag High |  | 80 |  | 100 |  | 120 |  | 140 |  | 175 |  | 235 | ns |

## DEPTH EXPANSION (Daisy Chain)

The MK4503 can easily be adapted to applications when the requirements are for greater than 2048 words. Figure 12 demonstrates Depth Expansion using the MK4503s. Any depth can be attained by adding additional MK4503s.

External logic is needed to generate a composite Full Flag and Empty Flag. This requires the ORing of all $\overline{E F s}$ and the ORing of all $\overline{F F s}$ (i.e., all must be set to generate the correct composite FF or EF).

The MK4503 operates in the Depth Expansion configuration after the chip is Reset under the below listed conditions.

1. The first device must be designated by grounding the First Load pin (FL). The Retransmit function is not allowed in the Depth Expansion Mode.
2. All other devices must have $\overline{\mathrm{FL}}$ in the high state.
3. The Expansion Out ( $\overline{\mathrm{XO}})$ pin of each device must be tied to the Expansion $\operatorname{In}(\overline{\mathrm{XI}})$ pin of the next device. The Half Full Flag ( $\overline{\mathrm{HF}}$ ) is disabled in this mode.

Figure 12. A 4K x 9 FIFO Configuration (Depth Expansion)


## EXPANSION TIMING

Figures 13 and 14 illustrate the timing of the Expansion Out and Expansion In signals. Discussion of Expansion Out/Expansion In timing is provided to clarify how Depth Expansion works. In as much as Expansion Out pins are generally connected only to Expansion In pins, the user need not be concerned with actual timing in a normal Depth Expanded application unless extreme propagation delays exist between the $\overline{\mathrm{XO}} / \overline{\mathrm{XI}}$ pin pairs.
Expansion Out pulses are the image of the WRITE and READ signals that cause them ; delayed in time by trol and tхон. The Expansion Out signal is propagated when the last physical location in the memory array is written and again when it is read (Last Read). This is in contrast to when the Full and

Empty Flags are activated, which is in response to writing and reading a last available location.
When in Depth Expansion mode, a given MK4503 will begin writing and reading as soon as valid WRITE and READ signals begin, provided FL was grounded at RESET time. A MK4503 in Depth Expansion mode with FL high at RESET will not begin writing until after an Expansion In pulse occurs.
It will not begin reading until a second Expansion In pulse occurs and the Empty Flag has gone high. Expansion In pulses must occur txis before the WRITE and READ signals they are intended to enable. Minimum Expansion In pulse width, txI , and recovery time, txir, must be observed.

Figure 13. Expansion Out Waveforms


AC ELECTRICAL CHARACTERISTICS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{VCC}_{C}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |
| txol | Expansion Out Low |  | 55 |  | 70 |  | 75 |  | 90 |  | 115 |  | 150 | ns |
| $\mathrm{txOH}^{\text {l }}$ | Expansion Out High |  | 60 |  | 80 |  | 90 |  | 100 |  | 125 |  | 155 | ns |

Figure 14. Expansion In Waveforms


AC ELECTRICAL CHARACTERISTICS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| t×1 | Expansion in Pulse Width | 60 |  | 75 |  | 95 |  | 115 |  | 145 |  | 195 |  | ns | 1 |
| txif | Expansion in Recovery Time | 15 |  | 20 |  | 20 |  | 20 |  | 25 |  | 35 |  | ns |  |
| txis | Expansion in Set-up Time | 25 |  | 30 |  | 45 |  | 50 |  | 60 |  | 85 |  | ns |  |

## COMPOUND EXPANSION

The two expansion techniques described above can be applied together in a straight forward manner to achieve large FIFO arrays (see Figure 15).

## BIDIRECTIONAL APPLICATIONS

Applications, which require data buffering between two systems (each system capable of READ and WRITE operations), can be achieved by pairing MK4503s, as shown in Figure 16. Care must be taken to assure that the appropriate flag is monitored by each system. (i.e., FF is monitored on the device where $\bar{W}$ is used ; $\overline{\mathrm{EF}}$ is monitored on the device where $\overline{\mathrm{R}}$ is used). Both Depth Expansion and Width Expansion may be used in this mode.

Figure 15. Compound FIFO Expansion Configuration


Notes:

1. For depth expansion block see DEPTH EXPANSION Section and Figure 12.
2. For Flag operation see WIDTH EXPANSION Section and Figure 10.

Figure 16. Bidirectional FIFO Application


## ORDERING INFORMATION



For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you. MK45H01,02,03
MK45H11,12,13

## VERY FAST CMOS 512 / 1K / 2K x 9 BiPORT FIFO

## - FIRST-IN-FIRST-OUT MEMORY BASED ARCHITECTURE

- FLEXIBLE x 9 ORGANIZATIONS:
- MK45H01,11 (512 x 9)
- MK45H02,12 (1K x 9)
- MK45H03,13 (2K x 9)
- LOW POWER, HIGH SPEED HCMOS TECHNOLOGY
- ASYNCHRONOUS AND SIMULTANEOUS READ/WRITE
- FULLY EXPANDABLE IN WORD WIDTH AND DEPTH
- EMPTY AND FULL WARNING FLAGS
- RETRANSMIT CAPABILITY
- HALF-FULL FLAG IN SINGLE DEVICE MODE


## DESCRIPTION

The MK45H01,11,02,12,03,13 are BiPORT ${ }^{\text {TM }}$ FIFO memories from SGS-THOMSON Microelectronics, which utilize special two-port memory cell techniques. Specifically, these devices implement a First-In-First-Out (FIFO) algorithm, featuring asynchronous read/write operations, full, empty, and half full status flags, and unlimited expansion capability in both word size and depth. The full and empty flags are provided to prevent data overflow and underflow.

PIN NAMES

| $\bar{W}$ | Write |
| :--- | :--- |
| $\overline{\mathrm{R}}$ | Read |
| $\overline{\mathrm{RS}}$ | Reset |
| DO-D8 | Data Inputs |
| Q0-Q8 | Data Outputs |
| $\overline{\mathrm{FL} / \overline{\mathrm{RT}}}$ | First Load / Retransmit |
| $\overline{\mathrm{XI}}$ | Expansion Input |
| $\overline{\mathrm{XO} / \overline{\mathrm{HF}}}$ | Expansion Output / Half-full Flag |
| $\overline{\mathrm{FF}}$ | Full Flag |
| $\overline{\mathrm{EF}}$ | Empty Flag |
| Vcc, GND | 5 Volts, Ground |
| NC | Not Connected |



Figure 1. Pin Connections


Figure 2. Block Diagram


## DESCRIPTION (Continued)

The data is loaded and emptied on a first-in-first-out basis, and the latency for retrieval of data is approximately one load (write) cycle. These devices feature a read/write cycle time of only 35 ns (28.5MHz).

The reads and writes are internally sequential through the use of separate read and write pointers in a ring counter fashion. Therefore, no address information is required to load or unload data. Data is loaded and unloaded with the use of $\bar{W}$ (write), and $\overline{\mathrm{R}}$ (iead) input pins. Separate data in (DO-D8) and data out (Q0-Q8) pins allow simultaneous and asynchronous read/write operations, provided the status flags are not protecting against data underflow or overflow.

The main application of these devices is a buffer for sourcing and absorbing data at different rates (e.g., interfacing fast processors and slow peripherals). The MK45HX1, MK45HX2, and MK45HX3 incorporate 9 -bit wide data arrays that provide for support control or parity bit functions. This feature is helpful in data communications where the extra parity bit is used for transmission and reception error checking. These devices also offer retransmit ( $\overline{\mathrm{RT}}$ ) and half-full features in single device or width expansion modes. The retransmit function allows
data to be re-read by resetting the read pointer while not disturbing the write pointer. This is for applications where the FIFO is not full, or is written with less than 512, 1024, or 2048 words.

## FUNCTIONAL DESCRIPTION

Unlike conventional shift register based FIFOs, the MK45HX1, MK45HX2, and MK45HX3 employ a memory-based architecture wherein a byte written into the device does not "ripple through". Instead, a byte written into the device is stored in a specific location, where it remains until over-written. The byte can be read and re-read as often as desired in the single device configuration.
Two internal pointers (ring counters) automatically generate the addresses required for each write and read operation. The empty/full flag circuit prevents illogical operations, such as reading un-written bytes (reading while empty) or over-writing un-read bytes (writing while full). Once a byte stored at a given address has been read, it can be over-written. The address pointers automatically loop back to address zero after reaching the final address in the FIFO (512, 1024, or 2048). The empty, half full, and full status of the FIFO is therefore a function of the distance between the pointers, not of their absolute location.

## FUNCTIONAL DESCRIPTION (Continued)

As long as the pointers do not catch one another, the FIFO can be written and read continuously without ever becoming full or empty.

Resetting the FIFO simply resets the write and read pointers to location zero. Pulsing retransmit resets the read address pointer without effecting the write address pointer.
With conventional FIFOs, implementation of a larger FIFO is accomplished by cascading individual FIFOs. The penalty of cascading is often unacceptable ripple through delays. The MK45HX1, MK45HX2, and MK45HX3 allow implementation of very large FIFOs with no timing penalties. The memory-based architecture of the device allows the connection of the read, write, data in, and data out lines of the device in parallel. The write and read control circuits of the individual FIFOs are then automatically enabled and disabled through the expansion-in and expansion-out pins.

## WRITE MODE

The MK45HXX initiates a Write Cycle (see Figure 3) on the falling edge of the Write Enable control input $(\bar{W})$, provided that the Full Flag $(\overline{\mathrm{FF}})$ is not set. Data set-up and hold-time requirements must be satisfied with respect to the rising edge of $\bar{W}$. The data is stored sequentially and independent of any ongoing Read operations. $\overline{\mathrm{FF}}$ is set during the last valid write as the MK45H03 becomes full. Write operations begun with $\overline{\mathrm{FF}}$ low are inhibited. $\overline{\mathrm{FF}}$ will go high tRFF after completion of a valid READ operation. $\overline{F F}$ will again go low twFF from the beginning of a subsequent WRITE operation, provided that a second READ has not been completed (see Figure 5). Writes beginning tFFw after FF goes high are valid. Writes beginning after FF goes low and more than twpI before $\overrightarrow{F F}$ goes high are invalid (ignored). Writes beginning less than twpi before FF goes high and less than tffw later may or may not occur (be valid), depending on the internal flag status.

Figure 3. Write and Full Flag Waveforms


Write and Full Flag AC Operating Conditions
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| twc | Write Cycle Time | 35 |  | 45 |  | 65 |  | 80 |  | 140 |  | ns |  |
| twPW | Write Pulse Width | 25 |  | 35 |  | 50 |  | 65 |  | 120 |  | ns | 1 |
| twr | Write Recovery Time | 10 |  | 10 |  | 15 |  | 15 |  | 20 |  | ns |  |
| tDS | Data Set Up Time | 15 |  | 18 |  | 30 |  | 30 |  | 40 |  | ns |  |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Hold Time | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| twFF | $\bar{W}$ Low to FF Low |  | 25 |  | 35 |  | 45 |  | 60 |  | 60 | ns | 2 |
| tfFW | $\overline{\text { FF }}$ High to Valid Write |  | 10 |  | 10 |  | 10 |  | 10 |  | 10 | ns | 2 |
| $t_{\text {RFF }}$ | $\overline{\mathrm{R}}$ High to $\overline{\mathrm{FF}}$ High |  | 25 |  | 35 |  | 45 |  | 60 |  | 60 | ns | 2 |
| twPl | Write Protect Indeterminant | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | ns | 2 |

Notes: 1. Pulse widths less than minimum values are not allowed
2. Measured using equivalent output load circuit

## READ MODE

The MK45HXX initiates a Read Cycle (see Figure 4) on the falling edge of Read Enable control input ( $\overline{\mathrm{R}}$ ), provided that the Empty Flag ( $\overline{\mathrm{EF}}$ ) is not set. In the read mode of operation, the MK45HOX provides fast access to data from 9 of the locations in the static storage array. The data is accessed on a FIFO basis independent of any on-going WRITE operations. After $\bar{R}$ goes high, data outputs will return to a high impedance condition until the next read operation. In the event that all data has been read from the FIFO, the $\overline{E F}$ will go low, and further

READ operationswillbeinhibited(the datainputs will remain in high impedance). EF will go high twEF after completion of a valid WRITE operation. EF will again go low tref from the beginning a subsequent read operation, provided that a second WRITE has not been completed (see Figure 6). Reads beginning tEFR after EF goes high are valid. Reads begun after $\overline{E F}$ goes low and more that trpi before $\overline{E F}$ goes high are invalid (ignored). Reads beginning less than trpi before EF goes high and less then tefr later may or may not occur (be valid) depending on internal flag status.

Figure 4. Read and Empty Flag Waveforms


Read and Empty Flag AC Operating Conditions
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 35 |  | 45 |  | 65 |  | 80 |  | 140 |  | ns |  |
| $t_{\text {A }}$ | Access Time |  | 25 |  | 35 |  | 50 |  | 65 |  | 120 | ns | 2 |
| $t_{\text {RR }}$ | Read Recovery Time | 10 |  | 10 |  | 15 |  | 15 |  | 20 |  | ns |  |
| $t_{\text {RPW }}$ | Read Pulse Width | 25 |  | 35 |  | 50 |  | 65 |  | 120 |  | ns | 1 |
| $\mathrm{t}_{\mathrm{RL}}$ | $\overline{\mathrm{R}}$ Low to Low Z | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns | 2 |
| tov | Data Valid from $\overline{\mathrm{R}}$ High | 5 |  | 5 |  | 5 |  | 5 |  | 5 |  | ns | 2 |
| $\mathrm{t}_{\mathrm{RHZ}}$ | $\overline{\mathrm{R}}$ High to High Z |  | 18 |  | 20 |  | 25 |  | 25 |  | 35 | ns | 2 |
| $t_{\text {ReF }}$ | $\overline{\mathrm{R}}$ Low to $\overline{\mathrm{EF}}$ Low |  | 25 |  | 35 |  | 40 |  | 60 |  | 60 | ns | 2 |
| tefr | $\overline{\mathrm{EF}}$ High to Valid Read |  | 10 |  | 10 |  | 70 |  | 10 |  | 10 | ns | 2 |
| twef | $\bar{W}$ High to EF High |  | 25 |  | 35 |  | 45 |  | 60 |  | 60 | ns | 2 |
| $t_{\text {RPI }}$ | Read Protect Indeterminant | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | ns | 2 |

Notes: 1. Pulse widths less than minimum values are not allowed
2. Measured using equivalent output load circuit

Figure 5. Read/Write to Full Flag Waveforms


Figure 6. Write/Read to Empty Flag Waveforms


## RESET

The MK45HXX is reset (see Figure 7) whenever the Reset pin ( $\overline{\mathrm{RS}})$ is in the low state. During a reset, both the internal read and write pointers are set to the first location. Reset is required after power up, before a WRITE operation can begin.

Although neither $\bar{W}$ or $\bar{R}$ need be high when $\overline{\mathrm{RS}}$ goes low, both $\bar{R}$ and $\bar{W}$ must be high trss before RS goes high, and must remain high tRSR afterwards. Refer to the following discussion for the required state of $\overline{\mathrm{FL}} / \overline{\mathrm{RT}}$ and $\overline{\mathrm{XI}}$ during Reset.

Figure 7. Reset Waveforms


Note : $\overline{\mathrm{HF}}, \overline{\mathrm{EF}}$ and $\overline{\mathrm{FF}}$ may change status during Reset, but flags will be valid at trsc.

Reset AC Operating Conditions $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {RSC }}$ | Reset Cycle Time | 35 |  | 45 |  | 65 |  | 80 |  | 140 |  | ns |  |
| $t_{\text {RS }}$ | Reset Pulse Width | 25 |  | 35 |  | 50 |  | 65 |  | 120 |  | ns | 1 |
| $t_{\text {RSR }}$ | Reset Recovery Time | 10 |  | 10 |  | 15 |  | 15 |  | 20 |  | ns |  |
| $t_{\text {RSS }}$ | Reset Set Up Time | 25 |  | 30 |  | 30 |  | 45 |  | 100 |  | ns |  |

Note: 1. Pulse widths less than minimum values are not allowed

## RETRANSMIT

The MK45HXX can be made to retransmit (re-read previously read data) after the Retransmit pin (RT) is pulsed low (see Figure 8). A Retransmit operation sets the internal read pointer to the first location in the array, but will not affect the position of the write
pointer. $\overline{\mathrm{R}}$ must be inactive trTs before $\overline{\mathrm{RT}}$ goes high, and must remain high for trTR afterwards.
The Retransmit function is particularly useful when blocks of less than the total FIFO depth are performed between Resets. The Retransmit feature is not compatible with Depth Expansion.

Figure 8. Retransmit Waveforms


Note : $\overline{\mathrm{FF}}, \overline{\mathrm{EF}}$ and $\overline{\mathrm{FF}}$ may change status during Retransmit, but flags will be valid at tric.
Retransmit AC Operating Conditions
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| tric | Retransmit Cycle Time | 35 |  | 45 |  | 65 |  | 80 |  | 140 |  | ns |  |
| $t_{\text {RT }}$ | Retransmit Pulse Width | 25 |  | 35 |  | 50 |  | 65 |  | 120 |  | ns | 1 |
| $t_{\text {RTR }}$ | Retransmit Recovery Time | 10 |  | 10 |  | 15 |  | 15 |  | 20 |  | ns |  |
| tris | Retransmit Set Up Time | 25 |  | 30 |  | 30 |  | 45 |  | 100 |  | ns |  |

Note: 1. Pulse widths less that minimum values are not allowed

## SINGLE DEVICE CONFIGURATION

A single MK45HXX may be used when application requirements are for a depth of the device depth or less. The MK45HXX is placed in the Single Device Configuration mode when the chip is Reset with the Expansion In pin ( $\overline{\mathrm{XI}}$ ) grounded (see Figure 9).

## WIDTH EXPANSION

Word width may be increased simply by connecting the corresponding input control signals of multiple devices. Status Flags ( $\overline{\mathrm{EF}}$ and FF) can be detected from any one device. Figure 10 demonstrates an 18 -bit word width by using two MK45HXXs. Any word width can be attained by adding additional MK45HXXs. The half full flag ( HF ) operates the same as in single device configuration.

Figure 9. A Single MK45HXX FIFO Configuration


Figure 10. A Two Device Width Expansion FIFO Configuration


Note: Flag detectıon is accomplıshed by monitoring the FF and EF signals on either (any) device used in the width expansion configuration. Do not connect flag output signals together.

## HALF FULL FLAG LOGIC

When in single device configuration, the ( $\overline{\mathrm{HF}}$ ) output acts as an indication of a half full memory. After half of the memory is filled, and at the falling edge of the next write operation, the half full flag ( HF ) will be set low and remain low until the difference between the write pointer and read pointer is less than or equal to one half the total memory. The half full flag ( HF ) is then reset by the rising edge of the read operation (see Figure 11).

## DEPTH EXPANSION (Daisy Chain)

The MK45HXX can be easily adapted to applications when the requirements are greater than the individual device word depth. Figure 12 demonstrates Depth Expansion using two MK45HXXs. Any depth can be attained by adding additional MK45HXXs.

External logic is needed to generate a composite Full and Empty Flag. This requires the ORing of all the $\overline{\mathrm{EF}}$ s and the ORing of all the FFs (i.e., all must be set to generate the composite $\overline{\mathrm{FF}}$ or $\overline{\mathrm{EF}}$ ).

Figure 11. Half Full Flag Waveforms


Half Full Flag AC Operating Conditions
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| twhF | Write Low to Half Full Flag Low |  | 30 |  | 35 |  | 45 |  | 60 |  | 60 | ns |  |
| $t_{\text {RHF }}$ | Read High to Half Full Flag High |  | 30 |  | 35 |  | 45 |  | 60 |  | 60 | ns |  |

The MK45HXX operates in the Depth Expansion configuration after the chip is Reset under the below listed conditions :

1. The first device must be designated by grounding the First Load pin (FL). The Retransmit function is not available in the Depth Expansion Mode.
2. All other devices must have FLin the high state.
3. The Expansion Out ( $\overline{\mathrm{XO}}$ ) pin of each device must be tied to the Expansion $\ln (\overline{\mathrm{XI}})$ pin of the next device. The Half Full Flag ( $\overline{\mathrm{HF}}$ ) is disabled in this mode.

## EXPANSION TIMING

Figures 13 and 14 illustrate the timing of the Ex-
pansion Out and Expansion In signals. Discussion of Expansion Out/Expansion In timing is provided to clarify how Depth Expansion works. Due to the fact that Expansion Out pins are generally connected only to Expansion In pins, the user does not need to be concerned with the actual timing in a normal Depth Expanded application unless extreme propagation delays exist between the $\overline{\mathrm{XO}} / \overline{\mathrm{XI}}$ pin pairs.
Expansion Out pulses are the identical to the WRITE and READ signals but ; delayed in time by txol and tхон. The Expansion Out signal is propagated when the last physical location in the memory array is written and again when it is read (Last Read). This is in contrast to when the Full and Empty Flags are activated, which is in response to writing and reading a last available location.

Figure 12. A Two Device Depth Expansion Configuration


When in Depth Expansion mode, a given MK45HXX will begin writing and reading as soon as valid WRITE and READ signals begin, provided FL was grounded at RESET time. A MK45HXX in Depth Expansion mode with $\overline{\mathrm{FL}}$ high at RESET will not begin writing until after an Expansion In pulse occurs.

It will not begin reading until a second Expansion In pulse and the Empty Flag has gone high. Expansion In pulses must occur txis before the WRITE and READ signals are intended to enable. Minimum Expansion In pulse width, txi, and recovery time, txir, must be observed.

Figure 13. Expansion Out Waveforms


Expansion Out AC Operating Conditions
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right.$ )

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| txol | Expansion Out Low |  | 25 |  | 35 |  | 40 |  | 55 |  | 90 | ns |  |
| tXOH | Expansion Out High |  | 25 |  | 35 |  | 40 |  | 55 |  | 90 | ns |  |

Figure 14. Expansion In Waveforms


## Expansion In AC Operating Conditions

( $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| txI | Expansion in Pulse Width | 25 |  | 35 |  | 45 |  | 60 |  | 115 |  | ns | 1 |
| txir | Expansion In Recovery Time | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | ns |  |
| txis | Expansion In Setup Time | 15 |  | 15 |  | 15 |  | 15 |  | 15 |  | ns |  |

Note: 1. Pulse widths less than minimum values are not allowed

## COMPOUND EXPANSION

The two expansion techniques described above can be applied together in a straight forward manner to achieve large FIFO arrays (see Figure 15).

## BIDIRECTIONAL APPLICATIONS

Applications, which require data buffering between
two systems (each system capable of READ and WRITE operations), can be achieved by pairing MK45HXXs, as shown in Figure 16. Care must be taken to ensure that the appropriate flag is monitored by each system. (i.e., $\overline{\mathrm{FF}}$ is monitored on the device where $\bar{W}$ is used ; $\overline{E F}$ is monitored on the device where $\bar{R}$ is used). Both Depth Expansion and Width Expansion may be used in this mode.

Figure 15. Compound FIFO Expansion Configuration


Figure 16. Bidirectional FIFO Application


ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $V_{\text {I }}$ | Voltage on any Pin Relative to Ground | -0.3 to +7 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation | 1 | W |
| IOUT | Output Current | 20 | mA |

Note : This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this spefication in not implied. Exposure to absolute maximum ratings for extended periods of time may affect device reliability.

RECOMMENDED DC OPERATING CONDITIONS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Max. | Units | Note |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $V_{C C}$ | Supply Voltage | 4.5 | 5.5 | V | 1 |
| GND | Ground | 0 | 0 | V |  |
| $\mathrm{~V}_{\mathbb{I H}}$ | Logic 1 All Inputs | 2 | $\mathrm{~V}_{\mathrm{Cc}}+0.3$ | V | 1,2 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic 0 All Inputs | -0.3 | 0.8 | V | 1 |

Notes: 1. All Voltages are referenced to ground
2. $\mathrm{V}_{1 H}=2.5 \mathrm{~V}$ on the RS pin for MK45H01,11, 02,12

DC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V} \mathrm{CC}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | Min. | Max. | Units | Note |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ICC1 | Average V ${ }_{\text {cc }}$ Power Supply Current |  | 120 | mA | 1 |
| $1 \mathrm{CC2}$ | Average Standby Current $\left(\overline{\mathrm{R}}=\overline{\mathrm{W}}=\overline{\mathrm{RS}}=\overline{\mathrm{FL}} / \overline{\mathrm{RT}}=\mathrm{V}_{\mathrm{IH}}\right)$ |  | 12 | mA | 1 |
| Icce | Power Down Current (Inputs $\geq \mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}$ ) |  | 2 | mA | 1 |
| ILL | Input Leakage Current (Any Input) | -1 | 1 | $\mu \mathrm{A}$ | 2 |
| lob | Output Leakage Current | -10 | 10 | $\mu \mathrm{A}$ | 3 |
| V OH | Output Logic 1 Voltage (lout $=-4.0 \mathrm{~mA}$ ) | 2.4 |  | V | 4 |
| VoL | Output Logic 0 Voltage (lout $=8.0 \mathrm{~mA}$ ) |  | 0.4 | V | 4 |

Notes:1. Icc measurements are made with outputs open.
2. Measured with $0.4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{Cc}}$.
3. $\bar{R} \geq V_{I H}, 0.4 \geq V_{\text {OUT }} \leq V_{c c}$.
4. All voltages are referenced to ground.

CAPACITANCE $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Typ. | Max. | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{1}$ | Capacitance on Input Pins |  | 8 | pF | 1 |
| $\mathrm{C}_{0}$ | Capacitance on Output Pins |  | 12 | pF | 1,2 |

Notes: 1. This parameter is only sampled and not $100 \%$ tested
2. Output buffer deselected

## AC TEST CONDITIONS

| Parameter | Value | Unit |
| :--- | :---: | :---: |
| Input Levels | 0 to 3 | V |
| Transition Time | 5 | ns |
| Input Signal Timing Reference Level | 1.5 | V |
| Output Signal Timing Reference Levels | 1.5 and 1.9 | V |
| Ambient Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| Supply Voltage | $5 \pm 10 \%$ | V |

Figure 17. Equivalent Output Load Circuit

$C_{L}$ includes JIG capacitance
VA00614

## ORDERING INFORMATION



For a list of available options of Package and Speed, refer to the Selector Guide in this Data Book or to the current Memory Shortform Catalogue.
For further information on any aspect of this device, please contact our Sales Office nearest you.

## VERY FAST CMOS 4K / 8K x 9 BiPORT FIFO

- FIRST-IN-FIRST-OUT MEMORY BASED ARCHITECTURE
- FLEXIBLE $\times 9$ ORGANIZATIONS:
- MK45H04,14 (4K x 9)
- MK45H08 (8K x 9)
- LOW POWER, HIGH SPEED HCMOS TECHNOLOGY
- ASYNCHRONOUS AND SIMULTANEOUS READ/WRITE
- FULLY EXPANDABLE IN WORD WIDTH AND DEPTH
- EMPTY AND FULL WARNING FLAGS
- RETRANSMIT CAPABILITY
- HALF-FULL FLAG IN SINGLE DEVICE MODE


## DESCRIPTION

The MK45HX4 and MK45H08 are BiPORTTM FIFO memories from SGSTHOMSON Microelectronics, which utilize special two-port mem-ory cell techniques. Specifically, these devices implement a First-In-First-Out (FIFO) algorithm, featuring asynchronous read/write operations, full, empty, and half full status flags, and unlimited expansion capability in both word size and depth. The full and empty flags are provided to prevent data overflow and underflow.

PIN NAMES

| $\bar{W}$ | Write |
| :--- | :--- |
| $\overline{\mathrm{R}}$ | Read |
| $\overline{\mathrm{RS}}$ | Reset |
| D0-D8 | Data Input |
| Q0-Q8 | Data Output |
| $\overline{\mathrm{FL}} / \overline{\mathrm{RT}}$ | First Load / Retransmit |
| $\overline{\mathrm{XI}}$ | Expansion Input |
| $\overline{\mathrm{XO} / \overline{\mathrm{HF}}}$ | Expansion Output / Half-full Flag |
| $\overline{\mathrm{FF}}$ | Full Flag |
| $\overline{\mathrm{EF}}$ | Empty Flag |
| $\mathrm{V}_{\mathrm{cc}}$, GND | 5 Volts, Ground |
| NC | Not Connected |



Figure 1. Pin Connections


Figure 2. Block Diagram


## DESCRIPTION (Continued)

The data is loaded and emptied on a first-in-first-out basis, and the latency for retrieval of data is approximately one load (write) cycle. These devices feature a read/write cycle time of only 35 ns (28.5MHz).

The reads and writes are internally sequential through the use of separate read and write pointers in a ring counter fashion. Therefore, no address information is required to load or unload data. Data is loaded and unloaded with the use of $\bar{W}$ (write), and $\bar{R}$ (read) input pins. Separate data in (DO-D8) and data out (Q0-Q8) pins allow simultaneous and asynchronous read/write operations, provided the status flags are not protecting against data underflow or overflow.

The main application of these devices is a buffer for sourcing and absorbing data at different rates (e.g., interfacing fast processors and slow peripherals). The MK45HX4 and MK45H08 incorporate 9 -bit wide data arrays that provide for support control or parity bit functions. This feature is helpful in data communications where the extra parity bit is used for transmission and reception error checking. These devices also offer retransmit ( $\overline{\mathrm{RT}}$ ) and half-full features in single device or width expansion modes. The retransmit function allows data to be
re-read by resetting the read pointer while not disturbing the write pointer. This is for applications where the FIFO is not full, or is written with less than 4096 or 8192 words.

## FUNCTIONAL DESCRIPTION

Unlike conventional shift register based FIFOs, the MK45HX4 and MK45H08 employ a memory-based architecture wherein a byte written into the device does not "ripple through". Instead, a byte written into the device is stored in a specific location, where it remains until over-written. The byte can be read and re-read as often as desired in the single device configuration.

Two internal pointers (ring counters) automatically generate the addresses required for each write and read operation. The empty/full flag circuit prevents illogical operations, such as reading un-written bytes (reading while empty) or over-writing un-read bytes (writing while full). Once a byte stored at a given address has been read, it can be over-written. The address pointers automatically loop back to address zero after reaching the final address in the FIFO (4096 or 8192). The empty, half full, and full status of the FIFO is therefore a function of the distance between the pointers, not of their absolute location.

## FUNCTIONAL DESCRIPTION (Continued)

As long as the pointers do not catch one another, the FIFO can be written and read continuously without ever becoming full or empty.

Resetting the FIFO simply resets the write and read pointers to location zero. Pulsing retransmit resets the read address pointer without effecting the write address pointer.

With conventional FIFOs, implementation of a larger FIFO is accomplished by cascading individual FIFOs. The penalty of cascading is often unacceptable ripple through delays. The MK45HX4, and MK45H08 allow implementation of very large FIFOs with no timing penalties. The memory-based architecture of the device allows the connection of the read, write, data in, and data out lines of the device in parallel. The write and read control circuits of the individual FIFOs are then automatically enabled and disabled through the expansion-in and expansion-out pins.

## WRITE MODE

The MK45HXX initiates a Write Cycle (see Figure 3) on the falling edge of the Write Enable control input $(\bar{W})$, provided that the Full Flag $(\overline{\mathrm{FF}})$ is not set. Data set-up and hold-time requirements must be satisfied with respect to the rising edge of $\bar{W}$. The data is stored sequentially and independent of any ongoing Read operations. $\overline{\mathrm{FF}}$ is set during the last valid write as the MK45HXX becomes full. Write operations begun with $\overline{\mathrm{FF}}$ low are inhibited. $\overline{\mathrm{FF}}$ will go high treF after completion of a valid READ operation. $\overline{\mathrm{FF}}$ will again go low twff from the beginning of a subsequent WRITE operation, provided that a second READ has not been completed (see Figure 5). Writes beginning tfFw after $\overline{F F}$ goes high are valid. Writes beginning after FF goes low and more than twpI before $\bar{F}$ F goes high are invalid (ignored). Writes beginning less than twpi before FF goes high and less than tffw later may or may not occur (be valid), depending on the internal flag status.

Figure 3. Write and Full Flag Waveforms


Write and Full Flag AC Operating Conditions
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| twc | Write Cycle Time | 35 |  | 45 |  | 65 |  | 80 |  | 140 |  | ns |  |
| twpw | Write Pulse Width | 25 |  | 35 |  | 50 |  | 65 |  | 120 |  | ns | 1 |
| twr | Write Recovery Time | 10 |  | 10 |  | 15 |  | 15 |  | 20 |  | ns |  |
| tos | Data Set Up Time | 15 |  | 18 |  | 30 |  | 30 |  | 40 |  | ns |  |
| toh | Data Hold Time | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| twFF | $\bar{W}$ Low to $\overline{F F}$ Low |  | 25 |  | 35 |  | 45 |  | 60 |  | 60 | ns | 2 |
| tfFW | $\overline{\text { FF }}$ High to Valid Write |  | 10 |  | 10 |  | 10 |  | 10 |  | 10 | ns | 2 |
| $t_{\text {RFF }}$ | $\overline{\mathrm{R}}$ High to $\overline{\mathrm{FF}}$ High |  | 25 |  | 35 |  | 45 |  | 60 |  | 60 | ns | 2 |
| twpl | Write Protect Indeterminant | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | ns | 2 |

Notes: 1. Pulse widths less than minimum values are not allowed 2. Measured using equivalent output load circuit

## READ MODE

The MK45HXX initiates a Read Cycle (see Figure 4) on the falling edge of Read Enable control input ( $\overline{\mathrm{R}}$ ), provided that the Empty Flag ( $\overline{\mathrm{EF})}$ ) is not set. In the read mode of operation, the MK45HXX provides fast access to data from 9 of the locations in the static storage array. The data is accessed on a FIFO basis independent of any on-going WRITE operations. After $\bar{R}$ goes high, data outputs will return to a high impedance condition until the next read operation. In the event that all data has been read from the FIFO, the EF will go low, and further

READ operations will be inhibited the data outputs will remain in high impedance). EF will go high twer after completion of a valid WRITE operation. EF will again go low tref from the beginning a subsequent read operation, provided that a second WRITE has not been completed (see Figure 6). Reads beginning tEFR after $\overline{E F}$ goes high are valid. Reads begun after EF goes low and more that trPI before EF goes high are invalid (ignored). Reads beginning less than trpi before EF goes high and less then tefr later may or may not occur (be valid) depending on internal flag status.

Figure 4. Read and Empty Flag Waveforms


Read and Empty Flag AC Operating Conditions
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 35 |  | 45 |  | 65 |  | 80 |  | 140 |  | ns |  |
| $t_{A}$ | Access Time |  | 25 |  | 35 |  | 50 |  | 65 |  | 120 | ns | 2 |
| $t_{\text {RR }}$ | Read Recovery Time | 10 |  | 10 |  | 15 |  | 15 |  | 20 |  | ns |  |
| trpw | Read Pulse Width | 25 |  | 35 |  | 50 |  | 65 |  | 120 |  | ns | 1 |
| $\mathrm{t}_{\mathrm{RL}}$ | $\overline{\mathrm{R}}$ Low to Low Z | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns | 2 |
| tov | Data Valid from $\overline{\mathrm{R}}$ High | 5 |  | 5 |  | 5 |  | 5 |  | 5 |  | ns | 2 |
| $\mathrm{t}_{\mathrm{RHZ}}$ | $\overline{\mathrm{R}}$ High to High Z |  | 18 |  | 20 |  | 25 |  | 25 |  | 35 | ns | 2 |
| $t_{\text {REF }}$ | $\overline{\mathrm{R}}$ Low to $\overline{\mathrm{EF}}$ Low |  | 25 |  | 35 |  | 40 |  | 60 |  | 60 | ns | 2 |
| tefr | $\overline{\mathrm{EF}}$ High to Valid Read |  | 10 |  | 10 |  | 10 |  | 10 |  | 10 | ns | 2 |
| twef | $\bar{W}$ High to EF High |  | 25 |  | 35 |  | 45 |  | 60 |  | 60 | ns | 2 |
| trPI | Read Protect Indeterminant | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | ns | 2 |

Notes: 1. Pulse widths less than minimum values are not allowed
2. Measured using equivalent output load circuit

Figure 5. Read/Write to Full Flag Waveforms


Figure 6. Write/Read to Empty Flag Waveforms


## RESET

The MK45HXX is reset (see Figure 7) whenever the Reset pin ( $\overline{\mathrm{RS}})$ is in the low state. During a reset, both the internal read and write pointers are set to the first location. Reset is required after power up, before a WRITE operation can begin.

Although neither $\bar{W}$ or $\bar{R}$ need be high when $\overline{R S}$ goes low, both $\overline{\mathrm{R}}$ and $\overline{\mathrm{W}}$ must be high trss before RS goes high, and must remain high trise afterwards. Refer to the following discussion for the required state of $\overline{\mathrm{FL}} / \overline{\mathrm{RT}}$, and $\overline{\mathrm{XI}}$ during Reset.

Figure 7. Reset Waveforms


Note: $\overline{\mathrm{HF}}, \overline{\mathrm{EF}}$ and $\overline{\mathrm{FF}}$ may change status during Reset, but flags will be valid at trsc.

Reset AC Operating Conditions $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {RSC }}$ | Reset Cycle Time | 35 |  | 45 |  | 65 |  | 80 |  | 140 |  | ns |  |
| $t_{\text {RS }}$ | Reset Pulse Width | 25 |  | 35 |  | 50 |  | 65 |  | 120 |  | ns | 1 |
| $t_{\text {RSR }}$ | Reset Recovery Time | 10 |  | 10 |  | 15 |  | 15 |  | 20 |  | ns |  |
| $t_{\text {RSS }}$ | Reset Set Up Time | 25 |  | 30 |  | 30 |  | 45 |  | 100 |  | ns |  |

Note: 1. Pulse widths less than minimum values are not allowed

## RETRANSMIT

The MK45HXX can be made to retransmit (re-read previously read data) after the Retransmit pin (RT) is pulsed low (see Figure 8). A Retransmit operation sets the internal read pointer to the first location in the array, but will not affect the position of the write
pointer. $\bar{R}$ must be inactive trTs before $\overline{R T}$ goes high, and must remain high for $\mathrm{t}_{\text {RTR }}$ afterwards.
The Retransmit function is particularly useful when blocks of less than the total FIFO depth are performed between Resets. The Retransmit feature is not compatible with Depth Expansion.

Figure 8. Retransmit Waveforms


Note : $\overline{\mathrm{HF}}, \overline{\mathrm{EF}}$ and $\overline{\mathrm{FF}}$ may change status during Retransmit, but flags will be valid at trTc.
Retransmit AC Operating Conditions
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| tric | Retransmit Cycle Time | 35 |  | 45 |  | 65 |  | 80 |  | 140 |  | ns |  |
| $t_{\text {RT }}$ | Retransmit Pulse Width | 25 |  | 35 |  | 50 |  | 65 |  | 120 |  | ns | 1 |
| $t_{\text {RTR }}$ | Retransmit Recovery Time | 10 |  | 10 |  | 15 |  | 15 |  | 20 |  | ns |  |
| $t_{\text {RTS }}$ | Retransmit Set Up Time | 25 |  | 30 |  | 30 |  | 45 |  | 100 |  | ns |  |

Note: 1. Pulse widths less that minimum values are not allowed

## SINGLE DEVICE CONFIGURATION

A single MK45HXX may be used when application requirements are for a depth of the device depth or less. The MK45HXX is placed in the Single Device Configuration mode when the chip is Reset with the Expansion In pin ( $\overline{\mathrm{XI}}$ ) grounded (see Figure 9).

## WIDTH EXPANSION

Word width may be increased simply by connecting the corresponding input control signals of multiple devices. Status Flags (EF and FF) can be detected from any one device. Figure 10 demonstrates an 18 -bit word width by using two MK45HXXs. Any word width can be attained by adding additional MK45HXXs. The half full flag ( $\overline{\mathrm{HF}}$ ) operates the same as in single device configuration.

Figure 9. A Single MK45HXX FIFO Configuration


Figure 10. A Two Device Width Expansion FIFO Configuration


Note: Flag detection is accomplished by monitoring the FF and EF signals on either (any) device used in the width expansion configuration. Do not connect flag output signals together.

## HALF FULL FLAG LOGIC

When in single device configuration, the ( $\overline{\mathrm{HF}}$ ) output acts as an indication of a half full memory. After half of the memory is filled, and at the falling edge of the next write operation, the half full flag ( $\overline{\mathrm{HF}})$ will be set low and remain low until the difference between the write pointer and read pointer is less than or equal to one half the total memory. The half full flag ( $\overline{\mathrm{HF}})$ is then reset by the rising edge of the read operation (see Figure 11).

## DEPTH EXPANSION (Daisy Chain)

The MK45HXX can be easily adapted to applications when the requirements are greater than the individual device word depth. Figure 12 demonstrates Depth Expansion using two MK45HXXs. Any depth can be attained by adding additional MK45HXXs.

External logic is needed to generate a composite Full and Empty Flag. This requires the ORing of all the EFs and the ORing of all the FFs (i.e., all must be set to generate the composite $\overline{\mathrm{FF}}$ or $\overline{\mathrm{EF}}$ ).

Figure 11. Half Full Flag Waveforms


## Half Full Flag AC Operating Conditions

( $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| twhF | Write Low to Half Full Flag Low |  | 30 |  | 35 |  | 45 |  | 60 |  | 60 | ns |  |
| $t_{\text {RHF }}$ | Read High to Half Full Flag High |  | 30 |  | 35 |  | 45 |  | 60 |  | 60 | ns |  |

The MK45HXX operates in the Depth Expansion configuration after the chip is Reset under the below listed conditions :

1. The first device must be designated by grounding the First Load pin (FL). The Retransmit function is not available in the.Depth Expansion Mode.
2. All other devices must have $\overline{F L}$ in the high state.
3. The Expansion Out ( $\overline{\mathrm{XO}})$ pin of each device must be tied to the Expansion $\ln (\overline{\mathrm{XI}})$ pin of the next device. The Half Full Flag ( $\overline{\mathrm{HF}}$ ) is disabled in this mode.

## EXPANSION TIMING

Figures 13 and 14 illustrate the timing of the Expansion Out and Expansion In signals. Discussion
of Expansion Out/Expansion In timing is provided to clarify how Depth Expansion works. Due to the fact that Expansion Out pins are generally connected only to Expansion In pins, the user does not need to be concerned with the actual timing in a normal Depth Expanded application unless extreme propagation delays exist between the $\overline{X O} / \overline{X I}$ pin pairs.
Expansion Out pulses are the identical to the WRITE and READ signals but ; delayed in time by txol and tхон. The Expansion Out signal is propagated when the last physical location in the memory array is written and again when it is read (Last Read). This is in contrast to when the Full and Empty Flags are activated, which is in response to writing and reading a last available location.

Figure 12. A Two Device Depth Expansion Configuration


When in Depth Expansion mode, a given MK45HXX will begin writing and reading as soon as valid WRITE and READ signals begin, provided FL was grounded at RESET time. A MK45HXX in Depth Expansion mode with FL high at RESET will not begin writing until after an Expansion In pulse occurs.

It will not begin reading until a second Expansion In pulse and the Empty Flag has gone high. Expansion In pulses must occur txis before the WRITE and READ signals are intended to enable. Minimum Expansion In pulse width, txi, and recovery time, txir, must be observed.

Figure 13. Expansion Out Waveforms


## Expansion Out AC Operating Conditions

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{VCC}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| txol | Expansion Out Low |  | 25 |  | 35 |  | 40 |  | 55 |  | 90 | ns |  |
| txoh | Expansion Out High |  | 25 |  | 35 |  | 40 |  | 55 |  | 90 | ns |  |

Figure 14. Expansion In Waveforms


## Expansion In AC Operating Conditions

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| txI | Expansion in Pulse Width | 25 |  | 35 |  | 45 |  | 60 |  | 115 |  | ns | 1 |
| txin | Expansion In Recovery Time | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | ns |  |
| txis | Expansion In Setup Time | 15 |  | 15 |  | 15 |  | 15 |  | 15 |  | ns |  |

Note: 1. Pulse widths less than minimum values are not allowed

## COMPOUND EXPANSION

The two expansion techniques described above can be applied together in a straight forward manner to achieve large FIFO arrays (see Figure 15).

## BIDIRECTIONAL APPLICATIONS

Applications, which require data buffering between
two systems (each system capable of READ and WRITE operations), can be achieved by pairing MK45HXXs, as shown in Figure 16. Care must be taken to ensure that the appropriate flag is monitored by each system. (i.e., $\overline{\mathrm{FF}}$ is monitored on the device where $\bar{W}$ is used ; $\overline{E F}$ is monitored on the device where $\bar{R}$ is used). Both Depth Expansion and Width Expansion may be used in this mode.

Figure 15. Compound FIFO Expansion Configuration


Figure 16. Bidirectional FIFO Application


ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{1}$ | Voltage on any Pin Relative to Ground | -0.3 to +7 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{PD}_{\mathrm{D}}$ | Power Dissipation | 1 | W |
| louT | Output Current | 20 | mA |

Note: This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this spefication in not implied. Exposure to absolute maximum ratings for extended periods of time may affect device reliability.

RECOMMENDED DC OPERATING CONDITIONS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Max. | Units | Note |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.5 | V | 1 |
| GND | Ground | 0 | 0 | V |  |
| $\mathrm{~V}_{\mathrm{IH}}$ | Logic 1 All Inputs | 2 | $\mathrm{~V}_{\mathrm{CC}}+0.3$ | V | 1 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic 0 All Inputs | -0.3 | 0.8 | V | 1 |

Note: 1. All Voltages are referenced to ground

DC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | Min. | Max. | Units | Note |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{CC} 1}$ | Average $\mathrm{V}_{\mathrm{CC}}$ Power Supply Current |  | 120 | mA | 1 |
| $\mathrm{I}_{\mathrm{CC} 2}$ | Average Standby Current <br> $\left(\overline{\mathrm{R}}=\overline{\mathrm{W}}=\overline{\mathrm{RS}}=\overline{\mathrm{FL}} / \overline{\mathrm{RT}}=\mathrm{V}_{\mathrm{IH}}\right)$ | $\cdot$ | 12 | mA | 1 |
| $\mathrm{I}_{\mathrm{CC} 3}$ | Power Down Current <br> (Inputs $\left.\geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}\right)$ |  | 2 | mA | 1 |
| $\mathrm{I}_{\mathrm{LL}}$ | Input Leakage Current (Any Input) | -1 | 1 | $\mu \mathrm{~A}$ | 2 |
| IOL | Output Leakage Current | -10 | 10 | $\mu \mathrm{~A}$ | 3 |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output Logic 1 Voltage (lout $=-4.0 \mathrm{~mA})$ | 2.4 |  | V | 4 |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Logic 0 Voltage (lout $=8.0 \mathrm{~mA})$ |  | 0.4 | V | 4 |

Notes: 1. Icc measurements are made with outputs open.
2. Measured with $0.4 \mathrm{~V} \leq \mathrm{V}_{\mathbb{I N}} \leq \mathrm{V}_{\mathrm{CC}}$.
3. $\bar{R} \geq V_{I H}, 0.4 \geq V_{\text {out }} \leq V_{c c}$.

4 All voltages are referenced to ground.

CAPACITANCE $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Typ. | Max. | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{1}$ | Capacitance on Input Pins |  | 8 | pF | 1 |
| $\mathrm{C}_{0}$ | Capacitance on Output Pins |  | 12 | pF | 1,2 |

Notes: 1. This parameter is only sampled and not $100 \%$ tested 2. Output buffer deselected

AC TEST CONDITIONS

| Parameter | Value | Unit |
| :--- | :---: | :---: |
| Input Levels | 0 to 3 | V |
| Transition Time | 5 | ns |
| Input Signal Timing Reference Level | 1.5 | V |
| Output Signal Timing Reference Levels | 1.5 and 1.9 | V |
| Ambient Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| Supply Voltage | $5 \pm 10 \%$ | V |

Figure 17. Equivalent Output Load Circuit


## ORDERING INFORMATION



For a list of available options of Package and Speed, refer to the Selector Guide in this Data Book or to the current Memory Shortform Catalogue.
For further information on any aspect of this device, please contact our Sales Office nearest you.

## ZEROPOWER MEMORIES

## CMOS $2 \mathrm{~K} \times 8$ ZEROPOWER SRAM

- LOW CURRENT ( $1 \mu \mathrm{~A}$ @ $70^{\circ} \mathrm{C}$ ) BATTERY INPUT FOR DATA RETENTION IN THE ABSENCE OF POWER
- DATA SECURITY PROVIDED BY AUTOMATIC WRITE PROTECTION DURING POWER FAILURE
-     + 5 VOLT ONLY READ/WRITE
- CONVENTIONAL SRAM WRITE CYCLES
- LOW POWER 440mW ACTIVE ; 5.5 mW STANDBY
- READ-CYCLE TIME EQUALS WRITE-CYCLE TIME
- LOW-BATTERY WARNING
- TWO POWER-FAIL DESELECT TRIP POINTS AVAILABLE:
- MK48C02A 4.75V $\geq$ VPFD $\geq 4.50 \mathrm{~V}$
- MK48C12A 4.50V $\geq$ VFFD $\geq 4.20 \mathrm{~V}$
- POWER FAIL INTERRUPT OUTPUT


## DESCRIPTION

The MK48C02A/12A ZEROPOWER ${ }^{\text {TM }}$ are CMOS RAM memories with internal power fail support circuitry for battery backup applications. The fully static RAM uses an HCMOS six transistor cell and is organized $2 \mathrm{~K} \times 8$. Included in the device is a feature to conserve battery energy and a method of providing data security during V Vc transients. A precision voltage detector write-protects the RAM to prevent inadvertent loss of data when Vcc falls PIN NAMES

| A0-A10 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ7 | Data Inputs/Outputs |
| GND | Ground |
| V CC | 5 Volts |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\mathrm{V}_{\mathrm{B}}$ | Battery Input |
| $\overline{\text { INT }}$ | Power Fail Interrupt (Open Drain Type) |
| NC | No Connected |



Figure 1. Pin Connections


Figure 2. Block Diagram


## DESCRIPTION (Continued)

out of tolerance. In this way, all input and output pins (including $\bar{E}$ and $\bar{W}$ ) become "don't care". The device permits full functional ability of the RAM for Vcc above 4.75 V (MK48C02A) and 4.5 V (MK48C12A). Data protection is provided for $V_{C C}$ below 4.5V (MK48C02A) and 4.2V (MK48C12A),
and maintains data in the absence of $\mathrm{V}_{\mathrm{CC}}$ with no additional support circuitry other than a primary cell. The current supplied by the battery during data retention is for junction leakage only (typically less than 5 nA ) because all power-consuming circuitry is turned off. The low battery drain allows use of a long life Lithium primary cell.

TRUTH TABLE

| Vcc | $\bar{E}$ | $\overline{\mathbf{G}}$ | $\bar{W}$ | Mode | DQ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $<V_{c c}$ (max) <br> $>\mathrm{Vcc}_{\mathrm{C}}$ (min) | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IL}} \\ & \mathrm{~V}_{\mathrm{IL}} \\ & \mathrm{~V}^{2} \end{aligned}$ | $\begin{gathered} x \\ x \\ x \\ V_{I L} \\ V_{I H} \end{gathered}$ | $\begin{gathered} x \\ \mathrm{~V}_{\mathrm{IL}} \\ \mathrm{~V}_{\mathrm{IH}} \\ \mathrm{~V}_{\mathrm{H}} \end{gathered}$ | Deselect Write Read Read | $\begin{gathered} \text { High-Z } \\ \text { DiN } \\ \text { Dout } \\ \text { High-Z } \end{gathered}$ |
| $<\mathrm{V}_{\text {PFD }}($ min $)>\mathrm{V}_{\text {SO }}$ | X | X | X | Power-Fail Deselect | High-Z |
| $\leq \mathrm{V}_{\text {so }}$ | X | X | X | Battery Back-up | High-Z |

ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{I}}$ | Voltage On Any Pin Relative to Ground | -0.3 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Ambient Storage $\left(\mathrm{V}_{\mathrm{CC}}\right.$ Off) Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{D}}$ | Total Device Power Dissipation | 1 | W |
| lout | Output Current Per Pin | 20 | mA |

Notes: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.
CAUTION : Under no conditions can the "Absolute Maxımum Ratings" for the voltage on any pin be exceeded since it will cause permanent damage. Specifically, do not perform the "standard" continuty test on any input or output pin, i.e. do not force these pins below - $0.3 V$ DC.

RECOMMENDED DC OPERATING CONDITIONS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}\right.$ )

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{Cc}}$ | Supply Voltage (MK48C02A) | 4.75 | 5.5 | V | 1 |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage (MK48C12A) | 4.5 | 5.5 | V | 1 |
| GND | Ground | 0 | 0 | V | 1 |
| $\mathrm{~V}_{\mathrm{IH}}$ | Logic "1" Voltage All Inputs | 2.2 | $\mathrm{~V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ | V | 1 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic "0" Voltage All Inputs | -0.3 | 0.8 | V | 1,2 |
| $\mathrm{~V}_{\mathrm{B}}$ | Battery Voltage | 1.8 | 4.0 | V | 1 |

## DC ELECTRICAL CHARACTERISTICS

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C} \mathrm{V}_{C C}\right.$ max $^{2} \geq \mathrm{V}_{C C} \geq \mathrm{V}_{C C}$ min $)$

| Symbol | Parameter | Min. | Max. | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{lcc1}$ | Average Vcc Power Supply Current |  | 80 | mA | 3 |
| 1 cc 2 | TTL Standby Current ( $\bar{E}=\mathrm{V}_{\mathrm{IH}}$ ) |  | 3 | mA |  |
| Icc3 | CMOS Standby Current ( $\overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}$ ) |  | 1 | mA |  |
| ILL | Input Leakage Current (Any Input) | -1 | 1 | $\mu \mathrm{A}$ | 4 |
| loL | Output Leakage Current | -5 | 5 | $\mu \mathrm{A}$ | 4 |
| V OH | Output Logic "1" Voltage (lout $=-1.0 \mathrm{~mA}$ ) | 2.4 |  | V |  |
| VoL | Output Logic "0" Voltage (lout = 2.1 mA ) |  | 0.4 | V |  |
| $\mathrm{V}_{\text {PFL }}$ | INT Logic "0" Voltage (lout $=0.5 \mathrm{~mA}$ ) |  | 0.4 | V |  |
| Ibatt | Battery Backup Current $\mathrm{V}_{\mathrm{B}}=4.0 \mathrm{~V}$ |  | 1 | $\mu \mathrm{A}$ |  |
| IChg | Battery Charging Current $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ | -5 | 5 | nA |  |
| VLB | Battery OK Flag | 1.8 | 2.6 | V |  |

## AC TEST CONDITIONS

| Input Levels | 0.6 V to 2.4 V |
| :--- | :--- |
| Transition Times | 5 ns |
| Input and Output Timing <br> Reference Levels | 0.8 V or 2.2 V |

## OUTPUT LOAD DIAGRAM



## CAPACITANCE

( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Max. | Notes |
| :---: | :--- | :---: | :---: |
| $C_{I}$ | Capacitance on all pins (except $D / Q)$ | 7 pF | 5 |
| $C_{D / Q}$ | Capacitance on D/Q pins and $\overline{\mathrm{NT}}$ | 10 pF | 4,5 |

## Notes:

1. All voltages referenced to GND
2. Negative spikes of -1.0 volts allowed for up to 10 ns once per cycle.
3. Icci measured with outputs open.
4. Measured with $\mathrm{GND} \leq \mathrm{V}_{1} \leq V_{c c}$ and outputs deselected.
5. Effective capacitance calculated from the equation $C=i \Delta t / \Delta V$ with $\Delta V=3$ volts and power supply at nominal level.

## OPERATION

## Read Mode

The MK48C02A/12A is in the Read Mode whenever $\bar{W}$ (Write Enable) is high and $\bar{E}$ (Chip Enable) is low, providing a ripple-through access of data from eight of 16,384 locations in the static storage array. Thus, the unique address specified by the 11 Address Inputs ( $A_{n}$ ) defines which one of 2,048 bytes of data is to be accessed.

Valid data will be available to the eight data Output Drivers within $t_{A A}$ after the last address input signal is stable, providing that the $\bar{E}$ and $\bar{G}$ access times are satisfied. If $\bar{E}$ or $\bar{G}$ access times are not met, data access will be measured from the limiting parameter (tcea or toea), rather than the address. The state of the eight Data I/O signals is controlled by the $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$ control signals. The data lines may be in an indeterminate state between $t_{0 H}$ and $t_{A A}$, but the data lines will always have valid data at $t_{A A}$.

Figure 3. Read-Read-Write Timing


## AC ELECTRICAL CHARACTERISTICS (Read Cycle Timing)

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}\right.$ max $\geq \mathrm{V}_{\mathrm{CC}} \geq \mathrm{V}_{\mathrm{CC}}$ min $)$

| Symbol | Parameter | 48CX2A-15 |  | 48CX2A-20 |  | 48CX2A-25 |  | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 150 |  | 200 |  | 250 |  | ns |  |
| $t_{A A}$ | Address Access Time |  | 150 |  | 200 |  | 250 | ns | 1 |
| tcea | Chip Enable Access Time |  | 150 |  | 200 |  | 250 | ns | 1 |
| toea | Output Enable Access Time |  | 75 |  | 80 |  | 90 | ns | 1 |
| tcez | Chip Enable Hi to High-Z |  | 35 |  | 40 |  | 50 | ns |  |
| toez | Output Enable Hi to High-Z |  | 35 |  | 40 |  | 50 | ns |  |
| tor | Valid Data Out Hold Time | 15 |  | 15 |  | 15 |  | ns | 1 |

Note: Measured using the Output Load Diagram shown page 4.

## WRITE MODE

The MK48C02A/12A is in Write Mode whenever the $\bar{W}$ and $\bar{E}$ inputs are held low. The start of a Write is referenced to the latter occurring falling edge of either $\bar{W}$ or $\bar{E}$. A Write is terminated by the earlier rising edge of $\bar{W}$ or $\bar{E}$. The addresses must be held valid throughout the cycle. $\bar{W}$ or $\bar{E}$ must return high, for a minimum of twr prior to the initiation of another Read or Write Cycle. Data-in must be valid for tos prior to the End of Write and remain valid for $t_{D H}$ afterwards.

Some processors thrash producing spurious Write Cycles during power-up, despite application of a power-on reset. Users should force $\bar{W}$ or $\bar{E}$ high during power-up to protect memory after Vcc reaches $\mathrm{V}_{\mathrm{cc}}(\mathrm{min})$ but before the processor stabilizes.

The MK48C02A/12A $\bar{G}$ input is a DON'T CARE in the write mode. $\bar{G}$ can be tied low and two-wire RAM control can be implemented. A low on $\bar{W}$ will disable the outputs twez after $\bar{W}$ falls. Take care to avoid bus contention when operating with two-wire control.

Figure 4. Write-Write-Read Timing


## AC ELECTRICAL CHARACTERISTICS (Write Cycle Timing)

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}\right.$; $\mathrm{V}_{\mathrm{CC}}$ max $\geq \mathrm{V}_{\mathrm{CC}} \geq \mathrm{V}_{\mathrm{CC}}$ min)

| Symbol | Parameter | 48CX2A-15 |  | 48CX2A-20 |  | 48CX2A-25 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. |  |
| twc | Write Cycle Time | 150 |  | 200 |  | 250 |  | ns |
| $t_{\text {AS }}$ | Address Setup Time | 0 |  | 0 |  | 0 |  | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 120 |  | 140 |  | 180 |  | ns |
| tcew | Chip Enable to End of Write | 90 |  | 120 |  | 160 |  | ns |
| twew | Write Enable to End of Write | 90 |  | 120 |  | 160 |  | ns |
| twr | Write Recovery Time | 10 |  | 10 |  | 10 |  | ns |
| tos | Data Setup Tıme | 40 |  | 60 |  | 100 |  | ns |
| $t_{\text {DH }}$ | Data Hold Time | 5 |  | 5 |  | 5 |  | ns |
| twez | Write Enable Low to High-Z |  | 50 |  | 60 |  | 80 | ns |

## DATA RETENTION MODE

With Vcc applied, the MK48C02A/12A operates as a conventional BYTEWIDE static RAM. However, $\mathrm{V}_{\mathrm{cc}}$ is being constantly monitored. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself when $V_{c c}$ falls within the $V_{\text {PFD }}$ (max), $\mathrm{V}_{\text {PFD }}(\min )$ window. The MK48C02A has a VPFD (max) - VPFD (min) window of 4.75 volts to 4.5 volts, providing very high data security, particularly when all of the other system components are specified to 5.0 volts plus and minus $10 \%$. The MK48C12A has a VPFD (max) $V_{\text {PFD }}$ (min) window of 4.5 volts to 4.2 volts, allowing users constrained to a $10 \%$ power supply specification to use the device.
Note : A mid-write cycle power failure may corrupt data at the current address location, but does not jeopardize the rest of the RAM's content. At voltages below VPFD (min), the user can be assured the memory will be in a write protected state, provided the Vcc fall time does not exceed tr. The MK48C02A/12A may respond to transient noise spikes that reach into the deselect window if they should occur during the time the device is sampling $\mathrm{V}_{\mathrm{cc}}$. Therefore decoupling of power supply lines is recommended.
The power switching circuit connects external Vcc to the RAM and disconnects the battery when VCc rises above $V_{s o}$. As $V_{c c}$ rises the battery voltage is checked. If the voltage is too low, an internal Battery Not OK ( $\overline{\mathrm{BOK}}$ ) flag will be set. The $\overline{\mathrm{BOK}}$ flag can be checked after power up. If the BOK flag is set, the first write attempted will be blocked. The flag is automatically cleared after the first write, and normal RAM operation resumes. Figure 5 illustrates how a $\overline{B O K}$ check routine could be structured.
Normal RAM operation can resume trec after VCC exceeds VPFD (Max). Caution should be taken to keep $\bar{E}$ or $\bar{W}$ high as $V_{C C}$ rises past $V_{\text {PFD }}$ (Min) as some systems may perform inadvertent write cycles after Vcc rises but before normal system operation begins.

## INTERRUPT FUNCTION

The MK48C02A/12A provides a power-fail interrupt output labeled INT. The INT pin eliminates the need for external power sensing components in applications where an orderly shut down of the system is necessary. The INT pin is open drain for "wire or" applications and provides the user with $10 \mu \mathrm{~s}$ to $40 \mu \mathrm{~s}$ advanced warning of an impending power-fail write protect.

Figure 5. Checking the BOK Flag Status


AC ELECTRICAL CHARACTERISTICS (Power-Down/Power-Up Timing)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Typ. | Max. | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {F }}$ | $V_{\text {PFD }}\left(\mathrm{max}\right.$ ) to $\mathrm{V}_{\text {PFD }}(\mathrm{min}) \mathrm{V}_{\text {cc }}$ Fall Time | 300 |  |  | $\mu \mathrm{s}$ | 2 |
| $t_{\text {FB }}$ | $\mathrm{V}_{\text {PFD }}$ (min) to $\mathrm{V}_{\text {So }} \mathrm{V}_{\text {cc }}$ Fall Time | 10 |  |  | $\mu \mathrm{s}$ | 3 |
| $\mathrm{t}_{\mathrm{RB}}$ | $\mathrm{V}_{\text {so }}$ to $\mathrm{V}_{\text {PFD }}\left(\mathrm{min}\right.$ ) $\mathrm{V}_{\text {cc }}$ Rise Time | 1 |  |  | $\mu \mathrm{s}$ |  |
| $t_{R}$ | $\mathrm{V}_{\text {PFD }}$ (min) to $\mathrm{V}_{\text {PFD }}$ (max) $\mathrm{V}_{\text {cc }}$ Rise Time | 0 |  |  | $\mu \mathrm{s}$ |  |
| $t_{\text {REC }}$ | $\overline{\mathrm{E}}$ or $\bar{W}$ at $\mathrm{V}_{\text {IH }}$ after V VFD (max) | 120 |  |  | $\mu \mathrm{s}$ |  |
| $t_{\text {PFX }}$ | $\overline{\text { INT }}$ Low to Auto Deselect | 10 |  | 40 | $\mu \mathrm{s}$ |  |
| tpFH | $V_{\text {PFD }}$ (max) to INT High |  |  | 120 | $\mu \mathrm{s}$ | 4 |

DC ELECTRICAL CHARACTERISTICS (Power-Down/Power-Up Trip Point Voltages)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Typ. | Max. | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| V PFD $^{\prime \prime}$ | Power-Fail Deselect Voltage (MK48C02A) | 4.50 | 4.6 | 4.75 | V | 1 |
| V $_{\text {PFD }}$ | Power-Fail Deselect Voltage (MK48C12A) | 4.20 | 4.3 | 4.50 | V | 1 |
| V $_{\text {SO }}$ | Battery Back-Up Switchover Voltage |  | 3 |  | V | 1 |

## Notes:

1. All voltages referenced to GND.
2. $V_{\text {PFD }}$ (Max) to $V_{\text {PFD }}$ (Min) fall times of less tf may result in deselection/write protection not occurring until $40 \mu \mathrm{~s}$ after $\mathrm{V}_{\mathrm{Cc}}$ passes $V_{\text {PFD }}$ (Min).
3. $V_{\text {PFD }}(\mathrm{Min})$ to $\mathrm{V}_{\text {so }}$ fall times of less than tfs may cause corruption of RAM data.
4. $\overline{\text { NT }}$ may go high anytime after $\mathrm{V}_{\mathrm{CC}}$ exceeds $\mathrm{V}_{\text {PFD }}(\mathrm{min})$ and is guaranteed to go high tpFH after $\mathrm{V}_{\mathrm{CC}}$ exceeds $\mathrm{V}_{\text {PFD }}$ (max).

CAUTION: Negative Undershoots Below-0.3V are not allowed on any pin while in Battery Back-up mode .

Figure 6. Power-Down/Power-Up Timing


## Notes :

1. Inputs may or may not be recognized at this time.
2. Caution should be taken to keep $\bar{E}$ or $\bar{W}$ in the high state $V_{c c}$ rises past $V_{P F D}$ (min). Some systems may perform inadvertent write cycles after Vcc rises but before normal system operation begins. Even though a power on reset is being applied to the processor a reset condition may not occur until after the system clock is running.

## ORDERING INFORMATION



For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.

For further information or any aspect of this device, please contact our Sales Office nearest to you. MK48Z02 MK48Z12

## CMOS 2K x 8 ZEROPOWER SRAM

- PREDICTED WORST CASE BATTERY LIFE OF 11 YEARS @ $70^{\circ} \mathrm{C}$
- DATA RETENTION IN THE ABSENCE OF POWER
- DATA SECURITY PROVIDED BY AUTOMATIC WRITE PROTECTION DURING POWER FAILURE
-     + 5 VOLT ONLY READNRITE
- CONVENTIONAL SRAM WRITE CYCLES
- FULL CMOS-440mW ACTIVE ; 5.5 mW STANDBY
- 24-PIN DUAL IN LINE PACKAGE, JEDEC PINOUTS
- READ-CYCLE TIME EQUALS WRITE-CYCLE TIME
- LOW-BATTERY WARNING
- TWO POWER-FAIL DESELECT TRIP POINTS AVAILABLE:
- MK48Z02 $4.75 \mathrm{~V} \geq$ VPFD $\geq 4.50 \mathrm{~V}$
- MK48Z12 4.50V $\geq$ VPFD $\geq 4.20 \mathrm{~V}$


## DESCRIPTION

The MK48Z02/12 is a 16,384-bit, Non-Volatile Static RAM, organized $2 \mathrm{~K} \times 8$ using CMOS and an integral Lithium energy source. The ZEROPOWER ${ }^{\text {TM }}$ RAM has the characteristics of a CMOS static RAM, with the important added benefit of data being retained in the absence of power. Data retention current is so small that a miniature Lithium cell contained within the package provides an en-ergy source to preserve data. Low current drain has been attained by the use of a full CMOS memory cell, novel analog support circuitry, and carefully controlled junction leakage by an all implanted CMOS process. Safeguards against inadvertent data loss have been incorporated to maintain data integrity in the uncertain operating environment associated with power-up and powerdown transients. The ZEROPOWER RAM can replace existing $2 \mathrm{~K} \times 8$ static RAM, directly conforming to the popular Byte Wide 24 -pin DIP package (JEDEC). MK48Z02/12 also matches the pinning of 2716 EPROM and $2 \mathrm{~K} \times 8$ EEPROM. Like other static RAMs, there is no limit to the number of write cycles that can be performed. Since the access time, read cycle, and write cycle are less than 250 ns and require only +5 volts, no additional support circuitry is needed for interface to a microprocessor.


Figure 1. Pin Connection


PIN NAMES

| A0-A10 | Address Inputs |
| :--- | :--- |
| $\overline{\mathrm{E}}$ | Chip Enable |
| GND | Ground |
| $V_{C C}$ | 5 Volts |
| $\bar{W}$ | Write Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| DQ0-DQ7 | Data Inputs/Outputs |

Figure 2. Block Diagram


TRUTH TABLE

| V cc | $\bar{E}$ | $\overline{\mathrm{G}}$ | $\bar{W}$ | Mode | DQ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $<V_{C C}$ (max) <br> $>\mathrm{VCC}_{\text {(min) }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IL}} \\ & \mathrm{~V}_{\mathrm{IL}} \end{aligned}$ | $\begin{gathered} X \\ X \\ \mathrm{~V}_{\mathrm{IL}} \\ \mathrm{~V}_{\mathrm{IH}} \end{gathered}$ | $\begin{gathered} \mathrm{x} \\ \mathrm{~V}_{\mathrm{IL}} \\ \mathrm{~V}_{1 H} \\ \mathrm{~V}_{\mathrm{H}} \end{gathered}$ | Deselect Write Read Read | High-Z Din Dout High-Z |
| $<V_{\text {PFD(min) }}$ $>V_{s o}$ | X | X | X | Power-Fail Deselect | High-Z |
| $\leq \mathrm{V}_{\text {so }}$ | X | X | X | Battery Back-up | High-Z |

ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{I}}$ | Voltage On Any Pin Relative to Ground | -0.3 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Ambient Storage (VCC Off) Temperature | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| $P_{\mathrm{D}}$ | Total Device Power Dissipation | 1 | W |
| lout | Output Current Per Pin | 20 | mA |

NOTE: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum ratings conditions for extended periods of time may affect reliability.
CAUTION : Under no conditions can the "Absolute Maximum Rating" for the voltage on any pin be exceeded since it will cause permanent damage. Specifically, do not perform the "standard" continuity test on any input or output pin, i.e. do not force these pins below - 0.3 V DC.

RECOMMENDED DC OPERATING CONDITIONS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $V_{\text {CC }}$ | Supply Voltage (MK48Z02) | 4.75 | 5.5 | V | 1 |
| $V_{C C}$ | Supply Voltage (MK48Z12) | 4.5 | 5.5 | V | 1 |
| GND | Ground | 0 | 0 | V | 1 |
| $\mathrm{~V}_{\text {IH }}$ | Logic "1" Voltage All Inputs | 2.2 | $\mathrm{~V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ | V | 1 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic "0" Voltage All Inputs | -0.3 | 0.8 | V | 1,2 |

## DC ELECTRICAL CHARACTERISTICS

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}\right.$; $\mathrm{V}_{\mathrm{CC}}$ max $\geq \mathrm{V}_{\mathrm{CC}} \geq \mathrm{V}_{\mathrm{CC}}$ min $)$

| Symbol | Parameter | Min. | Max. | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{CC} 1}$ | Average VCc Power Supply Current |  | 80 | mA | 3 |
| $\mathrm{I}_{\mathrm{CC} 2}$ | TTL Standby Current $\left(\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}\right)$ |  | 3 | mA |  |
| $\mathrm{I}_{\mathrm{CC} 3}$ | CMOS Standby Current $\left(\overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}\right)$ |  | 1 | mA |  |
| $\mathrm{I}_{\mathrm{LL}}$ | Input Leakage Current (Any Input) | -1 | 1 | $\mu \mathrm{~A}$ | 4 |
| IOL | Output Leakage Current | -5 | 5 | $\mu \mathrm{~A}$ | 4 |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output Logic "1" Voltage (lout $=-1.0 \mathrm{~mA})$ | 2.4 |  | V |  |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Logic "0" Voltage (louT $=2.1 \mathrm{~mA})$ |  | 0.4 | V |  |

EQUIVALENT OUTPUT LOAD DIAGRAM

## AC TEST CONDITIONS

| Input Levels | 0.6 V to 2.4 V |
| :--- | :--- |
| Transition Times | 5 ns |
| Input and O'Atput Timing <br> Reference Levels | 0.8 V or 2.2 V |



## CAPACITANCE

( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Max. | Notes |
| :---: | :--- | :---: | :---: |
| $\mathrm{C}_{\mathrm{l}}$ | Capacitance on all pins (except D/Q) | 7 pF | 4 |
| $\mathrm{C}_{\mathrm{D} / \mathrm{Q}}$ | Capacitance on D/Q pins | 10 pF | 4,5 |

## Notes:

1. All voltages referenced to GND.
2. Negative spikes of -1.0 volt allowed for up to 10 ns once per cycle.
3. I lCl measured with outputs open.
4. Measured with $V_{c c} \geq V_{1} \geq G N D$ and outputs deselected.
5. Effective capacitance calculated from the equation $\mathrm{C}=I \Delta t / \Delta \mathrm{V}$ with $\Delta \mathrm{V}=3$ volts and power supply at 5.0 V .

## OPERATION

## READ MODE

The MK48Z02/12 is in the Read Mode whenever $\bar{W}$ (Write Enable) is high and $\bar{E}$ (Chip Enable) is low, providing a ripple-through access of data from eight of 16,384 locations in the static storage array. Thus, the unique address specified by the 11 Address Inputs ( $A_{n}$ ) defines which one of 2,048 bytes of data is to be accessed.
Valid data will be available to the eight data Output

Drivers within $t_{A A}$ after the last address input signal is stable, providing that the $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$ access times are satisfied. If $\bar{E}$ or $\bar{G}$ access times are not met, data access will be measured from the limiting parameter (tcea or toea), rather than the address. The state of the eight Data I/O signals is controlled by the $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$ control signals. The data lines may be in an indeterminate state between $t_{0}$ and $t_{A A}$, but the data lines will always have valid data at $t_{A A}$.

Figure 3. Read-Read-Write Timing


AC ELECTRICAL CHARACTERISTICS (Read Cycle Timing)
$\left(0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C} ; \mathrm{V}_{\text {CC }} \max \geq \mathrm{V}_{\mathrm{CC}} \geq \mathrm{V}_{\mathrm{CC}} \mathrm{min}\right.$ )

| Symbol | Parameter | 48Z02-12 |  | 48Zx2-15 |  | 48Zx2-20 |  | 48Zx2-25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | 120 |  | 150 |  | 200 |  | 250 |  | ns |  |
| $t_{\text {AA }}$ | Address Access Time |  | 120 |  | 150 |  | 200 |  | 250 | ns | 1 |
| tcea | Chip Enable Access Time |  | 120 |  | 150 |  | 200 |  | 250 | ns | 1 |
| toea | Output Enable Access Time |  | 75 |  | 75 |  | 80 |  | 90 | ns | 1 |
| tcez | Chip Enable Hi to High-Z |  | 30 |  | 35 |  | 40 |  | 50 | ns |  |
| toez | Output Enable Hi to High-Z |  | 30 |  | 35 |  | 40 |  | 50 | ns |  |
| tor | Valid Data Out Hold Time | 15 |  | 15 |  | 15 |  | 15 |  | ns | 1 |

Note: Measured using the Output Load Diagram shown Page 4.

## WRITE MODE

The MK48ZO2/12 is in Write Mode whenever the $\bar{W}$ and $\bar{E}$ inputs are held low. The start of a Write is referenced to the latter occurring falling edge of either $\bar{W}$ or $\bar{E}$. A Write is terminated by the earlier rising edge of $\bar{W}$ or $\bar{E}$. The addresses must be held valid throughout the cycle. $\bar{W}$ or $\bar{E}$ must return high for a minimum of twr prior to the initiation of another Read or Write Cycle. Data-in must be valid for tos prior to the End of Write and remain valid for toh afterward.

Some processors thrash producing spurious Write Cycles during power-up, despite application of a power-on reset. Users should force $\bar{W}$ or $\bar{E}$ high during power-up to protect memory after Vcc reaches $\mathrm{V}_{\mathrm{Cc}}(\mathrm{min})$ but before the processor stabilizes.
The MK48Z02/12 $\overline{\mathrm{G}}$ input is a DON'T CARE in the write mode, $\overline{\mathrm{G}}$ can be tied low and two-wire RAM control can be implemented. Alow on $\bar{W}$ will disable the outputs twez after $\bar{W}$ falls. Take care to avoid bus contention when operating with two-wire control.

Figure 4. Write-Write-Read Timing

AC ELECTRICAL CHARACTERISTICS (Write Cycle Timing)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C} ; \mathrm{V}_{C \mathrm{~m}}\right.$ max $\geq \mathrm{V}_{\mathrm{CC}} \geq \mathrm{V}_{C C}$ min )

| Symbol | Parameter | 48Z02-12 |  | 48Zx2-15 |  | 48Zx2-20 |  | 48Zx2-25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| twc | Write Cycle Time | 120 |  | 150 |  | 200 |  | 250 |  | ns |  |
| $t_{\text {AS }}$ | Address Setup Time | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| $t_{\text {AW }}$ | Address Valid to End of Write | 90 |  | 120 |  | 140 |  | 180 |  | ns |  |
| tcew | Chip Enable to End of Write | 75 |  | 90 |  | 120 |  | 160 |  | ns |  |
| twew | Write Enable to End of Write | 75 |  | 90 |  | 120 |  | 160 |  | ns |  |
| twr | Write Recovery Time | 10 |  | 10 |  | 10 |  | 10 |  | ns |  |
| tos | Data Setup Time | 35 |  | 40 |  | 60 |  | 100 |  | ns |  |
| tD | Data Hold Time | 5 |  | 5 |  | 5 |  | 5 |  | ns |  |
| twez | Write Enable Low to High-Z |  | 40 |  | 50 |  | 60 |  | 80 | ns |  |

## DATA RETENTION MODE

With Vcc applied, the MK48Z02/12 operates as a conventional BYTEWIDE static RAM. However, $\mathrm{V}_{\mathrm{Cc}}$ is being constantly monitored. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself when Vcc falls within the VPFD (max), VPFD (min) window. The MK48Z02 has a VPFD (max) - VPFD (min) window of 4.75 volts to 4.5 volts, providing very high data security, particularly when all of the other system components are specified to 5.0 volts plus and minus $10 \%$. The MK48Z12 has a VPFD (max) - VPFD (min) window of 4.5 volts to 4.2 volts, allowing users constrained to a $10 \%$ power supply specification to use the device.
Note : A mid-write cycle power failure may corrupt data at the current address location, but does not jeopardize the rest of the RAM's content. At voltages below VPFD (min), the user can be assured the memory will be in a write protected state, provided the Vcc fall time does not exceed $t \mathrm{t}$. The MK48Z02/12 may respond to transient noise spikes that reach into the deselect window if they should occur during the time the device is sampling Vcc. Therefore decoupling of power supply lines is recommended.
The power switching circuit connects external Vcc to the RAM and disconnects the battery when Vcc rises above $V_{s o}$. As $V_{c c}$ rises the battery voltage is checked. If the voltage is too low, an internal Battery Not OK ( $\overline{\mathrm{BOK}}$ ) flag will be set. The $\overline{\mathrm{BOK}}$ flag can be checked after power up. If the BOK flag is set, the first write attempted will be blocked. The flag is automatically cleared after the first write, and normal RAM operation resumes. Figure 5 illustrates how a BOK check routine could be structured.
Normal RAM operation can resume trec after VCC exceeds VPFD (max). Caution should be taken to keep $\bar{E}$ or $\bar{W}$ high as $V_{C c}$ rises past $V_{\text {PFD }}(\mathrm{min})$ as some systems may perform inadvertent write cycles after Vcc rises but before normal system operation begins.

Figure 5. Checking the $\overline{\mathrm{BOK}}$ Flag Status


Figure 6. Power-Down/Power-Up Timing


DC ELECTRICAL CHARACTERISTICS (Power-Down/Power-Up Trip Point Voltages)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Typ. | Max. | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| V $_{\text {PFD }}$ | Power-Fail Deselect Voltage (MK48Z02) | 4.50 | 4.6 | 4.75 | V | 1 |
| V PFD | Power-Fail Deselect Voltage (MK48Z12) | 4.20 | 4.3 | 4.50 | V | 1 |
| $\mathrm{~V}_{\text {SO }}$ | Battery Back-Up Switchover Voltage |  | 3 |  | V | 1 |

AC ELECTRICAL CHARACTERISTICS (Power-Down/Power-Up Timing)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Typ. | Max. | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tpD | $\overline{\mathrm{E}}$ or $\bar{W}$ at $\mathrm{V}_{\text {IH }}$ before Power Down | 0 |  |  | ns |  |
| $\mathrm{t}_{\mathrm{F}}$ | $\mathrm{V}_{\text {PFD }}\left(\mathrm{max}\right.$ ) to $\mathrm{V}_{\text {PFD }}(\mathrm{min}) \mathrm{V}_{\text {cC }}$ Fall Time | 300 |  |  | $\mu \mathrm{s}$ | 2 |
| $\mathrm{t}_{\text {fr }}$ | $\mathrm{V}_{\text {PFD }}(\mathrm{min})$ to $\mathrm{V}_{\text {SO }} \mathrm{V}_{\text {CC }}$ Fall Time | 10 |  |  | $\mu \mathrm{s}$ | 3 |
| $t_{\text {RB }}$ | $V_{\text {so }}$ to V $\mathrm{V}_{\text {PFD }}$ (min) $\mathrm{V}_{\text {cc }}$ Rise Time | 1 |  |  | $\mu \mathrm{s}$ |  |
| $t_{\text {R }}$ | $\mathrm{V}_{\text {PFD }}$ (min) to $\mathrm{V}_{\text {PFD }}$ (max) $\mathrm{V}_{\text {CC }}$ Rise Time | 0 |  |  | $\mu \mathrm{s}$ |  |
| $\mathrm{t}_{\text {fec }}$ | $\overline{\mathrm{E}}$ or $\bar{W}$ at $\mathrm{V}_{\mathrm{IH}}$ after Power Up | 2 |  |  | ms |  |

Notes:

1. All voltages referenced to GND.
2. VPFD ( max ) to $\mathrm{V}_{\text {PFD }}\left(\mathrm{min}\right.$ ) fall tımes of less $t_{F}$ may result in deselection/write protectıon not occurring until $50 \mu \mathrm{~s}$ after $\mathrm{V}_{c c}$ passes $V_{\text {PFD }}(m i n)$.
3. $V_{P F D}(m ı n)$ to $V_{S O}$ fall times of less than tFB may cause corruption of RAM data.

## DATA RETENTION TIME

## About Figure 7

Figure 7 illustrates how expected MK48Z02/12 battery life is influenced by temperature. The life of the battery is controlled by temperature and is virtually independent of the percentage of time the MK48Z02/12 spends in battery back-up mode.
Battery life predictions presented in Figure 7 are extrapolated from temperature accelerated life-test data collected in over 100 million device hours of continuing bare cell and encapsulated cell battery testing by SGS-THOMSON. Obviously, temperature accelerated testing cannot identify non-tem-perature dependent failure mechanisms. However, in view of the fact that no random cell failures have been recorded in any of SGS-THOMSON's ongoing battery testing since it began in 1982, we believe the likelihood of such failure mechanisms surfacing is extremely poor. For the purpose of this testing, a cell failure is defined as the inability of a cell stabilized at $25^{\circ} \mathrm{C}$ to produce a 2.4 volt closedcircuit voltage across a 250 K ohm load resistance.
A Special Note : The summary presented in Figure 7 represents a conservative analysis of the data presently available. While SGS-THOMSON is most likely in possession of the largest collection of battery life data of this kind in the world, the results presented should not be considered absolute or final ; they can be expected to change as yet more data becomes available. We believe that future read-points of life tests presently under way and improvements in the battery technology itself will result in a continuing improvement of these figures.
Two end of life curves are presented in Figure 7. They are labeled "Average ( $\mathrm{t} 50 \%$ )" and " $(\mathrm{t} 1 \%$ )". These terms relate to the probability that a given number of failures will have accumulated by a particular point in time. If, for example, expected
life at $70^{\circ} \mathrm{C}$ is at issue, Figure 7 indicates that a particular MK48Z02/12 has a $1 \%$ chance of having a battery failure 11 years into its life and a $50 \%$ chance of failure at the 20 year mark. Conversely, given a sample of devices, $1 \%$ of them can be expected to experience battery failure within 11 years; $50 \%$ of them can be expected to fail within 20 years.
The $\mathrm{t}_{1 \%}$ figure represents the practical onset of wear-out, and is therefore suitable for use in what would normally be though of as a worst-case ana-lysis. The $\mathrm{t}_{50 \%}$ figure represents "normal" or "average" life. It is, therefore, accurate to say that the average device will last "t50\%".
Battery life is defined as beginning on the date of manufacture. Each MK48ZO2/12 is marked with a nine digit manufacturing date code in the form H99XXYYZZ, example: H995B9231 is Hfabricated in Carrollton, TX; 9- assembled in Muar, Malaysia; 9-tested in Muar, Malaysia; 5B-lot designator; 9231-assembled in the year 1992, work week 31.

## CALCULATING PREDICTED BATTERY LIFE

As Figure 7 indicates, the predicted life of the battery in the MK48Z02/12 is a function of temperature. The back-up current required by the memory matrix in the MK48Z02/12 is so low that it has negligible influence on battery life.
Because predicted battery life is dependent upon application controlled variables, only the user can estimate predicted battery life in a given design. As long as ambient temperature is held reasonably constant, expected life can be read directly from Figure 7. If the MK48Z02/12 spends an appreciable amount of time at a variety of temperatures, the following equations should be used to estimate battery life.

Predicted Battery Life =

$$
\left.\left.\left[\left(\mathrm{TA}_{1} / \mathrm{TT}\right) / \mathrm{BL}_{1}\right)\right]+\left[\left(\mathrm{TA}_{2} / T \mathrm{~T}\right) / \mathrm{BL}_{2}\right]+\ldots+\left[\left(\mathrm{TA}_{n} / T \mathrm{~T}\right) / \mathrm{BL}_{n}\right)\right]
$$

Where: $T A_{1}, T A_{2}, T A_{n}=$ Time at Ambient Temperature 1, 2 , etc.
$T \mathrm{~T}=$ Total Time $=\mathrm{TA} A_{1}+\mathrm{T} A_{2}+\ldots+T A_{n}$
$B L_{1}, B L_{2}, B L_{n}=$ Predicted Battery Lifetime at Temp 1, Temp 2, etc (see Figure 7).

EXAMPLE PREDICTED BATTERY LIFE CALCULATION
A cash register/terminal operates in an environment where the MK48ZO2/12 is exposed to tem
peratures of $30^{\circ} \mathrm{C}$ or less for $3066 \mathrm{hrs} / \mathrm{yr}$; temperatures greater than $25^{\circ} \mathrm{C}$, but less than $40^{\circ} \mathrm{C}$ for 5256 hrs/yr ; and temperatures greater than $40^{\circ} \mathrm{C}$, but less than $70^{\circ} \mathrm{C}$ for the remaining 438 hrs/yr.

Reading predicted typical life values from Figure 7 ; $\mathrm{BL}_{1}=456 \mathrm{yrs}$., $\mathrm{BL}_{2}=175 \mathrm{yrs}$., $\mathrm{BL}_{3}=11.4 \mathrm{yrs}$.
Total Time $(\mathrm{TT})=8760 \mathrm{hrs} . / \mathrm{yr} . \mathrm{TA}_{1}=3066 \mathrm{hrs} . / \mathrm{yr} . \mathrm{TA}_{2}=5256 \mathrm{hrs} . / \mathrm{yr} . \mathrm{TA}_{3}=438 \mathrm{hrs} . / \mathrm{yr}$.
Predicted Typical Battery Life $\geq \quad \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum-$
$[(3066 / 8760) / 456]+[(5256 / 8760) / 175]+[(438 / 8760) / 11.4]$
$\geq 116.5 \mathrm{yrs}$.

Figure 7. Predicted Battery Storage Life Versus Temperature


## ORDERING INFORMATION



For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.

For further information or any aspect of this device, please contact our Sales Office nearest to you.

## CMOS 2K x 8 ZEROPOWER SRAM

- INDUSTRIAL TEMPERATURE RANGE $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.
- PREDICTED WORST CASE BATTERY LIFE OF 6 YEARS @ $85^{\circ} \mathrm{C}$.
- DATA RETENTION IN THE ABSENCE OF POWER.
- DATA SECURITY PROVIDED BY AUTOMATIC WRITE PROTECTION DURING POWER FAILURE.
-     + 5 VOLT ONLY READNRRITE.
- CONVENTIONAL SRAM WRITE CYCLES.
- LOW POWER-440mW ACTIVE ; 5.5 mW STANDBY.
- 24-PIN DUAL IN LINE PACKAGE, JEDEC 24 PIN MEMORY PINOUT.
- READ-CYCLE TIME EQUALS WRITE-CYCLE TIME.
- ON BOARD LOW-BATTERY WARNING CIRCUITRY.
- TWO POWER-FAIL DESELECT TRIP POINTS AVAILABLE :
- MKI48Z02 $4.75 \mathrm{~V} \geq$ VPFD $\geq 4.50 \mathrm{~V}$
$-\mathrm{MKI} 48 \mathrm{Z1} 124.50 \mathrm{~V} \geq$ VPFD $\geq 4.20 \mathrm{~V}$


## DESCRIPTION

The MKI48Z02/12 is a 16,384 -bit, Non-Volatile Static RAM, organized $2 \mathrm{~K} \times 8$ using CMOS and an integral Lithium energy source. The ZEROPOWER ${ }^{\text {TM }}$ RAM has the characteristics of a CMOS static RAM, with the important added benefit of data being retained in the absence of power. Data retention current is so small that a miniature Lithium cell contained within the package provides an en-ergy source to preserve data. Low current drain has been attained by the use of a full CMOS memory cell, novel analog support circuitry, and carefully controlled junction leakage by an all implanted CMOS process. Safeguards against inadvertent data loss have been incorporated to maintain data integrity in the uncertain operating environment associated with power-up and power-down transients. The ZEROPOWER RAM can replace exist-ing $2 K \times 8$ static RAM, directly conforming to the popular Byte Wide 24-pin DIP package (JEDEC).


Figure 1. Pin Connections


PIN NAMES

| AO-A10 | Address Inputs |
| :--- | :--- |
| $\overline{\mathrm{E}}$ | Chip Enable |
| GND | Ground |
| $\mathrm{V}_{\mathrm{CC}}$ | 5 Volts |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| DQ0 - DQ7 | Data Inputs/Outputs |

Figure 2. Block Diagram


DESCRIPTION (Continued)
MKI48Z02/12 also matches the pinning of 2716 EPROM and $2 \mathrm{~K} \times 8$ EEPROM. Like other static RAMs, there is no limit to the number of write cycles
that can be performed. Since the access time, read cycle, and write cycle are less than 250 ns and require only +5 volts, no additional support circuitry is needed for interface to a microprocessor.

TRUTH TABLE

| Vcc | $\bar{E}$ | $\overline{\mathbf{G}}$ | $\bar{W}$ | Mode | DQ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $<V_{C C}$ (max) <br> $>\mathrm{VcC}$ (min) | $\begin{aligned} & V_{\text {IH }} \\ & V_{\text {IL }} \\ & V_{I I} \\ & V_{I L} \end{aligned}$ | $\begin{gathered} X \\ X \\ V_{I L} \\ V_{I H} \end{gathered}$ | $\begin{gathered} X \\ V_{I L} \\ V_{I H} \\ V_{I H} \end{gathered}$ | Deselect Write Read Read | High-Z <br> Din <br> Dout <br> High-Z |
| $\begin{gathered} <V_{\text {PFD(min) }} \\ >V_{\text {SO }} \end{gathered}$ | X | X | X | Power-Fail Deselect | High-Z |
| $\leq \mathrm{V}_{\text {SO }}$ | X | X | X | Battery Back-up | High-Z |

## ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{I}}$ | Voltage On Any Pin Relative to Ground | -0.3 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Ambient Operating Temperature | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Ambient Storage (VCC Off) Temperature | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{PD}_{\mathrm{D}}$ | Total Device Power Dissipation | 1 | W |
| Iout | Output Current Per Pin | 20 | mA |

Note: Stresses greater than those listed under "Absolute Maxımum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum ratings conditions for extended periods of time may affect reliability.

CAUTION : Under no conditions can the "Absolute Maximum Rating" for the voltage on any pin be exceeded since it will cause permanent damage. Specifically, do not perform the "standard" continuity test on any input or output pin, i.e. do not force these pins below - 0.3V DC.

## RECOMMENDED DC OPERATING CONDITIONS <br> $\left(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| V $C C^{\|c\|}$ | Supply Voltage (MKI48Z02) | 4.75 | 5.5 | V | 1 |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage (MKI48Z12) | 4.5 | 5.5 | V | 1 |
| GND | Ground | 0 | 0 | V | 1 |
| $\mathrm{~V}_{\text {IH }}$ | Logic "1" Voltage All Inputs | 2.2 | $\mathrm{~V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ | V | 1 |
| $\mathrm{~V}_{\text {IL }}$ | Logic "0" Voltage All Inputs | -0.3 | 0.8 | V | 1,2 |

DC ELECTRICAL CHARACTERISTICS
$\left(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}\right.$; $\mathrm{V}_{\mathrm{CC}}$ max $\geq \mathrm{V}_{C C} \geq \mathrm{V}_{\mathrm{CC}}$ min $)$

| Symbol | Parameter | Min. | Max. | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: |
| ICC1 $^{\|c\|}$ | Average VCC Power Supply Current |  | 80 | mA | 3 |
| ICC2 $^{\text {ICC3 }}$ | TTL Standby Current $\left(\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}\right)$ | CMOS Standby Current $\left(\overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}\right)$ |  | 3 | mA |
| ILL | Input Leakage Current (Any Input) | -1 | 1 | mA |  |
| IOL | Output Leakage Current |  | 1 | $\mu \mathrm{~A}$ | 4 |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output Logic "1" Voltage (lout $=-1.0 \mathrm{~mA})$ | 2.4 | 5 | $\mu \mathrm{~A}$ | 4 |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Logic "0" Voltage (lout $=2.1 \mathrm{~mA})$ |  | 0.4 | V |  |

EQUIVALENT OUTPUT LOAD DIAGRAM

## AC TEST CONDITIONS

| Input Levels | 0.6 V to 2.4 V |
| :--- | :--- |
| Transition Times | 5 ns |
| Input and Output Timing <br> Reference Levels | 0.8 V or 2.2 V |
| Ambient Temperature | -40 to $85^{\circ} \mathrm{C}$ |
| VCC (MKI48Z02) | 4.75 to 5.5 V |
| VCC (MKI48Z12) | 4.5 to 5.5 V |

## CAPACITANCE

( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Max. | Notes |
| :---: | :--- | :---: | :---: |
| $C_{।}$ | Capacitance on all pins (except $\mathrm{D} / \mathrm{Q}$ ) | 7 pF | 4 |
| $C_{D / Q}$ | Capacitance on $\mathrm{D} / \mathrm{Q}$ pins | 10 pF | 4,5 |

## Notes:

1. All voltages referenced to GND.
2. Negative spikes of -1.0 volt allowed for up to 10 ns once per cycle.
3. Icc1 measured with outputs open.
4. Measured with $V_{C c} \geq V_{1} \geq G N D$ and outputs deselected.
5. Effective capacitance calculated from the equation $C=I \Delta t / \Delta V$ with $\Delta V=3$ volts and power supply at 5.0 V .

## OPERATION

## READ MODE

The MKI48Z02/12 is in the Read Mode whenever $\bar{W}$ (Write Enable) is high and $\bar{E}$ (Chip Enable) is low, providing a ripple-through access of data from eight of 16,384 locations in the static storage array. Thus, the unique address specified by the 11 Address Inputs ( $A_{n}$ ) defines which one of 2,048 bytes of data is to be accessed.

Valid data will be available to the eight data Output Drivers within $t_{A A}$ after the last address input signal is stable, providing that the $\bar{E}$ and $\bar{G}$ access times are satisfied. If $\bar{E}$ or $\bar{G}$ access times are not met, data access will be measured from the limiting parameter (tcea or toea), rather than the address. The state of the eight Data I/O signals is controlled by the $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$ control signals. The data lines may be in an indeterminate state between tor and $t_{A A}$, but the data lines will always have valid data at $t_{A A}$.

Figure 3. Read-Read-Write Timing


## AC ELECTRICAL CHARACTERISTICS (Read Cycle Timing) <br> $\left(-40^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C}\right.$; $\left.\mathrm{V}_{\mathrm{Cc}} \max \geq \mathrm{V}_{\mathrm{CC}} \geq \mathrm{V}_{\mathrm{CC}} \mathrm{min}\right)$

| Symbol | Parameter | MKI48ZX2-15 |  | MKI48ZX2-20 |  | MKI48ZX2-25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | 150 |  | 200 |  | 250 |  | ns |  |
| $t_{\text {AA }}$ | Address Access Time |  | 150 |  | 200 |  | 250 | ns | 1 |
| tcea | Chip Enable Access Time |  | 150 |  | 200 |  | 250 | ns | 1 |
| toea | Output Enable Access Time |  | 75 |  | 80 |  | 90 | ns | 1 |
| tcez | Chip Enable Hi to High-Z |  | 35 |  | 40 |  | 50 | ns |  |
| toez | Output Enable Hi to High-Z |  | 35 |  | 40 |  | 50 | ns |  |
| toh | Valid Data Out Hold Time | 15 |  | 15 |  | 15 |  | ns | 1 |

Note: Measured using the Output Load Diagram shown Page 4.

## WRITE MODE

The MKI48Z02/12 is in Write Mode whenever the $\bar{W}$ and $\bar{E}$ inputs are held low. The start of a Write is referenced to the latter occurring falling edge of either $\bar{W}$ or $\bar{E}$. A Write is terminated by the earlier rising edge of $\bar{W}$ or $\bar{E}$. The addresses must be held valid throughout the cycle. $\bar{W}$ or $\bar{E}$ must return high for a minimum of twr prior to the initiation of another Read or Write Cycle. Data-in must be valid for tos prior to the End of Write and remain valid for tDH afterwards.

Some processors thrash producing spurious Write Cycles during power-up, despite application of a power-on reset. Users should force $\bar{W}$ or $\bar{E}$ high during power-up to protect memory after Vcc reaches $\mathrm{V}_{\mathrm{cc}}(\mathrm{min})$ but before the processor stabilizes.
The MKI48Z02/12 $\overline{\mathrm{G}}$ input is a don't care in the write mode. $\bar{G}$ can be tied low and two-wire RAM control can be implemented. A low on $\bar{W}$ will disable the outputs twez after $\bar{W}$ falls. Take care to avoid bus contention when operating with two-wire control.

Figure 4. Write-Write-Read Timing

AC ELECTRICAL CHARACTERISTICS (Write Cycle Timing)
$\left(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}\right.$; $\left.\mathrm{V}_{\mathrm{CC}} \max \geq \mathrm{V}_{\mathrm{CC}} \geq \mathrm{V}_{\mathrm{CC}} \min \right)$

| Symbol | Parameter | MKI48ZX2-15 |  | MKI48ZX2-20 |  | MKI48ZX2-25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| twc . | Write Cycle Time | 150 |  | 200 |  | 250 |  | ns |  |
| $t_{A S}$ | Address Setup Time | 0 |  | 0 |  | 0 |  | ns |  |
| $t_{\text {AW }}$ | Address Valid to End of Write | 120 |  | 140 |  | 180 |  | ns |  |
| tcew | Chip Enable to End of Write | 90 |  | 120 |  | 160 |  | ns |  |
| twew | Write Enable to End of Write | 90 |  | 120 |  | 160 |  | ns |  |
| twr | Write Recovery Time | 10 |  | 10 |  | 10 |  | ns |  |
| tos | Data Setup Time | 40 |  | 60 |  | 100 |  | ns |  |
| tDH | Data Hold Time | 0 |  | 0 |  | 0 |  | ns |  |
| twez | Write Enable Low to High-Z |  | 50 |  | 60 |  | 80 | ns |  |

## DATA RETENTION MODE

With Vcc applied, the MKI48Z02/12 operates as a conventional BYTEWIDE static RAM. However, $V_{c c}$ is being constantly monitored. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself when Vcc falls within the $V_{\text {PFD }}$ (max), $V_{\text {PFD }}(\min )$ window. The MKI48Z02 has a VPFD (max) to VPFD (min) window of 4.75 volts to 4.5 volts, providing very high data security, particularly when all of the other system components are specified to 5.0 volts plus and minus $10 \%$. The MKI48Z12 has a VPFD (max) to $V_{\text {PFD }}(\mathrm{min})$ window of 4.5 volts to 4.2 volts, allowing users constrained to a $10 \%$ power supply specification to use the device.
Note : A mid-write cycle power failure may corrupt data at the current address location, but does not jeopardize the rest of the RAM's content. At voltages below VPFD (min), the user can be assured the memory will be in a write protected state, provided the $\mathrm{V}_{\mathrm{CC}}$ fall time does not exceed $\mathrm{t}_{\mathrm{F}}$. The MKI48ZO2/12 may respond to transient noise spikes that reach into the deselect window if they should occur during the time the device is sampling Vcc. Therefore decoupling of power supply lines is recommended.
The power switching circuit connects external Vcc to the RAM and disconnects the battery when Vcc rises above $V_{s o}$. As $V_{c c}$ rises the battery voltage is checked. If the voltage is too low, an internal Battery Not OK ( $\overline{\mathrm{BOK}}$ ) flag will be set. The $\overline{\mathrm{BOK}}$ flag can be checked after power up. If the $\overline{\mathrm{BOK}}$ flag is set, the first write attempted will be blocked. The flag is automatically cleared after the first write, and normal RAM operation resumes. Figure 5 illustrates how a BOK check routine could be structured.
Normal RAM operation can resume trec after Vcc exceeds VPFD (Max). Caution should be taken to keep $\bar{E}$ or $\bar{W}$ high as $V_{C C}$ rises past VPFD (Min) as some systems may perform inadvertent write cycles after Vcc rises but before normal system operation begins.

Figure 5. Checking the $\overline{\mathrm{BOK}}$ Flag Status


SGS-THOMSON
N月CROELECTRONBCS

Figure 6. Power-Down/Power-Up Timing


DC ELECTRICAL CHARACTERISTICS (Power-Down/Power-Up Trip Point Voltages) $\left(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}\right)$

| Symbo! | Parameter | Min. | Typ. | Max. | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| V $_{\text {PFD }}$ | Power-Fail Deselect Voltage (MKI48Z02) | 4.50 | 4.6 | 4.75 | V | 1 |
| VPFD | Power-Fail Deselect Voltage (MKI48Z12) | 4.20 | 4.3 | 4.50 | V | 1 |
| V $_{\text {SO }}$ | Battery Back-Up Switchover Voltage |  | 3 |  | V | 1 |

## AC ELECTRICAL CHARACTERISTICS (Power-Down/Power-Up Timing)

$\left(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Typ. | Max. | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tPD | $\overline{\mathrm{E}}$ or $\bar{W}$ at $\mathrm{V}_{\mathrm{IH}}$ before Power Down | 0 |  |  | ns |  |
| $t_{F}$ | $V_{\text {PFD }}(m a x)$ to VPFD (min) Vcc Fall Time | 300 |  |  | $\mu \mathrm{s}$ | 2 |
| $t_{\text {FB }}$ | $\mathrm{V}_{\text {PFD }}$ (min) to $\mathrm{V}_{\text {SO }} \mathrm{V}_{\text {CC }}$ Fall Time | 10 |  |  | $\mu \mathrm{s}$ | 3 |
| $t_{\text {RB }}$ | $V_{\text {So }}$ to $V_{\text {PFD }}(\mathrm{min}) \mathrm{V}_{\text {CC }}$ Rise Time | 1 |  |  | $\mu \mathrm{s}$ |  |
| $t_{R}$ | $\mathrm{V}_{\text {PFD }}$ (min) to $\mathrm{V}_{\text {PFD }}$ (max) $\mathrm{V}_{\text {cc }}$ Rise Time | 0 |  |  | $\mu \mathrm{s}$ |  |
| $t_{\text {REC }}$ | $\overline{\mathrm{E}}$ or $\bar{W}$ at $\mathrm{V}_{\mathrm{IH}}$ after Power Up | 2 |  |  | ms |  |

## Notes:

1. All voltages referenced to GND.
2. $V_{P F D}(\max )$ to $V_{P F D}(\min )$ fall times of less $t_{F}$ may result in deselectıon/write protection not occurrıng untıl $50 \mu \mathrm{~s}$ after $V_{c c}$ passes $V_{\text {PFD }}(\min )$.
3. $V_{\text {PFD }}(\mathrm{min})$ to $V_{\text {SO }}$ fall tımes of less than tFB may cause corruption of RAM data.

## DATA RETENTION TIME

## About Figure 7

Figure 7 illustrates how expected MKI48ZO2/12 battery life is influenced by temperature. The life of the battery is controlled by temperature and is virtually independent of the percentage of time the MKI48Z02/12 spends in battery back-up mode.
Battery life predictions presented in Figure 7 are extrapolated from temperature accelerated life-test data collected in over 100 million device hours of continuing bare cell and encapsulated cell battery testing by SGS-THOMSON. Obviously, temperature accelerated testing cannot identify non-temperature dependent failure mechanisms. However, in view of the fact that no random cell failures have been recorded in any of SGS-THOMSON's ongoing battery testing since it began in 1982, we believe the likelihood of such failure mechanisms surfacing is extremely poor. For the purpose of this testing, a cell failure is defined as the inability of a cell stabilized at $25^{\circ} \mathrm{C}$ to produce a 2.0 volt closedcircuit voltage across a 250 K ohm load resistance.
A Special Note : The summary presented in Figure 7 represents a conservative analysis of the data presently available. While SGS-THOMSON is most likely in possession of the largest collection of battery life data of this kind in the world, the results presented should not be considered absolute or final ; they can be expected to change as yet more data becomes available. We believe that future read-points of life tests presently under way and improvements in the battery technology itself will result in a continuing improvement of these figures.
Two end of life curves are presented in Figure 7. They are labeled "Average ( $\mathrm{t}_{50} \%$ )" and " $\left(\mathrm{t}_{1} \%\right.$ )". These terms relate to the probability that a given number of failures will have accumulated by a particular point in time. If, for example, expected
life at $80^{\circ} \mathrm{C}$ is at issue, Figure 7 indicates that a particular MKI48Z02/12 has a $1 \%$ chance of having a battery failure 10 years into its life and a $50 \%$ chance of failure at the 17 year mark. Conversely, given a sample of devices, $1 \%$ of them can be expected to experience battery failure within 10 years ; 50\% of them can be expected to fail within 17 years.
The $\mathrm{t}_{1} \%$ figure represents the practical onset of wear-out, and is therefore suitable for use in what would normally be though of as a worst-case analysis. The $\mathrm{t}_{50 \%}$ figure represents "normal" or "average" life. It is, therefore, accurate to say that the average device will last " $150 \%$ ".
Battery life is defined as beginning on the date of manufacture. Each MKI48Z02/12 is marked with a nine digit manufacturing date code in the form H99XXYYZZ, example: H995B9231 is H -fabricated in Carrollton, TX; 9 -assembled in Muar, Malaysia; 9 -tested in Muar, Malaysia; 58 -lot designator; 9231 -assembled in the year 1992, work week 31.

## CALCULATING PREDICTED BATTERY LIFE

As Figure 7 indicates, the predicted life of the battery in the MKI48Z02/12 is a function of temperature. The back-up current required by the memory matrix in the MKI48Z02/12 is so low that it has negligible influence on battery life.
Because predicted battery life is dependent upon application controlled variables, only the user can estimate predicted battery life in a given design. As long as ambient temperature is held reasonably constant, expected life can be read directly from Figure 7. If the MKI48Z02/12 spends an appreciable amount of time at a variety of temperatures, the following equations should be used to estimate battery life.

1
Predicted Battery Life $=$

$$
\left.\left.\left[\left(\mathrm{TA}_{1} / \mathrm{TT}\right) / \mathrm{BL}_{1}\right)\right]+\left[\left(\mathrm{TA}_{2} / \mathrm{TT}\right) / B L_{2}\right]+\ldots+\left[\left(\mathrm{TA}_{n} / T \mathrm{~T}\right) / \mathrm{BL}_{n}\right)\right]
$$

Where: $\mathrm{TA}_{1}, T A_{2}, T A_{n}=$ Time at Ambient Temperature 1, 2, etc.
$\Pi=$ Total Time $=T A_{1}+T A_{2}+\ldots+T A_{n}$
$B L_{1}, B L_{2}, B L_{n}=$ Predicted Battery Lifetime at Temp 1, Temp 2, etc (see Figure 7).

## EXAMPLE PREDICTED BATTERY LIFE CALCULATION

A process control computer operates in an environment where the MKI48Z02/12 is exposed to tem-
peratures of $50^{\circ} \mathrm{C}$ or less for $3066 \mathrm{hrs} / \mathrm{yr}$; temperatures greater than $25^{\circ} \mathrm{C}$, but less than $60^{\circ} \mathrm{C}$ for $5256 \mathrm{hrs} / \mathrm{yr}$; and temperatures greater than $40^{\circ} \mathrm{C}$, but less than $85^{\circ} \mathrm{C}$ for the remaining $438 \mathrm{hrs} / \mathrm{yr}$.

Reading predicted typical life values from Figure 7 ; $\mathrm{BL}_{1}=275$ yrs., $\mathrm{BL}_{2}=95$ yrs., $\mathrm{BL}_{3}=6$ yrs. Total Time $(\mathrm{TT})=8760 \mathrm{hrs} . / \mathrm{yr} . \mathrm{TA}_{1}=3066 \mathrm{hrs} . / \mathrm{yr}$. $\mathrm{TA}_{2}=5256 \mathrm{hrs} . / \mathrm{yr} . \mathrm{TA}_{3}=438 \mathrm{hrs} . / \mathrm{yr}$.

Predicted Typical Battery Life $\geq$
$[(3066 / 8760) / 275]+[(5256 / 8760) / 95]+[(438 / 8760) / 6]$
$\geq 62.8$ yrs.

Figure 7. Predicted Battery Storage Life Versus Temperature


## ORDERING INFORMATION



For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.

For further information or any aspect of this device, please contact our Sales Office nearest to you.

## CMOS 2K x 8 ZEROPOWER SRAM

- PIN and FUNCTION COMPATIBLE with the MK48Z02,12
- SELF CONTAINED BATTERY in the CAPHAT DIP PACKAGE
- 11 YEARS of DATA RETENTION in the ABSENCE of POWER
- CHOICE of TWO WRITE PROTECT VOLTAGES:
- M48Z02: 4.5V $\leq V_{\text {PFD }} \leq 4.75 \mathrm{~V}$
- M48Z12: 4.2V $\leq V_{\text {PFD }} \leq 4.5 \mathrm{~V}$


Figure 1. Logic Diagram


Figure 2. DIP Pin Connections


DESCRIPTION (cont'd)
The M48Z02,12 button cell has sufficient capacity and storage life to maintain data for an accumulated time period of at least 11 years in the absence of power over the operating temperature range.
For a complete description of electrical characteristics and bus timing, refer to the MK48Z02,12 data sheet.

## ORDERING INFORMATION SCHEME



For a list of available options (Supply Voltage, Speed, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you. MK48Z08,18 MK48Z09,19

## CMOS 8K x 8 ZEROPOWER SRAM

- INTEGRATED ULTRA LOW POWER SRAM, POWER-FAIL CONTROL CIRCUIT AND BATTERY.
- UNLIMITED WRITE-CYCLES.
- READ-CYCLE TIME EQUALS WRITE-CYCLE TIME.
- PREDICTED WORST CASE BATTERY LIFE OF 11 YEARS @ $70^{\circ} \mathrm{C}$.
- PIN AND FUNCTION COMPATIBLE WITH JEDEC STANDARD 8K X 8 SRAMS.
- AUTOMATIC POWER-FAIL CHIP DESELECTNRITEPROTECTION.
- CHOICE OF TWO WRITE PROTECT VOLTAGES :
$-M_{K} 48 Z 08 / 09-4.50 \mathrm{~V} \leq$ VPFD $\leq 4.75 \mathrm{~V}$
- MK48Z18/19-4.20V $\leq$ VPFD $\leq 4.50 \mathrm{~V}$


## DESCRIPTION

The MK48Z08/18/09/19 ZEROPOWERTM RAM combines an $8 \mathrm{~K} \times 8$ full CMOS SRAM and a long life lithium carbon mono-fluoride battery in a single plastic DIP package. The MK48Z08/18/09/19 is a Non Volatile, pin and function equivalent to any JEDEC standard $8 \mathrm{~K} \times 8$ SRAM. It also easily fits into many EPROM and EEPROM sockets, providing the non-volatility of the PROMs without any requirement for special write timing, or limitations on the number of writes that can be performed.
In addition, the MK48Z08/18/09/19 has its own Power-fail Detect circuit. The circuit deselects the device whenever Vcc is below tolerance, providing a high degree of data security in the midst of unpredictable system operations brought on by low Vcc.

## PIN NAMES

| A0-A12 | Address Inputs |
| :--- | :--- |
| $\overline{\mathrm{E}}_{1}, \mathrm{E}_{2}$ | Chip Enables |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| DQ0-DQ7 | Data Inputs/Outputs |
| $\overline{\mathrm{INT}}$ | Power Fail Interrupt |
| $\mathrm{V}_{\mathrm{cc}} /$ GND | 5 Volts / Ground |
| NC | Not Connected |



Figure 1. Pin Connections


Figure 2. Block Diagram


TRUTH TABLE (MK48Z08/18)

| Vcc | E | $\overline{\mathbf{G}}$ | W | Mode | DQ | Power |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & <V_{c c}(\max ) \\ & >V_{c c}(\min ) \end{aligned}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | X | Deselect | High Z | Standby |
|  | $\mathrm{V}_{\text {IL }}$ | X | $\mathrm{V}_{\text {IL }}$ | Write | Din | Active |
|  | $\mathrm{V}_{\text {IL }}$ | $V_{\text {IL }}$ | $\mathrm{V}_{\text {IH }}$ | Read | Dout | Active |
|  | VIL | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\text {IH }}$ | Read | High Z | Active |
| $\begin{gathered} <V_{\text {PFD }}(\min ) \\ >V_{S O} \end{gathered}$ | X | X | X | Deselect | High Z | CMOS <br> Standby |
| $\leq \mathrm{V}_{\text {SO }}$ | X | X | X | Deselect | High Z | Battery Back-up |

TRUTH TABLE (MK48Z09/19)

| V cc | $\bar{E}_{1}$ | $\mathrm{E}_{2}$ | $\overline{\mathbf{G}}$ | W | Mode | DQ | Power |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $<\mathrm{V}_{\text {cc }}$ (max) | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | Deselect | High Z | Standby |
|  | X | $\mathrm{V}_{\text {IL }}$ | X | X | Deselect | High Z | Standby |
| > $\mathrm{V}_{\mathrm{cc}}(\mathrm{min})$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{H}}$ | X | $\mathrm{V}_{\mathrm{IL}}$ | Write | Din | Active |
|  | VIL | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{H}}$ | Read | Dout | Active |
|  | VIL | $\mathrm{V}_{\mathrm{HH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Read | High Z | Active |
| $\begin{gathered} <V_{\text {PFD }}(\min ) \\ >V_{\text {SO }} \end{gathered}$ | X | X | X | X | Deselect | High Z | $\begin{aligned} & \text { CMOS } \\ & \text { Standby } \end{aligned}$ |
| $\leq \mathrm{V}_{\text {so }}$ | X | X | X | X | Deselect | High Z | Battery Back-up |

## ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $P_{D}$ | Total Power Dissipation | 1.0 | W |
| lout | Output Current per Pin | 20 | mA |
| $\mathrm{~V}_{\text {DD }}$ | Voltage on any Pin Relative to GND | -0.3 to +7.0 | V |
| $\mathrm{~T}_{\text {STG }}$ | Ambient Storage (VCC Off) Temperature | -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {A }}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |

Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maxımum ratıng conditions for extended periods of time may affect relıability.
CAUTION : Negative undershoots below -0.3 volts are not allowed on any pin while in the Battery Back-up mode.

RECOMMENDED DC OPERATING CONDITIONS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage (MK48Z08/09) | 4.75 | 5.5 | V | 1 |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage (MK48Z18/19) | 4.5 | 5.5 | V | 1 |
| GND | Supply Voltage | 0 | 0 | V | 1 |
| $\mathrm{~V}_{\mathrm{IH}}$ | Logic "1" Voltage All Inputs | 2.2 | $\mathrm{~V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ | V | 1 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic "0" Voltage All Inputs | -0.3 | 0.8 | V | 1,2 |

DC ELECTRICAL CHARACTERISTICS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}} \mathrm{min} \leq \mathrm{V}_{\mathrm{CC}} \leq \mathrm{V}_{\mathrm{CC}}\right.$ max $)$

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{lcCl}_{1}$ | Average V ${ }_{\text {cc }}$ Power Supply Current |  | 80, 125 | mA | 3,6 |
| 1 cc 2 | TTL Standby Current ( $\bar{E}_{1}=\mathrm{V}_{\text {IH }}$ or $\mathrm{E}_{2}=\mathrm{V}_{\text {IL }}$ ) |  | 3 | mA |  |
| Icc3 | CMOS Standby Current ( $\bar{E}_{1}=\mathrm{V}_{\text {cc }}-0.2 \mathrm{~V}$ ) |  | 3 | mA | 4 |
| $1 / 2$ | Input Leakage Current (Any Input) | -1 | 1 | $\mu \mathrm{A}$ | 5 |
| lot | Output Leakage Current | -5 | 5 | $\mu \mathrm{A}$ | 5 |
| V OH | Output Logic "1" Voltage (lout $=-1.0 \mathrm{~mA}$ ) | 2.4 |  | V |  |
| VoL | Output Logic "0" Voltage (lout $=+2.1 \mathrm{~mA}$ ) |  | 0.4 | V |  |
| $\mathrm{V}_{\text {INT }}$ |  |  | 0.4 | V |  |

## AC TEST CONDITIONS

| Input Levels | 0.0 V to 3.0 V |
| :--- | :---: |
| Transition Times | 5 ns |
| Input and Output Timing <br> Reference Levels | 1.5 V |

## OUTPUT LOAD DIAGRAM

MK48Z08-70
MK48Z08,18,09,19


VR000837


## CAPACITANCE

( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{l}}$ | Capacitance On All Pins (except DQ) | 10.0 | pF | 7 |
| $\mathrm{C}_{\mathrm{Q}}$ | Capacitance On DQ Pins | 10.0 | pF | 7,8 |

## Notes :

1. All voltages referenced to GND.
2. Negative spikes of -1.0 volt allowed for up to 10 ns once per Cycle.
3. Icci measured with outputs open.
4. 1 mA typical.

5 Measured with $V_{c c} \geq V_{1} \geq$ GND and outpus deselected.
6. $80 \mathrm{~mA} @ 100 \mathrm{~ns}, \& 125 \mathrm{~mA} @ 70 \mathrm{~ns}$.
7. Effective capacitance calculated from the equation $\mathrm{C}=\mid \Delta \mathrm{t} / \Delta \mathrm{V}$ with $\Delta \mathrm{V}=3$ volts and power supply at 5.0 V .
8. Measured with outputs deselected.

Figure 3. Power Down/Up Timing


Note: Inputs may not be recognized at this time. Caution should be taken to keep $\bar{E}_{1}$ high or $E_{2}$ low as $V_{c c}$ rises past $V_{p F D}$ (min). Some systems may perform inadvertent write cycles after $V_{c c}$ rises above $V_{\text {PFD }}(m i n)$ but before normal system operatıons begins. Even though a power on reset is being applied to the processor a reset condition may not occur until after the system clock is running.

AC ELECTRICAL CHARACTERISTICS (Power Up/Down Timing)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$ )

| Symbol | Parameter | Min. | Max. | Units | Note |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tpD | $\bar{E}_{1}$ or $\bar{W}$ at $V_{\text {IH }}$ or $\mathrm{E}_{2}$ at $\mathrm{V}_{\text {IL }}$ before Power Down | 0 |  | $\mu \mathrm{S}$ |  |
| $\mathrm{t}_{\mathrm{F}}$ | $V_{\text {PFD }}\left(\mathrm{max}\right.$ ) to $\mathrm{V}_{\text {PFD }}(\mathrm{min}) \mathrm{V}_{\text {cc }}$ Fall Time | 300 |  | $\mu \mathrm{S}$ | 2 |
| $\mathrm{t}_{\text {FB }}$ | $V_{\text {PFD }}(\mathrm{min})$ to $\mathrm{V}_{\text {So }} \mathrm{V}_{\text {cc }}$ Fall Time | 10 |  | $\mu \mathrm{s}$ | 3 |
| $\mathrm{t}_{\mathrm{R}}$ | $V_{\text {PFD }}(\min )$ to $V_{\text {PFD }}$ (max) $V_{C C}$ Rise Time | 0 |  | $\mu \mathrm{s}$ |  |
| $t_{\text {RB }}$ | $V_{\text {So }}$ to $V_{\text {PFD }}\left(\mathrm{min}\right.$ ) $\mathrm{V}_{\text {cc }}$ Rise Time | 1 |  | $\mu \mathrm{s}$ |  |
| trec . | $\overline{\mathrm{E}}_{1}$ or $\bar{W}$ at $\mathrm{V}_{\text {IH }}$ or $\mathrm{E}_{2}$ at $\mathrm{V}_{\text {IL }}$ after Power Up | 1 |  | ms |  |
| tpfx | $\overline{\text { INT Low to Auto Deselect }}$ | 10 | 40 | $\mu \mathrm{s}$ |  |
| tPFH | $V_{\text {PFD }}$ (max) to $\overline{\text { INT }}$ High |  | 120 | $\mu \mathrm{s}$ | 4 |

## DC ELECTRICAL CHARACTERISTICS (Power Up/Down Trip Points)

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$ )

| Symbol | Parameter |  | Values |  |  | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |
|  |  | Min. | Typ. | Max. |  |  |
| V $_{\text {PFD }}$ | Power-fail Deselect Voltage (MK48Z08/09) | 4.5 | 4.6 | 4.75 | V | 1 |
| V $_{\text {PFD }}$ | Power-fail Deselect Voltage (MK48Z18/19) | 4.2 | 4.3 | 4.5 | V | 1 |
| $\mathrm{~V}_{\text {SO }}$ | Battery Back-up Switchover Voltage |  | 3.0 |  | V | 1 |
| tDR | Expected Data Retention Time | 11 |  |  | YEARS |  |

Notes: 1. All voltages referenced to GND.
2. $V_{\text {PFD }}$ (max) to $V_{\text {PFD }}$ (min) fall time of less than tF may result in deselection/write protection not occurring until $200 \mu \mathrm{~s}$ after $\mathrm{V}_{\text {cc }}$ pasSes $\mathrm{V}_{\mathrm{PFD}}$ (min).
3. $V_{\text {PFD }}(\mathrm{min})$ to $V_{\text {So }}$ fall time of less than $t_{\text {fB }}$ may cause corruption of RAM data.
4. INT may go high anytime after $V_{C c}$ exceeds $V_{\text {PFD }}(\mathrm{min})$ and is guaranteed to go high tpFH after $\mathrm{V}_{c c}$ exceeds $\mathrm{V}_{\text {PFD }}$ (max).

5/12

## READ MODE

The MK48Z08/18/09/19 is in the Read Mode whenever $\bar{W}$ (Write Enable) is high, $\bar{E}_{1}$ (Chip Enable 1) is low, and $\mathrm{E}_{2}$ (Chip Enable 2) is high (MK48Z09/19). The device architecture allows ripple-through access of data from eight of 65,536 locations in the static storage array. Thus, the unique address specified by the 13 Address Inputs defines which one of the 8,192 bytes of data is to be accessed. Valid data will be available at the Data I/O pins within $t_{\text {AvQV }}$ after the last address input signal is stable, providing that the Chip Enable and Output Enable access times are satisfied.

If Chip Enable or Output Enable access times are not yet met, valid data will be available at the latter of Chip Enable Access Time (telqv) or at Output Enable Access Time (tglqv). The state of the eight three-state Data I/O signals is controlled by Chip Enable and Output Enable. If the Outputs are activated before tavav, the data lines will be driven to an indeterminate state until tavQv. If the Address Inputs are changed while Chip Enable and Output Enable remain low, output data will remain valid for Output Hold from Address (taxax) but will go indeterminate until the next Address Access.

## AC ELECTRICAL CHARACTERISTICS (Read Cycle)

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; $\mathrm{V}_{\mathrm{CC}}$ min $\leq \mathrm{V}_{\mathrm{CC}} \leq \mathrm{V}_{\mathrm{CC}}$ max $)$

| Symbol | Parameter | MK48Z08-70 |  | MK48Zxx-10 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. |  |  |
| tellex | Chip Enable 1 to Q Low-Z | 10 |  | 10 |  | ns |  |
| te2hax | Chip Enable 2 to Q Low-Z | 10 |  | 10 |  | ns |  |
| $t_{\text {AXQX }}$ | Output Hold from Address | 5 |  | 5 |  | ns |  |
| tglox | Output Enable to Q Low-Z | 5 |  | 5 |  | ns |  |
| $t_{\text {AVAV }}$ | Read Cycle Time | 70 |  | 100 |  | ns |  |
| $\mathrm{tavQV}^{\text {a }}$ | Address Access Time |  | 70 |  | 100 | ns |  |
| teilqv | Chip Enable 1 Access Time |  | 70 |  | 100 | ns |  |
| te2Hov | Chip Enable 2 Access Time |  | 70 |  | 100 | ns |  |
| tglav | Output Enable Access Time |  | 20 |  | 50 | ns |  |
| $t_{\text {E1HQZ }}$ | Chip Enable 1 to Q High-Z |  | 20 |  | 50 | ns |  |
| terlqz | Chip Enable 2 to Q High-Z |  | 20 |  | 50 | ns |  |
| $\mathrm{t}_{\text {GHoz }}$ | Output Disable to Q High-Z |  | 15 |  | 40 | ns |  |

Figure 4. Read Timing $\mathrm{n}^{\circ} 1$ (Address Access)


Figure 5. Read Timing n ${ }^{\circ} 2$


## WRITE MODE

The MK48Z08/18/09/19 is in the Write Mode whenever Write Enable and Chip Enable are active. The start of a write is referenced to the latter occurring falling edge of $\bar{W}$ or $\bar{E}_{1}$ or rising edge of $E_{2}$ (MK48Z09/19). A write is terminated by the earlier rising edge of $\bar{W}$ or $\bar{E}_{1}$, or the falling edge of $E_{2}$ (MK48Z09/19). The addresses must be held valid throughout the cycle. $\bar{E}_{1}$ or $\bar{W}$ must return high or $\mathrm{E}_{2}$ low for minimum of te1hax or tealax prior to the
initiation of another read or write cycle. Data-in must be valid tovwh prior to the end of write and remain valid for twHDX afterwards.
Because $\bar{G}$ is a Don't Care in the Write Mode and a low on $\bar{W}$ will return the outputs to High-Z, $\bar{G}$ can be tied low and two-wire RAM control can be implemented. A low on $\bar{W}$ will disable the outputs twloz after $\bar{W}$ goes low. Take care to avoid bus contention when operating with two-wire control.

## AC ELECTRICAL CHARACTERISTICS (Write Cycle)

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}} \min \leq \mathrm{V}_{\mathrm{CC}} \leq \mathrm{V}_{\mathrm{CC}}\right.$ max $)$

| Symbol | Parameter | MK48Z08-70 |  | MK48Zxx-10 |  | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {AVWL }}$ | Address Set-Up Time to $\bar{W}$ Low | 0 |  | 0 |  | ns |  |
| tave1L | Address Set-Up Time to Chip Enable Active | 0 |  | 0 |  | ns |  |
| $\mathrm{t}_{\text {AVE2H }}$ |  | 0 |  | 0 |  | ns |  |
| telhax | Write Recovery from Chip Enable (Address Hold Time) | 10 |  | 10 |  | ns | 2 |
| te2Lax |  | 10 |  | 10 |  | ns | 2 |
| twhDX | Data Hold Time | 5 |  | 5 |  | ns | 1, 2 |
| $t_{\text {AVAV }}$ | Write Cycle Time | 70 |  | 100 |  | ns |  |
| tavwh | Address Valid to $\bar{W}$ High | 50 |  | 80 |  | ns |  |
| twlwh | Write Pulse Width | 50 |  | 80 |  | ns |  |
| twhax | Address Hold after End of Write | 10 |  | 10 |  | ns | 1 |
| $t_{\text {E1LE1H }}$ | Chip Enable Active to End of Write | 50 |  | 80 |  | ns | 2 |
| $\mathrm{t}_{\mathrm{E} 2 \mathrm{HE} 2 \mathrm{~L}}$ |  | 50 |  | 80 |  | ns | 2 |
| tovwh | Data Valid to End of Write | 40 |  | 50 |  | ns | 1,2 |
| - twhax | End of Write to Q Low-Z | 10 |  | 10 |  | ns |  |
| twLoz | W Low to Q High-Z |  | 40 |  | 50 | ns |  |

## Notes:

1. In a $\bar{W}$ Controlled Cycle.
2. In a $\bar{E}_{1}, \mathrm{E}_{2}$ Controlled Cycle.

Figure 6. Write Control Write Cycle Timing


Figure 7. Chip Enable Control Write Cycle Timing


## DATA RETENTION MODE

With Vcc applied, the MK48Z08/18/09/19 operates as a conventional BYTEWIDE ${ }^{\text {TM }}$ Static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself when $V_{C c}$ falls within the $V_{P F D}(m a x)$, $V_{P F D}(\min )$ window.
Note : A mid-write cycle power failure may corrupt data at the currently addressed location, but does not jeopardize the rest of the RAM's content. At voltages below $\mathrm{V}_{\text {PFD }}(\mathrm{Min})$, the user can be assured the memory will be in a write protected state, provided the $\mathrm{V}_{C c}$ fall time is not less than $\mathrm{t}_{\mathrm{F}}$. The MK48Z08/18/09/19 may respond to transient noise spikes that reach into the deselect window if this should occur during the time the device is sampling Vcc. Therefore decoupling of the power supply lines is recommended.
The power switching circuit connects external Vcc to the RAM and disconnects the battery when $V_{C C}$ rises above $V_{\text {so. }}$. Normal RAM operation can resume trec after $V_{C C}$ exceeds $V_{\text {PFD }}(\max )$. Caution should be taken to keep $\bar{E}_{1}$ high (MK48Z08/18) or $\mathrm{E}_{2}$ low (MK48Z09/19) as $\mathrm{V}_{\mathrm{CC}}$ rises past VPFD(min) as some systems may perform inadvertent write cycles after $V_{\text {cc }}$ rises but before normal system operation begins.

## POWER FAIL INTERRUPT

The MK48Z09/19 continuously monitors Vcc. When Vcc falls to the power fail detect trip point of the MK48Z09/19 an interrupt is immediately generated. An internal clock provides a delay no less than $10 \mu \mathrm{~s}$ but no greater than $40 \mu$ s before automatically deselecting the MK48Z09/19. The INT pin is an open drain output and requires an external pull up resistor.

## PREDICTING BACK-UP SYSTEM LIFE

The useful life of the battery in the MK48Z08/18/ $09 / 19$ is expected to ultimately come to an end for one of two reasons : either because it has been discharged while providing current to an external load ; or because the effects of aging render the cell useless before it can actually be discharged. Fortunately, these two effects are virtually unrelated, allowing discharge, or Capacity Consumption, and the effects of aging, or Storage Life, to be treated as two independent but simultaneous mechanisms, the earlier of which defines Back-up System life.
With $V_{c c}$ on, the battery is disconnected from the RAM and aging effects become the determining factor in battery life. With Vcc off, leakage currents in the RAM provide the only load on the Battery during battery back-up. For the MK48ZO8/18/09/19, the leakage currents are so low that the Back-up System Life of the device is simply the Storage Life of the cell. The Storage Life of the cell is a function of temperature.

## PREDICTING STORAGE LIFE

Figure 8 illustrates how temperature affects Storage Life of the MK48Z08/18/09/19 battery. The life of the battery is controlled by temperature and is virtually unaffected by leakage currents drawn by the MK48Z08/18/09/19.
Storage Life predictions presented in Figure 8 are extrapolated from temperature accelerated life-test data collected in over 100 million device hours of continuing bare cell and encapsulated cell battery testing by SGS-THOMSON. Obviously, temperature accelerated testing cannot identify non-temperature dependent failure mechanisms. However, in view of the fact that no random cell failures have been recorded in any of SGS-THOMSON's on going battery testing since it began in 1982, we believe the chance of such failure mechanisms surfacing is extremely small. For the purpose of the testing, a cell failure is defined as the inability of a cell stabilized at $25^{\circ} \mathrm{C}$ to produce a 2.4 volt closed-circuit voltage across a 250 K load resistance.
A Special Note : The summary presented in Figure 8 represents a conservative analysis of the data presently available. While SGS-THOMSON is most likely in possession of the largest collection of battery life data of this kind in the world, the results presented should not be considered absolute or final ; they can be expected to change as yet more data becomes available. We believe that future read points of life test presently under way and improvements in the battery technology itself will result in a continuing improvement of these figures.
Two end of life curves are presented in Figure 8. They are labeled "Average" ( $\mathrm{t}_{50 \%}$ ) and ( $\mathrm{t}_{1} \%$ ). These terms relate to the probability that a given number of failures will have accumulated by a particular point in time. If, for example, expected life at $70^{\circ} \mathrm{C}$ is at issue, Figure 8 indicates that a particular MK48Z08/18/09/19 has a $1 \%$ chance of having a battery failure 11 years into its life and a $50 \%$ chance of failure at the 20 year mark. Conversely, given a sample of devices, $1 \%$ of them can be expected to experience a battery failure within 11 years; 50\% of them can be expected to experience a failure within 20 years.
The $\mathrm{t}_{1} \%$ figure represents the practical onset of wear out, and is therefore suitable for use in what would normally be thought of as a worst-case analysis. The t50\% figure represents "normal" or "average" life. It is, therefore, accurate to say that the average device will last " $150 \%$ ".
Battery life is defined as beginning at the date of manufacture. Each MK48Z08/18/09/19 is marked with a nine digit manufacturing date code in the form H99XXYYZZ, example: H995B9231 is H-fabricated in Carrollton, TX; 9 - assembled in Muar, Malaysia; 9tested in Muar, Malaysia; 5B - lot designator; 9231 - assembled in the year 1992, work week 31.

## Calculating Predicted Storage Life of the Battery

As Figure 8 indicates, the predicted Storage Life of the battery in the MK48Z08/18/09/19 is a function of temperature.
Because the ambient temperature profile is dependent upon application controlled variables, only the user can estimate predicted

Storage Life in a given design. As long as ambient temperature is held reasonably constant, expected Storage Life can be read directly from Figure 8. If the MK48Z08/18/09/19 spends an appreciable amount of time at a variety of temperatures, the following equation should be used to estimate Storage Life.

## Example Predicted Storage Life Calculation

$$
\begin{gathered}
\text { Predicted Storage Life }=1 /\left\{\left[\left(\mathrm{TA}_{1} / \mathrm{TT}\right) / \mathrm{SL}_{1}\right]+\left[\left(\mathrm{TA}_{2} / \mathrm{TT}\right) / \mathrm{SL}_{2}\right]+\ldots+\left[\left(\mathrm{TA}_{N} / \mathrm{TT}\right) / \mathrm{SL}_{N}\right]\right\} \\
\text { Where } \mathrm{TA}_{1}, \mathrm{~T} A_{2}, \mathrm{~T} A_{N}=\text { Time at Ambient Temperature } 1,2, \text { etc. } \\
T=\text { Total Time }=T A_{1}+T A_{2}+\ldots+\mathrm{TA}_{N}
\end{gathered}
$$

$S_{1}, S L_{2}, S L_{N}=$ Predicted Storage Life at Temp. 1, Temp. 2, etc. (See Figure 8)

## Example Predicted Storage Life Calculation

A cash register/terminal operates in an environment where the MK48Z08/18/09/19 is exposed to
temperatures of $55^{\circ} \mathrm{C}$ or less for 8322 hrs ./yr.; and temperatures greater than $60^{\circ} \mathrm{C}$, but less than $70^{\circ} \mathrm{C}$, for the remaining 438 hrs ./yr.

Reading Predicted $\mathrm{t}_{1} \%$ values from Figure 8; $\mathrm{SL}_{1}=41$ yrs., $\mathrm{SL}_{2}=11.4$ yrs.,
Total Time $(\mathrm{TT})=8760 \mathrm{hrs} . / \mathrm{yr} . \mathrm{TA}_{1}=8322 \mathrm{hrs} . / \mathrm{yr} . \mathrm{TA}_{2}=438 \mathrm{hrs} . / \mathrm{yr} . ~$.
Predicted Typical Storage Life $\geq 1 /\{[(8322 / 8760) / 41]+[(438 / 8760) / 11.4]$
Predicted Typical Storage Life $\geq 36$ years

Figure 8. Predicted Battery Storage Life Versus Temperature


11/12

## ORDERING INFORMATION



For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.

For further information or any aspect of this device, please contact our Sales Office nearest to you.

## CMOS 8K x 8 ZEROPOWER SRAM

ADVANCE DATA

- INDUSTRIAL TEMPERATURE RANGE $-40^{\circ} \mathrm{C}$ $\mathrm{TO}+85^{\circ} \mathrm{C}$
- INTEGRATED LOW POWER SRAM, POWERFAIL CONTROL CIRCUIT AND ENERGY SOURCE
- UNLIMITED WRITE-CYCLES.
- READ-CYCLE TIME EQUALS WRITE-CYCLE TIME.
- PREDICTED WORST CASE BATTERY LIFE OF 6 YEARS @ $85^{\circ} \mathrm{C}$
- PIN AND FUNCTION COMPATIBLE WITH JEDEC STANDARD 8K X 8 SRAMS.
: AUTOMATIC POWER-FAIL CHIP DESELECT WRITE PROTECTION.


## DESCRIPTION

The MKI48Z18 8K x 8 ZEROPOWER ${ }^{\text {TM }}$ RAM is a nonvolatile 65,536 bit SRAM organized as 8192 words by 8 bits. The device combines an internal long life lithium battery and a full CMOS SRAM in a plastic 28 pin DIP. The ZEROPOWER RAM directly replaces industry standard SRAMs. It also fits into many EPROM and EEPROM sockets, providing the nonvolatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed.
The MKI48Z18 has its own Power-fail Detect Circuit. The control circuitry constantly monitors the single 5 V supply for an out of tolerance condition. When $V_{c c}$ is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operations brought on by low Vcc. As Vcc falls below approximately 3 V , the control circuitry connects the battery which sustains data until valid power returns.
The MKI48Z18 is offered with an access time of 100 ns . The device is operational over a temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. For a complete description of electrical characteristics and bus timing, refer to the MK48Z18B10 specifications contained within the MK48Z08,18 data sheet.


Figure 1. Pin Connection


PIN NAMES

| A0-A12 | Address Inputs |
| :--- | :--- |
| $\overline{\mathrm{E}}$ | Chip Enable |
| GND | Ground |
| Vcc | 5 Volts |
| $\bar{W}$ | Write Enable |
| $\bar{G}$ | Output Enable |
| DQ0-DQ7 | Data In/Data Out |

## ABSOLUTE MAXIMUM RATINGS

| Symbol | PARAMETER | VALUES | UNITS |
| :---: | :--- | :---: | :---: |
| $\mathrm{PD}_{\mathrm{D}}$ | Total Device Power Dissipation | 1.0 | W |
| IouT | Output Current Per Pin | 20 | mA |
| $\mathrm{~V}_{1}$ | Voltage on any Pin Relative to Ground | -0.3 to +7.0 | V |
| $\mathrm{TSTG} \cdot$ | Ambient Storage $\left(\mathrm{V}_{\text {cc }}\right.$ Off) Temperature | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |

Note: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum ratings condtions for extended periods of time may affect reliability.
CAUTION: Negative undershoots below - 0.3 volts are not allowed on any pin while in the Battery Back-up mode.

RECOMMENDED DC OPERATING CONDITIONS $\left(-40^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| Vcc | Supply Voltage | 4.5 | 5.5 | V | 1 |
| GND | Ground | 0 | 0 | V | 1 |
| $\mathrm{~V}_{\text {IH }}$ | Logic "1" Voltage All Inputs | 2.2 | Vcc +0.3 v | V | 1 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic "0" Voltage All Inputs | -0.3 | 0.8 | V | 1,2 |

## DC ELECTRICAL CHARACTERISTICS

$\left(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}\right.$; Vcc min $\left.\leq \mathrm{Vcc} \leq \mathrm{Vcc} \max \right)$

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{cc} 1}$ | Average Vcc Power Supply Current |  | 80 | mA | 3 |
| $\mathrm{I}_{\mathrm{Cc} 2}$ | TTL Standby Current ( $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ ) |  | 3 | mA |  |
| $\mathrm{I}_{\mathrm{cc} 3}$ | CMOS Standby Current ( $\overline{\mathrm{E}}=\mathrm{Vcc}-0.2 \mathrm{~V}$ ) |  | 3 | mA | 4 |
| $\mathrm{I}_{\mathrm{IL}}$ | Input Leakage Current (Any Input) | -1 | 1 | $\mu \mathrm{~A}$ | 5 |
| IOL | Output Leakage Current | -5 | 5 | $\mu \mathrm{~A}$ | 5 |
| $\mathrm{~V}_{\text {OH }}$ | Output Logic "1" Voltage ( lout $=-1.0 \mathrm{~mA}$ ) | 2.4 |  | V |  |
| $\mathrm{~V}_{\text {OL }}$ | Output Logic "0" Voltage (lout $=+2.1 \mathrm{~mA}$ ) |  | 0.4 | V |  |

## NOTES :

1. All voltages referenced to GND.
2. Negative spikes of -1.0 volts allowed for up to 10 ns once per Cycle.
3. Icc1 measured with outputs open.
4. 1 mA typical.
5. Measured with Vcc $\geq \mathrm{V}_{1} \geq$ GND and outputs deselected.

## PREDICTING BATTERY LIFE

Figure 2 illustrates how temperature affects Battery Storage Life of the MKI48Z18. Since the leakage currents of the MKI48Z18 are so low, Storage Life of the battery is the limiting factor in defining the Battery Lifetime of the device. Thus, Battery Lifetime is controlled by temperature and is virtually unaffected by the current requirements of the MKI48Z18 RAM.
Storage Life predictions presented in Figure 2 are extrapolated from temperature accelerated life-test data collected in over 100 million device hours of continuing bare cell and encapsulated cell battery testing by SGS-THOMSON. For the purpose of the testing, a cell failure is defined as the inability of a
cell stabilized at $25^{\circ} \mathrm{C}$ to produce a 2.0 volt closedcircuit voltage across a 250 K load resistance.

Two end of life curves are presented in Figure 2. They are labeled "Average" ( $\mathrm{t} 50 \%$ ) and ( $\mathrm{t}_{1} \%$ ). These terms relate to the probability that a given number of failures will have accumulated by a particular point in time. If, for example, expected life at $85^{\circ} \mathrm{C}$ is at issue, Figure 2 indicates that a particular MKI48Z18 has a $1 \%$ chance of having a battery failure 6.5 years into its life and a $50 \%$ chance of failure at the 10 year mark. Conversely, given a sample of devices, $1 \%$ of them can be expected to experience a battery failure within 6.5 years; $50 \%$ of them can be expected to experience a failure within 10 years.

Figure 2. Predicted Battery Storage Life Versus Temperature


## ORDERING INFORMATION



For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.

For further information or any aspect of this device, please contact our Sales Office nearest to you. M48Z08 M48Z18

## CMOS 8K x 8 ZEROPOWER SRAM

- PIN and FUNCTION COMPATIBLE with the MK48Z08,18
- SELF CONTAINED BATTERY in the CAPHAT DIP PACKAGE
- SMALL OUTLINE PACKAGE PROVIDES DIRECT CONNECTION for a SNAPHAT HOUSING CONTAINING the BATTERY
- SNAPHAT HOUSING (BATTERY) REPLACEABLE
- 10 YEARS of DATA RETENTION in the ABSENCE of POWER


Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Warning: NC = No Connection

## DESCRIPTION (cont'd)

The 28 pin 600mil DIP CAPHATTM houses the M48Z08, 18 silicon with a long life lithium button cell in a single package.

The 28 pin 330mil SO provides sockets with gold plated contacts at both ends for direct connection to a separate SNAPHATTM housing containing the battery. The unique design allows the SNAPHAT battery package to be mounted on top of the SO package after the completion of the surface mount process.
Insertion of the SNAPHAT housing after reflow prevents potential battery damage due to the high

Figure 2B. SO Pin Connections


Warning: NC = No Connection
temperatures required for device surface-mounting. The SNAPHAT housing is keyed to prevent reverse insertion.
The SO and battery package are shipped separately in plastic anti-static tubes. The SO is also available to ship in Tape \& Reel form. For the M48Z18, the battery package part number is "M4Z28-BR00SH1".

The ordering information scheme shows the part number for the CAPHAT DIP and the SNAPHAT SOIC. For a complete description of electrical characteristics and bus timing, refer to the MK48Z08, 18 data sheet.

SGS-THOMSON
Nロセ20 LLECTROMTCS

## ORDERING INFORMATION SCHEME



Note: 08* CAPHAT package only.

For a list of available options (Supply Voltage, Speed, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## CMOS 8K x 8 ZEROPOWER SRAM

- PIN and FUNCTION COMPATIBLE with the MK48Z09,19
- SELF CONTAINED BATTERY in the CAPHAT DIP PACKAGE
- 11 YEARS of DATA RETENTION in the ABSENCE of POWER
- CHOICE of TWO WRITE PROTECT VOLTAGES:
- M48Z09: $4.5 \mathrm{~V} \leq \mathrm{V}_{\text {PFD }} \leq 4.75 \mathrm{~V}$
- M48Z19: 4.2V $\leq \mathrm{V}_{\text {PFD }} \leq 4.5 \mathrm{~V}$


## DESCRIPTION

The M48Z09, 19 ZEROPOWER ${ }^{\circledR}$ RAM is an $8 \mathrm{~K} \times 8$ non-volatile static RAM which is pin and function compatible with the MK48Z09,19.

A special 28 pin 600 mil DIP CAPHAT ${ }^{\text {M }}$ package houses the M48Z09, 19 silicon with a long life lithium button cell to form a highly integrated battery backed-up memory solution.

Table 1. Signal Names

| A0-A12 | Address Inputs |
| :--- | :--- |
| DQ0-DQ7 | Data Inputs / Outputs |
| $\overline{\text { INT }}$ | Power Fail Interrupt |
| $\overline{\text { E1 }}$ | Chip Enable 1 |
| E2 | Chip Enable 2 |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| VCc | Supply Voltage |
| VSs | Ground |



Figure 1. Logic Diagram


Figure 2. DIP Pin Connections


DESCRIPTION (cont'd)

The M48Z09, 19 button cell has sufficient capacity and storage life to maintain data for an accumulated time period of at least 11 years in the absence of power over the operating temperature range.
For a complete description of electrical characteristics and bus timing, refer to the MK48Z09, 19 data sheet.

## ORDERING INFORMATION SCHEME



For a list of available options (Supply Voltage, Speed, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## CMOS 8K x 8 ZEROPOWER SRAM

- INTEGRATED LOW POWER SRAM and POWER-FAIL CONTROL CIRCUIT
- PIN and FUNCTION COMPATIBLE with JEDEC STANDARD 8K x 8 SRAMs
- SELF CONTAINED BATTERY in the CAPHAT DIP PACKAGE
- SMALL OUTLINE PACKAGE PROVIDES DIRECT CONNECTION for a SNAPHAT HOUSING CONTAINING the BATTERY
- SNAPHAT HOUSING (BATTERY) REPLACEABLE
- LONG DATA RETENTION TIME in the ABSENCE of POWER
- AUTOMATIC POWER-FAIL CHIP DESELECT and WRITE PROTECTION


## DESCRIPTION

The M48Z58 ZEROPOWER ${ }^{\circledR}$ RAM is an $8 \mathrm{~K} \times 8$ non volatile static RAM that integrates power-fail deselect circuitry and battery control logic on a single die. The monolithic chip is available in two special packages to provide a highly integrated battery backed-up memory solution.
The 28 pin 600mil DIP CAPHATTM houses the M48Z58 silicon with a long life lithium button cell in a single package.

Table 1. Signal Names

| A0-A12 | Address Inputs |
| :--- | :--- |
| DQ0-DQ7 | Data Inputs / Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $V_{c c}$ | Supply Voltage |
| $V_{s s}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections

| NC 51 | $\bigcirc 28 \mathrm{~V}$ CC |
| :---: | :---: |
| A12 2 | 27 W |
| A7 [ 3 | 26 NC |
| A6 4 | 25 A8 |
| A5 5 | $24 \bigcirc$ A9 |
| A4 [ 6 | $23]$ A11 |
| A3 77 | M48758 $22 \mathrm{~T} \overline{\mathrm{G}}$ |
| A2 28 | M48258 21 ] A10 |
| A1 9 | $20 \sim \bar{E}$ |
| AO 10 | $19 \mathrm{JQQ7}$ |
| DQO 11 | 18 D DQ6 |
| DQ1 12 | 17 DQ5 |
| DQ2 13 | 16 T DQ |
| VSS 14 | 15 DQ3 |
| va01177 |  |

Warning: NC = No Connection

## DESCRIPTION (cont'd)

The 28 pin 330mil SO provides sockets with gold plated contacts at both ends for direct connection to a separate SNAPHATTM housing containing the battery. The unique design allows the SNAPHAT battery package to be mounted on top of the SO after the completion of the surface mount process.

Insertion of the SNAPHAT housing after reflow prevents potential battery damage due to the high temperatures required for device surface mounting. The SNAPHAT housing is keyed to prevent reverse insertion.

The M48Z58 is a pin and function equivalent to any JEDEC standard $8 \mathrm{~K} \times 8$ SRAM. It also easily fits

Figure 2B. SO Pin Connections

| NC [ | 128 V CC |
| :---: | :---: |
| A12 | $2 \quad 27 \square \bar{W}$ |
| A7 | 3267 NC |
| A6 | 4 25 A8 |
| A5 | $5 \quad 24 \bigcirc$ A9 |
| A4 2 | 6 23-A11 |
| A3 | 7 M 4875822 B |
| A2 | 8 M 21 |
| A15 | $9200 \bar{E}$ |
| AOL | $1019 \mathrm{FDQ7}$ |
| DQO 4 | 1118 18DQ6 |
| DQ1 | 1217 17 DQ5 |
| DQ2 | 1316 DQ4 |
| $\mathrm{V}_{\text {SS }} \mathrm{L}$ | 14 15 DQ3 |
| va01178 |  |

Warning: NC = No Connection
into many EPROM and EEPROM sockets, providing the non volatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed.
The M48Z58 also has its own power-fail detect circuit. The control circuitry constantly monitors the single 5 V supply for an out of tolerance condition. When $V_{c c}$ is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operation brought on by low $\mathrm{V}_{\mathrm{cc}}$. As $\mathrm{V}_{\mathrm{cc}}$ falls below approximately 3 V , the control circuitry connects the battery which maintains data until valid power returns.

## CMOS 8K x 8 ZEROPOWER SRAM

- INTEGRATED LOW POWER SRAM and POWER-FAIL CONTROL CIRCUIT
- FUNCTION COMPATIBLE with JEDEC STANDARD $8 \mathrm{~K} \times 8$ SRAMs
- MICROPROCESSOR POWER-ON RESET (VALID all the WAY to $\mathrm{V}_{\mathrm{Cc}}=\mathrm{V}_{\mathrm{ss}}$ )
- SELF CONTAINED BATTERY in the CAPHAT DIP PACKAGE
- SMALL OUTLINE PACKAGE PROVIDES DIRECT CONNECTION for a SNAPHAT HOUSING CONTAINING the BATTERY
- SNAPHAT HOUSING (BATTERY) REPLACEABLE
- LONG DATA RETENTION TIME in the ABSENCE of POWER
- AUTOMATIC POWER-FAIL CHIP DESELECT. and WRITE PROTECTION


## DESCRIPTION

The M48Z59 ZEROPOWER ${ }^{\circledR}$ RAM is an $8 \mathrm{~K} \times 8$ non volatile static RAM that integrates power-fail deselect circuitry and battery control logic on a single die. The monolithic chip is available in two special packages to provide a highly integrated battery backed-up memory solution.

Table 1. Signal Names

| A0-A12 | Address Inputs |
| :--- | :--- |
| DQ0-DQ7 | Data Inputs / Outputs |
| $\overline{\text { RST }}$ | Reset |
| $\overline{\mathrm{E} 1}$ | Chip Enable 1 |
| E 2 | Chip Enable 2 |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\text {SS }}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections

| RST 1 | $\bigcirc \quad 28 \mathrm{~V} \mathrm{~V}_{\mathrm{CC}}$ |
| :---: | :---: |
| A12 2 | 27 T |
| A7 3 | $26]$ E2 |
| A6 4 | 25 A8 |
| A5 5 | 24 A9 |
| A4 6 | 23 A11 |
| A3 27 | M48759 22 B |
| A2 8 | M48259 21 A10 |
| A1 9 | $207 \overline{\text { E1 }}$ |
| A0 10 | 19 DQ7 |
| DQO [11 | 18 DQ6 |
| DQ1 12 | 17 DQ5 |
| DQ2 13 | 16 DQ4 |
| $V_{\text {SS }} 14$ | 15 DQ3 |
| va01180 |  |

## DESCRIPTION (cont'd)

The 28 pin 600mil DIP CAPHATTM houses the M48Z59 silicon with a long life lithium button cell in a single package.
The 28 pin 330mil SO provides sockets with gold plated contacts at both ends for direct connection to a separate SNAPHATTM housing containing the battery. The unique design allows the SNAPHAT battery package to be mounted on top of the SO after the completion of the surface mount process.

Insertion of the SNAPHAT housing after reflow prevents potential battery damage due to the high temperatures required for device surface mounting. The SNAPHAT housing is keyed to prevent reverse insertion.

The M48Z59 is functional equivalent to any JEDEC standard $8 \mathrm{~K} \times 8$ SRAM. It also easily fits into many

Figure 2B. SO Pin Connections


EPROM and EEPROM sockets, providing the non volatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed.

A power-on reset output provides a reset pulse to the microprocessor. The reset pulls low (open drain) on power-down and remains low on powerup for 40 ms to 200 ms after $V_{C C}$ passes VPFD.

The M48Z59 also has its own power-fail detect circuit. The control circuitry constantly monitors the single 5 V supply for an out of tolerance condition. When $V_{c c}$ is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operation brought on by low Vcc.
As $\mathrm{V}_{\mathrm{cc}}$ falls below approximately 3 V , the control circuitry connects the battery which maintains data until valid power returns.

## CMOS 32K x 8 ZEROPOWER SRAM

- INTEGRATED ULTRA LOW POWER SRAM, POWER-FAIL CONTROL CIRCUIT and BATTERY
- UNLIMITED WRITE CYCLES
- READ CYCLE TIME EQUALS WRITE CYCLE TIME
- 10 YEARS of DATA RETENTION in the ABSENCE of POWER at $70^{\circ} \mathrm{C}$
- PIN and FUNCTION COMPATIBLE with JEDEC STANDARD 32K x 8 SRAMs
- AUTOMATIC POWER-FAIL CHIP DESELECT and WRITE PROTECTION
- CHOICE of TWO WRITE PROTECT VOLTAGES:
- M48Z32: $4.5 \mathrm{~V} \leq \mathrm{V}_{\text {PFD }} \leq 4.75 \mathrm{~V}$
- M48Z32Y: $4.2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PFD}} \leq 4.5 \mathrm{~V}$


## DESCRIPTION

The M48Z32/32Y, 32K x 8 ZEROPOWER ${ }^{\oplus}$ RAM is a non-volatile 262,144 bit Static RAM organized as 32,768 words by 8 bits. A special 28 pin 600 mil dual-in-line plastic package houses the M48Z32/32Y silicon with a long life button cell

Table 1. Signal Names

| AO - A14 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ7 | Data Inputs / Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\bar{W}$ | Write Enable |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {STG }}$ | Storage Temperature (VCC Off) | -40 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $V_{1 O}$ | Input or Output Voltages | -0.3 to 7 | V |
| $\mathrm{~V}_{\text {CC }}$ | Supply Voltage | -0.3 to 7 | V |
| IO | Output Current | 50 | mA |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation | 1 | W |

Note: Stresses greater than those listed under "Absolute Maximum Ratıngs" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maxımum ratıngs conditions for extended periods of tıme may affect reliability.
CAUTION: Negative undershoots below -0 3 volts are not allowed on any pin while in the Battery Back-up mode.
Table 3. Operating Modes

| Mode | V cc | $\bar{E}$ | $\overline{\mathrm{G}}$ | $\overline{\text { w }}$ | DQO-DQ7 | Power |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Deselect | $\begin{aligned} & 4.75 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ & \text { or } \\ & 4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | X | High Z | Standby |
| Write |  | $\mathrm{V}_{\text {IL }}$ | X | $\mathrm{V}_{\mathrm{IL}}$ | Din | Active |
| Read |  | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{1}$ | Dout | Active |
| Read |  | $V_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | $V_{\text {IH }}$ | High Z | Active |
| Deselect | $\mathrm{V}_{\text {So }}$ to $\mathrm{V}_{\text {PFD }}$ (min) | X | X | X | High Z | CMOS Standby |
| Deselect | $\leq \mathrm{V}_{\text {so }}$ | X | X | X | High Z | Battery Back-up Mode |

Note: $X=V_{\text {IH }}$ or $V_{\text {IL }}$

Figure 2. DIP Pin Connections


## DESCRIPTION (cont'd)

battery to form a highly integrated battery backedup memory solution. The M48Z32/32Y is a nonvolatile pin and function equivalent to any JEDEC standard $32 \mathrm{~K} \times 8$ SRAM. It also easily fits into many ROM, EPROM and EEPROM sockets, providing the nonvolatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed.

The M48Z32/32Y also has its own Power-fail Detect circuit. The control circuitry constantly monitors the single 5 V supply for an out of tolerance condition. When $V_{c c}$ is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operation brought on by low $\mathrm{V}_{\mathrm{cc}}$. As $\mathrm{V}_{\mathrm{Cc}}$ falls below approximately 3 V , the control circuitry connects the battery which maintains data until valid power returns.

## READ MODE

The M48Z32/32Y is in the Read Mode whenever $\bar{W}$ (Write Enable) is high and $\bar{E}$ (Chip Enable) is low.

Figure 3. Block Diagram


## READ MODE (cont'd)

The device architecture allows ripple-through access of data from eight of 262,144 locations in the static storage array. Thus, the unique address specified by the 15 Address Inputs defines which one of the 32,768 bytes of data is to be accessed. Valid data will be available at the Data I/O pins within tavqu (Address Access Time) after the last address input signal is stable, providing that the $\bar{E}$ and $\bar{G}$ access times are also satisfied. If the $\overline{\mathrm{E}}$ or $\overline{\mathrm{G}}$ access times are not met, valid data will be available after the latter of the Chip Enable Access Times (telqv) or Output Enable Access Time (tglav).
The state of the eight three-state Data I/O signals is controlled by $\bar{E}$ and $\bar{G}$. If the outputs are activated before $\mathrm{t}_{\mathrm{AVQ}}$, the data lines will be driven to an indeterminate state until tavqv. If the Address Inputs are changed while $\bar{E}$ and $\bar{G}$ remain active, output data will remain valid for $\mathrm{t}_{\mathrm{AXQx}}$ (Output Data Hold Time) but will go indeterminate until the next Address Access.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 4. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 10 | pF |
| $\mathrm{C}_{\mathrm{IO}}{ }^{(2)}$ | Input / Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 10 | pF |

Notes: 1. Effective capacitance calculated from the equation $\mathrm{C}=\mid \Delta \mathrm{V} / \Delta \mathrm{V}$ with $\Delta \mathrm{V}=3 \mathrm{~V}$ and power supply at 5 V .
2. Outputs deselected

Table 5. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ to 5.5 V or 4.5 V to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}{ }^{(1)}$ | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 1$ | $\mu \mathrm{~A}$ |
| $\mathrm{ILO}^{(1)}$ | Output Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{OUT}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 2$ | $\mu \mathrm{~A}$ |
| ICC | Supply Current | Outputs open |  | 75 | mA |
| $\mathrm{ICC1}$ | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 3 | mA |
| ICCL | Supply Current (Standby) CMOS | $\overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V}$ |  | 3 | mA |
| $\mathrm{~V}_{\mathrm{IL}}{ }^{(2)}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.2 | $\mathrm{~V}_{\mathrm{CC}}+0.3$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}=-1 \mathrm{~mA}$ | 2.4 |  | V |

Notes: 1. Outputs deselected.
2. Negative spikes of -1 V allowed for up to 10 ns once per Cycle

Table 6. Power Down/Up Trip Points DC Characteristics ${ }^{(1)}\left(T_{A}=0\right.$ to $\left.70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| V PFD $^{\|c\|}$ | Power-fail Deselect Voltage (M48Z32) | 4.5 | 4.6 | 4.75 | V |
| V PFD | Power-fail Deselect Voltage (M48Z32Y) | 4.2 | 4.3 | 4.5 | V |
| V SO | Battery Back-up Switchover Voltage |  | 2.5 |  | V |
| tDR | Data Retention Time | 10 |  |  | YEARS |

Note: 1. All voltages referenced to $\mathrm{V}_{\mathrm{SS}}$.

Table 7. Power Down/Up Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| tpd | $\overline{\mathrm{E}}$ or $\bar{W}$ at $\mathrm{V}_{\mathrm{IH}}$ before Power Down | 0 |  | ns |
| $t_{F}{ }^{(1)}$ | $\mathrm{V}_{\text {PFD }}$ (max) to $\mathrm{V}_{\text {PFD }}(\min ) \mathrm{V}_{\text {cc }}$ Fall Time | 300 |  | $\mu \mathrm{s}$ |
| $t_{F B}{ }^{(2)}$ | $\mathrm{V}_{\text {PFD }}\left(\mathrm{min}\right.$ ) to $\mathrm{V}_{\text {So }} \mathrm{V}_{\text {cc }}$ Fall Time | 10 |  | $\mu \mathrm{s}$ |
| $t_{\text {R }}$ | $\mathrm{V}_{\text {PFD }}\left(\mathrm{min}\right.$ ) to $\mathrm{V}_{\text {PFD }}\left(\max\right.$ ) $\mathrm{V}_{\text {cc }}$ Rise Time | 0 |  | $\mu \mathrm{s}$ |
| $t_{\text {RB }}$ | $\mathrm{V}_{\text {So }}$ to $\mathrm{V}_{\text {PFD }}(\mathrm{min}) \mathrm{V}_{\text {cc }}$ Rise Time | 1 |  | $\mu \mathrm{s}$ |
| $t_{\text {REC }}$ | $\overline{\mathrm{E}}$ or $\bar{W}$ at $\mathrm{V}_{\mathrm{IH}}$ after Power Up | 5 |  | ms |

Notes: 1. VPFD (max) to VPFD (min) fall time of less than tF may result in deselection/write protection not occurring untll $200 \mu \mathrm{~s}$ after $V_{C C}$ passes VPFD (min).
2. VPFD (min) to VSO fall time of less than tFB may cause corruption of RAM data.

Figure 5. Power Down/Up Mode AC Waveforms


Note: Inputs may or may not be recognized at this time. Caution should be taken to keep $\bar{E}_{\text {high }}$ as $V_{c c}$ rises past $V_{\text {PFD }}$ (min). Some systems may performs inadvertent write cycles after $V_{C C}$ rises above $V_{\text {PFD }}(\mathrm{min})$ but before normal system operations begins. Even though a power on reset is being applied to the processor a reset condition may not occur until after the system clock is running.

Table 8. Read Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{VCC}=4.75 \mathrm{~V}$ to 5.5 V or 4.5 V to 5.5 V )

| Symbol | Parameter | M48Z32 / 32Y |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -85 |  | -100 |  |  |
|  |  | Min | Max | Min | Max |  |
| $t_{\text {AVAV }}$ | Read Cycle Time | 85 |  | 100 |  | ns |
| $\mathrm{tavQV}^{(1)}$ | Address Valid to Output Valid |  | 85 |  | 100 | ns |
| telov ${ }^{(1)}$ | Chip Enable Low to Output Valid |  | 85 |  | 100 | ns |
| tGLQV ${ }^{(1)}$ | Output Enable Low to Output Valid |  | 45 |  | 50 | ns |
| telax ${ }^{(2)}$ | Chip Enable Low to Output Transition | 5 |  | 5 |  | ns |
| tGLQx ${ }^{(2)}$ | Output Enable Low to Output Transition | 5 |  | 5 |  | ns |
| $t_{\text {EHQZ }}{ }^{(2)}$ | Chip Enable High to Output Hi-Z |  | 30 |  | 35 | ns |
| $t_{\text {GHQZ }}{ }^{(2)}$ | Output Enable High to Output Hi-Z |  | 30 |  | 35 | ns |
| $\mathrm{taxax}{ }^{(1)}$ | Address Transition to Output Transition | 10 |  | 10 |  | ns |

Note: 1. $C_{L}=100 \mathrm{pF}$ (see Figure 4).
2. $C_{L}=5 \mathrm{pF}$ (see Figure 4).

Figure 6. Address Controlled, Read Mode AC Waveforms


Note: $\overline{\mathrm{E}}=$ Low, $\overline{\mathrm{G}}=$ Low, $\overline{\mathrm{W}}=$ Low.

Figure 7. Chip Enable or Output Enable Controlled, Read Mode AC Waveforms


Note: $\bar{W}=$ High.
Table 9. Write Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{VCC}=4.75 \mathrm{~V}$ to 5.5 V or 4.5 V to 5.5 V )

| Symbol | Parameter | M48Z32 / 32Y |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -85 |  | -100 |  |  |
|  |  | Min | Max | Min | Max |  |
| $t_{\text {avav }}$ | Write Cycle Time | 85 |  | 100 |  | ns |
| $t_{\text {AVWL }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {avel }}$ | Address Valid to Chip Enable Low | 0 |  | 0 |  | ns |
| twlwh | Write Enable Pulse Width | 65 |  | 75 |  | ns |
| teleh | Chip Enable Low to Chip Enable High | 70 |  | 80 |  | ns |
| twhax | Write Enable High to Address Transition | 0 |  | 0 |  | ns |
| tehax | Chip Enable High to Address Transition | 0 |  | 0 |  | ns |
| tovwh | Input Valid to Write Enable High | 35 |  | 40 |  | ns |
| tdver | Input Valid to Chip Enable High | 35 |  | 40 |  | ns |
| twhDx | Write Enable High to Input Transition | 5 |  | 5 |  | ns |
| tehdx | Chip Enable High to Input Transition | 5 |  | 5 |  | ns |
| twLQZ ${ }^{(1)}$ | Write Enable Low to Output $\mathrm{Hi}-\mathrm{Z}$ |  | 30 |  | 35 | ns |
| $\mathrm{t}_{\text {AVWH }}$ | Address Valid to Write Enable High | 70 |  | 80 |  | ns |
| $t_{\text {aVEH }}$ | Address Valid to Chip Enable High | 70 |  | 80 |  | ns |
| twhax ${ }^{(1)}$ | Write Enable High to Output Transition | 5 |  | 5 |  | ns |

Note: 1. $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ (see Figure 4).

Figure 8. Write Enable Controlled, Write AC Waveforms


Note: $\overline{\mathrm{G}}=\mathrm{High}$.
Figure 9. Chip Enable Controlied, Write AC Waveforms


Note: $\overline{\mathrm{G}}=$ High.

## WRITE MODE

The M48Z32/32Y is in the Write Mode whenever $\bar{W}$ and $\bar{E}$ are active. The start of a write is referenced from the latter occurring falling edge of $\bar{W}$ or $\bar{E}$. A write is terminated by the earlier rising edge of $\bar{W}$ or $\bar{E}$. The addresses must be held valid throughout the cycle. $\bar{E}$ or $\bar{W}$ must return high for minimum of tehax from Chip Enable or twhax from Write Enable prior to the initiation of another read or write cycle. Data-in must be valid tDVwh prior to the end of write and remain valid for twHDX afterward. $\bar{G}$ should be kept high during write cycles to avoid bus contention; although, if the output bus has been activated by a low on $\bar{E}$ and $\bar{G}$, a low on $\bar{W}$ will disable the outputs twloz after $\bar{W}$ falls.

## DATA RETENTION MODE

With valid Vcc applied, the M48Z32/32Y operates as a conventional BYTEWIDE ${ }^{\text {M }}$ static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself when $V_{C C}$ falls within the $V_{P F D}(\max )$, $V_{\text {PFD }}(\mathrm{min})$ window. All outputs become high impedance, and all inputs are treated as "don't care."
Note: A power failure during a write cycle may corrupt data at the currently addressed location,
but does not jeopardize the rest of the RAM's content. At voltages below $\mathrm{V}_{\text {PFD }}(\mathrm{min})$, the user can be assured the memory will be in a write protected state, provided the Vcc fall time is not less than $\mathrm{t}_{\mathrm{F}}$. The M48Z32/32Y may respond to transient noise spikes on $V_{c c}$ that reach into the deselect window during the time the device is sampling V cc. Therefore, decoupling of the power supply lines is recommended.

When $\mathrm{V}_{\mathrm{cc}}$ drops below $\mathrm{V}_{\text {so }}$, the control circuit switches power to the internal battery which preserves data. The internal button cell will maintain data in the M48Z32/32Y for an accumulated period of at least 10 years when $V_{c c}$ is less than $V_{s o}$. As system power returns and $\mathrm{V}_{\mathrm{cc}}$ rises above $\mathrm{V}_{\text {so }}$, the battery is disconnected, and the power supply is switched to external Vcc. Write protection continues until Vcc reaches VPFD (min). E should be kept high as $\mathrm{V}_{\mathrm{cc}}$ rises past $\mathrm{V}_{\text {PFD }}(\mathrm{min})$ to prevent inadvertent write cycles prior to processor stabilization. Normal RAM operation can resume trec after VCC exceeds VPFD(max).

## SYSTEM BATTERY LIFE

The useful life of the battery in the $\mathrm{M} 48 \mathrm{Z} 32 / 32 \mathrm{Y}$ is expected to ultimately come to an end for one of

Figure 10. Predicted Battery Storage and Capacity Life versus Temperature


## SYSTEM BATTERY LIFE (cont'd)

two reasons: either because it has been discharged while providing current to the RAM in the battery back-up mode, or because the effects of aging render the cell useless before it can actually be completely discharged. The two effects are virtually unrelated allowing discharge, or Capacity Consumption, and the effects of aging, or Storage Life, to be treated as two independent but simultaneous mechanisms. The earlier occurring failure mechanism defines the battery system life of the M48Z32/32Y.

## Cell Storage Life

Storage life is primarily a function of temperature. Figure 10 illustrates the approximate storage life of the M48Z32/32Y battery over temperature. The results in Figure 10 are derived from temperature accelerated life test studies performed at SGSTHOMSON. For the purpose of the testing, a cell failure is defined as the inability of a cell stabilized at $25^{\circ} \mathrm{C}$ to produce a 2.4 V closed circuit voltage across a $250 \mathrm{k} \Omega$ load resistor. The two lines, $\mathrm{t}_{1} \%$ and $\mathrm{t}_{50 \%}$, represent different failure rate distributions for the cell's storage life. At $70^{\circ} \mathrm{C}$, for example, the $\mathrm{t}_{1 \%}$ line indicates that an M48Z32/32Y has a 1\% chance of having a battery failure 11 years into its life while the $50 \%$ shows the part has a $50 \%$ chance of failure at the 20 year mark. The $\mathrm{t}_{1} \%$ line represents the practical onset of wear out and can be considered the worst case Storage Life for the cell. The $\mathrm{t}_{50 \%}$ can be considered the normal or average life.

## Cell Capacity Life

Figure 10 also shows how Capacity Consumption varies with temperature.

The M48Z32/32Y internal cell has a rated capacity of 39 mAh . The device places a nominal RAM load of less than 445 nA at $70^{\circ} \mathrm{C}$. At this rate, the capacity consumption life is $39 \mathrm{E}-3 / 445 \mathrm{E}-9=87640$ hours or about 10 years.

## Calculating Capacity Life

As long as ambient temperature remains reasonably constant, capacity consumption life can be estimated directly from Figure 8. As Vcc duty cycle increases, though, so does capacity consumption life. At $70^{\circ} \mathrm{C}$ and $20 \%$ power on duty cycle, the capacity consumption life is: $10 /(1-0.20)=12.5$ years.

## Estimated System Life

Since either storage life or capacity consumption can end the battery's life, the system life is marked by which ever occurs first. At $70^{\circ} \mathrm{C}$ and a $0 \%$ power on duty cycle (always in the battery back-up mode), the system life would be 10 years as limited by capacity consumption.

## Reference for System Life

Each M48Z32/32Y is marked with a nine digit manufacturing date code in the form of H99XXYYZZ. For example, H995B9231 is:

- $\mathrm{H}=$ fabricated in Carrollton, TX
- 9 = assembled in Muar, Malaysia,
- $9=$ tested in Muar, Malaysia,
- $5 \mathrm{~B}=$ lot designator,
- 9231 = assembled in the year 1992, work week 31.


## ORDERING INFORMATION SCHEME



For a list of available options (Package and Speed) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.

For further information or any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## CMOS 32K x 8 ZEROPOWER SRAM

- INTEGRATED LOW POWER SRAM, POWER-FAIL CONTROL CIRCUIT and BATTERY
- CONVENTIONAL SRAM OPERATION; UNLIMITED WRITE CYCLES
- 10 YEARS of DATA RETENTION in the ABSENCE of POWER
- PIN and FUNCTION COMPATIBLE with JEDEC STANDARD 32K x 8 SRAMs
- AUTOMATIC POWER-FAIL CHIP DESELECT and WRITE PROTECTION
- CHOICE of TWO WRITE PROTECT VOLTAGES:
- M48Z30: 4.5V $\leq V_{\text {PFD }} \leq 4.75 \mathrm{~V}$
- M48Z30Y: $4.2 \mathrm{~V} \leq \mathrm{VPFD}^{5} 4.50 \mathrm{~V}$
- BATTERY INTERNALLY ISOLATED UNTIL POWER IS APPLIED


## DESCRIPTION

The M48Z30/30Y 32K x 8 ZEROPOWER ${ }^{\oplus}$ RAM is a non-volatile 262,144 bit Static RAM organized as 32,768 words by 8 bits. The device combines an internal lithium battery and a full CMOS SRAM in a plastic 28 pin DIP Module. The ZEROPOWER

Table 1. Signal Names

| AO - A14 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ7 | Data Inputs / Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\text {SS }}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature (VCC Off) | -40 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -10 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {SLD }}$ | Lead Soldering Temperature for 10 seconds | 260 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{IO}}$ | Input or Output Voltages | -0.3 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.3 to 7 | V |

Note: Stresses greater than those listed under "Absolute Maximum Ratıngs" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum ratings conditıons for extended periods of tıme may affect relıability.
CAUTION: Negative undershoots below - 0.3 volts are not allowed on any pin while in the Battery Back-up mode.

Table 3. Operating Modes

| Mode | Vcc | $\overline{\mathrm{E}}$ | $\overline{\mathrm{G}}$ | $\bar{w}$ | DQ0-DQ7 | Power |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Deselect | $\begin{gathered} 4.75 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \text { or } \\ 4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \end{gathered}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | X | High Z | Standby |
| Write |  | VIL | X | $\mathrm{V}_{\text {IL }}$ | Din | Active |
| Read |  | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | Dout | Active |
| Read |  | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | High Z | Active |
| Deselect | $\mathrm{V}_{\text {So }}$ to $\mathrm{V}_{\text {PFD }}$ (min) | X | X | X | High Z | CMOS Standby |
| Deselect | $\leq \mathrm{V}_{\text {so }}$ | X | X | X | High Z | Battery Back-up Mode |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$

Figure 2. DIP Pin Connections


## DESCRIPTION (cont'd)

RAM directly replaces industry standard SRAMs. It also fits into many EPROM and EEPROM sockets, providing the nonvolatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed.

The M48Z30/30Y has its own Power-fail Detect Circuit. The control circuitry constantly monitors the single 5 V supply for an out of tolerance condition. When $V_{c c}$ is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operations brought on by low Vcc. As Vcc falls below approximately 3 V , the control circuitry connects the battery which sustains data until valid power returns.

## READ MODE

The M48Z30/30Y is in the Read Mode whenever $\bar{W}$ (Write Enable) is high and $\bar{E}$ (Chip Enable) is low. The device architecture allows ripple-through access of data from eight of 262,144 locations in the static storage array. Thus, the unique address

Figure 3. Block Diagram

specified by the 15 Address Inputs defines which one of the 32,768 bytes of data is to be accessed. Valid data will be available at the Data I/O pins within tavqu (Address Access Time) after the last address input signal is stable, providing that the $\bar{E}$ and $\overline{\mathrm{G}}$ (Output Enable) access times are also satisfied. If the $\bar{E}$ and $\bar{G}$ access times are not met, valid data will be available after the later of Chip Enable Access Time (telqv) or Output Enable Access Time (tglqu).
The state of the eight three-state Data I/O signals is controlled by $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$. If the outputs are activated before tavqv, the data lines will be driven to an indeterminate state until tavqu. If the Address inputs are changed while $\bar{E}$ and $\bar{G}$ remain low, output data will remain valid for taxax (Output Data Hold Time) but will go indeterminate until the next Address Access.

## WRITE MODE

The M48Z30/30Y is in the Write Mode whenever $\bar{W}$ and $\bar{E}$ are active. The start of a write is referenced from the latter occurring falling edge of $\bar{W}$ or $\bar{E}$.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 5 n s$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 4. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1,2)}\left(T_{A}=25^{\circ} \mathrm{C}, f=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 10 | pF |
| $\mathrm{C}_{\mathrm{IO}}{ }^{(3)}$ | Input / Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 10 | pF |

Notes: 1. Effective capacitance measured with power supply at 5V.
2. Sampled only, not $100 \%$ tested.

3 Outputs deselected

Table 5. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ to 5.5 V or 4.5 V to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}{ }^{(1)}$ | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 1$ | $\mu \mathrm{~A}$ |
| $\mathrm{ILO}^{(1)}$ | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\mathrm{OUT}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 1$ | $\mu \mathrm{~A}$ |
| $\mathrm{ICC}^{\prime \prime}$ | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$, Outputs open |  | 85 | mA |
| $\mathrm{ICC1}$ | Supply Current (Standby) TL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 7 | mA |
| $\mathrm{ICC2}$ | Supply Current (Standby) CMOS | $\overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ |  | 4 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.2 | $\mathrm{~V}_{\mathrm{CC}}+0.3$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}=-1 \mathrm{~mA}$ | 2.4 |  | V |

Note: 1. Outputs deselected.

Table 6. Power Down/Up Trip Points DC Characteristics ${ }^{(1)}\left(T_{A}=0\right.$ to $\left.70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {PFD }}$ | Power-fail Deselect Voltage (M48Z30) | 4.5 | 4.6 | 4.75 | V |
| $\mathrm{~V}_{\text {PFD }}$ | Power-fail Deselect Voltage (M48Z30Y) | 4.2 | 4.3 | 4.5 | V |
| $\mathrm{~V}_{\text {SO }}$ | Battery Back-up Switchover Voltage |  | 3 |  | V |
| $\mathrm{t}_{\mathrm{DR}}{ }^{(2)}$ | Data Retention Time | 10 |  |  | YEARS |

Notes: 1. All voltages referenced to VSS.
2. @ $25^{\circ} \mathrm{C}$

Table 7. Power Down/Up Mode AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $t_{F}{ }^{(1)}$ | $\mathrm{V}_{\text {PFD }}(\mathrm{max})$ to $\mathrm{V}_{\text {PFD }}(\mathrm{min}) \mathrm{V}_{\text {cC }}$ Fall Time | 300 |  | $\mu \mathrm{s}$ |
| $\mathrm{tFB}^{(2)}$ | $\mathrm{V}_{\text {PFD }}(\mathrm{min})$ to $\mathrm{V}_{\text {SO }} \mathrm{V}_{\text {CC }}$ Fall Time | 10 |  | $\mu \mathrm{s}$ |
| twp | Write Protect Time from $\mathrm{V}_{\text {CC }}=\mathrm{V}_{\text {PFD }}$ | 40 | 150 | $\mu \mathrm{S}$ |
| $\mathrm{t}_{8}$ | $\mathrm{V}_{\text {so }}$ to $\mathrm{V}_{\text {PFD }}$ (max) $\mathrm{V}_{\text {cc }}$ Rise Time | 0 |  | $\mu \mathrm{s}$ |
| ter | $\overline{\mathrm{E}}$ Recovery Time | 40 | 120 | ms |

Notes: 1. VPFD (max) to VPFD (min) fall time of less than tF may result in deselection/write protection not occurring until $200 \mu \mathrm{~s}$ after $V_{C C}$ passes $V_{\text {PFD }}(\mathrm{min})$.
2. VPFD (min) to VSO fall time of less than tFB may cause corruption of RAM data.

Figure 5. Power Down/Up Mode AC Waveforms


Table 8. Read Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=4.75 \mathrm{~V}$ to 5.5 V or 4.5 V to 5.5 V )

| Symbol | Parameter | M48Z30 / 30Y |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -85 |  | -100 |  |  |
|  |  | Min | Max | Min | Max |  |
| $t_{\text {aVaV }}$ | Read Cycle Time | 85 |  | 100 |  | ns |
| $\mathrm{tavQV}^{(1)}$ | Address Valid to Output Valid |  | 85 |  | 100 | ns |
| telov ${ }^{(1)}$ | Chip Enable Low to Output Valid |  | 85 |  | 100 | ns |
| tGLQV ${ }^{(1)}$ | Output Enable Low to Output Valid |  | 45 |  | 50 | ns |
| telax ${ }^{(2)}$ | Chip Enable Low to Output Transition | 5 |  | 5 |  | ns |
| tGLQx ${ }^{(2)}$ | Output Enable Low to Output Transition | 5 |  | 5 |  | ns |
| $t_{\text {EHQZ }}{ }^{(2)}$ | Chip Enable High to Output Hi-Z |  | 40 |  | 40 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | Output Enable High to Output Hi-Z |  | 35 |  | 35 | ns |
| $\mathrm{t}_{\text {AXQX }}{ }^{(1)}$ | Address Transition to Output Transition | 10 |  | 10 |  | ns |

Notes: 1. $C_{L}=100 \mathrm{pF}$ (see Figure 4).
2. $C_{L}=5 p F$ (see Figure 4)

Figure 6. Address Controlled, Read Mode AC Waveforms


Note: $\overline{\mathrm{E}}=$ Low, $\overline{\mathrm{G}}=$ Low, $\overline{\mathrm{W}}=$ High.

Figure 7. Chip Enable or Output Enable Controlled, Read Mode AC Waveforms


Note: $\bar{W}=$ High.

## WRITE MODE (cont'd)

A write is terminated by the earlier rising edge of $\bar{W}$ or $\bar{E}$. The addresses must be held valid throughout the cycle. $\bar{E}$ or $\bar{W}$ must return high for minimum of tehax from $\overline{\mathrm{E}}$ or twhax from $\bar{W}$ prior to the initiation of another read or write cycle. Data-in must be valid tovwh prior to the end of write and remain valid for twhDX or tehdx afterward. $\bar{G}$ should be kept high during write cycles to avoid bus contention; although, if the output bus has been activated by a low on $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$, a low on $\overline{\mathrm{W}}$ will disable the outputs twiqz after $\bar{W}$ falls.

## DATA RETENTION MODE

With valid VCc applied, the M48Z30/30Y operates as a conventional BYTEWIDE ${ }^{\text {TM }}$ static RAM. Should the supply voltage decay, the RAM will
automatically power-fail deselect, write protecting itself twp after VCC falls below VPFD. All outputs become high impedance, and all inputs are treated as "don't care."

If power fail detection occurs during a valid access, the memory cycle continues to completion. If the memory cycle fails to terminate within the time twp, write protection takes place. When Vcc drops below Vso, the control circuit switches power to the internal energy source which preserves data.
The internal coin cell will maintain data in the M48Z30/30Y after the initial application of Vcc for an accumulated period of at least 10 years when $V_{c c}$ is less than $V_{\text {so }}$. As system power returns and Vcc rises above $V_{s o}$, the battery is disconnected, and the power supply is switched to external Vcc. Write protection continues for ter after $V_{C C}$ reaches VPFD to allow for processor stabilization. After ter, normal RAM operation can resume.

Table 9. Write Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{VCC}=4.75 \mathrm{~V}$ to 5.5 V or 4.5 V to 5.5 V )

| Symbol | Parameter | M48Z30 / 30Y |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -85 |  | -100 |  |  |
|  |  | Min | Max | Min | Max |  |
| tavav | Write Cycle Time | 85 |  | 100 |  | ns |
| $t_{\text {AVWL }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| $t_{\text {AVEL }}$ | Address Valid to Chip Enable Low | 0 |  | 0 |  | ns |
| twLWH | Write Enable Pulse Width | 65 |  | 75 |  | ns |
| teleh | Chip Enable Low to Chip Enable High | 75 |  | 90 |  | ns |
| twhax | Write Enable High to Address Transition | 5 |  | , 5 |  | ns |
| tehax | Chip Enable High to Address Transition | 15 |  | 15 |  | ns |
| tovwh | Input Valid to Write Enable High | 35 |  | 40 |  | ns |
| tover | Input Valid to Chip Enable High | 35 |  | 40 |  | ns |
| twhDx | Write Enable High to Input Transition | 0 |  | 0 |  | ns |
| $t_{\text {EHD }}$ | Chip Enable High to Input Transition | 15 |  | 15 |  | ns |
| twLQz ${ }^{(1,2)}$ | Write Enable Low to Output Hi-Z |  | 35 |  | 35 | ns |
| $\mathrm{t}_{\text {AVWH }}$ | Address Valid to Write Enable High | 75 |  | 80 |  | ns |
| $\mathrm{t}_{\text {AVEH }}$ | Address Valid to Chip Enable High | 75 |  | 80 |  | ns |
| $t_{\text {whox }}{ }^{(1,2)}$ | Write Enable High to Output Transition | 5 |  | 5 |  | ns |

Notes: 1. $C_{L}=5 p F$ (see Figure 4)
2. If $\bar{E}$ goes low simultaneously with $\bar{W}$ going low after $\bar{W}$ going low, the outputs remain in the high-impedance state

Figure 8. Write Enable Controlled, Write AC Waveforms


Note: $\overline{\mathrm{G}}=$ High.

Figure 9. Chip Enable Controlled, Write AC Waveforms


Note: $\bar{G}=$ High.

## ORDERING INFORMATION SCHEME



For a list of available options (Package and Speed) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.

For further information or any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## CMOS 128K x 8 ZEROPOWER SRAM

- INTEGRATED LOW POWER SRAM, POWER-FAIL CONTROL CIRCUIT and BATTERY
- CONVENTIONAL SRAM OPERATION; UNLIMITED WRITE CYCLES
- 10 YEARS of DATA RETENTION in the ABSENCE of POWER
- PIN and FUNCTION COMPATIBLE with JEDEC STANDARD 128K x 8 SRAMs
- AUTOMATIC POWER-FAIL CHIP DESELECT and WRITE PROTECTION
- CHOICE of TWO WRITE PROTECT VOLTAGES:
- M48Z128: $4.5 \mathrm{~V} \leq \mathrm{V}_{\text {PFD }} \leq 4.75 \mathrm{~V}$
- M48Z128Y: $4.2 \mathrm{~V} \leq \mathrm{V}_{\text {PFD }} \leq 4.50 \mathrm{~V}$
- BATTERY INTERNALLY ISOLATED UNTIL POWER IS APPLIED


## DESCRIPTION

The M48Z128/128Y 128K x 8 ZEROPOWER® RAM is a non-volatile $1,048,576$ bit Static RAM organized as 131,072 words by 8 bits. The device combines an internal lithium battery and a full CMOS SRAM in a plastic 32 pin DIP Module.

Table 1. Signal Names

| A0 - A16 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ7 | Data Inputs / Outputs |
| $\bar{E}$ | Chip Enable |
| $\bar{G}$ | Output Enable |
| $\bar{W}$ | Write Enable |
| $V_{\mathrm{CC}}$ | Supply Voltage |
| $V_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature (VCC Off) | -40 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -10 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {SLD }}$ | Lead Soldering Temperature for 10 seconds | 260 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {IO }}$ | Input or Output Voltages | -0.3 to 7 | V |
| $\mathrm{~V}_{\text {CC }}$ | Supply Voltage | -0.3 to 7 | V |

Note: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functıonal operation of the device at these or any other conditions above those indicated in the operational section of this specification is not ımplıed. Exposure to the absolute maximum ratıngs conditions for extended perıods of tıme may affect reliability.
CAUTION: Negative undershoots below -0 3 volts are not allowed on any pin while in the Battery Back-up mode.
Table 3. Operating Modes

| Mode | V cc | $\overline{\mathrm{E}}$ | $\overline{\mathrm{G}}$ | $\bar{W}$ | DQO-DQ7 | Power |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Deselect | $\begin{gathered} 4.75 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \text { or } \\ 4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \end{gathered}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | X | High Z | Standby |
| Write |  | $\mathrm{V}_{\text {IL }}$ | X | $\mathrm{V}_{\text {IL }}$ | Din | Active |
| Read |  | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | Dout | Active |
| Read |  | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{1+}$ | High Z | Active |
| Deselect | $\mathrm{V}_{\text {So }}$ to $\mathrm{V}_{\text {PFD }}$ (min) | x | x | X | High Z | CMOS Standby |
| Deselect | $\leq \mathrm{V}_{\text {so }}$ | x | X | X | High Z | Battery Back-up Mode |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$

Figure 2. DIP Pin Connections


## DESCRIPTION (cont'd)

The ZEROPOWER RAM directly replaces industry standard SRAMs. It also fits into many EPROM and EEPROM sockets, providing the nonvolatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed.
The M48Z128/128Y has its own Power-fail Detect Circuit. The control circuitry constantly monitors the single 5 V supply for an out of tolerance condition. When $V_{c c}$ is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operations brought on by low $\mathrm{V}_{\mathrm{cc}}$. As $\mathrm{V}_{\mathrm{cc}}$ falls below approximately 3 V , the control circuitry connects the battery which sustains data until valid power returns.

## READ MODE

The M48Z128/128Y is in the Read Mode whenever $\bar{W}$ (Write Enable) is high and $\bar{E}$ (Chip Enable) is low. The device architecture allows ripple-through access of data from eight of 1,048,576 locations in the static storage array. Thus, the unique address specified by the 17 Address Inputs defines which

Figure 3. Block Diagram

one of the 131,072 bytes of data is to be accessed.
Valid data will be available at the Data I/O pins within tavqu (Address Access Time) after the last address input signal is stable, providing that the $\bar{E}$ and $\overline{\mathrm{G}}$ (Output Enable) access times are also satisfied. If the $\bar{E}$ and $\bar{G}$ access times are not met, valid data will be available after the later of Chip Enable Access Time (telqv) or Output Enable Access Time (tglov).
The state of the eight three-state Data I/O signals is controlled by $\bar{E}$ and $\bar{G}$. If the outputs are activated before tavqu, the data lines will be driven to an indeterminate state until tavqu. If the Address Inputs are changed while $\bar{E}$ and $G$ remain low, output data will remain valid for $\mathrm{t}_{\mathrm{Ax}} \mathrm{Qx}$ (Output Data Hold Time) but will go indeterminate until the next Address Access.

## WRITE MODE

The M48Z128/128Y is in the Write Mode whenever $\bar{W}$ and $\bar{E}$ are active. The start of a write is referenced from the latter occurring falling edge of $\bar{W}$ or $E$. A write is terminated by the earlier rising edge of $\bar{W}$ or $\bar{E}$.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output Hi -Z is defined as the point where data is no longer driven.

Figure 4. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1,2)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 10 | pF |
| $\mathrm{C}_{\mathrm{IO}^{(3)}}{ }^{(3)}$ | Input / Output Capacitance | $\mathrm{V}_{\mathrm{OUT}}=0 \mathrm{~V}$ |  | 10 | pF |

Notes: 1. Effective capacitance measured with power supply at 5 V .
2. Sampled only, not $100 \%$ tested.
3. Outputs deselected

Table 5. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=4.75 \mathrm{~V}$ to 5.5 V or 4.5 V to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}{ }^{(1)}$ | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 1$ | $\mu \mathrm{~A}$ |
| $\mathrm{ILO}^{(1)}$ | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\mathrm{OUT}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 1$ | $\mu \mathrm{~A}$ |
| ICC | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$, Outputs open |  | 105 | mA |
| ICCL | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 7 | mA |
| $\mathrm{I}_{\mathrm{CC} 2}$ | Supply Current (Standby) CMOS | $\overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ |  | 4 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.2 | $\mathrm{~V}_{\mathrm{CC}}+0.3$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}=-1 \mathrm{~mA}$ | 2.4 |  | V |

Note: 1. Outputs deselected.

Table 6. Power Down/Up Trip Points DC Characteristics ${ }^{(1)}\left(T_{A}=0\right.$ to $\left.70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {PFD }}$ | Power-fail Deselect Voltage (M48Z128) | 4.5 | 4.6 | 4.75 | V |
| $\mathrm{~V}_{\text {PFD }}$ | Power-fail Deselect Voltage (M48Z128Y) | 4.2 | 4.3 | 4.5 | V |
| $\mathrm{~V}_{\text {SO }}$ | Battery Back-up Switchover Voltage |  | 3 |  | V |
| $\mathrm{t}_{\mathrm{DR}}{ }^{(2)}$ | Data Retention Time | 10 |  |  | YEARS |

Notes: 1. All voltages referenced to VSS.
2. @ $25^{\circ} \mathrm{C}$

Table 7. Power Down/Up Mode AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $t_{F}{ }^{(1)}$ | $\mathrm{V}_{\text {PFD }}\left(\max\right.$ ) to $\mathrm{V}_{\text {PFD }}(\min ) \mathrm{V}_{\text {cC }}$ Fall Time | 300 |  | $\mu \mathrm{s}$ |
| $\mathrm{tFB}^{(2)}$ | $\mathrm{V}_{\text {PFD }}(\mathrm{min})$ to $\mathrm{V}_{\text {So }} \mathrm{V}_{\text {CC }}$ Fall Time | 10 |  | $\mu \mathrm{s}$ |
| twp | Write Protect Time from $\mathrm{V}_{\text {CC }}=\mathrm{V}_{\text {PFD }}$ | 40 | 150 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{R}}$ | $\mathrm{V}_{\text {so }}$ to $\mathrm{V}_{\text {PFD }}$ (max) $\mathrm{V}_{\text {cc }}$ Rise Time | 0 |  | $\mu \mathrm{s}$ |
| ter | $\overline{\mathrm{E}}$ Recovery Time | 40 | 120 | ms |

Notes: 1. $V_{\text {PFD }}(\max )$ to $V_{\text {PFD }}(\mathrm{min})$ fall time of less than $t_{F}$ may result in deselection/write protection not occurring until $200 \mu \mathrm{~s}$ after $V_{C C}$ passes VPFD (min).
2. $V_{\text {PFD }}(\mathrm{min})$ to $\mathrm{V}_{\text {SO }}$ fall time of less than tFB may cause corruption of RAM data.

Figure 5. Power Down/Up Mode AC Waveforms


Table 8. Read Mode AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C} ; \mathrm{VCC}=4.75 \mathrm{~V}$ to 5.5 V or 4.5 V to 5.5 V )

| Symbol | Parameter | M48Z128 / 128Y |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -85 |  | -120 |  |  |
|  |  | Min | Max | Min | Max |  |
| $\mathrm{t}_{\text {AVAV }}$ | Read Cycle Time | 85 |  | 120 |  | ns |
| $\mathrm{tavQV}^{(1)}$ | Address Valid to Output Valid |  | 85 |  | 120 | ns |
| teLQv ${ }^{(1)}$ | Chip Enable Low to Output Valid |  | 85 |  | 120 | ns |
| tGLQV $^{(1)}$ | Output Enable Low to Output Valid |  | 45 |  | 60 | ns |
| telax ${ }^{(2)}$ | Chip Enable Low to Output Transition | 5 |  | 5 |  | ns |
| tGLax ${ }^{(2)}$ | Output Enable Low to Output Transition | 0 |  | 0 |  | ns |
| tehaz $^{(2)}$ | Chip Enable High to Output Hi-Z |  | 35 |  | 45 | ns |
| $\mathrm{t}_{\mathrm{GHQZ}}{ }^{(2)}$ | Output Enable High to Output Hi-Z |  | 25 |  | 35 | ns |
| $t_{\text {AXQX }}{ }^{(1)}$ | Address Transition to Output Transition | 10 |  | 10 |  | ns |

Notes: 1. $C_{L}=100 \mathrm{pF}$ (see Figure 4).
2. $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ (see Figure 4)

Figure 6. Address Controlled, Read Mode AC Waveforms


VA01078

Note: $\bar{E}=$ Low, $\overline{\mathrm{G}}=$ Low, $\overline{\mathrm{W}}=$ High.

Figure 7. Chip Enable or Output Enable Controlled, Read Mode AC Waveforms


Note: $\bar{W}=$ High .

## WRITE MODE (cont’d)

The addresses must be held valid throughout the cycle. $\overline{\mathrm{E}}$ or $\bar{W}$ must return high for minimum of tehax from $\bar{E}$ or twhax from $\bar{W}$ prior to the initiation of another read or write cycle. Data-in must be valid tovwh prior to the end of write and remain valid for twhdx or tehdx afterward. $\bar{G}$ should be kept high during write cycles to avoid bus contention; although, if the output bus has been activated by a low on $\bar{E}$ and $\bar{G}$, a low on $\bar{W}$ will disable the outputs twloz after $\bar{W}$ falls.

## DATA RETENTION MODE

With valid VCc applied, the M48Z128/128Y operates as a conventional BYTEWIDE ${ }^{\text {TM }}$ static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting
itself twp after VCC falls below VpFD. All outputs become high impedance, and all inputs are treated as "don't care."
If power fail detection occurs during a valid access, the memory cycle continues to completion. If the memory cycle fails to terminate within the time twp, write protection takes place. When Vcc drops below Vso, the control circuit switches power to the internal energy source which preserves data.
The internal coin cell will maintain data in the M48Z128/128Y after the initial application of Vcc for an accumulated period of at least 10 years when $V_{c c}$ is less than $V_{\text {so }}$. As system power returns and Vcc rises above Vso, the battery is disconnected, and the power supply is switched to external Vcc. Write protection continues for $t_{E R}$ after $V_{C C}$ reaches VPFD to allow for processor stabilization. After ter, normal RAM operation can resume.

Table 9. Write Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{VCC}=4.75 \mathrm{~V}$ to 5.5 V or 4.5 V to 5.5 V )

| Symbol | Parameter | M $488 \mathrm{Z128} / 128 \mathrm{Y}$ |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -85 |  | -120 |  |  |
|  |  | Min | Max | Min | Max |  |
| tavav | Write Cycle Time | 85 |  | 120 |  | ns |
| $t_{\text {AVVGL }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| $t_{\text {AVEL }}$ | Address Valid to Chip Enable Low | 0 |  | 0 |  | ns |
| twLwh | Write Enable Pulse Width | 65 |  | 85 |  | ns |
| teleh | Chip Enable Low to Chip Enable High | 75 |  | 100 |  | ns |
| twhax | Write Enable High to Address Transition | 5 |  | 5 |  | ns |
| tehax | Chip Enable High to Address Transition | 15 |  | 15 |  | ns |
| tovwh | Input Valid to Write Enable High | 35 |  | 45 |  | ns |
| tDVEH | Input Valid to Chip Enable High | 35 |  | 45 |  | ns |
| twhDx | Write Enable High to Input Transition | 0 |  | 0 |  | ns |
| tehdx | Chip Enable High to Input Transition | 10 |  | 10 |  | ns |
| $t_{\text {wLaz }}{ }^{(1,2)}$ | Write Enable Low to Output Hi-Z |  | 30 |  | 40 | ns |
| $t_{\text {AVWH }}$ | Address Valid to Write Enable High | 75 |  | 100 |  | ns |
| $t_{\text {AVEH }}$ | Address Valid to Chip Enable High | 75 |  | 100 |  | ns |
| twhax ${ }^{(1,2)}$ | Write Enable High to Output Transition | 0 |  | 0 |  | ns |

Notes: 1. $C_{L}=5 p F$ (see Figure 4).
2. If $\bar{E}$ goes low simultaneously with $\bar{W}$ going low after $\bar{W}$ going low, the outputs remain in the high-impedance state.

Figure 8. Write Enable Controlled, Write AC Waveforms


Note: $\overline{\mathrm{G}}=\mathrm{High}$.

Figure 9. Chip Enable Controlled, Write AC Waveforms


Note: $\overline{\mathrm{G}}=\mathrm{High}$.

## ORDERING INFORMATION SCHEME



For a list of available options (Package and Speed) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.

For further information or any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## CMOS 256K x 8 ZEROPOWER SRAM

- INTEGRATED LOW POWER SRAMs, POWER-FAIL CONTROL CIRCUIT and BATTERIES
- CONVENTIONAL SRAM OPERATION; UNLIMITED WRITE CYCLES
- 10 YEARS of DATA RETENTION in the ABSENCE of POWER
- PIN and FUNCTION COMPATIBLE with JEDEC STANDARD 256K x 8 SRAMs
- AUTOMATIC POWER-FAIL CHIP DESELECT and WRITE PROTECTION
- CHOICE of TWO WRITE PROTECT VOLTAGES:
- M48Z256: $4.5 \mathrm{~V} \leq \mathrm{V}_{\text {PFD }} \leq 4.75 \mathrm{~V}$
- M48Z256Y: $4.2 \mathrm{~V} \leq \mathrm{V}_{\text {PFD }} \leq 4.50 \mathrm{~V}$
- BATTERIES INTERNALLY ISOLATED UNTIL POWER IS APPLIED


## DESCRIPTION

The M48Z256/256Y 256K x 8 ZEROPOWER® RAM is a non-volatile 2,097,152 bit Static RAM organized as 262,144 words by 8 bits. The device combines two internal lithium batteries and full CMOS SRAMs in a plastic 32 pin DIP long Module.

Table 1. Signal Names

| A0 - A17 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ7 | Data Inputs / Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature (VCC Off) | -40 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -10 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {SLD }}$ | Lead Soldering Temperature for 10 seconds | 260 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {IO }}$ | Input or Output Voltages | -0.3 to 7 | V |
| $\mathrm{~V}_{\text {CC }}$ | Supply Voltage | -0.3 to 7 | V |

Note: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum ratings conditions for extended periods of time may affect reliability.
CAUTION: Negative undershoots below -0 3 volts are not allowed on any pin while in the Battery Back-up mode.
Table 3. Operating Modes

| Mode | Vcc | $\overline{\mathrm{E}}$ | $\stackrel{\rightharpoonup}{\mathbf{G}}$ | $\bar{W}$ | DQ0-DQ7 | Power |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Deselect | 4.75 V to 5.5 V or 4.5 V to 5.5 V | $\mathrm{V}_{\text {IH }}$ | X | X | High Z | Standby |
| Write |  | VIL | X | VIL | DIN | Active |
| Read |  | VIL | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | Dout | Active |
| Read |  | VIL | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | High Z | Active |
| Deselect | $V_{\text {SO }}$ to $\mathrm{V}_{\text {PFD }}(\mathrm{min})$ | $X$ | X | X | High Z | CMOS Standby |
| Deselect | $\leq \mathrm{V}_{\text {So }}$ | X | X | X | High Z | Battery Back-up Mode |

Note: $X=V_{I H}$ or $V_{I L}$

Figure 2. DIP Pin Connections


## DESCRIPTION (cont'd)

The ZEROPOWER RAM directly replaces industry standard SRAMs. It also fits into many EPROM and EEPROM sockets, providing the nonvolatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed.

The M48Z256/256Y has its own Power-fail Detect Circuit. The control circuitry constantly monitors the single 5 V supply for an out of tolerance condition. When $V_{C c}$ is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operations brought on by low $\mathrm{V}_{\mathrm{cc}}$. As $\mathrm{V}_{\mathrm{cc}}$ falls below approximately 3 V , the control circuitry connects the batteries which sustain data until valid power returns.

## READ MODE

The M48Z256/256Y is in the Read Mode whenever $\bar{W}$ (Write Enable) is high and $\bar{E}$ (Chip Enable) is low. The device architecture allows ripple-through access of data from eight of 2,097,152 locations in the static storage array. Thus, the unique address specified by the 18 Address Inputs defines which

Figure 3. Block Diagram

one of the 262,144 bytes of data is to be accessed. Valid data will be available at the Data I/O pins within $t_{\text {avqv }}$ (Address Access Time) after the last address input signal is stable, providing that the $\bar{E}$ and $\bar{G}$ (Output Enable) access times are also satisfied. If the $\bar{E}$ and $\bar{G}$ access times are not met, valid data will be available after the later of Chip Enable Access Time (telov) or Output Enable Access Time (tglov).

The state of the eight three-state Data I/O signals is controlled by $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$. If the outputs are activated before tavav, the data lines will be driven to an indeterminate state until tavqv. If the Address In puts are changed while $\bar{E}$ and $\bar{G}$ remain low, output data will remain valid for $\mathrm{t}_{\mathrm{Ax} \text { Qx }}$ (Output Data Hold Time) but will go indeterminate until the next Address Access.

## WRITE MODE

The M48Z256/256Y is in the Write Mode whenever $\bar{W}$ and $\overline{\mathrm{E}}$ are active. The start of a write is referenced from the latter occurring falling edge of $\bar{W}$ or E. A write is terminated by the earlier rising edge of $\bar{W}$ or $\bar{E}$.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 4. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1,2)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right.$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 20 | pF |
| $\mathrm{C}_{10}{ }^{(3)}$ | Input / Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 20 | pF |

Notes: 1. Effective capacitance measured with power supply at 5 V .
2. Sampled only, not $100 \%$ tested.
3. Outputs deselected

Table 5. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=4.75 \mathrm{~V}$ to 5.5 V or 4.5 V to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}{ }^{(1)}$ | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 2$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{LO}}{ }^{(1)}$ | Output Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{OUT}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 2$ | $\mu \mathrm{~A}$ |
| ICC | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$, Outputs open |  | 110 | mA |
| $\mathrm{I}_{\mathrm{CC} 1}$ | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 12 | mA |
| ICCC | Supply Current (Standby) CMOS | $\overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ |  | 4 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.2 | $\mathrm{~V}_{\mathrm{CC}}+0.3$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}=-1 \mathrm{~mA}$ | 2.4 |  | V |

Note: 1. Outputs deselected.

Table 6. Power Down/Up Trip Points DC Characteristics ${ }^{(1)}\left(\mathrm{T}_{\mathrm{A}}=0\right.$ to $\left.70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $V_{\text {PFD }}$ | Power-fail Deselect Voltage (M48Z256) | 4.5 | 4.6 | 4.75 | V |
| $\mathrm{~V}_{\text {PFD }}$ | Power-fail Deselect Voltage (M48Z256Y) | 4.2 | 4.3 | 4.5 | V |
| $\mathrm{~V}_{\text {SO }}$ | Battery Back-up Switchover Voltage |  | 3 |  | V |
| $\mathrm{t}_{\mathrm{DR}}{ }^{(2)}$ | Data Retention Time | 10 |  |  | YEARS |

Notes: 1. All voltages referenced to $\mathrm{V}_{\mathrm{SS}}$.
2. @ $25^{\circ} \mathrm{C}$

Table 7. Power Down/Up Mode AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $t_{F}{ }^{(1)}$ | $\mathrm{V}_{\text {PFD }}$ (max) to $\mathrm{V}_{\text {PFD }}(\min ) \mathrm{V}_{\text {cc }}$ Fall Time | 300 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{FB}}{ }^{(2)}$ | $\mathrm{V}_{\text {PFD }}\left(\mathrm{min}\right.$ ) to $\mathrm{V}_{\text {SO }} \mathrm{V}_{\text {CC }}$ Fall Time | 10 |  | $\mu \mathrm{S}$ |
| twp | Write Protect Time from $\mathrm{V}_{\text {CC }}=\mathrm{V}_{\text {PFD }}$ | 40 | 150 | $\mu \mathrm{s}$ |
| $t_{R}$ | $\mathrm{V}_{\text {So }}$ to $\mathrm{V}_{\text {PFD }}$ (max) $\mathrm{V}_{\text {cc }}$ Rise Time | 0 |  | $\mu \mathrm{s}$ |
| ter | $\overline{\mathrm{E}}$ Recovery Time | 40 | 120 | ms |

Notes: 1. $V_{\text {PFD }}(\max )$ to $V_{\text {PFD }}(\min )$ fall time of less than tF may result in deselection/write protection not occurring until $200 \mu \mathrm{~s}$ after $V_{C C}$ passes VPFD (min).
2. $V_{\text {PFD }}(\mathrm{min})$ to $\mathrm{V}_{S O}$ fall time of less than tFB may cause corruption of RAM data.

Figure 5. Power Down/Up Mode AC Waveforms


Table 8. Read Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{VCC}=4.75 \mathrm{~V}$ to 5.5 V or 4.5 V to 5.5 V )

| Symbol | Parameter | M48Z256 / 256Y |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -85 |  | -120 |  |  |
|  |  | Min | Max | Min | Max |  |
| $t_{\text {AVAV }}$ | Read Cycle Time | 85 |  | 120 |  | ns |
| $\mathrm{tavQV}^{(1)}$ | Address Valid to Output Valid |  | 85 |  | 120 | ns |
| telqv ${ }^{(1)}$ | Chip Enable Low to Output Valid |  | 85 |  | 120 | ns |
| tGLQv ${ }^{(1)}$ | Output Enable Low to Output Valid |  | 45 |  | 60 | ns |
| - telax ${ }^{(2)}$ | Chip Enable Low to Output Transition | 5 |  | 5 |  | ns |
| $\mathrm{tGLQx}^{(2)}$ | Output Enable Low to Output Transition | 0 |  | 0 |  | ns |
| $\mathrm{tehQz}^{(2)}$ | Chip Enable High to Output Hi-Z |  | 35 |  | 45 | ns |
| $\mathrm{t}_{\mathrm{GHQ}}{ }^{\text {(2) }}$ | Output Enable High to Output Hi-Z |  | 25 |  | 35 | ns |
| $\mathrm{t}_{\mathrm{AXQX}}{ }^{(1)}$ | Address Transition to Output Transition | 10 |  | 10 |  | ns |

Notes: 1. $C_{L}=100 \mathrm{pF}$ (see Figure 4).
$2 \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ (see Figure 4)

Figure 6. Address Controlled, Read Mode AC Waveforms


Note: $\overline{\mathrm{E}}=$ Low, $\overline{\mathrm{G}}=$ Low, $\overline{\mathrm{W}}=$ High.

Figure 7. Chip Enable or Output Enable Controlled, Read Mode AC Waveforms


Note: $\overline{\mathrm{W}}=$ High .

## WRITE MODE (cont'd)

The addresses must be held valid throughout the cycle. $\overline{\text { E }}$ or $\bar{W}$ must return high for minimum of teHAX from $\bar{E}$ or twhax from $\bar{W}$ prior to the initiation of another read or write cycle. Data-in must be valid tovwh prior to the end of write and remain valid for twhDx or tEhDx afterward. $\bar{G}$ should be kept high during write cycles to avoid bus contention; although, if the output bus has been activated by a low on $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$, a low on $\overline{\mathrm{W}}$ will disable the outputs twLoz after $\bar{W}$ falls.

## DATA RETENTION MODE

With valid Vcc applied, the M48Z256/256Y operates as a conventional BYTEWIDE ${ }^{\text {TM }}$ static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting
itself twp after VCC falls below VpFD. All outputs become high impedance, and all inputs are treated as "don't care."
If power fail detection occurs during a valid access, the memory cycle continues to completion. If the memory cycle fails to terminate within the time twp, write protection takes place. When Vcc drops below Vso, the control circuit switches power to the internal energy source which preserves data.
The internal coin cells will maintain data in the M48Z256/256Y after the initial application of Vcc for an accumulated period of at least 10 years when $\mathrm{V}_{\mathrm{cc}}$ is less than $\mathrm{V}_{\text {so }}$. As system power returns and Vcc rises above Vso, the batteries are disconnected, and the power supply is switched to external Vcc. Write protection continues for $t_{E R}$ after Vcc reaches VPFD to allow for processor stabilization. After ter, normal RAM operation can resume.

Table 9. Write Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{VCC}=4.75 \mathrm{~V}$ to 5.5 V or 4.5 V to 5.5 V )

| Symbol | Parameter | M48Z256 / 256Y |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -85 |  | -120 |  |  |
|  |  | Min | Max | Min | Max |  |
| tavav | Write Cycle Time | 85 |  | 120 |  | ns |
| $t_{\text {AVWL }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {AVEL }}$ | Address Valid to Chip Enable Low | 0 |  | 0 |  | ns |
| twlwh | Write Enable Pulse Width | 65 |  | 85 |  | ns |
| teleh | Chip Enable Low to Chip Enable High | 75 |  | 100 |  | ns |
| twhax | Write Enable High to Address Transition | 5 |  | 5 |  | ns |
| tehax | Chip Enable High to Address Transition | 15 |  | 15 |  | ns |
| tovwh | Input Valid to Write Enable High | 35 |  | 45 |  | ns |
| tover | Input Valid to Chip Enable High | 35 |  | 45 |  | ns |
| twHDX | Write Enable High to Input Transition | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {EHDX }}$ | Chip Enable High to Input Transition | 10 |  | 10 |  | ns |
| twLoz ${ }^{(1,2)}$ | Write Enable Low to Output Hi-Z |  | 30 |  | 40 | ns |
| $\mathrm{t}_{\text {AWWH }}$ | Address Valid to Write Enable High | 75 |  | 100 |  | ns |
| taveh | Address Valid to Chip Enable High | 75 |  | 100 |  | ns |
| $\mathrm{twhax}^{(1,2)}$ | Write Enable High to Output Transition | 0 |  | 0 |  | ns |

Notes: 1. $C_{L}=5 p F$ (see Figure 4).
2. If $\bar{E}$ goes low simultaneously with $\bar{W}$ going low after $\bar{W}$ going low, the outputs remain in the high-impedance state.

Figure 8. Write Enable Controlled, Write AC Waveforms


Note: $\overline{\mathrm{G}}=\mathrm{High}$

Figure 9. Chip Enable Controlled, Write AC Waveforms


Note: $\bar{G}=$ High

ORDERING INFORMATION SCHEME


For a list of available options (Package and Speed) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.

For further information or any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## CMOS 128K x 16 ZEROPOWER SRAM

- INTEGRATED LOW POWER SRAMs, POWER-FAIL CONTROL CIRCUIT and BATTERIES
- CONVENTIONAL SRAM OPERATION; UNLIMITED WRITE CYCLES
- 10 YEARS of DATA RETENTION in the ABSENCE of POWER
- PIN and FUNCTION COMPATIBLE with JEDEC STANDARD 128K x 16 SRAMs
- AUTOMATIC POWER-FAIL CHIP DESELECT and WRITE PROTECTION
- CHOICE of TWO WRITE PROTECT VOLTAGES:
- M46Z128: $4.5 \mathrm{~V} \leq \mathrm{V}_{\text {PFD }} \leq 4.75 \mathrm{~V}$
- M46Z128Y: $4.2 \mathrm{~V} \leq \mathrm{V}_{\text {PFD }} \leq 4.50 \mathrm{~V}$
- BATTERIES INTERNALLY ISOLATED UNTIL POWER IS APPLIED


## DESCRIPTION

The M46Z128/128Y 128K x 16 ZEROPOWER ${ }^{\text {® }}$ RAM is a non-volatile 2,097,152 bit Static RAM organized as 131,072 words by 16 bits. The device combines two internal lithium batteries and full CMOS SRAMs in a plastic 40 pin DIP Module.

Table 1. Signal Names

| A0 - A16 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ15 | Data Inputs / Outputs |
| $\bar{E}$ | Chip Enable |
| $\bar{G}$ | Output Enable |
| $\bar{W}$ | Write Enable |
| $V_{\mathrm{CC}}$ | Supply Voltage |
| $V_{\mathrm{ss}}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature (VCC Off) | -40 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -10 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {SLD }}$ | Lead Soldering Temperature for 10 seconds | 260 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{1 O}$ | Input or Output Voltages | -0.3 to 7 | V |
| $\mathrm{~V}_{C C}$ | Supply Voltage | -0.3 to 7 | V |

Note: Stresses greater than those listed under "Absolute Maxımum Ratıngs" may cause permanent damage to the device. This is a stress ratıng only and functıonal operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum ratıngs conditions for extended periods of tıme may affect reliability.
CAUTION: Negative undershoots below -0.3 volts are not allowed on any pin while in the Battery Back-up mode.
Table 3. Operating Modes
$\left.\begin{array}{|c|c|c|c|c|c|c|}\hline \text { Mode } & \text { V } & \text { VC } & \overline{\mathbf{E}} & \overline{\mathrm{G}} & \overline{\mathrm{W}} & \text { DQO-DQ15 }\end{array}\right)$ Power.

Note: $X=V_{\text {IH }}$ or $V_{\text {IL }}$

Figure 2. DIP Pin Connections


## DESCRIPTION (cont'd)

The ZEROPOWER RAM directly replaces industry standard SRAMs. It also fits into many EPROM and EEPROM sockets, providing the nonvolatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed.
The M46Z128/128Y has its own Power-fail Detect Circuit. The control circuitry constantly monitors the single 5 V supply for an out of tolerance condition. When $V_{c c}$ is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operations brought on by low $\mathrm{V}_{\mathrm{cc}}$. As $\mathrm{V}_{\mathrm{cc}}$ falls below approximately 3 V , the control circuitry connects the batteries which sustain data until valid power returns.

## READ MODE

The M46Z128/128Y is in the Read Mode whenever $\bar{W}$ (Write Enable) is high and $\bar{E}$ (Chip Enable) is low. The device architecture allows ripple-through access of data from sixteen of 2,097,152 locations in the static storage array. Thus, the unique address specified by the 17 Address Inputs defines which

Figure 3. Block Diagram

one of the 131,072 words of data is to be accessed. Valid data will be available at the Data I/O pins within tavav (Address Access Time) after the last address input signal is stable, providing that the $\bar{E}$ and $\overline{\mathrm{G}}$ (Output Enable) access times are also satisfied. If the $\bar{E}$ and $\bar{G}$ access times are not met, valid data will be available after the later of Chip Enable Access Time (telqv) or Output Enable Access Time (tglav).
The state of the sixteen three-state Data I/O signals is controlled by $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$. If the outputs are activated before $\mathrm{t}_{\mathrm{AV} \text { QV }}$, the data lines will be driven to an indeterminate state until $\mathrm{t}_{\text {AVQV. }}$. If the Address $\operatorname{In}$ puts are changed while $\bar{E}$ and $\bar{G}$ remain low, output data will remain valid for taxQx (Output Data Hold Time) but will go indeterminate until the next Address Access.

## WRITE MODE

The M46Z128/128Y is in the Write Mode whenever $\bar{W}$ and $\bar{E}$ are active. The start of a write is referenced from the latter occurring falling edge of $\bar{W}$ or $\bar{E}$. A write is terminated by the earlier rising edge of $\bar{W}$ or $\bar{E}$.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 4. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1,2)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{I N}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 20 | pF |
| $\mathrm{C}_{\text {IO }}{ }^{(3)}$ | Input / Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 10 | pF |

Notes: 1. Effective capacitance measured with power supply at 5 V .
2. Sampled only, not $100 \%$ tested.
3. Outputs deselected

Table 5. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=4.75 \mathrm{~V}$ to 5.5 V or 4.5 V to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{ILI}^{(1)}$ | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| $\mathrm{LLO}^{(1)}$ | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$, Outputs open |  | 200 | mA |
| Icc1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 11 | mA |
| Icc2 | Supply Current (Standby) CMOS | $\bar{E} \geq V_{C C}-0.2 \mathrm{~V}$ |  | 5 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.2 | $\mathrm{V}_{C C}+0.3$ | V |
| VOL | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage | $\mathrm{IOH}^{\prime}=-1 \mathrm{~mA}$ | 2.4 |  | V |

Note: 1. Outputs deselected.

Table 6. Power Down/Up Trip Points DC Characteristics ${ }^{(1)}\left(\mathrm{T}_{\mathrm{A}}=0\right.$ to $\left.70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $V_{\text {PFD }}$ | Power-fail Deselect Voltage (M46Z128) | 4.5 | 4.6 | 4.75 | V |
| $\mathrm{~V}_{\text {PFD }}$ | Power-fail Deselect Voltage (M46Z128Y) | 4.2 | 4.3 | 4.5 | V |
| $\mathrm{~V}_{\text {SO }}$ | Battery Back-up Switchover Voltage |  | 3 |  | V |
| $\mathrm{t}_{\mathrm{DR}}{ }^{(2)}$ | Data Retention Time | 10 |  |  | YEARS |

Notes: 1. All voltages referenced to $V_{\text {SS }}$.
2. @ $25^{\circ} \mathrm{C}$

Table 7. Power Down/Up Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $t_{F}{ }^{(1)}$ | $V_{\text {PFD }}(\max )$ to $V_{P F D}(\min ) V_{C C}$ Fall Time | 300 |  | $\mu \mathrm{~s}$ |
| $t_{F B}{ }^{(2)}$ | $V_{\text {PFD }}(\min )$ to $V_{S O} V_{C C}$ Fall Time | 10 |  | $\mu \mathrm{~s}$ |
| $t_{\text {WP }}$ | Write Protect Time from $V_{C C}=V_{\text {PFD }}$ | 40 | 150 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{R}}$ | $V_{\text {SO }}$ to $V_{\text {PFD }}(\max ) V_{C C}$ Rise Time | 0 |  | $\mu \mathrm{~s}$ |
| $t_{E R}$ | $\bar{E}$ Recovery Time | 40 | 120 | ms |

Notes: 1. VPFD (max) to VPFD (min) fall time of less than tF may result in deselection/write protection not occurring untll $200 \mu \mathrm{~s}$ after $V_{C C}$ passes $V_{P F D}(\mathrm{~min})$
2. $V_{\text {PFD }}(\mathrm{min})$ to $V_{S O}$ fall time of less than tFB may cause corruption of RAM data.

Figure 5. Power Down/Up Mode AC Waveforms


SGS-THOMSON

Table 8. Read Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C} ; \mathrm{VCC}=4.75 \mathrm{~V}$ to 5.5 V or 4.5 V to 5.5 V )

| Symbol | Parameter | M46Z128 / 128Y |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -85 |  | -120 |  |  |
|  |  | Min | Max | Min | Max |  |
| $\mathrm{t}_{\text {AVAV }}$ | Read Cycle Time | 85 |  | 120 |  | ns |
| $\mathrm{taVQV}^{(1)}$ | Address Valid to Output Valid |  | 85 |  | 120 | ns |
| telov ${ }^{(1)}$ | Chip Enable Low to Output Valid |  | 85 |  | 120 | ns |
| tGLQV ${ }^{(1)}$ | Output Enable Low to Output Valid |  | 45 |  | 60 | ns |
| teLQx ${ }^{(2)}$ | Chip Enable Low to Output Transition | 5 |  | 5 |  | ns |
| tGLQX ${ }^{(2)}$ | Output Enable Low to Output Transition | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\mathrm{EHQZ}}{ }^{(2)}$ | Chip Enable High to Output Hi-Z |  | 35 |  | 45 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | Output Enable High to Output Hi-Z |  | 25 |  | 35 | ns |
| $\mathrm{t}_{\text {AXQX }}{ }^{(1)}$ | Address Transition to Output Transition | 10 |  | 10 |  | ns |

Notes: 1. $C_{L}=100 p F$ (see Figure 4).
2. $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ (see Figure 4)

Figure 6. Address Controlled, Read Mode AC Waveforms


Note: $\overline{\mathrm{E}}=$ Low, $\overline{\mathrm{G}}=$ Low, $\overline{\mathrm{W}}=$ High.

Figure 7. Chip Enable or Output Enable Controlled, Read Mode AC Waveforms


Note: $\bar{W}=$ High.

## WRITE MODE (cont'd)

The addresses must be held valid throughout the cycle. $\overline{\text { E }}$ or $\bar{W}$ must return high for minimum of tehax from $\bar{E}$ or twhax from $\bar{W}$ prior to the initiation of another read or write cycle. Data-in must be valid tovwh prior to the end of write and remain valid for twhDx or tEHDX afterward. $\bar{G}$ should be kept high during write cycles to avoid bus contention; although, if the output bus has been activated by a low on $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$, a low on $\overline{\mathrm{W}}$ will disable the outputs twlqz after $\bar{W}$ falls.

## DATA RETENTION MODE

With valid Vcc applied, the M46Z128/128Y operates as a conventional BYTEWIDETM static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting
itself twp after Vcc falls below Vpfd. All outputs become high impedance, and all inputs are treated as "don't care."
If power fail detection occurs during a valid access, the memory cycle continues to completion. If the memory cycle fails to terminate within the time twp, write protection takes place. When Vcc drops below $V_{\text {so }}$, the control circuit switches power to the internal energy source which preserves data.
The internal coin cells will maintain data in the M46Z128/128Y after the initial application of Vcc for an accumulated period of at least 10 years when $\mathrm{V}_{\mathrm{cc}}$ is less than $\mathrm{V}_{\text {so }}$. As system power returns and Vcc rises above $V_{s o}$, the batteries are disconnected, and the power supply is switched to external Vcc. Write protection continues for ter after Vcc reaches VPFD to allow for processor stabilization. After ter, normal RAM operation can resume.

Table 9. Write Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{VCC}=4.75 \mathrm{~V}$ to 5.5 V or 4.5 V to 5.5 V )

| Symbol | Parameter | M46Z128 / 128Y |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -85 |  | -120 |  |  |
|  |  | Min | Max | Min | Max |  |
| tavav | Write Cycle Time | 85 |  | 120 |  | ns |
| $\mathrm{tavwL}^{\text {a }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| $t_{\text {AVEL }}$ | Address Valid to Chip Enable Low | 0 |  | 0 |  | ns |
| twlwh | Write Enable Pulse Width | 65 |  | 85 |  | ns |
| teleh | Chip Enable Low to Chip Enable High | 75 |  | 100 |  | ns |
| twhax | Write Enable High to Address Transition | 5 |  | 5 |  | ns |
| tehax | Chip Enable High to Address Transition | 15 |  | 15 |  | ns |
| tovwh | Input Valid to Write Enable High | 35 |  | 45 |  | ns |
| tover | Input Valid to Chip Enable High | 35 |  | 45 |  | ns |
| twhDx | Write Enable High to Input Transition | 0 |  | 0 |  | ns |
| tehDx | Chip Enable High to Input Transition | 10 |  | 10 |  | ns |
| twLaz ${ }^{(1,2)}$ | Write Enable Low to Output Hi-Z |  | 30 |  | 40 | ns |
| tavWH | Address Valid to Write Enable High | 75 |  | 100 |  | ns |
| $\mathrm{t}_{\text {AVEH }}$ | Address Valid to Chip Enable High | 75 |  | 100 |  | ns |
| tWHQx ${ }^{(1,2)}$ | Write Enable High to Output Transition | 0 |  | 0 |  | ns |

[^3]2. If $\bar{E}$ goes low simultaneously with $\bar{W}$ going low after $\bar{W}$ going low, the outputs remain in the high-impedance state.

Figure 8. Write Enable Controlled, Write AC Waveforms


Note: $\overline{\mathrm{G}}=\mathrm{High}$.

Figure 9. Chip Enable Controlled, Write AC Waveforms


Note: $\bar{G}=$ High.

## ORDERING INFORMATION SCHEME



For a list of available options (Package and Speed) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.

For further information or any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## CMOS 512K x 8 ZEROPOWER SRAM

- INTEGRATED LOW POWER SRAMs, POWER-FAIL CONTROL CIRCUIT and BATTERIES
- CONVENTIONAL SRAM OPERATION; UNLIMITED WRITE CYCLES
- 5 YEARS of DATA RETENTION in the ABSENCE of POWER
- PIN and FUNCTION COMPATIBLE with JEDEC STANDARD 512K x 8 SRAMs
- AUTOMATIC POWER-FAIL CHIP DESELECT and WRITE PROTECTION
- CHOICE of TWO WRITE PROTECT VOLTAGES:
- M48Z512: $4.5 \mathrm{~V} \leq \mathrm{V}_{\text {PFD }} \leq 4.75 \mathrm{~V}$
- M48Z512Y: $4.2 \mathrm{~V} \leq \mathrm{VPFD} \leq 4.50 \mathrm{~V}$
- BATTERIES INTERNALLY ISOLATED UNTIL POWER IS APPLIED


## DESCRIPTION

The M48Z512/512Y 512K x 8 ZEROPOWER® RAM is a non-volatile $4,194,304$ bit Static RAM organized as 524,288 words by 8 bits. The device combines two internal lithium batteries and full CMOS SRAMs in a plastic 32 pin DIP long Module.

Table 1. Signal Names

| A0 - A18 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ7 | Data Inputs / Outputs |
| $\bar{E}$ | Chip Enable |
| $\bar{G}$ | Output Enable |
| $\bar{W}$ | Write Enable |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature (VCC Off) | -40 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -10 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {SLD }}$ | Lead Soldering Temperature for 10 seconds | 260 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {IO }}$ | Input or Output Voltages | -0.3 to 7 | V |
| $\mathrm{~V}_{\text {CC }}$ | Supply Voltage | -0.3 to 7 | V |

Note: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum ratings conditions for extended periods of time may affect reliability.
CAUTION: Negative undershoots below -0.3 volts are not allowed on any pin while in the Battery Back-up mode.
Table 3. Operating Modes

| Mode | V cc | $\bar{E}$ | $\overline{\mathrm{G}}$ | $\overline{\text { w }}$ | DQ0-DQ7 | Power |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Deselect | $\begin{aligned} & 4.75 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ & \text { or } \\ & 4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{1}$ | X | X | High Z | Standby |
| Write |  | $\mathrm{V}_{\text {IL }}$ | x | $\mathrm{V}_{\text {IL }}$ | DiN | Active |
| Read |  | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Dout | Active |
| Read |  | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\text {IH }}$ | $\mathrm{V}_{\mathrm{IH}}$ | High Z | Active |
| Deselect | $V_{\text {So }}$ to $\mathrm{V}_{\text {PFD }}$ (min) | X | x | X | High Z | CMOS Standby |
| Deselect | $\leq \mathrm{V}_{\text {so }}$ | X | X | X | High Z | Battery Back-up Mode |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$

Figure 2. DIP Pin Connections


## DESCRIPTION (cont'd)

The ZEROPOWER RAM directly replaces industry standard SRAMs. It also fits into many EPROM and EEPROM sockets, providing the nonvolatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed.
The M48Z512/512Y has its own Power-fail Detect Circuit. The control circuitry constantly monitors the single 5 V supply for an out of tolerance condition. When $V_{c c}$ is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operations brought on by low $\mathrm{V}_{\mathrm{cc}}$. As $\mathrm{V}_{\mathrm{cc}}$ falls below approximately 3 V , the control circuitry connects the batteries which sustain data until valid power returns.

## READ MODE

The M48Z512/512Y is in the Read Mode whenever $\bar{W}$ (Write Enable) is high and $\bar{E}$ (Chip Enable) is low. The device architecture allows ripple-through access of data from eight of $4,194,304$ locations in the static storage array. Thus, the unique address specified by the 19 Address Inputs defines which

Figure 3. Block Diagram

one of the 524,288 bytes of data is to be accessed. Valid data will be available at the Data I/O pins within tavav (Address Access Time) after the last address input signal is stable, providing that the $\bar{E}$ and $\bar{G}$ (Output Enable) access times are also satisfied. If the $\bar{E}$ and $\bar{G}$ access times are not met, valid data will be available after the later of Chip Enable Access Time (telqv) or Output Enable Access Time (tGLQV).
The state of the eight three-state Data I/O signals is controlled by $\bar{E}$ and $\bar{G}$. If the outputs are activated before $\mathrm{t}_{\mathrm{Avq}}$, the data lines will be driven to an indeterminate state until $\mathrm{t}_{\mathrm{AvQV}}$. If the Address $\operatorname{In}$ puts are changed while $\bar{E}$ and $G$ remain low, output data will remain valid for $\mathrm{t}_{\mathrm{Ax}} \mathrm{xx}$ (Output Data Hold Time) but will go indeterminate until the next Address Access.

## WRITE MODE

The M48Z512/512Y is in the Write Mode whenever $\bar{W}$ and $\overline{\mathrm{E}}$ are active. The start of a write is referenced from the latter occurring falling edge of $\bar{W}$ or E. A write is terminated by the earlier rising edge of $\bar{W}$ or $\bar{E}$.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 4. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1,2)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 40 | pF |
| $\mathrm{C}_{\mathrm{IO}^{(3)}}{ }^{(3)}$ | Input / Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 40 | pF |

Notes: 1. Effective capacitance measured with power supply at 5 V .
2. Sampled only, not $100 \%$ tested.
3. Outputs deselected

Table 5. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{CC}=4.75 \mathrm{~V}$ to 5.5 V or 4.5 V to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{ILI}^{(1)}$ | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 4$ | $\mu \mathrm{A}$ |
| ILO ${ }^{(1)}$ | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {cc }}$ |  | $\pm 4$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$, Outputs open |  | 115 | mA |
| Icc1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 17 | mA |
| Icc2 | Supply Current (Standby) CMOS | $\overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}$ |  | 5 | mA |
| VIL | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.2 | $\mathrm{V}_{\mathrm{Cc}}+0.3$ | V |
| $\mathrm{VOL}^{\text {l }}$ | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{lOH}=-1 \mathrm{~mA}$ | 2.4 |  | V |

Note: 1. Outputs deselected.

Table 6. Power Down/Up Trip Points DC Characteristics ${ }^{(1)}\left(T_{A}=0\right.$ to $\left.70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| VPFD | Power-fail Deselect Voltage (M48Z512) | 4.5 | 4.6 | 4.75 | V |
| VPFD | Power-fail Deselect Voltage (M48Z512Y) | 4.2 | 4.3 | 4.5 | V |
| V $_{\text {SO }}$ | Battery Back-up Switchover Voltage |  | 3 |  | V |
| $\operatorname{tDR}^{(2)}$ | Data Retention Time | 5 |  |  | YEARS |

Notes: 1. All voltages referenced to $V_{S S}$.
2. @ $25^{\circ} \mathrm{C}$

Table 7. Power Down/Up Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $t_{F}{ }^{(1)}$ | $\mathrm{V}_{\text {PFD }}(\max )$ to $\mathrm{V}_{\text {PFD }}(\mathrm{min}) \mathrm{V}_{\text {CC }}$ Fall Time | 300 |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{FB}}{ }^{(2)}$ | $\mathrm{V}_{\text {PFD }}\left(\mathrm{min}\right.$ ) to $\mathrm{V}_{\text {SO }} \mathrm{V}_{\text {cc }}$ Fall Time | 10 |  | $\mu \mathrm{s}$ |
| twp | Write Protect Time from $V_{C C}=V_{\text {PFD }}$ | 40 | 150 | $\mu \mathrm{s}$ |
| $t_{\text {R }}$ | $\mathrm{V}_{\text {so }}$ to $\mathrm{V}_{\text {PFD }}$ (max) $\mathrm{V}_{\text {cc }}$ Rise Time | 0 |  | $\mu \mathrm{s}$ |
| ter | $\overline{\mathrm{E}}$ Recovery Time | 40 | 120 | ms |

Notes: 1. VPFD (max) to VPFD ( $\min$ ) fall time of less than tf may result in deselection/write protection not occurring until $200 \mu \mathrm{~s}$ after $V_{C C}$ passes VPFD (min).
2. $V_{P F D}(\mathrm{~min})$ to $\mathrm{V}_{S O}$ fall time of less than tFB may cause corruption of RAM data.

Figure 5. Power Down/Up Mode AC Waveforms


Tabie 8. Read Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ to 5.5 V or 4.5 V to 5.5 V )

| Symbol | Parameter | M48Z512 / 512Y |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -85 |  | -120 |  |  |
|  |  | Min | Max | Min | Max |  |
| tavav | Read Cycle Time | 85 |  | 120 |  | ns |
| $\mathrm{tavaV}^{(1)}$ | Address Valid to Output Valid |  | 85 |  | 120 | ns |
| IELQV ${ }^{(1)}$ | Chip Enable Low to Output Valid |  | 85 |  | 120 | ns |
| $\mathrm{tGLQV}^{(1)}$ | Output Enable Low to Output Valid |  | 45 |  | 60 | ns |
| telqx ${ }^{(2)}$ | Chip Enable Low to Output Transition | 5 |  | 5 |  | ns |
| $\mathrm{tGLQX}^{(2)}$ | Output Enable Low to Output Transition | 0 |  | 0 |  | ns |
| $\mathrm{tEHQZ}^{(2)}$ | Chip Enable High to Output Hi-Z |  | 35 |  | 45 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | Output Enable High to Output Hi-Z |  | 25 |  | 35 | ns |
| $\mathrm{t}_{\text {AXQX }}{ }^{(1)}$ | Address Transition to Output Transition | 10 |  | 10 |  | ns |

Notes: 1. $C_{L}=100 \mathrm{pF}$ (see Figure 4).
2. $C_{L}=5 \mathrm{pF}$ (see Figure 4)

Figure 6. Address Controlled, Read Mode AC Waveforms


VA01220

Note: $\overline{\mathrm{E}}=$ Low, $\overline{\mathrm{G}}=$ Low, $\overline{\mathrm{W}}=$ High.

Figure 7. Chip Enable or Output Enable Controlled, Read Mode AC Waveforms


Note: $\bar{W}=$ High.

## WRITE MODE (cont'd)

The addresses must be held valid throughout the cycle. $\bar{E}$ or $W$ must return high for minimum of $t_{\text {EHAX }}$ from $\bar{E}$ or twhax from $\bar{W}$ prior to the initiation of another read or write cycle. Data-in must be valid tovwh prior to the end of write and remain valid for twhDx or tEhDx afterward. $\bar{G}$ should be kept high during write cycles to avoid bus contention; although, if the output bus has been activated by a low on $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$, a low on $\overline{\mathrm{W}}$ will disable the outputs twloz after $\bar{W}$ falls.

## DATA RETENTION MODE

With valid Vcc applied, the M48Z512/512Y operates as a conventional BYTEWIDE ${ }^{\text {TM }}$ static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting
itself twp after $V_{C C}$ falls below VpFD. All outputs become high impedance, and all inputs are treated as "don't care."
If power fail detection occurs during a valid access, the memory cycle continues to completion. If the memory cycle fails to terminate within the time twp, write protection takes place. When Vcc drops below Vso, the control circuit switches power to the internal energy source which preserves data.
The internal coin cells will maintain data in the M48Z512/512Y after the initial application of $\mathrm{V}_{\mathrm{Cc}}$ for an accumulated period of at least 5 years when $\mathrm{V}_{\mathrm{cc}}$ is less than $\mathrm{V}_{\text {so }}$. As system power returns and Vcc rises above $V_{\text {so }}$, the batteries are disconnected, and the power supply is switched to external Vcc. Write protection continues for $t_{E R}$ after $V_{C C}$ reaches VPFD to allow for processor stabilization. After ter, normal RAM operation can resume.

Table 9. Write Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{VCC}=4.75 \mathrm{~V}$ to 5.5 V or 4.5 V to 5.5 V )

| Symbol | Parameter | M48Z512 / 512Y |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -85 |  | -120 |  |  |
|  |  | Min | Max | Min | Max |  |
| $\mathrm{t}_{\text {AVAV }}$ | Write Cycle Time | 85 |  | 120 |  | ns |
| $t_{\text {AVWL }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| $\mathrm{tavel}^{\text {a }}$ | Address Valid to Chip Enable Low | 0 |  | 0 |  | ns |
| twLwh | Write Enable Pulse Width | 65 |  | 85 |  | ns |
| teleh | Chip Enable Low to Chip Enable High | 75 |  | 100 |  | ns |
| twhax | Write Enable High to Address Transition | 5 |  | 5 |  | ns |
| tehax | Chip Enable High to Address Transition | 15 |  | 15 |  | ns |
| tovwh | Input Valid to Write Enable High | 35 |  | 45 |  | ns |
| tover | Input Valid to Chip Enable High | 35 |  | 45 |  | ns |
| twhDX | Write Enable High to Input Transition | 0 |  | 0 |  | $n \mathrm{~s}$ |
| $\mathrm{t}_{\text {EHD }}$ | Chip Enable High to Input Transition | 10 |  | 10 |  | ns |
| twlaz $^{(1,2)}$ | Write Enable Low to Output Hi-Z |  | 30 |  | 40 | ns |
| tavWH | Address Valid to Write Enable High | 75 |  | 100 |  | ns |
| $t_{\text {aVeh }}$ | Address Valid to Chip Enable High | 75 |  | 100 |  | ns |
| twhax ${ }^{(1,2)}$ | Write Enable High to Output Transition | 0 |  | 0 |  | ns |

Notes: 1. $C_{L}=5 \mathrm{pF}$ (see Figure 4).
2. If $\bar{E}$ goes low simultaneously with $\bar{W}$ going low after $\bar{W}$ going low, the outputs remain in the high-impedance state.

Figure 8. Write Enable Controlled, Write AC Waveforms


Note: $\bar{G}=$ High.

Figure 9. Chip Enable Controlled, Write AC Waveforms


Note: $\overline{\mathrm{G}}=$ High.

## ORDERING INFORMATION SCHEME



For a list of available options (Package and Speed) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.

For further information or any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you. M46Z256 M46Z256Y

## CMOS 256K x 16 ZEROPOWER SRAM

- INTEGRATED LOW POWER SRAMs, POWER-FAIL CONTROL CIRCUIT and BATTERIES
- CONVENTIONAL SRAM OPERATION; UNLIMITED WRITE CYCLES
- 5 YEARS of DATA RETENTION in the ABSENCE of POWER
- PIN and FUNCTION COMPATIBLE with JEDEC STANDARD 256K x 16 SRAMs
- AUTOMATIC POWER-FAIL CHIP DESELECT and WRITE PROTECTION
- CHOICE of TWO WRITE PROTECT VOLTAGES:
- M46Z256: $4.5 \mathrm{~V} \leq$ VPFD $\leq 4.75 \mathrm{~V}$
- M48Z256Y: $4.2 \mathrm{~V} \leq \mathrm{V}_{\text {PFD }} \leq 4.50 \mathrm{~V}$
- BATTERIES INTERNALLY ISOLATED UNTIL POWER IS APPLIED


## DESCRIPTION

The M46Z256/256Y 256K x 16 ZEROPOWER ${ }^{\circledR}$ RAM is a non-volatile $4,194,304$ bit Static RAM organized as 262,144 words by 16 bits. The device combines two internal lithium batteries and full CMOS SRAMs in a plastic 40 pin DIP Module.

Table 1. Signal Names

| A0 - A17 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ15 | Data Inputs / Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature (VCC Off) | -40 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -10 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {SLD }}$ | Lead Soldering Temperature for 10 seconds | 260 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {IO }}$ | Input or Output Voltages | -0.3 to 7 | V |
| $\mathrm{~V}_{\text {CC }}$ | Supply Voltage | -0.3 to 7 | V |

Note: Stresses greater than those listed under "Absolute Maximum Ratıngs" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum ratings conditions for extended periods of time may affect reliability.
CAUTION: Negative undershoots below -0.3 volts are not allowed on any pin while in the Battery Back-up mode.
Table 3. Operating Modes

| Mode | $\mathrm{V}_{\mathrm{cc}}$ | $\overline{\mathrm{E}}$ | $\overline{\mathrm{G}}$ | $\overline{\text { w }}$ | DQ0-DQ15 | Power |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Deselect | $\begin{gathered} 4.75 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \text { or } \\ 4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \end{gathered}$ | $\mathrm{V}_{\mathrm{IH}}$ | x | x | High Z | Standby |
| Write |  | $\mathrm{V}_{\text {IL }}$ | X | $\mathrm{V}_{\text {IL }}$ | Din | Active |
| Read |  | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Dout | Active |
| Read |  | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | High Z | Active |
| Deselect | $\mathrm{V}_{\text {So }}$ to $\mathrm{V}_{\text {PFD }}$ (min) | X | X | X | High Z | CMOS Standby |
| Deselect | $\leq \mathrm{V}_{\text {so }}$ | X | X | X | High Z | Battery Back-up Mode |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$

Figure 2. DIP Pin Connections


## DESCRIPTION (cont'd)

The ZEROPOWER RAM directly replaces industry standard SRAMs. It also fits into many EPROM and EEPROM sockets, providing the nonvolatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed.
The M46Z256/256Y has its own Power-fail Detect Circuit. The control circuitry constantly monitors the single 5 V supply for an out of tolerance condition. When Vcc is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operations brought on by low $V_{c c}$. As $V_{c c}$ falls below approximately 3 V , the control circuitry connects the batteries which sustain data until valid power returns.

## READ MODE

The M46Z256/256Y is in the Read Mode whenever $\bar{W}$ (Write Enable) is high and $\bar{E}$ (Chip Enable) is low. The device architecture allows ripple-through access of data from sixteen of 4,194,304 locations in the static storage array. Thus, the unique address specified by the 18 Address Inputs defines which

Figure 3. Block Diagram

one of the 262,144 words of data is to be accessed. Valid data will be available at the Data I/O pins within tavgv (Address Access Time) after the last address input signal is stable, providing that the $\bar{E}$ and $\overline{\mathrm{G}}$ (Output Enable) access times are also satisfied. If the $\bar{E}$ and $\bar{G}$ access times are not met, valid data will be available after the later of Chip Enable Access Time (telqv) or Output Enable Access Time (tglav).
The state of the sixteen three-state Data I/O signals is controlled by $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$. If the outputs are activated before $\mathrm{t}_{\mathrm{AVQV}}$, the data lines will be driven to an indeterminate state until tavqu. If the Address Inputs are changed while $\bar{E}$ and $\bar{G}$ remain low, output data will remain valid for $t_{\text {AxQx }}$ (Output Data Hold Time) but will go indeterminate until the next Address Access.

## WRITE MODE

The M46Z256/256Y is in the Write Mode whenever $\bar{W}$ and $\bar{E}$ are active. The start of a write is referenced from the latter occurring falling edge of $\bar{W}$ or $\bar{E}$. A write is terminated by the earlier rising edge of $\bar{W}$ or $\bar{E}$. The addresses must be held valid throughout the cycle.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 4. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1,2)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 40 | pF |
| $\mathrm{C}_{I O}{ }^{(3)}$ | Input / Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 20 | pF |

Notes: 1. Effective capacitance measured with power supply at 5 V .
2. Sampled only, not $100 \%$ tested.
3. Outputs deselected

Table 5. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=4.75 \mathrm{~V}$ to 5.5 V or 4.5 V to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{ILI}^{(1)}$ | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 4$ | $\mu \mathrm{A}$ |
| $\mathrm{LLO}^{(1)}$ | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$, Outputs open |  | 200 | mA |
| $\mathrm{IcC1}$ | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{H}}$ |  | 18 | mA |
| $\mathrm{Ic} \mathrm{C}_{2}$ | Supply Current (Standby) CMOS | $\overline{\mathrm{E}} \geq \mathrm{V}_{C C}-0.2 \mathrm{~V}$ |  | 5 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.2 | $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| VOL | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage | $1 \mathrm{OH}=-1 \mathrm{~mA}$ | 2.4 |  | V |

Note: 1. Outputs deselected.

Table 6. Power Down/Up Trip Points DC Characteristics ${ }^{(1)}\left(T_{A}=0\right.$ to $\left.70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $V_{\text {PFD }}$ | Power-fail Deselect Voltage (M46Z256) | 4.5 | 4.6 | 4.75 | V |
| $V_{\text {PFD }}$ | Power-fail Deselect Voltage (M46Z256Y) | 4.2 | 4.3 | 4.5 | V |
| $V_{\text {SO }}$ | Battery Back-up Switchover Voltage |  | 3 |  | $V$ |
| $\operatorname{t}_{D R}{ }^{(2)}$ | Data Retention Time | 5 |  |  | YEARS |

Notes: 1. All voltages referenced to $V_{S S}$.
2. (a) $25^{\circ} \mathrm{C}$

Table 7. Power Down/Up Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $t_{F}{ }^{(1)}$ | $\mathrm{V}_{\text {PFD }}(\max )$ to $\mathrm{V}_{\text {PFD }}(\min ) \mathrm{V}_{\text {cC }}$ Fall Time | 300 |  | $\mu \mathrm{s}$ |
| $\mathrm{tFB}^{(2)}$ | $\mathrm{V}_{\text {PFD }}(\mathrm{min})$ to $\mathrm{V}_{\text {SO }} \mathrm{V}_{\text {CC }}$ Fall Time | 10 |  | $\mu \mathrm{s}$ |
| twp | Write Protect Time from $\mathrm{V}_{\text {CC }}=\mathrm{V}_{\text {PFD }}$ | 40 | 150 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{R}}$ | $\mathrm{V}_{\text {so }}$ to $\mathrm{V}_{\text {PFD }}$ (max) $\mathrm{V}_{\text {cc }}$ Rise Time | 0 |  | $\mu \mathrm{s}$ |
| ter | $\overline{\mathrm{E}}$ Recovery Time | 40 | 120 | ms |

Notes: 1. VPFD (max) to VPFD (min) fall time of less than tF may result in deselection/write protection not occurring until $200 \mu \mathrm{~s}$ after $V_{C C}$ passes $V_{P F D}$ (min).
2. VPFD (min) to VSO fall time of less than tFB may cause corruption of RAM data.

Figure 5. Power Down/Up Mode AC Waveforms


Table 8. Read Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C} ; \mathrm{VCC}=4.75 \mathrm{~V}$ to 5.5 V or 4.5 V to 5.5 V )

| Symbol | Parameter | M46Z256 / 256Y |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -85 |  | -120 |  |  |
|  |  | Min | Max | Min | Max |  |
| tavav | Read Cycle Time | 85 |  | 120 |  | ns |
| tavav $^{(1)}$ | Address Valid to Output Valid |  | 85 |  | 120 | ns |
| tELQV ${ }^{(1)}$ | Chip Enable Low to Output Valid |  | 85 |  | 120 | ns |
| tGLQV $^{(1)}$ | Output Enable Low to Output Valid |  | 45 |  | 60 | ns |
| telax ${ }^{\text {(2) }}$ | Chip Enable Low to Output Transition | 5 |  | 5 |  | ns |
| tGLax $^{(2)}$ | Output Enable Low to Output Transition | 0 |  | 0 |  | ns |
| $t_{\text {EHQZ }}{ }^{(2)}$ | Chip Enable High to Output Hi-Z |  | 35 |  | 45 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | Output Enable High to Output Hi-Z |  | 25 |  | 35 | ns |
| taxax ${ }^{(1)}$ | Address Transition to Output Transition | 10 |  | 10 |  | ns |

Notes: 1. $C_{L}=100 \mathrm{pF}$ (see Figure 4).
2. $C_{L}=5 \mathrm{pF}$ (see Figure 4)

Figure 6. Address Controlled, Read Mode AC Waveforms


Note: $\overline{\mathrm{E}}=$ Low, $\overline{\mathrm{G}}=$ Low, $\overline{\mathrm{W}}=$ High.

Figure 7. Chip Enable or Output Enable Controlled, Read Mode AC Waveforms


Note: $\bar{W}=$ High.

## WRITE MODE (cont'd)

$\bar{E}$ or $\bar{W}$ must return high for minimum of tEHAX from E or twhax from $\bar{W}$ prior to the initiation of another read or write cycle. Data-in must be valid tovwh prior to the end of write and remain valid for twhDx or tehdx afterward. $\bar{G}$ should be kept high during write cycles to avoid bus contention; although, if the output bus has been activated by a low on $\bar{E}$ and $\overline{\mathrm{G}}$, a low on $\overline{\mathrm{W}}$ will disable the outputs twloz after W falls.

## DATA RETENTION MODE

With valid Vcc applied, the M46Z256/256Y operates as a conventional BYTEWIDE ${ }^{\text {TM }}$ static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting
itself twp after Vcc falls below VpFd. All outputs become high impedance, and all inputs are treated as "don't care."

If power fail detection occurs during a valid access, the memory cycle continues to completion. If the memory cycle fails to terminate within the time twp, write protection takes place. When Vcc drops below $V_{\text {so }}$, the control circuit switches power to the internal energy source which preserves data.
The internal coin cells will maintain data in the M46Z256/256Y after the initial application of Vcc for an accumulated period of at least 5 years when $\mathrm{V}_{\mathrm{cc}}$ is less than $\mathrm{V}_{\text {so }}$. As system power returns and Vcc rises above $V_{s o}$, the batteries are disconnected, and the power supply is switched to external Vcc. Write protection continues for $t_{E R}$ after VCC reaches VPFD to allow for processor stabilization. After ter, normal RAM operation can resume.

SGS-THOMSON

Table 9. Write Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{VCC}=4.75 \mathrm{~V}$ to 5.5 V or 4.5 V to 5.5 V )

| Symbol | Parameter | M46Z256 / 256Y |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -85 |  | -120 |  |  |
|  |  | Min | Max | Min | Max |  |
| tavav | Write Cycle Time | 85 |  | 120 |  | ns |
| $t_{\text {AVWL }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| $t_{\text {aVEL }}$ | Address Valid to Chip Enable Low | 0 |  | 0 |  | ns |
| twlwh | Write Enable Pulse Width | 65 |  | 85 |  | ns |
| teleh | Chip Enable Low to Chip Enable High | 75 |  | 100 |  | ns |
| twhax | Write Enable High to Address Transition | 5 |  | 5 |  | ns |
| tehax | Chip Enable High to Address Transition | 15 |  | 15 |  | ns |
| tovwh | Input Valid to Write Enable High | 35 |  | 45 |  | ns |
| tover | Input Valid to Chip Enable High | 35 |  | 45 |  | ns |
| tWHDX | Write Enable High to Input Transition | 0 |  | 0 |  | ns |
| tehDx | Chip Enable High to Input Transition | 10 |  | 10 |  | ns |
| twLoz ${ }^{(1,2)}$ | Write Enable Low to Output Hi-Z |  | 30 |  | 40 | ns |
| $t_{\text {AVWH }}$ | Address Valid to Write Enable High | 75 |  | 100 |  | ns |
| $t_{\text {AVEH }}$ | Address Valid to Chip Enable High | 75 |  | 100 |  | ns |
| twhax ${ }^{(1,2)}$ | Write Enable High to Output Transition | 0 |  | 0 |  | ns |

Notes: 1. $C_{L}=5 p F$ (see Figure 4).
2. If $\bar{E}$ goes low simultaneously with $\bar{W}$ going low after $\bar{W}$ going low, the outputs remain in the high-impedance state.

Figure 8. Write Enable Controlled, Write AC Waveforms


Note: $\overline{\mathrm{G}}=$ High.

Figure 9. Chip Enable Controlled, Write AC Waveforms


Note: $\bar{G}=$ High.

## ORDERING INFORMATION SCHEME



For a list of available options (Package and Speed) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.

For further information or any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## TIMEKEEPER MEMORIES

## CMOS $64 \times 8$ SERIAL ACCESS TIMEKEEPER SRAM

- COUNTERS for SECONDS, MINUTES, HOURS, DAY, DATE, MONTH and YEARS
- SOFTWARE CLOCK CALIBRATION
- AUTOMATIC POWER FAIL DETECT and SWITCH CIRCUITRY
- ${ }^{2} \mathrm{C}$ BUS COMPATIBLE
- 56 BYTES of GENERAL PURPOSE RAM
- ULTRA-LOW BATTERY SUPPLY CURRENT of 500nA
- AVAILABLE with an OPERATING TEMPERATURE of -40 to $85^{\circ} \mathrm{C}$


## DESCRIPTION

The MK41T56 TIMEKEEPER ${ }^{\text {TM }}$ RAM is a low power 512 bit static CMOS RAM organized as 64 words by 8 bits. A built-in 32.768 kHz oscillator (external crystal controlled) and the first 8 bytes of the RAM are used for the clock/calendar function and are configured in BCD format. Addresses and data are transferred serially via a two-line bi-directional bus. The built-in address register is incremented automatically after each write or read data byte. The MK41T56 clock has a built-in power sense circuit which detects power failures and automatically switches to the battery supply during power failures. The energy needed to sustain the RAM and clock operations can be supplied from a small lithium button cell.

Table 1. Signal Names

| OSCI | Oscillator Input |
| :--- | :--- |
| OCSO | Oscillator Output |
| FT/OUT | Frequency Test / Output Driver |
| SDA | Serial Data Address Input / Output |
| SCL | Serial Clock |
| $V_{\text {BAT }}$ | Battery Supply Voltage |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. SO Pin Connections


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | 0 to 70 <br> $-40 ~ t o ~$ | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {STG }}$ | Storage Temperature (VCc Off, Oscillator Off) | -55 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $V_{\text {IO }}$ | Input or Output Voltages | -0.3 to 7 | V |
| $\mathrm{~V}_{\text {CC }}$ | Supply Voltage | -0.3 to 7 | V |
| $\mathrm{IO}_{0}$ | Output Current | 20 | mA |
| $\mathrm{PD}_{\mathrm{D}}$ | Power Dissipation | 0.25 | W |

Note: Stresses greater than those listed under "Absolute Maximum Ratıngs" may cause permanent damage to the device. This is a stress ratıng only and functıonal operatıon of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum ratings conditions for extended periods of time may affect reliability.
CAUTION: Negative undershoots below -0.3 volts are not allowed on any pin while in the Battery Back-up mode.

Table 3. Register Map

| Address | Data |  |  |  |  |  |  |  | Function/Range BCD Format |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | Do |  |  |
| 0 | ST |  |  |  |  |  |  |  | Seconds | 00-59 |
| 1 | X |  |  |  |  |  |  |  | Minutes | 00-59 |
| 2 | X | X |  |  |  |  |  |  | Hour | 00-23 |
| 3 | $x$ | X | X . | X | X |  |  |  | Day | 01-07 |
| 4 | X | X |  |  |  |  |  |  | Date | 01-31 |
| 5 | X | X |  |  |  |  |  |  | Month | 01-12 |
| 6 |  |  |  |  |  |  |  |  | Year | 00-99 |
| 7 | OUT | FT | S |  |  |  |  |  | Control |  |

Keys: S = SIGN Bit; FT = FREQUENCY TEST Bit; ST = STOP Bit; OUT = Output level; X = Don't care.

Figure 3. Block Diagram


## DESCRIPTION (cont'd)

Typical data retention time is in excess of 10 years with a $39 \mathrm{~mA} / \mathrm{h} 3 \mathrm{~V}$ lithium cell. The MK41T56 clock is supplied in 8 Pin Plastic Dual-in-Line and 8 pin Plastic Small Outline packages.

## OPERATION

The MK41T56 clock operates as a slave device on the serial bus. Access is obtained by implementing a start condition followed by the correct address (D0). The 64 bytes contained in the device can then be accessed sequentially in the following order:

| 1. | Seconds Register |
| :--- | :--- |
| 2. | Minutes Register |
| 3. | Hours Register |
| 4. | Day Register |
| 5. | Date Register |
| 6. | Month Register |
| 7. | Years Register |
| 8. | Control Register |
| 9 to 64. | RAM |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 4. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance (SCL) |  | 7 | pF |
| CouT $^{(2)}$ | Output Capacitance (SDA, FT/OUT) |  | 10 | pF |

Notes: 1. Effective capacitance calculated from the equation $C=I \Delta t / \Delta V$ with $\Delta V=3 \mathrm{~V}$ and power supply at 5 V .
2. Outputs deselected.

Table 5. DC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=4.5 \mathrm{~V}$ to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| lıI | Input Leakage Current | $\mathrm{O} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {cC }}$ |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc1 | Supply Current | SCL/SDA $=\mathrm{V}_{\mathrm{cc}}-0.3 \mathrm{~V}$ |  |  | 3 | mA |
| Icc2 | Supply Current (Standby) |  |  |  | 1 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 |  | 1.5 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage |  | 3 |  | $\mathrm{V}_{\mathrm{cc}}+0.8$ | V |
| VOL | Output Low Voltage | $\mathrm{lOL}=5 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{BAT}}{ }^{(1)}$ | Battery Supply Voltage |  | 2.6 | 3 | 3.5 | V |
| $l_{\text {bat }}$ | Battery Supply Current | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{CC}}=0 \mathrm{~V}, \\ \text { Oscillator } \mathrm{ON}, \mathrm{~V}_{\mathrm{BAT}}=3 \mathrm{~V} \end{gathered}$ |  | 450 | 500 | nA |

Note: SGS-THOMSON recommends the RAYOVAC BR1225 or equivalent as the battery supply.

Table 6. Power Down/Up Trip Points DC Characteristics ${ }^{(1)}\left(T_{A}=0\right.$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| V PFD | Power-fail Deselect Voltage | $1.22 \mathrm{~V}_{\mathrm{BAT}}$ | $1.25 \mathrm{~V}_{\mathrm{BAT}}$ | $1.28 \mathrm{~V}_{\mathrm{BAT}}$ | V |
| $\mathrm{V}_{\text {SO }}$ | Battery Back-up Switchover Voltage |  | $\mathrm{V}_{\mathrm{BAT}}$ |  | V |

Note: 1. All voltages referenced to $V_{\text {SS }}$.

Table 7. Crystal Electrical Characteristics (Externally Supplied)

| Symbol | Parameter | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| fo | Resonant Frequency |  | 32.768 |  | kHz |
| Rs | Series Resistance |  |  | 35 | $\mathrm{k} \Omega$ |
| $\mathrm{C}_{\mathrm{L}}$ | Load Capacitance |  | 12.5 |  | pF |

Notes: Load capacitors are internally supplied with the MK41T56. Circuit board layout considerations for the 32.768 kHz crystal of minimum trace lengths and isolation from RF generating signals should be taken into account.

SGS-THOMSON recommends the ECS-.327-12.5-8SP-2 quartz crystal for industrial temperature operations. ESC Inc. can be contacted at 800-237-1041 or 913-782-7787 for further information on this crystal type.

Table 8. Power Down/Up Mode AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $t_{\text {PD }}$ | SCL and SDA at $V_{I H}$ before Power Down | 0 |  | ns |
| $t_{\text {FB }}$ | $V_{\text {PFD }}(\min )$ to $V_{S O} V_{C C}$ Fall Time | 300 |  | $\mu \mathrm{~s}$ |
| $t_{\text {RB }}$ | $V_{S O}$ to $V_{\text {PFD }}(\min ) V_{C C}$ Rise Time | 100 |  | $\mu \mathrm{~s}$ |
| $t_{\text {REC }}$ | SCL and SDA at $V_{I H}$ after Power Up | 200 | $\mu \mathrm{~s}$ |  |

Figure 5. Power Down/Up Mode AC Waveforms


VA00595

Table 9. AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{VCC}=4.5 \mathrm{~V}$ to 5.5 V )

| Symbol | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {SCL }}$ | SCL Clock Frequency | 0 | 100 | kHz |
| tLow | Clock Low Period | 4.7 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {HIGH }}$ | Clock High Period | 4 |  | $\mu \mathrm{s}$ |
| $t_{R}$ | SDA and SCL Rise Time |  | 1 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{F}}$ | SDA and SCL Fall Time |  | 300 | ns |
| $t_{\text {HD STA }}$ | START Condition Hold Time <br> (after this period the first clock pulse is generated) | 4 |  | $\mu \mathrm{s}$ |
| tsu Sta | START Condition Setup Time (only relevant for a repeated start condition) | 4.7 |  | $\mu \mathrm{s}$ |
| tSU DAT ${ }^{(1)}$ | Data Setup Time | 250 |  | ns |
| thd dat | Data Hold Time | 0 |  | $\mu \mathrm{s}$ |
| tsu sto | STOP Condition Setup Time | 4.7 |  | $\mu \mathrm{s}$ |
| $t_{\text {BUF }}$ | Time the bus must be free before a new transmission can start | 4.7 |  | $\mu \mathrm{s}$ |
| $t_{1}$ | Noise suppresion time constant at SCL and SDA input | 0.25 | 1 | $\mu \mathrm{s}$ |

Note: 1. Transmitter must internally provide a hold time to bridge the undeiined region (300ns max.) of the falling edge of SCL.

## OPERATION (cont'd)

The MK41T56 clock continually monitors Vcc for an out of tolerance condition. Should $V_{c c}$ fall below VPFD the device terminates an access in progress and resets the device address counter. Inputs to the device will not be recognized at this time to prevent erroneous data from being written to the device from an out of tolerance system. When Vcc falls below $V_{\text {bat }}$ the device automatically switches over to the battery and powers down into an ultra low current mode of operation to conserve battery life. Upon power up the device switches from battery to $\mathrm{V}_{\mathrm{CC}}$ at $\mathrm{V}_{\text {BAt }}$ and recognizes inputs when $\mathrm{V}_{\mathrm{CC}}$ goes above VPFD volts.

## 2-WIRE BUS CHARACTERISTICS

This bus is intended for communication between different ICs. It consists of two lines: one bi-directional for data signals (SDA) and one for clock signals (SCL). Both the SDA and the SCL lines must be connected to a positive supply voltage via a pull-up resistor.
The following protocol has been defined:

- Data transfer may be initiated only when the bus is not busy.
- During data transfer, the data line must remain stable whenever the clock line is High. Changes in the data line while the clock line is High will be interpreted as control signals.
Accordingly, the following bus conditions have been defined:

Bus not busy. Both data and clock lines remain High.
Start data transfer. A change in the state of the data line, from High to Low, while the clock is High, defines the START condition.

Stop data transfer. A change in the state of the data line, from Low to High, while the clock is High, defines the STOP condition.

Data valid. The state of the data line represents valid data when after a start condition, the data line is stable for the duration of the High period of the clock signal. The data on the line may be changed during the Low period of the clock signal. There is one clock pulse per bit of data.

Each data transfer is initiated with a start condition and terminated with a stop condition. The number of data bytes transferred between the start and stop conditions is not limited. The information is trans-

Figure 6. Serial Bus Data Transfer Sequence


Figure 7. Acknowledgement Sequence


Figure 8. Bus Timing Requirements Sequence


## 2-WIRE BUS CHARACTERISTICS (cont'd)

mitted byte-wide and each receiver acknowledges with a nineth bit.
Within the bus specifications a low speed mode ( 2 kHz clock rate) and a high speed mode ( 100 kHz clock rate) are defined. The MK41T56 clock works in both modes. By definition a device that gives out a message is called "transmitter", the receiving device that gets the message is called "receiver". The device that controls the message is called "master". The devices that are controlled by the master are called "slaves".
Acknowledge. Each byte of eight bits is followed by one acknowledge bit. This acknowledge bit is a low level put on the bus by the receiver whereas the master generates an extra acknowledge related clock pulse.

A slave receiver which is addressed is obliged to generate an acknowledge after the reception of each byte. Also a master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter.

The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is a stable Low during the High period of the acknowledge related clock pulse. Of course, setup and hold times must be taken into account. A master receiver must signal an end of data to the slave transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this case the transmitter must leave the data line High to enable the master to generate the STOP condition.

Figure 9. Slave Address Location


## WRITE MODE

In this mode the master transmitter transmits to the MK41T56 slave receiver. Bus protocol is shown in Figure 10. Following the START condition and slave address, a logic '0' $(R / \bar{W}=0)$ is placed on the bus and indicates to the addressed device that word address $A_{n}$ will follow and is to be written to the on-chip address pointer. The data word to be written to the memory is strobed in next and the internal address pointer is incremented to the next memory location within the RAM on the reception of an acknowledge clock. The MK41T56 slave receiver will send an acknowledge clock to the master transmitter after it has received the slave address and again after it has received the word address and each data byte, see Figure 9.

## READ MODE

In this mode the master reads the MK41T56 slave after setting the slave address, see Figure 11. Following the write mode control bit $(\mathrm{R} / \overline{\mathrm{W}}=0)$ and the acknowledge bit, the word address $A_{n}$ is written to the on-chip address pointer. Next the START condition and slave address are repeated followed by the READ mode control bit $(R / \bar{W}=1)$. At this point the master transmitter becomes the master receiver. The data byte which was addressed will be transmitted and the master receiver will send an acknowledge bit to the slave transmitter. The address pointer is only incremented on reception of an acknowledge bit. The MK41T56 slave transmitter will now place the data byte at address $\mathrm{An}+1$ on the bus, the master receiver reads and acknowledges the new byte and the address pointer is incremented to $\mathrm{An}+2$.
This cycle of reading consecutive addresses will continue until the master receiver sends a STOP condition to the slave transmitter.
An alternate READ mode may also be implemented whereby the master reads the MK41T56 slave without first writing to the (volatile) address pointer. The first address that is read is the last one stored in the pointer, see Figure 12.

## CLOCK CALIBRATION

The MK41T56 is driven by a quartz controlled oscillator with a nominal frequency of $32,768 \mathrm{~Hz}$. A typical MK41T56 is accurate within $\pm 1$ minute per month at $25^{\circ} \mathrm{C}$ without calibration. The devices are tested not to exceed 35 PPM (parts per million) oscillator frequency error at $25^{\circ} \mathrm{C}$, which equates to about $\pm 1.53$ minutes per month. Of course the oscillation rate of any crystal changes with temperature.
Most clock chips compensate for crystal frequency and temperature shift error with cumbersome trim

Figure 10. Write Mode Sequence


Figure 11. Read Mode Sequence


Figure 12. Alternate Read Mode Sequence

## CLOCK CALIBRATION (cont'd)

capacitors. The MK41T56 design, however, employs periodic counter correction. The calibration circuit adds or subtracts counts from the oscillator divider circuit at the divide by 128 stage, as shown in Figure 13. The number of times pulses are blanked (subtracted, negative calibration) or split (added, positive calibration) depends upon the value loaded into the five bit Calibration byte found in the Control Register. Adding counts speeds the clock up, subtracting counts slows the clock down.
The Calibration byte occupies the five lower order bits in the Control register. This byte can be set to represent any value between 0 and 31 in binary form. The sixth bit is a sign bit; ' 1 ' indicates positive calibration, '0' indicates negative calibration. Calibration occurs within a 64 minutes cycle. The first 62 minutes in the cycle may, once per minute, have one second either shortened by 128 or lengthened by 256 oscillator cycles. If a binary ' 1 ' is loaded into the register, only the first 2 minutes in the 64 minutes cycle will be modified; if a binary 6 is loaded, the first 12 will be affected, and so on.

Figure 13. Divide by 128 Stage


Therefore, each calibration step has the effect of adding 512 or subtracting 256 oscillator cycles for every $125,829,120$ actual oscillator cycles, that is + 4.068 or -2.034 PPM of adjustment per calibration step in the calibration register. Assuming that the oscillator is in fact running at exactly 32768 Hz , each of the 31 increments in the Calibration byte would represent 10.7 seconds per month.

Two methods are available for ascertaining how much calibration a given MK41T56 may require. The first involves simply setting the clock, letting it run for a month and comparing it to a known accurate reference (like WWV broadcasts). While that may seem crude, it allows the designer to give the end user the ability to calibrate his clock as his environment may require, even after the final product is packaged in a non-user serviceable enclosure. All the designer has to do is provide a simple utility that accessed the Calibration byte. The utility could even be menu driven and made foolproof.
The second approach is better suited to a manufacturing environment, and involves the use of some test equipment. When the Frequency Test (FT) bit, the seventh-most significant bit in the Control Register, is set to a ' 1 ', and the oscillator is running at 32768 Hz , the FT/OUT pin of the device will toggle at 512 Hz . Any deviation from 512 Hz indicates the degree and direction of oscillator frequency shift at the test temperature.

For example, a reading of 512.01024 Hz would indicate a +20 PPM oscillator frequency error, requiring a $-10(001010)$ to be loaded into the Calibration Byte for correction. Note that setting or changing the Calibration Byte does not affect the Frequency test output frequency.

## OUTPUT DRIVER PIN

When the FT bit is not set the FT/OUT pin becomes an output driver that reflects the contents of D7 of the control register. In other words when D6 of location 7 is a zero and D7 of location 7 is a zero and then the FT/OUT pin will be driven low.

Note: The FT/OUT pin is open drain which requires an external pull-up resistor.

## ORDERING INFORMATION SCHEME



Note: I* Available in the SO package only.

For a list of available options refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information or any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## CMOS 64 x 8 ADDRESS/DATA MULTIPLEXED TIMEKEEPER SRAM

- DROP-IN REPLACEMENT FOR PC AT COMPUTER CLOCK/CALENDAR
- TOTALLY NONVOLATILE WITH 10 YEARS OF OPERATION IN THE ABSENCE OF POWER
- SELF-CONTAINED SUBSYSTEM INCLUDES LITHIUM BATTERY, QUARTZ CRYSTAL AND SUPPORT CIRCUITRY
- COUNTS SECONDS, MINUTES, HOURS, DAYS, DAY OF THE WEEK, DATE, MONTH and year with leap year compensaTION
- BINARY OR BCD REPRESENTATION OF TIME, CALENDAR AND ALARM
- 12 OR 24 HOUR CLOCK WITH AM AND PM IN 12 HOUR MODE
- SELECTABLE BUS TIMING
- MULTIPLEX BUS FOR PIN EFFICIENCY
- INTERFACED WITH SOFTWARE AS 64 RAM LOCATIONS:
- 14 Bytes Of Clock And Control Registers
- 50 Bytes Of General Purpose RAM
- PROGRAMMABLE SQUARE WAVE OUTPUT SIGNAL
- BUS COMPATIBLE INTERRUPT SIGNALS (IRQ)
- THREE INTERRUPTS ARE SEPARATELY SOFTWARE-MASKABLE AND TESTABLE:
- Time-of-day Alarm Once/Second To Once/Day
- Periodic Rates From $122 \mu \mathrm{~s}$ to 500 ms
- End Of Clock Update Cycle


Figure 1. Pin Connection


| $\overline{\text { IRQ }}$ | Interrupt Request |
| :--- | :--- |
| $\overline{\text { RESET }}$ | Reset |
| DS | Data Strobe |
| NF | No Function |

NF pin serves no function and may be connected to other signals, within Absolute Maximum Ratings, without affecting device operation. The electrical characteristics are the same as the other inputs pins.

Figure 2. Block Diagram


## DESCRIPTION

The MK48T87 TIMEKEEPER ${ }^{\text {TM }}$ RAM is designed to be a compatible replacement for the MC146818 and the DS1287. A lithium energy source, a quartz crystal and write-protection circuitry are contained within a 24 -pin dual in-line package. The MK48T87 is, therefore, a complete subsystem replacing as many as 16 components in a typical application. The functions available to the user include a nonvolatile time-of-day clock, an alarm, a one-hun-dred-year calendar, programmable interrupt, square wave generator, and 50 bytes of nonvolatile static RAM. The Real Time Clock/RAM is unique in that the time-of-day and memory are maintained even in the absence of power.

Automatic deselection of the device provides insurance that data integrity is not compromised should $V_{c c}$ fall below specified (VPFD) levels. The automatic deselection of the device remains in effect upon power up for a period of 100 ms after $\mathrm{V}_{\mathrm{cc}}$ rises above VPFD, provided the Real Time Clock is running and the count down chain is not in reset. This allows sufficient time for $V_{c c}$ to stabilize and gives the system clock a wake up period so that a valid system reset can be established.
The block diagram in Figure 2 shows the pin connection with the major internal functions of MK48T87 (Real Time Clock/RAM). The following paragraphs describe the function of each pin.

## SIGNAL DESCRIPTIONS

GND, Vcc - D.C. power is provided to the device on these pins. $V_{c c}$ is the +5 volt input. When $V_{c c}$ is applied and is above VPFD, the device is fully accessible and the data can be written and read. When Vcc is below Vpfd, reads and writes are inhibited. However, the timekeeping function continues unaffected by the lower input voltage. As $V_{c c}$ falls below $V_{s o}$, the RAM and timekeeper are switched over to an internal Lithium energy source. The timekeeping function maintains an accuracy of 1 minute per month at $25^{\circ} \mathrm{C}$ regardless of the voltage input on the $V_{c c}$ pin.

MOT (Mode Select) - The MOT pin offers the flexibility to choose between two bus types. When connected to $\mathrm{V}_{\mathrm{cc}}$, Motorola bus timing is selected. When connected to GND or left disconnected, Intel bus timing is selected. The pin has an internal pull-down resistance of approximately $20 \mathrm{~K} \Omega$.
SQW (Square Wave Output) - The SQW pin can output a signal from one of 13 taps provided by the 15 internal divider stages of the Real Time Clock. The frequency of the SQW pin may be changed by programming Register A. As shown in Table 1, the SQW signal may be turned on and off using the SQWE bit in Register B. The SQW signal is not available when Vcc is less than VpFD.

Table 1. Periodic Interrupt Rate and Square Wave Frequency

| Select Bits Register A |  |  |  | tpI Periodic Interrupt Rate | SQW Oufput Frequency |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RS3 | RS2 | RS1 | RSO |  |  |
| 0 | 0 | 0 | 0 | None | None |
| 0 | 0 | 0 | 1 | 3.90625 ms | 256 Hz |
| 0 | 0 | 1 | 0 | 7.8125 ms | 128 Hz |
| 0 | 0 | 1 | 1 | $122.070 \mu \mathrm{~s}$ | 8.192 KHz |
| 0 | 1 | 0 | 0 | $244.141 \mu s$ | 4.096 KHz |
| 0 | 1 | 0 | 1 | $488.281 \mu s$ | 2.048 KHz |
| 0 | 1 | 1 | 0 | $976.5625 \mu \mathrm{~s}$ | 1.024 KHz |
| 0 | 1 | 1 | 1 | 1.953125 ms | 512 Hz |
| 1 | 0 | 0 | 0 | 3.90625 ms | 256 Hz |
| 1 | 0 | 0 | 1 | 7.8125 ms | 128 Hz |
| 1 | 0 | 1 | 0 | 15.625 ms | 64 Hz |
| 1 | 0 | 1 | 1 | 31.25 ms | 32 Hz |
| 1 | 1 | 0 | 0 | 62.5 ms | 16 Hz |
| 1 | 1 | 0 | 1 | 125 ms | 8 Hz |
| 1 | 1 | 1 | 0 | 250 ms | 4 Hz |
| 1 | 1 | 1 | 1 | 500 ms | 2 Hz |

ADO-AD7 (Multiplexed Bi-Directional Address/Data Bus) - Multiplexing the bus reduces the device pin count because address information and data information time share the same signal paths. The addresses are presented during the first portion of the bus cycle and the same pins and signal paths are used for data transfer during the second portion of the cycle. Address/data multiplexing does not slow the access time of the MK48T87 since the bus change from address to
data occurs during the internal RAM access time. Addresses must be valid prior to the falling edge of AS/ALE, at which time the MK48T87 latches the address from AD0 to AD5. Valid write data must be present and held stable during the latter portion of the DS or RD pulses. The read cycle is terminated and the bus returns to a high impedance state as DS transitions low in the case of Motorola timing or as RD transitions high in the case of Intel timing.

AS (Address Strobe Input) - A positive going address strobe pulse serves to demultiplex the bus. The falling edge of AS/ALE causes the address to be latched within the MK48T87.

DS (Data Strobe or Read Input) - The DS/RD pin has two modes of operation depending on the level of the MOT pin. When the MOT pin is connected to Vcc, Motorola bus timing is selected. In this mode DS is a positive pulse during the latter portion of the bus cycle and is called Data Strobe. During read cycles, DS signifies the time that the MK48T87 is to drive the bi-directional bus. In write cycles the trailing edge of DS causes the MK48T87 to latch the written data. When the MOT pin is connected to GND, Intel bus timing is selected. In this mode the DS pin is called Read (RD). RD identifies the time period when the MK48T87 drives the bus with read data. The RD signal is the same definition as the Output Enable (G) signal on a typical memory.

W (Read/Write Input) - The $\bar{W}$ pin also has two modes of operation. When the MOT pin is connected to VCc for Motorola timing, $\bar{W}$ is a level which indicates whether the current cycle is a read or write. A read cycle is indicated with a high level on $\bar{W}$ while DS is high. A write cycle is indicated when $\bar{W}$ is low during DS. When the MOT pin is connected to GND for Intel timing, the $\bar{W}$ signal is an active low signal called WR. In this mode the $\bar{W}$ pin has the same meaning as the Write Enable signal $(\bar{W})$ on generic RAMs.
E (Chip Select Input) - The Chip Select signal ( $\overline{\mathrm{E}}$ ) must be asserted low for a bus cycle in which the MK48T87 is to be accessed. E must be kept in the active state during DS and AS for Motorola timing and during RD and $\bar{W}$ for Intel timing. Bus cycles which take place without asserting $\bar{E}$ will latch addresses but no access will occur. When $V_{c c}$ is below VPFD, the MK48T87 internally inhibits access cycles by internally disabling the $\bar{E}$ input. This action protects both the Real Time Clock data and RAM data during power outages.

IRQ (Interrupt Request Output) - The $\overline{\mathrm{IRQ}}$ pin is an active low output of the MK48T87 that may be used as an interrupt input to a processor. The IRQ output remains low as long as the status bit causing the interrupt is present and the corresponding interrupt- enable bit is set. To clear the IRQ pin the processor program normally reads the $C$ register. The RESET pin also clears pending interrupts. When no interrupt conditions are present, the IRQ level is in the high impedance state. Multiple interrupt devices may be connected to an IRQ bus. The $\overline{\mathrm{IRQ}}$ bus is an open drain output and requires an external pull-up resistor.
RESET (Reset Input) - The RESET pin has no effect on the clock, calendar, or RAM. On power-up the RESET pin may be held low for a time in order to allow the power supply to stabilize. The amount of time that RESET is held low is dependent on the application. However, if RESET is used on power up, the time RESET is low should exceed 200 ms to make sure that the internal timer which controls the MK48T87 on power-up has timed out. When RESET is low and $V_{c c}$ is above VPFD, the following occurs:
A. Periodic Interrupt Enable (PIE) bit is cleared to zero.
B. Alarm Interrupt Enable (AIE) bit is cleared to zero.
C. Update Ended Interrupt Flag (UF) bit is cleared to zero.
D. Interrupt Request Status Flag (IRQF) bit is cleared to zero.
E. Periodic Interrupt Flag (PF) bit is cleared to zero.
F. The device is not accessible until $\overline{\operatorname{RESET}}$ is returned high.
G. Alarm Interrupt Flag (AF) bit is cleared to zero.
H. $\overline{\mathrm{RQ}}$ pin is in the high impedance state.
I. Square Wave Output Enable (SQWE) bit is cleared to zero.
J. Updated Ended Interrupt Is Cleared To Zero.

In a typical application RESET may be connected to Vcc. This connection will allow the MK48T87 to go in and out of power fail without affecting any of the control registers.

## ADDRESS MAP

The Address Map of the MK48T87 is shown in Figure 3. The address map consists of 50 bytes of user RAM, 10 bytes of RAM which contain the RTC time, calendar and alarm data, and 4 bytes which are used for control and status. All 64 bytes can be directly written or read except for the following:

1. Registers $C$ and $D$ are read-only.
2. Bit 7 of Register $A$ is read-only.
3. The high order bit of the seconds byte is readonly.
The contents of four control registers ( $A, B, C, D$ ) are described in the "Register" section.

Figure 3. Address Map

| 14 BYTES | ${ }_{00}$ | 00 | SECONDS |
| :---: | :---: | :---: | :---: |
|  |  | 01 | SECONDS ALARM |
|  |  | 02 | MINUTES |
|  |  | 03 | MINUTES ALARM |
| 50 BYTES | 14 | 04 | HOURS |
|  |  | 05 | HOURS ALARM |
|  |  | 06 | DAY OF WEEK |
|  |  | 07 | DAY OF MONTH |
|  |  | 08 | MONTH |
|  |  | 09 | YEAR |
|  |  | 10 | REGISTER A |
|  |  | 11 | REGISTER B |
|  |  | 12 | REGISTER C |
|  | 63 | 13 | REGISTER D |

## TIME, CALENDAR AND ALARM LOCATIONS

The time and calendar information is obtained by reading the appropriate memory bytes. The time, calendar and alarm are set or initialized by writing the appropriate RAM bytes. The contents of the ten time, calendar and alarm bytes may be either Bi nary or Binary-Coded (BCD) format. Before writing the internal time, calendar, and alarm registers, the SET bit in Register B should be written to a Logic one to prevent updates from occuring while access is being attempted. In addition to writing the ten time, calendar and alarm registers in a selected format (Binary or BCD), the data mode bit (DM) of Register B must be set to the appropriate logic level. All ten time, calendar and alarm bytes must use the same data mode. The set bit in Register B should be cleared after the data mode bit has been written to allow the Real Time Clock to update the time and calendar bytes. Once initialized, the Real

Time Clock makes all updates in the selected mode. The data mode cannot be changed without reinitializing the ten data bytes. Table 2 shows the Binary and BCD formats of the ten time, calendar and alarm locations. The 24/12 bit cannot be changed without reinitializing the hour locations. When the 12 -hour format is selected, the high order bit of the hours byte represents PM when it is a logic one. The time, calendar and alarm bytes are always accessible because they are double buffered. Once per second the ten bytes are advanced by one second and checked for an alarm condition. If a read of the time and calendar data occurs during an update, a problem exits that seconds, minutes, hours, etc., may not correlate. The probability of reading incorrect time and calendar data is low. Several methods of avoiding any possible incorrect time and calendar reads are covered later in this text.

Table 2. Calendar and Alarm Data Modes

| Address Location | Function | Decimal Range | Range |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | Binary Data Mode | BCD Data Mode |
| 0 | SECONDS | 00-59 | 00-3B | 00-59 |
| 1 | SECONDS ALARM | 00-59 | 00-3B | 00-59 |
| 2 | MINUTES | 00-59 | 00-3B | 00-59 |
| 3 | MINUTES ALARM | 00-59 | 00-3B | 00-59 |
| 4 | HOURS - 12hrs MODE | 1-12 | 01-0C AM, 81-8C PM | 01-12 AM, 81-92 PM |
|  | HOURS - 24 hrs MODE | 0-23 | 00-17 | 00-23 |
| 5 | HOURS ALARM - 12hrs | 1-12 | 01-0C AM, 81-8C PM | 01-12 AM, 81-92 PM |
|  | HOURS ALARM - 24 hrs | 0-23 | 00-17 | 00-23 |
| 6 | DAY OF THE WEEK (SUNDAY=1) | 1-7 | 01-07 | 01-07 |
| 7 | DAY OF THE MONTH | 1-31 | 01-1F | 01-31 |
| 8 | MONTH | 1-12 | 01-0C | 01-12 |
| 9 | YEAR | 0-99 | 00-63 | 00-99 |

The three alarm bytes may be used in two ways. First, when the alarm time is written in the appropriate hours, minutes and seconds alarm locations, the alarm interrupt is initiated at the specified time each day if the alarm enable bit is high. The second use condition is to insert a "don't care" state in one or more of the three alarm bytes. The "don't care" code is any hexadecimal value from CO to FF . The two most significant bits of each byte set the "don't care" condition when at Logic 1. An alarm will be generated each hour when the "don't care" bits are set in the hours byte. Similarly, an alarm is generated every minute with "don't care" codes in the hours and minute alarm bytes. The "don't care" codes in all three alarm bytes create an interrupt every second.

## NONVOLATILE RAM

The 50 general purpose non-volatile RAM bytes are not dedicated to any special function within the MK48T87. They can be used by the processor program as non-volatile memory and are fully available during the update cycle.

## INTERRUPTS

The RTC plus RAM includes three separate, fully automatic sources of interrupt for a processor. The alarm interrupt may be programmed to occur at rates from once per second to once per day. The periodic interrupt may be selected for rates from $122 \mu \mathrm{~s}$ to 500 ms . The update-ended interrupt may be used to indicate to the program that an update cycle is complete. Each of these independent interrupt conditions is described in greater detail in other sections of this text.
The processor program can select which interrupts, if any, are going to be used. Three bits in Register B enable the interrupts. Writing a Logic 1 to an interrupt-enable bit permits that interrupt to be initiated when the event occurs. A " 0 " in an interrupt enable bit prohibits the $\overline{\mathrm{IRQ}}$ pin from being asserted from that interrupt condition. If an interrupt flag is already set when an interrupt is enabled, $\overline{\mathrm{RQ}}$ is immediately set at an active level although the interrupt initiating the event may have occurred much earlier. As a result, there are cases where the program should clear such earlier initiated interrupts before first enabling new interrupts.

When an interrupt event occurs, the relating flag bit is set to Logic 1 in Register C. These flag bits are set independent of the state of the corresponding enable bit in Register B. The flag bit can be used in a polling mode without enabling the corresponding enable bits. The interrupt flag bit is a status bit which software can interrogate as necessary.
When a flag is set, an indication is given to software that an interrupt event has occurred since the flag bit was last read; however, care should be taken when using the flag bits as they are cleared each time Register C is read. Double latching is included with Register C so that bits which are set remain stable throughout the read cycle. All bits which are set (high) are cleared when read and new interrupts which are pending during the read cycle are held until after the cycle is completed. One, two or three bits may be set when reading Register C. Each utilized flag bit should be examined when read to insure that no interrupts are lost.
The second flag bit usage method is with fully enabled interrupts. When an interrupt flag bit is set and the corresponding interrupt enable bit is also set, the $\overline{\mathrm{IRQ}}$ pin is asserted low. IRQ is asserted as long as at least one of the three interrupt sources has its flag and enable bits both set. The IRQF bit in Register C is a one whenever the IRQ pin is being driven low. Determination that the RTC initiated an interrupt is accomplished by reading Register C. A logic one in Bit 7 (IRQF bit) indicates that one or more interrupts have been initiated by the MK48T87. The act of reading Register C clears all active flag bits and the IRQF bit.

## OSCILLATOR CONTROL BITS

When the MK48T87 is shipped from the factory, the internal oscillator is turned off. This feature prevents the lithium energy cell from being used until it is installed in system. A pattern of 010 in bits 4 through 6 of Register A will turn the oscillator on and enable the countdown chain. A pattern of 11X will turn the oscillator on, but holds the countdown chain of the oscillator in reset. All other combinations of bits 4 through 6 keep the oscillator off.

## SQUARE WAVE OUTPUT SELECTION

Thirteen of the 15 divider taps are made available to a 1-of-15 selector, as shown in the block diagram of Figure 2. The first purpose of selecting a divider tap is to generate a square wave output signal on the SQW pin. The RSO-RS3 bits in Register A establish the square wave output frequency. These frequencies are listed in Table 1. The SQW frequency selection shares its 1 -of-15 selector with the periodic interrupt generator. Once the frequency is selected, the output of the SQW pin may be turned on and off under program control with the square wave enable bit (SQWE).

## PERIODIC INTERRUPT SELECTION

The periodic interrupt will cause the IRQ pin to go to an active state from once every 500 ms to once every $122 \mu \mathrm{~s}$. This function is separate from the alarm interrupt which may be output from once per second to once per day. The periodic interrupt rate is selected using the same Register A bits which select the square wave frequency (see Table 1). Changing the Register A bits affects both the square wave frequency and the periodic interrupt output. However, each function has a separate enable bit in Register B. The SQWE bit controls the square wave output. Similarly, the periodic interrupt is enabled by the PIE bit in Register B. The periodic interrupt can be used with software counters to measure inputs, create output intervals, or await the next needed software function.

## UPDATE CYCLE

The MK48T87 executes an update cycle once per second regardless of the set bit in Register B. When the SET bit in Register B is set to one, the user copy of the double buffered time, calendar and alarm bytes is frozen and will not update as the time increments. However, the time countdown chain continues to update the internal copy of the buffer. This feature allows time to maintain accuracy independent of reading or writing the time, calendar, and alarm buffers and also guarantees that time and calendar information are consistent. The update cycle also compares each alarm byte with the corresponding time byte and issues and alarm if a match or if a "don't care" code is present in all three positions.

There are three methods which can be employed to handle access of the Real Time Clock which avoids any possibility of accessing inconsistent time and calendar data. The first method uses the update-ended interrupt. If enabled, an interrupt occurs after every update cycle which indicates that over 998 ms are available to read valid time and date information. If this interrupt is used, the IRQF bit in Register C should be cleared before leaving the interrupt routine.

A second method uses the update-in-progress bit (UIP) in Register A to determine if the update cycle is in progress. The UIP bit will pulse once per second. After the UIP bit goes high, the update transfer occurs $244 \mu$ s later. If a low is read on the

UIP bit, the user has at least $244 \mu$ s before the time/calendar data will be changed. Therefore, the user should avoid interrupt service routines that would cause the time needed to read valid time/calendar data to exceed $244 \mu \mathrm{~s}$.
The third method uses a periodic interrupt to determine if an update cycle is in progress. The UIP bit in Register $A$ is set high between the setting of the PF bit in Register C (see Figure 4). Periodic interrupts that occur at a rate of greater than tbuc allow valid time and date information to be reached at each occurrence of the periodic interrupt. The reads should be complete within ( $T_{P / 2}+t_{B U C}$ ) to insure that data is not read during the update cycle.

Figure 4. Update Ended and Periodic Interrupt Relationship


Note: $t_{p I}=$ Perıodıc Interrupt Time interval per table 1.
tBuc = Delay Time Before Update Cycle $=244 \mu \mathrm{~s}$.
tuc $=2 \mathrm{~ms}$.

## REGISTERS

## REGISTER A

MSB LSB

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| UIP | DV2 | DV1 | DV0 | RS3 | RS2 | RS1 | RS0 |

## UIP

The Update in Progress (UIP) bit is a status flag that can be monitored. When the UIP bit is one, the update transfer will soon occur. When the UIP is a zero, the update transfer will not occur for at least $244 \mu \mathrm{~s}$. The time, calendar, and alarm information in RAM is fully available for access when the UIP bit is zero. The UIP bit is read only and is not affected by RESET. Writing the SET bit in Register $B$ to a " 1 " inhibits any update transfer and clears the UIP status bit.

## DVO, DV1, DV2

These three bits are used to turn the oscillator on or off and to reset the countdown chain. A pattern of 010 is the only combination of bits which will turn the oscillator on and allow the RTC to keep time. A pattern of 11X will enable the oscillator but holds the countdown chain in reset. The next update will occur at 1 second after a pattern of 010 is written to DV0, DV1 and DV2.

## RS3, RS2, RS1, RS0

These four rate-selection bits select one of the 13 taps on the 15 -stage divider or disable the divider output. The tap selected may be used to generate an output square wave (SQW pin) and/or a periodic interrupt. The user may do one of the following:

1. Enable the interrupt with the PIE bit;
2. Enable the SQW output pin with the SQWE bit;
3. Enable both at the same time and the same rate; or
4. Enable neither.

Table 1 lists the periodic interrupt rates and the square wave frequencies that may be chosen with the RS bits. These four read/write bits are not affected by RESET.

REGISTER B
MSB

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SET | PIE | AIE | UIE | SQWE | DM | $24 / 12$ | DSE |

## SET

When the SET bit is a zero, the update transfer functions normally by advancing the counts once per second. When the SET bit is written to a one, any update transfer is inhibited and the program may initialize the time and calendar bytes without an update occurring in the midst of initializing. Read cycles can be executed in a similar manner. SET is a read/write bit which is not modified by RESET or internal functions of the MK48T87.

## PIE

The periodic interrupt enable PIE bit is a read/write bit which allows the Periodic Interrupt Flag (PF) bit in Register $C$ to cause the IRQ pin to be driven low. When the PIE bit is set to one, periodic interrupts are generated by driving the IRQ pin low at a rate specified by the RS3 through RSO bits of Register A. A zero in the PIE bit blocks the IRQ output from being driven by a periodic interrupt, but the Periodic Flag (PF) bit is still set at the periodic rate. PIE is not modified by any internal MK48T87 functions, but is cleared to zero on RESET.

## AIE

The Alarm Interrupt Enable (AIE) bit is a read/write bit which when set to a one permits the Alarm Flag (AF) bit in register $C$ to assert $\overline{\mathrm{RQ}}$. An alarm interrupt occurs for each second that the three time bytes equal the three alarm bytes including a "don't care" alarm code of binary 11 XXXXXX. When the AIE bit is set to zero, the AF bit does not initiate the $\overline{\mathrm{RQ}}$ signal. The RESET pin clears AIE to zero. The internal functions of the MK48T87 do not affect the AIE bit.

## UIE

The Update Ended Interrupt Enable (UIE) bit is a read/write bit which enables the Update End Flag (UF) bit in Register C to assert IRQ. The RESET pin going low or the SET bit going high clears the UIE bit.

## SQWE

When the Square Wave Enable (SQWE) bit is set to a one, a square wave signal at the frequency set by the rate-selection bits RS3 through RSO is driven out on the SQW pin. When the SQWE bit is set to zero, the SQW pin is held low; the state of SQWE is cleared by the RESET pin. SQWE is a read/write bit.

## DM

The Data Mode (DM) bit indicates whether time and calendar information are in binary or BCD format. The DM bit is set by the program to the appropriate format and can be read as required. This bit is not modified by internal functions or RESET. A one in DM signifies binary data and a zero in DM specifies Binary Coded Decimal (BCD) data.

## 24/12

The 24/12 control bit establishes the format of the hours byte. A one indicates the 24 -hour mode and a zero indicates the 12 -hour mode. This bit is a read/write and is not affected by internal functions or RESET.

## DSE

The Daylight Savings Enable (DSE) bit is a read/write bit which enables two special updates when DSE is set to one. On the first Sunday in April the time increments from 1:59:59 AM to 3:00:00 AM. On the last Sunday in October when the time first reaches 1:59:59 AM it changes to 1:00:00 AM. These special updates do not occur when the DSE bit is a zero. This bit is not affected by internal functions or RESET.

REGISTER C
MSB
LSB

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IRQF | PF | AF | UF | 0 | 0 | 0 | 0 |

## IRQF

The Interrupt Request Flag (IRQF) bit is set to a one when one or more of the following are true:
PF=PIE=1
AF=AIE=1
UF=UIE=1
i.e.,IRQF=PF•PIE+AF•AIE+UF•UIE

Any time the IRQF bit is a one the $\overline{\mathrm{RQ}}$ pin is driven low. All flag bits are cleared after Register C is read by the program or when the RESET pin is low.

## PF

The Periodic Interrupt Flag (PF) is a read-only bit which is set to a one when an edge is detected on the selected tap of the divider chain. The RS3 through RSO bits establish the periodic rate. PF is set to a one independent of the state of the PIE bit. When both PF and PIE are one, the $\overline{\text { RQ }}$ signal is active and will set the IRQF bit. The PF bit is cleared by a RESET or a software read of Register C.

## AF

A one in the AF (Alarm Interrupt Flag) bit indicates that the current time has matched the alarm time. If the AIE bit is also a one, the IRQ pin will go low and a one will appear in the IRQF bit. A RESET or a read of Register C will clear AF.

## UF

The Update Ended Interrupt Flag (UF) bit is set after each update cycle. When the UIE bit is set to one, the one in the UF bit causes the IRQF bit to be a one which will assert the IRQ pin. UF is cleared by reading Register C or a RESET.

## BIT 0 THROUGH BIT 3

These are unused bits of the status Register C. These bits always read zero and cannot be written.

REGISTER D

## MSB

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VRT | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

## VRT

The Valid RAM and Time (VRT) bit is set to the one state by SGS-THOMSON prior to shipment. This bit is not writable and should always be a one when read. If a zero is ever present, an exhausted internal lithium energy source is indicated and both the contents of the RTC data and RAM data are questionable. This bit is unaffected by RESET.

## BIT 6 THROUGH BIT 0

The remaining bits of Register D are not usable. They cannot be written and when read, they will always read zero.

ABSOLUTE MAXIMUM RATINGS*

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $V_{1}$ | Voltage On Any Pin Relative to Ground | -0.3 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Ambient Storage (VCC off, Oscillator off) Temperature | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{D}}$ | Total Device Power Dissipation | 1 | W |

"Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

RECOMMENDED DC OPERATIONING CONDITIONS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.5 | V |
| GND | Ground | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{HH}}$ | Logic "1" Voltage All Inputs | 2.2 | $\mathrm{~V}_{\mathrm{CC}}+0.3$ | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic "0" Voltage All Inputs | -0.3 | 0.8 | V |

DC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C}\right.$; $\left.\mathrm{V}_{C C} \max \leq \mathrm{V}_{C C} \leq \mathrm{V}_{\mathrm{CC}} \min \right)$

| Symbol | Parameter | Min. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: |
| ICC1 | Average VCC Power Supply Current |  | 15 | mA |
| IMOT | Input Current | -1 | 500 | $\mu \mathrm{~A}$ |
| IIL | Input Leakage Current | -1 | 1 | $\mu \mathrm{~A}$ |
| IOL | Output Leakage Current | -5 | 5 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\text {OH }}$ | Output Logic "1" Voltage (lout =1.0mA) | 2.4 | V |  |
| $\mathrm{~V}_{\text {OL }}$ | Output Logic "O" Voltage (lout =4.0mA) |  | 0.4 | V |

CAPACITANCE $\left(T_{A}=25^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Max. | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{C}_{\mathrm{L}}$ | Capacitance on all pins (except $\mathrm{D} / \mathrm{Q})$ | 5 | pF |
| $\mathrm{C}_{\mathrm{DQ}}$ | Capacitance on DQ pins | 7 | pF |

AC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C}\right.$ to $70^{\circ} \mathrm{C} ; \mathrm{VCC}=4.5 \mathrm{~V}$ to 5.5 V$)$

| ${ }^{\bullet}$ | Symbol | Parameter | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | tcyc | Cycle Time | 953 | D.C. | ns |
| 2 | PWEL | Pulse Width, DS/E Low or $\overline{\mathrm{RD}} / \overline{\mathrm{WR}}$ High | 300 |  | ns |
| 3 | PWEH | Pulse Width, DS/E High or $\overline{\mathrm{RD}} / \overline{\mathrm{WR}}$ Low | 325 |  | ns |
| 4 | $t_{R}, t_{F}$ | Input Rise and Fall Time |  | 30 | ns |
| 8 | trwh | R/ $\bar{W}$ Hold Time | 10 |  | ns |
| 13 | trws | R/W Set-up Time Before DS/E | 80 |  | ns |
| 14 | tcs | Chip Select Set-up Time Before DS, $\bar{W}$ or $\overline{\mathrm{RD}}$ | 25 |  | ns |
| 15 | $\mathrm{tcH}^{\text {che }}$ | Chip Select Hold Time | 0 |  | ns |
| 18 | tDHR | Read Data Hold Time | 10 | 100 | ns |
| 21 | towh | Write Data Hold Time | 0 |  | ns |
| 24 | $t_{\text {ASL }}$ | Muxed Address Valid Time to AS/ALE Fall | 50 |  | ns |
| 25 | $\mathrm{t}_{\text {AHL }}$ | Muxed Address Hold Time | 20 |  | ns |
| 26 | $t_{\text {ASD }}$ | Delay Time DS/E to AS/ALE Fall | 50 |  | ns |
| 27 | PW ${ }_{\text {ASH }}$ | Pulse Width AS/ALE High | 135 |  | ns |
| 28 | $t_{\text {ASED }}$ | Delay Time, AS/ALE to DS/E Rise | 60 |  | ns |
| 30 | todr | Output Data Delay Time From DS/E or $\overline{\mathrm{RD}}$ | 20 | 240 | ns |
| 31 | tosw | Data Set-up Time | 200 |  | ns |
| 32 | $t_{\text {RWL }}$ | Reset Puise Width | 5 |  | $\mu \mathrm{S}$ |
| 33 | tIRDS | $\overline{\text { IRQ Release from DS }}$ |  | 2 | $\mu \mathrm{S}$ |
| 34 | tiRR | $\overline{\mathrm{IRQ}}$ Release from $\overline{\mathrm{RESET}}$ |  | 2 | $\mu \mathrm{S}$ |

Figure 5. Bus Timing for Motorola ${ }^{\circledR}$ Interface


Figure 6. Bus Timing for Intel ${ }^{\circledR}$ Interface Read Cycle


Figure 7. Bus Timing for Intel Interface Write Cycle


Figure 8. IRQ Releas، Timing


Figure 9. Output Load


## Notes:

1. All voltages are referenced to ground.
2. All outputs are open.
3. The MOT pin has an internal pull-down of 20 K
4. Applies to the ADO-AD7 pins, the $\overline{\mathrm{RQ}}$ pin and the SQW pin when each is in the high impedance state.
5. The $\overline{\mathrm{IRQ}}$ pin is open drain.
6. Measured with a load as shown in Figure 9.

Figure 10. Power Up/Down Conditions


AC ELECTRICAL CHARACTERISTICS (Power Up/Down Timing) ( $0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $t_{F}$ | $V_{\text {PFD }}$ to $V_{S O} V_{C C}$ Fall Time | 310 |  | $\mu \mathrm{~s}$ |  |
| $t_{R}$ | $V_{\text {SO }}$ to $V_{\text {PFD }} V_{C C}$ Rise Time | 100 |  | $\mu \mathrm{~s}$ |  |

DC ELECTRICAL CHARACTERISTICS (Power Up/Down Trip Points) $\left(0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Typ. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $V_{\text {PFD }}$ | Power-Fail Deselect Voltage |  | 4.25 | V |  |
| $V_{\text {SO }}$ | Battery Back-up Switchover Voltage |  | 3.2 | V |  |
| tDR | Expected Data Retention Time <br> (Oscillator on) | 10 |  | YEARS | 1 |

## Note :

1 @ $25^{\circ} \mathrm{C}$.

## ORDERING INFORMATION



For a list of available options refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.

For further information or any aspect of this device, please contact our Sales Office nearest to you.

## CMOS 2K x 8 TIMEKEEPER SRAM

- INTEGRATED ULTRA LOW POWER SRAM, REAL TIME CLOCK, CRYSTAL, POWER-FAIL CONTROL CIRCUIT AND BATTERY.
- BYTEWIDE RAM-LIKE CLOCK ACCESS.
- BCD CODED YEAR, MONTH, DAY, DATE, HOURS, MINUTES AND SECONDS.
- SOFTWARE CONTROLLED CLOCK CALIBRATION FOR HIGH ACCURACY APPLICATIONS.
- PREDICTED WORST CASE BATTERY STORAGE LIFE OF 11 YEARS @ $70^{\circ} \mathrm{C}$.
- PIN AND FUNCTION COMPATIBLE WITH JEDEC STANDARD $2 \mathrm{~K} \times 8$ SRAMS.
- AUTOMATIC POWER-FAIL CHIP DESELECT/WRITE PROTECTION.
- TWO POWER-FAIL DESELECT TRIP POINTS AVAILABLE :
- MK48T02 $4.75 \mathrm{~V} \geq$ VPFD $\geq 4.50 \mathrm{~V}$
- MK48T12 4.50V $\geq$ VPFD $\geq 4.20 \mathrm{~V}$


## DESCRIPTION

The MK48T02/12 TIMEKEEPER ${ }^{\text {TM }}$ RAM combines a $2 \mathrm{~K} \times 8$ •full CMOS SRAM, a BYTEWIDE ${ }^{\text {TM }}$ accessible real time clock, a crystal and a long life lithium carbon mono-fluoride battery, all in a single plastic DIP package. The MK 48 T02/12 is a non-volatile pin and function equivalent to any JEDEC standard 2K $x 8$ SRAM, such as the 6116 or 5517 . It also easily fits into many EPROM AND EEPROM sockets, providing the non-volatility of the PROMs without any requirement for special write timing, or limitations on the number of writes that can be performed.

Access to the clock is as simple as conventional BYTEWIDE RAM access because the RAM and the Clock are combined on the same die. As Figure 2 indicates, the TIMEKEEPER registers are located in the upper eight locations of the RAM. The registers contain, beginning at the top: year, month, date, day, hours, minutes, and seconds data in 24 Hour BCD format. Corrections for 28, 29 (Leap Year), 30 and 31 day months are made automatically. The eight location is a Control register. These registers are not the actual clock counters ; they are BiPORT ${ }^{\text {TM }}$ read/write Static RAM memory locations. The MK48T02/12 includes a clock control circuit that, once every second, transfers the counters into the BiPORT RAM.


Figure 1. Pin Connection


PIN NAMES

| A0-A10 | Address Inputs |
| :--- | :--- |
| $\bar{E}$ | Chip Enable |
| GND | Ground |
| VCC | 5 Volts |
| $\bar{W}$ | Write Enable |
| $\bar{G}$ | Output Enable |
| DQ0 - DQ7 | Data Inputs/Outputs |

Figure 2. Block Diagram


DESCRIPTION (Continued)
Because the Clock Registers are constructed using BiPORT memory cells, access to the rest of the RAM proceeds unhindered by updates to the TIMEKEEPER registers, even if the TIMEKEEPER registers are being updated at the very moment another location in the memory array is accessed.

The MK48T02/12 also has its own Power-fail detect circuit. The circuit deselects the device whenever $V_{c c}$ is out of range, providing a high degree of data security in the midst of unpredictable system operations brought on by low Vcc.

TRUTH TABLE

| V cc | $\bar{E}$ | $\overline{\mathrm{G}}$ | $\overline{\text { w }}$ | Mode | DQ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $<V_{C C}$ (max) <br> $>\mathrm{VCC}_{\text {(min) }}$ | $\begin{aligned} & \mathrm{V}_{\text {IH }} \\ & \mathrm{V}_{\text {IL }} \\ & \mathrm{V}_{\text {IL }} \end{aligned}$ | $\begin{gathered} \mathrm{X} \\ \mathrm{X} \\ \mathrm{~V}_{\mathrm{IL}} \\ \mathrm{~V}_{\mathrm{IH}} \end{gathered}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{~V}_{\mathrm{LL}} \\ & \mathrm{~V}_{H} \\ & \mathrm{~V}_{1 H} \end{aligned}$ | Deselect Write Read Read | $\begin{gathered} \text { High-Z } \\ \text { DiN } \\ \text { Dout } \\ \text { High-Z } \end{gathered}$ |
| $<V_{\text {PFD(min) }}$ $>V_{s o}$ | X | X | X | Power-Fail Deselect | High-Z |
| $\leq V_{\text {so }}$ | X | X | X | Battery Back-up | High-Z |

## ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{I}}$ | Voltage On Any Pin Relative to Ground | -0.3 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Ambient Storage (VCC Off, Oscillator Off) Temperature | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{PD}_{\mathrm{D}}$ | Total Device Power Dissipation | 1 | W |
| Iout | Output Current Per Pin | 20 | mA |

Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum ratings conditions for extended periods of time may affect reliability.

CAUTION:Negative undershoots below -0.3 volts are not allowed on any pin while in Battery Back-up mode.

RECOMMENDED DC OPERATING CONDITIONS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $V_{C C}$ | Supply Voltage (MK48T02) | 4.75 | 5.5 | V | 1 |
| $\mathrm{~V}_{\text {CC }}$ | Supply Voltage (MK48T12) | 4.5 | 5.5 | V | 1 |
| GND | Ground | 0 | 0 | V | 1 |
| $\mathrm{~V}_{\text {IH }}$ | Logic "1" Voltage All Inputs | 2.2 | $\mathrm{~V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ | V | 1 |
| $\mathrm{~V}_{\text {IL }}$ | Logic "0" Voltage All Inputs | -0.3 | 0.8 | V | 1,2 |

DC ELECTRICAL CHARACTERISTICS
$\left(0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C} ; \mathrm{V}_{C C} \max \geq \mathrm{V}_{C C} \geq \mathrm{V}_{\mathrm{CC}}\right.$ min $)$

| Symbol | Parameter | Min. | Max. | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: |
| ICC1 $^{\|c\|}$ | Average VCC Power Supply Current |  | 80 | mA | 3 |
| ICC2 | TTL Standby Current $\left(\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}\right)$ | 5 | mA | 4 |  |
| $\mathrm{ICC3}$ | CMOS Standby Current $\left(\overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}\right)$ |  | 3 | mA | 4 |
| IIL | Input Leakage Current (Any Input) | -1 | 1 | $\mu \mathrm{~A}$ | 5 |
| IOL | Output Leakage Current | -5 | 5 | $\mu \mathrm{~A}$ | 5 |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output Logic "1" Voltage (lout $=-1.0 \mathrm{~mA})$ | 2.4 |  | V |  |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Logic "0" Voltage (lout $=2.1 \mathrm{~mA})$ |  | 0.4 | V |  |

## AC TEST CONDITIONS

| Input Levels | 0.6 V to 2.4 V |
| :--- | :--- |
| Transition Times | 5 ns |
| Input and Output Timing <br> Reference Levels | 0.8 V or 2.2 V |

EQUIVALENT OUTPUT LOAD DIAGRAM


## CAPACITANCE

( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Max. | Notes |
| :---: | :--- | :---: | :---: |
| $\mathrm{C}_{\mathrm{I}}$ | Capacitance on all pins (except D/Q) | 7 pF | 6 |
| $\mathrm{C}_{\mathrm{D} / \mathrm{Q}}$ | Capacitance on $\mathrm{D} / \mathrm{Q}$ pins | 10 pF | 6,7 |

## Notes:

1. All voltages referenced to GND.
2. Negative spikes of -1.0 volt allowed for up to 10 ns once per cycle.
3. Icci measured with outputs open.
4. Measured with Control Bits set as follows : $\mathrm{R}=1$; $\mathrm{W}, \mathrm{ST}, \mathrm{KS}, \mathrm{FT}=0$.
5. Measured with $V_{c c} \geq V_{1} \geq G N D$ and outputs deselected.
6. Effective capacitance calculated from the equation $C=I \Delta t / \Delta V$ with $\Delta V=3$ volts and power supply at 5.0 V .
7. Measured with outputs deselected.

## OPERATION

## READ MODE

The MK48T02/12 is in the Read Mode whenever $\bar{W}$ (Write Enable) is high and $\bar{E}$ (Chip Enable) is low. The device architecture allows ripple-through access (changing Addresses without removing Chip Enable) to any of the 2048 address locations in the static storage array. Valid data will be available at the Data l/O pins within $t_{A A}$ after the last address input signal is stable, providing that the $\bar{E}$ and $\bar{G}$ access times are satisfied.

If $\bar{E}$ or $\bar{G}$ access times are not yet met, valid data will be available at the latter of Chip Enable Access Time (tcea) or at Output Enable Access Time (toea). The state of the eight three-state Data 1/O signals is controlled by $\bar{E}$ and $\overline{\mathrm{G}}$. If the Outputs are activated before $t_{A A}$, the data lines will be driven to an indeterminate state until $t_{A A}$. If the Address Inputs are changed while $\bar{E}$ and $\bar{G}$ remain low, output data will remain valid for Output Data Hold Time (toh) but will go indeterminant until the next $t_{A A}$.

Figure 3. Read-Read-Write Timing


AC ELECTRICAL CHARACTERISTICS (Read Cycle Timing)
$\left(0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C}\right.$; $\mathrm{V}_{C C}$ max $\geq \mathrm{V}_{C C} \geq \mathrm{V}_{C C}$ min )

| Symbol | Parameter | 48T02-12 |  | 48Tx2-15 |  | 48Tx2-20 |  | 48Tx2-25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {f }}$ | Read Cycle Time | 120 |  | 150 |  | 200 |  | 250 |  | ns |  |
| $t_{\text {AA }}$ | Address Access Time |  | 120 |  | 150 |  | 200 |  | 250 | ns | 1 |
| tcea | Chip Enable Access Time |  | 120 |  | 150 |  | 200 |  | 250 | ns | 1 |
| toea | Output Enable Access Time |  | 75 |  | 75 |  | 80 |  | 90 | ns | 1 |
| tcez | Chip Enable Hi to High-Z |  | 30 |  | 35 |  | 40 |  | 50 | ns |  |
| toez | Output Enable Hi to High-Z |  | 30 |  | 35 |  | 40 |  | 50 | ns |  |
| tor | Valid Data Out Hold Time | 15 |  | 15 |  | 15 |  | 15 |  | ns | 1 |

Note: Measured using the Output Load Diagram shown Page 4.

## WRITE MODE

The MK48T02/12 is in Write Mode whenever the $\bar{W}$ and $\bar{E}$ inputs are held low. The start of a Write is referenced to the latter occurring falling edge of either $\bar{W}$ or $\bar{E}$. A Write is terminated by the earlier rising edge of $\bar{W}$ or $\bar{E}$. The addresses must be held valid throughout the cycle. $\bar{W}$ or $\bar{E}$ must return high for a minimum of twa prior to the initiation of another Read or Write Cycle. Data-in must be valid for tos prior to the End of Write and remain valid for tDH afterwards.

Some processors thrash producing spurious Write Cycles during power-up, despite application of a power-on reset. Users should force $\bar{W}$ or $\bar{E}$ high during power-up to protect memory after Vcc reaches $\mathrm{V}_{\mathrm{Cc}}(\mathrm{min})$ but before the processor stabilizes.
The MK48T02/12 $\overline{\mathrm{G}}$ input is a DON'T CARE in the write mode. $\bar{G}$ can be tied low and two-wire RAM control can be implemented. A low on $\bar{W}$ will disable the outputs twez after W falls. Take care to avoid bus contention when operating with two-wire control.

Figure 4. Write-Write-Read Timing


AC ELECTRICAL CHARACTERISTICS (Write Cycle Timing)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}\right.$; $\mathrm{V}_{\mathrm{CC}}$ max $\geq \mathrm{V}_{\mathrm{CC}} \geq \mathrm{V}_{\mathrm{CC}}$ min )

| Symbol | Parameter | 48T02-12 |  | 48Tx2-15 |  | 48Tx2-20 |  | 48Tx2-25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| twc | Write Cycle Time | 120 |  | 150 |  | 200 |  | 250 |  | ns |  |
| $t_{\text {AS }}$ | Address Setup Time | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| $\mathrm{t}_{\mathrm{AW}}$ | Address Valid to End of Write | 90 |  | 120 |  | 140 |  | 180 |  | ns |  |
| tcew | Chip Enable to End of Write | 75 |  | 90 |  | 120 |  | 160 |  | ns |  |
| twew | Write Enable to End of Write | 75 |  | 90 |  | 120 |  | 160 |  | ns |  |
| twr | Write Recovery Time | 10 |  | 10 |  | 10 |  | 10 |  | ns |  |
| tDs | Data Setup Time | 35 |  | 40 |  | 60 |  | 100 |  | ns |  |
| toh | Data Hold Time | 5 |  | 5 |  | 5 |  | 5 |  | ns |  |
| twez | Write Enable Low to High-Z |  | 40 |  | 50 |  | 60 |  | 80 | ns |  |

## CLOCK OPERATIONS

## Reading The Clock

Updates to the TIMEKEEPER registers should be halted before clock data is read to prevent reading data in transition. Because the BiPORT TIMEKEEPER cells in the RAM array are only data registers, and not the actual counters, updating the registers can be halted without disturbing the clock itself.

Updating is halted when a " 1 " is written into the "Read" bit, the seventh most significant bit in the Control Register. As long as a "1" remains in that position, updating is halted. After a Halt is issued, the registers reflect the count, that is day, date, and time that were current at the moment the Halt command was issued. All of the TIMEKEEPER registers are updated simultaneously. A Halt will not interrupt an update in progress. Updating is within a second after the bit is reset to a " 0 ".

## Setting The Clock

The eighth bit of the Control register is the "Write" bit. Setting the Write bit to a " 1 ", like the Read Bit, halts updates to the TIMEKEEPER registers. The user can then load them with the correct day, date and time data in 24 Hour BCD format. Resetting the Write bit to a " 0 " then transfers those values the actual TIMEKEEPER counters and allows normal operation to resume. The KS bit, FT bit and the bits marked with zeros in Figure 5 must be written with zeros to allow normal TIMEKEEPER and RAM operation.

## Calibrating The Clock

The MK48T02/12 is driven by a quartz crystal controlled oscillator with a nominal frequency of 32768 Hz . The crystal is mounted in the Top Hat along with the battery. A typical MK48T02/12 is accurate within $\pm 1$ minute per month at $25^{\circ} \mathrm{C}$ without calibration. The devices are tested not to exceed $\pm 35 \mathrm{ppm}$ (Parts Per Million) oscillator frequency error at $25^{\circ} \mathrm{C}$, which equates to about 1.53 minute per month. Of course the oscillation rate of any crystal changes with temperature. Figure 6 shows the frequency error that can be expected at various temperatures.
Most clock chips compensate for crystal frequency and temperature shift error with cumbersome trim capacitors. The MK48T02/12 design, however, employs periodic counter correction. The calibration circuit adds or subtracts counts from the oscillator divider circuit at the divide by 256 stage, as shown in Figure 7. The number of times pulses are blanked (subtracted, negative calibration) or split (added, positive calibration) depends upon the value loaded into the five bit Calibration byte found in the Control register. Adding counts speeds the clock up, subtracting counts slows the clock down.
The Calibration byte occupies the five lower order bits in the Control register. The byte can be set to represent any value between 0 and 31 in binary form. The sixth bit is a sign bit, " 1 " indicates positive calibration, " 0 " indicates negative calibration. Calibration occurs within a 64 minute cycle. The first 62 minutes in the cycle may, once per minute, have

Figure 5. The MK48T02/12 Register Map

| ADDRESS | DATA |  |  |  |  |  |  |  |  | FUNCTION |  |
| :---: | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :---: |
|  | $\mathbf{D}_{7}$ | $\mathbf{D}_{6}$ | $\mathbf{D}_{5}$ | $\mathbf{D}_{4}$ | $\mathbf{D}_{3}$ | $\mathbf{D}_{2}$ | $\mathbf{D}_{1}$ | $\mathbf{D}_{0}$ |  |  |
| 7FF | - | - | - | - | - | - | - | - | YEAR |  |  | $00-99$ |
| 7FE | 0 | 0 | 0 | - | - | - | - | - | MONTH | $01-12$ |  |
| 7FD | 0 | 0 | - | - | - | - | - | - | DATE | $01-31$ |  |
| 7FC | 0 | FT | 0 | 0 | 0 | - | - | - | DAY | $01-07$ |  |
| 7FB | KS | 0 | - | - | - | - | - | - | HOURS | $00-23$ |  |
| 7FA | 0 | - | - | - | - | - | - | - | MINUTES | $00-59$ |  |
| 7F9 | ST | - | - | - | - | - | - | - | SECONDS | $00-59$ |  |
| 7F8 | W | R | S | - | - | - | - | - | CONTROL |  |  |


| KEY | ST | $=$ | STOP BIT | R | $=$ | READ BIT | FT | $=$ | FREQUENCY TEST |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  | W | $=$ | WRITE BIT | S | $=$ | SIGN BIT | KS | $=$ | KICK START |

one second either shortened or lengthened by 128 oscillator cycles, that is one tick of the divide by 256 stage. If a binary 1 is loaded into the register, only the first two minutes in the 64 minute cycle will be modified ; if a binary 6 is loaded, the first 12 will be affected, and so on.
Therefore, each calibration step has the effect of adding or subtracting 256 oscillator cycles for every 125,829,120 ( $32768 \times 60 \times 64$ ) actual oscillator cycles, that is 2.034 ppm of adjustment per calibration step ; giving the user a $\pm 63.07 \mathrm{ppm}$ calibration range. Assuming that the oscillator is in fact running at exactly 32768 Hz , each of the 31 increments in the Calibration byte would represent 5.35 seconds per month, which corresponds to a total range of $\pm 2.75$ minutes per month.
Two methods are available for ascertaining how much calibration a given MK48T02/12 may require. The first involves simply setting the clock, letting it run for a month and comparing it to a known accurate reference (like WWV broadcasts). While this may seem crude, it allows the designer to give the end user the ability to calibrate his clock as his environment may require, even after the final product is packaged in a non-user serviceable enclosure. All the designer has to do is provide a simple untility that accesses the Calibration byte. The utility could even be menu driven and made foolproof.
The second approach is better suited to a manufacturing environment, and involves the use of some test equipment. When the Frequency Test (FT) bit, the seventh-most significant bit in the Day register, is set to a " 1 ", and the oscillator is running at 32768 Hz , the LSB (DQ) of the Seconds register will toggle at a 512 Hz . Any deviation from 512 Hz indicates the degree and direction of oscillator frequency shift at the test temperature. For example, a reading of 512.00512 Hz would indicate a +10 ppm ( 1 - (512/512.00512)) oscillator frequency error, requiring a $-5\left(000101_{2}\right)$ to be loaded into the Calibration Byte for correction. Note that setting or changing the Calibration Byte does not affect the Frequency Test output frequency. The device must be selected and addresses must be stable at Address 7F9 when reading the 512 Hz on DQo.
The FT bit must be set using the same method used to set the clock, using the Write bit. The LSB of the Seconds register is monitored by holding the MK48T02/12 in an extended read of the Second register, without having the Read bit set. The FT bit MUST be reset to a " 0 " for normal clock operations to resume.

STOPPING AND STARTING THE OSCILLATOR
The oscillator may be stopped at any time. If the device is going to spend a significant amount of time on the shelf, the oscillator can be turned off to minimize current drain from the battery. The "Stop" bit is the MSB of the Seconds register. Setting it to a "1" stops the oscillator. In order to make the oscillator as stingy with current as possible, the oscillator is designed to require an extra "kick" to begin oscillation again. The extra kick is provided by the Kick Start (KS) bit, the MSB of the Hours register. To start the oscillator, implement the following procedure :

1. Set the Write Bit to " 1 ".
2. Reset the Stop Bit to " 0 ".
3. Set the Kick Start Bit to "1".
4. Reset the Write Bit to " 0 ".
5. Wait 2 seconds.
6. Set the Write Bit to " 1 ".
7. Reset the Kick Start Bit to "0".
8. Set the Correct time and date.
9. Reset the Write Bit to " 0 ".

Note : Leaving the KS bit set will cause the Clock to draw excessive current and will shorten battery life.

Figure 6. Oscillator Frequency VS Temperature


## DATA RETENTION MODE

With Vcc applied, the MK48T02/12 operates as a conventional BYTEWIDE static RAM. However, $V_{C C}$ is being constantly monitored. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself when Vcc falls within the VPFD (max), VPFD (min) window. The MK48T02 has a VPFD (max) - VPFD (min) window of 4.75 volts to 4.5 volts, providing very high data security, particularly when all of the other system components are specified to 5.0 volts plus and minus 10\%. The MK48T12 has a VPFD (max) - VPFD ( min ) window of 4.5 volts to 4.2 volts, allowing users constrained to a $10 \%$ power supply specification to use the device.
Note : A mid-write cycle power failure may corrupt data at the currently addressed location, but does not jeopardize the rest of the RAM's content. At voltages below VPFD (min), the user can be assured the memory will be in a write protected state, provided the $V_{c c}$ fall time does not exceed $t_{f}$. The MK48T02/12 may respond to transient noise spikes that reach into the deselect window if they should occur during the time the device is sampling Vcc. Therefore decoupling of power supply lines is recommended.
The power switching circuit connects external Vcc to the RAM and disconnects the battery when VCc rises above Vso. As Vcc rises the battery voltage is checked. If the voltage is too low, an internal Battery Not OK ( $\overline{\mathrm{BOK}}$ ) flag will be set. The $\overline{\mathrm{BOK}}$ flag can be checked after power up. If the BOK flag is set, the first write attempted will be blocked. The flag is automatically cleared after the first write, and normal RAM operation resumes. Figure 9 illustrates how a BOK check routine could be structured.
Normal $\overline{R A M}$ operation can resume trec after $V_{C C}$ exceeds VPFD (max). Caution should be taken to keep $\bar{E}$ or $\bar{W}$ high as Vcc rises past VPFD (min) as some systems may perform inadvertent write cycles after $V_{c c}$ rises but before normal system operation begins.

Figure 7. Adjusting the Divide by 256 Pulse Train


## PREDICTING BACK-UP SYSTEM LIFE

The useful life of the battery in the MK48T02/12 is expected to ultimately come to an end for one of two reasons : either because it has been discharged while providing current to an external load; or because the effects of aging render the cell useless before it can actually be discharged. Fortunately, these two effects are virtually unrelated, allowing discharge, or Capacity Consumption and the effects of aging, or Storage Life to be treated as two independent but simultaneous mechanisms, the earlier of which defines Back-up System life.
The current drain that is responsible for Capacity Consumption can be reduced either by applying Vcc or turning off the oscillator. With the oscillator off, only the leakage currents required to maintain data in the RAM are flowing. With Vcc on, the battery is disconnected from the RAM. Because the leakage currents of the MK48T02/12 are so low, they can be neglected in practical Storage Life calculations. Therefore, application of $\mathrm{V}_{\mathrm{cc}}$ or turning off the oscillator can extend the effective Backup System life.

Figure 8. Power-Down/Power-Up Timing


DC ELECTRICAL CHARACTERISTICS (Power-Down/Power-Up Trip Point Voltages) $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Typ. | Max. | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| VPFD | Power-Fail Deselect Voltage (MK48T02) | 4.50 | 4.6 | 4.75 | V | 1 |
| VPFD | Power-Fail Deselect Voltage (MK48T12) | 4.20 | 4.3 | 4.50 | V | 1 |
| V $_{\text {SO }}$ | Battery Back-Up Switchover Voltage |  | 3 |  | V | 1 |

AC ELECTRICAL CHARACTERISTICS (Power-Down/Power-Up Timing)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Typ. | Max. | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tpD | $\overline{\mathrm{E}}$ or $\bar{W}$ at $\mathrm{V}_{1 H}$ before Power Down | 0 |  |  | ns |  |
| $t_{F}$ | $\mathrm{V}_{\text {PFD }}$ (max) to $\mathrm{V}_{\text {PFD }}(\mathrm{min}) \mathrm{V}_{\text {cc }}$ Fall Time | 300 |  |  | $\mu \mathrm{s}$ | 2 |
| $\mathrm{t}_{\text {FB }}$ | $\mathrm{V}_{\text {PFD }}\left(\mathrm{min}\right.$ ) to $\mathrm{V}_{\text {So }} \mathrm{V}_{\text {cc }}$ Fall Time | 10 |  |  | $\mu \mathrm{s}$ | 3 |
| $t_{\text {RB }}$ | $V_{\text {SO }}$ to $V_{\text {PFD }}(\min ) \mathrm{V}_{\text {cc }}$ Rise TIme | 1 |  |  | $\mu \mathrm{s}$ |  |
| $t_{R}$ | $\mathrm{V}_{\text {PFD }}\left(\mathrm{min}\right.$ ) to $\mathrm{V}_{\text {PFD }}\left(\max\right.$ ) $\mathrm{V}_{\text {cc }}$ Rise Time | 0 |  |  | $\mu \mathrm{s}$ |  |
| $t_{\text {REC }}$ | $\overline{\mathrm{E}}$ or $\bar{W}$ at $\mathrm{V}_{\mathrm{H}}$ after Power Up | 2 |  |  | ms |  |

## Notes:

1. All voltages referenced to GND.
2. $V_{P F D}(\max )$ to $V_{P F D}(\min )$ fall times of less $t_{F}$ may result in deselection/write protection not occurring until $50 \mu \mathrm{~s}$ after $\mathrm{V}_{\mathrm{Cc}}$ passes $\mathrm{V}_{\mathrm{PFD}}$ (min).
3. $V_{\text {PFD }}(\min )$ to $V_{\text {so }}$ fall times of less than tFB may cause corruption of RAM data or stop the clock.

## PREDICTING STORAGE LIFE

Figure 10 illustrates how temperature affects Storage Life of the MK48T02/12 battery. As long as Vcc is applied or the oscillator is turned off, the life of the battery is controlled by temperature and is virtually unaffected by leakage currents drawn by the MK48T02/12.
Storage Life predictions presented in Figure 10 are extrapolated from temperature accelerated life-test data collected in over 100 million device hours of continuing bare cell and encapsulated cell battery testing by SGS-THOMSON. Obviously, temperature accelerated testing cannot identify non-temperature dependent failure mechanisms. However, in view of the fact that no random cell failures have been recorded in any of SGS-THOMSON's on going battery testing since it began in 1982, we believe the chance of such failure mechanisms surfacing is extremely small. For the purpose of this testing, a cell failure is defined as the inability of a cell stabilized at $25^{\circ} \mathrm{C}$ to produce a 2.4 volt closed-circuit voltage across a 250 K ohm load resistance.
A Special Note : The summary presented in Figure 10 represents a conservative analysis of the data presently available. While SGS-THOMSON is most likely in possession of the largest collection of battery life data of this kind in the world, the results presented should not be considered absolute or final ; they can be expected to change as yet more data becomes available. We believe that future read-points of life tests presently under way and improvements in the battery technology itself will result in a continuing improvement of these figures.
Two end of life curves are presented in Figure 10. They are labeled "Average" ( $50 \%$ ) and ( $\mathrm{t} 1 \%$ ). These terms relate to the probability that a given number of failures will have accumulated by a particular point in time. If, for example, expected life at $70^{\circ} \mathrm{C}$ is at issue, Figure 10 indicates that a particular MK48T02/12 has a $1 \%$ chance of having a battery failure 11 years into its life and a $50 \%$ chance of failure at the 20 year mark. Conversely, given a sample of devices, $1 \%$ of them can be expected to experience battery failure within 11 years ; $50 \%$ of them can be expected to fail within 20 years.
The ${ }_{1 \%}$ figure represents the practical onset of wear out, and is therefore suitable for use in what would normally be thought of as a worst-case analysis. The $t 50 \%$ figure represents "normal" or "average" life. It is, therefore, accurate to say that the average device will last " $50 \%$ ".
Battery life is defined as beginning on the date of manufacture. Each MK48T02/12 is marked with a nine digit manufacturing data code in the form H99XXYYZZ, example: H995B9231 is H - fabricated in Carrollton, TX; 9-assembled in Muar, Malaysia; 9 - tested in Muar, Malaysia; 5B - lot designator; 9231 - assembled in the year 1992, work week 31.

Figure 9. Checking the $\overline{B O K}$ Flag Status


## CALCULATING PREDICTED STORAGE LIFE OF THE BATTERY

As Figure 10 indicates, the predicted Storage Life of the battery in the MK48T02/12 is a function of temperature.
Because the ambient temperature profile is dependent upon application controlled variables, only the user can estimate predicted Storage Life in a given design. As long as ambient temperature is held reasonably constant, expected Storage Life can be read directly from Figure 10. If the MK48T02/12 spends an appreciable amount of time at a variety of temperatures, the following equation should be used to estimate Storage Life.

SGS-THOMSON

Predicted Storage Life $=$
1

$$
\left[\left(\mathrm{TA}_{1} / \mathrm{TT}\right) / \mathrm{SL}_{1}\right]+\left[\left(\mathrm{TA}_{2} / T \mathrm{~T}\right) / \mathrm{SL}_{2}\right]+\ldots+\left[\left(\mathrm{TA}_{n} / T \mathrm{~T}\right) / \mathrm{SL}_{n}\right]
$$

Where $T A_{1}, \mathrm{TA}_{2}, \mathrm{TA}_{n}=$ Time at Ambient Temperature 1, 2 , etc.
$T \mathrm{~T}=$ Total Time $=T A_{1}+T A_{2}+\ldots+T A_{n}$
$S_{1}, S L_{2}, S L_{n}=$ Predicted Stcrage Life at Temp 1, Temp 2, etc. (See Figure 10).

## EXAMPLE PREDICTED STORAGE LIFE CALCULATION

A cash register/terminal operates in an environment where the MK48T02/12 is exposed to temperatures of $30^{\circ} \mathrm{C}\left(86^{\circ} \mathrm{F}\right)$ or less for $4672 \mathrm{hrs} / \mathrm{yr}$; temperatures greater than $25^{\circ} \mathrm{C}$, but less than $40^{\circ} \mathrm{C}$
( $104^{\circ} \mathrm{F}$ ), for $3650 \mathrm{hrs} / \mathrm{yr}$; and temperatures greater than $40^{\circ} \mathrm{C}$, but less than $70^{\circ} \mathrm{C}\left(158^{\circ} \mathrm{F}\right)$, for the remaining $438 \mathrm{hrs} / \mathrm{yr}$.

Reading predicted $\mathrm{t}_{1 \%}$ values from Figure 10 ; $\mathrm{SL}_{1}=456 \mathrm{yrs}$., $\mathrm{SL}_{2}=175 \mathrm{yrs} ., \mathrm{SL}_{3}=11.4 \mathrm{yrs}$.
Total Time $(\mathrm{TT})=8760 \mathrm{hrs} . / \mathrm{yr}$. $\mathrm{TA}_{1}=4672 \mathrm{hrs} . / \mathrm{yr}$. $\mathrm{TA}_{2}=3650 \mathrm{hrs} . / \mathrm{yr} . \mathrm{TA}_{3}=438 \mathrm{hrs} . / \mathrm{yr}$.
1

$$
\begin{aligned}
\text { Predicted Typical Storage } & \geq \overline{[(4672 / 8760) / 456]+[(3650 / 8760) / 175]+[(438 / 8760) / 11.4]} \\
& \geq 126 \mathrm{yrs}
\end{aligned}
$$

## PREDICTING CAPACITY CONSUMPTION LIFE

The MK48T02/12 internal cell has a nominal capacity of 39 mAh . The device places a nominal combined RAM and TIMEKEEPER load of $1.2 \mu \mathrm{~A}$ on the internal battery when the clock is running and the device is in Battery Back-up mode. At that rate, the MK48T02/12 will consume the cell's capacity in 32,500 hours, or about 3.7 years. But, as Figure 11 shows, Capacity Consumption can be spread over a much longer period of time.
Naturally, Back-up current varies with temperature. As Figure 12 indicates, the rate of Current Consumption by the MK48T02/12 with the clock running in Battery Back-up mode is a function of temperature.

Because the ambient temperature profile is dependent upon application controlled variables, only the user can estimate consumption rates in a given design. As long as ambient temperature is held reasonably constant, expected Capacity Con-
sumption life can be estimated by reading $0 \% V_{c c}$ Duty Cycle Capacity Consumption life directly from Figure 12, and dividing by the expected Vcc Duty Cycle (i.e. at $25^{\circ} \mathrm{C}$ with a $66 \%$ Duty Cycle, Capacity Consumption Life $=3.7 /(1-.66)=10.9$ years).
If the MK48T02/12 spends an appreciable amount of time at a variety of temperatures, the same equation provided in the previous Storage Life section should be used to estimate Capacity Consumption life.

## Example consumption life calculation

Taking the same cash register/terminal used earlier, let's assume that the high and low temperature periods are the non-operating, Battery Back-up mode periods, and that the register is turned on 10 hours a day seven days per week. The two points of interest on the curves in Figure 12 will be the $25^{\circ} \mathrm{C}$ and the $70^{\circ} \mathrm{C}$ points.

Reading Capacity Life values from Figure 12 ; $\mathrm{CL}_{1}=3.7 \mathrm{yrs} ., \mathrm{CL}_{2}=3.96$ yrs. Total Time $(\mathrm{TT})=8760 \mathrm{hrs} . / \mathrm{yr} . \mathrm{TA}_{1}=4672 \mathrm{hrs} . / \mathrm{yr} . \mathrm{TA}_{2}=438 \mathrm{hrs} . / \mathrm{yr}$.

Capacity Life $\geq$

$$
[(4672 / 8760) / 3.7]+[(438 / 8760) / 3.96]
$$

$\geq 6.38 \mathrm{yrs}$.

## ESTIMATING BACK-UP SYSTEM LIFE

The procedure for estimating Back-up System Life is simple. Pick the lower of the two numbers. In the case calculated in the examples, that would be 6.38 years. The fact is, since either mechanism, Storage Life or Capacity Consumption, can end the system's life, the end is marked by whichever occurs first.

Figure 11. Typical Capacity Consumption Life at $25^{\circ} \mathrm{C}$ VS. Vcc Duty Cycle


Figure 10. Predicted Battery Storage Life Versus Temperature


Figure 12. Current Consumption Life over Temperature with 0\% Vcc Duty Cycle


## APPLICATION NOTE :

## BINARY TO BCD, AND BCD TO BINARY CONVERSION

The MK48T02/12 presents and accepts TIMEKEEPER data in BCD format. Conversion to or from other formats can be executed in a single line of code, as the following example BASIC program demonstrates.
10 REM BINARY TO BCD
20 DEF $\begin{aligned} & \text { FNA }(X)=\operatorname{INT}(X / 10) * 16+X-\text { INT } \\ & (X / 10)+10\end{aligned}$
30 REM BCD TO BINARY
40 DEF $\quad \mathrm{FNB}(\mathrm{X})=\operatorname{INT}(\mathrm{X} / 16)$
*10+(XAND15)

## ORDERING INFORMATION



For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.

For further information or any aspect of this device, please contact our Sales Office nearest to you.

## CMOS 2K x 8 TIMEKEEPER SRAM

- PIN and FUNCTION COMPATIBLE with the MK48T02,12
- SELF CONTAINED BATTERY and CRYSTAL in the CAPHAT DIP PACKAGE
- 10 YEARS of DATA RETENTION and CLOCK OPERATION in the ABSENCE of POWER
- CHOICE of TWO WRITE PROTECT VOLTAGES:
- M48T02: $4.5 \mathrm{~V} \leq \mathrm{V}_{\text {PFD }} \leq 4.75 \mathrm{~V}$
- M48T12: 4.2V $\leq V_{\text {PFD }} \leq 4.5 \mathrm{~V}$


## DESCRIPTION

The M48T02,12 TIMEKEEPER ${ }^{\text {TM }}$ RAM is a $2 \mathrm{~K} \times 8$ non-volatile static RAM and real time clock which is pin and function compatible with the MK48T02,12.
A special 24 pin 600mil DIP CAPHATTM package houses the M48T02,12 silicon with a quartz crystal and a long life lithium button cell to form a highly integrated battery backed-up memory and real time clock solution.

Table 1. Signal Names

| AO-A10 | Address Inputs |
| :--- | :--- |
| DQ0-DQ7 | Data Inputs / Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\text {SS }}$ | Ground |



Figure 1. Logic Diagram


Figure 2. DIP Pin Connections


## DESCRIPTION (cont'd)

The M48T02, 12 button cell has enough capacity to maintain data and clock functionality for an accumulated time period of at least 10 years in the absence of power at room temperature.
For a complete description of electrical characteristics and bus timing, refer to the MK48T02,12 data sheet.

## ORDERING INFORMATION SCHEME



For a list of available options (Supply Voltage, Speed, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## CMOS 8K x 8 TIMEKEEPER SRAM

- INTEGRATED ULTRA LOW POWER SRAM, REAL TIME CLOCK, CRYSTAL, POWER-FAIL CONTROL CIRCUIT and BATTERY
- BYTEWIDE RAM-LIKE CLOCK ACCESS
- BCD CODED YEAR, MONTH, DAY, DATE, HOURS, MINUTES and SECONDS
- CLOCK ACCURACY of $\pm 1$ MINUTE a MONTH, @ $25^{\circ} \mathrm{C}$
- SOFTWARE CONTROLLED CLOCK CALIBRATION for HIGH ACCURACY APPLICATIONS
- 10 YEARS of DATA RETENTION in the ABSENCE of POWER
- PIN and FUNCTION COMPATIBLE with JEDEC STANDARD 8K x 8 SRAMs
- AUTOMATIC POWER-FAILCHIP DESELECT and WRITE PROTECTION
- CHOICE of TWO WRITE PROTECT VOLTAGES:
- MK48T08: $4.5 \mathrm{~V} \leq$ VPFD $\leq 4.75 \mathrm{~V}$
- MK48T18: $4.2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PFD}} \leq 4.5 \mathrm{~V}$

Table 1. Signal Names

| $\mathrm{A} 0-\mathrm{A} 12$ | Address Inputs |
| :--- | :--- |
| DQ0 - DQ7 | Data Inputs / Outputs |
| $\overline{\mathrm{INT}}$ | Power Fail Interrupt |
| $\overline{\mathrm{E} 1}$ | Chip Enable 1 |
| E 2 | Chip Enable 2 |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $V_{\mathrm{CC}}$ | Supply Voltage |
| $V_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature (VCC Off, Oscillator Off) | -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages | -0.3 to 7 | V |
| $\mathrm{~V}_{\text {CC }}$ | Supply Voltage | -0.3 to 7 | V |
| $\mathrm{lO}_{\mathrm{O}}$ | Output Current | 20 | mA |
| $\mathrm{PD}_{\mathrm{D}}$ | Power Dissipation | 1 | W |

Note: Stresses greater than those listed under "Absolute Maxımum Ratıngs" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum ratıngs conditions for extended periods of time may affect reliability.
CAUTION: Negative undershoots below -0.3 volts are not allowed on any pin while in the Battery Back-up mode.
Table 3. Operating Modes

| Mode | $\mathrm{V}_{\mathrm{cc}}$ | $\overline{E 1}$ | E2 | $\overline{\mathrm{G}}$ | $\overline{\mathrm{w}}$ | DQ0-DQ7 | Power |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Deselect | $\begin{aligned} & 4.75 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ & \text { or } \\ & 4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | x | X | High Z | Standby |
| Deselect |  | X | $\mathrm{V}_{\text {IL }}$ | X | X | High Z | Standby |
| Write |  | $V_{\text {IL }}$ | $\mathrm{V}_{1}$ | X | $\mathrm{V}_{\text {IL }}$ | Din | Active |
| Read |  | $V_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | Dout | Active |
| Read |  | $V_{\text {IL }}$ | $\mathrm{V}_{\text {IH }}$ | $\mathrm{V}_{1}$ | $\mathrm{V}_{\text {IH }}$ | High Z | Active |
| Deselect | $V_{\text {SO }}$ to $\mathrm{V}_{\text {PFD }}$ (min) | X | X | X | K | High Z | CMOS Standby |
| Deselect | $\leq \mathrm{V}_{\text {so }}$ | X | X | X | X | High Z | Battery Back-up Mode |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$

Figure 2. DIP Pin Connections


## DESCRIPTION

The MK48T08/18 TIMEKEEPER ${ }^{\text {TM }}$ RAM is an $8 \mathrm{~K} x$ 8 non-volatile Static RAM and real time clock. A special 28 pin 600 mil dual-in- line plastic package houses the MK48T08/18 silicon with a quartz crystal and a long life button cell battery to form a highly integrated battery backed-up memory and real time clock solution. The MK48T08/18 is a non-volatile pin and function equivalent to any JEDEC standard 8K $\times 8$ SRAM. It also easily fits into many ROM, EPROM, and EEPROM sockets, providing the nonvolatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed.
As Figure 3 shows, the static memory array and the quartz controlled clock oscillator of the MK48T08/18 are integrated on one silicon chip. The two circuits are interconnected at the upper eight memory locations to provide user accessible BYTEWIDE ${ }^{\text {TM }}$ clock information in the bytes with addresses 1FF8h-1FFFh. The clock locations contain the year, month, date, day, hour, minute, and second in 24 hour BCD format. Corrections for 28, 29 (leap year), 30, and 31 day months are made automatically. Byte 1FF8h is the clock control register.

Figure 3. Block Diagram


## DESCRIPTION (cont'd)

The eight clock bytes are not the actual clock counters themselves; they are memory locations consisting of BiPORT ${ }^{\text {TM }}$ read/write memory cells. The MK48T08/18 includes a clock control circuit which updates the clock bytes with current information once a second. The information can be accessed by the user in the same manner as any other location in the static memory array.

The MK48T08/18 also has its own Power-fail Detect circuit. The control circuitry constantly monitors the single 5 V supply for an out of tolerance condition. When $\mathrm{V}_{\mathrm{Cc}}$ is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the *midst of unpredictable system operation brought on by low $\mathrm{V}_{\mathrm{Cc}}$. As $\mathrm{V}_{\mathrm{Cc}}$ falls below approximately 3 V , the control circuitry connects the battery which maintains data and clock operation until valid power returns.

## READ MODE

The MK48T08/18 is in the Read Mode whenever $\bar{W}$ (Write Enable) is high, $\bar{E} 1$ (Chip Enable 1) is low, and E2 (Chip Enable 2) is high. The device architecture allows ripple- through access of data from eight of 65,536 locations in the static storage array.

## AC MEASUREMENT ©ONDITIONS

| Input Rise and Fall Times | $\leq 5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 4. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 10 | pF |
| $\mathrm{C}_{10}{ }^{(2)}$ | Input / Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 10 | pF |

Notes: 1. Effective capacitance calculated from the equatıon $\mathrm{C}=\mathrm{I} \Delta \mathrm{t} / \Delta \mathrm{V}$ with $\Delta \mathrm{V}=3 \mathrm{~V}$ and power supply at 5 V .
2. Outputs deselected

Table 5. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ to 5.5 V or 4.5 V to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{l}_{\text {LI }}{ }^{(1)}$ | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{LLO}^{(1)}$ | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 5$ | $\mu \mathrm{A}$ |
| ICC | Supply Current | Outputs open |  | 80 | mA |
| ICC1 ${ }^{(2)}$ | Supply Current (Standby) TTL | $\overline{\mathrm{E} 1}=\mathrm{V}_{\mathrm{IH}}, \mathrm{E}_{2}=\mathrm{V}_{\mathrm{IL}}$ |  | 3 | mA |
| $\operatorname{ICC2}{ }^{(2,3)}$ | Supply Current (Standby) CMOS | $\begin{aligned} & \overline{\overline{\mathrm{E} 1}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}, \\ & \mathrm{E} 2=\mathrm{V}_{S S}+0.2 \mathrm{~V} \end{aligned}$ |  | 3 | mA |
| $\mathrm{V}_{\mathrm{IL}}{ }^{(4)}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{1+}$ | Input High Voltage |  | 2.2 | $V_{C C}+0.3$ | V |
| VOL | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
|  | Output Low Voltage (INT) | $\mathrm{lOL}=0.5 \mathrm{~mA}$ |  | 0.4 | V |
| V OH | Output High Voltage | $\mathrm{lOH}_{\mathrm{OH}}=-1 \mathrm{~mA}$ | 2.4 |  | V |

Notes: 1. Outputs Deselect.
2 Measured with Control Bits set as follows: R='1'; W, ST, FT = '0'.
3 Typical value $=1 \mathrm{~mA}$.
4. Negatıve spikes of -1 V allowed for up to 10 ns once per Cycle.

Table 6. Power Down/Up Trip Points DC Characteristics ${ }^{(1)}\left(T_{A}=0\right.$ to $\left.70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| VPFD $^{\|c\|}$ | Power-fail Deselect Voltage (MK48T08) | 4.5 | 4.6 | 4.75 | V |
| VPFD | Power-fail Deselect Voltage (MK48T18) | 4.2 | 4.3 | 4.5 | V |
| V So | Battery Back-up Switchover Voltage |  | 3.0 |  | V |
| tDR $^{(2)}$ | Expected Data Retention Time | 10 |  |  | YEARS |

Notes: 1. All voltages referenced to $V_{S S}$.
2. (1) $25^{\circ} \mathrm{C}$

Table 7. Power Down/Up Mode AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| tPD | $\overline{\mathrm{E} 1}$ or $\bar{W}$ at $\mathrm{V}_{\text {IH }}$ or E2 at $\mathrm{V}_{\text {IL }}$ before Power Down | 0 |  | $\mu \mathrm{s}$ |
| $t_{F}{ }^{(1)}$ | $\mathrm{V}_{\text {PFD }}$ (max) to $\mathrm{V}_{\text {PFD }}(\min ) \mathrm{V}_{\text {cc }}$ Fall Time | 300 |  | $\mu \mathrm{s}$ |
| $t_{\text {FB }}{ }^{(2)}$ | $\mathrm{V}_{\text {PFD }}$ (min) to $\mathrm{V}_{\text {So }} \mathrm{V}_{\text {CC }}$ Fall Time | 10 |  | $\mu \mathrm{s}$ |
| $t_{R}$ | $V_{\text {PFD }}(\min )$ to $\mathrm{V}_{\text {PFD }}(\max ) \mathrm{V}_{\text {cc }}$ Rise Time | 0 |  | $\mu \mathrm{s}$ |
| $t_{\text {RB }}$ | $V_{\text {so }}$ to $\mathrm{V}_{\text {PFD }}(\mathrm{min}) \mathrm{V}_{\text {CC }}$ Rise Time | 1 |  | $\mu \mathrm{s}$ |
| $t_{\text {REC }}$ | $\overline{\mathrm{E} 1}$ or $\bar{W}$ at $\mathrm{V}_{\text {IH }}$ or E2 at $\mathrm{V}_{\text {IL }}$ after Power Up | 1 |  | ms |
| tpfx | $\overline{\text { INT Low to Auto Deselect }}$ | 10 | 40 | $\mu \mathrm{s}$ |
| $\mathrm{tPFH}^{(3)}$ | $V_{\text {PFD }}$ (max) to INT High |  | 120 | $\mu \mathrm{s}$ |

Notes• 1. VPFD (max) to VPFD ( $\min$ ) fall tıme of less than tF may result in deselection/write protection not occurring until $200 \mu \mathrm{~s}$ after $V_{C C}$ passes VPFD (min)
2. VPFD (min) to $V_{S O}$ fall tıme of less than tFB may cause corruption of RAM data
3. $\overline{I N T}$ may go high anytıme after $V_{C C}$ exceeds VPFD (mın) and is guaranteed to go high tpFH after $V_{C C}$ exceeds VPFD (max).

Figure 5. Power Down/Up Mode AC Waveforms


Note: Inputs may or may not be recognized at this time. Caution should be taken to keep $\overline{E 1}$ high or E2 low as $V_{C c}$ rises past $V_{P F D}$ (min). Some systems may performs inadvertent write cycles after $V_{c c}$ rises above $V_{\text {PFD }}(m i n)$ but before normal system operations begins Even though a power on reset is being applied to the processor a reset condition may not occur until after the system clock is running.

Table 8. Read Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C} ; \mathrm{V} C \mathrm{C}=4.75 \mathrm{~V}$ to 5.5 V or 4.5 V to 5.5 V )

| Symbol | Parameter | MK48T08 / 18 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 10 |  | 15 |  |  |
|  |  | Min | Max | Min | Max |  |
| $t_{\text {avav }}$ | Read Cycle Time | 100 |  | 150 |  | ns |
| $\mathrm{t}_{\text {AVQV }}$ | Address Valid to Output Valid |  | 100 |  | 150 | ns |
| teilqv | Chip Enable 1 Low to Output Valid |  | 100 |  | 150 | ns |
| te2hav | Chip Enable 2 High to Output Valid |  | 100 |  | 150 | ns |
| tglov | Output Enable Low to Output Valid |  | 50 |  | 75 | ns |
| - tetlax | Chip Enable 1 Low to Output Transition | 10 |  | 10 |  | ns |
| te2hax | Chip Enable 2 High to Output Transition | 10 |  | 10 |  | ns |
| tglox | Output Enable Low to Output Transition | 5 |  | 5 |  | ns |
| te1haz | Chip Enable 1 High to Output Hi-Z |  | 50 |  | 75 | ns |
| tealqz | Chip Enable 2 Low to Output Hi-Z |  | 50 |  | 75 | ns |
| $\mathrm{t}_{\text {GHQZ }}$ | Output Enable High to Output Hi-Z |  | 40 |  | 60 | ns |
| $\mathrm{t}_{\text {AXQX }}$ | Address Transition to Output Transition | 5 |  | 5 |  | ns |

Figure 6. Read Mode AC Waveforms


Table 9. Write Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{VCC}=4.75 \mathrm{~V}$ to 5.5 V or 4.5 V to 5.5 V )

| Symbol | Parameter | MK48T08/18 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 10 |  | 15 |  |  |
|  |  | Min | Max | Min | Max |  |
| $t_{\text {aVaV }}$ | Write Cycle Time | 100 |  | 150 |  | ns |
| $t_{\text {AVWL }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| $t_{\text {AVE1L }}$ | Address Valid to Chip Enable 1 Low | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {AVE2H }}$ | Address Valid to Chip Enable 2 High | 0 |  | 0 |  | ns |
| twLWH | Write Enable Pulse Width | 80 |  | 100 |  | ns |
| te1LEIH | Chip Enable 1 Low to Chip Enable 1 High | 80 |  | 130 |  | ns |
| te2HE2L | Chip Enable 2 High to Chip Enable 2 Low | 80 |  | 130 |  | ns |
| twhax | Write Enable High to Address Transition | 10 |  | 10 |  | ns |
| $t_{\text {E1HAX }}$ | Chip Enable 1 High to Address Transition | 10 |  | 10 |  | ns |
| te2Lax | Chip Enable 2 Low to Address Transition | 10 |  | 10 |  | ns |
| tovwh | Input Valid to Write Enable High | 50 |  | 70 |  | ns |
| tove1H | Input Valid to Chip Enable 1 High | 50 |  | 70 |  | ns |
| tove2l | Input Valid to Chip Enable 2 Low | 50 |  | 70 |  | ns |
| twHDX | Write Enable High to Input Transition | 5 |  | 5 |  | ns |
| $t_{\text {E1HDX }}$ | Chip Enable 1 High to Input Transition | 5 |  | 5 |  | ns |
| te2LDX | Chip Enable 2 Low to Input Transition | 5 |  | 5 |  | ns |
| twloz | Write Enable Low to Output Hi-Z |  | 50 |  | 70 | ns |
| $\mathrm{tavWh}^{\text {a }}$ | Address Valid to Write Enable High | 80 |  | 130 |  | ns |
| $t_{\text {AVE1H }}$ | Address Valid to Chip Enable 1 High | 80 |  | 130 |  | ns |
| $\mathrm{taVE2L}^{\text {a }}$ | Address Valid to Chip Enable 2 Low | 80 |  | 130 |  | ns |
| twhox | Write Enable High to Output Transition | 10 |  | 10 |  | ns |

Figure 7. Write Enable Controlled, Write AC Waveforms


Figure 8. Chip Enable Controlled, Write AC Waveforms


## READ MODE (cont'd)

Thus, the unique address specified by the 13 Address Inputs defines which one of the 8,192 bytes of data is to be accessed. Valid data will be available at the Data I/O pins within tavqv (Address Access Time) after the last address input signal is stable, providing that the $\overline{E 1}, \mathrm{E} 2$, and $\overline{\mathrm{G}}$ access times are also satisfied. If the $\overline{\mathrm{E} 1}, \mathrm{E} 2$ and $\overline{\mathrm{G}}$ access times are not met, valid data will be available after the latter of the Chip Enable Access Times (te1LQV or $\mathrm{t}_{\mathrm{E} 2 \mathrm{HQv}}$ ) or Output Enable Access Time (tglqv).

The state of the eight three-state Data I/O signals is controlled by E1, E2 and G. If the outputs are activated before $\mathrm{t}_{\mathrm{AVQv}}$, the data lines will be driven to an indeterminate state until $t_{A V Q v}$. If the Address Inputs are changed while E1, E2 and G remain active, output data will remain valid for $t_{\operatorname{AXQx}}$ (Output Data Hold Time) but will go indeterminate until the next Address Access.

## WRITE MODE

The MK48T08/18 is in the Write Mode whenever $\overline{\mathrm{W}}, \overline{\mathrm{E}}$, and E2 are active. The start of a write is referenced from the latter occurring falling edge of $\bar{W}$ or $\overline{E 1}$, or the rising edge of E2. A write is terminated by the earlier rising edge of $\bar{W}$ or $\overline{E 1}$, or the falling edge of E2. The addresses must be held valid throughout the cycle. $\overline{\mathrm{E}}$ or $\overline{\mathrm{W}}$ must return high or E2 low for minimum of te1hax or tealax from Chip Enable or twhax from Write Enable prior to the initiation of another read or write cycle. Data-in must be valid tDVWH prior to the end of write and remain valid for twhDx afterward. $\bar{G}$ should be kept high during write cycles to avoid bus contention; although, if the output bus has been activated by a low on $\overline{E 1}$ and $\bar{G}$ and a high on $E 2$, a low on $\bar{W}$ will disable the outputs twloz after $\bar{W}$ falls.

## DATA RETENTION MODE

With valid VCc applied, the MK48T08/18 operates as a conventional BYTEWIDE static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself when VCc falls within the $V_{\text {PFD }}(\max )$, $\mathrm{V}_{\text {PFD }}(\min )$ window. All outputs become high impedance, and all inputs are treated as "don't care."
Note: A power failure during a write cycle may corrupt data at the currently addressed location, but does not jeopardize the rest of the RAM's content. At voltages below VPFD(min), the user can be assured the memory will be in a write protected state, provided the $\mathrm{V}_{\mathrm{Cc}}$ fall time is not less than $\mathrm{t}_{\mathrm{F}}$. The MK48T08/18 may respond to transient noise spikes on $V_{c c}$ that reach into the deselect window during the time the device is sampling $\mathrm{V}_{\mathrm{cc}}$. There-
fore, decoupling of the power supply lines is recommended.

When Vcc drops below $\mathrm{V}_{\text {so }}$, the control circuit switches power to the internal battery which preserves data and powers the clock. The internal button cell will maintain data in the MK48T08/18 for an accumulated period of at least 10 years when $\mathrm{V}_{\mathrm{cc}}$ is less than Vso. As system power returns and Vcc rises above $V_{s o}$, the battery is disconnected, and the power supply is switched to external Vcc. Write protection continues until $V_{c c}$ reaches VPFD(min). E1 should be kept high or E2 low as Vcc rises past $\mathrm{VPFD}^{\mathrm{P}}(\mathrm{min})$ to prevent inadvertent write cycles prior to processor stabilization. Normal RAM operation can resume trec after $V_{c c}$ exceeds VPFD(max).

## POWER FAIL INTERRUPT PIN

The MK48T08/18 continuously monitors Vcc. When Vcc falls to the power-fail detect trip point, an interrupt is immediately generated. An internal clock provides a delay of between $10 \mu \mathrm{~s}$ and $40 \mu \mathrm{~s}$ before automatically deselected the MK48T08/18. The INT pin is an open drain output and requires an external pull up resistor, even if the interrupt output function is not being used.

## SYSTEM BATTERY LIFE

The useful life of the battery in the MK48T08/18 is expected to ultimately come to an end for one of two reasons: either because it has been discharged while providing current to the RAM and clock in the battery back-up mode, or because the effects of aging render the cell useless before it can actually be completely discharged. The two effects are virtually unrelated allowing discharge, or Capacity Consumption, and the effects of aging, or Storage Life, to be treated as two independent but simultaneous mechanisms. The earlier occurring failure mechanism defines the battery system life of the MK48T08/18.

## Cell Storage Life

Storage life is primarily a function of temperature. Figure 9 illustrates the approximate storage life of the MK48T08/18 battery over temperature. The results in Figure 9 are derived from temperature accelerated life test studies performed at SGSTHOMSON. For the purpose of the testing, a cell failure is defined as the inability of a cell stabilized at $25^{\circ} \mathrm{C}$ to produce a 2.4 V closed circuit voltage across a $250 \mathrm{k} \Omega$ load resistor. The two lines, $\mathrm{t}_{1} \%$ and $\mathrm{t} 50 \%$, represent different failure rate distributions for the cell's storage life. At $70^{\circ} \mathrm{C}$, for example, the $\mathrm{t}_{1} \%$ line indicates that an MK 48T08/18 has a 1\% chance of having a battery failure 11 years into its life while the $\mathrm{t} 50 \%$ shows the part has a $50 \%$ chance

## SYSTEM BATTERY LIFE (cont'd)

of failure at the 20 year mark. The $t_{1} \%$ line represents the practical onset of wear out and can be considered the worst case Storage Life for the cell. The $\mathrm{t}_{50 \%}$ can be considered the normal or average life.

## Calculating Storage Life

The following formula can be used to predict storage life:

1
$\{[(\mathrm{TA} 1 / \mathrm{TT}) / \mathrm{SL} 1]+[(\mathrm{TA} / / \mathrm{TT}) / \mathrm{SL} 2]+\ldots+[(\mathrm{TAN} / \mathrm{TT}) / \mathrm{SLN}]\}$
where,

- TA1, TA2, TAN = time at ambient temperature 1,2 , etc.
$-T \mathrm{~m}=$ total time $=\mathrm{TA} 1+\mathrm{TA} 2+\ldots+\mathrm{TAN}$
- SL1, SL2, SLN = storage life at temperature 1, 2, etc.

For example an MK48T08/18 is exposed to temperatures of $55^{\circ} \mathrm{C}$ or less for $8322 \mathrm{hrs} / \mathrm{yr}$, and temperatures greater than $60^{\circ} \mathrm{C}$ but less than $70^{\circ} \mathrm{C}$
for the remaining $438 \mathrm{hrs} / \mathrm{yr}$. Reading predicted $\mathrm{t}_{1} \%$ values from Figure 9 ,
$-\mathrm{SL1}=41 \mathrm{yrs}, \mathrm{SL} 2=11.4 \mathrm{yrs}$

- TT = $8760 \mathrm{hrs} / \mathrm{yr}$
$-\mathrm{TA1}=8322 \mathrm{hrs} / \mathrm{yr}, \mathrm{TA} 2=438 \mathrm{hrs} / \mathrm{yr}$
Predicted storage life $\geq$
1
$\{[(8322 / 8760) / 41]+[(431 / 8760) / 11.4]\}$
or 36 years.


## Cell Capacity Life

The MK48T08/18 internal cell has a rated capacity of 39 mAh . The device places a nominal RAM and TIMEKEEPER load of less than 445nA at room temperature. At this rate, the capacity consumption life is $39 \mathrm{E}-3 / 445 \mathrm{E}-9=87,640$ hours or about 10 years. Capacity consumption life can be extended by applying Vcc or turning off the clock oscillator prior to system power down.

## Calculating Capacity Life

The RAM and TIMEKEEPER load remains relatively constant over the operating temperature range. Thus, worst case cell capacity life is essentially a function of one variable, Vcc duty cycle. For

Figure 9. Predicted Battery Storage Life versus Temperature

example, if the oscillator runs $100 \%$ of the time with VCC applied $60 \%$ of the time, the capacity consumption life is $10 /(1-0.6)$, or 25 years.

## Estimated System Life

Since either storage life or capacity consumption can end the battery's life, the system life is marked by which ever occurs first. In the above example, this would be 25 years.

## Reference for System Life

Each MK48T08/18 is marked with a nine digit manufacturing date code in the form of H99XXYYZZ. For example, H995B9231 is:

- H = fabricated in Carrollton, TX
$-9=$ assembled in Muar, Malaysia,
- 9 = tested in Muar, Malaysia,
$-5 B=$ lot designator,
- 9231 = assembled in the year 1992, work week 31.


## CLOCK OPERATIONS

## Reading the Clock

Updates to the TIMEKEEPER registers should be halted before clock data is read to prevent reading data in transition. Because the BiPORT TIMEKEEPER cells in the RAM array are only data registers, and not the actual clock counters, updating the registers can be halted without disturbing the clock itself.

Updating is halted when a ' 1 ' is written to the READ bit, the seventh bit in the control register. As long as a ' 1 ' remains in that position, updating is halted. After a halt is issued, the registers reflect the count; that is, the day, date, and the time that were current at the moment the halt command was issued.
All of the TIMEKEEPER registers are updated simultaneously. A halt will not interrupt an update in progress. Updating is within a second after the bit is reset to a ' 0 '.

## Setting the Clock

The eighth bit of the control register is the WRITE bit. Setting the WRITE bit to a ' 1 ', like the READ bit, halts updates to the TIMEKEEPER registers. The user can then load them with the correct day, date, and time data in 24 hour BCD format (see Table 10). Resetting the WRITE bit to a '0' then transfers those values to the actual TIMEKEEPER counters and allows normal operation to resume. The FT bit and the bits marked as ' 0 ' in Table 10 must be written to ' 0 ' to allow for normal TIMEKEEPER and RAM operation.

## Stopping and Starting the Oscillator

The oscillator may be stopped at any time. If the device is going to spend a significant amount of time on the shelf, the oscillator can be turned off to minimize current drain on the battery. The STOP bit is the MSB of the seconds register. Setting it to a '1' stops the oscillator. The MK48T08/18 is shipped from SGS-THOMSON with the STOP bit set to a ' 1 '. When reset to a ' 0 ', the MK48T08/18 oscillator starts within 1 second.

Table 10. Register Map

| Address | Data |  |  |  |  |  |  |  | Function/Range BCD Format |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |  |
| 1FFFh |  |  |  |  |  |  |  |  | Year | 00-99 |
| 1FFEh | 0 | 0 | 0 |  |  |  |  |  | Month | 01-12 |
| 1FFDh | 0 | 0 |  |  |  |  |  |  | Date | 01-31 |
| 1FFCh | 0 | FT | 0 | 0 | 0 |  |  |  | Day | 01-07 |
| 1FFBh | 0 | 0 |  |  |  |  |  |  | Hour | 00-23 |
| 1FFAh | 0 |  |  |  |  |  |  |  | Minutes | 00-59 |
| 1FF9h | ST |  |  |  |  |  |  |  | Seconds | 00-59 |
| 1FF8h | W | R | S |  |  |  |  |  | Control |  |

Keys: $\mathrm{S}=$ SIGN Bit
FT = FREQUENCY TEST BIt (Set to '0' for normal clock operation)
$R=$ READ Bit
W = WRITE Bit
ST = STOP Bit
$0=$ Must be written to ' 0 '

## Calibrating the Clock

The MK48T08/18 is driven by a quartz controlled oscillator with a nominal frequency of $32,768 \mathrm{~Hz}$. The crystal is mounted in the tophat along with the battery. A typical MK48T08/18 is accurate within $\pm 1$ minute per month at $25^{\circ} \mathrm{C}$ without calibration. The devices are tested not to exceed 35 PPM (parts per million) oscillator frequency error at $25^{\circ} \mathrm{C}$, which equates to about $\pm 1.53$ minutes per month. Of course the oscillation rate of any crystal changes with temperature. Figure 11 shows the frequency error that can be expected at various temperatures. Most clock chips compensate for crystal frequency and temperature shift error with cumbersome trim capacitors. The MK48T08/18 design, however, employs periodic counter correction. The calibration circuit adds or subtracts counts from the oscillator divider circuit at the divide by 128 stage, as shown in Figure 11. The number of times pulses are blanked (subtracted, negative calibration) or split (added, positive calibration) depends upon the value loaded into the five bit Calibration byte found in the Control Register. Adding counts speeds the clock up, subtracting counts slows the clock down.

The Calibration byte occupies the five lower order bits in the Control register. This byte can be set to represent any value between 0 and 31 in binary form. The sixth bit is a sign bit; ' 1 ' indicates positive calibration, ' 0 ' indicates negative calibration. Calibration occurs within a 64 minute cycle. The first 62 minutes in the cycle may, once per minute, have one second either shortened by 128 or lengthened by 256 oscillator cycles. If a binary ' 1 ' is loaded into the register, only the first 2 minutes in the 64 minute cycle will be modified; if a binary 6 is loaded, the first 12 will be affected, and so on.

Therefore, each calibration step has the effect of adding 512 or subtracting 256 oscillator cycles for every $125,829,120$ actual oscillator cycles, that is +4.068 or -2.034 PPM of adjustment per calibration step in the calibration register. Assuming that the
oscillator is in fact running at exactly $32,768 \mathrm{~Hz}$, each of the 31 increments in the Calibration byte would represent +10.7 or -5.35 seconds per month which corresponds to a total range of +5.5 or -2.75 minutes per month.
Two methods are available for ascertaining how much calibration a given MK48T08/18 may require. The first involves simply setting the clock, letting it run for a month and comparing it to a known accurate reference (like WWV broadcasts). While that may seem crude, it allows the designer to give the end user the ability to calibrate his clock as his environment may require, even after the final product is packaged in a non-user serviceable enclosure. All the designer has to do is provide a simple utility that accesses the Calibration byte. The utility could even be menu driven and made foolproof.
The second approach is better suited to a manufacturing environment, and involves the use of some test equipment. When the Frequency Test (FT) bit, the seventh-most significant bit in the Day Register, is set to a ' 1 ', and the oscillator is running at $32,768 \mathrm{~Hz}$, the LSB (DQ0) of the Seconds Register will toggle at 512 Hz . Any deviation from 512 Hz indicates the degree and direction of oscillator frequency shift at the test temperature. For example, a reading of 512.01024 Hz would indicate a +20 PPM oscillator frequency error, requiring a $-10(001010)$ to be loaded into the Calibration Byte for correction. Note that setting or changing the Calibration Byte does not affect the Frequency test output frequency. The device must be selected and addresses must stable at Address 1FF9h when reading the 512 Hz on DQ0.
The FT bit must be set using the same method used to set the clock, using the Write bit. The LSB of the Seconds Register is monitored by holding the MK48T08/18 in an extended read of the Seconds Register, without having the Read bit set. The FT bit MUST be reset to '0' for normal clock operations to resume.

Figure 10. Clock Calibration


Figure 11. Crystal Frequency Error


## ORDERING INFORMATION SCHEME



For a list of available options (Package and Speed) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.

For further information or any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you. M48T08 M48T18

## CMOS 8K x 8 TIMEKEEPER SRAM

- PIN and FUNCTION COMPATIBLE with the MK48T08,18
- SELF CONTAINED BATTERY and CRYSTAL in the CAPHAT DIP PACKAGE
- SMALL OUTLINE PACKAGE PROVIDES DIRECT CONNECTION for a SNAPHAT HOUSING CONTAINING the BATTERY and CRYSTAL
- SNAPHAT HOUSING (BATTERY and CRYSTAL) REPLACEABLE
- 10 YEARS of DATA RETENTION and CLOCK OPERATION in the ABSENCE of POWER


Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections

| INT 1 | W 28] $V_{C C}$ |
| :---: | :---: |
| A12 2 | 27 W |
| A7 3 | 26 E2 |
| A6 4 | 25 A8 |
| A5 5 | 24 A9 |
| A4 6 | 23.111 |
| A3 77 | M48T08 22 T |
| A2 18 | M48T18 $21 \bigcirc$ A10 |
| A10 9 | $207 \overline{\text { E1 }}$ |
| A0 10 | 19 DQ7 |
| DQO 11 | 18 DQ6 |
| DQ1 12 | 17 DQ5 |
| DQ2 13 | 16 DQ4 |
| $V_{\text {SS }} 414$ | 15 DQ3 |
| va01182 |  |

## DESCRIPTION (cont'd)

The 28 pin 600mil DIP CAPHAT ${ }^{\text {m }}$ houses the M48T08, 18 silicon with a quartz crystal and a long life lithium button cell in a single package.

The 28 pin 330mil SO provides sockets with gold plated contacts at both ends for direct connection to a separate SNAPHATTM housing containing the battery and crystal. The unique design allows the SNAPHAT battery package to be mounted on top of the SO package after the completion of the surface mount process.
Insertion of the SNAPHAT housing after reflow prevents potential battery and crystal damage due

Figure 2B. SO Pin Connections

to the high temperatures required for device sur-face-mounting. The SNAPHAT housing is keyed to prevent reverse insertion.
The SO and battery package are shipped separately in plastic anti-static tubes. The SO is also available to ship in Tape \& Reel form. For the M48T18, the battery package part number is "M4T28-BR12SH1".

The ordering information scheme shows the part number for the CAPHAT DIP and the SNAPHAT SOIC. For a complete description of electrical characteristics and bus timing, refer to the MK48T08,18 data sheet.

## ORDERING INFORMATION SCHEME



Note: 08* CAPHAT package only.

For a list of available options (Supply Voltage, Speed, Package, etc...) refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## CMOS 8K x 8 TIMEKEEPER SRAM

- INTEGRATED LOW POWER SRAM, REAL TIME CLOCK, and POWER-FAIL CONTROL CIRCUIT
- CLOCK CALIBRATED at FACTORY for HIGH ACCURACY
- SELF CONTAINED BATTERY and CRYSTAL in the CAPHAT DIP PACKAGE
- DIRECT CONNECTION for a SNAPHAT BATTERY/CRYSTAL PACKAGE on the SO PACKAGE
- BCD CODED YEAR, MONTH, DAY, DATE, HOURS, MINUTES and SECONDS with BYTWIDE RAM-LIKE ACCESS
- AUTOMATIC POWER-FAIL CHIP DESELECT and WRITE PROTECTION
- FREQENCY TEST OUTPUT for REAL TIME CLOCK


## DESCRIPTION

The M48T58 TIMEKEEPER ${ }^{\text {TM }}$ RAM is an $8 \mathrm{~K} \times 8$ non volatile static RAM and real time clock. The monolithic chip is available in two special packages to provide a highly integrated battery backed-up memory and real time clock solution.

Table 1. Signal Names

| A0-A12 | Address Inputs |
| :--- | :--- |
| DQ0-DQ7 | Data Inputs / Outputs |
| FT | Frequency Test Output |
| $\overline{\text { E1 }}$ | Chip Enable 1 |
| E2 | Chip Enable 2 |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{Ss}}$ | Ground |

PRODUCT CONCEPT


Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections

| FT 5 | $\bigcirc 28 \mathrm{~V}$ CC |
| :---: | :---: |
| A12 2 | 27 T W |
| A7 [ 3 | 26 E2 |
| A6 4 | $25]$ A8 |
| A5 5 | $24]$ A9 |
| A4 6 | 23 A11 |
| A3 57 | M48T58 22 G |
| A2 88 | M48T58 21 A10 |
| A159 | $20] \overline{E 1}$ |
| AO 10 | 19 DQ7 |
| DQO 11 | 18 DQ6 |
| DQ1 12 | 17 DQ5 |
| DQ2 13 | 16 DQ4 |
| $V_{\text {SS }} 14$ | 15 DQ3 |
| VA01171 |  |

## DESCRIPTION (cont'd)

The 28 pin 600mil CAPHAT ${ }^{\text {TM }}$ DIP houses the M48T58 silicon with a quartz crystal and a long life lithium button cell in a single package. The 28 pin 330 mil SO provides sockets with gold plated contacts at both ends for direct connection to a separate SNAPHAT ${ }^{\text {TM }}$ housing containing the battery and crystal. The unique design allows the SNAPHAT battery package to be mounted on top of the SO after the completion of the surface mount process. Insertion of the SNAPHAT housing after reflow prevents potential battery and crystal damage due to the high temperatures required for device surface mounting. The SNAPHAT housing is keyed to prevent reverse insertion.
The M48T58 is functional equivalent to any JEDEC standard $8 \mathrm{~K} \times 8$ SRAM. It also easily fits into many ROM, EPROM, and EEPROM sockets, providing the non volatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed.
The static memory array and the quartz controlled clock oscillator of the M48T58 are integrated on one silicon chip. The two circuits are interconnected at the upper seven memory, locations to

Figure 2B. SO Pin Connections

provide user accessible BYTEWIDE ${ }^{\text {TM }}$ clock information in the bytes with addresses 1FF9h-1FFFh. The clock locations contain the year, month, date, day, hour, minute, and second in 24 hour BCD format. Corrections for 28, 29 (leap year), 30, and 31 day months are made automatically. Byte 1FF8h is the clock control register. This byte controls user clock access and stores the digital clock calibration setting.

The clock related bytes are not the actual clock counters themselves; they are memory locations consisting of BiPORT ${ }^{\text {TM }}$ read/write memory cells. The M48T58 includ es a clock control circuit which updates the clock bytes with current information once a second. The information can be accessed by the user in the same manner as any other location in the static memory array.
The M48T58 also has its own power-fail detect circuit. The control circuitry constantly monitors the single 5 V supply for an out of tolerance condition. When $V_{c c}$ is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operation brought on by low Vcc. As Vcc falls below approximately 3 V , the control circuitry connects the battery which maintains data and clock operation until valid power returns.

## CMOS 8K x 8 TIMEKEEPER SRAM

- INTEGRATED LOW POWER SRAM, REAL TIME CLOCK, and POWER-FAIL CONTROL CIRCUIT
- CLOCK CALIBRATED at FACTORY for HIGH ACCURACY
- MICROPROCESSOR POWER-ON RESET (VALID all the WAY to $\mathrm{V}_{C C}=\mathrm{V}_{\mathrm{SS}}$ )
- PROGRAMMABLE WATCHDOG OUTPUT
- PROGRAMMABLE ALARM OUTPUT ACTIVE in the BATTERY BACK-UP MODE
- SELF CONTAINED BATTERY and CRYSTAL in the CAPHAT DIP PACKAGE
- DIRECT CONNECTIONS for a SNAPHAT BATTERY/CRYSTAL PACKAGE on the SO PACKAGE
- BATTERY LOW WARNING


## DESCRIPTION

The M48T59 TIMEKEEPER ${ }^{\text {TM }}$ RAM is an $8 \mathrm{~K} \times 8$ non volatile static RAM and real time clock. The monolithic chip is available in two special packages to provide a highly integrated battery backed-up memory and real time clock solution.

Table 1. Signal Names

| AO-A12 | Address Inputs |
| :--- | :--- |
| DQ0-DQ7 | Data Inputs / Outputs |
| $\overline{\text { RST }}$ | Reset |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\overline{\mathrm{RQ} / \text { FT }}$ | Interrupt / Frequency Test Output |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{S S}$ | Ground |

PRODUCT CONCEPT


Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections

| RST 1 | $\checkmark 28 \mathrm{~V}$ |
| :---: | :---: |
| A12 2 | 27 W |
| A7 [ 3 | $26 \mathrm{TINT} / \mathrm{FT}$ |
| A6 4 | 25 AB |
| A5 5 | 24 -A9 |
| A4 46 | $23]$ A11 |
| A3 7 | M48T59 22 F |
| A2 88 | M48159 21 A A10 |
| A159 | $20]$ |
| AO 10 | 19 DQ7 |
| DQ0 11 | 18 P DQ6 |
| DQ1 [ 12 | 17 DQ 5 |
| DQ2 13 | 16 D DQ4 |
| $V_{S S}[14$ | 15 DQ3 |
| VA01174 |  |

## DESCRIPTION (cont’d)

The 28 pin 600 mil DIP CAPHAT ${ }^{\text {m }}$ houses the M48T59 silicon with a quartz crystal and a long life lithium button cell in a single package. The 28 pin 330 mil SO provides sockets with gold plated contacts at both ends for direct connection to a separate SNAPHATTM housing containing the battery and crystal. The unique design allows the SNAPHAT battery package to be mounted on top of the SO after the completion of the surface mount process. Insertion of the SNAPHAT housing after reflow prevents potential battery and crystal damage due to the high temperatures required for device surface mounting. The SNAPHAT housing is keyed to prevent reverse insertion.
The M48T59 is functional equivalent to any JEDEC standard $8 \mathrm{~K} \times 8$ SRAM. It also easily fits into many ROM, EPROM, and EEPROM sockets, providing the non volatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed.
The static memory array and the quartz controlled clock oscillator of the M48T59 are integrated on one silicon chip. The two circuits are interconnected at the upper seven memory locations to provide user accessible BYTEWIDE ${ }^{\text {TM }}$ clock information in the bytes with addresses 1 FF9h-1FFFh. The clock locations contain the year, month, date, day, hour, minute, and second in 24 hour BCD

Figure 2B. SO Pin Connections

| RST $\square_{1}$ | $28 \vee V_{C C}$ |
| :---: | :---: |
| A12 2 | 27 W |
| A7 3 | $26 \mathrm{TNT} / \mathrm{FT}$ |
| A65 4 | 25 A8 |
| A5 5 | 24 A9 |
| A4 6 | $23-\mathrm{A} 11$ |
| A3 47 | M48T59 22 p |
| A2 58 | M48T59 21 A10 |
| A15 9 | 20 E |
| A0 010 | - 19 PDQ7 |
| DQ 511 | 18 19 DQ6 |
| DQ1 12 | 12 17 DQ5 |
| DQ2 213 | 316 DQ4 |
| VSS 14 | 415 DQ3 |
| va01175 |  |

format. Corrections for 28, 29 (leap year), 30, and 31 day months are made automatically. Byte 1 FF8h is the clock control register. This byte controls user clock access and stores the digital clock calibration setting. Byte 1FF7h contains the watchdog timer setting. Bytes 1FF5h-1FF2h are reserved for clock alarm programming.

The clock related bytes are not the actual clock counters themselves; they are memory locations consisting of $\mathrm{BiPORT}^{\text {MM }}$ read/write memory cells. The M48T59 includes a clock control circuit which updates the clock bytes with current information once a second. The information can be accessed by the user in the same manner as any other location in the static memory array.

A power-on reset output provides a reset pulse to the microprocessor. It pulls low (open drain) on power-down and remains low on power-up for 40 ms to 200 ms after Vcc passes Vpfd. The reset pulse remains active with Vcc at Vss.

The M48T59 also has its own power-fail detect circuit. The control circuitry constantly monitors the single 5 V supply for an out of tolerance condition. When $V_{c c}$ is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operation brought on by low $\mathrm{V}_{\mathrm{cc}}$. As $\mathrm{V}_{\mathrm{cc}}$ falls below approximately $3 V$, the control circuitry connects the battery which maintains data and clock operation until valid power returns.

## SMARTCARD PRODUCTS



ST1305

## HIGH ENDURANCE CMOS 192 bit EEPROM WITH SECURE LOGIC ACCESS CONTROL

ADVANCE DATA

- SINGLE 5V SUPPLY VOLTAGE
- PROGRAMMING TIME: 5 ms
- MEMORY DIVIDED INTO:
- 24 bits of Chip Data
- 40 bits of Application Data
- 48 bits of Count Data
- 12 extra-bits of Transport Code
- 64 bits of Issuer Data
- COUNTING CAPABILITY up to 262,144 UNITS
- CIRCUIT PROTECTED by TRANSPORT CODE for DELIVERY from SGS-THOMSON to the CUSTOMER
- 5 EXTERNAL CONTACTS ONLY (ISO 7816 COMPATIBLE)
- ANSWER to RESET FULLY COMPATIBLE with ISO 7816-3
- E.S.D. GREATER THAN 4000 V
- POWER-ON and LOW Vcc RESET


## DESCRIPTION

The ST1305 is a 192 bits EEPROM memory with associated security logic to control memory access. The circuit includes counting capabilities and thus is very well adapted to prepaid card applications.
The ST1305 is protected by hardwired security logic and special fuses. The memory is a matrix of $24 \times 8$ cells accessed bit by bit for reading and programming, and by byte for internal erasing in final application.

Table 1. Signal Names

| CLK | Clock |
| :--- | :--- |
| RST | Reset |
| I/O | Data Input / Output |
| VCC | Supply Voltage |
| GND | Ground |



Figure 1. Logic Diagram


## INTERNAL ADDRESS MAPPING

The internal address space of the ST1305 is divided into five zones as shown in Figure 2. These zones are the actual EEPROM memory array. The Transport Code or Counter area is used in two
configurations: In the ISSUER configuration it is used to store the Transport Code loaded by SGSTHOMSON for security during delivery to the card issuer; in the USER configuration it is used as a serie of counters.

Figure 2. Memory Map


## SMARTCARD CMOS 272 bit EEPROMs

- SINGLE 5V SUPPLY VOLTAGE
- PROGRAMMING TIME < 5 ms
- MEMORY DIVIDED INTO:
- 16 bits of Chip Identification Data
- 48 bits of Card Identification Data
- up to 40 bits of Counter
- 16 bits for Valorisation Certificate
- 64 bits for Issuer Defined Data
- 32 bits for Anti-Tearing Flags
- 56 bits of User/Issuer Defined Data
- COUNTING CAPABILITY up to $32,768\left(8^{5}\right)$ UNITS
- CIRCUIT PROTECTED by TRANSPORT CODE for DELIVERY from SGS-THOMSON to the CUSTOMER
- CERTIFICATE for CARD VALORISATION
: SPECIAL ANTI-TEARING MECHANISM
- 2 COMMUNICATION PROTOCOLS POSSIBLE
- 6 Contacts for ST1331
- 5 Contacts for ST1336
- ANSWER to RESET COMPATIBLE with ISO 7816-3
- E.S.D. GREATER THAN 4000V
- POWER-ON, LOW and HIGH Vcc RESET
- ST1336 COMPATIBLE with ST1305 or EQUIVALENT

Table 1. Signal Names

| CLK | Clock |
| :--- | :--- |
| RST | Function Code for ST1331 |
|  | Reset for ST1336 |
| B | Function Code (ST1331 only) |
| I/O | Data Input / Output |
| VCC | Supply Voltage |
| GND | Ground |

advance data


Figure 1. Logic Diagram


## DESCRIPTION

The ST1331 and ST1336 are 272 bits EEPROM memories protected by hard wired security logic and special fuses. The memory is a matrix of 34 x 8 cells, accessed bit by bit for reading and programming, and by byte for internal erasing in final application.

A valorisation certificate is implemented in the memory and allows the recognition of the circuit by the appropriate security module. An anti-tearing mechanism allows the prevention of any loss of units in the case of an aborted operation when using open reader (unwanted card extraction). The circuits are very well adapted for prepaid phone card applications.

Figure 2. Memory Map


Figure 3. ST1331-6 Contacts Protocol

| Function Code |  | CLK | Command |
| :---: | :---: | :---: | :---: |
| RST | B |  | RESET |
| 0 | 0 | $\boxed{ }$ | NOEFFECT |
| 1 | 0 | - | READ |
| 0 | 1 | $\sqrt{ }$ | COMPARE |
| 0 | 1 | - |  |
| 1 | 1 | - | PROGRAM |

Programmed bit at '1' (/O line = Vcc)

Figure 4. ST1336-5 Contacts Protocol

| RST <br> (Reset) | CLK | Command |
| :---: | :---: | :---: |
| 1 | $\boxed{ }$ | RESET |
| 0 | $\boxed{\square}$ | READ |
| 0 | 0 | COMPARE |
| $\square$ | PROGRAM |  |
| 0 |  |  |

Programmed bit at ' 0 ' ( $/ / \mathrm{O}$ line $=$ GND)

## SMARTCARD CMOS 272 bit EEPROMs

ADVANCE DATA

- SINGLE 5V SUPPLY VOLTAGE
- PROGRAMMING TIME < 5 ms
- MEMORY DIVIDED INTO:
- 16 bits of Chip Identification Data
- 48 bits of Card Identification Data
- up to 40 bits of Counter
- 16 bits for Valorisation Certificate
- 64 bits for Authentication Secret Key
- 32 bits for Anti-Tearing Flags
- 56 bits of User/Issuer Defined Data
- COUNTING CAPABILITY up to $32,768\left(8^{5}\right)$ UNITS
- CIRCUIT PROTECTED by TRANSPORT CODE for DELIVERY from SGS-THOMSON to the CUSTOMER (ST1335 only)
- CERTIFICATE for CARD VALORISATION
- ADVANCED AUTHENTICATION FUNCTION
- SPECIAL ANTI-TEARING MECHANISM
- 2 COMMUNICATION PROTOCOLS POSSIBLE
- 6 Contacts for ST1333
- 5 Contacts for ST1335
- ANSWER to RESET COMPATIBLE with ISO 7816-3
- E.S.D. GREATER THAN 4000 V
- POWER-ON, LOW and HIGH Vcc RESET
- ST1335 COUNTERS COMPATIBLE with ST1305 or EQUIVALENT

Table 1. Signal Names

| CLK | Clock |
| :--- | :--- |
| RST | Function Code for ST1333 |
|  | Reset for ST1335 |
| B | Function Code (ST1333 only) |
| I/O | Data Input / Output |
| VCC | Supply Voltage |
| GND | Ground |



Figure 1. Logic Diagram


## DESCRIPTION

The ST1333 and ST1335 are 272 bits EEPROM memories protected by hard wired security logic and special fuses. The memory is a matrix of 34 x 8 cells, accessed bit by bit for reading and programming, and by byte for internal erasing in final application.

Authentication secret key and valorisation certificate are implemented in the memory and allow the
recognition of the circuit by the appropriate security module. A unique 4 bits authentication signature is generated from chip data and chip secret key when this circuit is challenged by the security module. An anti-tearing mechanism allows the prevention of any loss of units in the case of an aborted operation when using open reader (unwanted card extraction). The circuits are very well adapted for prepaid phone card applications.

Figure 2. Memory Map


Figure 3. ST1333-6 Contacts Protocol

| Function Code |  | CLK | Command |
| :---: | :---: | :---: | :---: |
| RST | B |  |  |
| 0 | 0 | - |  |
| 1 | 0 | - | NOEFFECT |
| 0 | 1 | - | READ |
| 0 | 1 | - | COMPARE |
| 1 | 1 | $\boxed{ }$ | PROGRAM |

Programmed bit at ' 1 ' (/O line $=V_{c c}$ )

Figure 4. ST1335-5 Contacts Protocol


Programmed bit at ' 0 ' ( $/ / \mathrm{O}$ line $=$ GND)

## SERIAL ACCESS CMOS 2K (256 x 8) EEPROM

ADVANCE DATA

- MINIMUM 1 MILLION ERASE/WRITE CYCLES with OVER 10 YEARS DATA RETENTION
- SINGLE $3 V$ to 5.5 V SUPPLY VOLTAGE
- TWO WIRE SERIAL INTERFACE, FULLY $I^{2} \mathrm{C}$ BUS COMPATIBLE
- BYTE and MULTIBYTE WRITE (up to 4 BYTES)
- PAGE WRITE (up to 8 BYTES)
- BYTE, RANDOM and SEQUENTIAL READ MODES
- SELF TIMED PROGRAMMING CYCLE
- AUTOMATIC ADDRESS INCREMENTING
- ENHANCED ESD/LATCH-UP

PERFORMANCES

## DESCRIPTION

The ST14C02C is a 2 K bit electrically erasable programmable memory (EEPROM), organized as $256 \times 8$ bits. It is manufactured in SGS-THOMSON's Hi-Endurance Advanced CMOS technology which guarantees an endurance of more than one million erase/write cycles with a data retention of over 10 years. This memory operates with a supply voltage value as low as 3 V . Both sawn and unsawn wafers and modules on film are available.
The memory is compatible with the $\mathrm{I}^{2} \mathrm{C}$ standard, two wire serial interface which uses a bi-directional data bus and serial clock. It carries a built-in 7 bit, unique device identification code (1010000) corre-

Table 1. Signal Names

| SDA | Serial Data Address Input/Output |
| :--- | :--- |
| SCL | Serial Clock |
| MODE | Multibyte/Page Write Mode |
| VCC | Supply Voltage |
| GND | Ground |



Micromodule


Wafer

Figure 1. Logic Diagram


Figure 2A. Contact Connections


Figure 2B. Die Floor Plan


Note: AO is internally connected to GND. The two MODE padis and the two $V_{C C}$ pads are internally connected together.

Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage Temperature $\begin{gathered}\text { Wafer form } \\ \text { Module form }\end{gathered}$ | $\begin{aligned} & -65 \text { to } 150 \\ & -40 \text { to } 120 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| $V_{10}$ | Input or Output Voltage | -0.3 to 6.5 | V |
| $V_{C C}$ | Supply Voltage | -0.3 to 6.5 | V |
| $V_{\text {ESD }}$ | Electrostatic Discharge Voltage (Human Body model) ${ }^{(2)}$ | 4000 | V |
|  | Electrostatic Discharge Voltage (Machine model) ${ }^{(3)}$ | 500 | V |

Notes: 1. Except for the ratıng "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratıngs" may cause permanent damage to the device These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.
2. MIL-STD-883C, 3015.7 ( $100 \mathrm{pF}, 1500 \Omega$ ).
3. EIAJ IC-121 (Condition C) ( $200 \mathrm{pF}, 0 \Omega$ ).

## DESCRIPTION (cont'd)

sponding to the $I^{2} \mathrm{C}$ bus definition. Only one memory can be attached to the $I^{2} \mathrm{C}$ bus. This memory behaves as a slave device in the $I^{2} \mathrm{C}$ protocol with all memory operations synchronized by the serial
clock. Read and write operations are initiated by a START condition generated by the bus master. The START condition is followed by a stream of 7 bits (identification code 1010000), plus one read/write bit and terminated by an acknowledge bit.

Table 3. Device Select Code

|  | Device Code |  |  |  |  |  |  | RW |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit | b 7 | b 6 | b 5 | b 4 | b 3 | b 2 | b 1 | b 0 |
| Device Select | 1 | 0 | 1 | 0 | 0 | 0 | 0 | RW |

Note: The MSB b7 is sent first.

Table 4. Operating Modes ${ }^{(1)}$

| Mode | R $\bar{W}$ bit | MODE | Bytes | Initial Sequence |
| :---: | :---: | :---: | :---: | :---: |
| Current Address Read | '1' | X | 1 | START, Device Select, R $\bar{W}=$ ' 1 ' |
| Random Address Read | '0' | X |  | START, Device Select, R $\bar{W}=$ '0', Address |
|  | '1' | X | 1 | reSTART, Device Select, $\mathrm{R} \bar{W}=$ ' 1 ' |
| Sequential Read | '1' | $X$ | 1 to 256 | Similar to Current or Random Mode |
| Byte Write | '0' | $X$ | 1 | START, Device Select, R $\bar{W}=$ '0' |
| Multibyte Write | '0' | $\mathrm{V}_{\mathrm{IH}}$ | 4 | START, Device Select, R $\bar{W}=$ '0' |
| Page Write | '0' | $\mathrm{V}_{\text {IL }}$ | 8 | START, Device Select, R $\bar{W}=$ '0' |

Note: 1. $X=V_{I H}$ or $V_{I L}$

Table 5. Endurance and Data Retention Guarantees

| Device | Endurance <br> E/W Cycles | Data Retention <br> Years |
| :---: | :---: | :---: |
| ST14C02C | $1,000,000$ | 10 |

When writing data to the memory it responds to the 8 bits received by asserting an acknowledge bit during the 9th bit time. When data is read by the bus master, it acknowledges the receipt of the data bytes in the same way. Data transfers are terminated with a STOP condition.

Power On Reset: Vcc lock out write protect. In order to prevent data corruption and inadvertent write operations during power up, a Power On Reset (POR) circuit is implemented. Until the Vcc voltage has reached the POR threshold value, the internal reset is active, all operations are disabled and the device will not respond to any command. In the same way, when Vcc drops down from the operating voltage to below the POR threshold value, all operations are disabled and the device will not respond to ary command. A stable Vcc must be applied before applying any logic signal.

## SIGNAL DESCRIPTIONS

Serial Clock (SCL). The SCL input pin is used to synchronize all data in and out of the memory. A resistor can be connected from the SCL line to $V_{C C}$ to act as a pull up (see Figure 4).

Serial Data (SDA). The SDA pin is bi-directional and is used to transfer data in or out of the memory. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A resistor must be connected from the SDA bus line to $\mathrm{V}_{\mathrm{cc}}$ to act as pull up (see Figure 4).

Mode (MODE). The MODE input may be driven dynamically. It must be at $\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{I H}$ for the Byte Write mode, $\mathrm{V}_{\text {IH }}$ for Multibyte Write mode or $\mathrm{V}_{\text {IL }}$ for Page Write mode. When unconnected, the MODE input is internally read as a $\mathrm{V}_{\mathrm{IH}}$ (Multibyte Write mode). Note that the voltages are CMOS levels, not TTL compatible.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 50 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | $0.2 \mathrm{~V}_{\mathrm{Cc}}$ to $0.8 \mathrm{~V}_{\mathrm{CC}}$ |
| Input and Output Timing Ref. Voltages | $0.3 \mathrm{~V}_{\mathrm{cc}}$ to $0.7 \mathrm{~V}_{\mathrm{CC}}$ |

Figure 3. AC Testing Input Output Waveforms


Table 6. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, f=100 \mathrm{kHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance (SDA) |  |  | 8 | pF |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance (other pins) |  |  | 6 | pF |

Note: 1. Sampled only, not $100 \%$ tested

Figure 4. Maximum RL Value versus Bus Capacitance ( $C_{B u s}$ ) for an $I^{2} C$ Bus


## DEVICE OPERATION

## $I^{2} \mathrm{C}$ Bus Background

The ST14C02C supports the $1^{2} \mathrm{C}$ protocol. This protocol defines any device that sends data onto the bus as a transmitter and any device that reads the data as a receiver. The device that controls the data transfer is known as the master and the other as the slave. The master will always initiate a data transfer and will provide the serial clock for synchronisation. This memory is always slave device in all communications.

Start Condition. START is identified by a high to low transition of the SDA line while the clock SCL is stable in the high state. A START condition must precede any command for data transfer. Except during a programming cycle, the memory continuously monitor the SDA and SCL signals for a START condition and will not respond unless one is given.

Stop Condition. STOP is identified by a low to high transition of the SDA line while the clock SCL is stable in the high state. A STOP condition terminates communication between the memory and the bus master. ASTOP condition at the end of a Read command forces the standby state. A STOP condition at the end of a Write command triggers the internal EEPROM write cycle.
Acknowledge Bit (ACK). An acknowledge signal is used to indicate a successfull data transfer. The bus transmitter, either master or slave, will release the SDA bus after sending 8 bits of data. During the 9th clock pulse period the receiver pulls the SDA bus low to acknowledge the receipt of the 8 bits of data.

Data Input. During data input the ST14C02C samples the SDA bus signal on the rising edge of the clock SCL. Note that for correct device operation the SDA signal must be stable during the clock low to high transition and the data must change ONLY when the SCL line is low.
Memory Addressing. To start communication between the bus master and the slave memory, the master must initiate a START condition. Following this, the master sends onto the SDA bus line 8 bits (MSB first) corresponding to the device select code ( 7 bits) and a READ or WRITE bit.
The 7 most significant bits of the device select code are the device type identifier, corresponding to the $I^{2} \mathrm{C}$ bus definition. For these memories the 7 bits are fixed as 1010000 b (A0h).
The 8th bit sent is the read or write bit ( $\mathrm{R} \overline{\mathrm{W}}$ ), this bit is set to ' 1 ' for read and ' 0 ' for write operations. If a match is found, the corresponding memory will
acknowledge the identification on the SDA bus during the 9th bit time.

## Write Operations

The Multibyte Write mode is selected when the MODE pin is at $\mathrm{V}_{\mathrm{H}}$ and the Page Write mode when MODE pin is at VIL. The MODE pin may be driven dynamically with CMOS input levels.
Following a START condition the master sends a device select code with the R $\bar{W}$ bit reset to ' 0 '. The memory acknowledges this and waits for a byte address. The byte address of 8 bits provides access to 256 bytes of the memory. After receipt of the byte address the device again responds with an acknowledge.
Byte Write. In the Byte Write mode the master sends one data byte, which is acknowledged by the memory. The master then terminates the transfer by generating a STOP condition. The Write mode is independant of the state of the MODE pin which could be left floating if only this mode was to be used. However it is not a recommended operating mode, as this pin has to be connected to either $\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$, to minimize the stand-by current.
Multibyte Write. For the Multibyte Write mode, the MODE pin must be at $\mathrm{V}_{\mathrm{IH}}$. The Multibyte Write mode can be started from any address in the memory. The master sends from one up to 4 bytes of data, which are each acknowledged by the memory. The transfer is terminated by the master generating a STOP condition. The duration of the write cycle is $\mathrm{tw}=10 \mathrm{~ms}$ maximum except when bytes are accessed on 2 rows (that is have different values for the 6 most significant address bits A7A2), the programming time is then doubled to a maximum of 20 ms . Writing more than 4 bytes in the Multibyte Write mode may modify data bytes in an adjacent row (one row is 8 bytes long). However, the Multibyte Write can properly write up to 8 consecutive bytes only if the first address of these 8 bytes is the first address of the row, the 7 following bytes being written in the 7 following bytes of this same 'row'.
Page Write. For the Page Write mode, the MODE pin must be at $\mathrm{V}_{\mathrm{IL}}$. The Page Write mode allows up to 8 bytes to be written in a single write cycle, provided that they are all located in the same 'row' in the memory: that is the 5 most significant memory address bits (A7-A3) are the same. The master sends from one up to 8 bytes of data, which are each acknowledged by the memory. After each byte is transfered, the internal byte address counter (3 least significant bits only) is incremented. The transfer is terminated by the master generating a STOP condition. Care must be taken to avoid address counter 'roll-over' which could result in data

Table 7. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{CC}=3 \mathrm{~V}$ to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ILI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| l LI | Input Leakage Current (MODE pad) | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\begin{gathered} \mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\mathrm{CC}} \\ \mathrm{SDA} \text { in } \mathrm{Hi}-\mathrm{Z} \end{gathered}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{C}}=100 \mathrm{kHz}$ <br> (Rise/Fall time < 10ns) |  | 2 | mA |
| IcC1 | Supply Current (Standby) | $\begin{gathered} V_{I N}=V_{S S} \text { or } V_{C C} \\ V_{C C}=5 V \end{gathered}$ |  | 100 | $\mu \mathrm{A}$ |
| $V_{\text {IL }}$ | Input Low Voltage (SCL, SDA) |  | -0.3 | 0.3 VCc | V |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage (SCL, SDA) |  | 0.7 V cc | V cc +1 | V |
| VIL | Input Low Voltage (MODE) |  | -0.3 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage (MODE) |  | $V_{C C}-0.5$ | $\mathrm{V}_{\mathrm{Cc}}+1$ | V |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage | $\mathrm{loL}=3 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}$ |  | 0.4 | V |

Table 8. AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V} C C=3 \mathrm{~V}$ to 5.5 V )

| Symbol | Alt | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{CH} 1 \mathrm{CH} 2}$ | $t_{\text {R }}$ | Clock Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tCL1CL2 | $t_{\text {F }}$ | Clock Fall Time |  | 300 | ns |
| tDH1DH2 | $t_{R}$ | Input Rise Time |  | 1 | $\mu \mathrm{s}$ |
| $t_{\text {DLIDL } 1}$ | $\mathrm{t}_{\mathrm{F}}$ | Input Fall Time |  | 300 | ns |
| $\mathrm{tCHDX}^{(1)}$ | tsu STA | Clock High to Input Transition | 4.7 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{CHCL}}$ | $t_{\text {HIGH }}$ | Clock Pulse Width High | 4 |  | $\mu \mathrm{s}$ |
| tDLCL | thd STA | Input Low to Clock Low (START) | 4 |  | $\mu \mathrm{s}$ |
| tcldx | $t_{\text {HD DAT }}$ | Clock Low to Input Transition | 0 |  | $\mu \mathrm{s}$ |
| tclch | tLow | Clock Pulse Width Low | 4.7 |  | $\mu \mathrm{s}$ |
| $t_{\text {DXCX }}$ | tsu dat | Input Transition to Clock Transition | 250 |  | ns |
| tchin | tsu sto | Clock High to Input High (STOP) | 4.7 |  | $\mu \mathrm{s}$ |
| tDHDL | tbuF | Input High to Input Low (Bus Free) | 4.7 |  | $\mu \mathrm{s}$ |
| tclov | $t_{A A}$ | Clock Low to Data Out Valid | 0.3 | 3.5 | $\mu \mathrm{s}$ |
| tclax | $t_{\text {DH }}$ | Data Out Hold Time After Clock Low | 300 |  | ns |
| fc | $\mathrm{f}_{\mathrm{SCL}}$ | Clock Frequency |  | 100 | kHz |
| $t_{\text {NS }}$ | TI | Noise Suppression Tıme Constant (SCL \& SDA Inputs) |  | 100 | ns |
| $t w^{(2)}$ | twr | Write Time |  | 10 | ms |

Notes: 1. For a reSTART condition, or following a write cycle.
2. In the Multibyte Write mode only, if accessed bytes are on two consecutive 8 bytes rows ( 6 address MSB are not constant) the maximum programming time is doubled to 20 ms

Figure 5. AC Waveforms


## DEVICE OPERATION (cont'd)

being overwritten. Note that, for any write mode, the generation by the master of the STOP condition starts the internal memory program cycle. All inputs are disabled until the completion of this cycle and the memory will not respond to any request.
Minimizing System Delays by Polling On ACK. During the internal write cycle, the memory disconnects itself from the bus in order to copy the data from the internal latches to the memory cells. The maximum value of the write time (tw) is given in the AC Characteristics table, since the typical time is shorter, the time seen by the system may be reduced by an ACK polling sequence issued by the master.

The sequence is as follows:

- Initial condition: a Write is in progress (see Figure 7).
- Step 1: the master issues a START condition followed by a device select byte (1st byte of the new instruction).
- Step 2: if the memory is busy with the internal write cycle, no ACK will be returned and the master goes back to Step 1. If the memory has terminated the internal write cycle, it will respond with an ACK, indicating that the memory is ready to receive the second part of the next instruction (the first byte of this instruction was already sent during Step 1).

Figure 6. $\mathrm{I}^{2} \mathrm{C}$ Bus Protocol


Figure 7. Write Cycle Poiling using ACK


Figure 8. Write Modes Sequence


## Read Operations

Read operations are independent of the state of the MODE pin. On delivery, the memory content is set at all "1's" (or FFh).
Current Address Read. The memory has an internal byte address counter. Each time a byte is read, this counter is incremented. For the Current Address Read mode, following a START condition, the master sends a memory address with the RW bit set to ' 1 '. The memory acknowledges this and outputs the byte addressed by the internal byte address counter. This counter is then incremented. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.

Random Address Read. A dummy write is performed to load the address into the address counter, see Figure 9. This is followed by another START condition from the master and the byte address is repeated with the RW bit set to ' 1 '. The memory acknowledges this and outputs the byte
addressed. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.
Sequential Read. This mode can be initiated with either a Current Address Read or a Random Address Read. However, in this case the master DOES acknowledge the data byte output and the memory continues to output the next byte in sequence. To terminate the stream of bytes, the master must NOT acknowledge the last byte output, but MUST generate a STOP condition. The output data is from consecutive byte addresses, with the internal byte address counter automatically incremented after each byte output. After a count of the last memory address, the address counter will 'roll- over' and the memory will continue to output data.
Acknowledge in Read Mode. In all read modes the memory waits for an acknowledge during the 9 th bit time. If the master does not pull the SDA line low during this time, the ST14C02C terminate the data transfer and switches to a standby state.

SGS-THOMSOR
NTCROEMENTDONDCS

Figure 9. Read Modes Sequence

| CURRENT <br> ADDRESS <br> READ |  |
| :---: | :---: |
| RANDOM ADDRESS READ |  |
| SEQUENTIAL CURRENT READ |  |
| SEQUENTIAL RANDOM READ |  |
|  |  |

## ORDERING INFORMATION SCHEME

Example: \begin{tabular}{rl}
ST14C02C \& $U$ <br>
\& Delivery Form <br>

\hline U | Micromodule |
| :--- |
| on Reel |
| W2 |
| Wafer $280 \mu \mathrm{~m}$ |
| thickness |

\end{tabular}

Parts are shipped with the memory content set at all "1's" (FFh).
For a list of available options refer to the Selector Guide in this Data Book or to the current Memory Shortform catalogue.
For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.

## CMOS MCU BASED FAMILY OF SMARTCARDS ICs

- 8 BIT ARCHITECTURE CPU
- 2 to 16K BYTES of USER ROM
- 96 to 1 K BYTES of USER RAM
- 64 to 64 K BYTES of EEPROM
- SERIAL ACCESS, ISO 7816-3 PIN OUT COMPATIBLE
- 5 MHz INTERNAL OPERATING FREQUENCY
- SINGLE SUPPLY VOLTAGE IN ALL OPERATING MODES ( $5 \mathrm{~V} \pm 10 \%$ )
- POWER ON RESET
- 1 to 32 BYTES MULTIBYTE EEPROM PROGRAMMING CAPABILITY
- VERY HIGH SECURITY LEVEL
- CUSTOMER OPTIONS FOR: SECURITY, SPEED, INTERRUPT, I/O CONFIGURATION
- HIGHLY RELIABLE CMOS EEPROM TECHNOLOGY


## DESCRIPTION

The ST16XY is the generic name of a family of serial access devices perfectly suited to smartcard applications. Built around an 8 bit CPU core, each "family member" includes on chip memories: static RAM can range from 96 up to 1024 bytes, from 2 K to 16 K bytes of user ROM and 64 to 64 K bytes of EEPROM are also user selectable.


Wafer

A large choice of user defined options regarding the clock speed, security, the interrupts and the I/O buffer configurations provide the user with extra flexibility.
The SGS-THOMSON Microelectronics ST16XYZ family has been especially designed for applications requiring a very high level of security. The $100 \%$ compatibility of the ST16XYZ products with the ISO standard (serial access, 5 contacts only, 5 V single power supply in all operating modes, answer to reset conforming to ISO 7816-3...) makes these devices particularly suitable for "Smartcard" type applications.

Table 1. ST16XYZ Family Members

| Product | RAM | ROM | EEPROM |
| :---: | :---: | :---: | :---: |
| ST16301 | 128 bytes | 3K bytes | 1K bytes |
| ST16612 | 160 bytes | 6 K bytes | 2 K bytes |
| ST16B22 | 224 bytes | 11 K bytes | 2 K bytes |
| ST16623 | 224 bytes | 6 K bytes | 3K bytes |
| ST16F48 | 288 bytes | 16 K bytes | 8K bytes |

## DESCRIPTION (Cont'd)

The design of the "on-chip" EEPROM along with a very high reliability CMOS process yields typical endurance of over 100k Erase/Write cycles and data retention greater than 10 years.
In order to develop the software and determine the ROM code, the ST16XYZ-EMU development sys-
tem is available. The customer can define its product configuration in term of memory sizes and options and validate its code.
Then SGS THOMSON-Microelectronics will process this product according to customer requirements.

Figure 2. Block Diagram


## CMOS MCU BASED SAFEGUARDED SMARTCARD IC WITH 8K EEPROM

ADVANCE DATA

- 8 BIT ARCHITECTURE CPU
- 16K BYTES of ROM
- 288 BYTES of RAM
- 8176 BYTES of EEPROM, SECTORS COMBINATIVE:
- Highly reliable CMOS EEPROM Technology
- 10 Years Data Retention
- 100k Erase/Write Cycles Endurance
- Protected one time programmable block (32 or 64 bytes)
- Separate Write and Erase cycle for fast "1" programming
- 1 to 32 bytes block Erase or Write single cycle programming
- SERIAL ACCESS, ISO 7816-3 COMPATIBLE
- SINGLE 5V $\pm 10 \%$ SUPPLY VOLTAGE
- IDLE MODE for POWER SAVING
- 5 MHz INTERNAL OPERATING FREQUENCY
m VERY HIGH SECURITY FEATURES
- 6 PINS CONTACT ASSIGNMENT as for ISO 7816-2
- E.S.D. PROTECTION GREATER than 4000V


## DESCRIPTION

The ST16F48, a member of the standard ST16XYZ family devices, is a serial access microcontroller especially designed for very large volume and cost competitive smartcards applications, where firmware security algorythm must be implemented, and a large EEPROM memory capacity is required.

Table 1. Signal Names

| CLK | Clock |
| :--- | :--- |
| RST | Reset |
| I/O1 | Data Input / Output |
| I/O2 | Data Input / Output (Option) |
| VCC | Supply Voltage |
| GND | Ground |



Figure 1. Logic Diagram


DESCRIPTION (cont'd)
The ST16F48 is based on an SGS-THOMSON 8 bit CPU core and includes on-chip memories: 288 bytes of RAM, 16K bytes of ROM and 8176 bytes of EEPROM structured in two main sectors to be used in different conbinations, as here follow described:

| Sector A | Sector B |
| :---: | :---: |
| 0 | 8176 |
| 1024 | 7152 |
| 2048 | 6128 |
| 4096 | 4080 |

It is manufactured using the high reliable $1 \mu \mathrm{~m}$ CMOS EEPROM technology.
As all the other ST16XYZ family members, it is fully compatible with the ISO standards for smartcards applications.
Software development and firmware (ROM code/options) generation can be done with the ST16XYZ-EMU development system.
The ST16F48 can be delivered in 5 or 6 inches sawn or unsawn, $280 \mu \mathrm{~m}$ thickness wafers.

Figure 2. Block Diagram


## CMOS MCU BASED SAFEGUARDED SMARTCARD IC WITH 1K EEPROM

ADVANCE DATA

- 8 BIT ARCHITECTURE CPU
- 6K BYTES of ROM, SECTORS COMBINATIVE
- 128 BYTES of RAM
- 1088 BYTES of EEPROM, SECTORS COMBINATIVE:
- Highly reliable CMOS EEPROM Technology
- 10 Years Data Retention
- 100k Erase/Write Cycles Endurance
- Protected one time programmable block (32 or 64 bytes)
- Separate Write and Erase cycle for fast "1" programming
- 1 to 16 bytes block Erase or Write single cycle programming
- SERIAL ACCESS, ISO 7816-3 COMPATIBLE
- LOW VOLTAGE OPERATION
- Vcc Range: 2.7V to 5.5 V
- POWER SAVING IDLE MODE
- 5MHz INTERNAL OPERATING FREQUENCY
- VERY HIGH SECURITY FEATURES
- 6 PINS CONTACT ASSIGNMENT as for ISO 7816-2
- E.S.D. PROTECTION GREATER than 5000V


## DESCRIPTION

The ST16601, a member of the standard ST16XYZ family devices, is a serial access microcontroller especially designed for very large volume and cost competitive smartcards applications, where firmware security algorythm must be implemented.

Table 1. Signal Names

| CLK | Clock |
| :--- | :--- |
| RST | Reset |
| I/O1 | Data Input / Output |
| I/O2 | Data Input / Output (Option) |
| VCC | Supply Voltage |
| GND | Ground |



Figure 1. Logic Diagram


## DESCRIPTION (cont'd)

The ST16601 is based on an SGS-THOMSON 8 bit CPU core and includes on-chip memories: 128 bytes of RAM, 6K bytes of ROM and 1088 bytes of EEPROM. Both ROM and EEPROM memories can be configured into two sectors. Access rules from any memory section (sector) to any other are setup by User's defined Memory Access Control Matrix.

It is manufactured using the high reliable SGSTHOMSON $1 \mu \mathrm{~m}$ CMOS EEPROM technology.
As all the other ST16XYZ family members, it is fully compatible with the ISO standards for smartcards applications. Software development and firmware (ROM code/options) generation can be done with the ST16XYZ-EMU development system.
The ST16601 can be delivered in 5 inches sawn or unsawn, $180 \mu \mathrm{~m}$ or $280 \mu \mathrm{~m}$ thickness wafers.

Figure 2. Block Diagram


# F\% SCS=THONSOM <br> NDCROELETRONDCS <br> <br> CMOS MCU BASED SAFEGUARDED SMARTCARD IC <br> <br> CMOS MCU BASED SAFEGUARDED SMARTCARD IC WITH 8K EEPROM 

 WITH 8K EEPROM}

ADVANCE DATA

- 8 BIT ARCHITECTURE CPU
- 16K BYTES of ROM, SECTORS COMBINATIVE
: 288 BYTES of RAM
- 8176 BYTES of EEPROM, SECTORS COMBINATIVE
- Highly reliable CMOS EEPROM Technology
- 10 Years Data Retention
- 100k Erase/Write Cycles Endurance
- Protected one time programmable block (32 or 64 bytes)
- Separate Write and Erase cycle for fast "1" programming
- 1 to 32 bytes block Erase or Write single cycle programming
- SERIAL ACCESS, ISO 7816-3 COMPATIBLE
- LOW VOLTAGE OPERATION
- Vcc Range: 2.7V to 5.5 V
- IDLE MODE for POWER SAVING
- 5 MHz INTERNAL OPERATING FREQUENCY
- VERY HIGH SECURITY FEATURES
- 6 PINS CONTACT ASSIGNMENT as for ISO 7816-2
- E.S.D. PROTECTION GREATER than 5000V


## DESCRIPTION

The ST16SF48, a member of the standard ST16XYZ family devices, is a serial access microcontroller especially designed for very large volume and cost competitive smartcards applications, where firmware security algorythm must be imple-

Table 1. Signal Names

| CLK | Clock |
| :--- | :--- |
| RST | Reset |
| I/O1 | Data Input / Output |
| I/O2 | Data Input / Output (Option) |
| VCC | Supply Voltage |
| GND | Ground |



Figure 1. Logic Diagram


## DESCRIPTION (cont'd)

mented, and a large EEPROM memory capacity is required.
The ST16SF48 is based on an SGS-THOMSON 8 bit CPU core and includes on-chip memories: 288 bytes of RAM, 16K bytes of ROM and 8176 bytes of EEPROM.
Both ROM and EEPROM memories can be configured into two sectors. Access rules from any memory section (sector) to any other are setup by User's defined Memory Access Control Matrix.

It is manufactured using the high reiiable SGSTHOMSON $1 \mu \mathrm{~m}$ CMOS EEPROM technology.

As all the other ST16XYZ family members, it is fully compatible with the ISO standards for smartcards applications.
Software development and firmware (ROM code/options) generation can be done with the ST16XYZ-EMU development system.
The ST16SF48 can be delivered in 5 or 6 inches sawn or unsawn, $180 \mu \mathrm{~m}$ or $280 \mu \mathrm{~m}$ thickness wafers.

Figure 2. Block Diagram


## CMOS MCU BASED SAFEGUARDED SMARTCARD IC WITH MODULAR ARITHMETIC PROCESSOR

ADVANCE DATA

- 8 BIT ARCHITECTURE CPU
- 16K BYTES of ROM, SECTORS COMBINATIVE
- 352 BYTES of RAM
- 4K BYTES of EEPROM, SECTORS COMBINATIVE:
- Highly reliable CMOS EEPROM Technology
- 10 Years Data Retention
- 100k Erase/Write Cycles Endurance
- Protected one time programmable block (32 or 64 bytes)
- Separate Write and Erase cycle for fast "1" programming
- 1 to 32 bytes block Erase or Write single cycle programming
- MODULAR ARITHMETIC PROCESSOR
- Fast modulo $N$ multiplication, squaring and calculation of MONTGOMERY constants.
- Software selectable operand lengt' (256/512 bit)
- Double operand operation (1024 bit)
n SERIAL ACCESS, ISO 7816-3 COMPATIBLE
- SINGLE $5 \mathrm{~V} \pm 10 \%$ SUPPLY VOLTAGE
- POWER SAVING IDLE MODE
- 5 MHz INTERNAL OPERATING FREQUENCY
- VERY HIGH SECURITY FEATURES
- 6 PINS CONTACT ASSIGNMENT as for ISO 7816-2
- E.S.D. PROTECTION GREATER than 5000 V

Table 1. Signal Names

| CLK | Clock |
| :--- | :--- |
| RST | Reset |
| I/O1 | Data Input / Output |
| I/O2 | Data Input / Output (Option) |
| VCC | Supply Voltage |
| GND | Ground |



- FAST CRYPTATION PROCESSING
- 66ms RSA Signature
- 100ms DSS Signature
- 200ms DSS Authentification

Figure 1. Logic Diagram


## DESCRIPTION

The ST16CF54, a member of the ST16XYZ family devices, is a serial access microcontroller especially designed for very large volume and cost competitive smartcards applications, where high performance Public Key Algorithms will be implemented, to cut down initiallization and communication costs and to increase security.
Its internal Modular Arithmetic Processor is designed to speed up cryptographic calculations using Public Key Algorithms. It processes modular multiplications and squaring on 256/512 bit operands or a double operand of 1024 bits. The ST16CF54 is based on an SGS-THOMSON 8 bit CPU core including on-chip memories: 352 bytes of RAM, 16 K bytes of ROM and 4 K of EEPROM.

Both ROM and EEPROM memories can be configured into two sectors. Access rules from any memory section (sector) to any other are setup by User's defined Memory Access Control Matrix.
It is manufactured using the high reliable SGSTHOMSON $1 \mu \mathrm{~m}$ CMOS EEPROM technology.
As all the other ST16XYZ family members, it is fully compatible with the ISO standards for smartcards applications.
Software development and firmware (ROM code/options) generation can be done with the ST16XYZ-EMU development system.
The ST16CF54 can be delivered in 5 inches sawn or unsawn, $180 \mu \mathrm{~m}$ or $280 \mu \mathrm{~m}$ thickness wafers.

Figure 2. Block Diagram


## CMOS CRYPTO-COMPUTER FAMILY

## ADVANCE DATA

- 8 BIT ARCHITECTURE CPU
- 20K BYTES of ROM
- 608 BYTES oF RAM
- 4K BYTES of EEPROM SECTORS COMBINATIVE:
- Highly reliable CMOS EEPROM Technology
- 10 Years Data Retention
- 100K Erase/Write Cycles Endurance
- Protected one time programmable block (32 or 64 bytes)
- Separate Write and Erase cycle for fast "1" programming
- 1 to 32 bytes block Erase or Write single cycle programming
- SINGLE 5V $\pm 10 \%$ SUPPLY VOLTAGE
- SOPHISTICATED HIGH SECURITY FEATURES
- PROGRAMMABLE 8 BIT PARALLEL HOST BUS INTERFACE
- FIVE I/O PORTS
- Two 8 bit ports
- One 4 bit port
- Two serial ports
- MODULAR ARITHMETIC PROCESSOR
- Fast modulo N addition, subtraction, multiplication, exponentiation and calculation of MONTGOMERY constants
- Software selectable operand length (256/512 bit)
- Double operand operation (1024 bit)
- REAL RANDOM NUMBER GENERATOR (can generate secret keys on board)
- OPTIONAL DES ACCELERATOR


PQFP64

- 64 PIN PQFP PACKAGE
- 512 BIT RSA SIGNATURES with 5MHz EXTERNAL CLOCK in 17 ms


## DESCRIPTION

The ST16xF74 is a family of safeguarded 8 bit MCU, especially designed for large volume and cost competitive smartcard terminals applications where high performance Public Key Algorithm are implemented, and Secret Keys are generated on board.

Its internal Modular Arithmetic Processor is designed to speed up cryptographic calculation using Public Key Algorithms. It can process modular addition, subtraction and exponentiation on 256/512 bit operands or 1024 bit double operand.
The optional DES Accelerator speeds up the necessary permutation specified by the NIST DEA standards.
The ST16xF74 is based on the SGS-THOMSON ST16XYZ family of 8 bit MCU.

## Product Variance

| ST16KF74 | All features |
| :--- | :--- |
| ST16LF74 | All features except DES accelerator |
| ST16MF74 | All features except parallel I/O ports |
| ST16NF74 | All features except DES accelerator and parallel I/O ports |

## DESCRIPTION (cont’d)

On-chip memories include: 608 bytes of RAM, 16K bytes of ROM and 4 K bytes of EEPROM. The EEPROM can be configured into any of the following sector conbinations:

| Sector A | Sector B |
| :---: | :---: |
| 0 | 4096 |
| 512 | 3584 |
| 1024 | 3072 |
| 2048 | 2048 |

It is manufactured using the high reliable SGSTHOMSON $1 \mu \mathrm{~m}$ CMOS EEPROM technology.
Software development and firmware (ROM code/options) generation can be done with the SGS-THOMSON ST16XYZ-EMU development system.
The ST16xF74 can be delivered in 64 pin PQFP.

Figure 1. Block Diagram


## ST16XYZ-EMU

## DEVELOPMENT SYSTEM FOR ST16XYZ, MCU BASED SMARTCARD IC FAMILY

## HARDWARE

- Supports the whole ST16XYZ Smartcard IC family including low voltage range products
- Support of all ST16XYZ mask options and memory sizes
- Real time emulation
- 64 K bytes of emulation memory
- Up to 16 breakpoints
- Tracing of 32 bits including 4 external lines
- Trace triggering events defined with up to 32 bits
- 3 triggering events with associated counters
- 2 synchronization outputs
- Emulation with external or internal clock


## SOFTWARE

- Window based interfaces and menus
- Assembler-linker
- Macro call and conditional assembly
- Relocatable or absolute output files


## GENERAL DESCRIPTION

The ST16XYZ-EMU is an advanced real time development system designed and configured to provide comprehensive support for the ST16XYZ products, a family of MCU based Smartcard IC products. This one box system contains the CPU part emulating the ST16XYZ CPU core, and the Memory part emulating all security logic and secure memory, which may be implemented inside any ST16XYZ device.

The software provided enables the hardware to be driven by any PC compatible host computer through 2 serial ports.

## CPU EMULATION

The source software can be prepared in a modular fashion to enable good testability and fast debugging. It can be written using any word processing package and then assembled and linked by the assembler-linker. Assembly directives and macro functions are available.


Figure 1. ST16XYZ-EMU System Configuration


## CPU EMULATION (cont'd)

Hardware and software breakpoints allow the user to stop the MCU whenever the application ROM code execution reaches selected addresses, addresses within a selected range, or on data fetch cycles. The user is then able to read and modify any register or memory location within the simulated memory, inspect trace or place other breakpoints or triggers.
The logic analyser can be used when real time emulation is needed. It allows the recording of 32 bits words, including address bus, data bus, control bits and 4 external signals. Up to 1024 states per bit can be stored into the 32 Kbyte emulation memory.
Using the powerful triggering conditions of the logic analyser, it is possible to only record cycles which are of interest to the user. Events are defined as a pattern of up to 32 bits occurring up to 64,000 times. The acquisition mode can be defined by up to 3 events. The following examples show the powerful capabilities of this logic analyser:

- Records status of all specified bits until 'N' occurrences of event 1.
- Records ' N ' cycles within a specified address range.
- Records status of all specified bits until 'N' occurrences of event 1 , then records ' M ' cycles within a range and finally, records everything until 'P' cycles after event 3.
Such a powerful tool enables the user to detect and trap any pattern and thus quickly debug the application. The trapping of random patterns is greatly improved by the capability to temporarily quit the emulation session while the emulator continues to run the application software. The whole memory of the PC is then available for any use, while the trace function continues to track defined events.


## MEMORY EMULATION

The Memory part of the ST16XYZ-EMU emulates the ROM, RAM and EEPROM memories, the security logic of the family of devices, and support the mask options simulation for the ST16XYZ family.

## Memories

ST16XYZ-EMU is configured with the help of a window menu allowing the user to define the size of each block of the emulated memory: ROM, RAM and EEPROM. A control of each memory block accesses is automatically performed by the Memory part when running the ROM code (real time emulation), any access out of a defined memory block is signalled on the screen of the host computer.
The EEPROM programming time is monitored by an internal time base and a warning is given to the user if a programming delay is shorter than the specified value. This value is set by default to nominal 3 ms , and can be adjusted by the user to any value up to 100 ms .

## Security

The ST16XYZ-EMU front panel displays the status of the security detectors as well as the status of the chip external ISO 7816-3 compatible signals (Vcc, RST, CLK, I/O).

## CARD READER

A card reader can be connected to the host computer through either serial or parallel link. The ST16XYZ-EMU command interpreter directs each command either towards the CPU or Memory part of the ST16XYZ-EMU, or the card reader. This enables the development loop to be closed, and complete applications to be emulated on one single host computer.

ORDERING INFORMATION

| Part Number | Description |
| :---: | :---: |
| ST16XYZ-EMU | Development system for ST16XYZ, MCU based Smartcard IC's family |

Note: The ST16XYZ-EMU is delivered with all necessary software for use on a PC or compatible host computer. Software is delivered on 12 M density, $51 / 4$ inch floppy disks.

## APPLICATION AND QUALITY

# F SCS-THOMSON - MMCROELECRONNGS 

## APPLICATION NOTE

## REPLACING EEPROM WITH ZEROPOWER

Currently there are two approaches for implementing non-volatile memory that can be electrically altered within the system. The first is EEPROM (electrically erasable programmable read only memory). The second is battery backed-up RAM. Many misconceptions about battery backed-up RAMs have swayed system designers away from this technology into using EEPROMs with lower performance specifications. All is not lost however, the ZEROPOWER ${ }^{\text {TM }}$ technology developed by SGS THOMSON Microelectronics provides a totally integrated approach to battery backed-up RAMs, which in most cases can provide direct replacement of EEPROMs with an added advantage of upgrading system performance.

First let's clear the air about the misconceptions concerning battery backed-up RAM. The integration of a long life lithium cell and the low standby current of CMOS RAMs have made possible data retention times that typically extend beyond ten years. Periodic replacement of batteries or battery
charging circuits are no longer necessary. Power fail detection and switching circuitry can be integrated into the same package along with RAM and a small button lithium cell making a complete battery backed-up system that fits into the same socket as conventional RAM. This system in a DIP (dual in-line package) has been invented and trademarked as ZEROPOWER technology by SGS-THOMSON. Extensive reliability studies of the ZEROPOWER technology have been undertaken at SGS-THOMSON which demonstrate a highly reliable approach to non-volatile memory.
Because microprocessors are designed to interface to RAMs, a ZEROPOWER RAM provides the ideal replacement for conventional RAM. Figure 1 shows a typical output timing and interface of an 8 bit microprocessor (Z80). RAM interface can be made by decoding MREQ and address information for $\bar{E}$, connecting $\overline{R D}$ to $\bar{G}$, and connecting $\overline{W R}$ to $\bar{R}$.

Figure 1. Z80 Timing

EEPROMs, on the other hand, require some modification to the write cycle. This modification can be as simple as adding wait cycles until a write to the EEPROM is completed. In this case direct replacement with a ZEROPOWER RAM is possible. The wait cycles can be left in or eliminated to improve performance.
Some early versions of EEPROMs ( 2816 without any suffix), however, require a 21 volt VPP signal. This type of EEPROM is programmed the same way conventional EPROMS are programmed. The only difference being that both "ones" and "zeros" can be programmed not just "zeros". Figure 2 shows how complicated interface to this type of EEPROM can be. Replacement with a ZEROPOWER RAM can be accomplished by eliminating almost all of the external circuitry. In the example shown in Figure 2 only the inverter $E$ is
required for interface to a ZEROPOWER RAM. For interface to a ZEROPOWER RAM the output of inverter $\bar{E}$ should be connected to $\bar{G}$, and WR should be connected directly to $\bar{W}$ on the ZEROPOWER RAM.
In contrast, current technology EEPROMs are 5 volts only. There are two popular types of EEPROMs in production today. The are referred to as latched and timer EEPROMs. Latched EEPROMs latch both data and address on the falling (beginning) edge of the write pulse. Although addresses and data are allowed to change before the completion of a write cycle, write enable must be held active for the complete write cycle. Figure 3 shows latched EEPROM write timing. Timer EEPROMs, however, latch addresses on the falling edge of the write pulse and data on the rising edge. Figure 4 shows timer EEPROM write cycle timing.

Figure 2. 2816 Interface


Figure 3. Latched EEPROM Write Cycle


Figure 4. Timer EEPROM Write Cycle


Latched EEPROMs are interfaced in the system two ways. One, by latching the WE pulse until completion of the write cycle. Two by implementing multiple wait states to complete the write. Replacing latched EEPROM can be done by eliminating the WE latch, allowing the write cycle to follow the microprocessor. Multiple wait states will have no effect on the ZEROPOWER RAM, however for system efficiency they should be eliminated.

Timer EEPROMs are the most popular EEPROMs in use today because their write cycle timing is compatible with microprocessors that have cycle times in the 200 to 500 nanosecond range. The initialization of a timer EEPROM write cycle can be completed in the normal cycle time of the microprocessor and the EEPROM completes the write cycle independent of the system. Some timer EEPROMs will even allow multiple successsive writes (in page mode) before completion of the first write. ZEROPOWER RAMs are directly replaceable for timer EEPROMs in this application and have the
advantage of even faster cycle times with no page mode restrictions. Timer EEPROMs, however, can also allow data and address changes during the write cycle. These data and address changes are not permited on conventional RAM and therefore in this application, data and address must be externally latched before replacement with ZEROPOWER RAM can be done. The later case is not industry standard for memories, and many systems with multiplexed address/data already have address and data latches for this reason.

## Note :

Many EEPROMs require output enable to be high during the write cycle. With RAMs output enable is a "don't case" during write. In the very unlikely event that output enable should be used to gate the write cycle, a change in the circuit needs to be implemented before ZEROPOWER RAM can be used as a replacement.

## PROGRAMMING THE MK48Z02

The MK48Z02 serves many varied applications. It provides the ease of access for both reads and writes that conventional RAMs offer, as well as nonvolatile memory that is associated with read only memories. Because of this nonvolatile characteristic, the MK48ZO2 is often utilized as a medium for storage of alterable program code (firmware) as well as parametric data.

This type of data is usually generated on a software development system and then loaded into memory prior to installation of the device into the final product. Most software development systems provide the means of downloading code either directly into an EPROM device or provide a port for transferring this code to an external PROM programmer. The MK48Z02 will of course not work in an EPROM programming circuit because of the high voltages requires for EPROM write cycles.
Figure 1 shows an inexpensive circuit, however, that can be used for transferring code from an EPROM (master) to an MK48Z02 (copy). (If data already exists in an MK48Z02 it also can be used as the master, because read cycles of the MK48Z02 and EPROM devices are similar). This circuit uses an oscillator and counter to step through all address locations in a binary sequence. The first phase of the clock (positive cycle) generates the write pulse. The second phase of the clock (negative edge) is used to clock the counter circuit to the next address. Once all addresses have been accessed, the next cycle will set a latch that resets the circuit and lights a finished light. Pushing the start button resets the latch and starts the sequence from the beginning. A switch going to $V_{c c}$ on the master and copy sockets is provided so that Vcc can be removed when inserting or removing devices to insure maximum data security. Removing Vcc from the MK48ZO2 will deselect the device making all other inputs don't care, therefore intermittent contact to the socket when inserting or removing devices will not generate spurious write cycles.
Verification of data should not be a significant issue because the MK48Z02 does not suffer from programming yield problems like EPROM devices do.

However, if a device is suspected of having faulty code, verification can be accomplished on the EPROM programmer IN THE VERIFICATION MODE ONLY (caution : check with the manufacturer of the programmer to make sure no high voltages are applied to the device in the verify only mode).
There is no limit to the number of times the MK48Z02 can be programmed, and the MK48Z02 does not need to be erased before it can be programmed.

## MK48Z02 Inexpensive Programmer

- Power Supply
- 12V, 500mA
- sleeve negative, tip positive input.
- Fuse : 1A, 250V.
- LED Busy indicator.
- Copy time under 5 seconds.
- Test sockets for easy insertion and extraction.


## Operation

1. Plug the $A C$ or $D C$ adapter into the coaxial power input, making sure that the polarity is correct, and plug in the power supply.
2. Make sure that the power switch is in the OFF position before inserting the chips.
3. Raise the levers on the test sockets, and insert both chips with the indicator dots on the same side as the levers.
Securely clamp the levers down all the way.
4. Switch the power ON.
5. Depress and release the start button. The busy light will stay lit for about 4 seconds as the chip is being copied.
6. When the light has turned off, switch the power off before releasing the levers on the test sockets and removing the chips.
7. Store the chips in anti-static foam.

## Troubleshooting

If the MK48Z02 Programmer is not functioning properly, take the following steps :
Check the fuse and replace if blown.
Make sure the polarity on the power supply is
correct. (sleeve negative, tip positive).
Follow the operating instructions through step by step.
Remove the bottom of device and make sure all chips are securely in their sockets.

Figure 1. Inexpensive MK48Z02 Programmer


# SGS-THOMSON - MCRORELECTRONDCS 

## APPLICATION NOTE

## POWER FAIL INTERRUPT OF THE MK48Z09/19

A frequent dilemma faced by system designers is how to handle a power failure. Because power fail sensing components add real estate and cost to the system, some designers choose not to implement a power fail routine, allowing "the chips to fall where they may". This approach is frequently rationalized given the in-frequency of power failures and the industry drive to minimize circuit board space. It does not however represent an ideal solution. Other designers have gone to great expense to design a power fail sensing circuit only to find it difficult to control voltage trip points and experience timing requirements that are hard to predict.
The MK48Z09/19 provides a solution to the power fail dilemma. While occupying no more board area than conventional memories of the same density, the MK48Z09/19 also offers a power fail interrupt output pin along with nonvolatile memory. Because the voltage trip point of the interrupt signal on the MK48Z09/19 is temperature compensated, the user can be assured that its operation remains
within specifications over the entire temperature range. The MK48Z09/19 also provides predictable timing. The amount of time between an interrupt low and a power fail write protect condition is a function of an internal oscillator within the MK48Z09/19 and therefore is independent of what may be happening at the system level. The only restriction imposed on the user is that a minimum Vcc fall time not be exceeded. The minimum Vcc fall time is, however, easily within the normal Vcc fall time characteristics of most applications.
The power fail interrupt pin of the MK48Z09/19 is open drain and can be easily implemented by connecting the interrupt signal to a non maskable interrupt input on the microprocessor used, thus initializing a short power fail routine. Because the MK48Z09/19 is battery backed up, the power fail routine can store important data and parameters. Sign off to data communication links and notification of a local power failure to supervisory systems are also applications made possible to the local controller through the use of the power fail interrupt.

Figure 1. Suggested MK48Z09/19 Hook Up
$\square$

## POWER FAIL CONDITIONS

The MK48Z09/19 continuously monitors Vcc. When Vcc falls to the power fail detect trip point of the MK48Z09/19 an interrupt is immediately generated. An internal clock provides a delay no less than $10 \mu$ s but no greater than $40 \mu$ s before automatically deselecting the MK48Z09/19.
With Vcc allowed to fall at its maximum rate from 4.75 V to 4.5 V in $300 \mu \mathrm{~s}(833 \mathrm{~V} / \mathrm{sec})$, a delta voltage between when a power fail is detected and the device is deselected will be established. Because the maximum Vcc fall rate and maximum delay between power fail detect and deselection are given values, this delta voltage can be easily calculated $40 \mu \mathrm{~s} * 833 / \mathrm{V}=48 \mathrm{mV}$ ). Therefore final testing of the MK48Z09/19 at SGS-THOMSON can assure the user that the device will be deselected no lower than the specified Power-Fail Deselect (VPFD min) level, provided that the maximum Vcc fall rate is not exceeded.
With V Cc fall times that stretch over a long period of time, the voltage at which an interrupt is generated and the voltage at which the MK48Z09/19
automatically deselects will approach the same value. Once again final testing at SGS-THOMSON can assure the user that a power fail detect or deselection will occur no higher than the specified Power-Fail Deselect (VPFD max) level.

## POWER UP CONDITIONS

The MK48Z09/19, like most NVRAMs, provides automatic write protection under low voltage conditions. Unfortunately, many processors generate spurious cycles during power up, despite Vcc being within spec. Some processors even continue to behave erratically though their reset pin is being held low, until the system clock has had time to wake up and produce sufficient cycles to clear the processor. The MK48Z09/19 makes it easy to combat this problem by providing an active high E2 input (chip select). This input when tied to the reset line will lock out the MK48Z09/19 during the power on reset time, protecting the data in memory from being inadvertently over written with erroneous data. Figure 2 illustrates a simple power up reset scheme.

Figure 2. Write Protect Application of E2 Input


Notes:

1. Although trip points are tested by holding $V_{c c}$ to given $D C$ levels, the device is by no means in a static state. Address, data lines, and control lines are all toggling. A series of complex patterns are input to the device to ensure that worst case noise conditions generated within the MK48Z09/19 will not affect trip point performance.
2. With even the slowest MK48Z09/19, the 250 ns device, and the minimum $10 \mu \mathrm{~s}$ advanced warning of a deselect condition, there is enough time for 40 memory cycles to take place. The amount of MPU cycles that can take place will of course vary according to the processor used and programming techniques.
3. The MK48Z09/19 can provide an inherent safe guard against a "Brown Out" condition i.e. Vcc that droops or slowly fades below spec. or operational limits and then comes back up. Applications requiring the interrupt pin to remain low until a completion of a sequence of events (within $10 \mu \mathrm{~s}$ ), can relay on the MK48Z09/19 not to interrupt the sequence should power unexpectedly return. Once a power failure is detected and the interrupt pin goes low, the interrupt pin will remain low for the full $10 \mu \mathrm{~s}$ to $40 \mu$ s period and the device will be accessible during this time. Therefore the power fail interrupt application can not be aborted mid cycle. After the interrupt time period the interrupt pin will go high, should $V_{c c}$ rise in the interim, allowing normal operation to resume. The MK48Z09/19, however, waits for a minimum of $30 \mu s$ to a maximum of $120 \mu$ s from the time interrupt goes high until another power fail can be selected. (Should Vcc remain at a level very close to the trip point for an extended period of time, a number of power failures could be detected due to noise on the Vcc line. Interrupt will always follow the above timing however).

## APPLICATION NOTE

## TIMEKEEPER CALIBRATION OF THE MK48T02

The term "quartz accurate" has become a familiar phrase used to describe the accuracy of many time keeping functions. Although quartz oscillators provide an accuracy far superior to other conventional oscillator designs they are, however, not perfect. Quartz crystals are sensitive to temperature variations. Figure 1 shows the relationship between temperature and accuracy of the 32.768 khz crystal oscillator used on the MK48T02 TIMEKEEPER ${ }^{\text {TM }}$. Variations in resonant frequency from one crystal to the next also exist, although these variations typically do not exceed 20ppm (approx. 1 min . per month).
Clocks used in applications requiring a greater accuracy of 1 min . per month or have an ambient temperature that is not centered around room temperature $\left(25^{\circ} \mathrm{C}\right)$ will need a means of calibration.

Typically, most crystal oscillators are calibrated by adjusting the load capacitance of the oscillator. This method, while effective, has several disadvantages.

1. It requires external components.
2. It requires the use of test equipment (fre- quency counter).
3. It can increase oscillator current (an important factor in battery backed-up applications).
At SGS-THOMSON Microelectronics, we believe these disadvantages are unacceptable. The MK48T02 calibrates its clock by adding or subtracting pulses from the clock chain in a predictable manner (periodic counter correction). This method can be employed under software control eliminating the disadvantages of the previously stated method and making it end user friendly.

Figure 1. Typical MK48T02 Oscillator Frequency vs. Temp.


## TWO METHODS FOR CALCULATING CALIBRATION

There are two methods for establishing how much calibration will be required in a given application. The first method can be easily implemented in the user environment allowing the average ambient temperature be taken into consideration. The other method provides a fast means of calibration at the OEM site.

## Empirical In System Method

This method involves setting the clock to a known standard and then comparing at a fixed time later. The longer the time period the greater the accuracy. When setting the clock, all counters in the 32.768 khz to 1 second divider chain start from zero as soon as the write bit is released. Therefore, it is possible to set the clock to the standard within the response time of the system.

## How to calculate the amount of calibration necessary.

$\mathrm{N}=$ number of seconds in the time period
$\mathrm{T}=$ number of seconds elapsed on the MK48T02
$X=$ error in parts per million
$X=(T-N) / N^{*} 1 E 6$

## Notes:

1. Setting the sign bit does not indicate a ones complement number. Setting the sign bit speeds up the clock.
2. Each bit in the calibration bits represents a change of 2.034 parts per million.
3. Depending upon when the MK48T02 is read with respect to an update a one second error can occur. Make sure the time period for calculations is long enough so that this error becomes negligible.

## Frequency Test Method

This method is best suited for use at incoming inspection on a sophisticated tester or on a bench set up. It is not practical for in system use unless a means for latching address and control lines can be implemented because the device must be held in a read state for and indefinite period of time.

## Procedure for frequency test method.

1. set write bit.
2. set FT bit (DQ6 for day register).
3. reset write bit.
4. set address to seconds register and control lines for a device read.
5. measure 512 hz frequency at DQO.
6. set write bit.
7. reset FT bit.
8. set correct time and calculated calibration.
9. reset write bit.

## Notes:

1. Instruments for measuring frequency should be accurate to 1 ppm for reasonable results.
2. Error in ppm $=($ frequency measured-512)/512 * 1 E 6 .
3. Fallure to reset the $F T$ bit will result in gross timekeeping errors.

## TIMEKEEPER CONTROL REGISTER

The control register of the MK48T02 serves three separate functions, all within the same byte of data. It allows the user to write time (write bit), read time (read bit) and calibrate the clock. When writing or reading the clock care should be taken not to disturb the calibration data.
When setting the write bit, data contained in the calibration bits will be entered into the calibration circuitry. Care should be taken to ensure this calibration data to be valid.
When setting the read bit, data contained in the calibration bits will be entered into memory only. This may seem harmless, however, it should be noted that the calibration data is not refreshed with a clock update. Therefore any record of valid calibration data will be lost if valid calibration data is not included with the read bit. This is important because valid calibration data is needed when setting the write bit.

Procedure For Setting And Resetting The Read And Write Bits

## Set Write bit.

1. Read contents of Control Register.

00XXXXXX
2. Logical OR contents with the number 128.

OR 10000000
3. Load results into Control Register.

10XXXXXX
Reset Write Bit.

1. Read contents of Control Register.

10XXXXXX
2. Logical AND contents with the number 127.

01111111
3. Load results into Control Register.

00XXXXXX
Set Read Bit.

1. Read contents of Control Register.

00XXXXXX
2. Logical OR contents with the number 64.

OR 01000000
3. Load results into Control Register.

01XXXXXX
Reset Read Bit.

1. Read contents of Control Register.
2. Logical AND contents with the number 191.

01XXXXXX
3. Load results into Control Register.

AND 10111111

Example BASIC program.
10 REM CONTROL REGISTER LOCATION
20 A $=2040$
30 REM SET WRITE BIT
40 POKE A, PEEK (A) OR 128
50 REM RESET WRITE BIT
60 POKE A, PEEK (A) AND 127
70 REM SET READ BIT
80 POKE A, PEEK (A) OR 64
90 REM RESET READ BIT
100 POKE A, PEEK (A) AND 191

MEMORY MAPPED TIMEKEEPER REGISTERS OF THE MK48T02

Although software is usually thought of as being flexible, there can be applications where the memory management of the system defines how the memory will be utilized. Because the TIMEKEEPER ${ }^{\text {TM }}$ registers of the MK48T02 reside within a predetermined position within the memory map, this may present a problem in these applications. Fortunately there are easy solutions to this problem.

There are several options possible for moving the location of the TIMEKEEPER registers within memory. The first option involves inverting one, all, or any combination of the eight most significant address lines of the MK48T02. Figure 1 shows an example of how inverting address A10 will move the apparent position of the TIMEKEEPER from the top of the device memory to the middle of device memory (from 7F8-7FF to 3F8-3FF).

Another option is to use higher order address lines (above A10) to decode the chip enable input of the MK48T02, therefore moving the apparent location of the entire MK48T02 within memory. Figure 2.
shows an example of how this can be done. With this technique the TIMEKEEPER registers will remain in consecutive locations. Combinting options can place the TIMEKEEPER registers in any block of eight bytes of memory.
Finally, a third option would be to bank select the MK48T02. This method would allow the TIMEKEEPER to become transparent to memory directly accessible from the processor. Implementing a bank select requires generating a pseudo address line or lines that can be decoded with other address information to select the appropriate memory. The most convenient method for creating this pseudo address is to use an output port for this purpose. Microcontrollers have these ports on board while Microprocessors require a PIA chip to accomplish I/O functions. Figure 3 shows a typical Microprocessor to PIA combination that utilizes an I/O port to bank select memory. The I/O port can be programmed high or low by loading a register within the PIA. The PIA chip is selected by decoding IOREQ (I/O request). IOREQ also disables main memory and the MK48T02.

Figure 1.


Figure 2.


Figure 3.


## APPLICATION NOTE

## THE MK45H03 BiPORT FIFO 16-BIT TO 8-BIT CONVERSION

## INTRODUCTION

When SGS-THOMSON Microelectronics introduced the MK4501 in 1983, it was the first high density FIFO with a BiPORT ${ }^{T M}$ memory cell architecture. The MK4501 quickly became the industry standard with an organization of $512 \times 9$ bits, and included both an Empty and Full status flag. SGSTHOMSON has extended this technology to develop a device with four times the density - the MK45H03. The MK45H03 has a $2 \mathrm{~K} \times 9$-bit organization, and includes the addition of a Half Full ( HF ) status flag, as well as the Empty and Full status flags. Its BiPORT ${ }^{\text {TM }}$ RAM cell design allows simultaneous and asynchronous Write/Reads, and avoids the added ripple-through delay times of conventional shift register based FIFOs. As with the MK4501, word with and depth expansion is easily achieved by using the XI and XO pins. The MK45H03 is pin-for-pin compatible with the MK4501 and MK45H01, and thus can be used as a density upgrade in many applications.

## CIRCUIT DESCRIPTION

As shown in Figure 1, the block diagram for this application concept shows an example of how to interface a 16 -bit Microprocessor to an 8 -bit peripheral. Due to the MK45H03's architecture, which provides easy width expansion, we can interface two MK45H03 FIFOs to a 16-bit Microprocessor for collecting and holding our data dumps. By using a small amount of additional logic, we can retrieve this data in consecutive 8 -bit bytes. (The diagram in Figure 2 shows the basic idea in an equivalent circuit). Using the two MK45H03 FIFOs, we start with a $2 \mathrm{~K} \times 16$ memory buffer as our input, and convert it to a $4 \mathrm{~K} \times 8$ memory buffer output. The status flags will keep us updated to let us know when we are Full ( $\overline{\mathrm{FF}}=\mathrm{low}$ ), or Empty ( $\overline{\mathrm{EF}}=\mathrm{low}$ ). The Half-Full status flag ( $\overline{\mathrm{HF}}=$ low) will help to avoid those sudden unpredicted halts, for example, should there not be adequate block memory space available. We will also take advantage of the asynchronous and simultaneous Write/Read capability of the MK45H03's BiPORT ${ }^{\text {TM }}$ design.

Figure 1. Block Diagram


## CIRCUIT OPERATION

The schematic diagram in Figure 3, shows that we will be writing 16 -bit words designated as UPPER and LOWER 8 -bit bytes, and then reading first the UPPER 8-bit byte, and then the LOWER 8-bit byte. As with all FIFO applications, we must start with Reset ( $\overline{\mathrm{RS}}$ ) to initialize the circuit. Remembering that upon reset our EF output goes active low, all Read cycles are ignored until the first Write cycle has been completed. Once a succesful Write has been performed, the $\overline{\mathrm{EF}}$ output will go inactive high. The ideal operation would allow the Write count to remain at least one cycle ahead of the Read, thus avoiding $\overline{E F}$ from being asserted active. Referring again to Figure 3, the $\overline{\mathrm{A}} / \mathrm{B}$ select to the data multiplexers via Q of the D-type flip-flop, alternates at the end (rising edge) of each Read to get ready for the next Read cycle. This avoids additional gate delay time, as well as providing a READ strobe during the full $\bar{R}$ pulse width. Therefore, after Write, and upon the first Read, we access the UPPER byte ( $Q_{A-7}$ ), and alternate thereafter between the LOWER (Qb 0-7) and UPPER byte with each consecutive Read. The flag status needs only to be taken from the LOWER byte FIFO since it will be Read last, and both are written simultaneously. Of course an (Empty - 1) function could be implemented on the 8 -bit side by using the Empty Flag output from the UPPER FIFO.

In this application we have included data bus control with a fast external Output Enable ( $\overline{\mathrm{G}}$ ) on the multiplexer. The waveform timing diagram is referenced in Figure 4. Since there will be a specific Q-valid access time from the enabled FIFO to the data inputs of the multiplexer, the $\overline{\mathrm{G}}$ input can be tied to the $\overline{\mathrm{R}}$ system input without any penalty. The timing diagram in Figure 5 displays the typical access times to be considered. For example, $\mathrm{t}_{\mathrm{A} 1}$ is the combined access time of the OR gate plus Read access ( $\mathrm{t}_{\mathrm{A}}$ ) of the MK45H03. Further definitions are : $\mathrm{t}_{\mathrm{A} 2}=\mathrm{MUX}$ Q-Valid access time, $\mathrm{t}_{\mathrm{A}}=$ MUX Q-Valid access time from $\overline{\mathrm{R}}$ asserted low, tglov is MUX $\bar{G}$ (Output Enable) access to QValid, toh $1=$ Q-Hold time of the FIFO, $\mathrm{toH} 2=$ Q-Hold time of the MUX, and tghoz is output Enable to High Z. It should be noted that $t_{A 3}$ is equal to ( $t_{A 1}+t_{A_{2}}$ ), where the limiting factor is $\mathrm{t}_{\mathrm{A} 1}$ not tglov, when $\overline{\mathrm{G}}=$ $R$ (see Figure 5).

## CONCLUSION

This implementation presumes that Read strobes will be halted when the lower MK45H03 indicates itself empty. In this example, should the lower FIFO become empty, additional Read strobes will continue to toggle the select D-type flip-flop even though the FIFOs will not respond. Should Read-while-Empty compatibility be required, then additional logic will be needed to disable the select flip-flop when the lower FIFO is empty.

Figure 2. Equivalent Circuit


Figure 3. Asynchronous 16-Bit to Asynchronous 8-Bit Schematic


Figure 4. Timing Diagram
(/

Figure 5. Access Times


## MICROWIRE EEPROM COMMON I/O OPERATION

Bernard SABY

SGS-THOMSON Microelectronics provides a wide range of serial access EEPROMs. The MICROWIRE ${ }^{T M}$ product line is designed for a 4 -wire interface: SK the Clock input, CS the Chip Select Input, DI the Serial Data Input, and DO the Serial Data Output. Some MCUs such as the SGSTHOMSON ST9 or ST7 series include a Serial Peripheral Interface (SPI) "on-chip", that can fit this MICROWIRE interface, but those EEPROMs can be used with any general purpose microcontroller where the interface wires are hooked to I/O ports or some equivalent circuitry.
Since DO output is in high impedance while instructions, addresses and data are shifted into the DI serial input, it seems attractive to tie DI and DO pins together to provide a common DI/DO bus. The chips can operate correctly in this configuration, provided that appropriate design rules are carefully followed. The possible troublesome situations are limited to the instructions where DO output is activated.
Such instructions include: READ,WRITE, ERASE, WRAL and ERAL.

This note reviews and details the specific points where precautions must be taken in common DI/DO applications. In order to provide the designer with a safe-design guide, all calculations are carried out upon the worst case values as specified in the data sheet of these EEPROM devices.

## READ INSTRUCTION

Let's consider a typical common DI/DO application (as in Figure1). The DI driver and the DO receiver can be discrete logic or part of a microcontroller I/O port or any equivalent circuitry.
DO pin is in high impedance while the READ opcode and the address bits are clocked into the chip upon the rising edge of SK clock. These bits must be kept valid for a minimum hold time of $t_{\text {DIн }}$ : see data sheet. However, upon the rising edge of SK where the last address bit (AO) is clocked into DI, the DO pin comes out of high impedance and outputs the leading bit (logical 0 ) which precedes the 16 bit data string (see example in Figure 2).

Figure 1. Typical Common DI/DO Application


The maximum delay between the rising edge of SK and the leading " 0 " bit is specified for a maximum of tpDo (between 500 ns and $1 \mu \mathrm{~s}$, depending on the product); nevertheless, typical values of less than 100 ns can be found.
Since the DI driver must remain enabled with the

A 0 bit for a minimum of $t_{\text {DIH }}$ (hold time) before being disabled, a bus conflict will occur if the AO bit is a "1" (odd address registers). The consequences are:

- a low impedance path is created between Vcc and ground through DI driver and the on-chip DO out-

Figure 2. Read Instruction Example


Figure 3. Short-Circuit between Vcc and Ground

put buffer (see Figure 3); this short-circuit may produce glitches on the power supply which can disturb all the circuits on the board;
the logical level on the DI/DO bus is not well-defined as it is the result of the relative driving capability of the DI driver and the DO output buf-
fer; the DI pin can even see a logical " 0 " preventing the access of the odd address registers.
This trouble can be solved by inserting a current limiting resistor in the sinking current path. Figure 4 shows some possible locations for this resistor; however, the best location is between the DO out-

Figure 4. Possible Locations for the Current Limiting Resistor


Figure 5. Exponential Charge and Discharge of the Bus Capacitance

put and the DI/DO bus for the following reasons:

- during the overlap time, the logical level on the DI/DO bus will be defined by the DI driver only, allowing the respect of the tDIH hold time specification.
- as we discuss later, the R resistor slows down the propagation time of the DO output signals on the DI/DO bus, but only the 16 bits of data read from the chip are affected. If $R$ were in series with the DI driver, all the input signals for all the instructions would be slowed down in the same way.
The R resistor doesn't have any effect as long as DO is in high impedance. During the execution of a READ instruction, R sinks some current from the DI driver during the short overlap time; then the DI driver is disabled and DO output takes control of the DI/DO bus through the R resistor.
Because of the bus capacitance $C$, the signals are distorded: the rising and falling edges of DO output are transformed into exponential curves whose shape depends on the time constant RC (see Figure 5 ).
The consequence is: after a rising edge of SK clock, the logical level on the DI/DO bus needs some delay before being considered as steadily established and ready to be sampled by the DO receiver. This
safety delay can be estimated to be at least $3 x R x C$; after sampling, the subsequent rising edge of SK can occur.
When applying the results of Figure 5 to the worst case of DO output levels (see data sheet): $\mathrm{V}_{\mathrm{OH}}$ min $=2.4 \mathrm{~V}$, Vol $\max =0.4 \mathrm{~V}$, Voltage Swing $=2 \mathrm{~V}$, the DI/DO bus levels will be:
- logical "1" $=2.3 \mathrm{~V}$ minimum for a delay of $3 x$ RC
- logical "0" $=0.5 \mathrm{~V}$ maximum after SK rising edge

It will be necessary to reduce the SK clock frequency when and only when shifting the 16 bits of data out from the EEPROM. All other operations can be performed at the nominal clock rate.
This reduction is of course directly related to the RC time constant of the DI/DO bus. Figures 6, 7, 8 show some experimental examples replotted from the scope with different values of R and C .
In the last example, the maximum clock frequency is: $1 / 3 \times R C=100 \mathrm{KHz}$, assuming that DI/DO bus is sampled by the DO receiver circuitry just before the rising edge of the SK clock.
In order to avoid an important reduction of the clock frequency, the following techniques can be used which minimize the $R$ and $C$ values:

Figure 6. Oscilloscope Plot, $\mathrm{R}=10 \mathrm{k} \Omega, \mathrm{C}=100 \mathrm{pF}, \mathrm{RC}=1 \mu \mathrm{~s}$


Figure 7. Oscilloscope Plot, $\mathrm{R}=5 \mathrm{k} \Omega, \mathrm{C}=100 \mathrm{pF}, \mathrm{RC}=500 \mathrm{~ns}$


Figure 8. Oscilloscope Plot, $\mathrm{R}=10 \mathrm{k} \Omega, \mathrm{C}=330 \mathrm{pF}, \mathrm{RC}=3.3 \mu \mathrm{~s}$


- to minimize the bus capacitance, it is important to implement the EEPROM device as close as possible to the DI driver/DO receiver circuitry for the shortest connection, and not share too many devices on the same DI/DO bus since the capacitance will be proportionnal to the number of devices connected in parallel to the same DI/DO bus.
- the value of the R resistor can be decreased as long as the DI driver can source the corresponding amount of current during the bus conflict time and as long as the power supply is adequately decoupled to withstand this transient of current. It's up to the designer to decide about the best trade-off based upon his specific application's requirements.


## INTERFACE WITH CMOS CIRCUITS

The MICROWIRE EEPROM devices are specified for TTL compatible input/output levels; when using CMOS circuits to interface these devices, some precautions must be taken to ensure the correct interpretation of the logical levels.
Since the CMOS output-high levels are close to $\mathrm{V}_{\mathrm{cc}}$ and output-low level close to 0 V , it is obvious that there are no difficulties in driving the DI, CS and SK inputs of the EEPROM devices.

Concerning the DO output, the minimum outputhigh level is specified to 2.4 V , which is lower than the minimum input high level of CMOS $(3.5 \mathrm{~V}$ for $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}$ ). A common practice is to connect a pull-up resistor Rp between the DO output and $\mathrm{V}_{\mathrm{cc}}$, thus increasing the effective high-level in order to meet the CMOS specs.
Although this configuration suits perfectly to a separate DI and DO, it raises some difficulties in common DI/DO applications.
When DO output is a "zero" level, i.e. $\mathrm{V}_{\mathrm{ol}}=0.4 \mathrm{~V}$, worst case conditions, the R and Rp resistors act together as a voltage divider on the DI/DO bus (see Figure 9); hence, the Rp resistor value must be at least 5 times greater than $R$ value and the "zero" level on the DI/DO bus is:

$$
\begin{aligned}
& 0.4 \mathrm{~V}+(5 \mathrm{~V}-0.4 \mathrm{~V}) \times R /(\mathrm{R}+\mathrm{Rp})=1.17 \mathrm{~V} \\
& \text { when } R p=5 \times R
\end{aligned}
$$

Although this value is 330 mV below the 1.5 V , maximum "zero" input level of CMOS, the wide noise margin traditionally associated with CMOS is then significantly reduced.
For a "1" to "0" transition, the DO output on-chip buffer will have to discharge the bus capacitance through the $R$ resistor and to sink some current from the $\mathrm{V}_{\mathrm{CC}}$ through Rp resistor. In that case, we may

Figure 9. DI/DO Bus Configuration with Pull-up Resistor (Rp)

see that the new time constant is equal to the product of the bus capacitance C with the parallel combination of $R$ and $R p$, which is $17 \%$ smaller than the one without Rp. However, the steady "0" level is no more 0.4 V , as we assumed for TTL levels but 1.17 V as calculated above (if $\mathrm{Rp}=5 x \mathrm{R}$ ). Despite of this smaller time constant, the voltage swing between " 0 " and " 1 " is greater in this case (see later on); hence it is advised before sampling to keep the same "rule of the thumb" delay of 3xRC after the SK clock rising edge.
The major problem is for the " 0 " to "1" transition. During a first step, the bus capacitance is charged through DO output in series with R and the Vcc power supply in series with Rp. These conditions lead to the same time constant as above (i.e. 17\% smaller than the one without Rp).
But once the DI/DO bus voltage reaches the DO output level, the DO on-chip buffer is automatically turned off and the Rp resistor remains the only contributor to the charge of the bus capacitance, resulting into a much higher time constant: $\mathrm{RpxC}=$ $5 x R x C$ (if $R p=5 x R$ ).
If we consider the worst case "1" output level for DO ( $\mathrm{V}_{\text {он }}=2.4 \mathrm{~V}$ ), it lasts a long time to go up to 3.5 V ,
which is the minimum " 1 " input level for CMOS. It will last exactly $0.55 \times R p C$ (if Vcc $=5 \mathrm{~V}$ ) or $2.75 \times \mathrm{RC}$ after the DO output turn off, and we must add a reasonable noise margin ( 300 or 400 mV ).
As a result: the minimum delay between the rising edge of SK and the sampling of the DI/DO bus should be 2 or 3 times longer than the one we've found for the TTL levels (without Rp), and the clock frequency must be reduced as much.
It is possible to avoid this situation by using a TTL level compatible input CMOS device such as the 74HCTXXX devices as DO receiver circuit, or a CMOS microcontroller that provides a "TTL input levels" option on its I/O ports, such as the ST9 series, and thus get rid of this Rp resistor.

## PROGRAMMING MODE: ACKNOWLEDGEMENT OF READY/BUSY STATUS

On the MICROWIRE EEPROM devices, the selftimed programming cycle uses DO output to indicate the ready/busy status of the chip.
The self-timed programming cycle begins with the falling edge of CS at the end of a programming instruction; such instructions include: WRITE, ERASE, WRAL and ERAL.

Figure 10. Oscilloscope Plot, $\mathrm{R}=10 \mathrm{k} \Omega, \mathrm{C}=100 \mathrm{pF}, \mathrm{Rp}=50 \mathrm{k} \Omega$


Figure 11. Acknowledge of the Ready/Busy Signal on DO Output


CS pin must be kept low for a minimum of tos (see data sheet). DO output remains in high impedance as long as CS is low; if CS is brougth high for clocking a new instruction, DO comes out of high impedance state and indicates the Ready/Busy status of the chip ( $0=$ Busy, $1=$ Ready ).
In common DI/DO applications, this may create again a bus conflict; therefore, it is recommended to cancel this status signal: this is very simply done by applying a single clock pulse on SK input while CS is high (see Figure 11).
The operation is scheduled as follows:

- shift into the chip a programming instruction
- bring CS low for tcs minimum
- bring CS high
- monitor DI/DO bus till a "1" level is detected (Ready)
- clock SK once
- bring CS low
- the chip is ready to accept a new instruction

It should also be noted that this Ready/Busy status can be found active after the power-up of the chip; therefore, it is recommended to clock SK once (with $C S=1$ ) prior to any instruction.

## CONCLUSION

This note gives some guidelines for the possibilities and the conditions of a safe operation in common DI/DO applications. The safety of these designs is based on the good safety margins and the worst case data sheet values used in the calculations. These calculations are of course not exhaustive, each designer may adapt them for any given application.

## ENSURING DATA INTEGRITY IN ZEROPOWER AND TIMEKEEPER RAMs

The ZEROPOWER ${ }^{\text {TM }}$ and TIMEKEEPER ${ }^{\text {TM }}$ product families offer a unique non-volatile RAM solution. ZEROPOWER products consist of a single chip containing an ultra low power SRAM, a comparator for power supply voltage detection and battery control logic. TIMEKEEPERs include, in addition, a real time clock which loads clock/calendar information into specific locations of the memory array. The monolithic ZEROPOWER and TIMEKEEPER chips are packaged in 600 mil wide dual-in-line plastic packages with 24 or 28 pins. The "top-hat" housing attached to the top of the DIP package contains the battery and also a crystal for the TIMEKEEPER products.
The products operate as conventional SRAMs when external power is applied. They have standard SRAM footprints and fast read and write access times. When the applied power supply drops below the specified threshold, the control circuitry write protects the memory. At a lower voltage the internal battery supplies power to maintain the data


## ZEROPOWER Main Part Numbers

| Size | Type | Organisation | Vcc Trip | Feature |
| :---: | :---: | :---: | :---: | :--- |
| 16 K | MK48C02 | $2 \mathrm{~K} \times 8$ | 4.75 V | No battery |
|  | MK48Z02 | $2 \mathrm{~K} \times 8$ | 4.75 V |  |
|  | MKI48Z02 | $2 \mathrm{~K} \times 8$ | 4.75 V | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
|  | MK48Z12 | $2 \mathrm{~K} \times 8$ | 4.5 V |  |
|  | MKI48Z12 | $2 \mathrm{~K} \times 8$ | 4.5 V | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
|  | MK48Z08 | $8 \mathrm{~K} \times 8$ | 4.75 V | Power Fail Interrupt |
|  | MK48Z09 | $8 \mathrm{~K} \times 8$ | 4.75 V |  |
|  | MK48Z18 | $8 \mathrm{~K} \times 8$ | 4.5 V |  |
|  | MKI48Z18 | $8 \mathrm{~K} \times 8$ | 4.5 V | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
|  | MK48Z19 | $8 \mathrm{~K} \times 8$ | 4.5 V | Power Fail Interrupt |

TIMEKEEPER Main Part Numbers

| Size | Type | Organisation | Vcc Trip | Feature |
| :---: | :---: | :---: | :---: | :---: |
| 16 K | MK48T02 | $2 \mathrm{~K} \times 8$ | 4.75 V |  |
|  | MK48T12 | $2 \mathrm{~K} \times 8$ | 4.5 V |  |
| 64 K | MK48T08 | $8 \mathrm{~K} \times 8$ | 4.75 V | Power Fail Interrupt |
|  | MK48T18 | $8 \mathrm{~K} \times 8$ | 4.5 V | Power Fail Interrupt |

in the SRAM and power the real time clock until the system power becomes valid again.
Correct operation of the ZEROPOWER and TIMEKEEPER products requires the usual design considerations for high speed SRAM systems, however some additional points which sometimes give rise to incorrect operation are discussed below.

## Data Corruption or Loss

Negative Undershoots. Loss or corruption of the data in the entire address space of the RAM can be caused by negative undershoots of more than 0.3 V occurring on the device pins during a power cycle. Negative undershoots are often the result of improper termination of the signal lines. A resistor network can be used to correctly terminate the signal lines and prevent reflections and undershoots.

Figure 1. Gating of the system RESET and memory CHIP ENABLE for MK48Z02, MK48T02 and MK48Z08


Inadvertent Writes. Corruption of data in isolated bytes of the SRAM after a power cycle can be caused by inadvertent write cycles occurring on power up. Inadvertent writes can occur before the system stabilizes but after the ZEROPOWER or TIMEKEEPER is active. The memory should be protected against writing during the start-up phase and the signals are stable, by gating the system RESET with the memory CHIP ENABLE, as shown in Figure 1.

Low or Noisy Power Supplies. ZEROPOWER and i IMEKEEPER products have well specified windows for the power supply voltage within which they deselect or reselect. These windows are specified as either 4.75 V to 4.5 V or 4.5 V to 4.2 V . During normal operation the supply voltage for the products must exceed the maximum window value. If however, during a memory access, the supply volt-

Figure 2. Power on reset using E2 input of the MK48Z08 or MK48Z09

age drops into the deselect window, an invalid read or write to the ZEROPOWER or TIMEKEEPER may occur. Power supply fluctuations caused by current transients can be reduced through the use of a supply bypass capacitor mounted close the memory package. A suggested value is $0.01 \mu \mathrm{~F}$. If the system power supply is low and cannot be modified easily to bring it within specification, a change in the product type from a $5 \%$ to a $10 \%$ tolerance part may cure instances of unwanted deselection and apparent data corruption or loss.

## TIMEKEEPER Clock Errors

Setting Unused Bits in Clock Registers. Within the eight bytes of clock/calendar information, contained in the memory array of the TIMEKEEPER products, are a number of bits which are specified as 'unused', but which must be written to zero. Some of these bits control internal test modes which speed up the clock in order to efficiently test the products at the factory. The bits are always set to zero before shipment, but if an application sets
these bits a test mode may be invoked and the clock may run erratically. In a test mode the clock may run extremely fast or the seconds may not roll over to minutes after 60 counts. Software routines addressing the control registers should specifically set the unused bits to zero.
Immediate Access of Clock Information after a Power Up. During normal operation of the TIMEKEEPER products, the memory locations of the SRAM that contain the clock/calendar information are updated by the internal clock counter once per second. When a TIMEKEEPER is in the battery back-up mode, no updates to the memory locations occur. After a power up, the actual time is transferred to the memory locations one second after the product reselects. Thus access to the clock information in the memory in less than one second after a power up may yield the same information that was present at power down, not the new time.
The precautions described above are the most frequent that many users enquire about, it is hoped that this brief Application Note will provide a fast solution.

## UPGRADED MEMORY CAPABILITY USING ZEROPOWER AND TIMEKEEPER PRODUCTS

Systems that need read/write non-volatile memory have several choices available: EEPROM, SRAM plus battery or the ZEROPOWER ${ }^{\text {m }}$ and TIMEKEEPER ${ }^{\text {TM }}$ products from SGS-THOMSON. Many microprocessor based systems require a non-volatile memory for storing vital data such as calibration constants, set up parameters, adaptable boot programs or other routines, systems status or clock \& calendar information. Consequently many systems from computer and POS terminals, video games, process controllers, medical equipment, trip computers, PABXs, to TV sets are using non- volatile memories today.
EEPROM memory access times are fast for data reading ( $100-200 \mathrm{~ns}$ ) but relatively slow ( $5-10 \mathrm{~ms}$ ) for writing which means that in many system applications data has to be copied in fast RAM and written to the EEPROM only when neccessary.

Standard SRAMs can be incorporated directly into the memory map of processors since they have fast, equal read and write speeds. However additional circuitry must be designed to monitor the power supply and switch them over to battery back-up operation to make them non-volatile. A perfect solution to the need for non-volatile RAM is provided by the SGS-THOMSON ZEROPOWER and TIMEKEEPER RAMs which provide an SRAM together with battery back-up and the power supply and switch over circuitry in a single package. In addition the TIMEKEEPER products include a real time clock providing year, month, day, date, hour, minute and second information which may be read from locations in the SRAM address space.
System designers can adopt a flexible solution to non-volatile memory by making a PC board layout which will allow users to have an easy upgrade from

Figure 1. Signal definitions for 24 and 28 pin DIP

one solution to another. Three jumpers can be used to select the use of $2 \mathrm{k} \times 8,8 \mathrm{k} \times 8$ or $32 \mathrm{k} \times 8$ EEPROM, standard SRAMs or ZEROPOWER/ TIMEKEEPER products. Product enhancements can be easily made by changing, for example, an EEPROM to a TIMEKEEPER. This would retain the non-volatile memory, but would add the ability for fast reading and writing of the memory and have a real time clock available. Typical benefits from using the TIMEKEEPER would be to timestamp events such as data transfers or files.

The standard pin out for 2 k to 32 k memories is based on either a 24 or 28 pin dual-in-line package. Figure 1 shows in the center a 24 or 28 pin package with the signal definitions for the $2 k \times-8$ memory which can be an SRAM, EEPROM or ZEROPOWER product in 24 pin DIP. The difference in the signal definitions for each type and size of memory are show to the left and right.

Table 1 gives the full listing of memory types and the jumper connections corresponding to the circuit of Figure 2. The PC board is provided with 28 connections, but only the lower 24 are used for smaller memory sizes. Pin 2 is jumpered across to either the INT line for the TIMEKEEPER MK48T08, or the A14 address line for the larger 32k x 8 EEPROM, SRAM or MK48Z32 ZEROPOWER products. Pin 26 is jumpered across to one of three signals, the supply Vcc for smaller memories of 2 k
x 8 capacity including the ZEROPOWER MK48Z02, the second chip enable E2 for the TIMEKEEPER MK48T08 or the address line A13 for larger memories of $32 \mathrm{k} \times 8$ capacity including the MK48Z32. The third jumper on pin 23 connects to either the write line $\bar{W}$ for $2 k \times 8$ EEPROM, SRAM and ZEROPOWER/TIMEKEEPER products or to A11 for the $8 \mathrm{k} \times 8$ and larger $32 \mathrm{k} \times 8$ sizes.

Figure 2. Jumpers for pins 1, 23(21) and 26(24)


Table 1. Jumper positions for each type of memory

| Type | Part Number | Size | J1 | J2 | J3 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| EEPROM |  | $2 \mathrm{~K} \times 8$ | $\mathrm{V}_{\text {cc }}$ |  | $\bar{W}$ |
|  |  | $8 \mathrm{~K} \times 8$ |  |  | A11 |
|  |  | $32 \mathrm{~K} \times 8$ | A13 | A14 | A11 |
| SRAM |  | $2 \mathrm{~K} \times 8$ | $\mathrm{V}_{\mathrm{CC}}$ |  | $\overline{\text { w }}$ |
|  |  | $8 \mathrm{~K} \times 8$ |  |  | A11 |
|  |  | $32 \mathrm{~K} \times 8$ | A13 | A14 | A11 |
| ZEROPOWER | MK48Z02 | $2 \mathrm{~K} \times 8$ | $\mathrm{V}_{\mathrm{CC}}$ |  | $\bar{W}$ |
|  | MK48Z08 | $8 \mathrm{~K} \times 8$ |  |  | A11 |
|  | MK48Z09 | $8 \mathrm{~K} \times 8$ | E2 | $\overline{\text { INT }}$ | A11 |
|  | MK48Z19 | $8 \mathrm{~K} \times 8$ | E2 | $\overline{\text { INT }}$ | A11 |
|  | MK48Z32 | $32 \mathrm{~K} \times 8$ | A13 | A14 | A11 |
| TIMEKEEPER | MK48T02 | $2 \mathrm{~K} \times 8$ |  |  | $\bar{W}$ |
|  | MK48T08 | $8 \mathrm{~K} \times 8$ | E2 | $\overline{\text { INT }}$ | A11 |
|  | MK48T18 | $32 \mathrm{~K} \times 8$ | E2 | $\overline{\text { INT }}$ | A11 |

## APPLICATION NOTE

## TIMING SPECIFICATIONS

There has been for some years misunderstandings about the definition and specification of memory timing parameters. Many companies have used different timing names and different waveform diagrams. Sometimes parameters are not clearly and unequivically defined.
Timing parameter names have historically tended to describe the functions of the time, for example:

- $\mathrm{t}_{\mathrm{AH}}$ Address Hold time
- toh Data Hold time
- tacc Access time

These names do not describe very well the actual time specified, $\mathrm{t}_{\mathrm{AH}}$ does not say hold time from what, to what. $t_{\text {ACc }}$ does not specify whether this is the time from, for example, addresses valid or from chip enable asserted.
A better system is to follow that outlined by JEDEC. This uses both signal names and logic states to define the timing parameters.

The system follows the rules as in the example " $\mathrm{t}_{1234}$ ", where 1 and 3 specify the signal names

Figure 1. Signal Names

(negative logic signals eg. $\overline{\mathrm{E}}$ are shown without the negation bar), for example:

- Q Data Output
- D Data Input
- E Chip Enable
- G Output Enable
- A Addresses
- W Write Enable
and, 2 and 4 specify the logic level as in Figure 2 and follows:
- H a Low to High transition to above a High level measurement threshold
- L a High to Low transition to below a Low level measurement threshold
- V valid signals, above High or below Low measurement levels
- X transition or invalid signals, signals that are possibly changing and are below a high level or above a low measurement level.

Figure 2. Input Output Waveforms References


Note: High. Low, Valid and Transition (X) levels.

Some examples of these definitions, with the name it replaces, are in Table 1.

Table 1. Timing Characteristics Example

| Symbol | Alt | Parameter |
| :---: | :---: | :---: |
| tavav | trc | Read Cycle Time |
| tavqv | $t_{A C C}$ | Address Valid to Output Valid |
| teLox | tLz | Chip Enable Low to Output Transition |
| telov | tce | Chip Enable Low to Output Valid |
| ${ }_{\text {tglox }}$ | tolz | Output Enable Low to Output Transition |
| tglov | toe | Output Enable Low to Output Valid |
| tehoz |  | Chip Enable High to Output Hi-Z |
| tahaz | tbF | Output Enable High to Output $\mathrm{Hi}-\mathrm{Z}$. |
| taxax | toh | Address Transition to Output Transition |

Note: These are taken from the FLASH MEMORY data sheets.

## MEASUREMENT CONDITIONS

The signal measurement conditions are also important for the definition of timings, there are three important definitions,
The input signal rise and fall time. Although, in theory, no timings depend on this - that is the definition of parameters is not dependant on the rise or fall time of the input signals - some products may have characteristics which vary with the slew rate of the input.

The levels of the input signal. Both the Low level and High level voltage. These obviously must be at least equal to the specified $\mathrm{V}_{\mathrm{IL}}$ and $\mathrm{V}_{\mathrm{IH}}$ for the device input signals.
The voltage level at which the timing measurement starts and stops.

For example, for EPROMs the SGS-THOMSON specification states:

- Input Rise and Fall times are 20ns max
- Input and Output signal levels are $0.4 \mathrm{~V}(\mathrm{~min})$ to 2.4 V (max)
- Input and Output timing reference levels are 0.8 V (Low) to 2.0 V (High)
and, a signal is defined as $\mathrm{Hi}-\mathrm{Z}$ (high impedance) when it is not driving or being driven.


## USING THIS SYSTEM

The system then works, for example, like here after described.
A time specification of tavov means a time from the point where the address lines are ALL below 0.8 V for signals at or going to a logic Low level and above 2.0V for those at or going to a High logic level, to a time where the data output signals are ALL either below 0.8 V or above 2.0 V .
A time specification of tEHQZ means a time from the chip enable input going above 2.0 V to the point where the data output is no longer driving.
A time specification of $t_{A x Q x}$ means a time from the point where any single address line rises above or falls below its stable, valid level ( 0.8 V for Low level or 2.0 V for High level), to the point where any data output line transition passes these levels and is consequently no longer valid.

## TIMING DIAGRAMS

The use of these definitions makes it unneccessary to draw the timing diagrams with times shown from a notional high or low measurement point, as the measurement points are clearly specified by the definition of measurement conditions and the signals and logic are described by the timing parameter description. The diagrams can be simplified for maximum clarity and understanding by indicating, diagrammatically, the timings from the waveform center point.
For example, if the measurement conditions for timing are specified as:

- Input Voltage levels are 0.45 to 2.4 V
- Input and Output reference levels are 0.8 to 2 V and, Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where the signal is no longer driving; then in the diagram:
- tavav is measured from the point where all address lines are either above 2 V or below 0.8 V to the same levels at the end of the cycle.
- telqv is measured from $\bar{E}$ Low, or below 0.8 V to the point where all data lines are either above 2 V or below 0.8 V .
- $\mathrm{t}_{\mathrm{E} \text { HQZ }}$ is measured from $\overline{\mathrm{E}}$ High, or above 2V, to where the data outputs are no longer driving the signal lines.

Note that the telqv timing, for example, is shown diagramatically not from a "low" point on the $\bar{E}$ falling edge, but from the center and is shown not to a "high/low" point on the Data Output but again to the center. This is for clarity of the diagram, as
the actual measurement points are clear from the definitions and timing names.
This system has been, or will be, adopted for all SGS-THOMSON memory products.

Figure 3. Timing Diagram Example


## THE MK4202 TAGRAM 32-BIT CACHE DESIGN CONCEPTS

## INTRODUCTION

The MK4202 cache TAGRAM ${ }^{\text {TM }}$ from SGSTHOMSON Microelectronics is a very fast CMOS SRAM based Cache Directory Comparator. The MK4202 offers high performance with a 20 ns cycle time, and a 17 ns address to tag compare access time. It is configured for the new generation 32-bit microprocessors, and implements a $2 \mathrm{~K} \times 20$ architecture (see Figure 1). The device contains a 20-bit on-board comparator with dual compare or match outputs for easy interface to various 32 -bit processors. An on-board chip enable decoder is also included to allow both width and/or depth expansion. Depth expansion is allowed up to a 32 K density without speed (propagation time) penalties.

Figure 1. MK4202 TAGRAM Logic Symbol


The MK4202 can enhance both system performance and cost. The high speed compare access time enhances the zero wait state logic to the processor for better system performance. Secondly, the MK4202 has high impedance data bus control inputs $(\overline{\mathrm{S}})(\overline{\mathrm{G}})$, and eliminates separate latch, transceiver, and comparator components. This reduces the required real estate in PC board area, and results in lower system cost with no added gate delays through separate components.

## TAGRAM OPERATION

A TAGRAM is that part of a cache subsystem that determines if data or instructions is retained in the cache memory (data cache). While this may be obvious, it should be noted that typical cache subsystems are designed in three sections: the data cache which stores the data to be used by the microprocessor, the cache tag buffer or cache directory, which stores the upper order address of each cache entry, and the cache control logic for processor interface, and cache read/write operations (see Figure 2). The data is identified by address location, and is stored in the cache directory (the MK4202 serves as the cache directory). If the TAGRAM "sees" a match, meaning that the necessary data is resident in the cache, it determines a hit and initiates a zero wait state operation to the processor. Conversely, a miss (nomatch) condition results in longer cycles for program execution since the cache does not contain the requested information.

During a compare cycle, the MK4202's on-board 20-bit comparator compares the upper address inputs ( $D Q_{0}-\mathrm{DQ}_{19}$ ) with internal RAM data at the specified index address ( $\mathrm{A}_{0}$ - $\mathrm{A}_{10}$ ). (The TAGRAM's architecture is shown in Figure 3). If all bits are equal (match), a hit is determined, and both Compare Outputs ( $\mathrm{C}_{0}$ and $\mathrm{C}_{1}$ ) will go HIGH. If at least one bit is different, a miss condition exists, and both $\mathrm{C}_{0}$ and $\mathrm{C}_{1}$ will go LOW. The user can optionally force a MISS or HIT on either or both compare outputs by asserting $\bar{M} \times$ or $\bar{H}_{x}$ active LOW. A forced MISS overrides a forced HIT input (note the data sheet Truth Table). The Compare Ouput Enable ( $\overline{\mathrm{CG} x}$ ) has no affect during a Force Hit or Force Miss operation.

Figure 2. Generalized Cache Block Diagram


## CIRCUIT DESCRIPTION

A Direct Mapped Cache subsystem application using the MK4202 is shown in the schematic block diagram in Figure 4. In this example, we are serving a 32-bit microprocessor with a 32 -bit address bus and data bus. The 12 lower significant address lines ( $\mathrm{A}_{0}-\mathrm{A}_{11}$ ) are connected to the address inputs of the MK4202, with $A_{11}$ connected to $E_{0}$ of both TAGRAMs as shown.

Figure 3. MK4202 TAGRAM Organization


This input will implement a 4K address index for the Cache Directory in this example, and a 4 K address for the Cache Data RAM. The upper address bits of the processor ( $\mathrm{A}_{16}-\mathrm{A}_{31}$ ), function as the tag data bits for the MK4202 TAGRAM, with $\mathrm{CDQ}_{0}$ pulled up to Vcc ( +5 volts) as a valid bit. Therefore, the cache tag buffer, or Cache Directory, consists of 4 K x 16 bits, or 8 K bytes. The Data Cache consists of eight very fast $4 \mathrm{~K} \times 4$ SRAMs with Chip Enable ( $\overline{\mathrm{E}}$ ) for a 32 -bit line width, resulting in a total of 16 K bytes of memory (refer to Figure 5). Cache subsystems studies have shown that a cache design using this mapping scheme and combined memory size can yield a hit rate of better than $80 \%$.
The MK4202 TAGRAM uniquely identifies each cache entry with an address scheme consisting of the index and tag. The upper addresses of a 32-bit microprocessor are considered as the tag, and are connected to the DQ pins ( $\mathrm{DQ}_{1}-\mathrm{DQ}_{16}$ ) of the MK4202 (see Figure 4). The CDQo pin is designated to serve as the valid bit, as it allows the internal RAM to be reset or cleared to all zeros at all locations for the CDQo output. The 11 address inputs ( $\mathrm{A}_{0}-\mathrm{A}_{10}$ ) of the MK4202 function as the address index, and are connected to the lower addresses of the processor. Extra lower order address lines can be connected to the Enable Inputs ( $E_{0}-E_{3}$ ) for on-board chip enable decode for depth expansion. (The $\mathrm{E}_{0}-\mathrm{E}_{3}$ inputs correspond directly to the $P_{0}-P_{3}$ inputs as described in the MK4202 data sheet). In this example, $\mathrm{A}_{11}$ is connected to $\mathrm{E}_{0}$ for a depth expansion of 4 K . The $\mathrm{C}_{0}$ and $\mathrm{C}_{1}$ Compare Outputs incorporate a CMOS totem-pole 3state design. This high impedance state allows

Figure 4. 16K-Byte Direct Mapped Cache Subsystem


## CIRCUIT DESCRIPTION (Continued)

each output to be tied together in a wired-OR configuration for multiple device applications, as shown in Figures 4 and 6. A pull-up resistor is suggested to enhance proper operation.

Figure 5. Cache Example Organization


All processor address lines do not have to be connected to the TAGRAM, as most systems require designated non-cached addresses. Some address lines may define peripherals from an address vector for various I/O devices, or define DMA operations. Thus, a certain amount of address space is often required for various non-cacheable operations. Therefore, extra address lines from the processor can be used to decode these system operations. Unused addresses from the processor can be left open ; however, unused control and address inputs or tag data inputs to the MK4202 should be tied to be determined as a logic one or logic zero.

## CIRCUIT OPERATION

The basic purpose of our Direct Mapped Cache subsystem is to provide the microprocessor (henceforth CPU) with a quick response for requested data from the data cache to avoid long memory cycles to main memory. Since typical programs spend most of their execution time in loops or nested procedures from a few localized areas of the program, the cache subsystem can maintain a copy of this localized data for faster execution. This will make our system more efficient and provide optimum performance.

Figure 6. Application Block Schematic


## CIRCUIT OPERATION (Continued)

Operation begins by initializing the MK4202 TAGRAM by asserting $\overline{\operatorname{RS}}$ to clear all internal SRAM bits for the CDQo output to a logic zero. This invalidates all entries in the cache directory. When the CPU begins its first read command cycle, the lower address bits select a location in the MK4202. This location in the TAGRAM is compared against the 16 bits of tag along with the single valid bit ( $C D Q_{0}=V_{c c}$ ). The valid bit will determine a miss condition causing $\mathrm{C}_{x}$ to go LOW since data ones is being compared against data zeros. This is a cache miss, and the CPU will wait for a response from main memory.
In our Direct Mapped Cache subsystem example, we will assume the write-through method for main memory and cache coherency. This means that while the CPU is waiting for data during a read/miss operation, that the cache write/read
control logic is designed to write data from main memory into the data cache SRAMs at the address defined by the index. When this happens, the 16 bits of tag, along with the valid bit, will be written simultaneously into the MK4202 cache directory. This way both the main memory and the cache subsystem contain the same information.
Now the logic one valid bit on the MK4202 TAGRAM can verify that the data in the data cache is a valid copy of main memory, since both the internal data and CDQo (valid) are data ones. Of course, a cache miss will not occur after a reset operation, but every time the lower 12 address index bits select a location where the 17 tag bits ( 16 bits plus valid bit) do not match. However, each time a miss occurs, the most recent data will be written into the cache memory. This maintains cache coherency with main memory by constantly updating the cache with the most recent data.

## CIRCUIT OPERATION (Continued)

After the cache has been written with valid data, and the CPU executes a read command from the same location that has been written into the cache subsystem, then the data tag bits will match, and a cache hit results. During a hit condition, both compare outputs, $\mathrm{C}_{0}$ and $\mathrm{C}_{1}$, will go HIGH. This will cause the CPU to operate in a no-wait state, and data will be gated onto the data bus from the data cache memory. The match/hit operation takes the requested data from the data cache, avoids wait state cycles to main memory, and terminates the cycle with a data acknowledge to the CPU.
It should be noted that even though both $\mathrm{C}_{0}$ and $\mathrm{C}_{1}$ go HIGH during a hit, that both compare/match outputs may not be required for the cache hit/miss control logic. The user could use one match output for determining a miss or hit condition, and use the other compare output to pass inputs through the MK4202 to the CPU. This is illustrated in Figure 6, where $\mathrm{C}_{0}$ is normally HIGH except in an error condition. In this manner, a system error or halt will alert the CPU and invalidate cache execution at the same time. This is another benefit using the MK4202 and can reduce the number of required logic gates, and therefore system components.

## CONCLUSION

We have given a general application and overview of the MK4202 cache TAGRAM in conjunction with a 32-bit data bus Direct Mapped Cache subsystem
concept. System operation allows the cache subsystem to be updated with the most recent data for each access to main memory. The MK4202 allows easier implementation, and reduces the number of devices or components. Of course the MK4202 can also be used to implement a two or more set-associative cache design. In fact, by using the enable and chip select inputs on the MK4202, one can easily implement several cache design arrangements.

There are several features and organizational benefits when using the MK4202 for cache design. The device provides a flash clear ( $\overline{\mathrm{RS}}$ ) function to invalidate cache entries, which is useful for single processor systems, and for multi-processor systems sharing a cache subsystem. Additionally, the MK4202 is wide enough to provide extra bits for storing other information besides address tag data. One example might be "dirty bit" storage in a multi-processor application using a copy back method for cache coherency. Another example could be identification of non-cached addresses.

With the introduction of SGS-THOMSON's MK4202 TAGRAM, implementing cache subsystem designs for a 32-bit processor has been made easier. Cache subsystem implementation can now be provided for small-to-medium microcomputer systems without a large investment. The MK4202 TAGRAM provides for cost effective, high speed cache memory designs for today's 32-bit microprocessors, and is fully TTL compatible on its inputs and outputs.

## UNDERSTANDING CACHE MEMORY SYSTEMS

## INTRODUCTION

Each new generation of microprocessors on the market has become faster and faster. Today, microprocessors, such as the Intel 486 and the Motorola 68030 have cycle times of 25 ns and plan to go faster in the future. The speed of DRAM main memory in such microprocessor-based systems has not come close to matching these cycle times. For example, it is quite common to use a DRAM with a cycle time of 100 ns with an Intel 486 microprocessor. The resultant difference in cycle times between the microprocessor and DRAM means that the microprocessor cannot operate at full speed, because it must perform "wait states" during memory cycles. Wait states seriously reduce system throughput and performance.

Cache memories are used to increase system throughput by reducing these microprocessor wait states. A cache system is a small, fast access SRAM bank, capable of single cycle accesses, which resides between the microprocessor and DRAM. The cache contains a copy of a block of DRAM memory which is frequently accessed by the microprocessor. By putting frequently accessed memory in the fast cache memory, the microprocessor can receive data from the cache instead of the slow DRAM during memory cycles. The DRAM only supplies data to the microprocessor when the cache memory does not have the needed data. In this way, using a cache subsystem reduces microprocessor wait states.

The theory works because most software code and data is contiguously stored in memory, and accessed repeatedly; therefore, the principals of temporal and spatial locality can be applied. The principal of temporal locality dictates that information currently being used by the microprocessor is likely to be used again in the near future. The principal of spatial locality dictates that the information to be used during the next memory cycle is likely to be close to the addresses of the information previously used by the microprocessor. Thus temporal locality is related to timing and spatial locality is related to actual physical location. According to these principles, there is a greater likelihood the microprocessor will find requested data in the cache memory and avoid wait-states.

## ELEMENTS OF A CACHE SUBSYSTEM

The cache subsystem resides between the microprocessor and main memory and is comprised of three elements: the data cache, the cache tag buffer, and the cache control logic. The data cache contains the copy of prefetched data from the DRAM. The cache tag buffer or TAGRAM ${ }^{\text {TM }}$ stores addresses for each corresponding entry, also called the TAG, in the data cache. The cache control logic interfaces with the microprocessor and controls all read/write operations between the processor, main memory, and cache memory. The block diagram in Figure 1 shows how these ele-

Figure 1: CACHE SUB-SYSTEM Block Diagram

ments interact with one another, the microprocessor, and the DRAM.

## THEORY OF OPERATION

In order to better understand how a typical cache subsystem works, lets look at the operation of a direct mapped cache. In a direct mapped cache, each data cache location is mapped to one main memory location as shown in Figure 2 below.

## Cache Miss

Upon power-up, all locations in the data cache are set to zero. When the microprocessor initiates its first read cycle, the upper bits of the address bus are compared with the address bits stored in the TAGRAM. For this first compare, there will not be a match since the data cache is empty and the TAGRAM has no corresponding addresses. This is called a cache miss, and the MATCH output on the TAGRAM will be a logic zero. In this case, the required data will have to come from DRAM. The cache controller signals the DRAM to provide the requested data and directs the microprocessor to execute wait states until it receives data. When there is a cache miss, the controller also initiates logic which insures the data cache will be updated with a copy of DRAM data.

## Cache Hit

The next time the microprocessor performs a read cycle to the same address, the data cache will

Figure 2: Direct Mapped Cache Organization

contain the needed data since the data cache has been updated to reflect what is in the DRAM. Again, the address inputs to the TAGRAM are compared with the address bits stored in the TAGRAM. If there is a match, this is called a "hit" condition. The comparator inside the TAGRAM will output a logic 1 on the MATCH output for a hit condition. A MATCH output of logic 1 means that the data contained in the data cache at this location is valid. The cache control logic will gate the data immediately onto the data bus and signal the microprocessor to complete its memory cycle. This happens so quickly that the microprocessor never has to execute a wait state.

## An Example ...

Consider your friendly local television repairman. When he is dispatched to your residence, he carries only those parts which are most often required for repair. It would be impractical for him to bring every part that might possibly be needed; that would be tantamount to transporting the entire inventory of parts from the shop to your home!
The repairman checks his list of parts and, if the required part is on the list, he fetches it from the truck. Since most repair jobs can be performed with those parts in the truck, it is likely your television set will be repaired immediately. However, if the required part is not in the truck, it will have to be fetched from warehouse inventory. Since this part broke in your television set, there is a greater chance of it needing to be replaced than previously thought. Hence, when the repairman goes to the warehouse, he selects two of the needed parts: one to repair your television set and the other to put in his truck. This increases the likelihood that you will not have to wait on a part if your television breaks again.

## CACHE SUBSYSTEM PERFORMANCE

The performance of any cache subsystem can be measured by its hit rate. The hit rate is the percentage of memory cycles which can be completed using data from cache instead of data from the slower DRAM. For purposes of this discussion, we will talk about the cache performance of direct mapped caches. A cache hit occurs when the data cache has data requested by the microprocessor during a memory cycle. The microprocessor will receive data from the data cache and will avoid the wait states it would have incurred waiting on the DRAM. Therefore, the higher the hit rate, the more time the microprocessor spends working from fast cache memory and system performance is enhanced.

A hit rate of about $80 \%$ is common for a 64 K byte direct mapped cache in a PC. This means that the microprocessor can operate with no wait states $80 \%$ of the time.

## Hit Rate Versus Organization

Hit rate, for the same size cache memory, can be increased by varying the organization of the cache subsystem. Besides direct mapped, there are set associative cache organizations which achieve higher hit rates. 2-way and 4-way set associative caches are the most commonly used. The 2-way set associative cache is divided into two separate banks of memory. The 4-way set associative cache is very similar to the 2 -way except that it has four banks. Figure 3 shows a typical 2 -way set associative memory. The 2-way set associative system contains two TAGRAM banks, two data cache banks, and the control logic. Also, unlike the direct mapped cache, it has a LRU (Least Recently Used) memory. This is a small memory used by the control logic to determine which of the two memory banks should be updated next after a "miss". The memory bank that was not read last, the least recently used, is updated to match main memory.
As mentioned above, the hit rate for a 64 K byte direct mapped cache in a PC environment is about
$80 \%$. For a 64 K byte system, the 2-way set associative memory has a hit rate of approximately $94 \%$ and the 4-way set associative is only slightly higher with a hit rate of approximately $98 \%$. The performance increase of a set associative cache should be weighed against its higher cost. The increase in performance from the direct mapped organization to the 2 -way set associative organization is substantial: from $80 \%$ to $94 \%$. On the other hand, there is a relatively small performance increase of the 4 -way set associative over the 2-way set associative cache ( $94 \%$ to $98 \%$ ). Moreover, 4 -way set associative caches generally are much more expensive than 2-way set associative caches. Figure 4 shows typical hit rates for direct mapped and set associative organizations.

## CACHE EXPANSION

Cache expansion allows the designer to construct wider and deeper caches subsystems while working with readily available and relatively inexpensive parts. There are basically two types of cache expansion: width expansion and depth expansion. Below, Figure 5 shows width expansion and Figure 6 shows depth expansion using SGS-THOMSON parts.

Figure 3: 2-Way Set Associative CACHE Origanization


Figure 4: Hit Rate Versus Set Associativity


## Width Expansion

Width expansion allows the designer to cache a larger section of main memory as shown in Figure 5. The data bus is widened by increasing the number of data cache RAMs; in the figure, four $4 \mathrm{~K} \times 4$ SRAMs are used to increase the width of the data bus from 4 to 16 bits. The correct number of data cache RAMs is determined by dividing the width of the desired data bus by the width of the data cache RAMs. In this instance, 16 divided by 4 yields 4 data cache RAMs. Similarly, the address bus can be expanded to a wider size by increasing the number of TAGRAMs. Figure 5 shows how three MK41S80 4K x 4 TAGRAMs are used to increase the width of the address bus from 16 to 24 bits. By utilizing width expansion, the same devices can be reconfigured to adjust for the different bus widths required by various microprocessors.

## Depth Expansion

Depth expansion differs from width expansion in that it increases the actual depth of the cache. Cache depth expansion is accomplished by duplicating the TAGRAM and the data cache SRAM as shown in Figure 6. In this example, the cache size
was doubled from $8 \mathrm{~K} \times 16$ to $16 \mathrm{~K} \times 16$ by adding copies of the MK48S74 TAGRAM as well as copies of the data caches. The upper bits of the address bus are used to provide chip enable selection for the added components. Notice that adding copies of the TAGRAM and the data cache did not expand the bus width; it only increased the size of the cache as a whole. Increasing depth of the cache improves the hit rate, because you are expanding the address map and increasing the likelihood of finding requested data in the cache.

## SUMMARY

Cache memories provide the means for dramatically improving microprocessor-based system performance in a cost effective way.
Using SGS-THOMSON TAGRAMs and SRAMs gives the designer the tools needed to significantly increase system throughput by minimizing wait states. Several factors, such as cache organization and size, determine cache effectiveness and must be weighed against system objectives to determine the most cost effective solution. SGS-THOMSON features a full line of TAGRAMs of varying organization and size that empowers the designer to design the right cache to fit individual system needs.

Figure 6: Width Expansion for TAGRAMs and Data Caches


Figure 5: Depth Expansion for TAGRAMs and Data Caches


## LIST OF TERMS

Associativity. Cache organization where main memory addresses are mapped to different SETs of SRAM banks.
Cache. Fast, local memory containing a copy of frequently used main memory code and data.
Cache Hit. Microprocessor requested data is found in the cache.
Cache Miss. Microprocessor requested data is not found in the cache.
DRAM. Dynamic Random Access Memory.
Data Cache RAM. Portion of cache that stores copies of main memory data.
Direct Mapped. Type of cache organization in which each data cache location is mapped to one main memory location.
Hit Rate. Percentage of memory requests that are cache hits.

Least Recently Used (LRU). Cache update policy. Used in set associative caches to update the oldest memory bank.
Set Associative. Type of cache organization in which the cache sub-system is divided into memory banks which cache different sections of main memory.
Spatial Locality. Programs usually request data or instructions with main memory addresses close to the address of the data currently being used.
SRAM. Static Random Access Memory
TAGRAM. Portion of cache that stores the main memory addresses of data stored in the data cache RAM.
Temporal Locality. Information currently being used is likely to be used again in the near future.

Y. BAHOUT

Among the non-volatile memories available today, the EEPROM is one of the most flexible memories which can be read, erased and written by byte or by block of bytes. This flexibility is appreciated in many applications but one aspect of flexibility in non-volatile memories is to not accept to store (and retain!) erroneous data. The EEPROM has therefore to offer an Erase/Write protect function in order to prevent erroneous Erase/Write cycles occuring. The ST24/25Wxx serial EEPROMs compatible with the $I^{2} \mathrm{C}$ protocol, offer several features for protecting the data stored in the memory.

## GLOBAL CONTROL OF THE ERASE/WRITE PROTECTION

## Write Control Feature

The Write Control security feature ( $\overline{W C}$ signal) is a global memory protection. In addition to the data line SDA and the serial clock SCL, the Write Control input signal can be driven to enable or inhibit the execution of an incoming Write command. When driven low ( $\overline{\mathrm{WC}}=0$ ), the EEPROM can be accessed (Erase/Write), when driven high ( $\overline{W C}=1$ ), the EEPROM cannot be accessed (no Erase/Write). This $\overline{W C}$ input pin is driven by the bus master or by some other circuitry.

## Dynamic Drive of the Write Control Signal

In order to get the best protection of data within the EEPROM, the bus master has to set the EEPROM in the Write protect mode; in this configuration, data stored in the memory cannot be modified. When the bus master has to write in the EEPROM, the bus master first deselects the memory protection (by driving low the WC pin), secondly writes and thirdly sets back the memory protection.

## Address Counter Status

When using the Page Write instruction with the $\overline{W C}$ protection disabled ( $\bar{W} C$ pin is driven low), the EEPROM internal address counter is incremented after each received byte and, in the case of the last received byte, it will set the EEPROM internal address counter to the right value for the first byte of the following Page Write command. When using the Page Write mode with the WC protection enabled (WC pin is driven high), the EEPROM internal address counter is incremented after each received byte except for the last received byte; the

EEPROM internal address counter remains at the last received byte address.

## SELECTIVE CONTROL OF THE ERASE/WRITE PROTECTION

## Write Protect Enable Feature

In addition to the Write Control feature, a second protection feature is offered on the ST24/25Wxx devices with the help of the input pin PRE. This Protect Enable feature, associated to the PRE pin, is based on external and internal conditions, the external part is driven by the PRE pin and the internal part (software) allowing the definition of the size of the memory to be write controlled.
The memory area to be write protected is defined by an address pointer whose value is stored in the top byte of the memory (address 1FFh, 3FFh and 7FFh for ST24/25W04, ST24/25W08 and ST24/25W16 respectively). All the bytes between this top address and the address defined by the address pointer are protected if the PRE condition is met, as detailed further on. The maximum size of the protected memory is one half of the whole memory for ST24/25W04 and ST24/25W16, one quarter of the whole memory for ST24/25W08 (see Figure 2).

Figure 1. EEPROM Interface with Write Control Line


## PRE Software Sequence

The complete sequence in order to protect an area is the following:
a. PRE pin is driven low (by the bus master)
b. Write the data inside the area to be write protected
c. Write the top byte. The Most Significant Bits (MSB) part of the top byte is the address pointer (see Figure 4 and Figure 5), the Least Significant Bits (LSB) are the control bits among which the Write Protect Disable Flag (bit 2) has to be set to ' 0 ' for enabling the write control feature.
d. PRE pin is driven high (by the bus master)

Data above the byte pointed by the address pointer are now write protected, they cannot be modified and are functionally equivalent to a ROM block.

## Static and Dynamic PRE Control

The PRE pin may be driven dynamically by the bus master or wired to $V_{C C}$ (or $V_{s s}$ ).
The dynamic drive from the bus master is performed in the same way that the WC pin driven. When the bus master has to write in the EEPROM,
the bus master first deselects the memory protection, secondly writes and third sets back the PRE pin active. However, this dynamic mode does not make sense when the bus master controls the $\overline{W C}$ pin . The static drive of PRE is generally used with the help of a pull-up resistor, as shown in Figure 3.
The external pull-up resistor on PRE input pin allows the following steps:

- Initialization of the secure area: the EEPROM after insertion in the application board can still be driven externally by forcing the PRE pin to OV (typically a short circuit to VSs pin); under these conditions, the application designer may write application data (such as fabrication date, serial number, customer or dealer area, ...) and address pointer value which must stay unmodified when running the application. Once the PRE protected area is written, the external PRE short circuit is released.
- When delivered to the end user, the data written in the PRE protected area cannot be modified (the external pull up resistor on PRE disables the Erase/Write access to this area), only the complementary area inside the EEPROM can be fully accessed.

Figure 2. PRE Protected Areas


## Leaving the PRE Mode

The PRE protected mode is active if the two following conditions are true: PRE pin is driven high and bit 2 of the protected memory Address Pointer (top location byte) is ' 0 '. If one of these conditions is not true, the PRE protection is no longer active. In order to leave the PRE mode, the following sequence has to be run:

- PRE pin is driven low
- The Address Pointer (top location byte) is written with OFFh to freeze the PRE protection and to reset the Address Pointer value.


## More About the Address Pointer

The Address Pointer slightly differs with the ST24/25Wxx memory capacity. The following details the structure of this Address Pointer for each memory.
The ST24/25W04 and the ST24/25W08 have the same address pointer, as shown in Figure 4.
The address pointer consists of the 5 MSB (b7-b3) of the byte located at address 1FFh (ST24/25W04),

3FFh (ST24/25W08) with the 3 least significant bits being forced to ' 0 ' in all cases. Such an address pointer can define a protected area with a maximum size of 256 bytes, by steps of 8 bytes (because the 3 LSB are forced to ' 0 ').
The ST24/25W16 offers a larger address pointer, as shown in Figure 5.
The address pointer consists of the 4 MSB (b7-b4) of the byte located at address 7 FFh , the 4 least significant bits being forced to ' 0 ' in all cases. Such an address pointer can define an address with a maximum range of 256 bytes, by steps of 16 bytes. In addition to this address pointer, two additional bits are selecting the block number (Block 0,1,2 or 3) within which the (b7-b4) address pointer is defining the boundary of the protected area.
The size of the protected area is therefore extended up to $4 \times 256=1024$ bytes. These two additional bits (protect block) are driven by the logical level applied on input pins PB0,PB1.

Figure 3. Write Protect Enable Static Drive


VA01111

Figure 4. Address Pointer in 4 K and 8 K Devices


Figure 5. Address Pointer in 16K Device


## PRE PROTECTION AND DEVICE PIN-OUT

The WriteProtect Enable feature is not available on all the ST24/25Cxx, ST24/25Wxx devices therefore the application designer should note that the pin-out of the ST24/25Cxx, ST24/25Wxx devices may differ for pins 1,2 and 3 . This device specific pin-out is related to the $I^{2} \mathrm{C}$ bus protocol when addressing devices of different memory size: for each ST24/25Cxx, ST24/25Wxx devices, the 4 MSB of the first byte (Device Select) are constant (1010), the following bits have a specific function dedicated to the size of the memory.
The following paragraph review the detail of each ST24/25Cxx, ST24/25Wxx device and the relationship between the pin-out and the PRE function.

## ST24/25C01, ST24/25W01 (128 bytes)

The Device Select byte is composed of:

| b 7 |  |  |  |  |  |  |  |
| :---: | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | 0 | 1 | 0 | E 2 | E 1 | E 0 | $\mathrm{R} / \mathrm{W}$ |

where:

- E2 is the upper bit of the Device Select code (this bit value must be identical to the value applied on pin Chip Enable 2).
- E1 is the middle bit of the Device Select code (this bit value must be identical to the value applied on pin Chip Enable 1).
- E0 is the lower bit of the Device Select code (this bit value must be identical to the value applied on pin Chip Enable 0).
The Address Byte handles 7 significant bits, the MSB is a Don't Care bit (the ST24/25C01, ST24/25W01 is a 128 bytes memory, therefore addressed with only 7 bits). Pins 1, 2, 3 are E0, E1, E2 Chip Enable input pins (see Figure 6), this device does not offer the PRE feature.


## ST24/25C02, ST24/25W02 (256 bytes)

The Device Select byte is composed of:

| b 7 |  |  |  |  |  |  |  |
| :---: | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | 0 | 1 | 0 | E 2 | E 1 | E 0 | $\mathrm{R} / \mathrm{W}$ |

where:

- E2 is the upper bit of the Device Select code (this bit value must be identical to the value applied on pin Chip Enable 2).
- E1 is the middle bit of the Device Select code (this bit value must be identical to the value applied on pin Chip Enable 1).
- E0 is the lower bit of the Device Select code (this bit value must be identical to the value applied on pin Chip Enable 0).
The Address Byte handles 8 significant bits (the ST24/25C02, ST24/25W02 is a 256 bytes memory, therefore addressed with 8 bits).
Pins 1, 2, 3 are E0, E1, E2 Chip Enable input pins (see Figure 6), this device does not offer the PRE feature.


## ST24/25C04, ST24/25W04 (512 bytes)

The Device Select byte is composed of:
b7

| 1 | b0 |  |  |  |  |  |  |
| :---: | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | 0 | 1 | 0 | E2 | E1 | A8 | RW |

where:

- E2 is the upper bit of the Device Select code (this bit value must be identical to the value applied on pin Chip Enable 2).
- E1 is the middle bit of the Device Select code (this bit value must be identical to the value applied on pin Chip Enable 1).
- A8 is the Memory Block number. A8 may also be considered as the upper bit of the address.
The Address Byte handles 8 significant bits (the ST24/25C04, ST24/25W04 is a 512 bytes memory splitted in 2 blocks of 256 bytes addressed with 8 bits). Pins 2, 3 are E1, E2 Chip Enable input pins (see Figure 6), pin 1 is the PRE input pin.


## ST24/25C08, ST24/25W08 (1024 bytes)

The Device Select byte is composed of:

| b7 | b0 |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 0 | 1 | 0 | E2 | A9 | A8 | R/W |

where:

- E2 is the upper bit of the Device Select code (this bit value must be identical to the value applied on pin Chip Enable 2).
- A9,A8 is the Memory Block number. A9,A8 may also be considered as the upper bits of the address.
The Address Byte handles 8 significant bits (the ST24/25C08, ST24/25W08 is a 1024 bytes memory splitted in 4 blocks of 256 bytes addressed with 8 bits). Pin 3 is E2 Chip Enable input pin (see Figure 6 ), pin 2 is unused and pin 1 is the PRE input pin.


## ST24/25C16, ST24/25W16 (2048 bytes)

The Device Select byte is composed of:

| b 7 |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 0 | 1 | 0 | A10 | A9 | A8 | R/W |

where:

- A10,A9,A8 is the Memory Block number. A10,A9,A8 may also be considered as the upper bits of the address.

The Address Byte handles 8 significant bits (the ST24/25C16, ST24/25W16 is a 2048 bytes memory splitted in 8 blocks of 256 bytes addressed with 8 bits). Pin 1 is the PRE input pin, pins 2 and 3 are selecting the block of memory inside which the PRE pointer is defining the boundary of the protected area.

## ST24/25E16 (2048 bytes)

The Device Select byte is composed of:

| b7 |  |  |  |  |  |  |  |
| :---: | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | 0 | 1 | 0 | E2 | E1 | E0 | R/W |

where:

- E2 is the upper bit of the Device Select code (this bit value must be identical to the value applied on pin Chip Enable 2).
- E1 is the middle bit of the Device Select code (this bit value must be identical to the value applied on pin Chip Enable 1).
- E0 is the lower bit of the Device Select code (this bit value must be identical to the value applied on pin Chip Enable 0).
The Address Bytes handle 16 bits (the 11 Lower bits are significant). Pins 1, 2, 3 are E0, E1, E2 Chip Enable input pins (see Figure 6), the ST24/25E16 does not offer the PRE feature.

Figure 6. Pin Connections Compatibility in ST24/25Cxx, ST24/25Wxx Product Family


## APPLICATION NOTE

## TIMEKEEPER SRAMs FIND MANY APPLICATIONS

One aspect that is common among systems using microcomputers is the need to maintain configuration data, protected against corruptions that can occur at un-predicted power-downs.

## POWER-FAIL SOLUTIONS

There are many options that a designer can select to provide Non-Volatile Memory in his system:

- FLASH MEMORY
- Serial or Parallel EEPROM
- NV-RAM
- Discrete solutions using SRAMs
- Integrated TIMEKEEPER products

FLASH Memories are able to store large amounts of data and have access times fast enough to allow direct access by the CPU. However, a FLASH MEMORY must be erased before it can be re-writ-
ten and this means that existing data has to be buffered in DRAM while the erase process takes place. Moreover FLASH Memories are slow to erase and write ( $10-20$ seconds in worst cases) which makes them unsuitable for fast power-fail back-up applications. Serial and Parallel EEPROM are better than FLASH MEMORY for re-writing as they are byte addressable and only the new data need be overwritten.
The Serial devices are, today at least, still of small capacity (16K max) and both Serial and Parallel need a relatively long time to write data (write cycle times are $5-10 \mathrm{~ms}$ for page modes of $8-32$ bytes which is still too slow for power-fail conditions).
The best solution then is a battery backed SRAM. This can be implemented by the designer in one of two ways, by designing his own power fail detect and battery switch-over circuitry, or by using the integrated ZEROPOWER ${ }^{\circledR}$ or TIMEKEEPER ${ }^{\text {m" }}$ devices.

Figure 1. Work Station System Application


Figure 2. Data Acquisition System Application


Figure 3. CDI ROM System Application


## MAINTAINING TIME

Another key demand of many systems is to maintain a real time clock. Used for example in time and date stamping files or print-outs.
Specialised circuits are used with battery back-up to provide clock and calendar data to the CPU.

## THE TIMEKEEPER SOLUTION

The TIMEKEEPER products provide one of the best solutions to both these needs. They incorporate up to 64 K of battery backed SRAM and include on the SRAM chip all the circuitry to provide a smooth switch over from external to internal battery power in the case of a power failure. Also included on the chip is a very low power real time clock which maintains the time in a form easily readable by the CPU

## APPLICATIONS

## Work Station System

A typical workstation can incorporate the MK48T08 or MK48T18 in the system memory map, in this way data in the memory can be read or written just as other data in the main ROMs or RAMs. Parameters such as system configuration data, clock and calendar information is stored in a completely NonVolatile way, but available on-line.
A typical use of the time information in a workstation is the date and time stamp on files saved on the system disk drives (see Figure 1).

## Data Acquisition System

Data acquisition systems collect analogue and/or digital information and store it until needed. Obviously one of the most important aspects is that the data acquired must be stored in a Non-Volatile memory to protect it against loss on power failure. Most data acquisition systems also need to record the time that each piece of data was acquired in order to be able to then reconstruct the map of events with an accurate time line.
Here again the battery backed SRAM stores the system configuration information and stores the
acquired data. The real time clock provides time stamping for the data (see Figure 2).

## CDI ROM System

A consumer system that uses the Non-Volatile memory with Real TIME CLOCK is the Compact Disk Interactive system. In the CDI system the SRAM stores the system configuration data and a directory of pointers to the images stored on the CD ROM, these are stored in the SRAM to provide very fast access time to the images for quick retrieval.
In addition the clock provides the system with time data for events, delays or time display (see Figure $3)$.

## TIMEKEEPER APPLICATIONS

- COMPUTERS: workstations, mainframes, PC's, portables, VXI boards, VME boards, industrial controllers, POS terminals and data terminals.
- FAX MACHINES
- INSTRUMENTS: data loggers, utility meters, medical intruments, traffic signal controllers and test instruments.
- TELECOM: satellite receivers/decoders, cellular radios, modems,transmission cards and LAN's.
- GAMES: interactive CD, video games, security systems and slot machines.

These applications use TIMEKEEPERs for the following functions:

- Real Time Clock
- Configuration Files
- Boot Strap Programs
- Data Protection/Storage
- Real Time Clock for Time Stamping Data

SGS-THOMSON

# Synchronous Burst SRAM for secondary CACHE systems 

Ricky Tuttle<br>SGS-THOMSON Microelectronics Carrollton, USA


#### Abstract

The advent of high speed microprocessors and the requirement for high performance systems has opened the door to the Fast SRAM (FSRAM) market place. FSRAM is needed to provide the fast memory access for these high performance systems. SGS-THOMSON Microelectronics has developed the strategy and technology to be a major player in the world wide FSRAM market. The company's strategy includes asynchronous and synchronous SRAM products developed with a cutting-edge HCMOS technology.


The company has recently introduced four new products that are manufactured on its state-of-theart $0.7 \mu$, triple poly, double metal HCMOS process technology. There are two standard asynchronous FSRAM products organized as:

- 32K x 8 -M628032
- 128K x 8 -M628128

These standard SRAM devices are offered in different speed grades from $15-25 \mathrm{~ns}$ for 40 MHz to 66 MHz clock rates. Also two Specialty, processor specific, CACHE Burst RAMs (BRAM ${ }^{\text {TM }}$ ), the MK62486 and MK62940, have been introduced employing an on-chip 2-bit burst counter. The MK62486 and MK62940 each have a unique count sequence to suit the processor. All of these products are offered in JEDEC or industry standard pin-out configurations and package types.

## PROCESSOR SPECIFIC BRAMS

The two Specialty SRAMs are processor specific to either the $1486^{\mathrm{TM}}$ microprocessor, or the 68040 microprocessor. The MK62486, 32K x 9 BRAM is for the 486 processor, and the MK62940 32K x 9 BRAM is for the 68040 processor. Both processors employ a Burst CACHE line-fill algorithm of 128 bits, but each processor has a unique burst sequence requirement of four (4) bursts of 32 bits ( 36 bits including parity). Therefore, the two devices incorporate a different 2-bit counter along with address and data registers. Both devices are organized as $32 \mathrm{~K} \times 9$ with control pins that connect directly to the processor or Cache controller. The burst algorithm allows 16 bytes of data ( 128 bits) to be transferred in five (5) subsequent processor clock periods, whereas a non-burst sequence would take eight (8) clock periods. This can be seen in Figure 1. where data and clock cycles for both burst and non-burst are shown. As a comparison, the burst sequence with a 33 MHz clock rate would allow data to be transferred at 106M bytes/second. In a non-burst sequence, only 66.5 M bytes/second can be transferred with the same 33MHz clock (this comparison assumes zero-wait states). The advantage of the burst algorithm over a non-burst transfer is obvious for high performance systems.

## CACHE ADVANTAGES

The i486 microprocessor has an on-chip primary Cache that is used for both data and instruction accesses. The Cache is organized as a four-way set associative Cache with 128 unique entries of 16 bytes each ( $2 \mathrm{~K} \times 4$-way set) for a total primary Cache of 8 k bytes. The on-chip Cache has a high hit rate and allows internal high speed processing

Figure 1. 16 Byte ( 128 bit) Line Fill

without external bus traffic. This is the basis of any Cache subsystem: to allow more performance in through-put with fewer external bus requests.
The larger the Cache the more entries of data and instructions it can hold. With all other factors being equal, a larger Cache will provide better system performance with a higher hit rate. Therefore, many 486 designs include a larger secondary Cache which is a Level Two (referred to as "L2") Cache subsystem. This is simply a second layer of high speed FSRAM between the primary or Level One "L1" Cache, and the system main memory composed of DRAM. As the "L2" Cache is a subset of the main memory, so the "L1" Cache is a subset of the "L2" Cache. Therefore, the "L2" Cache is larger than the on-chip primary Cache. Popular "L2" Cache sizes for 486 systems range from 64k and 128 K bytes to 256 K bytes.

## "L2" CACHE ARCHITECTURE

Secondary Cache designs can use either a lookaside or look-through architecture. The look-aside Cache subsystem architecture allows all memory requests to be sent to main memory while the Cache executes a parallel look-up. If the Cache memory does not contain the requested data (miss), the main memory cycle continues. When the data is found in the cache "Hit", the main memory bus cycle is terminated, and the Cache sub-system supplies the data requested by the microprocessor. This type of design does not provide the best memory bus utilization since each request is forwarded to the system bus. Since both the main memory and Cache memory are accessed using the same memory bus, the look-aside architecture does not provide for bus concurrence. This means another bus master cannot access the main memory even when the microprocessor is operating out of Cache.

The look-through (or Serial) Cache architecture fits in series between the microprocessor and system main memory. It is a more complex design, but allows excellent system bus utilization and provides for bus concurrence. The look-through Cache reduces the number of memory requests to the global DRAM system bus. This means less system bus utilization which increases the overall system bus band width, and is an important factor in calculating how effective the Cache performs. Also, the look-through architecture allows the microprocessor to operate from the Cache memory while other bus masters can take advantage of the idle system bus. This is called concurrence processing. The only disadvantage is that the look-through design uses extra clock cycles to determine a hit or miss before transferring a memory request to the system bus. Of course a high hit rate defers this disadvantage by providing better overall system performance.

There are other factors that determine the performance of the Cache subsystem architecture such as set associativity, replacement or update policy such as write-through or write-back, line size, burst algorithms, and coherency control. These subjects can be studied by the reader in various printed literature. The main objective in Cache design is to have a high "Hit" rate. This is the percentage of memory requests that are determined as Cache hits, and can be calculated as :

$$
\text { HIT RATE } \%=\frac{\text { Cache Hits }}{\text { Total Memory Requests }} \times 100 \%
$$

A high hit rate means that the microprocessor is operating from Cache memory, and has a low percentage of requests to the external system memory.

Figure 2. Look-through "L2" Block Diagram


It should be noted that the Cache hit rate is determined by the Cache hardware design and the software code being implemented. One cannot always assume that all software programs will benefit by the same amount from a particular Cache architecture. In short, Cache design should be tailored with considerations to the product application.

## USING THE 32K x 9 BRAM IN "L2" CACHE DESIGNS

There are many chip sets now available for easy "L2" Cache designs for the $i 486$ processor. These chip sets support the look-through Cache architecture with a local bus, and offer support of various Cache sizes, associativity, and replacement policies. Some vendors include the Cache controller, memory management unit (MMU), and bus control interface all in one device. Other vendors offer a "Set" of devices which include a Cache controller,
a system local bus and memory controller, and a system bus I/O (ISA/EISA) bridge unit. Figure 3 is a block diagram of how a typical chip set will interface to the i486 microprocessor using a local bus configuration.
Many chip set Cache control units will support either asynchronous FSRAM or synchronous Cache RAM in their designs. Synchronous Cache RAM for the $i 486$ is the MK62486 32K x 9 BRAM with an on-chip burst counter, and a self-timed write cycle. The MK62486 from SGS-THOMSON Microelectronics supports 2-1-1-1 zero-wait state read cycles, and is available now with clock to data access time of 19 ns . These devices will fit in designs with clock rates up to 40 MHz . The BRAM can be connected to the Cache controller unit. It should be noted that this is a general connection scheme, and actual pin and control connections may vary with the chip set units.

Figure 3. Local Bus Block Diagram


Figure 4. 128K Byte, Cache Control Unit Connections


The BRAM provides several advantages over the standard SRAM. First, the BRAM has an on-chip burst address counter which is faster than any external address generator. Second, the device employs address and data registers to avoid external latches: Finally, the synchronous Cache RAM provides the best performance allowing the most design margin. In summary, the BRAM can provide for an easier design with more margin, lower real estate, and higher system performance. This results in better production yields with lower costs.
SGS-THOMSON will soon introduce a faster $32 \mathrm{~K} \times 9$ BRAM device with access times of 12-14ns for processor clock rates to 66 MHz . The faster $32 \mathrm{~K} \times 9$ BRAM, dubbed M62486A, will meet Cache design requirements for faster 486 microprocessors or the new Pentium " ${ }^{\text {TM }} 64$-bit microprocessor. A synchronous device will be required to meet the zero-wait state operation the Pentium processor. The Cache BRAM will work for either microproces-
sor since the burst algorithm for the i486 and the Pentium are the same. The M62486A supports the zero-wait state 2-1-1-1 algorithm.
Another synchronous Cache RAM device to be introduced is the M62486R. This product is a $32 \mathrm{~K} \times 9$ BRAM with registered outputs. The device has common I/O with registers on both the input and output circuitry. This allows for a pipe-line architecture during a burst read operation where data out is valid from the rising edge of the clock in 8 ns . The M62486R will provide the necessary speed and design margin for 66 MHz Pentium designs using a $3-1-1-1$ burst algorithm. The Burst Read clock sequences are shown here for both the M62486A, and the M62486R. These 32K x 9 BRAM products from SGS-THOMSON will be further developed using a similar definition for two 64 K $x 18$ BRAM family devices. The $64 \mathrm{~K} \times 18$ organization will support Cache size upgrades without major redesign.

Figure 5. BRAM Asynchronous and Registered Outputs


## KEY BURST TIMING PARAMETㄷ..RS

The BRAM can support burst read Cache line-fill cycles for the i436, or both burst write and burst read cycles for the Pentium microprocessor. Once the $i 486$ microprocessor (or Pentium) has asserted a valid address, the BRAM registers the address at the rising clock edge where ADS\# is asserted (Asserted in this context means an active signal). After the BRAM has registered the base address, the three subsequent addresses are generated by the on-chip burst counter. The BRAM allows wait states to be inserted in the burst sequence by using the ADV\# control pin. The on-chip burst counter is not affected, and the burst sequence will continue as expected after the wait state(s) is completed. It is up to the Cache controller to abort a Cache line-fill or begin a new one. A burst cycle in the BRAM is always initiated by asserting either ADSP\# or ADSC\# at the rising edge of the clock. These signals allow the device to register a new base address, and set-up for the burst sequence.

The BRAM also allows immediate control of the data bus by featuring an asynchronous Output Enable (OE\#). Although clock-to-data-out is the limiting access time, the fast Output Enable can provide data within 8 ns after being asserted. This allows the OE\# to be asserted later in the read cycle without access penalty. Using OE\# as the output data bus control has no affect on the burst counter sequence. During wait-states the data bus can be driven to a high impedance state. Once the burst cycle continues, the data bus can become active for the duration of the burst without consequence to the burst algorithm. Figure 7 depicts the BRAM pin configuration in an industry standard 44-pin PLCC.

Today's popular microprocessors demand high speed memory products to keep pace with their Cache requirements. Many chip sets exist for quick "L2" Cache designs to meet the needs of these high speed microprocessors. They offer support of zerowait state performance using either standard FSRAM or synchronous Cache Burst RAM.

Figure 6. Burst Counter Control Allows Wait-States


To meet this challenge, SGS-THOMSON has introduced four byte-wide fast SRAM products in a $0.7 \mu$ HCMOS technology. For a processor with a 32-bit data bus, only four (4) devices are required to provide from 128 K bytes to 512 K bytes of Cache memory as:
$-32 \mathrm{~K} \times 8 \times(4)$ or $32 \mathrm{~K} \times 9 \times(4)$ (128K bytes)
$-128 \mathrm{~K} \times 8 \times(4)$ ( 512 K bytes)
Larger Cache sizes for direct mapped or set associative Caches can be easily implemented.
Although the present 32 -bit and 64-bit microprocessors have larger and faster "L1" Caches on-chip, the "L2" Cache needs for these data hungry processors is expected to remain for a long time. FSRAM and specialty synchronous Cache RAM provide the means to meet these high speed secondary Cache requirements.

Figure 7. MK62486 Top View


## MEMORY PRODUCTS QUALITY PROGRAM

The Corporate quality program of SGS-THOMSON is published as the SURE (Semiconductor Users Reliability Evaluation) Program. The quality program for memory products follows closely this Program. Described here are the particular controls that apply specifically to memories starting with the Lot Acceptance and AOQ assessment and followed by the program for memory product qualification, an indication of the the manufacturing SPC (Statistical Process Controls) and the Short and Long term reliability tests.

## Lot Acceptance

The role of a final Lot Acceptance sampling has changed from that of lot acceptance - although this still applies - more to the collection of statistical data about the outgoing quality, and the monitoring of the quality to the target defectivity in Parts Per Milion (ppm).
The Average Outgoing Quality (AOQ) is estimated from the results of Lot Acceptance testing. The measure developed by and used by SGS-

THOMSON for the AOQ is known as the Average Outgoing Quality Estimator and is given by:

Total Defective units in sample, with $d \leq c+1$
Total inspected units in samples of accepted lots
Where $\mathrm{d}=$ number of defects in sample, $\mathrm{c}=$ acceptance number. The totals are those of ALL lots inspected (1st, 2nd, etc controls).
This AOQE converges towards the real AOQ as the number of sampled lots increases, even though an acceptance number of zero is used.

## Memort Product Qualification/Major Changes

Memory Product qualification is made on new memory products, new die designs and new packages and existing products when there are major changes to the design or manufacturing.
The tests performed depend on the parameters affected by a major change or the qualification of combinations of new die designs and new Plastic or Ceramic packages.
The tests performed are selected as appropriate from those listed in Tables 3 through 6.

Table 1. Finished Product Acceptance

| Subgroup | Parameters | Minimum <br> Sample Size | Acceptance <br> Number |
| :---: | :--- | :---: | :---: |
| A1 | Visual and mechanical inspection | 315 | 0 |
| $A 2+A 3+A 4$ | Cumulative electrical and inoperative mechanical failures | 315 | 0 |

Table 2. Qualification

| 1 | Wafer Fabrication Major <br> Changes | Tests selected to control the parameters that are affected by the change, <br> varying from the design or mask set to the fabrication plant. |
| :---: | :--- | :--- |
| 2 | Assembly Major Changes | Tests selected to control the parameters that are affected by the change, <br> varying from package material changes to the assembly plant. |
| 3 | Product Qualification | Tests selected to control the parameters depending on the type of <br> package and whether the die is new or already qualified. |

Table 3. Product Qualification, Ceramic Packages - Package Related Tests

| Subgroup | Test Procedure | MIL-STD-883 Procedure | Test Conditions |
| :---: | :---: | :---: | :---: |
| 1 | Physical Dimensions | 2016 | Published Data |
| 2 | Bond Strength | 2011 |  |
| 3 | Die Attach | 2019 or 2027 |  |
| 4 | Fine Leak Gross Leak | $\begin{aligned} & 1014 \\ & 1014 \end{aligned}$ | Test Condition A1 Test Condition C1 |
| 5 | Lid Torque | 2024 |  |
| 6 | Internal Water Vapour | 1018 | 5000 ppm (max) |
| 7 | Solderability: <br> - FDIP Package <br> - JLCC, LCCC Packages | $\begin{gathered} 2003 \\ \text { CECC } 90,000 \end{gathered}$ | $245^{\circ} \mathrm{C}$, 5 sec , Precondition Steam, 1 hr <br> $215^{\circ} \mathrm{C}$, 3 sec , Precondition Dry Air $150^{\circ} \mathrm{C}$, 16 hrs |
| 8 | Resistance to Solvents | 2015 | 4 Solvent Solutions |
| 9 | Salt Atmosphere | 1009 | Test Condition A, $35^{\circ} \mathrm{C}, 24 \mathrm{hrs}$ |
| 10 | Lead Integrity | 2004 | Test Condition B2 |
| 11 | Resistance to Soldering Heat |  | $260^{\circ} \mathrm{C}, 10 \mathrm{sec}$ |
| 12 | Thermal Shock <br> Temperature Cycling <br> Moisture Resistance <br> Fine Leak <br> Gross Leak | 1011 <br> 1010 <br> 1004 <br> 1014 <br> 1014 | -55 to $125^{\circ} \mathrm{C}, 15$ cycles <br> -65 to $150^{\circ} \mathrm{C}, 100$ cycles $-10 \text { to } 65^{\circ} \mathrm{C}, \mathrm{RH}=90 \%$ <br> Test Condition A1 <br> Test Condition C1 |
| 13 | Mechanical Shock <br> Vibration Variable Frequency <br> Constant Acceleration <br> Fine Leak <br> Gross Leak | 2002 <br> 2007 <br> 2001 <br> 1014 <br> 1014 | Test Condition B Test Condition A Teat Condition E Test Condition A1 Test Condition C1 |
| 14 | Temperature Cycling <br> Constant Acceleration <br> Fine Leak <br> Gross Leak | $\begin{aligned} & 1010 \\ & 2001 \\ & 1014 \\ & 1014 \end{aligned}$ | -65 to $150^{\circ} \mathrm{C}, 10$ cycles <br> Test Condition E <br> Test Condition A1 <br> Test Condition C1 |

Table 4. Product Qualification, Plastic Packages - Package Related Tests

| Subgroup | Test Procedure | MIL-STD-883 Procedure | Test Conditions |
| :---: | :---: | :---: | :---: |
| 1 | Physical Dimansions <br> Coplanarity PLCC, PSOJ \& JLCC Packages | 2016 | Published Data Published Data |
| 2 | Bond Strength | 2011 |  |
| 3 | Die Attach | 2019 or 2027 |  |
| 4 | Solderability: <br> - PSO, PSOJ \& PLCC Packages <br> - PDIP package | $\begin{gathered} \text { CECC 90,000 } \\ 2003 \end{gathered}$ | $215^{\circ} \mathrm{C}$, 3sec, Precondition Dry Air, $150^{\circ} \mathrm{C}$, 16 hrs $245^{\circ} \mathrm{C}, 5 \mathrm{sec}$, Precondition Steam, 8 hrs |
| 5 | Resitance to Solvents | 2015 | 4 Solvent Solutions |
| 6 | Salt Atmosphere | 1009 | Test Condition A, $35^{\circ} \mathrm{C}$, 24hrs |
| 7 | Lead Integrity | 2004 | Test Condition B2 |
| 8 | Resistance to Soldering Heat: <br> - PSO, PSOJ \& PLCC Packages <br> - PDIP Package |  | $\begin{aligned} & 215^{\circ} \mathrm{C}, 40 \mathrm{sec} \\ & 260^{\circ} \mathrm{C}, 10 \mathrm{sec} \end{aligned}$ |
| 9 | Resistance to Surface Mounting: <br> Temperature Humidity: <br> - PSO Package <br> - PLCC \& PSOJ Packages <br> Solder Dipping: <br> - PSO Package <br> - PLCC \& PSOJ Packages <br> Visual Inspection <br> Pressure Pot |  | $\begin{aligned} & 85^{\circ} \mathrm{C}, \mathrm{RH}=85 \% \\ & 24 \mathrm{hrs} \\ & 48 \mathrm{hrs} \\ & 260^{\circ} \mathrm{C}, 10 \text { sec } \\ & 215^{\circ} \mathrm{C}, 120 \mathrm{sec} \\ & \text { Body Cracks } \\ & 121^{\circ} \mathrm{C}, 2 \mathrm{Atm}, 168 \mathrm{hrs} \end{aligned}$ |

SGS-THOMSON

Table 5. Product Qualification, Ceramic Packages - Die Related Tests

| Subgroup | Test Procedure | MIL-STD-883 Procedure | Test Conditions |
| :---: | :---: | :---: | :---: |
| 1 | Operating Life Test | 1005 | $140^{\circ} \mathrm{C}, \mathrm{V}_{\text {cC }}=5$ to $7 \mathrm{~V}, 500 \mathrm{hrs}$ |
| 2 | Operating Life Test | 1005 | $125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, 1000 \mathrm{hrs}$ |
| 3 | Retention Bake (EPROM) | 1008 | $250^{\circ} \mathrm{C}, 500 \mathrm{hrs}$ |
| 4 | Temperature Cycling | 1010 | -65 to $150^{\circ} \mathrm{C}, 1000$ cycles |
| 5 | Thermal Shock | 1011 | -55 to $125^{\circ} \mathrm{C}, 500$ cycles |
| 6 | Electrostatic Discharge | 3015 | 1500 ${ }^{\text {, }} 100 \mathrm{pF}, 2000 \mathrm{~V}$ (min) |
| 7 | Electrostatic Discharge | EIAJ IC-121 | 02, 200pF, 200 V (min) |
| 8 | Latch-up | JEDEC STD-17 | Current Injection 200mA (min), Overvoltage 14V (min) |

Table 6. Product Qualification, Plastic Packages - Die Related Tests

| Subgroup | Test Procedure | MIL-STD-883 Procedure | Test Conditions |
| :---: | :---: | :---: | :---: |
| 1 | Operating Life Test | 1005 | $140^{\circ} \mathrm{C}, \mathrm{V}_{\text {CC }}=5$ to $7 \mathrm{~V}, 500 \mathrm{hrs}$ |
| 2 | Operating Life Test | 1005 | $125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, 1000 \mathrm{hrs}$ |
| 3 | Retention Bake (OTP, EEPROM) | 1008 | $150^{\circ} \mathrm{C}, 1000 \mathrm{hrs}$ |
| 4 | Write/Erase Cycling (EEPROM, FLASH) |  | Published Data |
| 5 | Temperature, Humidity, Bias | CECC 90,000 | $\begin{aligned} & 85^{\circ} \mathrm{C}, \mathrm{RH}=85 \%, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \text {, } \\ & 1000 \mathrm{hrs} \end{aligned}$ |
| 6 | Temperature Cycling | 1010 | -40 to $150^{\circ} \mathrm{C}, 1000$ cycles |
| 7 | Thermal Shock | 1011 | -55 to $125^{\circ} \mathrm{C}, 500$ cycles |
| 8 | Pressure Pot |  | $121^{\circ} \mathrm{C}, 2 \mathrm{Atm}, 168 \mathrm{hrs}$ |
| 9 | HAST | CECC 90,000 | $130^{\circ} \mathrm{C}, \mathrm{RH}=85 \%$, 96hrs |
| 10 | Electrostatic Discharge | 3015 | 1500 ${ }^{\text {, }} 100 \mathrm{pF}, 2000 \mathrm{~V}$ (min) |
| 11 | Electrostatic Discharge | EIAJ IC-121 | 0, 200pF, 200 V (min) |
| 12 | Latch-up | JEDEC STD-17 | Current Injection 200mA (min), Overvoltage 14V (min) |
| 13 | Soft Error Testing (SRAM) |  |  |

## Statistical Process Control

One of the most powerfull tools implemented throughout the production of memory products is SPC. The final goal of the SPC program is to bring each critical step of the process to " 6 Sigma" capability ( $\mathrm{Cp} \geq 2$ ). Current controls are at Cp and Cpk 1.33. For example, in a typical wafer processing line more than 200 variables may be controlled for SPC. Data is gathered and analysed by on-line computers and provides up-to-the minute control charts (eg $\bar{X}, R$ charts). The critical process steps
are defined by FMEA (Failure Mode and Effects Analysis).
A selection of the most important SPC steps and the Cp and Cpk results is regularly available and can help customers to avoid the costly qualification of new products when the products come from a qualified design and a manufacturing process that is demonstrated to be under control.

The Table 7 and Table 8 show some typical SPC results from both wafer fabrication and assembly processes.

Table 7. Statistical Process Control, Wafer Fabrication, CMOS EPROM (1.2 micron)

| $\#$ | Parameter | Dependant Performance | $4 q 91$ |  | $1 q 92$ |  |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
|  |  |  | CP | CPK | CP | CPK |
| 1 | VTH Field Minimum <br> P-Channel Transisitor | Latch-up Related | 2.49 | 1.58 | 2.84 | 1.81 |
| 2 | VTH Field Minimum <br> N-Channel Transistor | Latch-up Related | 2.28 | 2.42 | 2.62 | 2.42 |
| 3 | Gate Oxide Thickness | Data Retention \& ESD | 1.60 | 1.55 | 1.68 | 1.65 |
| 4 | Interpoly Oxide Thickness | Data Retention | 1.70 | 1.64 | 1.43 | 1.41 |
| 5 | Intermediate Dielectric | Data Retention | 1.46 | 1.36 | 1.44 | 1.34 |

Table 8. Statistical Process Control, Ceramic Package Assembly EPROM

| $\#$ | Parameter | Dependant Performance | $4 q 91$ |  | 1q92 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | CP | CPK | CP | CPK |
| 1 | Shear Test | Die Attach | 1.69 | 1.69 | 2.20 | 2.20 |
| 2 | Bond Strength | Bond Weakness | 2.17 | 2.15 | 2.50 | 2.50 |
| 3 | Torque Test | Hermeticity | 2.40 | 2.19 | 1.70 | 1.70 |
| 4 | Lead Plating Thickness | Solderability | 1.50 | 1.13 | 1.70 | 1.90 |

## Short Term Reliability Testing

In order to provide a rapid feedback on product reliability to manufacturing, a series of Short Term

Reliability tests are performed on a lot-by-lot or weekly basis. These are summarised in Table 9 and Table 10.

Table 9. Short Term Reliability Tests, Ceramic Packages

| Subgroup | Test Procedure | MIL-STD-883 <br> Procedure | Test Conditions |
| :---: | :--- | :---: | :--- |
| 1 | Thermal Shock | 1011 | -55 to $125^{\circ} \mathrm{C}, 60$ cycles |
| 2 | Retention Bake (EPROM) |  | $180^{\circ} \mathrm{C}, 72 \mathrm{hrs}$ |
| 3 | Solderability | 2003 | $245^{\circ} \mathrm{C}, 5 \mathrm{sec}$, Precondition Steam, 1hr |
| 4 | Resistance to Solvents | 2015 | 4 Solvent Solutions |
| 5 | Physical Dimensions | 2016 | Published Data |
| 6 | Lead Integrity | 2004 | Test Condition B2 |
| 7 | Hermeticity: <br> -Fine Leak <br> -Gross Leak | 1014 |  |
| 8 | Lead Torque | 2024 | Test Condition A1 |

Table 10. Short Term Reliability Tests, Plastic Packages

| Subgroup | Test Procedure | MIL-STD-883 <br> Procedure | Test Conditions |
| :---: | :--- | :---: | :--- |
| 1 | Temperature Cycling | 1010 | -40 to $150^{\circ} \mathrm{C}, 100$ cycles |
| 2 |  <br> FLASH) |  | Published Data |
| 3 | Solderability: <br> - PSO, PSOJ \& PLCC Packages <br> - PDIP Package | CECC 90,000 <br> 2003 | $215^{\circ} \mathrm{C}, 3 \mathrm{sec}$, Precondition Dry Air, 150 ${ }^{\circ} \mathrm{C}, 16 \mathrm{hrs}$ <br> $245^{\circ} \mathrm{C}, 5 \mathrm{sec}$, Precondition Steam, 8hrs |
| 4 | Resistance to Solvents | 2015 | 4 Solvent Solutions |
| 5 | Physical Dimensions | 2016 | Published Data |
| 6 | Lead Integrity | 2004 | Test Condition B2 |
| 7 | Pressure Pot |  | $121^{\circ} \mathrm{C}, 2 \mathrm{Atm}, 168 \mathrm{hrs}$ |

## Long Term Reliability Testing

Long Term Reliability tests are performed to provide evidence of the life time reliability of memory
products. Sampling is made either monthly, 3 or 6 monthly depending on the tests performed. Table 11 and Table 12 summarise the tests.

Table 11. Long Term Reliability Tests, Ceramic Packages

| Subgroup | Test Procedure | MIL-STD-883 Procedure | Test Conditions |
| :---: | :---: | :---: | :---: |
| $1$ | Operating Life <br> Retention Bake (EPROM) | $\begin{aligned} & 1005 \\ & 1008 \end{aligned}$ | $125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5$ to $6 \mathrm{~V}, 1000 \mathrm{hrs}$ $250^{\circ} \mathrm{C}, 500 \mathrm{hrs}$ |
| 3 | Thermal Shock Temperature Cycling <br> Moisture Resistance <br> Fine Leak <br> Gross Leak |  | -55 to $125^{\circ} \mathrm{C}, 15$ cycles <br> -65 to $150^{\circ} \mathrm{C}, 100 \mathrm{cycles}$ <br> -10 to $65^{\circ} \mathrm{C}, \mathrm{RH}=90 \%, 10$ cycles of 24 hrs <br> Test Condition A1 <br> Test Condition C1 |
| 4 | Mechanical Shock <br> Vibration Variable Frequency <br> Constant Acceleration <br> Fine Leak <br> Gross Leak | 2002 <br> 2007 <br> 2001 <br> 1014 <br> 1014 | Test Condition B <br> Test Condition A <br> Test Condition E <br> Test Condition A1 <br> Test Condition C1 |
| 5 | Temperature Cycling <br> Constant Acceleration <br> Fine Leak <br> Gross Leak | 1010 <br> 2001 <br> 1014 <br> 1014 | -65 to $150^{\circ} \mathrm{C}, 10$ cycles <br> Test Condition E <br> Test Condition A1 <br> Test Condition C1 |
| 6 | Electrostatic Discharge | 3015 | 15002, 100pF, 2000 V (min) |
| 7 | Salt Atmosphere | 1009 | Test Condition A, $35^{\circ} \mathrm{C}, 24 \mathrm{hrs}$ |
| 8 | Internal Water Vapour | 1018 | 5000 ppm (max) |
| 9 | Temperature Cycling | 1010 | -65 to $150^{\circ} \mathrm{C}, 500$ cycles |

Table 12. Long Term Reliability Tests, Plastic Packages

| Subgroup | Test Procedure | MIL-STD-883 <br> Procedure | Test Conditions |
| :---: | :--- | :---: | :--- |
| 1 | Operating Life | 1005 | $125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5$ to $6 \mathrm{~V}, 1000 \mathrm{hrs}$ |
| 2 | Retention Bake (OTP \& EEPROM) | 1008 | $150^{\circ} \mathrm{C}, 1000 \mathrm{hrs}$ |
| 3 | Temperature, Humidity, Bias | CECC 90,000 | $85^{\circ} \mathrm{C}, \mathrm{RH}=85 \%, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}, 1000 \mathrm{hrs}$ |
| 4 | Electrostatic Discharge | 3015 | $1500 \Omega, 100 \mathrm{pF}, 2000 \mathrm{~V}(\mathrm{~min})$ |
| 5 | HAST | CECC 90,000 | $130^{\circ} \mathrm{C}, \mathrm{RH}=85 \%, 96 \mathrm{hrs}$ |
| 6 | Temperature Cycling | 1010 | -40 to $150{ }^{\circ} \mathrm{C}, 500$ cycles |

## Conclusion

SGS-THOMSON believes that the extensive attention given to process control and product evalua-
tion, combined with clear design rules and a well designed technology base, give the Company a world class overall quality rating.
.

## EUROPE

## DENMARK

2730 HERLEV
Herlev Torv, 4
Tel (45-44) 948533
Telex: 35411
Telefax• (45-44) 948694
FINLAND
LOHJA SF-08150
Ratakatu, 26
Tel (358-12) 15511
Telefax (358-12) 15566

## FRANCE

94253 GENTILLY Cedex
7 - avenue Gallient - BP. 93
Tel : (33-1) 4740.7575
Telex 632570 STMHQ
Telefax (33-1) 47407910

## 67000 STRASBOURG

20, Place des Halles
Tel (33-88) 755066
Telefax' (33-88) 2229.32

## GERMANY

85630 GRASBRUNN
Bretonischer Ring 4
Postfach 1122
Tel • (49-89) 460060
Telefax (49-89) 4605454
Teletex $897107=$ STDISTR

## 60327 FRANKFURT

Gutleutstrasse 322
Tel (49-69) 237492-3
Telefax- (49-69) 231957
Teletex 6997689=STVBF
30695 HANNOVER 51
Rotenburger Strasse 28A
Tel (49-511) 615960-3
Teletex 5118418 CSFBEH
Telefax (49-511) 6151243
90491 NÜRNBERG 20
Erlenstegenstrasse, 72
Tel.: (49-911) 59893-0
Telefax. (49-911) 5980701
70499 STUTTGART 31
Mittlerer Pfad 2-4
Tel. (49-711) 13968-0
Telefax. (49-711) 8661427

## ITALY

## 20090 ASSAGO (MI)

Vle Milanofiori - Strada 4 - Palazzo A/4/A
Tel (39-2) 575461 (10 linee)
Telex 330131-330141 SGSAGR
Telefax (39-2) 8250449
40033 CASALECCHIO DI RENO (BO)
Via R Fucini, 12
Tel (39-51) 591914
Telex 512442
Telefax (39-51) 591305

## 00161 ROMA

Via A. Torlonia, 15
Tel. (39-6) 8553960
Telex-620653 SGSATE I
Telefax (39-6) 8444474

## NETHERLANDS

5652 AR EINDHOVEN
Meerenakkerweg 1
Tel • (31-40) 550015
Telex: 51186
Telefax (31-40) 528835

## SPAIN

## 08004 BARCELONA

Calle Gran Via Corts Catalanes, 322
$6^{\text {th }}$ Floor, $2^{\text {th }}$ Door
Tel (34-3) 4251800
Telefax (34-3) 4253674

## 28027 MADRID

Calle Albacete, 5
Tel (34-1) 4051615
Telex• 46033 TCCEE
Telefax: (34-1) 4031134

## SWEDEN

S-16421 KISTA
Borgarfjordsgatan, 13-Box 1094
Tel . (46-8) 7939220
Telex 12078 THSWS
Telefax (46-8) 7504950

## SWITZERLAND

1218 GRAND-SACONNEX (GENEVA)
Chemin Francois-Lehmann, 18/A
Tel. (41-22) 7986462
Telex 415493 STM CH
Telefax (41-22) 7984869

## UNITED KINGDOM and EIRE

MARLOW, BUCKS
Planar House, Parkway
Globe Park
Tel. (44-628) 890800
Telex- 847458
Telefax. (44-628) 890391

## AMERICAS

## BRAZIL

05413 SÃO PAULO
R Henrique Schaumann 286-CJ33
Tel • (55-11) 883-5455
Telex (391)11-37988 "UMBR BR"
Telefax (55-11) 282-2367
CANADA
NEPEAN ONTARIO K2H 9C4
301 Moodie Drive Suite 307
Tel.. (613) 829-9944
Telefax (613) 829-8998

## U.S.A.

NORTH \& SOUTH AMERICAN
MARKETING HEADQUARTERS
55 Old Bedford Road
Lincoln, MA 01773
Tel • (617) 259-0300
Telefax. (617) 259-4421
SALES COVERAGE BY STATE
ALABAMA
Huntsville - Tel.. (205) 533-5995
Fax (205) 533-9320

## ARIZONA

Phoenix - Tel (602) 867-6217
Fax (602) 867-6200
CALIFORNIA
Santa Ana - Tel (714) 957-6018
San Jose - Tel (408) 452-8585 Fax (452) 1549
COLORADO
Boulder - Tel.. (303) 449-9000 Fax (303) 449-9505
FLORIDA
Boca Raton - Tel.. (407) 997-7233
Fax (407) 997-7554
GEORGIA
Norcross - Tel (404) 242-7444
Fax (404) 368-9439
ILLINOIS
Schaumburg - Tel.. (708) 517-1890 Fax (708) 517-1899
INDIANA
Kokomo - Tel (317) 455-3500 Fax. (317) 455-3400
Indianapolis - Tel (317) 575-5520 Fax (317) 575-8211

MICHIGAN
Livonia - Tel.: (313) 953-1700
Fax (313) 462-4071

## minnesota

Bloomington - Tel (612) 944-0098 Fax (612) 944-0133
NORTH CAROLINA
Cary - Tel (919) 469-1311 Fax (919) 469-4515
NEW JERSEY
Voorhees - Tel.. (609) 772-6222 Fax (609) 772-6037
NEW YORK
Poughkeepsie - Tel.: (914) 454-8813 Fax: (914) 454-1320

OREGON
Lake Oswego - Tel (503) 635-7650
TENNESSEE
Knoxville - Tel . (615) 524-6239
TEXAS
Austin - Tel (512) 502-3020 Fax. (512) 346-6260
Carrollton - Tel . (214) 466-8844 Fax (214) 466-8130
Houston- Tel (713) 376-9936 Fax (713) 376-9948
FOR RF AND MICROWAVE
POWER TRANSISTORS CON-
TACT
THE FOLLOWING REGIONAL
OFFICE IN THE U.S.A.

## PENNSYLVANIA

Montgomeryville - Tel • (215) 361-6400 Fax (215) 361-1293

## ASIA / PACIFIC

## AUSTRALIA

NSW 2220 HURTSVILLE
Suite 3, Level 7, Otis House
43 Bridge Street
Tel (61-2) 5803811
Telefax (61-2) 5806440

## HONG KONG

## WANCHAI

22nd Floor - Hopewell centre
183 Queen's Road East
Tel (852) 8615788
Telex• 60955 ESGIES HX
Telefax. (852) 8656589

## INDIA

NEW DELHI 110019
Liaison Office
3rd Floor, F-Block
Internatıonal Trade Tower
Nehru Place
Tel (91-11) 644-5928/647-9415
Telex 031-70193 STMI IN
Telefax (91-11) 6443054

## MALAYSIA

## SELANGOR, PETALING JAYA 46200

Unit BM-10
PJ Industrial Park
Jalan Kemajuan 12/18
Tel (03) 7581189
Telefax (03) 7581179
PULAU PINANG 10400
4th Floor - Suite 4-03
Bangunan FOP-123D Jalan Anson
Tel (04) 379735
Telefax (04) 379816
KOREA
SEOUL 121
8th floor Shinwon Building
823-14, Yuksam-Dong
Kang-Nam-Gu
Tel (82-2) 553-0399
Telex SGSKOR K29998
Telefax (82-2) 552-1051

## SINGAPORE

SINGAPORE 2056
28 Ang Mo Kio - Industrial Park 2
Tel (65) 4821411
Telex. RS 55201 ESGIES
Telefax (65) 4820240

## TAIWAN

## TAIPEI

11th Floor
105, Section 2 Tun Hua South Road
Tel (886-2) 755-4111
Telex 10310 ESGIE TW
Telefax (886-2) 755-4008
THAILAND
BANGKOK 10110
54 Asoke Road
Sukhumvit 21
Tel. (662) 2607870
Telefax (662) 2607871

## JAPAN

## TOKYO 108

Nissekı - Takanawa Bld 4F
2-18-10 Takanawa
Minato-Ku
Tel (81-3) 3280-4121
Telefax (81-3) 3280-4131

Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specification mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics.

## © 1994 SGS-THOMSON Microelectronics - Printed in Italy - All Rights Reserved

SGS-THOMSON Microelectronics GROUP OF COMPANIES
Australia - Brazil - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.


## 5 C

Recycled and chlorine free paper



[^0]:    Note: MAP = Modular Arithmetic Processor

[^1]:    2. Sampled only, not $100 \%$ tested.
[^2]:    Note: 1. $\mathrm{X}=\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$
    2. Refer also to the Command Table

[^3]:    Notes: 1. $C_{L}=5 p F$ (see Figure 4).

