# DATABOOK TELECOM PRODUCTS

3<sup>rd</sup> EDITION

INCLUDING AT&T LINEAR BIPOLAR AND HIGH VOLTAGE DEVICES

515



3<sup>rd</sup> EDITION

# **July 1986**

This third edition of the SGS Telecom Products databook contains datasheet for some ninety products — double the number in the previous edition — realized with bipolar, CMOS & NMOS technologies. All of these products are designed specifically for applications in the telecommunications field.

With the addition of the latest devices, SGS now offers solutions for the most important telecom subsystems: telephone sets, digital switching systems and PABXs.

In addition to the original SGS product range, this databook also includes the range of products available from SGS through an agreement with AT&T, which has extended the range of applications covered.

Among the most recently-designed telecom ICs, two highlights are the SGS SLIC, which integrates the ringing function, and a PCM Conference Call chip, both of which are unrivalled of the market in terms of performance and system approach.

# SGS OFFICES

### INTERNATIONAL HEADQUARTERS

SGS Microelettronica SpA Via C. Olivetti 2, 20041 Agrate Brianza-Italy Tel.: 039 - 65551 Telex: 330131 - 330141 - SGSAGR

### BRAZIL

SGS Semicondutores Ltda **05413 Sao Paulo** Av. Henrique Schaumann 286 - CJ33 Tel.: 011 - 853-5062 Telex: 37988 UMBR BR

### DENMARK

SGS Semiconductor A.B. 2730 Herlev Herlev Torv, 4 Tel.: 02 - 948533 Telex: 35411

### FRANCE

SGS Semiconducteurs S.A. 92120 Montrouge 21-23 Rue de la Vanne Tel.: 01 - 47460800 Telex: 250938F

### HOLLAND

SGS Microelettronica SpA 5612 CM Eindhoven Kruisstraat, 130 Tel.: 040 - 433566 Telex: 51186 SGSEI NL

### HONG KONG

SGS Semiconductor Asia Ltd. Hunghom, Kowloon 9th Floor, Block N, Kaiser Estate, Phase III, 11 Hok Yuen St., Tel.: 03-644251/6 Telex: 33906 ESGIE HK

### ITALY

SGS Microelettronica SpA Direzione Italia e Sud Europa 2009 Assago (M) V.le Milanofiori - Strada 4 - Palazzo A/4/A Tel.: 02 - 8244131 (10 linee) Telex: 330131 - 330141 SGSAGR

### Sales Offices: 40033 Casalecchio di Reno (BO) Via R. Fucini 12 Tel:: 051-591914 Telex: 226363 00161 Roma Via A. Torlonia, 15 Tel:: 06-8444474

JAPAN SGS Semiconductor (Pte) Ltd. Tokyo Nishi Shinjuku Bldg Shibuya-Ku, Hatsudai 1-47-1 Tel.: 3-3788161

### KOREA

SGS Semiconductor Asia Ltd. Korea Liason Office Mapo, Seoul 121 Rm 1306 KMIC Bldg 168-9 Yumlidong Tel.: 712-7071/2/3 Telex: K 26493

SINGAPORE SGS Semiconductor (Pte) Ltd. Singapore 2056 28 Ang Mo Kio Industrial Park 2 Tel.: 482-1411 Telex: R5 S5201 ESGIES

### SPAIN

SGS Microelettronica SpA 28036 Madrid Representative Office Calle Agustin De Foxà, 25 Tel.: 01 - 7337043 Telex: 41414

### SWEDEN

SGS Semiconductor A.B. **19500 Märsta** Bristagatan, 16 Tel.: 0760 - 40120 Telex: 054 - 10932

### SWITZERLAND

SGS Semiconductor S.A. **1218 Grand-Saconnex** (Genève) Chemin François-Lehmann, 18/A Tel.: 022 - 986462/3 Telex: 28895

### TAIWAN-REPUBLIC OF CHINA SGS Semiconductor Asia Ltd

Taipei Sec 4 6th floor, Pacific Commercial Bldg. 285 Chung Hsiao E Road Tel: 2-7728203 Telex: 10310 ESGIETWN

### UNITED KINGDOM

SGS Semiconductor Limited Aylesbury, Bucks Planar House, Walton Street Tel.: 0296 - 5977 Telex: 051 - 83245

### WEST GERMANY

SGS Halbleiter Bauelemente GmbH 8018 Grafing bei München Haidling, 17 Tel.: 08092-690 Telex: 05 27378

Sales Offices: 3012 Langenhagen Hans Boeckler Str., 2 Tel.: 0511 - 789881 Telex: 923195 8500 Nürnberg 40 Allersberger Str., 95 eingang Wilhelminenstr. 1 Tel.: 0911 - 464071 Telex: 626243

### 8023 Pullach bei München Seitnerstrasse, 42 Tel.: 089 - 793 0662 Telex: 5215784 7000 Stuttgart 31 Loewenmarkt, 5 Tel: 0711 - 881101 Telex: 723625

U.S.A. SGS Semiconductor Corporation Phoenix, AZ 85022 1000 East Bell Road Tel.: (602) 867-6100 Telex: 249976 SGSPH UR

Sales Offices: Bloomington, MN 55420 One Appletree Square Suite 201-K Tel.: (612) 854-0525 Ft. Lauderdale FL 33309 1001 NW 62nd Street Suite 314 Tel.: (305) 4938881 Telex: 291588 Hauppauge, NY 11788 330 Motor Parkway Suite 100 Tel.: (516) 435-1050 Telex: 221275 SGSHA UR Indianapolis, IN 46268 8777 Purdue Road Suite 113 Tel.: (317) 872-4404 Telex: 209144 SGSIN UR Irvine, CA 92714 18271 W. McDurmott Drive Suite J Tel. (714) 863-1222 Telex: 277793 SGSOR UR Plano, TX 75074 850 East Central Parkway Suite 180 Tel.: (214) 881-0848 Telex: 203997 SGSDA UR Poughkeepsie, NY 12601 201 South Avenue Suite 206 Tel.: (914) 473-2255 Santa Clara, CA 95051 2700 Augustine Drive Suite 209 Tel.: (408) 727-3404 Telex: 278833 SGSSA UR Schaumburg, IL 60196 600 North Meacham Road Tel.: (312) 490-1890 Telex: 210159 SGSCH UR Southfield, MI 48076 21411 Civic Center Dr. 309 Mark Plaza Bldg. Tel.: (313) 358-4250 Telex: 810-224-4684 "MGA DET SOFD" Waltham, MA 02154 240 Bear Hill Road Tel.: (617) 890-6688 Telex: 200297 SGSWH UR

# TABLE OF CONTENTS

| SGS IN THE WORLD     | Page 4 |
|----------------------|--------|
| ALPHANUMERICAL INDEX | 8      |
| SELECTION GUIDE      | 11     |
| DATASHEETS           | 19     |
| PACKAGES             | 689    |

# IDENTITY

Late in 1957, SGS was founded around a team of researchers who were already carrying out pioneer work in the field of semiconductors. From that small nucleus, the company has evolved into a Group of Companies, operating on a worldwide basis as a broad range semiconductor producer, with billings over 300 million dollars and employing over 9500 people.

The SGS Group of Companies has now reached a total of 11 subsidiaries, located in Brazil, France, Germany, Italy, Malta, Malaysia, Singapore, Sweden, Switzerland, United Kingdom and the USA.

To go with its logo, the company takes the motto "Technology and Service", underlining the accent given to the development of state-of-the-art technologies and the corporate commitment to offer customers the best quality and service in the industry.

# SGS IN EUROPE



- **\*** HEADQUARTERS
- ▲ FACTORIES
- SALES OFFICES
- DESIGN CENTERS

# SGS IN NORTH AMERICA



- **\* HEADQUARTERS**
- SALES OFFICES
- DESIGN CENTERS

# SGS IN ASIA/PACIFIC



- **\* HEADQUARTERS**
- ▲ FACTORIES
- SALES OFFICES
- DESIGN CENTERS

# ALPHANUMERICAL INDEX

### INTEGRATED CIRCUITS

| Type<br>Number | Function                                                             | Page<br>Number |
|----------------|----------------------------------------------------------------------|----------------|
| L545           | Active Trunk Termination Circuit                                     | 21             |
| L3000          | Line Interface                                                       | 634            |
| L3010          | Control Unit                                                         | 636            |
| L3100          | Transient Voltage/Current Suppressor                                 | 25             |
| L3101          | Transient Voltage/Current Suppressor                                 | 31             |
| L3121          | Full Features Transient Suppressor                                   | 35-638         |
| L3122          | Full Features Transient Suppressor                                   | 35             |
| L3211          | Very Low Voltage Speech Circuit with DTMF Interface                  | 39             |
| L3212          | Integrated Telephone Speech Transmission Circuit with DTMF Interface | 45             |
| L3240          | Electronic Two-Tone Ringer                                           | 51             |
| L3280          | Low Voltage Telephone Speech Circuit                                 | 55             |
| LB1004         | Full-Feature Telephone Tone Riger/Ringing Detector                   | 61             |
| LB1005         | General-Purpose Telephone Tone Ringers                               | 67             |
| LB1006         | Telephone Ringing Detector                                           | 73             |
| LB1007         | Keypad Controlled Single-Chip Telephone IC                           | 79             |
| LB1008         | Keypad Controlled Enhanced Single-Chip Telephone IC                  | 85             |
| LB1009         | Microprocessor Controlled, Single-Chip Telephone IC                  | 93             |
| LB1010         | Octal Line Protector                                                 | 101            |
| LB1011         | Battery Feed                                                         | 109            |
| LB1012         | Battery Feed                                                         | 119            |
| LB1013         | 85V Dual OP-AMP                                                      | 131            |
| LB1017         | High-Speed Dual Analog Switch                                        | 135            |
| LB1018         | 4×8 PNPN Crosspoint Array                                            | 147            |
| LB1019         | Power Controller                                                     | 153            |
| LB1020         | Voice Path Switch for Speakerphone Application                       | 161-162-179    |
| LB1021         | Special Amplifier for Speakerphone Application                       | 161-170-179    |
| LB1022         | Quad Line Receivers                                                  | 185            |
| LB1023         | Quad Line Driver                                                     | 195            |
| LB1024         | Digital-Signal Transceivers                                          | 203            |
| LB1025         | Quad Bus Transceiver                                                 | 209            |
| LB1026         | Level Expander                                                       | 215            |
| LB1027         | Electret Preamplifier                                                | 221            |
| LBR Family     | Voltage Regulator Circuit Family                                     | 227            |
| LH1016         | High-Voltage Solid-State AC/DC Relay                                 | 237            |
| LH1028         | Telephone Interface Circuit                                          | 243            |
| LH1056         | MSR High Voltage Solid-State Relay                                   | 249            |
| LH1061         | High Voltage Solid-State AC/DC Relay                                 | 253            |
| LS025          | Balanced Modulator                                                   | 259            |
| LS156          | Telephone Speech-Circuit with Multifrequency Tone Generator          |                |
|                | Interface                                                            | 267            |
| LS188          | Microphone Amplifier                                                 | 279            |
| LS204          | High Performance Dual Operational Amplifier                          | 283            |
| LS285          | Telephone Speech Circuit                                             | 291            |
| LS288          | Programmable Telephone Speech Circuit                                | 299            |
| LS346          | Polarity Guard with Very Low Voltage Drop for Telephone              |                |
|                | Application                                                          | 311            |
| LS356          | Telephone Speech Circuit with Multifrequency Tone Generator          |                |
|                | Interface                                                            | 315            |
| LS388          | Low Consumption Telephone Speech Circuit                             | 329            |

# ALPHANUMERICAL INDEX

### INTEGRATED CIRCUITS

| Type<br>Number | Function                                                      | Page<br>Number |
|----------------|---------------------------------------------------------------|----------------|
| LS404          | High Performance Quad Operational Amplifiers                  | 333            |
| LS496          | Quad Relay Driver                                             | 343            |
| LS588          | Programmable Telephone Speech Circuit                         | 351            |
| LS656          | Telephone Speech Circuit with Multifrequency Tone Generator   |                |
|                | Interface                                                     | 363            |
| LS1014         | 60-Volt Dual Relay Driver                                     | 375            |
| LS1240         | Electronic Two-Tone Ringer                                    | 379            |
| LS1240A        | Electronic Two-Tone Ringer                                    | 379            |
| LS1241         | Electronic Two-Tone Ringer                                    | 383            |
| LS5018         | Transient Voltage Suppressor                                  | 387            |
| LS5060         | Transient Voltage Suppressor                                  | 387            |
| LS5120         | Transient Voltage Suppressor                                  | 387            |
| M079           | N-Channel 2×2×2 Crosspoint Switch With Control Memory         | 397            |
| M088           | Digital Switching Matrix                                      | 401            |
| M089           | 2×8 Crosspoint Matrix                                         | 417            |
| M093           | N-Channel 12×8 Crosspoint Switch with Control Memory          | 423            |
| M116           | PCM Conference Call and Attenuation/Noise Suppression Circuit | 433            |
| M761           | Dual Tone Multifrequency Generator                            | 449            |
| M764A          | Tone Ringer                                                   | 459            |
| M774           | Tone Ringer                                                   | 469            |
| M1094          | Three Tone Ringer                                             | 473            |
| M2560A         | Decadic Pulse Dialler                                         | 479            |
| M3326          | CMOS Interrupted Current-Loop Dialling Circuit                | 485            |
| M3327          | CMOS Interrupted Current-Loop Dialling Circuit                | 495            |
| M5116          | $\mu$ -255 Law Companding Codec                               | 507            |
| M5156          | A-Law Companding Codec                                        | 519            |
| M5913          | Combined Single Chip PCM Codec and Filter                     | 531            |
| M5914          | Combined Single Chip PCM Codec and Filter                     | 531            |
| M5916          | PCM Combo                                                     | 553            |
| M5917          | PCM Combo                                                     | 553            |
| M6569          | DTMF Transmitter with Redial                                  | 569            |
| M6579          | DTMF Transmitter with Redial and Output Flash                 | 569            |
| ML8204         | Tone Ringer                                                   | 575            |
| ML8205         | Tone Ringer                                                   | 575            |
| PBD3535        | DIMF Generator                                                | 589            |
| PBL3726 Series | Mask-Programmable Speech Circuits                             | 597            |
| SLIC           | Subcriber Line Interface Circuit Kit (L3000, L3010, L3121)    | 633            |

### SMALL SIGNAL TRANSISTORS

| BFR36  | CATV Ultra-Linear High-Gain Transistor  | 665 |
|--------|-----------------------------------------|-----|
| BFR99A | Wide Band VHF/UHF Amplifier             | 669 |
| BFY90  | Wide Band VHF/UHF Amplifier             | 673 |
| BFX73  | High-Frequency Oscillator and Amplifier | 677 |
| 2N918  | High-Frequency Oscillator and Amplifier | 677 |
| 2N3137 | RF Amplifier                            | 681 |
| 2N3600 | High-Frequency Oscillator and Amplifier | 677 |
| 2N5109 | CATV Ultra-Linear High Gain Transistor  | 685 |





# TELEPHONE SET

### SPEECH CIRCUITS

| ТҮРЕ              | FUNCTION                                                            | PAGE |
|-------------------|---------------------------------------------------------------------|------|
| L3211             | Very low drop speech circuit with MF interface                      | 39   |
| L3212             | Very low drop speech circuit with MF interface (Japanese spec)      | 45   |
| L3280             | Very low drop speech circuit (Japanese spec)                        | 55   |
| LS156             | Speech circuit with MF interface (for piezoceramic transducers)     | 267  |
| LS285             | Speech circuit                                                      | 291  |
| LS288             | Speech circuit with programmable gains                              | 299  |
| LS356             | Speech circuit with MF interface (for dynamic transducers)          | 315  |
| LS388             | Low drop speech circuit with programmable gains                     | 329  |
| LS588             | Speech circuit with programmable gains and power down               | 351  |
| LS656             | Low drop speech circuit with MF interface (for dynamic transducers) | 363  |
| PBL3726<br>Series | Mask programmable speech circuits                                   | 597  |

### **TONE RINGERS/RINGING DETECTORS**

| TYPE                          | FUNCTION                                                 | PAGE              |
|-------------------------------|----------------------------------------------------------|-------------------|
| L3240                         | Two tone ringers with push-pull output                   | 51                |
| LB1004 *                      | Full feature tone ringer and ringing detector            | 61                |
| LB1005 *                      | General purpose tone ringer                              | 67                |
| LB1006 *                      | Tone ringer detector                                     | 73                |
| LS1240/<br>LS1240A/<br>LS1241 | Two tone ringers<br>Two tone ringers<br>Two tone ringers | 379<br>379<br>383 |
| M764                          | Programmable three tone ringer                           | 459               |
| M774                          | Programmable three tone ringer                           | 469               |
| M1094                         | Three tone ringer                                        | 473               |
| ML8204/<br>ML8205             | Two tone ringers<br>Two tone ringers                     | 575<br>575        |

\* An AT&T Product

# **TELEPHONE SET**

### MICROPHONE PREAMPLIFIERS

| ТҮРЕ     | FUNCTION                                                       | PAGE |
|----------|----------------------------------------------------------------|------|
| LB1027 * | Electret preamplifier                                          | 221  |
| LS188    | Microphone preamplifier (dynamic and piezoceramic transducers) | 279  |

### INTEGRATED RECTIFIER BRIDGES

| TYPE     | FUNCTION                    | PAGE |
|----------|-----------------------------|------|
| LH1028 * | Telephone interface circuit | 243  |
| LS346 *  | Low drop polarity guard     | 311  |

### DUAL TONE MULTIFREQUENCY DIALLERS

| TYPE    | FUNCTION                                                          | PAGE |
|---------|-------------------------------------------------------------------|------|
| M761    | Dual tone multifrequency generator                                | 449  |
| M6569   | Dual tone multifrequency generator with redial memory (21 digits) | 569  |
| M6579   | Dual tone multifrequency generator with redial memory (21 digits) | 569  |
| PBD3535 | Dual tone multifrequency generator                                | 589  |

### PULSE DIALLERS

| ТҮРЕ   | FUNCTION      | PAGE |
|--------|---------------|------|
| M2560A | Pulse dialler | 479  |
| M3326  | Pulse dialler | 485  |
| M3327  | Pulse dialler | 495  |

### SPECIAL FUNCTIONS

| ТҮРЕ                  | FUNCTION                             | PAGE                       |
|-----------------------|--------------------------------------|----------------------------|
| LB1020/ *<br>LB1021 * | Speakerphone kit<br>Speakerphone kit | 161-162-179<br>161-170-179 |
| LB1026 *              | Voice frequency level expander       | 215                        |

\* An AT&T Product

# **TELEPHONE SET**

### SINGLE CHIP TELEPHONE

| TYPE     | FUNCTION                                                                     | PAGE |
|----------|------------------------------------------------------------------------------|------|
| LB1007 * | Keypad controlled basic integrated single chip telephone with polarity guard | 79   |
| LB1008 * | Keypad controlled enhanced integrated single chip telephone                  | 85   |
| LB1009 * | Microprocessor controlled integrated single chip telephone                   | 93   |

# SUBSCRIBER CARD

### SUBSCRIBER LIVE INTERFACE CIRCUITS

| ТҮРЕ     | FUNCTION                                                         | PAGE |
|----------|------------------------------------------------------------------|------|
| L3000    | Line interface                                                   | 634  |
| L3010    | Control unit with serial interface                               | 636  |
| L3121    | Bidirectional overvoltage/overcurrent protection gate controlled | 35   |
| LB1011 * | Telephone line battery feed                                      | 109  |
| LB1012 * | Telephone line battery feed with hook status output signal       | 119  |
| LB1013 * | 85V dual op-amp                                                  | 131  |
| LB1019 * | Telephone set power control                                      | 153  |

### CODEC

| TYPE  | FUNCTION        | PAGE |
|-------|-----------------|------|
| M5116 | μ-law PCM codec | 507  |
| M5156 | A-law PCM codec | 519  |
|       |                 |      |

An AT&T Product

# SUBSCRIBER CARD

### сомво

| TYPE  | FUNCTION                                      | PAGE |
|-------|-----------------------------------------------|------|
| M5913 | Synchronous PCM Combo                         | 531  |
| M5914 | Synchronous/Asinchronous/Signalling PCM Combo | 531  |
| M5916 | μ-law PCM Combo                               | 553  |
| M5917 | A-law PCM Combo                               | 553  |

### SPECIAL OPERATIONAL AMPLIFIERS

| TYPE  | FUNCTION                     | PAGE |
|-------|------------------------------|------|
| LS204 | High performance dual op-amp | 283  |
| LS404 | High performance quad op-amp | 333  |

# SWITCHING EQUIPMENTS

### ANALOG CROSS POINTS

| TYPE     | FUNCTION                | PAGE |
|----------|-------------------------|------|
| LB1018 * | 4x8 cross point array   | 147  |
| M079     | 2x2x2 cross point       | 397  |
| M089     | 2x8 cross point matrix  | 417  |
| M093     | 12x8 cross point matrix | 423  |

### DIGITAL CROSS POINT

| ТҮРЕ | FUNCTION                         | PAGE |
|------|----------------------------------|------|
| M088 | 256x256 Digital switching matrix | 401  |

### SPECIAL FUNCTIONS

| TYPE              | FUNCTION               | PAGE |
|-------------------|------------------------|------|
| M116              | PCM conference circuit | 433  |
| * An AT&T Product |                        |      |

# DATA PROCESSING

### LINE INTERFACE

| ТҮРЕ | FUNCTION                         | PAGE |
|------|----------------------------------|------|
| L545 | Active trunk termination circuit | 21   |

### LINE DRIVERS/LINE RECEIVERS/LINE TRANSCEIVERS

| TYPE     | FUNCTION                            | PAGE |
|----------|-------------------------------------|------|
| LB1022 * | General purpose quad line receivers | 185  |
| LB1023 * | Dual line driver                    | 195  |
| LB1024 * | Digital signal transceiver          | 203  |
| LB1025 * | Dual bus transceiver                | 209  |

# **PROTECTION CIRCUITS**

| TYPE                         | FUNCTION                                                                                                                                        | PAGE              |
|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| L3100                        | Monodirectional overvoltage/overcurrent protection circuits gate controlled                                                                     | 25                |
| L3101                        | Monodirectional overvoltage/overcurrent protection circuits gate<br>controlled                                                                  | 31                |
| L3121                        | Bidirectional overvoltage/overcurrent protection gate controlled                                                                                | 35                |
| LB1010 *                     | Octal line protector                                                                                                                            | 101               |
| LS5060/<br>LS5120/<br>LS5018 | Bidirectional overvoltage protection circuits<br>Bidirectional overvoltage protection circuits<br>Bidirectional overvoltage protection circuits | 387<br>387<br>387 |

# SOLID STATE RELAYS

| TYPE     | FUNCTION                                               | PAGE |
|----------|--------------------------------------------------------|------|
| LH1016 * | Optically coupled high voltage solid state AC/DC relay | 237  |
| LH1056 * | Optically coupled high voltage solid state AC/DC relay | 249  |
| LH1061 * | Optically coupled high voltage solid state AC/DC relay | 253  |

An AT&T Product

# **GENERAL PURPOSE**

| TYPE       | FUNCTION                          | PAGE |
|------------|-----------------------------------|------|
| LB1017 *   | Dual high speed analog switch     | 135  |
| LBR Family | Regulation control circuit family | 227  |
| LS025      | Balanced modulator                | 259  |
| LS496      | Quad relay driver                 | 343  |
| LS1014 *   | Dual independent relay driver     | 375  |

\* An AT&T Product

# SMALL SIGNAL TRANSISTORS

|        |     | Max ratings | 6    |         |       | Charac     | teristics              |            |     |
|--------|-----|-------------|------|---------|-------|------------|------------------------|------------|-----|
| Polar. |     |             | Туре | Type fr | and @ |            |                        | Page       |     |
|        | (V) | (mA)        | (mW) |         | (MHz) | NF<br>(dB) | P <sub>G</sub><br>(dB) | f<br>(MHz) |     |
| NPN    | 15  | 25          | 200  | BFY90   | 1400  | 4.5        | 8                      | 800        | 673 |
| NPN    | 15  | 50          | 200  | 2N3600  | 1000  | 3          |                        | 60         | 677 |
| NPN    | 15  | 50          | 200  | 2N918   | 900   | 3.5        | 22                     | 200        | 677 |
| NPN    | 15  | 50          | 200  | BFX73   | 900   | 6          |                        | 60         | 677 |
| PNP    | 25  | 50          | 225  | BFR99A  | 2300  | 3.5        | 8                      | 800        | 669 |
| NPN    | 20  | 200         | 600  | 2N3137  | 750   |            | 7                      | 250        | 681 |
| NPN    | 30  | 200         | 800  | BFR36   | 1000  | 4          | 16                     | 200        | 665 |
| NPN    | 20  | 400         | 1000 | 2N5109  | 1400  | 3          | 14                     | 200        | 685 |



# DATASHEETS







ADVANCE DATA

### ACTIVE TRUNK TERMINATION CIRCUIT

- TYPICAL APPLICATIONS IN VOICE-BAND MODEMS.
- ON CHIP POLARITY GUARD
- MEET DC LINE CHARACTERISTICS OF EITHER CCITT AND EIA RS 464 SPECS
- PULSE FUNCTION
- HIGH AC IMPEDANCE
- OFF HOOK-STATUS DETECTION OUTPUT
- LOW EXTERNAL COMPONENT COUNT
- MINIDIP DIL PACKAGE
- CIRCUIT DESCRIPTION

The circuit provides DC loop termination for analog trunk lines.

The V-I characteristics is equivalent to a fixed voltage drop (zener like characteristic) in series with an external resistance that determines the slope of the DC characteristic.

An external low voltage electrolytic capacitor causes the circuit to exhibit a very high im-

pedance to all AC signal above a minimum frequency that is determined by the capacitor itself and by a  $50 K\Omega$  nominal resistor integrated on the chip.

The off-hook status is detected all the time a minimum of 10mA is flowing into the circuit. In this condition a constant current generator is activated to supply an external device (typically an optocoupler without affecting the AC characteristic of the circuit.

When pulse dialing is required, the PULSE input high causes the device to exhibit a pure resistive impedance characteristic. Levels are TTL compatible.



### BLOCK DIAGRAM





### ABSOLUTE MAXIMUM RATINGS

| V <sub>1</sub>                    | Max line voltage (pulse duration 10ms max.)        | 20         | v  |
|-----------------------------------|----------------------------------------------------|------------|----|
| 11                                | Max line current                                   | 150        | mA |
| P <sub>tot</sub>                  | Total power dissipation at $T_{amb} = 70^{\circ}C$ | 800        | mW |
| Top                               | Operating temperature                              | -40 to 70  | °C |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature                   | -55 to 150 | °C |

### CONNECTION DIAGRAM

(Top view)



### THERMAL DATA

| R <sub>th j-amb</sub> Thermal resistance junction-ambient max 80 °C/ |
|----------------------------------------------------------------------|
|----------------------------------------------------------------------|

### **ELECTRICAL CHARACTERISTICS** (I<sub>1</sub> = 5 to 100mA; $T_{amb} = -25$ to $+60^{\circ}$ C; f = 1KHz; unless otherwise specified)

|                  | Parameter                            | Test Conditions                                                   | Min. | Тур. | Max.               | Unit |
|------------------|--------------------------------------|-------------------------------------------------------------------|------|------|--------------------|------|
| v <sub>1</sub>   | Line Voltage                         | $I_1 = 10mA$<br>$I_1 = 20mA$<br>$I_1 = 125mA$<br>$R_1 = 60\Omega$ |      |      | 4.5<br>5.1<br>11.5 | v    |
| Z                | AC impedance                         | C <sub>1</sub> = 2.2µF                                            | 35   |      |                    | KΩ   |
| l <sub>ofh</sub> | Off-Hook current detection threshold |                                                                   | 10   |      |                    | mA   |
| I <sub>o</sub>   | Off-Hook output<br>drive current     | I <sub>1</sub> = 10mA min.<br>I <sub>1</sub> = 20mA               | 1 2  |      |                    | mA   |



### APPLICATION INFORMATION

With the use of this circuit it is possible to terminate an analog trunk so that all the DC current component is flowing in the TRUNK TERMINATION CIRCUIT while the AC component is decoupled with a low voltage capacitor and can be used with a small and low cost audio coupler transformer to provide the AC balancing termination and two to four wire conversion. Figure 1 gives the typical application circuit; it is worth to note that the TRUNK TERMINA-TION CIRCUIT, together with the LS5018 transient suppressor provides a compact and low cost module fully protected against lightning or overvoltages frequently present on telephone lines. The PULSE input, when high, allows the device to show a resistive impedance equal to R1 to the line.







L3100

PRELIMINARY DATA

### TRANSIENT VOLTAGE / CURRENT SUPPRESSOR

- BREAKOVER VOLTAGE LARGELY IN-DEPENDENT OF TRANSIENT RISE TIME
- HIGH CURRENT CAPABILITY
- PROGRAMMABILITY BOTH IN VOLTAGE
  AND CURRENT
- VERY HIGH OFF STATE RESISTANCE
- VERY HIGH ON STATE CONDUCTANCE
- AUTOMATIC RECOVERY
- CHARACTERISTICS LARGELY INDEPEN-DENT OF AGEING
- FAILSAFE OPERATION
- CAN BE USED ON REMOTE SUPPLY LINES

The L3100 is a transient overvoltage suppressor/ overcurrent arrester designed to protect sensitive components in electronic telephones and telecommunications equipment against transients caused by lightning, induction from power lines, etc.

The L3100 characteristic, that is its firing voltage and current, can be easily programmed by means of inexpensive external components; more over, since this device recoveres automatically when the surge current falls below a fixed holding current, it may be used on remotely supplied lines. Finally, if destroyed, it becomes a permanent short circuit.

The device is encapsulated in 4+4 power minidip with copper frame



### ABSOLUTE MAXIMUM RATINGS

| I <sub>TS</sub>                   | Transient current (T1/T2 = 1 $\mu$ s/50 $\mu$ s pulse - see fig. 1a)<br>(T1/T2 = 1 $\mu$ s/1000 $\mu$ s pulse - see fig. 1a) | 250<br>150 | A<br>A |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------|--------|
| l <sub>p</sub>                    | Non repetitive peak current (one sine wave 50 Hz, 30 sec interval - see fig. 1b)                                             | 50         | А      |
| l <sub>n</sub>                    | Repetitive peak current (50 Hz, 1 sec - see fig. 1c)                                                                         | 20         | А      |
| Ptot                              | Total power dissipation at $T_{amb} = 50^{\circ}C$ (steady state)                                                            | 1.2        | w      |
| Top                               | Operating temperature                                                                                                        | -40 to 70  | °C     |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature                                                                                             | -40 to 150 | °C     |



# CONNECTION DIAGRAM



Fig. 1 - Waveforms









### THERMAL DATA

| R <sub>th j-amb</sub>  | Thermal resistance junction temperature | max | 80 | °C/W |
|------------------------|-----------------------------------------|-----|----|------|
| R <sub>th j-pins</sub> | Thermal resistance junction-pin         | max | 20 | °C/W |

### ELECTRICAL CHARACTERISTICS

(Refer to test circuit and volt/amp characteristics

100

рF

 $T_{amb} = 25^{\circ}C$  unless otherwise specified)

| Parameter              |                           | Test Conditions                                                | Min. | Тур. | Max.    | Unit     |  |  |  |
|------------------------|---------------------------|----------------------------------------------------------------|------|------|---------|----------|--|--|--|
| OPERATION WITHOUT GATE |                           |                                                                |      |      |         |          |  |  |  |
| ۱L                     | Direct leakage current    | $V_{o}^{=} \frac{60V}{V_{o}^{=} 250V}$ $T_{amb} = 70^{\circ}C$ |      |      | 7<br>50 | μΑ<br>μΑ |  |  |  |
| I <sub>R</sub>         | Reverse leakage current   | V = 0.7V                                                       |      |      | 1       | mA       |  |  |  |
| Vz                     | Zener voltage             | I <sub>Z</sub> = 1 mA                                          | 265  |      | 310     | v        |  |  |  |
| I <sub>BO</sub>        | Firing current            |                                                                | 200  |      | 500     | mA       |  |  |  |
| V <sub>во</sub>        | Static breakover voltage  | I <sub>A-C</sub> = 1A; 50 Hz half wave                         |      |      | 350     | v        |  |  |  |
| V <sub>BOdyn</sub>     | Dynamic breakover voltage | I <sub>A-C</sub> = 100A; 1/50 μs                               |      |      | 400     | v        |  |  |  |
| V <sub>ON</sub>        | ON state voltage          | I_= 1A                                                         |      |      | 3       | v        |  |  |  |
| ін                     | Holding current           | T <sub>amb</sub> = 55°C; 300 μs pulse                          | 250  |      |         | mA       |  |  |  |
| BON                    | On state diff, resistance | I = 1 to 5A                                                    |      |      | 0.25    | Ω        |  |  |  |

### **OPERATION WITH GATES**

COFF OFF state capac.

| V <sub>GP</sub>  | Gates voltage          | I <sub>G</sub> = 200 mA | 0.6 | 1.2 | v  |
|------------------|------------------------|-------------------------|-----|-----|----|
| V <sub>RGP</sub> | Reverse gate-P voltage | I <sub>G</sub> = -1 mA  | 0.7 |     | v  |
| I <sub>GP</sub>  | Firing gate-P curr.    | V <sub>A-C</sub> = 100V |     | 50  | mA |
| I <sub>GN</sub>  | Firing gate-N current  | V <sub>A-C</sub> = 100V | 100 | 200 | mA |



### CIRCUIT DESCIPTION

- The L3100 is to be connected between the two line wires, in parallel with the protected devices
- As it is mono-directional, it has to be put after a rectifier bridge.
- When the vorking voltage and current are below the threshold values, the device is in OFF state condition and shows a very high impedance with less than 5 microAmp leakage current at 250V and ambient temperature.
- As the thresholds are reached L3100 switches ON in about a hundred nanoseconds and behaves like a short circuit standing transients up to 200A and repetitive sinusoidal peaks to 20A.
- When the transient current falls below the holding current (I<sub>H</sub>), the device returns automatically to the OFF state. The holding current is high enough to allow operation on remote feed lines.
- If the device fails it become a short circuit. providing protection and indicating that a failure has occurred.

### GATES OPERATION

- In the open-gate configuration the breakover level is set at about 280V due to an internal zener.
- Furthermore the threshold voltage can be programmed at any value, below 265V, with a proper zener diode connected to the gates.
- In the gate-controlled configuration the device can operate also as a current transient arrester providing, unique up to now, both series and shunt protection.

The protected circuit is fed through a resistance connected between the anode (+) and the gate-P. When the voltage across the two leads exceeds 0.8V, depending on line current and resistance values, the device switches ON shorting the line.

### TYPICAL APPLICATIONS

- The L3100 can be used in several configurations.
- In any case, as it is a mono directional device, it must be connected to the line through a rectifier bridge.
- Warning degradation may occur when polarizing L3100 inversely (more than 10 volts).
- In the basic open gate configuration (fig. 3), it switches on at about 280V.





- In the gate controlled operation it can be connected to program either.
- The breakover voltage (figg. 4).
- The maximum load current (fig. 5).
- Both of them (figg. 6)

Figg. 4 - (a and b)  $(V_{BO} = V_Z)$ 





### TYPICAL APPLICATIONS (continued)



Figg. 6





Fig. 7



- A schematic full protection configuration is shown in (fig. 7) where:

a) The internal breakover (280V) protects the tone ringer with the hook on.

- b) The breakover of L3100 in dialling operation (Q1 open) is set by V<sub>Z1</sub>.
- c) As in speech operation it's fixed by  $V_{Z2}$  (18 to 20V).
- d) The current threshold into the load for the L3100 switching on is about

$$\frac{V_{gate}}{R} + Igate \quad with V_{BE} = 800 \text{ mV (typ)}$$
  
and Igate = 50 mA





L3101

PRELIMINARY DATA

### TRANSIENT VOLTAGE/CURRENT SUPPRESSOR

- BREAKOVER VOLTAGE LARGELY IN-DEPENDENT OF TRANSIENT RISE TIME
- HIGH CURRENT CAPABILITY
- PROGRAMMABILITY BOTH IN VOLTAGE AND CURRENT
- VERY HIGH OFF STATE RESISTANCE
- VERY HIGH ON STATE CONDUCTANCE
- AUTOMATIC RECOVERY
- CHARACTERISTICS LARGELY INDEPEN-DENT OF AGEING
- FAILSAFE OPERATION
- CAN BE USED ON REMOTE SUPPLY LINES

The L3101 is a transient overvoltage suppressor/ overcurrent arrester designed to protect sensitive components in electronic telephones and telecommunications equipment against transients caused by lightning, induction from power lines, etc.

The L3101 characteristic, that is its firing voltage and current, can be easily programmed by means of inexpensive external components; more over, since this device recoveres automatically when the surge current falls below a fixed holding current, it may be used on remotely supplied lines. Finally, if destroyed, it becomes a permanent short circuit.

The device is encapsulated in 4 + 4 power minidip with copper frame.



### ABSOLUTE MAXIMUM RATINGS

| I <sub>TS</sub>                   | Transient current $(T1/T2 = 1\mu s/50\mu s \text{ pulse} - \text{see fig. 1a})$<br>$(T1/T2 = 1\mu s/1000\mu s \text{ pulse} - \text{see fig. 1a})$ | 500<br>150 | A<br>A |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------|
| l <sub>p</sub>                    | Non repetitive peak current (one sine wave 50Hz, 30s interval -                                                                                    | 50         | ^      |
| -                                 | see rig. TD)                                                                                                                                       | 50         | ~      |
| l <sub>p</sub>                    | Repetitive peak current (50Hz, 1s – see fig. 1c)                                                                                                   | 20         | A      |
| P <sub>tot</sub>                  | Total power dissipation at $T_{amb} = 50^{\circ}C$ (steady state)                                                                                  | 1.2        | W      |
| Top                               | Operating temperature                                                                                                                              | -40 to 70  | °C     |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature                                                                                                                   | -40 to 150 | °C     |



**CONNECTION DIAGRAM** SCHEMATIC DIAGRAM ANODE  $^{\circ}$ GATE-N 8 -O GATE-P 7 Π N.C. 2 ANODE GATE-P 13 6 H GATE -N O CATHODE 4 5 5-8980 O CATHODE

Fig. 1 - Waveforms



5-8981 \*







### THERMAL DATA

| R <sub>th j-amb</sub>  | Thermal resistance junction temperature | max | 80 | °C/W |
|------------------------|-----------------------------------------|-----|----|------|
| R <sub>th j-pins</sub> | Thermal resistance junction-pin         | max | 20 | °C/W |

## **ELECTRICAL CHARACTERISTICS** (Refer to test circuit and volt/amp characteristics $T_{amb} = 25^{\circ}C$ unless otherwise specified)

| Parameter | Test Conditions | Min. | Тур. | Max. | Unit |
|-----------|-----------------|------|------|------|------|
|           |                 |      |      |      |      |

### OPERATION WITHOUT GATE

| ۱L              | Leakage current           | $V_o = 60V$<br>$V_o = 90V$ | T <sub>amb</sub> = 70°C |     |     | 7<br>10 | μΑ<br>μΑ |
|-----------------|---------------------------|----------------------------|-------------------------|-----|-----|---------|----------|
| Vz              | Zener voltage             | I <sub>Z</sub> = 1mA       |                         | 100 | 120 | 150     | v        |
| I <sub>BO</sub> | Firing current            |                            |                         | 200 |     | 500     | mA       |
| V <sub>BO</sub> | Breakover voltage         | I = 1A                     |                         |     |     | 180     | v        |
| V <sub>ON</sub> | ON state voltage          | I = 1A                     |                         |     |     | 3       | v        |
| Iн              | Holding current           | $T_{amb} = 55^{\circ}C$    |                         | 150 |     |         | mA       |
| R <sub>ON</sub> | ON state diff. resistance | I = 1 to 5A                |                         |     |     | 0.25    | Ω        |
| COFF            | OFF state capac.          |                            |                         |     |     | 100     | рF       |

### OPERATION WITH GATES

| V <sub>G</sub>  | Gates voltage         | I = 200mA              | 0.6 | 1.2 | v  |
|-----------------|-----------------------|------------------------|-----|-----|----|
| I <sub>GP</sub> | Firing gate-P current | V <sub>A-C</sub> = 60V |     | 50  | mA |
| I <sub>GN</sub> | Firing gate-N current | V <sub>A-C</sub> = 60V | 100 | 200 | mA |

### CIRCUIT DESCRIPTION

- The L3101 is to be connected between the two line wires in parallel with the protected devices.
- As it is mono-directional, it has to be put after a rectifier bridge.
- When the working voltage and current are below the threshold values, the device is in OFF state condition and shows a very high impedance with less than  $10\mu A$  leakage current at 90V and ambient temperature.
- As the thresholds are reached L3101 switches

ON in about 100ns and behaves like a short circuit standing transients up to 500A and repetitive sinusoidal peaks to 20A.

- When the transient current falls below the holding current  $I_{\rm H}$ , device returns automatically to the OFF state. The holding current is high enough to allow operation on remote feed lines.
- If the device fails it become a short circuit, providing protection and indicating that a failure has occurred.



### GATES OPERATION

- In the open-gate configuration the breakover voltage level is set at about 120V due to an internal zener.
- Furthermore the threshold voltage can be programmed at any value, below 120V with a proper zener diode added between the gate P and either cathode (-) or gate N.
- In the gate-controlled configuration the device can operate also as a current transient arrester providing, unique up to now, both series and shunt protection.

The protected circuit is fed through a resistance connected between the anode (+) and the gate-P. When the voltage across the two leads exceeds 0.8V, depending on line current and resistance values, the device switches ON shorting the line.

- In the gate controlled operation it can be connected to program either.
  The breakover voltage (figg. 4)
- The maximum load current (fig. 5)

Figg. 4 - (a and b)  $(V_{BO} = V_Z)$ 









### TYPICAL APPLICATIONS

- The L3101 can be used in several configurations.
- In any case, as it is a mono directional device, it must be connected to the line through a rectifier bridge.
- Warning degradation may occur when polarizing L3101 inversely (more then 10V).
- In the basic open gates configuration (fig. 3), it switches on at about 120V.









PRELIMINARY DATA

### FULL FEATURES TRANSIENT SUPPRESSORS

- BREAKOVER VOLTAGE LARGELY IN-DEPENDENT OF TRANSIENT RISE TIME
- BIDIRECTIONAL OPERATION
- INDEPENDENT/ASYMMETRICAL PRO-GRAMMABILITY
- PARALLEL OVERVOLTAGE PROTEC-TION (PROGRAMMABLE)
- SERIAL OVERCURRENT PROTECTION (PROGRAMMABLE)
- VERY HIGH CURRENT CAPABILITY
- VERY HIGH OFF STATE RESISTANCE
- VERY HIGH ON STATE CONDUCTANCE
- AUTOMATIC RECOVERY
- CHARACTERISTIC LARGELY INDEPEN-DENT AGEING
- FAILSAFE OPERATION
- FOR USE ON REMOTE SUPPLY LINES

The L3121 and L3122 are bidirectional transient overvoltage/overcurrent protections derived from

the programmable L3101 to provide full feature protection for the subscriber line interface (L3121) and for the standard telephone set (L3122).

Full programmability is allowed through access to the triggering gate available on the chips. The L3121 protects the line to ground either against positive or negative transients with external and independent adjustment of the threshold voltages (zener or external battery) in the two directions.

The L3122 provides a parallel and series protection in a four pole configuration ensuring both modes of operation fully programmable below the built in levels.



### ABSOLUTE MAXIMUM RATINGS

| I <sub>TS</sub>                   | Transient current $(T1/T2 = 1\mu s/50\mu s pulse - see fig. 1a)$<br>$(T1/T2 = 1\mu s/1000\mu s pulse - see fig. 1a)$ | 500<br>150 | A<br>A |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------|------------|--------|
| l <sub>p</sub>                    | Non repetitive peak current (one sine wave 50Hz, 30s interval - see fig. 1b)                                         | 50         | А      |
| ln l                              | Repetitive peak current (50Hz, 1s - see fig. 1c)                                                                     | 20         | А      |
| Prot                              | Total power dissipation at $T_{amb} = 50^{\circ}C$ (steady state)                                                    | 1.2        | W      |
| Ton                               | Operating temperature                                                                                                | -40 to 70  | °C     |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature                                                                                     | -40 to 150 | °C     |


# BLOCK and CONNECTION DIAGRAMS for L3121





for L3122





Fig. 1 - Waveforms







## THERMAL DATA

| R <sub>th i-amb</sub>   | Thermal resistance junction-ambient | max | 80 | °C/W |
|-------------------------|-------------------------------------|-----|----|------|
| R <sub>th j</sub> -pins | Thermal resistance junction-pin     | max | 20 | °C/W |

**ELECTRICAL CHARACTERISTICS** (Refer to test circuit and volt/amp characteristics  $T_{amb} = 25^{\circ}$ C unless otherwise specified)

|                 | Parameter                 | Test Conditions                                       | Min | Тур | Max     | Unit     |  |
|-----------------|---------------------------|-------------------------------------------------------|-----|-----|---------|----------|--|
| OPERA           | OPERATION WITHOUT GATE    |                                                       |     |     |         |          |  |
| 1               | Leakage current           | $V_{o} = 60V \\ V_{o} = 90V $ $T_{amb} = 70^{\circ}C$ |     |     | 7<br>10 | μΑ<br>μΑ |  |
| Vz              | Zener Voltage             | I <sub>Z</sub> = 1mA                                  | 100 | 120 | 150     | V        |  |
| I <sub>во</sub> | Firing current            |                                                       | 200 |     | 500     | mA       |  |
| Vво             | Breakover voltage         | I = 1A                                                |     |     | 180     | V        |  |
| VON             | ON state voltage          | I = 1A                                                |     |     | 3       | V        |  |
| Iн              | Holding current           | $T_{amb} = 55^{\circ}C$                               | 150 |     |         | mA       |  |
| R <sub>ON</sub> | ON state diff. resistance | 1 = 1 to 5A                                           |     |     | 0.25    | Ω        |  |
| COFF            | OFF state capacitance     |                                                       |     |     | 100     | рF       |  |

#### **OPERATION WITH GATES**

| V <sub>G</sub>  | Gates voltage                                                             | I = 200mA                              | 0.6 | 1.2 | V  |
|-----------------|---------------------------------------------------------------------------|----------------------------------------|-----|-----|----|
| I <sub>GP</sub> | Firing gate-P current<br>Gate+ (L3121 only)                               | VLINE-GND = 60V                        |     | 50  | mA |
| I <sub>GN</sub> | Firing gate-N current<br>Gate <sup>-</sup> (L3121)<br>Both Line ' (L3122) | VLINE-GND = -60V<br>VLINE A-B = +/-60V | 100 | 200 | mA |







ADVANCE DATA

## VERY LOW VOLTAGE SPEECH CIRCUIT WITH DTMF INTERFACE

- SPEECH MODE DOWN TO 5mA/1.3V FOR PARALLEL OPERATION
- DTMF MODE DOWN TO 14mA
- A.C. BRIDGE CONFIGURATION ALLOWS ALL IMPEDANCES TO BE CONTROLLED CLOSELY
- DRIVES RECEIVERS OF 150Ω IMPEDANCE FOR REDUCED COST
- ON CHIP DTMF INTERFACE

The L3211 is a monolithic integrated circuit in 18 pin plastic DIP package suitable to replace the hybrid circuit in the telephone set. It works with magnetic capsules in receiving and with electret microphone in sending. With its very low voltage operation the L3211 is particularly suitable to work in parallel with conventional telephone sets.

In addition to speech operation, the L3211 acts as interface for the DTMF for both feeding and signaling functions.

The L3211 basic functions are the following:

- To present the proper DC path for the line current (particular care has been paid to have very low voltage drop at low line current levels)
- To handle the voice signal, performing the 2/4 wires interface and changing the gain on both sending and receiving amplifiers to compensate for line attenuation by sensing the line current.
- To act as linear interface for the DTMF, supplying a stabilized voltage to the digital chip and delivering to the line the MF tones generated during the signaling.
- To feed with a constant voltage the electret microphone.





## **BLOCK DIAGRAM**

## ABSOLUTE MAXIMUM RATINGS

| V_                                | Line Voltege (3ms pulse duration)                  | 20          | v  |
|-----------------------------------|----------------------------------------------------|-------------|----|
| ۱ <u> </u>                        | Line Current                                       | 150         | mΑ |
| P <sub>tot</sub>                  | Total Power dissipation at $T_{amb} = 70^{\circ}C$ | 1           | W  |
| Top                               | Operating temperature                              | -20 to +55  | °C |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and Junction temperature                   | -60 to +150 | °C |

## THERMAL DATA

| R <sub>th j-amb</sub> Thermal resistance junction-ambient | max | 80 | °C/W |
|-----------------------------------------------------------|-----|----|------|
|-----------------------------------------------------------|-----|----|------|

## CONNECTION DIAGRAM

(Top view)

|                  |              | /        |                 |
|------------------|--------------|----------|-----------------|
| BRIDGE<br>CENTER | ¢, Ŭ         | 18       | BIAS            |
| REC. INPUT       | 2            | 17       | LINE SENSE      |
| SEND INPUT       | <b>[</b> 3   | 16       | LINE            |
| SEND INPUT       | d ₄          | 15       | v <sub>DD</sub> |
| REC.OUTPUT       | <b>[</b> ] 5 | 14       | DTMF RESISTOR   |
| REC.OUTPUT       | 6            | 13       | FILTER OUT      |
| S/R RESISTOR     | <b>[</b> 7   | 12       | FILTER IN       |
| GND              | 6            | ויי      | VEE             |
| PMUTE            | e p          | 10       | MUTE            |
|                  | L            | S - 9058 |                 |

#### Electret Bias (V<sub>EE</sub>)

The electret is biased through a voltage generator at Pin 11.

#### **DC** Regulator

This stage provides the path for the DC line current (DC characteristics) through the external resistor  $R_{DC}$  to pin 17.

## AGC (AGC $T_X$ , AGC $R_X$ )

The Automatic Gain Control is internally fixed for both  $T_X$ , and  $R_X$  sections. The AGC function is built with low distortion stages.

## $V_{\text{DD}}$

A regulated voltage is available at Pin 15 for the bias of the DTMF generator. This stage has the following characteristics:

- When the line voltage drops lower then  $V_{\text{DD}},$  the  $V_{\text{DD}}$  output follows the line voltage.
- The load is fed through a saturated NPN transistor. During pulse dialing when the  $I_{\rm C}$  is disconnected from the line, the capacitor across the  $V_{\rm DD}$  output is discharged only by the base-emitter leakage of the NPN transistor. This allows this capacitor to be used for "Keep Alive Memory" in pulse dialing application.

## BLOCK DESCRIPTION (continued)

#### Sending/Receiving Stages

A differential input stage is available in sending. The sending/receiving gains are internally fixed. Nevertheless, sending gain can be adjusted by varying the electret bias and receiving gain can be adjusted by rearranging the external balancing network R<sub>1</sub>, R<sub>2</sub>, Z<sub>B</sub>.

#### **Confidence Level**

A confidence level gain stage is built in parallel with the input receiving stage. During DTMF mode the C.L. gain stage is turned on and the input receiving stage is turned off. This permits a fixed amount of DTMF signal when receiving.

#### **DTMF Amplifier and Filter**

The DTMF transconductance output amplifier is available between pins 14 and 16. An external resistor at Pin 14 controls the amount of DTMF gain. A buffer stage for filtering an incoming DTMF gain. A buffer stage for filtering an incoming DTMF tone is provided between pin 12 and 13. Mute

The functions performed by the mute (active high, pin 10) are:

L3211

- Mute of the sending path
- Reduction of the sending/receiving consumption.
- Increase of the source current at the regulated output  $V_{\mbox{\scriptsize DD}}.$
- Increase of the line voltage.
- Switching of the ABC into the high current mode.
- Mute of the first stage in receiving.
- Turn on of the confidence level stage.
- Bias of the DTMF amplifier stage and filter.

#### Pmute

When **Pmute** (Pin 9) is low the confidence level signal in receiving is muted.

PMUTEO 9 -O<sup>V</sup>DD 15 RDTMF MUTE 10 14 3001 3.9 nf 5 12 R-7 RECEIVER 10 K 0 6 O DTMF RSR 10nF 7 30K D 13 1µF 1μF 6 K 0 2 з REC R2 1µF 620 L 11 4 BRIDGE 1 6K 0 R1 30µF 30 L VEE 11 BIAS RDC 18 17 <u>60 N</u> 680 0 16 8 Δ ◄ в 18 V 5-9056/1 LINE GND

Fig. 1 - Application and test circuit



**ELECTRICAL CHARACTERISTICS** ( $T_{amb} = 25^{\circ}C$ , f = 200 to 3400Hz, S2 in position (a) on the test circuit, unless otherwise specified).

|                | Parameter                       | Test (                                          | Conditions                                     | Min        | Тур | Max       | Unit     | Fig.   |
|----------------|---------------------------------|-------------------------------------------------|------------------------------------------------|------------|-----|-----------|----------|--------|
| SPEECH         | OPERATION for $I_L = 20$        | mA to 125mA                                     |                                                |            |     |           |          |        |
| VL             | Line Voltage                    | I <sub>L</sub> = 20mA<br>I <sub>L</sub> = 125mA |                                                |            |     | 5.1<br>12 | v<br>v   |        |
| Gs             | Sending Gain                    | f = 1KHz<br>V <sub>MI</sub> = 3mV               | I <sub>L</sub> = 42mA<br>I <sub>L</sub> = 96mA | 39<br>35   |     | 41<br>37  | dB<br>dB | 2<br>2 |
|                | Sending Distortion              | f = 1KHz<br>I <sub>L</sub> = 20mA               | V <sub>SO</sub> = 700mV                        |            |     | 2         | %        | 2      |
|                | Sending Noise                   | V <sub>MI</sub> = 0V                            |                                                |            | -70 |           | dBmp     | 2      |
|                | Micro Input Impedance           | V <sub>MI</sub> = 3V                            |                                                | 40         |     |           | КΩ       |        |
| G <sub>R</sub> | Receiving gain                  | V <sub>RI</sub> = 0.3V<br>f = 1KHz              | I <sub>L</sub> = 42mA<br>I <sub>L</sub> = 96mA | -11<br>-15 |     | -9<br>-13 | dB<br>dB | 3<br>3 |
|                | Receiving Distortion            | f = 1KHz<br>I <sub>L</sub> = 20mA               | V <sub>RO</sub> = 440mV                        |            |     | 2         | %        | 3      |
|                | Receiving Noise                 | V <sub>RI</sub> = 0                             |                                                |            | 100 |           | μV       | 3      |
|                | Receiving out impedance         | V <sub>RO</sub> = 50mV                          |                                                |            | 30  |           | Ω        |        |
|                | Sidetone                        | f = 1KHz                                        |                                                |            | 36  |           | dB       | 2      |
| ZML            | Line matching impedance         | V <sub>RI</sub> = 0.3V                          | f = 1KHz                                       |            | 600 |           | Ω        | 3      |
|                | Return Loss                     | V <sub>RI</sub> = 0.3V                          | f = 1KHz                                       | -14        |     |           | dB       | 3      |
| VEE            | Electret Bias                   |                                                 |                                                | 2.4        |     |           | v        |        |
| IEE            | Electret Supply Current         |                                                 |                                                | 0.5        |     |           | mA       |        |
| VDD            | DTMF Supply Voltage             |                                                 |                                                | 2.4        |     |           | v        |        |
| ססן            | DTMF Stand-by Supply<br>Current |                                                 |                                                | 0.5        |     |           | mA       |        |

## SPEECH OPERATION for $I_L = 5mA$ to 20mA

| VL              | Line Voltage                     | I <sub>L</sub> = 5mA |     | 1.3 | v                 |  |
|-----------------|----------------------------------|----------------------|-----|-----|-------------------|--|
| V <sub>so</sub> | Sending dyn. input voltage       | I <sub>L</sub> = 5mA | 100 |     | mV <sub>rms</sub> |  |
| I <sub>RO</sub> | Receiving dyn, output<br>current | ۱ <sub>L</sub> = 5mA | 0.8 |     | mA                |  |
| VEE             | Electret bias                    | I <sub>L</sub> = 5mA | 0.7 |     | v                 |  |



## ELECTRICAL CHARACTERISTICS (continued)

|                 | Parameter                                              | Test Conditions                                        | Min  | Тур  | Max               | Unit            | Fig. |  |
|-----------------|--------------------------------------------------------|--------------------------------------------------------|------|------|-------------------|-----------------|------|--|
| DTMF INTE       | DTMF INTERFACE AND OPERATION $I_L = 20$ mA to $125$ mA |                                                        |      |      |                   |                 |      |  |
| V <sub>DD</sub> | DTMF Supply Voltage                                    | S2 in (b)                                              | 2.4  |      |                   | v               |      |  |
| IDD             | DTMF Supply Current                                    | S2 in (b)                                              | 2.5  |      |                   | mA              |      |  |
| V <sub>PI</sub> | Sinusoidal Input pair level<br>(Pin 12)                | V <sub>DD</sub> = 2.5V                                 |      | 3.4  |                   | V <sub>PP</sub> | 5    |  |
| DTMF            | Amplifier Gain                                         | f <sub>MF in</sub> = 1KHz<br>V <sub>MF in</sub> = 80mV | -3.3 | -2.3 | -1.3              | dB              | 4    |  |
| DTMF            | Transient Voltage                                      |                                                        |      |      | V <sub>L</sub> +5 | v               |      |  |
| R               | Input impedance                                        | V <sub>MF in</sub> = 80mV                              | 60   |      |                   | ΚΩ              |      |  |
|                 | Signal Tone Dist.                                      | I <sub>L</sub> = 14mA                                  |      | 2    |                   | %               |      |  |
|                 | Starting Delay Time                                    |                                                        |      |      | 5                 | ms              |      |  |
| VIL             | Mute Input Low                                         |                                                        |      |      | 1.0               | v               |      |  |
| VIH             | Mute Input High                                        |                                                        | 2.0  |      |                   | V               |      |  |
| V <sub>CL</sub> | Conf. level gain<br>(20 log <sub>10</sub> VRO<br>VSO   |                                                        | -24  |      | -30               | dB              |      |  |
|                 | Sending Gain Mute                                      | V <sub>MI</sub> = 3mV S2 in (b)                        |      | -60  |                   | dB              | 2    |  |
| ILEAK VDD       | Leakage                                                | V <sub>DD</sub> = 2.5V                                 |      | 2    |                   | nA              |      |  |

## DTMF INTERFACE AND OPERATION 14mA to 20mA

| l <sub>b</sub>  | Boost Current (Pin 12)   |             | 100       | μA         |  |
|-----------------|--------------------------|-------------|-----------|------------|--|
| V <sub>SO</sub> | Sinusoidal Output Levels | High<br>Low | -9<br>-11 | dBm<br>dBm |  |

## PULSE DIALING OPERATION

| I <sub>PL</sub> | Input Low Current Pmute  |           |     | 50  | μΑ |   |
|-----------------|--------------------------|-----------|-----|-----|----|---|
| ILEAK           | Input High Current Pmute |           |     | -10 | μA |   |
|                 | Confidence Level         | Pmute Low | -40 |     | dB | 3 |



## **TEST CIRCUITS**





#### Fig. 4



S- 9054

Fig. 5







ADVANCE DATA

## INTEGRATED TELEPHONE SPEECH TRANSMISSION CIRCUIT WITH DTMF INTERFACE

- ON CHIP DTMF AMPLIFIER/FILTER
- WORKS TO 14mA IN DTME MODE HENCE SUITABLE FOR USE ON CARRIER STA-TION
- DRIVES RECEIVERS OF 150Ω IMPEDANCE
- ON BOARD POWER SUPPLIES FOR ELEC-TRET POLARISATION AND DIALLER CHIP POWER
- LOOP-COMPENSATION START / STOP POINTS SELECTABLE ENABLING WORK-ING WITH DIFFERING EXCHANGE BAT-TERY VOLTAGES AND LINE CHARAC-TERISTICS
- DURING LONG LOOP DISCONNECT MODES i.e. 600ms FLASH TIMING, VDD REGULATED VOLTAGE OUTPUT BE-COMES HIGH IMPEDANCE ENSURING MINIMAL DISCHARGE OF 'KEEP ALIVE MEMORY' CAPACITOR
- WORKS IN SPEECH MODE TO 5mA/1.3V
- ALL IMPEDANCES CAN BE CONTROLLED BY AC BRIDGE CONFIGURATION
- DUAL LEVEL MUTING OF RECEIVER FOR DTMF AND LOOP-DISCONNECT DIALLING

## **BLOCK DIAGRAM**

- DTMF GAIN ADJUSTABLE TO SUIT SIGNALLING REQUIREMENTS
- REL IS REDUCED BY INTERNAL BAL-ANCED AMPLIFIERS
- ADJUSTABLE GAIN FOR SEND/RECEIVE

The L3212 is a monolithic integrated circuit in 18 pin plastic DIP package designed to replace the hybrid circuit in the telephone set. It works with magnetic capsules in receiving and with electret microphone in transmitting. With its very low voltage operation, the L3212 is particularly suitable to work in parallel with conventional telephone sets.

In addition to the speech operation, the L3212 acts as an interface for the DTMF for both feeding and signalling functions.





This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice. 45 6/86



| UTE MAXIMUM RATINGS                                | •                                                                                                                                                                                           |                                                                                                                                                                                        |
|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Line voltage (3ms pulse duration)                  | 20                                                                                                                                                                                          | v                                                                                                                                                                                      |
| Line current                                       | 150                                                                                                                                                                                         | mA                                                                                                                                                                                     |
| Total power dissipation at $T_{amb} = 70^{\circ}C$ | 1                                                                                                                                                                                           | W                                                                                                                                                                                      |
| Operating temperature                              | -20 to +55                                                                                                                                                                                  | °C                                                                                                                                                                                     |
| Storage and junction temperature                   | -60 to +150                                                                                                                                                                                 | °C                                                                                                                                                                                     |
|                                                    | UTE MAXIMUM RATINGS<br>Line voltage (3ms pulse duration)<br>Line current<br>Total power dissipation at $T_{amb} = 70^{\circ}C$<br>Operating temperature<br>Storage and junction temperature | UTE MAXIMUM RATINGSLine voltage (3ms pulse duration)20Line current150Total power dissipation at Tamb = 70°C1Operating temperature-20 to +55Storage and junction temperature-60 to +150 |

## CONNECTION DIAGRAM

(Top view)



## THERMAL DATA

| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max | 80 | °C/W |
|-----------------------|-------------------------------------|-----|----|------|
|                       |                                     |     |    | ,    |

# L3212

| Pin Number | Description                                                                                                                |
|------------|----------------------------------------------------------------------------------------------------------------------------|
| 1          | Reference point of receiver circuit.                                                                                       |
| 2          | Receiver input                                                                                                             |
| 3 and 4    | Send input                                                                                                                 |
| 5 and 6    | Receiver output                                                                                                            |
| 7          | Send/receive amplifier gain control.                                                                                       |
| 8          | Ground                                                                                                                     |
| 9          | Pulse Mute When low, in conjunction with Mute, provide 40dB attenua-<br>tion of receive signal.                            |
| 10         | Mute, when high, mutes transmitter by 60dB and receiver by 26dB. Also causes power supplies to increase current available. |
| 11         | $V_{EE}$ Electret power supply. Voltage source of 2.4V supplying up to 500 $\mu$ A. Used to polarize electret transmitter. |
| 12         | DTMF Filter In.                                                                                                            |
| 13         | DTMF Filter Out.                                                                                                           |
| 14         | DTMF resistor. Sets DTMF gain                                                                                              |
| 15         | $V_{DD}$ Regulated power supply output. Used to power dialing chip.                                                        |
| 16         | Line input                                                                                                                 |
| 17         | Line sense. A resistor $R_{\mbox{\scriptsize DC}}$ here sets DC resistance and amplifier AGC points.                       |
| 18         | Bias input. Used as bias reference internally.                                                                             |

## FUNCTIONAL PIN DESCRIPTION

## Fig. 1 - Application and test circuit







# **ELECTRICAL CHARACTERISTICS** ( $T_{amb} = 25^{\circ}C$ , f = 200 to 3400Hz, S2 in position (A) on the test circuit, unless otherwise specified)

|                                       | Parameter                        | Test Conditions      | Min. | Тур. | Max. | Unit              | Fig. |  |
|---------------------------------------|----------------------------------|----------------------|------|------|------|-------------------|------|--|
| SPEECH OPERATION FOR IL = 5mA TO 20mA |                                  |                      |      |      |      |                   |      |  |
| VL                                    | Line voltage                     | I <sub>L</sub> = 5mA |      |      | 1.3  | V                 |      |  |
| V <sub>so</sub>                       | Sending dynamic output voltage   | I <sub>L</sub> = 5mA |      | 100  |      | mV <sub>rms</sub> |      |  |
| I <sub>ro</sub>                       | Receiving dynamic output current | I <sub>L</sub> = 5mA |      | 0.8  |      | mA                |      |  |
| VEE                                   | Electret Bias                    | I <sub>L</sub> = 5mA |      | 0.7  |      | V                 |      |  |

#### DTMF INTERFACE AND OPERATION: S2 IN POSITION (B)

| V <sub>DD</sub> | DTMF supply voltage                       |                                          | 2.4  |     |                   | v  |   |
|-----------------|-------------------------------------------|------------------------------------------|------|-----|-------------------|----|---|
| امم             | DTMF supply current                       |                                          | 2.5  |     |                   | mA |   |
| DTMF            | Amplifier gain                            | f <sub>MFin</sub> = 1KHz<br>VMFin = 80mV | -3.3 |     | -1.3              | dB | 4 |
| DTMF            | Transient voltage                         |                                          |      |     | V <sub>L</sub> +5 | v  |   |
| R               | Input impedance                           | V <sub>MFin</sub> = 80mV                 | 60   |     |                   | КΩ |   |
| DTMF            | Tone distortion                           | ۱ <sub>L</sub> > 14mA                    | ·    | 2   |                   | %  |   |
|                 | Starting delay time                       |                                          |      |     | 5                 | ms |   |
| VIL             | Mute input LOW                            |                                          |      |     | 1.0               | v  |   |
| VIH             | Mute input HIGH                           |                                          | 2.0  |     |                   | v  |   |
| V <sub>CL</sub> | Conference level gain                     | V <sub>RO</sub> / V <sub>SO</sub>        | -24  | -27 | -30               | dB |   |
|                 | Sending Gain Mute                         | V <sub>MI</sub> = 3mV                    |      | -60 |                   | dB | 1 |
|                 | I <sub>Leak</sub> V <sub>DD</sub> leakage | V <sub>DD</sub> = 2.5V                   |      | 2   |                   | nA |   |



## ELECTRICAL CHARACTERISTICS (continued)

|                 | Parameter                         | Test Conditions                                              | Min.     | Тур.     | Max.     | Unit     | Fig.   |
|-----------------|-----------------------------------|--------------------------------------------------------------|----------|----------|----------|----------|--------|
| SPEECH          | $OPERATION \ FOR \ I_{L} = 20 mA$ | TO 125mA                                                     |          |          |          |          |        |
| VL              | Line Voltage                      | I <sub>L</sub> = 20mA<br>I <sub>L</sub> = 125mA              |          |          | 3<br>10  | v<br>v   |        |
| Gs              | Sending Gain                      | $f = 1 K Hz$ $I_{L} = 42 mA$ $V_{MI} = 3 mV$ $I_{L} = 96 mA$ | 39<br>35 | 40<br>36 | 41<br>37 | dB<br>dB | 2<br>2 |
|                 | Transmitting distortion           | f = 1KHz<br>V <sub>SO</sub> = 700mV<br>I <sub>L</sub> = 20mA |          |          | 2        | %        | 2      |
|                 | Sending Noise                     | V <sub>MI</sub> = 0V                                         |          | -70      |          | dBmp     | 2      |
|                 | Micro input impedance             |                                                              | 40       |          |          | ΚΩ       |        |
| G <sub>R</sub>  | Receiving gain                    | V <sub>RI</sub> = 0.3V<br>f = 1KHz<br>IL = 42mA              | -11      | -10      | -9       | dB       | 3      |
|                 |                                   | I <sub>L</sub> = 96mA                                        | -15      | -14      | -13      | dB       | 3      |
|                 | Receiving distortion              | f = 1KHz<br>V <sub>RO</sub> = 440mV<br>I <sub>L</sub> = 20mA |          |          | 2        | %        | 3      |
|                 | Receiving Noise                   | V <sub>RI</sub> = 0V                                         |          | 100      |          | μV       | 3      |
|                 | Receiving out impedance           | V <sub>RO</sub> = 50mV                                       |          | 30       |          | Ω        |        |
|                 | Sidetone                          | f = 1KHz                                                     | ×        | 36       |          | dB       | 2      |
| Z <sub>ML</sub> | Line matching impedance           | V <sub>R1</sub> = 0.3V<br>f = 1KHz                           | 500      | 600      | 700      | Ω        | 3      |
|                 | Return Loss                       | V <sub>RI</sub> = 0.3V<br>f = 1KHz                           | - 14     |          |          | dB       | 3      |
| VEE             | Electret bias                     |                                                              | 2.4      |          |          | v        |        |
| IEE             | Electret supply current           |                                                              | 0.5      |          |          | mA       |        |
| V <sub>DD</sub> | DTMF supply voltage               |                                                              | 2.4      |          |          | V        |        |
| IDD             | DTMF stand-by supply current      |                                                              | 0.5      |          |          | mA       |        |

## PULSE DIALING OPERATION: S2 IN POSITION (B)

| IPL               | Input low current pulse mute     |                |     | 50  | μA |   |
|-------------------|----------------------------------|----------------|-----|-----|----|---|
| I <sub>Leak</sub> | Input high current<br>Pulse mute |                |     | -10 | μA |   |
|                   | Confidence level gain            | Pulse Mute Low | -40 |     | dB | 3 |







## ELECTRONIC TWO-TONE RINGER

- LOW CURRENT CONSUMPTION, IN ORDER TO ALLOW THE PARALLEL OPERATION OF 4 DEVICES
- INTEGRATED RECTIFIER BRIDGE WITH ZENER DIODES TO PROTECT AGAINST OVERVOLTAGES
- LITTLE EXTERNAL CIRCUITRY
- TONE AND SWITCHING FREQUENCIES ADJUSTABLE BY EXTERNAL COM-PONENTS
- INTEGRATED VOLTAGE AND CURRENT HYSTERESIS
- BRIDGE OUTPUT CONFIGURATION

L3240 is a monolithic integrated circuit designed to replace the mechanical bell in telephone sets, in connection with an electro acoustical converter. The device can drive either directly a piezo ceramic converter (buzzer) or a small loudspeaker. In this case a trasformer is needed. The two tone frequencies generated are switched by an internal oscillator in a fast sequence and made audible across output amplifiers in the transducer; both tone frequencies and the switching frequency can be externally adjusted.

The supply voltage is obtained from the AC ring signal and the circuit is designed so that noise on the line or variations of the ringing signal cannot affect the correct operation of the devices.

The output bridge allows to use a high impedance transducer with acoustical results much better than in a single ended configuration.

The two outputs can also be connected independently to different converters or actuators (acoustical, opto, logic).



Fig. 1 - Test circuit





## ABSOLUTE MAXIMUM RATINGS

| Var              | Calling voltage ( $f = 50Hz$ ) continuous   | 120         | Vrms |
|------------------|---------------------------------------------|-------------|------|
| VAB              | Calling voltage ( $f = 50Hz$ ) 5s N/10s OFF | 200         | Vrms |
| DC               | Supply vurrent                              | 30          | mA   |
| Тор              | Operating temperature                       | -20 to +70  | °C   |
| T <sub>stg</sub> | Storage and junction temperature            | -65 to +150 | °C   |

## CONNECTION DIAGRAM

(Top view)



## THERMAL DATA

. . <sup>1</sup>.594

| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max | 100 | °C/W |
|-----------------------|-------------------------------------|-----|-----|------|
|                       |                                     |     |     |      |



## **ELECTRICAL CHARACTERISTICS** ( $T_{amb} = 25^{\circ}C$ unless otherwise specified)

|                | Parameter                                      | Test Conditions                | Min | Тур            | Max  | Unit |
|----------------|------------------------------------------------|--------------------------------|-----|----------------|------|------|
| Vs             | Supply voltage                                 |                                |     |                | 26   | v    |
| 1 <sub>B</sub> | Current consumption<br>without load (Pins 8-1) | V <sub>s</sub> = 16.5 to 29.5∨ |     | 1.5            | 1.8  | mA   |
| Von            | Activation voltage                             |                                | 12  |                | 13.5 | v    |
| VOFF           | Sustaining voltage                             |                                | 7.8 |                | 9.3  | v    |
| RD             | Differential resistance in<br>OFF condition    |                                | 6.4 |                |      | KΩ   |
| Vout           | Output voltage swing                           |                                |     | V <b>s -</b> 5 |      | v    |
| Ιουτ           | Short circuit current<br>(Pins 5-6)            | V <sub>s</sub> = 20V           |     | 35             |      | mA   |
| Vs             | Voltage drop between<br>Pin 8-1 and Pin 7-2    |                                |     | 3              |      | v    |

## AC OPERATION

| Output frequencies<br>fout 1<br>fout 2 | $V_s = 26V$<br>$V_s = 0V$<br>$V_s = 6V$ | R <sub>1</sub> = 14KΩ | 2<br>1.4 |    | 2.66<br>2 | KHz |
|----------------------------------------|-----------------------------------------|-----------------------|----------|----|-----------|-----|
| fout 1<br>fout 2                       |                                         |                       | 1.33     |    | 1.43      | Hz  |
| Programming resistor range             |                                         |                       | 8        |    | 56        | КΩ  |
| Sweep frequency                        | $R_1 = 14K\Omega$                       | C1 = 100nF            |          | 10 |           | Hz  |



Fig. 2 - Typical application with balanced output



Fig. 3 - Application compatible with LS1240



Fig. 4 –  $F_1$  out vs.  $R_1$ 





L3280

# LOW VOLTAGE TELEPHONE SPEECH CIRCUIT

- OPERATION DOWN TO 1.3V/5mA
- DTMF & BEEP TONE INPUTS
- EXTERNAL MUTING FOR EARPHONE AND MICROPHONE
- MUTE TURNS ON BEEP TONE & DTMF INPUTS AND TURNS OFF EARPHONE & MICROPHONE
- SUITABLE FOR DYNAMIC OR PIEZO EARPHONES AND PIEZO, DYNAMIC OR ELECTRET MICROPHONES

The L3280 is a brand new low voltage speech circuit designed to replace hybrid circuits in

telephone sets. It is designed for sets that may be operated in parallel. It feature both DTMF input and Beep tone input; ALC on send and receive and muting input.



## **BLOCK DIAGRAM**



This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice. 6/86



## ABSOLUTE MAXIMUM RATINGS

| V                | Line Voltage (3ms pulse)                         | 20         | v  |
|------------------|--------------------------------------------------|------------|----|
| 4                | Line Current                                     | 150        | mA |
| P <sub>tot</sub> | Total Power Dissipation, $T_{amb} = 70^{\circ}C$ | 1          | W  |
| Top              | Operating Temperature                            | -20 to 55  | °C |
| Tj               | Junction Temperature                             | -65 to 150 | °C |

## CONNECTION DIAGRAM

(Top view)



## THERMAL DATA

| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max | 80 | °C/W |
|-----------------------|-------------------------------------|-----|----|------|
|-----------------------|-------------------------------------|-----|----|------|



## **ELECTRICAL CHARACTERISTICS** ( $T_{amb} = 25^{\circ}C$ , f = 200 to 3400Hz)

| Parameter       |                                                       | Test Conditions                                                           | Min.   | Тур. | Max.         | Unit        | Fig. |
|-----------------|-------------------------------------------------------|---------------------------------------------------------------------------|--------|------|--------------|-------------|------|
| VL              | Line Voltage                                          | IL = 20mA RLINE = 43Ω<br>IL = 50mA RLINE = 43Ω<br>IL = 80mA RLINE = 43Ω   |        |      | 3<br>6<br>10 | V<br>V<br>V |      |
| Gs              | Sending Gain                                          | 1 <sub>L</sub> = 52mA V <sub>MI</sub> = 2mV                               | 42.5   |      | 45.4         | dB          | 3    |
| ∆G <sub>s</sub> | Sending Gain Variation<br>I <sub>L ref</sub> = 52mA   | V <sub>MI</sub> = 2mV<br>I <sub>L</sub> = 23mA<br>I <sub>L</sub> = 80mA   | 4<br>0 |      | 6<br>-2      | dB<br>dB    | 3    |
| THDS            | Sending Distortion                                    | f = 1KHz<br>V <sub>so</sub> = 700mV<br>I <sub>L</sub> = 20mA              |        |      | 3            | %           | 3    |
|                 | Sending Noise                                         | V <sub>MI</sub> = 0                                                       |        | -70  |              | dBmp        | 3    |
|                 | Microphone Input Impedance                            | V <sub>MI</sub> = 2mV                                                     | 40     |      |              | KΩ          |      |
| GR              | Receiving Gain                                        | ۱ <sub>L</sub> = 52mA                                                     | 1.5    |      | 4.5          | dB          | 2    |
| ∆G <sub>R</sub> | Receiving Gain Variation<br>I <sub>L ref</sub> = 52mA | V <sub>R1</sub> = 500mV<br>I <sub>L</sub> = 23mA<br>I <sub>L</sub> = 80mA | 4<br>0 |      | 6<br>-2      | dB<br>dB    | 2    |
| THDR            | Receiving Distortion                                  | f = 1KHz<br>V <sub>RO</sub> = 630mV<br>I <sub>L</sub> = 20mA              |        |      | 3            | %           | 2    |
|                 | Receiving Noise                                       | V <sub>RO</sub> = 0                                                       |        | 150  |              | μV          | 2    |
|                 | Receiving Output Impedance                            |                                                                           |        | 30   |              | Ω           |      |
| ZML             | Line Matching Impedance                               | V <sub>RI</sub> = 500mV                                                   | 500    |      | 700          | Ω           | 2    |
|                 | Return Loss                                           |                                                                           | 14     |      |              | dB          | 2    |
|                 | Side Tone                                             |                                                                           |        | 36   |              | dB          | 3    |

## OPERATION FROM $I_L = 5$ to 20mA

| VL              | Line Voltage                              | I <sub>L</sub> = 5mA   |      |     | 1.3  | v  |  |
|-----------------|-------------------------------------------|------------------------|------|-----|------|----|--|
| V <sub>SO</sub> | Sending Output Voltage                    | I_ = 5mA               |      | 100 |      | mV |  |
| IRO             | Receiving Output Current                  | 1 <sub>L</sub> = 5mA   |      | 0.8 |      | mA |  |
| MUTE L          | Mute Input Low (Speaking)                 |                        |      |     | 1    | V  |  |
| MUTE H          | Mute Input High (Dialing)                 |                        | 2    |     |      | ν  |  |
|                 | DTMF Gain (MUTE H = 2V)                   | V <sub>d</sub> = 3mV   | 26.5 | 28  | 29.5 | dB |  |
|                 | DTMF Input Impedance<br>(MUTE H = 2V)     | V <sub>d</sub> = 3V    |      | 7.5 |      | KΩ |  |
|                 | DTMF distortion (MUTE H = 2V)             | V <sub>d</sub> = 25mV  |      |     | 3    | %  |  |
|                 | Beeptone Gain (MUTE H = 2V)               | V <sub>b</sub> = 25mV  |      | 9   |      | dB |  |
|                 | Beeptone Input Impedance<br>(MUTE H = 2V) | V <sub>b</sub> = 25mV  |      | 14  |      | KΩ |  |
|                 | Beeptone Distortion<br>(MUTE H = 2V)      | V <sub>b</sub> = 100mV |      | 3   |      | %  |  |



## **TEST CIRCUITS**







Receiving gain:

$$G_{R} = \frac{V_{RO}}{V_{RI}}$$

Fig. 3



Sending gain and sidetone:

$$G_{S} = \frac{V_{SO}}{V_{MI}}$$
;  $ST = \frac{V_{RO}}{V_{MI}}$ 



## CHARACTERISTIC AT 1KHz

Fig. 4 - Receive characteristic and max output at 2%THD



Fig. 5 - Sending ALC characteristic and max output at 2% THD







#### LOGIC OF MUTE SWITCHING

|        | DTMF                        | BEEP                            | MIC<br>INPUT | RECEIVE<br>INPUT |
|--------|-----------------------------|---------------------------------|--------------|------------------|
| MUTE H | ACTIVE<br>TO LINE<br>OUTPUT | ACTIVE<br>TO EARPHONE<br>OUTPUT | MUTED        | MUTED            |
| MUTE L | MUTED                       | MUTED                           | ACTIVE       | ACTIVE           |







PRELIMINARY DATA

# FULL-FEATURE TELEPHONE TONE RINGER/RINGING DETECTOR

- COMPLETE TELEPHONE BELL REPLACE-MENT WITH CAPABILITY OF 32 SWITCH-SELECTABLE ALERTER TONES
- TIGHT OUTPUT FREQUENCY CONTROL (±3%) FOR MAXIMUM ACOUSTIC OUTPUT
- EXTERNAL COMPONENTS: ONLY TWO CA-PACITORS AND ONE RESISTOR REQUIRED
- INDEPENDENTLY SELECTABLE AM OR FM MODULATION
- ON-CHIP VOLUME CONTROL RESISTORS PROVIDED
- IMMUNE TO ROTARY DIAL PULSING (BELL TAP)
- MEETS BOTH TYPE A AND B RINGING REQUIREMENTS (40 VRMS  $\leq$  VIN  $\leq$  150VRMS, 15Hz  $\leq$  fIN  $\leq$  68 HZ) AS SPECIFIED BY EIA RS-470 AND FCC PART 68
- MEETS INPUT IMPEDANCE CRITERIA SPECIFIED BY EIA RS-470 AND AT&T TECH. PUB. 47001
- LOGIC- OR SWITCH-SELECTABLE OUTPUT FREQUENCY AND MODULATION RATE
- INTERNAL POLARITY GUARD PROVIDES 1500V LIGHTNING SURGE PROTECTION WHEN CONNECTED AS IN FIG. 10 AND 11
- RINGER EQUIVALENCY: 1 B WHEN CONFIGURED AS SHOWN IN FIGURES 10 AND 11

The LB1004 is a Full Feature Tone RInger/Ringing Detector integrated circuit which simultaneously provides a ringer-output tone and a "ringingdetected" output signal. The tone ringer portion of the device provides switch-selectable output frequencies of 750, 900, 940, and 1200 Hz at independently selectable modulation rates of 7.5, 10, 15, and 20 Hz. Amplitude or frequency modulation may also be independently selected. These TTL/CMOS logic or switch selectable features, controlling both the type of sound and its duration, provide distinctive ringing capabilities which are useful for a multiphone office environment. The ringer can



be prevented from providing a tone output with a "Ringing Inhibit" function. These functions can be controlled by a microprocessor, allowing various alerting tasks to be performed by appropriate programming. The ringing detector portion of the device provides an output (LED OUT) which can interface with a microprocessor or an opto-isolator (see Applications).

## **PIN CONFIGURATION**





#### Fig. 1 - Functional Diagram



1.1

## **PIN DESCRIPTION**

| Pin      | Symbol          | Name/Function                                                                                                                                                                                                                                                                                                |
|----------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | Vout            | Tone ringer output which drives the alerter                                                                                                                                                                                                                                                                  |
| 2        | OUT M           | Control option for medium volume output                                                                                                                                                                                                                                                                      |
| 3        | OUT L           | Control option for low volume output                                                                                                                                                                                                                                                                         |
| 4        | LED OUT         | Sinks current when ringing is detected                                                                                                                                                                                                                                                                       |
| 5        | Blank           | This pin may be used as a tie point for external components<br>Voltage applied to this pin should not exceed 30V                                                                                                                                                                                             |
| 6        | FS 1            | Frequency Select pin (see Table 2)                                                                                                                                                                                                                                                                           |
| 7        | FS 2            | Frequency Select pin (see Table 2)                                                                                                                                                                                                                                                                           |
| 8        | ĀM              | Selects either AM or FM modulation or output ringer tone (see Table 1)                                                                                                                                                                                                                                       |
| 9        | MOD 1           | Modulation Rate Select pin (see Table 2)                                                                                                                                                                                                                                                                     |
| 10       | MOD 2           | Modulation Rate Select pin (see Table 2)                                                                                                                                                                                                                                                                     |
| 11       | Ringing Inhibit | The Ringer Inhibit function is a TTL/CMOS-compatible input for logic control of the Tone Ringer output (see Table 1)                                                                                                                                                                                         |
| 12       | V+              | Internal supply voltage. This voltage is usually derived from the AC signal which is present<br>on the Tip-Ring pair. This pin must have a $10\mu$ F capacitor to common for energy storage<br>and "smoothing" purposes. For "stand alone applications", an external voltage may be<br>use to bias this pin. |
| 13       | Blank           | This pin may be used as a tie point for external components.<br>Voltage applied to this pin should not exceed 30V                                                                                                                                                                                            |
| 14<br>15 | TP<br>RP        | Tip Prime (TP) and Ring Prime (RP) are inputs to this device.<br>AC ringing signals from the telephone line energize the detector circuit                                                                                                                                                                    |
| 16       | Common          | Circuit Common (not necessarily physical or system ground)                                                                                                                                                                                                                                                   |



## **ABSOLUTE MAXIMUM RATINGS**

| Parameter                              | Value         | Unit |
|----------------------------------------|---------------|------|
| Operating Voltage (V + to Common)      | 30            | V    |
| Operating Voltage (TP-RP)              | ±30           | V    |
| Operating Current (TP-RP)              | ±100          | mA   |
| Output Current (VOUT-Common)           | ±30           | mA   |
| Ambient Operating Temperature Range    | -20 to +75    | °C   |
| Storage Temperature Range              | - 40 to + 125 | °C   |
| Pin Temperature (Soldering, 15 sec)    | 300           | °C   |
| Power Dissipation (Package Limitation) | 500           | mW   |

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### ELECTRICAL CHARACTERISTICS (at 25°C unless otherwise specified)

| Parameter                                    | Test                        | Conditions                                 | Min    | Typ    | Max    | Unit |  |
|----------------------------------------------|-----------------------------|--------------------------------------------|--------|--------|--------|------|--|
|                                              | 1001                        | (0                                         |        | 0.70   | 1.0    | Unit |  |
| Power Supply Current                         | V + = 28V                   | (See Fig. 2)                               | -      | 0.76   | 1.9    | 1    |  |
| Power Supply Current                         | V + = 15V                   | (See Fig. 2)                               |        | 0.73   | 1.5    |      |  |
| TP Current, No Load(1)                       | V <sub>TP-RP</sub> = 8V     | (See Fig. 3)                               | —      | 0.90   | 1.2    | m۸   |  |
| RP Current, No Load(1)                       | $V_{TP-RP} = -8V$           | (See Fig. 3)                               |        | - 0.90 | - 1.2  |      |  |
| TP Current, No Load(1)                       | V <sub>TP-RP</sub> = 20V    | (See Fig. 3)                               | _      | 0.98   | 1.55   |      |  |
| RP Current, No Load <sup>(1)</sup>           | V <sub>TP-RP</sub> = - 20V  | (See Fig. 3)                               |        | - 1.0  | - 1.55 |      |  |
| Input Threshold Voltage, TP-RP(2)            | V + = 8V                    | (See Fig. 4)                               | 6.0    | 7.0    | 8.0    | V    |  |
| Input Threshold Voltage, TP-RP(2)            | V + = 25V                   | (See Fig. 4)                               | 6.0    | 7.0    | 8.0    | v    |  |
| <br>I <sub>ТР</sub>                          | V <sub>TP-RP</sub> = 4V     | (See Fig. 5)                               |        | 15     | 30     |      |  |
| I <sub>RP</sub>                              | V <sub>RP-TP</sub> = 4V     | (See Fig. 5)                               | -      | 15     | 30     | μΑ   |  |
| Clamp Voltage <sup>(3)</sup>                 | I <sub>TP</sub> = 25mA      | (See Fig. 6)                               | 22.5   | 25.7   | 30     |      |  |
| Clamp Voltage <sup>(3)</sup>                 | I <sub>TP</sub> = - 25mA    | (See Fig. 6)                               | - 22.5 | - 25.7 | - 30   | v    |  |
| Clamp Voltage <sup>(3)</sup>                 | I <sub>TP</sub> = 100mA     | (See Fig. 6)                               | _      | 3.8    | 5.5    | v    |  |
| Clamp Voltage <sup>(3)</sup>                 | I <sub>TP</sub> = - 100mA   | (See Fig. 6)                               | -      | - 3.8  | - 5.5  |      |  |
| LED Current Off (Ringing not detected state) |                             | (See Fig. 7)                               | _      | 0.43   | ±10    |      |  |
| LED Current On (Ringing detect state)        |                             | (See Fig. 8)                               | 310    | 375    | 500    | μΑ   |  |
| Frequency <sup>(4)</sup>                     | $V + = V_{TP} = 15V$        | V <sub>RP</sub> =0<br>(See Fig. 9, Note 1) | 1164   | 1200   | 1236   |      |  |
| Modulation Rate <sup>(4)</sup>               | V + = V <sub>TP</sub> = 15V | V <sub>RP</sub> =0<br>(See Fig. 9, Note 2) | 16     | 20     | 24     | Hz   |  |
| Frequency <sup>(5)</sup>                     | I <sub>TP</sub> = 10mA      | (See Fig. 9, Note 1)                       | 1154   | 1200   | 1246   |      |  |
| Modulation Rate <sup>(5)</sup>               | I <sub>TP</sub> = 10mA      | (See Fig. 9, Note 2)                       | 16     | 20     | 24     |      |  |

63

Table 1 - Tone Output Status (see Notes 6 and 7)

| <b>Ringing Inhibit</b> | ĀM         | Tone Output State                               |
|------------------------|------------|-------------------------------------------------|
| Open                   | Open       | Frequency Shift Modulation (at modulation rate) |
| Low                    | Don't Care | No output tone                                  |
| Open                   | Low        | Amplitude Modulation (at modulation rate)       |

Table 2 - Tone Selection (see Notes 6 and 7)

| Frequency Select Pins |      |                       | Modulation Rate Select Pins |                                  |        |  |
|-----------------------|------|-----------------------|-----------------------------|----------------------------------|--------|--|
| FS 1                  | FS 2 | Tone Output Frequency | MOD 1                       | MOD 1 MOD 2 Tone Output Modulati |        |  |
| Open                  | Open | 1200 Hz               | Open                        | Open                             | 20 Hz  |  |
| Open                  | Low  | 940 Hz                | Open                        | Low                              | 15 Hz  |  |
| Low                   | Open | 900 Hz                | Low                         | Open                             | 10 Hz  |  |
| Low                   | Low  | 750 Hz                | Low                         | Low                              | 7.5 Hz |  |

Notes:

1. The specified current is measured after ringing has been detected (30 to 40 ms).

- With the proper voltage applied to V + , the threshold voltage is defined as the TP-RP voltage at which the device detects a ringing signal, as seen at the LED OUT pin or the alerter output (V<sub>OUT</sub>-Common).
- 3. The potential between TP and RP is measured with the specified current at TP.
- 4. The output frequency and modulation rate between V<sub>OUT</sub> and Common are measured with the specified voltages at V + , TP and RP. These measurements are obtained after ringing has been detected (30 to 40 ms).
- 5. The output frequency and modulation rate are measured with the specified current at TP and after ringing has been detected (30 to 40 ms).
- 6. Low denotes a connection (switch, wire path, or a transistor) between the appropriate pin and Common (pin 16). Pin 6, 7, 8, 9, 10 are TTL/CMOS-compatible inputs, with internal pull-up provided.
- 7. Frequency shift modulation generates frequencies f<sub>O</sub> and 5/4 f<sub>O</sub>. Amplitude modulation generates f<sub>O</sub> turned on and off at the modulation rate.

#### **TEST CIRCUITS**

Fig. 2



Fig. 3





#### **TEST CIRCUITS** (Continued)



Fig. 6











Fig. 9



Note 1: Measure F1 or 1.25 F1 with SW1 and SW2 closed;

SW3 open. Note 2: Measure modulation rate with SW1 and SW2 open; SW3 closed.



#### APPLICATIONS

The LB1004AC requires only two capacitors, one resistor, and an output transducer to provide tone ringing functions from any standard Tip-Ring telephone pair. These devices operate over varying ringing waveforms (15 to 68 Hz at 40 to 150 V<sub>RMS</sub>). A tone ringer derives its power by rectifying the AC ringing signals from the Tip-Ring pair of a telephone loop. It uses this power to activate a tone generator and then transfers most of this power to an alerter after ringing is detected. Thus, there is essentially no loading under non-ringing conditions. Selectable on-chip resistors allow the volume of the

alerter output to be adjusted (See the application diagram below).

The ringing detector portion of this device has one output (LED OUT). This output will sink current when ringing is detected, and can be connected to either an opto-isolator device or to a logic interface with a microprocessor (see Figures 10 and 11). This device does not have to depend upon power derived from the Tip-Ring inputs to become operational. Connecting an external voltage source V + will also allow the device to operate in what is described as "stand alone applications".

Fig. 10 - Typical Application For Opto-Isolator Drive



Fig. 11 - Typical Application for Interface Direct to Logic







AN AT&T PRODUCT

LB1005BB (MINIDIP-B)

# **GENERAL-PURPOSE TELEPHONE TONE RINGERS**

- TIGHT OUTPUT FREQUENCY CONTROL (±3%) FOR MAXIMUM ACOUSTIC OUTPUT
- EXTERNAL COMPONENTS REQUIRED ARE TWO CAPACITORS AND ONE RESISTOR
- MEETS BOTH TYPE A AND B RINGING REQUIREMENTS (40  $V_{RMS}$  <  $V_{IN}$  < 150  $V_{RMS}$ , 15 Hz <  $f_{IN}$  < 68 Hz) AS SPECIFIED BY EIA RS-470 ON FCC PART 68
- IMMUNE TO ROTARY DIAL PULSING (BELL TAP)
- MEETS INPUT IMPEDANCE CRITERIA SPE-CIFIED BY EIA RS-470 AND AT&T TECHNICAL PUBBLICATION 47001
- POLARITY GUARD PROVIDES 2000V LIGHTNING SURGE PROTECTION WHEN CONNECTED AS IN FIG. 8
- ON CHIP VOLUME CONTROL RESISTORS PROVIDED
- PROVIDES ESSENTIALLY NO LOADING UNDER NON-RINGING CONDITIONS
- RINGER EQUIVALENCY: 0.8 B WHEN CONFIGURED AS IN FIG. 8.



These devices provide a telephone alerter function with an output tone warbling between the base frequency and 1.25 times that of the base frequency, at a 20Hz modulation rate. Both devices meet all known standard criteria for telephone alerters, and also drive piezoelectric transducers directly. The LB1005AB is a tone ringer having an 1800Hz base frequency, and is particularly suited for applications where space for the alerter is at a premium. The LB1005BB is a tone ringer having a 1200Hz base frequency. This device produces a more pleasing tone where required space is available for the alerter.

- V+ FULL WAVE RECT. ZIN VS. VIN REF. CURRENTS VBG SURGE AND REE VOLTAGES PROTECTION VBRIDGE & MAG. COMP. COMMON BRIDGE LOADING RESET (INTERNAL (MAG.) CIRCUITRY CONNECTIONS) RINGING DETECTOR DING LOGIC DETECTED 20 Hz RING MODULATION osc RATE DIVIDER OUT M 20 Hz ÷7 ÷5/÷4 DUTY OUTPUT SHIFT CYCLE ENABLE (28%)
- Fig. 1 Functional Diagram



## PIN CONFIGURATION



#### **PIN DESCRIPTION**

| Pin    | Symbol   | Description                                                                                                                                                                                                                                                                                           |
|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>8 | TP<br>RP | Tip Prime (TP) and Ring Prime (RP) are the inputs to the device. AC ringing si-<br>gnals from the telephone line energize the detector circuit.                                                                                                                                                       |
| 2      | VOUT     | Tone ringer output which drives the alerter.                                                                                                                                                                                                                                                          |
| 3      | OUTL     | Control option for lower volume output.                                                                                                                                                                                                                                                               |
| 4      | Blank    | This pin may be used as a tie point for external components. Voltage applied to this pin should not exceed 30 volts.                                                                                                                                                                                  |
| 5      | OUTM     | Control option for medium volume output.                                                                                                                                                                                                                                                              |
| 6      | V+       | Internal supply voltage. This voltage is usually derived from the AC signal which is present on the Tip-Ring pair. This pin must have a 10 $\mu$ F capacitor to common for energy storage and «smoothing» purposes. For «stand alone applications», an external voltage may be used to bias this pin. |
| 7      | Common   | Circuit Common (not necessarily physical or system ground).                                                                                                                                                                                                                                           |

## ABSOLUTE MAXIMUM RATINGS (at 25°C unless otherwise specified)

| Parameter                                          | Value         | Unit       |
|----------------------------------------------------|---------------|------------|
| Operating Voltage (V+ - RP)                        | 30            | v          |
| Operating Voltage (V <sub>OUT</sub> – RP)          | 30            | ` <b>V</b> |
| Operating Current (TP or RP)                       | ±100          | mA         |
| Output Current (VOUT)                              | ±30           | mA         |
| Non-Recurrent Peak Surge Current, TP or RP (t≤1ms) | ± 500         | mA         |
| Ambient Operating Temperature Range                | - 20 to + 75  | °C         |
| Storage Temperature Range                          | - 40 to + 125 | °C         |
| Pin Temperature (Soldering 15 sec)                 | 300           | °C         |
| Power Dissipation (Package Limitations)            | 600           | mW         |

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



| Parameter                         | Test Conditions                            |                | Min    | Тур    | Max   | Unit |
|-----------------------------------|--------------------------------------------|----------------|--------|--------|-------|------|
| Power Supply Current              | V + = 28V                                  | (See Fig. 2)   | 200    | 455    | 900   |      |
| Power Supply Current              | V + = 15V                                  | (See Fig. 2)   | 200    | 450    | 800   |      |
| TP Current, No Load               | V <sub>TP-RP</sub> = 20V <sup>1</sup>      | (See Fig. 3)   | 250    | 585    | 850   | μΑ   |
| RP Current, No Load               | V <sub>TP-RP</sub> = - 20V <sup>1</sup>    | (See Fig. 3)   | - 250  | - 585  | - 850 |      |
| Input Threshold Voltage, TP or RP | V + = 10V <sup>2</sup>                     | (See Fig. 4)   | 6.0    | 7.4    | 8.0   | v    |
| I <sub>TP</sub>                   | V <sub>TP-RP</sub> = 4.5V                  | (See Fig. 5)   |        | 32     | 65    | μA   |
|                                   | V <sub>TP-RP</sub> = - 4.5V                | (See Fig. 5)   | -      | - 32   | - 65  |      |
| Clamp Voltage                     | I <sub>TP</sub> = 20mA <sup>3</sup>        | (See Fig. 6)   | 22.5   | 25.8   | 33    |      |
| Clamp Voltage                     | I <sub>TP</sub> = - 20mA <sup>3</sup>      | (See Fig. 6)   | - 22.5 | - 25.8 | - 33  | V    |
| Clamp Voltage                     | I <sub>TP</sub> = 100mA <sup>3</sup>       | (See Fig. 6)   |        | 3.6    | 5.5   | v    |
| Clamp Voltage                     | I <sub>TP</sub> = - 100mA <sup>3</sup>     | (See Fig. 6)   | -      | - 3.6  | - 5.5 |      |
| Frequency                         | V + = 15V4 (See Fig. 7, Note 6)            | LB1005AB       | 1746   | 1800   | 1854  |      |
|                                   | V <sub>TP</sub> = 15V V <sub>RP</sub> = 0  | LB1005BB       | 1164   | 1200   | 1236  | Hz   |
| Modulation Rate                   | I <sub>TP</sub> = 10mA <sup>5</sup> (See F | ig. 7, Note 7) | 16     | 20     | 24    |      |

#### ELECTRICAL CHARACTERISTICS (at 25°C unless otherwise specified)

NOTES:

1. The specified current is measured after ringing has been detected (30 to 40 ms).

- With the proper voltage applied to V + , the threshold voltage is defined as the TP-RP voltage at which the device detects a ringing signal, as seen at the LED OUT pin or the alerter output (V<sub>OUT</sub>-Common).
- 3. The potential between TP and RP is measured with the specified current at TP.
- 4. The output frequency and modulation rate between V<sub>OUT</sub> and Common are measured with the specified voltage at V+, TP and RP. These measurements are obtained after ringing has been detected (30 to 40 ms).
- 5. The output frequency and modulation rate are measured with the specified current at TP and after ringing has been detected (30 to 40 ms).

#### **TEST CIRCUITS**

Fig. 2









#### TEST CIRCUITS (Continued)

Fig. 4



Fig. 5







Fig. 7



Notes: 6: Measure Frequency with SW1 and SW2 closed; SW3 open. 7: Measure Modulation Rate with SW1 and SW2 open; SW3 closed.

#### APPLICATION

The LB1005AB or the LB1005BB requires only two capacitors, one resistor, and an alerter to provide tone ringing functions from any standard Tip-Ring telephone pair. These devices operate over widely varying ringing waveforms (15 to 68 Hz at 40 to 150 V<sub>RMS</sub>). A tone ringer derives its power by rectifying the AC ringing signal from the Tip-Ring pair of a telephone loop. It uses this power to activate a tone generator, and then transfers most of this power to an alerter after the ringing has been detected. There is essentially no loading under non-ringing conditions. Selectable on-chip resistors allow the volume of the alerter output to be adjusted

(see application circuit in Fig. 8). This device does not have to depend upon power derived from the Tip-Ring inputs to become operational. Connecting an external voltage source to V + will also allow the device to operate in what is described as «stand alone applications». The tone generator circuitry includes an oscillator and frequency divider which produce specified tones and the tone modulation rate. The LB1005BB has an output warble frequency range of 1200 to 1500 Hz at a 20 Hz modulation rate. The LB1005AB has an output warble frequency range of 1800 to 2250 Hz at a 20 Hz modulation rate.



## **APPLICATION** (Continued)










PRELIMINARY DATA

# TELEPHONE RINGING DETECTOR

- MEETS BOTH TYPE A AND B RINGING REQUIREMENTS (40V\_{RMS}  $\leq$  V\_IN  $\leq$  150V\_{RMS}, 15Hz  $\leq$  FIN  $\leq$  68Hz
- OPERATES ON LESS THAN 1mA FROM THE TELEPHONE LOOP
- INTERNAL POLARITY GUARD PROVIDES 1500V LIGHTNING SURGE PROTECTION WHEN CONNECTED AS IN FIG. 11 AND 12
- IMMUNE TO ROTARY DIAL PULSING (BELL TAP)

The LB1006 provides ringing detection functions from the Tip-Ring pair of a telephone loop. This device provides approximately 1mA output current for two types of output drivers. The output can be



connected to either an opto-isolator device or to a logic interface with a microprocessor.

#### Fig. 1 - Functional Diagram



## **PIN DESCRIPTION**

| Pin | Symbol | Description                                                                                                                                                                                                                                                                                           |
|-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8   | TIP    | AC input signal from telephone line                                                                                                                                                                                                                                                                   |
| 1   | RING   | AC input signal from telephone line                                                                                                                                                                                                                                                                   |
| 2   | OUTH   | Sources current when ringing is detected                                                                                                                                                                                                                                                              |
| 3   | MIRROR | Mirror current from OUTH to activate pin OUTL                                                                                                                                                                                                                                                         |
| 5   | OUTL   | Sinks current when ringin is detected                                                                                                                                                                                                                                                                 |
| 6   | V+     | Internal supply voltage. This voltage is usually derived from the AC signal which is present on the Tip-Ring pair. This pin must have a 10 $\mu$ F capacitor to common for energy storage and «smoothing» purposes. For «stand alone applications», an external voltage may be used to bias this pin. |
| 7   | GND    | Ground                                                                                                                                                                                                                                                                                                |
| 4   | NC     | No connection                                                                                                                                                                                                                                                                                         |



## PIN CONFIGURATION



#### ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter                              | Value        | Unit |
|--------|----------------------------------------|--------------|------|
| V +    | Supply Voltage (ref to GND)            | 30           | V    |
| OUTH   | Supply Voltage (ref to GND)            | 30           | V    |
| OUTL   | Supply Voltage (ref to GND)            | 30           | V    |
| TIP    | Voltage (Tip-Ring)                     | ± 30         | V    |
| lo     | Operating Current (Tip-Ring)           | ±100         | mA   |
| IMIR   | Mirror Current                         | 2.0          | mA   |
| TA     | Ambient Operating Temperature Range    | - 20 to + 75 | °C   |
| Tstg   | Storage Temperature Range              | -40 to +125  | °C   |
|        | Pin Temperature (Soldering, 15 sec)    | 300          | °C   |
| PD     | Power Dissipation (Package Limitation) | 600          | mW   |

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### ELECTRICAL CHARACTERISTICS (at 25°C unless otherwise specified)

| Parameter                         | Test Cond                                    | itions                                | Min    | Тур    | Max   | Unit |
|-----------------------------------|----------------------------------------------|---------------------------------------|--------|--------|-------|------|
| Power Supply Current              | V+=28V                                       | (See Fig. 2)                          | 200    | 365    | 900   |      |
| Power Supply Current              | V+=15V                                       | (See Fig. 2)                          | 200    | 360    | 800   |      |
| Tip-Ring Current                  | V <sub>TIP-RING</sub> = 4.5V                 | (See Fig. 3)                          | -      | 30.4   | 65    |      |
| OUTH Current                      | V <sub>TIP</sub> = V + = 15V                 | (See Fig. 5)                          | 540    | 900    | 1040  | μΑ   |
| OUTL Current                      | V <sub>TIP</sub> = V + = 15V                 | (See Fig. 4)                          | 750    | _      | 1400  |      |
| Mirror Current                    | I <sub>MIRROR</sub> = 1.0mA, V <sub>OU</sub> | <sub>JTL</sub> = 5.0V<br>(See Fig. 8) | 750    | 1245   | 1400  |      |
| Tip Current, No Load              | V <sub>TIP-RING</sub> = 20V                  | (See Fig. 7)                          | 0.25   | 1.410  | 1.8   |      |
| Ring Current, No Load             | V <sub>TIP-RING</sub> = 20V                  | (See Fig. 7)                          | - 0.25 | - 1.41 | - 1.8 | mA   |
| Input Threshold Voltage, Tip-Ring | V + = 10V                                    | (See Fig. 6)                          | 6.0    | 7.2    | 8.0   |      |
|                                   | I <sub>TP</sub> = 20mA                       | (See Fig. 9)                          | 22.5   | 25.5   | 30    |      |
| Clamp Voltage                     | I <sub>TP</sub> = -20mA                      | (See Fig. 9)                          | - 22.5 | - 25.5 | - 30  | v    |
| Clamp Volage                      | I <sub>TP</sub> = 100mA                      | (See Fig. 9)                          | _      | 3.6    | 5.5   |      |
|                                   | I <sub>TP</sub> = - 100mA                    | (See Fig. 9)                          |        | - 3.6  | - 5.5 |      |



## TEST CIRCUITS

Fig. 2



Fig. 3

Fig. 5



Fig. 4

Fig. 6

15 V 14 10 μ**F** IOUT L A 8 TP 7 COM 6 5 OUT L v+ 15 V RP OUT H MIRROR 1 2 3



5

OUT M

4

Fig. 7



# W

LB1006

#### TEST CIRCUITS (Continued)

Fig. 8



#### APPLICATION

The LB1006 detector derives its power by rectifying the AC ringing signal from the Tip-Ring pair of a telephone loop. It operates over widely varying ringing waveforms (15 to 68 Hz at 40 to 150 VRMS). It uses this derived power to activate ringing detector logic, and then transfers most of this power to an output current driver. There is essentially no loading under non-ringing conditions. This device has two outputs, OUTH and OUTL. The OUTH output is used to source output current when ringing is detected. The OUTL output will sink output current when the OUTH output is connected to the mirror input and when ringing is detected (see Application Diagram Figure 11 and 12). The device does not have to depend upon power derived from the Tip-Ring inputs to become operational. Connecting an external voltage source to V + will also allow the device to operate in what is described as "Stand Alone Applications".





Fig. 9



Fig. 10 - Simplified Output Diagram





## **APPLICATION** (Continued)











ADVANCED DATA AN AT&T PRODUCT

## **KEYBOARD CONTROLLED, TOUCH TONE, BASIC SINGLE-CHIP TELEPHONE INTEGRATED CIRCUIT**

- BUILT-IN SCHOTTKY POLABITY GUARD
- 1800 Hz/2250 Hz ALERTING SIGNAL
- CAPABLE OF SPEECH TRANSMISSION DOWN TO 3 mA LOOP CURRENT
- DRIVES PIEZOELECTRIC TRANSDUCER FOR ALERTING
- TYPE B BINGER EQUIVALENCY
- SIGNAL GROUND PIN ELIMINATES AN EXTERNAL CAPACITOR FOR DIAL-IN-HANDSET DESIGNS
- REQUIRES 3 CONTACT SWITCH HOOK
- OPERATES FROM POWER SUPPLIED BY THE CENTRAL OFFICE
- USES ELECTRET MICROPHONE WITH PREAMPLIFIER

The LB1007 integrated circuit requires only four capacitors, two resistors, a ceramic resonator, and surge protection diode to provide all of the elec-



tronic functions. It provides four basic telephone functions as follows: furnishes AC and DC loop termination during the on-hook state; transmits and receives voice signals; provides dual-tone multifrequency (DTMF) signals to the central office: properly distinguishes between spurious noise and genuine ringing signals providing a distinctive audible alerter output.

Fig. 1 - Functional Diagram





## PIN CONFIGURATION



## **PIN DESCRIPTION**

| Pin                 | Name                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                   | RS                   | Provide proper off hook termination impedance when connected through switch hook contact to V + .                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 2                   | V +                  | The most positive DC voltage on the device (must be filtered externally). This voltage is derived from the Tip-Ring inputs and is used to supply internal circuits. No current can be taken from V + without changing the characteristics as shown in Figure 2.                                                                                                                                                                                                                                                                                                             |
| 3                   | SW                   | Turns on transmit/receive circuitry when connected through switch hook contact to V $\!+$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 4<br>5              | AL2<br>AL1           | Output terminals for driving an alerter. The ringer logic distinguishes between genuine<br>ringing and other noise signals present on the telephone loop, and provides a distinctive<br>audible output. The alerter can be driven differentially or single ended. If the alerter is<br>driven single ended to RP, the second output can be used to drive a visible indicator<br>to RP. Volume can be adjusted by placing a resistor in series with terminals AL1 or AL2.                                                                                                    |
| 6<br>7<br>8         | C3<br>C2<br>C1       | Keypad inputs for columns 1 through 3. High-frequency touchtone signals are controlled by these inputs. These inputs are disabled when the telephone goes on hook. Single tones are generated when two rows or two columns are activated. Diagonal selections result in no tones. A high frequency and a low frequency tone can be generated by connecting the appropriate column to the desired row pin via the keypad crosspoint switch. An alternative method for generating a single high frequency is to connect the appropriate column to V + through a 50k resistor. |
| 9<br>10<br>11<br>12 | R4<br>R3<br>R2<br>R1 | Keypad inputs for rows 1 through 4. Low-frequency touch-tone signals are controlled<br>by these inputs. These inputs are disabled when the telephone goes on hook. Single<br>tones are generated when two rows or two columns are activated. Diagonal selections<br>result in no tones. See note for pins 6,7,8. An alternative method for generating a single<br>low frequency is to connect the appropriate row pin to RP through a 50k resistor.                                                                                                                         |
| 13                  | OS                   | Resonator connection. A 480 kHz ceramic resonator is placed between this pin and RP. This resonator is used to provide the precise frequency required to generate the DTMF tones.                                                                                                                                                                                                                                                                                                                                                                                           |
| 14                  | SG                   | Signal ground for use with the receiver output drive. The receive can be placed between this pin and RO without a decoupling capacitor.                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 15                  | RO                   | Receiver output. Optimum receiver impedance is 600 ohms, the circuit will provide 2 dB less power to a 150 ohm receiver. A receiver can be placed between RO and RP or between RO and SG. If the receiver is connected between RO and RP, a decoupling capacitor must be used.                                                                                                                                                                                                                                                                                              |
| 16                  | тх                   | Input from transmitter which must be capacitively coupled. This input has a 40k input impedance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 17                  | TIP                  | Tip signal input to polarity guard. This signal is supplied by the central office.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 18                  | RING                 | Ring signal input to polarity guard. This signal is supplied by the central office.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 19                  | RP                   | The Ring Prime terminal is the logic common or DC ground point.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 20                  | DR                   | The driver terminal is used to dump extra line current to an external load resistor. This reduces the power consumption in the telephone chip on short loops. The terminal can be used to power an LED if desired.                                                                                                                                                                                                                                                                                                                                                          |



## ABSOLUTE MAXIMUM RATINGS (at 25°C unless otherwise specified)

| Symbol   | Parameter                   | Value       | Unit |
|----------|-----------------------------|-------------|------|
| VTIP     | Circuit Voltage             | 20          | V    |
| ITIP     | Circuit Current             | 120         | mA   |
| Ptot     | Total Power Dissipation     | 0.5         | W    |
| Top      | Operating Temperature       | 0 to 60     | °C   |
| Tstg, ⊺j | Storage and Junction Temps. | - 45 to 125 | °C   |

## THERMAL DATA

| RTH | Thermal impedance, junction to ambient | 61 | °C/W |
|-----|----------------------------------------|----|------|
|     |                                        |    |      |

## ELECTRICAL CHARACTERISTICS (at 25°C unless otherwise specified)

| Parameter                                             | Test Conditions                                                                                                                            | Min                          | Тур      | Max                          | Unit |
|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------|------------------------------|------|
| OFF-HOOK DC TESTS                                     |                                                                                                                                            |                              |          |                              |      |
| V <sub>TIP</sub>                                      | I <sub>TIP</sub> = 8mA, speech<br>I <sub>TIP</sub> = 20mA, speech<br>I <sub>TIP</sub> = 90mA, speech<br>I <sub>TIP</sub> = 20mA, dialing   | 4.00<br>4.80<br>6.35<br>5.10 |          | 4.95<br>5.90<br>8.35<br>6.16 |      |
| V <sub>V+</sub>                                       | I <sub>TIP</sub> = 8mA, speech<br>I <sub>TIP</sub> = 20mA, speech<br>I <sub>TIP</sub> = 90mA, speech                                       | 2.66<br>2.75<br>4.50         |          | 2.78<br>3.20<br>5.60         | v    |
| V <sub>TIP</sub> -V <sub>V+</sub>                     | I <sub>TIP</sub> = 20mA, dialing                                                                                                           | 2.00                         | —        | 3.15                         |      |
| İDR                                                   | I <sub>TIP</sub> = 20mA, speech<br>I <sub>TIP</sub> = 90mA, speech<br>I <sub>TIP</sub> = 20mA, dialing<br>I <sub>TIP</sub> = 90mA, dialing | 9.0<br>70.5<br>7.5<br>69.0   |          | 11.0<br>73.5<br>9.7<br>72.0  |      |
| I <sub>TIP,u,s</sub><br>I <sub>TIP,I,s</sub>          | Upper Switch Point, speech<br>Lower Switch Point, speech                                                                                   | 15.5<br>11.5                 | _        | 19.5<br>15.0                 | mA   |
| I <sub>hys,s</sub>                                    | I <sub>TIP,u,s</sub> – I <sub>TIP,I,s</sub>                                                                                                | 4.5                          |          | —                            |      |
| I <sub>TIP,I,d</sub>                                  | Lower Switch Point, dialing                                                                                                                | 12.0                         |          | 16.0                         |      |
| I <sub>hys,d</sub>                                    | I <sub>TIP,u,s</sub> – I <sub>TIP,I,d</sub>                                                                                                | 3.5                          | —        | —                            |      |
| V <sub>RO</sub> – V <sub>SG</sub>                     | I <sub>TIP</sub> = 20mA, speech<br>I <sub>TIP</sub> = 20mA, dialing                                                                        | - 0.1<br>- 0.1               | _        | 0.1<br>0.1                   | v    |
| OFF-HOOK AC TESTS                                     |                                                                                                                                            |                              |          |                              |      |
| G <sub>XMIT</sub> = v <sub>TIP</sub> /v <sub>TX</sub> | I <sub>TIP</sub> = 8mA<br>I <sub>TIP</sub> = 20mA V <sub>TX</sub> = 0.1Vrms<br>I <sub>TIP</sub> = 90mA                                     | 2.0<br>2.0<br>2.0            |          | 4.0<br>4.0<br>4.0            | _    |
| G <sub>RCV</sub> = V <sub>RCV</sub> /v <sub>CO</sub>  | $I_{TIP} = 20mA$<br>$I_{TIP} = 90mA$ $v_{CO} = 0.5Vrms$                                                                                    | 0.25<br>0.25                 | <br>0.45 | 0.45                         | _    |
| $R_{TX} = v_{TX}/i_{TX}$                              | $I_{TIP} = 20 \text{mA}$ $v_{TX} = 0.1 \text{Vrms}$                                                                                        | _                            | 40K      | _                            | Ω    |

## ELECTRICAL CHARACTERISTICS (Continued)

| Parameter                                             | Test Conditions                                                    | Min            | Тур | Max            | Unit             |
|-------------------------------------------------------|--------------------------------------------------------------------|----------------|-----|----------------|------------------|
| OFF-HOOK AC TESTS (Continued)                         |                                                                    |                |     |                |                  |
| $R_{RO} = v_{RO}/i_{RO}$                              | I <sub>TIP</sub> = 20mA v <sub>RO</sub> = 0.1Vrms                  | -              | 600 | —              | 0                |
| R <sub>TIP</sub> = v <sub>TIP</sub> /i <sub>TIP</sub> | $I_{TIP} = 20mA$<br>$I_{TIP} = 90mA$ $V_{CO} = 0.5Vrms$            | 650<br>650     | _   | 950<br>850     | - 12             |
| G <sub>SDT</sub> = V <sub>RCV</sub> /v <sub>TX</sub>  | $I_{TIP} = 8mA$ $I_{TIP} = 20mA$ $v_{TX} = 1Vrms$ $I_{TIP} = 90mA$ | .4<br>.4<br>.4 |     | .9<br>.9<br>.9 |                  |
| V <sub>TIP,I</sub> , low group out                    | I <sub>TIP</sub> = 20mA                                            | .291           | -   | —              |                  |
| v <sub>TIP,h</sub> , high group out                   | I <sub>TIP</sub> = 20mA                                            | .367           | —   | —              | Vrms             |
| v <sub>TIP,e</sub> Extraneous voice-band signals      | I <sub>TIP</sub> = 20mA, dialing                                   | -              | —   | .045           |                  |
| v <sub>TIP,I,h</sub> total DTMF, both groups          | I <sub>TIP</sub> = 90mA, dialing                                   |                | _   | .869           |                  |
| $G_{XMIT} = v_{TIP}/v_{TX}$                           | $I_{TIP} = 20mA$ , $v_{TX} = 0.1Vrms$ , dialing                    | -              | —   | .03            | _                |
| ON-HOOK DC TESTS                                      |                                                                    |                |     |                |                  |
| ITIP                                                  | V <sub>TIP</sub> = 3V                                              | -              | —   | 35             | μA               |
| V <sub>TIP,th</sub> , Thereshold of detection         | Ringing detected                                                   | 5.9            | _   | 6.7            | V                |
| I <sub>TIP</sub>                                      | V <sub>TIP</sub> = 10V<br>V <sub>TIP</sub> = 20V                   | 1.5<br>1.5     | _   | 2.0<br>2.5     | mA               |
| ON-HOOK AC TESTS                                      |                                                                    |                |     |                |                  |
| V <sub>AL</sub> = V <sub>AL2</sub> - V <sub>AL1</sub> | V <sub>TIP</sub> = 10V<br>V <sub>TIP</sub> = 20V                   | 5.0<br>15.0    | _   | 7.0<br>17.0    | V <sub>p-p</sub> |

Fig. 2 - Typical DC V-I Characteristics



Note A: Shown is the hysteresis that occurs in going from the full-feature mode (where dialing can occur in the speech-mode) to the mode where only speeck circuits are active.

LB1007

#### APPLICATION

Dual Tone Multi Frequency generation (DTMF) This circuit is intended to operate with a 3-column. 4-row external keypad. The keypad should be of the type which interconnects the appropriate row and column leads when a key is depressed. The interconnection resistance should be less than 1  $k\Omega$ . If two row keys with the same column are depressed, a single frequency corresponding to that column will be generated. In a similar manner, two column keys with the same row will generate that row's fequency. If two keys are depressed which do not have a common row or column, no tones will be generated. The DTMF can also be controlled with a microprocessor by driving the inputs through  $50k\Omega$  resistors. A logic "high" on a column input will generate the appropriate column frequency. A logic "low" on a row input will generate the appropriate row frequency. A row and column must be selected to generate a dual frequency tone. The frequencies associated with each row and column pin are shown in Table 1.

#### **Ringing Alerter**

The ringing detector determines the presence of a true incoming ringing signal by incrementing an up/down counter depending upon the instantaneous magnitude of the incoming signal. The external series RC network has been selected to optimize discrimination between valid ringing signals and extraneous noise signals. It also provides an on hook type B ringer equivalency. Alerter outputs AL1 and AL2 can be used to drive an external piezoelectric transducer. The load can be applied from AL1 to RP for single ended drive or between AL1 and AL2 for differential push-pull drive (larger amplitude). The volume can be reduced by placing resistors in series with the load. The alerting signal is a square wave alternating between 1800 Hz and 2250 Hz at a 20 Hz repetition rate.

#### Polarity Guard:

A Schottky diode bridge (on chip) ensures proper

voltage polarity on the device, with a 1.2 V drop (at approx. 20 mA) across the bridge rectifier.

#### Oscillator:

An external 480 kHz ceramic resonator, in conjunction with an internal oscillator control circuit, is used to provide timing functions for the logic circuits, (see Figure 3. Note 4).

#### Power Conditioner:

This set of circuits provides accurate temperature compensated current and voltage references for the other circuit blocks. It also sets the loop loading and digital reset states for the various types of operation, i.e., on-hook, off-hook, and multiple telephone sets.

#### Speech Network:

This analog circuit block provides proper transmission levels in both directions. Since the local talker's signal is larger than (on the average) the received signal at the telephone set terminals, an out-of-phase portion of the transmitted signal is also sent to the receiver. This proportion is designed to provide a level in the talker's ear (the "sidetone") between "too hot" and "dead". the DTMF D/A converter is placed in the transmit path during dialing, while the receive-gain path is simultaneously attenuated.

#### External Components:

As shown in the functional diagram (see Figure 1) the LB1007 IC needs only four capacitors, two resistors, a 480 kHz ceramic alerter, and a surge protection diode to provide basic touch-tone electronic functions. An alerter, a telephone set (containing the transmitter and receiver) and a keypad with a maximum series resistance of  $1 k\Omega$  are also illustrated.

The application diagram (see Figure 3) contains more detailed information. It shows components for connecting to the telephone loop and optional connection components.



#### **APPLICATIONS** (Continued)

Table 1

| Pin Name | Keypad Input | Tones (Design Value) |
|----------|--------------|----------------------|
| R1       | Row 1        | 697 Hz               |
| R2       | Row 2        | 770 Hz               |
| R3       | Row 3        | 852 Hz               |
| R4       | Row 4        | 941 Hz               |
| C1       | Column 1     | 1209 Hz              |
| C2       | Column 2     | 1336 Hz              |
| C3       | Column 3     | 1447 Hz              |

#### Fig. 3 - Typical Application Diagram



- 1. 18V, 150 amp surge protector. (LS5018)
- 2. For 4-wire interface, pin SG is open and dotted-line options are connected.
- 3. SH denotes Switch Hook.
- 4. Ceramic resonator.
- 5. Keypad inputs can be microprocessor controlled if 50kΩ resistors are placed in series.





ADVANCE DATA

## AN AT&T PRODUCT **KEYPAD CONTROLLED, ENHANCED SINGLE-CHIP** TELEPHONE INTEGRATED CIRCUIT

- AN ALEBTER SELECT OPTION OF 1200 Hz/1500 Hz OR 1800 Hz/2250 Hz
- CAPABLE OF SPEECH TRANSMISSION DOWN TO 3mA LOOP CURRENT
- OPERATES FROM POWER SUPPLIED BY THE CENTRAL OFFICE
- SIGNAL GROUND PIN ELIMINATES AN EXTERNAL CAPACITOR FOR DIAL-IN-HANDSET DESIGNS
- BEQUIRES A 2 CONTACT SWITCH HOOK
- COMPATIBLE WITH ELECTRET . MICROPHONE
- PROVIDES A POWER PORT FOR DRIVING A I FD

The LB1008 integrated circuit requires only four capacitors, two resistors, a ceramic resonator, a surge protection diode, and a polarity guard to provide all of the touch-tone electronic functions. Four



basic telephone functions are accomplished: furnishes AC and DC loop termination diring the onhook state: transmits and receives voice signals within performance guidelines (including transducer variations); provides dual-tone multi-frequency (DTMF) signals to the Central Office: properly distinguishes between spurious noise and genuine ringing signals providing a distinctive audible alerter output.

Fig. 1 - Functional Diagram





## **PIN CONFIGURATION**



## **PIN DESCRIPTION**

2

| Pin                 | Name                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                   | V+                   | The most positive DC voltage (must be filtered externally). This voltage is derived from the Tip-Ring input and is used to supply internal circuits. No current can be taken from V + without changing the characteristics as shown in Figure 3.                                                                                                                                                                                                                                                                                                                   |
| 2                   | SW                   | Turns on trasmit/receive circuitry when connected through switch hook contact to V+                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 3<br>4              | AL2<br>AL1           | Output terminals for driving an alerter. The ringer logic distinguishes between genuine ringing and other noise signals present on the telephone loop, and provides a distinctive audible output. The alerter can be driven differentially or single ended. If the alerter is driven single ended to RP, the second output can be used to drive a visible indicator to RP. Volume can be adjusted by placing a resistor in series with terminals AL1 or AL2.                                                                                                       |
| 5                   | AS                   | Logic input used to determine alerter frequency. This pin can be programmed via a microprocessor or mechanically set to provide an output frequency of 1200 Hz shifted to 1500 Hz, (AS pin set to logic low or left open), or 1800 Hz frequency shifted to 2250 Hz, (AS pin set to logic high or pulled up to V + through a 100k $\Omega$ resistor).                                                                                                                                                                                                               |
| 6<br>7<br>8         | C3<br>C2<br>C1       | Keyboard inputs for columns 1 through 3. High frequency touchtone signals are controlled by these inputs. These inputs are disabled when the telephone goes on hook. Single tones are generated when two rows or two columns are activated. Diagonals result in no tones. A high frequency and a low frequency tone can be generated by connecting the appropriate column to the desired row pin via the keypad crosspoint switch. An alternative method for generating a single high frequency is to connect the appropriate column to V+ through a 50k resistor. |
| 9<br>10<br>11<br>12 | R4<br>R3<br>R2<br>R1 | Keypad inputs for rows 1 through 4. Low frequency touch-tone signals are controlled<br>by these inputs. These inputs are disabled when the telephone is on hook. Single tones<br>are generated when two rows or two columns are activated. Diagonals result in no to-<br>nes. See note for pins 6, 7, 8. An alternative method for generating a single low frequen-<br>cy is to connect the appropriate row pin to RP through a 50k resistor.                                                                                                                      |
| 13                  | OS                   | Resonator connection. A 480 KHz ceramic resonators is placed between this pin and RP. This resonator is used to provide the precise frequency required to generate the DMTF tones.                                                                                                                                                                                                                                                                                                                                                                                 |



## PIN DESCRIPTION

| Pin | Name | Description                                                                                                                                                                                                                                                                            |
|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14  | SG   | Signal Ground for use with the receiver output drive. The receiver can be placed between this pin and RO without a decoupling capacitor.                                                                                                                                               |
| 15  | RO   | Receiver Output. Optimum receiver impedance is $600\Omega$ , the circuit will provide 2 dB less power to a $150\Omega$ receiver. A receiver can be placed between RO and RP or between RO and SG. If the receiver is connected between RO and RP, a decoupling capacitor must be used. |
| 16  | тх   | Input from transmitter which must be capacitively coupled. This input has a $40 \mbox{k} \Omega$ input impedance.                                                                                                                                                                      |
| 17  | ТР   | The Tip Prime terminal is the more positive input to the Power Conditioner and Speech Network. It connectes to Tip-Ring on the positive side of the polarity guad.                                                                                                                     |
| 18  | NC   | No connection. This pin may not be use as a tie point for external circuitry.                                                                                                                                                                                                          |
| 19  | DR   | The driver terminal is use to dump extra line current to an external load resistor. This reduces the power consumption in the telephone chip on short loops. The terminal can be use to a power an LED if desired.                                                                     |
| 20  | RP   | The Ring Prime terminal is the the logic common or DC ground point.                                                                                                                                                                                                                    |

## ABSOLUTE MAXIMUM RATINGS (at 25°C unless otherwise specified)

| Symbol                | Parameter                   | Value       | Unit |
|-----------------------|-----------------------------|-------------|------|
| VTP                   | Circuit Voltage             | 20          | V    |
| ITP                   | Circuit Current             | 120         | mA   |
| Ptot                  | Total Power Dissipation     | 0.5         | W    |
| Top                   | Operating Temperature       | 0 to 60     | °C   |
| T <sub>stg</sub> , Tj | Storage and Junction Temps. | – 45 to 125 | °C   |

## THERMAL DATA

| Rтн | Thermal impedance, junction to ambient | 61 | °C/W |
|-----|----------------------------------------|----|------|
|     |                                        |    | 1    |

## ELECTRICAL CHARACTERISTICS (at 25°C unless othewise specified)

| Parameter                                  | Test Conditions                                                                                                                        | Min                          | Тур | Max                          | Unit |
|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----|------------------------------|------|
| OFF-HOOK DC TESTS                          |                                                                                                                                        |                              |     |                              |      |
| V <sub>TP</sub>                            | $I_{TP} = 8mA$ , speech<br>$I_{TP} = 20mA$ , speech<br>$I_{TP} = 90mA$ , speech<br>$I_{TP} = 20mA$ , dialing                           | 3.00<br>3.80<br>5.35<br>4.10 |     | 3.35<br>4.30<br>6.75<br>4.56 |      |
| V <sub>V+</sub>                            | I <sub>TP</sub> = 8mA, speech<br>I <sub>TP</sub> = 20mA, speech<br>I <sub>TP</sub> = 90mA, speech                                      | 2.66<br>2.75<br>4.50         |     | 2.78<br>3.20<br>5.60         | V    |
| V <sub>TP</sub> -V <sub>V+</sub>           | I <sub>TP</sub> = 20mA, dialing                                                                                                        | 1.20                         | -   | 1.55                         |      |
| IDR                                        | I <sub>TP</sub> = 20mA, speech<br>I <sub>TP</sub> = 90mA, speech<br>I <sub>TP</sub> = 20mA, dialing<br>I <sub>TP</sub> = 90mA, dialing | 9.0<br>70.5<br>7.5<br>69.0   |     | 11.0<br>73.5<br>9.7<br>72.0  |      |
| I <sub>TP,u,s</sub><br>I <sub>TP,I,s</sub> | Upper Switch Point, speech<br>Lower Switch Point, speech                                                                               | 15.5<br>11.5                 | _   | 19.5<br>15.0                 | mA   |
| I <sub>hys,s</sub>                         | I <sub>TP,u,s</sub> – I <sub>TP,I,s</sub>                                                                                              | 4.5                          |     | -                            |      |

## ELECTRICAL CHARACTERISTICS (Continued)

| Parameter                                            | Test Conditions                                                         | Min               | Тур | Max               | Unit             |
|------------------------------------------------------|-------------------------------------------------------------------------|-------------------|-----|-------------------|------------------|
| OFF-HOOK DC TESTS (Continued)                        |                                                                         |                   |     |                   |                  |
| I <sub>TP,I,d</sub>                                  | Lower Switch Point, dialing                                             | 12.0              | _   | 16.0              |                  |
| l <sub>hys,d</sub>                                   | ITP,u,s-ITP,I,d                                                         | 3.5               | _   | -                 |                  |
| V <sub>RO</sub> -V <sub>SG</sub>                     | I <sub>TP</sub> = 20mA, speech<br>I <sub>TP</sub> = 20mA, dialing       | - 0.1<br>- 0.1    | _   | 0.1<br>0.1        | v                |
| OFF-HOOK AC TESTS                                    |                                                                         |                   |     |                   |                  |
| $G_{XMIT} = v_{TP}/v_{TX}$                           | $I_{TP} = 8mA$ $I_{TP} = 20mA \qquad v_{TX} = 0.1Vrms$ $I_{TP} = 90mA$  | 4.3<br>6.2<br>4.3 | _   | 6.2<br>8.9<br>6.2 |                  |
| G <sub>RCV</sub> = v <sub>RCV</sub> /v <sub>CO</sub> | $I_{TP} = 20mA$<br>$I_{TP} = 90mA$ $v_{CO} = 0.5Vrms$                   | 0.25<br>0.25      | _   | 0.45<br>0.45      |                  |
| $\overline{R_{TX} = v_{TX}/i_{TX}}$                  | $I_{TP} = 20 \text{mA}$ $v_{TX} = 0.1 \text{Vrms}$                      | _                 | 25K | -                 |                  |
| $R_{\rm RO} = v_{\rm RO}/i_{\rm RO}$                 | I <sub>TP</sub> = 20mA v <sub>RO</sub> = 0.1Vrms                        | _                 | 600 | -                 |                  |
| $R_{TP} = v_{TP}/i_{TP}$                             | $I_{TP} = 20mA$<br>$I_{TP} = 90mA$ $v_{CO} = 0.5Vrms$                   | 650<br>650        | _   | 950<br>850        |                  |
| G <sub>SDT</sub> = v <sub>RCV</sub> /v <sub>TX</sub> | $I_{TP} = 8mA$<br>$I_{TP} = 20mA$ $v_{TX} = 0.1Vrms$<br>$I_{TP} = 90mA$ | 1.0<br>1.0<br>1.0 | -   | 1.5<br>1.5<br>1.5 | _                |
| v <sub>TP,I</sub> , low group out                    | I <sub>TP</sub> = 20mA                                                  | 0.291             | _   | _                 |                  |
| v <sub>TP,h</sub> , high group out                   | I <sub>TP</sub> = 20mA                                                  | 0.367             | _   | _                 | V                |
| v <sub>TP,e</sub> Extraneous voice-band signals      | I <sub>TP</sub> = 20mA, dialing                                         | -                 | _   | 0.045             | vrms             |
| v <sub>TP,I,h</sub> total DTMF, both groups          | I <sub>TP</sub> = 90mA, dialing                                         | -                 | _   | 0.869             |                  |
| $G_{XMIT} = v_{TP}/v_{TX}$                           | $I_{TP} = 20 \text{mA},  v_{TX} = 0.1 \text{Vrms dialing}$              | -                 | _   | 0.03              | _                |
| ON-HOOK DC TESTS                                     |                                                                         |                   |     |                   |                  |
| I <sub>TP</sub>                                      | V <sub>TP</sub> = 3V                                                    | _                 | _   | 35                | μA               |
| V <sub>TP,th</sub> , Thershold of detection          | Ringing detected                                                        | 5.9               |     | 6.7               | V                |
| ITP                                                  | V <sub>TP</sub> = 10V<br>V <sub>TP</sub> = 20V                          | 1.5<br>1.5        | _   | 2.0<br>2.5        | mA               |
| ON-HOOK AC TESTS                                     |                                                                         |                   |     |                   |                  |
| $v_{AL} = v_{AL2} - v_{AL1}$                         | V <sub>TP</sub> = 10V<br>V <sub>TP</sub> = 20V                          | 5.0<br>15.0       | _   | 7.0<br>17.0       | V <sub>p-p</sub> |





#### Fig. 2 - DC Loop Operation Dial Mode

Fig. 3 - DC Loop Operation Speech Mode



#### APPLICATION

Dual Tone Multi Frequency generation (DTMF) This circuit is intended to operate with a 3-column, 4-row external keypad. The keypad should be of the type which interconnects the appropriate row and column leads when a key is depressed. The interconnection resistance should be less than  $1k\Omega$ . If two row keys with the same column are depressed, a single frequency corresponding to that column will be generated. In a similar manner, two column keys with the same row will generate that row's fequency. If two keys are depressed which do not have a common row or column, no tones will be generated. The DTMF can also be controlled with a microprocessor by driving the inputs through 50k resistors. A logic "high" on a column input will generate the appropriate column frequency. A logic "low" on a row input will generate the appropriate row frequency. A row and column must be selected to generate a dual frequency tone. The frequencies associated with each row and column pin are shown in Table 1.

#### **Ringing Alerter**

The ringing detector determines the presence of a true incoming ringing signal by incrementing an up/down counter depending upon the instantaneous magnitude of the incoming signal. The external series RC network has been selected to optimize discrimination between valid ringing signals and extraneous noise signals. It also provides an on hook type B ringer equivalency. Alerter outputs AL1 and AL2 can be used to drive an external piezoelectric transducer. The load can be applied from AL1 to RP for single ended drive or between AL1 and AL2 for differential push-pull drive (larger amplitude). The volume can be reduced by placing resistors in series with the load. The alerting signal is a square wave alternating between 1800 Hz and 2250 Hz (AS high, or 1200 Hz and 1500 with AS low) at a 20 Hz repetition rate.



#### **APPLICATION** (Continued)

#### Polarity Guard:

An external bridge rectifier ensures proper voltage polarity on the device, with a minimum voltage drops across the bridge rectifier.

#### Oscillator:

An external 480 kHz ceramic resonator, in conjunction with an internal oscillator control circuit, is used to provide timing functions for the logic circuits, (see Figure 4).

#### Power Conditioner:

This set of circuits provides accurate temperature compensated current and voltage references for the other circuit blocks. It also sets the loop loading and digital reset states for the various types of operation, i.e., on-hook, off-hook, and multiple telephone sets. For loop current greater than 5mA, the DR port can be used to power an electret preamplifier or an external LED.

#### Speech Network:

This analog circuit block provides proper transmission levels in both directions. Since the local talker's signal is larger than (on the average) the received signal at the telephone set terminals, an out-of-phase portion of the transmitted signal is also sent to the receiver. This proportion is designed to provide a level in the talker's ear (the ''sidetone'') between ''too hot'' and ''dead''. the DTMF D/A converter is placed in the transmit path during dialing, while the receive-gain path is simultaneously attenuated.

#### **External Components:**

As shown in the functional diagram (see Figure 4) the LB1008 needs only four capacitors, an external polarity guard, two resistors, a 480 kHz ceramic alerter, and a surge protection diode to provide basic touch-tone electronic functions. An alerter, a telephone set (containing the transmitter and receiver) and a keypad with a maximum series resistance of 1k $\Omega$  are also illustrated.

The application diagram (see Figure 4) contains more detailed information. It shows components for connecting to the telephone loop and optional connection components.

| Pin Name | Keypad Input | Tones (Design Value) |
|----------|--------------|----------------------|
| R1       | Row 1        | 697 Hz               |
| R2       | Row 2        | 770 Hz               |
| R3       | Row 3        | 852 Hz               |
| R4       | Row 4        | 941 Hz               |
| C1       | Column 1     | 1209 Hz              |
| C2       | Column 2     | 1336 Hz              |
| C3       | Column 3     | 1447 Hz              |

| Ta | hlé | s 1 |
|----|-----|-----|
| ıa | Dic | - 1 |









PRELIMINARY DATA

# MICROPROCESSOR CONTROLLED, SINGLE-CHIP TELEPHONE INTEGRATED CIRCUIT

- CAPABLE OF SPEECH TRANSMISSION DOWN TO 3mA LOOP CURRENT
- A FEATURE MODE FUNCTION INDICATES POWER PORT (DR) STATUS
- PROVIDES A POWER PORT FOR DRIVING A LED OR A MICROPROCESSOR
- AN ALERTER SELECT OPTION OF 1200 Hz/ 1500 Hz OR 1800 Hz/2250 Hz
- REQUIRES ONLY A 2 CONTACT SWITCH HOOK
- COMPATIBLE WITH ELECTRET MICROPHONES
- OPERATES FROM POWER SUPPLIED BY THE CENTRAL OFFICE

The LB1009 integrated circuit requires only four capacitors, one resistor, a ceramic resonator, a transistor, a surge protection diode, and a polarity guard to provide all of the touch-tone electronic functions. Four basic telephone functions are ac-



complished: furnishes AC and DC loop termination for both switch hook states; transmits and receives voice signals; provides dual-tone multifrequency (DTMF) signals to the Central Office; properly distinguishes between spurious noise and genuine ringing signals providing a distinctive audible alerter output.

Fig. 1 - Functional Diagram





## PIN CONFIGURATION

|     |            |    | _  | • |    |
|-----|------------|----|----|---|----|
| RP  | ď          |    | 20 | þ | NC |
| ۷+  | d 2        | !  | 19 | Þ | VR |
| SW  | da         | 1  | 18 | Þ | DR |
| AL2 | <b>q</b> 4 | ļ. | 17 | Þ | ТΡ |
| AL1 | d٩         | i  | 16 | Þ | тх |
| AS  | 디          | i  | 15 | Þ | RO |
| D4  | <b>D</b> 7 |    | 14 |   | os |
| D3  | 다 8        |    | 13 |   | FM |
| D2  |            |    | 12 |   | ST |
| D1  | <b>[</b> 1 | )  | 11 | Þ | D0 |
|     | -          |    |    |   |    |

## PIN DESCRIPTION

| Pin                     | Name                       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                       | RP                         | The Ring Prime terminal is the more negative input connected to Tip-Ring on the negative side of the polarity guard bridge. It is also the logic common (ground) point.                                                                                                                                                                                                                                                                                         |
| 2                       | V +                        | The most positive DC voltage (filtered) on the device. This voltage is derived from the Tip-Ring inputs. It is used to supply internal circuits.                                                                                                                                                                                                                                                                                                                |
| 3                       | SW                         | Turns on Transmit/Receive circuitry when connected through switch hook contact to TP.                                                                                                                                                                                                                                                                                                                                                                           |
| 4<br>5                  | AL2<br>AL1                 | Output terminals for driving an alerter. The ringer logic distinguishes between genuine ringing and other noise signals present on the telephone loop, and provides a distinctive audible output.<br>The alerter can be driven differentially or single ended. If the alerter is driven single ended to RP, the second output can be used to drive a visible indicator to RP. Volume can be adjusted by placing a resistor in series with terminals AL1 or AL2. |
| 6                       | AS                         | Logic input used to determine alerter frequency. This pin can be programmed via a microprocessor or mechanically set to provide an output frequency of 1200 Hz shifted to 1500 Hz, (AS pin set to logic low or left open), or 1800 Hz frequency shifted to 2250 Hz, (AS pin set to logic high or pulled up to V + through a 100k $\Omega$ resistor).                                                                                                            |
| 7<br>8<br>9<br>10<br>11 | D4<br>D3<br>D2<br>D1<br>D0 | DTMF signals are controlled by these inputs via a microprocessor. These inputs are di-<br>sabled when the telephone goes on-hook and in the low power mode (FM open). These<br>inputs are CMOS and TTL compatible (See Table 1)                                                                                                                                                                                                                                 |
| 12                      | ST                         | Data Strobe from microprocessor. It loads the DTMF inputs on a rising edge pulse.                                                                                                                                                                                                                                                                                                                                                                               |
| 13                      | FM                         | Feature Mode is an open collector output which shorts to RP when the telephone goes off-hook. Long loops (with two telephones off-hook) can result in a "speech only, low power" mode of operation. FM will "open circuit" under these conditions.                                                                                                                                                                                                              |
| 14                      | OS                         | Resonator connection. This logic is designed to operate with a some 480 KHz ceramic resonator. The resonator frequency is divided down to perform various synchronous clock tasks.                                                                                                                                                                                                                                                                              |
| 15                      | RO                         | Output to $600\Omega$ receiver, capacitively coupled.                                                                                                                                                                                                                                                                                                                                                                                                           |
| 16                      | тх                         | Input from the transmitter, capacitively coupled.                                                                                                                                                                                                                                                                                                                                                                                                               |
| 17                      | ТР                         | The Tip Prime terminal is the more positive input to the Power Conditioner and Speech Network. It connects to Tip-Ring on the positive side of the polarity guard bridge.                                                                                                                                                                                                                                                                                       |
| 18                      | DR                         | A low impedance regulated port for powering a microprocessor and transmitter. Currents (in the full feature mode) will provide a minimum of $800\mu$ A for a maximum of 3.3 volts. Excess set current not used by internal circuits will appear on DR to power external circuits. Current not used by external circuits will be passed to RP via an external PNP transistor.                                                                                    |
| 19                      | VR                         | This voltage is a reference when the set is off-hook. When connected to DR via PNP transistor (see Fig. 4), a regulated voltage is produced on DR.                                                                                                                                                                                                                                                                                                              |
| 20                      | NC                         | No connection. This pin may not be use as a tie point for external circuitry.                                                                                                                                                                                                                                                                                                                                                                                   |



## ABSOLUTE MAXIMUM RATINGS (at 25°C unless otherwise specified)

| Symbol                            | Parameter                          | Value       | Unit |
|-----------------------------------|------------------------------------|-------------|------|
| VTP                               | Circuit Voltage                    | 20          | V    |
| ITP                               | Circuit Current                    | 120         | mA   |
| Ptot                              | Total Power Dissipation            | 0.5         | W    |
| Top                               | Operating Temperature              | 0 to 60     | °C   |
| T <sub>sta</sub> , T <sub>i</sub> | Storage and Junction Temps.        | - 45 to 125 | °C   |
| <u> </u>                          | Pin temperature (soldering 15 sec) | 300         | °C   |

## THERMAL DATA

| R <sub>TH</sub> | Thermal impedance, junction to ambient | 61 | °C/W |
|-----------------|----------------------------------------|----|------|
|                 |                                        |    |      |

## ELECTRICAL CHARACTERISTICS (at 25°C unless otherwise specified)

| Parameter                                            | Test Conditions                                                                                              | Min                          | Тур | Max                          | Unit |
|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------------------|-----|------------------------------|------|
| OFF-HOOK DC TESTS                                    |                                                                                                              |                              |     |                              |      |
| V <sub>TP</sub>                                      | $I_{TP} = 8mA$ , speech<br>$I_{TP} = 20mA$ , speech<br>$I_{TP} = 90mA$ , speech<br>$I_{TP} = 20mA$ , dialing | 3.00<br>3.80<br>5.35<br>4.10 |     | 3.35<br>4.30<br>6.75<br>4.56 |      |
| V <sub>V+</sub>                                      | $I_{TP} = 8mA$ , speech<br>$I_{TP} = 20mA$ , speech<br>$I_{TP} = 90mA$ , speech                              | 2.66<br>2.75<br>4.50         |     | 2.78<br>3.20<br>5.60         | v    |
| V <sub>TP</sub> -V <sub>V+</sub>                     | I <sub>TP</sub> = 20mA, dialing                                                                              | 1.20                         | —   | 1.55                         |      |
| IDR                                                  | $I_{TP}$ = 20mA, speech<br>$I_{TP}$ = 90mA, speech<br>$I_{TP}$ = 20mA, dialing<br>$I_{TP}$ = 90mA, dialing   | 9.0<br>70.5<br>7.5<br>69.0   |     | 11.0<br>73.5<br>9.7<br>72.0  |      |
| I <sub>TP,u,s</sub><br>I <sub>TP,I,s</sub>           | Upper Switch Point, speech<br>Lower Switch Point, speech                                                     | 15.5<br>11.5                 |     | 19.5<br>15.0                 | mA   |
| I <sub>hys,s</sub>                                   | I <sub>TP,u,s</sub> -I <sub>TP,I,s</sub>                                                                     | 4.5                          | —   | -                            |      |
| I <sub>TP,I,d</sub>                                  | Lower Switch Point, dialing                                                                                  | 12.0                         | —   | 16.0                         |      |
| I <sub>hys,d</sub>                                   | I <sub>TP,u,s</sub> – I <sub>TP,I,d</sub>                                                                    | 3.5                          | -   | -                            |      |
| V <sub>RO</sub> -V <sub>SG</sub>                     | I <sub>TP</sub> = 20mA, speech<br>I <sub>TP</sub> = 20mA, dialing                                            | -0.1<br>-0.1                 |     | 0.1<br>0.1                   | v    |
| OFF-HOOK AC TESTS                                    |                                                                                                              |                              |     |                              |      |
| $G_{XMIT} = v_{TP}/v_{TX}$                           | $\begin{array}{l} I_{TP}=8mA\\ I_{TP}=20mA\\ I_{TP}=90mA \end{array}  v_{TX}=0.1Vrms \end{array}$            | 4.3<br>6.2<br>4.3            |     | 6.2<br>8.9<br>6.2            | _    |
| G <sub>RCV</sub> = v <sub>RCV</sub> /v <sub>CO</sub> | $I_{TP} = 20mA$<br>$I_{TP} = 90mA$ $v_{CO} = 0.5Vrms$                                                        | 0.21<br>0.21                 | _   | 0.30<br>0.30                 |      |

## ELECTRICAL CHARACTERISTICS (Continued)

| Parameter                                            | Test Conditions                                                         | Min               | Тур | Max               | Unit             |
|------------------------------------------------------|-------------------------------------------------------------------------|-------------------|-----|-------------------|------------------|
| OFF-HOOK AC TESTS (Continued)                        |                                                                         |                   |     |                   |                  |
| $R_{TX} = v_{TX}/i_{TX}$                             | $I_{TP} = 20 \text{mA}$ $v_{TX} = 0.1 \text{Vrms}$                      | _                 | 30K | _                 |                  |
| $R_{RO} = v_{RO}/i_{RO}$                             | I <sub>TP</sub> = 20mA v <sub>RO</sub> = 0.1Vrms                        | -                 | 600 | _                 | Ω                |
| $R_{TP} = v_{TP}/i_{TP}$                             | $I_{TP} = 20mA$<br>$I_{TP} = 90mA$ $v_{CO} = 0.5Vrms$                   | 650<br>650        | _   | 950<br>850        |                  |
| G <sub>SDT</sub> = v <sub>RCV</sub> /v <sub>TX</sub> | $I_{TP} = 8mA$<br>$I_{TP} = 20mA$ $v_{TX} = 0.1Vrms$<br>$I_{TP} = 90mA$ | 0.3<br>0.3<br>0.3 | _   | 0.6<br>0.6<br>0.6 | _                |
| v <sub>TP,I</sub> , low group out                    | I <sub>TP</sub> = 20mA                                                  | 0.291             | -   |                   |                  |
| v <sub>TP,h</sub> , high group out                   | I <sub>TP</sub> = 20mA                                                  | 0.367             | _   | -                 | Vrmo             |
| v <sub>TP,e</sub> Extraneous voice-band signals      | I <sub>TP</sub> = 20mA, dialing                                         | _                 | _   | 0.045             | vinis            |
| v <sub>TP,I,h</sub> total DTMF, both groups          | I <sub>TP</sub> = 90mA, dialing                                         | -                 | -   | 0.869             |                  |
| $G_{XMIT} = v_{TP}/v_{TX}$                           | $I_{TP} = 20mA$ , $v_{TX} = 0.1Vrms$ dialing                            | _                 | -   | 0.03              |                  |
| ON-HOOK DC TESTS                                     |                                                                         |                   |     |                   |                  |
|                                                      | V <sub>TP</sub> = 3V                                                    | _                 | _   | 35                | μA               |
| V <sub>TP,th</sub> , Threshold of detection          | Ringing detected                                                        | 5.9               | —   | 6.7               | v                |
| I <sub>TP</sub>                                      | V <sub>TP</sub> = 10V<br>V <sub>TP</sub> = 20V                          | 1.5<br>1.5        | _   | 2.0<br>2.5        | mA               |
| ON-HOOK AC TESTS                                     |                                                                         |                   |     |                   |                  |
| $v_{AL} = v_{AL2} - v_{AL1}$                         | V <sub>TP</sub> = 10V<br>V <sub>TP</sub> = 20V                          | 5.0<br>15.0       | _   | 7.0<br>17.0       | V <sub>p-p</sub> |





#### APPLICATION

(Refer to Functional Diagram, Fig. 1)

#### Polarity Guard:

An external bridge rectifier (see Figure 4) ensures proper voltage polarity on the device, with a minimum voltage drop across the bridge rectifier.

#### Oscillator:

An external 480 KHz ceramic resonator, in conjunction with an internal oscillator control circuit, is used to provide timing functions for the logic circuits.

#### **DTMF** Generation Logic:

This circuit connects to a microprocessor. The logic circuitry decodes the microprocessor input states to generate accurately timed digital control signals for a D/A converter.

#### Ringer Logic:

This circuit determines the presence of a true incoming ringing signal by up or down counting, depending upon the instantaneous magnitude of an incoming transient. After a positive decision, the logic provides suitable timed inputs to an external alerter device. Volume can be controlled by placing resistors in series with leads AL1 or AL2. See "AS" pin description for alerter frequency-select capability.

#### Power Conditioner:

This set of circuits provides accurate temperature compensated current and voltage references for the other circuit blocks. It also sets the loop loading and digital reset states for the various types of operation, i.e., on-hook, off-hook, and multiple telephone sets.

#### Speech Network:

This analog circuit block provides proper transmission levels in both directions. Since the local tal-

Fig. 3 - Typical DC V-I Characteristics (Speech Mode)



ker's signal is normally larger than the received signal at the telephone set terminals, an out-of-phase portion of the transmitted signal is also sent to the receiver. This proportion is designed to provide a level in the talker's ear (the ''sidetone'') between ''too hot'' and ''dead''. The DTMF D/A converter is placed in the transmit path during dialing, while the receive-gain path is simultaneouly attenuated. Transmit mute is provided independently of receive mute and is under control of the microprocessor. Transmit mute is not functional in the speech only mode (telephone set current is below approximately 16mA). When transmit mute is functional, it provides a minimum of 40 dB attenuation.

Driver (DR) and Voltage Regulator (VR) Ports: (see Pin Description Key)

#### **External Components:**

Only two switch hook contacts are required with this device. In going off-hook, the contact connected to the SW pin should open simultaneously with, or before the other switch hook contact. As shown in the functional diagram (see Figure 1), the LB1009 needs only four capacitors, one resistor, a ceramic resonator, a transistor, a surge protection diode, and a polarity guard to provide all of the basic touch-tone electronic functions. An alerter, a telephone handset (containing the transmitter and receiver), and a microprocessor are also illustrated.

The application diagram (see Figure 4) contains detailed information. The LB1009 can be used in a 4-wire handset application.

A preamplifier circuit which can be used with a microphone is shown in Fig. 5.



Fig. 4 - Typical Application Diagram









Table 1 - Microprocessor Control Logic table.

| DTMF<br>Signal Inputs |    |    |    |    | Mode          | Tones          |                        |
|-----------------------|----|----|----|----|---------------|----------------|------------------------|
| D4                    | D3 | D2 | D1 | D0 | Operation     | (Design Value) |                        |
| 1                     | 0  | 0  | 0  | *  | Dial          | L1 (697 Hz)    |                        |
| 1                     | 0  | 1  | 0  | *  | Dial          | L2 (770 Hz)    |                        |
| 1                     | 1  | 0  | 1  | 0  | Dial          | L3 (825 Hz)    | 1                      |
| 1                     | 1  | 1  | 1  | 0  | Dial          | L4 (941 Hz)    | Single                 |
| 1                     | 1  | *  | 0  | 0  | Dial          | H1 (1209 Hz)   | Tones                  |
| 1                     | 1  | *  | 0  | 1  | Dial          | H2 (1336 Hz)   |                        |
| 1                     | 0  | *  | 1  | 0  | Dial          | H3 (1477 Hz)   |                        |
| 0                     | 0  | 0  | 0  | 0  | Dial          | H1, L1         |                        |
| 0                     | 0  | 0  | 0  | 1  | Dial          | H2, L1         |                        |
| 0                     | 0  | 0  | 1  | 0  | Dial          | H3, L1         |                        |
| 0                     | 0  | 1  | 0  | 0  | Dial          | H1, L2         |                        |
| 0                     | 0  | 1  | 0  | 1  | Dial          | H2, L2         |                        |
| 0                     | 0  | 1  | 1  | 0  | Dial          | H3, L2         |                        |
| 0                     | 1  | 0  | 0  | 0  | Dial          | H1, L3         |                        |
| 0                     | 1  | 0  | 0  | 1  | Dial          | H2, L3         |                        |
| 0                     | 1  | 0  | 1  | 0  | Dial          | H3, L3         |                        |
| 0                     | 1  | 1  | 0  | 0  | Dial          | H1, L4         |                        |
| 0                     | 1  | 1  | 0  | 1  | Dial          | H2, L4         |                        |
| 0                     | 1  | 1  | 1  | 0  | Dial          | H3, L4         |                        |
| *                     | 0  | 0  | 1  | 1  | Speech, Trans | smit Mute      | )                      |
| *                     | 0  | 1  | 1  | 1  | Speech        |                | Special                |
| *                     | 1  | 0  | 1  | 1  | Dial, No Tone |                | ) <sup>runctions</sup> |





# PRELIMINARY DATA

## OCTAL LINE PROTECTOR

- BI-DIRECTIONAL CLAMPING
- CLAMP THRESHOLD TRACKS SUPPLY VOLTAGE TO 7.0 VOLTS
- PROTECTS 8 LINES
- INPUT STAND-OFF VOLTAGE UP TO 65 VOLTS (AFTER ON-CHIP FUSE OPENS)

The LB1010 integrated circuit is a bi-directional over-voltage/over-current limiting device that protects up to eight digital lines. This circuit contains 16 on-chip fuses, 8 voltage/current clamps, and a threshold reference which tracks the power supply. In operation, transient on-line surges (within specified limits) are clamped to a safe level. However, if an extraordinarily high current fault is de-



tected (on the order of 1 amp), an on-chip fusing component will open, protecting your electronic circuits.

#### Fig. 1 - Functional Diagram





## **PIN CONFIGURATION**



COMPLEMENTARY INPUT/OUTPUT LEADS MAY BE INTERCHANGED FOR BIDIRECTIONAL OPERATION.

## PIN DESCRIPTION

| Pin   | Symbol                | Description                                                                                                                                                                                                                                                                         |  |
|-------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1-8   | Input/Output<br>(A-H) | Input/Output (I/O) pins A through H, respectively. The LB1010 device consists of eight independent protector sections (Figure 1) designated by the letters A through H. Each protector section has two leads that may be used either as an input terminal or as an output terminal. |  |
| 9     | GND                   | Circuit common. This pin should be connected to system ground.                                                                                                                                                                                                                      |  |
| 10-17 | Output/Input<br>(H-A) | Output/Input (O/I) pins H through A, respectively. For reference purposes, pins 1 through 8 are designated as I/O pins, while complementary pins 10 through 17 are designated as O/I pins. Unused I/O and O/I pins may float when not being used.                                   |  |
| 18    | V +                   | External positive supply voltage pin range is 2.5 to 7.0 volts.                                                                                                                                                                                                                     |  |

## ABSOLUTE MAXIMUM RATINGS (at 25°C unless otherwise specified)

| Parameter                                           | Value       | Unit |
|-----------------------------------------------------|-------------|------|
| Ambient Operating Temperature Range                 | 0 to +70    | °C   |
| Storage Temperature Range                           | -40 to +125 | °C   |
| Pin Soldering Temperature (soldering, 15 sec)       | 300         | °C   |
| Input Stand-off Voltage (after on-chip fuse opens)* | 65          | v    |
| Input Current Continuous, (each I/O and O/I pin)    | ± 15        | mA   |
| Input Current 1% duty cycle (each I/O and O/I pin)  | ± 500       | mA   |
| Input Current 50% duty cycle (each I/O and O/I pin) | ± 50        | mA   |
| Voltage (V + to GND)                                | 7.0         | V    |
|                                                     |             | 1    |

\* Rating applies from each I/O pin to its complementary O/I pin and vice versa.

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



LB1010

#### ELECTRICAL CHARACTERISTICS (at 25°C unless otherwise specified)

Notes

2 A bias current, 1% duty cycle force the device into a low impedance on-state condition. Reduce the current (as specified in the following sentences) and measure the voltage on the pin to which the bias is applied (Figure 8).

The Positive Release Current is recorded when the voltage on the specified pin equals V+.

The Negative Release Current is recorded when the voltate on the specified pin equals zero.

<sup>1</sup> Breakover current is that value of current applied to the specified pin at which the Breakover Voltage peak occurs (Figure 7).



## **TEST CIRCUITS**

Fig. 2



Fig. 3



Fig. 4

Fig. 5





۷+



#### **TEST CIRCUITS** (Continued)

Fig. 6



Note 3: This test applies to each I/O and O/I pin.

4: A ramped bias current (1% duty cycle) is applied to the appropriate I/O or O/I pin. Breakover voltage is measured as the peak magnitude for voltage which occurs as the bias current is increased in magnitude form zero to value which forces the device into the low impedance on-state region of its characteristic (Figure 3). Polarity designations should be observed with respect to GND.

#### CHARACTERISTIC CURVES

Fig. 7 - Symbology For Test Characteristics





## CHARACTERISTIC CURVES (Continued)

Fig. 8 - Release Current Characteristics



Fig. 9 - Typical Operating Characteristics



Fig. 10 - Typical Operating Characteristics



#### CHARACTERISTIC CURVES (Continued)

Fig. 11 - Typical Fusing Characteristics



Fig. 12 - Octal Line Protector Application Diagram

#### APPLICATION

Figure 5 illustrates the connection for line protection applications. No additional circuitry is needed with the LB1010 other than an  $0.1\mu$ F ceramic bypass capacitor as close as possible between device leads 9 and 18.

The threshold reference circuit sets the potential above which the positve/negative clamps (see Figure 1) will begin to clamp the data lines. Since the threshold voltage is a function of the external power supply voltage, this device can be used with a variety of logic families up to 7 volts.

If the resulting line current, during a clamped condition, exceeds the values shown in Figure 4 the associated on-chip fuse will "open", permanently disconnecting the affected signal lines until a new LB1010 is installed. The maximum voltage which may be applied to an "open" input line is 65 volts.








PRELIMINARY DATA

# BATTERY FEED

- BASIC BATTERY FEED FUNCTION AT A LOW COST
- HIGH AC IMPEDANCE CHARACTERISTICS FOR BALANCED LINE, DIFFERENTIAL-MODE, VOICE-BAND SIGNALS
- FULL INTERNAL LIGHTNING SURGE PROTECTION UP TO 4 AMPS.
- DC VOLTAGE DROPS CAN BE ADJUSTED TO ACCOMODATE DIFFERENT PEAK SIGNAL LEVELS

The LB1011 is an electronic battery feed circuit which supplies DC currents to a telephone line with minimal loading on the AC signals. The LB1011 is integrated as two complementary chips to supply DC currents of both negative and positive polari-

Minidip-A Plastic ORDERING NUMBER: LB1011AB

ties to either balanced or unbalanced lines. In the balanced line application, this device helps to suppress undesirable common-mode signals.



Fig. 1 - Functional Diagram



# **PIN CONFIGURATION**



# **PIN DESCRIPTION**

| Pin    | Name         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | V +          | This pin connects to the "most positive" external power supply (in some cases this is ground) through an external resistor. This external resistor is a factor in determining the amount of current which will be supplied by the "Positive Line Feed" output.                                                                                                                                                                                                                                                                                                                                                                                 |
| 2<br>7 | CCP<br>CCN   | "Cross-Coupling", Positive and Negative respectively. A capacitor between the-<br>se two pins (for balanced line applications) creates a high AC impedance bet-<br>ween TIP and RING. Since full Tip-to-Ring voltage appears across these pins,<br>it is recommended that a 1k ohm resistor be placed in series with the cross-<br>coupling capacitor for surge protection purposes.<br>Unbalanced line applications should connect the cross-coupling capacitor to<br>ground so that the common-mode impedance of the output is greatly in-<br>creased.                                                                                       |
| 3<br>6 | TAPP<br>TAPN | Resistor tap pins. These terminals are used to adjust the "DC VOLTAGE DROP" across the "Positive Line Feed" and the "Negative Line Feed" respectively.<br>The nominal "DC VOLTAGE DROP" is 3 volts when no resistors are connected between pins 2-to-3 or pins 6-to-7 respectively. A short circuit between these same pins will produce a nominal voltage drop of 4 volts. Resistors connected between these pins will produce voltage drops varying between 3 and 4 volts.<br>A higher "DC VOLTAGE DROP" (greater than 3 volts) may be desirable for high operating temperatures, or when the peak value of the AC signals exceed 2.5 volts. |
| 4      | TIP          | Output of the "Positive Line Feed Supply".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 5      | RING         | Output of the "Negative Line Feed Supply".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 8      | V-           | This pin connects to the "most negative" external power supply through an ex-<br>ternal resistor. This external resistor is a factor in determining the amount of<br>current which will be supplied by the "Negative Line Feed" output.                                                                                                                                                                                                                                                                                                                                                                                                        |

# ABSOLUTE MAXIMUM RATINGS (at 25°C unless otherwise specified)

| Parameter                               | Value         | Unit |
|-----------------------------------------|---------------|------|
| Ambient Operating Temperature Range     | - 20 to + 70  | °C   |
| Storage Temperature Range               | - 40 to + 125 | °C   |
| Pin Soldering Temperature (t = 15 sec.) | 300           | °C   |



# ELECTRICAL CHARACTERISTICS: (T<sub>A</sub> = 25°C unless otherwise specified)

| Parameter                                                 | Test Conditio                                                                | ons                 | Min    | Тур | Max    | Unit |
|-----------------------------------------------------------|------------------------------------------------------------------------------|---------------------|--------|-----|--------|------|
| DC Voltage Drop, Positive Line Feed                       | I <sub>V +</sub> = 50mA                                                      | (See Fig. 3)        | 2.50   |     | 3.50   | V    |
| DC Voltage Drop, Positive Line Feed,<br>High-Level Mode   | I <sub>V +</sub> = 50mA<br>TAPP shorted to CCP                               | (See Fig. 4)        | 3.75   | _   | 4.85   | V    |
| DC Voltage Drop, Negative Line Feed                       | I <sub>V-</sub> = -50mA                                                      | (See Fig. 3)        | - 2.50 |     | - 3.50 | V    |
| DC Voltage Drop, Negative Line Feed,<br>High – Level Mode | I <sub>V</sub> = - 50mA<br>TAPN shorted to CCN                               | (See Fig. 4)        | - 3.60 | _   | - 4.00 | V    |
| Shunt Impedance                                           |                                                                              | (See Fig. 14)       | 18     | _   |        | KΩ   |
| Common Mode (Longitudinal) Rejection                      | V <sub>IN</sub> = 1.0 Vrms, f = 1kHz<br>RP1 = RN1 (see fig. 5)               | (See Fig. 12)       | 45     | -   | -      | dB   |
| Common Mode (Longitudinal) Rejection,<br>High-Level Mode  | TAP shorted to CC<br>$V_{IN} = 1.0$ Vrms, f = 1kHz<br>RP1 = RN1 (see fig. 5) | (See Fig. 12)       | 45     | _   | —      | dB   |
| Distortion                                                | V(TIP to RING) = 1.0 Vrm                                                     | s (See Fig. 13)     | —      | _   | 2.0    | %    |
| Distortion, High-Level-Mode                               | TAP shorted to CC<br>V(TIP to RING)=2.0 Vrm                                  | (See Fig. 13)<br>Is | —      |     | 2.0    | %    |

# **TEST SPECIFICATION** ( $T_A = 25^{\circ}C$ unless otherwise specified)

| Symbol           | Parameter                                        | Test Condition                                                                                     | ons                                      | Min   | Max   | Unit |
|------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------|------------------------------------------|-------|-------|------|
| VBEP             | PNP Base-Emitter Voltage                         | I <sub>PNP</sub> = 50mA                                                                            | (See Fig. 2)                             | - 2.0 | - 1.0 | V    |
| $\Delta V_{BEP}$ | PNP Base-Emitter Voltage Change                  | $\Delta V_{BEP} = V_{BEP}(100 \text{mA})$                                                          | (See Fig. 2)<br>V <sub>BEP</sub> (50mA)  | - 250 | - 25  | mV   |
| VBEN             | NPN Base-Emitter Voltage                         | I <sub>NPN</sub> = 50mA                                                                            | (See Fig. 2)                             | 1.2   | 2.0   | v    |
| $\Delta V_{BEN}$ | PNP Base-Emitter Voltage Change                  | $\Delta V_{BEN} = V_{BEN}(100 \text{mA})$                                                          | (See Fig. 2)<br>-V <sub>BEN</sub> (50mA) | + 25  | + 250 | mV   |
| V <sub>CEP</sub> | PNP Collector-Emitter Voltage                    |                                                                                                    | (See Fig. 3)                             | 2.5   | 3.5   | V    |
| V <sub>CEN</sub> | NPN Collector-Emitter Voltage                    |                                                                                                    | (See Fig. 3)                             | - 3.5 | - 2.5 | V    |
| $V_{BF}$         | BF Total Volts                                   | l <sub>1</sub> = 50mA<br>S1, S2 Open                                                               | (See Fig. 4)                             | 5.0   | 6.8   | V    |
| $\Delta V_{BF}$  | BF Total Voltage Difference                      | I <sub>1</sub> = 100mA<br>S1, S2 Open<br>ΔV <sub>BF</sub> = V <sub>BF</sub> (100mA)-V <sub>B</sub> | (See Fig. 4)<br><sub>F</sub> (50mA)      | - 400 | + 600 | mV   |
| V <sub>BF</sub>  | BF Total Volts (High Level Mode)                 | I <sub>1</sub> = 50mA<br>S1, S2 Closed                                                             | (See Fig. 4)                             | 7.2   | 9.4   | V    |
| ΔV <sub>BF</sub> | BF Total Voltage Difference (High<br>Level Mode) | $I_1 = 100mA$<br>S1, S2 Closed<br>$\Delta V_{BF} = V_{BF}(100mA)-V_B$                              | (See Fig. 4)<br><sub>F</sub> (50mA)      | - 400 | + 600 | mV   |
| $V_{F}$          | Forward Voltage                                  | I <sub>T</sub> = 200mA                                                                             | (See Fig. 5)                             | _     | 1.4   | V    |



# TEST SPECIFICATION (Continued)

| Symbol          | Parameter              | Test Conditions                                                                      | Min  | Max | Unit |
|-----------------|------------------------|--------------------------------------------------------------------------------------|------|-----|------|
| VF              | Forward Voltage        | I <sub>T</sub> = 200mA (See Fig. 6)                                                  | —    | 1.4 |      |
|                 |                        | I <sub>T</sub> = 75mA (See Fig. 7)                                                   | —    | 1.4 |      |
|                 |                        | I <sub>T</sub> = 75mA (See Fig. 8)                                                   | _    | 1.4 |      |
|                 |                        | I <sub>T</sub> = 75mA (See Fig. 9)                                                   | —    | 1.4 |      |
|                 |                        | I <sub>T</sub> = 75mA (See Fig. 10)                                                  | —    | 1.4 | v    |
| V <sub>BO</sub> | PNPN Breakdown Voltage | I <sub>T</sub> = 35mA (See Fig. 5)                                                   | - 10 | - 8 |      |
| VS              | PNPN Sustain Voltage   | IT = 200mA S1 Closed (See Fig. 6)                                                    | - 5  | -2  |      |
| V <sub>BO</sub> | PNPN Breakdown Voltage | I <sub>T</sub> = -35mA S1 Closed (See Fig. 6)                                        | - 10 | - 8 |      |
| VS              | PNPN Sustain Voltage   | IT-200mA S1 Closed (See Fig. 6)                                                      | - 5  | -2  | ]    |
| Z <sub>S</sub>  | Shunt Impedance        | S1, S2 Open (See Fig. 11)<br>Z <sub>S</sub> (in ohms) = 100/V <sub>M</sub> (in volt) | 18   | _   | KΩ   |
| ZS              | Shunt Impedance        | S1, S2 Closed (See Fig. 11) $Z_S(in ohms) = 100/V_M(in volt)$                        | 18   | _   | κΩ   |
| LB              | Longitudinal Balance   | S1, S2 open (See Fig. 12) $L_B = \text{Log}[V_M/V_{\text{IN}}]$ (in dB)              | - 45 |     | dB   |
| LB              | Longitudinal Balance   | S1, S2 Closed (See Fig. 12) $L_B = \text{Log}[V_M/V_{\text{IN}}]$ (in dB)            | - 45 |     | dB   |
| T <sub>HD</sub> | Distorsion Test        | S1, S2 Open V <sub>IN</sub> = 1V rms<br>(See Fig. 13)                                | _    | 2   | %    |
| T <sub>HD</sub> | Distorsion High        | S1, S2 Closed V <sub>IN</sub> =2V rms<br>(See Fig. 13)                               | -    | 2   | %    |

# TEST CIRCUITS

Fig. 2







Fig. 4



Fig. 6



Fig. 7



Fig. 8



Fig. 9





Fig. 10











#### SURGE PROTECTION CHARACTERISTICS

Internal surge protection circuitry (see Figure 1) in conjunction with external resistors, provides protection against forward voltage surges. Reverse surges are dissipated through large internal diodes bridged across each "Line Feed" section. Forward surge protection consists of a composite PNPN device. This composite PNPN device can withstand surges as shown in Figure 15. It has a breakover point (V<sub>BO</sub>) of about 9 volts as shown in Figure 16. After breakover, the output is clamped at less than 2 volts as long as the surge source supplies more than 150 mA. When the surge source drops below 150 mA, the PNPN device recovers and normal operation resumes.

Fig. 15 - Maximum Applied Forward Surge Limits (PNPN Composite Device)





Fig. 16 - Typical Voltage vs Current (PNPN Composite)



#### APPLICATION

Figure 17 shows the LB1011 in a balanced line configuration. The complementary Positive and Negative Line Feeds are capacitively cross-coupled. Differential signals on the balanced line (TIP-RING) do not disturb the AC ground at the center of the cross-coupled connection. Therefore, both circuits act as constant current sources which present a high shunt impedance of approximately 50K ohms. The cross coupling does not affect feedback for either DC or common-mode signals. Therefore, for common-mode noise, the two complementary power supplies act as low impedance paths to ground through the resistors connected to V + and V - . Common-mode rejection depends on the degree of matching between resistors RP1 and RN1.

Figure 18 illustrates the LB1011 in a single-ended configuration in which it exhibits a very low DC impedance and a very high AC impedance. In some applications, where DC current needs to flow and

AC Current should be blocked, this LB1011 configuration can replace an inductor. It does not, however, have the phase and amplitude vs frequency characteristics of a true inductor or RL network. The TAPP connection (pin 2) permits an external resistor (RTAP) to change the "DC Voltage Drop" (see Figure 1). RTAP can be selected to raise the voltage from 3V (normal operating value) to as high as 4V. This voltage may be desirable for high operating temperature, or if the peak voltage of the AC signal exceeds 2.5V.

Since the "DC Voltage Drop" is relatively constant, the current supplied to the line is controlled by the supply voltage, the external resistor to the supply, and the resistance shunting the line. For AC signals, however, the capacitively-coupled "ground" causes the LB1011 to operate as a constant-current source with an impedance of approximately 25 Kohms.





#### Fig. 17 - LB1011 Battery Feed Application Diagram (Balanced Configuration)

Fig. 18 - LB1011 AC Blocking, DC Current Feed Application



•





## PRELIMINARY DATA

AN AT&T PRODUCT

# **BATTERY FEED**

- CAN DRIVE LOOP LENGTHS UP TO 1300 OHMS
- COMMON-MODE REJECTION (LONGITUDINAL BALANCE) BETTER THAN 60 dB.
- LONGITUDINAL BALANCE AND AMPLIFIER GAINS ARE LASER TRIMMED
- TTL COMPATIBLE "HOOK STATUS" INDICATOR
- PROPER LINE MATCHING CAN BE PROVIDED WITH A 50:1 SCALED NETWORK; I.E., 30K OHMS PROVIDES Å 600 OHM TERMINATION
- SOON AVAILABLE IN MULTIWATT 15
- 18-PIN PLASTIC POWER DIP

The LB1012 is an electronic battery feed circuit which supplies a controlled DC current to the Tip-





Ring pair of a telephone system. The battery feed circuitry presents a low impedance to DC, while presenting a high impedance to AC signals. This device contains input and output ports for voice-frequency signals, and a hook status output signal. The hook status output can be connected to an appropriate LED indicator or to a microprocessor.







# **PIN DESCRIPTION**

| Pin                  | Name        | Description                                                                                                                                                                                                                                                                                                                                                                 |
|----------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                    | HOOK STATUS | Hook status output. When DC loop current exceeds 14mA, this terminal sinks 1mA to ground and requires an external 5K pull-up resistor to +5 volts for TTL compatibility. Logic HIGH indicates an "on-hook" condition, while logic LOW indicates an "off-hook" condition.                                                                                                    |
| 2                    | VREF        | This pin is an output from an internal reference voltage (approximately one-half of the V- voltage). A by-pass capacitor should be connected from this pin to signal ground to maximize power supply rejection characteristics.                                                                                                                                             |
| 3                    | NC          | No connection. This pin should not be used as an external tie point.                                                                                                                                                                                                                                                                                                        |
| 4,5<br>6,13<br>14,15 | V           | The most negative external supply voltage is connected to these pins. Pins 4, 5 and 6 are physically connected together with a large metal area internal to the package. This same statement is true for pins 13, 14 and 15. All of these pins should be connected to the external V – supply and to a large plated area on its printed circuit board for heat dissipation. |
| 7                    | RING DRIVE  | Output of Ring Drive Amplifier (RD). A protective resistor should go between this pin and the RING side of the active load (see Figure 1).                                                                                                                                                                                                                                  |
| 8                    | RING SENSE  | Input to Ring Sense Amplifier (RS). This pin should be connected through a re-<br>sistor to the RING side of the active load (see Figure 1). The separation of<br>RING DRIVE and RING SENSE allows the use of a low-cost protective RC net-<br>work (RP1 thru RP4 in Figure 1).                                                                                             |
| 9                    | DC GND      | High-current DC ground. This is the main source of TIP DC current. This pin connects directly to system ground. This pin is the most positive power supply connection.                                                                                                                                                                                                      |
| 10                   | AC GND      | AC (signal) ground. All signal by-pass capacitors and the hybrid/CODEC ground should be connected directly to this pin. This AC GND pin should be connected directly to the DC GND pin.                                                                                                                                                                                     |
| 11                   | TIP SENSE   | Input to Tip Sense Amplifier (TS). This pin should be connected through a resi-<br>stor to the TIP side of the active load (Figure 1). The separation of TIP DRIVE<br>and TIP SENSE allows the use of a low-cost protective RC network (RP1-RP4<br>in Figure 1).                                                                                                            |
| 12                   | TIP DRIVE   | Output of Tip Drive Amplifier (TD). A protective resistor should go between this pin and the TIP side of the active load (Figure 1).                                                                                                                                                                                                                                        |
| 16                   | VAC OUT     | Low impedance output of op-amp (see Figure 1). A differential Tip-Ring signal input is converted to a single-ended output and is referenced to signal ground. This AC signal is $-0.5$ times (AC voltage from Tip-to-Ring). The DC bias on this pin is $-3$ volts. This pin requires a DC blocking capacitor.                                                               |



| Pin | Name    | Description                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 17  | VDC OUT | This pin is an output from a loop length compensation path. A by-pass capaci-<br>tor must be connected from this pin to signal ground so that a "DC only si-<br>gnal" is present in the loop length compensation path.<br>The voltage on this pin is directly proportional to loop length (approximately<br>0.05 of the DC voltage from Tip-to-Ring). This pin could be used to control op-<br>tional loop length functions. |  |  |
| 18  | IAC IN  | This is the primary AC input signal (very low impedance) from the hybrid. It requires a DC voltage blocking capacitor. The DC bias on this pin is $-1.35$ volts. The maximum AC signal is 40 $\mu$ Arms. This produces a signal level of approximately + 7dBm in a 600 ohm loop, without causing signal clipping. The AC component of Tip-to-Ring signal current is 100 times (IAC IN signal).                               |  |  |

# PIN DESCRIPTION (Continued)

#### ABSOLUTE MAXIMUM RATINGS (at 25°C unless otherwise specified)

| Parameter                                 | Value       | Unit |
|-------------------------------------------|-------------|------|
| Ambient Operating Temperature Range       |             | °C   |
| Storage Temperature Range                 | -40 to +125 | °C   |
| Pin Soldering Temperature (t = 15 sec.)   | 300         | °C   |
| Power Dissipation (see Outline Drawing) * | 2.0         | W    |
| Voltage (GND to V-)                       | 52          | V    |
| Voltage (HOOK STATUS to V-)               | 57.5        | V    |
| Current (TIP DRIVE)                       | 50          | mA   |

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

\* Care in mounting and proper environment conditions are required to keep the operating temperature acceptably low. The package of this device has a thermal resistance of approximately 12 C/W to its mounting plane. The remainder of its environment (thermal resistance of wiring board mounting plane to ambient) should not exceed an additional 30 C/W. Forced air circulation over the IC or high thermal conducivity wiring boards may be needed.

Thermal impedance between the package and the connecting mounting path may be minimized by connecting the V- pins to as large a thermal conductive land area as is practical to place on the mounting board. See the V- pin description for additional information.

# **ELECTRICAL CHARACTERISTICS:** (T<sub>A</sub> + 25°C unless otherwise specified, default test circuit is in Fig. 2)

| Parameter                              | Test Conditions                         |                        | Min   | Max   | Unit |
|----------------------------------------|-----------------------------------------|------------------------|-------|-------|------|
| Power Supply Current (OFF-HOOK)        | $V = -53$ to $-60$ V ( $R_{loop} = 275$ | Ω) (See Fig. 4)        | 44    | 49.5  |      |
| Power Supply Current (ON-HOOK)         | Loop = Open Circuit                     | (See Fig. 2)           |       | 3.5   |      |
| Ringing Current Capability             | RING Lead Open                          | (See Fig. 4)           | 100   |       |      |
| TIP Current for Power Gate Threshold   |                                         | (See Fig. 7)           | 3.0   | 8.0   |      |
| Loop Current for Hook Status Threshold | (Loop = 500 Ω)                          | (See Fig. 8)           | 10    | 18    | mA   |
| Loop Current                           | 150Ω                                    | (See Fig. 6)           | 38.3  | 41.3  |      |
|                                        | 500Ω                                    | (See Fig. 4)           | 38.5  | 41.5  |      |
|                                        | 800Ω                                    | (See Fig. 4)           | 30.5  | 34.5  |      |
|                                        | 1.300Ω                                  | (See Fig. 4)           | 19    | 23    |      |
| Transmit Loop Current Gain             | IAC IN to TIP-RING                      | (See Fig. 9)           | 95.5  | 101   |      |
| Receive Voltage Gain                   | TIP-RING to VAC OUT                     | (See Fig. 9)           | 0.476 | 0.506 | _    |
| Longitudinal Balance                   | I <sub>COMMON MODE</sub> <10mA          | (See Fig. 9)           | 60    |       |      |
| Power Supply Rejection                 | Loop = 400Ω                             | (See Fig. 6)           | 53    | —     |      |
| Noise Voltage TIP, RING                | Loop = 500Ω                             | (See Fig. 15)          | _     | 8.0   | dBmC |
| IAC IN Input Resistance                |                                         | (See Fig. 10)          | _     | 100   |      |
| VAC OUT Output Resistance              | With 2.0 k $\Omega$ between VAC OUT a   | & GND<br>(See Fig. 13) | —     | 50    | Ω    |
| Longitudinal Resistance                |                                         | (See Fig. 14)          | 50    | 100   |      |
| TIP-RING Shunt Resistance              | $\Delta \text{Loop} = 150 - 400\Omega$  | (See Fig. 12)          | 30    | _     | kΩ   |
| IAC IN-Input Current                   | Maximum Without Clipping                | (See Fig. 9)           | 100   | -     | μAPP |
| VAC OUT Output Voltage                 |                                         | (See Fig. 6)           | 3.0   | _     | VPP  |

# TEST SPECIFICATION

LB1012

| Symbol           | Parameter                    | Test Conditions<br>V <sub>S</sub> = 53V unless otherwise stated                                                                                  | Min   | Max    | Unit |
|------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|------|
| ΔV <sub>BG</sub> | Tip-Ring Voltage Balance     | Measure $V_{B-G}$ at $R_{Ioad} = 400\Omega$ and $R_{Ioad} = 275\Omega$ . Let $\Delta V_{BG} =$ the difference of these two readings (See Fig. 3) |       | ± 75   | mV   |
| I <sub>PS</sub>  | Power Supply Current         | Measure current in VS power supply lead $R_{loop} = 275\Omega$ (See Fig. 4)                                                                      | - 43  | - 49.5 |      |
| I <sub>PS</sub>  | 60 V Power Supply Current    | Measure current in VS power supply lead $R_{loop} = 275\Omega$ VS = 60V (See Fig. 4)                                                             | - 43  | - 49.5 | mA   |
| I <sub>PS</sub>  | On-Hook Poewr Supply Current | Measure current in VS<br>power supply lead (See Fig. 2)                                                                                          | - 0.2 | - 3.5  |      |



# TEST SPECIFICATION (Continued)

| Symbol            | Parameter                                 | Test Conditions<br>V <sub>S</sub> = 53V unless otherwise                                                                                                                                                                   | e stated                        | Min    | Мах    | Unit  |
|-------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------|--------|-------|
| V <sub>BG</sub>   | V <sub>TIP</sub> + V <sub>RING</sub><br>2 | $R_{loop} = 400\Omega$                                                                                                                                                                                                     | (See Fig. 3)                    | - 26.2 | - 28.3 |       |
| V <sub>CM</sub>   | VCOMMON-MODE                              | $R_{loop} = 400\Omega$                                                                                                                                                                                                     | (See Fig. 3)                    | - 26.2 | - 28.3 | v     |
| ΔV                | Longitudinal Loop Error                   | $R_{LOOP} = 400\Omega$                                                                                                                                                                                                     | (See Fig. 3)                    |        | ±1.0   |       |
| V <sub>A,q</sub>  | Input Voltage                             | Open VS power supply lead                                                                                                                                                                                                  | (See Fig. 5)                    | 390    | 470    | mV    |
| V <sub>A,g</sub>  | Bandgap Voltage                           | $R_{load} = 150\Omega V_{CM} = 26.5V$                                                                                                                                                                                      | (See Fig. 5)                    | - 1.2  | - 1.48 |       |
| V <sub>T-R</sub>  | Tip-Ring Voltage                          | $R_{load} = 150\Omega V_{CM} = 26.5V$                                                                                                                                                                                      | (See Fig. 6)                    | 5.75   | 6.2    |       |
| V <sub>16,G</sub> | VAC Out DC Level                          | $V_{CM} = -26.5V R_{load} = 150\Omega$                                                                                                                                                                                     | (See Fig. 6)                    | - 2    | -4     |       |
| V <sub>16,G</sub> | VAC Out DC Level                          | $V_{CM} = -26.5V R_{load} = 500\Omega$                                                                                                                                                                                     | (See Fig. 6)                    | - 2    | - 4    |       |
| ΔV                | VAC Out DC Shift                          | $V_{CM} = -26.5V, R_{LOAD} = 500\Omega$                                                                                                                                                                                    | (See Fig. 6)                    |        | ±0.4   | V     |
| V <sub>16,G</sub> | V <sub>AG,GND</sub> Power Gate OFF        | I <sub>TIP</sub> = 3mA                                                                                                                                                                                                     | (See Fig. 7)                    | 0      | - 1    |       |
| V <sub>16,G</sub> | V <sub>AC, GND</sub> Power Gate ON        | I <sub>TIP</sub> = 8mA                                                                                                                                                                                                     | (See Fig. 7)                    |        | - 5    |       |
| V <sub>HS</sub>   | Hook Status OFF Voltage                   | Set I <sub>ADJ</sub> so that I <sub>L</sub> = 11mA                                                                                                                                                                         | (See Fig. 8)                    | 4      | 5      |       |
| V <sub>HS</sub>   | Hook Status ON Voltage                    | Set I <sub>ADJ</sub> so that I <sub>L</sub> = 19mA                                                                                                                                                                         | (See Fig. 8)                    |        | ±0.2   |       |
| A                 | Current Gain, $I_{AC (IN)}$ to $I_{loop}$ | Measure V <sub>T-R</sub> at I <sub>A</sub> = + 0.05mA,<br>A <sub>I</sub> = $\frac{\Delta V_{T-R}/500\Omega}{0.1 \text{ m}}$                                                                                                | – 0.05mA                        | 95.5   | 101    | dB    |
| A <sub>V</sub>    | Voltage gain, $V_{T-R}$ to $V_{AC}$       | Measure V <sub>T-R</sub> and V <sub>AC</sub> at<br>I <sub>A</sub> = + 0.05mA and at I <sub>A</sub> = $-0.05$<br>A <sub>V</sub> = $\Delta$ V <sub>AC</sub> / $\Delta$ V <sub>T-R</sub>                                      | imA.<br>(See Fig. 9)            | 0.476  | 0.505  |       |
| $\Delta V_{T-R}$  | Longitudinal Balance                      | Measure V <sub>T-R</sub> at $I_D = +10$ mA,<br>$I_D = -10$ mA                                                                                                                                                              | (See Fig. 9)                    | —      | ±25    | mV    |
| l <sub>loop</sub> | Loop Current                              | $R_{loop} = 500\Omega$                                                                                                                                                                                                     | (See Fig. 4)                    | 38.5   | 41.5   |       |
| l <sub>loop</sub> | Loop Current                              | $R_{loop} = 800\Omega$                                                                                                                                                                                                     | (See Fig. 4)                    | 30.5   | 34.5   | mA    |
| l <sub>loop</sub> | Loop Current                              | $R_{loop} = 1300\Omega$                                                                                                                                                                                                    | (See Fig. 4)                    | 19     | 23     |       |
| ΔV                | I <sub>AC</sub> Input Resistance          | Measure $V_{AC}$ at $I_{AC} = -50\mu A$ ,<br>+ 50 $\mu A$ and compute difference                                                                                                                                           | (See Fig. 10)                   |        | ±10    | mV    |
| V <sub>T-G</sub>  | Tip-Ring Current Capability               | I <sub>TIP</sub> = 100mA for 0.5 seconds mi                                                                                                                                                                                | nimum<br>(See Fig. 11)          | - 12   | - 25   | v     |
| ΔV <sub>T-G</sub> | Tip-Ring Voltage Change                   | $V_{CM}$ = 26.5V Measure V <sub>T-G</sub> at 1 and at 400 $\Omega$ and calculate differ                                                                                                                                    | 50Ω<br>ence<br>(See Fig. 12)    | —      | ±20    | mV    |
| R <sub>AC</sub>   | AC Out Source Resistance                  | $ \begin{array}{l} \text{Measure } V_{AC} \text{ at } R_{VAC} \text{ open and} \\ \text{R}_{VAC} = 2000\Omega. \text{ Then:} \\ \text{R}_{AC} = \frac{2000(\text{V[open]} - \text{V[2000]})}{\text{V[2000]}} \end{array} $ | t at<br>(See Fig. 13)           | —      | 50     | Ω     |
| ΔV <sub>T-G</sub> | Power Supply Rejection                    | $R_{load}$ = 4000. Measure $V_{T-G}$ at $V_{S}$ = $-53V, \ V_{CM}$ = $-26.5V$ and $V_{S}$ = $-45V, \ V_{CM}$ = $-22.5V$                                                                                                    | at<br>(See Fig. 6)              | —      | ±20    | mV    |
| ΔV <sub>T-G</sub> | Longitudinal Resistance                   | Measure $V_{T-G}$ at $I_D = +10$ mA as $I_D = -10$ mA, and calculate diffe                                                                                                                                                 | nd at<br>rence<br>(See Fig. 14) | - 1    | -2     | V     |
| Noise             | Short Loop Noise                          | $R_{load} = 500\Omega$                                                                                                                                                                                                     | (See Fig. 15)                   |        | 8      | dDunc |
| Noise             | Long Loop Noise                           | $R_{load} = 1000\Omega$                                                                                                                                                                                                    | (See Fig. 15)                   |        | 25.0   | UBINC |



#### **TEST CIRCUITS**

Fig. 2 - Basic Test Circuit









Fig. 5

Fig. 6





Fig. 8







Fig. 9



Note: With VDC open, set I(A)=0 and measure the voltage at VDC. Set V(DC) to this value







Fig. 12







Fig. 14







#### CHARACTERISTIC CURVES

Fig. 16 - Typical Loop Current versus Loop Resistance



#### FUNCTIONAL DESCRIPTION

(see Figures 1, 18 and Note 1):

The LB1012 Battery Feed device supplies a controlled DC current from its own external V - power supply to a customer loop Tip-Ring pair (40 mA on loops up to approximately 600 ohms, decreasing to approximately 21 mA for 1300 ohm loops). Two precisely trimmed audio interface ports are provide: IAC IN, with a current gain of 100 to the Tip-Ring pair and the "TIP SENSE-to-RING SENSE" input with a voltage gain of -0.50 to VAC OUT. These gains make it possible to control the loop termination with impedances scaled 50-to-1 (i.e., 30K ohms connected between VAC OUT and IAC IN looks like 600 ohms across Tip-to-Ring) as shown in Figure 18. A common-mode cancellation feature provides 75 ohms loading for commonmode Tip-Ring currents, with peak values less than the loop currents.

The LB1012 features very good "common-mode to differential" signal rejection (and vice versa), high Tip-to-Ring termination impedance and good

Fig. 17 - Typical Power Dissipations versus Loop Resistance



power supply noise rejection. Internal thermal shutdown circuitry protects against overload currents. An ON-CHIP over temperature protection circuit temporarily shunts down circuit operation at a case temperature of 112°C.

Lightning surge protection is acheived with esternal diodes and resistors (see Applications). The power gating circuitry is designed to minimize "on-hook" current down. The TIP-DRIVE output provides "ringing Current" capability when the RING DRIVE output is opencircuited. Both TIP DRI-VE and RING DRIVE are clamped to their respective power supplies while "on-hook".

The LB1012 is designed for use with supply voltages of +5 volts, ground and a negative voltage supply (V –). The device is tested at V – values between -52 and -60 volts, can work at voltages as low as -30 volts (provided the loop resistance is low enough to prevent signals clipping).

#### Note 1:

Common-mode signals are frequently referred to as "longitudinal" in the telephone industry. Likewise, differential voltages are frequently referred to as "metallic" voltages.



#### **APPLICATION:**

Each LB1012 Battery Feed integrated circuit feeds an individual customer loop. It moderates the flow of DC current from its external V – power supply to the loop system. Simultaneous to supplying the DC current, it serves as a signal path between the hybrid (input/output in Central Office) and the customer loop system (input/output to a telephone set). The LB1012 must respond to "ringing signals" and to "off-hook" conditions. Moreover, since the battery feed circuit must work in a potentially harsh environment (due to power line crossing and lightning surges), there must be some protective provisions for the possibility of overvoltage.

Figure 18 showns a method for correctly connecting the LB1012 device to the Tip and Ring connections of a telephone loop system. Careful grounding procedures will assure good commonmode and power supply noise rejection characteristics. The AC GND pin should be connected di-



rectly to the DC GND pin, while all by-pass capacitors should be connected directly to signal ground (AC GND).

A R-C network (RS1 and RS2) should be placed between TIP DRIVE ad RING DRIVE, while a capacitor (CS2) should be placed between TIP SEN-SE and RING SENSE. This assures stable operation under widely varying load conditions. An external network of 4 resistors (RP1 through RP4) and 4 surge protection diodes (D1 through D4) are required to protect the LB1012 device against electrical transients, including lightning surges. The 4 diodes connected between Tip, Ring, system ground and V - must be able to withstand secondary lightning surges (15 amps peak, 10µsec risetime. 1000 usec decay to half-peak amplitude). The resistor on the HOOK STATUS pin and the capacitors on IAC IN, VAC OUT and VREF have already been discussed under Pin Description.







PRELIMINARY DATA AN AT&T PRODUCT

# 85V DUAL OP-AMP

- OPERATES FROM 5 TO 85V
- BIAS IS SET EXTERNALLY
- AUDIO BAND OPERATION; TYPICAL ft = 2 MHz gain = 60 db at 3 kHz
- HANDLES OUTPUT CURRENT OF UP TO 40
  mA
- DUAL OR SINGLE POWER SUPPLY OPERATION

The LB1013 HIGH-VOLTAGE OP-AMP operates off of a single power supply from 5 to 85 volts. The amplifiers are internally compensated and are designed to operate in the audio band. This devi-





ce is powered up with a 40  $\mu\text{A}$  current supplied to the IBIAS pin.





# PIN CONFIGURATION



## **PIN DESCRIPTION**

| Name                                       | Description                                                                                                                                                                                                                                                                       |
|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V +<br>V -                                 | There are two basic supply-voltage pins, V + and V – (although either of these pins can be connected to ground). The more positive supply-voltage is connected to the five pins designated as V + . The more negative supply-voltage is connected to six pins designated as V – . |
| R <sub>IN</sub> (+)<br>R <sub>in</sub> (-) | These pins are the non-inverting and the inverting inputs respectively for the "R" Amplifier.                                                                                                                                                                                     |
| T <sub>IN</sub> (+)<br>T <sub>IN</sub> (-) | These pins are the non-inverting and the inverting inputs respectively for the "T" Amplifier.                                                                                                                                                                                     |
| R <sub>OUT</sub><br>T <sub>OUT</sub>       | These pins are the Op-Amp outputs for the "R" Amplifier and the "T" Amplifier respectively.                                                                                                                                                                                       |
| IBIAS                                      | A current source or suitable value resistor to V $-$ can be connected to this pin. A negative current flow must be present before the device becomes operational.                                                                                                                 |

# ABSOLUTE MAXIMUM RATINGS (at 25°C unless otherwise specified)

| Parameter                                          |              | Unit |
|----------------------------------------------------|--------------|------|
| Ambient Operating Temperature Range                | - 20 to + 70 | °C   |
| Storage Temperature Range                          | -40 to +125  | °C   |
| Pin Temperature (Soldering Time = 15 sec.)         |              | °C   |
| Power Dissipation (see note under Outline Drawing) | 2            | w    |
| Voltage (V + to V - )                              | 85           | v    |

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



LB1013

| Parameter                                                                | Test Condition                                                                                                                               |                   | Min. | Тур. | Max.         | Unit |
|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|------|--------------|------|
| Open Loop Gain                                                           | n Loop Gain f = 100 Hz<br>f = 1 KHz                                                                                                          |                   | 75   | _    | -            | dB   |
|                                                                          |                                                                                                                                              |                   | 55   | -    |              | dB   |
| Input Offset Voltage                                                     |                                                                                                                                              |                   | _    |      | ±5.0         | mV   |
| Input Current<br>(Inverting and Non-Inverting Pins)                      |                                                                                                                                              |                   |      |      | ±1.0         | μA   |
| Input Offset Current                                                     |                                                                                                                                              |                   |      | -    | ±1.0         | μA   |
| Common Mode Rejection Ratio                                              | $V = -30V, V_{CM} = \pm 20$                                                                                                                  | V                 | 80   | _    | _            | dB   |
| Output Voltage Swing ("T" Amplifier)                                     | V + = 38V; V - = -38V<br>Non-Inverting Input = GND; R <sub>L</sub> = 1k\Omega<br>$\Delta V$ (Inverting Input = ±0.5V)<br>VHIGH<br>VLOW       |                   |      | _    | 36.8<br>34.6 | V    |
| Output Voltage Swing ("R" Amplifier)                                     | V + = 38V; V - = -38V<br>Non-Inverting Input = GND; R <sub>L</sub> = 1k\Omega<br>$\Delta V$ (Inverting Input = $\pm 0.5V$ )<br>VHIGH<br>VLOW |                   |      | _    | 36.0<br>34.6 | V    |
| Power Supply Currents (Amplifiers<br>activated under no-load conditions) | Test Circuit (See Figure 2)<br>V + = 42.5V; V - = - 42.5V<br>I <sub>V +</sub><br>I <sub>V -</sub>                                            |                   |      |      | 1.1<br>- 1.1 | mA   |
| Power Supply Leakage Current<br>(Amplifier Off)                          | Test Circuit (See Figure 2)<br>V + = 35V; V - = $-35V$ ; IBIAS = (open)<br>IV +<br>IV -                                                      |                   |      |      | ± 10<br>± 10 | μΑ   |
| Output Leakage Currents (Amplifier Off)                                  | Test Circuit (See Figure 3)<br>V + = 35V; $V - = -35V$ IBIAS = (open)<br>$V_{LOAD} = +30V$<br>$V_{LOAD} = -30V$                              |                   | _    | _    | ±10<br>±10   | μΑ   |
| T <sub>OUT</sub> to V + Fault Current                                    |                                                                                                                                              | $V_{LOAD} = +35V$ | 41   | _    | 47           |      |
| T <sub>OUT</sub> to V - Fault Current                                    | 1 Test Circuit<br>(See Figure 4)                                                                                                             | $V_{LOAD} = -35V$ | - 41 | -    | - 47         |      |
| R <sub>OUT</sub> to V + Fault Current                                    | V + = 35V; V - = -35V;                                                                                                                       | $V_{LOAD} = +35V$ | 41   | -    | 47           | mA   |
| R <sub>OUT</sub> to V – Fault Current                                    | VLOAD=                                                                                                                                       |                   | - 41 | _    | - 47         |      |



Fig. 2 - Power Supply Current, Test Circuit (For This test, connect both op-amps as shown above)



Fig. 4 - Fault Current Test Circuit



Fig. 5 - Simplified Line Feed Operation

Fig. 3 - Output Leakage Current, Test Circuit (The current through this 10 K resistor is the "Leakage Current")



## APPLICATION

The simplified schermatic shown below illustrates an application as a transconductance amplifier for telephone line drive applications. Other applications include high voltage/power voltage followers, audio amplifiers and circuits where high-voltage, high-power op-amp capability are required.

The equations relating to the circuit shown below are as follows:

For R1 & R2 > > R3  $I_{T} = \frac{V_{C} - V_{D}}{R1} \cdot \frac{R2}{R3}$  $I_{R} = -\frac{V_{C} + V_{D}}{R1} \cdot \frac{R2}{R3}$ 







PRELIMINARY DATA

# HIGH-SPEED DUAL ANALOG SWITCH

- LOW ''ON'' RESISTANCE (9 TO 15 OHMS) FOR SIGNAL UP TO ±4V AND 100kHz
- CHARACTERIZED FOR THE AUDIO RANGE; CAPABLE OF HANDLING SMALL-SIGNAL ANALOG INPUTS TO THE MHZ RANGE
- SWITCHING TIME < 50 NSEC
- ±4V COMMON-MODE RANGE
- LOW INJECTED CHARGE (<50 pC)</li>
- HIGH OPEN-SWITCH ISOLATION (-70 dB) AT 1.0 kHz
- LOW LEAKAGE CURRENT (<100 nA) in "OFF" STATE
- LOW CROSS-TALK (- 50 dB) BETWEEN SWITCHES
- LOW HARMONIC DISTORSION
- SWITCHES HAVE SINK/SOURCE CURRENT CAPABILITIES GREATER THAN 16 mA.
- LOW FEEDTHROUGH CAPACITANCE (<0.3 pF).





The LB1017 high-speed analog switch contains two channels in one package. Each channel consists of a driver circuit controlling a SPST switch. The drivers interface with TTL logic input signals for applications such as multiplexing, commutating and D/A converter applications. These drivers enable a low-level input (0.8 to 2.0 volts) to control the ON-OFF condition of each switch. In the ON state, each switch will conduct equally well in either direction. In the OFF state, the switch will block voltages up to  $\pm 5V$ . Positive logic "1" will turn each switch ON, and logic "0" will turn it OFF.





## PIN CONFIGURATION



#### PIN DESCRIPTION

| Pin                        | Name                                         | Description                                                                                                                                                                                                                 |
|----------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>2<br>3<br>6<br>7<br>8 | INA1<br>INA2<br>INA3<br>INB1<br>INB2<br>INB3 | TTL compatible logic input pins for switching channels "A" and "B" respectively (see Figure 1). A channel switch is normally closed if all of its inputs are logic HIGH. A logic LOW on any input pin will open the switch. |
| 4                          | NC                                           | No connection. This pin should not be used as a tie point for external circuitry.                                                                                                                                           |
| 5                          | V +                                          | Connection for "most positive" external power supply.                                                                                                                                                                       |
| 9<br>16                    | SWB1<br>SWA1                                 | One side of the switch output (designated as side number 1) for channels "B" and "A" respectively.                                                                                                                          |
| 10<br>13<br>15             | COMMON                                       | Ground or circuit common (not necessarily physical or system ground). All of these pins should be externally connected to one common point.                                                                                 |
| 11<br>14                   | SWB2<br>SWA2                                 | One side of the switch output (designated as side number 2) for channels "B" and "A" respectively.                                                                                                                          |
| 12                         | V                                            | Connection for "most negative" external power supply.                                                                                                                                                                       |

### ABSOLUTE MAXIMUM RATINGS (at 25°C unless otherwise specified)

| Parameter                               | Value       | Unit |
|-----------------------------------------|-------------|------|
| Ambient Operating Temperature Range     | 0 to + 70   | °C   |
| Storage Temperature Range               | -40 to +125 | °C   |
| Pin Soldering Temperature (t = 15 sec.) | 300         | °C   |
| Supply Voltage (V + to COMMON)          | 9.5         | V    |
| Supply Voltage (V – to COMMON)          | - 9.5       | V    |
| Switch Voltages (SWA or SWB to COMMON)  | ±5.0        | V    |
| Input Voltages (INA or INB to COMMON)   | ±5.5        | V    |

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



# **ELECTRICAL CHARACTERISTICS** (Each Channel): $T_A = 25$ °C, V + = 9V, V - = -9V, $V_{IN} = Pins 1, 2, 3, 6, 7$ and 8

| Parameter                                        | Test Conditions                                                                                           |                                                                        | Min   | Тур            | Max               | Unit           |
|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-------|----------------|-------------------|----------------|
| Switch ON Resistance                             | V <sub>IN</sub> = 2.4V, V <sub>SW1</sub> = V <sub>SW2</sub> =                                             | =0, f = 1KHz<br>(See Fig. 3)                                           | 9     | _              | 15                | Ω              |
| Switch Leakage Current, ON Condition             |                                                                                                           | = 0 (See Fig. 4)<br>V <sub>SW2</sub> = - 5V<br>V <sub>SW2</sub> = + 5V |       | -              | ± 1.5             | mA             |
| Switch Source Current                            | V <sub>IN</sub> = 2.4V, V <sub>SW1</sub> = 1.5V, V                                                        | √ <sub>SW2</sub> = 0<br>(See Fig. 5)                                   | - 16  | -              | - 30              | mA             |
| Switch Sink Current                              | V <sub>IN</sub> = 2.4V, V <sub>SW1</sub> = -1.5V                                                          | , V <sub>SW2</sub> =0<br>(See Fig. 5)                                  | 16    | -              | 30                | mA             |
| Logic Input Current "HIGH"                       | V <sub>IN</sub> = 5.5V                                                                                    | (See Fig. 6)                                                           | -     | -              | 1                 | μA             |
| Logic Input Current "LOW"                        | V <sub>IN</sub> = 0.4V                                                                                    | (See Fig. 6)                                                           | - 0.4 | -              | - 1.2             | mA             |
| Switch Leakage Current, OFF Condition            | V <sub>IN</sub> = 0.8V, V <sub>SW1</sub> = +4.5V,<br>V <sub>IN</sub> = 0.8V, V <sub>SW1</sub> = -4.5V,    | V <sub>SW2</sub> =-4.5V<br>V <sub>SW2</sub> =+4.5V<br>(See Fig. 7)     |       | -              | ±100              | nA             |
| Positive Supply Current                          | Switch in OFF Condition                                                                                   | (See Fig. 8)                                                           | -     | 7.7            | 13                | mA             |
| Negative Supply Current                          | Switch in OFF Condition                                                                                   | (See Fig. 8)                                                           |       | -3             | - 10              | mA             |
| Positive Power Supply Rejection Ratio            |                                                                                                           | (See Fig. 9)                                                           | 38    |                | _                 | dB             |
| Negative Power Supply Rejection Ratio            |                                                                                                           | (See Fig. 10)                                                          | 38    | -              |                   | dB             |
| Switch OFF Isolation                             | V <sub>IN</sub> = 0.4V;                                                                                   | (See Fig. 11)                                                          | - 70  |                | -                 | dB             |
| Crosstalk Between Switches                       | V <sub>IN</sub> = 2.4V;                                                                                   | (See Fig. 12)                                                          | - 50  | -              | -                 | dB             |
| Second Harmonic Distorsion                       | V <sub>IN</sub> = 2.4V; V <sub>SOURCE</sub> = 25<br>at 1KHz; (See Fig. 1                                  | 0mVrms<br>3 and Note 2)                                                | _     | -              | 250               | μVrms          |
| Third Harmonic Distorsion                        | V <sub>IN</sub> = 2.4V; V <sub>SOURCE</sub> = 250mVrms<br>at 1KHz; (See Fig. 13 and Note 3)               |                                                                        |       | _              | 140               | μVrms          |
| Switch Offset Voltage, No load<br>(See Note 3)   |                                                                                                           |                                                                        |       |                | ±25<br>±25<br>±25 | mV<br>mV<br>mV |
| Switch Offset Voltage, 400Ω load<br>(See Note 1) | $V_{IN}$ (Pins 2, 7, 1 and 8) =<br>$V_{IN}$ (Pins 3 and 6) = Pulsed<br>$V_{SET} = -5V$<br>$V_{SET} = +5V$ | 2.4V<br>d (See Note 4)<br>(See Fig. 16)                                | _     | + 165<br>+ 165 | ±300<br>±300      | mV<br>mV       |

Note 1: The "Switch Offset Voltage" is defined as the difference in voltage ( $\Delta V = V_{GEN} - V_{OUT}$ ) during the last 200 nanonseconds of the positive portion of the pulse described in Note 4.

Note 2: Second harmonic distorsion is defined as the amplitude of a 2KHz signal at V<sub>OUT</sub> (V<sub>SOURCE</sub> = 250mVrms at 1KHz) Note 3: Third harmonic distorsion is defined as the amplitude of a 3KHz signal at V<sub>OUT</sub> (V<sub>SOURCE</sub> = 250mVrms at 1KHz) **SWITCHING CHARACTERISTICS** (Each Channel):  $T_A = 25^{\circ}C$ , V + = 9V, V - = -9V,  $V_{IN} = Pins 1, 2, 3, 6, 7$  and 8

| Parameter                    | Test Conditions                                                                                                                                                                                                   |          | Тур                         | Max                         | Unit |
|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------------|-----------------------------|------|
| Turn-on Time                 |                                                                                                                                                                                                                   | 20<br>20 | _                           | 50<br>50                    | ns   |
| Turn-Off Time                | $ \begin{array}{l} V_{IN} \mbox{ (Pins 2, 7, 1 and 8) = 2.4V} \\ V_{IN} \mbox{ (Pins 3 and 6) = Pulsed (see Note 4)} \\ R_{LOAD} = 400 \Omega \\ V_{SET} = -5V \\ V_{SET} = -5V \\ V_{SET} = -5V \\ \end{array} $ | 10<br>10 |                             | 40<br>40                    | ns   |
| Injected Charge (see Note 5) |                                                                                                                                                                                                                   |          | $^{\pm 50}_{\pm 5}_{\pm 5}$ | $\pm 5 \\ \pm 50 \\ \pm 50$ | рС   |

Note 4: Positive pulses with a 400 nsec width and a 2.5 volta amplitude are applied a repetition rate of 60  $\mu$ sec. Rise and fall times of this applied pulse are  $\leq$ 5 nsec.

Note 5: Injected charge is defined as the amount of excess charge transferred to a 1000pF load capacitor (connected to the SW2 side of each channel switch) during the time interval associated with the turn-off of the switch.

#### TEST CIRCUITS





Fig. 3



Fig. 4



Fig. 5







Fig. 6



Fig. 8



Power supply current



Fig. 9



Fig. 11



Voltage feedthrough







Fig. 12









Fig. 15





Turn on / Turn off time

#### CHARACTERISTIC CURVES

Fig. 17





## CHARACTERISTIC CURVES (Continued)

Fig. 18 - Typical Offset Voltage vs Common Mode Voltage



Fig. 20 - Typical Injected Charge vs Common Mode Voltage



Fig. 19 - Typical leakage Current vs Common Mode Voltage



Fig. 21 - Typical Power Dissipation vs Duty Cycle



#### CHARACTERISTIC CURVES (Continued)

Fig. 22 - Typical Power Supply Ripple Rejection vs Temperature



Fig. 24 - Typical Input Logic Current "Low" vs Temperature



Fig. 23 - Typical Power Supply Current vs Temperature



Fig. 25 - Typical Switch Offset Voltage vs Temperature




#### CHARACTERISTIC CURVES (Continued)

Fig. 26 - Typical Switch Offset Voltage vs Temperature



Fig. 28 - Typical Injected Charge vs Temperature



Fig. 27 - Typical Switch Leakage Current "ON" vs Temperature



Fig. 29 - Typical Source and Sink Current vs Temperature



144



#### CHARACTERISTIC CURVES (Continued)

Fig. 30 - Typical On-Resistance vs Temperature



#### APPLICATION

The LB1017 is a High-Speed Dual Analog Switch with low "ON" resistances and control inputs which are TTL compatible.

Figure 21 shows a diagram of the LB1017 as used in a sampling application. The design of this device

incorporates high-speed current amplifiers. Therefore, it is important that proper high-frequency bypassing of power supplies is used, and that proper grounding designs are incorporated.









# PRELIMINARY DATA

# 4×8 PNPN CROSSPOINT ARRAY

- JUNCTION-ISOLATED FOR LOW COST
- LOW ON STATE RESISTANCE (<13  $\Omega)$
- HIGH OFF STATE RESISTANCE (>200 M $\Omega$ )
- 40mA DC CURRENT CAPABILITY
- 30 VOLT OFF-STATE CAPABILITY
- EXCELLENT TRANSIENT IMMUNITY (>300V/µS)
- LOW SIGNAL LOSS TO SUBSTRATE (> - 48dB)

The LB1018 Crosspoint Array integrated circuit is a high density, high performance, bipolar switch. It is organized as a  $4 \times 8$  array with crosspoints consisting of 32 SCR devices. Each crosspoint is a nearly ideal switch, capable of switching analog si-



gnals with an intersection impedance of less than 13 ohms. It is useful as a high reliability replacement for metallic relays in switching networks.



### ABSOLUTE MAXIMUM RATINGS (at 25°C unless otherwise specified)

| Parameter                               | Value         | Unit |
|-----------------------------------------|---------------|------|
| Ambient Operating Temperature Range     | -0 to 70      | °C   |
| Storage Temperature Range               | - 40 to + 125 | °C   |
| Pin Soldering Temperature (t = 15 sec.) | 300           | °C   |
| Voltage (Anode to Cathode)              | ± 30          | V    |
| Voltage (Cathode to Substrate)          | 30            | V    |
| Voltage (Anode to Substrate)            | 30            | V    |



# **PIN CONFIGURATION**



# **ELECTRICAL CHARACTERISTICS** ( $T_A = -40$ to +70°C)

| Symbol            | Parameter                                 | Test Cond                                              | litions      | Min   | Тур   | Max   | Unit     |
|-------------------|-------------------------------------------|--------------------------------------------------------|--------------|-------|-------|-------|----------|
| V <sub>AK</sub>   | Forward Voltage                           | I <sub>AK</sub> = 10mA                                 | (See Fig. 2) | 0.7   | 0.9   | 1.1   | v        |
| dis<br>diak       | Substrate Crosstalk                       | $I_{AK} = 10mA$<br>$I_{AK} = 10mApp$<br>$V_{AS} = 20V$ | (See Fig. 2) |       | _     | 4     | μA<br>mA |
| R <sub>ON</sub>   | On Resistance                             | I <sub>AK</sub> = 10mA                                 | (See Fig. 2) | 5.4   | —     | 13.4  | Ω        |
| ILKS              | Cathode-Substrate<br>Leakage Current      | V <sub>KS</sub> = 30V                                  | (See Fig. 3) | _     | 0.22  | 10    | μA       |
| IEN               | Enable Current                            |                                                        | (See Fig. 4) | 0.2   | _     | 1.0   | mA       |
| V <sub>EN</sub>   | Enable Voltage                            |                                                        | (See Fig. 4) | - 0.8 | —     | - 1.7 | v        |
| ILAK              | Forward Leakage Current                   | V <sub>AK</sub> = 30V                                  | (See Fig. 5) |       | 0.004 | 1.0   |          |
| I <sub>LKA</sub>  | Reverse Leakage Current                   | V <sub>KA</sub> = 30V                                  | (See Fig. 5) | —     | 0.012 | 1.0   | μA       |
| I <sub>LGA</sub>  | Gate-Anode Leakage Current                | $V_{GA} = 30V$                                         | (See Fig. 6) | _     | ·     | 1.0   |          |
| I <sub>HOLD</sub> | Holding Current                           |                                                        | (See Fig. 7) | 0.3   | -     | 1.8   | mA       |
| dV/dt             | Transient Immunity                        | 0-30V Ramp                                             |              |       | 300   |       | V/μs     |
| V <sub>STEP</sub> | Step Voltage Immunity                     |                                                        |              |       | 5.0   | -     | V        |
| C <sub>AK</sub>   | Anode Line to<br>Cathode Line Capacitance | V <sub>AK</sub> = 30V                                  |              | —     | 1.0   | 2.0   | pF       |



# TEST CIRCUITS

Fig. 2





ILKS







Fig. 3



Fig. 6





## CHARACTERISTIC CURVES





#### CHARACTERISTIC CURVES (Continued)



Fig. 17





#### APPLICATION

The LB1018 Crosspoint Array is designed to provide a low-loss analog switching element for telephony signals.

Applications indicate that the minimum holding current is a function of the anode cathode capacitance placed in parallel with a PNPN element. The form of the variation is shown in Figure 3. When the device is placed in a circuit where active inductance is present, the holding current may be depressed slightly. The values of holding current given in the electrical characteristics table correspond to measurements made with very small anode/cathode capacitance, such as when the device is connected to a curve tracer with short wires. The "ON" resistance of PNPN elements vary for different paths through the matrix. A total variation of  $\pm 1$  ohm may occur around the mean value. The forward and reverse leakages given in the elec

trical characteristics are measured from anode to cathode with the substrate held at the same potential as the cathode. Leakage to the substrate (via all the other parts of the device not under tests) will be diverted into the voltage source controlling the substrate potential. If the substrate is allowed to float, the leakage is collected by the cathode of the PNPN element under test. Thus, the leakage measured at the one cathode is greatly increased (typically to 350 nanoamps at room temperature). The LB1018 is designed to conduct continuous forward current up to 42 mAdc provided that the junction temperature is not greater than 120 C. However, it is also designed to be able to survive infrequent fault conditions where up to 100 mAdc flows for intervals up to 1 hour. Typical devices have been observed to be destroyed by forward current surges of 750 mA.



# **APPLICATION** (Continued)

# Fig. 21 - Crosspoint Array Schematic





# LB1019

PRELIMINARY DATA

# POWER CONTROLLER

- DIGITALLY CONTROLLED POWER SWITCH
- CONTROLS 48V POWER TO TELEPHONE SETS OR OTHER LOADS
- POWER CAN BE TURNED ON AND OFF
   USING ON INPUT
- CURRENT LIMITING DURING A FAULT CONDITION
- THERMAL SHUTDOWN DURING EXTENDED FAULT CONDITIONS
- ISOLATION OF THE LOAD FROM THE POWER SUPPLY UNTIL THE POWER SUPPLY'S MAGNITUDE EXCEEDS - 33 VOLTS (TYPICALLY)
- INTERRUPTION OF POWER TO THE LOAD WHEN THE POWER SUPPLY'S MAGNITUDE FALLS BELOW – 30.5V (TYPICALLY)
- INDICATES AN OVERCURRENT CONDITION WHEN THE LOAD CURRENT EXCEEDS 300mA (TYPICALLY)
- INQUIRE ABOUT AVAILABILITY OF DEVICES WITH 200, 450, 600 mA (±15%) OF OVERCURRENT THRESHOLD
- INDICATES CURRENT FLOW TO CONFIRM CIRCUIT CONTINUITY
- EO INPUT ALLOWS SMOOTH POWER UP SEQUENCE
- SMALL 8-PIN DUAL-IN-LINE PACKAGE

Minidip-A Plastic

The LB1019 integrated circuit provides control functions and maintenance monitoring for – 48-volt power supplied via a single output to a telephone set or other load. It is able to turn the power on and off under manual control, indicate a 300mA overcurrent condition on the circuit, and provide an indication that some current is flowing to confirm circuit continuity. The device includes two safety features: an output current limit to protect against large current surges on a direct short-circuit and thermal shutdown of the chip if an overload persists without being manually turned off.

An "EO" input is provided to allow for smooth power-up sequences. This lead is connected to an RC network (R from +5.0V to EO and C from EO to ground) and holds the circuit in an off state for a predetermined amount of time after the +5.0Vis applied.

Power will not be applied to the controlled circuit unless the nominally -48-volt supply is more negative than -33 volts and power will be interrupted to the load when the power supply is more positive than -30.5 volts.

### ABSOLUTE MAXIMUM RATINGS (at 25°C unless otherwise specified)

| Parameter                               | Value         | Unit |
|-----------------------------------------|---------------|------|
| Ambient Operating Temperature Range     | - 20 to + 70  | °C   |
| Storage Temperature Range               | – 40 to + 125 | °C   |
| Pin Soldering Temperature (r = 15 sec.) | 300           | °C   |
| Power Dissipation (Package Limitation)  | 1             | W    |
| Power Instantaneous (T $\leq 2\mu$ sec) | 50            | W    |
| Operating Voltage V+                    | + 5.5         | V    |
| Operating Voltage V-                    | - 54          | V    |

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



# **PIN CONFIGURATION**



### PIN DESCRIPTION

| Pin | Name   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | V -    | Connection for "most negative" external power supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2   | OUT    | The output pin supplies a "controlled" voltage to a telephone set or other types of loads.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 3   | GND    | Ground or circuit common (not necessarily physical or system ground).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 4   | CURMON | Current monitor. CURMON is a TTL compatible output signal. It indicates whether the output load current is either less than of greather than a predetermined threshold reference level.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 5   | MODE   | Mode is an LSTTL-Compatible input signals (Table 1). A logic HIGH sets the CURMON thresold reference level to a typical level of 300mA. A logic LOW sets the CURMON threshold level to a typical level of 3mA (Table 2).                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 6   | V +    | Connection for the "most positive" external power supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 7   | EO     | EO is a high impedance input used to force the chip to ignore all other inputs and hold the $-48$ -volt output off until the voltage on EO exceeds 3.0 volts. This input can be used to eliminate logic power-up "sanity" problems by use of an external R-C network, as shown in the Block Diagram (Fig. 1). This input has substantial hysteresis ( $1.0 \pm 0.5$ volts) to prevent noise problems since the voltage may ramp up slowly. A diode is included on the chip between EO and $+5.0$ Vdc to insure quick discarge of the capacitor upon power down. The leakage current into or out of EO is tested to be less than $5.0\mu$ A under all conditions. |
| 8   | ON     | This terminal is an LSTTL compatible input. When held LOW, it turns on power to the $-48V$ load as long as EO is HIGH and LB1019 is not in a thermal overload condition.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |







# **ELECTRICAL CHARACTERISTICS** (At 25°C and with V + = 5.0V, V - = -48V unless otherwise noted)

| Symbol              | Parameter                     | Test Co                  | Min                | Тур    | Max    | Unit   |    |
|---------------------|-------------------------------|--------------------------|--------------------|--------|--------|--------|----|
| I <sub>PS</sub>     | Power Supply Current          | V + = 5.5V, V - =        | – 48V (See Fig. 4) | _      | -      | 4.4    |    |
|                     |                               | V + = 5.5V, V - =        | - 54V (See Fig. 5) | -      | -      | 2.8    | mA |
|                     |                               | V + = Open, V - =        | – 54V (See Fig. 6) | _      | —      | 3.0    |    |
| VTHON               | V – Turn-On Thereshold        |                          | (See Fig. 7)       | - 26.0 | - 33   | - 37   |    |
| VTHOFF              | V-Turn-Off Thereshold         |                          | (See Fig. 7)       | - 27.5 | - 30.5 | - 35.2 |    |
| V <sub>DROP</sub>   | Output Voltage Drop           | I <sub>OUT</sub> = 300mA | (See Fig. 8)       | -      | -      | 2.0    | V  |
| EO <sub>THON</sub>  | EO Turn-On Threshold          |                          | (See Fig. 9)       | 1.5    | 2.0    | 2.5    |    |
| EO <sub>THOFF</sub> | EO Turn-Off Threshold         |                          | (See Fig. 9)       | 2.5    | 3.0    | 3.5    |    |
| ITHLO               | Low Output Current Threshold  |                          | (See Fig. 10)      | 1.5    | 3.0    | 7.0    |    |
|                     | Low Output Current Threshold  | T <sub>j</sub> = 100°C   | (See Fig. 10)      | 1.5    | -      | 10     | mA |
| I <sub>THHI</sub>   | High Output Current Threshold |                          | (See Fig. 10)      | 258    | 300    | 340    |    |
| I <sub>LIM</sub>    | Output Current Limit          |                          | (See Fig. 11)      | 0.6    | 0.8    | 1.1    | A  |

Table 1 - TTL-Compatible Input/Output Characteristics

| Symbol          | Parameter                                     | Test Condition                    | Min  | Тур | Max   | Unit |
|-----------------|-----------------------------------------------|-----------------------------------|------|-----|-------|------|
| Ι <sub>ΙL</sub> | Single LSTTL input: (ON & MODE)               | $V_{IN} = 0.4V, V + = 5.5V$       | -    | —   | - 400 |      |
| Iн              |                                               | $V_{IN} = 2.7V, V + = 5.5V$       | —    | —   | 20    | μΑ   |
| V <sub>OL</sub> | TTL Output: (CURMON)                          | I <sub>OL</sub> = 1mA V + = 4.5V  | —    | —   | 0.45  | V    |
| V <sub>OH</sub> |                                               | $I_{OH} = -250 \mu A V + = 4.5 V$ | 2.4V | —   | —     | v    |
| VI              | Input Clamp Diode<br>(see EO Pin Description) | $I_{I} = -18mA V + = 4.5V$        | _    | _   | 1.5   | V    |

Fig. 2 - Output Characteristics at 25°C





# Fig. 3 - Logical Diagram



| Table 2 - Output Status Logic Ta |
|----------------------------------|
|----------------------------------|

| EO | ŌN | Thermal Shutdown | OUT |
|----|----|------------------|-----|
| 0  | Х  | Х                | OFF |
| X  | x  | 1                | OFF |
| 1  | 1  | 0                | OFF |
| 1  | 0  | 0                | ON  |

Table 3 - Current Monitor Status Logic Table

| MODE | LOAD >3mA   | 1040 > 300mA | Thermal Shutdown | CUBMON |
|------|-------------|--------------|------------------|--------|
|      | LOAD > OIII | LUAD         |                  |        |
| 0    | 0           | x            | x                | 1      |
| 0    | 1           | х            | Х                | 0      |
| 1    | х           | 0            | 0                | 1      |
| 1    | х           | х            | 1                | 0      |
| 1    | x           | 1            | 0                | 0      |



## TEST CIRCUITS

Fig. 4 - Power Supply Current



## Fig. 5 - Power Supply Current



Fig. 6 - Power Supply Current





Fig. 7 - V-Turn ON & V-Turn OFF Threshold









## Fig. 9 - EO Turn ON & EO Turn OFF Threshold



Fig. 10 - Low Output Current Threshold (I2)



Fig. 11 -Output Current Limit (ILIMIT)



LB1019

#### APPLICATION

Power will not be applied to the load which is connected to the output of the LB1019 Power Controller unless the V – supply is more negative than a nominal – 33 volts. This condition is described as the V – turn-on threshold. Conversely, power will be interrupted to an operating load when the V – supply becomes more positive than a nominal – 30.5 volt. This condition is described as the V – Turn-OFF threshold. The LB1019 Power Controller has been designed to operate with a nominal power supply of – 48 volts.

Table 4 is a summary of the device operation. Specifically, the device may be interrogated (either with a microprocessor or with manual control) to determine the status of the load connected to the output of the LB1019. Voltage on the EO pin should be greather than +3.5 volts for the interrogation process.

If the LB1019 Power Controller is overloaded for a significant period of time and is in danger of destruction due to thermal runaway, the internal shutdown mechanism will act to protect the device and remove power from the load. An indication of this is that CURMON will be a logic LOW when MODE is a logic HIGH.

If desired, the user can differentiate between an overcurrent indication and thermal shutdown by examining <u>CURMON</u> with MODE being a logic HIGH and ON being a logic LOW. Then force ON to a logic HIGH and examine CURMON again. If CURMON remains LOW under both conditions, the device is in thermal shutdown and no current is flowing. If the state of CURMON changes under this test, the device was not shutdown, but was in an overcurrent condition.

Another special interrogation feature is the quiescent current indicator (MODE is set to zero). This feature indicates that the output of the controller is connected to the load.

| EO<br>(in) | ON<br>(in) | MODE<br>(in) | CURMON<br>(out) | DEVICE STATE                                                                                                                           |  |
|------------|------------|--------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------|--|
| 0          | х          | Х            | 1               | Disabled, output turned OFF                                                                                                            |  |
| 1          | 1          | Х            | 1               | Output OFF, device not in thermal Shutdown                                                                                             |  |
| 1          | 1          | 1            | 0               | Output OFF, device in thermal shutdown from previous overload                                                                          |  |
| 1          | 0          | 0            | 1               | Output ON, connection from controller output to the load is open                                                                       |  |
| 1          | 0          | 0            | 0               | Output ON, load is connected to the controller output                                                                                  |  |
| 1          | 0          | 1            | 1               | Output ON, current less than overload thereshold                                                                                       |  |
| 1          | 0          | 1            | 0               | Output ON, current greater than overload thereshold, device may be in danger of going into thermal shutdown, or is in thermal shutdown |  |

Table 4 - Device Operation Summary

The application diagram shown in Figure 12 illustrates the connections and external components which are necessary for the basic operation of the LB1019 Power Controller. The RC network (REXT and  $C_{EXT}$ ) holds the device in an OFF-state condition for a predetermined amount of time after V + is applied.

Fig. 12 - Power Controller Application Diagram







PRELIMINARY DATA

# SPEAKERPHONE KIT LB1020AF VOICE PATH SWITCH AND LB1021AD SPECIAL AMPLIFIER

This kit consists of two integrated circuits which form the basis of a high-performance speakerphone.

The system works in "half-duplex" and is powered from a single 12 V source.

The LB1020 performs the switching function needed for Speakerphone operation by accepting transmit and receive signals as input and providing transmit and receive variolosser control signals as output. Timing of the various switching functions is selectable using external RC components.

The LB1020 also provides a noise guard featu-

re which permits steady background noise to be ignored in making the transmit/receive switching decision.

The LB1021 provides the linear amplification for the speakerphone system, including switchable, controllable gain for the transmit and receive voice paths, speaker and line drive capabilities, and switchguard/talkdown gain. It also provides a stable, low-noise signal reference from the 12 V supply.



Speakerphone Kit application diagram



- SINGLE POWER SUPPLY
- DETERMINES TRANSMIT/RECEIVE MODE.

LB1020

- HALF-DUPLEX OPERATION, RECEIVE IN DEFAULT
- ALL TIMING, CONTROLLABLE WITH EXTERNAL COMPONENTS
- PROVIDES SWITCHING UNAFFECTED BY BACKGROUND NOISE

20 PWWWWW

DIP-24 C Plastic

ORDERING NUMBER: LB1020AF





#### ABSOLUTE MAXIMUM RATINGS (at 25°C unless otherwise specified)

| Parameter                 | Value         | Unit |
|---------------------------|---------------|------|
| Power Dissipation         | 1000          | mW   |
| Operating Voltage         | 15            | V    |
| Storage Temperature Range | - 40 to + 125 | °C   |

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



**PIN CONFIGURATION** 

|          | · · · · ·   | \      |            |
|----------|-------------|--------|------------|
| RVL OUT  | Q 1         | 24     | ] 42K      |
| TVL OUT  | <b>[</b> 2  | 23     | ] v.       |
| Q/0/0    | C 3         | 22     | VOL        |
| MSR      | d4          | 21     | ] v-       |
| NG TIME  | Ľ۶          | 20     | ) NC       |
| NC       | <b>d</b> ₀  | 19     | ) NC       |
| NC       | <b>d</b> 7  | 18     | ) NC       |
| NC       | Ľ۹          | 17     | RTD TIME   |
| RSG TIME | d۹          | 16     | RTD IN     |
| RSG IN   | <b>[</b> 10 | 15     | TSG TIME   |
| TTD TIME | <b>D</b> n  | 14     | ] TSG IN   |
| TTD IN   | 12          | 13     | HLDVR TIME |
|          |             | S-8993 |            |

# **PIN DESCRIPTION**

| Pin               | Name             | Description                                                                                                                                                                                                                                |
|-------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                 | RVL OUT          | This is the control current which regulates the attenuation of the receive variolosser on the LB1021AD. In transmit it is nominally 100 $\mu$ A. In receive it lies between zero and 100 $\mu$ A, depending on the volume control voltage. |
| 2                 | TVL OUT          | This is the current which regulates the attenuation of the transmit variolosser. In transmit, it is close to zero, while in receive it is nominally 100 $\mu$ A.                                                                           |
| 3                 | Q/O/O            | (Quiet-on-off). Quiet corresponds to $>$ 2V, off to $<$ -2V, and on is nominally OV.                                                                                                                                                       |
| 4                 | MSR              | Input for the midsupply voltage generated on the LB1021AD, this voltage is used as the signal ground and is not intended to be tied to system ground.                                                                                      |
| 5                 | NG TIME          | (Noise guard timing node). To this is connected the capacitor (usually large) which sets the time over which the background noise guard signal is averaged.                                                                                |
| 6,7,8<br>18,19,20 | No<br>connection |                                                                                                                                                                                                                                            |
| 9                 | RSG TIME         | To this is connected the RC circuit whose time constant determines the response of the noise guard peak catcher when the noise guard signal falls.                                                                                         |
| 10                | RSG IN           | This is the input to the receive switch guard peak detector. It is coupled to pin 9 of the LB1021AD through an RC voltage divider. The ratio of this divider sets the relative weight of this particular signal.                           |
| 11                | TTD TIME         | The RC circuit at this point sets the time constant of the peak detector for the transmit talkdown signal.                                                                                                                                 |
| 12                | TTD IN           | This is the input to the transmit talkdown peak detector.                                                                                                                                                                                  |
| 13                | HLDVR TIME       | The RC pair at this point sets the timing of the transition back to the receive state when<br>an idle condition is preceeded by transmit. It has little effect on the timing of the forced<br>receive transition.                          |
| 14                | TSG IN           | Input to the transmit switch guard peak catcher.                                                                                                                                                                                           |
| 15                | TSG TIME         | The RC pair at this point sets the dynamics of the transmit switch guard peak detector.                                                                                                                                                    |
| 16                | RTD IN           | Input to the receive talkdown peak detector.                                                                                                                                                                                               |
| 17                | RTD TIME         | Sets the time constant associated with the receive talk down peak detector.                                                                                                                                                                |
| 21                | V                | The negative power supply connection.                                                                                                                                                                                                      |
| 22                | VOL              | (Volume control input). Goes from $-4V$ (minimum volume) to 0V (maximum volume)                                                                                                                                                            |
| 23                | V +              | The positive power supply connection.                                                                                                                                                                                                      |
| 24                | 42K              | A 42.2K 1% resistor is connected from this point to midsupply reference.                                                                                                                                                                   |

Power-Supply Current @ ±6V

LB1020

| INPUT-OUTPUT TABLE                 |       |        |          |           |      |         |                 |         |                 |
|------------------------------------|-------|--------|----------|-----------|------|---------|-----------------|---------|-----------------|
|                                    | 3     | 12     | 13       | 16        | 22   | 1 RVL C | <b>ΟUT</b> (μΑ) | 2 TVL C | <b>ΟUT</b> (μΑ) |
| STATUS                             | Q/O/O | TTD IN | HLD TIME | RTD IN    | VOL  | MIN     | MAX             | MIN     | MAX             |
| Normal receive                     |       |        |          | - 1V      |      | - 6.5   | + 6.5           | 92      | 110             |
| Normal transmitt                   |       | + 1V   |          |           |      | 92      | 108             | -2      | + 6             |
| Receive with low volume            |       |        |          | - 1V      | - 4V | 93      | 107             | - 6     | + 10            |
| Transmitt with low volume          |       | + 1V   |          |           | - 4V | 93      | 108             | - 2.2   | + 6             |
| Off                                | - 4V  |        |          |           |      | 150     | 650             | 150     | 650             |
| Quiet                              | + 4V  |        | 1        |           |      | -6      | +6              | 150     | 650             |
| Transmit with low volume           |       |        | + 5.5V   |           | - 4V | 93      | 108             | —       | -               |
| Low Volume                         |       |        | - 4V     | -         | —    | -6      | + 10            |         |                 |
| Quiet with transmission            | + 4V  | + 1V   |          |           |      | -6      | +6              | 150     | 620             |
| Quiet with high level transmission | - 4V  | + 2V   |          |           |      | - 6     | -               | 150     | 620             |
| For RSG, RTD, TSG, TTD:            |       |        |          |           |      |         |                 |         |                 |
| Timing Discharge Current           |       |        |          | 440 μA Mi | n.   |         |                 |         |                 |
| Timing Leakage Current             |       |        |          | 1.5 μA Ma | IX.  |         |                 |         |                 |
| Input Leakage Current              |       |        |          | 1.5 μA Ma | IX.  |         |                 |         |                 |

**TEST SPECIFICATION** (For all Tests, V + = 6V, V - = -6V, and all other voltages are measured with respect to pin 4 (MSR);  $T_A = 25^{\circ}C$ )

3.0-9.0 mA

| Symbol              | Parameter                                                | Test Conditions                                                       | Min   | Max   | Unit |
|---------------------|----------------------------------------------------------|-----------------------------------------------------------------------|-------|-------|------|
| I <sub>(PS)</sub>   | Power Supply Current                                     | Measure current in positive and<br>negative supply leads (see Fig. 2) | 3     | 6     | mA   |
| V <sub>(13,4)</sub> | Holdover Voltage, Idle                                   | (See Fig. 2)                                                          | 2.6   | 3.4   |      |
| V <sub>(13,4)</sub> | Holdover Voltage, High                                   | $V_{(TTD)} = + 2V$ (see fig. 3)                                       | 4.3   | ļ     | ν    |
| V <sub>(13,4)</sub> | Holdover Voltage, Low                                    | $V_{(RTD)} = -2V$ (see fig. 4)                                        | 0     | 1.6   |      |
| I <sub>(RVL)</sub>  | Receive Variolosser Current Out,<br>RCV Max Volume       | $V_{(VOL)} = 0 V_{(RTD)} = -1.0V V_{(QT)} = 0$<br>(See Fig. 5)        | - 6.5 | + 6.5 |      |
| I <sub>(RVL)</sub>  | Receive Variolosser Current Out,<br>RCV Min Volume       | $V_{(VOL)} = -4V V_{(RTD)} = -1.0V V_{(QT)} = 0$<br>(See Fig. 5)      | 93    | 107   |      |
| I <sub>(TVL)</sub>  | Transmit Variolosser Current Out,<br>RCV Min Volume      | $V_{(VOL)} = -4V V_{(RTD)} = -1.0V V_{(QT)} = 0$<br>(See Fig. 5)      | - 6   | + 10  |      |
| I <sub>(TVL)</sub>  | Transmit Variolosser Current Out,<br>RCV Max Volume      | $V_{(VOL)} = 0V V_{(RTD)} = -1.0V V_{(QT)} = 0$<br>(See Fig. 5)       | 92    | 110   | μΑ   |
| l(RVL)              | Receive Variolosser Current Out,<br>Transmit Max Volume  | $V_{(VOL)} = 0V V_{(RTD)} = + 1.0V V_{(QT)} = 0$<br>(See Fig. 6)      | 92    | 108   |      |
| I <sub>(TVL)</sub>  | Transmit Variolosser Current Out,<br>Transmit Max Volume | $V_{(VOL)} = 0V V_{(RTD)} = +1.0V V_{(QT)} = 0$<br>(See Fig. 6)       | -2    | + 6   |      |



# TEST SPECIFICATION (Continued)

| Symbol                | Parameter                                                   | Test Conditions                                                                                 | Min    | Max    | Unit |
|-----------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------|--------|------|
| I <sub>(RVL)</sub>    | Receive Output Variolosser Current,<br>Transmit Min Volume  |                                                                                                 | 93     | 108    |      |
| I <sub>(TVL)</sub>    | Transmit Output Variolosser Current,<br>Transmit Min Volume |                                                                                                 | - 2.2  | + 6    |      |
| I <sub>(RVL)</sub>    | RCV Variolosser Output Current<br>QUIET/ON/OFF = OFF        | $V_{(QT)} = -4V$ (See Fig. 8)                                                                   | 150    | 650    |      |
| I <sub>(TVL)</sub>    | Trans. Variolosser Output Current,<br>QUIET/ON/OFF = OFF    | $V_{(QT)} = -4V$ (See Fig. 8)                                                                   | 150    | 650    | μΑ   |
| I <sub>(RVL)</sub>    | RCV Variolosser Output Current<br>RCV Quiet                 | $V_{(QT)} = +4V$ (See Fig. 8)                                                                   | - 6    | + 6    |      |
| I <sub>(TVL)</sub>    | Trans Variolosser Output Current,<br>RCV Quiet              | V <sub>(QT)</sub> = + 4V (See Fig. 8)                                                           | 150    | 650    |      |
| I <sub>(RVL)</sub>    | Transmit-Volume Interaction Current                         | V <sub>(HLDVR)</sub> = + 5.5V (See Fig. 9)                                                      | - 6    | +6     |      |
| I <sub>(TVL)</sub>    | Receive-Volume Interaction Current                          | V <sub>(HLDVR)</sub> =0 (See Fig. 9)                                                            | - 6    | 10     |      |
| V <sub>(NG)</sub>     | Noise Guard Timing Offset                                   | (See Fig. 2)                                                                                    | 0      | 620    | mV   |
| l <sub>(RVL)</sub>    | Transmit State Quiescent Current                            | $V_{(QT)} = +4V V_{(TTD)} = +1V V_{(RTD)} = 0$<br>(See Fig. 10)                                 | - 6    | +6     |      |
| I <sub>(TVL)</sub>    | Transmit Talkdown Current Transmit<br>Quieting              | $V_{(QT)} = +4V V_{(TTD)} = +1V V_{(RTD)} = 0$<br>(See Fig. 10)                                 | 150    | 620    |      |
| l <sub>(RVL)</sub>    | Receive Talkdown Current Transmit Off                       | $V_{(QT)} = -4V V_{(TTD)} = 0V V_{(RTD)} = -2V$<br>(See Fig. 10)                                | 150    | 620    | μA   |
| I <sub>(TVL)</sub>    | Transmit Talkdown Current Transmit Off                      | $V_{(QT)} = -4V V_{(TTD)} = +2V V_{(RTD)} = 0$<br>(See Fig. 10)                                 | 150    | 620    |      |
| I <sub>(13)</sub>     | Noise Guard Action Leakage                                  | (See Fig. 11)                                                                                   | - 1.3  | + 1.3  |      |
| VTH <sub>(13,4)</sub> | Transmit Talkdown Voice Switch<br>Threshold                 | $I_{(HLDVR)} = -24\mu A V_{(RSG)} = 0 V_{(TSG)} = 0$<br>(See Fig. 12)                           | 27.5   | 40     |      |
| VTH <sub>(12,4)</sub> | Transmit Talkdown Voice Switch<br>Threshold, RSG Signal     | $    I_{(HLDVR)} = -200 \mu A V_{(RSG)} = -1V  V_{(TSG)} = 0                                  $ | 946    | 1121   | mV   |
| VTH <sub>(16,4)</sub> | Receive Talkdown Voice Switch<br>Threshold, RSG Signal      | $I_{(HLDVR)} = +65\mu A V_{(RSG)} = 0 V_{(TSG)} = 0$ (See Fig. 12)                              | - 27.5 | - 42.5 |      |
| VTH <sub>(16,4)</sub> | Receive Talkdown Switch Threshold,<br>TSG Signal            | $I_{(HLDVR)} = +65 \ \mu A \ V_{(RSG)} = 0$<br>$V_{(TSG)} = +1V$ (See Fig. 12)                  | - 1375 | - 1633 |      |
| l <sub>(10)</sub>     | Receive Switch Guard Input Leakage                          | $V_{(RSG)} = V_{(TTD)} = V_{(RTD)} = V_{(TSG)} = 0$<br>S1 closed, S2-5 open (See Fig. 13)       | - 1.5  | + 1.5  |      |
| I <sub>(12)</sub>     | Transmit Talkdown Input Leakage                             | $V_{(RSG)} = V_{(TTD)} = V_{(RTD)} = V_{(TSG)} = 0$<br>S2 closed, S1,3,4,5 open (See Fig. 13)   | - 1.5  | + 1.5  |      |
| I <sub>(14)</sub>     | Transmit Switch Guard Input Leakage                         | Close S3 (See Fig. 13)                                                                          | - 1.5  | + 1.5  | μA   |
| I <sub>(16)</sub>     | Receive Talkdown Input Leakage                              | Close S4 (See Fig. 13)                                                                          | - 1.5  | + 1.5  |      |
| I <sub>(16)</sub>     | Receive Talkdown Timing Leakage<br>Current                  | Close S4 and S5 $V_{(RTD)} = +1.0V$<br>(See Fig. 13)                                            | - 1.5  | + 1.5  |      |



# TEST SPECIFICATION (Continued)

| Symbol                | Parameter                                       | Test Conditions                                                                                                                                                                                                                                                     | Min   | Max   | Unit |
|-----------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|------|
| l <sub>(16)</sub>     | Receive Talkdown Timing Discharge<br>Current    | Close S4 and S5. $V_{(RTD)} = -1.0V$<br>(See Fig. 13)                                                                                                                                                                                                               | 440   | —     |      |
| I <sub>(15)</sub>     | Transmit Switch Guard Time Leakage<br>Current   | Close S3 and S6 $V_{(TSG)} = -1.0V$<br>(See Fig. 13)                                                                                                                                                                                                                | - 1.5 | + 1.5 |      |
| I <sub>(15)</sub>     | Transmit Switch Guard Time<br>Discharge Current | Close S3 and S6. $V_{(TSG)} = +1.0V$<br>(See Fig. 13)                                                                                                                                                                                                               | -     | - 440 |      |
| l <sub>(11)</sub>     | Transmit Talkdown Time Leakage<br>Current       | Close S2 and S7. $V_{(TTD)} = -1.0 V$ (See Fig. 13)                                                                                                                                                                                                                 | - 1.5 | + 1.5 |      |
| l <sub>(11)</sub>     | Transmit Talkdown Time Discharge<br>Current     | Close S2 and S7. V <sub>(TTD)</sub> = +1.0V<br>(See Fig. 13)                                                                                                                                                                                                        | -     | - 440 |      |
| I <sub>(9)</sub>      | Receive Switch Guard Time Leakage<br>Current    | Close S1 and S8 V <sub>(RSG)</sub> = +1.0V<br>(See Fig. 13)                                                                                                                                                                                                         | - 1.5 | + 1.5 |      |
| I <sub>(9)</sub>      | Receive Switch Guard Time<br>Discharge Current  | Close S1 and S8. $V_{(RSG)} = -1.0V$<br>(See Fig. 13)                                                                                                                                                                                                               | 440   | -     |      |
| I <sub>(22)</sub>     | Volume Control Leakage Current                  | $ \begin{array}{lll} S1,2,3,4 \mbox{ open. } S5,S6 \mbox{ closed.} \\ V_{(VOL)} = - 4V \mbox{ V}_{(TTD)} = 0 \mbox{ V}_{(Q00)} = 0 \\ V_{(HLDVR)} = 0 \mbox{ (See Fig. 14)} \end{array} $                                                                           | - 1.5 | + 1.5 |      |
| I <sub>(13)</sub>     | Holdover Timing Leakage Current                 | $\begin{array}{l} S1,2,3,4,5 \mbox{ open. S6 closed } V_{(VOL)} = 0 \\ V_{(TTD)} = 0 \ V_{(Q00)} = 0 \ V_{(HLDVR)} = + \ 4.0V \\ (See \ Fig. \ 14) \end{array}$                                                                                                     | - 1.5 | + 1.5 | μA   |
| I <sub>(5)</sub>      | Noise Guard Timing Leakage Current              | $\begin{array}{l} S1,4,5,6 \text{ open. } S2,S3 \text{ closed.} \\ V_{(VOL)} = 0 \ V_{(TTD)} = + 1V \ V_{(Q00)} = 0 \\ V_{(HLDVR)} = = 0V \qquad (See \ Fig. \ 14) \end{array}$                                                                                     | 4.5   | 21    |      |
| I <sub>(5)</sub>      | Noise Guard Drive Leakage Current               | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                | -     | 350   |      |
| I <sub>(3)</sub>      | Q/0/0 High Leakage Current                      | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                | - 12  | + 12  |      |
| I <sub>(3)</sub>      | Q/0/0 Low Leakage Current                       | $\begin{array}{l} S1,2,3,4,6 \text{ open. } S5 \text{ closed } V_{(VOL)} = 0 \\ V_{(TTD)} = 0 \ V_{(Q00)} = -4.0V \\ V_{(HLDVR)} = 0 \qquad  | - 12  | + 12  |      |
| VTH <sub>(16,4)</sub> | Receive Talkdown Threshold                      | $\begin{array}{l} \text{VTH}_{(16,4)} \text{ is the Voltage between pins} \\ 16 \text{ and } 4 \text{ at which } V_{(13,4)} \text{ makes the} \\ \text{transition from } >1.2 \text{V to } <1.2 \text{V} \\ \text{(See Fig. 15)} \end{array}$                       | -24   | - 46  | mV   |
| VTH <sub>(13,4)</sub> | Holdover Timing Threshold Voltge                | VTH <sub>(13,4)</sub> is the voltage between the pins 13 and 4 at which I <sub>(TTD)</sub> lies between 10 and 90 $\mu$ A. (See Fig. 16)                                                                                                                            | .915  | 1.16  | V    |



#### **TEST CIRCUITS**

Fig. 2



Fig. 3 - Remove load normally connected to pin 12



Fig. 5 - Remove load normally connected to pins 1,2,3 and 16



Fig. 4 - Remove load normally connected to pin 16



Fig. 6 - Remove load normally connected to pins 1,2,12 and 22.





Fig. 7 - Remove load normally connected to pins 1,2,12,16 and 22



Fig. 9 - Remove load normally connected to pins 1,2,12,16, and 22



Fig. 11 - Remove load normally connected to pin 12



Fig. 10 - Remove load normally to 1,2,12 and 16.  $V_{(NG)} =$  voltage measured at test #19



Fig. 12 - Remove load normally to 12 and 14.  $V_{(NG)} =$  voltage measured at test #19



# Fig. 8 - Remove load normally connected to pin 3

2

.

VIOT

24

23

22

21

20



Fig. 13 - Disconnect load normally to pins 10,12,14, and 16

Fig. 14 - Remove normal load from pin 12. Disconnect load normally to pins 10,12,14, and 16



Fig. 15 -  $V_{(NG)}$  = voltage measured at test # 19



Fig. 16 -  $V_{(NG)}$  = voltage measured at test # 19

|         | 1  | 24 |
|---------|----|----|
| I(RVL)  | 2  | 23 |
| 1       | 3  | 22 |
|         | 4  | 21 |
|         | 5  | 20 |
| + V(NG) | 6  | 19 |
| T       | 7  | 18 |
|         | 8  | 17 |
|         | 9  | 16 |
|         | 10 | 15 |
|         | 11 | 14 |
|         | 12 | 13 |
|         | L  |    |



# SPECIAL AMPLIFIER FOR SPEAKERPHONE APPLICATION

(See Application at the end of the chapter)

- PROVIDES ALL VOICE PATH AMPLIFICATION
- HIGH-GAIN RECEIVE PREAMPLIFIER ACCOMMODATES VARIETY OF MICROPHONES
- 78 mA SPEAKER DRIVE CAPABILITY
- GAIN, SWITCHING CONTROLLABLE BY 0-100  $\mu$ A CONTROL CURRENTS



Fig. 1 - Block Diagram



#### ABSOLUTE MAXIMUM RATINGS (at 25°C unless otherwise specified)

| Parameter                 | Value       | Unit |
|---------------------------|-------------|------|
| Power Supply Voltage      | 15          | V    |
| Power Dissipation         | 900         | mW   |
| Storage Temperature Range | -40 to +125 | °C   |

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



# PIN CONFIGURATION



# **PIN DESCRIPTION**

| Pin | Name    | Description                                                                                                                                                                                                                                                                                                              |
|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | TTD OUT | Output of the transmit talkdown amplifier. This is a voltage which is proportional to the output of the microphone.                                                                                                                                                                                                      |
| 2   | TC1     | This is the output of the transmit preamplifier which drives the transmit variolosser. The-<br>re are two outputs of both the transmit and receive preamplifiers: one to drive the vario-<br>losser, the other to drive the talkdown circuits. It should be remembered that these outputs<br>are currents, not voltages. |
| 3   | TVL IN  | Transmit variolosser control current input.                                                                                                                                                                                                                                                                              |
| 4   | TC2     | Transmit variolosser signal current input. This is connected to pin 2 via an RC circuit.                                                                                                                                                                                                                                 |
| 5   | MIC     | Microphone input. Self-explanatory. There is sufficient gain to handle low-level micro-<br>phones. Higher-output microphone types may need a resistive pad. The return path to<br>the mike is the mid-supply reference.                                                                                                  |
| 6   | MSR     | Midsupply voltage generated on the chip; this voltage is used as the signal ground and is not intented to be tied to system ground.                                                                                                                                                                                      |
| 7   | Τ ΟυΤ   | Transmit output, which drives the line in the transmit mode.                                                                                                                                                                                                                                                             |
| 8   | TSG OUT | Transmit switch guard output. This is a voltage intended to drive the TSG peak detector; it is proportional to the transmitted signal.                                                                                                                                                                                   |
| 9   | RSG OUT | Receive switch guard output. Proportional to the voltage which drives the speaker, it is an input to the RSG peak detector.                                                                                                                                                                                              |
| 10  | V+      | Positive power supply input.                                                                                                                                                                                                                                                                                             |
| 11  | RVL IN  | Receive variolosser control current input, from the loss control circuit of the LB1020AF.                                                                                                                                                                                                                                |
| 12  | RC2     | The signal current input to the receive variolosser.                                                                                                                                                                                                                                                                     |
| 13  | SPEAKER | The return path from the speaker, is the V- supply, not the midsupply reference. The MSR is the output of an operational amplifier, and cannot supply the currents needed to drive the speaker. The speaker is capacitively coupled.                                                                                     |
| 14  | V –     | Negative power supply input.                                                                                                                                                                                                                                                                                             |
| 15  | RTD OUT | Receive talkdown output, proportional to the receive input signal.                                                                                                                                                                                                                                                       |
| 16  | RIN2    | One of the two receive input connections. When the receive signal source is single-ended, this pin is tied to midsupply reference.                                                                                                                                                                                       |
| 17  | RCI     | The output of the receive preamplifier which drives the variolosser.                                                                                                                                                                                                                                                     |
| 18  | RIN1    | The other receive input (together with RIN2, pin 16)                                                                                                                                                                                                                                                                     |



# **ELECTRICAL SPECIFICATIONS** (For all Tests, V + = 6V, V - = -6V, and all other voltages are measured with respect to pin 4 (MSR); $T_A = 25^{\circ}C$ )

| Parameters                         | Test Conditions                                            | Min   | Nom | Max | Unit |
|------------------------------------|------------------------------------------------------------|-------|-----|-----|------|
| Receive Preamplifier Gain          |                                                            | 8.5   | 12  | 15  | dB   |
| Total Receive Path Gain            | R <sub>(IN)</sub> = 4 Kilohms                              | 35    | 38  | 41  | dB   |
| Receive Max Gain/Min Gain          |                                                            | 46    | 50  | 53  | dB   |
| Transmit Path Gain                 | (Microphone to T <sub>(OUT)</sub> )                        | 25    | 28  | 31  | dB   |
| Transmit Max Gain/Min Gain         |                                                            | 47    | 52  | 56  | dB   |
| Receive Variolosser Transimpedance |                                                            | 60.8  | 74  | 86  | kΩ   |
| Speaker Output Swing               | $V_{ps} = \pm 5.5V,$<br>R <sub>Speaker</sub> = 45 $\Omega$ | ± 3.5 | -   | -   | V    |
| Power Supply Current               |                                                            | 8.0   | 22  | 34  | mA   |
| T <sub>(OUT)</sub> drive current   | ±3V                                                        | ±800  |     |     | μA   |
| Transmit Path quieting             |                                                            | - 70  |     |     | dB   |

# **TEST SPECIFICATION** (For all Tests, V + = 6V, V - = -6V, and all other voltages are measured with respect to pin 4 (MSR); $T_A = 25$ °C)

| Symbol               | Parameter                                        | Test Conditions                                                                                                                      | Min   | Max   | Unit              |
|----------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------------------|
| l <sub>(PS)</sub>    | Power Supply Current                             | Measure current into VS + lead<br>(See Fig. 2)                                                                                       | 10    | 30    | mA                |
| V <sub>OS</sub>      | MID-Supply Voltage Offset                        | $V_{OS} = V_{(6)} - \frac{V_{(10)} + V_{(14)}}{2}$ (See Fig. 2)                                                                      | - 100 | + 100 |                   |
| V <sub>(13,6)</sub>  | Speaker Offset Voltage                           | Ramp current out of lead 11 from 0 to 100 $\mu$ A. Measure positive and negative excursions of V <sub>(13,6)</sub> (See Fig. 3)      | - 80  | + 80  | mV                |
| ΔV <sub>(13,6)</sub> | Receive Switch Offset Voltage                    | Calculate difference between<br>maximum and minimum value of<br>V <sub>(13,6)</sub> during current ramp of test 3<br>(See Fig. 3)    | _     | 150   | mV <sub>P-P</sub> |
| V <sub>(9,6)</sub>   | Receive Switch Guard Offset                      | Ramp current out of lead 11 from 0 to 100 $\mu$ A. Measure positive and negative excursions of V <sub>(9,6)</sub> (See Fig. 3)       | - 0.5 | + 1.0 | v                 |
| V <sub>(15,6)</sub>  | Receive Talkdown Offset                          | (See Fig. 2)                                                                                                                         | - 0.5 | + 0.5 |                   |
| I(RPRE)              | Receive Preamp Offset Current                    | (See Fig. 4)                                                                                                                         | - 70  | + 70  | μA                |
| V±(MS)               | MID Supply Current Source and Sink<br>Capability | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                 | - 600 | + 600 | mV                |
| IOS <sub>(RPA)</sub> | Receive Preamp Swing, High                       | $ \begin{array}{ll} V_{(RIN1)} = +400mV \\ V_{(RC1)} = +2.0V, \ Remove \ normal \ load \\ from \ 17 & (See \ Fig. \ 6) \end{array} $ | —     | - 500 | μA                |
| IOS <sub>(RPA)</sub> | Receive Preamp Swing, Low                        | $V_{(RC1)} = -2.0V$ , remove normal load<br>from 17 (See Fig. 6)                                                                     | + 500 | -     |                   |

| TEST SPECIFICATION (Continued) |                                         |                                                                                                                                                                                          |       |       |      |  |  |
|--------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|------|--|--|
| Symbol                         | Parameter                               | Test Conditions                                                                                                                                                                          | Min   | Max   | Unit |  |  |
| VOS(RTD)                       | RTD Swing, High                         | $V_{(RIN1)} = -200 \text{ mV}$ (See Fig. 7)                                                                                                                                              | + 4.5 | -     |      |  |  |
| VOS(RTD)                       | RTD Swing, Low                          | $V_{(RIN1)} = -200 \text{ mV}$ (See Fig. 7)                                                                                                                                              | -     | - 4.5 |      |  |  |
| VOS(RSG)                       | RSG Swing, High                         | I <sub>(RC2)</sub> = - 200 mA (See Fig. 8)                                                                                                                                               | + 4.5 | —     |      |  |  |
| VOS(RSG)                       | RSG Swing, Low                          | I <sub>(RC2)</sub> = -200 mA (See Fig. 8)                                                                                                                                                | _     | - 4.5 | v    |  |  |
| VOS <sub>(SPR)</sub>           | Speaker Swing, Positive                 | $I_{(RC2)} = -500 \ \mu A$ (See Fig. 9)                                                                                                                                                  | + 3.3 | _     |      |  |  |
| VOS <sub>(SPR)</sub>           | Speaker Swing, Negative                 | $I_{(RC2)} = -500 \ \mu A$ (See Fig. 9)                                                                                                                                                  | -     | - 3.3 |      |  |  |
| ARCM(RP)                       | Receive Preamp Common Mode<br>Rejection | $ARCM_{(RP)} = \frac{V_{(RC1)}}{V_{(RIN1)}}$ (See Fig. 10)                                                                                                                               | -     | 0.08  | —    |  |  |
| Z01 <sub>h</sub>               | Receive Path Transimpedance, High       | $ \begin{array}{l} IAC_{(RC2)} = 10\muA \ rms, \ I_{(RVLM)} = 0\muA, \\ Z01_{h} = V_{(SPKA)}/I_{(RVLIN)}  (See \ Fig. \ 11) \end{array} $                                                | 54.1  | 93.3  | kΩ   |  |  |
| Z01 <sub>i</sub>               | Receive Path Transimpedance, Low        | $ \begin{array}{l} IAC_{(RC2)} = 180 \mu A \mbox{ rms}, \\ I_{(RVLIN)} = 100 \mu A, \\ Z01_I = V_{(SPKA)} / IAC_{(RC2)} \mbox{ (See Fig. 11)} \end{array} $                              | 94.4  | 428   | Ω    |  |  |
| AV                             | Receive Variolosser Range               | AV = Z01 <sub>h</sub> /Z01 <sub>1</sub><br>(See Fig. 11)                                                                                                                                 | 46    | 54    | dB   |  |  |
| Z01 <sub>(RSG)</sub>           | Receive Switch Gaurd<br>Transimpedance  | $\label{eq:lres} \begin{split} I_{(RVLIN)} = O \mu A \ IAC_{(RC2)} = 4 \mu A \ rms \\ Z01_{(RSG)} = V_{(RSGOUT)} / IAC_{(RC2)} \\ & (See \ Fig. \ 11) \end{split}$                       | 400   | 665   | kΩ   |  |  |
| AI <sub>(RTD)</sub>            | Receive Talkdown Current Gain           | $      I_{(RVLM)} = O\mu A \ IAC_{(RM1)} = 10\mu A       AI_{(RTD)} = V_{(RTDOUT)}/(20.5K\Omega \times 10\mu A)       (See Fig. 12)                                   $                  | 11    | 13    |      |  |  |
| Al <sub>(PRE)</sub>            | Receive Preamp Current Gain             |                                                                                                                                                                                          | 7.7   | 16    | dB   |  |  |
| AT <sub>(RP)</sub>             | Overall Receive Path Gain               | VAC <sub>(RIN1)</sub> = 20 mV (See Fig. 13)<br>AT <sub>(RP)</sub> = V <sub>(SPKR)</sub> /VAC <sub>(RIN1)</sub>                                                                           | 38    | 47    |      |  |  |
| V <sub>(TOUT)</sub>            | Transmit Output Offset                  | $\begin{array}{lll} \mbox{Vary I}_{(TVL)} \mbox{ from 0 to 100} \mbox{$\mu$A$ while} \\ \mbox{observing maximum and minimum} \\ \mbox{values of V}_{(TOUT)} & (See Fig. 14) \end{array}$ | - 88  | + 88  |      |  |  |
| V <sub>(TOUT)</sub><br>(RANGE) | Transmit Switch Offset                  | In test 26, V <sub>(OUT)</sub> (RANGE) =<br>V <sub>(TOUT)</sub> (MAX)-V <sub>(TOUT)</sub> (MIN)<br>(See Fig. 14)                                                                         | -     | 88    | mV   |  |  |
| V <sub>(TSG)</sub>             | Transmit Switch Gaurd Offset            | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                     | - 550 | + 280 |      |  |  |
| V <sub>(1,6)</sub>             | Transmit Talkdown Offset                | (See Fig. 2)                                                                                                                                                                             | - 550 | + 550 |      |  |  |
| I(TC1)                         | Transmit Talkdown Offset                | S1 open $V_{(TC1)} = 0$ (See Fig. 15)                                                                                                                                                    | - 77  | + 77  |      |  |  |
| I <sub>(TC1)</sub>             | Transmit Preamp Swing, Negative         | S1 closed V <sub>(TC1)</sub> = + 2V V <sub>(MIC)</sub> = + 0.3V<br>(See Fig. 15)                                                                                                         | -     | - 360 | μA   |  |  |
| I <sub>(TC1)</sub>             | Transmit Preamp Swing, Positive         | S1 closed. $V_{(TC1)} = -2V$<br>$V_{(MK)} = -0.12V$ (See Fig. 15)                                                                                                                        | + 450 |       |      |  |  |

LB1021

# TEST SPECIFICATION (Continued)

| Symbol                    | Parameter                                 | Test Conditions                                                                                                                                                            | Min  | Max   | Unit  |
|---------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-------|
| V <sub>(TTD)</sub>        | Transmit Talkdown Swing, Positive         | $I_{(TTD)} = -50\mu A V_{(MK)} = +0.12V$ (See Fig. 16)                                                                                                                     | 3.2  | -     |       |
| V <sub>(TTD)</sub>        | Transmit Talkdown Swing Negative          | $I_{(TTD)} = -50\mu A V_{(MK)} = +0.12V$ (See Fig. 16)                                                                                                                     | -    | 1.1   |       |
| V <sub>(TSG)</sub>        | Transmit Switch Guard Output,<br>Positive | $\begin{split} I_{(TC2)} &= +300\mu\text{A dc S1 closed} \\ I_{(TVLM)} &= 0 & (See Fig. 17) \end{split}$                                                                   | 3.2  | -     |       |
| V <sub>(TSG)</sub>        | Transmit Switch Guard Output,<br>Negative | $ I_{(TC2)} = -300 \mu A \text{ dc S1 closed} \\ I_{(TVLIN)} = 0 \qquad (See Fig. 17) $                                                                                    | —    | - 3.2 | v     |
| V <sub>(TRAN)</sub>       | Transmit Voltage Swing, Positive          | S1 open $I_{(TC2)} = -800\mu A dc$<br>$I_{(TVLM)} = 0$ (See Fig. 17)                                                                                                       | —    | _     |       |
| V <sub>(TRAN)</sub><br>dc | Transmit Output Swing Negative            | S1 open, $I_{(TVLN)} = 0$<br>$I_{(TC2)} = + 800\mu A dc$ (See Fig. 17)                                                                                                     | -    | -2.7  |       |
| Z <sub>(TRAN)</sub>       | Transmit Path Trans Impedence Max         | S1 open $I_{(TVLN)} = 0$ , $I_{(TC2)} = 180\mu A rms$<br>$Z_{(TRAN)} = V_{(TRAN)}/I_{(TC2)}$ (See Fig. 17)                                                                 | 11.1 | 22    | kΩ    |
| Z <sub>(TRAN)</sub>       | Transmit Path Impedence Min               | S1 open I <sub>(TVLIN)</sub> = 100 $\mu$ A, I <sub>(TC2)</sub> = 180<br>$\mu$ A rms Z <sub>TRAN</sub> = V <sub>(TRAN)</sub> /I <sub>(TC2)</sub><br>(See Fig. 17)           | 25   | 88    | Ω     |
| AV <sub>(TRAN)</sub>      | Transmit Loss Range                       | AV <sub>(TRAN)</sub> = ZTRAN <sub>(test 39)</sub> /<br>ZTRAN <sub>(test 40)</sub> (See Fig. 17)                                                                            | 46   | 57    | dP    |
| A <sub>(TTD)</sub>        | Transmit Talkdown Voltage Gain            | I <sub>(TVLM)</sub> = 0 V <sub>(MIC)</sub> = 20 mV rms<br>ATTD = V <sub>(TTD)</sub> /V <sub>(MIC)</sub> (See Fig. 18)                                                      | 32.7 | 38.4  |       |
| G <sub>(TPRE)</sub>       | Transmit Preamp Transconductance          | $\begin{split} I_{(TVL)} &= 0 \mu A \text{ dc } V_{(MIC)} = 20 \text{ mV rms} \\ G_{(TPRE)} &= I_{(TVL)} / 10 K \Omega / V_{(MIC)} \\ & (See \text{ Fig. 19}) \end{split}$ | 3.0  | 8.3   | ms    |
| AV <sub>(TRAN)</sub>      | Transmit Voltage Gain                     | $I_{(TVL)} = 0 V_{(MIC)} = 20\Omega A \text{ rms}$<br>$AV_{(TRAN)} = V_{(TRAN)}/V_{(MIC)}$ (See Fig. 18)                                                                   | 22.5 | 34    |       |
| ACT                       | MIC-RSG Crosstalk, High Gain              | $I_{(TVL)} = 100\mu A V_{(MIC)} = 120 \text{ mV rms}$<br>ACT = $V_{(RSG)}/V_{(MIC)}$ (See Fig. 18)                                                                         | —    | 3.0   | dB    |
| ACT                       | MIC-RSG Crosstalk, Low Gain               | $I_{(TVL)} = 0 V_{(MIC)} = 120 \text{ mV rms}$<br>ACT = $V_{(RSG)}/V_{(MIC)}$ (See Fig. 18)                                                                                | —    | 3.0   |       |
| ACT                       | RIN-TSG Crosstalk                         | ACT = V <sub>(TSG)</sub> /20 mV (See Fig. 20)                                                                                                                              |      | 10    |       |
| V <sub>(NOISE)</sub>      | Noise Output                              | (See Fig. 21)                                                                                                                                                              |      | 10    | mVrms |



# TEST CIRCUITS

Fig. 2 - Default Test Connection



Fig. 3





Fig. 5



Fig. 6

Fig. 4





Fig. 7 - Remove normal load from pin #15



Fig. 9 - Remove normal load from pin #13



Fig. 8 - Remove normal load from pin #9



Fig. 10 - Remove normal load from pin numbers 16, 17, and 18



Fig. 12 - Remove normal load from pin 17







Fig. 13 - Remove mormal load from pin 18



Fig. 15 - Remove normal load from pins 1 and 5



Fig. 14







Fig. 17



Fig. 18





# Fig. 19 - Disconnect normal load from pin 2







Fig. 21



#### APPLICATIONS

#### I. INTRODUCTION

This document is intended to provide background material for the application of two devices, the LB1021AD Speakerphone Voice Path IC and the LB1020AF Speakerphone Switching Circuit IC, in Speakerphone and Speakerphone-like applications. Since the two ICs were designed to be used together, the entire discussion will relate to composite of the pair embedded in a typical Speakerphone circuit.

#### **II. SPEAKERPHONE TUTORIAL**

The easiest way to understand the functioning of this (or any) Speakerphone configuration is to consider the problems with which any speakerphone must deal:

- It must amplify an outgoing (transmit) signal from the microphone to a level high enough to meet transmit specifications.
- It must amplify an incoming (receive) signal to a high enough power level to drive a speaker.
- It must prevent the instability that would occur if the received signal fed back to the microphone and became the amplified transmitted signal.

In the realization under discussion here, we solve problem (3) by switching the receive and transmit path in such a manner they are never both on at once. We are, in effect, always breaking one part or the other of the feedback path. This approach is termed "half-duplex" operation, as contrasted to "duplex" operation in which both transmit and receive paths can function at once. As might be imagined, the problem of suppressing oscillation in duplex operation of a speakerphone, which must work in a rather broad range of acoustic environments, can become quite complicated. For the rest of this tutorial, we shall use the term "Speakerphone Circuit" to refer to the particular half-duplex realization employing the LB1021AD/LB1020AF.

LB1020

We shall also, for the rest of the discussion, assume that the problem of splitting the communication channel into separate receive and transmit channels has been accomplished. In ordinary telephone applications this is usually done with a hybrid; in principle it could be done with a four-wire transmission line, or by the internal electronics of a CODEC or radiotelephone.

For our circuit, we may now break the Speakerphone into three main elements:

- A relatively simple transmission path which amplifies the microphone signal and drives the transmission channel. It can be switched on or off.
- A simple receive path which amplifies the received signal and drives a loudspeaker, it also is switchable.
- A complex switching circuit which decides between the receive and transmit configuration, based on the nature and relative amplitudes of the receive signal coming in over the line and that generated at the microphone.

Fig. 1 illustrates a fairly primitive speakerphone which illustrates the basic switching scheme employed. The diodes shown on the outputs of some of the amplifiers indicate that the signals at these points are rectified, and either the positive or negative peak values appear.

If we first consider the transmit and receive paths, the most notable feature is that we have elected to do our switching by changing gains rather than by some binary ON-OFF scheme. There is no switching at all in the strict sense; the undesired signal is reduced to a very low level rather than being in-



Fig. 1 - Simplified Speakerphone Circuit


terrupted. We shall not further add to the length of this paper by discussing the pros and cons of alternate approaches, other than to note that they exist.

The switching portion of Figure 1 illustrates the basic approach to switching. Four signals are sampled:

- 1. Transmit Talkdown (TTD), proportional to the signal from the microphone.
- 2. Transmit Switch Guard (TSG), proportional to the signal transmitted down the line.
- 3. Receive Talkdown (RTD), proportional to the received signal.
- 4. Receive Switch Guard (RSG), proportional to the signal driving the speaker.

In general, switch guard signals tend to prevent a change of configuration, while talkdown signals promote a change.

To see how the system works, suppose the system is in a transmit configuration, and someone is speaking into the microphone. The TTD output is high, and its positive peaks are being held; RSG is low. There is therefore a large positive signal at A, which passes through to the A > B? comparison circuit. TSG is high also, and its positive peaks are held, while RTD is low. B is high and positive, but the diode prevents it from getting through to the comparator. A therefore dominates the switching, and the circuit is held in transmit mode.

Now suppose that the person on the other end of the line wishes to interrupt, and begins to speak more loudly than the person who has the line. RTD increases, and, assuming the person who wants the line is speaking loudly enough, it becomes greater than TSG. B then becomes large and negative. RSG has not changed, since switching has not yet occurred, so A is unchanged. When the magnitudes of the receive input signal relative to the microphone signal becomes great enough, the circuit will switch into receive.

At this point TSG drops low and RSG increases. This causes A to decrease in magnitude, or even change sign; B remains negative and its magnitude increases. This drives the circuit even deeper into the receive configuration. Even if the microphone signal were to increase slightly, or the receive signal were to decrease slightly, the configuration would not drop back into transmit. This hysteresis prevents the distracting rapid switching back and forth that would otherwise occur when the two signal levels were very close to one another. Although this simplified circuit provides the hysteresis necessary to prevent switching instabilities at near-identical signal levels, it would have numerous other distracting shortcomings.

The largest set of shortcomings derives from the fact that the circuit, as shown, has no built-in delays or time constants. In the transmit mode, for example, the system could be switched by a small signal, or even by noise, every time the speaker paused. Indeed, it could be easily switched during the small time intervals between words.

Moreover, Figure 1 gives no indication that the switching of the circuit is done over a time interval. However, if background noise, speech, and any dc offsets in the system are switched intantaneously, the hearer is aware of a popping sound. Switching must therefore be done by ramping volume over a well-controlled time interval. This time interval must be short when speech is being switched, since clipping of the initial syllable must be avoided. In the present speakerphone system, the line always falls back to receive when no one is speaking. In this case, the primary source of pop is noise and d.c. offset, and there is no speech to mask it, and the gain rampup time can and should be longer.

If a simple speakerphone is used in an environment where there is a steady noise in the background, that noise can easily dominate the switching, so that the speakerphone would tend always to fall back into the transmit state. A feature that automatically subtracted out a constant, or at least a slowly varying, background noise before making the switching decision wuold be useful in many applications.

Finally, we have not yet considered user-controlled features that would normally be needed: volume control, muting (so that transmission can be cut off during a side conversation) and, of course, on-off controls.

#### III. Speakerphone Block Diagram

Figure 2 is a diagram of the whole speakerphone configuration realized with LB1020AF and LB1020AD pair.

Let us begin with the transmit gain path. This consists of:

**Transmit Preamplifier** This takes the incoming voltage signal from the microphone, amplifies it, and converts it to two proportional currents. (The multiplication step which follows is more easily accom-

plished working with currents). One current goes to the transmit multiplier, the other to transmit talkdown (TTD) amplifier.

**Transmit Multiplier**, which attenuates the current output of the transmit preamplifier by a factor proportional to the TVL current from the loss control circuit.

**Transmit output driver.** At this point the current is converted back to a voltage; the voltage at this point is the transmitted voltage.

The receive amplifier chain is very similar to the transmit chain:

Receive preamplifier This amplifies the received signal from the line and converts it to two currents. One current drives the receive multiplier, the other is the input to the receive talkdown (RTD) amplifier. Notice that, unlike the transmit preamplifier, this preamplifier has a differential input: that's the way telephone signals often come.

**Receive Multiplier** attenuates the current from the receive preamplifier by a factor proportional to the RVL output of the loss control circuit.

**Loudspeaker Driver** Converts the current from the receive multiplier, and provides sufficient power to drive a 45 ohm speaker.

The decision of whether to be in transmit or receive mode is based on samples of the power levels at four points: microphone, receive input, speaker, and transmit output. The circuitry which performs the decision function is driven by four voltage inputs. Four preamplifiers are necessary to provide voltages proportional to the four signals. These are:

LB1020

**Transmit Talk Down** The reason for the nomenclature is covered in the preceeding section and will not be repeated here. Since we must convert a current to a voltage, this is a transresistance amplifier, and provides a voltage proportional to the microphone signal level.

**Transmit Switch Guard** This is a voltage amplifier, and samples the transmitted voltage.

**Receive Talk Down** A transresistance amplifier whose output is proportional to the received signal.

Receive Switch Guard A voltage amplifier whose output is proportional to the speaker drive level.

The outputs of these four amplifiers are a.c. coupled to peak catcher circuits via external RC circuits. This external coupling circuit can be selected to vary the characteristic time constants of the peak catchers. Figure 3 illustrates the block diagram of a typical peak catcher circuit.

This might be a good place to point out that the



Fig. 2 - Functional block diagram



ground signal, where shown, refers to a voltage midway between the positive and negative voltages. The power supply is often single-ended, and generating a mid-supply reference (MSR) voltage provides the stable signal reference which is critical in a circuit which employs high gains, as this one does.

There are two RC circuits involved in the structure: one is the coupling circuit feeding the peak catcher, the other is a timing circuit within the catcher. Of course, the coupling circuit can in principle influence the time constant, but normally the values of R1,R2, and C1 will be selected so that the  $(R1 + R2)C1 \ll R3 \times C2$ . The purpose of R1 and R2 is not to set timing, but rather to set the relative weighting factors of RSG, RTD, TTD, TSG, and NG. The voltage input to the peak catcher is converted to a current, and drives a circuit which has a fast attack time, but a decay time set by an external R3 x C2 circuit. The fast attack time assures that the circuit will respond quickly enough that initial syllables will not be lost. The long decay time constant assures that the peak catcher will bridge short gaps in the conversation.





The sense of rectification of the peak catchers is selected so that a positive-going output tends towards a decision for transmit, while a negativegoing waveform corresponds to receive. Thus the TTD and TSG peak detectors put out a positive waveform, while the RSG and RTD peak detectors put out negative waveforms.

There is a fifth circuit lumped in with the peak detectors, called the noise guard. Its input is the (positive) output of the transmit talk down peak detector. The noise guard is a quick-decay, slow attack inverting circuit with a very long (10 second) time constant. Its effect is therefore to subtract out that component of the TTD signal which is the timeaveraged minimum of the TTD waveform. Such a factor would be significant if there were a steady noise in the background from air conditioning, fans, factory, machinery, etc.

The outputs of the five peak catcher circuits (to be really precise, we would have to call the noise guard a valley catcher) are fed into a precision threshold comparator. This portion of the circuit is more than a simple comparator. Basically, it recognizes three states: forced transmit, forced receive, and idle. The idle state corresponds to the situation where neither the microphone nor the incoming receive signals are high enough to force the configuration. In this case, the default state is receive.

However, as was explained in section II, switching under such a condition can give rise to an audible pop. Moreover, there is no hurry to switch to the default condition, and we would therefore like to make the switching time constant long compared to that of forced switching.

The circuit therefore has two switching time constants, set by the parallel external RC combination called the holdover timing network. The switching time during forced switching is set by the capacitor only, which is driven by 500  $\mu$ A during a forced switching condition. Switching corresponds to a 5V change accross the capacitor, so forced swiching time is 5C/500  $\mu$ A; it would be about 5 milliseconds for a 47  $\mu$ F capacitor.

The switching time for idle state switching is set by the time for the voltage of 5.8 volts, which is the normal transmit state voltage, to decay to zero. Since no currents are being forced under this condition, the time is set by the time constant of the RC circuit. For reasonable values of R, this is on the order of a second or two.

As has been noted before, the switching action is implemented by having the loss control circuit generate two control currents, receive variolosser (RVL) and transmit variolosser (TVL) currents. These currents control the attenuation of the two amplifier path multipliers. The nominal range of these control currents is from 0 to 100 µA. Zero current corresponds to minimum attenuation, while 100 µA is maximum attenuation. The two currents track: this is necessary to prevent overall loop gain from ever getting high enough to cause feedback and instability. Receive variolosser control current is modified by the setting on the volume control input, so that, in the receive mode, the RVL control current, instead of being a nominal zero, is a function of the volume control voltage. -4 volts on the volume control input lead corresponeds to minimum volume, 0 volts is maximum volume.



In addition to the volume control, there is a quieton-off control. When the voltage at this point goes above + 2V with respect to midsupply, the system is locked out of the transmit configuration. This is useful if one wants to have a side conversation without the person being called overhearing. The phone is forced into an "off" state when the voltage is pulled below -2V with respect to midsupply. With the voltage at midsupply, the normal "on" conditions prevail.



| $\begin{array}{rrrr} \text{R1} &= 3.01 \ \text{K}\Omega \\ \text{R2} &= 2.05 \ \text{K}\Omega \\ \text{R3} &= 2.05 \ \text{K}\Omega \\ \text{R4} &= 2.05 \ \text{K}\Omega \\ \text{R5} &= 2.05 \ \text{K}\Omega \\ \text{R6} &= 196 \ \text{K}\Omega \\ \text{R7} &= 3.15 \ \text{K}\Omega \\ \text{R8} &= 1.87 \ \text{K}\Omega \\ \text{R9} &= 59 \ \text{K}\Omega \\ \text{R10} &= 78.7 \ \text{K}\Omega \end{array}$ | $\begin{array}{l} {\sf R12=7.87\ K\Omega} \\ {\sf R13=2.05\ K\Omega} \\ {\sf R14=38.3\ K\Omega} \\ {\sf R15=18.7\ K\Omega} \\ {\sf R16=205\ K\Omega} \\ {\sf R17=100\ K\Omega} \\ {\sf R18=100\ K\Omega} \\ {\sf R19=21.5\ K\Omega} \\ {\sf R20=3\ M\Omega} \\ {\sf R21=21.5\ K\Omega} \end{array}$ | $\begin{array}{l} {\sf R23=42.2\ K\Omega} \\ {\sf R24=100\ \Omega} \\ {\sf R25=21.5\ K\Omega} \\ {\sf R26=10\ K\Omega} \\ {\sf C1=68nF} \\ {\sf C2=20\mu F} \\ {\sf C3=10nF} \\ {\sf C4=47nF} \\ {\sf C5=0.22\mu F} \\ {\sf C6=10nF} \end{array}$ | $\begin{array}{l} C8 &= 4.7nF\\ C9 &= 4.7nF\\ C10 = 1\mu F\\ C11 = 1\mu F\\ C12 = 47\mu F\\ C13 = 0.1\mu F\\ C14 = 0.47\mu F\\ C15 = 0.47\mu F\\ C16 = 0.47\mu F\\ C17 = 0.47\mu F\end{array}$ |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R10 = 78.7 KΩ                                                                                                                                                                                                                                                                                                                                                                                                            | R21 = 21.5 KΩ                                                                                                                                                                                                                                                                                       | C6 = 10nF                                                                                                                                                                                                                                         | $C17 = 0.47 \mu F$                                                                                                                                                                             |
| R11 = 10 KΩ                                                                                                                                                                                                                                                                                                                                                                                                              | R22 = 21.5 KΩ                                                                                                                                                                                                                                                                                       | C7 = 2.2nF                                                                                                                                                                                                                                        | $C18 = 0.47 \mu F$                                                                                                                                                                             |







AN AT&T PRODUCT

# **QUAD LINE RECEIVERS**

- MEETS EIA RS-422A/423A SPECIFICATIONS
- FOUR INDEPENDENT RECEIVERS WITH COMMON STROBE TTL COMPATIBLE INPUT
- ELECTROSTATIC DISCHARGE PROTECTION ON RECEIVER INPUTS
- REQUIRES ONLY A SINGLE 5V (±10%) POWER SUPPLY
- INPUT SENSITIVITY: LB1022AC ± 200 mV LB1022BC ± 500 mV
- MINIMUM INPUT HYSTERESIS: LB1022AC  $\pm$  15 mV LB1022BC  $\pm$  30 mV
- INTERNAL FAIL-SAFE FORCES THE OUTPUT HIGH FOR AN OPEN INPUT CONDITION
- TYPICAL PROPAGATION DELAY OF 17 ns

The LB1022AC and LB1022BC Quad Line Receivers are general purpose quad line receivers for



balanced and unbalanced data transmission. A TTL compatible Enable, Enable is common to all four receivers in the device package. The Enable, Enable allows the output to assume a high impedance state for output busing. These devices are encapsulated in a 16-pin plastic dual in-line package (DIP) and designed to meet industry standard EIA RS-423A specifications for the LB1022AC and EIA RS-423A specifications for the LB1022BC. They are pin compatible replacements for devices 26LS32 and 26LS33, respectively.



Figure 1 - Functional Diagram



## PIN CONFIGURATION

|        |   |   | _  | • |        |
|--------|---|---|----|---|--------|
| Ain-   |   | 1 | 16 | þ | V+     |
| AIN+   | С | 2 | 15 | þ | BIN-   |
| Aout   | Ц | 3 | 14 | þ | Bin+   |
| ENABLE | q | 4 | 13 | þ | Воит   |
| Cout   | d | 5 | 12 | þ | ENABLE |
| CIN+   |   | 6 | 11 | þ | DOUT   |
| Cin-   |   | 7 | 10 | þ | DIN+   |
| COMMON |   | 8 | 9  | þ | DIN-   |
|        |   |   |    |   |        |

## PIN DESCRIPTION

| Pin | Symbol            | Name                                                        | Pin | Symbol            | Name                     |
|-----|-------------------|-------------------------------------------------------------|-----|-------------------|--------------------------|
| 1   | A <sub>IN</sub> – | Neg. Input, Rec'r A                                         | 9   | D <sub>IN</sub> – | Neg. Input, Rec'r D      |
| 2   | A <sub>IN</sub> + | Pos. Input, Rec'r A                                         | 10  | D <sub>IN</sub> + | Pos. Input, Rec'r D      |
| 3   | A <sub>OUT</sub>  | Output, Rec'r A                                             | 11  | D <sub>OUT</sub>  | Output, Rec'r D          |
| 4   | ENABLE            | Enable Input                                                | 12  | ENABLE            | Enable Input             |
| 5   | С <sub>ОИТ</sub>  | Output, Rec'r C                                             | 13  | B <sub>OUT</sub>  | Output, Rec'r B          |
| 6   | C <sub>IN</sub> + | Pos. Input, Rec'r C                                         | 14  | B <sub>IN</sub> + | Pos. Input, Rec'r B      |
| 7   | C <sub>IN</sub> – | Neg. Input, Rec'r C                                         | 15  | B <sub>IN</sub> - | Neg. Input, Rec'r B      |
| 8   | COMMON            | Circuit common (not necessarily physical or system ground). | 16  | V +               | Supply Voltage, External |

#### ABSOLUTE MAXIMUM RATINGS (at 25°C unless otherwise specified)

| Parameter                               | Value      | Unit |
|-----------------------------------------|------------|------|
| Supply Voltage (V+)                     | 7.0        | V    |
| Control Input Voltage (Enable, Enable)  | 7.0        | v    |
| Input Common Mode Range                 | ± 25       | V    |
| Input Differential Voltage              | ± 25       | v    |
| Storage Temperature Range               | -40 to 125 | °C   |
| Pin Soldering Temperature (t = 15 sec.) | 300        | °C   |

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **RECOMMENDED OPERATING CONDITIONS**

| Parameter                                       | Value         | Unit   |
|-------------------------------------------------|---------------|--------|
| Supply Voltage (V + )                           | 4.5 to 5.5    | V      |
| Operating Ambient Temperature Range             | 0 to 85       | °C     |
| Input Common Mode Range<br>LB1022AC<br>LB1022BC | ± 7.0<br>± 15 | V<br>V |



# **ELECTRICAL CHARACTERISTICS** ( $0 \le T_A \le 85^{\circ}C$ , $4.5 \le V + \le 5.5$ , unless otherwise specified)

| Parameter                                | Test Conditions                                                                                                                                                                               |                       |          | Max            | Unit |
|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------|----------------|------|
| Differential Input<br>Thereshold Voltage | $\label{eq:loss} \begin{array}{l} I_{O} = - \ 0.4 \text{mA}, \ V_{OH} {\geq} \ 2.7 \\ \text{LB1022AC} \ - \ 7V \ < V_{CM} \ < 7V \\ \text{LB1022BC} \ - \ 15V \ < V_{CM} \ < 15V \end{array}$ | (See Fig. 4)          |          | 0.2<br>0.5     | V    |
|                                          | $\label{eq:loss} \begin{array}{l} I_{O} = 4mA, \ V_{OL} {\leq} 0.5 \\ LB1022AC \ -7V \ {<} V_{CM} \ {<} 7V \\ LB1022BC \ -15V \ {<} V_{CM} \ {<} 15V \end{array}$                             | (See Fig. 4)          |          | - 0.2<br>- 0.5 | v    |
| Dynamic Input Resistance                 | − 15V <v<sub>CM &lt;15V<br/>One input AC GND</v<sub>                                                                                                                                          | (See Fig. 5)          | 6        | _              | kΩ   |
| Input Current                            | $V_{IN} = 15V$<br>$V_{IN} = -15V$                                                                                                                                                             | (See Fig. 6)          | _        | 2.3<br>- 2.8   | mA   |
| Input Hysteresis Voltage                 | $\label{eq:constraint} \begin{array}{l} V+=5V;\ T_A=25^\circ C\\ LB1022AC\ V_{CM}=\pm7V\\ LB1022BC\ V_{CM}=\pm15V \end{array}$                                                                |                       | 15<br>30 | + 15<br>+ 30   | mV   |
| High Level Output Voltage                | V + = 4.5V<br>$V_{\overline{\text{ENABLE}}} = 0.8V; I_{OH} = -440\mu\text{A}$                                                                                                                 | (See Fig. 7)          | 2.7      | _              |      |
| Low Level Output Voltage                 | V + = 5.5V (See Fig. 7)                                                                                                                                                                       | $I_{OL} = 4mA$        | -        | 0.4            | v    |
|                                          | $V_{\overline{\text{ENABLE}}} = 0.8V$                                                                                                                                                         | I <sub>OL</sub> = 8mA | -        | 0.45           |      |
| Output Short Circuit Current             | $V_{O} = 0V, V + = 5.5V$<br>$V_{ID} = 1V$                                                                                                                                                     | (See Fig 8)           | - 15     | - 85           | mA   |
| Off State Output                         | $V + = 5.5V, V_0 = 2.4V$                                                                                                                                                                      | (See Fig. 9)          | -        | 20             | Α    |
| Current (High Z)                         | $V + = 5.5V, V_0 = 0.4V$                                                                                                                                                                      |                       |          | - 20           | μι   |
| Power Supply Current                     | V + = 5.5V<br>All Inputs GND, Output Disabled                                                                                                                                                 | (See Fig. 10)         | -        | 70             | mA   |
| Input Low State Voltage1                 | $V + = 5.5V, V_{IN} = 0V$                                                                                                                                                                     |                       | -        | 0.8            | V    |
| Input High State Voltage1                |                                                                                                                                                                                               |                       | 1.8      | -              | v    |
| Low State Current <sup>1</sup>           | V + = 5.5V, V <sub>IN</sub> = 2.7V                                                                                                                                                            |                       |          | - 360          | "A   |
| High State Current <sup>1</sup>          |                                                                                                                                                                                               |                       | -        | 20             | μη   |
| High Voltage Current <sup>1</sup>        | V + = 5.5V, V <sub>IN</sub> = 5.5V                                                                                                                                                            |                       | -        | 100            | μA   |
| Input Clamp Voltage1                     | $V + = 4.5V, \ I_{IN} = -18mA$                                                                                                                                                                |                       | -        | 1.5            | V    |

Note 1. These specifications refer only to Enable and Enable inputs (pin 4 and 12 respectively).



## TIMING CHARACTERISTICS

| Characteristic and Conditions |                                     |                                           |                  | Min | Max | Unit |
|-------------------------------|-------------------------------------|-------------------------------------------|------------------|-----|-----|------|
| Propagation Delay Time        | T <sub>A</sub> = 25°C               |                                           | t <sub>PLH</sub> | -   | 25  |      |
|                               |                                     | $H_L = 5.0 K\Omega$<br>(See Fig. 2)       | tPHL             | —   | 25  |      |
|                               | V + = 5.0V<br>C <sub>L</sub> = 20pF |                                           | t <sub>PLZ</sub> | —   | 30  | ne   |
|                               |                                     | $H_{L} = 1.67 \text{ km}$<br>(See Fig. 3) | t <sub>PHZ</sub> | -   | 27  | 115  |
|                               |                                     |                                           | t <sub>PZL</sub> |     | 22  |      |
|                               |                                     | $H_L = 5.0 K\Omega$<br>(See Fig. 3)       | t <sub>PZH</sub> |     | 24  |      |

## TEST CIRCUITS







#### Fig. 3 - Enable/Disable Delay time





Fig. 4



Fig. 5



Fig. 6





Fig. 7



Fig. 8



Fig. 9





Fig. 10



## TRUTH TABLE FOR ENABLE, ENABLE Inputs

| E | Ē | Output   |
|---|---|----------|
| 0 | 0 | Enabled  |
| 1 | 0 | Enabled  |
| 0 | 1 | Disabled |
| 1 | 1 | Enabled  |
|   |   |          |

 $\overline{0 = \text{low state } (V_{\text{in}} \leqslant 0.8V)}_{1 = \text{high state } (V_{\text{in}} \geqslant 2.0V)}$ 

Fig. 11 - Block Diagram





#### APPLICATION

The following Truth Table shows the ENABLE, and ENABLE conditions which must be met to provide specific "Receiver Output States".

The following diagram illustrates basic information for application of the LB1022A and B line receiver

devices in a Two-Wire Balanced RS-422A System. This particular diagram shows the LB1022A Line receivers interfacing with the LB1023AC Line Driver.











PRELIMINARY DATA

# QUAD LINE DRIVER

- MEETS EIA RS-422A REQUIREMENTS
- PROPAGATION DELAY IS LESS THAN 20 ns
- ENABLE OR ENABLE TO OUTPUT DELAY IS LESS THAN 40 ns
- TTL COMPATIBLE ENABLE AND ENABLE
   INPUTS
- POWER SUPPLY CURRENT IS REDUCED TO LESS THAN 40 mA WHEN DEVICE IS DISABLED
- OUTPUT SKEW (TIME DELAY BETWEEN DIRECT OUTPUT AND INVERSE OUTPUT) TY-PICALLY 2 ns

The LB1023 Quad Line Driver is an integrated circuit consisting of four independent line drivers with a common control for both ENABLE and ENABLE. It provides high speed differential drive

DIP-16 A Plastic ORDERING NUMBER: LB1023AC

to transmission lines having an impedance of at least 100 ohms. Each of the four drivers has a complementary tristate output. The LB1023 requires only a single 5 volt supply ( $\pm 10\%$ ) for operation.

## **PIN CONFIGURATION**



Fig. 1 - Functional Diagram





## PIN DESCRIPTION

| Name                                                                     | Description                                                                                                         |
|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| A <sub>IN</sub><br>B <sub>IN</sub><br>C <sub>IN</sub><br>D <sub>IN</sub> | TTL compatible inputs for Line Drivers A through D respectively                                                     |
| A <sub>OD</sub><br>B <sub>OD</sub><br>C <sub>OD</sub><br>D <sub>OD</sub> | Non-inverting Line Driver outputs for drivers A through D respectively.                                             |
| A <sub>OI</sub><br>B <sub>OI</sub><br>C <sub>OI</sub><br>D <sub>OI</sub> | Inverting Line Driver outputs for drivers A through D respectively.                                                 |
| ENABLE                                                                   | Logic-High-Enable, TTL compatible input. See Truth Table under Applications for logic program-<br>ming of this pin. |
| ENABLE                                                                   | Logic-Low-Enable, TTL compatible input. See Truth Table under Applications for logic program-<br>ming of this pin.  |
| V +                                                                      | Connection for external power supply.                                                                               |
| COMMON                                                                   | Circuit common (not necessarily physical or system ground).                                                         |

## ABSOLUTE MAXIMUM RATINGS (at 25°C unless otherwise specified)

| Parameter                                                      | Value         | Unit |
|----------------------------------------------------------------|---------------|------|
| Ambient Operating Temperature Range                            | 0 to +70      | °C   |
| Storage Temperature Range                                      | - 40 to + 125 | °C   |
| Pin Soldering Temperature (t = 15 sec.)                        | 300           | °C   |
| Power Supply Voltage (V+)                                      | 7.0           | V    |
| Input Operating Voltages, V+, Driver Inputs, ENABLE and ENABLE | 5.5           | V    |
| Driver Output Current                                          | ± 35          | mA   |

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **TIMING CHARACTERISTICS** ( $T_A = 25^{\circ}C$ , V + = 5V, See Fig. 7)

| Symbol                            | Characteristics                                                    | Min. | Тур. | Max.      | Unit |
|-----------------------------------|--------------------------------------------------------------------|------|------|-----------|------|
| $T_{THL}$ or $T_{TLH}$            | Transition time; (see Figure 2)                                    | _    | —    | 20        | ns   |
| $T_{PHL}$ or $T_{PLH}$            | Propagation Delay Time; (see Figure 3)                             | -    | —    | 20        | ns   |
| T <sub>SKEW</sub>                 | $V_{\mbox{OD}}$ to $V_{\mbox{OI}}$ Time Difference; (see Figure 2) | —    | ±2.0 | $\pm 6.0$ | ns   |
| V <sub>peak</sub> -V <sub>+</sub> | Overshoot, (see Figure 3)                                          |      | _    | 10        | %    |



## TIMING CHARACTERISTICS (Continued)

Driver Disable and Enable Times (see Figures 4, 5 and 6)

| Symbol                             | Characteristics                                                                                                     | Min. | Тур. | Max.     | Unit     |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------|----------|----------|
| t <sub>HZ</sub><br>t <sub>LZ</sub> | Output ENABLE Times (See Fig. 5 and Note 1):<br>Output high to "high impedance"<br>Output low to "high impedance"   | -    | _    | 40<br>40 | ns<br>ns |
| t <sub>ZH</sub><br>t <sub>ZL</sub> | Output Enable Times (See Fig. 4 and Note 1)):<br>"High impedance" to output high;<br>"High impedance" to output low |      | _    | 30<br>30 | ns<br>ns |

NOTE 1: The device is disabled when ENABLE = LOW and ENABLE = HIGH. All other conditions of ENABLE and ENABLE will allow the device to operate (see Truth Table under Applications).

#### TIMING DIAGRAMS

Fig. 2 - Propagation Delay and tSKEW Diagram and Associated Load Schematic



Fig. 3 - Overshoot Diagram and Associated Load Schematic





#### TIMING DIAGRAMS





Fig. - 5 Enable and Output Waveforms

Fig. 6 - Associated Enable, Enable Loading Diagrams





Fig. 7 - Switching Time Test Configuration



# **ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ unless otherwise specified)

| Parameter                                                      | Test                                             |                                                                                             | Min           | Тур  | Max | Unit   |      |
|----------------------------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------|---------------|------|-----|--------|------|
| Power Supply Operating Voltage                                 | (See Fig. 8)                                     | (See Fig. 8)                                                                                |               |      | -   | 5.5    |      |
| Output Voltage $V + = 4.5V$ , $I_O = 20$ mA, (See Fig. 8) High |                                                  |                                                                                             | High          | 2.5  |     | 3.5    | V    |
|                                                                | $V_{IH} = 2.0V, V_{IL} = 0.8V$                   | (See Fig. 8)                                                                                | Low           | 0.05 |     | 0.5    | v    |
| Input Clamp Voltage                                            | $V + = 4.5V, I_{IN} = -18$                       | $+ = 4.5V, I_{ N} = -18mA$ (See Fig.<br>+ = 5.5V, V <sub> N</sub> = 0 (See Fig. 10) No Load |               |      | -   | - 1.5  |      |
| Power Supply Current                                           | $V + = 5.5V, V_{IN} = 0$                         | (See Fig. 10)                                                                               | No Load       | 45   | —   | 90     | m۸   |
|                                                                | V + = 5.5V, V <sub>IN</sub> = 2.0V (See Fig. 10) |                                                                                             | Disabled      | 20   | —   | 40     |      |
| Output Current                                                 | V <sub>O</sub> =0.5 or 2.5V                      | (See Fig. 11)                                                                               | Disabled      |      | —   | ±20    |      |
|                                                                | $V_0 = -0.25 \text{ or } 6.0 \text{V}$           | (See Fig. 12)                                                                               | Power Off     | _    | -   | ±100   | μη   |
|                                                                | V + = 5.5V                                       | (See Fig. 13)                                                                               | Short-Circuit | _    | -   | - 150  | m۸   |
| Input Current                                                  | V <sub>IN</sub> = 0.4V                           | (See Fig. 14)                                                                               | Low           | 0    | -   | - 0.36 | 111A |
|                                                                | V <sub>IN</sub> = 2.7V                           | (See Fig. 14)                                                                               | High          | _    | _   | ±20    | μA   |
|                                                                | V <sub>IN</sub> = 7.0V                           | (See Fig. 14)                                                                               | Reverse       | 0    | -   | 0.1    | mA   |



## TEST CIRCUITS

Fig. 8 - Output Voltage (High) (Low)







Fig. 11 - Output Current (Disabled)



Fig. 10 - Power Supply Current No Load & Disabled



Fig. 12 - Output Current (Power OFF)





#### Fig. 13 - Output Current, Short Circuit



Fig. 14 - Input Current (Low) (High) (Reverse)



tion of the LB1023 line driver devices in a Two-Wire

Balanced RS-422A System. This particular diagram shows the LB1023 Line Driver interfacing with the

LB1022A type Line Receivers.

#### APPLICATION

The following Truth Table shows the V + , ENABLE, ENABLE and "Data In" conditions which must be met to provide specific "Driver Output States" (both direct and inverse outputs).

Figure 15 illustrates basic information for applica-

#### **TRUTH TABLE**

| Condition 1                         | Data In 1     | Direct Output     | Inverse Output    |
|-------------------------------------|---------------|-------------------|-------------------|
| Enable is High                      | High          | High              | Low               |
| Enable is High                      | Low           | Low               | High              |
| Enable is Low                       | High          | High              | Low               |
| Enable is Low                       | Low           | Low               | High              |
| Enable is Low AND<br>Enable is High | Don't<br>Care | High<br>Impedance | High<br>Impedance |
| V + is Low<br>(≤ 0.5V)              | Don't<br>Care | High<br>Impedance | High<br>Impedance |

NOTE 1: High and Low levels for Enable, Enable and Data In are TTL levels ( $V_{IH} \ge 2.0V$ ,  $V_{IL} \le 0.8V$ ).



Fig. 15 - LB1023 Quad Line Driver Application Diagram







AN AT&T PRODUCT

# DIGITAL-SIGNAL TRANSCEIVERS

- TRANSMITTED OUTPUT OF CURRENT-LIMITED, COMPLEMENTARY VOLTAGE PULSES
- POSITIVE AND NEGATIVE RECEIVED SIGNALS ARE DETECTED SEPARATELY
- TTL COMPATIBLE INPUTS AND OUTPUTS
- HIGH INPUT IMPEDANCE ALLOWS TRANSCEIVER TO BE DRIVEN BY EITHER TTL OR CMOS
- 40 kHz OPERATION
- CAN BE POWERED BY A SINGLE 5V POWER SUPPLY
- ENABLE INPUTS (DRIVE AND RECEIVE) ARE TIED TOGETHER (LB1024AB ONLY)
- ENABLE INPUTS (DRIVE AND RECEIVE) MAY BE OPERATED INDEPENDENTLY OR TIED TOGETHER
- MINIDIP PLASTIC; LB1024AB
- 16-PIN PLASTIC DIP; LB1024BC

Each transceiver receives or transmits on a "one pair" transmission line. The outputs are current li-



mited to prevent damage from faults to ground, faults to the positive supply, or faults from line to line. Transmission radiation is minimized by having one driver that raises the voltage (approximately 0.7V) on one line of a wire pair, while another driver lowers the voltage (approximately 0.7V) on the other line. Thus, the DC level of the pair remains constant. Two receive comparators sense differential voltage on the wire pair. Both outputs are low when the differential voltage is below a set threshold value. The PRP comparator goes HIGH for positive signals and the NRP comparator goes HIGH for negative signals.



NOTE 1: The DRIVE and RECEIVE ENABLE pins are internally tied together for the LB1024AB device only.

Fig. 1 Functional Diagram



## PIN CONFIGURATION



## **PIN DESCRIPTION**

NOTE (For the LB1024BC dual version device only). A designator (either 1 or 2 following the pin name) means that this terminal is part of either transceiver section 1 or 2 respectively.

| Name                                           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CR<br>CR1, CR2                                 | Line Driver/Receiver (negative output/input terminal). This pin interfaces with an external transmission line.                                                                                                                                                                                                                                                                                                                                                                                     |
| CT<br>CT1, CT2                                 | Line Driver/Receiver (positive output/input terminal). This pin interfaces with an external transmission line.                                                                                                                                                                                                                                                                                                                                                                                     |
| NRP<br>NRP1, NRP2                              | Logic output terminal for the Negative Receive Pulse comparator. This output is HIGH for negative input pulses.                                                                                                                                                                                                                                                                                                                                                                                    |
| PRP<br>PRP1, PRP2                              | Logic output terminal for the Positive Receive Pulse comparator. This output is HIGH for the positive input pulses.                                                                                                                                                                                                                                                                                                                                                                                |
| DRIVE ENABLE<br>DRIVE ENABLE1<br>DRIVE ENABLE2 | A logic HIGH on this terminal activates the "transmit" function for the LB1024BC device.<br>The "drive enable" and "receive enable" functions are internally tied to the DRIVER<br>ENABLE pin for the LB1024AB device. Thus, with a logic HIGH or logic LOW on this pin,<br>the LB1024AB is either in a "transmit" or "receive" mode respectively.                                                                                                                                                 |
| RECEIVE ENABLE1<br>RECEIVE ENABLE2             | A logic low on this terminal activates the "receive" function for the LB1024BC device.<br>The LB1024AB devices has no external pin for this function. In the LB1024AB device, the<br>"receive enable" function and the "drive enable" function are both tied to the DRIVE<br>ENABLE pin.<br>The comparator outputs are disabled when the receiver section is disabled. The compara-<br>tor outputs are a logic LOW when the differential voltage of CT minus CR is below a set<br>threshold value. |
| SIGNAL                                         | Input for line driver signals.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| V +                                            | Connection for external power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| GROUND                                         | Circuit common (not necessarily physical or system ground).                                                                                                                                                                                                                                                                                                                                                                                                                                        |



#### ABSOLUTE MAXIMUM RATINGS (at 25°C unless otherwise specified)

| Parameter                                                   | Value         | Unit |
|-------------------------------------------------------------|---------------|------|
| Power Supply Voltage                                        | 6.0           | V    |
| Line Driver/Receiver Voltage (CT or CR to V + ); LB1024AB   | + 3.9         | V    |
| Line Driver/Receiver Voltage (CT or CR to V +); LB1024BC    | + 1.0         | V    |
| Line Driver/Receiver Voltage (CT or CR to GROUND); LB1024AB | - 1.0         | V    |
| Line Driver/Receiver Voltage (CT or CR to GROUND); LB1024BC | - 4.3         | V    |
| Inputs (DRIVE ENABLE, CT or CR to GROUND)                   | - 1.0         | V    |
| Inputs (DRIVE ENABLE, SIGNAL or RECEIVE ENABLE TO V+)       | + 1.0         | V    |
| Ambient Operating Temperature Range                         | 0 to + 70     | °C   |
| Storage Temperature Range                                   | - 40 to + 125 | °C   |
| Pin Soldering Temperature (t = 15 sec.)                     | 300           | °C   |

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS (at 25°C unles otherwise specified)

| Parameter                         | Test Condition | Min   | Max  | Unit |
|-----------------------------------|----------------|-------|------|------|
| Power Supply Current (Comparators | LB1024AB       | 1.87  | 3.13 |      |
| Enabled-Voltage Drivers Disabled) | LB1024BC       | 3.15  | 5.29 | mA   |
| Input Signal Range                | LB1024AB       | 0     | 8.9  |      |
|                                   | LB1024BC       | - 4.3 | 5    | V    |

#### LINE DRIVER

| Output Voltage               | Differential  |                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1.3                                                                                                             | 1.7    |    |
|------------------------------|---------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------|----|
|                              | High-Level    | 150 $\Omega$ Load                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2.8                                                                                                             | 5.0    |    |
|                              | Low-Level     |                                             | (See Fig. 2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                                                                               | 1.8    | V  |
|                              | Driver Off    | Open Circuit                                | (See Fig. 3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2.24                                                                                                            | 2.46   |    |
| Differential Output Voltage  | Driver Off    | Open Circuit                                | (See Fig. 3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | -                                                                                                               | ± 0.01 |    |
| Short-Circuit Output Current | High-Level    | High-Level                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | - 17                                                                                                            | - 26   |    |
|                              | Low-Level     | Low-Level                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 17                                                                                                              | 26     | mΑ |
| LINE RECEIVER                |               |                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                 |        |    |
| Ouptut Voltage               | High-Level (2 | High-Level ( $\Delta V_{in} = \pm 1.0V$ )   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2.5                                                                                                             | 5.0    |    |
|                              | Low-Level (A  | Low-Level ( $\Delta V_{in} = \pm 1.0V$ )    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0                                                                                                               | 0.4    | N  |
|                              | Small-Signal  | Small-Signal ( $\Delta V_{in} = \pm 0.2V$ ) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0                                                                                                               | 0.4    | V  |
| Input Voltage                | Receive Mod   | le Range                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | See T                                                                                                           | able 1 |    |
| Output Leakage Current       | High State, D | Disabled Mode, Vout                         | = 0V (See Fig. 3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                                                                                               | - 1.0  |    |
|                              |               |                                             | and the second se | the second se |        |    |

| LOGIC INPUTS  |                    |     | 4   |          |
|---------------|--------------------|-----|-----|----------|
| Input Voltage | Maximum Low-Level  |     | 0.8 |          |
|               | Minimum High-Level | 2.0 | _   | <b>`</b> |

Low-State, Disabled Mode, Vout = 5.0V (See Fig. 3) 0 1.0



## **TEST CIRCUITS**

## Fig. 2 - VOUT Voltage







Fig. 4 - Driver Short Circuit Output Current



Fig. 5 - Receiver Output Voltage





#### APPLICATION

Table 1 gives the logic information necessary for the operation of the LB1024 type Transceivers. Figure 6 is a typical application of the Dual Transceiver device. This diagram illustrates two types of "enable control" operation: combined and independent control.

| Table I - LDTUZAND, LDTUZADO Operation Tabl | Table | 1 | - 1 | LB1024AB, | LB1024BC | Operation | Table |
|---------------------------------------------|-------|---|-----|-----------|----------|-----------|-------|
|---------------------------------------------|-------|---|-----|-----------|----------|-----------|-------|

|                  | Logic Inputs    |                   |        | Line                          |                             | Logic Outputs |     |
|------------------|-----------------|-------------------|--------|-------------------------------|-----------------------------|---------------|-----|
| Mode             | Drive<br>Enable | Receive<br>Enable | Signal | Output<br>(Transmit)<br>CT-CR | Input<br>(Receive)<br>CT-CR | PRP           | NRP |
| Transmit<br>Mode | н               | н                 | L      | + 1.3 to + 1.7V               | —                           | Т             | Т   |
|                  | н               | н                 | н      | - 1.7 to - 1.3V               |                             | Т             | Т   |
|                  | L               | L                 | х      | _                             | ≥ + 1.0V                    | 1             | 0   |
| Receive<br>Mode  | L               | L                 | х      | _                             | ≤ - 1.0V                    | 0             | 1   |
|                  | L               | L                 | х      | _                             | -0.2V to +0.2V              | 0             | 0   |

T = Tristated (disabled) output

X = Don't care

Fig. 6 - LB1024BC Dual Digital-Signal Transceiver Application Diagram







PRELIMINARY DATA

# QUAD BUS TRANSCEIVER

- FOUR INDEPENDENT TRANSCEIVERS
- LOW OUTPUT CAPACITANCE (<6pF TO BUS)
- SIMULTANEOUS RECEIVE/TRANSMIT ENABLING OF ALL TRANSCEIVERS
- TTL COMPATIBLE INPUTS
- TRISTATE RECEIVER OUTPUTS
- RECEIVER INPUT HYSTERESIS
- DRIVER OUTPUT HIGH IS 75mA
- 5V SUPPLY VOLTAGE

Each transceiver will interface a tristate bus with a large, low-impedance party-line bus. It has current source drive to the party-line bus and maintains tains a high-impedance load to this bus under all conditions.



All receivers have tristate outputs and therir inputs have built-in hysteresis to improve noise control. Fail-safe design ensures that transmit is disabled when the enable pins are open.





## PIN CONFIGURATION



## **PIN DESCRIPTIONS**

| Description                          | Name                                                                                                                                                                   |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data 1<br>Data 2<br>Data 3<br>Data 4 | Data inputs/outputs. These pins connect to the input/output terminals of user defined equipment (computers and computer peripherals, instrumentation equipment, etc.). |
| Bus 0<br>Bus 1<br>Bus 2<br>Bus 3     | Bus transmission line inputs/outputs. These pins are the inputs for the "receive" opera-<br>tion and the outputs for the "transmit" operation.                         |
| V +                                  | External supply voltage (+4.75V to 5.25V). The supply voltage pins (3 and 14) are internally connected together.                                                       |
| COMMON                               | Circuit common (not necessarily physical or system ground).                                                                                                            |
| E <sub>0</sub><br>E <sub>1</sub>     | Enable (zero) and Enable (one). See TABLE 1 for logic programming of these pins.                                                                                       |
| TE                                   | Transmit/Receive control input. See TABLE 1 for logic programming of this pin.                                                                                         |
| POR                                  | Power on reset. A non-inverting buffered signal of the $E_0$ input may be obtained from this pin.                                                                      |
| IPROG                                | This pin can be programmed to vary driver output currents for test purposes only. This pin should be connected to V + for all applications.                            |

## ABSOLUTE MAXIMUM RATINGS (at 25°C unless otherwise specified)

| Parameter                               | Value       | Unit |
|-----------------------------------------|-------------|------|
| Ambient Operating Temperature Range     | 0 to +70    | °C   |
| Storage Temperature Range               | -40 to +125 | °C   |
| Pin Soldering Temperature (t = 15 sec.) | 300         | °C   |
| Operating Voltage (all pins)            | 5.5         | V    |

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



# **ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ unless otherwise specified)

|                                                                                                                 | Parameters                | 1                      | Test Conditions            | Min   | Тур    | Max    | Unit |
|-----------------------------------------------------------------------------------------------------------------|---------------------------|------------------------|----------------------------|-------|--------|--------|------|
|                                                                                                                 | Input Voltage             |                        | High-level                 | 2.0   | _      | _      |      |
|                                                                                                                 |                           |                        | Low-Level                  |       | _      | 0.8    | V    |
| Driver                                                                                                          | Input Current             |                        | High-Level                 | -     | -0.03  | - 40   | μA   |
| Section                                                                                                         |                           |                        | Low-Level                  | _     | -0.05  | - 0.2  |      |
|                                                                                                                 | Output Current            |                        | High-Level                 | -67.5 | - 75   | - 82.5 | mA   |
|                                                                                                                 |                           |                        | Low-Level                  | —     | - 20   | - 40   | μA   |
|                                                                                                                 | Input Threshold Voltage   |                        | High-to-Low                | 0.3   | 0.48   | 0.6    |      |
|                                                                                                                 |                           |                        | Low-to-High                | 0.5   | 0.76   | 1.1    | v    |
|                                                                                                                 | Hysteresis Voltage        |                        |                            | 200   | 270    | 500    | mV   |
|                                                                                                                 | Output Voltage            |                        | High-Level                 | 2.4   | 4.05   | _      |      |
| Receiver<br>Section                                                                                             |                           |                        | Low-Level                  | —     | 0.35   | 0.4    | V    |
| Coolion                                                                                                         | Input Current             |                        | High-Level                 | _     | - 7.0  | - 40   | ٨    |
|                                                                                                                 |                           |                        | Low-Level                  | _     | - 20   | - 40   | μA   |
|                                                                                                                 | Output Current            |                        | Short-Circuit, Low-Level   | 15    | 50     | 150    |      |
|                                                                                                                 |                           |                        | Short-Circuit, High-Level  | - 15  | - 40   | - 150  | mA   |
| Driver<br>Section<br>Receiver<br>Section<br>Logic<br>Section<br>Propagation<br>Delay<br>Time                    |                           |                        | TE High-Level              | 2.0   | —      | _      | v    |
|                                                                                                                 | Input Voltage             |                        | TE Low-Level               | _     | -      | 0.8    |      |
|                                                                                                                 | input voltage             |                        | E <sub>0</sub> Low-to-High | 2.75  | 2.96   | 3.5    |      |
|                                                                                                                 |                           |                        | E <sub>0</sub> High-to-Low | 1.75  | 2.1    | 2.5    |      |
|                                                                                                                 | Hysteresis Voltage        |                        | E <sub>0</sub> Input       | 0.5   | 0.85   | 1.5    |      |
| Logic<br>Section                                                                                                |                           |                        | TE High-Level              | _     | - 0.03 | - 20   |      |
| 0001011                                                                                                         |                           | V <sub>IN</sub> = 3.0V | E <sub>1</sub> High-Level  | -     | -0.01  | - 20   | μA   |
|                                                                                                                 | Input Current             |                        | E <sub>0</sub> High-Level  | - 1   | - 0.1  | -5.0   |      |
|                                                                                                                 | input Current             | V 0.0V                 | TE Low-Level               | —     | - 0.07 | -0.4   |      |
|                                                                                                                 |                           | $v_{\rm IN} = 0.4v$    | E <sub>1</sub> Low-Level   | -     | _      | -0.4   | mA   |
|                                                                                                                 |                           | $V_{IN} = 0.2V$        | E <sub>0</sub> Low-Level   | _     | - 1.4  | - 4.0  | μA   |
|                                                                                                                 | Driver                    | See                    | Low-to-High                | -     | 9.0    | 40     |      |
|                                                                                                                 | Diver                     | 2 and 4                | High-to-Low                | -     | 16     | 40     |      |
| Propagation                                                                                                     | Beceiver                  | See                    | Low-to-High                | —     | 30     | 45     |      |
| Delay                                                                                                           |                           | 3 and 5                | High-to-Low                | -     | 16     | 40     | ns   |
| Time                                                                                                            | TE to Driver              |                        | High-to-Low                | —     | 20     | 50     |      |
|                                                                                                                 |                           | -                      | High-to-Low                | -     | 28     | 50     |      |
| Driver<br>Section<br>Receiver<br>Section<br>Logic<br>Section<br>Propagation<br>Delay<br>Time<br>Power<br>Supply | TE to Receiver            |                        | Low-to-High                | _     | 40     | 60     |      |
| Power                                                                                                           | Current (Maximum)         |                        |                            | _     | 380    | 500    | m۸   |
| Supply                                                                                                          | Current (Quiescent, Idle) |                        |                            | -     | 65     | 90     | A    |



#### **TEST CIRCUITS**

Fig. 2 - Driver Test Circuit

Fig. 3 - Receiver Test Circuit





Fig. 4 - Driver Timing Waveform

Fig. 5 - Receiver Timing Waveform



 $t_r = t_f = 10ns$ Pulsewidth = 100ns



 $t_r = t_f = 10$ ns Pulsewidth = 100ns



## APPLICATION

Table 1 gives the logic information necessary for the operation of the LB1025AC Transceiver. Figure 8 is typical application of the Quad Bus Transceiver. This diagram ilustrates the device when used as an interface between a 40 ohm party line bus and a computer or peripherals.

| TE | E <sub>0</sub><br>(note 1) | Ē1 | Information Flow | Operation       |
|----|----------------------------|----|------------------|-----------------|
| 0  | 0                          | 0  | Bus-Data         | Receive         |
| 1  | 0                          | 0  | Bus-Data         | Receive         |
| 0  | 1                          | 0  | Data-Bus         | Normal Transmit |
| 1  | 1                          | 0  | Bus-Data         | Normal Receive  |
| 0  | 0                          | 1  | Bus-Data         | Receive         |
| 1  | 0                          | 1  | Bus-Data         | Receive         |
| 0  | 1                          | 1  | Isolate          | Disable Device  |
| 1  | 1                          | 1  | Isolate          | Disable Device  |

Table 1 - LB1025AC Truth Table

Note 1.  $E_0$  is generally low only during the power-on-state. During the power-on-state, the transceiver default into the "Receive" state until the voltage at  $E_0$  exceeds 3 volts.











#### PRELIMINARY DATA AN AT&T PRODUCT

# LEVEL EXPANDER

- REDUCES BACKGROUND NOISE DURING PAUSE IN CONVERSATION
- LB1026AA SUPPLIED WAFER FORM
- LB1026AB SUPPLIED IN MINIDIP

The LB1026 functions as a voice-frequency level expander that is used to condition amplified signals from electret-type microphones. A characteristic of this level expander is to attenuate low-level signals from the microphone that typically originate from background room noise, while passing normal amplitude speech at unity gain. The end effect of using this device is that the quality of the conversation is enhanced, for both the talker (via receiver sidetone) and listener, by reducing background sounds that might be heard during periods when the talker is silent.

This device operates from a single 2 to 15 V power supply and must be ac-coupled at the input and output. In addition, a  $1.0\mu$ F response-time control capacitor must be provided by the user if the specified attack and release times are to be obtained. The LB1026 may be supplied in wafer form to the customer who is then responsible for subsequent processing to obtain the usable device. Each chip has six pads for wire bond attachment (see outline drawing).





## **PIN CONFIGURATION**




#### PAD & PIN DESCRIPTION

| Pad | Pin | Symbol | Description                                                                                                       |
|-----|-----|--------|-------------------------------------------------------------------------------------------------------------------|
| 1   | 1   | V +    | Connection for the power supply voltage.                                                                          |
| 6   | 2   | RTCC   | Response Time Control Capacitor.                                                                                  |
|     | 3   | NC     | No Connection, should not be used as a tie point.                                                                 |
| 15  | 4   | GND    | Ground.                                                                                                           |
|     | 5   | NC     | No Connection, should not be used as a tie point.                                                                 |
| 16  | 6   | OUTPUT | Device output.                                                                                                    |
| 22  | 7   | GND    | This pin can be connected to ground. This connection is not to be considered the ground terminal for this device. |
| 21  | 8   | INPUT  | Device input.                                                                                                     |

#### ABSOLUTE MAXIMUM RATINGS (at 25°C unless otherwise specified)

| Parameter                           | Value         | Unit |
|-------------------------------------|---------------|------|
| Voltage (on Pads 1, 15, 22)         | 25            | V    |
| Storage Temperature Range           | - 40 to + 125 | °C   |
| Ambient Operating Temperature Range | 0 to 50       | °C   |
| Pin Temperature (Soldering 15 sec)  | 300           | °C   |

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### ELECTRICAL CHARACTERISTICS (At 25°C unless otherwise specified see test fig. 2)

| Parameter                   | Test Conditions   | Min  | Max  | Unit                           |
|-----------------------------|-------------------|------|------|--------------------------------|
| Power Supply Voltage        |                   | 2.0  | 15   | V                              |
| Power Supply Current        | V + = 15V         |      | 1.0  | mA                             |
| Power Supply Current        | V + = 3.0V        | _    | 700  | μA                             |
| Output Voltage              | $R_L = 6K\Omega$  |      | 1.0  | V <sub>PP</sub> <sup>(1)</sup> |
| Maximum Input Gain Ratio(3) | Input = 388mVrms  | 0.94 | 1.15 |                                |
| High-Level Gain Ratio(3)    | Input≥50mVrms     | 0.94 | 1.1  |                                |
| Mid-Level Gain Ratio(3)     | Input = 12.5mVrms | 0.38 | 0.6  | 1                              |
| Low-Level gain Ratio(3)     | Input = 1.0mVrms  | 0.19 | 0.28 | 1                              |
| Attack Time                 |                   | 10.5 | 17.5 | (0)                            |
| Decay Time                  |                   | 105  | 175  | 1 ms(2)                        |

1. Maximum undistorted sine-wave.

2. Attack and decay times are defined as the time required for the output to settle to within 90% of the values shown in Figure 2 after the input is instantaneously changed from 3.16mV<sub>RMS</sub> respectively. For this specific response, a 1.0µF capacitor must be connected from lead number 6 of the device to ground in addition to the normal input, output and supply connections. These response times are not directly measured, but are guaranteed by desing.

3. Gain Ratio are defined as VO/VI



#### Fig. 2 - Test Circuit



#### APPLICATIONS

The following information summarizes the basic operation of a voice frequency level expander in

electret-type microphone applications.

Fig. 3 - Typical Expander Characteristics



Attack and decay times are defined as the time required for the output (V<sub>O</sub>) to settle within 90% of the valued (output mVrms, Figure 3) after the input is istantaneously changed from 3.16 mVrms to 31.6 mVrms or from 31.6 mVrms to 3.16 mVrms, respectively. For this specific response, a 1.0  $\mu$ F capacitor mus be connected from pin 2 of the device to ground in addition to the normal input, output, and supply connections.



#### **APPLICATIONS** (Continued)

Fig. 4





#### MOUNTING AND CONNECTION

Epoxy bonding is the preferred method of attaching the chip to the substrate.

Thermo-compression bonding is the preferred method of attaching gold wire to the device contact. Use minimum pressure during bonding. Bonding temperature shall not exceed 340°C Care shall be taken during wire-to-contact bonding so as not to damage the device.

# **OUTLINE DRAWING**



#### NOTES:

All dimensions are reference dimensions and are shown in micrometers.

- 1. The actual chip size equals the center-to-center dimensions less the saw kerf width, typically 50 to 70 micrometers
- Chip pad location numbers are for reference only and do not appear on the chip. The complete metallization pattern is not shown.
- 3. The thickness may vary as determined by the wafer diameter used in fabrication. However, the thickness dimension will be in the range of 480 micrometers (.0189 inches) minimum and 700 micrometers (.0275 inches) maximum.







PRELIMINARY DATA

#### AN AT&T PRODUCT

# **ELECTRET PREAMPLIFIER**

- INPUT IMPEDANCE OF  $125M\Omega$  (IN PARALLEL WITH 2.5 pF)
- LOW QUIESCENT CURRENT (< 327 μA at 4V)</li>
- AC VOLTAGE GAIN OF 18 dB
- 600 mV PEAK-TO-PEAK OUTPUT VOLTAGE SWING
- TYPICAL OUTPUT RESISTANCE OF 50Ω
- AVAILABLE IN WAFER FORM
- INQUIRE ABOUT 8-PIN DIP AVAILABILITY

The LB1027 is a voice-frequency preamplifier specifically designed for electret microphone applications. This device operates from a supply voltage of 15 volts down to 1.1 volts (with some performance reduction below 1.6 volts).

The LB1027 is supplied in wafer form to the customer who is then responsible for subsequent processing to obtain a usable chip. Each chip has four pads for wire-bond attachment (see outline drawing).

ORDERING NUMBER: LB1027AA

#### Fig. 1 - Simplified Schematic





Fig. 2 - Simplified Diagram, Source and Load Requirements



#### **PAD DESCRIPTION** (Refer to Fig. 11)

| Pad N° | Name | Description                           |  |
|--------|------|---------------------------------------|--|
| 2      | V+   | Positive-Supply Voltage               |  |
| 4      | GND  | Ground                                |  |
| 3      | IN   | Input (See Source Requirements below) |  |
| 1      | OUT  | Output (See Load Requirements below)  |  |

#### Source Requirements (See Figure 2)

The LB1027 is optimized (for PSRR) where  $C_S = 12 \text{ pF}$ , but will work with any value consistent with its input impedance. The low-frequency roll-off point is determined by  $C_S$ . Direct current into the input should be  $\pm$  20 pA. The LB1027 is designed for ac input signals less than 20 mV peak-to-peak (low-frequency response may degrade with larger input peaks). Signals greater than 70 mV peak-to-peak may be asymmetrically clipped.

#### Load Requirements (See Figure 2)

C<sub>L</sub> can be any value consistent with the desired output low-frequency roll-off characteristics. Values of C<sub>S</sub>, R<sub>L</sub>, maximum signal frequency and output voltage swing must be chosen so as not to exceed the LB1027 output drive current capability (+80  $\mu$ A, -250  $\mu$ A).

capability (+80  $\mu$ A). The LB1027 will output a 600 mV p-p signal to >4 kHz without clipping or slew-rate limiting (when R<sub>L</sub>=10k and C<sub>STRAY</sub>  $\leq$  5000 pF). It is recommended that C<sub>STRAY</sub> not exceed 5000 pF in any event.



#### ABSOLUTE MAXIMUM RATINGS (at 25°C unless otherwise specified)

| Parameter                           | Value         | Unit |
|-------------------------------------|---------------|------|
| Ambient Operating Temperature Range | - 20 to + 70  | °C   |
| Storage Temperature Range           | - 40 to + 125 | °C   |
| Power Dissipation                   | 100           | mW   |
| Voltage (V + to GND)                | 18            | V    |
| Input Current                       | ±10           | μA   |
| Output Current                      | ±1            | mΑ   |

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### ELECTRICAL CHARACTERISTICS (at 25°C unless otherwise specified)

| Parameter                            | Test Conditions                                                                                                                                                                                                | Min                  | Тур                  | Max                 | Unit     |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|---------------------|----------|
| Power Supply Current                 | V + = 1.5V<br>V + = 4.0V<br>V + = 15V (See Fig. 3)                                                                                                                                                             | 160<br>160<br>160    | <br>230<br>          | 350<br>327<br>350   | μA       |
| DC Output Currents                   | $ \begin{array}{l} \mbox{Positive Drive; V}_{IN} = 1.5 \mbox{V}, \ \mbox{V} + = 4.0 \mbox{V} \\ \mbox{Negative Drive; V}_{IN} = 0.9 \mbox{V}, \ \mbox{V} + = 4.0 \mbox{V} \\ \mbox{(See Fig. 4)} \end{array} $ | 80<br>250            | 110<br>- 430         |                     | μA       |
| DC Quiescent Output Voltage          | V + = 1.6V<br>V + = 4.0V<br>V + = 15V (See Fig. 5)                                                                                                                                                             | 0.32<br>0.35<br>0.35 | 0.40<br>0.55<br>0.80 | 0.9<br>1.05<br>1.20 | v        |
| DC Output Voltages                   | $\begin{array}{l} \mbox{Positive Swing; } V_{IN} = 1.5V, \ V+=4.0V \\ \mbox{Negative Swing; } V_{IN} = 0.9V, \ V+=4.0V \\ \mbox{(See Fig. 6)} \end{array}$                                                     | 1.5<br>—             | -                    | <br>0.1             | V        |
| AC Voltage Gain                      | $ \begin{array}{l} f=1KHz, \ C_{IN}=1000 pF, \ V_{IN}=14mVrms\\ NOTE: Circuit frequency response is flat to\\ within \ \pm 0.5dB \ (DC \ to \ 10KHz) \ (See \ Fig. \ 7) \end{array} $                          | 16.8                 | 18.0                 | 19.3                | dB       |
| Input Impedance                      | Resistive<br>Capacitive (Capacitive source = 12pF)                                                                                                                                                             | _                    | 125<br>2.5           | -                   | MΩ<br>pF |
| Output Resistance                    |                                                                                                                                                                                                                |                      | 50                   |                     | Ω        |
| Low Frequency Response (-3 dB point) | Capacitive Source = 12pF (See Fig. 8)                                                                                                                                                                          |                      | 80                   |                     | Hz       |

### **RECOMMENDED OPERATING CHARACTERISTICS (at 25°C)**

| Max Supply Voltage (V+)   | 15  | v |
|---------------------------|-----|---|
| Min Supply Voltage (V + ) | 1.1 | v |



### TEST CIRCUITS





Fig. 4 - DC Output Current Drive



Fig. 5 - DC Quiescent Output Voltage

Fig. 6 - DC Output Voltage Swing





Fig. 7 - AC Voltage Gain

Fig. 8 - Low Frequency - 3 dB Point





#### **TEST CIRCUITS** (Continued)

Fig. 9 - Stability Check. With V + = 1.5, 4.0 and 15.0 V, measure AC output voltage with 3dB bandwidth  $\geq$ 500 KHz. No oscillation should be detected.



### APPLICATIONS

The following simplified diagram summarizes the requirements for optimized operation of the

LB1027AA electret preamplifier.

Fig. 10 - Electret Preamplifier Application Diagram





#### Fig. 11 - Outline Drawing



- meters
- 3. Chip pad numbers are for reference only and do not appear on the chip
- 4. The complete metallization pattern is not shown.
- 5. The thickness may vary as determined by the wafer diameter used in fabrication. However, the thickness dimension will be in the range of 480 micrometers (.0189 inches) minimum and 700 micrometers (.0275 inches) maximum.

#### MOUNTING AND CONNECTIONS

This device is susceptible to damage as the result of electrostatic discharge. Proper precautions should be taken to eliminate exposure to electrostatic charge during handling by individuals and/or in automatic equipment.

Epoxy bonding is the preferred method of attaching the chip to the substrate.

Thermo-compression bonding is the preferred method of attaching gold wire to the device contact. Use minimum pressure during bonding. Bonding temperature shall not exceed 340°C.

Care shall be taken during wire-to-contact bonding so as not to damage the device.





# PRELIMINARY DATA

# **VOLTAGE REGULATOR CIRCUIT FAMILY**

#### VOLTAGE REGULATOR

- FIXED VALUES BETWEEN 2V & 24V
- LESS THAN 1% CHANGE OVER COMBINED TEMPERATURE AND POWER SUPPLY VOLTAGE RANGES:
- POWER SUPPLY VOLTAGE MUST BE AT LEAST 2V GREATER THAN REGULATOR OUTPUT VOLTAGE

#### PRECISION LOW-VOLTAGE REFERENCE

- 1.25 (±1%) OVER ENTIRE POWER SUPPLY RANGE
- TEMPERATURE COEFFICIENT <50ppm/°C (-40 TO +100°C)
- 4 VOLT MINIMUM POWER SUPPLY
- DRIVE UP TO 100 pF
- OUTPUT CURRENT UP TO 10mA
- 40 dB PSRR @ 1 MHz
- FAST START-UP TIME

#### HIGH-SPEED COMPARATOR

- REFERENCED TO 1.25V
- PROPAGATION DELAY < 150 nsec
- INPUT OFFSET < 5mV</li>
- OUTPUT CURRENT TO 5mA



The Regulation Control Circuit Family consists of integrated circuits which provide three main functions in the same package: a voltage regulator, a precision 1.25V reference, and a high-speed comparator. Each device accepts an unregulated DC supply voltage ranging from 4V to 26V and provides two fixed outputs: a 1.25V reference voltage, common to each device code in this family; and a customer specified regulation voltage, ranging from 2V to 24V, fixed at time of manufacture. Refer to Ordering Information (last page) for a detailed listing of existing codes. Other codes for regulation voltages within the specified limits are available upon request.







Fig. 2 - Functional Diagram - Minidip - 8 Pin Surface Mount



#### **PIN CONFIGURATION**





| Name                                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V +                                  | Supply Voltage (4 to 26V)                                                                                                                                                                                                                                                                                                                                                                                                                                |
| BLANK                                | This pin may be used as a tie-point for external components. Maximum Voltage = 30V                                                                                                                                                                                                                                                                                                                                                                       |
| GROUND                               | Circuit common (not necessarily system or physical ground).                                                                                                                                                                                                                                                                                                                                                                                              |
| V <sub>REF</sub>                     | 1.25 V Reference Output.                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| COMP IN -                            | Inverting Comparator Input.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| COMP IN+                             | Non-Inverting Comparator Input. Connected to V <sub>REF</sub> on 8-Pin Packages.                                                                                                                                                                                                                                                                                                                                                                         |
| COMP OUT                             | Comparator Output, Open Collector. Requires Pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                            |
| OA IN-                               | Inverting Op-Amp Input. Connected to FEEDBACK on 8-Pin Packages.                                                                                                                                                                                                                                                                                                                                                                                         |
| OA IN +                              | Non-Inverting Op-Amp input. Connected to V <sub>REF</sub> on 8-Pin Packages.                                                                                                                                                                                                                                                                                                                                                                             |
| OA OUT                               | Op-Amp Output.                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| FEEDBACK                             | Connection to feedback resistors. Connected to inverting Op-Amp input on 8-Pin Packages.                                                                                                                                                                                                                                                                                                                                                                 |
| SENSE +                              | Positive Sense Node. Normally connected to inverting Op-Amp Out in regulator applications.                                                                                                                                                                                                                                                                                                                                                               |
| T1<br>T2<br>T3<br>T4<br>(See Fig. 1) | These trim links are normally factory trimmed as required to provide the desired voltage regulator output. Howerver, some applications may require additional fine-turned trimming to account for offset voltages in customer systems. Devices can be ordered which are trimmed to a value withing several millivolts of a customer's desired value. The customer is then responsible for final trimming. (This option not available in 8-Pin Packages). |

### ABSOLUTE MAXIMUM RATINGS (At 25°C unless otherwise specified)

| Symbol           | Parameter                            | Value       | Unit |
|------------------|--------------------------------------|-------------|------|
| V +              | Supply Voltage                       | 30          | V    |
| TA               | Ambient Operating Temperature Range  | -40 to 100  | °C   |
| T <sub>stg</sub> | Storage Temperature Range            | – 55 to 125 | °C   |
| _                | Pin Temperature (Soldering, 15 Sec.) | 300         | °C   |

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



# ELECTRICAL CHARACTERISTICS\* (TA = 25°C unless otherwise specified)

| Parameter                                       | Test Condition                                                              | ns              | Min   | Тур                   | Max     | Unit |
|-------------------------------------------------|-----------------------------------------------------------------------------|-----------------|-------|-----------------------|---------|------|
| Standby Current Drain                           | V + = 26V                                                                   | (See Fig. 3)    | —     | 3.7                   | 4.5     | mA   |
| V <sub>REF</sub> , Set Point                    | I <sub>REF</sub> = 10mA                                                     | (See Fig. 3)    | 1.238 | 1.250                 | 1.262   | V    |
| ΔV <sub>REF</sub> (Load Regulation)             | S2 switched from A to B                                                     | (See Fig. 3)    |       | ±3                    | ±8      |      |
| ΔV <sub>REF</sub> (Line Regulation)             | V + = Default; V + = 26V                                                    | (See Fig. 3)    | _     | ±3                    | ±6      | m\/  |
| ΔV <sub>REF</sub> (Temperature Regulation)      | $T_A = -40^{\circ}C \text{ to } +25^{\circ}C$                               | (See Fig. 3)    |       | ±3                    | _       | mv   |
| ΔV <sub>REF</sub> (Temperature Regulation)      | $T_A = +25^{\circ}C$ to $100^{\circ}C$                                      | (See Fig. 3)    | _     | ±3                    | —       |      |
| V <sub>REF</sub> , Power Supply Rejection Ratio | DC<br>1 MHz                                                                 |                 | _     | 70<br>40              | _       | dB   |
| V <sub>REF</sub> , Transient Start-Up Times     | I <sub>REF</sub> = 1mA<br>I <sub>REF</sub> = 5mA<br>I <sub>REF</sub> = 10mA |                 |       | 2<br>15<br>150        |         | μsec |
| Comparator, Input Offset Voltage                | T <sub>A</sub> = 25°C                                                       |                 | _     | ± 1                   | $\pm 5$ | m)/  |
| Comparator, Output (LOW)                        | V <sub>BIAS</sub> = 1.350V                                                  | (See Fig. 3)    | _     | 235                   | 500     | niv  |
| Comparator, Output (HIGH)                       | V + = 26V                                                                   | (See Fig. 3)    | 25    | _                     | 26      | V    |
| Comparator, Transient Response Times            | Turn-on Time<br>Turn-Off Time<br>Rise Time<br>Fall Time                     |                 |       | 105<br>25<br>20<br>50 |         | nsec |
| Op-Amp, Input Offset Voltage                    | T <sub>A</sub> = 25°C                                                       |                 | _     | ± 1                   | ±5      | mV   |
| Op-Amp, PSRR                                    | DC                                                                          |                 | _     | 100                   | —       | dB   |
| V <sub>SENSE</sub> , Voltage Tolerance          | V <sub>SENSE</sub> Reference =<br>Manufacturer's Coded Valu                 | ue (See Fig. 3) | - 1   |                       | + 1     | %    |
| ΔV <sub>SENSE</sub> (Load Regulation)           | S1 switched from A to B                                                     | (See Fig. 3)    | —     | ±0.05                 | ±0.2    |      |

\* Conditions, as shown in the appropriate test Circuit Figure, are referred to as "Default" conditions.

#### Notes:

- 1. When certain pins are not being used, they should be connected as follows for the 8-Pin devices:
  - a. COMP IN to GND (when comparator is not used)
  - b. OA OUT to FEEDBACK (when Op-Amp is not used)
  - c. SENSE + should float (when Op-Amp is not used)
- 2. When certain pins are not used, they should be connected as follows for the 16-Pin devices:
  - a. When the comparator is not used, connect COMP IN+ to  $V_{\mbox{\scriptsize REF}}$  and COMP IN- to GND.
  - b. When the Op-Amp is not used, connect OA OUT to OA IN and OA IN + to  $V_{\mathsf{REF}}.$
- 3. This characteristic excludes the current flowing in the feedback resistors. Feedback current must be calculated for each voltage regulator value.
- 4. Specific available  $V_{\text{SENSE}}$  output levels are listed with Ordering Information on the last page.
- 5. OA OUT is connected to SENSE + .
- 6. OA OUT is disconnected from SENSE + .
- This is the minimum supply voltage which is required to assure that V<sub>REF</sub> has stabilized at any specific temperature within the specified temperature range.
- 8. Supply voltage (V+) minus a nominal 2.5V yelds high CMVR.



# RECOMMENDED OPERATING LIMITS (-40 to 100°C)

| Parameter                               | Value | Unit |
|-----------------------------------------|-------|------|
| VREF Current Load, Maximum              | 10    | mA   |
| V + Voltage Minimum                     | 4     | v    |
| V + Voltage Maximum                     | 26    | v    |
| Comparator Output Sink Current, Maximum | 10    | mA   |
| Op-Amp Output Source Current, Maximum   | 30    | mA   |
| Op-Amp Output Sink Current, Maximum     | 30    | mA   |

#### **TEST CIRCUITS**

Fig. 3





#### CHARACTERISTIC CURVES

Fig. 4 - Precision Low-Voltage Reference Start-Up Characteristics



Fig. 6 - Precision Low-Voltage Reference Temperature Characteristics



Fig. 5 - Precision Low-Voltage Reference Power Supply Rejection Ratio Frequency Characteristics



Fig. 7 - Precision Low-Voltage Reference Transient Start-Up Time





#### CHARACTERISTIC CURVES (Continued)

Fig. 8 - Typical Comparator DC Transfer Characteristics vs Temperature



Fig. 10 - Typical Temperature Characteristics Comparator-Output Voltage vs Comparator Input Overdrive of 100mV

Fig. 9 - Typical Temperature Characteristics Comparator-Output Voltage vs Comparator Input Overdrive of 10mV



Fig. 11 - Op-Amp Open Loop Gain





#### APPLICATION

The Regulation Control Devices are used in power supply applications where the simultaneous use of all three functions (Voltage Regulator, High Speed Comparators, Precision Low-Voltage Reference) is a common practice. Application diagrams are shown below.

Fig. 12 - Regulation Control General Application Diagram



Fig. 13 - LB1001BB (5.1V Regulated Output) Used in DC-DC Converter Application (48V to 5V, 20A) (High Voltage Shutdown and Current Limiting)





X = Wafer (16-Pad Chip)

#### ORDERING INFORMATION

The Regulation Control Circuit Family is coded as follow:



Classification (Position 1): L = Linear

Technology (Position 2): B = Complementary Bipolar Integrated Circuit (CBIC)

C = 16-Pin DIP

Family Designator (Position 3): Regulation Control Circuit Family.

Device Number (Positions 4, 5, 6): The device number is also the voltage value of the regulator function for this device. A decimal point shall be understood to exist between positions 5 and 6. Example: 022 = 2.2V220 = 22.0VElectrical Cariants (Position 7) A =  $\pm 1\%$  Regulator Voltage<sup>1</sup> B =  $\pm 1.5\%$  Regulator Voltage C =  $\pm 2\%$  Regulator Voltage Package Variations (Position 8): A = Wafer ((8-Pad Chip) B = Minidip K = 16-Pin SOJ (Surface Mount) S = 8-Pin SOIC (Surface mount)

1. Regulator voltage output is SENSE + connected to OA OUT.







ADVANCE DATA AN AT&T PRODUCT

# HIGH-VOLTAGE SOLID-STATE AC/DC RELAY

- HIGH-VOLTAGE MONOLITHIC INTEGRATED CIRCUIT FABRICATED IN A DIELETRIC ISO-LATION PROCESS
- CAN SWITCH LOADS UP TO 400V AT CUR-RENTS UP TO 200mA
- LOW ON-RESISTANCE
- CLEAN, BOUNCE-FREE SWITCHING
- NO ELECTROMAGNETIC INTERFERENCE
- 3750V I/O ISOLATION (OPTICALLY COUPLED)
- GOOD dV/dT CAPABILITY
- HIGH-SURGE CAPABILITY
- NOISE-FREE OPERATION
- LOW-POWER CONSUMPTION

This solid-state device is a high-performance, optically controlled, AC/DC Relay. The LH1016 consists of two GaAIAs light-emitting diodes (LEDs) which optically couples the ON/OFF control signal to a dielectrically isolated high-voltage integrated

Fig. 1 - Functional and Equivalent Diagram



circuit. The integrated circuit contains the highvoltage DMOS transistors and photosensitive drive circuitry. The optical isolation ensures excellent noise immunity with up to 3750 volts of isolation between input and output, while the LED control currents can be as low as 5.0mA. This makes the LH1016 suitable for logic control. Equivalent relay diagrams for this device is shown in Figure 1.





### PIN CONFIGURATION



#### PIN DESCRIPTION

| Name                   | Description                                                                                                                                                                           |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Control +<br>Control – | These pins are the positive and negative inputs respectively to the input control LED. An appropriate amount of current through the LED will close the circuit path between S and S'. |
| S, S',                 | These pins are the outputs.                                                                                                                                                           |
| NC                     | This pin is connected internally for test purposes. It should NOT be used as a tie-point for external components.                                                                     |
| Blank                  | This pin may be used as a tie point for external components. Voltage applied to this pin should not exceed 150V.                                                                      |
| Substrate              | This pin should be left unconnected.                                                                                                                                                  |

### ABSOLUTE MAXIMUM RATINGS (at 25°C unless otherwise specified)

| Parameter                                     | Value       | Unit |
|-----------------------------------------------|-------------|------|
| Ambient Operating Temperature Range           | 0 to +70    | °C   |
| Storage Temperature Range                     | -40 to +100 | °C   |
| Pin Soldering Temperature (t = 15 s max)      | 300         | °C   |
| Input/Output Voltage Isolation                | 3750        | V    |
| LED INPUT                                     |             |      |
| Continuous Forward Current                    | 25          | mA   |
| Peak Forward Surge Current                    | 250         | mA   |
| [Pulse width = 4.0ms, 10 pulses/s cycle (4%)] |             |      |
| Reverse Voltage                               | 20          | v    |
| OUTPUT, Continuous Current (RMS)              | 200         | mA   |

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



# ELECTRICAL CHARACTERISTICS (at 25°C unless otherwise specified)

| Parameter                                              |             | Test Conditions                                                          |         | Тур       | Max     | Unit    |
|--------------------------------------------------------|-------------|--------------------------------------------------------------------------|---------|-----------|---------|---------|
| OUTPUT POLE                                            |             |                                                                          |         |           |         |         |
| ON Resistance R <sub>ON</sub> = V <sub>M</sub> /50mA   |             | $I_{LED} = 5mA$ , $I_{LOAD} = \pm 50mA$ (See Fig. 2)                     | -       | 35        | 40      | Ω       |
| ON Voltage                                             |             | $I_{LED} = 5mA$ , $I_{LOAD} = \pm 200mA$ (See Fig. 2)                    | _       | 2.0       | 2.5     | v       |
| Breakdown Voltage                                      |             | $I_{LED} = 0$ mA, $I_{LOAD} = \pm 50 \mu$ A (See Fig. 2)                 | 400     | -         | —       |         |
| Surge Current                                          |             | Non-Recurrent 1.0ms square wave<br>I <sub>LED</sub> = 5.0mA (See Fig. 2) | 4.0     | -         | —       | A       |
| Leakage Current                                        |             | $V_{LOAD} = 400V I_{LED} = 0mA$ (See Fig. 3)                             | _       | —         | 20      | μA      |
|                                                        |             | $V_{LOAD} = 100V I_{LED} = 0mA$ (See Fig. 3)                             |         | 0.5       | _       |         |
| Switching Time                                         | TURN ON     | $V_{M} = \pm 150V R_{L} = 15K\Omega$ (See Fig. 4)                        | _       | —         | 1.2     | msec    |
|                                                        | TURN OFF    | $V_{M} = \pm 150V R_{L} = 15K\Omega$ (See Fig. 4)                        | _ `     | _         | 0.8     |         |
| INPUT CONTROL                                          |             |                                                                          |         |           |         |         |
| LED Forward Voltage                                    |             | Forward Current = 10mA                                                   | 1.17    | -         | 1.43    | V       |
| LED Breakdown Voltage                                  |             | Reverse Current = 10µA                                                   | 10      | _         | —       |         |
| LED Reverse Leaka                                      | age Current | Reverse Voltage = 10V                                                    | — — 10  |           | μΑ      |         |
| LED Continuous Forward Current:                        |             |                                                                          | (See At | psolute N | laximum | Rating) |
| Recommended Forward Current for<br>ON-State Operation: |             |                                                                          | -       | 5.0       | _ ·     | mA      |

### TEST CIRCUITS

Fig. 2 - R<sub>ON</sub>, ON Voltage and Breakdown Voltage



Fig. 4 - TON/TOFF Test Circuit and Waveform









#### CHARACTERISTIC CURVES

Fig. 5 - ON-State Characteristics of Output Poles (Illustrating Bidirectional V-I Characteristics)



#### DEVICE OPERATION

In the OFF-state, this device can withstand its rated voltage at leakage currents less than 20  $\mu$ A. In the ON-state, this device exhibits a bidirectional resistive characteristic for currents less than 100 mA (see Figure 5 for ON-state characteristics).

This device can switch up to 400 volts at currents up to 200mA.

This one-pole relay offers one of the highest volta-

#### APPLICATION

This device has been optimized to meet the demands of switching high voltages at moderate current levels in applications such as telecommunications, instrumentation, and medium-power switching. It is ideally suited for applications where high performance, noise-free switching of ac and dc signals is desirable.

The operational range of this device includes lowpower commercial voltage applications where millampere control signals and low ON-resistance are required. The speed, reliability, and linearity of this switch makes it well suited for those applications which are beyond the range of mechanical relays, thyristors, and triacs. For lower ON resistance, hi ge capabilities for a device in its class. Rated at 400 volts, it is particularly suitable for 240 Vrms loads which appear widely in many industrial applications. Despite the higher voltage rating, this device still features ON resistance of only  $40\Omega$  maximum. This device will pass surge current up to 4A for 1ms.

gher voltages, or greater current capability, the LH1016 can be easily combined in parallel or series arrangements, as required, with their control LEDs simply driven in series.

The low ON-resistance and low-noise features are beneficial in instrumentation applications. The optical coupling provides isolation of the switch from the control signals in high-voltage and highfrequency applications.

The fabrication of high-voltage, monolithic ICs in a unique dielectric isolation process provides high reliability and the solid-state contruction eliminates problems associated with mechanical relays such as sensitivity to shock and vibration.



Fig. 6 - Typical Application as a Triac Predriver



Fig. 7 - Single-Line Switchhook Application





LH1028

# PRELIMINARY DATA

# **TELEPHONE INTERFACE CIRCUIT**

- WITHSTANDS TELEPHONE LOOP VOLTAGES TO 140V
- OPERATES AT LOW TIP-RING VOLTAGES (TYPICALLY AS LOW AS 2.7V)
- POLARITY GUARD HAS LOW INTERNAL VOLTAGE DROPS
- MONOLITHIC SOLID-STATE CONSTRUCTION GIVES COMPETITIVE EDGE IN PHYSICAL AREA CONSERVATION AND RELIABILITY

Dielectric isolation and a monolithic high-voltage DMOS technology are used to fabricate the LH1028 Telephone Interface Circuit (TIC). This integrated circuit performs the following basic functions: highvoltage dial pulse switching, protection against



reversal of Tip-Ring polarity from the Central Office, and overvoltage/overcurrent protection of telephone circuits.

### Fig. 1 - Functional Diagram



### PIN DESCRIPTION

| Pin | Symbol         | Description                              |
|-----|----------------|------------------------------------------|
| 2   | Тір            | Tip Input                                |
| 8   | Ring           | Ring Input                               |
| 3   | T Prime (T')   | Positive output of polarity guard        |
| 7   | DP             | Control for internal dial pulse switch   |
| 6   | DP Prime (DP') | Control for internal dial pulse switch   |
| 4   | R Prime (RP')  | Negative output of polarity guard        |
| 1   | NC             | No connection; may be used as tie points |
| 5   | NC             | No connection; may be used as tie points |

#### **PIN CONFIGURATION**





# **ABSOLUTE MAXIMUM RATINGS**

| Symbol           | Parameter                              | Value       | Unit |
|------------------|----------------------------------------|-------------|------|
| VTR              | Voltage (Tip-Ring)                     | 140         | v    |
| TA               | Ambient Operating Temperature Range    | 0 to 50     | °C   |
| T <sub>stg</sub> | Storage Temperature Range              | -40 to +125 | °C   |
|                  | Pin Temperature (Soldering, 15 Sec)    | 300         | °C   |
| PD               | Power Dissipation (Package Limitation) | 750         | mW∙  |

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **ELECTRICAL CHARACTERISTICS** (See Figure 2) $(T_A = 4 \text{ to } 49^{\circ}\text{C} \text{ for Min and Max value})$ $(T_A = 25^{\circ}\text{C} \text{ for Typical value})$

| Parameter                                   | Test Conditions                                                                                       |              | Min | Тур  | Max  | Unit |
|---------------------------------------------|-------------------------------------------------------------------------------------------------------|--------------|-----|------|------|------|
| Breakdown Voltage (Tip-Ring)                | V <sub>DP</sub> = 3.35V<br>Increase V <sub>TR</sub> until I <sub>TR</sub> = 3mA                       | (See Fig. 3) | 140 | 175  | —    | V    |
| Dial Pulse Control Voltage, V <sub>DP</sub> | V <sub>TR</sub> = 78.8V<br>Decrease V <sub>DP</sub> until I <sub>TR</sub> = 1.75mA                    | (See Fig. 3) | —   | 1.7  | 3.35 | v    |
| Dial Pulse Control Current                  | V <sub>TR</sub> = 78.8V; V <sub>DP</sub> = 3.35V                                                      | (See Fig. 3) |     | 25   | 77   | μA   |
| Off-State Leakage Current                   | V <sub>TR</sub> = 78.8V; V <sub>DP</sub> = 3.35V                                                      | (See Fig. 3) | _   | 0.4  | 1.57 | mA   |
| Tip-Ring Operating Voltage                  | Increase V <sub>TR</sub> until V <sub>OUT</sub> = 1.6V<br>R = 400 $\Omega$<br>I <sub>RP</sub> = - 4mA | (See Fig. 4) | _   | 2.7  | 2.9  |      |
| ON-State Voltage V <sub>TR</sub> = 6V       | R = 235 $\Omega$ ; I <sub>RP</sub> = - 20mA<br>Measure V <sub>TR</sub> - V <sub>OUT</sub>             | (See Fig. 4) | _   | 1.05 | 1.3  | v    |
| Output Voltage, V <sub>TR</sub> = 140V peak | Measure V <sub>OUT</sub> peak                                                                         | (See Fig. 5) | —   | 26   | 30   |      |
| Turn-on Time                                | DP initially at +5V                                                                                   | (See Fig. 6) |     | 20   | 1000 | 0    |
| Turn-off Time                               | DP initially shorted to DP'                                                                           | (See Fig. 7) | _   | 20   | 1000 | μ5   |



MEASURE VOUT



# Fig. 2 - Simplified Schematic Illustrating Characteristic Symbology

# TEST CIRCUITS

Fig. 3











#### CHARACTERISTIC TIMINGS

Fig. 6 - Turn-on Time Test Method



Fig. 7 - Turn-off Time Test Method





Fig. 8 - Current Limiting Characteristics



The LH1028 device can be connected in the following manner to perform telephone interface functions. An overvoltage metal-oxide-varistor or other similar type of device shunts the Tip-Ring input terminal of the LH1028 TIC and limits the voltage across these terminals to less than 140V (the maximum voltage rating of the LH1028). The output terminals of the LH1028 TIC are TPRIME (T') and

APPLICATION

RPRIME (R'). T' and R' are the positive and negative sides of the TIC polarity guard, respectively. R' is connected to the telephone circuitry through a switch which is internal to the LH1028 TIC. This internal switch opens when a dial pulse voltage is applied between terminal DP (Dial Pulse) and DP' (Dial Pulse Prime).

Fig. 9 - Typical Telephone Set Configurations









PRELIMINARY DATA

# MSR HIGH-VOLTAGE SOLID-STATE RELAY

- HIGH VOLTAGE MONOLITHIC IC FABRICATED IN A DIELECTRIC ISOLATION PROCESS
- CAN SWITCH LOADS UP TO 350V AT CURRENTS UP TO 100mA
- LOW ON-RESISTANCE
- CLEAN, BOUNCE-FREE SWITCHING
- 3750V INPUT/OUTPUT ISOLATION (OPTICALLY COUPLED)
- GOOD dV/dT CAPABILITY
- HIGH-SURGE CAPABILITY
- LOW-POWER CONSUMPTION
- NOISE FREE OPERATION
- NO ELECTROMAGNETIC INTERFERENCE

The LH1056 (Multipurpose Solid-State Relay) is a low-cost, bi-directional, SPST switch which can replace mechanical relays in many applications. Its output is rated at 350 volts and can handle loads up to 100 mA. The MSR is packaged in a 6-pin plastic DIP and provides up to 3750 volts of input/output-isolation. The MSR will switch both AC and DC loads.

Fig. 1 - Functional and Equivalent Relay Diagrams



Each device consists of one GaAlAs LED to optically couple the control signal to a dielectrically isolated high-voltage integrated circuit. The typical ON-Resistance is 30 ohms at 25 mA, and is exceptionally linear up to 50 mA. Beyond 50 mA, the incremental resistance becomes even less, thereby minimizing internal power dissipation. The LH1056 also has internal current limiting which clamps the load current to 150 mA to insure that the device will survive during power surges. The MSR wil survive FCC, lightning test number 68-302 when it is properly protected.





# PIN CONFIGURATION



#### PIN DESCRIPTION

| Name                   | Description                                                                                                                                                                                                                                                   |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Control +<br>Control – | These pins are the positive and negative inputs respectively to the input control LED. An appropriate amount of current through the LED will close the circuit path between S and S'.                                                                         |
| S<br>S'                | These pins are the outputs. The pin designated as S represents one side of a relay pole.<br>The pin designated as S' (S Prime) is the complementary side of a relay pole. This relay po-<br>le is normally open unless sufficient control current is flowing. |
| Blank                  | This pin may be used as a tie-point for external components. Voltage on this pin should not exceed 300 volts.                                                                                                                                                 |
| NC                     | This pin is connected to internal circuitry. It should <b>not</b> be used as a tie-point for external circuitry.                                                                                                                                              |

#### ABSOLUTE MAXIMUM RATINGS (at 25°C unless otherwise specified)

| Parameter                               | Value       | Unit |
|-----------------------------------------|-------------|------|
| Ambient Operating Temperature Range     | 0 to +70    | °C   |
| Storage Temperature Range               | -40 to +100 | °C   |
| Pin Temperature (Soldering time = 15 s) | 300         | °C   |
| Input/Output Voltage Isolation          | 3750        | v    |
| LED Input Ratings                       |             |      |
| Continuous Forward Current              | 20          | mA   |
| Reverse Voltage                         | 10          | v    |
| Recommeded Maximum Output Operation     |             |      |
| Operating Voltage                       | 350         | v    |
| Load Current                            | 100         | mA   |
| Surge Voltage ON or OFF State           | 350         | V    |

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



| Parameter                                            |          | Test Conditions                                               | Min | Тур | Max | Unit |  |
|------------------------------------------------------|----------|---------------------------------------------------------------|-----|-----|-----|------|--|
| LED Forward Current for Turn-On                      |          | $I_{LOAD} = 25 \text{mA } V_{M} = 1.25 \text{V}$ (See Fig. 2) | 1.0 | 3.5 | 5.0 | mA   |  |
| ON Resistance R <sub>ON</sub> = V <sub>M</sub> /25mA |          | $I_{LED} = 5mA I_{LOAD} = \pm 25mA$ (See Fig. 2)              | 20  | 30  | 50  | Ω    |  |
| ON Voltage                                           |          | $I_{LED} = 5mA I_{LOAD} = \pm 100mA$ (See Fig. 2)             | _   | 2.6 | -   | V    |  |
| Breakdown Voltage                                    |          | $I_{LED} = 0$ mA $I_{LOAD} = \pm 50\mu$ A (See Fig. 2)        | 350 |     | _   | v    |  |
| Surge Voltage                                        |          | 1.0ms square wave. I <sub>LED</sub> = 5.0mA<br>(See Fig. 2)   | 350 | _   | -   | V    |  |
| Leakage Current                                      |          | $V_{LOAD} = 300V I_{LED} = 0mA$ (See Fig. 3)                  |     | 5   | 40  |      |  |
|                                                      |          | $V_{LOAD} = 100V I_{LED} = 0mA$ (See Fig. 3)                  |     | 0.5 | _   | μΑ   |  |
| Switching Time                                       | TURN ON  | $R_{LOAD} = 10K\Omega$ (See Fig. 4)                           | -   | _   | 2   |      |  |
|                                                      | TURN OFF | $R_{LOAD} = 10K\Omega$ (See Fig. 4)                           | -   |     | 0.5 | msec |  |

# ELECTRICAL CHARACTERISTICS (T<sub>A</sub> = 25°C unless otherwise specified)

#### TEST CIRCUITS

Fig. 2 - RON- ON Voltage and Breakdown Voltage

Fig. 3 - Leakage Current





Fig. 4 - TON/TOFF Test Circuit and Waveform




Fig. 5 - MSR Solid-State Relay Typical ON Characteristics



Fig. 6 - Triac Predriver

Fig. 7 - Telephone Switchhook









ADVANCE DATA AN AT&T PRODUCT

## HIGH-VOLTAGE SOLID-STATE AC/DC RELAY

- HIGH-VOLTAGE MONOLITHIC INTEGRATED CIRCUIT FABRICATED IN A DIELETRIC ISO-LATION PROCESS
- CAN SWITCH TWO LOADS UP TO 200 VOLT AT CURRENTS UP TO 200mA
- LOW ON-RESISTANCE
- CLEAN, BOUNCE-FREE SWITCHING
- NO ELECTROMAGNETIC INTERFERENCE
- 3750V I/O ISOLATION (OPTICALLY COUPLED)
- GOOD dV/dT CAPABILITY
- HIGH-SURGE CAPABILITY
- NOISE-FREE OPERATION
- LOW-POWER CONSUMPTION

This solid-state device is a high-performance, optically controlled, AC/DC Relay. The LH1061 consists of two GaAIAs light-emitting diodes (LEDs) which optically couples the ON/OFF control signal to a dielectrically isolated high-voltage integrated circuit. The integrated circuit contains the highvoltage DMOS transistors and photosensitive dri-

Fig. 1 - Functional and Equivalent Diagram



ve circuitry. The optical isolation ensures excellent noise immunity with up to 3750 volts of isolation between input and outputs, while the LED control currents can be as low as 5.0mA. This makes the LH1061 suitable for logic control. Equivalent relay diagrams for this device is shown in Figure 1. The LH1061 also has internal current limiting which clamps the load current to 300mA to ensure that the device will survive during power surges.





#### PIN CONFIGURATION



#### **PIN DESCRIPTION**

| Name                 | Description                                                                                                                                                                                                    |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Control +<br>Control | These pins are the positive and negative inputs respectively to the input control LED. An appropriate amount of current through the LED will close the circuit path between S and S'.                          |
| S1, S1'<br>S2, S2'   | These pins are the outputs. The pins designated as S represents one side of a relay pole.<br>The pins designated as S' are the complementary side of a relay pole. Note that S2 is connected to the substrate. |
| NC                   | This pin is connected internally for test purposes. It should NOT be used as a tie-point for external components.                                                                                              |
| Blank                | This pin may be used as a tie point for external components. Voltage applied to this pin should not exceed 150V.                                                                                               |

#### ABSOLUTE MAXIMUM RATINGS (at 25°C unless otherwise specified)

| Parameter                                      | Value       | Unit |
|------------------------------------------------|-------------|------|
| Ambient Operating Temperature Range            | 0 to + 70   | °C   |
| Storage Temperature Range                      | -40 to +100 | °C   |
| Pin Soldering Temperature (t = 15 s max)       | 300         | °C   |
| Input/Output Voltage Isolation                 | 3750        | V    |
| LED INPUT                                      |             |      |
| Continuous Forward Current                     | 25          | mA   |
| Peak Forward Surge Current                     | 250         | mA   |
| [Pulse width = 4.0ms, 10 pulses/s cycle (4%)]  |             |      |
| Reverse Voltage                                | 20          | V    |
| OUTPUT, Continuous Current (RMS)               |             |      |
| One Pole (S1, S1' or S2, S2')                  | 300         | mA   |
| Each Pole (two poles operating simultaneously) | 200         | mA   |

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### ELECTRICAL CHARACTERISTICS (at 25°C unless otherwise specified)

|                                                      |                       | ,                                                     | •                  | ,       |          |         |         |  |  |  |  |  |  |  |  |
|------------------------------------------------------|-----------------------|-------------------------------------------------------|--------------------|---------|----------|---------|---------|--|--|--|--|--|--|--|--|
| Parameter                                            | (Each Pole)           | Test Condition                                        | Test Conditions    |         | Тур      | Max     | Unit    |  |  |  |  |  |  |  |  |
| OUTPUT POLE                                          |                       |                                                       |                    |         |          |         |         |  |  |  |  |  |  |  |  |
| ON Resistance R <sub>ON</sub> = V <sub>M</sub> /50mA |                       | $I_{LED} = 5 \text{mA}, \ I_{LOAD} = \pm 50 \text{m}$ | nA<br>(See Fig. 2) | _       | 15       | 20      | Ω       |  |  |  |  |  |  |  |  |
| ON Voltage                                           |                       | $I_{LED} = 5 \text{mA}, \ I_{LOAD} = \pm 200$         | mA<br>(See Fig. 2) | —       | 2.0      | 2.5     |         |  |  |  |  |  |  |  |  |
| Breakdown Voltage                                    |                       | $I_{LED} = 0mA, I_{LOAD} = \pm 20\mu$                 | A(See Fig. 2)      | 200     | —        | _       | v       |  |  |  |  |  |  |  |  |
| Surge Voltage                                        |                       | 1.0ms square wave<br>I <sub>LED</sub> = 5.0mA         | (See Fig. 2)       | 200     |          |         |         |  |  |  |  |  |  |  |  |
| Leakage Current                                      |                       | $V_{LOAD} = 200V I_{LED} = 0mA$                       | (See Fig. 3)       | _       | —        | 20      |         |  |  |  |  |  |  |  |  |
|                                                      |                       | $V_{LOAD} = 50V I_{LED} = 0mA$                        | (See Fig. 3)       | _       | 0.5      | —       | μΑ      |  |  |  |  |  |  |  |  |
| Switching Time                                       | TURN ON               | $V_M = \pm 150V R_L = 15K\Omega$                      | (See Fig. 4)       | —       | —        | 2       | msec    |  |  |  |  |  |  |  |  |
|                                                      | TURN OFF              | $V_{M} = \pm 150V R_{L} = 15K\Omega$                  | (See Fig. 4)       | _       |          | 0.5     |         |  |  |  |  |  |  |  |  |
| INPUT CONTROL                                        |                       |                                                       |                    |         |          |         |         |  |  |  |  |  |  |  |  |
| LED Forward Voltag                                   | је                    | Forward Current = 10mA                                |                    | 1.17    | —        | 1.43    | V       |  |  |  |  |  |  |  |  |
| LED Breakdown Voltage                                |                       | Reverse Current = $10\mu A$                           |                    | 10      | _        | _       |         |  |  |  |  |  |  |  |  |
| LED Reverse Leakage Current                          |                       | Reverse Voltage = 10V                                 |                    |         | —        | 10      | μA      |  |  |  |  |  |  |  |  |
| LED Continuous Forward Current:                      |                       |                                                       |                    | (See Al | solute N | laximum | Rating) |  |  |  |  |  |  |  |  |
| Recommended For<br>ON-State Operation                | ward Current for<br>: |                                                       |                    | _       | 5.0      | _       | mA      |  |  |  |  |  |  |  |  |

#### **TEST CIRCUITS**

Fig. 2 - RON, ON Voltage and Breakdown Voltage



Fig. 4 - TON/TOFF Test Circuit and Waveform



Fig. 3 - Leakage Current

LH1061



255



#### CHARACTERISTIC CURVES

Fig. 5 - ON-State Characteristics of Output Poles (Illustrating Bidirectional V-I Characteristics)



#### DEVICE OPERATION

In the OFF-state, this device can withstand its rated voltage at leakage currents less than 20  $\mu$ A. In the ON-state, this device exhibits a bidirectional resistive characteristic for currents less than 100 mA (see Figure 5 for ON-state characteristics). The LH1061 consists of two independent poles, each capable of simultaneously switching up to 200 volts at currents up to 200mA with a maximum ON resistance of 20 ohms. (See Figure 1)

#### APPLICATION

This device has been optimized to meet the demands of switching high voltages at moderate current levels in applications such as telecommunications, instrumentation, and medium-power switching. It is ideally suited for applications where high performance, noise-free switching of ac and dc signals is desirable.

The operational range of this device includes lowpower commercial voltage applications where millampere control signals and low ON-resistance are required. The speed, reliability, and linearity of this switch makes it well suited for those applications which are beyond the range of mechanical relays, thyristors, and triacs. For lower ON resistance, hi The two-pole, single-throw operation of this switch is advantageous in applications where line balance is an important consideration. The two poles offer 800 volts of pole-to-pole isolation. These switches can also be stacked for higher voltage capability, or paralleled for lower ON resistance. This device can withstand voltage surges up to 200V (each pole) in both the on and off conditions.

gher voltages, or greater current capability, the LH1061 can be easily combined in parallel or series arrangements, as required, with their control LEDs simply driven in series.

The low ON-resistance and low-noise features are beneficial in instrumentation applications. The optical coupling provides isolation of the switch from the control signals in high-voltage and highfrequency applications.

The fabrication of high-voltage, monolithic ICs in a unique dielectric isolation process provides high reliability and the solid-state contruction eliminates problems associated with mechanical relays such as sensitivity to shock and vibration.







Fig. 7 - Balanced Two-Line Multiplexer Application









## BALANCED MODULATOR

- SINGLE OR DUAL SUPPLY OPERATION
- LOW POWER CONSUMPTION
- LOW CARRIER LEAKAGE
- LOW DISTORTION
- LOW NOISE

The LS025 is a low noise linear integrated circuit, intended for use as a channel modulator and demodulator in FDM telephone equipments and as analogue AC and DC multiplier in industrial and professional applications. It features low quiescent power consumption, low distortion and intermodulation. It shows a typical carrier leakage better than 85dB throughtout

the audio bandwidth. The LS025 is available in TO-100 metal case, while the hermetic gold chip (8000 series) is available in SO-14 (14-lead plastic micropackage). This last version is particularly suitable for professional and telecom applications wherever very high MTBF are required.



**SCHEMATIC DIAGRAM** (The pin numbers refer to the  $\mu$  package version, while the numbers in brackets refer to the TO-100 version)





| ABSOLUTE MAXIMUM RATINGS           |                                               | TO-100        | $\mu$ package |
|------------------------------------|-----------------------------------------------|---------------|---------------|
| V <sub>s</sub> Supply voltage 30 V |                                               |               |               |
| ΔV <sub>i</sub>                    | Differential input voltage                    | ±             | 5 V           |
| Top                                | Operating temperature                         | -25 to        | o 85 °C       |
| Ptot                               | Power dissipation at $T_{amb} = 70 ^{\circ}C$ | 520 mW        | 1 400 mW      |
| T <sub>stg</sub>                   | Storage temperature                           | -65 to 150 °C | –55 to 150 °C |

## CONNECTION DIAGRAMS AND ORDERING NUMBERS (top views)





| Туре    | TO-100  | SO-14    |
|---------|---------|----------|
| LS 025  | LS 025T | LS025M   |
| LS 8025 |         | LS 8025M |

| THERMAL DATA |          | SO-14                                 |
|--------------|----------|---------------------------------------|
| max          | 155 °C/W | 200* °C/W                             |
|              | max      | TO-100           max         155 °C/W |

\* The thermal resistance is measured with the device mounted on a ceramic substrate (25 x 16 x 0.6 mm).

**ELECTRICAL CHARACTERISTICS** (Referred to the circuit of fig. 1;  $T_{amb}$  = 25°C unless otherwise specified. The pins correspond to the µpackage version)

LS025

|                  | Parameter                                   | Test conditions                                                                                                  | Min. | Тур.              | Max.        | Unit           |
|------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------|------|-------------------|-------------|----------------|
| Vs               | Supply voltage range                        | · · · · · · · · · · · · · · · · · · ·                                                                            | -12  |                   | -30         | v              |
| Is               | Supply current                              |                                                                                                                  |      | 2                 | 2.5         | mA             |
| I <sub>b</sub>   | Input bias current                          | Pins 14–1<br>Pins 14–2<br>Pins 8–9                                                                               |      | 0.7<br>0.7<br>1.4 | 2<br>2<br>4 | μΑ<br>μΑ<br>μΑ |
| ΔΙ               | Input offset current                        | Pins 14–1<br>Pins 14–2<br>Pins 8–9                                                                               |      | 50<br>70<br>100   |             | nA<br>nA<br>nA |
|                  | Positive input common mode voltage          |                                                                                                                  |      | 4.5               |             | v              |
|                  | Negative input common mode voltage          |                                                                                                                  |      | -8                |             | v              |
| Vo               | DC output voltage (pin 12)                  |                                                                                                                  | -3.2 | -3.8              | -4.6        | v              |
| ΔVo              | Differential output voltage<br>(pins 11-12) |                                                                                                                  |      | 25                | 100         | mV             |
| V <sub>ref</sub> | Input biasing reference voltage<br>(pin 6)  |                                                                                                                  |      | -7.5              |             | v              |
| R <sub>i</sub>   | Input resistance                            | Pins 14–1<br>Pins 14–2<br>Pins 8–9                                                                               |      | 30<br>300<br>150  |             | kΩ<br>kΩ<br>kΩ |
| Ro               | Output resistance                           | f = 1 kHz                                                                                                        |      | 3                 | 10          | Ω              |
| Vo               | Output voltage swing                        |                                                                                                                  | 1    | 1.3               |             | Vpp            |
| CMR              | Common mode rejection                       | CM signal (pins 14–1)<br>V = 700 mVrms $f_1$ = 10 kHz<br>Diff. signal (pins 8–9)<br>V = 350 mVrms $f_2$ = 40 kHz |      | 98                |             | dB             |
|                  |                                             | CM signal (pins 14–2)<br>V = 700 mVrms $f_1$ = 10 kHz<br>Diff. signal (pins 8–9)<br>V = 350 mVrms $f_2$ = 40 kHz |      | 86                |             | dB             |
|                  |                                             | CM signal (pins 8–9)<br>V = 350 mVrms $f_1$ = 10 kHz<br>Diff. signal (pins 14–1)<br>V = 175 mVrms $f_2$ = 40 kHz |      | 80                |             | dB             |
| SVR              | Positive supply voltage rejection           | 6 - 4 - 11-                                                                                                      |      | 33                |             | dB             |
| SVR              | Negative supply voltage rejection           | ι - ι κπ2                                                                                                        |      | 80                |             | dB             |

#### ELECTRICAL CHARACTERISTICS (continued)

|                                                    | Parameter                              | Test conditions                             | Min. | Тур.  | Max. | Unit |
|----------------------------------------------------|----------------------------------------|---------------------------------------------|------|-------|------|------|
| к                                                  | Scale factor                           |                                             |      | 3.2   |      | V-1  |
| G <sub>c</sub>                                     | Conversion gain                        |                                             | 4.5  | 5     | 5.5  | dB   |
| ∆G <sub>c</sub>                                    | Conversion gain change                 | T <sub>amb</sub> = 10 to 50°C               |      | ± 0.1 |      | dB   |
|                                                    | Carrier leakage                        | V <sub>m</sub> = 0                          | -35  | -50   |      | dBv  |
| $\frac{v_{fm}}{v_{(f_c^{\pm f}m)}}$                | Modulating signal leakage              |                                             | -35  | -50   |      | dBmo |
| $\frac{V_{(2f_m)}}{V_{(f_c^{\pm}f_m)}}$            | 2nd harmonic modulating signal leakage |                                             |      | -75   |      | dBmo |
| $\frac{v_{(f_c^{\pm 2}f_m)}}{v_{(f_c^{\pm f_m})}}$ | 2nd harmonic distortion                |                                             | -60  | -75   |      | dBmo |
| $\frac{V_{2(f_c^{\pm f}m)}}{V_{(f_c^{\pm f}m)}}$   | 2nd harmonic distortion                |                                             | -55  | -80   |      | dBmo |
| $\frac{V_{(f_c \pm 3f_m)}}{V_{(f_c \pm f_m)}}$     | - 3rd harmonic distortion              |                                             | -60  | -79   |      | dBmo |
|                                                    | Low frequency thermal noise            | V <sub>m</sub> = 0 f = 1 kHz<br>B = 100 Hz  | -115 | -125  |      | dBv  |
|                                                    | High frequency thermal noise           | V <sub>m</sub> = 0 f = 30 kHz<br>B = 100 Hz |      | -127  |      | dBv  |

Fig. 1 - Test and application circuit of modulator with single supply voltage



Working conditions

$$\begin{split} V_{s} &= -20V \\ f_{c} &= 130 \text{ kHz} \\ f_{m} &= 25 \text{ kHz} \\ V_{o} &= -15 \text{ dBv} (f_{c} \pm f_{m}) \\ V_{c} &= -13 \text{ dBv} \\ R_{L} &\equiv 600 \text{ }\Omega \end{split}$$



# Fig. 2 - Carrier leakage vs. modulation signal input offset



Fig. 3 – Conversion gain vs. frequency



Fig. 4 - Distortion vs. output level



Fig. 5 - Carrier leakage adjustment circuit for system with two supply voltages



Fig. 6 - Carrier leakage vs. frequency





#### APPLICATION INFORMATION

Fig. 7 - DC multiplier



Application diagram of DC multiplier, have a scale factor K = 0.1. Typical linearity and leakage errors are less than 1%.

The input voltage range is ± 10V.

#### **Definition of units**

dBm : power level (10 lg  $\frac{P_2}{P_1}$ ) is expressed in dBm when P<sub>1</sub> is 1 mW, therefore 0 dBm= 1 mW.

- dBmo : the power is expressed in dBmo when referred to an established power level in the circuit, generally the output signal level.
  - e.g.: if the output level is -15 dBm and this level is chosen as reference, then 0 dBmo = -15 dBm; if another signal, i.e. the distortion measured at the same point of the circuit, is -90 dBm, then the distortion is -75 dBmo.

dBv : 20 lg 
$$\frac{V_2}{V_1}$$
 when  $V_1 = 775$  mVrms.

#### Definition of terms

Common mode rejection : CMR = 20 lg  $\frac{V_{CM} G}{V_o}$ ratio with G = Conversion gain with specified circuit conditions  $V_{CM}$  = Common mode signal level  $V_o$  = Output signal level at frequency =  $f_2 \pm f_1$ Scale factor : K =  $\frac{V_o}{V_x \cdot V_y}$ with  $V_x$  = voltage input (pins 14 - 2)  $V_y$  = voltage input (pins 8 - 9)

Conversion gain

$$: G_c = 20 \text{ Ig} \frac{V_o (f_c \pm f_m)}{V_i (f_m)}$$

Carrier leakage

: is defined as the output voltage at carrier frequency with only the carrier applied to the input (modulating voltage = 0)

LS025

Modulating signal leakage: is defined as the output voltage, at modulating frequency, referred to fundamental carrier sidebands

$$M.S.L. = 20 \text{ Ig } \frac{V_o (f_m)}{V_o (f_c \pm f_m)}$$

#### Output spectrum vs. frequency







## TELEPHONE SPEECH CIRCUIT WITH MULTIFREQUENCY TONE GENERATOR INTERFACE

The LS156 is a monolithic integrated circuit in 16-lead dual in-line plastic package to replace the hybrid circuit in telephone set. It works with the same type of transdurcers for both transmitter and receiver (typically piezoceramic capsules, but the device can work also with dynamic ones). Many of its electrical characteristics can be controlled by means of external components to meet different specifications.

In addition to the speech operation, the LS156 acts as an interface for the MF tone signal (particularly for M761 C/MOS frequency synthesizer). The LS156 basic functions are the following:

- It presents the proper DC path for the line current.
- It handles the voice signal, performing the 2/4 wires interface and changing the gain on both

sending and receiving amplifiers to compensate for line attenuation by sensing the line length through the line current.

 It acts as linear interface for MF, supplying a stabilized to the digital chip and delivering to the line the MF tones generated by the M761.





#### **BLOCK DIAGRAM**



#### ABSOLUTE MAXIMUM RATINGS

| VL                                | Line voltage (3 ms pulse duration)                 | 22         | v  |
|-----------------------------------|----------------------------------------------------|------------|----|
| 1                                 | Forward line current                               | 150        | mΑ |
| I_                                | Reverse line current                               | -150       | mΑ |
| P <sub>tot</sub>                  | Total power dissipation at T <sub>amb</sub> = 70°C | 1          | w  |
| Top                               | Operating temperature                              | -45 to 70  | °C |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature                   | -65 to 150 | °C |

### CONNECTION DIAGRAM

(top view)



#### THERMAL DATA

| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max | 80 | °C/W |
|-----------------------|-------------------------------------|-----|----|------|
|-----------------------|-------------------------------------|-----|----|------|



### TEST CIRCUITS













## **ELECTRICAL CHARACTERISTICS** (Refer to the test circuits, S1 and S2 in (a), $T_{amb}$ = -25 to +50°C, f = 200 to 3400 Hz, unless otherwise specified)

|                 | Parameter                              | Test co                                                              | ondition                                                                                                                 | Min.       | Тур.     | Max.               | Unit | Fig. |
|-----------------|----------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------------|----------|--------------------|------|------|
| SPEECH          | OPERATION                              |                                                                      |                                                                                                                          |            |          |                    |      |      |
| VL              | Line voltage                           | T <sub>amb</sub> = 25°C                                              | I <sub>L</sub> = 12 mA<br>I <sub>L</sub> = 20 mA<br>I <sub>L</sub> = 80 mA                                               | 3.9        |          | 4.7<br>5.5<br>12.2 | v    |      |
| CMRR            | Common mode rejection                  | f = 1 KHz                                                            | I <sub>L</sub> = 12 to 80 mA                                                                                             | 50         |          |                    | dB   | 1    |
| Gs              | Sending gain                           | T <sub>amb</sub> = 25°C f =<br>V <sub>MI</sub> = 2 mV                | 1 KHz I <sub>L</sub> = 52 mA<br>I <sub>L</sub> = 25 mA                                                                   | 44<br>48   | 45<br>49 | 46<br>50           | dB   | 2    |
|                 | Sending gain flatness                  | V <sub>MI</sub> = 2 mV                                               | f <sub>ref</sub> = 1 KHz<br>I <sub>L</sub> = 12 to 80 mA                                                                 |            |          | ± 1                | dB   | 2    |
|                 | Sending distortion                     | f = 1 KHz<br>I <sub>L</sub> = 16 to 80 mA                            | V <sub>so</sub> = 1V<br>V <sub>so</sub> = 1.3V                                                                           |            |          | 2<br>10            | %    | 2    |
|                 | Sending noise                          | V <sub>MI</sub> = 0V                                                 | I <sub>L</sub> = 40 mA                                                                                                   |            | -70      |                    | dBmp | 2    |
|                 | Microphone input<br>impedance pin 1–16 | V <sub>MI</sub> = 2 mV                                               | I <sub>L</sub> = 12 to 80 mA                                                                                             | 40         |          |                    | ΚΩ   |      |
|                 | Sending loss in MF<br>operation        | V <sub>MI</sub> = 2 mV<br>S <sub>2</sub> in (b)                      | I <sub>L</sub> = 52 mA<br>I <sub>L</sub> = 25 mA                                                                         | -30<br>-30 |          |                    | dB   | 2    |
| G <sub>R</sub>  | Receiving gain                         | V <sub>R1</sub> = 0.3V<br>f = 1 KHz<br>T <sub>amb</sub> = 25°C       | I <sub>L</sub> = 52 mA<br>I <sub>L</sub> = 25 mA                                                                         | 3<br>7     | 4<br>8   | 5<br>9             | dB   | 3    |
|                 | Receiving gain flatness                | V <sub>RI</sub> = 0.3V                                               | f <sub>ref</sub> = 1 KHz<br>I <sub>L</sub> = 12 to 80 mA                                                                 |            |          | ± 1                | dB   | 3    |
|                 | Receiving distortion                   | f = 1 KHz    _= 1:<br> _= 1:<br> _= 5:<br> _= 5:                     | 2 mA V <sub>RO</sub> = 1.6V<br>2 mA V <sub>RO</sub> = 1.9V<br>0 mA V <sub>RO</sub> = 1.8V<br>0 mA V <sub>RO</sub> = 2.1V |            |          | 2<br>10<br>2<br>10 | %    | 3    |
|                 | Receiving noise                        | V <sub>RI</sub> = 0V                                                 | I <sub>L</sub> = 12 to 80 mA                                                                                             |            | 150      |                    | μV   | 3    |
|                 | Receiver output impedance pin 12-13    | V <sub>RO</sub> = 50 mV                                              | I <sub>L</sub> = 40 mA                                                                                                   |            |          | 100                | Ω    |      |
|                 | Sidetone                               | f = 1  KHz<br>$T_{amb} = 25^{\circ}\text{C}$<br>$S_1 \text{ in (b)}$ | I <sub>L</sub> = 52 mA<br>I <sub>L</sub> = 25 mA                                                                         |            |          | 36<br>36           | dB   | 2    |
| Z <sub>ML</sub> | Line matching impedance                | V <sub>RI</sub> = 0.3V                                               | f = 1 KHz<br>I <sub>L</sub> = 12 to 80 mA                                                                                | 500        | 600      | 700                | Ω    | 3    |



### ELECTRICAL CHARACTERISTICS (continued)

|                                      | Parameter                                    | Test condition                                                                           | Min.     | Тур.              | Max. | Unit | Fig. |  |
|--------------------------------------|----------------------------------------------|------------------------------------------------------------------------------------------|----------|-------------------|------|------|------|--|
| MULTIFREQUENCY SYNTHESIZER INTERFACE |                                              |                                                                                          |          |                   |      |      |      |  |
| V <sub>DD</sub>                      | MF supply voltage<br>(Standby and operation) | I <sub>L</sub> = 12 to 80 mA                                                             | 2.4      | 2.5               |      | v    | _    |  |
| IDD                                  | MF supply current<br>Stand by<br>Operation   | I <sub>L</sub> = 12 to 80 mA<br>I <sub>L</sub> = 12 to 80 mA; S <sub>2</sub> in (b)      | 0.5<br>2 |                   |      | mA   | _    |  |
|                                      | MF amplifier gain                            | l <sub>L</sub> = 12 to 80 mA<br>f <sub>MF in</sub> = 1 KHz<br>V <sub>MF in</sub> = 80 mV | 15       |                   | 17   | dB   | 4    |  |
| Vi                                   | DC input voltage level<br>(pin 14)           | V <sub>M Fin</sub> = 80 mV                                                               |          | .3V <sub>DD</sub> |      | v    | -    |  |
| R <sub>i</sub>                       | Input impedance (pin 14)                     | V <sub>M Fin</sub> = 80 mV                                                               | 60       |                   |      | КΩ   | -    |  |
| d                                    | Distortion                                   | V <sub>M Fin</sub> = 110 mV<br>I <sub>L</sub> = 12 to 80 mA                              |          |                   | 2    | %    | 4    |  |
|                                      | Starting delay time                          | I <sub>L</sub> = 12 to 80 mA                                                             |          |                   | 5    | ms   |      |  |
|                                      | Muting threshold voltage                     | Speech operation                                                                         |          |                   | 1    | v    | -    |  |
|                                      | (pin 3)                                      | MF Operation                                                                             | 1.6      |                   |      | v    | -    |  |
|                                      | Muting stand by current (pin 3)              | I <sub>L</sub> = 12 to 80 mA                                                             |          |                   | -10  | μA   | -    |  |
|                                      | Muting operating current (pin 3)             | I <sub>L</sub> = 12 to 80 mA S <sub>2</sub> in (b)                                       |          |                   | +10  | μA   | -    |  |



#### CIRCUIT DESCRIPTION

#### 1. DC characteristic

In accordance with CCITT recommendations, any device connected to a telephone line must exhibit a proper DC characteristics  $V_L$ ,  $I_L$ .

The DC characteristic of the LS 156 it is determined by the shunt regulator (block 2) together with two series resistors  $R_1$  and  $R_3$ . The equivalent circuit of the total system is shown in fig. 5.

Fig. 5 - Equivalent DC load to the line



A fixed amount  $I_o$  of the total available current  $I_{\perp}$  is drained for the proper operation of the circuit. The value of  $I_o$  can be programmed externally by changing the value of the bias resistor connected to pin 4 (see block diagram).

The recommended minimum of  $I_0$  is 7.5 mA.

The voltage  $V_o \cong 3.8V$  of the shunt regulator is independent of the line current.

The shunt regulator (2) is controlled by a temperature compensated voltage reference (1) (see the block diagram).

Fig. 6 shows a more detailed circuit configuration of the shunt regulator.

Fig. 6 - Circuit configuration of the shunt regulator



#### CIRCUIT DESCRIPTION (continued)

The difference  $I_{L} - I_{o}$  flows through the shunt regulator being  $I_{b}$  negligible.

 $I_a$  is an internal constant current generator; hence  $V_o = V_{BED1} + I_a \cdot R_a \cong 3.8V$ . The  $V_{\perp}$ ,  $I_{\perp}$  characteristic of the device is therefore similar to a pure resistance in series to a battery.

It is important to note that the DC voltage at pin 5 is proportional to the line current ( $V_5 = V_7 + V_{BED1} \approx (I_L - I_o) R_3 + V_{BED1}$ ).

#### 2. 2/4 wires conversion

The LS156 performs the two wires (line) to four wires (microphone, earphone) conversion by means of a Wheatstone bridge configuration so obtaining the proper decoupling between sending and receiving signals (see fig. 7).

Fig. 7 - Two to four wires conversion



For a perfect balancing of the bridge  $\frac{Z_L}{Z_B} = \frac{R_1}{R_2}$ .

The AC signal from the microphone is sent to one diagonal of the bridge (pin 6 and 9). A small percentage of the signal power is lost on  $Z_B$  (being  $Z_B \ge Z_L$ ); the main part is sent to the line via  $R_1$ .

In receiving mode, the AC signal coming from the line is sensed across the second diagonal of the bridge (pin 11 and 10). After amplification it is applied to the receiving capsule.

The impedance  $Z_M$  is simulated by the shunt regulator that is also intended to work as a transconductance amplifier for the transmission signal.

The impedance 
$$Z_M$$
 is defined as  $\frac{\Delta V_{6-9}}{\Delta I_{6-9}}$ .

From fig. 6, considering  $C_1$  as a short circuit for AC signal, any variation  $\Delta V_6$  generates a variation.

$$\Delta V_7 = \Delta V_A = \Delta V_6 \cdot \frac{R_b}{R_a + R_b}$$



#### CIRCUIT DESCRIPTION (continued)

The corresponding current change is

$$\Delta I = \frac{\Delta V_7}{R_3}$$

Therefore

$$Z_{M} = \frac{\Delta V_{6}}{\Delta I} = R_{3} \left(1 + \frac{R_{a}}{R_{b}}\right)$$

The total impedance across the line connections (pin 11 and 9) is given by

$$Z_{ML} = R_1 + Z_M // (R_2 + Z_B)$$

By choosing  $Z_M \gg R_1$  and  $Z_B \gg Z_M$ 

$$Z_{ML} \cong Z_M = R_3 (1 + \frac{R_a}{R_b})$$

The received signal amplitude across pin 11 and 10 can be changed using different values of R<sub>1</sub> (of course the relationship  $\frac{Z_L}{Z_B} = \frac{R_1}{R_2}$  must be always valid).

The received signal is related to R1 value according to the approximated relationship

$$V_{R} = 2 \cdot V_{RI} \frac{R_{1}}{R_{1} + Z_{M}}$$

Note that by changing the value of  $R_1$ , the transmission signal current is not changed, being the microphone amplifier a transconductance amplifier.

#### 3. Automatic gain control

The LS156 automatically adjusts the gain of the sending and receiving amplifiers to compensate for line attenuation by sensing the line length through the line current.

The line current is sensed across  $R_3$  (see fig. 6) and transferred to pin 5 by the regulator.

$$V_5 = V_{BED1} + V_7 \cong V_{BED1} + (I_L - I_o) \cdot R_3.$$

The pin 5 V<sub>5</sub> voltage, after a comparison with an internal reference V<sub>REFG</sub> (see the block diagram) is used to modify the gain of the amplifiers (4) and (5) on both the sending and receiving path.

The starting point of the automatic level control is obtained at  $I_{L} = 25$  mA when the drain current  $I_{o} = 7.5$  mA.

Minimum gain is reached for a line current of about 52 mA for the same drain current  $I_0 = 7.5$  mA. When  $I_0$  is increased by means of the external resistor connected to pin 4, the two above mentioned values of the line current for the starting point and for the minimum gain increase accordingly.

Automatic switching of the balance network  $Z_B$  for a better sidetone is performed by the LS156 through  $V_5$  information. This information, proportional to the line length, drives the comparator (7b) (see the block diagram).

For long lines, the impedance level of  $Z_B$  is high (pin 8 open) and the additional +1 dB gain is added to the receiving amplifier chain.

#### CIRCUIT DESCRIPTION (continued)

For short lines, the impedance level of  $Z_B$  is automatically switched to a lower value (pin 8 shorted to ground) and the additional +1 dB block is bypassed by the received signal. A built in hysteresis circuit avoids uncertain operation of the comparator.

LS156

#### 4. Transducers interfacing

The microphone amplifier (3) has a differential input stage with high impedance ( $\cong$  40 K $\Omega$ ) so allowing a good matching to the microphone by means of external resistors without affecting the sending gain. The receiving output stage (6) is particularly intended to drive piezoceramic capsules. [Low output impedance (100 $\Omega$  max); high voltage swing (close to V<sub>1</sub>); current capability of 1.8 mAp].

When a dynamic capsule is used, it is useful to decrease the receiving gain by decreasing  $\vec{R}_1$  value (see the relationship for  $V_B$ ).

With very low impedance transducer DC decoupling by an external capacitor must be provided to prevent a large DC current flow across the transducer itself due to the receiving output stage offset.

#### 5. Multifrequency interfacing

The LS156 acts as a linear interface for the Multifrequency synthesizer M761 according to a logical signal (mute function) present on pin 3.

When no key of the keyboard is pressed the mute state is low and the LS156 feeds the M761 through pin 15 with low current (standby operation of the M761). The oscillator of the M761 is not operating. When one key is pressed, the M761 sends a "high state" mute condition to the LS156. A voltage comparator (9) of LS156 drives internal electronic switches: the current delivered by the voltage supply (10) is increased to allow the operation of the oscillator. This extra current is diverted by the receiving and sending section of the LS156 and during this operation the receiving output stage is partially inhibited and the input stages of sending and receiving amplifiers are switched OFF.

A controlled amount of the signalling is allowed to reach the earphone to give a feedback to the subscriber; the MF amplifier (11) delivers the dial tones to the sending paths.

The application circuit shown in fig. 9 fulfils the EUROPE II standard (-6, -8 dBm). If the EUROPE I levels are required (-9, -11 dBm), an external divider must be used (fig. 11).

The mute function can be used also when a temporary inhibition of the output signal is requested.

#### APPLICATION INFORMATION





Fig. 9 - Application circuit with multifrequency (EUROPE I std.)

Fig. 10 - External mute function







\* TOLLERANCE =± 2%

#### Fig. 11 - Application circuit without multifrequency.

C : 82nF 6<u>8 n</u>1W 330 L R1 R 2 C 8 1/1 F 1.8KΩ 12 R8 1.8KD 15 C 5 13 R 8' 0.33 Juf 10 R7 1K0 LS156 100KJ 7.5 K ſ LINE 8 0 5 47 n F 18 V C7 1000pF 1 R 9 3.6 000pl CF R/ C1 10 JUF R 3 2 2 n f 30 0 13K Ω R6 **โร.**าหณ 5-4138/3

The circuits shown in fig. 8 and fig. 11 are referred to the Italian standard. The fig. 10 shows the connection for mute function (inhibition of the output stage when it is requested) by using an external switch at pin 3.

Different values for the external components can be used in order to satisfy different requirements. The following table can help the designer.



| Component                         | Value         | Purpose                                                  | Note                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------------------------------|---------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>1</sub><br>R <sub>2</sub>  | 68 Ω<br>330 Ω | Bridge<br>Resistors                                      | $R_1$ controls the receiving gain.<br>The ratio $R_2/R_1$ fixes the amount of signal de-<br>livered to the line. $R_1$ helps in fixing the DC<br>characteristic (see $R_3$ note).                                                                                                                                                                                                                     |
| R <sub>3</sub>                    | 30 Ω          | Line current<br>sensing.<br>Fixing DC<br>characteristic. | The relationships involving R <sub>3</sub> are:<br>• $Z_{ML}$ = (20 R <sub>3</sub> // Z <sub>B</sub> ) + R <sub>1</sub><br>• $G_s = K \cdot \frac{Z_L // Z_{ML}}{R_3}$<br>• $V_L$ = (I <sub>L</sub> - I <sub>o</sub> ) (R <sub>3</sub> + R <sub>1</sub> ) + V <sub>o</sub> ; V <sub>o</sub> = 3.8V.<br>Without any problem it is possible to have a<br>$Z_{ML}$ ranging from 500 up to 900 $\Omega$ . |
| R4                                | 13 ΚΩ         | Bias<br>Resistor                                         | The suggested value assures the minimum operating current. It is possible to increase the supply current by decreasing $R_4$ (they are inversely proportional), in order to achieve the shifting of the AGC starting point. (See fig. 12).                                                                                                                                                            |
| R <sub>5</sub>                    | 7.5 ΚΩ        |                                                          | The balance network has two possible impedance levels, selected by the circuit referring to the line                                                                                                                                                                                                                                                                                                  |
| R <sub>6</sub>                    | 5.1 ΚΩ        | Balance<br>Network                                       | current (i.e. to the line length) in order to optimize<br>the sidetone. It's possible to change $R_5$ , $R_6$ , $R_7$<br>values in order to improve the matching to dif-<br>ferent lines; in any case:                                                                                                                                                                                                |
| R <sub>7</sub>                    | 1 KΩ          |                                                          | $\frac{Z_B}{Z_L} = \frac{R_2}{R_1}$ with the two possible values for $Z_B$ :<br>$\frac{Z_{B(1)} = R_7 + R_6 // C_4 \text{ (long lines)}}{Z_{B(2)} = R_7 + (R_6 // R_5) // C_4 \text{ (short lines)}}$ (see fig. 13).                                                                                                                                                                                  |
| R <sub>8</sub> - R <sub>8</sub> ' | 1.8 ΚΩ        | Receiver<br>impedance<br>matching                        | $R_8$ and $R_8$ must be equal; the suggested value is<br>good for matching to piezoceramic capsule; there is<br>no problem in increasing and decreasing (down to<br>0 $\Omega$ ) this value, but when low resistance levels are<br>used a DC decoupling must be inserted to stop the<br>current due to the receiver output offset voltage<br>(max 400 mV).                                            |
| R9                                | 3.6 ΚΩ        | Microphone<br>impedance<br>matching                      | The suggested value is typical for a piezoceramic microphone, but it is possible to choose R <sub>9</sub> in a wide range.                                                                                                                                                                                                                                                                            |
| C <sub>1</sub>                    | 10 µF         | Regulator<br>AC bypass                                   | A value greater than 10 $\mu$ F gives a system start<br>time too high for low current line during MF<br>operation; a lower value gives an alteration of the<br>AC line impedance at low frequency.                                                                                                                                                                                                    |
| C <sub>2</sub>                    | 47 nF         | Matching to<br>a capacitive line                         | $\rm C_2$ changes with the characteristics of the transmission line.                                                                                                                                                                                                                                                                                                                                  |

| Component                       | Value   | Purpose                            | Note                                                                                                                                            |
|---------------------------------|---------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| C <sub>3</sub>                  | 82 nF   | Receiving gain<br>flatness.        | C <sub>3</sub> depends on balancing and line impedance versus frequency.                                                                        |
| C4                              | 22 nF   | Balance<br>network                 | See note for $R_7, R_6, R_5$ .                                                                                                                  |
| Cs                              | 0.33 μF | DC filtering                       | The C <sub>5</sub> range is from 0.1 $\mu$ F to 0.47 $\mu$ F. The lowest value is ripple limited, the higher value is starting up time limited. |
| C <sub>6</sub> - C <sub>7</sub> | 1000 pF | RF bypass.                         |                                                                                                                                                 |
| C <sub>8</sub>                  | 1 µF    | DC decoupling for receiving input. |                                                                                                                                                 |













## MICROPHONE AMPLIFIER

- VERY FEW EXTERNAL COMPONENTS NEEDED
- BUILT IN PARTIAL BRIDGE
- HIGH IMMUNITY AGAINST EMI
- ACCURATE GAIN CONTROL
- NO CAPACITOR REQUIRED
- WIDE OPERATING VOLTAGE AND CUR-RENT RANGE
- PROGRAMMABLE DC CHARACTERISTICS

The LS188B/LS188CB monolithic microphone amplifiers are designed to be used with several kinds of transducers. They can replace the carbon microphone in telephones and may also be used in cassette recorder, walky talkies, or infrared receiver applications. The circuits are assembled in a 8-pin Dual in Line Package. The LS188B/ LS188CB consist of a differential input amplifier, internal reference and a current modulator stage enabling the device to send the amplifier speech to the line.



#### BLOCK DIAGRAM





#### ABSOLUTE MAXIMUM RATINGS

| V <sub>M</sub>   | Microphone voltage (3ms duration) | 20        | v  |
|------------------|-----------------------------------|-----------|----|
| IM               | Microphone current                | 150       | mΑ |
| P <sub>tot</sub> | Power dissipation                 | 600       | mW |
| Top              | Operating temperature             | -30 to 70 | °C |

#### CONNECTION DIAGRAM

(Top view)



#### **TEST CIRCUIT**



#### THERMAL DATA

| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max | 100 | °C/W |
|-----------------------|-------------------------------------|-----|-----|------|
|                       |                                     |     |     |      |



**ELECTRICAL CHARACTERISTICS** (Refer to the test circuit at  $25^{\circ}C$  with f = 300Hz to 3400 Hz unless otherwise specified)

| Parameter      |                                              | Test Conditions                                                                      |                                               | Min.         | Тур.         | Max.         | Unit        |
|----------------|----------------------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------|--------------|--------------|--------------|-------------|
| Gs             | Sending gain<br>for B type<br>for CB type    | V <sub>MI</sub> = 1mV<br>f = 1KHz<br>I <sub>M</sub> = 15mA                           | Pin 5 floating<br>Pin 5 floating              | 41.5<br>39.5 | 42.5<br>40.5 | 43.5<br>41.5 | dB          |
| G              | Gain spread vs. temperature                  | -25°C T <sub>amb</sub> +6                                                            | 0°C                                           |              |              | ± 1          | dB          |
| G              | Gain spread vs. polarity                     | 1 <sub>M</sub> = ± 15mA                                                              |                                               |              |              | ± 0.3        | dB          |
| G              | Gain spread vs. line current                 | V <sub>MI</sub> = 1mV<br>f = 1KHz<br>I <sub>ref</sub> = 15mA                         | I <sub>M</sub> = 7 to 60mA                    |              |              | ± 1          | dB          |
| V1-7           | Microphone voltage                           | I <sub>M</sub> = 7mA<br>I <sub>M</sub> = 15mA<br>I <sub>M</sub> = 40mA               |                                               |              | 4.5          | 5.9<br>8.65  | V<br>V<br>V |
|                | Differential resistance and output impedance | I <sub>M</sub> = 7 to 60mA                                                           |                                               |              | 120          | 200          | Ω           |
|                | Frequency response                           | I <sub>M</sub> = 15mA                                                                |                                               |              |              | ± 1          | dB          |
|                | Sending noise                                | V <sub>MI</sub> = 0                                                                  |                                               |              |              | -67          | dBmp        |
|                | Input impedance<br>for B type<br>for CB type | I <sub>M</sub> = 7 to 60mA                                                           |                                               | 10<br>7.3    | 15<br>9.75   | 20<br>12.2   | κΩ          |
|                | Distortion                                   | f <sub>ref</sub> = 1KHz<br>I <sub>M</sub> = 7 to 15mA<br>I <sub>M</sub> = 15 to 60mA | V <sub>o</sub> = 0.4V<br>V <sub>o</sub> 1.25V |              |              | 2<br>7       | %<br>%      |
| I <sub>q</sub> | Quiescent current                            |                                                                                      |                                               |              | 1            |              | mA          |

## Gain versus pin 5/6 connection for LS188B

| pin 6<br>pin 5 | Floating | Grounded |
|----------------|----------|----------|
| Floating       | 42.5dB   | 50dB     |
| Grounded       | 48dB     | 53dB     |

## Gain versus pin 5/6 connection for LS188CB

| pin 6<br>pin 5 | Floating | Grounded |
|----------------|----------|----------|
| Floating       | 40.5dB   | 48dB     |
| Grounded       | 46dB     | 51dB     |

Intermediate values of  $G_{\mbox{\scriptsize S}}$  are obtained by right resistors at pins 5 or 6.







## HIGH PERFORMANCE DUAL OPERATIONAL AMPLIFIER

- SINGLE OR SPLIT SUPPLY OPERATION
- LOW POWER CONSUMPTION
- SHORT CIRCUIT PROTECTION
- LOW DISTORTION, LOW NOISE
- HIGH GAIN-BANDWIDTH PRODUCT
- HIGH CHANNEL SEPARATION

The LS204 is a high performance dual operational amplifier with frequency and phase compensation built into the chip. The internal phase compensation allows stable operation as voltage follower in spite of its high gain-bandwidth products. The circuit presents very stable electrical characteristics over the entire supply voltage range, and it particularly intended for professional and telecom applications (active filters, etc). The LS204 series is available with hermetic gold chip (8000 series).



| ABSO             | LUTE MAXIMUM RATINGS                         | TO-99        | Minidip      | μpackage     |
|------------------|----------------------------------------------|--------------|--------------|--------------|
| V.               | Supply voltage                               |              | ± 18V        |              |
| Vi               | Input voltage                                |              | ±Vs          |              |
| V                | Differential input voltage                   |              | ± (V, – 1)   |              |
| Top              | Operating temperature for LS 204             |              | -25 to 85°C  |              |
|                  | LS 204A                                      |              | -55 to 125°C |              |
|                  | LS 204C                                      |              | 0 to 70 °C   |              |
| Ptot             | Power dissipation at $T_{amb} = 70^{\circ}C$ | 520 mW       | 665 mW       | 400 mW       |
| Ti               | Junction temperature                         | 150°C        | 150°C        | 150°C        |
| T <sub>stg</sub> | Storage temperature                          | -65 to 150°C | -55 to 150°C | -55 to 150°C |



#### CONNECTION DIAGRAMS AND ORDERING NUMBERS

(top views)



| Туре     | TO-99      | Minidip   | SO-8      |
|----------|------------|-----------|-----------|
| LS 204   | LS 204 †B  |           | LS 204 M  |
| LS 204 A | LS 204 ATB |           |           |
| LS 204 C | LS 204 CTB | LS 204 CB | LS 204 CM |

#### SCHEMATIC DIAGRAM (one section)



| THERMAL DATA          |                                     |     | TO-99    | Minidip  | SO-8     |  |
|-----------------------|-------------------------------------|-----|----------|----------|----------|--|
| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max | 155 °C/W | 120 °C/W | 200 °C/W |  |

### ELECTRICAL CHARACTERISTICS ( $V_s = \pm 15V$ , $T_{amb} = 25^{\circ}C$ , unless otherwise specified)

LS204

| Parameter                        |                                        | Test and itis                                                                                             | LS 204/LS204A |               | LS 204C |      |                | Linia |                        |
|----------------------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------|---------------|---------------|---------|------|----------------|-------|------------------------|
|                                  |                                        | lest conditions                                                                                           | Min.          | Тур.          | Max.    | Min. | Typ.           | Max.  |                        |
| ۱ <sub>s</sub>                   | Supply current                         |                                                                                                           |               | 0.7           | 1       |      | 0.8            | 1.5   | mA                     |
| I <sub>b</sub>                   | Input bias current                     |                                                                                                           |               | 50            | 150     |      | 100            | 300   | nA                     |
|                                  |                                        | T <sub>min</sub> < T <sub>op</sub> < T <sub>max</sub>                                                     |               |               | 300     |      |                | 700   | nA                     |
| Ri                               | Input resistance                       | f = 1 KHz                                                                                                 |               | 1             |         |      | 0.5            |       | MΩ                     |
| Vos                              | Input offset voltage                   | $R_g \le 10 \text{ K}\Omega$                                                                              |               | 0.5           | 2.5     |      | 0.5            | 3.5   | mV                     |
|                                  |                                        | $ \begin{array}{l} R_{g} \leqslant 10 \ K\Omega \\ T_{\min} < T_{op} < T_{\max} \end{array} \end{array} $ |               |               | 3.5     |      |                | 5     | mV                     |
| $\frac{\Delta V_{os}}{\Delta T}$ | Input offset voltage drift             | R <sub>g</sub> = 10 KΩ<br>T <sub>min</sub> < T <sub>op</sub> < T <sub>max</sub>                           |               | 5             |         |      | 5              |       | μV/°C                  |
| los                              | Input offset current                   |                                                                                                           |               | 5             | 20      |      | 12             | 50    | nA                     |
|                                  |                                        | T <sub>min</sub> < T <sub>op</sub> < T <sub>max</sub>                                                     |               |               | 40      |      |                | 100   | nA                     |
| ∆I <sub>os</sub><br>∆T           | Input offset current drift             | $T_{min} < T_{op} < T_{max}$                                                                              |               | 0.08          |         |      | 0.1            |       | nA<br>°C               |
| I <sub>sc</sub>                  | Output short circuit current           |                                                                                                           |               | 23            |         |      | 23             |       | mA                     |
| Gv                               | Large signal open loop<br>voltage gain | $\begin{array}{c} T_{min} < T_{op} < T_{max} \\ R_L = 2K\Omega V_s = \pm 15V \\ V_s = \pm 4V \end{array}$ | 90            | 100<br>95     |         | 86   | 100<br>95      |       | dB                     |
| В                                | Gain-bandwidth product                 | f = 20 KHz                                                                                                | 1.8           | 3             |         | 1.5  | 2.5            |       | MHz                    |
| e <sub>N</sub>                   | Total input noise voltage              | f = 1 KHz<br>R <sub>g</sub> = 50Ω<br>R <sub>g</sub> = 1 KΩ<br>R <sub>g</sub> = 10 KΩ                      |               | 8<br>10<br>18 | 15      |      | 10<br>12<br>20 |       | $\frac{nV}{\sqrt{Hz}}$ |
| d                                | Distortion                             | $G_v = 20 \text{ dB } R_L = 2K\Omega$<br>$V_o = 2 \text{ Vpp } f = 1 \text{ KHz}$                         |               | 0.03          | 0.1     |      | 0.03           | 0.1   | %                      |
| Vo                               | DC output voltage swing                | $R_{L} = 2K\Omega  V_{s} = \pm 15V \\ V_{s} = \pm 4V$                                                     | ±13           | ±3            |         | ±13  | ±3             |       | v                      |
| Vo                               | Large signal voltage swing             | R <sub>L</sub> = 10 KΩ<br>f = 10 KHz                                                                      |               | 28            |         |      | 28             |       | Vpp                    |
| SR                               | Slew rate                              | unity gain<br>R <sub>L</sub> = 2KΩ                                                                        | 0.8           | 1.5           |         |      | 1              |       | V/µs                   |
| CMR                              | Common mode rejection                  | V <sub>i</sub> = 10V<br>T <sub>min</sub> < T <sub>op</sub> < T <sub>max</sub>                             | 90            |               |         | 86   |                |       | dB                     |
| SVR                              | Supply voltage rejection               | $\frac{V_i}{T_{min}} = \frac{1V}{T_{op}} = \frac{100 \text{ Hz}}{T_{max}}$                                | 90            |               |         | 86   |                |       | dB                     |
| CS                               | Channel separation                     | f = 1 KHz                                                                                                 | 100           | 120           |         |      | 120            |       | dB                     |

Note:

|                    | LS 204 | LS 204A | LS 204C |
|--------------------|--------|---------|---------|
| T <sub>min.</sub>  | -25° C | -55° C  | 0° C    |
| T <sub>max</sub> . | +85°C  | +125°C  | +70° C  |



Fig. 1 - Supply current vs. supply voltage



Fig. 2 - Supply current vs. ambient temperature

is (mA)

1.0

0.8

0.6

0.4

0.2

-50 0

G - 3643

V<sub>S</sub> = ± 15V

current vs. ambient temperature

Fig. 3 - Output short circuit



Fig. 4 - Open loop frequency and phase response 6-3648 6. G∨ (dB) Vs = 15V 200 100 RL= 2kΩ 160 80 G, 60 120 80 4۵ x 40 0 0 10 10² 103 104 10<sup>5</sup> 10<sup>6</sup> f (Hz)

Fig. 5 - Open loop gain vs. ambient temperature

50 100



Fig. 6 - Supply voltage rejection vs. frequency

Tamb(\*C)



Fig. 7 – Large signal frequency response





Fig. 9 - Total input noise vs. frequency



#### APPLICATION INFORMATION

#### Active low-pass filter: BUTTERWORTH

The Butterworth is a "maximally flat" amplitude response filter. Butterworth filters are used for filtering signals in data acquisition systems to prevent aliasing errors in sampled-data applications and for general purpose low-pass filtering.

The cutoff frequency,  $f_c$ , is the frequency at which the amplitude response is down 3 dB. The attenuation rate beyond the cutoff frequency is -n6 dB per octave of frequency where n is the order (number of poles) of the filter.

Other characteristics:

- Flattest possible amplitude response.
- Excellent gain accuracy at low frequency end of passband

#### BESSEL

The Bessel is a type of "linear phase" filter. Because of their linear phase characteristics, these filters approximate a constant time delay over a limited frequency range. Bessel filters pass transient waveforms with a minimum of distortion. They are also used to provide time delays for low pass filtering of modulated waveforms and as a "running average" type filter.

The maximum phase shift is  $\frac{-n\pi}{2}$  radians where n is the order (num-

ber of poles) of the filter. The cutoff frequency,  $f_c$ , is defined as the frequency at which the phase shift is one half of this value. For accurate delay, the cutoff frequency should be twice the maximum signal frequency. The following table can be used to obtain the -3 dB frequency of the filter.

|                 | 2 pole              | 4 pole              | 6 pole              | 8 pole              |
|-----------------|---------------------|---------------------|---------------------|---------------------|
| -3 dB frequency | 0.77 f <sub>c</sub> | 0.67 f <sub>c</sub> | 0.57 f <sub>c</sub> | 0.50 f <sub>c</sub> |

Other characteristics:

- Selectivity not as great as Chebyschev or Butterworth.
- Very little overshoot response to step inputs
- Fast rise time.

#### CHEBYSCHEV

Chebyschev filters have greater selectivity than either Bessel or Butterworth at the expense of ripple in the passband.

Chebyschev filters are normally designed with peak-to-peak ripple values from  $\pm$  0.2 dB to  $\pm$  2 dB.

Increased ripple in the passband allows increased attenuation above the cutoff frequency.

The cutoff frequency is defined as the frequency at which the amplitude response passes through the specified maximum ripple band and enters the stop band. Other characteristics:

- Greater selectivity
- Very nonlinear phase response
- High overshoot response to step inputs

Fig. 10 - Amplitude response

LS204



Fig. 11 - Amplitude response



Fig. 12 – Amplitude response (± 1 dB ripple)




#### APPLICATION INFORMATION (continued)

The table below shows the typical overshoot and settling time response of the low pass filters to a step input.

|                    |          | PEAK<br>OVERSHOOT | SETTLIN                 | IG TIME (% of           | final value)            |
|--------------------|----------|-------------------|-------------------------|-------------------------|-------------------------|
|                    | OF POLES | % Overshoot       | ± <b>1</b> %            | ± 0.1%                  | ± 0.01%                 |
|                    | 2        | 4                 | 1.1/f <sub>c</sub> sec. | 1.7/f <sub>c</sub> sec. | 1.9/f <sub>c</sub> sec. |
| BUTTERWORTH        | 4        | 11                | 1.7/f <sub>c</sub>      | 2.8/f <sub>c</sub>      | 3.8/f <sub>c</sub>      |
| borreimonni        | 6        | 14                | 2.4/f <sub>c</sub>      | 3.9/f <sub>c</sub>      | 5.0/f <sub>c</sub>      |
|                    | 8        | 16                | 3.1/f <sub>c</sub>      | 5.1 f <sub>c</sub>      | 7.1/f <sub>c</sub>      |
|                    | 2        | 0.4               | 0.8/f <sub>c</sub>      | 1.4/f <sub>c</sub>      | 1.7/f <sub>c</sub>      |
| 25025              | 4        | 0.8               | 1.0/f <sub>c</sub>      | 1.8/f <sub>c</sub>      | 2.4/f <sub>c</sub>      |
| BESSEL             | 6        | 0.6               | 1.3/f <sub>c</sub>      | 2.1/f <sub>c</sub>      | 2.7/f <sub>c</sub>      |
|                    | 8        | 0.3               | 1.6/f <sub>c</sub>      | 2.3/f <sub>c</sub>      | 3.2/f <sub>c</sub>      |
|                    | 2        | 11                | 1.1/f <sub>c</sub>      | 1.6/f <sub>c</sub>      | -                       |
| CHEBYSCHEV         | 4        | 18                | 3.0/f <sub>c</sub>      | 5.4/f <sub>c</sub>      | -                       |
| (RIPPLE ± 0.25 dB) | 6        | 21                | 5.9/f <sub>c</sub>      | 10.4/f <sub>c</sub>     | -                       |
|                    | 8        | 23                | 8.4/f <sub>c</sub>      | 16.4/f <sub>C</sub>     | -                       |
|                    | 2        | 21                | 1.6/f <sub>c</sub>      | 2.7/f <sub>c</sub>      | -                       |
| CHEBYSCHEV         | 4        | 28                | 4.8/f <sub>c</sub>      | 8.4/f <sub>c</sub>      | -                       |
| (RIPPLE ± 1 dB)    | 6        | 32                | 8.2/f <sub>c</sub>      | 16.3/f <sub>c</sub>     | -                       |
|                    | 8        | 34                | 11.6/f <sub>c</sub>     | 24.8/f <sub>c</sub>     | -                       |

#### Design of 2<sup>nd</sup> order active low pass filter (Sallen and Key configuration unity gain op-amp)

Fig. 13 - Filter configuration



$$\frac{V_{o}}{V_{i}} = \frac{1}{1 + 2 \xi \frac{S}{\omega_{c}} + \frac{S^{2}}{\omega_{c}^{2}}}$$

where:  $\omega_{\rm c} = 2\pi \, {\rm f_c}$  with f\_c= cutoff frequency

damping factor.

Ę

# LS204

#### APPLICATION INFORMATION (continued)

Three parameters are needed to characterise the frequency and phase response of a 2<sup>nd</sup> order active filter: the gain  $(G_v)$ , the damping factor  $(\xi)$  or the Q-factor (Q=  $(2 \xi)^{-1}$ ), and the cutoff frequency  $(f_c)$ .

The higher order responses are obtained with a series of  $2^{nd}$  order sections. A simple RC section is introduced when an odd filter is required.

The choice of ' $\xi$ ' (or Q-factor) determines the filter response (see table).

| Tab. I          |                       |                       |                                                                                                                                |
|-----------------|-----------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------|
| Filter response | یر                    | ٥                     | Cutoff frequency<br><sup>f</sup> c                                                                                             |
| Bessel          | $\frac{\sqrt{3}}{2}$  | $\frac{1}{\sqrt{3}}$  | Frequency at which phase shift is -90°                                                                                         |
| Butterworth     | $\frac{\sqrt{2}}{2}$  | $\frac{1}{\sqrt{2}}$  | Frequency at which<br>G <sub>v</sub> = -3 dB                                                                                   |
| Chebyschev      | $<\frac{\sqrt{2}}{2}$ | $>\frac{1}{\sqrt{2}}$ | Frequency at which<br>the amplitude<br>response passes<br>through specified<br>max, ripple band<br>and enters the stop<br>band |

#### Fig. 14 - Filter response vs. damping factor



Fixed R= R<sub>1</sub> = R<sub>2</sub>, we have (see fig. 13) C<sub>1</sub>=  $\frac{1}{R} \frac{\xi}{\omega_c}$ C<sub>2</sub>=  $\frac{1}{R} \frac{1}{\xi \omega_c}$ 

The diagram of fig. 14 shows the amplitude response for different values of damping factor  $\xi$  in  $2^{nd}$  order filters.

#### EXAMPLE:

Fig. 15 – 5<sup>th</sup> order low pass filter (Butterworth) with unity gain configuration.





#### APPLICATION INFORMATION (continued)

In the circuit of fig. 15, for  $f_c$  = 3.4 KHz and  $R_i{=}\ R_1{=}\ R_2{=}\ R_3{=}\ R_4{=}\ 10\ K\Omega$  , we obtain:

 $C_{i} = 1.354 \cdot \frac{1}{R} \cdot \frac{1}{2\pi f_{c}} = 6.33 \text{ nF}$   $C_{1} = 0.421 \cdot \frac{1}{R} \cdot \frac{1}{2\pi f_{c}} = 1.97 \text{ nF}$   $C_{2} = 1.753 \cdot \frac{1}{R} \cdot \frac{1}{2\pi f_{c}} = 8.20 \text{ nF}$   $C_{3} = 0.309 \cdot \frac{1}{R} \cdot \frac{1}{2\pi f_{c}} = 1.45 \text{ nF}$   $C_{4} = 3.325 \cdot \frac{1}{R} \cdot \frac{1}{2\pi f_{c}} = 15.14 \text{ nF}$ 

The attenuation of the filter is 30 dB at 6.8 KHz and better than 60 dB at 15 KHz.

The same method, referring to Tab. II and fig. 16, is used to design high-pass filter. In this case the damping factor is found by taking the reciprocal of the numbers in Tab. II. For  $f_c$ = 5KHz and  $C_i = C_1 = C_2 = C_3 = C_4 = 1$  nF we obtain:

$$R_i = \frac{1}{1.354} \cdot \frac{1}{C} \cdot \frac{1}{2\pi f_c} = 23.5 \text{ K}\Omega$$

Tab. II Damping factor for low-pass Butterworth filters

| Order | Ci    | C1    | C2    | C3    | C4    | C5    | с <sub>6</sub> | C7    | с <sub>8</sub> |
|-------|-------|-------|-------|-------|-------|-------|----------------|-------|----------------|
| 2     |       | 0.707 | 1.41  |       |       |       |                |       |                |
| 3     | 1.392 | 0.202 | 3.54  |       |       |       |                |       |                |
| 4     |       | 0.92  | 1.08  | 0.38  | 2.61  |       |                |       |                |
| 5     | 1.354 | 0.421 | 1.75  | 0.309 | 3.235 |       |                |       |                |
| 6     |       | 0.966 | 1.035 | 0.707 | 1.414 | 0.259 | 3.86           |       |                |
| 7     | 1.336 | 0.488 | 1.53  | 0.623 | 1.604 | 0.222 | 4.49           |       |                |
| 8     |       | 0.98  | 1.02  | 0.83  | 1.20  | 0.556 | 1.80           | 0.195 | 5.125          |

$$R_{1} = \frac{1}{0.421} \cdot \frac{1}{C} \cdot \frac{1}{2\pi f_{c}} = 75.6 \text{ K}\Omega$$

$$R_{2} = \frac{1}{1.753} \cdot \frac{1}{C} \cdot \frac{1}{2\pi f_{c}} = 18.2 \text{ K}\Omega$$

$$R_{3} = \frac{1}{0.309} \cdot \frac{1}{C} \cdot \frac{1}{2\pi f_{c}} = 103 \text{ K}\Omega$$

$$R_{4} = \frac{1}{3.325} \cdot \frac{1}{C} \cdot \frac{1}{2\pi f_{c}} = 9.6 \text{ K}\Omega$$

Fig. 16 - 5<sup>th</sup> order high-pass filter (Butterworth) with unity gain configuration.







## **TELEPHONE SPEECH CIRCUITS**

The LS285 is monolithic integrated circuits for replacement of the hybrid circuit (2-4 wire interface) in conventional telephones interfacing the two transducers to the line and providing a controlled amount of sidetone.

The same type of transducer can be used for both transmitter and receiver, usually a  $350\Omega$  dynamic type.

By sensing the line current, LS285 adjusts the gain in both directions to compensate for line attenuation.

Output impedance can be matched to the line, independent of transducer impedance.

The LS285 is packaged in a 14 lead dual in-line plastic package.



#### **BLOCK DIAGRAM**





#### ABSOLUTE MAXIMUM RATINGS

| V.               | Line voltage (3 ms pulse duration)                 | 22         | v  |
|------------------|----------------------------------------------------|------------|----|
| 1,               | Forward current                                    | 120        | mΑ |
| ե                | Reverse current                                    | -150       | mΑ |
| Ptot             | Total power dissipation at $T_{amb} = 70^{\circ}C$ | 1          | w  |
| T <sub>sta</sub> | Storage and junction temperature                   | -55 to 150 | °C |
| T <sub>op</sub>  | Operating temperature                              | -40 to 70  | °C |

### CONNECTION DIAGRAM (top view)



## THERMAL DATA

| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max | 80 | °C/W |
|-----------------------|-------------------------------------|-----|----|------|
|-----------------------|-------------------------------------|-----|----|------|



#### DESCRIPTION

The LS285 is based on a bridge configuration.

They contain a regulator block, a sending amplifier and a receiver amplifier.

The regulator monitors the line current and adjusts the amplifier gain to compensate for the line length. It provides DC characteristics in line with CEPT standards.

The transmit/receiver amplifiers are connected to the line via an external bridge to provide sidetone attenuation.

The line current compensation ensures that when the subscriber is talking, the signal delivered to the line is increased in according to the line lenght. When he is hearing, the signal level on the receiver capsule is constant.

The amplifiers can also be matched to different transducers simply by varying external components. Gain variation over the operating temperature range is less than  $\pm 1$  dB.

The impedance to the line can be adjusted; without any change in circuit parameters; by changing an external resistor (6.8 K $\alpha$  at pin 2).



Basic circuit configuration



#### Fig. 1 - Test circuit



Fig. 2 - Sending gain



Fig. 3 - Receiving gain



 $G_R = \frac{V_{RO}}{V_{RI}}$ 

Fig. 4 - Sidetone

1 L 1 L 10µF CIRCUT (S1 in b) B C 350 n V<sub>MI</sub> S-5009

4

Sidetone =  $\frac{V_{RO}}{V_{MI}}$ 

Fig. 5 - Return loss



$$R_{L} = \frac{V_{s}}{2 V_{M}}$$



## **ELECTRICAL CHARACTERISTIC** (Refer to the test circuit, $T_{amb} = 25^{\circ}$ C, f=300 Hz to 3400 Hz, S1, S2 in "a" unless otherwise specified)

|                 | Parameter                                    | Test Conditions                                                                               | Min.                         | Тур. | Max.                          | Unit | Fig. |
|-----------------|----------------------------------------------|-----------------------------------------------------------------------------------------------|------------------------------|------|-------------------------------|------|------|
| VL              | Line voltage                                 | -15°C < T <sub>amb</sub> < +45°C<br>I L = 80 mA<br>I L = 20 mA<br>I L = 10 mA                 | 10<br>5<br>3.8               |      | 11.5<br>5.8<br>4.6            | v    | 1    |
| Gs              | Sending gain                                 | l ∟= 15 mA<br>l ∟= 30 mA<br>l ∟= 30 mA<br>l ∟= 60 mA<br>l ∟= 80 mA                            | 47.5<br>46.4<br>41.7<br>41   |      | 51.5<br>50.5<br>45.1<br>44.3  | dB   | 2    |
| Gs              | Sending gain variation vs. temp.             | -15°C < T <sub>amb</sub> < +45°C                                                              |                              | 0.8  |                               | dB   | 2    |
|                 | Sending gain flatness                        | I <sub>L</sub> = 10 to 80 mA<br>f <sub>ref</sub> = 1 KHz<br>S1, S2 in (b)                     |                              |      | ± 0.5                         | dB   | 2    |
|                 | Sending distortion                           | -15°C < T <sub>amb</sub> < +45°C<br>I <sub>L</sub> = 10 to 15 mA $V_{so}$ = 0.7V <sub>p</sub> |                              |      | 2                             | %    | 2    |
|                 |                                              | -15°C < T <sub>amb</sub> < +45°C<br>I <sub>L</sub> = 15 to 80 mA $V_{so}$ = 1 V <sub>p</sub>  |                              |      | 2                             | %    | 2    |
|                 | Sending noise                                | V <sub>MI</sub> = 0V I <sub>L</sub> = 60 mA                                                   |                              | -73  |                               | dBmp | 2    |
|                 | Microphone amplifier<br>impedance (pin 9-10) |                                                                                               | 95                           |      |                               | Ω    | 1    |
|                 | Max sending output (° )                      | I <sub>L</sub> = 10 to 80 mA<br>V <sub>MI</sub> = 1V                                          |                              |      | 3                             | Vp   | 2    |
| G <sub>R</sub>  | Receiving gain                               | IL= 15 mA<br>f = 1 KHz IL= 30 mA<br>IL= 60 mA<br>IL= 80 mA                                    | -13.6<br>-13.6<br>-18<br>-19 |      | -9.9<br>-10.6<br>-14.9<br>-16 | dB   | 3    |
| ∆G <sub>R</sub> | Receiving gain variation vs. temperature     | -15°C < T <sub>amb</sub> < +45°C                                                              |                              | 0.25 |                               | dB   | 3    |
|                 | Receiving gain flatness                      | f <sub>ref</sub> = 1 KHz I <sub>L</sub> = 10 to 80 mA<br>S1, S2 in (b)                        |                              |      | ± 0.5                         | dB   | 3    |

(°) This output is limited to allow for input overvoltages.



### ELECTRICAL CHARACTERISTICS (continued)

| Parameter                                              | Test Conditio                                   | ons                                                                   | Min. | Тур. | Max. | Unit | Fig. |
|--------------------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------|------|------|------|------|------|
| Receiving distorsion                                   |                                                 | $I_L = 10$ to 15 mA<br>$V_{RO} = 350$ mV <sub>p</sub>                 |      |      | 2    | %    | 3    |
|                                                        | -15°C <t<sub>amb<br/>&lt; + 45°C</t<sub>        | $I_L = 15 \text{ to } 80 \text{ mA}$<br>$V_{RO} = 500 \text{ mV}_{D}$ |      |      | 2    |      |      |
| Receiving amplifier<br>output impendance<br>(pin 1-14) |                                                 |                                                                       |      | 110  |      | Ω    | 1    |
| Receiving noise                                        | V <sub>RI</sub> =0 V<br>psophometric            | $V_{RI} = 0 V$ $I_L = 60 mA$<br>psophometric                          |      | 80   |      | μV   | 3    |
| Max receiving output current                           | I <sub>L</sub> = 80 mA<br>V <sub>RI</sub> = 10V |                                                                       |      |      | 3.6  | mAp  | 3    |
| Sidetone                                               | f = 1 KHz                                       | I <sub>L</sub> =20 mA                                                 |      | 7    |      | dB   | 4    |
|                                                        |                                                 | I <sub>L</sub> =80 mA                                                 |      | 0    |      | dB   |      |
| Return loss                                            | S3 in (a)                                       | S3 in (a)                                                             |      | -14  |      | dB   | 5    |
| · ·                                                    | S3 in (b)                                       |                                                                       |      | 14   |      | dB   |      |

(°) This output is limited to allow for input overvoltages.



### APPLICATION INFORMATION

The following table shows the recommended values for the typical application circuit of fig. 6. Different values can be used and notes are added in order to help designer.

LS285

| Component  | Recommended<br>Value | Purpose                           | Note                                                                                                                                                                                                                                                                                                                 |
|------------|----------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R1         | 75 Ω                 | Bridge resistors                  | The ratio R2/R1 fixes the amount of the                                                                                                                                                                                                                                                                              |
| R2         | 5 <b>36</b> Ω        |                                   |                                                                                                                                                                                                                                                                                                                      |
| R3         | 16.2 ΚΩ              | Bias resistor                     | Changing R3 value it is possible to shift the gain characteristics.<br>The value can be chosen from 15 K $\Omega$ to 20 K $\Omega$ . The recommended value assures the maximum swing (see fig. 9).                                                                                                                   |
| R4         | 2.05 ΚΩ              | Balance network                   | In order to optimize the sidetone it is possible                                                                                                                                                                                                                                                                     |
| R5         | 9.09 ΚΩ              |                                   | $\frac{Z_B}{Z_L} = \frac{R2}{R1}$ where $Z_B = R4 + R5//C4$ .                                                                                                                                                                                                                                                        |
| R6 and R6' | 250 Ω                | Microphone impedance<br>matching  | R6 and R6' must be equal; $250\Omega$ is a typical value for dynamic capsules.<br>Furthermore, they determine a sending gain variation according to:<br>$\Delta G_s = 20 \log \frac{Rx}{850\Omega}$ where Rx = R6 + R6' + R <sub>mike</sub> . The trend of $\Delta G_s$ as a function of Rx value is shown in fig.8. |
| R7 and R7' | 100 Ω                | Receiver impedance<br>matching    | $R7$ and $R7^\prime$ must be equal; $100\Omega$ is a typical value for dynamic capsules                                                                                                                                                                                                                              |
| C1         | 10 µF                | AC loop opening                   | Ensures a high regulator impedance for AC signals ( $\approx 20 \text{ K}\Omega$ ).<br>This capacitor should not be higher than 10 $\mu$ F in order to have a short response time of the system.                                                                                                                     |
| C2         | 22 nF                | Matching to a capacitive line     | C2 changes with the characteristics of the transmission line.                                                                                                                                                                                                                                                        |
| C3         | 82 nF                | High frequency roll-off           | C3 determines the high frequency response<br>of the circuit.<br>It also acts as RF bypass.                                                                                                                                                                                                                           |
| C4         | 22 nF                | Balance network                   | See note for R4 and R5.                                                                                                                                                                                                                                                                                              |
| C5         | 1 µF                 | DC decoupling for receiving input |                                                                                                                                                                                                                                                                                                                      |
| C6 and C7  | 1000 pF              | RF bypass                         |                                                                                                                                                                                                                                                                                                                      |



#### **APPLICATION INFORMATION (continued)**







## PROGRAMMABLE TELEPHONE SPEECH CIRCUIT

The LS288 is a monolithic integrated circuit in 16-lead dual in-line plastic package. Designed as a replacement for the hybrid circuit in telephone sets it performs all the functions previously carried out by this circuit.

With the LS288 it is possible to select the operating mode (fixed or variable gain). The device works with both piezoceramic and dynamic transducers and therefore its gain, both in sending and receiving paths, can be preset by means of two external resistors. This feature can also be obtained in AGC operating mode, when the device automatically adjusts the Rx/Tx gains to compensate for the line attenuation by sensing the line current. The LS288 can supply the decoupling FET when working with an electret microphone. Output impedance can be matched to the line independently of transducer impedance.





#### BLOCK DIAGRAM



## ABSOLUTE MAXIMUM RATINGS

| VL               | Line voltage (3 ms pulse duration)                 | 22         | v  |
|------------------|----------------------------------------------------|------------|----|
| 1 <sub>L</sub>   | Forward line current                               | 150        | mΑ |
| IL.              | Reverse line current                               | -150       | mA |
| P <sub>tot</sub> | Total power dissipation at $T_{amb} = 70^{\circ}C$ | 1          | w  |
| Top              | Operating temperature                              | -45 to 70  | °C |
| $T_{stg},T_{j}$  | Storage and junction temperature                   | -65 to 150 | °C |

### CONNECTION DIAGRAM

(top view)



#### THERMAL DATA

| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max | 80 | °C/W |
|-----------------------|-------------------------------------|-----|----|------|
|-----------------------|-------------------------------------|-----|----|------|

300



## **TEST CIRCUITS**

Fig. 1 - Test Circuit















## **ELECTRICAL CHARACTERISTICS** (Refer to the test circuits $T_{amb} = -25$ to 50°C, f = 200 to 3400Hz, $I_L = 12$ to 120mA, unless otherwise specified)

LS288

|                  | Parameter                                          | Test C                                                                                               | onditions                                          | Min        | Тур | Max                    | Unit | Fig. |
|------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------|-----|------------------------|------|------|
| AGC of           | f (pin 1 floating)                                 |                                                                                                      |                                                    |            |     |                        |      |      |
| VL               | Line voltage                                       | T <sub>amb</sub> = 25°C                                                                              | I∟ = 15mA<br>I∟ = 22mA<br>I∟ = 60mA<br>I∟ = 120mA  | 4.1        | 4.5 | 4.9<br>5.4<br>10<br>14 | v    | 1    |
| CMR              | Common mode rejection                              | f = 1KHz                                                                                             |                                                    | 50         |     |                        | dB   | 2    |
| G <sub>S</sub> * | Sending gain (for B type)                          | $I_{L} = 60mA$ $T_{amb} = 25^{\circ}C$ $f = 1KHz$ $R8 = 14.5K\Omega$ $V_{MI} = 2mV$                  | R7 = 8.9KΩ<br>R7 = 31.1KΩ                          | 26<br>40.5 |     | 28<br>43.5             | dB   | 3    |
| G <sub>S</sub> * | Sending gain (for AB type)                         | I <sub>L</sub> = 60mA<br>T <sub>amb</sub> = 25°C<br>f = 1KHz<br>R8 = 14.5KΩ<br>V <sub>MI</sub> = 2mV | R7 = 8.9KΩ<br>R7 = 31.1KΩ                          | 25<br>40   |     | 29<br>44               | dB.  | 3    |
| ∆G <sub>S</sub>  | Sending gain flatness<br>(vs. freq.) for B type    | V <sub>MI</sub> = 2mV<br>f <sub>ref</sub> = 1KHz                                                     | I <sub>∟ ref</sub> = 60mA                          |            |     | ± 0.5                  | dB   | 3    |
| ∆G <sub>S</sub>  | Sending gain flatness<br>(vs. freq.) for AB type   | V <sub>MI</sub> = 2mV<br>I <sub>ref</sub> = 1KHz                                                     | I <sub>∟ ref</sub> = 60mA                          |            |     | ± 1                    | dB   | 3    |
| ∆'G <sub>S</sub> | Sending gain flatness<br>(vs. current) for B type  | V <sub>MI</sub> = 2mV<br>f <sub>ref</sub> = 1KHz                                                     | I <sub>∟ ref</sub> = 60mA                          |            |     | ± 0.5                  | dB   | 3    |
| ∆G <sub>S</sub>  | Sending gain flatness<br>(vs. current) for AB type | V <sub>MI</sub> = 2mV<br>f <sub>ref</sub> = 1KHz                                                     | I <sub>L ref</sub> = 60mA                          |            |     | ± 1                    | dB   | 3    |
| ds               | Sending distortion for B type                      | f = 1KHz<br>R7 = 31.1KΩ<br>R8 = 14.5KΩ                                                               | V <sub>so</sub> = 450mV<br>V <sub>so</sub> = 775mV |            |     | 2<br>5                 | %    | 3    |
| ds               | Sending distortion for AB type                     | f = 1KHz<br>R7 = 31.1KΩ<br>R8 = 14.5KΩ                                                               | V <sub>so</sub> = 450mV<br>V <sub>so</sub> = 775mV |            |     | 4<br>5                 | %    | 3    |
|                  | Sending noise for B type                           | R7 = 31.1KΩ<br>R8 = 14.5KΩ                                                                           | V <sub>MI</sub> = 0<br>I <sub>L</sub> = 12mA       |            | -70 |                        | dBmp | 3    |
| R <sub>2-3</sub> | Microphone input<br>impedance pin 2-3              | V <sub>MJ</sub> = 2mV<br>f = 1KHz                                                                    |                                                    | 11         | 16  |                        | KΩ   | 3    |
| G <sub>R</sub> * | Receiving gain for B type                          | $I_{L} = 60mA T_{amb} = 25^{\circ}C f = 1KHz R7 = 31.1K\Omega V_{RI} = 0.3V $                        | R8 = 14.5KΩ<br>R8 = 17.1KΩ                         | 0<br>3     |     | 2<br>5                 | dB   | 4    |
| G <sub>R</sub> * | Receiving gain for AB type                         | I <sub>L</sub> 60mA<br>T <sub>amb</sub> = 25°C<br>f = 1KHz<br>R7 = 31.1KΩ<br>V <sub>R1</sub> = 0.3V  | R8 = 14.5KΩ<br>R8 = 17.1KΩ                         | -1<br>2    |     | 3<br>6                 | dB   | 4    |

(\*) The sending and receiving gains are not completely indipendent but the variation in sending gain over the whole range of receiving gain (and vice-versa) is less then 0.5dB

## ELECTRICAL CHARACTERISTICS (continued)

|                   | Parameter                                            | Test C                                            | onditions                                         | Min | Тур | Max    | Unit | Fig. |
|-------------------|------------------------------------------------------|---------------------------------------------------|---------------------------------------------------|-----|-----|--------|------|------|
| ∆G <sub>R</sub>   | Receiving gain flatness<br>(vs. freq.) for B type    | V <sub>RI</sub> = 0.3V<br>f <sub>ref</sub> = 1KHz | I <sub>L ref</sub> = 60mA                         |     |     | ± 0.5  | dB   | 4    |
| ∆G <sub>R</sub>   | Receiving gain flatness<br>(vs freq.) for AB type    | V <sub>RI</sub> = 0.3V<br>f <sub>ref</sub> = 1KHz | I <sub>L ref</sub> = 60mA                         |     |     | ± 1    | dB   | 4    |
| ∆G <sub>R</sub>   | Receiving gain flatness<br>(vs. current) for B type  | V <sub>RI</sub> = 0.3V<br>f <sub>ref</sub> = 1KHz | I <sub>L ref</sub> = 60mA                         |     |     | ± 0.5  | dB   | 4    |
| ∆G <sub>R</sub>   | Receiving gain flatness<br>(vs. current) for AB type | V <sub>RI</sub> = 0.3V<br>f <sub>ref</sub> = 1KHz | I <sub>L ref</sub> = 60mA                         |     |     | ± 1    | dB   | 4    |
| d <sub>R</sub>    | Receiving distortion for B type                      | f = 1KHz<br>R8 = 14.5KΩ<br>R7 = 31.1KΩ            | V <sub>RI</sub> = 570mV<br>V <sub>RI</sub> = 1.1V |     |     | 2<br>5 | %    | 4    |
| d <sub>R</sub>    | Receiving distortion for AB type                     | f = 1KHz<br>R8 = 14.5KΩ<br>R7 = 31.1KΩ            | V <sub>RI</sub> = 570mV<br>V <sub>RI</sub> = 1.1V |     |     | 4<br>5 | %    | 4    |
|                   | Receiving noise for B type                           | R8 = 14.5KΩ<br>V <sub>R1</sub> = 0                | l <sub>L</sub> = 12mA<br>R7 = 31.1KΩ              |     | 250 |        | μV   | 4    |
| R <sub>9-10</sub> | Receiver output impedance<br>(Pin 9 and 10)          | V <sub>RO</sub> = 50mV                            |                                                   |     | 30  |        | Ω    |      |
|                   | Sidetone                                             | f = 1KHz<br>R7 = 31.1KΩ<br>R8 = 14.5KΩ            | V <sub>MI</sub> = 2mV<br>I <sub>L</sub> = 12mA    |     | 22  |        | dB   | 3    |
| ZML               | Line matching impedance                              | V <sub>RI</sub> = 0.3V                            | f = 1KHz                                          | 650 | 750 | 850    | Ω    | 4    |
|                   | Max receiving output<br>(click suppressor)           | V <sub>RI</sub> = 2V<br>R8 = 14.5KΩ               | I <sub>L</sub> = 30mA<br>R7 = 31.1KΩ              |     | 2.3 |        | Vp   | 4    |
| V <sub>SM</sub>   | Microphone supply voltage (Pin 11)                   | I <sub>SM</sub> = 0.8mA                           |                                                   | 1.9 |     | 2.2    | v    | 1    |

LS288

#### AGC on (pin 1 ground)

| ${\bigtriangleupG_S}$ and $~~$ Sending and receiving gain ${\vartriangleG_R}^{**}$ variation | $T_{amb} = 25^{\circ}C$<br>$I_{L ref} = 12mA$<br>f = 1KHz | I∟ = 25mA<br>I∟ = 50mA<br>I∟ = 100mA | -1<br>-6<br>-7 |  | 1<br>-4<br>-5 | dB | 3-4 |
|----------------------------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------------|----------------|--|---------------|----|-----|
|----------------------------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------------|----------------|--|---------------|----|-----|

(\*\*) Referred to any value fixed by means of R7 and R8.



#### CIRCUIT DESCRIPTION

#### 1. DC Characteristic

In accordance with CCITT recommendations, any device connected to a telephone line must exhibit a proper DC characteristic  $V_{L}$ ,  $I_{L}$ .

The DC characteristics of the LS288 is determined by the shunt regulator (block 2) together with two series resistors  $R_1$  and  $R_3$  (see the block diagram). The equivalent circuit is shown in fig. 5.

Fig. 5 - Equivalent DC load to the line



A fixed amount,  $I_o$ , of the total available current,  $I_L$ , is drained to allow the circuit to operate correctly. The value of  $I_o$  can be programmed externally by changing the value of the bias resistor connected to pin 12.

The recommended minimum value of  $I_o$  is 7.5 mA with R pin 12 = 13 K $\Omega$ .

The voltage  $V_o \cong 3.8V$  of the shunt regulator is independent of the line current.

The shunt regulator (block 2) is controlled by a temperature compensated voltage reference (block 1). Fig. 6 shows a more detailed circuit configuration of the shunt regulator.

Fig.6 - Circuit configuration of the shunt regulator



#### CIRCUIT DESCRIPTION (continued)

The difference  $I_{L} - I_{o}$  flows through the shunt regulator since  $I_{b}$  is negligible.

 $I_a$  is an internal constant current generator; hence  $V_o = V_B + I_a \cdot R_a = 3.8V$ . The  $V_L$ ,  $I_L$  characteristic of the device is therefore similar to a pure resistance in series with a battery. It is important to note that the DC voltage at pin 16 is proportional to the line current  $V_{16} = V_{15} + V_{R} =$  $(I_{L} - I_{o}) R_{3} + V_{B}$ .

#### 2. Two to four wires conversion

The LS288 performs the two wire (line) to four wire (microphone, earphone) conversion by means of a Wheatstone bridge configuration thus obtaining the proper decoupling between sending and receiving signals (see fig. 7).

For a perfect balancing of the bridge  $\frac{Z_L}{Z_R} = \frac{R_1}{R_2}$ 

The AC signal from the microphone is sent to one diagonal of the bridge (pin 8 and 14). A small percentage of the signal power is lost on  $Z_B$  (since  $Z_B \gg Z_L$ ); the main part is sent to the line via  $R_1$ .

In receiving mode, the AC signal coming from the line is sensed across the second diagonal of the bridge (pin 6 and 7). After amplification it is applied to the receiving capsule.

The impedance  $Z_M$  is simulated by the shunt regulator which also acts as a transconductance amplifier for the transmission signal.

The impedance  $Z_M$  is defined as  $\frac{\Delta V_{(14-8)}}{\Delta I_{(14-8)}}$ .

Fig. 7 - Two to four wires conversion





#### CIRCUIT DESCRIPTION (continued)

From fig. 6, considering  $C_1$  as a short circuit to the AC signal, any variation in  $\Delta V_{14}$  generates a variation as follows:

$$\Delta V_{15} = \Delta V_{A} = \Delta V_{14} \frac{R_{b}}{R_{a} + R_{b}}$$

The corresponding current change is:

$$\Delta I = \frac{\Delta V_{15}}{R_3}$$

therefore

$$Z_{M} = \frac{\Delta V_{14}}{\Delta I} = R_{3} \left(1 + \frac{R_{a}}{R_{b}}\right)$$

The total impedance across the line connections (pin 13 and 8) is given by

$$Z_{ML} = R_1 + Z_M / / (R_2 + Z_B)$$

By choosing  $Z_M \ge R_1$  and  $Z_B \ge Z_M$ 

$$Z_{ML} \cong Z_{M} = R_{3} \left(1 + \frac{R_{a}}{R_{b}}\right)$$

The amplitude of the signal received across pins 6 and 7 can be changed using different values of R<sub>1</sub>. (Of course the relationship  $\frac{Z_L}{Z_B} = \frac{R_1}{R_2}$  must always be valid).

The received signal is related to the value of  $R_1$  according to the approximated relationship:

$$V_{R} = V_{RI} 2 \frac{R_{1}}{R_{1} + Z_{M}}$$

Note that if the value of  $R_1$  is changed the transmission signal current is not changed, since the microphone amplifier is a transconductance amplifier.

#### 3. Input and output amplifiers

The microphone amplifier (4) has a differential input stage with high impedance (min 11 K $\alpha$ ) so allowing a good matching to the microphone by means of an external resistor without affecting the sending gain.

The receiving output stage (8) is intended to drive both piezoceramic and dynamic capsules. It has low output impedance, a maximum voltage swing greater than 2  $V_p$  and a peak current of 2 mA.

With very low impedance transducers, DC decoupling by an external capacitor must be provided to prevent a large DC current flow across the transducer itself due to the receiving output stage offset.

#### 4. Gain Control

It is possible to set the LS288 gain characteristics by means of one pin (pin 1).

When the pin 1 is floating, the gains of the sending and receiving amplifiers do not depend on the line current (AGC off). When the pin 1 is grounded the LS288 automatically changes the gain to compensate for line attenuation (AGC on).

#### **DESCRIPTION CIRCUIT** (continued)

#### 4.1. AGC OFF

In this conditions, as already mentioned, both the sending and the receiving gain are fixed. Their values are determined, independently for the two paths, by the two external resistors  $R_7$  (for  $T_x$ , between pin 4 and ground) and  $R_8$  (for  $R_x$ , between pin 5 and ground).  $R_7$  values ranging from 8 K $\alpha$  up to 50 K $\alpha$  giving sending gains from 26 dB to 51 dB.  $R_8$  values range from 8 K $\alpha$  to 23 K $\alpha$  giving receiving gains from -6 dB to +14 dB (see fig. 9 and 10).

This allows the LS288 to be used with a variety of different transducers.



#### 4.2. AGC ON

Starting from any couple of gain values, fixed by the appropriate values of  $R_7$  and  $R_8$ , the LS288 can automatically change the sending and receiving gains depending on the line current.

The line current is sensed across  $R_3$  (see fig. 7) and transferred to pin 16 by the regulator.

$$V_{16} = V_{B} + V_{15} = V_{B} + (I_{L} - I_{o}) \cdot R_{3}$$

Following comparison with an internal reference  $V_{REFG}$  (see the block diagram) the voltage at pin 16 is used to modify the gain of the amplifiers (5) and (7) on both the sending and receiving paths.

The starting point of the automatic level control is obtained at  $I_L = 25$  mA when the drain current  $I_o = 7.5$  mA.

The external resistors  $R_7$  and  $R_8$  fix the maximum value for the gains.

Minimum gain is reached for a line current of about 110 mA when the same drain current  $I_0$  of 7.5 mA is used.

When I<sub>o</sub> is increased by means of the external resistor connected to pin 12 the two above mentioned line current values for the starting point and for the minimum gain increase accordingly.

#### 5. DC Shunt Regulator

The LS288 has built into the chip a DC shunt regulator intended to supply the coupling FET when an electret microphone is used. It delivers 1 mAp current with a voltage of 2 Volts (typ) regardless of the line current.



#### **CIRCUIT DESCRIPTION** (continued)

Fig. 11 - Typical application circuit (piezoceramic transducers)





LS288

The following table can be helpful to the designer when choosing different values for the external components; it refers to the typical application circuit of fig. 11.

| Component       | Value        | Function                               | Note                                                                                                                                                                                                                                                                                                                                                            |
|-----------------|--------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>1</sub>  | 39.2 Ω       | Bridge                                 | $R_1$ controls the receiving gain. The ratio $R_2/R_1$ fixes the amount of                                                                                                                                                                                                                                                                                      |
| R <sub>2</sub>  | <b>392</b> Ω | Resistors                              | signal delivered to the line. $R_1$ helps in fixing the DC characteristic (see $R_3$ note)                                                                                                                                                                                                                                                                      |
|                 |              | Line current sensing                   | The relationships involving $R_3$ are:<br>- $Z_{ML}$ = (25 $R_3//Z_B$ ) + $R_1$                                                                                                                                                                                                                                                                                 |
| R <sub>3</sub>  | 33.2 Ω       | Fixing DC<br>characteristic            | $-G_{s} = K \cdot \frac{Z_{L} / / Z_{ML}}{R_{3}}$<br>- V_{L} = (I_{L} - I_{0}) (R_{3} + R_{1}) + V_{0}<br>[ V_{0} = 3.8V]                                                                                                                                                                                                                                       |
|                 |              |                                        | Values of $Z_{ML}$ ranging from 650 up to 850 $\Omega$ are easily obtainable.                                                                                                                                                                                                                                                                                   |
| R <sub>4</sub>  | 2.2 ΚΩ       | Balance                                | In order to optimize the sidetone it is possible to change $R_4$ and $R_5$ values; in any case the following relationship                                                                                                                                                                                                                                       |
| R <sub>5</sub>  | 10 ΚΩ        | Network                                | applies:<br>$\frac{Z_B}{Z_L} = \frac{R_2}{R_1}$ where $Z_B = R_4 + R_5 / / X_{C3}$                                                                                                                                                                                                                                                                              |
| R <sub>6</sub>  | 13 ΚΩ        | Bias Resistor                          | The suggested value assures the mini-<br>mum operating current.                                                                                                                                                                                                                                                                                                 |
| R <sub>7</sub>  | 8 to 50 KΩ   | Sending gain programming Resistor      |                                                                                                                                                                                                                                                                                                                                                                 |
| R <sub>8</sub>  | 8 to 23 KΩ   | Receiving gain<br>programming Resistor |                                                                                                                                                                                                                                                                                                                                                                 |
| R9, R9          | 1.8 KΩ       | Receiver impedance<br>matching         | $R_9$ and $R_9'$ must be equal; the suggested<br>value is good for matching to piezocera-<br>mic capsule; there is no problem in in-<br>creasing and decreasing (down to $0\Omega$ )<br>this value, but when low resistance levels<br>are used DC decoupling must be inserted<br>to stop the current due to the receiver<br>output offset voltage (max 400 mV). |
| R <sub>10</sub> | 4 ΚΩ         | Microphone<br>impedance matching       | The suggested value is typical for a pie-<br>zoceramic microphone, but it is possible<br>to choose $R_{10}$ from a wide range of<br>values: $R_{Mike} = R_{10}//R_{pin 2-3}$ .                                                                                                                                                                                  |

## APPLICATION INFORMATION (continued)

| Component                       | Value         | Function                          | Note                                                                                                                                                                  |
|---------------------------------|---------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C1                              | 10 <i>µ</i> F | Regulator AC<br>bypass            | A value greater than 10 $\mu$ F gives a system start time too high for low line current. A lower value gives an alteration of the AC line impedance at low frequency. |
| C <sub>2</sub>                  | 1 μF          | DC decoupling for receiving input |                                                                                                                                                                       |
| C <sub>3</sub>                  | 10 nF         | Balance network                   | See note for $R_4$ and $R_5$ .                                                                                                                                        |
| C <sub>4</sub>                  | 47 nF         | Matching to a capacitive line     | C <sub>4</sub> must be chosen according to the characteristics of the transmission line.                                                                              |
| C <sub>5</sub>                  | 82 nF         | Receiving gain<br>flattness       | C <sub>5</sub> depends on balancing and line impedance versus frequency.                                                                                              |
| C <sub>6</sub> , C <sub>7</sub> | 1000 pF       | RF bypass                         |                                                                                                                                                                       |





## POLARITY GUARD WITH VERY LOW VOLTAGE DROP FOR TELEPHONE APPLICATION

The LS346 is a monolithic integrated circuit designed to work as polarity guard, particularly in telephone applications where a very low voltage drop is required, and DTMF dialling system is used.

Typically it exhibits a total drop of 150mV with a flowing current of 10mA increasing to 700mV with 100mA.

A small amount of the total current: is drained by the LS346 to operate.

In addition to LS346 limits the voltage at the polarized side to 16 V so replacing the zener

diode usually palced before the electronic telephone speech circuit.

The device is assembled in a standard plastic minidip.



#### TEST CIRCUIT





## ABSOLUTE MAXIMUM RATINGS

| l <sub>in</sub>  | Input current (steady state)     | 150        | mA |
|------------------|----------------------------------|------------|----|
| Vin              | Max input voltage                | 22         | V  |
| Top              | Operating temperature            | -40 to 70  | °C |
| T <sub>stg</sub> | Storage and junction temperature | -55 to 150 | °C |

## CONNECTION DIAGRAM

(Top view)



#### **BLOCK DIAGRAM**





## THERMAL DATA

| R <sub>th j-amb</sub> Thermal resistance junction-ambient | max | 120 | °C/W |
|-----------------------------------------------------------|-----|-----|------|
|-----------------------------------------------------------|-----|-----|------|

**ELECTRICAL CHARACTERISTICS** (Refer to the test circuit, S1 closed, S2 and S3 open,  $T_{amb} = 25^{\circ}C$ , f = 200 to 3400Hz unless otherwise specified)

| Parameter                                                       | Test Conditions                                               | Min | Тур                | Max         | Unit |
|-----------------------------------------------------------------|---------------------------------------------------------------|-----|--------------------|-------------|------|
| Current consumption                                             | I∟ = 10mA<br>I∟ = 50mA<br>I∟ = 100mA                          |     | 1<br>3<br>5        | 1.35<br>4.5 | mA   |
| Voltage drop (DC)<br>(V <sub>6-2</sub> + V <sub>3-4</sub> )     | IL = 10mA<br>IL = 50mA<br>IL = 100mA                          |     | 0.15<br>0.4<br>0.7 | 0.25<br>0.7 | v    |
| Voltage drop (AC)<br>20 Log (V <sub>LB</sub> /V <sub>LA</sub> ) | S1 open S2 closed<br>I <sub>L</sub> = 10 to 100mA<br>f = 1KHz |     | 0.25               | 0.5         | dB   |
| Parallel input imp.                                             | I <sub>L</sub> = 10 to 100mA                                  |     | 20                 |             | KΩ   |
| Operating voltage (DC) $V_{LA}$                                 | l∟ = 5mA<br>S1, S3 closed - S2 open                           | 1.4 |                    |             | v    |
| Flatness vs. frequency                                          | f <sub>rif</sub> = 1KHz                                       |     | 0.4                |             | dB   |



## APPLICATION CIRCUIT











## TELEPHONE SPEECH CIRCUIT WITH MULTIFREQUENCY TONE GENERATOR INTERFACE

The LS356 is a monolithic circuit in 16-lead dual in-line plastic package to replace the hybrid circuit in telephone set. It works with the same type of transducers for both transmitter and receiver (typical dynamic capsules, but the device can also work with **piezoceramic ones**). Many of its electrical characteristics can be controlled by means of external components to meet different specifications.

In addition to the speech operation, the LS356 acts as an interface for the MF tone signal (particularly for M761 C/MOS frequency synthesizer). The LS356 basic functions are the following:

- It presents the proper DC path for the line current.
- It handles the voice signal, performing the 2/4 wires interface and changing the gain on both

sending and receiving amplifiers to compensate for line attenuation by sensing either the line current or the line voltage. In addition, the LS356 can also work in fixed gain mode.

 It acts as linear interface for MF, supplying a stabilized voltage to the digital chip and delivering to the line the MF tones generated by the M761.



## BLOCK DIAGRAM





## ABSOLUTE MAXIMUM RATINGS

| V <sub>1</sub>                    | Line voltage (3 ms pulse duration)                 | 22         | v  |
|-----------------------------------|----------------------------------------------------|------------|----|
| 4                                 | Forward line current                               | 150        | mΑ |
| I,                                | Reverse line current                               | -150       | mΑ |
| P <sub>tot</sub>                  | Total power dissipation at $T_{amb} = 70^{\circ}C$ | 1          | W  |
| Top                               | Operating temperature                              | -45 to 70  | °C |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature                   | -65 to 150 | °C |
| I <sub>stg</sub> , I <sub>j</sub> | Storage and junction temperature                   | -65 to 150 | °C |

## CONNECTION DIAGRAM

(top view)



## THERMAL DATA

| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max | 80 | °C/W |
|-----------------------|-------------------------------------|-----|----|------|
|-----------------------|-------------------------------------|-----|----|------|





## **ELECTRICAL** CHARACTERISTICS (Refer to the test circuits, $V_G = 1$ to 2V, $I_L = 12$ to 80 mA, S1 and S2 in (a), $T_{amb} = -25$ to $+50^{\circ}$ C, f = 200 to 3400 Hz, unless otherwise specified).

LS356

|       | Parameter                                              | Test                                              | Conditions                                             | Min.         | Тур. | Max.           | Unit | Fig. |
|-------|--------------------------------------------------------|---------------------------------------------------|--------------------------------------------------------|--------------|------|----------------|------|------|
| SPEEC | H OPERATION                                            |                                                   |                                                        |              |      |                |      |      |
| VL    | Line voltage                                           | T <sub>amb</sub> = 25°C                           | IL= 12 mA<br>IL= 20 mA<br>IL= 80 mA                    | 3.65         |      | 4.5<br>5<br>10 | v    | -    |
| CMR   | Common mode rejection                                  | f = 1 KHz                                         |                                                        | 50           |      |                | dB   | 1    |
| Gs    | Sending gain for B type                                | T <sub>amb</sub> = 25°C<br>V <sub>MI</sub> = 2 mV | f = 1 KHz   V <sub>G</sub> = 2V<br>V <sub>G</sub> = 1V | 44.5<br>48.5 |      | 46.5<br>50.5   | dB   | 2    |
| Gs    | Sending gain for AB<br>type                            | T <sub>amb</sub> = 25°C<br>V <sub>MI</sub> = 2 mV | f = 1 KHz V <sub>G</sub> = 2V<br>V <sub>G</sub> = 1V   | 44<br>48     |      | 47<br>51       | dB   | 2    |
|       | Sending gain flatness<br>(vs. frequency)               | V <sub>MI</sub> = 2 mV                            | f <sub>ref</sub> = 1 KHz                               |              |      | ± 1            | dB   | 2    |
| (*)   | Sending gain flatness for<br>B type (vs. current)      | V <sub>G</sub> = 2V                               | I <sub>ref</sub> = 50 mA                               |              |      | ± 0.5          | dB   | 2    |
| (*)   | )Sending gain flatness for<br>AB type (vs. current)    | V <sub>G</sub> = 2V                               | I <sub>ref</sub> = 50 mA                               |              |      | ± 1            | dB   | 2    |
|       | Sending distortion for B<br>type                       | f = 1 KHz<br>I <sub>L</sub> = 16 mA               | V <sub>so</sub> = 775 mV<br>V <sub>so</sub> = 900 mV   |              |      | 2<br>10        | %    | 2    |
|       | Sending distortion for<br>AB type                      | f = 1 KHz<br>I <sub>L</sub> = 16 mA               | V <sub>so</sub> = 775 mV<br>V <sub>so</sub> = 900 mV   |              |      | 3<br>10        | %    | 2    |
|       | Sending noise for B type                               | V <sub>MI</sub> = 0V                              | V <sub>G</sub> = 1V                                    |              | -71  | -69            | dBmp | 2    |
|       | Sending noise for AB type                              | V <sub>MI</sub> = 0V                              | V <sub>G</sub> = 1V                                    |              |      | -65            | dBmp | 2    |
|       | Microphone input<br>impedance (pin 1-16)               | V <sub>MI</sub> = 2 mV                            |                                                        | 40           |      |                | ΚΩ   | -    |
|       | Sending gain in MF<br>operation                        | V <sub>MI</sub> ≖ 2 mV<br>S2 in (b)               |                                                        | -30          |      |                | dB   | 2    |
| GR    | Receiving gain for B type                              | V <sub>RI</sub> = 0.3V                            | V <sub>G</sub> = 2V                                    | -5           |      | -3             |      |      |
|       |                                                        | $T_{amb} = 1 \text{ KHz}$                         | V <sub>G</sub> = 1V                                    | -0.5         |      | +1.5           | a B  | 3    |
| GR    | Receiving gain for AB type                             | V <sub>RI</sub> = 0.3V                            | V <sub>G</sub> = 2V                                    | -5.5         |      | -2.5           |      |      |
|       |                                                        | $T_{amb} = 1 \text{ KHz}$                         | V <sub>G</sub> = 1V                                    | -1.0         |      | +2.0           | d B  | 3    |
|       | Receiving gain flatness<br>(vs. frequency)             | V <sub>RI</sub> = 0.3V                            | f <sub>ref</sub> = 1 KHz                               |              |      | ± 1            | dB   | 3    |
| (*)   | Receiving gain flatness<br>for B type (vs. current)    | V <sub>G</sub> = 2V                               | I <sub>ref</sub> = 50 mA                               |              |      | ± 0.5          | dB   | 3    |
| (*)   | ) Receiving gain flatness<br>for AB type (vs. current) | V <sub>G</sub> = 2V                               | I <sub>ref</sub> = 50 mA                               |              |      | ± 1            | dB   | 3    |
|       | Receiving distortion for B type                        | f = 1 KHz                                         | V <sub>RO</sub> = 400 mV<br>V <sub>RO</sub> = 450 mV   |              |      | 2<br>5         | %    | 3    |

\* Fixed gain mode.

## ELECTRICAL CHARACTERISTICS (continued)

|     | Parameter                                 | Test Conditions         |                                                      | Min. | Тур. | Max.   | Unit | Fig. |
|-----|-------------------------------------------|-------------------------|------------------------------------------------------|------|------|--------|------|------|
|     | Receiving distortion for<br>AB type       | f = 1 KHz               | V <sub>RO</sub> = 400 mV<br>V <sub>RO</sub> = 450 mV |      |      | 3<br>5 | %    | 3    |
|     | Receiving noise for B type                | V <sub>R1</sub> = 0V    |                                                      |      | 100  | 200    | μV   | 3    |
|     | Receiving noise for AB type               | V <sub>RI</sub> =0V     |                                                      |      |      | 300    | μV   | 3    |
|     | Receiver output<br>impedance (pin 12-13)  | V <sub>RO</sub> = 50 mV |                                                      |      | 30   |        | Ω    | -    |
|     | Sidetone                                  | f = 1 KHz<br>S1 in (b)  | T <sub>amb</sub> = 25°C                              |      |      | 36     | dB   | 2    |
| ZML | Line matching impedance                   | V <sub>RI</sub> = 0.3V  | f = 1 KHz                                            | 500  | 600  | 700    | Ω    | 3    |
| 18  | Input current for gain control<br>(pin 8) |                         |                                                      |      |      | -10    | μΑ   | -    |

LS356

#### MULTIFREQUENCY SYNTHESIZER INTERFACE

| VDD | MF supply voltage<br>(Standby and operation) | S2 in (b)                                                | 2.4      | 2.5                    | 2.7 | v  | - |
|-----|----------------------------------------------|----------------------------------------------------------|----------|------------------------|-----|----|---|
| ססי | MF supply current Standby<br>Operation       | S2 in (b)                                                | 0.5<br>2 |                        |     | mA | - |
|     | MF amplifier gain                            | f <sub>MF in</sub> = 1 KHz<br>V <sub>MF in</sub> = 80 mV | 15       |                        | 17  | dB | 4 |
| ۷ı  | DC input voltage level<br>(pin 14)           | V <sub>MF in</sub> = 80 mV                               |          | 0.3<br>V <sub>DD</sub> |     | V  | - |
| RI  | Input impedance (pin 14)                     | V <sub>MF in</sub> = 80 mV                               | 60       |                        |     | KΩ | - |
| d   | Distortion for B type                        | V <sub>MF in</sub> = 110 mV                              |          |                        | 2   | %  | 4 |
| d   | Distortion for AB type                       | V <sub>MF in</sub> = 110 mV                              |          |                        | 4   | %  | 4 |
|     | Starting delay time                          |                                                          |          |                        | 5   | ms | - |
|     | Muting threshold voltage                     | Speech operation                                         |          |                        | 1   | v  | - |
|     | (pin 3)                                      | MF operation                                             | 1.6      |                        |     | V  | - |
|     | Muting standby current<br>(pin 3)            |                                                          |          |                        | -10 | μA | — |
|     | Muting operating current<br>(pin 3)          | S2 in (b)                                                |          |                        | +10 | μA | - |



#### CIRCUIT DESCRIPTION

#### 1. DC characteristic

The fig. 5 shows the DC equivalent circuit of the LS356.

Fig. 5 - Equivalent DC load to the line



A fixed amount  $I_o$  of the total available current  $I_L$  is drained for the proper operation of the circuit. The value of I<sub>o</sub> can be programmed externally by changing the value of the bias resistor connected to pin 4 (see block diagram).

The minimum value of  $I_o$  is 7.5 mA.

The voltage  $V_0 = 3.8V$  of the shunt regulator is independent of the line current.

The shunt regulator (2) is controlled by a temperature compensated voltage reference (1) (see the block diagram).

Fig. 6 shows a more detailed circuit configuration of the shunt regulator.

Fig. 6 - Circuit configuration of the shunt regulator



The difference  $I_L - I_o$  flows through the shunt regulator being  $I_b$  negligible.

 $I_a$  is an internal constant current generator; hence  $V_o = V_B + I_a \cdot R_a = 3.8V$ . The  $V_L$ ,  $I_L$  characteristic of the device is therefore similar to a pure resistance in series to a battery. It is important to note that the DC voltage at pin 5 is proportional to the line current ( $V_5 = V_7 + V_B =$  $(I_{L} - I_{o}) R3 + V_{B}).$ 

# LS356

#### CIRCUIT DESCRIPTION (continued)

#### 2. Two to four wires conversion

The LS356 performs the two wires (line) to four wires (microphone, earphone) conversion by means of a Wheatstone bridge configuration so obtaining the proper decoupling between sending and receiving signals (see fig. 7).



The AC signal from the microphone is sent to one diagonal of the bridge (pin 6 and 9). A small percentage of the signal power is lost on  $Z_B$  (being  $Z_B \gg Z_L$ ); the main part is sent to the line via R1.

In receiving mode, the AC signal coming from the line is sensed across the second diagonal of the bridge (pin 11 and 10). After amplification it is applied to the receiving capsule.

The impedance  $Z_M$  is simulated by the shunt regulator that is also intended to work as a transconductance amplifier for the transmission signal.

The impedance  $Z_M$  is defined as  $\frac{\Delta V_{6-9}}{\Delta I_{6-9}}$ .

From fig. 6 considering C1 as a short circuit for AC signal, any variation  $\Delta V_6$  generates a variation:

$$\Delta V_7 = \Delta V_A = \Delta V_6 \cdot \frac{R_b}{R_a + R_b}$$

The corresponding current change is

$$\Delta I = \frac{\Delta V_7}{R3}$$

Therefore

$$Z_{M} = \frac{\Delta V_{6}}{\Delta I} = R3 \left(1 + \frac{R_{a}}{R_{b}}\right)$$



#### **CIRCUIT DESCRIPTION** (continued)

The total impedance across the line connections (pin 11 and 9) is given by

$$Z_{ML} = R1 + Z_M // (R2 + Z_B)$$

By choosing  $Z_M \gg R1$  and  $Z_B \gg Z_M$ 

$$Z_{ML} \cong Z_M = R3 (1 + \frac{R_a}{R_b})$$

The received signal amplitude across pin 11 and 10 can be changed using different values of R1 (of course the relationship  $Z_L/Z_B = R1/R2$  must be always valid).

The received signal is related to R1 value according to the approximated relationship:

$$V_{R} = 2 V_{RI} \frac{R1}{R1 + Z_{M}}$$

Note that by changing the value of R1, the transmission signal current is not changed, being the microphone amplifier a transconductance amplifier.

#### 3.Automatic gain control

The LS356 automatically adjusts the gain of the sending and receiving amplifiers to compensate for line attenuation.

This function is performed by the circuit of fig. 8.

Fig. 8



The differential stage is progressively unbalanced by changing  $V_G$  in the range 1 to 2V ( $V_{REFG}$  is an internal reference voltage, temperature compensated).

It changes the current  $I_G$ , and this current is used as a control quantity for the variable gain stages (amplifier (4) and (5) in the block diagram). The voltage  $V_G$  can be taken:

- a) from the LS356 itself (both in variable and in fixed mode) and
- b) from a resistive divider, directly at the end of the line.
- a) In the first case, connecting V<sub>G</sub> (pin 8) to the regulator bypass (pin 5) it is possible to obtain a gain characteristic depending on the current. In fact (see fig. 6):

$$V_5 = V_B + V_7 \cong V_B + (I_L - I_o) R3$$

The starting point of the automatic level control is obtained at  $I_L$  = 25 mA when the drain current  $I_o$  = 7.5 mA.



#### CIRCUIT DESCRIPTION (continued)

Minimum gain is reached for a line current of about 52 mA for the same drain current  $I_o = 7.5$  mA. When  $I_o$  is increased by means of the external resistor connected to pin 4, the two above mentioned values of the line current for the starting point and for the minimum gain increase accordingly. It is also possible to change the starting point without changing  $I_o$  by connecting pin 8 to the centre of a resistive divider placed between pin 5 and ground (the total resistance seen by pin 5 must be at

least 100 K $\Omega$ ). In this case, the AGC range increases too; for example using a division 1:1 (50K/50K) the AGC starting point shifts to about  $I_{\perp} = 40$  mA, and the minimum gain is obtained at  $I_{\perp} = 95$  mA. In addition to this operation mode, the V<sub>G</sub> voltage can be maintained constant thus fixing the gain values (Rx, Tx) independently of the line conditions.

For this purpose the  $V_{DD}$  voltage, available for supplying the MF generator, can be used.

b) When gains have to be related to the voltage at the line terminals of the telephone set, it is necessary to obtain  $V_G$  from a resistive divider directly connected to the end of the line.

This type of operation meets for istance the requirements of the French standard. (See the application circuit of fig. 12).

#### 4. Transducers interfacing

The microphone amplifier (3) has a differential input stage with high impedance ( $\cong$  40 K $\alpha$ ) so allowing a good matching to the microphone by means of external resistor without affecting the sending gain. The receiving output stage (6) is particularly intended to drive dynamic capsules. (Low output impedance, 100  $\alpha$  max; high current capability, 3 mAp).

When a piezoceramic capsule is used, it is useful to increase the receiving gain by increasing R1 value (see the relationship for  $V_R$ ).

With very low impedance transducer, DC decoupling by an external capacitor must be provided to prevent a large DC current flow across the transducer itself due to the receiving output stage offset.

#### 5. Multifrequency interfacing

The LS356 acts as a linear interface for the Multifrequency synthesizer M761 according to a logical signal (mute function) present on pin 3.

When no key of the keyboard is pressed the mute state is low and the LS356 feeds the M761 through pin 15 with low voltage and low current (standby operation of the M761). The oscillator of the M761 is not operating.

When one key is pressed, the M761 sends a "high state" mute condition to the LS 356. A voltage comparator (8) of LS356 drives internal electronic switches: the voltage and the current delivered by the voltage supply (9) are increased to allow the operation of the oscillator.

This extra current is diverted by the receiving and sending section of the LS356 and during this operation the receiving output stage is partially inhibited and the input stages of sending and receiving amplifiers are switched OFF.

A controlled amount of the signalling is allowed to reach the earphone to give a feedback to the subscriber; the MF amplifier (10) delivers the dial tones to the sending paths.

The application circuit shown in fig. 9 fulfils the EUROPE II standard (-6, -8 dBm). If the EUROPE I levels are required (-9, -11 dBm) an external divider must be used (fig. 10).

The mute function can be used also when a temporary inhibition of the output signal is requested.


#### APPLICATION INFORMATION

Fig. 9 - Application circuit with multifrequency (EUROPE II STD)



Fig. 10 - Application circuit with multifrequency (EUROPE I)







Fig. 13 - Application circuit with gain controlled by line voltage (French standard)





Fig. 14 - Application circuit with fixed gain operation



 $R_y = 0$  Max gain condition  $R_x = 0$  Min gain condition

Fig. 15 - External mute function



b) without multifrequency

In addition to the above mentioned applications, different values for the external components can be used in order to satisfy different requirements.

The following table (refer to the application circuit of fig. 9) can help the designers.

| Component | Value        | Purpose                                                | Note                                                                                                                                                                                                                                                                                                                                                                             |
|-----------|--------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R1        | 39.2 Ω       |                                                        | R1 controls the receiving gain. When<br>high current values are allowed, R1 must<br>be able to dissipate up to 1W.                                                                                                                                                                                                                                                               |
| R2        | <b>392</b> Ω | Bridge Resistors                                       | The ratio R2/R1 fixes the amount of signal delivered to the line. R1 helps in fixing the DC characteristic (see R3 note).                                                                                                                                                                                                                                                        |
| R3        | 33 Ω         | Line current sensing.<br>Fixing DC charac-<br>teristic | The relationships involving R3 are:<br>$- Z_{ML} = (20 \text{ R3}//Z_B) + \text{R1}$ $- G_s = K \cdot \frac{Z_L//Z_{ML}}{\text{R3}}$ $- V_L = (I_L - I_o) (\text{R3} + \text{R1}) + V_o;$ $V_o = 3.8 \text{ V.}$ Without any problem it is possible to<br>have a Z_{ML} ranging from 600 up to<br>900 $\Omega$ . As far as the power dissi-<br>pation is concerned, see R1 note. |



| Component | Value   | Purpose                             | Note                                                                                                                                                                                                                                                                                                                       |
|-----------|---------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R4        | 13 KΩ   | Bias Resistor                       | The suggested value assures the mini-<br>mum operating current. It is possible to<br>increase the supply current by decreasing<br>R4 (they are inversely proportional), in<br>order to achieve the shifting of the AGC<br>starting point.                                                                                  |
| R5        | 2.2 ΚΩ  | Balance Network                     | It is possible to change R5 and R6 values<br>in order to improve the matching to dif-<br>ferent lines; in any case:                                                                                                                                                                                                        |
| R6        | 10 KΩ   |                                     | $\frac{Z_B}{Z_L} = \frac{R2}{R1}$ $Z_B = R5 + R6//X_{C4}$                                                                                                                                                                                                                                                                  |
| R7-R7'    | 100 Ω   | Receiver impedance<br>matching      | R7 and R7' must be equal; the suggested value is good for matching to dynamic capsule; there is no problem in increasing and decreasing (down to 0 $\Omega$ ) this value. A DC decoupling must be inserted when low resistance levels are used to stop the current due to the receiver output offset voltage (max 200 mV). |
| R8        | 200 Ω   | Microphone<br>impedance<br>matching | The suggested value is typical for a dynamic microphone, but it is possible to choose R8 in a wide range.                                                                                                                                                                                                                  |
| C1        | 10 µF   | Regulator AC bypass                 | A value greater than 10 $\mu$ F gives a system start time too high for low current line during MF operation; a lower value gives an alteration of the AC line impedance at low frequency.                                                                                                                                  |
| C2        | 47 nF   | Matching to a capacitive line       | C2 changes with the characteristics of the transmission line.                                                                                                                                                                                                                                                              |
| С3        | 82 nF   | Receiving gain<br>flatness          | C3 depends on balancing and line im-<br>pedance versus frequency                                                                                                                                                                                                                                                           |
| C4        | 10 nF   | Balance, network                    | See note for R5, R6                                                                                                                                                                                                                                                                                                        |
| C5        | 0.33 µF | DC filtering                        | The C5 range is from 0.1 $\mu$ F to 0.47 $\mu$ F.<br>The lowest value is ripple limited, the<br>higher value is starting up time limited.                                                                                                                                                                                  |
| C6-C7     | 1000 pF | RF bypass                           |                                                                                                                                                                                                                                                                                                                            |
| C8        | 10 µF   | Receiving output DC decoupling      | See note for R7, R7'.                                                                                                                                                                                                                                                                                                      |
| C9        | 1 μF    | Receiving input DC decoupling       |                                                                                                                                                                                                                                                                                                                            |







### LOW CONSUMPTION TELEPHONE SPEECH CIRCUIT

The LS388 ia a monolithic integrated circuit in 16 lead dual-in-line plastic package, designed as a replacement for the hybrid circuit in telephone sets. It performs all the functions previously carried out by this circuit. The LS388 contains the following main functions:

- It presents the proper DC path for the line current, particular care being paid to have low voltage drop and a very low current consumption; the LS388 is fully operating at 6.5mA
- It handles the voice signal, performing the 2/4 wire interface and, when working with Automatic Gain Control, changing the gain on both sending and receiving amplifiers to compensate for line attenuation.

With the LS388 it is possible to select the operating mode (fixed or variable gain). The device

work with both piezoceramic and dynamic transducers because of the programmability ot its gains, that can be preset by means of two external resistors.

In addition, the LS388 can be set in power down state, where the device displays a very low current consumption (about 2mA) but still maintains DC and AC impedances to the line (for parallel operation with a DTMF generator).





#### **BLOCK DIAGRAM**



#### ABSOLUTE MAXIMUM RATINGS

| VL                                | Line voltage (3ms pulse duration) | 22         | V  |
|-----------------------------------|-----------------------------------|------------|----|
| ц <u> </u>                        | Forward line current              | 150        | mΑ |
| I,                                | Reverse line current              | - 150      | mΑ |
| Top                               | Operating temperature             | -45 to 70  | °C |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature  | -65 to 150 | °C |

#### CONNECTION DIAGRAM

.

(Top view)



#### THERMAL DATA

.

| R <sub>th j-amb</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Thermal resistance junction-ambient | max                                                                                                            | 80 | °C/W |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------|----|------|
| Concerns of the second s |                                     | the second s |    |      |



#### **TEST CIRCUITS**





Fig. 2



Fig. 3



Fig. 4





**ELECTRICAL CHARACTERISTICS** (Refer to test circuits;  $T_{amb} = +25^{\circ}C$ ; F = 1KHz;  $I_{L} = 50mA$ ;  $R_{S} = 71.5K\Omega$ ;  $R_{R} = 27.4K\Omega$ ; unless otherwise specified)

|                 | Parameter                               | Test Co                                            | nditions                | Min.  | Тур.                     | Max. | Unit | Fig. |
|-----------------|-----------------------------------------|----------------------------------------------------|-------------------------|-------|--------------------------|------|------|------|
| VL              | Line voltage                            | I∟ = 6.5mA<br>I∟ = 25mA<br>I∟ = 50mA<br>I∟ = 74mA  |                         | 3.2   | 3.5<br>4.5<br>6.4<br>7.9 | 3.8  | V    | 1    |
| CMRR            | Common mode rejection ratio             | f = 1KHz                                           |                         | 50    |                          |      | dB   | 2    |
| Gs              | Sending gain                            | V <sub>MI</sub> = 0.5V                             |                         | 52.0  |                          | 55.0 | dB   | 3    |
| ∆G <sub>S</sub> | Sending gain variation<br>vs. current   | I <sub>ref</sub> = 50mA                            | I <sub>L</sub> = 25mA   | 4.0   |                          | 6.0  | dB   |      |
|                 |                                         |                                                    | I <sub>L</sub> = 75mA   | - 1.5 |                          | +0.5 | dB   | 3    |
|                 | vs. frequency                           | 200Hz < f < 3<br>f <sub>ref</sub> = 1KHz           | 3.4KHz                  | -0.5  |                          | +0.5 | dB   |      |
|                 | vs. R <sub>S</sub>                      | $\Delta R_{S} = -1K\Omega$                         |                         |       | -0.5                     |      | dB   |      |
| THDs            | Sending distortion                      | 1 <sub>L</sub> = 6.5mA                             | V <sub>so</sub> = 100mV |       |                          | 5    | %    | 2    |
|                 |                                         | 1 <sub>L</sub> = 22mA                              | V <sub>so</sub> = 850mV |       |                          | 5    | %    | 3    |
| Ns              | Sending noise                           | V <sub>MI</sub> = 0mV                              |                         |       | -65                      |      | dBm  | 3.   |
| Z <sub>MI</sub> | Microphone impedance                    | V <sub>MI</sub> = 0.5mV                            |                         | 11    | 15                       |      | КΩ   | 3    |
| G <sub>R</sub>  | Receiving gain                          | V <sub>RI</sub> = 570mV                            |                         | 5.0   |                          | 8.0  | dB   | 4    |
| ∆G <sub>R</sub> | Receiving gain variation<br>vs. current | L = 50mA                                           | I <sub>L</sub> = 25mA   | 4.0   |                          | 6.0  | dB   |      |
|                 |                                         | Tref SomA                                          | 1 <sub>L</sub> = 75mA   | -1.5  |                          | 0.5  | dB   | 4    |
|                 | vs. frequency                           | 200Hz < f < 3.4KHz<br>f <sub>ref</sub> = 1KHz      |                         | -0.5  |                          | 0.5  | dB   |      |
|                 | vs. R <sub>R</sub>                      | ΔR <sub>R</sub> = -1KΩ                             |                         |       | -1                       |      | dB   |      |
| THDr            | Receiving distortion                    | I <sub>L</sub> = 12mA                              | V <sub>RI</sub> = 870mV |       |                          | 3    | %    | 4    |
| NR              | Receiving noise                         | V <sub>RI</sub> = 0mV                              |                         |       | -72                      |      | dBm  | 4    |
| Z <sub>RO</sub> | Receiving output impedance              | V <sub>RO</sub> = 50mV                             |                         |       | 30                       |      | Ω    | 4    |
|                 | Sidetone                                | V <sub>MI</sub> = 0.5mV                            |                         |       | 30                       |      | dB   | 3    |
| Z <sub>ML</sub> | Line matching impedance                 | V <sub>RI</sub> = 100mV<br>12mA < I <sub>L</sub> < | 74mA                    | 650   |                          | 850  | Ω    | 4    |





## HIGH PERFORMANCE QUAD OPERATIONAL AMPLIFIERS

- SINGLE OR SPLIT SUPPLY OPERATION
- VERY LOW POWER CONSUMPTION
- SHORT CIRCUIT PROTECTION
- LOW DISTORTION, LOW NOISE
- HIGH GAIN-BANDWIDTH PRODUCT
- HIGH CHANNEL SEPARATION

The LS404 is a high performance quad operational amplifier with frequency and phase compensation built into the chip. The internal phase compensation allows stable operation as voltage follower in spite of its high gain-bandwidth product. The circuit presents very stable electrical characteristics over the entire supply voltage range, and it is partucularly intended for professional and telecom applications (active filters, etc.).

The patented input stage circuit allows small input signal swings below the negative supply voltage and prevents phase inversion when the input is over driven.

The LS404 is available with hermetic gold chip (8000 series).



#### **ABSOLUTE MAXIMUM RATINGS**

| V.               | Supply voltage            |                           |   | ± 18         | v  |
|------------------|---------------------------|---------------------------|---|--------------|----|
| V,               | Input voltage             | (positive)                |   | + V.         | -  |
|                  |                           | (negative)                |   | -V. – 0.Š    | v  |
| Vi               | Differential input voltag | e                         |   | ± (V, - 1)   |    |
| Top              | Operating temperature     | LS 404                    |   | -25 to + 85  | °C |
|                  |                           | LS 404C                   |   | 0 to + 70    | °C |
| P <sub>tot</sub> | Power dissipation         | $(T_{amb} = 70^{\circ}C)$ |   | 400          | mW |
| T <sub>stg</sub> | Storage temperature       |                           | ĺ | -55 to + 150 | °C |



#### CONNECTION DIAGRAM AND ORDERING NUMBERS

(top view)

| Туре    | DIP 14   | SO-14    |
|---------|----------|----------|
| LS 404  |          | LS 404M  |
| LS 404C | LS 404CB | LS 404CM |



#### SCHEMATIC DIAGRAM (one section)



| THERMA               | AL DATA                             | 1   | DIP 14  | SO-14   |
|----------------------|-------------------------------------|-----|---------|---------|
| R <sub>thj-amb</sub> | Thermal resistance junction-ambient | max | 200°C/W | 200°C/W |



#### **ELECTRICAL CHARACTERISTICS** ( $V_s = \pm 12V$ , $T_{amb} = 25^{\circ}C$ , unless otherwise specified)

|                                  |                                        |                                                                                   |                                                 | LS 404 |               |      | LS 404C |                |      | 11-14                  |
|----------------------------------|----------------------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------|--------|---------------|------|---------|----------------|------|------------------------|
|                                  | Parameter                              |                                                                                   | nditions                                        | Min.   | Тур.          | Max. | Min.    | Тур.           | Max. | Unit                   |
| ۱ <sub>s</sub>                   | Supply current                         |                                                                                   |                                                 |        | 1.3           | 2    |         | 1.5            | 3    | mA                     |
| I <sub>b</sub>                   | Input bias current                     |                                                                                   |                                                 |        | 50            | 200  |         | 100            | 300  | nA                     |
| Ri                               | Input resistance                       | f = 1KHz                                                                          |                                                 |        | 0.7           |      |         | 0.5            |      | MΩ                     |
| V <sub>os</sub>                  | Input offset voltage                   | R <sub>g</sub> = 10KΩ                                                             |                                                 |        | 1             | 2.5  |         | 1              | 5    | mV                     |
| $\frac{\Delta V_{os}}{\Delta T}$ | Input offset<br>voltage drift          | R <sub>g</sub> = 10KΩ<br>T <sub>min</sub> < T <sub>or</sub>                       | , < T <sub>max</sub>                            |        | 5             |      |         | 5              |      | μV/°C                  |
| l <sub>os</sub>                  | Input offset current                   |                                                                                   |                                                 |        | 10            | 40   |         | 20             | 80   | nA                     |
| ΔI <sub>os</sub><br>ΔT           | Input offset<br>current drift          | T <sub>min</sub> < T <sub>op</sub>                                                | o < T <sub>max</sub>                            |        | 0.08          |      |         | 0.1            |      | nA<br>°C               |
| I <sub>sc</sub>                  | Output short<br>circuit current        |                                                                                   |                                                 |        | 23            |      |         | 23             |      | mA                     |
| Gv                               | Large signal open<br>loop voltage gain | R <sub>L</sub> = 2KΩ                                                              | $V_s = \pm 12V$<br>$V_s = \pm 4V$               | 90     | 100<br>95     |      | 86      | 100<br>95      |      | dB                     |
| В                                | Gain-bandwidth<br>product              | f = 20KHz                                                                         |                                                 | 1.8    | 3             |      | 1.5     | 2.5            |      | MHz                    |
| e <sub>N</sub>                   | Total input noise<br>voltage           | f = 1KHz<br>R <sub>g</sub> = 50Ω<br>R <sub>g</sub> = 1KΩ<br>R <sub>g</sub> = 10KΩ |                                                 |        | 8<br>10<br>18 | 15   |         | 10<br>12<br>20 |      | $\frac{nV}{\sqrt{Hz}}$ |
| d                                | Distortion                             | unity gain<br>R <sub>L</sub> = 2KΩ<br>V <sub>o</sub> = 2Vpp                       | f = 1 KHz<br>f = 20 KHz                         |        | 0.01<br>0.03  | 0.04 |         | 0.01<br>0.03   |      | %                      |
| Vo                               | DC output<br>voltage swing             | R <sub>L</sub> = 2KΩ                                                              | $V_s = \pm 12V$<br>$V_s = \pm 4V$               | ± 10   | ± 3           |      | ± 10    | ± 3            |      | v                      |
| Vo                               | Large signal voltage swing             | f = 10KHz                                                                         | R <sub>L</sub> = 10 KΩ<br>R <sub>L</sub> = 1 KΩ |        | 22<br>20      |      |         | 22<br>20       |      | Vpp                    |
| SR                               | Slew rate                              | unity gain<br>R <sub>L</sub> = 2KΩ                                                | ••••••••                                        | 0.8    | 1.5           |      |         | 1              |      | V/µs                   |
| CMR                              | Comm. mode<br>rejection                | V <sub>i</sub> = 10V                                                              | 1                                               | 90     | 94            |      | 80      | 90             |      | dB                     |
| SVR                              | Supply voltage rejection               | V <sub>i</sub> = 1V                                                               | f = 100Hz                                       | 90     | 94            |      | 86      | 90             |      | dB                     |
| CS                               | Channel separation                     | f = 1KHz                                                                          |                                                 | 100    | 120           |      |         | 120            |      | dB                     |



Fig. 1 - Supply current vs.

supply voltage



Fig. 2 - Supply current vs. ambient temperature

 $\begin{array}{c} & & & & & & & \\ & & & & & & \\ (mA) & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & &$ 

Fig. 3 - Output short circuit current vs. ambient temperature



Fig. 4 - Open loop frequency and phase response



Fig. 5 - Open loop gain vs. ambient temperature



Fig. 6 - Supply voltage rejection vs. frequency



Fig. 7 - Large signal frequency response



Fig. 8 - Output voltage swing vs. load resistance



Fig. 9 - Total input noise vs. frequency



#### APPLICATION INFORMATION

#### Active low-pass filter:

#### BUTTERWORTH

The Butterworth is a "maximally flat" amplitude response filter. Butterworth filters are used for filtering signals in data acquisition systems to prevent aliasing errors in sampled-data applications and for general purpose low-pass filtering.

The cutoff frequency,  $f_c$ , is the frequency at which the amplitude response in down 3 dB. The attenuation rate beyond the cutoff frequency is -n6 dB per octave of frequency where n is the order (number of poles) of the filter.

Other characteristics:

- Flattest possible amplitude response.
- Excellent gain accuracy at low frequency end of passband.

#### BESSEL

The Bessel is a type of "linear phase" filter. Because of their linear phase characteristics, these filters approximate a constant time delay over a limited frequency range. Bessel filters pass transient waveforms with a minimum of distortion. They are also used to provide time delays for low pass filtering of modulated waveforms and as a "running average" type filter.

The maximum phase shift is  $\frac{-n\pi}{2}$  radians where n is the order

(number of poles) of the filter. The cutoff frequency,  $f_c$ , is defined as the frequency at which the phase shift is one half to this value. For accurate delay, the cutoff frequency should be twice the maximum signal frequency. The following table can be used to obtain the -3 dB frequency of the filter.

|                 | 2 pole              | 4 pole              | 6 pole              | 8 pole              |
|-----------------|---------------------|---------------------|---------------------|---------------------|
| -3 dB frequency | 0.77 f <sub>c</sub> | 0.67 f <sub>c</sub> | 0.57 f <sub>c</sub> | 0.50 f <sub>c</sub> |

Other characteristics:

- Selectivity not as great as Chebyschev or Butterworth.
- Very small overshoot response to step inputs
- Fast rise time.

#### CHEBYSCHEV

Chebyschev filters have greater selectivity than either Bessel or Butterworth at the expense of ripple in the passband.

Chebyschev filters are normally designed with peak-to-peak ripple values from 0.2 dB to 2 dB.

Increased ripple in the passband allows increased attenuation above the cutoff frequency.

The cutoff frequency is defined as the frequency at which the amplitude response passes through the specified maximum ripple band and enters the stop band.

- Other characteristics:
  Greater selectivity
- Greater selectivity
- Very nonlinear phase response
- High overshoot response to step inputs.

Fig. 10 – Amplitude response



Fig. 11 - Amplitude response



Fig. 12 - Amplitude response (± 1 dB ripple)





The table below shows the typical overshoot and settling time response of the low pass filter to a step input.

|                                  |                  | PEAK<br>OVERSHOOT        | SETTLIN                                                                                   | IG TIME (% of fi                                                                          | nal value)                                                                                |
|----------------------------------|------------------|--------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
|                                  | OFFOLLS          | % Overshoot              | ± 1%                                                                                      | ± <b>0.1</b> %                                                                            | ± 0.01%                                                                                   |
| BUTTERWORTH                      | 2<br>4<br>6<br>8 | 4<br>11<br>14<br>16      | 1.1/f <sub>c</sub> sec.<br>1.7/f <sub>c</sub><br>2.4/f <sub>c</sub><br>3.1/f <sub>c</sub> | 1.7/f <sub>c</sub> sec.<br>2.8/f <sub>c</sub><br>3.9/f <sub>c</sub><br>5.1/f <sub>c</sub> | 1.9/f <sub>c</sub> sec.<br>3.8/f <sub>c</sub><br>5.0/f <sub>c</sub><br>7.1/f <sub>c</sub> |
| BESSEL                           | 2<br>4<br>6<br>8 | 0.4<br>0.8<br>0.6<br>0.3 | 0.8/f <sub>c</sub><br>1.0/f <sub>c</sub><br>1.3/f <sub>c</sub><br>1.6/f <sub>c</sub>      | 1.4/f <sub>c</sub><br>1.8/f <sub>c</sub><br>2.1/f <sub>c</sub><br>2.3/f <sub>c</sub>      | 1.7/f <sub>c</sub><br>2.4/f <sub>c</sub><br>2.7/f <sub>c</sub><br>3.2/f <sub>c</sub>      |
| CHEBYSCHEV<br>(RIPPLE ± 0.25 dB) | 2<br>4<br>6<br>8 | 11<br>18<br>21<br>23     | 1.1/f <sub>c</sub><br>3.0/f <sub>c</sub><br>5.9/f <sub>c</sub><br>8.4/f <sub>c</sub>      | 1.6/f <sub>c</sub><br>5.4/f <sub>c</sub><br>10.4/f <sub>c</sub><br>16.4/f <sub>c</sub>    | <br>                                                                                      |
| CHEBYSCHEV<br>(RIPPLE ± 1 dB)    | 2<br>4<br>6<br>8 | 21<br>28<br>32<br>34     | 1.6/f <sub>c</sub><br>4.8/f <sub>c</sub><br>8.2/f <sub>c</sub><br>11.6/f <sub>c</sub>     | 2.7/f <sub>c</sub><br>8.4/f <sub>c</sub><br>16.3/f <sub>c</sub><br>24.8/f <sub>c</sub>    |                                                                                           |

#### Design of 2<sup>nd</sup> order active low pass filter (Sallen and Key configuration unity gain op-amp)

Fig. 13 - Filter configuration





| whe             | ere:         |                               |
|-----------------|--------------|-------------------------------|
| $\omega_{ m c}$ | $= 2\pi f_c$ | with $f_c = cutoff$ frequency |
| ξ               | = damping fa | ctor.                         |

Three parameters are needed to characterize the frequency and phase response of a 2<sup>nd</sup> order active filter: the gain (G<sub>v</sub>), the damping factor ( $\xi$ ) or the Q-factor (Q= (2  $\xi$ )<sup>-1</sup>), and the cutoff frequency (f<sub>c</sub>).

The higher order responses are obtained with a series of  $2^{nd}$  order sections. A simple RC section is introduced when an odd filter is required. The choice of ' $\xi$ ' (or Q-factor) determines the filter response (see table).

| TAB. 1          |                       |                       |                                                                                                                                |
|-----------------|-----------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------|
| Filter response | ξ                     | ٥                     | Cutoff frequency<br><sup>f</sup> c                                                                                             |
| Bessel          | $\frac{\sqrt{3}}{2}$  | $\frac{1}{\sqrt{3}}$  | Frequency at which phase shift is -90°                                                                                         |
| Butterworth     | $\frac{\sqrt{2}}{2}$  | $\frac{1}{\sqrt{2}}$  | Frequency at which<br>G <sub>v</sub> = -3 dB                                                                                   |
| Chebyschev      | $<\frac{\sqrt{2}}{2}$ | $>\frac{1}{\sqrt{2}}$ | Frequency at which<br>the amplitude<br>response passes<br>through specified<br>max, ripple band<br>and enters the stop<br>band |

S404

Fig. 14 - Filter response vs. damping factor



Fixed R= R<sub>1</sub> = R<sub>2</sub>, we have (see fig. 13) C<sub>1</sub> =  $\frac{1}{R} \frac{\xi}{\omega_c}$ C<sub>2</sub> =  $\frac{1}{R} \frac{1}{\xi \omega_c}$ 

The diagram of fig. 14 shows the amplitude response for different values of damping factor  $\xi$  in  $2^{nd}$  order filters.

#### EXAMPLE:

Fig. 15 - 5<sup>th</sup> order low pass filter (Butterworth) with unity gain configuration.





In the circuit of fig. 15, for  $f_c = 3.4$  KHz and  $R_i = R_1 = R_2 = R_3 = R_4 = 10 \text{ K}\Omega$ , we obtain:  $C_i = 1.354 \cdot \frac{1}{R} \cdot \frac{1}{2\pi f_c} = 6.33 \text{ nF}$   $C_1 = 0.421 \cdot \frac{1}{R} \cdot \frac{1}{2\pi f_c} = 1.97 \text{ nF}$   $C_2 = 1.753 \cdot \frac{1}{R} \cdot \frac{1}{2\pi f_c} = 8.20 \text{ nF}$   $C_3 = 0.309 \cdot \frac{1}{R} \cdot \frac{1}{2\pi f_c} = 1.45 \text{ nF}$  $C_4 = 3.325 \cdot \frac{1}{R} \cdot \frac{1}{2\pi f_c} = 15.14 \text{ nF}$ 

The attenuation of the filter is 30 dB at 6.8 KHz and better than 60 dB at 15 KHz.

The same method, referring to Tab. II and fig. 16, is used to design high-pass filter. In this case the damping factor is found by taking the reciprocal of the numbers in Tab. II. For  $f_c = 5$ KHz and  $C_i = C_1 = C_2 = C_3 = C_4 = 1$  nF we obtain:

$$R_{i} = \frac{1}{1.354} \cdot \frac{1}{C} \cdot \frac{1}{2\pi f_{c}} = 23.5 \text{ K}\Omega$$

Tab. II Damping factor for low-pass Butterworth filters

| Order | Ci    | C1    | C2    | C3    | C4    | С <sub>5</sub> | C <sub>6</sub> | C7    | C8    |
|-------|-------|-------|-------|-------|-------|----------------|----------------|-------|-------|
| 2     |       | 0.707 | 1.41  |       |       |                |                |       |       |
| 3     | 1.392 | 0.202 | 3.54  |       |       |                |                |       |       |
| 4     |       | 0.92  | 1.08  | 0.38  | 2.61  |                |                |       |       |
| 5     | 1.354 | 0.421 | 1.75  | 0.309 | 3.235 |                |                |       |       |
| 6     |       | 0.966 | 1.035 | 0.707 | 1.414 | 0.259          | 3.86           |       |       |
| 7     | 1.336 | 0.488 | 1.53  | 0.623 | 1.604 | 0.222          | 4.49           |       |       |
| 8     |       | 0.98  | 1.02- | 0.83  | 1.20  | 0.556          | 1.80           | 0.195 | 5.125 |

$$R_1 = \frac{1}{0.421} \cdot \frac{1}{C} \cdot \frac{1}{2\pi f_c} = 75.6 \text{ K}_{\Omega}$$

$$R_2 = \frac{1}{1.753} \cdot \frac{1}{C} \cdot \frac{1}{2\pi f_c} = 18.2 \text{ K}_{\Omega}$$

$$R_3 = \frac{1}{0.309} \cdot \frac{1}{C} \circ \frac{1}{2\pi} f_c = 103 \text{ K}\Omega$$

$$R_4 = \frac{1}{3.325} \cdot \frac{1}{C} \cdot \frac{1}{2\pi} f_c = 9.6 \text{ K}_{\Omega}$$

Fig. 16 - 5<sup>th</sup> order high-pass filter (Butterworth) with unity gain configuration.





Fig. 17 - Multiple feedback 8-pole bandpass filter.



 $\begin{array}{l} {{\rm f}_c} = 1.180{\rm Hz};\,{\rm A} = 1;\,{\rm C}_2 = {\rm C}_3 = {\rm C}_5 = {\rm C}_6 = {\rm C}_8 = {\rm C}_9 = {\rm C}_{10} = {\rm C}_{11} = 3.300 \; {\rm pF}; \\ {\rm R}_1 = {\rm R}_6 = {\rm R}_9 = {\rm R}_{12} = 160\; {\rm K}_\Omega;\, {\rm R}_5 = {\rm R}_8 = {\rm R}_{11} = {\rm R}_{14} = 330{\rm K}_\Omega;\, {\rm R}_4 = {\rm R}_7 = {\rm R}_{10} = {\rm R}_{13} = 5.3{\rm K}_\Omega \end{array}$ 





Fig. 20 - Six-pole 355 Hz low-pass filter (Chebychev type)



This is a 6- pole Chebychev type with  $\pm$  0.25 dB ripple in the passband. A decoupling stage is used to avoid the influence of the input impedance on the filter's characteristics. The attenuation is about 55 dB at 710 Hz and reaches 80 dB at 1065 Hz. The in band attenuation is limited in practice to the  $\pm$  0.25 dB ripple and does not exceed 0.5 dB at 0.9 fc.

Fig. 21 - Subsonic filter ( $G_v = 0 dB$ )



| f <sub>c</sub> (Hz) | C (µF) |
|---------------------|--------|
| 15                  | 0.68   |
| 22                  | 0.47   |
| 30                  | 0.33   |
| 55                  | 0.22   |
| 100                 | 0.1    |

Fig. 22 – High cut filter ( $G_v = 0 dB$ )



| f <sub>c</sub> (KHz) | C1 (nF) | C2 (nF) |
|----------------------|---------|---------|
| 3                    | 3.9     | 6.8     |
| 5                    | 2.2     | 4.7     |
| 10                   | 1.2     | 2.2     |
| 15                   | 0.68    | 1.5     |





### QUAD RELAY DRIVER

The LS496 is a monolithic integrated circuit for driving four mechanical bipolar relays. In addition to the four medium-power three state output stages, the LS496 contains also the necessary logic circuitry.

Each of the four channels has a data input, a disable input and the output. Furthermore a common disable input is provided. The outputs are in the high impedance state if the corresponding disable input or the common disable input gets the high (H) level. Otherwise, the logic level on the data input appears at the output. This logic behaviour is illustrated in the truth table next page.

The logic signals on the inputs are related to the signal ground  $(V_M)$  while the output level depends on the positive  $(V_{S1} = H)$  respectively the negative  $(V_{S2} = L)$  supply voltage. The output stage is protected via clamping diodes against voltage spikes generated by inductive loads.

The inputs can be supplied from logic signals with small power rating (e.g. C-MOS circuits). All inputs are protected against overvoltage and voltage smaller than the signal ground  $V_{\rm M}.$ 

In order to increase reliability, the LS496 contains a thermal shut-down circuit: for junction temperatures above  $150^{\circ}$ C, all outputs are switched in the high impedance state. With the built-in hysteresis the outputs become active again after a temperature decrease below  $110^{\circ}$ C. With the aid of current limiters the four output stages are short-circuit protected.



#### ABSOLUTE MAXIMUM RATINGS

| $V_{s1} - V_{s2}$              | Supply voltage                 | -0.5 to 36                         | v  |
|--------------------------------|--------------------------------|------------------------------------|----|
| V <sub>1</sub> -V <sub>M</sub> | Input voltage                  | -0.5 to 20                         | v  |
|                                | Voltage between two inputs     | -0.5 to 20                         | v  |
| 10                             | Output current                 | ± 100                              | mΑ |
| ν <sub>o</sub>                 | Maximum output voltage         | V <sub>S2</sub> to V <sub>S1</sub> | V  |
| Tamb                           | Ambient temperature            | 0 to 70                            | °C |
| Ti                             | Operating junction temperature | 150                                | °C |
| P <sub>tot</sub>               | Total power dissipation        | 600                                | mW |
| T <sub>stg</sub>               | Storage temperature            | -55 to +125                        | °C |



#### CONNECTION AND LOGIC DIAGRAM (top view)



#### Truth Table

| IGO | lFi | 1 <sub>1i</sub> | Qi |
|-----|-----|-----------------|----|
| L   | L   | L               | L  |
| L   | L   | н               | н  |
| н   | х   | х               | s  |
| ×   | н   | х               | S  |

- Low Level L :
- High Level Н:
- S : High Impedance Output (third state)
- **X** : Don't care

- IGO : Common Disable Input
- I<sub>Fi</sub> : Single Stage Disable Input
- I<sub>Fi</sub> Data Input :
- Qi : Output

#### THERMAL DATA

| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max | 100 | °C/W |
|-----------------------|-------------------------------------|-----|-----|------|
|                       |                                     |     |     |      |

# LS496

#### SCHEMATIC DIAGRAMS

#### Channel 1-4



#### Common part



## DC ELECTRICAL CHARACTERISTICS (V<sub>S1</sub>= +15V, V<sub>S2</sub>= -15V, V<sub>M</sub> = 0, T<sub>amb</sub>= 45°C unless otherwise specified)

LS496

|                                                                                                        | Parameter                                                                                    | Test conditions                                                                                                                                                    | Min.                                         | Тур.                                     | Max.                                         | Unit        |
|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------------------------------------------|----------------------------------------------|-------------|
| V <sub>S1</sub> -V <sub>M</sub><br>V <sub>S2</sub> -V <sub>M</sub><br>V <sub>S1</sub> -V <sub>S2</sub> | Operating supply voltage                                                                     | (the three conditions need to be<br>fulfilled simultaneously,<br>(see Fig. 1)                                                                                      | 9<br>-27<br>9                                |                                          | 36<br>0<br>36                                | v<br>v<br>v |
| I <sub>S1</sub><br>I <sub>S2</sub>                                                                     | Quiescent supply current                                                                     | I <sub>GO</sub> = H-level (> 8V)<br>(Q1, Q2, Q3, Q4: high impedance<br>state)                                                                                      |                                              | 2<br>-50                                 | 6<br>-200                                    | mA<br>μA    |
| <sub>S1</sub><br>  <sub>S2</sub>                                                                       | Quiescent supply<br>current                                                                  | $I_{GO}$ , $I_{F1}$ - $I_{F4}$ = L-level (< 5V)<br>$I_{11}$ - $I_{14}$ : don't care<br>No load on Q1-Q4                                                            |                                              | 5<br>-3                                  | 16<br>-10                                    | mA<br>mA    |
| <sub>S1</sub><br>  <sub>S2</sub>                                                                       | Quiescent supply current                                                                     | I <sub>GO</sub> , I <sub>F1</sub> -I <sub>F4</sub> = L-level (< 5V)<br>I <sub>11</sub> -I <sub>14</sub> : don't care<br>Load (> 150 Ω) on Q1-Q4                    |                                              | I <sub>QH</sub> +5<br>I <sub>QL</sub> -3 | I <sub>QH</sub> +16<br>I <sub>QL</sub> -10   | mA<br>mA    |
| -VIL<br>VIL<br>VIH                                                                                     | Input voltages<br>IGO, <sup>I</sup> F1 <sup>-I</sup> F4,<br>I <sub>I1</sub> -I <sub>I4</sub> | -I <sub>IL</sub> = 1 mA<br>range for low-level (L)<br>range for high-level (H)                                                                                     | 1<br>-0.5<br>8                               |                                          | 2<br>5<br>V <sub>S1</sub>                    | v<br>v<br>v |
| I <sub>IL</sub><br>I <sub>IH</sub>                                                                     | Input currents                                                                               | V <sub>IL</sub> = V <sub>M</sub> (L-level)<br>V <sub>IH</sub> = V <sub>S1</sub> (H-level)                                                                          |                                              | -100                                     | -150<br>1                                    | μΑ<br>μΑ    |
| V <sub>QL</sub><br>V <sub>QH</sub>                                                                     | Output voltage                                                                               | $I_{QL}^{=}$ -70 mA ( $I_{GO}^{=}$ L, $I_{Fi}^{=}$ L, $I_{Ii}^{=}$ L)<br>$I_{QH}^{=}$ 70 mA ( $I_{GO}^{=}$ L, $I_{Fi}^{=}$ L, $I_{Ii}^{=}$ H)                      | V <sub>S2</sub> +0.6<br>V <sub>S1</sub> -2.3 |                                          | V <sub>S2</sub> +1.3<br>V <sub>S1</sub> -1.5 | v<br>v      |
| I <sub>QL</sub><br>I <sub>QH</sub>                                                                     | Output currents                                                                              | $V_{QL}$ ( $I_{GO}$ = L, $I_{Fi}$ = L, $I_{Ii}$ = L)<br>$V_{QH}$ ( $I_{GO}$ = L, $I_{Fi}$ = L, $I_{Ii}$ = H)                                                       |                                              |                                          | -100<br>100                                  | mA<br>mA    |
| 1 <sub>QS</sub><br>1 <sub>QS</sub>                                                                     | Output leakage<br>current                                                                    | $V_{Q}^{=} V_{S1} (I_{GO}^{=} H \text{ or } I_{Fi}^{=} H)$<br>$V_{Q}^{=} V_{S2} (I_{GO}^{=} H \text{ or } I_{Fi}^{=} H)$                                           |                                              | 0.1<br>-0.1                              | 1<br>-1                                      | μΑ<br>μΑ    |
| V <sub>QVS1</sub><br>V <sub>QVS2</sub>                                                                 | Output saturation<br>voltage of clamping<br>diodes                                           | I <sub>Q</sub> = -1 mA<br>I <sub>Q</sub> = 1 mA                                                                                                                    | V <sub>S1</sub> +0.3<br>V <sub>S2</sub> -0.9 |                                          | V <sub>S1</sub> +0.9<br>V <sub>S2</sub> -0.3 | v<br>v      |
| T <sub>sd</sub> .                                                                                      | Thermal shut-down:                                                                           | all channels change to the high<br>impedance slate reestablishing of the<br>logic behav.                                                                           |                                              | 150<br>110                               |                                              | °C<br>°C    |
| IQL<br>IQH                                                                                             | Short circuit protection:                                                                    | V <sub>QL</sub> (I <sub>GO</sub> = L, I <sub>Fi</sub> = L, I <sub>Ii</sub> = L)<br>V <sub>QH</sub> (I <sub>GO</sub> = L, I <sub>Fi</sub> = L, I <sub>Ii</sub> = H) | n                                            | -150<br>no protectio                     | n                                            | mA          |



#### DYNAMIC ELECTRICAL CHARACTERISTICS

|                                                                              | Parameter                                                                  | Min. | Тур.                     | Max. | Unit                 |
|------------------------------------------------------------------------------|----------------------------------------------------------------------------|------|--------------------------|------|----------------------|
| <sup>t</sup> PLH<br><sup>t</sup> PHL                                         | Propagation delay time<br>(data, see Fig. 2c, 3a)                          |      | 600<br>500               |      | ns<br>ns             |
| <sup>t</sup> PSL<br><sup>t</sup> PLS<br><sup>t</sup> PSH<br><sup>t</sup> PHS | Propagation delay time<br>(disable and common disable, see Fig. 2a, b, 3a) |      | 300<br>400<br>500<br>700 |      | ns<br>ns<br>ns<br>ns |
| <sup>t</sup> т∟н<br><sup>t</sup> тн∟                                         | Transition time<br>(data, see Fig. 2c, 3b)                                 |      | 250<br>350               |      | ns<br>ns             |
| <sup>t</sup> TSH<br><sup>t</sup> THS<br><sup>t</sup> TSL<br><sup>t</sup> TLS | Transition time<br>(disable and common disable, see Fig. 2a, b, 3b)        |      | 150<br>100<br>40<br>100  |      | ns<br>ns<br>ns<br>ns |
| f <sub>c</sub>                                                               | Clock frequency                                                            |      |                          | 200  | kHz                  |

#### Use of L496 as relay driver

If the L496 is used as a relay driver the voltages  $V_{S1}$ = 15V,  $V_{S2}$ = -15V and  $V_M$ = 0V are provided Further combinations are possible, if the maximum ratings for the voltages  $V_{S1}$ ,  $V_{S2}$  and  $V_M$  are not exceeded.

A graphic illustration of these conditions is seen in Fig. 1.

Fig. 1 – Allowed range of the voltage  $V_M$ ,  $V_{S1}$  and  $V_{S2}$ 





#### **TEST CIRCUITS**

Fig. 2a - Propagation delay time and transition time (disable input  $I_{\mbox{F1}} - I_{\mbox{F4}})$ 

Fig. 2b – Propagation delay time and transition time (common disable input  $\rm I_{GO})$ 

•



Fig. 2c - Propagation delay time and transition time (data input  $I_{11}-I_{14}$ )







#### Fig. 3a - Propagation delay time

Fig. 3b - Transition time







PRELIMINARY DATA

### PROGRAMMABLE TELEPHONE SPEECH CIRCUIT

The LS588 is a monolithic integrated circuit in 16 lead dual in-line plastic package. Designed as a replacement for the hybrid circuit in telephone sets it performs all the functions previously carried out by this circuit.

With the LS588 it is possible to select the operating mode (fixed or variable gain). The device works with both piezoceramic and dynamic transducers and therefore its gain, both in sending and receiving paths, can be preset by means of two external resistors. This feature can also be obtained in AGC operating mode, when the device automatically adjusts the Rx/Tx gains to compensate for the line attenuation by sensing the line current.

The LS588 can supply the decoupling FET when working with an electret microphone. Output

impedance can be matched to the line independently of transducer impedance.

In addition, the LS588 can be set in power down state, where the device displays a strow decrease of the current consumption (about 8 mA), still maintains DC and AC impedances to the line (for parallel operation with a DTMF generator).





#### **BLOCK DIAGRAM**



#### ABSOLUTE MAXIMUM RATINGS

| VL               | Line voltage (3 ms pulse duration)                 | 22         | v  |
|------------------|----------------------------------------------------|------------|----|
| 4                | Forward line current                               | 150        | mΑ |
| 1                | Reverse line current                               | -150       | mA |
| P <sub>tot</sub> | Total power dissipation at $T_{amb} = 70^{\circ}C$ | 1          | W  |
| Ton              | Operating temperature                              | -45 to 70  | °C |
| $T_{stg}, T_j$   | Storage and junction temperature                   | -65 to 150 | °C |

#### CONNECTION DIAGRAM



#### THERMAL DATA

| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max | 80 | °C/W |
|-----------------------|-------------------------------------|-----|----|------|
|                       |                                     |     |    |      |



#### TEST CIRCUITS

Fig. 1



Fig. 2



Fig. 3

10 41

50 6001

TEST CIRCUIT

VRO

5-4939

VM







## **ELECTRICAL CHARACTERISTICS** (Refer to test circuits, $T_{amb} = -25$ to $+50^{\circ}$ C, f = 200 to 3400Hz, $I_{L} = 15$ to 100mA, R7 = R8 = 17.4K $\Omega$ , S1 in B S2 in A, unless otherwise specified)

|                 | Parameter                                   | Test Co                                                | onditions                                          | Min.     | Тур.            | Max.                                    | Unit            | Fig. |
|-----------------|---------------------------------------------|--------------------------------------------------------|----------------------------------------------------|----------|-----------------|-----------------------------------------|-----------------|------|
| A.G.C.          | On                                          |                                                        |                                                    | <b>.</b> | A               | • • • • • • • • • • • • • • • • • • • • |                 | 1    |
| ٧L              | Line voltage                                | IL = 15mA<br>IL = 25mA<br>IL = 50mA<br>IL = 120mA      | T <sub>amb</sub> = 25°C                            | 4.1      | 4.5<br>5.2<br>7 | 4.9<br>5.6<br>7.8<br>14                 | v               | 1    |
| CMR             | Common mode rejection                       | f = 1KHz                                               |                                                    | 50       |                 |                                         | dB              | 2    |
| Gs              | Sending gain                                | I <sub>L</sub> = 50mA<br>f = 1KHz                      | T <sub>amb</sub> = 25°C<br>V <sub>MI</sub> = 3mV   | 33.5     |                 | 35.5                                    | dB              | 3    |
| ∆G₅             | Sending gain variation                      | Iref = 50mA                                            | ا <sub>ل</sub> = 25mA                              | 4.5      |                 | 6                                       | dB              |      |
|                 | vs. current                                 | T <sub>amb</sub> = 25°C                                | I <sub>L</sub> = 100mA                             | -1.5     |                 | 0                                       | dB              | 3    |
|                 | vs. frequency                               | f <sub>ref</sub> = 1KHz                                |                                                    | -0.5     |                 | 0.5                                     | dB              |      |
|                 | vs. R7                                      | ΔR7 = -10KΩ                                            |                                                    |          | -9              |                                         | dB              | 3    |
| THDs            | Sending distortion                          | I <sub>L</sub> = 15 to 25mA<br>V <sub>so</sub> = 450mV | f = 1KHz                                           |          |                 | 2                                       | %               |      |
|                 |                                             | I <sub>L</sub> = 25 to 100mA<br>V <sub>so</sub> = 1.6V | A<br>f = 1KHz                                      |          |                 | 5                                       | %               | 3    |
| Ns              | Sending noise                               | V <sub>MI</sub> = 0mV                                  |                                                    |          | -70             |                                         | dBm             | 3    |
| ZMI             | Microphone impedance                        | V <sub>MI</sub> = 3mV                                  |                                                    | 11       | 15              |                                         | KΩ              | 3    |
| GR              | Receiving gain                              | I <sub>L</sub> = 50mA<br>f = 1KHz                      | T <sub>amb</sub> = 25°C<br>V <sub>RI</sub> = 570mV | -3       |                 | -1                                      | dB              | 4    |
| ∆G <sub>R</sub> | Receiving gain variation                    | $I_{ref} = 50 m A$                                     | I <sub>L</sub> = 25mA                              | 4.5      |                 | 6                                       | -               |      |
|                 | vs. current                                 | $T_{amb} = 25^{\circ}C$                                | I <sub>L</sub> = 100mA                             | -1.5     |                 | 0                                       |                 |      |
|                 | vs. frequency                               | f <sub>ref</sub> = 1KHz                                |                                                    | -0.5     |                 | 0.5                                     | dB              | 4    |
|                 | vs. R8                                      | Δ <b>R8</b> = -3KΩ                                     |                                                    |          | -3              |                                         | 1               |      |
| THDR            | Receiving distortion                        | V <sub>RI</sub> = 570mV                                |                                                    |          |                 | 2                                       |                 |      |
|                 |                                             | V <sub>RI</sub> = 1.1V                                 | · · · · · · · · · · · · · · · · · · ·              |          |                 | 5                                       | %               | 4    |
| NR              | Receiving noise                             | V <sub>RI</sub> = 0mV                                  |                                                    |          |                 | 250                                     | μV              | 4    |
| ZRO             | Receiving output impedance                  | V <sub>RO</sub> = 50mV                                 |                                                    |          | 50              |                                         | Ω               | 4    |
|                 | Sidetone                                    | f = 1KHz                                               |                                                    |          | 15              |                                         | dB              | 3    |
| ZML             | Line matching impedance                     | V <sub>RI</sub> = 0.3V                                 | f = 1KHz                                           | 650      |                 | 850                                     | Ω               | 4    |
|                 | Max receiving output<br>(click suppression) | V <sub>R1</sub> = 4V                                   |                                                    | 3.9      |                 | 4.7                                     | V <sub>pp</sub> | 4    |
| V <sub>SM</sub> | Microphone supply                           | R <sub>load</sub> = 2.2KΩ                              |                                                    | 1.9      |                 | 2.1                                     | V               | 1    |
| MUTE            | OPERATION                                   |                                                        |                                                    |          |                 | •                                       | •               | 1    |
|                 | Mute threshold voltage                      | 1                                                      | Speech condition                                   |          |                 | 0.8                                     | V               | -    |
| 1               | (pin 6)                                     |                                                        |                                                    |          | 1               |                                         | 1               |      |

| (pin 6)                        |                      | Speech condition                                                       |                    |                   | 0.8 | V  | - |
|--------------------------------|----------------------|------------------------------------------------------------------------|--------------------|-------------------|-----|----|---|
|                                |                      | Mute condition                                                         | 1.5                |                   |     | v  | - |
| Muting operation curr. (pin 6) | S2 in B)             |                                                                        | 50                 |                   |     | μA | - |
| Line dynamic in mute condition | S2 in B)<br>THD = 2% | I∟ = 3.5mA<br>I∟ = 4mA<br>I∟ = 5mA                                     | 600<br>850<br>1100 |                   |     | mV | - |
| Line voltage in mute condition | S2 in B)             | I <sub>L</sub> = 3.5mA<br>I <sub>L</sub> = 4mA<br>I <sub>L</sub> = 5mA |                    | 3.6<br>4.2<br>4.6 |     | v  | - |



#### CIRCUIT DESCRIPTION

#### 1. DC Characteristic

In accordance with CCITT recommendations, any device connected to a telephone line must exhibit a proper DC characteristic  $V_1$ ,  $I_1$ .

The DC characteristics of the LS588 is determined by the shunt regulator (block 2) together with two series resistors  $R_1$  and  $R_3$  (see the block diagram). The equivalent circuit is shown in fig. 5.

Fig. 5 - Equivalent DC load to the line



A fixed amount,  $I_o$ , of the total available current,  $I_L$ , is drained to allow the circuit to operate

correctly. The value of  $I_o$  can be programmed externally by changing the value of the bias resistor connected to pin 12.

The recommended minimum value of  $I_o$  is 7.5 mA with R pin 12 = 26K  $\Omega.$ 

The voltage  $V_o \cong 3.8V$  of the shunt regulator is independent of the line current.

The shunt regulator (block 2) is controlled by a temperature compensated voltage reference (block 1).

Fig. 6 shows a more detailed circuit configuration of the shunt regulator.

The difference  $I_L - I_o$  flows through the shunt regulator since  $I_b$  is negligible.

 $I_a$  is an internal constant current generator;hence  $V_o = V_B + I_a \cdot R_a = 3.8V.$ The  $V_L,\ I_L$  characteristic of the device is there-

The  $V_L$ ,  $I_L$  characteristic of the device is therefore similar to a pure resistance in series with a battery.

It is important to note that the DC voltage at pin 16 is proportional to the line current  $V_{16} = V_{15} + V_B = (I_L - I_o) R_3 + V_B$ .



Fig. 6 - Circuit configuration of the shunt regulator



#### 2. Two to four wires conversion

The LS588 performs the two wire (line) to four wire (microphone, earphone) conversion by means of a Wheatstone bridge configuration thus obtaining the proper decoupling between sending and receiving signals (see fig. 7).

For a perfect balancing of the bridge  $\frac{Z_L}{Z_B} = \frac{R_1}{R_2}$ .

The AC signal from the microphone is sent to one diagonal of the bridge (pin 8 and 14). A small percentage of the signal power is lost on  $Z_B$ 

Fig. 7 – Two to four wires conversion

(since  $Z_B \gg Z_L$ ); the main part is sent to the line via  $R_1$ .

In receiving mode, the AC signal coming from the line is sensed across the second diagonal of the bridge (pin 7 and 13). After amplification it is applied to the receiving capsule.

The impedance  $Z_{\rm M}$  is simulated by the shunt regulator which also acts as a transconductance amplifier for the transmission signal.

The impedance  $Z_M$  is defined as  $\frac{\Delta V_{(14-8)}}{\Delta I_{(14-8)}}$ 



From fig. 6, considering  $C_1$  as a short circuit to the AC signal, any variation in  $\Delta V_{14}$  generates a variation as follows:

$$\Delta V_{15} = \Delta V_{A} = \Delta V_{14} \frac{R_{b}}{R_{a} + R_{b}}$$

The corresponding current change is:

$$\Delta I = \frac{\Delta V_{15}}{R_3}$$

therefore

$$Z_{M} = \frac{\Delta V_{14}}{\Delta I} = R_{3} \left(1 + \frac{R_{a}}{R_{b}}\right)$$

The total impedance across the line connections (pin 13 and 8) is given by

$$Z_{ML} = R_1 + Z_M // (R_2 + Z_B)$$

By choosing  $Z_M \gg R_1$  and  $Z_B \gg Z_M$ 

$$Z_{ML} \cong Z_M = R_3 \left(1 + \frac{R_a}{R_b}\right)$$

The amplitude of the signal received across pins 13 and 7 can be changed using different values of

R<sub>1</sub>. (Of course the relationship  $\frac{Z_L}{Z_B} = \frac{R_1}{R_2}$  must always be valid).

The received signal is related to the value of  $R_1$  according to the approximated relationship:

$$V_{R} = V_{RI} 2 - \frac{R_{1}}{R_{1} + Z_{M}}$$

Note that if the value of  $R_1$  is changed the transmission signal current is not changed, since the microphone amplifier is a transconductance amplifier.



#### 3. Input and output amplifiers

The microphone amplifier (4) has a differential input stage with high impedance (min 11 K $\Omega$ ) so allowing a good matching to the microphone by means of an external resistor without affecting the sending gain.

The receiving output stage (8) is intended to drive both piezoceramic and dynamic capsules. It has low output impedance, a maximum voltage swing greater than 2  $V_p$  and a peak current of 2 mA.

With very low impedance transducers, DC decoupling by an external capacitor must be provided to prevent a large DC current flow across the transducer itself due to the receiving output stage offset.

#### 4. Gain Control

It is possible to set the LS588 gain characteristics by means of one pin (pin 1).

When the pin 1 is grounded, the gains of the sending and receiving amplifiers do not depend on the line current (AGC off). When the pin 1 is connected to pin 15 the LS588 automatically changes the gain to compensate for line attenuation (AGC on).

#### 4.1. AGC OFF

In this conditions, as already mentioned, both the sending and the receiving gain are fixed. Their values are determined, independently for the two paths, by the two external resistors  $R_7$  (for  $T_x$ , between pin 4 and ground) and  $R_8$  (for  $R_x$ , between pin 5 and ground), in a wide range (see fig. 8 and 9).

#### 4.2. AGC ON

Starting from any couple of gain values, fixed by the appropriate values of  $R_7$  and  $R_8$ , the LS588 can automatically change the sending and receiving gains depending on the line current.

The line current is sensed across  $R_3$  (see fig. 7) and transferred to pin 16 by the regulator.

$$V_{16} = V_{B} + V_{15} = V_{B} + (I_{L} - I_{o}) \cdot R_{3}$$

Following comparison with an internal reference (block 1) the voltage at pin 1 is used to modify (block 3) the gain of the amplifiers (5) and (7) on both the sending and receiving paths.

The starting point of the automatic level control

Fig. 8 - Sending gain vs. R7 value (AGC OFF)



Fig. 9 - Receiving gain vs. R<sub>8</sub> value (AGC OFF)



is obtained at  $I_{\rm L}=25\,\text{mA}$  when the drain current  $I_{\rm o}=7.5\,\text{mA}.$ 

The external resistors  ${\sf R}_7$  and  ${\sf R}_8$  fix the maximum value for the gains.

Minimum gain is reached for a line current of about 100 mA when the same drain current  $\rm I_{o}$  of 7.5 mA is used.

#### 5. DC Shunt Regulator

The LS588 has built into the chip a DC shunt regulator intended to supply (pin 11) the coupling FET when an electret microphone is used. It delivers 1 mAp current with a voltage of 2 Volts (typ) regardless of the line current.



#### 6. Mute condition and multifrequency interfacing

- A logical control (mute) at pin 6 allows operation in parallel with a proper DTMF generator connectable to the line (ex: PBD 3535).
- When pin 6 is set high (more than 1.8 Volt) the mute logic circuit (block 9) switches off both sending and receiving stages (mute switch) and reduces (1) the bias current, to save about 10 mA, available for the paralleled DTMF generator.

In this condition the LS588 still shows to the line the specified AC impedance (650 to 850  $\Omega$ ) not provided by the DTMF generator which acts as a current generator.

Fig. 12 offers a complete application circuit for LS588 and PBD3535 where C1 is reduced to 4.7  $\mu$ F to optimize the DTMF start up without affecting the operation in speech condition.

The following table can be helpful to the designer when choosing different values for the external components, it refers to the typical application circuit of fig. 10.



| Component      | Value        | Function                                            | Note                                                                                                                                                                                                                                                     |  |  |
|----------------|--------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| R <sub>1</sub> | 39.2 Ω       | Bridge                                              | $R_1$ controls the receiving gain The ratio $R_2/R_1$ fixes the amount of signal delivered to the line, $R_1$ helps in fixing the DC characteristic (see $R_3$ note)                                                                                     |  |  |
| R <sub>2</sub> | <b>392</b> Ω | Resistors                                           |                                                                                                                                                                                                                                                          |  |  |
| R3             | 39 Ω         | Line current sensing<br>Fixing DC<br>characteristic | The relationships involving R <sub>3</sub> are:<br>$-Z_{ML} = (21 R_3 //Z_B) + R_1$ $-G_s = K \cdot \frac{Z_L //Z_{ML}}{R_3}$ $-V_L = (I_L - I_0) (R_3 + R_1) + V_0$ $[V_0 = 3.8V]$ Values of Z_ML ranging from 650 up to<br>8500 are easily obtainable. |  |  |

Fig. 10 - Typical application circuit (piezoceramic transducers)



| Component                       | Value                   | Function                               | Note                                                                                                                                                                                                                                                                                                                                                                 |
|---------------------------------|-------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>4</sub>                  | 2.2 KΩ                  | - Balance                              | In order to optimize the sidetone it is possible to change $R_4$ and $R_5$ values; in any case the following relationship applies:                                                                                                                                                                                                                                   |
| R <sub>5</sub>                  | 10 KΩ                   | Network                                | $\frac{Z_B}{Z_L} = \frac{R_2}{R_1}$ where $Z_B = R_4 + R_5 / / X_{C3}$                                                                                                                                                                                                                                                                                               |
| R <sub>6</sub>                  | 26 KΩ                   | Bias Resistor                          | The suggested value assures the optimum operating current.<br>It is possible to increase (decrease) the supply current by decreasing (Increasing) $R_6$ (they are inversely proportional), in order or achieve the shifting of the AGC starting point. This affects also the absolute gains, requiring different values for $R_7$ and $R_8$ .                        |
| R <sub>7</sub>                  | 10 to 50 KΩ<br>(Fig. 8) | Sending gain<br>programming Resistor   |                                                                                                                                                                                                                                                                                                                                                                      |
| R <sub>8</sub>                  | 10 to 23 KΩ<br>(Fig. 9) | Receiving gain<br>programming Resistor |                                                                                                                                                                                                                                                                                                                                                                      |
| R9, R9'                         | 1.8 ΚΩ                  | Receiving impedance<br>matching        | $R_9$ and $R_9'$ must be equal; the suggested<br>value is good for matching to piezocera-<br>mic capsule; there is no problem in in-<br>creasing and decreasing (down to $\Omega\Omega$ )<br>this value, but when low resistance levels<br>are used DC decoupling must be inserted<br>to stop the current due to the receiver<br>output offset voltage (max 400 mV). |
| R <sub>10</sub>                 | 3.6 KΩ                  | Microphone<br>impedance matching       | The suggested value is typical for a pie-<br>zoceramic microphone, but it is possible<br>to choose $R_{10}$ from a wide range of<br>values: $R_{Mike} = R_{10}//R_{pin}$ 2-3-                                                                                                                                                                                        |
| C <sub>1</sub>                  | 10 µF                   | Regular AC<br>bypass                   | A value greater than 10 $\mu$ F gives a system start time too high for low line current. A value lower than 3.3 $\mu$ F gives an alteration of the AC line impedance at low frequency.                                                                                                                                                                               |
| C <sub>2</sub>                  | 1 µF                    | DC decoupling for receiving input      |                                                                                                                                                                                                                                                                                                                                                                      |
| C <sub>3</sub>                  | 10 nF                   | Balance network                        | See note for $R_4$ and $R_5$ .                                                                                                                                                                                                                                                                                                                                       |
| C <sub>4</sub>                  | <b>47</b> nF            | Matching to a capacitive line          | C <sub>4</sub> must be chosen according to the characteristics of the transmission line.                                                                                                                                                                                                                                                                             |
| C <sub>5</sub>                  | 82 nF                   | Receiving gain<br>flattness            | C <sub>5</sub> depends on balancing and line impedance versus frequency.                                                                                                                                                                                                                                                                                             |
| C <sub>6</sub> , C <sub>7</sub> | 1000 pF                 | RF bypass                              |                                                                                                                                                                                                                                                                                                                                                                      |


# APPLICATION INFORMATION

Fig. 11 - Application circuit with electret microphone



#### Fig. 12 - LS588 application with PBD3535







# TELEPHONE SPEECH CIRCUIT WITH MULTIFREQUENCY TONE GENERATOR INTERFACE

The LS656 is a monolithic integrated circuit in 16-lead plastic package to replace the hybrid circuit in telephone set. It works with the same type of transducers for both transmitter and receiver (typically dynamic capsules). Many of its electrical characteristics can be controlled by means of external components to meet different specifications.

In addition to the speech operation, the LS656 acts as an interface for the MF tone signal (particularly for M761 C/MOS frequency synthesizer). The LS656 basic functions are the following:

- It presents the proper DC path for the line current, particular care being paid to have low voltage drop.
- It handles the voice signal, performing the 2/4 wires interface and changing the gain on both

sending and receiving amplifiers to compensate for line attenuation by sensing either the line current or the line voltage. In addition, the LS656 can also work in fixed gain mode.

 It acts as linear interface for MF, supplying a stabilized voltage to the digital chip and delivering to the line the MF tones generated by the M761.





#### **BLOCK DIAGRAM**



# ABSOLUTE MAXIMUM RATINGS

| VL                                | Line voltage (3 ms pulse duration)                 | 22         | v  |
|-----------------------------------|----------------------------------------------------|------------|----|
| 1                                 | Forward line current                               | 150        | mA |
| ΠĒ                                | Reverse line current                               | -150       | mΑ |
| P <sub>tot</sub>                  | Total power dissipation at $T_{amb} = 70^{\circ}C$ | 1          | w  |
| Top                               | Operating temperature                              | -45 to 70  | °C |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature                   | -65 to 150 | °C |

# CONNECTION DIAGRAM

(top view)



# THERMAL DATA

| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max * | 80 | °C/W |
|-----------------------|-------------------------------------|-------|----|------|
|-----------------------|-------------------------------------|-------|----|------|



## TEST CIRCUITS



Fig. 1









363



# **ELECTRICAL CHARACTERISTICS** (Refer to the test circuits, $V_G = 1$ to 2V, $I_L = 12$ to 80 mA, S1, S2 and S3 in (a), $T_{amb} = -25$ to $+50^{\circ}$ C, f = 200 to 3400 Hz, unless otherwise specified).

|      | Parameter                                             | Test                                              | t Conditions                                                               | Min.         | Typ. | Max.              | Unit   | Fig. |
|------|-------------------------------------------------------|---------------------------------------------------|----------------------------------------------------------------------------|--------------|------|-------------------|--------|------|
| SPEE | CH OPERATION                                          |                                                   |                                                                            |              |      |                   |        |      |
| VL   | Line voltage                                          | T <sub>amb</sub> = 25°C                           | I <sub>L</sub> = 12 mA<br>I <sub>L</sub> = 30 mA<br>I <sub>L</sub> = 60 mA | 3.4          |      | 3.9<br>5.1<br>6.9 | v      | -    |
| CMR  | Common mode rejection                                 | f = 1 KHz                                         |                                                                            | 50           |      |                   | dB     | 1    |
| Gs   | Sending gain for B type                               | T <sub>amb</sub> = 25°C<br>V <sub>MI</sub> = 2mV  | f = 1KHz I <sub>L</sub> = 25 mA<br>I <sub>L</sub> = 50 mA                  | 48.5<br>44.5 |      | 50.5<br>46.5      | dB     | 2    |
| Gs   | Sending gain for AB<br>type                           | T <sub>amb</sub> = 25°C<br>V <sub>MI</sub> = 2 mV | f = 1 KHz I <sub>L</sub> = 25 mA<br>I <sub>L</sub> = 50 mA                 | 48<br>44     |      | 51<br>47          | dB     | 2    |
|      | Sending gain flatness for<br>B type (vs. freq.)       | V <sub>MI</sub> =2 mV                             | f <sub>ref</sub> = 1 KHz                                                   |              |      | ± 0.5             | dB     | 2    |
|      | Sending gain flatness for<br>AB type (vs. freq.)      | V <sub>MI</sub> =2 mV                             | f <sub>ref</sub> = 1 KHz                                                   |              |      | ± 1               | dB     | 2    |
|      | (*) Sending gain flatness for<br>B type (vs. current) | V <sub>MI</sub> =2mV<br>S3 in (b)                 | I <sub>ref</sub> = 50 mA                                                   |              |      | ± 0.5             | dB     | 2    |
|      | Sending gain flatness for<br>AB type (vs. current)    | V <sub>MI</sub> = 2 mV<br>S3 in (b)               | I <sub>ref</sub> = 50 mA                                                   |              |      | ± 1               | dB     | 2    |
|      | Sending distortion for<br>B type                      | f = 1 KHz<br>I <sub>L</sub> = 16 mA               | V <sub>so</sub> = 775 mV<br>V <sub>so</sub> = 900 mV                       |              |      | 2<br>10           | %<br>% | 2    |
|      | Sending distortion for<br>AB type                     | f = 1 KHz<br>I <sub>L</sub> = 16 mA               | V <sub>so</sub> = 775 mV<br>V <sub>so</sub> = 900 mV                       |              |      | 3<br>10           | %<br>% | 2    |
|      | Sending noise for B type                              | V <sub>MI</sub> =0V; V <sub>G</sub>               | = 1V                                                                       |              | -71  | -69               | dBmp   | 2    |
|      | Sending noise for AB type                             | V <sub>MI</sub> =0V; V <sub>G</sub>               | = 1V                                                                       |              |      | -65               | dBmp   | 2    |
|      | Microphone input<br>impedance (pin-16)                | V <sub>MI</sub> = 2mV                             |                                                                            | 40           |      |                   | КΩ     | -    |
|      | Sending gain in MF operation                          | V <sub>MI</sub> = 2mV<br>S2 in (b)                |                                                                            | -30          |      |                   | dB     | 2    |
| GR   | Receiving gain for B<br>type                          | V <sub>RI</sub> = 0.3V<br>f = 1 KHz               | I <sub>L</sub> = 25 mA                                                     | -5.5         |      | -3.5              | dB     | 3    |
|      |                                                       | T <sub>amb</sub> = 25°C                           | L= 50 mA                                                                   | -10.5        |      | -8.5              |        |      |
| GR   | Receiving gain for AB<br>type                         | V <sub>RI</sub> = 0.3V<br>f = 1 KHz               | I <sub>L</sub> = 25 mA                                                     | -6           |      | -3                | dB     | 3    |
|      |                                                       | T <sub>amb</sub> = 25°C                           | 1 <sub>L</sub> = 50 mA                                                     | -11          |      | -8                |        |      |
|      | Receiving gain flatness<br>for B type (vs. freq.)     | V <sub>RI</sub> = 0.3V                            | f <sub>ref</sub> = 1 KHz                                                   |              |      | ± 0.5             | dB     | 3    |
|      | Receiving gain flatness for AB type (vs. freq.)       | V <sub>RI</sub> = 0.3V                            | f <sub>ref</sub> = 1 KHz                                                   |              |      | ± 1               | dB     | 3    |
|      | Receiving gain flatness for B type (vs. current)      | V <sub>RI</sub> = 0.3V<br>S3 in (b)               | I <sub>ref</sub> = 50 mA                                                   |              |      | ± 0.5             | dB     | 3    |
|      | Receiving gain flatness for AB type (vs. current)     | V <sub>RI</sub> = 0.3V<br>S3 in (b)               | I <sub>ref</sub> = 50 mA                                                   |              |      | ± 1               | dB     | 3    |
|      | Receiving distortion for<br>B type                    | f = 1 KHz<br>I <sub>L</sub> = 15 mA               | V <sub>RO</sub> = 400 mV<br>V <sub>RO</sub> = 450 mV                       |              |      | 2<br>10           | %<br>% | 3    |

\* Fixed gain mode.

# ELECTRICAL CHARACTERISTICS (continued)

|                | Parameter                                 | Test Conditions                                                                       | Min. | Тур. | Max.    | Unit   | Fig. |
|----------------|-------------------------------------------|---------------------------------------------------------------------------------------|------|------|---------|--------|------|
|                | Receiving distortion for AB type          | f = 1 KHz V <sub>RO</sub> = 400 mV<br>I <sub>L</sub> = 15 mA V <sub>RO</sub> = 450 mV |      |      | 3<br>10 | %<br>% | 3    |
|                | Receiving noise for B type                | V <sub>RI</sub> =0V; V <sub>G</sub> =1V                                               |      | 150  | 200     | μV     | 3    |
|                | Receiving noise for AB type               | V <sub>RI</sub> =0V; V <sub>G</sub> =1V                                               |      |      | 300     | μV     | 3    |
|                | Receiving output<br>impedance (pin 12-13) | V <sub>RO</sub> = 50 mV                                                               |      | 30   |         | Ω      | -    |
|                | Sidetone                                  | f = 1 KHz<br>T <sub>amb</sub> = 25°C<br>S1 in (b)                                     |      |      | 36      | dB     | 2    |
| ZML            | Line matching<br>impedance                | V <sub>RI</sub> = 0.3V f = 1 KHz                                                      | 500  | 600  | 700     | Ω      | 3    |
| 1 <sub>8</sub> | Input current for gain control (pin 8)    |                                                                                       |      |      | -10     | μΑ     |      |

LS656

#### MULTIFREQUENCY SYNTHESIZER INTERFACE

| V <sub>DD</sub> | MF supply voltage<br>Stand by and Operation | S2 in (b)                                                | 2.4      | 2.5                    | 2.7 | v        | - |
|-----------------|---------------------------------------------|----------------------------------------------------------|----------|------------------------|-----|----------|---|
| ססו             | MF supply current<br>Stand by<br>Operation  | S2 in (b)                                                | 0.5<br>2 |                        |     | mA<br>mA |   |
|                 | MF amplifier gain                           | f <sub>MF in</sub> = 1 KHz<br>V <sub>MF in</sub> = 80 mV | 15       |                        | 17  | dB       | 4 |
| V <sub>I</sub>  | DC input voltage level<br>(pin 14)          | V <sub>MF in</sub> = 80 mV                               |          | V <sub>DD</sub><br>0.3 |     | V        | - |
| Ri              | Input impedance<br>(pin 14)                 | V <sub>MF in</sub> = 80 mV                               | 60       |                        |     | ΚΩ       | - |
| d               | Distortion for B type                       | V <sub>MF in</sub> = 150 mVp<br>I <sub>L</sub> > 17 mA   |          |                        | 2   | %        | 4 |
| d               | Distortion for AB type                      | $V_{MF in}$ = 150 mVp<br>I <sub>L</sub> > 17 mA          |          |                        | 4   | %        | 4 |
|                 | Starting delay time                         |                                                          |          |                        | 5   | ms       | - |
|                 | Muting threshold voltage                    | Speech operation                                         |          |                        | 1   | V        | - |
|                 | (pm 5)                                      | MF operation                                             | 1.6      |                        |     | v        | - |
|                 | Muting stand by current (pin 3)             |                                                          |          |                        | -10 | μΑ       | - |
|                 | Muting operating<br>current (pin 3)         | S2 in (b)                                                |          |                        | +10 | μA       | - |



### CIRCUIT DESCRIPTION

#### 1. DC characteristic

The fig. 5 shows the DC equivalent circuit of the LS656.

Fig. 5 - Equivalent DC load to the line



A fixed amount  $I_o$  of the total available current  $I_{\perp}$  is drained for the proper operation of the circuit. The value of  $I_o$  can be programmed externally by changing the value of the bias resistor connected to pin 4 (see block diagram).

The minimum value of I<sub>o</sub> is 7.5 mA.

The voltage  $V_0 = 37V$  of the shunt regulator is independent of the line current.

The shunt regulator (2) is controlled by a temperature compensated voltage reference (1) (see the block diagram).

Fig. 6 shows a more detailed circuit configuration of the shunt regulator.

Fig. 6 - Circuit configuration of the shunt regulator



The difference  $I_L-I_o$  flows through the shunt regulator being  $I_b$  negligible.  $I_a$  is an internal constant current generator; hence  $V_o = V_B + I_a \cdot R_a = 3.7V$ . The  $V_L$ ,  $I_L$  characteristic of the device is therefore similar to a pure resistance in series to a battery. It is important to note that the DC voltage at pin 5 is proportional to the line current ( $V_5 = V_7 + V_B = (I_L - I_o) R3 + V_B$ ).

The DC characteristic of the LS656 is shown in fig. 7.

#### 2. Two to four wires conversion

Fig. 8 - Two to four wires conversion

The LS656 performs the two wires (line) to four wires (microphone, earphone) conversion by means of a Wheatstone bridge configuration so obtaining the proper decoupling between sending and receiving signals (see fig. 8).

FARPHONE

For a perfect balancing of the bridge  $\frac{Z_L}{Z_B} = \frac{R1}{R2}$ 

The AC signal from the microphone is sent to one diagonal of the bridge (pin 6 and 9). A small percentage of the signal power is lost on  $Z_B$  (being  $Z_B \gg Z_L$ ); the main part is sent to the line via R1. In receiving mode, the AC signal coming from the line is sensed across the second diagonal of the bridge (pin 11 and 10). After amplification it is applied to the receiving capsule.

The impedance  $Z_M$  is simulated by the shunt regulator that is also intended to work as a transconductance amplifier for the transmission signal.







#### APPLICATION INFORMATION (continued)

 $\frac{\Delta V_{6-9}}{\Delta I_{6-9}}$ The impedance  $Z_M$  is defined as

From fig. 6 considering C1 as a short circuit for AC signal, any variation  $\Delta V_6$  generates a variation:

$$\Delta V_7 = \Delta V_A = \Delta V_6 \cdot \frac{R_b}{R_a + R_b}$$

 $\Delta I = \frac{\Delta V_7}{B3}$ 

The corresponding current change is

Therefore

$$Z_{M} = \frac{\Delta V_{6}}{\Delta I} = R3 \left(1 + \frac{R_{a}}{R_{b}}\right)$$

The total impedance across the line connections (pin 11 and 9) is given by

$$Z_{ML} = R1 + Z_M //(R2 + Z_B)$$

By choosing  $Z_M \gg R1$  and  $Z_B \gg Z_M$ 

$$Z_{ML} \cong Z_M = R3 (1 + \frac{R_a}{R_b})$$

The received signal amplitude across pin 11 and 10 can be changed using different values of R1 (of course the relationship  $\dot{Z}_{L}/Z_{B} = R1/R2$  must be always valid). The received signal is related to R1 value according to the approximated relationship:

$$V_{R} = 2 V_{RI} \frac{R1}{R1 + Z_{M}}$$

Note that by changing the value of R1, the transmission signal current is not changed, being the microphone amplifier a transconductance amplifier.

#### 3. Automatic gain control

The LS656 automatically adjusts the gain of the sending and receiving amplifiers to compensate for line attenuation.

This function is performed by the circuit of fig. 9.

Fig. 9



The differential stage is progressively unbalanced by changing  $V_G$  in the range 1 to 2V ( $V_{REFG}$  is an internal reference voltage, temperature compensated).

S656

It changes the current  $I_G$ , and this current is used as a control quantity for the variable gain stages (amplifier (4) and (5) in the block diagram). The voltage  $V_G$  can be taken:

- a) from the LS656 itself (both in variable and in fixed mode) and.
- b) from a resistive divider, directly at the end of the line.
- a) In the first case, connecting  $V_G$  (pin 8) to the regulator bypass (pin 5) it is possible to obtain a gain characteristic depending on the current. In fact (see fig. 6)

$$V_5 = V_B + V_7 \cong V_B + (I_L - I_0) R3$$

The starting point of the automatic level control is obtained at  $I_{\rm L}=25$  mA when the drain current  $I_{\rm o}=7.5$  mA.

 $\overline{M}$  inimum gain is reached for a line current of about 50 mA for the same drain current  $I_o = 7.5$  mA. When  $I_o$  is increased by means of the external resistor connected to pin 4, the two above mentioned values of the line current for the starting point and for the minimum gain increase accordingly.

It is also possible to change the starting point without changing  $I_o$  by connecting pin 8 to the centre of a resistive divider placed between pin 5 and ground (the total resistance seen by pin 5 must be at least 100 K $\Omega$ ). In this case, the AGC range increases too; for example using a division 1:1 (50K/50K) the AGC starting point shifts to about  $I_L$  = 40 mA, and the minimum gain is obtained at  $I_L$  = 95 mA. In addition to this operation mode, the V<sub>G</sub> voltage can be maintained constant thus fixing the gain values (Rx, Tx) independently of the line conditions.

For this purpose the  $V_{DD}$  voltage, available for supplying the MF generator, can be used.

b) When gains have to be related to the voltage at the line terminals of the telephone set, it is necessary to obtain V<sub>G</sub> from a resistive divider directly connected to the end of the line. This type of operation meets the requirements of the French standard. (See the application circuit

#### 4. Transducer interfacing

of fig. 13).

The microphone amplifier (3) has a differential input stage with high impedance ( $\cong$  40 K $\alpha$ ) so allowing a good matching to the microphone by means of external resistor without affecting the sending gain. The receiving output stage (6) is particularly intended to drive dynamic capsules. (Low output impedance (100 $\alpha$  max); high current capability 3 mAp).

When a piezoceramic capsule is used, it is useful to increase the receiving gain by increasing R1 value (see the relationship for  $V_R$ ).

Whit very low impedance transducer, DC decoupling by an external capacitor must be provided to prevent a large DC current flow across the transducer itself due to the receiving output stage offset.

#### 5. Multifrequency interfacing

The LS656 acts as a linear interface for the Multifrequency synthesizer M761 according to a logical signal (mute function) present on pin 3.

When no key of the keyboard is pressed the mute state is low and the LS656 feeds the M761 through pin 15 with low voltage and low current (standby operation of the M761). The oscillator of the M761 is not operating.



When one key is pressed, the M761 sends a "high state" mute condition to the LS656. A voltage comparator (8) of LS656 drives internal electronic switches; the voltage and the current delivered by the voltage supply (9) are increased to allow the operation of the oscillator.

This extra current is diverted by the receiving and sending section of the LS656 and during this operation the receiving output stage is partially inhibited and the input stages of sending and receiving amplifiers are switched OFF.

A controlled amount of the signalling is allowed to reach the earphone to give a feedback to the subscriber; the MF amplifier (10) delivers the dial tones to the sending paths.

The mute function can be used also when a temporary inhibition of the output signal is requested. The application circuit shown in fig. 10 fulfils the EUROPE II standard (-6, -8 dBm). If the EUROPE I levels are required (-9, -11 dBm) an external divider must be used (see fig. 11).

#### APPLICATION INFORMATION

Fig. 10 - Application circuit with multifrequency (EUROPE II STD)



Fig. 11 - Application circuit with multifrequency (EUROPE I STD)





#### APPLICATION INFORMATION (continued)



Fig. 14 - Application circuit with gain controlled by line voltage (French standard)





#### APPLICATION INFORMATION (continued)



In addition to the above mentioned applications, different values for the external components can be used in order to satisfy different requirements.

The following table (refer to the application circuit of fig. 10) can help the designers.

| Component | Value                  | Purpose                                               | Note                                                                                                                                                                                                                                                                                                                                                         |
|-----------|------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R1        | <b>30</b> Ω            |                                                       | R1 controls the receiving gain. When high cur-<br>rent values are allowed, R1 must be able to<br>dissipate up to 1W                                                                                                                                                                                                                                          |
| R2        | 330 Ω Bridge Resistors |                                                       | The ratio R2/R1 fixes the amount of signal delivered to the line. R1 helps in fixing the DC characteristics (see R3 note).                                                                                                                                                                                                                                   |
| R3        | 30 Ω                   | Line current sensing.<br>Fixing DC<br>characteristic. | The relationships involving R3 are:<br>$- Z_{ML} = (20 \text{ R3}//Z_B) + \text{R1}$ $- G_s = K \cdot \frac{Z_L//Z_{ML}}{\text{R3}}$ $- V_L = (I_L - I_o) (\text{R3} + \text{R1}) + V_o; V_o = 3.7V.$ Without any problem it is possible to have a $Z_{ML}$ ranging from 600 up to 900 $\Omega$ . As far as the power dissipation is concerned, see R1 note. |
| R4        | 13 ΚΩ                  | Bias Resistor                                         | The suggested value assures the minimum oper-<br>ating current. It is possible to increase the<br>supply current by decreasing R4 (they are<br>inversely proportional), in order to achieve the<br>shifting of the AGC starting point. (See fig. 16).<br>After R4 changement, some variations could be<br>found also in other parameters, i.e. line voltage. |

| Component | Value   | Purpose                           | Note                                                                                                                                                                                                                                                                                                                                        |
|-----------|---------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R5        | 2.2 ΚΩ  | Balance Network                   | It's possible to change R5 and R6 values in order to improve the matching to different                                                                                                                                                                                                                                                      |
| R6        | 6.8 ΚΩ  |                                   | $\frac{Z_B}{Z_L} = \frac{R2}{R1}$ $Z_B = R5 + R6//X_{C4}$                                                                                                                                                                                                                                                                                   |
| R7-R7′    | 100 Ω   | Receiver impedance<br>matching    | R7 and R7; must be equal; the suggested value<br>is good for matching to dynamic capsule; there<br>is no problem in increasing and decreasing<br>(down to $0\Omega$ ) this value. A DC decoupling must<br>be inserted when low resistance levels are used<br>to stop the current due to the receiver output<br>offset voltage (max 200 mV). |
| R8        | 200 Ω   | Microphone<br>impedance matching  | The suggested value is typical for a dynamic microphone, but it is possible to choose R8 in a wide range.                                                                                                                                                                                                                                   |
| C1        | 10 µF   | Regulator<br>AC bypass            | A value greater than 10 $\mu$ F gives a system start<br>time too high for low current line during MF<br>operation; a lower value gives an alteration of<br>the AC line impedance at low frequency.                                                                                                                                          |
| C2        | 47 nF   | Matching to a capacitive line     | C2 changes with the characteristics of the transmission line.                                                                                                                                                                                                                                                                               |
| C3        | 82 nF   | Receiving gain<br>flatness        | C3 depends on balancing and line impedance versus frequency.                                                                                                                                                                                                                                                                                |
| C4        | 15 nF   | Balance network                   | See note for R5, R6.                                                                                                                                                                                                                                                                                                                        |
| C5        | 0.33 µF | DC filtering                      | The C5 range is from 0.1 $\mu$ F to 0.47 $\mu$ F. The lowest value is ripple limited, the higher value is starting up time limited.                                                                                                                                                                                                         |
| C6-C7     | 1000 pF | RF bypass                         |                                                                                                                                                                                                                                                                                                                                             |
| C8        | 100 µF  | Receiving output<br>DC decoupling | See note for R7, R7.                                                                                                                                                                                                                                                                                                                        |
| C9        | 1 μF    | Receiving input                   |                                                                                                                                                                                                                                                                                                                                             |

LS656







PRELIMINARY DATA

# 60-VOLT DUAL RELAY DRIVER

- TTL COMPATIBLE INPUT
- EACH OUTPUT CAN HANDLE ANY LOAD FROM 2 TO 30mA.
- $\bullet$  DESIGNED TO OPERATE FROM 5V (V+) AND -48V (V  $_{-}).$
- TESTED FOR 60V OPERATION.
- PROTECTION DIODE AT EACH OUTPUT FOR OPTIONAL CONNECTION

The LS1014 integrated curcuit consists of two independent relay drivers and is intended for use in high voltage relay applications.

Fig. 1 - Basic Schematic Diagram



Minidip A Plastic

ORDERING NUMBER: LS1014AB

Each driver is controlled by TTL Logic. A logical "1" on the input activates a relay.



#### **PIN DESCRIPTION**

| PIN<br>NUMBER | CONNECTION      |
|---------------|-----------------|
| 1             | Ground          |
| 2             | Output Driver A |
| 3             | Diode D2        |
| 4             | Output Driver B |
| 5             | Input Driver B  |
| 6             | V -             |
| 7             | Input. Driver A |
| 8             | V +             |

#### **PIN CONFIGURATION**



#### ABSOLUTE MAXIMUM RATINGS (at 25°C unless otherwise specified)

| Parameter                               | Value         | Unit |
|-----------------------------------------|---------------|------|
| Ambient Operating Temperature Range     | 0 to +70      | °C   |
| Storage Temperature Range               | - 40 to + 125 | °C   |
| Pin Soldering Temperature (t = 15 sec.) | 300           | °C   |
| Voltage (V + to V-)                     | 70            | V    |
| Voltage (V- to GND)                     | 6.25          | V    |
| Current (Each Driver Output)            | - 30          | mA   |

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### ELECTRICAL CHARACTERISTICS (at 25°C unless otherwise specified)

| Symbol          | Parameter               | Test Conditions       |     | Min   | Тур | Max   | Unit |
|-----------------|-------------------------|-----------------------|-----|-------|-----|-------|------|
| I <sub>PS</sub> | Power Supply Current    | $R_L = 1.5 k\Omega$   | ON  | 0.1   |     | 2.4   | m 1  |
|                 |                         |                       | OFF | 0.1   | _   | 1.6   | mA   |
| ١L              | Output Leakage Current  |                       |     |       | _   | 1.0   |      |
| IPSL            | Logic Supply Current    |                       | ON  | 100   |     | 1000  |      |
|                 |                         | $R_{L} = 4.7 k\Omega$ | OFF | 10    | _   | 500   | μA   |
| IIH             | Logic Input Current     |                       | ON  | -4.0  | _   | - 75  |      |
| Ι <sub>ΙL</sub> |                         |                       | OFF | - 5.0 |     | - 250 |      |
| VIH             | Input Switching Voltage |                       | ON  | 1.8   | —   | _     |      |
| VIL             |                         |                       | OFF | -     |     | 0.8   | v    |
| V <sub>OH</sub> | Output Voltage          | $R_L = 820\Omega$     | ON  | 0.6   | —   | 1.6   |      |
| V <sub>OL</sub> |                         |                       | OFF |       | —   | 10    | mV   |





Fig. 2 - Output Voltage vs Temperature



Fig. 3 - Output Leakage Current vs Temperature



Fig. 5 - Logic Supply Current vs Temperature





#### APPLICATION

Figure 6 illustrates the relay-to-ground method of driving a relay using the LS1014 device. A surge protection diode can be placed across the re-

lay coils by connecting pin 3 to ground (see Figure 1 for the internal surge protection diode connections).









PRELIMINARY DATA

# **ELECTRONIC TWO - TONE RINGER**

- LOW CURRENT CONSUMPTION, IN ORDER TO ALLOW THE PARALLEL OPERATION OF 4 DEVICES
- INTEGRATED RECTIFIER BRIDGE WITH ZENER DIODES TO PROTECT AGAINST OVERVOLTAGES
- LITTLE EXTERNAL CIRCUITRY
- TONE AND SWITCHING FREQUENCIES ADJUSTABLE BY EXTERNAL COM-PONENTS
- INTEGRATED VOLTAGE AND CURRENT HYSTERESIS

LS1240 and LS1240A are monolithic integrated circuits designed to replace the mechanical bell in telephone sets in connection with an electroacoustical converter. Both devices can drive directly a piezoceramic converter (buzzer).

The output current capability of LS1240A is higher than LS1240. For driving a dynamic loudspeaker LS1240 needs a transformer, while LS1240A, needs a decoupling capacitor.

No current limitation is provided on the output

stage of LS1240A, so a minimum load DC of 50  $\Omega$  is adviced.

The two tone frequencies generated are switched by an internal oscillator in a fast sequence and made audible across an output amplifier in the loudspeaker, both tone frequencies and the switching frequency can be externally adjusted. The supply voltage is obtained from the AC ring signal and the circuit is designed so that noise on the line or variations of the ringing signal cannot affect correct operation of the device.





Fig. 1 - Test circuit



#### ABSOLUTE MAXIMUM RATINGS

| V <sub>AB</sub>  | Calling voltage ( $f = 50Hz$ ) continuous    | · 120       | V <sub>rms</sub> |
|------------------|----------------------------------------------|-------------|------------------|
| V <sub>AB</sub>  | Calling voltage ( $f = 50Hz$ ) 5s ON/10s OFF | 200         | V <sub>rms</sub> |
| DC               | Supply current                               | 30          | mA               |
| Top              | Operating temperature                        | -20 to +70  | °C               |
| T <sub>stg</sub> | Storage and junction temperature             | -65 to +150 | °C               |

# CONNECTION DIAGRAM

(Top view)



# THERMAL DATA

| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max | 100 | °C/W |
|-----------------------|-------------------------------------|-----|-----|------|
|                       |                                     |     |     |      |



# **ELECTRICAL CHARACTERISTICS** ( $T_{amb} = 25^{\circ}C$ unless otherwise specified)

|                  | Parameter                                   | Test Conditions                                                   | Min        | Тур               | Max          | Unit     |
|------------------|---------------------------------------------|-------------------------------------------------------------------|------------|-------------------|--------------|----------|
| Vs               | Supply voltage                              |                                                                   |            |                   | 26           | v        |
| I <sub>В</sub>   | Current consumption without load            | V <sub>s</sub> = 9.3 to 25V                                       |            | 1.5               | 1.8          | mA       |
| V <sub>ON</sub>  | Activation voltage LS1240<br>LS1240A        |                                                                   | 12.2<br>12 |                   | 13.2<br>13.5 | v<br>v   |
| V <sub>OFF</sub> | Sustaining voltage LS1240<br>LS1240A        |                                                                   | 8<br>7.8   |                   | 9<br>9.3     | v<br>v   |
| R <sub>D</sub>   | Differential resistance in<br>OFF condition |                                                                   | 6.4        |                   |              | KΩ       |
| Vout             | Output voltage swing                        |                                                                   |            | V <sub>s</sub> -5 |              | v        |
| Гоит             | Short circuit current LS1240<br>LS1240A     | V <sub>s</sub> = 20V R <sub>L</sub> = 0Ω<br>R <sub>L</sub> = 250Ω |            | 35<br>70          |              | mA<br>mA |

#### AC OPERATION

| Output frequencies<br>fout 1<br>fout 2 LS1240 | $V_{s} = 26V$ $V_{3} = 0V$ $V_{3} = 6V$    | R <sub>1</sub> = 14KΩ  | 1.65<br>1.15 |     | 2.53<br>1.9 | KHz |
|-----------------------------------------------|--------------------------------------------|------------------------|--------------|-----|-------------|-----|
| fout 1<br>fout 2 LS1240A                      | V <sub>3</sub> = 0V<br>V <sub>3</sub> = 6V |                        | 1.55<br>1.08 |     | 2.53<br>1.9 | KHz |
| fout 1<br>fout 2                              |                                            |                        | 1.33         |     | 1.43        | Hz  |
| Programming resistor range                    |                                            |                        | 8            |     | 5.6         | KΩ  |
| Sweep frequency                               | $R_1 = 14K\Omega$                          | C <sub>1</sub> = 100nF | 5.25         | 7.5 | 9.75        | Hz  |

#### Fig. 2 - Typical Application for LS1240



#### Fig. 3 - Typical Application for LS1240A



1 207





LS1241

PRELIMINARY DATA

# ELECTRONIC TWO - TONE RINGER

- LOW CURRENT CONSUMPTION, IN ORDER TO ALLOW THE PARALLEL OPERATION OF A DEVICE
- INTEGRATED RECTIFIER BRIDGE WITH ZENER DIODES TO PROTECT AGAINST OVER VOLTAGES
- LITTLE EXTERNAL CIRCUITRY
- TONE AND SWITCHING FREQUENCIES ADJUSTABLE BY EXTERNAL COM-PONENTS
- INTEGRATED VOLTAGE AND CURRENT HYSTERESIS

LS1241 is a monolithic integrated circuit designed to replace the mechanical bell in telephone sets, in connection with an electro acoustical converter. The device can drive either directly a piezo ceramic converter (buzzer) or a small loudspeaker. In this case a transformer is needed. The two tone frequencies generated are switched by an output amplifier in the loudspeaker; both tone frequencies and the switching frequency can be externally adjusted.

The supply voltage is obtained from the AC ring signal and the circuit is designed to that noise on the line or variations of the ringing signal cannot affect correct operation of the device.



#### Fig. 1 - Test and Application Circuit





# ABSOLUTE MAXIMUM RATINGS

| V <sub>AB</sub> * | Calling voltage (f = 50Hz) continuous       | 90           | V <sub>rms</sub> |
|-------------------|---------------------------------------------|--------------|------------------|
| V <sub>AB</sub> * | Calling voltage (f = 50Hz) 1.8s ON/3.6s OFF | 130          | V <sub>rms</sub> |
| DC                | Supply current                              | 30           | mA               |
| T <sub>op</sub>   | Operating temperature                       | - 20 to + 70 | °C               |
| T <sub>stg</sub>  | Storage and junction temperature            | -65 to +150  | °Č               |

\* See test circuit of fig. 1

# CONNECTION DIAGRAM

(Top view)



#### THERMAL DATA

| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max | 100 | °C/W |
|-----------------------|-------------------------------------|-----|-----|------|
| ••th j-amb            |                                     |     | 100 | •,   |



# **ELECTRICAL CHARACTERISTICS** ( $T_{amb} = 25^{\circ}C$ ; $V_{s} =$ applied between pins 7-2 unless otherwise specified)

|                  | Parameter                                                 | Test Conditions           | Min. | Тур.              | Max. | Unit |
|------------------|-----------------------------------------------------------|---------------------------|------|-------------------|------|------|
| Vs               | Supply voltage                                            |                           |      |                   | 26   | ν    |
| 1 <sub>B</sub>   | Current consumption without load                          | V <sub>s</sub> = 9 to 25V |      | 1.5               | 1.8  | mA   |
| Von              | Activation voltage                                        |                           | 12.2 |                   | 13.2 | v    |
| V <sub>off</sub> | Sustaining voltage                                        |                           | 8    |                   | 9    | v    |
| R <sub>D</sub>   | Differential resistance<br>in OFF condition<br>(pins 8-1) |                           | 6.4  |                   |      | KΩ   |
| Vout             | Output voltage swing                                      |                           |      | V <sub>s</sub> -5 |      | v    |
| lout             | Short circuit current<br>(pins 5-2)                       | V <sub>s</sub> = 26V      |      | 35                |      | mA   |

### AC OPERATION

| Output frequencies<br><sup>f</sup> out 1<br><sup>f</sup> out 2 | $V_{s} = 26V$ $V_{3} = 0V$ $V_{3} = 6V$ | R <sub>1</sub> = 14KΩ  | 1.23<br>0.94 |     | 1.8<br>1.5 | KHz |
|----------------------------------------------------------------|-----------------------------------------|------------------------|--------------|-----|------------|-----|
| fout 1<br>fout 2                                               |                                         |                        | 1.2          |     | 1.3        | Hz  |
| Programming resistor range                                     |                                         |                        | 12           |     | 50         | KΩ  |
| Sweep frequency                                                | R <sub>1</sub> = 14KΩ                   | C <sub>1</sub> = 100nF | 5.25         | 7.5 | 9.75       | Hz  |







# TRANSIENT VOLTAGE SUPPRESSION

- BREAKOVER VOLTAGE INDEPENDENT OF TRANSIENT RISE TIME
- HIGH CURRENT CAPABILITY
- VERY HIGH OFF STATE RESISTANCE
- VERY HIGH ON STATE CONDUCTANCE
- AUTOMATIC RECOVERY
- CHARACTERISTICS LARGELY INDEPEN-DENT OF AGEING
- FAILSAFE OPERATION
- CAN BE USED ON REMOTE-SUPPLY LINES

The LS5018, LS5060 and LS5120 are bidirectional transient overvoltage suppressors designed to protect sensitive components in electronic telephones and telecommunications equipment against transients caused by lightning, induction from power lines etc. An ideal replacement for gas discharge tubes, these suppressors feature stable characteristics, better reliability, lower overall protection cost and failsafe operation — if destroyed, they become permanent short circuits. Moreover, since these devices recover automatically when the ON state current falls below a 250mA holding current, they may be used on remotely supplied lines.



#### Fig. 1 - Voltage-current characteristics





# ABSOLUTE MAXIMUM RATINGS

| I <sub>TS</sub>  | Transient current ( $t_1/t_2 = 1/50 \ \mu s$ pulse see fig. 2a)   | 500        | Ap |
|------------------|-------------------------------------------------------------------|------------|----|
|                  | $(t_1/t_2 = 1/1000 \mu s  pulse  see  fig.  2a)$                  | 150        | Ap |
| l <sub>p</sub>   | Non repetitive peak current (one sine wave 50 Hz, 30 sec          |            | •  |
|                  | interval – see fig. 2b)                                           | 50         | А  |
| l <sub>p</sub>   | Repetitive peak current (50 Hz, 1 sec - see fig. 2c)              | 20         | А  |
| P <sub>tot</sub> | Total power dissipation at T <sub>amb</sub> = 50°C (steady state) | 1.2        | W  |
| Top              | Operating temperature                                             | -40 to 70  | °C |
| $T_{stg},T_{j}$  | Storage and junction temperature                                  | -40 to 150 | °C |

## CONNECTION DIAGRAM

(top view)



Fig. 2 - Waveforms





#### THERMAL DATA

| R <sub>th i-amb</sub> | Thermal resistance junction-ambient | max | 80 | °C/W |
|-----------------------|-------------------------------------|-----|----|------|
| an j anno             |                                     |     |    |      |

# **ELECTRICAL CHARACTERISTICS** ( $T_j = 25^{\circ}C$ - see voltage-current characteristics)

| Parameter            |                                            | Test                     | LS 5018  |      | LS 5060 |      |      | LS 5120 |      |      | 11-14 |      |
|----------------------|--------------------------------------------|--------------------------|----------|------|---------|------|------|---------|------|------|-------|------|
|                      |                                            | conditions               | Min.     | Тур. | Max.    | Min. | Typ. | Max.    | Min. | Тур. | Max.  | Unit |
| ار                   | Leakage current                            | V <sub>o</sub> = 16V     |          |      | 5       |      |      |         |      |      |       |      |
|                      |                                            | V <sub>o</sub> = 50V     |          |      |         |      |      | 10      |      |      |       | μA   |
|                      |                                            | V <sub>o</sub> = 100V    |          |      |         |      |      |         |      |      | 20    |      |
| vz                   | Zener voltage                              | I <sub>L</sub> = 1 mA    | 17       |      |         | 60   |      |         | 120  |      | 150   | v    |
| I <sub>Z</sub> (*)   | Maximum OFF<br>state current<br>(BC range) |                          |          | 500  |         |      | 500  |         | 500  |      |       | mA   |
| I <sub>BO</sub>      | Minimum firing<br>current                  |                          |          | 1300 |         |      | 1000 |         |      |      | 1250  | mA   |
| V <sub>BO</sub> (**) | Breakover voltage                          | Max<br>∆V/∆t= 10 KV/µ    | l<br>sec |      | 22      |      |      | 85      |      |      | 180   | v    |
| V <sub>ON</sub>      | ON state voltage                           | I = 1A                   |          | 2    |         |      | 2    |         |      | 2    |       | v    |
| Iн                   | Holding current                            |                          |          | 200  |         |      | 200  |         | 250  |      |       | mA   |
| R <sub>ON</sub>      | ON state resistance                        | t <sub>ON</sub> < 100 μs |          |      | 0.4     |      |      | 0.4     |      |      | 0.4   | Ω    |
|                      |                                            | $t_{ON} > 100 \ \mu s$   |          |      | 0.25    |      |      | 0.25    |      |      | 0.25  |      |
| COFF                 | OFF state<br>capacitance                   | V = 0                    |          | 150  |         |      | 150  |         |      | 150  |       | рF   |

(\*) These devices are not designed to function as zeners; consequently continuous operation in the BC range of the characteristic will damage them.

(\*\*) Since the firing current,  $I_{BO}$ , is inversely proportional to the temperature, while the Zener voltage  $V_Z$  is directly proportional, the breakover voltage  $V_{BO}$  is rather independent of temperature.





Fig. 4 - Normalized leakage current vs. temperature Fig. 5 - Normalized leakage current vs. temperature



Fig. 6 –  $\Delta I_H$  vs. temperature (mA) +30 +20 L55016

+10

-10

-20

-30

- 40

- 25

0

1H25°C

Fig. 7 –  $\Delta I_{H}$  vs. temperature



Fig. 8 –  $\Delta I_H$  vs. temperature



Fig. 9 –  $\Delta V_z$  vs. temperature

+25

+50 Tamb(\*C)

۷<sub>z</sub> (۷)

6

5

4

3

2

1

- 1

~ 2

- 3

-4

- 5 - 6

- 7

- 25

٧z25%



Fig. 10 –  $\Delta V_z$  vs. temperature

Fig. 11 –  $\Delta V_z$  vs. temperature



+ 25

+ 50 Tamb (C\*)

0



# DC TEST CIRCUITS





Fig. 13 - Zener voltage



S-6387

#### Fig. 14 - Breakover voltage



Fig. 15 - V<sub>on</sub> voltage at 1A





## DC TEST CIRCUITS (continued)

#### Fig. 16 - Holding current



# DYNAMIC TEST CIRCUITS

Fig. 17 - High voltage pulse test (according to CCITT vol. IX - Rec. K17)





## DYNAMIC TEST CIRCUITS (continued)

Fig. 18 - Upper trace (pulse voltage without device) Lower trace (Intervention of LS5120)



Time base = 50  $\mu$ s/div.

Fig. 19 - Upper trace (current pulse in device) Lower trace (Voltage drop across device)



Time base =  $50 \mu s/div$ .







### DYNAMIC TEST CIRCUITS (continued)

Fig. 21 - Upper trace (Mains supply used in tests. The intervention of the suppressor is clearly visible) Lower trace (Current in the device during operation).



Time base = 5 ms/div







#### CIRCUIT DESCRIPTION

The LS5000 family of transient suppressors are innovative solid state devices designed for crowbar-type applications in electronic telephones and telecom equipment. They protect voltage sensitive components against overvoltages caused by lightning, induction from power lines and power line short circuits.

Qualitatively these devices behave like gas discharge tubes – they zero transients, rather than clamping them – but they offer a substantial improvement in performance, increased reliability and lower cost.

Breakover voltage is virtually independent of transient risetime, the off state leakage is very low and the characteristics are unaffected by ageing. A further advantage is that LS5000 suppressors are failsafe. If they are damaged by an extremely high current peak they become permanent short circuits, providing continuing protection and drawing attention to the need for replacement.

LS5000 series suppressors are bidirectional devices and are connected between the two points to be protected. They behave as a virtual open circuit with a very high resistance and low capacitance until the voltage across the therminals exceeds the rated breakover voltage. At this point the device fires, becoming a virtual short circuit and handling very high current peaks.

When the transient has been dissipated and the current falls below the 250 mA holding level, LS5000 suppressors turn off and return automatically to the normal open circuit state. The relatively high holding current level allows these devices to be used on remote-supplied lines such as telephone exchange links.

The three breakover voltages offered by the LS5000 family are designed to address specific problems in electronic telephones and telecom equipment. With a breakover voltage of  $\pm$  18V, the LS5018 is designed to protect the integrated circuits in multifrequency tone dialling telephones. It connects across the line between the hook switch and the polarity guard bridge (fig. 26). No secondary protection is needed.

For electronic telephones with loop disconnect dialling chips or rotary dials a higher breakover voltage is necessary to avoid suppression of the dialling pulses. The  $\pm$  120V LS5120 is designed for this application and, like the LS5018, connects across the line between the hook switch and the polarity guard bridge (figs. 23, 24, 25).

The ± 60V LS5060 is designed for use with the SGS SLIC (fig. 27) and balanced ringer applications.



Fig. 23 - Protection of an electromechanical bell telephone


## CIRCUIT DESCRIPTION (continued)

Fig. 24 – Protection of an electronic ringer telephone



Fig. 25 - Protection of a discrete component SLIC



Fig. 26 - Protection of a DTMF telephone







## N-CHANNEL 2 x 2 x 2 CROSSPOINT SWITCH WITH CONTROL MEMORY

- LOW ON RESISTANCE:  $18\Omega$
- INTERNAL CONTROL LATCHES
- 5.5 V<sub>PP</sub> ANALOG SIGNAL CAPABILITY
- LESS THAN 1% TOTAL DISTORTION AT Odbm
- LESS THAN -90db CROSS-TALK AT 1.6KHz 2V<sub>rms</sub>

#### DESCRIPTION

The SGS M079 consists of a 2x2x2 crosspoint array and 4 memory cells. Connection between two paths is determined by the status of the corresponding memory elements. If the latch is ON the paths are connected, if OFF disconnected.

Every memory configuration can be inputted by reading the two D inputs using the two clocks. "1" on D determines the ON status and 0 the OFF status. The clock enters the Data input, on the high level. The correspondent switch is influenced at once. Data is then latched on falling edge of CK input. Thus storage is defined when CK goes down (see fig. 6, 7). CK and D levels are TTL compatible. The power on reset puts the memory elements into OFF status disconnecting the switches.

The M079 is available in 14 pin dual in-line plastic and ceramic packages.

#### **TRUTH TABLE**

| Logic Input<br>D1 D2 CK1 CK2 |   |   | Analog Connections<br>Involved |     |     |     | Memory<br>Status |      |
|------------------------------|---|---|--------------------------------|-----|-----|-----|------------------|------|
| 1                            | х | 1 | 0                              | AX1 | BX1 | AY1 | BY1              | Mon  |
| 0                            | х | 1 | 0                              | AX1 | BX1 | AY1 | BY1              | Moff |
| x                            | 1 | 1 | 0                              | AX1 | BX1 | AY2 | BY2              | Non  |
| x                            | 0 | 1 | 0                              | AX1 | BX1 | AY2 | BY2              | Noff |
| 1                            | х | 0 | 1                              | AX2 | BX2 | AY1 | BY1              | Pon  |
| 0                            | х | 0 | 1                              | AX2 | BX2 | AY1 | BY1              | Poff |
| x                            | 1 | 0 | 1                              | AX2 | BX2 | AY2 | BY2              | Qon  |
| x                            | 0 | 0 | 1                              | AX2 | BX2 | AY2 | BY2              | Qoff |





## ABSOLUTE MAXIMUM RATINGS

| Symbol                             | Parameter                                                                     | Value                 | Unit |
|------------------------------------|-------------------------------------------------------------------------------|-----------------------|------|
| V <sub>DD</sub>                    | Supply voltage range                                                          | -0.5 to 14            | v    |
| Vi                                 | Input voltage range (CK1, CK2, D1, D2)                                        | V <sub>DD</sub> + 0.5 | V    |
| V <sub>IN</sub> , V <sub>OUT</sub> | Differential voltage between the two ends of every crosspoint in "OFF" status | 14                    | v    |
| P <sub>tot</sub>                   | Power dissipation                                                             | 600                   | mW   |
| T <sub>op</sub>                    | Operating temperature range                                                   | 0 to 70               | °C   |
| T <sub>stg</sub>                   | Storage temperature range                                                     | -55 to +150           | °C   |

Stresses above those listed under "Absolute Maximum Ratings" may causes permanent damage to the device. This is a stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions to extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS ( $T_{amb} = 25^{\circ}C$ , $V_{DD}$ at 12V ± 5%, $V_{EE} = 3V$ )

|         | Parameter                                                                                 | Test Co                             | onditions*            | Min. | Тур. | Max.          | Unit           |
|---------|-------------------------------------------------------------------------------------------|-------------------------------------|-----------------------|------|------|---------------|----------------|
|         | αN (Cross Talk) Diaphony Attenua-<br>tion Beetween each couple (Fig. 2)                   | V <sub>IN</sub> = 2V <sub>rms</sub> | 1.6KHz                | 90   |      |               | dB             |
|         | $\alpha N$ Longitudinal Attenuation (Fig. 3)                                              | VIN = 2V <sub>rms</sub>             | 1.6KHz                |      |      | 0.15          | dB             |
| oint    | RD Differential Impedance<br>Between AXi and BXi<br>(on AYm and BYm)                      | V <sub>IN</sub> = 2V <sub>rms</sub> | 1.6KHz                | 200  |      |               | KΩ             |
| dsso.   | RT Total Longitudinal Resistance* (Fig.3)                                                 |                                     |                       |      |      | 18            | Ω              |
| ΰ       | CP Attenuation in off Status                                                              | V <sub>IN</sub> = 2V <sub>rms</sub> | 1.6KHz                | 100  |      |               | dB             |
|         | $\Delta - \frac{RT}{2} \underset{\text{Related to one CP}}{\text{Resistance Difference}}$ |                                     |                       |      |      | 1             | Ω              |
|         | Total Distortion                                                                          | VIN = 0dBm                          | 1.6KHz                |      |      | 1             | %              |
|         | VINH Di and CKi High Level Input                                                          |                                     |                       | 2.4  |      |               | v              |
|         | VINL Diand CKi Low Level Input                                                            |                                     |                       |      |      | 0.8           | V              |
| ogic    | IINH Di and CKi High Level Input                                                          | VCK = 2.7V                          | V <sub>D</sub> = 2.7V |      |      | 1             | μA             |
| ntrol L | IINL Di and CKi Low Level Input<br>Current                                                | VCK = 0.4V                          | V <sub>D</sub> = 0.4V |      |      | 1             | μA             |
| ບິ      | I <sub>DD</sub> Supply Current:<br>N0 CP "ON"<br>1 CP "ON"<br>2 CP "ON"                   |                                     |                       |      |      | 3<br>2.5<br>2 | mA<br>mA<br>mA |
|         | I <sub>AL</sub> Analog Input Leakage<br>(when switches off)                               | V <sub>IN</sub> = 0 to 12V          |                       |      |      | 1             | μA             |



## AC CHARACTERISTICS (T<sub>amb</sub> = $25^{\circ}$ C V<sub>DD</sub> = 12V)

| Parameter                        | Refert to figure | Min. | Тур. | Max | Unit |
|----------------------------------|------------------|------|------|-----|------|
| f Clock                          | Fig. 5           |      | _    | 0.7 | MHz  |
| t Turn-on                        | Fig. 6           | -    | 300  | 500 | ns   |
| t Turn-off                       | Fig. 6           | -    | 330  | 700 | ns   |
| t <sub>S</sub> Setup             | Fig. 7           | 300  |      |     | ns   |
| t <sub>H</sub> Hold              | Fig. 7           | 300  |      | -   | ns   |
| t <sub>W</sub> clock pulse width |                  | 300  |      |     | ns   |

| Supply voltage must rise in more than 5ms |  |  |  |
|-------------------------------------------|--|--|--|
|                                           |  |  |  |
|                                           |  |  |  |

## Fig. 2 - Cross Talk Measurement



# Fig. 3 - Equivalent Circuit of an Activated Phonic Connection







Fig. 4 – Equivalent Circuit an Unactivated Phonic Connection



Fig. 5 - Circuit for Turn-on/Turn-off measurement.

### Fig. 6 - Switch Turn-on/Turn-off measurement



Fig. 7 -  $t_{Set-up}/t_{Hold}$  measurement







# DIGITAL SWITCHING MATRIX

- 256 INPUT AND 256 OUTPUT CHANNEL DIGITAL SWITCHING MATRIX
- BUILDING BLOCK DESIGNED FOR LARGE CAPACITY ELECTRONIC EXCHANGES, SUBSYSTEMS AND PABX
- NO EXTRA PIN NEEDED FOR NOT-BLOCK-ING SINGLE STAGE AND HIGHER CA-PACITY SYNTHESIS BLOCKS (512 OR 1024 CHANNELS)
- EUROPEAN TELEPHONE STANDARD COM-PATIBLE (32 SERIAL CHANNELS PER FRAME)
- PCM INPUTS AND OUTPUTS MUTUALLY COMPATIBLE
- ACTUAL INPUT-OUTPUT CHANNEL CON-NECTIONS STORED AND MODIFIED VIA AN ON CHIP 8-BIT PARALLEL MICRO-PROCESSOR INTERFACE
- 6 MAIN "FUNCTIONS" OR "INSTRUC-TIONS" AVAILABLE
- TYPICAL BIT RATE: 2Mbit/s
- TYPICAL SYNCHRONIZATION RATE: 8KHz (TIME FRAME IS 125µs)
- 5V POWER SUPPLY WITH INTERNALLY GENERATED BIAS VOLTAGE
- MOS & TTL INPUT/OUTPUT LEVELS COMPATIBLE
- CONSTRUCTED WITH SGS N-CHANNEL SILICON GATE HIGH DENSITY MOS PROCESS

#### Main istructions controlled by the microprocessor interface

- CHANNEL CONNECTION/DISCONNECTION
- CHANNEL DISCONNECTION
- INSERTION OF A BYTE ON A PCM OUT-PUT CHANNEL/DISCONNECTION
- TRANSFER TO THE MICROPROCESSOR OF A SINGLE PCM OUTPUT CHANNEL SAMPLE
- TRANSFER TO THE MICROPROCESSOR OF A SINGLE OUTPUT CHANNEL CON-TROL WORD
- TRANSFER TO THE MICROPROCESSOR OF A SELECTED 0 CHANNEL PCM INPUT DATA



#### ABSOLUTE MAXIMUM RATINGS

| Symbol           | Parameter                       | Value      | Unit |
|------------------|---------------------------------|------------|------|
| V <sub>cc</sub>  | Supply voltage                  | -0.3 to 7  | V    |
| V <sub>1</sub>   | Input voltage                   | -0.3 to 7  | V    |
| Vo               | Off state output voltage        | 7          | V    |
| P <sub>tot</sub> | Total package power dissipation | 1.5        | w    |
| T <sub>stq</sub> | Storage temperature range       | -65 to 150 | °C   |
| T <sub>op</sub>  | Operating temperature range     | 0 to 70    | °C   |

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operating conditions of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



#### **PIN CONNECTIONS**

| OUT PCM3  | d 1         | 0     | 40 D O | UT PCM4  |
|-----------|-------------|-------|--------|----------|
| OUT PCM 2 | C 2         |       | 39] 0  | UT PCM5  |
| OUT PCM1  | C 3         |       | 38 0   | UT PC M6 |
| OUT PCM0  | <b>q</b> 4  |       | 37 0   | UT PCM7  |
| BIAS      | <b>C</b> 5  |       | 36]    | RD       |
| CLOCK     | 6           |       | 35 🛛   | WR       |
| SYNC      | <b>[</b> 7  |       | 34 🛛   | CS1      |
| INP PCM7  | 8 ]         |       | 33 🛛   | CS2      |
| INP PCM6  | 6 0         |       | 32     | RESET    |
| INPPCM5   | [ 10        | M0.88 | 31     | Vss      |
| INP PCM4  | [11         | 14000 | 30     | C/D      |
| INP PCM3  | 12          |       | 29     | A1       |
| INPPCM2   | [ 13        |       | 28     | S1       |
| INPPCM1   | <b>[</b> 14 |       | 27     | A2       |
| INP PCM0  | [ 15        |       | 26     | 52       |
| Vcc       | [ 16        |       | 25     | DR       |
| D7        | <b>[</b> 17 |       | 24     | D0       |
| D6        | [ 18        |       | 23     | DI       |
| D5        | [ 19        |       | 22     | D2       |
| D4        | <b>[</b> 20 |       | 21     | D3       |
|           |             | 5-    | 5195   |          |

## EXCHANGE NETWORKS APPLICATIONS

256 PCM links network (160 or 192 DSM): the 32 x 32 link module shown on the next page



2048 PCM links network (1792 or 2048 DSM): the 256 x 256 link network is shown above





## EXCHANGE NETWORKS APPLICATIONS (continued)

Single stage/sixteen devices configuration (32 by 32 links or 1024 channels)



L HARDWARE CONNECTIONS RESPECTIVELY TO VCC/VSS COMMON INPUT/OUTPUT PINS: C/D,AI;A2;RD,WR; C52;D710 DD; RESET; CLOCK; SYNC FOUR DIFFERENT CHIP SELECT PINS ARE NEEDED



## BLOCK DIAGRAM



404

0.1 0

.



## **RECOMMENDED OPERATING CONDITIONS**

| Vcc             | Supply voltage                        | 4 75 to 5 25 | v   |
|-----------------|---------------------------------------|--------------|-----|
| V,              | Input voltage                         | 0 to 5.25    | v   |
| Vo              | Off state output voltage              | 0 to 5.25    | v   |
| CLOCH           | K freq. Input clock frequency         | 4.096        | MHz |
| SYNC            | freq. Input synchronization frequency | 8            | KHz |
| T <sub>op</sub> | Operating temperature                 | 0 to 70      | °C  |

## **CAPACITANCES** (Measurement freq. = 1 MHz; $T_{op}$ = 0 to 70°C; unused pins tied to V<sub>SS</sub>)

| 5.               | Parameter          | Pins                           | Min. | Тур. | Max. | Unit |
|------------------|--------------------|--------------------------------|------|------|------|------|
| C <sub>1</sub>   | Input capacitance  | 6 to 15; 26 to 30; 32 to 36    |      |      | 5    | pf   |
| C <sub>1/O</sub> | I/O capacitance    | 20 to 24                       |      |      | 15   | pf   |
| с <sub>о</sub>   | Output capacitance | 1 to 4; 17 to 19; 25; 37 to 40 |      |      | 10   | pf   |

## D.C. ELECTRICAL CHARACTERISTICS ( $T_{amb} = 0$ to 70°C, $V_{CC} = 5V \pm 5\%$ )

All D.C. characteristics are valid 250  $\mu s$  after  $V_{CC}$  and clock have been applied.

|                  | Parameter                | Pin                                         | Test conditions                                                                                                                               | Min. | Typ.⁻ | Max.            | Unit |
|------------------|--------------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-----------------|------|
| VILC             | Clock input low level    | 6                                           |                                                                                                                                               | -0.3 |       | 0.8             | v    |
| V <sub>IHC</sub> | Clock input high level   | 6                                           |                                                                                                                                               | 2.0  |       | V <sub>cc</sub> | v    |
| VIL              | Input low level          | 7 to 15<br>20 to 24<br>26 to 30<br>32 to 36 |                                                                                                                                               | -0.3 |       | 0.8             | v    |
| V <sub>IH</sub>  | Input high level         | 7 to 15<br>20 to 24<br>26 to 30<br>32 to 36 |                                                                                                                                               | 2.0  |       | V <sub>CC</sub> | v    |
| V <sub>OL</sub>  | Output low level         | 17 to 25                                    | I <sub>OL</sub> = 1.8 mA                                                                                                                      |      |       | 0.4             | v    |
| v <sub>он</sub>  | Output high level        | 17 to 25,                                   | I <sub>OH</sub> ≖ 250 μA                                                                                                                      | 2.4  |       |                 | V    |
| V <sub>OL</sub>  | PCM output low level     | 1 to 4<br>37 to 40                          | I <sub>OL</sub> = 2.0 mA                                                                                                                      |      |       | 0.4             | V    |
| IIL.             | Input leakage current    | 6 to 15<br>26 to 30<br>32 to 36             | V <sub>IN</sub> = 0 to V <sub>CC</sub>                                                                                                        |      |       | 10              | μA   |
|                  | Data bus leakage current | 17 to 24                                    | V <sub>IN</sub> = 0 to V <sub>CC</sub><br>V <sub>CC</sub> applied; pins 35 and<br>36 tied to V <sub>CC</sub> , after<br>device initialization |      |       | ± 10            | μΑ   |
| I <sub>CC</sub>  | Supply current           | 16                                          | Clock freq. = 4.096 MHz                                                                                                                       |      | 100   |                 | mA   |



A.C. ELECTRICAL CHARACTERISTICS ( $T_{amb}$ = 0 to 70°C,  $V_{CC}$ = 5V ± 5%) All A.C. characteristics are valid 250  $\mu$ s after  $V_{CC}$  and clock have been applied.  $C_L$  is the max. capacitive load and  $R_L$  the test pull up resistor.

| Signal                  |                                                                                           | Parameter                                                                                           | Test conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Min.                                     | Тур. | Max.       | Unit                       |
|-------------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------|------------|----------------------------|
| CK<br>(clock)           | <sup>t</sup> CK<br><sup>t</sup> WL<br><sup>t</sup> WH<br>t <sub>R</sub><br>t <sub>F</sub> | Clock period<br>Clock low level width<br>Clock high level width<br>Rise time<br>Fall time           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 230<br>100<br>100                        |      | 25<br>25   | ns<br>ns<br>ns<br>ns<br>ns |
| SYNC                    | <sup>t</sup> s∟<br><sup>t</sup> H∟<br><sup>t</sup> sH<br><sup>t</sup> WH                  | Low level setup time<br>Low level hold time<br>High level setup time<br>High level width            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 80<br>40<br>120<br><sup>t</sup> ск       |      |            | ns<br>ns<br>ns<br>ns       |
| PCM input<br>busses     | ts<br>t <sub>H</sub>                                                                      | Setup time<br>Hold time                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -40<br>80                                |      |            | ns<br>ns                   |
| PCM<br>output<br>busses | <sup>t</sup> PD min<br>t <sub>PD max</sub>                                                | Propagation time<br>referred to CK low<br>level<br>Propagation time<br>referred to CK high<br>level | C <sub>L</sub> = 50 pf, R <sub>L</sub> = 2 KΩ<br>C <sub>L</sub> = 50 pf, R <sub>L</sub> = 2 KΩ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 80<br>80                                 |      | 180<br>180 | ns<br>ns                   |
| RESET                   | t <sub>SL</sub><br>t <sub>HL</sub><br>t <sub>SH</sub><br>t <sub>WH</sub>                  | Low level setup time<br>Low level hold time<br>High level setup time<br>High level width            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 100<br>50<br>90<br><sup>t</sup> ск       |      |            | ns<br>ns<br>ns<br>ns       |
| ŴŔ                      | <sup>t</sup> WL<br><sup>t</sup> WH<br><sup>t</sup> REP                                    | Low level width<br>High level width<br>Repetition interval<br>between active pulses                 | t <sub>REP</sub> = 40 + 2 t <sub>CK</sub> +<br>+ t <sub>WL(CK)</sub> +<br>+ t <sub>R(CK)</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 150<br><sup>t</sup> CK<br>see<br>formula |      |            | ns<br>ns<br>ns             |
|                         | <sup>t</sup> sн<br><sup>t</sup> нн                                                        | High level setup time<br>to active read strobe<br>High level hold time<br>from active read strobe   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0<br>20                                  |      |            | ns<br>ns                   |
|                         | t <sub>R</sub><br>t <sub>F</sub>                                                          | Rise time<br>Fall time                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                          |      | 60<br>60   | ns                         |
| RD                      | <sup>t</sup> WL<br><sup>t</sup> WH<br><sup>t</sup> REP                                    | Low level width<br>High level width<br>Repetition interval<br>between active pulses                 | $t_{REP} = 40 + 2 t_{CK} + t_{WL(CK)} + t_{TC(CK)} + t_{$ | 180<br><sup>t</sup> CK<br>see<br>formula |      |            | ns<br>ns<br>ns             |
|                         | <sup>t</sup> sн<br><sup>t</sup> нн                                                        | High level setup time<br>to active write strobe<br>High level hold time                             | ' 'R(CK)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0                                        |      |            | ns                         |
|                         | t <sub>R</sub><br>t <sub>F</sub>                                                          | from active write<br>strobe<br>Rise time<br>Fall time                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 20                                       |      | 60<br>60   | ns<br>ns<br>ns             |



## A.C. ELECTRICAL CHARACTERISTICS (continued)

| Signal            | Pa                                  | arameter                                                                                                             | Test conditions                       | Min.              | Тур. | Max.                 | Unit |
|-------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------|------|----------------------|------|
| CS1,<br>CS2       | <sup>t</sup> SL(CS-₩R)              | Low level setup time to WR falling edge                                                                              | active case                           | 0                 |      |                      | ns   |
|                   | <sup>t</sup> HL(CS-₩R)              | Low level hold time<br>from WR rising edge                                                                           | active case                           | 0                 |      |                      | ns   |
|                   | tsh(cs-wr)                          | High level setup time to WR falling edge                                                                             | inactive case                         | 0                 |      |                      | ns   |
|                   | <sup>t</sup> HH( <del>CS-WR</del> ) | High level hold time from WR rising edge                                                                             | inactive case                         | 0                 |      |                      | ns   |
|                   | tsl(CS-RD)                          | Low level setup time to RD falling edge                                                                              | active case                           | 0                 |      |                      | ns   |
|                   | <sup>t</sup> HL(CS-RD)              | Low level hold time<br>from RD rising edge                                                                           | active case                           | 0                 |      |                      | ns   |
|                   | tsh(CS-RD)                          | High level setup<br>time RD falling edge                                                                             | inactive case                         | 0                 |      |                      | ns   |
|                   | tHH((CS-RD)                         | High level hold time from RD rising edge                                                                             | inactive case                         | 0                 |      |                      | ns   |
| C/D               | <sup>t</sup> s(c/D−₩R)              | Setup time to write strobe end                                                                                       |                                       | 130               |      |                      | ns   |
|                   | <sup>t</sup> H(C/D-WR)              | Hold time from<br>write strobe end                                                                                   |                                       | 25                |      |                      | ns   |
|                   | ts(c/D-RD)                          | Setup time to read strobe start                                                                                      |                                       | 20                |      |                      | ns   |
|                   | <sup>t</sup> H(C/D-RD)              | Hold time from read<br>strobe end                                                                                    |                                       | 25                |      |                      | ns   |
| A1, S1,<br>A2, S2 | t <sub>S</sub> (match-WR)           | Setup time to write<br>strobe end                                                                                    |                                       | 130               |      |                      | ns   |
| (match<br>inputs) | t <sub>H</sub> (match-WR)           | Hold time from<br>strobe end                                                                                         |                                       | 25                |      |                      | ns   |
|                   | t <sub>S</sub> (match-RD)           | Setup time to read strobe start                                                                                      |                                       | 20                |      |                      | ns   |
|                   | t <sub>H</sub> (match-RD)           | Hold time from read strobe end                                                                                       |                                       | 25                |      |                      | ns   |
| DR                | tw                                  | Low state width                                                                                                      | instructions 5 and 6                  |                   |      | 2∙t <sub>CK</sub>    | ns   |
| ready)            | ι <sub>Ρ</sub> D                    | from write strobe end<br>(active command)                                                                            | instruction 5, C <sub>L</sub> = 50 pf | <sup>5•t</sup> ск |      | 14 • <sup>t</sup> ск | ns   |
| D0 to D7          | <sup>t</sup> s(BUS-WR)              | Input setup time to                                                                                                  |                                       | 130               |      |                      | ns   |
| bus)              | <sup>t</sup> H(BUS-WR)              | Input hold time<br>from write strobe end                                                                             |                                       | 25                |      |                      | ns   |
|                   | <sup>t</sup> PD(BUS)                | Propagation time<br>from (active) falling                                                                            | CL= 200 pF                            |                   |      | 120                  | ns   |
|                   | <sup>t</sup> HZ(BUS)                | edge of read strobe<br>Propagation time<br>from (active) rising<br>edge of read strobe<br>to high impedance<br>state |                                       |                   |      | 80                   | ns   |



## PCM TIMING, RESET



## WRITE OPERATION TIMING





M088

#### **GENERAL DESCRIPTION**

The M088 is intended for large telephone switching systems, mainly central exchanges, digital line concentrators and private branch exchanges where a distributed microcomputer control approach is extensively used. It consists of a speech memory (SM), a control memory (CM), a serial/parallel and a parallel/ serial converter, an internal parallel bus, an interface (8 data lines, 11 control signals) and dedicated control logic. By means of repeated clock division two timebases are generated. These are preset from an external synchronisation signal to two specific count numbers so that sequential scanning of the bases give synchronous addresses to the memories and I/O channel controls. Different preset count numbers are needed because of processing delays and data path direction. The timebase for the input channels is delayed and the timebase for output channels is advanced with respect to the actual time. Each serial PCM input channel is converted to parallel data and stored in the speech memory at the beginning of any new time slot (according to first timebase) in the location determined by input pin number and time slot number. The control memory CM maintains the correspondences between input and output channels. More exactly, for any output pin/output channel combination the control memory gives either the full address of the speech memory location involved in the PCM transfer or an 8-bit word to be supplied to the parallel/serial output converter. A 9<sup>th</sup> bit at each CM location defines the data source for output links, low for SM, high for CM.

The late timebase is used to scan the output channels and to determine the pins to be serviced within each channel; enough idle cycles are left to the microprocessor for asynchronous instruction processing. Two 8-bit registers OR1 and OR2 supply feedback data for control or diagnostic purpose; OR1 comes from internal bus i.e. from memories, OR2 gives an opcode copy and additional data to the micro-computer. A four byte-five bit stack register and an instruction register, under microcomputer control, store input data available at the interface.

Dedicated logic, under control of the microprocessor interface, extracts the 0 channel content of any selected PCM input bus, using spare cycles of SM.



#### PIN DESCRIPTION

#### D7 to D0 (pins 17 to 24)

Data bus pins. The bidirectional bus is used to transfer data and instructions to/from the microprocessor. D0 is the least significant digit. The output bus is 8 bits wide; input is only 5 bits wide.

The bus is tristate and cannot be used while RESET is held low.

The meaning of input data, such as bus or channel numbers, and of expected output data is specified in detail by the instruction description.

#### C/D (pin 30)

Input control pin, select pin. In a write operation  $C/\overline{D} = 0$  qualifies any bus content as data, while  $C/\overline{D} = 1$  qualifies it as an opcode. In a read operation OR1 is selected by  $C/\overline{D} = 0$ , OR2 by  $C/\overline{D} = 1$ .

#### A1, S1, A2, S2 (pins 26 to 29)

Address select or match pins. In a multi-chip configuration (e.g. a single stage matrix expansion), using the same  $\overline{CS}$  pins, the match condition (A1 = S1 and A2 = S2) leaves the command instruction as defined; on the contrary the mismatch condition modifies the execution as follows: instructions 1 and 3 are reversed to channel disconnection, instruction 5 is unaffected, instructions 2-4-6 are cancelled (not executed).

Bus reading takes place only on match condition, instruction flow is in any case affected.

Each pins couple is commutative: in a multichip configuration pins S1 and S2 give a hard-wired address selection for individual matrixes, while in single configuration S1 and A1 or S2 and A2 are normally tied together.

#### CS1, CS2 (pins 33, 34)

Commutative chip select pins. They enable the device to perform valid read/write operations (active low). Two pins allow row/column selection with different types of microprocessors; normally one is tied to ground.

#### WR (pin 35)

Pin  $\overline{WR}$ , when  $\overline{CS1}$  and  $\overline{CS2}$  are low, enables data transfer from microprocessor to the device. Data or opcode and controls are latched on  $\overline{WR}$  rising edge. Because of internal clock resynchronization one single additional requirement is recommended in order to produce a simultaneous instruction execution in a multichip configuration:  $\overline{WR}$  rising edge has to be 20 to 20 + t<sub>WL(CK)</sub> nsec late relative to clock falling edge.

#### RD (pin 36)

When  $\overline{\text{CS1}}$  and  $\overline{\text{CS2}}$  are low and match condition exists, a low level on  $\overline{\text{RD}}$  enables a register OR1 or OR2 read operation, through the bidirectional bus.

In addition, the rising edge of  $\overline{RD}$  latches C/ $\overline{D}$  and the match condition pins in order to direct the internal flow of operations. Because of internal clock resynchronization, one single additional requirement is recommended in order to produce a simultaneous instruction flow in a multichip configuration: the  $\overline{RD}$  rising edge has to be 20 to 20 + t<sub>WL(CK)</sub> nsec late relative to clock falling edge.

#### DR (pin 25)

Data ready. Normally high, DR output pin goes low to tell the microprocessor that:

a) the instruction code was found to be invalid;

- b) executing instruction 5 an active output channel was found in the whole matrix array, that is a CM word not all "ones" was found in a configuration of devices sharing the same CS pins;
- c) executing instruction 6 "0 channel extraction" took place and OR2 was loaded with total number of messages inserted on 0 time slot.

DR is active about two clock cycles in case **b** and **c**; in case **a** it is left low until a valid instruction code is supplied.

#### PIN DESCRIPTION (continued)

#### RESET (pin 32)

RESET control pin is normally used at the very beginning to inizialize the device or the network. Any logical status is reset and CM is set to all "ones" after RESET going low.

MN88

The internal initialization routine takes one time frame whatever the **RESET** width on low level (minimum one cycle roughly), but it is repeated an integer number of time frames as long as **RESET** is found low during 0 time slot.

Initialization pulls the interface bus immediately to a high impedance state. After the CM has been set to all "ones" the PCM output channels are also set to high impedance state (that is pulled to "ones").

#### CLOCK (pin 6)

Input master clock. Typical frequency is 4.096 MHz. First division gives an internal clock controlling the input and output channels bit rate.

#### SYNC (pin 7)

Input synchronization signal is active low. Typical frequency is 8 kHz.

Internal time bases are forced by synchronism to an assigned count number in order to restore channels and bit sequential addressing to a known state. Count difference between the bases is 32, corresponding to two time slots, that is the minimum PCM propagation time, or latency time.

#### INP PCM 7 to INP PCM 0 (pins 8 to 15)

PCM input busses or pins; they accept a standard 2 Mbit/s rate. Bit 1 (sign bit) is the first of the serial sequence; in a parallel conversion it is left adjusted as the most significant digit.

#### OUT PCM 7 to OUT PCM 0 (pins 37 to 40 and 1 to 4)

PCM output busses or pins; bit rate and organization are the same as input pins.

Output buffers are open drain type in order to simplify wired-or connections and minimize current spike problems in multichip configuration systems.

The device drives the output channels theoretically one bit time before input channels are needed by specifications: this feature allows inputs and outputs to be tied together cancelling any analog delay of digital outputs up to

 $t_{\text{DEL max}} = t_{\text{bit}} - \overline{t_{\text{PD}}} (\text{PCM})_{\text{max}} + t_{\text{PD}} (\text{PCM})_{\text{min}}$ 

#### BIAS (pin 5)

Internally generated bias voltage (-2.5 to -3.0V for  $V_{CC}$  in the operating range). A max. 220 pf capacitor connected to pin 5 provides improved filtering.

## MIXED RD & WR OPERATIONS

In principle  $\overline{RD}$  and  $\overline{WR}$  operations are allowed in any order within specification constraints.

In practive, only one control pin is low at any given time when  $\overline{CS1}$  and  $\overline{CS2}$  are enabled.

If by mistake or hardware failure both  $\overline{RD}$  and  $\overline{WR}$  pins are low, the interface bus is internally pushed to tristate condition as long as  $\overline{WR}$  is held low and input registers are protected.

Registers OR1 and OR2 can be read in any order with a single  $\overline{RD}$  strobe using C/ $\overline{D}$  as multiplexing control; never the less this procedure is not recommended because the device is directed for instruction flow only according to data latched by  $\overline{RD}$  rising edge.

Multiple RD operations of the same kind are allowed without affecting the instruction flow: only "new" OR1 or OR2 read operations step the flow.

Input and output registers are held for sure in the previous state for the first 3 cycles following an opcode or an OR2 read.



#### FUNCTIONAL DESCRIPTION OF SPECIFIC MICROPROCESSOR OPERATIONS

The device, under microprocessor control, performs the following instructions:

- 1 CHANNEL CONNECTION/DISCONNECTION
- 2 CHANNEL DISCONNECTION
- 3 INSERTION OF A BYTE ON A PCM OUTPUT CHANNEL/CHANNEL DISCONNECTION)
- 4 TRANSFER OF A SINGLE PCM OUTPUT CHANNEL SAMPLE
- 5 TRANSFER OF A SINGLE OUTPUT CHANNEL CONTROL WORD
- 6 TRANSFER OF A SELECTED 0 CHANNEL PCM INPUT DATA ACCORDING TO AN 8-BIT MASK PREVIOUSLY STORED IN THE "EXPECTED MESSAGES" REGISTER.

The instruction flow is as follows.

Any input protocol is started by the microprocessor interface loading the internal stack register with 2 bytes (4 bytes for instructions 1 and 3) qualified as data bytes by  $C/\overline{D} = 0$  and a specific opcode qualified by  $C/\overline{D} = 1$  (match condition is normally needed).

After the code is loaded in the instruction register it is immediately checked to see whether it is acceptable and if not it is rejected. If accepted the instruction is also processed as regards match condition and is appended for execution during the memories' spare cycles.

Four cases are possible:

- a) the code is not valid; execution cannot take place, the DR output pin is reset to indicate the error; all registers are saved;
- b) the code is valid for types 2, 4 and 6 but it is unmatched; execution cannot take place, DR is not affected.
- c) the code is valid for types 1 and 3 and it is unmatched; the instruction is interpreted as a channel disconnection.
- d) the code is valid and is either matched or of type 5; the instruction is processed as received.

Validation control takes only two cycles out of a total execution time of 5 to 13 cycles; the last operation is updating of the content of registers OR1 and OR2.

During a very long internal operation (device initialization after  $\overrightarrow{\text{RESET}}$  going high or execution of instruction 6) a new set of data bytes with a valid opcode is accepted while a wrong code is rejected. At the end of the current routine execution takes place in the same way as described before.

At the end of an instruction it is normally recommended to read one or both registers. To enable instruction 6, however, it is necessary to read register OR2. This is because instruction 6, used between other short instructions of type 1 to 5, must have a lower priority and can be enabled only after the short instructions have been completed. Instruction 6 normally has a long process and a special flow which is described below.

First a not-all-zero mask is stored in the "expected messages" register and in another "background" register. This operation starts the second phase of instruction 6 which is called "channel 0 extraction" and is repeated at the beginning of any new time frame. At the beginning of the time frame a new copy of activated channels to be extracted is made from the "background register" and put in the "expected messages" register. In addition the latter register is modified to indicate the exact number of messages that have arrived. The term messages covers any input 0 channel data with starting sequence different from the label 01. So using this label the number of expected messages can be reduced to correspond to the number of effective messages. If and only if the residual number is different from zero will the device start the extraction protocol at the end of the current routine.

The procedure is as follows: the DR output is pulsed low as a two cycle interrupt request and OR2 is loaded with the total number of active channels to be extracted.

#### FUNCTIONAL DESCRIPTION (continued)

The transfer of OR2 content to the microprocessor continues the extraction which consists of repeated steps of OR1 and OR2 loading, indicating respectively the message and the incoming bus number. Reading the registers in the order OR1, OR2 must be continued until completion or until the time frame runs out.

M088

With a new time frame a new extraction process begins, resuming the copy operation from the background register.

During extraction the active channels are scanned from the highest to the lowest number (from 7 to 0). While extraction is being carried out the time interval requirements between active rising edges of  $\overline{RD}$  are minimum 5 to 13 t<sub>CK</sub> for sequence OR2 – OR1 and minimum 3 times t<sub>CK</sub> for sequence OR1 – OR2. More details are given in the following tables.

#### **INSTRUCTION TABLES**

The most significant digits of OR2 A7, A6, A5 are a copy of the PCM selected output bus; the least significant digits of OR2 are the opcode, C8 is the control bit. In any case parentheses () define actual register content.

|        | CONTROL SIGNALS |    |    |    |                    |                  |                  | DAT            | A BL           | JS             |                |                  | NOTES                                                                          |  |
|--------|-----------------|----|----|----|--------------------|------------------|------------------|----------------|----------------|----------------|----------------|------------------|--------------------------------------------------------------------------------|--|
| match  | C/D             | CS | WR | RD | D7                 | D6               | D5               | D4             | D3             | D2             | D1             | D0               | NOTES                                                                          |  |
| x      | 0               | 0  | 0  | 1  | ×                  | x                | x                | x              | ×              | Bi2            | Biı            | Bio              | 1 <sup>st</sup> data byte: selected input bus                                  |  |
| x      | 0               | 0  | 0  | 1  | x                  | x                | x                | Ci4            | Сіз            | Ci2            | Ciı            | Cio              | 2 <sup>nd</sup> data byte: selected input<br>channel                           |  |
| x      | 0               | 0  | 0  | 1  | ×                  | х                | x                | x              | x              | Bo2            | B01            | Bo0              | 3 <sup>rd</sup> data byte: selected output<br>bus                              |  |
| ×      | 0               | 0  | 0  | 1  | ×                  | x                | x                | Co4            | Co3            | Co2            | Coi            | Co0              | 4 <sup>th</sup> data byte: selected output<br>channel                          |  |
| yes/no | 1               | 0  | 0  | 1  | x                  | x                | x                | x              | 0              | 0              | 0              | 1                | instruction opcode                                                             |  |
|        |                 |    |    |    |                    |                  |                  |                |                |                |                |                  | +                                                                              |  |
| yes    | 0               | 0  | 1  | 0  | C7<br>(1<br>(Bi2   | C6<br>1<br>Bi1   | C5<br>1<br>Bio   | C4<br>1<br>Ci4 | C3<br>1<br>Ci3 | C2<br>1<br>Ci2 | C1<br>1<br>Ci1 | CO<br>1)<br>Cio) | OR1: CM content copy, that is<br>for mismatch condition<br>for match condition |  |
| yes    | 1               | 0  | 1  | 0  | A7<br>(Bo2<br>(Bo2 | A6<br>Bo1<br>Bo1 | A5<br>Bo0<br>Bo0 | C8<br>1<br>0   | 0<br>0<br>0    | 0<br>0<br>0    | 0<br>0<br>0    | 1<br>1)<br>1)    | OR2: that is<br>for mismatch condition<br>for match condition                  |  |

#### **INSTRUCTION 1: CHANNEL CONNECTION/DISCONNECTION**



## **INSTRUCTION 2: OUTPUT CHANNEL DISCONNECTION**

|       | CONTROL SIGNALS |    |    |    |            |           |           | DAT    | A BL   | IS     |        |         |                                                       |
|-------|-----------------|----|----|----|------------|-----------|-----------|--------|--------|--------|--------|---------|-------------------------------------------------------|
| match | C/D             | ĊS | WR | RD | D7         | D6        | D5        | D4     | D3     | D2     | D1     | D0      | NOTES                                                 |
| x     | 0               | 0  | 0  | 1  | x          | x         | x         | x      | x      | Bo2    | Bo1    | Bo0     | 1 <sup>st</sup> data byte: selected output bus        |
| х     | 0               | 0  | 0  | 1  | x          | x         | x         | Co4    | Соз    | Co2    | Co1    | Co0     | 2 <sup>nd</sup> data byte: selected output<br>channel |
| yes   | 1               | 0  | 0  | 1  | x          | x         | x         | x      | 0      | 0      | 1      | 0       | instruction opcode                                    |
|       |                 |    |    |    |            |           |           |        |        |        |        |         |                                                       |
| yes   | 0               | 0  | 1  | 0  | 1          | 1         | 1         | 1      | 1      | 1      | 1      | 1       | OR1: CM content copy<br>(output channel is inactive)  |
| yes   | 1               | 0  | 1  | 0  | A7<br>(Bo2 | A6<br>Bo1 | A5<br>Bo0 | 1<br>1 | 0<br>0 | 0<br>0 | 1<br>1 | 0<br>0) | OR2: that is                                          |

## INSTRUCTION 3: LOADING A MICROPROCESSOR BYTE

|        |      |      |       |    | 1                |                |                |                |                |                |                |                  |                                                                                 |  |
|--------|------|------|-------|----|------------------|----------------|----------------|----------------|----------------|----------------|----------------|------------------|---------------------------------------------------------------------------------|--|
| c      | ONTR | OL S | IGNAL | s  |                  |                | 0              | ОАТ/           | A BU           | S              |                |                  | Note                                                                            |  |
| match  | C/D  | ĊŚ   | WR    | RD | D7               | D6             | D5             | D4             | D3             | D2             | D1             | D0               | NOTES                                                                           |  |
| x      | 0    | 0    | 0     | 1  | ×                | х              | x              | x              | x              | Ci7            | Ci6            | Ci5              | 1 <sup>st</sup> data byte: most significant<br>digits to be inserted            |  |
| ×      | 0    | 0    | 0     | 1  | ×                | x              | x              | Ci4            | Ci3            | Ci2            | Ciı            | Cio              | 2 <sup>nd</sup> data byte: least significant<br>digits to be inserted           |  |
| x      | 0    | 0    | 0     | 1  | ×                | x              | x              | x              | x              | Bo2            | Boo            | ) Bo1            | 3 <sup>rd</sup> data byte: selected output<br>bus                               |  |
| x      | 0    | 0    | 0     | 1  | ×                | x              | x              | Co4            | Co3            | Co2            | Co             | Co0              | 4 <sup>th</sup> data byte: selected output channel                              |  |
| yes/no | 1    | 0    | 0     | 1  | x                | x              | x              | x              | 0              | 1              | 0              | 0                | instruction opcode                                                              |  |
|        |      |      |       |    |                  |                |                |                |                |                |                |                  |                                                                                 |  |
| yes    | 0    | 0    | 1     | 0  | C7<br>(1<br>(Ci7 | C6<br>1<br>Ci6 | C5<br>1<br>Ci5 | C4<br>1<br>Ci4 | C3<br>1<br>Ci3 | C2<br>1<br>Ci2 | C1<br>1<br>Ci1 | CO<br>1)<br>Cio) | OR1: CM content copy, that is<br>for mis match condition<br>for match condition |  |
| yes    | 1    | 0    | 1     | 0  | A7<br>(Bo2       | A6<br>Bo1      | A5<br>Bo0      | 1<br>1         | 0<br>0         | 1<br>1         | 0<br>0         | 0<br>0)          | OR2: that is                                                                    |  |



## **INSTRUCTION 4: TRANSFER OF A SINGLE PCM SAMPLE**

| (     | CONTROL SIGNALS |    |    |    |            |           | ł         | DATA     | A BU     | S        | NOTES    |          |                                                                    |
|-------|-----------------|----|----|----|------------|-----------|-----------|----------|----------|----------|----------|----------|--------------------------------------------------------------------|
| match | C/D             | ĊŚ | WR | RD | D7         | D6        | D5        | D4       | D3       | D2       | D1       | D0       | NOTES                                                              |
| x     | 0               | 0  | 0  | 1  | x          | x         | x         | x        | x        | Bo 2     | Bo1      | Bo0      | 1 <sup>st</sup> data byte: selected output bus                     |
| x     | 0               | 0  | 0  | 1  | x          | х         | x         | Co4      | Co 3     | Co2      | Col      | Co0      | 2 <sup>nd</sup> data byte: selected output<br>channel              |
| yes   | 1               | 0  | 0  | 1  | ×          | х         | x         | x        | 1        | 0        | 1        | 1        | instruction opcode                                                 |
|       |                 |    |    |    |            |           |           |          |          |          |          |          |                                                                    |
| yes   | 0               | 0  | 1  | 0  | C7<br>S7   | C6<br>S6  | C5<br>S5  | C4<br>S4 | C3<br>S3 | C2<br>S2 | C1<br>S1 | C0<br>S0 | OR1: CM content copy if C8 = 1;<br>or<br>SM content sample if C8=0 |
| yes   | 1               | 0  | 1  | 0  | A7<br>(Bo2 | A6<br>Bo1 | A5<br>Bo0 | C8<br>C8 | 1<br>1   | 0<br>0   | 1<br>1   | 1<br>1)  | OR2: that is                                                       |

Note: S7...S0 is a parallel copy of a PCM data, S7 is the most significant digit and the first of the sequence.

#### **INSTRUCTION 5: TRANSFER OF AN OUTPUT CHANNEL CONTROL WORD**

|       | CONTROL SIGNALS |    |    |    |            |           | 1         | DATA     | A BU   | S      | NOTES  |         |                                                       |
|-------|-----------------|----|----|----|------------|-----------|-----------|----------|--------|--------|--------|---------|-------------------------------------------------------|
| match | C/D             | ĊS | WR | RD | D7         | D6        | D5        | D4       | D3     | D2     | D1     | D0      | NOTES                                                 |
| x     | 0               | 0  | 0  | 1  | ×          | х         | x         | x        | x      | Bo2    | B01    | Bo0     | 1 <sup>st</sup> data byte: selected output bus        |
| ×     | 0               | 0  | 0  | 1  | ×          | x         | x         | Co4      | Co3    | Co2    | Co1    | Co0     | 2 <sup>nd</sup> data byte: selected output<br>channel |
| x     | 1               | 0  | 0  | 1  | ×          | х         | x         | x        | 1      | 0      | 0      | 0       | instruction opcode                                    |
|       |                 |    |    |    |            |           |           |          |        |        |        |         |                                                       |
| yes   | 0               | 0  | 1  | 0  | C7         | C6        | C5        | C4       | СЗ     | C2     | C1     | CO      | OR1: selected CM word copy                            |
| yes   | 1               | 0  | 1. | 0  | A7<br>(Bo2 | A6<br>Bo1 | A5<br>Bo0 | C8<br>C8 | 1<br>1 | 0<br>0 | 0<br>0 | 0<br>0) | OR2: that is                                          |

#### INSTRUCTION 6: CHANNEL 0 SELECTION MASK STORE/DATA TRANSFER

M088

|       | CONTROL SIGNALS |    |    |       |       |                                 | 1    |        | A BU  | IS    |      |          |                                                                 |  |
|-------|-----------------|----|----|-------|-------|---------------------------------|------|--------|-------|-------|------|----------|-----------------------------------------------------------------|--|
| match | C/D             | CS | WR | RD    | D7    | D6                              | D5   | D4     | D3    | D2    | D1   | D0       | NOTES                                                           |  |
| x     | 0               | 0  | 0  | 1     | x     | x                               | х    | х      | х     | Mi7   | Mi6  | Mis      | 1 <sup>st</sup> data byte: most sign. digits of selection mask  |  |
| x     | 0               | 0  | 0  | 1     | x     | x                               | x    | Mi4    | Міз   | Mi2   | Mi1  | Mio      | 2 <sup>nd</sup> data byte: least sign. digits of selection mask |  |
| yes   | 1               | 0  | 0  | 1     | ×     | x                               | х    | х      | 1     | 1     | 1    | 0        | instruction opcode                                              |  |
|       |                 |    |    |       | I     | MAS                             | кs   | TOR    | EC    | ONT   | ROL  | -        |                                                                 |  |
| yes   | 0               | 0  | 1  | 0     |       |                                 | (pre | evious | s con | tent) |      |          | OR1: register is not affected                                   |  |
| yes   | 1               | 0  | 1  | 0     | N2    | N1                              | NO   | Tn     | 1     | 1     | 1    | 0        | OR2: see below                                                  |  |
|       |                 |    |    | FIR   | ST DA | TA                              | TR   | ANS    | FER   | (aft  | er D | R goin   | g low)                                                          |  |
| yes   | 0               | 0  | 1  | 0     |       |                                 | (pr  | eviou  | s con | tent) |      |          | OR1: register is not affected                                   |  |
| yes   | 1               | 0  | 1  | 0     | N2    | N1                              | NO   | Tn     | 1     | 1     | 1    | 0        | OR2: see below                                                  |  |
|       |                 |    | F  | REPEA | TED D | ED DATA TRANSFER (after first O |      |        |       |       |      | first Ol | R2 transfer)                                                    |  |
| yes   | 0               | 0  | 1  | 0     | S7    | S6                              | S5   | S4     | S3    | S2    | S1   | S0       | OR1: expected message stored in SM                              |  |
| yes   | · 1             | 0  | 1  | 0     | P2    | P1                              | PO   | Fn     | 1     | 1     | 1    | 0        | OR2: see below                                                  |  |

Notes: 1) About mask bits Mi0 to Mi7 a logic "0" level means disabling condition, a logic "1" level means enabling condition.

- A null mask or a RESET pulse clear the mask and the deep background mask registers and disable channel 0
  extraction function.
- Reading of OR2 is optional after mask store or redefinition, because function is activated only by not-null mask writing.
- 4) After mask store (N2 N1 N0) is the sum of activated channels, after DR is the sum of active channels; Tn= 1/0 means activation/suppression of the function after store while after DR only Tn= 1 can appear to tell a not-null configuration to be extracted.
- 5) Reading of OR2 is imperative after DR in order to step the data transfer; reading of OR1 is also needed to scan in descending order the priority register. Relevant messages only are considered, that means only messages with a MSD label different from 0 1.

6) (P2 P1 P0) is the PCM bus on which the message copied in OR1 was found; Fn is a continuation bit telling respectively on level 1/0 for any more/no more extraction to be performed.





# 2x8 CROSSPOINT MATRIX

- VERY LOW ON RESISTANCE
- HIGH CROSS-TALK AND OFF-STATE
   ISOLATION
- SERIAL SWITCH ADDRESSING, μ-PRO-CESSOR COMPATIBLE

#### DESCRIPTION

The M089 is a  $2 \times 8$  crosspoint matrix consisting of 16 N-channel MOS transistors.

The device has been specially designed to provide switches with low cross-talk, high off-state isolation (both better than -90dB) and low on-resistance.



#### ABSOLUTE MAXIMUM RATINGS

| Symbol                             | Parameter                                                | Value                 | Unit     |
|------------------------------------|----------------------------------------------------------|-----------------------|----------|
| V <sub>DD</sub>                    | Supply voltage                                           | -0.5 to 17            | V        |
| V <sub>1</sub>                     | Input voltage pins 4, 5, 12, 13                          | -0.5 to 17            | V        |
| V <sub>IN</sub> - V <sub>OUT</sub> | Differential voltage across any disconnected switch      | 10                    | V        |
| P <sub>tot</sub>                   | Total power dissipation                                  | 640                   | mW       |
| T <sub>op</sub>                    | Operating temperature range : for plastic<br>for ceramic | 0 to 70<br>- 40 to 70 | °C<br>°C |
| T <sub>stg</sub>                   | Storage temperature range                                | -65 to 150            | °C       |

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



| PIN CONFIGURATION |        |                       |  |  |  |  |  |  |
|-------------------|--------|-----------------------|--|--|--|--|--|--|
|                   | 1 16   | Се                    |  |  |  |  |  |  |
| 01                | 2 15   | 07                    |  |  |  |  |  |  |
| V <sub>DD</sub> [ | 3 14   | 06                    |  |  |  |  |  |  |
| CP [              | 4 13   | Ē2                    |  |  |  |  |  |  |
| DATA              | 5 12   | ĒĪ                    |  |  |  |  |  |  |
| 02                | 6 11   | V <sub>SS</sub> (GND) |  |  |  |  |  |  |
| 03                | 7 10   | 05                    |  |  |  |  |  |  |
| 04                | 8 9 J  | INB                   |  |  |  |  |  |  |
| L                 | S-3360 |                       |  |  |  |  |  |  |



## **BLOCK DIAGRAM**



## CIRCUIT DESCRIPTION

The M089 is capable of forming any combination of switch conditions in an 8x2 matrix. Each switch is individually set and a latch maintains it in its set condition.

The switch address and control bits are loaded serially into an internal shift register (5 bit for M089, when inputs  $E_1$ , and  $E_2$  are low. The address bits consist of: 3 input selection bits  $(X_0-X_2)$  and a single output selection bit  $(Y_0)$ . A fifth (control) bit (D) defines whether the chosen switch is to be opened or closed.

During normal selection the R bit must be a 1.



M089 Shift Register Bit Allocation

Data bits are clocked into the shift register on the high to low transition of the clock input (CP). If more than 5 clock transmission are applied during loading of the shift register the last 5 data bits are loaded into it. The status of the switch addressed changes on the low to high transition of one or both enable inputs.

#### ENABLE INPUTS TRUTH TABLE

| E   | F          | FUNCTION  |
|-----|------------|-----------|
| -1  | <b>E</b> 2 | Data Load |
| L   | L          |           |
| 1   | L          | addressed |
| L   | 7          | changed   |
| L L | ٦_         |           |

MUSC

#### DATA BIT TRUTH TABLE

| Data | Switch status after enable transition |
|------|---------------------------------------|
| L    | disconnect                            |
| Н    | connect                               |

#### DATA BITS TRUTH TABLE FOR SWITCH SELECTION

|      | <sup>0</sup> 1<br>Y <sub>0</sub> X <sub>2</sub> X <sub>1</sub> X <sub>0</sub> | 0 <sub>2</sub> | 03   | 04   | 05   | 0 <sub>6</sub> | 07   | 0 <sub>8</sub> |
|------|-------------------------------------------------------------------------------|----------------|------|------|------|----------------|------|----------------|
| IN A | 1111                                                                          | 1011           | 1101 | 1001 | 1110 | 1010           | 1100 | 1000           |
| IN B | 0111                                                                          | 0011           | 0101 | 0001 | 0110 | 0010           | 0100 | 0000           |

For example to address the switch connecting IN A to  $O_5$  the shift register must be loaded with the code:

|               | D Y <sub>0</sub> X <sub>2</sub> X <sub>1</sub> X <sub>0</sub> |
|---------------|---------------------------------------------------------------|
| to connect    | 11110                                                         |
| to disconnect | 01110                                                         |



# **ELECTRICAL CHARACTERISTICS** ( $T_{amb} = 0$ to 70°C for M089 B1; -40 to 70°C for M089 F1, D1; $V_{DD} = 14V$ to 16V unless otherwise specified)

| Parameter         |                                           | Test conditions                     | Min.                                                                                                            | Тур. | Max. | Unit            |      |
|-------------------|-------------------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------|------|------|-----------------|------|
| R <sub>ON</sub> * | ON-resistance                             |                                     | T <sub>amb</sub> = 25°C<br>V <sub>i</sub> (A, B)= 3.5V<br>V <sub>DD</sub> = 14V I <sub>D(min)</sub> = 10 mA     |      | 10   | 15              | Ω    |
| <sup>∆R</sup> on  | ON-resistance variation in any package    |                                     | $ \begin{array}{l} {T_{amb}}{=}~25^{\circ}C\\ {V_i}{=}~3.5V\\ {V_{DD}}{=}~14V\\ {I_D}{=}~10\ {mA} \end{array} $ |      |      | ± 2             | %    |
| IDD               | Supply current                            |                                     |                                                                                                                 |      |      | 7               | mA   |
| ILI               | Input leakage                             | pins 4, 5<br>12, 13                 | V <sub>i</sub> = 5V                                                                                             |      |      | 1               | μA   |
|                   |                                           | pins 1, 9                           | V <sub>iA</sub> , V <sub>iB</sub> = 4.5V<br>V <sub>01</sub> , V <sub>08</sub> = 1.5V                            |      |      | 0.2             | μA   |
|                   |                                           |                                     | V <sub>iA</sub> , V <sub>iB</sub> = 6V<br>V <sub>01</sub> , V <sub>08</sub> = 1.5V                              |      |      | 1               | μA   |
| ILO               | Output leakage                            | pins 2, 6, 7<br>8, 10, 14<br>15, 16 | V <sub>01</sub> , V <sub>08</sub> = 4.5V<br>V <sub>i</sub> A, V <sub>i</sub> B <sup>=</sup> 1.5V                |      |      | 0.2             | μA   |
|                   |                                           |                                     | V <sub>01</sub> , V <sub>08</sub> = 6V<br>V <sub>i</sub> A, V <sub>i</sub> B <sup>=</sup> 1.5V                  |      |      | 1               | μA   |
| Viow              | Logic 0 input level                       |                                     | All inputs                                                                                                      | -0.3 |      | 0.8             | v    |
| V <sub>high</sub> | Logic 1 input level                       |                                     | All inputs                                                                                                      | 4.5  |      | V <sub>DD</sub> | v    |
| ст                | Cross-talk attenuati                      | on                                  | See fig. 4                                                                                                      | 90   | 95   |                 | dB   |
| lo                | Off isolation                             |                                     | See fig. 5                                                                                                      | 90   | 95   |                 | dB   |
| fc∟               | Maximum clock inp                         | ut frequency                        |                                                                                                                 |      |      | 1               | MHz  |
| T <sub>LG</sub>   | Lag time                                  |                                     |                                                                                                                 | 100  |      |                 | ns   |
| T <sub>LD1</sub>  | Lead time                                 |                                     |                                                                                                                 | 400  |      |                 |      |
| T <sub>LD2</sub>  | .D2<br>VR Write time<br>Clock pulse width |                                     | - See fig. 6 for M089                                                                                           | 150  |      |                 | - ns |
| Twr               |                                           |                                     |                                                                                                                 |      |      | 3               | μs   |
| tw                |                                           |                                     |                                                                                                                 | 0.4  |      | 100             | μs   |

\* See fig. 1 and 2 for  $R_{\mbox{ON}}$  variation with temperature and  $V_{\mbox{BIAS}}$  .



10 VBIAS(V)

Fig. 2 - R<sub>ON</sub> derating vs. V<sub>BIAS</sub>.



#### Fig. 1 - R<sub>ON</sub> derating vs. temperature typ.





Fig. 4 - Crosstalk measurements

R<sub>ON</sub>

20

16 12

8

4

0

2 4 6 8



Fig. 5 - Off isolation measurement





## TIMING DIAGRAMS

Fig. 6





M093

## N-CHANNEL 12 x 8 CROSSPOINT SWITCH WITH CONTROL MEMORY

- LOW ON RESISTANCE (TYP.  $35\Omega$  AT V<sub>DD</sub> = 14V)
- INTERNAL CONTROL LATCHES
- 2 V<sub>PP</sub> ANALOG SIGNAL CAPABILITY
- LESS THAN 1% TOTAL DISTORTION AT 0dBm
- LESS THAN -95dB CROSS-TALK AT 1KHz 1V<sub>PP</sub>

The SGS M093 contains a  $12 \times 8$  array of crosspoint together with a 7 to 96 line decoder and latch circuits. Anyone of the 96 switches can be addressed by selecting the appropriate 7 input bits. The selected switch can be turned on or off by applying a logical one or zero to the data in and the strobe input at logical one. A reset signal can be used to turn off all the switches together when is switched at logical one.

The M093 is available in a 40 lead dual in-line plastic, or 44 lead plastic chip carrier packages. Logic inputs are TTL compatible.

## **BLOCK DIAGRAM**









## THRUTH TABLE

|                     | Compositions                                                                 |                                                                         |                                                                              |     |     |     |                                                                                                                                                                                                              |
|---------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------|-----|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AX0                 | AX1                                                                          | AX2                                                                     | AX3                                                                          | AY0 | AY1 | AY2 | Connections                                                                                                                                                                                                  |
| address not allowed | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | 0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>0<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 |     |     |     | X0 - Y0<br>X1 - Y0<br>X2 - Y0<br>X3 - Y0<br>X4 - Y0<br>X5 - Y0<br>no connection<br>x6 - Y0<br>X7 - Y0<br>X8 - Y0<br>X8 - Y0<br>X9 - Y0<br>X10 - Y0<br>X11 - Y0<br>X11 - Y0<br>no connection<br>no connection |
| 0                   | 0                                                                            | 0                                                                       | 0                                                                            | 1   | 0   | 0   | X0 - Y1                                                                                                                                                                                                      |
| ↓                   | ↓                                                                            | ↓                                                                       | ↓                                                                            | ↓   | ↓   | ↓   | ↓                                                                                                                                                                                                            |
| 1                   | 0                                                                            | 1                                                                       | 1                                                                            | 1   | 0   | 0   | X11 - Y1                                                                                                                                                                                                     |
| 0                   | 0                                                                            | 0                                                                       | 0                                                                            | 0   | 1   | 0   | X0 - Y2                                                                                                                                                                                                      |
| ↓                   | ↓                                                                            | ↓                                                                       | ↓                                                                            | ↓   | ↓   | ↓   | ↓                                                                                                                                                                                                            |
| 1                   | 0                                                                            | 1                                                                       | 1                                                                            | 0   | 1   | 0   | X11 - Y2                                                                                                                                                                                                     |
| 0                   | 0                                                                            | 0                                                                       | 0                                                                            | 1   | 1   | 0   | X0 - Y3                                                                                                                                                                                                      |
| ↓                   | ↓                                                                            | ↓                                                                       | ↓                                                                            | ↓   | ↓   | ↓   | ↓ ↓                                                                                                                                                                                                          |
| 1                   | 0                                                                            | 1                                                                       | 1                                                                            | 1   | 1   | 0   | X11 - Y3                                                                                                                                                                                                     |
| 0                   | 0                                                                            | 0                                                                       | 0                                                                            | 0   | 0   | 1   | X0 - Y4                                                                                                                                                                                                      |
| ↓                   | ↓                                                                            | ↓                                                                       | ↓                                                                            | ↓   | ↓   | ↓   | ↓ ↓                                                                                                                                                                                                          |
| 1                   | 0                                                                            | 1                                                                       | 1                                                                            | 0   | 0   | 1   | X11 - Y4                                                                                                                                                                                                     |
| 0                   | 0                                                                            | 0                                                                       | 0                                                                            | 1   | 0   | 1   | X0 - Y5                                                                                                                                                                                                      |
| ↓                   | ↓                                                                            | ↓                                                                       | ↓                                                                            | ↓   | ↓   | ↓   | ↓ ↓                                                                                                                                                                                                          |
| 1                   | 0                                                                            | 1                                                                       | 1                                                                            | 1   | 0   | 1   | X11 - Y5                                                                                                                                                                                                     |
| 0                   | 0                                                                            | 0                                                                       | 0                                                                            | 0   | 1   | 1   | X0 - Y6                                                                                                                                                                                                      |
| ↓                   | ↓                                                                            | ↓                                                                       | ↓                                                                            | ↓   |     | ↓   | ↓                                                                                                                                                                                                            |
| 1                   | 0                                                                            | 1                                                                       | 1                                                                            | 0   |     | 1   | X11 - Y6                                                                                                                                                                                                     |
| 0                   | 0                                                                            | 0                                                                       | 0                                                                            | 1   | 1   | 1   | X0 - Y7                                                                                                                                                                                                      |
| ↓                   | ↓                                                                            | ↓                                                                       | ↓                                                                            | ↓   | ↓   |     | ↓                                                                                                                                                                                                            |
| 1                   | 0                                                                            | 1                                                                       | 1                                                                            | 1   | 1   |     | X11 - Y7                                                                                                                                                                                                     |

na National National National National National

## ABSOLUTE MAXIMUM RATINGS

| Symbol           | Parameter                       | Value                        | Unit |
|------------------|---------------------------------|------------------------------|------|
| V <sub>DD</sub>  | DC Supply Voltage               | -0.5 to 18                   | V    |
| V <sub>IN</sub>  | Input Voltage Range             | -0.5 to V <sub>DD</sub> +0.5 | V    |
| I <sub>IN</sub>  | DC Input Current (Analog Input) | ± 10                         | mA   |
| P <sub>tot</sub> | Power Dissipation               | 1                            | W    |
| T <sub>op</sub>  | Operating Temperature Range     | 0 to 70                      | °C   |
| T <sub>stg</sub> | Storage Temperature Range       | -50 to 125                   | °C   |

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



±3μA

nΑ

## RECOMMENDED OPERATING CONDITION

Input Leakage \*

| V <sub>DD</sub> | Supply voltage        | 10 | to 16  | °C |
|-----------------|-----------------------|----|--------|----|
| T <sub>op</sub> | Operating Temperature | 0  | to 70  |    |
| V <sub>IN</sub> | (Logic signal)        | 0  | to Vpp |    |
| V IN            | (Logic signal)        | 0  |        |    |

## STATIC ELECTRICAL CHARACTERISTICS ( $T_{amb} = 0$ to 70°C, $V_{DD} = 14V$ )

| Parameter                  | Test Condition                                         | Min. | Тур. | Max. | Unit |
|----------------------------|--------------------------------------------------------|------|------|------|------|
| CROSSPOINT                 |                                                        |      |      |      |      |
| Operating Current          | f <sub>o</sub> = 100KHz                                |      |      | 35   | mA   |
| On Resistance              | $V_{\rm IDC}$ = 6.75V $V_{\rm ODC}$ = 6.5V (see fig. 7 | 1)   | 35   | 75   | Ω    |
| ∆R on between any 2 switch |                                                        |      | 6    | 10   | Ω    |
| Off Leakage *              | All switches off $V_{OS} = V_{IS} = 0$ to $V_{DE}$     | )    |      | ± 3  | μA   |
| CONTROLS                   |                                                        |      |      |      |      |
| VIL                        | · · · · · · · · · · · · · · · · · · ·                  |      |      | 0.8  | V    |
| V <sub>IN</sub>            |                                                        | 2.4  |      |      | V    |

\* There limits are valid on the total temperature range: 0-70° C at 25° C these limits become ± 100nA.

V<sub>IN</sub> = 0 to V<sub>DD</sub>

# **DYNAMIC ELECTRICAL CHARACTERISTICS** ( $T_{amb} = 25^{\circ}C$ , $C_{L} = 50pF$ all input square wave rise and fall times = 20ns, $V_{DD} = 14V$ )

| Parameter                           |                                                                                             | Test Conditions      |                         |               |                                       | Values                 |        |      |      |            |
|-------------------------------------|---------------------------------------------------------------------------------------------|----------------------|-------------------------|---------------|---------------------------------------|------------------------|--------|------|------|------------|
|                                     |                                                                                             | Note                 | f <sub>i</sub><br>(KHz) | <mark></mark> | V <sub>is</sub><br>(V <sub>PP</sub> ) | V <sub>DC</sub><br>(V) | Min.   | Тур. | Max. | Unit       |
| CROSSPOIN                           | ITS                                                                                         |                      |                         |               |                                       |                        |        | •    | •    |            |
| <sup>t</sup> PHL <sup>, t</sup> PLH | Propagation delay time<br>(Switch ON) signal input<br>to output                             | Fig. 2               |                         | 1             | 2                                     | 5                      |        | 30   | 100  | ns         |
|                                     | Frequency response<br>(Any switch ON)<br>(20 log (V <sub>OS</sub> /V <sub>IS</sub> ) = -3dB | C <sub>L</sub> = 3pF |                         | 0.091         | 2                                     | 5                      |        | 50   |      | MHz        |
|                                     | Sine wave distortion                                                                        |                      | 1000                    | 0.091         | 2                                     | 5                      |        |      | 1    | %          |
|                                     | Feedthrough<br>(All switches OFF)                                                           | Fig. 3               | 10                      | 1             | 2                                     | 5                      | -90    |      |      | dB         |
|                                     | Frequency for signal crosstalk<br>Attenuation of 40dB<br>Attenuation of 110dB               | Fig. 4               |                         | 1             | 2                                     | 5                      | 1<br>5 |      |      | MHz<br>KHz |
| С                                   | Capacitance<br>Xn to ground                                                                 |                      |                         |               |                                       |                        |        | 15   |      |            |
|                                     | Yn to ground                                                                                |                      | 1000                    |               | 0.1                                   | 5                      |        | 15   |      | рF         |
|                                     | Feedthrough                                                                                 |                      |                         |               |                                       |                        |        | 0.4  |      |            |
| с                                   | Capacitance<br>Logic input to ground                                                        |                      | 1000                    |               | 0.1                                   | 5                      |        | 5    |      | рF         |

## DYNAMIC ELECTRICAL CHARACTERISTICS (continued)

|                  |                                                                 |                                                                | Test Conditions                               |             |                        |      | Value |      |      |
|------------------|-----------------------------------------------------------------|----------------------------------------------------------------|-----------------------------------------------|-------------|------------------------|------|-------|------|------|
|                  | Parameter                                                       | See<br>Fig                                                     |                                               | See<br>Fig. | V <sub>DD</sub><br>(V) | Min. | Тур.  | Max. | Unit |
| CONTR            | ROLS                                                            | •                                                              |                                               |             |                        | •    |       |      | 4    |
| t <sub>PSN</sub> | Propagation delay time<br>Strobe to Output<br>(Switch Turn-ON)  | $R_{L} = 1K\Omega$<br>t <sub>r</sub> , t <sub>f</sub> = 20ns   | C <sub>L</sub> = 50pF                         | 5           | 14V                    |      |       | 400  | ns   |
| t <sub>PZH</sub> | Data-In to Output<br>(Turn-ON to High Level)                    |                                                                |                                               | 6           | 14V                    |      |       | 500  | ns   |
| <sup>t</sup> PAN | Address to Output<br>(Turn-ON to High Level)                    |                                                                |                                               | 7           | 14V                    |      |       | 400  | ns   |
| tPSF             | Propagation delay time<br>Strobe to Output<br>(Switch Turn-OFF) |                                                                |                                               | 5           | 14V                    |      |       | 300  | ns   |
| t <sub>PZL</sub> | Data-In to Output<br>(Turn-ON to Low Level)                     |                                                                |                                               | 6           | 14V                    |      |       | 500  | ns   |
| <sup>t</sup> PAF | Address to Output<br>(Turn-OFF)                                 |                                                                |                                               | 7           | 14V                    |      |       | 300  | ns   |
| tss              | Set-Up time<br>Data-In to Strobe                                |                                                                |                                               | 5           | 14V                    | 120  |       |      | ns   |
| <sup>t</sup> sн  | Hold time<br>Data-In to Strobe                                  |                                                                |                                               | 5           | 14V                    | 200  |       |      | ns   |
| <sup>t</sup> AS  | Set-Up time<br>Data-in to Address                               |                                                                |                                               | 7           | 14V                    | 160  |       |      | ns   |
| <sup>t</sup> AH  | Hold time<br>Data-In to Address                                 |                                                                |                                               | 7           | 14V                    | 100  |       |      | ns   |
| fφ               | Switching frequency                                             | Ī                                                              |                                               |             | 14V                    |      | 1     |      | MHz  |
| tw               | Strobe Pulse Width                                              |                                                                | ¥                                             |             | 14V                    | 100  |       |      | ns   |
|                  | Control crosstalk<br>Data-In, Address,<br>or Strobe to Output   | Square wave<br>input<br>t <sub>r</sub> , t <sub>f</sub> = 20ns | V <sub>IN</sub> = 3V<br>R <sub>L</sub> = 10KΩ | 8           | 14V                    |      | 75    |      | mV   |
| tw               | Reset Pulse Width                                               | $R_L = 1K\Omega$<br>t <sub>r</sub> , t <sub>f</sub> = 20ns     | C <sub>L</sub> = 50pF                         | 9           | 14V                    | 100  |       |      | ns   |
| <sup>t</sup> PHZ | Reset Turn-OFF Delay                                            |                                                                |                                               | 9           | 14V                    |      |       | 260  | ns   |



## TEST CIRCUITS

Fig. 1 - R<sub>ON</sub> measurement



Fig. 2 - Propagation delay time and waveforms (signal input to signal output, switch ON)









#### Fig. 4 - Crosstalk measurements





Fig. 5 - Propagation delay time and waveforms (strobe to signal output, switch Turn-ON or Turn-OFF



Fig. 6 - Propagation delay time and waveforms (data-in signal output, switch Turn-ON to high or low level)



Fig. 7 - Propagation delay time and waveforms (address to signal output switch Turn-ON or Turn-OFF)





#### Fig. 8 - Waveforms for crosstalk (control input to signal output)



#### Fig. 9 - Propagation delay time and waveforms (Reset to Output Delay)



**NOTE:** Data latch can be performed either by the strobe falling edge a by the address change (with strobe at high level). Advised operation is to move data/address with strobe input at 0, then latching with a strobe pulse.



# Typical ON Resistance vs. $V_{\rm DD}$



Typical ON Resistance vs.











Typical Maximum Ipp vs. VDD loo (mA) 22 Tamb=70°C 21 20 19 18 17 10 11 12 13 14 15 VOD(V)

Typical Maximum I<sub>DD</sub> vs. Temperature



BANDWIDTH Insertion Loss vs. Frequency



Typical Crosstalk Switches vs. Signal Frequency



M093







Typycal V<sub>IL</sub> and V<sub>IH</sub> vs. Temperature  $\frac{0.5557}{2.0}$ 

70

Tamb(\*C)

1.7 L

25





Typical V<sub>IL</sub> vs. V<sub>DD</sub>










M116

### PCM CONFERENCE CALL AND ATTENUATION/NOISE SUPPRESSION CIRCUIT

- 32 MAXIMUM CONFERENCED CHANNELS IN ANY COMBINATION FROM 10 CON-FERENCES OF 3 CHANNELS TO 1 CON-FERENCE OF 32 CHANNELS
- 3 TO 32 SERIAL CHANNELS PER FRAME (CONTROLLED BY SYNC SIGNAL PERIOD)
- TWO OPERATION MODES AVAILABLE (CONFERENCE AND TRANSPARENT MODES)
- TYPICAL BIT RATES: 1536/1544/2048 Kbit/s
- COMPATIBLE WITH ALL KINDS OF PCM BYTE FORMAT
- MU AND A LAWS AVAILABLE (PIN PRO-GRAMMABLE)
- EQUAL PRIORITY TO EVERY CHANNEL
- ONE FRAME (AND ONE CHANNEL) DELAY FROM SENDING TO RECEIVING CHANNELS
- OVERFLOW INFORMATION FOR EACH CONFERENCE SENT OUT BY PINS OS (OVERFLOW SIGNALLING) AND ON DATABUS ON MPU REQUEST
- TONE OUTPUT FOR MASKABLE CON-FERENCED CHANNELS. THE DURATION AND FREQUENCY ARE CONTROLLED BY EXTERNAL PINS (TD AND TF)
- INSTRUCTION SET COMPATIBLE WITH THE SGS M088
- PROGRAMMABLE ATTENUATION (0/3/ 6dB) ON EACH INPUT CHANNEL (BOTH IN CONFERENCE OR TRANSPARENT MODE)
- PROGRAMMABLE NOISE SUPPRESSION FOR EACH OUTPUT CHANNEL ACTING ON FOUR DIFFERENT LEVELS.
- 5V POWER SUPPLY
- MOS AND TTL COMPATIBLE INPUT/ OUTPUT LEVELS
- MAIN INSTRUCTIONS CONTROLLED BY THE MICROPROCESSOR INTERFACE:
- Channel connection to a conference
- Channel attenuation and/or noise suppression in transparent mode
- Channel disconnection from both conference and transparent modes
- Overflow status
- Operating mode
- Channel status



#### DESCRIPTION

The M116 is a product specifically designed for applications in connection with PCM digital exchanges. It is able to handle up to 32 channels in any conference combination, from 3 people (max number of conferences is 10) to 32 people (only one conference).

The parties to be conferenced must previously be allocated through the Digital Switching Matrix (M088) in a single serial wire at the M116 PCM input (IN PCM pin).

Each channel is converted inside the chip from PCM law to linear law (14 bits). Then it is added to the sum of its conference, from which was previously subtracted its information from the previous frame. In this way a new sum signal is generated.

The channel output signal will contain the information of all the other channels in its conference except its own.

After the PCM encoding, the data is serialized by the M116 in the same sequence as the PCM input frame, with one frame (plus one channel) delay and will be reallocated by the DSM (M088/ at the final channel and bus position.

A programmable attenuation as well as a programmable noise suppression threshold can be inserted in any channels connected in conference mode or in transparent mode.

M116 is realized with SGS N-Channel technology and packaged in a 24 pin DIL package.



#### Fig. 1 - PCM Conference Call Insertion Scheme



#### ABSOLUTE MAXIMUM RATINGS

| Symbol           | Parameter                       | Value      | Unit |
|------------------|---------------------------------|------------|------|
| V <sub>DD</sub>  | Supply Voltage                  | -0.3 to 7  | v    |
| V <sub>1</sub>   | Input Voltage                   | -0.3 to 7  | v    |
| Vo               | Off State Output Voltage        | 7          | v    |
| P <sub>tot</sub> | Total Package Power Dissipation | 1          | w    |
| Τ <sub>ορ</sub>  | Operating Temperature           | -0 to 70   | °C   |
| $T_{stg}$        | Storage Temperature             | -65 to 150 | °c   |

Stresses above those listed under "Absolute Maximum Ratings" may causes permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### PIN CONFIGURATION

|         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                      | Í. |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----|
| TD      | d,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 24 ] v <sub>ss</sub> |    |
| TF      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                      |    |
| RESET   | <b>∐</b> 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 22 IN PCM            |    |
| 05      | d4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 21 EC                |    |
| OUT PCM | ₫s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 20] сьоск            |    |
| D7      | <b>D</b> 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 19 SYNC              |    |
| D6      | ٥,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 18 WR                |    |
| D5      | <b>∐</b> ∗                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                      |    |
| D4      | d 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 16 CS                |    |
| D3      | <b>d</b> 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 15 C C D             |    |
| D2      | d11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 14 U Vino            |    |
| D1      | 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 13 DO                |    |
|         | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | <br>)27              |    |
|         | and a second sec |                      |    |

#### PIN DESCRIPTION

#### **TD** (Pin 1)

Tone Duration input pin. When TD = 1, a PCM coded tone is sent out to all channels of the enabled conferences instead of PCM data. TD is latched by the SYNC signal so that all channels have the same tone during the same number of frame. TD = 0 for normal operation.

#### TF (Pin 2)

Tone Frequency input pin. When TF = 1, the tone's amplitude is high. When TF = 0, the tone's amplitude is low. TF is latched by the SYNC signal so that all channels have the same tone frequency during the same number of frame. The PCM coded tone levels correspond to the 1/10 of the full scale.

#### RESET (Pin 3)

Master reset input pin. Reset must be used at the very beginning after power up to initialize the device or when switching from A Law to Mu Law. The internal initialization routine takes two time frames starting from the rising edge of RESET. During this initialization time, all databus and PCM output are pulled to a high impedance state.

#### OS (Pin 4)

Overflow Signalling output pin. When  $\overline{OS} = 0$ one conference is in overflow. This signal is delayed a little over half time slot with respect to the input channel involved in the conference in overflow, see Fig. 9. Ex: if input channel 3 is one of the parties of one conference in overflow, OS = 0 during the second half of the time slot corresponding to input channel 4.

#### OUT PCM (Pin 5)

PCM output pin. The bit rate is 2048 Kbit/s max. The sign bit is the first bit of the serial sequence. The output buffer is open drain to allow for multiple connections.

#### D0 to D7 (Pins 6 through 13)

Bidirectional Data bus pins. Data and instructions are transferred to or from the microprocessor. D0 is the Least Significant Bit. The bus is tristate when RESET is low and/or CS is high.

#### C/D (Pin 15)

Control input pin. In a write operation  $C/\overline{D} = 0$ 

qualifies any bus content as data while  $C/\overline{D} = 1$  qualifies it as an opcode. In a read operation, the overflow information of the first eigh conferences is selected by  $C/\overline{D} = 0$ , the overflow of the last two conferences and the status by  $C/\overline{D} = 1$ .

M116

#### CS (Pin 16)

Chip select input pin. When  $\overline{CS} = 0$ , data and instructions can be transferred to or from the microprocessor and when  $\overline{CS} = 1$  the data bus is in tristate.

#### **RD** (Pin 17)

Read control input pin. When  $\overline{RD} = 0$ , read operation is performed. When match conditions for the opcode exist, data is transferred to the microprocessor on the falling edge of  $\overline{RD}$ .

#### WR (Pin 18)

Write control input pin. Instructions and opcode from the microprocessor are latched on the rising edge of WR when match conditions exist.

#### SYNC (Pin 19)

Synchronization input pin. When  $\overline{SYNC}$  rises to logic 1, the internal counter is reset so that a new frame can start. The frame format can vary from three (three is the minimum number of parties required to form a conference) to thirty two and this number is selected by  $\overline{SYNC}$ . When PCM frames of 1544 Kbit/s are used, the rise edge of the  $\overline{SYNC}$  signal must correspond to the Extra bit (193th). In the other case it must correspond to the first bit of the first channel.

#### CLOCK (Pin 20)

Master clock input pin. Max frequency is 4096KHz.

#### EC (Pin 21)

External clock output pin. This pin provides the master clock for the DSM (M088/M044). Normally is the same signal as applied to CLOCK input (pin 20). When you select, by Instruction 5, Extra bit operating mode, the first two period of the master clock are cancelled, see fig. 8, in order to allow the operation of the M116 and DSM with PCM frame with Extra bit (ex. 193 bit/frame with PCM I/O of 1544 Kbit/s).



#### PIN DESCRIPTION (continued)

#### IN PCM (Pin 22)

PCM input pin. The max bit rate is 2048 Kbit/s. The first bit of the first channel is found with the rising edge of the SYNC signal if operating mode with Extra bit is not inserted. The Extra bit is found with the rising edge of the SYNC signal if operating mode with Extra bit is inserted.

#### A/MU (Pin 23)

A Law or MU Law select pin. When  $A/\overline{MU} = 1$ . A Law is selected. When  $A/\overline{MU} = 0$ , MU Law is selected. The law selection must be done before initializing the device using the RESET pin.



#### Fig. 2 - Insertion scheme of M116 in a 448 x 448 Non-Blocking Digital Switching Matrix

Fig. 3 - Block Diagram



M116

#### CIRCUIT DESCRIPTION

Through a protocol, the MPU sends the M116 connecting information for each party: the conference number, the conference start bit, the tone insertion enable bit, the number, the attenuation and the noise suppression value for that party.

When a party has to be disconnected the information needed is the disconnection code together with the channel to be disconnected. The information of channel-N, frame M is added during the first half of channel-N+1, frame M and subtracted during the second half of channel N-1 frame M+1.

After the Linear to PCM conversion, the subtraction result goes to the parallel-in serial-out Shift Register appearing at the output with one frame plus one channel delay with respect to the corresponding sending information of the specific party.

When many channel are to be conferenced, an attenuation can be desired for each specific party and this is obtained from the PCM to Linear conversion ROM.

If the sum of the channels involved in one conference exceeds the full scale value a saturation appears and the device M116 can signal this overflow condition.

The overflow information, sent out to the databus on MPU request, tells specifically which conference is in overflow at the moment requested.

The number of the channel creating the overflow or in the conference already in overflow, can also be extracted from the  $\overline{OS}$  pin, correlating this signal with the  $\overline{SYNC}$  signal.

The  $\overline{OS}$  signal is low during the second half of a generical input channel slot time if the previous input channel is in overflow, see Fig. 9. This information can be used in the selection of the attenuation value, and the channel to be attenuated.

If noise suppression is desired, four thresholds are available.

When you insert in a channel this function, all the PCM output bytes which are related to this channel and which are at a level less than the selected threshold, are converted into PCM bytes corresponding to the minimum level.

The four thresholds available correspond to the first, the fifth, the ninth and the sixteenth step of the first segment. These thresholds correspond respectively to 1/4096, 5/4096, 9/4096, 16/4096 respect to the full scale if A-law is selected and to 1/8159, 5/8159, 9/8159, 16/8159 respect to the full scale if MU-law is selected.

The instruction 5 (operating mode) allows the device M116 to be compatible with any kind of PCM byte format, see Table 1, and to work also with PCM frames with Extra bit (ex. 193 bit/frame at 1544 Kbit/s).

The EC pin (External Clock) provides the output clock signal to be applied to the DSM (M088/ M044).

This signal is usually the same as the one applied to the input CLOCK pin, only with a little delay (40ns typ.).

When you select, by instructions 5, operating mode with Extra bit, the output clock signal at pin EC has two periods "frozen" in order to allow the DSM (M088/M044) to work also with this kind of PCM frame, see Fig. 8.

The M116 can also operate in transparent mode. In this case a channel of PCM information can be sent through the M116 and it will appear at the output after one frame (and one channel) delay.

This is useful for a stand/alone system or if the attenuation and noise suppression features are desired without conference.

A tone can be outputted instead of PCM information by using the two tone programming pins (TD/TF).

This tone is a square wave with the same frequency of the signal applied to pin TF, a level corresponding to 1/10 of the full scale value and it is outputed only when pin TD = 1.

Only channels connected in a conference with insertion tone bit (IT) active will have the PCM coded tone at their output.

This feature allows the system to remind the users that they are in conference, or send information of a new party connection and so on.

The chip select pin  $(\overline{CS})$  allows several M116 to be connected in parallel on the same databus and access only a particular one.

For testing and diagnostic purposes, a status instruction has been added that provides (for each channel requested) its conference location, the noise suppression threshold level and the attenuation value. This information will appear on the data-bus.



#### RECOMMENDED OPERATING CONDITIONS

| Symbol                           | Parameter                                                | Value                  | Unit       |
|----------------------------------|----------------------------------------------------------|------------------------|------------|
| V <sub>cc</sub>                  | Supply voltage                                           | 4.75 to 5.25           | V          |
| V <sub>I</sub><br>V <sub>O</sub> | Off state output voltage                                 | 0 to 5.25<br>0 to 5.25 | v          |
| CLOCK freq.<br>SYNC freq.        | Input clock frequency<br>Input synchronization frequency | 4.096                  | MHz<br>KHz |
| T <sub>op</sub>                  | Operating temperature                                    | 0 to 70                | °C         |

#### **CAPACITANCES** (Measurement freq. = 1MHz; $T_{op} = 0$ to $70^{\circ}$ C; unused pins tied to $V_{SS}$ )

| Parameter        |                    | Pins                       | Min. | Тур. | Max. | Unit |
|------------------|--------------------|----------------------------|------|------|------|------|
| CI               | Input capacitance  | 1 to 3; 15 to 20; 22 to 23 |      |      | 5    | pF   |
| C <sub>1/O</sub> | I/O capacitance    | 6 to 13                    |      |      | 15   | pF   |
| с <sub>о</sub>   | Output capacitance | 4, 5, 21                   |      |      | 10   | pF   |

### DC ELECTRICAL CHARACTERISTICS (T<sub>amb</sub> = 0 to 70°C, V<sub>CC</sub> = 5V $\pm$ 5%) All DC characteristica are valid 250µs after V<sub>CC</sub> and clock have been applied.

|                 | Parameter                | Pins                                      | Test Conditions                                      | Min. | Тур. | Max             | Unit |
|-----------------|--------------------------|-------------------------------------------|------------------------------------------------------|------|------|-----------------|------|
| VIL             | Input low level          | 1 to 3<br>6 to 13<br>15 to 20<br>22 to 23 |                                                      | -0.3 |      | 0.8             | v    |
| ViH             | Input high level         | 1 to 3<br>6 to 13<br>15 to 20<br>22 to 23 |                                                      | 2.0  |      | V <sub>cc</sub> | v    |
| Vol             | Output low level         | 4, 6 to 13                                | I <sub>OL</sub> = 1.8mA                              |      |      | 0.4             | V    |
| V <sub>он</sub> | Output high level        | 4, 6 to 13                                | I <sub>OH</sub> = 250µА                              | 2.4  |      |                 | V    |
| Vol             | Output low level         | 5, 21                                     | I <sub>OL</sub> = 5.0mA                              |      |      | 0.4             | V    |
| I <sub>IL</sub> | Input leakage current    | 1 to 3<br>6 to 13<br>15 to 20<br>22 to 23 | V <sub>IN</sub> = 0 to V <sub>CC</sub>               |      |      | 10              | μΑ   |
| IOL             | Data bus leakage current | 6 to 13                                   | $V_{IN} = 0$ to $V_{CC}$<br>$\overline{CS} = V_{CC}$ |      |      | ± 10            | μA   |
| lcc             | Supply current           | 14                                        | Clock freq. = 4.096MHz                               |      |      | 100             | mA   |

# M116

AC ELECTRICAL CHARACTERISTICS ( $T_{amb} = 0 \text{ to } 70^{\circ}\text{C}$ ,  $V_{CC} = 5V \pm 5\%$ ) All AC characteristics are valid 250 $\mu$ s after  $V_{CC}$  and clock have been applied.  $C_L$  is the max. capacitive load and  $R_{L}$  the test pull up resistor.

| Signal        | Parameter                                                                |                                                                                                      | Test C                                                | conditions                           | Min.                               | Тур. | Max.      | Unit                       |
|---------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--------------------------------------|------------------------------------|------|-----------|----------------------------|
| CK<br>(clock) | <sup>t</sup> CK<br><sup>t</sup> WL<br><sup>t</sup> R<br>t <sub>F</sub>   | Clock period<br>Clock low level width<br>Clock high level width<br>Rise time<br>Fall time            |                                                       |                                      | 230<br>100<br>100                  |      | 25<br>25  | ns<br>ns<br>ns<br>ns<br>ns |
| SYNC          | <sup>t</sup> SL<br><sup>t</sup> HL<br><sup>t</sup> SH<br><sup>t</sup> WH | Low level set-up time<br>Low level hold time<br>High level set-up time<br>High level width           | See                                                   | e note 1                             | 80<br>40<br>120<br><sup>t</sup> ск |      |           | ns<br>ns<br>ns<br>ns       |
| PCM input     | ts<br>t <sub>H</sub>                                                     | Set-up time<br>Hold time                                                                             |                                                       |                                      | 20<br>80                           |      |           | ns<br>ns                   |
| PCM<br>Output | <sup>t</sup> PD min<br><sup>t</sup> PD max                               | Propagation time<br>referred to CK high<br>level<br>Propagation time<br>referred to CK high<br>level | C <sub>L</sub> = 50pF<br>C <sub>L</sub> = 50pF<br>See | $R_L = 1KΩ$<br>$R_L = 1KΩ$<br>note 2 | 40<br>90                           |      | 80<br>130 | ns<br>ns                   |
| RESET         | <sup>t</sup> SL<br><sup>t</sup> HL<br><sup>t</sup> SH<br><sup>t</sup> WH | Low level set-up time<br>Low level hold time<br>High level set-up time<br>High level set-up time     |                                                       |                                      | 100<br>50<br>90<br><sup>t</sup> ск |      |           | ns<br>ns<br>ns<br>ns       |
| WR            | <sup>t</sup> WL<br><sup>t</sup> WH<br><sup>t</sup> REP                   | Low level width<br>High level width<br>Repetition interval<br>between active pulses                  |                                                       |                                      | 150<br>200<br>500                  |      |           | ns<br>ns<br>ns             |
|               | <sup>t</sup> sн<br><sup>t</sup> нн                                       | High level set-up time<br>to active read strobe<br>High level hold time<br>from active read strobe   |                                                       |                                      | 0<br>20                            |      | 60        | ns<br>ns                   |
|               | <sup>t</sup> R<br><sup>t</sup> F                                         | Fall time                                                                                            |                                                       |                                      |                                    |      | 60        | ns                         |
| RD            | <sup>t</sup> WL<br><sup>t</sup> WH<br><sup>t</sup> REP                   | Low level width<br>High level width<br>Reception interval<br>between active pulses                   |                                                       |                                      | 180<br>200<br>500                  |      |           | ns<br>ns<br>ns             |
|               | <sup>t</sup> sн                                                          | High level set-up time to active write strobe                                                        |                                                       |                                      | 0                                  |      |           | ns                         |
|               | <sup>t</sup> нн                                                          | High level hold time<br>strobe                                                                       |                                                       |                                      | 20                                 |      |           | ns                         |
|               | t <sub>R</sub><br>t <sub>F</sub>                                         | Rise time<br>Fall time                                                                               |                                                       |                                      |                                    |      | 60<br>60  | ns<br>ns                   |

NOTE :

1. With Extra Bit Operating Mode insert this time become 3  $t_{\mbox{CK}}.$  2. With Extra Bit Operating Mode insert these times are 80ns longer.



#### AC ELECTRICAL CHARACTERISTICS (continued)

| Symbol   |                                      | Test Conditions                                                                            | Min.                   | Тур.     | Max. | Unit |          |
|----------|--------------------------------------|--------------------------------------------------------------------------------------------|------------------------|----------|------|------|----------|
| CS       | <sup>t</sup> s∟ (टs-wr)              | Low level set-up time<br>to WR falling edge                                                | Active case            | 0        |      |      | ns       |
|          | <sup>t</sup> HL (CS-WR)              | Low level hold time<br>from WR rising edge                                                 | Active case            | 0        |      |      | ns       |
|          | tsh ( <del>CS-WR</del> )             | High level set-up time                                                                     | Inactive case          | 0        |      |      | ns       |
|          | thh (CS-WR)                          | High level hold time from WR rising edge                                                   | Inactive case          | 0        |      |      | ns       |
|          | <sup>t</sup> SL (CS-RD)              | Low level set-up time to RD falling edge                                                   | Active case            | 0        |      |      | ns       |
|          | <sup>t</sup> HL (CS-RD)              | Low level hold time<br>from RD rising edge                                                 | Active case            | 0        |      |      | ns       |
|          | <sup>t</sup> SH (CS-RD)              | High level set-up<br>time RD falling edge                                                  | Inactive case          | 0        |      |      | ns       |
|          | <sup>t</sup> HH (CS-RD)              | High level hold time from RD rising edge                                                   | Inactive case          | 0        |      |      | ns       |
| C/D      | <sup>t</sup> s (c/D-WR)              | Set-up time to write strobe end                                                            |                        | 130      |      |      | ns       |
|          | <sup>t</sup> H (C/D-WR)              | Hold time from write strobe end                                                            |                        | 25       |      |      | ns       |
|          | <sup>t</sup> s (C/D-RD)              | Set-up time to read strobe start                                                           |                        | 20       |      |      | ns       |
|          | <sup>t</sup> H (C/ <del>D-RD</del> ) | Hold time from read strobe end                                                             |                        | 25       |      |      | ns       |
| ŌS       | <sup>t</sup> PD ( <del>OS</del> )    | Propagation time<br>from rising edge of CK                                                 | C <sub>L</sub> = 50pF  |          |      | 100  | ns       |
| EC       | <sup>t</sup> PD (EC)                 | Propagation time<br>referred to CK edges                                                   | C <sub>L</sub> = 50pF  |          |      | 80   | ns       |
| TD/TF    | <sup>t</sup> s<br><sup>t</sup> H     | Set-up<br>Hold time                                                                        |                        | 80<br>40 |      |      | ns<br>ns |
| D0 to D7 | <sup>t</sup> S (BUS-WR)              | Input set-up time to                                                                       |                        | 130      |      |      | ns       |
| bus)     | <sup>t</sup> H (BUS-WR)              | Input hold time<br>from write strobe end                                                   |                        | 25       |      |      | ns       |
|          | <sup>t</sup> PD (BUS)                | Propagation time<br>from (active) falling                                                  | C <sub>L</sub> = 200pF |          |      | 120  | ns       |
|          | <sup>t</sup> HZ (BUS)                | Propagation time<br>from (active) rising<br>edge of read strobe<br>to high impedance state |                        |          |      | 80   | ns       |



#### Fig. 4 - SYNC, PCM I/O, RESET, TD/TF Timings



<sup>(1)</sup> tbit corresponds to bit 0, channel 0 or Extra Bit

#### Fig. 5 - WRITE Operating Timing





#### Fig. 6 - READ Operating Timing



Fig. 7 - EC (External Clock) and OS (Overflow Signalling) Timings



Fig. 8 - EC Timing with Extra Bit Operating Mode Insert











M116

#### INSTRUCTION SET

#### INSTRUCTION 1: CHANNEL CONNECTION IN CONFERENCE MODE

Three byte are needed:

- 1) the first byte contains the conference number (bits D0-D3) and the Start bit S (bit D4). When S = 1, all registers of the conference will be cleared. S = 1 is only required in the instruction 1 set of the first channel connected to a new conference.
- The second byte contains in the bits (D0-D4) the number of the channel to be connected

#### **INSTRUCTION 1 FORMAT**

| CONTROL SIGNAL |   |     |   |  |  |  |
|----------------|---|-----|---|--|--|--|
| CS RD C/D WR   |   |     |   |  |  |  |
| 0 .            | 1 | 0   | 0 |  |  |  |
| 0              | 1 | • 0 | 0 |  |  |  |
| 0              | 0 | 1   | 0 |  |  |  |

level to be applied to that channel and the opcode (0111).

and the Insert Tone Enable bit IT (D5). When

bit IT = 1 all the channels belonging to that

conference are enabled using insert tone func-

attenuation level and the noise suppression

3) The third byte contains information about the

|    | DATA BUS |    |    |    |    |    |    |  |  |
|----|----------|----|----|----|----|----|----|--|--|
| D7 | D6       | D5 | D4 | D3 | D2 | D1 | D0 |  |  |
| x  | х        | х  | S  | P3 | P2 | P1 | PO |  |  |
| X  | X        | IT | C4 | C3 | C2 | C1 | CO |  |  |
| A1 | A0       | T1 | Т0 | 0  | 1  | 1  | 1  |  |  |

tion if it's active (TD = 1)

S : Conference Start bit

P3 - P0 : Conference number (1-10)

- IT : Insertion Tone function enable (IT=1)
- C4 C0 : Channel number (0-31)
- A1 A0: Channel attenuation
  - 00 = -0dB
  - 01 = -3dB
  - 10 = -6 dB

- T1 T0 : Noise suppression decision value (referred to PCM coding, 128+128 steps)
  - 00 = no noise suppression
  - 01 = fifth step, first segment
  - 10 = ninth step, first segment
  - 11 = sixteen step, first segment

#### • INSTRUCTION 2: CHANNEL CONNECTION IN TRANSPARENT MODE

#### Two bytes are needed:

- 1) the first byte contains the number of the channel.
- 2) The second byte contains information about the attenuation level and the noise sup-

#### **INSTRUCTION 2 FORMAT**

| CONTROL SIGNAL |        |        |        |  |  |  |  |
|----------------|--------|--------|--------|--|--|--|--|
| CS AD C/D WR   |        |        |        |  |  |  |  |
| 0<br>0         | 1<br>1 | 0<br>1 | 0<br>0 |  |  |  |  |

pression level to be applied to that channel and the opcode (0011).

PCM data of this channel is not added to any conference and it is transferred to the PCM output. It is not affected by the tone control pins.

| DATA BUS |         |         |          |         |         |         |         |  |
|----------|---------|---------|----------|---------|---------|---------|---------|--|
| D7       | D6      | D5      | D4       | D3      | D2      | D1      | D0      |  |
| X<br>A1  | X<br>A0 | X<br>T1 | C4<br>T0 | C3<br>0 | C2<br>0 | C1<br>1 | C0<br>1 |  |

#### **INSTRUCTION SECTION** (continued)

#### INSTRUCTION 3: CHANNEL DISCONNECTION

Two bytes are needed:

1) the first word contains the number of the channel to be disconnected.

#### **INSTRUCTION 3 FORMAT**

| CONTROL SIGNAL |   |   |   |  |  |  |  |
|----------------|---|---|---|--|--|--|--|
| CS RD C/D WR   |   |   |   |  |  |  |  |
| 0              | 1 | 0 | 0 |  |  |  |  |
| 0              | 1 | 1 | 0 |  |  |  |  |

**INSTRUCTION 4 FORMAT** CONTROL SIGNAL

C/D

0

1

RD

0

0

CS

0

0

INSTRUCTION 4: OVERFLOW INF

Two bytes are needed to know the status of all

10 conferences:  $C/\overline{D} = 0$  reads the first byte

(first 8 conferences) and  $C/\overline{D} = 1$  reads the

### DATA BUS

D3

D2

D1

D1

CF2

CF10

D0

CF1

CF9

D0

tion and connection of the same channel.

2) The second word contains the opcode (1111).

One time frame must exist between disconnec-

## second byte (the last 2 conferences). A con-

ference is in overflow when the corresponding bit is high.

CF10 - CF1: Conference in overflow when high nb; as long as RD remains low, the overflow status of the conference selected by  $C/\overline{D}$  can be monitored in real time.

WR

1

1

#### INSTRUCTION 5: OPERATING MODE

The single byte needed contains the Extra bit E (D6), the format bits F1-F0 (D5-D4) and the opcode (0101).

The E bit must be E = 1 when the PCM frame contains a number of bit multiple of eight plus one bit (ex. PCM frame at 1544 Kbit/s). Normally E = 0.

The bits F1-F0 select the kinds of PCM format bytes according Table 1. After Reset the default

values correspond to F1 = 0. F0 = if 1 A-law is selected and F1 = 1, F0 = 1 if Mu-law is selected.

All channels must be disconnected when the Operating Mode Instruction is sent. They must remain disconnected for at least two time frames after the instruction was sent.

We recommende to use this instruction right after the RESET (see pin RESET description).



|    | X<br>X | X<br>X | X<br>X | C4<br>X | C3<br>1 | C2<br>1 | C1<br>1 | C0<br>1 |
|----|--------|--------|--------|---------|---------|---------|---------|---------|
|    |        |        |        | 1       | 1       |         | L       |         |
| OF | RMATI  | ON     |        |         |         |         |         |         |

D4

|     | DATA BUS |     |     |     |     |  |  |
|-----|----------|-----|-----|-----|-----|--|--|
| D7  | D6       | D5  | D4  | D3  | D2  |  |  |
| CF8 | CF7      | CF6 | CF5 | CF4 | CF3 |  |  |
| х   | x        | X   | X   | X   | X   |  |  |

D7

D6

D5



#### **INSTRUCTION SECTION** (continued)

#### **INSTRUCTION 5 FORMAT**

| CONTROL SIGNAL |    |     |    |  |  |  |
|----------------|----|-----|----|--|--|--|
| CS             | RD | C/D | WR |  |  |  |
| 0              | 1  | 1   | 0  |  |  |  |

| DATA BUS |    |    |    |    |    |    |    |
|----------|----|----|----|----|----|----|----|
| D7       | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| х        | Е  | F1 | F0 | 0  | 1  | 0  | 1  |

E : Extra bit insertion (active when E=1) F1 - F0 : PCM byte Format selection (see also Table 1) 00 = no bit inverted 01 = even bit (B0-B2-B4-B6) inverted 10 = odd bit (B1-B3-B5) inverted 11 = all bit (B0-B1-B2-B3-B4-B5-B6) inverted

#### • INSTRUCTION 6: STATUS

Three bytes are needed :

- 1) the first byte contains the number of the channel;
- 2) the second byte contains the opcode (0110);
- 3) by a reading cycle you extract from the third

byte the information about the operating mode of the channel (no connection or transparent mode or number of the conference, bits D4-D7); the attenuation (D2-D3) and noise suppression values (D0-D1) eventually inserted.

#### **INSTRUCTION 6 FORMAT**

| CONTROL SIGNAL |    |     |    |  |  |  |
|----------------|----|-----|----|--|--|--|
| CS             | RD | C/D | WR |  |  |  |
| 0              | 1  | 0   | 0  |  |  |  |
| 0              | 1  | 1   | 0  |  |  |  |
| 0              | 0  | 1   | 1  |  |  |  |

|              | DATA BUS     |              |               |               |               |               |               |
|--------------|--------------|--------------|---------------|---------------|---------------|---------------|---------------|
| D7           | D6           | D5           | D4            | D3            | D2            | D1            | D0            |
| X<br>X<br>P3 | X<br>X<br>P2 | X<br>X<br>P1 | C4<br>X<br>P0 | C3<br>0<br>A1 | C2<br>1<br>A0 | C1<br>1<br>T1 | C0<br>0<br>T2 |

- P3 P0 : channel mode operation information 0000 = no connection
  - 1111 = transparent mode
  - 1010 0001 = conference mode, P3-P0 give the number of the conference.

nb: the Instruction 6 enables the data bus to read the status until reset by C/D = 0 and  $\overline{WR} = 1$ .



| F1 | F0 |              | B7     | B6     | B5     | В4     | В3     | B2     | B1     | BO     |
|----|----|--------------|--------|--------|--------|--------|--------|--------|--------|--------|
| 0  | 0  | + FULL SCALE | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      |
|    |    | MIN LEVELS   | 1<br>0 | 0<br>0 |
|    |    | - FULL SCALE | 0      | 1      | 1      | 1      | 1      | 1      | 1      | 1      |
| 0  |    | + FULL SCALE | 1      | 0      | 1      | 0      | 1      | 0      | 1      | 0      |
|    | 1  | MIN LEVELS   | 1<br>0 | 1      | 0<br>0 | 1      | 0<br>0 | 1      | 0<br>0 | 1      |
|    |    | - FULL SCALE | 0      | 0      | 1      | 0      | 1      | 0      | 1      | 0      |
|    |    | + FULL SCALE | 1      | 1      | 0      | 1      | 0      | 1      | 0      | 1      |
| 1  | 0  | MIN LEVELS   | 1<br>0 | 0<br>0 | 1      | 0<br>0 | 1<br>1 | 0<br>0 | 1      | 0<br>0 |
|    |    | - FULL SCALE | 0      | 1      | 0      | 1      | . 0    | 1      | 0      | 1      |
|    |    | + FULL SCALE | 1      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |
| 1  | 1  | MIN LEVELS   | 1<br>0 | 1      | 1<br>1 | 1      | 1      | 1<br>1 | 1      | 1<br>1 |
|    |    | - FULL SCALE | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

 Table 1:
 PCM Byte Format. B7 (sign-bit) is the MSB and B0 is the LSB. F1-F0 corresponds to D5-D4 in the byte of the Operating Mode Instruction (Instruction 5).



Fig. 11 – Overflow Control with  $\mu P$  interactive procedure







PRELIMINARY DATA

#### DUAL TONE MULTIFREQUENCY GENERATOR

- 2.4 TO 5V SUPPLY RANGE
- VERY LOW POWER CONSUMPTION
- INTERNAL PULL-UP OR PULL-DOWN RESISTOR WITH DIODE PROTECTION ON ALL KEYBOARD INPUTS
- $\bullet$  ON-CHIP CRYSTAL CONTROLLED OSCILLATOR (f\_ = 4.433619MHz) WITH INTEGRATED FEEDBACK RESISTOR AND LOAD CAPACITORS
- LOW HARMONIC DISTORTION ( $\leq 2\%$ )
- FIXED PRE-EMPHASIS ON HIGH-GROUP TONES
- FAST START-UP TIME
- LOW POWER CONSUMPTION IN STAND-BY MODE
- MUTE OUTPUT (M761E ONLY)
- ONE CONTACT PER KEY

#### DESCRIPTION

The M761E-M761EA provides all the tone frequency pairs required for a DTMF Dialling System. Tones are obtained from an inexpensive TV crystall ( $f_o = 4,433619$ MHz) followed by two independent programmable dividers. The dividing ratio is controlled by the selected key. Keyboard format is 4 rows x 4 columns and a key is valid when a column and a row are connected together.

Internal logic prevents the transmission of illegal tones when more than one key is pressed. If no key is selected the oscillator turns off and the linear parts are strobed to decrease the total power consumption.

As any buttom is pressed row and column inputs are scanned internally, to identify the activated ones. Electrically, row and column inputs are activated on high level voltage.

Single tone output cannot be emitted by a "1" an a row or column only. For single tone emission see "Single tone procedure".

A debounce output is available, for M761E only, to indicate that a key has been selected. D/A conversion is accomplished by a capacitive network allowing very low power consumption, very low







#### **DESCRIPTION** (continued)

distortion and an exceptional stability of tone level against temperature variations.

The tones are mixed in a resistive network; a unity gain amplifier is provided to realize a two pole active filter with only four external passive components.

SGS has also developed the LS342, DTMF line interface which provides the stabilized supply

for the M761E-M761EA from the telephone line and amplifies the output tones to the standardized levels. The M761E can also be interfaced with the LS156 speech circuit with MF interface avoiding the need of the common spring set.

The M761E utilizes low voltage CMOS technology and is available in 18 pin dual in-line plastic ceramic package; the M761EA is available in 16 pin dual in-line package.

| Symbol           | Parameter                   | Value                        | Unit |
|------------------|-----------------------------|------------------------------|------|
| V <sub>DD</sub>  | Supply voltage              | -0.5 to + 5.5                | v    |
| Vi               | Input voltage               | -0.3 to V <sub>DD</sub> +0.5 | V    |
| P <sub>tot</sub> | Power dissipation           | 400                          | mW   |
| T <sub>op</sub>  | Operating temperature range | -25 to +70                   | °C   |
| T <sub>stg</sub> | Storage temperature range   | -55 to +125                  | °C   |

#### ABSOLUTE MAXIMUM RATINGS

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device realibility.

#### **BLOCK DIAGRAM**





#### **ELECTRICAL CHARACTERISTICS** (All parameters are tested at $T_{amb} = 25^{\circ}C$ )

| Parameter                |       |                                                 | Test Conditi             | ons (see note 1)             | Min. | Тур.                                          | Max.                                          | Unit |
|--------------------------|-------|-------------------------------------------------|--------------------------|------------------------------|------|-----------------------------------------------|-----------------------------------------------|------|
| DC CH                    | ARACT | ERISTICS                                        |                          |                              |      |                                               |                                               |      |
| <u>&gt;</u>              | VDD   | Voltage Supply Voltage                          |                          |                              | 2.4  | 3                                             | 5                                             | V    |
| ddr                      | IDD   | Operating Supply Current                        | V <sub>DD</sub> = 2.4V   |                              |      |                                               | 1.8                                           | mA   |
| งั                       | IDDO  | Stand-by Supply Current                         | V <sub>DDO</sub> = 2.55\ | /                            |      |                                               | 0.3                                           | mA   |
| t,                       |       | Input Voltage Levels                            |                          |                              |      |                                               |                                               |      |
| and<br>Inpu              | VIH   | Logical "1"                                     |                          |                              |      | 80% of<br>(V <sub>DD</sub> -V <sub>SS</sub> ) | V <sub>DD</sub><br>+ 0.3                      | V    |
| Row                      | VIL   | Logical "0"                                     |                          |                              |      | V <sub>SS</sub><br>-0.3                       | 20% of<br>(V <sub>DD</sub> -V <sub>SS</sub> ) | V    |
| 0                        | CIN   | Input Capacitance Any Pin                       |                          |                              |      |                                               | 7.5                                           | рF   |
| 2                        | Чн    | High Level Input Current                        | V <sub>DD</sub> = 2.5V   | V <sub>IN</sub> = 2.5V       |      |                                               | 1                                             | μA   |
| lato                     | կլ    | Low Level Input Current                         | V <sub>DD</sub> = 2.5V   | V <sub>IL</sub> = 0V         |      |                                               | 1                                             | μA   |
| scil                     | Гон   | High Level Output                               | V <sub>DD</sub> = 2.5V   | V <sub>OH</sub> = <u>2</u> V | -100 | -500                                          |                                               | μA   |
| 0                        | IOL   | Low Level Output Current                        | V <sub>DD</sub> = 2.5V   | V <sub>OL</sub> = 0.5V       | 100  | 500                                           |                                               | μA   |
| Digit.<br>Freq.<br>Outp. | IOL   | Low Level Output Current<br>(open drain output) | V <sub>DD</sub> = 2.5V   | V <sub>OL</sub> = 1V         | 100  |                                               |                                               | μA   |
| ter                      | Vo    | Output DC Voltage<br>Without Tones              | V <sub>DD</sub> = 2.5V   |                              |      |                                               | 200                                           | mν   |
| Ē                        | ۷o    | Output DC + AC Voltage<br>With 2 Tones          | V <sub>DD</sub> = 2.5V   | (see note 2)<br>(see fig. 1) | 0.63 | 0.84                                          | 1.05                                          | v    |
| put                      | юн    | Output Drive Current                            | V <sub>DD</sub> = 2.5V   | V <sub>OH</sub> = 1.5V       | -100 |                                               |                                               | μA   |
| Mu                       | IOL   | Output Sink Current                             | V <sub>DD</sub> = 2.5V   | V <sub>OL</sub> = 1V         | 20   |                                               |                                               | μA   |

#### AC CHARACTERISTICS

| llator            | R <sub>F</sub>  | Feedback Oscillator<br>Resistance                                                                                                                                                                                                                                               |                                   |                              | 4   | 4.5  |                                                              | MΩ                    |
|-------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------------------|-----|------|--------------------------------------------------------------|-----------------------|
| Sci               | CI              | Input Capacitance to V <sub>DD</sub>                                                                                                                                                                                                                                            |                                   |                              |     | 9.5  | 10.5                                                         | рF                    |
| 0                 | Co              | Output Capacitance to $V_{DD}$                                                                                                                                                                                                                                                  |                                   |                              |     | 10.5 | 11.5                                                         | рF                    |
| Mixer             | Z <sub>01</sub> | Output Dynamic<br>Impedance with 2 tones                                                                                                                                                                                                                                        | V <sub>DD</sub> = 2.5V            |                              |     | 10   |                                                              | ΚΩ                    |
| Filter            | Z <sub>02</sub> | Output Dynamic<br>Impedance with 2 Tones                                                                                                                                                                                                                                        | V <sub>DD</sub> = 2.5V            |                              |     | 2.5  |                                                              | ΚΩ                    |
| • characteristics | ΔF<br>F         | Max, Output Tone Deviration           from standard           R1         697Hz           R2         770Hz           R3         852Hz           R4         941Hz           C1         1209Hz           C2         1336Hz           C3         1477Hz           C4         1633Hz | At crystal frequ<br>f = 4.433619M | iency<br>Hz                  |     |      | +0.5<br>-0.2<br>+0.5<br>-0.6<br>+0.6<br>-0.4<br>-0.3<br>+1.1 | %<br>%<br>%<br>%<br>% |
| Tone              | V <sub>LF</sub> | Low Frequency Tones<br>Amplitude at Filter Out                                                                                                                                                                                                                                  | V <sub>DD</sub> = 2.5V            | (see note 3)<br>(see fig. 2) | 124 |      | 148                                                          | mVpp                  |
|                   | V <sub>HF</sub> | High Frequency Tones<br>Amplitude at Filter Out                                                                                                                                                                                                                                 | V <sub>DD</sub> = 2.5V            | (see note 3)<br>(see fig. 2) | 157 |      | 187                                                          | mVpp                  |
| 1                 |                 |                                                                                                                                                                                                                                                                                 |                                   |                              |     |      |                                                              |                       |



#### ELECTRICAL CHARACTERISTICS (continued)

|             |                | Parameter                                                         | Test Conditions (see note 1)                 | Min. | Тур. | Max.       | Unit       |
|-------------|----------------|-------------------------------------------------------------------|----------------------------------------------|------|------|------------|------------|
|             |                | Pre-emphasis                                                      |                                              | 1.25 | 2    | 2.75       | dB         |
| acteristics | -              | Unwanted Frequency<br>Components<br>at f = 3.4KHz<br>at f = 50KHz |                                              |      |      | -33<br>-80 | dBm<br>dBm |
| e char      |                | Total Harminic Distortion<br>for a Single Frequency               | V <sub>DD</sub> = 2.5V                       |      |      | 5          | %          |
| Ton         | ts             | Start-up Time                                                     | $V_{DD} = 2.5V$<br>(see fig. 4) (see fig. 5) |      | 3    | 5          | ms         |
|             | t <sub>r</sub> | Supply Voltage Rise Time                                          | V <sub>DD</sub> = 2.5V                       |      |      | 250        | ms         |

Note 1: This device has been designed to be connected to LS342 MF tone dialler line interface, from which it takes a V<sub>DD</sub> = 2.4V min, therefore many parameters are tested at this value.

Note 2: The value of DC output component at two different conditions of supply voltage, with two tones activated, can be related as follows:

$$V_{DC'} = V_{DC} \frac{V_{DD'}}{V_{DD}}$$

Note 3: The value of AC output components (V<sub>LF</sub>, V<sub>HF</sub>) at two different conditions of supply voltages can be related as follows:

$$V_{LF'} = V_{LF} - \frac{V_{DD'}}{V_{DD}} \qquad \qquad V_{HF'} = V_{HF} - \frac{V_{DD'}}{V_{DD}}$$

The values are measured with two tone at the output.

#### FUNCTIONAL DESCRIPTION

#### OSCILLATOR (OSC. IN - OSC. OUT)

The oscillator circuit has been designed to work with a 4.433619MHz crystal ensuring both fast start-up time and low current consumption.

When  $V_{DD}$  is applied and a key is activated two inverters are paralleled (see fig. below) to decrease the total  $r_{ON}$  resistance.

After oscillations have started one of the two

buffers is switched off and the current consumption is reduced to 2/3 of the initial value.

Feedback resistance and load capacitances are integrated on the chip ensuring good temperature performance.

When the device is supplied but no key is activated, the oscillator is in the stand-by mode to minimize power consumption.





#### KEYBOARD INPUTS (C1, C2, C3, C4 - R1, R2, R3, R4)

Each keyboard input has an internal protection circuit; when a button is pressed, the oscillator starts and dynamic scanning of keyboard is realised.

This allows to the detection of which button has been pressed.

When two or more column or row inputs are activated no tone is generated.

#### DIGITAL FREQUENCY OUTPUT

This output is intended for testing only; when a single tone is activated, at this output is available a digital signal whose frequency is 16 times the selected output tone frequency. This output is an open collector N-channel transistor.

#### MIXER OUTPUT

The two reconstructed sine waves are buffered then mixed in a resistive array network that also restores the DC output level.





#### FILTER (Filter Input, Filter Output)

A unity gain amplifier is available to realize a two pole active filter (see fig. below). The output of this amplifier is held low until tones are valid, it than rises to about 0.85V at  $V_{DD} = 2.5V$ . Tones are superimposed on this DC.

The output DC component is very precise and stable to allow DC coupling with the LS342 DTMF line interface and LS156 speech circuit with MF interface.

The output dynamic impedance of the filter is about 2.5K $\Omega$ .





The following equivalent circuit should be applied during filter design:



It is evident that R1 and R2 should be kept high to avoid undue influence of Mixer and Filter output impedances.

The following values are suggested:

 $\begin{array}{l} \text{R1} = 430 \text{K}\Omega \pm 2\% \\ \text{R2} = 82 \text{K}\Omega \pm 2\% \\ \text{C1} = 820 \text{pF} \pm 10\% \\ \text{C2} = 120 \text{pF} \pm 10\% \end{array}$ 

#### MUTE OUTPUT

Mute output becomes active when a key is activated eliminating keyboard bounces and remains active for all the duration of tone transmission.

If the key is released before the oscillator produces the correct control signals, mute output is disabled.

Fig. 1 - DC + AC out level measurement test set

#### SINGLE TONE PROCEDURE

This is accomplished through the following steps:

- 1) Activate simoultaneously 1, A, D inputs, appling logic 1'S. This implies the use of logic level sources. The single contact keyboard does not allow this procedure.
- 2) The device enters the "test mode" Now any single row or column frequency (or both) can be activated at out put applying logic "1" to correspondant input (inputs).
- 3) To get out from "test mode" reply 1, A, D activation (or though) power off power on.







#### Fig. 2 - Out tone level measurement test set



#### Fig. 3 - THD measurement test set





#### Fig. 4 - Start-up time measurement test set



Fig. 5 - Start-up time definition





#### TYPICAL APPLICATIONS





#### M761EA application circuit with LS342 line interface



\*





### TONE RINGER

- WIDE OUTPUT TONE SELECTION
- DIRECT DRIVE FOR PIEZOCERAMIC OR DYNAMIC TRANSDUCERS
- BUILT IN BAND PASS FILTER (20 TO 60Hz)
- μP CONTROL INPUT
- CMOS TECHNOLOGY



#### DESCRIPTION

The M764A is a high performance electronic ringer suitable for application in standard and parallel connection telephones; it can also be used as an alarm indicador. An incorporated bandpass filter prevents spurious ringing caused by transients and dialling pulses. Pin-selectable options permit three, two and single tone sequences.

The output stage allows direct drive of both piezoceramic and dynamic transducers. The output tone level can be externally programmed to increase gradually during the first three bursts. Output tone stability and the bandpass filter corner frequencies are guaranteed by a crystal controlled oscillator.

The M764A is available in 16 pin dual in-line plastic.



#### ABSOLUTE MAXIMUM RATINGS

| Symbol           | Parameter                   | Value                        | Unit |
|------------------|-----------------------------|------------------------------|------|
| V <sub>DD</sub>  | Supply voltage              | -0.5V to +17                 | V    |
| V <sub>1</sub>   | Input voltage               | -0.3 to V <sub>DD</sub> +0.5 | v    |
| P <sub>tot</sub> | Power dissipation           | 400                          | mW   |
| T <sub>op</sub>  | Operating temperature range | -25 to 70                    | °C   |
| T <sub>stg</sub> | Storage temperature range   | -55 to 125                   | °C   |

Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



#### **BLOCK DIAGRAM**



#### **ELECTRICAL CHARACTERISTICS** (All parameters are tested at $T_{amb} = 25^{\circ}C$ )

| Parameter   |                 |                                      | Test condit                           | Min.     | Тур.  | Max. | Unit |          |
|-------------|-----------------|--------------------------------------|---------------------------------------|----------|-------|------|------|----------|
| DC          | CHARA           | CTERISTICS                           |                                       |          |       |      |      |          |
|             | VDD             | Voltage supply                       |                                       |          | 6     |      | 17   | V        |
| Supply      | V <sub>тн</sub> | Power on/off reset threshold         |                                       |          | 4.5   |      | 5.5  | V.,      |
|             | V <sub>тн</sub> | Sequence logic power<br>on/off reset |                                       |          | 1.8   |      | 2.8  | <b>v</b> |
|             | IDD             | Operating supply current             | V <sub>DD</sub> =15V OE=1             |          |       | 0.75 | mA   |          |
|             | looo            | Stand-by supply current              | V <sub>DD</sub> = 15V                 |          |       |      | 0.15 | mA       |
| ō           | мі              | Main oscillator input                | I <sub>1H</sub> V <sub>1H</sub> =15V  | V=== 15V |       |      | +5   |          |
| in oscillat |                 |                                      | I <sub>IL</sub> ∨ <sub>IL</sub> ≈ 0∨  | 000-100  |       |      | -1   | ] "      |
|             | MO1             | Main oscillator output 1             | I <sub>OH</sub> V <sub>OH</sub> = 13V | V= 15V   | - 250 |      |      |          |
| Ř           |                 |                                      | I <sub>OL</sub> V <sub>OL</sub> = 1V  | 100-100  | + 250 |      |      | ] ~ _    |

#### ELECTRICAL CHARACTERISTICS (continued)

| Parameter        |                             |                                   | Test conditions                                           |                       |         | Min. | Тур. | Max. | Unit |  |
|------------------|-----------------------------|-----------------------------------|-----------------------------------------------------------|-----------------------|---------|------|------|------|------|--|
|                  | SI                          | Sweep oscillator input            | I <sub>IH</sub> V <sub>IH</sub> =                         | 15V                   | V =15V  |      |      | +1   |      |  |
| Sweep oscillator |                             |                                   | I <sub>IL</sub> V <sub>IL</sub> =                         | 0V                    | VDD-13V |      |      | -1   |      |  |
|                  | S01                         | Sweep oscillator output 1         | I <sub>он</sub> V <sub>он</sub> =                         | = V <sub>DD</sub> -1V | V=15V   | -90  |      |      |      |  |
|                  |                             |                                   | I <sub>OL</sub> V <sub>OL</sub>                           | V <sub>DD</sub> 13V   | VDD-13V | + 90 |      |      |      |  |
|                  | SO2 Swe                     | Sweep oscillator output 2         | I <sub>OH</sub> V <sub>OH</sub> ⁼                         | = V <sub>DD</sub> -1V | V=15V   | -90  |      |      | μΑ   |  |
|                  |                             |                                   | i <sub>ot</sub> v <sub>ot</sub>                           | V <sub>DD</sub> 13V   | VDD-15V | + 90 |      |      |      |  |
| st               | EIN Enable input            |                                   | I <sub>IH</sub> V <sub>IH</sub> =                         | 15V                   |         |      | 0.1  | + 1  |      |  |
| l pin            | ODM Output drive mode       | $I_{IL}$ $V_{IL} = 0V$            |                                                           |                       |         | -0.1 | -1   | μΑ   |      |  |
| Contro           | A Output sequence selection | I <sub>IH</sub> V <sub>IH</sub> = | 15V                                                       |                       |         | 0.1  | 5    | μΑ   |      |  |
|                  | C *                         |                                   | $I_{IL}$ $V_{IL} = 2V$                                    |                       |         | 1    |      | mA   |      |  |
|                  | FRI                         | Frequency input                   | IIL VIL=                                                  | 0V                    |         |      |      | 1    |      |  |
| req.             |                             |                                   | I <sub>IH</sub> V <sub>IH</sub> ≈4V                       |                       | 4       | 20   | 40   | ] #^ |      |  |
|                  |                             |                                   | V <sub>TH</sub>                                           |                       |         | 2    |      | 4    | V    |  |
| put<br>ble       | OE                          |                                   | I <sub>OH</sub> V <sub>DD</sub><br>V <sub>O</sub>         | = 15V<br>= 13V        |         | 10   |      |      | mA   |  |
| Out              |                             |                                   | I <sub>OL</sub> V <sub>DD</sub><br>Vo                     | = 15V<br>= 1V         |         | 1    |      |      |      |  |
|                  | то                          | Output                            | I <sub>OH</sub> VDD<br>VO                                 | 15V<br>13V            |         | 10   |      |      |      |  |
| Tone outputs     |                             |                                   | I <sub>OL</sub> V <sub>DD</sub><br>V <sub>O</sub>         | = 15V<br>1V           |         | 10   |      |      |      |  |
|                  | TO                          | Inverted output                   | I <sub>OH</sub> V <sub>DD</sub> 15V<br>V <sub>O</sub> 13V |                       | 10      |      |      |      |      |  |
|                  |                             |                                   | I <sub>OL</sub> V <sub>DD</sub><br>V <sub>O</sub>         | 15V<br>1V             |         | 10   |      |      | - mA |  |

M764A

\* Input resistor of 1.5K $\Omega$  is active until VTR of input inverter is reached

#### AC CHARACTERISTICS

| ain<br>lator     | <sup>t</sup> SM | Start up time | V <sub>DD</sub> = 6V<br>f <sub>o</sub> = 455 KHz                  |                | 10 | ms |
|------------------|-----------------|---------------|-------------------------------------------------------------------|----------------|----|----|
| oscil            |                 |               | R <sub>F</sub> = 1 MΩ<br>C <sub>I</sub> = C <sub>O</sub> = 100 pF | see tables 1-2 |    |    |
| Sweep<br>oscill. | t <sub>SS</sub> | Start up time | V <sub>DD</sub> = 6V<br>f = 1140 to 11400 Hz                      | (*)            | 5  | ms |

(\*)  $R > 50 \text{ K}\Omega$ 

C > 100 pF



#### FUNCTIONAL DESCRIPTION

#### Main Oscillator

The main oscillator has been designed to be driven either by an external RC network or by a ceramic resonator (see fig. 1):

Fig. 1 - a) Crystal controlled oscillator



The accuracy of the output tones and of the band-pass filter characteristics are determined by the accuracy of the main oscillator frequency.

The crystal guarantees good performance over the whole temperature range with no external trimmer. The main oscillator as well as the sweep oscillator are maintained in a stand-by condition or forced to run according to table 1.

#### Sweep Oscillator

The sweep oscillator (fig. 2) controls the repetition rate of the output tone sequence. The output repetition period is given by





#### Output Tone Activation (pins FEN, EIN, FRI)

The output stage is enabled by the signal OE (output enable) under control of pins FEN, EIN, FRI as shown in table 1, and fig. 3.

Pin FEN and EIN are standard C-MOS inputs.

Pin FRI has a pull-down resistor of approximately 300 K $\alpha$ .









#### Fig. 3 - Timing diagram



#### Output Enable (OE)

The output enable pin (OE) can be used in special application to drive a LED or any external circuit to indicate that an incoming ringing signal has been detected by the tone ringer as in automatic responders. OE timing diagrams are shown in table 1.

The OE output stage configuration is shown in fig. 4.

Fig. 4



#### Tone Outputs (TO, TO)

Two complementary outputs are provided to drive in a bridge configuration both piezoceramic and dynamic transducers (see fig. 5).

Fig. 5





The configuration of the output buffer is shown in fig. 6.

Fig. 6



The output waveform is a square wave with 50% duty cycle.

The generated tone level can be constant or can be gradually increased up to the max. level during the detection of the first three ring signals.

This function has been implemented controlling the output voltage swing that can be  $V_{DD}$  for max. output level, 0.4  $V_{DD}$  for the intermediate output level and 0.1  $V_{DD}$  for the lowest output level.

#### Output Drive Mode (ODM)

The output level is constant if this pin is a logical 0: it gradually increases to the max, level if this pin is a logical 1: the sequence can take place if after the first ring signal during the ring tone pause period the supply does not fail below the power on reset threshold (5.5V) and always starts from the lowest level.

#### **Output Tone Selection (B)**

| Table 2 | В      | Output tone sequences $f_{max oscill.} = 455 KHz$ |              | and frequencies |
|---------|--------|---------------------------------------------------|--------------|-----------------|
|         | 0<br>1 | 800<br>800                                        | 1066<br>1066 | 1333            |



#### TYPICAL APPLICATIONS

#### a) Tone ringer for standard telephone applications



If pin EIN is connected to V<sub>DD</sub> the ringer is activated by frequencies upper than 20Hz.

- In both cases the volume potentiometer can be avoided connecting the ODM to V<sub>DD</sub> allowing the gradually increase of the ringer volume in three steps.
- The number of the output available tones and their frequencies are controlled by ABC pins according to table 2.
- b) Tone ringer for alarm, buzzer or ring tone detection in centralized equipments.





#### Anti Tapping Application

In the anti-tapping application an input current threshold is established.






### TONE RINGER

- WIDE OUTPUT TONE SELECTION
- DIRECT DRIVE FOR PIEZOCERAMIC OR DYNAMIC TRANSDUCER
- BUILT IN BAND PASS FILTER (14 TO 66Hz)
- BUILT IN DIODE BRIDGE





The M774 is a high performance electronic ringer suitable for application in standard telephone sets. An incorporated band pass filter prevents spurious ringing caused by transients and dialling pulses. Pin selectable options permit three and two tone sequences with different sweep rate. The ouput stage allows direct drive of both piezoceramic and dynamic transducers.

The M774 is available in a 14 lead dual in-line plastic and ceramic package.



### ABSOLUTE MAXIMUM RATINGS

| Symbol           | Parameter                   | Value                        | Unit |
|------------------|-----------------------------|------------------------------|------|
| V <sub>DD</sub>  | Supply voltage              | -0.5 to +20                  | V    |
| V <sub>1</sub>   | Input voltage               | -0.5 to V <sub>DD</sub> +0.5 | V    |
| P <sub>tot</sub> | Power dissipation           | 400                          | mW   |
| T <sub>op</sub>  | Operating temperature range | -0 to 70                     | °c   |
| T <sub>stg</sub> | Storage temperature range   | -55 to 80                    | °C   |

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



### TYPICAL APPLICATION



### **ELECTRICAL CHARACTERISTICS** (All parameters are tested at $T_{amb} = 25^{\circ}C$ )

|                 | Parameter                    | Test condition                                                        | Min.  | Тур. | Max      | Unit     |
|-----------------|------------------------------|-----------------------------------------------------------------------|-------|------|----------|----------|
| DC CHA          | ARACTERISTIC                 |                                                                       |       |      |          |          |
| V <sub>DD</sub> | Voltage Supply               |                                                                       | 7     |      | 16.0     | V        |
| V <sub>TH</sub> | Power on/off Reset Threshold |                                                                       | 4.0   |      | 5.5      | v        |
| IDD             | Operating Supply Current     | V <sub>DD</sub> = 15V                                                 |       |      | 0.75     | mA ·     |
| IDDO            | Stand-by Supply              | V <sub>DD</sub> = 15V                                                 |       |      | 0.15     | mA       |
| мі              | Main Oscillator Input        | $I_{IH} V_{IH} = 15V$ $I_{IL} V_{IL} = 0V$                            |       |      | +5<br>-1 | μΑ<br>μΑ |
| M01             | Main Oscillator Output 1     | $I_{OH} V_{OH} = 13V_{DD} = 15V_{OL} = 2V_{DD} = 15V_{OL}$            | + 250 |      |          | μΑ       |
| M02             | Main Oscillator Output 2     | $I_{OH} V_{OH} = 13V_{DD} = 15V$<br>$I_{OL} V_{OL} = 2V$              | + 250 |      |          | μΑ       |
| то              | Output                       | $I_{OH} V_{DD} = 15V$<br>$V_{O} = 13.5V$                              | 10    |      |          |          |
|                 |                              | $\begin{array}{c} I_{OL} V_{DD} = 15V \\ V_{O} = 1V \end{array}$      | 10    |      |          | mA       |
| то              | inverted output              | $I_{OH} V_{DD} = 15V$<br>$V_{O} = 13.5V$                              | 10    |      |          |          |
|                 |                              | $\begin{array}{rcl} I_{OL} & V_{DD} = 15V \\ V_{O} &= 1V \end{array}$ | 10    |      |          | mA       |



| Parameter | Test condition | Min. | Тур. | Max | Unit |
|-----------|----------------|------|------|-----|------|
|           |                |      |      |     |      |

### AC CHARACTERISTICS

| ts               | Start Up time                         | $V_{DD} = 6V  f_0 = 32kHz$           |     | 10 |    | ms |
|------------------|---------------------------------------|--------------------------------------|-----|----|----|----|
| fmin             | Low frequency limit                   | $f_0 = 32 k Hz$                      |     | 14 |    | Hz |
| f <sub>max</sub> | High frequency limit                  | f <sub>o</sub> = 32kHz               |     | 66 |    | Hz |
| tos              | Stop time                             | $f_0 = 32 \text{kHz}$                |     |    | 36 | ms |
| Zin              | Small signal<br>stand by<br>impedance | Z <sub>in</sub> = 1.5Vr ms<br>a 1kHz | 100 |    |    | ΚΩ |

### FUNCTIONAL DESCRIPTION

### Ringing input (IRI)

This input is connected the telephone line according to the application circuit shown. The tone output is enabled only if the ringing signal frequency is between 14 Hz and 66 Hz.

### Output tone selection

Different output tone sequences are selectable as shown in table 1.

**Table 1** ( $f_{osc} = 32kHz$ )

| А | В | С | Frequencies output |      |      |  |
|---|---|---|--------------------|------|------|--|
| 0 | 0 | 1 | 233                | 382  | 446  |  |
| 0 | 1 | 0 | 800                | 1066 | 1333 |  |
| 0 | 1 | 1 | 400                | 533  | 666  |  |
| 1 | 0 | 0 |                    | 1000 | 1250 |  |
| 1 | 1 | 0 |                    | 1172 | 1333 |  |
| 0 | 0 | 0 | 466                | 764  | 892  |  |
| 1 | 0 | 1 |                    | 500  | 625  |  |
| 1 | 1 | 1 |                    | 586  | 666  |  |

### Oscillator (MI, MO1, MO2)

M774 uses an inexpensive RC oscillator.



The good stability against supply voltage of this configuration ensures good bandpass filter performance.



### Tone outputs (TO, TO)

Two complementary outputs are provided to drive in bridge configuration both piezoceramic and dynamic transducers see fig.



The configuration of the output buffer is shown in fig.



The output waveform is a square wave with 50% duty cycle.

#### Sweep rate selection

With the M774 it's possible to select two different sweep rates of the output tones according to tab. 2

#### Table 2

| S | Sweep rate |
|---|------------|
| 0 | 10 Hz      |
| 1 | 20 Hz      |

### **TIMING DIAGRAM**







ADVANCE DATA

### THREE-TONE RINGER

- ON-CHIP RECTIFIER BRIDGE AND TRAN-SIENT PROTECTION
- DIRECT DRIVE OF PIEZOCERAMIC OR DYNAMIC TRANSDUCERS
- NOISE SUPPRESSION BY DIGITAL FRE-QUENCY FILTER AND LEVEL DETECTOR
- USES LOW COST CERAMIC RESONATOR FOR MAIN OSCILLATOR
- REPETITION RATE OF TONE SEQUENCE ADJUSTABLE BY RC TIME CONSTANT



The M1094 replaces the electromechanical telephone bell and calls the subscriber by a melodic tone sequence. It derives its power supply by rectifying the ac ringing signal, requires only a minimum of additional components and is compatible with the conventional telephone network.

# B DIP-14 Plastic ORDERING NUMBER : M1094 B1



### Fig. 1 - Block Diagram



This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice. 473 6/86



### ABSOLUTE MAXIMUM RATINGS

| Symbol           | Parameter                                               | Value                                                       | Unit |
|------------------|---------------------------------------------------------|-------------------------------------------------------------|------|
|                  | Supply Current                                          | 15, 17 = ± 25                                               | V    |
| V <sub>1</sub>   | Input Voltage                                           | V <sub>1</sub> V <sub>SS</sub> -0.3 to V <sub>DD</sub> +0.3 | V    |
|                  | Output Current                                          | l 11, l12, l14 = ± 10                                       | mA   |
| Τ <sub>οp</sub>  | Operating Ambient Temperature                           | -25 to +60                                                  | °C   |
| T <sub>stg</sub> | Storage Temperature                                     | -40 to +125                                                 | °C   |
|                  | Furthermore, the conditions of section 9 are applicable |                                                             |      |

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### RECOMMENDED OPERATING CONDITIONS

| Symbol | Parameter                                 | Min. | Тур. | Max. | Unit |
|--------|-------------------------------------------|------|------|------|------|
| fc     | Clock Oscillator Frequency                | -    | 455  | -    | KHz  |
|        | Power Supply (See Functional Description) |      | -    | -    | -    |

### **ELECTRICAL CHARACTERISTICS** (at V6-4 = 10V; $f_c = 455 KHz$ ; $T_{amb} = 25^{\circ}C$ )

| Symbol                                                | Parameter                                                                                                                                                                                                                                                                      | Min.     | Тур.                | Max.             | Unit        |
|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------|------------------|-------------|
| 15, 17                                                | Current consumption, outputs without load.                                                                                                                                                                                                                                     |          | 1.4                 | 1.8              | mA          |
| fin                                                   | Frequency range of the ac input current into pins 5 and 7 which gives an output signal at pins 11 and 12; (Test Circuit – Fig. 7).<br>a) Pin 1 unconnected<br>b) Pin 1 connected to pin 4 = $V_{SS}$<br>c) Pin 1 connected to pin 6 = $V_{AD}$<br>dc operation (See section 3) | 23<br>12 |                     | 54<br>54         | Hz<br>Hz    |
| fin                                                   | Frequency ranges of the ac input current into pins 5 and 7 which<br>do not produce output signals at pins 11 and 12; (Test circuit –<br>Fig. 8).<br>a) Pin 1 unconnected                                                                                                       | 0<br>60  |                     | 18<br>∞          | Hz<br>Hz    |
| Ron                                                   | On-resistance of outputs:<br>pin 11, pin 12, at $I_{OL}$ = 5mA or $I_{OH}$ = -5mA<br>pin 14, at $I_{OL}$ = 5mA<br>pin 14, at $I_{OH}$ = -5mA                                                                                                                                   |          |                     | 90<br>500<br>300 | 2<br>2<br>2 |
| f <sub>01</sub><br>f <sub>02</sub><br>f <sub>03</sub> | Frequency of the output signal at pin 11, pin 12                                                                                                                                                                                                                               |          | 813<br>1083<br>1354 |                  |             |
|                                                       | Start-up time of clock oscillator                                                                                                                                                                                                                                              |          |                     | 10               | ms          |
| V6-4                                                  | Internal supply voltage limitation at 15, 17 = 10mA                                                                                                                                                                                                                            | 15       |                     | 18               | v           |
| V6-4 ON<br>V6-4 OFF                                   | Switching levels of voltage level detector :<br>Turn-on level<br>Turn-off level                                                                                                                                                                                                | 6<br>3   |                     | 7.5<br>4.5       | v<br>v      |

### GENERAL DESCRIPTION

The M1094 replaces the customary electromechanical telephone bell and calls the subscriber by a melodic tone sequence, using a small magnetic or piezoceramic sound transducer. The melody ringer circuit, together with its transducer is powered by the ringing current from the exchange. This makes it compatible with the conventional telephone network and, in addition, no battery or mains connections are needed (Fig. 2). It is also possible to apply a DC signal instead of the AC ringing signal (Fig. 3). As shown in Fig. 2 and 3 the amount of additional components is reduced to a minimum.

### FUNCTIONAL DESCRIPTION OF THE TONE RINGER CIRCUIT

### POWER SUPPLY

The tone ringer circuit (Fig. 2) derives the power required for its operation from the ringing AC supplied by the exchange via linea a and b. Together with the loop resistance, the specified  $1\mu$ F isolating capacitor and a 2.2K $\Omega$  resistor is needed to ensure a minimum impedance.

The supplied alternating current is fed to pins 5 and 7 of the tone ringer and is rectified by means of an integrated bridge circuit in the M1094. The rectified current charges the electrolytic capacitor at pin 4 and 6. The direct voltage V6-4 generated across this capacitor is the supply for the internal circuitry. It mainly depends on the loop resistance and on the ringing frequency. Its maximum value is limited by an internal Zener diode to about 16V.

### CLOCK SIGNAL GENERATION

The clock oscillator, integrated in the M1094 tone ringer  $I_{\rm C}$  requires only an inexpensive ceramic resonator connected to pins 2 and 3, for example the 455KHz type Murata CSB 455E. The frequency of this oscillator is used to derive the three output tone frequencies and the clocks for the input frequency comparator.

### MONITORING THE INPUT RINGING FRE-QUENCY

The frequency  $f_{IN}$  of the ringing AC supplied to the inputs pins 5 and 7 is monitored in the M1094 by a frequency comparator. The result of the frequency comparison is used as one criterion for activating the tone generator (see section 4 for the other criterion). The circuit generates output tones only if the input ringing signal is inside a specified frequency band. Three different modes can be selected by the option pin 1.

a) Pin 1 unconnected :

In this mode a frequency  $f_{\rm IN}$  from 23 to 54Hz will be accepted for producing the output tone sequence.

b) Pin 1 connected to pin 4 = 0

In this mode a frequency  $f_{\rm IN}$  from 12 to 54Hz will be accepted. Due to this option, the M1094 can also be employed in telephone systems having a ringing frequency below 20Hz.

c) Pin 1 connected to pin 6 = 1In this mode the result of the frequency comparison has no influence. A DC signal can be applied to the M1094 at pins 4 and 6 or pins 5 and 7 for producing the output tone sequence.

A digital noise suppression circuit in the M1094 ensures that noise signals in the range from 0Hz to 20KHz and with a maximum amplitude of 9V RMS will not affect the correct function of the M1094 if the input ringing signal applied to the terminals and b of Fig. 2 has an amplitude of 50V RMS and a frequency in the range specified for producing an output signal.

### VOLTAGE LEVEL DETECTOR

The voltage level V6-4 is monitored in the M1094 and used as another criterion for activating the tone generator. The tone sequence will be started when V6-4 increases to a level around 6V. The tone sequence will be ended when V6-4 decays to a level around 3V.

### TONE SEQUENCER

The ringing signal produced by the M1094 is a sequence which is determined by the external RC network of the tone sequence oscillator and by the ratio of the frequency divider. The relationship between repetition rate  $f_{\rm R}$  and oscillator frequency  $f_{\rm OS}$  is:

$$f_{R} = \frac{f_{OS}}{3 \cdot 32}$$

The repetition frequency can be adjusted from 2.4Hz  $\pm$  0.2Hz to 25Hz  $\pm$  3.5Hz using the connection scheme of Fig. 4 and the following component values:



The repetition frequency can be calculated using the formula:

$$f_{R}$$
 (Hz) =  $\frac{10^{6}}{134.4 \cdot C \cdot (20 + R)}$ 

with C(nF) = capacitance between pins 8 and 9,  $R(K\Omega)$  = resistance between pins 8 and 10.

The repetition frequency depends slightly on the supply voltage V6-4. The variation is equal or less than +4% per 1V.

### TONE GENERATOR

The ringing signal is a sequence of three tones. Their frequencies are derived from the clock frequency at division rates of 560, 420 and 336. Depending of the clock frequency  $f_C$  the tone frequencies are :

813Hz, 1083Hz, 1354Hz for  $f_{C} = 455$ KHz or 800Hz, 1067Hz, 1333Hz for  $f_{C} = 448$ KHz

This is a harmonic ratio of 3:4:5. The sequence will be started if two conditions are fulfilled: The input ringing signal  $f_{IN}$  has to be inside a specified frequency band and the supply voltage V6-4 has to be increased to the turn-on level. The sequence always starts with the lowest tone. The sequence ends, if  $f_{IN}$  departs from the specified frequency band or if V6-4 is lowered to the turn-off level.

### TONE OUTPUT

The output amplifier of the M1094 tone ringer is a push pull bridge circuit. It supplies two square wave signals of opposite phase at pin 11 and pin 12. The high value of the signal equals the potential of pin 6 and the low value equals the potential of pin 4, if no load is connected to the outputs. Optionally, the pulsewidth of the squarewave output signal can be limited to 0.2ms internally, in order to save the components of an external limiting circuit containing a capacitor. The shorter pulse-width is of advantage in the case of an electromagnetic transducer being used which will operate with increased efficiency in this case. The connection of pin 13 determines the mode; when connected to pin 4, the pulsewidth is not affected. If pin 13 is left unconnected, the pulsewidth will be 0.2ms. The waveform of the current through the load is shown for both cases in Fig. 5.

### DIGITAL OUTPUT

The digital outuput pin 14 can be used for connecting a supplementary load to the supply terminals pins 4 and 6 when the tone generation is deactivated. Without the supplementary load the voltage V6-4 may decrease significantly upon activation of the tone generation.

The digital output is at the voltage level of pin 6 as long as the two conditions ( $f_{IN}$  and V6-4) for the tone generation are not fulfilled. A supplementary load current can then be drawn through an external resistor between pins 14 and 4. As soon as the conditions for the tone generation are fulfilled, the digital output switches to the voltage level of pin 4.

### OVERLOAD PROTECTION

The M1094 can withstand an alternating voltage of 110V at a frequency of 50Hz across terminals a and b of Fig. 2 for 15 seconds.

The circuit will not be damaged by a transient voltage test with the following test conditions:

| Voltage across the charge capacitor | 2KV          |
|-------------------------------------|--------------|
| Pulse timing                        | 10/700µs     |
| Pulse sequence                      | 30s          |
| Number of transients                | 16           |
| Polarity change after               | 5 transients |
| Test circuit                        | Fig. 4       |









Figg. 5a/5b - Diagram of output current through a load between pins 11 and 12



Fig. 6 - Circuit for transient voltage test described in section 9



Fig. 7 - Test circuit which activates the output signal generator (see also frequency specification)



Fig. 8 - Test circuit which does not activate the output signal generator (see also frequency specification)





M2560A

### DECADIC PULSE DIALLER

- R-C OSCILLATOR GENERATES ALL TIMING WITH AN ACCURACY BETTER THAN ± 5% OVER COMPLETE TEM-PERATURE RANGE
- DIALLING SPEED CAN BE REGULATED VIA OSCILLATOR FREQUENCY
- TWO MARK/SPACE RATIONS: 33 <sup>1</sup>/<sub>3</sub> / 66 <sup>2</sup>/<sub>3</sub> OR 40/60
- AVAILABILITY OF REDIAL WITH TWEN-TY DIGIT MEMORY WHICH ALSO FUNC-TIONS AS BUFFER DURING DIALLING
- CMOS PROCESS
- IGNORES MULTY KEY ENTRIES

The M2560 converts the key press signals into a series of digital pulses similar to those generated by a mechanical dialler.

The M2560A is available in 18-lead dual in-line plastic package.





### **BLOCK DIAGRAM**



M2560A

|                   | Parameter                            |                          | Test Conditions                                                                                                                                                                        | Min.                                          | Max.                                          | Units    |
|-------------------|--------------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----------------------------------------------|----------|
|                   | Output Current Levels                |                          |                                                                                                                                                                                        |                                               |                                               |          |
| I <sub>OLDP</sub> | DP Output Low<br>Current (Sink)      | 3.5                      | V <sub>OUT</sub> = 0.4V                                                                                                                                                                | 125                                           |                                               | μΑ       |
| I <sub>OHDP</sub> | DP Output High<br>Current (Source)   | 1.5<br>3.5               | V <sub>OUT</sub> = 1V<br>V <sub>OUT</sub> = 2.5V                                                                                                                                       | 20<br>125                                     |                                               | μΑ<br>μΑ |
| IOLM              | MUTE Output Low<br>Current (Sink)    | 3.5                      | V <sub>OUT</sub> = 0.4V                                                                                                                                                                | 125                                           |                                               | μA       |
| I <sub>ОНМ</sub>  | MUTE Output High<br>Current (Source) | 1.5<br>3.5               | V <sub>OUT</sub> = 1V<br>V <sub>OUT</sub> = 2.5V                                                                                                                                       | 20<br>125                                     |                                               | μΑ<br>μΑ |
| V <sub>DR</sub>   | Data Retention Voltage               |                          | "On Hook" $\overline{HS} = V_{DD}$ Keyboard open,                                                                                                                                      | 1.0                                           |                                               | v        |
| I <sub>DD</sub>   | Quiescent Current                    | 1.0                      | all other input pins to $V_{DD}$ or $V_{SS}$                                                                                                                                           |                                               | 750                                           | nÀ       |
| I <sub>DD</sub>   | Operating Current                    | 1.5<br>3.5               | DP, MUTEopen, HS = V <sub>SS</sub> ("Off Hook")<br>Keyboard processing and dial pulsing<br>at 10 pps at conditions as above                                                            |                                               | 100<br>500                                    | μΑ<br>μΑ |
| fo                | Oscillator Frequency                 | 1.5                      |                                                                                                                                                                                        |                                               | 10                                            | kHz      |
| ∆ fo/fo           | Frequency Deviation                  | 1,5 to 2.5<br>2.5 to 3.5 | Fixed R-C oscillator components<br>$50K\Omega \le RD \le 750K\Omega$ ;<br>$100pF \le CD^* \le 1000pF$ ;<br>$750k\Omega \le RE \le 5M\Omega$ ;<br>* $300pF$ most desirable value for CD | -3<br>-3                                      | +3<br>+3                                      | %        |
|                   | Input Voltage Levels                 |                          |                                                                                                                                                                                        |                                               |                                               |          |
| V <sub>IH</sub>   | Logical "1"                          |                          |                                                                                                                                                                                        | 80% of<br>(V <sub>DD</sub> -V <sub>SS</sub> ) | V <sub>DD</sub><br>+0.3                       | V        |
| V <sub>IL</sub>   | Logical "0"                          |                          |                                                                                                                                                                                        | V <sub>SS</sub><br>-0.3                       | 20% of<br>(V <sub>DD</sub> -V <sub>SS</sub> ) | V        |
| C <sub>IN</sub>   | Input Capacitance Any Pin            |                          |                                                                                                                                                                                        |                                               | 7.5                                           | pF       |

Note: To prevent excessive dissipation, which could damage the device,  $V_{DD}$  must always be applied before any input is applied. In addition the following conditions must be maintained:  $V_{SS} < = V_i < = V_{DD}$ . To ensure correct device reset,  $H_S = 1$  should be valid (on Hook condition)when  $V_{DD}$  is applied.

| Symbol           | Parameter                            | Value                            | Unit |  |  |  |  |  |
|------------------|--------------------------------------|----------------------------------|------|--|--|--|--|--|
| V <sub>DD</sub>  | Supply voltage                       | + 5.5                            | V    |  |  |  |  |  |
| VIN              | Voltage at any Pin                   | $V_{SS}$ -0.3V to $V_{DD}$ + 0.3 | V    |  |  |  |  |  |
| T <sub>stg</sub> | Storage Temperature Range            | -65 to + 150                     | °C   |  |  |  |  |  |
| T <sub>op</sub>  | Operating Temperature Range          | -25 to + 70                      | °C   |  |  |  |  |  |
|                  | Lead Temperature (Soldering, 10 sec) | 300                              | °C   |  |  |  |  |  |

### ABSOLUTE MAXIMUM RATINGS

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### FUNCTIONAL DESCRIPTION

### OSCILLATOR

An R-C oscillator, with external RC components (2 resistors and a capacitor), supplies all device timing.

This oscillator is operational only while a number is being dialler and dialling pulses are being transmitted. Under all other conditions, including the "On Hook" condition, the oscillator is inoperative.

Typical oscillator frequency, for 10 pps, is 2400Hz, obtained with two external  $750K\Omega$  resistors and a 270pF capacitor. A tolerance of less than  $\pm$  1% can be obtained using resistors with 5% tolerance and capacitors with a tolerance of  $\pm$  5%.

#### **KEYBOARD INTERAFACE**

The M2560 scans the keyboard to establish key state (open or closed)

### OFF HOOK OPERATION

In the Off-Hook condition, the M2560A is supplied via a 150K $\Omega$  resistor. The DP output is normally high, holding the transistor, which replaces the mechanical dial contact, in the on condition. This transistor causes the line disconnects corresponding to the key pressed.

Table 2 shows the various possible operating modes as a function of the programming pins. Obviously modifying the master clock frequency gives a proportional modification of the DIAL RATE and Inter Digit Pause. The chip also includes an anti-bounce delay of 20ms minimum.

### FIRST DIAL AND REDIAL

The digit enter rate is approximately 50ms per digit with a daialling rate in the range 7 to 20 pps. The last dialled number is held in memory for subsequent redialling. Interdigit pause can be inserted during the first dial phase by pressing the "#" key, however the total number of digits pulse pause should not excedd 20.

M2560A

Redial is obtained by lifting the handset and pressing the "#" key which causes the number to be automatically sent to the line. If a pause is detected the line pulsing is suspended untill the "#" key is pressed.

### PIN DESCRIPTION

**Keyboard Keys** (R1, R2, R3, R4, C1, C2, C3) Pins 1, 2, 3, 4, 16, 17, 18

The key contact resistance must be less then or equal to  $1 K \Omega.$ 

### Hook Switch (HS) - Pin 5

Detects the On-Hook/Off-Hook condition with a low level corresponding to the Off-Hook condition.

### Oscillator (RE, CD, RD) - Pins 6, 7, 8

Connections to the external components for the RC oscillator.

### Pulse Output (DP) - Pin 9

Supplies the dial pulses to the line disconnect transistor.



**Mute Output** (MUTE) - Pin 11 Drives the external receiver muting transistor.

Mark Space Selection (MS) – Pin 12 See relative table.

### Dial Rate Selection (DRS) - Pin 14

See relative table

Inter Digit Pause Selection (IPS) - Pin 15)

See relative table. (Note an interdigit pause is also sent before the first digit pulses are sent to the line)

V<sub>DD</sub> - Pin 13

Vss - Pin 10

## Table 2. Table for Selecting Oscillator Component Values for Desired Dialing Rates and Inter-Digit Pauses

| Dial Rate                                      | Osc. Freq. | RD RE CD                 |                              | Dial Ra | Dial Rate (pps)         |                       | (ms)                                        |                                             |
|------------------------------------------------|------------|--------------------------|------------------------------|---------|-------------------------|-----------------------|---------------------------------------------|---------------------------------------------|
| Desired                                        | (Hz)       | (kΩ)                     | ( <b>k</b> Ω)                | (pF)    | * DRS = V <sub>SS</sub> | $DRS = V_{DD}$        | $IPS = V_{SS}$                              | $IPS = V_{DD}$                              |
| 5.5/11                                         | 1320       |                          |                              |         | 5.5                     | 11                    | 1454                                        | 727                                         |
| 6/12                                           | 1440       |                          |                              |         |                         | 12                    | 1334                                        | 667                                         |
| 6.5/13                                         | 1560       | Select components in the |                              |         | 6.5                     | 13                    | 1230                                        | 615                                         |
| 7/14                                           | 1680       |                          |                              |         | 7                       | 14                    | 1142                                        | 571                                         |
| 7.5/15                                         | 1800       | of elect                 | of electrical specifications |         |                         | 15                    | 1066                                        | 533                                         |
| 8/16                                           | 1920       |                          |                              |         | 8                       | 16                    | 1000                                        | 500                                         |
| 8.5/17                                         | 2040       |                          |                              |         | 8.5                     | 17                    | 942                                         | 471                                         |
| 9/18                                           | 2160       |                          |                              |         | 9                       | 18                    | 888                                         | 444                                         |
| 9.5/19                                         | 2280       |                          |                              |         | 9.5                     | 19                    | 842                                         | 421                                         |
| 10/20                                          | 2400       | 750                      | 750                          | 270     | 10                      | 20                    | 800                                         | 400                                         |
| (f <sub>d</sub> /240)<br>(f <sub>d</sub> /120) | fd         |                          |                              |         | (f <sub>d</sub> /240)   | (f <sub>d</sub> /120) | $\left(\frac{1920}{f_i} \times 10^3\right)$ | $\left(\frac{-960}{f_i} \times 10^3\right)$ |

Note: IDP is dependent on the dialing rate selected. For example, for a dialing rate of 10 pps, an IDP of either 800ms or 400ms can be selected. For a dialing rate of 14 pps, and IDP of either 1142ms or 571ms can be selected. \* DRS status scales of a factor 2.

### Table 3.

| Function                    | Pin Designation | Input Logic Level                  | Selection                            |
|-----------------------------|-----------------|------------------------------------|--------------------------------------|
| Dial Pulse Rate Selection   | DRS             | V <sub>SS</sub><br>V <sub>DD</sub> | (f/240) pps<br>(f/120) pps           |
| Inter-Digit Pause Selection | IPS             | V <sub>DD</sub><br>V <sub>SS</sub> | $\frac{960}{f} s$ $\frac{1920}{f} s$ |
| Mark/Space Ratio            | M/S             | V <sub>SS</sub><br>V <sub>DD</sub> | 33-1/3/66-2/3<br>40/60               |
| On Hook/Off Hook            | ĦS              | V <sub>DD</sub><br>V <sub>SS</sub> | On Hook<br>Off Hook                  |

Note: f is the oscillator frequency.







### Switch Matrix Interface







### CMOS INTERRUPTED CURRENT-LOOP DIALLING CIRCUIT

- OPERATION FROM 2.5V TO 6V SUPPLY
- STATIC STANDBY OPERATION DOWN TO 1.8V
- LOW CURRENT CONSUMPTION: TYP. 40µA
- LOW STATIC STANDBY CURRENT; TYP, 1µA
- ON-CHIP OSCILLATOR FOR 3.58MHz CRYS-TAL
- 23-DIGIT CAPACITY, INCLUDING ACCESS PAUSES
- DIALLING PULSE FREQUENCY: 10Hz, (932Hz FOR TEST)
- DIALLING PULSE MARK/SPACE RATIO SELECTABLE: 1.5:1 OR 2:1
- CIRCUIT RESET FOR LINE POWER BREAKS (LONGER THEN 270ms)
- ACCESS PAUSE GENERATION AUTO-MATICALLY OR VIA THE KEYBOARD
- ACCESS PAUSE RESET: AUTOMATI-CALLY, VIA THE KEYBOARD, WITH EXTERNAL TONE RECOGNISER
- MAXIMUM DURATION OF ACCESS PAUSE SELECTABLE: 3s OB 6s
- MAXIMUM NUMBER OF ACCESS PAUSES SELECTABLE: 0, 1 OR 2
- ALL INPUTS WITH PULL-UP/PULL-DOWN (EXCEPT CE)

### DESCRIPTION

The M3326 is a single chip silicon-gate CMOS integrated circuit. It is intended to convert pushbutton keyboard entries into streams of correctly-timed line current interruptions. The input data is derived from a telephone keyboard with a 3x4 pushbutton matrix. Numbers with up to 23 digits can be retained in a RAM for redial. Access pauses can be stored automatically or via the keyboard.

The M3326 is available in 18 pin dual in-line plastic package.





This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice. 6/86

### ABSOLUTE MAXIMUM RATINGS

| V <sub>DD</sub>  | Supply voltage              | -0.3 to 8                      | V . |
|------------------|-----------------------------|--------------------------------|-----|
| V <sub>1</sub>   | Voltage on any pin          | $V_{SS}$ -0.3 to $V_{DD}$ +0.3 | V   |
| T <sub>op</sub>  | Operating temperature range | -25 to +70                     | °C  |
| T <sub>stg</sub> | Storage temperature range   | -55 to +125                    | °C  |

Stresses above those listed under "Absolute Maximum Ratings" may causes permanent damage to the device. This is a stresses ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions to extended periods may be affect device reliability.

### PIN DESCRIPTION

| Symbol          | Function                                                                                                                                                                                                                               |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SUPPLY          |                                                                                                                                                                                                                                        |
| V <sub>DD</sub> | Positive supply.                                                                                                                                                                                                                       |
| V <sub>SS</sub> | Negative supply.                                                                                                                                                                                                                       |
| INPUTS          | •                                                                                                                                                                                                                                      |
| APD             | Access Pause Delay; selects the maximum duration of an access pulse.                                                                                                                                                                   |
| NAP             | Number of Access Pauses; senses three input states: $V_{DD}$ , $V_{DD/2}$ , $V_{SS}$ ; limits the number of automatically stored access pause to 0, 1 or 2; if switched to $V_{SS}$ it terminates an automatic or manual access pause. |
| M/S             | Controls the mark-to-space ratio of the line pulses.                                                                                                                                                                                   |
| CE              | Chip Enable; used to initialize the system; to select between the operational mode and the static standby mode; to handle line power breaks.                                                                                           |
| X1, X2, X3      | Column keyboard inputs with pull-down or chip.                                                                                                                                                                                         |
| Y1, Y2, Y3, Y4  | Row keyboard inputs with pull-up on chip.                                                                                                                                                                                              |
| OUTPUTS         |                                                                                                                                                                                                                                        |
| DP              | Dialling Pulse; drive of the external line switching transistor or relay.                                                                                                                                                              |
| M1              | Muting; used for muting during the dialling sequence.                                                                                                                                                                                  |
| OSCILLATOR PINS |                                                                                                                                                                                                                                        |
| OSC IN          | Input of the on-chip oscillator.                                                                                                                                                                                                       |
| OSC OUT         | Output of the on-chip oscillator.                                                                                                                                                                                                      |



### Fig. 1 - Block Diagram



### TIMING CHARACTERISTICS (V\_{DD} = 2.5 to 6V; V\_{SS} = 0; f\_{osc} = 3.579545MHz)

| C                   | Damanakan                            | Conditions                       | F                     |                 |       |    |
|---------------------|--------------------------------------|----------------------------------|-----------------------|-----------------|-------|----|
| Symbol              | rarameter                            | (Note 3)                         | V <sub>SS</sub>       | V <sub>DD</sub> | Unit  |    |
| fDP                 | Dialling pulse frequency             | 1/T <sub>DP</sub>                |                       | 9.708           | 939.2 | Hz |
| TDP                 | Dialling pulse period                | 1/fpp                            |                       | 102.99          | 1.073 | ms |
| fci                 | Clock pulse frequency                | 30 x f <sub>DP</sub>             |                       | 291.3           | 27965 | Hz |
| tB                  | Break time (note 1)                  | 3/5 x T <sub>DP</sub>            | M/S = NC              | 61.77           | 0.644 | ms |
| tM                  | Make time (note 1)                   | 2/5×T <sub>DP</sub>              | M/S = NC              | 41.21           | 0.429 | ms |
| tB                  | Break time (note 2)                  | 2/3×T <sub>DP</sub>              | $M/S = V_{DD}$        | 68.66           | 0.715 | ms |
| tM                  | Make time (note 2)                   | 1/3×T <sub>DP</sub>              | $M/S = V_{DD}$        | 34.33           | 0.358 | ms |
| tid                 | Inter-digit pause                    | 8×T <sub>DP</sub>                |                       | 824             | 858   | ms |
| t <sub>RD</sub>     | Reset delay time                     | 8/3×T <sub>DP</sub>              |                       | 275             | 2.9   | ms |
| tAP                 | Access pause time                    | 32×T <sub>DP</sub>               | APD = V <sub>SS</sub> | 3.1             | 0.034 | s  |
| t <sub>AP</sub>     | Access pause time                    | 64×T <sub>DP</sub>               | APD = NC              | 6.2             | 0.069 | s  |
| <sup>t</sup> D      | Delay last digit last<br>pulse to M1 | 1/3×T <sub>DP</sub>              |                       | 34              | 0.358 | ms |
|                     | Debounce time                        |                                  |                       |                 |       |    |
| <sup>t</sup> F Min. | Min.                                 | 4/30×T <sub>DP</sub>             |                       | 13.7            | 0.143 | ms |
| <sup>t</sup> E Max. | Max.                                 | 1/6×T <sub>DP</sub>              |                       | 17.2            | 0.179 | ms |
| tON TVP.            | Clock start-up time                  |                                  | (note 4)              | 4               | -     | ms |
| tj                  | Initial data entry time (Typ.)       | <sup>t</sup> ON <sup>+ t</sup> E |                       | 19              | 4     | ms |

NOTES: 1. Mark-to-space ratio = 1.5 : 1

Mark-to-space ratio = 1.5:1
 Mark-to-space ration = 2:1
 In the NC (not connected) condition, the input is drawn to the appropriate state by the internal pull-up/ pull-down current
 After CE: V<sub>SS</sub> → V<sub>DD</sub>. Stray capacitance between pins 8 and 9 < 3pF.</li>



**ELECTRICAL CHARACTERISTICS** (V<sub>DD</sub> = 3V; V<sub>SS</sub> = 0; crystal parameters:  $f_{osc} = 3.58MHz$ , R<sub>SMAX</sub> = 100 $\Omega$  (note 3); T<sub>amb</sub> = 25°C; unless otherwise specified)

| Symbol           | Parameter                                  | Test Conditions                                                       | Min.                | Тур.     | Max.                | Unit     |
|------------------|--------------------------------------------|-----------------------------------------------------------------------|---------------------|----------|---------------------|----------|
| V <sub>DD</sub>  | Operating supply voltage                   | T <sub>amb</sub> = -25 to +70°C                                       | 2.5                 | 3        | 6                   | v        |
| V <sub>DDO</sub> | Standby supply voltage<br>(note 1)         | $T_{amb} = -25 \text{ to } +70^{\circ}\text{C}$                       | 1.8                 |          | 6                   | v        |
| I <sub>DD</sub>  | Operating supply current                   | CE = V <sub>DD</sub> ; notes 2, 3                                     |                     | 40       |                     |          |
|                  |                                            | CE = V <sub>DD</sub> ; V <sub>DD</sub> = 6V; notes 2, 3               |                     | 50       | 100                 | μΑ       |
| IDDO             | Standby supply current                     | CE = $V_{SS}$ ; note 2<br>$V_{DD}$ = 1.8V<br>$T_{amb}$ = -25 to +70°C |                     | 1        | 2<br>2              | μA       |
| VIL              | Input voltage LOW                          | 1.8V ≤ V <sub>DD</sub> ≤ 6V                                           |                     |          | 0.3 V <sub>DD</sub> |          |
| VIH              | Input voltage HIGH                         | 1.8V ≤ V <sub>DD</sub> ≤ 6V                                           | 0.7 V <sub>DD</sub> |          |                     |          |
| Чц               | Input leakage current; CE<br>LOW           | CE = V <sub>SS</sub>                                                  |                     |          | 50                  | nA       |
| Чн               | HIGH                                       | CE = V <sub>DD</sub>                                                  |                     |          | 50                  | nA       |
| ۱ <sub>۱L</sub>  | Pull-up input current<br>APD<br>NAP        | V <sub>I</sub> = V <sub>SS</sub>                                      | 30<br>1.5           | 100<br>3 | 300<br>6            | nΑ<br>μΑ |
| Тін              | Pull-down input current<br>F01, M/S<br>NAP | V <sub>I</sub> = V <sub>DD</sub>                                      | 30<br>1.5           | 100<br>3 | 300<br>6            | nΑ<br>μΑ |

### MATRIX KEYBOARD OPERATION

| ١ĸ    | Keyboard current          | X connected to Y<br>CE = V <sub>DD</sub> |   | 10 |     | μA |
|-------|---------------------------|------------------------------------------|---|----|-----|----|
| RKON  | Keyboard "ON" resistance  | Contact ON; note 4                       |   |    | 500 | Ω  |
| RKOFF | Keyboard "OFF" resistance | Contact OFF; note 4                      | 1 |    |     | MΩ |

### OTHER KEYBOARD OPERATION

| Η              | Input current for X <sub>n</sub> "ON" | V <sub>I</sub> = 1.5 to 3V       |      |     | 30  | μA |
|----------------|---------------------------------------|----------------------------------|------|-----|-----|----|
| ι <sub>ι</sub> | Input current for Yn "OFF"            | V <sub>1</sub> = 0 to 2.5V       | 10   |     |     | μA |
| Ц              | Input current Y <sub>n</sub>          | V <sub>1</sub> = V <sub>SS</sub> |      |     | 0.7 | mA |
| lo∟            | MI, DP Output<br>Sink current         | V <sub>OL</sub> = 0.5V           | 0.7  | 1.5 | 3.2 | mA |
| юн             | Source current                        | V <sub>OH</sub> = 2.5V           | 0.65 | 1.3 | 2.7 | mA |

NOTES:

 $\begin{array}{ll} 1. \ V_{DDO} = 1.8V \ \text{only for redial} \\ 2. \ \text{All other inputs and outputs open} \\ 3. \ \text{Stray capacitance between pins 8 and 9 } < 3pF \end{array}$ 

4. Guarantees correct keyboard operation

tact remains closed for four or five clock pulse periods (entry period  $t_E$ ). The next keyboard entry will not be accepted until the previously closed contact has been open for three or four clock pulse periods. The one clock pulse period of uncertainty in the debouncing process arises because keyboard entries are not detected until the trailing edge of the first clock pulse after the entry.

M3326





Fig. 3 – Double contact keyboard (1) common (left open)



### FUNCTIONAL DESCRIPTION

#### CLOCK OSCILLATOR

The time base for the M3326 is a crystal controlled on-chip oscillator which is completed only connecting a crystal between the OSC IN and OSC OUT pins. The oscillator is followed by a frequency divider of which the division ratio can be externally set (F01) to provide the normal clock frequency or the higher test frequency. Alternatively, the OSC IN input may be driven from an external clock signal.

### CHIP ENABLE (CE)

The CE input is used to initialize the chip system.

CE = LOW provides the static standby condition. In this mode the clock oscillator is off and internal registers are clamped reset with the exception of the WRITE ADDRESS COUNTER (WAC). The keyboard input is inhibited, but data previously entered is saved in the RAM. Input pull-up and pull-down devices are switched off.

When CE = HIGH the clock oscillator is operating, the internal registers are enabled and data can be entered from the keyboard.

If the CE input is taken to a LOW level for more than the time trd (see Figs. 4 and 5 and timing data) an internal reset pulse will be generated at the end of the trd period. The system is then in the static standby mode. Short CE pulses which duration is less  $t_{RD}$  will not affect the operation of the circuit. No reset pulses are then produced.

### DEBOUNCING KEYBOARD ENTIRES

The column keyboard inputs to the integrated circuit  $(X_n)$  and the row keyboard inputs  $(Y_n)$  are for direct connection to a 3x4 single contact keyboard matrix (with or without common contact) as shown in Fig. 2, or to a double contact keyboard with a common left open (see Fig. 3). An entry is decoded into a 4-bit binary keycode by the keyboard decoder when one column input is connected to one row input or, when one column input is set HIGH and one row input is set LOW. Any other input combinations will be judged to be not valid and will not be accepted.

Valid inputs are debounced on the leading and trailing edges as shown in Fig. 4. Keyboard entries are only decoded into 4-bit binary keycodes and written into the RAM if the keyboard con-



DATA STORAGE AND DATA RETRIEVAL After each keyboard entry has been debounced and decoded, the keycode is written into the RAM and the WAC is incremented by one to select the next RAM location where the next keycode will be stored. As each keycode is recalled from the RAM for line pulsing, the READ ADDRESS COUNTER (RAC) is incremented by one to select the RAM location of the next keycode to be recalled. Consequently, the difference between the contents of the WAC and of the RAC represents the number of keycodes that have been written into the RAM, but not yet converted into line pulses.

If more than 23 keycodes are written into the RAM, memory overflow results and the excess keycode replaces the data in the lower numbered RAM locations. In this event, since an erroneous number is stored, automatic redialling is inhibited until the WAC has been reset by the first digit entry of the next telephone call.

If the first pushbutton to be pressed is not redial

(#), the WAC is reset during entry time  $t_{\rm E}$ , the corresponding keycode is written into the first RAM location and the WAC is then incremented by one to select the next RAM location. Consequently, if the first pushbutton pressed is not redial, the data stored previously in the RAM cannot be redialled any more.

If the first pushbutton is redial (#), the WAC is not reset and the keycodes stored in the RAM are sequentially recalled and converted into correctly timed dialling pulses at output DP.

If the redial pushbutton (#) is operated again during the redialling sequence it will be decoded as an Access Pause Reset.

This function will be described later during the description of the access pause system of the M3326. During redial no keyboard entry will be accepted and stored in the RAM. But, when all in the RAM stored numbers have been pulsed out, new keyboard entry will be accepted, stored at the RAM position after the last digit code of the original entry and converted into correctly timed dialling pulses.





#### DIALLING SEQUENCE

The dialling sequence can be initiated under either of the following two conditions:

 The supply to the integrated circuit is derived from the telephone lines via the cradle contacts (power supply before keyboard entry); see Fig. 5

Then, approximately 4ms ( $t_{ON}$ ) after CE goes HIGH, the clock pulse generator starts and the circuit is in the conversation mode whilst the subscriber awaits the dialling tone. When the first digit of the required number is entered at the keyboard, data entry period  $t_E$  commences.

 The supply to the integrated circuit is derived from the telephone lines via the cradle contacts in series with a common keyboard contact (Fig. 6). When the first digit of the required number is entered at the keyboard, the common keyboard contact connects the line voltage to  $V_{DD}$  and CE becomes HIGH. Approximately 4ms ( $t_{ON}$ ) after CE goes HIGH, the clock pulse generator starts and data entry period  $t_E$  commences. After period  $t_E$ , M1 goes HIGH and the pushbutton can be released. The supply to  $V_{DD}$  and CE is then maintained via the muting circuit controlled by M1.

M3326

The further dialling sequence will be described with the aid of Fig. 5. When the keyboard entry has been decoded and written into the RAM, M1 goes HIGH to mute the telephone and an inter-difit pause  $(t_{ID})$  ensures. M2 then goes HIGH (M2 is an internally generated signal, used for explanation only), the RAC addresses the RAM and the first keycode is loaded into the

Fig. 5 - Timing diagram of dialling sequence with  $V_{DD}$  and CE HIGH before keyboard entry (e.g. supply via the cradle contacts). M2 is an internal signal.





register of the output counter which generates the appropriate number of correctly timed dialling pulses at output DP. When the digit has been pulsed out, M2 goes LOW, the RAC is incremented by one and the procedure repeats until the WAC and RAC contents are equal (all digits pulsed out). Output M1 then goes LOW, the circuit assumes the conversation mode. The circuit reverts to the static standby mode if CE goes LOW for more than the reset delay time trd at any time during the conversation or dialling mode (e.g. because the handset is replaced). CE remains LOW although  $V_{DD}$  is maintained by a back-up supply (e.g. because an external diode isolates CE from the back-up supply connected to  $V_{DD}$ ). The RAM retains its contents for subsequent automatic redialling as long as the backup supply maintains  $V_{DD}$  above  $V_{DDO} = 1.8V$ .

### STORAGE AND REGENERATION OF ACCESS PAUSE

A dial sequence may require an extended interdigit pause, if a dial tone has to be awaited.

During the keyboard entry whenever an access pause is needed a pause code can be stored in the RAM either automatically or via the keyboard for a later redial sequence. When an access pause is regenerated during redialling it can be terminated either automatically after a built-in delay time or via the keyboard or with an external dial tone recognizer circuit.

A pause code takes one position in the RAM like a digit. The number of digits plus the number of access pauses can therefore be up to 23.

Fig. 6 - Timing diagram for initiating the dialling mode with  $V_{DD}$  and CE initially supplied via the cradle contacts in series with a common contact on the keyboard. See Fig. 6 for pulse timings after point A. M2 is an internal signal.



#### AUTOMATIC PAUSE

An access pause code is stored in the RAM automatically during original entry. When M1 goes LOW after all digits so far entered have been transmitted (see Fig. 5). This occurs between entering of the trunk exchange code and the subscriber code, whilst the access tone is awaited. An access pause code can be stored in this way after any digit. The maximum number of automatic access pause codes that can be stored is limited to two, one or no pause depending on the state of input NAP:

- $NAP = V_{SS}$ : no pause
- NAP = not connected: 2 pauses
- $NAP = V_{DD}$ : one pause

During the redial sequence the access pauses will be automatically regenerated. When an access pause code is read from the RAM, the normal inter-digit pause with a duration  $t_{1D}$  is extended by an access pause. There are three methods of terminating a regenerated access pause:

- automatically, if the built-in time t<sub>AP</sub> expires.
- manually be pressing any key before t<sub>AP</sub> expires.

 with an external tone recognizer by switching NAP to V<sub>SS</sub> for shortening an access pause.

The built-in time  $t_{AP}$  for automatic termination of the access pause can be set to one of two values with the APD select input (see timing characteristics).

### MANUAL PAUSE

Access pause codes can be stored in the RAM at appropriate positions by pressing the access pause key (\* key). They can be stored in addition to automatic pause codes. A manual pause code can be stored after any digit. The maximum number of manual pause codes is not limited. The storage of two consecutive manual pause codes is inhibited.

During the redial sequence the manually stored pause codes will automatically generate pause. The duration of the manual pause is unlimited. Whenever a manual pause code is read from the RAM, the normal inter-digit pause is extended until it is terminated by one of two methods:

- manually by pressing any key;
- with an external tone recognizer by switching NAP to  $V_{\rm SS}$
- Fig. 7 Dialling sequence showing how an access pause code is automatically stored in the RAM for possible redialling if no further key entries are made until all of the previously entered digits have been transmitted. The dialling sequence continues when another key is pressed.



(2) Dialling sequence restarts when another key is pressed.



### SUMMARY OF SPECIAL KEYBOARD FUNC-TIONS

- Key \* : Inserts a manual pause code, if activated after a number key.
- Key # : Starts the redial sequence, if activated as first key.
- Any key: Terminates an automatic or a manual pause if activated during the pause.

### STATIC STANDBY OPERATION

CE = LOW turns off the oscillator and resets all internal registers with the exception of the WRITE ADDRESS COUNTER and the RAM. All input pull-up and pull-down devices are switched off. The current consumption is reduced in this conditions such that the supply voltage required to hold the data stored in the RAM can be provided by a capacitor. Data retention of 45 minutes is possible with a capacitor of  $2.200\mu$ F, it is supplies an initial V<sub>DD</sub> of 3.5V.

A power-on-reset circuit triggering on the rising slope of  $V_{DD}$  ensures that the redial function is inhibited after the supply voltage had decayed to a value at which data retention in the RAM could not be guaranteed any more.



M3327

ADVANCE DATA

### CMOS INTERRUPTED CURRENT-LOOP DIALLING CIRCUIT

- OPERATION FROM 2.5V TO 6V SUPPLY
- STATIC STANDBY OPERATION DOWN TO 1.8V
- LOW CURRENT CONSUMPTION: TYP. 40µA
- LOW STATIC STANDBY CURRENT; TYP. 1μA
- ON-CHIP OSCILLATOR FOR 455KHz RES-ONATOR
- LAST NUMBER REDIAL FUNCTION
- 23-DIGIT CAPACITY, INCLUDING ACCESS PAUSES
- DIALLING PULSE FREQUENCY SELEC-TABLE: 10Hz, 20Hz OR 932Hz
- DIALLING PULSE MARK/SPACE RATIO SELECTABLE: 1.5:1 OR 2:1
- CIRCUIT RESET FOR LINE POWER BREAKS GREATER THAN 270ms.
- ACCESS PAUSE GENERATION AUTO-MATICALLY OR VIA THE KEYBORAD
- ACCESS PAUSE RESET: AUTOMATI-CALLY, VIA THE KEYBOARD, WITH EXTERNAL TONE RECOGNISER
- MAXIMUM DURATION OF ACCESS PAUSE SELECTABLE: 2.7s. 5.5s OR INFINITE
- MAXIMUM NUMBER OF ACCESS PAUSES SELECTABLE: 0, 1 OR 2
- ALL INPUTS WITH PULL-UP/PULL-DOWN (EXCEPT CE AND OSC IN)

### DESCRIPTION

The M3327 is a single chip silicon-gate CMOS integrated circuit. It is intended to convert pushbutton keyboard entries into streams of correctly-timed line current interruptions. The input data is derived from a telephone keyboard with a 3x4 pushbutton matrix. Numbers with up to 23 digits can be retained in a RAM for redial. Access pauses can be stored automatically or via the keyboard.

The M3327 is available in 18 pin dual in-line plastic package.





This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice. 6/86



### ABSOLUTE MAXIMUM RATINGS

| V <sub>DD</sub>  | Supply voltage              | -0.3 to 8                      | V  |
|------------------|-----------------------------|--------------------------------|----|
| Vi               | Voltage on any pin          | $V_{SS}$ -0.3 to $V_{DD}$ +0.3 | V  |
| T <sub>op</sub>  | Operating temperature range | -25 to +70                     | °C |
| T <sub>stg</sub> | Storage temperature range   | -55 to +125                    | °C |

Stresses above those listed under "Absolute Maximum Ratings" may causes permanent damage to the device. This is a stresses ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions to extended periods may be affect device reliability.

### PIN DESCRIPTION

| Symbol          | Function                                                                                                                                                                                                                               |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SUPPLY          |                                                                                                                                                                                                                                        |
| V <sub>DD</sub> | Positive supply.                                                                                                                                                                                                                       |
| V <sub>SS</sub> | Negative supply.                                                                                                                                                                                                                       |
| INPUTS          |                                                                                                                                                                                                                                        |
| APD             | Access Pause Delay; selects the maximum duration of an access pulse.                                                                                                                                                                   |
| NAP             | Number of Access Pauses; senses three input states: $V_{DD}$ , $V_{DD/2}$ , $V_{SS}$ ; limits the number of automatically stored access pauses to 0, 1 or 2; if switched to $V_{SS}$ it terminates an automatic or manual access pause |
| M/S             | Controls the mark-to-space ratio of the line pulses.                                                                                                                                                                                   |
| F01             | Test input; used to speed up all frequencies and timing signals.                                                                                                                                                                       |
| CE              | Chip Enable; used to initialize the system; to select between the operational mode and the static standby mode; to handle line power breaks.                                                                                           |
| X1, X2, X3      | Column keyboard inputs with pull-down or chip.                                                                                                                                                                                         |
| Y1, Y2, Y3, Y4  | Row keyboard inputs with pull-up on chip.                                                                                                                                                                                              |
| OUTPUTS         | ×                                                                                                                                                                                                                                      |
| DP              | Dialling Pulse; drive of the external line switching transistor or relay.                                                                                                                                                              |
| M1              | Muting; used for muting during the dialling sequence.                                                                                                                                                                                  |
| OSCILLATOR PINS |                                                                                                                                                                                                                                        |
| OSC IN          | Input of the on-chip oscillator.                                                                                                                                                                                                       |
| OSC OUT         | Output of the on-chip oscillator.                                                                                                                                                                                                      |

# M3327

### Fig. 1 - Block Diagram



### TIMING CHARACTERISTICS ( $V_{DD} = 2.5 \text{ to } 6V$ ; $V_{SS} = 0$ ; $f_{osc} = 455 \text{KHz}$ )

| Symbol               | Parameter                |                                    | Conditions<br>(note 3)            | F01=V <sub>SS</sub> | F01= NC | <b>F01</b> = V <sub>DD</sub> | Unit |
|----------------------|--------------------------|------------------------------------|-----------------------------------|---------------------|---------|------------------------------|------|
| fDP                  | Dialling pulse frequency | 1/T <sub>DP</sub>                  |                                   | 9.874               | 19,748  | 947.9                        | Hz   |
| TDP                  | Dialling pulse period    | 1/f <sub>DP</sub>                  |                                   | 101.28              | 50.64   | 1.055                        | ms   |
| fcL                  | Clock pulse frequency    | 30 x f <sub>DP</sub>               |                                   | 296.22              | 592.44  | 28437                        | Hz   |
| tв                   | Break time (note 1)      | 2/3xT <sub>DP</sub>                | M/S = V <sub>SS</sub>             | 67.52               | 33.76   | 0.703                        | ms   |
| t <sub>M</sub>       | Make time (note 1)       | 1/3xT <sub>DP</sub>                | M/S = V <sub>SS</sub>             | 33.76               | 16.88   | 0.352                        | ms   |
| tв                   | Break time (note 2)      | 3/5xT <sub>DP</sub>                | M/S = NC                          | 60.77               | 30.38   | 0.633                        | ms   |
| tм                   | Make time (note 2)       | 2/5xT <sub>DP</sub>                | M/S = NC                          | 40.51               | 20.26   | 0.422                        | ms   |
| tid                  | Inter digit pause        | 8xT <sub>DP</sub> +t <sub>M</sub>  |                                   | 844                 | 422     | 8.79                         | ms   |
| t <sub>RD</sub>      | Reset delay time         | 8/3×T <sub>DP</sub>                |                                   | 270.1               | 135     | 2.82                         | ms   |
| tAP                  | Access pause time        | 27×T <sub>DP</sub> ×t <sub>M</sub> | A <sub>PD</sub> = V <sub>SS</sub> | 2.768               | 1.384   | 0.028                        | s    |
| tAP                  | Access pause time        | 54×T <sub>DP</sub> +t <sub>M</sub> | A <sub>PD</sub> = NC              | 5.503               | 2.751   | 0.057                        | s    |
| t <sub>AP</sub>      | Access pause time        | ∞                                  | $A_{PD} = V_{DD}$                 | ∞                   | ∞       | ∞                            | s    |
| tD                   | Delay last digit         | 1/3 x T <sub>DP</sub>              |                                   | 33.76               | 16.88   | 0.352                        | ms   |
| -                    | last pulse to M1         |                                    |                                   |                     |         |                              |      |
|                      | Debounce time:           |                                    |                                   |                     |         | 1                            |      |
| t <sub>E</sub> min   | Min.                     | 4/30 x T <sub>DP</sub>             |                                   | 13.5                | 6.75    | 0.141                        | ms   |
| t <sub>E</sub> max   | Max.                     | 1/6×T <sub>DP</sub>                |                                   | 16.88               | 8.44    | 0.176                        | ms   |
| <sup>t</sup> ON Typ. | Clock start-up-time      |                                    | (note 4)                          | 4                   | 4       | 4                            | ms   |
| tj                   | Initial data entry time  | <sup>t</sup> ON <sup>+t</sup> E    |                                   | 19                  | 11      | 4                            | ms   |
|                      | (Typ.)                   |                                    | 1                                 | L                   |         |                              |      |

o-spac 2. Mark-to-space ratio = 1.5:1

3. In the NC (not connected) condition, the input is drawn to the appropriate state by the internal pull-up/ pull-down current. 4. After CE:  $V_{SS} \rightarrow V_{DD}$ . Stray capacitance between pins 8 and 9 < 3pF.



# **ELECTRICAL CHARACTERISTICS** ( $V_{DD} = 3V$ ; $V_{SS} = 0$ ; resonator parameters, $f_{osc} = 455$ KHz, (note 3); $T_{amb} = 25^{\circ}$ C; unless otherwise specified)

| Symbol          | Parameter                                  | Test Conditions                                                               | Min.                | Тур.     | Max.                | Unit     |
|-----------------|--------------------------------------------|-------------------------------------------------------------------------------|---------------------|----------|---------------------|----------|
| V <sub>DD</sub> | Operating supply voltage                   | T <sub>amb</sub> = -25 to +70°C                                               | 2.5                 | 3        | 6                   | v        |
| VDDO            | Standby supply voltage<br>(note 1)         | T <sub>amb</sub> = -25 to +70°C                                               | 1.8                 |          | 6                   | V        |
| IDD             | Operating supply current                   | CE = V <sub>DD</sub> ; notes 2, 3                                             |                     | 40       |                     |          |
|                 |                                            | CE = V <sub>DD</sub> ; V <sub>DD</sub> = 6V; notes 2, 3                       |                     | 50       | 100                 | μA       |
| IDDO            | Standby supply current                     | $CE = V_{SS note 2}$ $V_{DD} = 1.8V$ $T_{amb} = -25 \text{ to } +70^{\circ}C$ |                     | 1        | 2<br>2              | μΑ       |
| VIL             | Input voltage LOW                          | 1.8V ≤ V <sub>DD</sub> ≤ 6V                                                   |                     |          | 0.3 V <sub>DD</sub> |          |
| Viн             | Input voltage HIGH                         | $1.8V \leq V_{DD} \leq 6V$                                                    | 0.7 V <sub>DD</sub> |          |                     |          |
| ЧL              | Input leakage current; CE<br>LOW           | CE = V <sub>SS</sub>                                                          |                     |          | 50                  | nA       |
| Чн              | HIGH                                       | CE = V <sub>DD</sub>                                                          |                     |          | 50                  | nA       |
| կլ              | Pull-up input current M/S<br>F01, APD, NAP | V <sub>1</sub> = V <sub>SS</sub> CE = 1                                       | 30<br>1.5           | 100<br>3 | 300<br>6            | nΑ<br>μΑ |
| Чн              | Pull-down input current<br>F01, APD, NAP   | $V_{I} = V_{DD}$ CE = 1                                                       | 1.5                 | 3        | 6                   | μA       |

### MATRIX KEYBOARD OPERATION

| Iк    | Keyboard current           | X connected to Y<br>CE = V <sub>DD</sub> |   | 10 |     | μA |
|-------|----------------------------|------------------------------------------|---|----|-----|----|
| RKON  | Keyboard ''ON'' resistance | contact ON; note 4                       |   |    | 500 | Ω  |
| RKOFF | Keyboard "OFF" resistance  | contact OFF; note 4                      | 1 |    |     | MΩ |

### OTHER KEYBOARD OPERATION

| ЦН  | Input current for X <sub>n</sub> "ON"  | V <sub>1</sub> = 1.5 to 3V       |      |     | 30  | μA |
|-----|----------------------------------------|----------------------------------|------|-----|-----|----|
| 11  | Input current for Y <sub>n</sub> "OFF" | V <sub>1</sub> = 0 to 2.5V       | 10   |     |     | μA |
| l,  | Input current Y <sub>n</sub>           | V <sub>I</sub> = V <sub>SS</sub> |      |     | 0.7 | mA |
| IOL | MI, DP Output<br>Sink current          | V <sub>OL</sub> = 0.5V           | 0.7  | 1.5 | 3.2 | mA |
| юн  | Source current                         | V <sub>OH</sub> = 2.5V           | 0.65 | 1.3 | 2.7 | mA |

NOTES:

V<sub>DDO</sub> = 1.8V only for redial
 All other inputs and outputs open
 Stray capacitance between pins 8 and 9 < 3pF</li>
 Guarantees correct keyboard operation

FUNCTIONAL DESCRIPTION

### CLOCK OSCILLATOR

The time base for the M3327 is an on-chip oscillator which is completed only by connecting a ceramic resonator between the OSC IN and OSC OUT pins. The oscillator is followed by a frequency divider of which the division ratio can be externally set (F01) to provide the normal clock frequency or the higher test frequency.

Alternatively, the OSC IN input may be driven from an external clock signal.

CHIP ENABLE (CE)

The CE input is used to initialize the chip system.

CE = LOW provides the static standby condition. In this mode the clock oscillator is off and internal registers are clamped reset with the exception of the WRITE ADDRESS COUNTER (WAC). The keyboard input is inhibited, but data previously entered is saved in the RAM.

When CE = HIGH the clock oscillator is operating, the internal registers are enabled and data can be entered from the keyboard.

If the CE input is taken to a LOW level for more than the time  $t_{RD}$  (see Fig. 5 and 6 and timing data) an internal reset pulse will be generated at the end of the  $t_{RD}$  period. The system is then in the static standby mode. Short CE pulses of less than  $t_{RD}$  will not affect the operation of the circuit. No reset pulses are then produced.

### DEBOUNCING KEYBOARD ENTRIES

The column keyboard inputs to the integrated circuit  $(X_n)$  and the row keyboard inputs  $(Y_n)$  are for direct connection to a 3x4 single contact keyboard matrix (with or without common contact) as shown (in Fig. 2, or to a double contacts keyboard with a common left open (see Fig. 3). An entry is decoded into a 4-bit binary keycode by the keyboard decoder when one column input is connected to one row input or, when one column input is set HIGH and one row input is set LOW. Any other input combinations will be judged to be not valid and will not be accepted.

Valid inputs are debounced on the leading and trailing edges as shown in Fig. 4. Keyboard entries are only decoded into 4-bit binary keycodes and written into the RAM if the keyboard contact remains closed for four or five clock pulse

periods (entry period  $t_E$ ). The next keyboard entry will not be accepted until the previously closed contact has been open for three or four clock pulse periods. The one clock pulse period of uncertainty in the debouncing process arises because keyboard entries are not detected until the trailing edge of the first clock pulse after the entry.





Fig. 3 - Double Contact Keyboard





DATA STORAGE AND DATA RETRIEVAL After each keyboard entry has been debounced and decoded, the keycode is written into the RAM and the WAC is incremented by one to select the next RAM location where the next keycode will be stored. As each keycode is recalled from the RAM for line pulsing, the READ ADDRESS COUNTER (RAC) is incremented by one to select the RAM location of the next keycode to be recalled. Consequently, the difference between the contents of the WAC and of the RAC represents the number of keycodes that have been written into the RAM, but not yet converted into line pulses.

If more than 23 keycodes are written into the RAM, memory overflow results and the excess keycodes replace the data in the lower numbered RAM locations. In this event, since an erroneaus number is stored, automatic redialling is inhibited until the WAC has been reset by the first digit entry of the next telephone call.

If the first pushbutton to be pressed is not Redial

(#), the WAC is reset during entry time  $t_E$ , the corresponding keycode is written into the first RAM location and the WAC is then incremented by one to select the next RAM location. Consequently, if the first pushbutton pressed is not redial, the data stored previously in the RAM cannot be redialled any more.

If the first pushbutton is redial (#), the WAC is not reset and the keycodes stored in the RAM are sequentially recalled and converted into correctly timed dialling pulses at output DP.

If the redial pushbutton (#) is operated again during the redialling sequence it will be decoded as an Access Pause Reset. This function will be described later during the description of the access pause system of the M3327. During redial no keyboard entry will be accepted and stored in the RAM. But, when all numbers stored in the RAM have been pulsed out, new keyboard entry will be accepted, stored at the RAM position after the last digit code of the original entry and converted into correctly timed dialling pulses.





#### DIALLING SEQUENCE

The dialling sequence can be initiated under either of the following two conditions:

 The supply to the integrated circuit is derived from the telephone lines via the cradle contacts (power supply before keyboard entry); see Fig. 5.

Then approximately 4ms  $(t_{ON})$  after CE goes HIGH, the clock pulse generator starts and the circuit is in the conversation mode whilst the subscriber awaits the dialling tone. When the first digit of the required number is entered at the keyboard, data entry period  $t_E$  commences.

 The supply to the integrated circuit is derived from the telephone lines via the cradle contacts in series with a common keyboard contact. (Fig. 6). When the first digit of the required number is entered at the keyboard, the common keyboard contact connects the line voltage to  $V_{DD}$  and CE becomes HIGH. Approximately 4ms ( $t_{ON}$ ) after CE goes HIGH, the clock pulse generator starts and data entry period  $t_E$  commences. After period  $t_E$ , M1 goes HIGH and the pushbutton can be released. The supply to  $V_{DD}$  and CE is then maintained via the muting circuit controlled by M1.

M3327

The further dialling sequence will be described with the aid of Fig. 5. When the keyboard entry has been decoded and written into the RAM, M1 goes HIGH to mute the telephone and an interdigit pause ( $t_{ID}$ ) ensured. M2 then goes HIGH (M2 is an internally generated signal used for explanation only), the RAC addresses the RAM and the first keycode is loaded into the register of the

Fig. 5 - Timing diagram of dialling sequence with  $V_{DD}$  and CE = HIGH before keyboard entry (e.g. supply via the cradle contacts). M2 is an internal signal.





output counter which generates the appropriate number of correctly timed dialling pulses at output DP. When the digit has been pulsed out, M2 goes LOW, the RAC is incremented by one and the procedure repeats until the WAC and RAC contents are equal (all digits pulsed out).

Output M1 then goes LOW, the circuit assumes the conversation mode. The circuit reverts to the static standby mode if CE goes LOW for more then the reset delay time  $t_{RD}$  at any time during the conversation or dialling mode (e.g. because the handset is replaced). CE remains LOW although  $V_{DD}$  is maintained by a back-up supply (e.g. because an external diode isolated CE from the back-up supply connected to  $V_{DD}$ ). The RAM retains its contents for subsequent automatic redialling as long as the back-up supply maintains  $V_{DD}$  above  $V_{DDO} = 1.8V$ .

### STORAGE AND REGENERATION OF ACCESS PAUSES

A dial sequence may require an extended interdigit pause, if a dial tone has to be awaited. During the keyboard entry, whenever an access pause, is needed a pause code can be stored in the RAM either automatically or via the keyboard for the later redial sequence. When an access pause is regenerated during radialling it can be terminated either automatically after a built-in delay time or via the keyboard or with an external dial tone recognizer circuit.

A pause code takes one position in the RAM like a digit. The number of digits plus the number of access pauses can therefore be up to 23.

Fig. 6 - Timing diagram for initiating the dialling mode with  $V_{DD}$  and CE initially supplied via the cradle contacts in series with a common contact on the keyboard. See Fig. 6 for pulse timings after point A. M2 is an internal signal.



(MANARAKA) Santa 
### FUNCTIONAL DESCRIPTION (continued)

#### AUTOMATIC PAUSE

An access pause code is stored in the RAM automatically during original entry, when M1 goes LOW after all digits so far entered have been transmitted (see Fig. 5). This occurs between entering of the trunk exchange code and the subscriber code, whilst the access tone is awaited. An access pause code can be stored in this way after any ditit. The maximum number of automatic access pause codes that can be stored is limited to two, one or no pause depending on the state of input NAP:

 $NAP = V_{SS}$ : no pause NAP = not connected: 2 pauses

 $NAP = V_{DD}$ : one pause

During the redial sequence the access pauses will be automatically regenerated. When an access pause code is read from the RAM, the normal inter-digit pause with a duration  $t_{\rm ID}$  is extended by an access pause. There are three methods of terminating a regenerated access pause:

- automatically, if the built-in time t<sub>AP</sub> expires.
- manually by pressing any key before t<sub>AP</sub> expires.
- with an external tone recognizer by switching NAP to  $V_{\rm SS}$  for shortening an access pause.

The built-in time  $t_{AP}$  for automatic termination of the access pause can be set to one of two values with the APD select input (see timing characteristics).

### MANUAL PAUSE

Access pause codes can be stored in the RAM at appropriate positions by pressing the access pause key (\* key). They can be stored in addition to automatic pause codes. A manual pause code can be stored after any digit. The maximum number of manual pause codes is not limited. Consecutive manual pause codes will generate a single during redial.

During the redial sequence the manually stored pause codes will automatically generate pauses. The duration of the manual pause is unlimited. Whenever a manual pause code is read from the RAM, the normal inter-digit pause is extended until it is teminated by one of two methods:

- manually by pressing any key
- with an external tone recognizer by a negative transition at NAP (n.c.  $\rightarrow$  V<sub>SS</sub> or V<sub>DD</sub>  $\rightarrow$  V<sub>SS</sub>).
- Fig. 7 Dialling sequence showing how an access pause code si automatically stored in the RAM for possible redialling if no further key entries are made until all of the previously entered digits have been transmitted. The dialling sequence continues when another key is pressed.




Fig. 8 - Timing diagram showing Access Pause Reset



SUMMARY OF SPECIAL KEYBOARD FUNC-TIONAL

- Key \* : Inserts a manual pause code, if activated after a number key.
- Key # : Starts the redial sequence, if activated as first key.
- Any key: Terminates an automatic or a manual pause if activated during the pause.

#### STATIC STANDBY OPERATION

CE = LOW turns off the oscillator and resets all internal registers with the exception of the WRITE ADDRESS COUNTER and the RAM.

All input pull-up and pull-down devices are switched off. The current consumption is reduced in this condition such that the supply voltage required to hold the data stored in the RAM can be provided by a capacitor. Data retention of 45 minutes is possible with a capacitor of  $2.200\mu$ F, if it supplies an initial V<sub>DD</sub> of 3.5V.

A power-on-reset circuit triggering on the rising slope of  $V_{DD}$  ensures that the redial function is inhibited after the supply voltage had decayed to a value at which data retention in the RAM could not be guaranteed any more.







Fig. 15 - Internal input and output configurations. The schematics show the principle of the circuitry. The integrated protection devices are not shown here. During STANDBY = 1, BIAS1 is switched to  $V_{SS}$  and BIAS2 to  $V_{DD}$ 









# $\mu$ -255 LAW COMPANDING CODEC

- ± 5V POWER SUPPLY
- LOW POWER DISSIPATION -30mW (TYP.)
- FOLLOWS THE  $\mu$ -255 LAW COMPANDING CODE
- EXCEEDS D3 CHANNEL BANK TRANS-MISSION SPECIFICATIONS
- SYNCHRONOUS OR ASYNCHRONOUS OPERATION
- ON-CHIP SAMPLE AND HOLD
- ON-CHIP OFFSET NULL CIRCUIT ELIM-INATES LONG-TERM DRIFT ERRORS AND NEED FOR TIMMING
- SINGLE 16-PIN PACKAGE
- MINIMAL EXTERNAL CIRCUITRY RE-QUIRED
- SERIAL DATA OUTPUT OF 64Kb/s 2.1 Mb/s AT 8KHz SAMPLING RATE
- SEPARATE ANALOG AND DIGITAL GROUNDING PINS REDUCE SYSTEM NOISE PROBLEMS

#### DESCRIPTION

The M5116 is a monolithic CMOS companding CODEC which contains two sections: (1) An analog-to-digital converter which ans a transfer characteristic conforming to the  $\mu$ -255 law companding code and (2) a digital-to-analog converter which also conforms to the  $\mu$ -255 law code. These two sections form a coder-decoder which is designed to meed the needs of the telecommunications industry for per-channel voice-frequency codecs used in D3 channel bank and PBX systems. Digital input and output are in serial format. Actual transmission and reception of 8-bit data words containing the analog information is done at a 64KB/s-2.1MB/s rate with analog signal sampling occurring at an 8KHz rate. A sync pulse input is provided for synchronizing transmission and reception of multichannel information being multiplexed over a single transmission line.







# ABSOLUTE MAXIMUM RATINGS

| Parameter                                                                                | Value                                             | Unit |
|------------------------------------------------------------------------------------------|---------------------------------------------------|------|
| DC Supply Voltage, V+                                                                    | + 6                                               | V    |
| DC Supply Voltage, V-                                                                    | - 6                                               | V    |
| Operating Temperature range                                                              | 0 to 70                                           | °C   |
| Storage Temperature range                                                                | -55 to +125                                       | °C   |
| Package Dissipation at $25^{\circ}$ C (Derated 9mW/ $^{\circ}$ C when soldered into PCB) | 500                                               | mW   |
| Digital Input                                                                            | $-0.5 \leqslant V_{IN} \leqslant V_{+}$           | V    |
| Analog Input                                                                             | $V - \leq V_{IN} \leq V +$                        | V    |
| +V <sub>REF</sub>                                                                        | $-0.5 \leqslant + V_{REF} \leqslant V+$           | V    |
| -V <sub>REF</sub>                                                                        | $V_{\rm r} \leqslant -V_{\rm REF} \leqslant +0.5$ | V    |

Stresses above those listed under "Absolute Maximum Ratings" may cause permenent damaged to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operational sections of this specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



# PCM SYSTEM



# POWER SUPPLY REQUIREMENTS

| Deservation       |                            |        | 11   |        |    |      |
|-------------------|----------------------------|--------|------|--------|----|------|
|                   | r al allieter              | Min.   | Тур. | Max.   |    | NOTE |
| V+                | Positive Supply Voltage    | 4.75   | 5.0  | 5.25   | v  |      |
| V-                | Negative Supply Voltage    | -5.25  | -5.0 | -4.75  | ν, |      |
| +V <sub>REF</sub> | Positive Reference Voltage | 2.375  | 2.5  | 2.625  | V  | 1    |
| -V <sub>REF</sub> | Negative Reference Voltage | -2.625 | -2.5 | -2.375 | v  | 1    |

M5116

# DC CHARACTERISTICS (Test conditions: V += 5.0V, V -= -5.0V, $+V_{REF} = 2.5V$ , $-V_{REF} = -2.5V$ )

| Parameter              |                                                                                             | Values |       |      |      |   |
|------------------------|---------------------------------------------------------------------------------------------|--------|-------|------|------|---|
|                        | Min.                                                                                        | Тур.   | Max.  |      | Note |   |
| R <sub>INAS</sub>      | Analog Input Resistance During Sampling                                                     |        | 2     |      | kΩ   | 2 |
| RINANS                 | Analog Input Resistance Non-Sampling                                                        |        | 100   |      | MΩ   |   |
| C <sub>INA</sub>       | Analog Input Capacitance                                                                    |        | 150   | 250  | pF   |   |
| V <sub>OFFSET/I</sub>  | Analog Input Offset Voltage                                                                 |        | ± 1   | ± 8  | mV   |   |
| R <sub>OUTA</sub>      | Analog Output Resistance                                                                    |        | 20    | 50   | Ω    |   |
| IOUTA                  | Analog Output Current                                                                       | 0.25   | 0.5   |      | mA   |   |
| (V <sub>OFFSET/O</sub> | ) Analog Output Offset Voltage                                                              |        | -200  | ±850 | m∨   |   |
| INLOW                  | Logic Input Low Current (V <sub>IN</sub> = 0.8V)<br>Digital Input, Clock Input, Sync Input  |        | ± 0.1 | ± 10 | μA   | 3 |
| I <sub>INHIGH</sub>    | Logic Input High Current (V <sub>IN</sub> = 2.4V)<br>Digital Input, Clock Input, Sync Input |        | -0.25 | -0.8 | mA   | 3 |
| С <sub>DO</sub>        | Digital Output Capacitance                                                                  |        | 8     | 12   | pF   |   |
| IDOL                   | Digital Output Leakage Current                                                              |        | ± 0.1 | ± 10 | μΑ   |   |
| VOUTLOW                | Digital Output Low Voltage                                                                  |        |       | 0.4  | v    | 4 |
| V <sub>OUTHIGH</sub>   | Digital Output High Voltage                                                                 | 3.9    |       |      | v    | 4 |
| 1+                     | Positive Supply Current                                                                     |        | 4     | 10   | mA   |   |
| I—                     | Negative Supply Current                                                                     |        | 2     | 6    | mA   |   |
| I <sub>REF+</sub>      | Positive Reference Current                                                                  |        | 4     | 20   | μA   |   |
| I <sub>REF-</sub>      | Negative Reference Current                                                                  |        | 4     | 20   | μA   |   |

509

# AC CHARACTERISTICS (Refer to Figure 3 and Figure 4)

| Paramotor                           |                                                  |                                              |                      |                              |       |      |
|-------------------------------------|--------------------------------------------------|----------------------------------------------|----------------------|------------------------------|-------|------|
|                                     |                                                  |                                              | Тур.                 | Max.                         | Unit  | Note |
| FM                                  | Master Clock Frequency                           | 1.5                                          | 1.544                | 2.1                          | MHz   |      |
| F <sub>R</sub> , F <sub>X</sub>     | XMIT, RCV. Clock Frequency                       | 0.064                                        | 1.544                | 2.1                          | MHz   |      |
| PWCLK                               | Clock Pulse Width (MASTER, XMIT, RCV.)           | 200                                          |                      |                              | ns    |      |
| <sup>t</sup> RC <sup>, t</sup> FC   | Clock Rise, Fall Time (MASTER, XMIT, RCV)        |                                              |                      | 25% of<br>PW <sub>C`LK</sub> | ns    |      |
| t <sub>RS</sub> , t <sub>FS</sub>   | Sync Rise, Fall Time (XMIT, RCV.)                |                                              |                      | 25% of<br>PW <sub>CLK</sub>  | ns    |      |
| t <sub>DIR</sub> , t <sub>DIF</sub> | Data Input Rise, Fall Time                       |                                              |                      | 25% of<br>PW <sub>CLK</sub>  | ns    |      |
| <sup>t</sup> wsx <sup>, t</sup> wsr | Sync Pulse Width (XMIT, RCV.)                    |                                              | $\frac{8}{F_X(F_R)}$ |                              | μs    |      |
| t <sub>PS</sub>                     | Sync Pulse Period (XMIT, RCV.)                   |                                              | 125                  |                              | μs    |      |
| txcs                                | XMIT Clock-to-XMIT Sync Delay                    | 50% of<br>t <sub>FC</sub> (t <sub>RS</sub> ) |                      |                              | ns    | 6    |
| <sup>t</sup> xcsn                   | XMIT Clock-to-XMIT Sync (Negative Edge)<br>Delay |                                              | 200                  |                              | ns    |      |
| txss                                | XMIT Sync Set-Up Time                            | 200                                          |                      |                              | ns    |      |
| <sup>t</sup> XDD                    | XMIT Data Delay                                  | 0                                            |                      | 200                          | ns    | 4    |
| <sup>t</sup> XDP                    | XMIT Data Present                                | 0                                            |                      | 200                          | ns    | 4    |
| <sup>t</sup> xdt                    | XMIT Data Three State                            |                                              |                      | 150                          | ns    | 4    |
| tDOF                                | Digital Output Fall Time                         |                                              | 50                   |                              | ns    | 4    |
| t <sub>DOR</sub>                    | Digital Output Rise Time                         |                                              | 50                   |                              | ns    | 4    |
| <sup>t</sup> src                    | RCV. Sync-to-RCV. Clock Delay                    | 50% of<br>t <sub>RC</sub> (t <sub>FS</sub> ) |                      |                              | ns    | 6    |
| t <sub>RDS</sub>                    | RCV. Data Set-Up Time                            | 50                                           |                      |                              | ns    | 5    |
| t <sub>RDH</sub>                    | RCV. Data Hold Time                              | 200                                          |                      |                              | ns    | 5    |
| t <sub>RCS</sub>                    | RCV. Clock-to-RCV. Sync Delay                    | 200                                          |                      |                              | ns    |      |
| t <sub>RSS</sub>                    | RCV. Sync Set-Up Time                            | 200                                          |                      |                              | ns    | 5    |
| t <sub>SAO</sub>                    | RCV. Sync-to-Analog Output Delay                 |                                              | 7                    |                              | μs    |      |
| SLEW+                               | Analog Output Positive Slew Rate                 |                                              | 1                    |                              | V/µs  |      |
| SLEW-                               | Analog Output Negative Slew Rate                 |                                              | 1                    |                              | V/µs  |      |
| DROOP                               | Analog Output Droop Rate                         |                                              | 25                   |                              | µV/µs |      |



#### **SYSTEM CHARACTERISTICS** (Refer to Figures 10 and 11)

|                 |                            | Tation                                                                                            |                      | 11-14                                                              |                      |                |
|-----------------|----------------------------|---------------------------------------------------------------------------------------------------|----------------------|--------------------------------------------------------------------|----------------------|----------------|
|                 | Parameter Test conditions  |                                                                                                   | Min.                 | Тур.                                                               | Max.                 | Unit           |
| S/D             | Signal-to-Distortion Ratio | Analog Input = 0 to -30 dBmO<br>Analog Input = -40 dBmO<br>Analog Input = -45 dmO                 | 35<br>29<br>24       | 39<br>34<br>29                                                     |                      | dB<br>dB<br>dB |
| GΤ              | Gain Tracking              | Analog Input = +3 to -37 dBmO<br>Analog Input = -37 to -50 dBmO<br>Analog Input = -50 to -55 dBmO | -0.4<br>-0.8<br>-2.5 | $\begin{array}{c} \pm \ 0.1 \\ \pm \ 0.1 \\ \pm \ 0.2 \end{array}$ | +0.4<br>+0.8<br>+2.5 | dB<br>dB<br>dB |
| N <sub>IC</sub> | Idle Channel Noise         | Analog Input = 0 Volts                                                                            |                      | 10                                                                 | 18                   | dBrncO         |
| TLP             | Transmission Level Point   | 600 Ω                                                                                             |                      | +4                                                                 |                      | dB             |

Notes:

- 1. +V REF and -V REF must be matched with in  $\pm 1\%$  in order to meet system requirements.
- 2. Sampling is accomplished by changing the internal capacitor to within % LSB ( $\leqslant 300~\mu V$ ) in 20  $\mu s$ . Therefore, the external source resistance must be 3k or less. The equivalent circuit during sampling is shown on the right.
- 3. The M5116 will I source current through an internal 6 k $\Omega$  resistor to help pull up the TTL output. When a transition from a "1" to a "0" takes place, the user must sink the "1" current until reaching the "0" level.
- 4. Driving one 74L or 74LS TTL load plus 30 pF with  $I_{OH}$ = -100  $\mu$ A,  $I_{OL}$ = 500  $\mu$ A.
- 5. The first bit of data is loaded when Sync. and Clock are both "1" during bit time 1 as shown on RCV, timing diagram.
- 6. This delay is necessary to avoid overlapping Clock and Sync.

#### EQUIVALENT INPUT RESISTANCE CIRCUIT DURING SAMPLING



# FUNCTIONAL DESCRIPTION

#### Pin 1 – Analog Input

Voice-frequency analog signals which are bandwidth-limited to 4 kHz are input at this pin. Typically, they are then sampled at an 8 kHz rate (Refer to Figure 1). The analog input must remain between  $+V_{\text{REF}}$  and  $-V_{\text{REF}}$  for accurate conversion.

#### Pin 5 – Master Clock

This signal provides the basic timing and control signals required for all internal conversions. It does not have to be synchronized with RCV. SYNC, RCV, CLOCK, XMIT SYNC or XMIT CLOCK and is not internally related to them.



#### Fig. 1 - A/D, D/A conversion timing



#### Fig. 2 – Data input/output timing



#### **Pin 6** — **XMIT SYNC** (Refer to Figure 3 for the Timing Diagram)

This input is synchronized with XMIT CLOCK. When XMIT SYNC goes high, the digital output is activated and the A/D conversion begins on the next positive edge of MASTER CLOCK. The conversion by MASTER CLOCK can be asynchronous with XMIT CLOCK. The serial output data is clocked out by the positive edges of XMIT CLOCK. The negative edge of XMIT SYNC causes the digital output to become three-state. XMIT SYNC must go low for at least 1 master clock prior to the transmission of the next digital word (Refer to Figure 7).

#### **Pin 7** – **XMIT CLOCK** (Refer to Figure 3 for the Timing Diagram)

The on-chip 8-bit output shift register of the M5116 is unloaded at the clock rate present on this pin. Clock rates of 64 kHz - 2.1 MHz can be used for XMIT CLOCK. The positive edge of the INTERNAL CLOCK transfers the data from the master to the slave of a master-slave flip-flop (Refer to Figure 2). If the positive edge of XMIT SYNC occurs after the positive edge of XMIT CLOCK, XMIT SYNC will determine when the first positive edge of INTERNAL CLOCK will occur. In this event, the hold time for the first clock pulse is measured from the positive edge of XMIT SYNC.





Fig. 3 - Transmitter section timing

Note: All rise and fall times are measured from 0.4V and 2.4V. All delay times are measured from 1.4V.

#### **Pin 9** – **RCV. SYNC** (Refer to Figure 4 for the Timing Diagram)

This input is synchronized with RCV. CLOCK and serial data is clocked in by RCV. CLOCK. Duration of the RCV. SYNC. pulse is approximately 8 RCV. CLOCK periods. The conversion from digital-toanalog starts after the negative edge of the RCV. SYNC pulse (Refer to Figure 1). The negative edge of RCV. SYNC should occur before the 9th positive clock edge to insure that only eight bits are clocked in. RCV. SYNC must stay low for 17 MASTER CLOCKS (min.) before the next digital word is to be received (Refer to Figure 8).

#### Pin 10 - RCV. CLOCK (Refer to Figure 4 for the Timing Diagram)

The on-chip 8-bit shift register for the M5116 is loaded at the clock rate present on this pin. Clock rates of 64 kHz - 2.1 MHz can be used for RCV. CLOCK. Valid data should be applied to the digital input before the positive edge of the internal clock (Refer to Figure 2). This set up time,  $t_{RDS}$ , allows the data to be transferred into the MASTER of a master-slave flip-flop. The positive edge of the INTERNAL CLOCK transfers the data to the SLAVE of the master-slave flip-flop. A hold time,  $t_{RDH}$ , is required to complete this transfer. If the rising edge of RCV. SYNC occurs after the first rising edge of RCV. CLOCK, RCV. SYNC will determine when the first positive edge of INTERNAL CLOCK will occur. In this event, the set-up and hold times for the first clock pulse should be measured from the positive edge of RCV. SYNC.







Note: All rise and fall times are measured from 0.4V and 2.4V. All delay times are measuref from 1.4V.



Fig. 5 - A/D converter ( $\mu$ -Law Encoder)

# Fig. 6 - D/A converter ( $\mu$ -Law Decoder)

#### Table 1 – Digital output code: $\mu$ -Law

|    | Chord Code | Chord Value | Step Value |
|----|------------|-------------|------------|
| 1. | 000        | 0.0 mV      | 0.613 mV   |
| 2. | 001        | 10.11 mV    | 1.226 mV   |
| 3. | 010        | 30.3 mV     | 2.45 mV    |
| 4. | 011        | 70.8 mV     | 4.90 mV    |
| 5. | 100        | 151.7 mV    | 9.81 mV    |
| 6. | 101        | 313 mV      | 19.61 mV   |
| 7. | 110        | 637 mV      | 39.2 mV    |
| 8. | 111        | 1.284 mV    | 78.4 mV    |

#### EXAMPLE:

| 1        | 011   | 0010=+70.8 mV+(2x4.90 mV) |
|----------|-------|---------------------------|
| Sign Bit | Chord | Step Bits                 |

M5116

If the sign bit were a zero, then both plus signs would be changed to minus signs.

#### Pin 8 – Digital Output

The M5116 output register stores the 8-bit encoded sample of the analog input. This 8-bit word is shifted out under control of XMIT SYNC and XMIT CLOCK. When XMIT SYNC is low, the DIGITAL OUTPUT is an open circuit. When XMIT SYNC is high, the state of the DIGITAL OUTPUT is determined by the value of the output bit in the serial shift register. The output is composed of a Sign Bit, 3 Chord Bits, and 4 Step Bits. The Sign Bit indicates the polarity of the analog input while the Chord and Step Bits indicate the magnitude. In the first Chord, the Step Bit has a value of 0.6 mV. In the second Chord, the Stem Bit has a value of 1.2 mV. This doubling of the step value continues for each of the six successive Chords. Each Chord has a specific value and the Step Bits, 16 in each Chord, specify the displacement from that value (Refer to Table 1). Thus the output, which follows the  $\mu$ -255 law, has resolution that is proportional to the input level rather than to full scale. This provides the resolution of a 12-bit A/D converter at low input levels and that of a 6-bit converter as the input approaches full scale. The transfer characteristic of the A/D converter  $\mu$ -law Encoder) is shown in Figure 5.

#### Pin 12 – Digital Input

The M5116 input register accepts the 8-bit sample of an analog value and loads it under control of RCV. SYNC and RCV. CLOCK. The timing diagram is shown in Figure 4. When RCV. SYNC goes high, the M5116 uses RCV. CLOCK to clock the serial data into its input register. RCV. SYNC goes low to indicate the end of serial input data. The 8 bits of the input data have the same functions described for the DIGITAL OUTPUT. The transfer characteristic of the D/A converter ( $\mu$ -law Decoder) is shown in Figure 6.

#### Pin 13 – Analog Output

The analog output is in the form of voltage steps (100% duty cycle) having amplitude equal to the analog sample which was encoded. This waveform is then filtered with an external low-pass filter with sinx/x correction to recreate the sampled voice signal.

#### Pins 16 and 15 - Positive and negative reference voltages (+V<sub>REF</sub> and -V<sub>REF</sub>)

These inputs provide the conversion references for the digital-to-analog converters in the M5116.  $+V_{REF}$  and  $-V_{REF}$  must maintain 100 ppM/°C regulation over the operating temperature range. Variation of the reference directly affects system gain.



# OPERATION OF DECODEC WITH 64 kHz XMIT/RCV.

#### **Clock Frequencies**

XMIT/RCV. SYNC must not be allowed to remain at a logic "1" state. XMIT SYNC is required to be at a logic "0" state for 1 master clock period (min.) before the next digital word is transmitted. RCV. SYNC is required to be at a logic "0" state for 17 master clock periods (min.) before the next digital word is received (Refer to Figs. 7 and 8).

#### Fig. 7 - 64 kHz operation, transmitter section timing



Note: All rise and fall times are measured from 0.4V and 2.4V. All delay times are measured from 1.4V

#### Fig. 8 - 64 kHz operation, receiver section timing



Note: All rise and fall times are measured from 0.4V and 2.4V. All delay times are measured from 1.4V.

## Offset Null

The offset null feature of the M5116 eliminates long-term drift errors and conversion errors due to temperature changes by going through an offset adjustment cycle before every conversion, thus guaranteeing accurate A/D conversion for inputs near ground. There is no offset adjust of the output amplifier because, since the output is intended to be AC – coupled to the external filter, the resultant DC error  $(V_{OFFSET/O})$  will have no effect. The sign bit is not used to null the analog input. Therefore, for an analog input of 0 volts, the sign bit will be stable.

M5116

#### **Performance Evaluation**

The equipment connections shown in Figure 9 can be used to evaluate the performance of the M5116. An analog signal provided by the HP3551A Transmission Test Set is connected to the Analog Input (Pin 1) of the M5116. The Digital Output of the CODEC is tied back to the Digital Input and the Analog Output is fed through a low-pass filter to the HP3551A. Remaining pins of the M5156 are connected as follows:

(1) RCV. SYNC is tied to XMIT SYNC.

(2) XMIT CLOCK is tied to MASTER CLOCK. The signal is inverted and tied to RCV. CLOCK.

- The following timing signals are required:
- (1) MASTER CLOCK = 1.544 MHz.
- (2) XMIT SYNC repetition rate = 8 kHz
- (3) XMIT SYNC width = 8 XMIT CLOCK periods.

When all the above requirements are met, the setup of Figure 9 permits the measurement of synchronous system performance over a wide range of analog inputs.

The data register and ideal decoder provide a means of checking the encoder portion of the M5116 independently of the decoder section. To test the system in the asynchronous mode, MASTER CLOCK should be separated from XMIT CLOCK and MASTER CLOCK should be separated from RCV. CLOCK. XMIT CLOCK and RCV. CLOCK are separated also. Some experimental results obtained with the M5116 are shown in Figs. 10 and 11.

Fig. 9 - System characteristics test configuration





# Fig. 10 - S/D ratio vs. input level

Fig. 11 - Gain tracking performance









# A-LAW COMPANDING CODEC

- ± 5V POWER SUPPLY
- LOW POWER DISSIPATION -30mW (TYP.)
- FOLLOWS THE A-LAW COMPANDING CODE
- EXCEEDS CCITT SPECIFICATIONS, IN-CLUDES EVEN-ORDER-BIT INVERSION
- SYNCHRONOUS OR ASYNCHRONOUS OPERATION
- ON-CHIP SAMPLE AND HOLD
- ON-CHIP OFFSET NULL CIRCUIT ELIM-INATES LONG-TERM DRIFT ERRORS AND NEED FOR TRIMMING
- SINGLE 16-PIN PACKAGE
- MINIMAL EXTERNAL CIRCUITRY RE-QUIRED
- SERIAL DATA OUTPUT OF 64KB/s-2.1 Mb/s AT 8KHz SAMPLING RATE
- SEPARATE ANALOG AND DIGITAL GROUNDING PINS REDUCE SYSTEM NOISE PROBLEMS

#### DESCRIPTION

The M5156 is a monolithic CMOS companding CODEC which contains two sections: (1) An analog-to-digital converter which has a transfer characteristics conforming to the A-law companding code and (2) a digital-to-analog converter which also conforms to the A-law code. These two sections form a coder-decoder which is designed to meet the needs of the telecommunications industry for per-channel voice-frequency codecs used in PCM systems. Digital input and output are in serial format. Actual transmission and reception of 8-bit data words containing the analog information is done at a 64Kb/s-2.1Mb/s rate with analog signal sampling occurring at an 8KHz rate.

A sync pulse input is provided for synchronizing transmission and reception of multichannel information being multiplexed over a single transmission line.







# ABSOLUTE MAXIMUM RATINGS

| Parameter                                                                                | Value                        | Unit |
|------------------------------------------------------------------------------------------|------------------------------|------|
| DC Supply Voltage, V+                                                                    | + 6                          | V    |
| DC Supply Voltage, V-                                                                    | - 6                          | v    |
| Operating Temperature range                                                              | 0 to 70                      | °C   |
| Storage Temperature range                                                                | -55 to +125                  | °C   |
| Package Dissipation at $25^{\circ}$ C (Derated 9mW/ $^{\circ}$ C when soldered into PCB) | 500                          | mW   |
| Digital Input                                                                            | $-0.5 \le V_{IN} \le V_{+}$  | V    |
| Analog Input                                                                             | $V - \leq V_{IN} \leq V +$   | v    |
| +V <sub>REF</sub>                                                                        | $-0.5 \le + V_{REF} \le V+$  | v    |
| -V <sub>REF</sub>                                                                        | $V- \leq -V_{REF} \leq +0.5$ | V    |

Stresses above those listed under "Absolute Maximum Ratings" may cause permenent damaged to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operational sections of this specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **BLOCK DIAGRAM**

#### PCM SYSTEM



# SSS M5156

# POWER SUPPLY REQUIREMENTS

| Parameter         |                            |        |      | Nete   |      |      |
|-------------------|----------------------------|--------|------|--------|------|------|
|                   |                            | Min.   | Тур. | Max.   | Onit | NOLE |
| V+                | Positive Supply Voltage    | 4.75   | 5.0  | 5.25   | v    |      |
| V-                | Negative Supply Voltage    | -5.25  | -5.0 | -4.75  | v    |      |
| +V <sub>REF</sub> | Positive Reference Voltage | 2.375  | 2.5  | 2.625  | v    | 1    |
| -V <sub>REF</sub> | Negative Reference Voltage | -2.625 | -2.5 | -2.375 | v    | 1    |

# DC CHARACTERISTICS (Test conditions: V + = 5.0V, V - = -5.0V, $+V_{REF} = 2.5V$ , $-V_{REF} = -2.5V$ )

| Parameter              |                                                                                             | Values |       |      | 11-14 | New  |
|------------------------|---------------------------------------------------------------------------------------------|--------|-------|------|-------|------|
|                        | rarameter                                                                                   | Min.   | Тур.  | Max. | Unit  | Note |
| R <sub>INAS</sub>      | Analog Input Resistance During Sampling                                                     |        | 2     |      | kΩ    | 2    |
| RINANS                 | Analog Input Resistance Non-Sampling                                                        |        | 100   |      | MΩ    |      |
| CINA                   | Analog Input Capacitance                                                                    |        | 150   | 250  | pF    |      |
| V <sub>OFFSET/I</sub>  | Analog Input Offset Voltage                                                                 |        | ± 1   | ± 8  | mV    |      |
| ROUTA                  | Analog Output Resistance                                                                    |        | 20    | 50   | Ω     |      |
| Ιουτα                  | Analog Output Current                                                                       | 0.25   | 0.5   |      | mA    |      |
| (V <sub>OFFSET/O</sub> | ) Analog Output Offset Voltage                                                              |        | -200  | ±850 | mV    |      |
| INLOW                  | Logic Input Low Current (V <sub>IN</sub> = 0.8V)<br>Digital Input, Clock Input, Sync Input  |        | ± 0.1 | ± 10 | μA    | 3    |
| INHIGH                 | Logic Input High Ċurrent (V <sub>IN</sub> = 2.4V)<br>Digital Input, Clock Input, Sync Input |        | -0.25 | -0.8 | mA    | 3    |
| C <sub>DO</sub>        | Digital Output Capacitance                                                                  |        | 8     | 12   | pF    |      |
| IDOL                   | Digital Output Leakage Current                                                              |        | ± 0.1 | ± 10 | μΑ    |      |
| VOUTLOW                | Digital Output Low Voltage                                                                  |        |       | 0.4  | v     | 4    |
| V <sub>о∪тні</sub> дн  | Digital Output High Voltage                                                                 | 3.9    |       |      | v     | 4    |
| 1+                     | Positive Supply Current                                                                     |        | 4     | 10   | mA    |      |
| 1-                     | Negative Supply Current                                                                     |        | 2     | 6    | mA    |      |
| I <sub>REF</sub> +     | Positive Reference Current                                                                  |        | 4     | 20   | μA    |      |
| I <sub>REF-</sub>      | Negative Reference Current                                                                  |        | 4     | 20   | μA    |      |

# AC CHARACTERISTICS (Refer to Figure 3 and Figure 4)

| Paramotov                           |                                                  |                                              |                      |                             |       |      |
|-------------------------------------|--------------------------------------------------|----------------------------------------------|----------------------|-----------------------------|-------|------|
|                                     | r aranieter                                      |                                              | Тур.                 | Max.                        | Unit  | Note |
| FM                                  | Master Clock Frequency                           | 1.5                                          | 2.048                | 2.1                         | MHz   |      |
| F <sub>R</sub> , F <sub>X</sub>     | XMIT, RCV. Clock Frequency                       | 0.064                                        | 2.048                | 2.1                         | MHz   |      |
| PWCLK                               | Clock Pulse Width (MASTER, XMIT, RCV.)           | 200                                          |                      |                             | ns    | ·    |
| t <sub>RC</sub> , t <sub>FC</sub>   | Clock Rise, Fall Time (MASTER, XMIT, RCV)        |                                              |                      | 25% of<br>PW <sub>CLK</sub> | ns    |      |
| t <sub>RS</sub> , t <sub>FS</sub>   | Sync Rise, Fall Time (XMIT, RCV.)                |                                              |                      | 25% of<br>PW <sub>CLK</sub> | ns    |      |
| t <sub>DIR</sub> , t <sub>DIF</sub> | Data Input Rise, Fall Time                       |                                              |                      | 25% of<br>PW <sub>CLK</sub> | ns    |      |
| <sup>t</sup> wsx <sup>, t</sup> wsr | Sync Pulse Width (XMIT, RCV.)                    |                                              | $\frac{8}{F_X(F_R)}$ |                             | μs    |      |
| t <sub>PS</sub>                     | Sync Pulse Period (XMIT, RCV.)                   |                                              | 125                  |                             | μs    |      |
| <sup>t</sup> xcs                    | XMIT Clock-to-XMIT Sync Delay                    | 50% of<br>t <sub>FC</sub> (t <sub>RS</sub> ) |                      |                             | ns    | 6    |
| <sup>t</sup> xcsn                   | XMIT Clock-to-XMIT Sync (Negative Edge)<br>Delay |                                              | 200                  |                             | ns    |      |
| txss                                | XMIT Sync Set-Up Time                            | 200                                          |                      |                             | ns    |      |
| t <sub>XDD</sub>                    | XMIT Data Delay                                  | 0                                            |                      | 200                         | ns    | 4    |
| <sup>t</sup> XDP                    | XMIT Data Present                                | 0                                            |                      | 200                         | ns    | 4    |
| <sup>t</sup> xdt                    | XMIT Data Three State                            |                                              |                      | 150                         | ns    | . 4  |
| <sup>t</sup> DOF                    | Digital Output Fall Time                         |                                              | 50                   |                             | ns    | 4    |
| tDOR                                | Digital Output Rise Time                         |                                              | 50                   |                             | ns    | 4    |
| <sup>t</sup> src                    | RCV. Sync-to-RCV. Clock Delay                    | 50% of<br>t <sub>RC</sub> (t <sub>FS</sub> ) |                      |                             | ns    | 6    |
| t <sub>RDS</sub>                    | RCV. Data Set-Up Time                            | 50                                           |                      |                             | ns    | 5    |
| <sup>t</sup> RDH                    | RCV. Data Hold Time                              | 200                                          |                      |                             | ns    | 5    |
| t <sub>RCS</sub>                    | RCV. Clock-to-RCV. Sync Delay                    | 200                                          |                      |                             | ns    |      |
| t <sub>RSS</sub>                    | RCV. Sync Set-Up Time                            | 200                                          |                      |                             | ns    | 5    |
| t <sub>SAO</sub>                    | RCV. Sync-to-Analog Output Delay                 |                                              | 7                    |                             | μs    |      |
| SLEW+                               | Analog Output Positive Slew Rate                 |                                              | 1                    |                             | V/µs  |      |
| SLEW-                               | Analog Output Negative Slew Rate                 |                                              | 1                    |                             | V/µs  |      |
| DROOP                               | Analog Output Droop Rate                         |                                              | 25                   |                             | μV/μs |      |



# SYSTEM CHARACTERISTICS (Refer to Figures 10 and 11)

|     |                            | Test conditions                                                                                   |                      |                                                                    |                      |                |
|-----|----------------------------|---------------------------------------------------------------------------------------------------|----------------------|--------------------------------------------------------------------|----------------------|----------------|
|     | Parameter                  | lest conditions                                                                                   | Min.                 | Тур.                                                               | Max.                 |                |
| S/D | Signal-to-Distortion Ratio | Analog Input = 0 to -30 dBmO<br>Analog Input = -40 dBmO<br>Analog Input = -45 dmO                 | 35<br>29<br>24       | 39<br>34<br>29                                                     |                      | dB<br>dB<br>dB |
| GT  | Gain Tracking              | Analog Input = +3 to -37 dBmO<br>Analog Input = -37 to -50 dBmO<br>Analog Input = -50 to -55 dBmO | -0.4<br>-0.8<br>-2.5 | $\begin{array}{c} \pm \ 0.1 \\ \pm \ 0.1 \\ \pm \ 0.2 \end{array}$ | +0.4<br>+0.8<br>+2.5 | dB<br>dB<br>dB |
| NIC | Idle Channel Noise         | Analog Input = 0 Volts                                                                            |                      | -80                                                                | 72                   | dBmOp          |
| TLP | Transmission Level Point   | 600 Ω                                                                                             |                      | +4                                                                 |                      | dB             |

Notes:

- 1.  $+V_{REF}$  and  $-V_{REF}$  must be matched with in  $\pm 1\%$  in order to meet system requirements.
- 2. Sampling is accomplished by changing the internal capacitor to within ½ LSB ( $\leq 300 \ \mu$ V) in 20  $\mu$ s. Therefore, the external source resistance must be 3k or less. The equivalent circuit during sampling is shown on the right.
- 3. The M5156 will I source current through an internal 6 k $\Omega$  resistor to help pull up the TTL output. When a transition from a "1" to a "0" takes place, the user must sink the "1" current until reaching the "0" level.
- 4. Driving one 74L or 74LS TTL load plus 30 pF with  $I_{OH}$ = -100  $\mu$ A,  $I_{OL}$ = 500  $\mu$ A.
- The first bit of data is loaded when Sync. and Clock are both, "1" during bit time 1 as shown on RCV, timing diagram.
- 6. This delay is necessary to avoid overlapping Clock and Sync.

#### EQUIVALENT INPUT RESISTANCE CIRCUIT DURING SAMPLING



# FUNCTIONAL DESCRIPTION

#### Pin 1 – Analog Input

Voice-frequency analog signals which are bandwidth-limited to 4 kHz are input at this pin. Typically, they are then sampled at an 8 kHz rate (Refer to Figure 1). The analog input must remain between  $+V_{\text{RFF}}$  and  $-V_{\text{RFF}}$  for accurate conversion.

#### Pin 5 – Master Clock

This signal provides the basic timing and control signals required for all internal conversions. It does not have to be synchronized with RCV. SYNC, RCV, CLOCK, XMIT SYNC or XMIT CLOCK and is not internally related to them.



#### Fig. 1 - A/D, D/A conversion timing



#### Fig. 2 - Data input/output timing



#### Pin 6 - XMIT SYNC (Refer to Figure 3 for the Timing Diagram)

This input is synchronized with XMIT CLOCK. When XMIT SYNC goes high, the digital output is activated and the A/D conversion begins on the next positive edge of MASTER CLOCK. The conversion by MASTER CLOCK can be asynchronous with XMIT CLOCK. The serial output data is clocked out by the positive edges of XMIT CLOCK. The negative edge of XMIT SYNC causes the digital output to become three-state. XMIT SYNC must go low for at least 1 master clock prior to the transmission of the next digital word (Refer to Figure 7).

#### Pin 7 – XMIT CLOCK (Refer to Figure 3 for the Timing Diagram)

The on-chip 8-bit output shift register of the M5156 is unloaded at the clock rate present on this pin. Clock rates of 64 kHz - 2.1 MHz can be used for XMIT CLOCK. The positive edge of the INTERNAL CLOCK transfers the data from the master to the slave of a master-slave flip-flop (Refer to Figure 2). If the positive edge of XMIT SYNC occurs after the positive edge of XMIT CLOCK, XMIT SYNC will determine when the first positive edge of INTERNAL CLOCK will occur. In this event, the hold time for the first clock pulse is measured from the positive edge of XMIT SYNC.





Fig. 3 - Transmitter section timing

Note: All rise and fall times are measured from 0.4V and 2.4V. All delay times are measured from 1.4V.

#### Pin 9 - RCV. SYNC (Refer to Figure 4 for the Timing Diagram)

This input is synchronized with RCV. CLOCK and serial data is clocked in by RCV. CLOCK. Duration of the RCV. SYNC. pulse is approximately 8 RCV. CLOCK periods. The conversion from digital-toanalog starts after the negative edge of the RCV. SYNC pulse (Refer to Figure 1). The negative edge of RCV. SYNC should occur before the 9th positive clock edge to insure that only eight bits are clocked in. RCV. SYNC must stay low for 17 MASTER CLOCKS (min.) before the next digital word is to be received (Refer to Figure 8).

#### Pin 10 – RCV. CLOCK (Refer to Figure 4 for the Timing Diagram)

The on-chip 8-bit shift register for the M5156 is loaded at the clock rate present on this pin. Clock rates of 64 kHz - 2.1 MHz can be used for RCV. CLOCK. Valid data should be applied to the digital input before the positive edge of the internal clock (Refer to Figure 2). This set up time,  $t_{RDS}$ , allows the data to be transferred into the MASTER of a master-slave flip-flop. The positive edge of the INTERNAL CLOCK transfers the data to the SLAVE of the master-slave flip-flop. A hold time,  $t_{RDH}$ , is required to complete this transfer. If the rising edge of RCV. SYNC occurs after the first rising edge of RCV. CLOCK, RCV. SYNC will determine when the first positive edge of INTERNAL CLOCK will occur. In this event, the set-up and hold times for the first clock pulse should be measured from the positive edge of RCV. SYNC.



#### Fig. 4 - Receiver section timing



Note: All rise and fall times are measured from 0.4V and 2.4V. All delay times are measuref from 1.4V.



# Fig. 6 - D/A converter (A-Law Decoder) transfer characteristic



#### Table 1 - Digital output code: A Law

| Chord C | ode Ch | ord Value | Step V | alue |
|---------|--------|-----------|--------|------|
| 1. 101  | 0.0    | ) mV      | 1.221  | mν   |
| 2.100   | 20     | .1 mV     | 1.221  | mΫ   |
| 3. 111  | 40     | .3 mV     | 2.44   | mν   |
| 4. 110  | 80     | .6 mV     | 4.88   | mν   |
| 5.001   | 16     | 1.1 mV    | 9.77   | mν   |
| 6.000   | 33     | 2 mV      | 19.53  | mν   |
| 7.011   | 64     | 5 mV      | 39.1   | mν   |
| 8.010   | 1.2    | 289 V     | 78.1   | mν   |

#### EXAMPLE:

| 1        | 110   | 0111=+80.6mV+(2x4.88mV) |
|----------|-------|-------------------------|
| Sign Bit | Chord | Step Bits               |

M5156

If the sign bit were a zero, then both plus signs would be changed to minus signs.

#### Pin 8 – Digital Output

The M5156 output register stores the 8-bit encoded sample of the analog input. This 8-bit word is shifted out under control of XMIT SYNC and XMIT CLOCK. When XMIT SYNC is low, the DIGITAL OUTPUT is an open circuit. When XMIT SYNC is high, the state of the DIGITAL OUTPUT is determined by the value of the output bit in the serial shift register. The output is composed of a Sign Bit, 3 Chord Bits, and 4 Step Bits. The Sign Bit indicates the polarity of the analog input while the Chord and Step Bits indicate the magnitude. In the first two Chords, the Step Bit has a value of 1.2 mV. In the third Chord, the Step Bit has a value of 2.4 mV. This doubling of the step value continues for each of the five successive Chords. Each Chord has a specific value and the Step Bits, 16 in each Chord, specify the displacement from that value (**Refer to Table 1**). Thus the output, which follows the A-law, has resolution that is proportional to the input level rather than to full scale. This provides the resolution of a 12-bit A/D converter at low input levels and that of a 6-bit converter as the input approaches full scale. The transfer characteristic of the A/D converter (A-law Encoder) is shown in Figure 5.

#### Pin 12 – Digital Input

The M5156 input register accepts the 8-bit sample of an analog value and loads it under control of RCV. SYNC and RCV. CLOCK. The timing diagram is shown in Figure 4. When RCV. SYNC goes high, the M5156 uses RCV. CLOCK to clock the serial data into its input register. RCV. SYNC goes low to indicate the end of serial input data. The 8 bits of the input data have the same functions described for the DIGITAL OUTPUT. The transfer characteristic of the D/A converter (A-law Decoder) is shown in Figure 6.

#### Pin 13 – Analog Output

The analog output is in the form of voltage steps (100% duty cycle) having amplitude equal to the analog sample which was encoded. This waveform is then filtered with an external low-pass filter with sinx/x correction to recreate the sampled voice signal.

#### Pins 16 and 15 – Positive and negative reference voltages (+V<sub>REF</sub> and -V<sub>REF</sub>)

These inputs provide the conversion references for the digital-to-analog converters in the M5156.  $+V_{REF}$  and  $-V_{REF}$  must maintain 100 ppM/°C regulation over the operating temperature range. Variation of the reference directly affects system gain.



# OPERATION OF DECODEC WITH 64 kHz XMIT/RCV.

#### **Clock Frequencies**

XMIT/RCV. SYNC must not be allowed to remain at a logic "1" state. XMIT SYNC is required to be at a logic "0" state for 1 master clock period (min.) before the next digital word is transmitted. RCV. SYNC is required to be at a logic "0" state for 17 master clock periods (min.) before the next digital word is received (Refer to Figs. 7 and 8).

Fig. 7 - 64 kHz operation, transmitter section timing



PCM DATA PRESENT

Note: All rise and fall times are measured from 0.4V and 2.4V. All delay times are measured from 1.4V.

Fig. 8 - 64 kHz operation, receiver section timing



Note: All rise and fall times are measured from 0.4V and 2.4V. All delay times are measured from 1.4V.

# SSS M5156

# Offset Null

The offset null feature of the M5156 eliminates long-term drift errors and conversion errors due to temperature changes by going through an offset adjustment cycle before every conversion, thus guaranteeing accurate A/D conversion for inputs near ground. There is no offset adjust of the output amplifier because, since the output is intended to be AC – coupled to the external filter, the resultant DC error  $(V_{OFFSET/O})$  will have no effect. The sign bit is not used to null the analog input. Therefore, for an analog input of 0 volts, the sign bit will be stable.

#### Performance Evaluation

The equipment connections shown in Figure 9 can be used to evaluate the performance of the M5156. An analog signal provided by the HP3552A Transmission Test Set is connected to the Analog Input (Pin 1) of the M5156. The Digital Output of the CODEC is tied back to the Digital Input and the Analog Output is fed through a low-pass filter to the HP3552A. Remaining pins of the M5156 are connected as follows:

(1) RCV. SYNC is tied to XMIT SYNC.

(2) XMIT CLOCK is tied to MASTER CLOCK. The signal is inverted and tied to RCV. CLOCK.

- The following timing signals are required:
- (1) MASTER CLOCK = 2.048 MHz.
- (2) XMIT SYNC repetition rate = 8 kHz
- (3) XMIT SYNC width = 8 XMIT CLOCK periods.

When all the above requirements are met, the setup of Figure 9 permits the measurement of synchronous system performance over a wide range of analog inputs.

The data register and ideal decoder provide a means of checking the encoder portion of the M5156 independently of the decoder section. To test the system in the asynchronous mode, MASTER CLOCK should be separated from XMIT CLOCK and MASTER CLOCK should be separated from RCV. CLOCK. XMIT CLOCK and RCV. CLOCK are separated also. Some experimental results obtained with the M5156 are shown in Figs. 10 and 11.

Fig. 9 - System characteristics test configuration





Fig. 10 - S/D ratio vs. input level

Fig. 11 - Gain tracking performance









ADVANCE DATA

# COMBINED SINGLE CHIP PCM CODEC AND AMPLIFIER

- M5914 ASYNCHRONOUS CLOCKS, 8th BIT SIGNALING LOOP BACK TEST CAPA-BII ITY
- M5913 SYNCHRONOUS CLOCKS ONLY
- AT&T D3/D4 AND CCITT COMPATIBLE
- TWO TIMING MODES:
  - FIXED DATA RATE MODE: CLOCK OPTIONS: 1.536MHz. 1.544MHz, 2.048MHz
  - VARIABLE DATA MODE: 64kHz-4.096MHz
- PIN SELECTABLE μ-LAW OR A-LAW OPERATION
- NO EXTERNAL COMPONENTS FOR SAM-PLE AND HOLD AND AUTO ZERO FUNC-TIONS
- PRECISION ON-CHIP VOLTAGE REFER-ENCES
- LOW POWER DISSIPATION: 0.5mW POWER DOWN **70mW TYPICAL OPERATING**
- EXCELLENT POWER SUPPLY REJECTION - FLIMINATES ON-BOARD REGULATOR

#### DESCRIPTION

The SGS M5913 and M5914 are fully integrated PCM (pulse code modulation) codecs (coderdecoder) and transmit/receive filters fabricated in a highly reliable CMOS silicon gate technology.

The primary applications for the M5913 and M5914 are il telephone systems:

- Switching M5913-Digital PBX's and Central Office Switching Systems
- Transmission M5914-D3/D4 Channel Banks
- Concentration M5913 or M5914-Subscriber Carrier and Concentrators

The wide dynamic range of the M5913 and M5914 (78dB) and the minimal conversion time make them ideal products for other applications such as:

- Voice Store and Forward
- Digital Echo Cancellers
- Secure Communications Systems
- Satellite Earth Stations



R/F B/F DIP-20 Plastic and Ceramic DIP-24 Plastic and Ceramic

ORDERING NUMBER: M5913B1

| M5913F | 1 |
|--------|---|
| M5914B | 1 |
| M5914F | 1 |
|        |   |



# PIN CONFIGURATION

This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice. 6/86



#### **PIN NAMES**

| V <sub>BB</sub>  | Power (-5V)                | GS <sub>x</sub>                        | Gain Control                     |
|------------------|----------------------------|----------------------------------------|----------------------------------|
| PWRO+, PWRO-     | Power Amplifier Outputs    | VF <sub>x</sub> I-, VF <sub>x</sub> I+ | Analog Inputs                    |
| GSR              | Gain Setting input for     | GRDA                                   | Analog Ground                    |
|                  | Receive Channel            | NC                                     | No Connect                       |
| PDN              | Power Down Select          | SIG <sub>×</sub>                       | Transmit Digital Signaling Input |
| CLKSEL           | Master Clock Select        | ASEL                                   | $\mu$ or A-law Select            |
| LOOP             | Analog Loop Back           | TS <sub>×</sub>                        | Digital Output — Timeslot        |
| SIG <sub>R</sub> | Signaling Bit Output       |                                        | Strobe                           |
| DCLKR            | Receive Data Rate Clock    | DCLKx                                  | Transmit Data Rate Clock         |
| D <sub>R</sub>   | Receive Channel Input      | Dx                                     | Transmit (Digital) Output        |
| FSR              | Receive Frame Synchroniza- | FS <sub>X</sub>                        | Transmit Frame Synchroniza-      |
|                  | tion Clock                 |                                        | tion Clock                       |
| GRDD             | Digital Ground             | CLK <sub>X</sub>                       | Transmit Master Clock            |
| V <sub>cc</sub>  | Power (+5V)                | CLKR                                   | Receive Master Clock             |

# **BLOCK DIAGRAM**





| Symbol             | Parameter                                                      | Value                                              | Unit |
|--------------------|----------------------------------------------------------------|----------------------------------------------------|------|
| V <sub>cc</sub>    | With respect GRDD, $GRDA = 0V$                                 | -0.3 to 7                                          | v    |
| V <sub>BB</sub>    | With respect GRDD, $GRDA = 0V$                                 | +0.3 to -7                                         | V    |
| GRDD, GRDA         | In such case: $0 \le V_{CC} \le +7V$ , $-7V \le V_{BB} \le 0V$ | ± 0.3                                              | V    |
| V <sub>I/O</sub>   | Analog inputs, analog outputs and digital inputs               | $V_{BB} - 0.3 \le V_{IN}/V_{OUT} \le V_{CC} + 0.3$ | V    |
| V <sub>O DIG</sub> | Digital outputs                                                | GRDD - $0.3 \le V_{OUT} \le V_{CC} + 0.3$          | V    |

## ABSOLUTE MAXIMUM RATINGS

Stresses above those listed under "Absolute Maximum Ratings" may causes permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# PIN DESCRIPTIONS

| Symbol            | Function                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>BB</sub>   | Most negative supply, input voltage is -5V $\pm$ 5%.                                                                                                                                                                                                                                                                                                                                         |
| PWRO+             | Non-inverting output of power amplifier. Can drive transformer hybrids or high impedance loads directly in either a differential or single ended configuration.                                                                                                                                                                                                                              |
| PWRO-             | Inverting output of power applifier. Functionally identical and complementary to PWRO+.                                                                                                                                                                                                                                                                                                      |
| GS <sub>R</sub>   | Input to the gain setting network on the output power amplifier. Transmission level can be adjusted over a 12dB range depending on the voltage at ${\sf GS}_{\sf R}$ .                                                                                                                                                                                                                       |
| PDN               | Power down select. When $\overline{\text{PDN}}$ is TTL high, the device is active. When low, the device is powered down.                                                                                                                                                                                                                                                                     |
| CLKSEL            | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                                                                                                                         |
| LOOP              | Analog loopback. When this pin is TTL high, the receive output (PWRO +) is internally connected to VF <sub>X</sub> I+, GS <sub>R</sub> is internally connected to PWRO-, and VF <sub>X</sub> I- is internally connected to GS <sub>X</sub> . A 0dBm0 digital signal input at D <sub>R</sub> is returned as a +3dBm0 digital signal output at D <sub>X</sub> .                                |
| SIG <sub>R</sub>  | Signaling bit output, receive channel. In fixed data rate mode, $\rm SIG_R$ outputs the logical state of the eighth bit of the PCM word in the most recent signaling frame.                                                                                                                                                                                                                  |
| DCLK <sub>R</sub> | Selects the fixed or variable data rate mode. When DCLK <sub>R</sub> is connected to V <sub>BB</sub> , the fixed data rate mode is selected. When DCLK <sub>R</sub> is not connected to V <sub>BB</sub> , the device operates in the variable date rate mode. In this mode DCLK <sub>R</sub> , becomes the receive data clock which operates a TTL levels from 64 kB to 4.096 MB data rates. |



# PIN DESCRIPTION (continued)

| Symbol                             | Function                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D <sub>R</sub>                     | Receive PCM input. PCM data is clocked in on this lead on eight consecutive negative transitions of the receive data clock; $CLK_R$ in the fixed data rate mode and $DCLK_R$ in variable data rate mode.                                                                                                                                                                                                                                   |
| FS <sub>R</sub>                    | 8KHz frame synchronization clock input/timeslot enable, receive channel. A multifunction input which in fixed data rate mode distinguishes between signaling and non-signaling frames by means of a double or single wide pulse respectively. In variable data rate mode this signal must remain high for the entire length of the timeslot. The receive channel enters the standby state whenever $FS_R$ is TTL low for 300 milliseconds. |
| GRDD                               | Digital ground for all internal logic circuits. Not internally tied to GRDA.                                                                                                                                                                                                                                                                                                                                                               |
| CLKR                               | Receive master and data clock for the fixed data rate mode; receive master clock only in variable data rate mode.                                                                                                                                                                                                                                                                                                                          |
| CLKx                               | Transmit master and data clock for the fixed data rate mode, transmit master clock only in variable data rate mode.                                                                                                                                                                                                                                                                                                                        |
| FS <sub>X</sub>                    | 8KHz frame synchronization clock input/timeslot enable, transmit channel. Operates independently but in an analogous manner to $FS_R.$ The transmit channel enters the standby state whenever $FS_X$ is TTL low for 300 milliseconds.                                                                                                                                                                                                      |
| D <sub>X</sub>                     | Transmit PCM output PCM data is clocked out on this lead on eight consecutive positive transitions of the transmit data clock: $CLK_X$ in fixed data rate mode and $DCLK_X$ in variable data rate mode.                                                                                                                                                                                                                                    |
| TS <sub>X</sub> /DCLK <sub>X</sub> | Transmit channel timeslot strobe (output) or data clock (input) for the transmit channel. In variable data rate mode, this pin becomes the transmit data clock which operates at TTL levels from 64 KB to 4.096 MB data rates.                                                                                                                                                                                                             |
| SIG <sub>X</sub> /ASEL             | A dual purpose pin. When connected to V <sub>BB</sub> . A-law operation is selected. When it is not connected to V <sub>BB</sub> this pin is a TTL level input for signaling operation. This input is transmitted as the eighth bit of the PCM word during signaling frames on the D <sub>X</sub> lead.                                                                                                                                    |
| NC                                 | No connect                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| GRDA                               | Analog ground return for all internal voice circuits. Not internally connected to GRDD.                                                                                                                                                                                                                                                                                                                                                    |
| VF <sub>X</sub> I+                 | Non-inverting analog input to uncommitted transmit operational amplifier.                                                                                                                                                                                                                                                                                                                                                                  |
| VF <sub>X</sub> I-                 | Inverting analog input to uncommitted transmit operational amplifier.                                                                                                                                                                                                                                                                                                                                                                      |
| GS <sub>X</sub>                    | Output terminal of on-chip uncommitted op amp. Internally, this is the voice signal input to the transmit filter.                                                                                                                                                                                                                                                                                                                          |
| V <sub>cc</sub>                    | Most positive supply, input voltage is $+5V \pm 5\%$ .                                                                                                                                                                                                                                                                                                                                                                                     |



# FUNCTIONAL DESCRIPTION

The M5913 and M5914 provide the analog-todigital and the digital-to-analog conversions and the transmit and receive filtering necessary to interface a full duplex (4 wires) voice telephone circuit with the PCM highways of a time division multiplexed (TDM) system. They are intended be used at the analog termination of a PCM line or trunk. The following major functions are provided:

- Bandpass filtering of the analog signals prior to encoding and after decoding
- Encoding and decoding of voice and call progress information
- Encoding and decoding of the signaling and supervision information



Fig. 3 - Typical Line Terminations



# **GENERAL OPERATION**

#### System Reliability Features

The combochip can be powered up by pulsing  $FS_X$  and/or  $FS_R$  while a TTL high voltage is applied to PDN, provided that all clocks and supplies are connected. The M5913 and M5914 have internal resets on power up (or when  $V_{BB}$  or  $V_{CC}$  are re-applied) in order to ensure validity of the digital outputs and thereby maintain integrity of the PCM highway.

On the transmit channel, digital outputs  $D_x$  and  $\overline{TS}_x$  are held in a high impedance state for approximately four frames (500 $\mu$ s) after power up or application of V<sub>BB</sub> or V<sub>CC</sub>. After this delay,  $D_x$ ,  $\overline{TS}_x$ , and signaling will be functional and will occur in the proper timeslot. The analog circuits on the transmit side require approximately 60 milliseconds to reach their equilibrium value due to the autozero circuit setting time. Thus, valid digital information, such as for on/off hook detection, is available almost immediately, while analog information is available after some delay.

On the receive channel, the digital output SIG<sub>R</sub> is also held low for a maximum of four frames after power up or application of V<sub>BB</sub> or V<sub>CC</sub>. SIG<sub>R</sub> will remain low thereafter until it is updated by a signaling frame.

To further enhance system reliability,  $\overline{TS}_{x}$  and  $D_{x}$  will be placed in a high impedance state approximately 20 $\mu$ s after an interruption of CLK<sub>x</sub>. Similarly, SIG<sub>R</sub> will be held low approximately 20 $\mu$ s after an interruption of CLK<sub>R</sub>. These interruptions could possibly occur with some kind of fault condition.

#### Power Down and Standby Modes

To minimize power consumption, two power down modes are provided in which most M5913/ M5914 functions are disabled. Only the power down, clock, and frame sync buffers, which are required to power up the device, are enabled in these modes. As shown in Table 1, the digital outputs on the appropriate channels are placed in a high impedance state until the device returns to the active mode.

The Power Down mode utilizes an external control signal to the PDN pin. In this mode, power consumption is reduced to an average of 0.5 milliwatts. The device is active when the signal is high and inactive when it is low. In the absence of any signal, the PDN pin floats to TTL high allowing the device to remain active continuously.

The Standby mode leaves the user an option of powering either channel down separately or powering the entire device down by selectively removing  $FS_X$  and/or  $FS_R$ . With both channels in the standby state, power consumptions is reduced to an average of 1 milliwatts. If transmit only operation is desired,  $FS_X$  should be applied to the device while  $FS_R$  is held low. Similarly, if receive only operation is desired,  $FS_R$  should be applied while  $FS_X$  is held low.

#### Fixed Data Rate Mode

Fixed data rate timing, is selected by connecting DCLK<sub>R</sub> to V<sub>BB</sub>. It employs master clocks CLK<sub>X</sub> and CLK<sub>R</sub>, frame synchronization clocks FS<sub>X</sub> and FS<sub>R</sub>, and output  $\overline{TS}_X$ .

| Device Status               | Power-Down Method             | Digital Output Status                                                                                                                                    |
|-----------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power Down Mode             | PDN = TTL low                 | $\overline{TS}_X$ and $D_X$ are placed in a high impedance state and SIG <sub>R</sub> is placed in a TTL low state within 10 $\mu$ s.                    |
| Standby Mode                | $FS_X$ and $FS_R$ are TTL low | $\overline{TS}_X$ and $D_X$ are placed in a high impedance state and SIGR is placed in a TTL low state 300 milliseconds after FS_X and FS_R are removed. |
| Only transmit is on standby | FS <sub>X</sub> is TTL low    | $\overline{TS}_{X}$ and $D_{X}$ are placed in a high impedance state within 300 milliseconds.                                                            |
| Only receive is on standby  | FS <sub>R</sub> is TTL low    | $SIG_R$ is placed in a TTL low state within 300 milliseconds.                                                                                            |

#### Table 1 - Power-Down Methods



CLK<sub>X</sub> and CLK<sub>R</sub> serve both as master clocks to operate the codec and filter sections and bit clocks to clock the data in and out from the PCM highway. FS<sub>x</sub> and FS<sub>R</sub> are 8 kHz inputs which set the sampling frequency and distinguish between signaling and non-signaling frames by their pulse width. A frame synchronization pulse which is one master clock wide designates a non-signaling frame, while a double wide sync pulse enables the signaling function. TS<sub>x</sub> is a timeslot strobe/buffer enable output which gates the PCM word onto the PCM highway when an external buffer is used to drive the line.

Data is transmitted on the highway at  $D_X$  on the first eight positive transitions of  $CLK_X$  following the rising edge of FS<sub>X</sub>. Similarly on the receive side, data is received on the first eitht falling edges of  $CLK_R$ . The frequency of  $CLK_X$  and  $CLK_R$  is selected by the CLKSEL pin to be either 1.536, 1.544, or 2.048 MHz. No other frequency of operation is allowed in the fixed data rate mode.

#### Variable Data Rate Mode

Variable data rate timing is selected by connecting  $DCLK_{R}$  to the bit clock for the receive PCM

highway rather than to  $V_{BB}$ . It employs master clocks  $\text{CLK}_X$  and  $\text{CLK}_R$ , bit clocks  $\text{DCLK}_R$  and  $\text{DCLK}_X$  and frame synchronization clocks  $\text{FS}_R$  and  $\text{FS}_X$ .

Variable data rate timing allows for a flexible data frequency. It provides the ability to vary the frequency of the bit clocks, which can be asynchronous in the case of the M5914, or synchronous in the case of the M5913 from 64 KHz to 4.096 MHz. Master clocks inputs are still restricted to 1.536, 1.544, or 2.048 MHz.

In this mode, DCLK<sub>R</sub> and DCLK<sub>X</sub> become the data clocks for the receive and transmit PCM highways. While  $FS_X$  is high, PCM data from  $D_X$  is transmitted onto the highway on the next eight consecutive positive transitions of DCLK<sub>X</sub>. Simultarly, while  $FS_R$  is high, each PCM bit from the highway is received by  $D_R$  on the next eight consecutive negative transition of DCLK<sub>R</sub>.

On the transmit side, the PCM word will be repeated in all remaining timeslots in the  $125\mu s$  frame as long as DCLK<sub>X</sub> is pulsed and FS<sub>x</sub> is held high. This feature allows the PCM word to be transmitted to the PCM highway more than once per frame, if desired, and is only available in the variable data rate mode. Conversely,







signaling is only allowed in the fixed data rate mode since the variable mode provides no means with which to specify a signaling frame.

#### Signaling

Signaling can only be performed with the 24pin device in the fixed data rate timing mode  $(DCLK_{B} = V_{BB})$ . Signaling frames on the transmit and receive sides are independent of one another and are selected by a double-width frame sync pulse on the appropriate channel. During a transmit signaling frame, the codec will encode the incoming analog signal and substitute the signal present on SIG<sub> $\times$ </sub> for the least significant bit of the encoded PCM word. Similarly, in a receive signaling frame, the codec will decode the seven most significant bits according to CCITT recommendation G.733 and output the logical state of the LSB on the SIG<sub>R</sub> lead until it is updated in the next signaling frame. Timing relationships for signaling operation are shown in Figure 4.

#### Asynchronous Operation

The M5914 can be operated with asynchronous clocks in either the fixed or variable data rate modes. In order to avoid crosstalk problems associated with special interrupt circuitry the design of the SGS M5913/M5914 combochip includes separate digital-to-analog converters and voltage references on the transmit and receive

sides to allow completely indipendent operation of the two channels.

In either timing mode, the master clock, data clock, and timeslot strobe must be synchronized at the beginning of each frame. Specifically, in variable data rate mode the rising edge of CLKx must occur within t<sub>FSD</sub> nanoseconds before the rise of  $FS_x$ , while the leading edge of  $DCLK_x$ must occur within t<sub>TSDX</sub> nanoseconds of the rise of  $FS_X$ . Thus,  $CLK_X$  and  $DCLK_X$  are synchronized once per frame but may be of different frequencies. The receive channel operates in a similar manner and is completely indepenent of the transmit timing (refer to Variable Data Rate Timing Diagram). This approach requires the provision of two separate master clocks, even in variable data rate mode, but avoids the use of a synchronizer which can cause intermittent data conversion errors.

## Analog Loopback

A distinctive feature of the M5914 is its analog loopback capability. This feature allows the user to send a control signal which internally connects the analog input and output ports. As shown in Figure 5, when LOOP is TTL high the receive output (PWRO+) is internally connected to  $VF_XI_+$ ,  $GS_R$  in internally connected to PWRO- and  $VF_XI_-$  is internally connected to  $GS_X$ .





M5913 M5914

With this feature, the user can test the line circuit remotely by comparing the digital codes sent into the receive channel ( $D_R$ ) with those generated on the transmit channel, ( $D_X$ ). Due to the difference in transmission levels between the transmit and receive sides, a0 dBm0 code sent into  $D_R$  will emerge from  $D_X$  as a +3dBm0 code, an implicit gain of 3dB. Thus, the maximum signal input level which can be tested using analog loopback is 0 dBm0.

#### Precision Voltage Reference

No external components are required with the combochip to provide the voltage reference function. Voltage references are generated on-chip and are calibrated during the manufacturing process. The technique use the bandgap principle to derive a temperature and bias stable reference voltage. These references determine the gain and dynamic range characteristics of the device.

Separate references are supplied to the transmit and receive sections. Transmit and receive section are trimmed independently in the filter stages to a final precision value. With this method the combochip can achieve manufacturing tolerances of typically  $\pm$  0.04dB in absolute gain for each half channel, providing the user a significant margin for error in other board components.

#### **Conversion Laws**

The M5913 and M5914 are designed to operate in both  $\mu$ -law and A-law systems. The user can select either coversion law according to the voltage present on the SIG<sub>X</sub>/ASEL pin. In each case the coder and decoder process a companded 8-bit PCM word following CCITT recommendation G.711 for  $\mu$ -law and A-law conversion. If A-law operation is desired, SIG<sub>X</sub> should be tied to V<sub>BB</sub>. Thus, signaling is not allowed during A-law operation. If  $\mu$  = 255-law operation is selected, then SIG<sub>X</sub> is a TTL level input which modifies the LSB on the PCM output in signaling frames.

#### TRANSMIT OPERATION

#### Transmit Filter

The input section provides gain adjustment in the passband by means of an on-chip uncommitted operational amplifier. This operational amplifier has a common mode range of 2.17 volts, a maximum DC offset of 25 mV, a minimum voltage gain of 5000, and a unity gain bandwidth of typically 1MHz. Gain of up to 20dB can be set without degrading the performance of the filter. The load impedance to ground (GRDA) at the amplifier output (GS<sub>X</sub>) must be greater than 10 kilohms in parallel with less than 50pF. The input signal on lead VF<sub>X</sub>I+ can be either AC or DC coupled. The input op amp can also be used in the inverting mode or differential amplifier mode (see Figure 6).



Fig. 6 - Transmit Filter Gain Adjustment


A low pass anti-aliasing section is included onchip. This section typically provides 35dB attenuation at the sampling frequency. No external components are required to provide the necessary anti-aliasing function for the switched capacitor section of the transmit filter.

The passband section provides flatness and stopband attenuation which fulfills the AT & T D3/D4 channel bank transmission specification and CCITT recommendation G.712. The M5913 and M5914 specifications meet or exceed digital class 5 central office switching systems requirements. The transmit filter transfer characteristics and specifications will be within the limits shown in the relative table.

A high pass section configuration was chosen to reject low frequency noise from 50 and 60Hz power lines, 17 Hz European electric railroads, ringing frequencies and their harmonics, and other low frequency noise. Even though there is high rejection at these frequencies, the sharpness of the band edge gives low attenuation at 200Hz. This feature allows the use of low-cost transformer hybrids without external components.

#### Encoding

The encoder internally samples the output of the transmit filter and holds each sample on an internal sample and hold capacitor. The encoder then performs an analog to digital conversion on a switched capacitor array. Digital data representing the sample is transmitted on the first eight data clock bits of the next frame. An on-chip autozero circuit corrects for DC-offset on the input signal to encoder. This autozero circuit uses the sign bit averaging technique. In this way, all DC offset is removed from the encoder input waveform.

# **RECEIVE OPERATION**

#### Decoding

The PCM word at the  $D_R$  lead is serially fetched on the first eight data clock bits of the frame. A D/A conversion is performed on the digital word and the corresponding analog sample is held on an internal sample and hold capacitor. This sample is then transferred to the receive filter.

#### **Receive Filter**

The receive section of the filter provides passband flatness and stopband rejection which fulfills both the AT & T D3/D4 specification and CCITT recommendation G.712. The filter contains the required compensation for the (sin X)/X response of such decoders. The receive filter characteristics and specifications are shown in the relative table.

# **Receive Output Power Amplifiers**

A balanced output amplifier is provided in order to allow maximum flexibility in output configuration. Either of the two outputs can be used single



Fig. 7 - Gain Setting Configuration

M5913 M5914

ended (referenced to GRDA) to drive single ended loads. Alternatively, the differential output will drive a bridged load directly. The output stage is capable of driving loads as low as  $300\Omega$ single ended to a level of 12dBM or  $600\Omega$  differentially to a level of 15dBM.

The receive channel transmission level may be adjusted between specified limits by manipulation of the  $\mathrm{GS}_R$  input.  $\mathrm{GS}_R$  is internally connected to an analog gain setting network. When  $\mathrm{GS}_R$  is strapped to PWRO-, the receive level is maximized; when it is tied to PWRO+, the level is minimized. The output transmission level interpolates between 0 and -12dB as  $\mathrm{GS}_R$  is interpolated (with potentiometer) between PWRO-, and PWRO+. The use of the output gain set is illustrated in Figure 7.

Transmission levels are specified relative to the receive channel output under digital milliwatt conditions, that is, when the digital input at  $D_R$  is the eight-code sequence specified in CCITT recommendation G.711.

# OUTPUT GAIN SET: DESIGN CONSIDERATIONS

#### (Refer to Figure 7)

PWRO+ and PWRO- are low impedance complementary outputs. The voltages at the nodes are:

 $V_{O}$ + at PWRO+ Vo- at PWRO-Vo = Vo+ - Vo- (total differential response)

R1 and R2 are a gain setting resistor network with the center tap connected to the  $GS_R$  input. A value greater than  $10K\Omega$  and less than 100K for R1 + R2 is recommended because:

- a) The parallel combination of R1 + R2 and R<sub>L</sub> sets the total loading.
- b) The total capacitance at the  $GS_R$  input and the parallel combination of R1 and R2 define a time constant which has to be minimized to avoid inaccuracies.

If  $V_A$  represents the output voltage without any gain setting resistor network connected, you can have:

 $Vo = AV_{\Delta}$ 

where A = 
$$\frac{1 + (R_1/R_2)}{4 + (R_1/R_2)}$$

For design purposes, a useful form is R1/R2 as a function of A.

$$R1/R2 = \frac{4A - 1}{1 - A}$$

(Allowable values for A are those which make R1/R2 positive)

Examples are:

If A = 1 (maximum output), then

 $R1/R2 = \infty$  or  $V(GS_R) = V_{0}$ ; i.e.,  $GS_R$  is tied to PWRO-

If 
$$A = 1/2$$
, then

$$R1/R2 = 2$$

If A = 1/4 (minimum output) then R1/R2 = 0 or V (GS<sub>R</sub>) = Vo+; i.e., GS<sub>R</sub> is tied to PWRO+



**DC CHARACTERISTIC**  $(T_{amb} = 0^{\circ}C \text{ to } 70^{\circ}C, V_{CC} = +5 \pm 5\%, V_{BB} = -5V \pm 5\%, GRDA = 0V,$  unless otherwise specified) Typical values are for  $T_{amb} = 25^{\circ}C$  and nominal power supply values

#### DIGITAL INTERFACE

| Symbol          | Parameter                               | Test Conditions                                                                          | Min.                 | Typ. | Max.                 | Unit |
|-----------------|-----------------------------------------|------------------------------------------------------------------------------------------|----------------------|------|----------------------|------|
| ЧL              | Low level Input Current                 | GRDD ≤ V <sub>IN</sub> ≤ V <sub>IL</sub> (Note <sup>1</sup> )                            |                      |      | 10                   | μA   |
| I <sub>IH</sub> | High Level Input Current                | $V_{IH} \leq V_{IN} \leq V_{CC}$                                                         |                      |      | 10                   | μA   |
| VIL             | Input Low Voltage, except CLKSEL        |                                                                                          |                      |      | 0.8                  | V    |
| Vін             | Input High Voltage, except CLKSEL       |                                                                                          | 2.0                  |      |                      | v    |
| VOL             | Output Low Voltage                      | $I_{OL}$ = 3.2mA at $D_X \overline{TS}_X$ and $SIG_R$                                    |                      |      | 0.4                  | v    |
| V <sub>он</sub> | Output High Voltage                     | I <sub>OH</sub> = 9.6mA at D <sub>X</sub><br>I <sub>OH</sub> = 1.2mA at SIG <sub>R</sub> | 2.4                  |      |                      | v    |
| VILO            | Input Low Voltage, CLKSEL <sup>2</sup>  |                                                                                          | V <sub>BB</sub>      |      | V <sub>BB</sub> +0.5 | v    |
| Viio            | Input Intermediate Voltage, CLKSEL      |                                                                                          | GRDD<br>-0.5         |      | 0.5                  | v    |
| Vіно            | Input High Voltage, CLKSEL              |                                                                                          | V <sub>CC</sub> -0.5 |      | V <sub>cc</sub>      | v    |
| Cox             | Digital Output Capacitance <sup>3</sup> |                                                                                          |                      | 5    |                      | рF   |
| CIN             | Digital Input Capacitance               |                                                                                          |                      | 5    | 10                   | pF   |

#### POWER DISSIPATION - All measurements made at f<sub>DCLK</sub> = 2.048MHz, outputs unloaded.

| Symbol           | Parameter                          | Test Conditions                        | Min. | Typ. | Max. | Unit |
|------------------|------------------------------------|----------------------------------------|------|------|------|------|
| I <sub>CC1</sub> | V <sub>CC</sub> Operatin Current   |                                        |      | 8    | 10   | mA   |
| I <sub>BB1</sub> | V <sub>BB</sub> Operating Current  |                                        |      | -6   | -8   | mA   |
| 1 <sub>CC0</sub> | V <sub>CC</sub> Power Down Current | $PDN \leq V_{1L}$ ; after 10µs         |      | 50   | 300  | μA   |
| I <sub>BB0</sub> | V <sub>BB</sub> Power Down Current | $PDN \leq V_{1L}$ ; after 10 $\mu$ s   |      | -50  | -300 | μA   |
| 1 <sub>ccs</sub> | V <sub>CC</sub> Standby Current    | $FS_X, FS_R \leq V_{IL}$ ; after 300ms |      | 100  | 600  | μA   |
| IBBS             | V <sub>BB</sub> Standby Current    | $FS_X, FS_R \leq V_{IL}$ ; after 300ms |      | -100 | -600 | μA   |
| P <sub>D1</sub>  | Operating Power Dissipation        |                                        |      | 70   | 100  | mW   |
| P <sub>D0</sub>  | Power Down Dissipation             | PDN ≤ V <sub>IL</sub> ; after 10µs     |      | 0.5  | 3    | mW   |
| P <sub>ST</sub>  | Standby Power Dissipation          | $FS_X, FS_R \leq V_{IL}$ ; after 300ms |      | 1    | 6    | mW   |

#### NOTES:

V<sub>IN</sub> is the voltage on any digital pin.
SIG<sub>X</sub> and DCLK<sub>R</sub> are TTL level inputs between GRDD and V<sub>CC</sub>; they are also pinstraps for mode selection when tied to V<sub>BB</sub> Under these conditions V<sub>ILO</sub> is the input low voltage requirement.

Timing parameters are guaranteed based on a 100pF load capacitance. Up to eight digital outputs may be connected to a common PCM highway without buffering, assuming a board capacitance of 60pF.

## ANALOG INTERFACE, TRANSMIT FILTER INPUT STAGE

| Symbol           | Parameter                                                     | Test Conditions                  | Min.  | Тур. | Max.  | Unit |
|------------------|---------------------------------------------------------------|----------------------------------|-------|------|-------|------|
| I <sub>BX1</sub> | Input Leakage Current VF <sub>X</sub> I+, VF <sub>X</sub> I-  | -2.17V ≤ V <sub>IN</sub> ≤ 2.17V |       |      | 100   | nA   |
| RIXI             | Input Resistance, VF <sub>X</sub> I+, VF <sub>X</sub> I-      |                                  | 10    |      | 1     | MΩ   |
| Vosxi            | Input Offset Voltage, VF <sub>X</sub> I+, VF <sub>X</sub> I-  |                                  |       |      | 25    | mV   |
| CMRR             | Common Mode Rejection, VF <sub>X</sub> I+, VF <sub>X</sub> I- | -2.17 ≤ V <sub>IN</sub> ≤ 2.17V  | 55    |      |       | dB   |
| AVOL             | DC Open Loop Voltage Gain, GS <sub>X</sub>                    |                                  | 5000  |      |       |      |
| fc               | Open Loop Unity Gain Bandwidth, GS <sub>X</sub>               |                                  |       | 1    |       | MHz  |
| Voxi             | Output Voltage Swing GS <sub>X</sub>                          | R <sub>L</sub> ≥10kΩ             | +2.17 |      | -2.17 | V    |
| CLXI             | Load Capacitance, GS <sub>X</sub>                             |                                  |       |      | 50    | pF   |
| R <sub>LXI</sub> | Minimum Load Resistance, GS <sub>X</sub>                      |                                  | 10    |      |       | kΩ   |

M5913 M5914

#### ANALOG INTERFACE, RECEIVE FILTER DRIVER AMPLIFIER STAGE

| Symbol            | Parameter                                                                    | Test Conditions                                         | Min.  | Typ. | Max.  | Unit |
|-------------------|------------------------------------------------------------------------------|---------------------------------------------------------|-------|------|-------|------|
| RORA              | Output Resistance, PWRO+, PWRO-                                              |                                                         |       | 1    |       | Ω    |
| V <sub>OSRA</sub> | Single Ended Output DC Offset, PWRO+,<br>PWRO-                               | Relative to GRDA                                        |       | 75   |       | mV   |
| C <sub>LRA</sub>  | Load Capacitance, PWRO+, PWRO-                                               |                                                         |       |      | 100   | pF   |
| V <sub>ORA1</sub> | Output Voltage Swing Across RL, PWRO+,<br>PWRO-, Single-Ended Connection     | R <sub>L</sub> ≥ 300Ω (Note 3)<br>with zero Volt offset | +3.06 |      | -3.06 | v    |
| V <sub>ORA2</sub> | Differential Output Voltage Swing PWRO+,<br>PWRO-, Balance Output Connection | R <sub>L</sub> ≥ 600Ω                                   | -6.12 |      | 6.12  | V    |

#### AC CHARACTERISTICS - TRANSMISSION PARAMETERS

Unless otherwise noted, the analog input is a 0 dBm0, 1020 Hz sine wave <sup>1</sup>. Input amplifier is set for unity gain, noninverting. The digital input is a PCM bit stream generated by passing a 0 dBm0, 1020 Hz sine wave through an ideal encoder. Receive output is measured single ended, maximum gain configuration.<sup>2</sup> All output levels are (sin X)/X corrected.

#### GAIN AND DYNAMIC RANGE

| Symbol               | Parameter                                                          | Test Conditions                                                      | Min.  | Тур.           | Max.  | Unit       |
|----------------------|--------------------------------------------------------------------|----------------------------------------------------------------------|-------|----------------|-------|------------|
| EmW                  | Encoder Milliwatt Response<br>(Transmit gain tolerance)            | T <sub>amb</sub> =25°C; V <sub>BB</sub> = -5V; V <sub>CC</sub> = +5V | -0.15 | ± 0.04         | +0.15 | dBm0       |
| EmW <sub>TS</sub>    | EmW variation with Temperature and supplies                        | ± 5% supplies, 0 to 70°C<br>Relative to nominal condition            | -0.12 |                | +0.12 | dB         |
| DmW                  | Digital Milliwatt Response<br>(Receive gain tolerance)             | T <sub>amb</sub> = 25°C, V <sub>BB</sub> = -5V; V <sub>CC</sub> = 5V | -0.15 | ± 0.04         | +0.15 | dBm0       |
| DmW <sub>TS</sub>    | DmW variation with temperature<br>and supplies                     | $\pm$ 5% supplies, 0 to 70°C                                         | -0.08 |                | +0.08 | dB         |
| 0 TLP <sub>1X</sub>  | Zero Transmission Level Point<br>Transmit Channel (0 dBm0) µ-Law   | 600Ω Load<br>900Ω Load                                               |       | +2.76<br>+1.00 |       | dBm<br>dBm |
| 0 TLP <sub>2X</sub>  | Zero Transmission Level Point<br>Transmit Channel (0 dBm0) A-Law   | 600Ω Load<br>900Ω Load                                               |       | +2.79<br>+1.03 |       | dBm<br>dBm |
| 0 TLP <sub>1 R</sub> | Zero Transmission Level Point Transmit Channel (0 dBm0) $\mu$ -Law | 600Ω Load<br>900Ω Load                                               |       | +5.76<br>+4.00 |       | dBm<br>dBm |
| 0 TLP <sub>2R</sub>  | Zero Transmission Level Point<br>Transmit Channel (0 dBm0) A-Law   | 600Ω Load<br>900Ω Load                                               |       | +5.79<br>+4.03 |       | dBm<br>dBm |

Note: 1. 0 dBm0 is defined as the zero reference point of the channel under test (0 TLP). This corresponds to an analog signal input of 1.064 V<sub>rms</sub> or an output of 1.503 V<sub>rms</sub> ( $\mu$ -Law) dual 1.068 V<sub>rms</sub> or an output 1.516 V<sub>rms</sub> (A-Law). Unity gain input amplifier: GS<sub>X</sub> is connected to VF<sub>X</sub>I-, Signal input VF<sub>X</sub>I+; Maximum gain output amplifier: GS<sub>R</sub> is connected to PWRO+. Assuming null Receive gain Tolerance 2.

3.



#### GAIN TRACKING Reference Level = -10 dBm0

| Symbol           | Parameter                                                | Test Conditions                                       | 5913-1 | 5913-1, 5914-1           |      | 5913, 5914               |                |  |
|------------------|----------------------------------------------------------|-------------------------------------------------------|--------|--------------------------|------|--------------------------|----------------|--|
| Symbol           | i al allietei                                            | Test Conditions                                       | Min.   | Max.                     | Min. | Max.                     | om             |  |
| GT1 <sub>X</sub> | Transmit Gain Tracking Error<br>Sinusoidal Input; µ-law  | + 3 to -40 dBm0<br>-40 to -50 dBm0<br>-50 to -55 dBm0 |        | ± 0.2<br>± 0.3<br>± 0.65 |      | ± 0.25<br>± 0.5<br>± 1.2 | dB<br>dB<br>dB |  |
| GT2 <sub>X</sub> | Transmit Gain Tracking Error<br>Sinusoidal Input; A-law  | + 3 to -40 dBm0<br>-40 to -50 dBm0<br>50 to -55 dBm0  |        | ± 0.2<br>± 0.3<br>± 0.65 |      | ± 0.25<br>± 0.5<br>± 1.2 | dB<br>dB<br>dB |  |
| GT3 <sub>X</sub> | Transmit Gain Tracking Error<br>While Noise Input; A-law | CCITT G.712<br>Method 1                               |        | TBD                      |      | TBD                      | dB             |  |
| GT1 <sub>R</sub> | Receive Gain Tracking Error<br>Sinusoidal Input; μ-law   | + 3 to -40 dBm0<br>-40 to -50 dBm0<br>-50 to -55 dBm0 |        | ± 0.2<br>± 0.3<br>± 0.65 |      | ± 0.25<br>± 0.5<br>± 1.2 | dB<br>dB<br>dB |  |
| GT2 <sub>R</sub> | Receive Gain Tracking Error<br>Sinusoidal Input; A-law   | + 3 to -40 dBm0<br>-40 to -50 dBm0<br>-50 to -55 dBm0 |        | ± 0.2<br>± 0.3<br>± 0.65 |      | ± 0.25<br>± 0.5<br>± 1.2 | dB<br>dB<br>dB |  |
| GT3 <sub>R</sub> | Receive Gain Tracking Error<br>White Noise Input; A-law  | CCITT G. 712<br>Method 1                              |        | TBD                      |      | TBD                      | dB             |  |

#### NOISE

| Quertal           | Parameter                                                           | Test Conditions                                                                                               | 2913-1, 2914-1 |      |      | 2913, 2914 |      |      | Unit    |
|-------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|----------------|------|------|------------|------|------|---------|
| Symbol            | Parameter                                                           | lest Conditions                                                                                               | Min.           | Тур. | Max. | Min.       | Typ. | Max. | Onit    |
| N <sub>XC1</sub>  | Transmit Noise,<br>C-Message Weighted                               | VF <sub>X</sub> I+ = GRDA,<br>VF <sub>X</sub> I- = GS <sub>X</sub>                                            |                |      | 13   |            |      | 15   | dBrnc0  |
| N <sub>XC2</sub>  | Transmit Noise, C-<br>Message Weighted with<br>Eighth Bit Signaling | VF <sub>X</sub> I+ = GRDA,<br>VF <sub>X</sub> I- = GS <sub>X</sub> ;<br>6th frame signaling                   |                |      | 16   |            |      | 18   | 'dBrnc0 |
| NXP               | Transmit Noise, Psopho-<br>metrically Weighted                      | VF <sub>X</sub> I+ = GRDA,<br>VF <sub>X</sub> I- = GS <sub>X</sub>                                            |                |      | -77  |            |      | -75  | dBm0p   |
| N <sub>RC1</sub>  | Receive Noise,<br>C-Message Weighted:<br>Quiet Code                 | D <sub>R</sub> = 11111111<br>Measure at PWRO+                                                                 |                |      | 8    |            |      | 11   | dBrnc0  |
| N <sub>RC2</sub>  | Receiver Noise, C-<br>Message Weighted:<br>Sign bit toggle          | Input to D <sub>R</sub> is zero code<br>with sign bit toggle at<br>1 kHz rate                                 |                |      | 9    |            |      | 12   | dBrnc0  |
| N <sub>RP</sub>   | Receive Noise, Psopho-<br>metrically Weighted                       | D <sub>R</sub> = lowest positive<br>decode level                                                              |                |      | -82  |            |      | -79  | dBm0p   |
| N <sub>SF</sub>   | Single Frequency NOISE<br>End to End Measurement                    | CCITT G.712.4.2                                                                                               |                |      | -50  |            |      | -50  | dBm0    |
| PSRR <sub>1</sub> | V <sub>CC</sub> Power Supply<br>Rejection,<br>Transmit Channel      | Idle channel; 200 mV<br>P-P signal on supply; 0 to<br>50 kHz, measure at D <sub>X</sub>                       |                | -40  |      |            | -30  |      | dB      |
| PSRR <sub>2</sub> | V <sub>BB</sub> Power Supply<br>Rejection,<br>Transmit Channel      | Idle channel; 200 mV<br>P-P signal on supply; 0 to<br>50 kHz, measure at D <sub>X</sub>                       |                | -40  |      |            | -30  |      | dB      |
| PSRR <sub>3</sub> | V <sub>CC</sub> Power Supply<br>Rejection,<br>Receive Channel       | Idle channel; 200 mV<br>P-P signal on supply;<br>measure narrow band at<br>PWRO+ single ended,<br>0 to 50 kHz |                | -25  |      |            | -25  |      | dB      |
| PSRR <sub>4</sub> | V <sub>BB</sub> Power Supply<br>Rejection,<br>Receive Channel       | Idle channel; 200 mV<br>P-P signal on supply;<br>measure narrow band at<br>PWRO+ single ended,<br>0 to 50 kHz |                | -25  |      |            | -25  |      | dB      |
| CTTR              | Crosstalk, Transmit to<br>Receive,<br>Single Ended Outputs          | $VF_XI^+=0dBm0,1.02kHz,$<br>$D_R^=$ lowest positive<br>decode level, measure<br>at PWRO+                      |                |      | -80  |            |      | -71  | dB      |
| CTRT              | Crosstalk, Receive to<br>Transmit,<br>Single Ended Outputs          | $D_B = 0dBm0, 1.02 \text{ kHz},$<br>VF <sub>X</sub> I+ = GRDA,<br>measure at D <sub>X</sub>                   |                |      | -80  |            |      | -71  | dB      |



# DISTORTION

| Symbol           | Parameter                                                                          | Test Conditions                                                                                     | Min.           | Тур.                  | Max. | Unit                 |
|------------------|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|----------------|-----------------------|------|----------------------|
| SD1 <sub>X</sub> | Transmit Signal to Distortion,<br>μ-Law Sinusoidal Input;<br>CCITT G,712-Method 2  | 0 ≤ VF <sub>X</sub> I+ ≤ -30 dBm0<br>-40 dBm0<br>-45 dBm0                                           | 36<br>30<br>25 |                       |      | dB<br>dB<br>dB       |
| SD2 <sub>X</sub> | Transmit Signal to Distortion,<br>A-Law Sinusoidal Input<br>CCITT G.712-Method 2   | 0 ≤ VF <sub>X</sub> I+ ≤ -30 dBm0<br>-40 dBm0<br>-45 dBm0                                           | 36<br>30<br>25 |                       |      | dB<br>dB<br>dB       |
| SD3 <sub>X</sub> | Transmit Signal to Distortion,<br>A-Law White Noise input; CCITT<br>G.712-Method 1 |                                                                                                     | TBD            |                       |      |                      |
| SD1 <sub>R</sub> | Receive Signal to Distortion,<br>µ-Law Sinusoidal Input;<br>CCITT G.712-Method 2   | 0 ≼ VF <sub>X</sub> I+ ≼ -30 dBm0<br>-40 dBm0<br>-45 dBm0                                           | 36<br>30<br>25 |                       |      | dB<br>dB<br>dB       |
| SD2 <sub>R</sub> | Receive Signal to Distortion,<br>A-Law Sinusoidal Input;<br>CCITT G.712-Method 2   | 0 ≼ VF <sub>X</sub> I+ ≼ -30 dBm0<br>-40 dBm0<br>-45 dBm0                                           | 36<br>30<br>25 |                       |      | dB<br>dB<br>dB       |
| SD3 <sub>R</sub> | Receive Signal To Distortion,<br>A-Law While Noise Input;<br>CCITT G.712-Method 1  |                                                                                                     | TBD            |                       |      |                      |
| DP <sub>X1</sub> | Transmit Single Frequency<br>Distortion Products                                   | AT&T Adivisory # 64 (3.8)<br>0 dBm0 Input Signal                                                    |                |                       | -46  | dB                   |
| DP <sub>R1</sub> | Receive Single Frequency<br>Distortion Products                                    | AT&T Adivisory #64 (3.8)<br>0 dBm0 Input Signal                                                     |                |                       | -46  | dB                   |
| IMD <sub>1</sub> | Intermodulation Distortion,<br>End to End Measurement                              | CCITT G.712 (7.1)                                                                                   |                |                       | -35  | dB                   |
| IMD <sub>2</sub> | Intermodulation Distortion<br>End to End Measurement                               | CCITT G.712 (7.2)                                                                                   |                |                       | -49  | dB                   |
| SOS              | Spurious Out of Band Signals,<br>End to End Measurement                            | CCITT G.712 (6.1)                                                                                   |                |                       | -25  | dBm0                 |
| SIS              | Spurious in Brand Signals,<br>End to End Measurement                               | CCITT G.712 (9)                                                                                     |                |                       | -40  | dBm0                 |
| D <sub>AX</sub>  | Transmit Absolute Delay                                                            | Fixed Data Rate $CLK_X = 2.048$<br>MHz; 0 dBm0, 1.02<br>kHz signal at $VF_X$ I+<br>Measure at $D_X$ |                | 300                   |      | μs                   |
| xad              | Transmit Differential Envelope<br>Delay Relative to D <sub>AX</sub>                | f = 500 600Hz<br>f = 600 1000Hz<br>f = 1000 2600Hz<br>f = 2600 2800Hz                               |                | 170<br>95<br>45<br>80 |      | μs<br>μs<br>μs<br>μs |
| D <sub>AR</sub>  | Receive Absolute Delay                                                             | Fixed Data Rate, $CLK_R = 2.048$<br>MHz; Digital input is DMW<br>codes. Measure at PWRO+            |                | 150                   |      | μs                   |
| D <sub>DR</sub>  | Receive Differential Envelope<br>Delay Relative to D <sub>AR</sub>                 | f = 500 - 600Hz<br>f = 600 - 1000Hz<br>f = 1000 - 2600Hz<br>f = 2600 - 2800Hz                       |                | 10<br>10<br>85<br>110 |      | μs<br>μs<br>μs<br>μs |



# TRANSMIT FILTER TRANSFER CHARACTERISTICS

Input amplifier is set for unity gain, noninverting; maximum gain output

| Symbol          | Parameter                         | Test Conditions                           | Min.   | Тур. | Max.   | Unit |
|-----------------|-----------------------------------|-------------------------------------------|--------|------|--------|------|
| G <sub>RX</sub> | Gain Relative to Gain at 1.02 kHz | 0 dBm0 Signal Input at VF <sub>X</sub> I+ |        |      |        |      |
|                 | 16.67 Hz                          |                                           |        |      | -30    | dB   |
|                 | 50 Hz                             |                                           |        |      | -25    | dB   |
|                 | 60 Hz                             |                                           |        |      | -23    | dB   |
|                 | 200 Hz                            |                                           | -1.8   |      | -0.125 | dB   |
|                 | 300 to 3000 Hz                    |                                           | -0.125 |      | +0.125 | dB   |
|                 | 3300 Hz                           |                                           | -0.35  |      | +0.03  | dB   |
|                 | 3400 Hz                           |                                           | -0.7   |      | 0.10   | dB   |
|                 | 4000 Hz                           |                                           |        |      | -14    | dB   |
|                 | 4600 Hz and Above                 |                                           |        |      | -32    | dB   |

# Fig. 8 - Transmit Filter



# RECEIVE FILTER TRANSFER CHARACTERISTICS

| Symbol          | Parameter                         | Test Conditions                       | Min.   | Тур. | Max.   | Unit |
|-----------------|-----------------------------------|---------------------------------------|--------|------|--------|------|
| G <sub>RR</sub> | Gain Relative to Gain at 1.02 kHz | 0 dBm0 Signal input at D <sub>R</sub> |        |      |        |      |
|                 | Below 200 Hz                      |                                       |        |      | +0.125 | dB   |
|                 | 200 Hz                            |                                       | -0.5   |      | +0.125 | dB   |
|                 | 300 to 3000 Hz                    |                                       | -0.125 |      | +0.125 | dB   |
|                 | 3300 Hz                           |                                       | -0.35  |      | +0.03  | dB   |
|                 | 3400 Hz                           |                                       | -0.7   |      | -0.1   | dB   |
|                 | 4000 Hz                           |                                       |        |      | -14    | dB   |
|                 | 4600 Hz and Above                 |                                       |        |      | -30    | dB   |

M5913 M5914

2 114418

# Fig. 9 - Receive Filter



547



# AC CHARACTERISTICS - TIMING PARAMETERS

#### CLOCK SECTION

| Symbol                          | Parameter                           | Test Conditions                                   | Min. | Тур. | Max. | Unit |
|---------------------------------|-------------------------------------|---------------------------------------------------|------|------|------|------|
| tCY                             | $Clock Period, CLK_X, CLK_R$        | f <sub>CLKX</sub> = f <sub>CLKR</sub> = 2.048 MHz | 488  |      |      | ns   |
| <sup>t</sup> CLK                | Clock Pulse Width                   | CLK <sub>X</sub> , CLK <sub>R</sub>               | 195  |      |      | ns   |
| <sup>t</sup> DCLK               | Data Clock Pulse Width <sup>1</sup> | 64 kHz ≤ f <sub>DCLK</sub> ≤ 2.048 MHz            | 195  |      |      | ns   |
| <sup>t</sup> CDC                | Clock Duty Cycle                    | CLK <sub>X</sub> , CLK <sub>R</sub>               | 40   | 50   | 60   | %    |
| t <sub>r</sub> , t <sub>f</sub> | Clock Rise and Fall Time            |                                                   | 5    |      | 30   | ns   |

# TRANSMIT SECTION, FIXED DATA RATE MODE<sup>2</sup>

| Symbol           | Parameter                        | Test Conditions                | Min. | Тур. | Max. | Unit |
|------------------|----------------------------------|--------------------------------|------|------|------|------|
| tozx             | Data Enabled on TS Entry         | 0 < C <sub>LOAD</sub> < 100 pF | 0    |      | 145  | ns   |
| t <sub>DDX</sub> | Data Delay from CLK <sub>X</sub> | 0 < C <sub>LOAD</sub> < 100 pF | 0    |      | 145  | ns   |
| t <sub>HZX</sub> | Data Float on TS Exit            | C <sub>LOAD</sub> = 0          | 60   |      | 190  | ns   |
| t <sub>SON</sub> | Timeslot X to Enable             | 0 < C <sub>LOAD</sub> < 100 pF | 0    |      | 145  | ns   |
| tSOFF            | Timeslot X to Disable            | C <sub>LOAD</sub> = 0          | 50   |      | 190  | ns   |
| t <sub>FSD</sub> | Frame Sync Delay                 |                                | 0    |      | 120  | ns   |
| t <sub>SS</sub>  | Signal Setup Time                |                                | 0    |      |      | ns   |
| t <sub>SH</sub>  | Signal Hold Time                 |                                | 0    |      |      | ns   |

## RECEIVE SECTION, FIXED DATA RATE MODE

| Symbol           | Parameter               | Test Conditions | Min. | Тур. | Max. | Unit |
|------------------|-------------------------|-----------------|------|------|------|------|
| t <sub>dsr</sub> | Receive Data Setup      |                 | 10   |      |      | ns   |
| tDHR             | Receive Data Hold       |                 | 60   |      |      | ns   |
| t <sub>FSD</sub> | Frame Sync Delay        |                 | 0    |      | 120  | ns   |
| tsigr            | SIG <sub>R</sub> Update |                 | 0    |      | 2    | μs   |

#### NOTES:

1. Devices are available which operate at data rates up to 4.096 MHz; the minimum data clock pulse width for these devices is 110 ns.

2. Timing parameters t<sub>DZX</sub>, t<sub>HZX</sub>, and t<sub>SOFF</sub> are referenced to a high impedance state



#### WAVEFORMS



#### **Receive Timing**





# TRANSMIT SECTION, VARIABLE DATA RATE MODE<sup>1</sup>

| Symbol            | Parameter                           | Test Conditions                | Min. | Тур. | Max.              | Unit |
|-------------------|-------------------------------------|--------------------------------|------|------|-------------------|------|
| <sup>t</sup> tsdx | Timeslot Delay from $DCLK_X$        |                                | -80  |      | 80                | ns   |
| tfsd              | Frame Sync Delay                    |                                | 0    |      | 120               | ns   |
| toox              | Data Delay from DCLK <sub>X</sub>   | 0 < C <sub>LOAD</sub> < 100 pf | 0    |      | 100               | ns   |
| tDON              | Timeslot to D <sub>X</sub> Active   | 0 < C <sub>LOAD</sub> < 100 pf | 0    |      | 50                | ns   |
| tDOFF             | Timeslot to D <sub>X</sub> Inactive | 0 < C <sub>LOAD</sub> < 100 pf | 0    |      | 80                | ns   |
| fox               | Data Clock Frequency                |                                | 64   |      | 2048 <sup>2</sup> | kHz  |
| <sup>t</sup> DFSX | Data Delay from FS <sub>X</sub>     | t <sub>TSDX</sub> = 80 ns      | 0    |      | 140               | ns   |

# RECEIVE SECTION, VARIABLE DATA RATE MODE

| Symbol            | Parameter                             | Test Conditions | Min. | Тур. | Max.              | Unit |
|-------------------|---------------------------------------|-----------------|------|------|-------------------|------|
| t <sub>TSDR</sub> | Timeslot Delay from DCLK <sub>R</sub> |                 | -80  |      | 80                | ns   |
| tfsd              | Frame Sync Delay                      |                 | 0    |      | 120               | ns   |
| tdsr              | Data Setup Time                       |                 | 10   |      |                   | ns   |
| <sup>t</sup> DHR  | Data Hold Time                        |                 | 60   |      |                   | ns   |
| fdr               | Data Clock Frequency                  |                 | 64   |      | 2048 <sup>2</sup> | kHz  |
| <sup>t</sup> SER  | Timeslot End Receive Time             |                 | 0    |      |                   | ns   |

# 64 KB OPERATION, VARIABLE DATA RATE MODE

| Symbol            | Parameter                               | Test Conditions                                    | Min. | Тур. | Max. | Unit |
|-------------------|-----------------------------------------|----------------------------------------------------|------|------|------|------|
| <sup>t</sup> FSLX | Transmit Frame Sync<br>Minimum Downtime | FS <sub>X</sub> is TTL high for remainder of frame | 488  |      |      | ns   |
| tfslr             | Receive Frame Sync<br>Minimum Downtime  | FS <sub>R</sub> is TTL high for remainder of frame | 1952 |      |      | ns   |
| <sup>t</sup> DCLK | Data Clock Pulse Width                  |                                                    |      |      | 10   | μs   |

NOTES:

1. Timing parameters  $t_{DON}$  and  $t_{DOFF}$  are referenced to a high impedance state. 2. Device are available which operate at data rates up to 4.096 MHz.

# M5913 M5914

## VARIABLE DATA RATE TIMING

Transmit Timing



#### AC Testing Input, Output Waveform



.





ADVANCE DATA

# M5916 AND M5917 PCM COMBO

- M5916 μ-LAW, 2.048MHz MASTER CLOCK
- M5917 µ-LAW, 2.048MHz MASTER CLOCK
- INCREASED LINECARD DESTINTIES FROM 16-PIN PACKAGE
- PARTICULARLY USEFUL FOR DIGITAL HEADSET APPLICATIONS
- LOW POWER MODE (3) :
  - 5mW TYPICAL IN POWER DOWN MODE
  - 8mW TYPICAL IN STANDBY MODE
  - 70mW TYPICAL IN OPERATION MODE
- TIMING MODES :
  - VARIABLE 64KHz to 2.048MHz
  - DIRECT 2.048MHz
- COMPATIBLE WITH TTL AND CMOS
- LOW POWER PIN VERSION COMPATIBLE WITH INTEL 2916/2917
- COMPATIBLE WITH AT&T D3/D4 AND CCITT

# DESCRIPTION

The M5916 and M5917 make available some of the features found in the M5913 and M5914. Since they are basically low in power and small in package size, they are particularly useful for digital handsets and cellular telephones where these features are particularly desirable. (See pin connection).

# **PIN NAMES**





| V <sub>BB</sub>   | Power (-5V)                 | VF <sub>x</sub> I- | Analog Input                  |
|-------------------|-----------------------------|--------------------|-------------------------------|
| PWRO+, PWRO-      | Power Amplifier Outputs     | GRDA               | Analog Ground                 |
| PDN               | Power Down Select           | TSx                | Timeslot Strobe/Buffer Enable |
| DCLK <sub>R</sub> | Receive Variable Data Clock | DCLK <sub>X</sub>  | Transmit Variable Data Clock  |
| D <sub>R</sub>    | Receive PCM Input           | Dx                 | Transmit PCM Output           |
| FS <sub>R</sub>   | Receive Frame Synchroniza-  | FS×                | Transmit Frame Synchroniza-   |
|                   | tion Clock                  |                    | tion Clock                    |
| GRDD              | Digital Ground              | CLK                | Master Clock                  |
| GS <sub>X</sub>   | Transmit Gain Control       | V <sub>cc</sub>    | Power (+ SV)                  |

This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice. 6/86



# BLOCK DIAGRAM



# ABSOLUTE MAXIMUM RATINGS

| Symbol                             | Parameter                                           | Values       | Unit |
|------------------------------------|-----------------------------------------------------|--------------|------|
| T <sub>op</sub>                    | Temperature Under Bias                              | -10 to +80   | °c   |
| T <sub>stg</sub>                   | Storage Temperature                                 | -65 to + 150 | °C   |
| V <sub>CC</sub> , G <sub>RDD</sub> | With respect to V <sub>BB</sub>                     | -0.3 to 15   | V    |
| Vi                                 | All Input/Output Voltage with respect to V_{\rm BB} | -0.3 to 15   | V    |
| P <sub>tot</sub>                   | Power Dissipation                                   | 1.35         | w    |

Stresses above those listed under "Absolute Maximum Ratings" may causes permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# PIN DESCRIPTIONS

| Symbol                             | Function                                                                                                                                                                                                                                                                                                                                             |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>BB</sub>                    | Negative supplies: -5V $\pm$ 5%.                                                                                                                                                                                                                                                                                                                     |
| PWRO+                              | Power amplifier non-inverting output. Directly drives high impedance loads or hybrids either in single ended or differential configuration.                                                                                                                                                                                                          |
| PWRO-                              | Power amplifier inverting output. PWRO+'s functional complement.                                                                                                                                                                                                                                                                                     |
| PDN                                | Select for power down. When it is TTL low, power down is effective; when high, the device is active.                                                                                                                                                                                                                                                 |
| DCLK <sub>R</sub>                  | Fixed or variable data rate mode select. The fixed data rate mode is selected when DCLK is connected to $V_{BB}$ . If not connected to $V_{BB}$ , the variable data rate mode is effective, and DCLK <sub>R</sub> is the receive data clock, operation at TTL levels from 64kB to 4.096 MB level data rates.                                         |
| D <sub>R</sub>                     | PCM input data receive. Data are clocked in on consecutive receive data clock transitions, with $\text{DCLK}_R$ in variable, and $\text{CLK}$ in fixed, data rate mode.                                                                                                                                                                              |
| FS <sub>R</sub>                    | 8KHz frame synchronization clock input/timeslot enable, receive channel. Signal should stay high throughout variable data rate mode timeslot. Whenever $FS_R$ is TTL low for 300ms, receive channel goes into standby.                                                                                                                               |
| GRDD                               | Internal logic circuits' digital ground. No internal link to GRDA.                                                                                                                                                                                                                                                                                   |
| CLK                                | Master and data clock for the fixed data rate mode; only master clock in variable data rate mode.                                                                                                                                                                                                                                                    |
| FS <sub>X</sub>                    | $8 \rm KHz$ frame synchronization clock input/timeslot enable, transmit channel. Works like $\rm FS_R,$ but independently. Whenever $\rm FS_X$ is TTL low for 300ms, transmit channel goes into standby.                                                                                                                                             |
| D <sub>x</sub>                     | Transmit PCM Output. Transmit data clock, clocks them out on 8 consecutive positive transitions. Transmit clock in CLK in fixed data rate mode and DCLK_x in fixed data rate mode.                                                                                                                                                                   |
| TS <sub>X</sub> /DCLK <sub>X</sub> | Transmit channel timeslot strobe (output) or data clock (input) for the transmit channel. In fixed data rate mode, this pin is an open drain output designed to be used as an enable signal for a 3-state buffer. In variable data rate mode, this pin becomes the transmit data clock which operates at TTL levels from 64kB to 2048 MB data rates. |
| GRDA                               | Overall internal voice circuit analog ground return. No internal link to GRDD.                                                                                                                                                                                                                                                                       |
| VF <sub>X</sub> I-                 | Uncommitted transmit operational amplifier inverting analog input.                                                                                                                                                                                                                                                                                   |
| GS <sub>×</sub>                    | On-chip uncomitted op-amp output terminal, serving internally as transmit filter voice signal input.                                                                                                                                                                                                                                                 |
| V <sub>cc</sub>                    | $+5V \pm 5\%$ input voltage; positive supply.                                                                                                                                                                                                                                                                                                        |

M5916 M5917

hard a



# FUNCTIONAL DESCRIPTION

The M5916 and M5917 convert from analog to digital and vice-versa, and provide receive and transmit filtering sufficient for a full duplex 4-wire voice telephone circuit interface, using the PCM highways in a time division multiplexed system (TDM). These are used at the PM line analog termination.

Major functions are as follows:

- Analog signal bandpass filtering before coding and after decoding;
- Voice and call progress information coding and decoding;
- Signalling and supervision information coding and decoding.

# GENERAL OPERATION

#### System Reliability Features

Combochip powering takes place by pulsing  $FS_X$  and/or  $FS_R$  at the same time as TTL high voltage is applied to  $\overline{PDN}$ , on condition that all clocks and supplies are connected. The M5916 and M5917 reset internally when power is applied (or when  $V_{BB}$  or  $V_{CC}$  are re-applied) to ensure digital output validity, so that PCM highway integrity is maintained.

Digital outputs  $D_X$  and  $\overline{TS}_X$  are maintained in high impedance state for about four frames (500 $\mu$ s) after power,  $V_{BB}$  or  $V_{CC}$  is applied to the transmit channel.

The result of this delay is that  $D_X$  and  $\overline{TS}_X$  will take place in the proper timeslot and be

functional. Transmit side analog circuits reach equilibrium in about 60ms because of the autozero setting time. For system reliability enhancement,  $\overline{TS}_{x}$  and  $D_{x}$ 

are placed in high impedance state about 20µs after CLK interruption.

Power Down and Standby Modes

Two power down modes are available to minimize power consumption; these disable most M5916/M5917 functions. In these modes, only power down, clock and the frame sync. buffers are enabled; these last are needed for power up. As shown in Table 3, the digital outputs on the appropriate channels are placed in a high impedance state until the device returns to the active mode.

An external control signal to the PDN pin is used in Power Down mode. Reduction of power consumption to 5mW, on the average, is achieved in this mode. When the signal is high, the device is active; when it is low, inactive. If no signal is received, the device remains active continuously, since the PDN pin has floated to TTL high.

The user, when employing standby mode, has the option of singly powering down either channel or the entire device by choosing to remove  $FS_X$  and/or  $FS_R$ . Power consumption is diminished to 12mW, on the average, when both channels are in standby.  $FS_X$  should be applied while holding  $FS_R$  low, if transmit only operation is wanted. Likewise,  $FS_R$  should be applied while holding  $FS_X$  low, if receive only is wanted.

| Device Status               | Power-Down<br>Method          | Typical<br>Power<br>Consumption | Digital Output Status                                                                            |
|-----------------------------|-------------------------------|---------------------------------|--------------------------------------------------------------------------------------------------|
| Power Down Mode             | PDN = TTL low                 | 5mW                             | $\overline{TS}_X$ and $D_X$ are placed in a high impedance state within $10\mu s.$               |
| Standby Mode                | $FS_X$ and $FS_R$ are TTL low | 12mW                            | $\overline{TS}_X$ and $D_X$ are placed in a high impedance state within 300ms.                   |
| Only transmit is on standby | FS <sub>X</sub> is TTL low    | 70mW                            | $\overline{\text{TS}}_{X}$ and $\text{D}_{X}$ are placed in a high impedance state within 300ms. |
| Only receive is on standby  | FS <sub>R</sub> is TTL low    | 110mW                           |                                                                                                  |

Table 3 – Power-Down Methods

M5916 M5917

## Fixed Data Rate Mode

By connecting DCLK<sub>R</sub> to V<sub>BB</sub>, fixed data rate timing is selected. Master clock CLK, frame synchronization clocks FS<sub>X</sub> and FS<sub>R</sub>, and output  $\overline{TS}_X$  are used.

Two uses are made of CLK: master clock for the codec and filter sections; and bit clock controlling data in and out from the PCM highway.

The sampling frequency is set by 8kHz inputs  $FS_X$  and  $FS_R$ . Gating the PCM word on the PCM highway when an external buffer drives the line is carried out by the timeslot strobe/ buffer enable output  $\overline{TS}_X$ .

Data is received on the highway at  $D_R$  on the first eitht falling edges of CLK. Likewise, on the transmit side, data is transmitted on the first eight positive transitions of CLK after the rising edge of FS<sub>x</sub>. CLK frequency is 2.048MHz, the only operational frequency allowed in this mode.

# Variable Data Rate Mode

By connecting DCLK<sub>R</sub> to the bit clock, rather than to  $V_{BB}$ , for the receive PCM highway, variable data rate timing is selected. Master clock CLK, bit clocks DCLK<sub>R</sub> and DCLK<sub>X</sub>, and frame synchronization clocks FS<sub>R</sub> and FS<sub>X</sub> are used.

A flexible data frequency is allowed for variable data rate timing. It is possible to vary the frequency of the bit clocks from 64KHz to 2.048MHz, though the master clock remains restricted to 2.048MHz.

The data clocks for the receive and transmit PCM highways are DCLK<sub>R</sub> and DCLK<sub>X</sub> in this mode. PCM data from D<sub>X</sub> is transmitted onto the highway during the following eight consecutive positive transitions of DCLK<sub>X</sub> when FS<sub>X</sub> is high. Likewise, each PCM bit from the highway is received by D<sub>R</sub> on the next eight consecutive negative transactions of DCLK<sub>R</sub> when FS<sub>R</sub> is high.

The PCM word is repeated in all remaining timeslots in the  $125\mu s$  frame on the transmit side wheneever DCLK is pulsed, and FS<sub>x</sub>, high. The PCM word can thus be transmitted to the PCM highway as often as desired in each frame; this feature is only available in variable data mode.

# Precision Voltage References

The voltage reference function requires no external components with the combochip. On-chip voltage references are generated, and during the manufacturing process, they are calibrated. A difference in subsurface charge density between two suitably implanted MOS devices to derive a temperature and bias stable reference voltage characterises this technique. The gain and dynamic range characteristics of the device are determined by these references.

The transmit and receive sections are supplied with separate references; during the manufacturing process, each is trimmed independently. Further trimming in the gain setting op-amps results in the reference value being converted into a final precision value. The combochip can thus reach regulator manufacturing tolerances of  $\pm$  0.04dB of half channel absolute gain, giving an important error margin to the user for other board components.

# TRANSMIT OPERATION

# Transmit Filter

Passband gain adjustment in the input section is provided through use of an on-chip uncommitted operational amplifier. This provides a 2.17V common mode range, a 25mV maximum DC offset, a 5000 minimum voltage gain and a typical 1MHz unity gain bandwidth. Without decreasing filter performance, up to 20dB gain can be set. At amplifier output (GS<sub>X</sub>), load impedance to GRDA should be superior to 10K $\Omega$  in parallel with less than 50pF. Either AC or DC coupled input signals on lead VF<sub>X</sub>I can be used. Use of the input op-amp is limited to the inverting mode shown in Figure 3.

An on-chip low pass anti-aliasing section is included, which normally makes available 35dB sampling frequency attenuation. The necessary anti-aliasing function for the transmit filter switched capacitor section does not require any external components.

The AT&T D3/D4 channel bank transmission specification and CCITT recommendation G.712 are fulfilled by the flatness and stopband attenuation from the passband section. The M5916 and M5917 specifications equal or exceed 5



digital class central office switching norms.

The limits which are shown in Figure 4 apply for transmit filter transfer characteristics and specifications.

To reject low frequency noise from 50 and 60Hz power lines, 17Hz European electric railways, ringing frequencies and their harmonics, and other low frequency noise, a high pass section configuration was selected. The band edge sharpness provides low attenuation at 200Hz even though these frequencies have a high rejection rate. Low cost transformer hybrids without external components can thus be used.

Fig. 3 - Transmit Filter Gain Adjustment



# Coding

The coder samples the transmit filter output internally; each sample is held on an internal sample and hold capacitor. An analog to digital conversion on a switched capacitor array is performed by the coder. On the first eight data clock bits of the next frame, digital data representing the sample is transmitted.

DC-offset on the coder input signal is corrected by an on-chip autozero circuit, which uses the sign bit averaging technique. The coder output sign bit is long term averaged and subtracted from the coder input. All DC offset is thus eliminated from the coder input waveform.

# **RECEIVE OPERATION**

## Decoding

On the first eight data clock bits of the frame, the  $D_R$  load PCM word is serially fetched. The digital word is subjected to a D/A conversion, and an internal sample and hold capacitor is used to hold the corresponding analog sample. The receive filter than takes over the sample.

# **Receive Filter**

Passband flatness and stopband rejection fulfilling both the AT&T D3/D4 specification and CCITT recommendation G.712 are provided by the filter receive section. The required compensation for the (sin x)/x decoder response is contained in the filter. Within the limits shown in Figure 5 will be found the receive filter characteristics and specifications.

# **Receive Output Power Amplifiers**

In order to permit maximum output configuration flexibility, a balanced output amplifier is provided. Single ended loads can be driven by either of the two outputs single endedly (GRDA referenced). Otherwise, a bridged load can be driven directly by the differential output. Loads as low as  $300\Omega$  single ended, or  $600\Omega$  differentially can be driven by the output stage to levels of 12dBM and 15dBM, respectively.

Transmission levels are specified relative to the receive channel output under digital mW conditions, that is, when the digital input at DR is the 8-code sequence specified in CCITT recommendation G.711.



DC CHARACTERISTICS ( $T_{amb} = 0^{\circ}C$  to  $70^{\circ}C$ ,  $V_{CC} = +5V \pm 5\%$ ,  $V_{BB} = -5V \pm 5\%$ , GRDA = 0V, GRDD = 0V, unless otherwise specified)

#### DIGITAL INTERFACE

| Symbol          | Parameter                      | Test Conditions                                     | Min. | Тур. | Max. | Unit |
|-----------------|--------------------------------|-----------------------------------------------------|------|------|------|------|
| I <sub>IL</sub> | Low Level Input Current        | $GRDD \leq V_{IN} \leq V_{IL}$ (1)                  |      |      | 10   | μA   |
| Чн              | High Level Input Current       | V <sub>IH</sub> ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> |      |      | 10   | μA   |
| VIL             | Input Low Voltage              |                                                     |      |      | 0.8  | v    |
| VIH             | Input High Voltage             |                                                     | 2.0  |      |      | v    |
| V <sub>OL</sub> | Output Low Voltage             | $I_{OL} = 3.2 \text{mA at } D_X, \overline{TS}_X$   |      |      | 0.4  | v    |
| V <sub>он</sub> | Output High Voltage            | I <sub>OH</sub> = 9.6mA at D <sub>X</sub>           | 2.4  |      |      | V    |
| Cox             | Digital Output Capacitance (2) |                                                     |      | 5    |      | рF   |
| CIN             | Digital Input Capacitance      |                                                     |      | 5    | 10   | pF   |

# POWER DISSIPATION - All measurements made at f<sub>DCLK</sub> = 2.048MHz, outputs unloaded

| Symbol           | Parameter                          | Test Conditions                           | Min. | Тур. | Max. | Unit |
|------------------|------------------------------------|-------------------------------------------|------|------|------|------|
| Icc1             | V <sub>CC</sub> Operating Current  |                                           |      | 6.8  |      | mA   |
| I <sub>BB1</sub> | V <sub>BB</sub> Operating Current  |                                           |      | 7.2  |      | mA   |
| I <sub>CC0</sub> | V <sub>CC</sub> Power Down Current | $\overline{PDN} \leq V_{1L}$ : after 10µs |      | 0.5  |      | mA   |
| I <sub>BB0</sub> | V <sub>BB</sub> Power Down Current | $\overline{PDN} \leq V_{IL}$ : after 10µs |      | 0.5  |      | mA   |
| Iccs             | V <sub>CC</sub> Standby Current    | $FS_X, FS_R \leq V_{1L}$ : after 300ms    |      | 0.8  |      | mA   |
| IBBS             | V <sub>BB</sub> Standby Current    | $FS_X, FS_R \leq V_{IL}$ : after 300ms    |      | 0.8  |      | mA   |
| P <sub>D1</sub>  | Operating Power Dissipation (3)    |                                           |      | 70   |      | m₩   |
| P <sub>D0</sub>  | Power Down Dissipation (3)         | $\overline{PDN} \leq V_{1L}$ : after 10µs |      | 5    |      | mW   |
| P <sub>ST</sub>  | Standby Power Dissipation (3)      | $FS_X, FS_R \leq V_{IL}$ : after 300ms    |      | 8    |      | mW   |

#### NOTES:

1. V<sub>IN</sub> is the voltage on any digital pin.

 Timing parameters are guaranteed based on a 100pF load capacitance. Up to eight digital outputs may be connected to a common PCM highway without buffering, assuming a board capacitance of 60pF.

3. With nominal power supply values.



# ANALOG INTERFACE, TRANSMIT CHANNEL INPUT

| Symbol           | Parameter                                  | Test Conditions                  | Min.  | Typ. | Max. | Unit |
|------------------|--------------------------------------------|----------------------------------|-------|------|------|------|
| I <sub>BX1</sub> | Input Leakage Current, VF <sub>X</sub> I-  | -2.17V ≤ V <sub>IN</sub> ≤ 2.17V |       |      | 100  | nA   |
| RIXI             | Input Resistance, VF <sub>X</sub> I-       |                                  | 10    |      |      | MΩ   |
| Vosxi            | Input Offset Voltage, VF <sub>X</sub> I-   |                                  |       |      | 25   | mV   |
| Avol             | DC Open Loop Voltage Gain, GS <sub>X</sub> |                                  | 5000  |      |      |      |
| fc               | Open Loop Unity Gain Bandwidth, $GS_X$     |                                  |       | 1    |      | MHz  |
| Voxi             | Output Voltage Swing GS <sub>X</sub>       | R <sub>L</sub> ≥ 10KΩ            | -2.17 |      | 2.17 | V    |
| CLXI             | Load Capacitance GS <sub>X</sub>           |                                  |       |      | 50   | рF   |
| RLXI             | Minimum Load Resistance, GS <sub>X</sub>   |                                  | 10    |      |      | KΩ   |

#### ANALOG INTERFACE, RECEIVE CHANNEL DRIVER AMPLIFIER STAGE

| Symbol            | Parameter                                                                          | Test Conditions                    | Min.  | Тур. | Max. | Unit |
|-------------------|------------------------------------------------------------------------------------|------------------------------------|-------|------|------|------|
| RORA              | Output Resistance, PWRO+, PWRO-                                                    |                                    |       | 1    |      | Ω    |
| V <sub>OSRA</sub> | Single-Ended Output DC Offset, PWRO+<br>PWRO-                                      | Relative to GRDA                   |       | 75   |      | mV   |
| C <sub>LRA</sub>  | Load Capacitance, PWRO+, PWRO-                                                     |                                    |       |      | 100  | pF   |
| V <sub>ORA1</sub> | Output Voltage Swing Across R <sub>L</sub> , PWRO+, PWRO-, Single-Ended Connection | $R_L \ge 300\Omega$ with 0V Offset | -3.06 |      | 3.06 | v    |
| V <sub>ORA2</sub> | Differential Output Voltage Swing, PWRO+,<br>PWRO- Balanced Output Connection      | R <sub>L</sub> ≥ 600Ω              | -6.12 |      | 6.12 | v    |

#### AC CHARACTERISTICS - TRANSMISSION PARAMETERS

If not noted otherwise, analog input is OdBm0, 1020Hz sine wave. Unity gain, inverting setting for input amplifier. Digital input is PCM bit stream generated by passing through and ideal encoder a OdBm0 1020Hz sine wave. Single-ended receive output measurement. All output levels (sin x)/x corrected.

#### GAIN AND DYNAMIC RANGE

| Symbol             | Parameter                                                         | Test Conditions                                                                                                                                                           | Min.  | Тур.           | Max.  | Unit       |
|--------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------|-------|------------|
| EmW                | Coder Milliwatt Response<br>(Transmit gàin tolerance)             | Signal input of 1.064 $V_{rms} \mu$ -Law<br>Signal input of 1.068 $V_{rms}$ A-Law<br>$T_{amb}$ = 25° C; $V_{BB}$ = -5V; $V_{CC}$ = +5V                                    | -0.15 | ±0.04          | +0.15 | dBm0       |
| EmWTS              | EmW variation with Temperature<br>and supplies                    | ± 5% supplies, 0 to 70°C<br>Based on nominal conditions                                                                                                                   | -0.12 |                | +0.12 | dB         |
| DmW                | Digital Milliwatt Response<br>(Receive gain tolerance)            | Measured based on OTLPR. Signal<br>input per CCITT Recommendation<br>G.711. Output signal of 100Hz.<br>T <sub>amb</sub> =25°C; V <sub>BB</sub> =-5V; V <sub>CC</sub> =+5V | -0.15 | ±0.04          | +0.15 | dBm0       |
| DmW <sub>TS</sub>  | DmW variation with temperature and supplies                       | $\pm$ 5% supplies, 0 to 70°C                                                                                                                                              | -0.08 |                | +0.08 | dB         |
| OTLP1X             | Zero Transmission Level Point Transmit Channel (0dBm0) $\mu$ -Law | Referenced to $600\Omega$<br>Referenced to $900\Omega$                                                                                                                    |       | +2.76<br>+1.00 |       | dBm<br>dBm |
| OTLP2 <sub>X</sub> | Zero Transmission Level Point<br>Transmit Channel (0dBm0) A-Law   | Referenced to $600\Omega$<br>Referenced to $900\Omega$                                                                                                                    |       | +2.79<br>+1.03 |       | dBm<br>dBm |
| OTLP1 <sub>R</sub> | Zero Transmission Level Point Receive Chennel (0dBm0) $\mu$ -Law  | Referenced to $600\Omega$<br>Referenced to $900\Omega$                                                                                                                    |       | +5.76<br>+4.00 |       | dBm<br>dBm |
| OTLP2 <sub>R</sub> | Zero Transmission Level Point<br>Receive Channel (0dBm) A-Law     | Referenced to $600\Omega$<br>Referenced to $900\Omega$                                                                                                                    |       | +5.79<br>+4.03 |       | dBm<br>dBm |

#### NOTES:

1. 0dBm0 is defined as the zero reference point of the channel for  $\mu$ -Law under test (0TLP). This corresponds to an analog signal input of 1.064  $V_{rms}$  or an output of 1.053  $V_{rms}$ . 2. Unity gain input amplifier, signal input VF<sub>X</sub>I-.

#### GAIN TRACKING (Reference level = -10dBm0)

| 0                | Parameter                                               | Test Operativisms                                 | 5916 |                          | 59   | Unit                     |                |
|------------------|---------------------------------------------------------|---------------------------------------------------|------|--------------------------|------|--------------------------|----------------|
| Symbol           | Parameter                                               | lest Conditions                                   | Min. | Max.                     | Min. | Max.                     | Unit           |
| GT1 <sub>X</sub> | Transmit Gain Tracking Error<br>Sinusoidal Input; μ-Law | +3 to -40dBm0<br>-40 to -50dBm0<br>-50 to -55dBm0 |      | ± 0.25<br>± 0.5<br>± 1.2 |      |                          | dB<br>dB<br>dB |
| GT2X             | Transmit Gain Tracking Error<br>Sinusoidal Input; A-Law | +3 to -40dBm0<br>-40 to -50dBm0<br>-50 to -55dBm0 |      |                          |      | ± 0.25<br>± 0.5<br>± 1.2 | dB<br>dB<br>dB |
| GT3 <sub>X</sub> | Transmit Gain Tracking Error<br>Wite Noise Input; A-Law | CCITT G.712<br>Method 1                           |      |                          |      | TBD                      | dB             |
| GT1 <sub>R</sub> | Receive Gain Tracking Error<br>Sinusoidal Input; µ-Law  | +3 to -40dBm0<br>-40 to -50dBm0<br>-50 to -55dBm0 |      | ± 0.25<br>± 0.5<br>± 1.2 |      |                          | dB<br>dB<br>dB |
| GT2 <sub>R</sub> | Receive Gain Tracking Error<br>Sinusoidal Input; A-Law  | +3 to -40dBm0<br>-40 to -50dBm0<br>50 to -55dBm0  |      |                          |      | ± 0.25<br>± 0.5<br>± 1.2 | dB<br>dB<br>dB |
| GT3 <sub>R</sub> | Receive Gain Tracking Error<br>Wite Noise Input; A-Law  | CCITT G.712<br>Method 1                           |      |                          |      | TBD                      | dB             |

M5916 M5917

2.2

# NOISE

| Sumbol            | Parameter                                                 | Tast Conditions                                                                                             |      | 5916 |      | 5917 |      |      | Unit   |
|-------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------|------|------|------|------|------|--------|
| Symbol            | rarameter                                                 |                                                                                                             | Min. | Тур. | Max. | Min, | Тур. | Max. | Omt    |
| N <sub>XC1</sub>  | Transmit Noise,<br>C-Message Weithted                     | Unity Gain                                                                                                  |      |      | 15   |      |      |      | dBrnc0 |
| N <sub>XP</sub>   | Transmit Noise,<br>Psophometrically Weighted              | Unity Gain                                                                                                  |      |      |      |      |      | -75  | dBm0p  |
| N <sub>RC1</sub>  | Receive Noise, C-Message<br>Weighted; Quiet Code          | D <sub>R</sub> = 11111111<br>Measure at PWRO+                                                               |      |      | 11   |      |      |      | dBrnc0 |
| N <sub>RC2</sub>  | Receive Noise, C-Message<br>Weighted: Sign bit toggle     | Input to D <sub>R</sub> is zero code<br>sign bit toggle at 1kHz rate                                        |      |      | 12   |      |      |      | dBrnc0 |
| N <sub>RP</sub>   | Receive Noise<br>Psophometrically Weighted                | D <sub>R</sub> = lowest possible<br>decode level                                                            |      |      |      |      |      | -79  | dBm0p  |
| NSF               | Single Frequency Noise<br>End to End Measurement          | CCITT G.712.4.2.                                                                                            |      |      | -50  |      |      | -50  | dBm0   |
| PSRR <sub>1</sub> | V <sub>CC</sub> Power Supply Reject.,<br>Transmit Channel | Idle channel; 200mV P-P<br>signal on supply; 0 to<br>50kHz, measure at D <sub>X</sub>                       |      | -30  |      |      | -30  |      | dB     |
| PSRR <sub>2</sub> | V <sub>BB</sub> Power Supply Reject.,<br>Transmit Channel | Idle channel; 200mV P-P<br>signal on supply; 0 to<br>50kHz, measure at D <sub>X</sub>                       |      | -30  |      |      | -30  |      | dB     |
| PSRR <sub>3</sub> | V <sub>CC</sub> Power Supply Reject.,<br>Receive Channel  | Idle channel; 200mV P-P<br>signal on supply; measure<br>narrow band at PWRO+<br>single ended, 0 to 50kHz    |      | -25  |      |      | -25  |      | dB     |
| PSRR <sub>4</sub> | V <sub>BB</sub> Power Supply Reject.,<br>Receive Channel  | Idle channel; 200mW P-P<br>signal on supply; measure<br>narrow band at PWRO+<br>single ended, 0 to 50kHz    |      | -25  |      |      | -25  |      | dB     |
| CTTR              | Crosstalk, Transmit to<br>Receive Single Ended<br>Output  | Input = 0dBm, Unity Gain.<br>1.02kHz, D <sub>R</sub> = lowest<br>positive decode level,<br>measure at PWRO+ |      |      | -71  |      |      | -71  | dB     |
| CTRT              | Crosstalk, Receive to<br>Transmit                         | D <sub>R</sub> = 0dBm0, 1.02kHz,<br>measure at D <sub>X</sub>                                               |      |      | -71  |      |      | -71  | dB     |



# DISTORTION

| Symbol           | Parameter                                                                                | Test Conditions                                                                                                        | Min.           | Тур.                   | Max. | Unit                 |
|------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------------|------------------------|------|----------------------|
| SD1 <sub>X</sub> | Transmit Signal to Distortion,<br>μ-Law Sinusoidal Input;<br>CCITT G.712-Method 2 (5916) | 0 to -30dBm0<br>-30 to -40dBm0<br>-40 to -45dBm0                                                                       | 36<br>30<br>25 |                        |      | dB<br>dB<br>dB       |
| SD2 <sub>X</sub> | Transmit Signal to Distortion,<br>A-Law Sinusoidal Input;<br>CCITT G.712-Method 2 (5917) | 0 to -30dBm0<br>-30 to -40dBm0<br>-40 to -45dBm0                                                                       | 36<br>30<br>25 |                        |      | dB<br>dB<br>dB       |
| SD3 <sub>X</sub> | Transmit Signal to Distortion,<br>A-Law Wite Noise Input;<br>CCITT G.712-Method 1 (5917) |                                                                                                                        | TBD            |                        |      |                      |
| SD1 <sub>R</sub> | Receive Signal to Distortion,<br>μ-Law Sinusoidal Input;<br>CCITT G.712-Method 2 (5916)  | 0 to -30dBm0<br>-30 to -40dBm0<br>-40 to -45dBm0                                                                       | 36<br>30<br>25 |                        |      | dB<br>dB<br>dB       |
| SD2 <sub>R</sub> | Receive Signal to Distortion<br>A-Law Sinusoidal Input;<br>CCITT G.712-Method 2 (5917)   | 0 to -30dBm0<br>-30 to -40dBm0<br>-40 to -45dBm0                                                                       | 36<br>30<br>25 |                        |      | dB<br>dB<br>dB       |
| SD3 <sub>R</sub> | Receive Signal to Distortion,<br>A-Law Wite Noise Input;<br>CCITT G.712-Method 1 (5917)  |                                                                                                                        | TBD            |                        |      |                      |
| DP <sub>X1</sub> | Transmit Single Frequency<br>Distortion Products                                         | AT&T Advisory # 64 (3.8)<br>0 dBm0 Input Signal                                                                        |                |                        | -46  | dBm0                 |
| DP <sub>R1</sub> | Receive Signal Frequency<br>Distortion Products                                          | AT&T Advisory # 64 (3.8)<br>0 dBm0 Input Signal                                                                        |                |                        | -46  | dBm0                 |
| IMD1             | Intermodulation Distortion,<br>End to End Measurement                                    | CCITT G.712 (7.1)                                                                                                      |                |                        | -35  | dB                   |
| IMD <sub>2</sub> | Intermodulation Distortion,<br>End to End Measurement                                    | CCITT G.712 (7.2)                                                                                                      |                |                        | -49  | dBm0                 |
| sos              | Spurious Out of Band Signals,<br>End to End Measurement                                  | CCITT G.712 (6.1)                                                                                                      |                |                        | -25  | dBm0                 |
| SIS              | Spurious In Band Signals,<br>End to End Measurement                                      | CCITT G.712 (9)                                                                                                        |                |                        | -40  | dBm0                 |
| D <sub>AX</sub>  | Transmit Absolute Delay                                                                  | Fixed Data Rate, CLK <sub>X</sub> = 2.048MHz;<br>0dBm0, 1.02kHz Input Signal,<br>Unity Gain. Measure at D <sub>X</sub> |                | 245                    |      | μs                   |
| Nad              | Transmit Differential Envelope<br>Delay Relative to D <sub>AX</sub>                      | f = 500 - 600Hz<br>f = 600 - 1000Hz<br>f = 1000 - 2600Hz<br>f = 2600 - 2800Hz                                          |                | 170<br>95<br>45<br>105 |      | μs<br>μs<br>μs<br>μs |
| D <sub>AR</sub>  | Receive Absolute Delay                                                                   | Fixed Data Rate, CLK = 2.048MHz;<br>Digital Input is DMW codes.<br>Measure at PWRO+                                    |                | 190                    |      | μs                   |
| D <sub>DR</sub>  | Receive Differential Envelope<br>Delay Relative do D <sub>AR</sub>                       | f = 500 - 600Hz<br>f = 600 - 1000Hz<br>f = 1000 - 2600Hz<br>f = 2600 - 2800Hz                                          |                | 45<br>35<br>85<br>110  |      | μs<br>μs<br>μs<br>μs |

# TRANSMIT CHANNEL TRANSFER CHARACTERISTICS

Input amplifier is set for unity gain, inverting

| Symbol          | Parameter                        | Test Conditions                           | Min.   | Тур. | Max.   | Unit |
|-----------------|----------------------------------|-------------------------------------------|--------|------|--------|------|
| G <sub>RX</sub> | Gain Relative to Gain at 1.02kHz | 0 dBm0 Signal Input at VF <sub>X</sub> I- |        |      |        |      |
|                 | 16.67Hz                          |                                           |        |      | -30    | dB   |
|                 | 50Hz                             |                                           |        |      | -25    | dB   |
|                 | 60Hz                             |                                           |        |      | -23    | dB   |
|                 | 200Hz                            |                                           | -18    |      | -0.125 | dB   |
|                 | 300 to 3000Hz                    |                                           | -0.125 |      | +0.125 | dB   |
|                 | 3300Hz                           |                                           | -0.35  |      | +0.03  | dB   |
|                 | 3400Hz                           |                                           | -0.7   |      | -0.10  | dB   |
|                 | 4000Hz                           |                                           |        |      | -14    | dB   |
|                 | 4600Hz and above                 |                                           |        |      | -32    | dB   |

THUM TO ME

M5916 M5917

# Fig. 4 - Transmit Channel





# RECEIVE CHANNEL TRANSFER CHARACTERISTICS

| Symbol          | Parameter                        | Test Conditions                       | Min.   | Тур. | Max.   | Unit |
|-----------------|----------------------------------|---------------------------------------|--------|------|--------|------|
| G <sub>RR</sub> | Gain Relative to Gain at 1.02kHz | 0 dBm0 Signal Input at D <sub>R</sub> |        |      |        |      |
|                 | Below 200Hz                      |                                       |        |      | +0.125 | dB   |
|                 | 200Hz                            |                                       | -0.5   |      | +0.125 | dB   |
|                 | 300 to 3000Hz                    |                                       | -0.125 |      | +0.125 | dB   |
|                 | 3300Hz                           |                                       | -0.35  |      | +0.03  | dB   |
|                 | 3400Hz                           |                                       | -0.7   |      | -0.1   | dB   |
|                 | 4000Hz                           |                                       |        |      | -14    | dB   |
|                 | 4600Hz and above                 |                                       |        |      | -30    | dB   |

# Fig. 5 - Receive Channel





# AC CHARACTERISTICS - TIMING PARAMETERS

#### CLOCK SECTION

| Symbol                          | Parameter                | Test Conditions                      | Min. | Тур. | Max. | Unit |
|---------------------------------|--------------------------|--------------------------------------|------|------|------|------|
| tcy                             | Clock Period, CLK        | f <sub>CLK</sub> = 2.048MHz          | 488  |      |      | ns   |
| <sup>t</sup> CLK                | Clock Pulse Width        | CLK                                  | 195  |      |      | ns   |
| <sup>t</sup> dclk               | Data Clock Pulse Width   | 64kHz ≤ f <sub>DCLK</sub> ≤ 2.048MHz | 195  |      |      | ns   |
| <sup>t</sup> CDC                | Clock Duty Cycle         | CLK                                  | 40   | 50   | 60   | %    |
| t <sub>r</sub> , t <sub>f</sub> | Clock Rise and Fall Time |                                      | 5    |      | 30   | ns   |

# TRANSMIT SECTION, FIXED DATA RATE MODE (1)

| Symbol            | Parameter                        | Test Conditions               | Min. | Тур. | Max. | Unit |
|-------------------|----------------------------------|-------------------------------|------|------|------|------|
| t <sub>DZX</sub>  | Data Enabled on TS Entry         | 0 < C <sub>LOAD</sub> < 100pF | 0    |      | 145  | ns   |
| t <sub>DDX</sub>  | Data Delay from CLK <sub>X</sub> | 0 < C <sub>LOAD</sub> < 100pF | 0    |      | 145  | ns   |
| <sup>t</sup> HZX  | Data Float on TS Exit            | $C_{LOAD} = 0$                | 60   |      | 190  | ns   |
| tson              | Timeslot X to Enable             | 0 < C <sub>LOAD</sub> < 100pF | 0    |      | 145  | ns   |
| <sup>t</sup> SOFF | Timeslot X to Disable            | C <sub>LOAD</sub> = 0         | 50   |      | 190  | ns   |
| t <sub>FSD</sub>  | Frame Sync. Delay                |                               | 0    |      | 120  | ns   |

# RECEIVE SECTION, FIXED DATA RATE MODE

| Symbol           | Parameter          | Test Conditions | Min. | Тур. | Max. | Unit |
|------------------|--------------------|-----------------|------|------|------|------|
| <sup>t</sup> dsr | Receive Data Setup |                 | 10   |      |      | ns   |
| <sup>t</sup> dhr | Receive Data Hold  |                 | 60   |      |      | ns   |
| <sup>t</sup> FSD | Frame Sync. Delay  |                 | 0    |      | 120  | ns   |

#### NOTES:

1. Timing parameters  $t_{\mbox{\scriptsize DZX}}$  , and  $t_{\mbox{\scriptsize SOFF}}$  are referenced to a high impedance state.



#### WAVEFORMS

Fixed Data Rate Timing - Transmit Timing





# Receive Timing



# TRANSMIT SECTION, VARIABLE DATA RATE MODE (1)

| Symbol            | Parameter                            | Test Conditions               | Min. | Тур. | Max. | Unit |
|-------------------|--------------------------------------|-------------------------------|------|------|------|------|
| t <sub>tsdx</sub> | Timeslot Delay fromDCLK <sub>X</sub> |                               | -80  |      | 80   | ns   |
| t <sub>DDX</sub>  | Data Delay from DCLKX                | 0 < C <sub>LOAD</sub> < 100pF | 0    |      | 100  | ns   |
| tDON              | Timeslot to D <sub>X</sub> Active    | 0 < C <sub>LOAD</sub> < 100pF | 0    |      | 50   | ns   |
| tDOFF             | Timeslot to D <sub>X</sub> Inactive  | 0 < C <sub>LOAD</sub> < 100pF | 0    |      | 80   | ns   |
| fox               | Data Clock Frequency                 |                               | 64   |      | 2048 | kHz  |
| <sup>t</sup> DFSX | Data Delay fromFS <sub>X</sub>       | t <sub>TSDX</sub> = 80ns      | 0    |      | 140  | ns   |

# RECEIVE SECTION, VARIABLE DATA RATE MODE

| Symbol            | Parameter                             | Test Conditions | Min. | Тур. | Max. | Unit |
|-------------------|---------------------------------------|-----------------|------|------|------|------|
| <sup>t</sup> tsdr | Timeslot Delay from DCLK <sub>R</sub> |                 | -80  |      | 80   | ns   |
| t <sub>DSR</sub>  | Data Setup Time                       |                 | 10   |      |      | ns   |
| <sup>t</sup> DHR  | Data Hold Time                        |                 | 60   |      |      | ns   |
| f <sub>DR</sub>   | Data Clock Frequency                  |                 | 64   |      | 2048 | kHz  |
| <sup>t</sup> SER  | Timeslot End Receive Time             |                 | 0    |      |      | ns   |

# 64 KB OPERATION, VARIABLE DATA RATE MODE

| Symbol            | Parameter                                | Test Conditions                                    | Min. | Тур. | Max. | Unit |
|-------------------|------------------------------------------|----------------------------------------------------|------|------|------|------|
| <sup>t</sup> FSLX | Transmit Frame Sync.<br>Minimum Downtime | FS <sub>X</sub> is TTL high for remainder of frame | 488  |      |      | ns   |
| <sup>t</sup> fslr | Receive Frame Sync.<br>Minimum Downtime  | FS <sub>R</sub> is TTL high for remainder of frame | 1952 |      |      | ns   |
| <sup>t</sup> dclk | Data Clock Pulse Width                   |                                                    |      |      | 10   | μs   |

#### NOTES:

1. Timing parameters  $t_{\mbox{DON}}$  and  $t_{\mbox{DOFF}}$  are reference to a high impedance state.



# WAVEFORMS - Variable Data Rate Timing



AC Testing Input, Output Waveform







ADVANCE DATA

# DTMF TRANSMITTER WITH REDIAL AND OUTPUT FLASH

- IT IMPROVES THE DTMF FUNCTION WITH REDIAL AND CALIBRATED OUTPUT TONES
- MEMORY OF 21 DIGITS
- PARALLEL INTERFACE WITH TELEPHONE LINE OR THROUGH SGS ORIGINAL SPEECH CIRCUIT FAMILIES (see Typical Application)
- DISTORSION: BELOW 2% IF USED WITH SGS SPEECH CIRCUIT: IN STAND ALONE LESS THAN 5%
- OUTPUT FLASH AVAILABLE ON M6579 (90ms) OPTION FOR 270ms AVAILABLE ON REQUEST

# ABSOLUTE MAXIMUM RATINGS



ORDERING NUMBER: M6569B1 M6579B1

 KEYBOARD INTERFACE WITH 12 (M6569) AND 16 (M6579) BUTTONS.

| Symbol           | Parameter                   | Value                              | Unit |
|------------------|-----------------------------|------------------------------------|------|
| V <sub>DD</sub>  | Supply Voltage              | + 5.5                              | v    |
| VIN              | Voltage at any Pin          | $V_{SS} - 0.3V$ to $V_{DD} + 0.3V$ | V    |
| T <sub>sta</sub> | Storage Temperature Range   | - 65 to + 150                      | °C   |
| Top              | Operating Temperature Range | - 25 to + 70                       | °C   |
| - 1-             | Lead Temperature            | 300                                | °C   |

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **PIN CONFIGURATION**





# ELECTRICAL CHARACTERISTICS

M6569/M6579 Electrical characteristics: Specification apply over the operating temperature range of 0°C to +70°C unless otherwise noted. Absolute values of measured parameters are specified.

| Symbol          | Parameter                                                                                        | Test Condition         | (V <sub>DD</sub> -V <sub>SS</sub> )<br>Volts | Min | Max         | Unit             |
|-----------------|--------------------------------------------------------------------------------------------------|------------------------|----------------------------------------------|-----|-------------|------------------|
|                 | SUPPLY VOLTAGE                                                                                   |                        |                                              |     |             |                  |
| V <sub>DD</sub> | Tone Out Mode (Valide key depressed)                                                             |                        |                                              | 2.5 | 5           | v                |
|                 | Non Tone Out Mode (no key depressed)                                                             |                        |                                              | 1.5 | 5           | v                |
| V <sub>DR</sub> | Data Retention Voltage                                                                           |                        |                                              | 1.0 |             | V                |
|                 | SUPPLY CURRENT                                                                                   |                        |                                              |     |             |                  |
| I <sub>DD</sub> | Standby (No Key Depressed),<br>Tone, Mute and Flash<br>Outputs Unloaded, CE = Low                |                        | 2.00<br>5.00                                 |     | 1.0<br>20.0 | μ <b>Α</b><br>μΑ |
|                 | Operating (One Key Selected, Tone,<br>Mute and Flash Outputs Unloaded)<br>Operating During Flash |                        | 3.00<br>3.00                                 |     | 2.5<br>300  | mA<br>μA         |
| ••••••••••      | TONE OUTPUT                                                                                      | L                      | L                                            |     |             | L                |
| V <sub>DR</sub> | Low Group Freq. Voltage                                                                          | $R_L = 390 k\Omega$    | 5.0                                          | 330 | 690         | mVrms            |
| dBcr            | Ratio Of Column To Row Tone                                                                      |                        | 2.5 - 5.0                                    | 1.0 | 3.0         | dB               |
| %DIS            | Distortion                                                                                       |                        | 2.5 - 5                                      |     | *           | %                |
|                 | MUTE AND FLASH OUTPUTS                                                                           |                        |                                              |     |             |                  |
| I <sub>ОН</sub> | Output Source Current                                                                            | V <sub>OH</sub> = 2.7V | 3.0                                          | 1.0 |             | mA               |
| IOL             | Output Sink Current                                                                              | V <sub>OL</sub> = 0.3V | 3.0                                          | 1.0 |             | mA               |

\* 2% - if used with SGS speech circuit, otherwise 7%

#### Comparisons of Specified vs. Actual Tone Frequencies Generated by M6569/M6579.

| Active | Output Frequency HZ |        | %      |
|--------|---------------------|--------|--------|
| Input  | Specified           | Actual | Error  |
| R1     | 697                 | 699.1  | + 0.30 |
| R2     | 770                 | 766.2  | - 0.49 |
| R3     | 852                 | 847.4  | - 0.54 |
| R4     | 941                 | 948.0  | + 0.74 |
| C1     | 1209                | 1215.9 | + 0.58 |
| C2     | 1339                | 1331.7 | - 0.55 |
| C3     | 1477                | 1471.9 | - 0.35 |

Note: % error does not include oscillator drift.



#### DESCRIPTION OF M6569/M6579

#### TONE GENERATION

It is obtained by division of master clock frequency. The cycle of each sinusoid is obtained by digital synthesis and provides a 32-steps approximation. The D/A converter, which performs it, is a resistor network. It is connected to the two reference level V<sub>DD</sub> and V<sub>REF</sub>.

VREF is proportional to the supply voltage.

Output amplitude, which is a function of (VDD-VREF), increases with supply.

 $V_{REF}$  is chosen so that it is above the  $V_{BE}$  drop of the tone output transistor voltage range.

Tone output clipping at low supply voltage is thus eliminated, which improves distorsion performance (2% or 7% according note\*).

#### HOW M6569/M6579 WORKS

Redial memory is filled automatically during first digitation.

Redial is inhibited when more than 21 digit are dialed. Redial is actuated pushing "\*" button, after off hook operation (M6569). In M6579 the Redial is performed pressing the "R" key, as indicated in keyboard configuration table.

During redial keyboard is diseabled. The keyboard is interfaced to a scanning circuitry, whose oscillator is unactivated when keys are not pushed.

When the M6569/M6579 oscillator is not running (key not pushed) the rows show pull down resistors and columns show pull-up resistors: being the resistors realized with active elements, their value depends on  $V_{DD}$  as R V<sub>S</sub> V<sub>DD</sub>.

#### **Typical Resistance Values**

| V <sub>DD</sub> | Pull-up Resistance (Typ)   |
|-----------------|----------------------------|
| 2.0V            | 3.5kΩ                      |
| 5.0V            | 1.7kΩ                      |
| Voo             | Pull-down Resistance (Typ) |
| •00             | ·                          |
| 2.0V            | <u>300kΩ</u>               |
| 2.0V<br>5.0V    | 300kΩ<br>30.0kΩ            |

#### **KEYBOARD CONNECTION TABLE**

| M6579 |   |   |   |
|-------|---|---|---|
| 1     | 2 | 3 | D |
| 4     | 5 | 6 | Р |
| 7     | 8 | 9 | R |
| *     | 0 | # | F |

Keyboard inputs are also drivable by standard CMOS outputs.

#### CHIP ENABLE

On M6569/M6579 CE pin is active high. When CE is low, TONE output goes to  $V_{SS}$ , inhibiting the oscillator and setting "low" MUTE and disconnect outputs.

#### MUTE OUTPUT

This is a push-pull output. When no key is depressed, MUTE OUT is low, otherwise is high for at least 70msec (duration of tone calibration).

FLASH FUNCTION (available on M6579 only)

DIS output is a push pull buffered output. It is normally High and goes Low when a depression on F key occurs.

DIS output is then activated for 90 msec. (or 270ms on request).

**DISCONNECT FUNCTION (M6579 only)** 

It activates the DIS output, when D key is depressed.

Unlike the F key, D key holds DIS output as long as it is depressed.

PAUSE FUNCTION (M6579 only)

During the redial, this key interrupts the dialling sequence, until any other key is pressed.

#### DISTORSION PERFORMANCES OF M6569/M6579

(With filtering action through LS656).

The following pictures show the output waveforms, both at the output of M6569/M6579 and at the output of a two pole filter.

| 1 | 2 | 3 |
|---|---|---|
| 4 | 5 | 6 |
| 7 | 8 | 9 |
| * | 0 | # |

M6569



Fig. 1 - Frequency output of single tone emission



Fig. 2 - Frequency output of dual tone emission



Fig. 3 - Single tone at M6569/M6579 output



Fig. 4 - Single tone at the two pole filter output





Fig. 5 - Dual tone at M6569/M6579 output



Fig. 7 - Time Diagrams

Fig. 6 - Dual tone at the two pole filter output











ADVANCE DATA

# TONE RINGER

- DESIGNED FOR TELEPHONE BELL RE-PLACEMENT
- LOW CURRENT DRAIN
- SMALL SIZE "MINIDIP" PACKAGE
- ADJUSTABLE 2-FREQUENCY TONE
- ADJUSTABLE WARBLING RATE
- BUILT-IN HYSTERESIS PREVENTS FALSE TRIGGERING AND ROTARY DIAL "CHIRPS"
- EXTERNAL TRIGGERING OR RINGER DISABLE (ML8204)
- ADJUSTABLE FOR REDUCED SUPPLY INITIATION CURRENT (ML8205)
- TELEPHONE SET TONE RINGERS
- EXTENSION TONE RINGER MODULES
- ALARMS OR OTHER ALERTING DEVICES

The ML8204/ML8205 tone ringers are monolithic devices, each incorporating two oscillators, an output amplifier and a power supply control circuit. The oscillator frequencies can be adjusted over a wide range by selection of external components. One oscillator, normally operated at a low frequency (f<sub>1</sub>), causes the second oscillator to alternate between its nominal frequency  $(f_{H1})$ , and a related higher frequency  $(f_{H2})$ . The resulting output is a distinctive "warbling" tone. The output amplifier will drive either a transformer coupled loudspeaker or a piezo-ceramic transducer. The device can be powered from a telephone line or a fixed d.c. supply. The power supply control circuit has built-in hysteresis to prevent false triggering and rotary dial "chirps". The ML8204 can be triggered externally under logic control. The ML8205 has provision for adjustment of the power supply initiation current.





**BLOCK DIAGRAM**


# **ABSOLUTE MAXIMUM RATINGS \***

| Vs               | Supply voltage - GND                | 30         | v  |
|------------------|-------------------------------------|------------|----|
| Top              | Operating temperature               | -45 to 65  | °C |
| T <sub>stg</sub> | Storage temperature (E package)     | -65 to 150 | °C |
| P <sub>tot</sub> | Total power dissipation (E package) | 400        | mW |
|                  |                                     |            |    |

\* Exceeding these ratings may cause permanent damage. Functional operation under these conditions is not implied. Derate 6.3mW/°C above 25°C. All leads soldered to PC board.

•

# CONNECTION DIAGRAMS

(Top view)



## THERMAL DATA

| R <sub>thj-amb</sub> Thermal resistance junction-ambient max 6.3 mW/ |
|----------------------------------------------------------------------|
|----------------------------------------------------------------------|



# **ELECTRICAL CHARACTERISTICS** (All voltages referenced to GND unless otherwise noted $T_{amb} = 25^{\circ}C$ )

|                  | Parameter                      | Test Conditions                                                              | Min. | Тур. | Max.     | Unit |
|------------------|--------------------------------|------------------------------------------------------------------------------|------|------|----------|------|
| Vs               | Operating supply voltage       |                                                                              |      |      | 29       | v    |
| V <sub>si</sub>  | Supply initiation voltage (1)  | Trigger in open circuit (ML8204)                                             | 17   | 19   | 21       | v    |
| V <sub>sus</sub> | Sustaining voltage (2)         |                                                                              | 9.7  | 11   | 12       | v    |
| I <sub>si</sub>  | Supply initiation current      | No load V <sub>s</sub> = V <sub>si</sub><br>R <sub>SL</sub> = 6.8KΩ (ML8205) | 1.4  | 2.5  | 4.2      | mA   |
| I <sub>sus</sub> | Sustaining current             | No load V <sub>s</sub> = V <sub>sus</sub>                                    | 0.7  | 1.2  |          | mA   |
| V <sub>TR</sub>  | Trigger voltage (3)            |                                                                              | 10.5 | 11   |          | v    |
| I <sub>TR</sub>  | Trigger current (3)            |                                                                              | 10   | 20   | 1000 (5) | μA   |
| VDIS             | Disable voltage (4)            |                                                                              |      | 0.4  | 0.8      | v    |
| IDIS             | Disable current (4)            |                                                                              | ~40  | -50  |          | μA   |
| Vo               | Output voltage                 | No load V <sub>s</sub> = 21V                                                 | 17   | 19   | 21       | v    |
| fo               | Oscillator frequency tolerance | Component tolerance excluded                                                 |      |      | ± 7      | %    |

Notes: (1) V<sub>si</sub> is the value of supply voltage which must be exceeded to trigger oscillation.

(2) V<sub>sus</sub> is the value of supply voltage required to maintain oscillation.

(3)  $V_{TR}$  and  $I_{TR}$  are the conditions applied to Trigger In to start oscillation for  $V_{sus} \le V_s \le V_{si}$ .

(4)  $V_{DIS}$  and  $I_{DIS}$  are the conditions applied to Trigger In to inhibit oscillation for  $V_{si} < V_s$ .

(5) Trigger Current must be limited to this value externally.





# FUNCTIONAL DESCRIPTION

The M8204/ML8205 Tone Ringers are primarily intended for use as replacements for the mechanical bell in telephone sets. Each incorporates two oscillators, an output amplifier and a power supply control circuit. The devices can be powered directly from the telephone line using the a.c. ringing voltage, or they may be powered from a separate d.c. supply. The output amplifier is capable of driving a wide range of load impedances when powered from a low impedance supply. The power supply control circuit provides the hysteresis required to ensure positive triggering due to dial pulsing.

As the power supply voltage to the ML8204/ ML8205 is increased up to the supply initiation voltage (V<sub>si</sub>), the supply current also increases up to I<sub>si</sub>). When V<sub>si</sub> is exceeded, oscillation begins and the static power supply current decreases (see Fig. 2a). The low frequency oscillator (LFO) oscillates at a rate (f<sub>L</sub>) controlled by an external resistor and capacitor. The frequency can be determined using the relation f<sub>L</sub> = 1/(1.234RC) where R is the value of the resistor connected between pins 3 and 4, and C is the value of the capacitor connected between pin 3 and ground.

The output of the LFO is internally connected to the switching threshold circuitry of the high frequency oscillator (HFO). When the output of the LFO is high, the HFO oscillates at its nominal rate ( $f_{H1}$ ), described by the relation  $f_{H1} = 1/$ (1.515RC) where R is the value of the resistor connected between pins 6 and 7, and C is the value of the capacitor connected between pin 6 and ground. When the output of the LFO is low, the HFO oscillates at a higher rate (f<sub>H2</sub>) described by the relation  $f_{H2} = 1.25 f_{H1}$ . Thus the LFO sets the warbling rate: the rate at which the HFO switches between the two tone frequencies f<sub>H1</sub> and f<sub>H2</sub>. Oscillation continues until the supply voltage decreases below the sustaining voltage  $(V_{sus})$ . At this point, the power supply current undergoes a step increase (from I<sub>sus</sub>), and then ramps down in accoardance with the supply voltage.

In normal applications, Trigger in (pin 2) of the ML8204 is left open circuit. This pin allows external triggering of oscillation of the ML8204 at

supply voltages in the range  $V_{sus} \le V_s \le V_{si}$ . To do so, a voltage at least equal to the minimum trigger voltage ( $V_{TR}$ ) must be applied to pin 2.

Triggering the device is accomplished by sourcing a minimum current ( $I_{TR}$ ) into pin 2. This current must be limited to prevent damage to the triggering circuit. Tone ringer oscillation may also be inhibited at supply voltages in the range  $V_{si} < V_s$  $\leq V_{s (max)}$  by applying a maximum disable voltage ( $V_{DIS}$ ) to pin 2. Disabling is accomplished by sinking a minimum current ( $I_{DIS}$ ) out of pin 2. (See Applications Section for details on the operation and use of the Trigger in pin.).

The ML8205 requires the connection of a resistor,  $R_{SL}$ , to program the slope of its supply current versus supply voltage characteristic prior to triggering  $V_s \leqslant V_{s1}$ ). This in turn determines the maximum supply initiation current ( $I_{s1}$  drawn at the initiation voltage ( $V_{s1}$ )). Programming is accomplished by connecting a slope determining resistor,  $R_{SL}$ , between pin 2 and ground. The value of  $I_{s1}$  varies inversely with the value of  $R_{SL}$ . This feature can be used to control effective impedance presented to the telephone line by the ringer circuit. (See Applications section for detailed description on the operation and use of the  $R_{SL}$  pin.).

The output amplifier of the ML8204/ML8205 is capable of driving a wide range of load impedances when driven from a low source impedance power supply. When the device is powered from a telephone line. load impedance should be kept fairly high (800 $\Omega$  or greater) to prevent power supply regulation problems. A transformer is thus required for driving loudspeakers as is an output coupling capacitor. Piezo-ceramic transducers may be driven directly. However, the tone frequencies  $f_{\rm H1}$  and  $f_{\rm H2}$  must normally be set higher (around 2KHz) to ensure that the transducer delivers sufficient acoustic power. (Suitable piezo-ceramic transducers typically have maximum efficiency around 2KHz). It is also necessary to connect a zener diode in parallel with the transducer to limit voltage surges generated by the transducer during mechanical shocks.



#### PIN PIN FUNCTION DESCRIPTION Vss 1 Positive power supply. Trigger in ML8204 - Oscillator external trigger/inhibit pin (Must be connected through a current limiting resistor when used.) 2 RSL ML8205 - Initiation Current (Isi) programming pin. (Must be connected.) 3 Low Frequency Time Constant adjustment pins. Used to set Low f Time frequency at which high frequency oscillator switches f1 (by Constant connection of appropriate resistor and capacitor. See Fig. 3) 5 GND Negative power supply. 6 High f High Frequency Time Constant adjustment pins. Used to set Time nominal tone output frequency (f<sub>H1</sub>) (by connection of appro-Constant priate resistor and capacitor. See Fig. 3) 8 Output Tone Output. (Must be capacitively coupled for transformer coupled or resistive loads.)

## Fig. 2 - ML8204/ML8205 timing diagram

TABLE 1





### APPLICATIONS

# Typical Telephone or Extension Tone Ringer Circuit

The circuit shown in Fig. 3 illustrates the use of the ML8204/8205 devices in a typical telephone or extension tone ringer application. The a.c. ringing voltage appears across the TIP and RING inputs of the circuit and is attenuated by capacitor C<sub>1</sub> and resistor R<sub>1</sub>. C<sub>1</sub> also provides isolation from d.c. voltages on the line. After full wave rectification by the diode bridge BR1, the waveform is filtered by capacitor  $C_{4}$  to provide a d.c. supply for the tone ringer chip. As this voltage exceeds the initiation voltage, Vsi, oscillation starts. With the components shown, the output frequency chops between 512Hz (f<sub>H1</sub>) and 640Hz (f<sub>H2</sub>) at a 10Hz (f<sub>1</sub>) rate. The loudspeaker load is coupled through a 1300 $\Omega$  to 8 $\Omega$ transformer. While the output impedance of the ML8204 is guite low, the load impedance must be kept fairly high. This is to prevent d.c. power supply regulation problems due to high source impedance of the telephone line and coupling components C<sub>1</sub> and R<sub>1</sub>. The output coupling

Fig. 3 - Typical tone ringer circuit

capacitor C<sub>5</sub> is required with transformer coupled loads. The value shown ( $0.22\mu$ F) presents a high enough impedance at the nominal ringing frequency to allow connection of fairly low impedance loads without upsetting the supply regulation. If the load impedance is large enough. then the value of this capacitor can be increased to couple more power to the load without upsetting the power supply to the ML8204. Potentiometer  $P_1$ , is used to adjust the audio amplitude and resistor R<sub>4</sub> is a current limiting resistor. Resistor R<sub>5</sub> is a quenching resistor used to limit back emf generated by the inductive load when ringing stops. When driving a piezoceramic transducer type load, the coupling capacitor C<sub>5</sub> is not required. However, a current limiting resistor is required as is a 29V zener diode in parallel with the transducer. This diode limits the voltage transients than can generated by mechanical shocking of a piezo-ceramic transducer. The electrical characteristics shown in Table 2 indicate typical performance of this circuit. The incoming ringing voltage and frequency are determined by the telephone system.



TABLE 2 – TYPICAL ELECTRICAL CHARACTERISTICS OF TONE RINGER CIRCUIT (FIG. 3)

| Parameters                                           | Min. | Тур. | Max. | Unit             | Parameters               | Min.       | Тур.       | Max.       | Unit            |
|------------------------------------------------------|------|------|------|------------------|--------------------------|------------|------------|------------|-----------------|
| Input voltage                                        | 75   | 88   | 120  | V <sub>rms</sub> | Output frequencies       | a          | 10         | 11         | Ц7              |
| Input Frequency                                      | 16   | 20   | 60   | Hz               | f <sub>H1</sub>          | 461<br>576 | 512<br>640 | 563<br>704 | Hz              |
| Input Current<br>(when ringing)                      | _    | 8    | 11   | mArms            | Output Voltage           | -          | 25         | -          | V <sub>PP</sub> |
| Output Power (into<br>8 transformer<br>coupled load) | -    | 40   | -    | mW               | Output Sound<br>Pressure | 80         | 85         | 90         | dBA             |



#### Use of Trigger In (Pin 2 ML8204)

Pin 2 of the ML8204 may be used to a) externally trigger oscillation for voltages in the range  $V_{sus} \leq V_s \leq V_{si}$ , or b) disable ringer operation. The equivalent circuit at pin 2 is shown in Fig. 5. The ringer circuit can only oscillate when  $Q_1$  is conducting. Normally when supply voltage  $V_s$  exceeds the supply initiation voltage  $(V_{si})$ , base current flows into  $Q_1$ , via  $D_2$  and  $D_1$  causing  $Q_1$  to conduct. This continues until  $V_s$  is taken below the minimum sustaining voltage  $(V_{sus})$ .

The ML8204 can be made to oscillate when powered from supply voltages in the range  $V_{sus} \leqslant V_s \leqslant V_{si}$ . Oscillation is ensured by forcing a

Fig. 4 - Pin 2 input equivalent circuit

current  $I_{TR}$  (10µA  $\leqslant$   $I_{TR}$   $\leqslant$  1mA) into pin 2 to provide base current to  $\Omega_1$ . This requires the voltage applied to pin 2 to exceed  $V_{TR}$  where  $V_{TR}$  is the sum of the zener voltage of  $D_3$ , the forward voltage drop of  $D_2$  and the  $V_{BE}$  of  $\Omega_1$  (typically 11V). The required current drive can be provided by connecting a resistor  $R_E$  between pin 1 and  $V_s$  (Fig. 5a); where:  $20K\Omega \leqslant R_E \leqslant$  ( $V_s$  - 11)/10M\Omega. To operate the ML8204 from a d.c. 12V supply,  $R_E$  should be typically 50K\Omega. This mode of operation can also be used to reduce the effective value of the  $V_{si}$  by inserting a zener diode in series with  $R_E$  (Fig. 5b). This modifies the initiating voltage to  $V_{si}(Eff) = V_{TR} + V_E + 10R_E$  ( $R_E$  is in M\Omega).



Fig. 5a – Enabling oscillation of the ML8204 for supply voltages less than  $V_{si}$ 

Fig. 5b - Reducing the effective value of  $V_{si}$  for the ML8204





Oscillation of the ML8204 may be inhibited for voltages in the range V<sub>si</sub> < V<sub>s</sub>  $\leq$  V<sub>s</sub>(max) by sinking the current from D<sub>1</sub>, starving Q<sub>1</sub> of base current. This is achieved by either a) grounding pin 2 (Fig. 6a), or b) applying a voltage V<sub>INH</sub> via a resistor R<sub>1</sub> to pin 2 (Fig. 6b) to ensure that: V<sub>DIS</sub>  $\leq$  0.8V, and I<sub>DIS</sub> =  $\frac{V_{DIS} - V_{INH}}{R_1} \geq 40\mu$ A.

When driven from a fixed d.c. supply, oscillation of the ML8204 may be gated on or off by CMOS or TTL logic as shown in Fig. 7a and Fig. 7b respectively.













#### Programming the ML8205 initiation Current

Pin 2 of the ML8205 requires connection of an external resistor  $R_{SL}$  (Fig. 8), which is used to program the slope of the supply current vs. supply voltage characteristic, and hence the supply current up to the initiation voltage ( $V_{si}$ ). This initiation voltage remains constant independent of  $R_{SL}$ . The supply initiation current ( $I_{si}$ ) varies inversely with  $R_{SL}$ , decreasing for increasing values of resistance. Thus, increasing the value of  $R_{SL}$  will decrease the amount of a.c. ringing current required to trigger the device, As such, longer subscriber loops are possible since less voltage is dropped per unit length of loop wire due to the lower current level.  $R_{SL}$  can also be used to compensate for smaller a.c. line coupling capacitors (providing higher impedance)



which can be used alter the ringer equivalence number of a tone ringer circuit.

The graph in Fig. 9a illustrates the variation of supply current with supply voltage of the ML8205. Three curves are drawn to show the change in the slope of the I-V characteristic with  $R_{\rm SL}$ . Curve B ( $R_{\rm SL}$  =  $6.8 {\rm K} \Omega$ ) shows the I-V characteristic for the ML8204 tone ringer. Curve A is a plot with  $R_{\rm SL}$  =  $5.0 {\rm K} \Omega$  and shows an increase in the current drawn up to the initiation voltage  $V_{\rm si}$ . The I-V characteristic after initiation remains unchanged. Curve C illustrates the effect of increases but again current after trigging is unchanged. The variation of  $I_{\rm si}$ , with  $R_{\rm SL}$  is illustrated in Fig. 9b.







# Mitel F.C.C. Approved Tone Ringer Module Using ML8205

The Mitel tone ringer module (CM3215) using the Mitel ML8205 tone ringer chip in the circuit below (Fig. 10) has been approved by the F.C.C. (F.C.C. Reg. Number BN285B673550TN). The circuit has been given a ringer equivalence of 0.7 B. This accomplished by increasing the value of R<sub>SL</sub> to 13K $\Omega$  which reduces the supply initiation current (I<sub>si</sub>). This reduction in I<sub>si</sub> allows the use of higher line coupling components (R<sub>1</sub> = 8.2K $\Omega$ ) while ensuring sufficient voltage drop between pins 1 and 5 of the ML8205 for triggering. The 5.1V zener diode D<sub>1</sub> presents a high impedance to low level signals on the telephone

Fig. 10 - F.C.C. approved tone ringer circuit

line while allowing tone ringer powering from high level rigging voltages.

# Transient Overvoltage Testing of the ML8204 Tone Ringer

The following tests were performed to investigate the ability of the ML8204 to withstand transients on its power supply rails. All tests were performed using the circuit shown in Fig. 11 with transient voltage pulses of the form shown in Fig. 12. After each application of a transient pulse, functionality of the device was checked by switching  $S_1$ ,  $S_2$ , and  $S_3$  to the configuration shown in Fig. 11.







The device was tested in two ways by applying pulses: 1) directly into the ML8204 power supply pins, and 2) to the complete ringer circuit TIP and RING inputs. In the first case with S1 in position "b", a series of pulses with magnitudes (V) from 30V upwards applied from the TF152 until the ML8204 falled to operate. This was repeated for 10 devices. The unloaded value of V at which the devices ceased to operate varied from 84 to 88V (V<sub>BK</sub>). Subsequently a number of devices were tested by applying 70V pulses to each device. Instability was noted in some devices after 100 pulse applications. All devices ceased to function after 172 to 203 pulse applications. A further set of devices were tested with 64V pulses. All devices withstood 300 pulse applications without any sign of degradation. In the second test, with switches  $S_2$  and  $S_3$  in position "b" and  $S_1$  in position "a", 800 and 1500V pulses were repeatedly applied to the TIP and RING inputs of the circuit. No degradation of the devices' operation was observed.

#### Single Tone Operation of the ML8204/ML8205

ML8204

The ML8204/ML8205 can be made to oscillate at one or the other of its output tone frequencies  $f_{H1}$  or  $f_{H2}$ . To do so, the tone frequency determining components are connected to pins 6 and 7 as normally done. Pin 3 is used as a control input. When pin 3 is connected to Vs, the output (pin 6) will oscillate at the f<sub>H1</sub> frequency. Conversely, when pin 3 is at ground, the output will oscillate at the f<sub>H2</sub> frequency. The output can thus be switched between  $f_{H1}$  and  $f_{H2}$ externally by applying a control signal to pin 3. The low frequency oscillator may also be used separately by connecting the frequency determining components between pins 3 and 4 as normally done. The output is taken from pin 4. However, this is a fairly high impedance output.





5-8886





#### Typical Application Circuits for use with a Piezoelectric Transducer

Feedback from a piezo-electric transducer can cause spurious oscillations on the output of a ML8204/5 tone ringer. These oscillations corrupt the normal two-tone output and change as the ringer switches off.

The oscillations occur because the piezo electric transducer resonates at its characteristic frequency. If the resonant amplitude is sufficient to pull pin 8 one bipolar threshold below pin 5 then the tone ringer may give a short spurious pulse.

This effect can be eliminated by using a bypass capacitor across the transducer as shown in Fig. 14. The size of this capacitor is obviously dependent on the piezo-electric transducer used, but a value of  $0.1\mu$ F is usually sufficient.

It is possible under specific conditions for a ML8204/5 tone ringer with a piezo-electric load to continue oscillating after the ringing voltage stops.

The ringer can be powered by the smoothing capacitor which is across pins 1 and 5 (see Fig. 14). This causes the device to switch off slowly and since the output frequencies shift by about a musical semitone before oscillation stops, the output can have an unpleasant tail-off.

To eliminate this, a simple monitor can be used which switches the output off when ringing stops. Fig. 16 shows a circuit which works with an ML8204. When ringing voltage is applied from the line, pin 2 is held between 2 and 10V and the device functions normally. When ringing stops, pin 2 is pulled to ground and the ML8204 switches off.

There is no enable on the ML8205 corresponding to pin 2 on the ML8204. Fig. 16 shows a circuit which does not require the enable pin. The output is switched through an NPN transistor instead. During ringing the base of the transistor is forward biased and the load is enabled. When ringing stops the transistor switches off and deactivates the load.

Fig. 14 - Typical application circuit for use with a piezo-electric transducer











Fig. 16 - ML8204/5 circuit to eliminate tail-off





PBD3535

ADVANCE DATA

# DTMF GENERATOR

- OPERATES WITH A STANDARD CRYSTAL AT 3.58MHz.
- WIDE OPERATING LINE VOLTAGE AND CURRENT RANGE
- LEVELS FROM THE HIGH AND LOW FRE-QUENCY GROUP CAN BE ADJUSTED SEPARATELY
- NO INDIVIDUAL LEVEL ADJUSTMENT IS NECESSARY FOR EVERY CIRCUIT
- THE SIGNAL LEVELS ARE STABILIZED AGAINST VARIATIONS IN TEMPERATURE AND LINE VOLTAGE
- SHORT START-UP TIME.
- ALL TONES CAN BE GENERATED SEPAR-ATELY FOR TESTING
- EXTERNAL COMPONENTS ARE MINI-MIZED
- EASY PC BOARD LAYOUT; ALL KEY-BOARD CONNECTIONS ON ONE SIDE OF THE CHIP

- INTERNAL PROTECTION OF ALL INPUTS
- I<sup>2</sup> L PROCESS ENSURES GOOD PARA-METER TOLERANCES

PBD 3535 is a monolithic integrated DTMF generator intended for use in a telephone set in parallel with an electronic speech circuit. The DC characteristic to the line is set by the speech circuit. PBD 3535 gives a mute signal when sending. The circuit fulfils the CEPT specification. Optional signal levels can be set by resistors. The circuit operates with a single contact matrix keyboard. Interfacing with a computer is also possible.





# **BLOCK DIAGRAM**



# CONNECTION DIAGRAM



ABSOLUTE MAXIMUM RATINGS (Maximum ratings over operating free-air temperature range (unless otherwise stated)

| V,   | Max continuous line voltage         | 15         | V  |
|------|-------------------------------------|------------|----|
| vī   | Peak line voltage pulse time $= 2s$ | 20         | V  |
| -    | pulse time $= 20 \text{ ms}$        | 22         | V  |
| T,   | Junction temperature                | 150        | °C |
| Tamp | Operating ambient temperature       | -20 to 70  | °C |
| Teta | Storage temperature                 | -55 to 150 | °C |
| SLY  | 5                                   |            |    |

# RECOMMENDED OPERATING CONDITIONS

|                  | Parameter           | Min. | Тур. | Max. | Unit |
|------------------|---------------------|------|------|------|------|
| VL               | Line voltage        | 3    |      | 9    | V    |
| T <sub>amb</sub> | Ambient temperature | -20  |      | +70  | °C   |

# THERMAL DATA

| R <sub>thj-amb</sub> | Thermal resistance junction-ambient | max | 80 | °C/W |
|----------------------|-------------------------------------|-----|----|------|
|----------------------|-------------------------------------|-----|----|------|

Fig. 1 - Min DC level at 1.3V AC signal



# **ELECTRICAL CHARACTERISTICS** (Electrical characteristics over recommended operating conditions)

1010

**PBD3535** 

|                      | Parameter                                  | Test Conditions                                                                                                                      | Min.                  | Тур.                                 | Max.                 | Unit                     |
|----------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------------------------|----------------------|--------------------------|
| VL                   | Line voltage                               | Tone generation DC level<br>at 1.3 V <sub>p</sub> AC signal                                                                          | 4.3                   |                                      | 9                    | V                        |
| V <sub>DC</sub>      | DC voltage below<br>AC voltage             | At tone generation                                                                                                                   | 3.0                   |                                      |                      | V                        |
|                      |                                            | At tone generation<br>-5° C +45° C                                                                                                   | 2.45                  |                                      |                      | v                        |
| VL                   | Line voltage                               | Stand-by DC level at<br>2.0 V <sub>p</sub> AC signal                                                                                 | 4.3                   |                                      | 9                    | V                        |
| ۱ <sub>L</sub>       | Line current                               | Stand-by: no key pressed<br>V <sub>L</sub> = 4.3V                                                                                    |                       |                                      | 250                  | μA                       |
| 1                    | Line current                               | Operating current<br>V <sub>L</sub> = 4.3V                                                                                           |                       |                                      | 10                   | mA                       |
| IM                   | Mute current                               | One or more keys pressed                                                                                                             | 125                   |                                      |                      | μA                       |
| Rĸ                   | Key resistance                             | Key circuit closed<br>Key open<br>(16 contacts)                                                                                      | 1                     |                                      | 1                    | ΚΩ<br>ΜΩ                 |
| fT                   | Frequency Low                              | f <sub>osc</sub> = 3.5795MHz<br>f <sub>1</sub> = 697Hz<br>f <sub>2</sub> = 770Hz<br>f <sub>3</sub> = 852Hz<br>f <sub>4</sub> = 941Hz | -1<br>-1<br>-1<br>-1  | +0.32<br>+0.02<br>+0.03<br>-0.11     | +1<br>+1<br>+1<br>+1 | %<br>%<br>%              |
|                      | Frequency High                             | f <sub>5</sub> = 1209Hz<br>f <sub>6</sub> = 1336Hz<br>f <sub>7</sub> = 1477Hz<br>f <sub>8</sub> = 1633Hz                             | -1<br>-1<br>-1<br>-1  | - 0.03<br>- 0.03<br>- 0.68<br>- 0.36 | +1<br>+1<br>+1<br>+1 | %<br>%<br>%              |
| V <sub>H</sub><br>VL | Signal Level High<br>Signal Level Low      | R <sub>H</sub> = 47.5KΩ<br>R <sub>L</sub> = 69.8KΩ                                                                                   | -11<br>-13            | -9<br>-11                            | -7<br>-9             | dBm<br>dBm               |
| VH<br>VL<br>VH<br>VL |                                            | R <sub>H</sub> = 33.2KΩ<br>R <sub>L</sub> = 48.7KΩ<br>R <sub>H</sub> = 26.1KΩ<br>R <sub>L</sub> = 39.2KΩ                             | -8<br>-10<br>-6<br>-8 | -6<br>-8<br>-4<br>-6                 | -4<br>-6<br>-2<br>-4 | dBm<br>dBm<br>dBm<br>dBm |
| VL<br>VH             | Radio signal level<br>High Freq./Low Freq. |                                                                                                                                      | 1                     | 2                                    | 3                    | dB                       |
| Ζ <sub>Τ</sub>       | Impedance to line                          | At tone generation                                                                                                                   | 6                     |                                      |                      | KΩ                       |
| ZS                   |                                            | At stand-by                                                                                                                          | 50                    |                                      |                      | KΩ                       |
| D                    | Total harmonic distortion                  | Normal operation<br>Stand-by                                                                                                         |                       |                                      | -31<br>-80           | dBm<br>dBm               |
| Н                    | Harmonics *                                | 300-3400Hz<br>3.4-50KHz<br>> 50KHz                                                                                                   |                       |                                      | -33<br>-33/-80       | dBm<br>dBm               |
| t <sub>s</sub>       | Start-up time                              | Output level within<br>1dB from final level                                                                                          |                       | 3                                    | 5                    | ms                       |

\* Single tone distortion is less than (-33 -12 x log  $\frac{f}{3400}$ ) dBm



# TEST CIRCUIT



# FUNCTIONAL DESCRIPTION

Two tones are generated by connecting one input from the high-frequency group and one input from the low-frequency group.

If two or more keys are pressed, no tones other than the basic eight are generated.

All tones can be generated separately. When testing a circuit by connecting one input from the high-frequency group to one input in the low-frequency group plus shorting pin 3 or pin 4 to the ground pin 7, one single tone is generated (low and high frequency, respectively).

The absolute signal level can be adjusted with  $\rm R_L$  and  $\rm R_H,$  but there is no need for individual adjustment on every circuit. The signal level is stabilized against variations in temperature and line current.

Pause time and signal time are determined externally from the keyboard.

Allowed leakage in keyboard 1M  $\Omega$ . Typical threshold is 100 K  $\Omega$ .

The circuit is made to work properly with electronic speech circuits such as PBL 3726.

Component function:

- R<sub>1</sub>: Protecting resistor;
- R<sub>L</sub>: Signal level (low);
- R<sub>H</sub>: Signal level (high);
- C1: Low pass filter;
- C<sub>2</sub>: Radio frequency suppression (if used together with speech circuit with radio suppression built in, like PBL 3726, C<sub>2</sub> is not necessary.







To find suitable resistor values for  $R_{\rm H}$  and  $R_{\rm L}$  to get the desired tone levels the following formula can be used for a preliminary calculation. Please note that in  $R_{\rm LOAD}$  (f = 1.4KHz) and  $R_{\rm LOAD}$  (f = 800Hz) both the impedance of the line and the impedance of the speech circuit are included.  $V_{\rm H}$  and  $V_{\rm L}$  are the desired high and

low frequency levels, in dBm.  

$$R_{H} = 56.2 \times R_{LOAD} \quad (f = 1.4 \text{KHz}) \times 10^{-1} \frac{V_{H}}{20}$$

$$R_{L} = 65.6 \times R_{LOAD} \quad (f = 800 \text{Hz}) \times 10^{-1} \frac{V_{L}}{20}$$

Fig. 3 - Tone level vs. line current



Fig. 4 - Tone level vs. temperature



The current consumption within PBD 3535 can be reduced with a resistor connected in parallel with C1 (see fig. 5). If the current reduction is made too large, the output signal can be distorted by clipping.

In applications where a DTMF generator directly powered from the telephone line is wanted (the generator is not working in parallel with any kind of speech network), PBD 3535 can be used with a DC regulator as described in fig. 7.





Fig. 6 - Typical application



These schematics give a DC regulator for the range 16-100mA with an output impedance that is a compromise between  $600\Omega$  and  $900\Omega$  in parallel with 30nF. The zener diode is used to ensure a fast start-up time.

Fig. 7 - DC regulator



For telephone systems with voltage supply instead of current supply) for the telephone line and where the telephone set is supposed to work as a current source, PBD 3535 can be connected with a series regulator as shown in fig. 8.

These schematics are working in the area 5-36V and the output impedance is matched against  $600\Omega$ .

PBD 3535 can also be controlled by a microprocessor (see fig. 8). The negative branch of the microprocessor voltage supply is connected to pin 7 of PBD 3535 and the inputs (8) are connected with resistors. For tone-generating one input of the low group (pins 13-16) is con-





nected to the positive voltage and one input of the high group (pins 9-12) is connected to the negative voltage. When an input of the high group (pins 9-12) is connected to the negative voltage, PBD is activated and the mute output is put in high state.





## $R_9$ , $R_{10}$ , $R_{11}$ and $R_{12}$

The resistors have two functions:

- When at low input level, ensure that the input does not get below +0.2V. This must not occur.
- When the input level is high, limit the current. Too high current will interfere with the functions of the other three inputs (the resistors can be exchanged with diodes directly away from PBD 3535).



#### Fig. 10 - High-frequency group resistors to microcomputer



Example: The logic states very from 0V to + 3V. Suitable resistor value is  $68K\Omega$  (see fig. 11).

## $R_{13}$ , $R_{14}$ , $R_{15}$ and $R_{16}$

The two functions of the resistors are:

- To raise the OFF/ON Voltage
- To limit the current when the input levels are high

Fig. 11 - Low-frequency group resistors to microcomputer

Example: The logic states vary from 0V to + 3V. Suitable resistor value is  $27K\Omega$  (see fig. 11).

In some telephone instrument designs a click can be heard in the receiver when a button is pressed down for tone signalling. In some applications this has been found desirable as a feedback but in others the effect is not so desirable.



To suppress the click effect an RC network as seen in fig. 12 can be applied. A capacitor of 47nF halves the loudness of the click and a capacitor of  $1.7\mu F$  totally cancels the click effect (see fig. 13).

The LS588 speech circuit if specifically developed by SGS for use with the PBD3535 DTMF tone generator. Besides full and independent programmability of both sending and receiving gains when muted the speech circuit reduces its consumption by about 10mA (available to the DTMF circuit), still providing the proper DC and AC (600ohm) impedance to the line.



The external capacitor at pin 16 of LS588 has been reduced from the standard  $10\mu$  F, usually shown in the SGS application, down to  $4.7\mu$ ,F

#### Fig. 12 - Click suppression





to optimize the DTMF start up without affecting the normal speech operation. (see fig. 14).









PRELIMINARY DATA

# MASK-PROGRAMMABLE SPEECH CIRCUITS

## **Key Options**

- MICROPHONE TYPES SUCH AS ELEC-TRODYNAMIC/MAGNETIC. ELECTRET OR CERAMIC
- POWER SUPPLY FOR EXTERNAL CIR-CUITRY
- AGC CIRCUIT
- LINE REGULATION OF TRANSMIT/RE-CEIVE GAIN FOR CERTAIN TELEPHONE STATION POWER SUPPLIES
- EXTRA POWER SUPPLY INPUTS FOR OUTPUT AMPLIFIER TO BE USED IN HANDS-FREE TELEPHONES
- SPECIAL IMPEDANCE/GAIN REQUIRE-MENTS
- MUTE OR TRANSMIT/RECEIVE AMPLI-FIERS WITH OR WITHOUT CONFIRMA-TION TONE
- ACOUSTIC SHOCK ABBESTORS
- SIDETONE CANCELLATION CIRCUITRY

#### Pin Options

 $\bigcirc$ 

- MUTE/NO MUTE FUNCTION
- **REGULATION OF SIDETONE WITH LINE** LENGTH
- CUT OFF OF ALL LINE REGULATION
- Fig. 1 Block diagram and typical application

## External Components (step by step)

- DC CHARACTERISTICS
- IMPEDANCE
- TRANSMIT GAIN
- TRANSMIT LINEARITY
- RECEIVE GAIN
- RECEIVE LINEARITY
- SIDETONE
- LOW VOLTAGE OPERATION

PBL 3726 is a family of mask-programmable speech circuits intended for various telephone applications. The flexibility of these circuits allows use of versions of PBL 3726 in all telecom markets, whether it be in an ordinary telephone, a hands-free multi-function phone or even as a trunk interface. The versatility is based on three levels:

- Mask options for special requirements
- Pin options on certain functions
- Step-by-step design possibility on the basic telephone functions making it possible to cut down design time to a minimum. This is done by changing the values of a small number of external components.





# ABSOLUTE MAXIMUM RATINGS

Maximum ratings over operating free-air temperature range (unless otherwise stated)

| Vnc              | Line voltage, $t_p = 2s$              | 22          | V  |
|------------------|---------------------------------------|-------------|----|
|                  | Continuous operating line current (*) | 100         | mΑ |
| Ti               | Junction temperature                  | + 150       | °C |
| Tamb             | Operating ambient temperature         | -40 to +70  | °C |
| T <sub>stg</sub> | Storage temperature                   | -55 to +150 | °C |
|                  |                                       |             |    |

(\*) Max current increases linearly up to 130 mA with max operating temperature lowered to +55°C

#### For recommended operating conditions see specific data sheets for different versions of PBL 3726

## FUNCTIONAL DESCRIPTION

The gains of the transmitting and receiving amplifiers are continuously and equally changed with the line length. The gain regulation can be cut off externally, and the gain will then be the maximum gain normally used at long lines.

The outputs of the transmitting and receiving amplifiers have internal limitations as to the output amplitudes.

The circuit includes a temperature independent voltage reference used for regulating the DC line current and for regulating the transmitting and receiving gain. The DC voltage quickly settles to its final value with a minimum of overshoot.

The circuit needs few external components. In a normal practical case there are only 5 external capacitors, one of which is an electrolytic/ tantalum filter capacitor. The other capacitors are needed for radio interference suppression, to function in the sidetone balancing network, and to provide low frequency cut-off in each of the transmitting and receiving amplifiers.

The circuit has an excellent return loss characteristic against both purely resistive lines such as  $600\Omega$  and against complex networks such as  $900\Omega$  in parallel with 30nF.

The microphone input is balanced to provide a good CMRR.

It is possible to add a push-button controlled cut-off of the transmitting amplifier of the circuit without disturbing any of the other circuit functions.

A mute input is included to:

- 1) Cut off the transmitting amplifier  $(F_1)$
- 2) Reduce gain in the receiving amplifier
- 3) Reduce current consumption to lower power loss

The DC regulation works independently of the mute function and is not influenced by the mute signal. External mute-control of the circuit from a DTMF generator such as PBD3535 is then possible.

The receiver amplifier is equipped with a high impedance input stage, allowing a less expensive RC network on the input.

Only resistive elements are used to set the receiving gain.

A push-pull power stage in the receiving amplifier provides a high output swing.

The sidetone balance can be set by an RC network without influencing other parameters. An inexpensive solution requires only one capacitor whereas more capacitors may provide better performance. The sidetone can be regulated with respect to line length.



# FUNCTIONAL DESCRIPTION (continued)

A separate amplifier stage  $(F_3)$  can be used in several different ways, for instance.

1) Separating the sidetone balance network

Fig. 2

- 2) Compensating sidetone level for line length
- 3) Providing an extra 20dB gain for volume control of the receiving amplifier, etc.

This amplifier has many uses. In the following part only two esamples of its use are given.



A, B, C and D are RC links with the following functions:

- A: To set the gain and frequency response for transmitting
- B: To set the sidetone level (regulation with line length is possible)
- C: To set the gain and frequency response for receiving
- D: For radio interference suppression and to give the correct return loss behaviour



In this case an extra 20dB amplification is added to the receiving part. A potentiometer pro-

vides the possibility of adjusting the gain to the required level.



PBL3726 Series

## R1, R2

These resistors set the starting point for the gain and sidetone regulation.

Input impedance on the regulator is about 52K $\Omega$  ± 2%. Only universal versions of PBL 3726 like PBL 3726/6, 3726/9 etc. are equipped with this option. In the data sheets for these versions there is a table showing the R1, R2 values for different central office power supplies. The regulation can also be cut off by leaving R1 open and shorting R2 to -LINE voltage.

For other PBL 3726 versions the regulation is set internally for a specific power supply type.

## C1, C2, R3

C1 in series with R3 and these in parallel with C2 determine the impedance to the line from the set.

C2 is normally inserted for radio interference suppression.

The network is optimized with regard to the return loss.

The R3, C1 combination forms a low-pass filter in the DC-feedback loop of the transmitting amplifier. If the R3 C1 time constant is too low there may be distortion at low frequencies.

If R3 is changed this will change the DC characteristics too which is set by the voltage at  $V_{DD}$ . The input current at  $V_{DD}$  is about 1mA.

#### R4, R5, C3, C4

The network gives the amplification and frequency response for the transmitter. R5 is used when a greater reduction of the gain is wanted. Input impedance at  $F_2$  is about  $17K\Omega$  with typical variation  $\pm$  20%. The DC load on  $F_1$  must be greater than  $40K\Omega$ .



#### Fig. 4 - The PBL3726 and external RC networks



# BASIC EXTERNAL COMPONENTS (continued)

Fig. 5 - Typical filters



#### S-8534

Fig. 6 - Typical DC characteristics



## R6

Sets the DC Characteristics and dissipates some of the supplied power. The resistor also affects, the transmitter gain, the output amplitude from the transmitter, the gain regulation and the sidetone. Common values are  $68\Omega$  to  $82\Omega$ .



## BASIC EXTERNAL COMPONENTS (continued)

#### R7, R8, R9, R10, R11, C5

This network sets the sidetone balance. The network in the application is one of many possibilities. R10 and R11 together balance the siggnals that exit two different ways from the transmitter output stage, one from pin 1 and the other from pin 2. The balance network consists of R8, R9 and C5.

Examples given in the data sheets for different versions of PBL 3726 are not optimized to any specified line; they are given only to show the principle.

Amplifier  $F_3$  has a high input impedance.

Shown in Fig. 7 are some different sidetone networks. Construction of a sidetone network with regulation according to the above can be done as follows:

The balance impedance A is optimized at a short line where the regulation starts. The balance impedance B is optimized at a long line where the regulation stops. The circuit generates a continuous change between the two balance impedances.  $R_X$  insures that no DC voltage shall be between  $F_3$ 's double positive inputs at the change.

By breaking up between the negative input and output of  $F_3$  it can be used as an amplifier with amplification greater than unit. In Fig. 8 two

#### Fig. 7 - Sidetone networks

TYPE : UNREGULATED



TYPE: REGULATED





**5 - 8535**/1 602

## BASIC EXTERNAL COMPONENTS (continued)

balance networks without  $F_3$  are shown.  $F_3$  can then be used in other applications.

In Fig. 9 a circuit is shown, where  $F_3$  is used as an amplifier with an extra 20 dB gain at receiving and with a volume control.

#### R12, R13, C6 (R10, R11)

The network gives the gain and frequency response for the receiver.

R13 is used when a greater reduction of the gain is wanted. Input impedance  $F_4$  is about  $35 K \Omega$ with typical variation  $\pm$  20%. For different possibilities for the design of the network, see the network for the transmitter (R4, R5, C3) in Fig. 5.

### R14

Generates the output impedance to the magnetic earphone.

If a dynamic earphone is used it should be placed between outer connections. The middle connection is then not used.

This will give about a double output (for the same output current

#### Rectifier

Rectifier bridge and over-voltage protector. The zener voltage at Fig. 10 should be as low as possible. Common values are between 12V and 16V.

Fig. 9 - 20dB extra amplifier (cannot be used in all version)



#### Fig. 8 - Sidetone networks without F<sub>3</sub>

PBL3726 Series





C6



R12





## **DESIGN RULES**

The following order should always be used when designing telephone parameters.

- 1) The circuit impedance to the line
- 2) DC characteristics
- 3) Gain regulation
- 4) Transmitter gain and frequency response
- 5) Receiver gain and frequency response
- 6) Sidetone

Components usually have to be added to surpress radio interference, especially from the wires up to the handset.

(The circuit can be placed either in the telephone or in the handset.)

#### Impedance

This is determined with the components C1, C2, and R3 in most cases. In Fig. 11 a few examples of this are shown. If a more complex

Fig. 11 – Typical return loss against  $600\Omega$ 





impedance is desired as in the example for British Telecom (Fig. 12), this can also be achieved by copying the mathematical model of the desired impedance.

Examples of line impedance matching:

| Impedance                 | R3            | C1           | C2           |
|---------------------------|---------------|--------------|--------------|
| 600Ω                      | 600Ω          | 47μF         | 15nF         |
| 90032, 30nF<br>1.2KΩ,60nF | 900Ω<br>1.2KΩ | 47μ⊢<br>47μF | 15nF<br>47nF |

Fig. 12 - Example of complex impedance matching



## **DC Characteristics**

The slope of the DC characteristics is set by the resistor R6 (Fig. 13). The lower value of R6, the flatter the slope. With the steaper slope the







## **DESIGN RULES** (continued)

minimum DC voltage also will go down. It is not recommended, though, to set the PBL 3726 to DC voltages below 2.5V. If in some circumstances the DC characteristics of PBL 3726 is too low, they can be raised by inserting an extra diode in series with the rectifier bridge as in Fig. 14.

#### Gain regulation

When regulation with line length is used on send and receive gain, this can be set with the resistors R1 and R2. Note that not all versions are equipped with this function. By changing the values of these, the regulation attack can be set to fit any particular need.

#### Fig. 14 - Rectifier bridge with extra diode



A table in the data sheets shows what values to use for some standard power supply systems. See example in Fig. 15.

Fig. 15 - Examples of line-regulating setting

| Line                    | R1    | R2    |
|-------------------------|-------|-------|
| 50V, 2 x 200Ω           | 18KΩ  | 47ΚΩ  |
| 50V, 2 x 400Ω           | 9.1KΩ | 4.7ΚΩ |
| 50V, 2 x 800Ω           | 0     | ∞     |
| Unregulated (all lines) | ~     | 0     |

Regulation input (pin 6 or PBL 3726/6)





#### Transmitter gain

The resistor R4 sets the gain by attenuating the signal from amplifier  $F_1$ . If greater attenuation is needed a resistor (R5) can be connected to the minus line.

To get a frequency response appropriate for the microphone used a filter function as in Fig. 5 can be used. These filters were previously described in this document.

The circuit can be provided with an unbalanced input as in Fig. 18.

Cut off of the transmitter can be done at  $F_1$  without interfering other functions of the circuit as in Fig. 19.

Also signals other than DTMF signals can be added at input of  $F_2$ .



## **DESIGN RULES** (continued)

Fig. 17 - Typical response of PBL 3726 using simple filter





For the version originally developed for electrodynamic/magnetic microphones it is also possible to use electret microphones as shown in Fig. 20.

### Receiver gain

In order to get the correct gain on the receive side, resistors R10 - R13 are used. Remember that R10 and R11 also set the rough ratio of the sidetone. R13 is used only in extreme circum-

Fig. 18 - Unbalanced input







### Fig. 20 - Alternative microphones of electromagnetic and electrodynamic types for PBL 3726





## **DESIGN RULES** (continued)

stances, where a very high receive gain attenuation is needed. The frequency response can be altered with the same filters used for the send gain (see Fig. 5). To get protection against acoustic shock the diodes provided on some versions after the output of  $F_4$  can be used.

One or two diode pairs can be used. Should this not be enough a resistor can be connected after the diodes (in series). This should be done before the setting of the receive gain.

## Fig. 21 – Typical receive gain



#### Sidetone

 $STMR = -\frac{10}{m} \times 10_{log} \left\{ \begin{array}{c} 14 & -\frac{m}{10} \\ \Sigma & 10 \end{array} (W_{ST} + L_E - S_S + S_R + A_{rst}) \right\}$ 

The most difficult part of the design work is always to define the sidetone. This should always be done last when designing with PBL 3726. The sidetone is the sound of your own voice fed back into the ear by the handset.

The subjective effect of this is best seen in the formula above for "Side Tone Masking Rating".

Summed at the frequencies  $f_i = 0.2$ , 0.25 . . . . . . 4KHz (see Fig. 22)

- $W_{ST} = Weighing factor$
- L<sub>E</sub> = Leakage at receiver capsule
- $S_{S}$  = Send sensitivity
- $S_R = Receive sensitivity$
- A<sub>rst</sub> = Hybrid-loss balance

The part that can be alteren by the speech circuit is the  $A_{rst}$  value that can be determined by the formula:

$$A_{rst} = {}_{20} 10_{log} \left[ \frac{Z_c + Z_{so}}{2 Z_c} \times \frac{Z + Z_c}{Z - Z_{so}} \right]$$

where:

- Z = Impedance of the connected telephone line
- $Z_{SO}$  = The balance impedance of the central office (PABX)
- $Z_{C}$  = Impedance of the speech circuit

The sum of Z and Z<sub>SO</sub> can be called Z<sub>line</sub>

The principle of the traditional so called active speech circuit has been the wheatstone bridge (Fig. 23). The formula for the minimum sidetone is to balance until:

$$\frac{Z_2}{Z_1} = \frac{Z_{bal}}{Z_{line}}$$

#### Fig. 22 -CCITT factors

| f <sub>i</sub> | W <sub>ST</sub> | L <sub>E</sub> |
|----------------|-----------------|----------------|
| KHz            | dB              | dB             |
| 0.2            | 86.4            | 8.4            |
| 0.25           | 81.9            | 4.9            |
| 0.315          | 78.5            | 1              |
| 0.4            | 78.2            | -0.7           |
| 0.5            | 72.8            | -2.2           |
| 0.63           | 67.6            | -2.6           |
| 0.8            | 58.4            | -3.2           |
| 1              | 49.7            | -2.3           |
| 1.25           | 48.0            | -1.2           |
| 1.6            | 48.7            | -0.1           |
| 2              | 50.7            | 3.6            |
| 2.5            | 49.8            | 7.4            |
| 3.15           | 48.4            | 6.7            |
| 4              | 49.2            | 8.8            |



## **DESIGN ROULES** (continued)

The principle of PBL 3726 is more complicated (even if calculation with the bridge in Fig. 23 is possible). With the all-active bridge a method of cancelling the sidetone is a summing amplifier makes it possible to get not only one but two different sidetone optimums for different line lengths (see Fig. 25). The function of the external components in Fig. 7 have previously been described in this document. Fig. 26 shows an example of a sidetone network using the Wheatstone principle with PBL 3726.





Fig. 24 - Unregulated sidetone network





0.6

0.9

1.2K Ω

# **DESIGNE RULES** (continued)

## Fig. 25 - Regulated sidetone network







# DESIGNE RULES (continued)

# Fig. 26 - Wheatstone type sidetone network



# PRODUCT SUMMARY

|                   | Microphone  |                     |                    |              |                                |                                 |                              |                               |                               |                                                  |
|-------------------|-------------|---------------------|--------------------|--------------|--------------------------------|---------------------------------|------------------------------|-------------------------------|-------------------------------|--------------------------------------------------|
| Speech<br>circuit | Car-<br>bon | Electro<br>magnetic | Electro<br>dynamic | Elec<br>tret | Line                           | Regu-<br>lated<br>side-<br>tone | Extra<br>rece-<br>ive<br>amp | Low<br>cost<br>speak<br>phone | Click<br>sup-<br>pres-<br>sor | Split<br>power<br>supply<br>for<br>output<br>amp |
| PBL 3726/6        |             | •                   | •                  |              | Adjustable                     | •                               | •                            | •                             | •                             |                                                  |
| PBL 3726/8        | ٠           |                     |                    | •            | 36V, 2 × 500Ω<br>50V, 2 × 800Ω | •                               | •                            | •                             | •                             |                                                  |
| PBL 3726/9        | •           |                     |                    | •            | Adjustable                     | •                               | •                            | •                             | •                             |                                                  |
| PBL 3726/11       |             | •                   | •                  |              |                                | •                               | •                            | •                             |                               |                                                  |
| PBL 3726/12       |             | •                   | •                  |              | Adjustable                     | •                               | •                            | •                             | •                             | •                                                |



# APPLICATIONS

To use PBL 3726 in a hands-free telephone with a monitor function the schematics in Fig. 27 can be used. The transformer should be rather efficient. Ordinary transistors can be used.

PBL 3726 can also be used as trunk interface in modems, PABX, key systems etc where an

analog interface against the telephone line is needed. The balanced inputs and outputs make this possible together with the possibility of regulated sidetone. Examples of both one-way and two-way data/signal communication with PBL 3726/6 are shown in Fig. 28.



Two - Way communication (send/receive)






## SPEECH CIRCUIT

- MINIMUM NUMBER OF INEXPENSIVE EXTERNAL COMPONENTS, 5 CAPACI-TORS AND 10 RESISTORS
- MUTE FUNCTION FOR PARALLEL OPE-RATING WITH DTMF GENERATOR OR DECADING IMPULSING
- LOW VOLTAGE OPERATING, DOWN TO 3.3V
- VERY SHORT START-UP TIME

PBL 3726/6 is standard version of the PBL 3726 family of the mask-programmable, monolithic integrated speech circuits for use with a low impedance microphone. Sending and receiving gain is regulated with line length. Different ranges of amplifier regulation for various current feeds can be obtained with external resistor or

#### TEST CIRCUIT

totally cut off. Typical current feeds as 48V 2 x  $200\Omega$  2 x  $400\Omega$  and 36V 2 x  $250\Omega$  can be handled.

Application-dependent parameters as line balance, sidetone level and frequency response are set by external components. Parameters are set independently which means easy adaptation for various market needs. An extra 20dB amplifier can be used for various purposes such as extra receiving gain with volume control or active sidetone balance.





Some typical values for R1 and R2 for some different supplies from telephone stations are shown in the next table.

| Туре                                  | R1    | R2   |
|---------------------------------------|-------|------|
| No regulation,<br>all feeding systems | ~     | 0    |
| 48V, 2 x 200Ω                         | 16KΩ  | 47ΚΩ |
| 48V, 2 x 400Ω                         | 9.1KΩ | 47ΚΩ |
| 36V, 2 × 500Ω                         | 0     | ∞    |



ABSOLUTE MAXIMUM RATINGS Maximum ratings over operating free-air temperature range (unless otherwise stated)

| Vpc              | Line voltage, $t_p = 2s$          | 22          | v  |
|------------------|-----------------------------------|-------------|----|
|                  | Continuous operating line current | 100         | mΑ |
| T                | Junction temperature              | 150         | °C |
| T <sub>amb</sub> | Operating ambient temperature     | -40 to +70  | °C |
| T <sub>stg</sub> | Storage temperature               | -55 to +150 | °C |

(\*) Max current increases linearly up to 130mA with max operating temperature lowered to +55°C

#### RECOMMENDED OPERATING CONDITIONS

| Symbol | Parameter    | Min. | Тур. | Max. | Unit |
|--------|--------------|------|------|------|------|
| ار     | Line Current | 15   |      | 100  | mA   |

#### CONNECTION DIAGRAM

Test set-up



#### THERMAL DATA

| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max | 80 | °C/W |
|-----------------------|-------------------------------------|-----|----|------|
|                       |                                     |     |    |      |

#### ELECTRICAL CHARACTERISTICS (Electrical characteristics over recommended operating conditions)

PBL3726/6

|                  | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Test Conditions                                                                                                             |                     | Min.                  | Тур.                  | Max.                 | Unit               |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------|-----------------------|----------------------|--------------------|
| V <sub>DC</sub>  | Terminal voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | I <sub>DC</sub> = 15mA<br>I <sub>DC</sub> = 100mA                                                                           |                     | 3.3<br>11             | 3.7<br>13             | 4.1<br>15            | v<br>v             |
| GΤ               | Transmitting gain *                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $20 \cdot \log_{10} \left( \frac{V_2}{V_3} \right) \\ R_L = 0 \\ R_L = 400\Omega \\ R_L = 900\Omega - 2.2K\Omega$           | 1KHz<br>E = E + 10% | 41<br>43.5<br>46      | 43<br>45.5<br>48      | 45<br>47.5<br>50     | dB<br>dB<br>dB     |
| REGT             | Transmitting range of regulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1KHz<br>R <sub>L</sub> = 0Ω<br>to R <sub>L</sub> = 900Ω                                                                     | E = E + 10%         | 3                     | 5                     | 7                    | dB                 |
| LinT             | Transmitting<br>frequency response                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 200Hz to 3.4KHz                                                                                                             |                     | -1                    |                       | 1                    | dB                 |
| G <sub>R</sub>   | Receiving gain *                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | $20 \cdot \log_{10} \left(\frac{V_4}{V_1}\right)$<br>$R_L = 0\Omega$<br>$R_L = 400\Omega$<br>$R_L = 900\Omega - 2.2K\Omega$ | 1KHz<br>E = E + 10% | -18.5<br>-16<br>-13.5 | -16.5<br>-14<br>-11.5 | -14.5<br>-12<br>-9.5 | dB<br>dB<br>dB     |
| REGR             | Receiving range of regulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1KHz<br>R <sub>L</sub> = 0Ω<br>to R <sub>L</sub> = 900Ω                                                                     | E = E + 10%         | 3                     | 5                     | 7                    | dB                 |
| Lin <sub>R</sub> | Receiving frequency response                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 200Hz to 3.4KHz                                                                                                             |                     | -1                    |                       | 1                    | dB                 |
| Z <sub>IN</sub>  | Transmitter input impedance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1KHz                                                                                                                        |                     |                       | 1.1                   |                      | KΩ                 |
| VT               | Transmitter dynamic<br>output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 200Hz – 3.4KHz<br>≤ 2% distortion<br>I <sub>DC</sub> = 20 - 100mA                                                           |                     |                       | 1.5                   |                      | Vp                 |
| VT               | Transmitter max<br>output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 200Hz - 3.4KHz<br>I <sub>DC</sub> = 0 - 100mA<br>V <sub>3</sub> = 0 - 1V                                                    |                     |                       | 3                     |                      | Vp                 |
| ZOUT             | Receiver output<br>impedance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1KHz                                                                                                                        |                     |                       | 3 + 310               |                      | Ω                  |
|                  | Receiver dynamic<br>output **                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 200Hz - 3.4KHz<br>≤ 2% distortion<br>I <sub>DC</sub> = 20 - 100mA                                                           |                     | 0.5                   | 0.55                  |                      | Vp                 |
| V <sub>R</sub>   | Receiver max output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Measured with line<br>rectifier<br>200Hz - 3.4KHz<br>I <sub>DC</sub> = 0 - 100mA<br>V <sub>1</sub> = 0 - 50V                |                     |                       | 0.9                   |                      | Vp                 |
| NT               | Transmitter output<br>noise                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | P <sub>sof</sub> -weighted, REL 1<br>R <sub>L</sub> 0                                                                       | V                   |                       | -75                   |                      | dB <sub>psof</sub> |
| NR               | Receiver output<br>noise                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | A-weighted, REL 1V,<br>cable 0-5 Km φ 0.5 mr<br>0-3 Km φ 0.4 mm                                                             | with<br>n;          |                       | -85                   |                      | dBA                |
| Ιм               | Mute input current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                             |                     | 0.1                   |                       |                      | mA                 |
| IDC              | Extra available current<br>when muted at the<br>same DC-voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | I <sub>DC</sub> = 15 - 100mA                                                                                                |                     |                       | 10                    |                      | mA                 |
| * • • • •        | second to a second but of the second se | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                                                                       |                     |                       |                       |                      |                    |

Adjustable to both higher and lower values with external components The dynamic output can be doubled. See application notes at R14  $\,$ 





#### Fig. 1 - Typical application with DTMF generator PBD 3535



## SPEECH CIRCUIT

- MINIMUM NUMBER OF INEXPENSIVE EXTERNAL COMPONENTS, 6 CAPACI-TORS AND 10 RESISTORS
- MUTE FUNCTION FOR PARALLEL OPE-RATION WITH DTMF GENERATOR OR DECADING IMPULSING
- LOW VOLTAGE OPERATION, DOWN TO 3.3V
- VERY SHORT START-UP TIME
- CURRENT-SOURCE GENERATOR FOR ACTIVE MICROPHONES

PBL 3726/8 is a standard version of the PBL 3726 family of the mask-programmable, monolithic integrated speech circuits for use in electronic telephones. It is designed for use with a low impedance microphone. Sending and receiving gain is regulated with the line length. Different ranges of amplifier regulation for various current feeds can be obtained by mask programming. Typical current feeds such as  $48V 2 \times 800\Omega$ , and  $36V 2 \times 500\Omega$  can be handled.

Application-dependent parameters are line balance, sidetone level and frequency response are set by external components. Parameters are set independently which means easy adaptation for various market needs. An extra 20dB amplifier can be used for various purposes such as extra receiving gain with volume control or active sidetone balance.





#### **TEST CIRCUIT**



# ABSOLUTE MAXIMUM RATINGS Maximum ratings over operating free-air temperature range (unless otherwise stated)

| V <sub>DC</sub>  | Line voltage, $t_p = 2s$          | 22         | V  |
|------------------|-----------------------------------|------------|----|
| IDC              | Continuous operating line current | 100        | mΑ |
| Ti               | Junction temperature              | 150        | °C |
| T <sub>amb</sub> | Operating ambient temperature     | -40 to +70 | °C |
| T <sub>stg</sub> | Storage temperature               | -55 to 150 | °C |

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol           | Parameter           | Min. | Тур. | Max. | Unit |
|------------------|---------------------|------|------|------|------|
| I <sub>L</sub>   | Line current        | 10   |      | 60   | mA   |
| T <sub>amb</sub> | Ambient temperature | -15  |      | 45   | °C   |

CONNECTION DIAGRAM



#### Test set-up



#### THERMAL DATA

| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max | 80 | °C/W |
|-----------------------|-------------------------------------|-----|----|------|
|                       |                                     |     |    |      |

# ELECTRICAL CHARACTERISTICS (Electrical characteristics over recommended operating conditions)

PBL3726/8

| Parameter        |                                            | Test Conditions                                                                                                                                                                               | Min.             | Тур.             | Max.             | Unit               |
|------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|------------------|--------------------|
| V <sub>DC</sub>  | Terminal voltage                           | I <sub>DC</sub> = 10mA<br>I <sub>DC</sub> = 60mA                                                                                                                                              | 3.0<br>7         | 3.5<br>9         | 4.0<br>10.5      | V<br>V             |
| GT               | Transmitting gain *                        | $20 \cdot \log_{10} \left( \frac{V_2}{V_3} \right) 1 \text{KHz}$<br>$R_L = 0 \qquad V_3 \qquad \text{E} = \text{E} + 10\%$<br>$R_L = 400\Omega$<br>$R_L = 900\Omega - 2.2 \text{K}\Omega$     | 33<br>35.5<br>38 | 34<br>36.5<br>39 | 35<br>37.5<br>40 | dB<br>dB<br>dB     |
| REGT             | Transmitting range of regulation           | $\begin{array}{ll} 1 \text{KHz} \\ \text{R}_{\text{L}} = 0 \Omega, \\ \text{to } \text{R}_{\text{L}} = 900 \Omega \end{array} \\ \end{array} \\ \end{tabular} \textbf{E} = \textbf{E} + 10\%$ | 3                | 5                | 7                | dB                 |
| Lin <sub>T</sub> | Transmitting<br>frequency response         | 200Hz to 3.4KHz                                                                                                                                                                               | -1               |                  | 1                | dB                 |
| G <sub>R</sub>   | Receiving gain *                           | $20 \cdot \log_{10}\left(\frac{V_4}{V_1}\right)  1 \text{ KHz}$ $R_L = 0\Omega \qquad \qquad E = E + 10\%$                                                                                    | -17              | -15              | -13              | dB                 |
| REGR             | Receiving range of regulation              | Hz<br>$R_L = 0Ω$ $E = E + 10\%$<br>to $R_L = 900Ω$                                                                                                                                            | 3                | 5                | 7                | dB                 |
| LinR             | Receiving frequency response               | 200Hz to 3.4KHz                                                                                                                                                                               | -1               |                  | 1                | dB                 |
| Z <sub>IN</sub>  | Transmitter input impedance                | 1KHz                                                                                                                                                                                          | 17               | 20               |                  | ΚΩ                 |
| V <sub>T</sub>   | Transmitter dynamic<br>output              | 200Hz - 3.4Hz<br>≤ 2% distortion<br>I <sub>DC</sub> = 11.25 - 50mA                                                                                                                            | 1.1              |                  |                  | Vp                 |
| VT               | Transmitter max<br>output                  | 200Hz - 3.4KHz<br>I <sub>DC</sub> = 0 - 50mA<br>V <sub>3</sub> = 0 - 1V                                                                                                                       |                  |                  | 3                | Vp                 |
| Z <sub>OUT</sub> | Receiver output<br>impedance               | 1KHz                                                                                                                                                                                          |                  | 3 + 310          |                  | Ω                  |
| V <sub>R</sub>   | Receiver dynamic<br>output **              | 200Hz - 3.4KHz<br>≤ 3% distortion<br>I <sub>DC</sub> = 11.25 - 50mA                                                                                                                           | 0.4              |                  |                  | Vp                 |
| VR               | Receiver max output                        | Measured with line rectifier<br>200Hz - 3.4KHz<br>$I_{DC} = 0.50MA$<br>$V_1 = 0.50V$                                                                                                          |                  |                  | 0.9              | Vp                 |
| NT               | Transmitter output<br>noise                | P <sub>sof</sub> -weighted, REL 1V<br>R <sub>L</sub> = 0                                                                                                                                      |                  | -75              |                  | dB <sub>psof</sub> |
| NR               | Receiver output<br>noise                   | A-weighted, REL 1V, with<br>cable 0 - 5 Km $\phi$ 0.5 mm;<br>0 - 3 Km $\phi$ 0.4 mm                                                                                                           |                  | -85              |                  | dBA                |
| Iм               | Mute input current                         |                                                                                                                                                                                               | 0.1              |                  |                  | mA                 |
| V <sub>DCM</sub> | Minimum DC-line<br>voltage when muted      | I <sub>DC</sub> = 2.5mA<br>I <sub>M</sub> = 0.1mA                                                                                                                                             | 3.0              |                  |                  | V                  |
| ls               | Supply current for<br>microphone amplifier | I <sub>DC</sub> = 11.25 - 50mA                                                                                                                                                                | 300              |                  |                  | μΑ                 |
| IDC              | DC voltage for<br>microphone ampllifier    | I <sub>DC</sub> = 11.25 - 50mA                                                                                                                                                                |                  |                  | 2                | V                  |

Adjustable to both higher and lower values with external components The dynamic output can be doubled. See application notes at R14

\*\*





#### Fig. 1 - Typical application with DTMF generator PBD 3535

(\*) ELECTRETE MICROPHONE



## SPEECH CIRCUIT

- MINIMUM NUMBER OF INEXPENSIVE EXTERNAL COMPONENTS, 6 CAPACI-TORS AND 10 RESISTORS
- MUTE FUNCTION FOR PARALLEL OPE-RATION WITH DTMF GENERATOR OR DECADING IMPULSING
- LOW VOLTAGE OPERATION, DOWN TO 3.3V
- VERY SHORT START-UP TIME
- INTERNAL CURRENT-SOURCE GENERA-TOR FOR BUFFER AMPLIFIER OR A SIMILAR DEVICE

PBL 3726/9 is a standard version of the PBL 3726 family of the mask-programmable, monolithic integrated speech circuit for use in electronic telephones. It is designed for use with electret microphone with a buffer amplifier. Sending and receiving gain is regulated with line length. Different ranges of amplifier regulation for various current feeds can be obtained. Typical current feeds as  $48V \ 2 \ x \ 200\Omega$ ,  $2 \ x \ 400\Omega$  and  $36V \ 2 \ x \ 250\Omega$  can be handled.

Application-dependent parameters such as line balance, sidetone level and frequency response are set by external components. Parameters are set independently which means easy adaptation for various market needs. An extra 20dB amplifier can be used for various purposes such as extra receiving gain with volume control or active sidetone balance.



1



#### **TEST CIRCUIT**



# ABSOLUTE MAXIMUM RATINGS Maximum ratings over operating free-air temperature range (unless otherwise stated)

| 22         | V                                           |
|------------|---------------------------------------------|
| 100        | mΑ                                          |
| 150        | °C                                          |
| -40 to 70  | °C                                          |
| -55 to 150 | °C                                          |
|            | 22<br>100<br>150<br>-40 to 70<br>-55 to 150 |

(\*) Max. current increases linearly up to 130mA with max operating temperature lowered to +55°C

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol         | Parameter    | Min. | Тур. | Max. | Unit |
|----------------|--------------|------|------|------|------|
| ۱ <sub>L</sub> | Line current | 15   |      | 100  | mA   |

#### CONNECTION DIAGRAM



#### Test set-up



#### THERMAL DATA

| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max | 80 | °C/W |
|-----------------------|-------------------------------------|-----|----|------|
|                       |                                     |     |    |      |

# PBL3726/9

ELECTRICAL CHARACTERISTICS (Electrical characteristics over recommended operating conditions)

|                  | Parameter                                                       | Test Conditions                                                                                                                                                                                                          | Min.                  | Тур.                  | Max.                | Unit               |
|------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|---------------------|--------------------|
| V <sub>DC</sub>  | Terminal voltage                                                | I <sub>DC</sub> = 15mA<br>I <sub>DC</sub> = 100mA                                                                                                                                                                        | 3.5<br>11             | 3.9<br>13             | 4.3<br>15           | V<br>V             |
| GT               | Transmitting gain *                                             | $20 \cdot \log_{10} \left( \frac{V_2}{V_3} \right) 1 \text{KHz} \\ \text{R}_{\text{L}} = 0 \qquad \text{E} = \text{E} + 10\% \\ \text{R}_{\text{L}} = 400\Omega \\ \text{R}_{\text{L}} = 900\Omega - 2.2 \text{K}\Omega$ | 24<br>26.5<br>28      | 26<br>28.5<br>31      | 28<br>30.5<br>33    | dB<br>dB<br>dB     |
| REGT             | Transmitting range of regulation                                | 1KHz<br>R <sub>L</sub> = 0Ω E = E + 10%<br>to R <sub>L</sub> = 900Ω                                                                                                                                                      | 3                     | 5                     | 7                   | dB                 |
| Lin <sub>T</sub> | Transmitting<br>frequency response                              | 200Hz to 3.4KHz                                                                                                                                                                                                          | -1                    |                       | 1                   | dB                 |
| G <sub>R</sub>   | Receive gain *                                                  | $20 \cdot \log_{10} \left( \frac{V_4}{V_1} \right) 1 \text{KHz}$ $R_L = 0\Omega \qquad E = E + 10\%$ $R_L = 400\Omega$ $R_L = 900\Omega + 2.2 \text{K}\Omega$                                                            | -18.5<br>-16<br>-13.5 | -16.5<br>-14<br>-11.5 | 14.5<br>-12<br>-9.5 | dB<br>dB<br>dB     |
| REG <sub>R</sub> | Receiving range of regulation                                   | 1KHz<br>R <sub>L</sub> = 0Ω E = E + 10%<br>to R <sub>L</sub> = 900Ω                                                                                                                                                      | 3                     | 5                     | 7                   | dB                 |
| Lin <sub>R</sub> | Receiving frequency response                                    | 200Hz to 3.4KHz                                                                                                                                                                                                          | -1                    |                       | 1                   | dB                 |
| Z <sub>IN</sub>  | Transmitter input<br>impedance                                  | 1KHz                                                                                                                                                                                                                     |                       | 19                    |                     | KΩ                 |
| VT               | Transmitter dynamic<br>output                                   | 200Hz – 3.4KHz<br>≤ 2% distortion<br>I <sub>DC</sub> = 20 - 100mA                                                                                                                                                        |                       | 1.5                   |                     | Vp                 |
| V <sub>T</sub>   | Transmitter max<br>output                                       | 200Hz - 3.4KHz<br>I <sub>DC</sub> = 0 - 100mA<br>V <sub>3</sub> = 0 - 1V                                                                                                                                                 |                       | 3                     |                     | Vp                 |
| Z <sub>OUT</sub> | Receiver output<br>impedance                                    | 1KHz                                                                                                                                                                                                                     |                       | 3 + 310               |                     | Ω                  |
| V <sub>R</sub>   | Receiver dynamic<br>output **                                   | 200Hz - 3.4KHz<br>≤ 2% distortion<br>I <sub>DC</sub> = 20 - 100mA                                                                                                                                                        | 0.5                   | 0.55                  |                     | Vp                 |
| V <sub>R</sub>   | Receiver max output                                             | Measured with line rectifier<br>200Hz - 3.4KHz<br>$I_{DC} = 0 - 100$ mA<br>$V_1 = 0 - 50V$                                                                                                                               |                       | 0.9                   |                     | Vp                 |
| NT               | Transmitter output noise                                        | P <sub>sof</sub> -weighted, REL 1V<br>R <sub>L</sub> = 0                                                                                                                                                                 |                       | -75                   |                     | dB <sub>psof</sub> |
| N <sub>R</sub>   | Receiver output<br>noise                                        | A-weighted, REL 1V, with cable 0-5 km $\phi$ 0.5 mm; 0-3 km $\phi$ 0.4 mm                                                                                                                                                |                       | -85                   |                     | dBA                |
| IM               | Mute input current                                              |                                                                                                                                                                                                                          | 0.1                   |                       |                     | mA                 |
| IDC              | Extra available<br>current when muted<br>at the same DC-voltage | I <sub>DC</sub> = 15 - 100mA                                                                                                                                                                                             |                       | 10                    |                     | mA                 |
| IS               | Supply current for the microphone                               | R <sub>L</sub> = 0 - 800Ω                                                                                                                                                                                                | 310                   |                       |                     | μΑ                 |

Adjustable to both higher and lower values with external components The dynamic output can be doubled. See application notes at R14 \*\*





#### Fig. 1 - Typical application with DTMF generator PBD 3535

(\*) ELECTRETE MICROPHONE

Some typical values for R1 and R2 for some different supplies from telephone stations are shown in the next table

| Туре                                  | R1    | R2           |
|---------------------------------------|-------|--------------|
| No regulation,<br>all feeding systems | 00    | 0            |
| 48V, 2 x 250Ω                         | 6.8KΩ | <b>48</b> ΚΩ |
| 48V, 2 x 400Ω                         | 0     | ∞            |



## SPEECH CIRCUIT

- MINIMUM NUMBER OF INEXPENSIVE EXTERNAL COMPONENTS, 5 CAPACI-TORS AND 10 RESISTORS
- MUTE FUNCTION FOR PARALLEL OPE-RATION WITH DTMF GENERATOR OR DECADING IMPULSING
- LOW VOLTAGE OPERATION, DOWN TO 3.3V
- VERY SHORT START-UP TIME
- SIDETONE DISTORTION CANCELLATION

PBL 3726/11 is a standard version of the PBL 3726 family of the mask-programmable, monolithic integrated speech circuits for use in electronic telephones. It is designed for use with a low impedance microphone. Sending and receveing gain is regulated with line length. Different ranges of amplifier regulation for various

#### TEST CIRCUIT

current feeds can be obtained with external resistor or totally cur off. Typical current feeds such as 48V 2 x  $200\Omega$ , 2 x  $400\Omega$  and 36V 2 x  $250\Omega$  can be handled.

Application-dependent parameters such as line balance, sidetone level and frequency response are set by external components. Parameters are set independently which means easy adaptation for various market needs. An extra amplifier can be used for various purposes such as active sidetone balance.





Some typical values for R1 and R2 for some different supplies from telephone stations are shown in the next table

| Туре                                  | R1    | R2   |
|---------------------------------------|-------|------|
| No regulation,<br>all feeding systems | ∞     | 0    |
| 48V, 2 x 200Ω                         | 16KΩ  | 47ΚΩ |
| 48V,2×400Ω                            | 9.1KΩ | 47ΚΩ |



ABSOLUTE MAXIMUM RATINGS Maximum ratings over operating free-air temperature range (unless otherwise stated).

| VDC              | Line voltage, $t_n = 2s$          | 22         | V  |
|------------------|-----------------------------------|------------|----|
| IDC (*)          | Continuous operating line current | 100        | mΑ |
| Ti               | Junction temperature              | 150        | °C |
| Tamb             | Operating ambient temperature     | -40 to 70  | °C |
| T <sub>stg</sub> | Storage temperature               | -55 to 150 | °C |

(\*) Max current increases linearly up to 130mA with max operating temperature lowered to  $+55^{\circ}C$ 

#### RECOMMENDED OPERATING CONDITIONS

| Symbol | Parameter    | Min. | ТҮр. | Max. | Unit |
|--------|--------------|------|------|------|------|
| ۱L     | Line current | 15   |      | 100  | mA   |

#### CONNECTION DIAGRAM

#### + LINE 18 1 DC INPEDANCE 17 OUTPUT GAIN SET П 3 16 RECEIVING 15 +DC SUPPLY I 4 LINE AGC 5 14 П -LINE (GND) MUTE 13 6 MICROPHONE INPUT 0 7 12 SIDETONE ٥ 8 11 GAIN SET CIRCUIT SIDETONE 10 ٩ CIRCUIT 5-8626

#### Test set-up



#### THERMAL DATA

| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max | 80 | °C/W |
|-----------------------|-------------------------------------|-----|----|------|
|                       |                                     |     |    |      |

# PBL3726/11

#### ELECTRICAL CHARACTERISTICS (Electrical characteristics over recommended operating conditions)

|                  | Parameter                                                       | Test Conditions                                                                                                                                                                         | Min.                  | Тур.                  | Max.                 | Unit               |
|------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|----------------------|--------------------|
| VD               | Terminal voltage                                                | I <sub>DC</sub> = 15mA<br>I <sub>DC</sub> = 100mA                                                                                                                                       | 3.3<br>11             | 3.7<br>13             | 4.1<br>15            | v<br>v             |
| GT               | Transmitting gain *                                             | $20 \cdot \log_{10} \left( \frac{V_2}{V_3} \right) 1 \text{KHz} \\ \text{R}_{\text{L}} = 0 \\ \text{R}_{\text{L}} = 400\Omega \\ \text{R}_{\text{L}} = 900\Omega - 2.2 \text{K}\Omega $ | 41<br>43.5<br>46      | 43<br>45.5<br>48      | 45<br>47.5<br>50     | dB<br>dB<br>dB     |
| REGT             | Transmitting range of regulation                                | $\begin{array}{ll} 1 \text{KHz} \\ \text{R}_{\text{L}} = 0 \Omega \\ \text{to } \text{R}_{\text{L}} = 900 \Omega \end{array} \\ \end{array} \\ \textbf{E} = \textbf{E} + 10\%$          | 3                     | 5                     | 7                    | dB                 |
| Lin <sub>T</sub> | Transmitting<br>frequency response                              | 200Hz to 3.4KHz                                                                                                                                                                         | -1                    |                       | 1                    | dB                 |
| G <sub>R</sub>   | Receive gain *                                                  | $20 \cdot \log_{10} \left( \frac{V_4}{V_1} \right) 1 \text{KHz}$<br>$R_L = 0\Omega \qquad \text{E} = E + 10\%$<br>$R_L = 900\Omega - 2.2 \text{K}\Omega$                                | -18.5<br>-16<br>-13.5 | -16.5<br>-14<br>-11.5 | -14.5<br>-12<br>-9.5 | dB<br>dB<br>dB     |
| REGR             | Receiving range of regulation                                   | $\begin{array}{ll} 1 \text{KHz} \\ \text{R}_{\text{L}} = 0 \Omega \\ \text{to } \text{R}_{\text{L}} = 900 \Omega \end{array} \\ \text{E} = \text{E} + 10\%$                             | 3                     | 5                     | 7                    | dB                 |
| Lin <sub>R</sub> | Receiving frequency response                                    | 200Hz to 3.4KHz                                                                                                                                                                         | -1                    |                       | 1                    | dB                 |
| Z <sub>IN</sub>  | Transmitter input<br>impedance                                  | 1KHz                                                                                                                                                                                    |                       | 1050                  |                      | Ω                  |
| VT               | Transmitter dynamic<br>output                                   | 200Hz - 3.4KHz<br>≤ 2% distortion<br>I <sub>DC</sub> = 20 - 100mA                                                                                                                       |                       | 1.5                   |                      | Vp                 |
| VT               | Transmitter max<br>output                                       | 200Hz - 3.4KHz<br>I <sub>DC</sub> = 0 - 100mA<br>V <sub>3</sub> = 0 - 1V                                                                                                                |                       | 3                     |                      | Vp                 |
| Z <sub>OUT</sub> | Receiver output<br>impedance                                    | 1KHz                                                                                                                                                                                    |                       | 3 + 310               |                      | Ω                  |
|                  | Receiver dynamic<br>output **                                   | $\begin{array}{l} 200 \text{Hz} - 3.4 \text{KHz} \\ \leqslant 2\% \text{ distortion} \\ \text{I}_{\text{DC}} = 20 - 100 \text{mA} \\ \text{V}_1 = 0 - 50 \text{V} \end{array}$          |                       | 0.5                   |                      | Vp                 |
| V <sub>R</sub>   | Receiver max output                                             | Measured with line<br>rectifier<br>200Hz - 3.4KHz<br>$I_{DC} = 0 - 100mA$<br>$V_1 = 0 - 50V$                                                                                            |                       | 0.9                   |                      | Vp                 |
| NT               | Transmitter output<br>noise                                     | P <sub>sof</sub> -weighted, REL 1V<br>R <sub>L</sub> = 0                                                                                                                                |                       | -75                   |                      | dB <sub>psof</sub> |
| NR               | Receiver output<br>noise                                        | A-weighted, REL 1V, with<br>cable 0-5 Km φ 0.5 mm;<br>0-3 Km φ 0.4 mm                                                                                                                   |                       | -85                   |                      | dBA                |
| IM               | Mute input current                                              |                                                                                                                                                                                         | 0.1                   |                       |                      | mA                 |
| IDC              | Extra available current<br>when muted at the<br>same DC-voltage | I <sub>DC</sub> = 15 – 100mA                                                                                                                                                            |                       | 10                    |                      | mA                 |

Adjustable to both higher and lower values with external components The Dynamic output can be doubled. See application notes at R14











## SPEECH CIRCUIT

- MINIMUM NUMBER OF INEXPENSIVE EXTERNAL COMPONENTS, 5 CAPACI-TORS AND 10 RESISTORS
- MUTE FUNCTION FOR PARALLEL OPE-RATION WITH DTMF GENERATOR OR DECADING IMPULSING
- LOW VOLTAGE OPERATION, DOWN TO 3.3V
- VERY SHORT START-UP TIME
- SEPARATE POWER SUPPLY POSSIBLE FOR OUTPUT AMPLIFIER

PBL 3726/12 is a standard version of the PBL 3726 family of the mask-programmable, monolithic integrated speech circuits for use in electronic telephones. It is designed for use with a low impedance microphone. Sending and receiving gain is regulated with line length. Different ranges of amplifier regulation for various current feeds can be obtained. Typical current feeds as 48V 2 x 250 $\Omega$  2 x 400 $\Omega$  and 36V 2 x 250 $\Omega$  can be handled.

Application-dependent parameters such as line balance, sidetone level and frequency response are set by external components. Parameters are set independently which means easy adaptation for various market neeeds. An extra 20dB amplifier can be used for various purposes such as extra receiving gain with volume control or active sidetone balance.



#### TEST CIRCUIT



Some typical values for R1 and R2 for some different supplies from telephone stations are shown in the next table.

| Туре                                  | R1     | R2   |
|---------------------------------------|--------|------|
| No regulation,<br>all feeding systems | 8      | 0    |
| 48V, 2 × 400Ω                         | 14.5KΩ | 47ΚΩ |
| 48V, 2 × 200Ω                         | 18KΩ   | 47ΚΩ |

5-8598/3



#### ABSOLUTE MAXIMUM RATINGS Maximum ratings over operating free-air temperature range (unless otherwise stated)

| V <sub>DC</sub>       | Line voltage, $t_p = 2s$          | 22         | v  |
|-----------------------|-----------------------------------|------------|----|
| ا <sub>لت</sub> ن (*) | Continuous operating line current | 100        | mΑ |
| Ti                    | Junction temperature              | 150        | °C |
| T <sub>amb</sub>      | Operating ambient temperature     | -40 to 70  | °C |
| T <sub>stg</sub>      | Storage temperature               | -55 to 150 | °C |

(\*) Max. current increases linearly up to 130mA with max operating temperature lowered to 55°C

#### RECOMMENDED OPERATING CONDITIONS

| Symbol | Parameter    | Min. | Тур. | Max. | Unit |
|--------|--------------|------|------|------|------|
| ار     | Line current | 15   |      | 100  | mA   |



#### CONNECTION DIAGRAM

#### THERMAL DATA

| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max | 80 | °C/W |
|-----------------------|-------------------------------------|-----|----|------|
|                       |                                     |     |    |      |

# ELECTRICAL CHARACTERISTICS (Electrical characteristics over recommended operating conditions)

PBL3726/12

|                  | Parameter                                                       | Test Conditions                                                                                                                                                        | Min.           | Тур.           | Max.          | Unit               |
|------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|---------------|--------------------|
| V <sub>DC</sub>  | Terminal voltage                                                | I <sub>DC</sub> = 15mA<br>I <sub>DC</sub> = 100mA                                                                                                                      | 3.3<br>11      | 3.7<br>13      | 4.1<br>15     | ×                  |
| Gт               | Transmitting gain *                                             | $20 \cdot \log_{10}\left(\frac{V_2}{V_3}\right)  1 \text{KHz}$                                                                                                         | 20             | 40             | 42            | db                 |
|                  |                                                                 | RL=900Ω - 2.2KΩ                                                                                                                                                        | 43             | 40             | 42<br>47      | dB                 |
| REGT             | Transmitting range of regulation                                | $\begin{array}{ll} 1 \text{KHz} \\ \text{R}_{\text{L}} = 0 \Omega \\ \text{to } \text{R}_{\text{L}} = 900 \Omega \end{array} \qquad \qquad \text{E} = \text{E} + 10\%$ | 3              | 5              | 7             | dB                 |
| LinT             | Transmitting<br>frequency response                              | 200Hz to 3.4KHz                                                                                                                                                        | -1             |                | 1             | dB                 |
| GR               | Receiving gain *                                                | $20 \cdot \log_{10}(\frac{V_4}{V_1})$                                                                                                                                  |                |                |               |                    |
|                  |                                                                 | $R_L = 0\Omega$ $E = E + 10\%$<br>$R_L = 900\Omega - 2.2K\Omega$                                                                                                       | -18.5<br>-13.5 | -16.5<br>-11.5 | -14.5<br>-9.5 | dB<br>aB           |
| REGR             | Receiving range of regulation                                   | $\begin{array}{ll} 1 \text{KHz} \\ \text{R}_{\text{L}} = 0 \Omega \\ \text{to } \text{R}_{\text{L}} = 900 \Omega \end{array} \qquad \qquad \text{E} = \text{E} + 10\%$ | 3              | 5              | 7             | dB                 |
| Lin <sub>R</sub> | Receiving frequency<br>response                                 | 200Hz to 3.4KHz                                                                                                                                                        | -1             |                | 1             | dB                 |
| Z <sub>IN</sub>  | Transmitter input<br>impedance                                  | 1KHz                                                                                                                                                                   |                | 2.5            |               | KΩ                 |
| ν <sub>τ</sub>   | Transmitter dynamic output                                      | 200Hz - 3.4KHz<br>≤ 2% distortion<br>I <sub>DC</sub> = 20 - 100mA                                                                                                      |                | 1.4            |               | Vp                 |
| ν <sub>τ</sub>   | Transmitter max<br>output                                       | 200Hz - 3.4KHz<br>I <sub>DC</sub> = 0 - 100mA<br>V <sub>3</sub> = 0 - 1V                                                                                               |                | 3              |               | Vp                 |
| ZOUT             | Receiver output<br>impedance                                    | 1KHz                                                                                                                                                                   |                | 3 + 310        |               | Ω                  |
| V <sub>R</sub>   | Receiver dynamic<br>output                                      | 200Hz - 3.4KHz<br>≤ 2% distortion<br>I <sub>DC</sub> = 20 - 100mA                                                                                                      |                | 0.4            |               | Vp                 |
| VR               | Receiver max output                                             | Measured with line rectifier 200Hz - 3.4KHz $I_{DC} = 0 - 100$ mA $V_1 = 0 - 50V$                                                                                      |                | 0.9            |               | Vp                 |
| NT               | Transmitter output<br>noise                                     | P <sub>sof</sub> -weighted, REL 1V<br>R <sub>L</sub> = 0                                                                                                               |                | -75            |               | dB <sub>psof</sub> |
| NR               | Receiver output<br>noise                                        | A-weighted, REL 1V, with<br>cable 0-5 Km φ 0.5 mm;<br>0-3 Km φ 0.4 mm                                                                                                  |                | -85            |               | dBA                |
| IM               | Mute current                                                    |                                                                                                                                                                        | 0.1            |                |               | mA                 |
| IDC              | Extra available<br>current when muted<br>at the same DC-voltage | I <sub>DC</sub> = 15-100mA                                                                                                                                             |                | 10             |               | mA                 |

\* Adjustable to both higher and lower values with external components

630





#### Fig. 1 - Typical application with DTMF generator PBD 3535





ADVANCE DATA

# L3000, L3010, L3121

# A KIT OF SOLID STATE DEVICES FOR INTEGRATING THE SUBSCRIBER LINE INTERFACE CIRCUIT

The SGS SLIC is a set of solid state devices designed to integrate all the functions, but testing, needed to interface the telephone line to a telephone exchange.

It consists of four integrated circuits, the L3000 line interface and the L3010 control unit, plus a couple of L3121, solid state transient suppressor.

All together these four devices perform the socalled BORSH, that is:

- BATTERY FEED
- OVERVOLTAGE PROTECTION
- RINGING
- SUPERVISION
- HYBRID

Additional functions, such as battery reversal, extra battery use, line overvoltage sensing and metering-pulse injection are also available from the SGS set of devices; most external characteristics, such as AC and DC impedances are programmable thanks to external components.

The SGS SLIC injects the ringing current in balanced mode and for that purpose, as well as for the operation in battery boosted condition, a positive supply voltage of +72V shall be available on the subscriber card.

As the right amplification to the ringing signal both in voltage and in current is provided by the SGS SLIC the ring generator shall only provide a low level signal (1 Volt peak).

Intended for use in both public and private networks, the kit is designed using the best technologies available to provide optimal combination of performance and reliability.

In Fig. 1 the block diagram of the SGS SLIC is shown.



This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice. 633 6/86

Fig. 1

SLIC

# 515 L3000

# LINE INTERFACE

The L3000 line interface integrates all those functions which require high voltage or high dissipation, such as Battery Feed and Ringing injection.

To allow extra feeding for long lines and the integration of the ringing function, this part is designed using a high voltage, junction – isolated bipolar technology (V<sub>CEO</sub> > 140V, V<sub>CBO</sub> > 250V) and housed in a premoulded SIL plastic power package (SILWATT<sup>®</sup>).



#### **BLOCK DIAGRAM**





#### ABSOLUTE MAXIMUM RATINGS

|                                 | Voltage of negative battery                | 80          | v  |
|---------------------------------|--------------------------------------------|-------------|----|
|                                 | Voltage of positive battery                | 80          | v  |
| $ V_{B_{\pi}}  +  V_{B_{\pi}} $ | Total battery voltage                      | 140         | v  |
| V <sub>DD</sub>                 | Supply voltage of analog signal processing | 5.5         | V  |
| T <sub>op</sub>                 | Operating temperature                      | 0 to +70    | °C |
| Tj                              | Max junction temperature                   | + 140       | °C |
| T <sub>stg</sub>                | Storage temperature                        | -55 to +150 | °C |

WARNING: When connecting power supplies to L3000, please be sure that -48 is applied first and +72 last; a reverse sequence shall be followed during disconnection. To prevent wrong operation a shotcky diode may be placed between the battery (-48) and its ground.

#### THERMAL DATA

| R <sub>th j-case</sub> Thermal resistance junction-case n   | max | 3  | °C/W |
|-------------------------------------------------------------|-----|----|------|
| R <sub>th j-amb</sub> Thermal resistance junction-ambient n | max | 35 | °C/W |

#### PIN CONFIGURATION

| PIN | SYMBOL                          | FUNCTION                                 |              |  |
|-----|---------------------------------|------------------------------------------|--------------|--|
| 1   | TIP                             | Wire b.                                  |              |  |
| 2   | MNT                             | Positive supply voltage monitor.         |              |  |
| 3   | V <sub>B+</sub>                 | + 72V (+60V).                            |              |  |
| 4   | BGND                            | Battery ground                           |              |  |
| 5   | V <sub>DD</sub>                 | + 5V                                     |              |  |
| 6   | 2 W                             | Two wire unbalanced terminal.            |              |  |
| 7   | V <sub>BIM</sub>                | Battery image and supply voltage filter. |              |  |
| 8   | V <sub>B</sub> -                | -48V (-60V).                             | -48V (-60V). |  |
| 9   | AGND                            | Analog ground.                           |              |  |
| 10  | REF                             | Bias set.                                |              |  |
| 11  | NB/BB/AG                        | State control signal 1.                  |              |  |
| 12  | PD/DP/AP                        | State control signal 2.                  |              |  |
| 13  | 1 <sub>A</sub> + 1 <sub>B</sub> | Differential line current                |              |  |
| 14  | I <sub>A</sub> - I <sub>B</sub> | Common mode line current.                |              |  |
| 15  | RING                            | Wire a.                                  |              |  |



SLIC

## CONTROL UNIT

Low voltage and control functions are integrated in the L3010 SLIC CONTROL UNIT.

Realized with a high speed 10V technology (MTL3V), which combines analog and digital elements, this chip includes the 2/4 wire interface, impedance matching, on/off hook detection and signalling functions; metering pulse injection (TELETAX) and ground key detection are also present in L3010.

L3010 communicates with the card's control processor via a serial bus; it is encapsulated into a 28 pin ceramic DIL package.



### BLOCK DIAGRAM







### ABSOLUTE MAXIMUM RATINGS

| V <sub>DD</sub>       | Positive supply voltage     | + 5.5       | v  |
|-----------------------|-----------------------------|-------------|----|
| V <sub>SS</sub>       | Negative supply voltage     | -5.5        | v  |
| $ V_{DD}  +  V_{SS} $ | Total supply voltage        | 11          | v  |
| T <sub>op</sub>       | Operating temperature range | 0 to +70    | °C |
| Tj                    | Max junction temperature    | + 140       | °C |
| T <sub>stg</sub>      | Storage temperature         | -55 to +150 | °C |

#### THERMAL DATA

|           |                                     |     | -  | 0    |
|-----------|-------------------------------------|-----|----|------|
| Rth inamh | Thermal resistance junction-ambient | max | 80 | °C/W |
|           |                                     |     |    |      |

#### PIN CONFIGURATION

| PIN | SYMBOL                          | FUNCTION                             |
|-----|---------------------------------|--------------------------------------|
| 1   | AGND                            | Analog ground.                       |
| 2   | V <sub>SS</sub>                 | -5V                                  |
| 3   | V <sub>DD</sub>                 | +5V                                  |
| 4   | V <sub>BIM</sub>                | Battery image input                  |
| 5   | 2 W                             | Two wire unbalanced terminal.        |
| 6   | Z <sub>AC2</sub>                | AC line synthesis                    |
| 7   | R <sub>sx</sub>                 | Protection resistance compensation   |
| 8   | Z <sub>AC1</sub>                | AC line impedance adjustement.       |
| 9   | R <sub>DC1</sub>                | DC feeding system                    |
| 10  | $I_A + I_B$                     | Transversal line current.            |
| 11  | R <sub>DC2</sub>                | DC feeding system                    |
| 12  | I <sub>A</sub> - I <sub>B</sub> | Longitudinal line current.           |
| 13  | PD/DP/AP                        | State contro signal 2.               |
| 14  | NB/BB/AG                        | State control signal 1.              |
| 15  | D I/O                           | Data in/Data out.                    |
| 16  | R/W                             | Read/write.                          |
| 17  | <u>CS</u>                       | Chip select.                         |
| 18  | СК                              | Clock.                               |
| 19  | RING IN                         | Ring signal input.                   |
| 20  | С                               | Ring trip detection and TTX shaping. |
| 21  | TTX IN                          | Teletax signal input.                |
| 22  | тх                              | Sending output (4W).                 |
| 23  | TTX F1                          | Teletax filter.                      |
| 24  | TTX F2                          | Teletax filter.                      |
| 25  | ZB                              | Balancing network.                   |
| 26  | ZL                              | Line impedance.                      |
| 27  | RX                              | Receiving input (4W).                |
| 28  | REF                             | Bias set.                            |

637



# OVERVOLTAGE SUPPRESSOR

To protect L3000 and L3010 from overvoltages due to lightning and main induction, a series resistor is located at each line terminal and the special bilateral SCR structure L3121, gate controlled, is connected between each wire and ground. Thanks to gates, the L3121 can easily adapt its breakdown voltage to the actual supply voltage of the L3000.

L3121 is packaged in a S.I.P. 4 plastic minidip.



#### ABSOLUTE MAXIMUM RATINGS

| I <sub>TS</sub>                   | Transient current (T1/T2 = $1/50\mu s$ pulse                       | 200        | AP |
|-----------------------------------|--------------------------------------------------------------------|------------|----|
|                                   | $(T1/T2 = 1/1000 \mu s \text{ pulse})$                             | 150        | AP |
| lp                                | Non repetitive peak current (one sine wave 50Hz, 30s interval)     | 50         | А  |
| l <sub>P</sub>                    | Repetitive peak current (50Hz, 1s)                                 | 20         | A  |
| P <sub>tot</sub>                  | Total power dissipationa at $T_{amb} = 50^{\circ}C$ (steady state) | 1.2        | W  |
| Top                               | Operating temperature                                              | -40 to 70  | °C |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature                                   | -40 to 150 | °C |

#### THERMAL DATA

| R <sub>th j-amb</sub>  | Thermal resistance junction temperature  | max | 80 | °C/W |
|------------------------|------------------------------------------|-----|----|------|
| R <sub>th j-pins</sub> | Thermal resistance junction-pins 2 and 3 | max | 20 | °C/W |
|                        |                                          |     |    |      |

#### PIN CONFIGURATION

| PIN | FUNCTION |  |
|-----|----------|--|
| 1   | Gate N   |  |
| 2   | Ground   |  |
| 3   | Line     |  |
| 4   | Gate P   |  |

#### SCHEMATIC DIAGRAM



### **OPERATION DESCRIPTION**

# DEFINING PARAMETERS AND CHOOSING EXTERNAL COMPONENT VALUES

To set SGS SLIC in operation, the following parameters have to be defined:

- The DC feeding resistance RFS, defined as the resistance of each side of the traditional feeding system (most common values for RFS are 200, 400 or  $500\Omega$ ).
- The AC impedance at line terminals, ZML. This is the impedance to which the return loss measurement reference. It can be either a pure resistance (typically  $600\Omega$ ) or a complex impedance.
- The equivalent AC impedance of the line ZB,

when evaluating the echo attenuation (2/4 wire conversion). It is usually a complex impedance.

SLIC

- The frequency of the ringing signal Fr (SGS SLIC can work with this frequency ranging from 16 to 66Hz).
- The metering pulse frequency Ft (two values are possible: 12KHz and 16KHz).
- The value of the two resistors  $R_{\rm P}$  in series with the line terminals; main purpose of the a.m. resistors is to allow primary protection to fire. SGS suggest  $30\Omega\,$  min. for each side.

On these assumptions, the following component lists are defined.

| COMPONENT        |              |                           |
|------------------|--------------|---------------------------|
| REF              | VALUE        | FUNCTION                  |
| R <sub>REF</sub> | 24.9ΚΩ       | Bias resistance           |
| C <sub>DVB</sub> | 47µF-10∨L    | Battery voltage rejection |
| C <sub>VB+</sub> | 0.33µF-100∨L | Positive battery filter   |
| C <sub>VB-</sub> | 0.33µF-100∨L | Negative battery filter   |

#### EXTERNAL COMPONENT LIST L3000

#### EXTERNAL COMPONENT LIST L3010

| COMPONENT                            |                                                    |                                                                    |  |
|--------------------------------------|----------------------------------------------------|--------------------------------------------------------------------|--|
| REF                                  | VALUE<br>(or calculation formula)                  | FUNCTION                                                           |  |
| C <sub>vss</sub><br>C <sub>vdd</sub> | 0.33μF 15V <sub>L</sub><br>0.33μF 15V <sub>L</sub> | Negative supply voltage filter.<br>Positive supply voltage filter. |  |

#### EXTERNAL COMPONENT LIST L3010 (continued)

| COMPONENT                                                                                       |                                                                                                                                                                               |                                                  |  |
|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--|
| REF                                                                                             | VALUE<br>(or calculation formula)                                                                                                                                             | FUNCTION                                         |  |
| R <sub>DC</sub><br>C <sub>LAC</sub><br>Z <sub>IAC</sub><br>R <sub>PC</sub><br>C <sub>COMP</sub> | $\frac{5 (R_{FS} - R_{P})}{4}$ $\frac{1}{(2\pi R_{DC} \cdot 30)}$ $\frac{5 (Z_{ML} - 2R_{P})}{4}$ $\frac{5 R_{P}}{2}$ $\frac{1}{[2\pi (Z_{IAC} + R_{PC}) . 25 \cdot 10^{3}]}$ | DC Feeding system and AC impedance adjustement   |  |
| R <sub>REF</sub>                                                                                | 25.5 ΚΩ                                                                                                                                                                       | Bias set                                         |  |
| Z <sub>B</sub>                                                                                  | See note (1)                                                                                                                                                                  | Line impedance balancing network                 |  |
| ZL                                                                                              | $K = \frac{4 (R_{PC} + Z_{IAC})}{5} / \frac{1}{K} = \frac{5 C_{COMP}}{4}$                                                                                                     | Slic impedance balancing network<br>See note (2) |  |
| $\begin{array}{c} C_{1Tx}\\ C_{2Tx}\\ R_{1Tx}\\ R_{2Tx} \end{array}$                            | 15nF<br>15nF<br>1.3KΩ<br>2.21KΩ                                                                                                                                               | Teletaxe filter (12KHz)<br>See note (3)          |  |
| C <sub>INT</sub>                                                                                | See note (4)                                                                                                                                                                  | Ring trip detection                              |  |

NOTE (1): The structure of this network shall copy the line impedance, in case multiplied by a factor K (K= 1...10). (2): K as fixed at note (1). (3): If the teletaxe filter is not used, pin 23 should be shorted with pin 24.

| (4) | Ring freq. (Hz) | 16/18 | 18/21 | 21/26 | 26/31 | 31/38 | 38/46 | 46/57 | 57/66 |
|-----|-----------------|-------|-------|-------|-------|-------|-------|-------|-------|
|     | C (nF)          | 450   | 390   | 330   | 270   | 220   | 180   | 150   | 120   |





SLIC



#### INTERFACING WITH CARD CONTROLLER

In the order to carry out all the functions, inherent to the BORSH operation the SGS SLIC kit has several different working states, each state

TABLE 1

is defined by the voltage applied by pins 13 and 14 of L3010 respectively to pins 12 and 11 of L3000; three different voltage levels (-3, 0, +3) are available at each connection, so defining six possible states as listed in Tab. 1.

| L3010  | v   | STATE            | v    | L3000 |        |
|--------|-----|------------------|------|-------|--------|
|        | +3  | Power down       | (PD) | + 3   |        |
| Pin 13 | 0   | Direct polarity  | (DP) | 0     | Pin 12 |
|        | - 3 | Reverse poalrity | (AP) | - 3   |        |
|        | + 3 | Normal battery   | (NB) | + 3   |        |
| Pin 14 | 0   | Boost battery    | (BB) | 0     | Pin 11 |
|        | - 3 | Ringing          | (AG) | -3    |        |

Fig. 2



Appropriate combinations of two states define the three modes of the SGS SLIC, that are:

- A) Stand-by (SBY)
- B) Conversation (CVS)
- C) Ringing (RING)

The combinations offered by the system are such that in stand-by just one condition is allowed

(Normal Battery with Direct Polarity) but four are possible in conversation (Normal Battery or Boost Battery, Direct Polarity or Reverse Polarity) and two in Ringing. (Direct Polarity or Reverse Polarity).

The following picture shows the complete map of SLIC's modes and states.

SLIC

Inside the conversation mode, two more functions are also available, that do not affect the particular operation where the SLIC is set.

The functions are :

Current limiting (with 4 possible levels)
 Metering pulse injection

Due to the structure of the data transmission from L3010 to 3000, the transition from one state to another is possible only if the two states are somehow contiguous in the map of Fig. 2.

Transitions from not contiguous states always take place passing through the intermediate condition; of course the permanence in such a condition will last just the time needed by the voltage at pin 13 (or 14) to move from +3V to -3V (or viceversa).

#### Control Interface

The L3000/L3010 states, modes and functions are controlled by the card processor by loading commands serially through a four-wire bus; through the same bus (designed according to the well know SLD architecture) the card processor also reads status information.

The four wires of the bus have the following functions:

| 1) CLOCK (CK)                      | Pin 18 of L3010 |
|------------------------------------|-----------------|
| 2) CHIP SELECT ( $\overline{CS}$ ) | Pin 17 of L3010 |
| 3) READ/WRITE (RW)                 | Pin 16 of L3010 |
| 4) DATA IN<br>DATA OUT (I/O)       | Pin 15 of L3010 |

The clock frequency is 512KHz max.

The  $\overline{CS}$  signal always goes low when I/O data have to flow between the SLIC and its card controller. When  $\overline{R}/W$  signal is high, data are transferred from the controller into the L3010's I/O register, then copied into a latch for execution; in this phase, a complete 8 bit word shall be loaded into L3010 for system operation, and therefore  $\overline{CS}$  shall remain low as long as 8 clock pulses.

 $\overline{R}/W$  high state shall always last as long as  $\overline{CS}$  low state, but it may also start before and end after.

Data are originated by the controller during the trailing edge and loaded into the SLIC during the leading edge of the clock signal.

To determine the line conditions, the card controller periodically reads the contents of the L3010's register and this when both  $\overrightarrow{CS}$  and  $\overrightarrow{R}/W$  are low.

Output data become available from the SLIC during the loading edge and are received by the controller during the trailing edge of the clock signal.

Only four bits out of the eight available in the I/O register are significative in this phase, therefore  $\overline{CS}$  low state may last just four clock pulses; it is also possible for the controller to read only one (or two, or three) bit, and in this case  $\overline{CS}$ will remains low just during the bits in which the controller is interested.

After data have been written into SLIC (or read from the SLIC) two clock pulses are needed before the next phase can start.

The structure of the data bus is shown in Fig. 3 where also the meaning of each bit is displaied. Fig. 4 shows the complete chronogram of a Read/Write operation.

As mentioned before, the L3000/L3010 states and modes are defined by the card controller, and the SLIC moves from one state to another one under external control, as shown in the Table 1; there is just an exception, and is that ringing is suspended autonomously by the SLIC if the loop is closed during a ringing burst.

In this case, without any intervention of the card controller, the SLIC returns to the conversation mode, (normal battery state) by means of the internal logic, and sets the control commands to the new situation.







#### DATA IN

| Bit 0 : ACT = ACTIVATION                                    | 0 : Stand-by<br>1 : Operation                                                                       |
|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| Bit 1 : BR = BATTERY POLARITY                               | <ul><li>0 : Direct polarity (tip to ground)</li><li>1 : Reverse polarity (ring to ground)</li></ul> |
| Bit 2 : RING = RINGING BURST                                | 0 : Ring off<br>1 : Ring on                                                                         |
| Bit 3 : TAX = TELETAX                                       | 0 : Teletaxe off<br>1 : Teletax on                                                                  |
| Bit 4 : EXF = EXTRA FEEDING                                 | 0 : Normal battery<br>1 : Boost battery                                                             |
| Bit 5 : LIM0<br>= CURRENT LIMITING AT: 30mA<br>Bit 6 : LIM1 | ]0 ]0 ]1 ]1<br>] 45mA ] 60mA ] 70mA ]<br>]0 ]1 ]0 ]1                                                |
| Bit 7 : PAR = DISPARITY CONTROL                             | $0 : \Sigma \text{ bit} = 0\text{DD}$<br>0-6<br>1 : $\Sigma \text{ bit} = \text{EVEN}$<br>0-6       |

#### DATA OUT

| Bit 0 : LS  | = LOOP STATE             | 0 : on hook                                          |
|-------------|--------------------------|------------------------------------------------------|
|             |                          | 1 : off hook                                         |
|             | L = OVERLOAD             | 0 : Differential line current $<$ 65mA               |
| BILL OVE    |                          | 1 : Differential line current $> 65 mA$              |
| Bit 2 · KEV |                          | 0 : Common mode line current $<$ I <sub>L</sub> /2.5 |
| DITZ TRET   |                          | 1 : Common mode line current $>$ I $_{\rm L}/2.5$    |
|             | = PREVIOUS WORD ACCEPTED | 0 : Not accepted                                     |
| BIT 3 : PW  |                          | 1 : Accepted                                         |



#### Fig. 4 - Chronogram





#### ELECTRICAL CHARACTERISTICS

| Paremeters                                                                             | Min. | Max. | Unit    |
|----------------------------------------------------------------------------------------|------|------|---------|
|                                                                                        | 2    | Б    | V       |
|                                                                                        | 2    | 40   | μA      |
|                                                                                        | 0    | 0.8  | v       |
| ار                                                                                     |      | 200  | μA      |
| DATA INPUT                                                                             |      |      |         |
| a) $\overline{R}/W = 1$ $\overline{CS} = 0$ see CK, $\overline{CS}$ , $\overline{R}/W$ |      |      |         |
| b) $R/W = 1$ $CS = 1$ $I_{H}$                                                          |      | 10   | μΑ      |
| ۱                                                                                      |      | 10   | μΑ      |
| DATA OUTPUT                                                                            |      |      |         |
| c) $R/W = 0$ CS = 1 as b)                                                              | 24   |      |         |
| a) $R/W = 0$ $CS = 0$ $V_H$ $V_L$                                                      | 2.4  | 0.4  | v       |
| CK FREQUENCY                                                                           | 1    | 512  | KHz     |
| TIMING                                                                                 |      |      |         |
| $T_{\rm B}$ , $T_{\rm F}$                                                              |      | 50   | ns      |
| T <sub>WH</sub> , T <sub>WL</sub>                                                      | 800  |      | ns      |
| T <sub>PDH</sub> , T <sub>PDL</sub>                                                    | 1    | 100  | CKpulse |
|                                                                                        |      | 100  | ns      |
|                                                                                        | 200  | 400  | ns      |
|                                                                                        | 150  | 600  | ns      |
|                                                                                        | 0    | 200  | ns      |
| T <sub>SO</sub>                                                                        |      | 300  | ns      |
| Т <sub>мо</sub>                                                                        | 100  | 800  | ns      |

#### **OPERATION MODES OF THE SLIC**

#### Stand-by (SBY)

In this mode, the bias currents of both L3000 and L3010 are reduced as only some parts of the two circuits are completely active, control interface and current sensors among them.

The current supplied to at the line is limited at 10mA, and the DC characteristic depends on the resistance of the feedings system  $(2xR_{FS})$  as well as on the value of the two external resistors  $R_{EXT}$  according to the following formula:

$$\frac{2 \times R_{FS} - 2 \times R_{P}}{3} + 2 R_{P} =$$

$$= 2 \left[ \frac{R_{FS} - R_{P}}{3} + R_{P} \right]$$

The voltage with infinite load is just the battery minus the voltage drop (approx 10V) of the output stage amplifiers (see Fig. 5).

(







The AC characteristic is just the resistance the two serial resistors  $R_P$  (that is  $60\Omega$ ).

In stand-by mode the polarity of the battery is just in direct condition, that is the tip wire more positive than the ring one; boost battery is not achievable. There are three possible line conditions where the SLIC is expected to be in stand-by mode.

- 1) On hook (I  $_{\rm L}$  < 6mA) normal on hook condition
- 2) Line calling (I  $_{\rm L}>7.5{\rm mA})$  handset unhooked, SLIC waiting for command to activate conversation
- 3) Malfunction ( $6 < I_L < 10mA$ ) after the handset has been lifted, but no number dialled, the SLIC should be forced into the stand-by state in order not to waste power; the handset must be replaced, returning to the on-hook condition before another call can be initialized.

When the SGS SLIC is in stand-by mode, the power dissipation of L3000 does not exceed 200mW (from 48V) eventually increased of a certain amount if some current is flowing into the line (for instance during a malfunction condition). Depending on the total loop resistance, this quantity will range from 150mW (total loop resistance =  $3.5 \mathrm{K}\Omega$ ) to about 800mW (loop resistance =  $140\Omega$ ) the total loop resistance includes telephone set and R<sub>p</sub>.

The power dissipation of L3010, in the same condition, is limited to 50 mW.

#### Conversation (CVS)

This operation mode is set by the control processor when the off-hook condition has been recognised.

This mode can be set with either standard battery condition (-48V) or in Boost Battery; in this case the L3000 operates between -48 and +72mV.

In any case it is possible to select by the control processor the maximum line current (Bit 5 and Bit 6) and the polarity of the line system ("Direct" or "Reverse" - Bit 1).

Battery reverse can take place either before or during conversation.

As far as the DC characteristic is concerned, three different feeding conditions are preset:

- a) Current limiting region: the DC impedance of the SLIC is very high ( $> 50K\Omega$ ) and therefore the system works like a current generator, the current value being set by the contro processor through the interface (4 options are available).
- b) Standard feeding system region: the characteristic is equal to a 46V battery (named Apparent Battery, fixed internally by the control unit and indipendent of the actual battery value) in series with two resistors, whose value is set by external components (see external component list of L3010).


c) Low impedance region: the battery value is reduced to 38V, and the serial resistance is reduced to the some value specified in standby mode, that is:

$$2\left[\frac{R_{FS} - R_{P}}{3} + R_{P}\right]$$

Switching between the three regions is automatic without discontinuity, and depends on the loop resistance.

When the boost battery condition is activated (Bit 4) the low impedance region can never be

Fig. 6 - DC characteristics (N.B.)



In conversation mode the AC impedance at line terminals,  $Z_{ML}$ , is syntetized by the external components  $Z_{IAC}$  and  $R_{P}$ , according to the following formula:

$$Z_{ML} = \frac{4}{5} Z_{IAC} + 2 R_{P}$$

The capacitor  $C_{COMP}$  guarantees stability to the system.

Depending on the characteristic of the  $Z_{IAC}$  network,  $Z_{ML}$  can be either a pure resistance or a complex impedance, so allowing SGS SLIC to meet different standards as far as the return loss is concerned.

The two-to-four wire conversion is achieved by means of a Wheatstone bridge configuration, the sides of which being:

- 1) The line impedance (Z<sub>line</sub>)
- 2) The SLIC impedance at line terminals ( $Z_{ML}$ )

reached by the system; the Apparent Battery is internally fixed at 95V.

In conversation mode, whatever the condition (normal or boost battery, direct or reverse polarity), it is always possible to inject metering pulses, when request by the control processor (Bit 3).

A patented automatic control system adjusts the level of the metering signal to contain 2  $\rm V_{RMS}$  across the line, regardless of impedance.

Moreover the metering signal is ramped at the beginning and end of each pulse to prevent undesirable clicking noises.





- 3) The network  $Z_{L}$  connected between pin 25 and pin 26 of 3010, that shall be an image of  $Z_{ML}$  (see external component list)
- 4) The network  $Z_B$  between pin 25 and ground;  $Z_B$  shall copy the line impedance.

For a perfect balancing, the following equation shall be verified :

$$\frac{Z_{L}}{Z_{B}} = \frac{Z_{ML}}{Z_{line}}$$

It is important to underline that  $Z_{L}$  and  $Z_{B}$  are not necessarly equal to  $Z_{ML}$  and to  $Z_{line}$ , but they both may be multiplied by a certain factor (up to ten) so allowing use of smaller capacitors.

In conversation, the L3000 dissipates about 500mW for its own operation; to that value the dissipation depending on the current supplied to the line shall be added.







Fig. 8B



649



To calculate the total power dissipation in a pre-fixed line condition, first of all it is necessary to determine the amount of the current supplied by the SLIC to the line, that amount depending on the max current limit set by the card controller (see Fig. 8A, where a feeding system 2x200 is supposed and Fig. 8B for 2x400). The power dissipated in the L3000 line interface can be

evaluated with reference to Fig. 9A and Fig. 9B.

The figure puts in evidence the effect of the current limiting function to reduce the power dissipation.

The equivalent trend of power vs. current is showed in Fig. 10 in case the battery boosted condition is selected.













#### Ringing

When the ringing function is selected by the control processor, (Bit 2) a low level (1 V<sub>RMS</sub>) 16-66Hz, permanently applied to one pin of the L3010, is connected to the sending chaine and injected in balanced mode into the line through the L3000 with a superimposed DC voltage of 22V. The first and the last ringing cycles are synchronized by the L3010 so that ringing always starts and stops when the signal crosses zero.

When this mode is activated, the L3000 operates between -48V and the positive +72V battery;

the impedance to the line is just the two external resistors and the polarity of the 22V DC component can be either direct or reverse.

Reversal can take place also in presence of the ringing signal.

Ring trip detection is performed autonomously by the SLIC, without waiting for a command from the control processor, using a patented system which allows detection during a ringing burst; when the handset is lifted, the SLIC suspends the ringing signal, returns to the normal battery condition and in this condition checks



that the loop is closed. If the loop closure is confirmed, a flag (BIT in output) is set and the SLIC waits for the control processor to deselect the ringing mode and activate conversation.

In ringing phase, the power dissipation of the H.V. device is about 2.5W (during ring burst), to which the power depending on the ring current shall be added. That contribution is particularly important as the load during ring is generally capacitive; it means that when a high current is flowing from the SLIC, most of the voltage drop is located across the SLIC itself rather than across the load.

As a worst case 3 paralled ringers connected to a null line have been considered, the total load being  $1200\Omega$  with a phase of  $60^{\circ}$ C; time-on is 1 sec and time-off is 4 sec.

Assuming to set SLIC in conversation mode during "time off", and due to the time constant related to the package, in the above mentioned case the average power dissipation about 1.7W.

Of course, in most cases, when one or two ringers are connected, the power dissipation is considerably lower.

On that value the thermal characteristics of the heat sink shall be calculated, assuming an ambient temperature of  $70^{\circ}$ C.

The power dissipated during the ringing phase can be easily calculated for each condition, when the characteristics of the load are well known.

The load is assumed to include the two resistors  $R_P$ , and this in order to put the power dissipation in L3000 in a better, in any case the load will be identified by its impedance module  $|Z_{load}|$  and its phase  $\varphi$ 

The power delivered to the load by L3000 is:

$$P_{load} = V_{ring} \cdot I_{ring} \cdot cos \varphi$$

V<sub>ring</sub> is fixed at 60 V<sub>RMS</sub>, therefore

$$P_{load} = 60 \cdot \frac{60}{Z_{load}} \cdot \cos \varphi$$

The power drained by L3000 from batteries is

$$P_{A} = 120 \cdot \frac{60}{Z_{\text{load}}} \sqrt{2} \frac{2}{\pi}$$

where 120 is the total supply voltage applied to L3000 and  $\frac{60}{Z_{\text{load}}} \sqrt{2} \frac{2}{\pi}$  is the RMS value

of the fully rectified ringing current.

The power dissipated inside L3000,  ${\rm P}_{\rm D},$  is clearly the difference between the power drained from the batteries and the power delivered to the load.

$$P_A = P_A - P_L$$

The amount of power due to the bias current (2.5W) and to other current proportional to ringing current should be added to this value so obtaining:

$$P_{DTOT} = P_A - P_B + 2.5 + (120 \cdot \frac{60}{Z_{load}} \sqrt{2} \frac{2}{\pi}) \frac{1}{17.6}$$

Of course this power dissipation refers just to the ringing burst, and to know the average value, you have to consider the ring-on and ring-off times by applying:

$$P_{DAV} = \frac{P_{DTOT} \cdot t_{on} + P_{CVS} \cdot t_{off}}{5}$$

 $P_{CVS}$  is the power dissipated in L3000 in conversation;  $t_{on}$  and  $t_{off}$  can change according to different PTT specifications, but  $(t_{on} + t_{off})$  is always equal to 5s.







Fig. 12 - Power cycle in ring phase - French timing





# APPLICATION INFORMATION

#### Example

In the following pages a pratical example is considered, and the complete behaviour of the circuit is evaluated.

- 1) Definition of design parameters
- DC feeding system:  $2 \times 200 \Omega$

- AC impedance at line terminals:  $600\Omega$
- Equivalent AC impedance of the line:  $600\Omega$
- Ringing signal frequency: 25Hz
- Teletaxe signal frequency: 12KHz
- Series Resistors  $R_{P}:30\Omega$

2) Calculation of external components

$$R_{DC} = \frac{5 (R_{FS} - R_P)}{4} = \frac{5 (200 - 30)}{4} = 212.5\Omega$$

$$C_{LAC} = \frac{1}{2\pi R_{DC} \cdot 30} = \frac{1}{2\pi 212.5 \cdot 30} = 25\mu F$$

$$Z_{IAC} = \frac{5 (Z_{ML} - 2 R_{P})}{4} = \frac{5 (600 - 60)}{4} = 675\Omega$$

$$R_{PC} = \frac{5}{2} R_{P} = 75\Omega$$

 $C_{COMP} = \frac{1}{2\pi (Z_{IAC} + R_{PC}) \cdot 25 \cdot 10^3} = \frac{1}{2\pi (675 + 75) \cdot 25 \cdot 10^3} = 9nF$ 

$$Z_{B} = 600\Omega \times 10 = 6K\Omega (*)$$

$$Z_{L} = \frac{4 (R_{PC} + Z_{IAC}) \cdot 10}{5} // \frac{5 C_{COMP}}{4} = \frac{4 \cdot 7050}{5} // \frac{5 \times 9}{4 \times 10} = 5640\Omega // 1.1 \text{nF} (*)$$
(\*) K = 10
  
**COMPONENT LIST** (See fig. 1)
  
R1 = 30.1 \Omega
  
R2 = 30.1 \Omega
  
R8 = 681 \Omega
  
C1 = 0.33\mu\text{F}
  
C2 = 0.33\mu\text{F}
  
C9 = 47 \mu\text{F}/15

| R2 = 30.1 Ω  | R9 = 210 Ω           | $C2 = 0.33 \mu F$         | $C9 = 47 \ \mu F / 15 V_1$   |
|--------------|----------------------|---------------------------|------------------------------|
| R3 = 24.9 KΩ | R10 = 1.33KΩ         | $C3 = 47 \ \mu F / 15V_1$ | $C9^1 = 47 \ \mu F / 15 V_1$ |
| R4 = 25.5 KΩ | R11 = 215 KΩ         | $C4 = 0.33 \mu F$         | C10 = 100 nF                 |
| R5=6 KΩ      | RRX = 600 Ω          | $C5 = 0.33 \mu F$         | C11 = 15 nF                  |
| R6 = 5.62KΩ  | RTTX = 600 Ω         | C6 = 330 nF               | C12 = 15 nF                  |
| R7=75 Ω      | RRING = 600 $\Omega$ | C7 = 1 nF                 | D1 = TYPE BAT 49             |
|              |                      |                           | (Thomson)                    |

All resistors belong to E48 series, 2%, 0.25W, exception made for R1 and R2 that should be at 1%, 0.5W. R3 and R4 – that should be 1%, 0.25W. All capacitors belong to E12 series exception made for C6, that should have a tolerance of  $\pm$  5%.





655

Fig. 1



Fig. 2 – Evaluation P.C.B.



#### Component Side





#### Solder Side





#### Fig. 4 - Component layout



#### ELECTRICAL CHARACTERISTICS

|                | Parameter                    | Test Condition             | Min. | Тур. | Max. | Unit | Fig. |
|----------------|------------------------------|----------------------------|------|------|------|------|------|
| STAND-         | ВҮ                           |                            |      |      |      |      |      |
| VL             | Output voltage               | IL = 0mA                   | 37   |      | 39   | V    |      |
|                | at line terminals            | $I_L = 8mA$<br>$I_L = 8mA$ | 35.5 |      | 37.8 | v    |      |
| LCC            | Short circuit current        |                            |      |      | 12   | mA   |      |
| lo             | On-hook detection threshold  |                            |      |      | 6    | mA   |      |
| ١ <sub>F</sub> | Off-hook detection threshold |                            | 7.5  |      |      | mA   |      |
| VL             | Simmetry to ground           | IL = 0mA                   |      |      | 750  | mV   | 5    |

#### DC OPERATION - NORMAL BATTERY

| VL             | Output voltage<br>at L3000 terminals<br>at line terminals | I∟ = OmA<br>I∟ = 20mA<br>I∟ = 50mA | 37<br>33.3<br>23    | 39<br>42.5<br>29  | V<br>V<br>V |  |
|----------------|-----------------------------------------------------------|------------------------------------|---------------------|-------------------|-------------|--|
| LCC            | Short circuit current                                     |                                    |                     | 75                | mA          |  |
| ILOL           | Overload detection threshold                              |                                    | 65                  |                   | mA          |  |
| Io             | On-hook detection threshold                               |                                    | 6                   |                   | mA          |  |
| ١ <sub>F</sub> | Off-hook detection threshold                              |                                    |                     | 7.5               | mA          |  |
| ١ <sub>T</sub> | Ground current detection threshold                        | I <sub>L</sub> > 5mA               | ۱ <sub>L</sub> /2.5 | ۱ <sub>L</sub> /2 | mA          |  |

#### DC OPERATION - BOOST BATTERY

| VL | Output voltage<br>at L 3000 termination | $I_L = 0mA$<br>$I_L = 20mA$ | 92<br>83 | 98<br>91 | v<br>v |  |
|----|-----------------------------------------|-----------------------------|----------|----------|--------|--|
|    | at line termination                     | $I_L = 50 \text{mA}$        | 70       | 80       | V      |  |



#### ELECTRICAL CHARACTERISTICS (continued)

|                 | Parameter                                          | Test Conditions                                                                                          | Min.         | Тур.       | Max.         | Unit             | Fig. |
|-----------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------|------------|--------------|------------------|------|
| AC OPER         | ATION                                              | •                                                                                                        | <b>.</b>     |            |              |                  |      |
| Z <sub>TX</sub> | Sending output impedance                           |                                                                                                          |              |            | 10           | Ω                |      |
| Z <sub>AX</sub> | Receiving input impedance                          |                                                                                                          | 100          |            |              | ΚΩ               |      |
| THD             | Distortion at 2W and 4W terminals                  | V <sub>H</sub> = 1.75 V <sub>peak</sub>                                                                  |              |            | 0.5          | %                |      |
|                 | Return loss at 2W terminals                        | f = 300 to 500Hz<br>f = 500 to 3400Hz                                                                    | 16.5<br>20   |            |              | dB<br>dB         | 6    |
| ES              | Echo suppression                                   | f = 500 to 3000Hz<br>f = 300 to 500Hz and 3000 to 3400Hz                                                 | 24<br>16     |            |              | dB<br>dB         | 7    |
| Gs              | Sending Gain                                       | V <sub>SO</sub> = 0dBm f = 1020Hz                                                                        | -0.2         |            | +0.2         | dB               | 8    |
| G <sub>S</sub>  | Sending gain flatness vs. freq.                    | f = 300/3400Hz<br>freq. = 820Hz<br>without teletax filter<br>with teletax filter                         | -0.1<br>-0.2 |            | +0.1<br>+0.2 | dB               |      |
| GS              | Gain Accuracy                                      | f = 820Hz<br>V <sub>SO</sub> ref = -10dBm<br>V <sub>SO</sub> = +4/-40dBm<br>V <sub>SO</sub> = -40/-60dBm | -0.1<br>-0.2 |            | +0.1<br>+0.2 | dB<br>dB         |      |
| GR              | Receiving gain                                     | V <sub>RI</sub> = 0dBm<br>f = 1020Hz                                                                     | -0.2         |            | +0.2         | dB               | 9    |
| G <sub>R</sub>  | Receiving gain flatness vs.<br>freq,               | f = 300/3400Hz<br>freq. = 1020Hz                                                                         | -0.1         |            | +0.1         | dB               |      |
| G <sub>R</sub>  | Gain Accuracy                                      | f = 820Hz V <sub>RI</sub> = -10dBm<br>V <sub>RI</sub> = +4/-40dBm<br>V <sub>RI</sub> = -40/-60dBm        | -0.1<br>-0.2 |            | +0.1<br>+0.2 | dB<br>dB         |      |
| Np              | Psophometric noise                                 | TX terminals<br>Line terminals                                                                           |              | -75<br>-75 |              | μV<br>dBmop      |      |
| SVRR            | Supply voltage rejection                           | f = 300/3400Hz<br>(both direction)                                                                       |              |            | -40          | dB               | 10   |
|                 | Longitudinal to transversal conversion             | Sending                                                                                                  |              |            | -49          |                  | 11   |
|                 | Transversal to longitudinal conversion             | Receiving                                                                                                |              |            | -49          |                  | 12   |
|                 | Propagation time                                   | Both direction                                                                                           |              |            | 40           | μs               |      |
|                 | Propagation time distortion                        |                                                                                                          |              |            | 25           | μs               | 9    |
| VLTTX           | Output signal                                      |                                                                                                          | 1.8          |            | 2.2          | V <sub>rms</sub> | 9    |
| THD             | Harmonic distortion                                | V <sub>TTX</sub> = 2V                                                                                    |              |            | 5            | %                | 9    |
|                 | Teletax amplifier input<br>impedance               |                                                                                                          | 100          |            |              | ΚΩ               | 9    |
| VR              | Residial voltage at TX terminals                   | with teletax filter                                                                                      |              |            | 0.6          | V <sub>rms</sub> | 13   |
|                 | Rise time and fall time of teletax signal envelope |                                                                                                          | 10           |            | 30           | ms               |      |



#### ELECTRICAL CHARACTERISTICS (continued)

|                 | Parameter                          | Test Condition              | Min. | Тур. | Max. | Unit              | Fig. |
|-----------------|------------------------------------|-----------------------------|------|------|------|-------------------|------|
| RINGING         | PHASE                              |                             |      |      |      |                   |      |
| VLR             | Superimposed DC                    | R <sub>L</sub> = ∞          | 18   |      | 26   | V                 |      |
| VACR            | Ringing signal amplified           | R <sub>L</sub> = ∞          | 57   |      | 63   | V <sub>rms</sub>  |      |
| V <sub>LR</sub> | Superimposed DC voltage            | $R_{L} = 1K\Omega$          | 16.8 |      | 24.8 | v                 |      |
| VACR            | Ringing signal                     | Z <sub>L</sub> = 1KΩ // 1μF | 56.5 |      | 62.5 | V <sub>rms</sub>  |      |
| ١ <sub>F</sub>  | DC off-hook detection threshold    |                             |      | 2    |      | mA                |      |
|                 | Current limitation                 |                             |      | 100  |      | mA <sub>rms</sub> |      |
|                 | Ringing current simmetry           |                             |      |      | 2    | V <sub>rms</sub>  | 14   |
| THDR            | Harmonic distortion                |                             |      |      | 5    | %                 |      |
|                 | Ringing input impedane             |                             | 100  |      |      | KΩ                |      |
|                 | Residual signal at TX output       |                             |      |      | 600  | mV <sub>rms</sub> |      |
|                 | Ring trip detection time           |                             |      |      | 90   | ms                |      |
|                 | Off hook status transmission delay |                             |      |      | 125  | ms                |      |
|                 | Cut off of ringing                 | Ring trip not confirmed     |      |      | 125  | ms                |      |

#### TEST CIRCUITS

Fig. 5



Fig. 6



$$RL = 20 \log \frac{Z_{L} - Z}{Z + Z_{L}} = 20 \log \frac{2V_{s}}{E}$$



#### TEST CIRCUITS (continued)



![](_page_661_Figure_3.jpeg)

Fig. 9

![](_page_661_Figure_5.jpeg)

Fig. 10

![](_page_661_Figure_7.jpeg)

![](_page_661_Figure_8.jpeg)

300 Ohm 100uF  $V_R$  SLIC  $U_R$  SLIC U

Fig. 12

![](_page_661_Figure_11.jpeg)

![](_page_662_Picture_0.jpeg)

#### **TEST CIRCUITS** (continued)

Fig. 13

![](_page_662_Figure_3.jpeg)

Fig. 14

![](_page_662_Figure_5.jpeg)

SLIC

# HOW TO PROTECT SGS SLIC

Terminals Line-A and Line-B of the high voltage line interface L3000 must be protected to ground against overvoltages that might damage the sensitive internal circuitry, causing failure or degradation of SLIC's performance.

Protection must be provided on both line terminations, A and B. and in both directions, positive and negative.

Because of the wide supply voltage range requested in the different countries and application, and due to the broad tolerances on the exchange batteries, a fully programmable suppressor has been developed, to be controlled directly by the external supply.

#### Fig. 1 - L3121 schematic diagram

#### Operation of L3121

The suppressor, Fig. 1, is based on a couple of SCR connected in antiparallel and housed in the same package, which switch to short circuit when the gates are properly triggered, and, due to  $R_c$  (a few  $\Omega$ ), recover to high impedance when the current drops below a minimum value (about 200mA).

The L3121 can be controlled either through gate-N- or gate-P+ (Fig. 1).

During overvoltages the peak between line and ground, may overcome by some Volts the value of the triggering reference.

![](_page_663_Figure_10.jpeg)

#### Application with SLIC against negative overvoltage

When the voltage at line-A (or line-B) decreases about 2V below  $-V_{DD}$  ( $-V_{DD}-V_{D1}-V_{BE}$ ), D1 and Q2 staft conducting and L3121 switches to short circuit protecting pin 1 (or 15). D1 prevents short circuit between GND and  $-V_{DD}$ . A resistor of  $30\Omega$  is requested at pin 1 (or 15) for a proper operation of the SLIC. This resistance

may be splitted in:

- -R1 (10 $\Omega$ ), because of some volts overshoot that might occour during fast clamping or L3121, degradating SLIC in case of direct connection;
- R2  $(20\Omega)$ , to separate L3121 from the external gas-discharge tube, constituting the primary protection.

![](_page_664_Picture_0.jpeg)

#### Application with SLIC against positive overvoltage

As shown in Fig. 2, pin 2 ( $V_S$ ) is internally connected to pin 4 (GND), through a diode, and to pin 3 (+ $V_{CC}$ ) through a PNP darlington. The darlington, normally off, is switched on in "Boosted Battery" and ringing conditions, to provide requested overfeed (+60 to +72V) for the output stage of the line interface.

A positive overvoltage on the line activates Q3 (base-emitter) and D2, pulling up the supply of the output stage, whichever is the feed condition, and preventing dangerous inversion between V-supply and V-out.

When the line voltage overcomes V<sub>CC</sub> by about 2V (V<sub>CC</sub> + V<sub>BE</sub> + V<sub>D3</sub>), Q3 and D3 start con-

ducting and switch the L3121 to short circuit, protecting pin 1 (or 15). D2 prevents short circuit between  $+V_{CC}$  and GND (through PNP darlington).

In case of very fast rising time, an additional capacitor, C1 - min 10nF is to be added between gate-P and cathode, to speed up Q3.

In conclusion, the L3121, gate controlled transient suppressor, when properly connected and paralleled is able to guarantee a complete protection against positive/negative and static/ dynamic overvoltages.

Test performed with a circuit in accordance with the above diagram have given positive results both against lighting stresses and mains inductions.

![](_page_664_Figure_9.jpeg)

GND

Fig. 2 - Complete schematic for pulse suppression (The whole circuitry must be duplicated for pin 15)

 $R_1 + R_2 = R_p$ 

![](_page_665_Picture_0.jpeg)

# CATV ULTRA-LINEAR HIGH-GAIN TRANSISTOR

The BFR36 is a multi-emitter silicon planar epitaxial NPN transistor in Jedec TO-39 metal case.

It is designed for CATV-MATV amplifier applications over a wide frequency range (40 to 860MHz).

The device features very good intermodulation properties, very low reverse capacitance, high power gain and high power dissipation.

![](_page_665_Figure_5.jpeg)

**BFR36** 

#### ABSOLUTE MAXIMUM RATINGS

| Varo                              | Collector-base voltage $(I_{r} = 0)$                  | 40         | v  |
|-----------------------------------|-------------------------------------------------------|------------|----|
| VCEO                              | Collector-emitter voltage $(I_{\rm B} = 0)$           | 30         | v  |
| VEBO                              | Emitter-base voltage $(I_{C} = 0)$                    | 3          | v  |
| I <sub>C</sub>                    | Collector current                                     | 200        | mΑ |
| I <sub>CM</sub>                   | Collector peak current                                | 400        | mΑ |
| P <sub>tot</sub>                  | Total power dissipation at $T_{amb} \leq 40^{\circ}C$ | 0.8        | W  |
|                                   | at $T_{case} \leqslant 50^{\circ} C$                  | 5          | W  |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature                      | -55 to 200 | °C |

#### THERMAL DATA

| R <sub>th j-case</sub> | Thermal resistance junction-case    | max | 30  | °C/W |
|------------------------|-------------------------------------|-----|-----|------|
| R <sub>th j-amb</sub>  | Thermal resistance junction-ambient | max | 200 | °C/W |

#### **ELECTRICAL CHARACTERISTICS** ( $T_{amb} = 25^{\circ}C$ unless otherwise specified)

**BFR36** 

|                          | Parameter                                                       | Test C                                                                 | est Conditions                                                                                 |                      | Тур.             | Max.      | Unit           |
|--------------------------|-----------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------------|------------------|-----------|----------------|
| Ісво                     | Collector cutoff<br>current (I <sub>E</sub> = 0)                | $V_{CB} = 20V$<br>$V_{CB} = 20V$                                       | $T_{amb} = 150^{\circ}C$                                                                       |                      |                  | 150<br>20 | nA<br>μA       |
| V <sub>(BR)</sub> CBO    | Collector-base<br>breakdown voltage<br>(I <sub>E</sub> = 0)     | Ι <sub>C</sub> = 100μΑ                                                 |                                                                                                | 40                   |                  |           | v              |
| V <sub>CEO</sub> (sus) * | Collector-emitter<br>sustaining voltage<br>(I <sub>B</sub> = 0) | I <sub>C</sub> = 10mA                                                  |                                                                                                | 30                   |                  |           | v              |
| V <sub>(BR)</sub> ebo    | Emitter-base<br>breakdown voltage<br>(I <sub>C</sub> = 0)       | I <sub>E</sub> = 100μA                                                 |                                                                                                | 3                    |                  |           | v              |
| V <sub>CEK</sub> **      | Collector-emitter<br>knee voltage                               | I <sub>C</sub> = 100mA                                                 |                                                                                                |                      | 700              | 750       | mV             |
| V <sub>BE</sub>          | Base emitter voltage                                            | I <sub>C</sub> = 70mA                                                  | $V_{CE} = 5V$                                                                                  |                      | 750              |           | mV             |
| h <sub>FE</sub> *        | DC current gain                                                 | $I_{C} = 70mA$<br>$I_{C} = 150mA$<br>$I_{C} = 70mA$<br>$I_{C} = 150mA$ | V <sub>CE</sub> = 5V<br>V <sub>CE</sub> = 5V<br>V <sub>CE</sub> = 15V<br>V <sub>CE</sub> = 15V | 60<br>60<br>65<br>65 | 130              |           |                |
| f <sub>T</sub>           | Transition frequency                                            | V <sub>CE</sub> = 15V                                                  | f = 100MHz<br>I <sub>C</sub> = 70mA<br>I <sub>C</sub> = 150mA                                  | 1                    | 1.4<br>12        |           | GHz<br>GHz     |
| С <sub>ЕВО</sub>         | Emitter-base<br>capacitance                                     | I <sub>C</sub> = 0<br>f = 1MHz                                         | V <sub>EB</sub> = 0.4V                                                                         |                      | 7                |           | pF             |
| С <sub>СВО</sub>         | Collector-base<br>capacitance                                   | I <sub>E</sub> = 0<br>f = 1MHz                                         | V <sub>CB</sub> = 15V                                                                          |                      |                  | 3         | pF             |
| C <sub>re</sub>          | Reverse capacitance                                             | $I_{C} = 0$<br>f = 1MHz                                                | V <sub>CE</sub> = 15V                                                                          |                      | 1.7              | 2.2       | pF             |
| NF                       | Noise figure                                                    | $V_{CE} = 15V$                                                         | R <sub>g</sub> = 50Ω                                                                           |                      |                  |           |                |
|                          |                                                                 | 1 - 200101H2                                                           | I <sub>C</sub> = 30mA<br>I <sub>C</sub> = 70mA                                                 |                      | 4<br>4.5         |           | dB<br>dB       |
| G <sub>pe</sub>          | Power gain<br>(see test circuit)                                | I <sub>C</sub> = 70mA                                                  | V <sub>CE</sub> = 18V<br>f = 200MHz<br>f = 500MHz<br>f = 800MHz                                |                      | 16<br>9.5<br>6.5 |           | dB<br>dB<br>dB |
| P <sub>o</sub> (1)       | Output power<br>(see test circuit)                              | I <sub>C</sub> = 70mA                                                  | V <sub>CE</sub> = 18V<br>f = 200MHz<br>f = 800MHz                                              | 130<br>70            | 150<br>90        |           | mW<br>mW       |

\* Pulsed: pulse duration = 300 $\mu$ s, duty cycle = 1% \*\* I<sub>B</sub> = Value corresponding to I<sub>C</sub> = 110mA and V<sub>CE</sub> = 1V (1) Output VSWR < 2, d<sub>im</sub> = -3dB @ f = 2 (f<sub>q</sub>-f<sub>p</sub>), f<sub>p</sub> = 798MHz and f<sub>q</sub> = 802MHz

![](_page_667_Picture_0.jpeg)

#### Fig. 1 – RF amplifier circuit for power gain test (f = 200MHz)

![](_page_667_Figure_2.jpeg)

Fig. 2 - Power gain vs. collector current

![](_page_667_Figure_4.jpeg)

Fig. 3 - High frequency current gain vs. collector curent

![](_page_667_Figure_6.jpeg)

Fig. 4 - Reverse capacitance

![](_page_667_Figure_8.jpeg)

Fig. 5 - Power rating chart

![](_page_667_Figure_10.jpeg)

Fig. 6 - Input impedance  $S_{11e}$  (normalized 50 $\Omega$ )

![](_page_667_Figure_12.jpeg)

Fig. 7 - Forward transfer coefficient  $S_{21e}$ 

![](_page_667_Figure_14.jpeg)

![](_page_668_Picture_0.jpeg)

![](_page_668_Figure_1.jpeg)

![](_page_668_Figure_2.jpeg)

Fig. 10 - CATV - extender line amplifier

![](_page_668_Figure_4.jpeg)

![](_page_668_Figure_5.jpeg)

![](_page_668_Figure_6.jpeg)

![](_page_669_Picture_0.jpeg)

![](_page_669_Picture_1.jpeg)

# WIDE BAND VHF/UHF AMPLIFIER

The BFR99A is a silicon planar epitaxial PNP transistor in Jedec TO-72 metal case, particularly designed for wide band common-emitter linear amplifier applications up to 1GHz.

It features very high  $f_T$ , very low reverse capacitance, very good cross-modulation properties and very low noise. The type is complementary to BFY90.

![](_page_669_Figure_5.jpeg)

#### ABSOLUTE MAXIMUM RATINGS

| VCBO                              | Collector-base voltage $(I_F = 0)$                    | -25        | v  |
|-----------------------------------|-------------------------------------------------------|------------|----|
| V <sub>CEO</sub>                  | Collector-emitter voltage $(I_B = 0)$                 | -25        | v  |
| VEBO                              | Emitter-base voltage $(I_{C} = 0)$                    | -3         | V  |
| I <sub>C</sub>                    | Collector current                                     | -50        | mΑ |
| P <sub>tot</sub>                  | Total power dissipation at $T_{amb} \leq 25^{\circ}C$ | 225        | mW |
|                                   | at T <sub>case</sub> ≼ 25°C                           | 360        | mW |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature                      | -55 to 200 | °C |

#### THERMAL DATA

| R <sub>th j-case</sub> | Thermal resistance junction-case    | max | 486 | °C/W |
|------------------------|-------------------------------------|-----|-----|------|
| R <sub>th j-amb</sub>  | Thermal resistance junction-ambient | max | 777 | °C/W |

#### **ELECTRICAL CHARACTERISTICS** ( $T_{amb} = 25^{\circ}C$ unless otherwise specified)

BFR99A

|                                 | Parameter                                                       | Test Con                                                                  | Test Conditions                                                              |          | Typ.            | Max.   | Unit           |
|---------------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------|----------|-----------------|--------|----------------|
| I <sub>СВО</sub>                | Collector cutoff<br>current(I <sub>E</sub> = 0)                 | V <sub>CB</sub> = -15V                                                    |                                                                              |          |                 | -100   | nA             |
| V <sub>(BR)</sub> CBO           | Collector-base<br>breakdown voltage<br>(I <sub>E</sub> = 0)     | Ι <sub>C</sub> = -100μΑ                                                   |                                                                              | -25      |                 |        | v              |
| V <sub>CEO</sub> (sus) *        | Collector-emitter<br>sustaining voltage<br>(I <sub>B</sub> = 0) | I <sub>C</sub> = -5mA                                                     |                                                                              | -25      |                 |        | v              |
| V <sub>(BR)</sub> EBO           | Emitter-base<br>breakdown voltage<br>(1 <sub>C</sub> = 0)       | I <sub>E</sub> ≖ -10μA                                                    |                                                                              | -3       |                 |        | v              |
| V <sub>CEK</sub> **             | Collector-emitter<br>knee voltage                               | 1 <sub>C</sub> = -20mA                                                    |                                                                              |          | -0.8            |        | v              |
| V <sub>BE</sub>                 | Base-emitter voltage                                            | I <sub>C</sub> = -10mA                                                    | V <sub>CE</sub> = -10V                                                       |          | -0.75           |        | v              |
| <sup>h</sup> FE *               | DC current gain                                                 | I <sub>G</sub> = -1mA<br>I <sub>C</sub> = -10mA<br>I <sub>C</sub> = -20mA | $V_{CE} = -10V$<br>$V_{CE} = -10V$<br>$V_{CE} = -10V$                        | 25<br>20 | 75<br>80        |        | v              |
| fT                              | Transition frequency                                            | I <sub>C</sub> = -10mA<br>f = 100MHz                                      | V <sub>CE</sub> = -15V                                                       | 1.4      | 2.3             |        | GHz            |
| C <sub>re</sub>                 | Reverse capacitance                                             | I <sub>C</sub> = 0<br>f = 1MHz                                            | $V_{CE} = -15V$                                                              |          | 0.4             |        | pF             |
| NF                              | Noise figure                                                    | $I_{C} = -3mA$ $R_{g} = 50\Omega$ $I_{C} = -10mA$ $R_{g} = 50\Omega$      | $V_{CE} = -15V$<br>f = 200MHz<br>f = 800MHz<br>$V_{CE} = -15V$<br>f = 200MHz |          | 2.5<br>3.5<br>3 | 4<br>5 | dB<br>dB<br>dB |
| 6                               | Power gain                                                      | L_ = 10mA                                                                 | f = 800MHz                                                                   |          | 4               |        | dB             |
| - тре<br>                       |                                                                 | f = 800MHz                                                                | *CE 15 V                                                                     |          | 10              |        | dB             |
| Po                              | Output power                                                    | I <sub>C</sub> = -10mA<br>f = 800MHz                                      | V <sub>CE</sub> = -15V                                                       |          | 14              |        | mW             |
| S <sub>21e</sub>   <sup>2</sup> | Transducer power gain                                           | I <sub>C</sub> = -10mA<br>R <sub>g</sub> = R <sub>L</sub> = 50Ω           | V <sub>CE</sub> = -15V<br>f = 800MHz                                         |          | 8               |        | dB             |

Pulsed: pulse duration = 300 $\mu s$ , duty cycle = 1% I\_B = value corresponding to I\_C = -22mA and V\_CE = -1V

![](_page_671_Picture_0.jpeg)

# Fig. 1 – Transition frequency

#### Fig. 2 - Reverse capacitance

![](_page_671_Figure_3.jpeg)

#### Fig. 3 - Noise figure vs. collector current

![](_page_671_Figure_5.jpeg)

![](_page_671_Figure_6.jpeg)

![](_page_671_Figure_7.jpeg)

Fig. 6 - Transducer power

![](_page_671_Figure_9.jpeg)

![](_page_671_Figure_10.jpeg)

![](_page_671_Figure_11.jpeg)

1<sub>c</sub>=-10 mA

V<sub>CE</sub> =- 15 V

-100

2000

-10\*

![](_page_671_Figure_12.jpeg)

![](_page_672_Picture_0.jpeg)

![](_page_672_Figure_1.jpeg)

Fig. 11 - Wide band MATV amplifier

![](_page_672_Figure_3.jpeg)

Fig. 12 - MATV channel amplifier

![](_page_672_Figure_5.jpeg)

![](_page_673_Picture_0.jpeg)

![](_page_673_Picture_1.jpeg)

# WIDE BAND VHF/UHF AMPLIFIERS

The BY90 is a silicon planar epitaxial NPN transistors in Jedec TO-72 metal case, particularly designed for wide band common-emitter linear amplifier applications up to 1GHz.

They feature high  $f_T$ , low reverse capacitance, good cross-modulation properties and low noise.

![](_page_673_Figure_5.jpeg)

#### ABSOLUTE MAXIMUM RATINGS

| VCBO                              | Collector-base voltage $(I_{F} = 0)$                  | 30         | V  |
|-----------------------------------|-------------------------------------------------------|------------|----|
| VCER                              | Collector-emitter voltage ( $R_{BF} \leq 50\Omega$ )  | 30         | V  |
| VCEO                              | Collector-emitter voltage $(I_B = 0)$                 | 15         | V  |
| V <sub>EBO</sub>                  | Emitter-base voltage $(I_{C} = 0)$                    | 2.5        | V  |
| I <sub>C</sub>                    | Collector current                                     | 25         | mΑ |
| ICM                               | Collector peak current (f ≥ 1MHz)                     | 50         | mΑ |
| P <sub>tot</sub>                  | Total power dissipation at $T_{amb} \leq 25^{\circ}C$ | 200        | mW |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature                      | -65 to 200 | °C |
|                                   |                                                       |            |    |

#### THERMAL DATA

| R <sub>th j-case</sub> | Thermal resistance junction-case    | max | 580 | °C/W |
|------------------------|-------------------------------------|-----|-----|------|
| R <sub>th j-amb</sub>  | Thermal resistance junction-ambient | max | 880 | °C/W |

#### **ELECTRICAL CHARACTERISTICS** ( $T_{amb} = 25^{\circ}C$ unless otherwise specified)

BFY90

| Parameter            |                                                 | Test Conditions                                                                                |                                                                              | Min.     | Тур.       | Max.          | Unit                 |
|----------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|----------|------------|---------------|----------------------|
| I <sub>СВО</sub>     | Collector cutoff<br>current(I <sub>E</sub> = 0) | V <sub>CB</sub> = 15V                                                                          | -                                                                            |          |            | 10            | nA                   |
| V <sub>CEK</sub> *   | Collector-emitter<br>knee voltage               | I <sub>C</sub> = 20mA                                                                          |                                                                              |          |            | 0.75          | v                    |
| hfe                  | DC current gain                                 | I <sub>C</sub> = 2mA<br>I <sub>C</sub> = 25mA                                                  | V <sub>CE</sub> = 1V<br>V <sub>CE</sub> = 1V                                 | 25<br>20 |            | 150<br>125    |                      |
| fT                   | Transition frequency                            | V <sub>CE</sub> = 5V<br>I <sub>C</sub> = 2mA<br>I <sub>C</sub> = 25mA                          | f = 500MHz                                                                   | 1<br>1.3 | 1.1<br>1.4 |               | GHz<br>GHz           |
| С <sub>СВО</sub> (1) | Collector-base<br>capacitance                   | l <sub>E</sub> = 0<br>f = 1MHz                                                                 | V <sub>CB</sub> = 10V                                                        |          |            | 1.5           | рF                   |
| C <sub>re</sub> (2)  | Reverse capacitance                             | I <sub>C</sub> = 2mA<br>f = 1MHz                                                               | V <sub>CE</sub> = 5V                                                         |          | 0.6        | 0.8           | pF                   |
| NF (2)               | Noise figure                                    | $I_C = 2mA$<br>$R_g = optimized$<br>$R_g = optimized$<br>$R_g = 50\Omega$<br>$R_g = optimized$ | V <sub>CE</sub> = 5V<br>f = 100KHz<br>f = 200MHz<br>f = 500MHz<br>f = 800MHz |          | 2.5<br>5.5 | 4<br>3.5<br>5 | dB<br>dB<br>dB<br>dB |
| G <sub>pe</sub> (2)  | Power gain<br>(not neutralized)                 | I <sub>C</sub> = 14mA<br>f = 200MHz<br>f = 800MHz                                              | V <sub>CE</sub> = 10V                                                        | 21       | 23<br>8    |               | dB<br>dB             |
| Po                   | Output power                                    | I <sub>C</sub> = 14mA<br>d <sub>im</sub> = -30dB<br>(3) Channel 9<br>(4) Channel 62            | V <sub>CE</sub> = 10V                                                        | 10       | 12<br>12   |               | mW<br>mW             |

\*  $I_B$  = value for which  $I_C$  = 22mA at  $V_{CE}$  = 1V (1) Shield lead not grounded

(2) Shield lead grounded

(3)  $f_p = 202MHz$ ,  $f_q = 205MHz$ ,  $f_{(2q-p)} = 208MHz$ (4)  $f_p = 798MHz$ ,  $f_q = 802MHz$ ,  $f_{(2q-p)} = 806MHz$ 

![](_page_675_Picture_0.jpeg)

![](_page_675_Figure_1.jpeg)

Fig. 2 - Transition frequency

![](_page_675_Figure_3.jpeg)

![](_page_675_Figure_4.jpeg)

![](_page_675_Figure_5.jpeg)

![](_page_675_Figure_6.jpeg)

![](_page_675_Figure_7.jpeg)

Fig. 6 - Forward transmission gain vs. frequency

![](_page_675_Figure_9.jpeg)

.

![](_page_677_Picture_0.jpeg)

![](_page_677_Picture_1.jpeg)

# HIGH-FREQUENCY OSCILLATORS AND AMPLIFIERS

The BFX73, 2N918 and 2N3600 are silicon planar epitaxial NPN transistors in Jedec TO-72 metal case.

They are designed for low-noise VHF amplifiers, oscillators up to 1GHz, non-neutralized IF amplifiers and non-saturating circuits with rise and fall times of less than 2.5ns.

![](_page_677_Figure_5.jpeg)

#### ABSOLUTE MAXIMUM RATINGS

| V <sub>сво</sub>                  | Collector-base voltage ( $I_F = 0$ )                  | 30         | v  |
|-----------------------------------|-------------------------------------------------------|------------|----|
| V <sub>CEO</sub>                  | Collector-emitter voltage $(I_B = 0)$                 | 15         | V  |
| V <sub>EBO</sub>                  | Emitter-base voltage $(I_{C} = 0)$                    | 3          | v  |
| I <sub>C</sub>                    | Collector current                                     | 50         | mA |
| P <sub>tot</sub>                  | Total power dissipation at $T_{amb} \leq 25^{\circ}C$ | 200        | mW |
|                                   | at $T_{amb} \leq 25^{\circ}C$                         | 300        | mW |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature                      | -65 to 200 | °C |

#### THERMAL DATA

| R <sub>th j-case</sub> | Thermal resistance junction-case    | max | 584 | °C/W |
|------------------------|-------------------------------------|-----|-----|------|
| R <sub>th j-amb</sub>  | Thermal resistance junction-ambient | max | 875 | °C/W |

![](_page_678_Picture_0.jpeg)

# **ELECTRICAL CHARACTERISTICS** ( $T_{amb} = 25^{\circ}C$ unless otherwise specified)

| Parameter              |                                                              | Test                                                                                                    | Conditions                                                                                                                                  | Min Typ  |          | Max           | Unit           |
|------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|---------------|----------------|
| Ісво                   | Collector cutoff current<br>(I <sub>E</sub> = 0)             | V <sub>CB</sub> = 15V<br>V <sub>CB</sub> = 15V                                                          | T <sub>amb</sub> = 150°C                                                                                                                    |          |          | 10<br>1       | nA<br>μA       |
| V <sub>(BR)</sub> cbo  | Collector-base breakdown<br>voltage (I <sub>E</sub> = 0)     | l <sub>C</sub> = 1μA                                                                                    |                                                                                                                                             | 30       |          |               | v              |
| V <sub>CEO</sub> (sus) | Collector-emitter sustaining<br>voltage (I <sub>B</sub> = 0) | I <sub>C</sub> = 3mA                                                                                    |                                                                                                                                             | 15       |          |               | v              |
| V(BR) EBO              | Emitter-base breakdown<br>voltage (I <sub>C</sub> = 0)       | Ι <sub>Ε</sub> = 10μΑ                                                                                   |                                                                                                                                             | 3        |          |               | v              |
| VCE (sat)              | Collector-emitter saturation voltage                         | I <sub>C</sub> = 10mA                                                                                   | I <sub>B</sub> = 1mA                                                                                                                        |          |          | 0.4           | v              |
| V <sub>BE</sub> (sat)  | Base-emitter saturation voltage                              | I <sub>C</sub> = 10mA                                                                                   | I <sub>B</sub> = 1mA                                                                                                                        |          |          | 1             | v              |
| hfe                    | DC current gain                                              | I <sub>C</sub> = 3mA                                                                                    | V <sub>CE</sub> = 1V<br>for <b>2N918/BFX73</b><br>for <b>2N3600</b>                                                                         | 20<br>20 | 50       | 150           |                |
| fT                     | Transition frequency                                         | for <b>2N918/BFX</b><br>I <sub>C</sub> = 4mA<br>f = 100MHz<br>for <b>2N3600</b><br>I <sub>C</sub> = 5mA | 73<br>V <sub>CE</sub> = 10V<br>V <sub>CE</sub> = 6V                                                                                         | 600      | 900      |               | MHz            |
|                        |                                                              | f = 100MHz                                                                                              |                                                                                                                                             | 850      |          | 1500          | MHz            |
| CEBO                   | Emitter-base capacitance                                     | I <sub>C</sub> = 0<br>f = 1MHz                                                                          | V <sub>EB</sub> = 0.5V                                                                                                                      |          |          |               |                |
|                        |                                                              |                                                                                                         | for 2N918/BFX73<br>for 2N3600                                                                                                               |          | 1.4      | 2             | pF<br>pF       |
| С <sub>СВО</sub>       | Collector-base capacitance<br>(for <b>2N918/BFX73</b> only)  | I <sub>E</sub> = 0                                                                                      | f = 1MHz<br>V <sub>CE</sub> = 0<br>V <sub>CE</sub> = 10V                                                                                    |          | 1.8<br>1 | 3<br>1.7      | pF<br>pF       |
| C <sub>re</sub>        | Reverse capacitance<br>(for <b>2N3600</b> only)              | I <sub>C</sub> = 0<br>f = 1MHz                                                                          | V <sub>CB</sub> = 10V                                                                                                                       |          |          | 1             | pF             |
| NF                     | Noise figure                                                 | $I_{C} = 1.5mA$ $R_{g} = 50\Omega$ $I_{C} = 1mA$ $R_{g} = 400\Omega$                                    | V <sub>CE</sub> = 6V<br>f = 200MHz<br>for <b>2N3600</b><br>V <sub>CE</sub> = 6V<br>f = 60MHz<br>for <b>2N918/BFX73</b><br>for <b>2N3600</b> |          |          | 4.5<br>6<br>3 | dB<br>dB<br>dB |
| G <sub>pe</sub>        | Power fain                                                   | $R_g = 50\Omega$<br>for 2N918/BFX<br>$I_C = 6mA$<br>for 2N3600                                          | f = 200MHz<br>73<br>V <sub>CE</sub> = 12V                                                                                                   | 15       | 21       | . 24          | dB             |
|                        |                                                              |                                                                                                         | * CE ~ 0 *                                                                                                                                  | 1        |          | 27            |                |

![](_page_679_Picture_0.jpeg)

#### ELECTRICAL CHARACTERISTICS (continued)

| Parameter                         |                                                 | Tes                                 | t Conditions                                           | Min      | Min Typ Max |    | Unit     |
|-----------------------------------|-------------------------------------------------|-------------------------------------|--------------------------------------------------------|----------|-------------|----|----------|
| P <sub>o</sub> *                  | Output power                                    | I <sub>C</sub> = 12mA<br>f = 500MHz | V <sub>CB</sub> = 10V<br>for 2N918/BFX73<br>for 2N3600 | 30<br>20 | 40          |    | mW<br>mW |
| η                                 | Collector efficiency<br>(for 2N918/BFX73 only)  | I <sub>C</sub> = 12mA<br>f = 500MHz | V <sub>CB</sub> = 10V                                  | 25       |             |    | %        |
| r <sub>bb</sub> , C <sub>bc</sub> | Feedback time constant (for <b>2N3600</b> only) | I <sub>C</sub> = 5mA<br>f = 31.9MHz | V <sub>CB</sub> = 6V                                   | 4        |             | 15 | ps       |

\* See test circuits

![](_page_679_Figure_4.jpeg)

![](_page_679_Figure_5.jpeg)

Fig. 2 - Transition frequency

![](_page_679_Figure_7.jpeg)

# Fig. 3 - Input admittance vs. collector current

![](_page_679_Figure_9.jpeg)

![](_page_680_Picture_0.jpeg)

![](_page_680_Figure_1.jpeg)

Fig. 5 - Reverse transadmittance vs. collector current

![](_page_680_Figure_3.jpeg)

#### Fig. 6 - Output admittance vs. collector-current

![](_page_680_Figure_5.jpeg)

Fig. 7 - Input admittance vs. frequency  $_{0-2607}$ 

![](_page_680_Figure_7.jpeg)

Fig. 10 - Output admittance vs. frequency

![](_page_680_Figure_9.jpeg)

Fig. 8 - Forward transadmittance vs frequency -2051 Y<sub>21e</sub> (mS) I<sub>C</sub> = 5 m A V<sub>CE</sub> = 10 V 100 80 60 40 20 0 - 20 f (MHz) 10 102

![](_page_680_Figure_11.jpeg)

![](_page_680_Figure_12.jpeg)

![](_page_680_Figure_13.jpeg)

![](_page_681_Picture_0.jpeg)

![](_page_681_Picture_1.jpeg)

# **RF AMPLIFIER**

The 2N3137 is a silicon planar epitaxial NPN transistor in a TO-39 metal case. It is primarily designed for application as a Class-C, RF power amplifier.

In addition to the large signal capabilities, the low noise and high transition frequency of the 2N3137 provide excellent performance in a variety of linear amplifier for telecommunication applications.

![](_page_681_Figure_6.jpeg)

#### ABSOLUTE MAXIMUM RATINGS

| V <sub>CBO</sub>                  | Collector-base voltage $(I_{E} = 0)$                  | 40         | V  |
|-----------------------------------|-------------------------------------------------------|------------|----|
| V <sub>CEO</sub>                  | Collector-emitter voltage $(I_B = 0)$                 | 20         | V  |
| V <sub>EBO</sub>                  | Emitter-base voltage $(I_{C} = 0)$                    | 4          | V  |
| Ptot                              | Total power dissipation at $T_{amb} \leq 25^{\circ}C$ | 0.6        | W  |
|                                   | at T <sub>amb</sub> ≤ 25°C                            | 1          | W  |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature                      | -65 to 200 | °C |
|                                   |                                                       |            |    |

#### THERMAL DATA

| R <sub>th i-case</sub> | Thermal resistance junction-case    | max | 175 | °C/W |
|------------------------|-------------------------------------|-----|-----|------|
| R <sub>th j-amb</sub>  | Thermal resistance junction-ambient | max | 292 | °C/W |

### **ELECTRICAL CHARACTERISTICS** ( $T_{amb} = 25^{\circ}C$ unless otherwise specified)

| Parameter                |                                                                 | Test C                                         | Conditions                                    | Min. | Тур.        | Max.     | Unit     |
|--------------------------|-----------------------------------------------------------------|------------------------------------------------|-----------------------------------------------|------|-------------|----------|----------|
| I <sub>СВО</sub>         | Collector cutoff<br>current (I <sub>E</sub> = 0)                | V <sub>CB</sub> = 20V<br>V <sub>CB</sub> = 20V | T <sub>amb</sub> = 150°C                      |      | 0.12<br>0.1 | 50<br>50 | nA<br>μA |
| V <sub>(BR)</sub> CBO    | Collector-base<br>breakdown voltage<br>(I <sub>E</sub> = 0)     | i <sub>C</sub> = 100μA                         |                                               | 40   |             |          | v        |
| V <sub>CEO</sub> (sus) * | Collector-emitter<br>sustaining voltage<br>(I <sub>B</sub> = 0) | I <sub>C</sub> = 15nA                          |                                               | 20   |             |          | v        |
| V <sub>(BR)</sub> EBO    | Emitter-base<br>breakdown voltage<br>(1 <sub>C</sub> = 0)       | Ι <sub>Ε</sub> = 100μΑ                         |                                               | 4    |             |          | v        |
| V <sub>CE (sat)</sub>    | Collector-emitter saturation voltage                            | I <sub>C</sub> = 50mA                          | I <sub>B</sub> = 50mA                         |      | 0.12        | 0.3      | V        |
| h <sub>FE</sub> *        | DC current gain                                                 | I <sub>C</sub> = 50mA                          | $V_{CE} = 5V$                                 | 20   | 70          | 120      |          |
| G <sub>pe</sub>          | Power gain<br>(class-C)                                         | V <sub>CE</sub> = 20V<br>f = 250MHz            | P <sub>i</sub> = 100mW                        | 6    | 7           |          | dB       |
| NF                       | Noise figure                                                    | V <sub>CE</sub> = 10V<br>f = 200MHz            | l <sub>C</sub> = 30mA<br>R <sub>g</sub> = 50Ω |      | 4           |          | dB       |
| Ссво                     | Collector-base<br>capacitance                                   | V <sub>CB</sub> = 10V                          | f = 1MHz                                      |      | 2.8         | 3.5      | pF       |
| fT                       | Transition frequency                                            | I <sub>C</sub> = 50mA                          | $V_{CE} = 10V$                                | 500  | 750         |          | MHz      |
| η                        | Collector efficiency                                            | V <sub>CE</sub> = 20V<br>f = 250MHz            | P <sub>i</sub> = 100mW                        | 40   | 60          |          | %        |

\* Pulsed: pulse duration =  $300\mu s$ , duty cycle = 1%

![](_page_683_Picture_0.jpeg)

# Fig. 1 - DC current gain $heter = 50^{-30^{\circ}}$ $f = 10^{-30^{\circ}}$ 
Fig. 2 - Collector-emitter saturation voltage

![](_page_683_Figure_3.jpeg)

Fig. 3 – Base-emitter saturation voltage

![](_page_683_Figure_5.jpeg)

![](_page_683_Figure_6.jpeg)

Fig. 5 - Collector-base capacitance

Fig. 6 - Emitter-base capacitance

![](_page_683_Figure_9.jpeg)




### CATV ULTRA-LINEAR HIGH GAIN TRANSISTOR

The 2N5109 is a multi-emitter silicon planar epitaxial NPN transistor in Jedec TO-39 metal case. It is designed for CATV-MATV amplifier applications over a wide frequency range (40 to 860MHz)



#### ABSOLUTE MAXIMUM RATINGS

| V <sub>сво</sub>                  | Collector-base voltage ( $I_E = 0$ )                  | 40         | v  |
|-----------------------------------|-------------------------------------------------------|------------|----|
| VCER                              | Collector-emitter voltage ( $R_{BE} \leq 10\Omega$ )  | 40         | V  |
| V <sub>CEO</sub>                  | Collector-emitter voltage $(I_B = 0)$                 | 20         | V  |
| V <sub>EBO</sub>                  | Emitter-base voltage $(I_{C} = 0)$                    | 3          | V  |
| l <sub>c</sub>                    | Collector current                                     | 0.4        | А  |
| 1 <sub>B</sub>                    | Base current                                          | 0.4        | A  |
| P <sub>tot</sub>                  | Total power dissipation at $T_{amb} \leq 25^{\circ}C$ | 1          | W  |
|                                   | at T <sub>amb</sub> ≤ 75°C                            | 2.5        | W  |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature                      | -65 to 200 | °C |
|                                   |                                                       |            |    |

#### THERMAL DATA

| R <sub>th j-case</sub> | Thermal resistance junction-case    | max | 175 | °C/W |
|------------------------|-------------------------------------|-----|-----|------|
| R <sub>th j-amb</sub>  | Thermal resistance junction-ambient | max | 50  | °C/W |

This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice. 685 6/86

### **ELECTRICAL CHARACTERISTICS** ( $T_{amb} = 25^{\circ}C$ unless otherwise specified

2N5109

| Parameter               |                                                                    | Test Conditions                                 |                                                  | Min.    | Тур. | Max.   | Unit     |
|-------------------------|--------------------------------------------------------------------|-------------------------------------------------|--------------------------------------------------|---------|------|--------|----------|
| ICEX                    | Collector cutoff<br>current (V <sub>BE</sub> = -1.5V)              | V <sub>CE</sub> = 35V<br>V <sub>CE</sub> = 15V  | T <sub>amb</sub> = 150°C                         |         |      | 5<br>5 | mA<br>mA |
| ICEO                    | Collector cutoff<br>current (I <sub>B</sub> = 0)                   | V <sub>CE</sub> = 15V                           |                                                  |         |      | 20     | μA       |
| I <sub>EBO</sub>        | Emitter cufoff<br>current(I <sub>C</sub> = 0)                      | V <sub>EB</sub> = 3V                            |                                                  |         |      | 0.1    | mA       |
| V <sub>(BR)</sub> CBO   | Collector-base<br>breakdown voltage<br>(I <sub>E</sub> = 0)        | I <sub>C</sub> = 0.1mA                          |                                                  | 40      |      |        | v        |
| V <sub>CE (sus)</sub> * | Collector-emitter<br>sustaining voltage<br>(R <sub>BE</sub> = 10Ω) | I <sub>C</sub> = 5mA                            |                                                  | 40      |      |        | v        |
| V <sub>CEO</sub> (sus)  | Collector-emitter<br>sustaining voltage<br>(I <sub>B</sub> = 0)    | I <sub>C</sub> = 5mA                            |                                                  | 20      |      |        | v        |
| V <sub>CE (sat)</sub>   | Collector-emitter saturation voltage                               | I <sub>C</sub> = 100mA                          | I <sub>B</sub> = 10mA                            |         |      | 0.5    | v        |
| h <sub>FE</sub> *       | DC current gain                                                    | I <sub>C</sub> = 50mA<br>I <sub>C</sub> = 360mA | V <sub>CE</sub> = 15V<br>V <sub>CE</sub> = 5V    | 70<br>5 |      | 210    | _        |
| f <sub>T</sub>          | Transition frequency                                               | I <sub>C</sub> = 50mA<br>f = 200MHz             | V <sub>CE</sub> = 15V                            | 1.2     |      |        | GHz      |
| С <sub>СВО</sub>        | Collector-base<br>capacitance                                      | I <sub>E</sub> = 0<br>f = 1MHz                  | V <sub>CB</sub> = 15V                            |         |      | 3.5    | pF       |
| NF                      | Noise figure                                                       | l <sub>C</sub> = 10mA<br>R <sub>g</sub> = 50Ω   | V <sub>CE</sub> = 15V<br>f = 200MHz              |         | 3    |        | dB       |
| G <sub>pe</sub>         | Power gain<br>(see test circuit)                                   | I <sub>C</sub> = 10mA<br>f = 200MHz             | V <sub>CE</sub> = 15V<br>P <sub>i</sub> = -10dBm | 11      |      |        | dB       |

\* Pulsed: pulse duration = 300µs, duty cycle = 1%



#### Fig. 1 - Test circuit for power gain measurement (f = 200MHz)



Fig. 2 - High frequency current gain



Fig. 3 - Power gain vs. collector current



Fig. 4 - Input impedance  $S_{11e}$  (normalized 50 $\Omega$ )



Fig. 5 - Forward transfer coefficient  $S_{21e}$ 



Fig. 6 – Reverse transfer coefficient S<sub>12e</sub>



Fig. 7 - Output impedance  $S_{22e}$  (normalized 50 $\Omega$ )





TO-39



### TO-72



TO-99





TO-100





SO-8





SO-14





SIP-4





### DIP-6





#### **Minidip Plastic**



.



too



P001-FW1

#### **Minidip A Plastic**





#### Minidip B Plastic





#### Minidip C Plastic





### **Minidip D Plastic**





### Minidip Ceramic





#### DIP-14 Plastic (0.25)





DIP-14 Plastic (0.4)







DIP-14 Ceramic (0.25)





DIP-16 Plastic (0.25)





### DIP-16 Plastic (0.4)





**DIP-16 A Plastic** 





#### **DIP-16 B Plastic**



### DIP-16 C Plastic





DIP-16 Ceramic (0.25)



#### DIP-18 Plastic (0.25)





DIP-18 Plastic (0.4)





**DIP-18 A Plastic** 



### **DIP-18 C Plastic**





#### DIP-18 Ceramic (0.25)





#### **DIP-20 B Plastic**



### DIP-20 Ceramic (0.25)





#### DIP-24 C Plastic



DIP-24 Ceramic (0.25)





### DIP-28 Ceramic (0.25)



#### DIP-40 Plastic (0.25)



### DIP-40 Ceramic (0.25) Side Brazed





### SILWATT (In Development)





#### NOTES

Information furnished is believed to be accurate and reliable. However, no responsibility is assumed for the consequences of its use nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and substitutes all information previously supplied.

#### SGS GROUP OF COMPANIES

Italy - Brazil - France - Malta - Malaysia - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A. - West Germany

© 1986 SGS, All Rights Reserved - Printed in Italy

Z8 and Z80 are registered trademarks of Zilog Inc.

TM - Z8000 trademark of Zilog Inc.

