# SAMSUNG

### **Data Book**

## MPR (Microprocessor Peripheral)



1989

2880 Zanker Road, Suite 202 • San Jose, CA 95134 • (408) 432-9290

### PRINTED IN KOREA

Circuit diagrams utilizing SAMSUNG products are included as a means of illustrating typical semiconductor applications; consequently, complete information sufficient for construction purposes is not necessarily given. The information has been carefully checked and is believed to be entirely reliable. However, no responsibility is assumed for inaccuracies. Furthermore, such information does not convey to the purchaser of the semiconductor devices described herein any license under the patent rights of SAMSUNG or others. SAMSUNG reserve the right to change device specifications.

### SAMSUNG DATA BOOK LIST

- I. Semiconductor Product Guide
- II. Transistor Data Book

Vol. 1: Small Signal TR

Vol. 2: Bipolar Power TR

Vol. 3: TR Pellet

III. Linear IC Data Book

Vol. 1: Audio/Video

Vol. 2: Telecom/Industrial

Vol. 3: Data Converter IC

- IV. MOS Product Data Book
- V. High Performance CMOS Logic Data Book
- VI. MOS Memory Data Book
- VII. SFET Data Book
- VIII. MPR Data Book
  - IX. CPL Data Book
  - X. Dot Matrix Data Book

# MICROPROCESSOR PERIPHERAL Data Book

-. .

### CONTENTS

### Chapter 1: Product Guide

| Overview                        | 13 |
|---------------------------------|----|
| Samsung's Total System Solution | 14 |
| Alpha Numeric Index             | 15 |
| Cross Reference Guide           | 16 |

### Chapter 2: Quality/Reliability ...... 17 Chapter 3: Data Sheets

| KS53C80     | 41  |
|-------------|-----|
| KS68C45S    | 68  |
| KS82C37A    | 89  |
| KS82C50A    | 111 |
| KS82C52     | 136 |
| KS82C54     | 152 |
| KS82C55A    | 167 |
| KS82C59A    | 185 |
| KS82C84A    | 211 |
| KS82C88     | 220 |
| KS82C284    | 229 |
| KS82C288    | 240 |
| KS82C289    | 260 |
| KS84C21/C22 | 280 |
| KS84C31/C32 | 309 |
| KS85C30     | 348 |
|             |     |

Chapter 4: Sales Offices ...... 377





 $k \in \mathbb{R}$ 

·

K.

•



# PRODUCT GUIDE

Overview Alpha Numeric Index Selection Guide Cross Reference

### and the second second

n na statu (1999), sa statu (1999), sa statu (1999) na statu (1999), sa statu (1999) (1999), sa statu (1999) na statu (1999), sa statu (1999)

### OVERVIEW

Samsung microprocessor peripherals provide a complete solution to increasing complex and performance-oriented applications environment. Standard functions in high performance CMOS technology reduce designers time-to-market by shortening design, testing and debug activities.

At Samsungs world class manufacturing facilities in Korea and San Jose, product reliability and failure rates are carefully monitored. This emphasis on manufacturing products of the highest quality and reliability translates into higher system reliability, reduced down time and reduced repair costs.

Our advanced CMOS technology, CSP II, provides performance levels to match today's high speed microprocessors. CSP II features dual-layer metal, singler-layer poly, and features sizes down to 2µ drawn. This 13 mask process results in cost-effective manufacturing to produce high performance CMOS building blocks at competitive prices. Figure 1 summarizes microprocessor support from Samsung peripheral products.



### PRODUCT GUIDE

### SAMSUNG'S TOTAL SYSTEM SOLUTION





Ś

. . .

ĥ

**PRODUCT GUIDE** 

### ALPHA NUMERIC INDEX

| DEVICE     | FUNCTION                                  | PAGE            |
|------------|-------------------------------------------|-----------------|
| KS82C37A   | DMA Controller                            | 89              |
| KS82C52    | Serial Controller Interface               | 136             |
| KS82C50A   | Asynchronous Communications Controller    | 111             |
| KS82C54    | Interval Timer                            | 152             |
| KS82C55A   | Programmable Peripheral Interface         | 167             |
| KS82C59A   | Interrupt Controller                      | 185             |
| KS82C84A   | Clock Generator                           | 211             |
| KS82C88    | Bus Controller                            | 220             |
| KS53C80    | SCSI Bus Controller                       | 41              |
| KS84C21/22 | 1M/4M DRAM Controller (Mask Programmable) | 280             |
| KS84C31/32 | Enhanced Dynamic RAM Controllers          | 309             |
| KS85C30    | Serial Communication Controller           | 348             |
| KS82C284   | 80286 Clock Generator                     | 22 <del>9</del> |
| KS82C288   | 80286 Bus Controller                      | 240             |
| KS82C289   | 80286 Bus Arbiter                         | 260             |
| KS68C45S   | CRT Controller                            | 68              |



### **CROSS REFERENCE GUIDE**

| AMD       | SAMSUNG     |
|-----------|-------------|
| AM5380    | KS53C80     |
| D8237A    | KS82C37A-5  |
| D8237A-4  | KS82C37A-5  |
| D8237A-5  | KS82C37A-5  |
| D82C54-8  | KS82C54A-8  |
| D82C54-10 | KS82C54A-10 |
| D8255A-2  | KS82C55A-5  |
| D8255A-3  | KS82C55A-5  |
| D8259A-5  | KS82C59A-8  |
| D8259A-8  | KS82C59A-8  |
| D8284A-8  | KS82C84A-8  |
| D8284A-10 | KS82C84A-10 |
| KS82C88-5 | D8288-5     |

| HARRIS               | SAMSUNG                  |
|----------------------|--------------------------|
| 82C37A-5             | KS82C37A-5               |
| 82C52                | KS82C52                  |
| 82C54-8              | KS82C54-8                |
| 82C55A-5<br>82C55A-8 | KS82C55A-5<br>KS82C55A-8 |
| 82C59A-5<br>82C59A-8 | KS82C55A-8<br>KS82C55A-8 |
| 82C84A-8             | KS82C54A-8               |
| 82C88-5<br>82C88-8   | KS82C54A-5<br>KS82C54A-8 |

| INTEL    | SAMSUNG     |
|----------|-------------|
| 82C37A   | KS82C37A-5  |
| 82C37A-4 | KS82C37A-5  |
| 82C37A-5 | KS82C37A-5  |
| 8255A    | KS82C55A-5  |
| 8255A-5  | KS82C55A-5  |
| 82C54A   | KS82C54-8   |
| 82C55A-8 | KS82C55A-8  |
| 82C55A-8 | KS82C55A-8  |
| 82C59A   | KS82C59A-8  |
| 82C59A-2 | KS82C59A-8  |
| 82C59A-8 | KS82C59A-8  |
| 82C84    | KS82C84A-5  |
| 82C84A   | KS82C84A-8  |
| 82C84A-1 | KS82C84A-10 |
| 82C88    | KS82C88-8   |
| 8288     | KS82C88-8   |

| LOGIC<br>DEVICES | SAMSUNG |
|------------------|---------|
| L5380            | KS53C80 |
| L53C80           | KS53C80 |

| MITSUBISHI | SAMSUNG    |
|------------|------------|
| 82C37A-4   | KS82C37A-5 |
| 82C37A-5   | KS82C37A-5 |
| 82C54-6    | KS82C54-8  |
| 82C54-8    | KS82C54-8  |
| 82C55A-5   | KS82C55A-5 |
| 82C55A-8   | KS82C55A-8 |
| 82C59A-5   | KS82C59A-8 |
| 82C59A-8   | KS82C59A-8 |

| NATIONAL | SAMSUNG |
|----------|---------|
| DP84C21  | KS84C21 |
| DP84C22  | KS84C22 |

| NCR  | SAMSUNG |
|------|---------|
| 5380 | KS53C80 |

| NEC      | SAMSUNG    |
|----------|------------|
| 82C37A-5 | KS82C37A-5 |
| 82C54-8  | KS82C54-8  |
| 82C55A-8 | KS82C55A-8 |
| 82C59A-8 | KS82C59A-8 |
| 82C84A-8 | KS82C84A-8 |
| 82C88-8  | KS82C88-8  |

| ОКІ       | SAMSUNG     |
|-----------|-------------|
| M82C37A-5 | KS82C37A-5  |
| M82C54-8  | KS82C54A-8  |
| M82C54-10 | KS82C54A-10 |
| M82C55A-8 | KS82C55A-8  |
| M82C59A-5 | KS82C59A-8  |
| M82C59A-8 | KS82C59A-8  |
| M82C84A-5 | KS82C84A-5  |
| M82C84A-8 | KS82C84A-8  |
| M82C88-5  | KS82C88-5   |
| M82C88-8  | KS82C88-8   |

| UMC                                 | SAMSUNG                               |
|-------------------------------------|---------------------------------------|
| UM8237A-3<br>UM8237A-4<br>UM8237A-5 | KS8237A-5<br>KS82C37A-5<br>KS82C37A-5 |
| UM8250A<br>UM8250B                  | KS82C50<br>KS82C50                    |
| UM8254-2                            | KS82C54A-8                            |
| UM8255A                             | KS82C55A-5                            |
| UM8259A-5                           | KS82C59A-8                            |
| UM82C84AE-8<br>UM82C84AE-10         | KS82C84A-8<br>KS82C84A-10             |
| UM82C88-5                           | KS82C88-5                             |







### INTRODUCTION

Samsung's Microprocessor Peripheral products are among the most reliable in the industry. Extensive qualification, monitor, and outgoing product programs are used to scrutinize all areas of product quality and reliability. Additionally, stringent controls and subsequent supporting documentation are applied to every wafer fabrication and assembly lot.

### **RELIABILITY THEORY**

This section is chiefly concerned with reliability. However, quality will be mentioned briefly, as reliability and quality are strongly interrelated.

The first concern of a customer is with the quality of incoming product. For this reason, Samsung utilizes tight outgoing quality procedures to assure all customers receive quality products. Details are outlined in another section. Additionally, lot-by-lot stressing, regular reliability monitors, exhaustive product qualification testing, and rigorous in-line process controls (details in another section) are all utilized to guarantee Samsung products are of the highest grade. Quality is Samsung's number one priority.

### QUALITY AND RELIABILITY PROGRAM

Three topics of prime concern regarding Samsung's quality programs are detailed below:

- A. Qualification Program
- B. Monitor Program
- C. Outgoing Quality Program

#### **Qualification Program**

In order for the Microprocessor Peripheral family to be qualified for mass production purposes, extensive reliability information has been compiled. The purpose was to simulate all relevant user conditions, via accelerated and standard methods, prior to customer shipments. In this way, the processing and design of VLSI devices are "wrung-out", and reliability strongly established, to ensure all product is of the highest quality.

The stresses used for qualification are detailed in another section (Reliability Test Results). Very stringent LTPD levels were applied to the various tests to guarantee a product quality level in the upper tier of the Microprocessor Peripheral market.

### **Monitor Program**

Frequently devices duplicate their qualification tests to give long-term reliability data on CSPII technology. In this way historical data is collected and analyzed over all part types and thus assures the customer of ongoing device quality. Not only is the product therefore verified at its initial stages, but trends are noted to track continual process stability. These results are summarized in reliability reports issued periodically by Samsung Semiconductor.

#### **Outgoing Quality Program**

All wafer lots are required to pass a "QC-Reliability-Gate" prior to product shipment. The purpose is to track "lot-by-lot" quality and reliability to catch any potential product anomally at the factory site.

The customer can then expect only quality material to be delivered from Samsung. Any lot that fails the procedure listed below is heavily scrutinized, to make sure that corrective action takes place immediately.

By paying such close attention to every lot, product costs are kept at a minimum. Samsung's customer return rate is extremely low, which is where our tough outgoing policy is most powerful. Such a tight clamp to protect our customers is how we can assure that all Samsung's products are released with the highest confidence level possible.

#### RELIABILITY AND PREDICTOR THEORY

#### Reliability

Reliability can be loosely characterized as long-term product quality.

There are two types of reliability tests: those performed during design and development, and those carried out in production. The first type is usually performed on a small sample, but for long periods or under very accelerated conditions to investigate wearout failures and to determine tolerances and limits in the design process. The second type of tests is performed periodically during production to check, maintain, and improve the assured quality and reliability levels. All reliability tests performed by Samsung are under conditions more severe than those encountered in the field, and although accelerated, are chosen to simulate stresses that devices will be subjected to in actual operation. Care is taken to ensure that the failure modes and mechanisms are unchanged.



Figure 1: Failure Rate Curve ("Bath Tub Curve")



#### **Fundamentals**

A semiconductor device is very dependent on its conditions of use (e.g., junction temperature, ambient temperature, voltage, current, etc.). Therefore, to predict failure rates, accelerated reliability testing is generally used. In accelerated testing, special stress conditions are considered as parametrically related to actual failure modes. Actual operating life time is predicted using this method. Through accelerated stresses, component failure rates are ascertained in terms of how many devices (in percent) are expected to fail for every 1000 hours of operation. A failure rate versus time of activity graph is shown below (the so-called "bath tub curve").

During the initial time period, products are affected by "infant mortality", intrinsic to all semiconductor technologies. End users are very sensitive to this parameter, which causes early assembly/operation failures of their system. Periodically Samsung reviews and publishes life time results. The goal is a steady shift of the limits as shown below.

#### Figure 2: Failure Rate



#### **Accelerated Humidity Tests**

To evaluate the reliability of products assembled in plastic packages. Samsung performs accelerated humidity stressing, such as the Pressure Cooker Test (PCT) and Wet High Temperature Life Test (WHOPL).

Figure 4 shows some results obtained with these tests, which illustrate the improvements in recent years. These improvements result mainly from the introduction of purer molding resins, new process methods, and improved cleanliness.





#### **Accelerated Temperature Tests**

Accelerated temperature tests are carried out at temperature in a range from 75° C to 200° C for up to 1000 hours. These tests allow Samsung to evaluate reliability rapidly and economically, as failure rates are strongly dependent on temperature.



The validity of these tests is demonstrated by the good correlation between data collected in the field and laboratory results obtained using the Arrhenius model. Figure 5 shows the relationship between failure rates and temperatures obtained with this model.

### Figure 4: Failure Rate versus Temperature



### FUNDAMENTAL THEORY FOR ACCELERATED TESTING

The accelerated life test is powerful because of its strong relation to failure physics. The Arrhenius model, which is generally used, is explained below.

#### 1. Arrhenius Model

This model can be applied to accelerated Operating Life Tests and uses absolute (Kelvin) temperatures.

$$L = A + Ea/K \cdot Tj$$

L : Lifetime

- A : Constant
- Ea : Activation Energy
- Tj : Absolute Junction temperature
- K : Boltzman's constant

If life L1 and L2 correspond to T1, T2:

L1 = L2 exp 
$$\left\{ \frac{Ea}{K} \left( \frac{1}{T1} - \frac{1}{T2} \right) \right\}$$

The actual junction temperature should be used and can be computed using the following relationship:

 $T_i = T_a + (P \times \theta_j a)$ 

Where Tj = Junction Temperature

Ta = Ambient Temperature

P = Actual Power Consumption

 $\theta_{ja}$  = Junction to Ambient Thermal Resistance (typically 100°C/W for a 16-pin PDIP).





TEMPERATURE 1/T (°K-1)

#### 2. Activation Energy Estimate

Clearly the choice of an appropriate activation energy, Ea, is of paramount importance. The different mechanisms which could lead to circuit failure are characterized by specific activation energies whose values are published in the literature. The Arrhenius equation describes the rate of many processes responsible for the degradation and failure of electronic components. It follows that the transition of an item from an initially stable condition to a defined degraded state occurs by a thermally activated mechanism. The time for this transition is given by an equation of the form:

MTBF = B EXP (Ea/KT) MTBF = Mean time between failures

The acceleration effect for a  $125^{\circ}$ C device junction test with respect to  $70^{\circ}$ C actual device junction operation is equal to 1000 for Ea = 1eV and 7 for Ea = 0.3eV.

Some words of caution are needed about published values of Ea:

- A. They are often related to high-temp tests where a single Ea (with high value) mechanisms has become dominant.
- B. They are specifically related to the devices produced by that supplier (and to its technology) for a given period of time.
- C. They could be modified by the mutual action of other stresses (voltage, mechanical, etc.)
- D. Field device-application conditions should be considered.



(Activation energy for each failure mode)

| Failure Mechanism  | Ea           |
|--------------------|--------------|
| Contamination      | 1 ~ 1.4 eV   |
| Polarization       | 1 eV         |
| Aluminum Migration | 0.5 ~ 1 eV   |
| Trapping           | 1 eV         |
| Oxide Breakdown    | 0.3 eV       |
| Silicon Defects    | 0.3 ~ 0.5 eV |



Figure 6: Life Hours



### Failure Rate Predication

Accelerated testing projects the failure rate of products. By derating the data at different conditions, the life expectancy at actual operating conditions can be predicted. In its simplest form the failure rate (at a given temperature) is:

$$FR = \frac{N}{DH}$$

...

Where FR = Failure Rate

- N = Number of failures
  - D = Number of components
  - H = Number of testing hours

If we intend to determine the FR at different temperatures, an acceleration factor must be considered. Some failure modes are accelerated via temperature stressing based upon the accelerations of the Arrhenius Law.

For two different temperatures:

FR (T1) = FR (T2) exp 
$$\left\{ \frac{Ea}{K} \left( \frac{1}{T1} - \frac{1}{T2} \right) \right\}$$

FR (T1) is a point estimate, but to evaluate this data for an interval estimate, we generally use  $X^2$  (chi square) distribution. An example follows:

### Failure Rate Evaluation

Unit: %/1000HR

| Dev.×Hours<br>at 125°C | Fail | Failure Rate   | at 60% C | onfidenc | e Level |
|------------------------|------|----------------|----------|----------|---------|
| 17 × 106               | 2    | Point Estimate | 85° C    | 70°C     | 55°C    |
|                        | -    | 0.18           | 0.0068   | 0.0018   | 0.00036 |

The activation energy, from analysis, was chosen as 1.0 eV based upon test results. The failure rate at the lower operating temperature can be extrapolated by an Arrhenius plot.

### **RELIABILITY TESTS**

Samsung has established a comprehensive reliability program to monitor and ensure the ongoing reliability of the Microprocessor Peripheral family. This program involves not only reliability data collection and analysis on existing parts, but also rigorous in-line quality controls for all products.

Listed below are details of tests performed to ensure that manufactured product continues to meet Samsung's stringent quality standards. In-line quality controls are reviewed extensively in later sections.



The tests run by the Quality Department are accelerated tests, serving to model "real world" applications through boosted temperatures, voltages, and/or humidities. Accelerated conditions are used to derive device knowledge through means quicker than that of typical application situations. These accelerated conditions are then used to assess differing failure rate mechanisms that correlate directly with ambient conditions.

Following are summaries of various stresses (and their conditions) run by Samsung on Microprocessor Peripheral devices.

### High Temperature Operating Life ( $V_{CC} = 7V$ , 125°C, Dynamic)

The high temperature operating life test is used to accelerate failure mechanisms by operating the devices at an elevated temperature. The data obtained by this life test is translated to device temperatures using the Arrhenius relationship; exp (-Ea/kT), where Ea is the activation energy, k is Bolzmann's constant, and T is the absolute temperature for the failure calculation. The important step in predicting the failure rate is to determine the failure mechanism and the corresponding failure activation energy.

### Wet High Temperature Operating Life (V<sub>CC</sub> = 5.5V, 85° C, 85% R.H., Static)

Wet high temperature operating life test is used to accelerate failure mechanisms by applying static bias on alternate pins at high temperature and humidity ambient (85° C/85% R.H.). This test checks for resistance to moisture penetration by using an electrolytic principle to accelerate corrosive mechanisms.

### Pressure Cooker Test (Unbiased, 121°C, 15 PSIG, 100% R.H.)

The Pressure Cooker Test checks for resistance to moisture penetration. A highly pressurized vessel is used to force water (thereby promoting corrosion) into packaged devices located within the vessel.

### High Temperature Storage (Unbiased, 150°C)

High Temperature Storage is utilized to test for both package and die weaknesses. For example, sensitivities to ionic contamination and bond integrity are closely scrutinized.

### **Temperature Cycling** (Unbiased, -65°C to +150°C, air)

This stress uses a chamber with alternating temperatures of -65°C and +150°C (air ambient) to thermally cycle devices within it. No bias is applied. The cycling checks for mechanical integrity of the packaged device, in particular bond wires and die attach, along with metal/ polysilcon microcracks.

### Thermal Shock (Unbiased, -65°C to +150°C, liquid)

This stress uses a chamber with alternating temperatures of  $-65^{\circ}$  C to  $+150^{\circ}$  C (liquid ambient) to thermally cycle devices within it. No bias is applied. The cycling is very rapid, and primarily checks for die/package compatibility.

### Wet High Temperature Storage (60°C, 90% R.H.)

Used to evaluate the moisture resistance of plasticencapsulated components. This test independently and collectively looks at molding compounds, lead frames, and passivation, which are all connected via humidity resistances.

**Electrostatic Damage Test (ESD)** ( $1.5K\Omega$ , 100pF, 5 stresses per voltage polarity, 100V increments)

ESD stressing tests the integrity of the input protection circuitry to withstand high voltage spikes. High values will ensure adequate resistance to handling, handlers, and other noisy environments where static voltage discharges commonly occur.

### PROCESS CONTROL

### General Process Control

The general purpose flow in Samsung is shown in Figure 9. This illustration contains the standard process flow from incoming parts and materials to customer shipment.

### Wafer Fabrication

#### **Process Controls**

The Quality Control program utilizes the following methods of control to achieve its previously stated objectives: process audits, environmental monitors, process monitors, lot acceptance inspections, and process integrity audits.



### Definitions

The essential method of the Quality Control Program is defined as follows:

- 1. Process audit-Performed on all operations critical to product quality and reliability.
- Environmental monitor-Monitors concerning the process environment; i.e., water purity, temperature, humidity, particle counts.
- Process monitor-Periodic inspection at designated process steps for verification of manufacturing inspection and maintenance of process average. These inspections provide both attribute and variable data.
- Lot acceptance-Lot-by-lot sampling. This sampling method is reserved for those operations deemed as critical and require special attention.



à

### **QUALITY and RELIABILITY**

Figure 7: General Process Flow Chart





### **Environmental Monitor**

| Process    | Control Item                                                        | Spec. Limit                                                                                                                                                   | Insp. Frequency                                     |
|------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| Clean Room | Temperature     Humidity     Particle     Air Velocity              | <ul> <li>Individual Spec.</li> <li>Individual Spec.</li> <li>Individual Spec.</li> <li>Individual Spec.</li> <li>Individual Spec.</li> </ul>                  | 24 Hrs.<br>24 Hrs.<br>24 Hrs.<br>24 Hrs.<br>24 Hrs. |
| D.I. Water | <ul> <li>Particle</li> <li>Bacteria</li> <li>Resistivity</li> </ul> | <ul> <li>5 ea/50ml (0.8μ)</li> <li>50 colonies/100ml (0.45μ)</li> <li>Main (Line): More than 15 Mohm-cm</li> <li>Using point: More than 14 Mohm-cm</li> </ul> | 24 Hrs.<br>Weekly<br>24 Hrs.<br>24 Hrs.             |

\* Instruments

- FMS (Facility Monitoring System) HIAC/ROYCO
- CPM (Central Particle Monitoring System-Dan Scientific)
- Liquid Dust Counter Etch Rate
- Filtration System for Bacterial check
- Air Particle counter
- Air Velocity meter

### **Process Monitor**

| Process   | Control Item                                                                                                                                                                                               | Spec. Limit                                                                                                                                                                                                                                          | Insp. Frequency                                                                                |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|
| Photo     | <ul> <li>Aligner N<sub>2</sub> Flow Rate</li> <li>Aligner Vacuum</li> <li>Aligner Air</li> <li>Aligner Pressure</li> <li>Aligner Intensity</li> <li>Coater Soft Bake<br/>Temperature<br/>Vacuum</li> </ul> | <ul> <li>Individual Spec.</li> </ul> | Once/Shift<br>Once/Shift<br>Once/Shift<br>Once/Shift<br>Once/Shift<br>Once/Shift<br>Once/Shift |
| Etch      | <ul> <li>Etchant Temp.</li> <li>Etch Rate</li> <li>Spin Dryer N<sub>2</sub> Flow<br/>RPM</li> <li>Hard Bake Temp.<br/>N<sub>2</sub> Flow</li> </ul>                                                        | <ul> <li>Individual Spec.</li> </ul>                                                     | Once/Shift<br>Once/Shift<br>Once/Shift<br>Once/Shift<br>Once/Shift<br>Once/Shift               |
| Thin Film | <ul><li>Cooling Water Temp.</li><li>Thickness</li></ul>                                                                                                                                                    | <ul> <li>26 ± 3°C</li> <li>Individual Spec.</li> </ul>                                                                                                                                                                                               | Once/Shift<br>Once/Shift                                                                       |
| CVD       | Pin Hole     Thickness                                                                                                                                                                                     | <ul><li>Individual Spec.</li><li>Individual Spec.</li></ul>                                                                                                                                                                                          | Once/Shift<br>Once/Shift                                                                       |
| Diffusion | <ul> <li>Tube Temp.</li> <li>C-V Plot Run<br/>Tube</li> <li>Sheet Resistance</li> <li>Thickness</li> </ul>                                                                                                 | <ul> <li>Individual Spec.</li> <li>Individual Spec.</li> <li>Individual Spec.</li> <li>Individual Spec.</li> <li>Individual Spec.</li> </ul>                                                                                                         | Once/Shift<br>Once/Shift<br>Once/10 days<br>Once/Shift<br>Once/Shift                           |



### **Raw Material Incoming Inspection**

### 1. Mask Inspection

| Defect Detection   | <ul> <li>Pinhole &amp; Clear-extension</li> <li>Opaque Projection &amp; Spots</li> <li>Scratch/Particle/Stain</li> <li>Substrate Crack/Glass-chip</li> <li>Others</li> </ul> | All Masks              | <ul> <li>Defect Size ≤ 1.5µm</li> <li>Defect Density ≤ 0.124EA/cm<sup>2</sup></li> </ul> |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------|
| Registration       | <ul> <li>Run-out<br/>(X-Y Coordinate)</li> <li>Orthogonality</li> <li>Drop-in Accuracy</li> <li>Die Fit/Rotation</li> </ul>                                                  | 20%<br>• All New Masks | ±0.75μm<br>±0.75μm<br>±0.50μm<br>±0.50μm                                                 |
| Critical Dimension | Critical Dimension                                                                                                                                                           | All Masks              | Purchasing Spec.                                                                         |

### \* Instrument

3

- Auto mask inspection system for defect-detection (NJS 5MD-44)
- Comparator for registration (MVG 7X7)
- Automatic linewidth measuring system for CD (MPV-CD)

### 2. Wafer Inspection

| Purpose     | Insp. Items                                                                            | Sample   | Remarks                 |
|-------------|----------------------------------------------------------------------------------------|----------|-------------------------|
| Structural  | Crystallographic Defect                                                                | All Lots | Sirtl Etch              |
| Electrical  | Resistivity     Conductivity                                                           | All Lots | Monitor Water           |
| Dimensional | <ul> <li>Thickness</li> <li>Diameter</li> <li>Orientation</li> <li>Flatness</li> </ul> | All Lots | TTV, NTV, Epi-thickness |
| Visual      | <ul><li>Surface Quality</li><li>Cleanliness</li></ul>                                  | All Lots | Purchasing Spec.        |

\* Instrument

- 4 point probe for resistivity (Kokusai VR-40A, Tencor sonogage, ASM AFPP)
- Flatness measuring system (Siltec)
- Epi. layer thickness gauge (Digilab FTG-12, Qualimatic S-100)
- Automatic Surface Insp. System (Aeronca Wis-150)
- Non-contact thickness gauge (ADE6034)



### In-Process Quality Inspection (FAB)

Manufacturing Section

| Process Step            | Process Control Insp.                                 | Frequency                                                                         |
|-------------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------|
| Oxidation               | Oxide Thickness                                       | All Lots                                                                          |
| Diffusion               | Oxide Thickness<br>Sheet Resistance<br>Visual         | All Lots<br>All Lots<br>All Lots                                                  |
| Photo                   | Critical Dimension<br>Visual<br>Mask Clean Inspection | All Lots (MOS)<br>All Lots<br>All Masks with Spot Light (MOS) or Microscope (BIP) |
| Etch                    | Critical Dimension<br>Visual                          | All Lots<br>All Wafers                                                            |
| Thin Film               | Metal Thickness<br>Visual                             | All Lots<br>All Lots                                                              |
| I <sub>ON</sub> Implant | Sheet Resistance                                      | All Lots (Test Wafer)                                                             |
| Low Temp.               | Thickness                                             | All Lots                                                                          |
| Oxide                   | Visual                                                | All Lots                                                                          |
| E-Test                  | Electrical Characteristics                            | All Lots                                                                          |
| Fab. Out                | Visual                                                | All Wafers                                                                        |

### 2. FAB, QC Monitor/Gate

| Process Step       | FAB, QC Insp.                                       | Frequency                                                    |
|--------------------|-----------------------------------------------------|--------------------------------------------------------------|
| Oxidation          | Oxide Thickness<br>C-V Test on Tubes<br>Visual      | Once/Shift<br>Once/10 Days and After CLN.<br>Once/Shift      |
| Diffusion          | Oxide Thickness<br>C-V Test on Tubes<br>Visual      | Once/Shift<br>Once/10 Days and After CLN.<br>Once/Shift      |
| Photo              | Critical Dimension<br>Visual<br>Mask CLN Inspection | All Lots (MOS)<br>Once/Shift<br>All Masks After 10 Times Use |
| Etch               | Critical Dimension<br>Visual                        | All Lots (MOS)<br>All Lots                                   |
| Thin Film          | C-V Test on Tubes<br>on Lots<br>Reflectivity        | Once/10 Days and After CLN.<br>Once/Shift<br>Once/Shift      |
| Low Temp.<br>Oxide | Refractive Index,<br>Wt% of Phosphorus<br>Visual    | 1 Test Wafer/Lot<br>1 Test Wafer/Lot<br>1 Test Wafer/Lot     |
| E-Test             | Measuring Data                                      | All Lots                                                     |
| Calibration        | Instrument for Thickness<br>and C.D. Measuring      | Once/week                                                    |



3. Photo/Etch process quality control

| Process Flow | Process Step               | MFG. Control Item                                                                                            | QC Monitor/Gate                                                                         |
|--------------|----------------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| Q            | Prebake                    | Oven PM, Temperature<br>Time                                                                                 | Oven-Particle Temp<br>N <sub>2</sub> Flow Rate                                          |
|              | Photo Resist (PR)<br>—spin | Thickness Machine PM                                                                                         |                                                                                         |
| Å            | Soft Bake                  | Oven PM, Temperature<br>Time                                                                                 | Temp. N <sub>2</sub> Flow Rate                                                          |
| 0            | Align/Expose               | Light Uniformity<br>Alignment, Focus Test<br>Mask Clean Inspection<br>Mask Clean Exposure<br>Light Intensity | Light Intensity<br>Mask Clean Insp.                                                     |
| <b></b>      | Develop                    | Equipment PM<br>Solution Control                                                                             | Vacuum                                                                                  |
| Ļ            | Develop<br>Check           | PRC.D.'S Alignment<br>Particles<br>Mask and Resist Defects                                                   |                                                                                         |
|              | QC Inspection              |                                                                                                              | Critical Dimension                                                                      |
| $\phi$       | Hard Bake                  | Oven PM, Temperature<br>Time                                                                                 | Temp.<br>N <sub>2</sub> Flow Rate                                                       |
| 0            | Etch                       | Etch rate, Equipment<br>PM & Settings, Etch<br>Time to Clear                                                 | Etchant Temp.<br>Etch Rate                                                              |
|              | Inspection                 | Over/Under                                                                                                   |                                                                                         |
| Ý            | PR Strip                   | Machine-PM                                                                                                   |                                                                                         |
|              | Final Check                | C.D.'S Over and under<br>Etch, Particles, PR Residue,<br>Defects, Scratches                                  |                                                                                         |
| $\diamond$   | QC Inspection              |                                                                                                              | Same as Final Check.<br>However, more intense on<br>limited sample basis.<br>(AQL 6.5%) |

4. Reliability-related Interlayer Dielectric, Metallization, and Passivation Process Quality Control Monitor

| Item                                           | Frequency |
|------------------------------------------------|-----------|
| Wt% Phosphorus Content of the Dielectric Glass | 1/Shift   |
| Metallization Interconnect                     | 1/Month   |
| Al Step Coverage                               | 1/Month   |
| Metallization Reflectivity                     | 1/Shift   |
| Passivation Thickness and Composition          | 1/Shift   |
| Thin Film Defect Density                       | 1/Shift   |



Figure 8: General Water Fabrication Flow

| Process Flow | N                                                   | Process Step                                                 | Major Control Item                                                                                  |
|--------------|-----------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
|              | Y                                                   | Wafer and Mask Input                                         |                                                                                                     |
|              | Starting Material<br>Incoming Inspection            | Mask: (See mask Inspection)<br>Wafer: (See wafer Inspection) |                                                                                                     |
|              | 0                                                   | Wafer Sorting and Labelling                                  | Resistivity                                                                                         |
|              | $\phi$                                              | Initial Oxidation                                            | Oxide Thickness                                                                                     |
|              | •••                                                 | Photo                                                        | <ul> <li>(See manufacturing section)</li> <li>(See FAB, QC Monitor/gate)</li> </ul>                 |
|              | $\Box$                                              | Inspection                                                   | <ul> <li>Critical Dimension</li> <li>Visual/Mech — Major: AQL 1.0%<br/>— Minor: AQL 6.5%</li> </ul> |
| Diff'n       | $\diamond$                                          | QC Gate                                                      | Critical Dimension                                                                                  |
| Metal        | $\left( \begin{array}{c} \\ \\ \end{array} \right)$ | Etch                                                         | <ul> <li>(See manufacturing section)</li> <li>(See FAB, QC Monitor/gate)</li> </ul>                 |
|              |                                                     | Inspection                                                   | <ul> <li>Critical Dimension</li> <li>Visual/Mech — Major: AQL 1.0%<br/>— Minor: AQL 6.5%</li> </ul> |
|              | $\Diamond$                                          | QC Gate                                                      | <ul><li>Critical Dimension</li><li>Visual/Mech</li></ul>                                            |
|              |                                                     | Diffusion Metallization                                      | (See in-process Quality Inspection)                                                                 |
|              | 0                                                   | E-test                                                       | Electrical Characteristics                                                                          |

•



### Figure 8: General Wafer Fabrication Flow (Continued)

| Process Flow | Process Step                 | Major Control Item                                                                            |  |
|--------------|------------------------------|-----------------------------------------------------------------------------------------------|--|
| $\diamond$   | QC Gate                      | Electrical Characteristics                                                                    |  |
| $\phi$       | Back-Lap                     | • Thickness                                                                                   |  |
| $\phi$       | Back Side Evaporation        | Thickness, Time Evaporation Rate                                                              |  |
|              | Final Inspection             | All Wafers Screened (Visual/Mech)                                                             |  |
| $\diamond$   | QC Fab. Final Gate           | <ul> <li>Visual/Mech.</li> <li>Major: AQL 1.0%</li> <li>Minor: AQL 6.5%</li> </ul>            |  |
| <b>•</b>     | EDS (Electrical Die Sorting) |                                                                                               |  |
| $\diamond$   | QC Gate                      | Function Monitor                                                                              |  |
| $\phi$       | Sawing                       |                                                                                               |  |
| $\Box$       | Inspection                   | Chip Screen                                                                                   |  |
| $\diamond$   | QC Final Inspection          | <ul> <li>AQL 1.0%</li> <li>Fab. Defect</li> <li>Test Defect</li> <li>Sawing Defect</li> </ul> |  |
| Die Attach   |                              |                                                                                               |  |



### QUALITY and RELIABILITY

### ASSEMBLY

The process control and inspection points of the assembly operation are explained and listed below:

1. Die Inspection:

Following 100% inspection by manufacturing, inprocess Quality Control samples each lot according to internal or customer specifications and standards.

2. Die Attach Inspection:

Visual inspection of samples is done periodically on a machine/operator basis. Die Attach techniques are monitored and temperatures are verified.

3. Die Shear Strength:

Following Die Attach, Die Shear Strength testing is performed periodically on a machine/operator basis. Either manual or automatic die attach is used.

4. Wire Bond Inspection:

Visual inspection of samples is complemented by a wire pull test done periodically during each shift. These checks are also done on a machine/operator basis and XR data is maintained.

5. Pre-Seat/Pre-Encapsulation Inspection:

Following 100% inspection of each lot, samples are taken on a lot acceptance basis and are inspected according to internal or customer criteria.

6. Seal Inspection:

Periodic monitoring of the sealing operation checks the critical temperature profile of the sealing oven for both glass and metal seals.

7. Post-Seal Inspection:

Subsequent to a 100% visual inspection, In-Process Quality Control samples each for conformance to visual criteria.

#### Sampling Plans

- Sampling plans are based on an AQL (Acceptable Quality Level) concept and are determined by internal or by customer specifications.
- 2. Raw Material Incoming Inspection.

| Material           | inspection item                                                                                                                         | Acceptable Quality Level                                                                                    |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| Lead Frame         | <ol> <li>1) Visual Inspection</li> <li>2) Dimension Inspection</li> <li>3) Function Test</li> <li>4) Work Test</li> </ol>               | LTPD 10%, C = 2<br>LTPD 20%, C = 0<br>LTPD 20%, C = 0<br>LTPD 20%, C = 0                                    |
| Wafer              | 1) Visual Inspection                                                                                                                    | AQL 0.65%                                                                                                   |
| Au/Al Wire         | <ol> <li>Visual Inspection</li> <li>Bond Pull Strength Test</li> <li>Bondability Test</li> <li>Chemical Composition Analysis</li> </ol> | n:5, C= 0<br>n:13, C= 0<br>Critical Defect: 0.65%<br>Major Defect: 1.0%<br>Minor Defect: 1.5%<br>n:5, C = 0 |
| Molding Compound   | <ol> <li>Visual Inspection</li> <li>Moldability Test</li> <li>Chemical Composition Analysis</li> </ol>                                  | n:5, C = 0<br>Critical Defect: 0.15%<br>Major Defect: 1.0%<br>Minor Defect: 1.5%<br>n:5, C = 0              |
| Packing Tube & Pin | <ol> <li>Visual Inspection</li> <li>Dimension Inspection</li> <li>Electro-Static Inspection</li> <li>Hardness Test</li> </ol>           | LTPD 15%, C = 2<br>LTPD 15% C = 2<br>n:5, C = 0<br>n:5, C = 0                                               |
| Solder             | <ol> <li>Visual Inspection</li> <li>Weight Inspection</li> <li>Chemical Composition Analysis</li> </ol>                                 | LTPD 20% C = 0<br>LTPD 20% C = 0<br>LTPD 20% C = 0                                                          |



. 32

| Material             | Inspection Item                                                                                                               | Acceptable Quality Level                                                         |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| Flux                 | <ol> <li>Acidity Test</li> <li>Specific Gravity Test</li> <li>Chemical Composition Analysis</li> </ol>                        | LTPD 20% C = 0<br>LTPD 20% C = 0<br>LTPD 20% C = 0                               |
| Solder Preform       | <ol> <li>Visual Inspection</li> <li>Work Test</li> <li>Chemical Composition Analysis</li> </ol>                               | AQL 1.0%<br>AQL 1.0%<br>AQL 1.0%                                                 |
| Coating Resin        | <ol> <li>Visual Inspection</li> <li>Work Test</li> <li>Chemical Composition Analysis</li> </ol>                               | AQL 1.0%<br>AQL 1.0%<br>AQL 1.0%                                                 |
| Marking Ink          | <ol> <li>Work Test</li> <li>Mark Permanency Test</li> </ol>                                                                   | Critical Defect: 0.15%<br>Major Defect: 1.0%<br>Minor Defect: 1.5%<br>n:5, C = 0 |
| Chip Carrier         | <ol> <li>Visual Inspection</li> <li>Dimension Inspection</li> <li>Electro-Static Inspection</li> <li>Hardness Test</li> </ol> | LTPD 15% C = 2<br>LTPD 15% C = 0<br>n:5, C = 0<br>n:5, C = 0                     |
| Vinyl Pack           | <ol> <li>1) Visual Inspection</li> <li>2) Work Test</li> <li>3) Electro-Static Inspection</li> </ol>                          | LTPD 20% C = 0<br>LTPD 20% C = 0<br>LTPD 15% C = 0                               |
| Ад Ероху             | <ol> <li>Work Test</li> <li>Chemical Composition Analysis</li> </ol>                                                          | n:8, C = 0<br>n:8, C = 0                                                         |
| Letter Marking       | 1) Visual Inspection<br>2) Work Test                                                                                          |                                                                                  |
| Spare Parts & Others | <ol> <li>Dimension Inspection</li> <li>Visual Inspection</li> </ol>                                                           | n:5, C = 0<br>n:5, C = 0                                                         |

### 2. Raw Material Incoming Inspection (continued)

### 3. In Process Quality Inspection

A. Assembly Lot Acceptance Inspection

(1) Acceptance quality level for wire bond gate inspection

| Defect Class    | Inspection Level |                                                                                                                                                               | Type of Defect                                                                                                                               |
|-----------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| Critical Defect | AQL 0.65%        | <ul> <li>Missing Metal</li> <li>Chip Crack</li> <li>No Probe</li> <li>Epoxy on Die</li> <li>Mixed Device</li> <li>Wrong Bond</li> <li>Missing Bond</li> </ul> | <ul> <li>Diffusion Defect</li> <li>Ink Die</li> <li>Exposed Contact</li> <li>Bond Short</li> <li>Die Lift</li> <li>Broken Wire</li> </ul>    |
| Major Defect    | AQL 1.0%         | <ul> <li>Metal Missing</li> <li>Metal Adhesion</li> <li>Pad Metal Discolored</li> <li>Tilted Die</li> <li>Die Orientation</li> <li>Partial Bond</li> </ul>    | <ul> <li>— Oxide Defect</li> <li>— Probe Damage</li> <li>— Metal Corrosion</li> <li>— Incomplete Wetting</li> <li>— Weakened Wire</li> </ul> |



| Defect Class | Inspection Level |                                                                                                                                      | Type of Defect                                                                                         |
|--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|
| Minor Defect | AQL 1.5%         | <ul> <li>Adjacent Die</li> <li>Passivation Glass</li> <li>Die Attach Defect</li> <li>Wire Loop Height</li> <li>Extra Wire</li> </ul> | <ul> <li>Contamination</li> <li>Ball Size</li> <li>Wire Clearance</li> <li>Bond Deformation</li> </ul> |

### 3. In Process Quality Inspection (continued)

### (2) Acceptance quality level for Mold/Trim gate inspection

| Defect Class    | Inspection Level | ł                                                                                           | Kind of Defect                                                                     |
|-----------------|------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| Critical Defect | AQL 0.15%        | <ul> <li>Incomplete Mold</li> <li>Void, Broken Package</li> <li>Misalignment</li> </ul>     | — Deformation<br>— No Plating<br>— Broken Lead                                     |
| Major Defect    | AQL 0.4%         | <ul> <li>Ejector Pin Defect</li> <li>Package Burr</li> <li>Flash on Lead</li> </ul>         | <ul> <li>Crack, Lead Burr</li> <li>Rough Surface</li> <li>Squashed Lead</li> </ul> |
| Minor Defect    | AQL 0.65%        | <ul> <li>Lead Contamination</li> <li>Poor Plating</li> <li>Package Contamination</li> </ul> | - Bent Lead                                                                        |

### B. In-process monitor inspection

| Inspection Item                                                     | Frequency                               | Reference                       |
|---------------------------------------------------------------------|-----------------------------------------|---------------------------------|
| Die Shear Test                                                      | Each Lot                                | MIL-STD-883C, 2019-2            |
| <ul> <li>Bond Strength Test</li> </ul>                              | Each Lot                                | MIL-STD-883C, 2011-4            |
| <ul> <li>Solderability Test</li> </ul>                              | Weekly                                  | MIL-STD-883C, 2003-3            |
| <ul> <li>Mark Permanency Test</li> </ul>                            | Weekly                                  | MIL-STD-883C, 2015-4            |
| <ul> <li>Lead Integrity Test</li> </ul>                             | Weekly                                  | MIL-STD-883C, 2004-4            |
| <ul> <li>In-Process Monitor<br/>Inspection for Product</li> </ul>   | 4 Times/Shift/Each Process              | Identify for Each Control Limit |
| <ul> <li>X-Ray Monitor<br/>Inspection for Molding</li> </ul>        | 2 Times/Shift/Mold Press                | Identify for Each Control Limit |
| <ul> <li>Monitor Inspection<br/>for Production Equipment</li> </ul> | 2 Times/Shift/Each Unit of<br>Equipment | Identify for Each Control Limit |

### 4. Outgoing quality inspection plan (LTPD)

| Defect Class                            | Criteria | Kind of Defect                                                                               |  |
|-----------------------------------------|----------|----------------------------------------------------------------------------------------------|--|
| Critical Defect<br>electrical<br>visual | 1%       | Open, short<br>Wrong configuration, no marking                                               |  |
| Major Defect<br>eletrical<br>visual     | 1.5%     | Items which affect reliability most strongly                                                 |  |
| Minor Defect<br>electrical<br>visual    | 2%       | Items which minimally or do<br>not affect reliability at all<br>(cosmetic, appearance, etc.) |  |



Star 1

### Figure 9: General Assembly Flow

| Process Flow      | Process Step              | Major Control Item                                                                                                                                                                                                         |
|-------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $\nabla$ $\nabla$ | Wafer                     |                                                                                                                                                                                                                            |
|                   | Wafer Incoming Inspection | Q.C. Wafer Incoming Inspection AQL 4.0%                                                                                                                                                                                    |
| ↓                 | Tape Mount                |                                                                                                                                                                                                                            |
|                   | Sawing Q.C. Monitor       | Q.C. Monitoring:         — Chip-out       — Scratch         — Crack       — Sawing Discoloration         — Sawing-speed       — Cut Count         — D.I. Purity       — CO <sub>2</sub> Bubble Purity                      |
|                   | Visual Inspection         | 100% Screen:<br>— FAB Defect<br>— EDS Test Defect<br>— Sawing & Scratch Defect                                                                                                                                             |
| $\diamond$        | Q.C. Gate                 | 1st AQL 1.0%<br>Reinspection AQL: 0.65%                                                                                                                                                                                    |
| $\nabla$          | Lead Frame (L/F)          |                                                                                                                                                                                                                            |
|                   | Lead Frame Incoming       | <ul> <li>* Q.C. L/F Incoming Inspection<br/>Acceptance Quality Level</li> <li>— Dimension: LTPD 20%, C = 0</li> <li>— Visual &amp; Mechanical: LTPD 10%, C = 2</li> <li>— Functional Work Test: LTPD 10%, C = 2</li> </ul> |
|                   | Die Attach (D/A)          |                                                                                                                                                                                                                            |
|                   | Q.C. Monitor              | <ul> <li>* Q.C. D/A Monitor Inspection</li> <li>1. Bond force</li> <li>2. Frequency: 4 Times/Station/Shift</li> <li>3. Sample: 24 ea Time</li> <li>4. Acceptance Criteria</li> </ul>                                       |
|                   |                           | Defect Acceptance Reject                                                                                                                                                                                                   |
|                   |                           | Critical 0 1                                                                                                                                                                                                               |
|                   |                           | Major 1 2                                                                                                                                                                                                                  |
|                   | Cure                      |                                                                                                                                                                                                                            |



### Figure 9: General Assembly Flow (Continued)

| Process Flow | Process Step             | Major Control Item                                                                                                                                                                                                                                                                                       |
|--------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              | Q.C. Monitor             | <ul> <li>* Q.C. Cure Monitor Inspection</li> <li>1. Control Item <ul> <li>Temperature</li> <li>In/Out Time</li> </ul> </li> <li>2. Frequency <ul> <li>1 Time/Shift</li> </ul> </li> </ul>                                                                                                                |
| $ $ $\nabla$ | Au Wire                  |                                                                                                                                                                                                                                                                                                          |
|              | Bonding Wire             | <ul> <li>* Q.C. Au Wire Incoming Inspection</li> <li>1. Visual Inspection: N = 5, C = 0</li> <li>2. Bond Pull Test Strength Test: N = 13, C = 0</li> <li>3. Bond Ability Test <ul> <li>Critical Defect: AQL 0.65%</li> <li>Major Defect: AQL 1.0%</li> <li>Minor Defect: AQL 1.5%</li> </ul> </li> </ul> |
| $\phi$       | Wire Bonding (W/B)       |                                                                                                                                                                                                                                                                                                          |
|              | 100% Visual Inspection   |                                                                                                                                                                                                                                                                                                          |
|              | Q.C. Monitor             | * Q.C. W/B Monitor Inspection<br>1. Frequency: 6 Times/Machine/Shift                                                                                                                                                                                                                                     |
| $ \diamond$  | Q.C. Gate                | <ol> <li>Q.C. Acceptance Quality Level         <ul> <li>Critical Defect: AQL 0.65%</li> <li>Major Defect: AQL 1.0%</li> <li>Minor Defect: AQL 1.5%</li> </ul> </li> </ol>                                                                                                                                |
|              | Mold Compound            |                                                                                                                                                                                                                                                                                                          |
|              | Incoming Inspection Mold | * Moldability Test<br>— Critical Defect: AQL 0.15%<br>— Major Defect: AQL 1.0%<br>— Minor Defect: AQL 1.5%                                                                                                                                                                                               |
| <b>\$</b>    | Mold                     |                                                                                                                                                                                                                                                                                                          |
|              | Q.C. Monitor             | <ul> <li>* Q.C. Mold Monitor Inspection</li> <li>1. In-Process Monitor Inspection <ul> <li>Frequency: 4 Times/Station/Shift</li> <li>Sample: 200 Units/Time</li> </ul> </li> <li>2. Acceptance Quality Level <ul> <li>Critical Defect: AQL 0.25%</li> <li>Major Defect: AQL 0.4%</li> </ul> </li> </ul>  |



### Figure 9. General Assembly Flow (Continued)

| Process Flow                                                                                                                                   | Process Step | Major Control Item                                                                                                                                                                            |
|------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>O</b>                                                                                                                                       | Cure         |                                                                                                                                                                                               |
|                                                                                                                                                | Q.C. Monitor | *Q.C. Cure Monitor Inspection<br>1. Control Item<br>— Temperature<br>— In/Out Time<br>2. Frequency<br>— 1 Time/Shift                                                                          |
| <b>\$</b>                                                                                                                                      | Deflash      |                                                                                                                                                                                               |
|                                                                                                                                                | Q.C. Monitor | *Q.C. Cure Monitor Inspection<br>1. Control Item<br>— Pressure<br>— Belt Speed<br>— Visual/Mechanical Inspection<br>2. Frequency: 4 Times/Mach/Shift<br>3. Identify each Defect Control Limit |
| <b>_</b>                                                                                                                                       | TRIM/BEND    |                                                                                                                                                                                               |
|                                                                                                                                                | Q.C. Monitor | *Q.C. Trim/Bend Monitor Inspection<br>1. Visual Inspection<br>2. Frequency: 4 times/Station/Shift                                                                                             |
| <b>_</b>                                                                                                                                       | Solder       | 100% Visual Inspection                                                                                                                                                                        |
| $\diamond$                                                                                                                                     | Q.C. Monitor | * Q.C. Solder Monitor Inspection<br>1. Frequency: 4 Times/Mach/Shift<br>2. Criteria<br>— Critical Defect: AQL 0.65%<br>— Major Defect: AQL 1.0%                                               |
| $\square \qquad \qquad$ | Q.C. Gate    | * Q.C. Mold Gate<br>— Acceptance Criteria<br>Critical Defect: AQL 0.15%<br>Major Defect: AQL 0.4%<br>Minor Defect: AQL 0.65%                                                                  |
| <b>\</b> ]                                                                                                                                     | Test         | 100% Electrical Test                                                                                                                                                                          |
|                                                                                                                                                | Q.C. Monitor | Correlation Sample Reading for Initial Device Test                                                                                                                                            |
| $ \phi_{$                                                                                                                                      | Mark         | 100% Visual Inspection                                                                                                                                                                        |



2

.

37
# **QUALITY and RELIABILITY**

# Figure 9: General Assembly Flow (Continued)

| Process Flow  | Process Step                                    | Major Control Item                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|---------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| $\bigcirc$    | PRT Monitoring (Process<br>Reliability Testing) | <ol> <li>PRT for Microprocessor Peripheral         <ul> <li>HTRB (48 Hrs) HTGB (48 Hrs)</li> <li>other (when applicable)</li> </ul> </li> <li>Acceptance Criteria: LTPD 10%</li> </ol>                                                                                                                                                                                                                                                                                             |  |  |  |  |
|               | Q.C. Monitor                                    | * Q.C. Marking Monitor Inspection<br>— Frequency: 4 Times/Station/Shift<br>— Sample: 24 Units/Time<br>— Identify for Each C.L.<br>— Acceptance Criteria                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|               |                                                 | Defect Acceptance Reject                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|               |                                                 | Critical 0 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|               |                                                 | Major 1 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| $   \diamond$ | Q.C. Gate                                       | * Q.C. Final Acceptance Level<br>— Critical Defect: AQL 0.15%<br>— Major Defect: AQL 0.4%<br>— Minor Defect: AQL 0.65%                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|               | Q.A. Gate                                       | <ul> <li>* Q.A. Incoming Inspection for SFET</li> <li>1. Critical Defect: <ul> <li>Electrical Test: LTPD 2% (N = 116, C = 0)</li> <li>Visual Test: LTPD 2% (N = 116, C = 0)</li> </ul> </li> <li>2. Major Defect: <ul> <li>Electrical Test: LTPD 3% (N = 116, C = 1)</li> <li>Visual Test: LTPD 3% (N = 116, C = 1)</li> </ul> </li> <li>3. Minor Defect: <ul> <li>Electrical Test: LTPD 5% (N = 116, C = 2)</li> <li>Visual Test: LTPD 5% (N = 116, C = 2)</li> </ul> </li> </ul> |  |  |  |  |
|               | Stock                                           | * Age Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|               | Q.A. Gate                                       | <ul> <li>* Q.A. Outgoing Inspection</li> <li>1. Quantity</li> <li>2. Customer</li> <li>3. Packing</li> <li>4. Sampling Inspection (when applicable)</li> <li>— Sampling plan is same as incoming<br/>Inspection</li> </ul>                                                                                                                                                                                                                                                         |  |  |  |  |
|               | Shipment                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |

Č





# **PRODUCT INDEX**

| Device      | Function                                                         | Page |
|-------------|------------------------------------------------------------------|------|
| KS 53C80    | Small Computer System Interface                                  | 41   |
| KS 68C45S   | CRT Controller                                                   | 68   |
| KS 82C37A   | Programmable DMA Controller                                      | 89   |
| KS 82C50A   | CMOS Asynchronous Communication Element                          | 111  |
| KS 82C52    | CMOS Serial Controller Interface (SCC)                           | 136  |
| KS 82C54    | Programmable Interval Timer                                      | 152  |
| KS 82C55A   | Programmable Peripheral Interface                                | 167  |
| KS 82C59A   | Programmable Interrupt Controller                                | 185  |
| KS 82C84A   | Clock Generator and Driver                                       | 211  |
| KS 82C88    | Microprocessor Bus Controller                                    | 220  |
| KS 82C284   | Clock Generator and Ready Interface for<br>80286 Microprocessors | 229  |
| KS 82C288   | Bus Controller for 80286 Microprocessors                         | 240  |
| KS 82C289   | Bus Arbiter for 80286 Microprocessors Family                     | 260  |
| KS 84C21/22 | Dynamic RAM Controllers                                          | 280  |
| KS 84C31/32 | Enhanced Dynamic RAM Controllers                                 | 309  |
| KS 85C30    | Serial Communication Controller (SCC)                            | 348  |

# SMALL COMPUTER SYSTEM INTERFACE

#### **PRODUCT FEATURES**

- · Directly drives the SCSI bus
- Supports asynchronous operation, with data transfer rates of 1.5 or 3.0 megabytes per second
- Supports arbitration, selection/reselection
- Supports initiator and target roles
- Low-power CMOS technology
- Generates parity

**Processor Interface** 

- Supports DMA or programmed I/O
- Generates optional interrupts
- Supports DMA transfers—normal mode or block mode
- Supports memory or I/O mapped interface
- · Interfaces directly with the CPU

#### PRODUCT OVERVIEW

The KS53C80 is a CMOS SCSI controller, designed to provide an interface between a central processing unit, and the physical layer of the Small Computer System Interface (SCSI) bus, as defined by the ANSI X3T9.2 committee. The device can function as both target and initiator, and can be used in host port, host adapter and formatter modes.

The KS53C80 looks like a peripheral device to the microprocessor. It has internal registers, addressed by the CPU as memory mapped I/O ports. By means of these registers, the KS53C80 controls the interface between the CPU and the SCSI bus, with a minimum of intervention from the processor. Figure 1 shows a functional block diagram of the device.

If the KS53C80 detects errors on the SCSI bus, it generates an interrupt to the CPU. The chip also supports direct memory access (DMA), in normal or block mode, providing an easy interface with DMA controllers.

With the high current open collector output driver, the KS53C80 can sink 48mA at 0.5V. The device can thus be connected directly to the SCSI bus. Additional ground lines increase noise immunity, and reduce ground bouncing.



Figure 1. Functional Block Diagram of KS53C80



#### **CMOS VERSUS NMOS FEATURES**

The Samsung CMOS KS53C80 has a number of enhancements that differentiate it from NMOS devices. These differences are described below.

Prevents Additional ACK Occurrences

At the end of process, when a valid EOP is received, the NMOS device sets the end of DMA status bit and stops additional DMA requests (DRQs). This means that additional data transmitted without phase change may be lost. The KS53C80 inhibits ACK until the device is instructed to continue by a write operation to the Start DMA Initiator Receive register.

Faster REQ/ACK Transition Times

The KS53C80 achieves faster response times. This is partly a function of the intrinsically faster CMOS cells, but can also be attributed to design features of this particular device, such as the cell-placement priority for the handshaking signals (REQ and ACK), and the increased number of ground lines that minimize the noise factors.

No Spurious RST Interrupt

The KS53C80 has an internal  $30\mu$ A pull up on the RST signal. This prevents an unwanted interrupt that can be caused by a floating condition on the input of the RST signal when it is not terminated on the SCSI bus.

• Verification of True End of DMA Send Operations

The Samsung KS53C80 uses bit 7 of the Target Command Register to indicate that the last byte of the DMA transfer has actually been sent to the SCSI bus. The NMOS device does not have this feature, and if EOP is applied on the last byte, the END OF DMA status bit indicates only that the last byte has been received, and there is nothing to indicate whether this byte has been placed on the SCSI bus.

• Faster Transfer Rates

There are two versions of the KS53C80. The slower version (1.5 megabytes per second) is the same as the N5380 NMOS device. The fast version is twice as efficient (3.0 megabytes per second).

#### INTERFACE SPECIFICATIONS

The KS53C80 SCSI Bus Controller is available in two packages: the first, shown in Figure 2 is a 44-pin PLCC (plastic leaded chip carrier) device. The second, shown in Figure 3 is a 48-pin DIP device.

Table 1 shows detailed pin allocations for the PLCC device, while Table 2 shows the DIP version. Table 3 provides the input/output signal definitions for the SCSI bus interface, and Table 4 for the CPU interface.



Figure 2. Physical Layout of the KS53C80 SCSI Bus Controller (PLCC Version)



Figure 3. Physical Layout of the KS53C80 SCSI Bus Controller (DIP-48 Version)



## Table 1. KS53C80 Pin Allocations PLCC Version

| Pin<br>No. | Signal<br>Abbrev. | Signal Name       |
|------------|-------------------|-------------------|
| 1          | SDB7              | Data Bit 7 (SCSI) |
| 2          | RST               | Reset             |
| 3          | V <sub>SS</sub>   | V <sub>SS</sub>   |
| 4          | BSY               | Busy              |
| 5          | SEL               | Select            |
| 6          | ATN               | Attention         |
| 7          | RESET             | Reset             |
| 8          | IRQ               | Interrupt Request |
| 9          | DRQ               | DMA Request       |
| 10         | EOP               | End of Process    |
| 11         | DACK              | DMA Acknowledge   |
| 12         | V <sub>SS</sub>   | V <sub>SS</sub>   |
| 13         | READY             | Ready             |
| 14         | A0                | Address 0         |
| 15         | A1                | Address 1         |
| 16         | A2                | Address 2         |
| 17         | CS                | Chip Select       |
| 18         | IOW               | I/O Write         |
| 19         | IOR               | I/O Read          |
| 20         | D7                | Data 7 (CPU)      |
| 21         | D6                | Data 6 (CPU)      |
| 22         | D5                | Data 5 (CPU)      |

| Pin<br>No. | Signal<br>Abbrev. | Signal Name            |
|------------|-------------------|------------------------|
| 23         | V <sub>CC</sub>   | V <sub>CC</sub>        |
| 24         | D4                | Data 4 (CPU)           |
| 25         | D3                | Data 3 (CPU)           |
| 26         | D2                | Data 2 (CPU)           |
| 27         | D1                | Data 1 (CPU)           |
| 28         | D0                | Data 0 (CPU)           |
| 29         | MSG               | Message                |
| 30         | C/D               | Control/Data           |
| 31         | V <sub>SS</sub>   | V <sub>SS</sub>        |
| 32         | 1/0               | Input/Output           |
| 33         | ACK               | Acknowledge            |
| 34         | REQ               | Request                |
| 35         | SDBP              | Data Bit Parity (SCSI) |
| 36         | V <sub>SS</sub>   | V <sub>SS</sub>        |
| 37         | SDB0              | Data Bit 0 (SCSI)      |
| 38         | SDB1              | Data Bit 1 (SCSI)      |
| 39         | SDB2              | Data Bit 2 (SCSI)      |
| 40         | SDB3              | Data Bit 3 (SCSI)      |
| 41         | SDB4              | Data Bit 4 (SCSI)      |
| 42         | V <sub>SS</sub>   | V <sub>SS</sub>        |
| 43         | SDB5              | Data Bit 5 (SCSI)      |
| 44         | SDB6              | Data Bit 6 (SCSI)      |



#### Table 2. KS53C80 Pin Allocations DIP Version

| Pin<br>No. | Signal<br>Abbrev. | Signal Name       |
|------------|-------------------|-------------------|
| 1          | SDB7              | Data Bit 7 (SCSI) |
| 2          | RST               | Reset             |
| 3          | V <sub>SS</sub>   | V <sub>SS</sub>   |
| 4          | BSY               | Busy              |
| 5          | SEL               | Select            |
| 6          | ATN               | Attention         |
| 7          | N/C               | Not Connected     |
| 8          | RESET             | Reset             |
| 9          | IRQ               | Interrupt Request |
| 10         | DRQ               | DMA Request       |
| 11         | EOP               | End of Process    |
| 12         | DACK              | DMA Acknowledge   |
| 13         | V <sub>SS</sub>   | V <sub>SS</sub>   |
| 14         | READY             | Ready             |
| 15         | A0                | Address 0         |
| 16         | A1                | Address 1         |
| 17         | A2                | Address 2         |
| 18         | N/C               | Not Connected     |
| 19         | CS                | Chip Select       |
| 20         | IOW               | I/O Write         |
| 21         | ÎOR               | I/O Read          |
| 22         | D7                | Data 7 (CPU)      |
| 23         | D6                | Data 6 (CPU)      |
| 24         | D5                | Data 5 (CPU)      |

| Pin<br>No. | Signal<br>Abbrev. | Signal Name            |
|------------|-------------------|------------------------|
| 25         | V <sub>cc</sub>   | V <sub>cc</sub>        |
| 26         | D4                | Data 4 (CPU)           |
| 27         | D3                | Data 3 (CPU)           |
| 28         | D2                | Data 2 (CPU)           |
| 29         | D1                | Data 1 (CPU)           |
| 30         | D0                | Data 0 (CPU)           |
| 31         | N/C               | Not Connected          |
| 32         | MSG               | Message                |
| 33         | C/D               | Control/Data           |
| 34         | V <sub>SS</sub>   | V <sub>SS</sub>        |
| 35         | ī/O               | Input/Output           |
| 36         | ACK               | Acknowledge            |
| 37         | REQ               | Request                |
| 38         | SDBP              | Data Bit Parity (SCSI) |
| 39         | V <sub>SS</sub>   | V <sub>SS</sub>        |
| 40         | SDB0              | Data Bit 0 (SCSI)      |
| 41         | SDB1              | Data Bit 1 (SCSI)      |
| 42         | N/C               | Not Connected          |
| 43         | SDB2              | Data Bit 2 (SCSI)      |
| 44         | SDB3              | Data Bit 3 (SCSI)      |
| 45         | SDB4              | Data Bit 4 (SCSI)      |
| 46         | V <sub>SS</sub>   | V <sub>SS</sub>        |
| 47         | SDB5              | Data Bit 5 (SCSI)      |
| 48         | SDB6              | Data Bit 6 (SCSI)      |



#### Table 3. Interface Signal Definitions—SCSI Bus

Note: I indicates that the signal is an input to the KS53C80 chip. O indicates that the signal is an output from the KS53C80 chip.

| Symbol | Туре | Description                                                                                                                                                                                                                                                                                               |
|--------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDB0-7 | 1/0  | Data Bits 0-7: Eight-bit bidirectional data bus. SDB7 is the most significant bit, and has highest priority during arbitration.                                                                                                                                                                           |
| SDBP   | 1/0  | Data Bit Parity: This bit is used for parity checking. The bit is always generated when sending information, but parity checking when receiving is optional. Data parity is odd (the number of ones, including parity, is odd). Parity is not valid during arbitration.                                   |
| SEL    | 1/0  | Select: This bit is used by the initiator to select a target or by the target to reselect an initiator.                                                                                                                                                                                                   |
| BSY    | 1/0  | Busy: Indicates that the SCSI bus is being used, and may be driven by both the target and the initiator.                                                                                                                                                                                                  |
| ACK    | 1/0  | Acknowledge: ACK is asserted by the initiator during information transfer, in response to the assertion of REQ by the target. ACK is deasserted after REQ becomes inactive.                                                                                                                               |
| ATN    | 1/0  | Attention: This signal is driven by the initiator after successful selection of the target.                                                                                                                                                                                                               |
| RST    | I/O  | Reset: This input indicates a reset condition on the SCSI bus.                                                                                                                                                                                                                                            |
| ī⁄ō    | 1/0  | Input/Output: This signal indicates the direction of data flow on the SCSI bus, and is controlled by the target. When asserted, the data is transferred to the initiator. When deasserted, data is transferred to the target. The signal also distinguishes between the selection and reselection phases. |
| C/D    | 1/0  | <b>Control/Data:</b> This signal is controlled by the target, and indicates that data ( $C\overline{D}$ deasserted) or control phase.                                                                                                                                                                     |
| REQ    | 1/0  | <b>Request:</b> Controlled by the target, REQ is asserted by the target to begin the handshake associated with data transfer. REQ is deasserted on receipt of ACK from the initiator. Data is latched on the falling edge of REQ for the initiator data receive operation.                                |

### Table 4. Interface Signal Definitions-CPU Bus

| Symbol | Туре | Description                                                                                                                                                                                                                                                                                                                 |
|--------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D0-7   | I/O  | Data 0-7: This is an eight-bit bidirectional, tri-state data bus between the KS53C80 and the CPU (microprocessor). D7 is the most significant bit.                                                                                                                                                                          |
| CS     | 1    | Chip Select: This input from the CPU enables reading or writing of the internal register selected by address inputs A0-2.                                                                                                                                                                                                   |
| DRQ    | 0    | <b>DMA Request:</b> This signal is sent from the KS53C80 to the DMA controller, or the CPU, and requests a direct memory access (DMA) operation. It occurs only when the DMA Mode bit is set in the MODE Register. DRQ is cleared when DACK is asserted.                                                                    |
| IRQ    | 0    | Interrupt Request: Flags the CPU that one of the interrupt conditions has been met. This includes SCSI bus fault conditions, and events requiring CPU intervention.                                                                                                                                                         |
| READY  | 0    | <b>Ready:</b> This signal is transferred from the KS53C80 to the CPU. It controls the speed of block mode DMA transfer and must be enabled by the CPU. It indicates that the chip is ready to send or receive data, and remains low (inactive) until the last byte has been sent, or until the DMA mode bit has been reset. |
| DACK   | 1    | <b>DMA Acknowledge:</b> This input resets DRQ and, in conjunction with IOR or IOW, selects the data register to be accessed for the read or write operation. CS must be high.                                                                                                                                               |
| EOP    | I    | End of Process: This input is sent to the KS53C80 by the CPU or DMA controller, to terminate the DMA transfer. If it is asserted during a DMA cycle, the byte being processed is sent, but no further bytes are requested. The KS53C80 can automatically generate an interrupt in response to receiving EOP.                |
| A0-2   | I    | Address 0-2: These inputs from the CPU select one of eight internal registers in the KS53C80, in conjunction with IOR, IOW and CS.                                                                                                                                                                                          |
| IOR    | 1    | Input/Output Read: This signal is sent from the CPU, and initiates a read operation in the register selected by A0-2 and CS.                                                                                                                                                                                                |
| IOW    | 1    | Input/Output Write: This signal is sent from the CPU, and initiates a write operation in the register selected by A0-2 and CS.                                                                                                                                                                                              |
| RESET  | I    | Reset: This input clears all registers. It does not force the SCSI signal RST to become active, and thus affects only the local KS53C80.                                                                                                                                                                                    |



#### REGISTERS

The KS53C80 is made up of eight physical registers, that are configured and addressed as 16 registers. The controlling CPU can read from or write to these registers to monitor and initiate SCSI bus activities.

There are four groups of registers:

- Three data registers: Input Data Register, Output Data Register, and the Current SCSI Data Register.
- Three control registers: Mode Register, and Initiator Command Register, Target Command Register.
- Three miscellaneous registers: Current SCSI Bus Status Register, ID Select Register, Reset Error/ Interrupts Register.
- Four DMA registers: Start DMA Send Register, Start DMA Target Receive Register, Start DMA Initiator Receive Register, DMA Status Register.

Registers are selected by the address inputs, A0-2, when  $\overline{CS}$  is asserted. A read operation is initiated by  $\overline{IOR}$  and a write operation by  $\overline{IOW}$ , so that  $\overline{IOR}$  and  $\overline{IOW}$  act as virtual functional address bits. Table 5 shows the register addresses, and indicates the functions performed by each register. Table 6 is a register reference chart.

| Table | 5. | Register | Addresses |
|-------|----|----------|-----------|
|-------|----|----------|-----------|

| A2 | A1 | A0 | Reg. | Register Name                  | Operation  |  |
|----|----|----|------|--------------------------------|------------|--|
| 1  | 1  | 1  | 7    | Start DMA Initiator<br>Receive | Write      |  |
| 1  | 1  | 1  | 7    | Reset Error/Interrupt          | Read       |  |
| 1  | 1  | 0  | 6    | Start DMA Target<br>Receive    | Write      |  |
| 1  | 1  | 0  | 6    | Input Data                     | Read       |  |
| 1  | 0  | 1  | 5    | Start DMA Send                 | Write      |  |
| 1  | 0  | 1  | 5    | DMA Status                     | Read       |  |
| 1  | 0  | -0 | 4    | ID Select                      | Write      |  |
| 1  | 0  | 0  | 4    | Current SCSI Control           | Read       |  |
| 0  | 1  | 1  | 3    | Target Command                 | Read/Write |  |
| 0  | 1  | 0  | 2    | Mode                           | Read/Write |  |
| 0  | 0  | 1  | 1    | Initiator Command              | Read/Write |  |
| 0  | 0  | 0  | 0    | Current SCSI Data              | Read       |  |
| 0  | 0  | 0  | 0    | Output Data                    | Write      |  |

#### Table 6. Register Reference Chart READ WRITE CURRENT SCSI DATA BUS (00) OUTPUT DATA REGISTER (00) 654321 6 5 4 3 2 1 0 7 • 7 SDB7 ... SDB0 SDB7 ... SDB0 INITIATOR COMMAND REGISTER INITIATOR COMMAND REGISTER (01) (01) 5 ้ 3 3 2 x Assert Data Assert Data Bus Bus Assert ATN Assert ATN Assert SEL Assert SEL Assert BSY Assert BSY Assert ACK Assert ACK Lost Arbitration Arbitration in Progress Test Mode Assert RST Assert RST MODE REGISTER (02) MODE REGISTER (02) 7 6 5 4 3 2 0 7 6 5 4 3 0 Arbitrate Arbitrate DMA Mode DMA Mode Monitor BSY Monitor BSY Enable End of DMA Enable End of DMA Interrupt Interrupt Enable Parity Interrup Enable Parity Interrupt **Enable Parity Checking** Enable Parity Checking Target Mode Target Mode Block Mode DMA Block Mode DMA TARGET COMMAND REGISTER (03) TARGET COMMAND REGISTER (03) 6 5 4 3 2 1 0 6 5 4 3 2 1 0 7 0 0 0 XXX Assert 1/0 Assert I/O Assert C/D Assert C/D Assert MSG Assert MSG Assert REQ Assert REQ Last Byte Sent Last Byte Sent CURRENT SCSI REGISTER (04) ID SELECT REGISTER (04) 7 6 5 4 32 1 0 7 65 4 3 2 1 o Parity SDB7 ... SDB0 SEL ١/õ C/D MSG REQ BSY RST DMA STATUS REGISTER (05) START DMA SEND (05) 6 4 32 1 0 7 6 5 4 3 2 1 0 7 5 x x x x x x x x x ACK ATN Busy Error Phase Match Interrupt Request Parity Error DMA Request End of DMA INPUT DATA REGISTER (06) START DMA TARGET RECEIVE (06) 6 5 4 3 2 1 0 6 5 4 3 2 1 0 x x x x x x x x x

 START DMA INITIATOR RECEIVE (07)

 7
 6
 5
 4
 3
 2
 1
 0

 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 X
 <

Note: X = Don't Care

6 5 4 3 2

SDB7 . . . SDB0 RESET ERROR/INTERRUPT (07)

x x x x x x x x x



#### **Data Registers**

Data registers are used to transfer data to and from the SCSI bus and the microprocessor bus.

#### Input Data Register—6 (Read Only)

#### FUNCTION:

Holds data received from the SCSI bus during a DMA operation. As an option, parity may be checked when the register is loaded.

When this register is functioning as a read-only input data register, data are latched into the register under the following conditions:

- ACK goes low DMA target receive operation.
- REQ goes low --- DMA initiator operation.
- DMA MODE bit is set.

The register can be read by asserting IOR and DACK at the same time or by a CPU read operation of address location 6. Note that DACK and CS must never be active simultaneously.

#### REGISTER CONFIGURATION

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| Х    | Х    | х    | х    | х    | Х    | х    | х    |
| SDB7 | SDB6 | SDB5 | SDB4 | SDB3 | SDB2 | SDB1 | SDB0 |

#### Output Data Register-0 (Write Only)

### FUNCTION:

Used for sending information to the SCSI bus. It is used to assert the ID bits during the arbitration and selection phases. Data is sent to the register using a normal write operation, or by asserting IOW and DACK at the same time, under DMA control, irrespective of Address and  $\overline{CS}$ . In I/ $\overline{O}$  operation, this register is written when IOW is asserted, A0-2 = 000, and  $\overline{CS}$  = 0.

#### REGISTER CONFIGURATION

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| X    | Х    | Х    | Х    | Х    | X    | х    | Х    |
| SDB7 | SDB6 | SDB5 | SDB4 | SDB3 | SDB2 | SDB1 | SDBO |

#### Current SCSI Data Register—0 (Read Only)

#### FUNCTION:

Enables the microprocessor to read the active SCSI data bus of any time. Used during programmed I/O data read, or arbitration. The SCSI bus data are not latched. A read operation of this register is initiated when  $\overline{CS}$  is low, and address 0 (A0-2 = 000) is sent from the CPU.  $\overline{IOR}$ must be low to enable the read. This register is also read during arbitration to determine whether devices with higher priority are also arbitrating.

If parity checking is enabled, the SCSI bus parity is checked at the beginning of the read cycle. Parity error checking is not guaranteed during arbitration.

#### REGISTER CONFIGURATION

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| х    | Х    | Х    | Х    | х    | Х    | x    | х    |
| SDB7 | SDB6 | SDB5 | SDB4 | SDB3 | SDB2 | SDB1 | SDB0 |

#### **Control Registers**

These registers store the control signals that govern the operation of the CPU and SCSI buses.

#### Mode Register-2 (Read/Write)

#### FUNCTION:

Controls the operating modes of the chip, deciding whether the chip is to function as initiator or target; whether DMA transfers are to be used; and whether interrupts are to be generated for a number of error conditions. The register is set during a write operation  $(\overline{IOW} = 0)$ , and may be sampled during a read operation  $(\overline{IOR} = 0)$ , to check the value of the internal control bits.

#### REGISTER CONFIGURATION



Block Mode DMA

#### BIT 7-BLOCK MODE DMA

This bit must be used in conjunction with Bit 1 (DMA Mode)

#### Normal DMA Mode

BLOCK MODE DMA = 0 and DMA MODE bit = 1: The DMA handshake is the normal interlocked handshake. The rising edge of DACK indicates the end of each byte transfer.



#### Block DMA Mode

BLOCK MODE DMA = 1 and DMA MODE bit = 1: DACK is allowed to remain active during DMA operation, and READY can be used to request the next data transfer. The trailing edge of  $\overline{IOW}$  or  $\overline{IOR}$  indicates the end of each byte transfer.

This mode is compatible with the KS82C37 DMA Controller.

#### BIT 6-TARGET MODE

TARGET MODE = 1:  $\overline{C/D}$ ,  $\overline{I/O}$ ,  $\overline{MSG}$  and  $\overline{REQ}$  are asserted on the SCSI bus, and the chip acts as the SCSI device target.

TARGET MODE = 0: ATN, ACK are asserted on the SCSI bus, and the device acts as the SCSI device initiator.

#### BIT 5 - PARITY CHECK

PARITY CHECK = 1: Parity error is saved in the parity error latch whenever data is received under DMA control, or read out from the Current SCSI Data Register (0).

The state of the parity bit can be determined by reading the DMA status register (5), and can be reset by reading the Reset Error/Interrupt Register (7).

PARITY CHECK = 0: Parity error is not saved in the parity error latch.

#### BIT 4-ENABLE PARITY INTERRUPT

ENABLE INTERRUPT PARITY = 1: If a parity error is detected when this bit is set, and if PARITY CHECK is set, an interrupt (IRQ) is generated.

ENABLE INTERRUPT PARITY = 0: Disabled.

#### BIT 3-EOP INTERRUPT

INTERRUPT EOP = 1: If this bit is set, an interrupt is generated when the DMA controller asserts EOP. EOP is valid in conjunction with either IOR, IOW and DTACK.

INTERRUPT EOP = 0: Disabled.

#### BIT 2-BUSY MONITOR

BUSY MONITOR = 1: If BSY unexpectedly goes inactive for longer than 400 ns, but less than 1200ns, an interrupt is generated. This causes the lower six bits of the Initiator Command Register to be reset (0), and all signals are disabled on the SCSI bus until the Busy Error bit is reset. This feature allows the CPU to respond if the SCSI bus becomes available.

BUSY MONITOR = 0: Busy Monitor is disabled, and no interrupt is generated.

#### BIT 1-DMA MODE

DMA MODE = 1: If this bit is set, the KS53C80 is in DMA Mode, and the internal state machine controls  $\overrightarrow{ACK}$ ,  $\overrightarrow{REQ}$  and the CPU signals DRQ and READY automatically. ASSERT DATA BUS (register 1, bit 0) must be active for all DMA transfers. TARGET MODE (Register 2, bit 6), must be active (1) for a write operation to port 6, and inactive (0) for a write operation to port 7 (initiator role). BSY must be active when this bit is set.

DMA Mode is not reset when EOP is received, but must be reset by the CPU. However, EOP automatically inhibits additional DMA cycles.

DMA MODE = 0: Stops all DMA transfers.

#### BIT 0-ARBITRATION

ARBITRATION = 1: Starts the arbitration process. Before this bit is set, the Output Data Register (0) should contain the correct SCSI device ID. The KS53C80 waits for the SCSI bus to be free before starting arbitration. The status of the arbitration phase can be checked by reading bit 5 and 6 in Register 1: Arbitration in Progress (bit 6), Lost Arbitration (bit 5).

ARBITRATION = 0: Disabled

#### Initiator Command Register-1 (Read or Write)

FUNCTION:

Asserts and monitors certain initiator SCSI bus signals, and monitors bus arbitration.

#### REGISTER CONFIGURATION



Assert RST

BIT 7 - ASSERT RESET

ASSERT RESET = 1:  $\overrightarrow{RST}$  is asserted on the SCSI bus, initializing all devices on the bus to the reset condition. IRQ goes active (high) indicating a SCSI reset. This interrupt cannot be disabled by masking it out. All control registers and logic are reset to '0' except the RST bit itself, and the Test Mode bit (Register 1, bit 6).

ASSERT RESET = 0: a).  $\overrightarrow{RST}$  is disabled. b). External RESET may have been used.



#### BIT 6-ARBITRATION IN FROGRESS (Read Only)

ARBITRATION IN PROGRESS = 1: The arbitration bit is set, provided that the ARBITRATE bit (Register 2, bit 6) is also set. It indicates that the KS53C80 has detected a bus free phase, and is currently arbitrating for the bus. Resetting the ARBITRATE bit also resets ARBITRATION IN PROGRESS.

#### BIT 6-TEST MODE (Write Only)

TEST MODE = 1: When this bit is set, all output drivers, including SCSI and CPU signals are tristated. All writable registers can be accessed during Test Mode.

This function is used only during testing. When the bit is reset, the KS53C80 returns to normal operation. It can be reset by CPU signal RESET. It is not affected by RST on the SCSI bus, or by ASSERT RST bit in the Initiator Command Register.

#### BIT 5-LOST ARBITRATION (Read Only)

LOST ARBITRATION = 1: When this bit is asserted, it indicates that the KS53C80 has arbitrated for the bus, and detected that another device on the bus, with higher priority, has asserted the SEL line. The ARBITRATE bit (Register 2, bit 2) must be active at this time.

#### BIT 4-ASSERT ACK

ASSERT ACK = 1: When this bit is set, ACK is asserted on the SCSI bus. The TARGET MODE bit (Register 2, bit 6) must be reset at this time, indicating that the KS53C80 is the initiator.

#### BIT 3-ASSERT BSY

ASSERT BSY = 1: BSY is asserted on the SCSI bus. This only signifies that the process of selection or reselection has been completed.

#### BIT 2-ASSERT SEL

ASSERT SEL = 1: SEL is asserted on the SCSI bus. SEL is normally asserted after a successful arbitration.

ASSERT SEL = 0: Resetting this bit deasserts the SEL line.

#### BIT 1-ASSERT ATN

 $\overrightarrow{ASSERT}$   $\overrightarrow{ATN}$  = 1: If the KS53C80 is the initiator (TARGET Mode bit, Register 2, bit 6 reset), ASSERT  $\overrightarrow{ATN}$ asserts the  $\overrightarrow{ATN}$  line to request a message out phase.

#### BIT 0-ASSERT DATA BUS

ASSERT DATA BUS = 1: If this bit is set, the open drain drives of  $\overline{SDB0-7}$  and the parity bit (Output Data Register) are enabled. Data and parity are asserted on the SCSI bus. For this to occur, the following conditions must exist:

- The phase signals (I/O, MSG, C/D) agree with ASSERT I/O, ASSERT C/D, and ASSERT MSG in the Target Command Register, meaning that there is no phase mismatch.
- The I/O is inactive, which means the output is to the target.
- TARGET MODE is inactive.

When the KS53C80 operates as target, the TARGET Mode bit must be set, and the outputs are asserted unconditionally. During arbitration, ASSERT DATA BUS bit has no influence.

#### Target Command Register—3 (Read/Write)

#### FUNCTION:

This register controls and monitors the SCSI information transfer phases.

The functions and the conditions governing the functions of this register differ, depending upon whether the KS53C80 is acting as initiator or target.

#### Initiator (Read):

The Target Command Register allows the target to monitor and set/reset the SCSI lines  $\overline{REQ}$ ,  $\overline{MSG}$ ,  $\overline{C/D}$  and  $\overline{I/O}$ . In addition, reading a '1' in bit 7 signals that the last byte has been send to the SCSI bus during a DMA write operation.

#### Target (Write):

When the device is in Target Mode, the register enables the CPU to control the SCSI bus information transfer phase asserted by the target.

#### REGISTER CONFIGURATION





#### BIT 7-LAST BYTE SENT

LAST BYTE SENT = 1: This bit is set to indicate that the last byte in a DMA transfer has been sent to the SCSI bus.

#### BITS 6-4-NOT USED

BIT 3-ASSERT REQ

ASSERT REQ = 1: REQ is asserted. Note that the REQ line is asserted only if the KS53C80 is in Target Mode (Register 2 bit 6 is set.)

ASSERT REQ = 0: REQ is deasserted.

### BITS 2-0-ASSERT REQ, ASSERT MSG, ASSERT C/D

These bits are encoded to control a variety of SCSI bus functions.

| MSG | C/D | ī/0 | Phase            | Direction<br>I(nitiator) ≓ T(arget) |
|-----|-----|-----|------------------|-------------------------------------|
| 0   | 0   | 0   | Data Out         | I → T                               |
| 1   | 0   | 0   | Unspecified      |                                     |
| 0   | 1   | 0   | Command Transfer | I → T                               |
| 1   | 1   | 0   | Message Out      | I → T                               |
| 0   | 0   | 1   | Data In          | I ← T                               |
| 1   | 0   | 1   | Unspecified      |                                     |
| 0   | 1   | 1   | Status           | I <del>-</del> T                    |
| 1   | 1   | 1   | Message In       | I ← T                               |

 $\overline{I/O}$  controls the bidirectional SCSI bus, and decides whether it is to function as an input or output bus to the KS53C80. When  $\overline{I/O}$  is high, the SCSI bus functions as an input bus to the chip. When  $\overline{I/O}$  is low (active) it is an output bus from the chip. The  $\overline{I/O}$  line is asserted only if the Target Mode bit is set.

 $\overline{C/D}$  determines whether control information or data is transferred on the bus. When  $\overline{C/D}$  is high, control information is transferred on the bus. When  $\overline{C/D}$  is low (active) data is transferred on the bus.

MSG selects between Message and Status or Command transfers on the bus. When it is high, status or commands are transferred. When MSG is low (active) messages are transferred.

When the KS53C80 is connected as Initiator and the DMA mode bit is true, a phase mismatch interrupt is generated when  $\overrightarrow{\text{REQ}}$  goes active and the phase lines  $\overrightarrow{I/O}$ ,  $\overrightarrow{C/D}$  and  $\overrightarrow{\text{MSG}}$  are in different state than the appropriate bit in the Target command register.

#### **Miscellaneous Registers**

### Current SCSI Bus Control Register-4 (Read Only)

### FUNCTION:

This register is used to monitor seven SCSI bus control signals, and the data parity bit. The SCSI control lines are not latched. The CPU may sample the register to determine the current bus phase, or poll REQ to see if a data transfer is pending. Note that the SCSI signals are true (low) if the appropriate bit is set in the register.

#### **REGISTER CONFIGURATION**



#### BIT 7-RST

 $\overline{RST}$  = 1: SCSI bus is in a reset condition. RST = 0: SCSI bus in not reset.

BIT 6-BSY

 $\overline{\text{BSY}}$  = 1: SCSI bus is being used. BSY = 0: SCSI bus is free.

#### BIT 5-REQ

REQ = 1: Indicates a request for a REQ/ACK data transfer has been received by the KS53C80.

REQ = 0: REQ is inactive.

#### BIT 4-MSG

 $\overline{MSG}$  = 1: The bus transfer is in the message phase.  $\overline{MSG}$  = 0: The bus is not in message phase.

#### BIT 3-C/D

 $\overline{C/D}$  = 1: Data is on the bus.

 $\overline{C/D}$  = 0: Control signals are on the bus.

BIT 2-I/O

 $\overline{I/O}$  = 1: Data is being transferred to the initiator.  $\overline{I/O}$  = 0: The bus is active as an input bus.



#### BIT 1-SEL

SEL = 1: The initiator has selected a target, or a target has reselected an initiator.

SEL = 0: The device is not selected.

#### BIT 0-SDBP

SDBP = 1/0: Indicates state of parity bit.

Note that parity is odd, so SDBP is set high or low, (depending upon the state of the eight data bits), to force an odd number of ones, including the parity bit.

#### ID Select Register-4 (Write Only)

#### FUNCTION:

ι

Monitors a single device ID if selection or reselection is being attempted. An ID number is given to each SCSI device in a system, by assigning one bit of the ID register. If an ID match is found while a bus-free condition exists, BSY false and SEL is active, the KS53C80 will generate an interrupt to indicate a selection or reselection.

Parity is checked in the selected device if ENABLE PARITY CHECKING is appropriately set (active).

#### REGISTER CONFIGURATION

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| Х    | X    | х    | Х    | Х    | х    | х    | Х    |
| SDB7 | SDB6 | SDB5 | SDB4 | SDB3 | SDB2 | SDB1 | SDB0 |

#### Reset Error/Interrupt Register-7 (Read Only)

#### FUNCTION:

This is a dummy register. When the register is read, the following actions take place:

- Reset Interrupt Request (IRQ) signal.
- Interrupt Latch request bit reset in Register 5.
- Busy Error is reset in Register 5.
- Parity Error is reset in Register 5.

#### REGISTER CONFIGURATION

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| Х | х | х | х | Х | Х | Х | Х |

#### **DMA Registers**

Three write-only registers initiate all DMA activity. The following Mode bits must be set appropriately, before a write operation is performed in any of these registers. Data (D0-7) are not valid and are meaningless when a write operation is being performed in one of the DMA registers.



| Target<br>Mode | DMA<br>Mode | Błock*<br>Mode DMA | Register Selected           |
|----------------|-------------|--------------------|-----------------------------|
| Х              | 1           | 1/0                | Start DMA Send              |
| 1              | 1           | 1/0                | Start DMA Target Receive    |
| 0              | 1           | 1/0                | Start DMA Initiator Receive |

\* This bit is set (1) to enable Block Mode DMA transfer. If it is 0, a normal DMA transfer is initiated.

#### Start DMA Send Register—5 (Write Only)

#### FUNCTION:

Initiates a DMA send from the DMA to the SCSI bus, during either a Target or an Initiator operation. The DMA MODE bit (Register 2, bit 1) must be set prior to starting a DMA operation.

#### REGISTER CONFIGURATION

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| x | x | X | x | x | x | X | x |

#### Start DMA Target Receive Register—6 (Write Only)

#### FUNCTION:

Initiates a DMA receive from the SCSI bus to the DMA, during Target mode only. Both the DMA Mode bit (Register 2, bit 1) and the TARGET Mode bit (Register 2, bit 6) must be set.

#### REGISTER CONFIGURATION

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| x | x | х | x | x | x | x | x |

#### Start DMA Initiator Receive Register-7 (Write Only)

#### FUNCTION:

Initiates a DMA receive from the SCSI bus to the DMA, during Initiator mode only. The DMA Mode Bit (Register 2, bit 1) must be set, and the TARGET Mode Bit (Register 2, bit 6) must be reset prior to this operation.

#### **REGISTER CONFIGURATION**

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| х | х | Х | Х | Х | х | х | х |

### DMA Status Register-5 (Read Only)

#### FUNCTION:

Monitors the control signals not found in the Current SCSI Bus Status Register (ATN, ACK), and six status bits.

#### **REGISTER CONFIGURATION**



#### BIT 7-END OF DMA TRANSFER

END OF DMA TRANSFER = 1: This bit is set only if a valid EOP has been received: DACK, EOP and either the read initiate ( $\overline{IOR}$ ) or write initiate ( $\overline{IOW}$ ) signals are active at the same time. REQ and ACK should be monitored to make sure that the last byte has actually been transferred, since EOP may go active while the last byte is being sent to the Output Data Register.

This bit is reset by whenever the DMA MODE bit is reset in the Mode Register. This may occur when the busy condition is lost. Therefore, the DMA <u>STATUS</u> Register should be read before resetting the <u>ASSERT</u> BSY bit (Register 1, bit 3), at the conclusion of the DMA transfer.

#### BIT 6-DMA REQUEST

DMA REQUEST = 1: Permits the CPU to read the output pin DRQ.

The bit is cleared by resetting the DMA MODE bit in the Mode Register, or by asserting DACK and IOW for DMA send (write) operations, and DACK and IOR for DMA read operations. It is not reset if a Phase Mismatch Interrupt Occurs

#### BIT 5-PARITY ERROR

PARITY ERROR = 1: Indicates that a parity error has occurred during device selection, or during receipt of data.

It can be set only when the ENABLE PARITY CHECK bit is active. It is cleared by reading the RESET PARITY/ INTERRUPT Register (7).

#### BIT 4—INTERRUPT REQUEST ACTIVE

INTERRUPT REQUEST ACTIVE = 1/0: Indicates the current state of the IRQ output.

The bit is cleared by reading the Reset Parity/Interrupt Register.

#### BIT 3-PHASE MATCH

PHASE MATCH = 1: When active, it indicates whether the lower three bits of the Target Command Register match the Current SCSI bus signals,  $\overline{MSG}$ ,  $\overline{C/D}$ ,  $\overline{I/O}$ . This bit must be set before data is transferred on the SCSI bus. The bit is updated constantly, to reflect the current status. It is used by the initiator. (SCSI signals  $\overline{MSG}$ ,  $\overline{C/D}$  and  $\overline{I/O}$  indicate the current transfer phases.)

#### BIT 2-BUSY ERROR

BUSY ERROR = 1: Indicates the loss of the BSY signal. It is set if MONITOR BUSY is active (1) and BSY goes inactive for at least the bus-settle period of 400ns. When this bit is set, SCSI outputs are disabled, and DMA MODE is reset.

### BIT 1-MONITOR ATN

MONITOR ATN = 1/0: Indicates the condition of the SCSI bus control signal ATN. This bit is monitored by the CPU.

#### BIT 0-MONITOR ACK

 $\frac{\text{MONITOR ACK} = 1/0: \text{ Indicates the state of the SCSI bus}}{\text{control signal ACK}}.$  This bit is monitored by the target device.

#### DATA TRANSFER MODES

The KS53C80 controls data transfer between SCSI bus devices. It supports four operating modes:

- Programmed Input/Output (I/O) transfer
- Normal Direct Memory Access (DMA) transfer
- Block DMA transfer
- Pseudo DMA transfer.

#### Programmed I/O Transfer

This transfer mode is used to transfer small data blocks, such as control, message or status.



SMALL COMPUTER SYSTEM INTERFACE

To start an initiator send operation, bits  $\overline{C/D}$ ,  $\overline{I/O}$  and  $\overline{MSG}$  in the Target Command Register are set to enable control or data to be placed on the bus; to enable the SCSI bus as an input or an output device; and to determine whether the transfer is a message or non-message transfer.

For an operation to start, there must be a phase match; ASSERT DATA BUS must be active, and the I/O signal must be inactive. The handshake signals REQ and ACK are monitored and asserted individually, by reading the CPU and writing the appropriate register bits.

The data to be transferred is loaded into the Output Data Register (0). The processor waits until  $\overrightarrow{REQ}$  is asserted (Register 4, bit 5), and then looks for a Phase Match. If there is an appropriate match, ASSERT ACK is asserted, to complete the handshake. The CPU samples  $\overrightarrow{REQ}$  until it becomes inactive, indicating that the request for transfer has been met. At that point, ASSERT ACK is reset.

#### Normal DMA Transfer

DMA transfers are generally used to transfer large blocks of data. The DMA Mode bit must be set, and the BLOCK Mode bit must be reset.

To initiate a DMA transfer the KS53C80 generates a DMA request (DRQ) to transfer a byte to or from the DMA Controller. This DRQ is output to the DMA Controller. The DMA Controller acknowledges receipt, with the DAGK handshaking signal, and asserts either IOR or IOW, to enable a read or a write operation, respectively. DRQ is terminated when DACK goes active, and DACK is terminated at the end of the minimum pulse width for IOR or IOW. This procedure is followed for each byte transferred. Note that DACK must not be active while CS is active.

#### **DMA Block Transfer**

To increase transfer rate, an external DMA device, such as the KS82C37 can go into block mode transfer, and perform sequential DMA transfers, without giving up the bus to the CPU. Block mode transfers are supported for both Target and Initiator roles. In this mode, the BLOCK Mode bit must be set.

At the start of the transfer, DRQ is asserted, as for normal transfer. DACK is then asserted, to acknowledge request, and remains active during the entire transfer. While DACK is active, the CPU cannot gain access to the system bus. IOR or IOW is asserted, to initiate the read or write operation. When the read or write initiate is terminated, READY goes active, indicating that the KS53C80 is ready for another data transfer. READY is used to insert wait states in a read or write cycle as long as READY is low.

To get the best performance in block mode, the DMA logic may optionally use the normal DMA mode DRQ-DACK handshaking.

Block Mode transfers end when  $\overline{10R}$  or  $\overline{10W}$  goes inactive. This means that another transfer can be initiated, without waiting for DACK, thus increasing the data throughput rate.

READY will be false (low) whenever the Input Data Register (R6) or the byte in the Output Data Register (R0) is not sent to the SCSI data bus.

Care must be taken when using READY as a DMA request signal. If a phase mismatch error occurs during transfer, READY will remain inactive and INT will be asserted. In this instance, the control has to given back from the DMA Controller to the CPU so that the interrupt can be received.

#### Emulated DMA Mode Transfer During I/O Transfers

To improve performance during I/O transfers, and avoid continually monitoring and asserting REQ and ACK, the system may be set up to emulate DMA mode during I/O transfers.

The KS53C80 operates in DMA mode, and uses the CPU to generate the DMA handshake signals. DRQ is then monitored by polling the DMA REQ bit (6) in the DMA Status Register (5); by sampling the signal through an external IO port; or by using it to generate a CPU interrupt.

When DRQ is detected, the CPU can proceed with a DMA read or write transfer. External decoding is used to generate the appropriate IOR, IOW and DACK signals. Since external logic is often needed to generate CS, the designer can take advantage of the same logic to generate DACK at no extra cost.

#### Halting DMA Operation

The DMA operation may be halted in a number of ways, as described below.

### Using the EOP Signal

To halt DMA operation,  $\overline{EOP}$  is asserted for the required minimum time while IOR or IOW and DACK are simultaneously active. If  $\overline{EOP}$  goes active and neither IOR or IOW is active, an interrupt is generated, but the DMA transfer continues.



The EOP signal does not reset the DMA MODE bit, so provisions must be made to do this. In addition, since EOP may go active during the last byte sent to the Output Data Register, the REQ and ACK signals should be monitored to make sure that the last byte has actually been sent. In addition, LAST BYTE SEND (Register 3, bit 7) can be monitored. Note that this bit is not implemented in all 5380-type SCSI controllers.

#### **Bus Phase Mismatch Interrupt**

Bus phase mismatch halts a DMA transfer. This method can be used if the KS53C80 is operating as an initiator. It prevents recognition of REQ, and disables all the SCSI data and parity drivers. If REQ becomes active, an interrupt will be generated. The DMA transfer is stopped, however the DMA MODE bit must be reset by the CPU or by a valid EOP signal.

#### Resetting the DMA MODE Bit

A DMA mode transfer may be terminated at any time by resetting the DMA MODE bit. This bit should also be reset if the operation was halted by EOP or by a phase mismatch interrupt.

If the DMA MODE bit is used instead of EOP during a Target role operation, the time when the bit is reset is critical, and in most instances, it is easier to use EOP when the device is in Target Mode. If the KS53C80 is receiving data as the target device, DMA MODE should be reset when the last DRQ is received, and before DACK is asserted. Otherwise, an additional REQ will occur. When DMA MODE is reset, DRQ is terminated. However, the last byte received will remain in the Input Data Register, and may be obtained either by performing a normal CPU read operation, or by cycling DACK and IOR.

The DMA MODE bit must be set before writing to any of the Start DMA registers for subsequent bus phases.

#### INTERRUPTS

The KS53C80 generates an interrupt signal (IRQ) which it sends to the processor when a task has been completed or if an abnormal operating condition is detected. The following occurrences will cause IRQ to be asserted:

- The KS53C80 is selected or reselected
- The operation is completed and EOP is asserted during a DMA transfer
- The SCSI bus is disconnected and the BSY signal is lost
- A parity error is detected



· There is a SCSI bus phase mismatch.

When the CPU receives an interrupt (IRQ), it reads the DMA Status Register and the Current SCSI Bus Status Register, to determine what was the cause of the interrupt.

IRQ is reset by writing to the Reset Error/Interrupt Register (7), or by driving RESET active to implement an external reset.

#### Selection/Reselection Interrupt

A select interrupt occurs when the select signal (SEL) is active; the device ID is valid, and the SCSI bus is not busy (BSY inactive for a bus-settle delay of at least 400 nanoseconds). If  $\overline{I/O}$  is active, this is considered to be a reselect interrupt.

ID status is decided by a match in the ID Select Register (4). A single-bit match is adequate to enable the interrupt. SCSI bus protocol requires that not more than two devices be active during the selection process. The Current SCSI Data Register (0) is read to make sure that this condition is met.

If parity checking is supported, parity is also expected to be good during the selection phase. So if ENABLE PARITY BIT (Register 2, bit 5) is set, the PARITY ERROR bit should be sampled to make sure that there is no parity error.

The appropriate settings for the DMA Status Register and Current SCSI Bus Register during a selection/ reselection interrupt are shown below.

DMA Status Register—5 Read Only





Current SCSI Bus Status Register-4 Read Only



The select interrupt is disabled by writing all zeros into the ID Select Register (4)

#### End of Process (EOP) Interrupt

An end of process signal (EOP) occurring during a DMA transfer (DMA MODE active), sets the END OF DMA status bit (Register 5, bit 7) and generates an interrupt. ENABLE EOP INTERRUPT bit (Register 2, bit 3) is set. EOP is not recognized unless EOP, DACK and either IOR or IOW are concurrently active time. DMA transfers will still occur if EOP is asserted.

The appropriate settings for the DMA Status Register and the Current SCSI Bus Status Register during an EOP interrupt, are shown below.

#### DMA Status Register-5 Read Only



Current SCSI Bus Status Register-4 Read Only



This interrupt is disabled by resetting the ENABLE EOP INTERRUPT bit.

#### Loss of Busy Interrupt

This interrupt is generated if the  $\overrightarrow{\text{BSY}}$  signal goes false (indicating disconnection of the SCSI bus) for at least a bus-settle delay period of 400 nanoseconds.

The appropriate settings for the DMA Status Register and the Current SCSI Bus Status Register during a loss of BSY interrupt, are shown below.

DMA Status Register-5 Read Only



Current SCSI Bus Status Register-4 Read Only



The Loss of Busy Interrupt is disabled by resetting the MONITOR BUSY bit.

#### Parity/Error Interrupt

Parity status is checked by reading the Current SCSI Data Register. If the PARITY ERROR bit is set, an interrupt will be generated, provided that the ENABLE PARITY CHECK bit (5) and ENABLE PARITY INTERRUPT bit (Register 2, bit 4) are set in the Mode Register (Register 2, bit 5). The parity checking feature can be used without generating a parity error interrupt if the ENABLE PARITY CHECK bit is disabled.

The appropriate settings for the DMA Status Register and the Current SCSI Bus Status Register during Parity Error interrupt, are shown below.



#### DMA Status Register—5 Read Only



End of DMA

#### Current SCSI Bus Status Register-4 Read Only



#### SCSI Bus Reset Interrupt

RST going active generates the SCSI Bus Reset Interrupt. After a bus clear delay of 800 nanoseconds, the KS53C80 releases all bus signals. This type of interrupt may also be generated by setting ASSERT RST (Register 1, bit 7). Since RST is not latched in the Current SCSI Bus Status Register, this bit may not be set when the register is read. The reset status may then be decided by default.

The appropriate settings for the DMA Status Register and the Current SCSI Bus Status Register during SCSI Bus Reset interrupt, are shown below.





Current SCSI Bus Status Register-4 Read Only



This interrupt may not be disabled.

#### SCSI Bus Phase Mismatch Interrupt

The SCSI bus phases are controlled by I/O, C/D and MSG. These signals are constantly compared with corresponding bits in the Target Command Register (ASSERT I/O, ASSERT C/D, ASSERT MSG). The results of the comparison are stored in DMA Status Register (PHASE MATCH).

If a phase mismatch is detected during a DMA transfer (DMA MODE active) when REQ is active, an interrupt is generated. REQ is not recognized during a phase mismatch, and the KS53C80 is disconnected from the SCSI bus during an initiator send operation. SDB0-7 cannot be driven, even if ASSERT DATA BUS is active.

This interrupt is significant only when the device is acting as initiator. It may occur in Target mode, if another device is driving the phase lines to a different state.

The appropriate settings for the DMA Status Register and the Current SCSI Bus Status Register during Bus Phase Mismatch interrupt, are shown below.

DMA Status Register - 5 Read Only





#### Current SCSI Bus Status Register-4 Read Only



The bus phase mismatch interrupt is disabled by resetting the DMA MODE bit.

#### **RESETS CONDITIONS**

There are three ways in which the KS53C80 can be reset.

#### **Chip Reset**

The chip is reset when the RESET input from the processor goes active and remains active for a minimum time. The chip is initialized, and all internal registers and control logic are cleared. This signal does not reset the SCSI bus.

### SCSI Bus Reset (RST) Received

The RST input from the SCSI bus generates an interrupt (IRQ), and resets all internal logic and registers in the chip, with the exception of the IRQ latch, and the ASSERT RST bit 7 in the Initiator Command Register.

#### SCSI Bus Reset (RST) Issued

RST may also go active on the SCSI bus if the CPU sets ASSERT RST (bit 7) in the Initiator Command Register. RST clears all internal logic and registers, as described above, with the exception of IRQ and ASSERT RST. RST generated in this way remains active until either ASSERT RST is reset, or until a chip reset is initiated.



#### DC CHARACTERISTICS

This section provides the DC power characteristics for the KS53C80 SCSI Controller.

#### Absolute Maximum Ratings

| Supply Voltage | э | -0.5V | / to | 7.0V |
|----------------|---|-------|------|------|
| Input Voltage  |   | OV    | to   | 5.5V |

| Output Voltage      | <br>0V to V <sub>CC</sub> |
|---------------------|---------------------------|
| Storage Temperature | <br>-65°C to 150°C        |

#### **Power Requirements**

| Symbol            | Parameter           | Condition | Min | Тур | Max | Unit |
|-------------------|---------------------|-----------|-----|-----|-----|------|
| V <sub>cc</sub>   | Supply Voltage      |           | 4.5 | 5.0 | 5.5 | v    |
| I <sub>DD</sub> * | Supply Current      |           | —   | 10  | 20  | mA   |
| T <sub>A</sub>    | Ambient Temperature |           | 0.0 | 25  | 70  | °C   |

\* All input pins should not be floating.

#### **Input Requirements**

| Symbol          | Parameter        | Condition              | Min  | Тур | Max  | Unit |
|-----------------|------------------|------------------------|------|-----|------|------|
| VIH             | Input High Level |                        | 2.0  |     | 5.25 | v    |
| VIL             | Input Low Level  |                        | -0.3 | _   | 0.8  | v    |
| SCSI Bus        |                  |                        |      |     |      |      |
| I <sub>IH</sub> | Input High Level | V <sub>IH</sub> = 5.5V |      |     | 50   | μA   |
| ۱ <sub>۱۲</sub> | Input Low Level  | V <sub>IL</sub> = 0V   |      | _   | -50  | μA   |
| Other Pins      | •                |                        |      |     |      |      |
| Чн              | Input High Level | V <sub>IH</sub> = 5.5V | _    | _   | 10   | μA   |
| ۱ <sub>۱۲</sub> | Input Low Level  | V <sub>IL</sub> = 0V   |      | _   | -10  | μA   |

#### **Output Requirements**

| Symbol          | Parameter         | Condition                                        | Min | Тур | Max | Unit |
|-----------------|-------------------|--------------------------------------------------|-----|-----|-----|------|
| SCSI Bus        |                   |                                                  |     |     |     |      |
| V <sub>OL</sub> | Output High Level | V <sub>CC</sub> = Min., I <sub>OL</sub> = 48.0mA | -   | -   | 0.5 | v    |
| Other Pins      |                   |                                                  |     |     |     |      |
| V <sub>OH</sub> | Output High Level | V <sub>SS</sub> = Min., I <sub>OH</sub> = -3.0mA | 2.4 | -   | -   | v    |
| V <sub>OL</sub> | Output Low Level  | V <sub>SS</sub> = Min., I <sub>OL</sub> = 7.0mA  |     | _   | 0.5 | v    |

#### AC SWITCHING CHARACTERISTICS

Figures 4 through 12 provide switching characteristics for a number of typical KS53C80 operations:

- Figure 4. CPU Write Cycle Timing
- Figure 5. CPU Read Cycle Timing
- Figure 6. DMA Read (Block Mode) Target Receive Timing
- Figure 7. DMA Write (Block Mode) Target Send Timing
- Figure 8. DMA Read (Non-Block Mode) Target Receive Timing
- Figure 9. DMA Write (Non-Block Mode) Target Send Timing
- Figure 10. DMA Read (Non-Block Mode) Initiator Receive Timing
- Figure 11. DMA Write (Non-Block Mode) Initiator Send Timing
- Figure 12. Arbitration Timing
- Figure 13. Reset Timing



Figure 4. CPU Write Cycle Timing



|      |                                    |     | 1.5M/sec |     |     | 3.0M/sec |     |       |  |
|------|------------------------------------|-----|----------|-----|-----|----------|-----|-------|--|
| Name | Description                        | Min | Тур      | Max | Min | Тур      | Max | Units |  |
| T1   | Address Setup to Write Enable      | 20  |          |     | 10  |          |     | ns    |  |
| T2   | Address Hold from End Write Enable | 20  |          |     | 10  |          |     | ns    |  |
| Т3   | Write Enable Width                 | 70  |          |     | 35  |          |     | ns    |  |
| T4   | Chip Select Hold from End of IOW   | 0   |          |     | 0   |          |     | ns    |  |
| T5   | Data Setup to End of Write Enable  | 50  |          |     | 20  |          |     | ns    |  |
| Т6   | Data Hold Time from End of IOW     | 30  |          |     | 10  |          |     | ns    |  |

Note: Write enable is the occurrence of  $\overline{CS}$  and  $\overline{IOW}$ .

### Figure 5. CPU Read Cycle Timing



| i.   |                                   |     | 1.5M/sec |     |     | 3.0M/sec |     |       |  |
|------|-----------------------------------|-----|----------|-----|-----|----------|-----|-------|--|
| Name | Description                       | Min | Тур      | Max | Min | Тур      | Max | Units |  |
| T1   | Address Setup to Read Enable      | 20  |          |     | 10  |          |     | ns    |  |
| T2   | Address Hold from End Read Enable | 20  |          |     | 10  |          |     | ns    |  |
| тз   | Chip Select Hold from End of IOR  | .0  |          | T   | 0   |          |     | ns    |  |
| T4   | Data Access Time from Read Enable |     |          | 130 |     |          | 65  | ns    |  |
| T5   | Data Hold Time from End of IOR    | 20  |          |     | 10  |          |     | ns    |  |

Note: Read enable is the occurrence of  $\overline{CS}$  and  $\overline{IOR}$ .







|      |                                   | 1.5M/sec |     |     |     | 3.0M/sec | ;                                              |       |
|------|-----------------------------------|----------|-----|-----|-----|----------|------------------------------------------------|-------|
| Name | Description                       | Min      | Тур | Max | Min | Тур      | Max                                            | Units |
| T1   | DRQ False from DACK True          |          |     | 130 |     |          | 60                                             | ns    |
| T2   | IOR Recovery Time                 | 120      |     |     | 60  |          |                                                | ns    |
| Т3   | Data Access Time from Read Enable |          | 100 | 110 |     |          | 50                                             | ns    |
| T4   | Data Hold Time from End of IOR    | 20       |     |     | 10  |          |                                                | ns    |
| T5   | Width of EOP Pulse                | 100      |     |     | 50  |          |                                                | ns    |
| Т6   | IOR False to REQ True (ACK False) |          |     | 190 |     |          | 70                                             | ns    |
| T7   | ACK True to REQ False             |          |     | 125 |     |          | 50                                             | ns    |
| Т8   | ACK False to REQ True (IOR False) |          |     | 170 |     |          | 70                                             | ns    |
| Т9   | ACK True to READY True            |          |     | 140 |     |          | 60                                             | ns    |
| T10  | READY True to Valid CPU Data      |          |     | 50  |     | -<br>    | 20                                             | ns    |
| T11  | IOR False to READY False          | 20       | 125 | 140 |     |          | 70                                             | ns    |
| T12  | SCSI DATA Setup Time to ACK True  | 20       |     |     | 10  |          | 1.<br>1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1 | ns    |
| T13  | SCSI DATA Hold Time from ACK True | 50       |     |     | 20  |          |                                                | ns    |

Note: DACK, IOR, and EOP = 1, for at least T5 for EOP pulse recognition. Read enable is DACK and IOR occurrence.

![](_page_58_Picture_6.jpeg)

![](_page_59_Figure_2.jpeg)

![](_page_59_Figure_3.jpeg)

|            |                                   | 1.5M/sec |     |     |     | 3.0M/sec | ;   | 1     |
|------------|-----------------------------------|----------|-----|-----|-----|----------|-----|-------|
| Name       | Description                       | Min      | Тур | Max | Min | Тур      | Max | Units |
| T1         | DRQ False from DACK True          | 100      |     | 130 |     |          | 60  | ns    |
| T2         | Write Enable Width                | 100      |     |     | 50  |          |     | ns    |
| Т3         | Write Recovery Time               | 120      |     |     | 60  |          |     | ns    |
| T4         | Data Setup to End of Write Enable | 50       |     |     | 20  |          |     | ns .  |
| T5         | Data Hold Time from End of IOW    | 40       | · . |     | 20  |          |     | ns    |
| Т6         | Width of EOP Pulse                | 100      |     |     | 50  |          |     | ns    |
| <b>T</b> 7 | ACK True to REQ False             |          |     | 125 |     |          | 60  | ns    |
| Т8         | REQ from End of IOW (ACK False)   |          |     | 180 |     |          | 100 | ns    |
| Т9         | REQ from End of ACK (IOW False)   |          |     | 170 |     |          | 90  | ns    |
| T10        | ACK True to READY True            |          |     | 140 |     |          | 70  | ns    |
| T11        | READY True to IOW False           | 70       |     |     | 30  |          |     | ns    |
| T12        | TOW False to READY False          | 20       | 130 | 140 |     |          | 70  | ns    |
| T13        | DATA Hold Time from ACK True      | 40       |     |     | 20  |          |     | ns    |
| T14        | Data Setup to REQ True            | 60       |     |     | 30  |          |     | ns    |

Note: DACK, IOW, and EOP = 1, for at least T6 for EOP pulse recognition. Write enable is DACK and IOW occurrence.

![](_page_59_Picture_6.jpeg)

![](_page_60_Figure_2.jpeg)

#### Figure 8. DMA Read (Non-Block Mode) Target Receive Timing

|      |                                                         | 1.5M/sec |     |     |     | 3.0M/sec | :   |       |
|------|---------------------------------------------------------|----------|-----|-----|-----|----------|-----|-------|
| Name | Description                                             | Min      | Тур | Max | Min | Тур      | Max | Units |
| T1   | DRQ False from DACK and IOR True                        | -        |     | 130 |     |          | 60  | ns    |
| T2   | DACK False to DRQ True                                  | 30       |     |     | 20  |          |     | ns    |
| Т3   | DACK Hold Time from End of IOR                          | 0        |     |     | 0   |          |     | ns    |
| Т4   | Data Access Time from Read Enable<br>(IOR and DACK Low) |          |     | 115 |     |          | 60  | ns    |
| T5   | Data Hold Time from End of IOR                          | 20       |     |     | 10  |          |     | ns    |
| Т6   | Width of EOP Pulse                                      | 100      |     |     | 50  |          |     | ns    |
| T7   | ACK True to DRQ True                                    |          |     | 110 |     |          | 60  | ns    |
| Т8   | DACK False to REQ True (ACK False)                      |          |     | 150 |     |          | 70  | ns    |
| Т9   | ACK True to REQ False                                   |          |     | 125 |     |          | 60  | ns    |
| T10  | ACK False to REQ True (DACK False)                      |          |     | 150 |     |          | 70  | ns    |
| T11  | SCSI DATA Setup Time to ACK                             | 20       |     |     | 10  |          |     | ns    |
| T12  | SCSI DATA Hold Time from ACK                            | 50       |     |     | 20  |          |     | ns    |

Note: DACK, IOR, and EOP = 1, for at least T6 for EOP pulse recognition. Write enable is DACK and IOR occurrence.

![](_page_60_Picture_6.jpeg)

![](_page_61_Figure_2.jpeg)

![](_page_61_Figure_3.jpeg)

|      |                                       | 1.5M/sec |     |     |     | 3.0M/sec | ;   |       |
|------|---------------------------------------|----------|-----|-----|-----|----------|-----|-------|
| Name | Description                           | Min      | Тур | Max | Min | Тур      | Max | Units |
| T1   | DRQ False from DACK True              |          |     | 130 |     |          | 60  | ns    |
| Т2   | DACK False to DRQ True                | 30       |     |     | 20  |          |     | ns    |
| тз   | Write Enable Width                    | 100      |     |     | 50  |          |     | ns    |
| Т4   | DACK Hold from End of IOW             | 0        |     |     | 0   |          |     | ns    |
| T5   | Data Setup to End of Write Enable     | 50       |     |     | 20  | · ·      |     | ns    |
| Т6   | Data Hold Time from End of IOW        | 40       |     |     | 20  |          |     | ns    |
| T7   | Width of EOP Pulse                    | 100      |     |     | 50  |          |     | ns    |
| Т8   | ACK True to REQ False                 |          |     | 125 |     |          | 60  | ns    |
| Т9   | REQ from End of DACK (ACK False)      |          |     | 150 |     |          | 70  | ns    |
| T10  | ACK True to DRQ True                  |          |     | 110 |     |          | 50  | ns    |
| T11  | REQ from End of ACK (DACK False)      |          |     | 150 |     |          | 70  | ns    |
| T12  | SCSI DATA Hold Time from Write Enable | 15       |     |     | 10  |          |     | ns    |
| T13  | SCSI DATA Setup to REQ True           | 60       |     |     | 30  |          |     | ns    |

Note: DACK, IOW, and EOP = 1, for at least T7 for EOP pulse recognition. Write enable is DACK and IOW occurrence.

![](_page_61_Picture_6.jpeg)

![](_page_62_Figure_2.jpeg)

Figure 10. DMA Read (Non-Block Mode) Initiator Receive Timing

| [    |                                     |     | 1.5M/sec | ;   |     | 3.0M/sec |     |       |
|------|-------------------------------------|-----|----------|-----|-----|----------|-----|-------|
| Name | Description                         | Min | Тур      | Max | Min | Тур      | Max | Units |
| T1   | DRQ False from DACK True            |     |          | 130 |     |          | 60  | 'ns   |
| T2   | DACK and IOR False to DRQ True      | 30  |          |     | 20  |          |     | ns    |
| T3   | DACK Hold Time from End of IOR      | 0   |          |     | 0   |          |     | ns    |
| Т4   | Data Access Time from Read Enable   |     |          | 115 |     |          | 60  | ns    |
| T5   | Data Hold Time from End of IOR      | 20  |          |     | 10  |          |     | ns    |
| Т6   | Width of EOP Pulse                  | 100 |          |     | 50  |          |     | ns    |
| T7   | REQ True to DRQ True                |     |          | 150 |     |          | 70  | ns    |
| Т8   | DACK False to ACK (REQ False)       |     |          | 160 |     |          | 80  | ns    |
| Т9   | REQ True to ACK True                |     |          | 160 |     |          | 80  | ns    |
| T10  | REQ False to ACK False (DACK False) |     |          | 140 |     |          | 70  | ns    |
| T11  | SCSI DATA Setup Time to REQ         | 20  |          |     | 10  |          |     | ns    |
| T12  | SCSI DATA Hold Time from REQ        | 50  |          |     | 20  |          |     | ns    |

Note: DACK, IOR, and EOP = 1, for at least T6 for EOP pulse recognition. Write enable is DACK and IOR occurrence.

![](_page_62_Picture_6.jpeg)

![](_page_63_Figure_2.jpeg)

![](_page_63_Figure_3.jpeg)

|      |                                   |     | 1.5M/sec | ;   |     | 3.0M/sec | ;   |       |
|------|-----------------------------------|-----|----------|-----|-----|----------|-----|-------|
| Name | Description                       | Min | Тур      | Max | Min | Тур      | Max | Units |
| T1   | DRQ False from DACK True          |     |          | 130 |     |          | 60  | ns    |
| T2   | DACK False to DRQ True            | 30  |          |     | 20  |          |     | ns    |
| Т3   | Write Enable Width                | 100 |          |     | 50  |          |     | ns    |
| T4   | DACK Hold from End of IOW         | 0   |          |     | 0   |          |     | ns    |
| T5   | Data Setup to End or Write Enable | 50  |          |     | 20  |          |     | ns    |
| Т6   | Data Hold Time from End of IOW    | 40  |          |     | 20  |          |     | ns    |
| T7   | Width of EOP Pulse                | 100 |          |     | 50  |          |     | ns    |
| T8   | REQ True to ACK True              |     |          | 160 |     |          | 80  | ns    |
| Т9   | REQ False to DRQ True             |     |          | 110 |     |          | 50  | ns    |
| T10  | DACK False to ACK False           |     |          | 150 |     |          | 70  | ns    |
| T11  | IOW False to Valid SCSI Data      |     |          | 100 |     |          | 50  | ns    |
| T12  | DATA Hold Time from Write Enable  | 15  |          |     | 10  |          |     | ns    |

Note: DACK, IOW, and EOP = 1, for at least T7 for EOP pulse recognition. Write enable is DACK and IOW occurence.

![](_page_63_Picture_6.jpeg)

# SMALL COMPUTER SYSTEM INTERFACE

Figure 12. Arbitration Timing

![](_page_64_Figure_3.jpeg)

|      |                                |     | 1.5M/sec |     |     | 3.0M/sec |     |       |
|------|--------------------------------|-----|----------|-----|-----|----------|-----|-------|
| Name | Description                    | Min | Тур      | Max | Min | Тур      | Max | Units |
| T1   | SCSI Bus Clear from SEL True   |     |          | 0.6 |     |          | 0.6 | μs    |
| Т2   | ARBITRATE Start from BSY False | 1.2 |          | 2.2 | 1.2 |          | 2.2 | μs    |
| Т3   | SCSI Bus Clear from BSY False  | 0.4 |          | 1.1 | 0.4 |          | 1.1 | μs    |

#### Figure 13. Reset Timing

![](_page_64_Figure_6.jpeg)

|      |                        |     | 1.5M/sec |     |     |     |     |       |
|------|------------------------|-----|----------|-----|-----|-----|-----|-------|
| Name | Description            | Min | Тур      | Max | Min | Тур | Max | Units |
| T1   | Minimum Width of Reset | 100 | 5.<br>1  |     | 50  |     | 1   | ns    |

![](_page_64_Picture_8.jpeg)

44-pin PLCC package. Figure 14 shows the dimensions

of the 48-pin DIP package.

# PACKAGING

The Samsung KS53C80 SCSI controller is available in two packages. Figure 13 shows the dimensions of the

Figure 14. KS53C80 44-Pin PLCC Package

![](_page_65_Figure_5.jpeg)

#### Figure 15. KS53C80 48-Pin DIP Package

![](_page_65_Figure_7.jpeg)

![](_page_65_Picture_8.jpeg)

# **KS68C45S**

# CRT CONTROLLER

#### FEATURES/BENEFITS

- Programmable:
  - Number of characters displayed
  - Interlace or non-interlace scan modes
  - Cursor format and blink rate
  - Cursor skew
  - Horizontal and vertical SYNC signal
  - Display timing
- 3.7 or 6 MHz display operation
- Bufferless line refresh
- No DMA required
- Built-in light-pen detection function
- Supports paging and scrolling by page, line, or character
- TTL-compatible low-power CMOS
- 512K address space for graphic systems
- 16K refresh memory for character or semi-graphic displays
- Single +5V power supply

#### Figure 1. System Block Diagram

![](_page_66_Figure_20.jpeg)

![](_page_66_Picture_21.jpeg)

#### DESCRIPTION

The KS68C45S CRT Controller (CRTC) provides an interface for computers to raster-scan type CRT displays. The Controller's data and control lines are fully compatible with the 6800 MPU. The Controller generates timing signals necessary for the raster-scan type CRT display based on specifications programmed into the Controller's registers.

Because it is programmable, the CRT Controller is capable of a wide-range of CRT display-types from small character displays up to raster-type full-graphic displays as well as large, limited-graphic displays.

#### Figure 2a: KS68C45S 44-Pin PLCC

![](_page_66_Figure_26.jpeg)

#### Figure 2b: KS68C45S Pin DIP

![](_page_66_Figure_28.jpeg)

### Table 1: KS68C45S Signal Descriptions

The CRTC provides 13 signals to the MPU and 25 interface signals to the CRT display.

| Symbol                         | Туре     | Name and Function                                                                |                                                                                                                                                                                                                 |                                                                                               |                                                                                                                      |  |  |  |  |
|--------------------------------|----------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Processor I                    | nterface |                                                                                  |                                                                                                                                                                                                                 |                                                                                               |                                                                                                                      |  |  |  |  |
| D <sub>0</sub> -D <sub>7</sub> | 1/0      | <b>Bi-directional I</b><br>data bus are 3-s<br>a CRTC read o                     | Data Lines: U<br>state buffers to<br>operation.                                                                                                                                                                 | sed for data transfer betweer<br>nat remain in the high-imped                                 | n the CRTC and MPU. Outputs of the<br>lance state unless the MPU performs                                            |  |  |  |  |
| EN                             | 1        | Enable: Input<br>the CRTC. Th<br>transition is the                               | Enable: Input which enables the data bus input/output buffers and clocks data to and fror<br>he CRTC. This signal is usually derived from the processor clock. The HIGH-to-LOV<br>ransition is the active edge. |                                                                                               |                                                                                                                      |  |  |  |  |
| CS                             | 1        | Chip Select: In file. This signal the processor.                                 | put which sel<br>should only b                                                                                                                                                                                  | ects the CRTC, when LOW, to<br>be active when there is a valic                                | o read or write to the internal register<br>I stable address being decoded from                                      |  |  |  |  |
| RS                             | I        | Register Select<br>the Address Re<br>is selected. The<br>RS is high.             | : Input used<br>gister and allo<br>contents of t                                                                                                                                                                | to access internal registers.<br>ows reads from the Status Re<br>he Address Register = the id | A LOW on this pin allows writes into<br>gister. When HIGH, the data register<br>entity of the register accessed when |  |  |  |  |
| R/W                            | I        | Read/Write: In read from (HIC                                                    | put which de<br>3H).                                                                                                                                                                                            | termines whether the intern                                                                   | al register file is written to (LOW) or                                                                              |  |  |  |  |
| RES                            | 1        | Reset: When L                                                                    | OW, forces t                                                                                                                                                                                                    | ne CRTC into the following                                                                    | status:                                                                                                              |  |  |  |  |
|                                |          | 1) All counters<br>2) All outputs                                                | s in the CRT(<br>go LOW.                                                                                                                                                                                        | C are cleared and the devic                                                                   | e stops the display operation.                                                                                       |  |  |  |  |
|                                |          | Control registe                                                                  | ers in the CR                                                                                                                                                                                                   | TC are not affected, and re                                                                   | main unchanged.                                                                                                      |  |  |  |  |
|                                | [        | This signal has                                                                  | s the followin                                                                                                                                                                                                  | g restrictions for usage:                                                                     |                                                                                                                      |  |  |  |  |
|                                | 8        | <ol> <li>1) RES is effect</li> <li>2) The CRTC s</li> <li>(DE) and th</li> </ol> | ctive only wh<br>starts the disp<br>le cursor are                                                                                                                                                               | en Light-Pen Strobe (LPST<br>lay operation immediately at<br>not active until after the fir   | B) is LOW.<br>Iter RES goes HIGH. Display Enable<br>ist frame has been displayed.                                    |  |  |  |  |
|                                |          |                                                                                  |                                                                                                                                                                                                                 |                                                                                               |                                                                                                                      |  |  |  |  |
|                                |          | RES                                                                              | LPSIB                                                                                                                                                                                                           | Operating Mode                                                                                | 4                                                                                                                    |  |  |  |  |
|                                |          | 0                                                                                | 0                                                                                                                                                                                                               | Reset<br>Test Mode                                                                            |                                                                                                                      |  |  |  |  |
|                                |          |                                                                                  | 0                                                                                                                                                                                                               | Normal Mode                                                                                   |                                                                                                                      |  |  |  |  |
|                                |          | 1                                                                                | 1                                                                                                                                                                                                               | Normal Mode                                                                                   |                                                                                                                      |  |  |  |  |
|                                | ~        | After RES has g<br>falling edge of                                               | After RES has gone LOW (and LPSTB = 0), $MA_0$ - $MA_{13}$ and $RA_0$ - $RA_4$ will be driven low on the falling edge of CLK. RES must remain low for at least one cycle of the character clock (CLK)           |                                                                                               |                                                                                                                      |  |  |  |  |

![](_page_67_Picture_5.jpeg)

# Table 1: KS68C45S Signal Descriptions (Continued)

| Symbol                              | Туре | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
|-------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Internal Signals to the CRT Display |      |                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| CLK                                 | 1    | <b>Character Clock:</b> A standard clock input signal which defines character timing for the CRTC display operation. This signal is normally derived from the external dot-timing logic.                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| H-SYNC                              | 0    | Horizontal Sync: Provides horizontal synchronization for the display device.                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| V-SYNC                              | 0    | Vertical Sync: Provides vertical synchronization for the display device.                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| DE                                  | 0    | <b>Display Enable:</b> Defines the display period in horizontal and vertical raster scanning. When HIGH, this signal enables the video signal.                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| MA <sub>0</sub> -MA <sub>13</sub>   | 0    | <b>Refresh Memory Address 0–13:</b> Used to address up to 16K-words of frame buffer for character storage and display refresh operations. The starting scan address is fully programmable and the ending scan address is determined by the total number of characters displayed, which is also programmable in terms of characters/line and lines/frame. The buffer can support up to 8 pages at 2000 characters per page. |  |  |  |  |  |  |
| RA0-RA4                             | 0    | Raster Address 0-4: Selects the raster of the character generator or graphic-pattern generator.                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| CURSOR                              | 0    | <b>Cursor:</b> Used to display the cursor on the CRT screen. This output is inhibited while DE is LOW. This output is normally mixed with the video signal. The cursor may be programmed to any character in the address field. Within the character, the cursor may be programmed to be any block of scan lines, since the start-scan line and the end-scan line are both programmable.                                   |  |  |  |  |  |  |
| LPSTB                               | I    | <b>Light Pen Strobe:</b> Edge-sensitive input which accepts a strobe pulse detected by the light-pen control circuit. When this signal is activated, the refresh memory address (MA <sub>0</sub> -MA <sub>13</sub> ) is stored in the 14-bit light-pen register.                                                                                                                                                           |  |  |  |  |  |  |
|                                     |      | device, light pen, and light-pen control circuits.                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| V <sub>CC</sub>                     |      | 5V ± 5%.                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| V <sub>SS</sub>                     |      | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |

![](_page_68_Picture_4.jpeg)

# KS68C45S

#### Figure 3. CRTC Block Diagram

![](_page_69_Figure_3.jpeg)

![](_page_69_Picture_4.jpeg)

3

#### **REGISTER DESCRIPTION**

#### **Table 2: Internal Registers Assignment**

|    |    |   | Address<br>Register |   |   |   | Regis- |                              |                                              |      |       | Data Bit |     |     |     |     |     |     |     |  |
|----|----|---|---------------------|---|---|---|--------|------------------------------|----------------------------------------------|------|-------|----------|-----|-----|-----|-----|-----|-----|-----|--|
| CS | RS | 4 | 3                   | 2 | 1 | 0 | ter #  | Register Name                | Program Unit                                 | Read | Write | 7        | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
| 1  | х  | x | х                   | х | Х | Х |        |                              |                                              | -    |       |          |     |     |     |     |     |     |     |  |
| 0  | 0  | х | х                   | х | х | х | AR     | Address Register             | —                                            | X    | 0     |          |     |     |     |     |     |     |     |  |
| 0  | 1  | 0 | 0                   | 0 | 0 | 0 | R0     | Horizontal Total*            | Character                                    | x    | 0     |          |     |     |     |     |     |     |     |  |
| 0  | 1  | 0 | 0                   | 0 | 0 | 1 | R1     | Horizontal Displayed         | Character                                    | х    | 0     |          |     |     |     |     |     |     |     |  |
| 0  | 1  | 0 | 0                   | 0 | 1 | 0 | R2     | Horizontal Sync*<br>Position | Character                                    | x    | ο     |          |     |     |     |     |     |     |     |  |
| 0  | 1  | 0 | 0                   | 0 | 1 | 1 | R3     | Sync Width                   | Vertical-Raster,<br>Horizontal-<br>Character | x    | ο     | wv3      | wv2 | wv1 | wv0 | wh3 | wh2 | wh1 | wh0 |  |
| 0  | 1  | 0 | 0                   | 1 | 0 | 0 | R4     | Vertical Total*              | Line                                         | X    | 0     |          |     |     |     |     |     |     |     |  |
| 0  | 1  | 0 | 0                   | 1 | 0 | 1 | R5     | Vertical Total Adjust        | Raster                                       | х    | 0     |          |     |     |     |     |     |     |     |  |
| 0  | 1  | 0 | 0                   | 1 | 1 | 0 | R6     | Vertical Displayed           | Line                                         | Х    | 0     |          |     |     |     |     |     |     |     |  |
| 0  | 1  | 0 | 0                   | 1 | 1 | 1 | R7     | Vertical Sync* Position      | Line                                         | x    | 0     |          |     |     |     |     |     |     |     |  |
| 0  | 1  | 0 | 1                   | 0 | 0 | 0 | R8     | Interlace & Skew             |                                              | х    | 0     | C1       | C0  | D1  | D0  |     |     | v   | s   |  |
| 0  | 1  | 0 | 1                   | 0 | 0 | 1 | R9     | Maximum Raster<br>Address    | Raster                                       | x    | 0     |          |     |     |     |     |     |     |     |  |
| 0  | 1  | 0 | 1                   | 0 | 1 | 0 | R10    | Cursor Start Raster          | Raster                                       | х    | 0     |          | в   | P   |     |     |     |     |     |  |
| 0  | 1  | 0 | 1                   | 0 | 1 | 1 | R11    | Cursor End Raster            | Raster                                       | х    | 0     |          |     |     |     |     |     |     |     |  |
| 0  | 1  | 0 | 1                   | 1 | 0 | 0 | R12    | Start Address (H)            | _                                            | 0    | 0     |          |     |     |     |     |     |     |     |  |
| 0  | 1  | 0 | 1                   | 1 | 0 | 1 | R13    | Start Address (L)            | <u> </u>                                     | 0    | 0     |          |     |     |     |     |     |     |     |  |
| 0  | 1  | 0 | 1                   | 1 | 1 | 0 | R14    | Cursor (H)                   | — .                                          | 0    | 0     |          |     |     |     |     |     |     |     |  |
| 0  | 1  | 0 | 1                   | 1 | 1 | 1 | R15    | Cursor (L)                   | _                                            | 0    | 0     |          |     |     |     |     |     |     |     |  |
| 0  | 1  | 1 | 0                   | 0 | 0 | 0 | R16    | Light Pen (H)                | —                                            | 0    | х     |          |     |     |     |     |     |     |     |  |
| 0  | 1  | 1 | 0                   | 0 | 0 | 1 | R17    | Light Pen (L)                | _                                            | 0    | X     |          |     |     |     |     |     | [   |     |  |

#### Notes:

1. The Registers marked \*: (Written Value) = (Specified Value) - 1

2. Written Value of R9 is mentioned below.

1) Non-interlace Mode Interlace Sync Mode (Written Value Nr) = (Specified Value) - 1

2) Interlace Sync & Video Mode

(Written Value Nr) = (Specified Value) - 2

C0 and C1 specify skew of CUDISP output signal.
 D0 and D1 specify skew of DISPTMG output signal.
 When S is "1", V specifies video mode. S specifies the Interlace Sync Mode.

- 4. B specifies the cursor blink. P specifies the cursor blink period.
- 5. wv0  $\sim$  wv3 specify the pulse width of Vertical Sync Signal. wh0  $\sim$  wh3 specify the pulse width of Horizontal Sync Signal.
- R0 is ordinally programmed to be odd number in interlace mode.
- 7. O: Yes, X; No

8. The X bits are don't care.

![](_page_70_Picture_17.jpeg)

#### FUNCTIONAL DESCRIPTION

The KS68C45S CRT Controller consists of programmable horizontal and vertical timing generators, a programmable linear address register, programmable cursor logic, a light-pen capture register, and control circuitry for interface to a processor bus.

All CRTC timing is derived from the CLK, usually the output of an external dot-race counter. Coincidence circuits continuously compare counter contents to the contents of the programmable register file,  $R_0$ - $R_{17}$ . For horizontal timing generation, comparisons result in: 1) horizontal synch pulse (H-SYNC) of a frequency, position, and width determined by the registers; and 2) horizontal display signal of a frequency, position, and duration determined by the registers.

The horizontal counter produces H clock which drives the scan-line counter and vertical control. The contents of the raster counter are continuously compared to the maximum scan-line address register. A coincidence resets the raster counter and clocks the vertical counter.

Comparisons of vertical counter contents and vertical registers result in: 1) vertical sync pulse (V-SYNC) of a frequency and position determined by the registers; and, 2) vertical display signal of a frequency and position determined by the registers.

The vertical control logic has two other functions:

- To generate row selects, RA<sub>0</sub>-RA<sub>4</sub>, from the raster counter for the corresponding interface or noninterlace modes.
- To extend the number of scan lines in the vertical total by the amount programmed in the vertical-total adjust register.

The linear address generator is driven by the CLK and locates the relative positions of characters in memory with their positions on the screen. Fourteen lines,  $MA_0-MA_{13}$ , are available for addressing four pages of 4K characters each, eight pages of 2K characters each, or any combination totalling 16K characters. The linear address generator repeats the same sequence of addresses for each scan line of a character row.

The cursor logic determines the cursor location, size, and clock rate on the screen. These features are all programmable. The light-pen strobe going HIGH causes the current contents of the address counter to be latched in the light-pen register. The contents of the light-pen register are subsequently read by the processor.

Internal CRT Controller registers are programmed by the processor through the data bus,  $D_0$ - $D_7$ , and the control signals: R/W,  $\overline{CS}$ , RS, and EN.

#### **OPERATIONAL DESCRIPTION**

#### **Control Modes**

There are four control modes:

- 1) Non-interlace Mode
- 2) Interlace Sync Mode
- 3) Interlace Sync and Video Mode (even)
- 4) Interlace Sync and Video Mode (odd)

#### Non-Interlace Mode

In Non-Interlace Mode each field is scanned twice, and addresses  $RA_0$ - $RA_4$  are counted up one, from zero.

#### Interlace Sync Mode

In Interlace Sync Mode, the raster address in the even and odd fields is the same as that addressed in the Non-Interlace Mode. One character pattern is displayed in both fields, but, the displayed position of that character is 1/2 the raster space down from its position in the even field.

#### Interlace Sync and Video Mode (even)

TRN (total number of rasters) is programmed to be even. An even-field is output by even raster-addressing.

#### Interlace Sync and Video Mode (odd)

TRN is programmed to be odd. An odd-field is output by odd raster-addressing. Odd and even addresses are reversed to the odd and even lines in each field. This reversal creates a more stable interlace display than when TRN is programmed even.

#### **Cursor Control**

Start and end values are programmed to the raster register and must meet the condition Cursor Start  $\leq$  Cursor End  $\leq$  Maximum raster address register.

![](_page_71_Picture_31.jpeg)
## Internal Registers

Internal registers are:

| Register<br>Symbol                | Register Name                     |
|-----------------------------------|-----------------------------------|
| AR                                | Address Register                  |
| Ro                                | Horizontal Total Register         |
| R <sub>1</sub>                    | Horizontal Displayed Register     |
| R <sub>2</sub>                    | Horizontal Sync Position Register |
| R <sub>3</sub>                    | Sync Width Register               |
| R4                                | Vertical Total Register           |
| R <sub>5</sub>                    | Vertical Total Adjust Register    |
| R <sub>6</sub>                    | Vertical Displayed Register       |
| R <sub>7</sub>                    | Vertical Sync Position Register   |
| R <sub>8</sub>                    | Interlace and Skew Register       |
| R <sub>9</sub>                    | Maximum Raster Address Register   |
| R <sub>10</sub>                   | Cursor Start Raster Register      |
| R <sub>11</sub>                   | Cursor End Raster Register        |
| R <sub>12</sub> , R <sub>13</sub> | Start Address Register            |
| R <sub>14</sub> , R <sub>15</sub> | Cursor Register                   |
| R <sub>16</sub> , R <sub>17</sub> | Light Pen Register                |

Table 3: Functional Description of Internal Registers

## AR — Address Register

A 5-bit register used to select the internal control registers ( $R_0$ - $R_{17}$ ). This register is the address of one of the control registers. In order to access the control registers, the address of the control register must be written to the Address Register. (Programming data from binary 8 to binary 13 into the Address Register produces no results.)

To select AR, RS and  $\overline{CS}$  must equal 0.

## R<sub>0</sub> — Horizontal Total Register

An 8-bit register used to program the total number of horizontal characters per line. This number must include the retrace period and is programmed according to the CRT specification. If N is the total number of characters, N-1 is programmed to this register. N must be even for the Interlace Mode.

## R<sub>1</sub> — Horizontal Displayed Register

An 8-bit register used to program the number of horizontal displayed characters per line. Any number less than the total number of horizontal characters can be programmed.

## R<sub>2</sub> — Horizontal Sync Position Register

An 8-bit register used to program the horizontal sync position as a multiple of the character clock period. Any number less than the total horizontal number can be programmed. If H is the character number of the horizontal sync position, H-1 is programmed to this register.

The value of this register determines the optimum horizontal position. The display position on the CRT screen moves to the left if the programmed value of this register is increased. The display position on the CRT screen moves to the right if the programmed value of this register is decreased.

## R<sub>3</sub> — Sync Width Register

| 7 |   |   |   |   |   |   | 0 |
|---|---|---|---|---|---|---|---|
| V | v | v | v | н | н | н | н |

An 8-bit register used to program the horizontal and vertical sync pulse width. The horizontal sync (H-SYNC) width is programmed to the least-significant 4 bits of  $R_3$  as multiples of the character clock period. Zero cannot be programmed. The vertical sync (V-SYNC) is programmed to the most-significant 4 bits of  $R_3$  as multiples of the raster period. If 0 is programmed in the most-significant 4 bits, a raster period of 16 (16H) is specified.

#### Table 4: Raster Scan Mode

| Raster Scan Mode (2 <sup>1</sup> , 2 <sup>0</sup> ) | V | S      |
|-----------------------------------------------------|---|--------|
| Non-Interlace Mode                                  | 0 | 0<br>0 |
| Interlace Sync Mode                                 | 0 | 1      |
| Interlace Sync & Video Mode                         | 1 | 1      |

## R<sub>4</sub> — Vertical Total Register

A 7-bit register used to program the total number of lines per frame, including the vertical retrace period. This register must be programmed according to the CRT specification. If L is the total number of lines, L-1 is programmed to this register.

## R<sub>5</sub> — Vertical Total Adjust Register

A 5-bit register used to program the optimum number to adjust the total number of rasters per field. This register is also used to decide the vertical deflection frequency.



## R<sub>6</sub> — Vertical Displayed Register

A 7-bit register used to program the number of displayed character rows on the CRT screen. Any number less than the total number of vertical characters can be programmed.

#### R7 - Vertical Sync Position Register

A 7-bit register used to program the vertical sync position on the screen as multiples of the horizontal character line period. Any number less than the total number of vertical characters can be programmed. If V is the character number of the vertical sync position, V-1 is programmed to this register.

If the programmed value of this register is decreased, the display position is moved down on the CRT screen. If the programmed value of this register is increased, the display position is moved up on the screen.

#### Table 5: Pulse Width of Vertical Sync Signal

#### Vertical Sync Signal

| VSW         |    |                |                |     |
|-------------|----|----------------|----------------|-----|
| Pulse Width | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 24  |
| 16H         | 0  | 0              | 0              | 0   |
| 1           | 0  | 0              | 0              | . 1 |
| 2           | 0  | 0              | 1              | 0   |
| 3           | 0  | 0              | 1              | 1   |
| 4           | Ó  | 1              | 0              | 0   |
| 5           | 0  | 1              | 0              | 1   |
| 6           | 0  | 1              | 1              | 0   |
| 7           | 0  | 1              | . 1            | 1   |
| 8           | 1  | 0              | 0              | 0   |
| 9           | 1  | 0              | 0              | 1   |
| 10          | 1  | 0              | 1              | 0   |
| 11          | 1  | 0              | 1              | 1   |
| 12          | 1  | 1              | 0              | 0   |
| 13          | 1  | 1              | 0              | 1   |
| 14          | 1  | 1              | 1              | 0   |
| 15          | 1  | 1              | 1              | 1   |

H: Raster Period

#### Table 6: Pulse Width of Horizontal Sync Signal

Horizontal Sync Signal

|             | HSW            |                |                |                |  |
|-------------|----------------|----------------|----------------|----------------|--|
| Pulse Width | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2 <sup>0</sup> |  |
|             | 0              | 0              | 0              | 0              |  |
| 1 CH        | 0              | 0              | 0              | 1              |  |
| 2           | 0              | 0              | 1              | 0              |  |
| 3           | 0              | 0              | 1              | 1              |  |
| 4           | 0              | 1              | 0              | 0              |  |
| 5           | 0              | 1              | 0              | 1              |  |
| 6           | 0              | 1              | 1              | 0              |  |
| 7           | 0              | 1              | 1              | 1              |  |
| 8           | 1              | 0              | 0              | 0              |  |
| 9           | 1              | 0              | 0              | 1              |  |
| 10          | 1              | 0              | 1              | 0              |  |
| 11          | 1              | 0              | 1              | 1              |  |
| 12          | 1              | 1              | 0              | 0              |  |
| 13          | 1              | 1              | 0              | . 1            |  |
| 14          | 1              | 1              | 1              | 0              |  |
| 15          | 1              | 1              | 1              | 1              |  |

CH: Character Clock Period

HSW = 0 cannot be used

#### R<sub>8</sub> — Interlace and Skew Register

| 7  |    |    |    |  |   | 0 |
|----|----|----|----|--|---|---|
| C1 | CO | D1 | D0 |  | ۷ | S |

An 8-bit register used to program the raster scan mode, the skew of CURSOR, and Display Enable (DE).

In Table 7, bits 4 and 5 specify DE output delay (skew). Bits 6 and 7 specify CURSOR output delay (skew) in two characters, starting from 0. If 3 is programmed to these bits, the signal is not output.

Bits 2 and 3 are not used.

Bits 0 and 1 (V, S) specify scan modes.



#### Table 7: DE and Cursor Skew

| DE Skew (2 <sup>5</sup> , 2 <sup>4</sup> )          | D0  | D1  |
|-----------------------------------------------------|-----|-----|
| Non-skew                                            | 0   | 0   |
| One-character skew                                  | . 1 | 0   |
| Two-character skew                                  | 0   | 1   |
| Non-output                                          | 1   | 1   |
| Cursor Skew Bits (2 <sup>7</sup> , 2 <sup>6</sup> ) | CO  | C1  |
| Non-skew                                            | 0   | 0   |
| One-character skew                                  | 1   | 0   |
| Two-character skew                                  | 0   | 1   |
| Non-output                                          | 1   | · 1 |

#### R<sub>9</sub> — Maximum Raster Address Register

A 5-bit register used to program the maximum raster address and to define the total number of rasters per character, including line space.

In Interlace Sync Mode where TNR equals the Total Number of Rasters, TNR equals 5. Where Nr equals the raster number and equals the programmed value, Nr equals 4. Where X equals TNR, X – 1 is programmed.

In Non-interlace Mode, TNR = 5, Nr = 4, X - 2 is programmed.

In Interlace and Video Mode, TNR = 5, Nr = 3, X - 1 is programmed.

### R<sub>10</sub> — Cursor Start Raster Register

| 7      |   |   |  |     | 0 |
|--------|---|---|--|-----|---|
| $\sim$ | в | Р |  | - 5 |   |

A 7-bit register. The cursor start raster address is programmed in the least-significant 5 bits. The cursor display mode is programmed to the most-significant 2 bits.

#### Table 8: Cursor Display Mode

| Cursor Display Mode (2 <sup>6</sup> , 2 <sup>5</sup> ) | В | Ρ |
|--------------------------------------------------------|---|---|
| Non-blink                                              | 0 | 0 |
| Cursor Non-display                                     | 0 | 1 |
| Blink 16 Field Period                                  | 1 | 0 |
| Blink 32 Field Period                                  | 1 | 1 |

#### R<sub>11</sub> — Cursor End Raster Register

A 5-bit register used to program the cursor end raster address.

#### R<sub>12</sub>, R<sub>13</sub> - Start Address Register

The two registers form a single 16-bit register used to program the first address to be read out of refresh memory, and used to program for paging and scrolling. The most significant two bits of  $R_{12}$  are always 0.

#### R<sub>14</sub>, R<sub>15</sub> — Cursor Register (Read/Write)

The two registers form a single 16-bit register used to store the cursor location. The most significant two bits of  $R_{14}$  are always 0.

#### R<sub>16</sub>, R<sub>17</sub> — Light-Pen Register (Read Only)

The two registers form a single 16-bit register used to store the detected address of the light pen. The most significant two bits of  $R_{16}$  are always 0.

| Table 9: | Programmed | Values into | the | Registers |
|----------|------------|-------------|-----|-----------|
|----------|------------|-------------|-----|-----------|

| Register Name            | Register | Value      |
|--------------------------|----------|------------|
| Horizontal Total         | R0       | Nht        |
| Horizontal Displayed     | R1       | Nhd        |
| Horizontal Sync Position | R2       | Nhsp       |
| Sync Width               | R3       | Nvsw, Nhsw |
| Vertical Total           | R4       | Nvt        |
| Vertical Total Adjust    | R5       | Nadj       |
| Vertical Displayed       | R6       | Nvd        |
| Vertical Sync Position   | R7       | Nvsp       |
| Interlace & Skew         | R8       |            |
| Max. Raster Address      | R9       | Nr         |
| Cursor Start Raster      | R10      |            |
| Cursor End Raster        | R11      |            |
| Start Address (H)        | R12      | 0          |
| Start Address (L)        | R13      | 0          |
| Cursor (H)               | R14      |            |
| Cursor (L)               | R15      |            |
| Light Pen (H)            | R16      |            |
| Light Pen. (L)           | R17      |            |

#### Table 10: Raster Address Output

| No. of Rasters in a Line |           | Odd Field    | Even Field   |
|--------------------------|-----------|--------------|--------------|
|                          | Even      | Odd Address  | Even Address |
| 0.14                     | Odd Line  | Even Address | Odd Address  |
| Uaa                      | Even Line | Odd Address  | Even Address |



### **Restrictions on Internal Register Programming**

 $0 \leq Nhsp \leq Nht$ 

 $0 \leq Nvsp \leq Nvt$  (see note 1)

 $0 < Nhd < Nht + 1 \le 256$ 

 $0 < Nvd < Nvt + 1 \le 128$ 

 $0 \leq Ncs \leq Nce \leq Nr$  (for Non-interlace and Interlace Sync Modes)

 $0 \leq Ncs \leq Nce \leq Nr$  + 1 (for Interlace Sync and Video Mode)

### Figure 4: Video Signal and Character Display

 $2 \le Nr \le 30$  (Interlace Sync and Video Mode)

.

- $3 \leq$  Nht (not for Non-Interlace Mode)
- $5 \leq$  Nht (Non-interlace Mode only)

#### Notes:

- 1. The pulse width is changed  $\pm 1/2$  the raster time when the vertical sync signal extends over two fields in the Interlace Mode.
- 2. Ncs = Cursor start, Nce = Cursor end



#### Figure 5: Raster Line Period Timing Chart



Notes:

 $\begin{array}{l} \mbox{Tr} = \mbox{Raster Period} \\ \mbox{T}_L = \mbox{Line Period} = (\mbox{Nr} + 1) + \mbox{Tr} \\ \mbox{a = Nhd} \\ \mbox{b = Nht} \\ \mbox{c = Nhd} + 1 \\ \mbox{Nr} = \mbox{Max}. \mbox{Raster Address} \end{array}$ 



#### Figure 6: CRT Screen Format



#### Figure 7: Raster Scan Display

#### Non-Interlace Mode



#### Interlace Sync & Video Mode



Total number of rasters in a line is even.





#### Interlace Sync & Video Mode



Total number of rasters in a line is odd.



Ì

## Figure 8: Vertical Timing Chart



#### Note:

 $\begin{array}{l} \mathsf{Nvd} = \mathsf{Number} \ of \ vertical \ displayed \ characters \\ \mathsf{Nvsp} = \mathsf{Vertical} \ sync \ position \\ \mathsf{Nvt} = \mathsf{Number} \ of \ vertical \ total \ characters \\ \mathsf{Tadj} = \mathsf{Nadj} \star \mathsf{Tr} = \mathsf{Fine} \ adjustment \ period \ of \ frame \\ \mathsf{Tvsw} = \mathsf{Nvsw} \star \mathsf{Tr} = \mathsf{Vertical} \ sync \ pulse \ width \\ \mathsf{T}_{frm} = (\mathsf{Nvt} + 1) \star \mathsf{T}_{\mathsf{L}} + \mathsf{Tadj} = \mathsf{Frame} \ period \\ \mathsf{A} = \mathsf{T}_{adj} \\ \mathsf{B} = \mathsf{T}_{\mathsf{L}} \\ @D = \mathsf{See} \ \mathsf{Fig}. \ 9a \ for \ the \ expansion \ of \ this \ region \\ \end{array}$ 

@E = See Fig. 9b for the expansion of this region

#### Figure 9: Cursor Control

| •   | - 1 |   |      | L 1 |  |  |
|-----|-----|---|------|-----|--|--|
| ĭ   | _   |   | <br> |     |  |  |
| 5   |     |   |      |     |  |  |
| 5   |     |   |      | _   |  |  |
|     |     | - |      |     |  |  |
| 2   | _   |   |      |     |  |  |
| ç   | _   |   |      |     |  |  |
| - 2 | _   |   |      |     |  |  |
| 4   |     |   |      |     |  |  |
|     |     |   |      | _   |  |  |
|     |     |   |      |     |  |  |
| υ   |     |   |      |     |  |  |
|     |     |   |      |     |  |  |

Cursor Start Address = 9 Cursor End Address = 9

Cursor Start Address = 9 Cursor End Address = 10

| 0  | _ |   | <u> </u> |  | 1 | L | <u> </u> |
|----|---|---|----------|--|---|---|----------|
| 1  | _ |   |          |  |   |   |          |
| 2  |   |   |          |  |   |   | I        |
| 3  |   |   |          |  |   |   | <u> </u> |
| 4  |   |   |          |  |   |   |          |
| 5  |   |   |          |  |   |   | <u> </u> |
| 6  |   |   |          |  |   |   |          |
| 7  | _ |   |          |  |   |   |          |
| 8  |   |   |          |  |   |   |          |
| ã. | _ | _ |          |  |   |   |          |
| ۱Ň |   |   |          |  |   |   |          |
|    | _ |   |          |  |   |   |          |
|    |   |   |          |  | 1 |   | 1        |

Cursor Start Address = 1 Cursor End Address = 5

Figure 10:





## Figure 11: Horizontal Timing Chart



#### Notes:

- Tc = Character clock period
- A = Horizontal display period Nht Tc
- B = Horizontal Retrace Period
- C = Nhsp + Tc
- D = Nhsw + Tc
- a = Nhd 1
- b = Nhd

Nhd = Number of Horizontal Displayed Characters Nhsp = Horizontal Sync Position Nht = Number of Horizontal Total Characters Tr = Raster Period = (Nht + 1) • Tc



### Figure 12a: Cursor Timing







## Note:

The following are programmed in Cursor Display Mode: Cursor Start: Raster Register = 1. Cursor End: Raster Register = 3 Cursor Register = Nhd + 2

In Blink mode: When field period is 16 or 32 time period, it is changed into display or non-display mode.



## Figure 12b: Fine Adjustment Period of Frame



#### Note:

A = Fine adjustment period of Frame Period. Tadj = Nadj \* Tr

### Figure 13a: Switching from Vertical Period to Vertical Retrace Period



#### Notes:

A = Fine adjustment period of Frame Period. Tadj = Nadj \* Tr



## Figure 13b: V-Sync Timing Chart



Notes:

- A = Vertical Display Period
- B = Vertical Retrace Period

#### Figure 13c: H-Sync Timing Chart



#### Notes:

A = Horizontal Display Period

B = Horizontal Retrace Period

## Figure 14: Refresh Memory Addressing (MA0-MA13) Stage Chart

|            | H          | IORIZONTAL DI    | SPLAY | ·              | HORIZONTAL RETRACE PERIOD |    |                 |  |
|------------|------------|------------------|-------|----------------|---------------------------|----|-----------------|--|
|            |            |                  |       | I              | I                         |    |                 |  |
| <b>ر 0</b> | 0          | 1                |       | Nhd-1          | Nhd                       |    | Nht             |  |
| 0 🕴        | <b>+</b> + | ¥+               |       | ++             | ++                        |    | ++              |  |
| L Nr       | 0          | Ť                |       | Nhd-1          | Nhd                       |    | Nht             |  |
| - 0        | Nhd        | Nhd+1            |       | 2*Nhd-1        | 2*Nhd                     | -+ | Nhd+Nht         |  |
| 1          | ++         | ÷+               |       | ↓ <b>+</b>     | ++                        |    | i ++            |  |
| ∟Nr        | Nhd        | Nhd+1            | -     | 2*Nhd-1        | 2•Nhd                     |    | Nhd+Nht         |  |
| <b>-</b> 0 | 2*Nhd      | 2*Nhd+1          |       | 3*Nhd-1        | 3•Nhd                     |    | 2Nhd+Nht        |  |
| 2 🕴        | 44         | ++               |       | ¥9             | ÷+                        |    | i <del>it</del> |  |
| ∟Nr        | 2*Nhd      | 2*Nhd+1          |       | 3*Nhd-1        | 3•Nhd                     |    | 2Nhd+Nht        |  |
| -          |            | ļ                |       |                | •                         |    | ļ               |  |
| г 0        | (Nvd-1)Nhd | (Nvd-1)Nhd+1     |       | Nvd+Nhd-1      | Nvd•Nhd                   |    | (Nvd-1)Nhd+Nht  |  |
| lvd1 🕴     | ÷+         | . ↓ <del>↑</del> |       | ¥†             | ++                        |    | ¥+              |  |
| ∟ Nr       | (Nvd-1)Nhd | (Nvd-1)Nhd+1     | -     | Nvd+Nhd-1      | Nvd•Nhd                   |    | (Nvd-1)Nhd+Nht  |  |
| r 0        | Nvd•Nhd    | Nvd•Nhd+1        |       | (Nvd+1)Nhd-1   | (Nvd+1)Nhd                | -  | Nvd+Nhd+Nht     |  |
| Nvd 🕴      | ++         | ++               |       | **             | ++                        |    | ++              |  |
| ⊷ Nr       | Nvd•Nhd    | Nvd+Nhd+1        |       | (Nvd+1)Nhd-1   | (Nvd+1)Nhd                |    | Nvd*Nhd+Nht     |  |
|            |            |                  |       |                |                           |    |                 |  |
| г 0        | Nvt•Nhd    | Nvt+Nhd+1        | +     | (Nvt+1)Nhd-1   | (Nvt+1)Nhd                | +  | Nvt*Nhd+Nht     |  |
| Nvt 🛊      | **         | ++               |       | <b>+</b> +     | **                        |    | ֠ .             |  |
| └ Nr       | Nvt•Nhd    | Nvt+Nhd+1        |       | (Nvt+1)Nhd-1   | (Nvt+1)Nhd                |    | Nvt*Nhd+Nht     |  |
| 0          | (Nvt+1)Nhd | (Nvt+1)Nhd+1     | -     | (Nvt+2)Nhd-1   | (Nvt+2)Nhd                |    | (Nvt+2)Nhd+Nht  |  |
| •          | ++         | ÷++              | 1     | <del>4</del> 4 | <b>#</b> #                |    | ++              |  |
| Nadj-1     | (Nvt+1)Nhd | (Nvt+1)Nhd+1     |       | (Nvt+2)Nhd-1   | (Nvt+2)Nhd                |    | (Nvt+2)Nhd+Nht  |  |

#### Notes:

0 - Nr; 0 - Nadj = Raster Address

0, 1, 2 -- Nvd-1 = Line Number

0 - Nvd-1 = Vertical Display Period

Nvd - Nadj-1 = Vertical Display Period

Thick line square indicates valid refresh memory address (0 - Nvd·Nhd-1). Refer to Cursor Timing.



## Table 11: DC Characteristics

 $V_{CC}$  = 5.0V  $\pm$  5%,  $V_{SS}$  = 0V,  $T_{A}$  = –20°C to 75°C

| Item                              | Symbol           | Test Condition                                               | Min  | Тур      | Max                       | Unit |
|-----------------------------------|------------------|--------------------------------------------------------------|------|----------|---------------------------|------|
| Input High Voltage                | V <sub>IH</sub>  |                                                              | 2.0  | —        | ν <sub>cc</sub>           | V    |
| Input Low Voltage                 | V <sub>IL</sub>  |                                                              | -0.3 | -        | 0.8                       | v    |
| Input Leakage Current             | I <sub>IN</sub>  | $V_{IN}^{(a)} = 0V - 5.25V$                                  | -2.5 |          | 2.5                       | μA   |
| 3-State Input Current (Off-State) | I <sub>TSI</sub> | $V_{IN} = 0.4V - 2.4V$<br>$V_{CC}^{(b)} = 5.25V$             | -10  | _        | 10                        | μA . |
| Output High Voltage               | V <sub>OH</sub>  | $I_{LOAD}^{(b)} = -205\mu A$<br>$I_{LOAD}^{(c)} = -100\mu A$ | 2.4  | —        | -                         | v    |
| Output Low Voltage                | V <sub>OL</sub>  | I <sub>LOAD</sub> = 1.6mA                                    | -    | _        | 0.4                       | V    |
| Input Capacitance                 | C <sub>IN</sub>  | $V_{IN} = 0V$<br>F = 1.0MHz, T <sub>A</sub> = 25°C           | -    | <br>10.0 | 12.5 <sup>%c)</sup><br>pF | pF   |
| Output Capacitance                | C <sub>OUT</sub> | $V_{IN} = 0V$<br>F = 1.0MHz, T <sub>A</sub> = 25°C           | _    | -        | 10.0                      | pF   |
| Power Dissipation                 | PD               |                                                              | _    | 600      | 1000                      | mW   |

Typical Condition:  $T_A = 25^{\circ}C$ ,  $V_{CC} = 5.0V$ 

Note:

(a) = Except D0-D7

(b) = D0-D7

(c) = Other Inputs

#### **Table 12: AC Characteristics**

|                                  |                                   |                |     | 3.7 MH | 2   |     |     |     |      |
|----------------------------------|-----------------------------------|----------------|-----|--------|-----|-----|-----|-----|------|
| Item                             | Symbol                            | Test Condition | Min | Тур    | Max | Min | Тур | Max | Unit |
| CRTC Timing                      |                                   |                |     |        |     |     |     | _   |      |
| Light Pen Strobe Pulse Width     | PWLPH                             |                | 60  | -      | -   | 60  |     | _   | ns   |
| Light Pen Strobe                 | T <sub>LPD1</sub>                 | -              |     |        | 70  | —   |     | 70  | ns   |
| Uncertain Time of Acceptance     | T <sub>LPD2</sub>                 |                | -   | -      | 0   | _   | -   | 0   | ns   |
| Raster Address Delay Time        | TRAD                              |                |     | -      | 160 | -   |     | 105 | ns   |
| Memory Address Delay Time        | T <sub>MAD</sub>                  |                |     | _      | 160 | -   |     | 105 | ns   |
| DE Delay Time                    | T <sub>DTD</sub>                  |                | -   | -      | 250 | _   |     | 165 | ns   |
| CURSOR Delay Time                | T <sub>CDD</sub>                  |                |     | -      | 250 | —   | -   | 165 | ns   |
| V-SYNC Delay Time                | T <sub>VSD</sub>                  |                | -   |        | 250 | —   | -   | 165 | ns   |
| Horizontal Sync Delay Time       | T <sub>HSD</sub>                  |                |     | _      | 200 | —   |     | 132 | ns   |
| Rise and Fall Time for CLK Input | T <sub>CR</sub> , T <sub>CF</sub> |                | -   | -      | 20  | -   | -   | 14  | ns   |
| Clock Low Pulse Width            | PWCL                              |                | 130 | -      |     | 86  |     | —   | ns   |
| Clock High Pulse Width           | PWCH                              |                | 130 | _      |     | 86  | `   | —   | ns   |
| Clock Cycle Time                 | TCYC                              |                | 270 | -      | -   | 178 |     | -   | ns   |



## Table 12: AC Characteristics (Continued)

|                           |                                   |                |      | 3.7 MH   | z   |       | 6 MHz    |     |      |
|---------------------------|-----------------------------------|----------------|------|----------|-----|-------|----------|-----|------|
| Item                      | Symbol                            | Test Condition | Min  | Тур      | Max | Min   | Тур      | Max | Unit |
| MPU Write Timing          |                                   |                |      |          |     |       |          |     |      |
| Enable Cycle Time         | T <sub>CYCE</sub>                 |                | 1.0  | -        | _   | 0.375 | ·        |     | μs   |
| Enable High Pulse Width   | PWEH                              |                | 0.45 | -        | —   | 0.165 | —        | —   | μs   |
| Enable Low Pulse Width    | PWEL                              |                | 0.40 | <u> </u> |     | 0.158 | —        | —   | μs   |
| Enable Rise and Fall Time | T <sub>ER</sub> , T <sub>EF</sub> |                |      |          | 25  |       | —        | 15  | ns   |
| Address Setup Time        | T <sub>AS</sub>                   |                | 140  | —        | -   | 30    |          |     | ns   |
| Data Setup Time           | T <sub>DSW</sub>                  |                | 195  |          | _   | 45    | —        | -   | ns   |
| Data Hold Time            | Т <sub>н</sub>                    |                | 10   | —        | -   | 10    | —        | —   | ns   |
| Address Hold Time         | T <sub>AH</sub>                   |                | 10   |          | —   | 10    |          | -   | ns   |
| MPU Read Timings          |                                   |                |      |          |     |       |          |     |      |
| Enable Cycle Time         | T <sub>CYCE</sub>                 |                | 1.0  |          | _   | 0.375 | <u> </u> | —   | μs   |
| Enable High Pulse Width   | PW <sub>EH</sub>                  |                | 0.45 | —        |     | 0.165 | -        |     | μs   |
| Enable Low Pulse Width    | PWEL                              |                | 0.40 | —        | _   | 0.158 | -        | —   | μs   |
| Enable Rise and Fall Time | T <sub>ER</sub> , T <sub>EF</sub> |                |      | —        | 25  |       | —        | 15  | ns   |
| Address Setup Time        | T <sub>AS</sub>                   |                | 140  | —        | -   | 30    | —        | -   | ns   |
| Enable Data Delay         |                                   |                | -    | —        | 320 |       | —        | 90  | ns   |
| Data Hold Time            | т <sub>н</sub>                    |                | 10   | —        | —   | 10    | —        | —   | ns   |
| Address Hold Time         | T <sub>AH</sub>                   |                | 10   |          | -   | 10    | _        |     | ns   |
| Data Access Time          | T <sub>ACC</sub>                  |                | -    | _        | 460 | [     | —        | 120 | ns   |

 $V_{CC}$  = 5V  $\pm$  5%,  $T_{A}$  = –20°C to 75°C

## Figure 15: Write Timing Sequence



 $A = T_{cycE}$  $B = T_{AS}$  $C = PW_{EH}$ 



Notes:

## Figure 16: Read Sequence



| 110163.              |                      |                      |
|----------------------|----------------------|----------------------|
| A = PW <sub>EH</sub> | D = T <sub>Er</sub>  | G = T <sub>AH</sub>  |
| B = T <sub>AS</sub>  | $E = T_{Ef}$         | Η ≐ Τ <sub>Η</sub>   |
| C = PW <sub>EL</sub> | F = T <sub>DDR</sub> | I = T <sub>ACC</sub> |

## Figure 17: CLK, MA0-MA13, and LPSTB Timing



#### Note:

Notoe

A - Sets Refresh Memory Address (M+2) into the light pen registers.



CRT CONTROLLER

## Figure 18: CRTC Timing Chart



#### Notes:

| A = T <sub>MAD</sub> | E = T <sub>HSD</sub> |
|----------------------|----------------------|
| B = T <sub>RAD</sub> | F = T <sub>CR</sub>  |
| С = Т <sub>ртр</sub> | G = T <sub>CF</sub>  |
|                      |                      |

 $D = T_{CDD}$ 



## PACKAGE DIMENSIONS

## 40-pin DIP



44-pin PLCC



## ORDERING INFORMATION AND PRODUCT CODE



SAMSUNG products are designated by a Product Code. When ordering, please refer to products by their full code. For unusual, and/or specific packaging or processing requirements not covered by the standard product line, please contact the SAMSUNG MOS Product Group.



# KS82C37A

## **PROGRAMMABLE DMA CONTROLLER**

#### **FEATURES/BENEFITS**

- Pin and functional compatibility with the industry standard 8237/8237A
- High Speed 5MHz, 8MHz and 10MHz versions available
- Four independent maskable DMA channels with autoinitialize capability
- Independent polarity control for DREQ and DACK signals
- Address increment or decrement selection
- · Cascadable to any number of channels
- Memory-to-memory transfer
- · Fixed or rotating DMA request priority
- Low power CMOS implementation
- TTL input/output compatibility
- 8080/85, 8086/88, 80186/286/386 compatible

### DESCRIPTION

The KS82C37A is a high performance, programmable Direct Memory Access (DMA) controller offering pinfor-pin functional compatibility with the industry standard 8237/8237A. It features four channels, each independently programmable, and is cascadable to any number of channels. Each channel can be programmed to autoinitialize following DMA termination.

In addition, the KS82C37A supports both memory-tomemory transfer capability and memory block initialization, as well as a programmable transfer mode.

The KS82C37A is manufactured using a proven CMOS technology to produce a powerful, reliable product. It is designed to improve system performance by allowing external devices to transfer data directly from the system memory. High speed and very low power consumption make it an attractive addition in portable systems or systems with low power standby modes.

NC

HLDA ADSTB

AEN

HRQ

СК

NC

RESET

DACK2

CS r





a

KS82C37A

19 20 21 22 23 24 25 26 23

DACK3 DREQ3 DREQ1 DREQ1 DREQ0 GND DB7 DB5 DB5 DACK1 DB5 DACK1 DB5 A2 A1

A0

Vcc

4 DBC

33 DB1 32 DB2

31 083

6 DB4

D NC

|                   | _  |                   | _  |                 |
|-------------------|----|-------------------|----|-----------------|
|                   | 1  | $\mathbf{\nabla}$ | 40 |                 |
|                   | 2  |                   | 39 |                 |
| MEMR              | 3  |                   | 38 |                 |
| MEMW C            | 4  |                   | 37 |                 |
|                   | 5  |                   | 36 | EOP             |
| READY 🗔           | 6  |                   | 35 |                 |
| HLDA 🗖            | 7  |                   | 34 |                 |
| ADSTB 🗖           | 8  |                   | 33 |                 |
| AEN 🗖             | 9  |                   | 32 |                 |
| HRQ 🗀             | 10 | X                 | 31 | Vcc             |
| CS 🗖              | 11 | 8                 | 30 | DB0             |
| CLK 🗖             | 12 | ä                 | 29 | DB1             |
| RESET 🖂           | 13 | ŝ                 | 28 | DB2             |
| DACK <sub>2</sub> | 14 | -                 | 27 | DB3             |
| DACK <sub>3</sub> | 15 |                   | 26 | DB4             |
| DREQ3             | 16 |                   | 25 | DACK0           |
| DREQ <sub>2</sub> | 17 |                   | 24 | DACK1           |
| DREQ1             | 18 |                   | 23 | DB5             |
| DREQ <sub>0</sub> | 19 |                   | 22 | DB <sub>6</sub> |
| Vss 🗖             | 20 |                   | 21 |                 |
|                   |    |                   |    |                 |

Figure 3: 40 Pin DIP



## Table 1a: 40-Pin DIP Pin Assignment

| Pin # | Pin Name | Pin # | Pin Name          | Pin # | Pin Name          | Pin # | Pin Name        | Pin # | Pin Name        | Pin # | Pin Name       |
|-------|----------|-------|-------------------|-------|-------------------|-------|-----------------|-------|-----------------|-------|----------------|
| 1     | IOR      | 8     | ADSTB             | 15    | DACK3             | 22    | DB <sub>6</sub> | 29    | DB <sub>1</sub> | 36    | EOP            |
| 2     | IOW      | 9     | AEN               | 16    | DREQ <sub>3</sub> | 23    | DB <sub>5</sub> | 30    | DB <sub>0</sub> | 37    | A <sub>4</sub> |
| 3     | MEMR     | 10    | HRQ               | 17    | DREQ <sub>2</sub> | 24    | DACK1           | 31    | V <sub>CC</sub> | 38    | A <sub>5</sub> |
| 4     | MEMW     | 11    | CS                | 18    | DREQ <sub>1</sub> | 25    | DACK0           | 32    | A <sub>0</sub>  | 39    | A <sub>6</sub> |
| 5     | N.C.     | 12    | CLK               | 19    | DREQ <sub>0</sub> | 26    | DB4             | 33    | A <sub>1</sub>  | 40    | A <sub>7</sub> |
| 6     | READY    | 13    | RESET             | 20    | V <sub>SS</sub>   | 27    | DB <sub>3</sub> | 34    | A <sub>2</sub>  |       |                |
| 7     | HLDA     | 14    | DACK <sub>2</sub> | 21    | ·DB7              | 28    | DB <sub>2</sub> | 35    | A <sub>3</sub>  |       |                |

Table 1b: 44-Pin PLCC Pin Assignment

| Pin # | Pin Name | Pin # | Pin Name  | Pin # | Pin Name          | Pin # | Pin Name          | Pin # | Pin Name        | Pin # | Pin Name       |
|-------|----------|-------|-----------|-------|-------------------|-------|-------------------|-------|-----------------|-------|----------------|
| 1     | IOR      | 9     | HLDA      | 17    | N.C.              | 25    | DB <sub>6</sub>   | 33    | DB <sub>1</sub> | 41    | A <sub>4</sub> |
| 2     | IOW      | 10    | ADSTB     | 18    | DACK <sub>3</sub> | 26    | DB <sub>5</sub>   | 24    | DB <sub>0</sub> | 42    | A <sub>5</sub> |
| 3     | MEMR     | 11    | AEN       | 19    | DREQ <sub>3</sub> | 27    | DACK1             | 35    | V <sub>CC</sub> | 43    | A <sub>6</sub> |
| 4     | MEMW     | 12    | HRQ       | 20    | DREQ <sub>2</sub> | 28    | DACK <sub>0</sub> | 36    | A <sub>0</sub>  | 44    | A <sub>7</sub> |
| 5     | N.C.     | 13    | <u>CS</u> | 21    | DREQ <sub>1</sub> | 23    | N.C.              | 27    | A <sub>1</sub>  |       |                |
| 6     | READY    | 14    | CLK       | 22    | DREQ <sub>0</sub> | 30    | DB4               | 38    | A <sub>2</sub>  |       |                |
| 7     | N.C.     | 15    | RESET     | 23    | GND               | 31    | DB <sub>3</sub>   | 39    | A <sub>3</sub>  |       |                |
| 8     | N.C.     | 16    | DACK2     | 24    | DB7               | 32    | DB <sub>2</sub>   | 40    | EOP             |       |                |

### **Table 2: Pin Descriptions**

| Symbol           | Туре | Name and Function                                                                                                                                                                                                                                                                                              |
|------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| А <sub>0-3</sub> | 1/0  | Low Address Bus: Bi-directional, 3-state signals. The 4 least significant address lines.<br>Idle Cycle (Inputs). Addresses the KS82C37A control register to be loaded or read.<br>Active Cycle (Outputs). Lower 4 bits of the transfer address.                                                                |
| A <sub>4-7</sub> | 0    | High Address Bus: 3-state output signals. The 4 most significant address lines representing the upper 4 bits of the transfer address. Enabled during DMA service only.                                                                                                                                         |
| ADSTB            | 0    | <b>Address Strobe:</b> Active HIGH output signal to control latching of the upper address byte. Drives the strobe input of external transparent octal latches. During block operations, ADSTB is activated only if the upper address byte needs updating, eliminating $S_1$ states and accelerating operation. |
| AEN              | 0    | Address Enable: Active HIGH output signal to enable the 8-bit latch containing the higher order address byte onto the system address bus. During DMA transfers, it can disable other system bus drivers.                                                                                                       |
| CLK              | 1    | <b>Clock Input:</b> Generates timing signals to control internal operations and data transfer rate.<br>Input can be driven from DC to maximum frequency. CLK may be stopped in Active or Idle<br>Cycle for standby operation.                                                                                  |



. . . . . .

,

## Table 2: Pin Descriptions (Continued)

| Symbol              | Туре | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CS                  | 1    | Chip Select: Active LOW input signal to select the KS82C37A as an I/O device (Idle Cycle) for CPU communication on the data bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DACK <sub>0-3</sub> | 0    | <b>DMA Acknowledge:</b> Individual channel active LOW (RESET) or HIGH output lines. Informs a peripheral that the requested DMA transfer has been granted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| DB <sub>0-7</sub>   | I/O  | <b>Data Bus:</b> Bi-directional 3-state data lines connected to the system data bus.<br><i>Idle Cycle.</i> During I/O Read (Program condition), outputs are enabled and contents of KS82C37A internal registers are read by the CPU. In I/O Write, outputs are disabled and data from the data bus are written into the registers.<br><i>Active Cycle.</i> The upper byte of the transfer address is output to the data bus during DMA I/O device-to-memory transfers. In memory-to-memory transfers, data is read into the KS82C37A Temporary Register from data bus inputs during the read-from-memory transfer, and written to the new memory location by data bus outputs during the write-to-memory transfer.                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| DREQ <sub>0-3</sub> | ł    | <b>DMA Request:</b> Asynchronous DMA service request input lines from I/O devices. DMA service is requested by activation of the channel from a specific device. DREQ must be maintained until DACK (service acknowledge) is activated.<br><i>I/O Device Priority.</i> Order of service is programmable. Priority may be fixed (descending order from channel 0 or rotating (most recent channel served gets the lowest priority).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| EOP                 | I/O  | <b>End of Process:</b> Active Low bi-directional 3-state signal. The KS82C37A terminates DMA service when $\overline{EOP}$ is activated.<br><i>Internal</i> $\overline{EOP}$ ( <i>Output</i> ). $\overline{EOP}$ is activated when the word count for any channel turns over from 0000(H) to FFFF(H) and a TC pulse is generated. In memory-to-memory transfer, service is terminated when TC for channel 1 occurs.<br><i>External</i> $\overline{EOP}$ ( <i>Input</i> ). An external $\overline{EOP}$ signal pulling $\overline{EOP}$ LOW terminates active DMA service. An $\overline{EOP}$ signal also resets the DMA request. If autoinitialize is enabled, the base registers are written to the current register of the channel. If the channel is not programmed for autoinitialize, the mask bit (Mask Register) and TC bit (Status Register) are set for the currently active channel. The mask bit is not changed if the channel is set for autoinitialize. Since $\overline{EOP}$ is driven by an <i>open drain transistor</i> on-chip, it should be maintained HIGH with a pull-up resistor in order to avoid erroneous $\overline{EOP}$ inputs. |
| HLDA                | 1    | Hold Acknowledge: Active HIGH input signal from the CPU, following an HRQ. Notifies the KS82C73A that the CPU has released control of the system buses.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| HRQ                 | 0    | <b>Hold Request:</b> Active HIGH output signal to the CPU. Requests control of the system buses.<br>HRQ is issued following a request for DMA service (DREQ) from a peripheral, and is acknowledged by the HLDA signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| IOR                 | 1/0  | <b>IOR Read:</b> Active LOW bi-directional, 3-state signal.<br><i>Idle Cycle.</i> CPU input control signal for reading the Control Registers.<br><i>Active Cycle.</i> Output control signal to read data from a peripheral device during a DMA cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| IOW                 | 1/0  | <b>IOW Write:</b> Active LOW bi-directional, 3-state signal.<br><i>Idle Cycle.</i> CPU input control signal for loading information into the KS82C37A.<br><i>Active Cycle.</i> Output control signal to load data to a peripheral device during a DMA cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



#### Table 2: Pin Descriptions (Continued)

| Symbol          | Туре | Name and Function                                                                                                                                                                                                                                                        |
|-----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MEMR            | 0    | Memory Read: Active LOW 3-state output signal. KS82C37A reads data from a selected memory address during a DMA read or memory-to-memory transfer.                                                                                                                        |
| MEMW            | 0    | Memory Write: Active LOW3-state output signal. KS82C37A writes data to a selected memory address during a DMA write or memory-to-memory transfer.                                                                                                                        |
| READY           | 1    | <b>Ready:</b> A LOW ready signal extends the memory read and write pulse widths from the KS82C37A to accommodate slow I/O peripherals or memories. Transition must not be made during the specified setup/hold time.                                                     |
| RESET           | I    | <b>Reset:</b> Active HIGH asynchronous input signal. Clears the Command, Status, Request and Temporary Register, the Mode Register Counter, and the First/Last Flip-Flop. The Mask Register is set to ignore DMA requests. The KS82C37 is in Idle Cycle following Reset. |
| V <sub>CC</sub> | -    | Power: 5V $\pm$ 10% DC supply.                                                                                                                                                                                                                                           |
| V <sub>SS</sub> | —    | Ground: 0V                                                                                                                                                                                                                                                               |

## FUNCTIONAL DESCRIPTION

The KS82C37A DMA controller is a state-driven address and control signal generator designed to accelerate data transfer in systems moving data from an I/O device to memory, or a block memory to an I/O device. Data transfer is direct, bypassing storage in a temporary register.

The KS82C37A also mediates memory-to-memory block transfers and will move data from a single location to a memory block. Temporary storage of data is required, but the transfer rate is significantly faster than CPU processes. The device provides operating modes to carry out both single byte transfers and memory block transfers, allowing it to control data movement with software transparency. An operational flowchart of the KS82C37A is shown in Figure 3.

The organization of the KS82C37A is outlined in the block diagram. It is composed of three logic blocks, a series of internal registers and a counter selection. The logic blocks include the Timing and Control and Priority Encoder circuits.

The Timing Control block generates internal timing signals from the clock input and produces external control signals.

Command Control decodes incoming instructions from the CPU, and the Priority Encoder block regulates DMA channel priority.

The internal registers hold internal states and instruction from the CPU. Addresses and word counts are computed in the counter section.

## **OPERATIONAL DESCRIPTION**

### **DMA Operation**

In a system, the KS82C37A address and control outputs and data bus pins are usually connected in parallel with the system buses with an external latch required for the upper address byte. When inactive, the controller's outputs are in a high impedance state. When activated by a DMA request (and bus control has been relinquished by the host), the KS82C37A drives the buses and generates the control signals to perform the data transfer. The operation performed by activating one of the four DMA request inputs has previously been programmed into the controller via the Command Mode Address, and Word Count Registers.

For example, if a block of data is to be transferred from RAM to an I/O device, the starting address of the data is loaded into the KS82C37A current and Base Address Registers for a particular channel, and the length of the block is loaded into that channel's Word Count Register. The corresponding Mode Register is programmed for a memory-to-I/O operation (read transfer), and various options are selected by the Command Register and other Mode Register bits. The channel's mask bit is cleared to enable recognition of a DMA request (DREQ). The DREQ can be generated by a hardware signal or by a Software Command.

Once initiated, the block DMA transfer proceeds as the controller outputs the data address, simultaneous MEMR and IOW pulses, then selects an I/O device via the DMA acknowledge (DACK) outputs. The data byte flows directly from the RAM to the I/O device. After each byte



KS82C37A

## Figure 3: Operational Flowchart





is transferred, the address is automatically incremented (or decremented) and the Word Count is decremented. The operation is then repeated for the next byte. The controller stops transferring data when the Word Count Register underflows, or an external EOP is applied.

To better understand KS82C37A operation, consider the states generated by each clock cycle. The DMA controller operates in two major cycles, active and idle. After being programmed, the controller is normally idle until a DMA request occurs on an unmasked channel, or a software request is given. The KS82C37A then requests control of the system buses and enters the active cycle. The active cycle is composed of several internal states, depending on the options that have been selected and the type of operation that has been requested.

When performing I/O-to-memory or memory-to-I/O DMA the KS82C37A can enter seven distinct states, each composed of one full clock period. State 1 ( $S_1$ ) is the idle state. It is entered when the KS82C37A has no valid DMA requests pending, at the end of a transfer sequence, or when a Reset or Master Clear occurs. While in  $S_1$ , the DMA controller is inactive, though it may be in the process of being programmed by the processor (Program Condition).

State 0 (S<sub>0</sub>) is the first state of a DMA service. The KS82C37A has requested a hold but the processor has not yet returned an acknowledge. The KS82C37A may still be programmed until it has received HLDA from the CPU. An acknowledge from the CPU will signal that DMA transfers may begin. S<sub>1</sub>, S<sub>2</sub>, S<sub>3</sub>, and S<sub>4</sub> are the working states of the DMA service. If more time is needed to complete a transfer than is available with normal timing, wait states (S<sub>W</sub>) can be inserted prior to the execution of the S<sub>4</sub> cycle by use of the Ready line on the KS82C37A.

Note that the data is transferred directly from the I/O device to memory (or vice versa) with IOR and  $\overline{\text{MEMW}}$  (or  $\overline{\text{MEMR}}$  and  $\overline{\text{IOW}}$ ) being active at the same time. The data is neither read into nor driven out of the KS82C37A in I/O-to-memory or memory-to-I/O transfers.

| Table 3: | Memor | y-to-Memory | Transfer | States |
|----------|-------|-------------|----------|--------|
|----------|-------|-------------|----------|--------|

| Transfer States  | State<br>Numbers                                                       | Notes                                                                                     |  |  |  |
|------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--|--|--|
| Read-from-Memory | S <sub>11</sub> , S <sub>12</sub><br>S <sub>13</sub> , S <sub>14</sub> | Memory-to-Memory<br>transfers require 8<br>states per transfer. 4<br>states for the Read- |  |  |  |
| Write-to-Memory  | S <sub>21</sub> , S <sub>22</sub><br>S <sub>23</sub> , S <sub>24</sub> | from-Memory<br>portion, and 4 Write-<br>to-Memory states to<br>complete the transfe       |  |  |  |



The KS82C37A can enter eight distinct states when performing memory-to-memory DMA, each composed of one full clock period. Four states are required for the read-from-memory step, and four for the write-tomemory operations. Data bytes in transit are stored in the Temporary register.

#### **Idle Cycle**

When none of the channels are requesting service, the KS82C37A enters the Idle cycle and performs  $S_1$  states. In this cycle, the KS82C37A samples the DREQ lines on the falling edge of every clock cycle to determine if any channel is requesting a DMA service.

Note that DMA requests will be ignored in standby operation where the clock has been stopped. The device will respond to a  $\overline{CS}$  (chip select), in case of an attempt by the microprocessor to write or read the internal registers of the KS82C37A. When  $\overline{CS}$  is low and HLDA is low, the KS82C37A enters the Program Condition. The CPU can then establish, change or inspect the internal definition of the part by reading or writing the internal registers.

The KS82C37A may be programmed with the clock stopped, provided HLDA is low and at least one rising clock edge occurred after HLDA was driven low, so the controller is in an S<sub>1</sub> state. Address lines  $A_0 - A_3$  are inputs to the device and select which registers are read or written. The IOR and IOW lines are used to select and time the read or write operations.

Due to the number and size of the internal registers, an internal flip-flop is used to generate an additional address bit. This bit is used to determine the upper or lower byte of the 16-bit Address and Word Count Registers. The flip-flop is reset by a Master Clear or Reset. Separate software commands can also set or reset this flip-flop.

Special software commands can be executed by the KS82C37A in the Program Condition. These commands are decoded as sets of addresses with  $\overrightarrow{CS}$ ,  $\overrightarrow{IOR}$ ,  $\overrightarrow{IOW}$ , and do not make use of the data bus. The commands include: Set and Clear First/Last Flip-Flop, Master Clear, Clear Mode Register Counter, and Clear Mask Register.

## Active Cycle

When the KS82C37A is in the Idle cycle, and a software requests or an unmasked channel requests a DMA service, the device outputs an HRQ to the microprocessor and enters the Active cycle. It is in this cycle that the DMA service will take place, in one of the four modes described below:

## KS82C37A

## Single Transfer Mode

In Single Transfer Mode, the device is programmed to make one transfer only. The Word Count is decremented and the address decremented or incremented following each transfer. When the Word Count rolls over from zero to FFFFH, a terminal count bit in the status register is set, an EOP pulse is generated, and the channel autoinitializes if this option has been selected. If not programmed to Autoinitialize, the mask bit is set, along with the TC bit and an EOP pulse is generated.

DREQ must be held active until DACK becomes active. If DREQ is held active throughout the single transfer, HRQ goes inactive and releases the bus to the system. It again goes active and, upon receipt of a new HLDA, another single transfer is performed, unless a higher priority channel takes over. In 8080A, 8085A, or 8088/86 systems, this ensures one full machine cycle execution between DMA transfers. Details of the timing between the KS82C37A and other bus control protocols depends upon the characteristics of the microprocessor involved.

#### Block Transfer Mode

In Block Transfer Mode, the KS82C37A is activated by DREQ or software request and continues making data transfers during the service until a TC, caused by word count going to FFFFH, or an external End of Process (EOP) is encountered. DREQ need only be held active until DACK becomes active. Again, Autoinitialization occurs at the end of the service if the channel has been programmed for that option.

## Demand Transfer Mode

In Demand Transfer Mode the KS82C37A continues making transfers until a TC or an external  $\overline{EOP}$  is encountered, or until DREQ goes inactive. Thus, transfers continue until the I/O device has exhausted its data capacity. When the I/O device has caught up, DMA service is reestablished by means of a DREQ. In the interim between services when the microprocessor is allowed to operate, the intermediate values of address and word count are stored in the KS82C37A Current Address and Current Word Count registers.

Higher priority channels may intervene in the demand process, once DREQ has gone inactive. Only an EOP can cause an Autoinitialization at the end of the service. The EOP is generated either by TC or by an external signal.

## Cascade Mode

This mode is used to cascade more than one KS82C37A for simple system expansion. The HRQ and HLDA signals from additional KS82C37A devices are connected

## Figure 4: Cascaded KS82C37As



to the DREQ and DACK signals respectively of a channel for the initial KS82C37A. This allows the DMA requests of the additional devices to propagate through the priority network circuitry of the preceding device. The priority chain is preserved and the new device must wait for its turn to acknowledge requests. Since the cascade channel of the initial KS82C37A is used only for setting the priority of additional devices, it does not output an address or control signals of its own. These could conflict with the outputs of the active channel in the extra devices.

The KS82C37A will respond to DREQ and generate DACK but all other outputs except HRQ will be disabled. An external EOP will be ignored by the initial device, but will have the usual effect on the added device.

Figure 4 shows two additional devices cascaded with an initial device and using two of the initial device's channels. This forms a two-level DMA system. More KS82C37As could be added at the second level by using the remaining channels of the first level. Additional devices can also be added by cascading into the channels of the second level devices, forming a third level.

When programming cascaded controllers, start with the first level device (the one closet to the microprocessor). After Reset, the DACK outputs are programmed to be active low and are held in the high state. If they are used to drive HLDA directly, the second level device(s) cannot be programmed until DACK polarity is selected as active high on the initial device. In addition, the initial device's mask bits funciton normally on cascaded channels, so they may be used to inhibit second-level services.



#### Transfer Types

Each of the three active transfer modes can perform three different types of transfers. These are Read, Write and Verify. Write transfers move data from an I/O device to the memory by activating MEMW and IOR. Read transfers move data from memory to an I/O device by activating MEMR and IOW (refer to Table 4).

Verify transfers are pseudo-transfers. The KS82C37A operates like Read or Write transfers, generating addresses and responding to EOP, etc., however the memory and I/O control lines all remain inactive. Verify mode is not allowed for memory-to-memory operation. Note that Ready is ignored during verify transfers.

#### Autoinitialize

By programming a bit in the mode register, a channel may be set up as an Autoinitialize channel. During Autoinitialization, the original values of the Current Address and Current Word Count Registers are automatically restored from the Base Address and Base Word Count Registers of that channel following EOP. The Base Registers are loaded at the same time as the Current Registers by the microprocessor and remain unchanged throughout the DMA service. The mask bit is not set when the channel is in Autoinitialize. Following Autoinitialization, the channel is ready to perform another DMA service, without CPU intervention, as soon as a valid DREQ is detected, or software request is made.

#### Table 4: I/O-Memory Transfer States\*

#### Memory-to-Memory

The KS82C37A incorporates a memory-to-memory transfer feature, to perform block moves of data from one memory address space to another with minimum of program effort and time. Programming bit 0 in the Command Register selects channels 0 and 1 to operate as memory-to-memory transfer channels.

The transfer is initiated by setting the software or hardware DREQ for channel 0. The KS82C37A requests a DMA service in the normal manner. When HLDA goes high, the device, using four-state transfers in Block Transfer mode, reads data from the memory. The channel 0 Current Address Register is the source for the address used and is decremented or incremented in the normal manner. The data byte read from the memory is stored in the KS82C37A internal Temporary Register. Another four-state transfer moves the data to memory using the address in the channel 1 Current Address Register. The Current Address is incremented or decremented in the normal manner, and the channel 1 Current Word Count is decremented.

When the word count of channel 1 goes to FFFFH, a TC is generated, causing an EOP output which terminates the service. When Channel 0 word count decrements to FFFFH the channel 0 TC bit in the status register is not set nor is an EOP generated in this mode. However, channel 0 is Autoinitialized, if that option has been selected.

| <b>Operational State</b> | Description                                                                                                                                                  | Notes                                                                                                                         |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| S <sub>1</sub>           | AEN High<br>Low Order Bits: A <sub>0</sub> – A <sub>7</sub><br>High Order Bits: DB <sub>0</sub> – DB <sub>7</sub><br>ADSTB High<br>DACK Active               | $S_1$ state is omitted if there is no change in the 8 high order bit transfer address during demand and block mode transfers. |
| S <sub>2</sub>           | IOR Low or MEMR goes Low                                                                                                                                     | S <sub>2</sub> State (and S <sub>3</sub> ) are I/O or memory I/O timing control states.                                       |
| S <sub>3</sub>           | IOW Low or MEMW goes Low                                                                                                                                     | S <sub>3</sub> is omitted when compressed timing is used.                                                                     |
| S4                       | IOR       High         IOW       High         MEMR       High         MEMW       High         Word       Count       Register         Decremented       by 1 | S <sub>4</sub> state completes the DMA transfer of one word.                                                                  |
|                          | Address Register incremented (or Decremented) by 1                                                                                                           |                                                                                                                               |

\* In I/O memory transfers, data is transferred directly without being handled by the KS82C37A.



If full Autoinitialization for a memory-to-memory operation is desired, the channel 0 and channel 1 word counts must be set to the same value before the transfer begins. Otherwise, should channel 0 underflow before channel 1, it Autoinitializes and sets the data source address back to the beginning of the block. Should the channel 1 word count underflow before channel 0, the memory-to-memory DMA service terminates, and channel 1 Autoinitializes but not channel 0.

In memory-to-memory mode, Channel 0 may be programmed to retain the same address for all transfers, allowing a single byte to be written to an entire block of memory. This channel 0 Address Hold feature is selected by bit 1 in the command register.

The KS82C37A responds to external  $\overline{\text{EOP}}$  signals during memory-to-memory transfers, but only relinquishes the system buses after the transfer is complete (i.e. after an S<sub>24</sub> state). Data comparators in block search schemes may use this input to terminate the service when a match is found. The timing of memory-to-memory transfers is found in Figure 14b. Memory-to-memory operations can be detected as an active AEN with no DACK outputs.

### Priority

The KS82C37A has two types of priority encoding available as software selectable options. The first is Fixed Priority which fixes the channels in priority order based upon the descending value of their numbers. The channel with the lowest priority is 3 followed by 2, 1 and the highest priority channel, 0. After a channel has been recognized for service, the other channels are prevented from interfering with the service until it is completed.

The second scheme is Rotating Priority. The last channel to get service becomes the lowest priority channel with the others rotated accordingly. The next lower channel from the channel serviced has highest priority on the following request: Priority rotates every time control of the system buses is returned to the CPU.

With Rotating Priority in a single chip DMA system, any device requesting service is guaranteed to be recognized after no more than three higher priority services have occurred. Thus any one channel is prevented from monopolizing the system.

Note that regardless of which priority scheme is chosen, priority is evaluated every time a HLDA is returned to the KS82C37A.

## **Compressed Timing**

In order to achieve even greater throughput where system characteristics permit, the KS82C37A can compress the transfer time to two clock cycles. From Figure 3, it can be seen that state S<sub>3</sub> is used to extend the access

time of the read pulse. By removing state  $S_3$ , the read pulse width is made equal to the write pulse width and a transfer consists only of state  $S_2$  to change the address and state  $S_4$  to perform the read/write.  $S_1$  states will still occur when  $A_8 - A_{15}$  need updating (see Address Generation). Timing for compressed transfers is found in Figure 3. EOP will be output in  $S_2$  if compressed timing is not allowed for memory-to-memory transfers.

| Priority M        | ode        | Fixed                                                  |                 | Rota            | ating           |                 |
|-------------------|------------|--------------------------------------------------------|-----------------|-----------------|-----------------|-----------------|
| Service Terminate | ed Channel | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ |                 |                 |                 | CH <sub>3</sub> |
|                   | Highest    | CHo                                                    | CH1             | CH <sub>2</sub> | CH <sub>3</sub> | CH₀             |
| Order of          |            | CH1                                                    | CH <sub>2</sub> | CH <sub>3</sub> | CH <sub>0</sub> | CH₁             |
| DMA               |            | CH <sub>2</sub>                                        | CH <sub>3</sub> | CH₀             | CH1             | CH <sub>2</sub> |
|                   | Lowest     | CH <sub>2</sub>                                        | CH              | CH1             | CH <sub>2</sub> | СНа             |

#### **Table 5: Priority Decision Modes**

| Address  | Generation |
|----------|------------|
| AUUI 633 | Generation |

In order to reduce the pin count, the KS82C37A multiplexes the eight higher order address bits on the data lines. State S<sub>1</sub> is used to output the higher order address bits to an external latch from which they may be placed on the address bus. The falling edge of Address Strobe (ADSTB) is used to load these bits from the data lines to the latch. Address Enable (AEN) is used to enable the bits onto the address bus through a three-state enable. Lower order address bits are output by the KS82C37A directly. Lines  $A_0 - A_7$  should be connected to the address bus. The timing diagram of Figure 3 shows the time relationships between CLK, AEN, ADSTB, DB<sub>0</sub> – DB<sub>7</sub> and  $A_0 - A_7$ .

During Block and Demand Transfer mode service, which include multiple transfers, the addresses generated will be sequential. For many transfers the data held in the external address latch will remain the same. This data need only change when a carry or borrow from  $A_7$  to  $A_8$  takes place in the normal sequence of addresses. To save time and speed transfers, the KS82C37A executes the  $S_1$  states only when updating of  $A_8 - A_{15}$  in the latch is necessary. This means for long services,  $S_1$  states and ADSTB may occur only once every 256 transfers, a saving of 255 clock cycles for each 256 transfers.

## External EOP Operation

The  $\overline{EOP}$  pin is bidirectional and open drain, and can be driven by external signals to terminate DMA operation. It is important to note that the KS82C37A will not accept external  $\overline{EOP}$  signals when it is in an S<sub>1</sub> (Idle) state. The controller must be active to latch external  $\overline{EOP}$ . Once



latched, the external  $\overline{\text{EOP}}$  will be acted upon during the next S<sub>2</sub> state, unless the KS82C37A enters an idle state first. In the latter case, the latched  $\overline{\text{EOP}}$  is cleared. External  $\overline{\text{EOP}}$  pulses that occur between active DMA transfers in demand mode are not recognized, since the KS82C37A is in an S<sub>1</sub> state.

## INTERNAL REGISTERS

The KS82C37A contains 27 registers that are used internally for control and temporary data storage. These registers are listed in Table 6 below, and described in the subsections following.

## **Base Address and Base Word Count Registers**

Each of the four (4) channels has a pair of Base Address and Base Word Count Registers. These 16-bit registers store the original value of their associated current registers. During Autoinitialize these values are used to restore the current registers to their original values.

The base registers are written simultaneously with their corresponding current register (in 8-bit bytes) by the microprocessor when in the Program Condition. These registers cannot be read by the microprocessor.

| Name                          | Number | Size   |
|-------------------------------|--------|--------|
| Base Address Registers        | 4      | 16-Bit |
| Base Word Count Registers     | 4      | 16-Bit |
| Command Register              | 1      | 8-Bit  |
| Current Address Registers     | 4      | 16-Bit |
| Current Word Count Registers  | 4      | 16-Bit |
| Mask Register                 | 1      | 4-Bit  |
| Mode Registers                | 4      | 6-Bit  |
| Request Register              | 1      | 4-Bit  |
| Status Register               | 1      | 8-Bit  |
| Temporary Address Register    | 1      | 16-Bit |
| Temporary Register            | 1      | 8-Bit  |
| Temporary Word Count Register | 1      | 16-Bit |

## Table 6: Internal Registers

## **Command Register**

The operation of the KS82C37A is controlled by the 8-bit Command Register. It is programmed by the microprocessor and is cleared by a Reset or a Master Clear instruction. Figure 5 lists the function of the command bits, while Table 7 contains the Read and Write addresses.

#### Figure 5: Command Register



### **Current Address Register**

Each of the channels has a 16-bit Current Address register. This register holds the value of the address used during DMA transfers. The address is automatically incremented or decremented after each transfer, with the values of the address stored in the Current Address register during the transfer.

This register is written or read by the microprocessor in successive 8-bit bytes. It may also be reinitialized (by an Autoinitialize) back to its original value, where an Autoinitialize takes place only after an EOP.

In memory-to-memory mode, the channel 0 current address register can be prevented from incrementing or decrementing by setting the address hold bit in the command register.

## **Current Word Register**

Each of the channels also has a 16-bit Current Word Count register which is used to determine the number of transfers to be performed. The actual number of transfers is one more than the number programmed in the Current Word Count register (i.e. programming a count of 100 will result in 101 transfers). The word count is decremented after each transfer, and when the value in the register goes from zero to FFFFH, a terminal count (TC) is generated.

This register is loaded or read in successive 8-bit bytes by the microprocessor in the Program Condition.



Following the end of a DMA service it may also be reinitialized by an Autoinitialization back to its original value. Autoinitialization can occur only after an EOP or TC. If not Autoinitialized, this register will have a count of FFFFH after TC.

## **Mask Register**

Each of the channels has associated with it one mask bit in the 4-bit Mask register which can be set to disable an incoming DREQ. Each <u>mask</u> bit is set when its associated channel produces an EOP if the channel is not programmed to Autoinitialize. Each Mask register bit may also be set or cleared separately or simultaneously under software control.

The entire register is also set by a Reset or Master Clear. This disables all hardware DMA requests until a clear Mask register instruction allows them to occur. The instruction to separately set or clear the mask bits is similar in form to that used with the Request register. Refer to the Figure 6 and Table 7 for details.

When reading the mask register, bits 4-7 will always read as logical ones, and bits 0-3 will display the mask bits of channel 0-3, respectively. The 4 bits of the mask register may be cleared simultaneously by using the Clear Mask Register command (see software commands section).

#### Figure 6: Mask Register







## 

### **Mode Register**

Each of the channels has a 6-bit mode register associated with it. When this register is being written to by the microprocessor in the Program Condition, bits 0 and 1 determine which channel Mode register is to be written. When the processor reads a mode register, bits 0 and 1 are both ones. See Figure 8 and Table 7 for mode register functions and addresses.



## Figure 8: Mode Register

#### Request Register

The KS82C37A responds to requests for DMA service initiated by the software and by a DREQ. Each channel has a non-maskable request bit associated with it in the 4-bit Request Register. These are subject to prioritization by the priority Encoder network with each bit set or reset separately under software control. To set or reset a bit, the software loads the proper form of the data word. The entire register is cleared by a Reset. See Table 7 for register address coding, and Figure 9 for request register format.

A software request for DMA operation can be made in block or single modes. For memory-to-memory transfers, the software request for channel 0 should be set. When reading the request register, bits 4-7 will always read as ones, and bits 0-3 will display the request bits of channels 0-3 respectively.

#### Figure 9: Request Register



#### **Status Register**

The KS82C37A Status register can be read by the microprocessor. It contains information about which channels have reached a terminal count and which channels have pending DMA requests.

Bits 0-3 are set every time a TC is reached by that channel or an external  $\overline{\text{EOP}}$  is applied. These bits are cleared upon Reset, Master Clear, and on each Status Read.

Bits 4-7 are set whenever their corresponding channel is requesting service, regardless of the mask bit state. If the mask bits are set, software can poll the status register to determine which channels have DREQs, and selectively clear a mask bit, thus allowing user defined service priority. Status bits 4-7 are updated while the clock is high, and latched on the falling edge. Status Bits 4-7 are cleared upon Reset or Master Clear.

#### Figure 10: Status Register



#### **Temporary Register**

The Temporary Register is used to hold data during memory-to-memory transfers. When the transfers are completed, the last word moved can be read by the microprocessor.

Note that the Temporary Register always contains the last byte transferred in the previous memory-to-memory operation, unless cleared by a Reset or Master Clear.

| Figure 1 | 1: | Definition | of | Register | Codes |
|----------|----|------------|----|----------|-------|
|----------|----|------------|----|----------|-------|

|           |           | SIGNALS |     |     |                |                |            |                |  |  |  |
|-----------|-----------|---------|-----|-----|----------------|----------------|------------|----------------|--|--|--|
| Register  | Operation | CS      | IOR | IOW | A <sub>3</sub> | A <sub>2</sub> | <b>A</b> 1 | A <sub>0</sub> |  |  |  |
| Command   | Write     | 0       | 1   | 0   | 1              | 0              | 0          | 0              |  |  |  |
| Mode      | Write     | 0       | 1   | 0   | 1              | 0              | 1          | 1              |  |  |  |
| Request   | Write     | 0       | 1   | 0   | 1              | 0              | 0          | 1              |  |  |  |
| Mask      | Set/Reset | 0       | 1   | 0   | 1              | 0              | 1          | 0              |  |  |  |
| Mask      | Write     | 0       | 1   | 0   | 1              | 1              | 1          | 1              |  |  |  |
| Temporary | Read      | 0       | 0   | 1   | 1              | 1              | 0          | 1              |  |  |  |
| Status    | Read      | 0       | 0   | 1   | 1              | 0              | 0          | 0              |  |  |  |

## PROGRAMMING

The KS82C37A accepts programming from the host processor any time that HLDA is inactive, and at least one rising clock edge has occurred after HLDA has gone low. It is necessary for the host processor to ensure that programming and HLDA are mutually exclusive.

Note that a problem can occur if a DMA request occurs on an unmasked channel while the KS82C37A is being programmed. For example: Where the CPU is starting to re-program the two byte address register of channel 1 when channel 1 receives a DMA request: If the KS82C37A is enabled (bit 2 in the Command register is set to 0), and channel 1 is unmasked, then a DMA service will occur after only one byte of the Address register has been reprogrammed. This condition can be avoided by disabling the controller (bit 2 in the Command register is set to 1) or masking the channel before programming any of its registers. Once the programming is complete, the controller can be enabled or the channel unmasked.

#### Software Commands

There are special software commands which can be executed by reading or writing to the KS82C37A. These commands do not depend on the specific data pattern on the data bus, but are activated by the I/O operation itself.

The KS82C37A Software Commands are summarized below:

#### Clear First/Last Flip-Flop

This command is executed prior to writing or reading new Address or Word Count information to the KS82C37A. This initializes the flip-flop to a known state so that subsequent accesses to register contents by the micro processor will address upper and lower bytes in the correct sequence.



| Operation                 | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | IOR | IOW |
|---------------------------|----------------|----------------|----------------|----------------|-----|-----|
| Read Status Register      | 1              | 0              | 0              | 0              | 0   | 1   |
| Write Command Register    | 1              | 0              | 0              | 0              | 1   | 0   |
| Read Request Register     | 1              | 0              | 0              | 1              | 0   | 1   |
| Write Request Register    | 1              | 0              | 0              | 1              | 1   | 0   |
| Read Command Register     | 1              | 0              | 1              | 0              | 0   | 1   |
| Write Single Bit Mask     | 1              | 0              | 1              | 0              | 1   | 0   |
| Read Mode Register        | 1              | 0              | 1              | 1              | 0   | 1   |
| Write Mode Register       | 1              | 0              | 1              | 1              | 1   | 0   |
| Set Byte Pointer F/F      | 1              | 1              | 0              | 0              | 0   | 1   |
| CLR Byte Pointer F/F      | 1              | 1              | 0              | 0              | 1   | 0   |
| Read Temporary Register   | 1              | 1              | 0              | 1              | 0   | 1   |
| Master Clear              | 1              | 1              | 0              | 1              | 1   | 0   |
| CLR Mode Register Counter | 1              | 1              | 1              | 0              | 0   | 1   |
| CLR Mask Register         | 1              | 1              | 1              | 0              | 1   | 0   |
| Read All Mask Bits        | 1              | 1              | 1              | 1              | 0   | 1   |
| Write All Mask Bits       | 1              | 1              | 1              | 1              | 1   | 0   |

## Table 7: Software Command Codes and Register Codes

### Set First/Last Flip-Flop

This command will set the flip-flop to first select the high byte first on read and write operations to Address and Word Count Registers.

#### Master Clear

This software instruction has the same effect as the hardware Reset. The Command, Status, Request, and Temporary Registers, and Internal First/Last Flip-Flop and Mode Register counter are cleared and the Mask Register is set. The device then enters the Idle cycle.

#### Clear Mode Register

This command clears the mask bits of all four channels, enabling them to accept DMA requests.

#### Clear Mode Register Counter

Since only one address location is available for reading Mode Registers, an internal two-bit counter is included to select Mode Registers during read operations.

To read the Mode Registers, first execute the Clear Mode Register Counter Command, then do consecutive reads until the desired channel is read. Read order is channel 0 first, channel 3 last. The lower two bits on all Mode Registers will read as ones.

## APPLICATIONS

Figure 12 shows an application for a DMA system utilizing the KS82C37A DMA controller and an 80C88 microprocessor. The KS82C37A DMA controller is used here to improve system performance by allowing an I/O device to transfer data directly to or from the system memory.

## Components

The system clock is generated by the KS82C84A clock driver and is inverted to meet the clock high and low times required by the KS82C37A DMA controller. The four OR gates are used to support an 80C88 microprocessor in minimum mode by producing the control signals used by the processor to access memory or I/O. A decoder is used to generate the chip select for the DMA controller and memory.

Since the most significant bits of the address are output on the address/data bus, an octal latch is used to demultiplex the address. Hold Acknowledge (HLDA) and Address Enable (AEN) are ORed together to insure that the DMA controller does not encounter bus contention with the microprocessor.

### Operation

A DMA request (DREQ) is generated by the I/O device. After receiving the DMA request, the DMA controller issues a Hold Request (HRQ) to the microprocessor. The system buses are not released to the DMA controller until a Hold Acknowledge signal is returned to the DMA controller from the 80C88 processor. After the Hold Acknowledge has been received, addresses and control signals are generated by the DMA controller to accomplish the DMA transfers. Data is transferred directly from the I/O device to memory (or vice versa) with IOR and MEMW (or MEMR and IOW) being active. Recall that data is not read into or driven out of the DMA controller in I/O-to-memory or memory-to-I/O data transfers.



## Table 8: Word Count and Address Register Command Codes

|         |                             |           | SIGNALS |     |     |                |                | Internal   | Data Bus       |           |                                  |
|---------|-----------------------------|-----------|---------|-----|-----|----------------|----------------|------------|----------------|-----------|----------------------------------|
| Channel | Register                    | Operation | CS      | IOR | IOW | A <sub>3</sub> | A <sub>2</sub> | <b>A</b> 1 | A <sub>0</sub> | Flip-Flop | DB0-DB7                          |
| 0       | Base and Current Address    | Write     | 0       | 1   | 0   | 0              | 0              | 0          | 0              | 0         | A <sub>0</sub> - A <sub>7</sub>  |
|         |                             |           | 0       | 1   | 0   | 0              | 0              | 0          | 0              | 1         | A <sub>8</sub> - A <sub>15</sub> |
|         | Current Address             | Read      | 0       | 0   | 1   | 0              | 0              | 0          | 0              | 0         | A <sub>0</sub> - A <sub>7</sub>  |
|         |                             |           | 0       | 0   | 1   | 0              | 0              | 0          | 0              | 1         | A <sub>8</sub> - A <sub>15</sub> |
|         | Base and Current Word Count | Write     | 0       | 1   | 0   | 0              | 0              | 0          | 1              | 0         | W <sub>0</sub> - W <sub>7</sub>  |
|         |                             |           | 0       | 1   | 0   | 0              | 0              | 0          | 1              | 1         | W8 - W15                         |
|         | Current Word Count          | Read      | 0       | 0   | 1   | 0              | 0              | 0          | 1              | 0         | W <sub>0</sub> - W <sub>7</sub>  |
|         |                             |           | 0       | 0   | 1   | 0              | 0              | 0          | 1              | 1         | W <sub>8</sub> - W <sub>15</sub> |
| 1.      | Base and Current Address    | Write     | 0       | 1   | 0   | 0              | 0              | 1          | 0              | 0         | A <sub>0</sub> - A <sub>7</sub>  |
|         |                             |           | 0       | 1   | 0   | 0              | 0              | 1          | 0              | 1         | A <sub>8</sub> - A <sub>15</sub> |
|         | Current Address             | Read      | 0       | 0   | 1   | 0              | 0              | 1          | 0              | 0         | A <sub>0</sub> - A <sub>7</sub>  |
|         |                             |           | 0       | 0   | 1   | 0              | 0              | 1          | 0              | 1         | A <sub>8</sub> - A <sub>15</sub> |
|         | Base and Current Word Count | Write     | 0       | 1   | 0   | 0              | 0              | 1          | 1              | 0         | W <sub>0</sub> - W <sub>7</sub>  |
|         |                             |           | 0       | 1   | 0   | 0              | 0              | 1          | 1              | 1         | W <sub>8</sub> - W <sub>15</sub> |
|         | Current Word Count          | Read      | 0       | 0   | 1   | 0              | 0              | 1          | 1              | 0         | W <sub>0</sub> - W <sub>7</sub>  |
|         |                             |           | 0       | 0   | 1   | 0              | 0              | 1          | 1              | 1         | W <sub>8</sub> - W <sub>15</sub> |
| 2       | Base and Current Address    | Write     | 0       | 1   | 0   | 0              | 1              | 0          | 0              | 0         | A <sub>0</sub> - A <sub>7</sub>  |
|         |                             |           | 0       | 1   | 0   | 0              | 1              | 0          | 0              | 1         | A <sub>8</sub> - A <sub>15</sub> |
|         | Current Address             | Read      | 0       | 0   | 1   | 0              | 1              | 0          | 0              | 0         | A <sub>0</sub> - A <sub>7</sub>  |
|         |                             | ·         | 0       | 0   | 1   | 0              | 1              | 0          | 0              | 1         | A <sub>8</sub> - A <sub>15</sub> |
|         | Base and Current Word Count | Write     | 0       | 1   | 0   | 0              | 1              | 0          | 1              | 0         | W <sub>0</sub> - W <sub>7</sub>  |
| ļ       | 59<br>                      |           | 0       | 1   | 0   | 0              | 1              | 0          | 1              | 1         | W <sub>8</sub> - W <sub>15</sub> |
|         | Current Word Count          | Read      | 0       | 0   | 1   | 0              | 1              | 0          | 1              | 0         | W <sub>0</sub> - W <sub>7</sub>  |
|         |                             |           | 0       | 0   | 1   | 0              | 1              | 0          | 1              | 1         | W <sub>8</sub> - W <sub>15</sub> |
| 3       | Base and Current Address    | Write     | 0       | 1   | 0   | 0              | 1              | 1          | 0              | 0         | A <sub>0</sub> - A <sub>7</sub>  |
|         |                             |           | 0       | 1   | 0   | 0              | 1              | 1          | 0              | 1         | A <sub>8</sub> - A <sub>15</sub> |
|         | Current Address             | Read      | 0       | 0   | 1   | 0              | 1              | 1          | 0              | 0         | A <sub>0</sub> - A <sub>7</sub>  |
|         |                             |           | 0       | 0   | 1   | 0              | 1              | 1          | 0              | 1         | A <sub>8</sub> - A <sub>15</sub> |
|         | Base and Current Word Count | Write     | 0       | 1   | 0   | 0              | 1              | 1          | 1              | 0         | W <sub>0</sub> - W <sub>7</sub>  |
|         |                             |           | 0       | 1   | 0   | 0              | 1              | 1          | 1              | 1         | W <sub>8</sub> - W <sub>15</sub> |
|         | Current Word Count          | Read      | 0       | 0   | 1   | 0              | 1              | 1          | -1             | 0         | W <sub>0</sub> - W <sub>7</sub>  |
|         |                             |           | 0       | 0   | 1   | 0              | 1              | 1          | 1              | 1         | W <sub>8</sub> - W <sub>15</sub> |



Ì

KS82C37A

#### Figure 12: Application for DMA System





#### Table 9: Recommended Operating Conditions

| DC Supply Voltage           | +4.0V to +6.0V |                |  |  |
|-----------------------------|----------------|----------------|--|--|
| Operating Temperature Range | Commercial     | 0°C to 70°C    |  |  |
|                             | Industrial     | -40°C to +85°C |  |  |

#### **Table 10: Absolute Maximum Ratings**

| DC Supply Voltage                    | +7.0V                              |
|--------------------------------------|------------------------------------|
| Input, Output or I/O Voltage Applied | $V_{SS}$ – 0.5V to $V_{CC}$ + 0.5V |
| Storage Temperature Range            | –65°C to +150°C                    |
| Maximum Package Power Dissipation    | 1W                                 |

Note: Stresses beyond those listed above may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

## Table 11: Capacitance ( $T_A = 25^{\circ}C$ , $V_{CC} = 0V$ , $V_{IN} = +5V$ or $V_{SS}$ )

| Symbol           | Parameter          | Test Conditions                                            | Тур | Units |
|------------------|--------------------|------------------------------------------------------------|-----|-------|
| C <sub>I/O</sub> | I/O Capacitance    | FREQ = 1MHz<br>Unmeasured Pins Returned to V <sub>SS</sub> | 20  | pF    |
| CIN              | Input Capacitance  |                                                            | 5   | pF    |
| COUT             | Output Capacitance |                                                            | 15  | pF    |

## Table 12: DC Characteristics (T<sub>A</sub> = 0°C to 70°C, V<sub>CC</sub> = 5V $\pm$ 10%, V<sub>SS</sub> = 0V)

|                   |                                              |                                                                  | Lim                          | Limits |        |
|-------------------|----------------------------------------------|------------------------------------------------------------------|------------------------------|--------|--------|
| Symbol            | Parameter                                    | Test Conditions                                                  | Min                          | Max    | Units  |
| I <sub>DD</sub>   | Operating Power Supply Current               | $V_{CC} = 5.5V$<br>$V_{IN} = V_{CC}$ or $V_{SS}$<br>Outputs Open | -                            | 2.0    | mA/MHz |
| I <sub>DDSB</sub> | Standby Power Supply Current                 | $V_{CC} = 5.5V$<br>$V_{IN} = V_{CC}$ or $V_{SS}$<br>Outputs Open | _                            | 100    | μA     |
| l <sub>iL</sub>   | Input Leakage Current<br>for Unidirectionals | $0V \le V_{IN} \le V_{CC}$                                       | -1.0                         | +1.0   | μA     |
| I <sub>ILIO</sub> | Input Leakage Current<br>for Bidirectionals  | $0V \le V_{IN} \le V_{CC}$                                       | -10.0                        | +10.0  | μA     |
| IOL               | Output Leakage Current                       | $0V \le V_{OUT} \le V_{CC}$                                      | -10.0                        | +10.0  | μA     |
| VIH               | Logical One Input Voltage                    |                                                                  | 2.0                          | _      | v      |
| VIL               | Logical Zero Input Voltage                   |                                                                  | _                            | 0.8    | V      |
| V <sub>OH</sub>   | Output High Voltage                          | I <sub>OH</sub> = -2.5mA<br>I <sub>OH</sub> = -100μA             | 2.4<br>V <sub>CC</sub> - 0.4 | _      | V<br>V |
| V <sub>OL</sub>   | Output Low Voltage                           | I <sub>OL</sub> = +3.2mA                                         | _                            | 0.4    | v      |

#### Notes:

1. Input timing parameters assume rise and fall transition times of 20ns or less.

2. The net  $\overline{IOW}$  or  $\overline{MEMW}$  pulse width for a normal write will be  $t_{CY}$  - 100ns, and for an extended write will be  $2 \cdot t_{CY}$  - 100ns. The net  $\overline{IOR}$  or  $\overline{MEMR}$  pulse width for a normal read will be  $2 \cdot t_{CY}$  - 50ns and for a compressed read will be  $t_{CY}$  - 50ns.

3. DREQ should be held active until DACK is returned.

4. DREQ and DACK signals may be active HIGH or active LOW. The timing diagrams assume active HIGH.

5. Successive read and/or write operations by the external processor to program or examine the controller must be timed to allow at least 100ns (KS82C37A-10) and 200ns (KS82C37A-5) as recovery time between active read or write pulses.

6. EOP is an open drain output, and requires a pullup resistor to  $V_{\rm CC}.$ 

7. Pin 5 can be either tied to  $V_{\text{DD}}\text{, or left unconnected.}$ 



|                   |                                          | Limits (5MHz)        |     | Hz) Limits (8MHz)   |     | Limits (10MHz)      |     |       |
|-------------------|------------------------------------------|----------------------|-----|---------------------|-----|---------------------|-----|-------|
| Symbol            | Parameter                                | Min                  | Max | Min                 | Max | Min                 | Max | Units |
| tAEL              | AEN HIGH from CLK LOW (S1) Delay Time    | —                    | 175 | -                   | 105 |                     | 90  | ns    |
| t <sub>AET</sub>  | AEN LOW from CLK HIGH (S1) Delay Time    | —                    | 130 |                     | 80  | _                   | 80  | ns    |
| t <sub>AFAB</sub> | ADR Active to Float Delay from CLK HIGH  | -                    | 90  |                     | 55  | -                   | 55  | ns    |
| t <sub>AFC</sub>  | READ or WRITE Float Delay from CLK HIGH  |                      | 120 |                     | 75  |                     | 75  | ns    |
| t <sub>AFDB</sub> | DB Active to Float Delay from CLK HIGH   | -                    | 170 |                     | 135 | ·                   | 100 | ns    |
| t <sub>AHR</sub>  | ADR from READ HIGH Hold Time             | t <sub>CY</sub> -100 |     | t <sub>CY</sub> -75 | -   | t <sub>CY</sub> -75 | —   | ns    |
| t <sub>AHS</sub>  | DB from ADSTB LOW Hold Time              | 30                   |     | 25                  |     | 20                  |     | ns    |
| t <sub>AHW</sub>  | ADR from WRITE HIGH Hold Time            | t <sub>CY</sub> -50  | _   | t <sub>CY</sub> -50 | _   | t <sub>CY</sub> -50 | —   | ns    |
|                   | DACK Valid from CLK LOW Delay Time       | _                    | 170 |                     | 105 | -                   | 90  | ns    |
| t <sub>AK</sub>   | EOP HIGH from CLK HIGH Delay Time        | —                    | 170 |                     | 105 |                     | 90  | ns    |
|                   | EOP LOW from CLK HIGH Delay Time         | —                    | 100 |                     | 60  | -                   | 60  | ns    |
| t <sub>ASM</sub>  | ADR Stable from CLK HIGH                 |                      | 110 |                     | 60  | —                   | 60  | ns    |
| t <sub>ASS</sub>  | DB to ADSTB LOW Setup Time               | 100                  |     | 85                  | -   | 75                  |     | ns    |
| t <sub>CH</sub>   | CLK HIGH Time                            | 70                   | _   | 55                  |     | 45                  |     | ns    |
| t <sub>CL</sub>   | CLK LOW Time                             | 70                   |     | 50                  | _   | 45                  | -   | ns    |
| t <sub>CY</sub>   | CLK Cycle Time                           | 200                  |     | 125                 | _   | 100                 | —   | ns    |
| t <sub>DCL</sub>  | CLK HIGH to READ or WRITE LOW Delay      | _                    | 190 |                     | 120 | _                   | 90  | ns    |
| t <sub>DCTR</sub> | READ HIGH from CLK HIGH (S1) Delay Time  | —                    | 190 |                     | 115 | —                   | 95  | ns    |
| t <sub>DCTW</sub> | WRITE HIGH from CLK HIGH (S1) Delay Time |                      | 130 |                     | 80  | _                   | 80  | ns    |
| t <sub>DQ1</sub>  | HRQ Valid from CLK HIGH Delay Time       | -                    | 120 | -                   | 75  | _                   | 75  | ns    |
| t <sub>DQ2</sub>  | HRQ Valid from CLK HIGH Delay Time       | -                    | 120 |                     | 75  | _                   | 75  | ns    |
| t <sub>EPS</sub>  | EOP LOW from CLK LOW Setup Time          | 40                   |     | 25                  | -   | 25                  | —   | ns    |
| t <sub>EPW</sub>  | EOP Pulse Width (ext. EOP)               | 220                  | -   | 135                 | 1   | 80                  | —   | ns    |
| t <sub>FAAB</sub> | ADR Float to Active Delay from CLK HIGH  | _                    | 110 |                     | 60  | -                   | 60  | ns    |
| t <sub>FAC</sub>  | READ or WRITE Active from CLK HIGH       | —                    | 150 | -                   | 90  | -                   | 90  | ns    |
| t <sub>FADB</sub> | DB Float to Active Delay from CLK HIGH   | —                    | 110 |                     | 60  | -                   | 60  | ns    |
| t <sub>HS</sub>   | HLDA Valid to CLK HIGH Setup Time        | 75                   | _   | 45                  |     | 45                  | —   | ns    |
| t <sub>IDH</sub>  | Input Data from MEMR HIGH Hold Time      | 0                    | _   | 0                   |     | 0                   |     | ns    |
| t <sub>IDS</sub>  | Input Data to MEMR HIGH Setup Time       | 155                  | -   | 90                  | _   | 80                  | -   | ns    |
| t <sub>ODH</sub>  | Output Data from MEMW HIGH Hold Time     | 15                   | —   | 15                  | -   | 15                  | —   | ns    |
| t <sub>ODV</sub>  | Output Data Valid to MEMW HIGH           | 125                  | _   | 85                  |     | 65                  | -   | ns    |
| t <sub>QS</sub>   | DREQ to CLK LOW (S1, S4) Setup Time      | 0                    | _   | 0                   | -   | 0                   |     | ns    |
| t <sub>RH</sub>   | CLK to READY LOW Hold Time               | 20                   |     | 20                  |     | 10                  |     | ns    |
| t <sub>RS</sub>   | READY to CLK LOW Setup Time              | 60                   |     | 35                  |     | 35                  |     | ns    |
| t <sub>STL</sub>  | ADSTB HIGH from CLK HIGH Delay Time      | -                    | 80  |                     | 50  |                     | 50  | ns    |
| t <sub>STT</sub>  | ADSTB LOW from CLK HIGH Delay Time       | -                    | 90  |                     | 90  |                     | 90  | ns    |

## Table 13: AC Characteristics, DMA (Master) Mode (T\_A = 0 to 70°C, V\_{CC} = 5V $\pm$ 10%, V\_{SS} = 0V)



|                   |                                           | Limits (5MHz)          |     | s (5MHz) Limits (8MHz) |     | Limits (10MHz)   |     |       |
|-------------------|-------------------------------------------|------------------------|-----|------------------------|-----|------------------|-----|-------|
| Symbol            | Parameter                                 | Min                    | Max | Min                    | Max | Min              | Max | Units |
| t <sub>AR</sub>   | ADR Valid or CS LOW to READ LOW           | 10                     | -   | 10                     | -   | 0                | _   | ns    |
| t <sub>AW</sub>   | ADR Valid to WRITE HIGH Setup Time        | 130                    | -   | 100                    | _   | 60               | _   | ns    |
| tcw               | CS LOW to WRITE HIGH Setup Time           | 130                    |     | 100                    | -   | 85               | _   | ns    |
| t <sub>DW</sub>   | Data Valid to WRITE HIGH Setup Time       | 130                    |     | 100                    |     | 90               | —   | ns    |
| t <sub>RA</sub>   | ADR or CS Hold from READ HIGH             | 0                      |     | 0                      | -   | 0                | -   | ns    |
| t <sub>RDE</sub>  | Data Access from READ                     |                        | 140 |                        | 120 | _                | 95  | ns    |
| t <sub>RDF</sub>  | DB Float Delay from READ HIGH             | 0                      | 70  | 0                      | 70  | 0                | 70  | ns    |
| t <sub>RSTD</sub> | Power Supply HIGH to RESET LOW Setup Time | 500                    |     | 500                    | -   | 500              | -   | ns    |
| t <sub>RSTS</sub> | RESET to First IOWR                       | $2\cdot t_{\text{CY}}$ | -   | $2 \cdot t_{CY}$       | _   | $2 \cdot t_{CY}$ | . — | ns    |
| t <sub>RSTW</sub> | RESET Pulse Width                         | 300                    |     | 200                    | ·   | 100              | _   | ns    |
| t <sub>RW</sub>   | I/O Read Width                            | 200                    |     | 155                    | -   | 120              | _   | ns    |
| t <sub>WA</sub>   | ADR from WRITE HIGH Hold Time             | 0                      |     | 0                      | -   | 0                | _   | ns    |
| t <sub>wc</sub>   | CS HIGH from WRITE HIGH Hold Time         | 0                      | -   | 0                      | _   | 0                | _   | ns    |
| t <sub>WD</sub>   | Data from WRITE HIGH Hold Time            | 10                     |     | 10                     | _   | 10               | -   | ns    |
| tunne             | WRITE Width                               | 150                    |     | 100                    |     | 90               | _   | ns    |

Table 14: AC Characteristics, Peripheral (Slave) Mode (T<sub>A</sub> = 0 to 70°C, V<sub>CC</sub> = 5V  $\pm$  10%, V<sub>SS</sub> = 0V)

Figure 13: AC Test Circuits



| PINS                   | V <sub>1</sub>  | R <sub>1</sub> | C <sub>1</sub> |
|------------------------|-----------------|----------------|----------------|
| All Outputs Except EOP | 1.7V            | 520Ω           | 100pF          |
| EOP                    | V <sub>CC</sub> | 1.6KΩ          | 50pF           |

#### Figure 14: AC Testing Input, Output Waveforms





## Figure 15: Timing Diagrams (Master Mode)

#### a) DMA Transfer Timing



b) Memory-to-Memory Transfer Timing





KS82C37A

## PROGRAMMABLE DMA CONTROLLER

## c) Compressed Transfer Timing



d) Ready Timing



e) Reset Timing





## Figure 16: Timing Diagrams (Slave Mode)

## a) Slave Mode Read Timing



## b) Slave Mode Write Timing




## PACKAGE DIMENSIONS





**Plastic Package** 

44 Pin PLCC

#### **ORDERING INFORMATION & PRODUCT CODE DIMENSIONS**



SAMSUNG products are designated by a Product Code. When ordering, please refer to products by their full code. For unusual, and/or specific packaging or processing requirements not covered by the standard product line, please contact the SAMSUNG MOS Products Group.



## ASYNCHRONOUS COMMUNICATION ELEMENT Preliminary

#### FEATURES

- Single Chip UART/BRG
- DC to 10 MHz Operation (DC to 625K Baud)
- Crystal or External Clock Input
- On Chip Baud Rate Generator 1 to 65535 Divisor Generates 16x Clock
- Prioritized Interrupt Mode
- Fully TTL/CMOS Compatible
- Microprocessor Bus Oriented Interface
- 80C86/80C88 Compatible
- Low Power CMOS Implementation (1 mA/MHz Typ)
- Modem Interface
- Line Break Generation and Detection
- Loopback Mode
- Double Buffered Transmitter and Receiver
- Single 5V Supply

#### DESCRIPTION

The 82C50A Asynchronous Communications Element (ACE) is a high performance programmable Universal Asynchronous Receiver/Transmitter (UART) and Baud Rate Generator (BRG) on a single chip. The device supports data rates from DC to 625K baud (0 - 10 MHz clock).

The ACE receiver circuitry converts start, data, stop and parity bits into a parallel data word. The transmitter circuitry converts a parallel data word into serial form and appends the start, parity and stop bits. The word length is programmable to 5, 6, 7 or 8 data bits. Stop bit selection provides a choice of 1, 1.5 or 2 stop bits.

The Baud Rate Generator divides the clock by a divisor programmable from 1 to  $2^{16}$ -1 to provide standard RS-232C baud rates when using any one of three industry standard baud rate crystals (1.8432 MHz, 2.4576 MHz or 3.072 MHz). The BAUDOUT programmable clock output provides a buffered oscillator or a 16x (16 times the data rate) baud rate clock for general purpose system use.

To meet the system requirements of a CPU interfacing to an asynchronous channel, the modem control signals RTS, CTS, DSR, DTR, RI, DCD are provided. Inputs and outputs have been designed with full TTL/CMOS compatability in order to facilitate mixed TTL/NMOS/CMOS system design.



Figure 1 : BLOCK DIAGRAM OF KS82C50A





#### Figure 2a : PLCC CONFIGURATION



Figure 2b: 40-PIN DIP CONFIGURATION



112

#### **Table 1 : PIN DESCRIPTIONS**

| Symbol                                           | Pin(s)     | Туре | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------------------------------------------|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RD, RD                                           | 22,21      | Ι    | Read, Read: $\overline{RD}$ , RD are read inputs which cause the KS82C50A to output data to the data bus (D <sub>0</sub> - D <sub>2</sub> ). The data output depends upon the register selected by the address inputs A <sub>0</sub> , A <sub>1</sub> and A <sub>2</sub> . The chip select inputs CS0, CS1 and CS2 enable the RD, RD inputs.                                                                                                                                                                                                                                                                                                                   |
|                                                  |            |      | Only an active $\overline{RD}$ or RD, not both, is used to receive data from the KS82C50A during a read operation. If RD is used as the read input, $\overline{RD}$ should be tied high. If $\overline{RD}$ is used as the active read input, RD should be tied low.                                                                                                                                                                                                                                                                                                                                                                                           |
| WR, WR                                           | 19,18      | 1    | $\label{eq:write} \hline Write, Write: WR, WR are write inputs which cause data from the data bus (D_o - D_r) to be input to the KS82C50A. The data input depends upon the register selected by the address inputs A_o, A_ and A_z. The chip select inputs CS_o, CS_ and CS_ enable the WR, WR inputs.$                                                                                                                                                                                                                                                                                                                                                        |
|                                                  |            |      | Only an active $\overline{WR}$ or $WR$ , not both, is used to transmit data to the KS82C50A during a write operation. If WR is used as the write input, $\overline{WR}$ should be tied high. If $\overline{WR}$ is used as the write input, WR must be tied low.                                                                                                                                                                                                                                                                                                                                                                                               |
| D <sub>o</sub> - D <sub>7</sub>                  | 1-8        | I/O  | Data Bus: The Data Bus provides eight, 3-state input/output lines for the transfer<br>of data, control and status information between the KS82C50A and the CPU. For<br>character formats of less than 8 bits, D7, D6 and D5 are <i>don't cares</i> for data write<br>operations and zero for data read operations. These lines are normally in a high<br>impedance state except during read operations. D0 is the Least Significant Bit<br>(LSB) and is the first serial data bit to be received or transmitted.                                                                                                                                               |
| A <sub>0</sub> , A <sub>1</sub> , A <sub>2</sub> | 28, 27, 26 | 1    | Register Select: The address lines select the internal registers during CPU bus operations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| XTAL, XTAL <sub>2</sub>                          | 16, 17     | 1,0  | Crystal/Clock: Crystal connections for the internal Baud Rate Generator. XTAL1<br>can also be used as an external clock input, in which case XTAL2 should be left<br>open.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SOUT                                             | 11         | 0    | Serial Data Output: Serial data ouputput from the KS82C50A transmitter circuitry.<br>A Mark (1) is a logic one (high) and Space (0) is a logic zero (low). SOUT is held in<br>the Mark condition when the transmitter is disabled, MR is true, the Transmitter<br>Register is empty, or when in the Loop Mode. SOUT is not affected by the CTS<br>input.                                                                                                                                                                                                                                                                                                       |
| V <sub>ss</sub>                                  | 20         | -    | Ground: Power supply ground, 0V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| CTS                                              | 36         | Ι    | Clear to Send: An active low signal, the logical state of the CTS pin is reflected in the CTS bit of the (MSR) Modem Status Register (CTS is bit 4 of the MSR, written MSR[4]). A change of state in the CTS pin since the previous reading of the MSR causes the setting of DCTS (MSR[0]) of the Modem Status Register. When CTS is active (low), the modem indicating that data on SOUT can be transmitted on the communications link. If CTS pin goes inactive (high), the CA82C50A should not be allowed to transmit data out of SOUT. CTS pin does not affect Loop Mode operation.                                                                        |
| DSR                                              | 37         | I    | Data Set Ready: An active low signal, the logical state of the DSR pin is reflected in<br>MSR[5] of the Modem Status Register. DDSR (MSR[1]) indicates whethe <u>r the</u><br>DSR pin has changed state since the previous reading of the MSR. When the DSR<br>pin is active (low), the modem is indicating that it is ready to exchange data with the<br>CA82C50A, while the DSR pin inactive (high) indicates that the modem is not<br>ready for data exchange. The active condition indicates only the condition of the<br>local Data Communications Equipment (DCE), and does not imply that a data<br>circuit has been established with remote equipment. |



#### Table 1 : PIN DESCRIPTIONS con't

| Symbol  | Pin(s) | Туре | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------|--------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DTR     | 33     | 0    | Data Terminal Ready: An active low signal, the DTR pin can be set (low) by writing<br>a logic one to MCR[0]. Modem Control Register bit 0. This signal is cleared (high)<br>by writing a logic zero to the DTR bit (MCR[0]) or whenever a MR active (high) is<br>applied to the KS82C50A. When active (low), DTR pin indicates to the DCE that<br>the KS82C50A is ready to receive data. In some instances, DTR pin is used as a<br>power on indicator. The inactive (high) state causes the DCE to disconnect the<br>modem from the telecommunications circuit.                                                                                                                                                                                                                                                                             |
| RTS     | 32     | 0    | Request to Send: An active low signal, $\overline{RTS}$ is an output used to enable the modern. The $\overline{RTS}$ pin is <u>set</u> low by writing a logic one to $MCR[1]$ bit 1 of the Modern <u>Con</u> trol Register. The $\overline{RTS}$ pin is reset high by Master Reset. When active, the $\overline{RTS}$ pin indicates to the DCE that the KS82C50A has data ready to transmit. In half duplex operations, $\overline{RTS}$ is used to control the direction of the line.                                                                                                                                                                                                                                                                                                                                                       |
| BAUDOUT | 15     | 0    | $\overline{BAUDOUT}$ : This active low output signal is a 16x clock out used for the transmitter section (16x = 16 times the data rate). The $\overline{BAUDOUT}$ clock rate is equal to the reference oscillator frequency divided by the specified divisor in the Baud Rate Generator Divisor Latches DLL and DLM. BAUDOUT may be used by the receiver section by tying this output to RCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| OUT1    | 34     | 0    | Output 1: This is an active low general purpose output that can be programmed active (low) by setting MCR[2] (OUT1) of the Modem <u>Control</u> Register to a high level. The OUT1 pin is set high by Master Reset. The OUT1 pin is inactive (high) during loop mode operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| OUT2    | 31     | 0    | Output 2: This a an active low general purpose output that can be programmed active (low) by setting MCR[3] (OUT2) of the Mode <u>m Con</u> trol Register to a high level. The OUT2 pin is set high by Master Reset. The OUT2 signal is inactive (high) during loop mode operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| RI      | 39     | I    | $\label{eq:received_states} \hline Ring Indicator: When low, $\overline{R}$ indicates that a telephone ringing signal has been received by the modem or data set. The $\overline{R}$ isignal is a modem control input whose condition is tested by reading MSR[6] (RI). The Modem Status Register output TERI (MSR[2]) indicates whether the $\overline{R}$ input has changed from a low to high since the previous reading of the MSR. If the interrupt is enabled (IER[3] = 1) and $\overline{R}$ indicates that the DCE is receiving a ringing signal. $\overline{R}$ will appear active for approximately the same length of time as the active segment of the ringing cycle. The inactive state of $\overline{R}$ indicates that not detected by the DCE. This circuit is not disabled by the inactive condition of $\overline{DTR}$.}$ |
| DCD     | 38     |      | Data Carrier Detect: When active (low), $\underline{DCD}$ indicates that the data carrier has been detected by the modem or data set. $\overline{DCD}$ is a modem input whose condition can be tested by the CPU by reading MSR[7] (DCD) of the Modem Status Register, MSR[3] (DDCD) of the Modem Status Register indicates whether the $\overline{DCD}$ input has changed since the previous reading of the MSR. $\overline{DCD}$ has no effect on the receiver. If the DCD changes state with the modem status interrupt enabled, an interrupt is generated.                                                                                                                                                                                                                                                                               |
|         |        |      | When DCD is active (low), the received line signal from the remote terminal is within the limits specified by the DCE manufacturer. The inactive (high) signal indicates that the signal is not within the specified limits, or is not present.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |



## Table 1 : PIN DESCRIPTIONS con't

| Symbol                        | Pin(s)     | Туре | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------------------------|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MR                            | 35         | I    | Master Reset: The MR input forces the KS82C50A into an idle mode in which all serial data activities are suspended. The Modem Control Register (MCR) along with its associated outputs are cleared. The Line Status Register (LSR) is cleared except for the THRE and TEMT bits, which are set. The KS82C50A remains in an idle state until programmed to resume serial data activities. The MR input is a TTL compatible Schmitt trigger. |
| INTRPT                        | 30         | 0    | Interrupt Request: The INTRPT output goes active (high) when one of the following interrupts has an active (high) condition and is enabled by the Interrupt Enable Register: Receiver Error flag. Received Data Available, Transmitter Holding Register Empty and Modern Status. The INTRPT is reset low upon appropriate service or a MR operation.                                                                                       |
| SIN                           | 10         | 1    | Serial Data Input: The SIN input is the serial data input from the communication line or modem to the KS82C50A receiver circuits. A Mark (1) is high, and a Space (0) is low. Data inputs on SIN are disabled when operating in the loop mode.                                                                                                                                                                                             |
| V <sub>DD</sub>               | 40         | -    | Power Supply: +5V ±10% DC Supply. A 0.1 $\mu A$ decoupling capacitor from V_{_{DD}} (pin 40) to V $_{_{SS}}$ (pin 20) is recommended.                                                                                                                                                                                                                                                                                                      |
| $CS_0, CS_1, \overline{CS_2}$ | 12, 13, 14 | I    | Chip Select: The Chip Select inputs act as enable signals for the write ( $\overline{WR}$ , $\overline{WR}$ ) and read ( $\overline{RD}$ , $\overline{RD}$ ) input signals. The Chip select inputs are latched by the $\overline{ADS}$ input.                                                                                                                                                                                              |
| NC                            | 29         | -    | Do Not Connect                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CSOUT                         | 24         | 0    | Chip Select Out: When active (high), this pin indicates that the chip has been selected by active $CS_0$ , $CS_1$ and $\overline{CS}_2$ inputs. No data trasfer can be initiated until CSOUT is a logic one, active (high).                                                                                                                                                                                                                |
| DDIS                          | 23         | 0    | Driver Disable: This output is inactive (low) when the CPU is reading data from the KS82C50A. An active (high) DDIS output can be used to disable an external transceiver when the CPU is reading data.                                                                                                                                                                                                                                    |
| ADS                           | 25         | J    | Address Strobe: When active (low), $\overline{\text{ADS}}$ latches the Register Select (A0, A1 and A2) and Chip Select (CS <sub>o</sub> , CS <sub>1</sub> and CS <sub>2</sub> ) inputs. An active ADS is required when the Register Select pins are not stable for the duration of the read or write operation, multiplexed mode. If not required, the ADS input should be tied low, non-multiplexed mode.                                 |
| RCLK                          | 9          | 1    | This input is the 16x Baud Rate Clock for the receiver section of the KS82C50A. This input may be provided from the BAUDOUT output or an external clock.                                                                                                                                                                                                                                                                                   |



## Table 2a : AC CHARACTERISTICS: READ AND WRITE (T\_=0°C to +70°C, V\_D=5.0V ±10%)

| Symbol | Parameter                                   | Test       | Limits ( | Units |    |
|--------|---------------------------------------------|------------|----------|-------|----|
|        |                                             | Conditions | Min      | Max   |    |
| tADS   | Address strobe width                        |            | 50       | -     | ns |
| tAH    | Address hold time                           |            | .0       | -     | ns |
| tAR    | RD, RD delay from address                   | Note 1     | 60       | -     | ns |
| tAS    | Address setup time                          | Note 1     | 60       |       | ns |
| tAW    | WR, WR delay from address                   | Note 1     | 60       | -     | ns |
| tCH    | Chip select hold time                       |            | 0        | -     | ns |
| tCS    | Chip select setup time                      | Note 1     | 60       | -     | ns |
| tCSC   | Chip select output delay from select Note 1 |            | -        | 100   | ns |
| tCSR   | RD, RD delay from chip select               | Note 1     | 50       | -     | ns |
| tCSW   | WR, WR delay from select                    | Note 1     | 50       | -     | ns |
| tDD    | RD, RD to driver disable delay              |            | -        | 75    | ns |
| tDDD   | Delay from RD, RD to data                   |            | -        | 120   | ns |
| tDH    | Data hold time                              |            | 60       | -     | ns |
| tDIW   | RD, RD strobe width                         |            | 150      | -     | ns |
| tDOW   | WR, WR strobe width                         |            | 150      | -     | ns |
| tDS    | Data setup time                             |            | 90       | -     | ns |
| tHZ    | RD, RD to floating data delay               |            | 10       | 75    | ns |
| tRA    | Address hold time from RD, RD               | Note 1     | 20       | -     | ns |
| tRC    | Read cycle delay                            | Note 1     | 270      | -     | ns |
| tRCS   | Chip select hold time from RD, RD           | Note 1     | 20       | -     | ns |
| tWA    | Address hold time from WR, WR               | Note 1     | 20       | -     | ns |
| tWC    | Write cycle delay                           | Note 1     | 270      | -     | ns |
| tWCS   | Chip select hold time from WR, WR           | Note 1     | 20       | -     | ns |
| RC     | Read cycle = tAR + tDIW + tRC               |            | 500      | -     | ns |
| wc     | Write cycle = tAW + tDOW + tWC              |            | 500      | -     | ns |

Notes: 1. When using the KS82C50A in the multiplexed mode (ADS operational), it will operate in 80C86/88 systems with a maximum 3 MHz operating frequency.



| Table 2b : AC CHARACTERISTICS: BRG | <b>RCVR,XMTR &amp; MODEM CONTROL</b> | (T_=0°C to +70°C, | $V_{pp} = 5.0V \pm 10\%$ |
|------------------------------------|--------------------------------------|-------------------|--------------------------|
|------------------------------------|--------------------------------------|-------------------|--------------------------|

| Symbol | Parameter                                                  | Test                                         | Limits | Limits (10 MHz) |                   |  |
|--------|------------------------------------------------------------|----------------------------------------------|--------|-----------------|-------------------|--|
|        |                                                            | Conditions                                   | Min    | Max             |                   |  |
| N      | Baud divisor                                               |                                              | 1      | 216-1           |                   |  |
| tBHD   | Baud output positive edge delay                            |                                              | -      | 175             | ns                |  |
| tBLD   | Baud output negative edge delay                            |                                              | -      | 175             | ns                |  |
| tHW    | Baud output up time                                        | f <sub>x</sub> = 3 MHz                       | 250    | -               | ns                |  |
| tLW    | Baud output down time                                      | Baud output down time f <sub>x</sub> = 3 MHz |        | -               | ns                |  |
| tRINT  | Delay from RD, RD<br>(RD RBR or RD LSR to Reset Interrupt) |                                              | -      | 1               | μs                |  |
| tSCD   | Delay from RCLK to sample time                             |                                              | -      | 2               | μs                |  |
| tSINT  | Delay from stop to Set Interrupt                           |                                              | -      | 1               | RCLK<br>Cycles    |  |
| tHR    | Delay from WR, WR (WR THR)<br>to Reset Interrupt           |                                              |        | 175             | ns                |  |
| tlR    | Delay from RD, RD (RD IIR)<br>to Reset Interrupt (THRE)    |                                              | -      | 250             | ns                |  |
| tIRS   | Delay from initial INTR reset to Transmit Start            |                                              | 24     | 40              | BAUDOUT<br>Cycles |  |
| tSI    | Delay from initial write to interrupt                      | Note 1                                       | 16     | 24              | BAUDOUT<br>Cycles |  |
| tSTI   | Delay from stop to interrupt (THRE)                        |                                              | 8      | 8               | BAUDOUT<br>Cycles |  |
| tMDO   | Delay from WR, $\overline{\mathrm{WR}}$ (WR MCR) to output |                                              | -      | 200             | ns                |  |
| tRIM   | Delay to Reset Interrupt from RD, RD (RD MSR)              |                                              | -      | 250             | ns                |  |
| tSIM   | Delay to Set Interrupt from MODEM input                    |                                              | 90     | -               | ns                |  |

Notes: 1. tSI is a minimum of 16 and a mximum of 48 BAUDOUT Cycles.



## Figure 3 : TIMING DIAGRAMS



#### b) Read Cycle Timing





## Figure 3 : TIMING DIAGRAMS con't

## c) Receiver Timing



## d) Transmitter Timing



## e) Modem Controls Timing





## Figure 3 : TIMING DIAGRAMS con't

## f) BAUDOUT Timing



## Table 3 : CAPACITANCE (TA=25°C, VDD=VSS=0V, VIN=+5V or VSS)

| Symbol | Parameter          | Test<br>Conditions | Typical<br>Values | Units |
|--------|--------------------|--------------------|-------------------|-------|
| CIN    | Input capacitance  | Freq=1 MHz         | 15                | рF    |
| COUT   | Output capacitance | Unmeasured pins    | 15                | pF    |
| CI/O   | I/O capacitance    | returned to VSS    | 20                | pF    |



## Table 4 : OPERATING CONDITIONS

| Operating Voltage Range     | +4.5V to +5.5V  |
|-----------------------------|-----------------|
| Operating Temperature Range |                 |
| Commercial                  | 0°C to +70°C    |
| Industrial                  | -40°C to +85°C  |
| Military                    | -55°C to +125°C |

#### **Table 5 : ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage                              | +8.0 Volts                                     |  |  |
|---------------------------------------------|------------------------------------------------|--|--|
| Input, Output or I/O Voltage Applied        | V <sub>ss</sub> -0.5V to V <sub>DD</sub> +0.5V |  |  |
| Storage Temperature Range                   | -65°C to +150°C                                |  |  |
| Maximum Package Power Dissipation 1         |                                                |  |  |
| Junction Temperature +15                    |                                                |  |  |
| Lead Temperature (Soldering, 10 seconds) +2 |                                                |  |  |
| θjc 12°C/W (Cerdip), 17°C/W (L              |                                                |  |  |
| θja                                         | 36°C/W (Cerdip), 41°C/W (LCC)                  |  |  |

## Table 6 : DC CHARACTERISTICS (T\_=0°C to +70°C, V\_DD=5.0V ±10%)

| Symbol    | Parameter                                | Test                                                                                                        | Lin                  | Units |    |
|-----------|------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------|-------|----|
| <u> </u>  |                                          | Conditions                                                                                                  | Min                  | Max   |    |
| VIH       | Logical one input voltage                |                                                                                                             | 2.0                  | -     | v  |
| VIL       | Logical zero input voltage               |                                                                                                             | -                    | 0.8   | V  |
| VTH       | Schmitt trigger logic one input voltage  | MR input                                                                                                    | 2.0                  |       | V  |
| VTL       | Schmitt trigger logic zero input voltage | MR input                                                                                                    | -                    | 0.8   | V  |
| VIH (CLK) | Logical one clock voltage                | External Clock                                                                                              | V <sub>DD</sub> -0.8 | -     | V  |
| VIL (CLK) | Logical zero clock voltage               | External Clock                                                                                              | -                    | 0.8   | V  |
| VOH       | Output high voltage                      | IOH=-2.5 mA                                                                                                 | 3.0                  | -     | V  |
|           |                                          | IOH=-100 µA                                                                                                 | V <sub>DD</sub> -0.4 | -     | V  |
| VOL       | Output low voltage                       | IOL=+2.5 mA                                                                                                 | -                    | 0.4   | V  |
| 11        | Input leakage current                    | $V_{IN} = V_{SS} \text{ or } V_{DD}$                                                                        | -1.0                 | +1.0  | μA |
| 10        | Input/output leakage current             | V <sub>out</sub> =V <sub>ss</sub> or V <sub>DD</sub>                                                        | -10.0                | +10.0 | μA |
| IDDOP     | Operating power supply current           | External Clock,<br>Freq=2.4576 MHz,<br>$V_{DD}$ =5.5V,<br>$V_{IN}$ = $V_{DD}$ or $V_{ss}$ ,<br>Outputs open | -                    | 6     | mA |
| IDDSB     | Standby supply current                   | $V_{DD}$ =5.5V,<br>$V_{IN}$ =V $_{DD}$ or V $_{SS}$ ,<br>Outputs open                                       | -                    | 100   | μA |



#### REGISTERS

The three types of internal registers in the KS82C50A used in the operation of the device are control, status and data registers. The control registers are the Bit Rate Select Register DLL and DLM, Line Control Register, Interrupt Enable Register and the Modem Control registers, while the status registers are the Line Status Registers and the Modem Status Register. The data registers are the Receiver Buffer Register and Transmitter Holding Register. The Address, Read and Write inputs are used in conjunction with the Divisor Latch Access Bit in the Line Control Register (LCR[7]) to select the register to be written or read (see Table 7). Individual bits within these registers are referred to by the register mnemonic and the bit number in square brackets. An example, LCR[7] refers to Line Control Register Bit 7. The Transmitter Buffer Register and Receiver Buffer Register are data registers holding from 5 to 8 data bits. If less than eight data bits are transmitted, data is right justified to the LSB. Bit 0 of a data word is always the first serial data bit received and transmitted. The KS82C50A data registers are double buffered so that read and write operations can be performed at the same time the UART is performing the parallel to serial and serial to parallel conversion. This provides the microprocessor with increased flexibility in its read and write timing.

| Mnemonic | inemonic Register DI                             |   | A2    | A1 | A0 |
|----------|--------------------------------------------------|---|-------|----|----|
| RBR      | Receiver Buffer Register<br>(read only)          | 0 | 0     | 0  | 0  |
| THR      | Transmitter Holding Register<br>(write only)     | 0 | 0 0 0 |    | 0  |
| IER      | Interrupt Enable Register                        | 0 | 0     | 0  | 1  |
| IIR      | Interrupt Identification Register<br>(read only) | x | 0     | 1  | 0  |
| LCR      | Line Control Register                            | × | 0     | 1  | 1  |
| MCR      | Modem Control Register                           | × | 1     | 0  | 0  |
| LSR      | Line Status Register                             | X | 1     | 0  | 1  |
| MSR      | Modem Control Register                           | X | 1     | 1  | 0  |
| SCR      | Scratch Register                                 | x | 1     | 1  | 1  |
| DLL      | Divisor Latch (LSB)                              | 1 | 0     | 0  | 0  |
| DLM      | Divisor Latch (MSB)                              | 1 | 0     | 0  | 1  |

#### Table 7 : ACCESSING KS82C50A INTERNAL REGISTERS

Notes: 1. X = Don't Care

2. 0 = Logic Low

3. 1 = Logic High



#### Line Control Register (LCR)

The format of the data character is controlled by the Line Control Register. The contents of the LCR may be read, eliminating the need for separate storage of the line characteristics in system memory. The contents of the LCR are described in Table 8.

LCR[0] and LCR[1] word length select bit 0, word length select bit 1: The number of bits in each transmitted or received serial character is programmed per Table 9.

LCR[2] Stop Bit Select: LCR[2] specifies the number of stop bits in each transmitted character. If LCR[2] is a logic zero, one stop bit is generated in the transmitted data. If LCR[2] is a logic one when a 5-bit word length is selected, 1.5 stop bits are generated. If LCR[2] is a logic one when either a 6-, 7- or 8-bit word length is selected, two stop bits are generated. The receiver checks for two stop bits if programmed.

LCR[3] Parity Enable: When LCR[3] is high, a parity bit between the last data word bit and stop bit is generated and checked.

LCR[4] Even Parity Select: When parity is enabled (LCR[3]=1), LCR[4]=0 selects odd parity, and LCR[4]=1 selects even parity.

LCR[5] Stick Parity: When LCR[3,4 and 5] are logic one the Parity bit is transmitted and checked as a logic zero. If

LCR[3 and 5] are one and LCR[4] is a logic zero then the parity bits is transmitted and checked as a logic one. If LCR[5] is a logic zero Stick Parity is disabled.

LCR[6] Break Control: When LCR[6] is set to logic one, the serial output (SOUT) is forced to the spacing (logic zero) state. The break is disabled by setting LCR[6] to a logic zero. The Break Control bit acts only on SOUT and has no effect on the transmitter logic. Break Control enables the CPU to alert a terminal in a computer communications system. If the following sequence is used, no erroneous or extraneous characters will be transmitted because of the break.

- 1. Load an all 0s pad character in response to THRE.
- 2. Set break in response to the next THRE.
- Wait for the transmitter to be idle, (TTEMT=1), and clear break when normal transmission has to be restored.

During the break, the transmitter can be used as a character timer to accurately establish the break duration.

LCR[7] Divisor Latch Access Bit (DLAB): LCR[7] must be set high (logic one) to access the Divisor Latches DLL and DLM of the Baud Rate Generator during a read or write operation. LCR[7] must be input low to access the Receiver Buffer, the Transmitter Holding Register, or the Interrupt Enable Register.

|               |                                 |   |          | LIN      | E CON    | ITROL | REGIS    | STER (   | (LCF |
|---------------|---------------------------------|---|----------|----------|----------|-------|----------|----------|------|
| Bit<br>Number | Function                        | [ | LCR<br>7 | LCR<br>6 | LCR<br>5 |       | LCR<br>3 | LCR<br>2 | lic  |
| 0             | Word Length Select Bit 0 (WLS0) |   |          |          |          |       |          |          |      |
| 1             | Word Length Select Bit 1 (WLS1) |   |          |          |          |       |          | L        |      |
| 2             | Stop Bit Select (STB)           |   |          |          |          |       |          |          |      |
| 3             | Parity Enable (EN)              |   |          |          |          |       |          |          |      |
| 4             | Even Parity Select (EPS)        |   |          |          |          |       |          |          |      |
| 5             | Stick Parity                    |   |          |          |          | L     |          |          |      |
| 6             | Set Break                       |   | 1        |          |          |       |          |          |      |
| 7             | Divisor Latch Access Bit (DLAB) |   |          |          | L        |       |          |          |      |

#### Table 9 : LCR WORD LENGTH SELECTION

| LCR[1] | LCR[2] | Word Length |
|--------|--------|-------------|
| 0      | 0      | 5 Bits      |
| 0      | 1.     | 6 Bits      |
| 1 .    | 0      | 7 Bits      |
| 1      | T 1    | 8 Bits      |



00 = 5 DATA BITS 01 = 6 DATA BITS 10 = 7 DATA BITS 11 = 8 DATA BITS

0 = 1 STOP BIT 1 = 1.5 STOP BITS IF 5 DATA BIT WORD IS SELECTED, 2 STOP BITS IF 6, 7 OR 8 DATA BIT WORD LENGTH IS SELECTED

0 - PARITY DISABLED 1 - PARITY ENABLED (GENERATED AND CHECKED)

0 - ODD PARITY WHEN PARITY IENABLE 1 - EVEN PARITY WHEN PARITY ENABLE

0 - STICK PARITY DISABLED 1 - WHEN PARITY ENABLED, FORCES TRANSMISSION AND CHECKING OF A PARITY BIT OF A KNOWN STATE. PARITY BIT FORCED TO A LOGIC 1 IF LCRId-JOOR TO A LOGIC 0 IF LCRI4-11.

0 - BREAK DISABLED 1 - BREAK ENABLED: THE SERIAL OUTPUT (SOUT) IS FORCED TO THE SPACING SATE (LOGIC 0)

0 - MUST BE LOW TO ACCESS THE RCVR BUFER, TRANSMITTER HOL DING REGISTER OR THE INTERRUPT ENABLE REGISTER 1 - MUST BE HIGH TO ACCESS THE DIVISOR UNTCHES DLL AND DLM OF THE BAUD RATE GAPERATOR DURING A READ OR WRITE OPERATION





#### Line Status Register (LSR)

The LSR is a single register that provides status indications. The LSR is usually the first register read by the CPU to determine the cause of an interrupt or to poll the status of the CA82C50A.

Three error flags OE, FE and PE provide the status of any error conditions detected in the receiver circuity. During reception of the stop bits, the error flags are set high by an error condition. The error flags are not reset by the absence of an error condition in the next received character. The flags reflect the last charater only if no overrun occurred. The Overrun Error (OE) indicates that a character in the Receiver Buffer Register has been overwritten by a character from the Receiver Shift Register before being read by the CPU. The character is lost. Framing Error (FE) indicates that the last character received contained incorrect (low) stop bits. This is caused by the absence of the required stop bit or by a stop bit too short to be detected. Parity Error (PE) indicates that the last character received contained a parity error based on the programmed and calculated parity of the received character.

The Break Interrupt (BI) status bit indicates that the last character received was a break character. A break character is an invalid data character, with the entire character, including parity and stop bits, logic zero.

The Transmitter Holding Register Empty (THRE) bit indicates that the THR register is empty and ready to receive another character. The Transmission Shift Register Empty (TEMT) bit indicates that the Transmitter Shift Register is empty, and the KS82C50A has completed transmission of the last character. If the interrupt is enabled (IER[1]), an active THRE causes an interrupt (INTRPT).

The Data Ready (DR) bit indicates that the RBR has been loaded with a received character (included Break) and that the CPU may access this data.

Reading LSR clears LSR[1] - LSR[4], (OE, PE, FE and BI).

The contents of the Line Status Register are indicated in Table 10, and are described below.

LSR[0] Data Ready (DR): Data Ready is set high when an incoming character has been received and transferred into the Receiver Buffer Register. LSR[0] is reset low by a CPU read of the data in the Receiver Buffer Register.

LSR[1] Overrun Error (OE): Overrun Error indicates that data in the Receiver Buffer Register was not read by the CPU before the next character was transferred into the Receiver Buffer Register, overwriting the previous character. The OE indicator is reset whenever the CPU reads the contents of the Line Status Register.

LSR[2] Parity Error (PE): PE indicates that the received data character does not have the correct even or odd

parity, as selected by the Even Parity Select bit (LCR[4]). The PE bit is set high upon detection of a parity error, and is reset low when the CPU reads the contents of the LSR.

LSR[3] Framing Error (FE): FE indicates that the received character did not have a valid stop bit. LSR[3] is set high when the stop bit following the last data bit or parity bit is detected as a zero bit (spacing level). The FE indicator is reset low when the CPU reads the contents of the LSR.

LSR[4] Break Interrupt (BI): BI is set high when the received data input is held in the spacing (logic zero) state for longer than a full word transmission time (start bit+data bits+parity+stop bits). The BI indicator is reset when the CPU reads the contents of the Line Status Register.

LSR[1] – LSR[4] are the error conditions that produce a Receiver Line Status interrupt (priority 1 interrupt in the Interrupt Identification Register (IIR)) when any of the conditions are detected. This interrupt is enabled by setting IER[2]=1 in the Interrupt Enable Register.

LSR[5] Transmitter Holding Register Empty (THRE): THRE indicates that the KS82C50A is ready to accept a new character for transmission. The THRE bit is set high when a character is transferred from the Transmitter Holding Register into the Transmitter Shift Register. LSR[5] is reset low when the CPU loads the Transmitter Holding Register. LSR[5] is not reset by a CPU read of the LSR.

When the THRE interrupt is enabled (IER[1]=1), THRE causes a priority 3 interrupt in the IIR. If THRE is the interrupt source indicated in IIR, INTRPT is cleared by a read of the IIR.

LSR[6] Transmitter Empty (TEMT): TEMT is set high when the Transmitter Holding Register (THR) and the Transmitter Shift Register (TSR) are both empty. LSR[6] is reset low when a character is loaded into the THR and remains low until the character is trasferred out of SOUT. TEMT is not reset low by a CPU read of the LSR.

LSR[7]: This bit is permanently set to logic zero.

#### Table 10 : LSR BIT DEFINITIONS

| Bit<br>Number | Function                                     | Logic 1 | Logic 0   |
|---------------|----------------------------------------------|---------|-----------|
| 0             | Data Ready (DR)                              | Ready   | Not Ready |
| 1             | Overrun Error (OE)                           | Error   | No Error  |
| 2             | Parity Error (PE)                            | Error   | No Error  |
| 3             | Framing Error (FE)                           | Error   | No Error  |
| 4             | Break Interrupt (BI)                         | Break   | No Break  |
| 5             | Transmitter Holding<br>Register Empty (THRE) | Empty   | Not Empty |
| 6             | Transmitter Empty (TEMT)                     | Empty   | Not Empty |
| 7             | Not Used                                     |         |           |



#### Modem Control Register (MCR)

The MCR controls the interface with the modem or data set as described below. The MCR can be written and read. The RTS, DTR, OUT1 and OUT2 outputs are directly controlled by their control bits in this register. A high input asserts a low (true) at the output pins.

MCR[0]: When MCR[0] is set high, the DTR output is forced low. When MCR[0] is reset low, the DTR output is forced high. The DTR output of the KS82C50A may be input into an EIA inverting line driver as the 1488 to obtain the proper polarity input at the modem or data set.

MCR[1]: When MCR[1] is set high, the  $\overline{RTS}$  output is forced low. When MCR[1] is reset low, the  $\overline{RTS}$  output is forced high. The  $\overline{RTS}$  output of the KS82C50A may be input into an EIA inverting line driver as the 1488 to obtain the proper polarity input at the modem or data set.

MCR[2]: When MCR[2] is set high, the  $\overline{OUT1}$  output is forced low. When MCR[2] is reset low, the  $\overline{OUT1}$  output is forced high.  $\overline{OUT1}$  is a user designated output.

MCR[3]: When MCR[3] is set high, the  $\overline{OUT2}$  output is forced low. When MCR[3] is reset low, the  $\overline{OUT2}$  output is forced high.  $\overline{OUT2}$  is a user designated output.



#### Figure 5 : MODEM CONTROL REGISTER

### Modem Status Register (MSR)

The MSR provides the CPU with status of the modem input lines from the modem or peripheral device. The MSR allows the CPU to read the modem signal inputs by accessing the data bus interface of the KS82C50A. In addition to the current status information, four bits of the MSR indicate whether the modem inputs have changed since the last reading of the MSR. The delta status bits are set high when a control input from the modem changes state, and reset low when the CPU reads the MSR.

The modem input lines are CTS (pin 36), DSR (pin 37), RI



In the diagnostic mode, the receiver and transmitter interrupts are fully operational. The modem control interrupts are also operational, but the interrupt sources are now the lower four bits of the MCR instead of the four modem control inputs. The interrupts are still controlled by the Interrupt Enable Register.

MCR[5] - MCR[7]: Bits are permanently set to logic zero.

## Table 11 : MCR BIT DEFINITIONS

| Bit<br>Number | Function                     | Logic 1            | Logic 0             |  |
|---------------|------------------------------|--------------------|---------------------|--|
| 0             | Data Terminal<br>Ready (DTR) | DTR<br>Output Low  | DTR<br>Output High  |  |
| 1             | Request to Send<br>(RTS)     | RTS<br>Output Low  | RTS<br>Output High  |  |
| 2             | OUT1                         | OUT1<br>Output Low | OUT1<br>Output High |  |
| 3             | OUT2                         | OUT2<br>Output Low | OUT2<br>Output High |  |
| 4             | LOOP                         | LOOP<br>Enabled    | LOOP<br>Disabled    |  |
| 5             | 0                            |                    |                     |  |
| 6             | 0                            |                    |                     |  |
| 7             | 0                            |                    |                     |  |

(pin 39) and  $\overline{\text{DCD}}$  (pin 38). MSR[4] – MSR[7] are status indications of these lines. The status indications follow the status of the input lines. If the modem status interrupt in the Interrupt Enable Register is enabled (IER[3]), a change of state in a modem input signals will be reflected by the modem status bits in the IIR register and an interrupt (INTRPT) is generated. The MSR is a priority 4 interrupt. The contents of the Modem Status Register are described in Table 12.

Note that the state (high or low) of the status bits are inverted versions of the actual input pins.



 $MS\underline{R[0]}$  Delta Clear to Send (DCTS): DCTS indicates that the CTS input (pin 36) to the KS82C50A has changed state since the last time it was read by the CPU.

MSR[1] <u>Delta</u> Data Set Ready (DDSR): DDSR indicates that the DSR input (pin 37) to the KS82C50A has changed state since the last time it was read by the CPU.

MSR[2] Trailing Edge of Ring Indicator (TERI): TERI indicates that the RI input (pin 39) to the KS82C50A has changed state (L $\rightarrow$ H) since the last time it was read by the CPU.

MSR[3] Delta <u>Data</u> Carrier Detect (DDCD): DDCD indicates that the DCD input (pin 38) to the KS82C50A has changed state since the last time it was read by the CPU.

MSR[4] Clear to Send (CTS): CTS is the status of the  $\overline{\text{CTS}}$  input (pin 36) from the modem indicating to the KS82C50A that the modem is ready to receive data from the transmitter output (SOUT). If the KS82C50A is in the loop mode (MCR[4]=1), MSR[4] is equivalent to RTS in the MCR.

MSR[5] Data Set Ready (DSR): DSR is a status of the DSR input (pin 37) from the modern to the KS82C50A which indicates that the modern is ready to provide received data to the receiver circuitry. If KS82C50A is in the loop mode (MCR[4]=1), MSR[5] is equivalent to DTR in the MCR.

MSR[6] Ring Indicator (RI): RI indicates the status of the RI input (pin 39). If the KS82C50A is in the loop mode (MCR[4]=1), MSR[6] is equivalent to OUT1 in the MCR.

MSR[7] Data Carrier Detect (DCD): DCD indicates the status of the Data Carrier Detect (DCD) input (pin 38). If the KS82C50A is in the loop mode (MCR[4]=1), MSR[4] is equivalent to OUT2 of the MCR.

The modem status inputs (RI, DCD, DSR and CTS) reflect

#### Baud Rate Select Register (BRSR)

The KS82C50A contains a programmable Baud Rate Generator (BRG) that divides the clock (DC to 10 MHz)

| Least Sigr | ificant Bit        | Most Significant Bit |          |  |
|------------|--------------------|----------------------|----------|--|
| Bit Number | it Number Function |                      | Function |  |
| 0          | DLL[0]             | 8                    | DLM[0]   |  |
| · 1        | DLL[1]             | 9                    | DLM[1]   |  |
| 2          | DLL[2]             | 10                   | DLM[2]   |  |
| 3          | DLL[3]             | 11                   | DLM[3]   |  |
| 4          | DLL[4]             | 12                   | DLM[4]   |  |
| 5          | DLL[5]             | 13                   | DLM[5]   |  |
| 6          | DLL[6]             | 14                   | DLM[6]   |  |
| 7          | DLL[7]             | 15 DLM[              |          |  |

the modem input lines with any change of status. Reading the MSR register well clear the delta modem status indications but has no effect on the status bits. The status bits reflect the state of the input pins regardless of the mask control signals. If a DCTS, DDSR, TERI or DDCD are true and a state change occurs during a read operation (DISTR, DISTR), the state change is not indicated in the MSR. If DCTS, DDSR, TERI or DDCD are false and a state change occurs during a read operation, the state change is indicated after the read operation.

For LSR and MSR, the setting of <u>status</u> bits is inhibited during status register read (DISTR, DISTR) operations. If a <u>status</u> condition is generated during a read (DISTR, DISTR) operation, the status bit is not set until the trailing edge of the read (DISTR, DISTR).

If a status bit is set during a read (DISTR, DISTR) operation, and the same status condition occurs, that status bit will be cleared at the trailing edge of the read (DISTR, DISTR) instead of being set again.

#### Table 12 : MSR BIT DEFINITIONS

| Bit Number | Function                               |
|------------|----------------------------------------|
| 0          | Delta Clear to Send (DCTS)             |
| 1          | Delta Data Set Ready (DDSR)            |
| 2          | Trailing Edge of Ring Indicator (TERI) |
| 3          | Delta Data Carrier Detect (DDCD)       |
| 4          | Clear to Send (CTS)                    |
| 5          | Data Set Ready (DSR)                   |
| 6          | Ring Indicator (RI)                    |
| 7          | Data Carrier Detect (DCD)              |

by any divisor from 1 to  $2^{16}$ -1 (see BRG description). The output frequency of the BRG is 16x the data rate:

Divisor # = Frequency Input ÷ (Baud Rate x 16)

Two 8-bit registers store the divisor in 16-bit binary format. These Divisor Latch registers must be loaded during initialization. On loading either of the Divisor Latches, a 16bit Baud counter is immediately loaded, preventing long counts on initial load.

Sample Divisor Number Calculation:

| Desired Baud Rate 1200 Baud                                         |  |  |
|---------------------------------------------------------------------|--|--|
| Frequency Input 1.8432 MHz                                          |  |  |
| Divisor # = Frequency Input ÷ (Baud Rate x 16)                      |  |  |
| Divisor # = 1843200 ÷ (1200 x 16)                                   |  |  |
| Divisor # = 96 = $60_{HEX} \rightarrow DLL = 01100000$              |  |  |
| DLM = 0000000                                                       |  |  |
| The Divisor #96 will divide the input frequency                     |  |  |
| 1.8432 MHz down to 19200 which is 16 times<br>the desired baud rate |  |  |
|                                                                     |  |  |



## Receiver Buffer Register (RBR)

The receiver circuitry in the KS82C50A is programmable for 5, 6, 7 or 8 data bits per character. For words of less than 8 bits, the data is right justified to the least significant bit (LSB = Data Bit 0, RBR[0]). Data Bit 0 of a data word (RBR[0]) is the first data bit received. The unused bits in a character less than 8 bits are output low to the parallel output by the KS82C50A.

Received data at the SIN input pin is shifted into the Receiver Shift Register by the 16x clock provided at the RCLK input. This clock is synchronized to the incoming data based on the position of the start bit. When a complete character is shifted into the Receiver Shift Register, the assembled data bits are parallel loaded into the Receiver Buffer Register. The DR flag in the LSR register is set.

Double buffering of the received data permits continuous reception of data without losing received data. While the Receiver Shift Register is shifting a new character into the KS82C50A, the Receiver Buffer Register is holding a previously received character for the CPU to read. Failure to read the data in the RBR before complete reception of the next character result in the loss of the data in the Receiver Register. The OE flag in the LSR register indicates the overrun condition.

### Table 14 : RBR BIT DEFINITIONS

| Bit Number | Function      |  |  |
|------------|---------------|--|--|
| 0          | Data - RBR[0] |  |  |
| 1          | Data - RBR[1] |  |  |
| 2          | Data - RBR[2] |  |  |
| 3          | Data - RBR[3] |  |  |
| 4          | Data - RBR[4] |  |  |
| 5          | Data - RBR[5] |  |  |
| 6          | Data - RBR[6] |  |  |
| 7          | Data - RBR[7] |  |  |

## Transmitter Holding Register (THR)

The Transmitter Holding Register (THR) holds parallel data from the data bus (D0 - D7) until the Transmitter Shift Register is empty and ready to accept a new character for transmission. The transmitter and receiver word length and number stop bits are the same. If the character is less than eight bits, unused bits at the microprocessor data bus are ignored by the transmitter.



#### **Table 15 : THR BIT DEFINITIONS**

| Bit Number | Function      |  |  |
|------------|---------------|--|--|
| 0          | Data - THR[0] |  |  |
| 1          | Data - THR[1] |  |  |
| 2          | Data - THR[2] |  |  |
| 3          | Data - THR[3] |  |  |
| 4          | Data - THR[4] |  |  |
| 5          | Data - THR[5] |  |  |
| 6          | Data - THR[6] |  |  |
| 7          | Data - THR[7] |  |  |

### Scratchpad Register (SCR)

This 8-bit Read/Write register has no effect on the KS82C50A. It is intended as a scratchpad register to be used by the programmer to hold data temporarily.

#### Table 16 : SCR BIT DEFINITIONS

| Bit Number | Function      |
|------------|---------------|
| 0          | Data - SCR[0] |
| 1          | Data - SCR[1] |
| 2          | Data - SCR[2] |
| 3          | Data - SCR[3] |
| 4          | Data - SCR[4] |
| 5          | Data - SCR[5] |
| 6          | Data - SCR[6] |
| 7          | Data - SCR[7] |



#### INTERRUPT STRUCTURE

#### Interrupt Identification Register (IIR)

The KS82C50A has interrupt capability for interfacing to current microprocessors. In order to minimize software overhead during data character transfers, the KS82C50A prioritizes interrupts into four levels:

- Receiver Line Status (priority 1)
- Received Data Ready (priority 2)
- Transmitter Holding Register Empty (priority 3)
- Modem Status (priority 4)

Information indicating that a prioritized interrupt is pending and the type of interrupt is stored in the Interrupt Identification Register (IIR). When addressed during chip select time, the IIR indicates the highest priority interrupt pending. No other interrupts are acknowledged until the interrupt is serviced by the CPU. The contents of the IIR are indicated in Table 17 and are described below.

IIR[0]: IIR[0] can be used in either a hardwired prioritized or polled environment to indicate if an interrupt is pending. When IIR[0] is low, an interrupt is pending, and IIR contents may be used as a pointer to the appropriate interrupt service routine. When is high, no interrupt is pending.

IIR[1] and IIR[2]: IIR[1] and IIR[2] are used to identify the highest priority interrupt pending as indicated in Table 17.

IIR[3] - IIR[7]: These five bits of the IIR are logic zero.

#### Interrupt Enable Register (IER)

The Interrupt Enable Register (IER) is a Write register used to independently enable the four KS82C50A interrupts which activate the interrupt (INTRPT) output. All interrupts are disabled by resetting IER[0] – IER[3] of the Interrupt Enable Register. Interrupts are enabled by setting the appropriate bits of the IER high. Disabling the interrupt system inhibits the Interrupt Iduation Register and the active (high) INTRPT output. All other system functions operate in their normal manner, including the setting of the Interrupt Enable Register are indicated in Table 18 and are described below.

IER[0]: When programmed high (IER[0] = Logic 1), IER[0] enables Received Data Available interrupt.

IER[1]: When programmed high (IER[1] = Logic 1), IER[1] enables the Transmitter Holding Register Empty interrupt.

IER[2]: When programmed high (IER[2] = Logic 1), IER[2] enables the Receiver Line Status interrupt.

IER[3]: Wehn programmed high (IER[3] = Logic 1), IER[3] enables the Modern Status interrupt.

IER[4] - IER[7]: These four bits of the IER are logic zero.

| Interrupt Identification |       |       |                   | Interrupt Set and Reset Functions |                               |                                                         |  |
|--------------------------|-------|-------|-------------------|-----------------------------------|-------------------------------|---------------------------------------------------------|--|
| Bit 2                    | Bit 1 | Bit 0 | Priority<br>Level | Interrupt<br>Flag                 | Interrupt<br>Source           | Interrupt<br>Reset Control                              |  |
| X                        | X     | 1     |                   | None                              | None                          |                                                         |  |
| 1                        | 1     | 0     | First             | Receiver<br>Line Status           | OE, PE,<br>FE or Bl           | LSR Read                                                |  |
| 1                        | 0     | 0     | Second            | Received<br>Data<br>Available     | Receiver<br>Data<br>Available | RBR Read                                                |  |
| 0                        | 1     | 0     | Third             | THRE                              | THRE                          | IIR Read if THRE<br>is interrupt source<br>or THR Write |  |
| 0                        | 0     | 0     | Fourth            | Modem<br>Status                   | CTS, DSR,<br>RI, DCD          | MSR Read                                                |  |

#### **Table 17 : INTERRUPT IDENTIFICATION REGISTER**

Note: X - Don't Care



## Table 18 : REGISTER SUMMARY

| Register            | Register Bit Number                         |                                |                                                       |                                   |                                                   |                                                             |                                                                               |                                                                 |
|---------------------|---------------------------------------------|--------------------------------|-------------------------------------------------------|-----------------------------------|---------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------|
| Mnemonic            | Bit 7                                       | Bit 6                          | Bit 5                                                 | Bit 4                             | Bit 3                                             | Bit 2                                                       | Bit 1                                                                         | Bit 0                                                           |
| RBR<br>(Read Only)  | Data<br>Bit 7<br>(MSB)                      | Data<br>Bit 6                  | Data<br>Bit 5                                         | Data<br>Bit 4                     | Data<br>Bit 3                                     | Data<br>Bit 2                                               | Data<br>Bit 1                                                                 | Data<br>Bit 0<br>(LSB)1                                         |
| THR<br>(Write Only) | Data<br>Bit 7                               | Data<br>Bit 6                  | Data<br>Bit 5                                         | Data<br>Bit 4                     | Data<br>Bit 3                                     | Data<br>Bit 2                                               | Data<br>Bit 1                                                                 | Data<br>Bit 0                                                   |
| DLL                 | Bit 7                                       | Bit 6                          | Bit 5                                                 | Bit 4                             | Bit 3                                             | Bit 2                                                       | Bit 1                                                                         | Bit 0                                                           |
| DLM                 | Bit 15                                      | Bit 14                         | Bit 13                                                | Bit 12                            | Bit 11                                            | Bit 10                                                      | Bit 9                                                                         | Bit 8                                                           |
| IER                 | 0                                           | O                              | 0                                                     | 0                                 | EDSSI<br>(Enable<br>Modem<br>Status<br>Interrupt) | ELSI<br>(Enable<br>Receiver<br>Line<br>Status<br>Interrupt) | ETBEI<br>(Enable<br>Transmitter<br>Holding<br>Register<br>Empty<br>Interrupt) | ERBFI<br>(Enable<br>Received<br>Data<br>Available<br>Interrupt) |
| IIR<br>(Read Only)  | 0                                           | 0                              | 0                                                     | 0                                 | 0                                                 | Interrupt<br>ID<br>Bit 1                                    | Interrupt<br>ID<br>Bit 0                                                      | '0' - if<br>Interrupt<br>Pending                                |
| LCR                 | DLAB<br>(Divisor<br>Latch<br>Access<br>Bit) | Set<br>Break                   | Stick<br>Parity                                       | EPS<br>(Even<br>Parity<br>Select) | PEN<br>(Parity<br>Enable)                         | STB<br>(Number<br>of Stop<br>Bits)                          | WLSB1<br>(Word<br>Length<br>Select)<br>Bit 1                                  | WLSB0<br>(Word<br>Length<br>Select)<br>Bit 0                    |
| MCR                 | 0                                           | 0                              | 0                                                     | LOOP                              | OUT2                                              | OUT1                                                        | RTS<br>(Request<br>to Send)                                                   | DTR<br>(Data<br>Terminal<br>Ready)                              |
| LSR                 | 0                                           | TEMT<br>(Transmitter<br>Empty) | THRE<br>(Transmitter<br>Holding<br>Register<br>Empty) | BI<br>(Break<br>Interrupt)        | FE<br>(Framing<br>Error)                          | PE<br>(Parity<br>Error)                                     | OE<br>(Overrun<br>Error)                                                      | DR<br>(Data<br>Ready)                                           |
| MSR                 | DCD<br>(Data<br>Carrier<br>Detect)          | RI<br>(Ring<br>Indicator)      | DSR<br>(Data<br>Set<br>Ready)                         | CTS<br>(Clear<br>to Send)         | DDCD<br>(Delta<br>Data<br>Carrier<br>Detect)      | TERI<br>(Trailing<br>Edge<br>Ring<br>Indicator)             | DDSR<br>(Delta<br>Data<br>Set<br>Ready)                                       | DCTS<br>(Delta<br>Clear<br>to Send)                             |
| SCR                 | Bit 7                                       | Bit 6                          | Bit 5                                                 | Bit 4                             | Bit 3                                             | Bit 2                                                       | Bit 1                                                                         | Bit 0                                                           |

Note: 1. LSB, Data Bit 0 is the first bit transmitted or received







#### Transmitter

The serial transmitter section consists of a Transmitter Holding Register (THR). Transmitter Shift Register (TSR) and associated control logic. The Transmitter Holding Register Empty (THRE) and Transmitter Shift Register Empty (TEMT) are two bits in the Line Status Register which indicate the status of THR and TSR. To transmit a 5-8 bit word, the word is written through D0 - D7 to the THR. The microprocessor should perform a write operation only if THRE is high. The THRE is set high when the word is automatically transferred from the THR to the TSR during the transmission of the start bit.

When the transmitter is idle, both THRE and TEMT are high. The first word written causes THRE to be reset to zero. After completion of the transfer, THRE returns high. TEMT remains low for at least the duration of the transmission of the data word. If a second character is transmitted to the THR, the THRE is reset low. Since the data word cannot be transferred from the THR to the TSR until the TSR is empty, THRE remains low until the TSR has completed transmission of the word. When the last word has been transmitted out of the TSR, TEMT is set high. THRE is set high one THR to TSR transfer time later.

#### Receiver

Serial asynchronous data is input into the SIN pin. The idle state of the line providing the input into SIN is high. A start bit detect circuit continually searches for a  $H \rightarrow L$  transition

from the idle state. When a transition is detected, a counter is reset, and counts the 16x clock to  $71/_2$ , which is the center of the start bit. The start bit is valid if the SIN is still low at the mid bit sample of the start bit. The start bit is verified to prevent the receiver from assembling an incorrect data character due to a low going noise spike on the SIN input.

The Line Control Register determines the number of data bits in a character (LCR[0], LCR[1]), number of stop bits LCR[2], if parity is used LCR[3], and the polarity of parity LCR[4]. Status information for the receiver is provided in the Line Status Register. When a character is transferred from the Receiver Shift Register to the Receiver Buffer Register, the Data Received indication in LSR[0] is set high. The CPU reads the Receiver Buffer Register through D0 - D7. Thes read resets LSR[0]. If D0 - D7 are not read prior to a new character transfer from the RSR to RBR, the overrun error status indication is set in LSR[1]. The parity check tests for even or odd parity on the parity bit, which precedes the first stop bit. If there is a parity error, the parity error is set in LSR[2]. There is circuitry which tests whether the stop bit is high. If it is not, a framing error indication is generated in LSR[3].

The center of the start bit is defined as clock count  $7'_{2}$ . If data into the SIN is a symmetrical square wave, the data cell centers will occur within ±3.125% of the actual center, giving an error margin of 46.875%. The start bit can begin as much as one 16x clock cycle prior to being detected.

an an Albertaine



130

#### Baud Rate Generator (BRG)

The BRG generates the clocking for the UART function, at standard ANSI/CCITT bit rates. The oscillator driving the BRG may be provided with an external crystal to the XTAL1 and XTAL2 pins, or an external clock into XTAL1. In either case, a buffered clock output, BAUDOUT is provided for other system clocking. If two KS82C50As are used on the same board, one can use a crystal, with the buffered clock output routed directly to XTAL1 of the other KS82C50A.

The data rate is determined by the Divisor Latch registers DLL and <u>DLM and the external frequency or crystal input</u>, with the BAUDOUT providing an output 16x the data rate. The bit rate is selected by programming the two divisor latches, Divisor Latch Most Significant Byte and Divisor Latch Least Significant Byte. Setting DLL=1 and DLM=0 selects the divisor to divide by 1 (divide by 1 gives maximum baud rate for a given input frequency at XTAL1). The on-chip oscillator is optimized for a 10 MHz crystal.

The BRG can use any of three different popular crystals to provide standard baud rates. The frequency of these three common crystals on the market are 1.8432 MHz, 2.4576 MHz and 3.072 MHz. With these standard crystals, standard bit rates from 50 to 38.5 kbps are available. The following tables illustrate the divisors needed to obtain standard rates using these three crystal frequencies.

#### Table 20 : BAUD RATES WITH 2.4576 MHZ CRYSTAL

| Desired<br>Baud Rate | Divisor Used<br>to Generate<br>16 x Clock | Percentage Error<br>Difference Between<br>Desired and Actual |
|----------------------|-------------------------------------------|--------------------------------------------------------------|
| 50                   | 3072                                      | -                                                            |
| 75                   | 2048                                      | -                                                            |
| 110                  | 1396                                      | 0.026                                                        |
| 134.5                | 1142                                      | 0.0007                                                       |
| 150                  | 1024                                      | -                                                            |
| 300                  | 512                                       | -                                                            |
| 600                  | 256                                       | -                                                            |
| 1200                 | 128                                       | -                                                            |
| 1800                 | 85                                        | 0.392                                                        |
| 2000                 | 77                                        | 0.260                                                        |
| 2400                 | 64                                        | -                                                            |
| 3600                 | 43                                        | 0.775                                                        |
| 4800                 | 32                                        | -                                                            |
| 7200                 | 21                                        | 1.587                                                        |
| 9600                 | 16                                        | •                                                            |
| 19200                | 8                                         | -                                                            |
| 38400                | 4                                         | -                                                            |

| Desired<br>Baud Rate | Divisor Used<br>to Generate<br>16 x Clock | Percentage Error<br>Difference Between<br>Desired and Actual |
|----------------------|-------------------------------------------|--------------------------------------------------------------|
| 50                   | 2304                                      | -                                                            |
| 75                   | 1536                                      | -                                                            |
| 110                  | 1047                                      | 0.026                                                        |
| 134.5                | 857                                       | 0.058                                                        |
| 150                  | 768                                       | <b>_</b> •                                                   |
| 300                  | 384                                       | •                                                            |
| 600                  | 192                                       | -                                                            |
| 1200                 | 96                                        | -                                                            |
| 1800                 | 64                                        | -                                                            |
| 2000                 | 58                                        | 0.69                                                         |
| 2400                 | 48                                        | -                                                            |
| 3600                 | 32                                        | -                                                            |
| 4800                 | 24                                        | -                                                            |
| 7200                 | 16                                        | -                                                            |
| 9600                 | 12                                        | -                                                            |
| 19200                | 6                                         | -                                                            |
| 38400                | 3                                         | -                                                            |
| 56000                | 2                                         | 2.86                                                         |

#### Table 19 : BAUD RATES WITH 1.8432 MHZ CRYSTAL

### Table 21 : BAUD RATES WITH 3.072 MHZ CRYSTAL

| Desired<br>Baud Rate | Divisor Used<br>to Generate<br>16 x Clock | Percentage Error<br>Difference Between<br>Desired and Actual |
|----------------------|-------------------------------------------|--------------------------------------------------------------|
| 50                   | 3840                                      | -                                                            |
| 75                   | 2560                                      | -                                                            |
| 110                  | 1745                                      | 0.026                                                        |
| 134.5                | 1428                                      | 0.034                                                        |
| 150                  | 1280                                      | -                                                            |
| 300                  | 640                                       | -                                                            |
| 600                  | 320                                       | -                                                            |
| 1200                 | 160                                       | -                                                            |
| 1800                 | 107                                       | 0.312                                                        |
| 2000                 | 96                                        | · -                                                          |
| 2400                 | 80                                        | -                                                            |
| 3600                 | 53                                        | 0.628                                                        |
| 4800                 | 40                                        | -                                                            |
| 7200                 | 27                                        | 1.23                                                         |
| 9600                 | 20                                        | -                                                            |
| 19200                | 10                                        | -                                                            |
| 38400                | 5                                         | -                                                            |



### Reset

After powerup, the KS82C50A Master Reset schmitt trigger input (MR) should be held high for TMRW ns to reset the KS82C50A circuits to an idle mode unit! initialization. A high on MR causes the following:

- Initializes the transmitter and receiver internal clock counters.
- Clears the Line Status Register (LSR), except for Transmitter Shift Register Empty (TEMT) and Transmit Holding Register Empty (THRE), which are set. The Modem Control Register (MCR) and Line Control Register (LCR) are also cleared. All of the discrete lines,

memory elements and miscellaneous logic associated with these register bits are also cleared or turned off. The Divisor Latches, Receiver Buffer Register, Transmitter Buffer Register are not effected.

Following removal of the reset condition (MR low), the KS82C50A remains in the idle mode until programmed.

A hardware reset of the KS82C50A sets the THRE and TEMT status bit in the LSR. When interrupts are subsequently enabled, an interrupt occurs due to THRE.

A summary of the effect of a Master Reset on the KS82C50A is given in Table 22.

| Register/Signal                   | Reset Control          | Reset                                                       |
|-----------------------------------|------------------------|-------------------------------------------------------------|
| Interrupt Enable Register         | Master Reset           | All Bits Low (0-3 forced, 4-7 permanent)                    |
| Interrupt Identification Register | Master Reset           | Bit 0 is High, Bits 1 and 2 Low<br>Bits 3-7 Permanently Low |
| Line Control Register             | Master Reset           | All Bits Low                                                |
| MODEM Control Register            | Master Reset           | All Bits Low                                                |
| Line Status Register              | Master Reset           | Bits 5 and 6 High, all other Bits Low                       |
| MODEM Status Register             | Master Reset           | Bits 0-3 Low, Bits 4-7 Input Signal                         |
| SOUT                              | Master Reset           | High                                                        |
| Interrupt (RCVR Errors)           | Read LSR/MR            | Low                                                         |
| Interrupt (RCVR Data Ready)       | Read RBR/MR            | Low                                                         |
| Interrupt (THRE)                  | Read IIR, Write THR/MR | Low                                                         |
| Interrupt (Modem Status Changes)  | Read MSR/MR            | Low                                                         |
| OUT2                              | Master Reset           | High                                                        |
| RTS                               | Master Reset           | Hìgh                                                        |
| DTR                               | Master Reset           | High                                                        |
| OUT1                              | Master Reset           | High                                                        |

#### Table 22 : RESET OPERATIONS



#### PROGRAMMING

The KS82C50A is programmed by the control registers LCR, IER, DLL, DLM and MCR. These control words define the character length, number of stop bits, parity, baud rate and modem interface.

While the Control registers can be written in any order, the IER should be written to last because it controls the interrupt enables. Once the KS82C50A is programmed and operational, these registers can be updated any time the KS82C50A is not transmitting or receiving data.

The control signals required to access KS82C50A internal registers are shown below.

#### Software Reset

A software reset of the KS82C50A is a useful method for returning to a completely known state without a system reset. Such a reset consists of writing to the LCR, Divisor Latches and MCR registers. The LSR and RBR registers should be read prior to enabling interrupts in order to clear out any residual data or status bits which may be invalid for subsequent operation.

#### Crystal Operation

The KS82C50A crystal oscillator circuitry is designed to operate with a fundamental mode, parallel resonant crystal. Table 23 shows the required crystal parameters and crystal circuit configuration, respectively.

When using an external clock source, the XTAL1 input is driven and the XTAL2 output is left open. Power consumption when using an external clock is typically 50% of that required when using a crystal. This is due to the sinusoidal nature of the drive circuitry when using a crystal.

The maximum frequency of the KS82C50A is 10 MHz with an external clock or a crystal attached to XTAL1 and XTAL2. Using the external clock or crystal, and a divide by one divisor, the maximum BAUDOUT is 10 MHz and the maximum data rate is 625 kbps.

#### Table 23 : TYPICAL CRYSTAL OSCILLATOR CIRCUIT

| Parameter                  |                                                                |
|----------------------------|----------------------------------------------------------------|
| Frequency                  | 1.0 to 10 MHz                                                  |
| Type of Operation          | Parallel resonant,<br>Fundamental mode                         |
| Load Capacitance ( $C_L$ ) | 20 or 32 pF (typical)                                          |
| R <sub>series</sub> (Max)  | 100 (f = 10 MHz, C _ = 32 pF)<br>200 (f = 10 MHz, C _ = 20 pF) |



#### Figure 7 : CRYSTAL OSCILLATOR CIRCUIT



## PACKAGE DIMENSIONS



Figure 8 : PLASTIC PACKAGING



Figure 9 : PLCC PACKAGING



## **ORDERING INFORMATION and PRODUCT CODE**



Samsung Semiconductor products are designated by a Product Code. When ordering, refer to products by their full code. For unusual, and/or specific packaging or processing requirements not covered by the standard product line, please contact the Samsung Semiconductor Microprocessor Peripherals Product Group.



# KS82C52

## SERIAL CONTROLLER INTERFACE (SCC) Preliminary

#### FEATURES

- Pin and functional compatibility with the industry standard 8252
- TTL Input/output compatibility
- Low power CMOS implementation
- High speed DC to 16 MHz operation
- Single chip UART/BRG
- Crystal or external clock input
- On chip baud rate generator featuring 72 selectable baud rates
- Interrupt mode with mask capability
- Microprocessor bus oriented interface
- Line break generation and detection
- Loopback and echo modes
- Fully static operation

## DESCRIPTION

The KS82C52 is a high performance, single chip programmable Universal Asynchronous Receiver/Transmitter (UART) and Baud Rate Generator (BRG). The Baud Rate Generator can be programmed for one of 72 different baud rates using a single industry standard crystal or external frequency source. A programmable buffered clock output is available and can be programmed to provide either a buffered oscillator or 16X baud rate clock for general purpose system usage.

The KS82C52 features full TTL/CMOS compatibility, allowing it to be designed into mixed TTL/NMOS/CMOS system environments. Its high speed and high performance make it ideally suited for aerospace and defense applications, while a very low power consumption suits it to portable systems and systems with low power standby modes.



Figure 1 : KS82C52 BLOCK DIAGRAM





#### Figure 2 a: PLCC CONFIGURATION

Figure 2 b: 28-PIN DIP CONFIGURATION



### Table 1 : PIN DESCRIPTIONS

| Symbol                          | Pin(s)<br>28-Pin DIP | Туре | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------------------------|----------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A <sub>0</sub> , A <sub>1</sub> | 11, 12               | I    | Address Inputs: The address lines select the various internal registers during CPU bus operations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| со                              | 21                   | 0    | <b>Clock Out:</b> This output is user programmable to provide either a buffered IX output or a buffered Baud Rate Generator (16x) clock output. The buffered IX (Crystal or external clock source) output is provided when the Baud Rate Select Register (BRSR) bit 7 is set to a zero. Writing a logic one to BRSR bit 7 causes the CO output to provide a buffered version of the internal Baud Rate Generator clock which operates at sixteen times the programmed baud rate.                                                                                                              |
| CSO                             | 28                   | 1    | Chip Select: The chip select input acts as an enable signals for the RD and WR input signals.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| CTS                             | 17                   | I    | <b>Clear to Send:</b> The logical state of the $\overline{\text{CTS}}$ line is reflected in the $\overline{\text{CTS}}$ bit of the Modem Status Register. Any change of state in $\overline{\text{CTS}}$ causes INTR to be set true when INTEN and MIEN are true. A false level on $\overline{\text{CTS}}$ will inhibit transmission of data on the SDO output and will hold SDO in the Mark (high) state. If $\overline{\text{CTS}}$ goes false during transmission, the current character being transmitted will be completed. $\overline{\text{CTS}}$ does not affect Loop Mode operation. |
| D <sub>0</sub> - D <sub>7</sub> | 3 - 10               | 1/0  | <b>Data Bits 0 - 7:</b> The Data Bus provides eight, 3-state input/output lines for the transfer of data, control and status information between the KS82C52 and the CPU. For character formats of less than 8 bits, the corresponding $D_7$ , $D_6$ and $D_5$ are considered <i>don't cares</i> for data <i>write</i> operations and are 0 for data <i>read</i> operations. These lines are normally in a high impedance state except during read operations. $D_0$ is the Least Significant Bit (LSB) and is the first serial data bit to be received or transmitted.                       |
| DR                              | 26                   | 0    | Data Ready: A true level indicates that a character has been received, transferred to the<br>RBR and is ready for transfer to the CPU. DR is reset on a data READ of the Receiver<br>Buffer Register (RBR) or when RST is true.                                                                                                                                                                                                                                                                                                                                                               |
| DSR                             | 18                   | I    | Data Set Ready: The logical state of the DSR line is reflected in the Modem Status Register. Any change of state of DSR will cause INTR to be set if INTEN and MIEN are true. The state of this signal does not affect any other circuitry within the KS82C52.                                                                                                                                                                                                                                                                                                                                |
| DTR                             | 19                   | 0    | <b>Data Terminal Ready:</b> The DTR signal can be set <i>low</i> by writing a logic 1 to the appropriate bit in the Modern Control Register (MCR). This signal is cleared <i>high</i> by writing a logic 0 to the DTR bit in the MCR or whenever a RST (high) is applied to the KS82C52.                                                                                                                                                                                                                                                                                                      |
| INTR                            | 24                   | 0    | Interrupt Request: The INTR output is enabled by the INTEN bit in the Modem Control Register (MCR). The MIEN bit selectively enables modem status changes to provide an input to the INTR logic. Figure 15 shows the overall relationship of these interrupt control signals.                                                                                                                                                                                                                                                                                                                 |
| IX, OX                          | 13, 14               | 1/0  | Crystal/Clock: Crystal connections for the internal Baud Rate Generator. IX can also be used as an external clock input in which case OX should be left open.                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| RD                              | 1                    | 1    | <b>Read:</b> The $\overline{RD}$ input causes the KS82C52 to output data to the data bus (D <sub>0</sub> - D <sub>7</sub> ). The data output depends upon the state of the address inputs (A <sub>0</sub> , A <sub>1</sub> ). $\overline{CSO}$ enables the RD input.                                                                                                                                                                                                                                                                                                                          |
| RST                             | 23                   | 1    | <b>Reset:</b> The RST input forces the KS82C52 into an <i>Idle</i> mode in which a serial data activities are suspended. The Modern Control Register (MCR) along with its associated outputs are cleared. The UART Status Register (USR) is cleared except for the TBRE and TC bits, which are set. The KS82C52 remains in an <i>Idle</i> state until programmed to resume serial data activities. The RST input is a Schmitt trigger input.                                                                                                                                                  |
| RTS                             | 20                   | 0    | Request to Send: The RTS signal can be set <i>low</i> by writing a logic 1 to the appropriate<br>bit in the MCR. This signal is cleared <i>high</i> by writing a logic 0 to the RTS bit in the MCR or<br>whenever a reset RST (high) is applied to the KS82C52.                                                                                                                                                                                                                                                                                                                               |



138

#### Table 1 : PIN DESCRIPTIONS •••••

| Symbol          | Pin(s)<br>28-Pin DIP | Туре | Name and Function                                                                                                                                                                                                                                                                                                                            |
|-----------------|----------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDI             | 25                   | I    | Serial Data Input: Serial data input to the KS82C52 receiver circuits. A Mark (1) is high, and a Space (0) is <i>low</i> . Data inputs on SDI are disabled when operating in the loop mode or when RST is true.                                                                                                                              |
| SDO             | 15                   | 0    | Serial Data Output: Serial data output from the KS82C52 transmitter circuitry. A Mark (1) is a logic one ( <i>high</i> ) and Space (0) is a logic zero ( <i>low</i> ). SDO is held in the Mark condition when the transmitter is disabled, when CTS is false, RST is true, when the Transmitter Register is empty, or when in the Loop Mode. |
| TBRE            | 22                   | 0    | Transmitter Buffer Register Empty: The TBRE output is set <i>high</i> whenever the Transmitter Buffer Register (TBR) has transferred its data to the Transmitter Register. Application of a reset (RST) to the KS82C52 will also set the TBRE output. TBRE is cleared <i>low</i> whenever data is written to the TBR.                        |
| V <sub>cc</sub> | 27                   |      | Power: 5V ± 10% DC Supply                                                                                                                                                                                                                                                                                                                    |

#### **FUNCTIONAL DESCRIPTION**

The KS82C52 UART contains a programmable baud rate generator that provides clocking for the transmitter and receiver circuits. The clock output, CO, is a buffered version of either the clock input (IX) to the device or a clock rate that is 16 x the actual baud rate generated.

The transmitter is used for sending serial data out through the SDO pin. The Transmitter Buffer Register accepts 5- to 8-bit wide parallel data from the data bus and transfers it to the Transmitter Register which then shifts the data out serially through the SDO pin. This form of double buffering technique allows continuous data flow transmission.

The receiver accepts serial data via the SDI pin and converts it to parallel form for the system CPU to read. Data is received serially into the Receiver Shift Register from the SDI pin, then sent to the Receiver Buffer Register for access by the CPU. The receiver also detects parity errors, overrun errors, frame errors and break characters.

The Modem Control and Status block provides the means for communicating with the modem or data set. The Modem Control Register is used to select one of four modes of communication: normal mode, loop mode, echo mode and transmit break. The Modem Contro: Register defines which interrupts will be enabled and will also set the modem control output lines, RTS and DTR. The Modem Status Register keeps track of any changes in the modem control inputs lines, CTS and DSR, as well as allowing the CPU to read their inputs.

The format of the data character being transmitted (eg: number of data bits, parity control and the number of stop bits) is controlled by the UART Control Register. Changes in the status of the device at any given time is reflected in the UART Status Register.

#### **Operating Modes**

*Normal Mode:* Configures the KS82C52 for normal full or half-duplex communications. Data will not be looped back in any form between the serial data input pin and the serial data output pin (see Figure 3a).

*Transmit Break*: This mode of operation causes the transmitter to transmit break characters only. A break character is composed of all logical zeros for the start, data, parity and stop bits.

*Echo Mode:* When selected, echo mode causes the KS82C52 to re-transmit data received on the SDI pin out to the SDO pin. In this mode of operation, any data written to the Transmitter Buffer Register will not be sent out on the SDO pin (Figure 3b).

Loop Test Mode: This mode internally re-directs data that would normally be transmitted back to the receiver circuitry. The transmitted data will not appear at the SDO pin. Aiso, data that is received on the SDI pin will be ignored by the device. This mode of operation is useful for performing self test(s) on the device (Figure 3c).



#### Figure 3 : OPERATING MODES



### Table 2: RECOMMENDED OPERATING CONDITIONS

| Operating Voltage Range     |            | +4 V to +7 V   |
|-----------------------------|------------|----------------|
| Operating Temperature Range | Commercial | 0 °C to +70 °C |

## Table 3 : ABSOLUTE MAXIMUM RATINGS

| Power Supply Voltage (V <sub>cc</sub> )        | +8.0 V                                             |
|------------------------------------------------|----------------------------------------------------|
| Input (V <sub>w</sub> ) or I/O Voltage Applied | V <sub>as</sub> - 0.5 V to V <sub>oo</sub> + 0.5 V |
| Output (V <sub>or</sub> ) Voltage Applied      | V <sub>ss</sub> - 0.5 V to V <sub>co</sub> + 0.5 V |
| Maximum Power Dissipation                      | 1 Watt                                             |
| Storage Temperature                            | -65 °C to +150 °C                                  |

Stresses beyond those listed above may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

| Symbol               | Parameter                             | Test Conditions                                                                                     | Limits                        |                       | Units        |
|----------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------|-----------------------|--------------|
| -                    |                                       |                                                                                                     | Min                           | Max                   |              |
| l <sub>oo</sub>      | Operating Power<br>Supply Current     | External Clock F = 2.45576 MHz<br>$V_{so}$ = 5.5 V, $V_{su}$ = $V_{so}$ or $V_{so}$<br>Outputs Open |                               | 3                     | mA           |
| i,                   | Input Leakage Current                 | $V_{_{\rm HV}} = V_{_{\rm DO}}$ or $V_{_{\rm BO}}$ on input pins                                    | - 1.0                         | +1.0                  | μA           |
| l <sub>a</sub>       | VO Leakage Current                    | V <sub>ouri</sub> = V <sub>oo</sub> or V <sub>ee</sub> on 3-state pins                              | -10.0                         | +10.0                 | μΑ           |
| V <sub>H</sub>       | Input HIGH Voltage                    |                                                                                                     | 2.0                           |                       | v            |
| V <sub>H</sub> (CLK) | Input HIGH Voltage Clock              | External Clock                                                                                      | V <sub>00</sub> - 0.5         |                       | V            |
| V                    | Input LOW Voltage                     |                                                                                                     |                               | 0.8                   | v            |
| V <sub>L</sub> (CLK) | Input LOW Voltage Clock               | External Clock                                                                                      |                               | V <sub>ss</sub> + 0.5 | . <b>V</b> , |
| V <sub>ort</sub>     | Output HIGH Voltage                   | l <sub>on</sub> = -2.5 mA<br>l <sub>on</sub> = -100 μA                                              | 3.0<br>V <sub>100</sub> - 0.4 |                       | V            |
| Va                   | Output LOW Voltage                    | l <sub>a</sub> = +2.5 mA                                                                            | 1                             | 0.4                   | V            |
| V <sub>TH</sub>      | Schmitt Trigger<br>Input HIGH Voltage | Reset Input                                                                                         | V <sub>00</sub> - 0.5         |                       | V            |
| V <sub>n</sub>       | Schmitt Trigger<br>Input LOW Voltage  | Reset Input                                                                                         | · .                           | V <sub>ss</sub> + 0.5 | V            |

## Table 4 : DC CHARACTERISTICS (T<sub>A</sub> = 0 to 70 °C, $V_{cc}$ = 5V ± 10%, $V_{as}$ = 0V)

 $I_{pp}$  is typically  $\leq 1 \text{ ma/MHz}$ 



.**140** 

## Table 5 : AC CHARACTERISTICS (T\_ = 0 to 70 °C, V\_{\tiny DD} = 5V \pm 10\%, V\_{\tiny ss} = 0V)

| Symbol                         | Parameter                                      | Test Conditions                                            | Limits ( | Units |     |
|--------------------------------|------------------------------------------------|------------------------------------------------------------|----------|-------|-----|
|                                |                                                |                                                            | Min      | Max   |     |
| FC                             | Clock Frequency                                | t <sub>onal</sub> + t <sub>alon</sub> must be<br>≥ 62.5 ns | 0        | 16    | MHz |
| t <sub>chicl</sub>             | Clock High Time                                |                                                            | 25       |       | ns  |
| t <sub>alch</sub>              | Clock Low Time                                 |                                                            | 25       |       | ns  |
| t <sub>critor</sub>            | Control Disable to Control<br>Enable           |                                                            | 100      |       | ns  |
| t <sub>cthsx</sub>             | Select Hold From Control<br>Trailing Edge      |                                                            | 50       |       | ns  |
| t <sub>cticth</sub>            | Control Pulse Width                            | Cantrol Consists of RD<br>or WR                            | 150      |       | ns  |
| tovwei                         | Data Setup Time                                |                                                            | 50       |       | ns  |
| t <sub>rco</sub>               | Clock Output<br>Fall Time                      | C <sub>L</sub> = 50 pf                                     |          | 15    | ns  |
| t <sub>eco</sub>               | Clock Output<br>Rise Time                      | C <sub>L</sub> = 50 pf                                     |          | 15    | ns  |
| t <sub>enoz</sub>              | Read Disable                                   | 2                                                          | 0        | 60    | ns  |
| t <sub>rupy</sub>              | Read Low to Data Valid                         | 1                                                          |          | 120   | ns  |
| T <sub>r</sub> /T <sub>r</sub> | IX Input<br>Rise/Fall Time (External<br>Clock) | $tx \le \frac{1}{6}FC$ or 50 ns, whichever is smaller      |          | tx    | ns  |
| t <sub>svcn</sub>              | Select Setup to Control Leading<br>Edge        |                                                            | 30       |       | ns  |
| twnox                          | Data Hold Time                                 |                                                            | 20       |       | ns  |

## Table 6 : CAPACITANCE (T<sub>A</sub> = 0 to 70 °C, V<sub>DD</sub> = 5V $\pm$ 10%, V<sub>ss</sub> = 0V)

| Symbol           | Parameter          | Test Conditions            | Limits |     | Units |
|------------------|--------------------|----------------------------|--------|-----|-------|
|                  |                    |                            | Min    | Мах | 1     |
| C                | Input Capacitance  | Freq = 1 MHz               |        | 10  | pF    |
| C <sub>ico</sub> | I/O Capacitance    | Unmeasured pins are        |        | 20  | pF    |
| C <sub>out</sub> | Output Capacitance | returned to $V_{ss}$ (GND) |        | 15  | pF    |



#### Figure 4 : BUS OPERATION TIMING DIAGRAM





| INPUT                    | PROPAGATION DELAY                                                                   | OUTPUT                       |
|--------------------------|-------------------------------------------------------------------------------------|------------------------------|
| V <sub>IH+</sub> 0.4 V   | 1.5 V ×                                                                             | € 1.5 V                      |
| V <sub>IL-0.4</sub> V —— |                                                                                     | V <sub>OL</sub>              |
|                          | ENABLE/DISABLE DELAY                                                                |                              |
| OUTF                     | 90%                                                                                 | ·                            |
| A.C. Testing:            | All input signals must switch between $V_{\mu}$<br>0.4 V TR and TF must be < 15 ns. | 0.4 V and V <sub>111</sub> + |



V,

1.7 V

 $V_{DD}$ 

R,

520

5 K

R<sub>2</sub>

∞

5 K

C

100 pF

50 pF

Figure 6 : AC TESTING I/O WAVEFORM



**TEST CONDITION** 

1 Propagation Delay

2 Disable Delay

#### **PROGRAMMING INSTRUCTIONS**

#### Reset

During and after power-up, the KS82C52 Reset input (RST) should be held high for at least two IX clock cycles in order to initialize and drive the KS82C52 circuits to an idle mode until proper programming can be done. A high on RST causes the following events to occur:

- Resets the internal Baud Rate Generator (BRG) circuits, clock counters and bit counters. The Baud Rate Select Register (BRSR) is not affected.
- Clears the UART Status Register (USR) except for Transmission Complete (TC) and Transmit Buffer Register Empty (TBRE) which are set. The Modem Control Register (MCR) is also cleared. All of the discrete lines, memory elements and miscellaneous logic associated with these register bits are also cleared or turned off. Note that the UART Control Register (UCR) is not affected.

Following removal of the reset condition (RST = low), the KS82C52 remains in the idle mode until programmed to its desired system configuration.

#### **Control Words**

The complete functional definition of the KS82C52 is programmed by the systems software. A set of control words (UCR, BRSR and MCR) must be sent out by the CPU to initialize the KS82C52 to support the desired communication format. These control words will program the character length, number of stop bits, even/odd/no parity, baud rate etc. Once programmed, the KS82C52 is ready to perform its communication functions.

The control registers can be written to in any order. However, the MCR should be written to last because it controls the interrupt enables, modem control outputs and the receiver enable bit. Once the KS82C52 is programmed and operational, these registers can be updated any time the KS82C52 is not immediately transmitting or receiving data.

#### Table 7 : CONTROL SIGNALS

| CSO | <b>A</b> , | A <sub>0</sub> | WR | RD | Operation                                   |
|-----|------------|----------------|----|----|---------------------------------------------|
| 0   | 0          | 0              | 0  | 1  | Data Bus ⇒Transmitter Buffer Register (TBR) |
| 0   | 0          | 0              | 1  | 0  | Receiver Buffer Register (RBR) ⇒Data Bus    |
| 0   | 0          | 1              | 0  | 1  | Data Bus ⇒UART Control Register (UCR)       |
| 0   | 0          | 1              | 1  | 0  | UART Status Register ⇒Data Bus              |
| 0   | 1          | 0              | 0  | 1  | Data Bus ⇒ Modem Control Register (MCR)     |
| 0   | 1          | 0              | 1  | 0  | Modem Control Register (MCR)⇒Data Bus       |
| 0   | 1          | 1              | 0  | 1  | Data Bus ⇒Bit Rate Select Register (BRSR)   |
| 0   | 1          | 1              | 1  | 0  | Modem Status Register (MSR) ⇒Data Bus       |

Table 7 shows the control signals required to access the KS82C52 internal registers.

## **UART Control Register (UCR)**

The UCR is a write only register which configures the UART transmitter and receiver circuits. Data bits  $D_7$  and  $D_6$  are not used but should always be set to a logic zero (0) in order to ensure software compatibility with future product upgrades. During the Echo Mode, the transmitter always repeats the received word and parity, even when the UCR is programmed with different or no parity.

Figure 7 : UCR





#### **Baud Rate Select Register (BRSR)**

The KS82C52 is designed to operate with a single crystal or external clock driving the IX input pin. The Baud Rate Select Register is used to select the divide ratio (one of 72) for the internal Baud Rate Generator circuitry. The internal circuitry is separated into two separate counters, a Prescaler and a Divisor Select. The Prescaler can be set to any one of four division rates: +1, +3, +4 or +5.

The prescaler design has been optimized to provide standard baud rates using any one of three popular crystals. Using one of these system clock frequencies: 1.8432 MHz, 2.4576 MHz or 3.072 MHz and Prescaler divide ratios of + 3, + 4, or + 5 respectively, the Prescaler output will provide a constant 614.4 KHz. When this frequency is further divided by the Divisor Select counter, any of the standard baud rates from 50 Baud to 38.4 KBaud can be selected (Table 8). Non-standard baud rates up to 1 Mbaud can be selected using different input frequencies (crystal or external frequency input up to 16 MHz) and/or

different Prescaler and Divisor Select ratios.

Regardless of the baud rate, the baud rate generator provides a clock which is 16 times the desired baud rate. For example, in order to operate at a 1 Mbaud data rate, a 16 MHz crystal, a Prescale rate of + 1, and a Divisor Select rate of *external is* used. This provides a 16 MHz clock as the output of the Baud Rate Generator to the Transmitter

and Receiver circuits.

The CO select bit in the BRSR determines if the buffered version of the external frequency input (IX input) or the Baud Rate Generator output (16x baud rate clock) is output on the CO output. The Baud Rate Generator output is always a 50% nominal duty cycle except when *external* is selected and the Prescaler is set to +3 or +5.



Figure 8 : BRSR



#### Table 8 : BAUD RATE DIVISORS

| Baud Rate | Divisor  |
|-----------|----------|
| 38.4 K    | external |
| 19.2 K    | 2        |
| 9600      | 4        |
| 7200      | 16/3     |
| 4800      | 8        |
| 3600      | 32/3     |
| 2400      | 16       |
| 2000      | 58/3     |
| 1800      | 22       |
| 1200      | 32       |
| 600       | 64       |
| 300       | 128      |
| 200       | 192      |
| 150       | 256      |
| 134.5     | 288      |
| 110       | 352      |
| 75        | 512      |
| 50        | 768      |

Note: These baud rates are based upon the following input frequency/Prescale divisor combinations:

1.8432 MHz and Prescale = + 3

2.4576 MHz and Prescale = + 4

3.072 MHz and Prescale = + 5

\*All baud rates are exact except for those in Table 9.

#### Table 9 : BAUD RATE % ERROR

| Baud Rate | Actual | Percent Error |
|-----------|--------|---------------|
| 2000      | 1986.2 | 0.69%         |
| 134.5     | 133.33 | 0.87%         |
| 110       | 109.71 | 0.26%         |

#### Modem Control Register

The MCR is a general purpose <u>control</u> register which can be written to and read from. The RTS and DTR outputs are directly controlled by their associated bits in this register. Note that a logic one asserts a true logic level (low) at these output pins. The Interrupt Enable (INTEN) bit is the overall control for the INTR output pin. When INTEN is false, INTR is held false (low).

The Operating Mode bits configure the KS82C52 into one of four possible modes. "Normal" configures the KS82C52 for normal full or half duplex communications. "Transmit Break" enables the transmitter to only transmit break characters (Start, Data and Stop bits are all logic zero). The Echo Mode causes any data that is received on the SDI input pin to be re-transmitted on the SDO output pin. Note that this output is a buffered version of the data seen on the SDI input and is not a resychronized output. Also note that normal UART transmission via the Transmitter Register is disabled when operating in the Echo mode (Figure 10). The Loop Test Mode internally routes transmitted data to the receiver circuitry for the purpose of self test. The transmit data is disabled from the SDO output pin. The Receiver Enable (REN) bit gates off the input to the receiver circuitry when in the false state.

Modem Interrupt Enable will permit any change in modem status line inputs (CTS, DSR) to cause an interrupt when this bit is enabled. Bit  $D_7$  must always be written to with a logic zero to ensure correct KS82C52 operation.



See Modem Status Register description for a description of register flag images with respect to output pins.







## UART Status Register (USR)

The USR provides a single register that the controlling system can examine to determine if errors have occurred or if other status changes in the KS82C52 require attention. For this reason, the USR is usually the first register read by the CPU to determine the cause of an interrupt or to poll the status of the KS82C52.

Three error flags OE, FE and PE report the status of any error conditions detected in the receiver circuitry. These error flags are updated with every character received during reception of the stop bits. The Overrun Error (OE) indicates that a character in the Receiver Register has been received and cannot be transferred to the Receiver Buffer Register (RBR) because the RBR was not read by the CPU. Framing Error (FE) indicates that the last character received contained improper stop bits. This could be caused by the absence of the required stop bit(s) or by a stop bit(s) that was too short to be properly detected. Parity Error (PE) indicates that the last character received contained a parity error based on the programmed parity of the receiver and the calculated parity of the received character data and parity bits.

The Received Break (RBRK) status bit indicates that the last character received was a break character. A break character would be considered to be an invalid data character in that the entire character including parity and stop bits are a logic zero.

The Modem Status bit is set whenever a transition is detected on any of the modem input lines (CTS or DSR). A subsequent read of the Modem Status Register will show the state of these two signals. Assertion of this bit will cause an interrupt (INTR) to be generated if the MIEN and INTEN bits in the MCR register are enabled.

The Transmission Complete (TC) bit indicates that both the TBR and Transmitter Registers are empty and the KS82C52 has completed transmission of the last character it was commanded to transmit. The assertion of this bit will cause an interrupt (INTR) if the INTEN bit in the MCR register is true.

The Transmitter Buffer Register Empty (TBRE) bit indicates that the TBR register is empty and ready to receive another character.

The Data Ready (DR) bit indicates that the RBR has been loaded with a received character (including Break) and that the CPU may access this data.

Assertion of the TBRE or DR bits do not affect the INTR logic and associated INTR output pin since the KS82C52 has been designed to provide separate requests via the DR and TBRE output pins. If a single interrupt for any status change in the KS82C52 is desired this can be accomplished by "ORing" DR, TBRE and INTR together.


Reading the USR clears all of the status bits in the USR register but does not affect associated output pins.

### Modem Status Register (MSR)



Figure 11 : USR

The MSR allows the CPU to read the modem signal inputs by accessing the data bus interface of the KS82C52. Like all of the register images of external pins in the KS82C52, true logic levels are represented by a high (1) signal level. By following this consistent definition, the system software need not be concerned with whether external signals are high or low true. In particular, the modem signal inputs are low true, thus a 0 (true assertion) at a modem input pin is represented by a 1 (true) in the MSR.

Any change of state in any modem input signals will set the Modem Status (MS) bit in the USR register. When this happens, an interrupt (INTR) will be generated if the MIEN

and INTEN bits of the MCR are enabled.

The Data Set Ready (DSR) input is a status indicator from the modem to the KS82C52 which indicates that the modem is ready to provide received data to the KS82C52 receiver circuitry.

Clear to Send (CTS) is both a status and control signal from the modern that tells the KS82C52 that the modern is ready to receive transmit data from the KS82C52 transmitter output (SDO). A high (false) level on this input will inhibit the KS82C52 from beginning transmission and if asserted in the middle of a transmission will only permit the KS82C52 to finish transmission of the current character.

**Receiver Buffer Register (RBR)** 





Figure 12 : MSR

The receiver circuitry in the KS82C52 is programmable for 5, 6, 7 or 8 data bits per character. For words of less than 8 bits, the data is right justified to the Least Significant Bit (LSB =  $D_0$ ). Bit  $D_0$  of a data word is always the first data bit received. The unused bits in a less than 8 bit word, at the parallel interface, are set to a logic zero (0) by the KS82C52.

Received data at the SDI input pin is shifted into the Receiver Register by an internal 1 x clock which has been synchronized to the incoming data based on the position of the start bit. When a complete character has been shifted into the Receiver Register, the assembled data bits are parallel loaded into the Receiver Buffer Register. Both the DR output pin and DR flag in the USR register are set. This double buffering of the received data permits continuous reception of data without losing any of the received data.

While the Receiver Register is shifting a new character into the KS82C52, the Receiver Buffer Register is holding a previously received character for the system CPU to read. Failure to read the data in the RBR before complete reception of the next character can result in the loss of the data in the Receiver Register. The OE flag in the USR register indicates the overrun condition.



Note: The LSB, Bit 0 is the first serial data bit received.

Figure 13 : RBR

### Transmitter Buffer Register (TBR)

The Transmitter Buffer Register (TBR) accepts parallel data from the data bus  $(D_0 - D_7)$  and holds it until the Transmitter Register is empty and ready to accept a new character for transmission. The transmitter always has the same word length and number of stop bits as the receiver. For words of less than 8 bits the unused bits at the microprocessor data bus are ignored by the transmitter.

Bit 0, which corresponds to  $D_0$  at the data bus, is always the first serial data bit transmitted. Provision is made for the transmitter parity to be the same or different from the receiver. The TBRE output pin and flag (USR register) reflect the status of the TBR. The TC flag (USR register) indicates when both the TBR and TR are empty.



Note: The LSB, Bit 0 is the first serial data bit transmitted.



### INTERRUPT STRUCTURE

The KS82C52 has provisions for software masking of interrupts generated for the INTR output pin. Two control bits in the MCR register, MIEN and INTEN, control modem status interrupts and overall KS82C52 interrupts respectively. Figure 15 illustrates the logical control function provided by these signals.

The modem status inputs (DSR and CTS) will trigger the edge detection circuitry with any change of status. Reading the MSR register will clear the detect circuit but has no effect on the status bits themselves. These status bits always reflect the state of the input pins regardless of the mask control signals. Note that the state (high or low) of the status bits are inverted versions of the actual input pins.

The edge detection circuits for the USR register signals will trigger only for a positive edge (true assertion) of these status bits. Reading the USR register not only clears the edge detect circuit but also clears (sets to 0) all of the status bits. The output pins associated with these status bits are

not affected by reading the USR register.

A hardware reset of the KS82C52 sets the TC status bit in the USR. When interrupts are subsequently enabled an interrupt can occur due to the fact that the positive edge detection circuitry in the interrupt logic has detected the setting of the TC bit. If this interrupt is not desired the USR should be read prior to enabling interrupts. This action resets the positive edge detection circuitry in the interrupt control logic (Figure 15).

Note: For USR and MSR, the setting of status bits is inhibited during status register READ operations. If a status condition is generated during a READ operation, the status bit is not set until the trailing

edge of the RD pulse.

If the bit was already set at the time of the READ operation, and the same status condition occurs, that status bit will be cleared at the trailing edge of the RD pulse instead of being set again.



Figure 15 : INTERRUPT STRUCTURE



### SOFTWARE RESET

A software reset of the KS82C52 is a useful method for returning to a completely known state without exercising a complete system reset. Such a reset would consist of writing to the UCR, BRSR and MCR registers. The USR and RBR registers should be read prior to enabling interrupts in order to clear out any residual data or status bits which may be invalid for subsequent operation.

### **CRYSTAL OPERATION**

The KS82C52 crystal oscillator circuitry is designed to operate with a fundamental mode, parallel resonant crystal. To summarize, Table 10 and Figure 16 show the required crystal parameters and crystal circuit configuration respectively.

When using an external clock source, the IX input is driven and the OX output is left open. Power consumption when using an external clock is typically 50% of that required when using a crystal. This is due to the sinusoidal nature of the drive circuitry when using a crystal.

### Table 10 : CRYSTAL SPECIFICATIONS

| Parameter                  | Typical Crystal Specs                                                                    |
|----------------------------|------------------------------------------------------------------------------------------|
| Frequency                  | 1.0 to 16 MHz                                                                            |
| Type of Operation          | Parallel resonant, Fundamental mode                                                      |
| Load Capacitance (CL)      | 20 or 32 pF (typ.)                                                                       |
| R <sub>series</sub> (Max.) | 100 Ω (f = 16 MHz, $C_L = 32 \text{ pF}$ )<br>200 Ω (f = 16 MHz, $C_L = 20 \text{ pF}$ ) |



C1 = C2 = 20 pf for  $C_L$  = 20 pf C1 = C2 = 47 pf for  $C_L$  = 32 pf





### APPLICATIONS

The following example (Figure 17) shows the interface for an KS82C52 in an 80C86 system.

Use of the Samsung Interrupt Controller (KS82C59A) is optional and necessary only if an interrupt driven system is desired.

By using the Samsung KS82C84A clock generator, the system can be built with a single crystal providing both the processor clock and the clock for the 82C52. The 82C52 has special divider circuitry which is designed to supply in-

dustry standard baud rates with a 2.4576 MHz input frequency. Using a 15 MHz crystal as shown, results in less than a 2% frequency error which is adequate for many applications. For more precise baud rate requirements, a 14.7456 MHz crystal will drive the 80C86 at 4.9 MHz and provide the 82C52 with the standard baud rate input frequency of 2.4576 MHz. If baud rates above 156 Kbaud are desired, the OSC output can be used instead of the PCLK (+6) output for asynchronous baud rates up to 1 Mbaud.



Figure 17: 80C86/KS82C52 INTERFACE



### MECHANICALS



Figure 17 : PLCC PACKAGING



Figure 18 : PLASTIC PACKAGING



150

### **ORDERING INFORMATION**



Samsung products are designated by a Product Code. When ordering, refer to products by their full code. For unusual, and/or specific packaging or processing requirements not covered by the standard product line, contact the Samsung Microprocessor Peripherals Product Marketing.

3725 North First Street San Jose, CA 95134-1708 Telephone: (408) 434-5400 (800) 669-5400 Fax: (408) 434-5650



# KS82C54

### FEATURES/BENEFITS

- A high performance device featuring pin and functional compatibility with the industry standard 8254
- High Speed 8MHz and 10MHz versions
- Low power CMOS implementation
- TTL input/output compatibility
- Compatible with 8080/85, 8086/88, 80286/386 and 680X0µP families
- Fully static operation
- Three independent 16 bit counters
- Six programmable counter modes
- Status read-back command
- · Binary or BCD counting

### **PROGRAMMABLE INTERVAL TIMER**

### DESCRIPTION

The KS82C54 is a counter/timer device that includes complete pin and functional compatibility with the industry standard 8254. Designed for fast 10MHz operation, it has three independently programmable 16 bit counters and six programmable counter modes. Counting can be performed in both binary and BCD formats.

The KS82C54 offers a very flexible, hardware solution to the generation of accurate time delays in microprocessor systems. A general purpose, multi-timing element, it can be used to implement event counters, elapsed time indicators, waveform generators plus a host of other functions.

The low power consumption of the KS82C54 makes it ideally suited to portable systems or those with low power standby modes. It is manufactured using proven CMOS process technology to produce a solid, reliable product.



Figure 2: KS82C54 Block Diagram



### Figure 1a: Plastic Leaded Chip Carrier

| 며디        | 1  | $\sim$  | 24 |      |
|-----------|----|---------|----|------|
| D6 🗖      | 2  |         | 23 | D WR |
| D5 🗂      | 3  |         | 22 | RĎ   |
| D4 🗖      | 4  |         | 21 |      |
| D3 🖂      | 5  |         | 20 |      |
| D2 🗖      | 6  |         | 19 |      |
| P1 🗖      | 7  | KS82C54 | 18 |      |
|           | 8  |         | 17 |      |
| CLK0 🗖    | 9  |         | 16 | GATE |
| опто 🖂    | 10 |         | 15 |      |
| ATE0      | 11 |         | 14 | GATE |
| Vee H     | 12 |         | 12 | Fair |
| · • • • • | 12 |         | 13 |      |

Figure 1b: 24-Pin Configuration

G



| Pin # | I/O | Pin Name       | Pin # | I/O      | Pin Name        |
|-------|-----|----------------|-------|----------|-----------------|
| 1     | —   | NC             | 15    |          | NC              |
| 2     | 1/0 | D <sub>7</sub> | 16    | 0        | OUT1            |
| 3     | 1/0 | D <sub>6</sub> | 17    | 1        | GATE1           |
| 4     | 1/0 | D <sub>5</sub> | 18    | Ì        | CLK1            |
| 5     | 1/0 | D <sub>4</sub> | 19    | I        | GATE2           |
| 6     | 1/0 | D <sub>3</sub> | 20    | 0        | OUT2            |
| 7     | 1/0 | D <sub>2</sub> | 21    | I        | CLK2            |
| 8     | 1/0 | D <sub>1</sub> | 22    | I        | A <sub>0</sub>  |
| 9     | 1/0 | D <sub>0</sub> | 23    | I        | A <sub>1</sub>  |
| 10    | I   | CLK0           | 24    | I        | CS              |
| 11    |     | NC             | 25    | _        | NC              |
| 12    | 0   | OUT0           | 26    | 1        | RD              |
| 13    | I   | GATE0          | 27    | I        | WR              |
| 14    | _   | GND            | 28    | <u> </u> | V <sub>CC</sub> |

### Table 1a: 28-Pin PLCC Pin Assignment

# Table 1b: 24-Pin DIP Pin Assignment Pin # I/O Pin 1/O Pin Name Pin 2 Pin

| Pin # | 1/0 | Pin Name        | Pin # | 1/0 | Pin Name        |
|-------|-----|-----------------|-------|-----|-----------------|
| 1     | I/O | D <sub>7</sub>  | 13    | 0   | OUT1            |
| 2     | I/O | D <sub>6</sub>  | 14    | 1.  | GATE1           |
| 3     | 1/0 | D <sub>5</sub>  | 15    | 1   | CLK1            |
| 4     | I/O | D <sub>4</sub>  | 16    | T   | GATE2           |
| 5     | 1/0 | D <sub>3</sub>  | 17    | 0   | OUT2            |
| 6     | 1/0 | D <sub>2</sub>  | 18    | Ι   | CLK2            |
| 7     | I/O | D <sub>1</sub>  | 19    | 1   | A <sub>0</sub>  |
| 8     | 1/0 | D <sub>0</sub>  | 20    | I   | A <sub>1</sub>  |
| 9     | I   | CLKO            | 21    | 1   | CS              |
| 10    | 0   | OUT0            | 22    | 1   | RD              |
| 11    | I   | GATE0           | 23    | I   | WR              |
| 12    | _   | V <sub>SS</sub> | 24    |     | V <sub>CC</sub> |
|       |     |                 |       |     |                 |

### Table 2: Pin Descriptions

| Symbol                          | Туре |                                     | Name and Function                                                                                                                                                                                 |                              |                             |  |  |  |  |  |  |
|---------------------------------|------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----------------------------|--|--|--|--|--|--|
| A <sub>0</sub> , A <sub>1</sub> | I    | Address:<br>write oper<br>address b | Address: These two address pins are used to select the Control Word Register (for read or write operations), or one of the three counters. They are normally connected to the system address bus. |                              |                             |  |  |  |  |  |  |
|                                 |      | <b>A</b> <sub>1</sub>               | A <sub>0</sub>                                                                                                                                                                                    | Selects                      |                             |  |  |  |  |  |  |
|                                 |      | 0                                   | 0                                                                                                                                                                                                 | Counter 0                    |                             |  |  |  |  |  |  |
|                                 |      | 0                                   | 0                                                                                                                                                                                                 | Counter 1                    | ]                           |  |  |  |  |  |  |
|                                 |      | 0                                   | 1                                                                                                                                                                                                 | Counter 2                    |                             |  |  |  |  |  |  |
| · · · ·                         |      | 1                                   | 1                                                                                                                                                                                                 | Control Word Register        |                             |  |  |  |  |  |  |
| CS                              | 1    | Chip Sele<br>signals. If            | Chip Select: Active LOW control signal to enable the KS82C54 to respond to RD and WR signals. If CS is not LOW, RD and WR are ignored.                                                            |                              |                             |  |  |  |  |  |  |
| D <sub>7</sub> - D <sub>0</sub> | 1/0  | Data: Bi-d                          | irectiona                                                                                                                                                                                         | I 3-state data bus lines, co | nnected to system data bus. |  |  |  |  |  |  |
| CLK0                            | 1    | Clock 0: (                          | Clock inp                                                                                                                                                                                         | ut of Counter 0.             |                             |  |  |  |  |  |  |
| CLK1                            | 1    | Clock 1: C                          | lock inp                                                                                                                                                                                          | ut of Counter 1.             |                             |  |  |  |  |  |  |
| CLK2                            | 1    | Clock 2: (                          | Clock 2: Clock input of Counter 2.                                                                                                                                                                |                              |                             |  |  |  |  |  |  |
| GATE0                           | I    | Gate 0: G                           | ate input                                                                                                                                                                                         | of Counter 0.                |                             |  |  |  |  |  |  |
| GATE1                           | I I  | Gate 1: Ga                          | ate input                                                                                                                                                                                         | of Counter 1.                |                             |  |  |  |  |  |  |



153

-

### Table 2: Pin Descriptions (Continued)

| Symbol          | Туре       | Name and Function                                                                                         |
|-----------------|------------|-----------------------------------------------------------------------------------------------------------|
| GATE2           | <u></u> [] | Gate 2: Gate input of Counter 2.                                                                          |
| OUT0            | 0          | Output 0: Output of Counter 0.                                                                            |
| OUT1            | 0          | Output 1: Output of Counter 1.                                                                            |
| OUT2            | 0          | Output 2: Output of Counter 2.                                                                            |
| RD              | I          | <b>Read Control:</b> Active LOW control signal used to enable the KS82C54 for read operations by the CPU. |
| WR              | 1          | Write Control: Active LOW control signal used to enable the KS82C54 to be written to by the CPU.          |
| V <sub>CC</sub> | —          | Power: 5V $\pm$ 10% DC Supply.                                                                            |
| V <sub>SS</sub> |            | Ground: 0V.                                                                                               |

### FUNCTIONAL DESCRIPTION

The KS82C54 is a versatile programmable interval timer/ counter designed for use in high speed 8, 16 and 32-bit microprocessor systems. It provides a means of generating accurate time delays in hardware that is fully software configurable. It can be treated as an array of I/O ports, with minimal software overhead.

The internal structure of the KS82C54 is illustrated in the block diagram of Figure 2. Major functional blocks include a data bus buffer, read/write logic, control word register, and three programmable counters.

### Data bus Buffer Block

The 8-bit, 3-state data bus buffer provides controllable, bidirectional interface between the KS82C54 and the microprocessor system bus.

### **Read/Write Logic Block**

The read/write logic block generates internal control signals for the different functional blocks using address and control information obtained from the system. The active LOW signals:  $\overline{CS}$ ,  $\overline{RD}$  and  $\overline{WR}$  are used to select the KS82C54 for operation, read a counter, and write to a counter (or the control word register) respectively.  $\overline{CS}$  must be LOW for  $\overline{RD}$  or  $\overline{WR}$  to be recognized. Note that  $\overline{RD}$  and  $\overline{WR}$  must not be active at the same time.

The inputs  $A_0$  and  $A_1$  are used to select the Control Word Register, or one of the three counters that is to be written to or read from (see Table 4).  $A_0$  and  $A_1$  connect directly to the corresponding signals of the microprocessor address bus, while CS is derived from the address bus using either a linear select method, or an address decoder device.

### **Control Word Register**

The Control Word Register is a write only register that is selected by the read/write logic block when  $A_0$  and  $A_1 = 1$ . When  $\overline{CS}$  and  $\overline{WR}$  are LOW, data is written into the KS82C54 Control Word Register from the CPU via the data bus buffer. Control word data is interpreted as a number of different commands which are used to program the various device functions. For example, status information is available with the Read-Back Command. These are discussed further in the section on programming.

### **Counter Blocks**

The KS82C54 contains three identical, independent counter blocks. Each counter provides the same functions, but can be programmed to operate in different modes relative to each other. A typical KS82C54 counter is illustrated in Figure 3, and contains the following functional elements: control logic, counter, output latches, count registers and status register.

The Control Logic provides the interface between the Counter Element, the program instructions contained in the Control Word Register and the external signals CLKn, GATEn and OUTn. It also keeps the Status Register information current, controls the access of OL and CR to the internal data bus, and the loading of CE from the CR registers.

The Counter Element (shown in the Figure 3 as CE, for Counting Element) is a 16-bit presettable synchronous down counter.



The Output Latches (shown as  $OL_M$  and  $OL_L$ ) provide a mechanism whereby the CPU can read the current contents of the CE. These two 8-bit latches (M for most significant byte and L for least significant byte) together form a 16-bit latch capable of holding the complete content of the CE. Note that this arrangement is also used for communicating 16-bit values over the 8-bit internal data bus.

During normal operation, the contents of OL track with the contents of CE. When a Counter Latch Command is issued by the CPU to a particular counter, its OL latches the current value of CE so that it can be read by the CPU (the CE cannot be read directly). OL then returns to tracking with CE. Note that only one latch (OL<sub>M</sub> followed by OL<sub>L</sub>) at a time is enabled by the counter's control logic.

The Count Registers (shown as  $CR_M$  and  $CR_L$ ) behave as input latches to the CE, and provide a mechanism whereby the initial count value can be downloaded from the CPU to the CE. Similar in operation to OL, CR is controlled by the counter control logic. When a two byte initial count is to be downloaded, it is transferred one byte at a time across the internal KS82C54 data bus to the appropriate register (CR<sub>M</sub> if the most significant byte, CR<sub>L</sub> otherwise). CE is loaded by transferring both bytes simultaneously from CR. Note that CR is the interface between CE and the data bus, since CE cannot be accessed directly.

Both  $CR_M$  and  $CR_L$  are cleared automatically when the counter is programmed and a new initial count is to be written. Thus, regardless of the counter's previous



Figure 3: Block Diagram of a Counter

programming, both CR bytes will be initialized to a known zero state. This is important in the case where one byte counts are programmed (either most significant or least significant byte), so that the unused byte is always zero, and won't corrupt the initial count value loaded into CE.

The Status Register and Status Latch is used to hold the current contents of the Control Word Register and the status of the output and null count flag (see section on Programming). The contents of the Status Register must be latched to become available to the data bus, where they can be read by the CPU.

Note that the Control Word Register is also shown in the Counter block diagram. While not a part of the Counter Element, its contents determine the functional operation of the counter, including mode selection programmed.

### **OPERATIONAL DESCRIPTION**

The following operations are common to all modes.

**Control Word:** When a Control Word is written to a Counter, all Control Logic is Reset, and OUT is initialized to a known state. No CLK pulses are needed.

**Gate:** The GATE input is always sampled on the rising edge of CLK. In modes 0, 2, 3, and 4 the GATE input is level sensitive, and the logic level is sampled on the rising edge of CLK. In modes 1, 2, 3, and 5 the GATE input is rising-edge sensitive. In these modes, a rising edge of GATE (trigger) sets an edge-sensitive flip-flop in the Counter. This flip-flop is sampled on the next rising edge of CLK, then is immediately reset. In this way, a trigger will be detected no matter when it occurs and a high logic level does not have to be maintained until the next CLK pulse. A summary is given in Table 5.

Note that in Modes 2 and 3, the GATE input is both edge-and level-sensitive. If a CLK source other than the system clock is used in modes 2 and 3, GATE should be pulsed immediately after the WR for a new count value.

**Counter:** New Counts are loaded, with the largest possible initial COUNT being 0; (equivalent to  $2^{16}$  for binary counting and  $10^4$  for BCD counting, as in Table 3)

Counters decremented on the falling edge of CLK do not stop when they reach zero. In Modes 0, 1, 4, and 5 the Counters wrap around to the highest count (either FFFF hex for binary counting or 9999 for BCD counting), then continue counting. Modes 2 and 3 are periodic; the Counters reload themselves with the initial count, then continue counting from there.



### Table 3: MIN and MAX Initial Counts

| Mode | Minimum<br>Count | Maximum<br>Count* |
|------|------------------|-------------------|
| 0    | 1                | 0                 |
| 1    | 1                | 0                 |
| 2    | 2                | 0                 |
| 3    | 2                | 0                 |
| 4    | 1                | 0                 |
| 5    | 1                | 0                 |

\* 0 is equivalent to 216 for binary counting and 104 for BCD counting.

### Table 4: Read/Write Operations Summary

| CS | RD | WR | <b>A</b> 1 | A <sub>0</sub> |                        |
|----|----|----|------------|----------------|------------------------|
| 0  | 1  | 0  | 0          | 0              | Write into Counter 0   |
| 0  | 1  | 0  | 0          | 1              | Write into Counter 1   |
| 0  | 1  | 0  | 1          | 0              | Write into Counter 2   |
| 0  | 1  | 0  | 1          | 1              | Write Control Word     |
| 0  | 0  | 1  | 0          | 0              | Read from Counter 0    |
| 0  | 0  | 1  | 0          | 1              | Read from Counter 1    |
| 0. | 0  | 1  | 1          | 0              | Read from Counter 2    |
| 0  | 0  | 1  | 1          | 1              | No-Operation (3-State) |
| 1  | х  | х  | х          | х              | No-Operation (3-State) |
| 0  | 1  | 1  | х          | X              | No-Operation (3-State) |

### Table 5: Gate Pin Operations Summary

If both the Count and Status Registers of a counter are latched, the first read operation of 'that counter will return the latched status, regardless of which was latched first. The next one or two reads (the counter can be programmed for one or two type counts) will return the latched count. Subsequent reads will return an unlatched count. Read and write operations are summarized in Table 4.

### **PROGRAMMING THE KS82C54**

The KS82C54 is programmed by writing a Control Word into the Control Word Register (selected by  $A_0$ , A'1, 1') and an initial count to the Counter to be written into.  $A_0$ and  $A_1$  are used to select the appropriate Counter. The format of the count depends on the Control Word used.

### Write Operation

As mentioned previously, programming of the KS82C54 is performed in two steps:

- Each counter requires a Control Word before the initial count can be written into the selected Counter.
- The initial count must follow the convention in the Control Word for the particular Counter; i.e., LSB or MSB only or LSB and then MSB.

The instruction sequence has to be followed as shown above, however, the sequence of programming the Counter can be random, since every Counter has its associated Control Word Register. A new initial count may be written to the Counter without rewriting the Control Word for that Counter. Of course, the new count must follow the programmed count format.

| Signal Status<br>Modes | Low, or Going Low                                                        | Rising                                                                      | High                                 |
|------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------|--------------------------------------|
| 0                      |                                                                          | Disables counting                                                           | Enables counting                     |
| 1                      | _                                                                        | <ul><li>Initiates counting</li><li>Resets output after next clock</li></ul> | ·                                    |
| 2                      | <ul><li>Disables counting</li><li>Sets output immediately high</li></ul> | Initiates counting                                                          | <ul> <li>Enables counting</li> </ul> |
| 3                      | <ul><li>Disables counting</li><li>Sets output immediately high</li></ul> | Initiates counting                                                          | Enables counting                     |
| 4                      | Disables counting                                                        |                                                                             | Enables counting                     |
| 5                      |                                                                          | Initiates counting                                                          | —                                    |



### Figure 4: Control Word Format



If a Counter is programmed as a 16 bit counter, the Control Register should not be accessed between writing the first and second byte count. Otherwise, the Counter will be loaded incorrectly.

### **Read Operation**

There are three methods of reading the Counters:

- · by a simple read operation
- by a Counter Latch Command
- by a Read-Back Command

The first method is performed just by performing a read of the desired Counter Register. The value read is the current status and may be changing if the CLK input is not inhibited.

### **Counter Latch Command**

This method of reading the Counter requires a write command to the Control Word Register of the Counter selected by SC0 and SC1 in the Control Word and RW0 and RW1 = '0'. See Figure 5. The selected counter output will be latched in the OL latch of the Counter at the time the Control Word is received and is held until it is read by the CPU or the Counter is reprogrammed. The OL latch is then loaded according to the Counter Element. This allows reading the Counter at any time without affecting counting. More than one Latch Command may be issued since all counter blocks are built identical. Latching the count by the Latch Command does not influence the programmed Mode of the Counter. Multiple successive Latch Commands do not overwrite the value latched at the first Latch Command. Only a read of the OL or reprogramming of the Counter will alter the latched Counter value. It is also important that two read commands have to be issued if the Counter is programmed as a 16 bit counter. A program may not transfer commands between the two read cycles. Otherwise, an incorrect count value will be read.

### **Read-Back Command**

A third method of reading the count value requires issuing a Read-Back Command prior to the read operation. See Figure 6. If the  $\overrightarrow{\text{COUNT}}$  bit is set, the appropriate count values of the Counter selected by CNT0, 1, 2 are latched. The status of the Counter are latched if the STATUS bit is '1'. Multiple counters may be selected.

The Counter Status format is shown in Figure 7. D0 to D5 contain the Mode of the counter as programmed by the last Control Word.

D6 (Null Count) indicate when the last Count Register (CR) has been loaded into the Counting Element (CE). See also Mode Definition.







- '1' After a write to the Word Control Register (Note 1)
- '1' After a write to the Counter Register (CR) (Note 2)
- '0' After a new count is loaded into the Count Element (CR  $\rightarrow$  CE).

Note 1: Only the Counter specified by the Control Word is affected. Note 2: If the Counter is programmed for two byte counts, the COUNT bit goes to '1' after the second byte is written.

The output OUT of the selected counter can be read by  $\underline{D7}$  (OUTPUT) of the Status byte. If both  $\overline{\text{COUNT}}$  and  $\overline{\text{STATUS}}$  has been selected, the first read operation of that Counter will return the latched status and the next one or two read will return the latched count. Subsequent reads return unlatched counts.

### Figure 6: Read-Back Command Format



### Figure 7: Status Byte



### **MODE DEFINITIONS**

The following terms are useful in describing the operation of the KS82C84.

- CLK pulse: A rising edge, followed by a falling edge, of a Counter's CLK input.
- · Trigger: A rising edge of a Counter's GATE input.
- Counter loading: Transfer of a count from the CR to the CE (see Functional Description)

### Mode 0: Interrupt on Terminal Count

Mode 0 is typically used for event counting. After the Control Word is written, OUT is set low, and remains low until the Counter reaches zero. OUT then goes high and remains high until a new count or a new Mode 0 Control Word is written into the Counter.

GATE = 1 enables counting while GATE = 0 disables counting. GATE has no effect on OUT.

After a Control Word and initial count are written to a Counter, the initial count is loaded on the next CLK pulse. Since this CLK pulse does not decrement the count, OUT does not go high until N + 1 CLK pulses after the initial count is written (where N is the initial count value).

If a new count is written to the Counter, it is loaded on the next CLK pulse and counting continues from the new count. If a two-byte count is written, the following happens:

- 1. Writing the first byte disables counting. OUT is set low immediately (no clock pulse required).
- 2. Writing the second byte allows the new count to be loaded on the next CLK pulse.

This allows the counting sequence to be synchronized by software. Again, OUT does not go high until N + 1 CLK pulses after the new count of N is written.

If an initial count is written while GATE = 0, it will still be loaded on the next CLK pulse. When GATE goes high, OUT will go high N CLK pulses later. A CLK pulse is not required to load the Counter as this has already been done.

### Mode 1: Hardware Retriggerable One-Shot

OUT is initially high. To begin the one-shot pulse, OUT goes low on the CLK pulse following a trigger and remains low until the Counter reaches zero. OUT then goes high and remains high until the CLK pulse following the next trigger.



After a Control Word and intial count have been written, the Counter is armed. A trigger causes the Counter to be loaded and OUT to be set low on the next CLK pulse, starting the one-shot pulse. An initial count of N results in a one-shot pulse N CLK cycles long. Since the oneshot is retriggerable, OUT remains low for N CLK pulses after any trigger. The one-shot pulse can be repeated without rewriting the same count into the counter. GATE has no effect on OUT.

### Figure 8: Mode 0 Timing



Notes: These conventions apply to all mode timing diagrams:

- 1. Counters are programmed for binary (not BCD) counting and for reading/writing least significant byte (LSB) only.
- 2. The counter is always selected (CS always low).
- 3. CW stands for Control Word; CW = 10 means a control word of 10, hex is written to the counter.
- 4. LSB is the Least Significant Byte of count.
- Numbers below diagrams are count values. The lower number is the least significant byte. The upper number is the most significant byte. Since the counter is programmed to read/write only, the most significant byte cannot be read.
- 6. N stands for an undefined count. Vertical lines show transitions between count values.

If a new count is written to the Counter during a oneshot pulse, the current one-shot is not affected unless the Counter is retriggered. In this case, the new count is loaded into the Counter and the one-shot pulse continues for the duration of the count.

### Mode 2: Rate Generator

This mode functions like a divide-by-N counter and is typically used for generating Real Time Clock Interrupts. OUT is initially high. When the initial count has decremented to 1, OUT goes low for one CLK pulse, then high again. The Counter reloads the initial count and the process is repeated. Mode 2 is periodic, with the same sequence repeated indefinitely. For an initial count of N, the sequence repeats every N CLK cycles.

GATE = 1 enables counting; GATE = 0 disables counting. If GATE goes low during an output pulse, OUT is set high immediately. A trigger reloads the initial count into the Counter on the next CLK pulse; OUT goes low N CLK pulses after the trigger. Thus the GATE input can be used to synchronize the Counter.

Figure 9: Mode 1 Timing





After a Control Word and intial count have been written, the Counter is loaded on the next CLK pulse. OUT goes low N CLK pulses after the initial count is written, which allows the Counter to be synchronized by software.

Writing a new count while counting does not affect the current counting sequence. If a trigger is received after a new count is written but before the end of the current period, the Counter is loaded with the new count on the next CLK pulse and counting continues from the new count. Otherwise, the new count is loaded at the end of the current counting cycle. In Mode 2, a COUNT of 1 is illegal.

### Mode 3: Square Wave Mode

Mode 3 is typically used for Baud rate generation, and is similar to Mode 2 except for the duty cycle of OUT. OUT is initially high. When half the initial count has expired, OUT goes low for the remainder of the count. Mode 3 is also periodic, with the sequence above repeated indefinitely. An initial count of N results in a square wave with a period of N CLK cycles.

### Figure 10: Mode 2 Timing

= 14 LSB = 3 CW WR CLK GATE OUT 0 0 0 0 0 0 2 1 3 2 1 0 03 CLK GATE OUT 2 CLK GATE OUT 0 0 0 0 p 5 Ν

Note: A gate transition should not occur one clock cycle prior to reaching the terminal count (TC).



The Counter is loaded on the next CLK pulse after a Control Word and initial count have been written. This allows the Counter to be synchronized by software.

Writing a new count while counting does not affect the current counting sequence. If a trigger is received after writing a new count but before the end of the current half-cycle of the square wave, the Counter is loaded with the new count on the next CLK pulse and counting continues from the new count. Otherwise, the new count is loaded at the end of the current half-cycle.

Mode 3 is implemented as follows according to whether the initial count value is even or odd:



### Figure 11: Mode 3 Timing

Note: A gate transition should not occur one clock cycle prior to reaching the terminal count (TC).



蒿

*Even counts:* OUT is initially high. The initial count is loaded on one CLK pulse and then decremented by two on succeeding CLK pulses. When the count expires, OUT goes low and the counter is reloaded with the initial count. The above process is repeated indefinitely.

Odd counts: OUT is initially high. The initial count minus one (to given an even number) is loaded on one CLK pulse and then decremented by two on succeeding CLK pulses. One CLK pulse after the count expires, OUT goes low and the Counter is reloaded with the initial count minus one. Succeeding CLK pulses decrement the count by two. When the count expires, OUT goes high again and the Counter is reloaded with the initial count minus one. The above process is repeated indefinitely. So for odd counts, OUT is high for (N + 1)/2counts and low for (N - 1)/2 counts.

### Figure 12: Mode 4 Timing



### Mode 4: Software Triggered Strobe

OUT is initially high. When the initial count expires, OUT goes low for one CLK pulse and then goes high again. The counting sequence is triggered by writing the initial count.

GATE = 1 enables counting; GATE = 0 disables counting. GATE has no effect on OUT.

The Counter is loaded on the next CLK pulse after a Control Word and initial count have been written. This CLK pulse does not decrement the count, so for an initial count of N, OUT does not strobe low until N + 1 CLK pulses after the initial count is written.

If a new count is written during counting, it is loaded on the next CLK pulse and counting continues from the new count. If a two-byte count is written, the following events occur:

Figure 13: Mode 5 Timing





3

1. Writing the first byte has no effect on counting.

2. Writing the second byte allows the new count to be loaded on the next CLK pulse.

This allows the sequence to be retriggered by software. OUT strobes low N + 1 CLK pulses after the new count of N is written.

OUT is initially high. Counting is triggered by a rising edge of GATE. When the initial count has expired, OUT goes low for one CLK pulse, then goes high again.

After a Control Word and initial count has been written, the counter is loaded on the first CLK pulse following a trigger. This CLK pulse does not decrement the count, so, given an initial count of N, OUT does not strobe low until N + 1 CLK pulses after a trigger.

A trigger causes the Counter to be loaded with the initial count on the next CLK pulse. The counting sequence is retriggerable, so OUT will not go low until N + 1 CLK pulses after any trigger. GATE has no effect on OUT.

If a new count is written during counting, the current counting sequence will not be affected. If a trigger occurs after the new count is written, but before the current count expires, the Counter will be loaded with the new count on the next CLK pulse and counting will continue from there.



### Table 6: Recommended Operating Conditions

| DC Supply Voltage           | +4.0V to +6.0V |                |
|-----------------------------|----------------|----------------|
| Operating Temperature Range | Commercial     | 0°C to 70°C    |
|                             | Industrial     | -40°C to +85°C |

### Table 7: Absolute Maximum Ratings

| DC Supply Voltage                    | +7.0V                                            |
|--------------------------------------|--------------------------------------------------|
| Input, Output or I/O Voltage Applied | V <sub>SS</sub> - 0.5V to V <sub>CC</sub> + 0.5V |
| Storage Temperature Range            | –65°C to +150°C                                  |
| Maximum Package Power Dissipation    | 1W                                               |

Note: Stresses beyond those listed above may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

### Table 8: Capacitance (T<sub>A</sub> = 25°C, V<sub>CC</sub> = 0V, V<sub>IN</sub> = +5V or V<sub>SS</sub>)

| Symbol           | Parameter          | Test Conditions | Тур | Units |
|------------------|--------------------|-----------------|-----|-------|
| C <sub>I/O</sub> | I/O Capacitance    |                 | 20  | pF    |
| C <sub>IN</sub>  | Input Capacitance  | FREQ = 1MHz     | 10  | pF    |
| Cout             | Output Capacitance |                 | 20  | pF    |

### Table 9: DC Characteristics (T<sub>A</sub> = 0°C to 70°C, V<sub>CC</sub> = 5V $\pm$ 10%, V<sub>SS</sub> = 0V)

|                 |                                |                                                      | L          | Limits                |        |  |
|-----------------|--------------------------------|------------------------------------------------------|------------|-----------------------|--------|--|
| Symbol          | Parameter                      | Test Conditions                                      | Min        | Max                   | Units  |  |
| I <sub>CC</sub> | V <sub>CC</sub> Supply Current |                                                      | _          | 20                    | mA     |  |
| ICCSB           | Standby Supply Current         |                                                      |            | 10                    | μA     |  |
| IIL             | Input Load Current             | $V_{IN} = V_{CC}$ to 0V                              |            | ±20                   | μA     |  |
| IOFL            | Output Float Leakage           | $V_{OUT} = V_{CC}$ to 0.45V                          |            | ±10                   | μA     |  |
| V <sub>IH</sub> | Input High Voltage             |                                                      | 2.0        | V <sub>CC</sub> +0.5V | v      |  |
| VIL             | Input Low Voltage              |                                                      | -0.5       | 0.8                   | v      |  |
| V <sub>OH</sub> | Output High Voltage            | I <sub>OH</sub> = -400µA<br>I <sub>OH</sub> = -2.5mA | 3.0<br>2.4 |                       | V<br>V |  |
| V <sub>OL</sub> | Output Low Voltage             | I <sub>OL</sub> = 2.5mA                              |            | 0.4                   | v      |  |



|                  | ×                           |                 | Limits | (8MHz) | Limits | (10MHz) |       |
|------------------|-----------------------------|-----------------|--------|--------|--------|---------|-------|
| Symbol           | Parameter                   | Test Conditions | Min    | Max    | Min    | Max     | Units |
| t <sub>AD</sub>  | Data delay from address     |                 | -      | 220    |        | 185     | ns    |
| t <sub>AR</sub>  | Address stable before RDI   |                 | 45     | -      | 30     |         | ns    |
| t <sub>AW</sub>  | Address stable before WR    |                 | 0      |        | 0      | -       | ns    |
| t <sub>CL</sub>  | CLK setup for count latch   |                 | -40    | 45     | -40    | 40      | ns    |
| t <sub>CLK</sub> | Clock period                |                 | 125    | DC     | 100    | DC      | ns    |
| t <sub>DF</sub>  | RDt to data floating        |                 | 5      | 90     | 5      | 65      | ns    |
| t <sub>DW</sub>  | Data setup time before WRt  |                 | 120    | -      | 95     |         | ns    |
| t <sub>F</sub>   | Clock fall time             |                 | _      | 25     | -      | 25      | ns    |
| t <sub>GH</sub>  | Gate hold time after CLKt   | Note 2          | 50     | -      | 50     |         | ns    |
| t <sub>GL</sub>  | Gate width low              |                 | 50     |        | 50     | -       | ns    |
| t <sub>GS</sub>  | Gate setup time to CLKt     |                 | 50     | -      | 40     |         | ns    |
| t <sub>GW</sub>  | Gate width high             |                 | 50     | -      | 50     |         | ns    |
| top              | Output delay from CLKI      |                 | _      | 150    |        | 100     | ns    |
| t <sub>ODG</sub> | Output delay from GATEI     |                 |        | 120    | -      | 100     | ns    |
| t <sub>PWH</sub> | High pulse width            | Note 3          | 60     | _      | 30     | _       | ns    |
| t <sub>PWL</sub> | Low pulse width             | Note 3          | 60     | -      | 50     |         | ns    |
| t <sub>R</sub>   | Clock rise time             |                 | -      | 25     |        | 25      | ns    |
| t <sub>RA</sub>  | Address hold time after RDt |                 | 0      | _      | 0      |         | ns    |
| tRD              | Data delay from RDI         |                 |        | 120    |        | 85      | ns    |
| t <sub>RR</sub>  | RD pulse width              |                 | 150    | _      | 95     | -       | ns    |
| t <sub>RV</sub>  | Command recovery time       |                 | 200    | _      | 165    |         | ns    |
| t <sub>SR</sub>  | CS stable before RDI        |                 | 0      |        | 0      |         | ns    |
| t <sub>SW</sub>  | CS stable before WR         |                 | 0      | _      | 0      |         | ns    |
| twa              | Address hold time WRt       |                 | 0      |        | 0      | -       | ns    |
| twc              | CLK delay for loading       |                 | 0      | 55     | 0      | 55      | ns    |
| t <sub>WD</sub>  | Data hold time after WRt    |                 | 0      |        | 0      |         | ns    |
| twg              | Gate delay for sampling     |                 | -5     | 50     | -5     | 40      | ns    |
| t <sub>wo</sub>  | OUT delay from Mode Write   |                 |        | 260    |        | 240     | ns    |
| tww              | WR pulse width              |                 | 150    |        | 95     | _       | ns    |

### Table 10: AC Characteristics (T<sub>A</sub> = 0°C to 70°C, V<sub>CC</sub> = 5V $\pm$ 10%, V<sub>SS</sub> = 0V) Bus Parameters<sup>1</sup>

Notes:

1. AC timings measured at V\_OH = 2.0V, V\_OL = 0.8V.

2. In modes 1 and 5, triggers are sampled on each rising clock edge. A second trigger within 120ns of the rising clock edge may not be detected (70ns for KS82C54-10).

3. Low-going glitches that violate  $t_{PWH}$ ,  $t_{PWL}$  may cause errors requiring counter reprogramming.



### Figure 14: Timing Diagrams

a) Write Timing



### b) Read Timing



c) Recover Timing



d) Clock and Gate Timing





### PACKAGE DIMENSIONS









### **ORDERING INFORMATION & PRODUCT CODE**



SAMSUNG products are designated by a Product Code. When ordering, please refer to products by their full code. For unusual, and/or specific packaging or processing requirements not covered by the standard product line, please contact the SAMSUNG MOS Products Group.



# **KS82C55A**

### PROGRAMMABLE PERIPHERAL INTERFACE

### FEATURES/BENEFITS

- · Pin and functional compatibility with the industry standard 8255A
- Provides support for 8080/85, 8086/8 and 80186 286/386
- Very high speed 5MHz, 8MHz and **10MHz version**
- Low power CMOS implementation
- TTL Input/output compatibility
- 24 programmable I/O pins
- Direct bit set/reset capability .
- **Bidirectional bus operation** .
- · Enhanced control word read capability
- · Bus-hold circuitry on all I/O ports eliminates pull-up resistors

### DESCRIPTION

The KS82C55A Programmable Peripheral Interface is a high performance CMOS device offering pin for pin functional compatibility with the industry standard 8255A. It includes 24 I/O pins which may be individually programmed in 2 groups of 12 and used in 3 major modes of operation. Bus hold circuitry on all I/O ports together with TTL compatibility over the full temperature range eliminates the need for pull-up resistors.

The KS82C55A is a general purpose programmable I/O device designed for use with many different microprocessors. Also makes it an attractive addition in portable systems or systems with low power standby modes.



Figure 2: KS82C55A Block Diagram

Figure 1b: 40-Pin DIP Configuration

19

PB2 20



167

| Pin # | Pin Name        | Pin # | Pin Name       | Pin # | Pin Name        |
|-------|-----------------|-------|-----------------|-------|-----------------|-------|-----------------|-------|----------------|-------|-----------------|
| 1     | NC              | 9     | A <sub>1</sub>  | 17    | PC1             | 25    | PB4             | 33    | D4             | 41    | PA7             |
| 2     | PA3             | 10    | Ao              | 18    | PC <sub>2</sub> | 26    | PB5             | 34    | NC             | 42    | PA <sub>6</sub> |
| 3     | PA <sub>2</sub> | 11    | PC7             | 19    | PC <sub>3</sub> | 27    | PB <sub>6</sub> | 35    | D <sub>3</sub> | 43    | PA5             |
| 4     | PA1             | 12    | NC              | 20    | PB0             | 28    | PB7             | 36    | D <sub>2</sub> | 44    | PA4             |
| 5     | PA <sub>0</sub> | 13    | PC6             | 21    | PB1             | 29    | V <sub>CC</sub> | 37    | D1             |       |                 |
| 6     | RD              | 14    | PC5             | 22    | PB <sub>2</sub> | 30    | D7              | 38    | Do             | 100 A |                 |
| 7     | <u>CS</u>       | 15    | PC4             | 23    | NC              | 31    | D <sub>6</sub>  | 39    | RESET          |       |                 |
| 8     | Vss             | 16    | PC <sub>0</sub> | 24    | PB3             | 32    | D <sub>5</sub>  | 40    | WR             |       |                 |

### Table 1a: 44-Pin PLCC Pin Assignment

### Table 1b: 40-Pin DIP Pin Assignment

| Pin # | Pin Name        | Pin # | Pin Name       | Pin # | Pin Name        |
|-------|-----------------|-------|-----------------|-------|-----------------|-------|-----------------|-------|----------------|-------|-----------------|
| 1     | PA3             | 8     | A <sub>1</sub>  | 15    | PC1             | 22    | PB4             | 29    | D <sub>5</sub> | 36    | WR              |
| 2     | PA <sub>2</sub> | 9     | A <sub>0</sub>  | 16    | PC <sub>2</sub> | 23    | PΒ <sub>δ</sub> | 30    | D <sub>4</sub> | 37    | PA7             |
| 3     | PA1             | 10    | PC7             | 17    | PC <sub>3</sub> | 24    | PB <sub>6</sub> | 31    | D <sub>3</sub> | 38    | PA <sub>6</sub> |
| 4     | PAO             | 11    | PCe             | 18    | PB <sub>0</sub> | 25    | PB7             | 32    | D <sub>2</sub> | 39    | PA5             |
| 5     | RD              | 12    | PC5             | 19    | PB <sub>1</sub> | 26    | V <sub>CC</sub> | 33    | D <sub>1</sub> | 40    | PA4             |
| 6     | CS              | 13    | PC4             | 20    | PB <sub>2</sub> | 27    | D7              | 34    | D <sub>0</sub> |       |                 |
| 7     | V <sub>SS</sub> | 14    | PC <sub>0</sub> | 21    | PB <sub>3</sub> | 28    | De              | 35    | RESET          |       |                 |

### FUNCTIONAL DESCRIPTION

### General

The KS82C55A is a programmable peripheral interface device designed for use in high speed, low power microcomputer systems. It is a general purpose I/O component which functions to interface peripheral equipment to the microcomputer system bus. The functional configuration of the KS82C55A is programmed by the system software such that no external logic is necessary to interface peripheral devices.

### **Data Bus Buffer**

This 3-state bidirectional 8-bit buffer is used to interface the KS82C55A to the system data bus. Data is transmitted or received by the buffer upon execution of input or output instructions by the CPU. The data bus buffer also transfers control words and status information.

### Read/Write and Control Logic

This block manages all of the internal and external transfers of both Data and Control or Status Words. It accepts inputs from the CPU Address and Control buses and issues commands to both of the Control Groups.

### **Group A and Group B Controls**

The functional configuration of each port is programmed by the system software. The CPU outputs a Control Word to the KS82C55A. The Control Word contains information such as code, bit set, bit reset, etc., that initializes the functional configuration of the KS82C55A.

Each of the Control blocks (Group A and Group B) accepts commands from the Read/Write Control Logic, receives Control Words from the internal data bus and issues the proper commands to its associated ports.

- Control Group A Port A and Port C upper (C<sub>7</sub>-C<sub>4</sub>)
- Control Group B Port B and Port C lower (C<sub>3</sub>-C<sub>0</sub>)



# KS82C55A

### **Table 2: Pin Descriptions**

| Symbol                          | Туре |                                                  | Name and Function                                  |                                             |                                                  |                                              |                                                                                                                                    |                                                           |  |  |  |
|---------------------------------|------|--------------------------------------------------|----------------------------------------------------|---------------------------------------------|--------------------------------------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--|--|--|
| A <sub>0</sub> , A <sub>1</sub> | I    | Address<br>the thre                              | : These<br>e ports                                 | input sig<br>or the (                       | gnals in<br>Control                              | conjunc<br>Nord Re                           | tion with $\overline{RD}$ and $\overline{WR}$ , control the segisters.                                                             | lection of one of                                         |  |  |  |
|                                 |      | A <sub>1</sub>                                   | A <sub>0</sub>                                     | RD                                          | WR                                               | CS                                           | Input Operation (Read)                                                                                                             |                                                           |  |  |  |
|                                 |      | 0                                                | 0                                                  | 0                                           | 1                                                | 0                                            | Port A - Data Bus                                                                                                                  |                                                           |  |  |  |
|                                 |      | 0                                                | 1                                                  | 0                                           | 1                                                | 0                                            | Port B - Data Bus                                                                                                                  |                                                           |  |  |  |
|                                 |      | 1                                                | 0                                                  | 0                                           | 1                                                | 0                                            | Port C - Data Bus                                                                                                                  |                                                           |  |  |  |
|                                 |      | 1                                                | 1                                                  | 0                                           | 1                                                | 0                                            | Control Word - Data Bus                                                                                                            |                                                           |  |  |  |
|                                 |      | A <sub>1</sub>                                   | A <sub>0</sub>                                     | RD                                          | WR                                               | CS                                           | Output Operation (Write)                                                                                                           |                                                           |  |  |  |
|                                 |      | 0                                                | 0                                                  | 1                                           | 0                                                | 0                                            | Data Bus - Port A                                                                                                                  |                                                           |  |  |  |
|                                 |      | 0                                                | 1                                                  | 1                                           | 0                                                | 0                                            | Data Bus - Port B                                                                                                                  |                                                           |  |  |  |
|                                 |      | 1                                                | 0                                                  | 1                                           | 0                                                | 0                                            | Data Bus - Port C                                                                                                                  |                                                           |  |  |  |
|                                 |      | 1                                                | 1                                                  | 1                                           | 0                                                | 0                                            | Data Bus - Control                                                                                                                 |                                                           |  |  |  |
|                                 |      | <b>A</b> <sub>1</sub>                            | A <sub>0</sub>                                     | RD                                          | WR                                               | CS                                           | Disable Function                                                                                                                   |                                                           |  |  |  |
|                                 |      | X                                                | х                                                  | X                                           | х                                                | 1                                            | Data Bus - 3-State                                                                                                                 |                                                           |  |  |  |
|                                 |      | x                                                | х                                                  | 1                                           | 1                                                | 0                                            | Data Bus - 3-State                                                                                                                 |                                                           |  |  |  |
| CS                              | I    | Chip Se<br>and WR                                | lect: A lo<br>are ign                              | ow on thi<br>lored ot                       | s input e<br>herwise.                            | nablest                                      | he KS82C55A to respond to $\overline{\text{RD}}$ and                                                                               | WR signals. RD                                            |  |  |  |
| D <sub>0-7</sub>                | 1/0  | Data Bu                                          | <b>is:</b> Bi-di                                   | rectiona                                    | l, 3-state                                       | e data b                                     | us lines, connected to system data                                                                                                 | bus.                                                      |  |  |  |
| PA <sub>0~7</sub>               | 1/0  | Port A,                                          | Pins 0-1                                           | 7: An 8-                                    | bit data                                         | output                                       | atch/buffer and an 8-bit data inpu                                                                                                 | t buffer.                                                 |  |  |  |
| PB <sub>0-7</sub>               | I/O  | Port B,                                          | Pins 0-7                                           | 7: An 8-                                    | bit data                                         | output                                       | atch/buffer and an 8-bit data inpu                                                                                                 | t buffer.                                                 |  |  |  |
| PC <sub>0-3</sub>               | 1/0  | Port C, F<br>(no latch<br>4-bit por<br>signal in | Pins 0-3:<br>n for inport<br>rt contain<br>puts in | Lowern<br>ut). This<br>ins a 4-b<br>conjunc | ibble of<br>port can<br>bit latch a<br>ction wit | an 8-bit<br>be divic<br>and it ca<br>h ports | data output latch/buffer and an 8-bit<br>led into two 4-bit ports under the mo<br>an be used for the control signal ou<br>A and B. | data input buffer<br>de control. Each<br>tputs and status |  |  |  |
| PC <sub>4-7</sub>               | I/O  | Port C,                                          | Pins 4-                                            | 7: Upper                                    | r nibble                                         | of Port                                      | С.                                                                                                                                 |                                                           |  |  |  |
| RD                              | I    | Read Co                                          | ontrol: 7                                          | his inpu                                    | ut is low                                        | during                                       | CPU read operations.                                                                                                               |                                                           |  |  |  |
| WR                              | 1    | Write Co                                         | ontrol: 7                                          | his inpu                                    | ut is low                                        | during                                       | CPU write operations.                                                                                                              |                                                           |  |  |  |
| RESET                           | I    | Reset: A                                         | high or                                            | this inp                                    | out clear                                        | s the co                                     | ntrol register and all ports are set to                                                                                            | the input mode.                                           |  |  |  |
| V <sub>CC</sub>                 | _    | Power:                                           | 5V ± 10                                            | % DC S                                      | upply.                                           |                                              |                                                                                                                                    |                                                           |  |  |  |
| V <sub>SS</sub>                 |      | Ground: 0V.                                      |                                                    |                                             |                                                  |                                              |                                                                                                                                    |                                                           |  |  |  |



3

The Control Word Register can be both written and read as shown in the address decode table in the pin descriptions (Table 2). The Control Word format for both read and write operations is shown in Figure 8. Bit  $D_7$  will always be a logic ONE when the Control Word is read, as this implies control word mode information.

### Ports A, B, and C

The KS82C55A contains three 8-bit ports (A, B, and C). All three ports can be configured in a wide variety of functional characteristics by the system software, but each also has its own special features.

**Port A:** One 8-bit data output buffer and one 8-bit input buffer. Both pull-up and pull-down bus-hold devices are present on Port A.

**Port B:** One 8-bit data output buffer and one 8-bit data input buffer. Only pull-up bus-hold devices are present on Port B.

**Port C:** One 8-bit data output buffer and one 8-bit data input buffer (no latch for input). Port C can be divided into two 4-bit ports under the mode control. Each 4-bit port contains a 4-bit latch and it can be used for the control signal outputs and status signal inputs in conjunction with ports A and B. Only pull-up bus-hold devices are present on Port C.

See Figure 3 for the bus-hold circuit configuration for Ports A, B, and C.

# RESET

### Figure 3: Port A, B, C, Bus-Hold Configuration

### **OPERATIONAL DESCRIPTION**

### **Mode Selection**

There are three basic modes of operation that can be selected by the system software:

- Mode 0 Basic Input/Output
- Mode 1 Strobed Input/Output
- Mode 2 Bidirectional Bus

When the Reset input goes high, all ports will be set to the input mode with all 24 port lines held at a logic one level by the internal bus hold devices. After the reset is removed, no additional initialization is required for the KS82C55A to remain in the input mode. No pull-up or pull-down devices are required. During execution, any of the other modes may be selected by using a single output instruction. This allows a single KS82C55A to service a variety of peripheral devices with a simple software maintenance routine.

The modes for Port A and Port B can be separately defined, while Port C is divided into two portions as required by the Port A and Port B definitions. All of the output registers, including the status flip-flops, will be reset whenever the mode is changed. Modes may be combined such that their functional definition can be tailored to almost any I/O structure. For example, Group B can be programmed in Mode 0 to monitor simple switch closings or display computational results, and Group A could be programmed in Mode 1 to monitor a keyboard or tape reader on an interrupt-driven basis.

### Single Bit Set/Reset Feature

Any of the eight bits of Port C can be Set or Reset using a single output instruction. This feature reduces the software requirements in control-based applications.

When Port C is being used as status/control for Port A or B, these bits can be set or reset by using the Bit Set/Reset operation as if they were data output ports.

### Interrupt Control Functions

When the KS82C55A is operating in Mode 1 or Mode 2, control signals are provided for use as interrupt request inputs to the CPU. The interrupt request signals, generated from Port C, can be inhibited or enabled by setting or resetting the associated INTE flip-flop using the Bit Set/Reset function of Port C.

This function allows the Programmer to Enable or Disable a specific I/O device to interrupt the CPU without affecting any other device in the interrupt structure.



### Figure 4: Mode Definitions & Bus Interface



Figure 5: Mode Definition Format



### **INTE Flip-Flop Definition:**

(Bit-Set) - INTE is Set - Interrupt enable (Bit-Reset) - INTE is Reset - Interrupt disable

Note: All mask flip-flops are automatically reset during mode selection and device reset.

### Mode 0 (Basic Input/Output)

This mode provides simple input and output operations for each of the three ports. No handshaking is required. Data is simply written to or read from a specified port.

### Mode 0 Basic Functional Definitions:

- Two 8-bit ports and two 4-bit ports
- · Any port can be input or output
- · Outputs are latched
- · Inputs are not latched
- 16 different Input/Output configurations are possible in this mode.

### Mode 1 (Strobed Input/Output)

This mode transfers I/O data to or from a specified port in conjunction with strobes or handshaking signals. In Mode 1, Port A and Port B use the lines on Port C to generate or accept these handshaking signals.

### Mode 1 Basic Functional Definitions:

- Two Groups (Group A and Group B).
- Each group contains one 8-bit data port and one 4-bit control/data port.
- The 8-bit data port can be either input or output. Both inputs and outputs are latched.
- The 4-bit port is used for control and status of the 8-bit data port.

### Figure 6: Bit Set/Reset Format





## KS82C55A

### Input Control Signal Definitions

**STB** (Strobe Input): A LOW on this input loads data into the input latch.

**IBF (Input Buffer Full F/F):** A HIGH on this output indicates that the data has been loaded into the input latch. IBF is set by the STB input being LOW and is RESET by the rising edge of the RD input.

Figure 7: Mode 0 Configuration



Table 3: Mode 0 Port Definition

**INTR (Interrupt Request):** A HIGH on this output can be used to interrupt the CPU when an input device is requesting service. INTR is set by the STB being a ONE, IBF is a ONE, and INTE is a ONE. It is RESET by the falling edge of RD. This procedure allows an input device to request service from the CPU by simply strobing its data into the Port.

INTE A: Controlled by bit Set/Reset of PC4.

INTE B: Controlled by bit Set/Reset of PC2.

### **Output Control Signal Definition**

**OBF (Output Buffer Full F/F):** The OBF output will go LOW to indicate that the CPU has written data out to the specified port. The OBF F/F will be set by the rising edge of the WR input and reset by the ACK input being low.

**ACK (Acknowledge Input):** A LOW on this input informs the KS82C55A that the data from Port A or Port B has been accepted. (i.e., a response from the peripheral device indicating that it has received the data output by the CPU).

| <b>`</b> . | Control Word Bits |                |                |                |                |                |                |                | Port Direction |         |         |         |  |
|------------|-------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|---------|---------|---------|--|
| Control    |                   |                | Gro            | up A           |                | G              | iroup          | в              | Gro            | up A    | Gro     | oup B   |  |
| Word #     | D <sub>7</sub>    | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | PA7-PA0        | PC7-PC4 | PC3-PC0 | PB7-PB0 |  |
| 0          | 1                 | 0              | 0              | 0              | 0              | 0              | 0              | 0              | OUTPUT         | OUTPUT  | OUTPUT  | OUTPUT  |  |
| 1          | 1                 | 0              | . 0            | 0              | 0              | 0              | 0              | 1              | OUTPUT         | OUTPUT  | INPUT   | OUTPUT  |  |
| 2          | 1                 | 0              | 0              | 0              | 0              | 0              | 1              | 0              | OUTPUT         | OUTPUT  | OUTPUT  | INPUT   |  |
| 3          | 1                 | 0              | 0              | 0              | 0              | 0              | 1              | 1              | OUTPUT         | OUTPUT  | INPUT   | INPUT   |  |
| 4          | 1                 | 0              | 0              | 0              | 1              | 0              | 0              | 0              | OUTPUT         | INPUT   | OUTPUT  | OUTPUT  |  |
| 5          | 1                 | 0              | 0              | 0              | 1              | 0              | 0              | 1              | OUTPUT         | INPUT   | INPUT   | OUTPUT  |  |
| 6          | 1                 | 0              | 0              | 0              | 1              | 0              | 1              | 0              | OUTPUT         | INPUT   | OUTPUT  | INPUT   |  |
| 7          | 1                 | 0              | 0              | 0              | 1              | 0              | 1              | 1              | OUTPUT         | INPUT   | INPUT   | INPUT   |  |
| 8          | 1                 | 0              | 0              | 1              | 0              | 0              | 0              | 0              | INPUT          | OUTPUT  | OUTPUT  | OUTPUT  |  |
| 9          | 1                 | 0              | 0              | 1              | 0              | 0              | 0              | 1              | INPUT          | OUTPUT  | INPUT   | OUTPUT  |  |
| 10         | 1                 | 0              | 0              | 1              | 0              | 0              | 1              | 0              | INPUT          | OUTPUT  | OUTPUT  | INPUT   |  |
| 11         | 1                 | 0              | 0              | 1              | 0              | 0              | 1              | 1              | INPUT          | OUTPUT  | INPUT   | INPUT   |  |
| 12         | 1                 | 0              | 0              | 1              | 1              | 0              | 0              | 0              | INPUT          | INPUT   | OUTPUT  | OUTPUT  |  |
| 13         | 1                 | 0              | 0              | 1              | 1              | 0              | 0              | 1              | INPUT          | INPUT   | INPUT   | OUTPUT  |  |
| 14         | 1                 | 0              | 0              | 1              | 1              | 0              | 1              | 0.             | INPUT          | INPUT   | OUTPUT  | INPUT   |  |
| 15         | 1                 | 0              | 0              | 1              | 1              | 0              | . 1            | 1              | INPUT          | INPUT   | INPUT   | INPUT   |  |



**INTR (Interrupt Request):** A HIGH on this output can be used to interrupt the CPU when an output device has accepted data transmitted by the CPU. INTR is set when ACK is a ONE, OBF is a ONE and INTE is a ONE. It is Reset by the falling edge of WR.

INTE A: Controlled by bit Set/Reset of PC4.

INTE B: Controlled by bit Set/Reset of PC2.

### Mode 2 (Strobed Bidirectional Bus I/O)

This mode provides a means for communicating with a peripheral device on a single 8-bit bus to facilitate both transmitting and receiving of data (bi-directional bus I/O). Handshaking signals maintain proper bus flow discipline in a similar manner to Mode 1. Interrupt generation and enable/disable functions are also available.

### Mode 2 Basic Functional Definitions:

- Used in Group A only.
- One 8-Bit, bi-directional bus port (Port A) and a 5-bit control port (Port C).
- · Both inputs and outputs are latched.
- The 5-bit control port (Port C) is used for control and status of the 8-bit, bi-directional bus port (Port A).



### Figure 8: Mode 1 Input

### **Bidirectional Bus I/O Control Signal Definition**

**INTR (Interrupt Request):** A HIGH on this output can be used to interrupt the CPU for input or output operations.

### **Output Operations**

**OBF (Output Buffer Full):** The OBF output will go LOW to indicate that the CPU has written data into Port A.

**ACK** (Acknowledge): A LOW on this input enables the 3-state output buffer of Port A to send out the data. Otherwise, the output buffer will be in the high impedance state.

INTE1 (The INTE Flip-Flop Associated with OBF): Controlled by bit Set/Reset of  $PC_6$ .

### Input Operations

**STB** (Strobe Input): A LOW on this input loads data into the input latch.

**IBF (Input Buffer Full F/F):** A HIGH on this output indicates that data has been loaded into the input latch.

**INTE2 (The INTE Flip-Flop Associated with IBF):** Controlled by bit Set/Reset of PC<sub>4</sub>.







### Special Mode Combination Considerations

Several combinations of modes are possible. For any combination, some or all of the Port C lines are used for control or status. The remaining bits are either inputs or outputs as defined by a Set Mode command.

The state of all the Port C lines, except the ACK and STB lines, will be placed on the data bus during a read of Port C. In place of the ACK and STB line states, flag status will appear on the data bus in the PC<sub>2</sub>, PC<sub>4</sub>, and PC<sub>6</sub> bit positions as shown in Table 4.

Through a Write Port C command, only the Port C pins programmed as outputs in a Mode 0 group can be written. No other pins can be affected by a Write Port C command, and the interrupt enable flags cannot be accessed. The Set/Reset Port C Bit command must be used to write to any Port C output programmed as an output in a Mode 1 group or to change an interrupt enable flag.

With a Set/Reset Port C Bit command, any Port C line programmed as an output (including INTR, IBF and OBF) can be written, or an interrupt enable flag can be set or reset. Port C lines programmed as inputs, including



### Figure 10: Combinations of Mode 1

ACK and STB lines, are not affected by a Set/Reset Port C Bit command. Writing to the corresponding Port C bit positions of the ACK and STB lines with the Set/Reset Port C Bit command will affect the Group A and Group B interrupt enable flags (see Table 5).

### **Current Drive Capability**

Any output on Port A, B or C can sink or source 2.5mA. Thus the KS82C55A can directly drive Darlington type drivers and high-voltage displays that require such sink or source current.

### **Reading Port C Status**

In Mode 0, Port C transfers data to or from the peripheral device. When the KS82C55A is in Modes 1 or 2, Port C generates or accepts handshaking signals with the peripheral device. Reading Port C allows the programmer to test or verify the status of each peripheral device and change the program flow accordingly.

There is not special instruction to read the status information from Port C. This function is performed by executing a normal read operations of Port C.

### Figure 11: Mode Control Word



### Figure 12: Mode 2





# KS82C55A

### Figure 13: Mode 1/4 Combinations



Figure 14: Mode 1 Status Word Format



Figure 15: Mode 2 Status Word Format

 $\alpha^{*}$ .





3

176

### Table 4: Mode Definition Summary

| PORT      |                                                                                     | MODE 0                                             |                                                                                                                                      |                                                                                                                                      | MODE 2                                                                                                                               |                                                                                                                                      |                                                     |
|-----------|-------------------------------------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| PORT<br>A | PA0<br>PA1<br>PA2<br>PA3<br>PA4<br>PA5<br>PA6<br>PA7                                | All IN<br>or<br>All OUT                            |                                                                                                                                      | AII<br>BIDIRECTIONAL                                                                                                                 |                                                                                                                                      |                                                                                                                                      |                                                     |
| PORT<br>B | $\begin{array}{c} PB_0\\ PB_1\\ PB_2\\ PB_3\\ PB_4\\ PB_5\\ PB_6\\ PB_7\end{array}$ | All IN<br>or<br>All OUT                            |                                                                                                                                      | MODE 0<br>or<br>MODE 1 only                                                                                                          |                                                                                                                                      |                                                                                                                                      |                                                     |
|           |                                                                                     |                                                    | A IN, B IN                                                                                                                           | A IN, B OUT                                                                                                                          | A OUT, B IN                                                                                                                          | A OUT, B OUT                                                                                                                         |                                                     |
| PORT<br>C | PC0<br>PC1<br>PC2<br>PC3<br>PC4<br>PC5<br>PC6<br>PC7                                | All IN<br>or<br>All OUT<br>All IN<br>or<br>All OUT | INTR <sub>B</sub><br>IBF <sub>B</sub><br>STB <sub>B</sub><br>INTR <sub>A</sub><br>STB <sub>A</sub><br>IBF <sub>A</sub><br>I/O<br>I/O | INTR <sub>B</sub><br>OBF <sub>B</sub><br>ACK <sub>B</sub><br>INTR <sub>A</sub><br>STB <sub>A</sub><br>IBF <sub>A</sub><br>I/O<br>I/O | INTR <sub>B</sub><br>IBF <sub>B</sub><br>STB <sub>B</sub><br>INTR <sub>A</sub><br>I/O<br>I/O<br>ACK <sub>A</sub><br>OBF <sub>A</sub> | INTR <sub>B</sub><br>OBF <sub>B</sub><br>ACK <sub>B</sub><br>INTR <sub>A</sub><br>I/O<br>I/O<br>ACK <sub>A</sub><br>OBF <sub>A</sub> | I/O<br>I/O<br>INTRA<br>STBA<br>IBFA<br>ACKA<br>OBFA |

Table 5: Interrupt Enable Flags in Modes 1 and 2

| Interrupt Enable Flag | Position        | Alternate Port C Pin Signal (Mode)                                  |
|-----------------------|-----------------|---------------------------------------------------------------------|
| INTEB                 | PC <sub>2</sub> | ACK <sub>B</sub> (Output Mode 1) or STB <sub>B</sub> (Input Mode 1) |
| INTE <sub>A2</sub>    | PC <sub>4</sub> | STB <sub>A</sub> (Input Mode 1 or Mode 2)                           |
| INTE <sub>A1</sub>    | PC <sub>6</sub> | ACK <sub>A</sub> (Output Mode 1 or Mode 2)                          |



Figure 16: Keyboard and Display Interface

### **APPLICATIONS**

The KS82C55A is a very powerful device for interfacing peripheral equipment to the microcomputer system. It is flexible enough to interface almost any I/O device without the need for additional external logic.

Each peripheral device in a microcomputer system usually has a service routine associated with it. The routine manages the software interface between the device and the CPU. The functional definition of the KS82C55A is programmed by the I/O service routine and becomes an extension of the system software. By examining the interface characteristics of the I/O device for both data transfer and timing, and matching this information to the examples and tables in the Operational Description, a Control Word can easily be developed to initialize the KS82C55A to exactly fit the application. Figures 16 through 22 illustrate a few examples of typical KS82C55A applications.

REQUEST PC<sub>3</sub> PA, R٥ PA R1 PA: R<sub>2</sub> FULLY DECODED KEYBOARD PA; R<sub>3</sub> R PA, PA: R5 MODE 1 (INPUT) SHIFT PA, CONTROL PA-PC STROBE PC ACK KS82C55A PBo Bn PB 81 P8: B2 BURROUGHS SELF-SCAN DISPLAY PB-Ba PB. B4 PB<sub>5</sub> **B**• MODE 1 (OUTPUT) P8/ BACKSPACE PB: CLEAR PC-DATA READY PC<sub>2</sub> ACK BLANKING PC PC; PCo CANCEL WORD INTERRUPT EQUEST

Figure 17: Printer Interface









# KS82C55A

Figure 19: D/A, A/D







Figure 20: Basic Floppy Disc Interface



Figure 22: Machine Tool Controller





### **Table 6: Recommended Operating Conditions**

| DC Supply Voltage           | DC Supply Voltage |                |  |  |  |  |
|-----------------------------|-------------------|----------------|--|--|--|--|
| Operating Temperature Range | Commercial        | 0°C to 70°C    |  |  |  |  |
|                             | Industrial        | -40°C to +85°C |  |  |  |  |

### **Table 7: Absolute Maximum Ratings**

| DC Supply Voltage                    | +7.0V                                      |
|--------------------------------------|--------------------------------------------|
| Input, Output or I/O Voltage Applied | $V_{\rm SS}$ – 0.5V to $V_{\rm CC}$ + 0.5V |
| Storage Temperature Range            | –65°C to +150°C                            |
| Maximum Package Power Dissipation    | 1W '                                       |

Note: Stresses beyond those listed above may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

### Table 8: Capacitance ( $T_A = 25^{\circ}C$ , $V_{CC} = 0V$ , $V_{IN} = +5V$ or $V_{SS}$ )

| Symbol           | Parameter         | Test Conditions                 | Тур | Units |
|------------------|-------------------|---------------------------------|-----|-------|
| C <sub>I/O</sub> | I/O Capacitance   | Inmeasured Pips Returned to Vac | 20  | pF    |
| C <sub>IN</sub>  | Input Capacitance |                                 | 10  | pF    |

### Table 9: DC Characterisitcs (T<sub>A</sub> = 0°C to 70°C, V<sub>CC</sub> = 5V $\pm$ 10%, V<sub>SS</sub> = 0V)

|                   |                                        |                                                                                                                                                                                                                                                | Lim                          | nits            |        |
|-------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----------------|--------|
| Symbol            | Parameter                              | Test Conditions                                                                                                                                                                                                                                | Min                          | Max             | Unit   |
| Icc               | V <sub>CC</sub> Supply Current         | (Note 3)                                                                                                                                                                                                                                       |                              | 10              | mA     |
| ICCSB             | V <sub>CC</sub> Supply Current-Standby | $\begin{array}{l} V_{CC} = 5.5V, \ V_{IN} = V_{CC} \ or \ V_{SS} \\ Port \ Conditions: \\ If \ I/P = Open/High \\ - O/P = Open \ Only \\ With \ Data \ Bus = High/Low \\ - CS = High \\ - Reset = Low \\ Pure \ Inputs = Low/High \end{array}$ |                              | 10              | μΑ     |
| IDAR              | Darlington Drive Current               | Ports A, B, C<br>R <sub>EXT</sub> = 750Ω, V <sub>EXT</sub> = 1.5V                                                                                                                                                                              | ±2.5                         |                 | mA     |
| l <sub>IL</sub>   | Input Leakage Current                  | $V_{IN} = V_{CC}$ to 0V (Note 1)                                                                                                                                                                                                               |                              | ±1              | μA     |
| 1 <sub>OFL</sub>  | Output Float Leakage Current           | $V_{IN} = V_{CC}$ to 0V (Note 2)                                                                                                                                                                                                               |                              | ±10             | μA     |
| 1 <sub>РНН</sub>  | Port Hold High Leakage Current         | V <sub>OUT</sub> = 3.0V (Ports A, B, C)                                                                                                                                                                                                        | -50                          | -300            | μA     |
| I <sub>PHHO</sub> | Port Hold High Overdrive Current       | V <sub>OUT</sub> = 3.0V                                                                                                                                                                                                                        | +350                         |                 | μA     |
| IPHL              | Port Hold Low Leakage Current          | V <sub>OUT</sub> = 1.0V (Port A Only)                                                                                                                                                                                                          | +50                          | +300            | μA     |
| IPHLO             | Port Hold Low Overdrive Current        | V <sub>OUT</sub> = 0.8V                                                                                                                                                                                                                        | -350                         |                 | μA     |
| VIH               | Input High Voltage                     |                                                                                                                                                                                                                                                | 2.0                          | V <sub>CC</sub> | V      |
| V <sub>IL</sub>   | Input Low Voltage                      |                                                                                                                                                                                                                                                | -0.5                         | 0.8             | V      |
| V <sub>OH</sub>   | Output High Voltage                    | I <sub>OH</sub> = -2.5mA<br>I <sub>OH</sub> = -100μA                                                                                                                                                                                           | 3.0<br>V <sub>CC</sub> - 0.4 |                 | V<br>V |
| V <sub>OL</sub>   | Output LOW Voltage                     | I <sub>OL</sub> = 2.5mA                                                                                                                                                                                                                        |                              | 0.4             | V      |

Notes: 1. Pins A1, A0, CS, WR, RD, Reset. 2. Data Bus; Ports B, C. 3. Outputs Open.



| Symbol           | Parameter                                   | Test Conditions       | Limits (8MHz) |     | Limits (10MHz) |     |          |
|------------------|---------------------------------------------|-----------------------|---------------|-----|----------------|-----|----------|
|                  |                                             |                       | Min           | Max | Min            | Max | Units    |
| t <sub>AD</sub>  | ACK = 0 to Output                           |                       |               | 175 |                | 125 | ns       |
| t <sub>AIT</sub> | ACK = 1 to INTR = 1                         |                       |               | 150 |                | 100 | ns       |
| t <sub>AK</sub>  | ACK Pulse Width                             |                       | 200           |     | 100            |     | ns       |
| t <sub>AOB</sub> | ACK = 0 to OBF = 1                          |                       |               | 150 |                | 100 | ns       |
| t <sub>AR</sub>  | Address Strobe Before RDI                   |                       | 0             |     | 0              |     | ns       |
| t <sub>AW</sub>  | Address Strobe Before WRI                   |                       | 0             |     | 0              |     | ns       |
| t <sub>DF</sub>  | RD ≠ Data Floating<br>RDt to Data Floating  |                       | 10            | 75  | 10             | 75  | ns       |
| t <sub>DW</sub>  | Data Setup Time Before WRt                  |                       | 100           |     | 50             |     | ns       |
| t <sub>HR</sub>  | Peripheral Data After RD                    |                       | 0             |     | 0              |     | ns       |
| t <sub>IR</sub>  | Peripheral Data Before RD                   |                       | 0             |     | 0              |     | ns       |
| t <sub>KD</sub>  | ACK = 1 to Output Float                     |                       | 20            | 250 | 20             | 175 | ns       |
| t <sub>PH</sub>  | Peripheral Data After STB High              |                       | 50            |     | 40             |     | ns       |
| t <sub>PS</sub>  | Peripheral Data Before STB High             |                       | 20            |     | 20             |     | ns       |
| t <sub>RA</sub>  | Address Hold Time After RDt                 |                       | 0             |     | 0              |     | ns       |
| t <sub>RD</sub>  | Data Delay from RDI                         |                       |               | 120 |                | 95  | ns       |
| t <sub>RES</sub> | Reset Pulse Width                           | See Note 2            | 500           |     | 400            |     | ns       |
| t <sub>RIB</sub> | RD = 1 to IBF = 0                           |                       |               | 150 |                | 120 | ns       |
| t <sub>RIT</sub> | $\overline{RD} = 0$ to INTR = 0             |                       |               | 200 |                | 160 | ns       |
| t <sub>RR</sub>  | RD Pulse Width                              |                       | 150           |     | 100            |     | ns       |
| t <sub>RV</sub>  | Recovery Time Between RD/WR                 |                       | 200           |     | 100            |     | ns       |
| t <sub>SIB</sub> | STB = 0 to IBF = 1                          |                       |               | 150 |                | 100 | ns       |
| t <sub>SIT</sub> | STB = 1 to INTR = 1                         |                       |               | 150 |                | 100 | ns       |
| t <sub>ST</sub>  | STB Pulse Width                             |                       | 100           |     | 50             |     | ns       |
| t <sub>WA</sub>  | Address Hold Time After WRt                 | Ports A & B<br>Port C | 20<br>20      |     | 10<br>10       |     | ns<br>ns |
| t <sub>WB</sub>  | WR = 1 to Output                            |                       |               | 350 |                | 150 | ns       |
| twp              | Data Hold Time After WRt                    | Ports A & B<br>Port C | 30<br>30      |     | 20<br>20       |     | ns<br>ns |
| t <sub>WIT</sub> | WR = 0 to INTR = 0                          | See Note 1            |               | 200 |                | 160 | ns       |
| t <sub>WOB</sub> | $\overline{WR} = 1$ to $\overline{OBF} = 0$ |                       |               | 150 |                | 120 | ns       |
| t <sub>ww</sub>  | WR Pulse Width                              | <u> </u>              | 100           |     | 70             |     | ns       |

### Table 10: AC Characteristics (T<sub>A</sub> = 0°C to 70°C, V<sub>CC</sub> = 5V $\pm$ 10%, V<sub>SS</sub> = 0V)

Notes: 1. INTR! may occur as early as WRI.

2. Width of initial Reset pulse after power on must be at least 50usec. Subsequent Reset pulses may be 500ns minimum.



1.80

### Figure 23: Timing Diagrams

### a) Mode 0 (Basic Input)



### b) Mode 0 (Basic Output)



c) Mode 1 (Strobed Input)




182

## d) Mode 1 (Strobed Output)



e) Mode 2 (Bidirectional)





# KS82C55A

## f) Write Timing



## g) Read Timing



Figure 24: AC Testing I/O Waveform









#### PACKAGE DIMENSIONS





Plastic Package

PLCC Package

## **ORDERING INFORMATION & PRODUCT CODE DIMENSIONS**



SAMSUNG products are designated by a Product Code. When ordering, please refer to products by their full code. For unusual, and/or specific packaging or processing requirements not covered by the standard product line, please contact the SAMSUNG MOS Products Group.



# KS82C59A

## PROGRAMMABLE INTERRUPT CONTROLLER

## FEATURES

- Pin and functional compatibility with the industry standard 8259/8259A
- TTL input/output compatibility
- Low power CMOS Implementation
- Compatible with 8080/85, 8086/88, 80286/388 and 68000 family microprocessor systems
- Eight level priority controller
- Expandable to 64 levels
- Programmable interrupt modes, with each interrupt maskable
- Edge- or level-triggered interrupt request inputs
- Polling operation
- Fully static design

## DESCRIPTION

The KS82C59A is a high performance, completely programmable interrupt controller. It can process eight interrupt request inputs, assigning a priority level to each one, and is cascadable up to 64 interrupt requests. Individual interrupting sources are maskable. Its two modes of operation (Call and Vector) allow it to be used with a wide variety of microprocessors.

Featuring fully static, very high speed operation, the KS82C59A is designed to relieve the system CPU from polling in a multi-level priority interrupt system. Its very low power consumption makes it useful in portable systems and systems with low power standby modes.





Figure 2a: 28-Lead PLCC



Figure 1: Block Diagram of KS82C59A

Figure 2b: Pin Configuration



# KS82C59A

#### Table 1: Pin Descriptions

| Table 1: Pin       | Descriptions        |            |                                                                                                                                                                                                                                                                                                                        |
|--------------------|---------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol             | Pin<br>(28-Pin DIP) | Туре       | Name and Function                                                                                                                                                                                                                                                                                                      |
| A <sub>0</sub>     | 27                  | <b>I</b>   | $A_0$ Address Line: This signal acts in conjunction with the $\overline{CS}$ , $\overline{WR}$ and $\overline{RD}$ signals. It is used by the KS82C59A to decipher various Command Words written by the CPU, and Status information read by the CPU. It is typically connected to the CPU-A <sub>0</sub> address line. |
| CAS <sub>0-2</sub> | 12, 13, 15          | 1/0        | <b>Cascade Line:</b> These signals are outputs for the master KS82C59A, and inputs for slaved KS82C59As. The CAS lines are used as a private bus by a KS82C59A master to control a multiple KS82C59A system structure.                                                                                                 |
| CS                 | 1                   | - <b>I</b> | Chip Select: An active LOW signal used to enable $\overline{RD}$ and $\overline{WR}$ communication between the CPU and the KS82C59A. Note that INTA functions are independent of $\overline{CS}$ .                                                                                                                     |
| D7-D0              | 4-11                | 1/0        | <b>Data Bus:</b> Bidirectional, 3-state, 8-bit data bus for the transfer of control, status and interrupt vector information.                                                                                                                                                                                          |
| INT                | 17                  | 0          | Interrupt: This signal goes HIGH when a valid interrupt request is asserted. It is used to interrupt the CPU, thus, it is connected to the CPU's interrupt pin.                                                                                                                                                        |
| INTA               | 26                  | 1          | <b>Interrupt Acknowledge:</b> Signal used to enable the KS82C59A interrupt vector data onto the data bus by a sequence of interrupt acknowledge pulses issued by the CPU.                                                                                                                                              |
| IR <sub>0-7</sub>  | 18–25               | ł          | Interrupt Requests: Asynchronous input signals. An interrupt request is executed by raising an IR input (LOW to HIGH), and holding it HIGH until it is acknowledged (Edge Triggered Mode), or just by a HIGH level on an IR input (Level Triggered Mode).                                                              |
| RD                 | 3                   | 1          | <b>Read:</b> Active LOW signal used to enable the KS82C59A to output status information onto the data bus for the CPU.                                                                                                                                                                                                 |
| SP/EN              | 16                  | 1/0        | Slave Program/Enable Buffer: Active LOW, dual function control signal. When in the <i>Buffered Mode</i> its can be used as an output to control buffer transceivers $(EN)$ . When not in the buffered mode it is used as an input to designate a master $(SP = 1)$ or a slave $(SP = 0)$ .                             |
| V <sub>CC</sub>    | 28                  | —          | Power: 5V ± 10% DC Supply.                                                                                                                                                                                                                                                                                             |
| V <sub>SS</sub>    | 14                  | —          | Ground: 0V.                                                                                                                                                                                                                                                                                                            |
| WR                 | 2                   | . 1        | Write: Active LOW signal used to enable the KS82C59A to accept command words from the CPU.                                                                                                                                                                                                                             |



186

## FUNCTIONAL DESCRIPTION

The KS82C59A Programmable Interrupt Controller is designed for use in interrupt-driven micro-computer systems. Acting as an overall peripherals manager, its functions include:

- Accepting interrupt requests from assorted peripheral devices
- Determining which is the highest priority
- Establishing whether or not the new interrupt is of a higher priority than any interrupt which might be currently being serviced, and if so,
- Issuing an interrupt to the CPU
- Then providing the CPU with the *interrupt service* routine address of the interrupting peripheral

Each peripheral device usually has a specific interrupt service routine which is particular to its operational or functional requirements within the system. The KS82C59A can be programmed to hold a pointer to the service routine addresses associated with each of the peripheral devices under its control. Thus when a peripheral interrupt is passed through to the CPU, the KS82C59A can set the CPU Program Counter to the interrupt service routine required. These pointers (or vectors) are addresses in a vector table.

The KS82C59A is intended to run in one of two major operational modes, according to the type of CPU being used in the system. The *CALL Mode* is used for 8085 type microprocessor systems, while the *VECTOR Mode* is reserved for those systems using more sophisticated processors such as the 8088/86, 80286/386 or 68000 family.

In either mode, the KS82C59A can manage up to eight interrupt request levels individually, with a maximum capability of up to 64 interrupt request levels when cascaded with other KS82C59As. A selection of priority modes is also available such that interrupt requests can be processed in a number of different ways to meet the requirements of a varity of system configurations.

Priority modes can be changed or reconfigured dynamically at any time during system operation using the operation command words (OCWs), allowing the overall interrupt structure to be defined for a complete system. Note that the KS82C59A is programmed by the system software *as an I/O peripheral.*  The major functional components of the KS82C59A are laid out in the block diagram of Figure 1. Vector data and device programming information are transferred from the system bus to the KS82C59A via the 3-state, bidirectional Data Bus Buffer which is connected to the internal bus of the controller. Control data between the KS82C59A and the CPU, and between master and slave KS82C59A devices, is managed by one of three functional blocks:

- The Read/Write Control block processes CPU-initiated reads and writes to the KS82C59A registers
- The Control Logic block receives and generates the signals that control the sequence of events during an interrupt
- The Cascade Control block is used to operate a private bus (CAS<sub>0</sub>-CAS<sub>2</sub>) connecting a master and up to 8 slave KS82C59As.

Programming data passed over the system bus is saved in the initialization and Command Word Registers. Note that the contents of these registers cannot be read back by the CPU.

Peripheral interrupt requests ( $IR_0-IR_7$ ) are handled by the functional blocks comprising the Interrupt Request Register (IRR), the Interrupt Mask Register (IMR), the In-Service Register (ISR) and the Priority Decision Logic block. Interrupt requests are received at the IRR, the IMR masks those interrupts which cannot be accepted by the KS82C59A, and the ISR shows those interrupt priority levels which are being serviced. These three registers can all be read by the CPU under software control. The Priority Decision Logic block determines which interrupt will be processed next according to a variety of indicators which include the current priority, mode status, current interrupt mask and interrupt service status.

The actual operation of the KS82C59A and its many modes are described in the section following device specifications and characteristics.

#### **OPERATIONAL DESCRIPTION**

The KS82C59A is designed to operate in one of two mutually exclusive modes, selected according to the type of system processor used: **Call Mode** for 8080/85 type processors, and **Vector Mode** for 8088/86 and 80286/386 type processors. The major difference between



KS82C59A

these two modes is the way in which interrupt service routine address data is passed to the system CPU. Unless specifically programmed to the contrary, the KS82C59A defaults to the CALL Mode of operation, (see section on Programming).

#### Call Mode

In CALL mode, the *interrupt service routine address* is passed in two steps, in response to three Interrupt Acknowledge (INTA) signals sent by the CPU to the KS82C59A. In a system containing a single Interrupt Controller, the sequence of steps to respond to a peripheral interrupt request is outlined below, and shown graphically in Figure 4. The interrupt service routine addresses are loaded into the KS82C59A during the initialization procedures.

#### Step Event Sequence

- 1 One or more interrupt request lines (IR<sub>0</sub>-IR<sub>7</sub>) are raised HIGH, setting corresponding IRR bits.
- 2 The requests are evaluated by the KS82C59A, and if their priority is high enough, and if they are not masked, the INT signal is sent to the CPU.
- 3 The CPU acknowledges the INT with an interrupt acknowledge (INTA).
- 4 On receipt of the first INTA, the KS82C59A sets the highest priority ISR bit, and resets the corresponding IRR bit. In addition, the KS82C59A sends a CALL instruction 0CDH) to the CPU via the data bus.
- 5 The CALL instruction causes the CPU to send two more INTA signals to the KS82C59A.
- 6 On receipt of the second INTA signal, the KS82C59A sends the low order 8-bit address byte to the CPU via the data bus. On receipt of the third INTA, the high order address byte is sent to the CPU.
- 7 This completes the 3-byte CALL instruction procedure. The ISR bit is reset at the end of the interrupt sequence by EOI command, except in the Automatic EOI mode, where the ISR bit is reset automatically at the end of the third INTA.

#### **Vector Mode**

In VECTOR mode, the interrupt service routine address is calculated by the CPU from a one byte *interrupt vector* supplied by the KS82C59A. The significant bits  $T_{7-3}$  of the interrupt vectors are loaded into the KS82C59A during the initialization procedures.



The sequence of steps that occur to respond to a peripheral interrupt request in Vector mode are outlined below and illustrated in Figure 7.

#### Step Event Sequence

- 1 One or more interrupt request lines (IR<sub>0</sub>-IR<sub>7</sub>) are raised HIGH, setting corresponding IRR bits.
- 2 The requests are evaluated by the KS82C59A, and if their priority is high enough, and if they are not masked, an INT signal is sent to the CPU.
- 3 The CPU acknowledges the INT with an interrupt acknowledge (INTA).
- 4 Upon receipt of the first INTA signal from the CPU, the KS82C59A sets the highest priority ISR bit and resets the corresponding IRR bit. The KS82C59A data bus buffer is *not* active during this cycle (high impedance state).
- 5 Upon receipt of the second INTA signal generated by the CPU, the KS82C59A sends an 8-bit *interrupt vector* to the CPU via the data bus.
- 6 This completes the 1-byte VECTOR mode procedure. In the Automatic End-of-Interrupt (AEOI) mode, the ISR bit is reset at the end of the second INTA.

In EOI mode, the ISR bit remains set until an appropriate EOI command is received at the end of the interrupt sequence.

The interrupt sequence procedures, when several KS82C59As are cascaded together, is shown for both CALL and VECTOR modes in Figures 5 and 8, respectively.



## Figure 4: CALL Mode Operation (Single KS82C59A Systems)





189

## Figure 5: CALL Mode Operation (Cascaded KS82C59A Systems)





## Figure 6: CALL Mode Address Byte Sequence

## CONTENTS OF FIRST INTERRUPT VECTOR BYTE

|      | D, | D <sub>6</sub> | D <sub>5</sub> | D₄ | D3 | D <sub>2</sub> | D <sub>1</sub> | Do |
|------|----|----------------|----------------|----|----|----------------|----------------|----|
| CALL | 1  | 1              | 0              | 0  | 1  | 1              | 0              | 1  |

The lower address of the appropriate service routine is enabled onto the data bus during the second INTA pulse.

When the Interval = 4, bits  $A_5\text{-}A_7$  are programmed, and  $A_0\text{-}A_4$  are inserted automatically by the KS82C59A.

When the Interval = 8, bits  $A_8$  and  $A_7$  only are programmed, with  $A_0\text{-}A_5$  inserted automatically by the KS82C59A.

#### CONTENTS OF SECOND INTERRUPT VECTOR BYTE

|    |                | INTERVAL = 4   |                |                |    |                |                |    |  |
|----|----------------|----------------|----------------|----------------|----|----------------|----------------|----|--|
| IR | D7             | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D3 | D <sub>2</sub> | D <sub>1</sub> | Do |  |
| 7  | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | 1              | 1  | 1              | 0              | 0  |  |
| 6  | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | 1              | 1  | 0              | O              | 0  |  |
| 5  | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | 1              | 0  | 1              | 0              | 0  |  |
| 4  | Α,             | A <sub>6</sub> | A <sub>5</sub> | 1              | 0  | 0              | 0              | 0  |  |
| 3  | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | 0              | 1  | 1              | 0              | 0  |  |
| 2  | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | 0              | 1  | 0              | 0              | 0  |  |
| 1  | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | 0              | 0  | 1              | 0              | 0  |  |
| 0  | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | 0              | 0  | 0              | 0              | 0  |  |

|    |                | INTERVAL = 8   |                |                |                |                |                |    |  |
|----|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----|--|
| IR | D7             | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | Do |  |
| 7  | A <sub>7</sub> | A <sub>6</sub> | 1              | 1              | 1              | 0              | 0              | 0  |  |
| 6  | A <sub>7</sub> | A <sub>6</sub> | 1              | 1              | 0              | 0              | 0              | 0  |  |
| 5  | A <sub>7</sub> | A <sub>6</sub> | 1              | 0              | 1              | 0              | 0              | 0  |  |
| 4  | A <sub>7</sub> | A <sub>6</sub> | 1              | 0              | 0              | 0              | 0              | 0  |  |
| 3  | A <sub>7</sub> | A <sub>6</sub> | 0              | 1              | 1              | 0              | 0              | 0  |  |
| 2  | A <sub>7</sub> | A <sub>6</sub> | 0              | 1              | 0              | 0              | 0              | 0  |  |
| -1 | A <sub>7</sub> | A <sub>6</sub> | 0              | 0              | 1              | 0              | 0              | 0  |  |
| 0  | A <sub>7</sub> | A <sub>6</sub> | 0              | 0              | 0              | 0              | 0              | 0  |  |

During the third INTA pulse, the higher address of the appropriate service routine is enabled onto the bus. This address was initially programmed as byte 2 of the initialization sequence  $(A_g-A_{15})$ .

#### CONTENTS OF THIRD INTERRUPT VECTOR BYTE

| D <sub>7</sub>  | D <sub>6</sub>  | D <sub>5</sub>  | D4              | $D_3$           | D <sub>2</sub>  | D1             | Do             |
|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|----------------|
| A <sub>15</sub> | A <sub>14</sub> | A <sub>13</sub> | A <sub>12</sub> | A <sub>11</sub> | A <sub>10</sub> | A <sub>9</sub> | A <sub>8</sub> |



## Figure 7: Vector Mode Operation (Single KS82C59A Systems)





# KS82C59A

## Figure 8: Vector Mode Operation (Cascaded KS82C59A Systems)





#### Figure 9: Vector Mode Address Byte

## CONTENTS OF FIRST INTERRUPT VECTOR BYTE 8086, 8088, 80286 MODE

| IR | D7 | D <sub>6</sub> | D <sub>5</sub> | D4             | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | Do |
|----|----|----------------|----------------|----------------|----------------|----------------|----------------|----|
| 7  | T, | T <sub>6</sub> | T <sub>5</sub> | T4             | Тз             | 1              | 1              | 1  |
| 6  | T, | T <sub>8</sub> | T <sub>5</sub> | T <sub>4</sub> | Тз             | 1              | 1              | 0  |
| 5  | T, | T <sub>6</sub> | T <sub>5</sub> | Т4             | Тз             | 1              | 0              | 1  |
| 4  | т, | T <sub>6</sub> | T <sub>5</sub> | Т4             | Тз             | 1              | 0              | 0  |
| 3  | т, | те             | T <sub>5</sub> | Т4             | Тз             | 0              | 1              | 1  |
| 2  | т, | T <sub>6</sub> | T <sub>5</sub> | Т4             | T <sub>3</sub> | 0              | 1              | 0  |
| 1  | т, | T <sub>6</sub> | T <sub>5</sub> | T <sub>4</sub> | Тз             | 0              | 0              | 1  |
| 0  | T, | T <sub>6</sub> | Т5             | T <sub>4</sub> | Тз             | 0              | 0              | 0  |

The value T<sub>7</sub> to T<sub>3</sub> is programmed during byte 2 of the initialization (ICW<sub>2</sub>). During the second INTA pulse, the interrupt vector of the appropriate service routine is enabled onto the bus. The low order three bits are supplied by the KS82C59A according to the IR input causing the interrupt.

#### Table 7: KS82C59A Registers

#### REGISTERS

The KS82C59A contains a number of registers, used to keep track of interrupts which are being serviced, or pending, as well as those which are masked. These registers are described in Table 7. They can be written to using the *command word* structure, or in the case of IRR, are set by external peripheral devices requesting interrupt service. The contents of all registers can be read by the CPU for status updates (see Table 9).

| Symbol | Name                       | Function                                                                                                                                                                                              |
|--------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IMR    | Interrupt Mask Register    | An 8-bit wide register that contains the interrupt request lines which are masked.                                                                                                                    |
| IRR    | Interrupt Request Register | An 8-bit wide register that contains the levels requesting an interrupt to be acknowledged. The highest request level is reset from the IRR when an interrupt is acknowledged, (not affected by IMR). |
| ISR    | In-Service Register        | An 8-bit wide register that contains the priority levels which are being serviced. The ISR is updated when an <i>End of Interrupt</i> Command (EOI) is received.                                      |

#### Table 8: Register Read/Write Operations

| Operations                                                                                                  |                                                                            |                                                                                                                                               | Bit | Bit Programming |        |                  |  |  |
|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------|--------|------------------|--|--|
| KS82C59A                                                                                                    | CPU                                                                        | Other Conditions                                                                                                                              | CS  | RD              | WR     | A <sub>0</sub> . |  |  |
| IRR to Data Bus<br>ISR to Data Bus                                                                          | IRR Read<br>ISR Read                                                       | IRR set by OCW <sub>3</sub><br>ISR set by OCW <sub>3</sub>                                                                                    | 0   | 0               | 1      | 0                |  |  |
| Polling data to Data Bus                                                                                    | Polling                                                                    | Polling data is read instead of IRR and ISR                                                                                                   |     | _               |        |                  |  |  |
| IMR to Data Bus                                                                                             | IMR Read                                                                   |                                                                                                                                               | 0   | 0               | 1      | 1                |  |  |
| Data Bus to ICW <sub>1</sub> Reg.<br>Data Bus to OCW <sub>2</sub> Reg.<br>Data Bus to OCW <sub>3</sub> Reg. | ICW <sub>1</sub> Write<br>OCW <sub>2</sub> Write<br>OCW <sub>3</sub> Write | Set $ICW_1$ (D <sub>4</sub> = 1)<br>Set $OCW_2$ (D <sub>4</sub> , D <sub>3</sub> = 0)<br>Set $OCW_3$ (D <sub>4</sub> = 0, D <sub>3</sub> = 1) | 0   | 1               | 0      | 0                |  |  |
| Data Bus to ICW <sub>2</sub> Reg.<br>Data Bus to ICW <sub>3</sub> Reg.<br>Data Bus to ICW <sub>4</sub> Reg. | ICW <sub>2</sub> Write<br>ICW <sub>3</sub> Write<br>ICW <sub>4</sub> Write | Refer to section on Control<br>Words for ICW <sub>2</sub> -ICW <sub>4</sub><br>writing procedure                                              | 0   | 1               | 0      | 1                |  |  |
| Data Bus to IMR                                                                                             | OCW <sub>1</sub> Write                                                     | After initialization                                                                                                                          |     | •               | 1      |                  |  |  |
| Data Bus set to High<br>Impedance State                                                                     |                                                                            |                                                                                                                                               | 0   | 1<br>X          | 1<br>X | X<br>X           |  |  |
| Illegal State                                                                                               |                                                                            |                                                                                                                                               | 0   | 0               | 0      | Х                |  |  |



#### **PROGRAMMING COMMANDS**

The KS82C59A is initialized and programmed with special command words issued by the CPU. These commands fall into two major categories: *Initialization Command Words* ( $ICW_1$ – $ICW_4$ ), and *Operational Command Words* ( $OCW_1$ – $OCW_3$ ). Initialization commands are used to bring the KS82C59A to a known state when the system is first activated, or after a system restart.

Operational commands are used once the KS82C59A is in operation (and *after* it has been initialized), to set, or alter specific interrupt program modes. The format and use of these two command types is described below.

#### INITIALIZATION COMMANDS

The KS82C59A is initialized by a sequence of 2 to 4 command words (ICWs), where the actual number of commands sent depends on the system configuration, and the initial operating modes to be programmed. Note that *each* KS82C59A in the system *must* be initialized before operations begin in earnest (Figure 11).

The initialization sequence is started when the CPU sends  $A_0 = 0$  and ICW<sub>1</sub> with  $D_4 = 1$  (Figure 10). During initialization, the events below occur automatically:

- Edge sense circuit is reset. Thus, after initialization, an interrupt request must make a LOW-to-HIGH transition to be recognized.
- IMR is cleared (Interrupts enabled).
- The priority of IR7 is set to 7 (the lowest priority).
- Special Mask Mode is reset.
- · Status read is set to IRR.
- If SNGL bit of ICW<sub>1</sub> = 1, then no ICW<sub>3</sub> will be issued.
- If IC<sub>4</sub> bit of ICW<sub>1</sub> = 0, then functions selected in ICW<sub>4</sub> are reset: Non-buffered Mode, no Automatic EOI, Call Mode operation.
- If IC<sub>4</sub> = 1, then KS82C59A will expect ICW<sub>4</sub>.

#### Bit Definitions (ICW<sub>1</sub>, ICW<sub>2</sub>)

- IC<sub>4</sub> Set if ICW<sub>4</sub> is to be issued. This bit *must* be set for systems operating in Vector Mode.
- SNGL Set if this KS82C59A is not cascaded to other KS82C59As in the system (ICW<sub>3</sub> not issued). When KS82C59As are cascaded, SNGL is reset and ICW<sub>3</sub> is issued.
- ADI CALL Address Interval. If ADI = 1, then interval = 4. If ADI = 0, then interval = 8.

- LTIM Level Trigger Mode. If LTIM = 1, edge detect logic on the IR inputs is disabled, and the KS82C59A operates in level triggered mode.
- A<sub>5-15</sub> Service routine Page Starting Address (Call Mode). In a single KS82C59A system, the 8 interrupt request levels generate CALLs to 8 equally spaced locations in memory. These are spaced at intervals of either 4 or 8 memory locations according to the ADI value. Thus, the vector tables associated with each KS82C59A in the system occupy pages of 32 or 64 byte, respectively.

Bits  $A_0$ - $A_4$  are automatically inserted to give an address length of 2 bytes ( $A_0$ - $A_{15}$ ).

Note that the 8-byte interval is compatible with KS80C85B restart instructions.

A<sub>11-15</sub> Service routine Vector Address Byte. In the vector mode, bits A<sub>11</sub>-A<sub>15</sub> are inserted in the five most significant places of the vector byte. The three least significant bits are inserted by the KS82C59A according to the interrupt request level. The ADI (Address Interval) and A<sub>5</sub>-A<sub>10</sub> bits are ignored.

#### Bit Definitions (ICW<sub>3</sub>)

This word is read only when SNGL = 0 in  $ICW_1$  (cascading is used).

 Master Mode: Sent to the master KS82C59A, each bit of ICW<sub>3</sub> represents a potential slave device connected to an IR input. If a slave exists, the corresponding bit in ICW<sub>3</sub> is set. Where a slave is not attached to an IR input of the master, the corresponding bit is reset.

In operation, the master outputs byte 1 of the interrupt sequence to the bus, then enables the appropriate slave (via the cascade bus  $CAS_{0-2}$ ) to output bytes 2 and 3 (Call Mode) or byte 2 only (Vector Mode).

 Slave Mode: When sent to a slave KS82C59A, bits ID<sub>0-2</sub> contain the slave address on the cascade bus. Each slave device in the system *must* be initialized with a unique address. Remaining bits are not used.

In operation, the slave compares the cascade input to its 3-bit address and if they match, outputs byte 2 and 3 (Call Mode), or byte 2 only (Vector Mode) to the bus.

#### **Bit Definitions (ICW<sub>4</sub>)**

This word is used only when bit  $IC_4$  in  $ICW_1$  is set. Note that only five bits are used.



# KS82C59A

- $\mu$ PM Microprocessor System Mode:  $\mu$ PM = 0 for Call Mode,  $\mu$ PM = 1 for Vector Mode.
- AEOI This bit is set if the Automatic End of Interrupt Mode is to be programmed.
- M/S When the Buffered Mode is selected, the M/S bit is used to determine the master/slave programming. That is: M/S = 1 indicates the device is a master, while M/S = 0 indicates a slave. If the BUF bit is not set, M/S is not used.
- BUF The Buffered Mode is programmed by setting <u>BUF</u> = 1. In buffered mode, the output pin <u>SP/EN</u> becomes an enable output, and the M/S bit determines whether the device is a master or a slave.
- SFNM Special Fully Nested Mode is programmed by setting SFNM = 1.

## Figure 10: Initialization Flow Chart



#### **OPERATIONAL COMMANDS**

Once the KS82C59A has been initialized, it can accept and process interrupt requests received on its IR input lines. Interrupts are processed according to the modes programmed during the initialization process. A number of commands, sent to the KS82C59A from the CPU, allow the programmed modes or the interrupt request priorities to be changed on the fly during operation. These commands are described below (and Figure 12):

## Bit Definitions (OCW<sub>1</sub>)

OCW<sub>1</sub> is used to set and clear mask bits in the IMR, thus enabling or disabling specific IR inputs. In the *Special Mask Mode*, the ISR is also masked.

•  $M_{0-7}$  Bits  $M_{0-7}$  correspond to the 8 IR inputs. If bit  $M_n = 1$ , the IR<sub>n</sub> input is disabled. If  $M_n = 0$ , the IR<sub>n</sub> input is enabled.

## Bit Definitions (OCW<sub>2</sub>)

OCW<sub>2</sub> is used to program the different End of Interrupt (EOI) Modes, and alter the interrupt request priorities.

- $L_{0-2}$  These bits determine the interrupt level to be acted upon when bit SL = 1 (active).
- EOI The End of Interrupt command is issued by the CPU, rather than by the KS82C59A (in automatic EOI mode). Note that this bit is used in conjunction with bits R and SL to control the interrupt priority assignments and rotations.
- SL Set Interrupt Level bit. This lowest priority interrupt is assigned to the IR input corresponding to the octal value of L<sub>0-2</sub>.
- R This bit determines if interrupt priority rotation is in effect. R = 1 indicates priorities will be rotated, perhaps combined with other modes.

## Bit Definitions (OCW<sub>3</sub>)

 $\ensuremath{\mathsf{OCW}}_3$  is used to program the Special Mask Mode, the Polling Mode, and select internal registers to be read by the CPU.

- RIS If RIS = 1, select ISR. IF RIS = 0, select IRR.
- RR Read Register bit. If RR = 1, output the contents of the register selected by bit RIS onto the bus. The register selection is retained, so OCW<sub>3</sub> does not have to be reissued in order to read the same register again.



- P If P = 1, the Polling Mode is selected for this KS82C59A. In this mode the CPU will poll for new interrupt requests, rather than having the KS82C59A actively set the CPU INT input.
- SMM If Special Mask Mode is enabled (ESMM = 1), then SMM = 1 programs the special mask mode, and SMM = 0 clears the special mask mode.
- ESMM If ESMM = 1, then the special mask mode is enabled, and can be set or reset by the SMM bit. If ESMM = 0, the special mask mode is disabled and SMM is ignored.

## **OPERATIONAL MODES**

The KS82C59A can be programmed to operate in a number of different modes which are summarized and described below. Depending on the mode, some are set during initialization, and some during operation.

| Mode                                                                                            | Location Set                                  |                                                                                          |
|-------------------------------------------------------------------------------------------------|-----------------------------------------------|------------------------------------------------------------------------------------------|
| Buffer Mode                                                                                     | BUF, M/S                                      | (ICW <sub>4</sub> )                                                                      |
| Cascaded Mode<br>• Master Mode<br>• Slave Mode                                                  | SNGL<br>S <sub>0-7</sub><br>ID <sub>0-2</sub> | (ICW <sub>1</sub> )<br>(ICW <sub>3</sub> )<br>(ICW <sub>3</sub> )                        |
| End of Interrupt<br>(EOI) Modes<br>• Automatic EOI Mode<br>• Non-specific EOI<br>• Specific EOI | EOI<br>AEOI<br>EOI, SL, R<br>EOI, SL, R       | (OCW <sub>2</sub> )<br>(ICW <sub>4</sub> )<br>(OCW <sub>2</sub> )<br>(OCW <sub>2</sub> ) |
| Nested Modes<br>• Fully Nested Mode<br>• Special Fully Nested Mode                              | default mode<br>SFNM<br>AEOI                  | (ICW4)<br>(ICW4)                                                                         |
| Polling Mode                                                                                    | P                                             | (OCW <sub>3</sub> )                                                                      |
| Rotation Modes <ul> <li>Automatic Rotation Mode</li> <li>Specific Rotation Mode</li> </ul>      | R, SL, EOI<br>R, SL, L <sub>0-2</sub>         | (OCW <sub>2</sub> )<br>(OCW <sub>2</sub> )                                               |
| Special Mask Mode                                                                               | ESMM, SMM                                     | $(OCW_3)$                                                                                |
| System Modes<br>• CALL Mode<br>• VECTOR Mode                                                    | μΡΜ<br>μΡΜ<br>IC4                             | (ICW <sub>4</sub> )<br>(ICW <sub>4</sub> )<br>(ICW <sub>1</sub> )                        |
| Trigger Modes<br>• Edge Triggered Mode<br>• Level Triggered Mode                                | LTIM<br>LTIM                                  | (ICW <sub>1</sub> )<br>(ICW <sub>1</sub> )                                               |

## Buffer Mode

In larger systems the KS82C59A may be required to drive the data bus through a buffer. To handle this situation, the *Buffer Mode* is programmed during initialization (using the BUF and M/S bits in ICW<sub>4</sub>).

When in buffer mode, SP/EN is used to enable the data bus buffers, and determine the direction of data flow through the buffer (Figure 13). This signal is active when the output ports of the KS82C59A are activated.

Note that when cascaded KS82C59As are required to be used in the buffer mode, the master/slave selection is done using the M/S bit of ICW<sub>4</sub>, (and SNGL bit of ICW<sub>1</sub> is set to 1). M/S is set to 1 for the master mode and 0 for the slave mode.

#### Figure 13: Buffer Mode



#### **Cascaded Mode**

In systems that contain more than 8 priority interrupt levels, several KS82C59A devices can be easily cascaded together to handle a maximum of 64 interrupt levels. In a cascaded configuration, one KS82C59A serves as a *master*, controlling up to 8 *slaves* (able to handle 8 interrupts each). The master selects the slaves via the cascade local bus (CAS<sub>0-2</sub>), enabling the corresponding slave to output the interrupt service routine address (or vector) following each of the second and third INTA signals (second INTA signal only in Vector mode). At the end of the interrupt cycle, the EOI command must be issued *twice*, one for the master, and one for the appropriate slave.



#### Figure 11. Initialization Command Word Format





198

#### Figure 12. Operation Command Word Format





The  $CAS_{0-2}$  bus lines are normally held in a LOW state, and activated only for slave inputs (non-slave inputs to the master do not affect the cascade bus). The slave address will be held on the cascade bus from the trailing edge of the first INTA signal to the trailing edge of the last INTA signal (either second or third depending on the system mode).

Within the system, each slave can be programmed to operate in a different mode (except AEOI), independently of other slave devices. The interrupt output (INT) of each slave is tied to one of the interrupt request lines ( $IR_{0-7}$ ) of the master device. Unused IR pins on the master device can be connected to other peripheral devices (as in the single standalone mode of operation), or left unconnected.

Note that an address decoder is required to activate the chip select  $\overline{(CS)}$  input of each KS82C59A in the system.

#### Master Mode

A KS82C59A operating in the *Master Mode* can be controlling both peripheral interrupts as well as other KS82C59A slave devices. Since both types of interrupts are connected to the  $IR_{0,7}$  pins, it is necessary to differentiate between the two. This is accomplished in the initialization control word (ICW<sub>3</sub>) sent out to the master. ICW<sub>3</sub> sets the S<sub>n</sub> bits corresponding to IR<sub>n</sub> pins connected to slaves equal to one (1), while S<sub>m</sub> bits corresponding to IR<sub>m</sub> pins connected to peripheral inputs are reset to zero (0).

Peripheral interrupt requests to  $IR_m$  pins ( $S_m = 0$ ) are handled by the master as if it were operating singly. That is, the CAS line remain LOW, and the master provides the interrupt or vector as required.

Slave interrupt requests to  $IR_n pins$  ( $S_n = 1$ ) are handled as follows: the master sends an interrupt to the CPU if the slave requesting the interrupt has priority. If so, the master outputs the slave address *n* to the CAS bus on the first INTA signal, then lets the slave complete the remainder of the interrupt cycle. Note that two EOI commands are required to terminate the sequence, one each for the master and slave.

## Slave Mode

When a slave KS82C59A receives a peripheral interrupt request, and it has no higher interrupt requests pending, the slave sends an interrupt request to the master via its INT output. This interrupt request is passed by the master to the CPU, which then initiates the interrupt cycle, in turn causing the master to output the slave's address on the CAS bus. Each slave in the system continuously monitors the CAS bus, comparing the addresses thereon until a match is found with its own address. When the slave initiating the interrupt request finds an address match, it completes the interrupt sequence as though it were a single KS82C59A.

Note: Since the master holds the CAS bus LOW (corresponding to CAS address 0) when processing peripheral interrupt requests, address 0 should not be used as a slave address unless the system contains the full complement of 8 slaves.

## End of Interrupt (EOI) Modes

The EOI Modes are used to terminate teh request for *interrupt service* sequence, update the ISR register and alter the interrupt priorities. The EOI mode selected depends on the *nesting mode* currently programmed. The options are discussed below:

## Automatic EOI (AEOI) Mode

In AEOI Mode, the ISR bit corresponding to the interrupt is set and reset automatically during the final INTA signal. This means that the CPU does not have to issue an EOI command at the end of the interrupt routine.

Caution is urged in using AEOI however, as the ISR does not save the *routine currently in service* in this mode. Thus, unless the interrupts are disabled by the interrupt service routine, a stack overflow situation can result from newly generated interrupts (which bypass the priority structure), or from level triggered interrupts.

The Automatic EOI mode is programmed by setting the AEOI bit in ICW<sub>4</sub>.

## Non-specific (Normal) EOI Mode

When the KS82C59A is operated in the *Fully Nested Mode*, it can easily determine which ISR bit is to be reset at the conclusion of an interrupt sequence. In this case, the non-specific EOI command is used to reset the highest priority level selected from the interrupts in service, (the valid assumption is made that the last interrupt level acknowledged and serviced necessarily corresponds to the highest priority ISR bit set).

A Non-specific EOI Mode is selected via  $OCW_2$ , where EOI = 1, SL = 0 and R = 0. Refer to Figure 14a, c.

## Specific EOI Mode

The Specific EOI Mode is required when the fully nested (normal) mode is not used, and the KS82C59A is unable to determine the last interrupt level acknowledged (such as might be encountered if the Special Mask Mode is programmed). The Specific EOI command identifies the ISR bit (interrupt level) to be reset using bits  $L_{0-2}$  of OCW<sub>2</sub>, which also has the following bit settings: EOI = 1, SL = 1 and R = 0. Refer to Figure 14b, d.









## c) Rotate on Non-specific EOI Command



#### d) Rotate on Specific Command

#### Mask Modes

The *Mask Modes* are used to selectively enable or disable interrupt requests. This is distinct from the automatic disabling of an interrupt which is in effect while a request from the same interrupt is being serviced.

## Normal Mask Mode

Interrupt request lines  $IR_{0-7}$  can be individually masked in the Interrupt Mask Register (IMR), using OCW<sub>1</sub>. Each bit in IMR masks one interrupt request line if it is set, with no effect on the other interrupt request lines. Bit 0 masks  $IR_0$ , bit 1 masks  $IR_1$  etc.

#### Special Mask Mode

The Special Mask Mode is used to dynamically alter the interrupt priority structure under software control during program execution. In this mode, when a mask bit is set in  $OCW_1$ , it disables further interrupts at that level, and enables interrupts from all other levels that are not masked. This includes those interrupts which are lower (as well as higher) in priority.

The Special Mask Mode is set by ESMM = 1 and SMM = 1 in OCW<sub>3</sub>. To clear this mode, the CPU must issue another OCW<sub>3</sub> with ESMM = 1 and SMM = 0. Setting ESMM = 0 alone has no effect. To correctly enter the Special Mask Mode, use the following procedure:

- 1. CPU reads the ISR
- 2. CPU writes the ISR data from (1) to the IMR (OCW1)
- CPU selects Special Mask Mode by issuing OCW<sub>3</sub> with ESMM = 1 and SMM = 1.

This procedure ensures that all interrupt requests not currently in service will be enabled.

Note that if IMR is not set equal to ISR when *Special Mask Mode* is selected, bits which may be set in the ISR will be ignored. If a corresponding bit is not set in IMR, that interrupt request may be serviced, causing all interrupts of lower priority to be effectively disabled. This is illustrated in Figure 15.

When the Special Mask Mode is selected, the Specific EOI Mode must be used to terminate the interrupt sequence, so the CPU can explicitly specify which ISR bit is to be reset.

#### Figure 15: Special Mask Mode



Interrupt request IR<sub>6</sub> and IR<sub>7</sub> cannot be accepted when IMR  $\neq$  ISR, even with the Special Mask Mode set



All interrupt requests, except those being serviced can be accepted when IMR = ISR, and the Special Mask Mode is set

#### Priority Levels That Can Interrupt (White Boxes)

#### Nested Modes

The nesting modes are used to determine, and change, the priority of incoming interrupt requests.

#### **Fully Nested Mode**

This is the default nesting mode which is entered automatically after initialization, unless another mode has been programmed. In the *Fully Nested Mode*, the interrupt request priorities are set in descending order from 0 to 7. That is;  $IR_0$  is the highest priority interrupt,  $IR_7$  the lowest.



When an interrupt is acknowledged, the highest priority request is selected, the corresponding ISR bit is set, and the service routine address information is output to the data bus. The ISR bit is reset by the EOI command from the CPU, or automatically if *AEOI Mode* is programmed, at the completion of the interrupt sequence. While the ISR bit is set, all interrupt requests of equal or lower priority are inhibited. Interrupt requests of higher priority will generate an interrupt to the CPU, but whether or not these will be acknowledged depends on the system software. Interrupt priorities can be altered in this mode using one of the *Rotation Modes*.

Note that fully nested interrupt priorities are not necessarily preserved in those systems containing cascaded KS82C59As, as it is possible for interrupts of higher priority than the one being serviced to be ignored. This situation occurs when a slave accepts a peripheral interrupt request (and passes the request to the master). When the master accepts the request, it locks out further interrupts from that slave. Should an interrupt of higher priority come in to the same slave, it will not be recognized until the interrupt being serviced has completed processing. To preserve interrupt priorities in this situation, use the Special Fully Nested Mode.

#### Figure 16: Fully Nested Mode



Interrupt requests  $IR_5$  through  $IR_0$  can be accepted while  $IR_6$  is being serviced



Interrupt requests iR<sub>4</sub> can be accepted after iR<sub>2</sub> has been completely serviced. The HIGH level is maintained at IR<sub>4</sub> until IR<sub>4</sub> is accepted.



#### Special Fully Nested Mode

This mode is very similar to the *Fully Nested Mode*, but is used in systems with cascaded KS82C59's, so as to preserve the interrupt priorities within each slave, as well as within the master. The *Special Fully Nested Mode* is programmed by setting the SFNM bit in the ICW<sub>4</sub> word in both the master and the slave during initialization. This allows interrupt requests of a higher level than the one being serviced to be accepted by the master from the same slave. That is, the slave is not locked out from the priority logic in the master, and higher priority interrupts within the slave will be recognized by the master, which will generate an interrupt to the CPU.

Caution should be exercised in this mode during the End Of Interrupt processing. It is essential that the system software check whether or not the interrupt just serviced was the only one from that slave. After the first nonspecific EOI has been issued to the slave, the CPU should read the slave's ISR and check that no other bits are set (ISR = 0). Only if the slave ISR is zero, can a non-specific EOI be sent to the master to complete the interrupt sequence. If bits are set in the slave ISR, no EOI should be sent to the master.

#### **Polling Mode**

The *Polling Mode* is used to bypass the KS82C59A Interrupt control logic in favour of PCU software control over interrupt request processing. This allows systems to be built up with more than one master KS82C59A, and consequently, the sytem can contain more than 64 interrupt priority levels (since each master can handle 64 levels individually). In this case, the CPU polls each master looking for the highest priority interrupt request within the realm of each master.

In the Polling Mode, the INT outputs of the KS82C59A masters, and the INT input of the CPU are disabled. Interrupt service to individual peripheral devices is accomplished by system software using the Poll Command (Bit 'P' = 1 in OCW<sub>3</sub>). When a poll command has been issued, the KS82C59A waits for the CPU to perform a register read. This read is treated by the KS82C59A as an interrupt acknowledge, and it sets the appropriate ISR bit and determines the priority level if there is an interrupt request pending. It then outputs the polling data byte onto the data bus (see Figure 17). including the binary code of the highest priority level requesting service. The CPU then processes the interrupt according to the polling data read, terminating the interrupt sequence with an EOI. Interrupt is frozen from WR to RD.

#### Figure 17: Poll Command



Notes:

W<sub>0</sub>-W<sub>2</sub> is binary code of highest priority level requesting service.
 INT is equal to one (1) if there is an interrupt.

#### **Rotation Modes**

The different *Rotation Modes* allow the interrupt request priorities to be changed either automatically, or under software control. This is particularly useful for situations where there are a number of equal priority devices, or where a particular application may call for a specific priority change.

#### Automatic Rotation Mode

The Automatic Rotation Mode is recommended where there are a number of equal priority devices. In this mode the device is assigned the lowest priority immediately after it has had an interrupt request serviced. Its priority is subsequently increased as other devices have their interrupt requests serviced, and are then rotated to the bottom of the priority list. In the worst case, a device would have to wait for a maximum of seven other device interrupts of equal priority to be serviced once, before it was serviced. The effect of rotation on interrupt priority is illustrated in Figure 18.

Automatic Rotation can be activated in one of two ways, both using the command word  $OCW_2$ , and both combined with EOI modes:

- Rotation in Non-specific EOI Mode (R = 1, SL ≥0 and EOI = 1)
- Rotation in Automatic EOI Mode (R = 1, SL = 0 and EOI = 0). This mode must be cleared by the CPU (accomplished by sending OCW<sub>2</sub> with: R = 0, SL = 0 and EOI = 1.

#### Specific Rotation Mode

The Specific Rotation Mode provides a mechanism to arbitrarily change interrupt priority assignments. This is accomplished by programming the lowest priority interrupt request line (specified by bits  $L_{0-2}$  in OCW<sub>2</sub>), thereby fixing the other priorities. That is, if IR<sub>4</sub> is programmed as the lowest priority device, then IR<sub>5</sub> will have the highest priority.

**Caution:** because this change in priority levels is different from the normal *Fully Nested Mode*, it is *essential* that the user manage the interrupt nesting via the system software.

Specific rotation can be activated in one of two ways, both using the command word OCW<sub>2</sub>:

• The Set Priority command is issued in  $OCW_2$  with: R = 1

SL = 1 and  $L_{0-2}$  equal to the binary code of the lowest priority device.

• As part of the Specific EOI Mode, with OCW<sub>2</sub>, (Rotate on Specific EOI command) values: R = 1, SL = 1, EOI = 1 and  $L_{0-2}$  equal to the binary priority level code of the lowest priority device. When the specific EOI is issued by the CPU, the KS82C59A resets the ISR bit designated by bits  $L_{0-2}$  in OCW<sub>2</sub>, then rotates the priorities so that the interrupt just reset becomes the lowest priority.

## Figure 18: Effect of Rotation



BEFORE ROTATE. Ing is the highest phony requiring service

AFTER ROTATE:  $\ensuremath{\mathsf{IR}}\xspace_4$  was serviced, all other priorities have been rotated correspondingly



#### Figure 18: Rotation Commands



a) Rotate in Automatic EOI Mode (Set)

0

b) Rotate in Automatic EOI Mode (Reset)

| p | o | o | o | x | x | x

x x

|     |   |   |   |   |   | _ |
|-----|---|---|---|---|---|---|
| CW2 | 1 | 0 | 1 | 0 | 0 | X |

- c) Rotate on Non-specific EOI Command
  - OCW2 1 1 1 0 0 L2 L1 L0
- d) Rotate on Specific Command
  - OCW2 1 1 0 0 0 L2 L1 L0
- e) Set Priority Command (Specific Rotation)



#### System Modes

The KS82C59A *must* operate in the system mode that corresponds to the processor type used in the system. *Call Mode* is used for 8085 type systems (and features an interrupt cycle controlled by three INTA signals), while *Vector Mode* is used for more sophisticated 8088/86 and 80286/386 type systems (and features an interrupt cycle controlled by only two INTA signals). These modes are described in more detail back in the Operational Description section.

#### **Trigger Modes**

In the KS82C59A, the interrupt request lines ( $IR_{0-7}$ ) can be programmed for either edge or level triggering sensitivity, with the requirement that all IR lines must be in the same mode. That is, all edge triggered, or all level triggered. Figure 21 illustrates the priority cell diagram which shows a conceptual circuit of the level sensitive and edge sensitive input circuitry of the IR lines.

Note that to ensure a valid interrupt request is registered by the KS82C59A, it is essential that the IR input remain HIGH until after the first INTA has been received. In both modes, if the IR input goes LOW before this time, the interrupt will be registered as a *default* IR<sub>7</sub> regardless of which IR input initiated the interrupt request. This *default* IR<sub>7</sub> can be used to detect (and subsequently ignore) spurious interrupt signals such as those caused by glitches or noise on the IR input lines. The technique is described below:

- If the IR<sub>7</sub> input is not used, it can be assigned solely to intercepting spurious interrupt requests, invoking a simple service routine that contains a return only, thus effectively ignoring the interrupt.
- If IR<sub>7</sub> is used for a peripheral interrupt, a default IR<sub>7</sub> is detected with the extra step of reading the ISR. A normal IR<sub>7</sub> interrupt causes the corresponding bit to be set in the ISR, while a default IR<sub>7</sub> interrupt does not. It is necessary that the system software keep track of whether or not the IR<sub>7</sub> service routine has been entered. In the event that another IR<sub>7</sub> interrupt occurs before servicing is complete, it will be a default IR<sub>7</sub> interrupt (and should be ignored).

#### Edge Triggered Mode

Programmed by setting the LTIM bit in  $ICW_1$ : LTIM = 0 for low-to-high-transition edge triggering. An interrupt request is detected by a rising edge on an IR line. The IR line must remain HIGH until after the falling edge of the first INTA signal has been received from the CPU. This is required to latch the corresponding IRR bit. It is recommended that the IR line be kept HIGH to help filter out noise spikes that might cause spurious interrupts. To send the next interrupt request, temporarily lower the IR line, then raise it.

#### Level Triggered Mode

Programmed by setting the LTIM bit in ICW<sub>1</sub>: LTIM = 1 for level triggering. An interrupt request is detected by a HIGH level on an IR line. This HIGH level must be maintained until the falling edge of the first INTA signal (as in the edge-triggered mode), to ensure the appropriate IRR bit is set. However, in the level triggered mode, interrupts are requested as long as the IR line remains HIGH. Thus, care should be exercised so as to prevent a stack overflow condition in the CPU.

#### Figure 20: Trigger Mode Timing









Figure 24: Multiple KS82C59A Masters in a Polled System

## **APPLICATION DIAGRAMS**

## Figure 22: KS82C59A in Standard System Configuration





1. Master KS82C59As in Poll Mode

2. Maximum of 64 Inputs per System

3. Total Capacity Limited by CPU

Figure 23: Multiple KS82C59As in a Cascaded System



INTERRUPT REQUEST LINES



## Table 5: Recommended Operating Conditions

| DC Supply Voltage            | · · · ·    | +4.0V to +6.0V |
|------------------------------|------------|----------------|
| Operating Temperature Ranges | Commercial | 0°C to 70°C    |
|                              | Industrial | –40°C to +85°C |

## Table 6: Absolute Maximum Ratings

| DC Supply Voltage                    | -0.5 to +7.0V                      |
|--------------------------------------|------------------------------------|
| Input, Output or I/O Voltage Applied | $V_{SS}$ – 0.5V to $V_{CC}$ + 0.5V |
| Storage Temperature Range            | -65°C to +150°C                    |
| Maximum Package Power Dissipation    | 1W                                 |

Note: Stresses beyond those listed above may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

## Table 7: Capacitance (T<sub>A</sub> = 25°C, V<sub>CC</sub> = 0V, V<sub>IN</sub> = +5V or V<sub>SS</sub>)

| Symbol           | Parameter          | Test Conditions                                            | Тур | Units |
|------------------|--------------------|------------------------------------------------------------|-----|-------|
| C <sub>I/O</sub> | I/O Capacitance    |                                                            | 20  | pF    |
| CIN              | Input Capacitance  | FREQ = 1MHz<br>Unmeasured Pins Returned to V <sub>SS</sub> | 7   | pF    |
| COUT             | Output Capacitance |                                                            | 15  | pF    |

## Table 8: DC Characteristics (T<sub>A</sub> = 0°C to 70°C, V<sub>CC</sub> = 5V $\pm$ 10%)

|                   |                                | · ·                                                       | Lin                          | nits                  |          |
|-------------------|--------------------------------|-----------------------------------------------------------|------------------------------|-----------------------|----------|
| Symbol            | Parameter                      | Test Conditions                                           | Min                          | Max                   | Unit     |
| Icc               | V <sub>CC</sub> Supply Current | $V_{IN} = 0V/V_{CC}, C_L = 0pF$                           | _                            | 1                     | mA/MHz   |
| I <sub>CCSB</sub> | Standby Power Supply Current   | $CS = V_{CC}, IR = V_{CC}$ $V_{IL} = 0V, V_{IH} - V_{CC}$ | _                            | 10                    | μA       |
| I <sub>LI</sub>   | Input Leakage Current          | $0V \le V_{IN} \le V_{CC}$                                | -1.0                         | +1.0                  | μA       |
| I <sub>LIR</sub>  | IR Input Load Current          | $V_{IN} = 0V$<br>$V_{IN} = V_{CC}$ , All temp ranges      | -                            | -300<br>10            | μΑ<br>μΑ |
| LOL               | Output Leakage Current         | $0V \le V_{OUT} \le V_{CC}$                               | -10.0                        | +10.0                 | μA       |
| VIH               | Input HIGH Voltage             |                                                           | 2.2                          | V <sub>CC</sub> + 0.5 | v        |
| VIL               | Input LOW Voltage              | · · · ·                                                   | -0.5                         | 0.8                   | v        |
| V <sub>он</sub>   | Output HIGH Voltage            | I <sub>OH</sub> = -2.5mA<br>I <sub>OH</sub> = -100μA      | 3.0<br>V <sub>CC</sub> - 0.4 | _                     | V<br>V   |
| V <sub>OL</sub>   | Output LOW Voltage             | I <sub>OL</sub> = +2.5mA                                  | -                            | 0.4                   | V        |



## Table 9: AC Characteristics (T<sub>A</sub> = 0°C to 70°C, V<sub>CC</sub> = 5V $\pm$ 10%)

|                    |                                                                                                                                        |                                | Limits (8MHz) |     | Limits | (10MHz) |       |  |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|---------------|-----|--------|---------|-------|--|
| Symbol             | Parameter                                                                                                                              | Test Conditions                | Min           | Max | Min    | Max     | Units |  |
| t <sub>AHDV</sub>  | Data Valid from Stable Address                                                                                                         |                                | _             | 200 | -      | 160     | ns    |  |
| tAHRL              | A <sub>0</sub> /CS Setup to RD/INTA                                                                                                    |                                | 10            | _   | 10     | —       | ns    |  |
| tAHWL              | A <sub>0</sub> /CS Setup to WR                                                                                                         |                                | 0             |     | 0      | -       | ns    |  |
| t <sub>CHCL</sub>  | End of Command to next Command<br>(Not same command type) End of<br>INTA Sequence to Next INTA<br>sequence (same as T <sub>RV2</sub> ) | Note 1                         | 200           | -   | 160    | —       | ns    |  |
| t <sub>CVDV</sub>  | Cascade Valid to Valid Data                                                                                                            | Slave, C <sub>L</sub> = 100pF  | -             | 200 | _      | 130     | ns    |  |
| t <sub>CVIAL</sub> | Cascade Setup to Second or Third INTA. (Slave only)                                                                                    | Slave                          | 40            | _   | 30     | —       | ns    |  |
| t <sub>DVWH</sub>  | Data Setup to WR                                                                                                                       |                                | 160           |     | 100    |         | ns    |  |
| t <sub>IAIAH</sub> | INTA Pulse Width HIGH                                                                                                                  | INTA Sequence                  | 160           |     | 100    | _       | ns    |  |
| tIAIAL             | INTA Pulse Width LOW                                                                                                                   |                                | 160           | _   | 100    | -       | ns    |  |
| t <sub>IALCV</sub> | Cascade Valid from First INTA                                                                                                          | Master, C <sub>L</sub> = 100pF |               | 260 | -      | 160     | ns    |  |
| t <sub>JHIH</sub>  | Interrupt Output Delay                                                                                                                 | C <sub>L</sub> = 100pF         |               | 200 | _      | 120     | ns    |  |
| t <sub>JLJH</sub>  | Interrupt Request Width (LOW)                                                                                                          | Note 2                         | 100           | -   | 100    | -       | ns    |  |
| t <sub>RHAX</sub>  | A <sub>0</sub> /CS Hold After RD/INTAt                                                                                                 |                                | 0             | _   | 0      |         | ns    |  |
| t <sub>RHDZ</sub>  | Data Float After RD/INTAt                                                                                                              | C <sub>L</sub> = 100pF         | 10            | 85  | 10     | 65      | ns    |  |
| t <sub>RHEH</sub>  | Enable Inactive from RDt or INTAt                                                                                                      |                                | -             | 50  | -      | 50      | ns    |  |
| t <sub>RHRL</sub>  | End of RD to next RD End of INTA to<br>next INTA within INTA sequence only                                                             |                                | 160           | -   | 100    | -       | ns    |  |
| t <sub>RLDV</sub>  | Data Valid from RD/INTA                                                                                                                | C <sub>L</sub> = 100pF         |               | 120 |        | 95      | ns    |  |
| t <sub>RLEL</sub>  | Enable Active from RDI or INTAI                                                                                                        |                                |               | 100 | _      | 70      | ns    |  |
| t <sub>RLRH</sub>  | RD Pulse Width                                                                                                                         | ·                              | 160           | -   | 100    | —       | ns    |  |
| t <sub>RV1</sub>   | Command Recovery Time                                                                                                                  | Note 3                         | 200           | _   | 160    | -       | ns    |  |
| t <sub>RV2</sub>   | INTA Recovery Time                                                                                                                     | Note 4                         | 200           |     | 160    | -       | ns    |  |
| t <sub>WHAX</sub>  | A <sub>0</sub> /CS Hold After WR1                                                                                                      |                                | 0             | _   | 0      | _       | ns    |  |
| t <sub>WHDX</sub>  | Data Hold After WRt                                                                                                                    |                                | 0             | —   | 0      | —       | ns    |  |
| t <sub>WHWL</sub>  | End of WR to next WR                                                                                                                   |                                | 160           | —   | 100    | —       | ns    |  |
| twLWH              | WR Pulse Width                                                                                                                         |                                | 160           | _   | 100    | —       | ns    |  |

Notes:

1. The time to move INTA to/from command (read/write).

2. The time to clear the input latch in edge-triggered mode.

3. The time to move from read to write operation.

4. The time to move to the next INTA operation.



## Figure 25: Timing Diagrams

## a) Interrupt Cycle (CALL Mode)



## b) Interrupt Cycle (VECTOR Mode)



Note that IR input should remain at a high level until the leading edge of the first INTA pulse.



1. 6 . . . .

# KS82C59A

## c) Read Cycle



## d) Write Cycle



## e) Other Timing





KS82C59A

## PACKAGE DIMENSIONS

Figure 26: Plastic Packaging DIP-28

Figure 27: PLCC-28 Package





ORDERING INFORMATION AND PRODUCT CODE



SAMSUNG products are designated by a Product Code. When ordering, please refer to products by their full code. For unusual, and/or specific packaging or processing requirements not covered by the standard product line, please contact the SAMSUNG MOS Product Group.



210

# KS82C84A

## CLOCK GENERATOR AND DRIVER

## FEATURES

- Pin and functional compatibility with the industry standard 82C84/82C84A
- Very high speed 8 and 10MHz
- Low power CMOS implementation
- TTL input/output compatibility
- 5V  $\pm$  10% power supply
- Provides Local READY and Multibus<sup>™</sup> READY Synchronization
- Generates System Reset Output from Schmitt Trigger Input
- Capable of Clock Synchronization with other 8284As
- Uses a Crystal or a TTL signal for frequency source

## DESCRIPTION

The KS82C84A is a high performance, single chip clock generator/driver for the 8088/86 type processors, offering pin-for-pin functional compatibility with the industry standard 8284/8284A. It features a crystal-controlled oscillator, a divide-by-three counter, complete Multibus™ Ready synchronization, and reset logic.

The KS82C84A is manufactured using CMOS technology. Its very low power consumption also makes it suitable for portable systems and systems with low power standby modes.





Figure 1a: 20-Pin PLCC Configuration

| CSYNC            | - <b>F</b> | $\neg$ | 19   |         |
|------------------|------------|--------|------|---------|
| PCLK             |            |        | 17 E |         |
| AEN1             | 3          |        | 16   | X2      |
| RDY1             | 4          |        | 15   | ASYNC   |
| READY            |            |        | 14   | EFI     |
| RDY <sub>2</sub> |            |        | 13   | □ F/C   |
| AEN <sub>2</sub> |            |        | 12   | ⊐ osc   |
| CLK              | 8          |        | 11   | RES     |
| Vss              | 9          |        | 10   | □ RESET |
|                  |            |        |      |         |

Figure 1b: 18-Pin DIP Configuration

Figure 2: KS82C84A Block Diagram

Multibus is a trademark of Intel



| Pin # | I/O | Pin Name        | Pin # | I/O | Pin Name        |
|-------|-----|-----------------|-------|-----|-----------------|
| 1     | 1   | CSYNC           | 11    | 0   | RESET           |
| 2     | 0   | PCLK            | 12    | 1   | RES             |
| 3     | 1.5 | AEN1            | 13    | 0   | OSC             |
| 4     | 1   | RDY1            | 14    | -   | NC              |
| 5     | 0   | READY           | 15    | 1   | F/C             |
| 6     | 1   | RDY2            | 16    | t   | EFI             |
| 7     | t   | AEN2            | 17    | I   | ASYNC           |
| 8     |     | NC              | 18    | I   | X2              |
| 9     | 0   | CLK             | 19    | I   | X1              |
| 10    | _   | V <sub>SS</sub> | 20    | -   | V <sub>CC</sub> |

## Table 1a: 20-Pin PLCC Pin Assignment

Table 1b: 18-Pin DIP Pin Assignment

| Pin # | 1/0 | Pin Name        | Pin # | 1/0 | Pin Name        |
|-------|-----|-----------------|-------|-----|-----------------|
| 1     | 1   | CSYNC           | 10    | 0   | RESET           |
| 2     | 1   | PCLK            | 11    | 0   | RES             |
| 3     | 1   | AEN1            | 12    | 0   | OSC             |
| 4     | 0   | RDY1            | 13    | 0   | F/C             |
| 5     | 0   | READY           | 14    | ł   | EFI             |
| 6     | 1   | RDY2            | 15    | 0   | ASYNC           |
| 7     | 0   | AEN2            | 16    | 0   | X2              |
| 8     | 0   | CLK             | 17    | I   | X1              |
| 9     |     | V <sub>SS</sub> | 18    | -   | V <sub>CC</sub> |

## Table 2: Pin Descriptions

| Symbol     | Туре | Name and Function                                                                                                                                                                                                                                                                                                                                                                                      |
|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AEN1, AEN2 | I    | Address Enable: AEN is an active LOW signal which qualifies its respective Bus Ready Signal. AEN1 validates RDY1 while AEN2 validates RDY2. Two AEN signal inputs are useful in system configurations with two multi-master System Buses. In non-multi-master configurations the AEN signal inputs are tied true (LOW).                                                                                |
| ASYNC      | I    | <b>Ready Synchronization Select:</b> ASYNC defines the synchronization mode of the READY logic. When ASYNC is LOW, two stages of READY synchronization are provided. When HIGH or open a single stage of READY synchronization is provided.                                                                                                                                                            |
| CLK        | 0    | <b>Processor Clock:</b> CLK is used by the processor and all devices which connect directly to the processor's local bus. CLK has an output frequency of 1/3 the crystal or EFI input frequency and a 1/3 duty cycle. An output HIGH of 4.5 volts ( $V_{CC}$ = 5V) is provided to drive MOS devices.                                                                                                   |
| CSYNC      | I    | <b>Clock Synchronization:</b> CSYNC is an active HIGH signal which allows multiple 8284As to be synchronized to provide clocks that are in phase. When CSYNC is HIGH the internal counters are reset. When CSYNC goes LOW the internal counters are allowed to resume counting. CSYNC must be externally synchronized to EFI. When using the internal oscillator, CSYNC should be hardwired to ground. |
| EFI        | I    | <b>External Frequency:</b> When $F/\overline{C}$ is strapped HIGH, CLK is generated from the input frequency appearing on this pin. This input signal is a square wave 3x the frequency of the desired CLK output. EFI should be connected to V <sub>CC</sub> or V <sub>SS</sub> if $F/\overline{C}$ is LOW.                                                                                           |
| F/Ĉ        | 1    | <b>Frequency/Crystal Select:</b> $F/\overline{C}$ is a strapping option. When strapped LOW, $F/\overline{C}$ permits the processor clock to be generated by the crystal. When strapped HIGH, CLK is generated form the EFI input.                                                                                                                                                                      |
| OSC        | 0    | <b>Oscillator Output:</b> OSC is the TTL level output of the internal oscillator circuitry. Its frequency is equal to that of the crystal.                                                                                                                                                                                                                                                             |
| PCLK       | 0    | <b>Peripheral Clock:</b> PCLK is a TTL level peripheral clock signal whose output frequency is 1/2 that of CLK and has a 50% duty cycle.                                                                                                                                                                                                                                                               |



#### Table 2: Pin Descriptions (Continued)

| Symbol          | Туре | Name and Function                                                                                                                                                                                                                                    |
|-----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RDY1, RDY2      | 1    | <b>Bus Ready:</b> (Transfer Complete) RDY is an active HIGH signal which indicates that data from a device located on the system data bus has been received, or is available. RDY1 is qualified by AEN1 while RDY2 is qualified by AEN2.             |
| READY           | 0    | <b>Ready:</b> READY is an active HIGH signal which is synchronized to the RDY signal input.<br>READY is cleared after the guaranteed hold time to the processor has been met.                                                                        |
| RES             | I    | <b>Reset in: RES</b> is an active LOW signal used to generate RESET. The KS82C84A provides a Schmitt trigger input so that an RC connection can be used to establish the power-up reset of proper duration.                                          |
| RESET           | 0    | <b>Reset:</b> RESET is an active HIGH signal which is used to reset the 8086 family processors. Its timing characteristics are determined by RES.                                                                                                    |
| X1, X2          | I    | <b>Crystal In:</b> X1 and X2 are the pins to which a crystal is attached. The crystal frequency is 3x the desired processor clock frequency. (If no crystal is attached, then X1 should be tied to $V_{CC}$ or $V_{SS}$ and X2 should be left open.) |
| V <sub>CC</sub> |      | Power: 5V $\pm$ 10% DC Supply.                                                                                                                                                                                                                       |
| V <sub>SS</sub> |      | Ground: 0V.                                                                                                                                                                                                                                          |

## FUNCTIONAL DESCRIPTION

#### Oscillator

The oscillator of the KS82C84A is designed for use with an external parallel resonant, fundamental mode crystal from which the basic operating frequency is derived.

The crystal frequency should be selected to be 3X the required CPU clock frequency. X1 and X2 are the two crystal inputs. For the most stable operation of OSC, two capacitors (C1 = C2), as shown in the waveform figures, are recommended. The output of the oscillator is buffered and brought out on OSC so that other system timing signals can be derived from this stable, crystal-controlled source.

Capacitors C1, C2 are chosen such that their combined capacitance:

 $CT = \frac{C1 \cdot C2}{C1 + C2}$  (Including Stray Capacitance)

matches the load capacitance as specified by the crystal manufacturer. This insures operation within the frequency tolerance specified by the crystal manufacturer.

## **Clock Generator**

The clock generator consists of a synchronous divideby-three counter with a special clear input that inhibits the counting. This clear input (CSYNC) allows the output clock to be synchronized with an external event (such as another KS82C84A clock). The ASYNC input to the EFI clock external to the KS82C84A is synchronized using two Schottky flip-flops. The counter output is a 33% duty cycle clock at one-third the input frequency.

The F/C input is a strapping pin that selects either the crystal oscillator or the EFI input as the clock for the  $\div 3$  counter. If the EFI input is selected as the clock source, the oscillator section can be used independently for another clock source with output taken from OSC.

## **Clock Outputs**

The CLK output is a 33% duty cycle clock driver designed to drive the 8088/86 processors directly. PCLK is a TTL level peripheral clock signal with a frequency of 1/2 CLK, and a 50% duty cycle.







#### **Reset Logic**

The reset logic provides a Schmitt trigger input (RES) and a synchronizing flip-flop to generate the reset timing. The reset signal is synchronized to the falling edge of CLK. Utilizing this function, a simple RC network can be used to provide a power-on reset.

## **READY Synchronization**

Two READY Inputs (RDY1, RDY2) are provided to accommodate two <u>multi-master system</u> buses. Each input has a qualifier (AEN1 and AEN2, respectively). The AEN signals validate their respective RDY signals. If a multi-master system is not being used, the AEN pin should be tied LOW.

Synchronization is required for all asynchronous activegoing edges of either RDY input to guarantee that the RDY setup and hold times are met. Inactive-going edges of RDY in normally ready systems do not require synchronization, but must satisfy RDY setup and hold. The ASYNC input defines two modes of READY synchronization operation: When ASYNC is LOW, two stages of synchronization are provided for active READY input signals. Positive-going asynchronous READY inputs are first synchronized to flip-flop one at the rising edge of CLK, and then synchronized to flip-flop two at the next falling edge of CLK, after which the READY output goes active (HIGH). Negative-going asynchronous READY inputs are synchronized directly to flip-flop two at the falling edge of CLK, after which the READY output goes inactive. This mode of operation is intended for asynchronous (normally not ready) devices in the system which cannot be guaranteed by design to meet the required RDY setup timing, t<sub>R1VCL</sub>, on each bus cycle.

When ASYNC is HIGH or open, the first READY flip-flop is bypassed in the READY synchronization logic. READY inputs are synchronized by flip-flop two on the falling edge of CLK before they are presented to the processor. This mode is available for synchronous devices that can be guaranteed to meet the required RDY setup time.

ASYNC can change at every bus cycle to set the correct synchronization mode for each device in the system.



## **Table 3: Recommended Operating Conditions**

| DC Supply Voltage           | DC Supply Voltage |                |  |
|-----------------------------|-------------------|----------------|--|
| Operating Temperature Range | Commercial        | 0°C to 70°C    |  |
|                             | Industrial        | -40°C to +85°C |  |

#### **Table 4: Absolute Maximum Ratings**

| DC Supply Voltage                    | +7.0V                                      |
|--------------------------------------|--------------------------------------------|
| Input, Output or I/O Voltage Applied | $V_{\rm SS}$ – 0.5V to $V_{\rm CC}$ + 0.5V |
| Storage Temperature Range            | -65°C to +150°C                            |
| Maximum Package Power Dissipation    | 1W                                         |

Note: Stresses beyond those listed above may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

## Table 5: DC Characteristics (T<sub>A</sub> = 0°C to 70°C, V<sub>CC</sub> = 5V $\pm$ 10%, V<sub>SS</sub> = 0V)

|                  |                           |                |                                                                  | Limits               |                       |          |
|------------------|---------------------------|----------------|------------------------------------------------------------------|----------------------|-----------------------|----------|
| Symbol           | Parameter                 |                | Test Conditions                                                  | Min                  | Max                   | Unit     |
| C <sub>IN</sub>  | Input Capacitance         |                | freq = 1MHz                                                      |                      | 7                     | pF       |
| Icc              | Operating Supply Current: | 5MHz<br>10MHz  | 15MHz xtal, C <sub>L</sub> = 0<br>30MHz xtal, C <sub>L</sub> = 0 |                      | 10<br>40              | mA<br>mA |
| I <sub>CCS</sub> | Standby Supply Current (N | lote 1)        |                                                                  |                      | 100                   | μA       |
| l <sub>L1</sub>  | Input Leakage Current:    | ASYNC Only     | ASYNC = V <sub>CC</sub>                                          |                      | 10                    | μA       |
|                  | (Note 2)                  |                | ASYNC = V <sub>SS</sub>                                          |                      | -130                  | μA       |
|                  |                           | All Other Pins | $0V \le V_{IN} \le V_{CC}$                                       |                      | ±1.0                  | μA       |
| V <sub>IH</sub>  | Input HIGH Voltage        |                |                                                                  | 2.2                  | V <sub>CC</sub> + 0.5 | V        |
| V <sub>IHR</sub> | Reset Input HIGH Voltage  |                |                                                                  | 0.6V <sub>CC</sub>   |                       | v        |
| VIHR-VILR        | RES Input Hysteresis      |                | ,                                                                | 0.25                 |                       | v        |
| VIL              | Input LOW Voltage         |                | · · · ·                                                          |                      | 0.8                   | v        |
| V <sub>OH</sub>  | Output HIGH Voltage       |                | CLK: I <sub>OH</sub> = -4mA<br>Others: I <sub>OH</sub> = -2.5mA  | V <sub>CC</sub> -0.4 |                       | V        |
| V <sub>OL</sub>  | Output LOW Voltage        |                | CLK: I <sub>OL</sub> = 4mA<br>Others: I <sub>OL</sub> = 2.5mA    |                      | 0.4                   | v        |

Notes:

1.  $V_{H}$  K/C X1  $\geq$  V<sub>CC</sub> - 0.2V; V<sub>IL</sub> X2  $\leq$  0.2V; ASYNC = V<sub>CC</sub> or ASYNC = Open. 2. An internal pull-up resistor is implemented on the ASYNC input.



3

- 4

| Table 6: AC Charact | eristics, DMA (Master | ) Mode (T <sub>A</sub> = 0 | 0°C to 70°C, V <sub>CC</sub> | $= 5V \pm 10\%, V_{SS} = 0V)$ |
|---------------------|-----------------------|----------------------------|------------------------------|-------------------------------|
|---------------------|-----------------------|----------------------------|------------------------------|-------------------------------|

| Symbol                                     | Parameter                         | Test Conditions         | Limits (8MHz)            |     | Limits (10MHz)                                    |        |       |
|--------------------------------------------|-----------------------------------|-------------------------|--------------------------|-----|---------------------------------------------------|--------|-------|
|                                            |                                   |                         | Min                      | Max | Min                                               | Max    | Units |
| t <sub>A1VR1V</sub>                        | AEN1, AEN2 Setup to<br>RDY1, RDY2 |                         | 15                       |     | . 15                                              |        | ns    |
| tAYVCL                                     | ASYNC Setup to CLK                |                         | 50                       |     | 50                                                |        | ns    |
| t <sub>CH1CH2</sub><br>t <sub>CL2CL1</sub> | CLK Rise or Fall Time             | 1.0V to 3.5V            |                          | 10  |                                                   | 10     | ns    |
| t <sub>CHCL</sub>                          | CLK HIGH Time                     |                         | ⅓t <sub>CLCL</sub> +2    |     | <sup>1</sup> ∕₃t <sub>CLCL</sub> +2               |        | ns    |
| t <sub>CLA1X</sub>                         | AEN1, AEN2 Hold to CLK            |                         | 0                        |     | 0                                                 |        | ns    |
| tCLAYX                                     | ASYNC Hold to CLK                 |                         | 0                        |     | 0                                                 |        | ns    |
| t <sub>CLCH</sub>                          | CLK LOW Time                      |                         | ²⁄₃t <sub>CLCL</sub> -15 |     | <sup>2</sup> / <sub>3</sub> t <sub>CLCL</sub> -15 |        | ns    |
| tCLCL                                      | CLK Cycle Period                  | · .                     | 125                      |     | 100                                               |        | ns    |
| t <sub>CLI1H</sub>                         | RES Hold to CLK                   | (Note 2)                | 10                       |     | 10                                                |        | ns    |
| t <sub>CLIL</sub>                          | CLK to Reset Delay                |                         |                          | 40  |                                                   | 40     | ns    |
| t <sub>CLR1X</sub>                         | RDY1, RDY2 Hold to CLK            |                         | 0                        |     | 0                                                 |        | ns    |
| t <sub>CLPH</sub>                          | CLK to PCLK HIGH Delay            |                         |                          | 22  |                                                   | 22     | ns    |
| t <sub>CLPL</sub>                          | CLK to PCLK LOW Delay             |                         |                          | 22  |                                                   | 22     | ns    |
| t <sub>EHEL</sub>                          | External Frequency HIGH Time      | 90%-90% V <sub>IN</sub> | 13                       |     | 13                                                | ······ | ns    |
| t <sub>EHYL</sub>                          | CSYNC Hold to EFI                 |                         | 10                       |     | 10                                                |        | ns    |
| t <sub>ELEH</sub>                          | External Frequency LOW Time       | 10%-10% V <sub>IN</sub> | 13                       |     | 13                                                |        | ns    |
| t <sub>ELEL</sub>                          | EFI Period                        | (Note 1)                | 36                       |     | 33                                                |        | ns    |
| t <sub>I1HCL</sub>                         | RES Setup to CLK                  | (Note 2)                | 65                       |     | 65                                                |        | ns    |
| t <sub>IHIL</sub>                          | Input Fall Time                   | (Note 1)                |                          | 15  |                                                   | 15     | ns    |
| t <sub>ILIH</sub>                          | Input Rise Time                   | (Note 1)                |                          | 15  |                                                   | 15     | ns    |
| t <sub>OLCH</sub>                          | OSC to CLK HIGH Delay             |                         | -5                       | 22  | 5                                                 | 22     | ns    |
| tOLCL                                      | OSC to CLK LOW Delay              |                         | 2                        | 35  | 2                                                 | 35     | ns    |
| t <sub>OLOH</sub>                          | Output Rise Time (except CLK)     | From 0.8V to 2.0V       |                          | 15  |                                                   | 15     | ns    |
| t <sub>OHOL</sub>                          | Output Fall Time (except CLK)     | From 2.0V to 0.8V       |                          | 15  |                                                   | 15     | ns    |
| t <sub>PHPL</sub>                          | PCLK HIGH Time                    |                         | t <sub>CLCL</sub> -20    |     | t <sub>CLCL</sub> -20                             |        | ns    |
| t <sub>PLPH</sub>                          | PCLK LOW Time                     |                         | t <sub>CLCL</sub> -20    |     | t <sub>CLCL</sub> -20                             |        | ns    |
| t <sub>R1VCH</sub>                         | RDY1, RDY2 Active Setup to CLK    | ASYNC = LOW             | 35                       |     | 35                                                |        | ns    |
| t <sub>R1VCL</sub>                         | RDY1, RDY2 Active Setup to CLK    | ASYNC = HIGH            | 35                       |     | 35                                                |        | ns    |
| t <sub>RYHCH</sub>                         | Ready Active to CLK               | (Note 3)                | ²⁄₃t <sub>CLCL</sub> −15 |     | ²∕₃t <sub>CLCL</sub> -15                          |        | ns    |
| t <sub>RYLCL</sub>                         | Ready Inactive to CLK             | (Note 4)                | -8                       |     | -8                                                |        | ńs    |
| t <sub>YHEH</sub>                          | CSYNC Setup to EFI                |                         | 20                       |     | 20                                                |        | ns    |
| t <sub>YHYL</sub>                          | CSYNC Width                       | ·                       | 2·t <sub>ELEL</sub>      |     | 2·t <sub>ELEL</sub>                               |        | ns    |
|                                            | XTAL Frequency                    |                         | 2.4                      | 25  | 2.4                                               | 30     | MHz   |

Notes:

1. Transition between V<sub>IL</sub> (Max) - 0.4V and V<sub>IH</sub> (Min) + 0.4V. 2. Setup and hold necessary only to guarantee recognition at next clock.

3. Applies only to  $T_3$  and  $T_W$  states. 4. Applies only to  $T_2$  states.



## Figure 4: Timing Diagrams

## a) Clocks and Reset Signals



#### b) Ready Signals (for Asynchronous Devices)



#### c) Ready Signals (for Synchronous Devices)




# KS82C84A

# **CLOCK GENERATOR AND DRIVER**

#### Figure 5: AC Testing I/O Waveform



Figure 7: Clock High & Low Time (Using X1, X2)



Figure 9: Ready to Clock (Using X1, X2)



Notes: 1. C<sub>L</sub> = 100pF 2. C<sub>L</sub> = 30pF



Figure 6: AC Testing Loading Circuit

ł



Figure 8: Clock High & Low Time (Using EFI)







# PACKAGE DIMENSIONS





ALL DIMENSIONS IN INCHES

•

ALL DIMENSIONS IN INCHES

**Plastic Package** 

**ORDERING INFORMATION AND PRODUCT CODE** 

PLCC Package



SAMSUNG products are designated by a Product Code. When ordering, please refer to products by their full code. For unusual, and/or specific packaging or processing requirements not covered by the standard product line, please contact the SAMSUNG MOS Product Group.



# MICROPROCESSOR BUS CONTROLLER

#### **FEATURES/BENEFITS**

- Pin and functional compatibility with the Industry standard 8288
- Very high speed 8MHz and 10MHz
- Low power CMOS implementation
- Bipolar drive capability
- TTL I/O compatibility
- 3-state command output drivers
- Configurable for use with an I/O bus
- Facilitates interface to one or two multi-master buses

#### DESCRIPTION

The KS82C88 Bus Controller is a 20-pin CMOS component which includes command and control timing generation as well as a bipolar bus drive capability while optimizing system performance. A strapping option on the bus controller configures it for use with a multimaster system bus and separate I/O bus.

The KS82C88 is manufactured using advanced CMOS technology. Fully static, with very high speed operation, the KS82C88 is designed for use in medium-to-large 8088/86 microprocessor systems.



## Figure 2: KS82C88 Block Diagram

Figure 1b: 20-Pin DIP Configuration



| Pin # | 1/0 | Pin Name        | Pin # | I/O | Pin Name        |
|-------|-----|-----------------|-------|-----|-----------------|
| 1     | I   | IOB             | 11    | 0   | IOWC            |
| 2     | I   | CLK             | 12    | 0   | AIOWC           |
| 3     | 1   | Ŝ₁              | 13    | 0   | IORC            |
| 4     | 0   | DT/R            | 14    | 0   | INTA            |
| 5     | 0   | ALE             | 15    | 1   | CEN             |
| 6     | -   | AEN             | 16    | 0   | DEN             |
| 7     | 0   | MRDC            | 17    | 0   | MCE/PDEN        |
| 8     | 0   | AMWC            | 18    | I   | ₹<br>S2         |
| 9     | 0   | MWTC            | 19    | ł   | S <sub>0</sub>  |
| 10    |     | V <sub>SS</sub> | 20    | —   | V <sub>CC</sub> |

# Table 1a: PLCC Pin Assignment

Table 1b: 20-Pin DIP Pin Assignment

| Pin # | I/O | Pin Name                                                                                                                                  | Pin # | I/O | Pin Name        |
|-------|-----|-------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-----------------|
| 1     | I   | IOB                                                                                                                                       | 11    | 0   | IOWC            |
| 2     | I   | CLK                                                                                                                                       | 12    | 0   | AIOWC           |
| 3     | I   | <u></u> <del> </del> | 13    | 0   | IORC            |
| 4     | 0   | DT/R                                                                                                                                      | 14    | 0   | INTA            |
| 5     | 0   | ALE                                                                                                                                       | 15    | I   | CEN             |
| 6     | I   | AEN                                                                                                                                       | 16    | 0   | DEN             |
| 7     | 0   | MRDC                                                                                                                                      | 17    | 0   | MCE/PDEN        |
| 8     | 0   | AMWC                                                                                                                                      | 18    | 1   | S <sub>2</sub>  |
| 9     | 0   | MWTC                                                                                                                                      | 19    | I   | S <sub>0</sub>  |
| 10    | _   | V <sub>SS</sub>                                                                                                                           | 20    | _   | V <sub>CC</sub> |

## Table 2: Pin Descriptions

| Symbol | Туре | Name and Function                                                                                                                                                                                                                                                                                                                          |
|--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ĀĒN    | ł    | Address Enable: $\overline{AEN}$ enables the KS82C88 command outputs at least $t_{AELCV}$ (Table 4) after it becomes active (LOW). When $\overline{AEN}$ goes inactive, the command output drivers are immediately 3-stated. $\overline{AEN}$ does not affect the I/O command lines if the KS82C88 is in the I/O Bus mode (IOB tied HIGH). |
| AIOWC  | 0    | Advanced I/O Write Command: The AIOWC issues an I/O Write command earlier in the machine cycle to give I/O devices an early indication of a write instruction. Its timing is the same as a read command signal. This signal is active LOW.                                                                                                 |
| ALE    | 0    | Address Latch Enable: This signal serves to strobe an address into the address latches. It is active HIGH and latching occurs on the falling (HIGH to LOW) transition. ALE is intended for use with transparent D type latches.                                                                                                            |
| AMWC   | 0    | Advanced Memory Write Command: This active LOW signal is used to issue a memory write command earlier in the machine cycle to give memory devices an early indication of a write instruction. Its timing is the same as a read command signal.                                                                                             |
| CEN    | 1    | <b>Command Enable:</b> When LOW all KS82C88 command outputs, and the control outputs DEN and PDEN are forced to the inactive state. When HIGH, these outputs are enabled.                                                                                                                                                                  |
| CLK    | 1    | <b>Clock:</b> This clock signal from the KS82C88 clock generator is used to determine when command and control signals are generated.                                                                                                                                                                                                      |
| DEN    | 0    | Data Enable: This active HIGH signal enables data transceivers onto either the local or system data bus.                                                                                                                                                                                                                                   |
| DT/Ř   | 0    | <b>Data Transmit/Receive:</b> This signal establishes the direction of data flow through the transceivers. HIGH indicates Transmit (write to I/O or memory), LOW indicates Receive (Read).                                                                                                                                                 |
| INTA   | 0    | <b>Interrupt Acknowledge:</b> This active LOW signal tells an interrupting device that its interrupt has been acknowledged and that it should drive vector information onto the data bus.                                                                                                                                                  |
| IOB    | 1    | Input/Output Bus Mode: When IOB is strapped HIGH the KS82C88 functions in the I/O Bus mode. When strapped LOW, the KS82C88 functions in the System Bus mode. (See sections on I/O Bus and System Bus modes)                                                                                                                                |



Table 2: Pin Descriptions (Continued)

| Symbol                                           | Туре | Name and Function                                                                                                                                                                                                                                                                                                  |
|--------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IORC                                             | 0    | I/O Read Command: This active LOW signal instructs an I/O device to drive its data onto the data bus.                                                                                                                                                                                                              |
| IOWC                                             | 0    | I/O Write Command: This active LOW signal instructs an I/O device to read the data on the data bus.                                                                                                                                                                                                                |
| MCE/PDEN                                         | 0    | <b>MCE (IOB is tied LOW):</b> Master Cascade Enable occurs during an interrupt sequence and serves to read a Cascade Address from a master PIC (Priority Interrupt Controller) onto the data bus. The MCE signal is active HIGH.                                                                                   |
|                                                  |      | <b>PDEN</b> (IOB is tied HIGH): Peripheral Data Enable enables the data bus transceiver for the I/O bus that DEN performs.                                                                                                                                                                                         |
| MRDC                                             | 0    | Memory Read Command: This active LOW signal instructs the memory to drive its data onto the data bus.                                                                                                                                                                                                              |
| MWTC                                             | 0    | Memory Write Command: This active LOW signal instructs the memory to record the data present on the data bus.                                                                                                                                                                                                      |
| $\overline{S}_0, \overline{S}_1, \overline{S}_2$ | I    | <b>Status Input Pins:</b> These are status input pins from 8088/86/89 processors. The KS82C88 decodes these inputs to generate command and control signals at the appropriate time. These pins are HIGH when not in use. Internal pull-up resistors hold these lines HIGH when no other driving source is present. |
| V <sub>CC</sub>                                  | _    | Power: 5V ± 10% DC Supply.                                                                                                                                                                                                                                                                                         |
| V <sub>SS</sub>                                  | - ·  | Ground: 0V.                                                                                                                                                                                                                                                                                                        |

# FUNCTIONAL DESCRIPTION

# **Command and Control Logic**

The KS82C88 decodes the status line signals  $(\overline{S}_0, \overline{S}_1, \overline{S}_2)$  common to the 8086/88/89 processors to determine what command is to be issued, (Table 3).

|  | Table | 3: | KS82C88 | Commands |
|--|-------|----|---------|----------|
|--|-------|----|---------|----------|

| S <sub>2</sub> | \$ <sub>1</sub> | S <sub>0</sub> | Processor State       | 8288 Command |
|----------------|-----------------|----------------|-----------------------|--------------|
| 0              | 0               | 0              | Interrupt Acknowledge | INTA         |
| 0              | 0               | 1              | Read I/O Port         | IORC         |
| 0              | 1               | 0              | Write I/O Port        | IOWC, AIOWC  |
| 0              | 1               | 1              | Halt                  | None         |
| 1              | 0               | 0              | Code Access           | MRDC         |
| 1              | 0               | -1             | Read Memory           | MRDC         |
| 1              | 1               | 0              | Write Memory          | MWTC, AMWC   |
| 1              | 1               | 1              | Passive               | None         |

# **Operating Modes**

The KS82C88 can be operated in one of two modes, I/O Bus Mode or System Bus Mode according to the system hardware configuration.

# I/O Bus Mode: (IOB Strapped HIGH)

In the I/O Bus (IOB) mode the I/O command lines (IORC, IOWC, AIOWC, INTA) are always enabled (not dependent on AEN). When an I/O command is initiated by the processor, the KS82C88 immediately activates the command lines using PDEN and DT/R control the I/O bus transceiver. Since no arbitration is present, the I/O command lines should not be used to control the sytem bus in this mode. This mode allows one KS82C88 to handle two external buses. No waiting is involved when the CPU wants to gain access to the I/O bus. Normal memory access requires a Bus Ready signal (AEN LOW) before proceeding. The IOB mode is aimed at applications where I/O or peripherals dedicated to one processor exist in a multi-processor system.

# System Bus Mode: (IOB Strapped LOW)

In this mode no commands are issued until  $t_{AELCV}$  (Table 4) after the AEN Line is activated (LOW). This mode assumes that bus arbitration logic will inform the bus controller (on the AEN line) when the bus is free for use. Both memory and I/O commands wait for bus arbitration. This mode is used when only one bus exists, and both I/O and memory are shared by more than one processor.



| MRDC  | Memory Read Command           |
|-------|-------------------------------|
| MWTC  | Memory Write Command          |
| IORC  | I/O Read Command              |
| IOWC  | I/O Write Command             |
| AMWC  | Advanced Memory Write Command |
| AIOWC | Advanced I/O Write Command    |

# Table 4: Command Outputs

#### **Command Outputs**

INTA

Advanced write commands prevent the processor from entering unnecessary wait states. They are available to initiate write procedures early in the machine cycle.

Interrupt Acknowledge

INTA (Interrupt Acknowledge) acts as an I/O read during an interrupt cycle. INTA informs an interrupting device that it should place service vectors onto the data bus.

# **Control Outputs**

KS82C88 control outputs include Data Enable (DEN), Data Transmit/Receive (DT/ $\overline{R}$ ) and Master Cascade Enable/Peripheral Data Enable (MCE/PDEN). DEN determines when the external bus should be enabled onto the local bus and DT/ $\overline{R}$  determines the direction of data transfer. These two signals are usually connected to the transceiver chip select and direction pins. MCE/PDEN alters its function with the operating mode. In the IOB mode, the PDEN signal serves as a dedicated data enable signal for the I/O or Peripheral System Bus.

In the System Bus Mode, MCE is used during interrupt acknowledge cycles. Two interrupt acknowledge cycles occur back to back during interrupt sequences, with no data or address transfers during the first cycle. Thus logic should be provided to mask off MCE. Just before the second cycle, MCE gates a master Priority Interrupt Controller's (PIC) cascade address onto the processor's local bus where ALE strobes it into the address latches. On the leading edge of the second interrupt cycle, the addressed slave PIC gates an interrupt vector onto the system data bus where it is read by the processor.

If the system contains only one PIC, MCE is not used and the second Interrupt Acknowledge signal gates the interrupt vector onto the processor bus.

#### Address Latch Enable (ALE) and Halt

ALE occurs every machine cycle and strobes the current address into the address latches. ALE also strobes  $\overline{S}_0$ ,  $\overline{S}_1$ ,  $\overline{S}_2$  into a latch for halt state decoding.

#### **Command Enable (CEN)**

CEN is a command qualifier for the KS82C88. If CEN is HIGH, the KS82C88 functions normally, and all command lines are held in their inactive state (not 3-state). This feature can be used to implement memory partitioning and to eliminate address conflicts between system bus and resident bus devices.



1 44

# **Table 5: Recommended Operating Conditions**

| DC Supply Voltage           |            | <br>+4.0V to +6.0V |
|-----------------------------|------------|--------------------|
| Operating Temperature Range | Commercial | 0°C to 70°C        |
|                             | Industrial | -40°C to +85°C     |

## Table 6: Absolute Maximum Ratings

| DC Supply Voltage                    | +7.0V                                          |
|--------------------------------------|------------------------------------------------|
| Input, Output or I/O Voltage Applied | V <sub>SS</sub> -0.5V to V <sub>CC</sub> +0.5V |
| Storage Temperature Range            | -65°C to +150°C                                |
| Maximum Package Power Dissipation    | 1W                                             |

Note: Stresses beyond those listed above may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

|                 |                                                           |                   |                                                                                | Limits                      |                      |        |
|-----------------|-----------------------------------------------------------|-------------------|--------------------------------------------------------------------------------|-----------------------------|----------------------|--------|
| Symbol          | Paran                                                     | neter             | Test Conditions                                                                | Min                         | Max                  | Units  |
| CIN             | Input Capacitance                                         |                   | Freq. = 1MHz                                                                   |                             | 5                    | pF     |
| COUT            | Output Capacitance                                        |                   | Unmeasured pins at V <sub>SS</sub>                                             |                             | 15                   | pF     |
| Івнн            | Input Leakage Curren                                      | t (Bus Hold High) | V <sub>IN</sub> = 2.0V (Notes 3, 4)                                            | -50                         | -300                 | μA     |
| Івнно           | Bus Hold High Overd                                       | rive              | (Notes 3, 5)                                                                   | -600                        | Č.                   | μA     |
| lcc             | Operating Supply Cur                                      | rent              | $V_{IN} = V_{CC}$ or $V_{SS}$ , $V_{CC} = 5.5V$<br>Outputs Unloaded, Freq 5MHz |                             | 5                    | mA     |
| Iccs            | Standby Supply Curr                                       | ent               | $V_{IN} = V_{CC}$ or $V_{SS}$ , $V_{CC} = 5.5V$<br>Outputs Unloaded            |                             | 100                  | μA     |
| ۱ <sub>LI</sub> | Input Leakage Currer                                      | nt                | $0V \le V_{IN} \le V_{CC}$ (Notes 1, 2)                                        |                             | ±10                  | μA     |
| ILO             | Output Leakage Curr                                       | ent               | $0V \le V_{OUT} \le V_{CC}$                                                    |                             | ±10                  | μA     |
| V <sub>CH</sub> | $V_{IH}$ for Clock, $\overline{S}_0$ , $\overline{S}_1$ , | S <sub>2</sub>    |                                                                                | 3.0                         | V <sub>CC</sub> +0.3 | V      |
| V <sub>CL</sub> | $V_{IL}$ for Clock, $\overline{S}_0$ , $\overline{S}_1$ , | S <sub>2</sub>    |                                                                                |                             | 0.2V <sub>CC</sub>   | v      |
| VIH             | Input High Voltage                                        |                   |                                                                                | 2.2                         | V <sub>CC</sub> +0.3 | V      |
| VIL             | Input Low Voltage                                         |                   |                                                                                | -0.3                        | 0.8                  | V      |
| V <sub>он</sub> | Output High Voltage                                       | Command Outputs   | I <sub>OH</sub> = -5mA<br>I <sub>OH</sub> = -1mA                               | 3.7<br>3.7                  |                      | V<br>V |
|                 |                                                           | Control Outputs   | I <sub>OH</sub> = -4mA<br>I <sub>OH</sub> = -2.5mA                             | 3.0<br>V <sub>CC</sub> -0.4 |                      | V<br>V |
| V <sub>OL</sub> | Output LOW Voltage                                        |                   | I <sub>OL</sub> = 12mA<br>I <sub>OL</sub> = 8mA                                |                             | 0.45<br>0.44         | V<br>V |

# Table 7: DC Characteristics (T<sub>A</sub> = 0°C to 70°C, V<sub>CC</sub> = 5V $\pm$ 10%, V<sub>SS</sub> = 0V)

Notes: 1. Except \$\overline{S}\_0\$, \$\overline{S}\_1\$, \$\overline{S}\_2\$.
2. During input leakage test, maximum input rise and fall time should be 15ns between V<sub>CC</sub> and V<sub>SS</sub>.
3. \$\overline{S}\_0\$, \$\overline{S}\_1\$, \$\overline{S}\_2\$ only.
4. Raise inputs to V<sub>CC</sub>, then lower to 2.0V.
5. An external driver must sink at least I<sub>BHHO</sub> to toggle a status line from HIGH to LOW.



|                          | PRELIMINARY                          |                       | <u>IINARY</u>        |                       |                      |                   |       |
|--------------------------|--------------------------------------|-----------------------|----------------------|-----------------------|----------------------|-------------------|-------|
|                          |                                      |                       | Limits               | (8MHz)                | Limits (             | 10MHz)            |       |
| Symbol                   | Parameter                            | Test Conditions       | Min                  | Max                   | Min                  | Max               | Units |
| tAEHCZ                   | Command Disable Time                 | D (Note 2)            |                      | 40                    |                      | 40                | ns    |
| tAELCH                   | Command Enable Time                  | C (Note 1)            |                      | 40                    |                      | 40                | ns    |
| tAELCV                   | Enable Delay Time                    | В                     | 100                  | 250                   | 100                  | 200               | ns    |
| <b>t<sub>AEVNV</sub></b> | AEN to DEN                           | A                     |                      | 25                    |                      | 20                | ns    |
| t <sub>CELRH</sub>       | CEN to Command                       | B                     |                      | t <sub>CLML</sub> +10 |                      | t <sub>CLML</sub> | ns    |
| t <sub>CEVNV</sub>       | CEN to DEN, PDEN                     | A                     |                      | 25                    |                      | 25                | ns    |
| tCHCL                    | CLK High Time                        |                       | 40                   |                       | 30                   |                   | ns    |
| tснотн                   | Direction Control Inactive Delay     | A                     |                      | 30                    |                      | 30                | ns    |
| <sup>t</sup> CHDTL       | Direction Control Active Delay       | А                     |                      | 50                    |                      | 50                | ns    |
| <sup>t</sup> CHLL        | ALE Inactive Delay                   | A (Note 3)            | 2                    | 25                    | 2                    | 15                | ns    |
| tCHSV                    | Status Inactive Hold Time            |                       | .10                  |                       | 10                   |                   | ns    |
| t <sub>CLCH</sub>        | CLK Low Time                         |                       | 66                   |                       | 50                   |                   | ns    |
| t <sub>CLCL</sub>        | CLK Cycle Period                     |                       | 125                  |                       | 100                  |                   | ns    |
| t <sub>CLLH</sub>        | ALE Active Delay (from CLK)          | A                     |                      | 20                    |                      | 20                | ns    |
| t <sub>CLMCH</sub>       | MCE Active Delay (from CLK)          | A                     |                      | 25                    |                      | 20                | ns    |
| t <sub>CLMH</sub>        | Command Inactive Delay               | В                     | 2                    | 35                    | 2                    | 35                | ns    |
| t <sub>CLML</sub>        | Command Active Delay                 | В                     | 5                    | 35                    | 5                    | 35                | ns    |
| t <sub>CLSH</sub>        | Status Active Hold Time              |                       | 10                   |                       | 10                   |                   | ns    |
| t <sub>CVNV</sub>        | Control Active Delay                 | A                     | 2                    | 45                    | 2                    | 45                | ns    |
| t <sub>CVNX</sub>        | Control Inactive Delay               | A                     | 5                    | 45                    | 5                    | 45                | ns    |
| t <sub>MHNL</sub>        | Command Inactive to DEN<br>Low Delay | Command: B,<br>DEN: E | t <sub>CLCH</sub> -5 |                       | t <sub>CLCH</sub> -5 |                   | ns    |
| t <sub>OHOL</sub>        | Output, Fall Time                    | From 2.0V to 0.8V     |                      | 15                    |                      | 20                | ns    |
| t <sub>OLOH</sub>        | Output, Rise Time                    | From 0.8V to 2.0V     |                      | 15                    |                      | 12                | ns    |
| t <sub>SHCL</sub>        | Status Inactive Setup Time           |                       | 35                   |                       | 35                   |                   | ns    |
| t <sub>SVCH</sub>        | Status Active Setup Time             |                       | 35                   |                       | 35                   |                   | ns    |
| t <sub>SVLH</sub>        | ALE Active Delay (from Status)       | A                     |                      | 20                    |                      | 20                | ns    |
| t <sub>SVMCH</sub>       | MCE Active Delay (from Status)       | A                     |                      | 30                    |                      | 20                | ns    |

Table 8: AC Characteristics, (T\_A = 0°C to 70°C, V\_{DD} = 5V  $\pm$  10%, V\_{SS} = 0V)

Refer to Figure 5 for Test Conditions Definition Table.

- Notes: 1. t<sub>AELCH</sub> measurement is between 1.5V and 2.5V.
  2. t<sub>AEHCZ</sub> measured at 0.5V change in V<sub>OUT</sub>.
  3. In 5MHz 80C86/88 systems, minimum ALE HIGH time = t<sub>CLCL</sub> (t<sub>CHSV</sub>(max) + t<sub>SVLH</sub>) + t<sub>CHLL</sub>(min) = 74ns.



3

# MICROPROCESSOR BUS CONTROLLER

### Figure 3: Timing Diagrams

# a) Read/Write Timing



Notes: 1. Address/Data bus is shown only for reference purposes.

2. Leading edge of ALE and MCE is determined by the falling edge of CLK or STATUS going active, whichever occurs last.



# Figure 3: Timing Diagrams (Continued)

# b) DEN, PDEN Qualification Timing



# c) Address Enable Timing (3-State Enable/Disable)



Note: CEN must be LOW or valid prior to  $S_2$  to prevent the command from being generated.





Figure 5: Test Load Circuits 3-State Command **Output Test Load** 

| v<br>↑       | Test<br>Condition | юн     | IOL          | V<br>(V) | R<br>(Ω) | C<br>(pF) |
|--------------|-------------------|--------|--------------|----------|----------|-----------|
|              | Α                 | -4.0mA | +8.0mA       | 2.13     | 220      | 80        |
| ≹R ·         | В                 | -8.0mA | +20.0mA      | 2.29     | 91       | 300       |
| 1            | С                 | -8.0mA | . <u>-</u> - | 1.5      | 187      | 300       |
| <del>أ</del> | D                 | -8.0mA | -            | 1.5      | 187      | 50        |
| ÷            | E                 | -1.0µA | +1.0µA       | 2.13     | 870K     | 30        |



# MICROPROCESSOR BUS CONTROLLER

## PACKAGE DIMENSIONS



**Plastic Package** 

PLCC Package

# **ORDERING INFORMATION & PRODUCT CODE**



SAMSUNG products are designated by a Product Code. When ordering, please refer to products by their full code. For unusual, and/or specific packaging or processing requirements not covered by the standard product line, please contact the SAMSUNG MOS Products Group.



228

# CLOCK GENERATOR AND READY INTERFACE FOR 80286 MICROPROCESSORS

#### FEATURES/BENEFITS

- Generates system clock for 80286 processors
- · Uses crystal or TTL signal for frequency source
- Provides local READY and IEEE-796 (Multibus®) READY synchronization
- Generates system RESET output from Schmitt trigger input
- Single +5V power supply
- Low power CMOS
- Works with KS82C288 Bus Controller and KS82C289 Bus Arbiter
- 10, 12.5, and 16 MHz versions
- 20-lead PLCC or 18-pin plastic DIP

Figure 1. KS82C284 Block Diagram

#### DESCRIPTION

The KS82C284 clock generator/driver provides clock signals for 80286 processors and support components. It also supplies the READY signal to the CPU from either synchronous or asynchronous sources. The KS82C284 supplies synchronous RESET from an asynchronous input with hysteresis.







Figure 2b. KS82C284 Plastic DIP Pin Diagram





# CLOCK GENERATOR AND READY INTERFACE FOR 80286 MICROPROCESSORS

# Table 1: KS82C284 Interface Signal Descriptions

| Symbol          | Туре       | Name and Function                                                                                                                                                                                                                                                                                                                                        |
|-----------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK             | 0          | <b>System Clock:</b> This signal is used by the processor and support devices (which must be synchronous with the processor). The frequency of the CLK output is twice the processor's desired internal clock frequency. CLK can drive both TTL- and MOS-level inputs.                                                                                   |
| F/Ĉ             | I          | <b>Frequency/Crystal Select:</b> This is a strapping option that selects the source for the CLK output. When $F/\overline{C}$ is strapped LOW, the internal crystal oscillator drives CLK. When $F/\overline{C}$ is strapped HIGH, EFI drives the CLK output.                                                                                            |
| X1, X2          | I          | <b>Crystal in 1, Crystal in 2:</b> A parallel resonant fundamental mode crystal is attached to these pins for the internal oscillator. When $F/\overline{C}$ is LOW, the internal oscillator will drive the CLK output at the crystal frequency. The crystal frequency must be twice the processor's desired internal clock frequency.                   |
| EFI             | I          | <b>External Frequency In:</b> This signal drives the CLK when the $F/\overline{C}$ input is strapped HIGH. The EFI input frequency must be twice the processor's desired internal clock frequency.                                                                                                                                                       |
| PCLK            | 0          | <b>Peripheral Clock:</b> Provides a 50% duty-cycle clock with 1/2 the frequency of CLK. PCLK will be in phase with the internal processor clock following the first bus cycle after the processor has been reset.                                                                                                                                        |
| ARDYEN          | I          | Asynchronous Ready Enable: Qualifies the Asynchronous Ready (ARDY) input. ARDYEN selects ARDY as the source of READY for the current bus cycle. Inputs to ARDYEN may be applied asynchronously to CLK. Setup and hold times must be observed in order to assure a guaranteed response to synchronous inputs.                                             |
| ARDY            | I          | <b>Asynchronous Ready:</b> Used to terminate the current bus cycle. The ARDY input is qualified by ARDYEN. Input to ARDY may be applied asynchronously to CLK. Setup and hold times must be observed in order to assure a guaranteed response to synchronous outputs.                                                                                    |
| SRDYEN          |            | <b>Synchronous Ready Enable:</b> Qualifies the Synchronous Ready (SRDY) input. SRDYEN selects SRDY as the source for READY to the CPU for the current bus cycle. Setup and hold times must be observed for proper operation.                                                                                                                             |
| SRDY            | ł          | <b>Synchronous Ready:</b> Terminates the current bus cycle. The SRDY input is qualified by the SRDYEN input. Setup and hold times must be observed for proper operation.                                                                                                                                                                                 |
| READY           | 0          | <b>Ready:</b> Signals that the current bus cycle is completed. The SRDY, SRDYEN, ARDY, ARDY, ARDYEN, S1, S0, and RES inputs control READY as explained in the READY generator section of this data sheet. READY is an open-drain output requiring an external pull-up resistor.                                                                          |
| <u>S0, S1</u>   | <b>I</b> . | <b>Status 0, Status 1:</b> These signals prepare the KS82C284 for a subsequent bus cycle. $\overline{S0}$ and $\overline{S1}$ synchronize PCLK to the internal processor clock and control READY. These inputs have internal pull-up resistors to keep them HIGH if nothing is driving them. Setup and hold times must be observed for proper operation. |
| RESET           | 0          | <b>Reset:</b> Derived from the RES input. RESET is used to force the system into an initial state. When RESET is active (HIGH), READY will be active (LOW).                                                                                                                                                                                              |
| RES             | - 1        | <b>Reset In:</b> Generates the system reset signal, RESET. Signals to RES may be applied asynchronously to CLK. A Schmitt trigger input is provided on RES so that an RC circuit can be used to provide a time delay. Setup and hold times must be observed to assure a guaranteed response to synchronous inputs.                                       |
| V <sub>CC</sub> | I          | 5V ± 5%.                                                                                                                                                                                                                                                                                                                                                 |
| GND             | 1          | Ground.                                                                                                                                                                                                                                                                                                                                                  |





3.

# FUNCTIONAL DESCRIPTION

## **Clock Generator**

The CLK output provides the basic timing control for an 80286-based system. CLK has output characteristics sufficient to drive MOS devices. CLK is generated by either an internal crystal oscillator or an external source as selected by the  $F/\overline{C}$  strapping option. When  $F/\overline{C}$  is LOW, the crystal oscillator drives the CLK output. When  $F/\overline{C}$  is HIGH, the EFI drives the CLK output.

The KS82C284 provides a second clock output, PCLK, for peripheral devices. PCLK is CLK divided by two. PCLK has a duty cycle of 50% and MOS output drive characteristics. PCLK is normally synchronized to the internal processor clock.

After RESET, the PCLK signal may be out of phase with the internal processor clock. The S0 and S1 signals of the first bus cycle are used to synchronize PCLK to the internal processor clock. The phase of the PCLK output changes by extending its HIGH time beyond one system clock (see waveforms). PCLK is forced HIGH whenever either S0 or S1 have been active (LOW) for the two previous CLK cycles. PCLK continues to oscillate when both S0 and S1 are HIGH.

Since the phase of the internal processor clock will not change except during RESET, the phase of PCLK will not change except during the first bus cycle after RESET.

#### Oscillator

The KS82C284 incorporates a linear Pierce oscillator which requires an external parallel-resonant, fundamental mode, crystal. The output of the oscillator is internally buffered. The crystal frequency should be twice the required internal processor clock frequency. The crystal should have a typical load capacitance of 32pF.

Table 2. KS82C284 Crystal Loading Capacitance Values

X1 and X2 are the oscillator crystal connections. For stable operation of the oscillator, two loading capacitors are recommended, as shown in Table 2.

The sum of the board-capacitance and loadingcapacitance should equal the values shown. Stray board capacitances (not including the effect of the loading capacitors or crystal capacitance) should be limited to less than 10pF between the X1 and X2 pins.

Decouple  $V_{\mbox{CC}}$  and GND as close to the KS82C284 as possible.

## **OPERATIONAL DESCRIPTION**

# **CLK** Termination

The CLK output has a very fast rise and fall time, so the CLK line be properly terminated at frequencies above 10MHz to avoid signal reflections and ringing. To terminate the CLK, insert a small resistor (typically  $10\Omega$ -74 $\Omega$ ) in series with the output, as shown in Figure 3. This type of termination is called series termination. The resistor value plus the circuit output impedance should be made equal to the impedance of the transmission line.

## Figure 3. Series Termination



| Crystal Frequency | C1 Capacitance<br>X1 | C2 Capacitance<br>X2 |
|-------------------|----------------------|----------------------|
| 1 to 8 MHz        | 60pF                 | 40pF                 |
| 8 to 20 MHz       | 25pF                 | 15pF                 |
| Above 20 MHz      | 15pF                 | 15pF                 |

Note: Capacitance values must include stray board-capacitance.



#### **Reset Operation**

The reset logic provides the RESET output to force the system into a known, initial state. When the RES input is active (LOW), the RESET output goes active (HIGH). RES is synchronized internally at the falling edge of CLK before generating the RESET output (see waveforms). Synchronization of the RES input introduces a one- or two-CLK delay before affecting the RESET output.

On power-up, the system's V<sub>CC</sub> and CLK are unstable. To prevent spurious activity, RES should be asserted until V<sub>CC</sub> and CLK stabilize at their operating values. 80286 processors and support components also require their RESET inputs to be HIGH a minimum of 16 CLK cycles. An RC network, as shown in Figure 4, will keep RES LOW long enough to satisfy both the stability and CLK cycle requirements.

#### Figure 4. Typical RC RES Timing Circuit



An internal Schmitt trigger input with hysteresis on RES assures a single transition of RESET with an RC circuit on RES. The hysteresis separates the input voltage-level at which the circuit output switches from HIGH to LOW from the input voltage level at which the circuit output switches from LOW to HIGH. The RES HIGH-to-LOW input transition voltage is lower than the RES LOW-to-HIGH input transition voltage. As long as the slope of the RES input voltage remains in the same direction (increasing or decreasing) around the RES input transition voltage, the RESET output will make a single transition.

#### **Ready Operation**

The KS82C284 accepts two ready sources for the system READY signal which terminates the current bus cycle. Either a synchronous (SRDY) or an asynchronous ready (ARDY) source may be used. Each ready input has an enable (SRDYEN and ARDYEN) for selecting the

type of ready source required to terminate the current bus cycle. An address decoder would normally select one of the enable inputs.

READY is enabled (LOW) if either SRDY + SRDYEN = 0 or ARDY + ARDYEN = 0 when sampled by the KS82C284 READY generation logic. READY will remain active for at least two CLK cycles.

The READY output has an open-drain driver allowing other ready circuits to be wire OR'ed with it, as shown in Figure 5. The READY signal of an 80286 system requires an external pull-up resistor. To force the READY signal inactive (HIGH) at the start of a bus cycle, the READY output floats when either S0 or S1 are sampled LOW at the falling edge of CLK. Two system clock periods are allowed for the pull-up resistor to pull the READY signal to V<sub>IH</sub>. When RESET is active, READY is forced active one CLK later (see waveforms).

# Figure 5. Recommended Crystal and READY Connections



Figure 6 illustrates the operation of SRDY and SRDYEN. These inputs are sampled on the falling edge of CLK when S0 and S1 are inactive (HIGH) and PCLK is HIGH. READY is forced active when both SRDY and SRDYEN are sampled as LOW.

Figure 7 shows the operation of ARDY and ARDYEN. These inputs are sampled by an internal synchronizer at each falling edge of CLK. The output of the synchronizer is then sampled when PCLK is HIGH. If the synchronizer resolved both the ARDY and ARDYEN as active, the SRDY and SRDYEN inputs are ignored. Either ARDY or ARDYEN must be HIGH at the end of T<sub>S</sub> (see Figure 7).

READY remains active until either S0 or S1 are sampled LOW, or the ready inputs are sampled as inactive.



# Figure 6. Synchronous READY Operation









## Absolute Maximum Ratings\*

| Temperature Under Bias         | 0°C to +70°C    |
|--------------------------------|-----------------|
| Storage Temperature            | -65°C to +150°C |
| All Output and Supply Voltages | 0.5V to +7V     |
| All Input Voltages             | 1.0V to +5.5V   |
| Power Dissipation              | 1 Watt          |

\*Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

NOTICE: Specifications contained within the following tables are subject to change.

# DC Characteristics (T\_{CASE} = 0°C to +85°C,\* V\_{CC} = 5V $\pm$ 5%)

| Symbol           | Parameter                                  | Condition                                     | Min                  | Max  | Units |
|------------------|--------------------------------------------|-----------------------------------------------|----------------------|------|-------|
| V <sub>IL</sub>  | Input LOW Voltage                          |                                               |                      | 0.8  | v     |
| V <sub>IH</sub>  | Input HIGH Voltage                         |                                               | 2.0                  |      | V     |
| V <sub>IHR</sub> | RES and EFI Input HIGH Voltage             |                                               | 2.6                  |      | V     |
| V <sub>HYS</sub> | RES Input Hysteresis                       |                                               | 0.25                 |      | v     |
| V <sub>OL</sub>  | RESET, PCLK Output LOW Voltage             | I <sub>OL</sub> = 5 mA                        |                      | 0.45 | V     |
|                  |                                            | I <sub>OH</sub> = -1 mA                       | 2.4                  |      | V     |
| •он              | RESET, POLK Output HIGH voltage            | I <sub>OH</sub> = -0.2 mA                     | V <sub>CC</sub> -0.5 |      | v     |
| V <sub>OLR</sub> | READY, Output LOW Voltage                  | I <sub>OL</sub> = 9 mA                        |                      | 0.45 | V     |
| V <sub>OLC</sub> | CLK Output LOW Voltage                     | I <sub>OL</sub> = 5 mA                        |                      | 0.45 | V     |
| V <sub>OHC</sub> | CLK Output HIGH Voltage                    | I <sub>OH</sub> = -800 μA                     | 4.0                  | ,    | ν     |
| l <sub>iL</sub>  | Input Sustaining Current on S0 and S1 Pins | V <sub>IN</sub> = 0V                          | 30                   | 500  | μA    |
| եր               | Input Leakage Current                      | $0 \le V_{\text{IN}} \le V_{\text{CC}}^{(1)}$ |                      | ±10  | μA    |
| Icc              | Power Supply Current                       | at 32 MHz Output<br>CLK Frequency             |                      | 75   | mA    |
| Ct               | Input Capacitance                          | F <sub>C</sub> = 1 MHz                        |                      | 10   | pF    |

 $^{*}T_{A}$  is guaranteed from 0°C to +70°C as long as  $T_{CASE}$  is not exceeded.

Note:

1. Status lines  $\overline{S0}$  and  $\overline{S1}$  excluded because they have internal pull-up resistors.



# AC CHARACTERISTICS (V<sub>CC</sub> = 5V $\pm$ 5%, T<sub>CASE</sub> = 0°C to +85°C\*)

Timing are referenced to 0.8V and 2.0V points of signals as illustrated in the datasheet waveforms, unless otherwise noted.

## 82C284 AC Timing Parameters

|     |                                                |                                        | 8 0 MU- 10 0 MU- |     | Mila  | 12.5 MHz |        | 16.0 MHz |        |        |       |
|-----|------------------------------------------------|----------------------------------------|------------------|-----|-------|----------|--------|----------|--------|--------|-------|
|     |                                                | Test                                   | 0.0              |     | 10.0  | MITZ     | Prelin | ninary   | Prelin | ninary | 1     |
| No. | Parameter                                      | Conditions                             | Min              | Max | Min   | Max      | Min    | Max      | Min    | Max    | Units |
| 1   | EFI to CLK Delay                               | At 1.5V <sup>(1)</sup>                 |                  | 25  |       | 25       |        | 25       |        | 25     | ns    |
| 2   | EFI LOW Time                                   | At 1.5V <sup>(1, 7)</sup>              | 28               |     | 22.5  |          | 13     |          | 10     |        | ns    |
| 3   | EFI HIGH Time                                  | At 1.5V <sup>(1, 7)</sup>              | 28               |     | 22.5  |          | 22     |          | 17     |        | ns    |
| 4   | CLK Period                                     |                                        | 62               | 500 | 50    | 500      | 40     | 500      | 62     | 500    | ns    |
| 5   | CLK LOW Time                                   | At 1.0V <sup>(1, 2, 7, 8, 9, 10)</sup> | 15               |     | 12    |          | 11     |          | 9      |        | ns    |
| 6   | CLK HIGH Time                                  | At 3.6V <sup>(1, 2, 7, 8, 9, 10)</sup> | 25               |     | 16    |          | 13     |          | 10     |        | ns    |
| 7   | CLK Rise Time                                  | 1.0V to 3.6V <sup>(1, 2, 10, 11)</sup> |                  | 10  |       | 8        | 1      | 8        |        | 6      | ns    |
| 8   | CLK Fall Time                                  | 3.6V to 1.0V(1, 9, 10, 11)             |                  | 10  |       | 8        |        | 8        |        | 6      | ns    |
| 9   | Status Setup Time                              | (Note 1)                               | 22               |     | _     |          | -      |          |        |        | ns    |
| 9a  | Status Setup Time for<br>Status Going Active   | (Note 1)                               | _                |     | 20    |          | 22     |          | 18     |        | ns    |
| 9b  | Status Setup Time for<br>Status Going Inactive | (Note 1)                               | _                |     | 20    |          | 18     |          | 14     |        | ns    |
| 10  | Status Hold Time                               | (Note 1)                               | 1                |     | 1     |          | 3      |          | 3      |        | ns    |
| 11  | SRDY or SRDYEN<br>Setup Time                   | (Note 1)                               | 17               |     | 15    |          | 15     |          | 12     |        | ns    |
| 12  | SRDY or SRDYEN<br>Hold Time                    | (Notes 1, 11)                          | 0                |     | 0     |          | 0      |          | 0      |        | ns    |
| 13  | ARDY or ARDYEN<br>Setup Time                   | (Notes 1, 3)                           | 0                |     | 0     |          | 0      |          | 0      |        | ns    |
| 14  | ARDY or ARDYEN<br>Hold Time                    | (Notes 1, 3)                           | 30               |     | 30    |          | 25     |          | 20     |        | ns    |
| 15  | RES Setup Time                                 | (Notes 1, 3)                           | 20               |     | 20    |          | 18     |          | 15     |        | ns    |
| 16  | RES Hold Time                                  | (Notes 1, 3)                           | 10               |     | 10    |          | 8      |          | 6      |        | ns    |
| 17  | READY Inactive Delay                           | At 0.8V <sup>(4)</sup>                 | 5                |     | 5     |          | 5      |          | 5      |        | ns    |
| 18  | READY Active Delay                             | At 0.8V <sup>(4)</sup>                 | 0                | 24  | 0     | 24       | 0      | 18       | 0      | 15     | ns    |
| 19  | PCLK Delay                                     | (Note 5)                               | 0                | 45  | 0     | 35       | 0      | 23       | 0      | 18     | ns    |
| 20  | RESET Delay                                    | (Note 5)                               | 5                | 34  | 5     | 27       | 3      | 22       | 3      | 17     | ns    |
| 21  | PCLK LOW Time                                  | (Notes 5, 6)                           | t4-20            |     | t4-20 |          | t4-20  |          | t4-20  |        | ns    |
| 22  | PCLK HIGH Time                                 | (Notes 5, 6)                           | t4-20            |     | t4-20 |          | t4-20  |          | t4-20  |        | ns    |

 $^{*}T_{A}$  is guaranteed from 0°C to 70°C as long as  $T_{CASE}$  is not exceeded.

#### Notes:

 CLK loading: C<sub>L</sub> = 100 pF. The 82C284's X<sub>1</sub> and X<sub>2</sub> inputs are designed primarily for parallel-resonant crystals. Serial-resonant crystals may also be used, however, they may oscillate up to 0.01% faster than their nominal frequencies when used with the 82C284. For either type of crystal, capacitive loading should be as specified by Table 2.



# CLOCK GENERATOR AND READY INTERFACE FOR 80286 MICROPROCESSORS

#### Notes:

- 2. With the internal crystal oscillator using recommended crystal and capacitive loading; or with the EFI input meeting specifications t2 and t3. The recommended crystal loading for CLK frequencies of 8 MHz-20 MHz are 25 pF from pin X<sub>1</sub> to ground, and 15 pF from pin X<sub>2</sub> to ground; for CLK frequencies above 20 MHz 15 pF from pin X<sub>1</sub> to ground, and 15 pF from pin X<sub>2</sub> to ground. These recommended values are ±5 pF and include all stray capacitance. Decouple V<sub>CC</sub> and GND as close to the 82C284 as possible.
- 3. This is an asynchronous input. This specification is given for testing purposes only to assure recognition at specific CLK edge.
- 4. Pull-up resistor values for READY pin:

| CPU Frequency | 8 MHz  | 10 MHz | 12.5 MHz | 16.0 MHz |
|---------------|--------|--------|----------|----------|
| Resistor      | 910Ω   | 700Ω   | 600Ω     | 560Ω     |
| CL            | 150 pF | 150 pF | 150 pF   | 150 pF   |
| IOL           | 7 mA   | 7 mA   | 9 mA     | 9 mA     |

5. PCLK and RESET loading: CL = 75 pF

6. t4 refers to any allowable CLK period.

7. When driving the 82C284 with EFI, provide minimum EFI HIGH and LOW times as follows:

| CLK Output Frequency        | 16 MHz | 20 MHz  | 25 MHz | 32 MHz |
|-----------------------------|--------|---------|--------|--------|
| Min. Required EFI HIGH Time | 28 ns  | 22.5 ns | 22 ns  | 20 ns  |
| Min. Required EFI LOW Time  | 28 ns  | 22.5 ns | 13 ns  | 10 ns  |

#### Reset Drive EFI Drive and Measurement Points



**CLK Output Measurement Points** 









236





Note 12



# **CLOCK GENERATOR AND READY INTERFACE** FOR 80286 MICROPROCESSORS

# AC Test Loading on Outputs



Note 13

#### WAVEFORMS

# **CLK as a Function of EFI**



# RESET and READY Timing as a Function of RES with S1, S0, ARDY + ARDYEN, and SRDY + SRDYEN High





## WAVEFORMS (Continued)

# **READY** and PCLK Timing with RES High



- If SRDY + SRDYEN or ARDY + ARDYEN are active before and/or during the first bus cycle after RESET, READY may not be deasserted
- until the falling edge of  $\phi^2$  of T<sub>S</sub>.



# PACKAGE DIMENSIONS



18-pin DIP

20-pin PLCC

# ORDERING INFORMATION AND PRODUCT CODE



SAMSUNG products are designated by a Product Code. When ordering, please refer to products by their full code. For unusual, and/or specific packaging or processing requirements not covered by the standard product line, please contact the SAMSUNG MOS Product Group.



# BUS CONTROLLER FOR 80286 MICROPROCESSORS

### FEATURES/BENEFITS

- Provides commands and control for local and system bus in 80286-based machines
- Flexible command timing
- Works with KS82C289 Bus Arbiter and KS82C284 Clock Generator
- Optional IEEE-796 (Multibus®) compatible timing

3-STATE COMMAND

OUTPUTS

INTA

IORC

IOWC

MRDC

MWTC

DT/R

DEN

ALE

MCE

CONTROL OUTPUTS

COMMAND

OUTPUT LOGIC

CONTROL

OUTPUT

- 10, 12.5 and 16 MHz versions
- Supports high-speed, non-Multibus systems
- Control drivers with 16 mA I<sub>OL</sub> and 3-state command drivers with 32 mA I<sub>OL</sub>
- Single +5V supply
- Low-power CMOS

STATUS

CEN/AEN

CENL

CMDLY

READY

ŝõ

ŝ1

M/ID

20-lead PLCC or plastic DIP

STATUS

ECODE

ONTRO

INPUT

мв

STATE MACHINE

#### Figure 1. Block Diagram of KS82C288

#### DESCRIPTION

The 20-pin CMOS KS82C288 controls buses in 80286based computer systems. The Bus Controller provides command and control outputs with flexible timing options. Separate outputs are used for memory and I/O devices. The data bus is controlled with separate directioncontrol and data-enable signals.

Using a strapping option, the KS82C288 can be used for either Multibus-compatible bus cycles or high-speed bus cycles.

## Figure 2a. KS82C288 PLCC Pin Diagram



Figure 2b. KS82C288 DIP Pin Diagram





# Table 1: KS82C288 Interface Signal Descriptions

| Symbol        | Туре | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                          |                                              |                                                                                                                       |                                                                                                                                                             |  |  |  |  |
|---------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| CLK           | I    | System (<br>system, I<br>CLK esta                                                                                                                                                                                                                                                                                                                                                                                                      | System Clock: Provides the basic timing control for the KS82C288 in an 80286-base system. Its frequency is twice the internal processor clock frequency. The falling edge CLK establishes when inputs are sampled and command and control outputs change |                                              |                                                                                                                       |                                                                                                                                                             |  |  |  |  |
| <u>50, 51</u> | 1    | Status Signal 0, Status Signal 1: These are bus cycle status signals that, along with $M/IO$ , start a bus signal and define the type of bus cycle. These signals are active LOW. A bus cycle is started when either S0 or S1 is sampled LOW at the falling edge of CLK. Setup and hold times must be met for these signals to operate properly.                                                                                       |                                                                                                                                                                                                                                                          |                                              |                                                                                                                       |                                                                                                                                                             |  |  |  |  |
|               |      | There are                                                                                                                                                                                                                                                                                                                                                                                                                              | e eight l                                                                                                                                                                                                                                                | bus cycl                                     | les defined by SO, S1, and I                                                                                          | M/IO, as described below:                                                                                                                                   |  |  |  |  |
|               |      |                                                                                                                                                                                                                                                                                                                                                                                                                                        | 8                                                                                                                                                                                                                                                        | 0286 Bu                                      | s Cycles                                                                                                              |                                                                                                                                                             |  |  |  |  |
|               | -    | M/IO                                                                                                                                                                                                                                                                                                                                                                                                                                   | S1                                                                                                                                                                                                                                                       | SO                                           | Type of Bus Cycle                                                                                                     | ]                                                                                                                                                           |  |  |  |  |
|               |      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                        | 0                                            | Interrupt Acknowledge                                                                                                 |                                                                                                                                                             |  |  |  |  |
|               |      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                        | 1                                            | I/O Read                                                                                                              |                                                                                                                                                             |  |  |  |  |
|               |      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1                                                                                                                                                                                                                                                        | 0                                            | I/O Write                                                                                                             | ]                                                                                                                                                           |  |  |  |  |
|               |      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1                                                                                                                                                                                                                                                        | 1                                            | None; Idle                                                                                                            |                                                                                                                                                             |  |  |  |  |
|               |      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                        | 0                                            | Halt, or Shutdown                                                                                                     |                                                                                                                                                             |  |  |  |  |
|               |      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                        | 1                                            | Memory Read                                                                                                           |                                                                                                                                                             |  |  |  |  |
|               |      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1                                                                                                                                                                                                                                                        | 0                                            | Memory Write                                                                                                          |                                                                                                                                                             |  |  |  |  |
|               |      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1                                                                                                                                                                                                                                                        | 1                                            | None; Idle                                                                                                            |                                                                                                                                                             |  |  |  |  |
| M/10          |      | <b>Memory or I/O Select:</b> This signal determines whether the current bus cycle is in the memory space or in the I/O space. When LOW, the current bus cycle is in the I/O space. When HIGH, the current bus cycle is in the memory space. Setup and hold times must be met for proper operation.                                                                                                                                     |                                                                                                                                                                                                                                                          |                                              |                                                                                                                       |                                                                                                                                                             |  |  |  |  |
| МВ            | I    | <b>Multibus Mode Select:</b> Determines the timing of the command and control outputs. When HIGH, the bus controller operates with Multibus I-compatible timings. When LOW, the bus controller optimizes the command and control output timing for short bus cycles. The function of the CEN/AEN pin is selected by this signal.                                                                                                       |                                                                                                                                                                                                                                                          |                                              |                                                                                                                       |                                                                                                                                                             |  |  |  |  |
| CENL          | 1    | <b>Command Enable Latched:</b> A bus controller select signal which allows the Bus Controller to respond to the current bus cycle being initiated. CENL is an active-HIGH input latched internally at the end of each $T_S$ cycle. CENL is used to select the appropriate bus controller for each bus cycle in a system where the CPU has more than one bus it can use. To select this KS82C288 for all transfers, connect CENL to Vac |                                                                                                                                                                                                                                                          |                                              |                                                                                                                       |                                                                                                                                                             |  |  |  |  |
|               |      | No contr                                                                                                                                                                                                                                                                                                                                                                                                                               | No control inputs affect CENL. Setup and hold times must be met for proper operation                                                                                                                                                                     |                                              |                                                                                                                       |                                                                                                                                                             |  |  |  |  |
| CMDLY         | 1    | <b>Command Delay:</b> CMDLY allows the start of a command to be delayed. If sampled HIGH (active), the command output is not activated and CMDLY is again sampled at the next CLK cycle.                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                          |                                              |                                                                                                                       |                                                                                                                                                             |  |  |  |  |
|               |      | When sa                                                                                                                                                                                                                                                                                                                                                                                                                                | mpled L                                                                                                                                                                                                                                                  | OW, the                                      | e selected command is enab                                                                                            | oled.                                                                                                                                                       |  |  |  |  |
|               |      | If READY<br>terminate<br>starting a<br>KS82C28                                                                                                                                                                                                                                                                                                                                                                                         | is dete<br>the bus<br>comma<br>contro                                                                                                                                                                                                                    | cted LO<br>s cycle, e<br>and, CM<br>ol outpu | W before the command out<br>even if no command was issu<br>IDLY should be connected to<br>ts. Setup and hold times mu | put is activated, the KS82C288 will<br>led. If no delays are required before<br>o GND. This input has no effect on<br>st be satisfied for proper operation. |  |  |  |  |



# Table 1: KS82C288 Interface Signal Descriptions (Continued)

| Symbol | Туре | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| READY  |      | <b>Ready:</b> Indicates the end of the current bus cycle. Multibus I-mode requires at least one wait state to allow the command outputs to become active. READY must be active (LOW) during reset to force the KS82C288 into an idle state. Setup and hold times must be satisfied for proper operation. The KS82C284 Clock Generator drives READY LOW during RESET.                                                  |
| CENAEN | 1    | <b>Command Enable</b> , Address Enable: Controls the command and DEN outputs of the KS82C288. CEN/AEN inputs may be asynchronous to CLK. Setup and hold times must be satisfied to assure a guaranteed response to synchronous inputs.                                                                                                                                                                                |
|        |      | When MB is HIGH, CEN/AEN has the AEN function. Active LOW, AEN indicates that the CPU has been granted the use of a shared bus and the bus controller command outputs may exit 3-state OFF and become inactive (HIGH). AEN HIGH indicates that the CPU does not have control of the shared bus and forces the command outputs into 3-state OFF and DEN inactive (LOW).                                                |
|        |      | When MB is LOW, this input has the CEN function. CEN is unlatched active HIGH input which allows the Bus Controller to activate its command and DEN outputs. With MB LOW, CEN LOW forces the command and DEN outputs inactive but does not tristate them.                                                                                                                                                             |
|        |      | This input may be connected to V <sub>CC</sub> or to GND.                                                                                                                                                                                                                                                                                                                                                             |
| ALE    | 0    | Address Latch Enable: This signal controls the address latches used to hold an address stable during a bus cycle. ALE will not be issued for the halt bus cycle and is not affected by any of the control inputs.                                                                                                                                                                                                     |
| MCE    | 0    | <b>Master Cascade Enable:</b> Signals that a cascade address from a master KS82C59A interrupt controller may be placed onto the CPU address bus for latching by the address latches under ALE control. The CPU's address bus may then be used to broadcast the cascade address to slave interrupt controllers so only one of them will respond to the interrupt acknowledge cycle.                                    |
|        |      | MCE is only active during interrupt acknowledge cycles and is not affected by any control input. Using MCE to enable cascade address drivers requires latches which save the cascade address on the falling edge of ALE.                                                                                                                                                                                              |
| DEN    | 0    | <b>Data Enable:</b> Controls when the data transceivers connected to the local data bus are enabled. DEN is delayed for write cycles in the Multibus I-mode.                                                                                                                                                                                                                                                          |
| DT/R   | 0    | <b>Data Transmit/Receive:</b> Establishes the direction of data flow to or from the local data bus. When HIGH, this control output indicates that a write bus cycle is being performed. When LOW, a read bus cycle is being performed. DEN is always inactive when $DT/\overline{R}$ changes states. This output is HIGH when no bus cycle is active. $DT/\overline{R}$ is not affected by any of the control inputs. |
| IOWC   | 0    | <b>I/O Write Command:</b> Instructs and I/O device to read the data on the data bus. The MB and CMDLY inputs control when this output becomes active. <b>READY</b> controls when this output becomes inactive.                                                                                                                                                                                                        |
| IORC   | 0    | <b>I/O Read Comand:</b> Instructs an I/O device to place data onto the data bus. The MB and CMDLY inputs control when this output becomes active. READY controls when this output becomes inactive.                                                                                                                                                                                                                   |
| MWTC   | 0    | <b>Memory Write Command:</b> Instructs a memory device to read the data on the data bus. The MB and CMDLY inputs control when this output becomes active. READY controls when it becomes inactive.                                                                                                                                                                                                                    |



 $S_{\pm}$ 

# Table 1: KS82C288 Interface Signal Descriptions (Continued)

| Symbol          | Туре | Name and Function                                                                                                                                                                                                      |
|-----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MRDC            | 0    | <b>Memory Read Command:</b> Instructs the memory device to place data onto the data bus.<br>The MB and CMDLY inputs control when this output becomes active. READY controls when it becomes inactive.                  |
| INTA            | 0    | <b>Interrupt Acknowledge:</b> Tells an interrupting device that its interrupt request is being acknowledged. The MB and CMDLY inputs control when this output becomes active. READY controls when it becomes inactive. |
| V <sub>CC</sub> | -    | 5V ± 5%.                                                                                                                                                                                                               |
| GND             | _    | Ground.                                                                                                                                                                                                                |

# Table 2. Command and Control Outputs for Each Type of Bus Cycle

| Type of Bus Cycle     | M/10 | <u>S1</u> | <u>50</u> | Command<br>Activated | DT/R<br>State | ALE, DEN<br>Issued? | MCE<br>Issued? |
|-----------------------|------|-----------|-----------|----------------------|---------------|---------------------|----------------|
| Interrupt Acknowledge | 0    | 0         | 0         | INTA                 | LOW           | Yes                 | Yes            |
| I/O Read              | 0    | 0         | 1         | IORC                 | LOW           | Yes                 | No             |
| I/O Write             | 0    | 1         | 0         | IOWC                 | HIGH          | Yes                 | No             |
| None; Idle            | 0    | 1         | 1         | None                 | HIGH          | No                  | No             |
| Halt/Shutdown         | 1    | 0         | 0         | None                 | HIGH          | No                  | No             |
| Memory Read           | 1    | 0         | 1         | MRDC                 | LOW           | Yes                 | No             |
| Memory Write          | 1    | 1         | 0         | MWTC                 | HIGH          | Yes                 | No             |
| None; Idle            | 1    | 1         | 1         | None                 | HIGH          | No                  | No             |

# FUNCTIONAL DESCRIPTION

The KS82C288 Bus Controller provides 80286-based systems with address latch control, data transceiver control, and standard level-type command outputs. The Bus Controller can drive either IEEE-796 Multibus I buses or non-IEEE-796 buses. Command outputs have sufficient drive capabilities for large TTL buses.

A special Multibus I mode is provided to satisfy the address/data setup and hold time requirements of the IEEE-796 Standard.

Command timing may be tailored to special needs through the Bus Controller's CMDLY input (to determine the start of a command) and READY (to determine the end of a command).

Connection to multiple buses is supported with a latched enable input (CENL). An external address decoder can determine which, if any, Bus Controller should be enabled for the bus cycle. The CENL input is latched to allow the address decoder to take advantage of pipelined timing on the 80286 local bus.

Buses shared by several Bus Controllers are supported. The KS82C288's AEN input prevents the Bus Controller from driving the shared-bus command and data signals except when enabled by an external bus arbiter such as the KS82C289.

Data transceivers for all the buses are controlled by separate DEN and  $DT/\overline{R}$  outputs. Bus contention is eliminated by disabling DEN before changing  $DT/\overline{R}$ . DEN timing allows enough time for tri-state bus-drivers to enter 3-state OFF before allowing other drivers onto the same bus.

CPU refers to any 80286 processor or 80286 support component which may become an 80286 bus master and thereby drive the KS82C288 status inputs  $\overline{S0}$ ,  $\overline{S1}$ , and  $M/\overline{10}$ .





# **OPERATIONAL DESCRIPTION**

Any CPU driving the local bus uses and internal clock which is one half the frequency of the system clock (CLK). One 80286 processor bus cycle is equal to one bus T-state (see Figure 3). The local bus master informs the Bus Controller of its internal clock phase when it asserts the status signals. Status signals are always asserted at the beginning of Phase 1 of the local bus master's internal clock.

## Figure 3. CLK Relationship to the Processor Clock and Bus T-States



#### KS82C288 Bus States

The KS82C288 has three bus states (see Figure 4). The three bus states are: Idle  $(T_I)$ , Status  $(T_S)$ , and Command  $(T_C)$ . Each bus state is two CLK cycles long.

The  $T_1$  bus state occurs when no bus cycle is currently active on the 80286 local bus. This state may be repeated indefinitely. When control of the local bus is being passed between masters, the bus remains in the  $T_1$  state.

## KS82C288 Bus Cycles

The S0 and S1 inputs from the master processor signal the start of a bus cycle. When either input goes LOW, a bus cycle is started. The  $T_S$  bus state is defined to be the two CLK cycles during which either  $\overline{S0}$  or  $\overline{S1}$  are active (see Figure 5). These inputs are sampled by the KS82C288 at every falling edge of CLK. When either  $\overline{S0}$  or  $\overline{S1}$  are sampled LOW, the next CLK cycle is considered the second phase of the internal CPU clock cycle.

The local bus enters the T<sub>C</sub> bus state after the T<sub>S</sub> state. The shortest bus cycle may have one T<sub>S</sub> state and one T<sub>C</sub> state. Longer bus cycles are formed by repeating the T<sub>C</sub> state after the T<sub>S</sub> state. A repeated T<sub>C</sub> bus state is called a wait state.

The READY input determines whether the current  $T_C$  bus state will be repeated. The READY input has the same timing and effect for all bus cycles. READY is sampled at the end of each  $T_C$  bus state to see if it is active. If sampled HIGH, the  $T_C$  bus state is repeated to

insert a wait state. Control and command outputs do not change during wait states.

When READY is sampled LOW, the current bus cycle is terminated.

The Bus Controller may enter the  $T_S$  bus state directly from  $T_C$  if the status lines are sampled active (LOW) at the next falling edge of CLK.







# Figure 5. Bus Cycle Definition



Figures 6 through 10 show the basic command and control output timing for read and write bus cycles including the basic idle-read-idle and idle-write-idle bus cycles. Halt bus cycles are not shown because they activate no outputs.

The signal label CMD represents the appropriate command output for the bus cycle. For figures 6 through 10, the CMDLY input is connected to GND and CENL is connected to  $V_{CC}$ . The effects of CENL and CMDLY are described in the section on control inputs.

Figures 6, 7, and 8 show non-Multibus I cycles. MB is connected to GND and CEN is connected to  $V_{CC}$  in non-Multibus cycles. Figure 6 shows a read cycle with no wait states while figure 7 shows a write cycle with one wait state. The READY input is shown to illustrate how wait states are added.

# TI TS TC TI SI + SO ALE DEN DEN DT/R DT/R DT/R DT/R DT/R DT/R

#### Figure 6. Idle-Read-Idle Bus Cycles with MB = 0



# Figure 7. Idle-Write-Idle Bus Cycles with MB = 0



Figure 8. Write-Write Bus Cycles with MB = 0



Bus cycles can occur back-to-back with no T<sub>1</sub> bus states between T<sub>C</sub> and T<sub>S</sub>. Back-to-back cycles do not affect the timing of the command and control outputs. Command and control outputs always match the states shown for the same clock edge (within T<sub>S</sub>, T<sub>C</sub>) or falling bus state of a bus cycle.

A special case in control timing occurs for back-to-back write cycles when MB = 0 (non-Multibus mode). In this case, DT/R and DEN remain HIGH between the bus cycles (see Figure 8). The command and ALE output timings do not change.

Figures 9 and 10 show a Multibus cycle (MB = 1). AEN and CMDLY are connected to GND. The effects of CMDLY and  $\overline{AEN}$  are described in the section on control inputs. Figure 9 shows a read cycle with one wait state and Figure 10 shows a write cycle with two wait states. The second wait state of the write cycle is not required and is shown only for example. The READY input shows how wait states are added.



Figure 9. Idle-Read-Idle Bus Cycles with 1 Wait State and with MB = 1



Figure 10. Idle-Write-Idle Bus Cycles with 2 Wait States in Multibus Mode (MB = 1)





The MB control input affects the timing of the command and DEN outputs. These outputs are automatically delayed in Multibus 1 mode to satisfy three requirements:

- 1) 50 ns minimum setup time for valid address before any command output becomes active
- 2) 50 ns minimum setup time for valid write data before any write command output becomes active
- 65 ns maximum time from when any read command becomes inactive until the slave's read data drivers reach 3-state OFF.

Three signal transitions are delayed by MB = 1:

- 1) The HIGH-to-LOW transition of the read command outputs (IORC, MRDC, and INTA) are delayed by one CLK cycle
- 2) The HIGH-to-LOW transition of the write command outputs (IOWC and MWTC) are delayed by two CLK cycles.
- 3) The LOW-to-HIGH transition of DEN for write cycles is delayed one CLK cycle.

Back-to-back bus cycles with MB = 1 do not change the timing of any of the command or control outputs. DEN always becomes inactive between bus cycles with MB = 1.

ALE will be issued during the second half of  $T_S$  for any bus cycle except for a halt (shutdown) bus cycle. ALE becomes inactive at the end of  $T_S$  to allow latching the address to keep it stable during the entire bus cycle. The address outputs may change during Phase 2 of any  $T_C$ bus state. ALE is not affected by any control input.

Figure 11 shows how MCE is timed during Interrupt Acknowledge (INTA) bus cycles. MCE is one CLK cycle longer than ALE to hold the cascade address from a master KS82C59A Programmable Interrupt Controller valid after the falling edge of ALE. With the exception of the MCE control output, an INTA bus cycle is identical in timing to a read bus cycle. MCE is not affected by any control input.

#### Control Inputs

The control inputs (CENL, CMDLY, READY, CEN/AEN) can alter the basic timing of command outputs, allow interfacing to multiple buses, and share a bus between different masters. In many 80286-based systems, each CPU has more than one bus which may be used to perform a bus cycle. Normally, a CPU will have only one Bus Controller active for each bus cycle. Some buses may be shared by more than one CPU, as in Multibus configurations, requiring only one of them to use the bus at a time. Figure 11. MCE Operation for an INTA Bus Cycle



Systems with multiple and shared buses use two control input signals from the KS82C288 bus controller, CENL and AEN (see figure 12). CENL enables the Bus Controller to control the current bus cycle. The AEN input prevents a bus controller from driving its command outputs. AEN HIGH means that another bus controller may be driving the shared bus.

Figure 12 shows two buses: a local bus and a Multibus I. Only one bus is used for each CPU bus cycle. The CENL inputs of the Bus Controller select which bus controller is to perform the bus cycle. An address decoder determines which bus to use for each bus cycle. The Bus Controller connected to the shared Multibus I must be selected by CENL and be given access to the Multibus I by AEN before it will begin a Multibus I operation.

CENL must be sampled HIGH at the end of the bus state (see waveforms) to allow the bus controller to activate its command and control outputs. If sampled LOW, the commands and DEN will not go active and DT/ $\overline{R}$  will remain HIGH. In this situation, the Bus Controller will ignore the CMDLY, CEN, and  $\overline{READY}$  inputs until another bus cycle is started via  $\overline{S0}$  and  $\overline{S1}$ . Since an address decoder is commonly used to identify which bus is required for each bus cycle, CENL is latched internally, so the input does not have to be latched.

The CENL input can affect the DEN control output. When MB = 0, DEN normally becomes active during Phase 2 of  $T_S$  in write bus cycles. This transition occurs before CENL is sampled. If CENL is sampled LOW, then the DEN output will be forced LOW during  $T_C$  as shown in the timing waveforms.

When MB = 1, CEN/AEN becomes AEN. AEN controls when the Bus Controller command outputs enter and exit 3-state OFF. AEN should be driven by a Multibus I type bus arbiter such as the KS82C289, which assures only one bus controller is driving the shared bus at any one time.



When AEN makes a LOW-to-HIGH transition, the command outputs immediately enter 3-state OFF and DEN is forced inactive. An inactive DEN should force the local data transceivers connected to the shared data bus into 3-state OFF (see figure 12). The LOW-to-HIGH transition of  $\overline{\text{AEN}}$  should occur during T<sub>1</sub> or T<sub>S</sub> bus states.

The HIGH-to-LOW transition of AEN signals that the Bus Controller may now drive the shared bus command signals. Since a bus cycle may be active or be in the process of starting, AEN can become active during any T-state. AEN LOW immediately allows DEN to go to the appropriate state. Three CLK edges later, the command outputs will go active (see timing waveforms). The Multibus I requires this delay for the address and data to be valid on the bus before the command becomes active.

When MB = 0 (non-Multibus mode), CEN/AEN becomes CEN. CEN is an asynchronous input which immediately affects the command and DEN outputs. When CEN makes a HIGH-to-LOW transition, the commands and DEN are immediately forced inactive. When CEN makes a LOW-to-HIGH transition, the commands and DEN outputs immediately go to the appropriate state (see timing waveforms). READY must still become active to terminate a bus cycle if CEN remains LOW for a selected bus controller (CENL was latched HIGH).

Some memory or I/O systems may require more address or write data setup time than provided by the basic command output timing. To provide flexible command timing, the CMDLY input can delay the activation of command outputs. The CMDLY input must be sampled LOW to activate the command outputs. CMDLY does not affect the control outputs ALE, MCE, DEN, and DT/R. CMDLY is first sampled on the falling edge of the CLK ending  $T_S$ . If sampled HIGH, the command output is not activated, and CMDLY is again sampled on the next falling edge of CLK. Once sampled LOW, the proper command output becomes active immediately if MB = 0. If MB = 1, the proper command goes active no earlier than shown in figures 9 and 10.

**READY** can terminate a bus cycle before CMDLY allows a command to be issued. When **READY** does terminate a bus cycle before CMDLY allows a command to be issued, no commands are issued and the bus controller deactivates DEN and  $DT/\overline{R}$  in the same manner as if a command had been issued.

#### Waveforms

The waveforms show the timing relationships of inputs and outputs. They do not show all possible transitions of all signals in all modes. Instead, all signal timing relationships are shown through general cases. Special cases are shown when necessary. Most functional descriptions of the KS82C288 are provided in figures 5 through 11, but the waveforms also provide some functional descriptions of the KS82C288.

To find the timing specification for a signal transition in a particular mode, first look for a special case in the waveforms. If no special case applies, then use a timing specification for the same or related function in another mode.

3



Figure 12. System Use of AEN and CENL





1

# Table 3: Recommended Operating Conditions

| DC Supply Voltage           | +4.0V to +6.0V |                |
|-----------------------------|----------------|----------------|
| Operating Temperature Range | Commercial     | 0°C to 70°C    |
|                             | Industrial     | -40°C to +85°C |

## Table 4: Absolute Maximum Ratings

| DC Supply Voltage                    | +7.0V                                                |
|--------------------------------------|------------------------------------------------------|
| Input, Output or I/O Voltage Applied | $V_{\rm SS}\text{-}0.5V$ to $V_{\rm CC}\text{+}0.5V$ |
| Storage Temperature Range            | -65°C to +150°C                                      |
| Maximum Package Power Dissipation    | 1W                                                   |

Note: Stresses beyond those listed above may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

| Symbol            | Parameter                                                 | Test Conditions                                                                                                                                    | Min                                                          | Max                   | Units            |
|-------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------|------------------|
| VIL               | Input LOW Voltage                                         |                                                                                                                                                    | -0.5                                                         | 0.8                   | v                |
| ViH               | Input HIGH Voltage                                        |                                                                                                                                                    | 2.0                                                          | V <sub>CC</sub> + 0.5 | v                |
| V <sub>ILC</sub>  | CLK Input LOW Voltage                                     |                                                                                                                                                    | -0.5                                                         | 0.6                   | V                |
| VIHC              | CLK Input HIGH Voltage                                    |                                                                                                                                                    | 3.8                                                          | V <sub>CC</sub> + 0.5 | V                |
| V <sub>OL</sub>   | Output LOW Voltage<br>Command Outputs<br>Control Outputs  | I <sub>OL</sub> = 32 mA (Note 1)<br>I <sub>OL</sub> = 16 mA (Note 2)                                                                               |                                                              | 0.45<br>0.45          | V<br>V           |
| V <sub>OH</sub>   | Output HIGH Voltage<br>Command Outputs<br>Control Outputs | $I_{OH} = -5 \text{ mA}$ (Note 1)<br>$I_{OH} = -1 \text{ mA}$ (Note 1)<br>$I_{OH} = -1 \text{ mA}$ (Note 2)<br>$I_{OH} = -0.2 \text{ mA}$ (Note 2) | 2.4<br>V <sub>CC</sub> - 0.5<br>2.4<br>V <sub>CC</sub> - 0.5 |                       | V<br>V<br>V<br>V |
| ۱ <sub>۱۲ -</sub> | Input Leakage Current                                     | $0V \le V_{IN} \le V_{CC}$                                                                                                                         |                                                              | ±10                   | μA               |
| I <sub>LO</sub>   | Output Leakage Current                                    | $0.45V \le V_{OUT} \le V_{CC}$                                                                                                                     |                                                              | ±10                   | μA               |
| I <sub>CC</sub>   | Power Supply Current                                      |                                                                                                                                                    |                                                              | 75                    | mA               |
| I <sub>CCs</sub>  | Power Supply Current (Static)                             | (Note 3)                                                                                                                                           |                                                              | 1                     | mA               |
| C <sub>CLK</sub>  | CLK Input Capacitance                                     | F <sub>C</sub> = 1 MHz                                                                                                                             |                                                              | 12                    | рF               |
| CI                | Input Capacitance                                         | F <sub>C</sub> = 1 MHz                                                                                                                             |                                                              | 10                    | pF               |
| Co                | Input/Output Capacitance                                  | F <sub>C</sub> = 1 MHz                                                                                                                             |                                                              | 20                    | pF               |

# Table 5: DC Characteristics (T\_A = 0°C to 70°C, V\_{CC} = 5V $\pm$ 10%, V\_{SS} = 0V)

\*  $T_{\text{A}}$  is guaranteed from 0°C to +70°C as long as  $T_{\text{CASE}}$  is not exceeded. Notes:

1. Command Outputs are INTA, IORC, IOWC, MRDC and MWRC.

2. Control Outputs are DT/R, DEN, ALE and MCE.

3. Tested while outputs are unloaded, and inputs at  $V_{\rm CC}$  or  $V_{\rm SS}.$ 



# BUS CONTROLLER FOR 80286 MICROPROCESSORS

# Table 6: AC Characteristics (T\_A = 0°C to 70°C, V\_{CC} = 5V $\pm$ 10%, V\_{SS} = 0V)

|        |                                        |                   | 8 M       | 8 MHz     |            | 10 MHz     |            | 12.5 MHz   |            | 16 MHz<br>(Preliminary) |      |
|--------|----------------------------------------|-------------------|-----------|-----------|------------|------------|------------|------------|------------|-------------------------|------|
| Symbol | Parameter                              | Test<br>Condition | -8<br>Min | -8<br>Max | -10<br>Min | -10<br>Max | -12<br>Min | -12<br>Max | -16<br>Min | -16<br>Max              | Unit |
| 1      | CLK Period                             |                   | 62        | 250       | 50         | 250        | 40         | 250        | 62         | 250                     | ns   |
| 2      | CLK HIGH Time                          | at 3.6V           | 20        |           | 16         |            | 13         |            | 10         |                         | ns   |
| 3      | CLK LOW Time                           | at 1.0V           | 15        |           | 12         |            | 11         |            | 9          |                         | ns   |
| 4      | CLK Rise Time                          | 1.0V to 3.6V      |           | 10        |            | 8          |            | 8          |            | 6                       | ns   |
| 5      | CLK Fall Time                          | 3.6V to 1.0V      |           | 10        |            | 8          |            | 8          |            | 6                       | ns   |
| 6      | M/IO and Status Setup Time             |                   | 22        |           | 18         |            | 15         |            | 12         | -                       | ns   |
| 7      | M/IO and Status Hold Time              |                   | 1         |           | 1          |            | 1          |            | 1          |                         | ns   |
| 8      | CENL Setup Time                        |                   | 20        |           | 15         |            | 15         |            | 15         |                         | ns   |
| 9      | CENL Hold Time                         |                   | 1         |           | 1          |            | 1          |            | 1          |                         | ns   |
| 10     | READY Setup Time                       |                   | 38        |           | 26         |            | 18         |            | 14         |                         | ns   |
| 11 -   | READY Hold Time                        |                   | 25        |           | 25         |            | 20         |            | 16         |                         | ns   |
| 12     | CMDLY Setup Time                       |                   | 20        |           | 15         |            | 15         |            | 12         |                         | ns   |
| 13     | CMDLY Hold Time                        |                   | 1         |           | 1          |            | 1          |            | 1          |                         | ns   |
| 14     | AEN Setup Time                         | (Note 3)          | 20        |           | 15         |            | 15         |            | 12         |                         | ns   |
| 15     | AEN Hold Time                          | (Note 3)          | 0         |           | 0          |            | 0          |            | 0          |                         | ns   |
| 16     | ALE, MCE Active Delay<br>from CLK      | (Note 4)          | 3         | 20        | 3          | 16         | 3          | 16         | 3          | 13                      | ns   |
| 17     | ALE, MCE Inactive Delay<br>from CLK    | (Note 4)          |           | 25        |            | 19         |            | 19         |            | 15                      | ns   |
| 18     | DEN (Write) Inactive<br>from CENL      | (Note 4)          |           | 35        |            | 23         |            | 23         |            | 18                      | ns   |
| 19     | DT/R LOW from CLK                      | (Note 4)          |           | 25        |            | 23         |            | 23         |            | 18                      | ns   |
| 20     | DEN (Read) Active<br>from DT/R         | (Note 4)          | 5         | 35        | 5          | 21         | 5          | 21         | 5          | 17                      | ns   |
| 21     | DEN (Read) Inactive Delay<br>from CLK  | (Note 4)          | 3         | 35        | 3          | 21         | 3          | 19         | 3          | 15                      | ns   |
| 22     | DT/R HIGH from<br>DEN Inactive         | (Note 4)          | 5         | 35        | 5          | 20         | 5          | 18         | 5          | 14                      | ns   |
| 23     | DEN (Write) Active Delay<br>from CLK   | (Note 4)          |           | 30        |            | 23         |            | 23         |            | 18                      | ns   |
| 24     | DEN (Write) Inactive Delay<br>from CLK | (Note 4)          | 3         | 30        | 3          | 19         | 3          | 19         | 3          | 15                      | ns   |
| 25     | DEN Inactive from CEN                  | (Note 4)          |           | 35        |            | 25         |            | 25         |            | 20                      | ns   |
| 26     | DEN Active from CEN                    | (Note 4)          |           | 30        |            | 24         |            | 24         |            | 19                      | ns   |
| 27     | DT/R HIGH from CLK<br>(when CEN = LOW) | (Note 4)          |           | 35        |            | 25         |            | 25         |            | 20                      | ns   |
| 28     | DEN Active from AEN                    | (Note 4)          |           | 30        |            | 26         |            | 26         |            | 20                      | ns   |



# Table 6: AC Characteristics (T<sub>A</sub> = 0°C to 70°C, V<sub>CC</sub> = 5V $\pm$ 10%, V<sub>SS</sub> = 0V) (Continued)

|        |                                  |                   |           | 8 MHz     |            | 10 MHz     |            | 12.5 MHz   |            | 16 MHz<br>(Preliminary) |      |
|--------|----------------------------------|-------------------|-----------|-----------|------------|------------|------------|------------|------------|-------------------------|------|
| Symbol | Parameter                        | Test<br>Condition | -8<br>Min | -8<br>Max | -10<br>Min | -10<br>Max | -12<br>Min | -12<br>Max | -16<br>Min | -16<br>Max              | Unit |
| 29     | CMD Active Delay from CLK        | (Note 5)          | 3         | 25        | 3          | 21         | 3          | 21         | 3          | 17                      | ns   |
| 30     | CMD Inactive Delay<br>from CLK   | (Note 5)          | 5         | 20        | 5          | 20         | 5          | 20         | 5          | 16                      | ns   |
| 31     | CMD Active from CEN              | (Note 5)          |           | 25        |            | 25         |            | 25         |            | 20                      | ns   |
| 32     | CMD Inactive from CEN            | (Note 5)          |           | 25        |            | 25         |            | 25         |            | 20                      | ns   |
| 33     | CMD Inactive Enable<br>from AEN  | (Note 5)          |           | 40        |            | 40         |            | 40         |            | 35                      | ns   |
| 34     | CMD Float Delay from AEN         | (Note 6)          |           | 40        |            | 40         |            | 40         |            | 35                      | ns   |
| 35     | MB Setup Time                    |                   | 20        |           | 20         |            | 20         |            | 20         |                         | ns   |
| 36     | MB Hold Time                     |                   | ò         |           | 0          |            | 0          |            | 0          |                         | ns   |
| 37     | Command Inactive Enable from MBI | (Note 5)          |           | 40        |            | 40         |            | 40         |            | 35                      | ns   |
| 38     | Command Float Time<br>from MB1   | (Note 6)          |           | 40        |            | 40         |            | 40         |            | 35                      | ns   |
| 39     | DEN Inactive from MB1            | (Note 4)          |           | 30        |            | 26         |            | 26         |            | 20                      | ns   |
| 40     | DEN Active from MBI              | (Note 4)          |           | 30        |            | 30         |            | 30         |            | 24                      | ns   |

 ${}^{*}T_{A}$  is guaranteed from 0°C to +70°C as long as T<sub>CASE</sub> is not exceeded.

#### Notes:

3. AEN is an asynchronous input. This specification is for testing purposes only, to assure recognition at a specific CLK edge.

4. Control output load: CL = 150 pF.

5. Command output load: CL = 300 pF.

6. Float condition occurs when output current is less than  ${\rm I}_{\rm LO}$  in magnitude.

7. AC Drive and Measurement Points - CLK Input

8. AC Setup, Hold and Delay Time Measurement - General

9. AC Test Loading on Outputs

#### Note 7: AC Drive and Measurement Points - CLK Input




# Note 8: AC Setup, Hold and Delay Time Measurement --- General



Note 9: AC Test Loading on Outputs





# WAVEFORMS

# **CLK Characteristics**



.

# Status, ALE, MCE Characteristics



CENL, CMDLY, DEN Characteristics with MB = 0 and CEN = 1 During Write Cycle





# WAVEFORMS (Continued)

# Read Cycle Characteristics with MB = 0 and CEN = 1



Write Cycle Characteristics with MB = 0 and CEN = 1





# WAVEFORMS (Continued)

# CEN Characteristics with MB = 0



AEN Characteristics with MB = 1



### Note:

1. AEN is an asynchronous input. AEN setup and hold time is specified to guarantee the response shown in the waveforms.



# WAVEFORMS (Continued)

# MB Characteristics with AEN/CEN = High



Note:

- 1. MB is an asynchronous input. MB setup and hold times specified to guarantee the response shown in the waveforms.
- 2. If the setup time, t35, is met two clock cycles will occur before CMD becomes active after the falling edge of MB.



# PACKAGE DIMENSIONS





20-Pin DIP

20-Pin PLCC

## ORDERING INFORMATION AND PRODUCT CODE



**SAMSUNG** products are designated by a Product Code. When ordering, please refer to products by their full code. For unusual, and/or specific packaging or processing requirements not covered by the standard product line, please contact the SAMSUNG MOS Product Group.



# **BUS ARBITER**

### FEATURES/BENEFITS

- Supports serial, parallel, and rotating priority resolving schemes
- · Three modes of bus release operation
- Supports multi-master system bus arbitration
  protocol
- Compatible with IEEE 796 (MULTIBUS™) Standard
- Available in 20-pin plastic DIP
- 8, 10, 12.5 and 16 MHz versions
- Low power CMOS

Figure 1. KS82C289 Block Diagram

### DESCRIPTION

The Samsung KS82C289 20-pin CMOS Bus Arbiter signals to request, possess, and release the system bus. External logic determines which bus cycle requires the system bus and sets the priority of requests for control of the system bus.

The KS82C289 has processor-interface and Multibus state machines which support bus request and bus release logic.

The KS82C289 Bus Arbiter requires a Bus Controller, Clock Generator, and processor (bus master) to interface to the Multi-master System Bus.



### Figure 2a: 20-pin PLCC Configuration



MULTIBUS is a trademark of Intel, Corp.





Figure 2b: 20-pin DIP Configuration

260

# Table 1. KS82C289 Pin Allocations in a 20-pin Plastic DIP

Note on Conventions: A bar over the signal name is used to denote an active low signal (\$0). Active high signals are shown with no bar (HOLD).

| Pin<br>No. | Signal<br>Abbrev. | Signal Name             |
|------------|-------------------|-------------------------|
| 1          | M/IO              | Memory or I/O Select    |
| 2          | READY             | Ready                   |
| 3          | SYSB/RESB         | System Bus/Resident Bus |
| 4          | RESET             | Reset                   |
| 5          | BCLK              | Bus Clock               |
| 6          | INIT              | Initialize              |
| 7          | BREQ              | Bus Request             |
| 8          | BPRO              | Bus Priority Out        |
| 9          | BPRN              | Bus Priority In         |
| 10         | V <sub>SS</sub>   | Ground                  |

| Pin<br>No. | Signal<br>Abbrev. | Signal Name                                |
|------------|-------------------|--------------------------------------------|
| 11         | BUSY              | Busy                                       |
| 12         | CBRQ              | Common Bus Request                         |
| 13         | AEN               | Address Enable                             |
| 14         | LLOCK             | Level Lock                                 |
| 15         | ALWAYS/<br>CBQLCK | Always Release/Common<br>Bus Request Clock |
| 16         | LOCK              | Lock                                       |
| 17         | CLK               | System Clock                               |
| 18         | S0/HOLD           | Status Input S0/Hold                       |
| 19         | S1                | Status Input S1                            |
| 20         | V <sub>CC</sub>   | VCC                                        |



• .;

# Table 2. KS82C289 Signal Descriptions

Note: I indicates that the signal is an input to the KS82C289 chip. O indicates that the signal is an output from the KS82C289 chip.

| Symbol    | Туре |                                                                                                                                                                                                |                                                                                                                                                                                                                                                                     |                                 | Description                                                     |                                                           |  |  |  |
|-----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------|--|--|--|
| CLK       | I    | System C<br>The proc<br>of CLK.                                                                                                                                                                | System Clock: Receives the CLK signal from the clock generator as a timing reference. The processor interface state machine (see Figure 1) is synchronous to the falling edge of CLK.                                                                               |                                 |                                                                 |                                                           |  |  |  |
| SO/HOLD   | 1    | Status In<br>received                                                                                                                                                                          | put S0 or<br>from the                                                                                                                                                                                                                                               | Hold: Becone bus master.        | nes active if $\overline{S0}$ is received fro                   | m the processor or HOLD is                                |  |  |  |
|           |      | HOLD is                                                                                                                                                                                        | selected                                                                                                                                                                                                                                                            | if the SO/HOL                   | D pin is high at the falling ed                                 | ge of the processor RESET.                                |  |  |  |
|           |      | SO is sel                                                                                                                                                                                      | ected if                                                                                                                                                                                                                                                            | S0/HOLD pin                     | is low at the falling edge of                                   | of the processor reset.                                   |  |  |  |
| S1, M/IO  | 1    | Status In<br>signals fr<br>bus requ                                                                                                                                                            | Status Input 1, Memory or Input/Output Select: $\overline{S0}$ , $\overline{S1}$ , and $M/\overline{I0}$ are the status input signals from the processor. These inputs are decoded, along with $\overline{S0}$ /HOLD, to start a bus request or to release the bus. |                                 |                                                                 |                                                           |  |  |  |
|           |      | If either                                                                                                                                                                                      | S1 or S                                                                                                                                                                                                                                                             | is low at the                   | e falling edge of the clock,                                    | a bus cycle is started.                                   |  |  |  |
|           |      | Bus Cyc                                                                                                                                                                                        | le Status                                                                                                                                                                                                                                                           | Encoding                        |                                                                 |                                                           |  |  |  |
| · · ·     |      | M/IO                                                                                                                                                                                           | SO                                                                                                                                                                                                                                                                  | S0/HOLD                         | Type of Bus Cycle                                               |                                                           |  |  |  |
|           |      | 0                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                   | 0                               | Interrupt acknowledge                                           |                                                           |  |  |  |
|           |      | 0                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                   | 1                               | I/O Read                                                        |                                                           |  |  |  |
|           |      | 0                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                   | 0                               | I/O Write                                                       |                                                           |  |  |  |
|           |      | 0                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                   | 1                               | None; bus idle                                                  |                                                           |  |  |  |
|           |      | 1                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                   | 0                               | Halt or shutdown                                                |                                                           |  |  |  |
|           |      | 1                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                   | 1                               | Memory read                                                     |                                                           |  |  |  |
|           |      | 1                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                   | 0                               | Memory write                                                    |                                                           |  |  |  |
|           |      | 1                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                   | 1                               | None; bus idle                                                  |                                                           |  |  |  |
| SYSB/RESB | I    | System B<br>current b                                                                                                                                                                          | Bus/Residence                                                                                                                                                                                                                                                       | dent Bus: Dec                   | cides when the multi-master s                                   | system bus is needed for the                              |  |  |  |
|           |      | If SYSB/RESB is high at the end of the $T_S$ bus state, the arbiter will request or retain the multi-master system bus.                                                                        |                                                                                                                                                                                                                                                                     |                                 |                                                                 |                                                           |  |  |  |
|           |      | SYSB/RESB is sampled at every falling edge of the CLK which starts at the end of the $T_S$ bus state until the bus cycle is finished by the READY signal or SYSB/RESB becomes high (inactive). |                                                                                                                                                                                                                                                                     |                                 |                                                                 |                                                           |  |  |  |
| READY     | ł    | <b>Ready:</b> Indicates the end of the bus cycle if READY is low (active). The processor does not require the READY signal to end the bus cycle.                                               |                                                                                                                                                                                                                                                                     |                                 |                                                                 |                                                           |  |  |  |
| LOCK      | Ι.   | Lock: If<br>system b<br>every bu                                                                                                                                                               | LOCK is<br>ous to an<br>s state.                                                                                                                                                                                                                                    | active (low),<br>y other arbite | the arbiter is prevented from<br>rs having higher priority. LOC | releasing the multi-master<br>CK is sampled at the end of |  |  |  |



# Table 2. KS82C289 Signal Descriptions (Continued)

| Symbol | Туре     | Description                                                                                                                                                                                                                                                                                                              |
|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALWAYS | 1        | <b>Always Release:</b> Must be programmed during the falling edge of the processor reset by setting this pin low. Arbiter will release the multi-master system bus after each bus transfer cycle. Arbiter will be in the Always Release mode until reprogrammed.                                                         |
| CBQLCK | 1        | <b>Common Bus Request Lock:</b> Is programmed if this pin is set high during the falling edge of the processor reset. CBQLCK is active on and prevents the arbiter from releasing the multi-master system bus to any other arbiters.                                                                                     |
| INIT   | ŀ        | <b>Initialize:</b> If INIT is low (active), all the arbiters on the multi-master system bus are reset.<br>Releases the multi-master system bus but, pending a bus request, it cannot be cleared.<br>Hence, arbiters can regain the multi-master system bus immediately, if necessary. INIT is<br>not synchronous to CLK. |
|        | <u> </u> | Note: LOCK (Level Lock) is not affected by this signal.                                                                                                                                                                                                                                                                  |
| RESET  |          | <b>Reset:</b> If RESET is high (active), BREQ, BUSY, and AEN are cleared and become inactive. RESET will also stop any current bus cycle without waiting for it to end. The bus cycle terminated by RESET will not be completed when RESET becomes inactive.                                                             |
| BCLK   | l        | <b>Bus Clock:</b> BCLK is the multi-master system bus clock. All of the multi-master bus interface signals are synchronized to BCLK. BCLK may not be synchronous to CLK. The multi-master system bus interface state machine (see Figure 1) is asynchronous to the falling edge of BCLK.                                 |
| BREQ   | 0        | <b>Bus Request:</b> The arbiter keeps the BREQ low (active) until it releases the multi-master system bus. BREQ is essential in the rotating and parallel priority resolving technique.                                                                                                                                  |
| BPRN   | ł        | Bus Priority In: When low (active), this arbiter has the highest priority. When high, another arbiter with higher priority is requesting the multi-master system bus.                                                                                                                                                    |
| CBRQ   | 1/0      | <b>Common Bus Request:</b> An open-drain input/output which requires an external pull-up resistor.                                                                                                                                                                                                                       |
|        |          | As an input: Another arbiter is requesting the multi-master system bus. It is enabled by the CBRQ.                                                                                                                                                                                                                       |
|        |          | As an output: This arbiter is requesting the multi-master system bus. When $\overline{\text{BREQ}}$ (Bus Request) is issued, the $\overline{\text{CBRQ}}$ is pulled low. When the arbiter gains the multi-master system bus, the $\overline{\text{CBRQ}}$ is released.                                                   |
| BPRO   | 0        | <b>Bus Priority Out:</b> BPRO low (active) is used for the serial priority technique. BPRO is connected to the BPRN (Bus Priority In) of the immediately lower priority to decide the status of the priority for that arbiter.                                                                                           |
| LLOCK  | 0        | <b>Level Lock:</b> LLOCK cannot be cleared by the INIT, but can be cleared by RESET. When buffered with a tri-state buffer enabled by the AEN (Address Enable), LLOCK can be used as a multi-master system bus lock. LLOCK is active low and it is decoded from the processor LOCK.                                      |



# Table 2. KS82C289 Signal Descriptions (Continued)

| Symbol          | Туре | Description                                                                                                                                                         |
|-----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AEN             | 0    | Address Enable: Connected to the clock generator, bus controller, and the processor's address latches.                                                              |
|                 | •    | When low (active), can be used as Hold ACK (Hold Acknowledge) to a bus master. When high, indicates to the bus master that the arbiter has released the system bus. |
|                 |      | AEN becomes active relative to BCLK (Bus Clock).                                                                                                                    |
|                 |      | AEN becomes inactive relative to CLK (System Clock).                                                                                                                |
| BUSY            | I/O  | Busy: An open-drain input/output which requires an external pull-up resistor.                                                                                       |
|                 |      | As an input: Low (active) indicates that the multi-master system bus is in use.                                                                                     |
|                 |      | As an output: When high, indicates that this arbiter has taken control of the multi-master system bus.                                                              |
| V <sub>SS</sub> | —    | Ground.                                                                                                                                                             |
| V <sub>CC</sub> | _    | +5 volts supply voltage.                                                                                                                                            |

# **OPERATIONAL DESCRIPTION**

### Arbitration Between Bus Masters

The KS82C289 Bus Arbiter is a priority controlling device which allows the multi-master system bus to be used for multi-processing. Both higher and lower priority bus masters are allowed to gain the system bus, depending on the release mode. Ordinarily, the higher priority master acquires the system bus immediately after any lower priority master finishes its present cycle. Therefore, at the end of each transfer cycle, the Arbiter can keep the system bus or release it depending on the bus arbitration inputs, arbiter strapping options, and the processor state.

### Releasing the Multi-Master System Bus

The Bus Arbiter can retain or release control of the multi-master system bus following every transfer cycle. There are three modes in which the Arbiter can release the multi-master system bus.

These three modes cannot release the multi-master system bus if the cycles are LOCKed.

### Mode 1

### Always Release Mode



Figure 3. Always Release Mode

Releases the multi-master system bus at the end of each transfer cycle. Mode 1 must be programmed at the falling edge of the processor RESET.

## Mode 2

Releases the multi-master system bus if either condition, below, is met:

- a) a lower priority bus master demands the bus by pulling CBRQ low.
- b) BPRN = 1, which indicates that the higher priority bus master is asking for the multi-master system bus.

# Mode 3

Mode 3 is the same as Mode 2, only CBRQ has no effect.

### Gaining Control of the Multi-Master System Bus

The CBRQ signal indicates whether or not another Arbiter wishes to gain control of the multi-master system bus. To perform this function, CBRQ must be connected to all other Arbiter CBRQ pins. Therefore, if any Bus Arbiter activates the CBRQ pin, it will pull down the CBRQ line to low.

Besides the CBRQ line, only the BPRN indicates if other, higher-priority, masters are requesting the bus.

A lower priority master can gain the bus in between the bus master's transfer cycles if the bus master has terminated its use of the bus. Then the bus must gain BCLK again at the beginning of the next transfer cycle.



This requires two BCLK periods if no other master demands the bus. This step of giving up and getting back the bus is wasteful and unnecessary. To bypass this problem CBRQ is useful. The Bus Arbiter does not need to release the bus if the CBRQ is not asserted. This alleviates the inefficient delay of getting back the multimaster system bus.

### **Bus States**

The Bus Arbiter has three processor bus states:

- a) T<sub>I</sub> (Idle)
- b) T<sub>S</sub> (Status)
- c) T<sub>C</sub> (Command)

Each bus cycle is two CLK cycles long.

# Figure 5. 80286 Bus Cycle Definition (without wait states)

### Figure 4. Bus States and the READY Signal



Internal CPU processor clock phases correspond to the bus state phases.



### **Bus Cycles**

The  $\overline{S1}$  and  $\overline{S0}$  status inputs are sampled only at the falling edge of the CLK.  $\overline{S1}$  and  $\overline{S0}$  indicate the start of the bus cycle by going active (low).

The arbiter enters the  $T_S$  state if either the  $\overline{S1}$  or  $\overline{S0}$  is active (low) during the two CLK cycles.

The arbiter enters the T<sub>C</sub> state after T<sub>S</sub> is exited.

The shortest bus cycle is one  $T_S$  and one  $T_C$ . The longest bus cycle is one  $T_S$  followed by multiple  $T_C$  states. A repeated  $T_C$  bus state is referred to as a wait state.

The READY input determines whether the current  $T_C$  is to be repeated. It is sampled at the end of every  $T_C$  state if it is high. If it is high (1), then the  $T_C$  is repeated. When READY is sampled low, the current bus cycle is aborted.

If the  $\overline{S1}$  and  $\overline{S0}$  status lines are low at the next falling edge of the CLK, then the Bus Arbiter enters the T<sub>S</sub> state immediately after the current bus cycle is aborted.

If none of the status lines are san pled active (low) at the next falling edge of the CLK, then the Bus Arbiter enters the  $T_1$  state.  $T_1$  is repeated until the status lines are sampled active (low).



### **Bus Masters**

MULTIBUS protocols allow multiple processing elements to share access to common system resources. When a common system resource such as the system bus is "BUSY", local processors must wait for access.

The Bus Arbiter sets priorities and schedules access to the multi-master system bus. The bus arbiter supplies access to the system bus depending upon the release mode and the higher or lower priority of each bus master.

When the bus arbiter is used, higher priority bus masters access the system bus before lower priority bus masters or when the current lower priority bus master completes its transfer cycle. Lower priority bus masters access the system bus when there are no higher priority bus masters or when the proper surrender conditions exist.

The bus arbiter arranges scheduling and access transparently to the bus master.

The bus arbiter retains or releases the system bus at the end of each transfer cycle. The processor state, bus arbitration inputs, and arbiter strapping options are the factors used by the bus arbiter to determine release status. Refer to section "Release Modes" for more specific information.

### Figure 6. Bus Exchange Timing for the MULTIBUS®

#### **Establishing Priority**

The Bus Arbiter establishes the priority level of the bus masters that are competing for access to a multi-master bus. To do this, the bus arbiter uses parallel, serial, and rotating techniques. Each of these techniques assumes that at any point in time, one bus master has priority over all other bus masters.

The highest priority arbiter is the arbiter with a **BPRN** input (low). The arbiter with the highest priority cannot access the system bus until the system bus is released from its current transaction.

When the system bus completes its <u>current transaction</u>, the present bus owner releases <u>BUSY</u>. <u>BUSY</u> is an active-low 'Wired-OR' MULTIBUS signal which indicates that the system bus is inactive. This signal is sent to every bus arbiter in the system.

When the arbiter with the highest priority (BPRN low) receives the  $\overline{\text{BUSY}}$  signal, it seizes the system bus by pulling  $\overline{\text{BUSY}}$  (low). Figure 6 is a graphic representation of the Bus Exchange Timing.



A multi-master bus request is initiated when two conditions occur. 1) a processor signals the status for memory read, memory write, I/O read, I/O write, or interrupt acknowledge. 2) an SYSB/RESB (high) at the end of  $T_S$ .

An interrupt acknowledge cycle does not always require the MULTIBUS each time the status input indicates. To determine when to request the MULTIBUS, the arbiter uses external logic, through the SYSB/RESB input.

When the arbiter samples SYSB/RESB, and it is (high), the MULTIBUS is requested. When the arbiter samples SYSB/RESB and it is not (high), the arbiter continues to sample SYSB/RESB until either SYSB/RESB is (high) or the bus cycle is terminated. The arbiter does not request the MULTIBUS if the bus cycle is completed before SYSB/RESB returns (high). Figure 7 is an example of an SYSB/RESB sampled repeatedly.

The bus arbiter generates and uses only one BREQ from the time it requests the system bus through the entire time it has access to the system bus. The bus arbiter does not generate a separate BREQ for each bus cycle. All multi-master system bus requests using BREQ are synchronized to the system bus clock, BCLK.



266

### **Parallel Priority Technique**

In order to use the parallel technique for determining bus master priority, each bus arbiter on the multi-master system bus must have its own bus request line (BREQ). Figure 8 is a representation of the parallel technique.

Each BREQ line is fed into a priority encoder. The encoder generates the binary address of the active BREQ line with the highest priority. Then a decoder uses the binary address to identify the BPRN line corresponding to the requesting bus arbiter with the highest priority. The BPRO output is not used with the parallel priority resolving technique.

When an arbiter receives the highest priority, BPRN (low) and the system bus is released, the arbiter's associated bus master is allowed onto the multi-master system.

The only limiting factor, for the number of bus masters that can be handled by the parallel technique, is the external circuitry. The external circuitry <u>must be</u> able to resolve the bus priorities within one BCLK period. Otherwise the parallel priority resolving technique can be used for any number of bus masters.

### Serial Priority Technique

The serial priority technique does not require external circuitry. The arbiters are connected in a daisy chain fashion. The highest priority arbiter has its BPRO output connected to the BPRN input of the next lower priority arbiter. That next lower arbiter has its BPRO output connected to the BPRN input of the next lower priority arbiter after itself, etc. Figure 9 is a representation of serial technique connection.

This technique establishes a fixed position of priority. The highest priority bus arbiter has its BPRN tied (low), ensuring that it always receives highest priority when it requests the system bus. Figure 10 illustrates serial priority bus behavior.

A lower priority arbiter receives temporary higher priority status from the fixed higher priority arbiter. When the arbiter with the higher priority is not accessing or requesting the system bus, it asserts its BPRO signal (low). This asserts the BPRN signal of the fixed lower priority arbiter, allowing it to have the highest priority, temporarily.

When its BPRO goes inactive, a fixed higher priority arbiter retrieves its priority status from a fixed lower priority arbiter. The BPRO of an arbiter becomes inactive when it either requests access to the system bus or when its BPRN goes inactive because the BPRO from the next higher arbiter goes inactive. This allows for a trickle down effect from fixed higher priority arbiters down to the fixed lowest priority arbiter.

BREQ output is not used for the serial technique.

The number of bus arbiters connected in serial for priority resolution is limited by propagation delay between BPRN and BPRO, 18ns, because priority must be established within one BCLK period. Therefore the maximum number of bus arbiters equals BCLK period divided by BPRN to BPRO delay.

number of bus arbiters = BCLK period BPRN to BPRO delay

### Figure 7. Bus Request Timing During an Interrupt Acknowledge Cycle





# Figure 8. Parallel Priority Resolving Technique



Figure 9. Connections for Serial Priority Resolving Technique





### Figure 10. Serial Priority Bus Behavior



### Note: Events A through F described above.

### **Rotating Priority Technique**

The rotating priority technique requires external circuitry, similar to the parallel priority technique. The rotating technique assigns and re-assigns priority to the arbiters dynamically.

The priority encoder used in the rotating technique is a more complex circuit than the one used in the parallel technique. The circuit rotates priority between requesting arbiters. This provides each arbiter with an equal chance to use the multi-master system bus over a specified amount of time.

### **Choosing a Priority Technique**

Each priority technique, parallel, serial, and rotating provides a trade-off between using complex external circuitry and allowing equal access to the system bus by each bus master.

The parallel priority technique does not require extensive external logic circuits, does allow for re-assignment of priority status for each bus master, and can accommodate a relatively large number of bus masters.

The serial priority technique does not require any external logic circuits but has fixed priority settings assigned to each bus master and can accommodate a limited number of bus masters.

The rotating priority technique does requires more complicated external logic circuits but does provide equal access between each of the bus masters and the system bus.

# **Releasing the MULTIBUS**

The bus arbiter can either release or retain control of the system bus after the completion of a data transfer cycle on the MULTIBUS. Whether the bus arbiter releases control of the system bus depends upon the release mode selected and the priority settings in effect for the release mode selected.

There are three release modes. Table 3 describes the release modes and the mode settings which enable release of the system bus.

| Release<br>Mode | Acceptable Release<br>Conditions                                                                                                    |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Mode 1          | The bus arbiter always releases the bus at the end of the transfer cycle.                                                           |
| Mode 2          | The bus arbiter retains the system bus until:                                                                                       |
|                 | a higher-priority bus master requests<br>the system bus. This drives the BPRN<br>(high)                                             |
|                 | • a lower priority bus master requests the system by pulling CBRQ (low)                                                             |
| Mode 3          | The bus arbiter retains the system bus until:                                                                                       |
|                 | • a higher priority bus master requests<br>the system bus. This drives the BPRN<br>(high)                                           |
|                 | CBRQ (low) is ignored                                                                                                               |
| ;               | Note: If the cycles are LOCKed, the bus arbiter<br>does not release the system bus, even if<br>the mode release conditions are met. |



The arbiter will surrender the MULTIBUS after each complete transfer cycle if the "Always Release" mode 1 is programmed.

If the "Always Release" mode 1 is not programmed, the arbiter will not surrender the MULTIBUS until one of the following occur:

- the processor enters a halt state
- the arbiter is forced off because the BPRN becomes (high) and mode 2 or mode 3 is programmed into the arbiter
- the arbiter is forced off because a common bus request CBRQ input is enabled and mode 2 is programmed into the arbiter

CBRQ reduces bus exchanges. The present bus master retains the sytem bus as long as CBRQ is (high). CBRQ remains (high) until another master requests the system bus.

BPRN indicates if a bus master of higher priority is requesting the system bus. It does not indicate if a bus master of lower priority is requesting the system bus.

In order to allow lower priority bus masters access to the system bus, bus masters must release the system bus at the end of each transfer cycle and re-establish priority to access the system bus again and wait for a current transfer cycle opening. This release, re-establishing priority and re-accessing can take approximately two BCLK periods.

CBRQ eliminates unnecessary releasing of a bus master from the system bus. When a bus master requires the

system bus it must assert CBRQ (low). If CBRQ remains (high), the current bus master does not have to release the system bus at the end of each transfer cycle.

LOCK overrides any of the release mode options. As long as LOCK is asserted, the arbiter will not release control of the MULTIBUS to any other requesting bus master.

INIT or RESET signals cause the arbiter to surrender the MULTIBUS. The release mode and arbiter input status are ignored.

The three bus release modes operate the same irregardless of the type of microprocessor used.

### **Choosing a Release Mode**

The release mode affects subsystem bus utilization and the system as a whole. The acquire and release times specified for each of the release modes impacts the system bus efficiency. Figure 11 illustrates the differences caused the release and acquisition times for each release mode.

Mode 1 requires a request and release phase for every transfer cycle. This allows lower priority bus masters to access the system bus, but it reduces the overall bus efficiency.

Modes 2 and 3 let the bus master retain the system bus for multiple transfer cycles. A bus master releases the system bus when it is forced off by another bus master's request.

Each release mode allows the designer to optimize the system use of the MULTIBUS.



# 

270

### Figure 11. Effects of Bus Release Mode on Bus Efficiency

# **Configuring Release**

The bus arbiter does not require any additional hardware to configure in any of the three release modes. In addition, the processor can be configured to switch between mode 2 and mode 3 by software control. This requires that a parallel port or addressable latch is used to drive the ALWAYS/CBQLCK input pin of the processor. Figure 12 illustrates the three release mode configurations.



Figure 12. 82289 Release Mode Configurations

WHEN HIGH THE 82289 IS IN MODE 2; WHEN LOW THE 82289 IS IN MODE 3.

# LOCK and LLOCK

The three modes of releasing the multi-master system bus can be nulled by the LOCK input. But, LOCK will not surrender control of the multi-master system bus to any other Arbiter. The Bus Arbiter will surrender the multimaster system bus if RESET or INIT becomes active. RESET and INIT are independent of the states of the Arbiter inputs or the current release mode.

The LOCK signal can be asserted to the bus arbiter synchronous with the CLK and independent of the three release modes to prevent the release of the multi-master system bus to other bus masters regardless of their order of priority.

The LLOCK output signal can be asserted at all the bus cycles that are LOCKed. LLOCK is 1 if LOCK is 1, and 0 if LOCK is 0. Once LLOCK is active, it will wait until the end of the current transfer cycle before becoming inactive.

# **RESET and Initialization (INIT)**

INIT (active low) is an asynchronous signal from the multi-master system bus. BREQ, BUSY, and AEN are cleared and become inactive when INIT is active (low). The Bus Arbiter will not clear any pending bus request from other bus masters while INIT is active. INIT can interrupt an active bus cycle, but, it will not prevent the Arbiter from requesting the multi-master system bus when it becomes inactive and completing the bus cycle.

RESET (active high) is synchronous to the CLK and can be synchronous to the processor. BREQ, BUSY, and AEN are cleared and become inactive when RESET is asserted. Also, RESET will clear the LLOCK signal and clear any pending bus request, unlike the INIT signal. RESET will stop any current bus cycle without waiting for the cycle to end. And, the bus cycle terminated by RESET will not be completed after the RESET becomes inactive.



3

# DC ELECTRICAL CHARACTERISTICS

# Absolute Maximum Ratings

# Table 4. DC Electrical Characteristics

Note: Operation at absolute maximum ratings may cause permanent damage to the device.

| Symbol           | Parameter                                                           | Condition                                                                    | Min | Max                  | Units       |
|------------------|---------------------------------------------------------------------|------------------------------------------------------------------------------|-----|----------------------|-------------|
| VIL              | Input Low Voltage                                                   |                                                                              |     | 0.8                  | V           |
| VIH              | Input High Voltage                                                  |                                                                              | 2.0 |                      | V           |
| VILC             | CLK Input Low Voltage                                               |                                                                              |     | 0.6                  | V           |
| VIHC             | CLK Input High Voltage                                              |                                                                              | 3.0 | V <sub>CC</sub>      | V           |
| V <sub>OL</sub>  | Output Low Voltage:<br>BUSY, CBRQ, BPRO<br>BPRO, BREQ, AEN<br>LLOCK | I <sub>OL</sub> = 32 mA<br>I <sub>OL</sub> = 16 mA<br>I <sub>OL</sub> = 5 mA |     | 0.45<br>0.45<br>0.45 | V<br>V<br>V |
| V <sub>OH</sub>  | Output High Voltage                                                 | I <sub>OH</sub> = 400 μA                                                     | 2.4 |                      | V           |
| I <sub>LI</sub>  | Input Leakage Current                                               | $V_{SS} < V_{IN} < V_{CC}$                                                   |     | +1                   | μA          |
| I <sub>O</sub>   | Output Leakage Current                                              | V <sub>OUT</sub> = V <sub>SS</sub> or V <sub>CC</sub>                        |     | +10                  | μA          |
| I <sub>CC1</sub> | Quiescent Current                                                   | CLK, V <sub>IN</sub> - V <sub>CC</sub> or V <sub>SS</sub>                    |     | +10                  | μA          |
| I <sub>CC2</sub> | Supply Current                                                      |                                                                              |     | +80                  | mA          |
| C <sub>CLK</sub> | CLK, BCLK Input Capacitance                                         | FC = 1 MHz                                                                   |     | 12                   | pF          |
| C <sub>IN</sub>  | Input Capacitance                                                   | FC = 1 MHz                                                                   |     | 10                   | pF          |
| Co               | Input/Output Capacitance                                            | FC = 1 MHz                                                                   |     | 20                   | pF          |

# **AC SWITCHING CHARACTERISTICS**

# Table 5. KS82C289 AC Switching Characteristics

|     |                    | Test                                  | 8.0 | ) MHz   | 10.0 | 0 MHz   | 12. | 5 MHz   | 16.<br>(Prel | ) MHz<br>iminary) |       |
|-----|--------------------|---------------------------------------|-----|---------|------|---------|-----|---------|--------------|-------------------|-------|
| No. | Parameter          | Conditions                            | Min | Max     | Min  | Max     | Min | Max     | Min          | Max               | Units |
| 01  | CLK Cycle Period   | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 60  | BCLK+50 | 50   | BCLK+50 | 40  | BCLK+50 | 31           | BCLK+50           | ns    |
| 02  | CLK Low Time       | at 1.0V                               | 15  | 230     | 15   | 230     | 10  |         | 8            |                   | ns    |
| 03  | CLK High Time      | at 3.6V                               | 20  | 235     | 15   | 230     | 12  |         | 9            |                   | ns    |
| 04  | CLK Rise/Fall Time | 1 to 3.6V                             |     | 10      |      | 10      |     | 9       |              | 7                 | ns    |
| 05  | BCLK Cycle Time    |                                       | 100 |         | 100  |         | 100 | 00      | 100          | ∞                 | ns    |
| 06  | BCLK High/Low Time |                                       | 30  |         | 25   |         | 20  |         | 16           | ·                 | ns    |



# Table 5. KS82C289 AC Switching Characteristics (Continued)

|     |                                                                    | Test       | 8.0         | MHz | 10.0        | 10.0 MHz |                   | 12.5 MHz |                   | 16.0 MHz<br>(Preliminary) |       |
|-----|--------------------------------------------------------------------|------------|-------------|-----|-------------|----------|-------------------|----------|-------------------|---------------------------|-------|
| No. | Parameter                                                          | Conditions | Min         | Max | Min         | Max      | Min               | Max      | Min               | Max                       | Units |
| 07  | S0/HOLD, S1, M/IO Setup Time                                       |            | 22          |     | 15          |          | 13                |          | 10                |                           | ns    |
| 08  | S0/HOLD, S1, M/IO Hold Time                                        |            | 1           |     | 1           |          | 1                 |          | 1                 |                           | ns    |
| 09  | READY Setup Time                                                   |            | 38          |     | 30          |          | 24                |          | 19                |                           | ns    |
| 10  | READY Hold Time                                                    |            | 25          |     | 20          |          | 16                |          | 13                |                           | ns    |
| 11  | LOCK, SYSB/RESB Setup Time                                         |            | 20          |     | 15          |          | 12                |          | 10                |                           | ns    |
| .12 | LOCK, SYSB/RESB Hold Time                                          |            | 1           |     | 1           |          | 1                 |          | 1                 |                           | ns    |
| 13  | RESET Setup Time                                                   |            | 20          |     | 15          |          | 12                |          | 10                |                           | ns    |
| 14  | RESET Hold Time                                                    |            | 1           |     | 1           |          | 1                 |          | 1                 |                           | ns    |
| 15  | RESET Active Pulse Width                                           |            | 16          |     | 16          |          | 16                |          | 16                |                           | CLKs  |
| 16  | INIT Setup Time                                                    | Note 2     | 45          |     | 45          |          | 45                |          | 45                |                           | ns    |
| 17  | INIT Hold Time                                                     | Note 2     | 1           |     | 1           |          | 1                 |          | 1                 |                           | ns    |
| 18  | INIT Active Pulse Width                                            |            | 3(t1)+(t14) |     | 3(t1)+(t14) |          | $3(t_1)+(t_{14})$ |          | $3(t_1)+(t_{14})$ |                           | ns    |
| 19  | BUSY, BPRN, CBRQ,<br>CBQCLK/ALWAYS Hold Time to<br>BCLK or (RESET) |            | 20          |     | 18          |          | 15                |          | 12                |                           | ns    |
| 20  | BUSY, BPRN, CBRQ,<br>CBQCLK/ALWAYS Hold Time to<br>BCLK or (RESET) |            | 1           |     | 1           |          | 1                 |          | 1                 |                           | ns    |
| 21  | BCLK to BREQ Delay                                                 | C = 60 pF  |             | 30  |             | 30       |                   | 25       |                   | 20                        | ns    |
| 22  | BCLK to BPRO Delay                                                 | C = 60 pF  |             | 35  |             | 35       |                   | 28       |                   | 22                        | ns    |
| 23  | BPRN to BPRO Delay                                                 | C = 60 pF  |             | 25  |             | 25       |                   | 20       |                   | 16                        | ns    |
| 24  | BCLK to BUSY Active Delay                                          | C = 300 pF | 1           | 60  | 1           | 60       | 1                 | 50       | 1                 | 38                        | ns    |
| 25  | BCLK to BUSY Float Delay                                           | Note 1     |             | 35  |             | 35       |                   | 28       |                   | 22                        | ns    |
| 26  | BCLK to CBRQ Active Delay                                          | C = 300 pF |             | 55  |             | 55       |                   | 45       | de la com         | 35                        | ns    |
| 27  | BCLK to CBRQ Float Delay                                           | Note 1     |             | 35  |             | 35       |                   | 28       |                   | 22                        | ns    |
| 28  | BCLK to AEN Active Delay                                           | C = 150 pF | 1 -         | 25  |             | 25       | 1                 | 20       |                   | 16                        | ns    |
| 29  | CLK to AEN Inactive Delay                                          | C = 150 pF | 3           | 25  |             | 25       | 3                 | 20       |                   | 16                        | ns    |
| 30  | CLK to LLOCK Delay                                                 | C = 50pF   |             | 20  |             | 20       |                   | 16       |                   | 13                        | ns    |
| 31  | RESET to LLOCK Delay                                               | Note 2     |             | 35  |             | 35       |                   | 28       |                   | 22                        | ns    |
| 32  | CLK to BCLK Setup Time                                             | Note 3     | 38          |     | 38          |          | 35                |          | 25                |                           | ns    |

 $\begin{aligned} T_A &= 0^\circ C \text{ to } 70^\circ C \\ T_{CASE} &= 0^\circ C \text{ to } 85^\circ C \\ V_{CC} &= 5V \pm 5\% \end{aligned}$ 

Notes: AC timing is referenced to 0.8V and 2.0V points.

1. When  $I_0 \leq I_{LO}$ , float condition occurs. 2. <u>CLK</u> and <u>BCLK</u> are asynchronous to <u>each</u> other in actual use. But, this specification is required for component testing.

3. INIT is asynchronous to CLK and to BCLK during actual use. But, this specification is required for component testing.



Figure 13. AC Drive and Measurement Points CLK Input (BCLK Input)



Figure 14. AC Setup, Hold and Delay Time Measurement



Figure 15. AC Test Loading on Outputs



### WAVEFORMS

The following waveforms, Figures 16 through 24, contain examples of general cases of the timing relationships of the inputs and the outputs. These figures do not represent all the possible input and output transitions of all signals in all modes.

Refer to the identified special cases or a timing specification for the same or related function in another mode for examples of specific transitions.

The bus arbiter serves as an interface between the iAPX subsystem and MULTIBUS. The iAPX 286 subsystem operates synchronously to the  $\overline{CLK}$  signal. The MULTIBUS operates synchronous to the  $\overline{BCLK}$  signal.

CLK and BCLK operate asynchronously to each other and at different frequencies. The relative phase and frequency of CLK and BCLK at the time the input is sensed effects the exact clock period where a synchronous input to one clock will cause a synchronous response in the other clock.

The CLK period cannot be too long, relative to the BCLK period,  $t_1$  greater than  $t_5$  + 50ns, in order to maintain proper MULTIBUS arbitration. If the CLK period is too long relative to the BCLK period, another arbiter could gain control of the system bus before the current arbiter releases AEN synchronous to its CLK.

The AEN release is synchronous to the fall of the CLK edge after the processor cycle ends. The  $\overline{BREQ}$  and  $\overline{BUSY}$  releases are synchronous to the fall of the  $\overline{BCLK}$  after the processor cycle ends.

However, all 286 speed selections are MULTIBUS compatible because any CLK frequency greater than 6.66 MHz, processor speeds greater than 3.33 MHz, avoids conflict with 10 MHz BCLKs.



274



### Figure 16. MULTIBUS® Acquisition and Always-Release Operation





•













# Figure 20. BPRN to BPRO Timing Relationship



# Figure 21. 80286 LOCK and 82289 LLOCK Relationship



### Figure 22. RESET Active Pulse





# Figure 23. INIT Active Pulse



# 

\* FOR 82289 TEST PURPOSES ONLY

Figure 24. Programming the Always-Release/Common-Bus-Request-Release Option





# PACKAGE DIMENSIONS

## 20-pin DIP

20-pin PLCC





ALL DIMENSIONS IN INCHES

### ORDERING INFORMATION AND PRODUCT CODE



SAMSUNG products are designated by a Product Code. When ordering, please refer to products by their full code. For unusual, and/or specific packaging or processing requirements not covered by the standard product line, please contact the SAMSUNG MOS Product Group.



# KS84C21/C22

# FEATURES

- Direct drive for 256K, 1Mbit and 4Mbit DRAMs
- Page, nibble and static column accesses
- Interleaved or non-interleaved accesses to maximize system performance
- Programmable or mask-programmed versions
- Programmable refresh operations
- Staggered and burst refresh
- Refresh operations virtually transparent to the CPU
- Programmable wait states
- Byte operation with four independent CAS outputs
- · Easy interface to all major microprocessors
- Built in delay line
- Synchronous and asynchronous operation
- On-chip capacitive load drivers
- Can be used with 25MHz clock
- CMOS technology for low power consumption
- TTL-compatible inputs
- 68-pin PLCC package (KS84C21)
- 84-pin PLCC package (KS84C22)

### Figure 1. KS84C21/C22 Block Diagram

# DYNAMIC RAM CONTROLLERS

### **PRODUCT OVERVIEW**

The Samsung KS84C21 and KS84C22 are high performance dynamic RAM (DRAM) controllers. They simplify the interface between the microprocessor and the DRAM array, while also significantly reducing the required design time. The KS84C21 supports the 256K DRAM and the 1MBit DRAM, while the KS84C22 supports the 256K DRAM, 1MBit DRAM and 4MBit DRAM.

Both devices are available in either externally programmable or masked programmable versions. The externally programmable version is an economic and flexible design solution for small-scale applications and prototyping. A 23-bit programmable Mode Register allows the selection of various options and features, including synchronous or asynchronous operation; interleaved or non-interleaved operation; burst or non-burst access; insertion of Wait States into the CPU cycle; a variety of refresh options; as well as the ability to fine tune the control signals.

A mask-programmed version of the chip offers the same Mode Register options. However, the chip is programmed at the factory to customer specifications. This version offers maximum system reliability and eliminates the need for external logic.

Both chips have a drive capability of 500pF, sufficient to drive memory arrays of up to 88 DRAMs under worst case conditions. Figure 1 shows a block diagram of the chips.





# INTERFACE SPECIFICATIONS

The Dynamic Ram Controller is available in two packages. The KS84C21, shown in Figure 2 is a 68-pin device and supports the 256K DRAM and 1Mbit DRAM. The KS84C22, shown in Figure 3 is an 84-pin device designed for use with the 256K DRAM 1 and 4Mbit DRAM.

### Figure 2. Pin Configuration of the KS84C21 DRAM Controller





KS84C21/C22

Table 1 shows detailed pin allocations for the KS84C21, while Table 2 shows the KS84C22. Table 3 provides the input/output signal definitions.

# Note on Conventions:

A bar over the signal name is used to denote an active low signal (ADS). Active high signals are shown with no bar (ALE).

### Table 1. KS84C21 Pin Allocations

| Pin<br>No. | Signal<br>Abbrev. | Signal Name                             |  |  |  |
|------------|-------------------|-----------------------------------------|--|--|--|
| 1          | Vcc               | Vcc                                     |  |  |  |
| 2          | Q5                | Multiplexed Address 5                   |  |  |  |
| 3          | V <sub>SS</sub>   | V <sub>SS</sub>                         |  |  |  |
| 4          | Q6                | Multiplexed Address 6                   |  |  |  |
| 5          | Q7                | Multiplexed Address 7                   |  |  |  |
| 6          | Q8                | Multiplexed Address 8                   |  |  |  |
| 7          | Q9                | Multiplexed Address 9                   |  |  |  |
| 8          | R0                | Row Address 0                           |  |  |  |
| 9          | C0                | Column Address 0                        |  |  |  |
| 10         | R1                | Row Address 1                           |  |  |  |
| 11         | C1                | Column Address 1                        |  |  |  |
| 12         | R2                | Row Address 2                           |  |  |  |
| 13         | C2                | Column Address 2                        |  |  |  |
| 14         | R3                | Row Address 3                           |  |  |  |
| 15         | C3                | Column Address 3                        |  |  |  |
| 16         | R4                | Row Address 4                           |  |  |  |
| 17         | C4                | Column Address 4                        |  |  |  |
| 18         | R5                | Row Address 5                           |  |  |  |
| 19         | C5                | Column Address 5                        |  |  |  |
| 20         | R6                | Row Address 6                           |  |  |  |
| 21         | C6                | Column Address 6                        |  |  |  |
| 22         | R7                | Row Address 7                           |  |  |  |
| 23         | C7                | Column Address 7                        |  |  |  |
| 24         | R8                | Row Address 8                           |  |  |  |
| 25         | C8                | Column Address 8                        |  |  |  |
| 26         | R9                | Row Address 9                           |  |  |  |
| 27         | C9                | Column Address 9                        |  |  |  |
| 28         | ECAS0             | Enable CAS0                             |  |  |  |
| 29         | ECAS1             | Enable CAS1                             |  |  |  |
| 30         | ECAS2             | Enable CAS2                             |  |  |  |
| 31         | ECAS3             | Enable CAS3                             |  |  |  |
| 32         | B0                | Bank Select 0                           |  |  |  |
| 33         | B1                | Bank Select 1                           |  |  |  |
| 34         | ALE/ADS           | Address Latch Enable/<br>Address Strobe |  |  |  |

| Pin<br>No. | Signal<br>Abbrev. | Signal Name                       |
|------------|-------------------|-----------------------------------|
| 35         | V <sub>CC</sub>   | V <sub>CC</sub>                   |
| 36         | RFRQ/WE           | Refresh Request/Write Enable      |
| 37         | V <sub>SS</sub>   | V <sub>SS</sub>                   |
| 38         | RAS0              | Row Address Strobe 0              |
| 39         | RAS1              | Row Address Strobe 1              |
| 40         | RAS2              | Row Address Strobe 2              |
| 41         | RAS3              | Row Address Strobe 3              |
| 42         | CAS0              | Column Address Strobe 0           |
| 43         | CAS1              | Column Address Strobe 1           |
| 44         | CAS2              | Column Address Strobe 2           |
| 45         | CAS3              | Column Address Strobe 3           |
| 46         | WIN               | Write Enable Input                |
| 47         | AREQ              | Access Request                    |
| 48         | CS                | Chip Select                       |
| 49         | V <sub>CC</sub>   | Vcc                               |
| 50         | V <sub>SS</sub>   | V <sub>SS</sub>                   |
| 51         | V <sub>SS</sub>   | V <sub>SS</sub>                   |
| 52         | ML                | Mode Load                         |
| 53         | V <sub>SS</sub>   | V <sub>SS</sub>                   |
| 54         | COLINC            | Column Increment                  |
| 55         | V <sub>CC</sub>   | V <sub>CC</sub>                   |
| 56         | CLK               | Clock                             |
| 57         | RFCLK             | Refresh Clock                     |
| 58         | DISRFSH           | Disable Internal Refresh          |
| 59         | RFSH              | External Refresh Request          |
| 60         | WAITIN            | Add Wait State                    |
| 61         | RFIP              | Refresh in Progress               |
| 62         | WAIT/DTACK        | Wait/Data Transfer<br>Acknowledge |
| 63         | Q0                | Multiplexed Address 0             |
| 64         | Q1                | Multiplexed Address 1             |
| 65         | Q2                | Multiplexed Address 2             |
| 66         | Q3                | Multiplexed Address 3             |
| 67         | V <sub>SS</sub>   | V <sub>SS</sub>                   |
| 68         | Q4                | Multiplexed Address 4             |



# Table 2. KS84C22 Pin Allocations

| Pin<br>No. | Signal<br>Abbrev. | Signal Name                             |  |  |
|------------|-------------------|-----------------------------------------|--|--|
| 1          | V <sub>CC</sub>   | V <sub>CC</sub>                         |  |  |
| 2          | Q5                | Multiplexed Address 5                   |  |  |
| 3          | V <sub>SS</sub>   | V <sub>SS</sub>                         |  |  |
| 4          | Q6                | Multiplexed Address 6                   |  |  |
| 5          | Q7                | Multiplexed Address 7                   |  |  |
| 6          | Q8                | Multiplexed Address 8                   |  |  |
| 7          | Q9                | Multiplexed Address 9                   |  |  |
| 8          | Q10               | Multiplexed Address 10                  |  |  |
| 9          | R0                | Row Address 0                           |  |  |
| 10 ·       | -                 | N.C.                                    |  |  |
| 11         | —                 | N.C.                                    |  |  |
| 12         | —                 | N.C.                                    |  |  |
| 13         | C0                | Column Address 0                        |  |  |
| 14         | R1                | Row Address 1                           |  |  |
| 15         | C1                | Column Address 1                        |  |  |
| 16         | R2                | Row Address 2                           |  |  |
| 17         | C2                | Column Address 2                        |  |  |
| 18         | R3                | Row Address 3                           |  |  |
| 19         | C3                | Column Address 3                        |  |  |
| 20         | R4                | Row Address 4                           |  |  |
| 21         | C4                | Column Address 4                        |  |  |
| 22         | R5                | Row Address 5                           |  |  |
| 23         | C5                | Column Address 5                        |  |  |
| 24         | R6                | Row Address 6                           |  |  |
| 25         | C6                | Column Address 6                        |  |  |
| 26         | R7                | Row Address 7                           |  |  |
| 27         | C7                | Column Address 7                        |  |  |
| 28         | R8                | Row Address 8                           |  |  |
| 29         | C8                | Column Address 8                        |  |  |
| 30         | R9                | Row Address 9                           |  |  |
| 31         | C9                | Column Address 9                        |  |  |
| 32         | -                 | N.C.                                    |  |  |
| 33         | R10               | Row Address 10                          |  |  |
| 34         | C10               | Column Address 10                       |  |  |
| 35         | ECAS0             | Enable CAS0                             |  |  |
| 36         | ECAS1             | Enable CAS1                             |  |  |
| 37         | ECAS2             | Enable CAS2                             |  |  |
| 38         | ECAS3             | Enable CAS3                             |  |  |
| 39         | B0                | Bank Select 0                           |  |  |
| 40         | B1                | Bank Select 1                           |  |  |
| 41         | ALE/ADS           | Address Latch Enable/<br>Address Strobe |  |  |
| 42         | V <sub>CC</sub>   | V <sub>CC</sub>                         |  |  |

| Pin<br>No. | Signal<br>Abbrev. | Signal Name                       |  |  |  |
|------------|-------------------|-----------------------------------|--|--|--|
| 43         | RFRQ/WE           | Refresh Request/Write Enable      |  |  |  |
| 44         | V <sub>SS</sub>   | V <sub>SS</sub>                   |  |  |  |
| 45         | RASO              | Row Address Strobe 0              |  |  |  |
| 46         | RAS1              | Row Address Strobe 1              |  |  |  |
| 47         | RAS2              | Row Address Strobe 2              |  |  |  |
| 48         | RAS3              | Row Address Strobe 3              |  |  |  |
| 49         | CASO              | Column Address Strobe 0           |  |  |  |
| 50         | CAS1              | Column Address Strobe 1           |  |  |  |
| 51         | CAS2              | Column Address Strobe 2           |  |  |  |
| 52         | CAS3              | Column Address Strobe 3           |  |  |  |
| 53         |                   | N.C.                              |  |  |  |
| 54         | WIN               | Write Enable Input                |  |  |  |
| 55         | AREQ              | Access Request                    |  |  |  |
| 56         |                   | N.C.                              |  |  |  |
| 57         | _                 | N.C.                              |  |  |  |
| 58         | CS                | Chip Select                       |  |  |  |
| 59         | Vcc               | Vcc                               |  |  |  |
| 60         | V <sub>SS</sub>   | V <sub>SS</sub>                   |  |  |  |
| 61         | V <sub>SS</sub>   | V <sub>SS</sub>                   |  |  |  |
| 62         | ML                | Mode Load                         |  |  |  |
| 63         | V <sub>SS</sub>   | V <sub>SS</sub>                   |  |  |  |
| 64         | V <sub>SS</sub>   | V <sub>SS</sub>                   |  |  |  |
| 65         | COLINC            | Column Increment                  |  |  |  |
| 66         | Vcc               | V <sub>CC</sub>                   |  |  |  |
| 67         | CLK               | Clock                             |  |  |  |
| 68         | RFCLK             | Refresh Clock                     |  |  |  |
| 69         | DISRFSH           | Disable Internal Refresh          |  |  |  |
| 70         | RFSH              | External Refresh Request          |  |  |  |
| 71         | WAITIN            | Add Wait State                    |  |  |  |
| 72         | RFIP              | Refresh in Progress               |  |  |  |
| 73         | _                 | N.C.                              |  |  |  |
| 74         | -                 | N.C.                              |  |  |  |
| 75         |                   | N.C.                              |  |  |  |
| 76         | —                 | N.C.                              |  |  |  |
| 77         | _                 | N.C.                              |  |  |  |
| 78         | WAIT/DTACK        | Wait/Data Transfer<br>Acknowledge |  |  |  |
| 79         | Q0                | Multiplexed Address 0             |  |  |  |
| 80         | Q1                | Multiplexed Address 1             |  |  |  |
| 81         | Q2                | Multiplexed Address 2             |  |  |  |
| 82         | Q3                | Multiplexed Address 3             |  |  |  |
| 83         | V <sub>SS</sub>   | V <sub>SS</sub>                   |  |  |  |
| 84         | Q4                | Multiplexed Address 4             |  |  |  |



# Table 3. Interface Signal Definitions

Note: I indicates an input signal. O indicates an output signal. Timing notations (t12) etc. are referenced to the timing diagrams at the end of the product description.

| Symbol            | Туре | Description                                                                                                                                                                                                                                                                                                                       |  |  |
|-------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| ADS/ALE           | l    | Address Strobe/Address Latch Enable: This input latches row, column and bar addresses, and initiates DRAM access. Addresses are strobed independently of $\overline{C}$ however $\overline{CS}$ must be low to initiate an access. While $\overline{ADS}$ or ALE is high, the on-ch address latches are transparent to the input. |  |  |
|                   |      | In Mode 0: This input functions as address latch enable ALE.                                                                                                                                                                                                                                                                      |  |  |
|                   |      | In Mode 1: This input is active low, and functions as address strobe signal. The falling edge of $\overline{\text{ADS}}$ also starts an access, if $\overline{\text{CS}}$ is low for the set-up time t12.                                                                                                                         |  |  |
|                   |      | (Mode is selected by Bit B1 in the Mode Register. See PROGRAMMING THE KS84C21/C22.)                                                                                                                                                                                                                                               |  |  |
| AREQ              | I    | Access Request: This input terminates an access. In non-interleave mode: it brings $\overline{\text{RAS}}$ high. In interleave mode: it brings $\overline{\text{CAS}}$ and $\overline{\text{RAS}}$ high.                                                                                                                          |  |  |
| B0, B1            | l    | Bank Select: These inputs are bank addresses, and allow one of up to four memory banks to be selected. Selection depends upon how C4, C5 and C6 in the Mode Register are set.                                                                                                                                                     |  |  |
| C0-9, 10          | I    | <b>Column Address Inputs:</b> These column address bits are usually connected to the high order address bits of the microprocessor. They select columns in the DRAM cell configuration.                                                                                                                                           |  |  |
| CAS0-3            | 0    | <b>Column Address Strobe:</b> These inputs strobe the column address. They go low after the programmed Column Address Set-up time of 0 or 10ns.                                                                                                                                                                                   |  |  |
| CLK               | I    | <b>Clock:</b> This is the system clock. It is used for bus arbitration and timing purposes. Synchronous access requests must be synchronized with the system clock. The duty cycle is significant if 1/2 Wait State is programmed.                                                                                                |  |  |
| CS                | I    | <b>Chip Select:</b> The $\overline{CS}$ input must be low to enable a DRAM access. Row, column and bank address are strobed independently of $\overline{CS}$ . There is a pre-access setup time.                                                                                                                                  |  |  |
|                   |      | In Mode 0 this is the rising edge of CLK, and in Mode 1 the falling edge of $\overline{\text{ADS}}$ .                                                                                                                                                                                                                             |  |  |
| COLINC/<br>EXTDRF | l    | <b>Column Increment/Extend Refresh:</b> This input has two functions. During a DRAM access, toggling COLINC increments the latched column address, which can be used to access incremental memory locations within a row.                                                                                                         |  |  |
|                   |      | During refresh, EXTDRF extends a refresh cycle, to allow a read-modify-write cycle to be performed in a system with error correction. See ERROR SCRUBBING.                                                                                                                                                                        |  |  |
| DISRFSH           | 1    | Disable Internal Refresh: When low, this input disables Internal Refresh.                                                                                                                                                                                                                                                         |  |  |
| ECAS0-3           | I    | <b>Enable CAS0-3:</b> These inputs are used to enable or disable individual CAS outputs, or delay CAS from going low. They are useful when accessing bytes, nibbles or pages.                                                                                                                                                     |  |  |
|                   |      | ECASO also programs output WE (RFRQ), and sets the trailing edge of CAS.                                                                                                                                                                                                                                                          |  |  |



# Table 3. Interface Signal Definitions (Continued)

| Symbol     | Туре | Description                                                                                                                                                                                                                                                               |  |  |  |
|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| ML         | 1    | Mode Load: This input latches the row, column, ECASO, and bank address inputs into the Mode Register.                                                                                                                                                                     |  |  |  |
| Q0-9, 10   | 0    | Address Outputs: These outputs are the multiplexed address bits (R0-10, C0-10). They access the memory for read, write and refresh operations. The output load may be as high as 500pF.                                                                                   |  |  |  |
| R0-9, 10   | l    | Row Address Inputs: These address inputs are usually connected to the low order address bits of the microprocessor. They select rows in the DRAM cell configuration.                                                                                                      |  |  |  |
| RAS0-3     | 0    | Row Address Strobe: These row address strobe signals are used to strobe the row addresses into the DRAM.                                                                                                                                                                  |  |  |  |
| RFCLK      | I    | <b>Refresh Clock:</b> This input determines the timing of the refresh cycles for the DRAMs. It should be a multiple of 2MHz. It is divided according to bits C0, 1, 2, and C3 in the Mode Register, so that the refresh cycles occur at $15\mu$ s or $13\mu$ s intervals. |  |  |  |
| RFIP       | 0    | <b>Refresh in Progress:</b> This output indicates that a refresh cycle is in progress. RFIP goes low one CLK cycle prior to the start of a refresh cycle.                                                                                                                 |  |  |  |
| RFSH       | I    | <b>External Refresh Request:</b> Refresh cycles can be requested externally by driving the RFSH signal low.                                                                                                                                                               |  |  |  |
| WAITIN     | I    | Add Wait State: If this input is low, one or two extra Wait States will be added to the access cycle at an external event, e.g. memory read.                                                                                                                              |  |  |  |
| WAIT/DTACK | 0    | Wait/Data Transfer Acknowledge: This output inserts Wait States into CPU access cycles. The output is controlled by bits R2, R3, R4, R5 and R7, in the Mode Register.                                                                                                     |  |  |  |
| WE/RFRQ    | 0    | Write Enable/Refresh Request: After Power up reset and in interleave mode, this output functions as refresh request. In non-interleave mode it can be programmed to function as the WE output if ECASO is low in the Mode Register.                                       |  |  |  |
| WIN        | I .  | Write Enable Input: This input controls the WE output, and delays CAS, if programmed to do so by bit C9 in the Mode Register.                                                                                                                                             |  |  |  |



# KS84C21/22 OPERATION

## Introduction

The KS84C21/22 support both synchronous and asynchronous operations; interleaved or non-interleaved accesses; burst and non-burst accesses, and a variety of refresh operations. They generate all the signals required to control these various functions, by means of the Mode Register. (See PROGRAMMING THE KS84C21/22.) Timing characteristics for typical operations are shown under AC SWITCHING CHARACTERISTICS.

### Reset

## **Power Up Reset**

The KS84C21/22 on-chip power-up reset logic generates a reset pulse:

- At power up;
- If V<sub>CC</sub> falls well below +3.0V, and reaches V<sub>CC</sub> min. (Short spikes below the minimum V<sub>CC</sub> will not reset the chip. However, correct functionality is guaranteed only within the operating conditions.)

When the chip is reset, all internal flip-flops, counters, and the Mode register are reset, and the output lines are inactive: RAS0-3, CAS0-3, WAIT (DACK), RFIP, WE (RFRQ) are high, while Q0-9, 10 are low. Note that there are no tri-state buffers on any of the outputs.

The chip does not need any time to synchronize after power up, it is operable after 200 microseconds, as required by most DRAMs.

After power-up reset, the Mode Register must be reprogrammed in the programmable version of the chip.

### External Reset

The Mode Load signal  $(\overline{ML})$  can also be used to reset the chip. When  $\overline{ML}$  is driven low, all counters and flip-flops are reset, and the Mode Register is enabled to receive the mode bit inputs.

### Programming the KS84C21/22

The KS84C21/22 has a Mode Register that can be programmed by the user, or mask-programmed at the factory. The outputs from the register control the internal program modes.

### Mode Register

Figure 4 shows data flow to and from the Mode Register.

Figure 4. Mode Register Data Flow



The Mode Register receives inputs from the CPU on the address lines: Row addresses R0-9, Column address C0-9, and Bank addresses B0, B1 and ECAS0. These bits are loaded into the Register when Mode Load ( $\overline{ML}$ ) goes low. Alternatively, the Mode Register may be programmed by initiating a 'dummy' access, as shown in the Mode Load Timing Characteristics (Figure 11, AC Switching Characteristics).  $\overline{ML}$ ,  $\overline{CS}$  and  $\overline{AREQ}$  are asserted, the addresses are loaded into the Mode Register on the falling edge of  $\overline{AREQ}$ , while  $\overline{ML}$  and  $\overline{CS}$  are low, or when  $\overline{ML}$  goes high (whichever occurs first).

It is necessary to program the chip after power up, and before using it in normal operation. The inputs to the register are encoded to control a variety of functions, as shown in Table 4. Note that inputs R10 and C10 of the KS84C22 do not program the Mode Register.



# Table 4. Programming the Mode Register

| ADDRESS LATCH |                                                                                                                                                                                                                                                                                                                                  |                                                                                        |                          |                    |   |  |  |  |  |  |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--------------------------|--------------------|---|--|--|--|--|--|
| B0            | B0 allows the user to decide whether address inputs should be latched by ADS/ALE, or whether the address latches should be permanently transgarent and merely allow passage of the address inputs.                                                                                                                               |                                                                                        |                          |                    |   |  |  |  |  |  |
|               | B0                                                                                                                                                                                                                                                                                                                               |                                                                                        |                          |                    |   |  |  |  |  |  |
|               | 0                                                                                                                                                                                                                                                                                                                                | Add                                                                                    | ress bits latched.       |                    |   |  |  |  |  |  |
|               | 1                                                                                                                                                                                                                                                                                                                                | Add                                                                                    | ress latches transparent |                    |   |  |  |  |  |  |
| ACCESS MOD    | ODES                                                                                                                                                                                                                                                                                                                             |                                                                                        |                          |                    |   |  |  |  |  |  |
| B1            | B1 allows the user to select either synchronous or asynchronous access modes.                                                                                                                                                                                                                                                    |                                                                                        |                          |                    |   |  |  |  |  |  |
|               | In Mode 0 (synchronous), access is controlled by the system clock, and the access <b>RAS</b> is initiated<br>on the rising edge of the first clock input after ALE goes high. AREQ is used to hold RAS low during<br>access.<br>In Mode 1 (asynchronous), the leading edge of ADS initiates access immediately, and the trailing |                                                                                        |                          |                    |   |  |  |  |  |  |
|               | edge                                                                                                                                                                                                                                                                                                                             | of Al                                                                                  | REQ terminates RAS.      |                    |   |  |  |  |  |  |
|               | B1                                                                                                                                                                                                                                                                                                                               |                                                                                        |                          |                    |   |  |  |  |  |  |
|               | 0                                                                                                                                                                                                                                                                                                                                | Acce                                                                                   | ess Mode 0 (synchrono    | us)                |   |  |  |  |  |  |
|               | 1 Access Mode 1 (asynchronous)                                                                                                                                                                                                                                                                                                   |                                                                                        |                          |                    |   |  |  |  |  |  |
| ENABLE COL    | UMN A                                                                                                                                                                                                                                                                                                                            | DDR                                                                                    | ESS STROBE               |                    |   |  |  |  |  |  |
| ECAS0         | Controls the CAS outputs. Only one ECAS Mode Register.                                                                                                                                                                                                                                                                           |                                                                                        |                          |                    |   |  |  |  |  |  |
|               | ECA                                                                                                                                                                                                                                                                                                                              | <u>50</u>                                                                              |                          |                    |   |  |  |  |  |  |
|               | 0                                                                                                                                                                                                                                                                                                                                | 0 CASn outputs are negated with AREQ in non-interleave mode.<br>WE output is selected. |                          |                    |   |  |  |  |  |  |
|               | CASn outputs can be held low until the rising edge of CLK, after RAS is deasserted in non-<br>interleave mode.     RFRQ is selected.                                                                                                                                                                                             |                                                                                        |                          |                    |   |  |  |  |  |  |
| RAS LOW ANI   | AND RAS PRECHARGE TIME                                                                                                                                                                                                                                                                                                           |                                                                                        |                          |                    |   |  |  |  |  |  |
| R0, R1        | These bits control the period of time that $\overline{RAS}$ is low during refresh operations, and also determine the guaranteed RAS precharge time. The time interval shown (T) is equivalent to one Clock (CLK) cycle.                                                                                                          |                                                                                        |                          |                    |   |  |  |  |  |  |
|               | RO                                                                                                                                                                                                                                                                                                                               | R1                                                                                     | RAS Low Time             | RAS Precharge Time | ] |  |  |  |  |  |
|               | 0                                                                                                                                                                                                                                                                                                                                | 0                                                                                      | 2T                       | 1T                 |   |  |  |  |  |  |
|               | 0                                                                                                                                                                                                                                                                                                                                | 1                                                                                      | 2T                       | 2T                 | 4 |  |  |  |  |  |
|               | 1                                                                                                                                                                                                                                                                                                                                | 0                                                                                      | 3Т                       | 2Т                 | 4 |  |  |  |  |  |
|               |                                                                                                                                                                                                                                                                                                                                  |                                                                                        |                          |                    |   |  |  |  |  |  |



# Table 4. Programming the Mode Register (Continued)

| WAIT OR DTACK GENERATION FOR NON-BURST MODE ACCESSES |                                                                                                                                                                                                                                                 |                                                             |                                                                                                                                                                                                                                                                                                   |                                                         |                                                           |                           |  |
|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------------|---------------------------|--|
| R2, R3, R7                                           | These bits control the $\overline{WAIT}$ or $\overline{DTACK}$ generation modes for R7 non-burst accesses. Bit R7 is set to select either $WAIT$ or $\overline{DTACK}$ type of output. The time interval shown (T) is equal to one Clock cycle. |                                                             |                                                                                                                                                                                                                                                                                                   |                                                         |                                                           |                           |  |
|                                                      | R7                                                                                                                                                                                                                                              | R2                                                          | R3                                                                                                                                                                                                                                                                                                | WAIT High from<br>Access RAS Low.<br>Non-delayed Access | WAIT High from Access<br>RAS Low, After<br>Delayed Access | DTACK Low from<br>RAS Low |  |
|                                                      | 0                                                                                                                                                                                                                                               | 0                                                           | 0                                                                                                                                                                                                                                                                                                 | No wait states                                          | ОТ                                                        | -                         |  |
|                                                      | 0                                                                                                                                                                                                                                               | 0                                                           | 1                                                                                                                                                                                                                                                                                                 | No wait states                                          | 1/2T                                                      | _                         |  |
|                                                      | 0                                                                                                                                                                                                                                               | 1                                                           | 0                                                                                                                                                                                                                                                                                                 | 1/2T                                                    | 1/2T                                                      |                           |  |
|                                                      | 0                                                                                                                                                                                                                                               | 1                                                           | 1                                                                                                                                                                                                                                                                                                 | 1T                                                      | 1T                                                        | _                         |  |
|                                                      | 1                                                                                                                                                                                                                                               | 0                                                           | 0                                                                                                                                                                                                                                                                                                 |                                                         |                                                           | OT                        |  |
|                                                      | 1                                                                                                                                                                                                                                               | 0                                                           | 1                                                                                                                                                                                                                                                                                                 |                                                         |                                                           | 1/2T                      |  |
|                                                      | 1                                                                                                                                                                                                                                               | 1                                                           | 0                                                                                                                                                                                                                                                                                                 |                                                         | _                                                         | 1T ·                      |  |
|                                                      | 1                                                                                                                                                                                                                                               | 1                                                           | 1                                                                                                                                                                                                                                                                                                 |                                                         |                                                           | 1-1/2T                    |  |
| WAIT OR DTA                                          | CK GI                                                                                                                                                                                                                                           | ENER                                                        | ATIO                                                                                                                                                                                                                                                                                              | N FOR BURST MODE AC                                     | CESSES                                                    |                           |  |
| R4, R5                                               | R4 a                                                                                                                                                                                                                                            | nd R                                                        | 5 Con                                                                                                                                                                                                                                                                                             | trol WAIT or DTACK gene                                 | ration modes during burst                                 | mode accesses.            |  |
|                                                      | R4                                                                                                                                                                                                                                              | R5                                                          | 5 Condition                                                                                                                                                                                                                                                                                       |                                                         |                                                           |                           |  |
|                                                      | 0                                                                                                                                                                                                                                               | 0                                                           | Wait states.         WAIT stays high and DTACK stays low from previous access.           1         1/2T.         WAIT goes high on the falling edge of the next CLK.           0         1T.         WAIT goes high on the rising edge of the next CLK. DTACK goes low one click cycle after CAS. |                                                         |                                                           |                           |  |
|                                                      | 0                                                                                                                                                                                                                                               | 1                                                           |                                                                                                                                                                                                                                                                                                   |                                                         |                                                           |                           |  |
|                                                      | 1                                                                                                                                                                                                                                               | 0                                                           |                                                                                                                                                                                                                                                                                                   |                                                         |                                                           |                           |  |
|                                                      | 1                                                                                                                                                                                                                                               | 1                                                           | 1 OT. WAIT(DTACK) follows CAS.                                                                                                                                                                                                                                                                    |                                                         |                                                           |                           |  |
| ADDS WAIT STATE                                      |                                                                                                                                                                                                                                                 |                                                             |                                                                                                                                                                                                                                                                                                   |                                                         |                                                           |                           |  |
| R6                                                   | R6 ad                                                                                                                                                                                                                                           | R6 adds wait states to the current access if WAITIN is low. |                                                                                                                                                                                                                                                                                                   |                                                         |                                                           |                           |  |
|                                                      | R6                                                                                                                                                                                                                                              |                                                             |                                                                                                                                                                                                                                                                                                   | Condition                                               | x                                                         |                           |  |
|                                                      | 0                                                                                                                                                                                                                                               | Hold                                                        |                                                                                                                                                                                                                                                                                                   | low (DTACK high) for one                                | extra clock period.                                       |                           |  |
|                                                      | 1 Hold WAIT low (DTACK high) for two extra clock periods.                                                                                                                                                                                       |                                                             |                                                                                                                                                                                                                                                                                                   |                                                         |                                                           |                           |  |
|                                                      |                                                                                                                                                                                                                                                 |                                                             |                                                                                                                                                                                                                                                                                                   |                                                         |                                                           |                           |  |



# Table 4. Programming the Mode Register (Continued)

| INTERLEAVIN                                                                                                                                                                                                     | IG                                                                                                                                                                                                                                                                              |       |                |                          |                                                                   |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------|--------------------------|-------------------------------------------------------------------|--|--|
| R8                                                                                                                                                                                                              | R8 Determines whether the DRAM is accessed in interleaved or non-interleaved mode.                                                                                                                                                                                              |       |                |                          |                                                                   |  |  |
|                                                                                                                                                                                                                 | In interleaved mode, the row addresses are multiplexed to the DRAM controller address output after the column addresses have been held for a sufficient time (35ns minimum) after CAS has gor low.                                                                              |       |                |                          |                                                                   |  |  |
|                                                                                                                                                                                                                 | In no<br>until                                                                                                                                                                                                                                                                  | CAS   | erleav<br>goes | ed mode, the co<br>high. | lumn addresses are held on the DRAM controller address outputs    |  |  |
|                                                                                                                                                                                                                 | R8                                                                                                                                                                                                                                                                              |       |                |                          | ]                                                                 |  |  |
|                                                                                                                                                                                                                 | 0                                                                                                                                                                                                                                                                               | Inte  | rleave         | d mode                   |                                                                   |  |  |
|                                                                                                                                                                                                                 | 1                                                                                                                                                                                                                                                                               | Nor   | n-inter        | eaved mode               |                                                                   |  |  |
| STAGGERED                                                                                                                                                                                                       | REFRI                                                                                                                                                                                                                                                                           | SH (  | OPER           | ATIONS                   |                                                                   |  |  |
| R9                                                                                                                                                                                                              | R9 d                                                                                                                                                                                                                                                                            | eterm | nines          | whether the refr         | resh operation is standard, or staggered.                         |  |  |
|                                                                                                                                                                                                                 | Duri                                                                                                                                                                                                                                                                            | naas  | tanda          | rd refresh cycle.        | all RAS outputs will be asserted and deasserted at the same time. |  |  |
|                                                                                                                                                                                                                 | In staggered refresh operations, the RAS outputs will go low in sequence, at one clock inte<br>One or two RAS outputs are selected at a time, depending upon the RAS/CAS configur<br>selected by the setting of C4-C6. There is no error scrubbing during this type of refresh. |       |                |                          |                                                                   |  |  |
|                                                                                                                                                                                                                 | R9                                                                                                                                                                                                                                                                              |       |                |                          |                                                                   |  |  |
|                                                                                                                                                                                                                 | 0                                                                                                                                                                                                                                                                               | Star  | ndard          | refresh                  |                                                                   |  |  |
|                                                                                                                                                                                                                 | 1                                                                                                                                                                                                                                                                               | Stag  | ggerec         | l refresh                |                                                                   |  |  |
| RFCLK DIVID                                                                                                                                                                                                     | ER                                                                                                                                                                                                                                                                              |       |                | <u></u>                  |                                                                   |  |  |
| C0, C1, C2 These bits allow the user to select the divider for the refresh clock input (RFCLK), fr<br>internal REFRESH clock is generated. Select divider such that the result is an approx<br>clock (REFRESH). |                                                                                                                                                                                                                                                                                 |       |                |                          |                                                                   |  |  |
|                                                                                                                                                                                                                 | CO                                                                                                                                                                                                                                                                              | C1    | C2             |                          |                                                                   |  |  |
|                                                                                                                                                                                                                 | 0                                                                                                                                                                                                                                                                               | 0     | 0              | Divide by 10             |                                                                   |  |  |
|                                                                                                                                                                                                                 | 0                                                                                                                                                                                                                                                                               | 0     | 1              | Divide by 6              | ]                                                                 |  |  |
|                                                                                                                                                                                                                 | 0                                                                                                                                                                                                                                                                               | 1     | 0              | Divide by 8              |                                                                   |  |  |
|                                                                                                                                                                                                                 | 0                                                                                                                                                                                                                                                                               | 1     | 1              | Divide by 4              |                                                                   |  |  |
|                                                                                                                                                                                                                 | 1                                                                                                                                                                                                                                                                               | 0     | 0              | Divide by 9              |                                                                   |  |  |
|                                                                                                                                                                                                                 | 1                                                                                                                                                                                                                                                                               | 0     | 1              | Divide by 5              |                                                                   |  |  |
|                                                                                                                                                                                                                 | 1                                                                                                                                                                                                                                                                               | 1     | 0              | Divide by 7              |                                                                   |  |  |
|                                                                                                                                                                                                                 | 1                                                                                                                                                                                                                                                                               | 1     | 1              | Divide by 3              |                                                                   |  |  |


| REFRESH CLC | OCK D                             | IVID                               | R                                 |                                                                                                                                                                                 |                                                                                                                                                                                               |                                             | . •                                             |
|-------------|-----------------------------------|------------------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-------------------------------------------------|
| C3          | C3 al<br>time.                    | lows                               | he us                             | er to divide the internal refresh                                                                                                                                               | clock (REFRESH), to get th                                                                                                                                                                    | e required r                                | efresh cycle                                    |
|             | C3                                |                                    |                                   | ······································                                                                                                                                          |                                                                                                                                                                                               |                                             |                                                 |
|             | 0                                 | Divi                               | de by                             | 30. Divides the internal REFRES<br>clock period every 15 micros                                                                                                                 | H clock (usually 2MHz) by 30<br>seconds.                                                                                                                                                      | ), to produc                                | e a refresh                                     |
|             | 1                                 | Divi                               | de by                             | 26. Divides the internal REFRES<br>clock period every 13 micros                                                                                                                 | H clock (usually 2MHz) by 20<br>seconds.                                                                                                                                                      | 6, to produc                                | e a refresh                                     |
| RAS AND CAS | S CON                             | IFIGL                              | IRATI                             | ONS                                                                                                                                                                             | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                         |                                             |                                                 |
| C4, C5, C6  | These<br>and fe<br>array<br>deter | e bits<br>our C<br>, rega<br>mine: | in co<br>AS oi<br>rdless<br>s whe | njunction with B0 and B1 contr<br>utputs, that can be grouped so<br>s of whether the array is arrang<br>ther error scrubbing and inter                                          | ol the RAS and CAS config<br>that each RAS and CAS wil<br>ed in 1, 2 or 4 banks. The s<br>leaving can be supported.                                                                           | urations. Ti<br>I drive one<br>etting of th | here are four<br>fourth of the<br>ese bits also |
|             | C4                                | C5                                 | C6                                | RAS and CAS Conf                                                                                                                                                                | iguration Modes                                                                                                                                                                               | Error<br>Scrubbing                          | Support<br>Interleaving                         |
|             | 0                                 | 0                                  | 0                                 | RAS0-3 are brought low during<br>selected during an access but<br>corresponding ECAS can go lo                                                                                  | g an access. CAS0-3 are all<br>only those enabled by the<br>w. B0 and B1 are not used.                                                                                                        | Yes                                         | No                                              |
|             | 0                                 | 0                                  | 1                                 | RAS groups are selected by B1.<br>B0 is not used. All CAS outputs<br>are selected, making this mode<br>useful for byte writing via<br>ECAS0-3 inputs and the CAS0-3<br>outputs. | B1         B0           0         —         RAS0, 1           1         —         RAS2,3                                                                                                      | No                                          | Νο                                              |
|             | 0                                 | 1                                  | 0                                 | RAS, CAS pairs selected by B0,<br>A particular CAS cannot go low<br>unless its ECAS is also low.                                                                                | B1         B0           0         0         RAS0 and CAS0           0         1         RAS1 and CAS1           1         0         RAS2 and CAS2           1         1         RAS3 and CAS3 | Yes                                         | Yes                                             |
|             | 0                                 | 1                                  | 1                                 | RASn is selected by B0 and B1.<br>CAS outputs are selected,<br>making this mode useful for<br>byte writing via ECAS0-3 inputs<br>and the CAS0-3 outputs.                        | B1         B0           0         0         RAS0           0         1         RAS1           1         0         RAS2           1         1         RAS3                                     | No                                          | No                                              |
|             | 1                                 | 0                                  | 0                                 | RAS, CAS groups selected by<br>B1. A particular CAS cannot go<br>low unless its ECAS is also low.                                                                               | $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                        | Yes                                         | Yes                                             |



|                             | C4                                                                                                                           | C5 C6                                                                                         | RAS and CAS Conf                                                                                                                                                                     | iguration Modes                                                                                                | Error<br>Scrubbing | Support<br>Interleavin |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------|------------------------|
|                             | 1                                                                                                                            | 0 1                                                                                           | RAS, CAS groups are selected                                                                                                                                                         |                                                                                                                | No                 | Yes                    |
|                             |                                                                                                                              |                                                                                               | by B1. A particular CAS cannot                                                                                                                                                       | B1 B0                                                                                                          | -                  |                        |
|                             |                                                                                                                              |                                                                                               | low.                                                                                                                                                                                 | 0 — <u>RAS</u> 0, 1 and<br>CAS0, 1                                                                             |                    |                        |
|                             |                                                                                                                              |                                                                                               |                                                                                                                                                                                      | 1 — <u>RAS</u> 2, 3 and<br>CAS2, 3                                                                             |                    |                        |
|                             | 1                                                                                                                            | 1 0                                                                                           | RAS0-3 and CAS0-3 are all sele<br>mode is useful for byte writing<br>CAS0-3 outputs. B0 and B1                                                                                       | ected during an access. This via ECAS0-3 inputs and the are not used.                                          | s No               | No                     |
|                             | 1                                                                                                                            | 1 1                                                                                           | RASn and CASn are selected by                                                                                                                                                        | [] ]                                                                                                           | No                 | Yes                    |
|                             |                                                                                                                              |                                                                                               | B0 and B1. A particular CAS                                                                                                                                                          | B1 B0                                                                                                          |                    |                        |
|                             |                                                                                                                              |                                                                                               | is also low.                                                                                                                                                                         | 0 0 RAS0 and CAS0                                                                                              |                    |                        |
|                             |                                                                                                                              |                                                                                               |                                                                                                                                                                                      | 0 1 RAS1 and CAS1                                                                                              |                    |                        |
|                             |                                                                                                                              |                                                                                               |                                                                                                                                                                                      | 1 0 RAS2 and CAS2                                                                                              |                    |                        |
|                             |                                                                                                                              |                                                                                               |                                                                                                                                                                                      | 1 1 RAS3 and CAS3                                                                                              |                    |                        |
| COLUMN A                    | DDRESS S                                                                                                                     | SETUP                                                                                         | FIME SELECTION<br>ser to select a minimum guarante                                                                                                                                   | eed setup time $(t_{ASC})$ for th                                                                              | e column ado       | dress inpu             |
|                             | C7                                                                                                                           |                                                                                               |                                                                                                                                                                                      |                                                                                                                |                    |                        |
|                             | 0                                                                                                                            | Selects 1                                                                                     | Ons setup time.                                                                                                                                                                      |                                                                                                                |                    |                        |
|                             | 1                                                                                                                            | Selects 0                                                                                     | ns setup time.                                                                                                                                                                       |                                                                                                                |                    |                        |
|                             |                                                                                                                              |                                                                                               |                                                                                                                                                                                      |                                                                                                                |                    |                        |
| ROW ADDR                    | ESS HOLI                                                                                                                     | D TIME                                                                                        | SELECTION                                                                                                                                                                            |                                                                                                                |                    |                        |
| ROW ADDR                    | C8 allo                                                                                                                      | D TIME                                                                                        | SELECTION<br>Iser to select a minimum guara                                                                                                                                          | nteed hold time (t <sub>RAH</sub> ) for                                                                        | the row add        | tress input            |
| ROW ADDR                    | C8 allo                                                                                                                      | D TIME                                                                                        | SELECTION<br>Iser to select a minimum guara                                                                                                                                          | nteed hold time (t <sub>RAH</sub> ) for                                                                        | the row add        | tress input            |
| ROW ADDR                    | C8 allo                                                                                                                      | D TIME                                                                                        | SELECTION<br>Iser to select a minimum guara                                                                                                                                          | nteed hold time (t <sub>RAH</sub> ) for                                                                        | the row add        | tress input            |
| ROW ADDR<br>C8              | C8 allo                                                                                                                      | D TIME<br>ows the u<br>Selects 2<br>Selects 1                                                 | SELECTION<br>Iser to select a minimum guarau<br>5ns hold time.<br>5ns hold time.                                                                                                     | nteed hold time (t <sub>RAH</sub> ) for                                                                        | the row add        | tress input            |
| ROW ADDR                    | C8 allo                                                                                                                      | D TIME<br>ows the u<br>Selects 2<br>Selects 1<br>WRITE                                        | SELECTION<br>Iser to select a minimum guarau<br>5ns hold time.<br>5ns hold time.<br>ACCESSES                                                                                         | nteed hold time (t <sub>RAH</sub> ) foi                                                                        | the row add        | dress input            |
| ROW ADDR<br>C8<br>DELAY CAS | C8 allo<br>C8 allo<br>C8 allo<br>0<br>1<br>DURING<br>C9allo                                                                  | D TIME<br>ows the u<br>Selects 2<br>Selects 1<br>WRITE                                        | SELECTION<br>user to select a minimum guarau<br>5ns hold time.<br>5ns hold time.<br>ACCESSES<br>ser to delay CAS during write ope                                                    | nteed hold time (t <sub>RAH</sub> ) for                                                                        | the row add        | dress input            |
| ROW ADDR<br>C8<br>DELAY CAS | C8 allo<br>C8 allo<br>C8 allo<br>C8<br>0<br>1<br>5<br>DURING<br>C9 allo<br>same v<br>edge a                                  | D TIME<br>Dows the u<br>Selects 2<br>Selects 1<br>WRITE<br>way for r<br>ufter RAS             | SELECTION<br>user to select a minimum guarau<br>5ns hold time.<br>5ns hold time.<br>ACCESSES<br>ser to delay CAS during write operations. If delay<br>5 goes low.                    | nteed hold time (t <sub>RAH</sub> ) for<br>erations. If no delay is selected, CAS is delay                     | the row add        | fress input            |
| ROW ADDR<br>C8<br>DELAY CAS | C8 allo<br>C8 allo<br>C8 allo<br>C8<br>0<br>1<br>5<br>DURING<br>C9 allo<br>same v<br>edge a                                  | D TIME<br>ows the u<br>Selects 2<br>Selects 1<br>WRITE<br>way for r<br>ufter RAS              | SELECTION<br>user to select a minimum guarau<br>5ns hold time.<br>5ns hold time.<br>ACCESSES<br>ser to delay CAS during write ope<br>aad and write operations. If delay<br>goes low. | nteed hold time (t <sub>RAH</sub> ) for<br>erations. If no <u>delay</u> is sele<br>ay is selected, CAS is dela | the row add        | dress input            |
| ROW ADDR<br>C8<br>DELAY CAS | ESS HOL<br>C8 allo<br>C8<br>0<br>1<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 | D TIME<br>ows the u<br>Selects 2<br>Selects 1<br>WRITE<br>ows the u<br>way for r<br>ifter RAS | SELECTION<br>User to select a minimum guarau<br>5ns hold time.<br>5ns hold time.<br>ACCESSES<br>Ser to delay CAS during write operations. If delay<br>5 goes low.                    | nteed hold time (t <sub>RAH</sub> ) for<br>erations. If no delay is selected, CAS is delay                     | the row add        | tress input            |



#### **Standard Access Operations**

The versatile KS84C21/C22 chips support a variety of DRAM operations. They enable read and write accesses, in synchronous or asynchronous mode, with or without interleaving, and in burst or non-burst mode. Typical operations are illustrated in the timing diagrams at the end of this Product Description.

## **Operating Features**

DRAM performance is optimized under the control of the KS84C21/C22, as a function of the special operating features designed into the chips. This section describes some of the features that enhance DRAM performance.

#### **Controlling Precharge Time**

The precharge time of the DRAM, or the time the chip takes to stabilize between accesses, negatively impacts the overall access speed of the memory devices. Since the DRAM performance is generally trailing CPU throughput time, the DRAM controller can play an important role in improving overall system performance.

RAS Low and RAS Precharge Time. RAS precharge time can be programmed using bits R0 and R1 in the Mode Register. The precharge time is guaranteed during access and refresh. RAS low and RAS precharge times are counted by the rising edges of the CLK input. Each bank of memory devices has its own precharge counter. This is an important feature, since the KS84C21/C22 allows memory interleaving of 2 or 4 memory banks.

AREQ must go high at tC22 with respect to the rising edge of the CLK input, to be counted as 1T of the programmed precharge time. (This means that 1T can be somewhat less than one clock period.)

The KS84C21/C22 inserts Wait States as required, to keep the CPU and DRAM interactions in step. The system designer is responsible, however, for making sure that the appropriate numbers of Wait States are inserted to keep RAS low for the period of time required by the DRAM specification.

CAS Precharge Time. The ECASn input controls CAS precharge time during a burst access. The CASn output is a direct function of the ECASn input. The KS84C21/C22 does not monitor precharge time  $t_{CP}$  or  $t_{NCP}$  in a page or nibble access.

#### Access Features

The KS84C21/C22 enables a number of types of DRAM access, that either enhance DRAM performance, or increase the DRAM's flexibility in specific applications.

Static Column Access. With this type of access, a specific memory row is accessed, and the column addresses to that row are toggled, enabling sequential accesses, without invoking a succession of RAS and CAS signals. The input addresses can be either latched or fall-through, as programmed by bit B0 in the Mode Register. This feature does not support random row accesses.

Page Access. For such applications as frame buffer, or printer buffer, the KS84C21/C22 support fast page accesses, in which a specific row is accessed, and incremental column addresses within that row are accessed sequentially. The built in column counter provides the column address. If the row changes, a new access must be initiated with ADS or ALE. This feature does not support random row accesses.

Memory Interleaving. Performance is similarly enhanced if consecutive accesses are made to different memory banks by hiding the precharge time in the access of subsequent access cycle. The KS84C21/C22 supports access to up to 88 DRAMs, arranged in up to four banks, each containing 16 memory devices for data and 6 for error correction. The bank address bits, B0 and B1 are the least significant bits, as seen by the CPU. The KS84C21/C22 ensures that the DRAM will be precharged for the programmed number of CLK cycles by inserting Wait States. The precharge counter, as programmed by R0 and R1, keeps track of the CLK inputs, and after reaching the programmed number, the rising edge of the next CLK input is used to complete the current cycle. The precharge counter starts with the rising edge of the first CLK input (which is counted as 1T) that occurs after the low-to-high transition of AREQ. There is a required setup time to the rising edge of CLK of tC22.

## Delay CAS

An early write cycle to a DRAM is useful if the input data is not stable at the falling edge of  $\overline{WE}$ , or if bidirectional data buffers are used. With this sort of access,  $\overline{WE}$  goes low before CAS is low. The column address bits and data are stored in the DRAM latches on the falling edge of CAS. The data output buffer of the DRAM is tri-stated during the entire RAS cycle.

> . .



To achieve an early write cycle, the  $\overrightarrow{CAS}$  output of the KS84C21/C22 can be delayed one CLK cycle, if bit C9 of the Mode Register is set appropriately.  $\overrightarrow{CAS}$  will go low tC24 after the rising edge of CLK. If  $\overrightarrow{CAS}$  has been delayed in this way, and requires further delay, this can be done by holding  $\overrightarrow{ECAS}$  high, which prevents  $\overrightarrow{CAS}$  from going low.

Conversely, a late write access may be required, in which  $\overline{\text{WE}}$  is asserted after  $\overline{\text{CAS}}$ . In this case, the column address bits are latched into the DRAMs on the falling edge of  $\overline{\text{CAS}}$  and the input data is latched on the falling edge of  $\overline{\text{WE}}$ .

### Wait States

Wait states are required when a relatively slow DRAM is operating with a fast CPU. The KS84C21/C22 generates the WAIT signal, and sends it back to the CPU instructing it to insert a Wait. This means that the CPU will not look for data prematurely, and during a Refresh operation, an access is deferred. Bit R7 of the Mode Register must be set to '0' to instigate this feature.

If the Wait state is not selected, the KS84C21/C22 generates a handshaking signal, DTACK, which is returned to the CPU to acknowledge transfer of data.

#### **Refresh Operations**

The KS84C21/22 provide a number of refresh options, as described below.

### Automatic Internal Refresh

Internal refresh is generated by an internal refresh counter, which keeps track of the refresh intervals, and also supplies the row address bits required to refresh the memory area. (Internal refresh is a RAS-only operation.) The refresh period is selected by bits C0, C1, C2 and C3 of the Mode Register.

The refresh period for most DRAMs is 15 microseconds. This means that the one megabit DRAM has to be refreshed every eight milliseconds, during which time, 512 rows must be accessed. This calls for a 9-bit refresh counter. The KS84C21 has a 10-bit counter, and the C22 has an 11-bit counter. The extra bits are used for error scrubbing over the whole address range.

If a refresh is requested by the on-chip Refresh counter, while an access is in progress, that access is finished before the refresh cycle is initiated. The next access is deferred until the refresh cycle is complete. The wait logic automatically inserts Wait States.

Internal refresh is possible in both interleaved and noninterleaved modes.

#### Automatic Internal Staggered Refresh

Staggered refresh, during which the RAS signals are staggered at one CLK intervals, can be selected by appropriately setting bit R9 in the Mode Register. This type of cycle allows the memory area to be refreshed in two or four refresh operations that are interspersed with regular memory accesses. Staggering refresh operations reduces the switching current.

#### **External Controlled Refresh**

Refresh operations can be controlled externally and can be either 'all RAS' or staggered. As for internal refresh, the row address bits are supplied by the on-chip refresh counter.

Internal refresh must be disabled by driving DISRFSH low. RFSH must go low at setup time tR1.

#### **Refresh Request Divider**

The refresh request divider (derived from the programmable divider asserts RFRQ externally, if internal or external refresh has been selected by DISRFSH.

#### Clearing the Refresh Counter (Row Address)

The refresh counter is cleared by driving DISRFSH high and RFSH low, with a setup time of tR1 to the rising edge of CLK. This procedure does not invoke a refresh of the DRAM.

#### **Error Scrubbing**

In a system with error correction, transparent error scrubbing is one method of increasing data integrity. A full access is performed during refresh, during which data and ECC bits are continuously updated and checked, and random bit errors corrected. The error scrubbing option is selected by appropriately setting bits C4, C5 and C6 of the Mode Register.

When the KS84C21/22 are programmed for error scrubbing, a complete memory access is performed during the refresh cycle. The 12- or 13-bit internal scrubbing counter provides the column address bits, and the 10- or 11-bit refresh counter provides the row address bits. Error scrubbing is done by word, not by byte.

If the error correction circuitry detects an error, the error is corrected by writing the corrected word to the DRAM by means of the read-modify-write operation. (The data is read and checked during the read portion, and modified/corrected data is written back during the write portion.)



To enable this type of cycle, EXTDRF must be asserted while RAS is low. RAS and CAS remain low until the rising edge of the next CLK, after EXTDRF has gone low again.

Although the KS84C21/22 control the error scrubbing, they do not provide the error correction circuitry.

## **Access Modes**

The KS84C21/22 supports both synchronous and asynchronous operations. The user can select the mode most suited to the microprocessor with which the DRAM is interfacing, by means of bit B1 in the Mode Register.

# Mode 0 — Synchronous Access

Mode 0 is selected when B1 = 0. To initiate a Mode 0 operation, ALE must pulse high t02 before the rising edge of the clock input (CLK). Provided that the chip select signal ( $\overline{CS}$ ) has been established at t01 before the rising edge of the next CLK input, access will start on the rising edge of that CLK.

Since ALE is high, the address latch is transparent to the address inputs, and, if the chip is programmed in Address Latch Mode (B0 = 0), the latch stores the address bits that were present one setup time (t06) before the high-to-low transition of ALE. If the chip is not in Latch Mode (B0 = 1), the address inputs have to meet the setup time of t05 to the rising edge of CLK, to make sure that the row address bits are on the Q output when row address strobe (RAS) is asserted.

### Mode 1 — Asynchronous Access

Mode 1 is selected when B1 = 1. To initiate a Mode 1 operation,  $\overline{CS}$  must be low for t12 before  $\overline{ADS}$  goes low. If the chip is programmed in Address Latch Mode, the address latch, which is transparent to address inputs while  $\overline{ADS}$  is high, stores the address that was present one set up time t14 before the high-to-low transition of the  $\overline{ADS}$  signal.

#### Interleaving

The KS84C21/22 support both interleaved and noninterleaved memory operation. Interleaving is controlled by the R8 input to the Mode Register.

# Interleaving

With R8 set at 0, the chip supports interleaved accessing of the DRAM. This is a way of reducing access cycle time. In interleaved mode, access cycles (read or write) are overlapped, so that before an access cycle is completed in one memory bank location, another access may be started in a different memory bank. Since the precharge time of most DRAMs is between 80 and 100 nanoseconds (about the same length as  $t_{RAS}$ ), interleaving can save up to 50% of cycle time.

Memory accesses can only be overlapped in physically separated banks of memory, and may occur during precharge time.

Interleaving can take place in either Mode 0 or Mode 1.

# Non-Interleaving

When R8 is set at 1, the chip does not support interleaving. The address lines from the microprocessor are connected to the Row (R), Column (C), and Bank (B) inputs of the KS84C21. B0 and B1 (bank address bits) may be connected to the most significant or the least significant address bits.

Access starts in Mode 0 if ALE pulses high t02 before the edge of the CLK input. In 1, access starts when CS remains low for t12 before the falling edge of ADS. In both cases, access is terminated when AREQ goes high, terminating RAS. CAS goes high or stays low until the rising edge of the next CLK, as programmed by ECAS0



# DC ELECTRICAL CHARACTERISTICS

# **Absolute Maximum Ratings**

| DC Supply Voltage 7V              |  |
|-----------------------------------|--|
| Temperature Under Bias 0°C + 70°C |  |
| Storage Temperature65°C to 150°C  |  |

Note: If the device is used beyond the maximum rating, permanent damage may occur. Operation should be limited to those conditions specified under DC Electrical Characteristics.

# DC Electrical Characteristics ( $T_A = 0^{\circ}C$ to $+70^{\circ}C$ , $V_{CC} = 4.5V$ to 5.5V, $V_{SS} = 0V$ )

| Symbol           | Parameter                                       | Condition                                            | Min  | Тур | Max                  | Units  |
|------------------|-------------------------------------------------|------------------------------------------------------|------|-----|----------------------|--------|
| VIH              | Input High Voltage                              | Tested with limited Test pattern                     | 2.0  |     | V <sub>CC</sub> +0.5 | V      |
| V <sub>IL</sub>  | Input Low Voltage                               | Tested with limited Test pattern                     | -0.5 |     | 0.8                  | V      |
| V <sub>OH1</sub> | Q and WE Outputs                                | I <sub>OH</sub> = -10mA                              | 2.4  |     |                      | v      |
| V <sub>OL1</sub> | Q and WE Outputs                                | I <sub>OL</sub> = 10mA                               |      |     | 0.5                  | v      |
| V <sub>OH2</sub> | All outputs except Q and $\overline{\text{WE}}$ | I <sub>OL</sub> = -3mA                               | 2.4  |     |                      | V      |
| V <sub>OL2</sub> | All outputs except Q and WE                     | I <sub>OL</sub> = 3mA                                |      |     | 0.5                  | v      |
| l <sub>iN</sub>  | Input Leakage Current                           | V <sub>IN</sub> = V <sub>CC</sub> or V <sub>SS</sub> |      |     | ±10                  | μA     |
| IILML            | ML Input Current                                | V <sub>IN</sub> = V <sub>SS</sub>                    |      |     | 200                  | μA     |
| I <sub>CC1</sub> | Quiescent Current                               | CLK at 25MHz Inputs Inactive                         |      |     | 15                   | mA     |
| I <sub>CC2</sub> | Supply Current                                  | Inputs Active (I load = 0)                           |      |     | 2.5                  | mA/MHz |
| C <sub>IN</sub>  | Input Capacitance                               | f <sub>IN</sub> at 1MHz                              |      | 5   | 10                   | pF     |

# AC SWITCHING CHARACTERISTICS

Figure 5 shows a typical test circuit, while Figure 6 shows the output drive levels. Figures 7 through 14 provide switching characteristics for a number of typical KS84C21/C22 operations:

- Figure 7. Mode 0 Interleave
- Figure 8. Mode 0 Wait State, Non-Interleave
- Figure 9. Mode 1 Interleave, Address Latch
- Figure 10. Burst Access, Page Mode
- Figure 11. Non-Interleave, Delay CAS
- Figure 12. Mode Load
- Figure 13. CLK, RFCLK Timing
- Figure 14. Internal Refresh
- Figure 15. Refresh and Extend Refresh
- Figure 16. Staggered Refresh

Unless otherwise stated V<sub>CC</sub> = 4.5V to 5.5V, 0  $< T_A < 70^\circ C$ 

| Load Capacitance: | Q0-Q9, Q10        | C <sub>L</sub> = 500pF |
|-------------------|-------------------|------------------------|
|                   | WE                | C <sub>L</sub> = 700pF |
|                   | RAS0-3, CAS0-3    | C <sub>L</sub> = 175pF |
|                   | All other Outputs | C <sub>L</sub> = 50pF  |

All minimum and maximum values are measured in nanoseconds.



# CAPACITIVE LOAD SWITCHING

Figure 5. Switching Test Circuit



# $^{*1}{}_{pd}$ SPECIFIED AT CL = 500pF ALL Q OUTPUTS CL = 175pF RAS AND CAS OUTPUTS CL = 700pF WE OUTPUT

# TYPICAL SWITCHING CHARACTERISTICS

Figure 6a. Output Drive Levels



AC Testing inputs are driven at 3.0V for a logic "1" and 0.0V for a logic "0". Timing measurements are made at 2.4V for a logic "1" and 0.8V for a logic "0" at the outputs.



Figure 6b. Simplified Output Driver Schematic



# Figure 7. Mode 0 Interleave



| No. | Parameter                                                                        | Min | Max |
|-----|----------------------------------------------------------------------------------|-----|-----|
| 01  | CS Low to CLK Rising Edge                                                        | 10  |     |
| 02  | ALE High to CLK Rising Edge                                                      | 15  | 1T  |
| 03  | Address Hold Time from CLK<br>Rising Edge not using the<br>on-Chip Address Latch | t08 |     |
| 04  | ALE Pulse Width                                                                  | 15  |     |
| 05  | Address Set-up to CLK Rising Edge not using the On-Chip Address Latch            | 20  |     |
| 06  | Address Set-up to ALE Falling Edge using the On-Chip Address Latch               | 3   |     |
| 07  | CLK Rising Edge to RAS Low                                                       |     | 35  |
| 08  | CLK Rising Edge to CAS Low (non-<br>delayed access)                              |     |     |
| a   | $t_{RAH} = 15$ ns, $t_{ASC} = 0$ ns                                              |     | 85  |
|     | $l_{RAH} = 15 \text{ ns}, l_{ASC} = 10 \text{ ns}$                               |     | 95  |
| d   | $t_{RAH} = 25ns, t_{ASC} = 10ns$                                                 |     | 105 |
| 09  | ALE Low to CLK Rising Edge Setup                                                 | 15  |     |
| 010 | CS Low while AREQ Low                                                            | 0   |     |
| 012 | Address Hold Time from ALE falling<br>edge using the On-Chip<br>Address Latch    | 10  |     |

| No. | Parameter                                                         | Min | Max |
|-----|-------------------------------------------------------------------|-----|-----|
| C2  | Address to Q output                                               |     | 35  |
| C3  | Row Address Hold Time, t <sub>RAH</sub> = 15ns                    | 15  |     |
| C4  | Row Address Hold Time, t <sub>RAH</sub> = 25ns                    | 25  |     |
| C5  | Column Address Set-up Time<br>t <sub>ASC</sub> = 0ns              | 0   |     |
| C6  | Column Address Set-up Time<br>t <sub>ASC</sub> = 10ns             | 10  |     |
| C7  | CLK Rising Edge to RAS active after delayed access                |     | 35  |
| C8  | CLK Rising Edge to CAS active after delayed access                |     |     |
| а   | t <sub>RAH</sub> = 15ns, t <sub>ASC</sub> = 0ns                   |     | 85  |
| ь   | t <sub>RAH</sub> = 15ns, t <sub>ASC</sub> = 10ns                  |     | 95  |
| С   | t <sub>RAH</sub> = 25ns, t <sub>ASC</sub> = 0ns                   |     | 95  |
| d   | t <sub>RAH</sub> = 25ns, t <sub>ASC</sub> = 10ns                  |     | 105 |
| C12 | AREQ High to RAS High                                             | 35  |     |
| C17 | AREQ High to CASn High                                            | 25  |     |
| C20 | Column Address Hold Time<br>in Interleave                         | 35  |     |
| C22 | AREQ High to CLK Rising Edge to recognized as 1T of RAS precharge | 15  | 1T  |
| W03 | CS Low to WAIT Low if No Wait<br>State programmed                 |     | 25  |
| W5  | CLK Rising Edge to WAIT High                                      |     | 25  |
| I   | CLK High to DTACK Low<br>0T Programmed                            |     | 35  |



## Figure 8. Mode 0, Wait State, Non-Interleave



| No. | Parameter                                                                                          | Min | Max |
|-----|----------------------------------------------------------------------------------------------------|-----|-----|
| C12 | AREQ High to RAS High                                                                              |     | 35  |
| C13 | ECASn High to CASn High or ECASn Low to CASn Low                                                   |     | 25  |
| C21 | AREQ Rising Edge to ECAS<br>Rising Edge in order not to start a<br>Wait State                      | 20  |     |
| C25 | CLK Rising Edge to CASn High if<br>ECASn low at AREQ Rising Edge (if<br>Delay Programmed by ECAS0) |     | 30  |
| C26 | ECAS Low Set-up to CLK Rising<br>Edge during burst access                                          | 20  |     |

| No. | Parameter                                                                                | Min | Мах |
|-----|------------------------------------------------------------------------------------------|-----|-----|
| W01 | WAITIN Low to CLK Rising Edge to<br>Add Wait State (s) if no Wait State<br>is programmed | 5   |     |
| W02 | ALE Rising Edge to $\overline{\text{WAIT}}$ Low ( $\overline{\text{CS}}$ must be Low)    | 14  | 25  |
| W1  | CLK to WAIT High                                                                         |     | 30  |
| W2  | CLK to DTACK Low                                                                         |     | 30  |
| W3  | AREQ Rising Edge to DTACK High                                                           |     | 25  |
| W4  | ECAS Rising Edge to WAIT Low                                                             |     | 25  |
| W5  | CLK Rising Edge to WAIT High                                                             |     | 25  |
|     | CLK High to DTACK Low<br>0T Programmed                                                   |     | 35  |
| W6  | WAITIN Low to ECAS Rising Edge to Add Wait State(s)                                      | 5   |     |
| W7  | ECAS High to DTACK High during burst access                                              |     | 35  |
| W8  | ECAS low to DTACK Low during<br>Burst Access (0T programmed)                             |     | 35  |



Figure 9. Mode 1, Interleave, Address Latch



| No. | Parameter                                                               | Min | Max |
|-----|-------------------------------------------------------------------------|-----|-----|
| C2  | Address to Q output                                                     |     | 35  |
| C3  | Row Address Hold Time, t <sub>RAH</sub> = 15ns                          | 15  |     |
| Ç4  | Row Address Hold Time, t <sub>RAH</sub> = 25ns                          | 25  |     |
| C5  | Column Address Set-up Time<br>t <sub>ASC</sub> = 0ns                    | 0   |     |
| C6  | Column Address Set-up Time<br>t <sub>ASC</sub> = 10ns                   | 10  |     |
| C12 | AREQ High to RAS High                                                   |     | 35  |
| C17 | AREQ High to CAS High                                                   |     | 25  |
| C20 | Column Address Hold Time<br>in Interleave                               | 35  |     |
| W12 | ADS Low to DTACK Low<br>OT from RAS Programmed<br>R2, 3 = '0', R7 = '1' |     | 40  |

| No. | Parameter                                                               | Min | Max |  |
|-----|-------------------------------------------------------------------------|-----|-----|--|
| 11a | ADS Low to CLK Rising Edge                                              | 7   |     |  |
| 11b | ADS Low to CLK, to guarantee WAIT DTACK output                          | 25  |     |  |
| 12  | CS to ADS Low Set-up Time                                               | 5   |     |  |
| 13  | ADS Falling Edge to RAS Low during an Access                            |     | 35  |  |
| 14a | Address Set-up to ADS Falling Edge using the On-Chip Address Latch      | 10  |     |  |
| 14b | Address Set-up to ADS Falling Edge not using the On-Chip Address Latch  | 10  |     |  |
| 15a | Address Hold after ADS Falling Edge using the On-Chip Address Latch     | 8   |     |  |
| 15b | Address Hold after ADS Falling Edge not using the On-Chip Address Latch | t16 |     |  |
| 16  | ADS Low to CAS Low<br>C9 = '0' (not delayed access)                     |     |     |  |
| а   | t <sub>RAH</sub> = 15ns, t <sub>ASC</sub> =  0ns                        |     | 85  |  |
| ь   | t <sub>RAH</sub> = 15ns, t <sub>ASC</sub> = 10ns                        |     | 95  |  |
| C   | t <sub>RAH</sub> = 25ns, t <sub>ASC</sub> = 0ns                         |     | 95  |  |
| _d  | t <sub>RAH</sub> = 25ns, t <sub>ASC</sub> = 10ns                        |     | 105 |  |
| 18  | ADS held High from CLK<br>Rising Edge                                   | 3   |     |  |
| 19  | ADS Pulse Width                                                         | 10  |     |  |



# Figure 10. Burst Access — Page Mode



| No. | Parameter                                      | Min | Max |
|-----|------------------------------------------------|-----|-----|
| C13 | ECASn High to CASn High                        |     | 25  |
| C15 | COLINC Rising Edge to Column<br>Address Output |     | 35  |

| No. | Parameter                       | Min | Max |
|-----|---------------------------------|-----|-----|
| C16 | COLINC High Set-up to ECASn Low | 15  |     |
| C23 | ECASn Low to CAS Low            |     | 25  |
| C27 | COLINC Pulse Width              | 20  |     |

# Figure 11. Mode Load



| No. | Parameter                    | Min | Max |
|-----|------------------------------|-----|-----|
| M1  | Mode Address Set-up Time     | 5   |     |
| M2  | Mode Address Hold Time       | 5   |     |
| МЗ  | ML asserted to AREQ asserted | 10  |     |

| No. | Parameter                            | Min | Max |
|-----|--------------------------------------|-----|-----|
| M4  | CS asserted to AREQ asserted         | 5   |     |
| M5  | Mode Address Hold Time from AREQ Low | 30  |     |
| M6  | Mode Address Set-up Time to AREQ Low | 0   |     |



# Figure 12. Non-Interleave - Delay CAS



| No. | Parameter                                                                              | Min | Max |
|-----|----------------------------------------------------------------------------------------|-----|-----|
| 011 | WIN low to CLK Rising Edge to delay CAS (C9 = '1')                                     | 5   |     |
| C14 | WIN to WE                                                                              |     | 40  |
| C24 | CLK Rising Edge to CAS Low if delayed by WIN                                           |     | 30  |
| C25 | CLK Rising Edge to CASn High if<br>ECASn Low at AREQ (if delay<br>programmed by ECAS0) |     | 30  |

| No.  | Parameter    | Min | Max |
|------|--------------|-----|-----|
| C18  | CLK High     | 15  |     |
| C18a | CLK Low      | 15  |     |
| C19  | CLK Period   | 40  |     |
| C28  | RFCLK High   | 15  |     |
| C28a | RFCLK Low    | 15  |     |
| C29  | RFCLK Period | 40  |     |

Figure 13. CLK, RFCLK Timing







Figure 14. Internal Refresh — Interleave Access

| No. | Parameter                                                  | Min | Max |
|-----|------------------------------------------------------------|-----|-----|
| R5  | AREQ High to RFIP Low for Pending Refresh Burst Access     |     | 35  |
| R6  | CLK Rising Edge to RFIP High for<br>Pending Refresh Ending |     | 35  |
| R7  | CLK Rising Edge to Refresh<br>RAS Ending                   |     | 30  |
| R9  | CLK Rising Edge to Refresh<br>RAS Starting                 | ÷   | 35  |
| R13 | CLK Rising Edge to RFRQ High                               |     | 35  |



## Figure 15. Refresh and Extended Refresh



| No. | Parameter                                              | Min | Max |
|-----|--------------------------------------------------------|-----|-----|
| R1  | RFSH Low Set-up to CLK<br>Rising Edge                  | 5   |     |
| R2  | DISRFSH Low Set-up to CLK<br>Rising Edge               | 15  |     |
| R3  | EXTDRF Set-up to CLK Rising Edge                       | 12  |     |
| R4  | CLK Rising Edge to RFIP Low                            |     | 30  |
| R5  | AREQ High to RFIP Low for Pending Refresh Burst Access |     | 35  |

| No. | Parameter                                                  | Min | Max |
|-----|------------------------------------------------------------|-----|-----|
| R6  | CLK Rising Edge to RFIP High for<br>Pending Refresh Ending |     | 35  |
| R7  | CLK Rising Edge to Refresh<br>RAS Ending                   |     | 30  |
| R9  | CLK Rising Edge to Refresh<br>RAS Starting                 |     | 35  |
| R10 | RFSH Low Pulse Width                                       | 15  |     |

# Figure 16. Staggered Refresh





# NOTES ON TIMING CHARACTERISTICS

This section provides notes on timing characteristics for the following operations:

- Interleaving (Figures 7, 9 and 14)
- Two consecutive accesses to the same bank
- Refresh (Figures 14, 15 and 16)
- Wait States (Figure 8)

#### Interleaving

### **Relevant Mode Bits**

- R8 Interleave/non-interleave mode
- C4, 5, 6 Select Interleave 2, 4, 5, or 7
- B0 Address latch mode

B1 Access Modes

- C7 Column Address Setup Time
- C8 Row Address Hold Time
- R0, 1 RAS Precharge Time

#### External Signal Inputs

- CS This input enables the access cycle. Mode 0: It must be low for t01 before the rising edge of CLK. CS must stay low until AREQ goes low. Mode 1: It must be low t12 before the falling edge of ADS.
- ADS Mode 1: This input latches the address during asynchronous accesses. The falling edge must occur t11 before the rising edge of CLK. It may go high after AREQ was low for one CLK period. The address of the R, C and B inputs is latched at the falling edge of ADS, if bit B0 in the Mode Register is '0'. While ADS is high, the address latches are transparent to the input.
- ALE Mode 0: This input latches the address during synchronous accesses. The rising edge must occur t02 before the rising edge of the next CLK input which starts an access. This is also true if the on-chip address latch is programmed in fall-through mode (bit B0 in the Mode Register is '1').
- AREQ This input ends the active time of RAS and CAS. It may go low with ADS or some time later. AREQ has to be high tC22 before the rising edge of CLK in order to be recognized as 1T of precharge time.

RASn and CASn go high at the rising edge of AREQ, independently of ADS. Example: If RAS3 followed by RAS1 has been invoked, RAS3 goes high with the first rising edge of AREQ and RAS1 with the second.

RAS Precharge time: If two consecutive access cycles address the same bank, i.e. the two least significant bits do not change, the precharge time  $t_{RP}$  is met by invoking Wait States.

ECASn ECASn must be toggled to invoke a burst access while RASn is low.

CAS precharge time: The CAS precharge time during burst access must be controlled by the ECAS inputs. KS84C21/22 do not monitor the duration of CAS.

R, C Mode 0: Address inputs must be stable t05 before CLK goes high if the address latches are fall b0, B1 through, and t06 if the address bits are latched. The address hold time is t03 or t12.

Mode 1: Address inputs must be stable for a setup time of t14a and t14b before ADS goes low. The address hold time is t15a and t15b for latched and unlatched address bits.

Note: To meet the address hold time requirements, the KS84C21/22 guarantee that the column address is turned on for 35ns. If an access is initiated before the column address is turned on, the column address may change, since the address latches are transparent while ADS or ALE is high.



## External Signal Inputs (Continued)

B0, B1 These two inputs should be connected to the two least significant address bits. B0 and B1 select one of the memory banks, depending upon the setting of bits C4, C5 and C6 in the Mode Register. Set-up and hold times are as described for the address inputs.

### Signal outputs

- Q-Row The Q outputs are the multiplexed address outputs. The row address is on the Q-outputs after the propagation delay time tC2. The row address appears after a Column Address Hold time of 35ns minimum (interleave mode only).
- RASh The row address is guaranteed to be stable when RAS goes low. RASh stays low as long as AREQ is low and then stays high for the programmed number of CLK cycles. If required, Wait States are requested by the output WAIT or DTACK.
- CASn This output goes low after t16, guaranteeing the programmed Column Address Set-up time of 0ns or 10ns and the Row Address Hold time of 15ns or 25ns.
- Q-Coln After the Row Address Hold time has elapsed, the column address is multiplexed to the Q outputs. After the Column Address Hold time of min. 35ns, the row address will again be on the output.
- WE/RFRQ This output signal is asserted when an internal or external refresh is requested. In interleave mode, the WE input to the DRAMs must be controlled by external logic.

#### Two Consecutive Accesses to the Same Bank

## External Signal Inputs

- AREQ
   AREQ must go high to end the access in progress, before a pending access can be executed.

   ADS/ALE
   An access may be started while AREQ is high or low. This means that ADS or ALE may go low while
- ADS/ALE An access may be started while AREQ is high or low. This means that ADS of ALE may go low while CAS is active.

## Signal Outputs

- WAIT or DTACK
   This output is asserted when the same bank is accessed in two consecutive cycles, and/or the RASn precharge time for the current access is less than the programmed precharge time. The WAIT output if programmed, is asserted immediately when the KS84C21/C22 detects that the bank did not change and the DRAM was not precharged.
- RASn These outputs go high with the rising edge of AREQ, and remain high for the number of CLK cycles programmed by R0 and R1 in the Mode Register. After the precharge time has elapsed, a pending access is executed on the rising edge of the CLK that ended the precharge time. These conditions are true for both Mode 0 and Mode 1.

#### Refresh

#### **Relevant Mode Bits**

- R0, R1 RAS low time during refresh and RAS precharge time.
- R9 Staggered refresh
- C0-3 Refresh clock divider
- C4-6 Select 0, 2, 4 is error scrubbing during refresh

#### External Signal Inputs

ECAS0 If ECAS0 is set low in the Mode Register, the output WE/RFRQ becomes WE. If ECAS0 is high at this time, WE/RFRQ will function as refresh request. However, in interleave mode, this output is always RFRQ.



#### External Signal Inputs (Continued)

- DISRFSH When high, this signal enables internal refresh, and when low, externally controlled refresh. External refresh can also be invoked by the RFSH input.
- RFSH
   Must stay high for internally controlled refresh cycles. If DISRFSH is low, the RFSH input controls the number of refresh cycles performed, depending on how long it stays low. One refresh cycle is performed if RFSH is low for a minimum of one CLK period, and then goes high tR1 before the rising edge of the CLK input that ends the refresh operation.

The Refresh Counter can be cleared with DISRFSH high and RFSH low with the set-up time t21 to CLK rising edge.

COLINC/ If error scrubbing has been chosen and this input goes high while RAS is low, the refresh cycle in progress is extended to allow a read-modify-write cycle for error correction. RAS and CAS remain low until the rising edge of the next CLK input after EXTDRF has gone low again.

#### Signal Outputs

- RFIPThis signal goes low one CLK period before RAS goes low, and goes high on the rising edge of the CLK<br/>that ends the RAS active cycle.
- WAIT/DTACK If an access is requested during the refresh period, this access is deferred by inserting Wait States until refresh is complete.
- WE or RFRQ
   This output becomes RFRQ in interleave mode. If RFRQ programmed to do so by ECASO, it becomes RFRQ

   RFRQ in non-interleave mode. RFRQ goes low when an internal refresh request occurs, and goes high when the refresh RAS is sserted. RFRQ is activated regardless of internally or externally controlled refresh.
- RASn This signal goes low after the precharge time of the access in progress, to start the refresh operation. It is toggled high and low for the number of CLK cycles programmed by R0 and R1 in the Mode Register. All RAS inputs go low at the same time, or are staggered at one CLK intervals Figure 16) if a staggered refresh is programmed by Mode bit R9.

The refresh counter (controlled either internally or externally) is incremented at every refresh, on the rising edge of RAS3.

#### Wait States

# **Relevant Mode Bits**

| R2, R3 | Wait during non-burst access                              |
|--------|-----------------------------------------------------------|
| R4, R5 | Add Wait State(s) to the current access if WAITIN is low. |
| R7     | Select WAIT or DTACK.                                     |

### **External Signal Inputs**

- ALE Mode 0: WAIT goes low after the rising edge of ALE, if CS is low. If CS is high when ALE goes high, then the WAIT output will not be asserted until CS enables the access.
- ADS Mode 1: Wait State starts if an access is initiated by ADS going low, provided that CS is low at set up time t12.
- AREQ If this input goes high, DTACK goes high after a maximum interval of tW3.
- ECASn During a non-burst access, ECAS inputs are normally low, unless CASn is delayed from going low. During burst access, the rising edge of ECASn starts a Wait State while AREQ is low. The Wait State is terminated as programmed by R4 and R5 in the Mode Register. ECASn must stay low tC21 after AREQ goes high. This ensures that no further Wait State is inserted.



306

# External Signal Inputs (Continued)

WAITIN

DTACK

Keeping this signal low allows Wait States to be inserted at particular external events, such as read instructions, or into a portion of memory that requires additional Wait States. WAITIN can be deasserted one CLK period before WAIT ends and DTACK starts. The active time of WAIT or DTACK is prolonged by one or two CLK cycles. WAITIN must be low for a setup time of tW01 in Mode 0, and tW11 in Mode 1, and must stay low for a minimum of one CLK period before the Wait State ends.

### Signal Outputs

WAIT/DTACK This output is either WAIT or DTACK, depending on the setting of R7 in the Mode Register. WAIT goes low and DTACK stays high for the programmed number of Wait States. Wait States are inserted if necessary to meet the RAS precharge time, or to delay access.

There is a precharge counter for every bank. If the RAS precharge time has not elapsed at the expected number of CLK cycles, WAIT output goes low, or DTACK stays high, to instruct the CPU to insert Wait States until the precharge time has elapsed.

#### Wait During Non-Burst Access

The first access of any memory cycle is always a non-burst access.

 WAIT
 Mode 0:
 WAIT goes low after tW02 and stays low for the programmed number of clock periods after

 RAS
 goes low. CS must meet the set-up time before the rising edge of CLK. WAIT is delayed from

 going low until CS goes low. It stays high if zero Waits states are programmed. If WAITIN goes low at

 tW01 before the rising edge of CLK, one or two extra Wait States are inserted, depending upon the setting of R6 in the Mode Register.

Mode 1: WAIT goes low after the CS set up time to  $\overline{ADS}$  low' of tW13, and stays low for the programmed number of Wait States after  $\overline{RAS}$  goes low. It stays high if zero Wait States are programmed. If WAITIN goes low tW11 before the falling edge of  $\overline{ADS}$ , one or two extra Wait States are inserted. WAIT does not go low when  $\overline{ADS}$  goes low, if an access does not start (that is if  $\overline{CS}$  is high.)

Mode 0: DTACK stays high for the programmed number of clock cycles of RAS goes low. It switches to high a maximum interval of tW3 after AREQ goes high. If WAITIN goes low tW01 before the rising edge of the CLK which starts the access, DTACK stays high for one or two extra CLK cycles, depending upon the setting of bit R6 in the Mode Register.

Mode 1: DTACK stays high for the programmed number of CLK cycles after RAS goes low. It goes high tW3 after AREQ goes high. If WAITIN goes low tW11 before the rising edge of CLK, DTACK will stay high for one or two additional CLK cycles, depending upon the setting of bit R6 in the Mode Register.



# PACKAGE DIMENSIONS

The Samsung KS84CXX DRAM Controllers are available in two packages. The KS84C21 68-Pin PLCC package is shown in Figure 17, while the 84-Pin version is shown in Figure 18.





Figure 17. 68-Pin PLCC Package

Figure 18. 84-Pin PLCC Package

# ORDERING INFORMATION AND PRODUCT CODE



SAMSUNG products are designated by a Product Code. When ordering, please refer to products by their full code. For unusual, and/or specific packaging or processing requirements not covered by the standard product line, please contact the SAMSUNG MOS Products Group.



# ENHANCED DYNAMIC RAM CONTROLLERS Preliminary

# FEATURES

- 33MHz operation
- Direct drive for 256K, 1Mbit and 4Mbit DRAMs
- No wait state operation with 66 MHz 80386 or similar CPU's
- 68030/68040 interface, fast cache fill mode
- · Page, nibble and static column accesses
- Page switch detection
- Interleaved or non-interleaved accesses
- Fast Nibble access
- Programmable or mask-programmed versions
- Programmable refresh operations
- Staggered and burst refresh
- Refresh operations virtually transparent to the CPU
- Programmable wait states
- Byte operation with four independent CAS outputs
- · Easy interface to all major microprocessors
- Built in delay line
- Synchronous and asynchronous operation
- On-chip capacitive load drivers
- CMOS technology for low power consumption
- TTL-compatible inputs
- 68-pin PLCC package (KS84C31)
- 84-pin PLCC package (KS84C32)

# PRODUCT OVERVIEW

The Samsung KS84C31 and KS84C32 are high performance dynamic RAM (DRAM) controllers. They simplify the interface between the microprocessor and the DRAM array, while also significantly reducing the required design time. The KS84C31 supports the 256K DRAM and the 1MBit DRAM, while the KS84C32 supports the 256K DRAM, 1MBit DRAM and 4MBit DRAM.

Both devices are functionally enhanced versions of their 84C21/22 counterparts. They are available in either externally programmable or masked programmable versions. The externally programmable version is an economic and flexible design solution for small-scale applications and prototyping. A 26-bit programmable Mode Register allows the selection of various options and features, including synchronous or asynchronous operation; interleaved or non-interleaved operation; burst or non-burst access; insertion of Wait States into the CPU cycle; a variety of refresh options; as well as the ability to fine tune the control signals. Two CPU's namely the 68030 and 68040 are directly supported.

A mask-programmed version of the chip offers the same Mode Register options. However, the chip is programmed at the factory to customer specifications. This version offers maximum system reliability and eliminates the need for external logic.

Both chips have a drive capability of 380 pF, sufficient to drive large memory arrays. Several hundred DRAMs may be driven if damping resistors are used to control ground bounce.

Figure 1 shows a block diagram of the chips.





# INTERFACE SPECIFICATIONS

The Dynamic Ram Controller is available in two packages. The KS84C31, shown in Figure 2 is a 68-pin device and supports the 256K DRAM and 1Mbit DRAM. The KS84C32, shown in Figure 3 is an 84-pin device designed for use with the 256K DRAM 1 and 4Mbit DRAM.





Figure 3. Logic Symbol

| KS84C31                                                 |                                                          |                                                      |                                                |
|---------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------|------------------------------------------------|
| <u>56</u><br>57                                         | > CLK<br>> RFCLK                                         |                                                      |                                                |
| 48<br>34<br>34<br>47<br>0                               | CS<br>ALE/ADS<br>AREQ                                    |                                                      | 50                                             |
| 483333                                                  | WIN<br>WAITIN<br>RFSH<br>DISRFSH<br>EXTDRF/CBRE          | WE/RFRO                                              | 0 <u>36</u><br>0 <u>62</u><br>0 <u>61</u>      |
| <u>52</u> 0                                             | ML                                                       |                                                      |                                                |
| 20000                                                   | ECAS0<br>ECAS1<br>ECAS2<br>ECAS3                         | CAS0<br>CAS1<br>CAS2<br>CAS3                         | 0 42<br>0 43<br>0 44<br>0 45<br>38             |
| 32<br>33                                                | 80<br>B1                                                 | RASO<br>RAS1<br>RAS2                                 | 39<br>40<br>41                                 |
| 8<br>10<br>12<br>14<br>16<br>18<br>20<br>22<br>24<br>26 | R0<br>R1<br>R2<br>R3<br>R4<br>R5<br>R6<br>R7<br>R8<br>R9 | 4AS3<br>00<br>01<br>02<br>03<br>04<br>05<br>06<br>07 | 63<br>64<br>65<br>66<br>68<br>2<br>4<br>5<br>6 |
| 9<br>11<br>13<br>15<br>17<br>19<br>21<br>23<br>25<br>27 | C0<br>C1<br>C2<br>C3<br>C4<br>C5<br>C6<br>C7<br>C8<br>C9 | 08<br>Q9                                             | 7                                              |

| KS84C32                                                                                                                                                                                                                                                  |                                                                                                                                        |                                                                       |                                                          |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------------------------------------|
| 67<br>68                                                                                                                                                                                                                                                 | > CLK<br>> RFCLK                                                                                                                       |                                                                       | ]                                                        |
| 58<br>41<br>55<br>0                                                                                                                                                                                                                                      | ČŠ<br>ALE/ADS<br>AREQ                                                                                                                  | OMICS                                                                 | 60                                                       |
| 54<br>71<br>70<br>69<br>65                                                                                                                                                                                                                               | WIN CBA<br>WAITIN<br>RFSH<br>DISRFSH<br>EXTDRF/CE                                                                                      | CK/WE/RFRQ<br>WAIT/DTACK<br>RFIP                                      | 0 <u>43</u><br>0 <u>78</u><br>0 <u>72</u>                |
| <u>62</u> _0                                                                                                                                                                                                                                             | ML                                                                                                                                     |                                                                       |                                                          |
| 35<br>36<br>37<br>38<br>0                                                                                                                                                                                                                                | ECAS0<br>ECAS1<br>ECAS2<br>ECAS3                                                                                                       | CAS0<br>CAS1<br>CAS2<br>CAS3                                          | 49<br>50<br>51<br>52<br>45                               |
| <u>39</u><br>40                                                                                                                                                                                                                                          | 80<br>B1                                                                                                                               | RASI<br>RAS1<br>RAS2                                                  | 46<br>47<br>48                                           |
| 9           14           16           18           20           22           24           26           33           13           15           17           19           21           23           25           27           29           31           34 | R0<br>R1<br>R2<br>R3<br>R4<br>R5<br>R7<br>R8<br>R7<br>R8<br>R7<br>R8<br>R7<br>C1<br>C2<br>C3<br>C4<br>C5<br>C6<br>C7<br>C8<br>9<br>C10 | 00<br>01<br>02<br>03<br>04<br>05<br>06<br>07<br>07<br>08<br>09<br>010 | 79<br>80<br>81<br>82<br>84<br>2<br>4<br>5<br>6<br>7<br>8 |



Table 1 shows detailed pin allocations for the KS84C31, while Table 2 shows the KS84C32. Table 3 provides the input/output signal definitions.

# Note on Conventions:

A bar over the signal name is used to denote an active low signal (ADS). Active high signals are shown with no bar (ALE).

#### Table 1. KS84C31 Pin Allocations

| Pin<br>No. | Signal<br>Abbrev. | Signal Name                             |
|------------|-------------------|-----------------------------------------|
| 1          | V <sub>CC</sub>   | Vcc                                     |
| 2          | Q5                | Multiplexed Address 5                   |
| 3          | V <sub>SS</sub>   | V <sub>SS</sub>                         |
| 4          | Q6                | Multiplexed Address 6                   |
| 5          | Q7                | Multiplexed Address 7                   |
| 6          | Q8                | Multiplexed Address 8                   |
| 7          | Q9                | Multiplexed Address 9                   |
| 8          | RO                | Row Address 0                           |
| 9          | C0                | Column Address 0                        |
| 10         | R1                | Row Address 1                           |
| 11         | C1                | Column Address 1                        |
| 12         | R2                | Row Address 2                           |
| 13         | C2                | Column Address 2                        |
| 14         | R3                | Row Address 3                           |
| 15         | СЗ                | Column Address 3                        |
| 16         | R4                | Row Address 4                           |
| 17         | C4                | Column Address 4                        |
| 18         | R5                | Row Address 5                           |
| 19         | C5                | Column Address 5                        |
| 20         | R6                | Row Address 6                           |
| 21         | C6                | Column Address 6                        |
| 22         | R7                | Row Address 7                           |
| 23         | C7                | Column Address 7                        |
| 24         | R8                | Row Address 8                           |
| 25         | C8                | Column Address 8                        |
| 26         | R9                | Row Address 9                           |
| 27         | C9                | Column Address 9                        |
| 28         | ECAS0             | Enable CAS0                             |
| 29         | ECAS1             | Enable CAS1                             |
| 30         | ECAS2             | Enable CAS2                             |
| 31         | ECAS3             | Enable CAS3                             |
| 32         | BO                | Bank Select 0                           |
| 33         | B1                | Bank Select 1                           |
| 34         | ALE/ADS           | Address Latch Enable/<br>Address Strobe |

| Pin<br>No. | Signai<br>Abbrev. | Signal Name                       |
|------------|-------------------|-----------------------------------|
| 35         | V <sub>cc</sub>   | V <sub>cc</sub>                   |
| 36         | RFRQ/WE           | Refresh Request/Write Enable      |
|            | CBACK             | Cache Burst Acknowledge           |
| 37         | V <sub>SS</sub>   | V <sub>SS</sub>                   |
| 38         | RAS0              | Row Address Strobe 0              |
| 39         | RAS1              | Row Address Strobe 1              |
| 40         | RAS2              | Row Address Strobe 2              |
| 41         | RAS3              | Row Address Strobe 3              |
| 42         | CAS0              | Column Address Strobe 0           |
| 43         | CAS1              | Column Address Strobe 1           |
| 44         | CAS2              | Column Address Strobe 2           |
| 45         | CAS3              | Column Address Strobe 3           |
| 46         | WIN               | Write Enable Input                |
| 47         | AREQ              | Access Request                    |
| 48         | CS                | Chip Select                       |
| 49         | V <sub>cc</sub>   | V <sub>cc</sub>                   |
| 50         | PMISS             | Page Miss                         |
| 51         | V <sub>SS</sub>   | V <sub>SS</sub>                   |
| 52         | ML                | Mode Load                         |
| 53         | V <sub>SS</sub>   | V <sub>SS</sub>                   |
| 54         | EXTDRF            | Extend Refresh                    |
|            | CBREQ             | Cache Brust Request               |
| 55         | V <sub>CC</sub>   | V <sub>cc</sub>                   |
| 56         | CLK               | Clock                             |
| 57         | RFCLK             | Refresh Clock                     |
| 58         | DISRFSH           | Disable Internal Refresh          |
| 59         | RFSH              | External Refresh Request          |
| 60         | WAITIN            | Add Wait State                    |
| 61         | RFIP              | Refresh in Progress               |
| 62         | WAIT/DTACK        | Wait/Data Transfer<br>Acknowledge |
| 63         | Q0                | Multiplexed Address 0             |
| 64         | Q1                | Multiplexed Address 1             |
| 65         | Q2                | Multiplexed Address 2             |
| 66         | Q3                | Multiplexed Address 3             |
| 67         | V <sub>SS</sub>   | V <sub>SS</sub>                   |
| 68         | Q4                | Multiplexed Address 4             |



# Table 2. KS84C32 Pin Allocations

| Pin<br>No. | Signal<br>Abbrev. | Signal Name                             |
|------------|-------------------|-----------------------------------------|
| 1          | V <sub>CC</sub>   | V <sub>cc</sub>                         |
| 2          | Q5                | Multiplexed Address 5                   |
| 3          | V <sub>SS</sub>   | V <sub>SS</sub>                         |
| 4          | Q6                | Multiplexed Address 6                   |
| 5          | Q7                | Multiplexed Address 7                   |
| 6          | Q8                | Multiplexed Address 8                   |
| 7          | Q9                | Multiplexed Address 9                   |
| 8          | Q10               | Multiplexed Address 10                  |
| 9          | R0                | Row Address 0                           |
| 10         | -                 | N.C.                                    |
| 11         | -                 | N.C.                                    |
| 12         | —                 | N.C.                                    |
| 13         | C0                | Column Address 0                        |
| 14         | R1                | Row Address 1                           |
| 15         | C1                | Column Address 1                        |
| 16         | R2                | Row Address 2                           |
| 17         | C2                | Column Address 2                        |
| 18         | R3                | Row Address 3                           |
| 19         | C3                | Column Address 3                        |
| 20         | R4                | Row Address 4                           |
| 21         | C4                | Column Address 4                        |
| 22         | R5                | Row Address 5                           |
| 23         | C5                | Column Address 5                        |
| 24         | R6                | Row Address 6                           |
| 25         | C6                | Column Address 6                        |
| 26         | R7                | Row Address 7                           |
| 27         | C7                | Column Address 7                        |
| 28         | R8                | Row Address 8                           |
| 29         | C8                | Column Address 8                        |
| 30         | R9                | Row Address 9                           |
| 31         | C9                | Column Address 9                        |
| 32         | _                 | N.C.                                    |
| 33         | R10               | Row Address 10                          |
| 34         | C10               | Column Address 10                       |
| 35         | ECAS0             | Enable CAS0                             |
| 36         | ECAS1             | Enable CAS1                             |
| 37         | ECAS2             | Enable CAS2                             |
| 38         | ECAS3             | Enable CAS3                             |
| 39         | B0                | Bank Select 0                           |
| 40         | B1                | Bank Select 1                           |
| 41         | ALE/ADS           | Address Latch Enable/<br>Address Strobe |
| 42         | V <sub>CC</sub>   | Vcc                                     |

| Pin<br>No. | Signal<br>Abbrev. | Signal Name                    |
|------------|-------------------|--------------------------------|
| 43         | RFRQ/WE           | Refresh Request/Write Enable   |
|            | CBACK             | Cache Burst Acknowledge        |
| 44         | V <sub>SS</sub>   | V <sub>SS</sub>                |
| 45         | RAS0              | Row Address Strobe 0           |
| 46         | RAS1              | Row Address Strobe 1           |
| 47         | RAS2              | Row Address Strobe 2           |
| 48         | RAS3              | Row Address Strobe 3           |
| 49         | CAS0              | Column Address Strobe 0        |
| 50         | CAST              | Column Address Strobe 1        |
| 51         | CAS2              | Column Address Strobe 2        |
| 52         | CAS3              | Column Address Strobe 3        |
| 53         | -                 | N.C.                           |
| 54         | WIN               | Write Enable Input             |
| 55         | AREQ              | Access Request                 |
| 56         | -                 | N.C.                           |
| 57         |                   | N.C.                           |
| 58         | CS                | Chip Select                    |
| 59         | V <sub>CC</sub>   | Vcc                            |
| 60         | PMISS             | Page Miss                      |
| 61         | V <sub>SS</sub>   | V <sub>SS</sub>                |
| 62         | ML                | Mode Load                      |
| 63         | V <sub>SS</sub>   | V <sub>SS</sub>                |
| 64         | V <sub>SS</sub>   | V <sub>SS</sub>                |
| 65         | EXTDRF            | Extend Refresh                 |
|            | CBREQ             | Cache Burst Request            |
| 66         | V <sub>cc</sub>   | V <sub>cc</sub>                |
| 67         | CLK               | Clock                          |
| 68         | RFCLK             | Refresh Clock                  |
| 69         | DISRFSH           | Disable Internal Refresh       |
| 70         | RFSH              | External Refresh Request       |
| 71         | WAITIN            | Add Wait State                 |
| 72         | RFIP              | Refresh in Progress            |
| 73         | _                 | N.C.                           |
| 74         | -                 | N.C.                           |
| 75         |                   | N.C.                           |
| 76         | - ·               | N.C.                           |
| 77         |                   | N.C.                           |
| 78         | WAIT/DTACK        | Wait/Data Transfer Acknowledge |
| 79         | Q0                | Multiplexed Address 0          |
| 80         | Q1                | Multiplexed Address 1          |
| 81         | Q2                | Multiplexed Address 2          |
| 82         | Q3                | Multiplexed Address 3          |
| 83         | V <sub>SS</sub>   | V <sub>SS</sub>                |
| 84         | Q4                | Multiplexed Address 4          |



314

90 90

# Table 3. Interface Signal Definitions

Note: I indicates an input signal. O indicates an output signal. Timing notations (t<sub>12</sub>) etc. are referenced to the timing diagrams at the end of the product description.

| Symbol   | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADS/ALE  | I    | Address Strobe/Address Latch Enable: This input latches row, column and bank addresses, and initiates DRAM access. CS must be low to initiate an access.                                                                                                                                                                                                                                                                                         |
|          |      | ADS/ALE must be invoked for every access burst or non-burst but only for the first access in 68030 or nibble mode.                                                                                                                                                                                                                                                                                                                               |
|          |      | In Mode 0: This input functions as address latch enable ALE.                                                                                                                                                                                                                                                                                                                                                                                     |
|          |      | In Mode 1: This input is active low, and functions as address strobe signal. The falling edge of $\overline{\text{ADS}}$ also starts an access, if $\overline{\text{CS}}$ is low for the set-up time t <sub>12</sub> .                                                                                                                                                                                                                           |
|          |      | (Mode is selected by Bit B1 in the Mode Register. See PROGRAMMING THE KS84C31/32.)                                                                                                                                                                                                                                                                                                                                                               |
| AREQ     | i I  | Access Request: This input terminates an access. In non-interleave mode: it brings RAS high. In interleave mode: it brings CAS and RAS high.                                                                                                                                                                                                                                                                                                     |
| B0, B1   | 1    | Bank Select: These inputs are bank addresses, and allow one of up to four memory banks to be selected. Selection depends upon how C4, C5 and C6 in the Mode Register are set.                                                                                                                                                                                                                                                                    |
| C0-9, 10 | 1    | <b>Column Address Inputs:</b> These column address bits are usually connected to the high order address bits of the microprocessor. They select columns in the DRAM cell configuration. CO-C9 are also used to program the Mode Register.                                                                                                                                                                                                        |
| CAS0-3   | 0    | <b>Column Address Strobe:</b> These inputs strobe the column address. They go low after the programmed Column Address Set-up time of 0 or 10ns. In 68030 and Nibble Mode CASs are switched for the burst access at the rising/falling edge of CLK.                                                                                                                                                                                               |
| CLK      | 1    | <b>Clock:</b> This is the system clock. It is used for bus arbitration and timing purposes. Synchronous access requests must be synchronized with the system clock. The duty cycle is significant if 1/2 Wait State is programmed and in Nibble Mode.                                                                                                                                                                                            |
| ĈŜ       | 1    | <b>Chip Select:</b> The $\overline{CS}$ input must be low to enable a DRAM access and to strobe Row column<br>and Bank address. There is a pre-access setup time. In Mode 0 this is the rising edge of<br>CLK, and in Mode 1 the falling edge of $\overline{ADS}$ . $\overline{CS}$ must enable every access in non-<br>interleaving, interleaving or page access. It has to enable only the first non-burst access in<br>68030 and Nibble Mode. |
| EXTDRF   | I    | <b>Extend Refresh:</b> During refresh, EXTDRF extends a refresh cycle, to allow a read-modify-<br>write cycle to be performed in a system with error correction. See ERROR SCRUBBING.                                                                                                                                                                                                                                                            |
| CBREQ    | I    | Cache Burst Request: This input is compatible to the CBREQ output of the 68030 if ECAS1 in the Mode Register is set to '1' (68030 Mode).                                                                                                                                                                                                                                                                                                         |
| DISRFSH  | 1    | Disable Internal Refresh: When low, this input disables Internal Refresh.                                                                                                                                                                                                                                                                                                                                                                        |
| ECAS0-3  | I    | Enable CAS0-3: These inputs are used to enable or disable individual CAS outputs, or delay CAS from going low. They are useful when accessing bytes, nibbles or pages.                                                                                                                                                                                                                                                                           |
|          |      | $\overline{\text{ECASO-3}}$ also programs output $\overline{\text{WE}}$ (RFRQ), sets the trailing edge of $\overline{\text{CAS}}$ , and selects 68030 and Nibble Mode. See PROGRAMMING THE KS84C31/32.                                                                                                                                                                                                                                           |



# Table 3. Interface Signal Definitions (Continued)

| Symbol     | Туре | Description                                                                                                                                                                                                                                                                                                                                       |
|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ML         | I    | <b>Mode Load:</b> This input latches the row, column, $\overline{\text{ECAS0-3}}$ , and bank address inputs into the Mode Register.                                                                                                                                                                                                               |
| Q0-9, 10   | 0    | Address Outputs: These outputs are the multiplexed address bits (R0-10, C0-10). They access the memory for read, write and refresh operations. The output load may be as high as 380pF.                                                                                                                                                           |
| R0-9, 10   | 1    | <b>Row Address Inputs:</b> These address inputs are usually connected to the low order address bits of the microprocessor. They select rows in the DRAM cell configuration.                                                                                                                                                                       |
| RAS0-3     | 0    | Row Address Strobe: These row address strobe signals are used to strobe the row addresses into the DRAM.                                                                                                                                                                                                                                          |
| RFCLK      | 1    | <b>Refresh Clock:</b> This input determines the timing of the refresh cycles for the DRAMs. It should be a multiple of 2MHz. It is divided according to bits C0, 1, 2, and C3 in the Mode Register, so that the refresh cycles occur at $15\mu$ s or $13\mu$ s intervals.                                                                         |
| RFIP       | 0    | <b>Refresh in Progress:</b> This output indicates that a refresh cycle is in progress. <b>RFIP</b> goes low one CLK cycle prior to the start of a refresh cycle.                                                                                                                                                                                  |
| RFSH       | I    | <b>External Refresh Request:</b> Refresh cycles can be requested externally by driving the $\overrightarrow{\text{RFSH}}$ signal low.                                                                                                                                                                                                             |
| WAITIN     | I    | Add Wait State: If this input is low, one or two extra Wait States will be added to the access cycle at an external event, e.g. memory read.                                                                                                                                                                                                      |
| WAIT/DTACK | 0    | Wait/Data Transfer Acknowledge: This output inserts Wait States into CPU access cycles.<br>The output is controlled by bits R2, R3, R4, R5 and R7, in the Mode Register.                                                                                                                                                                          |
| WE/RFRQ    | 0    | Write Enable/Refresh Request: After Power up reset and in interleave mode, this output functions as refresh request. In non-interleave mode it can be programmed to function as the WE output if ECASO is low in the Mode Register.                                                                                                               |
| CBACK      | 0    | <b>Cache Burst Acknowledge:</b> This output is compatible with the $\overrightarrow{CBACK}$ input of the 68030 if $\overrightarrow{ECAS1}$ in the Mode Register is set to '1'.                                                                                                                                                                    |
| PMISS      | 0    | <b>Page Miss:</b> If Page Mode is programmed this output goes high if a page change has been detected or when a refresh request has occurred for the 5th time. It stays high until the page address has been latched into the DRAMs. This signal is asserted during the precharge period and can be used to add wait states for non-burst access. |
| WIN        | ł    | Write Enable Input: This input controls the $\overline{WE}$ output, and delays $\overline{CAS}$ , if programmed to do so by bit C9 in the Mode Register.                                                                                                                                                                                          |



# KS84C31/32 OPERATION

## Introduction

The KS84C31/32 are Enhanced Dynamic Ram Controllers (also called EDRC in the following) that are built on the proven KS84C21/22 architecture with some upgrades that improves the access to dynamic RAMs by cutting the access time and make it suitable for cache applications. The additional features supported are a page access to random pages (static column or standard page access) and fast nibble access. The 68030 is supported by a 68030 mode. Other CPUs or cache controllers can utilize the fast nibble access mode by a specially build in Nibble Mode.

#### Reset

### **Power Up Reset**

The KS84C231/32 on-chip power-up reset logic generates a reset pulse:

- At power up;
- If V<sub>CC</sub> falls well below +3.0V, and reaches V<sub>CC</sub> min. (Short spikes below the minimum V<sub>CC</sub> will not reset the chip. However, correct functionality is guaranteed only within the operating conditions.)

When the chip is reset, all internal flip-flops, counters, and the Mode register are reset, and the output lines are inactive: RAS0-3, CAS0-3, WAIT (DTACK), RFIP, WE (RFRQ/CBACK) and PMISS are high, while Q0-9, 10 are low. Note that there are no tri-state buffers on any of the outputs.

The chip does not need any time to synchronize after power up, it is operable after 200 microseconds, as required by most DRAMs.

After power-up reset, the Mode Register must be reprogrammed in the programmable version of the chip.

#### External Reset

The Mode Load signal  $(\overline{\text{ML}})$  can also be used to reset the chip. When  $\overline{\text{ML}}$  is driven low, all counters and flip-flops are reset, and the Mode Register is enabled to receive the mode bit inputs.

#### Programming the KS84C31/32

The KS84C31/32 has a Mode Register that can be programmed by the user, or mask-programmed at the factory. The outputs from the register control the internal program modes.

#### Mode Register

Figure 4 shows data flow to and from the Mode Register.

Figure 4. Mode Register Data Flow



The Mode Register receives inputs from the CPU on the address lines: Row addresses R0–9, Column address C0–9, and Bank addresses B0, B1 and ECAS0–3. These bits are loaded into the Register when Mode Load (ML) goes low. Alternatively, the Mode Register may be programmed by initiating a 'dummy' access, as shown in the Mode Load Timing Characteristics (Figure 11, AC Switching Characteristics). ML, CS and AREQ are asserted, the addresses are loaded into the Mode Register on the falling edge of AREQ, while ML and CS are low, or when ML goes high (whichever occurs first).

It is necessary to program the chip after power up, and before using it in normal operation. The inputs to the register are encoded to control a variety of functions, as shown in Table 4. Note that inputs R10 and C10 of the KS84C32 do not program the Mode Register.



# Table 4. Programming the Mode Register

| RAS LOW AN  | D RAS                                                                                                              | PRE                                                                                                                                                                                                                                  | CHAP                     | RGE TIME                                                                                                                                                                                 |                                         |                                 |                                     |                                              |                       |  |
|-------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|---------------------------------|-------------------------------------|----------------------------------------------|-----------------------|--|
| R0, R1      | Thes<br>the g<br>cycle                                                                                             | These bits control the period of time that $\overline{RAS}$ is low during refresh operations, and also determine the guaranteed $\overline{RAS}$ precharge time. The time interval shown (T) is equivalent to one Clock (CLK) cycle. |                          |                                                                                                                                                                                          |                                         |                                 |                                     |                                              |                       |  |
|             | RO                                                                                                                 | R1                                                                                                                                                                                                                                   | R                        | AS Low Time                                                                                                                                                                              | RAS Pre                                 | charge Time                     |                                     |                                              |                       |  |
|             | 0                                                                                                                  | 0                                                                                                                                                                                                                                    |                          | 2T                                                                                                                                                                                       |                                         | 1T .                            |                                     |                                              |                       |  |
|             | 0                                                                                                                  | 1                                                                                                                                                                                                                                    |                          | 2T                                                                                                                                                                                       |                                         | 2Т                              |                                     |                                              |                       |  |
|             | 1                                                                                                                  | 0                                                                                                                                                                                                                                    |                          | 3Т                                                                                                                                                                                       |                                         | 2Т                              |                                     |                                              |                       |  |
|             | 1                                                                                                                  | 1                                                                                                                                                                                                                                    |                          | 4T                                                                                                                                                                                       |                                         | зт                              | ]                                   |                                              |                       |  |
| WAIT OR DTA | CK GI                                                                                                              | ENER                                                                                                                                                                                                                                 | ATIO                     | N FOR NON-                                                                                                                                                                               | BURST MOD                               | DE ACCESSE                      | S                                   |                                              |                       |  |
| R2, R3, R7  | Thes<br>selec<br>while                                                                                             | e bits<br>t eithe<br>1⁄2T 1                                                                                                                                                                                                          | contro<br>er WA<br>means | ol the WAIT or<br>IT or DTACK t<br>s a falling clo                                                                                                                                       | DTACK gene<br>ype of output<br>ck edge. | ration modes<br>. The time inte | for R7 non-bur<br>rval shown (T)    | rst accesses. Bit Rī<br>is equal to one risi | is set to<br>ng clock |  |
|             | R7                                                                                                                 | R2                                                                                                                                                                                                                                   | R3                       | WAIT High from         WAIT High from Access           Access RAS Low.         RAS Low, After         DTACK Low from           Non-delayed Access         Delayed Access         RAS Low |                                         |                                 |                                     |                                              |                       |  |
|             | 0                                                                                                                  | 0                                                                                                                                                                                                                                    | 0                        | No wait                                                                                                                                                                                  | states                                  | ОТ                              |                                     | _                                            |                       |  |
|             | 0                                                                                                                  | 0                                                                                                                                                                                                                                    | 1                        | No wait                                                                                                                                                                                  | states                                  | 1/2T 🔪                          |                                     |                                              |                       |  |
|             | 0                                                                                                                  | 1                                                                                                                                                                                                                                    | 0                        | 1/2                                                                                                                                                                                      | 2T <b>L</b>                             | 1/2T L                          |                                     |                                              |                       |  |
|             | 0                                                                                                                  | 1                                                                                                                                                                                                                                    | 1                        | 1 <sup>-</sup>                                                                                                                                                                           | г 🖌                                     | 1T 🖌                            |                                     |                                              |                       |  |
|             | 1                                                                                                                  | 0                                                                                                                                                                                                                                    | 0                        |                                                                                                                                                                                          | -                                       |                                 |                                     | 0T                                           |                       |  |
|             | 1                                                                                                                  | 0                                                                                                                                                                                                                                    | 1                        |                                                                                                                                                                                          | -                                       |                                 |                                     | 1/2T                                         | ٦                     |  |
|             | 1                                                                                                                  | 1                                                                                                                                                                                                                                    | 0                        | _                                                                                                                                                                                        | -                                       | -                               |                                     | 1T                                           | ſ                     |  |
|             | 1                                                                                                                  | 1                                                                                                                                                                                                                                    | 1                        |                                                                                                                                                                                          | -                                       | -                               |                                     | 1-1/2T                                       | $\frown$              |  |
| WAIT OR DTA | CK GI                                                                                                              | ENER                                                                                                                                                                                                                                 | ATIO                     | N FOR BURS                                                                                                                                                                               | T MODE AC                               | CESSES                          |                                     |                                              |                       |  |
| R4, R5      | R4 and R5 Control WAIT or DTACK generation modes during burst mode accesses. T is counted from burst access start. |                                                                                                                                                                                                                                      |                          |                                                                                                                                                                                          |                                         |                                 |                                     |                                              |                       |  |
|             | R4                                                                                                                 | R5                                                                                                                                                                                                                                   |                          |                                                                                                                                                                                          | · · · · · · · · · · · · · · · · · · ·   | Conditio                        | on                                  |                                              |                       |  |
|             | 0                                                                                                                  | 0                                                                                                                                                                                                                                    | No v                     | Io wait states. WAIT stays high and DTACK stays low from previous access. ½T or 1T wait states must be programmed for Nibble or 68030 Mode.                                              |                                         |                                 |                                     |                                              |                       |  |
|             | 0                                                                                                                  | 1                                                                                                                                                                                                                                    | 1/2T.                    | کر W<br>ac                                                                                                                                                                               | AIT goes high ccess start.              | on the falling e                | edge of the next                    | CLK after CAS goe                            | s low or              |  |
|             | 1                                                                                                                  | 0                                                                                                                                                                                                                                    | 1T.                      |                                                                                                                                                                                          | AIT goes high<br>TACK goes lov          | on the rising<br>w one CLK cyc  | edge of the nex<br>cle after CAS or | t CLK after CAS go<br>access start.          | bes low.              |  |
|             | 1                                                                                                                  | 1                                                                                                                                                                                                                                    | 0Т.                      | W                                                                                                                                                                                        | AIT (DTACK) f                           | ollows CAS.                     |                                     |                                              |                       |  |
|             |                                                                                                                    |                                                                                                                                                                                                                                      |                          |                                                                                                                                                                                          |                                         |                                 |                                     |                                              |                       |  |



| ADDS WAIT S | TATE                    |                            |                                                        |                                                         |                                                                                                                    |                                                                                          |  |  |  |
|-------------|-------------------------|----------------------------|--------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--|--|--|
| R6          | R6 a                    | dds w                      | ait st                                                 | ates to the curr                                        | ent access if WAITIN is low.                                                                                       | · · · · · · · · · · · · · · · · · · ·                                                    |  |  |  |
|             | R6                      | [                          |                                                        |                                                         | Condition                                                                                                          |                                                                                          |  |  |  |
|             | 0                       | Hole                       | Hold WAIT low (DTACK high) for one extra clock period. |                                                         |                                                                                                                    |                                                                                          |  |  |  |
|             | 1                       | Hol                        | d WA                                                   | IT low (DTACK                                           | high) for two extra clock periods.                                                                                 |                                                                                          |  |  |  |
| INTERLEAVIN | G                       |                            |                                                        |                                                         |                                                                                                                    |                                                                                          |  |  |  |
| R8          | R8 D                    | eterm                      | nines                                                  | whether the DR                                          | AM is accessed in interleaved or n                                                                                 | on-interleaved mode.                                                                     |  |  |  |
|             | In int<br>after<br>Iow. | erleav<br>the co           | ved m<br>olumn                                         | ode, the row ad<br>addresses have                       | dresses are multiplexed to the DRA!<br>been held for a sufficient time (25ns r                                     | M controller address outputs,<br>ninimum) after CAS has gone                             |  |  |  |
|             | In no<br>until          | n-inte<br>CAS              | erleav<br>goes                                         | ed mode, the col<br>high.                               | lumn addresses are held on the DRA                                                                                 | M controller address outputs                                                             |  |  |  |
|             | . R8                    |                            | -                                                      |                                                         |                                                                                                                    |                                                                                          |  |  |  |
|             | 0                       | Inte                       | leaved                                                 | d mode                                                  |                                                                                                                    |                                                                                          |  |  |  |
|             | 1                       | Non                        | -interl                                                | eaved mode                                              |                                                                                                                    |                                                                                          |  |  |  |
| STAGGERED   | REFRE                   | SH C                       | PER                                                    | ATIONS                                                  |                                                                                                                    |                                                                                          |  |  |  |
| R9          | R9 d                    | eterm                      | ines v                                                 | whether the refr                                        | esh operation is standard, or stagg                                                                                | ered.                                                                                    |  |  |  |
|             | Durir                   | ng a si                    | tanda                                                  | rd refresh cycle,                                       | all RAS outputs will be asserted and                                                                               | deasserted at the same time.                                                             |  |  |  |
|             | In sta<br>One<br>selec  | aggero<br>or tw<br>ted b   | ed ref<br>o RA<br>y the                                | resh operations,<br>S outputs are so<br>setting of C4-C | , the RAS outputs will go low in seque<br>elected at a time, depending upon<br>6. There is no error scrubbing duri | uence, at one clock intervals.<br>the RAS/CAS configuration<br>ing this type of refresh. |  |  |  |
|             | 0                       | Star                       | dard                                                   | refresh                                                 | -                                                                                                                  |                                                                                          |  |  |  |
|             | 1                       | Standard refresh           |                                                        |                                                         |                                                                                                                    |                                                                                          |  |  |  |
|             |                         |                            |                                                        |                                                         | ]<br>                                                                                                              | · · · · · · · · · · · · · · · · · · ·                                                    |  |  |  |
| C0, C1, C2  | Thes<br>interi<br>clock | e bits<br>nal RE<br>: (REI | allow<br>FRES                                          | the user to sele<br>6H clock is gene<br>H).             | ct the divider for the refresh clock in<br>rated. Select divider such that the res                                 | put (RFCLK), from which the<br>sult is an approximately 2MHz                             |  |  |  |
|             | CO                      | C1                         | C2                                                     |                                                         |                                                                                                                    |                                                                                          |  |  |  |
|             | × 0                     | 0                          | 0                                                      | Divide by 10                                            |                                                                                                                    |                                                                                          |  |  |  |
|             | 0                       | 0                          | 1                                                      | Divide by 6                                             | -                                                                                                                  |                                                                                          |  |  |  |
|             | 0                       | 1                          | 0                                                      | Divide by 8                                             | -                                                                                                                  |                                                                                          |  |  |  |
|             | 0                       | 1                          | 1                                                      | Divide by 4                                             |                                                                                                                    |                                                                                          |  |  |  |
|             |                         | 0                          | 0                                                      | Divide by 9                                             | -                                                                                                                  |                                                                                          |  |  |  |
|             |                         | 0                          |                                                        | Divide by 5                                             | 4 .                                                                                                                |                                                                                          |  |  |  |
|             |                         | 1                          | 1                                                      | Divide by 7                                             |                                                                                                                    |                                                                                          |  |  |  |
|             |                         |                            |                                                        | Divide by 3                                             | ]                                                                                                                  |                                                                                          |  |  |  |



| СЗ         | C3 all                             | owst                             | he us                             | er to divide the internal refresh                                                                                                                                                             | clock (REFRESH), to get th                                                                                                                                                                    | e required i                                 | efresh cycl                                  |
|------------|------------------------------------|----------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------|
|            | time.                              |                                  |                                   |                                                                                                                                                                                               |                                                                                                                                                                                               |                                              |                                              |
|            | C3                                 |                                  |                                   |                                                                                                                                                                                               |                                                                                                                                                                                               |                                              |                                              |
|            | 0                                  | Divi                             | de by                             | 30. Divides the internal REFRES<br>clock period every 15 micros                                                                                                                               | H clock (usually 2MHz) by 3<br>econds.                                                                                                                                                        | 0, to produc                                 | e a refresh                                  |
|            | 1                                  | Divid                            | de by                             | 26. Divides the internal REFRES<br>clock period every 13 micros                                                                                                                               | H clock (usually 2MHz) by 2<br>econds.                                                                                                                                                        | 6, to produc                                 | e a refresh                                  |
| RAS AND CA |                                    | FIGL                             | IRATI                             | ONS                                                                                                                                                                                           |                                                                                                                                                                                               |                                              |                                              |
| C4, C5, C6 | These<br>and fo<br>array,<br>deter | e bits<br>our C<br>rega<br>mines | in co<br>AS or<br>rdless<br>s whe | njunction with B0 and B1 contr<br>utputs, that can be grouped so<br>s of whether the array is arrang<br>ther error scrubbing and inter                                                        | ol the RAS and CAS config<br>that each RAS and CAS wi<br>ed in 1, 2 or 4 banks. The s<br>leaving can be supported.                                                                            | urations. Ti<br>Il drive one<br>etting of th | here are fou<br>fourth of th<br>ese bits als |
|            | C4                                 | C5                               | C6                                | RAS and CAS Conf                                                                                                                                                                              | iguration Modes                                                                                                                                                                               | Error<br>Scrubbing                           | Support<br>Interleaving                      |
|            | 0                                  | 0                                | 0                                 | RAS0-3 are brought low during<br>selected during an access but<br>corresponding ECAS can go lo                                                                                                | g an access. CAS0-3 are all<br>only those enabled by the<br>w. B0 and B1 are not used.                                                                                                        | Yes                                          | No                                           |
|            | 0                                  | 0                                | 1                                 | RAS groups are selected by B1.<br>B0 is not used. All CAS outputs<br>are selected, making this mode<br>useful for byte writing via<br>ECAS0-3 inputs and the CAS0-3<br>outputs.               | B1         B0           0          RAS0, 1           1          RAS2,3                                                                                                                        | No                                           | No                                           |
|            | 0                                  | 1                                | 0                                 | RAS, CAS pairs selected by B0<br>and B1. A particular CAS cannot<br>go low unless its ECAS is also<br>low.                                                                                    | B1         B0           0         0         RAS0 and CAS0           0         1         RAS1 and CAS1           1         0         RAS2 and CAS2           1         1         RAS3 and CAS3 | Yes                                          | Yes                                          |
|            | 0                                  | 1                                | 1                                 | RASn is selected by B0 and B1.<br>CAS outputs are selected with<br>the corresponding ECAS input,<br>making this mode useful for<br>byte writing via ECAS0-3 inputs<br>and the CAS0-3 outputs. | B1         B0           0         0         RAS0           0         1         RAS1           1         0         RAS2           1         1         RAS3                                     | No                                           | No                                           |
|            | 1                                  | 0                                | 0                                 | RAS, CAS groups selected by<br>B1. A particular CAS cannot go<br>low unless its ECAS is also low.                                                                                             | B1         B0           0         —         RAS0, 1 and<br>CAS0, 1           1         —         RAS2, 3 and                                                                                  | Yes                                          | Yes                                          |



| RAS AND | CAS | CONFIGURATIONS | (Continued) |
|---------|-----|----------------|-------------|

| C4 | C5 | C6 | RAS and CAS Cont                                                                               | Error<br>Scrubbing    | Support<br>Interleaving |                                                    |    |     |
|----|----|----|------------------------------------------------------------------------------------------------|-----------------------|-------------------------|----------------------------------------------------|----|-----|
| 1  | 0  | 1  | RAS, CAS groups are selected<br>by B1. A particular CAS cannot                                 | B1                    | BO                      |                                                    | No | Yes |
|    |    |    | go low unless its ECAS is also low.                                                            | 0                     | -                       | RAS0, 1 and<br>CAS0, 1                             |    |     |
|    |    |    |                                                                                                | 1                     | -                       | RAS2, 3 and<br>CAS2, 3                             |    |     |
| 1  | 1  | 0  | RAS0-3 and CAS0-3 are all sele<br>mode is useful for byte writing<br>CAS0-3 outputs. B0 and B1 | ectec<br>via E<br>are | dur<br>CAS<br>not       | ing an access. This<br>0-3 inputs and the<br>used. | No | No  |
| 1  | 1. | 1  | RASh and CASh are selected by                                                                  |                       |                         |                                                    | No | Yes |
|    |    |    | B0 and B1. A particular CAS                                                                    | B1                    | <b>B</b> 0              | 1                                                  |    |     |
|    |    |    | cannot go low unless its ECAS                                                                  | 0                     | 0                       | RAS0 and CAS0                                      |    |     |
|    |    |    | 13 4130 104.                                                                                   | 0                     | 1                       | RAS1 and CAS1                                      |    |     |
|    |    |    |                                                                                                | 1                     | 0                       | RAS2 and CAS2                                      |    |     |
|    |    |    |                                                                                                | 1                     | 1                       | RAS3 and CAS3                                      |    |     |

# COLUMN ADDRESS SETUP TIME SELECTION

C7

C7 allows the user to select a minimum guaranteed setup time (t<sub>ASC</sub>) for the column address inputs. **C7** 0 Selects 10ns setup time.

# **ROW ADDRESS HOLD TIME SELECTION**

1

C8

C8 allows the user to select a minimum guaranteed hold time (t<sub>RAH</sub>) for the row address inputs.

| C8 |                         |
|----|-------------------------|
| 0  | Selects 20ns hold time. |
| 1  | Selects 12ns hold time. |

Selects Ons setup time.

#### DELAY CA

C9

| SI | DURING WRITE ACCESSES                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
|    | C9 allows the user to delay $\overline{CAS}$ during write operations. If no delay is selected, $\overline{CAS}$ is treated in the same way for read and write operations. If delay is selected, $\overline{CAS}$ is delayed for one rising clock edge after $\overline{RAS}$ goes low. |  |  |  |  |  |  |  |  |
|    |                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |

| C9 |           |
|----|-----------|
| 0  | No delay. |
|    |           |

Delay selected.



| ADDRESS LATCH |                                                                                                                                                                                                                        |  |  |  |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| B0            | B0 allows the user to decide whether address inputs should be latched by ADS/ALE, or whether the address latches should be permanently transparent and merely allow passage of the address inputs.                     |  |  |  |
|               | B0 Note: If ECAS2 is set to '1' (Page Mode) in the Mode Register,                                                                                                                                                      |  |  |  |
|               | 0 Address bits latched. then the Row Address is always latched independent of Ro. For other solution and the fill ar '0'                                                                                               |  |  |  |
|               | 1         Address latches transparent.                                                                                                                                                                                 |  |  |  |
| ACCESS MO     | DES                                                                                                                                                                                                                    |  |  |  |
| B1            | B1 allows the user to select either synchronous or asynchronous access modes.                                                                                                                                          |  |  |  |
|               | In Mode 0 (synchronous), access is controlled by the system clock, and the access <b>RAS</b> is initiated on the rising edge of the first clock input after ALE goes high. AREQ is used to hold RAS low during access. |  |  |  |
|               | In Mode 1 (asynchronous), the leading edge of ADS initiates access immediately, and the rising edge of AREQ terminates RAS.                                                                                            |  |  |  |
|               | B1                                                                                                                                                                                                                     |  |  |  |
|               | 0 Access Mode 0 (synchronous)                                                                                                                                                                                          |  |  |  |
|               | 1 Access Mode 1 (asynchronous)                                                                                                                                                                                         |  |  |  |

# PROGRAMMING THE KS84C31/32

| User<br>Selection | INTERNAL PROGRAMMING MODES                                                                                                                                                                                                                                                           |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ECASO             |                                                                                                                                                                                                                                                                                      |
| 0                 | CAS outputs are negated when AREQ goes high.                                                                                                                                                                                                                                         |
| 1                 | CAS outputs stay low till the next rising edge of CLK after RAS is deasserted by AREQ.                                                                                                                                                                                               |
| ECAS1             | 68030 MODE                                                                                                                                                                                                                                                                           |
| 0                 | Non 68030 mode (default)                                                                                                                                                                                                                                                             |
| 1                 | <b>68030 Mode:</b> This mode supports the fast synchronous cache fill of the 68030. The handshake signals CBREQ and CBACK on pin 54 and 36 (pin 65 and 43 on KS84C32) can be connected with the corresponding 68030 signals.                                                         |
| ECAS2             | PAGE MODE                                                                                                                                                                                                                                                                            |
| 0                 | Non Page Mode (default)                                                                                                                                                                                                                                                              |
| 1                 | <b>Page Mode/Static Column Mode:</b> Non Interleave. The Row Address is strobed according the setting of B0 of the Mode Register into the Row Address Latch. If the address is different from the previous one then the output signal PMISS is asserted when an access is requested. |
|                   | Individual CASs can be select by the corresponding ECAS inputs. See Page Mode.                                                                                                                                                                                                       |
| ECAS3             | NIBBLE MODE                                                                                                                                                                                                                                                                          |
| 0                 | Non nibble mode (default)                                                                                                                                                                                                                                                            |
| 1                 | <b>Nibble Mode:</b> In this mode up to 4 access cycles can be performed without precharging the rows. CAS stay low for min one clock period during the nibble access after DTACK did go low. CAS stays high ½T period for the CAS precharge time.                                    |
|                   | AREQ going high ends the burst access at any time.                                                                                                                                                                                                                                   |
|                   | An individual $\overline{CAS}$ output can be disabled with the corresponding $\overline{ECAS}$ input for byte access.                                                                                                                                                                |

### **Access Modes**

The KS84C31/32 supports both synchronous and asynchronous operations. The user can select the mode most suited to the microprocessor with which the DRAM is interfacing, by means of bit B1 in the Mode Register.

### Mode 0 — Synchronous Access

Mode 0 is selected when B1 = 0. To initiate a Mode 0 operation, ALE must pulse high  $t_{02}$  before the rising edge of the clock input (CLK). Provided that the chip select signal ( $\overline{CS}$ ) has been established at  $t_{01}$  before the rising edge of the next CLK input, access will start on the rising edge of that CLK. The Address register will be reloaded only if there is an access started with  $\overline{CS}$  low before the rising edge of CLK.

Since ALE is high, the address latch is transparent to the address inputs, and, if the chip is programmed in

Address Latch Mode (B0 = 0), the latch stores the address bits that were present one setup time ( $t_{06}$ ) before the high-to-low transition of ALE. If the chip is not in Latch Mode (B0 = 1), the address inputs have to meet the setup time of  $t_{05}$  to the rising edge of CLK, to make sure that the row address bits are on the Q output when row address strobe ( $\overline{RAS}$ ) is asserted.

# Mode 1 — Asynchronous Access

Mode 1 is selected when B1 = 1. To initiate a Mode 1 operation,  $\overline{CS}$  must be low for  $t_{12}$  before  $\overline{ADS}$  goes low. If the chip is programmed in Address Latch Mode, the address latch stores the address that was present one set up time  $t_{14}$  before the high-to-low transition of the  $\overline{ADS}$  signal. In order to latch the R/C/B inputs into the address latches,  $\overline{CS}$  must be low. The address is strobed with the start of an access at the falling edge of  $\overline{ADS}$ . The address latches are transparent while  $\overline{ADS}$  is high.



# **Access Features**

The KS84C31/32 features a number of different access methods to DRAMs that improve either the cycle time or the RAS/CAS access time. The data throughput and therefore the CPU performance can be greatly enhanced by utilizing these features.

The KS84C31/32 support both interleaved and noninterleaved memory operation. Interleaving is controlled by the R8 input to the Mode Register.

### Non-Interleaving

When R8 is set at 1, the chip does not support interleaving. The address lines from the microprocessor are connected to the Row (R), Column (C), and Bank (B) inputs of the KS84C31. B0 and B1 (bank address bits) may be connected to the most significant or the least significant address bits.

Access starts in Mode 0 if ALE pulses high  $t_{02}$  before the edge of the CLK input. In 1, access starts when CS remains low for  $t_{12}$  before the falling edge of ADS. In both cases, access is terminated when AREQ goes high, terminating RAS. CAS goes high or stays low until the rising edge of the next CLK, as programmed by ECAS0.

### Interleaving

With R8 set at 0, the chip supports interleaved accessing of the DRAM. This is a way of reducing access cycle time. In interleaved mode, access cycles (read or write) are overlapped, so that before an access cycle is completed in one memory bank location, another access may be started in a different memory bank. Since the precharge time of most DRAMs is between 80 and 100 nanoseconds (about the same length as  $t_{RAS}$ ), interleaving can save up to 50% of cycle time.

Memory accesses can only be overlapped in physically separated banks of memory, and may occur during precharge time.

Interleaving can take place in either Mode 0 or Mode 1.

Performance is enhanced if consecutive accesses are made to different memory banks by hiding the precharge time in the access of subsequent access cycles. The KS84C31/32 supports access to up to 88 DRAMs, arranged in up to four banks, each containing 16 memory devices for data and 6 for error correction. The bank address bits, B0 and B1 are the least significant bits, as seen by the CPU. The KS84C31/32 ensures that the DRAM will be precharged for the programmed number of CLK cycles by inserting Wait States. The precharge counter, as programmed by R0 and R1, keeps track of the CLK input, and after reaching the programmed number, the rising edge of the CLK input is used to complete the current cycle. The precharge counter starts with the rising edge of the first CLK input (which is counted as 1T) that occurs after the low-to-high transition of AREQ. There is a required setup time to the rising edge of CLK of  $t_{C22}$ .

## Static Column Access

In order to perform a static column access to a DRAM, the KS84C31/32 has to be programmed for Page Mode operation. The row address will be latched and compared with the row address of the previous address and validated at the time of the access start which is either the rising edge of CLK after ALE goes high (access mode 0) or the falling edge of ADS (access mode 1). The Column Address Latch can be in fall through or latch mode. A change of the row address will assert the output PMISS (page miss) and the current access cycle will be terminated. After the DRAM has been precharged, the pending access will be executed by asserting the RASn and CASn outputs. A full RAS/CAS access by deasserting AREQ must be invoked after maximum 100 us according to the DRAM specs for maximum RAS pulse width. (See Forced Refresh).

ECAS inputs must also be low in order to enable the CAS outputs. Wait states for the burst access are counted from the time the access starts.

# Page Access

The conventional page access works similar to the static column access with the difference that the columns have to be precharged by bringing CAS high. As with static column operation, the KS84C31/32 has to be programmed for Page Mode operation. A CASn output must be deasserted by an ECASn input. The column address latch becomes transparent while ADS/ALE is high not when ECAS goes high. ECAS can be connected to the ALE signal. CASn will be asserted by the ECASn input. In case of a page miss or after the 5th internal refresh request, PMISS will be asserted and the access should be terminated by feeding PMISS back to AREQ input.

A wait state during the burst access is terminated with the falling edge (1/2T) or the rising edge (1T) of CLK after the access starts. That means ECAS has no influence on the wait state termination except if 0T is programmed. In this instance DTACK follows CAS.



## Forced Refresh

The RAS pulse width  $t_{RASC}$  of most DRAMs is limited to 100  $\mu$ s. The KS84C31/32 will force a refresh after the 5th internal refresh request which should be every 75 $\mu$ s. PMISS will be asserted allowing to terminate the RAS cycle. The page access has to be terminated by forcing AREQ high which in turn will bring RAS, CAS and DTACK high, (WAIT output low). The deferred 5 refresh cycles will be performed in a burst refresh to ensure that the refresh period will not be exceeded. PMISS is high until a page address has been strobed into the DRAMs.

### 68030 Mode

The KS84C31/32 can be interfaced with a 68030 CPU with minimum interface logic requirement if the Mode Register ECAS1 has been loaded with '1' (default is '0'). The interface provided takes advantage of the fast nibble mode access for filling the cache of the 68030 which is a synchronous operation terminated with STERM. STERM can be connected to DTACK output of the KS84C31/32. CBREQ (Cache Burst Request) and CBACK (Cache Burst Acknowledge) of the 68030 can be connected to the corresponding signals of the EDRC.

Note: If 68030 mode is programmed then Error Scrubbing is not supported.

An access is initiated by loading the address A2–A22(24) into the address latch of the KS84C31/32. A0 and A1 together with SIZ0 and SIZ1 determine the byte selected. (See Figure 16, 17).

The first access is a non burst access and is initiated with ADS which can be connected to AS of the 68030. RAS and CAS are asserted based on the internal delay line. If CBREQ is asserted, the KS84C31/32 responds by acknowledging the request with CBACK at the time DTACK is going low. If the CPU scans a low on STERM input (which is connected to DTACK output) at the rising edge of CLK, it will latch the data at the next falling edge of CLK. At this falling edge, CAS will go high.

### Burst Access:

The CAS precharge time is 1/2T of the CLK. The CAS low time depends on the programmed state of R4 and R5. If 1T of wait state is programmed,  $\overline{DTACK}$  will be high until the next rising edge of CLK after CAS goes low. If 1/2 is programmed then  $\overline{DTACK}$  ends with the falling edge which accounts for 1T. t<sub>NCP</sub> is always a 1/2 clock cycle. After  $\overline{DTACK}$  goes Low, the DRC counts one rising edge of CLK at this time  $\overline{DTACK}$  will be deasserted. At the next falling CLK edge, and CAS will be deasserted again. There is a minimum hold time of CLK to CAS high in order to assure sufficient data hold time.

This sequence continues until CBREQ goes high. The last nibble access is determined by the signal CBREQ. If this signal goes high, CBACK will be negated and one more nibble access will be performed. The RAS output is negated at AREQ rising edge which can be AS of the CPU. AREQ can terminate the nibble access at any time.

DTACK follows CAS if 0T is programmed. (R4 = 1, R5 = 1). The Mode setting, No wait state R4 = 0, R5 = 0 is not allowed. A minimum of 1/2T or 1T must be programmed.

Asynchronous operation of the 68030 is also supported. In this mode, the 68030 operates like a 68020 and the KS84C31/32 should be programmed either in interleave non-interleave or page mode.

### Nibble Mode

One of the fastest possible access modes is the nibble access that allows access to up to 4 memory locations without having to supply the column address and with only one RAS precharge period. This type of access, though very fast, is not used commonly. The reason for that is the interface overhead required to generate the proper timing for the nibble access and the availability of nibble mode DRAMs. With the advent of cache controller and CPUs with cache memory on chip, the nibble access is the preferred method to fill the cache. One example is the 68040 which works best with nibble access and is shown in Figure 18, 19).

The first access which is a non burst access is started with <u>ADS or CL</u>K according to the setting of mode bit B1. The <u>RAS/CAS</u> arbitration is controlled by the on chip delay line. Wait states are programmed by R2 and R3. <u>CAS</u> stays low until the next rising edge of CLK after <u>DTACK</u> did acknowledge the access. The data should be scanned at the rising or falling edge of CLK (the 68040 will scan data on the rising edge). <u>DTACK</u> goes high with the falling edge of CLK.

### Burst Access:

A burst access is initiated by CAS going high and CAS will stay high for a half clock period. DTACK stays high for the programmed number of wait states start counting with CAS falling edge. DTACK will stay low until the next falling edge. The CPU will sample data at the next rising clock edge. At this edge CAS will be deasserted which ends the nibble access. There is a minimum CAS hold time built in in order to guarantee sufficient data hold time.

If OT is programmed (R4 = 1, R5 = 1), DTACK follows CAS and CAS is controlled by ECAS input.



The mode setting R4 = 0, R5 = 0 may not be used in nibble mode. This is due to the CAS low time is being measured from DTACK going low. Since no wait state are programmed, DTACK would go low only for the non-burst access and CAS would go high immediately.

The CAS precharge time also can be expanded by disabling CAS from going low with the corresponding ECAS input or a particular CAS can be disabled for byte access.

The burst can be terminated at any time by  $\overline{AREQ}$ . If this input is going high, all  $\overline{RASs}$  will go high and stay high minimal the programmed precharge time. CASs also will be deasserted but can be delayed from going high till the next rising edge of CLK to guarantee sufficient data hold time (program  $\overline{ECASO}$  to '1').

CS has to be low with a setup hold time to the first access. During consecutive nibble access cycles, CS may be high.

# Delay CAS

An early write cycle to a DRAM is useful if the input data is not stable at the falling edge of  $\overline{WE}$ , or if bidirectional data buffers are used. With this sort of access,  $\overline{WE}$  goes low before CAS is low. The column address bits and data are stored in the DRAM latches on the falling edge of CAS. The data output buffer of the DRAM is tri-stated during the entire RAS cycle.

To achieve an early write cycle, the CAS output of the KS84C31/32 can be delayed one CLK cycle, if bit C9 of the Mode Register is set appropriately. CAS will go low  $t_{C24}$  after the rising edge of CLK. If CAS has been delayed in this way, and requires further delay, this can be done by holding ECASn high, which prevents CAS from going low.

Conversely, a late write access may be required, in which  $\overline{\text{WE}}$  is asserted after  $\overline{\text{CAS}}$ . In this case, the column address bits are latched into the DRAMs on the falling edge of  $\overline{\text{CAS}}$  and the input data is latched on the falling edge of  $\overline{\text{WE}}$ .

# **Standard Access Operations**

The versatile KS84C31/32 chips support a variety of DRAM operations. They enable read and write accesses, in synchronous or asynchronous mode, with or without interleaving, and in burst or non-burst mode. Typical operations are illustrated in the timing diagrams at the end of this Product Description.

# **Operating Features**

DRAM performance is optimized under the control of the KS84C31/32, as a function of the special operating features designed into the chips. This section describes some of the features that enhance DRAM performance.



# Controlling Precharge Time

The precharge time of the DRAM, or the time the chip takes to restore the data between accesses, negatively impacts the overall access speed of the memory devices. Since the DRAM performance is generally trailing CPU throughput time, the DRAM controller can play an important role in improving overall system performance.

**RAS** Low and **RAS** Precharge Time. RAS precharge time can be programmed using bits R0 and R1 in the Mode Register. The precharge time is guaranteed during access and refresh. RAS low and RAS precharge times are counted by the rising edges of the CLK input. Each bank of memory devices has its own precharge counter. This is an important feature, since the KS84C31/32 allows memory interleaving of 2 or 4 memory banks.

AREQ must go high at  $t_{C22}$  with respect to the rising edge of the CLK input, to be counted as 1T of the programmed precharge time. (This means that 1T can be somewhat less than one clock period.)

The KS84C31/32 inserts Wait States as required, to keep the CPU and DRAM interactions in step. The system designer is responsible, however, for making sure that the appropriate numbers of Wait States are inserted to keep RAS low for the period of time required by the DRAM specification.

CAS Precharge Time. The ECASn input controls CAS precharge time during a burst access. The CASn output is a direct function of the ECASn input.

In 68030 and Nibble Mode, the CAS precharge time is dependent on the CLK input. Individual CASs can be enabled/disabled by the corresponding ECAS input.

# Wait States

Wait states are required when a relatively slow DRAM is operating with a fast CPU. The KS84C31/32 generates the WAIT signal, and sends it back to the CPU instructing it to insert a Wait State. This means that the CPU will not look for data prematurely, and during a Refresh operation, an access is deferred. Bit R7 of the Mode Register must be set to '0' to instigate this feature.

If the Wait state is not selected, the KS84C31/32 generates a handshaking signal, DTACK, which is returned to the CPU to acknowledge transfer of data.

Wait states are counted in terms of CLK cycles. 1T of wait state means DTACK goes low with the rising edge of CLK after RAS started the DRAM access by a high/low transition, or in case of page mode after the burst access started. ECAS has influence on the WAIT (DTACK) output only if 0T (R4, 5 = '1') is programmed. DTACK will be high (WAIT low) until the page compare is completed and no page miss has been detected. WAIT is not asserted if there is no access to the DRAM.

(2.0)
## **Refresh Operations**

The KS84C31/32 provide a number of refresh options, as described below.

### Automatic Internal Refresh

Internal refresh is generated by an internal refresh counter, which keeps track of the refresh intervals, and also supplies the row address bits required to refresh the memory area. (Internal refresh is a RAS-only operation.) The refresh period is selected by bits C0, C1, C2 and C3 of the Mode Register.

The refresh period for most DRAMs is 15 microseconds. This means that the one megabit DRAM has to be refreshed every eight milliseconds, during which time, 512 rows must be accessed. This calls for a 9-bit refresh counter. The KS84C31 has a 10-bit counter, and the KS84C32 has an 11-bit counter. The extra bits are used for error scrubbing over the whole address range.

If a refresh is requested by the on-chip Refresh counter, while an access is in progress, that access is finished before the refresh cycle is initiated. The next access is deferred until the refresh cycle is complete. The wait logic automatically inserts Wait States.

Internal refresh is possible in both interleaved and noninterleaved modes.

## Forced Refresh

The RAS pulse width  $t_{RASC}$  of most DRAMs is limited to 100  $\mu$ s. The KS84C31/32 will force a refresh after the 5th internal refresh request which should be every 75 $\mu$ s. PMISS will be asserted allowing to terminate the RAS cycle by feeding this output back to the AREQ input. The page access has to be terminated by forcing AREQ high which in turn will bring RAS, CAS and DTACK high. (WAIT output low). The deferred 5 refresh cycles will be performed in a burst refresh to ensure that the refresh period will not be exceeded. PMISS is high until a page address has been strobed into the DRAM.

## Automatic Internal Staggered Refresh

Staggered refresh, during which the RAS signals are staggered at one CLK intervals, can be selected by appropriately setting bit R9 in the Mode Register. This type of cycle allows the memory area to be refreshed in two or four refresh operations that are interspersed with regular memory accesses. Staggering refresh operations reduces the switching current.

## External Controlled Refresh

Refresh operations can be controlled externally and can be either staggered or non-staggered. As for internal refresh, the row address bits are supplied by the on-chip refresh counter. External refresh is a RAS only refresh.

Internal refresh must be disabled by driving DISRFSH low. RFSH must go low at setup time  $t_{R1}$ .

### **Refresh Request Divider**

The refresh request divider (derived from the programmable divider asserts RFRQ, if internal or external refresh has been selected by DISRFSH.

## Clearing the Refresh Counter (Row Address)

The refresh counter is cleared by driving DISRFSH high and RFSH low, with a setup time of  $t_{R1}$  to the rising edge of CLK. This procedure does not invoke a refresh of the DRAM.

## **Error Scrubbing**

In a system with error correction, transparent error scrubbing is one method of increasing data integrity. A full access is performed during refresh, during which data and ECC bits are continuously updated and checked, and random bit errors corrected. The error scrubbing option is selected by appropriately setting bits C4, C5 and C6 of the Mode Register.

When the KS84C31/32 are programmed for error scrubbing, a complete memory access is performed during the refresh cycle. The 12- or 13-bit internal scrubbing counter provides the column address bits, and the 10- or 11-bit refresh counter provides the row address bits. Error scrubbing is done by word, not by byte.

If the error correction circuitry detects an error, the error is corrected by writing the corrected word to the DRAM by means of the read-modify-write operation. (The data is read and checked during the read portion, and modified/corrected data is written back during the write portion.)

To enable this type of cycle, EXTDRF must be asserted while RAS is low. RAS and CAS remain low until the rising edge of the next CLK, after EXTDRF has gone low again.

Although the KS84C31/32 control the error scrubbing, they do not provide the error correction circuitry.



## DC ELECTRICAL CHARACTERISTICS

## **Absolute Maximum Ratings**

| DC Supply Voltage                 | A |
|-----------------------------------|---|
| Temperature Under Bias 0°C + 70°C | Р |
| Storage Temperature               | E |

| Il Input and Output Voltage | V <sub>SS</sub> - 0.5V to +7V |
|-----------------------------|-------------------------------|
| ower Dissipation at 33MHz   | 0.6W                          |
| .S.D                        | 4000V                         |

Note: If the device is used beyond the maximum rating, permanent damage may occur. Operation should be limited to those conditions specified under DC Electrical Characteristics.

## DC Electrical Characteristics (T<sub>A</sub> = 0°C to +70°C, V<sub>CC</sub> = 4.5V to 5.5V, V<sub>SS</sub> = 0V)

| Symbol           | Parameter                                       | Condition                                            | Min  | Тур | Max                  | Units  |
|------------------|-------------------------------------------------|------------------------------------------------------|------|-----|----------------------|--------|
| VIH              | Input High Voltage                              | Tested with limited Test pattern                     | 2.0  |     | V <sub>CC</sub> +0.5 | V      |
| V <sub>IL</sub>  | Input Low Voltage                               | Tested with limited Test pattern                     | -0.5 |     | 0.8                  | v      |
| V <sub>OH1</sub> | Q and WE Outputs                                | I <sub>OH</sub> = -10mA                              | 2.4  |     |                      | V      |
| V <sub>OL1</sub> | Q and WE Outputs                                | I <sub>OL</sub> = 10mA                               |      |     | 0.5                  | V      |
| V <sub>OH2</sub> | All outputs except Q and $\overline{\text{WE}}$ | I <sub>OL</sub> = -3mA                               | 2.4  |     |                      | V      |
| V <sub>OL2</sub> | All outputs except Q and WE                     | I <sub>OL</sub> = 3mA                                |      |     | 0.5                  | v      |
| I <sub>IN</sub>  | Input Leakage Current                           | V <sub>IN</sub> = V <sub>CC</sub> or V <sub>SS</sub> |      |     | ±10                  | μA     |
| IILML            | ML Input Current                                | V <sub>IN</sub> = V <sub>SS</sub>                    |      |     | 200                  | μA     |
| I <sub>CC1</sub> | Quiescent Current                               | CLK at 33MHz Inputs Inactive                         |      |     | 20                   | mA     |
| I <sub>CC2</sub> | Supply Current                                  | Inputs Active (I load = 0)                           |      |     | 2.5                  | mA/MHz |
| C <sub>IN</sub>  | Input Capacitance                               | f <sub>IN</sub> at 1MHz                              |      | 5   | 10                   | pF     |

## AC SWITCHING CHARACTERISTICS

Figure 5 shows a typical test circuit, while Figure 6 shows the output drive levels. Figures 7 through 14 provide switching characteristics for a number of typical KS84C31/32 operations:

Unless otherwise stated  $V_{CC}$  = 4.5V to 5.5V,  $0 < T_{A} < 70^{\circ}C$ 

| Load Capacitance: | Q0-Q9, Q10        | C <sub>L</sub> = 380pF  |
|-------------------|-------------------|-------------------------|
|                   | WE                | C <sub>L</sub> = 500pF  |
|                   | RASO-3, CASO-3    | C <sub>L</sub> = 125pF  |
|                   | All other Outputs | 6 C <sub>L</sub> = 50pF |

All minimum and maximum values are measured in nanoseconds.



1.7.19. 1.1

## CAPACITIVE LOAD SWITCHING

Figure 5. Switching Test Circuit



## **TYPICAL SWITCHING CHARACTERISTICS**

Figure 6a. Output Drive Levels

VOLTAGE WAVEFORMS INPUT 1.5V 0V ULTRUE VAVEFORMS 0V 0V 0V 0V 0V 0V 0V

AC Testing inputs are driven at 3.0V for a logic "1" and 0.0V for a logic "0". Timing measurements are made at 2.4V for a logic "1" and 0.8V for a logic "0" at the outputs.

Figure 6b. Simplified Output Driver Schematic





# Figure 7. Mode 0 Interleave



|     |                                                                               | -25 |          | -33 |          |
|-----|-------------------------------------------------------------------------------|-----|----------|-----|----------|
| No. | Parameter                                                                     | Min | Max      | Min | Max      |
| 01  | CS Low to CLK Rising Edge                                                     | 10  |          | 5   |          |
| 02  | ALE High to CLK Rising Edge                                                   | 15  |          | 10  |          |
| 04  | ALE Pulse Width                                                               | 15  |          | 10  |          |
| 05a | Address Set-up to CLK Rising<br>Edge using the On-Chip<br>Address Latch       | 10  |          | 10  |          |
| 05b | Address Set-up to CLK Rising<br>Edge not using the On-Chip<br>Address Latch   | 20  |          | 20  |          |
| 06  | Address Set-up to ALE Falling<br>Edge using the On-Chip<br>Address Latch      | 10  |          | 10  |          |
| 07  | CLK Rising Edge to RAS Low                                                    |     | 35       |     | 30       |
| 08  | CLK Rising Edge to CAS Low (non-delayed access)                               |     |          |     |          |
| a   | $t_{RAH} = 12ns, t_{ASC} = 0ns$                                               |     | 85<br>07 |     | 80       |
| C   | $t_{RAH} = 30$ ns $t_{ASC} = 0$ ns                                            |     | 95<br>95 |     | 90<br>90 |
| d   | $t_{RAH} = 30$ ns, $t_{ASC} = 10$ ns                                          |     | 105      |     | 100      |
| 010 | CS Low after access start                                                     | 10  |          | 10  |          |
| 012 | Address Hold Time from<br>ALE falling edge using the<br>On-Chip Address Latch | 20  | 15       |     |          |

|     |                                                                   | -25 |     | -:  | 33  |
|-----|-------------------------------------------------------------------|-----|-----|-----|-----|
| No. | Parameter                                                         | Min | Max | Min | Max |
| C3  | Row Address Hold Time,<br>t <sub>RAH</sub> = 12ns                 | 12  |     | 11  |     |
| C4  | Row Address Hold Time,<br>t <sub>RAH</sub> = 20ns                 | 20  |     | 20  |     |
| C5  | Column Address Set-up Time<br>t <sub>ASC</sub> = 0ns              | 0   |     | 0   |     |
| C6  | Column Address Set-up Time<br>t <sub>ASC</sub> = 10ns             | 10  |     | 10  |     |
| C7  | CLK Rising Edge to RAS active after delayed access                |     | 35  |     | 30  |
| C8  | CLK Rising Edge to CAS active after delayed access                | _   |     |     |     |
| а   | t <sub>RAH</sub> = 12ns, t <sub>ASC</sub> = 0ns                   |     | 85  |     | 80  |
| b   | t <sub>RAH</sub> = 12ns, t <sub>ASC</sub> = 10ns                  |     | 95  | Ì   | 90  |
| С   | t <sub>RAH</sub> = 20ns, t <sub>ASC</sub> = 0ns                   |     | 95  |     | 90  |
| đ   | t <sub>RAH</sub> = 20ns, t <sub>ASC</sub> = 10ns                  |     | 105 |     | 100 |
| C12 | AREQ High to RAS High                                             |     | 35  |     | 30  |
| C17 | AREQ High to CAS High                                             |     | 35  |     | 30  |
| C20 | Column Address Hold Time<br>in Interleave                         | 25  | 40  | 25  | 40  |
| C22 | AREQ High to CLK Rising Edge to recognized as 1T of RAS precharge | 15  |     | 10  |     |
| W03 | CLK Rising Edge to WAIT Low                                       |     | 30  |     | 25  |
| W5  | CLK Rising Edge to WAIT High                                      |     | 30  |     | 25  |
| W05 | CLK High to DTACK Low<br>0T Programmed                            |     | 35  |     | 30  |



# ENHANCED DYNAMIC RAM CONTROLLERS Preliminary

## Figure 8. Mode 1, Interleave, Address Latch



|     |                                                                         | -25 |     | -33 |     |
|-----|-------------------------------------------------------------------------|-----|-----|-----|-----|
| No. | Parameter                                                               | Min | Max | Min | Max |
| C2  | Address to Q output                                                     |     | 35  |     | 30  |
| C3  | Row Address Hold Time<br>t <sub>RAH</sub> = 12ns                        | 15  |     | 12  |     |
| C4  | Row Address Hold Time<br>t <sub>RAH</sub> = 20ns                        | 25  |     | 20  |     |
| C5  | Column Address Set-up Time<br>t <sub>ASC</sub> = 0ns                    | 0   |     | 0   |     |
| C6  | Column Address Set-up Time<br>t <sub>ASC</sub> = 10ns                   | 10  |     | 10  |     |
| C12 | AREQ High to RAS High                                                   |     | 35  |     | 30  |
| C17 | AREQ High to CAS High                                                   |     |     |     |     |
| C20 | Column Address Hold Time<br>in Interleave                               | 25  | 40  | 25  | 40  |
| W12 | ADS Low to DTACK Low<br>0T from RAS Programmed<br>R2, 3 = '0', R7 = '1' |     | 40  |     | 30  |

|     |                                                                              | -25 |     |     | 33  |
|-----|------------------------------------------------------------------------------|-----|-----|-----|-----|
| No. | Parameter                                                                    | Min | Max | Min | Max |
| 11  | ADS Low to CLK, to guarantee<br>WAIT DTACK output                            | 25  |     | 15  |     |
| 12  | CS to ADS Low Set-up Time                                                    | 5   |     | 5   |     |
| 13  | ADS Falling Edge to RAS Low during an Access                                 |     | 35  |     | 35  |
| 14a | Address Set-up to ADS Falling<br>Edge using the On-Chip<br>Address Latch     | 10  |     | 10  |     |
| 14b | Address Set-up to ADS Falling<br>Edge not using the On-Chip<br>Address Latch | 10  |     | 10  |     |
| 15  | Address Hold after ADS Falling<br>Edge using the On-Chip<br>Address Latch    | 8   |     | 8   |     |
| 16  | ADS Low to CAS Low<br>C9 = '0' (not delayed access)                          |     |     |     |     |
| а   | t <sub>RAH</sub> = 12ns, t <sub>ASC</sub> = 0ns                              |     | 85  |     |     |
| b   | t <sub>RAH</sub> = 12ns, t <sub>ASC</sub> = 10ns                             |     | 95  |     |     |
| C   | t <sub>RAH</sub> = 20ns, t <sub>ASC</sub> = 0ns                              |     | 95  |     |     |
| d   | t <sub>RAH</sub> = 20ns, t <sub>ASC</sub> = 10ns                             |     | 105 |     |     |
| 19  | ADS High Pulse Width                                                         | 10  |     |     |     |
| 110 | CS Low after access start                                                    | 10  |     |     |     |



, w

Figure 9. Non-Interleave - Delay CAS



|     |                                                                                        | -25 |     |     | 33  |
|-----|----------------------------------------------------------------------------------------|-----|-----|-----|-----|
| No. | Parameter                                                                              | Min | Max | Min | Max |
| 011 | WIN low to CLK Rising Edge to delay CAS (C9 = '1')                                     | 5   |     | 5   |     |
| C14 | WIN to WE                                                                              |     | 40  |     | 33  |
| C24 | CLK Rising Edge to CAS Low if delayed by WIN                                           |     | 30  |     | 30  |
| C25 | CLK Rising Edge to CASn High<br>if ECASn Low at AREQ (if delay<br>programmed by ECAS0) |     | 30  |     | 30  |

| No.  |              | -25 |     | -33 |     |
|------|--------------|-----|-----|-----|-----|
|      | Parameter    | Min | Max | Min | Max |
| C18  | CLK High     | 15  |     | 13  |     |
| C18a | CLK Low      | 15  |     | 13  |     |
| C19  | CLK Period   | 40  |     | 33  |     |
| C28  | RFCLK High   | 15  |     | 15  |     |
| C28a | RFCLK Low    | 15  |     | 15  |     |
| C29  | RFCLK Period | 40  |     | 40  |     |

Figure 10. CLK, RFCLK Timing





Figure 11. KS84C31/32 Static Column Operation Mode 1

KS84C31/32



Figure 12. KS84C31/32 Page Mode Operation Mode 1





## Figure 13. KS84C31/32 Page Mode Operation



#### Mode 0:

|     |                                                          | -25 |     |     | 33  |
|-----|----------------------------------------------------------|-----|-----|-----|-----|
| No. | Parameter                                                | Min | Max | Min | Max |
| P01 | Burst access start to PMISS low (50pF load)              |     | 30  |     | 25  |
| P02 | ECASn high setup to access start                         | 10  |     | 10  |     |
| P03 | ECASn hold from access start                             | 20  |     | 20  |     |
| P04 | Access start to CAS low if page<br>hit (ECAS hold = 0ns) | 25  |     | 25  |     |
| P05 | PMISS high from access start<br>(50pF load)              |     | 15  |     | 15  |
| P06 | RAS high from access start if page miss                  |     | 35  |     | 30  |

### Mode 0 and 1:

|     |                                                  |     | -25 |     | -25 -33 |  | 33 |
|-----|--------------------------------------------------|-----|-----|-----|---------|--|----|
| No. | Parameter                                        | Min | Max | Min | Max     |  |    |
| P1  | PMISS low from deferred access start (50pF load) |     | 15  |     | 15      |  |    |
| P2  | ECAS high width                                  | 15  | -   | 15  |         |  |    |

| Mode | 1: |
|------|----|
|      | Т  |

|     |                                                  | -25 |     | -3: |     | -33 |  |
|-----|--------------------------------------------------|-----|-----|-----|-----|-----|--|
| No. | Parameter                                        | Min | Max | Min | Max |     |  |
| P11 | Burst access start to PMISS<br>low (50pF load)   |     | 30  |     | 25  |     |  |
| P12 | ECASn high setup to access start                 | 10  |     | 10  |     |     |  |
| P13 | ECASn hold from access start                     | 20  |     | 20  |     |     |  |
| P14 | ADS low to CAS low if page hit (ECAS hold = 0ns) |     | 25  |     | 25  |     |  |
| P15 | PMISS high from access start<br>(50pF load)      |     | 15  |     | 15  |     |  |
| P16 | RAS high from access start if page miss          |     | 35  |     | 30  |     |  |

,

3



ņ

## Figure 14. KS84C31/32 Simplified Logic for Page Mode



## Figure 15. Page Mode Interface with 68020





Figure 16. 68030 Cache Fill Operation, Nibble Mode Access with 68030 Wait States Mode 1



## Nibble Mode A.C. Parameter

|     |                   | -:  | -25 |     | 33  |
|-----|-------------------|-----|-----|-----|-----|
| No. | Parameter         | Min | Max | Min | Max |
| N1  | CLK to CAS high   | 5   | 20  | 4   | 15  |
| N2  | CLK to CAS low    |     | 20  |     | 15  |
| N3  | CLK to CBACK low  |     | 18  |     | 14  |
| N4  | CLK to CBACK high |     | 18  |     | 14  |
| W4  | CLK to DTACK high |     | 30  |     | 25  |



Figure 17. 68030 — KS84C31/32 Interface



Figure 18. 68040 or Similar CPU or Cache Interface KS84C31/32 Interface Timing with Nibble Mode Burst Access





## Figure 19. 68040 - KS84C31/32 Interface







Figure 20. Mode 0, Wait State, Non-Interleave with Burst Access

|     |                                                                                                       | -25 |     |     | 33  |
|-----|-------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|
| No. | Parameter                                                                                             | Min | Max | Min | Max |
| C12 | AREQ High to RAS High                                                                                 |     | 35  |     |     |
| C13 | ECASn High to CASn High                                                                               |     | 25  |     |     |
|     | ECASN Low to CASN Low                                                                                 |     | · · |     |     |
| C21 | AREQ Rising Edge to ECAS<br>Rising Edge in order not to<br>start a Wait State                         | 20  |     |     |     |
| C25 | CLK Rising Edge to CASn High<br>if ECASn low at AREQ Rising<br>Edge (if Delay Programmed by<br>ECAS0) |     | 30  |     |     |

#### Mode 1:

|     |                                                                                 | -25 |     | -33 |     |
|-----|---------------------------------------------------------------------------------|-----|-----|-----|-----|
| No. | Parameter                                                                       | Min | Max | Min | Max |
| W11 | WAITIN Low to ADS Low to<br>Add Wait State(s) if No Wait<br>State is Programmed | 5   |     | 5   |     |
| W12 | ADS Low to DTACK Low 0T<br>from RAS Programmed<br>R2, 3 = '0', R7 = '1'         |     | 40  |     | 30  |
| W13 | ADS falling edge to WAIT Low<br>(CS must be Low)                                |     | 30  |     | 25  |
| W14 | ADS Falling Edge to WAIT Low delayed access                                     |     | 35  |     | 25  |
| W15 | CLK High to DTACK High<br>delayed access                                        |     | 35  |     | 25  |

|     |                                                                                          | -25 |     | -33 |     |
|-----|------------------------------------------------------------------------------------------|-----|-----|-----|-----|
| No. | Parameter                                                                                | Min | Max | Min | Max |
| W01 | WAITIN Low to CLK Rising<br>Edge to Add Wait State (s) if no<br>Wait State is programmed | 5   |     |     | 5   |
| W02 | CLK Rising Edge to WAIT Low (CS must be Low)                                             |     | 25  |     | 20  |
| W03 | CLK Rising Edge to WAIT Low (DTACK High)                                                 |     | 30  |     | 25  |
| W04 | CLK to DTACK Low if no wait state programmed                                             |     | 30  |     | 25  |
| W05 | CLK High to DTACK Low<br>0T Programmed                                                   |     | 35  |     | 25  |
| W1  | CLK falling edge to WAIT High                                                            |     | 30  |     | 25  |
| W2  | CLK rising or falling edge to DTACK Low                                                  |     | 30  |     | 25  |
| W3  | AREQ/ALE/ADS to DTACK High                                                               |     | 30  |     | 25  |
| W5  | CLK Rising Edge to WAIT High                                                             |     | 30  |     | 25  |
| W6  | WAITIN Low to Access Start to Add Wait State(s)                                          | 5   |     | 5   |     |
| W7  | ALE/ADS High to DTACK High<br>(WAIT Low) during Burst Access<br>(not 0T programmed)      |     | 35  |     | 25  |
| W8  | CAS Low to DTACK Low (WAIT<br>High) during Burst Access<br>(0T programmed)               |     | 35  |     | 25  |
| W9  | ECAS High to DTACK High if<br>0T programmed)                                             |     |     |     |     |



Figure 21. Wait State with  $\overline{CS}$ 



Figure 22. Mode Load



| No. | Parameter                    | -25 |     | -33 |     |
|-----|------------------------------|-----|-----|-----|-----|
|     |                              | Min | Max | Min | Max |
| M1  | Mode Address Set-up Time     | 5   |     | 5   |     |
| M2  | Mode Address Hold Time       | 5   |     | 5   |     |
| М3  | ML asserted to AREQ asserted | 10  |     | 10  |     |

| No. |                                      | -25 |     | -33 |     |
|-----|--------------------------------------|-----|-----|-----|-----|
|     | Parameter                            | Min | Max | Min | Max |
| M4  | CS asserted to AREQ asserted         | 5   |     | 5   |     |
| M5  | Mode Address Hold Time from AREQ Low | 30  |     | 30  |     |
| M6  | Mode Address Set-up Time to AREQ Low | 0   |     | 0   |     |







|     |                                                         | -25 |     | -33 |     |
|-----|---------------------------------------------------------|-----|-----|-----|-----|
| No. | Parameter                                               | Min | Max | Min | Max |
| R5  | CLK High to RFIP Low                                    |     | 35  |     | 35  |
| R6  | CLK Rising Edge to RFIP High for Pending Refresh Ending |     | 35  |     | 35  |
| R7  | CLK Rising Edge to Refresh<br>RAS Ending                |     | 30  |     | 30  |
| R9  | CLK Rising Edge to Refresh<br>RAS Starting              |     | 35  |     | 35  |
| R13 | CLK Rising Edge to RFRQ High                            |     | 35  |     | 35  |
| R14 | CLK Rising Edge to RFRQ Low                             |     | 35  |     | 35  |



# Figure 24. Refresh and Extended Refresh



|     |                                          | -25 |     | -33 |     |
|-----|------------------------------------------|-----|-----|-----|-----|
| No. | Parameter                                | Min | Max | Min | Max |
| R1  | RFSH Low Set-up to CLK<br>Rising Edge    | 5   |     | 5   |     |
| R2  | DISRFSH Low Set-up to CLK<br>Rising Edge | 15  |     | 15  |     |
| R3  | EXTDRF Set-up to CLK<br>Rising Edge      | 12  |     | 12  |     |
| R4  | CLK Rising Edge to RFIP Low              |     | 30  |     | 30  |
| R5  | AREQ High to RFIP Low                    |     | 35  |     | 35  |

|     |                                            | -25 |     | -33 |     |
|-----|--------------------------------------------|-----|-----|-----|-----|
| No. | Parameter                                  | Min | Max | Min | Max |
| R6  | CLK Rising Edge to RFIP High               |     | 35  | i   | 35  |
| R7  | CLK Rising Edge to Refresh<br>RAS Ending   |     | 30  |     | 30  |
| R9  | CLK Rising Edge to Refresh<br>RAS Starting |     | 35  |     | 35  |
| R10 | RFSH Low Pulse Width                       | 15  |     | 15  |     |

## Figure 25. Staggered Refresh





## Figure 26. Page Mode Forced Refresh





## APPENDIX

## Commonalities and Differences between the KS84C21/22 and the KS84C31/32.

#### Pin Compatibility

The KS84C31/32 are fully pin for pin compatible with the KS84C21/22.

### Functional Compatibility

Besides the differences described below which are all upgrades to the KS84C21/22, there is only one feature that is left off and that is the column increment feature. The EDRC supports access to random pages and random column if page mode is programmed. The column increment counter would be of no great benefit.

### Mode Register

The Mode Register is expanded by 3 bits (ECAS1, ECAS2 and ECAS3) to select the 68030 mode, the page mode operation and the Nibble Mode, respectively.

### Page Mode

The EDRC supports page access to random columns within a page. If the page of consecutive access cycles is different from each other, the EDRC will set the output PMISS to indicate that there is a page miss. CAS outputs are asserted deasserted by the corresponding ECAS inputs, however, CAS will be delayed from going low in case of a page miss. CAS, RAS and WE will be deasserted when a page miss is detected.

#### Static Column

The EDRC supports the faster static column access. The address latch will latch the Row address. The column address latch can either be in "fall through" or "latch" mode.

## Interleave Mode

Interleaving of memory cycles is possible only in nonpage mode operation. Interleaving is also disabled in 68030 and Nibble mode.

#### 68030

The EDRC supports the fast cache fill mode of the 68030. Up to four 32 bit words can be fetched by nibble access cycles. The handshake signals provided by the 68030 are compatible with the corresponding I/O lines provided by the EDRC. These 2 handshake signals  $\overrightarrow{CBREQ}$  and  $\overrightarrow{CBACK}$  are multiplexed with signals  $\overrightarrow{RFRQ}$  (refresh request output) and the EXTDRF (extend refresh input).

## Nibble Mode

The EDRC easily interfaces with the 68040 and other controller that can utilize the fast nibble type access.

The CAS outputs are switched in this mode during the burst access cycles by the CLK input. Individual CASs can be disabled by the appropriate ECAS input. A burst lasts four access cycles but can be terminated at any time with the AREQ input going high.

## **Operating Frequency**

The maximum operating frequency is 33 MHz on the CLK input and 20 MHz on the RFCLK input.

## Wait State Timing

The assertion of the WAIT(DTACK) output has been changed slightly. A wait state starts always when the access starts which is in mode 0 the rising edge of CLK after ALE goes high and in mode 1 at the falling edge of ADS provided that CS setup time is sufficient.

A wait state starts when an access has been requested that is  $\overline{CS}$  is asserted. In 68030 and Nibble Mode,  $\overline{CS}$  has to be asserted only for the non-burst access.

#### Column Address Hold Time During Interleaving

The column address hold time is reduced to min 25 ns and the max time is 40 ns. This allows starting a consecutive access earlier with the cycle.

### Row Address Hold Time

The Row Address hold time has been reduced to 12 and 20 ns respectively.

*PMISS Output:* This output has been added to signal that a page miss has been detected. This signal should be fed back to the AREQ input if the page mode option is selected. It also can be used to add wait states during a non-burst or burst access.



٢ Т

# Summary of AC Parameters

The leading digit indicates the following area where the specifications refer:

- Mode 0
- Mode 1

0

1

C Common м

Mode Load

|                   |                                                                                                                                                                                                               | -25 |                | -25 -33 |                | 33 |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------|---------|----------------|----|
| No.               | Parameter                                                                                                                                                                                                     | Min | Max            | Min     | Max            |    |
| - 01              | CS Low to CLK Rising Edge                                                                                                                                                                                     | 10  |                | 5       |                |    |
| 02                | ALE High to CLK Rising Edge                                                                                                                                                                                   | 15  |                | 10      |                |    |
| 04                | ALE Pulse Width                                                                                                                                                                                               | 15  |                | 10      |                |    |
| 05a               | Address Set-up to CLK Rising<br>Edge using the On-Chip<br>Address Latch                                                                                                                                       | 10  |                | 10      |                |    |
| 05b               | Address Set-up to CLK Rising<br>Edge not using the On-Chip<br>Address Latch                                                                                                                                   | 20  |                | 20      |                |    |
| 06                | Address Set-up to ALE Falling<br>Edge using the On-Chip<br>Address Latch                                                                                                                                      | 10  | -              | 10      |                |    |
| 07                | CLK Rising Edge to RAS Low                                                                                                                                                                                    |     | 35             |         | 30             |    |
| 08<br>a<br>b<br>c | CLK Rising Edge to $\overline{CAS}$ Low<br>(non-delayed access)<br>$t_{RAH} = 12ns, t_{ASC} = 0ns$<br>$t_{RAH} = 12ns, t_{ASC} = 10ns$<br>$t_{RAH} = 20ns, t_{ASC} = 0ns$<br>$t_{RAH} = 20ns, t_{ASC} = 10ns$ |     | 85<br>95<br>95 |         | 80<br>90<br>90 |    |
| 010               | CS Low after access start                                                                                                                                                                                     | 10  |                | 10      |                |    |
| 011               | WIN low to CLK Rising Edge to delay CAS (C9 = '1')                                                                                                                                                            | 5   |                | 5       |                |    |
| 012               | Address Hold Time from<br>ALE falling edge using the<br>On-Chip Address Latch                                                                                                                                 | 20  |                | 15      |                |    |
| 11                | ADS Low to CLK, to guarantee<br>WAIT DTACK output                                                                                                                                                             | 25  |                | 15      |                |    |
| 12                | CS to ADS Low Set-up Time                                                                                                                                                                                     | 5   |                | 5       |                |    |
| 13                | ADS Falling Edge to RAS Low during an Access                                                                                                                                                                  |     | 35             |         | 35             |    |
| 14a               | Address Set-up to ADS Falling<br>Edge using the On-Chip<br>Address Latch                                                                                                                                      | 10  |                | 10      |                |    |
| 14b               | Address Set-up to ADS Falling<br>Edge not using the On-Chip<br>Address Latch                                                                                                                                  | 10  |                | 10      |                |    |
| 15                | Address Hold after ADS Falling<br>Edge using the On-Chip<br>Address Latch                                                                                                                                     | 8   |                | 8       |                |    |

- Nibble Mode
- Page Mode R
  - Refresh

Ν

Ρ

w

Wait

|                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | -25 |                       |     | 33                    |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------|-----|-----------------------|
| No.              | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Min | Max                   | Min | Max                   |
| 16               | ADS Low to CAS Low<br>C9 = '0' (not delayed access)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |                       |     |                       |
| a<br>b<br>c      | $\begin{array}{l} t_{RAH} = 12ns, t_{ASC} = 0ns\\ t_{RAH} = 12ns, t_{ASC} = 10ns\\ t_{RAH} = 20ns, t_{ASC} = 0ns\\ t_{RAH} = 20ns, t_{ASC} = 0ns\\ t_{RAH} = 10ns\\ t_{RAH} = $ |     | 85<br>95<br>95        |     | -<br>-                |
| 19               | ADS High Pulse Width                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 10  | 105                   |     |                       |
| 110              | CS Low after access start                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 10  |                       |     |                       |
| C2               | Address to Q output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     | 35                    |     | 30                    |
| C3               | Row Address Hold Time,<br>t <sub>RAH</sub> = 12ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 12  |                       | 11  |                       |
| C4               | Row Address Hold Time,<br>t <sub>RAH</sub> = 20ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 20  |                       | 20  |                       |
| C5               | Column Address Set-up Time<br>t <sub>ASC</sub> = 0ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0   |                       | 0   |                       |
| C6               | Column Address Set-up Time<br>t <sub>ASC</sub> = 10ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 10  |                       | 10  |                       |
| C7               | CLK Rising Edge to RAS active after delayed access                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     | 35                    |     | 30                    |
| C8               | CLK Rising Edge to CAS active after delayed access                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |                       |     |                       |
| a<br>b<br>c<br>d | $\begin{array}{l} t_{\rm RAH} = 12 ns, \ t_{\rm ASC} = \ 0 ns \\ t_{\rm RAH} = 12 ns, \ t_{\rm ASC} = 10 ns \\ t_{\rm RAH} = 20 ns, \ t_{\rm ASC} = \ 0 ns \\ t_{\rm RAH} = 20 ns, \ t_{\rm ASC} = 10 ns \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |     | 85<br>95<br>95<br>105 | : ' | 80<br>90<br>90<br>100 |
| C12              | AREQ High to RAS High                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |     | 35                    |     | 30                    |
| C13              | ECASn High to CASn High                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |     | 25                    |     |                       |
|                  | ECASn Low to CASn Low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |     |                       |     |                       |
| C14              | WIN to WE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | 40                    |     | 33                    |
| C17              | AREQ High to CAS High                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |     | 35                    |     | 30                    |
| C18              | CLK High                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 15  |                       | 13  |                       |
| C18a             | CLK Low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 15  |                       | 13  |                       |
| C19              | CLK Period                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 40  |                       | 33  |                       |
| C20              | Column Address Hold Time<br>in Interleave                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 25  | 40                    | 25  | 40                    |
| C21              | AREQ Rising Edge to ECAS<br>Rising Edge in order not to<br>start a Wait State                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 20  |                       |     |                       |



# ENHANCED DYNAMIC RAM CONTROLLERS Preliminary

|      |                                                                                        | -1  | 25  | -33 |     |
|------|----------------------------------------------------------------------------------------|-----|-----|-----|-----|
| No.  | Parameter                                                                              | Min | Max | Min | Max |
| C22  | AREQ High to CLK Rising Edge to recognized as 1T of RAS precharge                      | 15  |     | 10  |     |
| C24  | CLK Rising Edge to CAS Low if delayed by WIN                                           |     | 30  |     | 30  |
| C25  | CLK Rising Edge to CASn High<br>if ECASn Low at AREQ (if delay<br>programmed by ECAS0) |     | 30  |     | 30  |
| C28  | RFCLK High                                                                             | 15  |     | 15  |     |
| C28a | RFCLK Low                                                                              | 15  |     | 15  |     |
| C29  | RFCLK Period                                                                           | 40  |     | 40  |     |
| M1   | Mode Address Set-up Time                                                               | 5   |     | 5   |     |
| M2   | Mode Address Hold Time                                                                 | 5   |     | 5   |     |
| M3   | ML asserted to AREQ asserted                                                           | 10  |     | 10  |     |
| M4   | CS asserted to AREQ asserted                                                           | 5   |     | 5   |     |
| M5   | Mode Address Hold Time from AREQ Low                                                   | 30  |     | 30  |     |
| M6   | Mode Address Set-up Time to AREQ Low                                                   | 0   |     | 0   |     |
| N1   | CLK to CAS high                                                                        | 5   | 20  | 4   | 15  |
| N2   | CLK to CAS low                                                                         |     | 20  |     | 15  |
| N3   | CLK to CBACK low                                                                       |     | 18  |     | 14  |
| N4   | CLK to CBACK high                                                                      |     | 18  |     | 14  |
| P01  | Burst access start to PMISS low (50pF load)                                            |     | 30  |     | 25  |
| P02  | ECASn high setup to access start                                                       | 10  |     | 10  |     |
| P03  | ECASn hold from access start                                                           | 20  |     | 20  |     |
| P04  | Access start to $\overline{CAS}$ low if page<br>hit ( $\overline{ECAS}$ hold = 0 ns)   | 25  |     | 25  |     |
| P05  | PMISS high from access start<br>(50pF load)                                            |     | 15  |     | 15  |
| P06  | RAS high from access start if page miss                                                |     | 35  |     | 30  |
| P1   | PMISS low from deferred access start (50pF load)                                       |     | 15  |     | 15  |
| P2   | ECAS high width                                                                        | 15  |     | 15  |     |
| P11  | Burst access start to PMISS<br>low (50pF load)                                         |     | 30  |     | 25  |

|     |                                                                                          |     | 25  | -33 |     |  |
|-----|------------------------------------------------------------------------------------------|-----|-----|-----|-----|--|
| No. | Parameter                                                                                | Min | Max | Min | Max |  |
| P12 | ECASn high setup to access start                                                         | 10  |     | 10  |     |  |
| P13 | ECASn hold from access start                                                             | 20  |     | 20  |     |  |
| P14 | $\overline{ADS}$ low to $\overline{CAS}$ low if page hit (ECAS hold = 0 ns)              |     | 25  |     | 25  |  |
| P15 | PMISS high from access start<br>(50pF load)                                              |     | 15  |     | 15  |  |
| P16 | RAS high from access start if page miss                                                  |     | 35  |     | 30  |  |
| R1  | RFSH Low Set-up to CLK<br>Rising Edge                                                    | Š   |     | 5   |     |  |
| R2  | DISRFSH Low Set-up to CLK<br>Rising Edge                                                 | 15  |     | 15  |     |  |
| R3  | EXTDRF Set-up to CLK<br>Rising Edge                                                      | 12  |     | 12  |     |  |
| R4  | CLK Rising Edge to RFIP Low                                                              |     | 30  |     | 30  |  |
| R5  | AREQ High to RFIP Low                                                                    |     | 35  |     | 35  |  |
| R6  | CLK Rising Edge to RFIP High                                                             |     | 35  |     | 35  |  |
| R7  | CLK Rising Edge to Refresh<br>RAS Ending                                                 |     | 30  |     | 30  |  |
| R9  | CLK Rising Edge to Refresh<br>RAS Starting                                               |     | 35  |     | 35  |  |
| R10 | RFSH Low Pulse Width                                                                     | 15  |     | 15  |     |  |
| R13 | CLK Rising Edge to RFRQ High                                                             |     | 35  |     | 35  |  |
| R14 | CLK Rising Edge to RFRQ Low                                                              |     | 35  |     | 35  |  |
| W01 | WAITIN Low to CLK Rising<br>Edge to Add Wait State (s) if no<br>Wait State is programmed | 5   |     |     | 5   |  |
| W02 | CLK Rising Edge to WAIT Low<br>(CS must be Low)                                          |     | 25  |     | 20  |  |
| W03 | CLK Rising Edge to WAIT Low<br>(DTACK High)                                              |     | 30  |     | 25  |  |
| W04 | CLK to DTACK Low if no wait state programmed                                             |     | 30  |     | 25  |  |
| W05 | CLK High to DTACK Low<br>0T Programmed                                                   |     | 35  |     | 25  |  |
| W1  | CLK falling edge to WAIT High                                                            |     | 30  |     | 25  |  |
| W2  | CLK rising or falling edge to<br>DTACK Low                                               |     | 30  |     | 25  |  |
| W3  | ABEO/ALE/ADS to DTACK High                                                               |     | 30  |     | 25  |  |



3

# ENHANCED DYNAMIC RAM CONTROLLERS Preliminary

|     |                                                                                     | -:  | 25  | -33 |     |  |
|-----|-------------------------------------------------------------------------------------|-----|-----|-----|-----|--|
| No. | Parameter                                                                           | Min | Max | Min | Max |  |
| W4  | CLK to DTACK High                                                                   |     | 30  | 1.1 | 25  |  |
| W5  | CLK Rising Edge to WAIT High                                                        |     | 30  |     | 25  |  |
| W6  | WAITIN Low to Access Start to<br>Add Wait State(s)                                  | 5   |     | - 5 |     |  |
| W7  | ALE/ADS High to DTACK High<br>(WAIT Low) during Burst Access<br>(not 0T programmed) |     | 35  |     | 25  |  |
| W8  | CAS low to DTACK Low (WAIT<br>High) during Burst Access<br>(0T programmed)          |     | 35  |     | 25  |  |
| W9  | ECAS high to DTACK high if                                                          |     |     |     |     |  |

|     |                                                                                 |     | 25  | -33 |     |
|-----|---------------------------------------------------------------------------------|-----|-----|-----|-----|
| No. | Parameter                                                                       | Min | Max | Min | Max |
| W11 | WAITIN Low to ADS Low to<br>Add Wait State(s) if No Wait<br>State is Programmed | 5   |     | 5   |     |
| W12 | ADS Low to DTACK Low 0T<br>from RAS Programmed<br>R2, 3 = '0', R7 = '1'         |     | 40  |     | 30  |
| W13 | ADS falling edge to WAIT Low<br>(CS must be Low)                                |     | 30  |     | 25  |
| W14 | ADS Falling Edge to WAIT Low delayed access                                     |     | 35  |     | 25  |
| W15 | CLK High to DTACK High delayed access                                           |     | 35  |     | 25  |



## PACKAGE DIMENSIONS

The Samsung KS84CXX DRAM Controllers are available in two packages. The KS84C31 68-Pin PLCC package is shown in Figure 27, while the 84-Pin version is shown in Figure 28.

### Figure 27. 68-Pin PLCC Package

Figure 28. 84-Pin PLCC Package





# **ORDERING INFORMATION AND PRODUCT CODE**



SAMSUNG products are designated by a Product Code. When ordering, please refer to products by their full code. For unusual, and/or specific packaging or processing requirements not covered by the standard product line, please contact the SAMSUNG MOS Product Group.



# KS85C30

# SERIAL COMMUNICATION CONTROLLER Preliminary

## **PRODUCT FEATURES**

- 6, 8, and 10 MHz operation
- Low power CMOS
- Pin compatible to NMOS versions
- High speed 2.5M bit/sec channels
- Two independent, full-duplex channels, each with separate crystal oscillator, baud rate generator and Digital PLL
- Multi-protocol operation, programmable for NRZ, NRZI or FM data encoding
- Asynchronous mode with programmable clock factor
- Synchronous mode with internal or external character synchronization
- Break detection and generation
- Parity, overrun, and framing error detection
- Local loopback and auto echo modes
- Supports T1 digital trunk
- Enhanced DMA support

### **PRODUCT OVERVIEW**

The KS85C30 CMOS Serial Communications Controller (SCC) is an enhanced CMOS version of the industry standard NMOS SCC. It is a dual channel, multi-protocol data communications peripheral that easily interfaces to CPU's with non-multiplexed address/data buses. The programming flexibility of the internal registers allows the SCC to be configured to satisfy a wide variety of serial communication applications. The many on-chip features such as baud rate generators, digital phase locked loops, and crystal oscillators dramatically reduce the need for external logic. Additional features including a 10 X 19-bit status FIFO and 14-bit byte counter were added to support high speed SDLC transers using DMA controllers.

The SCC handles asynchronous formats, synchronous byte-oriented protocols such as IBM Bisync, and synchronous bit-oriented protocols such as HDLC and IBM SDLC. This versatile device supports virtually any serial data transfer application (cassette, diskette, tape drives etc.). The advanced CMOS process offers lower power consumption, higher performance, and superior noise immunity.

The device can generate and check CRC codes in any synchronous mode and can be programmed to check data integrity in various modes. The SCC also has facilities for modem controls in both channels. In applications where these controls are not needed the modem controls can be used for general-purposes I/O. The daisy-chain interrupt hierarchy is also supported.





# KS85C30







Figure 2b: 40-PIN DIP CONFIGURATION



349

## TABLE 1a: 40-Pin DIP Pin Assignment

| Pin# | Pin Name       | Pin# | Pin Name        | Pin# | Pin Name | Pin# | Pin Name | Pin# | Pin Name | Pin # | Pin Name       |
|------|----------------|------|-----------------|------|----------|------|----------|------|----------|-------|----------------|
| 1    | D,             | 8    | INTACK          | 15   | TxDA     | 22   | CTSB     | 29   | SYNCB    | 36    | RD             |
| 2    | D <sub>3</sub> | 9    | V <sub>cc</sub> | 16   | DTR/REQA | 23   | RTSB     | 30   | W/REQA   | 37    | D <sub>6</sub> |
| 3    | D <sub>5</sub> | 10   | W/REQA          | 17   | RTSA     | 24   | DTR/REQB | 31   | GND      | 38    | D4             |
| 4    | D,             | 11   | SYNCA           | 18   | CTSA     | 25   | TxDB     | 32   | D/C      | 39    | D <sub>2</sub> |
| 5    | INT            | 12   | RTxCA           | 19   | DCDA     | 26   | TRxCB    | 33   | CE       | 40    | D <sub>o</sub> |
| 6    | IEO            | 13   | RxDA            | 20   | PCLK     | 27   | RxDB     | 34   | A/B      |       |                |
| 7    | IEI            | 14   | TRxCA           | 21   | DCDB     | 28   | RTxCB    | 35   | WR       |       |                |

# Table 1b: 44-Pin PLCC Pin Assignment

| Pin# | Pin Name       | Pin# | Pin Name | Pin# | Pin Name | Pin# | Pin Name | Pin# | Pin Name | Pin# | Pin Name       |
|------|----------------|------|----------|------|----------|------|----------|------|----------|------|----------------|
|      |                |      |          |      |          |      |          |      |          |      |                |
| 1    | Do             | 9    | INTACK   | 17   | NC       | 25   | CTSB     | 33   | SYNCB    | 41   | RD             |
| 2    | D,             | 10   | +5V      | 18   | NC       | 2    | RTSB     | 34   | W/REQB   | 42   | D <sub>4</sub> |
| 3    | D3             | 11   | W/REQA   | 19   | DTR/REQA | 27   | DTR/REQB | 35   | GND      | 43   | D4             |
| 4    | D <sub>s</sub> | 12   | SYNCA    | 20   | RTSA     | 28   | NC       | 36   | NC       | 44   | D <sub>2</sub> |
| 5    | D,             | 13   | RTxCA    | 21   | CTSA     | 29   | TxDB     | 37   | D/C      |      |                |
| 6    | INT            | 14   | RxDA     | 22   | DCDA     | 30   | TRxCB    | 38   | ĈE       |      |                |
| 7    | IEO            | 15   | TRxCA    | 23   | PCLK     | 31   | RxDB     | 39   | A/B      |      |                |
| 8    | IEI            | 16   | TxDA     | 24   | DCDB     | 32   | RTxCB    | 40   | WR       |      | 1              |



## Table 1 c: PIN DESCRIPTIONS

| Symbol                          | Туре | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A/B                             | I    | Channel A/Channel B : This signal selects the channel in which the read or write operation occurs.                                                                                                                                                                                                                                                                                                                                     |
| CE                              | I    | Chip Enable: This signal selects the SCC for a read or write operation.                                                                                                                                                                                                                                                                                                                                                                |
| CTSA, CTSB                      | I    | Clear To Send: If these pins are programmed as Auto Enables, a Low on the inputs enables the<br>respective transmitters. If not programmed as Auto Enables, they may be used as general-<br>purpose inputs. Both inputs are Schmitt-trigger buffered to accommodate slow rise-time signals.<br>The SCC detects pulses on these pins and can interrupt the CPU on both logic level transitions.                                         |
| D <sub>0</sub> - D <sub>7</sub> | 1/0  | Data Bus (3-state): These lines carry data and commands to and from the SCC.                                                                                                                                                                                                                                                                                                                                                           |
| D/C                             | I    | Data/Control Select: This signal defines the type of information transferred to or from the SCC.<br>A High means data is transferred; a Low indicates a command.                                                                                                                                                                                                                                                                       |
| DCDA, DCDB                      | I.   | Data Carrier Detect: These pins function as receiver enables if they are programmed for Auto Enables; otherwise they may be used as general-purpose input pins. Both pins are Schmitt-trigger buffered to accommodate slow rise-time signals. The SCC detects pulses on these pins and can interrupt the CPU on both logic level transitions.                                                                                          |
| DTR/REQA<br>DTR/REQB            | 0    | Data Terminal Ready/Request: These outputs follow the state programmed into the DTR bit. They can also be used as general-purpose outputs or as Request lines for a DMA controller.                                                                                                                                                                                                                                                    |
| ίΕΙ<br>·                        | 1    | Interrupt Enable In: IEI is used with IEO to form an interrupt daisy-chain when there is more than<br>one interrupt driven device. A High IEI indicates that no other higher priority device has an<br>interrupt under service or is requesting an interrupt.                                                                                                                                                                          |
| IEO                             | 0    | Interrupt Enable Out: IEO is High only if IEI is High and the CPU is not servicing an SCC<br>interrupt or the SCC is not requesting an interrupt (Interrupt Acknowledge cycle only). IEO is<br>connected to the next lower priority device's IEI input and this inhibits interrupts from lower<br>priority devices.                                                                                                                    |
| ĪNT                             | 0    | Interrupt Request: This signal is activated when the SCC requests an interrupt.                                                                                                                                                                                                                                                                                                                                                        |
| INTACK                          | I    | Interrupt Acknowledge: This signal indicates an active Interrupt Acknowledge cycle. During this cycle, the SCC interrupt daisy chain settles. When RD becomes active, the SCC places an interrupt vector on the data bus (if IEI is High). INTACK is latched by the rising edge of PCLK.                                                                                                                                               |
| PCLK                            | 1.   | <b>Clock:</b> This is the master SCC clock used to synchronize internal signals. PCLK is a TTL level signal. PCLK is not required to have any phase relationship with the master system clock.                                                                                                                                                                                                                                         |
| RD                              | 1    | Read: This signal indicates a read operation and when the SCC is selected, enables the SCC's<br>bus drivers. During the Interrupt Acknowledge cycle, this signal gates the interrupt vector onto<br>the bus if the SCC is the highest priority device requesting an interrupt.                                                                                                                                                         |
| RTSA, RTSB                      | 0    | Request to Send: When the Request To Send (RTS) bit in Write Register 5 (Figure 10) is set, the<br>RTS signal goes Low. When the RTS bit is reset in Asynchronous mode and Auto Enable is on,<br>the signal goes High after the transmitter is empty. In Synchronous mode or in Asynchronous<br>mode with Auto Enable off, the RTS pin strictly follows the state of the RTS bit. Both pins can be<br>used as general-purpose outputs. |



# Table 1 c: PIN DESCRIPTIONS con't

| Symbol           | Туре | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RTXCA, RTXCB     | ł    | Receive/Transmit Clocks: These pins can be programmed in several different modes of<br>operation. In each channel RTxC may supply the receive clock, the transmit clock, the clock for<br>the baud rate generator, or the clock for the Digital Phase-Locked Loop. These pins can also be<br>programmed for use with the respective SYNC pins as a crystal oscillator. The receive clock may<br>be 1, 16, 32, or 64 times the data rate in Asynchronous modes.                                         |
| RxDA, RxDB       | I    | Receive Data: These inputs signals receive serial data at standard TTL levels.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| SYNCA, SYNCB     | I/O  | Synchronization: These pins can act either as inputs, outputs, or part of the crystal oscillator<br>circuit. In the Asynchronous Receive mode (crystal oscillator option not selected), these pins are<br>inputs similar to CTS and DCD. In this mode, transitions on these lines affect the state of the<br>Synchronous/Hunt status bits in Read Register 0 (Figure 9) but have no other function.                                                                                                    |
|                  |      | In external Synchronization mode with the crystal oscillator not selected, these lines also act as<br>inputs. In this mode, SYNC must be driven Low two receive clock cycles after the last bit in the<br>synchronous character is received. Character assembly begins on the rising edge of the receive<br>clock immediately preceding the activation of SYNC.                                                                                                                                        |
|                  |      | In the Internal Synchronization mode (Monosync and Bisync) with the crystal oscillator<br>not selected, these pins act as outputs and are active only during the part of the receive clock<br>cycle in which synchronous characters are recognized. The synchronous condition is not<br>latched, so these outputs are active each time a synchronization pattern is recognized<br>(regardless of character boundaries). In SDLC mode, these pins act as outputs and are valid on<br>receipt of a flag. |
| TRxCA, TRxCB     | I/O  | Transmit/Receive Clocks: These pins can be programmed in several different modes of<br>operation. TRxC may supply the receive clock or the transmit clock in the input mode or supply<br>the output of the Digital Phase-Locked Loop, the crystal oscillator, the baud rate generator, or the<br>transmit clock in the output mode.                                                                                                                                                                    |
| TxDA, TxDB       | 0    | Transmit Data: These output signals transmit serial data at standard TTL levels.                                                                                                                                                                                                                                                                                                                                                                                                                       |
| V <sub>DD</sub>  |      | Power: 5V±5% DC Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| V <sub>ss</sub>  |      | Ground: 0V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| WR               | 1    | Write: When the SCC is selected, this signal indicates a write operation. The coincidence of RD and WR is interpreted as a reset.                                                                                                                                                                                                                                                                                                                                                                      |
| W/REQA<br>W/REQB | 0    | Walt/Request: Open-drain when programmed for a Wait function, driven High<br>or Low when programmed for a Request function. These dual-purpose outputs may be<br>programmed as Request lines for a DMA controller or as Wait lines to synchronize the CPU to the<br>SCC data rate. The reset state is Wait.                                                                                                                                                                                            |



## **OPERATIONAL DESCRIPTION**

The functional capabilities of the SCC can be described from two different points of view; as a data communications device, it transmits and receives data in a wide variety of data communications protocols; as a microprocessor peripheral, the SCC offers valuable features such as vectored interrupts, polling, and simple handshake capability.

## **Data Communications Capabilities**

The SCC provides two independent full-duplex channels programmable for use in any common Asynchronous or Synchronous data communication protocol. Figure 3 and the following description briefly detail these protocols.

## Asynchronous Modes

Transmission and reception can be accomplished independently on each channel with five to eight bits per character, plus optional even or odd parity. The transmitters can supply one, one-and-one-half, or two stop bits per character and can provide a break output at any time. The receiver break-detection logic interrupts the CPU both at the start and at the end of a received break. Reception is protected from spikes by transient spike-rejection mechanism that checks the signal one-half a bit time after Low level is detected on the receive data input. If the Low does not persist (as in the case of transient), the character assembly process does not start.

Framing errors and overrun errors are detected and buffered together with partial character on which they occur. Vectored interrupts allow fast servicing or error conditions using dedicated routines. Furthermore, a built-in checking process avoids the interpretation of a framing error as a new start bit: a framing error results in the addition of onehalf a bit time to the point at which the search for the next start bit begins.





The SCC does not require symmetric transmit and receive clock signals, thus allowing use of a wide variety of clock sources. The transmitter and receiver can handle data at a rate of 1, 1/16, 1/32, or 1/64 of the clock inputs. In Asynchronous modes, SYNC may be programmed as an input used for functions such as monitoring a ring indicator.

### Synchronous Modes

The SCC supports both byte-oriented and bit-oriented synchronous communication. Synchronous byte-oriented protocols can be handled in several modes, allowing character synchronization with a 6-bit or 8-bit synchronous character (Monosync), any 12-bit synchronization pattern (Bisync), or with an external synchronous signal. Leading sync characters can be removed without interrupting the CPU.

Five- or 7-bit synchronous characters are detected with 8or 16-bit patterns in the SCC by overlapping the larger pattern across multiple incoming synchronous characters as shown in Figure 4.

CRC checking for Synchronous byte-oriented modes is delayed by one character time so that the CPU may disable CRC checking on specific characters. This permits the implementation of protocols such as IBM Bysinc.

Both CRC-16 ( $X^{16} + X^{15} + X^2 + 1$ ) and CCITT ( $X^{16} + X^{12} + X^5 + 1$ ) error checking polynomials are supported. Either polynomial may be selected in all Synchronous modes. Users may preset the CRC generator and checker to all 1s or all 0s. The SCC also provides a feature that automatically transmits CRC data when no other data is available for transmission. This allows for high speed transmissions under DMA control, with no need for CPU intervention at the end of a message. When there is no data or CRC to send in Synchronous modes, the transmitter inserts 6-, 8-, or 16-bit synchronous characters, regardless of the programmed character length.

The SCC supports Synchronous bit-oriented protocols, such as SDLC and HDLC, by performing automatic flag sending, zero insertion, and CRC generation. A special command can be used to abort a frame in transmission. At the end of a message, the SCC automatically transmits the CRC and trailing flag when the transmitter underruns. The transmitter may also be programmed to send an idle line consisting of continuous flag characters or a steady marking condition.







# KS85C30

# SERIAL COMMUNICATION CONTROLLER Preliminary

If a transmit under run occurs in the middle of a message, as external/status interrupt warns the CPU of this status change so that an abort may be issued. The SCC may also be programmed to send an abort itself in case of an underrun, relieving the CPU of this task. One to eight bits per character can be sent, allowing reception of a message with no prior information about the character structure in the information field of a frame.

The receiver automatically acquires synchronization on the leading flag of a frame in SDLC or HDLC and provides a synchronization signal on the SYNC pin (an interrupt can also be programmed). The receiver can be programmed to search for frames addressed by a single byte (or four bits within a byte) of a user-selected address or to a global broadcast address. In this mode, frames not matching either the user-selected or broadcast address are ignored. The number of address bytes can be extended under software control. For receiving data, an interrupt on the first received character, or an interrupt on every character, or on special condition only (end-of-frame) can be selected. The receiver automatically deletes all 0s inserted by the transmitter during character assembly. CRC is also calculated and is automatically checked to validate frame transmission. At the end of transmission, the status of a received frame is available in the status registers. In SDLC mode, the SCC must be programmed to use the SDLC CRC polynomial, but the generator and checker may be preset to all 1s or all 0s. The CRC is inverted before transmission and the receiver checks against the bit pattern 0001110100001111.

NRZ, NRZI or FM coding may be used in any 1x mode. The parity options available in Asynchronous modes are available in Synchronous modes.

The SCC can be conveniently used under DMA control to provide high speed reception or transmission. In reception, for example the SCC can interrupt the CPU when the first character of a message is received. The CPU then enables the DMA to transfer the message to memory. The SCC then issues an end-of-frame interrupt and the CPU can check the status of the received message. Thus, the CPU is freed for other service while the message is being received. The CPU may also enable the DMA first and have the SCC interrupt only on end-of-frame. This procedure allows all data to be transferred via the DMA.

## SDLC Loop Mode

The SCC supports SDLC Loop mode in addition to normal SDLC. In an SDLC Loop, there is a primary controller station that manages the message traffic flow on the loop and any number of secondary stations. In SDLC Loop mode, the SCC performs the functions of a secondary station while an SCC operating in regular SDLC mode can act as a controller (Figure 5).



Figure 5 : AN SDLC LOOP

A secondary station in an SDLC Loop is always listening to the messages being sent around the loop, and in fact must pass these messages to the rest of the loop by re-transmitting them with one-bit-time delay. The secondary station can place its own message on the loop only at specific times. The controller signals that secondary stations may transmit messages by sending a special character, called an EOP (End of Poll), around the loop. The EOP character is the bit pattern 11111110. Because of zero insertion during messages, this bit pattern is unique and easily recognized.

When a secondary station has a message to transmit and recognizes an EOP on the line, it changes the last binary 1 of the EOP to a 0 before transmission. This has the effect of turning the EOP into a flag sequence. The secondary station now places its message on the loop and terminates the message with an EOP. Any secondary stations further down the loop with messages to transmit can then append their messages to the message of the first secondary stations by the same process. Any secondary stations messages and are prohibited from placing message son the loop (except upon recognizing an EOP).

SDLC Loop mode is a programmable option in the SCC. NRZ, NRZI, and FM coding may all be used in SDLC Loop mode.

## **Baud Rate Generator**

Each channel in the SCC contains a programmable baud rate generator. Each generator consists of two 8-bit time constant registers that form a 16-bit time constant, a 16-bit down counter, and a flip-flop on the output producing a square wave. On startup, the flip-flop on the output is set in a High state, the value in the time constant register is loaded into the counter, and the counter starts counting down. The output of the baud rate generator toggle upon reaching 0, the value in the time constant register is loaded into the counter, and the process is repeated. The time constant may be changed at any time, but the new value does not take effect until the next load of the counter.



The output of the baud rate generator may be used as either the transmit clock, the receive clock, or both. It can also drive the Digital Phase-Locked Loop (see next section).

If the receive clock or transmit clock is not programmed to come from the TRxC pin, the output of the baud rate generator may be echoed out via the TRxC pin.

The following formula relates the time constant to the baud rate where PCLK or RTxC is the baud rate generator input frequency in Hz. The clock mode is 1, 16, 32, or 64 as selected in Write Register 4, bits D6 and D7. Synchronous operation modes should select 1 and Asynchronous should select 16, 32, or 64.

|                 | PCLK or RTxC Frequency   |     |  |  |  |
|-----------------|--------------------------|-----|--|--|--|
| nine constant = | 2(Baud Rate)(Clock Mode) | - 2 |  |  |  |

## **Digital Phase-Locked Loop**

The SCC contains a Digital Phase-Locked Loop (DPLL) to recover clock information from a data stream with NRZI or FM encoding. The DPLL is driven by a clock that is nominally 32 (NRZI) or 16 (FM) times the data rate. The DPLL uses this clock, along with the data stream, to construct a clock for the data. This clock may then be used as the SCC receive clock, the transmit clock, or both.

For NRZI encoding, the DPLL counts the 32x clock to create nominal bit times. As the 32x clock is counted, the DPLL is searching the incoming data stream for edges (either 1 to 0 or 0 to 1). Whenever an edge is detected, the DPLL makes a count adjustment (during the next counting cycle), producing a terminal count closer to the center of the bit cell.

For FM encoding, the DPLL still counts from 0 to 31, but with a cycle corresponding to two bit times. When the DPLL is locked, the clock edges in the data stream should occur between counts 15 and 16 and between counts 31 and 0. The DPLL looks for edges only during a time centred on the 15 and 16 counting transition.

The 32x clock for the DPLL can be programmed to come from either the RTxC input or the output of the baud rate generator. The DPLL output may be programmed to be echoed out of the SCC via the TRxC pin (if this pin is not being used as an input).

## **Data Encoding**

The SCC may be programmed to encode and decode the serial data in four different ways (Figure 6). In NRZ encoding, a 1 is represented by a High level and a 0 is represented by a Low level. In NRZI encoding, a 1 is represented by no change in level and a 0 is represented by a change in level. In FM1 (more properly, bi-phase mark), a transition occurs at the beginning of every bit cell. A 1 is represented by an additional transition at the center of the bit cell and a 0 is represented by no additional transition at the center of the bit cell. In FM0 (bi-phase space), a transition occurs at the beginning a every bit cell. A 0 is represented by an additional transition at the center of the bit cell, and a 1 is represented by no additional transition at the center of the bit cell. In addition to these four methods, the SCC can be used to decode Manchester (bi-phase level) data by using the DPLL in the FM mode and programming the receiver for NRZ data. Manchester encoding always produces a transition at the center of the bit cell. If the transition is 0 to 1, the bit is a 0. If the transition is 1 to 0, the bit is a 1.



## Figure 6 : DATA ENCODING METHODS

### Auto Echo and Local Loopback

The SCC is capable of automatically echoing everything it receives. This feature is useful mainly in Asynchronous modes, but works in Synchronous and SDLC modes as well. In Auto Echo mode, TxD is RxD. Auto Echo mode can be used with NRZI or FM encoding with no additional delay, because the data stream is not decoded before re-transmission. In Auto Echo mode, the CTS input is ignored as a transmitter enable (although transitions on this input can still cause interrupts if programmed to do so). In this mode, the transmitter is actually bypassed and the programmer is responsible for disabling transmitter interrupts and WAIT/ REQUEST on transmit.

The SCC is also capable of local loopback. In this mode TxD is RxD, just as in Auto Echo mode. However, in Local Loopback mode, the internal transmit data is tied to the internal receive data and  $\underline{RxD}$  is <u>ignored</u> (except to be echoed out via TxD). The CTS and DCD inputs are also ignored as transmit and receive enables. However, transitions on these inputs can still cause interrupts. Local Loopback works in Asynchronous, Synchronous and SDLC modes with NRZ, NRZI or FM coding of the data stream.

## I/O Peripheral Interface Capabilities

The SCC offers the choice of Polling, Interrupt (vectored or nonvectored), and Block Transfer modes to transfer data, status, and control information to and from the CPU. The Block Transfer mode can be implemented under CPU or DMA control.



## Poiling

All interrupts are disabled. Three status registers in the SCC are automatically updated whenever any function is performed. For example, end-of-frame in DSLC mode sets a bit in one of these status registers. The idea behind polling is for the CPU to periodically read a status register until the register contents indicate the need for date to be transferred. Only one register needs to be read; depending on its contents, the CPU either writes data, reads data, or continues. Two bits in the register indicate the need for data transfer. An alternative is a poll of the Interrupt. The status for both channels resides in one register.

## Interrupts

When <u>an SCC</u> responds to an Interrupt Acknowledge signal (INTACK) from the CPU, an interrupt vector may be placed on the data bus. This vector is written in WR2 and may be read in RR2A or RR2B (Figures 9 and 10).

To speed interrupt response time, the SCC can modify three bits in this vector to indicate status. If the vector is read in Channel A, status is never included; if it is read in Channel B, status is always included.

Each of the six sources of interrupts in the SCC (Transmit, Receive, and External/Status interrupts in both channels) has three bits associated with the interrupt source: Interrupt Pending (IP), Interrupt Under Service (IUS), and Interrupt Enable (IE). Operation the IE bit is straightforward. If the IE bit is set for a given interrupt source, then that source can request interrupts. The exception is when the MIE (Master Interrupt Enable) bit in WR9 is reset and no interrupts may be requested. The IE bits are write only.

The other two bits are related to the interrupt priority chain (Figure 7). As a microprocessor peripheral, the SCC may request an interrupt only when no higher priority device is requestion gone, e.g., when IEI is High. If the device in question requests an interrupt, it pulls down INT. The CPU then responds with INTACK, and the interrupting device places the vector on the data bus.

In the SCC, the IP bit signals a need for interrupt servicing. When an IP bit is 1 and the IEI input is High, the INT output is pulled Low, requesting an interrupt. In the SCC, if the IE bit is not set by enabling interrupts, then the IP for that source can never be set. The IP bits are readable in RR3A.

The IUS bits signal that an interrupt request is being serviced. If an IUS is set, all interrupt sources of lower priority in the SCC and external to the SCC are prevented from requesting interrupts. The internal interrupt sources are inhibited by the state of the internal daisy chain, while lower priority devices are inhibited by the IEO output of the SCC being pulled Low and propagated to subsequent peripherals. An IUS bit is set during an Interrupt Acknowledge cycle if there are no higher priority devices requesting interrupts.

There are three types of interrupts: Transmit, Receive, and External/Status. Each interrupt type is enabled under program control with Channel A having higher priority than Channel B, and with Receiver, Transmit and External/ Status interrupts prioritized in that order within each channel. When the Transmit interrupt is enable, the CPU is interrupted when the transmit buffer becomes empty. (This implies that the transmitter must have had a data character written into it so that it can become empty.) When enabled, the received can interrupt the CPU in one of three ways:

- Interrupt on First Receive Character or Special Receive Condition.
- Interrupt on All Receive Characters or Special Receive Condition.
- Interrupt on Special Receive Condition Only.

Interrupt on First Character or Special Condition and Interrupt on Special Condition Only are typically used with the Block Transfer mode. A Special Receive Condition is one of the following: receiver overrun, framing error in Asynchronous mode, end-of-frame in SDLC mode and, optionally, a parity error. The Special Receive Condition interrupt is different from an ordinary receive character



Figure 7 : INTERRUPT SCHEDULE



available interrupt only in the status placed in the vector during the Interrupt Acknowledge cycle. In (Interrupt on First Receive Character, an interrupt can occur from Special Receive Conditions any time after the first receive character interrupt.

The main function of the External/Status interrupt is to monitor the signal transitions of the CTs, DCD, and SYNC pins; however, an External/Status interrupt is also caused by a Transmit Underrun condition, or a zero count in the baud rate generator, or by the detection of a Break (Asynchronous mode), Abort (SDLC mode) or EOP (SDLC Loop mode) sequence in the data stream. The interrupt caused by the Abort or EOP has a special feature allowing the SCC to interrupt when the Abort or EOP sequence is detected or terminated. This feature facilitates the proper termination of the current message, correct initialization of the next message, and the accurate timing of the Abort condition in external logic in SDLC mode. In SDLC Loop mode, this feature allows secondary stations to recognize the wishes of the primary station to regain control of the loop during a poll sequence.

### **CPU/DMA Block Transfer**

The SCC provides a Block Transfer mode to accommodate CPU block transfer functions and DMA controllers. The Block Transfer mode uses the WAIT/REQUEST output in conjunction with the Wait/Request bits in WR1. The WAIT/REQUEST output can be defined under software control as a WAIT line in the CPU Block Transfer mode or as a REQUEST line in the DMA Block Transfer mode.

To a DMA controller, the SCC REQUEST output indicates that the SCC is not ready to transfer data to or from memory. To the CPU, the WAIT line indicates that the SCC is not ready to transfer data, thereby requesting that the CPU extend the I/O cycle. The DTR/REQUEST line allows full-duplex operation under DMA control.



## ARCHITECTURE

The SCC internal structure includes two full-duplex channels, two baud rate generators, internal control and interrupt logic, and a bus interface to a nonmultiplexed bus. Associated with each channel are a number of read and write registers for mode control and status information, as well as logic necessary to interface to modems or other external devices (Figure 1).

The logic for both channels provides formats, synchronization, and validation for data transferred to and from the channel interface. The modem control inputs are monitored by the control logic under program control. All of the modem control signals are general-purpose in nature and can optionally but used for functions other than modem control.

The register set for each channel includes ten control (write) registers, two sync-character (write) registers, and four status (read) registers. In addition, each baud rate generator has two (read/write) registers for holding the time constant that determines the baud rate. Finally, associated with the interrupt logic is a write register for the interrupt vector accessible through either channel, a write only Master Interrupt Control register and three read registers: one containing the vector with status information (Channel B only), one containing the vector without status (Channel A only), and one containing the Interrupt Pending bits (Channel A only).

The registers for each channel are designated as follows:

WRO-WR15-Write Registers 0 through 15.

RR0-RR3, RR10, RR12, RR15 — Read Registers 0 through 3, 10, 12, 13, 15.

Table 9 lists the functions assigned to each read or write register. The SCC contains only one WR2 and WR9, but they can be accessed by either channel. All other registers are paired (one for each channel).

## Data Path

The transmit and receive data path illustrated in (Figure 8) is identical for both channels. The receiver has three 80-bit buffer registers in a FIFO arrangement, in addition to the 8-bit receive shift register. This scheme creates additional time for the CPU to service an interrupt at the beginning of a block of high speed data. Incoming data is routed through one of several paths (data or CRC) depending on the selected mode (the character length in Asynchronous modes also determines the data path).

The transmitter has an 8-bit Transmit Data buffer register loaded from the internal data bus and a 20 bit Transmit Shift register than can be loaded either from the synchronous character registers or from the Transmit Data register. Depending on the operational mode, outgoing data is routed through one of four main paths before it is transmitted from the Transmit Data output (TxD).

| Register    | Function                                                                                 |  |  |  |  |
|-------------|------------------------------------------------------------------------------------------|--|--|--|--|
| Read        |                                                                                          |  |  |  |  |
| RR0         | Transmit/Receive buffer status and External status                                       |  |  |  |  |
| RR1         | Special Receive Condition status                                                         |  |  |  |  |
| RR2         | Modified Interrupt vector (Channel Bonly)<br>Unmodified Interrupt vector (Channel Aonly) |  |  |  |  |
| RR3         | Interrupt Pending bits (Channel A only)                                                  |  |  |  |  |
| RR8         | Receive Buffer                                                                           |  |  |  |  |
| RR10        | Miscellaneous status                                                                     |  |  |  |  |
| <b>RR12</b> | Lower byte of baud rate generator time constant                                          |  |  |  |  |
| RR13        | Upper byte of baud rate generator time constant                                          |  |  |  |  |
| RR15        | External/Status Interrupt information                                                    |  |  |  |  |
| Write       |                                                                                          |  |  |  |  |
| WR0         | CRC initialize, initialization commands for the vari-<br>ous modes, Register Pointers    |  |  |  |  |
| WR1         | Transmit/Receive interrupt and data transfer mode definition                             |  |  |  |  |
| WR2         | Interrupt vector (accessed through either channel)                                       |  |  |  |  |
| WR3         | Receive parameters and control                                                           |  |  |  |  |
| WR4         | Transmit/Receive miscellaneous parameters and modes                                      |  |  |  |  |
| WR5         | Transmit parameters and controls                                                         |  |  |  |  |
| WR6         | Sync characters or SDLC address field                                                    |  |  |  |  |
| WR7         | Sync characters or SDLC flag                                                             |  |  |  |  |
| WR8         | Transmit buffer                                                                          |  |  |  |  |
| WR9         | Master interrupt control and reset (accessed through either channel)                     |  |  |  |  |
| WR10        | Miscellaneous transmitter/receiver control bits                                          |  |  |  |  |
| WR11        | Clock mode control                                                                       |  |  |  |  |
| WR12        | Lower byte of baud rate generator time constant                                          |  |  |  |  |
| WR13        | Upper byte of baud rate generator time constant                                          |  |  |  |  |
| WR14        | Miscellaneous control bits                                                               |  |  |  |  |
| WR15        | External/Status interrupt control                                                        |  |  |  |  |

## Table 2 : READ AND WRITE REGISTER FUNCTIONS





## Figure 8 : DATA PATH

CPU I/O 介

I/O DATA BUFFER ĵ,

 $\widehat{}$ 

RECEIVE

ERROR

FIFO

 $\hat{1}$ RECEIVE ERROR LOGIC

SYNC

CRC RESULT

RECEIVE CLOCK

TRANSMIT CLOCK

BR GENERATOR CLOCK

DPLL CLOCK

₹.

WR7 SYNC REGISTER

ZERO INSERT

CRC

Ź C

WR6 SYNC REGISTER

20-BIT TRAHSMIT SHIFT REGISTER START BIT

V

TRANSMIT

TRANSMIT MU

TRANSMIT CLOCK

TO OTHER CHANNEL

TxD

NRZI FN ENCODE

INTERNAL TxD

-

FINAL Tx MUX

359

ω

## PROGRAMMING

The SCC contains write registers in each channel that are programmed by the system separately to configure the functional personality of the channels.

In the SCC, register addressing is direct for the data registers only, which are selected by a High on the D/C pin. In all other cases (with the exception of WR0 and RR0)), programming the write registers requires two write operations and reading the read registers requires both a write and read operation. The first write is to WR0 and contains three bits that point to the selected register. The second write is the actual control word for the selected register, and if the second operation is read, the selected register is accessed.

All of the registers in the SCC, including the data registers, may be accessed in this fashion. The pointer bits are automatically cleared after the read or write operation so that WR0 (or RR0) is addressed again.

The system program first issues a series of commands to initialize the basic mode of operation. This is followed by other commands to qualify conditions within the selected mode. For example, the Asynchronous mode, character length, clock rate, number of stop bits, even or odd parity might be set first. Then the interrupt mode would be set, and finally, receiver or transmitter enable.

#### **Read Registers**

The SCC contains eight read registers (actually nine, counting the receive buffer (RR8) in each channel). Four of these may be read to obtain status information (RR0, RR1, and RR15). Two registers (RR12 and RR13) may be read to learn the baud rate generator time constant. RR2 contains either the unmodified interrupt vector (Channel A) or the vector modified by status information (Channel B). RR3 contains the Interrupt Pending (IP) bits (Channel A). Figure 9 shows the formats for each read register.

The status bits of RR0 and RR1 are grouped to simplify status monitoring; e.g., when the interrupt vector indicates a Special Receive Condition interrupt, all the appropriate error bits can be read from a single register (RR1)





READ REGISTER 0

÷.,

# SERIAL COMMUNICATION CONTROLLER Preliminary











## Figure 9 : READ REGISTER BIT FUNCTIONS



Aways 0 in B channel

361

\*\*\*
# KS85C30

#### Write Registers

The SCC contains 13 write registers (14 counting WR8, the transmit buffer) in each channel. These write registers are programmed separately to configure the functional "personality" of the channels. In addition, there are two regis

ينده المرجع والأرار ال

ters (WR2 and WR9) shared by the two channels that may be accessed through either of them. WR2 contains the interrupt vector for both channels, while WR9 contains the interrupt control bits. Figure 10 shows the format of each write register.









#### WRITE REGISTER 7



#### WRITE REGISTER 9



#### WRITE REGISTER 10

| C | 7  | D    | 6  | D <sub>5</sub> | D4  | $D_3$ | D2   | D   | , [ | <b>о</b> ° |   |                        |
|---|----|------|----|----------------|-----|-------|------|-----|-----|------------|---|------------------------|
|   |    |      |    |                |     |       |      |     |     | L          | _ | 6 BIT/8 BIT SYNC       |
|   |    |      |    | 1              |     |       |      | L   |     |            |   | LOOP MODE              |
|   |    |      |    |                |     |       | L    |     |     |            | _ | ABORT/FLAG ON UNDERRUN |
|   |    |      |    |                |     | L     |      |     |     |            |   | MARK/FLAG IDLE         |
|   |    |      |    |                | L   |       |      |     |     |            |   | GO ACTIVE ON POLL      |
| · | ſ  |      | Т  |                | NRZ |       |      |     |     |            | ı |                        |
|   |    | ň    | H  | 1              | NRZ | 1     |      |     |     |            |   |                        |
|   | lł | 1    | +  | 0              | FM1 | (TR   | ANSI | TIO | N - | 1)         |   |                        |
|   | lł | 1    | +  | 1              | FMO | (TR   | ANSI | TIO | N - | 0)         | 1 |                        |
| C | RC | ; P, | RE | SET            | ī7Ō |       |      |     |     |            | , |                        |

#### WRITE REGISTER 11





MSUNG

**SAN** Electronics

#### WRITE REGISTER 12



WRITE REGISTER 13



WRITE REGISTER 14



|   |   | _ |                           |
|---|---|---|---------------------------|
| 0 | 0 | 0 | NULL COMMAND              |
| 0 | 1 | 1 | ENTER SEARCH MODE         |
| 0 | 1 | 0 | RESET MISSING CLOCK       |
| 0 | 1 | 1 | DISABLE OPLL              |
| 1 | 0 | 0 | SET SOURCE - BR GENERATOR |
| 1 | 0 | 1 | SET SOURCE = RTxC         |
| 1 | 1 | 0 | SET FM MODE               |
| 1 | 1 | 1 | SET NRZ1 MODE             |

#### WRITE REGISTER 15



#### FIFO

#### **FIFO Enhancements**

When used with a DMA controller, the Z85C30 FIFO enhancement maximizes the SCC's ability to receive high speed back-to-back SDLC messages while minimizing frame overruns due to CPU latencies in responding to interrupts.

Additional logic was added to the industry standard NMOS SCC consisting of a 10 deep by 19 bit status FIFO, 14-bit receive byte counter, and control logic as shown in Figure 16. The 10 x 19 bit status FIFO is separate from the existing three byte receive data FIFO.

When the enhancement is enabled, the status in read register 1 (RR1) and byte count for the SDLC frame will be stored in the 10 x 19 bit status FIFO. This allows the DMA controller to transfer the next frame into memory while the CPU verifies the message was properly received.

Summarizing the operation, data is received, assembled, loaded into the three byte receive FIFO before being transferred to memory by the DMA controller. When a flag is received at the end of an SDLC frame, the frame byte count from the 14-bit counter and five status bits are loaded into the status FIFO for verification by the CPU. The CRC checker is automatically reset in preparation for the next frame which can begin immediately. Since the byte count and status are saved for each frame, the message integrity can be verified at a later time. Status information for up to 10 frames can be stored before a status FIFO overrun could occur.

#### **FIFO Detail**

For a better understanding of details of the FIFO operation, refer to the block diagram contained in Figure 11.



Figure 11 : SCC STATUS REGISTER MODIFICATIONS



#### Enable/Disable

This FIFO is implemented so that it is enabled when WR15 bit 2 is set and the SCC is in the SDLC/HDLC mode, otherwise the status register contents bypass the FIFO and go directly to the bus interface (the FIFO pointer logic is reset either when disabled or via a channel or power-on reset). When the FIFO mode is disabled, the SCC is completely downward-compatible with the NMOS 8530. The FIFO mode is disabled on power-up (WR15 bit 2 is set to 0 on reset). The effects of backward compatibility on the register set are that RR4 is an image of RR0, RR5 is an image of RR1, RR6 is an image of RR2 and RR7 is an image of RR3. For the details of the added registers, refer to Figure 18. The status of the FIFO Enable signal can be obtained by reading RR15 bit 2. If the FIFO is enabled, the bit will be set to 1; otherwise, it will be reset.

#### **Read Operation**

When WR15 bit 2 is set and the FIFO is not empty, the next read to any of status register RR1 or the additional registers RR6 and RR6 will actually be from the FIFO. Reading status register RR1 causes one location of the FIFO to be emptied, so status should be read after reading the byte count, otherwise the count will be incorrect. Before the FIFO underflows, it is disabled. In this case, the multiplexer is switched to allow status to read directly from the status register, and reads from RR7 and RR6 will contain bits that are undefined. Bit 6 of RR7 (FIFO Data Available) can be used to determine if status data is coming from the FIFO or directly from the status register, since it is set to 1 whenever the FIFO is not empty.

Since not all status bits must be stored in the FIFO, the All Sent, Parity, and EOF bits will bypass the FIFO. The status bits sent through the FIFO will be Residue Bits (3), Overrun, and CRC Error.

The sequence for proper operation of the byte count and FIFO logic is to read the registers in the following order: RR7, RR6 and RR1 (reading RR6 is optional). Additional logic prevents the FIFO from being emptied by multiple reads from RR1. The read from RR7 latches the FIFO empty/full status bit (bit 6) and steers the status multiplexer to read from the SCC megacell instead of the status FIFO.



Figure 12 : SDLC BYTE COUNTING DETAIL

ИSUNG

(since the status FIFO is empty). The read from RR1 allows an entry to be read from the FIFO (if the FIFO was empty, logic is added to prevent a FIFO underflow condition).

#### Write Operation

When the end of an SDLC frame (EOF) has been received and the FIFO is enabled, the contents of the status and byte-count registers are loaded into the FIFO. The EOF signal is used to increment the FIFO. If the FIFO overflows, the MSB of RR7 (FIFO Overflow) is set to indicate the overflow. This bit and the FIFO control logic is reset by disabling and re-enabling the FIFO control bit (WR15bit2). For details of FIFO control timing uring an SDLC frame, refer to Figure 12.

#### **Byte Counter Detail**

The 14-bit byte counter allows for packets up to 16K bytes to be received. For a better understanding of its operation refer to Figures 11 and 12.

#### Enable

The byte counter is enabled in the SDLC/HDLC mode.

#### Reset

The byte counter is reset whenever an SDLC flag character is received. The reset is timed so that the contens of the byte counter are successfully written into the FIFO.

#### Increment

The byte counter is incremented by writes to the data FIFO. The counter represents the number of bytes received by the SCC, rather than the number of bytes transferred from the SCC. (These counts may differ by up to the number of bytes in the receive data FIFO contained in the SCC).









## SERIAL COMMUNICATION CONTROLLER Preliminary





#### Figure 14: STANDARD TEST LOAD

#### Figure 15: OPEN-DRAIN TEST LOAD

## Table 3 : CAPACITANCE ( $T_A = 25 \text{ °C}$ , $V_{DD} = 5V \pm 5\%$ , $V_{SS} = 0V$ )

|                   |                           | Test                        | Lim | lits |       |
|-------------------|---------------------------|-----------------------------|-----|------|-------|
| Symbol            | Parameter                 | Conditions                  | Mín | Max  | Units |
| C <sub>IN</sub>   | Input /Capacitance        | Unmeasured pins             |     | 10   | pF    |
| Cout              | Output Capacitance        | Returned to V <sub>ss</sub> |     | 15   | pF    |
| - c <sub>vo</sub> | Bidirectional Capacitance |                             |     | 20   | pF    |

f = 1 MHz, over specified temperature range.

#### **Table 4 : RECOMMENDED OPERATING CONDITIONS**

| DC Supply Voltage           |            | +4.75V to +5.25V |
|-----------------------------|------------|------------------|
| Operating Temperature Range | Commercial | 0 °C to 70 °C    |

#### **Table 5 : ABSOLUTE MAXIMUM RATINGS**

| Voltages on all pins with respect to V <sub>DD</sub> | -0.3V to +7.0V    |
|------------------------------------------------------|-------------------|
| Power Dissipation (PD <sub>MAX</sub> )               | 165 mW            |
| Operating Temperature (T <sub>OPT</sub> )            | 0 °C to 70 °C     |
| Storage Temperature (T <sub>STG</sub> )              | -65 °C TO +150 °C |

Stresses beyond those listed above may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

# Table 6 : DC CHARACTERISTICS (T\_A - 0 °C to 70 °C, V\_{DD} = 5V $\pm$ 10%)

|                  |                                | Test                          | Lin                   |                       |       |  |
|------------------|--------------------------------|-------------------------------|-----------------------|-----------------------|-------|--|
| Symbol           | Paraneter                      | Conditions                    | Min                   | Max                   | Units |  |
| I <sub>CC1</sub> | I <sub>cc</sub> Supply Current | Clk = 10 MHz                  |                       | 30                    | mA    |  |
| I <sub>IL</sub>  | Input Leakage Current          | 0.4 ≤ V <sub>IN</sub> ≤ +2.4V |                       | ±10.0                 | μA    |  |
| I <sub>OL</sub>  | Output Leakage Current         | 0.4≤V <sub>out</sub> ≤+2.4V   |                       | ±10.0                 | μA    |  |
| VIH              | Input High Voltage             |                               | 2.2                   | V <sub>cc</sub> + 0.3 | V     |  |
| V                | Input Low Voltage              |                               | -0.3                  | 0.8                   | V     |  |
| V <sub>OHI</sub> | Output High Voltage            | l <sub>oH</sub> =-1.6mA       | 2.4                   |                       | V     |  |
| V <sub>OH2</sub> | Output High Voltage            | I <sub>он</sub> =-250µА       | V <sub>cc</sub> - 0.8 |                       | V     |  |
| V <sub>OL</sub>  | Output Low Voltage             | I <sub>OL</sub> =+2.0mA       |                       | 0.4                   | V     |  |



# Table 7 : AC CHARACTERISTICS (T\_A = 0 °C to 70 °C, V\_{DD} = 5V $\pm$ 5%)

|            |                                                                             |            | Limits |       |        |       |       |       |       |
|------------|-----------------------------------------------------------------------------|------------|--------|-------|--------|-------|-------|-------|-------|
|            |                                                                             | Test       | 6 M    | Hz    | 8M     | Hz    | 10N   | /Hz   |       |
| Symbol     | Parameter                                                                   | Conditions | Min    | Max   | Min    | Max   | Min   | Max   | Units |
| TcPC       | PCLK Cycle Time                                                             |            | 165    | 2000  | 125    | 2000  | 100   | 2000  | ns    |
| TdA(DR)    | Address Required Valid to Read Data<br>Valid Delay                          |            |        | 280   |        | 220   |       | 180   | ns    |
| TdlAi(RD)  | INTACK to RD ↓ (Acknowledge) Delay                                          | Note 5     | 200    |       | 150    |       | 125   |       | ns    |
| TdIEI(IEO) | IEI to IEO Delay Time                                                       |            |        | 100   |        | 95    |       | 90    | ns    |
| TdPC(IEO)  | PCLK ↑ to IEO Delay                                                         |            |        | 250   |        | 200   | ·     | 175   | ns    |
| TdPC(INT)  | PCLK↓ to INT Valid Delay                                                    | Note 4     |        | 500   |        | 500   |       | 500   | ns    |
| TdRDA(DR)  | RD ↓ (Acknowledge) to Read Data Valid<br>Delay                              |            |        | 180   |        | 140   |       | 120   | ns    |
| TdRDA(INT) | RD ↓ to INT Inactive Delay                                                  | Note 4     |        | 500   |        | 500   |       | 500   | ns    |
| TdRD(DRA)  | RD ↓ to Read Data Active Delay                                              |            | 0      |       | 0      |       | 0     |       | ns    |
| TdRD(DRz)  | RD ↑ to Read Data Float Delay                                               | Note 2     |        | 45    |        | 40    |       | 35    | ns    |
| TdRDf(DR)  | RD ↓ to Read Data Valid Delay                                               |            |        | 180   |        | 140   |       | 120   | ns    |
| TdRDf(REQ) | $\overline{RD} \downarrow$ to $\overline{W}/\overline{REQ}$ Not Valid Delay |            |        | 200   |        | 170   |       | 160   | ns    |
| TdRDr(DR)  | RD ↑ to Read Data Not Valid Delay                                           |            | 0      |       | 0      |       | 0     |       | ns    |
| TdRDr(REQ) | RD ↑ to DTR/REQ Not Valid Delay                                             |            |        | 4TcPC |        | 4TcPC |       | 4TcPC | ns    |
| TdRD(W)    | RD ↓ Wait Valid Delay                                                       | Note 4     |        | 200   |        | 170   |       | 160   | ns    |
| TdRD(WRQ)  | RD ↑ to WR ↓ Delay for No Reset                                             |            | 15     |       | 15     |       | 15    |       | ns    |
| TdWR(REQ)  | WR↓to W/REQ Not Valid Delay                                                 |            |        | 200   |        | 170   |       | 160   | ns    |
| TdWRQ(RD)  | WR ↑ to RD ↓ Delay for No Reset                                             |            | 30     |       | 15     |       | 15    |       | ns    |
| TdWRr(REQ) | WR J DTR/REQ Not Valid Delay                                                |            |        | 4TcPC |        | 4TcPC |       | 4TcPC | ns    |
| TdWR(W)    | ₩R ↓ to Wait Valid Delay                                                    | Note 4     |        | 200   |        | 170   |       | 160   | ns    |
| TfPC       | PCLK Fall Time                                                              |            |        | 10    |        | 10    |       | 10    | ns    |
| ThA(RD)    | Address to RD 1 Hold Time                                                   |            | 0      |       | 0      |       | 0     |       | ns    |
| ThA(WR)    | Address to WR ↑ Hold Time                                                   |            | 0      |       | 0      |       | 0     |       | ns    |
| ThCE(RD)   | CE to RD 1 Hold Time                                                        | Note 1     | 0      |       | 0      |       | 0     |       | ns    |
| ThCE(WR)   | CE to WR 1 Hold Time                                                        |            | 0      |       | 0      |       | 0     | :     | ns    |
| ThDW(WR)   | Write Data to WR 1 Hold Time                                                |            | 20     |       | 20     |       | 20    |       | ns    |
| ThiA(PC)   | INTACK to PCLK 1 Hold Time                                                  |            | 100    |       | 40     |       | 30    |       | ns    |
| ThIA(RD)   | INTACK to RD 1 Hold Time                                                    |            | 0      |       | 0      |       | · 0   |       | ns    |
| ThIA(WR)   | INTACK to WR 1 Hold Time                                                    |            | 0      |       | 0      |       | 0     |       | ns    |
| ThIEI(RDA) | IEI to RD T (Acknowledge) Hold Time                                         | Net 0      | 0      |       | 0      |       | 0     |       | ns    |
|            | Valid Access Recovery Time                                                  | Note 3     | 41000  | 10    | 4 ICPC | 10    | 41000 | 10    | ns    |
|            |                                                                             |            |        | 10    |        | 10    |       | 10    | ns    |
| TsA(RD)    | Address to RD ↓ Setup Time                                                  |            | 80     |       | 70     |       | 50    |       | ns    |
| IsA(WR)    | Address to WR ↓ Setup Time                                                  |            | 80     |       | 70     |       | 50    |       | ns    |
| TsCEh(RD)  | CE High to RD ↓ Setup Time                                                  | Note 1     | 70     |       | 60     |       | 50    |       | ns    |
| TsCEh(WR)  | CE High to WR ↓ Setup Time                                                  |            | 70     |       | 60     |       | 50    |       | ns    |



#### Table 7: AC CHARACTERISTICS con't

|            |                                      |            |     |      | Lin  | nits |     |      |       |
|------------|--------------------------------------|------------|-----|------|------|------|-----|------|-------|
|            |                                      | Test       | 6 M | Hz   | 8M   | Hz   | 10N | Hz   |       |
| Symbol     | Parameter                            | Conditions | Min | Max  | Min  | Max  | Min | Max  | Units |
| TsCEI(RD)  | CE Low to RD ↓ Setup Time            | Note 1     | 0   |      | 0    |      | 0   |      | ns    |
| TsCEI(WR)  | CE Low to WR ↓ Setup Time            |            | 0   |      | 0    | ·    | 0   |      | ns    |
| TsDW(WR)   | Write Data to ₩R↓ Setup Time         |            | 10  |      | 10   |      | 10  |      | . ns  |
| TslAi(RD)  | INTACK to RD↓ Setup Time             | Note 1     | 160 |      | 145  |      | 130 |      | ns    |
| TslAi(WR)  | INTACK to WR↓Setup Time              | Note 1     | 160 |      | 145  |      | 130 |      | ns    |
| TsIA(PC)   | INTACK to PCLK 1 Setup Time          |            | 20  |      | · 20 |      | 20  |      | ns    |
| TsIEI(RDA) | IEI to RD ↓ (Acknowledge) Setup Time |            | 100 |      | 95   |      | 95  |      | ns    |
| TwPCh      | PCLK High Width                      |            | 70  | 1000 | 50   | 1000 | 40  | 1000 | ns    |
| TwPCI      | PCLK Low Width                       |            | 70  | 1000 | 50   | 1000 | 40  | 1000 | ns    |
| TwRDA      | RD (Acknowledge) Width               |            | 200 |      | 150  |      | 125 |      | ns    |
| TwRDI      | RD Low Width                         | Note 1     | 200 |      | .150 |      | 125 |      | ns    |
| TwRES      | WR and RD Coincident Low for Reset   |            | 200 |      | 150  |      | 100 |      | ns    |
| TwWRI      | WR Low Width                         |            | 200 |      | 150  |      | 125 |      | ns    |

Notes: 1. Parameter does not apply to Interrupt Acknowledge transactions.

2. Float delay is defined as the time required for a ± 0.5V change at the output with a maximum dc load and minimum ac load.

3. Parameter applies only between transactions involving the SCC.

4. Open-drain output, measured with open-drain test load.

5. Parameter is system dependent. For any SCC in the daisy chain, TdlAi(RD) must be greater than the sum of TdPC(IEO) for the highest priority device in the daisy chain, TsIEI(RDA) for the SCC, and TdIEIf(IEO) for each device separating them in the daisy chain.

#### Figure 16 : TIMING DIAGRAMS

a) Reset Timing







KS85C30

## c) Read and Write Timing



Note: Addresses on A/B and D/C and the status on INTACK must remain stable throughout the cycle. If CE falls after RD or WR falls, or if it rises before RD or WR rises, the effective RD or WR is shortened. Data must be valid before the falling edge of WR.



ہ '

#### d) Interrupt Acknowledge Timing

 $\gamma_{24}$ 



Note: Between the time INTACK goes Low and the falling edge of RD, the internal and external IEI/IEO daisy chains settle. If there is an interrupt pending in the SCC and IEI is High when RD falls, the Acknowledge cycle is intended for the SCC. In this case, the SCC may be programmed to respond to RD Low by placing its interrupt vector on D<sub>0</sub>-D<sub>7</sub> and it then sets the appropriate Interrupt-Under-Service latch internally.



# Table 8 : AC CHARACTERISTICS, GENERAL TIMING (T $_{A}$ - 0 °C to 70 °C, V $_{DD}$ = 5V ± 5%)

|             |                                                              |            |       |       | Lin   | nit <b>s</b> |       |       |       |
|-------------|--------------------------------------------------------------|------------|-------|-------|-------|--------------|-------|-------|-------|
|             |                                                              | Test       | 6 M   | IHz   | 8M    | Hz           | 101   | IHz   |       |
| Symbol      | Parameter                                                    | Conditions | Min./ | Max   | Min   | Max          | Min   | Max   | Units |
| TcRTX       | RTxC Cycle Time (RxD, TxD)                                   | Notes 6,7  | 640   |       | 500   |              | 400   |       | ns    |
| TcRTXX      | Crystal Oscillator Period                                    | Note 3     | 165   | 1000  | 125   | 1000         | . 100 | 1000  | ns    |
| TcTRX       | TRxC Cycle Time                                              | Notes 6, 7 | 640   |       | 500   |              | 400   |       | ns    |
| TdPC(REQ)   | PCLK↓to ₩/REQ Valid Delay                                    |            |       | 250   |       | 250          |       | 250   | ns    |
| TdPC(W)     | PCLK↓ to Wait Inactive Delay                                 |            |       | 350   |       | 350          |       | 350   | ns    |
| TdTXCf(TXD) | TxC↓to TxD Delay (X1 Mode)                                   | Note 2     |       | 230   |       | 200          |       | 150   | ns    |
| TdTxCr(TXD) | TxC 1 to TxD Delay (X1 Mode)                                 | Notes 2, 5 |       | 230   |       | 200          |       | 150   | ns    |
| TdTXD(TRX)  | TxD to TRxC Delay (Send Clock Echo)                          |            |       | 200   |       | 200          |       | 200   | ns    |
| ThRXD(RXCf) | RxD to $\overrightarrow{RxC} \downarrow$ Hold Time (X1 Mode) | Notes 1, 5 | 150   |       | 150   |              | 150   |       | ns    |
| ThRXD(RXCr) | RxD to RxC 1 Hold Time (X1 Mode)                             | Note 1     | 150   |       | 150   |              | 150   |       | ns    |
| ThSY(RXC)   | SYNC to RxC 1 Hold Time                                      |            | 5TcPC |       | 5TcPC |              | 5TcPC |       | ns    |
| TsRXC(PC)   | RxC ↑ to PCLK ↑ Setup Time<br>(PCLK + 4 case only)           | Notes 1, 4 | 70    | TwPCL | 60    | TwPCL        | 40    | TwPCL | ns    |
| TsRXD(RXCf) | RxD to $\overline{RxC} \downarrow$ Setup Time (X1 Mode)      | Notes 1, 5 | 0     |       | 0     |              | 0     |       | ns    |
| TsRXD(RXCr) | RxD to RxC ↑ Setup Time (X1 Mode)                            | Note 1     | 0     |       | 0     |              | 0     |       | ns    |
| TsSY(RXC)   | SYNC to RxC 1 Setup Time                                     | Note 1     | -200  |       | -200  |              | -200  |       | ns    |
| TsTXC(PC)   | TxC↓to PCLK↑Setup Time                                       | Notes 2, 4 | 0     |       | 0     |              | 0     |       | ns    |
| TwEXT       | DCD or CTS Pulse Width                                       |            | 200   |       | 200   |              | 200   |       | ns    |
| TwRTXh      | RTxC High Width                                              | Note 6     | 180   |       | 150   |              | 150   |       | ns    |
| TwRTXI      | RTxC Low Width                                               | Note 6     | 180   |       | 150   |              | 150   |       | ns    |
| TwSY        | SYNC Pulse Width                                             |            | 200   |       | 200   |              | 200   |       | ns    |
| TwTRXh      | TRxC High Width                                              | Note 6     | 180   |       | 150   |              | 150   |       | ns    |
| TwTRXI      | TRxC Low Width                                               | Note 6     | 180   |       | 150   |              | 150   |       | ns    |

},

Notes: 1.RxC is RTxC or TRxC, whichever is supplying the receive clock.

2. TxC is TRxC or RTxC, whichever is supplying the transmit clock.

3. Both RTxC and SYNC have 30 pf capacitors to ground connected to them.

4. Parameter applies only if the data rate is one-fourth the PCLK rate. In all other cases, no phase relationship between RxC and PCLK or TxC and PCLK is required.

5. Parameter applies only to FM encoding/decoding.

6. Parameter applies only for transmitter and receiver; DPLL and baud rate generator timing requirements are identical to case PCLK requirements.

7. The maximum receive or transmit data is 1/4 PCLK.



KS85C30

## Figure 17 : GENERAL TIMING





# Table 9 : AC CHARACTERISTICS, SYSTEM TIMING (T<sub>A</sub> - 0 °C to 70 °C, V<sub>DD</sub> = 5V $\pm$ 5%)

|            |                                                   |            |     |     | Lir | nits |     |     |       |
|------------|---------------------------------------------------|------------|-----|-----|-----|------|-----|-----|-------|
|            |                                                   | Test       | 6 N | ИHz | 8N  | IHz  | 10  | MHz | ]     |
| Symbol     | Parameter                                         | Conditions | Min | Max | Min | Max  | Min | Max | Units |
| TdEXT(INT) | DCD or CTS Transition to INT Valid Delay          | Note 1     | 2   | 6   | 2   | 6    | 2   | 6   | TcPC  |
| TdRXC(INT) | RxC ↑ to INT Valid Delay                          | Notes 1, 2 | 10  | 16  | 10  | 16   | 10  | 16  | TcPC  |
| TdRXC(REQ) | RxC ↑ to W/REQ Valid Delay                        | Note 2     | 8   | 12  | 8   | 12   | 8   | 12  | TcPC  |
| TdRXC(SY)  | RxC ↑ to SYNC Valid Delay                         | Note 2     | 4   | 7   | 4   | 7    | 4   | 7   | TcPC  |
| TdRXC(W)   | RxC ↑ to Wai* Inactive Delay                      | Notes 1, 2 | 8   | 14  | 8   | 14   | 8   | 14  | TcPC  |
| TdSY(INT)  | SYNC Transition to INT Valid Delay                | Note 1     | 2   | 6   | 2   | 6    | 2   | 6   | TcPC  |
| TdTXC(DRQ) | TxC↓to DTR/REQ Valid Delay                        | Note 3     | 4   | 7   | 4   | 7    | 4   | 7   | TcPC  |
| TdTXC(INT) | TxC ↓ to INT Valid Delay                          | Notes 1, 3 | 6   | 10  | 6   | 10   | 6   | 10  | TcPC  |
| TdTXC(REQ) | TxC ↓ to W/REQ Valid Delay                        | Note 3     | 5   | 8   | 5   | 8    | 5   | 8   | TcPC  |
| TdTXC(W)   | $\overline{TxC}\downarrow$ to Wait Inactive Delay | Notes 1, 3 | 5   | 11  | 5   | 11   | 5   | 11  | TcPC  |

Notes: 1.Open-drain output, measured with open-drain test load.

2. RxC is RTxC or TRxC, whichever is supplying the receive clock.

3. TxC is TRxC or RTxC, whichever is supplying the transmit clock.



# KS85C30

#### Figure 18 : SYSTEM TIMING





## PACKAGE DIMENSIONS







Figure 20 : 40-Pin DIP





#### **ORDERING INFORMATION and PRODUCT CODE**



Samsung products are designated by a Product Code. When ordering, refer to products by their full code. For unusual, and/or specific packaging or processing requirements not covered by the standard product line, please contact Samsung Microprocessor Marketing.



ŗ



# SALES OFFICES





# SAMSUNG SEMICONDUCTOR SALES OFFICES - U.S.A.

| · ·                                                                                                      |                                                                                                     |                                                                                                   |                                                                                                     |                                                                                                    |
|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| CALIFO                                                                                                   | ORNIA                                                                                               | ILLINOIS                                                                                          | MASSACHUSETTS                                                                                       | TEXAS                                                                                              |
| 22837 Ventura Blvd.<br>Suite 305<br>Woodland Hills, CA<br>91367<br>(818) 346-6416<br>FAX: (818) 346-6621 | 2700 Augustine Drive<br>Suite 198<br>Santa Clara, CA 95054<br>(408) 727-7433<br>FAX: (408) 727-5071 | 901 Warrenville Road<br>Suite 120<br>Lisle, IL 60532-1359<br>(312) 852-2011<br>FAX:(312) 852-3096 | 20 Burlington Mall Road<br>Suite 205<br>Burlington, MA 01803<br>(617) 273-4888<br>FAX:(617)273-9363 | 15851 Dallas Parkway<br>Suite 745<br>Dallas, TX 75248-3307<br>(214) 239-0754<br>FAX:(214) 392-4624 |

# SAMSUNG SEMICONDUCTOR REPRESENTATIVES

## U.S.A. and CANADA

#### ARIZONA

HAAS & ASSOC. INC. 77441 East Butherus Drive Suite 300 Scottsdale,AZ 85260 TEL: (602) 998-7195 FAX: (602) 998-7869

TEL: (619) 565-8797

FAX: (619) 565-8990

TEL: (408) 988-6988

FAX: (408) 988-5041

TEL:(714) 832-3325

FAX: (714) 832-7894

TEL: (213) 539-2156

FAX: (213) 539-2564

TEL: (416) 622-7558

FAX: (416) 626-1035

#### CALIFORNIA

QUEST REP INC. 9444 Farnham St. Suite 107 San Diego,CA 92123

SYNPAC 3945 Freedom Circle Suite 650

Santa Clara,CA 95054

WESTAR REP COMPANY 2472 Chambers Road Suite 100 Tustin, CA 92680

WESTAR REP COMPANY 25202 Crenshaw Blvd. Suite 217 Torrance, CA 90505

#### CANADA

TERRIER ELEC. 145 The West Mall Etobicoke, Ontario, Canada M9C 1C2

TERRIER ELEC. 3700 Gilmore Way, 106A Burnaby, B.C., Canada V5G 4M1 TEL: (604) 433-0159 FAX: (604) 430-0144

TERRIER ELEC. 6600 Transcanadienne Suite 750-17 Pointe Claire, Quebec, Canada H9R 452 FAX: (604) 430-0144

TEL: (514) 695-4421 FAX: (514) 695-3295

| COLORADO                                                                                         | -                                                            |
|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| <b>CANDAL INC.</b><br>7500 West Mississippi Ave.<br>Suite A-2<br>Lake <del>w</del> ood, CO 80226 | TEL: (303) 935-7128<br>FAX: (303) 935-7310                   |
| CONNECTICUT                                                                                      | ÷                                                            |
| PHOENIX SALES<br>257 Main Street<br>Torrington,CT 06790                                          | TEL: (203) 496-7709<br>FAX: (203) 496-0912                   |
| FLORIDA                                                                                          |                                                              |
| MEC<br>700 W. Hillsboro Blvd.<br>Bldg. 4, Suite 204<br>Deerfield Beach, FL 33441                 | TEL: (305) 426-8944<br>FAX: (305) 426-8799                   |
| MEC<br>511 Carriage Road<br>Indian Harbour Beach, EL 32937                                       | TEL: (407) 332-7158<br>(407) 773-1100<br>FAX: (407) 830-5436 |
| MEC<br>830 North Atlantic Blvd.<br>Suite B401<br>Cocoa Beach, FL 32931                           | TEL: (407) 799-0820<br>FAX: (407) 799-0920                   |
| MEC<br>1001 45th, N.E.<br>St. Petersburg, FL 33703                                               | TEL: (813) 522-3433<br>FAX: (813) 522-3993                   |
| ILLINOIS                                                                                         |                                                              |
| <b>IRI</b><br>8430 Gross Point Road<br>Skokie,IL 60076                                           | TEL: (312) 967-8430<br>FAX: (312) 967-590                    |
| INDIANA                                                                                          |                                                              |
| STB & ASSOC. INC.<br>3003 E. 96th St.<br>Suite102<br>Indianapolis,IN 46240                       | TEL: (317) 844-9227<br>FAX: (317) 844-1904                   |
| MARYLAND                                                                                         |                                                              |
| ADVANCED TECH SALES<br>809 Hammonds Ferry Rd.<br>Suite D<br>Lipthicum MD 21090                   | TEL: (301) 789-9360<br>FAX: (301) 789-936                    |



#### MASSACHUSETTS

 NEW TECH SOLUTIONS, INC.
 TEL: (617) 229-8888

 111 South Bedford Street
 FAX: (617) 229-1614

 Suite 102
 FAX: (617) 229-1614

 Burlington, MA 01803
 FAX: (617) 229-1614

#### MICHIGAN

JENSEN C.B. 2145 Crooks Rd. Troy,MI 48084

#### MINNESOTA

IRI

1120 East 80th Street Bloomington, MN 55420 FAX:

#### NEW JERSEY

NECCO 2460 Lemoine Avenue Ft. Lee,NJ 07024

FAX: (201) 461-3857

TEL: (505) 899-9005

TEL: (315) 463-8592

FAX: (315) 463-0355

TEL: (716) 924-9101

FAX: (716) 924-4946

TEL: (313) 643-0506

FAX: (313) 643-4735

TEL: (612) 854-1120

TEL: (201) 461-2789

(612) 854-8312

# NEW MEXICO

S.W. SALES, INC. 7137 Settlement Way, N.W. Albuquerque, NM 87120

#### NEW YORK

T-SQUARE 6443 Ridings Road Syracuse, NY 13206

#### T-SQUARE 7353 Victor-Pittsford Road Victor, NY 14564

#### NORTH CAROLINA

GODWIN & ASSOC. 1100 Logger Ct. Suite B 102 Raleigh, NC 27609 TEL: (919) 878-8000 FAX: (919) 878-3923

GODWIN & ASSOCIATES 2812 Oak Leigh Drive Charlotte, NC 28213

#### OHIO

BAILEY, J.N. & ASSOC. 129 W. Main Street New Lebanon,OH 45345

BAILEY, J.N. & ASSOC. 2679 indianola Avenue Columbus,OH 43202

#### BAILEY, J.N. & ASSOC.

1667 Devonshire Drive Brunswick,OH 44212 TEL: (513) 687-1325 FAX: (513) 687-2930

TEL: (704)549-8500

FAX: (704) 549-9792

TEL: (614) 262-7274 FAX: (614) 262-0384

TEL: (216) 273-3798

FAX: (216) 225-1461

#### OREGON

EARL & BROWN CO. 9735 S.W. Sunshine Ct. Suite500 Beaverton,OR 97005

#### PENNSYLVANIA

RIVCO JANUARY INC. RJI Building 78 South Trooper Road Norristown, PA 19403

#### PUERTO RICO

**DIGIT-TECH** P.O. Boz 1945 Calle Cruz #2 Bajos, San German 00753

#### TEL: (809) 892-4260 FAX: (809) 892-3366

TEL: (915) 594-8259 FAX: (915) 592-0288

TEL: (214) 881-1940

FAX: (214) 423-8556

TEL: (512) 345-8498

FAX: (512) 346-4037

TEL: (503) 643-5500

FAX: (503) 644-9230

TEL: (215) 631-1414

FAX: (215) 631-1640

#### TEXAS

S.W. SALES INC. 2267 Trawood, Bldg. E3 El Paso, TX 79935

VIELOCK ASSOC. 720 E. Park Blvd. Suite102 Plano,TX 75074

VIELOCK ASSOC. 9600 Great Hills Trail Suite150-W Austin, TX 78759

#### UTAH

ANDERSON & ASSOC. 270 South Main, #108 Bountiful, UT 84010 TEL: (801) 292-8991 FAX: (801) 298-1503

r,

#### VIRGINIA

ADVANCED TECHNOLOGY SALES, INC. 406 Grinell Drive TEL: (804) 320-8756 Richmond, VA 23236

FAX: (804) 320-8761

#### WASHINGTON

EARL & BROWN CO. 2447-A 152nd Ave. N.E. Redmond,WA 98052 TEL: (206) 885-5064 FAX: (206) 885-2262

#### WISCONSIN

IRI 631 Mayfair Milwaukée, WI 53226 TEL: (414) 259-0965 FAX: (414) 259-0326



## SAMSUNG SEMICONDUCTOR SALES OFFICES-EUROPE

| SAMSUNG<br>SEMICONDUCTOR                                                   | PARIS<br>Centre d'Affaires La                                                       | <b>MILANO</b><br>Viale G. Matteotti, 26 | MÜNCHEN<br>Carl-Zeiss-Ring 4,               |
|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-----------------------------------------|---------------------------------------------|
| EUROPE GmbH                                                                | Boursidiere RN 186, Bat.                                                            | I-20095 Cusano Milanino                 | D-8045 Ismaning                             |
| Mergenthaler Allee 38-40                                                   | Bourgogne, BP 202                                                                   | (italy)                                 | (West Germany)                              |
| D6236 Eschborn<br>(West Germany)<br>Tel: 06196/9009-0<br>Fax: 0196/9009-89 | F-92357 Le Plessis-Robinson<br>(France)<br>Tel: 1/40 94 07 00<br>Fax: 1/40 94 02 16 | Tel: 2/61 32 888<br>Fax: 2/61 92 279    | Tel: 089/96 48 30<br>+ 089/96 48 38<br>Fax: |
|                                                                            |                                                                                     |                                         |                                             |

#### SAMSUNG SEMICONDUCTOR REPRESENTATIVES

30 20 35 83

#### EUROPE

#### AUSTRIA

| SATRON HANDELSGES.        |      |                  |
|---------------------------|------|------------------|
| Hoffmeistergasse 8-10/1/5 | TEL: | 0043-222-87 30 2 |
| A-1120 Wien               | FAX: | 0043-222-83 35   |
|                           | TLX: | 047-753 11 85 1  |

#### BELGIUM

**C & S ELECTRONICS NV** Heembeekstraot 111 TEL: 0032-2-7 25 09 00 D1100 FAX: 0032-2-7 25 08 13 TLX: 046-25820

#### DENMARK

MER-EL TEL: 0046-157 100 Ved Klaedebo 18 FAX: 045-257 22 99 DK-2907 Horshiom TLX: 37360 MEDEL DK

#### FINLAND

INSTRUMENTARIUM ELEKTRONIIKKA P.O. Box 64, Vitikka 1 SF-02631-ESPOO Helsinki

TEL: 00358-0-5 28 43 20 FAX: 00308-0-502 10 73 TLX: 057-12 44 26

#### FRANCE

#### ASIA MOS (OMNITECH ELCCTRONIQUE)

Ratiment Evolic 1 165. Boulevard De Vaimy F-92705 Colombes

TEL: 0033-1-47 60 12 47 FAX: 0033-1-47 60 15 82 TLX: 042-61 38 90

#### SONEL-ROHE (SCAIB)

| 6, Rue Le Corbusier  | TEL: 0033-1-46 86 81 70 |
|----------------------|-------------------------|
| Silic 424            | FAX: 0033-1-45 60 55 49 |
| F-94583 Rungis Cedex | TLX: 042-20 69 52       |

#### **GERMANY (WEST)**

# SILCOM ELECTRONICS

VERTRIEBS GmbH Neusser Str. 336-338 TEL: (49)-0-2161-6 07 52 D-4050 Monchengladbach FAX: (49)-0-2161-65 16 38 TLX: 85 21 89

#### **TERMOTROL GmbH**

Pilotystr. 4 D-8000 Munchen 22

#### ING. THEO HENSKES GmbH

Laatzener Str. 19 Postfach 72 12 26 D 3000 Hannover 72

#### ASTRONIC GmbH Grunwalder Weg 30

D-8024 Deisenhofen

#### **MSC-MICROCOMPUTERS** SYSTEMS COMPONENTS VERTRIEBS Gmbh

Industriestrabe 16 Postfach 1380 D-7513 Stutensee 3 TEL: (49)-0-511-86 50 75

TEL: (49)-0-89-23 0 52 52

FAX: (49)-0-89-23 0352 98 TLX: 17898453

FAX: (49)-0-511-87 60 04 TLX: 92 35 09

TEL: (49)-0-89-61 30 303 FAX: (49)-0-89-61 31 66 8 TLX: 5 21 61 87

TEL: (49)-0-7249-70 75 FAX: (49)-0-7249 79 93 TLX: 17 72 49 11



# SAMSUNG SEMICONDUCTOR REPRESENTATIVES

| MICRONETICS GmbH         TEL: (49)-0-7159-60 19         SEMICONDUCTORES S.A.         Ronda General Mitre         TEL: 0034-3-2 17 23 40           D-7253 Renningen 1         TAX: (49)-0-7 159 50 19         TAX: (49)-0-7 159 51 19         TEL: 0034-3-2 17 65 98         FAX: 0034-3-2 17 65 98           ITAL Y         TLX: 72 47 08         TEL: 0039-1-1220 1522/25         FAX: 0039-1-1220 1522/25         TEL: 0046-753-89 08 0           ITAL Y         TEL: 0039-1-1220 1522/25         FAX: 0039-1-12 16 59 15         TEL: 0046-753-76 34 0         SWEDEN           Via Aia Di Stura 71/18         TEL: 0039-2-61 29 05 21         FAX: 0039-2-61 72 5 82         TLX: 054-150 23           MOXEL S.R.L.         Via C. Frova, 34         TEL: 0039-2-61 72 5 82         TLX: 043-35 20 45         SWITZERLAND           NETHERLANDS         TEL: 0031-10-4 27 77 77         FAX: 0031-10-4 27 77 77         FAX: 0031-10-4 27 77 77         FAX: 0031-10-4 15 48 67           NL: 3125 BD Schiedam         TLX: 044-2 15 98         TLX: 044-2 15 98         UNITED KINGDOM           NORWAY         SEMI DEVICES A/S         TEL: 0276 685741         TLX: 859919 KORDIS G.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Wail Dur Stadtor Str. 45       TEL: (49)-0-7159-60 19       Ronda General Mitre       TEL: 0034-3-2 17 23 40         P-7253 Renningen 1       FAX: (49)-0-7 159 51 19       TLX: 72 47 08       FAX: 0034-3-2 17 65 98         ITALY       TLX: 72 47 08       FAX: 0039-1-12201522/25       FAX: 0039-1-12 16 59 15       TLX: 052-9 77 87         Via Aia Di Stura 71/18       TEL: 0039-1-12 201522/25       FAX: 0039-1-12 16 59 15       MiKo KOMPONENT AB       Seqersbwagen 3       TEL: 0046-753-89 08 0         P.O. Box 2001       FAX: 0046-753-75 34 0       S-14502 Norsborg       TLX: 054-150 23         MOXEL S.R.L.       Via C. Frova, 34       TEL: 0039-2-61 29 05 21       FAX: 0039-2-61 7 25 82         I-2092 Cinisello Balsamo       FAX: 0031-10-4 27 77 77       PANATEL AG       Grundstr. 20       TEL: 0041-42 64 30 35         NETHERLANDS       TLX: 043-35 20 45       UNITED KINGDOM       FAX: 0041-42 64 30 35         NCHeverstraat 511-513       TEL: 0031-10-4 27 77 77       FAX: 0031-10-4 15 48 67       UNITED KINGDOM         NORWA Y       SEMI DEVICES A/S       TLX: 044-2 15 98       TLX: 859919 KORDIS G.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| D-7253 Renningen 1       FAX: (49)-0-7 159 51 19<br>TLX: 72 47 08       240 Bjs       FAX: 0034-3-2 17 65 98<br>E-08006 Barcelona         ITALY       IIII X: 72 47 08       SWEDEN         ITALY       DIS. EL. SPA<br>Via Aia Di Stura 71/18<br>I-10148 Torino       TEL: 0039-1-12201522/25<br>FAX: 0039-1-12 16 59 15<br>TLX: 043-21 51 18       MIKO KOMPONENT AB<br>Seqersbwagen 3<br>P.O. Box 2001<br>S-14502 Norsborg       TEL: 0046-753-89 08 0<br>P.O. Box 2001<br>S-14502 Norsborg         MOXEL S.R.L.<br>Via C. Frova, 34<br>I-2092 Cinisello Balsamo       TEL: 0039-2-61 29 05 21<br>FAX: 0039-2-61 7 25 82<br>TLX: 043-35 20 45       SWITZERLAND         PANATEL AG<br>Grundstr. 20<br>TLX: 043-35 20 45       TEL: 0041-42 64 30 30<br>CH-6343 Rotkreuz       TEL: 0041-42 64 30 30<br>FAX: 0041-42 64 30 35<br>TLX: 045-86 87 63         NETHERLANDS       FAX: 0031-10-4 15 48 67<br>TLX: 044-2 15 98       TLX: 044-2 15 98       UNITED KINGDOM         NORWAY<br>SEMI DEVICES A/S       FAX: 0041-04 27 77 77<br>FAX: 0031-10-4 15 48 67<br>TLX: 044-2 15 98       TEL: 00276 685741<br>Surrey GUI53AQ.       TEL: 0276 685741<br>TLX: 859919 KORDIS G.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| ITALY       FLX: 72 47 08       E-08006 Barcelona       TLX: 052-9 77 87         ITALY       DIS. EL. SPA       SWEDEN       SWEDEN         Via Aia Di Stura 71/18       TEL: 0039-1-12201522/25       SWEDEN       MIKO KOMPONENT AB         F10148 Torino       TEL: 0039-1-12 16 59 15       TLX: 043-21 51 18       MIKO KOMPONENT AB         MOXEL S.R.L.       TLX: 043-21 51 18       Seqersbwagen 3       TEL: 0046-753-89 08 0         Via C. Frova, 34       TEL: 0039-2-61 29 05 21       FAX: 0039-2-61 72 5 82       TLX: 043-35 20 45         MOXEL S.R.L.       FAX: 0039-2-61 72 5 82       TLX: 043-35 20 45       SWITZERLAND         NETHERLANDS       FAX: 0031-10-4 27 77 77       PANATEL AG       Grundstr. 20       TEL: 0041-42 64 30 35         MALCHUS BV HANDEIMIJ.       FAX: 0031-10-4 27 77 77       FAX: 0041-42 64 30 35       TLX: 043-35 98         Postbus 48       FAX: 0031-10-4 27 77 77       FO       KORD DISTRIBUTION       TLX: 045-86 87 63         NORWAY       SEMI DEVICES A/S       FAX: 0041-215 98       TLX: 044-2 15 98       TLX: 043-215 98                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| ITAL Y       SWEDEN         DIS. EL. SPA       TEL: 0039-1-12201522/25         I-10148 Torino       FAX: 0039-1-12 16 59 15         TLX: 043-21 51 18       Seqersbwagen 3         MOXEL S.R.L.       TEL: 0039-2-61 29 05 21         I-2092 Cinisello Balsamo       FAX: 0039-2-61 72 582         TLX: 043-35 20 45       FAX: 0039-2-61 72 582         NETHERLANDS       FAX: 0031-10-4 27 77 77         Postbus 48       TEL: 0031-10-4 27 77 77         Postbus 48       TAX: 0031-10-4 15 48 67         NL-3125 BD Schiedam       TLX: 044-2 15 98         NORWAY       SEMI DEVICES A/S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| ITALY       SWEDEN         DIS. EL. SPA<br>Via Aia Di Stura 71/18<br>I-10148 Torino       TEL: 0039-1-12201522/25<br>FAX: 0039-1-12 16 59 15<br>TLX: 043-21 51 18       MIKO KOMPONENT AB<br>Seqersbwagen 3<br>P.O. Box 2001<br>S-14502 Norsborg       TEL: 0046-753-89 08 0<br>FAX: 0046-753-75 34 0<br>S-14502 Norsborg         MOXEL S.R.L.<br>Via C. Frova, 34<br>I-2092 Cinisello Balsamo       TEL: 0039-2-61 29 05 21<br>FAX: 0039-2-6 17 25 82<br>TLX: 043-35 20 45       SWITZERLAND         NETHERLANDS       FAX: 0031-10-4 27 77 77<br>Postbus 48<br>NL-3125 BD Schiedam       TEL: 0031-10-4 27 77 77<br>TLX: 044-2 15 98       TEL: 0031-10-4 15 48 67<br>TLX: 044-2 15 98         NORWAY<br>SEMI DEVICES A/S       TEL: 00276 685741<br>Surrey GU153AO.       UNITED KINGDOM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| ITALY       SWEDEN         DIS. EL. SPA       TEL: 0039-1-12201522/25         I-10148 Torino       TEL: 0039-1-12 16 59 15         I-10148 Torino       FAX: 0039-1-12 16 59 15         TLX: 043-21 51 18       Seqersbwagen 3         MOXEL S.R.L.       TEL: 0039-2-61 29 05 21         I-2092 Cinisello Balsamo       FAX: 0039-2-61 7 25 82         TLX: 043-35 20 45       SWITZERLAND         PANATEL AG       Grundstr. 20         MALCHUS BV HANDEIMIJ.       TEL: 0031-10-4 27 77 77         Postbus 48       FAX: 0031-10-4 27 77 77         Postbus 48       FAX: 0031-10-4 15 48 67         NL-3125 BD Schiedam       TLX: 044-2 15 98         NORWAY       SEMI DEVICES A/S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| DIS. EL. SPA         MIKO KOMPONENT AB           Via Aia Di Stura 71/18         TEL: 0039-1-12201522/25         FAX: 0039-1-12 16 59 15           1-10148 Torino         TEL: 0039-1-12 16 59 15         TLX: 043-21 51 18           MOXEL S.R.L.         Via C. Frova, 34         TEL: 0039-2-61 29 05 21.           1-2092 Cinisello Balsamo         TEL: 0039-2-61 72 58 2         TLX: 043-35 20 45           NETHERLANDS         TEL: 0031-10-4 27 77 77           Postbus 48         FAX: 0031-10-4 15 48 67           NL-3125 BD Schiedam         TLX: 044-2 15 98           NORWAY         SEMI DEVICES A/S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Via Aia Di Stura 71/18       TEL: 0039-1-12201522/25       Seqersbwagen 3       TEL: 0046-753-89 08 0         I-10148 Torino       FAX: 0039-1-12 16 59 15       TLX: 043-21 51 18       Seqersbwagen 3       TEL: 0046-753-75 34 0         MOXEL S.R.L.       Via C. Frova, 34       TEL: 0039-2-61 29 05 21       FAX: 0039-2-61 72 58 2       TLX: 043-35 20 45         Via C. Frova, 34       TEL: 0039-2-61 72 58 2       TLX: 043-35 20 45       FAX: 0041-42 64 30 30         NETHERLANDS       FAX: 0031-10-4 27 77 77       Postbus 48       FAX: 0031-10-4 27 77 77         Postbus 48       FAX: 0031-10-4 15 48 67       UNITED KINGDOM         NORWAY       Semi DEVICES A/S       Watchmoor Road. Camberley       TEL: 0276 685741         Semi DEVICES A/S       Semi DEVICES A/S       TEL: 0276 685741       Surrey GU153AO.       TLX: 859919 KORDIS G.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| I+10148 Torino       FAX: 0039-1-12 16 59 15<br>TLX: 043-21 51 18       P.O. Box 2001       FAX: 0046-753.75 34 0         MOXEL S.R.L.<br>Via C. Frova, 34       TEL: 0039-2-61 29 05 21<br>FAX: 0039-2-6 17 25 82<br>TLX: 043-35 20 45       P.O. Box 2001       FAX: 0046-753.75 34 0         SWITZERLAND       FAX: 0046-753.75 34 0       S-14502 Norsborg       TLX: 054-150 23         NETHERLANDS       FAX: 0041-42 64 30 30<br>CH-6343 Rolkreuz       FAX: 0041-42 64 30 35<br>TLX: 045-86 87 63         MALCHUS BV HANDEIMIJ.<br>Fokkerstraat 511-513       TEL: 0031-10-4 27 77 77<br>Postbus 48       FAX: 0031-10-4 15 48 67<br>NL-3125 BD Schiedam         NORWAY<br>SEMI DEVICES A/S       FAX: 0044-2 15 98       UNITED KINGDOM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| TLX:       043-21 51 18       TLX:       043-21 51 18         MOXEL S.R.L.       Via C. Frova, 34       TEL:       0039-2-61 29 05 21         I-2092 Cinisello Balsamo       FAX:       0039-2-61 7 25 82         TLX:       043-35 20 45       PANATEL AG         Grundstr. 20       TEL:       0041-42 64 30 30         NETHERLANDS       TLX:       043-35 20 45         MALCHUS BV HANDEIMIJ.       Fokkerstraat 511-513       TEL:       0031-10-4 27 77 77         Postbus 48       FAX:       0031-10-4 15 48 67       KORD DISTRIBUTION         NL-3125 BD Schiedam       TLX:       044-2 15 98       KORD DISTRIBUTION         NORWAY       SEMI DEVICES A/S       TEL:       0276 685741                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| MOXEL S.R.L.       Via C. Frova, 34       TEL: 0039-2-61 29 05 21.         I-2092 Cinisello Balsamo       FAX: 0039-2-6 17 25 82.         TLX: 043-35 20 45       PANATEL AG         Grundstr. 20       TEL: 0041-42 64 30 30.         NETHERLANDS       Grundstr. 20         MALCHUS BV HANDEIMIJ.       FAX: 0031-10-4 27 77 77.         Postbus 48       FAX: 0031-10-4 15 48 67.         NL-3125 BD Schiedam       TLX: 044-2 15 98         NORWAY       SEMI DEVICES A/S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| MOXEL S.R.L.         Via C. Frova, 34       TEL: 0039-2-61 29 05 21.         1-2092 Cinisello Balsamo       FAX: 0039-2-6 17 25 82.         TLX: 043-35 20 45       PANATEL AG         Grundstr. 20       TEL: 0041-42 64 30 30.         NETHERLANDS       FAX: 0041-42 64 30 35.         MALCHUS BV HANDEIMIJ.       Fokkerstraat 511-513         Fokkerstraat 511-513       TEL: 0031-10-4 27 77 77.         Postbus 48       FAX: 0031-10-4 15 48 67.         NL-3125 BD Schiedam       TLX: 044-2 15 98         Watchmoor Road. Camberley       TEL: 0276 685741.         Surrey GU153AO.       TLX: 859919 KORDIS G.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Via C. Frova, 34       TEL: 0039-2-61 29 05 21.         I-2092 Cinisello Balsamo       FAX: 0039-2-6 17 25 82.         TLX: 043-35 20 45       PANATEL AG         Grundstr. 20       TEL: 0041-42 64 30 30.         NETHERLANDS       FAX: 0041-42 64 30 35.         MALCHUS BV HANDEIMIJ.       Fokkerstraat 511-513         Fokkerstraat 511-513       TEL: 0031-10-4 27 77 77.         Postbus 48       FAX: 0031-10-4 15 48 67.         NL-3125 BD Schiedam       TLX: 044-2 15 98         NORWAY       SEMI DEVICES A/S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| I-2092 Cinisello Balsamo       FAX: 0039-2-6 17 25 82<br>TLX: 043-35 20 45       PANATEL AG<br>Grundstr. 20         NETHERLANDS       FAX: 0031-10-4 27 77 77<br>Postbus 48       FAX: 0031-10-4 27 77 77<br>Postbus 48       FAX: 0031-10-4 15 48 67<br>TLX: 044-2 15 98         NORWAY<br>SEMI DEVICES A/S       NORWAY       Fax: 044-2 15 98                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| ILX: 043-35 20 45       PANATEL AG         Grundstr. 20       TEL: 0041-42 64 30 30         CH-6343 Rotkreuz       FAX: 0041-42 64 30 35         TLX: 045-86 87 63       TLX: 045-86 87 63         MALCHUS BV HANDEIMIJ.       Fokkerstraat 511-513         Fokkerstraat 511-513       TEL: 0031-10-4 27 77 77         Postbus 48       FAX: 0031-10-4 15 48 67         NL-3125 BD Schiedam       TLX: 044-2 15 98         VORWAY       SEMI DEVICES A/S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| NETHERLANDS         Grundstr. 20         TEL: 0041-42 64 30 30           MALCHUS BV HANDEIMIJ.         Fokkerstraat 511-513         TEL: 0031-10-4 27 77 77           Postbus 48         FAX: 0031-10-4 15 48 67         NL: 3125 BD Schiedam           NL: 3125 BD Schiedam         TLX: 044-2 15 98         KORD DISTRIBUTION           LTD.         Watchmoor Road. Camberley         TEL: 0276 685741           SEMI DEVICES A/S         SEMI DEVICES A/S         TLX: 859919 KORDIS G.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| NETHERLANDS         CH-6343 Rotkreuz         FAX: 0041-42 64 30 35<br>TLX: 045-86 87 63           MALCHUS BV HANDEIMIJ.<br>Fokkerstraat 511-513         TEL: 0031-10-4 27 77 77<br>Postbus 48         FAX: 0031-10-4 15 48 67<br>NL-3125 BD Schiedam         UNITED KINGDOM           NL-3125 BD Schiedam         TLX: 044-2 15 98         KORD DISTRIBUTION<br>LTD.         TEL: 0276 685741<br>Surrey GU153AO.         TEL: 0276 685741<br>TLX: 859919 KORDIS G.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| NETHERLANDS         TLX: 045-86 87 63           MALCHUS BV HANDEIMIJ.         The state of the |
| MALCHUS BV HANDEIMIJ.         Value         Value<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| MALCHUS BV HANDEIMIJ.         UNITED KINGDOM           Fokkerstraat 511-513         TEL: 0031-10-4 27 77 77           Postbus 48         FAX: 0031-10-4 15 48 67           NL-3125 BD Schiedam         TLX: 044-2 15 98           Vatchmoor Road. Camberley         TEL: 0276 685741           SEMI DEVICES A/S         String DEVICES A/S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Fokkerstraat 511-513       TEL: 0031-10-4 27 77 77         Postbus 48       FAX: 0031-10-4 15 48 67         NL-3125 BD Schiedam       TLX: 044-2 15 98         KORD DISTRIBUTION         LTD.         Watchmoor Road. Camberley       TEL: 0276 685741         SEMI DEVICES A/S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Postbus 48         FAX: 0031-10-4 15 48 67           NL-3125 BD Schiedam         TLX: 044-2 15 98         KORD DISTRIBUTION           LTD.         Watchmoor Road. Camberley         TEL: 0276 685741           SEMI DEVICES A/S         TLX: 859919 KORDIS G.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| NL 3125 BU Schiedam TLX: 044-2 15 98 LTD.<br>Watchmoor Road. Camberley TEL: 0276 685741<br>Surrey GU153AO. TLX: 859919 KORDIS G.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Watchmoor Road. Camberley TEL: 0276 685741<br>Watchmoor Road. Camberley TEL: 0276 685741<br>Surrey GU153AO. TLX: 859919 KORDIS G.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| NORWAY<br>SEMI DEVICES A/S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| SEMI DEVICES A/S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SEMI DEVICES A/S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Asenveien 1 TEL: 0047-9-87 65 60 BYTECH LTD.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| N-1400 Ski 2 The Western Centre, TEL: Sales 0344 482211                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Western Road, Account/Admin 0344                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Bracknell Berkshire 424222                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| PORTUGAL         RG121RW         TLX: 848215                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| NIPOSOM-J. NABAIS LTD.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| R. Casimiro Freire 9A TEL: 00351-1-89-66 10 ITT MULTI COMPONENTS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| P-1900 Lisboa FAX: 00351-80 95 17 346 Edinburgh Avenue TEL: 0753 824212                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| TLX: 0404-1 40 28 Slough SL1 4TU FAX: 0753 824160                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| TLX: 849804                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SDAIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| NELTRONIC LIMITED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SEMITRONIC S.A. John F. Kennedy Road, TEL: (01) 503560                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| C/Maria Lombillo, 14 TEL: 0034-1-320 21 60 61 Naas Road, Oublin 12, FAX: (01) 552789                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

Ireland

C/Maria Lombilio, 14 E 28077 Madrid

TEL: 0034-1-320 21 60 61 FAX: 0034-1-320 21 98



382

TLX: 93556 NELT EI

#### SAMSUNG SEMICONDUCTOR REPRESENTATIVES

#### ASIA

#### HONG KONG

#### AV. CONCEPT LTD.

Rm. 802-804, Tower A, Hunghom Comm, Centre, 37-39 Ma Tau Wai Road Hunghom, Kin, H.K.

TEL: 3-629325 FAX: 3-7643108 TLX: 52362 ADVCC HX

#### PROTECH COMPONENTS LTD.

Flat 3, 10/F., Wing Shing Ind. TEL: 3-3522181 Bldg., 26Ng Fong Street, San FAX: 3-3523759 Po Kong, Kowloon, Hong Kong

TLX: 38396 PTLD HX

#### TAIWAN

YOSUN INDUSTRIAL COPR. TEL: 011-886-2-501-Min-Sheng Commercial Bldg., 0770~9 10F No. 481 Min-Sheng East FAX: 001-886-2-503-1278 Rd., Taipei, Taiwan, R.O.C. TLX: 26777 YOSUNIND

#### **KENTOP ELECTRONCIS** CO., LTD.

3/F, Nbr 22., Sec-2, Chung Cheng Rd., Shin-Lin, Taipei, Taiwan, R.O.C.

#### KINREX CORP

2nd. Fl., 514-3 Tun Hwa S.Rd.. ~9 Taipei, Taiwan, R.O.C. TLX: 20402 KINREX

#### JAPAN

#### ADO ELECTRONIC INDUSTRIAL CO., LTD.

7th Fl., Sasage Bidg., 4-6 TEL: 03-257-1618 Sotokanda 2-Chome Chiyoda-FAX: 03-257-1579 ku, Tokyo 101, Japan

# INTERCOMPO INC.

TEL: 03-406-5612 Ihi Bldg., 1-6-7, Shibuya, Shibuya-ku, Tokyo 150 Japan FAX: 04-409-4834

#### CHEMI-CON INTERNATIONAL COPR.

Mitauya Toranomon Bldg., TEL: 03-508-2841 22-14, Toranomon 1 Chome FAX: 03-504-0566 Minato-ku, Tokyo 105, Japan

TEL: 001-886-2-832-5800/5802 FAX: 001-886-2-832-5521

TEL: 001-886-2-700-4686 FAX: 001-886-2-704-2482 TOMEN ELECTRONICS COPR.

TEL: 03-506-3473 1-1, Uschisaiwai-cho 2 Chome Chiyoda-ku, Tokyo, FAX: 03-506-3497 100

#### **DIA SEMICON SYSTEMS** INC.

Wacore 64 1-37-8. TEL: 03-487-0386 Sangenjaya, Setagaya-ku, FAX: 03-487-8088 Tokyo 154 Japan

#### RIKEI CORP.

Nichimen Bldg., 2-2-2, TEL: 06-201-2081 Nakanoshima, Kita-ku, Osaka FAX: 06-222-1185 530 Japan

#### SINGAPORE

#### **GEMINI ELECTRONICS** PTE LTD. 100, Upper Cross Street TEL: 65-5351777 #09-08 OG Bldg. Singapore FAX: 65-5350348 0105 TLX: RS 42819

#### INDIA

#### COMPONENTS AND SYSTEMS MARKETING ASSOCIATES (INDIA) PVT. LTD.

100, Dadasaheb Phalke TEL: 4114585 Road, Dadar, Bombay 400 FAX: 4112546 TLX: 001-4605 PDT IN

#### TURKEY

014

#### ELEKTRO SAN. VE TIC. KOLL. STI. Hasanpasa, Ahmet Rasim Sok TEL: 337-2245 FAX: 336-8814 No. 16 Kadiköy istanbul-Turkey TLX: 29569 elts tr

#### THAILAND

#### VUTIPONG TRADING

LTD., PART. 51-53 Pahurat Rd. (Banmoh) Bangkok 10200 THAILAND

TEL: 221-9699 3641 223-4608 FAX: 224-0861 TLX: 87470 Vutipong TH



### SAMSUNG SEMICONDUCTOR REPRESENTATIVES

#### KOREA

#### NAEWAE ELECTRIC CO., LTD.

#751-33, Daelim-dong Youngdeungpo-ku, Seoul, Korea Cable: "ELECONAEWAE" Seoul

TEL: 646-9101-9 FAX: 844-3001 C.P.O. Box 1409 Sewoon Store: 277-0767 Pusan Branch: (051) 808-7425 Youngsan: 701-7341-5

#### SAMSUNG LIGHT-ELECTRONICS CO., LTD.

4th Fl. Room 2-3, Electroncis TEL: 718-0045, Main Bldg., #16-9, Hankangro-3ka, Yongsan-ku, Seoul, Korea

718-9531-5 FAX: 718-9536

#### NEW CASTLE SEMICONDUTOR CO., LTD.

4th Fl. Room 10-11, Electronics Main Bldg., #16-9, Hankangro-3ka, Yongsan-ku, Seoul, Korea

TEL: 718-8531-4 FAX: 718-8535

#### HANKOOK SEMICON-DUCTOR

#1054-9, Namhyung-dong, Kwanak-ku, Seoul, Korea

TEL: 588-2981-4 FAX: 588-2980

#### SEG YUNG INTERISE CORP.

#21-301, Suninbldg, 16-1, Hankangro-2ka, Yongsan. ku, Seoul, Korea

TEL: 701-6811-6, 701-6781-4 FAX: 701-6785



# SAMSUNG SEMICONDUCTOR DISTRIBUTORS

| ALABAMA                                                                |                  | JACO                                                                                 | (805) 495-9998 |
|------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------|----------------|
| HAMMOND<br>4411-B Evangel Circle, N.W.                                 | (205) 830-4764   | 2260 Townsgate Road<br>Westlake Village, CA 91361                                    |                |
| Huntsville, AL 35816                                                   |                  | JACO<br>2880 ZANKER ROAD                                                             | (408) 432-9290 |
| ARIZONA                                                                |                  | SUITE 202                                                                            |                |
| ADDED VALUE<br>7741 East Grav Boad                                     | (602) 951-9788   | SAN JOSE, CA 95134                                                                   |                |
| Suite #9<br>Scottsdale, AZ 85260                                       |                  | JACO<br>23-441 South Pointe Drive<br>Laguna Hills, CA 92653                          | (714) 837-8966 |
| CYPRESS/RPS<br>2164 E. Broadway Road #310-8<br>Tempe, AZ 85282         | (602) 966-2256   | MICRO GENESIS<br>2880 Lakeside Drive<br>Sosta Clares CA 05054                        | (408) 727-5050 |
| CALIFORNIA                                                             |                  | Santa Ciara, CA 95054                                                                |                |
| ADDED VALUE                                                            | (209) 734-8861   | CANADA                                                                               |                |
| Unit D<br>Visalia, CA 93291                                            |                  | ELECTRONIC WHOLESALERS<br>1935 Avenue De L'Eglise<br>Montreal Quebec, Canada         | (514) 769-8861 |
| ADDED VALUE                                                            | (714) 259-8258   | H4E 1H2                                                                              |                |
| Unit G<br>Tustin, CA 92680                                             |                  | PETERSON,C.M<br>220 Adelaide Street North<br>London,Ontario,Canada                   | (519) 434-3204 |
| ADDED VALUE                                                            | (619) 558-8890 . | N6B 3H4                                                                              |                |
| 6397 Nancy Ridge Road<br>San Diego, CA 92121                           |                  | SAYNOR VARAH<br>99 Scarsdale Road<br>Don <sup>®</sup> Mills, Ontario, Canada         | (416) 445-2340 |
| ADDED VALUE<br>31194 La Baya Drive, #100<br>Westlake Village, CA 91362 | (818) 889-2861   | M3B 2R4                                                                              | (004) 070 0014 |
|                                                                        |                  | 1-13511 Crestwood Place                                                              | (604) 273-2911 |
| ALL AMERICAN<br>369 Van Ness Way #701<br>Torrance, CA 90501            | (800) 669-8300   | Richmond, B.C., Canada<br>V6V 2G5                                                    |                |
| BELL MICRO PRODUCTS<br>18350 Mt. Langley<br>Fountain Valley, CA 92708  | (714) 963-0667   | WESTBURNE IND.ENT∴LTD.<br>300 Steeprock Drive<br>Downsview,Ontario,Canada<br>M3J 2W9 | (416) 635-2950 |
| BELL MICRO PRODUCTS                                                    | (408) 434-1150   |                                                                                      |                |
| 550 Sycamore Drive<br>Milpitas, CA 95035                               |                  | COLORADO                                                                             |                |
| CYPRESS/RPS<br>6230 Descanso Avenue<br>Buena Park, CA 90620            | (714) 521-5230   | ADDED VALUE<br>4090 Youngfield<br>Wheat Ridge, CO 80033                              | (303) 422-1701 |
| CYPRESS/RPS<br>10054 Mesa Ridge Ct                                     | (619) 535-0011   | CYPRESS/RPS<br>12503 E. Euclid Drive<br>Englewood, CO 80111                          | (303) 792-5829 |
| San Diego, CA 92121                                                    |                  | CONNECTICUT                                                                          |                |
| CYPRESS/RPS<br>2175 Martin Avenue<br>Santa Clara, Ca 95050             | (408) 980-8400   | ALMO ELECTRONICS<br>31 Village Lane<br>Wallingford, CT 06492                         | (203) 288-6556 |
| CYPRESS/RPS<br>21550 Oxnard, #420<br>Woodland Hills, CA 91367          | (818) 710-7780   | JACO<br>384 Pratt Street<br>Meriden CT 06450                                         | (203) 235-1422 |



# SAMSUNG SEMICONDUCTOR DISTRIBUTORS

(Continued)

| JV<br>690 Main Street<br>East Haven, CT 06512                                | (203) 469-2321 | JACO<br>Rivers Center<br>10270 Old Columbia Road<br>Columbia ND 21046      | (301) 995-6620 |
|------------------------------------------------------------------------------|----------------|----------------------------------------------------------------------------|----------------|
| FLORIDA                                                                      |                | Countible, MD 21046                                                        |                |
| ALL AMERICAN<br>16251 N.W. 54th Avenue                                       | (305) 621-8282 | MASSACHUSETS                                                               | •.             |
| Miami, FL 33014                                                              | (407) 973-7103 | ALMO ELECTRONICS<br>60 Shawmut Avenue                                      | (617) 821-1450 |
| 6600 N.W. 21st. Avenue<br>Fort Lauderdale, FL 33309                          |                | GERBER                                                                     | (617) 329-2400 |
| HAMMOND<br>1230 W. Central Blvd<br>Orlando, FL 32802                         | (407) 849-6060 | 128 Carnegie Row<br>Norwood,MA 02062                                       | (017) 070 4000 |
| MICRO GENESIS<br>2170 W. State Road 434 #324<br>Longwood, FL 32779           | (407) 869-9989 | 222 Andover Street<br>Wilmington,MA 01887                                  | (617) 273-1860 |
| GEORGIA                                                                      |                | MICHIGAN                                                                   |                |
| HAMMOND<br>5680 Oakbrook Parkway<br>#160                                     | (404) 449-1996 | CALDER<br>4245 Brockton Drive<br>Grand Rapids, MI 49508                    | (616) 698-7400 |
| Norcross, GA 30093<br>QUALITY COMPONENTS                                     | (404) 449-9508 | CHELSEA INDUSTRIES<br>34443 Schoolcraft<br>Livonia, MI 48150               | (313) 525-1155 |
| 6145 Northbelt Parkway<br>Suite B                                            |                | MINNESOTA                                                                  |                |
| ILLINOIS                                                                     |                | ALL AMERICAN<br>11409 Valley View Road<br>Eden Prairie, MN 55344           | (612) 944-2151 |
| GOOLD<br>101 Leland Court<br>Bensenville, IL 60106                           | (312) 860-7171 | CYPRESS/RPS<br>7650 Executive Drive<br>Eden Prairie, MN 55344              | (612) 934-2104 |
| QPS<br>101 Commerce Dr. #A<br>Schaumburg, IL 60173                           | (312) 884-6620 | VOYAGER<br>5201 East River Road<br>Fridley, MN 55421                       | (612) 571-7766 |
| INDIANA                                                                      |                |                                                                            |                |
| ALTEX<br>12744 N. Meridian<br>Carmel: IN 46032                               | (317) 848-1323 | MISSOURI                                                                   | ·              |
| CHELSEA INDUSTRIES<br>8465 Keystone Crossing, #115<br>Indiananolis, IN 46240 | (317) 253-9065 | CHELSEA INDUSTRIES<br>2555 Metro Blvd<br>Maryland Heights, MO 63043        | (314) 997-7709 |
| MARYLAND                                                                     |                | NEW JERSEY                                                                 |                |
| ALL AMERICAN<br>1136 Taft Street<br>Rockville, MD 20853                      | (301) 251-1205 | ALMO ELECTRONICS<br>12 Connerty Court<br>East Brunswick, NJ 08816          | (201) 613-0200 |
| ALMO ELECTRONICS<br>8309B Sherwick Court<br>Jessup, MD 20794                 | (301) 953-2566 | GENERAL RADIO SUPPLY<br>600 Penn St. @ Bridge Plaza<br>Camden, NJ 08102    | (609) 964-8560 |
| GENERAL RADIO SUPPLY<br>6935L Oakland Mills Road<br>Columbia, MD 21045       | (301) 995-6744 | JACO<br>Ottilio Office Complex<br>555 Preakness Avenue<br>Totowa, NJ 07512 | (201) 942-4000 |



I

# SAMSUNG SEMICONDUCTOR DISTRIBUTORS (Continued)

| NEW YORK                                                                         |                | SCHUSTER                                                                        | (216) 425-8134 |
|----------------------------------------------------------------------------------|----------------|---------------------------------------------------------------------------------|----------------|
| ALL AMER!CAN<br>33 Commack Loop                                                  | (516) 981-3935 | 2057D East Aurora Road<br>Twinsburg, OH 44087                                   |                |
| Ronkonkoma, NY 11779                                                             |                | OKLAHOMA                                                                        |                |
| CAM/RPC<br>2975 Brighton Henrietta TL Road<br>Rochester, NY 14623                | (716) 427-9999 | QUALITY COMPONENTS<br>3158 S. 108th East Avenue<br>Suite 274<br>Tulsa, OK 74146 | (918) 664-8812 |
| JACO<br>145 Oser Avenue<br>Hauopauge, NY 11788                                   | (516)-273-5500 | OREGON                                                                          | (503) 641-2233 |
| MICRO GENESIS<br>90-10 Colin Drive<br>Holbook, NY 11741                          | (516) 472-6000 | 15075 S.Koll Parkway<br>Suite D<br>Beaverton, OR 97006                          | (000) 011 2200 |
|                                                                                  |                | PENNSYLVANIA                                                                    |                |
| NORTH CAROLINA<br>QUALITY COMPONENTS<br>3029-105 Stonybrook Drive                | (919) 467-4897 | ALMO ELECTRONICS<br>9815 Roosevelt Blvd.<br>Philadelphia, PA 19114              | (215) 698-4003 |
| Raleigh, NC 27604<br>DIXIE<br>2220 South Tryon Street                            | (704) 377-5413 | CAM/RPC<br>620 Alpha Drive<br>Pittsburgh, PA 15238                              | (412) 782-3770 |
| Charlotte, NC 28234<br>HAMMOND<br>2923 Pacific Avenue                            | (919) 275-6391 | ALMO ELECTRONICS<br>220 Executive Drive<br>Mars, PA 16046                       | (412) 776-9090 |
| Greensbord, NC 27420                                                             |                |                                                                                 |                |
| RESCO/RALEIGH                                                                    | (919) 781-5700 | SOUTH CAROLINA                                                                  |                |
| Raleigh, NC 27612                                                                |                | DIXIE<br>4909 Pelham Road<br>Greenville, SC 29606                               | (803) 297-1435 |
| OHIO                                                                             |                | DIXIE                                                                           | (803) 779-5332 |
| CAM/RPC<br>749 Miner Road                                                        | (216) 461-4700 | 1900 Barnwell Street<br>Columbia, SC 29201                                      |                |
| Cleveland, OH 44143                                                              | (614) 888-7777 | HAMMOND<br>1035 Lowndes Hill Rd.<br>Greenville, SC 29607                        | (803) 233-4121 |
| 15 Bisnop Drive #104<br>Westerville, OH 43081                                    |                | TEXAS                                                                           |                |
| CAM/RPC<br>7973-B Washington Woods Drive<br>Centerville, OH 45459                | (513) 433-5551 | ADDED VALUE<br>4470 Spring Valley Road<br>Dallas, TX 75244                      | (214) 404-1144 |
| CHELSEA INDUSTRIES<br>10979 Reed Hartman Highway<br>#133<br>Cincinnati, OH 45242 | (513) 891-3905 | ADDED VALUE<br>6448 Highway 290 East<br>#A103<br>Austin, TX 78723               | (512) 454-8845 |
| CHELSEA INDUSTRIES<br>1360 Tomahawk<br>Maumee, OH 43537                          | (216) 893-0721 | ALL AMERICAN<br>1819 Firman Drive, #127<br>Richardson, TX 75081                 | (214) 231-5300 |
| SCHUSTER<br>11320 Grooms Road<br>Cincinnati, OH 45242                            | (513) 489-1400 | CYPRESS/RPS<br>2156 W. Northwest Highway<br>Dallas, TX 75220                    | (214) 869-1435 |



# SAMSUNG SEMICONDUCTOR DISTRIBUTORS (Continued)

| JACO                                         | (214) 235-9575  | VIRGINIA                  |                |
|----------------------------------------------|-----------------|---------------------------|----------------|
| 1209 Glenville Drive<br>Richardson, TX 75080 |                 | VIRGINIA ELEC.            | (804) 296-4184 |
|                                              |                 | 715 Henry Avenue          |                |
| MICRO GENESIS                                | (214) 644-5055  | Charlottesville, VA 22901 |                |
| 9221 LBJ Freeway, #220<br>Dallas, TX 75243   |                 | WASHINGTON                |                |
|                                              |                 | CYPRESS/RPS               | (206) 483-1144 |
| OMNIPRO                                      | (214) 233-0500  | 22125 17th Avenue         |                |
| Dallas TX 75244                              |                 | Suite114                  |                |
|                                              |                 | Botheli, WA 98021         |                |
| 4257 Kollway Circle                          | (214) 733-4300  | JACO                      | (206) 881-9700 |
| Addison, TX 75244                            |                 | 15014 N.E. 40th Street    |                |
|                                              |                 | Bidg. "O", Unit 202       |                |
| 1005 Industrial Blvd                         | (713) 240-2255  | Reditiona, WA 98032       |                |
| Sugar Land, TX 77478                         |                 | PRIEBE                    | (206) 881-2363 |
| OUNLITY COMPONENTS                           | (E 10) 02E 0000 | 14807 N.E. 40th           |                |
| 2120-M Braker Lane                           | (512) 835-0220  | Redmond, WA 98052         |                |
| Austin, TX 78758                             |                 | WISCONSIN                 |                |
|                                              |                 | MARSH                     | (414) 475-6000 |
|                                              |                 | 1563 S. 101st. Street     |                |
| UTAH                                         |                 | Milwaukee, WI 53214       |                |
| ADDED VALUE                                  | (801) 975-9500  |                           |                |
| 1836 Parkway Blvd.                           |                 |                           |                |
| west valley City, UT 84119                   |                 |                           |                |
|                                              |                 |                           |                |

SAMSUNG Electronics

# NOTES



# NOTES



. , . . , • 

. • 

# 

#### Semiconductor Business

#### HEAD OFFICE:

8/10FL. SAMSUNG MAIN BLDG. 250, 2-KA, TAEPYUNG-RO, CHUNG-KU, SEOUL, KOREA C.P.O. BOX 8233

#### BUCHEON PLANT:

82-3, DODANG-DONG, BUCHEON, KYUNGKI-DO, KOREA C.P.O. BOX 5779 SEOUL 100

#### KIHEUNG PLANT:

SAN #24 NONGSUH-RI, KIHEUNG-MYUN YONGIN-GUN, KYUNGKI-DO, KOREA C.P.O. BOX 37 SUWON

#### GUMI BRANCH: 259, GONDAN-DONG, GUMI,

KYUNGSANGBUK-DO, KOREA

SAMSUNG SEMICONDUCTOR INC.: 3725 NORTH FIRST STREET SANJOSE, CA 95134-1708, USA

# HONG KONG BRANCH:

24FL. TOWER 1 ADMIRALTY CENTER 18 HARCOURT ROAD HONG KONG

#### TAIWAN OFFICE: RM B. 4FL, NO 581 TUN-HWA S, RD, TAPIEI, TAIWAN

SAMSUNG ELECTRONICS JAPAN CO., LTD. 6F. SUDAMACHI BERDE BLDG. TELE 2-3, KANDA-SUDAMACHI TEL CHIYODA-KU, TOKYO 101, JAPAN FAX

LTD. TELEX : 2225206 SECJPN J TEL : (03) 258-9506

#### SAMSUNG SEMICONDUCTOR EUROPE GMBH: MERGENTHALER ALLEE 38-40 TEL: 0-6196-90090 D-6236 ESCHBORN, W/G FAX: 0-6196-90098

FAX: 0-6196-900989 TELEX: 4072678 SSED

#### SAMSUNG (U.K.) LTD.: SAMSUNG HOUSE 3 RIVERBANK WAY GREAT WEST ROAD BRENTFORD MIDDLESEX TW8 9RE

TEL: 862-9312 (EXT)304 862-9323 (EXT)292 FAX: 862-0096, 862-0097 TELEX: 25823

PRINTED IN KOREA JULY, 1989

TELEX: KORSST K27970 TEL: (SEOUL) 751-2114 FAX: 753-0967

TELEX: KORSEM K28390 TEL: (SEOUL) 741-0066, 662-0066 FAX: 741-4273

TELEX: KORSST K23813 TEL: (SEOUL) 741-0620/7 FAX: 741-0628

TELEX: SSTGUMI K54371 TEL: (GUMI) 2-2570 FAX: (GUMI) 52-7942

TEL: (408) 434-5400 TELEX: 339544 FAX: (408) 434-5650

TEL: 5-8626900 TELEX: 80303 SSTC HX FAX: 5-8661343

TEL: (2) 706-6025/7 FAX: (2) 706-6028

FAX: (03) 258-9695