## Linear and Conversion Applications Handbook

1986

Precision Monolithics Inc.

Sample-and-Hold
Amplities

Operational
Voltare

Instrumentat
Amplitiers allowersl Analos switcts
Multiplexes

Special
Functions
Reererna- An-Analos
voltage Follon
Buffers
voltage
comparators
Matched
Transistors
PMI

# Linear and Conversion Applications Handbook 

1986

The PMI
Commitment
PMI is committed to building long-term customer relationships resulting in mutual growth.
At PMI we dedicate ourselves to leadership in customer service, quality, and technology.
Our goal is flawless performance and professional excellence.

Copyright ${ }^{\odot} 1986$
Precision Monolithics Inc.
Although every effort has been made to ensure accuracy of the information contained in this handbook, PMI assumes no responsibility for errors or omissions.
PMI assumes no responsibility for the use of any circuits described herein and makes no representation that they are free of patent infringement.

Precision Monolithics Inc.
Life Support and Nuclear Facility Applications Policy
As a general policy, Precision Monolithics Inc. (PMI) does not recommend the use of any of its products in (a) life support applications where failure or malfunction of the PMI product can be reasonably expected to cause failure of the life support device or to significantly affect its safety or effectiveness, or (b) any nuclear facility applications. PMI will not knowingly sell its products for use in such applications unless it receives in writing assurances satisfactory to PMI that (a) the risks of injury or damage have been minimized (b) the customer assumes all such risks, and (c) the liability of PMI is adequately protected under the circumstances.
Examples of devices considered to be life support devices are neonatal oxygen analyzers, nerve stimulators (whether used for anesthesia, pain relief, or other purposes), autotransfusion devices, blood pumps, defibrillators, arrhythmia detectors and alarms, pacemakers, hemodialysis systems, peritoneal dialysis systems, neonatal ventilator incubators, ventilators for both adults and infants, anesthesia ventilators, and infusion pumps, as well as other devices designated as "critical" by the FDA. The above are examples only and are not intended to be conclusive or exclusive of any other life support device.
Examples of nuclear facility applications are applications in (a) a nuclear reactor, or (b) any device designed or used in connection with the handling, processing, packaging, preparation, utilization, fabricating, alloying, storing, or disposal of fissionable material or waste products thereof.

## Table of Contents

## Page

5 Author Acknowledgments
6 Index by Major Topic
8 Index by Subject
12 Index by PMI Part Number
15 Application Briefs and Notes
247 Sales Offices, Representatives and Distributors

Note to the Reader:
To make it easier to locate applications information within this book, the contents have been indexed three ways on the pages indicated above. Some examples include:

- Major Topics -
amplifiers, communications circuits
- Subjects -
current monitors, isolation amplifiers
- PMI Part Numbers -

ADC-910, MAT-04
Additional applications data and complete product specifications may be found in PMI's 1986 Data Book which is available upon request.

## Author <br> Acknowledgments

This handbook was prepared by the engineering staff of Precision Monolithics Inc. and contributing authors. It reflects the combined efforts of many people. We gratefully acknowledge each author's contribution.
B.W. Berry: AN-37, AN-38, AN-41, AN-42, AN-48, AN-50
Robert Blair: AB-1, AB-4, AN- 23
Derek Bowers: AN-102, AN-105
Thomas Cate: AB-103, AB-104, AB-105, AB-106, AB-107, AB-108, AB-109, AB-110, AB-111, AB-112, AB-113, AB-114, AB-115
Bob Debowey: AN-23
George Erdi: AB-2, AN-13, AN-15, AN-18, AN-24
Wes Freeman: AN-47
Chuck Gibson: AB-102
David Gillooly: AN-53
Shelby D. Givens: AN-25, AN-32, AN-35, AN-40
Thom Goddard: AN-101
Mark Goldsborough: AB-101
Gary Grandbois: AN-47, AN-53
Barry Harvey: AN-103
Michael Jachowski: AN-106
Andrew Jenkins: AB-9
Walter Jung: AN-28
Arthur Kapoor: AN-105
Steve Parks: AN-104
Guido Pastorino: AN-31, AN-39
Kishor Patel: AN-36
Will Ritmanich: AN-23, AN-28
John Schoeff: AN-16, AN-17, AN-19
Alan Seales: AN-15
Jim Simmons: AN-12
Donn Soderquist: AB-1, AB-2, AN-11, AN-12, AN-13, AN-14, AN-15, AN-16, AN-17, AN-19, AN-20, AN-21, AN-27
Dennis Van Dalsen: AB-6
Charles Vinn: AB-3
James Wong: AN-15, AN-104
Jerry Zis: AN-6
Amplifiers
AB-2 OP-10 Instrumentation Amplifier CMRR vs Frequency Improvement ..... 16
AB-3 Digital Nulling Of Precision Op Amps ..... 17
AB-103 Low-Drift Micropower Instrumentation Amplifier ..... 25
AB-104 Single-Supply Micropower Instrumentation Amplifier ..... 26
AB-105 Low Input-Current Operational Amplifier ..... 27
AB-106 Transimpedance Amplifier ..... 28
AN-13 The OP-07 Ultra-Low Offset Voltage Op Amp - A Bipolar Op Amp That Challenges Choppers, Eliminates Nulling ..... 54
AN-15 Minimization Of Noise In Operational Amplifier Applications ..... 68
AN-24 The OP-17, OP-16, OP-15 As Output Amplifiers For High Speed D/A Converters ..... 116
AN-25 Applying The OP-06 Op Amp As A High Precision Comparator ..... 118
AN-40 A Buffer Amplifier Applications Collection ..... 174
AN-102 Very Low Noise Operational Amplifier ..... 206
AN-106 A Collection Of Op Amp Applications ..... 230
A/D And D/A Converter Circuits
AB-1 Strobing The DAC-08 Under Logic Control ..... 15
AB-6 Single Supply Operation Of The DAC-08 And DAC-20 ..... 19
AB-102 $\quad$ 12-Bit 4 Quadrant Multiplying D/A Converter ..... 24
AN-6 A Low-Cost, High-Performance Tracking A/D Converter ..... 38
AN-11 A Low-Cost, Easy-To-Build Successive Approximation A/D Converter ..... 42
AN-14 Interfacing Bipolar Technology D/A Converters With CMOS Logic ..... 64
AN-16 Low-Cost, High-Speed A/D Conversion With The DAC-08 ..... 79
AN-17 DAC-08 Applications Collection ..... 86
AN-19 Differential And Multiplying D/A Converter Applications ..... 100
AN-20 Exponential Digitally Controlled Oscillator Using DAC-86 ..... 108
AN-21 4-20mA Digital To Process Current Transmitter ..... 112
AN-23 D/A Converter Generates Hyperbolic Functions ..... 114
AN-28 Audio Applications For The DAC-86 Companding D/A Converter ..... 124
AN-36 DAC-08 Control Of 555 Timers ..... 145
AN-47 BCD DAC Makes Programming Of Function Generator Simple ..... 187
AN-101 Cross-Plot Generator Allows Quick A/D Converter Evaluation ..... 202

## Refer to PMI's 1986 Data Book for additional applications.

Signal Conditioning And Measurement
AB-4 REF-02 Temperature Controller ..... 18
AB-107 Two-Wire, 4-20mA Current Transmitter ..... 29
AB-108 A Micropower Single-Supply Precision Rectifier ..... 30
AB-109 High Speed Precision Rectifier ..... 31
AN-12 Temperature Measurement Method Based On Matched Transistor Pair Requires No Reference ..... 49
AN-18 Thermometer Applications Of The REF-02 ..... 97
AN-27 Polarity Programmable Peak Detector ..... 122
AN-103 Take The Guesswork Out Of Settling-Time Measurements ..... 209
Analog Signal Processing Circuits
AB-9 Dual Precision Voltage Reference ..... 20
AB-110 Logarithmic Converter ..... 32
AB-111 Single-Supply Wien-Bridge Oscillator ..... 33
AB-112 Single-Resistor Controls Wien-Bridge Oscillator Frequency ..... 34
AB-113 Precision Ramp Generator ..... 35
AB-114 Precision Current Regulator ..... 36
AB-115 Micropower 1.23V Bandgap Reference ..... 37
AN-53 Sample/Hold Circuit Monitors Two Input Signals And Tracks The Smaller Or Larger Signal ..... 200
AN-105 Applications Of The MAT-04, A Monolithic Matched Quad Transistor ..... 222
Signal Switching Circuits
AB-101 Precision Audio Switch ..... 22
AN-32 Single Supply Operation Of PMI Multiplexers ..... 135
AN-35 Understanding Crosstalk In Analog Multiplexers ..... 137
Communication Circuits
AN-31 Successive Approximation Register Design For Multi-Channel CODECs ..... 131
AN-37 Eight-Channel CODEC Applications ..... 149
AN-38 Four-Channel Shared CODEC ..... 156
AN-39 Companding D/A Converter ..... 162
AN-41 Improved Shared-Channel CODEC Design With PMI's Companding DACs ..... 177
AN-42 A $1 \mathrm{kHz}, 0 \mathrm{dBm} 0$ Standard Signal Generator ..... 185
AN-48 Designing Digital Repeaters With ICs ..... 191
AN-50 A Variable-Frequency, Clock-Recovery Circuit Using The RPT-82 Or RPT-83 ..... 198
AN-104 Radiation Effects Of Linear Integrated Circuits ..... 217
Absolute Value, Precision ..... 61-62, 242
Active Amplifier Output Clipping ..... 246
AGC Amplifier, Low Noise ..... 245
Ammeter, Wide-Range Low Current ..... 234
Amplifier
Absolute Value, Precision ..... 61-62, 242
Active Clipping, Adjustable ..... 246
AGC, Low Noise ..... 245
Buffer, Precision ..... 60-61
Digital Gain Control ..... 24, 95, 231
Divider/Multiplier, Precision ..... 242
4-20mA Transmitter ..... 29
Headphone ..... 238
High Speed, Low Offset Voltage ..... 61
Impedance Transforming ..... 244
Instrumentation ..... 16, 62-63
Instrumentation, Low Noise,
High Speed ..... 224-225
Instrumentation, Micropower ..... 25, 26, 240
Instrumentation, Single Supply ..... 26, 240
Instrumentation, 2 Op Amp ..... 26, 243
Isolation ..... 235
Light Detector ..... 234
Logarithmic ..... 32
Low Input Current ..... 27, 28
Low Offset Voltage ..... 54-63
Micropower ..... $25,26,27,28,30,240$
Multiplier/Divider, Precision ..... 242
Noise ..... 68-78
Oscilloscope Input ..... 209-216
Piecewise-Linear, Decreasing Gain ..... 240
Piecewise-Linear, Increasing Gain ..... 241
Piezoelectric Transducer ..... 237
Precision ..... 17, 27, 28, 54-63
Radiation Effects ..... 217-221
Servo Motor, $\pm 200 \mathrm{~mA}$ ..... 230
Settling Time Testing ..... 209-216
Single Supply ..... 26,30,240
Square-Root ..... 227-229
Squaring ..... 227-229
Squelch, Low Power ..... 246
Summing, Precision ..... 62
Thermocouple ..... 62-63, 243
$\pm 36 \mathrm{~V}$ Low Noise ..... 236
Threshold Detector, Precision ..... 234
Transimpedance ..... 28
$\pm 200 \mathrm{~V}$ Low Noise ..... 244
Vector-Summing ..... 226-227
Very Low Noise ..... 206-208
Voltage-Controlled Attenuator ..... 222-224
Analog Switch
Precision Audio ..... 22-23
Radiation Effects ..... 217-221
Analog-to-Digital Converter
CODEC Encoder, Multi-Channel ..... 131-134
Differential Input ..... 104-105
High Speed ..... 79-85, 92
Low Cost ..... 93
Ratiometric ..... 104-105
Successive
Approximation ...... 42-48, 79-85, 92, 131-134Testing Using A Cross-PlotGenerator202-205
Tracking, High Performance ..... 38-41
Tracking, Microprocessor Controlled ..... 96
Attenuator
Digital ..... 95, 103-104, 125-126
Voltage Controlled
Voltage Controlled ..... 222-224 ..... 222-224
Audio
Clickless Attenuator ..... 127-128
Digital Attenuator ..... 103-104, 124-126
Low Noise Preamplifier ..... 225-226
Precision Switch ..... 22-23
Voltage Controlled Attenuator ..... 222-224
VU Peak Reading Indicator ..... 128-130
BCD Programmable Function Generator ..... 187-190
Buffer ..... 174-176
Precision Large Signal ..... 60-61
Bridge Transducer Control ..... 87-88, 105-106
CCITT Standard Signal Generator ..... 185-186
Clipping, Active Adjustable ..... 246
Clock Recovery ..... 198-199
CODEC
Encoder/Decoder, 8-Channel .. 149-155, 177-184
Encoder/Decoder, 4-Channel ..... 156-161
Encoder, Multi-Channel ..... 131-134
1 kHz Standard Signal Generator ..... 185-186
Companding D/A Converter ..... 162-173
Comparator
High-Sensitivity ..... 232
Precision ..... 118-121
Radiation Effects ..... 217-221
Window, Dual Programmable ..... 236
Converter
Analog-to-Digital, Low Cost ..... 93
Analog-to-Digital, Successive
Approximation ..... 42-48, 79-85, 92, 131-134
Analog-to-Digital, Tracking ..... 38-41, 96
Digital-to-Analog ..... $15,24,86,96$
Digital-to-Analog, Companding ..... 162-173
Digital to 4 -20mA Current ..... 112-113
Digital-to-Hyperbolic Function ..... 114-115
Logarithmic ..... 32
Cross-Plot Generator, ADC Testing ..... 202-205
Crosstalk In Analog Multiplexers ..... 137-144
Current Booster ..... 176, 230, 236
Current Monitor ..... 241
Current Sink, Precision ..... 36, 245
Current Source ..... 230, 231, 245
CRT Display Driver ..... 87-88
Differential Line Driver/Receiver ..... 90
Digital-to-Analog Converter ..... 15, 86-96
Addition/Subtraction ..... 94, 106-107
Attenuator/Programmable GainAmplifier, DC-Coupled95
Audio Clickless Attenuator ..... 127-128
Balanced Transformer Drive ..... 89
BCD Programmable Function ..... 187-190
Bridge Transducer Control ..... 87-88, 105-106
Calibration-Free ..... 61
CMOS Interfacing ..... 64-67
Companding ..... 162-173
Cross-Plot Generator For
Testing ADCs ..... 202-205
CRT Display Driver ..... 87-88
Differential Line Driver ..... 90
Digital Op Amp Nulling ..... 17, 89
555 Timer Control ..... 145-148
4 Quadrant Multiplying ... 24, 102-103, ..... 06-107
$4-20 \mathrm{~mA}$ Transmitter ..... 112-113
Full-Scale Adjust (Multiplier) ..... 94
High Speed 89, 92-93, 103, 116-117, 175
Hyperbolic Function Generator ..... 114-115
Modem Transmitter ..... 95
l kHz Standard Signal Generator ..... 185-186
Oscillator, Exponential
Digitally Controlled ..... 108-111
Power Fault Monitor/Detector ..... 105-106
Radiation Effects ..... 217-221
Settling Time Testing ..... 209-216
Single Supply Operation ..... 19
VU Peak Reading Indicator ..... 128-130
Divider/Multiplier, Precision Analog ..... 242
Filters ..... 174-176
Notch, High Q ..... 237
555 Timer, Digital Control ..... 145-148
5V Regulator, Micropower ..... 232
4-20mA Transmitter ..... 29, 112-113
Function Generator
BCD Programmable ..... 187-190
CCITT 1 kHz Standard ..... 185-186
Hyperbolic ..... 114-115
Step ..... 209-216
Square-Root ..... 227-229
Square-Wave ..... 233, 241
Squaring ..... 227-229
Triangular Wave ..... 233
Vector-Sum ..... 226-227
Headphone Amplifier ..... 238
High Voltage Operation Amplifier
$\pm 36 \mathrm{~V}$ Low Noise ..... 236
$\pm 200 \mathrm{~V}$ Low Noise ..... 244
Hyperbolic Function Generator ..... 114-115
Impedance Transforming Amplifier ..... 244
Inductor, Active ..... 174
Instrumentation Amplifier ..... 16, 87-88
Low Noise, High Speed ..... 224-225
Micropower, Low Drift ..... 25
Radiation Effects ..... 217-221
Single Supply, Micropower ..... 26,240
Thermocouple ..... 62-63
2 Op Amp ..... 26, 243
Isolation Amplifier ..... 235
Light Detector ..... 234
Line Driver ..... 175-176
Digital Repeater ..... 191-197
Logarithmic Converter ..... 32
Low Noise
Audio Preamplifier ..... 225-226
Operational Amplifier ..... 206-208
Microphone Preamplifier ..... 239
Micropower
5V Regulator ..... 232
Instrumentation Amplifier ..... 25, 26, 240
Low Input Current Amplifier ..... 27, 28
1.23V Bandgap Reference ..... 37, 233
Precision Amplifier ..... 27, 28
Precision Rectifier ..... 30
Wien-Bridge Oscillator ..... 33, 239
Modem Transmitter ..... 95
Monitor, Current ..... 241
Motor, $\pm \mathbf{2 0 0 m A}$ Servo Amplifier ..... 230
Multiplexers
Crosstalk ..... 137-144
Radiation Effects ..... 217-221
Single Supply ..... 135-136
Multiplication
AC-Coupled ..... 103-104
Analog, Precision ..... 242
4-Quadrant, DC-Coupled ..... 102-103
4-Quadrant, Digital ..... 107
4-Quadrant, High Speed ..... 103
4-Quadrant, 12-Bit ..... 24
2-Quadrant, Analog ..... 101-102
2-Quadrant, Digital ..... 101-102
2-Quadrant, Exponential ..... 125-126
NAB Tape Head Preamplifier ..... 239
Nulling, Op Amp ..... 17, 89
Noise, Op Amp ..... 68-78
Notch Filter, High Q ..... 237
Oscillator
Exponential Digitally Controlled ..... 108-111
Square-Wave, Free-Running ..... 233, 241
Triangular Wave ..... 233
Wien-Bridge, Single Supply Micropower ..... 33, 239
Wien-Bridge, Single Resistor Control ..... 34
Oscilloscope Input Amplifier ..... 209-216
Peak Detector, Polarity Programmable ..... 122-123
Phono Preamplifier, RIAA ..... 238
Piecewise-Linear Amplifier
Decreasing Gain ..... 240
Increasing Gain ..... 241
Piezoelectric Transducer Amplifier ..... 237
Power Fault Monitor/
Detector ..... 105-106
PreamplifierLow Noise Audio225-226
Microphone ..... 239
NAB Tape Head ..... 239
RIAA Phono ..... 238
Radiation Effects Of
Linear ICs ..... 217-221
Ramp Generator ..... 35
Rectifier
Precision Micropower ..... 30
Precision High Speed ..... 31
Regulator, 5V Micropower ..... 232
Repeater, Digital ..... 191-197, 198-199
RIAA Phono Preamplifier ..... 238
Sample-and-Hold High Speed ..... 175
2-Channel, Maximum/Minimum Signal Tracking ..... 200-201
Servo Motor Amplifier, $\pm \mathbf{2 0 0 m A}$ ..... 230
Settling Time Testing ..... 209-216
Single Supply Operation
AC Buffer, High Speed ..... 176
Digital-to-Analog Converter ..... 19
Instrumentation Amplifier ..... 26, 240
Multiplexers ..... 135-136
Precision Rectifier ..... 30
Wien-Bridge Oscillator ..... 33, 239
Square-Root Amplifier ..... 227-229
Square-Wave Oscillator, Free-Running ..... 233, 241
Squaring Amplifier ..... 227-229
Squelch Amplifier, Low Power ..... 246
Step-Function Generator ..... 209-216
Switch
Analog ..... 22-23
Precision Audio ..... 22-23
Summing Amplifier, Precision ..... 62
Tape Head Preamplifier, NAB ..... 239
Temperature Control ..... 18
Temperature Measurement ..... 49-53, 62-63, 97-99, 243
Thermocouple Amplifier ..... 62-63, 243
Threshold Detector/Amplifier ..... 234
Timer, Digital Control Of 555 ..... 145-148
Transformer Drive, Balanced ..... 89
Transimpedance Amplifier ..... 28
Triangular Wave Generator. ..... 233
Vector-Summing Amplifier ..... 226-227
Voltage Reference
Dual Tracking, Precision ..... 20-21, 237
High Stability ..... 60, 237
l.23V Bandgap, Micropower ..... 37, 233
Radiation Effects ..... 217-221
Waveform Generator, High Speed ..... 93
Window Comparator, Dual Programmable ..... 236

## INDEX BY PMI PART NUMBER

ADC-910
202-205
AMP-01.................................. . . 212, 219-220
BUF-03.................................... 174-176
CMP-01 ..... 38-41, 42-48, 53, 67, 81-85, 88, 90, 93, 96, 104-106, 122-123, 128-130, 131-134, 149-155, 156-161, 177-184, 196-197, 198-199, 212, 219-220
CMP-02....................... 18, 108-110, 219-220
CMP-04 219-220
CMP-404 ............................ . . 219-220, 236
DAC-01 ............................................ . 65-67
DAC-02 ........................................ . . 64-65
DAC-03 ......................................... . . . 64-65
DAC-05 ........................................ . . 64-65
DAC-06 ........................................ . 64-65
DAC-08 ... 15, 17, 19, 64, 79-85, 86-96, 100-107, 112-113, 116-117, 145-148, 175, 187, 219-220
DAC-20 ................... 19, 64, 114-115, 187-190
DAC-86 .......... . 64, 108-111, 124-130, 131-134, 149-155, 156-161, 162-173
DAC-88 ............64, 162-173, 177-184, 185-186
DAC-89 . . . . . . . . . 64, 131-134, 149-155, 156-161, 162-173, 177-184
DAC-100 ......... 38-41, 42-48, 65-67, 219-220
DAC-210 .............................................. . 64
DAC-312 .............................................. . . . 24
DAC-8408............................................ . . . 236
DMX-88 . . . . . . . . . . . . . . . . . . . . . . . 150-152, 177-184
GAP-01 200-201

MAT-01
37, 49-53, 219-220, 232-233
MAT-02 32, 206-208, 224-225, 232, 234
MAT-04 $25,222-229,242$
MUX-08 ............. . 135-136, 140-144, 219-220
MUX-16.......................................... . . 135-136
MUX-24 ........................ . . 135-136, 219-220
MUX-28 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 135-136
MUX-86 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 135-136
MUX-88 . . . . 135-136, 149-155, 156-161, 177-184
OP-01.............39-41, 61, 66-67, 125-128, 204,
219-220
OP-02 $\ldots \ldots \ldots . . . \mid 6,20,87,95,97-99,102,107$,

OP-05 ....................... $17,57-58,89,219-220$
OP-06 ..................... $70,76,118-121,219-220$
OP-07 ................... 17, 20, 54-63, 77, 212, 215, 219-220, 227-229
OP-08 ....................................... . . 219-220
OP-09 .............................. . . 127-128, 219-220
OP-10 . . . . . . . . . . . . . . . . . . . . . . . 16, 50-53, 237, 243
OP-11 . . . . . . . . . . . . . . . . . . . . . . . . . . 127-128, 219-220
OP-12 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 219-220
OP-15 . . . . . . . . . . . . .93, 116-117, 141, 212, 219-220
OP-16 . . . 116-117, 125-126, 141, 149-155, 156-161, 176, 177-184, 185-186, 215, 219-220, 233
OP-17 ........ 114-115, 116-117, 219-220, 224-225
OP-20 ......................................... . 219-220
OP-21 ........................................ . 219-220
OP-22 .... 25, 27, 28, 29, 30, 33, 36, 37, 219-220, 232-233, 239
OP-27...............24, 31, 33, 73, 75-76, 206-208, 219-220, 222-226, 238, 245
OP-32 219-220
OP-37 ........... 22-23, 75-76, 219-220, 236, 239

## INDEX BY PMI PART NUMBER

## Precision Monolithics Inc.

OP-41..................32, 222-224, 231, 234, 237
OP-43 ................................................. . 235
OP-50 ........................... . 231-232, 238, 244
OP-77.......... . 17, 54, 69-78, 219-220, 226-229, 230-231, 234, 237, 240-246

OP-215 ................................................ . . 35
OP-220 ................................... . . 26, 219-220
OP-221 ...................... 34, 112-113, 219-220
OP-227 ................................ 31, 75-76, 245
OP-420 .......................... . . 219-220, 236, 240
OP-421 ................................. . 219-220, 246
PM-108 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 219-220
PM-111 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 219-220
PM-139 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 219-220
PM-211 . . . . . . . . . . . . . . . . . . . . . . . . . . . . 219-220, 233
PM-7541 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 231
PM-7545 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 203-205

REF-01 17, 19, 20-21, 35, 82-85, 92-93, 103-106, 112-113, 131-134, 177-184, 203-204, 219-220, 243
REF-02....... 18, 20, 29, 36, 96, 97-99, 104, 106, 149-155, 156-161, 177-184, 185-186, 188-190, 219-220
RPT-82............................. . . 191-197, 198-199
RPT-83.............................. . . 191-197, 198-199
SMP-11 . . . . . . . . . . . . . . . . . . . . . . . . 122-123, 128-129
SMP-81................ . 149-155, 156-161, 177-184
SW-01 ........................... . . 122-123, 219-220
SW-02 ........................................ . . . 219-220

SW-06 ................................ . . 22-23, 219-220
SW-201 ........................................ . . 219-220
SW-202 ....................................... . . 219-220

## STROBING THE DAC-08 UNDER LOGIC CONTROL

## Precision Monolithics Inc.

## APPLICATION BRIEF 1

## FEATURES

- Digital inputs are treated as all zeros by increasing the logic threshold to +6.4 V .
- Single Line Logic Control
- Handy in Multiplying Applications
- When more than one DAC is connected to point "A" -party line connection - strobing is simple.
- Higher speed and greater simplicity when compared to the alternative method of disabling which is accomplished by reducing $V_{\text {REF }}$ to zero.


## GENERAL DESCRIPTION

Since the PMI DAC-08 has a variable logic input threshold, strobing the output is easily accomplished using the circuit below. Normally, for TTL thresholds, Pin $1\left(\mathrm{~V}_{\mathrm{LC}}\right)$ is grounded; but if it is connected instead to a hex inverter with a pullup resistor to +5 V , all digital inputs effectively become zeros. When the hex inverter's output is high, no current flows in $\mathrm{I}_{\mathrm{O}}$ no matter what the digital input code may be. When the hex inverter's output is low, normal TTL input logic threshold and operation is restored.

## NOTE:

Recovery when logic inputs are enabled may be slower when DAC is on $\pm 5 \mathrm{~V}$ supply due to bias line saturation. This should be checked in the actual application.


## APPLICATION BRIEF 2

## FEATURES

- Addition of one selected capacitor improves CMRR at 400 Hz to $>95 \mathrm{~dB}$.
- OP-10 Side "A" and Side "B" bandwidths are matched.
- Circuit uses existing nulling pins as frequency compensation connections.
- Added capacitor is in the range of 5 pF to 100 pF .


## CAPACITOR SELECTION PROCEDURE

1. Connect $E_{I N 1}$ to $E_{I N 2}$ and to a $400 \mathrm{~Hz} \pm 10 \mathrm{~V}$ signal source.
2. While observing $E_{O}$ with an oscilloscope, try different values of $C 1$ or $C 2$ until $E_{O}$ is at a minimum.
3. Permanently install the selected capacitor.

## GENERAL DESCRIPTION

Common mode rejection ratio (CMRR) versus frequency of the familiar three op-amp instrumentation amplifier can be optimized by matching the frequency responses of the input differentially-connected pair of op amps. The circuit shown uses one selected capacitor (to reduce the frequency response of the faster op amp) which is connected between an output and one of the pins usually used for nulling $\Delta \mathrm{V}_{\mathrm{OS}}$.
Eight devices were tested in this connection. Improvement to greater than 95dB @ 400Hz was achieved on all devices, an improvement of 1 to 20 dB over performance without the selected capacitor.

TRIPLE OP-AMP INSTRUMENTATION AMPLIFIER CIRCUIT

*SELECTED 5pF TO 100pF.

NOTES:

1. $E_{O}=\left(E_{I N 1}-E_{I N 2}\right) A V C L$
2. $A V C L=\left(1+\frac{R 1+R 2}{R 3}\right)\left(\frac{R 6}{R 4}\right)=1000$
3. $C M R R=20$ LOG $\frac{E C M(A V C L)}{E_{O}} @ D C$
4. $\quad I F \frac{R 6}{R 4}=\frac{R 7}{R 5}, C M R R @ D C \cong 120 \mathrm{~dB}$
5. AT 400 Hz , CMRR IS A FUNCTION OF THE DIFFERENCE IN FREQUENCY RESPONSE OF SIDE " $A$ " AND SIDE " $B$ ".
6. USE OF C1 OR C2, SELECTED USING THE PROCEDURE DESCRIBED, MATCHES THE FREQUENCY RESPONSE OF SIDE "A" AND SIDE " $B$ ", THEREBY MAXIMIZING CMRR AT 400 Hz .

AB-3
DIGITAL NULLING OF PRECISION OP AMPS

## Precision Monolithics Inc.

## APPLICATION BRIEF 3

## FEATURES

- Digitally-controlled offset nulling is achieved by imbalancing the first stage collector currents of a precision op amp.
- Greater than 1.5 mV of offset voltage may be nulled to zero with $5 \mu \mathrm{~V}$ resolution at $25^{\circ} \mathrm{C}$.
- This application is especially useful in microprocessorcontrolled systems where stringent error budgets exist.
- Circuit uses the nulling terminals with a DAC-08 substituted for the conventional nulling potentiometer.


## GENERAL DESCRIPTION

The input offset voltage of a precision op amp (OP-05, OP-07, OP-77) may be nulled to $<5 \mu \mathrm{~V}$ using the complementary cur-
rent outputs of a DAC-08 to change the ratio of collector currents in the first stage. With $\mathrm{V}_{O S}$ being defined as the voltage which must be applied between the input terminals to force $V_{\text {OUT }}$ to zero and assuming all errors to be in the first stage, $V_{\text {OS }}$ may be expressed as:

1) $\mathrm{V}_{\mathrm{OS}}=\frac{k T}{\mathrm{q}} \log _{\mathrm{e}} \frac{I_{\mathrm{C} 1}}{I_{\mathrm{C} 2}} \cdot \frac{I_{\mathrm{S} 2}}{I_{\mathrm{S} 1}}$
where:

$$
\begin{aligned}
& \mathrm{k}=\text { Boltzmann's constant }=1.38 \times 10^{-23} \text { joules } /{ }^{\circ} \mathrm{K} \\
& \mathrm{~T}=\text { Absolute temperature, }{ }^{\circ} \mathrm{K} \\
& \mathrm{q}=\text { Charge of an electron }=1.6 \times 10^{-19} \text { coulomb } \\
& \mathrm{I}_{\mathrm{S}}=\text { Theoretical reverse-saturation current } \\
& \mathrm{I}_{\mathrm{C}}=\text { Collector Current }
\end{aligned}
$$

Changing the ratio $I_{C_{1}} I_{C_{2}}$ over a $\pm 3 \%$ range results in an input offset voltage nulling range of greater than 1.5 mV at $25^{\circ} \mathrm{C}$.

CIRCUIT


APPLICATION BRIEF 4

## FEATURES

- Variable Temperature Control
- Adjustable Hysteresis
- 12V To 32V Power Supply
- 2 IC Design
- Low Cost


## SETPOINT DETERMINATION

With $R 2=1.5 \mathrm{k} \Omega$, the value of R 1 may be found for any desired temperature using the following procedure:

$$
\begin{aligned}
& \mathrm{E}_{1} \cong\left(\text { Desired Temp }-25^{\circ} \mathrm{C}\right)\left(2.1 \mathrm{mV} /{ }^{\circ} \mathrm{C}\right)+630 \mathrm{mV} \\
& \mathrm{R} 1 \cong \mathrm{R} 2\left(\frac{5-\mathrm{E}_{1}}{\mathrm{E}_{1}}\right)
\end{aligned}
$$

## DESCRIPTION

In the circuit below, temperature control is achieved using the REF-02 +5V Reference/Thermometer and a CMP-02 Precision Low Input Current Comparator. The CMP-02 turns on a heating element driver (Q1) whenever the present temperature drops below a setpoint temperature determined by the ratio of R1 to R2. The circuit also provides adjustable hysteresis and single supply operation.

## HYSTERESIS DETERMINATION

R6 and R7 set hysteresis. With R7 $=27 \mathrm{k} \Omega$, R6 may be calculated:

$$
\mathrm{R} 6 \cong \frac{[(\mathrm{~V}+)-4 \mathrm{~V}]}{\left(2.1 \mathrm{mV} /{ }^{\circ} \mathrm{C}\right)\left(\text { Hysteresis width in }{ }^{\circ} \mathrm{C}\right)}
$$

## CIRCUIT



## Precision Monolithics Inc.

## APPLICATION BRIEF 6

## FEATURES

- Simple Interface
- Compatible with CMOS and Open Collector TTL
- No Degradation in Performance


## GENERAL DESCRIPTION

The DAC-08 may be operated from a single supply when properly biased. This circuit will allow the use of a single power supply, or battery, and still realize the premium performance of these high speed DACs.

The resistive voltage divider inputs to $V_{L C}$ and logic inputs provide the necessary voltage levels for operation from CMOS and Open Collector TTL logic.

## CIRCUIT



## FEATURES

- Dual Outputs $\pm 10 \mathrm{~V}$
- Temperature Coefficient 3.3ppm $/{ }^{\circ} \mathrm{C}$
- Positive Output Tracks Negative Output
- Load Regulation
0.0005\%/mA
- Line Regulation 0.0005\%/Volt


## GENERAL DESCRIPTION

Three-terminal voltage references like the REF-01 and REF02 are easily configured to provide a negative output voltage with the addition of a single op-amp, (see Figure 1). The op-amp specs are not critical, offset voltage drift being the important parameter. $\mathrm{TCV}_{\mathrm{OS}}$ of $10 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ adds approximately $1 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ drift to the references own TC for a-10V output and $2 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ for a -5 V output. Performance can be improved by replacing the OP-02 with an OP-07.

FIGURE 1


Line regulation is virtually the same as for the reference itself. Load regulation is improved by a factor of 2 for an output change of 0 to -5 mA . Output current is provided by the op-amp so this is the limiting factor for output drive.

## DUAL PRECISION REFERENCE

The conventional dual reference, shown in Figure 2, uses a REF-01 and an op-amp connected as a unity gain inverter.

FIGURE 2


The circuit gives excellent performance but can be improved by reconfiguring and adding another op-amp, (see Figure 3).
The main advantage is improved line regulation. This is achieved by powering the REF-01 from the +10 volt stabilized output. This makes both reference outputs virtually independent of supply variations, temperature coefficient of the reference contributing most of the remaining error.

FIGURE 3


Components $\mathrm{R}_{1}$ and $\mathrm{D}_{1}$ ensure correct circuit start-up and $\mathrm{R}_{5}$ adjusts the negative output. The positive output tracks the negative with an accuracy determined by the inverting amplifier and resistors $R_{2}$ and $R_{3}$. Positive output drift relative to negative has two components; $2 \times \mathrm{TCV}_{\text {Os }}$ caused by the inverting amplifier (approx. $0.2 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ error), and the ratio TC match of $R_{2}$ and $R_{3}$. Therefore, for best performance $R_{2}$
and $R_{3}$ must be ratio matched for resistance value and temperature coefficient.

Load and line regulation are typically $0.0005 \%$ for this improved reference configuration. Temperature coefficients are typically $3.3 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ for a REF-01E used with an OP-207F. Guaranteed long term stability can be specified by replacing the REF-01 with a REF-10 (max. $50 \mathrm{ppm} / 1000$ hours).

## Precision Monolithics Inc.

APPLICATION BRIEF 101

## APPLICATIONS:

- Professional Audio Equipment
- Electronic Music
- Satellite Communications
- Speech Synthesis


## FEATURES

- Total Harmonic Distortion ........................ 0.003\%
- Slew Rate .............................................. . $17 \mathrm{~V} / \mu \mathrm{s}$
- Feedthrough Attenuation .......................... . $>95 \mathrm{~dB}$
- Signal-to-Noise Ratio ................................ . . 118dB
- Drive Capability . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $600 \Omega$


## GENERAL DESCRIPTION

The technology of High Fidelity Sound Reproduction has experienced continued emphasis in digitization, control, and processing of audio signals. The ability to switch analog signals at high speed predominates the manufacturing of professional audio equipment. The precision audio switch is an electronic solution. This application uses a SW-06 JFET analog switch and an OP-37 low-noise operational amplifier to achieve unequalled performance with a minimum of components.

## ANALOG SWITCHING

Mechanical switches have rapidly become obsolete due to the increased complexity of multi-channel matrix switchers and
the extensive use of high-resolution converters and microprocessor interfacing. In addition, contact wear and contamination degrade instrument performance with age.
The circuit illustrated below virtually eliminates mechanical switching effects and achieves fast switching speeds without introducing any significant errors. The precision audio switch features a total harmonic distortion of $0.003 \%$ and a slew rate of $17 \mathrm{~V} / \mu \mathrm{s}$, making it ideal for use in conjunction with 16 -bit conversion systems. In the OFF state the feedthrough attenuation is greater than -95 dB over the full audio range. Intermodulation distortion (CCIF method) is less than $0.02 \%$. Switching and settling time is approximately $1 \mu \mathrm{~s}$.

## CIRCUIT OPERATION

The decompensated OP-37, normally used in gains of five or more, accurately achieves stability in a unity-gain configuration. This design takes advantage of the components' speed and superb noise characteristics. The logic configuration in the SW-06 allows two of the four switches to be combined to yield one SPDT switch. When the circuit is enabled (logic " 1 "), switch \#1 is ON and \#2 is OFF, allowing the input signal to pass through the switch. Upon receipt of a logic " 0 ", switch \#1 opens and at the same moment switch \#2 is biased into an ON condition effectively grounding the input node of the amplifier. In stereo applications, the remaining two devices can be connected to make a second switch. In this case crosstalk between channels should remain below -90dB.

## SCHEMATIC



Two channels are shown for stereo applications.

DYNAMIC SWITCHING


True TTL compatibility is accomplished by the audio switch. The output returns to ground during logic " 0 ".

FEEDTHROUGH ATTENUATION RATIO


In the "OFF"state the audio switch input is swept and the output displayed on a high-resolution Audio Spectrum Analyzer. Vert. $=10 \mathrm{~dB} /$ Div., Horz. $=0$ to $25 \mathrm{kHz}, 2.5 \mathrm{kHz} /$ Div., 150 Hz B.W.

## PRINTED CIRCUIT AND COMPONENT LAYOUT


P.C. board artwork and component layout are shown above. Good solid grounds should be employed as well as star grounding techniques. All supplies should be well bypassed with $0.1 \mu \mathrm{~F}$ mono-caps and $10 \mu \mathrm{~F}$ tantalums.

## Parts List:

U1 - SW-06GP
R2, R6-1k $\Omega$
U2, U3 - OP-37GP
R4, R8-3.3k $\Omega$
R1, R3, R5, R7 - $6.8 \mathrm{k} \Omega$
C1, C2 - 680pF (mica)

Note: Artwork is not to scale.

FEATURES

- 4 Quadrant Multiplication $- \pm 5 \mathrm{~V}$ Analog Input Range, Offset Binary Coding, $\pm 2.5 \mathrm{~V}$ Analog Output Range
- Faster Settling Time Than CMOS Converters
- Accepts Differential, Inverting Single-Ended, or Noninverting Single-Ended Analog Input Voltages

GENERAL DESCRIPTION
The transfer function of this circuit is:
$V_{\text {OUT }}=D \times \frac{\left(V_{I N+}-V_{I N-}\right)}{2}$
where $D=\frac{\text { Digital Input Code }}{111111111111}$
The circuit uses differentially cross-connected DAC-312 outputs driving a differential current to single-ended voltage converter. Current to voltage conversion is achieved using an OP-27 and two matched resistors.
For single-ended analog input voltages, connect the input signal to either the inverting or noninverting input, and ground the unused input.

## 4 QUADRANT MULTIPLYING D/A CONVERTER



## APPLICATION BRIEF 103

The MAT-04, followed by a programmable micropower op amp, is used to make an instrumentation amplifier that has very low power consumption. The MAT-04 monolithic quad is optimized for operation at only $10 \mu \mathrm{~A}$ collector current. Gain is set by one resistor, $\mathrm{R}_{0}$, and CMRR is primarily determined by the resistor matching of the $R_{1}$ and $R_{3}$ resistor sets.
To analyze the circuit, assume an input voltage of $V_{C M}+1 / 2 V_{d}$ at $+I N$ and $V_{C M}-1 / 2 V_{d}$ at $-I N$. This is a common-mode voltage of $V_{C M}$ and a differential voltage of $V_{d}$. Defining $I_{2}$ as the current through each $R_{2}$, and $I_{3}$ as the current through each $R_{3}$, then summing currents at each side of $R_{0}$ yields:
$\left(V_{C M}-\frac{1}{2} V_{d}-V_{B E}\right) \frac{1}{R_{1}}+I_{3}=\frac{1}{R_{0}} V_{d}+I_{2}$
$\left(V_{O}-V_{C M}-\frac{1}{2} V_{d}+V_{B E}\right) \frac{1}{R_{1}}+I_{2}=\frac{1}{R_{0}} V_{d}+I_{3}$
Adding these two equations together results in:
$V_{O}=\left(1+\frac{2 R_{1}}{R_{0}}\right) V_{d}$
Gain is set by resistor $R_{0}$. If $R_{1}$ is $500 \mathrm{k} \Omega$ and a gain range of 10 to 100 is needed, then $R_{0}$ would range from $110 \mathrm{k} \Omega$ to $10.1 \mathrm{k} \Omega$. Input resistance is beta dependent and is given by:
$\mathrm{R}_{\text {IN }}=\beta \frac{2 \mathrm{R}_{0} \mathrm{R}_{1}}{\mathrm{R}_{0}+2 \mathrm{R}_{1}}$
Collector currents are set by the $R_{4}, R_{5}$ divider and $R_{3}$. For example, a divider of $100 \mathrm{k} \Omega, 100 \mathrm{k} \Omega$ and a V - of -9 V would result in a base voltage of approximately -4.5 V . This would provide 3.9 V if $\mathrm{V}_{B E}$ were 0.6 V , thus an $\mathrm{R}_{3}$ of approximately $390 \mathrm{k} \Omega$ is needed to generate a collector current of $10 \mu \mathrm{~A}$. The common-mode variation does change the currents through the input pair, so common-mode range should be limited to about $\pm 1 \mathrm{~V}$.

The amplifier can be designed to operate with $\pm 15 \mathrm{~V}$ supply; the voltage divider resistor $R_{5}$ should be changed to $230 \mathrm{k} \Omega$.
CMRR is primarily a function of the matching of the $R_{1}$ pair and $R_{2}$ pair, although input transistor dynamic emitter resistance also is a factor. Neglecting second-order effects, the CMRR is approximately:
$C M R R=\frac{A_{d}}{\frac{\Delta r_{E}}{R_{1}} A_{d}+\frac{\Delta R_{1}}{R_{1}}+\frac{\Delta R_{2}}{R_{2}}}$
where $A_{d}$ is the differential gain ( $1+2 R_{1} / R_{0}$ ). CMRR of over 100 dB is achievable for gains of 10 to 1000 by trimming the ratio of the two $\mathrm{R}_{1}$ resistors. The maximum input voltage of the OP-22 needs to be at least 1.5 V below the positive supply. If we choose to have a nominal value of 2 V across the $\mathrm{R}_{2}$ resistors, then $\mathrm{R}_{2}=2 \mathrm{~V} / 10 \mu \mathrm{~A}=200 \mathrm{k} \Omega$. To operate the OP-22 at $20 \mu \mathrm{~A}$ supply current, make $R_{\mathrm{S}}$ approximately $12 \mathrm{M} \Omega$. Total supply drain is nominally $40 \mu \mathrm{~A}$ when operating at $\pm 9 \mathrm{~V}$.

This circuit has the advantages of very low input offset voltage drift, low power consumption, and a practical gain range of 10 to 1000 . Frequency response is easily varied by trimming of $R_{S}$.


The OP-220 dual op amp has a wide input voltage range and operates from very low supply currents ( $125 \mu \mathrm{~A}$ max at 5 V for OP-220B/F). These characteristics, combined with low input offset voltage drift and high open-loop gain, make the OP-220 ideal for use in this single-supply, two-op-amp instrumentation amplifier.
Consider an input of $\mathrm{V}_{\mathrm{CM}}-1 / 2 \mathrm{~V}_{\mathrm{d}}$ at the -IN terminal and $\mathrm{V}_{\mathrm{CM}}$ $+1 / 2 \mathrm{~V}_{\mathrm{d}}$ at the +IN terminal. This corresponds to a commonmode input $\mathrm{V}_{\mathrm{CM}}$ and a differential input of $\mathrm{V}_{\mathrm{d}}$. The currents at the inverting input of each op amp can be summed to form two equations:
$\left(V_{B}-V_{C M}+\frac{1}{2} V_{d}\right) \frac{1}{2 R_{1}}+\frac{V_{d}}{R_{0}}+\left(V_{1}-V_{C M}+\frac{1}{2} V_{d}\right) \frac{1}{R_{1}}$
$=\left(V_{C M}-\frac{1}{2} V_{d}\right) \frac{1}{2 R_{1}}$
$\left(V_{1}-V_{C M}-\frac{1}{2} V_{d}\right) \frac{1}{R_{1}}+\left(V_{O}-V_{C M}-\frac{1}{2} V_{d}\right) \frac{1}{R_{1}}=\frac{V_{d}}{R_{0}}$
Combining these two equations gives
$V_{O}=2\left(1+\frac{R_{1}}{R_{0}}\right) V_{d}+\frac{1}{2} V_{B}$

The common-mode input ( $\mathrm{V}_{\mathrm{CM}}$ ) has been rejected. The differential gain is adjustable by varying the single resistor $R_{0}$. Matching the $R_{1}$ resistors assures high CMRR.
The OP-220 has an input range that goes from negative supply to within 1.5 V of positive rail, and an output range of approximately 0.8 V from the negative rail to within 1.0 V of the positive rail. Operating from a 9 V battery (assume 8 V minimum), then an input range of zero to 6 V is easily accommodated. The outputs of both A1 and A2 must be kept within their linear range ( 1 V to 6 V is conservative).
$\mathrm{V}_{1}=-\left(1+\frac{\mathrm{R}_{1}}{\mathrm{R}_{0}}\right) \mathrm{V}_{\mathrm{d}}-\frac{\mathrm{V}_{\mathrm{B}}}{2}+2 \mathrm{~V}_{\mathrm{CM}}, 1 \mathrm{~V} \leq \mathrm{V}_{1} \leq 6 \mathrm{~V}$
$V_{O}=2\left(1+\frac{R_{1}}{R_{0}}\right) V_{d}+\frac{1}{2} V_{B}, 1 V \leq V_{O} \leq 6 V$
A value of $100 \mathrm{k} \Omega$ is recommended for $R_{1}$. A gain range of 1 to 1000 is practical for this circuit. Using the OP-220E, supply current will be less than $122 \mu \mathrm{~A}$ at $25^{\circ} \mathrm{C}$. This instrumentation amplifier offers a wide gain range, low power consumption, and single-supply operation. Slew-rate is approximately $0.04 \mathrm{~V} / \mu \mathrm{s}$; the OP-221 is recommended for the same circuit if higher speed is needed.


AB-105

## LOW INPUT-CURRENT OPERATIONAL AMPLIFIER

## Precision Monolithics Inc.

## APPLICATION BRIEF 105

A low-current JFET dual combined with an OP-22 programmable micropower op amp provides exceptionally low input bias current, high open-loop gain, and very low power consumption. This simple circuit is ideal for high gain, invertingmode operation where very low input currents are converted to a voltage. Battery operation is practical; quiescent current drain is approximately $80 \mu \mathrm{~A}$ when operating from $\pm 9 \mathrm{~V}$ and with $R_{S}=12 M \Omega$. Performance is comparable to many electrometer and picoammeter instruments.
The Siliconix U421 used for the input stage is optimized for operation at drain currents of $30 \mu \mathrm{~A}$. The input gate current with $I_{D}$ of $30 \mu \mathrm{~A}$ and $V_{D G}$ of 10 V is a maximum of 0.1 pA for the U421. Assuming $\pm 9 \mathrm{~V}$ supplies, the source resistor needs to be about $9 \mathrm{~V} / 60 \mu \mathrm{~A}=150 \mathrm{k} \Omega$ to have $30 \mu \mathrm{~A}$ per side. The drop from positive supply to op amp inputs needs to be at least 1.5 V ; drain resistors of $100 \mathrm{k} \Omega$ provide 3 V drop at $\mathrm{I}_{\mathrm{D}}$ of $30 \mu \mathrm{~A}$. Input stage gain is approximately $g_{f s} \times R_{D}$, which for the $U 421$ is $200 \mu \mathrm{mho} \times 100 \mathrm{k} \Omega=20$, or 26 dB .
The OP-22 is operated with $R_{S}$ of $12 \mathrm{M} \Omega$ to obtain a set current of $1.4 \mu \mathrm{~A}$. This sets the quiescent supply current to approximately $20 \mu \mathrm{~A}$. The wide input range, low offset current, low
offset voltage, and high gain of the OP-22 are valuable characteristics for this circuit.

The high gain of this circuit causes phase margin to be low, so some form of compensation is generally needed for operation at low closed-loop gains. Stability can be enhanced by reducing the supply current of the OP-22 or by adding an RC network across the inputs. Also, the common-mode input range must be limited to $\pm 1 \mathrm{~V}$ to avoid modulation of the drain currents. Common-mode range can easily be extended by adding some sort of constant current source.
The amplifier can operate to $\pm 15 \mathrm{~V}$ supply. At this voltage, the input stage operates at about $50 \mu \mathrm{~A}$ per side. If the $30 \mu \mathrm{~A}$ operating current is to be retained, the $150 \mathrm{k} \Omega \Omega$ source resistor should be increased to $250 \mathrm{k} \Omega$.

This straight-forward circuit has less than 1pA input bias current, very high open-loop gain (over 120dB), and low quiescent supply drain ( $80 \mu \mathrm{~A}$ at $\left.\mathrm{V}_{\mathrm{S}}= \pm 9 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=12 \mathrm{M} \Omega\right)$. These features are particularly useful for electrometer circuits where very small currents must be accurately amplified.


## Precision Monolithics Inc.

## APPLICATION BRIEF 106

Accurate measurement of very low currents is a challenging instrumentation problem. Insulation testers, capacitor leakage test instruments, and pH meters all need amplifiers that can accurately convert currents from the sub-picoamp level to a DC voltage. This circuit, using a siliconix U421 JFET dual for the input stage, achieves less than $2 p A$ input bias current. Input current noise is very low. The OP-22 second stage provides high gain at a very low quiescent current. Currentsensing amplifiers often need protection at the input, but conventional diodes have far more leakage than the input FET pair. The solution is to use two low-leakage JFETs connected as diodes across the op amp input. The Siliconix DPAD series provides two FET diodes in a single package with leakages as low as 1 pA at 20 V .
A divider circuit at the output is used to raise the closed-loop gain. The feedback is attenuated by a factor $\beta$ which is $R_{2} /$ $\left(R_{1}+R_{2}\right)$. If $R_{2}$ is much less than $R_{1}$, then the output $V_{0}$ will be:
$V_{O}=-I_{I N} \times 10 M \Omega \times \frac{1}{\beta}$
Typical values would be $10 \mathrm{k} \Omega$ for $R_{2}$ and $90 \mathrm{k} \Omega$ for $R_{1}$ to obtain a gain of 10 . The output would then be:
$V_{O}=-I_{I N} \times 10^{8} \Omega$
A -1 V output would correspond to an input of 1 nA .
Quiescent current of the OP-22 is set by the external resistor $R_{\text {S }}$. A value of $12 \mathrm{M} \Omega$ will set the current at about $1.4 \mu \mathrm{~A}$ when operating from $\pm 9 \mathrm{~V}$ supplies, and this will result in approximately $20 \mu \mathrm{~A}$ of supply drain for the OP-22. The amplifier also works well at a supply voltage of $\pm 15 \mathrm{~V}$. Slew-rate and quiescent current can be traded off; the $20 \mu \mathrm{~A}$ supply current corresponds to a slew-rate of approximately $0.005 \mathrm{~V} / \mu \mathrm{s}$. A range of $3 \mathrm{M} \Omega$ to $33 \mathrm{M} \Omega$ is practical for $R_{S}$.


## Precision Monolithics Inc.

## APPLICATION BRIEF 107

This two-wire current transmitter provides an output of 4 mA to 20 mA that is proportional to an input voltage $\mathrm{V}_{\mathrm{IN}}$ plus an offset. Current loops are particularly useful in process control systems where remote analog signal conditioners must be interfaced to a central location. The loop can be powered by an inexpensive, unregulated DC voltage. The low supply current needs of the OP-22 programmable op amp and REF-02 bandgap reference allow for "floating" operation. The transmitter circuit uses less than 2 mA and can therefore supply up to 2 mA at 5 V as a transducer reference or bridge supply without exceeding the minimum loop current of 4 mA . The OP-22 and REF-02 can be operated over a wide supply range. With a load resistor $R_{L}$ of $50 \Omega 2$ and a sense resistor $R_{S}$ of $100 \Omega$, the maximum voltage from Ground to Signal Common is $150 \Omega$ $\times 20 \mathrm{~mA}$, or 3 V . The REF-02 minimum limit is 7 V , therefore $\mathrm{V}_{\mathrm{S}}$ needs to be above 10 V .
The OP-22 regulates the output $I_{0}$ to satisfy the current summation at the noninverting mode:

$$
\begin{aligned}
& \frac{V_{I N}}{R_{1}}+\frac{5 V}{R_{2}}-\frac{I_{O} R_{S}}{R_{3}}=0 \\
& I_{O}=\frac{1}{R_{S}}\left(\frac{R_{3}}{R_{1}} V_{I N}+\frac{R_{3}}{R_{2}} 5 V\right)
\end{aligned}
$$

As a design example, consider a system need for:

$$
\mathrm{I}_{\mathrm{O}}=\frac{16 \mathrm{~V}_{\mathrm{IN}}}{100 \Omega}+4 \mathrm{~mA}
$$

This would provide an output span of 4 mA to 20 mA for an input range of zero to 100 mV . This requires a ratio of 16 for $R_{3} / R_{1}$, and a ratio of 0.08 for $R_{3} / R_{2}$. Choosing $R_{1}$ to be $5 k \Omega$, then we need $R_{3}=80 \mathrm{k} \Omega$ and $R_{2}=1 \mathrm{M} \Omega$. Drift due to input bias current of the OP-22 can be minimized by making $R_{4}$ equal to the parallel combination of $R_{1}, R_{2}$, and $R_{3}$.

Designing for other input ranges or other values of $R_{S}$ and $R_{L}$ is straightforward. The sense resistor $R_{S}$ does have an upper limit that is not obvious; the voltage drop across $R_{S}$ at turn-on can pull the OP-22 noninverting input negative relative to its own negative supply rail. This can cause the OP-22 op amp output to go for the positive limit which drives Q1 into saturation and a possible latching condition. This is prevented by limiting the negative voltage at the noninverting input or by limiting the maximum drop across $\mathrm{R}_{\mathrm{S}}$.
This current transmitter has excellent linearity, operates well with very low supply currents, and is easily adaptable to a wide range of input signal levels.


## Precision Monolithics Inc.

This precision full-wave rectifier circuit accepts $A C$ inputs of up to $\pm 3 \mathrm{~V}$, yet operates from a single +5 V supply voltage. Quiescent supply drain is only $320 \mu \mathrm{~A}$. Rectifier gain is unity with the gain accuracy almost entirely dependent on the match between resistors $2 R_{1}$ and $2 R_{1}$. Frequency range is approximately DC to 2 kHz . The single supply operation at very low, quiescent current drain makes this circuit particularly useful for battery-powered equipment.
For positive input voltage ( $\mathrm{V}_{\mathrm{IN}}>0$ ), A 1 will drive Q 1 and D 2 to make the output voltage $V_{O}$ equal to the input voltage. Output swing at $V_{O}$ is approximately three diode drops below the supply voltage, thus the peak output voltage is near +3 V . Amplifier A2 output goes to negative saturation, which is approximately +0.8 V , and Q2 will therefore be back-biased and OFF.

For negative input voltage ( $\mathrm{V}_{\mathrm{IN}}<0$ ), A1 output goes into negative saturation and Q1 is thereby gated OFF. Amplifier A2 will serve as a unity-gain inverter. Since $\mathrm{V}_{\mathrm{O}}$ will be equal to $\mathrm{V}_{1 \mathrm{~N}}$ in magnitude, but opposite in polarity, $V_{O}$ will be equal to the absolute value of $\mathrm{V}_{I N}$.

Quiescent current drain is determined by the set current ISET. With a 5 V supply the set current will be $3.7 \mathrm{~V} / \mathrm{R}_{\text {SET }}$. Slew rate and bandwidth vary directly with the set current. Amplifier A1 essentially operates with unity-gain feedback, while A2 operates with a feedback gain of 0.5 . The closed-loop gainbandwidth is therefore made equal, and the frequency response symmetrical, by making the set current of A2 twice that of A1. Amplifier A2 has a set current of $3.7 \mathrm{~V} / 200 \mathrm{k}$, which is $18.5 \mu \mathrm{~A}$, and amplifier A1 has a set current of $3.7 \mathrm{~V} / 390 \mathrm{k}$, which is $9.5 \mu \mathrm{~A}$. These set currents will result in quiescent currents of $100 \mu \mathrm{~A}$ for amplifier A1 and $220 \mu \mathrm{~A}$ for amplifier A2.
The OP-22 input stage is a PNP Darlington, thus a negative input voltage can forward bias the collector-base junction of the input transistor. This potential problem is prevented by adding resistor R1 and diode D1 at the A1 input to limit the negative input voltage.

This simple circuit provides precise, unity-gain rectification of AC signals of up to $\pm 3 \mathrm{~V}$ in the frequency range of DC to 2 kHz . It operates from a single +5 V supply voltage with quiescent current drain of only $320 \mu \mathrm{~A}$.


The low offsets and excellent load driving capability of the OP-27 are key advantages in this precision rectifier circuit. The summing impedances can be as low as $1 \mathrm{~K} \Omega$ which helps to reduce the effects of stray capacitance.
For positive inputs, D2 conducts and D1 is biased OFF. Amplifiers A1 and A2 act as a follower with output-to-input feedback and the R1 resistors are not critical. For negative inputs, D1 conducts and D2 is biased OFF. A1 acts as a follower and A2 serves as a precision inverter. In this mode, matching of the two $R_{1}$ resistors is critical to gain accuracy.

Typical component values are 30 pF for $\mathrm{C}_{1}$ and $2 \mathrm{k} \Omega$ for $\mathrm{R}_{3}$. The drop across D1 must be less than the drop across the FET diode D2. A 1N914 for D1 and a 2N4393 for the JFET were used successfully.
The circuit provides full-wave rectification for inputs of up to $\pm 10 \mathrm{~V}$ and up to 20 kHz in frequency. To assure frequency stability, be sure to decouple the power supply inputs and minimize any capacitive loading. An OP-227, which is two OP-27 amplifiers in a single package, can be used to improve packaging density.


## APPLICATION BRIEF 110

The logarithmic relationship between the collector current and base-emitter voltage of a transistor is used to obtain logarithmic signal compression. The MAT-02 monolithic transistor pair has excellent matching and logarithmic characteristics. Amplifiers A1 and A2 need low input bias currents, so the FET-input OP-41 is recommended.
Collector current $I_{1}$ is $V_{1} / R_{1}$ and collector current $I_{2}$ is $V_{R} / R_{2}$. The voltage at the base of Q2 is $V_{O}$ attenuated by the $R_{3}, R_{4}$ divider. The output voltage $V_{O}$ is
$V_{O}=\frac{R_{3}+R_{4}}{R_{4}}\left(V_{B E 2}-V_{B E 1}\right)$
For matched transistors,
$\Delta V_{B E}=\frac{k T}{q} \ln \left[\frac{l_{1}}{l_{2}}\right]$
where k is Boltzman's constant, T is temperature, and q is the charge of an electron. Therefore;
$V_{O}=\frac{k T}{q}\left[\frac{R_{3}+R_{4}}{R_{4}}\right]\left[\ln \frac{V_{1}}{V_{R}} \frac{R_{2}}{R_{1}}\right]$
The $R_{3}, R_{4}$ divider sets the gain and the current $V_{R} / R_{2}$ sets the zero.

If a regulated 15 V supply is available for $V_{R}$, then just make $R_{2}$ a $1.5 \mathrm{M} \Omega$ resistor and $\mathrm{I}_{2}$ will then be $10 \mu \mathrm{~A}$. A divider of $15.9 \mathrm{k} \Omega$ for $R_{3}$ and $1 k \Omega$ for $R_{4}$ will provide gain of 16.9. Since $k T / q$ is approximately 25.7 mV at $25^{\circ} \mathrm{C}$, a gain of 16.9 will provide a scale factor of $1 \mathrm{~V} / \mathrm{decade}$. This scale factor varies directly with temperature, but a temperature-sensitive resistor in the $\mathrm{R}_{4}$ position can approximately cancel this known drift if it has a positive coefficient of $+0.35 \% /{ }^{\circ} \mathrm{C}$. These component values provide a temperature-compensated output of
$V_{O}=1 V \times \log _{10}\left(\frac{V_{1}}{R_{1}} \frac{1}{10 \mu A}\right)$
The output is zero for an input current of $10 \mu \mathrm{~A}$, and it varies in logarithmic fashion by $1 \mathrm{~V} /$ decade about this zero.

Frequency compensation is difficult to analyze due to the transistor being in the feedback loop. Typical values for $\mathrm{C}_{1}$ and $\mathrm{C}_{2}$ are in the 50 pF to 250 pF range. This amplifier configuration is very versatile and can easily be adapted to a wide range of log converter applications. A range of three to four decades is easily obtained and up to six decades is feasible if the amplifier offsets are trimmed and the temperature range is limited.


A1, A2: OP-41

## Precision Monolithics Inc.

## APPLICATION BRIEF 111

Wien-bridge oscillators have the advantage of requiring only one op amp, and this advantage is particularly important for battery-operated applications. This oscillator circuit operates from a single 9 V battery.
The conditions for Wien-bridge oscillation are
$1-R_{1} R_{2} C_{1} C_{2} \omega_{o}{ }^{2}=0$ and
$\frac{\mathrm{R}_{2} \mathrm{C}_{1}}{\mathrm{R}_{1} \mathrm{C}_{1}+\mathrm{R}_{2} \mathrm{C}_{2}+\mathrm{R}_{2} \mathrm{C}_{1}}=\beta$
where $\beta$ is the ratio of output voltage feedback to the inverting input. If $R_{1}=R_{2}$ and $C_{1}=C_{2}$, then $\omega_{0}$ is $1 / R C$ and $\beta$ is $1 / 3$.
This oscillator should be set to just diverge in amplitude. Diodes are used to obtain a nonlinear feedback characteristic which will limit the divergence without causing too much distortion. The condition for oscillation is
$\frac{R_{3}}{R_{3}+2\left(R_{5}+R_{4}{ }^{\prime}\right)}=\frac{1}{3}, \quad R_{4}{ }^{\prime}=\begin{array}{r}\text { Parallel combination } \\ \text { of } R_{4} \text { and diodes }\end{array}$

As a design example, consider

$$
\begin{array}{rlrl}
\mathrm{C}_{1} & =\mathrm{C}_{2}=0.01 \mu \mathrm{~F} & \mathrm{R}_{4}=10 \mathrm{k} \Omega \\
\mathrm{R}_{1} & =15.8 \mathrm{k} \Omega & & \mathrm{R}_{5}=40 \mathrm{k} \Omega \text { nominally } \\
2 \mathrm{R}_{2} & =31.8 & & \text { Diodes }=1 \mathrm{~N} 914 \text { or } 1 \mathrm{~N} 4148 \\
\mathrm{R}_{3} & =50 \mathrm{k} \Omega & \mathrm{R}_{\mathrm{S}}=1 \mathrm{M} \Omega
\end{array}
$$

Using these component values, $f_{0}$ will be 1004 Hz . Resistor $R_{5}$ must be adjusted for best amplitude stability. If $R_{5}$ is too low, the oscillation might converge; if too large, then the oscillation will diverge until the output clips. An oscillation output of 6 V peak-to-peak when operating from a 9 V battery is recommended. Resistor $R_{5}$ needs to be a nominal 40k $\Omega$ with a $\pm 2.5 \mathrm{k} \Omega$ adjustment range.
The OP-22 is operated with a $1 \mathrm{M} \Omega$ set resistor for a set current of $7.8 \mu \mathrm{~A}$ which corresponds to a supply current of approximately $100 \mu \mathrm{~A}$. Gain-bandwidth product and slew-rate vary directly with the set current, so $R_{S}$ should be optimized for the specific oscillation frequency. Supply drain can be reduced for lower frequencies. The OP-22 works well for frequencies in the range of 100 Hz to 1 kHz ; the OP-27 is recommended for higher frequencies.


## Precision Monolithics Inc.

## APPLICATION BRIEF 112

Frequency control can be added to the conventional Wienbridge circuit by adding an op amp inverter (A1 in the diagram). The low-power OP-221 dual works well in this circuit. Center frequency $\omega_{O}$ is $1 / R_{1} C_{1}$ multiplied by a variable term $1 / \sqrt{\alpha}$. The inverter gain is $1 / \alpha$, where $\alpha$ is nominally unity.

The center frequency is given by
$\omega_{O}=\frac{1}{\mathrm{R}_{1} \mathrm{C}_{1} \sqrt{\alpha}}$
This circuit adds tuning capability to the Wien-bridge oscillator circuit.


A1, A2: 1/2 OP-221

## APPLICATION BRIEF 113

Precision ramps with well-controlled repetition rate and amplitude are generated by this circuit. Repetition rate is controlled by a DC input voltage $\left(\mathrm{V}_{1}\right)$. This circuit can also be used as a simple voltage-to-frequency converter over a limited input range.

Just after resetting, the A1 op amp generates a negative ramp with a slope proportional to $I_{1}$, which is $\left(V_{1}-V_{D 2}\right) / R_{1}$. The slope is $-C_{1} d V_{R} / d t$ and the $A 2$ output is sitting at the positive limit. When the A1 output reaches -10 V , the output of A2 flips to the negative limit. This transition is given regenerative action through capacitor $\mathrm{C}_{2}$. The negative pulse from A2 discharges $\mathrm{C}_{1}$ through diode D3 and drives it positive until diode D1 conducts. Since D2 sets the A1 inputs to -0.6 V and D1 has an equal drop when it conducts, the integrator will be reset to zero volts. After the integrator reaches zero volts and $\mathrm{C}_{2}$ has discharged, amplifier A2 flips back to positive saturation and D3 is again back-biased. A key feature of this circuit is the amplitude stability; the REF-01 output of +10 V is very stable and the reset zero is temperature compensated by the matching of D1 and D2. Thus the ramp amplitude of 10 V is
very accurate and stable over a wide range of operating conditions.

Exact circuit values and op amp choices depend on the desired operating range. For a range of 10 Hz to 1 kHz , the OP-215 can be used with the following values:

$$
\begin{aligned}
& R_{1}=1 \mathrm{M} \Omega \\
& \mathrm{C}_{1}=1200 \mathrm{pF} \\
& \mathrm{R}_{2}=10 \mathrm{k} \Omega \\
& \mathrm{R}_{3}=2.0 \mathrm{k} \Omega \\
& \mathrm{C}_{2}=200 \mathrm{pF}
\end{aligned}
$$

With these component values and using the OP-215 dual, we will have a reset time interval of approximately $5 \mu \mathrm{~s}$. The minimum ramp interval, assuming a maximum input voltage of 11.4 V and 0.6 V diode drop, is $1200 \mathrm{pF} \times 10 \mathrm{~V} / 12 \mu \mathrm{~A}=1 \mathrm{msec}$ which corresponds to a 1 kHz repetition rate. The ramp amplitude of zero to -10 V is very accurate and stable over a range of 10 Hz to 1 kHz . The output of A2 is a $5 \mu \mathrm{~s}$ pulse of approximately $\pm 13 \mathrm{~V}$ amplitude.


A1, A2: 1/2 OP-215 DUAL

AB-114

## Precision Monolithics Inc.

## APPLICATION BRIEF 114

The wide input and output voltage range of the OP-22 programmable micropower op amp is very useful for driving power MOSFET devices. This simple circuit provides a very stable and accurate current source that operates over a range of 15 V to 40 V and up to 1 A of current. The REF-02 and OP-22 both operate from the +15 V to +40 V supply voltage. The REF-02 output is a stable +5 V that is divided down to drive the input voltage $\left(V_{R}\right)$ to the current amplifier. The op amp drives the power MOSFET to make $I_{O} R_{S}=V_{R}$. A sense resistor of $5 \Omega$ provides a range of zero to 1 A for an input range of zero to +5 V . The high open-loop gain assures excellent current regulation.

While the nominal $\mathrm{V}_{\mathrm{GS}}$ for the IRF533 is 2 V to 4 V and the OP-22 output will go to within 1.5 V of the negative rail, there is a possible difficulty in swinging low enough at the OP-22
output to assure cut-off of the IRF533 over the full temperature range. Selecting the power MOSFET for minimum $V_{G S}$ of 2 V over the temperature range will provide a good safety margin. In any case, the IRF533 will require an adequate heat sink if operated over the full zero to 1A range.

The 200s resistor should be located near the gate; its purpose is to prevent any spurious parasitic oscillations in the power FET. The $100 \mathrm{k} \Omega$ resistor is non-critical and just serves as a resistive load in parallel with the gate-to-source capacitance. If desired, a signal source can be used in place of the REF-02 to dynamically controllo. Slew-rate is approximately $0.07 \mathrm{~V} / \mu \mathrm{s}$ at 20 V supply voltage. Also, other power FET devices can be used in this circuit and other current ranges accommodated by simply changing the sense resistor $R_{S}$ as needed.


## Precision Monolithics Inc.

## APPLICATION BRIEF 115

Most bandgap references require at least 1 mA of quiescent operating current. This circuit takes advantage of a PMI programmable micropower op amp, the OP-22, which provides high gain even at low quiescent currents. It has a further advantage of wide supply voltage range. Total quiescent current for this 1.23 V reference is only $20 \mu \mathrm{~A}$ and the input voltage range is +3 V to +30 V .
$A$ bandgap reference is generated by summing a $V_{B E}$ drop that has a negative tempco with a fraction of a $\Delta V_{B E}$ that has a positive tempco. The summation that gives zero tempco is the energy bandgap of silicon ( 1.205 V ) plus $\mathrm{kT} / \mathrm{q}(\sim 25 \mathrm{mV}$ at $25^{\circ} \mathrm{C}$ ) for a total of 1.230 V . This varies slightly with processing, but the zero tempco point will be very close to 1.23 V .
In this circuit, $a \Delta V_{B E}$ is generated by the imbalance in collector resistance.

$$
\begin{aligned}
\Delta V_{\mathrm{BE}} & =\frac{\mathrm{kT}}{\mathrm{q}} \ln \frac{\mathrm{I}_{\mathrm{C} 1}}{\mathrm{I}_{\mathrm{C} 2}} \\
& =25.7 \mathrm{mV} \times \ln \frac{\mathrm{R}_{2}}{\mathrm{R}_{1}} \\
& =25.7 \mathrm{mV} \times \ln \frac{2.2 \mathrm{M}}{360 \mathrm{k} \Omega} \\
& =46.5 \mathrm{mV} \text { at } 25^{\circ} \mathrm{C}
\end{aligned}
$$

The $\lrcorner V_{B E}$ is impressed across $R_{3}$, a $68 \mathrm{k} \Omega$ resistor, and the resulting current of $0.684 \mu \mathrm{~A}$ is summed with $\mathrm{I}_{\mathrm{C} 1}$. This total current $I_{T}$ is

$$
\begin{aligned}
I_{T} & =I_{C 1}+\frac{1}{R_{3}} \Delta V_{B E} \\
& =\frac{\Delta V_{B E}}{R_{3}} \times \frac{R_{1}+R_{2}}{R_{1}} \\
& =4.863 \mu \mathrm{~A}
\end{aligned}
$$

This current across a nominal $150 \mathrm{k} \Omega$ for $R_{4}$ causes a voltage of 729 mV . This 729 mV adds to a $V_{B E}$ of 500 mV to generate the desired total of 1.230 V at the base of Q1. Tempco of this 1.230 V bandgap output will be low, typically $20 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ over a $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ range.
The OP-22 op amp, followed by a 2N2907 PNP transistor, makes the collector voltages of Q1 and Q2 equal and regulates the output voltage. Line regulation is approximately $0.01 \% / \mathrm{V}$ and load regulation is $0.001 \% / \mathrm{mA}$. Quiescent current for the OP-22 is set by the Q3 constant-current source. Set current for the OP-22 is $0.73 \mathrm{~V} / 1 \mathrm{M}$ which corresponds to a quiescent supply current of approximately $7 \mu \mathrm{~A}$ to $12 \mu \mathrm{~A}$ over the supply range of +3 V to +30 V .

This bandgap reference provides excellent stability and regulation at very low quiescent operating current, approximately $20 \mu \mathrm{~A}$ at a 10 V supply level.


## A LOW-COST, HIGH-PERFORMANCE TRACKING A/D CONVERTER

Precision Monolithics Inc
APPLICATION NOTE 6

## INTRODUCTION

The availability of low-cost IC D/A converters, comparators and up/down counters makes possible construction of tracking A/D converters having high performance and reliability despite their small size and low cost. These A/D converters are suitable for a wide range of applications such as transducer and audio digitizing, infinite sample and holds, and servo-control loops. This paper describes an 8-bit tracking A/D converter that can be built using Precision Monolithics, Inc., DAC-100 CCQ3 D/A converter, CMP-01CJ Fast Precision Comparator and 4-bit MSI up/down counters.

## TYPES OF A/D CONVERTERS

There are several popular styles of $A / D$ converters (ADC) based on using a D/A converter in a feedback configuration. The three most common are: ramp or count-up, tracking or servo, and successive approximation.

Ramp types produce one conversion per each $2^{N}$ clock counts for an " N " bit converter and are suitable only for very slowly changing analog data; additionally, the data can be taken out only at the end of the conversion period. Successive approximation types are quite fast, requiring only " $N+1$ " clock counts for conversion. They are capable of encoding fast-moving analog signals if an external sample-and-hold circuit is used to stop the analog data; again, the digital output is true only at the end of the conversion period.

For many applications, tracking ADCs can provide adequate speed while costing approximately the same as simple ramp types. Additional advantages are that no sample-and-hold
circuit is required and that the digital data is continuously available at the output.

## BASIC OPERATION

The tracking $A / D$ is a relatively simple system, both in concept and in practice. The basic design requires three major elements: an up/down counter, a current output D/A converter, and a voltage comparator (see Figure 1). The voltage at the comparator's input will be the result of the analog input voltage minus the DAC output sink current times $\mathrm{R}_{\text {IN }}\left(\mathrm{V}_{\mathrm{O}}=\right.$ $V_{\text {IN }}-I_{1} \cdot R_{\text {IN }}$ ). Assuming a perfect comparator, if the output voltage ( $\mathrm{V}_{\mathrm{O}}$ ) is above ground, the comparator's output will be low, causing the up/down counter to increase the DAC's output sink current by one LSB. (The counter actually counts down one count; this results from the DAC's utilization of complementary logic, i.e., an all-zero input produces maximum DAC output current.) The comparator continues to examine the voltage for polarity, and always drives the counter's code in the direction which causes the output voltage to approach zero. Once a balance is achieved, the loop is "locked," and tracks the analog input signal so long as the loop slew rate is not exceeded. When the loop is balanced, the converter's output is the binary-coded equivalent of the analog input.

When encoding a DC input signal, the digital output will "dither" or alternate between the two adjacent states which span the theoretically correct output value. This is of little consequence as all A/D converters have a similar error, known as the "quantizing" error.


Figure 1. Basic Tracking A/D Block Diagram

In the actual circuit design, a "type-D" flip-flop is inserted between the comparator and the counter's up/down input. This is to insure adequate set-up time between the comparator's output change and the counter's next stage change.
Loop timing can be seen in Figure 2. After the positive clock transition, the counter changes to its next state and drives the DAC to its new output. After the DAC has settled and the comparator has come to its final state, the next positive clock transition loads the comparator's new state into the flip-flop and the cycle repeats.


Figure 2. System Timing Diagram

## FINAL CIRCUIT DESIGN

The completed 8-bit tracking A/D design is shown in Figure 3. The digital output is available in complemented form, as
the DAC-100 utilizes complementary logic. Diode clamps insure the DAC output remains near zero despite input and turn-on transients. For this 8-bit design, the two least significant bit inputs of the 10-bit DAC are not required and are connected to +5 V , thus turning them off. Diodes are also used to insure that a positive voltage is applied to the $\mathrm{V}+$ pin (Pin 14) as soon as the +5 V supply comes up. The clock, although extremely simple, is quite stable over a wide range of temperatures and supply voltages. Several layouts were tried, with no perceptible differences in performance.

## TRIMMING

The circuit requires only one trimming operation. The fullscale output current of the DAC is adjusted to produce proper encoding at full scale input. Although several schemes are possible, the simplest is to place +10.0 V at the input, and trim the 200 2 Full Scale Adjust pot to produce a low output at the seven most significant bits with the LSB alternating states (dithering) at the clock frequency.

## VOLTAGE OUTPUT APPLICATIONS

The basic tracking A/D uses a "current-comparison" technique; the analog voltage is not reconstructed at the comparator's input, thus eliminating the need for an op amp to convert the DAC-100's current output to a voltage. For applications such as infinite (no-droop) analog sample-and-hold circuits, the OP-01CJ, a low-cost, fast slewing, fast settling op amp with internal compensation can be added as in Figure 4. This configuration also provides very high input impedances, without requiring an extra buffer amplifier. The reconstructed analog voltage is available at the output of the op amp; gating the counter "off" stores the data in analog form.


Figure 3. Complete Schematic - 8-Bit Tracking A/D Converter

## BIPOLAR OPERATION

Bipolar operation ( $\pm 5 \mathrm{~V}$ ) can be obtained by injecting a current equal to $1 / 2$ the full scale current into the DAC-100 sum line. This can be accomplished by applying +6.4 V to the internal bipolar resistor of the DAC-100 (Pin 1) - a $500 \Omega$ symmetry-trim-pot to produce a high output at all bits, with the normal "dither" in the LSB only. Next, ground the input and adjust the Full Scale trimpot to produce an output which alternates between 10000000 and 01111111.

## 0 TO +5V OPERATION

Operation with 5 volt full scale inputs ( 0 V to +5 V or $\pm 2.5 \mathrm{~V}$ ) can be obtained by specifying the DAC-100CCQ4.

### 0.05\% APPLICATIONS

Applications requiring 10 bits of resolution with $0.05 \%$ linearity can be implemented by adding a third up/down counter and utilizing all 10 inputs of a DAC-100ACQ3 (or Q4). See Figure 4.

## TRACKING A/D CONVERTER WAVEFORMS

These scope photos were taken to indicate the waveforms observed at the comparator input during normal and abnormal operation of the converter. The output analog voltage trace was generated by applying the encoded digital output to a second D/A converter.

## NORMAL OPERATION



## INPUT OVER-RANGE



## SLEW RATE LIMITING



## PERFORMANCE

Performance of the completed converter is quite impressive despite the low cost and small size. Using clock rates of $3.0 \mathrm{MHz}, 10 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ signals can be accurately tracked to frequencies of about 4.0 kHz ; higher frequencies can be accommodated by reducing the peak-to-peak amplitude.
Fully monotonic operation is obtained from $0^{\circ}$ to $70^{\circ} \mathrm{C}$; this is achieved because the DAC-100CQ3 is guaranteed to have $\pm 1 / 2$ LSB linearity to 8 bits ( $0.2 \%$ ) over this temperature range, and the DAC-100ACQ3 has $\pm 1 / 2$ LSB linearity to 10 bits (0.05\%)
All D.C. static errors can be attributed to the analog components only; the comparator makes no contribution to linearity errors, but its $\mathrm{V}_{\mathrm{OS}}$ and $\mathrm{V}_{\text {OS }}$ drift with temperature are a consideration in the zero scale and full scale performance, and especially so in bipolar applications. The worst case DAC- 100 zero error over $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ is 0.6 mV ; adding to this the 3.5 mV maximum $\mathrm{V}_{\text {Os }}$ of the CMP-01C results in a worst case zero scale error of 4.1 mV , which is acceptably small compared to the value of $1 / 2$ LSB $(19.5 \mathrm{mV})$ for the 8 -bit A/D.
Because the $\mathrm{V}_{\text {OS }}$ drift of the CMP-01C is typically only $1.8 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ even without offset triming, the full scale drift will be almost entirely a function of the DAC-100CC tempco -60ppm/ ${ }^{\circ} \mathrm{C}$ maximum.
For 10-bit applications, the comparator $\mathrm{V}_{\text {OS }}$ becomes significant; the CMP-01C can be nulled, or the 0.8 V maximum $\mathrm{V}_{\mathrm{OS}}$ CMP-01E can be utilized without nulling. Nulling of the comparator is not required in bipolar applications; this is accomplished by the bipolar symmetry trimming.

Other performance characteristics of the completed converter are listed in Table 1.

## MILITARY TEMPERATURE RANGE OPERATION

Operation over wider temperature ranges can be obtained by simply specifying appropriate temperature range components. The simplicity of the all IC design coupled with the compatibility with MIL-M-38510 processing assures high reliability in military applications.


Figure 4. 10-Bit Voltage Output A/D Converter Block Diagram

## CONCLUSION

Extremely compact, low power consumption, all IC tracking A/D converters are made possible by combining Precision Monolithics, Inc. DAC-100 series 10-bit D/A converter, CMP01 series comparator, and commerically available MSI up/ down counters. Layout, construction and adjustment are noncritical. The simplicity and low cost of the tracking A/D converter invites usage in many new applications, including single channel digitizing at remote transducer locations.

TABLE 1. PERFORMANCE DATA

|  | 8-BIT | 10-BIT |
| :---: | :---: | :---: |
| Nonlinearity $\left(0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C}\right)$ | 0.2\% Maximum | 0.05\% Maximum |
| Full Scale Tempco $\left(0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C}\right)$ | 60ppm Maximum | 60ppm Maximum |
| Zero Scale Error $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$ | 0.10 LSB Maximum | 0.20 LSB Maximum* |
| Zero Scale Error Comparator Trimmed $\left(0^{\circ} \mathrm{C}\right.$ to $+70^{\circ} \mathrm{C}$ ) | 0.02 LSB | 0.08 LSB |
| Full Scale Voltages | $\begin{aligned} & 0 \mathrm{~V} \text { to }+10 \mathrm{~V}, \pm 5 \mathrm{~V} \\ & 0 \mathrm{~V} \text { to }+5 \mathrm{~V}, \pm 2.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \mathrm{~V} \text { to }+10 \mathrm{~V}, \pm 5 \mathrm{~V} \\ & \mathrm{OV} \text { to }+5 \mathrm{~V}, \pm 2.5 \mathrm{~V} \end{aligned}$ |
| Power Supply Rejection $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$ | 0.02\% per \% Maximum | 0.02\% per \% Maximum |
| Power Consumption $\left(V_{S}= \pm 19 V_{1}+5 \mathrm{~V}\right)$ | 1.4W Maximum | 1.77W Maximum |

[^0]APPENDIX - USEFUL DATA AND FORMULAE

|  | 10V Full Scale | 5V Full Scale |
| ---: | :---: | :---: |
| LSB -8 Bits | 39.1 mV | 19.5 mV |
| 10 Bits | 9.85 mV | 4.92 mV |

Loop Slew Rate $=$ Clock Frequency $X V_{\text {LSB }}=f_{C} X V_{\text {LSB }}$
Maximum Clock Frequency $=1 /\left(T_{A}+T_{B}+T_{C}+T_{D}+T_{E}\right)$
WHERE: $\quad T_{A}=$ Flip-Flop Propagation Delay
$T_{B}=$ Minimum Counter Set-Up Time
$T_{C}=$ Counter Propagation Delay
$\mathrm{T}_{\mathrm{D}}=\mathrm{D} / \mathrm{A}$ converter Settline Time (to n -bits)
$T_{E}=$ Comparator Response Time
Minimum Clock Frequency $=\frac{\pi \cdot \mathrm{V}_{\mathrm{IN}_{\mathrm{p}-\mathrm{P}}} \cdot \mathrm{f}_{\mathrm{IN}} \max }{\mathrm{V}_{\mathrm{LSB}}}$

## A LOW-COST, EASY-TO-BUILD SUCCESSIVE APPROXIMATION A/D CONVERTER

## Precision Monolithics Inc.

APPLICATION NOTE 11

Successive Approximation Analog-to-Digital Converters have often been considered to be complex, expensive and troublesome circuits to produce. This application note describes a high-speed 8-bit successive approximation A/D easily constructed using only three readily available ICs. Precision Monolithics' DAC-100 Digital-to-Analog Converter, CMP-01 Fast Precision Voltage Comparator, a Successive Approximation Register plus a handful of discrete components complete the design. Despite the simplicity, the A/D is capable of 8 -bit conversions in $6 \mu \mathrm{sec}$, and can easily be expanded to 10 -bit resolution operation.

## FEEDBACK A/D CONVERTERS

Most popular A/D converters built today use a digital-toanalog converter as part of a feedback or servo loop. Three of the most common types are the Ramp. Tracking, and Successive-Approximation; these differ primarily in the type of programming logic circuitry used to drive the D/A converter. All three types perform a comparison between the analog input and the output of a D/A converter; the logic changes the D/A output so that it approaches the analog input - when they are equal, the input to the DAC is the correct digitally encoded number (Figure 1).


Figure 1. Basic Feedback A/D Converter

The Ramp or Count-up type ADC uses up-counters for the programming logic. A start command clears the counters which then count up until the comparator output changes. The user must allow $2^{N}$ clock periods to insure a complete conversion; therefore only very slowly varying data may be converted.

Tracking A/D converters use up/down counters for the programming logic; the comparator output forces the counters to "track" the changes in the analog input. Once initial "lock" is acquired the correct digital output is continuously available, and the converter may be capable of encoding fairly fast-moving input signals without requiring a sample and hold circuit. (Complete details on the construction of this type of converter are available in Precision Monolithics Application Note 6, "A Low-Cost, High-Performance Tracking A/D Converter.")
Tracking ADCs are at their best when used to encode a single signal with a well-behaved maximum slew rate; multiplexed or video signals have large discontinuities which cause large errors while the tracking loop moves to acquire a new "lock" on the signal.
Successive Approximation A/D Converters are attractive for their rapid conversion rates and have found wide acceptance in video and multiplexed data systems. Recently-announced ICs provide the three basic converter building blocks in integrated form, reducing the cost and complexity of this approach to a figure at or below that of the ramp and tracking types. The great advantage of the SA ADC is that complete " N "-bit conversions can be accomplished typically in $\mathrm{N}+1$ clock periods - for a 10-bit converter this would be a speed improvement of about 100 times over the ramp type.

## BASIC SUCCESSIVE APPROXIMATION A/D CONVERSION

An SA ADC operates by comparing the analog input to a series of "trial" conversions; the first trial compares the input to the value of the most significant bit (MSB) or half of full scale. Figure 2 shows the progression of trials for a 3-bit converter. If the input is greater than the MSB value, the MSB is retained and the converter moves on to "trying" the next most significant bit, or three-quarters full scale. If the input had been less than the MSB, the logic would have turned the MSB off before going on to the next most significant bit, or one-quarter full scale. This "branching" continues until each successively smaller bit has been tried, with the entire process taking " $N+1$ " trials.

To implement the logic for the successive approximation algorithm, a configuration similar to Figure 3 may be employed wherein a start command places a "one" in the first bit of a shift register. This sets the first latch to "one," and turns on the DAC's MSB. If the comparator output remains slow, the "one" will remain in the latch; if not, the latch will be reset to zero before the next bit trial begins. The next clock cycle causes the shift register to place a "one" in the second bit and


Figure 2. Flow Diagram for 3-Bit Successive Approximation A/D Conversion


Figure 3. Successive Approximation A/D Converter
a similar process continues until all bits have been tried. After the last bit's trial, the end-of-encode output changes state indicating the parallel data is ready to be used. A useful feature of successive approximation conversion is that the correctly converted data is also available in serial form; this is handy for transmission of data on a single bus.
The complete sequence of events is demonstrated in the timing diagram of Figure 4. Note that "negative true" logic is shown; the DAC-100 employs a complementary binary code and the AM2502 produces a "low" output during each bit's trial, thus producing the standard successive approximation routine starting with the MSB trial and working towards the LSB trial. All events are initiated during positive-going clock transitions; the conversion process starts when the S input is held low, which also causes the CC (Conversion Completed) output to go high. After all bits have been tried, the last positive clock transition returns the CC to a low state, indicating the conversion has completed.

## "CURRENT" COMPARISON

The previous discussion has indicated that the function of the comparator was to perform a comparison between the


Figure 4. Timing Diagram
analog input voltage and the output voltage of the D/A converter. Higher speed conversions may be achieved by using the output of a fast current output DAC directly. This may be implemented as shown in Figure 5, where the comparator examines the polarity of $\left(V_{I N}-I_{\mathbb{N}} R_{I N}\right)$. The "current comparison" method eliminates the need for a current-to-voltage converting op amp which is by far the slowest element in most $\mathrm{D} / \mathrm{A}$ converters.

Figure 5. "Current Comparison" A/D Input

## COMPLETE CIRCUIT

The schematic for the complete 8-bit A/D converter is shown in Figure 6. It is seen that the complete circuit adds very few components to the basic three ICs of the block diagram. A $200 \Omega$ potentiometer is used to adjust the full scale output and R1 is used to inject a $+1 / 2$ LSB value current into the sum node. This insures that adjacent code point transitions occur at $1 / 2$ LSB points for minimum overall error. The clamp diodes minimize settling time and prevent large inputs from damaging the DAC output. For an 8 -bit, 10 volt system the CMP-01CJ's maximum offset voltage is less than $1 / 10$ LSB and should not require nulling.


Figure 6. Complete 8-Bit A/D Schematic

## GROUNDING

For optimum noise rejection, digital (power) ground currents should not flow in signal input ground return lines. Analog and power grounds should be connected as close as possible to the A/D converter input connector. Figure 7 illustrates a typical system installation showing the ground connections.


Figure 7. Grounding and Supply Hookup

## LAYOUT

A suggested layout for an 8-bit converter is shown in Figure
8. This layout demonstrates some of the basic rules of good A/D converter practice: analog wiring is kept as short as
possible and is separated from digital lines; the DAC output trace is especially short and directly connected to the comparator input and clamping diodes. Generous power supply bypassing has been employed using both disc and electrolytic capacitors. Other layouts can be easily designed because of the extreme simplicity of this circuit.

## SERIAL OUTPUT

The digital output is available in serial NRZ (non-return-tozero) format at the data output (DO) shortly after each positive-going clock transition. Serial output is especially convenient in applications where system wiring must be minimized, such as in one A/D per channel systems. Performing the $A / D$ conversion process in close proximity to the signal source has the advantage of reducing errors associated with transmission of low level analog signals; instead, digitally encoded signals are transmitted with their inherent low error rates and ease of multiplexing.

## BIPOLAR OPERATION

Bipolar operation can be obtained by injecting a current equal to $1 / 2$ full scale into the sum node. This can be accomplished by applying +6.4 volts through a 500 ohm potentiometer to the internal bipolar resistor of the DAC-100. Both Bit 1 and $\overline{\text { Bit } 1}$ are available so 2's complement or offset binary coding may be obtained as desired.

## 0 TO +5V, $\pm 2.5 \mathrm{~V}$ OPERATION

Operation with 5 V full scale inputs ( 0 to $+5 \mathrm{~V}, \pm 2.5 \mathrm{~V}$ ) may be obtained by specifying DAC-100 models with a Q4 suffix.


COMPONENT SIDE



```
V N.C.
```

V N.C.
17 +15 VOLTS U +15 VOLTS
17 +15 VOLTS U +15 VOLTS
-15 VOLTS
-15 VOLTS
5 +5 VOLTS
5 +5 VOLTS
4 POWER GROUND =
4 POWER GROUND =
POWER GROUND \
POWER GROUND \
ANALOG GROUND \
ANALOG GROUND \
ANALOG GROUND/ /7
ANALOG GROUND/ /7
N.C.
N.C.
BIPOL
BIPOL
N.C.
N.C.
BIT }
BIT }
BIT 1 F BIT 5
BIT 1 F BIT 5
BIT 2 - OTH
BIT 2 - OTH
4 BIT 3 D BIT 7
4 BIT 3 D BIT 7
BIT 4 C BIT 8
BIT 4 C BIT 8
2 S START B CC CONVERSION COMPLETED
2 S START B CC CONVERSION COMPLETED
1 CLOCK INPUT
1 CLOCK INPUT
-15 VOLTS
-15 VOLTS
+5 VOLTS
+5 VOLTS
POWER GROUND \#
POWER GROUND \#
POWER GROUND \#
POWER GROUND \#
ANALOG GROUND /\
ANALOG GROUND /\
ANALOG GROUND/}/
ANALOG GROUND/}/
ANALOG INPUT
ANALOG INPUT
N.c.
N.c.
N.C.
N.C.
N.C.
N.C.
N.C.
N.C.
BIT }
BIT }
BIT 6
BIT 6
A DO SERIAL OUTPUT

```
    A DO SERIAL OUTPUT
```

Figure 8. 8-Bit A/D Layout

## CALIBRATION

For unipolar, 8 -bit, 10 volt full scale calibration apply +9.941 volts (full scale-3/2 LSB) to the input. Adjust the gain potentiometer until the digital output is alternating between " 0000 0000 " and "0000 0001". This calibrates the converter at a transition point insuring correct outputs over the analog input range. No zero adjust is necessary due to the low comparator input offset voltage ( $\mathrm{V}_{\mathrm{OS}}$ ), virtually zero output offset of the DAC and the correct $+1 / 2$ LSB bias established by R1.
For 8 -bit, $\pm 5$ volt full scale offset binary operation, first perform the unipolar calibration as described above with the bipolar reference removed. Next connect the +6.4 volt bipolar reference through the 500 ohm potentiometer to the bipolar input resistor. With -5.000 volts as an analog input, adjust the 500 ohm potentiometer until the digital output is alternating between " 1111 1111" and "1111 1110". For calibration at lower bit resolutions refer to Table 1.

## PERFORMANCE

Performance of the completed converter for 6, 7 and 8-bit resolution applications is shown in Table 2. To assure fully monotonic operation in 8-bit applications the DAC-100CC grade with its maximum nonlinearity of $0.2 \%$ from $0^{\circ}$ to $70^{\circ} \mathrm{C}$ should be specified. Applications requiring 8 -bit resolution with $0.3 \%$ or less linearity may utilize the lower cost DAC100DD types.

All D.C. static errors can be attributed to the analog components only; the comparator makes no contribution to nonlinearity, but its $25^{\circ} \mathrm{C} \mathrm{V}_{\text {OS }}$ and $\mathrm{V}_{\text {OS }}$ drift with temperature are a consideration in the zero scale and full scale performance, and especially so in bipolar applications. The worst case DAC- 100 zero error over $0^{\circ}$ to $70^{\circ} \mathrm{C}$ is 0.6 mV ; adding to this the 3.5 mV maximum $\mathrm{V}_{\mathrm{OS}}$ of the CMP-01C results in a worst case zero scale error of 4.1 mV , which is acceptably small compared to the value of $1 / 2 \mathrm{LSB}(19.5 \mathrm{mV})$ for the 8 -bit A/D.

APPLICATION NOTE 11

Table 1. Reduced Resolution Application Data

| Resolution <br> Desired | Offset Current <br> Value (1/2 LSB) | Conversion <br> Complete <br> Indicator | Full Scale <br> Calibration <br> Point | LSB <br> (10VFS) |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 8 Bits | $3.9 \mathrm{M} \Omega$ | $3.9 \mu \mathrm{~A}$ | CC | 9.941 V | 39 mV |
| 7 Bits | $2 \mathrm{M} \Omega$ | $7.8 \mu \mathrm{~A}$ | Bit 8 | 9.883 V | 78 mV |
| 6 Bits | $1 \mathrm{M} \Omega$ | $15.6 \mu \mathrm{~A}$ | Bit 7 | 9.766 V | 156 mV |
| 5 Bits | $470 \mathrm{k} \Omega$ | $31.3 \mu \mathrm{~A}$ | Bit 6 | 9.531 V | 313 mV |
| 4 Bits | $240 \mathrm{k} \Omega$ | $62.5 \mu \mathrm{~A}$ | Bit 5 | 9.163 V | 625 mV |

Table 2. Performance Data

| Resolution 6 Bits <br> D/A DAC-100DDQ3 | $\begin{gathered} 7 \text { Bits } \\ \text { DAC-100DDQ3 } \end{gathered}$ | $\begin{gathered} 8 \text { Bits } \\ \text { DAC-100CCQ3 } \end{gathered}$ |
| :---: | :---: | :---: |
| $0^{\circ}$ to $70^{\circ} \mathrm{C}$ Maximum $\pm 0.3 \%$ <br> Nonlinearity  | $\pm 0.3 \%$ | $\pm 0.2 \%$ |
| $0^{\circ}$ to $70^{\circ} \mathrm{C}$ Full Scale $120 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> Tempco Maximum  | 120ppm $/{ }^{\circ} \mathrm{C}$ | $60 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Zero Scale $\pm 0.05$ LSB <br> Error Maximum  | $\pm 0.1$ LSB | $\pm 0.2$ LSB |
| Conversion Time <br> 1.5 MHz Clock <br> $4.7 \mu \mathrm{~S}$ | $5.3 \mu \mathrm{~S}$ | $6.0 \mu \mathrm{~s}$ |
| Unipolar Reference | Internal |  |
| Bipolar Reference | External +6.4 |  |
| Input Impedance ( +10 V or $\pm 5 \mathrm{~V}$ Scale) | $5 \mathrm{k} \Omega$ Nominal |  |
| Input Impedance ( +5 V or $\pm 2.5 \mathrm{~V}$ Scale) | $2.5 \mathrm{k} \Omega$ Nomin |  |
| Quantizing Error | $\pm 1 / 2$ LSB |  |
| Output Code Unipolar | Complement |  |
| Output Code Bipolar | Complement |  |
| Clock | External |  |
| Logic Output Drive Capability | 6 TTL Loads |  |
| Analog Power Supply Range | $\pm 6 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ |  |
| Digital Power Supply Range | $+5 \mathrm{~V} \pm 5 \%$ |  |
| Power Consumption $\pm 15 \mathrm{~V}$ and +5 V Supplies | 935mW Maxi |  |

Because the $\mathrm{V}_{\text {OS }}$ drift of the CMP-01C is typically only $1.8 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ even without offset trimming, the full scale drift will be almost entirely a function of the DAC-100CC tempco $-60 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ maximum. (Tempco of DAC-100DD models is $120 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.)

## REDUCED RESOLUTION APPLICATIONS

Encoding time may be reduced in applications not requiring the full 8 -bit resolution. In convert-on-command applications, the negative-going transition of the ( $\mathrm{N}+1$ ) bit may be used as the Conversion Completed (CC) signal; the register will continue to step through the remaining bits so the CC level will be present for one clock period only. For continuous conversion applications, the register may be truncated by applying a low level to the Sinput; however, caution must be observed to prevent possible stalling on power-up: the $S$ input should be generated by either the CC or bit ( $N+1$ ) going to a low state. Figure 9 demonstrates a 6-bit, contin-uous-encoding application. Since reducing the resolution in-
creases the size of the LSB, the value of R1 and the full scale calibration point should be changed accordingly, as shown in Table 1. Additional speed in reduced resolution applications may be achieved by increasing the clock frequency.


Figure 9A. Short-Cycled Continuous Coding (6 Bits Shown)


Figure 9B. Short-Cycled Continuous Encoding (Alternate Method Including Clock)

## 10-BIT APPLICATIONS

The basic 8-bit converter may easily be expanded to 10 bits by using a 2504 12-bit Successive Approximation Register; it may be allowed to step through all 12 bits or short-cycled as described above (Figures 9A, 9B). All DAC-100 Series devices have 10-bit resolution; for applications requiring 10-bit monotonic performance the DAC-100ACQ3 or Q4 grades with maximum nonlinearity of $\pm 0.05 \%\left(0^{\circ}\right.$ to $70^{\circ} \mathrm{C}$ ) should be specified; for less demanding applications the $\pm 0.1 \%$ DAC100BCQ3 (Q4) grades are recommended. Due to the 10 mV LSB size, comparator $V_{O S}$ can provide significant zero error.

This can be eliminated in unipolar applications by nulling the CMP-01CJ or specifying the 0.8 mV offset CMP-01EJ. No initial $V_{\text {OS }}$ improvement is required in bipolar applications, as this error will be eliminated during the bipolar calibration procedure. The offsetting resistor (R1) should be $15 \mathrm{M} \Omega$ for 10-bit applications, with the full scale calibration voltage of +9.985 for unipolar applications.

## SYSTEM CONSIDERATIONS

When integrating the A/D Converter into a system, consideration must be given to several factors to assure best performance. First, the analog signal to be encoded should not change more than $1 / 2$ LSB during the encoding process; a sample-and-hold circuit should be used if required to hold changes to $1 / 2$ LSB or preferably, much less (Figure 11). Second, proper grounding of the system is essential to prevent errors due to system noise. The preferred method is to connect the analog signal ground and digital power ground together at only one point, right at the A/D's connector. This will insure that digital ground currents do not flow in the analog ground line.

## LOWER POWER CONSUMPTION

Power consumption may easily be reduced from 935 mW maximum to about 310 mW with two minor design changes. The D/A and comparator power supplies can be reduced from $\pm 15$ volts to $\pm 6$ volts and low power TTL AM25LO2PC logic function may be specified. Digital output fanout is reduced to three standard TTL loads. The value of R1 must also be lowered accordingly to maintain the same $+1 / 2$ LSB bias current to the sum node.


Figure 10. Complete 10-Bit A/D Schematic


Figure 11. Typical Multiplexed Data Acquisition System

## MILITARY TEMPERATURE RANGE OPERATION

Operation over wider temperature ranges can be obtained by simply specifying appropriate temperature range components. The simplicity of the three IC designs coupled with the compatibility of the devices with MIL-STD-883B processing assures high reliability in military applications.

## PARTS LIST FOR 8-BIT A/D CONVERTER

$\pm 0.3 \%$ maximum nonlinearity, FS tempco $120 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$

| 1 | DAC-100DDQ3 (or Q4) |
| :--- | :--- |
| 1 | CMP-01CJ |
| 1 | AMP2502PC (Advanced Micro Devices) or Equivalent |
| 1 | Pot-200S Bourns \#3006P-1-201 |
| 1 | $4.7 \mu$ F CAP-Mallory \#TDC475M010EL |
| 2 | $1.0 \mu$ F CAP-Mallory \#TDC105M035EL |
| 2 | Diode, 1N4148 |
| 3 | $.01 \mu$ F CAP-Centralab \#CK-103 |
| 1 | PC Board |
| 1 | Resistor 3.9M $25 \% 1 / 4 \mathrm{~W}$ |
| For $\pm 0.2 \%$ maximum nonlinearity, FS tempco $60 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |  |
| use DAC-100CCQ3 (or Q4) |  |

1 CMP-01CJ
1 AMP2502PC (Advanced Micro Devices) or Equivalent
1 Pot-200S Bourns \#3006P-1-201
$1 \quad 4.7 \mu \mathrm{~F}$ CAP-Mallory \#TDC475M010EL
$2 \quad 1.0 \mu \mathrm{~F}$ CAP-Mallory \#TDC105M035EL
2 Diode, 1N4148
$3 \quad .01 \mu \mathrm{~F}$ CAP-Centralab \#CK-103
1 PC Board
1 Resistor 3.9M $\Omega$ 5\% 1/4W
For $\pm 0.2 \%$ maximum nonlinearity, FS tempco $60 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ use DAC-100CCQ3 (or Q4)

## CONCLUSION

Extremely compact, rugged, low power consumption successive approximation A/D converters are made possible by combining three ICs: PMI's DAC-100 Series 10-bit D/A, CMP-01 comparator, and a Successive Approximation Register. This simple, low cost design opens up new applications such as one A/D per channel operation in data acquisition systems.

| PARTS LIST FOR 10-BIT A/D CONVERTER |  |
| :--- | :--- |
| $\pm 0.1 \%$ maximum nonlinearity, FS tempco $60 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |  |
| 1 | DAC-100BCQ3 (or Q4) |
| 1 | CMP-01EJ |
| 1 | AM2504PC (Advanced Micro Devices) or Equivalent |
| 1 | Pot-200 B Bourns \#3006P-1-201 |
| 1 | $4.7 \mu$ F CAP-Mallory \#TDC475M010EL |
| 2 | $1.0 \mu$ F CAP-Mallory \#TDC105M035EL |
| 2 | Diode, 1N4148 |
| 3 | $.01 \mu$ F CAP-Centralab \#CK-103 |
| 1 | PC Board |
| 1 | Resistor 15M $\Omega 5 \% ~ 1 / 4 W$ |
| For $\pm 0.05 \%$ maximum nonlinearity, FS tempco $60 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |  |
| use DAC-100ACQ3 (or Q4) |  |

## TEMPERATURE MEASUREMENT METHOD BASED ON MATCHED TRANSISTOR PAIR REQUIRES NO REFERENCE

## APPLICATION NOTE 12

Most remote temperature measurements are made with thermistors or thermocouples as the sensing elements. This article shows how the function can be accomplished by using the intrinsic properties of a well-matched monolithic transistor pair. The method is attractive for its simplicity, accuracy, and long-term stability. Of particular utility is the fact the output is inherently linear and is directly useable without special linearizing circuitry.
Thermocouples can require both linearizing circuitry and reference junction making them difficult to apply. Linear outputs may be achieved with composite thermistorresistor networks but long-term stability is diffult to predict. Ordinary silicon diodes, when operated as temperature sensors, require constant current drive and extensive calibration. The matched transistor pair method has none of these drawbacks.

## BASIC THEORY

Matched transistor pairs have predictable relationships which make temperature measurements possible. To develop these relationships, let us consider the fundamental properties of a single transistor. The well known relationship between collector current and base-emitter voltage for a single transistor is:

1. $\mathrm{V}_{\mathrm{BE}}=\frac{\mathrm{kT}}{\mathrm{q}} \log _{\mathrm{e}}\left(\frac{\mathrm{I}_{\mathrm{C}}}{\mathrm{I}_{\mathrm{S}}}\right)$ provided $\mathrm{I}_{\mathrm{C}} \mathrm{I}_{\mathrm{S}} \gg 1$
where
$\mathrm{k}=$ Boltzmann's constant $=1.38 \times 10-23$ joules $/{ }^{\circ} \mathrm{K}$
$\mathrm{T}=$ absolute temperature, ${ }^{\circ} \mathrm{K}$
$\mathrm{q}=$ charge of an electron $=1.6 \times 10-19$ coulomb
$I_{S}=$ theoretical reverse-saturation current $\cong 1.87 x$ 10-14A
$\mathrm{I}_{\mathrm{C}}=$ collector current
Consider the difference in base-emitter voltages, $\Delta \mathrm{V}_{\mathrm{BE}}$, of two transistors operated at the same temperature:
2. $\Delta \mathrm{V}_{\mathrm{BE}}=\frac{\mathrm{kT}}{\mathrm{q}} \log _{\mathrm{e}}\left(\frac{\mathrm{I}_{\mathrm{C} 1}}{I_{\mathrm{S} 1}}\right)-\frac{\mathrm{kT}}{\mathrm{q}} \log _{\mathrm{e}}\left(\frac{\mathrm{I}_{\mathrm{C} 2}}{I_{\mathrm{S} 2}}\right)$

This expression may be rewritten to:
3. $\Delta \mathrm{V}_{\mathrm{BE}}=\frac{\mathrm{k} T}{\mathrm{q}} \log _{\mathrm{e}}\left(\frac{\mathrm{I}_{\mathrm{C} 1}}{I_{\mathrm{C} 2}}\right)-\frac{\mathrm{kT}}{\mathrm{q}} \log _{\mathrm{e}}\left(\frac{\mathrm{I}_{\mathrm{S} 1}}{I_{\mathrm{S} 2}}\right)$

The values of $I_{S 1}$ and $I_{S 2}$ are a strong function of processing and geometry variables, and are very nearly identical in a well-matched monolithic transistor pair. As $I_{S 1}$ and $I_{S 2}$ approach equality ( $\log _{\mathrm{e}} 1=0$ ), the second term can be eliminated. For an ideal pair the expression becomes:
4. $\Delta \mathrm{V}_{\mathrm{BE}}=\frac{\mathrm{kT}}{\mathrm{q}} \log _{\mathrm{e}}\left(\frac{\mathrm{I}_{\mathrm{C} 1}}{\mathrm{I}_{\mathrm{C} 2}}\right)$

Note that if the ratio of collector currents $I_{C 1}$ to $I_{C 2}$ is made constant, $\Delta \mathrm{V}_{\mathrm{BE}}$ will be proportional to absolute temperature alone. No absolute values of current are required because only a stable current ratio must be maintained. For a fixed ratio of 2 to 1 the expression is:
5. $\frac{\Delta \mathrm{V}_{\mathrm{BE}}}{\Delta \mathrm{T}}=5.973 \times 10^{-5}=59.73 \mu \mathrm{~V} /{ }^{\circ} \mathrm{K}$

This predictable differential base-emitter voltage relationship allows a matched transistor pair to be used as a temperature sensor. A complete temperature measuring system can be built with a matched pair, two constant current sources, and a differential amplifier as shown in Figure 1.


Figure 1. Basic Temperature Sensor

## SYSTEM DESIGN CONSIDERATIONS

To illustrate this concept, let us design a system to provide accurate temperature mesurement over the range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}\left(218^{\circ} \mathrm{K}\right.$ to $\left.398^{\circ} \mathrm{K}\right)$. Other goals are: ease of calibration, long-term stability, standard resistor values, and small physical size. In addition, the system should be capable of operation with the sensing matched pair located up to 100 feet from the current sources and differential amplifier. A system achieving these goals is detailed below.

## SENSING MATCHED PAIR

Any mismatch will cause performance to deviate from the ideal case shown in Equation 4, the most critical parameter
being average offset voltage drift ( $\mathrm{TCV}_{\mathrm{OS}}$ ). This quantity, multiplied by the largest temperature excursion $\left(100^{\circ} \mathrm{K}\right)$ and the differential amplifier gain (167.4), will be the output error and is shown in Table 1 for typical TCV OS specifications.

Clearly, system accuracy is directly related to the degree of matching of the sensing pair. A Precision Monolithics MAT01 H with its typical $\mathrm{TCV}_{\mathrm{OS}}$ of $0.15 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ was specified in order to minimize this error factor.

Table 1.

| $\mathrm{TCV}_{\mathrm{OS}}$ | Error in ${ }^{\circ} \mathrm{K}$ <br> over $100^{\circ}$ |
| :---: | :---: |
| $0.15 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | $0.251^{\circ} \mathrm{K}$ |
| $0.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | $0.837^{\circ} \mathrm{K}$ |
| $1.0 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | $1.67^{\circ} \mathrm{K}$ |
| $2.0 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | $3.34^{\circ} \mathrm{K}$ |
| $2.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | $4.19^{\circ} \mathrm{K}$ |
| $5.0 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | $8.37^{\circ} \mathrm{K}$ |
| $10 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | $16.7^{\circ} \mathrm{K}$ |

## CONSTANT CURRENT SOURCES

Two currents of a precise 2 to 1 ratio are provided by this section. Several considerations make $5 \mu \mathrm{~A}$ and $10 \mu \mathrm{~A}$ good choices as nominal operating currents for $\mathrm{I}_{\mathrm{C} 2}$ and $\mathrm{I}_{\mathrm{C} 1}$ respectively. Most monolithic matched transistor pairs are specified at $I_{C}=10 \mu \mathrm{~A}$. Input bias currents associated with the differential amplifier can be ignored because $5 \mu \mathrm{~A}$ is three orders of magnitude larger. Resistor values are small enough to keep physical size and cost reasonable. Finally, the quiescent currents do not develop significant voltage drops in 100 feet of ordinary shielded-pair cable.
The two most important current source transistor matching characteristics required are $\mathrm{h}_{\mathrm{FE}}$ and $\mathrm{V}_{\text {OS }}$ long-term stability, assuming that this part of the circuit is not subjected to wide temperature variations. If the system is to have good power supply and ripple rejection, the $h_{\text {FE }}$ match must be maintained over a range of operating currents. These characteristics will insure a constant 2 to 1 ratio of $\mathrm{I}_{\mathrm{C} 1}$ to $\mathrm{I}_{\mathrm{C} 2}$ is maintained.
With the circuit as shown in Figure 2, the total system has measured power supply rejection of $1^{\circ} \mathrm{K} / \mathrm{volt}$. Once calibrated, long-term changes in $\mathrm{V}_{\mathrm{OS}}$ will change the current ratio, and, in turn, the output. A Precision Monlithics MAT01 GH was selected for Q2 because it has the desired combination of specified long-term stability ( $0.2 \mu \mathrm{~V} /$ month $)$ and close $h_{\text {FE }}$ matching, typically $1 \%$.

## DIFFERENTIAL AMPLIFIER

The sensing pair and constant current sources provide a differential voltage ( $\Delta \mathrm{V}_{\mathrm{BE}}$ ) which is directly proportional to absolute temperature. The amplifier must acquire this voltage difference in the presence of common mode voltages, amplify it by 167.4, and change it from a differential to a single-ended signal. Excellent performance is obtained using the circuit of Figure 3.


Figure 2. Basic Temperature Sensor


Figure 3. Differential Amplifier Design

The two op-amp differential amplifier configuration is widely used wherever high input impedance and fixed gain are required. This amplifier uses a dual matched instrumentation operational amplifier designed and specified for differential applications, the Precision Monolithics OP-10CY.

## GENERAL DESIGN CONSIDERATIONS

Assuming ideal amplifiers, the expression for output voltage is:

$$
\text { 6. } E_{0}=\left[E_{I N_{1}}\left(1+\frac{R 2}{R 1}\right) \frac{R 4}{R 3}\right]+E_{\mathrm{IN}_{2}}\left(\frac{\mathrm{R} 4}{\mathrm{R} 3}+1\right)
$$

With ideal resistors this simplifies to:
7. $E_{0}=\left(E_{N_{2}}-E_{I N_{1}}\right) \quad\left(\frac{R 4}{R 3}+1\right)$ provided $\frac{R 1}{R 2}=\frac{R 4}{R 3}$

In this system, $\left(E_{I N 1}-E_{\mid N 2}\right)$ has been previously defined as $\Delta V_{B E}$. The actual expression for $E_{0}$ may be written as:
8. $E_{0}=\Delta V_{B E}\left(\frac{R 4}{R 3}+1\right)$ but $\frac{\Delta V_{B E}}{\Delta T}=5.973 \times 10^{-5}$ (Eq. 5)

Therefore, the ideal overall system output expression is:
9. $E_{0}=\left(5.973 \times 10^{-5}\right)\left(\frac{R 4}{R 3}+1\right) T$

## COMMON MODE REJECTION

At $25^{\circ} \mathrm{C}\left(298^{\circ} \mathrm{K}\right), \Delta \mathrm{V}_{\mathrm{BE}}$ is 17.8 mV while the individual sensing pair base-emitter voltages are about 520 mV . There is a need to reject the 520 mV common mode input voltage while accurately amplifying the differential input voltage, $\Delta \mathrm{V}_{\mathrm{BE}}$. At $-55^{\circ} \mathrm{C}\left(218^{\circ} \mathrm{K}\right)$, the situation becomes more difficult with $\Delta V_{B e}$ of 13 mV and 396 mV of common mode voltage. Keeping in mind that this is a best case disregarding any extraneous cable pickup, it can be observed that the requirement for high common mode rejection is very real.
Because the dual op amp has a specified 117dB common mode rejection ratio match, the ability to reject common mode inputs becomes primarily a function of resistor ratio
matching. This device eliminates the need for special op amp selections in this stringent differential amplifier application.

Resistor selections can be avoided by using readily available $0.01 \%$ tolerance precision resistors, resulting in a worst-case ratio match of $0.04 \%$. This ratio match, a combination with the dual op amp's performance, results in greater than 100 dB common mode rejection at the amplifier's input.
Long term stability of the resistors must approach the initial ratio match or degradation of common mode rejection can occur over time. The resistors chosen are specified at $\pm 50 \mathrm{ppm} / 3$ years and $\pm 5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ thereby assuring stability versus time and temperature.

## DIFFERENTIAL OFFSET VOLTAGE

The amplifier's differential input offset voltage ( $\mathrm{E}_{\mathrm{OS} 1}$ $\mathrm{E}_{\mathrm{OS} 2}$ ) will be the major error factor. If the individual input offset voltages are of equal magnitude and polarity they appear as a common mode input and are rejected. The OP10 CY provides the additional convenience that only a single


Figure 4. Complete Schematic
offset adjustment is necessary to provide the required $\Delta \mathrm{V}_{\text {OS }}$ match; this adjustment at the same time provides a minimum $T C \Delta V_{\text {OS }}$ of the differential amplifier.

## INSTALLATION

Ordinary shielded pair cable, with \#22 or larger conductors, is satisfactory for most remote temperature measuring applications. Good thermal conductivity from the sensing pair's case to the environment being measured is essential to avoid incorrect readings. When this circuit is used for temperature control, thermally-conductive epoxy works especially well in attaching the sensing pair to the device being controlled.

## CALIBRATION PROCEDURE

This is an easy two-step procedure. First, short the differential amplifier inputs and adjust the offset potentiometer until the output reads zero volts. Remove the input short. Second, with the sensing pair at a known temperature (room temperature is suitable), adjust the ratio potentiometer for a correct differential amplifier output reading. Having the capability of room temperature calibration makes this circuit much more convenient to calibrate than other types.

## OVERALL ACCURACY

This circuit, with the components as specified, is capable of $\pm 1^{\circ} \mathrm{K}$ accuracy over the full military temperature range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}\left(218^{\circ} \mathrm{K}\right.$ to $\left.398^{\circ} \mathrm{K}\right)$. Optimum accuracy is obtained with the differential amplifier and constant current sources in a controlled environment remote from the sensing pair. Maintenance of high accuracy over long periods of time is achieved because all components used in this design have long-term stability specified.

## APPLICATIONS

The circuit's output, as measured by a 10 -volt full scale digital panel meter, makes a digital thermometer. DPMs with BCD outputs may be used in applications requiring simultaneous direct readout and digital outputs for control purposes.


Figure 5. Basic Digital Thermometer with Readout in Degrees Kelvin ( ${ }^{\circ} \mathrm{k}$ )

## CONCLUSIONS

Accurate temperature measurement and control sysems are easily and economically built using the predictable characteristics of modern monolithic matched transistor pairs. This method offers long-term stability, excellent linearity, simple calibration, and high performance in severe environments.


Figure 6. Digital Thermometer with Readout in ${ }^{\circ} \mathrm{C}$


Figure 7. Binary-Coded Temperature Readings with $2^{\circ}$ Resolution


Figure 8. Binary-Coded Temperature Readings with $5^{\circ}$ Resolution


Figure 9. Temperature Controller — Digital Dial Controlled

## PARTS LIST

| 1. | Q1 | MAT-01H, Matched Transistor Pair <br> Precision Monolithics, Inc. |
| :--- | :--- | :--- |
| 2. | Q2 | MAT-01GH, Matched Transistor Pair <br> Precision Monolithics, Inc. |
| 3. | A1 | OP-10CY, Dual Instrumentation Op Amp <br> Precision Monolithics, Inc. |
| 4. | R1, R4 | Resistor, 600 $\Omega, 0.01 \%$ <br> General Resistance Econister |
| 5. | R2, R3 | Resistor, 100k $\Omega, 0.01 \%$ <br> General Resistance Econister |
| 6. | R5 | Resistor, 100k $\Omega, 0.1 \%$ <br> General Resistance Econistor |



ZI-NV

Figure 10. Temperature Controller - Digital Thermometer

| 7. | R6 | Resistor, 180k $\Omega, 0.1 \%$ <br> General Resistance Econistor |
| :--- | :--- | :--- |
| 8. | R7 | Potentiometer, 50k $\Omega, 10 \%$ <br> Bourns \#3006P-1-503 |
| 9. | R8 | Resistor, 133k $\Omega, 1 \%$ <br> RN55C1333F |
| 10. | R9 | Resistor, 15k $\Omega, 1 \%$ <br> RN55C1502F |
| 11. | R10 | Potentiometer, 20k $\Omega, 10 \%$ <br> Bourns \#3006P-1-203 |

## A BIPOLAR OP AMP THAT CHALLENGES CHOPPERS, ELIMINATES NULLING

## APPLICATION NOTE 13

Note to readers: This article was written prior to the introduction of the OP-77, a highly improved direct descendant of the OP-07. The OP-77 is recommended for all new designs and as a direct, higher performance replacement in existing OP-07 circuit designs.

## INTRODUCTION

The OP-07, a new bipolar-input monolithic operational amplifier, provides chopper-stabilized amplifier performance at bipolar prices. Input offset voltage, the major error contribution in most designs, is reduced to a maximum of $25 \mu \mathrm{~V}$ by a new computer-controlled on-chip trimming technique. Such low $\mathrm{V}_{\text {OS }}$ eliminates the nulling potentiometer requirement of most op amp circuits, greatly reducing system complexity while improving reliability. A description of this amplifier's design and performance is given, followed by an applications section showing how superior input specifications can simplify high-accuracy analog design.

## IMPORTANCE OF LOW INPUT OFFSET VOLTAGE

In many applications, the initial input offset voltage of operational amplifiers causes more inaccuracy than all other error factors combined. The other significant error parameters, such as bias and offset currents, open-loop gain, and common mode rejection, have come closer to theoretically ideal performance than has $\mathrm{V}_{\mathrm{Os}}$. For this reason, most operational amplifiers, monolithic and modular, are provided with terminals to allow the user to adjust this offset voltage to zero - a costly and potentially unreliable procedure, which in many cases degrades performance of $\mathrm{TCV}_{\mathrm{OS}}$. Monolithic op amp manufacturers have constantly strived for improvement in $V_{\text {OS }}$ from $\mu \mathrm{A} 709$ and $\mu \mathrm{A} 741$ at $5000 \mu \mathrm{~V}$, to the $\mu \mathrm{A} 725$ at $1000 \mu \mathrm{~V}$ in 1969 , to the OP-05A at $150 \mu \mathrm{~V}$ in 1972. The OP-07A at $25 \mu \mathrm{~V}$ maximum $\mathrm{V}_{\mathrm{OS}}$ is a significant milestone in monolithic bipolar operational amplifier design.
Temperature stability is also important since the benefits of low initial $\mathrm{V}_{\text {OS }}$ are quickly lost if a small change in operating temperature causes substantial $\mathrm{V}_{\mathrm{OS}}$ drift. Good long-term $V_{\text {OS }}$ stability is required to avoid periodic re-calibrations and degradation of system performance over time. Until now, chopper-stabilized or externally-nulled monolithic op amps have been the usual choices despite the disadvantages of high noise and/or external components. The OP-07 design achieves the desired combination of low $\mathrm{V}_{\mathrm{OS}}$, low TCV OS , long-term $V_{\text {OS }}$ stability, low bias current, and low noise. It provides performance comparable to chopper-stabilized amplifiers with the further advantages of freedom from chopper-frequency noise and external component requirements.

## LOW $\mathrm{V}_{\text {os }}$ AMPLIFIERS

Some of the more common methods for optimizing $\mathrm{V}_{\text {Os }}$ performance have been chopper-stabilized amplifiers, bipolar amplifiers nulled to zero initial $\mathrm{V}_{\mathrm{OS}}$, and combinational
amplifiers constructed with a matched transistor pair followed by a standard bipolar op amp. Each approach to the $V_{0 S}$ problem is a compromise between allowable error, reliability and price. The purpose of this discussion is to show how the OP-07 provides superior performance, higher reliability, and reduced size at a lower overall cost.

## CHOPPER-STABILIZED AMPLIFIERS

In the past, designers have been forced to use chopperstabilized amplifiers in applications requiring less than $100 \mu \mathrm{~V}$ initial $\mathrm{V}_{\text {OS. }}$. The OP-07 is a cost-effective alternative, providing chopper-type performance with 741 ease-ofapplication. Use of a bipolar input op amp eliminates the usual chopper problems of high noise, large physical size, and limited common-mode input voltage range.
Low initial offset voltage specifications lose their significance if noise and long-term drift are of the same magnitude. Although the monolithic choppers have lower average input bias currents, the chopping action produces very large spikes in the input currents and prevents their use with large or unbalanced source resistors. For this reason, most chopper manufacturers carefully avoid specifying noise currents above 10 Hz . The input bias current, remains below 4 nA over the full military temperature range, and being free from chopper spikes, enables use in high impedance circuitry.

Another chopper-related problem is that input signals often interact with chopping frequency components and their harmonics. This interaction can cause errors due to intermodulation, producing slowly varying offset voltages usually below 20 Hz . Chopper frequency switching transients can also cause electromagnetic interference frequently requiring special shielding and input guarding methods to protect adjacent circuitry. Modular choppers can have input overload recovery times as high as five seconds and require up to ten external components to effectively eliminate this problem. Monolithic choppers require expensive, large external components, such as two $0.1 \mu \mathrm{~F}$ teflon dielectric capacitors, for wide temperature range operation. These problems are eliminated by the OP-07.

## NULLED BIPOLAR AMPLIFIERS

The major disadvantage of most high performance bipolar op amps is that their high initial $\mathrm{V}_{\mathrm{OS}}$ must be adjusted to zero with a nulling potentiometer or trimming resistors. In certain amplifiers, this is also a requirement in order to optimize TCV ${ }_{\text {Os }}$ performance. Selected or adjusted components require special test labor, take up much-needed space, decrease reliability, and add to system complexity. "Maintainability" is poor - field replacements or renulling due to longterm $\mathrm{V}_{\mathrm{OS}}$ and resistance changes must be performed by a skilled technician with sophisticated test equipment. Use of an internally-nulled OP-07 avoids all of these problems since it is a complete, fully-interchangeable device, and does not require zeroing to optimize $\mathrm{TCV}_{\mathrm{OS}}$.

## COMBINATIONAL AMPLIFIERS

This is one of the oldest methods, usually implemented with a heated-substrate matched transistor pair in a differentialinput gain stage followed by a conventional op amp. This method requires four precision resistors, a nulling potentiometer, external frequency compensation, and up to 360 mW of heater power. $\mathrm{TCV}_{\text {OS }}$ is only about $2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ despite the temperature control for the input pair. The OP-07 provides improved performance in all parameters as well as lower cost, elimination of calibration labor, lower noise and a tremendous reduction in total power consumption.

## CIRCUIT DESCRIPTION

The three-stage design concept of previous Precision Monolithics' instrumentation quality op amps was retained for the OP-07 because, using this design, nulling of $\mathrm{V}_{\text {OS }}$ simultaneously optimizes $\mathrm{TCV}_{\text {Os. }}$. (This relationship is not the case for the more commonly used two-stage " 741 "-type amplifier.) There are additional advantages of high gain, low noise, and predictable long-term stability. Low input bias current is achieved by bias current cancellation; i.e., currents are generated equal in magnitude but opposite in direction to the base currents of the input transistors Q1 and Q2 in the simplified schematic of Figure 1.
and Q3 are $h_{\text {FE }}-$ matched transistors operating at similar collector currents and, therefore, the base current of Q1 is approximately equal to the base current of Q3. Q3's base current is supplied by Q7, a diode-connected PNP transistor closely matched to Q5. Together Q5 and Q7 form a current mirror (turnaround) and the collector current of Q5 will equal


Figure 2. Input Bias Current vs Tempe, ature


Figure 1. OP-07 Simplified Schematic

## INPUT STAGE

To achieve lowest initial $V_{O S}, T C V_{O S}$ and noise, a simple differential input pair, Q1 and Q2, was chosen. Vos nulling resistors R2A and R2B are electronically adjusted and will be covered separately in the trimming discussion. R3 and R4, in conjunction with Q21-Q24, provide input differential overvoltage protection.
The symmetry of the input stage allows examination of only one side to demonstrate bias current cancellation. Base drive for the input transistor, Q1, is provided by Q5 and the external circuitry; the difference between Q5's collector current and Q1's base current being the input bias current. Q1
the base current of Q3. In this manner almost all base current for Q1 is provided by Q5 and precise bias current cancellation is achieved. Careful design has enabled this cancellation to be effective over a wide temperature range. (Figure 2.)

## FOLLOWING STAGES

The first stage output is buffered by emitter followers Q9 and Q10, and applied to a high-gain differential stage, Q11 and Q12. Its output, the junction of Q12, Q14, Q15, and R5, drives a short-circuit-protected complementary emitter follower power output stage.

## COMPENSATION

Frequency compensation of the OP-07 is accomplished using three capacitors. Feedforward capacitor C3 bypasses the second stage lateral pnp's at high frequencies and, therefore, the excessive phase-shift normally associated with these transistors is circumvented. The dominant pole of the amplifier is set by $\mathrm{C}_{2}$ which feed back around the second and driver stages and rolls off the open loop response at 20 dB decade. The presence of $C_{1}$ ensures that the high frequency signal path is single-ended by rolling off the response of one side of the input stage. The total internal capacitance on the $100 \times 53$ mil chip is 210 pF , a remarkable amount for a monolithic device.

## LAYOUT

The circuit layout has thermal symmetry, a concept which has been used quite extensively on precision amplifier designs since its inception in 1969. ${ }^{1}$ Variations in power dissipation in the driver and output stages, and the resultant thermal gradients affect the critical input transistors identically, thereby preventing offset voltage changes at the input.

## INTERNAL NULLING TECHNIQUE

To understand the nulling technique some fundamental relationships should be examined using the equivalent circuit of Figure 3. (Errors caused by the second stage are effectively divided by the first stage gain and will be neglected in this discussion.) $V_{O S}$ is defined as the voltage which must be applied between the input terminals to obtain zero voltage at the amplifier's output. Referring to Figure 3:

1. $V_{O S}=V_{\text {be } 1}-V_{\text {be2 }}, V_{O U T}=z e r o$


Figure 3. Offset Nulling Circuit
1Editor's note: This concept was originally introduced by George Erdi during
employment at Fairchild Semiconductor Research and Development.

With an error free second stage it may be assumed that the input transistor collectors are equal in potential.
2. $I_{C_{1}} R_{L}=I_{C 2} R_{R}$ and $\frac{I_{C 1}}{I_{C 2}}=\frac{R_{R}}{R_{L}}$
3. $V_{b e}=\frac{k T}{q} \log _{\mathrm{e}}\left(\frac{I_{\mathrm{C} 1}}{I_{\mathrm{S} 1}}\right), V_{\mathrm{be} 2}=\frac{k T}{\mathrm{q}} \log _{\mathrm{e}}\left(\frac{I_{\mathrm{C} 2}}{I_{\mathrm{S} 2}}\right)$,

Provided $I_{C} / I_{S} \gg 1$.
Substituting in Equation 1:
4. $V_{O S}=\frac{k T}{q} \log _{\mathrm{e}}\left(\frac{I_{\mathrm{C} 1}}{I_{\mathrm{S} 1}}\right)-\frac{k T}{q} \log _{\mathrm{e}}\left(\frac{I_{\mathrm{C} 2}}{I_{\mathrm{S} 2}}\right)$

Rewriting:
5. $V_{O S}=\frac{k T}{q} \log _{e}\left(\frac{I_{C 1}}{I_{C 1}} \cdot \frac{I_{S 2}}{I_{S 1}}\right)$

Substituting from Equation 2:
6. $V_{O S}=\frac{k T}{q} \log _{e}\left(\frac{R_{R}}{R_{L}} \cdot \frac{I_{S 2}}{I_{S 1}}\right)$

For $V_{O S}=z e r o:$
7. $\frac{R_{R}}{R_{L}} \cdot \frac{I_{S 2}}{I_{S 1}}=1$

Where:

$$
\begin{aligned}
& \mathrm{K}=\text { Boltzmann's constant }=1.38 \times 10^{-23} \text { joules } /{ }^{\circ} \mathrm{K} \\
& \mathrm{~T}=\text { Absolute temperature },{ }^{\circ} \mathrm{K} \\
& \mathrm{q}=\text { Charge of an electron }=1.6 \times 10^{-19} \text { coulomb } \\
& \mathrm{I}_{\mathrm{S}}=\text { Theoretical reverse-saturation current } \\
& \mathrm{I}_{\mathrm{C}}=\text { Collector Current }
\end{aligned}
$$

Therefore, by adjusting the ratio of $\frac{R_{R}}{R_{L}}$ the inherent proces-sing-related differences in $I_{S 1}$ and $I_{S 2}$ which cause $V_{b e}$ differentials may be cancelled. Earlier amplifier designs achieved the adjustment of collector resistance by an external nulling potentiometer between Pin 1 and Pin 8 with its wiper connected to Pin 7 (Figure 1).
In the OP-07, permanent nulling is accomplished by shorting out a small percentage of $R_{R}$ or $R_{L}$ as determined by a computer programmed with Equation 6 and a lookup table. This is done by reading $V_{\text {Os }}$ before trimming, comparing its magnitude and polarity with a lookup table value, and shorting out one of the normally nonconducting zener diodes. The short is created by passing a high current pulse through the selected zener, fusing its metal contacts into the silicon as shown in Figure 4. High volume production is achieved through automation, with initial device testing at wafer probe including $\mathrm{V}_{\text {OS }}$ trimming requiring less than one second.
Through this technique, $\mathrm{V}_{\mathrm{OS}}$ of the entire "raw" OP-07 distribution can be nulled to less than $150 \mu \mathrm{~V}$, with the majority being under $75 \mu \mathrm{~V}$. Prime grade yields are high, providing adequate numbers of OP-07A devices with a $\mathrm{V}_{\mathrm{OS}}$ maximum of $25 \mu \mathrm{~V}$.

## PERFORMANCE

The specifications in Table 1 and curves of Figure 5 show noise, initial $V_{O S}$, and long-term stability performance unsurpassed by any other monolithic op amp. This device is free of


Figure 4. Short-Circuiting of Zener Diodes
Table 1. OP-07A Performance

| Parameter | Typical | Min/Max | Units |
| :---: | :---: | :---: | :---: |
| Offset Voltage, $\mathrm{V}_{\mathrm{OS}}$ | 10 | 25 | $\mu \mathrm{V}$ |
| Drift with Temperature | 0.2 | 0.6 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Drift with Time | 0.2 | 1.0 | $\mu \mathrm{V} / \mathrm{mo}$ |
| Offset Current, IOS Drift with Temperature | $\begin{aligned} & 0.3 \\ & 5 \end{aligned}$ | $\begin{gathered} 2.0 \\ 25 \\ \hline \end{gathered}$ | $\begin{array}{r} \mathrm{nA} \\ \mathrm{pA} /{ }^{\circ} \mathrm{C} \end{array}$ |
| Input bias current, $\mathrm{I}_{\mathrm{B}}$ | $\pm 0.7$ | $\pm 2.0$ | nA |
| Noise Voltage 0.1 Hz to 10 Hz | 0.35 | 0.6 | $\mu \mathrm{V}$ p-p |
| Noise Current 0.1 Hz to 10 Hz | 14 | 30 | $p A_{p-p}$ |
| Input Resistance - Differential | 80 | 30 | $\mathrm{M} \Omega$ |
| Input Resistance - Common Mode | 200 | - | $\mathrm{G} \Omega$ |
| Common-Mode Rejection | 126 | 110 | dB |
| Power Supply Rejection | 110 | 100 | dB |
| Voltage Gain | 500 | 300 | V/mV |
| Slew Rate | 0.25 | - | $\mathrm{V} / \mu \mathrm{s}$ |
| Unity Gain Bandwidth | 1.2 | - | MHz |

the common problems of latchup, noise, compensation capacitors, and narrow power supply limitations. Power supply rejection ratio (PSRR) exceeds 100 dB over the unusually wide range of $\pm 3$ to $\pm 18$ volts. Common-mode rejection is specified over a full $\pm 13$ volt input range allowing small signal amplification in high noise environments and use in inverting, non-inverting, and differential applications. The amplifier is completely self-contained - no external compensation or protection components are required. It is an excellent replacement for chopper-stabilized amplifiers where reductions in cost, noise, size, and power consumption are desired, and for monolithic op amps where elimination of the offset nulling potentiometer is desirable.
The pinout of the OP-07 allows direct replacement of 725, 108 , and OP-05 types without circuit changes while 741 devices may be replaced by removal of the nulling potentiometer. HA-2900 series chopper-stabilized amplifiers may be replaced by removing the two $0.1 \mu \mathrm{~F}$ capacitors and the 1500 pF capacitor whenever cost or noise reductions are required. Table 2 is included to show comparative performance in wide temperature range applications.


Figure 5A. Untrimmed Offset Voltage vs Temperature


Figure 5B. Offset Voltage Stability vs Time


Figure 5C. Input Wideband Noise vs Bandwidth ( 0.1 Hz to Frequency Indicated)

Table 3 compares various OP-07 versions with competitive op amps and over the $0^{\circ} / 70^{\circ} \mathrm{C}$ temperature range. An absence of noise and long-term stability specifications for
some amplifiers should caution potential users of possible deficiencies in those areas. This same comment would apply to "typical-only" specifications since accurate predictions of circuit performance can only be made with a fully specified device.

## PERFORMANCE

The low frequency noise photograph in Figure 6A shows $0.35 \mu \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ input voltage noise ( 0.1 Hz to 10 Hz ), the best performance available in an instrumentation op amp at this writing. The wideband voltage noise comparison photo-
graph (Figure 7A) shows relative performance of a OP-07 and a monolithic chopper in the same X100 configuration; the chopper is seen to have at least $200 \mu \mathrm{~V}_{\mathrm{p} \text {-p }}$ noise referred to the input. Clearly, Iow $\mathrm{V}_{\text {OS }}$ specifications are not very meaningful if input voltage noise is the predominant error factor.
Chopper-frequency noise is a common mode current noise occurring at the chopping frequency due to switching transients. The effect of a $500 \mathrm{k} \Omega$ source mismatch is shown in the wideband curent noise photograph comparing a OP-07 with a monolithic chopper in the non-inverting buffer application (Figure 7B). High source impedance circuits require low

Table 2. Military Temperature Range Performance Comparison

| Manufacturer's Part Number | $\mathrm{V}_{\text {OS }}$ Maximum $-55^{\circ} /+125^{\circ} \mathrm{C}$ | $\begin{gathered} \mathrm{TCV}_{\mathrm{OS}} \text { Maximum } \\ -55^{\circ} /+125^{\circ} \mathrm{C} \\ \text { (Unnulled) } \end{gathered}$ | Voltage Noise Typical $F=10 \mathrm{~Hz}$ | Current Noise Typical $F=10 \mathrm{~Hz}$ | $\begin{gathered} \mathrm{I}_{\text {Bias }} \\ \text { Maximum } \\ -55^{\circ} /+125^{\circ} \mathrm{C} \end{gathered}$ | Long-Term Drift Typical |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OP-07A | $60 \mu \mathrm{~V}$ | $0.6 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | $\sqrt{10.3 \mathrm{nV} /} \sqrt{\mathrm{Hz}}$ | $\begin{aligned} & 0.32 \mathrm{pA} / \sqrt{\mathrm{Hz}} \end{aligned}$ | 4 nA | $0.2 \mu \mathrm{~V} / \mathrm{mo}$ |
| OP-07 | $200 \mu \mathrm{~V}$ | $1.3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | $\begin{aligned} & 10.3 \mathrm{nV} / \\ & \sqrt{\mathrm{Hz}} \end{aligned}$ | $\begin{aligned} & 0.32 \mathrm{pA} / \\ & \sqrt{\mathrm{Hz}} \end{aligned}$ | 6 nA | $0.2 \mu \mathrm{~V} / \mathrm{mo}$ |
| HA-2900 | $60 \mu \mathrm{~V}$ | $0.6 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | $\begin{aligned} & 900 \mathrm{nV} / \\ & \sqrt{\mathrm{Hz}} \end{aligned}$ | Not Specified (Chopper) | 1 nA | Not Specified |
| OP-05A | $240 \mu \mathrm{~V}$ | $0.9 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | $\begin{array}{r} 10.3 \mathrm{nV} / \\ \sqrt{\mathrm{Hz}} \end{array}$ | $\begin{aligned} & 0.32 \mathrm{pA} \\ & \sqrt{\mathrm{~Hz}} \end{aligned}$ | 4nA | $0.2 \mu \mathrm{~V} / \mathrm{mo}$ |
| OP-05 | $700 \mu \mathrm{~V}$ | $2.0 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | $\begin{array}{r} 10.3 \mathrm{nV} / \\ \sqrt{\mathrm{Hz}} \end{array}$ | $\begin{aligned} & 0.32 \mathrm{pA} / \\ & \sqrt{\mathrm{Hz}} \end{aligned}$ | 6 nA | $0.2 \mu \mathrm{~V} / \mathrm{mo}$ |
| $\mu$ A725 | $1500 \mu \mathrm{~V}$ | $5.0 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | $15 n \mathrm{n} / \sqrt{\mathrm{Hz}}$ | $1.0 \mathrm{pA} / \sqrt{\mathrm{Hz}}$ | 200nA | Not Specified |
| LM108A | $1000 \mu \mathrm{~V}$ | $5.0 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | $43 n \mathrm{nV} / \sqrt{\mathrm{Hz}}$ | Not Specified | 3nA | Not <br> Specified |

Table 3. Commercial Temperature Range Performance Comparison

| Manufacturer's Part Number |  | $\begin{aligned} & \text { Vos Maximum } \\ & 0^{\circ} / 70^{\circ} \mathrm{C} \end{aligned}$ | Long Term Drift Typical | Long Term Typical Maximum | Voltage Noise Maximum 0.1 Hz to 10 Hz | Voltage Noise Maximum 0.1 Hz to 10 Hz |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OP-07A | (M) | $45 \mu \mathrm{~V}$ | $0.2 \mu \mathrm{~V} / \mathrm{mo}$ | $1.0 \mu \mathrm{~V} / \mathrm{mo}$ | $0.35 \mu V_{p-p}$ | $0.6 \mu \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ |
| OP-07 | (M) | $130 \mu \mathrm{~V}$ | $0.2 \mu \mathrm{~V} / \mathrm{mo}$ | $1.0 \mu \mathrm{~V} / \mathrm{mo}$ | $0.35 \mu \mathrm{~V}_{\mathrm{p} \text {-p }}$ | $0.6 \mu \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ |
| OP-07E | (C) | $130 \mu \mathrm{~V}$ | $0.3 \mu \mathrm{~V} / \mathrm{mo}$ | $1.5 \mu \mathrm{~V} / \mathrm{mo}$ | $0.35 \mu \mathrm{~V}_{\text {p-p }}$ | $0.6 \mu \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ |
| OP-07C | (C) | $250 \mu \mathrm{~V}$ | $0.4 \mu \mathrm{~V} / \mathrm{mo}$ | $2.0 \mu \mathrm{~V} / \mathrm{mo}$ | $0.38 \mu \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ | $0.65 \mu \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ |
| LM108A | (M) | $725 \mu \mathrm{~V}$ | Not Specified | Not Specified | Not Specified | Not Specified |
| HA-2900 <br> Chopper-Stabilized | (M) | $60 \mu \mathrm{~V}$ | Not Specified | Not Specified | $35 \mu \mathrm{~V}$ p-p | Not Specified |
| HA-2905 Chopper-Stabilized | (C) | $80 \mu \mathrm{~V}$ | Not Specified | Not Specified | $35 \mu \mathrm{~V}$ p-p | Not Specified |
| AD504M | (C) | $545 \mu \mathrm{~V}$ | $10 \mu \mathrm{~V} / \mathrm{mo}$ | Not Specified | Not Specified | $0.6 \mu \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ |
| AD508L | (C) | $612 \mu \mathrm{~V}$ | Not Specified | $10 \mu \mathrm{~V} / \mathrm{mo}$ | $1.0 \mu \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ | Not Specified |
| Typical Inverting-Only Chopper Module | (C) | $95 \mu \mathrm{~V}$ | $2.0 \mu \mathrm{~V} / \mathrm{mo}$ | Not Specified | $1.7 \mu \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ | Not Specified |



Figure 6A. Low Frequency Noise


Figure 6B. Low Frequency Noise Test Circuit
input noise currents, which as the photograph illustrates, can be larger than input bias current with certain operational amplifiers.

## LONG-TERM V

Input offset voltage drift over time has three components: warmup drift, first month drift, and trend line stability.
Warmup drift is a change in $V_{O S}$ occurring in the first few minutes of operation. In order to produce high volumes of OP-07s, $\mathrm{V}_{\mathrm{OS}}$ is measured 0.5 seconds after application of power using automated test equipment. The pass limits are "guardbanded" or made small enough with respect to $\mathrm{V}_{\mathrm{OS}}$ maximum specification to compensate for not having directly observed warmup drift.
The first month stability, defined as changes in $\mathrm{V}_{\text {OS }}$ from one hour to 30 days, is typically $2.5 \mu \mathrm{~V}$. Even with closely maintained equipment, individual measurements with time can suffer from inaccuracies on the order of a half-microvolt due to low frequency noise and slight temperature variations. Fortunately, over a large number of measurements, these errors tend to integrate out, and an accurate trend line can be defined.

The trend line is defined as the drift per month averaged over the month one to month twelve period, and is generally an order of magnitude better than the first month drift (Figure 5B). Over 1.7 million device hours of testing and characterization have been logged in order to accurately specify longterm $\mathrm{V}_{\text {OS }}$ stability. Results indicate an average trend line drift of $0.2 \mu \mathrm{~V} /$ month-outstanding stability performance for any amplifier, regardless of its technological approach.


Figure 7A. Wideband Voltage Noise vs Chopper


Figure 7B. Wideband Current Noise vs Chopper

## LONG-TERM Vos TESTING CONDITIONS

The deceptively simple circuit of Figure 8 is used for longterm $\mathrm{V}_{\text {OS }}$ stability testing. Three absolutely essential conditions must exist for accurate measurements: still air, power supply accuracy, and long-term temperature control.


Figure 8. Long-Term Offset Voltage Test Circuit

All components, including sockets and solder joints, are enclosed in a metal box to eliminate air movement and temperature gradients. Thermoelectric error voltages may be generated if the dissimilar metal junctions formed by solder joints and socket contacts are at different temperatures. This effect is minimized by using "low thermal" solder ( $70 \%$ Cadmium, $30 \%$ Tin) and nonmetallic flux, such as Kester \#1544, to avoid ionic contamination.
Although the power supply rejection ratio (PSRR) of the OP-07 is extremely high, nevertheless it should be considered as a potential error factor in long-term $\mathrm{V}_{\text {OS }}$ testing. The power supplies are verified to be at $\pm 10 \mathrm{mV}$ before each set of weekly readings. This removes any possible significant errors due to the PSRR specification of $110 \mathrm{~dB}(3 \mu \mathrm{~V} / \mathrm{Volt})$.

All long-term $\mathrm{V}_{\text {Os }}$ testing is performed in a controlled laboratory environment of $30^{\circ} \mathrm{C}$ to eliminate $\mathrm{TCV}_{\text {OS }}, 0.2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$, as an error possibility.

## APPLICATIONS OF OP-07

## HIGH STABILITY VOLTAGE REFERENCE

The simple bootstrapped voltage reference of Figure 9 provides a precise 10 volts virtually independent of changes in power supply voltage, ambient temperature, and output loading. Correct zener operating current of exactly 2 mA is maintained by R1, a selected $5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ resistor, connected to


Figure 9. High Stability Voltage Reference
the regulated output. Accuracy is primarily determined by three factors: the $5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ temperature coefficient of D 1 , $1 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ ratio tracking of R 2 and R 3 , and operational amplifier $V_{O S}$ errors.
$V_{\text {OS }}$ errors, amplified by 1.6 ( $\mathrm{A}_{\mathrm{VCL}}$ ), appear at the output and can be significant with most monolithic amplifiers. For example: an ordinary amplifier with $\mathrm{TCV}_{\text {Os }}$ of $5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ contributes $0.8 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ of output error while the $0 \mathrm{P}-07$ at $0.3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}\left(0.5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}\right.$ ) effectively eliminates $\mathrm{TCV}_{\text {OS }}$ as an error consideration.

Perhaps the most easily overlooked accuracy requirement in this and many other critical circuits is long-term $V_{\text {OS }}$ stability. In this circuit, a 741 drifting at $100 \mu \mathrm{~V} / \mathrm{mo}$ would cause $200 \mathrm{ppm} /$ year of output drift - a very large amount. This type of problem is particularly troublesome in potted subassemblies where periodic recalibration is impossible. Use of the OP-07 at $1 \mu \mathrm{~V} /$ mo maximum avoids this potentially troublesome condition.

## LARGE SIGNAL BUFFER - 0.005\% WORST-CASE ACCURACY

Unity gain large-signal buffers are one of the most common applications of operational amplifiers. The low $\mathrm{V}_{\text {OS }}$ and high CMRR of the OP-07 provide high accuracy, and small physical size is achieved due to the complete absence of external components. Performance over the appropriate temperature range is shown for the various OP-07 selections. Note that the errors on Table 4 are absolute worst-case numbers, a combination that would be extremely unlikely in actual practice. A figure closer to expected overall performance based on the RMS sum of typical errors is also included. Typical


Figure 10. Large Signal Voltage Buffer

Table 4. Large Signal Voltage Buffer Error Analysis

| Error <br> Source | OP-07A -55 ${ }^{\circ}+125^{\circ}$ |  | OP-07-55 $/+125^{\circ}$ |  | OP-07E $0^{\circ} /+70^{\circ}$ |  | OP-07C $0^{\circ} /+70^{\circ}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min/Max | Typical | Min/Max | Typical | Min/Max | Typical | Min/Max | Typical |
| $\mathrm{V}_{\text {OS }}{ }^{1}$ | $60 \mu \mathrm{~V}$ | $25 \mu \mathrm{~V}$ | $200 \mu \mathrm{~V}$ | $60 \mu \mathrm{~V}$ | $130 \mu \mathrm{~V}$ | $45 \mu \mathrm{~V}$ | $250 \mu \mathrm{~V}$ | $85 \mu \mathrm{~V}$ |
| $I_{\text {Bias }}{ }^{1}$ | $80 \mu \mathrm{~V}$ | $20 \mu \mathrm{~V}$ | $120 \mu \mathrm{~V}$ | $40 \mu \mathrm{~V}$ | $110 \mu \mathrm{~V}$ | $30 \mu \mathrm{~V}$ | $180 \mu \mathrm{~V}$ | $44 \mu \mathrm{~V}$ |
| CMRR ${ }^{1}$ | $50 \mu \mathrm{~V}$ | $7 \mu \mathrm{~V}$ | $50 \mu \mathrm{~V}$ | $7 \mu \mathrm{~V}$ | $70 \mu \mathrm{~V}$ | $7 \mu \mathrm{~V}$ | $141 \mu \mathrm{~V}$ | $10 \mu \mathrm{~V}$ |
| PSRR ${ }^{1}$ | $40 \mu \mathrm{~V}$ | $10 \mu \mathrm{~V}$ | $40 \mu \mathrm{~V}$ | $10 \mu \mathrm{~V}$ | $63 \mu \mathrm{~V}$ | $13 \mu \mathrm{~V}$ | $100 \mu \mathrm{~V}$ | $20 \mu \mathrm{~V}$ |
| Gain ${ }^{1}$ | $50 \mu \mathrm{~V}$ | $25 \mu \mathrm{~V}$ | $67 \mu \mathrm{~V}$ | $25 \mu \mathrm{~V}$ | $56 \mu \mathrm{~V}$ | $22 \mu \mathrm{~V}$ | $100 \mu \mathrm{~V}$ | $25 \mu \mathrm{~V}$ |
| $\Delta \mathrm{V}_{\text {OS }} 5$ Years | $60 \mu \mathrm{~V}$ | $12 \mu \mathrm{~V}$ | $60 \mu \mathrm{~V}$ | $12 \mu \mathrm{~V}$ | $90 \mu \mathrm{~V}$ | $18 \mu \mathrm{~V}$ | $120 \mu \mathrm{~V}$ | $24 \mu \mathrm{~V}$ |
| Total | $340 \mu \mathrm{~V}$ | $44 \mu \mathrm{~V}^{*}$ | $537 \mu \mathrm{~V}$ | $78 \mu \mathrm{~V}$ * | $519 \mu \mathrm{~V}$ | $63 \mu \mathrm{~V}^{*}$ | $891 \mu \mathrm{~V}$ | $104 \mu \mathrm{~V}^{*}$ |
| Percent Full Scale | 0.0034\% | 0.0005\%* | 0.0054\% | 0.0008\%* | 0.0052\% | 0.0006\%* | 0.009\% | 0.001\%* |

[^1]

Figure 11. D/A Converter Test System
military temperature range error for the OP-07A is $44 \mu \mathrm{~V}$-far smaller than most other amplifiers' input offset voltage error alone.

## CALIBRATION-FREE DAC SYSTEM

The circuit of Figure 11 is part of an automated test system used for measuring 6-bit to 10-bit DAC nonlinearity at each possible digital input code combination. It detects the largest difference between a 14-bit linear reference DAC and a unit under test, and generates an output voltage that is directly proportional to nonlinearity as a percentage of full scale.
Reference DACs are frequently supplied having currentoutput only, with selection of a summing amplifier left up to the user. Summing amplifier characteristics must not cause degradation of reference DAC linearity, full-scale, or zero scale performance or erroneous testing could occur. In addition, $\mathrm{V}_{\text {OS }}$ errors are direct zero scale output errors, so both long-term $\mathrm{V}_{\text {OS }}$ stability and drift over temperature are important. Using a OP-07, total $\mathrm{E}_{\text {REF }}$ errors due to op amp performance are estimated at less than $100 \mu \mathrm{~V}$ or 0.2 LSB on a 14 -bit base, permanently eliminating zero calibration while maintaining test system accuracy. Summing amplifier applications requiring higher speed should use the composite amplifier of Figure 12.


Figure 12. High Speed, Low V $_{\text {OS }}$ Composite Amplifier

Another 0P-07 is used in the dfference amplifier for high common mode rejection and $V_{O S}$ stability. This op amp is well-suited for critical test system circuits, providing accurate measurements, high reliability, and calibration-free operation.

## COMPOSITE SUMMING AND AMPLIFIER WITH HIGH SLEW RATE AND LOW Vos

The circuit configuration of Figure 12 is a method for obtaining a $18 \mathrm{~V} / \mu$ s slew rate with OP-07 $\mathrm{V}_{\text {Os }}$ characteristics. $\mathrm{V}_{\text {Os }}$ of A2 ( 3 mV ) is continuously nulled by forcing the sum node to equal $V_{\text {OS }}$ of $A 1$ through a secondary feedback loop formed by R1, R2, A2's input stage, and R3. An error due to I ${ }_{\text {Bias }}$ of A2 limits practical values of feedback resistances to a maximum of $5 \mathrm{k} \Omega$ in most applications; a fast FET input op amp could be used as A2 to reduce the circuit's bias current to approximately 2 nA . The circuit is also good as a current-output DAC summing amplifier because zero scale offset adjustments are not required and high speed is preserved. Composite connections such as this are generally quite cost-effective compared to single op amps having both high slew rate and good $V_{\text {OS }}$ specifications.

## ABSOLUTE VALUE CIRCUIT WITH MINIMUM ERROR

This circuit provides precise full-wave rectification by inverting negative-polarity input voltages and operating as a unitygain buffer for positive-polarity inputs. It is useful for conditioning inputs to unipolar A to D's, positive peak detectors, single quadrant multipliers, and magnitude-only measurement systems. A polarity indication for sign plus magnitude applications is present at the output of A1.
For a positive input, the circuit operates as two stages of inverting unity-gain amplification. As the input goes positive, the cutput of A1 becomes negative, turning D2 off and D1 on, placing the junction of R3 and R4 at $-E_{I N} . V_{A}$ is at zero volts because D2 is off and only insignificant A2 bias current flows in R2. A2 operates as a second inverting unity-gain stage and $E_{O}$ equals $E_{I N}$.

For negative inputs, the first stage gain to point $V_{A}$ is $-2 / 3$ because D2 is on, D1 is off, and $1 / 3$ of the input current, $E_{\text {IN }} / R 1$, flows in R3 and R4. The second stage is operated in a non-inverting gain of 1.5 configuration with $\mathrm{V}_{\mathrm{A}}$ as its input, giving an over-all circuit gain of -1 .
Using conventional op amps, input offset voltage is usually the predominent error factor because it is doubled and added to $E_{I N}$. For example, with $E_{I N}$ of 100 mV , only 0.5 mV of $V_{\text {OS }}$ will cause $1 \%$ output error. Clearly, A1 and A2 must be low $V_{\text {OS }}$ op amps to achieve high accuracy over the full input voltage range. By using a OP-07, performance is mainly a function of resistor ratio matching and diode leakages. Gain errors due to resistor matching will typically be less than $0.3 \%$ when R2-R4 are within $0.01 \%$ of R1's value. Low leakage diodes should be used to prevent errors from reverse current flow in R2 or R3 which would appear as $V_{\text {OS }}$ error of A2.


Figure 13. Precision Absolute Value Circuit

## PRECISION SUMMING AMPLIFIER WITH NO ADJUSTMENTS

Figure 14 shows the basic op amp connection for analog computation, a precision summing amplifier. Analog computers use several of these stages connected in combinations to produce continuous outputs that are a function of multiple input variables. Single-stage accuracy is important


Figure 14. Adjustment-Free Precision Summing Amplifier
because errors accumulate throughout a system and determine its over-all performance. Some analog computers require time-consuming and annoying recalibration of each stage at weekly or monthly intervals to compensate for longterm $\mathrm{V}_{\mathrm{OS}}$ drift. This circuit, with $1 \mu \mathrm{~V}$ to $2 \mu \mathrm{~V}$ per month maximum change in $V_{\text {OS }}$, completely eliminates periodic calibration while insuring long-term accuracy.
Single-stage maximum full scale errors contributed by the op amp range from $0.001 \%$ for a OP-07A to $0.004 \%$ for a OP-07C. This makes resistor-related errors of ratio matching and temperature tracking the major accuracy considerations. Instrumentation quality operational amplifiers with ultra-low $\bigvee_{\text {OS }}$ allow simple construction of high performance summing and differencing amplifiers.

## INSTRUMENTATION AMPLIFIERS FOR THERMOCOUPLES

Thermocouples are very low voltage output temperature transducers requiring differential DC amplification before linearization and display. Typical full scale outputs are under 50 mV with some types having as low as $5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ sensitivity.
These very small input signals often have sizable common mode voltages present because the thermocouples are frequently located in high-noise industrial environments. The single op-amp instrumentation amplifier of Figure 15 has the high common mode rejection and long-term accuracy required for this stringent application.
The amplifier achieves about 100 dB of common mode voltage rejection over a full $\pm 13$ volt range when the ratios of R2/R1 and R4/R3 are matched within 0.01\%. R1B and R3B are usually around $1 \mathrm{k} \Omega$, a value large in respect to line resistance but small enough to make voltage drops from input bias currents negligible. Input voltages and $\mathrm{V}_{\mathrm{OS}}$ are both amplified by 200 so $V_{\text {OS }}$ changes, either long-term or due to temperature, can cause direct output error. For example, with a $5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ thermocouple, the OP-07A holds this error factor to $0.05^{\circ} \mathrm{C} /$ year and $1^{\circ} \mathrm{C}$ for an amplifier operating temperature range of $100^{\circ} \mathrm{C}\left(-25^{\circ} \mathrm{C}\right.$ to $\left.+75^{\circ} \mathrm{C}\right)$ - a typical industrial environment. For $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ applications, the low-cost OP-07C holds output error due to a change in $\mathrm{V}_{\text {OS }}$ below $1^{\circ} \mathrm{C}$ year and $2^{\circ} \mathrm{C}$ over the full commercial operating temperature range.


Figure 15. High Stability Thermocouple Amplifier

The circuit is useful whenever small differential signals from low-impedance sources must be accurately amplified in the presence of large common mode voltages.

## CONCLUSIONS

The OP-07 Ultra-Low Offset Voltage Operational Amplifier is a cost-effective monolithic alternative to the chopperstabilized amplifier and is suitable for a wide variety of critical applications. An internal trimming procedure achieves significant improvements over previous bipolar designs in offset voltage, noise levels, and long-term stability at a moderate cost. For the first time, a complete precision IC op amp is available requiring no external components whatsoever for general application, thus increasing reliability by de-
creasing system complexity. The adjustment-free, fully interchangeable device allows tremendous simplification of calibration and field servicing procedures. This is a most powerful and cost-effective design tool - chopper-type performance and bipolar prices with 741 ease-of-operation.

## REFERENCES

1. Minimizing Offset Voltage Drift with Temperature in Monolithic Operational Amplifiers, G. Erdi, Proceedings of the National Electronic Conference, Volume 25, 1969
2. A Low Drift, Low Noise Monolithic Operational Amplifier for Low Level Signal Processing, G. Erdi, Fairchild Semiconductor Application Brief \#136, July 1969

## APPLICATION NOTE 14

The rise in popularity of CMOS logic has created a demand for digital-to-analog converters with CMOS-compatible logic inputs. PMI DACs incorporate bipolar technology but are designed to allow șimple CMOS interfacing in most applications. Since interfacing is easily achieved, the proven advantages of low-cost and high speed are available to both TTL and CMOS system designers. Typical TTL input logic levels of bipolar DACs provide about 1.2 volts of noise margin. In order to increase this noise margin, this application note discusses interfacing methods and rules for both voltage and current output types and describes several typical CMOS system applications.

## INTERFACING THE DAC-08/20

The DAC-08 design incorporates a unique logic input circuit which enables direct interface to all popular logic families and provides maximum noise immunity. This feature is made possible by the large input swing capability, $2 \mu \mathrm{~A}$ logic input current and completely adjustable logic threshold voltage. For $\mathrm{V}-=-15 \mathrm{~V}$, the logic inputs may swing between -10 V and +18 V . This enables direct interface with +15 V CMOS logic, even when the DAC-08 is powered from a +5 V supply. Minimum input logic swing and minimum logic threshold voltage are given by: V - plus ( $\mathrm{I}_{\mathrm{REF}} \cdot 1 \mathrm{k} \Omega$ ) plus 2.5 V . The logic threshold may be adjusted over a wide range by placing an appropriate voltage at the logic control pin (Pin 1, $\mathrm{V}_{\mathrm{LC}}$ ). It should be noted that Pin 1 will source approximately $100 \mu \mathrm{~A}$; external circuitry should be designed to accommodate this current.
Fastest settling times are obtained when Pin 1 sees a low impedance. If Pin 1 is connected to a resistive divider, as in Figure 1, it should be bypassed to ground by a $0.1 \mu \mathrm{~F}$ capacitor.


Figure 1. DAC-08/20 CMOS Interfacing with True CMOS Threshold

## INTERFACING THE DAC-86/88/89

These companding D/A converters are similar to the DAC-08 in that the input logic threshold is two diode drops positive with respect to the logic control pin. However, more current flows into the logic control pin requiring active current sourcing as shown below.
$\mathrm{V}_{\mathrm{LC}}(\operatorname{Pin} 10)$ is placed as a potential which is 1.4 V below the desired logic input switching threshold. However, this voltage source must be capable of sourcing and sinking a changing current at Pin 10. The negative voltage at the logic inputs must be limited to +10 V with respect to $\mathrm{V}-$ (Pin 13).

## INTERFACING THE DAC-210

Use the same circuit as in Figure 2 except connect to Digital Ground, Pin 11. Input logic threshold will be 1.4 V above the potential at Pin 11.


NOTES:

1. SET THE VOLTAGE "A" TO BE AT THE DESIRED LOGIC INPUT SWITCHING THRESHOLD.
2. ALLOWABLE RANGE OF LOGIC THRESHOLD IS TYPICALLY $-5 V$ TO $+\mathbf{1 3 . 5 V}$ WHEN OPERATING ON $\pm 15 \mathrm{~V}$ SUPPLIES.

Figure 2. Interfacing Circuit For CMOS Logic Inputs

## INTERFACING THE DAC-02/03/05/06

Five complete voltage output monolithic DACs are described in this section: the DAC-02/05 and DAC-03, 10-bit plus sign devices, and the DAC-06 10-bit two's complement coded converter. These DACs are well-suited to use in CMOS systems as their complete, internal temperaturecompensated references eliminate the external reference voltage requirement, a major source of power dissipation, drift, and cost in some CMOS compatible designs.

These DACs have logic input stages which require about $1 \mu \mathrm{~A}$ and are capable of operation with inputs between -5 volts and $V+$ less 0.7 volt. This wide input voltage range allows direct CMOS interfacing in many applications, the exception being where the CMOS logic and D/A converter must use the same power supply.
In this special case, the diode should be placed in series with the CMOS driving device's $V_{D D}$ lead as shown in Figure 3. The diode limits $V_{D D}$ to $V+$ less 0.7 volt - since the output from the CMOS device cannot exceed this value, the DAC's maximum input voltage rule is satisfied. Summarizing: in all applications, these high-speed DACs require either no interfacing components, or, at most, a single inexpensive diode for full CMOS compatibility.


Figure 3. DAC-02/03/05/06 CMOS Interfacing

## INTERFACING THE DAC-100 AND DAC-01

The DAC-100, a complete 10-bit monolithic fast current output DAC is available in a wide range of electrical grades and packages. This device requires only about $1 \mu \mathrm{~A}$ of input current into each logic stage. Similar logic input stages are used in the DAC-01, a complete voltage output 6-bit DAC. One rule must be observed when interfacing these DACs with CMOS inputs: logic input voltages should not exceed 6.5 volts or $V+$, whichever is smaller. To provide an understanding of this rule, it is necessary to discuss the logic input stage design.

## DAC-100 LOGIC INPUT STAGE DESIGN

For simplicity, only one of the ten identical input circuits is shown in Figure 4. The DAC-100 uses a fast current-steering technique that switches a bit-weighted current between the positive supply $(\mathrm{V}+$ ) and the analog output, which is usually constrained to be at zero volts (virtual ground) by an external summing amplifier.
Switching is accomplished by forward biasing Q4, a diodeconnected transistor, for the bit "ON" condition and back biasing Q4 in the "OFF" condition. For the "ON" condition


Figure 4. DAC-100 Logic Input Stage
( $\mathrm{V}_{\text {IN }} \leq 0.7$ volts), Q3 is "OFF" - all of the bit-weighted current, $l_{1}$, flows from the analog output through Q4 and ultimately to V - . In the "OFF" condition ( $\mathrm{V}_{\mathrm{IN}} \leq 2.1$ volts), Q3 is "ON", Q4 is back biased, and the bit-weighted current is sourced from the positive power supply instead of the analog output.
If $\mathrm{V}_{I N}$ is too high, Q4's emitter-base junction will experience reverse breakdown and a fault condition will occur. Equation 1 describes this condition:

1. $B V_{I H}=V_{B E 1}+V_{B E 2}+V_{B E 3}+B V_{E B 4} \cong 7.7$ volts

Using this relationship, it can be seen that a conservative input voltage limit would be around 6.5 volts. When the 6.5 V input limited is observed, DAC-100 operation with CMOS inputs is easily achieved as demonstrated in the following applications section.

## CMOS COMPATIBLE OPERATION OF DAC-100 WITH $\pm 6$ VOLT POWER SUPPLIES

This is the most convenient method of interfacing a DAC-100 with CMOS logic. At $\pm 6$ volts, DAC-100 power dissipation is only 80 mW , which is very small considering the inclusion of a complete internal reference. No interfacing components are required with $\pm 5 \%$ power supplies, and the CMOS logic and DAC-100 can use the same +6 volt power supply. In this application the device is directly CMOS compatible.

## HIGH LEVEL CMOS INTERFACING

The block diagram in Figure 5 illustrates a convenient method for interfacing CMOS input levels between 6.5 volts and 15 volts with a DAC-100. Inexpensive and readily available CMOS hex buffer/converters step down the high-level inputs to TTL levels that cannot exceed 5 volts - clearly satisfying the input stage voltage rule.
In addition to level shifting, buffer/converters provide input coding flexibility since they are available as inverting


Figure 5. Block Diagram - CMOS to DAC-100 Interface
(CD4049A) or noninverting (CD4050A) devices. This gives the user a choice between negative-true and positive-true binary coding and allows the same basic DAC-100-to-CMOS interfacing method to be used in either type of application.

Since buffer/converter power consumption is very low, the required +5 volts can be provided by a simple regulator or even a resistive divider in some applications. In a multi-DAC system, one central, inexpensive 3-terminal IC regulator can supply several level shifting devices. Next, we will examine a complete circuit using all of these concepts in a highspeed CMOS compatible DAC.

## COMPLETE CMOS COMPATIBLE DAC

The complete, 10-bit, voltage output DAC in Figure 6 has CMOS input compatibility, high speed, and low-cost. Current output from the DAC-100 is accurately converted to a voltage by the Precision Monolithics OP-01, a high speed op amp which has been specifically designed for the DAC summing amplifier application. Input offset voltage of this op amp is typically 2 mV , eliminating the requirement for zero scale adjustment.

## COMPLETE CMOS COMPATIBLE DAC DYNAMIC PERFORMANCE

The dynamic performance, as shown in the photograph, is quite good. Slew rate is $18 \mathrm{~V} / \mu \mathrm{s}$ while settling time to $\pm 0.5 \%$ of full scale requires less than $1.5 \mu \mathrm{~s}$. DC performance is also


Figure 6. Interfacing DAC-100 with $\pm 15$ Volt CMOS Systems

good since DAC-100 nonlinearity is specified over the entire temperature range. In addition, the internal temperaturecompensated voltage reference provides minimum full scale drift and decreases overall circuit complexity.

## LOW COST THREE IC CMOS COMPATIBLE AID CONVERTER

The diagram in Figure 7 is a modification of a previously published application note circuit substituting CMOS logic for TTL. All necessary logic for A to D conversion is contained in L1, a MC14559 CMOS successive approximation register. A conversion sequence is initiated by applying a positive pulse, with a width greater than one clock cycle, to the "Start Conversion" input. The analog input, applied to $R_{s}$ and converted to a current, is compared successively to $1 / 2$ scale, then $1 / 4$ scale, and the remaining binarilydecreasing bit weights until it has been resolved within $\pm 1 / 2$ LSB. At this time, "End of Conversion" changes to a logic " 1 " and the parallel answer is present in negative-true, binary-coded format at the register outputs.

Tracking A/D's may be similarly constructed using CD4029A up/down counters, a DAC-100, and a CMP-01 fast precision comparator.

## CONCLUSION

Precision Monolithics D/A converters may be easily incorporated into CMOS systems. Low current logic input stage designs allow simple interfacing with a minimum of external components. The low power dissipation, high speed output and low cost make this line of monolithic DACs attractive in CMOS system designs.


Figure 7. 8-Bit CMOS Compatible Three IC Successive Approximation AID Converter

## MINIMIZATION OF NOISE IN OPERATIONAL AMPLIFIER APPLICATIONS

Precision Monolithics Inc.
APPLICATION NOTE 15

## INTRODUCTION

Since operational amplifier specifications such as Input Offset Voltage and Input Bias Current have improved tremendously in the past few years, noise is becoming an increasingly important error consideration. To take advantage of today's high performance op amps, an understanding of the noise mechanisms affecting op amps is required. This paper examines noise contributions, both internal and external to an op amp, and provides practical methods for minimizing their effects.

## BASIC NOISE PROPERTIES

Noise, for purposes of this discussion, is defined as any signal appearing in an op amp's output that could not have been predicted by DC and AC input error analysis. Noise can be random or repetitive, internally or externally generated, current or voltage type, narrowband or wideband, high frequency or low frequency; whatever its nature, it can be minimized.
The first step in minimizing noise is source identification in terms of bandwidth and location in the frequency spectrum; some of the more common sources are shown in Figure 1, an 11-decade frequency spectrum chart. Some preliminary observations can be made: noise is present from DC to VHF from sources which may be identified in terms of bandwidth and frequency. Noise source bandwidths overlap, making noise a composite quantity at any given frequency. Most externally
caused noise is repetitive rather than random and can be found at a definite frequency. Noise effects from external sources must be reduced to insignificant levels to realize the full performance available from a low noise op amp.

## EXTERNAL NOISE SOURCES

Since noise is acomposite signal, the individual sources must be identified to minimize their effects. For example, 60 Hz power line pickup is a common interference noise appearing at an op amp's output as a 16 ms sine wave. In this and most other situations, the basic tool for external noise source frequency characterization is the oscilloscope sweep rate setting. Recognizing the oscilloscope's potential in this area, Tektronix ${ }^{\text {® }}$ manufactures an oscilloscope vertical amplifier with variable upper and lower -3 dB points, which allows quick noise source frequency identification. Another basic identification tool is the simple low pass filter as shown in Figure 2, where the bandpass is calculated by:
(1) $f_{O} \cong \frac{1}{2 \pi R C}$

With such a filter, measurement bandpass can be changed from 10 Hz to 100 kHz ( $\mathrm{C}=4.7 \mu \mathrm{~F}$ to 470 pF ), attenuating higher frequency components while passing frequencies of interest. Once identified, noise from an external source may be minimized by the methods outlined in Table 1-the external noise source chart. Tektronix ${ }^{\circledR}$ is a registered trademark of Tektronix, Inc., Oregon.

FIGURE 1: Frequency Spectrum of Noise Sources Affecting Operational Amplifier Performance


TABLE 1: External Noise Source Chart

| Source | Nature | Causes | Minimization Methods |
| :---: | :---: | :---: | :---: |
| 60 Hz | Repetitive Interference | Powerlines physically close to op amp inputs. Poor CMRR at 60 Hz . Power transformer primary-to-secondary capacitive coupling. | Reorientation of power wiring. Shielded transformers. Single point grounding. Battery power. |
| 120 Hz Ripple | Repetitive | Full wave rectifier ripple on op amp's supply terminals. Inadequate ripple consideration. Poor PSRR at 120 Hz . | Thorough design to minimize ripple. RC decoupling at the op amp. Battery power. |
| 180 Hz | Repetitive EMI | 180 Hz radiated from saturated 60 Hz transformers. | Physical reorientation of components. Shielding. Battery power. |
| Radio Stations | Standard AM Broadcast <br> Through FM | Antenna action anyplace in system. | Shielding. Output filtering. Limited circuit bandwidth. |
| Relay and Switch Arcing | High Frequency Burst At Switching Rate | Proximity to amplifier inputs, power lines, compensation terminals, or nulling terminals. | Filtering of HF components. Shielding. Avoidance of ground loops. Arc suppressors at switching source. |
| Printed Circuit Board Contamination | Random Low Frequency | Dirty boards or sockets. | Thorough cleaning at time of soldering followed by a bakeout and humidity sealant. |
| Radar Transmitters | High Frequency Gated At Radar Pulse Repetition Rate | Radar transmitters from long range surface search to short range naviga-tional-especially near airports. | Shielding. Output filtering of frequencies \$PRR. |
| Mechanical Vibration | Random $<100 \mathrm{~Hz}$ | Loose connections, intermittent contact in mobile equipment. | Attention to connectors and cable conditions. Shock mounting in severe environments. |
| Chopper Frequency Noise | Common Mode Input Current At Chopping Frequency | Abnormally high noise chopper amplifier in system. | Balanced source resistors. Use bipolar input op amps instead. Use premium low noise chopper. |
| Switching Power Supply | Repetitive High Frequency Glitches In Supply <br> And Ground | Improper ground return. Radiated noise from switching circuit. | Analog ground return to AC return. Shield power supply. Liberal power supply bypass at the op amp. |

FIGURE 2: Noise Frequency Analysis RC Low Pass Filter


## Power Supply Ripple

Power supply ripple at 120 Hz is not usually thought of as a noise, but it should be. In an actual op amp application, it is quite possible to have a 120 Hz noise component that is equal in magnitude to all other noise sources combined, and, for this reason, it deserves a special discussion.
To be negligible, 120 Hz ripple noise should be between 10 nV and 100 nV referred to the input of an op amp. Achieving these low levels requires consideration of three factors: the op amp's 120 Hz power supply rejection ratio (PSRR), the regulator's ripple rejection ratio, and finally, the regulator's input capacitor size.

PSRR at 120 Hz for a given op amp may be found in the manufacturer's data sheet curves of PSRR versus frequency as shown in Figure 3. For the amplifier shown, 120 Hz PSRR is

FIGURE 3: PSRR vs Frequency (OP-77)

about 76 dB , and to attain a goal of 100 nV referred to the input, ripple at the power terminals must be less than 0.6 mV . Today's IC regulators provide about 60 dB of ripple rejection; in this case the regulator input capacitor must be made large enough to limit input ripple to 0.6 V .

Externally-compensated low noise op amps can provide improved 120 Hz PSRR in high closed-loop gain configurations. The PSRR versus frequency curves of such an op amp are shown in Figure 4. When compensated for a closed-loop gain of $1000,120 \mathrm{~Hz}$ PSRR is 115 dB . PSRR is still excellent at much higher frequencies allowing low ripple-noise operation in exceptionally severe environments.

FIGURE 4: PSRR vs Frequency (OP-06)


## Power Supply Bypassing

Usually, 120 Hz ripple is not the only power supply associated noise. Series regulator output typically contain at least $150 \mu \mathrm{~V}$ of noise in the 100 Hz to 100 kHz range; switching types contain even more. Unpredictable amounts of induced noise can also be present on power leads from many sources. Since high frequency PSRR decreases at $20 \mathrm{~dB} /$ decade, these higher frequency supply noise components must not be allowed to reach the op amp's power terminals. RC decoupling, as shown in Figure 5, will adequately filter most wideband noise. Some caution must be exercised with this type of decoupling, as load current changes will modulate the voltage at the op amp's supply pins.

FIGURE 5: RC Decoupling


## Power Supply Regulation

Any change in power supply voltage will have a resultant effect referred to an op amp's inputs. For the op amp of Figure 3, PSRR at $D C$ is $126 \mathrm{~dB}(0.5 \mu \mathrm{~V} / \mathrm{V})$ which may be considered as a potential low frequency noise source. Power supplies for low noise op amp applications should, therefore, be both low in ripple and well-regulated. Inadequate supply regulation is often mistaken to be low frequency op amp noise.
When noise from external sources has been effectively minimized, further improvements in low noise performance are obtained by specifying the right op amp and through careful selection and application of the associated components.

## OPERATIONAL AMPLIFIER INTERNAL NOISE

Most completely specified low-noise op amp data sheets specify current and voltage noises in a 1 Hz bandwidth centered on $10 \mathrm{~Hz}, 100 \mathrm{~Hz}$, and 1 kHz , as well as low frequency noise over a range of 0.1 Hz to 10 Hz . To minimize total noise, a knowledge of the derivation of these specifications is useful. In this section, the reader is provided with an explanation of basic op ampassociated random noise mechanisms and introduced to a simplified method for calculating total input-referred noise in typical applications.
Op amp-associated noise currents and voltages are random in nature. They are aperiodic and uncorrelated to each other; and typically have Gaussian amplitude distributions, with the highest noise amplitudes having the lowest probability. There is a statistical relationship between the peak-to-peak value of random noise and its rms value. Where the amplitude distribution is Gaussian, the rms value may be multiplied by six to yield a peak-to-peak value that will not be exceeded $99.73 \%$ of the time (this is a handy rule-of-thumb for noise calculations).

## Noise Model of Op Amps

In the calculation of op amp circuit noise, it is customary to refer all noise to the input. Figure 6 completely models the inputreferred noise sources. In the model, the internal white and flicker noise sources are combined into three equivalent input noise generators, $E_{n}, I_{n 1}$, and $I_{n 2}$. The noise current generators produce noise voltage drops across their respective source resistors, $R_{S 1}$ and $R_{S 2}$. The source resistors themselves generate thermal noise voltages, $\mathrm{E}_{\mathrm{t} 1}$ and $\mathrm{E}_{\mathrm{t} 2}$. Total rms input-referred voltage noise, over a given bandwidth, is the square root of the sum of the squares of the five noise voltage generators over that bandwidth.

FIGURE 6: Op Amp Noise Model

(2) $E_{n}\left(f_{H}, f_{L}\right)=\sqrt{E_{n}{ }^{2}+\left(I_{n 1} \cdot R_{S 1}\right)^{2}+\left(I_{n 2} \cdot R_{S 2}\right)^{2}+E_{t 1}{ }^{2}+E_{t 2}{ }^{2}}$

Equation 2 describes, in total, all noise sources of an op amp circuit. It will be used throughout this application note.

Minimization of total noise requires an understanding of the mechanisms involved in each of the five generators. First, the white noise mechanisms, thermal and shot, are discussed, followed by other low frequency noise mechanisms, flicker and popcorn.

## Noise Mechanisms of Op Amps

The two basic types of op amp-associated noises are white noise and flicker noise (1/f). White noise contains equal amounts of power in each hertz of bandwidth. Flicker noise is different in that it contains equal amounts of power in each decade of bandwidth. This is best illustrated by spectral noise density plots such as in Figures 7 and 8. Above a certain corner frequency, white noise dominates; below that frequency, flicker (1/f) noise is dominant. Low noise corner frequencies in conjunction with a low white noise magnitude distinguish low noise op amps from general purpose devices.

FIGURE 7: OP-77 Noise Voltage


FIGURE 8: OP-77 Noise Current


Mathematically, noise spectral density may be expressed as:
(3a) $e_{n}{ }^{2}=\frac{E_{n}{ }^{2}}{\Delta f}$
(3b) $i_{n} 2=\frac{l_{n}{ }^{2}}{\Delta f}$

Where: $e_{n}, i_{n}=$ Spectral noise density of voltage and current, respectively

$$
E_{n}, I_{n}=\text { Total rms voltage and current noise in a fre- }
$$ quency band, respectively

$\Delta f=$ Bandwidth of 1 Hz
From Equation 3, the total rms noise in a frequency band from $f_{L}$ to $f_{H}$ is then,
(4a) $E_{n}{ }^{2}=\int_{f_{L}}^{f_{H}} e_{n}{ }^{2} d f$
(4b) $I_{n}{ }^{2}=\int_{f_{L}}^{f_{H}} i_{n}{ }^{2} d f$

Where: $f_{H}=$ Upper frequency limit of interest
$f_{L}=$ Lower frequency limit of interest
Equation 4 means that three things must be known to evaluate total voltage noise ( $E_{n}$ ) or current noise ( $I_{n}$ ): $f_{H}, f_{L}$, and a knowledge of noise behavior over frequency.

## White Noise

White noise contains many frequency components and is so named in analogy to white light which is made up of many colors. The important point to remember is that white noise has equal noise power in each hertz of bandwidth. In other words, the noise spectral density of white noise is constant with varying frequency. Thus, Equation 4 may be rewritten to describe white noise over a frequency band.
(5a) $E_{n W}=e_{n W} \sqrt{f_{H}-f_{L}} \quad$ (5b) $I_{n W}=i_{n W} \sqrt{f_{H}-f_{L}}$
When $f_{H} \geq 10 f_{L}$, the white noise expressions may be reduced to:
(6a) $E_{n W}=e_{n W} \sqrt{f_{H}}$
(6b) $I_{n W}=i_{n W} \sqrt{f_{H}}$

## Flicker Noise

Unlike white noise, flicker (1/f) noise is not constant with respect to frequency, but has a power spectral density that is inversely proportional ( $\mathrm{K}_{\mathrm{e}}, \mathrm{K}_{\mathrm{i}}$ ) to the frequency of interest as described in Equation 7.
(7a) $e_{n F^{2}}{ }^{(f)}=\frac{K_{e}{ }^{2}}{f}$
(7b) $\quad i_{n F^{2}}(f)=\frac{K_{i}^{2}}{f}$
or,
(8a) $\quad e_{n F}(f)=\frac{K_{e}}{\sqrt{f}}$
(8b) $i_{n F}(f)=\frac{K_{i}}{\sqrt{f}}$

Where: $\mathrm{K}_{\mathrm{e}}, \mathrm{K}_{\mathrm{i}}$ are constants of proportionality.
The constants of proportionality depend on a number of parameters internal to the amplifier. It will be shown later that the constants will drop out mathematically.
In order to calculate total voltage and current noise, the concept of corner frequency is useful. Referring to the graphs of $e_{n}$ or $i_{n}$ versus frequency as in Figures 7 and 8, we can see that it is a composite of a zero-slope line (white noise) summed with a line
of slope $-1 / 2$ ( $1 / \mathrm{f}$ noise, or flicker noise). The projected intersection of these lines occurs where the two noise powers are equal, at a frequency called the corner frequency. Therefore, it follows that at the corner frequency, $f_{c e}$ or $f_{c i}$,
(9a) $e_{n w^{2}}=e_{n F^{2}}{ }^{2}\left(f_{c e}\right)=\frac{K_{e}^{2}}{f_{c e}}$
(9b) $\mathrm{i}_{\mathrm{nw}}{ }^{2}=\mathrm{i}_{\mathrm{nF}}{ }^{2}\left(\mathrm{f}_{\mathrm{ci}}\right)=\frac{\mathrm{K}_{\mathrm{i}}{ }^{2}}{\mathrm{f}_{\mathrm{ci}}}$
rearranging,
(10a) $\mathrm{K}_{\mathrm{e}}{ }^{2}=\mathrm{e}_{\mathrm{n}} \mathrm{w}^{2} \cdot \mathrm{f}_{\mathrm{ce}}$
(10b) $\mathrm{K}_{\mathrm{i}}{ }^{2}=\mathrm{i}_{\mathrm{n}} \mathrm{w}^{2} \cdot \mathrm{f}_{\mathrm{ci}}$
substituting in Equation 7,

$$
\begin{equation*}
e_{n F^{2}(f)}=e_{n w^{2}} \cdot \frac{f_{c e}}{f} \quad \text { (11b) } \quad i_{n F^{2}}(f)=i_{n w^{2}} \cdot \frac{f_{\mathrm{ci}}}{f} \tag{11a}
\end{equation*}
$$

or,

$$
\begin{equation*}
e_{n F}(f)=e_{n W} \sqrt{\frac{f_{c e}}{f}} \quad(12 b) \quad i_{n F}(f)=i_{n W} \quad \sqrt{\frac{f_{c i}}{f}} \tag{12a}
\end{equation*}
$$

We can find the rms flicker noise in a band as follows:
(13b)

$$
\begin{align*}
E_{n F^{2}} & =\int_{f_{L}}^{f_{H}} e_{n F^{2}(f) d f}  \tag{13a}\\
& =e_{n w^{2}} \cdot f_{c e} \cdot \ln \left(\frac{f_{H}}{f_{L}}\right) \\
I_{n F^{2}} & =\int_{f_{L}}^{f_{H}} i_{n F^{2}(f) d f} \\
& =i_{n w^{2}} \cdot f_{c i} \cdot \ln \left(\frac{f_{H}}{f_{L}}\right)
\end{align*}
$$

Typical bipolar op amp corner frequencies for voltage noise are in the range of 1 to 20 Hz ; and for current noise, 10 to $1,000 \mathrm{~Hz}$. In comparison, FET input op amps have voltage noise corner frequencies in the range of 100 Hz to 500 Hz . Still higher are CMOS op amps whose corner frequencies are typically on the order of 1 kHz .
Now that we have the mathematical expressions describing white noise and flicker noise, we can sum (by root-sum-square method) the two components to yield a total spectral density expression.
(14a) $\quad e_{n}{ }^{2}=e_{n} w^{2}+e_{n F^{2}(f)}$
(14b) $\quad i_{n}{ }^{2}=i_{n} w^{2}+i_{n F}{ }^{2}(f)$
substituting from Equation 11,
(15a) $e_{n}=e_{n w} \sqrt{1+\frac{f_{c e}}{f}} \quad$ (15b) $i_{n}=i_{n w} \sqrt{1+\frac{f_{c i}}{f}}$
Equation 15 is an expression frequently used to describe noise (voltage and current) curves seen in op amp data sheets.

The rms noise in a band is then:

$$
\begin{align*}
& E_{n}\left(f_{H}, f_{L}\right)=e_{n W} \sqrt{f_{c e} \cdot \ln \left(\frac{f_{H}}{f_{L}}\right)+\left(f_{H}-f_{L}\right)}  \tag{16}\\
& I_{n}\left(f_{H}, f_{L}\right)=i_{n W} \sqrt{f_{c i} \cdot \ln \left(\frac{f_{H}}{f_{L}}\right)+\left(f_{H}-f_{L}\right)}
\end{align*}
$$

Where: $e_{n W}=$ White noise voltage spectral density
$\mathrm{i}_{\mathrm{nW}}=$ White noise current spectral density
$\mathrm{f}_{\mathrm{ce}}=$ Voltage noise corner frequency
$\mathrm{f}_{\mathrm{ci}}=$ Current noise corner frequency
$f_{H}=$ Upper frequency limit of interest
$f_{L}=$ Lower frequency limit of interest
The two most important internally-generated noise minimization rules are derived from Equation 16 and 17: a) limit the circuit bandwidth, and b) use operational amplifiers with low white noise specifications in conjunction with low corner frequencies. So far we have derived the noise voltage ( $E_{n}$ ) and noise current ( $i_{n}$ ) components (Equations 16 and 17) for the first three terms of Equation 2, which is reproduced below.
(2) $E_{n}\left(f_{H}, f_{L}\right)=\sqrt{E_{n}{ }^{2}+\left(I_{n 1} \cdot R_{S 1}\right)^{2}+\left(I_{n 2} \cdot R_{S 2}\right)^{2}+E_{t 1}{ }^{2}+E_{t 2}{ }^{2}}$

In the next section, the last two terms of the equation, which are the thermal noise voltages generated by the external source resistances, are derived.

## Thermal Noise

Thermal (Johnson) noise is a white noise voltage generated by random movement of thermally-charged carriers in a resistance; in op amp circuits, this is the type of noise produced by the source resistances in series with each input. Its rms value over a given bandwidth is calculated by:

$$
\begin{equation*}
E_{t}=\sqrt{4 k T R \cdot\left(f_{H}-f_{L}\right)} \tag{18}
\end{equation*}
$$

Where: $k=$ Boltzmann's constant $=1.38 \times 10^{-23}$ joules $/ K$
$\mathrm{T}=$ Absolute temperature, kelvin
$\mathrm{R}=$ Resistance in ohms
$f_{H}=$ Upper frequency limit in hertz
$f_{L}=$ Lower frequency limit in hertz
At room temperature, Equation 18 simplifies to:
(19) $E_{t}=1.28 \times 10^{-10} \sqrt{R \cdot\left(f_{H}-f_{L}\right)}$

To minimize thermal noise ( $E_{t 1}$ and $E_{t 2}$ ) from $R_{S 1}$ and $R_{S 2}$, large source resistors and excessive system bandwidth should be avoided.

Thermal noise is also generated inside the op amp, principally from $r_{b b}$, the base-spreading resistances in the input stage transistors. These noises are included in $E_{n}$, the total equivalent input voltage noise generator.

All the component noise sources of Equation 2 have now been derived. Total noise of an op amp circuit may be easily calculated using the equation. In the next sections, examples using several precision op amps will be calculated to illustrate the noise minimization techniques as well as to contrast the different noise performance of these devices.

## TOTAL NOISE CALCULATION

With data sheet curves and specifications, and a knowledge of source resistance values, total input-referred noise may be calculated for a given application. To illustrate the method, noise information from the Precision Monolithics OP-77A and OP-27A data sheets are reproduced in Figure 9. The first step is to determine the current and voltage noise corner frequencies so that the $E_{n}$ and $I_{n}$ terms of Equation 2 may be calculated using Equations 16 and 17.

## Corner Frequency Determination

In the input spot noise versus frequency curves of Figure 9, it may be seen that voltage noise ( $\mathrm{R}_{\mathrm{S}}=0$ ) begins to rise at about

3 Hz . Lines projected from the horizontal (white noise) portion and the sloped (flicker noise) portion intersect at 2 Hz , the voltage noise corner frequency ( $f_{c e}$ ). In the center curve, excluding thermal noise from the source resistance, current noise multiplied by $200 \mathrm{k} \Omega$ is plotted as a voltage noise. Lines projected from the horizontal portion and sloped portions intersect at 80 Hz , the current noise corner frequency ( $\mathrm{f}_{\mathrm{c}}$ ).

FIGURE 9A: OP-77 Input Spot Noise Voltage vs Frequency


FIGURE 9B: OP-77/OP-27 Ultra-Low Offset Voltage Op Amps
ELECTRICAL CHARACTERISTICS at $\mathrm{V}_{S}= \pm 15 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

| PARAMETER | SYMBOL | CONDITIONS | OP-77A |  |  | OP-27A |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Input Noise Voltage | $e_{\text {np-p }}$ | 0.1 Hz to 10 Hz | - | 0.35 | 0.6 | - | 0.08 | 0.18 | $\mu \mathrm{V}_{\text {p-p }}$ |
| Input Noise Voltage Density | $e_{n}$ | $\mathrm{f}_{\mathrm{O}}=10 \mathrm{~Hz}$ | - | 10.3 | 18.0 | - | 3.5 | 5.5 |  |
|  |  | $\mathrm{f}_{\mathrm{O}}=100 \mathrm{~Hz}$ | - | 10.0 | 13.0 | - | 3.1 | 4.5 | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
|  |  | $\mathrm{f}_{\mathrm{O}}=1000 \mathrm{~Hz}$ | - | 9.6 | 11.0 | - | 3.0 | 3.8 |  |
| Input Noise Current | $\mathrm{i}_{\text {np-p }}$ | 0.1 Hz to 10 Hz | - | 14 | 30 | - | - | - | $p A_{p-p}$ |
| Input Noise Current Density | $i_{n}$ | $\mathrm{f}_{\mathrm{O}}=10 \mathrm{~Hz}$ | - | 0.32 | 0.80 | - | 1.7 | 4.0 | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
|  |  | $\mathrm{f}_{\mathrm{O}}=100 \mathrm{~Hz}$ | - | 0.14 | 0.23 | - | 1.0 | 2.3 |  |
|  |  | $\mathrm{f}_{\mathrm{O}}=1000 \mathrm{~Hz}$ | - | 0.12 | 0.17 | - | 0.4 | 0.6 |  |
| Input Offset Voltage | $\mathrm{V}_{\text {OS }}$ |  | - | 10 | 25 | - | 10 | 25 | $\mu \mathrm{V}$ |
| Input Offset Voltage Drift | $\mathrm{TCV}_{\text {OS }}$ | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | - | 0.1 | 0.3 | - | 0.2 | 0.6 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Long Term Input Offset Voltage Stability | $\mathrm{V}_{\mathrm{OS}} /$ Time |  | - | 0.2 | 1.0 | - | 0.2 | 1.0 | $\mu \mathrm{V} / \mathrm{Mo}$ |
| Input Offset Current | los |  | - | 0.3 | 1.5 | - | 7 | 35 | nA |
| Input Bias Current | $\mathrm{I}_{B}$ |  | - | $\pm 1.2$ | $\pm 2.0$ | - | $\pm 10$ | $\pm 40$ | nA |

INPUT NOISE VOLTAGE ( $e_{n p-p}$ )
The peak-to-peak noise voltage in a specified frequency band.
INPUT NOISE VOLTAGE DENSITY( $e_{n}$ )
The rms noise voltage in a 1 Hz band surrounding a specified value of frequency.

INPUT NOISE CURRENT ( $\mathrm{i}_{\text {np-p }}$ )
The peak-to-peak noise current in a specified frequency band
INPUT NOISE CURRENT DENSITY ( $i_{n}$ )
The rms noise current in a 1 Hz band surrounding a specified value of frequency.

Equations 16 and 17 also require $e_{n w}$ and $i_{n w}$ for calculation of $E_{n}$ and $I_{n}$. To find $e_{n w}$ and $i_{n w}$, use the data sheet specifications a decade or more above the respective corner frequencies; in the case of the OP-77A, $\mathrm{e}_{n W}$ is $9.6 \mathrm{~V} / \sqrt{\mathrm{Hz}}(1,000 \mathrm{~Hz})$, and $\mathrm{i}_{n \mathrm{w}}$ is $0.12 \mathrm{pA} / \sqrt{\mathrm{Hz}}(1,000 \mathrm{~Hz})$. At this time, it should be noted that the noise current, $0.12 \mathrm{pA} / \sqrt{\mathrm{Hz}}$, is a value that has been incorrectly derived from the standardized, commonly-used test method on virtually ALL commercially available op amps. The value is off by a factor of $\sqrt{2}$. Therefore, in order to calculate the correct total noise, the data sheet current noise value should be multiplied by a correction factor of $\sqrt{2}$. Thus, for the noise calculation of the OP-77A, the value $e_{n w}$ is $9.6 \mathrm{nV} / \sqrt{\mathrm{Hz}}(1,000 \mathrm{~Hz})$, and $i_{n W}$ should be $0.17 \mathrm{pA} / \sqrt{\mathrm{Hz}}(1,000 \mathrm{~Hz})$.

## OP-77 Bandwidth of Interest

To be summed correctly, each of the five noise quantities must be expressed over the same bandwidth, $f_{H}$ to $f_{L}$. For calculation purposes, assume $f_{H}$ to be the highest frequency component that must be amplified without distortion. Note that $e_{n}, i_{n}$, corner frequencies are independent of actual circuit component values. When doing noise calculations for a large number of circuits using the same op amp, these numbers only have to be calculated once.

## OP-77 Typical Application Example

Figure 10A shows a typical $\times 10$ gain stage with a $10 \mathrm{k} \Omega$ source resistance. In Figure 10B, the circuit is redrawn to show five noise voltage sources. To evaluate total input-referred noise, the values of each of the five sources must be determined.

FIGURE 10A: Noise Analysis Circuit


FIGURE 10B: Noise Analysis Equivalent Circuit


Using Equation 19: $E_{t}=1.28 \times 10^{-10} \sqrt{R} \cdot\left(f_{H}-f_{L}\right)$
$\mathrm{E}_{\mathrm{t} 1}=1.28 \times 10^{-10} \sqrt{(900 \Omega)(100 \mathrm{~Hz})}=0.04 \mu \mathrm{Vrms}$
$\mathrm{E}_{\mathrm{t} 2}=1.28 \times 10^{-10} \sqrt{(10 \mathrm{k} \Omega)(100 \mathrm{~Hz})}=0.128 \mu \mathrm{Vrms}$

Next, calculate $I_{n}$ using Equation 17:

$$
\begin{aligned}
I_{n} & =i_{n} \sqrt{f_{c i} \cdot \ln \left(\frac{f_{H}}{f_{L}}\right)+f_{H}-f_{L}} \\
& =0.17 \mathrm{pA} \sqrt{80 \cdot \ln \left(\frac{100 \mathrm{~Hz}}{0.0001 \mathrm{~Hz}}\right)+100-0.0001} \\
& =5.9 \mathrm{pArms}
\end{aligned}
$$

and:

$$
\mathrm{I}_{\mathrm{n} 1} \cdot \mathrm{R}_{\mathrm{S} 1}=5.9 \mathrm{pA} \cdot(900 \Omega)=0.0053 \mu \mathrm{Vrms}
$$

$$
\mathrm{I}_{\mathrm{n} 2} \cdot \mathrm{R}_{\mathrm{S} 2}=5.9 \mathrm{pA} \cdot(10 \mathrm{k} \Omega)=0.059 \mu \mathrm{Vrms}
$$

Finally, $\mathrm{E}_{\mathrm{n}}$ from Equation 16:

$$
\begin{aligned}
E_{n} & =e_{n} \sqrt{f_{c e} \cdot \ln \left(\frac{f_{H}}{f_{L}}\right)+f_{H}-f_{L}} \\
& =9.6 \mathrm{nV} \sqrt{2 \cdot \ln \left(\frac{100 \mathrm{~Hz}}{0.0001 \mathrm{~Hz}}\right)+100-0.0001} \\
& =0.108 \mu \mathrm{Vrms}
\end{aligned}
$$

Substituting in Equation 2:

$$
E_{n}\left(f_{H}-f_{L}\right)=\sqrt{E_{n}^{2}+I_{n 1}{ }^{2} R_{S 1}{ }^{2}+I_{n 2^{2}} R_{S 2^{2}}+E_{t 1^{2}}+E_{t 2^{2}}}
$$

$$
\begin{aligned}
& =\sqrt{\begin{array}{l}
(0.108 \mu \mathrm{~V})^{2}+(0.0053 \mu \mathrm{~V})^{2}+(0.059 \mu \mathrm{~V})^{2}+ \\
(0.04 \mu \mathrm{~V})^{2}+(0.128 \mu \mathrm{~V})^{2}
\end{array}} \\
& =0.18 \mu \mathrm{Vrms}
\end{aligned}
$$

Total input-referred noise $=1.08 \mu \mathrm{~V}$ peak-to-peak $(0.0001 \mathrm{~Hz}$ to 100 Hz ).

Notice that of the five terms in the equation, the first and the last terms dominate. Since the first term is the total rms noise voltage inherent of the amplifier, nothing can be done by the system designer to lower its noise other than to choose a device having inherently low noise characteristics. As can be seen in Equation 16, two key parameters determine the total rms noise of an amplifier-low white noise density and low noise corner frequency.
Notice that the thermal noise voltage (last term) of Equation 2 is determined by the $10 k \Omega$ value selected for R3. Had the value been reduced to $1 \mathrm{k} \Omega$, the thermal noise voltage would have been $0.04 \mu \mathrm{Vrms}$ instead of $0.128 \mu \mathrm{Vrms}$. As a result, total rms noise voltage would have become $0.122 \mu \mathrm{~V}$, a remarkable $32 \%$ reduction in total noise.
Indeed, low noise design requires the system designer not only to choose an amplifier with low noise characteristics, but also to pay close attention in selecting appropriately low source resistances in the input circuit.

## 741 Calculation Example

The preceding calculation determined total noise in a given bandwidth using a low noise op amp. To place this level of performance into perspective, a calculation using the industrystandard 741 op amp in the circuit of Figure 10 is useful. Once again the starting point is corner frequency determination, using the data sheet curves of Figure 11: $f_{c e}=200 \mathrm{~Hz}$; $f_{c i}=2 k H z$; $e_{n}=20 \mathrm{nV} / \sqrt{\mathrm{Hz}} ; \mathrm{i}_{\mathrm{n}}=(\sqrt{2}) \cdot(0.5 \mathrm{pA} / \sqrt{\mathrm{Hz}})=0.71 \mathrm{pA} / \sqrt{\mathrm{Hz}}$.
Using these corner frequencies and noise magnitudes, $\mathrm{E}_{\mathrm{n}}$ and $I_{n}$ are calculated to be $1.07 \mu \mathrm{Vrms}$ and 118 pArms respectively. Multiplying this noise current by the source resistance gives terms 2 and 3 of Equation 2 as shown below:
(2) $E_{n}\left(f_{H}, f_{L}\right)=\sqrt{E_{n}{ }^{2}+I_{n 1}{ }^{2} R_{S 1^{2}}+I_{n 2^{2}} R_{S 2^{2}}+E_{t 1}{ }^{2}+E_{t 2^{2}}}$
substituting in the equation:
$E_{n}\left(f_{H}, f_{L}\right)=\sqrt{\begin{array}{l}(1.07 \mu \mathrm{~V})^{2}+(0.106 \mu \mathrm{~V})^{2}+(1.18 \mu \mathrm{~V})^{2}+ \\ (0.04 \mu \mathrm{~V})^{2}+(0.128 \mu \mathrm{~V})^{2}\end{array}}$

$$
=1.6 \mu \mathrm{Vrms}
$$

Total input-referred noise $=9.6 \mu \mathrm{~V}$ peak-to-peak $(0.0001 \mathrm{~Hz}$ to 100 Hz ). This is more than 8 times that of the low noise OP-77 example. Notice further in this example, the third term of the equation becomes an additional dominant term. It is due to a higher noise current flow in the $10 \mathrm{k} \Omega$ source resistance.
The calculation examples illustrate four rules for minimizing noise in operational amplifier applications:
Rule 1. Use an op amp with low noise characteristics.
Rule 2. Use an op amp with low noise corner frequencies.
Rule 3. Keep source resistances as low as practical.
Rule 4. Limit circuit bandwidth to signal bandwidth.

FIGURE 11A: Input Noise Voltage as a Function of Frequency


FIGURE 11B: Input Noise Current as a Function of Frequency


FIGURE 12: OP-27, OP-37, and OP-227 Noise Voltage and Current as a Function of Frequency
(A) VOLTAGE NOISE DENSITY vs FREQUENCY

(B) CURRENT NOISE DENSITY vs FREQUENCY


## OP-27/OP-227/OP-37 Noise Optimization Design

In this example, a low noise, high speed op amp is examined. Using the circuits in Figures 10A and 10B, and using the data sheet curves of Figures 12 A and 12B:
$f_{c e}=2.7 \mathrm{~Hz} ; \mathrm{f}_{\mathrm{ci}}=140 \mathrm{~Hz} ; \mathrm{e}_{\mathrm{n}}=3.0 \mathrm{nV} / \sqrt{\mathrm{Hz}}$;
$\mathrm{i}_{\mathrm{n}}=(\sqrt{2}) \cdot(0.4 \mathrm{pA} / \sqrt{\mathrm{Hz}})=0.57 \mathrm{pA} / \sqrt{\mathrm{Hz}}$
Using these corner frequencies and noise magnitudes, $E_{n}$ and $I_{n}$ are calculated to be $0.035 \mu \mathrm{Vrms}$ and 25.7 pArms , respectively. Multiplying the noise currents by the source resistances yield terms 2 and 3 of Equation 2 as shown below:
$E_{n}\left(f_{H}, f_{L}\right)=\sqrt{E_{n}{ }^{2}+I_{n}{ }^{2} R_{S 1^{2}}+I_{n}{ }^{2} R_{S 2^{2}}+E_{t 1}{ }^{2}+E_{t 2}{ }^{2}}$

$$
=\sqrt{(0.035 \mu \mathrm{~V})^{2}+(0.023 \mu \mathrm{~V})^{2}+(0.257 \mu \mathrm{~V})^{2}+} \begin{aligned}
& (0.04 \mu \mathrm{~V})^{2}+(0.128 \mu \mathrm{~V})^{2}
\end{aligned}
$$

$$
=0.293 \mu \mathrm{Vrms}
$$

Total input-referred noise $=1.76 \mu \mathrm{~V}$ peak-to-peak $(0.0001 \mathrm{~Hz}$ to 100 Hz ).

Contrary to expectation, these supposedly lower noise amplifiers produce a circuit that has higher total noise than the previous OP-77 design. A closer analysis reveals again that the $10 \mathrm{k} \Omega$ source resistance is the primary contributor to the two dominant terms (terms 3 and 5) of the total noise equation. The resulting noise generated swamped the excellent noise performance of these devices.
For the purpose of noise optimization, the $10 \mathrm{k} \Omega$ source resistance is reduced to a balanced $910 \Omega$ resistance to preserve the inherently low input offset error of the amplifier. Recalculating Equation 2,

$$
\begin{aligned}
E_{n}\left(f_{H}, f_{\mathrm{L}}\right) & =\sqrt{\begin{array}{l}
(0.035 \mu \mathrm{~V})^{2}+(0.023 \mu \mathrm{~V})^{2}+(0.023 \mu \mathrm{~V})^{2}+ \\
(0.04 \mu \mathrm{~V})^{2}+(0.04 \mu \mathrm{~V})^{2}
\end{array}} \\
& =0.074 \mu \mathrm{Vrms}
\end{aligned}
$$

Total input-referred noise is now a respectable $0.44 \mu \mathrm{~V}$ peak-topeak $(0.0001 \mathrm{~Hz}$ to 100 Hz$)$.

It is clear from this optimization that the system designer can achieve both a balance of low noise and low input offset voltage performance with these amplifiers. It is also obvious that one can optimize noise further by using, say, a $10 \Omega$ source resistance; in which case, the resulting total rms noise voltage is now $0.058 \mu \mathrm{~V}$, and a peak-to-peak noise is $0.35 \mu \mathrm{~V}$. This translates to a net noise reduction of $20 \%$ compared to the design using $1 \mathrm{k} \Omega$ balance source resistance.

## LIMITING BANDWIDTH TO MINIMIZE NOISE

Effective circuit bandwidth must not be much greater than signal bandwidth or amplification of undesirable high frequency noise components will occur. Throughout the preceding calculations, an assumption of "bandwidth-of-interest" was made,
while in actual application the amplifier's bandwidth must be considered.
In Figure 13, the OP-77 frequency response curves show a rolloff of $20 \mathrm{~dB} /$ decade; integration of the area under the curve will show the effective circuit noise bandwidth to be 1.57 times the 3dB bandwidth. In most closed-loop gain configurations, the amplifier's bandwidth may be greater than required, and output filtering, such as in Figure 14, could be used. As an alternate to output filtering, an integrating capacitor may be connected across the feedback resistor. Bandwidth may also be limited in some applications by overcompensating an externallycompensated low noise op amp, such as the OP-06.

FIGURE 13A: OP-77 Open-Loop Frequency Response


FIGURE 13B: OP-77 Closed-Loop Response for Various Gain Configurations


FIGURE 14: Output Filtering


## MISCELLANEOUS NOISE MINIMIZATION METHODS

Certain other noise mechanisms merit consideration: use metal film resistors; carbon resistors exhibit "excess noise," with both $1 / f$ and white noise content being related to DC applied voltage. The use of balanced source resistors, while sometimes good for DC error purposes, will increase noise; the balancing resistor is not required for op amps such as the OP-07 and OP-77, since $\mathrm{I}_{\mathrm{OS}} \cong \mathrm{I}_{\mathrm{B}}$. Keep noise in its proper perspective; minimize it without introducing additional DC errors. Use low noise op amps with overall DC specifications that will satisfy the application.

## OTHER NOISES

Shot noise (Schottky noise) is a white noise current associated with the fact that current flow is actually a movement of discrete charged particles (electrons) across a potential barrier, such as a PN junction of a transistor or diode. Shot noise is a component of $i_{n}$, and indirectly, $e_{n}$. In Figure $6, I_{n 1}$ and $I_{n 2}$, above the $1 / f$ frequency, are shot noise currents which are related to the amplifier's DC input bias currents:

$$
\begin{equation*}
I_{s h}=\sqrt{2 q l_{D C}\left(f_{H}-f_{L}\right)} \tag{20}
\end{equation*}
$$

Where: $I_{\text {sh }}=r m s$ shot noise value in amps

$$
\begin{aligned}
\mathrm{q} & =\text { Charge of an electron }=1.602 \times 10^{-19} \mathrm{C} \\
\mathrm{I}_{\mathrm{DC}} & =\mathrm{DC} \text { bias current in amps } \\
\mathrm{f}_{\mathrm{H}} & =\text { Upper frequency limit in hertz } \\
\mathrm{f}_{\mathrm{L}} & =\text { Lower frequency limit in hertz }
\end{aligned}
$$

At room temperature Equation 20 simplifies to:

$$
\begin{equation*}
I_{\mathrm{sh}}=5.66 \times 10^{-10} \sqrt{I_{\mathrm{DC}}\left(f_{H}-f_{L}\right)} \tag{21}
\end{equation*}
$$

Shot noise currents also flow in the input-stage emitter dynamic resistances ( $r_{\mathrm{e}}$ ), producing input noise voltages. These voltages, along with the $r_{b b}$ thermal noise, make up the white noise portion of $E_{n}$; the total equivalent input noise voltage generator.
Shot noise can also be generated from external sources such as PIN photodiodes, zener diodes, and other semiconductor junction devices. Noise current from these sources may be calculated using Equation 20 or 21.

In limited bandwidth, very low frequency applications, flicker $(1 / f)$ noise is the most critical noise source. An op amp designer minimizes flicker noise by keeping current noise components in the input and second stages from contributing to input voltage noise. Equation 22 illustrates this relationship:
(22) $\frac{\mathrm{i}_{\mathrm{n} \text { second stage }}}{\mathrm{g}_{\mathrm{m} \text { first stage }}}=\mathrm{e}_{\mathrm{n} \text { input }}$

Another critical factor is corner frequency. For minimum noise, the current and voltage noise corner frequencies must be low; this is crucial. As shown in Figure 15, low-noise corner frequencies distinguish low-noise op amps from ordinary industry-standard 741 types.

The photograph in Figure 16, taken using the test circuit of Figure 17, illustrates the flicker noise performance of the OP-77. This
device demonstrates proper attention to low noise circuit design and wafer processing and achieves a remarkable $0.35 \mu \mathrm{~V}$ peak-to-peak input voltage noise in the 0.1 Hz to 10 Hz bandwidth.

FIGURE 15: Noise Voltage Comparison


FIGURE 16: OP-77 Low Frequency Noise


FIGURE 17: Low Frequency Noise Test Circuit

Popcorn noise (burst noise) is a momentary change in input bias current usually occurring below 100 Hz , and is caused by imperfect semiconductor surface conditions incurred during wafer processing. Precision Monolithics minimizes this problem through careful surface treatment, general cleanliness, and a special three-step process known as "Triple Passivation."
To begin the process, a specially-treated thermal silicon dioxide layer is grown. This protects the junctions and also attracts any residual ionic impurities to the top surface of the oxide, where residual ionic impurities to the top surface of the oxide, where
they are held fixed. Next, a layer of silicon nitride is applied to prevent the entry of any potential contamination or impurities.


The third step is the thick glass overcoat which leaves only the bonding pads exposed. A cutaway view of a finished device is shown in Figure 18.

FIGURE 18: Triple Passivated Integrated Circuit Process


Op amp manufacturers face a difficult decision in dealing with popcorn noise. Through careful low noise processing, it can be eliminated from almost all devices; alternatively, the processing may be relaxed, and finished devices must be individually tested for this parameter. Special noise testing takes valuable labor time, adds significant amounts to manufacturing cost, and ultimately increases the price a customer has to pay. At Precision Monolithics, the low noise process alternative is used to manufacture high volumes of cost-effective low noise op amps.

## SUMMARY

A summary of the major points to consider is as follows:

1. Minimize externally-generated noise.
2. Choose an amplifier with low noise characteristics and low 1/f noise corner frequencies.
3. Limit the circuit bandwidth to signal bandwidth.
4. Eliminate excessive resistance in the input circuit.

## CONCLUSION

Recent improvements in IC op amp DC specifications have made noise an important error consideration. From data sheet information and source resistance values, total input-referred noise over a given bandwidth can be easily calculated. Total noise can be minimized by a thorough understanding of the various noise-generation mechanisms.

## NOISE BIBLIOGRAPHY

1. "The OP-07 Ultra-Low Offset Voltage Op Amp-A Bipolar Op Amp That Challenges Choppers, Eliminates Nulling," D. Soderquist and G. Erdi, Precision Monolithics Inc., Application Note AN-13.
2. Low Noise Electronic Design, C.D. Motchenbacher and F.C. Fitchen, John Wiley and Sons, 1973.
3. "Low Frequency Noise Predicts When a Transistor Will Fail," A. Van der Ziel and H. Tong, Electronics, 39, November 28, 1966.
4. "Bistable Noise in Operational Amplifiers," S. Hsu, IEEE Solid-State Circuit SC-6, December 1971.
5. "Low-Noise Transistor Amplifiers," E. Chenette, Solid State Design, 5, February, 1964.
6. Electrical Noise, A. Bennett, McGraw-Hill, 1960.
7. Noise, A. Van der Ziel, Prentice-Hall, 1954.

## APPLICATION NOTE 16

Today's fast computer and microprocessor-controlied systems frequently require A/D converters which will complete a conversion in one cycle time.
Until now, these high speed A/D converters have been expensive and difficult to build. Most designers have therefore chosen to purchase modular A/D converters typically ranging in price from $\$ 100$ to $\$ 400$. This application note describes three less costly A/D designs, with total conversion times of $4 \mu \mathrm{~s}, 2 \mu \mathrm{~s}$, and $1 \mu \mathrm{~s}$. These designs are implemented with the DAC-08, a recently announced high speed monolithic digital-to-analog converter. A discussion of basic successive approximation is given, followed by practical circuit designs.

## SUCCESSIVE APPROXIMATION AID ADVANTAGES

Successive approximation A/D conversion is the most popular choice in many systems today because it achieves high conversion rates at very low cost. Other methods, such as Tracking (Servo) or Staircase (Ramp), require up to " 2 n"


Figure 1. Flow Diagram for 3-Bit Successive Approximation A/D Conversion
clock cycles per conversion, where " $n$ " is the number of bits of resolution, while successive approximation requires only ' $\mathrm{n}+1$ " clock cycles. Finally, a designer can easily construct his A/D with readily available standard ICs.

## BASIC SUCCESSIVE APPROXIMATION AID CONVERSION

A successive approximation A/D converter operates by comparing the analog input to a series of "trial" conversions; the first trial compares the input to the value of the most significant bit (MSB) or half of full scale. Figure 1 shows the progression of trials for a 3-bit converter. If the input is greater than the MSB value, the MSB is retained and the converter moves on to "trying" the next most significant bit, or three-quarters full scale. If the input had been less than the MSB, the logic would have turned the MSB off before going on to the next most significant bit, or one-quarter full scale. This "branching" continues until each successively smaller bit has been tried, with the entire process taking " $n$ " trials.
To implement the logic for the successive approximation algorithm, a configuration similar to Figure 2 may be employed, wherein a start command places a "one" in the first bit of a shift register. This sets the first latch to "one" and turns on the DAC's MSB. If the comparator output remains low, the "one" will remain in the latch; if not, the latch will be reset to zero before the next bit trial begins. The next clock cycle causes the shift register to place a "one" in the second bit, and a similar process continues until all bits


Figure 2. Successive Approximation A/D Converter
have been tried. After the last bit's trial, the end-of-conversion output changes state indicating the parallel data is ready to be used.

## CURRENT COMPARISON

The previous discussion indicated that the function of the comparator was to perform a comparison between the analog input voltage and the output voltage of the DAC. Higher speed conversions may be achieved by using the output of a fast current output DAC directly. This may be implemented as shown in Figure 3, where the comparator examines the polarity of ( $\left.V_{I N}-I_{D A C} R_{I N}\right)$. Current comparison eliminates the need for a current-to-voltage converting op amp which is by far the slowest element in most D/A converters.


Figure 3. Current Comparison A/D Input

## DYNAMIC CONSIDERATIONS

The time required to complete an 8 -bit successive approximation A/D conversion is determined by the length of 8 trials and their associated comparator decisions, plus one clock cycle. To minimize these periods, three dynamic considerations must be made:

1. DAC output current settling time to $\pm 1 / 2$ LSB.
2. Comparator propagation delay with the available overdrive.
3. Logic propagation delay and setup time requirements.

For example, with a 500 ns DAC, a 500 ns comparator, and 100 nsec of logic delay, each of these cycles would require $1.1 \mu \mathrm{~S}$. An 8 -bit conversion would take nine clock periods, or $10 \mu \mathrm{~s}$. To design a fast A/D, each of these delays must be made as short as possible. In the next few paragraphs, practical methods of minimizing these delays are discussed.

## DAC CURRENT SETTLING TIME

The DAC-08 is a low cost monolithic current output DAC with 85 ns full scale settling time and is ideal for use in high
speed A/D converter designs. The internal logic switch design enables propagation delays of 35 ns for each of the 8 bits. Settling time of the LSB to within $\pm 1 / 2$ LSB of final value is therefore 35 ns , with each successively more significant bit taking progressively longer. The MSB settles in $85 n s$; it is the dominant factor of full scale settling time. This performance is illustrated in the scope photo of Figure 4, taken at the output of the test circuit of Figure 5.


Figure 4. Output Settling Time


Figure 5. Settling Time Measurement

A major factor affecting settling time is the RC time constant formed by the load resistance ( $R_{L}$ ) and the DAC output capacitance $\left(\mathrm{C}_{0}\right)$ plus any stray capacitance present at the summing node. Settling to within $\pm 1 / 2$ LSB at 8 bits ( $\pm 0.2 \%$
full scale) requires 6.2 RC time constants. For the DAC-08, the output capacitance is 15 pF ; as a result the output RC time constant is a major factor influencing settling time when $R_{L}$ is greater than $500 \Omega$ and dominates when $R_{L}$ exceeds $900 \Omega$.
This situation produces difficult requirements. Optimum DAC settling time occurs when $R_{L} \leq 500 \Omega$, but for full scale currents of $2 \mathrm{~mA}, 1 / 2 \mathrm{LSB}$ is only $4 \mu \mathrm{~A}$. Thus, with a $500 \Omega$ equivalent resistance, the voltage at the DAC output corresponding to $1 / 2$ LSB is only 2 mV and is inadequate for high speed operation of many comparators. For this reason, $R_{L}$ is usually larger than $500 \Omega$, which is a necessary compromise between DAC settling time and comparator input overdrive requirements.

## COMPARATOR CONSIDERATIONS

All comparators respond fastest to large differential input voltages (high overdrive). This phenomenon is shown in Figure 6, a graph of response time vs input voltage for the Precision Monolithics' CMP-01. This low cost comparator provides DC characteristics compatible with 10 and 12-bit A/D converters and has adequate speed for $4 \mu$ s 8 -bit converters.


Figure 6. Response Time For 100 mV Step and Various Input Overdrives

For $2 \mu \mathrm{~s}$ and $1 \mu \mathrm{~s}$ designs, the AM686 was selected. It provides 12 ns propagation with 2.5 mV overdrive, Schottky TTL outputs, and DC input specifications adequate for an 8-bit A/D. Ultra-high speed requires considerable power. Maximum supply currents are 42 mA from the +5 V supply and 34 mA from the -5 V supply.

## LOGIC CONSIDERATIONS

A single DIP package, the AM2502 Successive Approximation Register, contains the logic for 8-bit A/D converters operating at $2 \mu \mathrm{~s}$ or greater conversion times. (Detailed descriptions of A/Ds constructed with the AM2502 and Precision

Monolithics DACs are contained in AN-11.) A $1 \mu \mathrm{~s}$ A/D requires special logic design using Schottky TTL and will be described in the detailed circuit description.

## PRACTICAL 3 IC A/Ds

When the required conversion time is $\geq 2 \mu \mathrm{~s}$, the DAC-08's fast settling time enables very simple and low cost designs. A $4 \mu \mathrm{~s}$ design is shown in Figure 7. At additional cost and increased power dissipation, changing the comparator to an AM686 results in a $2 \mu \mathrm{~s}$ A/D. Every nanosecond counts in a $1 \mu \mathrm{~S}$ A/D, and the circuit necessarily increases in complexity. However, with the DAC-08, Schottky TTL logic, and attention to layout, a $1 \mu \mathrm{~S} A / D$ can be constructed at low cost.


Figure 7. 3 IC Low Cost A/D Converter

## ANALOG DESIGN

The DAC-08AQ is useful in this design for several reasons. Its output full scale current is guaranteed to be 1.992 mA $\pm 8 \mu \mathrm{~A}$, when a 10.000 V reference is connected to a $5.000 \mathrm{k} \Omega$ resistor in series with Pin 14. In this design, the $5 \mathrm{k} \Omega$ is split to allow bypassing without capacitively loading the 10 volt source. For slightly higher speed, the total resistance may be reduced to $2.5 \mathrm{k} \Omega$, thereby increasing $\mathrm{l}_{\mathrm{O}}$ full scale to 3.984 mA , allowing a lower sum node resistance and lower RC time constant. (The DAC itself does not settle faster at 4 mA full scale current.) The DAC-08A maximum nonlinearity of $\pm 0.1 \%$ full scale enables faster settling time to within $\pm 1 / 2 \mathrm{LSB}$ ( $\pm 0.2 \%$ full scale) for each bit trial than would be the case using a DAC with $\pm 0.2 \%$ nonlinearity. Using the $\pm 0.2 \%$ nonlinearity DAC-08 or DAC-08E provides cost sav-

ings at an overall increase in conversion time. Both true and complementary current outputs are provided, and their summation is always $I_{\text {full scale. }}$ In this design, $I_{0}$ is connected to the analog input. Since $I_{O}+I_{O}$ is constant, and $I_{O}$ flows in R3, the DC input current is constant. Holding the A/D input current constant reduces buffer amplifier output impedance requirements. The buffer amplifier used in this application must have sufficient bandwidth to hold $\mathrm{V}_{\mathrm{IN}}$ constant during a $1 \mu \mathrm{~S}$ A/D conversion.

## CALIBRATION AND ACCURACY

In many applications calibration is not required. With a 10.000 V reference and $\pm 0.05 \%$ tolerance resistors, the worst case full scale error is $\pm 0.15 \%$. The zero scale error is totally dependent upon comparator input offset voltage and input bias current, and, in most cases, it may be tolerated. If the errors are not tolerable, then the following calibration procedure may be used.
Calibration of the A/D is done first at zero scale, then at full scale. The zero transition is set by R4, a resistor connected to the +10 volt reference. For 10V full scale, the desired transition point between a code of 00000000 and 00000001 is at $+20 \mathrm{mV}(+1 / 2 \mathrm{LSB})$. With an ideal comparator, R4 would be $2.56 \mathrm{~m} \Omega(10$ volts $/ 3.9 \mu \mathrm{~A})$. Since comparators are less than ideal, R4 must also cancel out the comparator's input offset errors. With +20 mV applied at the analog input and using a low clock rate, select R4 to cause the output code to fluctuate between 00000000 and 0000 0001. (Do not install a pot for R2 or R4 since it will increase capacitance and inductance at the sum node.) Full scale is calibrated by applying +9.940 V to the analog input and trimming R2 until the output code fluctuates between 11111110 and 1111 1111. Alternatively, the reference voltage source may be adjusted for the same effect. This will be a small adjustment due to the DAC-08A's tight output full scale current relationship with the reference voltage. Once calibrated, accuracy is a function of temperature-induced drifts only.

## A TYPICAL CONVERSION CYCLE

A conversion is initiated by a high level at the Start input when the input 13 mHz clock makes a low to high transition. Approximately 9 ns later, the control logic generates a clear and reset pulse (Strobe) which causes several events: the 8 output flip-flops are cleared except for the MSB flip-flop 1 which is set to a "one"; both shift registers are cleared; the DAC has Bit 1 turned on, all others are off. The conditions for the first trial at half scale are now established.
As the DAC output settles, the comparator continuously examines the polarity at its noninverting input. For this case, with zero volts at the analog input, the comparator finds a negative voltage present; its output therefore is low. This low is applied to the "D" inputs of all 8 output flip-flops. Recall that 74S74 flip-flop outputs won't change until they are clocked by a positive transition at their CP inputs. At the time labeled 1 on the CP1 waveform, the reset and clear pulse, Strobe, returns high.
Shift Register Number 1 waits for a positive-going transition of CP2. At 2 time CP2 goes high, transferring a "one" from

9A-Q to 9B-Q; 9B-Q goes low, setting 2-Q high and clocking the comparator's "zero" into the Bit 1 flip-flop. The other six flip-flops do nothing, because they are not clocked. Bit 1's answer is now latched, and Bit 2, 1/4 full scale, is being tried. The process continues with the shift register causing each bit to be tried from Bit 2 to Bit 8. After the Bit 8 decision, the EOC output goes high, indicating that the answer in parallel format is available at the 8 -bit outputs.

## OUTPUT INTERFACING

In continuous conversion operation, the most common connection, EOC is connected to the Start input. While the answer is available whenever EOC is high, it is convenient to use the positive-going edge of the Strobe output as a clock for two 74S175 quad "D" flip-flops used as an 8-bit storage latch. Since Strobe goes high before another conversion cycle begins, there is ample setup time for the latch; the answer has been steady for over 35 ns .

## OVERALL DESIGN

Due to the bit settling time range of the DAC-08 from 85 ns for Bit 1 to 35ns for Bit 8, progressively decreasing trial-anddecision periods would be ideal. Practically, such a timing sequence is difficult to generate at low cost, so a compromise was made: The first four bits allow 160ns for each trial-and-decision, while the last four bits allow 80ns. This may be seen in the waveforms of Figure 9. The timing sequence is generated by shifting a "one" through two shift registers with in-phase clocks, one at 6.5 mHz derived from the other at 13 mHz .


Figure 9. Timing Waveforms with Zero Volts Input

Standard 74 Schottky TTL logic was selected for speed, compatibility with the AM686 comparator, ready availability, and price.
A useful characteristic of the DAC-08 is its capability to directly interface with all popular logic families including TTL, CMOS, and ECL. For this design the DAC-08's logic control pin (Pin 1) is grounded to provide the proper TTL logic threshold. A design utilizing ECL could provide slightly faster conversion time at increased power consumption.

## LOGIC DESIGN

The primary logic design element is the 74S series positive-edge-triggered "D" flip-flop. This type of flip-flop is useful in A/D designs because of several properties:

1. The propagation delay from Set to $Q$ going high is only 3ns.
2. The information on the $D$ input is transferred to the $Q$ output only at a positive-going edge of CP.
3. Changes at the D input (comparator settling changes) are ignored when CP is in a steady state.

74S74 dual "D" flip-flops are used for the 8 output latches and for the control logic, and 74S175 quad "D" flip-flops are used for the two shift registers.
Flip-flops 2 through 8 in the simplified schematic (Figure 10) perform two functions. Typical operation can be understood by examining the operation of Flip-Flop 2. When set by an input from Shift Register Number 1, the Q output of FlipFlop Number 2 goes high, which starts the trial of Bit 2 and acts as a clock which is the result of Trial 1, to Q of Flip-Flop 1. This basic connection, using the beginning of a new trial to clock the previous bit trial, is used on all eight output flipflops. The start of each bit trial is precisely coincident with


Figure 10. Simplified Schematic $1 \mu$ S A/D
clocking of the previous bit answer; so no time is wasted, and logic delays are reduced to setup times only.

## PRINTED CIRCUIT BOARD LAYOUT RULES

For A/D designs generally, and high speed designs in particular, layout is important. Some of the more important rules are listed below:

1. Digital ground must be separated from analog ground; they must meet at only one common point.
2. Digital traces should not cross or be routed near sensitive analog areas; this is especially important near the sum node.
3. With Schottky TTL logic, the digital ground and $V_{C C}$ traces should be large and contain provisions for generous bypassing.
4. The trace from the DAC output to comparator input (sum node) should be short, and it should be guarded by analog ground.
5. All analog components should be located as close as possible to the edge connector so that the input analog traces will be short.
6. The comparator's outputs should be routed away from its inputs, to minimize capacitive coupling and possible oscillation.

## SYSTEM CONSIDERATIONS

Typical system connections ar shown in Figure 11. Digital grounds and analog grounds meet at one point only keeping large power supply return currents away from the sensitive analog ground portion of the A/D system. Start is connected to EOC for continuous conversions, and Strobe is used to clock the parallel answer into an output register at the end of each conversion.

## CONCLUSION

The DAC-08 High Speed Monolithic DIA Converter greatly simplifies construction of high speed A/D converters. Designs using only three ICs achieve $2 \mu$ s conversions, and $1 \mu \mathrm{~s}$ conversion can be attained with additional logic. Techniques have been presented which allow the user to construct low cost, high speed A/D converters.


Figure 11. Typical System Connection

## GENERAL DESCRIPTION

There has been a trend in recent years toward providing totally dedicated digital-to-analog converters with limited applications versatility. This application note describes a new type of monolithic DAC designed for an extremely broad range of applications, the Precision Monolithics DAC-08.

Several unique design features of this low-cost DAC combine to provide total applications flexibility. Principal among them are: dual complementary, true current outputs; universal logic inputs capable of interfacing with any logic family; 85ns settling time; high-speed multiplying capability; and finally, the ability to use any standard system power supply voltages. A description of these features is given followed by specific applications using each feature.


Figure 1. The Flexible D/A Converter

## OUTPUT

## HIGH VOLTAGE COMPLIANCE CURRENT OUTPUTS

Many older current-output DACs actually have resistive outputs which must be terminated in a virtual ground. The DAC-08, however, is a true digitally-controlled current source with an output impedance typically exceeding $20 \mathrm{M} \Omega$.
Its outputs can swing between -10 V and +18 V with little or no effect on full-scale current or linearity. Some of the applications that require high output voltage compliance include:

1. Precise current transmission over long distances.
2. Programmable current sources.
3. Analog meter movement driving.
4. Resistive termination for a voltage output without an op amp.
5. Capacitive termination for digitally-controlled integrators.
6. Inductive termination with balanced transformers, transducers and headsets.


Figure 2. Basic Unipolar Negative Operation


Figure 3. Output Voltage Compliance vs Temperature


Figure 4. Output Current vs Output Voltage (Output Voltage Compliance)


Figure 5. Basic Bipolar Output Operation


Figure 6. High Noise Immunity Current to Voltage Conversion

## DUAL COMPLEMENTARY OUTPUTS

Convertional DACs have a single output, so they cannot drive balanced loads and are limited to a single input code polarity. The DAC-08 was designed to overcome these limitations.

Input coding of positive binary or complementary binary is obtained by a choice of outputs, $\mathrm{I}_{\mathrm{O}}$ for positive-true or $\mathrm{I}_{\mathrm{O}}$ for negative-true. In many applications both are used either independently or in combination. Dual comlementary outputs allow some very unusual and useful DAC applications:

1. CRT display driving without transformers.
2. Differential transducer control systems.
3. Differential line driving.
4. High-speed waveform generation.
5. Digitally controlled offset nulling of op amps.


Figure 7. True and Complementary Output Operation


Figure 8. CRT Display Driver


Figure 9. Bridge Transducer Control System with Full Differential Input


Figure 10. Digitally Controlled Offset Nulling


Figure 11. Balanced Transformer Drive

## HIGH SPEED

Sub-microsecond settling times are common in currentoutput DACs. Many DACs settle in $500 \mathrm{~ns} ; 300 \mathrm{~ns}$ is not unusual. But 85 ns settling time for a low-cost DAC is exceptional, and this characteristic allows the use of the DAC-08 in formerly difficult and expensive-to-build applications:

1. $1 \mu \mathrm{~s}, 2 \mu \mathrm{~s}$ and $4 \mu \mathrm{~s}$ A/Ds. (These are completely described in AN-16.)
2. 15 MHz Tracking A/Ds.
3. ECL compatible applications.
4. Video displays requiring a low-glitch DAC.
5. Radar pulse height analysis system.

## LOGIC INPUTS

## ADJUSTABLE INPUT LOGIC THRESHOLD

Most DACs have TTL or CMOS compatible inputs which require complicated interfaces for use with ECL, PMOS,


Figure 12. Settling Time Measurement Circuit


Figure 13. Full Scale Settling Time

NMOS or HTL logic. By contrast, the DAC-08, with typical logic input current of $2 \mu \mathrm{~A}$ and an adjustable input logic threshold, interfaces easily with any logic family in use today. The logic input threshold is 1.4 V positive with respect to Pin 1; for TTL Pin 1 is therefore grounded; for other families Pin 1 is connected as shown in the interfacing figure. An adjustable threshold and a -10 V to +18 V input range greatly simplify system design especially with other-than-TTL logic. The circuits shown in c and d provide a $2 \mathrm{~V}_{\mathrm{BE}}$ $\mathrm{V}_{\mathrm{LC}}$ compensation to minimize temperature drift.

1. ECL applications without level translators.
2. Direct interfaces with Hi-Z RAM outputs.
3. CMOS applications without static discharge considerations.
4. HTL or HNIL applications without level translators.
5. System size, weight, and cost reduction.


Figure 16. LSB Switching


Figure 17. Bit Transfer Characteristics

Figure 14. Interfacing with Various Logic Families

$$
\left(V_{\mathrm{TH}}=\mathrm{V}_{\mathrm{LC}}+1.4 \mathrm{~V}\right)
$$



Figure 15. CMOS Differential Line Driver/Receiver


Figure 18. $\mathrm{V}_{\mathrm{TH}}-\mathrm{V}_{\mathrm{LC}}$ vs Temperature


IFS, OUTPUT FULL SCALE CURRENT (mA)

Figure 19. LSB Propogation Delay vs $\mathrm{I}_{\mathrm{FS}}$


Figure 20. Logic Input Current vs Input Voltage

## REFERENCE INPUTS

## MULTIPLYING CAPABILITY

Fixed internal references are included in many DACs, but they limit the user to non-multiplying, single-polarity reference applications and do not allow a single-system reference. To achieve the design goals of low cost and total applications flexibility, the DAC-08 uses an external reference. Positive or negative references may be applied over a wide common-mode voltage range. In addition, the full-scale current is matched to the reference current eliminating calibration in most applications.

1. Digitally controlled full-scale calibration.
2. $8 \times 8$ multiplication of two digital words.
3. Digital Attenuators/Programmable gain amplifiers.
4. Modem transmitters to 1 MHz .
5. Remote shutdown and party line DAC applications.


Figure 21. Basic Positive Reference Operation


Figure 22. Full-Scale Current vs Reference Current


Figure 23. Basic Negative Reference Operation


Figure 24. Reference Amp Common-Mode Range

HIGH SPEED


Figure 25. Simplified Schematic ${ }_{1 \mu \mathrm{~S}} \mathrm{~A} / \mathrm{D}$


Figure 26. High-Speed Waveform Generator


Figure 27. Four IC Low-Cost A/D Converter


Figure 28. Accommodating Bipolar References


Figure 29. Digital Addition or Subtraction with Analog Output


Figure 30. Digitally Controlled Full-Scale Calibration (Multiplier)


Figure 31. Modem Transmitter


Figure 32. DC-Coupled Digital Attenuator/ Programmable Gain Amplifier

## POWER SUPPLIES

## POWER SUPPLY REQUIREMENTS

The DAC-08 works with $\pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ supplies allowing use with all standard digital and analog system supply voltages plus most battery voltages. With only 33 mW of power dissipation at $\pm 5 \mathrm{~V}$ and 85 ns settling time, it has a lower speed power product than CMOS DACs. Power dissipation is almost constant over temperature, and bypassing is accomplished with $0.01 \mu \mathrm{~F}$ capacitors - no large electrolytics are required. These power supply requirements allow:

1. Battery operation.
2. Use of unregulated or poorly regulated power supplies.
3. Use in space-limited areas due to small bypass capacitors.
4. Use in constant power dissipation applications.
5. Common digital and analog power supplies.


Figure 33. Power Supply Current vs $\mathbf{V}_{+}$


Figure 34. Power Supply Current vs Temperature


Figure 35. Power Supply Current vs V-
useful in $\mu \mathrm{P}$ applications:

1. Tracking A/D converters.
2. Successive approximation A/D converters.
3. Direct drive from Hi-Z MOS RAM outputs.

By programming the ROMs with the successive approximation or the tracking A/D algorithm, all of the logic for A/D conversion is contained in the $\mu \mathrm{P}$. This is a very inexpensive approach, since there is no need for the usual A/D conversion logic packages.

## CONCLUSION

High voltage compliance complementary current outputs, universal logic inputs and multiplying capability make the Precision Monolithics DAC-08 the most versatile monolithic high-speed DAC available today.

## OTHER APPLICATIONS

## MICROPROCESSOR APPLICATIONS

The ability to use $\mu \mathrm{P}$ power supply voltages and the ability to interface with any logic family make the DAC-08 especially


Figure 36. Microprocessor Controlled Tracking A/D Converter

APPLICATION NOTE 18

## INTRODUCTION

This application note describes electronic thermometer applications of the REF- $02+5 \mathrm{~V}$ Voltage Reference where the voltage output is a direct measurement of temperature in ${ }^{\circ} \mathrm{C}$ or in ${ }^{\circ} \mathrm{F}$. These applications use the predictable $2.1 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ TEMP output voltage temperature coefficient of the REF-02, a byproduct of a bandgap voltage reference design. Thermometer applications are described first followed by a discussion of bandgap voltage reference theory.

## THERMOMETER ESSENTIALS

In addition to a highly linear temperature sensitive component, electronic thermometers should have the following characteristics:

1. Convenient scaling such as $10 \mathrm{mV} /{ }^{\circ} \mathrm{C}, 100 \mathrm{mV} /{ }^{\circ} \mathrm{C}$, or $10 \mathrm{mV} /{ }^{\circ} \mathrm{F}$.
2. Direct voltage readings such as -0.55 V at $-55^{\circ} \mathrm{C}, 0 \mathrm{~V}$ at $0^{\circ} \mathrm{C}$, and +1.25 V at $+125^{\circ} \mathrm{C}$.
3. Room temperature calibration.

## BASIC CIRCUIT IMPLEMENTATION

The simplified schematic in Figure 1 shows the basic thermometer connections. An operational amplifier, three resistors, and the +5.000 V output of the REF-02 function together to level shift and amplify $\mathrm{V}_{\text {TEMP }}$ allowing $\mathrm{V}_{\text {OUT }}$ to read in the desired manner. The expression for $V_{\text {OUT }}$ is:
$E Q$ 1. $V_{\text {OUT }}=\left(1+\frac{R_{c}}{R_{a} \| R_{b}}\right) V_{T E M P}-\frac{R_{c}}{R_{a}}\left(V_{R E F}\right)$
The first term is the gain of the circuit with $V_{\text {REF }}$ equal to 0 V ; the second term is the gain of the circuit with $\mathrm{V}_{\text {TEMP }}$ equal to


TCVOUT $=2.1 \mathrm{mV} / \mathrm{C}\left(1+\frac{\mathrm{R}_{\mathrm{c}}}{\mathrm{R}_{\mathrm{a}} \| \mathrm{R}_{\mathrm{b}}}\right) \mathrm{V}_{\text {OUT }}=\left(1+\frac{\mathrm{R}_{\mathrm{c}}}{\mathrm{R}_{\mathrm{a}} \| \mathrm{R}_{\mathrm{b}}}\right) V_{\text {TEMP }}=\frac{\mathrm{R}_{\mathrm{c}}}{\mathrm{R}_{\mathrm{a}}}\left(V_{\text {REF }}\right)$

Figure 1. Simplified Schematic

OV. Differentiating Equation 1 with respect to temperature gives the slope, S , of the output-versus-temperature curve:
$E Q$ 2. $\frac{d V_{\text {OUT }}}{d T}=S=m\left(1+\frac{R_{c}}{R_{a} \| R_{b}}\right)$

$$
=2.1 \mathrm{mV} /{ }^{\circ} \mathrm{C}\left(1+\frac{\mathrm{R}_{\mathrm{c}}}{\mathrm{R}_{\mathrm{a}} \| \mathrm{R}_{\mathrm{b}}}\right)
$$

where $m=T C V_{\text {TEMP }}$
Thus, the ratio of $R_{c}$ to $R_{a} \| R_{b}$ sets the slope of $V_{\text {OUT }}$, and the ratio of $R_{c}$ to $R_{a}$ and $V_{\text {REF }}$ set the initial output value at $25^{\circ} \mathrm{C}$. Table 1 lists typical scaling ratios for different output scales.

Table 1. Temperature Scaling Ratios

| $\mathrm{V}_{\text {REF }}=5.000 \mathrm{~V}, \mathrm{~V}_{\text {TEMP }}=630 \mathrm{mV} @ 25^{\circ} \mathrm{C}, \mathrm{TCV}$ |  |  |  |
| :---: | :---: | :---: | :---: |
| $\mathbf{V}_{\text {OUT }} @ \mathbf{2 5} 5^{\circ} \mathrm{C}$ <br> $\left(\mathbf{7 7}{ }^{\circ} \mathrm{F}\right)$ | $\mathrm{TCV}_{\text {OUT }}$ <br> (Slope) | $\frac{\mathbf{R}_{\mathbf{C}}}{\mathbf{R}_{\mathbf{a}}}$ | $\frac{\mathbf{R}_{\mathbf{C}}}{\mathbf{R}_{\mathbf{a}} \\| \mathbf{R}_{\mathbf{b}}}$ |
| 250 mV | $10 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ | 0.55 | 3.76 |
| 2.5 V | $100 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ | 5.50 | 46.6 |
| 770 mV | $10 \mathrm{mV} /{ }^{\circ} \mathrm{F}$ | 0.926 | 7.57 |

## COMPLETE CIRCUIT

Two potentiometers, $R_{p}$ and $R_{b p}$, have been added to the circuit for precise calibration and to allow for the $\pm 1 \%$ resistor tolerances. $V_{\text {REF }}$ is adjusted by $R_{p}$ to set the $V_{\text {OUT }}$ value at $+25^{\circ} \mathrm{C}\left(77^{\circ} \mathrm{F}\right)$; the ratio of $R_{c}$ to $R_{a} \| R_{b}$ is adjusted by $R_{b p}$ to set the slope of $V_{\text {OUT }}$ versus temperature. Resistor values for typical output scales are shown in Table 2.

Table 2. Resistor Values

| $\mathrm{TCV}_{\text {OUT }}$ SLOPE(S) | $10 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ | $100 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ | $10 \mathrm{mV} /{ }^{\circ} \mathrm{F}$ |
| :---: | :---: | :---: | :---: |
| TEMPERATURE | $-55^{\circ}$ to | $-55^{\circ}$ to | $-67^{\circ} \mathrm{F}$ to |
| RANGE | $+125^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ | $+257^{\circ} \mathrm{F}$ |
| OUTPUT | $\begin{aligned} & -0.55 \mathrm{~V} \text { to } \\ & +1.25 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -5.5 \mathrm{~V} \text { to } \\ & +12.5 \mathrm{~V}^{*} \end{aligned}$ | $\begin{aligned} & -0.67 \mathrm{~V} \text { to } \\ & +2.57 \mathrm{~V} \end{aligned}$ |
| VOLTAGE |  |  |  |
| RANGE |  |  |  |
| ZERO SCALE | OV@ $0^{\circ} \mathrm{C}$ | 0V@ $0^{\circ} \mathrm{C}$ | OV@ $0^{\circ} \mathrm{F}$ |
| $\mathrm{R}_{\mathrm{a}}( \pm 1 \%$ resistor) | $9.09 \mathrm{k} \Omega$ | 15k $\Omega$ | $8.25 \mathrm{k} \Omega$ |
| $\mathrm{R}_{\mathrm{b} 1}$ ( $\pm 1 \%$ resistor) | $1.5 \mathrm{k} \Omega$ | $1.82 \mathrm{k} \Omega$ | $1.0 \mathrm{k} \Omega$ |
| $\mathrm{R}_{\mathrm{bp}}$ (potentiometer) | $200 \Omega$ | 500』 | 200 2 |
| $\mathrm{R}_{\mathrm{c}}( \pm 1 \%$ resistor) | $5.11 \mathrm{k} \Omega$ | $84.5 \mathrm{k} \Omega$ | $7.5 \mathrm{k} \Omega$ |

${ }^{*}$ For $125^{\circ} \mathrm{C}$ operation, the op amp output must be able to swing to +12.5 V ; increase $\mathrm{V}_{\mathrm{IN}}$ to +18 V from +15 V if this is a problem.


Figure 2. Complete Schematic

## CALIBRATION CONDITIONS

All calibration is conducted in free air. Heatsinking of the REF-02 is unnecessary and is undesirable. The small $\left(2^{\circ} \mathrm{C}\right)$ rise in chip temperature of the REF-02 above ambient temperature serves as an error-cancelling factor of some second order effects internal to the REF-02 design. The calibration procedure which follows assumes free air - no heatsinking - calibration.

## CALIBRATION PROCEDURE

Calibration is performed at ambient temperature with two adjustments using the following procedure:
Step 1: Measure and record $V_{\text {TEMP }}$ and $T_{A}$ in ${ }^{\circ} \mathrm{C}$.
Step 2: Calculate the calibration ratio " $r$ " using Equation 3:
EQ 3. $r \equiv \frac{R_{a} \| R_{b}}{R_{c}+R_{a} \| R_{b}}=\frac{V_{\text {TEMP }} \text { in } m V}{S\left(T_{A}+273\right)}$
Where $S=$ TCV $_{\text {OUT }}, T_{A}=$ ambient temperature in ${ }^{\circ} \mathrm{C}$
Step 3: Turn power off, short $\mathrm{V}_{\text {REF }}$ terminal to ground, and apply a precise 100 mV to the $\mathrm{V}_{\text {OUT }}$ terminal.
Step 4: $\quad$ Adjust $R_{b p}$ so that $V_{B}=r(100 \mathrm{mV})$; remove short.
Step 5: $\quad$ Turn power on; adjust $R_{p}$ so that $V_{\text {OUT }}$ equals the correct value at ambient temperature.
The system is now calibrated.

## CALIBRATION EXAMPLE

Here is an example at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{S}=10 \mathrm{mV} /{ }^{\circ} \mathrm{C}$, and $V_{\text {TEMP }}=632 \mathrm{mV}$ :
Step 1: $\quad V_{T E M P}=632 \mathrm{mV}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Step 2: Using Equation 3:
$r=\frac{V_{\text {TEMP }}}{S\left(T_{A}+273\right)}=\frac{632}{10(25+273)}=\frac{632}{2980}=0.2121$
Step 3: Apply 100.00 mV to $\mathrm{V}_{\text {Out }}$ with power off and $V_{\text {REF }}$ connected to ground.
Step 4: $\quad$ Adjust $R_{b p}$ so that $V_{B}=r(100 \mathrm{mV})=21.21 \mathrm{mV}$.

Step 5: Turn power on and adjust $R_{p}$ so that $V_{\text {OUT }}$ equals +0.25 V .
The system is now calibrated.

## TRANSDUCER ERROR FACTORS

Error terms are threefold:

1. Slope errors - Deviations from nominal slope. For example, if the slope is $10.04 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ instead of $10.00 \mathrm{mV} /{ }^{\circ} \mathrm{C}$, the accuracy due to the slope error is $0.4 \%$.
2. Linearity errors - Deviations in $\mathrm{V}_{\text {TEMP }}$ versus temperature from straight line performance, a change in $\mathrm{V}_{\text {TEMP }}$ slope with temperature.
3. Offset error - $\mathrm{V}_{\text {OUT }}$ deviations due to changes in $\mathrm{V}_{\text {REF }}$ with temperature.
Since these errors are grade dependent, Table 3 is provided as an aid in specifying the correct combination of components for a given application. Offset error can be eliminated by using one REF-02 as a temperature sensor only and another REF-02 (operated at a constant temperature) as $V_{\text {REF }}$.

## Table 3. Typical Transducer Performance vs Grade

| GRADE |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | REF-02A | REF-02 | REF-02E | REF-02H | REF-02C |
| PARAMETER |  |  |  |  |  |
| TEMPERATURE | $-55^{\circ} \text { to }$ | $-55^{\circ} \text { to }$ | $0^{\circ} \text { to }$ | $0^{\circ}$ to | $0^{\circ}$ to |
| RANGE | $+125^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ | $+70^{\circ} \mathrm{C}$ | $+70^{\circ} \mathrm{C}$ | $+70^{\circ} \mathrm{C}$ |
| SLOPE ERROR | $\pm 0.30 \%$ | $\pm 0.40 \%$ | $\pm 0.25 \%$ | $\pm 0.35 \%$ | $\pm 0.45 \%$ |
| TCV ${ }_{\text {TEMP }}$ ERROR | $\pm 0.10 \%$ | $\pm 0.12 \%$ | $\pm 0.08 \%$ | $\pm 0.10 \%$ | $\pm 0.15 \%$ |
| OFFSET ERROR | $\pm 0.15 \%$ | $\pm 0.40 \%$ | $\pm 0.10 \%$ | $\pm 0.30 \%$ | $\pm 0.60 \%$ |
| RMS ERROR SUM | $\pm 0.35 \%$ | $\pm 0.58 \%$ | $\pm 0.28 \%$ | $\pm 0.47 \%$ | $\pm 0.76 \%$ |
| TYPICAL <br> ACCURACY | 0.50\% | 0.75\% | 0.40\% | 0.60\% | 0.90\% |
| OP-02 GRADE RECOMMENDED | OP-02A | OP-02 | OP-02E | OP-02C | OP-02C |

## TRANSDUCER PERFORMANCE

Typical system accuracy is $\pm 0.5 \%$ over the $-55^{\circ}$ to $+125^{\circ} \mathrm{C}$ range of a REF-02A. For example, when calibrated at $+25^{\circ} \mathrm{C}$, the reading of $\mathrm{V}_{\text {OUT }}$ at $+105^{\circ} \mathrm{C}$ may be $105.4^{\circ} \mathrm{C}$, a deviation of $0.5 \%$ of the $80^{\circ}$ temperature change $\left(+25^{\circ} \mathrm{C}\right.$ to $+105^{\circ} \mathrm{C}$ ).
Although the REF-02 is guaranteed to perform over the $-55^{\circ}$ to $+125^{\circ} \mathrm{C}$ range only, operation beyond those limits is possible. A large number of devices were measured and found to be functioning satisfactorily over the $-150^{\circ} \mathrm{C}$ to $+170^{\circ} \mathrm{C}$ range, and there was only a slight degradation in accuracy.

## REMOTE APPLICATIONS

In many applications, the sensor must be located some distance away from the measurement circuitry. One precaution must be taken with the REF-02: a $1.5 \mathrm{k} \Omega$ resistor should be connected between Pin 3 (TEMP) and its associated cable conductor to isolate this pin from cable capacitances.


Figure 3. Precision Temperature Transducer with Remote Sensor

Remote application of the transducer is illustrated in Figure 3 with $R_{s}$, the isolation resistor.

## TRANSDUCER SUMMARY

The accuracies indicated compare quite favorably to traditional temperature measurement methods such as thermocouples and thermistors. Ease-of-use, low cost, and high accuracy make this new bandgap method of temperature measurement attractive in a wide range of applications.

The following section describes the bandgap principle in theory and its use in the internal REF-02 design.

## BANDGAP REFERENCE THEORY

Bandgap voltage references (1), (2), (3), use predictable relationships from semiconductor physics to generate a constant voltage. The base-emitter voltage of a transistor ( $\mathrm{V}_{\mathrm{BE}}$ ) has a processing and current density dependent negative temperature coefficient of about $-2.1 \mathrm{mV} /{ }^{\circ} \mathrm{C}$. Another wellknown relationship with a positive temperature coefficient is the difference between base-emitter voltages of two transistors operated at different current densities:
EQ 4. $\quad \Delta V_{B E}=\frac{k T}{q} \quad \log _{e}\left(\frac{\mathrm{~J} 2}{\mathrm{~J} 1}\right)$, where

$$
\left.\begin{array}{rl}
\mathrm{K} & =\text { Boltzmann's constant }=1.38 \times 10-23 \\
\text { joules } /{ }^{\circ} \mathrm{K}
\end{array}\right] \begin{gathered}
\mathrm{absolute} \text { temperature },{ }^{\circ} \mathrm{K} \\
\mathrm{~T}= \\
\mathrm{q}= \\
\text { charge of an electron }=1.6 \times 10-19 \\
\mathrm{~J}=\text { coulomb }
\end{gathered}
$$

When $\Delta \mathrm{V}_{\mathrm{BE}}$ is amplified and added to $\mathrm{V}_{\mathrm{BE}}$, a voltage reference with zero temperature coefficient results if the sum $\left(V_{Z}\right)$ of these two terms equals the linearly-extrapolated bandgap voltage of silicon ( $\mathrm{V}_{\mathrm{go}}$ ) at $0^{\circ} \mathrm{K}$ or $-273^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{go}}$ $=1.205 \mathrm{~V}$. A more exact calculation, see reference 2 , will show that $\mathrm{V}_{\mathrm{Z}}$ will have zero temperature coefficient if:
EQ 5. $V_{Z}=V_{g o}+\frac{k T}{q}=1.230 V @+25^{\circ} \mathrm{C}$
The circuit in Figure 4 generates a $\Delta \mathrm{V}_{\mathrm{BE}}$ of 72 mV at $25^{\circ} \mathrm{C}$ by making the current density of Q2 16 times greater than Q1. Q2 has four times the current of Q1, and Q1 has four times the emitter area of Q2. A $\Delta V_{B E}$ of 72 mV appears across R1


Figure 4. REF-02 Simplified Schematic
Table 4. REF-02 Typical Nodal Voltages

| TEMPERATURE VOLTAGE | $\begin{aligned} & T_{A}=-75^{\circ} \mathrm{C} \\ & \left(T_{J}=200^{\circ} \mathrm{K}\right) \end{aligned}$ | $\begin{aligned} & T_{A}=+25^{\circ} \mathrm{C} \\ & \left(T_{J}=300^{\circ} \mathrm{K}\right) \end{aligned}$ | $\begin{aligned} & T_{A}=+125^{\circ} \mathrm{C} \\ & \left(T_{J}=400^{\circ} \mathrm{K}\right) \end{aligned}$ |
| :---: | :---: | :---: | :---: |
| $\Delta V_{B E}=\frac{k T}{q} \log _{e} 16$ | 48 mV | 72 mV | 96 mV |
| $\mathrm{V}_{\text {TEMP }}=8.75 \Delta \mathrm{~V}_{\text {BE }}$ | 420 mV | 630 mV | 840 mV |
| $\mathrm{V}_{\mathrm{BE} \text { (Q2) }}$ | 810 mV | 600 mV | 390 mV |
| $\mathrm{V}_{\text {REF }} \approx \mathrm{V}_{\mathrm{BE}}+\mathrm{V}_{\text {TEMP }}$ | 1.23 V | 1.23 V | 1.23 V |
| $\begin{aligned} V_{\text {REF }} & =1+\frac{3.06 R 4}{R 4} \\ & \approx 4.06 \mathrm{~V}_{Z} \end{aligned}$ | 5.00 V | 5.00 V | 5.00 V |

and is amplified by 8.75 (becoming the TEMP output) and is added to $\mathrm{V}_{\mathrm{BE}}(\mathrm{Q} 2)$ to produce a nearly constant $\mathrm{V}_{\mathrm{Z}}$ of 1.23 V . The $-2.1 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ of $\mathrm{TCV}_{\mathrm{BE}}$ is cancelled by the $+2.1 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ of TCV ${ }_{\text {TEMP }}$; and $V_{Z}$ is amplified by 4.06 to produce an output of $V_{\text {REF }}$ of 5.000 V .

## CONCLUSION

The REF-02, by using a bandgap design, provides both a stable +5 V reference voltage output and an additional output voltage directly proportional to temperature. Accurate electronic thermometers reading in ${ }^{\circ} \mathrm{C}$ or in ${ }^{\circ} \mathrm{F}$ can be constructed at low cost for a wide variety of temperature monitoring and controlling applications.

## REFERENCES

1. "New Developments in IC Voltage Regulators"
R.J. Widlar

IEEE Journal of Solid-State Circuits
Volume sc-6, Number 1, February 1971.
2. "A Precision Reference Voltage Source"
K.E. Kuijk

IEEE Journal of Solid-State Circuits
Volume sc-8, Number 3, June 1973.
3. "A Simple Three-Terminal IC Bandgap Reference"

## A.P. Brokaw

1974 IEEE International Solid-State Circuits
Conference Digest of Technical Papers.

## APPLICATION NOTE 19

## INTRODUCTION

The introduction of low-cost monolithic D/A converters has simplified data acquisition and control system design. This application note describes several new applications using the multiplying capability and dual complementary current outputs of the Precision Monolithics DAC-08.


Figure 1. The Universal DAC

## MULTIPLYING DAC BASICS

A multiplying DAC has an analog output which is the product of a digital input word and a reference voltage and can be expressed as:
(1.) $E_{O}=E_{R E F}\left(\frac{A 1}{2}+\frac{A 2}{4}+\frac{A 3}{8}+\frac{A 4}{16}+\frac{A 5}{32}+\frac{A 6}{64}+\frac{A 7}{128}+\frac{A 8}{256}\right)$

For a current reference, current output DAC, the expression becomes:
(2.) $I_{O}=I_{\mathrm{REF}}\left(\frac{\mathrm{A} 1}{2}+\frac{\mathrm{A} 2}{4}+\frac{\mathrm{A} 3}{8}+\frac{\mathrm{A} 4}{16}+\frac{\mathrm{A} 5}{32}+\frac{\mathrm{A} 6}{64}+\frac{\mathrm{A} 7}{128}+\frac{\mathrm{A} 8}{256}\right)$

The DAC-08 has complementary/differential current outputs, and $\mathrm{I}_{\mathrm{O}}$ has a complement expressed as:
(3.) $\bar{I}_{O}=I_{F S}-I_{O}$ for all input logic states.

The relationship of $I_{\text {REF }}$ to $I_{O}$ and $\bar{I}_{O}$ is illustrated in Figure 2 and in Figure 3, the basic DC reference connections. References may be either positive or negative, and a bipolar output voltage may be achieved using the high compliance current outputs alone or with an output operational amplifier. The simplest form of a multiplying DAC accepts a unipolar varying reference input.


Figure 2. Positive Reference Connection


Figure 3. Negative Reference Connection

## BIPOLAR REFERENCES

Operation with bipolar references is achieved by modulating $\mathrm{I}_{\text {REF }}$ as shown in Figure 5. To aid in understanding bipolar operation, see the equivalent circuit in Figure 4. The reference inputs of the DAC-08 are op amp inputs $V_{\text {REF }}(+)$ being the inverting input and $V_{\text {REF }}(-)$ being the noninverting input. Excellent gain linearity of the reference amplifier allows multiplying operation over a range of $\mathrm{I}_{\text {REF }}$ of $4 \mu \mathrm{~A}$ to 4 mA with monotonic operation from less than $100 \mu \mathrm{~A}$ to 4 mA .

## REFERENCE AMPLIFIER COMPENSATION

AC reference applications will require the reference amplifier to be compensated using a capacitor from Pin 16 to $V-$. The value of this capacitor depends on the impedance presented to Pin 14: for $R_{I N}$ values of $1.0,2.5$ and $5.0 \mathrm{k} \Omega$, minimum values of $C_{C}$ are 15,37 , and 75 pF . Larger values of $R_{I N}$ require proportionately increased values of $\mathrm{C}_{\mathrm{C}}$ for proper phase margin.

## FAST PULSED OPERATION

For fastest multiplying response, low values of $R_{\mathbb{I N}}$ enabling small $C_{C}$ values should be used. For $R_{I N}=1 \mathrm{k} \Omega$ and $C_{C}=15 \mathrm{pF}$,
the reference amplifier slews at $4 \mathrm{~mA} / \mu$ s enabling a transition from $I_{\text {REF }}=0$ to $I_{\text {REF }}=2 \mathrm{~mA}$ in 500 ns . If $R_{I N}$ or the parallel equivalent resistance at Pin 14 is less than $200 \Omega$, no compensation capacitor is necessary, and a full-scale transition requires only $16 n s$.

## TWO-QUADRANT MULTIPLICATION

There are two forms of two-quadrant multiplication: bipolar digital, where the digital input word controls output polarity, and bipolar analog, where the analog reference input controls output polarity.
Bipolar digital two-quadrant mutliplication is shown in Figure 6 with the output polarity being controlled by an offset-binary-coded digital input word.
Bipolar analog two-quadrant multiplication is shown in Figure 7. A bipolar reference voltage is connected to the upper DAC-08 and modulates the reference current by $\pm 1.0 \mathrm{~mA}$ around a quiescent current of 1.1 mA . The lower DAC-08 also has a reference current of 1.1 mA ; due to the parallel digital inputs, the lower DAC-08 effectively subtracts out the quiescent 1.1 mA of the upper DAC-08's reference current at all in-


Figure 4. DAC-08 Equivalent Circuit


Figure 5. Bipolar Reference Connections
put codes, since the voltage across R3 varies between -10 V and 0 V . Thus, the output voltage, $\mathrm{E}_{\mathrm{O}}$, is a product of a digital input word and a bipolar analog reference voltage.


Figure 6. Bipolar Digital Two-Quadrant Multiplication (Symmetrical Offset Binary)


Figure 7. Bipolar Analog Two-Quadrant Multiplication (DC-Coupled Digital Attenuator)

## FOUR-QUADRANT MULTIPLICATION

Four-quadrant multiplication combines the two forms of two-quadrant multiplication. Output analog polarity is controlled by either the analog input reference or by the offset binary digital input word. One implementation of this function with the DAC-08 is shown in Figure 8 with output current values listed in Table 1.


Figure 8. Four-Quadrant Multiplying DAC with with Impedance Input

The four-quadrant multiplying DAC circuit shown accepts a differential voltage input and produces a differential current output. An output op amp is not shown because it is not always required; many applications are more suited for high output compliance ( -10 V to +18 V ) differential current outputs. Typical balanced loads include transformers, transducers, transmission lines, bridges and servos.

Operation of the four-quadrant multiplier may be more easily visualized by considering that if either $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ or the offset binary digital input code is at midscale (corresponding to zero), then a change in the other input will not affect the output. Zero multiplied by any number equals zero.

A common mode current will be present at the output and must be accommodated by the balanced load. A pair of matched resistors may be used at the outputs to shunt most of the common mode current to ground, thus reducing the common mode voltage swing at the output.

Table 1. Four-Quadrant Multiplying Current Values in Figure 8.

| DIGITAL INPUT | $\mathrm{V}_{\text {IN }}(+)$ | $\mathrm{V}_{1 N}(-)$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}} \\ & \text { DIFF. } \end{aligned}$ | $\underset{\# 1(\mathrm{~mA})}{\mathrm{I}_{\mathrm{REF}}}$ | $\begin{gathered} \mathrm{I}_{\mathrm{REF}} \\ \# 2(\mathrm{~mA}) \end{gathered}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{O}} \# 1 \\ & (\mathrm{~mA}) \end{aligned}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{o}} \# 2 \\ & (\mathrm{~mA}) \end{aligned}$ | $\begin{gathered} \mathrm{I}_{01} \\ (\mathrm{~mA}) \end{gathered}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{OH2}} \\ & \text { (mA) } \end{aligned}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{o}} \# 1 \\ & (\mathrm{~mA}) \end{aligned}$ | $\begin{gathered} \mathrm{I}_{02} \\ (\mathrm{~mA}) \end{gathered}$ | $\begin{aligned} & \text { IouT } \\ & \text { DIFF. } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 11111111 | $+5 \mathrm{~V}$ | -5V | $+10 \mathrm{~V}$ | 2.000 | 1.000 | 1.992 | 0 | 1.992 | 0.996 | 0 | 0.996 | 0.996 mA |
| 10000000 | $+5 \mathrm{~V}$ | -5V | $+10 \mathrm{~V}$ | 2.000 | 1.000 | 1.000 | 0.496 | 1.496 | 0.500 | 0.992 | 1.492 | 0.004 mA |
| 01111111 | $+5 \mathrm{~V}$ | -5V | +10V | 2.000 | 1.000 | 0.992 | 0.500 | 1.492 | 0.496 | 1.000 | 1.496 | -0.004mA |
| 00000000 | $+5 \mathrm{~V}$ | -5V | $+10 \mathrm{~V}$ | 2.000 | 1.000 | 0 | 0.996 | 0.996 | 0 | 1.992 | 1.992 | -0.996mA |
| 11111111 | OV | OV | OV | 1.500 | 1.500 | 1.494 | 0 | 1.494 | 1.494 | 0 | 1.494 | 0.000 mA |
| 10000000 | $-10 \mathrm{~V}$ | $-10 \mathrm{~V}$ | OV | 2.500 | 2.500 | 1.250 | 1.240 | 2.490 | 1.250 | 1.240 | 2.490 | 0.000 mA |
| 01111111 | +10V | +10V | OV | 0.500 | 0.500 | 0.248 | 0.250 | 0.498 | 0.248 | 0.250 | 0.498 | 0.000 mA |
| 00000000 | OV | OV | OV | 1.500 | 1.500 | 0 | 1.494 | 1.494 | 0 | 1.494 | 1.494 | 0.000 mA |
| 11111111 | -5V | $+5 \mathrm{~V}$ | $-10 \mathrm{~V}$ | 1.000 | 2.000 | 0.996 | 0 | 0.996 | 1.992 | 0 | 1.992 | -0.996mA |
| 10000000 | -5V | $+5 \mathrm{~V}$ | -10V | 1.000 | 2.000 | 0.500 | 0.992 | 1.492 | 1.000 | 0.496 | 1.496 | -0.004mA |
| 01111111 | -5V | $+5 \mathrm{~V}$ | $-10 \mathrm{~V}$ | 1.000 | 2.000 | 0.496 | 1.000 | 1.496 | 0.992 | 0.500 | 1.492 | 0.004 mA |
| 00000000 | -5V | $+5 \mathrm{~V}$ | -10V | 1.000 | 2.000 | 0 | 1.992 | 1.992 | 0 | 0.996 | 0.996 | 0.996 mA |

## HIGHEST SPEED FOUR-QUADRANT MULTIPLYING CONSIDERATIONS

The configuration shown in Figure 10 makes use of the DAC-08's ability to operate in a fast-pulsed reference mode without compensation capacitors. This technique provides lowest full-scale transition times. An internal clamp allows quick recovery of the reference amplifier from a cutoff $\left(l_{\text {REF }}=0\right)$ condition. This connection yields a reference slew rate of $16 \mathrm{~mA} / \mu \mathrm{s}$ which is relatively independent of $\mathrm{R}_{\mathrm{IN}}$ and $\mathrm{V}_{\text {IN }}$ values.
Input resistances are not limited to $10 \mathrm{k} \Omega$. For example, $100 \mathrm{k} \Omega$ resistors for $\mathrm{R}_{\mathrm{IN} 1}$ and $\mathrm{R}_{\mathrm{IN} 2}$ allow $\pm 100 \mathrm{~V}$ reference voltage inputs making this connection especially useful in high common mode voltage environments. Except for different reference treatment, operation and digital input coding are identical in the circuits shown in Figure 8 and in Figure 10; both have the transfer function shown in Figure 9.


Figure 9. Four-Quadrant Multiplying DAC Transfer Function


Figure 10. Four-Quadrant Multiplying DAC with Extendable Input Range and Highest Speed

## AC-COUPLED MULTIPLICATION

Some multiplying DAC applications are more easily achieved with AC coupling. At the same time, a high impedance input is often required to avoid loading a relatively high source impedance. Both requirements are met by the circuits shown in Figure 11 and Figure 12 which use the compensation


Figure 11. High Input Impedance AC-Coupled Multiplication (Audio Frequency Digital Attenutor)
capacitor terminal $\left(\mathrm{C}_{\mathrm{C}}\right)$ as an input. This is possible because $\mathrm{C}_{\mathrm{C}}$ is the base of a transistor whose emitter is one diode drop ( 0.7 V ) away from the R-2R ladder network common baseline internal to the DAC-08.
With a full-scale input code the output, $V_{O}$, is flat to $>200 \mathrm{kHz}$ and is 3 dB down at approximately 1.0 MHz making this type of multiplying connection useful even beyond the audio frequency range. Such a connection is illustrated in Figure 12 operating at 455 kHz , the highest recommended operating frequency in this connection.


Figure 12. High Input Impedance AC-Coupled Multiplication (I.F. Amplifier/Digital Attenuator)

## DIFFERENTIAL AND RATIOMETRIC AID CONVERSION

Complementary/differential current-source outputs and multiplying capability allow the DAC-08 to be used in differential and ratiometric A/D converter designs directly without signal conditioning amplifiers. This group of applications begins with the basic differential A/D converter and ratiometric A/D converter connections followed by more specific applications.


Figure 13. Differential Input A/D Conversion Basic Connections

These are extremely cost-effective designs due to their low parts count and simplicity. Alternative designs performing identical functions require instrumentation amplifiers for the differential-to-single-ended input signal conditioning and analog multipliers or dividers for the arithmetic functions.

## DIFFERENTIAL AD CONVERSION

The circuit in Figure 13 uses the high voltage compliance current output capability of the DAC-08 and the high common mode voltage rejection of the CMP-01 to construct a differential input ADC without input signal conditioning.
A successive approximation ADC-is constructed with four ICs: a REF-01 +10V reference, a 2502 -type successive approximation register, a CMP-01 precision voltage comparator, and a DAC-08. As shown, the circuit converts an analog input in less than $2.0 \mu \mathrm{~s}$. For lower speed requirements, the A/D conversion logic can be the tracking or servo type consisting of up/down counters.

## FOUR-QUADRANT RATIOMETRIC AID CONVERSION

Ratiometric A/D conversion with fully differential $X$ and $Y$ inputs is accomplished with the circuit in Figure 14. Here, one set of inputs, $V_{X}$, is connected in a manner similar to the circuit in Figure 13, and the other set of inputs $V_{Y}$, is connected in a multiplying fashion. Operation is as follows: $I_{\text {REF }}$ for both the upper and the lower DAC-08 is modulated between 1 mA and 3 mA ; and the resulting output currents are dif-
ferentially transformed into voltages by the $5 \mathrm{k} \Omega$ resistors at the comparator's inputs and compared with the $V_{X}$ differential input. When the conversion process is complete (comparator inputs differentially nulled to less than $1 / 2$ LSB) a digital output is available which corresponds to the quotient of $V_{X} / V_{Y}$. Thus, four-quadrant ratiometric A/D conversion is achieved with four ICs and without instrumentation amplifiers.

## BRIDGE TRANSDUCER NULL

In many control systems, bridges must be nulled, and a digital representation of the bridge's error must be provided for computer monitoring and control. The circuit in Figure 15 accomplishes both tasks by using the DAC-08 complementary/differential current outputs to null the bridge with the DAC-08 connected in a tracking differential A/D converter configuration. The REF-02 reference voltage source provides both the bridge excitation voltage and the positive reference voltage for the DAC-08. Some of the advantages of this circuit are listed at the bottom of Figure 15.

## POWER MONITOR

Another differential current-input ADC is shown in Figure 16 with a transformer-coupled input. An up/down counter, a precision high-speed comparator, and the DAC-08 form a tracking A/D converter which continuously monitors the analog input. Two precautions must be observed: the common mode voltage at the comparator's inputs must not ex-


Figure 14. Four-Quadrant Ratiometric A/D Conversion Basic Connections


Figure 15. Bridge Transducer Null


Figure 16. Power Fault Monitor and Detector
ceed $\pm 10 \mathrm{~V}$; and the differential voltage must not exceed 11 V . Voltage-limiting resistors at the comparator's inputs are recommended.

## ALGEBRAIC DIGITAL COMPUTATION

Frequently, a digital arithmetic operation (addition, subtraction, multiplication, or division) must be performed, and an
analog output must be provided. Traditionally, the arithmetic operations are performed with several ICs, and the output drives a D/A converter. This section decribes applications of the DAC-08 as an arithmetic building block, new design approaches that reduce the number of packages required in many applications. Today's low cost, versatile DACs merit a designer's consideration as arithmetic elements.

One benefit is not immediately apparent and deserves special mention. In all of these applications, the digital input words can be CMOS, TTL, DTL, NMOS, or MECL, because the DAC-08 interfaces with all of those logic families. In fact, the two input words may even be from different logic families to eliminate special level translators or interface circuitry. (See AN-17 "DAC-08 Applications Collection.")

The first arithmetic application is shown in Figure 17. Two DAC-08s perform a fast algebraic summation with a direct analog output. The circuit works by paralleling the outputs of two DAC-08s and summing their currents while driving a balanced load. The output is the algebraic sum of word "A" and word " B " in all four quadrants.

## FOUR-QUADRANT DIGITAL MULTIPLICATION

High-speed multiplication of two 8-bit digital words with an analog output usually requires several logic packages and a D/A converter. The circuit in Figure 18 performs this function using only three ICs.
In Figure 18 DAC-08 number 1 and number 2 are connected as previously shown, and DAC-08 number 3 provides the analog reference inputs to DAC-08 number 1 and number 2. Those reference inputs are determined by digital input word "A." The circuit's output, $\mathrm{I}_{01-1} \mathrm{I}_{02}$, is a differential current output which may be used to drive a balanced load.
Four-quadrant multiplication is thus performed by adding one more DAC-08 to the basic four-quadrant multiplying connection.


Figure 17. Four-Quadrant Algebraic Digital Computation


Figure 18. Four-Quadrant 8-Bit $\times 8$-Bit Digital Multiplier

## EXPONENTIAL DIGITALLY CONTROLLED

 OSCILLATOR USING DAC-86Precision Monolithics Inc.

## APPLICATION NOTE 20

Here is a four-IC, microprocessor-controlled oscillator with a 8159 to 1 frequency range covering 2.5 Hz to 20 kHz . An exponential, current output IC DAC functioning as a programmable current source alternately charges and discharges a capacitor between precisely-controlled upper and lower limits. This circuit features instantaneous frequency change, operates with $+5 \mathrm{~V} \pm 1 \mathrm{~V}$ and $-15 \mathrm{~V} \pm 3 \mathrm{~V}$ supplies, and provides monotonic frequency changes over a 78 dB range - the dynamic range of a 13-bit DAC.

## BASIC OPERATION

Connected as shown below, the output of the exponential DAC is an eight-chord (or segment) current ranging between 250 nA and 2.0 mA . The three most significant bits select 1 of 8 binarily-related chords; and the five least significant bits select 1 of 32 linear steps within each chord. This current is switched between the $\mathrm{I}_{\mathrm{O}}(+)$ output and the $\mathrm{I}_{\mathrm{O}}(-)$ output under the control of a pin labeled SB (Pin 2).

When SB is low, $\mathrm{I}_{\mathrm{O}}(-)$ is selected, and the DAC's output current drives a current mirror which ramps the timing capacitor in a positive direction until an upper limit of $O V$ is sensed by A2. At this time the set-resist flip-flop (L1) is set, SB becomes a " 1 ", and the DAC's output current is switched to the $\mathrm{I}_{0}(+)$ output. Now the capacitor is charged to a lower limit of -5 V , the flip-flop is reset, and the cycle repeats itself.

## REFERENCE SETUP

The multiplying relationship between the reference current, $I_{\text {REF }}$, and the full-scale output of the DAC is 3.863 . $I_{\text {REF }}$ is set by the voltage between $\mathrm{V}+$ and the lower limit divided by $R 1+R 2$. This is so because $\operatorname{Pin} 12, \mathrm{~V}_{\text {REF }}(-)$, is a highimpedance input, namely the noninverting input of an op amp internal to the DAC. Since both $I_{\text {REF }}$ and the upper and lower limits are derived by dividing down the power supply voltages, operation (frequency of oscillation) is independent of power supply changes. (See Appendix for a complete derivation of the timing formula.)


Circuit Diagram Exponential Digitally-Controlled Oscillator


Circuit Diagram Exponential Digitally-Controlled Oscillator


## Oscillator Transfer Function



Waveforms

Table 1. Ideal Output Frequency

| CHORD (SEG. <br> MENT) | DIGITAL <br> INPUT <br> CODE | NORMAL. <br> IZED <br> DIGITAL <br> INPUT $\|A\|$ | OUTPUT FRE. QUENCY | $\begin{gathered} \text { AVERAGE } \\ \text { STEP } \\ \text { SIZE } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 00000001 | $\frac{1}{8159}$ | 2.45 Hz | 2.3 Hz |
|  | 00001000 | $\frac{8}{8159}$ | 19.6 Hz |  |
|  | 00011111 | $\frac{31}{8159}$ | 76.0 Hz |  |
| 1 | 00100000 | $\frac{33}{8159}$ | 80.9 Hz | 4.8 Hz |
|  | 00111111 | $\frac{95}{8159}$ | 233 Hz |  |
| 2 | 01000000 | $\frac{99}{8159}$ | 243 Hz | 9.5 Hz |
|  | 01011111 | $\frac{223}{8159}$ | 547 Hz |  |
| 3 | 01100000 | $\frac{231}{8159}$ | 566 Hz | 19 Hz |
|  | 01111111 | $\frac{479}{8159}$ | 1.17 kHz |  |
| 4 | 10000000 | $\frac{495}{8159}$ | 1.21 kHz | 38 Hz |
|  | 10011111 | $\frac{991}{8159}$ | 2.43 kHz |  |
| 5 | 10100000 | $\frac{1023}{8159}$ | 2.51 kHz | 76 Hz |
|  | 10111111 | $\frac{2015}{8159}$ | 4.94 kHz |  |
| 6 | 11000000 | $\frac{2079}{8159}$ | 5.09 kHz | 152 Hz |
|  | 11011111 | $\frac{4063}{8159}$ | 9.96 kHz |  |
| 7 | 11100000 | $\frac{4191}{8159}$ | 10.3 kHz | 303 Hz |
|  | 11111111 | $\frac{8159}{8159}=F S$ | 20.0 kHz |  |

## FREQUENCY SELECTION

Table 1 lists ideal output frequencies at the lowest and highest codes of each chord and the average change in frequency produced by a one-step change (LSB change) within each chord. For highest accuracy in Chord 0, especially between 2.5 Hz and 19.6 Hz , comparators with low input current are recommended. The CMP-02CY comparators typically have $35 n \mathrm{~A}$ of input current; at the lowest code point ( 00000001 ) the DAC output is 250 nA ; so low input current comparators are essential for best operation. Above $00001000(4 \mu \mathrm{~A}$ or 19.6 Hz ) the comparator input currents become less critical.

## CONCLUSION

A microprocessor-controlled oscillator has been shown which achieves a 13-bit dynamic range with only 8 bits of control. Monotonic frequency steps over 2.5 Hz to 20 kHz are provided in a four-IC low-cost design.

## REFERENCE

"Eight-bit Frequency Source Suited for $\mu P$ Control" by Albert Helfrick, EDN, September 20, 1976, pp. 116-118.

## APPENDIX

## TIMING EQUATION DERIVATIONS

One of the best features of this design is its insensitivity to power supply changes. The equation derivations are shown to explain how $\mathrm{V}+$ and V - drop out as timing determinations.
With a constant current drive the charge on $C$ changes linearly over a range ( $E$ ) between an upper limit (UL) and a lower limit (LL) dependent upon the DAC's digital input code, the DAC's output current, and the value of the timing capacitor (C).
Equation 1. $T=2\left(\frac{C E}{1}\right)$ where:
$C=$ timing capacitor value
$E=$ upper limit - lower limit
$\mathrm{I}=\mathrm{DAC}$ output current, $\mathrm{I}_{\mathrm{O}}(+)$ or $\mathrm{I}_{\mathrm{O}}(-)$
$\mathrm{T}=$ period
Equation 2. $\mathrm{E}=\mathrm{UL}-\mathrm{LL}$ where: $\mathrm{UL}=$ upper limit

$$
\mathrm{LL}=\text { lower limit }
$$

Equation 3. $\mathrm{UL}=\frac{\mathrm{R} 4+\mathrm{R} 5+\mathrm{R} 6}{\mathrm{R} 3+\mathrm{R} 4+\mathrm{R} 5+\mathrm{R} 6}[(\mathrm{~V}+)-(\mathrm{V}-)]+(\mathrm{V}-)$

$$
\begin{aligned}
\text { where: } V+= & \text { positive power supply and } V-=\text { negative } \\
& \text { power supply }
\end{aligned}
$$

but: $\quad \mathrm{R} 3=\mathrm{R} 4=\mathrm{R} 5=\mathrm{R} 6$

$$
\therefore U L=\frac{3(V+)+(V-)}{4}
$$

Equation 4. $L L=\frac{R 5+R 6}{R 3+R 4+R 5+R 6}[(V+)-(V-)]+(V-)$

$$
L L=\frac{(V+)+(V-)}{2}
$$

Substituting 3 and 4 into 2 and solving for $E$ :
Equation 5. $E=\frac{(V+)-(V-)}{4}$
Rewriting Equation 1 and substituting 5:
Equation 6. $\frac{\mathrm{T}}{2 \mathrm{C}}=\frac{[(\mathrm{V}+)-(\mathrm{V}-)] \mathrm{I}}{4}$
The expression for I is:
Equation 7. $I=3.863\left\{\mathrm{~A} \mid \mathrm{I}_{\mathrm{REF}}\right.$
where: 3.863 is a constant derived from the ratio of $I_{\text {REF }}$ to $I_{\text {FULL }}$ sCaLE of the DAC $A=$ the normalized digital input code $l_{\text {REF }}=$ the reference current

Equation 8. $\mathrm{I}_{\mathrm{REF}}=\frac{(\mathrm{V}+)-\mathrm{LL}}{\mathrm{R} 1+\mathrm{R} 2}$
Substituting 4 into 8 :
Equation 9. $I_{R E F}=\frac{(V+)-\left[\frac{(V+)+(V-)}{2}\right]}{R 1+R 2}$

$$
=\frac{(V+)-(V-)}{2(R 1+R 2)}
$$

Substituting 9 and 7 into 6:
Equation 10. $\frac{\mathrm{T}}{2 \mathrm{C}}=\frac{\frac{(\mathrm{V}+)-(\mathrm{V}-)}{4}}{3.863\{\mathrm{~A}\}\left[\frac{(\mathrm{V}+)-(\mathrm{V}-)}{2(\mathrm{R} 1+\mathrm{R} 2)}\right]}$
Multiplying by $\{A \mid 3.863$ :
Equation 11. $\frac{\{A\} 3.863 T}{2 C}=\frac{\frac{(V+)-(V-)}{4}}{\frac{(V+)-(V-)}{2(R 1+R 2)}}$

$$
\frac{\{A\} 3.863 T}{2 C}=\frac{R 1+R 2}{2}
$$

So $V+$ and $V$ - have dropped out as timing considerations. Solving for T :
Equation 12. $T=\frac{C(R 1+R 2)}{3.863\{A\}}$ but: $C=0.01 \mu F$ $R 1=R 2=10 \mathrm{k} \Omega$

Equation 13. $T=\frac{5.177 \times 10^{-5}}{|A|}$
Finally, the simplified expressions:
Equation 14. $T \cong \frac{50 \mu \mathrm{~S}}{\{\mathrm{~A}\}}$
Equation 15. $f($ frequency $) \cong \frac{\{A\}}{50 \times 10^{-6}} \cong 20 \mathrm{kHz}$ full scale

## OTHER DAC APPLICATIONS

The combination of high voltage compliance complementary current outputs, universal logic inputs, and multiplying capability in a low-cost DAC enables widespread application. Consider the following partial list:

## AID CONVERTERS

## Tracking (Servo)

Successive Approximation
Ramp (Staircase)
Microprocessor Controlled
Ratiometric (Bridge Balancing)

## TEST SYSTEMS

Transistor Tester (Force $I_{B}$ and $I_{C}$ )
Resistor Matching (Use both outputs)
Programmable Power Supplies
Programmable Pulse Generators
Programmable Current Source
Function Generators (ROM Drive)

## ARITHMETIC OPERATIONS

Analog Division by a Digital Word Analog Quotient of Two Digital Words Analog Product of Two Digital Words - Squaring Addition and Subtraction with Analog Output Magnitude Comparison of Two Digital Words Digital Quotient of Two Analog Variables Arithmetic Operations with Words from Different Logic Families

## GRAPHICS AND DISPLAYS

Polar to Rectangular Conversion
CRT Character Generation
Chart Recorder Driver
CRT Display Driver

## DATA TRANSMISSION

Modem Transmitter
Differential Line Driver
Party Line Multiplexing of Analog Signals
Multi-Level 2-Wire Data Transmission
Secure Communications (Constant Power Dissipation)

## CONTROL SYSTEMS

Reference Level Generator for Setpoint Controllers
Positive Peak Detector
Negative Peak Detector
Disc Drive Head Positioner
Microfilm Head Positioner

## AUDIO SYSTEMS

Digital AVC and Reverberation
Music Distribution
Organ Tone Generator
Audio Tracking AID

## CONCLUSION

Differential and multiplying applications have been described which use the high-voltage compliance, complementarycurrent outputs and the high-speed multiplying inputs of the Precision Monolithics DAC-08.

## BIBLIOGRAPHY

1. "DAC-08 Applications Collection", Precision Monolithics Application Note 17
2. "Low Cost, High-Speed Analog-to-Digital Conversion with the DAC-08", Precision Monolithics Application Note 16
3. "Differential and Multiplying Use of Digital-to-Analog Converters", Donn Soderquist and John Schoeff, E.E. Times article, June 21, 1976, pp. 40-47

## AN-21

## APPLICATION NOTE 21

This application note describes a three IC, 4-20mA process current, digital-to-analog converter that can be constructed at low cost. It operates from a $-5 \mathrm{~V} \pm 1 \mathrm{~V}$ negative power supply and $\mathrm{a}+23 \mathrm{~V} \pm 7 \mathrm{~V}$ positive power supply, has 24 V output voltage compliance, and occupies less than 4 square inches of printed circuit board space. Other significant features include TTL logic input compatibility, 8 -bit binary coding, $0^{\circ}$ to $+70^{\circ} \mathrm{C}$ operation, and $5 \mu \mathrm{~s}$ full scale settling time into a $500 \Omega$ load.

## THEORY OF OPERATION

A fixed current of 0.5 mA is added to a DAC's output current varying between 0 and 2.0 mA and the resulting total current is multiplied by a factor of 8 to produce an output current of 4.0 to 20 mA .

In the schematic, first note the REF-01CJ, a +10 V adjustable reference. Its output goes to the noninverting input of one half of A3, a dual precision op amp. The inverting input is within a feedback loop forcing +10 V to appear at the top of R4, a $20 \mathrm{k} \Omega$ resistor; a 0.5 mA current will flow in R4
through Q1, a high $h_{\text {FE }}$ transistor. The same +10 V is applied to R3, the reference input resistor of a multiplying IC DIA converter, the DAC-08. Full scale output current of the DAC will be the difference in voltage between the +10 V reference and Pin 14 of the DAC divided by R3; Pin 15 will be at the same voltage as Pin 14 because it is a high impedance point, the noninverting input of an op amp internal to the DAC. After calibration a current of 0 to 2 mA (depending on the digital input code) will flow into the DAC's output, Pin 4.

Both the DAC's output current and the fixed 0.5 mA flow in R5, a $800 \Omega$ precision resistor. The voltage developed by that current is applied to the noninverting input of the other half of A3 and will also appear across R6, a $100 \Omega$ precision resistor. Thus, eight times the 0.5 to 2.5 mA current in R5 flows in R6, or 4 to 20 mA . Almost all of this current appears at the output because the 2 N 6053 is a high $\mathrm{h}_{\text {FE }}$ device, a power darlington transistor.
Some other components need explanation. C1 provides frequency compensation of the DAC's reference amplifier; C2

## SCHEMATIC DIAGRAM


and C3 are power supply decoupling (bypass) capacitors; C4 prevents high frequency oscillations. D1 through D4 insure at least 2.5 V differential between the op amp's inputs and its positive power supply under all conditions. R1 and R2 are zero scale and full scale adjustments respectively.

## CALIBRATION PROCEDURE

Apply $+23 \mathrm{~V} \pm 7 \mathrm{~V}$ and $-5 \mathrm{~V} \pm 1 \mathrm{~V}$ to the converter with a current-measuring meter connected between the output and ground. Make the digital inputs all zeros, $<+0.8 \mathrm{~V}$. Adjust R1 until the output current is 4.0 mA . Now change the digital inputs to all ones, $>+2.0 \mathrm{~V}$. Adjust R2 until the output current is 20 mA . Calibration is now completed.

## OUTPUT VOLTAGE COMPLIANCE

Output voltage compliance is $\mathrm{V}_{C C}-6 \mathrm{~V}$. For example, at $\mathrm{V}_{C C}$ $=+16 \mathrm{~V}$, the output may go to a maximum of +10 V without affecting output current. Thus, a $500 \Omega$ resistor would be the maximum load resistor at $\mathrm{V}_{\mathrm{CC}}=+30 \mathrm{~V}, \mathrm{~V}_{\mathrm{OC}}=24 \mathrm{~V}$, and $\mathrm{R}_{\mathrm{L}}$ Maximum $=1.2 \mathrm{k} \Omega$.

## SCALE MODIFICATION

Although the values shown are for the more common 4.20 mA requirement, operation at 1.5 mA or $10-50 \mathrm{~mA}$ may be achieved by changing some components. For $10-50 \mathrm{~mA}$, change R6 to $40 \Omega$; this makes the multiplying factor 20 instead of 8 . For $1-5 \mathrm{~mA}$, replace the 2 N 6053 with a 2 N 5087 , and change R6 to $400 \Omega$.

## CONCLUSION

A simple, low-cost process current converter has been shown with wide application in the controls industry. The
design is tolerant of wide power supply variations, has high voltage compliance, and is easily calibrated. Reliability and cost are optimized by using only three integrated circuits, the Precision Monolithics DAC-08, REF-01, and OP-14, plus a few readily available discrete components.

## REFERENCE

Crowley, B., "Circuit Converts Voltages to $4-20 \mathrm{~mA}$ For Industrial Control Loops," Electronic Design, Jan. 5, 1976, page 116.

PARTS LIST
Circuit
Symbol(s) Description

| A1 | +10 V Reference, PMI REF-01CJ |
| :---: | :--- |
| A2 | 8-Bit DAC, PMI DAC-08CQ |
| A3 | Dual Op Amp, PMI OP-221 |
| C1-C3 | $0.1 \mu \mathrm{~F}+80 \% /-20 \%$ 50V, Type CK-104 |
| C4 | $100 \mathrm{pF} \pm 5 \%$ Mica, DM100ED101J03 |
| D1-D4 | Power Diode, 1N4001 |
| Q1 | NPN Transisior, 2N3904 |
| Q2 | PNP Power Darlington, Motorola 2N6053 |
| R1-R2 | $50 \mathrm{k} \Omega$ Potentiometer, Bourns |
| \#3006P-1-503 |  |
| R3 | $4020 \Omega \pm 1 \%$, RN55C4021F |
| R4 | $20 \mathrm{k} \Omega \pm 1 \#$, RN55C2002F |
| R5 | $800 \Omega \pm 0.1 \%$, GR\#8E16D800 |
| R6 | $100 \Omega \pm 0.1 \%$, GR\#8E16D100 |

## APPLICATION NOTE 23

Measurement and control systems frequently require fine resolution around a setpoint with wide dynamic ranging capability. This can be satisfied by systems designs which use a high resolution, strictly linear approach; but this is costly and often unnecessary. Nonlinear function fitting using multiplying digital-to-analog converters (DAC's) offers a desirable alternative by being both simpler and more cost-effective. This application note describes how extended range hyperbolic functions of the type $A / X$ or $-A / X$ (where " $A$ " indicates an analog constant, while " X " represents a decimally-expressed digital divisor) are easily generated by just two lowcost I.C.'s; an operational amplifier and a multiplying DAC. Circuit configurations are provided for each polarity output along with dynamic performance photographs and general design guidelines for either binary or BCD-coded divisors.

## THEORY OF OPERATION (A/X)

Figure 1a shows the $A / X$ function circuit which uses a two-digit BCD-coded DAC, the DAC-20EX, and a decompensated, widebandwidth op-amp, the OP-17. A constant current, I constant, equal to the value of one least significant bit (LSB), flows into the DAC output terminal, $I_{0}$. Simultaneous adjustment of the scale factor and output amplifier offset voltage is enabled by a multiturn, low tempco potentiometer, R5, which adjusts current $-I_{R}$ producing voltage $-V_{R}$ across $R 2$. The LSB value (scale factor) equals $-V_{R} / R 1$.
Zener diode, $D_{z}$, provides a stable reference voltage source. Because feedback for the op amp is through the DAC, capacitors C1 and C2 are added to provide proper phase compensation. Reference resistor R3 is determined by the scale factor and the maximum current allowed into the DAC reference input $\mathrm{V}_{\mathrm{R}}+$. Bias


B


TOP TRACE = CLOCK
LOWER TRACE $=\frac{A}{1}$ THRU $\frac{A}{10}$
(CODES 00000001 THRU 0001 0000)


TOP TRACE = CLOCK
LOWER TRACE $=\frac{A}{3}$ THRU $\frac{A}{22}$
(CODES 00000011 THRU 0010 0010)


TOP TRACE = CLOCK
LOWER TRACE $=\frac{A}{1}$ THRU $\frac{A}{99}$
(CODES 00000001 THRU 1001 1001)

Figure 1. A/X Function Generator
current compensation for the DAC reference amplifier is accomplished by R4.

Figures 1b, 1c, and 1d show dynamic performance of circuit 1a when the digital inputs are swept by an external BCD up-counter with codes of 00000001 through 10011001 (division by zero is not allowed).

## THEORY OF OPERATION (-A/X)

The circuit configuration for the $-A / X$ function is shown in Figure 2a. It is quite similar to that of Figure 1a with both the DAC reference amplifier and output amplifier terminals reversed. Capacitors C1 and C2 provide phase compensation. Figures 2 b , 2 c , and 2d show dynamic performance of circuit 2a.

## DESIGN CONSIDERATIONS

1. Circuit speed and settling time are dictated by output op amp slew rate, scale factor, and compensation. Use of slower amplifiers considerably increases the illustrated set-
tling times. Effective slew rate of circuit 1 a is $3 \mathrm{~V} / \mu \mathrm{s}$, while circuit 2a slews $0.6 \mathrm{~V} / \mu \mathrm{s}$.
2. Layout and breadboarding of high gain, wide-bandwidth devices necessitates considerable care with a ground plane with single point grounding being highly desirable. Decoupling capacitors located close to the devices' supply inputs are essential.
3. Accuracy of the circuit is within $1 \%$ over the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range with $1 \%$ metal film resistors R1, R2 and R3. DAC linearity becomes an important factor as the divisor decreases; for this reason 1/4 LSB linear DACs are recommended.
4. Binary coding may be accomplished by substituting an 8 -bit binary-coded DAC-08EX for the two-digit BCD-coded DAC20EX. In addition to adjusting circuit values however, a higher performance op amp such as the OP-17F is desirable because the output amplifier's input offset voltage drift becomes a more significant error source for overall scale factor stability over temperature. This is due to the increased resolution of the binary coding.

$I_{\text {CONSTANT }}=$ LSB VALUE $=\frac{-V_{\text {REF }}}{R_{1}}$
$-V_{\text {REF }}=-I_{\text {REF }} \cdot R_{2}$
$A=\frac{I^{\text {CONSTANT }} \cdot \mathrm{R}_{3} \cdot \mathrm{X}_{\mathrm{FS}}}{\mathrm{X}_{\text {DIV }}}$
WHERE $\mathrm{X}_{\mathrm{FS}}=$ DECIMAL EQUIVALENT OF FULL SCALE COUNTS
AND $X_{\text {DIV }}=$ DECIMAL EQUIVALENT OF DESIRED DIVISOR

B


TOP TRACE = CLOCK
LOWER TRACE $=\frac{-A}{1}$ THRU $\frac{-A}{10}$
(CODES 00000001 THRU 00010000


TOP TRACE = CLOCK
LOWER TRACE $=\frac{-A}{3}$ THRU $\frac{-A}{22}$
(CODES 00000011 THRU 0010 0010)


TOP TRACE $=$ CLOCK
LOWER TRACE $=\frac{-A}{1}$ THRU $\frac{-A}{99}$
(CODES 00000001 THRU 1001 1001)

Figure 2. - A/X Function Generator

## Precision Monolithics Inc.

## APPLICATION NOTE 24

This application note shows how to make high speed, voltage output D/A converters using the DAC-08 and OP-15/16/17 precision FET-input op amps. Designs are optimized for highest speed (OP-17), lowest drift (OP-16) and for lowest power (OP-15). Although the DAC-08 is used as an example, the same configurations work with DAC-20 and DAC-86.
Converting the current output of a fast IC DAC to a voltage while maintaining fast settling time is difficult. The full scale current of the DAC-08 settles in 85 ns . It can be terminated with a load resistance, as shown in Figure 1, to give a 10 V output. However, in this configuration the settling time will be dominated by the RC time constant of R ${ }_{1}$ and the DAC-08's output capacitance ( $\mathrm{T}=\mathrm{R}_{1} \mathrm{C}_{0}=5 \mathrm{k} \Omega \times 15 \mathrm{pF}=75 \mathrm{~ns}$ ). It requires 6.2 time-constants to settle within $0.2 \%$ of full scale ( $1 / 2$ least significant bit of an 8 -bit converter). Therefore, the settling time is 500 ns including the DAC-08's 35 ns propagation delay.


Figure 1. DAC-08 with Resistive Termination Settling Time $=500 \mathrm{~ns}$ for 0 to -10V

Due to this RC time constant, current-to-voltage conversion is usually accomplished with a transimpedance amplifier as shown in Figure 2. The output's response is now limited by the amplifier's slew rate and settling time. However, an additional pole is introduced at $\frac{1}{2 \pi R 2 C 1}$, where $C 1$ is the sum of the DAC's output capacitance and the op amp's input capacitance. The frequency of this pole is likely to be at an inopportune location for fast amplifiers, creating an underdamped response or even oscillation.

The circuit of Figure 3 resolves this problem. It can be shown that if R1C1 = R2C2, the effect of the two capacitors is


Figure 2. Voltage Output DAC with Transimpedance Amplifier
completely cancelled, and the overall settling will be determined by the amplifier's behavior only. In addition, C2 can be varied to fine tune the system's response and minimize settling time to compensate for the op amp's possibly underdamped or overdamped characteristics. The disadvantage of this circuit compared to that of Figure 2 is that all input errors, and in particular input offset voltage ( $V_{\text {OS }}$ ), are amplified by the factor $\left(1+\frac{R 2}{R 1}\right)$.

The optimum speed is obtained - at low cost - by using the OP-17, fast, precision, JFET-input op amp, stable only at closed-loop gains of five or more. Therefore, the R2/R1 ratio


Figure 3. Voltage Output DAC with Response Shaping


Figure 4. 0 to +10 V Connection, Settling Time $=380 \mathrm{~ns}$
is set at four (Figure 4). Settling time to $0.2 \%$ is 380 ns with all bits turning ON ( 0 to 10 V ), or all bits turning OFF ( 10 V to 0 ). The. last 2.5 volts of the rising waveform are shown in the photograph of Figure 5. The three grades of the OP-17 are specified at $V_{O S}=0.5 \mathrm{mV}$ maximum ( $O P-17 \mathrm{E}$ ), 1.0 mV maximum (OP-17F), and 3.0 mV maximum ( $O P-17 \mathrm{G}$ ). Even though $V_{O S}$ is multiplied five times its effect is still less than $0.2 \%$ or 20 mV . The OP-17E's contribution will be only $1 / 4$ LSB even on a 10-bit system. The offset voltage can also be trimmed to zero, then the $\mathrm{TCV}_{\text {OS }}$, at 2 to $4 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$, typically, will be the limiting factor. The complementary output of the DAC-08 can be used for a -10 V to +10 V system as depicted in Figure 6. Settling time is only slightly increased because of the time required to slew the additional ten volts. Since $1 / 2$ LSB is now 40 mV , the non-slew portion is decreased by 70 ns .

The OP-16 is slower than the OP-17 but it is stable in unity gain. Therefore, improved output-referred error can be traded off for increased settling time. The OP-15 is a lower power dissipation model, but again this improvement is obtained at the expense of settling time. Table 1 summarizes


Figure 5. Settling Time of Figure 4 Circuit Using OP-17


Figure 6. $\pm 10 \mathrm{~V}$ Connection, Settling Time $=450 \mathrm{~ns}$
the resistor and capacitor values for the various amplifiers in the circuits of Figure 4 and Figure 6, the settling times obtained in these circuits, and the output-referred offset errors.

Table 1. OP-17/16/15 Performance as Output Op Amp for DAC-08

|  | OP-17 |  | OP-16 |  | OP-15 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 0 to 10 V <br> Figure 4 | $\begin{gathered} -10 \text { to }+10 \mathrm{~V} \\ \text { Figure } 6 \\ \hline \end{gathered}$ | 0 to 10 V <br> Figure 4 | $-10 \text { to }+\mathbf{1 0 V}$ <br> Figure 6 | 0 to 10 V <br> Figure 4 | $\begin{gathered} -10 \text { to }+10 \mathrm{~V} \\ \text { Figure } 6 \\ \hline \end{gathered}$ |
| $\mathrm{R}_{1}$ | 1.25 k , | 1.25 k ת | $10 \mathrm{k} \Omega$ | $10 \mathrm{k} \Omega$ | $10 \mathrm{k} \Omega$ | $10 \mathrm{k} \Omega$ |
| $\mathrm{R}_{2}$ | $5 \mathrm{k} \Omega$ | $5 \mathrm{k} \Omega$ | $5 \mathrm{k} \Omega$ | $5 \mathrm{k} \Omega$ | $5 \mathrm{k} \Omega$ | $5 \mathrm{k} \Omega$ |
| $\mathrm{R}_{3}$ | - | $1 \mathrm{k} \Omega$ | - | $3.3 \mathrm{k} \Omega$ | - | 3.3 k ת |
| $\mathrm{C}_{2}$ | 8pF | 8pF | 25pF | 40pF | 30pF | 50 pF |
| Settling time to $\pm 0.2 \%$ | 380ns | 450ns | 750ns | 1100 ns | 900ns | 1350 ns |
| Slew Time | 150 ns | 290 ns | 400 ns | 800 ns | 590ns | 1170 ns |
| 1/2 LSB $=0.2 \%$ | 20 mV | 40 mV | 20 mV | 40 mV | 20 mV | 40 mV |
| Closed Loop Gain | 5 | 5 | 1.5 | 1.5 | 1.5 | 1.5 |
| Offset Error at Output |  |  |  |  |  |  |
| E Grade Maximum | 2.5 mV | 2.5 mV | 0.75 mV | 0.75 mV | 0.75 mV | 0.75 mV |
| F Grade Maximum | 5.0 mV | 5.0 mV | 1.5 mV | 1.5 mV | 1.5 mV | 1.5 mV |
| G Grade Maximum | 15.0 mV | 15.0 mV | 4.5 mV | 4.5 mV | 4.5 mV | 4.5 mV |
| Supply Current Maximum | 7 mA | 7 mA | 7 mA | 7 mA | 4 mA | 4 mA |

## APPLICATION NOTE 25

## INTRODUCTION

The Precision Monolithics OP06 op amp makes an excellent comparator. In fact, for submillivolt signals, there is simply no comparator that performs as well. Using an external nulling potentiometer, the offset drift is typically $0.6 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$. With its high open loop gain of 1 million, only $30 \mu \mathrm{~V}$ is required at the input to drive the output from one saturation level to the other. A $50^{\circ} \mathrm{C}$ change in temperature produces a $30 \mu \mathrm{~V}$ change in $\mathrm{V}_{\mathrm{OS}}$; thus a total error band of $100 \mu \mathrm{~V}$ including temperature effects is quite conservative. This performance is an order of magnitude better than other comparators. $100 \mu \mathrm{~V}$ sensitivity is nice to have in 12 -bit $\mathrm{A} / \mathrm{D}$ converters, but it is essential in 14-bit converters. Where preamplifiers are typically needed with thermocouples and strain gauges, the OP06's sensitivity allows direct comparison of these lowlevel outputs. As a result sysiem costs decrease, and reliability increases.

## LOW-LEVEL PERFORMANCE MEASUREMENTS

The low-level capabilities of the OP06 comparator are graphically illustrated in Figures 1 and 2 using the test circuit below. Comparator voltage input, applied through a 100 to 1 attenuator, is $100 \mu \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ in Figure 1 and $40 \mu \mathrm{~V}_{\mathrm{p} \text {-p }}$ in Figure 2. Note that the op amp output still reaches both positive and negative saturation.

## TEST CIRCUIT




Figure 1. $100 \mu \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ Sine Wave Response ( $\mathrm{R}_{\mathrm{S}} 100 \Omega$ )


Figure 2. $40 \mu \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ Sine Wave Response ( $\mathrm{R}_{\mathrm{s}}$ : $100 \Omega$ )

## COMPARATOR RESPONSE TIME

While most comparators are specified for 2 mV to 5 mV overdrive, the OP06 operates very reliably with only 0.5 mV overdrive. Figures 3 and 4 show the response times for both positive going and negative going inputs with $500 \mu \mathrm{~V}$ and 5 mV overdrives as measured at the logic output.


Figure 3. Positive Going Response Time ( 5 mV and $500 \mu \mathrm{~V}$ Overdrives)


Figure 4. Negative Going Response Time ( 5 mV and $500 \mu \mathrm{~V}$ Overdrives)

## OP AMP RESPONSE TIME

Primarily, the very high open loop gain (Avo) of the OP06over one million - is responsible for its success as a comparator. The DC gain, as specified on op amp data sheets, is important for comparison sensitivity ( $\mathrm{V}_{\mathrm{DET}}$ ). However, it is the shape of the gain curve with frequency that dictates how fast the op amp will switch as it passes through its linear region. When operated as a comparator the OP06 spends most of its time in either positive or negative saturation (see Figures 5 and 6). Saturation effects are discussed later; but for now notice the difference in slew rates for the overdrive levels.


Figure 5. Positive Going Op Amp Response Time vs Overdrive

Figure 6. Negative Going Op Amp Response Time vs Overdrive


## OP06 DYNAMIC PERFORMANCE CHARACTERISTICS

There is another factor which has a significant effect on slew rates - the way in which the AC gain is rolled off versus frequency. If we refer to Figure 7 we see gain compensation curves for closed loop gains from 1 to 10,000. Figure 8 relates the slew rate to these frequency response curves. These curves point out one of the tradeoffs between good op amp performance and good comparator performance. For example, if an OP06 has a gain compensation for $A_{V}=10$, then its slew rate would be $0.08 \mathrm{~V} / \mu \mathrm{s}$. This would result in a rise time (20 volt swing) of $250 \mu \mathrm{~s}$. The fact that a designer needs no compensation with the OP06 - when operated as a comparator - allows the rise times observed in Figures 5 and 6.


Figure 7. Open Loop Response for Values of Compensation


Figure 8. Slew Rate Using Recommended Compensation Networks

## COMPARATOR, OP AMP SIMILARITIES

In an op amp, the offset voltage is that voltage which must be applied to the input to drive the output to zero volts. In a comparator this definition is modified to a specified voltage range at the output. In ths way the required voltage "window" includes the normal offset voltage of op amps and the signal voltage needed to move the output by some $\Delta \mathrm{V}$. Since most
op amps operate in $\pm 15$ volt systems, an output voltage range of $\pm 15$ volts (or a $\Delta V$ of 30 volts) has been chosen. Using this range assures saturation at both the positive and negative extremes ( -14 volts and +12 volts for the OP06). Low offset voltage and high gain combine to produce the comparator "detector window."

## OTHER FACTORS AFFECTING SPEED

To gain further insight into the relation between overdrive and the various switching times, the graph in Figure 9 was generated from measurements on the OP06 "comparator." To further characterize the OP06 performance, delay times were measured versus source resistance ( $R_{S}$ ) with a fixed 5 mV overdrive. This curve is shown in Figure 10. Since the rise and fall times were essentially constant with $R_{S}$ variations, they were not plotted. The delay times are the main contributors to total comparator response time. Since the OP06 was not designed as a comparator, individual gain stages will go into saturation when the output voltage is driven to one of its limits. One of the differences between designing op amps and comparators is the addition of clamp diodes to prevent the above mentioned saturation.


Figure 9. Rise, Fall and Delay Times vs Overdrive Signal


Figure 10. Delay Times vs Source Resistance ( $\mathbf{R}_{\mathrm{S}}$ )

## NOISE AND POWER SUPPLY REJECTION

When dealing with sub-millivolt signals, noise referred to the comparator input becomes an important factor. Basically, the noise comes from two sources:

1) Normal input noise of an op amp;
2) Noise induced by power supply ripple.

Figure 11 shows the wideband noise-on an RMS basis-vs. system bandwidth. What is more important is the RMS to peak conversion factor. Table I shows the crest factors for gaussian noise. Note in particular that the crest factor is less than four $99.99 \%$ of the time, and less than five $99.9999 \%$ of the time. Thus the RMS noise is $1 \mu \mathrm{~V}$ for 10 kHz bandwidth and this yields a "worst case" of $5 \mu \mathrm{~V}$ peak or $10 \mu \mathrm{~V}$ peak-to-peak.


Figure 11. Input Wideband Noise vs Bandwidth
Table 1. Crest Factors for Gaussian Noise (1)

| \% OF <br> TIME PEAK <br> IS EXCEEDED | PEAK <br> RMS | PEAK FACTOR IN <br> $\mathbf{d B}=\mathbf{2 0} \log _{\mathbf{1 0}}$ PEAK <br> RMS |
| :---: | :---: | :---: |
| 10.0 | 1.645 | 4.32 |
| 1.0 | 2.576 | 8.22 |
| 0.1 | 3.291 | 10.35 |
| 0.01 | 3.890 | 11.80 |
| 0.001 | 4.417 | 12.90 |
| 0.0001 | 4.892 | 13.79 |

The other source of noise comes from the power supplies. Looking at Figure 12 note that the power supply rejection ratio (PSRR) is $115 \mathrm{~dB}(1.8 \mu \mathrm{~V} / \mathrm{V})$ out to 300 Hz . For example a power supply which had 1 volt (peak-to-peak) ripple would only produce $1.8 \mu \mathrm{~V}$ peak-to-peak "noise." Thus it becomes obvious that the total noise performance of the OPO6 is indeed outstanding.


Figure 12. PSRR vs Frequency

## CONCLUSION

The combination of $\pm 30 \mathrm{~V}$ input overvoltage protection, gain of 1 million, low noise, low drift and external compensation allow operation of the OPO6 op amp as a low-level comparator. Low-level performance is unsurpassed by any presently available comparator.

## BIBLIOGRAPHY

1. Bennett, W. R., "Electrical Noise," McGraw-Hill, New York, 1960, page 44.

## APPLICATION NOTE 27

Four ICs are used in this design to give positive or negative peak detection and reset levels over $a \pm 10 \mathrm{~V}$ range. A precision voltage comparator, a sample-and-hold amplifier, an opencollector exclusive-OR gate package, and a quad analog switch used as two SPDT switches are the principal components required.

## BLOCK DIAGRAM

Figure 1 shows the basic circuit and the 4 modes of operation. A comparator continuously examines the difference between the present analog input voltage and a voltage peak held by the sample and hold (S/H) amplifier. If the present value exceeds the held value, the $\mathrm{S} / \mathrm{H}$ is placed in the "Track" condition and acquires a new peak value returning to a "Hold" condition when coincidence is reached. The comparator's output is inverted or non-inverted depending on the polarity selected by POS/ $\overline{N E G}$ SELECT. This same TTL control signal connects the appropriate voltage-


Figure 1. Programmable Peak Detector Block Diagram
programmed reset voltage to the $\mathrm{S} / \mathrm{H}$ input during the RESET modes. In RESET the S/H is forced to a "Track" condition by the PEAK DETECT/RESET SELECT digital input. Figure 2 shows typical waveforms.


Figure 2. Programmable Peak Detector Waveforms

## DETAILED CIRCUIT DESCRIPTION

In Figure 3, the SMP-11FY S/H is specified for three reasons: low cost, 2.5 mV (Maximum) zero-scale error, and its $10 \mathrm{~V} / \mu \mathrm{s}$ slew rate. Together with the CMP-01CJ precision voltage comparator, system unadjusted DC accuracy is within 5 mV at zero-scale and 10 mV at full-scale. Comparator input overvoltage protection resistors and diodes are required as shown.

A SW-01 Quad Analog Switch connected at 2 SPDT switches connects the proper analog inputs to the S/H during the 4 modes of operation. 200 ohm current-limiting resistors are used as recommended by the switch manufacturer. Logic drive to the switch is provided by $1 / 2$ of a SN74LS 136 quad exclusive-OR gate used as 2 inverters.

Bypassing as shown is strongly recommended $-0.1 \mu \mathrm{~F}$ ceramic dieletric capacitors for the comparator and the S/H, plus $10 \mu \mathrm{~F}$ solid tantalum bypass capacitors physically close to the $\mathrm{S} / \mathrm{H}$. In addition the use of a ground plane is recommended to minimize ground path resistances. A $0.01 \mu \mathrm{~F}$ hold capacitor is used to minimize overshoot when tracking high frequency analog inputs.


Figure 3. Programmable Peak Detector Complete Schematic

Precision Monolithics Inc.

## APPLICATION NOTE 28

The DAC-86*, with its 12-bit linear equivalent dynamic range capability in a 7-bit + sign format, has opened up new applications possibilities in data conversion and related areas of signal processing. Like multiplying D/A predecessors as the DAC-08, it has logic programmability, wide linear range reference operation, wide voltage compliance, and true current source outputs. In addition it has sign control and multiplex output options.

These features, combined with the exponential coding, make the DAC-86 a very useful design block for audio systems, where decibel weighted scaling is often the rule. Such applications are generally characterized by accuracy relative to reading, rather than full scale, and it is for such uses that the DAC-86 is intended.
This application note discusses the multiplying and control characteristics of the DAC-86 with regard to AC inputs in some detail, as an aid to optimization of high performance digitally-controlled gain circuits. These and other different types of audio circuits are illustrated, with wide ranges of applicability. Not discussed in this note are basic details of DAC-86 operation; for these, the data sheet may be consulted.

## DAC-86 REFERENCE MODULATION CONSIDERATIONS

For use as a multiplying D/A converter with a modulated (AC) reference, the DAC-86 is an attractive device for two


Figure 1. Low Input Impedance Connection
basic reasons - its wide control dynamic range capability, and the fidelity of the reference channel in audio performance terms. The device is capable of either 72 or 78 dB control ranges with quasi-exponential coding (dB scaled), and noise and distortion components are on the order of $0.01 \%$ of full scale.
Modulation of the reference channel can be accomplished in either of two basic ways, shown in Figures 1 and 2. Method (a) is a low input impedance method, with an input impedance equal to $R_{I_{N}}$; to scale $I_{I_{N}}$ to a value less than $V_{\text {REF }} / R_{\text {REF }}$, the DC current in $R_{\text {REF }}$. Method (b) is a high impedance connection, analogous to an op amp voltage follower. This mode has less inherent freedom of operation, because of the lack of independence between AC and DC current inputs and the practical common mode restrictions of the reference inputs. Basic design equations for both methods are shown. Method (a) is fairly straightforward, but method (b) requires some comment.
For small AC voltage inputs using method (b), it may not be possible to achieve high percentages of reference modulation with a single resistor, such as $R_{\text {REF }}$. For such cases an additional resistor $\left(\mathrm{R}_{\mathrm{x}}\right)$ can be used, chosen for the desired equivalent impedance at the (+) input. The AC term of $\mathrm{I}_{\text {REF }}$ will be equal to $V_{I N}$ divided by the parallel resistance of $R_{\text {REF }}$ and $R_{x}$.


Figure 2. High Input Impedance Connection

[^2]
## MULTIPLYING PERFORMANCE AND DISTORTION

While the DAC-86's reference channel performance is generally quite good, it can vary, dependent upon the percent of modulation, the method used, and relative impedances. Typical data is shown in Figure 4, which was taken in the test circuit of Figure 3.


Figure 3. Reference Linearity Test Circuit

Figure 3 is a test circuit which operates the DAC-86 at a full scale current output of 2.5 mA (fixed for test purposes), into a current-to-voltage converter using a high slew rate op amp, the OP-01. This minimizes error contributions due to DAC-86 output compliance and linearity at voltage dynamic range extremes. The method of reference modulation can be varied between (a) and (b) for modulator levels to more than $85 \%$ of $I_{\text {REF's }}$ DC level. The results are shown in Figure 4.


Figure 4. Total Harmonic Distortion vs Frequency

Curve numbers 1, 2 and 3 are for method (a) with 7VRMS output level and two different $R_{\text {IN }}$ values. For these two curves, it can be noted in the region of 1 to 20 kHz the $20 \mathrm{k} \Omega \mathrm{R}_{\text {IN }}$ value gives better performance because of the higher loop gain it permits in the reference channel op amp. For both of these conditions, slew limiting of the DAC-86 is reached at 30 kHz . Curve 3 shows data for the (a) method, but using a $20 \mathrm{k} \Omega \mathrm{R}_{\text {IN }}$ and an output level of 3.5 V . Slew limiting is pushed out to 60 kHz , and below 15 kHz THD is $0.01 \%$ or less. This curve represents close to full realization of DAC-86 performance potential.
Curve 4 shows performance for method (b) with a 3.5VRMS input, and output level THD is higher than method (a) for comparable level conditions because of reference channel common mode nonlinearities. Maximum input level for method (b) and the conditions shown is $\pm 5 \mathrm{~V}$ (3.5VRMS).


Figure 5. Basic Exponential Control Characteristic Two Quadrant Multiplier

From the above, it can be seen that reference modulation method (a) is preferred from a linearity standpoint, and linearity can generally be optimized by maintaining $R_{I_{N}}$ (or $R_{x}$ ) high in value, and also by using low percentages of modulation, where possible. Output modulation levels and signal frequencies should be used such that slew limiting is avoided in both the DAC-86 and subsequent amplifier as slew induced distortion (SID) can be troublesome in audio circuits $(2,3)$. The DAC-86's typical reference current slew rate is $0.25 \mathrm{~mA} / \mu \mathrm{s}$; this is equivalent to $1.25 \mathrm{~V} / \mu \mathrm{s}$ when operating into a $5 \mathrm{k} \Omega$ load.

## DAC-86 GAIN CONTROL CIRCUITS

As an audio gain control, the DAC-86 is highly advantageous, because its audio signal level control is an exponential, or decibel weighted control law characteristic. Such a performance characteristic matches the natural human ear loudness sensitivity and provides greater useful dynamic range from a given device, as opposed to more common linear control scaling. The DAC-86's exponential coding and two quadrant multiplying capability allow it to perform the audio control level function with a control law accuracy of 1 dB or less, over a 50 dB or more gain range, with a total control span of 72 or 78 dB , and a nominal 0.3 to $0.15 \mathrm{~dB} /$ step gain resolution. The 8-bit word control input is readily interfaced with standard TTL compatible microprocessor buss systems; thus the device is a natural interface control element.
Figure 5 shows a DAC- 86 gain control circuit to illustrate the basic operation. In this circuit reference modulation method (a) is used, and the input is scaled for a +5 V max level by R2. Reference current is $270 \mu \mathrm{~A}$, as determined by R1 and the reference voltage. Full scale (DC) output current for the circuit is 1 mA ; thus R3 is chosen to bias A2's output to +5 V .


Figure 6. DAC-86 Decode Output Attenuation Characteristics Step Difference (dB) vs Relative Step Number

Signal output swing is $\pm 5 \mathrm{~V}$ maximum, for full (all 1's) gain. The circuit can be used for either 78 or 72 dB range control. By use of the E/D input pin as the LSB, it achieves a 78 dB control range with 8 bits of control. With the E/D pin grounded range is 72 dB with 7 control bits.
Figures 6 and 7 illustrate the control characteristic of the DAC-86 for these two modes of operation. This data shows the relative step differences in dB over the range of control which each form of the circuit possesses. Figure 6 shows the entire characteristic of the decode output ( 72 dB range) circuit. As can be noted, over the first 50 dB of range the change is close to $0.3 \mathrm{~dB} / \mathrm{step}$, varying within each chord and more gradually from chord to chord. Note that the step size is maintained quite low up to chord 0 , or over about 50 dB of range. Because of the greater dynamic range implicit to the decode/encode mode of use ( 78 dB ) only the salient portions of this characteristic are shown in Figure 7. Each chord has 16 steps which encompass 6dB of range with a lower nominal resolution, $0.15 \mathrm{~dB} /$ step. As can be noted from chords 7 and 6 , the general error pattern is similar, but more gradual. The 1 dB step limit for this circuit does not occur until chord 0 at a level corresponding to 59 dB of control range.
Either of these basic operating options can be attractive for a control, as well as many other uses, because of the high dynamic range with relatively low control resolution.
An inherent disadvantage of the circuit of Figure 5 is the fact that the desired AC output rides atop a DC level, which varies with code changes. Although the static DC can be blocked with a coupling capacitor such as $\mathrm{C}_{\mathrm{O}}$, large and/or rapid gain changes will produce annoying output transients, which can be as high as $1 / 2$ full scale. Generally, such a behavior is not tolerable in an active audio channel for quality use, so a means of suppression is described next: "Clickless" Attenuator/Amplifier (5).


Figure 7. DAC-86 Decode/Encode Output Attenuation Characteristics Step Difference (dB) vs Relative Step Number


Figure 8. "Clickless" Attenuator/Amplifier

## "CLICKLESS" ATTENUATOR

The "Clickless" attenuator circuit of Figure 8 is optimized for the audio level control function, as it features transient-free gain-change operation. This circuit utilizes two DAC-86s operating differentially, to minimize the gain change transient. Consequently it may be completely DC-coupled from input to output with differential signal inputs as well.
Signal handling capability is up to $\pm 10 \mathrm{~V}$ at either input and output, and distortion is quite low, generally $0.02 \%$ or less over much of the audio range, and independent of programmed gain state. $\mathrm{S} / \mathrm{N}$ is 80 dB or better, referred to 1 V out. Overall performance is to some extent governed by the output op amp used, and the indicated types are suggested for cost/performance optimization. Lowest high level, high frequency distortion and minimum SID effects will be realized with high slew rate devices ( $5 \mathrm{~V} \mu$ s or more), such as the feedforward type OP-01 (2,3,4). For lower ouput levels, lower slew rate devices such as the OP-09 and OP-11 types can be used, with packaging advantages. The signal inputs may be used either singly or differentially, as may be desired. Distortion is comparably low through either input, as is demonstrated by Figure 9. This graph, a curve of 1 kHz THD versus output level, is also an indicator of noise performance. Below 1V, performance is largely limited by noise and an $\mathrm{S} / \mathrm{N}$ ratio of
better than 80 dB is implied by this data. Small signal bandwidth of the circuit can be adjusted by means of C 3 ; forthe value shown bandwidth is approximately 100 kHz .
With circuit values as shown in the figure, the maximum (all 1 's) gain is unity ( 0 dB ) from either input to the output, while


Figure 9. DAC-86 "Clickless" Attenuator 1kHz THD vs Output Level (All 1's) Unity Gain


Figure 10. Sign + 3 Magnitude "Clickless" Attenuator/Amplifier
differential input to output gain is +6 dB . Overall gain may be scaled by adjustment of R7, if necessary, yielding maximum gains either above or less than unity. Although a 78dB control range configuration is shown, the circuit may also


Figure 11. Peak-Reading VU Indicator Block Diagram
be operated for a 72 dB range, as shown in Figure 5. For best results the indicated pairs of resistors should be matched.

## SIGN + MAGNITUDE "CLICKLESS" ATTENUATOR/AMPLIFIER

Not only is the circuit of Figure 8 highly useful in its basic form, it can also be easily adapted into other useful variations. One of these, a sign + magnitude clickless attenuator, is shown in Figure 10.
This circuit is essentially the same as Figure 8, except that the previously unused $\mathrm{I}_{\mathrm{OE}}(-)$ and $\mathrm{I}_{\mathrm{OD}}(-)$ outputs are lifted from ground, and cross connected to the opposite summing amplifier. With the sign input high, the circuit operates like Figure 8; with the sign input low the output phase is reversed. The circuit is useful as a programmed rectifier or absolute value amplifier with exponential gain control.

## PEAK READING VU INDICATOR (6)

A very interesting audio application where the DAC-86's exponential coding is used to good advantage is a peak reading LED VU indicator, with logarithmic weighting. With the DAC-86's exponential coding, this allows log "thermometer" type lamp displays to be easily and accurately implemented. The block diagram of the system is shown in Figure

11, and the detailed schematic in Figure 12. Input audio is converted by the DAC-86, CMP-01 and 2502 SA A/D, after being sampled by the sample and hold. The A/D is clocked at a 500 kHz rate, and completes a conversion every $18 \mu \mathrm{~s}$, sufficiently fast to track audio range signals.
The converted data appearing at the SAR outputs is in log form, since the DAC-86 has an exponential characteristic, and is within a feedback path. The four most significant magnitude bits drive a 1 of 8 decoder, which is enabled by the MSB. The resulting 8 classified levels are separated by 3 dB increments, and drive an 8 -bit R-S latch. This latch is updated every 25 ms by the 40 Hz display multiplex clock. Table 1

Table 1. Display Levels

| INDICATION | INPUT VOLTAGE RANGE (RMS) |
| :---: | :---: |
| +3 dB | $2.7<V_{I N}$ |
| 0 dB | $1.8<V_{I N} \leq 2.7$ |
| -3 dB | $1.4<V_{V_{N}} \leq 1.8$ |
| -6 dB | $0.9<V_{V_{N}} \leq 1.4$ |
| -9 dB | $0.8<V_{\text {IN }} \leq 0.9$ |
| -12 dB | $0.4<V_{\text {IN }} \leq 0.7$ |
| -15 dB | $0.3<V_{\text {IN }} \leq 0.4$ |
| -18 dB | $0.2<V_{\text {IN }} \leq 0.3$ |
| NONE | $0 \leq V_{\text {IN }} \leq 0.2$ |



Figure 12. Peak-Reading VU Indicator Complete Schematic
summarizes the input levels associated with the respective dB levels. As can noted, 0 dB corresponds to $2.15 \mathrm{~V}_{\text {RMs }}$. These levels can be scaled upward or downward if desired, by configuring the S/H for gain, or by adding an input attenuator. Greater range, resolution, and more display levels can be realized by adding additional decode logic. Since the DAC-86's resolution and accuracy for the upper portion of the dynamic range is a fraction of a dB (see Figure 6), the possibilities for expansion are considerable.

## REFERENCES

1. J. A. Schoeff' "A Monolithic Companding D/A Converter," ISSCC Digest, February 1977, p. 58.
2. W. G. Jung; M. L. Stephens; C. C. Todd, "Slewing Induced Distortion Audio Amplifiers" article series, The Audio Amateur, February 1977.
3. W. G. Jung; M. L. Stephens; C. C. Todd, "Slewing Induced Distortion and Its Effect on Audio Amplifier Performance - With Correlated Measurement/Listening Results," Audio Engineering Society Preprint \#1252, May 1977.
4. W. G. Jung, "Application Considerations for IC Data Converters Useful in Audio Signal Processing," Journal of the Audio Engineering Society, Volume 25 \#12, December 1977.
5. W. G. Jung, "Clickless Digital Audio Attenuator/Amplifier," EE Times COMDAC ${ }^{\circledR}$ Contest Entry, December 1976.
6. R. C. Moore, "Peak Reading VU Indicator," EE Times COMDAC ${ }^{\circledR}{ }^{\circledR}$ Contest Entry, December 1976.
7. "COMDAC ${ }^{\circledR}$ Applications Collection," Precision Monolithics Inc., February 1978.

## APPLICATION NOTE 31

## INTRODUCTION

This Application Note describes a low cost, high speed Successive Approximation Register (SAR) design for use with 24 -channel or 32-channel encoders. It is implemented with standard MSI functions which are available in several processes: $T^{2}$ L, Low Power Schottky, CMOS, etc. The system is optimized for use with PMI COMDAC® DAC-86/89 D/A converter in conjunction with the CMP-01 precision voltage comparator and REF-01 voltage reference. This design offers a low-cost alternative to the 2502 LSI SAR by sharing a common system timing circuit over all the encoders (usually 2 or 3 ) used in a 24 or 32 channel system.

First, the traditional encoding procedure using the 2502 LSI SAR is explained. Next, the improved method described here will be discussed and compared with the 2502 method.

## TRADITIONAL ENCODING METHOD

An encoding sequence begins with the sign bit comparison and decision. During this time the comparator is a polarity detector only. The Encode/Decode (E/D) input is held at a logic " 0 ". Therefore, no current flows into the encode outputs, and the comparator is effectively disconnected from the DAC. Once the input polarity has been determined, the E/D input is changed to a logic " 1 ", allow. ing current to flow into $\mathrm{I}_{\mathrm{OE}}(+)$ or $\mathrm{l}_{\mathrm{OE}}(-)$ depending upon the sign bit answer.


For positive inputs, current flows into $\mathrm{IOE}_{\mathrm{O}}(+)$ through $\mathrm{R}_{1}$, and the comparator's output will be entered as the answer for each successive decision. For negative inputs current flows into $\mathrm{I}_{\mathrm{OE}}(-)$ through $\mathrm{R}_{2}$, developing a negative voltage which is compared with the analog input. An exclusive-OR gate inverts the comparator output during negative trials to maintain the proper logic coding, all ones for full scale and all zeros for zero scale. However, the exclusive-OR gate must not invert the signal during the sign bit decision, hence the need for the second exclusive-OR gate and the additional D flip flop in the 2502 LSI SAR encoder.

The successive removal technique requires the first decision to be made at the code 01111111, sequentially turning off all bits until all decisions have been made.
Traditional encoding systems begin the encode cycle by setting the binary input at 01111111 . This is because LSI SARs are not designed to accommodate a DAC that is implemented in a sign-magnitude configuration.

## IMPROVED ENCODING METHOD

For the sign-magnitude configuration such as the COMDAC® DAC-86/89 system, the initial setting of 10111111 performed by the SAR described here allows the DAC to settle for one additional clock cycle and requires no logic circuitry to prevent the exclusive-OR gate from inverting during the sign bit trial. The theory of operation follows.


Figure 2. Eight-Channel Encoder Using LSI SAR


Figure 3. Successive Approximation Register

The start conversion pulse $\overline{\mathrm{S}}$ occurs just before positivegoing clock edge $\mathrm{C}_{\mathrm{S}}^{-}$as shown on the SAR waveforms. The 74164 shift register will have all Q outputs at the 1.0 level so long as the circuit has been operating for eight or more clock pulses. With $\overline{\mathrm{S}}$ high the OR gate will continue to input a logic one into the shift register on every pulse. With all inputs at logic one the 7430 eight input NAND gate will have a zero output, thus the $\overline{\mathrm{S}}$ signal going low will cause the next clock pulse $\mathrm{C}_{\bar{S}}$ to clock a zero into the shift register output $Q_{S B}$ which becomes the leading edge of negative-going pulse $\bar{E}_{\text {SB }}$. Now one input lead to the 7430 is a zero and the output of the NAND gate goes to logic one. The zero propagates down the shift register appearing on outputs $Q_{S B}$ to $Q_{7}$ in succession, keeping the NAND gate output at logic one. Because of the OR gate this logic one is clocked repeatedly into the shift register outputs from $Q_{S B}$ to $Q_{7}$. The cycle will not repeat if $\overline{\mathrm{S}}$ is not held low for longer than 8 clock cycles; however, the actual duration of the $\overline{\mathrm{S}}$ pulse is not important so long as it does not cause the circuit to recycle. The $S$ pulse need not be synchronized with the clock. $\overline{\mathrm{C}}_{\mathrm{C}}$ stays high for 8 clock cycles.


Figure 4. Eight-Channel Encoder with Improved Design SAR


Figure 5. SAR Waveforms

As $E_{S B}$ goes to zero it resets $F F_{1}$ and sets $F F_{2}$ through $F F_{7}$. When the circuit is used with the encoder circuit shown here, $\bar{E}_{S B}$ is used to keep the DAC in the decode mode for the duration of $\bar{E}_{S B} . \bar{T}_{S B}$, which is logically $\bar{E}+\bar{C}_{P}$, occurs at the leading edge of $E_{S B}$ and sets $F F_{S B}$ to $S B=1$. Thus, on the first clock edge after $\overline{\mathrm{S}}$ goes low the SAR is set to 10111111. The trailing edge of $\bar{E}_{S B}$ is used as a clock for FF ${ }_{S B}$ so that the comparator output, which represents the sign bit so long as the DAC is being held in the decode mode, is clocked into $F F_{S B}$. The $\bar{Q}$ output of $F F_{S B}$ becomes the SB signal which drives the control input of the exclusive-OR gate.
By forcing this signal to a zero during the Sign Bit trial the exclusive-OR gate is in the proper non-invert mode while the sign bit is generated. $\overline{\mathrm{E}}_{1}$ goes low just as $\overline{\mathrm{E}}_{\text {SB }}$ goes high. No $\bar{T}_{1}$ signal is needed since $\mathrm{FF}_{1}$ was set low during the initial setting. The rising edge of $\bar{E}_{\text {SB }}$ puts the DAC-86/89 back into the encode mode. The DAC internal circuit has been settling to the X0111111 magnitude output since the first clock after $\bar{S}$ went low, so the rising edge of $\bar{E}_{1}$ will clock the most significant bit of the quantized signal into $E F_{1}$. The remainder of the conversion proceeds as follows: $\bar{T}_{2}$ resets $F F_{2}$ and the rising edge of $\bar{E}_{2}$ clocks the second most significant bit into $\mathrm{FF}_{2} . \bar{T}_{3}$ resets $\mathrm{FF}_{3}$ and the rising edge of $\bar{E}_{3}$ clocks the second most significant bit into $\mathrm{FF}_{3}$ and so on through $\overline{\mathrm{T}}_{7}$ and $\overline{\mathrm{E}}_{7}$.

## $E_{S B}$ BUFFERS

The implementation of this SAR requires a package count of 4 for the system timing which can then be shared over 3 channel registers, provided the $\bar{E}_{S B}$ buffers are properly used to prevent excessive fan-out on the $\bar{E}_{S B}$ line.

## CONCLUSION

A low cost, alternative method of successive approximation register design has been shown which is optimized for use with multi-channel encoders for PCM systems.


Figure 6. Improved Eight-Channel Encoder Complete Schematic

## INTRODUCTION

In addition to normal operation (+/- supplies), the PMI family of JFET multiplexers (MUX-08/88, MUX-24, MUX-16, and MUX-28) performs quite well in single supply systems. This Application Note explains single supply operation as it applies to JFET and CMOS multiplexers. Common requirements are in battery-operated systems and in microprocessorbased, single supply data acquisition systems. JFET and CMOS devices are compared for $R_{\text {ON }}$ variation versus power supply voltage $\left(V_{S}\right)$, then settling times.

## CONNECTIONS FOR SINGLE SUPPLY OPERATION

Figure 1 shows single supply connections for the entire PMI JFET multiplexer family. Each multiplexer handles 0 to +10 V signals with a +15 V supply. The signal range is conservatively rated to be $\left(V_{S}-4 V\right)$ as a maximum, and zero volt as a minimum.


Figure 1. JFET Multiplexer Single Supply Connections

## JFET VARIATION OF R ON WITH V $\mathbf{V}_{\mathbf{S}}$ (MUX-08)

Figure 2 shows the test circuit and defines the test conditions (MUX-08). Figure 3 shows the performance of a MUX-08 driving a $1 \mathrm{k} \Omega$ load. The positive voltage should be 1.10 V and the negative voltage should be -0.4 V . The reason for the output voltages being less (magnitude) than the above is due to the $R_{\text {ON }}$ of the multiplexer switches. Curves 1 and 2 show that $R_{\text {ON }}$ does not vary as $\mathrm{V}_{\mathrm{S}}$ varies from +5 V to +15 V .


Figure 2. Test Circuit


Figure 3. JFET Variation of $\mathbf{R}_{\mathrm{ON}}$ with $\mathbf{V}_{\mathbf{S}}$

## CMOS VARIATION OF R ${ }_{\text {ON }}$ WITH $V_{S}$ (508 Pin-Compatible Device)

The CMOS multiplexer (connected as shown in Figure 4) does show a variation in $R_{O N}$ as $V_{S}$ is varied from +6 V to +15 V . This is evidenced by the curves shown in Figure 5. Note that while the positive peak voltages in Figure 3 are the same for both curves, the peaks differ in Figure 5.
One very important consideration when choosing a multiplexer is the nonlinearity (or distortion) introduced by the switch when it is ON. What is important is the change in $\mathrm{R}_{\mathrm{ON}}$ which occurs because of external variations such as power supplies. In particular, the variation in $R_{\mathrm{ON}}$ shown in Figure 3 is 148 ohms. The $R_{O N}$ at $V_{S}=+6 V$ is 1000 ohms, while its value at $V_{S}=+15 \mathrm{~V}$ is only 852 ohms. A change of 148 ohms represents a $1.48 \%$ error if the load resistor is 10,000 ohms. In battery-operated systems (which is what a lot of single supply applications are), distortion due to power supply variations is generally not acceptable.


Figure 4. Test Circuit


Figure 5. CMOS Variation of $\mathbf{R}_{\text {ON }}$ with $\mathbf{V}_{\mathbf{S}}$

## CMOS vs JFET - EFFECT OF R ON ON SETTLING TIME

Figure 6 defines the test conditions used for the JFET and CMOS multiplexer curves shown in Figure 7. In this case, $R_{L}$ is large enough so that the output voltages will reach the input voltage levels. Note that MUX-08 does just that, while the CMOS multiplexer does not reach the final value.
The problem is settling time, and occurs because the $R_{\text {ON }}$ of the CMOS device is considerably larger than the MUX-08 (852 ohms as opposed to 250 ohms ). A final note concerns the fact that the multiplexers are switching signals at 400 mV more negative than the negative supply voltage without appreciable distortion. In no circumstances should the input exceed one diode voltage below the negative supply voltage.


Figure 6. Test Circuit


Figure 7. CMOS vs JFET Settling Time (Unloaded Output Voltage)

## CONCLUSION

The information presented has shown how JFET multiplexers handle analog inputs in single supply systems, with $R_{\text {ON }}$ independent of power supply variations, and with fast settling time.

APPLICATION NOTE 35

## INTRODUCTION

One of the most troublesome errors in analog multiplexers is crosstalk. Various schemes have been devised to reduce its effects. One designer will terminate the multiplexer in a $10 \mathrm{k} \Omega$ resistive impedance. Another will short the multiplexer node to ground between address changes with an analog switch. A third engineer will terminate the multiplexer node in $1 \mathrm{M} \Omega$ because he doesn't want to live with the attenuation which comes about with any lower impedance. What is confounding about these three situations is that the solution is correct in each case. THE CORRECT SOLUTION IS DICTATED BY THE APPLICATION.

To understand why the solution is application dependent, it is necessary to dig rather deeply into what crosstalk really is. When this is done, crosstalk is found to have not one, but three components in a multiplexer. To differentiate the components one from the other, it is convenient to give them names:

1. Static crosstalk (CT)
2. Dynamic crosstalk (DCT)
3. Adjacent Channel crosstalk (ACCT)

This application note explains the three crosstalk components qualitatively and quantitatively. The qualitative discussion tells what component(s) should be considered in various applications. The quantitative discussion uses both theoretical and empirical information to arrive at conclusions about what performance should be expected.

## STATIC CROSSTALK (CT)

To introduce the concept of crosstalk, Figure 1 is helpful. A basic analog switch may be constructed with a FET (JFET or CMOS) and a suitable driver which switches it OFF and ON, as shown in Figure 1a. The equivalent circuit, as shown in Figure 1b, models the analog switch such that when the ideal switch (SW) is closed, the switch has an ON resistance $\mathrm{R}_{\text {ON }}$. When SW is open, the OFF impedance is determined by $\mathrm{C}_{\mathrm{EQ}}$. A two-channel multiplexer circuit, made up of two analog switches connected as shown in Figure 1c, shows how signals from one channel can be coupled into the other channel. Theoretically, $V_{\text {OUt }}$ consists of $e_{1}$ modified by the resistor divider formed by $R_{O N 1}$ and $R_{L}$ (assumes reactance of $C_{L}$ is $\gg$ $\left.R_{L}\right)$. However, the capacitance of switch number two ( $C_{E Q 2}$ ) does couple some portion of $e_{2}$ into $V_{\text {OUT }}$. This is the simplest example of crosstalk.

The model which explains static crosstalk is relatively simple and may be derived from the OFF isolation model. Figure 2a shows the OFF isolation model as capacitive coupling from the input to the output of an OFF switch. This condition may be duplicated in Figure 1c by opening $\mathrm{SW}_{1}$ and setting $\mathrm{e}_{2}=0$. Coupling from input to output is accomplished through $\mathrm{C}_{\mathrm{EQ}}$,
(a) FET ANALOG SWITCH + DRIVER

(b) ANALOG SWITCH EQUIVALENT CIRCUIT

(c) 2-CHANNEL MULTIPLEXER


Figure 1. Essentials of an Analog Multiplexer
and this parameter may be computed from measurements of $\mathrm{V}_{\mathrm{IN}}, \mathrm{V}_{\mathrm{OUT}}$, and frequency. In the case of static crosstalk, $C_{E Q}$ is shown coupling into a parallel combination of $R_{O N}$ with $R_{L}$ and $C_{L}$ (Figure $2 b$ ). The two channel multiplexer shown in Figure 1c reduces to the circuit in Figure 2b, where $e_{1}=0, e_{2}=V_{I N}$, and $C_{E Q}$ is the coupling capacitance from $e_{2}$ to Vout.

Since $R_{L}$ is generally $10 k \Omega$ or more, and typical analog switches are less than $1 \mathrm{k} \Omega$, static crosstalk is much smaller than OFF isolation. The crosstalk and OFF isolation numbers quoted on analog multiplexer data sheets are derived from the models shown in Figure 2. Unfortunately the one component of crosstalk specified is the least troublesome of the three. However the crosstalk figures on data sheets will alert the designer to those devices which absolutely will not satisfy his requirements.

There are applications where the static crosstalk specification given on data sheets is adequate. When the multiplexer is being used as a one-of-many switch, and is not being cycled through all channels on an automatic basis, then the static crosstalk component will give accurate prediction of the actual performance. Examples of such applications are:

1. Audio/Video Selector Switch
2. Programmable Gain Amplifier
3. Programmable Power Supply
(a) OFF ISOLATION EQUIVALENT CIRCUIT


The proportionate amount of a high frequency analog input signal which is coupled through the channel of an "OFF" device. This feedthrough is transmitted through $\mathrm{C}_{\text {DS(OFF) }}$ to a load comprised of $C_{D(O F F)}$ in parallel with an external load. Isolation generally decreases by 6dB/octave with increasing frequency.
(b) STATIC CROSSTALK EQUIVALENT CIRCUIT


The proportionate amount of cross-coupling from an "OFF" analog input channel to the output of another "ON" output channel.

## Figure 2. Model for Static Crosstalk

## DYNAMIC CROSSTALK (DCT)

The dynamic crosstalk model can be derived from Figure 3. The switch SW ${ }_{1}$ represents one condition on the multiplexer node ( $\mathrm{SW}_{1}$ is open). Actually $\mathrm{SW}_{1}$ is continually switching between OFF and ON. This is represented in Figure 3b. In order to reduce crosstalk, multiplexers are designed to have break-before-make switching so that no two channels are addressed at the same time. The finite open time of $\mathrm{SW}_{1}$ (shown in Figure 3b) represents the break-before-make action. There are two "open" conditions on the multiplexer node per cycle of the clock; thus the equivalent nodal resistance ( $\mathrm{R}_{\mathrm{EQ}}$ ) may be computed as given in Figure 3b. Table I shows some typical values of static and dynamic crosstalk. Static crosstalk values are given in lines 1 and 12. There is a change in crosstalk as the clock frequency ( $\mathrm{f}_{\text {cLK }}$ ) is varied. Starting at line 4 notice the variation in crosstalk as $R_{L}$ is varied from $10 k \Omega$ to $100 \mathrm{k} \Omega$ while $f_{C L K}$ remains constant at 100 kHz . While Table I yields some theoretical values which give insight into the operation of dynamic crosstalk, a working multiplexer will have different values of $\mathrm{f}_{\mathrm{CLK}}$ with respect to the maximum value of $\mathrm{f}_{\text {SIG }}$. The real world situation will be analyzed in a later section of this paper.
Examples of multiplexer applications which are dynamic in nature are:

1. Industrial Process Control
2. Telephony
3. Data Acquisition Systems
4. Telemetry

Each one of the above applications are a form of Time Division Multiplexing. In other words, these are sampled-data
(a) DYNAMIC CROSSTALK EQUIVALENT CIRCUIT


NOTE: SWI is a time dependent switch. Its characteristic is shown in Figure 3b.
(b)

$T \equiv$ Period of address clock
$T_{B R K} \equiv$ Break-Before-Make Time
If $R_{L} \gg R_{O N}, R_{E Q} \cong \frac{R_{O N}\left(T-2 T_{B R K}\right)+2 R_{L} T_{B R K}}{T}$

Figure 3. Model for Dynamic Crosstalk

Table 1. Computed Values of Static and Dynamic Crosstalk

| LINE NO. | $\begin{gathered} \mathbf{f}_{\text {SIG }} \\ \mathbf{H z} \end{gathered}$ | $\begin{gathered} \mathrm{f}_{\mathrm{CLK}} \\ \mathrm{~Hz} \end{gathered}$ | $\underset{\mu \mathrm{sec}}{\mathbf{T}}$ | $\mathrm{T}_{\text {BRK }}$ $\mu$ sec | $\begin{aligned} & \mathrm{R}_{\mathrm{ON}} \\ & \text { OHMS } \end{aligned}$ | $\begin{gathered} R_{\mathrm{L}} \\ \text { OHMS } \end{gathered}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{EQ}} \\ & \mathrm{OHMS} \end{aligned}$ | $\begin{gathered} \mathrm{C}_{\mathrm{EQ}} \\ \mathrm{pF} \end{gathered}$ | $\begin{gathered} \text { CROSS- } \\ \text { TALK } \\ \text { dB } \\ \hline \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 10K | 0 | - | 0.80 | 300 | 10K | 291 | 0.30 | 105 |
| 2 | 10K | 20K | 50 | 0.80 | 300 | 10K | 602 | 0.30 | 99 |
| 3 | 10K | 40K | 25 | 0.80 | 300 | 10K | 913 | 0.30 | 95 |
| 4 | 10K | 100K | 10 | 0.80 | 300 | 10K | 1845 | 0.30 | 89 |
| 5 | 10K | 100K | 10 | 0.80 | 300 | 20K | 3448 | 0.30 | 84 |
| 6 | 10K | 100K | 10 | 0.80 | 300 | 40K | 6650 | 0.30 | 78 |
| 7 | 10K | 100K | 10 | 0.80 | 300 | 100K | 16.25 K | 0.30 | 70 |
| 8 | 20K | 50K | 20 | 0.80 | 300 | 10K | 1068 | 0.30 | 88 |
| 9 | 20K | 50K | 20 | 0.80 | 300 | 20K | 1872 | 0.30 | 83 |
| 10 | 20K | 50K | 20 | 0.80 | 300 | 40K | 3474 | 0.30 | 78 |
| 11 | 20K | 50K | 20 | 0.80 | 300 | 100K | 8275 | 0.30 | 70 |
| 12 | 20K | 0 | - | 0.80 | 300 | 100K | 291 | 0.30 | 99 |

systems where each channel is being continuously sampled and the information for a given channel is contained in a given time slot. In these applications, the static crosstalk is almost meaningless, since the wrong choice of $R_{L}$ (or $f_{C L K}$ ) can be disastrous.

## ADJACENT CHANNEL CROSSTALK (ACCT)

Adjacent channel crosstalk is the most confusing component of crosstalk. In addition to its confusing nature, in some cases, it is the most dominant component. While both static and dynamic crosstalk are capacitive in nature, i.e., they vary with frequency at $6 \mathrm{~dB} /$ octave, the adjacent channel crosstalk is invariant with frequency. In other words, it is possible to have crosstalk when multiplexing DC signals such as the outputs of thermocouples, pressure transducers, etc. The parameters which must be dealt with are $R_{L}, C_{L}, R_{O N}$, and $f_{C L K}$. In addition, the break-before-make time ( $=\mathrm{T}_{\mathrm{BRK}}$ ) of the multiplexer is of importance. Before diving into the details of this component of crosstalk, it will be helpful to define what is meant by ACCT.
The term "adjacent" refers to time only. In other words, channel two is adjacent to channel one if channel two immediately follows channel one in time slots. Since the channel following is the "adjacent" channel, then channel one is not adjacent to channel two, but rather the other way around. Figure 4 illustrates the concept of adjacent channels. Assuming the multiplexer had, say, 1V on channel one, 2 V on channel two, etc., then the output would look like the curve labeled "channel addressed." What is important about the waveforms in Figure 4 is the way the adjacent channel (in time) is shown. Note that while channel two is adjacent to channel one, channel one is itself adjacent to channel eight.


Figure 4. Adjacent Channel Concept
The fact that information is "carried forward" from one channel to the next (in time) suggests a storage mechanism as causing ACCT. Thus the multiplexer nodal capacitance becomes the prime suspect. Figure 5 illustrates how information is carried forward from one channel to the next as the addresses are changed. The address code is shown in Figure 5a, while Figure 5b shows the theoretical multiplexer output. Note that the even numbered channels have zero volt on them, while the odd channels have their channel number in volts. This arrangement best illustrates how the


Figure 5. Adjacent Channel Crosstalk
information is transferred to the adjacent channel (as shown in Figure 5c). While the theoretical MUX output switches from channel three ( 3 volts) to channel four ( 0 volt) at the moment of the address change, note the delay in the actual MUX output caused by $T_{B R K}$. During this time the MUX node discharges along an RC curve determined by the load capacitance ( $C_{L}$ ), and the load resistance ( $R_{L}$ ). When the break-before-make time ( $T_{B R K}$ ) is over, channel four is turned ON and the RC product is suddenly reduced to $\mathrm{R}_{\mathrm{ON}} \mathrm{C}_{\mathrm{L}}$. A curve which details how this all takes place is shown in Figure 6. Before leaving Figure 5, the arrangement suggests a method of avoiding adjacent channel crosstalk. In other words, the alternate grounding of channels prevents channel one signals from reaching channel three... channel three from reaching channel five, etc.

The curve in Figure 6a shows a typical nodal discharge for a set of real world conditions. The curve is normalized and $\mathrm{T}_{\mathrm{BRK}}$ is chosen to be 900 nsec . An accepted method of measuring $T_{B R K}$ is from the $50 \%$ point of the channel which has been turned OFF to the $50 \%$ point of the channel which is being turned ON. This concept is illustrated in Figure 6b. In this case (Figure 6a) $\mathrm{T}_{\text {BRK }}$ is measured from the moment of the address change. While this is not totally correct, the agreement between theoretical and actual results is good enough to justify the simpler model which is derived. Since most designers are interested in crosstalk which is less than the resolution of the discharge curve, the ACCT vs. time graph gives crosstalk down to 90 dB . In other words, the ACCT is down 90 dB in less than $1.25 \mu \mathrm{sec}$.
Adjacent channel crosstalk is a problem in every application where dynamic crosstalk must be considered; however there are techniques to minimize its effects. A popular way to diminish adjacent channel crosstalk is to short the


Figure 6. Stored Charge Decay and Definition of $\mathrm{T}_{\mathrm{BRK}}$
multiplexer node to ground between address changes. Tnis requires an additional analog switch which should be fast and have low $\mathrm{R}_{\mathrm{ON}}$. An alternative approach to reducing adjacent channel crosstalk is to ground every other channel in a multiplexer. This technique was illustrated in Figure 5.

## MEASUREMENT OF STATIC CROSSTALK

Figures 7 and 8 give the element values for a typical PMI JFET MUX-08 on channel three. In the case shown, the OFF isolation was first measured and found to be 75 dB . With $\mathrm{R}_{\mathrm{L}}$ and $f_{S I G}$ known, then $C_{E Q}$ was calculated. Once $C_{E Q}$ is known, then $R_{E Q}$ may be calculated from the static crosstalk measurement made in Figure 8. $R_{E Q}$ is the parallel combination of $R_{L}$ and $R_{O N}$; thus it is possible to compute $R_{O N}$ and this value is also shown in Figure 8. The measurements thus far are relatively simple and only require a voltmeter which is capable of measuring signals which are 100 dB below the reference signal. On the other hand, the measurement of dynamic crosstalk is a bit more involved, and requires a more complex system.

## MEASUREMENT OF DYNAMIC CROSSTALK

The crosstalk measuring system shown in Figure 9 is to be used for measuring dynamic crosstalk. The signal from $M_{5}$ is fed into $M_{1}$ where it is multiplexed onto the OUT terminal.


Figure 7. Typical OFF Isolation Element Values


Figure 8. Typical Static Crosstalk Element Values
$M_{1}$ contains the multiplexer under test and a decoding circuit. The decoding circuit allows the selection of any two channels to be used as a two channel multiplexer. $\mathrm{M}_{2}$ is a high-speed buffer used for driving the IN terminal of $M_{3} . M_{3}$ contains a multiplexer operated in a demultiplexer mode, along with decoding circuitry to allow several combinations of two channel demultiplexing. The signal which appears on $S_{3 A}$ is fed through $M_{4}$ (high-speed buffer) to $M_{8}$ for spectrum analysis. In short, if no errors are introduced by the multi-plexer-demultiplexer system, the output should be the same as the input.
Since the system in Figure 9 is capable of measuring dynamic crosstalk, a good check of its performance is to repeat the static crosstalk measurements. $M_{3}$ is set to have IN connected to $S_{3 A}$ at all times. $M_{1}$ is set to have $S_{3}$ connected to OUT, and the signal thus measured is taken as the reference signal. Static crosstalk is measured by connecting $S_{1}$ (or $S_{8}$ ) to OUT, with $\mathrm{V}_{1 N}$ still applied to $\mathrm{S}_{3}$, and again measuring $V_{\text {OUT. }}$ The relative signal levels represent static crosstalk. This measuring technique was used to verify the accuracy of the system.
The measurement of dynamic crosstalk leaves $M_{3}$ exactly as in the static case. With $\mathrm{V}_{\mathrm{IN}}$ connected to $\mathrm{S}_{3}, \mathrm{M}_{1}$ is switched between $\mathrm{S}_{1}$ and $\mathrm{S}_{8}$. The signal frequency ( $\mathrm{f}_{\mathrm{SIG}}$ ) was 40 kHz and $f_{C L K}$ was 100 kHz (see Figure 10). From the crosstalk measured, the equivalent resistance $\left(R_{E Q}\right)$ is computed to be $1150 \Omega$ (see Figure 10a). To verify the validity of this measurement, $R_{E Q}$ was calculated using the formula in Figure 10c ( $T_{\text {BRK }}$ was measured separately). Since there is very good agreement between these two independently derived values, both the measurement technique and the dynamic crosstalk model are valid.


Figure 9. Dynamic Crosstalk Measuring System
(a) TYPICAL DYNAMIC CROSSTALK ELEMENT VALUES


NOTE: SWI is a time dependent switch. Its characteristic is shown in Figure 10c.
(b)

| SYSTEM DYNAMIC CROSSTALK |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {SIG }}$ | $\mathrm{f}_{\mathrm{CLK}}$ | $\mathrm{R}_{\mathrm{L}}$ | $\mathrm{R}_{\mathrm{EQ}}$ | DCT <br> $\left(\mathrm{C}_{\mathrm{EQ}}=0.13 \mathrm{pF}\right)$ | DCT <br> $\left(\mathrm{C}_{\mathrm{EQ}}=0.5 \mathrm{pF}\right)$ |
| Hz | HZ | $\Omega$ | $\Omega$ | dB | dB |
| 10 K | 100 K | 10 K | 1718 | 97.1 | 85.4 |
| 10 K | 100 K | 22 K | 3463 | 91.0 | 79.3 |
| 10 K | 100 K | 33 K | 5059 | 87.7 | 76.0 |
| 10 K | 100 K | 47 K | 7090 | 84.7 | 73.0 |
| 10 K | 100 K | 100 K | 14.78 K | 78.4 | 66.7 |

(c)

$\mathrm{T}=5 \mu \mathrm{~s}$
$\mathrm{T}_{\mathrm{BRK}}=725 \mathrm{~ns}$
$R_{E Q}=1089 \Omega$
$T \equiv$ Period of Address Clock
$T_{\text {BRK }} \equiv$ Break-Before-Make Time
If $R_{L} \geqslant R_{O N}, R_{E Q} \cong \frac{R_{O N}\left(T-2 T_{B R K}\left(+2 R_{L} T_{B R K}\right)\right.}{T}$

Figure 10. Computed Dynamic Crosstalk for Actual Multiplexer

The numbers shown in Figure 10 apply to the measurement system, but are unlikely in a real multiplexer. To satisfy sampling theory limitations, $f_{\text {SIG }}$ must be less than one-half the sampling frequency. Assuming $\mathrm{f}_{\mathrm{CLK}}=200 \mathrm{kHz}$ then each channel in a multiplexer is addressed for $5 \mu \mathrm{sec}$. This means that it takes $40 \mu \mathrm{sec}$ to sample all channels of an eight channel multiplexer. In other words, each channel is sampled at a 25 kHz rate. Thus the maximum value of $\mathrm{f}_{\text {SIG }}$ would be 12.5 kHz . Figure 10b gives values of dynamic crosstalk (DCT) which would be experienced if the values of $R_{O N}$ and $T_{B R K}$ shown in Figures 10a and 10b were used. The first DCT column lists the values for a $\mathrm{C}_{\mathrm{EQ}}$ of 0.13 pF (measured value of channel three). The second DCT column shows the perfor-
mance for $\mathrm{C}_{\mathrm{EQ}}=0.5 \mathrm{pF}$. The purpose for the second column is to point out how critical minimizing stray capacitance is to good crosstalk performance.

## MEASUREMENT OF ADJACENT CHANNEL CROSSTALK

The system shown in Figure 11 was used to measure adjacent channel crosstalk (ACCT). $M_{1}$ drives the address lines of the MUX system and the gating input of $M_{4}$. By setting the period of $M_{4}\left(T_{2}\right)$ to $10 \mu \mathrm{sec}$, the pulse rate out of $\mathrm{M}_{4}$ is controlled by the pulse rate of $\mathrm{M}_{1}(40 \mu \mathrm{sec})$ coming into the gate input of $M_{4}$. The output of $M_{4}$ is in the complement mode


Figure 11. Adjacent Channel Crosstalk Measuring System
because the control input to $M_{3}$ causes the S/H to HOLD when the input is high (1). Thus the sample period occurs during the time $P_{2} . M_{4}$ also can delay its pulse relative to the pulse out of $M_{1}$, thereby allowing measurements of crosstalk versus $t_{1}$ (start of the sample time). This information is valuable because in many systems, a sample/hold is used with a successive approximation ADC to encode the analog output of the MUX. As will be shown, the ACCT can be made negligible if a sufficient time elapses before going to the HOLD mode for encoding the data. Since "time is money," the term "sufficient time" becomes important.
The nature of sample/holds and the nature of spectrum analyzers can cause some apparent discrepancies in the data observed by this measurement system. It is important to note the spectrum analyzer "sees" the average of everything that is presented to its input terminals. While it is true the sample/hold holds the last value it "saw," the spectrum analyzer also looks at the signal present during the sample/hold's sample time. Thus the equation which expresses the signal level present as a function of time must also account for the true averaging of the spectrum analyzer. Figure 12 shows the equations (12c) and the definitions of the terms used in the equations (12a and 12b). The term $N_{O}$ is the relative signal level which the spectrum analyzer measures. If the model of the signal decay shown in Figure 12a is the correct one to explain the ACCT, then the computed value of $\mathrm{N}_{\mathrm{O}}$ should correspond to the measured values. As will be shown in Figure 14, the agreement does in fact justify the model; however it was necessary to choose the measurement conditions very carefully.
(a) VOLTAGE DECAY ON MUX OUTPUT

(b) SAMPLE/HOLD

(c)

EQUATIONS:

1. $\frac{V_{O}}{V_{R}} \equiv N_{O}=\frac{N_{H}\left(T_{1}-P_{2}\right)+S_{1}+S_{2}}{T_{1}}$; Where
2. $\frac{V_{H}}{V_{R}} \equiv N_{H}=\operatorname{EXP}\left[\frac{-t}{\tau_{1}}\right], t \leq T_{B R K}$

$$
=\operatorname{EXP}\left[\frac{-T_{\mathrm{BRK}}}{\tau_{1}}\right] \operatorname{EXP}\left[\frac{T_{\mathrm{BRK}}-t}{\tau_{2}}\right], \mathrm{t} \geq \mathrm{T}_{\mathrm{BRK}}
$$

3. $\frac{\mathrm{A}_{1}}{\mathrm{~V}_{\mathrm{R}}} \equiv \mathrm{S}_{1}=\tau_{1}\left[\operatorname{EXP}\left(\frac{-\mathrm{t}_{1}}{\tau_{1}}\right)-\operatorname{EXP}\left(\frac{-\mathrm{T}_{\mathrm{BRK}}}{\tau_{1}}\right)\right]$
4. $\frac{\mathrm{A}_{2}}{\mathrm{~V}_{\mathrm{R}}} \equiv \mathrm{S}_{2}=\tau_{2} \operatorname{EXP}\left[\frac{-\mathrm{T}_{\mathrm{BRK}}}{\tau_{1}}\right]\left[1-\operatorname{EXP}\left(\frac{\mathrm{T}_{\mathrm{BRK}}-\mathrm{t}_{2}}{\tau_{2}}\right)\right]$

Figure 12. Predicting the Measurement System Response
In order to get good correlation between lab data and theoretical predictions, it was necessary to use fairly long time constants ( $R_{L}=22 k \Omega$ and $\left.C_{L}=1000 \mathrm{pF}\right)$. With $R_{L}=22 k \Omega$ and $C_{L}=50 \mathrm{pF}\left(R_{O N}=300 \Omega\right)$, the theoretical plot of ACCT (as measured on the spectrum analyzer) vs. $t_{1}$ is shown in Figure 13. Note that the data is plotted between 900 nsec and 1025 nsec . The curve shows that a 10 nsec error in $\mathrm{t}_{1}$ can cause a 6 dB error in reading on the spectrum analyzer. The results shown in Figure 14 confirm the necessity of using large capacitances to obtain predictable results. The theoretical curve tracks the actual data well in both cases; however the 1000 pF curve is better than the 300 pF curve. Notice that there is good agreement both at $D C$ and at 4 kHz .


Figure 13. Measurement Errors Due To Small $C_{L}$


Figure 14. Agreement Between Measured and Computed ACCT

## PREDICTING AND CONTROLLING ADJACENT CHANNEL CROSSTALK

The equations in Figure 12c can be used to predict how much adjacent channel crosstalk one might expect in an actual system. An all analog system will follow the MUX with a
A. Multiplexer-Demultiplexer System:
$N_{H} \equiv 0$ Therefore

1. $N_{O}=\frac{S_{1}+S_{2}}{T_{1}}$, Where $T_{1}=\frac{1}{f_{C L K}} \times$ (No. of Channels)
2. $\mathrm{S}_{1}=\tau_{1}\left[\operatorname{EXP}\left(\frac{-\mathrm{t}_{1}}{\tau_{1}}\right)-\operatorname{EXP}\left(\frac{-\mathrm{T}_{\mathrm{BRK}}}{\tau_{1}}\right)\right]$
3. $\mathrm{S}_{2}=\tau_{2} \operatorname{EXP}\left[\frac{T_{\mathrm{BRK}}}{\tau_{1}}\right]\left[1-\operatorname{EXP}\left(\frac{T_{\mathrm{BRK}}-\mathrm{t}_{2}}{\tau_{2}}\right)\right]$

Where $t_{1}=T_{D}$ (Break-Before-Make Time of DEMUX)

$$
t_{2}=\frac{1}{f_{C L K}}-T_{D}
$$

B. Multiplexer - Sample/Hold System
$S_{1}=S_{2}=P_{2} \equiv 0$
4. $N_{\mathrm{O}}=\mathrm{N}_{\mathrm{H}}=\operatorname{EXP}\left[\frac{-\mathrm{t}}{\tau_{1}}\right] \mathrm{t} \leq \mathrm{T}_{\text {BRK }}$
$=\operatorname{EXP}\left[\frac{-T_{\text {BRK }}}{\tau_{1}}\right] \operatorname{EXP}\left[\frac{T_{\text {BRK }}-t}{\tau_{2}}\right], \mathrm{t} \geq T_{\text {BRK }}$
Where: $t=t_{H}$ (Hold Command for Sample/Hold as measured from Address Change Time)

Figure 15. Predicting Adjacent Channel Crosstalk


Figure 16. Computed ACCT vs Time for MUX-DEMUX and MUX-S/H Systems
demultiplexer, which will have its own break-before-make delay. An analog to digitai system will have a sample/hold amplifier in front of the A/D converter. Since the equations which apply to these situations are different, they will be discussed separately. Figuie 15 summarizes the conditions and the equations which apply to them.

Since there is no held voltage, then $N_{H}=0$ in the multi-plexer-demultiplexer system. This reduces $\mathrm{N}_{\mathrm{O}}$ to the simple form shown in equation (1). $S_{1}$ and $S_{2}$ follow in equations (2) and (3). Since $t_{1}=T_{D}$ (break-before-make time of the DEMUX), that time will have a significant effect on ACCT. The MUXsample/hold system imposes the condition $S_{1}=S_{2}=P_{2}=0$; thus $N_{\mathrm{O}}=\mathrm{N}_{\mathrm{H}}$. It will be instructive to compare the levels of ACCT in these two systems versus their appropriate times.
Figure 16 looks at a "typical" system which will give approximately one percent transmission error ( $33 \mathrm{k} \Omega \mathrm{R}_{\mathrm{L}}$ and $300 \Omega$ $R_{\mathrm{ON}}$ ), and has $50 \mathrm{pF} \mathrm{C}_{\mathrm{L}}$. The value of $\mathrm{C}_{\mathrm{L}}$ is somewhat on the high side ( 20 pF being typical for MUX-08 connected to a buffer amp), but it does give a conservative value for analysis. What Figure 16 shows is rather startling. The adjacent channel crosstalk, while inherent in the multiplexer itself, can be eliminated in both systems by the proper timing. In the case of the sample/hold it is only necessary to delay the hold command for approximately $1.2 \mu \mathrm{sec}$ to have the ACCT vanish completely. This is no problem, since most sample/ holds need at least $2 \mu \mathrm{sec}$ to accurately acquire the signal (this is particularly true of monolithic devices). The plot for the MUX-DEMUX system relates to $T_{D}$, which is not adjustable for a given DEMUX. What is possible is to add some delay to the address change for the DEMUX. In this way, the DEMUX will not "look" at the MUX output until the charge from the previous channel has had a chance to dissipate.

## CONCLUSION

Table II summarizes the forms of crosstalk and lists ways of coping with them. Reduction of $\mathrm{R}_{\mathrm{ON}}$ is helpful in all three cases. While $T_{\text {BRK }}$ should be minimized as much as possible, it is important that no two channels are ON at the same time. In some cases, $\mathrm{T}_{\text {BRK }}$ is chosen such that even over temperature extremes, the break-before-make feature is maintained. Since all three components of crosstalk are present in a dynamic multiplexer, the "careful circuit board

Table 2. How to Handle Crosstalk
$\left.\left.\begin{array}{lll}\begin{array}{lll}\text { Crosstalk } \\ \text { Component }\end{array} & \begin{array}{l}\text { Variation } \\ \text { with } f_{S I G}\end{array} & \text { Ways to Minimize Effects }\end{array}\right] \begin{array}{lll}\text { Static } & \text { 6dBloctave } & \text { - Minimize } R_{\text {ON }} \\ & & \text { Reduce stray capacitance }\left(C_{E Q}\right) \\ & \text { by careful circuit board layout. }\end{array}\right]$
layout" is important even though it is not listed in the ACCT section.

This paper has pointed out the fact that static crosstalk (given on multiplexer data sheets) is only one of the three components of crosstalk. The models for static and dynamic crosstalk are relatively simple and were discussed to show how they are related. The most troublesome component of crosstalk (adjacent channel crosstalk) was shown not to be quite so straight-forward. For one thing, adjacent channel crosstalk (ACCT) is not signal frequency dependent as are CT and DCT. The mechanism which governs this form of crosstalk is stored charge on the MUX node. While CT and DCT must be minimized by careful layout and once present in the multiplexer cannot be reduced, such is not the case with ACCT. Even though ACCT is present in the multiplexer, the proper timing of demultiplexer or sample/hold commands can effectively eliminate ACCT from the total system.

## AN-36 <br> DAC-08 CONTROL OF 555 TIMERS

## Precision Monolithics Inc.

APPLICATION NOTE 36

## INTRODUCTION

This application note describes a digitally or microprocessor controlled one-shot and an astable multivibrator using two of the industry's most widely used low cost building blocks, the PMI DAC-08 8 bit DAC and the 555 timer. Digital control ranges of 255 to 1 and 510 to 1 are shown for one-shot and astable applications allowing periods of $18 \mu \mathrm{sec}$ to 1.4 seconds and frequencies of 1 Hz to 60 KHz . The circuit is presented in Figure 1.

## ONE-SHOT LINEAR MODE OPERATION

In the one-shot mode of operation, the time delay or the one-shot period is determined by a constant current source and a capacitor. A digitally programmable constant current source is made using the DAC-08 and two PNP transistors. The DAC-08 is a current sink; the two PNP transistors are used as a current mirror which reverses the direction of the DAC's sink current forming a current source. The current source charges the timing capacitor $C$, causing the voltage across the capacitor to increase linearly at the rate of
$\left(\frac{\text { IOUT }}{C}\right)$ volts per second from approximately zero volts to $\frac{2}{3} \mathrm{~V}_{\mathrm{Cc}}$ of the 555 timer.
The one-shot's period, $T$, is basically an RC product with two other control factors. The R is fixed and represented by RREF which sets up the correct I REF current for the DAC. With the fixed RREF, the one-shot period is directly proportional to the value of the timing capacitor $C$ (see Table 1). The other two controlling factors are the DAC's digital inputs and the ratio of the timer's $V_{C C}$ to the DAC's $V_{\text {REF }}$. The one-shot period is inversely proportional to the normalized digital input value and directly proportional to the $V_{C C}$ to $V_{\text {REF }}$ ratio as illustrated in Fig. 2. When operated in the linear mode, a 255 to 1 control range of the one-shot's period is achieved.

## BASIC DESIGN

As shown in Fig. 1, this design involves a series of conversions from a digital input to an analog current to a threshold voltage and finally to a time delay or a frequency. A DAC-08 converts the digital input to an analog current


ONE-SHOT PERIOD, $T=\frac{2}{3} \frac{R_{\text {REF }} C}{D} \frac{V_{C C}}{V_{\text {REF }}}$ FOR LINEAR MODE, $D=$ NORMALIZED DIGITAL CODE INPUT ONE-SHOT PERIOD, $T=\frac{2}{3} R_{\text {REF }} C \frac{V_{C C}}{V_{\text {REF }}}\left[\frac{2-D}{D}\right]$ FOR EXPANDED MODE

Figure 1. Digitally Controlled One-Shot

Table 1. One-Shot Linear Mode Timing Table

| ONE-SHOT PERIOD (ms) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $V_{\text {CC }}=15, V_{\text {REF }}=15 \mathrm{~V}$ |  |  | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=15 \mathrm{~V}$ |  |  |
| Input Digital Code | $\mathrm{C}=1 \mu \mathrm{~F}$ | $\mathrm{C}=0.1 \mu \mathrm{~F}$ | $\mathrm{C}=0.01 \mu \mathrm{~F}$ | $\mathrm{C}=1 \mu \mathrm{~F}$ | $\mathrm{C}=0.1 \mu \mathrm{~F}$ | $\mathrm{C}=0.01 \mu \mathrm{~F}$ |
| 11111111 | 5.2 | 0.505 | 0.049 | 1.72 | 0.160 | 0.0176 |
| 00000001 | 1440 | 134 | 13.8 | 455 | 43 | 4.8 |



Figure 2. One-Shot Period vs Digital Input
which is then converted to a voltage by a two transistor current source and a capacitor. The voltage is then converted to a time delay or frequency by a timing capacitor and the 555 timer.

## ONE-SHOT EXPANDED MODE OPERATION

Range is doubled to 510 to 1 by operating the DAC in the expanded range mode with the DAC's IOUT fed forward from the reference input node of the DAC. Expanded range mode timing is shown in Table 2 and in the graph of Fig. 2.

## ASTABLE MODE OPERATION

An astable multivibrator is made in a similar fashion in Fig. 3. A DAC-08 and two PNP's form a current source driving the timing capacitor $(\mathrm{C})$ and a discharge resistor $\left(\mathrm{R}_{\mathrm{B}}\right)$. The timing capacitor is charged linearly by the current source and discharged exponentially through $\mathrm{R}_{\mathrm{B}}$. Once again, the


Figure 3. Digitally Controlled Astable Multivibrator
digital DAC input and the ratio of the timer $\mathrm{V}_{\mathrm{CC}}$ to the DAC's $V_{\text {REF }}$ provide additional control on the multivibrator's frequency. The digital input has directly proportional control while the $V_{\text {CC }}$ to $V_{\text {REF }}$ ratio has an inversely proportional control of frequency.

Frequency range is not fully 255 to 1 as expected but approximately 220 to 1 , because the discharge time (output low) of a cycle is invariable for any digital input being determined by the product of $R_{B}$ and $C$. Frequency is shown in Table 3 and in Fig. 4. Expanded range operation doubles frequency range as it did in the one-shot application. Frequency is shown in Table 4.

## MICROPROCESSOR CONTROL

Both the one-shot and the astable multivibrator can be microprocessor controlled. Fig. 5 shows the implementation of a microprocessor controlled one-shot. The eight bit latch (74LS377) is used to interface between the data bus and the DAC. Stable data is latched in by a positive going edge of an address coincident pulse. After the data is latched, a buffered negative going address coincident pulse can be used to trigger the one-shot. The astable multivibrator is implimented similarily except for elimination of the buffer and the trigger pulses which are not required.


Figure 4. Multivibrator Frequency vs Digital Input

## CONCLUSION

Digitally controlled one-shot and astable multivibrator with a wide range of outputs have been implemented. The oneshot has a 255 to 1 ( 8 Bit dynamic) time period range and the astable multivibrator a 220 to 1 frequency range. When the DAC is operated in the expanded modes, these ranges are doubled.

Table 2. One-Shot Expanded Mode Timing Table
ONE-SHOT PERIOD (ms)

|  | $\mathbf{V}_{\mathbf{C C}}=\mathbf{1 5 V}, \mathbf{V}_{\mathbf{R E F}}=\mathbf{1 5 V}$ |  |  | $\mathbf{V}_{\mathbf{C C}}=\mathbf{5 V}, \mathbf{V}_{\mathbf{R E F}}=\mathbf{1 5 V}$ |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Digital Code | $\mathrm{C}=1 \mu \mathrm{~F}$ | $\mathrm{C}=0.1 \mu \mathrm{~F}$ | $\mathrm{C}=0.01 \mu \mathrm{~F}$ | $\mathrm{C}=1 \mu \mathrm{~F}$ | $\mathrm{C}=0.1 \mu \mathrm{~F}$ | $\mathrm{C}=0.01 \mu \mathrm{~F}$ |
| 11111111 | 5.2 | 0.495 | 0.049 | 1.72 | 0.160 | 0.0176 |
| 00000001 | 2900 | 280 | 26 | 970 | 87 | 8.4 |

Table 3. Astable Linear Mode Frequency Table

## ASTABLE MULTIVIBRATOR FREQUENCY ( Hz )

|  | $\mathrm{R}_{\mathrm{B}}=1 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=15 \mathrm{~V}$ |  |  | $\mathrm{R}_{\mathrm{B}}=1 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=15 \mathrm{~V}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Digital Code | $\mathrm{C}=1 \mu \mathrm{~F}$ | $\mathrm{C}=0.1 \mu \mathrm{~F}$ | $\mathrm{C}=0.01 \mu \mathrm{~F}$ | $\mathrm{C}=1 \mu \mathrm{~F}$ | $\mathrm{C}=0.1 \mu \mathrm{~F}$ | $\mathrm{C}=0.01 \mu \mathrm{~F}$ |
| 00000001 | 1.49 | 14.7 | 156 | 4.86 | 49.8 | 433 |
| 11111111 | 328 | 3,279 | 33,333 | 717 | 7,273 | 60,241 |

Table 4. Astable Expanded Mode Frequency Table
ASTABLE MULTIVIBRATOR FREQUENCY ( Hz )

|  | $\mathbf{R}_{\mathbf{B}}=\mathbf{1 k} \Omega, \mathbf{V}_{\mathbf{C C}}=\mathbf{1 5 V}, \mathbf{V}_{\mathbf{R E F}}=\mathbf{1 5} \mathbf{V}$ |  | $\mathbf{R}_{\mathbf{B}}=\mathbf{1 k} \Omega, \mathbf{V}_{\mathbf{C C}}=\mathbf{5} \mathbf{V}, \mathbf{\mathbf { V } _ { \mathbf { R E F } } = \mathbf { 1 0 V }}$ |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Digital Code | $\mathrm{C}=1 \mu \mathrm{~F}$ | $\mathrm{C}=0.10 \mu \mathrm{~F}$ | $\mathrm{C}=0.01 \mu \mathrm{~F}$ | $\mathrm{C}=1 \mu \mathrm{~F}$ | $\mathrm{C}=0.1 \mu \mathrm{~F}$ | $\mathrm{C}=0.01 \mu \mathrm{~F}$ |
| 00000001 | 0.74 | 7.69 | 79.9 | 2.42 | 24.7 | 217 |
| 11111111 | 328 | 3,279 | 33,333 | 714 | 7,299 | 60,241 |



Figure 5. Microprocessor Controlled One-Shot

## APPLICATION NOTE 37

Precision Monolithics Inc. has developed a CODEC system for the purpose of demonstrating its use in a shared-channel system. These circuits provide a working digital transmission system incorporating eight analog input channels digitally interfacing to eight output channels. The circuit design was completed so that a single analog printed circuit board could be used either for encoding eight channels or decoding eight channels. A single digital timing and interface board is used to provide system clocks and the parallel digital data bus from transmitter to receiver. The design uses pluggable connections so that, if desired, the encoding portion or the decoding portion of the system can be tested separately. The user need only provide three voltage supplies ( $\pm 15 \mathrm{VDC}$, +5 VDC ), the appropriate filters and any applicable transmission test equipment.

## HARDWARE

The entire eight-channel system consists of twenty-one integrated circuits mounted on three printed circuit boards. Two of the boards, as mentioned, are a common layout which is used for the analog functions of the system. The analog board used for the encoder (analog-to-digital conversion) requires the addition of a COMDAC® (DAC-86, 89), a MUX88, a SMP-81, a CMP-01, and a REF-02. The other analog board is used for the decoder (digital-to-analog conversion) with the addition of a DAC-86, MUX-88, REF-02, and an OP-16. The general schematic and parts list for the analog boards are shown in Figures 1 and 2.
The control board is a TTL circuit of twelve devices designed to provide three basic functions: a) the seccessive approximation register with interface circuit to the DAC-86, b) the


Figure 1. COMDAC® Encoder/Decoder Analog Circuit Board

APPLICATION NOTE 37


Figure 2. Parts List - Analog Board
clock for the encoder circuit, and c) the digital interface between the encode and decode sections. The encoder clock design is a multiple frequency clock, the usefulness of which
is treated in a later section, generated from a programmable read-only memory frequency divider. The PROM was used to provide flexibility in changing the clock waveforms if the user so wishes. The resultant clock waveforms are also described later; the circuit schematic is shown in Figures 3a and 3b. The PROM data is listed in Figure 4. The digital interface is provided by using a standard 8 -bit, parallel-in, parallel-out latch updated as the successive approximation process is completed for each input channel. The remainder of the circuit consists of the SAR and the multiplexer address counters. A parts list for the circuit is shown in Figure 5. A complete circuit schematic for the digital board is shown in Appendix A.

The boards are interconnected by use of four mini-dip connectors and cables, a 16-pin and 14-pin from each analog board to the controller. The lead designations of the two connectors are shown in Figure 6. The input and output channels are accessible through "banana"-type plugs; this allows optional connections from the transmission line in order to try different types of filters and line interface circuits. The two analog boards require $\pm 15 \mathrm{VDC}$ and "banana" plugs are provided to interface to the appropriate supplies. The control board requires +5VDC only. The entire system layout is shown in block diagram in Figure 7.

## SYSTEM OPERATION AND DESIGN

To achieve a workable system configuration, the encoding and decoding operations were approached as two separate designs. The entire transmission link was then connected to complete the end-to-end tests.


Figure 3A. Encoder/Decoder Controller


Figure 3B. Encode Clock
$\begin{array}{cccccc|}\hline \text { ADDRESS } & \begin{array}{c}\text { DATA } \\ \text { (MSB-LSB) }\end{array} & & & \\$\cline { 1 - 2 } \& ADDRESS\end{array} $\left.\begin{array}{c}\text { DATA } \\ \text { (MSB-LSB) }\end{array}\right]$

Figure 4. PROM-Based Clock

| PARTS |  |  |  |
| :--- | :--- | :--- | :--- |
| 74LS04 | 2 | 74LS163 | 3 |
| 74LS08 | 1 | $74188 A$ | 1 |
| 74LS14 | 1 | $74 \mathrm{LS195}$ | 1 |
| 74LS32 | 1 | 74199 | 1 |
| 74LS74 | 1 | 2502 | 1 |
| 74LS86 | 1 |  |  |
|  |  |  |  |

Figure 5. Parts List - Controller

| CONNECTORS |  |  |
| :---: | :---: | :---: |
| PIN |  |  |
| \# | C1 (C3) | C2 (C4) |
| 1 | +5 | +5 GND |
| 2 | +5 | Sample Pulse |
| 3 | +5 | MUX Enable |
| 4 | VC MP | A0 - Address |
| 5 | +5 GND | + 5 GND |
| 6 | +5 GND | A2 - MUX Address |
| 7 | +5 GND | A1 - MUX Address |
| 8 | B7-LSB | + 5 GND |
| 9 | B6 | +5 GND |
| 10 | B5 | +5 GND |
| 11 | B4 | +5 GND |
| 12 | B3 | +5 GND |
| 13 | B2 | +5 GND |
| 14 | B1 | +5 GND |
| 15 | SB - MSB | +5 GND |
| 16 | Encode/Decode | +5 GND |
| * C 2 is $14 \mathrm{Pin}-\mathrm{C} 1$ is 16 Pin |  |  |

Figure 6. Pin Designations - System Connectors
The accuracy of the encoder, the analog-to-digital converter, is dependent upon several factors. The first, and most significant, is the speed (settling time) of the companding DAC in conjunction with the comparator. Other factors are switching time of the multiplexer, acquisition time of the sample-and-hold, hold-step settling time of the sample-andhold, and output noise of the sample-and-hold and


Figure 7. Eight-Channel System Layout
multiplexer. All of these characteristics had to be considered while developing the encoder circuit.

In a companded A/D conversion, using a successive approximation method, different digital bits require different settling times. There is a constant increase in the settling time required as one goes from the sign bit to the chord bits and then to the step bits. This increase in settling time is partially caused by the scaled current sources used to design a companding D/A and is most affected by the magnitude of the voltage level being converted. So as the output currents of the DAC-86 become smaller (at smaller voltage levels), the comparator is less responsive. Also as the less significant bits are clocked in, the situation becomes more critical since progressively smaller current changes are provided to force the comparator to change output state. The encoder clock waveforms, shown in Figure 8, depict a system approach to accommodate these timing characteristics. The governing design criteria was that a limited amount of time is available to complete the successive approximation of the analog signal (for eight channels, with a sampling frequency of 8 kHz , this means $15.6 \mu \mathrm{~S}$ ) and the optimum clock must fit within this period. All functions (including sampling, encoding, switching) must therefore be completed with an acceptable accuracy, within this time constraint. To achieve accurate data acquisition with the sample-and-hold, a sam-


Figure 8. Encoder Timing Waveforms
ple pulse of $3.2 \mu \mathrm{~s}$ was used. Once the pulse goes from sample to hold, there is a waiting time required to allow the sample-and-hold output to settle to the "held" value, 650 ns is the time added. Since the sign bit is the fastest transition, the basic system clock ( 1.544 MHz ) is used for the first SAR clock period. The clock frequency is then halved to clock in the chord bits (B1, B2, B3), the next "slowest" transitions. Finally, the clock frequency is halved again to allow for the step bits (B4-B7), a frequency of 386 kHz . The times required for the different bit conversions are shown in Figure 8. The SAR is reset during the sampling period and once the sample circuit has entered the hold mode, the input multiplexer's address is changed. This provides ample time for the MUX to switch to the next analog input with little effect on the adjacent waveforms. In addition, to further minimize interchannel crosstalk, a $20 \mathrm{k} \Omega$ resistor to ground is added to the multiplexer output.
To provide sufficient noise immunity from the sample-andhold to the comparator, a simple filtering circuit using a 100 pF capacitor is added. A $4.9 \mathrm{k} \Omega$ resistor to +5 V from the comparator output aids in increasing the DAC-86 and comparator speed. In order to test the encoder without adding a decoder, a high-precision voltage source (DC levels) was used as an input to one or more channels of the A/D circuit. The data output (one byte every $15.6 \mu \mathrm{~s}$ ) was sampled and stored in a logic analyzer. By reviewing the samples for each channel, and comparing the data from all channels of the eight channel system, the effects of changes in the clock on the accuracy of the design could be observed. By inputting a steady-state value, the data out would not only demonstrate the "consistency" of the A/D conversion but also make obvious any adjacent channel effects that were produced.
The analyzer sampling also presents a method of initializing the system components. By grounding all inputs and digitally sampling the data bus output, the zero level can be set so as to produce an alternating series of data bytes equivalent to 0 volts (10000000 and 00000000).
A similar design approach was used in developing an eightchannel decoder. In this case, the response time of the DAC-86 and op amp offers little problem since an eight-
channel decoder is relatively slow. However, the accuracy of the devices does become important. The design considerations become, therefore, the nonlinearity of the DAC- 86 in conjunction with the switching time and charge injection of the multiplexer. The DAC-86 is manufactured to strict linear specifications, which assures both excellent decoding linearity and absolute accuracy. The multiplexer is used both as a switch to demultiplex the output waveforms and as a holding circuit by adding capacitance to the output leads. One effect seen in the multiplexer is that as a channel is switched off, there is a charge injected onto the output. This charge is not normally obvious in a MUX design, however, when working into a high impedance (such as a filter) and with capacitors on the source leads (outputs), the charge can add an offset to the waveform. To minimize the effect, a large capacitor ( $0.1 \mu \mathrm{~F}$ or greater) is added. Since the charge pulse is a short duration signal, the signal on the larger capacitor will be less affected by the charge than if a smaller component was used.
In terms of a system decoder design, this circuit could be used for more than eight channels. The op amp and DAC-86 are both capable of responding to more output channels. An eight-channel system was incorporated to remain compatible with the analog board that is used in the demonstrator. In order to decode more channels (>12), the output capacitance on the demultiplexer would need to be reduced. The other circuit components would remain the same.
The decoding circuitry can be tested separately by adding a series of data bytes and monitoring the output channels. The CCITT recommendation for testing PCM systems includes a method of testing a decoder by introducing a standard sequence of digital data words in order to produce a 1 kHz sinusoid at a nominal level of $0 \mathrm{dBm0}$.* This method proved useful in "debugging" the circuit design prior to attempting the end-to-end tests.

## SYSTEM TESTS

Once the encoder and decoder were functioning separately, the entire system was connected with the appropriate interfacing to allow for full-system transmission tests. The measurements taken were the standard set of PCM specifications observed in the majority of data sheets for telecommunication oriented products. These tests included signal-to-total distortion, gain tracking, intelligible crosstalk, and idle channel noise.

There are two different methods of performing the tests. For the U.S. standards, a sinusoid signal is used as the channel input and the measurements are taken around the base (test) frequency. For the European tests, a pseudo-random or "white" noise source is preferred as the input signal. The test results discussed here were obtained with the U.S. testing procedures; similar test results have been achieved using European test methods.
The test set-up for signal-to-total distortion and gain tracking measurements is shown in Figure 9. The results are plotted in Figures 10 and 11. As is seen, each test was performed with both the C-Message Weighting and the 3 kHz Flat response terminating configurations. The results using the $\mu$-law parts (DAC-86) are represented. In terms of signal-to-total distortion, the system exceeds the recommended standard at all input levels by 2 dB or greater. The system is also well within the recommended gain tracking limits for both terminations.
The crosstalk and idle channel noise measurements are given in Figure 12. One consideration of the system design, in terms of performance, was that the most difficult characteristic for a shared-channel system to minimize is the intelligible crosstalk specification. The design is directed


Figure 9. Eight-Channel Test Configuration

[^3]

Figure 10. Signal-To-Quantizing Distortion vs. Input Level


Figure 11. Gain Tracking

| IDLE CHANNEL NOISE |  |  |  |
| :---: | :---: | :---: | :---: |
| CHANNEL | $\begin{array}{c}\text { NOISE } \\ \text { (dBm0) }\end{array}$ |  | CHANNEL | \(\left.\begin{array}{c}NOISE <br>

(dBm0)\end{array}\right]\)

Figure 12. Idle Channel Noise and Crosstalk
toward optimizing this measurement. The idle channel noise is at the system recommended level when measured without output filtering. It is further reduced by adding a PCM receive filter on the decoder multiplexer.

## CONCLUSIONS

The circuitry just discussed is meant to represent one approach to designing an eight-channel, shared CODEC system. It is not meant to be the only design, but provides a working system upon which to base further engineering development. It should be noted that in terms of transmission testing, the design is an end-to-end system. The configuration presents the users with a complete circuit enabling them to observe the individual device characteristics significant in producing a shared-channel design.

The design provides a starting point from which most characteristics important to both shared-channel and singlechannel designs can be manipulated to allow for improvements in transmission quality. To be able to develop a realistic transmission design, the system engineer needs to consider more than just the coder/decoder devices. A complete multi-ple-channel system, such as the one presented here, allows the user to observe the complete system performance as it is affected by the individual system components.


## Precision Monolithics Inc.

## APPLICATION NOTE 38

## FOUR-CHANNEL SHARED CODEC

A four-channel CODEC assembled from LSI components is a cost-effective digital transmission system requiring a relatively small number of devices. The system makes use of a single COMDAC® companded DAC-86 or DAC-89 digital-to-analog converter for both encoding and decoding (see Figure 1). The timing of the circuitry is compatible with ATT and CCITT system specifications.
Each channel is sampled at the standard 8 kHz rate. With four channels this allows approximately $31.2 \mu \mathrm{~s}$ to encode the sampled analog input and to decode the received digital signal for the same channel. To simplify the timing system requirements equal amounts of time were allowed for encoding and decoding, thus permitting $15.6 \mu$ s for the more critical encode portion of the cycle. The encode/decode clocking scheme for this CODEC was incorporated directly from a successful eight-channel CODEC system which has been published as PMI Application Note 37. One original feature of the four-channel design was the use of dual eightchannel multiplexer ICs to switch the four channels. This results in a system whose interchannel crosstalk is practically negligible. Crosstalk figures of -85 dB have been observed. This article describes the design procedure and reviews the transmission characteristics of the completed system.


Figure 1. Four-Channel CODEC

## CIRCUIT DESIGN

The analog circuitry required for a four-channel system is shown in Figure 2. The circuit uses the same printed circuit card as the transmit or receive sections of the eight-channel CODEC design (with the addition of a second multiplexer). The analog inputs all connect at the input multiplexer(MUX88) using alternating inputs, the output (drain) of the MUX


Figure 2. Four-Channel CODEC - Analog Board
drives the SMP-81 sample-and-hold device. Once the input level is held, the COMDAC® (DAC-86 or 89), in conjunction with the comparator (CMP-01), begins the analog-to-digital conversion sequence. A successive approximation encode procedure is used; this generates, within the allotted conversion time $(15.6 \mu \mathrm{~s})$, an eight-bit digital approximation of the analog level. The data byte is available at the successive approximation register output for the next $15.6 \mu$ s time frame. During this time the CODEC decodes the incoming digital signals.
The decode cycle begins as soon as the encode cycle is completed. The DAC-86 is switched to the decode mode and an eight-bit data word is presented at its input leads, presumably from some distant analog-to-digital converter through a switching matrix. As the DAC-86 is switched to decode, the operational amplifier (OP-16) converts the output current of the DAC-86 into the appropriate voltage level. The output multiplexer is switched to the proper analog port as the decode procedure is initiated. On the output leads of the "de"-multiplexer, a hold capacitor is used to provide an output holding function. The "staircase" waveform is then available for filtering and the final subcriber interface.

As shown in the Figure 2, several circuit precautions were taken to reduce the internal noise levels. Foremost among these is the ample use of grounding throughout the analog circuit. All power supply inputs to the ICs are bypassed with capacitance $(0.1 \mu \mathrm{~F})$ to ground. In addition, any spare land area of the board is filled with ground paths. The various voltage return paths are kept separate except for one common location on the board at the supply input leads. For further noise protection, a $20 \mathrm{k} \Omega$ resistor to ground is connected to the drain leads (the common output or input) of both multiplexers. This reduces the multiplexer output noise and any crosstalk voltage feedthroughs. Also, in terms of the multiplexers, the output MUX is addressed to a grounded terminal (source connection) in between the active channels. This aids in minimizing the mutiplexer injection phenomena (discussed in detail in Application Note 37, describing the eight-channel CODEC design) and helps to further reduce the device crosstalk. The significance of using two multiplexers in this design is to allow unused channels of the output MUX to be connected to ground. The active channels are then alternated, in terms of addressing, with the grounded terminals. Addressing the multiplexers requires only two of the address leads to be controlled by a binary counter for data selection. The third address input is either held active (as in the input MUX), or can follow the system transmit and receive control signal (lead X/R, as in the output MUX). The address sequence for the input MUX is repeated through ports 4 to 7 ( 100 to 111), the most significant bit is held high and the two lower bits are counter outputs. This scheme allows maximum settling time for the MUX since the next channel to be encoded is selected more than $16 \mu \mathrm{~s}$ prior to the conversion. For the output MUX, the two most significant bits of the address are the counter output leads, the least significant bit is the transmit/receive lead (X/R). As is shown in Figure 3, the address sequence alternates from active output port (even addresses) to


Figure 3. Four-Channel CODEC - Multiplexer Sequencing
grounded ports (odd addresses). The counter is changed while the MUX is selecting an unused (grounded) channel. This type of sequencing reduces the interchannel interference of the MUX and greatly adds to the system's measured performance.
To minimize sample-and-hold noise, a simple filter circuit is added to the output terminal of the device. A similar approach was used in the eight-channel design. Another feature in common with the eight-channel system is the use of a $4.9 \mathrm{k} \Omega$ resistor pull-up from +5 V to the output of the comparator; this decreases the switching time of the device for the encode procedure.

The timing waveforms generated for the four-channel system are based on the encoder clock used in the eightchannel CODEC. This clock circuit is shown in Figure 4. In a companded A/D conversion, using a successive approximation method, different digital bits require different settling times. There is a constant increase in the settling time required as one goes from the sign bit to the chord bits and then to the step bits. This increase in settling time is partially caused by the scaled current sources used to design a companding D/A and is most affected by the magnitude of the voltage level being converted. So that, as, the output currents of the DAC-86 become smaller (at smaller voltage levels), the comparator is less responsive. As the less significant bits are clocked in, the situation becomes more critical since progressively smaller current changes are provided to drive the comparator. A multi-frequency clock will take advantage of these timing variations; such a clocking scheme is shown in Figure 5. The governing design criteria is that a limited amount of time is available to complete the successive approximation of the analog signal and the optimum clock must fit within this period. All functions (including sampling, encoding, switching) must be completed, therefore, with an acceptable accuracy, within this time constraint. To achieve accurate data acquisition with the sample-and-hold, a sample pulse of $3.2 \mu \mathrm{~s}$ was used. Once the pulse goes from sample to hold, there is a waiting time required to allow the sample-and-hold output to settle to the "held" value; 650ns is the time added. Since the sign bit is


Figure 4. PROM Based System Clock


Figure 5. Four-Channel CODEC - Encoder Timing
the fastest transition, the basic system clock $(1.544 \mathrm{MHz})$ is used for the first SAR clock period. The clock frequency is then halved to clock in the chord bits ( $\mathrm{B} 1, \mathrm{~B} 2, \mathrm{~B} 3$ ), the next "slowest" transitions. Finally, the clock frequency is halved
again to allow for the step bits (B4-B7), a frequency of 386 KHz . The SAR is reset during the sampling period and once the sample circuit has entered the hold mode, the input multiplexer's address is changed. This provides ample time for the MUX to switch to the next analog input with little effect on the adjacent waveforms.
Using this timing pattern as the starting point, the original eight-channel system was converted to a four-channel bidirectional design. The only additional control functions to be added were the timing signals needed to switch the DAC-86 between the encoding and decoding modes, to operate the output multiplexer, and to select the proper data inputs for the DAC-86. The DAC-86 mode select and the multiplexer address leads, as mentioned previously, are generated from a single system transmit/receive control (shown as $X / R$ in Figure 6). The lead is the system monitor of the mode in which the CODEC is operating. When active (logic " 1 "), the DAC- 86 and associated parts are in the encode mode. In the encode mode: the successive approximation register clock is enabled, the encode/decode lead to the DAC-86 (E/D) is enabled, the data input selector directs the SAR output back toward the DAC-86 for the feedback needed in successive approximation, and the output MUX connects the OP-16 to a grounded (unused) channel. The


Figure 6. Four-Channel CODEC - Control Board
X/R lead remains at logic " 1 " until encoding is completed, then goes to ground (logic " 0 "), the decode state. To decode a data byte, the DAC-86 is held in the decode mode ( $E / D$ is low), the output MUX is addressed to an active output port, and the SAR clock is disabled (this register will hold the last encoded data word throughout the decode cycle - it is not cleared until a new input signal is to be encoded). The data selector is directed to the digital system bus and the decoding of the byte on the bus begins. As described, the address leads of the multiplexers are programmed such that the input MUX will always be directed toward the next active channel, once the previous analog sample has been held. But the output MUX does not connect to an active channel until the decode cycle begins; during the encode cycle only unused (grounded) ports are addressed.

## SYSTEM TESTS

The system as configured in the block diagram (Figure 7) is a complete four-channel CODEC. To perform the transmission tests, it was decided to use a single CODEC circuit and transmit data in a "loopback" configuration. As was mentioned earlier, the only signal required from an external controller is the X/R lead. This is generated for the test circuit by halving the inverted ADCLK lead from the prom-based clock.

The system waveforms that result are shown in Figure 8. These clock patterns can be correlated to the encode clock waveforms in Figure 5 by comparing the ADCLK or the S/H leads. Since the successive approximation register is not


Figure 7. Four-Channel CODEC - Demonstrator Layout


Figure 8. Four-Channel CODEC - Demonstrator Timing


Figure 9. Signal-To-Total Distortion (Four-Channel)
cleared until after the decode cycle, an external register is not necessary to hold the data for the decoding process.
The transmission tests that were completed were the typical telephone network tests as described in the eightchannel application information. The tests include signal-to-total distortion, gain tracking, intelligible crosstalk and idle channel noise. Again the test method used for the first two tests was based on a sinusoidal input signal, as is common in the AT\&T specifications, at a frequency between 400 and 3400 Hz using a frequency-selective wave analyser. The results of all testing are shown in Figures 9 through 11.
It is of some interest to compare this data with the test results of the eight-channel CODEC design. In particular, the idle channel noise and the crosstalk measurements are improved. This can be partially explained by the different manipulations of the output multiplexer. This does however, tend to point to the fact that the output MUX can be a significant source of noise and cross channel interference. Further data is certainly necessary, but these results do point out an area of concentration for the system designer wanting to improve system performance.


Figure 10. Gain Deviation (Four-Channel)

| IDLE CHANNEL NOISE |  |
| :---: | :---: |
| Channel |  |
| 1 |  |
| 2 | no channel |
| 3 | had noise |
| 4 | level $>2 \mathrm{dBrnc}$ |
| INTELLIGIBLE CROSSTALK |  |
| $\mathbf{f}_{\text {input }}$ | Level |
| $400-3400 \mathrm{~Hz}$ | $\leq-85 \mathrm{dBmO}$ |

Figure 11. Transmission Measurements (Four-Channel)

In terms of signal-to-total distortion and gain tracking, the four-channel results compare favorably with the eightchannel data and both systems exceed the AT\&T requirements. Overall, the transmission tests point out that using a single DAC-86 for four-channel transmitting and receiving is a realistic approach and can comply with all " system" standards.

## CONCLUSIONS

The testing described in the preceding pages demonstrates the feasibility of encoding and decoding four channels with a single DAC-86. The system has several advantages: 1) a smaller number of devices are required to complete the CODEC function than were necessary for the eight-channel design, 2) the clock circuitry (PROM-based timing generator) is common to all encoders, so only a single such circuit is needed for multiple CODECs. Both of these factors contribute to reduced printed circuit board area for multiple transmission channels. The devices needed for a four-channel CODEC are listed in Figure 12. In terms of package sizes, only one device is larger than sixteen pins (the DAC-86/89 is 18 pins) and three of the components are only eight pins. This should make system layout fairly simple and allow relatively dense component packing. If chan-


Figure 12. Four-Channel CODEC - Parts
nel monitoring is incorporated, then a single supervision circuit could administer several circuit packs in a system lineup. The number of external leads is reduced in a fourchannel CODEC and the design is easily added to a busstructure data switching system.
The price per channel is still less than that being quoted by single-channel CODEC designers although slightly more than the eight-channel approach. The sacrifice made in price-per-channel is offset by the gains in system architecture and board layout offered by a four-channel shared CODEC. The shared channel CODEC approach is a viable solution to producing a digital transmission system. AN-37 shows designs at even lower per channel cost.

## INTRODUCTION

A companding digital-to-analog converter (DAC) is the key component in PCM CODEC systems. (CODEC is an acronym for coder-decoder.) A CODEC performs the coding functions which consist of an analog-to-digital conversion (ADC) of the input analog (voice) signal and decoding, which consists of a digital-to-analog conversion (DAC) of the received digital input.
The DAC is used for both encoding and decoding; it is in a feedback loop to generate the ADC functions. Voice signals in telephony require a system with a very large dynamic range. The dynamic range (DR) of a CODEC is defined as the ratio of the largest resolvable signal to the smallest signal which can be encoded. The dynamic range of the CODEC is the same as that of the DAC used in either the decode mode or in the feedback loop of the successive approximation type ADC. The dynamic range of a DAC is simply the ratio of its output for a linear input of one least significant bit (LSB) to that of the largest, all " 1 s ," input. This ratio is usually expressed in decibels using the equation:

$$
\mathrm{DR}=20 \log _{10} \frac{\mathrm{I}_{\mathrm{MAX}}}{\mathrm{I}_{\mathrm{LSB}}}
$$

where for a current output DAC $I_{\text {MAX }}$ is the output current for all " 1 s " input and $\mathrm{I}_{\text {LSB }}$ is the output current for one LSB input. Using this equation a linear bit DAC can be shown to resolve a ratio of $2^{n}: 1$ therefore:

$$
D R=20 \log _{10} \frac{2^{n}}{1} \approx 6^{n}
$$

The wide dynamic range requirements of a telephone system require the equivalent dynamic range of a 12 -bit system or 72 dB . However, this system would not be satisfactory for telephone voice transmission because of its excessive bandwidth requirements. With present day T1 type transmission systems a $64 \mathrm{kbits} / \mathrm{sec}$ data rate is required to transmit each voice channel. The use of the linear system would increase this bit rate to $96 \mathrm{kbits} / \mathrm{sec}$. This would provide more accuracy than is needed at the expense of excessive bandwidth.
For voice systems the most important criterion is the signal-to-noise ratio. In a PCM system noise is due almost entirely to quantizing distortion. Thus, a non-linear DAC has a nonlinear transfer characteristic to compress the analog signal into a digital word and a complementary transfer characteristic to expand the digital words into analog signals with a wide dynamic range. For a telephone system a CODEC requires a fairly uniform signal-to-distortion ratio over its entire dynamic range. Achieving this uniform signal-to-distortion ratio over a wide dynamic range requires the use of nonuniform coding. A non-uniform CODEC is a coder-decoder
pair whose input amplitude range is divided into steps of unequal widths, such that the width of the quantizing steps increase in proportion to the amplitude of the signal. To achieve uniform signal to distortion performance a logarithmic transfer function is required. The word compand, (compand is an acronym for compress - expand) was borrowed from analog systems to describe this non-uniform coding system where quantizing and coding is such that step size depends on the input amplitude.

## COMPANDING PRINCIPLES

Companding requirements differ for different signal distributions. As mentioned above, voice signals require constant S/D performance over a wide dynamic range. In order to accomplish this the distortion must be proportional to the signal level. This feat is best achieved by the use of a logarithmic compression law. However, a truly logarithmic assignment of code words is not physically possible since this implies an infinite number of codes. Two methods for generating practical implementations of logarithmic transfer functions have been derived which have become industry standards. These methods are generally known by their transfer functions which are called $\mu$-law and A-law respectively. Both of these transfer functions are normally implemented with eight-bit non-linear DACs to achieve a 72 dB dynamic range. This is the equivalent dynamic range of a twelve-bit linear DAC. The $\mu$-law and the A-law transfer functions are described by the following equations:

$$
\begin{aligned}
\mu \text {-law } & Y=\frac{\ln (1+\mu|X|)}{\ln (1+\mu)} \operatorname{sgn} X \text { for }-1 \leq X \leq+1 \\
\text { A-law } & Y=\frac{1+\ln A|X|}{1+\ln A} \operatorname{sgn} X \text { for } 1 / A \leq X \leq 1 \\
Y & =\frac{A|X|}{1+\ln A} \operatorname{sgn} X \quad \text { for } 0 \leq X \leq 1 / A
\end{aligned}
$$

These laws have unique signal-to-distortion characteristics for each value of $\mu$ and A respectively. At present ATT has settled on a value of $\mu$ equal to 255 and CCITT specifications use a value of $A$ equal to 87.6. Substituting these constants into the original equation above obtain:

$$
\begin{array}{ll}
\mu \text {-law } & Y=0.18 \ln (1+\mu|X|) \quad \text { sgn } X \text { for }-1 \leq X \leq 1 \\
\text { A-law } & Y=0.18 \ln (1+\ln |X|) \quad \operatorname{sgn} X \text { for } 1 / A \leq|X| \leq 1 \\
& Y=0.18 A|X| \quad \operatorname{sgn} X \text { for } 0 \leq|X|=1 / A
\end{array}
$$

The wideband (unfiltered) signal-to-distortion ratio over the useable dynamic range of voice transmissions is shown in Figure 1. This plot does not represent actual system performance; it is instead, a measure of the distortion which would be caused by an ideal quantizer.


Figure 1. Input Speech Power Relative to Full Load Sinusoid (dB)
The practical implementation of the two transfer functions is accomplished by standardized piece-wise linear approximations. The transfer functions are implemented in chords or segments where the transfer function within any one chord is a linear staircase. Each chord has sixteen steps and the size of the step in each succeeding chord is double the size of the step in the preceeding chord. There are normally eight chords numbered zero through seven in both $\mu$-law and A-law characteristics. For the A-law function the first two chords on either side of the origin have equal step sizes, whereas, for the $\mu$-law function, the second chord
after the origin has a step size which is double that of the first. For all remaining chords the steps double in size for each succeeding chord. This applies to both the $\mu$-law and A-law functions. For the A-law function the four chords about the origin can be considered as a single segment so that the A-law characteristic is sometimes referred to as being a "13-segment" code. The A-law characteristic also differs from the $\mu$-law characteristic in the manner in which the transfer function crosses the origin. The X -axis origin for the $\mu$-law is at "mid-step" while the X-axis origin for the A-law is coincident with a "riser". This can be understood better from the "blow-ups" about the origin of Figures 2 and 3.
In order to obtain the best implementations of the transfer function, companded DACs are constructed such that encode and decode functions are offset by one-half step. With this technique the quantizing band for the encode DAC will be centered about the decode value. This can be seen in Figure 4, where the $\mu$-law characteristics about the origin are shown. (The A-law characteristics would be identical except for the "mid-riser" phenomena at the origin.) As an example suppose that, for Figure 4, an analog input whose amplitude lies between levels 2 and 4 is being encoded. The best quantizing code to assign to this entire quantizing band is its mean value of 3 . Thus the DAC used in the suc-


Figure 2. $\mu$-Law Transfer Function


Figure 3. A-Law Transfer Function


Figure 4. $\mu$-Law Encode/Decode Characteristics About the Origin
cessive approximation feedback loop of the encode has output levels which represent the quantizing band edges. These can be referred to as decision levels. On the other hand the DAC for the decoder has output levels which repre-
sent the mean values of the quantizing bands which must, of necessity, be centered about the decoder output values. The end result is that a DAC used for decoding must be offset one-half step from the DAC used for encoding. This situation must exist over the entire range of the CODEC. A transmission system implemented with companding DACs is shown in Figure 5.

## COMDAC® SYSTEM DESCRIPTION

A block diagram of PMI's companding DAC is shown in Figure 6. A single current output DAC is used to generate outputs for either the encode or decode mode of operation.


Figure 5. Transmission System Implemented with Companding DAC


Figure 6. Equivalent Circuit and Pin Connection Diagram
Each companding DAC can be programmed to operate as either an encoder or a decoder by properly programming the E/D pin. The encode mode is offset one-half step from the decode mode by means of the current generator which is switched in during the encode mode. The reference amplifier establishes the current reference for the current output DAC. The sign bit pin (SB) controls the positivenegative switch which directs the output of the current output DAC.

This output will eventually end up at the positive (loE+ or $\mathrm{I}_{\mathrm{OD}+}$ ) outputs or the negative ( $\mathrm{I}_{\mathrm{OE}-}$ or $\mathrm{I}_{\mathrm{OD}-}$ ) outputs depending on whether the SB pin is programmed to a binary " 1 " or a binary " 0 ". The encode-decode switch E/D determines whether the DAC output shall be directed to the encode or decode terminations as shown in Figure 6. In addition, this same switch introduces the one-half step of offset current required during encode.
A better understanding of the COMDAC® circuitry is obtained by reviewing the previously discussed piece-wise linear approximation of the companding DAC transfer function to the desired $\mu$-law or A-law transfer functions. Each chord or segment consists of 16 steps numbered from 0 to 15. The size of the steps double in size from one chord to the next as the number of the chord increases. The chords are numbered 0 to 7 . In order to smooth out the characteristics during the transition from one chord to the next, the step current for step 0 of each chord is $1-1 / 2$ times larger than the current of the highest step of the chord immediately preceding it. The succeeding 15 steps (steps 1 to 15) are then two times the size of the steps of this previous chord. These characteristics can be examined in Figure 7.
To implement the transfer function, the first chord ( $\mathrm{N}=0$ ) uses 16 equal steps each of whose size, $I_{0}$ is $1 / 16$ of chord current source $\mathrm{I}_{\mathrm{C} 0}$ for A-law, or $1 / 16.5$ of current source $\mathrm{I}_{\mathrm{C} 0}$ for $\mu$-law. The next chord, $\mathrm{N}=1$, must begin at $\mathrm{I}_{\mathrm{C} 0}+1.5 \mathrm{I}_{0}$ for both A-law or $\mu$-law. Another way of saying this is that chord


Figure 7. Construction of the Companding DAC Transfer Function
$\mathrm{N}=1$ begins 16.5 steps from the origin. In order to accomplish this a pedestal current must be directed toward the output whose magnitude is equal to $\mathrm{I}_{\mathrm{C} 0}+1.5 \mathrm{I}_{0}$. Chord C 2 begins at $I_{C 0}+1.5 I_{0}+I_{C 1}+1.5 I_{1}$ and ends at $I_{C 0}+1.5 I_{0}+I_{C 1}$ $+1.5 I_{1}+I_{C 2}+1.5 I_{2}$ and so forth. This process continues with pedestal currents for each chord number N described by the equation:

$$
\operatorname{IPN}=\begin{array}{cc}
\mathrm{N}-1 \\
\sum_{i=0} & \left(I_{C_{i}}+1.5 I_{i}\right)=16.5 \\
\sum \mathrm{I}_{\mathrm{i}}
\end{array}
$$

note that $I_{P O}=0$.
A functional diagram of a companding DAC which implements the proper transfer function discussed above is shown in Figure 8, which operates in the following manner:
16.5 step currents ( 16.0 steps for A-law) where a step current is equal to the current step caused by changing the least significant bit in the chord of interest. Note that this satisfies the requirement of the equation for pedestal current $I_{P N}$. The step generator has the ability to sum current $I_{E}$ into the output mode to provide the one-half step offset required when the system is operating in the encode mode. This one-half step offset current is controlled by the E/D pin. The system is in the encode mode when the E/D pin is biased to a binary " 1 ".

## DETAILED CIRCUIT DESCRIPTION

All of the single pole double throw switches in Figure 8 are constructed of bipolar emitter coupled transistors. One such switch is shown as an example in Figure 9. When the


Figure 8. COMDAC® ${ }^{\circledR}$ Companding DAC Functional Diagram
the reference amplifier sets the bias current for the chord generator by means of $I_{C 7}$ which is a current mirror whose output is equal to $\left.2\right|_{\text {REF }}$. Next, due to the operation of an $R-2 R$ ladder which is described in a following paragraph, $\mathrm{I}_{\mathrm{C} 6}$ is made equal to one-half $\mathrm{I}_{\mathrm{C} 7}$ and is therefore equal to $I_{R E F} I_{C 5}$ is made equal to one-half $I_{C 6}$ and so forth. From $I_{C 3}$ down to $I_{C 0}$ a slave ladder is used rather than an $R-2 R$ ladder but the results are the same. The chord currents double in size progressing from $I_{\mathrm{C} 0}$ to $\mathrm{I}_{\mathrm{C} 7}$ respectively (for A-law however $I_{C_{1}}=I_{C 0}$. The chord selector is programmed from the 1 of 8 decoder so that the chord identified by binary chord number $N$ on leads $B_{1}$ to $B_{3}$ will switch $I_{C N}$ to the step generator. All other chord currents are switched to the pedestal selector. The pedestal selector is programmed from the same 1 of 8 chord decoder such that chords $I_{0}$ to $I_{N-1}$ are switched to the pedestal selector output in order to generate pedestal current $I_{\text {PN }}$. All other chord currents are switched to ground so that a pedestal current equal to the sum of the chord currents from $\mathrm{I}_{\mathrm{CO}}$ to $\mathrm{I}_{\mathrm{C}(\mathrm{N}-1)}$ will be directed to the output current switch matrix as $I_{P N}$. The $I_{C N}$ flowing into the chord selector from the step generator is equal to


Figure 9. Double-Pole Double-Throw Switch Implemented with Emitter Coupled Transistors
logic input exceeds the logic level bias $V_{L C} Q_{1}$ is turned off and $Q_{2}$ is turned on. In turn $Q_{3}$ is turned off and $Q_{4}$ is turned on thus effectively switching the current generator, shown as an example, from the ground to $I_{S}$. Conversely, lowering the logic level input below $\mathrm{V}_{\mathrm{LC}}$ will switch the current from $\mathrm{I}_{\mathrm{S}}$ to ground. The $V_{L C}$ Control permits the circuit to interface with a large range of logic levels.
The chord current generator circuit is shown in Figure 10. This circuit is the implementation of the chord current generator previously discussed. $Q_{0}$ is forced to operate at the reference input current $I_{\text {REF }}$ and $Q_{1}$, with an emitter resistor one-half the size of the emitter resistor of $Q_{0}$, will then operate at $2 I_{\text {REF. }} Q_{2}$ through $Q_{4}$ will operate at progressively smaller currents where each transistor operates at one-half the current of the transistor to its immediate left. To review this normal $R-2 R$ current-ladder function notice that $Q_{4 A}$ and $Q_{4 B}$ operate at equal currents and that the sum of their currents is equal to that of one transistor with an emitter resistor equal to $R$. When the series resistor $R$ is added to the junction of the emitter resistors of $Q_{4 A}$ and $Q_{4 B}$ the current of $Q_{3}$ will be forced to equal the sum of the $Q_{4 A}$ and $Q_{4 B}$ currents. Thus $Q_{4 A}$ current equals one-half the $Q_{3}$ current. Now the current from $Q_{4 A}, Q_{4 B}$ and $Q_{3}$ must all flow through the next series resistor $R$. This current is equal to twice that of $Q_{3}$; therefore it is easy to compute that the $Q_{2}$ current is twice that of the $Q_{3}$. The same reasoning may be used to proceed down the ladder to show that each transistor in the ladder sinks twice the current of the transistor on its immediate right. The slave ladder consisting of $Q_{5}$ through $Q_{8 A}$ and $Q_{8 B}$ continues to halve currents for each transistor proceeding to the right. However this part of the chord current generator uses scaled resistors instead of the $R-2 R$ ladder technique. Since $Q_{4 B}$ sinks constant current from the slave ladder, and since all the current must flow through the scaled emitter resistors, then the curent through each transistor must be inversely proportional to the size of its emitter resistor. By examination of the slave ladder it can be seen that each transistor proceeding to the
right sinks one-half the current of the transistor to its immediate left. For the $\mu$-law chord current generator $Q_{8 B}$ is simply diode connected such that the chord current for chord $\mathrm{C}_{0}$ is roughly one-half the current of chord $\mathrm{C}_{1}$. For the A-law chord current generator, however, the collectors of transistors $Q_{8 A}$ and $Q_{8 B}$ are tied together so that $I_{C 0}$ is exactly equal to $\mathrm{I}_{\mathrm{C} 1}$. The currents flow to the chord current generator from an array of bipolar single pole double throw switches labeled "chord selector" in Figure 8. The actual switches are not shown in this paper.
The Step Current Generator is shown in Figure 11. Again the single pole double throw switches which connect the step generator to the output current matrix as shown in the companding DAC functional diagram are not represented. The step generator is connected to the chord selector which sinks $I_{C N}$. Ratioed emitters are used to divide the current. The largest emitter is 16 times the size of the smallest emitter and therefore sinks 16 times the current. The A-law step generator differs from the $\mu$-law step generator in that each chord begins with a riser instead of a step. This also applies to the origin, therefore one-half step of current flows (decode mode) even when the binary input to the step generator is " 0 ". Step switches controlled directly by the binary code connect the appropriate collectors of the step current generator transistors to the output current matrix. For both A-law and $\mu$-law devices $\mathrm{I}_{\mathrm{CN}}$ is one of the pedestal currents. The difference is that for the A-law device the pedestal current is equal to 16 steps whereas, for the $\mu$-law, the pedestal current is equal to 16.5 steps.

## NORMALIZED COMPANDING DAC OUTPUTS

It is convenient to generate tables of normalized values which correspond exactly to the CCITT (Consultative Committee for International Telephone and Telegraph) specifications. The following tables are normalized to the smallest DAC output which is equivalent to one-half step.


Figure 10. Chord Current Generator Diagram

$\mu$ LAW STEP CURRENT GENERATOR

A.LAW STEP CURRENT GENERATOR

Figure 11. A-Law and $\mu$-Law Step Current Generators

## $\mu$-Law Normalized Table

NORMALIZED DECODE OUTPUT (SIGN BIT EXCLUDED) $I_{C, s}=2\left[2^{\circ}(S+16.5)-16.5\right]$
$C=$ chord no. (0 through 7)
$S=$ step no. (0 through 15)


## $\mu$-Law Normalized Table

NORMALIZED ENCODE LEVEL (SIGN BIT EXCLUDED) $\mathrm{I}_{\mathrm{c}, \mathrm{s}}=2\left[2^{\mathrm{C}}(\mathrm{S}+17)-16.5\right]$
C = chord no. ( 0 through 7)
$\mathrm{S}=$ step no. (0 through 15)

| STEP CHORD |  | $\begin{gathered} \hline 0 \\ \hline 000 \end{gathered}$ | $\frac{1}{0} \frac{1}{201}$ | $\frac{2}{010}$ | $\frac{3}{011}$ | $\frac{4}{100}$ | $\begin{gathered} 5 \\ \hline 101 \end{gathered}$ | $\frac{6}{110}$ | $\begin{gathered} 7 \\ \hline 111 \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |  |  |
| 0 | 0000 | 1 | 35 | 103 | 239 | 511 | 1055 | 2143 | 4319 |
| 1 | 0001 | 3 | 39 | 111 | 255 | 543 | 1119 | 2271 | 4575 |
| 2 | 0010 | 5 | 43 | 119 | 271 | 575 | 1183 | 2399 | 4831 |
| 3 | 0011 | 7 | 47 | 127 | 287 | 607 | 1247 | 2527 | 5087 |
| 4 | 0100 | 9 | 51 | 135 | 303 | 639 | 1311 | 2655 | 5343 |
| 5 | 0101 | 11 | 55 | 143 | 319 | 671 | 1375 | 2783 | 5599 |
| 6 | 0110 | 13 | 59 | 151 | 335 | 703 | 1439 | 2911 | 5855 |
| 7 | 0111 | 15 | 63 | 159 | 351 | 735 | 1503 | 3039 | 6111 |
| 8 | 1000 | 17 | 67 | 167 | 367 | 767 | 1567 | 3167 | 6367 |
| 9 | 1001 | 19 | 71 | 175 | 383 | 799 | 1631 | 3295 | 6623 |
| 10 | 1010 | 21 | 75 | 183 | 399 | 831 | 1695 | 3423 | 6879 |
| 11 | 1011 | 23 | 79 | 191 | 415 | 863 | 1759 | 3551 | 7135 |
| 12 | 1100 | 25 | 83 | 199 | 431 | 895 | 1823 | 3679 | 7391 |
| 13 | 1101 | 27 | 87 | 207 | 447 | 927 | 1887 | 3807 | 7647 |
| 14 | 1110 | 29 | 91 | 215 | 463 | 959 | 1951 | 3935 | 7903 |
| 15 | 1111 | 31 | 95 | 223 | 479 | 991 | 2015 | 4063 | 8159 |
| STEP SIZE |  | 2 | 4 | 8 | 16 | 32 | 64 | 128 | 256 |

A-Law Normalized Table
NORMALIZED DECODE OUTPUT (SIGN BIT EXCLUDED) $\begin{aligned} & I_{C S}=2^{N}-1(33+2 S) \text { For } \mathrm{N}>0 \\ & I_{\mathrm{CS}}=2 \mathrm{~S}+1 \text { For } \mathrm{N}=0\end{aligned}$

| CHORD <br> STEP |  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 000 | 001 | 010 | 011 | 100 | 101 | 110 | 111 |
| 0 | 0000 | 1 | 33 | 66 | 132 | 264 | 528 | 1056 | 2112 |
| 1 | 0001 | 3 | 35 | 70 | 140 | 280 | 560 | 1120 | 2240 |
| 2 | 0010 | 5 | 37 | 74 | 148 | 296 | 592 | 1184 | 2368 |
| 3 | 0011 | 7 | 39 | 78 | 156 | 312 | 624 | 1248 | 2496 |
| 4 | 0100 | 9 | 41 | 82 | 164 | 328 | 656 | 1312 | 2624 |
| 5 | 0101 | 11 | 43 | 86 | 172 | 344 | 688 | 1376 | 2752 |
| 6 | 0110 | 13 | 45 | 90 | 180 | 360 | 720 | 1440 | 2880 |
| 7 | 0111 | 15 | 47 | 94 | 188 | 376 | 752 | 1504 | 3008 |
| 8 | 1000 | 17 | 49 | 98 | 196 | 392 | 784 | 1568 | 3136 |
| 9 | 1001 | 19 | 51 | 102 | 204 | 408 | 816 | 1632 | 3264 |
| 10 | 1010 | 21 | 53 | 106 | 212 | 424 | 848 | 1696 | 3392 |
| 11 | 1011 | 23 | 55 | 110 | 220 | 440 | 880 | 1760 | 3520 |
| 12 | 1100 | 25 | 57 | 114 | 228 | 456 | 912 | 1824 | 3648 |
| 13 | 1101 | 27 | 59 | 118 | 236 | 472 | 944 | 1888 | 3776 |
| 14 | 1110 | 29 | 61 | 122 | 244 | 488 | 976 | 1952 | 3904 |
| 15 | 1111 | 31 | 63 | 126 | 252 | 504 | 1008 | 2016 | 4032 |
| STEP SIZE |  | 2 | 2 | 4 | 8 | 16 | 32 | 64 | 128 |

## A-Law Normalized Table

| NORMALIZED ENCODE DECISION LEVELS (SIGN BIT EXCLUDED) |  |  |  |  |  |  |  | $\begin{aligned} & I_{C S}=2^{N-1}(34+2 S) \text { For } N>0 \\ & I_{C S}=2 S+2 \text { For } S=0 \end{aligned}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
| STEP |  |  | 000 | 001 | 010 | 011 | 100 | 101 | 110 | 111 |
|  | 0 | 0000 | 2 | 34 | 68 | 136 | 272 | 544 | 1088 | 2176 |
|  | 1 | 0001 | 4 | 36 | 72 | 144 | 288 | 576 | 1152 | 2304 |
|  | 2 | 0010 | 6 | 38 | 76 | 152 | 304 | 608 | 1216 | 2432 |
|  | 3 | 0011 | 8 | 40 | 80 | 160 | 320 | 640 | 1280 | 2560 |
|  | 4 | 0100 | 10 | 42 | 84 | 168 | 336 | 672 | 1344 | 2688 |
|  | 5 | 0101 | 12 | 44 | 88 | 176 | 352 | 704 | 1408 | 2816 |
|  | 6 | 0110 | 14 | 46 | 92 | 184 | 368 | 736 | 1472 | 2944 |
|  | 7 | 0111 | 16 | 48 | 96 | 192 | 384 | 768 | 1536 | 3072 |
|  | 8 | 1000 | 18 | 50 | 100 | 200 | 400 | 800 | 1600 | 3200 |
|  | 9 | 1001 | 20 | 52 | 104 | 208 | 416 | 832 | 1664 | 3328 |
|  | 10 | 1010 | 22 | 54 | 108 | 216 | 432 | 864 | 1728 | 3456 |
|  | 11 | 1011 | 24 | 56 | 112 | 224 | 448 | 896 | 1792 | 3584 |
|  | 2 | 1100 | 26 | 58 | 116 | 232 | 464 | 928 | 1856 | 3712 |
|  | 13 | 1101 | 28 | 60 | 120 | 240 | 480 | 960 | 1920 | 3840 |
|  | 4 | 1110 | 30 | 62 | 124 | 248 | 496 | 992 | 1984 | 3968 |
|  | 5 | 1111 | 32 | 64 | 128 | 256 | 512 | 1024 | 2048 | *4096 |
|  | STE | SIZE | 2 | 2 | 4 | 8 | 16 | 32 | 64 | 128 |

The numbers in these tables are directly proportional to the input reference current. However the exact relationship is somewhat complicated. A reference current of $528 \mu \mathrm{~A}$ for the $\mu$-law DAC will produce a step size of $0.5 \mu \mathrm{~A}$; thus, for the
$\mu$-law device driven by a reference current of $528 \mu \mathrm{~A}$, it is only necessary to multiply all the numbers in the normalized tables by one-half step or $0.25 \mu \mathrm{~A}$ to obtain the output in $\mu \mathrm{A}$. The table tabulated below corresponds to a $528 \mu \mathrm{~A}$ reference.

## $\mu$-Law Current Output Table

IDEAL DECODE OUTPUT CURRENT IN MICROAMPS (SIGN BIT EXCLUDED)

*Virtual Decision Level

A similar exercise will yield a corresponding table for the A-law part. Multiplying all the numbers in the normalized A-law table, for instance, will produce a table of currents for a
reference input of $512 \mu \mathrm{~A}$. A table based on $512 \mu \mathrm{~A}$ reference current will have a step size of $1.0 \mu \mathrm{~A}$ and is tabulated in the $\mu$-law current output table.

## A-Law Current Output Table

IDEAL DECODE OUTPUT CURRENT IN MICROAMPS (SIGN BIT EXCLUDED)


Reviewing the companding DAC functional diagram Figure 8 demonstrates the relationship between step size and $\mathrm{I}_{\text {REF }}$. For a $\mu$-law device $I_{\mathrm{C} 0}$ equals 16.5 chord zero steps and for an A-law device $\mathrm{I}_{\mathrm{C} 0}$ equals 16 chord zero steps. $\mathrm{I}_{\mathrm{C} 6}$ is always equal to $I_{\text {REF }}$ in either system. $I_{C 6}$ is then equal to 64 times $\mathrm{I}_{\mathrm{C} O}$ for a $\mu$-law system, and 32 times $\mathrm{I}_{\mathrm{C}}$ for an A-law system. The step size can then be related to $\mathrm{I}_{\text {REF }}$ by the following equations:

$$
\begin{aligned}
& \text { step size }=I_{R E F} / 64 \times 16.5=I_{R E F} / 1056(\mu \text {-law }) \\
& \text { step size }=I_{R E F} / 32 \times 16=I_{R E F} / 512 \text { (A-law) }
\end{aligned}
$$

Now for a reference current of $528 \mu \mathrm{~A}$ the step size for a $\mu$-law system is $528 / 1056$ or $0.5 \mu \mathrm{~A}$. For a reference current of $512 \mu \mathrm{~A}$ the step size for an A-law system is $512 / 512$ or $1.0 \mu \mathrm{~A}$. These values concur with those used to generate the tables.

In the design of the PMI DAC-89 the biasing resistors were not scaled to exactly integer values. This was done deliberately to standardize somewhat on $528 \mu \mathrm{~A}$ input reference current for both A-law and $\mu$-law parts. The performance of the device is not affected, however the actual scaling is somewhat complicated and will not be discussed in this paper.
Finally if encode output tables were desired for current output they could be obtained by scaling to proper step size the normalized encode tables or adding one-half step to each value in the decode table, where the step size depends on the chord number.

## DAC ACCURACY

Companding DACs must be manufactured to satisfy a unique set of parameters. The performance of a companded DAC used for telephony must satisfy the requirements of a communication system on an end-to-end basis. A voice channel is first encoded by one CODEC then decoded by a second CODEC such that the system performance can be measured on an audio-in-audio-out basis. The CODEC performance will be almost completely dominated by the Gain Tracking requirement.

## GAIN TRACKING

Gain Tracking refers to the ability of a system to track its input power level. The test is normally made with a system such as that shown in Figure 12.

Gain Tracking is measured by monitoring the input and output levels in decibels. At an input level of -10 Bm 0 the output is recorded as the output reference level. For ideal Gain Tracking, any change (in dB ) of the input level must be matched exactly by the same change in the output level.


Figure 12. Gain Tracking or S/N Test

This condition is monitored over all input power levels of interest. The extent to which these power level changes differ (again in dB) is a measure of Gain Tracking, also referred to as gain deviation. The ATT/D3 Gain Tracking specification is show in Figure 13.


Figure 13. ATT/D3 Gain Tracking Specification
CCITT publishes two separate specifications for Gain Tracking. The apparatus used for making either of these tests is basically the same as that used in Figure 13 except that for the first part of the "method one" test the HP3551A would be replaced with a suitable white noise source at the input and an RMS reading voltmeter at the output. Gain Tracking
masks equivalent to those found in CCITT publications are shown in Figure 14.

## POWER LEVELS

For PCM channel performance measurements, power levels are characteristically expressed in dBm 0 . A reference level of $0 \mathrm{dBm0}$ is established by referencing to a code in the digital transmission. The binary code pattern required to establish a reference level of 0 dBmO can be found in the CCITT publications. This pattern is reproduced in the PMI Telecommunications Handbook for the readers convenience. The constant repetition of these binary numbers at the normal sampling rate of 8 kHz will produce a 1 kHz sinusoid at a OdBmO reference level. Starting with this definition it can then be shown that a sinusoid whose peak value is just at the system saturation level (all "1s" PCM output) will have a power level of 3.14 and 3.17 dBm 0 for A-law and $\mu$-law respectively.

## SIGNAL-TO-DISTORTION MEASUREMENTS

Signal-to-Distortion is a measure of the total distortion a system will exhibit on an end-to-end basis. As with Gain Tracking this measurement is normally performed on an audio-to-audio basis. A typical setup for measuring Signal-to-Distortion is shown in Figure 15. A wideband ( 3 kHz ) filter may be substituted for the C-Message filter shown for some tests.
Figure 16 shows the ATT/D3 specification mask with the performance of a PMI demonstration COMDAC® based shared CODEC system superimposed. This method of measuring Signal-to-Distortion is applicable to either CCITT or ATT specifications.



Figure 14. CCIT Gain Tracking Specification


Figure 15. Signal-to-Distortion Test Setup

## DAC ACCURACY VERSUS GAIN TRACKING AND SIGNAL-TO-DISTORTION RATIO

The analog portions of a PCM system usually make only a minor contribution to either Gain Tracking or Signal-toDistortion errors. Thus, the major contribution to error is the inability of the companding DAC to accurately follow the encoding format. The process of quantizing and coding will cause some deviation from the ideal, however the errors made by the ideal CODEC system will be well within telephony specifications. To conform to the required Gain Tracking and Signal-to-Distortion specifications the DAC output currents must conform as closely as possible to the ideal transfer function as tabulated in the normalized tables. This corresponds to a specification of absolute error on the DAC output current with respect to its binary inputs. The

DAC-86/89 companded DACs are guaranteed to plus or minus one-fourth step from ideal values in chord zero and to plus or minus one-half step elsewhere. This information can be transformed into tabular form by adding the allowable error to the DAC tables. Either the normalized tables or the current output tables can be used as a basis for this exercise.


Figure 16. ATT/D3 Signal-to-Distortion Mask

## INTRODUCTION

This Application Note consists of a collection of circuits which use buffer amplifiers in a variety of applications. As will be shown, buffers may be used to make filters, current sources, cable drivers, sample and holds, line drivers for multiplexers, current boosters, and high speed voltage output DACs.

## INDUCTORS AND FILTERS

The active inductor in Figure 1 is realized with an eight-lead IC, two carbon resistors, and a small capacitor. A commercial inductor of 50 henries may occupy up to five cubic inches.


Figure 1. Active Inductor

The tuned circuit shown in Figure 2 uses the simulated inductor of Figure $1\left(R_{1}, R_{2}, C_{1}\right)$ and $C_{2}$. Depending upon whether the circuit is driven at $E_{1}$ or $E_{2}$ the responses of Figures 3 or 4 result. The resonant response in both cases is


INPUTS MAY BE AT E $1_{1}$ OR E $E_{2}$. GRAPHS OF THE TWO
RESPONSES WILL SHOW ADVANTAGES AND DISADVANTAGES.

Figure 2. Tuned Circuit
+38 dB at 103 Hz . The Figure 3 response is +2.5 dB at 200 Hz and -10 dB at 50 Hz . On the other hand, the Figure 4 response is -9 dB at 200 Hz and +2.5 dB at 50 Hz .


Figure 3. Response from $E_{1}$ to $V_{\text {OUT }}$


Figure 4. Response from $E_{2}$ to $V_{\text {OUT }}$

Figure 5 shows a low pass filter realized for $f_{o}$ of 1 MHz . What is remarkable about this filter is most ICs do not have the full power bandwidth to handle 1 MHz signals in the 5 to 10 Volt range, while the BUF-03 has a greater than 4 MHz full power bandwidth for a $20 \mathrm{~V}_{\mathrm{p} \text {-p }}$ sinewave. Similar comments apply to the filter in Figure 6. In other words, the outstanding bandwidth of the BUF-03 extends the bandwidth capability of certain classes of active filters.


Figure 5. Low Pass Filter (High Frequency)


Figure 6. High Pass Filter (High Frequency)
The BUF-03 can be used to make a 4.5 MHz trap for use in TV. This circuit is shown in Figure 7, and the elements are chosen such that no capacitor is less than 100pF.


Figure 7. Notch Filter at $\mathbf{4 . 5 \mathrm { MHz }}$


Figure 8. High Speed Line Driver for Multiplexers
The BUF-03 can be used as a data line driver because of its speed and current drive capabilities. The connection for this application is shown in Figure 8. The realization of a high speed sample and hold is possible using the BUF-03 and suitable analog switches. The circuit shown in Figure 9 provides the highest speed because there are no feedback loops to slow down the settling times. Typically the sample and hold is followed by a successive approximation analog-to-digital converter (ADC). The final application involves the BUF-03 and the DAC-08 (digital-to-analog converter). Figure 10 shows how it is possible to develop both $V_{\text {OUT }}$ and $\bar{V}_{\text {OUT }}$. The output capacitance of the DAC-08 is approximately 15 pF , thus as $\mathrm{R}_{0}$ increases in value, so does the settling time for $V_{\text {OUT }}$ (and $\bar{V}_{\text {OUT }}$ ).


Figure 9. High Speed Sample and Hold


Figure 10. High Speed Voltage Output DAC

## LINE DRIVER APPLICATIONS

If your FET "line driver" has the speed but not the stability or the current capability to drive coaxial cables, its output may be buffered with a BUF-03 as shown in Figure 11. Figure 12 shows an alternative connection when better accuracy and high current capability is needed. Note that the limitation on $R_{L}$ being greater than $1 \mathrm{k} \Omega$ does not apply in this case since the added error caused by lower impedances is imbedded inside the feedback loop of the op amp.


Figure 11. Convert FET Op Amp Into Cable Driver


Figure 12. Current Booster

## MISCELLANEOUS USES OF BUFFERS

Single supply applications can be realized using the BUF-03 as shown in Figure 13. The input is DC biased to +10 V such that the BUF-03 operates in the linear region. Signal is AC coupled to the input and also AC coupled to the output load resistor.


Figure 13. Single Supply AC Buffer (High Speed)

## CONCLUSION

While the list is by no means all inclusive, this application note has attempted to point out some of the myriad of uses for the IC buffer. In particular, the BUF-03 makes possible a whole new class of high frequency filters and high speed current sources. Many problems in data acquisition systems can be solved by the use of buffers. In addition, the BUF-03 is useful in providing increased drive current, as well as the ability to drive long cables without instability. Finally, the versatility of the reference zener can be increased by using buffers, and for AC applications the buffer can be used on single power supplies.

## IMPROVED SHARED-CHANNEL CODEC DESIGN WITH PMI's COMPANDING DACs

Precision Monolithics Inc.

## APPLICATION NOTE 41

## DESIGNERS FACE CHOICE

Designers of telecommunications systems are faced with a fundamental design decision; they must base the design of digital voice transmission systems on either the use of a CODEC shared over several analog channels or on the use of one CODEC per channel.

Since 1976, users of PMI's shared-channel approach point to the economical advantages of a system that incorporates an encoder and a decoder capable of accommodating multiple voice channels. Proponents of single-CODEC-per-channel systems generally cite the straight-forward techniques involved in implementing this concept as the motivation for its selection.

The use of the shared-CODEC configuration is appealing because fewer integrated circuits per channel are required and less circuit board area per channel is needed. Because of its lower cost per channel and lower total system cost, the shared-channel CODEC concept looms as the logical choice for designers provided it can meet the performance needs of their systems.

Recently, new telecommunication components were introduced by Precision Monolithics Incorporated that improve the performance that can be obtained from a shared-CODEC system; the availability of these devices could influence future design decisions in favor of the shared CODEC concept over the single-CODEC approach. These newly developed devices, including the DAC-88 and the DAC-89 COMDAC® companding D/A converters, and the DMX-88 demultiplexer, not only provide performance which is superior to previously existing products, they are also easier to apply.

The degree of improvement offered by these devices and the present capabilities of a shared-CODEC system can be demonstrated using the circuit configuration shown in Figure 1. This configuration, an eight-channel digital transmission system, was designed and breadboarded by PMI as a vehicle for measuring the analog-input to analog-output transmission parameters commonly used to specify CODEC performance regardless of the particular system configuration.

Two of the components employed in the transmission system shown in Figure 1, the companding digital-to-analog converter and the analog multiplexer represent improved versions of previously existing products and are key contributors to the superior performance the system demonstrates over previous versions.
In the redesign of the companding DAC, it was felt that the best results would be achieved by improving the device's response within chord 0 . Two design goals were set: to establish a reasonable settling time within chord 0 and to provide a guaranteed better than $\pm 1 / 4$ step linearity within that chord. Excellent results were obtained for both $\mu$-law and A-law devices.

The new version of the companding DAC typically settles within 500 ns , thus overcoming a restriction that had previously reduced the maximum number of channels for encoding. The IC's nominally settle to within $\pm 1 / 8$ step of the theoretical level in chord 0 and are $100 \%$ tested to be no worse than $\pm 1 / 4$ step.
Because of testing time restrictions, the settling time is given as a nominal specification. The guaranteed linearity specifi-


Figure 1. Eight-Channel Test Configuration
cation, in conjunction with the nominal settling time data, can provide the designer with the data needed to determine if the performance needs of his system can be satisfied.
When the earlier version of the output multiplexer was used as a sample-and-hold and switch, it was found that certain characteristics of the device caused idle channel noise and transmission degradation. An analysis showed that reduction of the charge injected during the switch turn-off would enhance the performance of the device. The effect of the charge injection becomes important because of the capacitance added to the MUX output. This output drives a highimpedance load (the PCM filter) and without a discharge path, the charge adds to the analog output being switched through the multiplexer. Because of the use of an improved JFET switch structure, the new multiplexer exhibits a discharged only $1 / 4$ of $1 / 5$ of the value for the previous device. Tests reveal that the idle channel noise is reduced by several dB when the DMX-88 is used as the output switch and sample-and-hold. In addition, the reduced amount of charge permits the use of a smaller value capacitor and thus increases the number of output channels that can be decoded.

## DEMONSTRATOR MODIFICATIONS

The most obvious system improvement provided by the eight-channel system depicted in Figure 1, compared to an earlier design developed by PMI (described in the PMI application note AN-37), is a simplified encoder clocking scheme. In the original circuit, additional settling time was required because of the slower changing bits.

The new version of the clocking circuitry still employs a programmable read-only memory (PROM) for flexibility in performing future modifications and experimentation. However, the clock pattern is markedly changed. The new SAR clock timing diagram is shown in Figure 2. As can be seen, bit clocking is accomplished with a set 772 kHz clock. This


Figure 2. Encode Timing: DMX Control


Figure 2A. Encode/Decode Controller


Figure 2B. Encode Clock
allows $9.1 \mu \mathrm{~s}$ (eight-channel rate) for encoding; the remaining cycle time ( $6.5 \mu \mathrm{~s}$ ) is used for sampling the analog signal and holding the level to be encoded. The remaining cycle time is divided as follows: sample period, $4.55 \mu \mathrm{~s}$; transition time between the hold signal and the sign bit acquisition, $1.95 \mu \mathrm{~s}$.

The sampling time for the new clocking scheme is longer than it was for the old design ( $4.5 \mu \mathrm{~s}$ as compared to $3.2 \mu \mathrm{~s}$ ) and the hold settling time has increased from 0.65 to $1.95 \mu \mathrm{~s}$. As a result, the values measured for gain tracking differential (linearity) at low input levels ( $-55 \mathrm{dBm0}$ ) provide an indication of the improved response.

Since the clocking pattern has been simplified, the number of TTL gates needed is less than had been required by the original configuration. An even simpler clocking scheme can be designed by replacing the PROM, address counter and data latch with a "D" flip-flop and some additional gates. The use of a programmable clock generator, however, was advantageous in demonstrating the effects of various circuit components on the overall transmission performance. For example, by increasing the sample time and thereby reducing the hold settling time (keeping the SAR clock the same frequency), the system tends to show different characteristics. The gain tracking stays within spec, but signal-to-total distortion increases at levels below -40dBm0. The crosstalk performance (adjacent channel) also deteriorates. Apparently both of these effects are results of the output settling of the sample-and-hold device. The point is that by designing with a system consisting of individual devices the user can more precisely determine those components that have the greatest effect on system characteristics. The design can then be adapted to maximize certain performance attributes in lieu of other, less-important characteristics. The system as
finalized in these notes is a compromise system, one aimed at providing adequate performance in various applicaitons. The final design modifications are left up to the individuals responsible for the specific systems.

The DAC-88 and DAC-89 have idle currents present on the selected output leads; these currents are equal on both the positive and negative outputs and are normally around $10 \mu \mathrm{~A}$. The DAC-89EX is specified at a lower reference current than the DAC-88. The new reference is $16 \mu \mathrm{~A}$ less than the original value. The tests described here were performed with constant reference current for both the DAC-88 ard the DAC-89. The effect on the A-law measurements means the full-scale output is $2079 \mu \mathrm{~A}$ instead of $2016 \mu \mathrm{~A}$. Although all steps are slightly expanded, for the purpose of the data collected here the reference current difference is negligible.

The normal testing configuration used was to provide a test signal input in one channel and monitor the output of that channel (or adjacent channels for crosstalk) with a PCM receive filter and the prescribed receiver. The test diagram is shown in Figure 3. It becomes important to ground all unused encoder inputs to provide the proper termination. It also is very important when laying out system boards to generate sufficient ground planes and proper isolation between analog and digital ground areas. The common point of these ground areas should be as close to the power supply as possible. Also "daisy-chaining" of ground returns should be avoided. Careful consideration of grounding can help improve all system parameters.

The transmission test results collected with this system are shown in Figures 4 through 6. An example of results with a different clock pattern is also presented.


Figure 3. Test Configuration

' Figure 4. DAC-88EX Tested with Sinusoid



Figure 5. DAC-89EX Tested with Noise Source




Figure 6. DAC-88EX with Altered Encode Clock (Reduced Hold Settling Time)

Comparisons of idle channel noise measurements using the MUX-88 and the DMX-88 are shown in Figures 7 and 8. It is important to notice that these measurements were made at the input to the PCM output filter. Collecting data at the filter output is not feasable because the noise values are too low for the equipment being used. To show the difference between the new and old components, a measurement was

|  | CHANNEL MEASURED | IDLE CHANNEL NOISE | HOLD CAP |
| :---: | :---: | :---: | :---: |
| MUX-88 | 1 | -60.8 | 10000pf |
|  | 2 | -61.1 | 10000pf |
|  | 3 | -60.3 | 10000pf |
|  | 4 | -61.1 | 10000pf |
|  | 5 | -60.9 | 10000pf |
|  | 6 | -61.3 | 10000pf |
|  | 7 | -61.2 | 10000pf |
|  | 8 | -60.0 | 10000pf |
| DMX-88 | 1 | $\begin{gathered} \text { All } \\ \text { Values } \\ <-70 \mathrm{~dB} \end{gathered}$ | 10000pf |
|  | 2 |  | 10000pf |
|  | 3 |  | 10000pf |
|  | 4 |  | 10000pf |
|  | 5 |  | 10000pf |
|  | 6 |  | 10000pf |
|  | 7 |  | 10000pf |
|  | 8 ) |  | 10000pf |
| NOTE: VALUES MEASURED BEFORE PCM OUTPUT FILTER WITH HP-3551A (-70dB IS LOWEST MEASUREMENT) |  |  |  |
|  |  |  |  |

Figure 7. Idle Channel Noise
made that yielded some data. However, for both devices the idle channel noise is well within the normal system guidelines. The test data shows the difference due to reduced device charge injection of the DMX. Using a 10,000 pF hold capacitor produces at least a 10dB improvement for the DMX and when the hold capacitor is reduced, the improvement is even more obvious. The smaller hold capacitor allows the D/A circuit to drive more channels. Since the current capability of the multiplexer switch is limited, a smaller capacitor means less charge-up time is required and a faster settling time is possible. The "demultiplexer" allows the user the option of reducing the hold capacitance without affecting the idle channel noise performance.
\(\left.$$
\begin{array}{cccc|}\hline & & \\
\hline \text { CHANNEL } \\
\text { MEASURED }\end{array}
$$ \quad \begin{array}{c}IDLE <br>
CHANNEL <br>

NOISE\end{array}\right]\)| HOLD |
| :---: |
| MUX-88 |
| 1 |

Figure 8. Idle Channel Noise

Another demonstrator design change was added to show how additional reduction of crosstalk is possible through proper control of the output multiplexer. The first design did not make use of the enable function of the output switch. As a new digital word was latched to the decode circuit, the output MUX address was switched. The timing involved in these

| INPUT CHANNEL | MEASURED CHANNELS | CROSSTALK <br> (1.02KHz) |
| :---: | :---: | :---: |
| 1 | 4 | -72 |
|  | 3 | -80 |
|  | 2 | -80 |
|  | 8 | -85 |
|  | 7 | -85 |
|  | 6 | -85 |
|  | 5 | -78 |
| 2 | 8 | -72 |
|  | 7 | -80 |
|  | 6 | -85 |
|  | 5 | -85 |
|  | 1 | -85 |
|  | 4 | -84 |
|  | 3 | -85 |
| 3 | 2 | -70 |
|  | 8 | -80 |
|  | 7 | -85 |
|  | 6 | -85 |
|  | 1 | $-85$ |
|  | 4 | -74 |
| 4 | 3 | -72 |
|  | 2 | -78 |
|  | 8 | -82 |
|  | 7 | -85 |
|  | 6 | -85 |
|  | 5 | -80 |
|  | 1 | -75 |
| - CHANNEL NUMBERS AS SHOWN ON ENCODER \& DECODER BOARDS. <br> - INPUT LEVEL $=0 \mathrm{dBm} 0$ <br> - MEASURED WITH HP3580A SPECTRUM ANALYSER. |  |  |

Figure 9. Crosstalk
two sequences is such that some signal feedthrough is seen due to the data latch and D/A circuit (DAC-88/89 and OP-16) settling more quickly than the MUX switch can open. Performance is improved by the MUX being disabled prior to the analog channel being switched. This assures, by using lead CC, that the MUX is completely open while the new decoder output is settling. The MUX address is then switched and the MUX enabled. The timing of these signals is shown with the SAR clock in Figure 2. The crosstalk measurements are shown in Figure 9.

## CONCLUSIONS

Thanks to the use of newly developed components, the PMI eight-channel CODEC demonstrator reveals the performance possible with a multiple channel digital transmission system. As illustrated by the test results, the transmission performance has been improved from that shown in AN-37. Moreover, the design is simpler and even more economical. Working with an eight-channel system allows the designer to investigate additional improvements in and advantages of the multiple-channel approach. Because of this, PMI makes a set of boards available (encoder, decoder, controller) to any customer interested in investigating the advantages to a shared-channel design.
The system is still the basic design presented in AN-37 and the work described in that note has aided in continuing improvement of PMI components. A complete demonstration system schematic is shown in Figure 10.
PMI is committed to providing telecommunication components capable of meeting and exceeding all requirements for digital switching and transmission systems. We feel the shared-channel approach provides economic and space advantages over the use of single-channel CODEC's in many designs. It has also been seen by several of our customers, that since our designs use individual components, by properly specifying these parts, the overall system performance can be guaranteed. This can provide savings in component and board-level testing costs. The system designer needs only to evaluate the PMI approach to become aware of the possibilities it holds in terms of digital transmission system design.



Figure 10B. Demo System Decode Board


Figure 10C. Demo System Encode Board

# A $1 \mathrm{kHz}, 0 \mathrm{dBm} 0$ <br> STANDARD SIGNAL GENERATOR 

## Precision Monolithics Inc.

## APPLICATION NOTE 42

The CCITT standards concerning line transmission include a specification demonstrating the relationship between the encoding laws (A-law or $\mu$-law) and a standard audio signal level. The relationship is such that when a specific periodic sequence of character signals are applied to the appropriate decoder, the output will be a sine-wave signal at 1 kHz with a nominal level of 0 dBm 0 . The prescribed digital characters are those represented in Tables 1 and 2.

While developing the multiple-channel CODEC systems, it became useful to test the encoder and decoder portions of the circuit separately. To complete such tests, a CCITTstandard signal generator was produced. The generator consists of five TTL packages and is driven by an 8 kHz signal. The required digital sequence is simple to implement as four of the outputs are constant values. For the remaining active bits, a four bit-binary counter was used to produce an appropriate sequence. As is shown in the schematic (Figure 3 ), the counter clocks from 0101 to 1100 and then repeats. This sequence directly provides the output for bits 4 and 6 and the inverted bit 8 . With additional logic, the remaining bit, bit 1 , is also available.
The usefulness of such a generator is seen first of all in trouble shooting any preliminary CODEC designs. Secondly, for PMI, it provided a small, easily transportable signal source to be used in PMI's eight-channel CODEC demonstration unit. Using the digital signal generator in conjunction with a PMI DAC-88 or 89 and an OP-16 provides a analog driver capable of producing the CCITT standard transmis-
sion signal. The completed signal generator schematic is shown in Figure 4.

Table 1. A-Law

| Character Signals |  |  |  |  |  |  |  | Transmitted Characters* |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| B1 | B2 | B3 | B4 | B5 | B6 | B7 | B8 | B1 | B2 | B3 | B4 | B5 | B6 | B7 | B8 |
| 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 |
| 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 |
| 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 |
| 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 |
| 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 |
| 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 |
| 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 |
| 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 |

*Transmitted Characters for A-LAW are obtained by inverting even bits of Character Signals.

Table 2. $\mu$-Law

| Character Signals |  |  |  |  |  |  |  | Transmitted Characters* |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| B1 | B2 | B3 | B4 | B5 | B6 | B7 | B8 | B1 | B2 | B3 | B4 | B5 | B6 | B7 | B8 |
| 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 |
| 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 |
| 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 |
| 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 |
| 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 |
| 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 |
| 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 |
| 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 |

[^4]

Figure 3. Character Generator


Figure 4. $\mathbf{1 k H z}, 0 \mathrm{dBm0}$ Sine-Wave Generator

AN-47
BCD DAC MAKES PROGRAMMING OF FUNCTION GENERATOR SIMPLE
Precision Monolithics Inc.

## APPLICATION NOTE 47

Providing analog instrumentation and signal processing systems with the capability to be digitally programmed is becoming increasingly important for two reasons. The first is compatibility with automated digital control systems using microprocessors or general-purpose interface Bus systems. The second reason, unrelated to automation, is the need to reduce errors that result from operator adjustments of equipment.

A conceptional view of analog control (using a potentiometer) and digital control (using a digital-to-analog IC) is depicted in Figure 1. Linear control of the analog function can be achieved through control of absolute voltage, differential voltage or current. Configurations for each of these control modes are shown in Figure 2. For maximum flexibility in applying digital control to a system, a current output DAC, such as the popular DAC-08, or the BCD DAC-20 should be used.

Use of a DAC in analog conditioning or signal processing systems can be a problem if the linear output of the DAC elicits a nonlinear response from the system. To add digital programmability to the system, the designer must begin with a linear system unless, of course, a log or other nonlinear response is desired.

An instrument that can be significantly enhanced by the inclusion of a BCD DAC in its circuitry is the ubiquitous function generator. A single-chip function generator, such as the 8038, can provide sine, triangie, and square-wave outputs at very low cost. The 8038 can operate over the 0.001 Hz to over 100 kHz range and through three outputs can deliver square, triangular and sine waveforms simultaneously.

In conjunction with a DAC-20 (a two-digit BCD DAC) and a few additional components, the 8038 can be used to design a function generator having $2 \%$ frequency linearity and providing both digitally programmable output and logarithmic sweep.

At first glance, the circuit shown in Figure 3 appears to provide the designer with digital control capability. In this circuit, the 8038 is programmed by the voltage differential between $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{IN}}$. Unfortunately, the performance of the 8038 is not sufficiently linear to allow this simple interface arrangement to work. A linearization circuit must be added.

The linearization requirements of the 8038 can best be grasped by examining and understanding the way it functions. Initially, the 8038 generates a triangular wave which is then used in the derivation of the sine and square waveforms. The triangular wave is formed by two voltage-controlled current sources (VCCS), equal to $I_{1}$ and $2 I_{2}$. One of the current sources $\left(l_{1}\right)$ is always on; the other one $\left(2 l_{2}\right)$ is switched, so that an external capacitor is alternately charged and discharged.


Figure 1. Simplified Representation of Analog and Digital Control: (a) Potentiometric Control; (b) Digital Control.


Figure 2. Control Configurations: (a) Differential Voltage Control; (b) Ground-Referenced Voltage Control; (c) Current Control.


Figure 3. Basic Digital Control Configuration Using DAC-20 and 8038 Function Generator IC.

A simplified circuit diagram for the 8038 VCCS is shown in Figure 4. The VCCS output is given by:

$$
\begin{equation*}
I_{1}=\frac{V_{I N}+V_{B E Q 1}-V_{B E Q 2}}{R_{A}} \tag{1}
\end{equation*}
$$



Figure 4. Simplified Circuit Diagram for the 8038's Voltage-Controlled Current Source.


Figure 5. Improved VCCS with Added Feedback Amplifier.


Figure 6. Digitally Controlled 8038.

This current source is not linear enough for the digital programming because $V_{B E Q 2}$ varies with $I_{1}$ while $V_{B E Q 1}$ does not. Adding a feedback amplifier to the VCCS, as shown in Figure 5, makes the output very linear by forcing the voltage at Pin 4 to equal $\mathrm{V}_{\mathrm{IN}}$, so that the VCCS output is simply:

$$
\begin{equation*}
I_{1}=\frac{V_{I N}}{R_{A}} \tag{2}
\end{equation*}
$$

The excellent linearity of the current source permits the output frequency (fout) of the 8038 to be controlled by the DAC as shown in Figure 6. The digital inputs to the DAC set the voltage at point $V_{I N}$, and thereby control the output frequency of the $8038 . \mathrm{R}_{\mathrm{A}}$ and $\mathrm{C}_{\mathrm{EXT}}$ set the frequency range of the 8038 and R1 and R2 set the increment at which the frequency changes (although there are two current sources, the lowest sine wave distortion is obtained when $I_{1}=I_{2}$; therefore, only $R_{A}$ need be considered in calculating $f_{\text {out }}$ ).
The internal comparators of the 8038 limit the triangle wave amplitude to $1 / 3 \mathrm{~V}_{\mathrm{CC}}$. If $\mathrm{I}_{1}=\mathrm{I}_{2}$ so that rise time $=$ fall time, and $I_{1}=V_{I N} / R_{A}$, then

$$
\begin{equation*}
f_{\text {out }}=\frac{-V_{I N}}{2 / 3 V_{C C} R_{A} C_{E X T}} \tag{3}
\end{equation*}
$$

The voltage at the output of the DAC-20 is given by:

$$
\begin{equation*}
V_{D A C}=V_{I N}=\frac{V_{\text {REF }}}{(R 2)} \times \frac{N}{100 \times R 1} \tag{4}
\end{equation*}
$$

where N is a two-digit BCD number. The most significant digit of the DAC-20 (comprised of four binary bits) can overrange to hexadecimal $F$ (equivalent to decimal 15) so that $N$ can range from 1 to 159.

The complete function generator schematic is shown in Figure 7. The component values listed will control the 8038 output from 100 Hz to $15,900 \mathrm{~Hz}$, which covers almost all of the audio range. (Note that a 00 input should halt the generator; however, leakages and offsets keep the generator operating - in a bread-board version, the output was 19 Hz .)
$S_{1}$ and $S_{2}$ are hexadecimal and decimal thumbwheel switches, respectively, for setting the desired frequency. Frequency linearity is excellent with $f_{\text {out }}$ within $2 \%$ of programmed value over the entire frequency range. Sine wave distortion can be adjusted to less than 1\%, and varies less than $\pm 0.2 \%$ over the output range.
The Precision Monolithics REF-02 supplies a very stable reference voltage to R3, which sets the DAC-20 full scale current at 3.18 mA . R1 converts the DAC output current to a voltage at the noninverting input of the OP-02, which then sets the $f_{\text {out }}$ of the 8038 . D1 and R6 protect the 8038 input from transients during power supply turn-on and C1-R5 roll off the op amp loop.
Since the DAC-20 has a high-compliance current source output, an external voltage source can be applied at $\mathrm{V}_{\text {IN }}$ if external control of $f_{\text {out }}$ is desired. A modulating voltage can also be capacitively coupled into $\mathrm{V}_{\mathrm{IN}}$ to provide a frequencymodulated output. Another way of modulating would be to apply the external signal to the DAC reference input to modulate the reference voltage.

Calibration of the generator is straightforward. Since the 8038 symmetry adjustments affect frequency, these are performed first. With a digital word of F9 (HEX) applied to the DAC, RB2 is adjusted for one $50 \%$ duty cycle square wave output and R13 and R14 adjusted for lowest distortion sine wave. Then, with a DAC input of 01, R11 is adjusted for a $50 \%$ duty cycle square wave and $R 7$ for $f_{\text {out }}=100 \mathrm{~Hz}$. Finally, with a DAC input of A0, R2 is adjusted for $f_{\text {out }}=10 \mathrm{kHz}$ and the calibration is complete.
For audio testing, a generator with logarithmic sweep is very desirable. The addition of only 3 IC's provides log sweep as well as programmable counters on the input of the DAC-20. When S3 is open the oscillator will produce 16 cycles at each frequency step, producing a logarithmically related sweep. The log nature of the sweep is shown by the controlling equation for the counter.

$$
\text { Count }=\int \frac{f_{0}}{16} d t
$$

but the frequency out, $f_{O}$, is proportional to the count
$\mathrm{f}_{\mathrm{O}}=100$ count
$\frac{f_{O}}{100}=\int \frac{f_{O}}{16} d t$ or $f_{O}=\frac{16}{100} \frac{d f_{O}}{d t}$
When S3 is closed, the 74192 and 74193 counters act as transparent latches, so that thumbwheel switches S1 and S2 can be used to program $f_{\text {out }}$.
Microprocessor control of the generator is very simple since the DAC-20 is compatible with all logic families. Any CMOS, NMOS, or bipolar output device will drive the DAC-20, or a memory write pulse can be used to latch data into the counters (Figure 9). If the counters are used with $\mu \mathrm{p}$ control one bit of an I/O port or an external switch must be used to select swept or programmed output.
The "intelligence" added to this instrument by DAC control allows operation from $\mu \mathrm{p}$ or thumbwheel switches and permits easy interface to the IEEE 488 bus with the popular GPIB chips.


Figure 7. Complete Circuit Diagram for Programmed Function Generator.


Figure 8. Log Sweep Modification of Programmable Function Generator.


Figure 9. Microprocessor Interface to Function Generator with Software Selectable Sweep.

## APPLICATION NOTE 48

This note describes the use of the RPT-82 and the RPT-83, PCM carrier repeater integrated circuits, which perform all of the active functions required for a regenerative repeater operating at 1.544-2.048 Megabits per second (Mbps) data rates on PCM lines.

Most of the problems in digital voice transmission are caused by the transmission medium itself rather than by the transmit or receive hardware.

This is particularly true for the most commonly used medium, twisted-pair cable designed to carry analog voice-frequency signals in the $300-$ to $3700-\mathrm{Hz}$ frequency range.
As more and more transmission routes are called upon to accommodate digital data, it becomes important, in terms of system cost and installation time, to use existing cable interchanges. As a result, audio-frequency-grade cable is called upon to transmit high-speed digital data. This was made possible through the development of digital regenerators.
A digital regenerator consists of two repeaters, one in each transmission direction. Repeaters receive digital data streams and retransmit them to the next receiver position. Current integrated-circuit repeaters eliminate the loading coils that were originally used to introduce a flat-band response over the voice band. A T1 repeater (the U.S. standard) can accept a degraded signal, regenerate it, retime the pulse stream, and transmit it over another 6000 feet of twisted-pair cable. The action taking place in the regenerative repeater stage is depicted within the dashed-line portion of Figure 1. When digital carrier repeater circuits are installed, the operating error rate for carrier systems with audio-grade cable pairs is well within the limits necessary for adequate voice communication.


Figure 1: The functional elements of a regenerative repeater section are shown within the dashed line. The results being a re-shaping of the incoming pulses, which in turn enables a re-timed and regenerated data stream.

Several different integrated circuits are being used in the latest generation of repeater equipment. These circuits have cut the number of components required to build a digital regenerator while improving its capabilities and performance.

To grasp the concepts concerning use of the devices, it is helpful to first examine some of the basic theories relating to practical digital transmission.

The present T1 carrier uses bipolar or mark inversion digital format shown in Figure 2. There are several specific advantages provided by this coding system.


Figure 2: In the bipolar (alternate mark inversion) digital format, alternate 1 bits are inverted in polarity.

First, the maximum energy of the waveform is found at onehalf of the bandwidth (data-transmission rate) of the system. For a binary code (see Figure 3), the most significant frequency is found at the zero level rather than the midfrequency. This means that the energy spectrum encompasses double the bandwidth ( 3.088 MHz ) of the transmission rate for the T1 rate. The bipolar scheme keeps the spectrum within the $1.544-\mathrm{MHz}$ bandwidth of the transmission system.


Figure 3: The (alternate mark inversion) bipolar digital format keeps the spectrum within the 1.544 MHz bandwidth of the transmission system. The average dc component on the transmission pair is zero.

Another important characteristic of a bipolar code is that the average dc component on the transmission pair is zero. This is important in regenerator development because it allows the same channel to be used for data transmission and power supply. An advantage of this design approach is that extra pairs for powering a repeater location are not necessary with a simplex power arrangement.

Still another advantage provided by bipolar code is the capability to detect single-bit errors within the transmitted data. Since the sequence of pulses has alternating polarity, the absence of a pulse will be received as a bipolar violation. Though error bursts could produce incorrect error counts, it has been purported that the difference between the true error rate and measured error rate is negligible in high-error channels.
If the error rate is low enough to show differences for bursterror occurrences versus single-error counts, the channel will probably be performing well enough to make the difference unimportant.

There are also some problems associated with bipolar coding. For example, since retiming depends on the incoming pulse stream, a long series of zeroes will have a very low energy content. Some oscillator-resonant circuit designs may then damp out completely and fail to restart. This will depend on the Q of the circuit.
Some carrier designs have moved to different coding schemes to restrict the number of zeroes possible in a legal transmission. In European systems especially, the HDB3 code (highdensity bipolar with no more than three zeroes in succession) has often been incorporated. In this discussion, however, the straight bipolar coding scheme will be considered when
determining the relationship of the active components within the repeater.
The functional components of a repeater integrated circuit are illustrated in Figure 4. The repeater amplifies the incoming signal and equalizes the received signal to compensate for attenuation distortion and phase distortion. The analog amplifier also has a feedback loop that provides for a variable amplification dependent on the threshold detected for the incoming pulses (either positive or negative). Either of two methods can be used to obtain equalization: in the first approach, a fixed value of cable attenuation is provided; in the second approach, automatic equalization can be used with constant modification taking place to handle variable line lengths in that transmission section. The monolithic approach provides an equalization network and variable line matching circuitry.

The repeater must provide a timing-recovery circuit to extract the data transmission clock from the incoming pulse train. The recovery circuit will normally comprise a resonant circuit tuned to the peak energy level of the incoming signal. The resonant circuit is "energized" by the transitions at the received channel with the resonant frequency dependent on the $Q$ of the circuit. A higher Q can allow the circuit to remain active through longer periods of zero signals levels. The recovered timing pattern is then used in the reproduction of the incoming series of pulses.

The repeater must be capable of differentiating between a data pulse and channel noise. The noise due to adjacent channel pairs or interference due to signals in adjacent time slots must not negate the reception of the proper incoming pulse sequence. Jitter due to timing variations from repeater section to repeater section can disrupt the signal detection


Figure 4: Functional diagram of a repeater integrated circuit shows the equalizer (to compensate for attenuation and phase distortion) and analog amplifier with feedback to provide variable amplification dependent on the detected threshold.
by causing pulse thresholds to be measured at the improper intervals. Pulse detection is accomplished by the detection of proper threshold levels and correct timing intervals. The repeater then will retime the detected levels to provide for a new pulse train. It is important when retiming the waveform that the input from the threshold detector precede the timing
strobe. This ensures that the output pulse will follow the reconstructed timing, reducing the jitter components.
The final functional block necessary for the complete repeater function involves the regeneration of the output pulses. The buffer stages drive the output transformer to produce a posi-


Figure 5: In PMI's RPT-82 and RPT-83, equalization and amplification of the incoming pulse train takes place through an amplifier with an external network controlled by feedback.


Figure 5A: Voltage waveforms at the outputs of the various functional blocks within the RPT-83 integrated circuit. The output pulses of the amplifier trip some combination of the level-detecting comparators.
tive or negative signal on the channel output pair. The design is such that, in most instances (U.S. and European), the generated signals are nominally square pulses. Different theories as to improving performance by band-limiting the output stage have been discussed and, in some instances, implemented. However, the majority opinion still seems to favor the square-wave components.
The repeater can be considered a combination of discrete yet interrelated functions. The overall function of the repeater is the shaping of incoming pulses, the retiming of these pulses, and the generation of an equivalent output stream.

## IC APPROACH

In PMI's RPT-82 and RPT-83, the equalization and amplification of the incoming pulse train is achieved through a bipolar amplifier with an external equalization network controlled by feedback from the amplifier outputs (Figure 5). The result is that the pulses peak so the majority of the pulse amplitude is restricted to its own time slot.
The automatic attenuation of the pulses is done by an ALBO (automatic line build-out) circuit actuated through a buffer circuit on chip. The output pulses of the amplifier will trip one or all of the three level-detecting comparators. In terms of the ALBO feature, if the incoming pulses exceed a specified peak-reference value, the comparator generates current pulses that flow into the ALBO filter external to the chip and charge capacitor $C_{F}$.
The voltage at the ALBO filter is applied, in turn, to the base of the internal ALBO buffer transistor. The buffer will turn on when its base voltage exceeds approximately 1.7 volts. This 'ON voltage' is also specified in the electrical characteristics of both the RPT-82 and RPT-83. The ALBO diode acts as a series impedance, normally much larger, and therefore the dominant factor, than the shunt impedance of the external network. As the current increases at the buffer, the diode impedance decreases and the shunt impedance becomes dominant.
The overall effect is to increase the ALBO attenuation as the filter voltage level increases. The result is that the feedback loop will adjust itself until the pulses out of the preamplifier are equal to the fixed reference. The references for the other level detector and rectifier are set at fixed ratios of this peak reference. Therefore, their thresholds are fixed with respect to the pulse shape and relative amplitude.
On the RPT-83 (not the RPT-82), a clock shutdown circuit, which is activated by the current levels from the ALBO buffer, is also provided. This shutdown circuit turns off the clock amplifier at low input levels, thus neither the regenerated clock nor the strobe outputs are enabled at the output buffer flip-flops. The circuit was incorporated to prevent random-noise pulses from being reproduced as valid output pulses. The problem, however, can be that at long line lengths the correct signals are too low in energy to activate the clock circuit. Presently, PMI has customers using both schemes in their repeater designs.
The timing of the circuit is based upon the pulsing of a resonant tank circuit. The full-wave-rectifier comparator output pulses the tank network. The pulses try to "force" the
oscillator circuit to phase lock to the incoming pulse waveform, while the tank attempts to resonate at its preset (with external components) frequency. The result of the two factors is a clock circuit that runs at an average bit rate for the incoming waveforms.
Again, the value of $Q$ for the tank circuit will help determine the oscillator accuracy. If the $Q$ is high, the resonant frequency dominates and it is more difficult to phase-lock to the incoming pulse rate. A high $Q$ circuit also changes considerably with the temperature and long-term component drift. A $Q$ value that is too low will cause adverse affects on the oscillator circuit by the jitter present in the pulse stream. This means the jitter will then also be transferred to the output pulse train as well. For both the RPT-82 and RPT-83, Qs of greater than 75 are recommended.
The logic-threshold comparator provides the detection function for incoming pulses. For positive received pulses, a negative pulse is generated on the $T+$ line; for incoming negative pulses, a pulse is sent on the T-line. The clock amplifier "squares" the timing waveform from the oscillation circuit and produces a square clock signal and a negative strobe pulse. The strobe pulses are 'ANDed' with the logic outputs ( $\mathrm{T}+$ or $\mathrm{T}-$ ) to set the output buffer flip-flops.
The strobe is coincident with the positive edge of the clock signal generated by the tank circuit. Once the appropriate flip-flop is set by the combination of the logic output and the strobe pulse, the output driver stage causes current to flow through the proper half of the output transformer, thus regenerating the received bipolar pulse. The falling (negative) edge of the internal clock signal serves to reset the output flip-flops and thereby terminate the output pulse. This is important to prevent the regenerated waveform from following the data threshold instead of the clocking circuit.
One option is made available to users of both the RPT-82 and the RPT-83. The internal clock oscillator can operate in either an injection-locked mode or a pulsed-tank mode. By grounding a pin on the device, the oscillator is free-running but is phase-locked to the full-wave rectified output. With the pin open, the oscillator will only operate when pulsed by an incoming signal. The circuit then "rings" until the next incoming pulse is received from the rectifier. In both cases, the overall effect is to phase-lock the resonant circuit to the average frequency of the pulse train.
The completed T1 repeater may look something like Figure 6 in a typical configuration. The input transformer provides a two-to-one step-up from the 100 -ohm characteristic impedance of the line. The matching impedance, in this case, is doubled to approximately 400 ohms. A fixed attenuation is added to provide a fixed line build-out of approximately 6 dB . The automatic build-out then provides a varying attenuation for line lengths up to 36 dB .
The equalization network is added to give the preamplifier higher gains at higher frequencies. This compensates for the roll-off characteristics of the preamp and the transmission line.

The oscillator tank circuit provides the resonant frequency for the oscillator. It is controlled by current pulses generated as the incoming waveform is received.


Figure 6: The complete T1 repeater system ( 1.544 MHz ) using the RPT-83 integrated circuit. The input transformer provides a 2:1 step-up from the $\mathbf{1 0 0}$ ohm line impedance.


Figure 7: The simplex power supply design consists of two zener diodes and a diode float connected to the center taps of the line transformers. Nominal voltages are 4.4 and 6.8 V .


Figure 8: Integrated-circuit repeaters can also be used in clock-recovery circuits, as shown.


FIGURE 8A: Shows the voltage waveforms within the circuit.

The ALBO filter aids in integrating the pulse output of the detector. As the voltage increases, more current flows through the ALBO diode, and the line build-out is characteristic of longer line lengths.
The power-supply current is available over the signal pair. The simplex power design consists of two zener diodes and a diode float connected to the center taps of the line transformers (Figure 7). The nominal voltage values required are 4.4 and 6.8V.

This design meets the specifications called for in a T1 carrier repeater. The integrated circuit uses less than 13mA total current (both voltage supplies). This means the maximum output current for the total repeater circuit will be under 50 mA at worst-case conditions (all ones output signal).
A final application of the integrated circuits is the use of the repeater device in a clock recovery circuit. Data transmission is becoming more important in areas other than longdistance digitized audio. In these instances, the capability of recovering clocking from the data stream can be advantageous. This can mean single-pair connections that can transfer data without additional wiring for timing and clock signals.

Using the RPT-83 in conjunction with a precision comparator, such as the PMI CMP-01, will provide a recovery scheme capable of reproducing a clock waveform from input levels as low as 35 mV peak-to-peak. Any system that requires clock retrieval from a data signal and synchronization to that signal can use a circuit similar to this design shown in Figure 8.

The test circuit was operated with an AMI incoming code at frequencies from 64 kHz up to 1.544 MHz . In the published design, the incoming data waveform is capacitively coupled to an input attenuator using fixed external components and the internal ALBO diode. Since the impedance at pin 1 of the
device varies inversely with the amplitude of the input signal, the voltage at the preamplifier input (through resistor R2) will be held to less than 100 mV peak-to-peak amplitude. This gives the design an input dynamics range of greater than 45 dB while still producing a constant output waveform.

In the circuit shown in Figure 8, tests show none of the external component values to have critical tolerances. The design can be used to recover clocking from an incoming data stream-again a capability that has proven advantageous for designers of data interfaces in many areas other than telecom carrier exchanges.

## A VARIABLE-FREQUENCY, CLOCK-RECOVERY CIRCUIT USING THE RPT-82 OR RPT-83

## Precision Monolithics Inc.

## APPLICATION NOTE 50

This note describes a high-performance clock-recovery circuit, employing an RPT-83 repeater IC and a CMP-01 IC comparator, which helps derive a clock pulse from, and synchronizes it with, an incoming data signal. The circuit accepts a low-level bipolar pulse train ( 35 mV peak-to-peak, minimum) while producing a usable recovered clock signal. Since the circuit also accepts high-level inputs ( 10 V peak-topeak, minimum), it can attain a $49-\mathrm{dB}$ dynamic range.

The RPT-83 chip is conventionally connected, except that input and output transformers are not required and the (internal) output transistors are left as an open circuit (Figure 1). The recovered clock signal is picked off the RPT-83's clock amplifier (pins 11 and 12) by the CMP-01 comparator.

The comparator's output is basically a square wave at the data rate frequency (which, for this example, is the T1 transmission frequency of $1.544 \mathrm{Mbits} / \mathrm{s}$ ).
Clock recovery can be best understood by referring to a more detailed diagram of the RPT-83's oscillator section and external tuned circuit (Figure 2). Grounding pin 13 creates a "locked oscillator" operating mode. Floating pin 13 creates a "pulsed tank" operating mode.
In the pulsed-tank mode, the external tuned circuit is stimulated each time the full-wave rectifier demands a current pulse. Between pulses, the tank circuit "rings" at its resonant frequency, damped only by R8 and the on-chip transistor collector resistor R .


Figure 1: The clock-recovery circuit shown above will accept a 35 mV peak-to-peak (minimum) bipolar pulse train and produce recovered clock pulses at the data rate frequency ( $1.544 \mathrm{Mbits} / \mathrm{s}$ for this example). Key waveforms, shown in correct timing relationship, illustrate the circuit's operation. Comparator CMP-01 provides amplification and offset for a good TTL interface.

In the locked-oscillator mode, the oscillator runs continuously. It is injection-locked to the full-wave rectifier pulses by the second emitter of on-chip transistor $Q$. The oscillator circuit drives a buffer emitter follower, which in turn drives a clock amplifier. The clock amplifier has a differential output (pins 11 and 12) and squares the sinusoidal oscillations orginating at pin 14.

Since the clock amplitude at pins 11 and 12 is only $1 \mathrm{Vp}-\mathrm{p}$ around a common-mode de level of 4.5 V , the CMP-01 comparator provides a good interface to TTL or other logic. A small capacitor, $\mathrm{C}_{4}$, may be connected across pins 11 and 12 to delay the clock relative to the data.
The circuit shown in Figure 1 does not make use of the data outputs of the repeater IC. However, if a data waveform is required in addition to the clocking pattern, the change in circuit configuration required is minor. By tieing the output leads of the two flip-flops together (pins 8 and 9 ) and adding a 500 ohm pull-up resistor to +5 V , an inverted data waveform is made available.
How "pulsed-tank" and "locked-oscillator" modes are selected is shown in Figure 2. Pickoff points for a regenerated clock signal (within the clock amplifier) are also evident in the diagram.

The circuit described in this note was designed and tested only with alternate-mark-inversion (AMI) codes. However, the system should work equally well with any return-to-zero code and would suit any of the many AMI-code variants. It can handle data rates up to $2.0 \mathrm{Mbits} / \mathrm{s}$.
Designs have been tested at frequencies from 64 kHz up to 1.544 MHz by simply modifying the tank circuit. In all cases, performance met desired expectations.


Figure 2: Detailed view of the RPT-83's oscillator and clock amplifier shows how "pulsed-tank" and "locked-oscillator" modes are selected. Pickoff points for a regenerated clock signal (within the clock amplifier) are also evident.

## SAMPLE/HOLD CIRCUIT MONITORS TWO INPUT SIGNALS AND TRACKS THE SMALLER OR LARGER SIGNAL

## INTRODUCTION

In control applications involving two sensors it may be necessary to select the smaller or larger of the two sensor signals for control purposes. Possible applications include electronic automobile antiskid control, depth measurement and temperature monitoring. Automatic selection of the signal of interest eliminates the wasteful and expensive hardware and software duplication needed to monitor, digitize and evaluate the two signals.

The circuit described provides a two channel sample-andhold amplifier that automatically tracks the larger or smaller (user programmed) of two input signals. It is implemented with only one integrated circuit which can replace up to three IC packages that would be necessary (dual switch, comparator, quad op amp) in other implementations. This IC, the GAP-01, contains a comparator and two transconductance input amplifiers (A \& B), whose outputs are switched by internal current mode switches into the voltage follower output buffer(C). Two digitally selectable signal paths through the device are possible via the Channel A, Channel B control signals.
Circuit operation is straight forward. In Figure 1, the signal paths through Channel A and Channel B are configured for gains of +1 . The comparator monitors the input signals
relative magnitudes. With the MIN/MAX control in the "Minimum Track" position (MAXIMUM/MINIMUM $=$ " 0 "), and the system in "TRACK" (TRACK/ $\overline{H O L D}=$ " 1 "). The minimum or smaller of the two input signals, $A$ or $B$, is present at the GAP-01 output (Photograph 1). A"1" comparator output indicates input $B$ is less than input $A$.


Photograph 1. Minimum Value Track/Hold


Figure 1. Minimum/Maximum Value Track/Hold

By setting MAXIMUM/ $\overline{\text { MINIMUM }}$ to " 1 " the larger of the two input signals is tracked (Photograph 2). The exclusive "OR" gate simply inverts the comparator output.


Photograph 2. Maximum Value Track/Hold

Gains other than +1 are achievable by changing the GAP-01 feedback ratio as shown in Figure 2.

By setting the TRACK/ HOLD control to " 0 " both the $A$ and $B$ amplifier outputs are disconnected from the output buffer amplifier input, thus putting the system into "hold" and
maintaining the last output stored on the external capacitor $\mathrm{C}_{H}$. This capacitor serves both as a loop compensation and hold, or storage, capacitor (Photographs 1 and 2). Droop rates of $0.2 \mathrm{mV} / \mathrm{msec}$ are typical.
This powerful minimum/maximum track and hold system is easily constructed from the versatile GAP-01.


Figure 2. Alternate Gain Configuration

## APPLICATION NOTE 101

## INTRODUCTION

The testing of analog-to-digital converters (ADCs) can be a difficult and time consuming process. The cross-plot generator described here provides a quick, low-cost way to evaluate ADCs.

## ADCs AND THEIR TESTING

Analog-to-digital converters generate a digital code for each discrete value of analog input voltage. The number of codes is a function of resolution. For example, an 8-bit device has 256 codes. The resolution is equal to $1 / 256$ of the full-scale analog voltage. 12-bit converters have 4096 codes and can resolve to $1 / 4096$ of the full-scale voltage. The number of codes can be expressed as $2^{n}$ where $n=$ number of bits.

Testing ADCs can be a difficult task. Modern high-resolution devices tax the speed and accuracy of measurement equipment. Linearity tests are highly data-intensive and dynamic measurements require complex and costly test apparatus.

## CROSS-PLOT GENERATOR

The cross-plot generator is a simple approach to ADC evaluation. The system uses basic test equipment, simple logic and timing, and is compatible with converters of any resolution.

The test circuit (see Figure 1) consists of two D/A converters (DACs) which reconstruct the digitized information and display the data in a dot-matrix format (see Matrix Photos). This format allows the user to view the entire transfer function in real time.

Each dot in the matrix represents one digital code. Missing or narrow codes are identified as missing or dim dots in the displayed matrix.

This test method yields four types of data:

1. Missing code identification
2. Dynamic response (conversion speed)
3. Converter code-width
4. System noise

FIGURE 1: Block Diagram


CROSS-PLOT MATRIX


FIGURE 2: Block Diagram


The cross-plot test set-up is shown above. The equipment required is: a waveform generator, pulse generator (used as an external clock), oscilloscope with X-Y function, and a frequency counter or second oscilloscope (to determine clock frequency and conversion time).

The ADC is configured in a free running (continuous conversion) mode. An input triangle wave and clock are applied to the ADC (see Timing Diagram). The ADC
executes a conversion and presents the data to the Data Bus. The data is then divided into higher and lower order bytes and latched into the DACs by the latch control line. Following current to voltage conversion, the DAC outputs drive the oscilloscope (higher order driving the X -input, lower order driving the $Y$-input), creating the dot-matrix field.

## MISSING CODES

One form of converter malfunction occurs when some digital codes are absent or missing. Missing codes can cause serious problems in systems level applications. These missing codes can be identified as holes in the dot-matrix field.

## DYNAMIC TESTING

Conversion speeds can be measured with the cross-plot generator. A slow triangle wave is applied to the ADC's input. The waveform's voltage is adjusted to sweep from just below zeroscale to just above full-scale. The triangle-wave test frequency should be chosen so that the analog input remains within $1 / 2$ LSB during the converter's conversion time. The conversion clock frequency is then increased until conversion codes (dots in the array) first begin dropping out. A frequency counter is used to determine the clock frequency and conversion time.

Alternately, a second oscilloscope may be used, monitoring the ADC's Conversion Complete line, to determine directly the minimum conversion time.

## CODE WIDTH

Code-width, or differential nonlinearity, is a measure of the width of the converter's quantizing bands. Each band or codestep has a finite value. As the input voltage is slowly swept, several conversions take place for each code value. Since the number of conversions is dependent upon code-width, shorter codes produce fewer conversions. The intensity of each dot displayed in the matrix is a direct function of the number of conversions and hence the code-width. Dimmer dots, therefore, denote narrower codes and higher differential nonlinearities. Narrow code-widths are depicted in the dot-matrix photograph.

## SYSTEM NOISE

The cross-plot generator can be used to determine the repeatability of ADCs. By slowing down the input triangle wave frequency to 0.1 Hz , the oscilloscope should ideally display one dot at a time when the input voltage is between code transitions. As the input voltage approaches a code transition, two dots will appear on the oscilloscope screen. Once the input voltage moves to the next code, a single dot will again appear on the oscilloscope screen. If the ADC system has noise problems,
either due to layout or the ADC itself, the oscilloscope display will show two, three, or more dots simultaneously. This is an indication of undesirable noise in the system causing multiple output codes for a single analog input voltage.
Checking prototype circuits with this test can help quickly identify the noise level and source. Proper location of bypass capacitors, central analog ground, and digital signal lines can be easily determined, speeding the system debugging process.

FIGURE 3: Schematic


The cross-plot schematic is shown above. A pair of PM7545 s are driven directly by the ADC's outputs. The DACs drive the $X-Y$ inputs of the oscilloscope after current-to-
voltage conversion by the OP-01s. Reference voltage for the converters is provided by a REF-01.

FIGURE 4: Timing Diagram


A typical timing diagram for a 10-bit successive approximation conversion system (ADC-910) is shown above. The analog input is a slow triangle wave sweeping the full input range of the converter (shown here as a unipolar 10V range).
The clock provides a time base for the converter and is several orders of magnitude faster than the input fre-
quency. This high clock frequency, relative to the analog input, insures that the analog voltage changes less than $1 / 2$ LSB during the conversion time.
The START/ $\overline{\mathrm{CC}}$ signal (sometimes termed $\overline{\mathrm{BUSY}}$ ) is generated by the ADC and can function as a data-load pulse for the DACs.

## APPLICATIONS

- High Precision Instrumentation
- Microphone Preamplifier
- Tape-Head Preamplifier
- Strain-Gage Amplifier


## FEATURES

- Very Low Voltage Noise . . . . . . . . . . . . . . . . 500pV/ $\sqrt{\mathrm{Hz}}$
- High Gain-Bandwidth Product . . . . . . . . . . . . . . . . 150MHz
- High Open-Loop Gain . . . . . . . . . . . . . . . . . . . . . . . $3 \times 10^{7}$
- High CMRR . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 130dB
- Very Low Offset Voltage Drift . . . . . . . . . . . . . . $<0.1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$


## GENERAL DESCRIPTION

In situations where low output, low-impedance transducers are used, amplifiers must have very low voltage noise to maintain a good signal-to-noise ratio. The design presented in this application note is an operational amplifier with only $500 \mathrm{pV} / \sqrt{\mathrm{Hz}}$ of broadband noise. The front end uses MAT02 low-noise dual transistors to achieve this exceptional performance. The op amp has superb DC specification compatible with high-precision transducer requirements, and AC specifications suitable for professional audio work.

## PRINCIPLE OF OPERATION

The design configuration in Figure 1 uses an OP-27 op amp (already a low-noise design) preceded by an amplifier consisting of three parallel-connected MAT-02 dual transistors. Base spreading resistance ( $\mathrm{R}_{\mathrm{bb}}$ ) generates thermal noise which is reduced by a factor of $\sqrt{3}$ when the input transistors are parallel connected. Schottky noise, the other major noise-generating mechanism, is minimized by using a relatively high collector current (1mA per device). High current ensures a low dynamic emitter resistance, but does increase the base current and its associated current noise. Higher current noise is relatively unimportant when lowimpedance transducers are used.


Simplified Schematic for Very-Low-Noise Operational Amplifier

Figure 1: Simplified Schematic

## PMI

## CIRCUIT DESCRIPTION

The detailed circuit is shown in Figure 2. A total input-stage emitter current of 6 mA is provided by Q4. The transistor acts as a true current source to provide the highest possible common-mode rejection. $R_{1}, R_{2}$, and $R_{3}$ ensure that this current splits equally among the three input pairs. The constant current in Q4 is set by using the forward voltage of a GaAsP light-emitting diode as a reference. The difference between this voltage and the base-emitter voltage of a silicon transistor is predictable and constant (to within a few percent) over the military temperature range. The voltage differ-
ence, approximately 1 V , is impressed across the emitter resistor $R_{12}$ which produces a temperature-stable emitter current.
$R_{6}$ and $C_{1}$ provide phase compensation for the amplifier and are sufficient to ensure stability at gains of ten and above.
$\mathrm{R}_{7}$ is an input offset trim that provides approximately $\pm 300 \mu \mathrm{~V}$ trim range. The very low drift characteristics of the MAT-02 make it possible to obtain drifts of less than $0.1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ when the offset is nulled close to zero. If this trim is not required, the $R_{4}, R_{7}$, and $R_{8}$ network should be omitted and $R_{5} / R_{9}$ connected directly to $\mathrm{V}+$.


Figure 2: Complete Amplifier Schematic

## AMPLIFIER PERFORMANCE

The measured performance of the op amp is summarized in Table 1. Figure 3 shows the broadband noise spectrum which is flat at about $500 \mathrm{pV} / \sqrt{\mathrm{Hz}}$. Figure 4 shows the lowfrequency spectrum which illustrates the low $1 / f$ noise corner at 1.5 Hz . The low-frequency characteristic in the time domain from 0.1 Hz to 10 Hz is shown in Figure 5; peak-to-peak amplitude is less than 40 nV .

Table 1: Measured Performance of the Op Amp

| Input Noise <br> Voltage Density at 1 kHz | $500 \mathrm{pV} / \sqrt{\mathrm{Hz}}$ |  |
| :--- | ---: | ---: |
| Input Noise <br> Voltage from 0.1 Hz to 10 Hz |  |  |
| Input Noise Current at 1 kHz |  | $1.5 \mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
|  | $\mathrm{G}=10$ <br> $\mathrm{G}=100$ <br> $\mathrm{G}=1000$ | 3 MHz <br> 600 kHz <br> 150 kHz |
| Gain-Bandwidth |  | $2 \mathrm{~V} / \mu \mathrm{s}$ |
| Slew Rate |  | $3 \times 10^{7}$ |
| Open-Loop Gain |  | 130 dB |
| Common-Mode Rejection |  | $3 \mu \mathrm{~A}$ |
| Input Bias Current |  | 10 mA |
| Supply Current | $\mathrm{G}=1000$ | $0.1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \mathrm{Max}$ |
| Nulled TCV | $0.002 \%$ |  |
| T.H.D. at 1 kHz |  |  |



Spectrum analyzer display of broadband noise with a gain of 10,000 .
Horizontal axis $=0$ to 2.5 kHz .
Normalized vertical axis $=830 \mathrm{pV} / \sqrt{\mathrm{Hz}}$ R.T.I. $e_{n}=507 \mathrm{pV} / \sqrt{\mathrm{Hz}}$ at 1 kHz .


Low frequency noise spectrum at a gain of 10,000 showing a low 1.5 Hz noise corner.

Figure 4: Spectrum Analyzer Display - Low Frequency


Peak-to-peak noise from 0.1 to 10 Hz . Overall gain is 100,000 .

Figure 5: Oscilloscope Display

## CONCLUSION

Using MAT-02 matched transistor pairs operating at a high current level, it is possible to construct a high-performance, low-noise operational amplifier. The circuit uses a minimum of components and achieves performance levels impractical with monolithic amplifiers.

Figure 3: Spectrum Analyzer Display - Broadband

# Take the guesswork out of settling-time measurements 


#### Abstract

By building an oscilloscope input amplifier and a step generator, you can use off-theshelf laboratory oscilloscopes to make precise measurements of the settling times of fast linear circuits.


Because linear circuits are getting faster and faster, it's becoming increasingly difficult to accurately measure such circuits' dynamic performance. Available test equipment is inadequate to measure the dynamic performance of these circuits, which have settling times as fast as 100 nsec. Such equipment either lacks the requisite sensitivity or has poor overload characteristics, which mask the effects you're trying to observe (see box, "Sources of error in fast-linear-IC measurement").

To test a device accurately, you must use test equipment that has much better resolution than the device under test will ever require. To test fast linear circuits, you have to observe small effects superimposed on a very large signal change. 'But if you increase oscilloscope sensitivity enough so you can see these small effects, you will almost certainly produce overload conditions in the oscilloscope. Off-the-shelf oscilloscopes do not provide the resolution you need at the
extreme ends of a large step signal, and they won't be able to handle the overload conditions.
To make an accurate determination of settling timeespecially for op amps and fast D/A converters-you need to build two items of special test equipment: a step-function generator (Fig 1) and an oscilloscope input amplifier (Fig 2).

Fig 1's step-function generator lets you evaluate the recovery characteristics of the available oscilloscopes. Further, by providing a reference signal that has precisely known characteristics, the generator will eliminate guesswork in settling-time measurement.
The oscilloscope input amplifier in Fig 2 provides a resolution to $200 \mu \mathrm{~V} / \mathrm{div}$ on a voltage-input range of $\pm 10 \mathrm{~V}$, or $200 \mathrm{nA} /$ div on a current-input range of $\pm 10$ mA . This input amplifier will allow you to make $0.01 \%$ settling determinations without having to estimate the magnitude of small and questionable oscilloscope images. This test system provides settling-time measurements to 50 nsec for 8 -bit measurements and will allow you to perform dynamic tests on 12 -bit devices at full operating speeds.

## Test fixture removes sources of error

Fig 2 shows the complete test fixture. This test fixture, which will eliminate most sources of error, consists for the most part of discrete components and CA3127 transistor arrays. The main amplifier chain consists of cascaded differential amplifiers $\mathrm{IC}_{1}$ through $\mathrm{IC}_{4}$, with emitter followers between each stage to

Off-the-shelf scopes don't provide the resolution you need at the ends of a large step signal.
perform buffering and level shifting. Although these amplifiers overload in the presence of large inputs, they do not saturate, and they recover from overload within approximately 15 nsec .

It's essential that you place each amplifier section in a separate, well-shielded compartment. If the shielding is not adequate, the entire amplifier chain may oscillate at several hundred megahertz.

The $V_{\text {IN }}$ path has a gain of 0.5 between the input terminal and the summing junction. $\mathrm{IC}_{1}$ and $\mathrm{IC}_{2}$ provide most of the system gain; you set the product of their gains to a value between 4 and 100 by varying the bias currents fed into the differential amplifiers. $\mathrm{IC}_{3}$ and $\mathrm{IC}_{4}$ together form a linear output driver with a gain of 2 and a differential output swing of no more than $\pm 160 \mathrm{mV}$; thus, an oscilloscope set for an $A+B$ display of vertical inputs with $B$ inverted and a sensitivity of $20 \mathrm{mV} / \mathrm{div}$
needs to handle only two screens' worth of signal; this small input range does not overload the oscilloscope input circuitry. All signals are measured relative to ground, not to some bias point.

The offset voltage is provided by transistors $\mathrm{Q}_{1}$ through $Q_{7}$ and their related components. Transistor $\mathrm{Q}_{2}$, the offset voltage source, operates at a bias of 25 mA to reduce its output impedance, and it has a feedback loop to reduce the output impedance still further at high frequencies. Transistor $Q_{8}$ acts as a buffer between $\mathrm{Q}_{2}$ and amplifier $\mathrm{IC}_{9}$, which, with three analog switches of $\mathrm{IC}_{7}$, constitutes an $\mathrm{S} / \mathrm{H}$ amplifier that stores the offset level.

The test fixture has an autozero feature, which offsets the final output value of the device under test so that it falls on the oscilloscope baseline. The test fixture cycles continuously through the four time states shown


Fig 1-Use this perfect-step generator for checking your oscilloscope. Output power VMOS transistors $Q_{4}$ and $Q_{5}$ exhibit no saturation effects and switch the analog output cleanly to ground or to $V_{R E F}$ (nominally 10V). The step rate is greater than $1500 \mathrm{~V} / \mu \mathrm{sec}$.

## Sources of error in fast-linear-IC measurement

It's often difficult to measure the performance of fast linear ICs, mainly because off-the-shelf laboratory oscilloscopes either can't handle the sensitivity you require or mask the effects you're trying to observe.
When you use off-the-shelf equipment to measure the performance of a fast linear circuit, your measurements may be inaccurate because such equipment doesn't allow you to see the actual shape of a waveform. And you can't accurately estimate the actual shape of a waveform by assuming that it follows an exponential curve; if you do so, your estimation may be wildly inaccurate.
Although many components of analog waveforms are exponen-tial-overshoot, ringing, and the response produced by feed-forward compensation fall into this category-waveshapes are often composed of components that are not exponential, although they may seem to be. Overload recovery, for example, is almost never exponential, and thermal tails can have almost any shape.
Fig A shows the difference between an actual waveform and an expected exponential curve. The lower diagram in Fig A shows an analog signal moving from some initial value to a higher level and then settling toward a final value. The area within the dashed lines is expanded by a factor of 2000 in the upper diagram. You'll see that overshoot and recovery components cause the waveform to have a tail that crosses the lines representing the $\pm 1-\mathrm{mV}$ acceptable settling window more than once.
The time that elapses between the start of the rising edge and the last entry into the settling window is called $\mathrm{T}_{\text {SETtLE. }}$. The dashed curve in Fig A approximates the sum of all exponential
components of the waveform; if the real waveform followed this exponential curve, you could easily determine settling time.
However, most electronic circuits exhibit, after slewing, a slow-settling component that's not exponential. One of the most troublesome components of this kind is the tail generated by a device input stage that's driven into overload by a step function. It's hard to determine the difference the tail makes, because a wide range of overloads will produce the same recovery charac-teristics-for example, a 10 V step and a 20 V step might both produce an identical $1-\mathrm{mV}$ settling component, which would appear as a $0.01 \%$ tail on the 10 V step, but a $0.005 \%$ tail on the 20 V step.

Although a $0.005 \%$ tail on the 20 V step appears to indicate better system performance, the performance is actually unchanged. Other causes of tails are thermal changes, the destabilization of a power supply or of bias, and the characteristics of a device that's recovering from saturation; tails due to these
causes are not symmetrical for input steps of opposite slope.

The pole/zeró pairs in op amps that use feed-forward compensation are particularly troublesome. Many such amplifiers have settling times of $1 \mu \mathrm{sec}$ or less for settling accuracies of 1 or $0.1 \%$. However, when these amplifiers must settle to an accuracy of $0.01 \%$, the settling time increases to $3 \mu \mathrm{sec}$ or more.
This phenomenon is significant in oscilloscope probes that attenuate, because such probes often use pole/zero pairs to smooth out response aberrations over a wide frequency range, but in the process they produce linear tails of $1 \%$ or more.

Noise, too, can be a source of confusion. Noise peaks that constantly cross the settling window may make you think the device under test hasn't settled, even when the device's contribution to the waveform is constant. Actually, 16 -bit D/A converters never really do settle; to estimate their performance, you just have to smooth the output wave and ignore the noise.


Fig A-This typical settling waveform shows what you can expect to see on a low-sensitivity oscilloscope (bottom) and an expanded view (top) of the details that are difficult to measure.


## If you assume that settling tails too small to see clearly are exponential, your estimate may be wildly inaccurate.

in Table 1. Comparator $\mathrm{IC}_{11}$ acts as an $800-\mathrm{Hz}$ clock oscillator that generates the time states with the aid of $\mathrm{IC}_{12}$, a 4-bit counter, and $\mathrm{IC}_{13}$, a decoder. $\mathrm{IC}_{12}$ divides and squares the clock signal; $\mathrm{IC}_{13}$. provides four nonoverlapping but closely synchronized state signals.

The repetition rate of the complete cycle ( $\mathrm{S}_{1}$ through $\mathrm{S}_{4}$ ) is set at approximately 200 Hz to allow the oscilloscope to develop sufficient brightness. During the first state ( $\mathrm{S}_{1}$ ), when the device under test is at its final value, $\mathrm{IC}_{8}$ measures the unbalance of amplifier $\mathrm{IC}_{1}$.
The output of $\mathrm{IC}_{8}$ drives $\mathrm{IC}_{9}$ (an $\mathrm{S} / \mathrm{H}$ amplifier) to change the offset voltage in the direction that tends to rebalance $\mathrm{IC}_{1}$. This coarse autozero voltage settles

| TABLE 1-TIME STATES AND ACTIONS FOR AUTOZERO FUNCTION TIME $\longrightarrow$ |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| STATE | s, | $S_{2}$ | $\mathrm{S}_{3}$ | $\mathrm{S}_{4}$ |
| VALUE FOR DEVICE UNDER TEST | FINAL | FINAL | INITIAL | FINAL |
| SYSTEM FUNCTION | COARSE | FINE |  |  |
|  |  |  |  |  |

toward the end of time state $S_{1}$. Exactly at the end of $\mathrm{S}_{1}, \mathrm{IC}_{9}$ (in conjunction with $\mathrm{IC}_{7}$ ) samples and holds the voltage on capacitor $\mathrm{C}_{7}$ ( $\mathrm{C}_{7}$ is in $\mathrm{IC}_{9}$ 's feedback loop). This voltage acts as a reference voltage for the succeeding time states.

Although it's stable to several tens of microvolts, the coarse autozero voltage is not accurate enough to ensure that the final output value of the device under test will be offset onto the oscilloscope baseline. The largest error occurs when the fourth analog switch of $\mathrm{IC}_{7}$ disconnects $\mathrm{IC}_{8}$ from $\mathrm{IC}_{9}$, delivering a charge from the switch to the integrator input and causing a step of approximately 1 mV . To correct for the effects of this step, $\mathrm{IC}_{5}$ and $\mathrm{IC}_{6}$ force $\mathrm{IC}_{3}$ and $\mathrm{IC}_{4}$ to come to balance during state $S_{2}$ by injecting feedback. At the end of state $\mathrm{S}_{2}, \mathrm{IC}_{6}$ samples and holds the voltage that brought the fixture output to balance; input baseline variations of $\pm 10 \mathrm{~V}$ cause less than $20 \mu \mathrm{~V}$ of output baseline shift.

In state $S_{3}$, the fixture sends the device under test to its initial value; at this time, the amplifiers of the fixture will probably be overloaded, but will recover rapidly. In state $\mathrm{S}_{4}$, the device under test settles back toward its final value and the oscilloscope is triggered so that you can observe the settling event through the fixture.

The test fixture accepts either a current input (connected directly to the summing junction) or a voltage input (connected via a $1000 \Omega$ resistor). The effective


Fig 3-The step-function generator settles to $0.01 \%$ within 70 nsec toward ground (a) and toward 10 V (b). These scope photos show settling times of the step generator and the test fixture alone.
impedance of $R_{\text {IN }}$ and $R_{\text {OFF }}$ in parallel is $500 \Omega$, and the time constant is approximately 7 nisec. (A lower impedance would improve settling speed; but some sources, which have difficulty in driving even the $1000 \Omega$ input impedance at the voltage input, would not tolerate any decrease.)
Transistors $Q_{9}$ through $Q_{14}$ alleviate this difficulty by simulating a negative resistance of $-1000 \Omega$, which can be switched in parallel with the $1000 \Omega$ voltage-input


Fig 4-The long-term step-generator tail is approximately $80 \mu \mathrm{~V}$ when settling to ground and approximately $300 \mu V$ when settling to 10 V .
resistor. When actuated, the negative-resistance simulator raises the impedance at the voltage input to approximately $30,000 \Omega$ and provides whatever current is needed to assist the device under test in placing its normal output current through the input resistor.

## Determine settling times accurately

Fig 3 shows the settling times-both toward 10 V and toward ground-that you obtain when the edge generator is driving the test fixture. The combined settling time of both units to within $0.01 \%$ of 10 V is 70 nsec or less, measured from the point where ringing is no longer visible after slewing (at the second major division on curve A) to the last crossing of the $1-\mathrm{mV}$ division (curve B). It's difficult to know what each unit actually contributes to the combined settling time; however, it seems probable that the fixture settles within 50 nsec, and that, beyond the $40-\mathrm{nsec}$ mark, the display shows the real settling tail of the edge generator plus a small, slow, thermal response from the fixture.

The size of the tail, as you can see from Fig 4, is approximately $80 \mu \mathrm{~V}$ when the signal is settling to ground and $300 \mu \mathrm{~V}$ when it's settling to 10 V . A supply-voltage glitch occurs on each transition of the output, so the edge generator probably creates some of the tail.
When you're applying a large signal to the input of the test fixture, you may find that the signal source develops a long settling tail in driving the $1-\mathrm{k} \Omega$ resistors. In that case, switch in the negative-resistance simulator.


Fig 5-Even at 0.002\% (16-bit) resolution, settling time for the step-function generator is only 150 nsec toward ground (a) or toward 10 V (b).

## Overload recovery is almost never exponential.

When it's driven by a fast signal source, the nega-tive-resistance-simulator circuit can cause short-term ringing. Thus, when you're testing very fast devices, you may have to use the normal $1000 \Omega$ input for the short-term measurements and then switch in the impedance buffer for an accurate display of the long-term effects. Fig 5's photos, which were taken with the
negative-resistance simulator inactive, show that even with 16 -bit resolution, the test system's settling time is less than 150 nsec .
You can use Fig 2's test fixture to test op amps as well as D/A converters. The scope photos in Figs 6 and 7 show the settling times of a standard, high-accuracy op amp (OP-07) and a fast FET op amp (OP-16). Fig 8 shows the settling times of two 565A 12 -bit D/A converter devices from different manufacturers.
The 565A devices require a special test setup, because their full-scale output is only -2 mA , in contrast with the fixture's $\pm 10-\mathrm{mA}$ input range. This sensitivity penalty degrades the signal-to-noise ratio. You should ground the feedback and offset resistor of the 565 A devices to prevent their capacitance from slowing the


| TRACE | VERTICAL | HORIZONTAL |
| :---: | :---: | :---: |
| A | 5 V/DIV | $10 \mu$ SEC/DIV |
| B | $1 \mathrm{mV} / \mathrm{DIV}$ | $10 \mu$ SEC/DIV |

(b)


| TRACE | VERTICAL | HORIZONTAL |
| :---: | :---: | :---: |
| A | $5 \mathrm{~V} / \mathrm{DIV}$ | $10 \mathrm{nSEC} / \mathrm{DIV}$ |
| B | $1 \mathrm{mV} / \mathrm{DIV}$ | $10 \mathrm{nSEC} / \mathrm{DIV}$ |

Fig 6-A standard high-accuracy op amp settles in $65 \mu \mathrm{sec}$ when operating as a unity-gain follower. Settling is complete 8 to $10 \mu s e c$ after slewing is finished.


Fig 7-A fast FET op amp settles to $0.01 \%$ within 1.5 usec toward ground (a) and toward 10 V (b). The last ringing peak that grazes the $\pm 1$ major vertical division is taken as the $0.01 \%$ settling point.

## It's essential that you place each amplifier section in a separate, well-shielded compartment.

settling. You should also bypass the reference output with a $1-\mu \mathrm{F}$ tantalum capacitor to prevent the reference from destabilizing.
To measure current, ground the voltage input terminal of the fixture, or terminate it with a $50 \Omega$ resistor, and connect the converter output to the current-input
terminal of the fixture. The input impedance is now $500 \Omega$, but by reckoning it as $1000 \Omega$, you can maintain the calibration of the gain switch. Thus, $1 \mathrm{mV} / \mathrm{div}$ on the gain switch equals $1 \mu \mathrm{~A} / \mathrm{div}$ of input, or approximately 2 LSB of the converter output. The first device seems to settle within its 250 -nsec specification, even though it has a slow tail (approximately $\pm 1 \mathrm{LSB}$ ) (Fig 8 a). This tail is probably real, but you should, of course, always be suspicious of any measurements at these speeds and sensitivities. The second device exhibits a large glitch on the off-to-on transition (Fig 8b); this glitch is probably caused by destabilization of the device's reference input amplifier. Fig 8c shows a compression of Fig 8b's glitch so that the whole glitch is visible.

EDN


| TRACE | VERTICAL | HORIZONTAL |
| :---: | :---: | :---: |
| A | $0.5 \mathrm{mV} / \mathrm{DIV}$ | $50 \mathrm{nSEC} / \mathrm{DIV}$ |
| B | $0.5 \mathrm{mV} / \mathrm{DIV}$ | $50 \mathrm{nSEC} / \mathrm{DIV}$ |
| C | $0.5 \mathrm{mV} / \mathrm{DIV}$ | $50 \mathrm{nSEC} / \mathrm{DIV}$ |
| D | $0.5 \mathrm{mV} / \mathrm{DIV}$ | $50 \mathrm{nSEC} / \mathrm{DIV}$ |

(a)
B


| TRACE | VERTICAL | HORIZONTAL |
| :---: | :---: | :---: |
| A | $0.5 \mathrm{mV} / D \mathrm{DV}$ | $50 \mathrm{nSEC/DIV}$ |
| B | $0.5 \mathrm{mV} / \mathrm{DIV}$ | $50 \mathrm{nSEC/DIV}$ |
| C | $0.5 \mathrm{mV} / \mathrm{DV}$ | $50 \mathrm{nSEC/DIV}$ |
| D | $0.5 \mathrm{mV} / \mathrm{DIV}$ | $50 \mathrm{nSEC/DIV}$ |

(b)

(c)

Fig 8-Two 565A D/A converters (a and b) exhibit similar settling times but one (b) generates a large glitch at the off-to-on transition. A compression of the glitch appears in $\boldsymbol{c}$.

## APPLICATION NOTE 104

## INTRODUCTION

In the years ahead, the understanding of radiation effects and the radiation hardening of integrated circuits will take on an increasingly important priority. Precision Monolithics Inc. has been actively participating in many programs that require radiation-hard ICs . Through years of involvement and characterization, a good amount of useful radiation hardness data on PMI's products has been generated and is available. This application note is intended to be an introduction to the different radiation environments and their effects on linear integrated circuits. It summarizes the radiation hardness characteristics of a selection of PMI's products. For more in-depth discussions of this important topic, additional sources are referenced in the bibliography.

Many electronic systems may encounter exposure to various radiation environments such as in a nuclear power plant, nuclear explosion, and natural sources. It is vital for these systems to withstand a sufficiently high radiation level and still remain fully functional. The primary effects of radiation are on semiconductor components. The effects range from a mild but recoverable disturbance, or an intermittent failure, to a catastrophic destruction of the components (and therefore the system). Consequently, the system designer must anticipate the worst case radiation environments under which the system must operate; select the appropriate radiation-hard components that can withstand the anticipated environment; and provide some safeguards in the event the worst case is exceeded.

## RADIATION ENVIRONMENTS

There are three basic classes of radiation environments which electronic systems are exposed to. The most prominent class is that of very high radiation levels for a very short period of time (nanoseconds to microseconds), such as a nuclear event. Survivability in such environments is crucial for many military systems. The second class is environments which have low levels of natural electron and proton radiation. Spacecraft systems and satellites fall into this category. These types of equipment are required to withstand low-rate cosmic environments for years without suffering appreciable degradation. Although, certain satellites require hardening to survive nuclear events as well. The third class is an environment where there is steady-state gamma and neutron irradiation for a long period of time. This environment is most prevalent in nuclear power generation and fuel reprocessing systems.
In the following sections, three types of radiation will be discussed. They are transient dose radiation, neutron radiation, and total dose radiation. Each type of radiation has markedly different effects on linear integrated circuits. Therefore, the radiation hardening techniques are also different. Several techniques will be presented along with a summary of radiation tolerance of a selection of PMI products.

## TRANSIENT DOSE RADIATION

The primary example of transient dose radiation is that which is produced by a nuclear event. It consists of intense pulses of $x$-rays or gamma rays lasting for up to one microsecond. This form of radiation is also called prompt gamma radiation and is typically measured in rad/sec, where a rad is $100 \mathrm{ergs} / \mathrm{gm}$ energy deposited in a specific material. In the case of silicon semiconductors, the units are then rad ( Si )/sec.

When gamma rays are absorbed in semiconductor materials, ionization interaction occurs. The high energy absorption separates electrons from their parent atoms and produces large quantities of positive ions and free electrons. The normally minority-carrier dominant semiconductor junctions become highly enhanced with excess charge carriers. With an electric field applied, large amounts of photocurrents flow across the $\mathrm{P}-\mathrm{N}$ junctions. At light to moderate radiation levels, circuits can be upset or saturated. At higher levels, triggering of parasitic P-N-P-N structures through the substrate can occur. This type of high current latchup may result in device burn-out if adequate protection is not provided (Ref. 4, Ref. 10, Ref. 11). At the extreme dose level, the excess carrier population approaches the doping levels of the semiconductor materials, destroying the semiconductor junction and transforming it into a resistive element. If the power supply currents are not externally limited, large amounts of currents will conduct, which may fuse bond wires or burn-out metal interconnections on the semiconductor circuit.
Linear bipolar ICs tend to be more sensitive than digital MOS ICs. The most sensitive device parameters affecting linear bipolar ICs are leakage current and transistor beta. Furthermore, linear ICs have a much longer recovery time (in hundreds of microseconds) after photocurrents dissipate, compared to digital ICs. CMOS ICs, on the other hand, have inherent P-N-P-N structures which are prone to latchup under irradiation.

## TRANSIENT DOSE RADIATION HARDENING TECHNIQUES

The potentially destructive high current saturation under irradiation is prevalent and difficult to prevent. The most important hardening technique from a system designer's perspective is to provide sufficient current limiting for the circuit. Current flowing through a linear IC should be limited to less than one-half ampere, or at a level that burn out will not result. It is prudent to select high frequency part types to allow for bandwidth degradation. In addition, these devices have small geometries, thus limiting the ionization process, reducing photocurrent generation. Indeed, one should select ICs that are inherently radiation hard. These devices tend to have a higher survivability rate and can recover quickly. System designs must take into account the long recovery time (on the order of hundreds of microseconds) of linear ICs after irradiation. Finally, it should be noted that stored charge in an external capacitor can also sustain a large peak current flow in a momentarily saturated, active device. Selection of capacitor values should be chosen to store less than $10 \mu \mathrm{~J}$ of energy.

## NEUTRON RADIATION

Neutron bombardment from a nuclear event is the primary cause of this type of radiation. It is measured in fluence of neutrons $/ \mathrm{cm}^{2}$. The uncharged neutrons, when colliding with atoms in the semiconductor lattice, cause permanent displacement, or damage, to the crystal lattice and therefore degrade performance characteristics. The damage decreases minority carrier lifetime and carrier concentration, resulting in beta degradation of transistors in linear ICs. Defects in the lattice structure also increases reverse leakage currents across device junctions. Furthermore, bulk resistance rises dramatically. The beta degradation exhibits some ability to recover. The transient part, and usually the majority, of the degradation anneals out within milliseconds to a second after exposure. The permanent part remains and can only be partially restored by high temperature annealing. But the bulk resistivity changes are essentially permanent.
Once the transistor carrier lifetime and mobilities are degenerated, the $\mathrm{f}_{\mathrm{T}}$ (gain-bandwidth) of transistors also suffers. The amount of degradation varies, depending upon the specific process and geometry of the transistors. Neutron radiation has the greatest degradation effect on lateral PNP devices in ICs. Gain and bandwidth usually suffer the most damage.
For operational amplifiers, the main parameters that are most susceptible are the open-loop gain, $A_{V O L}$; input bias current, $I_{B}$; input offset current, IOS; input offset voltage, $\mathrm{V}_{\mathrm{OS}}$; and slew rate, SR. Low power op amps which operate on low current levels are particularly sensitive to damage under neutron irradiation environments.

## NEUTRON RADIATION HARDENING TECHNIQUES

The degree of hardening required depends on the anticipated amount of radiation exposure a system is designed to withstand. In general, the system designer should choose high frequency components in anticipation of bandwidth degradation. The design should tolerate degradation of $\mathrm{I}_{\mathrm{B}}, \mathrm{I}_{\mathrm{OS}}, \mathrm{V}_{\mathrm{OS}}, \mathrm{AvOL}, \mathrm{BW}, \mathrm{SR}$, and $Z_{\text {IN }}$ parameters. Where gain parameter drift is critical, use closed-loop design to minimize error. Avoid low power devices where failures are critically disruptive. Finally, shielding should be provided where practical.

## TOTAL DOSE RADIATION

This type of radiation refers to a steady state, continuous exposure of gamma rays and x-rays. The primary effect is a cumulative build-up of trapped charges on the surface layers of integrated circuits. Total dose refers to the total dose absorbed over time, which is measured in rads $(\mathrm{Si})$ absorbed. This type of radiation is typically found in spacecraft environments and nuclear power plants.
At low dose levels, the trapped charges within the dielectric layers can cause surface channeling and high surface recombination velocities. The results are increased leakage currents and
reduced gain. Depending on the design, various op amps will exhibit degraded input parameters such as input offset voltage, input bias current, and input offset current. Similarly, the openloop gain and output drive capability also suffer degradation. Typically, a total dose of less than $10 \mathrm{krad}(\mathrm{Si})$ causes no appreciable changes in parameters in bipolar operational amplifiers and comparators. At high dose levels, bulk damage due to silicon displacement can occur with severe and permanent degradation of device parameters.
CMOS integrated circuits are generally more sensitive to total dose radiation. Charges that are trapped in gates and field oxide cause shifts in threshold voltage and device transconductance. Failures may include malfunction and out-of-specification parametric changes.

## TOTAL DOSE RADIATION HARDENING TECHNIQUES

Radiation hardening techniques for total dose are very similar to neutron radiation due to the similarity of the degradation effects. Basically, a design should provide sufficient tolerance for degradation in operating parameters of linear ICs. Where practical, extensive shielding should be used.

## PMI PRODUCT PERFORMANCE

PMI has been actively involved in performing product radiation characterization using the Scanning Electron Microscope (SEM). SEM has been demonstrated to be an effective tool for predicting the total dose sensitivity of a device. Carefully controlled test sequences have been conducted on separate CO60 and SEM sample devices from common wafers. Test data compiled indicated high correlation between the two radiation sources.
The basic methodology for using the SEM as a total dose radiation source has been reported and well-documented in a number of scientific journals over the past several years. The SEM method is currently being used at PMI to identify wafer lots suitable for radiation screening. Table 1 summarizes the relative radiation tolerance of various PMI products. It should be understood that when reviewing the information, the rankings are based on functionality and should serke only as a guide. The suitability of any particular product depends on the application, the expected environment, and the shielding level under consideration. Once the environmental condition is known, the selected device should undergo further evaluation and/or testing to assure its critical parameters will meet the performance requirements of the system involved.
(Note: PMI does not have the in-house capability of performing CO60 total dose or neutron irradiations. These tests are performed in conjunction with end users at remote facilities. PMI actively participates in supplying devices into radiation-sensitive applications, but must separately consider each application to supply devices which have been individually or lot screened for radiation hardness. Consult PMI factory to discuss specific requirements and PMI capabilities.)

TABLE 1: Ranking of Radiation Tolerance of Selected PMI Products

| Radiation Tolerance Category | Maximum Radiation Level (Rad) | Product/Description |
| :---: | :---: | :---: |
| Excellent <br> Performance | Greater than 1 Meg | CMP-01, Fast comparator CMP-02, Fast comparator DAC-08, 8-bit D/A converter DAC-100, 10-bit D/A converter OP-15, High-speed FET-input op amp OP-16, High-speed FET-input op amp OP-17, High-speed FET-input op amp REF-01, +10 V precision reference REF-02, +5 V precision reference SW-01, Quad analog switch SW-02, Quad analog switch SW-05, Dual analog switch SW-06, Quad analog switch SW-201, Quad analog switch SW-202, Quad analog switch |
| Good <br> Performance | 500k-1 Meg | AMP-01, Precision instrumentation amp MAT-01, Matched transistor pair OP-01, High-speed op amp OP-02, High-speed op amp OP-05, Low-noise precision op amp OP-06, Low-noise precision op amp OP-07, Low-noise precision op amp OP-08, Low-input-current op amp OP-12, Low-input-current op amp OP-27, High-speed, low-noise precision op amp OP-37, High-speed, low-noise precision op amp PM-108, Low-input-current op amp |
| Moderately Sensitive | 250k-500k | CMP-404, Quad low-power comparator MUX-08, Analog multiplexer PM-111, Precision comparator PM-139, Quad low-power comparator |
| Sensitive | 100k-250k | CMP-04, Low-power comparator OP-20/21, Low-power op amps OP-22/32, Programmable low-power op amps OP-220/221, Dual low-power op amps OP-420/421, Quad low-power op amps |

PMI continues to collect radiation tolerance data on its product line. The following summarizes the critically affected parameters of each product and its radiation tolerance level. Its intent is to provide a relative point of reference to the system designer. The ratings are based on collected radiation data available at the time of this printing. From time to time, products undergo design improvements which may impact the relative radiation tolerance of these devices. Designers are urged to consult PMI factory for additional information.

## D/A Converters

## DAC-08, 8-Bit D/A Converter

Excellent radiation performance. Survives $3 \times 106$ rads total dose. Widely used as an industry-standard device in military and space applications.

## DAC-100, 10-Bit D/A Converter

Excellent radiation performance. Virtually no degradation at $1 \times 106$ rads total dose. Industry-standard device in military and space applications.

## Operational Amplifiers

OP-01/02, High-Speed Op Amps
Good radiation performance. $I_{B}$ increases 20 times (20X), $A_{\text {Vo }}$ decreases 10X, minimal $V_{\text {OS }}$ degradation to $1 \times 106$ rads.

## OP-05/06/07, Low-Noise Precision Op Amps

Good radiation performance: $I_{B}$ increases 200X, Avo decreases 10 X , minimal $\mathrm{V}_{\text {OS }}$ degradation to $1 \times 106$ rads.

OP-08/OP-12/PM-108, Low-Input-Current Op Amps
Good radiation performance. Very lot-process dependent. $\mathrm{I}_{\mathrm{B}}$ degradation ranges from 20 X to 70 X depending on production lot. $V_{\text {OS }}$ shows some degradation at $1 \times 106$ rads and $A_{\text {vo }}$ degrades 50X to 100X depending on the lot. Output drive capability degrades significantly at $1 \times 106$ rads.

## OP-09/11, Quad General-Purpose Op Amps

Good radiation performance. $\mathrm{I}_{\mathrm{B}}$ and $\mathrm{A}_{\mathrm{VO}}$ degradation range 15X to 30 X at $1 \times 106$ rads. Some $V_{\text {OS }}$ sensitivity.

OP-15/16/17, High-Speed, FET-Input Op Amps
Excellent radiation performance. Very little degradation on all precision parameters at $1 \times 106$ rads. $I_{B}$ shows some sensitivity to junction leakages at $1 \times 106$ rads, but still performs well.

OP-20/21/22/32/220/221/420/421, Low-Power Op Amps
Sensitive devices. Low-power device family operates at low current which makes them susceptible to radiation damage. Good performance at low level radiation (<100 krads range).
OP-27/37, High-Speed, Low-Noise Op Amps
Good radiation performance. Minimal $V_{O S}$ degradation, $A_{\text {Vo }}$ degrades 2 X , and $\mathrm{I}_{\mathrm{B}}$ increases 250 X at $1 \times 106$ rads. Good high-gain, low $\mathrm{V}_{\text {OS }}$ device in radiation environment.

OP-77, Low-Noise Precision Op Amp
Excellent radiation performance. Virtually no $V_{O S}$ degradation, $A_{V o}$ remains greater than 1 million, $I_{B}$ increases 100 X at $1 \times 10^{6}$ rads. Excellent post radiation op amp characteristics.

## Comparators

CMP-01/02, Fast Comparators
Excellent radiation performance. Low $\mathrm{V}_{\mathrm{OS}}, \mathrm{V}_{\mathrm{SAT}}$ drift, minimal change in response time, and $\mathrm{I}_{\mathrm{B}}$ increases 15 X to 20 X at $1 \times 106$ rads.

CMP-04, Quad Low-Power Comparator
Sensitive device. Production lot dependent. Some $V_{O S}$ sensitivity, $I_{B}$ increases $30 X$ at 250 krads. Device nonfunctional at greater than 250 krad . Good comparator for low level radiation applications.

CMP-404, Quad Low-Power Comparator Moderately sensitive device. V 100 krads. $I_{B}$ increases 15 X to 30 X at 250 krads. Device becomes non-functional above 500 krads. Good for low level radiation environments.

## PM-111/211, Precision Comparators

Moderately sensitive device. Good performance up to 500 krads. Becomes non-functional above 500 krads. Good comparator for moderate radiation levels.

## PM-139, Quad Low-Power Comparator

Moderately sensitive device. Good performance up to 500 krads. Has proven track-record in many military and space programs.

## Other Linear Devices

AMP-01, Low-Noise Instrumentation Amp
Good radiation performance. Maintains high-gain and low $V_{\text {OS }}$ above $1 \times 106$ rads. $I_{B}$ increases 200 X to 300 X at $1 \times 106$ rads.

## REF-01/02, Precision References

Excellent radiation performance. No degradation in line regulation; load regulation degrades by $2 X$ at above $1 \times 106$ rads.

## SW-01/02/05/06/201/202, Analog Switches

Excellent radiation performance. Very little degradation at $1 \times 106$ rads. Used in a number of military and space programs.

## MUX-08/24, Analog Multiplexers

Moderately sensitive device. Input logic current increases $30 X$ to 40 X at 500 krads. Maintains functionality up to 500 krads. Good performance at less than 500 krads.

MAT-01, Matched Transistor Pair
Good radiation performance. Maintains high breakdown voltage; beta degrades 2 X at high current levels and 10X at lower current levels at $1 \times 106$ rads.

## CONCLUSION

Radiation environments create a myriad of challenges for the system designers. Since the primary impact of radiation on a system is performance degradation in semiconductor devices, then, appropriately, radiation hardening begins at the component level. The hardness of a linear IC depends largely on its fabrication process, circuit topology, and circuit layout. Each device type must be characterized under irradiated test conditions, in order that the designer can select the appropriate devices to minimize the impact which a radiation environment will have on the system. A fundamental design philosophy should be one of designing into the system adequate allowance for component degradation and still perform the intended function. This implies the system designers should select components with the optimum trade-off between the best initial specifications and a set of acceptable post-radiation specifications, provide safe current limiting protection in the event dangerously high radiation levels persist, and finally, provide sufficient radiation shielding.

## BIBLIOGRAPHY

1. Condito, V., Lambert, N., Schwartz, T.J. and Dodge, S., "The Effects of Nitride Passivation on the Total Dose Radiation Resistance of a Precision Operational Amplifier," IEEE Trans. Nuclear Science, December 1981.
2. Silvo, L.L, Hughes, H.L. and King, E.E., "Investigation of Radiation-Induced Interface States Utilizing GratedBipolar and MOS Structures," IEEE Trans. Nuclear Science, NS-19, 1972.
3. "IEEE Nuclear and Space Radiation Effects" Conference Short Course, July 22, 1984.
4. Leavy, J.F. and Polle, R.A., "Radiation-Induced Integrated Circuit Latchup," IEEE Trans. Nuclear Science, NS-16, December 1969.
5. Rudie, N.J., "Principles and Techniques of Radiation Hardening," Second Edition, Western Periodical Co., 1980.
6. Kalinowski, J.J. and Thatcher, R.K., editors, TREE (Transient Radiation Effects on Electronics) Handbook, Battelle Memorial Institute, DASA-1420, Edition 2, Rev. 1, September 1969.
7. Espig, M.A., Design Handbook for TREE, DNA1420H-1 thru 12, Defense Nuclear Agency, December 1978.
8. NA-81-267, "Transient Radiation Effects on Electronics (TREE) Design Guidelines," Rockwell International, June 1981.
9. Price, W.E., et al, "Total-Dose Radiation Effects for Semiconductor Devices," JPL Publication 81-66, Vol. III, NASA, September 1982.
10. Wunsch, D.C. and Bell, R.R., "Determination of Threshold Failure Levels of Semiconductor Diodes and Transistors Due to Pulse Voltages," IEEE Trans. Nuclear Science, NS-15, December 1968.
11. Coppage, F.N. and Evans, D.E., "Characteristics of Destruction from Latchup in CMOS," IEEE Trans. Nuclear Science, NS-24, December 1977.
12. Stanley, A.G. and Gauthier, M.K., "SEM Analysis of Ionizing Radiation Effects in Linear Circuits," IEEE Trans. Nuclear Science, NS-24, No. 6, December 1977.
13. J.A. Lipman, W.C. Brunche, D.L. Crosthwait, K.F. Galloway, and R.L. Pease, "Use of a Scanning Electron Microscope for Screening Bipolar Surface Effects," IEEE Trans. Nuclear Science, NS-21, December 1974, 383-386.
14. K.F. Galloway and P. Roitman, "Important Considerations for SEM Total Dose Testing," IEEE Trans. Nuclear Science, NS-24, December 1977.
15. Thomas, C.G. and Evans, K.C., "The SEM as a Diagnostic Tool for Radiation Hardness Design of Microcircuits," Scanning Electron Microscopy, Vol. 1, 1978.
16. M.K. Gauthier, J. Perret, and K.C. Evans, "SEM Analysis of Ionizing Radiation Effects in an Analog to Digital Converter," IEEE Trans. Nuclear Science, NS-28, December 1981.
17. S. Cohen and H. Hughes, "SEM Irradiation for Hardness Assurance Screening and Process Definition," IEEE Trans. Nuclear Science, NS-21, No. 6, 387, 1974.
18. Stanley, A.G. and McKenize, P.F., "Effect of Electron Irradiation on Operational Amplifiers," IEEE Trans. Nuclear Science, NS-20, No. 2, 100, 1973.
19. Palkuti, J., Silvo, L.L., and Greegor, R.B., "Process Investigations of Total-Dose Hard Type-108 Op Amps," IEEE Trans. Nuclear Science, NS-23, No. 6, 1756, 1976.
20. Gauthier, M.K. and Stanley, A.G., "Method for Analyzing Radiation Sensitivity of Integrated Circuits," U.S. Patent 4,172,228, October 23, 1979.

## APPLICATIONS OF THE MAT-04, A MONOLITHIC MATCHED QUAD TRANSISTOR

## APPLICATION NOTE 105

The MAT-04 is a monolithic device containing four low-noise, tightly matched transistors, which dramatically improves the performance of many amplifier and analog computational circuits. This note describes several of these designs which capitalize on the superior characteristics and dynamic range of the MAT-04. These applications include a low-distortion voltage-controlled attenuator, a very low-noise $(1.2 n V / \sqrt{\mathrm{Hz}})$ high-speed instrumentation amplifier, a $900 \mathrm{pV} / \sqrt{\mathrm{Hz}}$ ultralow noise audio preamplifier, a vector summing amplifier, a squaring amplifier, and a square-root amplifier.
Discrete circuit designers repeatedly run into the problem of circuit component mismatches that limit performance. Passive component mismatching can be reduced by using tighter tolerance components, but active components present a more difficult problem. Discrete transistors exhibit poor beta and $V_{B E(O N)}$ matching, even within single transistor families, which severely degrade amplifier performance. Most available transistor arrays however, were developed to save board space rather than to provide accurate parametric matching. Only a few are designed to have tight matching tolerance.

The MAT-04 uses advanced layout and process techniques to guarantee that the offset voltage between any two transistors in the device will be no more than $200 \mu \mathrm{~V}$, and beta mismatch will not exceed $2 \%$. Additionally, the MAT-04 transistors are designed for high beta ( 400 minimum) and 40 V minimum
breakdown. It exhibits a low $0.4 \Omega$ bulk resistance, which is important in logarithmic circuit applications. The MAT-04 uses a symmetrical quad transistor pinout (Figure 1) which allows incorrect orientation of pin 1 without damage. The base-emitter junctions are internally diode-protected against reverse zener breakdown, which protects against degradation of beta and matching characteristics.

## VOLTAGE-CONTROLLED ATTENUATOR

A useful MAT-04 application is the Voltage-Controlled Attenuator (VCA) of Figure 2. This circuit, widely used in professional audio applications, is difficult to implement using discrete transistors due to distortion induced by transistor mismatching. The MAT-04 offers excellent matching which

FIGURE 1: Pin Connections


FIGURE 2: Voltage-Controlled Attenuator

dramatically reduces distortion. The VCA provides lowdistortion attenuation over a wide range of control voltages, and can be used as a low-distortion gain control in an audio amplifier.
The VCA design is based upon the amplifying characteristics of a differential pair. Figure 3 shows the classic differential pair. With zero volts between the inputs ( $\mathrm{V}_{1 \mathrm{~N}}=0 \mathrm{~V}$ ), the current in each side of the differential pair is equal and therefore the output voltage equals zero. Small changes in $V_{\text {IN }}$ unbalance the currents flowing in each side of the differential pair and produce an amplified differential output. The total stage current (I) of the differential pair is constant regardless of the input voltage. Matching of the transistors in a differential pair is critical, as any device mismatch will cause DC errors and upset linearity.

FIGURE 3: Classic Differential Pair


In the Voltage-Controlled Attenuator, the input signal modulates the stage currents of the two differential amplifier stages. Op amps A2 and A3, in conjunction with transistors Q5 and Q6, form two voltage-to-current converters that transform a single input voltage into differential currents, which form the stage currents $I_{A}$ and $I_{B}$ (see Figure 2) of each differential pair. The transfer function of the voltage-to-current converter is:
(1) $I_{A}=\frac{-V_{I N}}{R 2}$
(2) $I_{B}=\frac{V_{I N}}{R 5}$

Low-cost unmatched transistors can be used for Q5 and Q6, since they are inside the feedback loop of op amps A2 and A3. Their beta mismatch has minimal effect on output offset.
If all the bases of the MAT-04 are at ground potential, then the stage currents of each differential pair split equally among each transistor. The output is taken from one side of each
differential pair (Q2 and Q3) and converted to a single-ended signal by op amp A1 which has a stage gain of 1 . The gain of the overall circuit with the bases of the MAT-04 at ground potential is:
(3)

$$
\begin{aligned}
\frac{V_{\text {OUT }}}{V_{I N}} & =\left[\left(\frac{1}{2}\right)\left(V_{I N}\right)\left(\frac{R 6}{R 5}\right)\right]-\left[\left(-\frac{1}{2}\right)\left(V_{I N}\right)\left(\frac{R 4}{R 2}\right)\right] \\
& =V_{I N} \frac{(R 2 \cdot R 6+R 4 \cdot R 5)}{(2 R 2 \cdot R 5)}
\end{aligned}
$$

and since $R 2=R 4=R 5=R 6, \frac{V_{\text {OUT }}}{V_{\text {IN }}}=1$
When a positive control voltage is applied, most of the stage current is diverted into transistors Q2 and Q3, resulting in an increase in circuit gain. However, when a negative control voltage is applied, most of the stage current is diverted through transistors Q1 and Q4, with a subsequent decrease in circuit gain.
The ideal transfer function for the Voltage-Controlled Attenuator is:


$$
\text { where } \mathrm{k}=\text { Boltzmann constant }=\frac{1.38 \times 10^{-23} \mathrm{~J}}{{ }^{\circ} \mathrm{K}}
$$

$$
\begin{aligned}
& \mathrm{T}=\text { temperature in }{ }^{\circ} \mathrm{K} \\
& \mathrm{q}=\text { electronic charge }=1.602 \times 10^{-19} \mathrm{C}
\end{aligned}
$$

From the transfer function, it can be seen that the maximum gain of the circuit is $2(6 \mathrm{~dB})$. Figure 4 shows the increase.in attenuation as the control voltage becomes more negative.

FIGURE 4: Voltage-Controlled Attenuator, Attenuation vs Control Voltage at $1 \mathrm{kHz}, 25^{\circ} \mathrm{C}$


The Voltage-Controlled Attenuator accepts a 3 Vrms input and easily handles the full $20 \mathrm{~Hz}-20 \mathrm{kHz}$ audio bandwidth as indicated in Figure 5. Distortion typically runs under 0.03\% and the noise level is more than 110 dB below maximum output.
To insure best performance, resistors R2 through R7 should be 1\% metal film resistors. Since capacitor C2 can see a small amount of reverse bias when the control voltage is positive, a nonpolarized tantalum capacitor or two polarized capacitors connected back-to-back should be used.

FIGURE 5: Voltage-Controlled Attenuator, Attenuation vs Frequency


FIGURE 6: Low-Noise, High-Speed Instrumentation Amplifier

## A LOW-NOISE, HIGH-SPEED INSTRUMENTATION AMPLIFIER

The circuit of Figure 6 has performance characteristics which make it ideal for use in high precision transducer and professional audio applications. The circuit uses a high-speed op amp, the OP-17, preceded by an input amplifier consisting of a precision matched dual transistor, the MAT-02, and a MAT04. The arrangement of the MAT-04 is known as a "linearized cross quad" and acts as a voltage-to-current converter to provide feedback to the input stage. The OP-17 acts as an overall nulling amplifier to complete the feedback loop. Resistor pair R1 and R2, and resistor pair R3 and R4 form voltage dividers that attenuate the output feedback due to the limited input range of the "cross quad" arrangement. Biasing for the input stage is set by zener diode Z 1 . At low currents, the effective zener voltage is about 3.3 V due to the soft knee characteristic of the zener diode. This results in a bias current of $530 \mu \mathrm{~A}$ per side for the input stage.
The gain of the instrumentation amplifier, with the values shown in Figure 6, is:
(5) $\frac{V_{\text {OUT }}}{V_{I N}}=\frac{33,000}{R_{G}}$


TABLE 1

| Input Noise | $\mathrm{G}=1000$ | $1.2 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| :--- | :--- | :--- |
| Voltage Density | $\mathrm{G}=100$ | $3.6 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
|  | $\mathrm{G}=10$ | $30 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| Bandwidth | $\mathrm{G}=500$ | 400 kHz |
|  | $\mathrm{G}=100$ | 1 MHz |
| $\mathrm{G}=10$ | 1.2 MHz |  |
| Slew Rate |  | $40 \mathrm{~V} / \mu \mathrm{s}$ |
| Common-Mode <br> Rejection | $\mathrm{G}=1000$ | 130 dB |
| Distortion | $\mathrm{G}=100$ | $0.03 \%$ |
| Settling Time | $\mathrm{G}=1000$ | $10 \mu \mathrm{~s}$ |
| Power <br> Consumption |  | 350 mW |

FIGURE 7: Spot Noise of Discrete Instrumentation Amplifier at Gain $=1000$ from 0 to 25 kHz


NORMALIZED VERTICAL AXIS $=2.6 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ PER DIVISION REFERENCED TO INPUT (R.T.I.).
$e_{n} A T 10 \mathrm{kHz}=1.2 \mathrm{nV} / \sqrt{\mathrm{Hz}}$

FIGURE 8: Low Frequency Noise Spectrum Showing Low 2 Hz Noise Corner; Gain $=1000$


The performance of the amplifier is summarized in Table 1. Figure 7 shows the input-referred spot noise to be flat at about $1.2 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ over the $0-25 \mathrm{kHz}$ bandwidth. Figure 8 shows the low frequency noise spectrum which highlights the low $1 / \mathrm{f}$ noise corner at 2 Hz .
In situations where small output, low impedance transducers are used, such as strain gages, amplifiers must have low voltage noise to maintain a good signal-to-noise ratio. The low voltage noise of $1.2 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ suits this instrumentation amplifier for use in many low impedance transducer applications.

## A LOW-NOISE HI-FI QUALITY PREAMPLIFIER

The AC-coupled preamplifier of Figure 9 exhibits an inputreferred noise voltage density of only $900 \mathrm{pV} / \sqrt{\mathrm{Hz}}$ at a gain of 200. Preamplifier noise is minimized by using a singleended input stage consisting of three transistors of a MAT-04 connected in parallel. This technique lowers the effective base-spreading resistance, reducing thermal noise from this source by a factor of $\sqrt{3}$. Tight matching of the three paralleled transistors is a critical requirement. If the matching is poor, one transistor will steal most of the stage current, effectively removing the two other transistors from the circuit. Noise reduction, achieved by paralleling the transistors, would therefore be lost. Schottky noise, or shot noise, is minimized by using a relatively high stage current of 2 mA .
The fourth transistor (Q1) of the MAT-04 is used to bias the input stage. Op amp A1 forces the voltages across R1 and R2 to be equal, setting the bias current at 2 mA . Overall feedback for the preamplifier is provided by resistors R7 and R8. Gain for this circuit is:
(6) $\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{V}_{\mathrm{IN}}}=\frac{R 8+5 \Omega}{5 \Omega}$

The circuit is characterized with the gain of 200. Compensation components R3 and C2 may need to be optimized for other values of gain. Open-loop gain of the preamplifier is over 10 million.

Figure 10 illustrates the wide bandwidth of the preamplifier. Figure 11 shows the broadband noise spectrum $(0-25 \mathrm{kHz})$ to be flat at $900 \mathrm{pV} / \sqrt{\mathrm{Hz}}$. Distortion of the preamplifier is $0.035 \%$ at $V_{\text {OUT }}=10 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}, \mathrm{f}=10 \mathrm{kHz}$.

FIGURE 9: Low-Noise AC Preamplifier


FIGURE 10: Low-Noise AC Preamplifier,
Gain vs Frequency


## NONLINEAR CIRCUIT APPLICATIONS

Another application area where precision matched transistors are a powerful tool is in the generation of nonlinear functions. These are based upon the transistor's logarithmic property which has the following form:

FIGURE 11: Spot Noise of AC Preamplifier at Gain = 200 from 0 to 25 kHz


NORMALIZED VERTICAL AXIS $=260 \mathrm{pV} / \sqrt{\mathrm{Hz}}$ PER DIVISION REFERENCED TO INPUT. $e_{n}$ AT $10 \mathrm{kHz}=600 \mathrm{pV} / \sqrt{\mathrm{Hz}}$
(7) $V_{B E}=V_{T} \ln \left(\frac{I_{C}}{I_{S}}\right)$
where: $V_{T}=\frac{k T}{q}$
$I_{S}=$ saturation current

The circuit of Figure 12 is a vector summing amplifier that has the following generalized transfer function:
(8) $V_{\text {OUT }}=k \sqrt{V_{A}{ }^{2}+V_{B}{ }^{2}}$
where $k$ is a scale factor
The circuit (see Figure 12) consists of two log amplifiers each using two transistors and an op amp. The voltage across the series transistors Q1 and Q2 is equal to the voltage across Q3 and the base-emitter of Q4. Summing this voltage loop leads to:
(9) $\quad V_{T 1} \ln \left(\frac{I_{1}}{I_{S} 1}\right)+V_{T 2} \ln \left(\frac{I_{2}}{I_{S 2}}\right)=V_{T 3} \ln \left(\frac{I_{A}}{I_{S 3}}\right)+V_{T 4} \ln \left(\frac{I_{\mathrm{OUT}}}{I_{S 4}}\right)$

All transistors are precisely matched and at the same temperature, therefore the $I_{S}$ and $V_{T}$ terms cancel. Equation 9 is simplified to:
(10) $2 \ln I_{1}=\ln I_{A}+\ln I_{O}=\ln \left(I_{A} \cdot I_{O}\right)$

Exponentiating both sides yields:
(11) $I_{1}{ }^{2}=I_{A} \cdot I_{O}$

Similar analysis for transistors $\mathrm{Q} 7, \mathrm{Q} 6, \mathrm{Q} 5$, and Q 4 leads to:
(12) $I_{2}{ }^{2}=I_{B} \cdot I_{O}$

Summing the currents at the emitter of Q4 gives:
(13) $\quad I_{O}=I_{A}+I_{B}$

Solving equations (11) and (12) for $\mathrm{I}_{\mathrm{A}}$ and $\mathrm{I}_{\mathrm{B}}$, and substituting into equation (13) yields:

$$
\begin{equation*}
I_{0}=\frac{I_{1}^{2}}{I_{0}}+\frac{I_{2}^{2}}{I_{0}}=\sqrt{I_{1}^{2}+I_{2}{ }^{2}} \tag{14}
\end{equation*}
$$

Op amp A3 forms a current-to-voltage converter giving $V_{\text {OUT }}=I_{O} \cdot R 2$,
(15) $\quad V_{\text {OUT }}=R 2 \sqrt{\left(\frac{V_{A}}{R 1}\right)^{2}+\left(\frac{V_{B}}{R 3}\right)^{2}}$

For the circuit of Figure $12, \mathrm{R} 1=\mathrm{R} 3$, and $\mathrm{R} 2=\frac{\mathrm{R} 1}{\sqrt{2}}$,
(16)

$$
V_{O U T}=\left(\frac{1}{\sqrt{2}}\right) \sqrt{V_{A^{2}}+V_{B^{2}}}
$$

A value of R1/ $\sqrt{2}$ for resistor R2 builds in a scale factor of $1 / \sqrt{2}$, which allows +10 V to be applied to both inputs simultaneously without the danger of $\mathrm{V}_{\text {OUT }}$ exceeding the output range of op amp A3. The built-in protection diodes on the MAT-04 allow the input voltages to go negative without damaging the MAT-04. Under this condition, the output voltage is zero. The interconnections of the two MAT-04s in the circuit reduce errors due to inherent mismatching and temperatureinduced differences between the two matched quad transistors. The accuracy of the vector summing amplifier is better than $0.5 \%$ over an input range of 10 mV to 10 V .
The MAT-04 can also be used to implement other nonlinear functions such as the square and square-root circuits shown in Figures 13 and 14 respectively. Similar to the vector summing amplifier, the analysis begins by summing the voltages across transistors Q1, Q2, Q3, and Q4 of the squaring circuit shown in Figure 13;
(17)

$$
\begin{aligned}
& V_{T 1} \ln \left(\frac{I_{\mathbb{N}}}{I_{\mathrm{S} 1}}\right)+V_{T 2} \ln \left(\frac{I_{\mathbb{N}}}{I_{\mathrm{S} 2}}\right) \\
& =V_{T 3} \ln \left(\frac{I_{\mathrm{O}}}{I_{\mathrm{S} 3}}\right)+V_{T 4} \ln \left(\frac{I_{\mathrm{REF}}}{I_{\mathrm{S} 4}}\right)
\end{aligned}
$$

FIGURE 12: Vector-Summing Amplifier


FIGURE 13: Squaring Amplifier


FIGURE 14: Square-Root Amplifier


Once again, all the transistors are precisely matched and at the same temperature, so the $I_{S}$ and $V_{T}$ terms cancel giving:
(18) $2 \ln I_{I_{N}}=\ln I_{\mathrm{O}}+\ln I_{\mathrm{REF}}=\ln \left(I_{\mathrm{O}} \cdot I_{\mathrm{REF}}\right)$

Exponentiating both sides of the equation leads to:
(19) $I_{\mathrm{O}}=\frac{\left(I_{\mathrm{IN}}\right)^{2}}{I_{\mathrm{REF}}}$

Op amp A2 forms a current-to-voltage converter which gives $\mathrm{V}_{\text {OUT }}=\mathrm{R} 2 \cdot \mathrm{I}_{\mathrm{O}}$. Substituting ( $\mathrm{V}_{\mathrm{IN}} / \mathrm{R} 1$ ) for $\mathrm{I}_{\mathrm{IN}}$ and equation (19) for Io yields:
(20) $\quad V_{\text {OUT }}=\left(\frac{R 2}{I_{\text {REF }}}\right)\left(\frac{V_{I N}}{R 1}\right)^{2}$

A similar analysis made for the square-root circuit of Figure 14 leads to its transfer function:
(21)

$$
V_{\mathrm{OUT}}=R 2 \sqrt{\frac{\left(V_{\mathrm{IN}}\right)\left(I_{\mathrm{REF}}\right)}{R 1}}
$$

In these circuits, $I_{\text {REF }}$ is a function of the negative power supply. To maintain accuracy, the negative supply should be well regulated. For applications where very high accuracy is required, a voltage reference may be used to set $I_{\text {REF }}$. An important consideration for the squaring circuit is that a sufficiently large input voltage can force the output beyond the
operating range of the output op amp. Resistor R4 can be changed to scale I REF, or R1 and R2 can be varied to keep the output voltage within the usable range.

Unadjusted accuracy of the square-root circuit is better than $0.1 \%$ over an input voltage range of 100 mV to 10 V . For a similar input voltage range, the accuracy of the squaring circuit is better than $0.5 \%$.
In summary, the accuracy of nonlinear circuits depends heavily upon the logarithmic conformance of the transistors used in the circuit. Extrinsic resistances and the Early effect cause a deviation from the ideal logarithmic transistor behavior. For small values of $V_{C B}$, the collector-base voltage, these effects can be lumped together as an effective bulk resistance, $r_{B E}$. The logarithmic transistor relationship of equation (7) changes to:

$$
\begin{equation*}
V_{B E}=V_{T} \ln \left(\frac{I_{C}}{I_{S}}\right)+\left(I_{C} r_{B E}\right) \tag{22}
\end{equation*}
$$

An obvious way to reduce $r_{B E}$-induced error in nonlinear circuits is to reduce the maximum collector currents, but the op amp offsets and leakage currents become a limiting factor at low input levels. An operating range of $10 \mu \mathrm{~A}$ to 1 mA is recommended. The MAT-04, which is specifically designed to have a low bulk resistance of $0.4 \Omega$, further reduces $r_{\mathrm{BE}^{-}}$ induced error in nonlinear circuits.

## Precision Monolithics Inc.

## APPLICATION NOTE 106

This note examines some of the numerous and widely-used applications of the operational amplifier. While not attempting to list every possible application, it presents several basic circuit configurations that can be modified to suit applications other than those listed. In each case, significant op amp or circuit characteristics are discussed to aid the user in adapting the circuit to a particular need. Table 1 provides an index to the applications contained in this note.

TABLE 1: Op Amp Circuit Applications

| Figure | Application |
| :---: | :--- |
| 1 | $\pm 200 m A$ Servo Motor Amplifier |
| 2 | Precision Programmable Gain Amplifier |
| 3 | Bilateral Current Source |
| 4 | Precision Current Pump |
| 5 | High-Sensitivity Voltage Comparator |
| 6 | Micropower 5V Regulator |
| 7 | Micropower 1.23V Bapdgap Reference |
| 8 | Versatile Triangular Wave Generator |
| 9 | Wide Range, Low Current Ammeter |
| 10 | Precision Threshold Detector/Amplifier |
| 11 | Wide-Dynamic-Range Light Detector |
| 12 | Isolation Amplifier |
| 13 | Dual Programmable Window Comparator |
| 14 | $\pm 36 V$ Low Noise Operational Amplifier |
| 15 | High Q Notch Filter |
| 16 | Piezoelectric Transducer Amplifier |
| 17 | High Stability Voltage Reference |
| 18 | Precision Dual Tracking Voltage Reference |
| 19 | RIAA Phono Pre-Amplifier |
| 20 | Headphone Amplifier |
| 21 | NAB Tape Head Pre-Amplifier |
| 22 | Microphone Pre-Amplifier |
| 23 | Micropower Wien Bridge Oscillator |
| 24 | Micropower Instrumentation Amplifier |
| 25 | Piecewise-Linear Amplifier (Decreasing Gain) |
| 26 | Piecewise-Linear Amplifier (Increasing Gain) |
| 27 | Current Monitor Circuit |
| 28 | Free-Running Square-Wave Oscillator |
| 29 | Precision Analog Multiplier/Divider |
| 30 | Precision Absolute Value Circuit |
| 31 | Thermocouple Amplifier with Cold-Junction |
| 32 | Compensation |
| 33 | Instrumentation Amp (2 Op Amp Design) |
| 34 | Impedance Transforming Amplifier |
| 35 | Precision Current Sinks |
| 36 | Low Noise AGC Amplifier |
| 37 | Amplifier With Active Output Clipping |
| 38 | Low Power Amplifier With Squelch |
|  |  |
|  |  |

FIGURE 1: $\pm 200 \mathrm{~mA}$ Servo Motor Amplifier

$R_{B}$ sets the bias point for transistors Q1 and Q2. Because $V_{B E(O N)}$ varies greatly with temperature, a guardband is required to prevent Q1 and Q2 from conducting simultaneously. $R_{B}$ should be selected such that the transistors do not conduct until $I_{M}$ equals the op amp quiescent supply current, $I_{\text {SY }}$. The transistors will begin to conduct at about $\mathrm{V}_{\mathrm{BE}(\mathrm{ON})}=0.5 \mathrm{~V}$.
In this design,
$R_{B}=\frac{V_{B E(O N)}}{I_{S Y}+I_{M}}=\frac{0.5}{0.0025+0.0025}=100 \Omega$
To maximize voltage swing across the motor, V1 must be minimized. If at full load $\mathrm{V} 1=0.2 \mathrm{~V}$ with $\mathrm{V}+=15 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{BE} 1}=$ 0.8 V , the voltage across the motor will be:

$$
\begin{aligned}
V_{M} & =\left(\mathrm{V}^{+}-2\right)-\mathrm{V}_{\mathrm{BE} 1}-\mathrm{V} 1=(15-2)-0.8-0.2 \\
& =12.0 \mathrm{~V}
\end{aligned}
$$

$V_{I N}$ may be scaled with a resistive divider as:
$\frac{V_{I N}}{V 1}=\frac{R 1+R 2}{R 2}$
With $\mathrm{R} 1=240 \mathrm{k} \Omega$ and $\mathrm{R} 2=10 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$ will produce $I_{M}=200 \mathrm{~mA}$.

FIGURE 2: Precision Programmable Gain Amplifier


The digitally programmable gain has 12-bit accuracy over the range of -1 to - 1024 and 10-bit accuracy to - 4096 . The low bias current of the OP-41's JFET input maintains this accuracy, while C1 limits the noise voltage bandwidth allowing accurate measurement down to microvolt levels.

| DIGITAL IN | GAIN ( $A_{V}$ ) |
| :---: | :---: |
| 4095 | -1.00024 |
| 2048 | -2 |
| 1024 | -4 |
| 512 | -8 |
| 256 | -16 |
| 128 | -32 |
| 64 | -64 |
| 32 | -128 |
| 16 | -256 |
| 8 | -512 |
| 4 | -1024 |
| 2 | -2048 |
| 1 | -4096 |
| 0 | OPEN LOOP |

FIGURE 3: Bilateral Current Source


Compliance is better than $\pm 11 \mathrm{~V}$ at an output current of 20 mA , and the trimmed output resistance is typically $2 \mathrm{M} \Omega$ with $R_{L} \leq$ $500 \Omega$. For the resistor values shown, the maximum $V_{I N}$ is 200 mV .

FIGURE 4: Precision Current Pump


Accuracy of $I_{\text {OUT }}$ is improved by using a noninverting voltagefollower in the feedback loop. To maximize voltage compliance of $\mathrm{I}_{\text {OUT }}$, R1 should be minimized.

FIGURE 5: High-Sensitivity Voltage Comparator


This comparator circuit is capable of resolving a submicrovolt difference signal. The OP-50, operating without feedback, drives a second gain stage which generates a TTL-compatible output signal. Schottky-clamp diodes prevent overdriving of the long-tailed transistor pair and stop saturation of the output transistor. Power supply voltage is set to $\pm 5 \mathrm{~V}$ to lower the quiescent power dissipation and minimize thermal feedback due to output stage dissipation. Operating from $\pm 5 \mathrm{~V}$ supplies also reduces the OP-50 rise and fall times as the output slews over a reduced voltage range. This, in turn, reduces the output response time.
It is common practice with voltage comparators to ground one input terminal and to use a single-ended input. The historic reason is poor common-mode rejection on the input stage. In
contrast, the OP-50 has very high common-mode rejection and is capable of detecting microvolt level differences in the presence of large common-mode signals.
The comparator is not fast, but it is very sensitive and can detect signal differences as low as $0.3 \mu \mathrm{~V}$. With large input overdrives, the circuit responds in approximately $3 \mu \mathrm{~s}$. If sharp transitions are needed, the use of a TTL Schmitt-trigger input is recommended. A table of Response Time vs. Input Overdrive is shown below.

| INPUT OVERDRIVE | $\mathbf{1 0 0} \mathbf{m V}$ | $\mathbf{1 0 m V}$ | $\mathbf{1 m V}$ | $\mathbf{1 0 0} \boldsymbol{\mu} \mathbf{V}$ | $\mathbf{1 0} \boldsymbol{\mathrm { V }}$ |
| :--- | ---: | ---: | ---: | ---: | ---: |
| Positive Output Delay | $3.2 \mu \mathrm{~s}$ | $5 \mu \mathrm{~s}$ | $40 \mu \mathrm{~s}$ | $340 \mu \mathrm{~s}$ | 2.4 ms |
| Negative Output Delay | $1.8 \mu \mathrm{~s}$ | $5 \mu \mathrm{~s}$ | $50 \mu \mathrm{~s}$ | $380 \mu \mathrm{~s}$ | 4.5 ms |

FIGURE 6: Micropower 5V Regulator


This 5 V regulator is ideal for instrumentation requiring good power efficiency. Low-power 3-terminal IC regulators typically draw 2 mA to 5 mA quiescent current compared to only $50 \mu \mathrm{~A}$ with this discrete implementation. Maximum load current is

10 mA as shown, and can be increased by changing Q1 to a power transistor and proportionately increasing the set current of A2.

FIGURE 7: Micropower 1.23V Bandgap Reference


A micropower bandgap voltage reference operating at a quiescent current of $15 \mu \mathrm{~A}$ may be constructed using an OP-22 and a MAT-01 dual transistor. The circuit provides a 1.23 V
reference with better performance than micropower IC shunt regulators and has the advantages of being a series regulator.

FIGURE 8: Versatile Triangular Wave Generator


Triangular waveshapes of $\pm 10 \mathrm{~V}$ from 100 Hz to 500 kHz are obtained with values of R 1 from $15 \mathrm{M} \Omega$ to $3 \mathrm{k} \Omega$ as given by:
$R 1=\frac{V_{S}}{4 V_{P} \cdot f_{O} \cdot C 1}, V_{S}=6.2 V, V_{P}=10 \mathrm{~V}$

The amplitude of the triangle wave may be adjusted via R2 as:
$R 2=\frac{\mathrm{V}_{\mathrm{P}} \cdot 110 \mathrm{k} \Omega}{6.2 \mathrm{~V}}$

FIGURE 9: Wide Range, Low Current Ammeter


This ammeter can measure currents from 100 pA to $100 \mu \mathrm{~A}$ without the use of high value resistors. Accuracy is better than $1 \%$ over most of the range, depending upon the accuracy of the divider resistor and the input bias current of the op amp. Using the OP-41 as the input amplifier allows low end measurement down to a few pA due to the 5pA input bias current. Because the voltage across the inputs of the inverting amplifier is forced to virtually zero, the current meter's effective series voltage drop is less than $500 \mu \mathrm{~V}$ at any current level.

FIGURE 10: Precision Threshold Detector/Amplifier


When $V_{I N}<V_{T H}$, the amplifier output swings negative, reverse biasing diode D1. Therefore $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{TH}}$.
When $\mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{T H}$, the loop closes, and
$V_{\text {OUT }}=V_{T H}+\left(V_{I N}-V_{T H}\right)\left(1+\frac{R 2}{R 1}\right)$
$\mathrm{C}_{\mathrm{C}}$ is selected to smooth the loop response.

Calibration is simple, requiring only one adjustment. R4 is used to adjust full scale deflection with a $1 \mu \mathrm{~A}$ input current. This will give maximum accuracy over the operating range of currents.
The low $V_{O S}$ and exceptionally good log conformance of the MAT-02 assure high accuracy over the full 6 decade operating range.

FIGURE 11: Wide-Dynamic-Range Light Detector


This circuit produces an output voltage proportional to light input over a 60 dB range. The 5 pA input bias current of the OP-41 assures a low output voltage offset.

FIGURE 12: Isolation Amplifier


In conjunction with two optocouplers, or a dual optocoupler such as the Hewlett-Packard HCPL-2530, three OP-43's can be combined to create an isolation amplifier. In this sort of amplifier, the input and the output operate on separate power supplies, allowing extremely high common-mode voltages to be dealt with. In industrial applications, an isolation amplifier protects instrumentation from high voltages at the sensing site. When interfacing with a computing system, an isolation amplifier will protect the rest of the system from a sensor which accidentally becomes shorted to a high voltage.
The isolation amplifier operates on the principle that the nonlinearities of one optocoupler will be tracked by the nonlinearities of another, if they are well matched. By using an optocoupler in the feedback loop of A2, nonlinearities of the isolating optocoupler will be cancelled. $V_{O}$ will equal $V_{I N}$ plus an offset created by imperfect matching between $a$ and $b$ side resistors and optocouplers.

A3 is an output buffer for the isolation amplifier. The low bias current ensures that it does not affect the voltage it is amplifying. Gain is realized in this stage, and any offsets induced in the previous stages may be corrected by offsetting this op amp. Although shown in the circuit as a simple gain stage, this output amplifier may take any form desired. It may be configured as a filter or other waveshaping circuit as needed. The only requirement is that the buffer not disturb the currents in the optocoupler feedback circuit, thus noninverting amplifier configurations are preferred. For highest linearity, the currents in the two LEDs should track as closely as possible.
With stable supplies, the circuit has excellent reponse and displays less than $0.5 \% \mathrm{DC}$ nonlinearity with a $2 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ signal. The high speed of the OP-43 gives the circuit a power bandwidth of 100 kHz , while the majority of the power budget is consumed in biasing the LEDs. The dual optocoupler provides isolation against 600VDC common-mode voltages. Higher isolations may be achieved using two separate optocouplers, such as HP's 6N136.

FIGURE 13: Dual Programmable Window Comparator


Only three ICs are required to fully implement two independent programmable window comparators. The quad, latched, 8-bit CMOS DAC-8408 together with the quad micropower OP-420 provide digitally-programmable HIGH and LOW thresholds to
the CMP-404, quad low-power comparator. The outputs of the threshold comparators are wire-ORed with a common pull-up resistor producing $\mathrm{V}_{\mathrm{OUT}}=+\mathrm{V}$ only when $\mathrm{V}_{\mathrm{L}}<\mathrm{V}_{\text {IN }}<\mathrm{V}_{\mathrm{H}}$. Total supply current for the full circuit is less than 2 mA .

FIGURE 14: $\pm 36$ V Low Noise Operational Amplifier


An OP-37 provides a low-noise front end for this amplifier which is capable of delivering over $\pm 200 \mathrm{~mA}$ to a load with a 70 V peak-to-peak output swing. Transistors Q1 and Q2 are series regulators stepping down the supply voltage for the OP-37 to
$\pm 15 \mathrm{~V}$, while transistors Q3 and Q4 provide the high current output drive. R3 and R4 form an output voltage gain stage whose gain, $A_{V}=3$, is reduced to unity at high frequencies by C1 to maintain stability.

FIGURE 15: High Q Notch Filter


The low bias current and high input impedance of the OP-41 enable small value capacitors and large resistors to be used in this 60 Hz notch filter. The 5pA bias current only develops $100 \mu \mathrm{~V}$ across R1 and R2.

FIGURE 16: Piezoelectric Transducer Amplifier


Piezoelectric transducers often require a high-input-resistance amplifier. The OP-41 can provide input resistance in the range of $1012 \Omega$, however, a DC return for bias current is needed. To maintain a high $R_{I_{N}}$, large value resistors above $22 \mathrm{M} \Omega$ are often required. These may not be practicable.
Using this circuit, input resistances that are orders of magnitude greater than the values of the DC return resistors can be obtained. This is accomplished by bootstrapping the resistors to the output. With this arrangement, the lower cutoff frequency is determined more by the RC product of R1 and C1 that it is by resistor values and the equivalent capacitance of the transducer.

FIGURE 17: High Stability Voltage Reference


The simple bootstrapped voltage reference provides a precise 10 V virtually independent of changes in power supply voltage, ambient temperature, and output loading. Correct zener operating current of exactly 2 mA is maintained by R1, a selected $5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ resistor, connected to the regulated output. Accuracy is primarily determined by three factors: the $5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ temperature coefficient of $\mathrm{D} 1,1 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ ratio tracking of R 2 and R 3 , and operational amplifier $\mathrm{V}_{\text {OS }}$ errors. The OP-77, with $T C V_{O S}$ of $0.3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$, contributes only $0.05 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ of output error, thus effectively eliminating $\mathrm{TCV}_{\mathrm{OS}}$ as an error consideration.

FIGURE 18. Precision Dual Tracking Voltage References


Precision dual tracking voltage references using a single reference source are easily constructed using OP-10. These references exhibit excellent stability vs. temperature/time, low noise, and excellent power supply rejection.
In the circuit shown, R3 should be adjusted to set $I_{\text {REF }}$ to operate $\mathrm{V}_{\mathrm{REF}}$ at its minimum temperature coefficient current. Proper circuit start-up is assured by $\mathrm{R}_{\mathrm{Z}}, \mathrm{Z} 1$, and D 1 .
$\mathrm{V}_{\mathrm{Z} 1} \leq \mathrm{V}_{\mathrm{REF}}$
$\mathrm{V}_{1}=\mathrm{V}_{\mathrm{REF}}\left(1+\frac{\mathrm{R} 2}{\mathrm{R} 1}\right)$
$\mathrm{R} 3=\frac{\left(\mathrm{V} 1-\mathrm{V}_{\mathrm{REF}}\right)}{\mathrm{I}_{\mathrm{REF}}} \quad \mathrm{V} 2=\mathrm{V}_{1}\left(\frac{-\mathrm{R} 5}{\mathrm{R} 4}\right)$
Output Impedance ( $\Delta \mathrm{I}_{\mathrm{L}}: 1.0 \mathrm{~mA}-5.0 \mathrm{~mA}$ ) $\ldots \ldots . .0 .25 \times 10^{-3} \Omega$

FIGURE 19: RIAA Phone Pre-Amplifier


The OP-27 is used in this phono pre-amplifier circuit because of its low noise characteristics. It contributes only $3.2 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ voltage noise and $0.45 \mathrm{pA} / \sqrt{\mathrm{Hz}}$ current noise to the circuit. To minimize noise from other sources, R3 is set to $100 \Omega$. This generates additional voltage noise of only $1.3 \mathrm{nV} / \sqrt{\mathrm{Hz}}$. With a $1 \mathrm{k} \Omega$ source, the circuit noise measures 63 dB below a 1 mV reference level, unweighted, in a 20 kHz bandwidth.
R1, R2, C1, and C2 form a very accurate RIAA network with standard component values providing the necessary time constants of 3180,318 , and $75 \mu \mathrm{sec}$. For initial equalization accuracy and stability, precision metal-film resistors and film capacitors of polystyrene or polypropylene are recommended since they have low voltage coefficients, dissipation factors, and dielectric absorption. (High-K ceramic capacitors should be avoided here, though low-K ceramics - such as NPO types, which have excellent dissipation factors, and somewhat lower dielectric absorption-can be considered for small values.)
Capacitor C3 and resistor R4 form a simple-6dB-per-octave rumble filter, with a corner at 22 Hz . As an option, the switchselected shunt capacitor C4, a nonpolarized electrolytic, bypasses the low-frequency rolloff. Placing the rumble filter's high-pass action after the pre-amp has the desirable result of discriminating against the RIAA-amplified low-frequency noise components and pickup-produced low-frequency disturbances.
This circuit is capable of very low distortion over its entire range, generally below $0.01 \%$ at levels up to 7 Vrms . At 3 V output levels, it will produce less than 0.03\% total harmonic distortion at frequencies up to 20 kHz .

FIGURE 20: Headphone Amplifier


For low level Pre-Amp Out signals, the amplifier gain may be increased by reducing R1 according to:
$\mathrm{R} 1=\frac{20 \mathrm{k} \Omega}{\mathrm{A}_{\mathrm{V}}-1}$
Note that two amplifiers are required for stereo applications.

$$
\begin{aligned}
\text { Performance: }\left(\mathrm{V}_{\mathrm{OUT}}\right. & \left.=6 \mathrm{~V}_{\mathrm{RMS}}, \mathrm{R} 1=4 \mathrm{k} \Omega\right) \\
\text { T.H.D @ } 100 \mathrm{~Hz} & =0.0025 \% \\
@ 1 \mathrm{kHz} & =0.003 \% \\
@ 10 \mathrm{kHz} & =0.011 \% \\
\text { Signal-to-Noise Ratio } & \geq 80 \mathrm{~dB} \\
\text { Response Flatness } & = \pm 0.4 \mathrm{~dB} \text { from } 10 \mathrm{~Hz} \text { to } 20 \mathrm{kHz} \\
\text { Bandwidth } & =-3 \mathrm{~dB} @ 56 \mathrm{kHz}
\end{aligned}
$$

FIGURE 21: NAB Tape Head Pre-Amplifier


A pre-amplifier for NAB tape playback is similar to an RIAA phono pre-amp, though more gain is typically demanded, along with equalization requiring a heavy low-frequency boost.
The network values of this configuration yield a 50 dB gain at 1 kHz , and a DC gain greater than 70 dB . Thus, the worst-case output offset is just over 500 mV . The DC resistance of the tape head will add to this a bias-current-induced offset voltage. To minimize this contribution, the head's DC resistance should be low, preferably below $1 \mathrm{k} \Omega$. A single $0.47 \mu \mathrm{~F}$ output capacitor can block the final output offset without affecting the dynamic range.
The tape head can be coupled directly to the amplifier input, since the worst-case bias current of 80 nA with a $400 \mathrm{mH}, 100 \mu \mathrm{in}$. head (such as the PRB2H7K) will not be troublesome.
One potential tape head problem is presented by amplifier bias current transients at power-up or power-down which can magnetize a head. Although the OP-37 is free of these bias current transients, it is always good design practice to control the speed of power supply rise and fall to eliminate transients.

FIGURE 22: Microphone Pre-Amplifier


This simple, but effective, fixed-gain transformerless microphone pre-amp amplifies differential signals from low-impedance microphones by 50 dB , and has an input impedance of $2 \mathrm{k} \Omega$. Because of the high working gain of the circuit, an OP-37 helps to preserve bandwidth, which will be 110 kHz . As the OP-37 is a decompensated device (minimum stable gain of 5), a dummy resistor, $\mathrm{R}_{\mathrm{p}}$, may be necessary, if the microphone is to be unplugged. Otherwise the $100 \%$ feedback from the open input may cause the amplifier to oscillate.
Common-mode input-noise rejection will depend upon the match of the bridge-resistor ratios. Either close-tolerance ( $0.1 \%$ ) types should be used, or R4 should be trimmed for best CMRR. All resistors should be metal-film types for best stability and low noise.

Noise performance of this circuit is limited more by the input resistors R1 and R2 than by the op amp, as R1 and R2 each generate a $4 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ noise, while the op amp generates a $3.2 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ noise. The rms sum of these predominant noise sources will be about $6 \mathrm{n} V / \sqrt{\mathrm{Hz}}$, equivalent to $0.9 \mu \mathrm{~V}$ in a 20 kHz noise bandwidth, or nearly 61 dB below a 1 mV input signal. Measurements confirm this predicted performance.

FIGURE 23: Micropower Wien-Bridge Oscillator ( $\mathrm{P}_{\mathrm{d}}<500 \mu \mathrm{~W}$ )


Requiring less than $60 \mu \mathrm{~A}$ of supply current, this micropower Wien²bridge oscillator is ideal for battery-powered instrumentation. Output level is controlled by nonlinear elements D1 and

D2. When adjusted for $3 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ output, the distortion level is below $0.5 \%$ at 1 kHz .

FIGURE 24: Micropower Instrumentation Amplifier


This instrumentation amplifier requires only $200 \mu \mathrm{~A}$ total quiescent current ( $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ ) and operates on single voltage supplies from +1.6 V to +36 V . Input and output voltage range is
$0 V$ to ( $\mathrm{V}^{+}-1.5$ ) volts with CMRR above 100 dB . Differential gain, $A_{V}$, is adjusted with a șingle resistor, $R_{G}$, as given by:
$R_{G}=\frac{800 \mathrm{k} \Omega}{A_{V}-2}$

FIGURE 25: Piecewise-Linear Amplifier (Decreasing Gain)


This circuit is useful in linearizing a nonlinear input signal or creating a nonlinear output function from a linear input. At $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$, both D 1 and D 2 are reverse biased, and $\mathrm{V}_{\mathrm{OUT}} / \mathrm{V}_{\mathrm{IN}}=$ -R2/R1. As $V_{I N}$ goes positive, $V_{\text {OUT }}$ becomes negative according to that gain until a threshold is reached, $-\left(\mathrm{V}_{\mathrm{OUT}}+\mathrm{V}_{\mathrm{FWD}}\right) / R 4=$ 15V/R3, where D1 becomes forward biased. For more positive values of $V_{\mathbb{I}}$, the gain is:
$\frac{V_{\text {OUT }}}{V_{I N}}=-\frac{(R 2 \cdot R 4)}{(R 2+R 4) R 1}-\frac{R 2 \cdot V_{F W D}}{(R 2+R 5) V_{I N}}$

A similar action occurs as $\mathrm{V}_{1 \mathrm{~N}}$ goes negative. Beyond the point where D 2 becomes forward biased, $\left(\mathrm{V}_{\mathrm{OUT}}-\mathrm{V}_{\mathrm{FWD}}\right) / R 5=15 \mathrm{~V} / \mathrm{R} 6$, the gain is:
$\frac{V_{\text {OUT }}}{V_{I N}}=-\frac{(R 2 \cdot R 5)}{(R 2+R 5) R 1}-\frac{R 2 \cdot V_{F W D}}{(R 2+R 5) V_{I N}}$
Additional diode/resistor combinations can be added to further contour the gain.

FIGURE 26: Piecewise-Linear Amplifier (Increasing Gain)


This circuit performs the linear-to-nonlinear or nonlinear-tolinear transformation by increasing gain beyond fixed thresholds. At $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$, both D 1 and D 2 are reverse biased, and $V_{\text {OUT }} / V_{\text {IN }}=-R 2 / R 1$. As $V_{\text {IN }}$ goes positive beyond the threshold, $\left(V_{I N}-V_{F W D}\right) / R 5=15 V / R 6, D 1$ conducts, and the gain becomes:
$\frac{V_{\text {OUT }}}{V_{I N}}=-\frac{R 2(R 1+R 5)}{(R 1 \cdot R 5)}+\frac{V_{F W D} \cdot R 2}{V_{I N} \cdot R 5}$

FIGURE 27: Current Monitor Circuit


This versatile monitor circuit can typically sense current at any point between the $\pm 15 \mathrm{~V}$ supplies (|V1| < 14.3 V guaranteed). This makes it ideal for sensing current in applications such as full bridge drivers where bi-directional current is associated with large common-mode voltage changes. The 120db CMRR of the OP-77 makes the amplifier's contribution to common-mode error negligible, leaving only the error due to the resistor ratio inequality. Ideally, R2/R4 = R3/R5. This is best trimmed via R4.

As $V_{I N}$ goes negative beyond the threshold, $-\left(V_{I N}+V_{F W D}\right) / R 3=$ 15V/R4, D2 conducts, and the gain becomes:
$\frac{V_{\mathrm{OUT}}}{\mathrm{V}_{\mathrm{IN}}}=-\frac{\mathrm{R} 2(\mathrm{R} 1+\mathrm{R} 3)}{(\mathrm{R} 1 \cdot \mathrm{R} 3)}+\frac{\mathrm{V}_{\mathrm{FWD}} \cdot R 2}{\mathrm{~V}_{\mathrm{IN}} \cdot \mathrm{R} 3}$
Additional diode/resistor combinations can be added to further contour the gain.

FIGURE 28: Free-Running Square-Wave Oscillator


This simple oscillator creates a square-wave output of $\pm\left(\mathrm{V}_{S}-2 \mathrm{~V}\right)$ at 1 kHz for the values shown.

## PMI

FIGURE 29: Precision Analog Multiplier/Divider


This multiplier/divider achieves its excellent performance through the low emitter resistance, $r_{B E}$, and superior $V_{O S}$ matching of MAT-04 quad transistor array. In this circuit,
linearity error due the transistors is less than $\pm 0.1 \%$. The OP- 77 helps maintain accuracy with a $\mathrm{V}_{\text {OS }}$ less than $25 \mu \mathrm{~V}$. For even higher accuracy the offset voltages may be nulled.

FIGURE 30: Precision Absolute Value Amplifier


The high gain and low TCVOS assure accurate operation with inputs from microvolts to volts. In this circuit, the signal always
appears as a common-mode signal to the op amps. The OP-77E CMRR of $1 \mu \mathrm{~V} / \mathrm{V}$ assures errors of less than 2 ppm .

FIGURE 31: Thermocouple Amplifier With Cold-Junction Compensation


The high gain, low noise, and low offset drift of the OP-77 can be used to create a thermocouple amplifier with superb linearity. They combine to give a total accuracy typically better than $\pm 0.5^{\circ} \mathrm{C}$.

Cold-junction compensation is performed by R1, R2, and D1 which is mounted isothermally with the thermocouple terminating junctions. Calibration is done using R5 after the circuit has stabilized for about 15 minutes. A copper wire short is applied across the terminating junctions simulating a zero ${ }^{\circ} \mathrm{C}$ ice point. R5 is then adjusted for 0.000 V output. The short is then removed, and the amplifier is ready for use.

This amplifier can be used for type $S, J$, and $K$ thermocouples with the appropriate resistor values as shown below. R9 is chosen to give a +10.000 V output for a $1,000^{\circ} \mathrm{C}$ measurement.

| SEEBECK |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TYPE | COEFFICIENT, $\boldsymbol{\alpha}$ | R1 | R2 | R7 | R9 |
| K | $39.2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | $110 \Omega$ | $5.76 \mathrm{k} \Omega$ | $102 \mathrm{k} \Omega$ | $269 \mathrm{k} \Omega$ |
| J | $50.2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | $100 \Omega$ | $4.02 \mathrm{k} \Omega$ | $80.6 \mathrm{k} \Omega$ | $200 \mathrm{k} \Omega$ |
| S | $10.3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | $100 \Omega$ | $20.5 \mathrm{k} \Omega$ | $392 \mathrm{k} \Omega$ | $1.07 \mathrm{M} \Omega$ |

FIGURE 32: Instrumentation Amplifier (2 Op Amp Design)


This differential amplifier offers high input impedance and a power supply rejection ratio greater than 100 dB . Because the high circuit gain occurs in Side " $B$ "; Side "A" offset should be
adjusted with respect to $\mathrm{V}_{\text {OUT }}$. This simultaneously corrects for Side " $B$ " offset voltage. For the circuit values given, $A_{V}=100$.

FIGURE 33: $\pm 200 \mathrm{~V}$ Low Offset Operational Amplifier


The OP-77 is the heart of this high voltage amplifier designed to drive piezo flexture elements in precise positioning applications. The high gain and low offset voltage of the OP-77 produce an accurate, stable drive voltage to the piezo device allowing predictable, repeatable sub-micron movements to be easily controlled.

The output of the OP-77 creates a proportional current drive through the common-base connected Q1 to the base of Q3. Q3 forms a Class A amplifier with bias resistor R5, and transistor Q2 is simply an emitter-follower used for output current boost. R6 is necessary to prevent oscillation caused by the capacitive loading of the piezo device on the output of the amplifier.

FIGURE 34: Impedance Transforming Amplifier


This is an efficient, flexible circuit simulating a source impedance equal to the load impedance. By definition, if $R_{S}=R_{L}$, then,
$A_{V}=\frac{A_{V(U N L O A D E D)}}{2}$
The unloaded gain is roughly R3/R2. When the output is loaded, a second feedback loop is closed whose gain, $A_{V} \simeq$ $R_{L} / R 1$, combines in parallel with $A_{V}(U N L O A D E D) ~ t o ~ g i v e: ~$
$A_{V(\text { LOADED })}=\frac{A_{V(\text { UNLOADED })} \cdot A_{V}}{A_{V(\text { UNLOADED })}+A_{V}}$

If $R 3 / R 2=R_{L} / R 1$, then $A_{V(L O A D E D)}=\frac{A_{V(U N L O A D E D)}}{2}$
These approximations assume that $R 1 \ll R 2$ and $R 2 \ll R 3$. The OP-50 requires no compensation for the circuit values shown and can easily drive the $600 \Omega$ line.

FIGURE 35: Precision Current Sinks


These simple high-current sinks require that the load float between the power supply and the sink. In these circuits,

OP-77's high gain, high CMRR, and low $\mathrm{TCV}_{\text {Os }}$ assure high accuracy.

FIGURE 36: Low Noise AGC Amplifier


In this circuit, a JFET transistor is used to control the gain of the low-noise OP-27 amplifier over a two-decade input voltage range. For inputs from 40 mV to 4.1 V peak-to-peak, the AGC maintains a 0.2 V peak-to-peak output.
Amplifier A2 performs an absolute-value operation on $V_{\text {OUT }}$ and sums the result with a -0.2 V reference on capaciator C 2 . The deviation of this sum, $V_{S M}$, from zero is amplified by $A 3$ and controls the gate of the JFET. If the peak-to-peak amplitude of
$\mathrm{V}_{\text {OUT }}$ exceeds $0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{SM}}$ becomes positive and drives the JFET gate negative. This increases the JFET's channel resistance lowering the gain of the A 1 . The reverse of this occurs if $\mathrm{V}_{\text {OUT }}$ falls below 0.2V peak-to-peak.
The values of C 1 and C 2 are chosen to optimize the circuits response time for a given input voltage frequency. This example was designed for a 65 Hz signal. Higher frequencies would justify lower values for C1 and C2 to speed the AGC response.

FIGURE 37: Amplifier with Active Output Clipping


This configuration allows adjustment of the op amp's maximum output voltage. Below the clipping levels, circuit gain is $A_{V}=-R 2 / R 1$. As $V_{\text {OUT }}$ rises above $\left(V_{H}+1.4 V\right)$, the base/emitter
of Q1 becomes forward biased, allowing collector current to flow to the summing node, thus clamping $\mathrm{V}_{\text {OUT }}$. A similar action occurs as $\mathrm{V}_{\text {OUT }}$ goes below ( $\mathrm{V}_{\mathrm{L}}-1.4 \mathrm{~V}$ ) and is clamped by Q 2 .

FIGURE 38: Low Power Amplifier With Squelch


The OP-421 is the heart of this variable squelch amplifier which requires less than $2 m A$ of supply current $\left(R_{L}=\infty\right)$. A1 provides a high impedance input amplifier with $A_{V}=1+R 2 / R 1$. Its output drives a unity gain output buffer, A4, and a peak detector with a time constant set by C1 and R5. When the output of the peak
detector, $\mathrm{V}_{\mathrm{P}}$, exceeds the adjustable threshold, $\mathrm{V}_{\mathrm{TH}}$, the comparator, A 3 , drives the gate of the P -channel FET high, turning it OFF. At lower input signal levels, $V_{P}$ falls below $V_{T H}$, and the $F E T$ turns ON, clamping the input of A4 to ground.

## Sales Offices

Representatives
Authorized Distributors

## CORPORATE <br> HEADQUARTERS <br> PMI <br> 1500 Space Park Drive <br> P.O. Box 58020 <br> Santa Clara, CA 95052-8020 <br> (408) 727-9222 TLX 371954

## ALABAMA

HUNTSVILLE
EMA
309 Jordan Lane, Northwes
Huntsville, AL 35805-2621
(205) 830-4030, (800) 633-2920

TWX 810-726-2110

## ALASKA

Contact Northwest Marketing, Bellevue, WA Office

## ARIZONA

SCOTTSDALE
PMI SALES OFFICE
8526 E. Monterey Way
Scottsdale, AZ 85251-5926
(602) 941-1946

SCOTTSDALE
SUMMIT SALES
7802 E. Gray Rd., Suite 600
Scottsdale, AZ 85260-3460
(602) 998-4850 TWX 910-950-1283

## ARKANSAS

Contact Genzel Sales \& Assoc., Inc. Tulsa, OK Office

## CALIFORNIA

LOS ANGELES
PMI SALES OFFICE
4025 E. La Palma Ave
Anaheim, CA 92807-1716
(714) 666-0140, (213) 642-0142 TWX 910-328-6591

## LOS ANGELES

PMI SALES OFFICE
18531 Roscoe Blvd., Suite 212
Northridge, CA 91324-4641
(818) 886-6881

## SAN DIEGO

L \& S ASSOCIATES
11772 Sorrento Valley Rd., Suite 235
San Diego, CA 92121-1017
(619) 455-0055 TWX 910-322-1730

## SAN JOSE

QUADREP INC.
2713 N. First St.
San Jose, CA 95134-2099
(408) 946-4000 TWX 910-338-0207

## SANTA CLARA

PMI SALES OFFICE
4633 Old Ironsides Dr., Suite 312
Santa Clara, CA 95054-1806 (408) 727-6616 TWX 910-338-2102 TLX 3719541

## COLORADO

BOULDER
FRONT RANGE MARKETING
3100 Arapahoe Ave., Suite 404
Boulder, CO 80303-1082
(303) 443-4780 TWX 910-940-3442

## LITTLETON

PMI SALES OFFICE
7488 W. Roxbury PI.
Littleton, CO 80123-4738
(303) 979-8533

## CONNECTICUT

## UNIONVILLE

PMI SALES OFFICE
P.O. Box 43

Unionville, CT 06085-0043
(203) 673-9995

## DELAWARE

Contact Tech-Com Marketing,
Sellersville, PA Office

## DISTRICT OF COLUMBIA

Contact Conroy Sales,
Baltimore, MD Office

## FLORIDA

ALTAMONTE SPRINGS
PMI SALES OFFICE
Bldg. II, Suite 2505-5
405 Douglas Ave
Altamonte Springs, FL 32714-2505
(305) 788-1403, (800) 223-6147

TWX 910-861-4079

## ALTAMONTE SPRINGS

LAWRENCE ASSOCIATES, INC.
711 Turnbull Ave.
Altamonte Springs, FL 32701-6420 (305) 339-3855 TWX 510-953-7602

## bOCA RATON

LAWRENCE ASSOCIATES, INC
2151 N.W. 2nd, Suite 104
Boca Raton, FL 33431-7405
305) 368-7373 TWX 510-953-7602

## CLEARWATER

AWRENCE ASSOCIATES, INC.
605 Missouri Ave.
Clearwater, FL 33516-1220
(813) 584-8110 TWX 510-953-7602

## melbourne

LAWRENCE ASSOCIATES, INC.
1250 S. Harbor City Blvd., Suite 28
W. Melbourne, FL 32901-3206 (305) 724-8294 TWX 510-953-7602

## GEORGIA <br> ATLANTA <br> EMA <br> 620 Colonial Park Dr <br> Roswell, GA 30075-3746 <br> 404) 992-7240, (800) 647-3773 <br> TWX 810-726-2110 <br> ATLANTA <br> PMI SALES OFFICE <br> 5696 Peachtree Pkwy., Suite 101 <br> Norcross, GA 30092-2811

(404) 263-7995

## HAWAII

Contact Los Angeles, CA Office

## IDAHO

Contact Northwest Marketing Bellevue, WA Office

## ILLINOIS

## chicago

PMI SALES OFFICE
1325 Remington Rd., Suite "D"
Schaumburg, IL 60195-4813
(312) 885-8440, (800) 323-8755

TWX 910-222-1808

## INDIANA

CARMEL
TECHNOLOGY MARKETING CORP. 599 Industrial Dr.
Carmel, IN 46032-4207
(317) 844-8462 TWX 910-997-0194

## FT. WAYNE

TECHNOLOGY MARKETING CORP 3428 W. Taylor St.
Ft. Wayne, IN 46804-2142
(219) 432-5553 TWX 910-997-0195

## IOWA

DAVENPORT
RUSH \& WEST ASSOCIATES, INC. 4537 Brady St.
Davenport, IA 52806-4051
(319) 388-9494 TWX 510-100-2255

## KANSAS

KANSAS CITY/WICHITA
RUSH \& WEST ASSOCIATES, INC
107 N. Chester St.
Olathe, KS 66061-3690
(913) 764-2700 TWX 910-749-6404

## KENTUCKY

LoUISVILLE
TECHNOLOGYMARKETING CORP
8819 Roman Ct
P.O. Box 91147
ouisville, KY 40291-0147
(502) 499-7808 TWX 810-535-3757

## LOUISIANA

Contact Houston, TX Office

## MAINE

Contact Boston, MA Office

MARYLAND
BALTIMORE
CONROY SALES
505 Baltimore Ave.
Baltimore, MD 21204-4503
(301) 296-2444

## MASSACHUSETTS

BOSTON
PMI SALES OFFICE
209 W. Central St.
Natick, MA 01760-3716
(617) 655-8900 TWX 710-386-0114

## MICHIGAN

DETROIT
PMI SALES OFFICE
722 E. Grand River Rd., Suite 6
Brighton, M1 48116-1820
(313) 227-2190, (312) 885-8440
(800) 323-8755 TWX 910-222-1808 DETROIT
ELECTRONIC SOURCES, INC
8014 W. Grand River Ave., Suite 6
Brighton, M1 48116-9302
(313) 227-3598 TLX 298269

## MINNESOTA

MINNEAPOLIS
MEL FOSTER TECH. SALES, INC
7611 Washington Ave., South P.O. Box 35216

Edina, MN 55435-0216
(612) 941-9790 TWX 910-576-2746

## MISSISSIPPI

Contact EMA, Huntsville, AL Office

## MISSOURI

ballwin
RUSH \& WEST ASSOCIATES, INC.
720 W. Manchester Rd., Suite 200
Ballwin, MO 63011-3027
(314) 394-7271 TLX 752653

## MONTANA

Contact Littleton, CO Office

SALES OFFICES REPRESENTATIVES

| NEBRASKA |
| :--- |
| Contact Rush \& West Associates, |
| Davenport, IA Office |
| NEVADA |
| Contact Santa Clara, CA Office |
| NEW HAMPSHIRE |
| Contact Boston, MA Office |
| NEW JERSEY (NORTHERN) |
| Contact J-Square Marketing, |
| Hicksville, NY Office |
| NEW JERSEY (SOUTHERN) |
| Contact Philadelphia, PA Office |
| NEW MEXICO |
| ALBUQUERQUE |
| BFA CORPORATION |
| 1704 Moon, Northeast |
| Albuquerque, NM 87112-3936 |
| (505) 292-1212 TWX 910-989-1157 |
| NEW YORK |
| Contact Mel Foster Tech. Sales, Inc., |
| Edina, MN Office |
| SYRACUSE |
| L-MAR ASSOCIATES, INC. |
| 216 Tilden Dr. |
| East Syracuse, NY 13057-1630 |
| (315) 437-7779 |
| METRO NY, LONG ISLAND |
| J-SQUARE MARKETING, INC. |
| 161-C Levitown Pkwy. |
| Hicksville, NY 11801-4421 |
| (516) 935-3200 TWX 510-221-2136 |
| ROCHESTER |
| L-MAR ASSOCIATES, INC. |
| 4515 Culver Rd. |
| Rochester, NY 14622-1497 |
| (716) 323-1000 TWX 510-253-0943 |
| CHR4-7304 TWX $810-726-2110$ |
| CHARLOTTE |
| EMA |
| 6201 Glenridge Rd. |
| Charlotte, NC 28211-4625 |
| (704) 365-0547 |
| WI63 Kernersville Rd. |

## OHIO

Cleveland
DEL STEFFEN \& ASSOCIATES 69 Alpha Park
Cleveland, OH 44143-2296 (216) 461-8333 TWX 810-427-9272

## columbus

DEL STEFFEN \& ASSOCIATES
355 W. Main St.
Lexington, OH 44904-9767
(419) 884-2313 TWX 810-427-9272

## DAYTON

DEL STEFFEN \& ASSOCIATES
1201 E. David Rd.
Dayton, OH 45429-5701
(513) 293-3145 TWX 810-427-9272

## OKLAHOMA

## TULSA

GENZEL SALES \& ASSOC., INC.
4135 S. 100th East Ave., Suite 101
Tulsa, OK 74146-3635
(918) 622-7744 TLX 312394

## OREGON

portland
NORTHWEST MARKETING
Suite 330
6975 S.W. Sandburg Rd
Portland, OR 97223-8010
(503) 620-0441 TWX 910-464-5157

## PENNSYLVANIA

PHILADELPHIA
PMI SALES OFFICE
431 Lakeside Dr.
Horsham, PA 19044-2320 (215) 675-7600 TWX 710-670-0021

## PITTSBURGH

DEL STEFFEN \& ASSOCIATES
Carnegie Office Park
Bldg. 1, Rm. 116K
600 N. Bell Ave.
Pittsburgh, PA 15106-4363
(412) 276-7366 TWX 810-427-9272

## sellersville

TECH-COM MARKETING
P.O. Box 460

Sellersville, PA 18960-0460
(215) 453-0711

## RHODE ISLAND

Contact Boston, MA Office

## SOUTH CAROLINA

Contact EMA, Winston Salem, NC Office

## SOUTH DAKOTA

Contact Mel Foster Tech. Sales, Inc., Edina, MN Office

## TENNESSEE

Contact EMA, Huntsville, AL Office

## TEXAS

DALLAS
PMI SALES OFFICE
11325 Pegasus St., Suite E-102
Dallas, TX 75238-3228
(214) 341-1742, (800) 223-6147

TWX 910-861-4079

## houston

PMI SALES OFFICE
P.O. Box 262423

Houston, TX 77207-2423
(713) 481-6460, (214) 341-1742
(800) 223-6147 TWX 910-861-4079

## UTAH

SALT LAKE CITY
FRONT RANGE MARKETING
2520 S. State St., Suite 117
Salt Lake City, UT 84115-3110
(801) 364-6481 TWX 910-925-4117

## VERMONT

Contact Boston, MA Office

## VIRGINIA

Contact Conroy Sales,
Baltimore, MD Office

## WASHINGTON

## beLLevue

NORTHWEST MARKETING
Suite 330 N
12835 Bellevue Redmond Rd
Bellevue, WA 98005-2625
(206) 455-5846 TWX 910-443-2445

## WEST VIRGINIA

Contact Del Steffen \& Associates, Pittsburg, PA Office

## WISCONSIN

## MILWAUKEE

SUMER, INC
350 Bishops Way
Brookfield, WI 53005-6221
(414) 784-6641 FAX 414-785-9628

## WYOMING

Contact Littleton, CO Office

## CANADA

## ALBERTA

HI-TECH SALES LIMITED
32 Edgepark Mews, Northwest
Calgary, Alberta T3A 3 J 7
(403) 239-3773

BRITISH COLUMBIA
HI-TECH SALES LIMITED
7510 B Kingsley
Burnaby, British Columbia V3N 3C2
(604) 524-2131

## MANITOBA

HI-TECH SALES LIMITED
\#102-902 St. James St.
Winnipeg, Manitoba R3G 3 J 7
(204) 786-3343

## NEW BRUNSWICK

Contact Source Electronics Ltd.,
Rexdale, Ontario Office

## NEWFOUNDLAND

Contact Source Electronics Ltd., Rexdale, Ontario Office

## NOVA SCOTIA

Contact Source Electronics Ltd Rexdale, Ontario Office

## ONTARIO

SOURCE ELECTRONICS LTD. P.O. Box 13235

Kanata, Ontario K2K 1 X4
(613) 592-5392

## ONTARIO

SOURCE ELECTRONICS LTD.
83 Galaxy Blvd., Unit 9
Rexdale, Ontario M9W 5X6
(416) 675-6235

QUEBEC
Contact Source Electronics Ltd., Rexdale, Ontario Office

## SASKATCHEWAN

HI-TECH SALES LIMITED
413 Mullin Ave., East
Regina, Saskatchewan S4N 1C8 (306) 757-4733

## ALABAMA

HUNTSVILLE
HALL-MARK ELECTRONICS
4900 Bradford Dr., Northwest
Huntsville, AL 35805-1951 (205) 837-8700 TWX 910-380-6766

## hUNTSVILLE

PIONEER
4825 University Square
Huntsville, AL 35816-1826 (205) 837-9300 TWX 810-726-2197

## ARIZONA

PHOENIX
HALL-MARK ELECTRONICS
4040 E. Raymond St
Phoenix, AZ 85040-1983
(602) 437-1200 TWX 910-950-0191

## TEMPE

ANTHEM ELECTRONICS
1727 E. Weber Dr.
Tempe, AZ 85281-1841
(602) 966-6600 TWX 910-950-0110

## TEMPE

BELL INDUSTRIES
1705 W. 4th St.
Tempe, AZ 85281-2403
(602) 966-7800 TWX 910-950-0133

## CALIFORNIA

## CANOGA PARK

HALL-MARK ELECTRONICS
8130 Remmet Ave.
Canoga Park, CA 91304-4129
(818) 716-7300

## CHATSWORTH

ANTHEM ELECTRONICS
20640 Bahama St
Chatsworth, CA 91311-6101
(818) 700-1000 TWX 910-493-2083

## GARDEN GROVE

BELL INDUSTRIES
12322 Monarch St
Garden Grove, CA 92641-5126
(714) 220-0681 TWX 910-596-2362

## GARDENA

BELL INDUSTRIES
306 E. Alondra Blvd.
Gardena, CA 90248-2810
(213) 515-1800 TWX 910-346-6336

## IRVINE

ANTHEM ELECTRONICS
1 Oldfield Dr.
Irvine, CA 92718-2809
(714) 768-4444 TWX 910-595-1583

LOS ALAMITOS
SEMI DICE INC
10961 Bloomfield St
Los Alamitos, CA 90720-2586
(213) 594-4631 TWX 910-341-7710

## CALIFORNIA continued

## SACRAMENTO

BELL INDUSTRIES
500 Giuseppe Ct., Suite 6
Roseville, CA 95678-6305 (916) 969-3100 TWX 910-367-2095

## san diego

ANTHEM ELECTRONICS
9369 Carroll Park Dr., Suite "B"
San Diego, CA 92121-2257
(619) 453-9005 TWX 910-335-1515

## SAN diego

BELL INDUSTRIES
7450 Ronson Rd.
San Diego, CA 92111-1508
(619) 268-1277

## SAN diego

HALL-MARK ELECTRONICS
3878 Ruffin Rd., Suite 10B
San Diego, CA 92123-1849 (619) 268-1201 TWX 910-335-1279

## SAN JOSE

ANTHEM ELECTRONICS
1040 E. Brokaw Rd.
San Jose, CA 95131-2309
(408) 295-4200 TWX 910-338-2038

HALL MARK ELECTRONICS
1110 Ringwood Ct
San Jose, CA 95131-1726
(408) 946-0900 TWX 910-339-9505

## SUNNYVALE

BELL INDUSTRIES
1161 N. Fairoaks Ave.
Sunnyvale, CA 94089-2102
(408) 734-8570 TWX 910-339-9378

## THOUSAND OAKS

BELL INDUSTRIES
1829A De Havilland Dr.
Thousand Oaks, CA 91320-1702
(805) 499-6821 TWX 910-321-3799

## torrance

HALL-MARK ELECTRONICS
19220 S. Normandy Ave.
Torrance, CA 90502-1011
(213) 217-8400

## TUSTIN

HALL-MARK ELECTRONICS
14831 Franklin Ave.
Tustin, CA 92680-7292
(714) 669-4700 TLX 887-238

## COLORADO

## DENVER

ANTHEM ELECTRONICS
8200 S. Akron St.
Englewood, CO 80112-3505
(303) 790-4500 TWX 910-935-0113

## DENVER

hall-mark electronics
6950 S. Tucson Way, Suite G
Englewood, CO 80112-3922
(303) 790-1662 TWX 910-931-0472

## WhEAT RIDGE

BELL INDUSTRIES
8155 W. 48th Ave.
Wheat Ridge, CO 80033-3199
(303) 424-1985 TWX 910-938-0393

## CONNECTICUT

## NORWALK

PIONEER
112 Main St.
Norwalk, CT 06851-4617
(203) 853-1515 TWX 710-468-3373

## WALLINGFORD

HALL-MARK ELECTRONICS
33 Village Lane
Wallingford, CT 06492-2426
(203) 269-0100 TLX 314-207

## FLORIDA

CLEARWATER (TAMPA BAY)
HALL-MARK ELECTRONICS
15301 Roosevelt Blvd., Suite 303
Clearwater, FL 33520-3561
(813) 530-4543 TWX 810-863-0410

## FT. LAUDERDALE

PIONEER
674 S. Military Trail
Deerfield Beach, FL 33442-3023
(305) 368-6794 TWX 510-955-9653

## FT. LAUDERDALE

HALL-MARK ELECTRONICS
3161 S.W. 15th St.
Pompano Beach, FL 33060-4806
(305) 971-9280 TWX 510-956-9720

## ORLANDO

HALL-MARK ELECTRONICS
7648 Southland Blvd., Suite 100
Orlando, FL. 32809-6993
(305) 855-4020 TWX 510-600-3301

## ORLANDO

PIONEER
337 S. Northlake Blvd., \#1000
Altamonte Springs, FL 32701-4399
(305) 834-9090, (800) 432-6094

TWX 810-853-0284

## GEORGIA

NORCROSS (ATLANTA)
HALL-MARK ELECTRONICS
6410 Atlantic Blvd., Suite 115
Norcross, GA 30071-1241
(404) 447-8000 TWX 910-380-6732

## NORCROSS (ATLANTA)

PIONEER
3100F Northwoods Place
Norcross, GA 30071-1538
(404) 448-1711 TWX 810-766-4515

## ILLINOIS

## WOOD DALE

HALL-MARK ELECTRONICS

## 210 Mitel Dr.

Wood Dale, IL 60191-1120
(312) 860-3800 TWX 910-651-0185

## CHICAGO

PIONEER
1551 Carmen Dr.
Elk Grove Village, IL 60007-6581 (312) 437-9680 TWX 910-222-1834

## INDIANA

INDIANAPOLIS
HALL-MARK ELECTRONICS
4275 W. 96th St.
Indianapolis, IN 46268-1113
(317) 872-8875

INDIANAPOLIS

## PIONEER

6408 Castleplace Dr.
Indianapolis, IN 46250-1914 (317) 849-7300 TWX 810-260-1794

## KANSAS

LENEXA (KANSAS CITY)
HALL-MARK ELECTRONICS
10809 Lakeview Dr.
Lenexa, KS 66219-1329
(913) 888-4747 TWX 910-380-6767

## MARYLAND

baltimore
HALL-MARK ELECTRONICS
10240 Old Columbia Rd.
Columbia, MD 21046-1218
(301) 988-9800 TWX 710-862-1907

## GAITHERSBURG

## PIONEER

9100 Gaither Rd.
Gaithersburg, MD 20877-1422
(301) 921-0660 TWX 710-828-0545

## MASSACHUSETTS

LEXINGTON
PIONEER
44 Hartwell Ave
Lexington, MA 02173-3103
(617) 861-9200 TWX 710-326-6617

NORWOOD
GERBER ELECTRONICS
128 Carnegie Row
Norwood, MA 02062-5010
(617) 769-6000 TWX 710-336-1987

## WESTBOROUGH

FUTURE ELECTRONICS
133 Flanders Rd.
Westborough, MA 01581-1005
(617) 366-2400 TWX 710-390-0374

## WOBURN

HALL-MARK ELECTRONICS
6 Cook St.
Billerica, MA 01821-6036
(617) 935-9777 TWX 710-348-0617

## MICHIGAN

LIVONIA
13485 Stamford
Livonia, M1 48150-1598
(313) 525-1800 TWX 810-242-3271

## MINNESOTA

BLOOMINGTON
HALL-MARK ELECTRONICS
7838 12th Ave., South
Bloomington, MN 55420-1477
(612) 854-3223 TWX 910-576-3187

## MINNEAPOLIS

MERIT ELECTRONICS CORP.

## Suite 210

2525 Nevada Ave., North
Minneapolis, MN 55427-3662 (612) 546-5383 TWX 510-600-1941

MINNETONKA (TWIN CITIES)

## PIONEER

10203 Bren Rd., East
Minnetonka, MN 55343-9072 (612) 935-5444 TWX 910-576-2738

## MISSOURI

EARTH CITY ELECTRONICS 13750 Shoreline Dr.
Earth City, MO 63045-1224
(314) 291-5350, (800) 325-1021

TWX 910-762-0672

## NEW JERSEY

## FAIRFIELD

HALL-MARK ELECTRONICS
107 Fairfield Rd.
Fairfield, NJ 07006-2412
(201) 575-4415 TWX 710-734-4409

## FAIRFIELD

NU-HORIZONS ELECTRONICS CORP.
258 Route 46
Fairfield, NJ 07006-2324
(201) 882-8300 FAX 201-882-8398

## MT. LAUREL

HALL-MARK ELECTRONICS 1000 Midlantic Dr.
Mt. Laurel, NJ 08054-1511
(609) 235-1900 TWX 710-940-0660

PINE BROOK
PIONEER
45 Route 46
Pine Brook, NJ 07058-9607 (201) 575-3510 TWX 710-734-4382

## NEW MEXICO

## ALBUQUERQUE

BELL INDUSTRIES
11728 Linn, Northeast
Albuquerque, NM 87123-2943
(505) 292-2700 TWX 910-989-0625

## NEW YORK

BINGHAMTON
PIONEER
1806 Vestal Pkwy., East
Vestal, NY 13850-1942
(607) 748-8211 TWX 510-252-0893

## FAIRPORT

## PIONEER

840 Fairport Park
Fairport, NY 14450-2012
(716) 381-7070 TWX 510-253-7001

## LONG ISLAND

HALL-MARK ELECTRONICS
101 Comac St.
Ronkonkoma, NY 11779-6931 (516) 737-0600 TWX 510-222-0162

## NO. AMITYVILLE

NU-HORIZONS ELECTRONICS
CORP.
6000 New Horizons Blvd.
No. Amityville, NY 11701-1130
(516) 226-6000, (800) 645-9222

TLX 221228 FAX 516-226-6262
WOODBURY (LONG ISLAND)
PIONEER
60 Crossways Park, West
Woodbury, NY 11797-2019
(516) 921-8700 TWX 510-221-2184

## NORTH CAROLINA

## Charlotte

PIONEER
9801-A Southern Pine Blva.
Charlotte, NC 28210-5562
(704) 527-8188 TWX 810-621-0366

## raleigh

HALL-MARK ELECTRONICS
5237 North Blvd.
Raleigh, NC 27604-2925
(919) 872-0712 TLX 32309

## OHIO

Cleveland
PIONEER
4800 E. 131st St.
Cleveland, OH 44105-7132
(216) 587-3600 TWX 810-422-2210

## DAYTON

PIONEER
4433 Interpoint Blva.
P.O. Box 291

Dayton, OH 45424-5708
(513) 236-9900

TWX 810-459-1622/1623

## SOLON

HALL-MARK ELECTRONICS
5821 Harper Rd.
Solon, OH 44139-1832
(216) 349-4632 TWX 910-380-6747

## WORTHINGTON

HALL-MARK ELECTRONICS
Suite "S"
400 E. Wilson Bridge Rd.
Worthington, $\mathrm{OH} 43085-2321$
(614) 888-3313 TWX 910-380-6744

## OKLAHOMA

TULSA
HALL-MARK ELECTRONICS
P.O. Box 367

Locust Grove, OK 74352-0367
(918) 479-8720

## OREGON

LAKE OSWEGO
ANTHEM ELECTRONICS, INC.
15812 S.W. Upper Boones Ferry Rd.
Lake Oswego, OR 97034-4066
(503) 684-2661 TWX 510-100-3940

## PORTLAND

BELL INDUSTRIES
6024 S.W. Jean Rd
Lake Oswego, OR 97034-5390
(503) 241-4115 TWX 910-455-8177

## PENNSYLVANIA

## HORSHAM

PIONEER
261 Gibraltar Rd
Horsham, PA 19044-2377
(215) 674-4000 TWX 510-665-6778

PITTSBURGH
PIONEER
259 Kappa Dr.
Pittsburgh, PA 15238-2817
(412) 782-2300 TWX 710-795-3122

## TEXAS

## AUSTIN

HALL-MARK ELECTRONICS
12211 Technology Blvd
Austin, TX 78727-6102
(512) 258-8848 TWX 910-847-2031

## AUSTIN

PIONEER
9901 Burnet Rd.
Austin, TX 78758-5239
(512) 835-4000 TWX 910-874-1323

## DALLAS

HALL-MARK ELECTRONICS
10375 Brockwood Rd.
Dallas, TX 75238-1656
(214) 341-1147 TWX 910-860-5577

## DALLAS

PIONEER
13710 Omega Rd.
Dallas, TX 75244-4516
(214) 386-7300, (800) 492-9027

TWX 910-860-5563
HOUSTON
HALL-MARK ELECTRONICS
8000 Westglen
P.O. Box 42190

Houston, TX 77063-6485
(713) 781-6100 TWX 910-881-2711

HOUSTON
PIONEER
5853 Point West Dr.
Houston, TX 77036-2611
(713) 988-5555 TWX 910-881-1606

## UTAH

SALT LAKE CITY
ANTHEM ELECTRONICS
1615 W. 2200, South, Suite A
Salt Lake City, UT 84119-1456
(801) 973-8555 TWX 910-925-5273

## ALT LAKE CITY

BELL INDUSTRIES
3639 W. 2150, South
Salt Lake City, UT 84120-1286
(801) 972-6969 TWX 910-925-5686

## WASHINGTON

## EDMOND

ANTHEM ELECTRONICS
5020-148th Ave., Northeast
Redmond, WA 98052-5171
(206) 881-0850 TWX 910-998-0118

## SEATTLE

BELL INDUSTRIES
900-132nd Ave., Northeast
Bellevue, WA 98005-2288
(206) 747-1515 TWX 910-443-2482

## WISCONSIN

NEW BERLIN
HALL-MARK ELECTRONICS
16255 W. Lincoln Ave.
New Berlin, WI 53151-2834
(414) 797-7844, (800) 242-5252

TLX 323062

## CANADA

## ALBERTA

FUTURE ELECTRONICS, INC
5809 MacLeod Trail South, Unit 109
Calgary, Alberta T2H 0J9
(403) 259-6408 TWX 610-821-1927

## ALBERTA

L. A. VARAH LIMITED

3525-41 Ave
Edmonton, Alberta T6E 5X7
(403) 461-2222, (800) 661-7223

TLX 0372970
BRITISH COLUMBIA
FUTURE ELECTRONICS, INC.
1695 Boundry Rd.
Vancouver, British Columbia
V5K 4X7
(604) 294-1166

BRITISH COLUMBIA
INTEK ELECTRONICS LTD.
6830 Burlington Ave.
Burnaby, British Columbia V5J 4H1 (604) 435-1777 TLX 04-356635

## ONTARIO

FUTURE ELECTRONICS, INC.
Baxter Centre, 1050 Baxter Rd.
Ottawa, Ontario K2C 3P2 (613) 820-8313 TWX 610-563-1697

## ONTARIO

FUTURE ELECTRONICS, INC.
82 St. Regis Crescent N.
Downsview, Ontario M3J 1 Z3 (416) 638-4771 FAX 416-638-2936

## QUEBEC (MONTREAL)

FUTURE ELECTRONICS, INC.
237 Hymus Blvd.
Pointe Claire, Quebec H9R 5C7
(514) 694-7710 TWX 610-421-3251

SALES OFFICES REPRESENTATIVES

## Precision Monolithics Inc.

## EUROPEAN

HEADQUARTERS
BOURNS AG
Zugerstrasse 74
6340 Baar
Switzerland
Phone: 042-33 3333
Telex: $\mathbf{8 6 8} \mathbf{7 2 2}$

## ARGENTINA

Noise S.R.L.
V. Cevallos 239
(1077) Buenos Aires

Argentina
Phone: 46-5776/0628/0864/2214
Telex: 22892 Noise AR

## AUSTRALIA

RIFA Pty. Ltd.
202 Bell St.
Preston, Victoria 3072
Phone: (03) 4801211
Telex: AA 31001
Cable: RIFMEL
RIFA Pty. Ltd.
2 Cross St.
Hurstville, 2220 N.S.W
Phone: (02) 570-8122
Telex: 22515

## AUSTRIA

Ing. Otto Folger
Elektronische Geraete
Blindengasse 36
1080 Vienna
Phone: 0222-43 2639
Telex: 131882

## BENELUX

Bourns Benelux B.V.
Van Tuyl van Serooskerkestr. 81-85 P.O. Box 37

2270 AA Voorburg,
The Netherlands
Phone: 070-875404
Telex: 32023

## DENMARK

E. Friis-Mikkelsen $A / S$

Krogshojvej 51
2880 Bagsvaerd-Copenhagen
Phone: 02-98 6333
Telex: 37350

## EASTERN EUROPE

Dipl. Ing
Gerhard Stoits
Nordbahnstrasse 44/15
1020 Vienna
Austria
Phone: 0222-24 7137
Telex: 134171

## FINLAND

nsele OY
Kumpulantie 1
00520 Helsinki 52
Phone: 90-75 0600
Telex: 122217

## FRANCE

Bourns OHMIC S.A
21/23 rue des Ardennes
75019 Paris
Phone: 01-40 033593
Telex: 230008

## GERMANY

Bourns GmbH
Postfach 1155
Breite Strasse 2
7000 Stuttgart
Phone: 0711-22 930
Telex: 721556

## GREECE

Germanis Co.
Trade of Electronic Gear
Aristotelous St. 47-49
P.O. Box 8209

10010 Athens
Phone: 01-821 5825
Telex: 219179

## HONG KONG

Components Agent Ltd.
Unit 2301 C-2, Nan Fung Centre
998 Castle Peak Road, N. T
Phone: 0-4992688
Telex: 30398 Comag HX

## INDIA

American Components, Inc.
141-A Mittal Ct.
Nariman Point
Bombay 40021
Phone: 222-999
Telex: 0113855

## ISRAEL

AVIV Electronics Ltd.
12, Kehilat Venecia St.
P.O.B. 24190

Tel-Aviv 61241
Phone: 03-49 4450
Telex: 33572 maviv il

## ITALY

TECHNIC S.r.L.
Via Brembo 21
20139 Milan
Phone: 02-569 5746
Telex: 316651

## JAPAN

Nippon PMI Corporation
Haratetsu Building
4-1-11, Kudan Kita
Chiyoda-ku, Tokyo
102 Japan
Phone: (03) 234-1411
Telex: 781 J 27632

## KOREA

Yeonil \& Company, Ltd
\#498-5 Dapsipri-Dong
Dongdaemoon-Ku, Seoul
Phone: (02) 244-7492
Telex: K24123 Yeonil

## NORWAY

A/S Kjell Bakke
Ovre Raelingsvei 20
P.O. Box 27

2001 Lillestrom
Phone: 02-83 0220
Telex: 19407

## PORTUGAL

Telectra S.A.R.L.
Rua Rodrigo da Fonseca 103
Lisbon 1
Phone: 19-68 6072
Telex: 42827

## SINGAPORE

Dynamar International Ltd
12, Lorong Bakar Batu, \#65-11
Kolam Ayer Industrial Park
Singapore 1534
Phone: 747-6188
Telex: RS26283 Dynama

## SOUTH AFRICA

JOHANNESBURG
Associated Electronics (Pty) Ltd.
P.O. Box 31094 , Braamfontein 2017

Associated House, 150 Caroline St.
Brixton, Johannesburg
Phone: 011-839 1824
Telex: 425586

## DUNSWART

Allied Electronic Components
(Pty) Ltd.
P.O. Box 6387

Dunswart 1508
Dunswart 1508
Phone: 52-86 61
Telex: 425559

## SPAIN

Selco S.A.
Paseo de la Habana, 190
28036 Madrid
Phone: 01-405 4213
Telex: 45458

## SWEDEN

Bexab Elektronik AB
P.O. Box 516

18325 Taeby
Phone: 08-768 0560
Telex: 10912

## SWITZERLAND

Bourns (Schweiz) AG
Zugerstrasse 74
6340 Baar
Phone: 042-33 3333
Telex: 868722

## TAIWAN

Morrihan International Corporation 8F-5 Sun Plaza
No. 57, Fu-Hsing N. Rd
Taipei, Taiwan, R.O.C.
Phone: (02) 7522200
Telex: (785) 20422 Morrihan

## TURKEY

NEL Elektronik
Suemer Sokak No. 42
Yenisehir-Ankara
Phone: 041-30 1510
Telex: 42229

## UNITED KINGDOM

Bourns Electronics Ltd
Hodford House
17/27 High St.
Hounslow, Middlesex TW3 1TE
Phone: 01-572 6531
Telex: 264485

## YUGOSLAVIA

Jugomineral
Sektor inozemna zastupstva
llica 34/II
P.O. Box 376

41000 Zagreb
Phone: 041-42 3746
Telex: 21194

## BELGIUM

Auriema Belgium
rue Brogniezstraat 172 a
1070 Brussels
Phone: 02-523 6295
Telex: 21646

## FRANCE

MAISONS-LAFITTE
I.S.A. Electronique

50/52, rue d'Acheres
78600 Maisons-Latitte
Phone: 1-39 122452
Telex: 695877

## SURESNES

I.S.C.

International Semi-Conductor
Corp. France
28/30 rue de la Procession
B.P. 118

92153 Suresnes
Phone: 1-45 064275
Telex: 614596
verrieres le buisson
HYBRITECH (for dice only)
Z.I. des Godets

Route de Bua
CE 421
91374 Verrieres le Buisson
Phone: 1-69 202210
Telex: 300315
CHATILLON CEDEX
BANELEC
90 , rue Pierre Semard
B.P. 83

92322 Chatillon Cedex
Phone: 1-46 554343
Telex: 204874
clichy cedex
DIMACEL
11, rue Jean d'Asnieres
B.P. 280

92113 Clichy Cedex
Phone: 1-47 301515
Telex: 610652
BONNEUIL CEDEX SYSCOM
Z.A. des Petits-Carreaux

12, av. des Coquelicots
94385 Bonneuil Cedex
Phone: 1-43 778488
Telex: 231568
LILLE
DIMACEL
78, rue Boucher-de-Perthes
59800 Lille
Phone: 20308580
Telex: 110173
STRASBOURG
DIMACEL
17, Boulevard de Nancy
6700 Strasbourg
Phone: 88220719
Telex: 880372
RENNES
DIMACEL
5, rue Louis Turban
35100 Rennes
Phone: 99502592
Telex: 950466
bordeaux
DIMACEL
137/139, rue Croix-de-Seguey
33000 Bordeaux
Phone: 56811440
Telex: 540579

FRANCE continued
BORDEAUX CEDEX
S.C.T. Toutelectric

80/83, quai de Queyries
33072 Bordeaux Cedex
Phone: 56865031
Telex: 550988
SAINT PRIEST
DIMACEL
Cerisioz 2-Tour 5
32bis, Boulevard des Roses
69800 Saint Priest
Phone: 78213721
Telex: 380010
SAINT MARTIN d'HERES CEDEX
DIMACEL
21, rue Beal
Z.I. Sud
B.P. 155

38404 Saint Martin d'Heres Cedex

## LYON CEDEX

RADIALEX
74, rue Vendome
B.P. 6003

69411 Lyon Cedex 06
Phone: 78894545
Telex: 300238
GRENOBLE
RADIALEX
6, rue Georges Jacquet
B.P. 866

38036 Grenoble
Phone: 76494992
Telex: 320378
toulouse cedex
S.C.T. Toutelectric

37, av. Emile Dewoitine
B.P. 2167

31022 Toulouse Cedex
Phone: 61220422
Telex: 530219
toulouse
DIMACEL
284, route de St Simon
31100 Toulouse
Phone: 61409650
Telex: 521364
LES MILLES
DIMACEL
64, rue Georges Claude
Z.I. Aix en Provence

13763 Les Milles
Phone: 42398550
Telex: 441569
toulon cedex
DIMEL
"Le Marino"
Avenue Claude Farrere
B. P. 1153

83058 Toulon Cedex
Phone: 94414963
Telex: 430093

## GERMANY

## BERLIN

Spoerle Electronic KG
Gneisenaustrasse 2
1000 Berlin 61
Phone: 030-693 4090
Telex: 186029

## BERLIN

Distron GmbH \& Co.
Behaimstrasse 3
1000 Berlin 10
Phone: 030-342 104145
Telex: 185478

GERMANY continued

## BREMEN

Assmy \& Bottger
Ingolstadterstrasse $1 / 3$
2800 Bremen 1
Phone: 0421-38 941
Telex: 244363

## HAMBURG

Walter Kulxen GmbH
Nordkanalstrasse 52
2000 Hamburg 1
Phone: 040-2 37010
Telex: 2162074

## hannover

Elkose GmbH
Vahrenwalderstrasse 205/207
3000 Hannover 1
Phone: 0511-6 78050
Telex: 921501

## DORTMUND

Elkose GmbH
Lindenhorsterstrasse 38
4600 Dortmund
Phone: 0231-8 4050
Telex: 8227882
DREIEICH
Spoerle Electronic KG
Max-Planck-Strasse 1/3
6072 Dreieich
Phone: 06103-3 040
Telex: 417972
MOGLINGEN
Elkose GmbH
Bahnhofstrasse 44
7141 Moglingen
Phone: 07141-48 70
Telex: 7264472
STUTTGART
DACOM Electronic Vertriebs GmbH
Hutteneichenweg 10
7000 Stuttgart 80
Phone: 0711-74 1021
Telex: 7255309

## MUNICH

Astronic
Winzererstrasse 47 D
8000 Munchen 40
Phone: 089-30 9031
Telex: 5216187

## KIRCHHEIM

MBS Electronic
Benzstrasse 1
8011 Kirchheim
Phone: 089-903 8551
Telex: 5215555

## PUTZBRUNN

Sasco GmbH
Hermann-Oberth-Strasse 16
8011 Putzbrunn
Phone: 089-4 61 10
Telex: 529504
NUERNBERG
Semtech GmbH
Hallerweiherstrasse 5
8500 Nuernberg 50
Phone: 0911-83 1003
Telex: 623960

## ISRAEL

AVIV Electronics Ltd.
12, Kehilat Venecia St
P.O. Box 24190

Tel-Aviv 61241
Phone: 03-49 4450
Telex: 33572

ITALY
MILAN
Comprel S.P.A
Viale F. Testi, 115
20092 Cinisello Balsamo
Milan
Phone: 02-612 06 41/5
Phone: 02-612 66 41/5
Telex: 332484

## ROME

Comprel S.P.A.
Via Farnesina, 224
00194 Rome
Phone: 06-328 6739
Phone: 06-328 6889

## vicenza

Comprel S.P.A
Via Pasini 18
36100 Vicenza
Phone: 0444-3 3912

## NETHERLANDS

## HAAKSBERGEN

Texim Electronics B.V
Albert Cuyplaan 4
7482 JA Haaksbergen
Phone: 05427-333 33
Telex: 44808
STADSKANAAL
Elincomb B.V.
Oosterkade 33 ,
P.O. Box 248

9500 AE Stadskanaal
Phone: 05990-148 30
Telex: 53378

## SWEDEN

Elfa Radio and Television AB
17117 Solna
Phone: 08-730 0700

## SWITZERLAND

Distrelec AG
Hardturmstrasse 131
8037 Zurich
Phone: 01-276 2211
Telex: 823045

## UNITED KINGDOM

## CAMbRIDGE

Hi-Tek Electronics Ltd
Ditton Walk
Cambridge CB5 8QD
Phone: 0223-21 3333
Telex: 817347

## BEDFORD

RR Electronics Ltd.
St. Martins Way Industrial Estate
Cambridge Road
Bedford MK42 OLF
Phone: 0234-47 188
Telex: 826251
KENT
Jermyn Distribution Ltd.
Vestry Estate
Sevenoaks
Kent TN14 5EU
Phone: 0732-45 0144
Telex: 95142

## ESSEX

STC Electronics Services
Edinburgh Way
Harlow
Essex CM20 2DF
Phone: 0279-26 777
Telex: 81525

Santa Clara, CA 95052-8020 Phone: 408 727-9222 Telex: 3719541

EUROPEAN HEADQUARTERS Bourns AG Zugerstrasse 74 6340 Baar Switzerland Phone: 042-33 3333 Telex: 868722 ASIA PACIFIC HEADQUARTERS Bourns Asia Pacific Citicorp Centre 14th Floor 18 Whitfield Road Causeway Bay, Hong Kong Phone: 011-852-5-702-171 Telex: 011-852-5-664-341

JAPAN
Nippon PMI Corporation Haratetsu Building 4-1-11, Kudan Kita Chiyoda-ku, Tokyo 102 Japan Phone: (03) 234-1411

Telex: 781 J 27632

## Precision <br> Monolithics

Inc. A Bourns Company


[^0]:    *Untrimmed CMP-01E

[^1]:    *RMS Calculation
    ${ }^{1}$ Full operating temperature range specification.

[^2]:    *Manufactured under one or more of the following U.S. patents: $4055773,4056740,4088905$.

[^3]:    *Reference - CCITT Sixth Plenary Assembly (1976), Orange Book Vol. III-2

[^4]:    *Transmitted Characters for $\mu$-LAW, all bits are inverted.

