Semiconductors and integrated circuits
Part 6b August 1979

## ICs for digital systems in radio and

## television receivers

# SEMICONDUCTORS AND INTEGRATED CIRCUITS 

PART 6b - AUGUST 1979

## ICs FOR DIGITAL SYSTEMS IN RADIO AND TELEVISION RECEIVERS

DATA HANDBOOK SYSTEM

## DATA HANDBOOK SYSTEM

Our Data Handbook System is a comprehensive source of information on electronic components, subassemblies and materials; it is made up of three series of handbooks each comprising several parts.

ELECTRON TUBES
BLUE

SEMICONDUCTORS AND INTEGRATED CIRCUITS
RED

## COMPONENTS AND MATERIALS

GREEN

The several parts contain all pertinent data available at the time of publication, and each is revised and reissued periodically.
Where ratings or specifications differ from those published in the preceding edition they are pointed out by arrows. Where application information is given it is advisory and does not form part of the product specification.
If you need confirmation that the published data about any of our products are the latest available, please contact our representative. He is at your service and will be glad to answer your inquiries.

[^0]
## ELECTRON TUBES (BLUE SERIES)

Part 1a December 1975

Part 1b August 1977

Part 2a November 1977

Part 2b May 1978

Part 3 January 1975
Part 4 March 1975
Part 5a March 1978
ET5a 03-78 Cathode-ray tubes
Instrument tubes, monitor and display tubes, C.R. tubes . for special applications

Part 5b December 1978 ET5b 12-78 Camera tubes and accessories, image intensifiers
Part 6 January 1977 ET6 01-77 Products for nuclear technology
Channel electron multipliers, neutron tubes, Geiger-Müller tubes

Part 7a March 1977

Part 7b May 1979

Part 8 July 1979 ET8 07-79 Picture tubes and components
Colour TV picture tubes, black and white TV picture tubes, monitor tubes, components for colour television, components for black and white television.

## Part 9 March 1978 ET9 03-78 Photomultiplier tubes; phototubes

## SEMICONDUCTORS AND INTĖGRATED CIRCUITS (RED SERIES)

Part 1a August 1978

SC1a 08-78 Rectifier diodes, thyristors, triacs
Rectifier diodes, voltage regulator diodes ( $>1,5 \mathrm{~W}$ ), transient suppressor diodes, rectifier stacks, thyristors, triacs

Part 1b May 1977
SC1b 05-77 Diodes
Small signal germanium diodes, small signal silicon diodes, special diodes, voltage regulator diodes $(<1,5 \mathrm{~W})$, voltage reference diodes, tuner diodes

Part 2,4 November 1977
SC2 11-77
Low-frequency and dual transistors*
SC2 06-79 Low-frequency power transistors
SC3 01-78 High-frequency, switching and field-effect transistors
SC4a 12-78 Transmitting transistors and modules
SC4b 09-78 Devices for optoelectronics
Photosensitive diodes and transistors, light emitting diodes, photocouplers, infrared sensitive devices, photoconductive devices

SC4c 07-78 Discrete semiconductors for hybrid thick and thin-film circuits
SC5a 11-76 Professional analogue integrated circuits
SC5b 03-77 Consumer integrated circuits
Radio-audio, television
Part 6 October 1977 SC6 10-77 Digital integrated circuits
LOCMOS HE4000B family
Part 6b August 1979
SC6b 08-79 ICs for digital systems in radio and television receivers
Signetics integrated circuits 1978
Bipolar and MOS memories
Bipolar and MOS microprocessors
Analogue circuits
Logic - TTL

* Low-frequency general purpose transistors will be transferred to SC3 later in 1979. The old book SC2 11-77 should be kept until then.


## COMPONENTS AND MATERIALS (GREEN SERIES)

$\left.\begin{array}{llll}\text { Part } 1 & \text { July 1979 } & \text { CM1 07-79 } & \begin{array}{l}\text { Assemblies for industrial use } \\ \text { PLC modules, high noise immunity logic FZ/30-series, } \\ \text { NORbits 60-series, 61-series, 90-series, input devices, }\end{array} \\ \text { hybrid integrated circuits, peripheral devices }\end{array}\right\}$

## SELECTION GUIDE BY FUNCTION

## REMOTE CONTROL SYSTEMS

## For general purpose application

| SAF 1032P | receiver/decoder for infrared operation |
| :--- | :--- |
| SAF1039P | remote transmitter for infrared operation |

For simple and middle class TV receivers
SAA5000 remote control transmitter encoder
SAA5010 remote control receiver decoder
SAA5012A remote control receiver decoder
For sophisticated radio and television systems
SAB3011 remote transmitter
SAB3012 receiver and analogue memory
SAB3022 receiver and analogue memory
SAB3032 receiver and analogue memory
SAB3042 infrared decoder; microcomputer compatible
TDB1033 preamplifier for ultrasonic/infrared remote control transmission
DIGITAL CHANNEL SELECT SYSTEM (DICS OR TRD)
Control systems
SAB2021 instruction encoder
SAB3011 remote transmitter
SAB3012 receiver and analogue memory
SAB3017 IBUS sub-system interface
SAB3022 receiver and analogue memory
SAB3032 receiver and analogue memory
TDB1033 preamplifier for ultrasonic/infrared remote control transmission

## Tuning systems

SAB1009B wide-band limiting amplifier
SAB1046 $\quad 1 \mathrm{GHz}$ divider-by-256
SAB2015 control and station memory circuit
SAB2022 fine detuning circuit
SAB2024 frequency control circuit
SAB2034 frequency control circuit for Italian TV channels

## Display systems

SAB1016 control circuit for on-screen display of station and/or channel number

## VIDEO TUNING SYSTEMS (VTS)

Control systems
SAB3011 : remote transmitter
SAB3042 infrared decoder; microcomputer compatible
TDB1033 preamplifier for ultrasonic/infrared remote control transmission

## Tuning systems

SAB1009B wide-band limiting amplifier
SAB1046 $\quad 1 \mathrm{GHz}$ divider-by-256
SAB3013 6-function analogue memory; microcomputer controlled
SAB3024 computer interface for tuning systems
SAB3034 analogue and tuning circuit
Display systems
SAA1060 LED display/interface circuit

## TELETEXT AND VIEWDATA

## Teletext decoder ICs

SAA5020 Teletext timing chain circuit
SAA5030 . Teletext video processor
SAA5040 Teletext acquisition and control circuit
SAA5041 . Teletext acquisition and control circuit
SAA5043 Teletext acquisition and control circuit
SAA5050 Teletext character generator (English)
SAA5051 Teletext character generator (Germàn)
SAA5052 Teletext character generator (Swedish)

## RADIO TUNING SYSTEMS

SAA1056 PLL frequency synthesizer
SAA $1058 \quad 125 \mathrm{MHz}$ amplifier and divider-by-32/33
SAA 1060 LED display/interface circuit
SAA1062 LCD display/interface circuit

## FREQUENCY MEASUREMENT AND DISPLAY SYSTEM

SAA 1058
125 MHz amplifier and divider-by-32/33
SAA1070 display interface and frequency counter

## NUMERICAL INDEX

| SAA 1056 | PLL frequency synthesizer |
| :---: | :---: |
| SAA1058 | 125 MHz amplifier and divider-by-32/33 |
| SAA 1060 | LED display/interface circuit |
| SAA 1062 | LCD display/interface circuit |
| SAA 1070 | display interface and frequency counter |
| SAA5000 | remote control transmitter encoder |
| SAA5010 | remote control receiver decoder |
| SAA5012A | remote control receiver decoder |
| SAA5020 | Teletext timing chain circuit |
| SAA5030 | Teletext video processor |
| SAA5040 | Teletext acquisition and control circuit |
| SAA5041 | Teletext asquisition and control circuit |
| SAA5043 | Teletext acquisition and control circuit |
| SAA5050 | Teletext character generator (English) |
| SAA5051 | Teletext character generator (German) |
| SAA5052 | Teletext character generator (Swedish) |
| SAB1009B | wide-band limiting amplifier |
| SAB1016 | control circuit for on-screen display of station and/or channel number |
| SAB1046 | 1 GHz divider-by-256 |
| SAB2015 | control and station memory circuit |
| SAB2021 | instruction encoder |
| SAB2022 | fine detuning circuit |
| SAB2024 | frequency control circuit |
| SAB2034 | frequency control circuit for Italian TV channels |
| SAB3011 | remote transmitter |
| SAB30: ${ }^{\text {? }}$ | receiver and analogue memory (for TV) |
| SAB3012A | receiver and analogue memory (for Radio); see SAB3012 data |
| SAB3013 | 6 -function analogue memory; microcomputer controlled |
| SAB3017 | IBUS sub-system interface |
| SAB3017A | standard version; see SAB3017 data |
| SAB3022 | receiver and analogue memory |
| SAB3022B | standard version; see SAB3022 data |
| SAB3024 | computer interface for tuning systems |
| SAB3032 | receiver and analogue memory |
| SAB3034 | analogue and tuning circuit |
| SAB3042 | infrared decoder; microcomputer compatible |
| SAF1032P | receiver/decoder for infrared operation ${ }^{\text {- }}$ |
| SAF1039P | remote transmitter for infrared operation |
| TDB1033 | preamplifier for ultrasonic/infrared remote control transmission |

GENERAL

Rating systems
Handling MOS devices

$$
k
$$

## RATING SYSTEMS

The rating systems described are those recommended by the International Electrotechnical Commission (IEC) in its Publication 134.

## DEFINITIONS OF TERMS USED

Electronic device. An electronic tube or valve, transistor or other semiconductor device.
Note
This definition excludes inductors, capacitors, resistors and similar components.

Characteristic. A characteristic is an inherent and measurable property of a device. Such a property may be electrical, mechanical, thermal, hydraulic, electro-magnetic, or nuclear, and can be expressed as a value for stated or recognized conditions. A characteristic may also be a set of related values, usually shown in graphical form.

Bogey electronic device. An electronic device whose characteristics have the published nominal values for the type. A bogey electronic device for any particular application can be obtained by considering only those characteristics which are directly related to the application.

Rating. A value which establishes either a limiting capability or a limiting condition for an electronic device. It is determined for specified values of environment and operation, and may be stated in any suitable terms.

## Note

Limiting conditions may be either maxima or minima.

Rating system. The set of principles upon which ratings are established and which determine their interpretation.

Note
The rating system indicates the division of responsibility between the device manufacturer and the circuit designer, with the object of ensuring that the working conditions do not exceed the ratings.

## ABSOLUTE MAXIMUM RATING SYSTEM

Absolute maximum ratings are limiting values of operating and environmental conditions applicable to any electronic device of a specified type as defined by its published data, which should not be exceeded under the worst probable conditions.

These values are chosen by the device manufacturer to provide acceptable serviceability of the device, taking no responsibility for equipment variations, environmental variations, and the effects of changes in operating conditions due to variations in the characteristics of the device under consideration and of all other electronic devices in the equipment.
The equipment manufacturer should design so that, initially and throughout life, no absolute maximum value for the intended service is exceeded with any device under the worst probable operating conditions with respect to supply voltage variation, equipment component variation, equipment control adjustment, load variations, signal variation, environmental conditions, and variations in characteristics of the device under consideration and of all other electronic devices in the equipment.

## DESIGN MAXIMUM RATING SYSTEM

Design maximum ratings are limiting values of operating and environmental conditions applicable to a bogey electronic device of a specified type as defined by its published data, and should not be exceeded under the worst probable conditions.
These values are chosen by the device manufacturer to provide acceptable serviceability of the device, taking responsibility for the effects of changes in operating conditions due to variations in the characteristics of the electronic device under consideration.

The equipment manufacturer should design so that, initially and throughout life, no design maximum value for the intended service is exceeded with a bogey device under the worst probable operating conditions with respect to supply voltage variation, equipment component variation, variation in characteristics of all other devices in the equipment, equipment control adjustment, load variation, signal variation and environmental conditions.

## DESIGN CENTRE RATING SYSTEM

Design centre ratings are limiting values of operating and environmental conditions applicable to a bogey electronic device of a specified type as defined by its published data, and should not be exceeded under normal conditions.
These values are chosen by the device manufacturer to provide acceptable serviceability of the device in average applications, taking responsibility for normal changes in operating conditions due to rated supply voltage variation, equipment component variation, equipment control adjustment, load variation, signal variation, environmental conditions, and variations in the characteristics of all electronic devices.

The equipment manufacturer should design so that, initially, no design centre value for the intended service is exceeded with a bogey electronic device in equipment operating at the stated normal supply voltage.

## HANDLING MOS DEVICES

Though all our MOS integrated circuits incorporate protection against electrostatic discharges, they can nevertheless be damaged by accidental over-voltages. In storing and handling them, the following precautions are recommended.

## Caution

Testing or handling and mounting call for special attention to personal safety. Personnel handling MOS devices should normally be connected to ground via a resistor.

## Storage and transport

Store and transport the circuits in their original packing. Alternatively, use may be made of a conductive material or special IC carrier that either short-circuits all leads or insulates them from external contact.

## Testing or handling

Work on a conductive surface (e.g. metal table top) when testing the circuits or transferring them from one carrier to another. Electrically connect the person doing the testing or handling to the conductive surface, for example by a metal bracelet and a conductive cord or chain. Connect all testing and handling equipment to the same surface.
Signals should not be applied to the inputs while the device power supply is off. All unused input leads should be connected to either the supply voltage or ground.

## Mounting

Mount MOS integrated circuits on printed circuit boards after all other components have been mounted. Take care that the circuits themselves, metal parts of the board, mounting tools, and the person doing the mounting are kept at the same electric (ground) potential. If it is impossible to ground the printedcircuit board the person mounting the circuits should touch the board before bringing MOS circuits into contact with it.

## Soldering

Soldering iron tips, including those of low-voltage irons, or soldering baths should also be kept at the same potential as the MOS circuits and the board.

## Static charges

Dress personnel in clothing of non-electrostatic material (no wool, silk or synthetic fibres). After the MOS circuits have been mounted on the board proper handling precautions should still be observed. Until the sub-assemblies are inserted into a complete system in which the proper voltages are supplied, the board is no more than an extension of the leads of the devices mounted on the board. To prevent static charges from being transmitted through the board wiring to the device it is recommended that conductive clips or conductive tape be put on the circuit board terminals.

## Transient voltages

To prevent permanent damage due to transient voltages, do not insert or remove MOS devices, or printed-circuit boards with MOS devices, from test sockets or systems with power on.

## Voltage surges

Beware of voltage surges due to switching electrical equipment on or off, relays and d.c. lines.

## 14-LEAD DUAL IN-LINE; PLASTIC (SOT-27S, T, V)



top view

## Dimensions in $\mathbf{m m}$

Positional accuracy.
(M) Maximum Material Condition.
(1) Centre-lines of all leads are within $\pm 0,127 \mathrm{~mm}$ of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by $\pm 0,254 \mathrm{~mm}$.
(2) Lead spacing tolerances apply from seating plane to the line indicated.
(3) Index may be horizontal as shown, or vertical.

## SOLDERING

## 1. By hand

Apply the soldering iron below the seating plane (or not more than 2 mm above it). If its temperature is below $300^{\circ} \mathrm{C}$ it must not be in contact for more than 10 seconds; if between $300^{\circ} \mathrm{C}$ and $400^{\circ} \mathrm{C}$, for not more than 5 seconds.

## 2. By dip or wave

The maximum permissible temperature of the solder is $260^{\circ} \mathrm{C}$; this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.
The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified storage maximum. If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

## 3. Repairing soldered joints

The same precautions and limits apply as in (1) above.

## 16-LEAD DUAL IN-LINE; PLASTIC (SOT-38)



Dimensions in mm
(2) Lead spacing tolerances apply from seating plane to the line indicated.

## SOLDERING

## 1. By hand

Apply the soldering iron below the seating plane (or not more than 2 mm above it).
If its temperature is below $300^{\circ} \mathrm{C}$ it must not be in contact for more than 10 seconds; if between $300^{\circ} \mathrm{C}$ and $400^{\circ} \mathrm{C}$, for not more than 5 seconds.

## 2. By dip or wave

The maximum permissible temperature of the solder is $260^{\circ} \mathrm{C}$; this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.
The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified storage maximum. If the printed-circuit board has been pre-heated, forced cooling may be hecessary immediately after soldering to keep the temperature within the permissible limit.

## 3. Repairing soldered joints

The same precautions and limits apply as in (1) above.

## 16-LEAD DUAL IN-LINE; PLASTIC (SOT-38Z)



top view

## Dimensions in mm

Positional accuracy.
(M) Maximum Material Condition.
(1) Centre-lines of all leads are within $\pm 0,127 \mathrm{~mm}$ of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by $\pm 0,254 \mathrm{~mm}$.
(2) Lead spacing tolerances apply from seating plane to the line indicated.

## SOLDERING

## 1. By hand

Apply the soldering iron below the seating plane (or not more than 2 mm above it).
If its temperature is below $300^{\circ} \mathrm{C}$ it must not be in contact for more than 10 seconds; if between $300^{\circ} \mathrm{C}$ and $400^{\circ} \mathrm{C}$, for not more than 5 seconds.

## 2. By dip or wave

The maximum permissible temperature of the solder is $260^{\circ} \mathrm{C}$; this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.
The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified storage maximum. If the printed-circuit board has been pre-heated; forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

## 3. Repairing soldered joints

The same precautions and limits apply as in (1) above.

## 18-LEAD DUAL IN-LINE; PLASTIC (SOT-102A)



side view
$\dagger$ Positional accuracy.
(II) Maximum Material Condition.
(1) Centre-lines of all leads are within $\pm 0,127 \mathrm{~mm}$ of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by $\pm 0,254 \mathrm{~mm}$.
(2) Lead spacing tolerances apply from seating plane to the line indicated.
(3) Index may be horizontal as shown, or vertical.

## Dimensions in mm

## SOLDERING

See page 1 of this chapter (SOT-27S, T, V)

## 24-LEAD DUAL IN-LINE; PLASTIC (SOT-101A)


© Positional accuracy.
(M) Maximum Material Condition.
side view (1) Centre-lines of all leads are within $\pm 0,127 \mathrm{~mm}$ of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by $\pm 0,254 \mathrm{~mm}$.
(2) Lead spacing tolerances apply from seating plane to the line indicated.
(3) Index may be horizontal as shown, or vertical.

## PACKAGE OUTLINES

## 28-LEAD DUAL IN-LINE; PLASTIC (SOT-117)





Dimensions in mm
$\oplus$ Positional accuracy.
(M) Maximum Material Condition.
(1) Centre-lines of all leads are within $\pm 0,127 \mathrm{~mm}$ of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by $\pm 0,254 \mathrm{~mm}$.
(2) Lead spacing tolerances apply from seating plane to the line indicated.
(3) Index may be horizontal as shown, or vertical.

## SOLDERING

See page 1 of this chapter (SOT-27S, $T, V$ )

INTRODUCTION TO DIGITAL SYSTEMS

# TUNING AND CONTROL SYSTEMS FOR RADIO AND TV RECEIVERS, TEXT DECODERS AND TV GAMES 

## FOREWORD

TV and radio receivers have conventionally used analogue tuning and control systems. However, the development of LSI technology has now progressed to the state where these functions can be economically performed by mass-produced digital LSI circuits. Bulky and unreliable multi-way switches and potentiometers can be replaced by simple single-pole switches. Moreover, the digital circuitry allows the use of remote control systems, again developed using LSI techniques.
New functions for the TV receiver, such as Teletext and video games, can easily be accommodated using digital control techniques. This handbook describes a complete range of LSI circuits designed to perform all tuning, control and remote control functions required for TV and radio receivers. The processes used to fabricate these ICs vary according to the function, for example, ECL for high-frequency circuits, LOCMOS for low-power circuits, etc. However, all circuits are produced by basically simple processes, providing good yield and reliability.

## Available systems

- Remote control systems: three different remote control systems are available which cope with different market or system requirements.
- DICS (Digital Channel Select) system (also referred to as the TRD system): the well-known system. in volume production; closed loop digital tuning, based on the FLL (frequency locked loop) principle; including remote control and display features.
- VTS (Video Tuning System): the next generation system for microcomputer based closed loop tuning systems (FLL principle); a full range of microcomputer peripherals.
- Teletext and Viewdata systems: the new digital text communication systems with on-screen text display.
- RTS (Radio Tuning System): digital tuning, control and display system for radio receivers, with or without remote control.
- Digital Frequency Counter system: frequency measurement and display system for radio receivers.

The systems are designed so that they can be operated independently or built into a single system. Their compatible design philosophy means that basic systems can easily be expanded when design requirements are changed. Moreover, the TV and radio systems can be operated independently via a single remote control unit, while sub-systems such as TV games, slide and film projectors and recorders can be operated via the TV or radio equipment. Figure 1 shows a typical system approach, controlling TV, radio etc. from a single transmitter unit.


Fig. 1 Control of a radio and ap TV reception system with dependent sub-systems by means of remote control.

## SURVEY OF REMOTE CONTROL SYSTEMS

Three different remote control systems are offered to suit the different requirements.

- SAF1032; SAF 1039: the simple and cheap remote control system with 3 analogue functions and 32 commands.
- SAA5000; SAA5010 family: 32 commands and 4 analogue functions, specially designed for optimum co-operation with touch control ICs and the Teletext decoder circuits.
- SAB3011; SAB3012 family: the most sophisticated system with $2 \times 64$ commands for radio and TV applications; to this family belong the SAB3022, SAB3032 and SAB3042.


## SURVEY OF THE DICS system (TRD)

This is a remote control and digital tuning system intended primarily for use in TV receivers; provision has been made, however, for using the remote control with radio receivers and other sub-systems. The system incorporates a memory for station storage and analogue settings.

## Control system

The control system comprises:

- SAB3011 remote transmitter;
- SAB3012, SAB3022 or SAB3032 receiver and analogue memory circuits;
- TDB1033 signal amplifier;
- SAB2021 command encoder (local use);
- SAB3017 serial to parallel command translator.


## Tuning system

- SAB2024 frequency comparator and ROM;
- SAB2015 control circuit and RAM (station storage);
- SAB1009B + SAB1046 input amplifier and frequency divider (prescaler).

This combination will be superseded by the SAB1018 one chip prescaler;

- SAB2022 analogue memory for fine de-tuning.


## Display system

- SAB1016 control circuit for on-screen display of station and/or channel number.

Features of the DICS system are:

## Tuning

- Highly accurate tuning allows optimum reception of Teletext;
- AFC compensates for drift in frequency converters, VCRs or TV games;
- Fully automatic direct digital selection and tuning of all current and future TV channels in the VHF and UHF range, including those outside the standard tuning range;
- Stable closed-loop tuning system with an error of less than 10 kHz ;
- Simple storage of preferred-station frequencies;
- Fine de-tuning of stored station according to personal preference;
- Non-volatile station storage;
- Fast search tuning;
- Search tuning will also locate stations outside the normal channel pattern.


## Control

- Large command set of 2 groups of 64 commands allows operation of two receiver systems from one transmitter, e.g. TV and radio;
- 8 sub-systems selectable per command group, leaving 56 commands for each sub-system (Teletext, Viewdata, TV games etc.);
- Transmitter modulation method provides reliable error-free reception of commands;
- 31 local commands directly available, expandable up to 64.


## Display

- Transmitter identified by display of channel and station numbers by on-screen display;
- On-screen display uses character rounding and background blanking.


## Brief functional description

Flgure 2 shows the layout of a typical DICS system. The SAB3011 remote transmitter generates a serial command code when a command key is depressed. The code is transmitted using infrared or ultrasonic radiation, using a modulation technique that eliminates the effects of background or interference radiation.
The receiver and analogue memory (REAM) demodulates the serial command word and waits until two identical, consecutive commands have been received before passing the command to the rest of the system, via the IBUS. Analogue function commands are obeyed inside the REAM to provide the required analogue outputs.


Fig. 2 Layout of a typical DICS system.
The digital tuning section comprises the channel selector, an input amplifier and frequency divider, and a frequency comparator with ROM. The ROM is used to store all the standard CCIR-allocated TV carrier frequencies. The output of the frequency comparator drives the AFC circuit to lock the tuner to the desired frequency. After reception of a tuning command, the ROM is addressed by the required channel number (from the SAB2015) to load the control loop with the frequency information for the required station. This information is also used to provide station and channel numbers for display purposes. These numbers can be presented as an on-screen display using the SAB1016.
The fine de-tuning circuit, SAB2022, delivers an offset voltage for the IF/AFC module. The de-tuning voltage can be set to one of 32 levels for each of the 16 stored stations.

The SAB2021 can be used to generate the serial IBUS commands from a local keyboard matrix.
Figure 3 shows the SAB2021 in an application requiring local control only.


Fig. 3 Circuit SAB2021 providing local command inputs.

## SURVEY OF THE VTS SYSTEM (Video Tuning System)

The VTS system is the successor of the DICS concept, using the same tuning principles and remote control transmitter SAB3011, but is based on microcomputer control rather than on dedicated circuits, to guarantee optimum design flexibility. It is possible to realize very economic concepts by using a simple microcomputer such as the 8021 . If more features are required, more sophisticated systems can be designed by using the 8048 or even the 8049 microcomputers.
An attractive feature of our concepts is, that the tuning part of these different systems is the same. The following circuits can be used:

## Control

SAB3011 remote transmitter for 128 commands.
SAB3042 remote control decoder for 128 commands with an asynchronous bus to the microcomputer; an IBUS to videotex circuits, e.g. Teletext and Viewdata. Inputs for local keyboard ( 31 mask-programmable commands possible).
TDB1033 signal amplifier.

## Tuning system

SAB3024 computer interface for tuning systems; this is a microcomputer peripheral for tuning. SAB3034 analogue and tuning circuit; a microcomputer peripheral for tuning and 6 analogue functions.
SAB3013 computer controlled analogue memory providing 6 analogue functions.

## Display

SAB3016 (in development) for microcomputer controlled on-screen display.
SAA1060 control and drive circuit for LED display of station and channel numbers.
SAA1061 control and drive circuit for LED display of station and channel numbers.

## Typical applications

## The basic VTS

Figure 4 shows a simple low-cost VTS which is based on an 8021 microcomputer and is suitable for incorporation in the more basic type of television receivers which are often without a.f.c. circuits. The basic system performs the following functions:

- Direct access to all CCIR channels by entering two digits on the local keyboard.
- Stepping sequentially through the channels in one or both directions.
- Search tuning in one or both directions.
- LED display of channel number.
- No a.f.c. required.

The basic system can be extended as follows:

- Remote control can be added by connecting the TDB1033 amplifier directly to the microcomputer, and using the infrared transmitter SAB3011.
- The computer-controlled analogue memory SAB3013 can be added to provide fine detuning, control of five analogue functions (e.g. volume, brightness, contrast, saturation and tone), muting and setting of all the analogue levels to mid-value at switch-on. If the receiver has a.f.c. it is possible to reduce the cost of the system by using the SAB3034, which performs the dual functions of tuning and analogue control, instead of the SAB3024 and SAB3013.
- A non-volatile memory (MNOS or CMOS with battery back-up) can be added to provide preset station facilities and set the analogue levels to user-selected values at switch-on.


Fig. 4 A basic VTS system with extension for station memory, analogue function control and remote control.

## A VTS for middle-class receivers

Figure 5 shows a more complex remotely-controlled VTS which is based on an 8048 microcomputer and is intended for incorporation in middle class television receivers. The system performs the following functions:

- Direct access to all CCIR channels.
- 20 or more preset stations (dependent on memory capacity).
- Stepping sequentially through the channels in one or both directions.
- Search tuning in one or both directions.
- Selection of channels and stations by decimal key entry.
- Local and remote control.
- Fine detuning with storage of detuning information.
- Control of five other analogue functions with muting.
- Setting of analogue levels to user-selected values at switch-on.
- On-screen display of station and channel number.

The system can be extended as follows:

- Addition of SAB3042 simplifies the task of the microcomputer and allows straightforward interfacing with videotex circuits (e.g. Teletext and Viewdata).
- The LED display interface SAA1061 can be used instead of, or in addition to, the on-screen display IC SAB3016.
- The frequency' and analogue function controller SAB3034 can be replaced with the frequency controller SAB3024 and the analogue function controller SAB3013. The system could then be used in television receivers without a.f.c.


Fig. 5 A VTS system for middle class receivers.

## A fully comprehensive VTS

- Figure 6 shows a fully comprehensive VTS which is based on an 8049 microcomputer and is intended for incorporation in top-cłass television receivers. The system incorporates all the facilities provided by the system shown in Fig. 5 with the following additions:
- A timer/clock circuit.
- On-screen display of station/channel number or time of day.
- LED display of station/channel number or time of day.
- If control of videotex circuits is not required, an integrated circuit for character and graphic displays could be added. A video display IC for this purpose is being developed.


Fig. 6 A fully comprehensive VTS system.

## TELETEXT AND VIEWDATA

## Teletext

Teletext is a system whereby additional information is broadcast within the composite TV signal to provide information display upon the TV screen. With the necessary decoding circuits in the receiver, 'pages' of text can be displayed in place of, or superimposed upon, the transmitted picture.
Teletext information is transmitted during the vertical flyback blanking period of the TV signal. The Teletext decoding circuits process and store this information until the complete required page is available, when it is displayed on the screen. Existing services divide the information into magazines, each containing up to 100 pages. A page consists of 24 rows of 40 alphanumeric characters.
The Teletext decoder can be operated by the remote control system SAB3011 and SAB3012. An alternative remote control system, the SAA5000 and SAA5010, has been designed for the British market and provides optimum compatibility with Teletext and Viewdata decoders.

## Features of the Teletext decoder

- Simple design using four LSI circuits;
- Simple operation by remote control;
- Can easily be extended to a Viewdata decoder;
- Crystal-controlled synchronization;
- Double height facility to double the character height and display half of a page;
- Character rounding improves readability;
- Messages can be superimposed on TV programme;
- Last page received can be displayed after transmitter shut-down;
- Preset timed operation possible.


## Teletext transmission

Part of the vertical flyback time (return from lower right to upper left of the screen) is available for the transmission of Teletext. This corresponds to about 16 horizontal line periods. Figure 7 shows the timing of the Teletext data during the vertical blanking period. In this instance, Teletext information is transmitted during lines 17 and 18 for the first half-frame and during lines 330 and 331 for the second half-frame.
Teletext characters are transmitted in ASCII code (7-bit) with one parity bit to allow error detection in the receiver. The 7 -bit code allows the use of up to 128 symbols and control codes. Hamming code is used while transmitting line addressing information so that errors in this can be corrected.


Fig. 7 Teletext data lines in the vertical blanking period.

## Teletext decoder components

A range of LSI circuits has been developed to allow simple construction of a Teletext decoder. These dedicated LSI circuits perform the task of timing, video processing, control-and-data-acquisition, and character generation. The requirements of different markets have led to the development of alternative versions of the control-and-acquisition and character generator circuits. The page information store is comprised of standard RAM circuits.
Teletext decoder ICs:

- SAA5020 timing chain, providing the system timing;
- SAA5030 video input processor;
- SAA5040 (Britain)
- SAA5041 (Continent)

Teletext control-and-acquisition circuit;

- SAA5043 (Australia)
- SAA5050 (English)
- SAA5051 (German)
- SAA5052 (Swedish)
character generator.

The system also requires a static RAM of at least $1 \mathrm{~K} \times 7$-bit capacity.
Figure 8 shows a block diagram of the Teletext decoder and VTS system, with connections to a Viewdata system shown in broken lines. The text information is supplied to the receiver circuitry as conventional $\mathrm{R}, \mathrm{G}$ and B signals together with blanking and synchronizing information.


## Viewdata

Viewdata is an interactive data communication system, providing a two-way exchange of information. The information transfer takes place via a conventional telephone line and the information is displayed upon the TV screen. The conversational nature of the system means that it is not necessary to transfer all the available information, but only that requested. This means that vastly more pages can be made available and the capture time for any page can be reduced. The system does not depend upon the availability of a transmitted signal.
Figure 9 shows the schematic diagram of a Viewdata system. The video data is coded in the same manner as for Teletext, but is transmitted over the public telephone network. This results in low data transfer rates due to the limited bandwidth of the telephone system. Typical data rates are:
source to subscriber: 1200 baud;
subscriber to source: 75 baud.
Transmission of a complete page from source to subscriber takes about 8 s .


Fig. 9 The viewdata system.
The high storage capacity of Viewdata computer (typically $10^{8}$ pages) means that the system can provide information on a vast range of subjects. Examples of this are: telephone directories; train, bus and airline time-tables; market quotations/prices; theatre, cinema and TV programmes etc. Furthermore, the system can be developed to provide communication between subscribers, replacing postal letters.

## RADIO TUNING SYSTEM

- Crystal-controlled phase-locked-loop tuning system for high stability;
- LSI circuits designed for direct drive of displays and coupling to microcomputers;
- Connections to the SAA1056 and SAA1060 are minimized due to the controlled data format;
- Simple passive coupling to the tuner oscillator due to highly sensitive input of the SAA1058;
- Programmable reference frequency;
- Low radiation from the display driver due to the duplex operation mode;
- Few peripheral components are required.

Figure 10 shows a basic radio tuning system for $A M$ and FM receivers. A microcomputer is used to provide a flexible interface between the user controls and the tuning and display sections.


Fig. 10 A simple microcomputer-controlled radio tuning system.

## Tuning section

- Tuner module;
- SAA1058 input preamplifier and divider;
- SAA1056 synthesizer module;
- Amplifier and loop-filter for the tuning voltage.

A phase-locked-loop is employed to maintain stable, accurate tuning. The oscillator output of the tuner is amplified and processed to become a square-wave which is passed to a frequency divider circuit with a programmable dividing factor. The output of the frequency divider is compared with a crystalcontrolled reference frequency. The output of the comparator is amplified and filtered to be used as the tuner control voltage, providing a closed-loop control system. The user controls the system by keying-in a channel number or broadcast frequency, which is converted into the appropriate dividing factor by the microcomputer.
Additional features can easily be added to the system, such as search tuning, manual tuning and station memory.

## Display section

The display section is driven from the serial data bus, its function being to display data such as frequency, channel number, station number, waveband etc. However, the design of the serial to parallel decoders allows control as well as display of general system functions and messages, such as:

- Volume, balance, bass or treble settings;
- Filter or mono/stereo switch positions;
- Unit status, such as cassette rewinding, recording or end-of-record.

Two special serial to parallel decoder ICs are available to drive LED or LCD displays from the serial data bus:

- SAA 1060 16-bit serial to parallel decoder for $41 / 2$ digit drive in duplex mode;
- SAA1062 17 or 20 -bit serial to parallel decoder for 17 or 20 segment drive.


## Controls

The tuning system can be either locally or remotely controlled, or both. If the SAB3011 remote control system is used, the SAB3042 infrared decoder can be used instead of a REAM to provide a microcom-puter-compatible output. A complete set of local controls can then be provided by an extra SAB3011. Figure 11 shows the radio tuning system with local and remote control and display facilities for various system functions.



## FREQUENCY MEASUREMENT AND DISPLAY SYSTEM

This system has been specifically designed to measure the frequency to which an a.m./f.m. radio is tuned and to provide a digital LED display of either the tuned frequency or the associated v.h.f. channel number.
The system is based on two ICs and can be used with v.h.f. (f.m.), short-wave, medium-wave and longwave and can be programmed to compensate for a wide range of i.f. frequencies.

The following features are provided:

- Mains zero-crossing switching to reduce interference.
- Multiple sampling to stabilize display during short-term local oscillator drift.
- Requires only a single 8 V a.c. supply.
- Suitable for use with a wide range of i.f.:
for a.m. 449 kHz to 472 kHz ; for f.m. $10,6 \mathrm{MHz}$ to $10,775 \mathrm{MHz}$.
- Compact circuitry with few peripheral components.
- Facilities for 'freezing', testing and blanking the display.
- Flicker suppression.
- High input sensitivity allows direct drive from radio local oscillators.

The principle of the frequency measuring and display system is illustrated by the block diagram in Fig. 12. The main components of the system are an integrated programmable prescaler (SAA 1058), an integrated display interface and frequency counter (SAA1070), a 4 MHz quartz crystal and a 4½-digit seven-segment LED display.


Fig. 12 Block diagram of a digital frequency indicator.

DEVICE DATA

## PLL FREQUENCY SYNTHESIZER



The integrated circuit SAA1056 together with a suitable prescaler (e.g. SAA1058) and a loop filter forms a complete PLL frequency synthesizer for AM/FM radio tuning systems.

## Features

- Bus control for the selection of 16 -bit words.
- 17-bit latch, for data storage.
- Control lines TTL compatible by means of level shifters.
- Decoupled oscillator frequency output (system clock for other ICs).
- Choice of 4 reference frequencies.


## QUICK REFERENCE DATA

| Supply voltage ranges | $\mathrm{V}_{\mathrm{DD}}$ | 8 to 10 V |
| :--- | :---: | ---: |
|  | $\mathrm{~V}_{\mathrm{DDI}}$ | 4,5 to $5,5 \mathrm{~V}$ |
| Operating ambient temperature range | $\mathrm{T}_{\mathrm{amb}}$ | -20 to $+80{ }^{\circ} \mathrm{C}$ |
| Input frequency | $\mathrm{f}_{\mathrm{l}}$ | $>$ |

## PACKAGE OUTLINE

## GENERAL DESCRIPTION

The integrated circuit SAA1056, together with a suitable prescaler (32/33) and loop-filter, forms a complete synthesizer function for AM/FM radio tuning systems.
The circuit comprises the following blocks:
a. A dividing circuit formed by a 5 -bit binary Swallow counter with and a 10-bit binary programmable divider.
b. A frequency/phase detector which, via an external loop-filter, generates the control voltage for the voltage-controlled oscillator (VCO). The detector also gives a lock indication.
c. A 13-bit binary reference frequency divider. This divider delivers the reference frequency to the frequency/phase detector.
d. The decoder delivers the dividing number for the reference divider. Depending on the logic states of the 2 inputs (REF1 and REF2), four different dividing ratios ( $160,400,800$ and 8000 ) for the reference frequencies can be fed to the frequency/phase detector.
e. A reference frequency oscillator. Together with a 4 MHz crystal a stable frequency is generated, from which the reference frequencies are derived. The 4 MHz signal is also available at a decoupled output as a system clock for other ICs.
f. A 17 -bit latch to store the data for the dividing number of the programmable divider (block a) and 2 bits for reference frequency choice.
g. A 17-bit shift register to receive the serial data for the latch.
h. A bus control to avoid improper data to be handled by the system.
i. Level shifters for the control inputs DATA, DLEN, CLB and REFE so no external interface is necessary between the SAA1056 on 9 V and the other ICs on 5 V .

## OPERATION DESCRIPTION

## Data inputs (DLEN and DATA)

The SAA1056 accepts the serial 17-bit data word synchronized with the clock burst (CLB), are offered at the data input DATA. However, a command is accepted only when the data line enable input DLEN is HIGH at the same time.


Fig. 2. Pulse diagram of the 17-bit data word.

Each data word must start with a leading zero. The SAA1056 checks the data word for the correct length ( 17 bits) including leading zero. The data word contains 15 bits as a binary coded ratio for the programmable divider. The first 10 bits program the 10 -bit programmable divider and the next 5 bits program the Swallow counter (see Fig. 3). The 16th bit (REF1) determines the ratio of the reference divider in conjunction with the logic signal at input REFE.


Fig. 3 Organization of a data word.

## Setting the reference divider (input REFE and control-bit REF1)

The reference divider can be set to four different ratios, using the two signals REF2 and REF1:

| control bit <br> REF1 | input <br> REFE | dividing ratio <br> Nref | reference frequency <br> at $f_{\text {osc }}=4 \mathrm{MHz}$; fref |
| :---: | :---: | :---: | :---: |
| 1 | 1 | 160 | 25 kHz |
| 1 | 0 | 400 | 10 kHz |
| 0 | 1 | 800 | 5 kHz |
| 0 | 0 | 8000 | $0,5 \mathrm{kHz}$ |

## Input frequency divider (FIN)

The input frequency is applied to input FIN for further processing in the circuit. It is divided in the Swallow counter and the 10 -bit programmable divider corresponding to the received data word. The dividing number of the dividing circuit is given by the following equation:
$N=N_{S}+P \times N_{P} \quad$ with: $\quad N_{P} \geqslant N_{S} ; 0 \leqslant N_{S} \leqslant 31$
in which:
$N=$ dividing number of total divider
$N_{S}=$ value for the Swallow counter
$P=$ lowest dividing number of prescaler
$N_{P}=$ dividing number of the 10-bit programmable divider.

## OPERATION DESCRIPTION (continued)

In combination with the $32 / 33$ divider (PRECO - SAA1058), the minimum and maximum dividing number can be calculated:

$$
\begin{aligned}
& N_{\min }=0+32 \times 31=992 \\
& N_{\max }=31+32 \times 1023=32767
\end{aligned}
$$

In combination with a standard 10/11 divider, the minimum and maximum dividing numbers are:

$$
\begin{aligned}
& N_{\min }=0+9 \times 10=90 \\
& N_{\max }=31+10 \times 1023=10261
\end{aligned}
$$

## Count mode output for prescaler (CMOD)

Depending on the received data word, the 5 -bit Swallow counter generates a signal for setting the prescaler.
$0=$ divide by low dividing number
1 = divide by high dividing number.
The signal appears about 150 ns after the input pulse FIN (see Fig. 4).


Fig. 4 Timing of the CMOD signal.

Phase detector (frequency up/down) and lock detector outputs (FDN, FU, LOC)
The frequency/phase detector outputs FDN and FU generate a control voltage via an external loop for the voltage-controlled oscillator (VCO).

FDN: phase detector output, frequency down
$0=$ active
$1=$ inactive
FU: phase detector output, frequency up
$0=$ inactive
1 = active
Output LOC generates an extra signal if the loop is locked.
$0=$ loop unlocked
1 = loop locked.


Fig. 5 Pinning diagram.

## PINNING

$16 V_{\text {DD }}$ positive supply
$8 \mathrm{~V}_{\mathrm{SS}}$ negative supply ( 0 V )

## Inputs

1 VDDI supply voltage for the level shifters
13 FIN input frequency; maximum 4 MHz
6 DATA data input for dividing numbers
2 CLB clock burst for data transmission
5 DLEN data line enable for data transmission
3 REFE reference frequency selection
11 QRZ quartz crystal input ( 4 MHz )

## Outputs

4 CMOD count mode output for prescaler
12 LOC lock detector output
10 FDN phase detector output; frequency down
14 FU phase detector output; frequency up
7 CLO system clock for other ICs ( 4 MHz )
9 OSC quartz crystal oscillator output

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134;

Supply voltage range
Input voltage range
Input current
Output current
Current from $V_{D D I}$ to $V_{D D}\left(V_{D D I}<V_{D D}\right)$
Power dissipation per output
Total power dissipation per package
Operating ambient temperature range
Storage temperature range
$V_{D D}$

1
$\mathrm{P}_{\mathrm{Q}}$
$P_{\text {tot }}$
Tamb
$\mathrm{T}_{\mathrm{stg}}$
$V_{1} \quad-0,3$ to $+V_{D D} V$
$\pm 11 \quad \max \quad 10 \mathrm{~mA}$
$\pm 0$ max. 10 mA
$-0,3$ to +11 V
max. $\quad 10 \mathrm{~mA}$
max. $\quad 100 \mathrm{~mW}$
max. $\quad 300 \mathrm{~mW}$
-20 to $+80^{\circ} \mathrm{C}$
-55 to $+150{ }^{\circ} \mathrm{C}$

## CHARACTERISTICS

$\mathrm{V}_{\mathrm{SS}}=0 ; \mathrm{T}_{\mathrm{amb}}=-20$ to $+80^{\circ} \mathrm{C}$; unless otherwise specified

|  | $\mathrm{V}_{\mathrm{DDD}}$ | symbol | min. typ. max. | conditions |
| :---: | :---: | :---: | :---: | :---: |
| Supply voltages | - | $V_{D D}$ <br> $V_{D D I}$ | $\begin{array}{rrrr}8 & 9 & 10 & \mathrm{~V} \\ 4,5 & 5 & 5,5 & \mathrm{~V}\end{array}$ |  |
| Quiescent current | 10 | IDD | - $\quad 100 \mu \mathrm{~A}$ | $\left\{\begin{array}{l} l_{Q}=0 ; V_{I}=V_{D D} \\ \text { or } V_{D D I} \text { or } V_{S S} \end{array}\right.$ |
| Inputs without level shifters; FIN, QRZ, TEST input voltage LOW input voltage HIGH | $\begin{array}{\|l\|} 8 \text { to } 10 \\ 8 \text { to } 10 \end{array}$ | $V_{\text {IL }}$ $V_{\text {IH }}$ | $\begin{array}{r} 0-0,3 V_{D D} V \\ 0,7 V_{D D}-V_{D D} V \end{array}$ |  |
| input current HIGH input current LOW | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ |  | - 11 <br> $-\quad 1$ | $V_{1}=10 \mathrm{~V}$ $V_{1}=0$ |
| input frequency | 8 to 10 | $f_{1}$ | $4-\quad-\mathrm{MHz}$ |  |
| duty factor | 8 to 10 | $\delta$ | $45-55 \%$ |  |
| rise/fall time | 8 to 10 | ${ }_{t r}, \mathrm{t}_{\mathrm{f}}$ | - 50 ns |  |
| Inputs with level shifters DATA, CLB, DLEN, REFE at $\mathrm{V}_{\mathrm{DDI}}=4,5$ to $5,5 \mathrm{~V}$ |  |  |  |  |
| input voltage LOW input voltage HIGH | $\left\lvert\, \begin{aligned} & 8 \text { to } 10 \\ & 8 \text { to } 10 \end{aligned}\right.$ | $V_{\text {IL }}$ $V_{\text {IH }}$ | $\begin{array}{r} 0-0,2 V_{D D} V \\ 0,8 V_{D D I}-\quad V_{D D I} V \end{array}$ |  |
| input current HIGH input current LOW | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ | $I_{-I_{I L}}$ | $-\quad-\quad 1 \quad \mu \mathrm{~A}$ | $\begin{aligned} & V_{1}=10 \mathrm{~V} \\ & V_{1}=0 \end{aligned}$ |
| rise/fall time | 8 to 10 | $t_{r, t} t_{f}$ | $1{ }^{1}$ |  |
| pulse width | - | tWH, ${ }^{\text {tw }}$ | 500 - - ns | $\left\{\begin{array}{l} \text { at } 0,8 \times \vee_{\text {DD }} \text { resp. } \\ 0,2 \times V_{\text {DD }} \text { levels } \end{array}\right.$ |




Fig. 6 Typical application of the SAA1056 with the SAA1058 in a TV receiver.


## 125 MHz AMPLIFIER AND DIVIDER-BY-32/33

The silicon monolithic integrated circuit SAA1058 is designed as a programmable-ratio divide-by-32/33 prescaler. It is intended for use in digital radio tuning systems and frequency counters in radio applications with an input frequency range from 0,5 to 125 MHz . The high-frequency inputs are differential inputs of a preamplifier for handling a.m. as well as f.m. oscillator signals. One output set provides complementary ECL levels by emitter followers and a second output buffer set is intended to drive MOS circuits by open collectors.


Fig. 1 Block diagram.


Fig. 2 Pin diagram.
$V_{C C 1}=V_{C C 2}=V_{C C 3}=V_{C C 4}=5 V$
$V_{E E}=0 \mathrm{~V}$ (ground)
Pin 16 preferably connected to $V_{E E}$

## QUICK REFERENCE DATA

| Supply voltage | $V_{C C}$ |  | $5 \pm 10 \% \mathrm{~V}$ |
| :---: | :---: | :---: | :---: |
| Input frequency range | $\mathrm{f}_{\mathrm{i}}$ |  | 0,5 to 125 MHz |
| Input voltage range |  |  |  |
| $f=0,5$ to 30 MHz | $V_{i(r m s)}$ |  | 5 to 1.00 mV |
| $\mathrm{f}=30$ to 125 MHz | $V_{i}(\mathrm{rms})$ |  | 10 to 100 mV |
| Power consumption per package (no load) | $\mathrm{P}_{\mathrm{av}}$ | typ. | 550 mW |

## PACKAGE OUTLINE

16-lead DIL; plastic (SOT-38).

SAA1058



Fig. 4 Timing diagrams of programmable frequency dividing.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

Supply voltage (pins 3, 10, 12 and 14)
Output supply voltage (pins 7 and $8, R_{L}=470 \Omega$ )
Input voltage
Total power dissipation up to $\mathrm{T}_{\mathrm{amb}}=60^{\circ} \mathrm{C}$
Storage temperature
Operating ambient temperature


## CHARACTERISTICS

$\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ (see Fig. 6); $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$, unless otherwise specified.
Supply current $\left(I_{3}+I_{10}+I_{12}+I_{14}\right) *$

|  |  |
| :--- | :--- | :--- |
| ICC | $\stackrel{\text { typ. }}{<} \quad 110 \mathrm{~mA}$ |
| 135 mA |  |

Count input voltage (pins 4 and 5)
A.M. $(0,5 \mathrm{MHz}$ to 30 MHz )
F.M. ( 30 MHz to 125 MHz )
A.C. input impedance

Count mode input (pin 13)
input voltage for division-ratio 32
input voltage for divisian-ratio 33
input current at $\mathrm{V}_{\mathrm{CM}}=2 \mathrm{~V}$

| $V_{i(r m s)}$ | 5 to 100 mV |  |
| :--- | ---: | ---: |
| $V_{i(r m s)}$ | 10 to 100 mV |  |
| $R_{i}$ | $>$ | $1 \mathrm{k} \Omega$ |

Set-up time changing the division-ratio
from 32 to 33 or vice versa
Input capacitance
Reset input voltage (pin 15)
reset
no reset
Input current at $\mathrm{V}_{\mathrm{R}}=2 \mathrm{~V}$
Emitter follower outputs (pins 9 and 11)
output voltage; $R_{L}=4,7 \mathrm{k} \Omega$ to ground
Open collector outputs (pins 7 and 8)
$V_{D D}=11 \mathrm{~V} ; R_{L}=470 \Omega$
Output voltage HIGH
Output voltage LOW

| $\mathrm{V}_{\mathrm{CML}}$ | $<$ | 2 V |
| :--- | :--- | ---: |
| $\mathrm{~V}_{\mathrm{CMH}}$ | $>$ | 3 V |
| - $_{\mathrm{CML}}$ | $<$ | $3,5 \mathrm{~mA}$ |


| $\mathrm{t}_{\text {su }}$ | typ. | 50 ns |
| :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{CM}}$ | typ. | 1 pF |
| $\mathrm{V}_{\text {RL }}$ | $<$ | 2 V |
| $\mathrm{V}_{\mathrm{RH}}$ | $>$ | 3 V |
| ${ }^{-1} \mathrm{RL}$ | $<$ | 2 mA |
| $\mathrm{V}_{\mathrm{OH}}$ | > | 3,7 V |
| , $\mathrm{OLL}^{\text {l }}$ | $<$ | 3,3 V |


| $\mathrm{V}_{\mathrm{OH}}$ | $>$ | 9 V |
| :--- | :--- | :--- |
| $\mathrm{~V}_{\mathrm{OL}}$ | $<$ | 2 V |

[^1]CHARACTERISTICS (continued)
Open collector outputs (pins 7 and 8) transition times, no capacitive load

| t TLH | typ. | 15 ns |
| :--- | :--- | :--- |
| t THL | typ. | 12 ns |



Fig. 5 Triggering level requirements.


Fig. 6 Test circuit.


Fig. 7 Typical application of the SAA1056 with the SAA1058 in a radio receiver.


Fig. 8 Typical application of the SAA 1056 with the SAA 1058 in a TV receiver.

## LED DISPLAY/INTERFACE CIRCUIT.



## Features

Fig. 1 Block diagram.

- Driving 7, 14,16 -segment displays.
- Driving linear displays, bar graph displays for analogue functions.
- Serial to parallel decoder.
- Bus control for the selection of 18 -bit words.
- $2 \times 16$-bit latch.
- Duplex operation for two modes of output: static (16 bit) or dynamic ( $2 \times 16$ bit).
- Data transfer control.
- 2 outputs for higher output current $(80 \mathrm{~mA})$.


## QUICK REFERENCE DATA

| Supply voltage range Operating ambient temperature range | $v_{C C}$ $\mathrm{T}_{\mathrm{amb}}$ | $\begin{gathered} 4 \text { to } 6 \mathrm{~V} \\ -20 \text { to }+80{ }^{\circ} \mathrm{C} \end{gathered}$ |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Maximum input frequency | $f$ | typ. | 50 |  |
| Supply current | ${ }^{1} \mathrm{Cc}$ | typ. |  |  |
| Output current | ${ }_{1}$ | $<$ | 40 |  |
| Output current ( $\mathrm{Q}_{8}$ and $\mathrm{Q}_{16}$ only) | ${ }^{1} 0$ | $<$ | 80 | mA |

## PACKAGE OUTLINE

24-lead DIL; plastic (SOT-101A).

## GENERAL DESCRIPTION

The integrated circuit SAA 1060 is primarily designed to drive the display unit of a digital tuning system. It can also be used as a 16 -bit serial to parallel decoder. Since the device has no decoder (this is handled by a microcomputer), it has many applications:

- driving 7 -segment displays
- driving 14 -segment displays
- driving linear displays, e.g. pointer, bar graph
- static output of switch-functions
- digital to analogue converter, with external R-2R network
- extension of the number of outputs for microprocessors or microcomputers.

Data transmission is initiated by means of a burst of clock pulses (CLB), a data line enable signal (DLEN) and the data signal (DATA). The bus control circuit distinguishes between interference and valid data by checking word length ( 17 bits) and the leading zero. This allows different bus information to be supplied on the same bus lines for other circuits (e.g. SAA 1056 with 16 bits).

The last bit (bit 17) of the data word contains the information which of the two internal latches will be loaded. The input LOEX determines if the latched data of selected latches is presented directly to the outputs, or synchronized, with the data select signal DUP.
The output stages are $n-p-n$ transistors with open collectors. The current capability is designed for the requirements of duplex operation. Two of the outputs ( $\mathrm{O}_{8}$ and $\mathrm{Q}_{16}$ ) are arranged for double current, so that $2 \times 2$ segments can be connected in parallel.

## OPERATION DESCRIPTION

## Data inputs (DLEN; DATA)

The SAA1060 processes serially the 18 -bit data words synchronized with the clock burst (CLB) and applied to the data input DATA. A command will be accepted only when the data line enable input (DLEN) is HIGH (see Fig. 3).


Fig. 2 Organization of a data word.
Condition for 17th bit:
$0=$ load data latch $B$
1 = load data latch $A$
The loading of the accepted information in one of the data latches is done by the 19th clock pulse, when DLEN is LOW.


Fig. 3 Pulse diagram of the 16 -bit data transmission.
Each data word must start with a leading zero. The SAA 1060 checks the data word for the correct length ( 18 bits) and also for the leading zero.
The actual data is switched directly to the appropriate outputs. For switching on a segment, a '0' (LOW) is necessary at the appropriate data bit.

## Data selection input (DUP)

The logic states at input DUP determine which of the two latch contents can be found on the output.
$0=$ latch $A$ contents
$1=$ latch $B$ contents

## Load control input (LOEX)

Input LOEX determines the operation mode in which the device is able to work.
$0=$ duplex mode, i.e. output synchronized with the duplex signal
$1=$ d.c. mode, i.e. output direct from the by DUP selected data latch.
When operating in duplex mode at 50 Hz , the time between two data words to be transmitted must be $>21 \mathrm{~ms}$.


Fig. 4 Pinning diagram.
RATINGS ( $\mathrm{V}_{\mathrm{EE}}=0$ )
Limiting values in accordance with the Absolute Maximum System (IEC 134)

Supply voltage range
Total power dissipation
Operating ambient temperature range
Storage temperature range
$V_{C C} \quad-0,3$ to +7 V
$P_{\text {tot }}$ max. 900 mW
$\mathrm{T}_{\mathrm{amb}}-20$ to $+80^{\circ} \mathrm{C}$
$\mathrm{T}_{\text {stg }} \quad-25$ to $+125^{\circ} \mathrm{C}$

## CHARACTERISTICS

$V_{E E}=0 ; T_{a m b}=25^{\circ} \mathrm{C}$; unless otherwise specified


## LCD DISPLAY/INTERFACE CIRCUIT

## Features

- Driving 7 to 20 -segment displays.
- Driving linear displays.
- Serial to parallel decoder of digital signalls.
- Bus control for the selection of $18 / 21$-bit words.
- 17/20-bit latch.
- A.C. segment drive.
- On-chip oscillator.


## QUICK REFERENCE DATA

| Supply voltage range | $V_{C C}$ | 4,2 to 6 V |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Operating ambient temperature range | Tamb | -20 to $+70{ }^{\circ} \mathrm{C}$ |  |  |
| Maximum input frequency | $\mathrm{f}_{1}$ | typ. |  | kHz |
| Supply current | ${ }^{\text {I CC }}$ | typ. |  | mA |
| Output current ( $\mathrm{O}_{1}$ to $\mathrm{O}_{20}$ ) | ${ }^{1} \mathrm{Q}$ | > |  | mA |

## GENERAL DESCRIPTION

The SAA1062 is designed to drive a Liquid Crystal Display (LCD) of a digital tuning system. It contains a shift register with programmable length ( 18 or 21 bits), latches, both synchronized or static, exclusiveOR segment drivers ( 17 or 20 bits), an I.f. oscillator and a backplane driver for the LCD. The circuit is designed to be driven by a 3 bus structure from a microprocessor and can also be used as a programmable 17 or 20 bits serial-to-parallel decoder. It is also capable of storing 60 bits of information.

## PACKAGE OUTLINE

28-lead DIL; plastic (SOT-117).


Fig. 1 Pinning diagram.


## OPERATION DESCRIPTION

The input information for this device consists of a data bus with 18 or 21 bits words, an external clock synchronized with the data bus and an enable signal. The organization of these signals is given in Fig. 3. These signals are handled by the BUS CONTROL circuit in which the decision is made whether these signals are valid for the device. It contains a leading zero detector (start condition of reception) and a data-length control. Leading zero is detected when the data signal is LOW and the DLEN signal is HIGH, during the first HIGH period of the clock signal. During the HIGH period of DLEN, the length control determines if the clock signal consists of the programmed number of pulses (18 or 21). This last function permits the user to supply other information on the same signal lines.
Furthermore the bus control prevents the device from accepting inferferences on the signal lines. While leading zero is detected, the shift register is set and for a proper leading zero the following data is shifted into this register. The $\mathrm{Q}_{\mathrm{n}}$ position of the first bit of the register is shifted into the last bit, if the length of the data and the clock input are correct. Incorrect length of the information is detected by checking the value of the last bit of the programmed register. If the data transmission has been accepted properly, the bus control stage generates a valid pulse (LOL). This pulse enables the load control circuit to load the contents of the register into the latch. On the first edge of the backplane driver signal 'AC out EL in' following on this 'LOL' pulse, the new information of this latch is transferred to the output driver which also contains a latch. In the static mode this transfer is done immediately on the LOL pulse. With this ability it is possible to load the device with 20 bits and to transfer this data to the segment outputs; the SR and latches will be reloaded by a second complete load procedure without an ' $A C$ out' edge, and then another reload without a load enable clock pulse which makes the SR contents 20 bits, the latches 20 bits and the output latches 20 bits of information.
The I.f. oscillator consists of a triangle generator of the l-2I principle. It only needs an external capacitor to fix the frequency. As both amplitude and current are temperature compensated, this frequency is more or less independent of pn temperature. An internal switching signal of this generator is divided by 4 to attain a symmetrical output for the backplane driver (pin 8) of nominal 60 Hz for an external capacitor of 22 nF .
The backplane driver is able to drive a 40 bits display. When $\mathrm{C}_{\text {ext }}$ (pin 6) is connected to ground or $\mathrm{V}_{\mathrm{CC}}$, the device acts as a synchronized or static slave. In this case the backplane driver is switched-off and pin 8 only acts as the 'EL in' input.
The bit length of the shift register is programmed with BLS (Bit Length Selector) (pin 7). If BLS is kept LOW the DATA bit length is 20 ; for BLS open or HIGH a DATA bit length of 17 is selected.


Fig. 3 Organization of 18 and 21 bits words; DATA = LOW means segment 'on'.

## RATINGS ( $\mathrm{V}_{\mathrm{EE}}=0$ )

Limiting values in accordance with the Absolute Maximum System (IEC 134)

## Supply voltage

Total power dissipation at $\mathrm{T}_{\mathrm{amb}}=100^{\circ} \mathrm{C}$ derate linearly with $0,02 \mathrm{~W} /{ }^{\circ} \mathrm{C}$
Operating ambient temperature range
Storage temperature range

| $\mathrm{V}_{C C}$ | max. | 6 | V |
| :---: | :---: | :---: | :---: |
| $P_{\text {tot }}$ | max. | 500 | mW |
| $\mathrm{T}_{\text {amb }}$ | -25 to |  |  |
| $\mathrm{T}_{\text {stg }}$ | -55 to | 125 | ${ }^{\circ} \mathrm{C}$ |

## CHARACTERISTICS

$\mathrm{V}_{\mathrm{EE}}=0 ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; unless otherwise specified


## DISPLAY INTERFACE AND FREQUENCY COUNTER



Features
Fig. 1 Block diagram.

- 18-bit frequency counter, 4½-digit LED driver and decoder.
- Internal timing unit with an external 4 MHz quartz crystal.
- 16-bit comparator eliminating the influence of interferences and display flicker.
- Display test and blanking facilities.
- A wide range of i.f. offset frequencies programmable by the user.


## QUICK REFERENCE DATA

| Supply voltage range <br> Operating ambient temperature range | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}} \\ & \mathrm{~T}_{\mathrm{amb}} \end{aligned}$ | $\begin{gathered} 4,5 \text { to } 5,5 \mathrm{~V} \\ 0 \text { to }+70{ }^{\circ} \mathrm{C} \end{gathered}$ |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Input frequency | $\mathrm{f}_{1}$ | $<$ | 3,75 | MHz |
| Output current at $\mathrm{V}_{\mathrm{Q}}=0,5 \mathrm{~V}$ | ${ }^{1}$ | < |  | mA |
| Supply current | Icc | typ. | 90 |  |

## PACKAGE OUTLINE

28-lead DIL; plastic (SOT-117).

## GENERAL DESCRIPTION

A frequency indicator system can be made with the SAA 1070 and the frequency divider SAA1058. It has the following features:

- A 4 $1 / 2$-digit LED display driver. Action starts in duplex mode: the indicators are driven by half sinewave pulses, the two character groups are switched during the zero crossing of the duplex phases. This will obtain minimum interference at correct exploitation of the terminals.
- An 18-bit frequency counter with display decoder and indicator memory. The counter can be preset in a wide range of programmed offset frequencies, so it is possible to obtain, independent of each other, 15/24 different i.f. signals in the FM, SW, MW and LW ranges.
- A timing unit driven by a 4 MHz quartz crystal on the chip.
- A 16-bit comparator for loading the measured frequencies. The frequency value in the display latch will only.be changed when three successive counter values are different to the latch values. This eliminates display flicker for interferences and reduces the sensibility.
- Latch loading; in this case the frequency counter and the prescaler are stopped and the last measured frequency is displayed continuously.
- In FM operation choice of displaying received frequency or channel number.
- Display test and blanking facilities.


## OPERATION DESCRIPTION

The timing for a measurement cycle is started at a positive-to-negative transition of input DUP (pin 16). The internal timing unit generates pulses of different length in which the programmed i.f. signals will be determined (see Tables 1 and 2 ). During this time the driver outputs $Q_{1}$ to $Q_{g}$ are internally switched as inputs; the driver outputs are blocked. The programming of a ' 1 ' or ' 0 ' is achieved by using or omitting $22 \mathrm{k} \Omega$ resistors between the appropriate output and pin $15\left(\mathrm{O}_{I F}\right)$, or between these outputs and $+2,5 \mathrm{~V}$ (see Fig. 4).
The counter is preset (parallel i.f. presetting) depending on the i.f. chosen and the mode of operation (FM, SW, MW and LW, see Table 3). This is followed by serial offset; the counter then has a pulse train applied via a gating circuit, the number of pulses also depends on the programming of $Q_{1}$ to $Q_{g}$ and the mode of operation. The gating circuit releases input FIN (pin 12) for a defined time, in which the applied pulse to FIN switches the counter.

A HIGH level is obtained at output GATE (pin 13) during this specified measuring time; after that the 16 most significant bits of the counter will be compared with the contents of the latch. If an unequal content is detected a 2-bit comparator counter is incremented: an equal state of the comparator resets this counter. As soon as the comparator counter is in position 3, i.e. after three successive different counter values, the new counter contents will be transferred to the latch at the following positive-tonegative transition of signal DUP. The latch value will be decoded for a 7 -segment display and transferred to the LED outputs $\mathrm{Q}_{1}$ to $\mathrm{Q}_{15}$ via a duplex circuit. The LED segments have to be connected to the display outputs via current-limiting resistors (as explained above).

Table 1. Setting of i.f. offset frequencies for FM operation.
Wavelength control: WLC $=$ F.C.

|  | pin number |  |  | offset <br> frequency <br> MHz |
| :--- | :--- | :--- | :--- | :---: |
| 27 | 24 | 23 | 20 | 10,7000 |
| 0 | 0 | 0 | 0 | 10,6000 |
| 0 | 0 | 0 | 1 | 10,6000 |
| 0 | 0 | 1 | 0 | 10,6125 |
| 0 | 0 | 1 | 1 | 10,6250 |
| 0 | 1 | 0 | 0 | 10,6375 |
| 0 | 1 | 0 | 1 | 10,6500 |
| 0 | 1 | 1 | 0 | 10,6625 |
| 0 | 1 | 1 | 1 | 10,6750 |
| 1 | 0 | 0 | 0 | 10,6875 |
| 1 | 0 | 0 | 1 | 10,7000 |
| 1 | 0 | 1 | 0 | 10,7125 |
| 1 | 0 | 1 | 1 | 10,7250 |
| 1 | 1 | 0 | 0 | 10,7375 |
| 1 | 1 | 0 | 1 | 10,7500 |
| 1 | 1 | 1 | 0 | 10,7625 |
| 1 | 1 | 1 | 1 | 10,7750 |

$0=$ no resistor.
$1=22 \mathrm{k} \Omega$ resistor to $+2,5 \mathrm{~V}$ (see Fig. 4).

Table 2. Setting of i.f. offset frequencies for AM operation.
Wavelength control: WLC $=$ S.ML.

| pin number |  |  |  |  |  | offset frequency <br> kHz |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 28 | 26 | 25 | 22 | 21 | S | ML |  |
| 0 | 0 | 0 | 0 | 0 | 460,00 | 460 |  |
| 0 | 1 | 0 | 0 | 0 | 448,75 | 449 |  |
| 0 | 1 | 0 | 0 | 1 | 450,00 | 450 |  |
| 0 | 1 | 0 | 1 | 0 | 451,25 | 451 |  |
| 0 | 1 | 0 | 1 | 1 | 452,50 | 452 |  |
| 0 | 1 | 1 | 0 | 0 | 453,75 | 453 |  |
| 0 | 1 | 1 | 0 | 1 | 455,00 | 454 |  |
| 0 | 1 | 1 | 1 | 0 | 456,25 | 455 |  |
| 0 | 1 | 1 | 1 | 1 | 457,50 | 456 |  |
| 1 | 0 | 0 | 0 | 0 | 456,25 | 457 |  |
| 1 | 0 | 0 | 0 | 1 | 457,50 | 458 |  |
| 1 | 0 | 0 | 1 | 0 | 458,75 | 459 |  |
| 1 | 0 | 0 | 1 | 1 | 460,00 | 460 |  |
| 1 | 0 | 1 | 0 | 0 | 461,25 | 461 |  |
| 1 | 0 | 1 | 0 | 1 | 462,50 | 462 |  |
| 1 | 0 | 1 | 1 | 0 | 463,75 | 463 |  |
| 1 | 0 | 1 | 1 | 1 | 465,00 | 464 |  |
| 1 | 1 | 0 | 0 | 0 | 463,75 | 465 |  |
| 1 | 1 | 0 | 0 | 1 | 465,00 | 466 |  |
| 1 | 1 | 0 | 1 | 0 | 466,25 | 467 |  |
| 1 | 1 | 0 | 1 | 1 | 467,50 | 468 |  |
| 1 | 1 | 1 | 0 | 0 | 468,75 | 469 |  |
| 1 | 1 | 1 | 0 | 1 | 470,00 | 470 |  |
| 1 | 1 | 1 | 1 | 0 | 471,25 | 471 |  |
| 1 | 1 | 1 | 1 | 1 | 472,50 | 472 |  |

## OPERATION DESCRIPTION (continued)

The operation mode of the circuit depends on the state of the wavelength control inputs (pins 8 to 11); see Table 3.
Table 3. Truth table of the WLC inputs.

| operation mode | wavelength control inputs |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | S | ML |  |
|  | pin number |  |  |  |  |
|  | 10 | 11 | 9 | 8 |  |
| v.h.f. frequency (FM) | 0 | 1 | 1 | 1 |  |
| v.h.f. channel (FM) | X | 0 | 1 | 1 |  |
| short wave | 1 | $\times$ | 0 | 1 |  |
| medium wave | 1 | X | 1 | 0 |  |
| long wave | 1 | X | 1 | 0 |  |
| display test | 0 | 0 | 1 | 0 |  |
| display blanking | 0 | $\times$ | 0 | $x$ |  |
| display blanking | 1 | X | 0 | 0 | $0=0 \mathrm{~V}$ (ground) |
| display blanking | 0 | 1 | 1 | 0 | $1=+5 \mathrm{~V}$ |
| display blanking | 1 | 1 | 1 | 1 | $\mathrm{X}=$ state is immaterial |

The display position and resolution of the frequency measurement is given in Table 4.
Table 4.


* Limited to $109,30 \mathrm{MHz}$ for a maximum input frequency of $3,75 \mathrm{MHz}$.
**. Limited to -64 for a maximum input frequency of $3,75 \mathrm{MHz}$.
^ One channel $=300 \mathrm{kHz}$; e.g. channel $02=87,6 \mathrm{MHz}$
The display frequency corresponds to the frequency to be measured, at an input frequency $f_{\text {in }}$ at pin 12:

$$
f_{\text {in }}=\frac{f_{m}+f_{\text {offset }}}{32}
$$

in which: $\mathrm{f}_{\text {in }}=$ input frequency,
$\mathrm{f}_{\mathrm{m}}=$ frequency to be measured,
$\mathrm{f}_{\text {offset }}=$ i.f. offset frequency programmed as is Tables 1 and 2.


Fig. 2 Pinning diagram.

## PINNING

$14 \quad V_{\text {CC }}$
positive supply

Inputs
8 ML medium and long wave
$\left.\begin{array}{rll}9 & \mathrm{~S} & \text { short wave } \\ 10 & \mathrm{~F} & \mathrm{FM}\end{array}\right\}$ wavelength control; when connected to ground
11 C channel control when connected to ground; other functions can be obtained by connecting more wavelength control inputs to ground simultaneously (see Table 3). input for frequency to be measured
synchronization of the internal timing unit and selection of the character groups (duplex input)
17 QRZ

PINNING (continued)
19 DISP control input for mode of operation open: comparator operates
grounded: stop display is obtained; the timing unit is stopped in position 20 and cannot be started again by the duplex input (DUP); the last displayed value remains stored in the latches and is driven to the output; the comparator counter is reset; output GATE (pin 13) is LOW
at $V_{\mathrm{CC}}$ : the comparator function is switched-off; the contents of the counter are loaded into the latches every period 18 of the timing unit; the timing unit will also be stopped at the beginning of period 17 independent of the state of the comparator output; in that case the display rate will be higher

## Inputs/outputs

The following notation is used for the LED driver outputs:

e.g. 1 (4a) means: on duplex input $=1$; the 'a' segment of the fourth digit is driven.

| 20 | $\mathrm{Q}_{1} \mathrm{~F}$ | LED output 0 (3f); 1 (2f) i.f. offset input 1 for FM |
| :---: | :---: | :---: |
| 21 | $\mathrm{Q}_{2} \mathrm{~A}$ | LED output $0(3 \mathrm{~g})$; $1(2 \mathrm{~g})$ i.f. offset input 1 for AM |
| 22 | $\mathrm{Q}_{3} \mathrm{~A}$ | LED output 0 (3e); 1 (2e) i.f. offset input 2 for AM |
| 23 | $\mathrm{Q}_{4} \mathrm{~F}$ | LED output 0 (3d); 1 (2d) i.f. offset input 2 for FM |
| 24 | $\mathrm{O}_{5} \mathrm{~F}$ | LED output 0.3c); 1 (2c) i.f. offset input 3 for FM |
| 25 | $\mathrm{Q}_{6} \mathrm{~A}$ | LED output 0 (3b); 1 (2b) i.f. offset input 3 for AM |
| 26 | Q7A | LED output 0 (3a); 1 (2a) i.f. offset input 4 for AM |
| 27 | Q8F | LED output $0(5 \mathrm{~g}) ; 1$ (4b) i.f. offset input 4 for FM |
| 28 | Q9A | LED output 0 (1d); 1 (4f) i.f. offset input 5 for AM |

## Outputs

$2 \quad \mathrm{Q}_{10}$

LED output 0 ( $5 \mathrm{a}, 5 \mathrm{~d}$ ); 1 (4a)
$3 \quad \mathrm{Q}_{11}$
LED output 0 ( $5 \mathrm{~b}, 5 \mathrm{e}$ ); 1 (4c)
$4 \quad \mathrm{Q}_{12} \quad$ LED output $0(5 \mathrm{c}, 5 \mathrm{f}) ; 1$ (4d)
$5 \mathrm{Q}_{13}$. LED output 0 (1c); 1 ( 4 g )
$6 \quad \mathrm{Q}_{14} \quad$ LED output 0 (1a, 1b); 1 (4e)
$7 \quad Q_{15}$
$15 \quad Q_{\text {IF }}$

13 GATE
18 OSC output for the quartz-crystal oscillator

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

Supply voltage range
Total power dissipation
Operating ambient temperature range
Storage temperature range

| $\mathrm{V}_{\mathrm{CC}}$ | $-0,5$ to +7 V |
| :--- | :--- |
| $\mathrm{P}_{\text {tot }}$ | max. $\quad 900 \mathrm{~mW}$ |
| $\mathrm{~T}_{\text {amb }}$ | -20 to $+80^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {stg }}$ | -25 to $+125{ }^{\circ} \mathrm{C}$ |

CHARACTERISTICS
$V_{E E}=0 ; V_{C C}=5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; unless otherwise specified

|  | symbol | min. | typ. | max. |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage | $\mathrm{V}_{\mathrm{CC}}$ | 4,5 | 5 | 5,5 | V |
| Supply current | ${ }^{\text {ICC }}$ | - | 90 | - | mA |
| Inputs ML, S, F, C open voltage | $\mathrm{V}_{10}$ | 2,5 | 4,5 | - | V |
| input voltage HIGH | $\mathrm{V}_{\text {IH }}$ | 2,0 | - | 5,0 | V |
| input voltage LOW | $V_{\text {IL }}$ | 0 | - | 1,0 | V |
| input current LOW; $\mathrm{V}_{\text {IL }}=1 \mathrm{~V}$ | -IIL | 30 | - | 300 | $\mu \mathrm{A}$ |
| Input DUP |  |  |  |  |  |
| input voltage HIGH | $\mathrm{V}_{\text {IH }}$ | 1,0 | - | 12,0 | V |
| input voltage LOW | $V_{\text {IL }}$ | -6,0 | - | 0,4 | $v$ |
| input resistance HIGH | $\mathrm{R}_{\text {IH }}$ | 0,6 | - | 1,5 | k $\Omega$ |
| Input FIN |  |  |  |  |  |
| input voltage HIGH | $\mathrm{V}_{\text {IH }}$ | 2 | - | 5 | V |
| input voltage LOW | $V_{\text {IL }}$ | 0 | - | 1 | V |
| input current HIGH | $\mathrm{I}_{\mathrm{IH}}$ | - | - | 20 | $\mu \mathrm{A}$ |
| input capacitance | $\mathrm{Cl}_{1}$ | - | - | 4 | pF |
| input frequency | $\mathrm{f}_{\mathrm{I}}$ | - | - | 3,75 | MHz |
| $\begin{aligned} & \text { Inputs } Q_{1 F}, Q_{2 A}, Q_{3 A}, Q_{4 F}, Q_{5 F}, Q_{6 A}, Q_{7 A} \text {; } \\ & Q_{8 F}, Q_{9 A} \end{aligned}$ |  |  |  |  |  |
| input voltage HIGH | $\mathrm{V}_{\text {IH }}$ | 1,8 | - | 12 | v |
| open voltage (logic LOW) | $\mathrm{V}_{10}$ | 0,2 | 1,4 | 1,5 | V |
| input current HIGH | lin | 10 | 20 | 30 | $\mu \mathrm{A}$ |
| programming resistor between input and pin 15 (at $2,5 \vee$ for HIGH) | $\mathrm{R}_{\text {IF }}$ | 15 | 22 | 33 | k $\Omega$ |
| I.F. offset accuracy; WLC = F.C. |  | - | - | $\pm 8$ | kHz |
| accuracy; WLC = S.M.L. |  | _ | - | $\pm 0,6$ | kHz |
| supply sensitivity; WLC = F.C. |  | - | - | 10 | kHz/V |
| supply sensitivity; WLC = S.M.L. |  | - | - | 0,8 | kHz/V |

CHARACTERISTICS (continued)

|  | symbol | min. | typ. | max. |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input DISP |  |  |  |  |  |
| $\therefore$ open voltage HIGH note 1 | $\mathrm{V}_{\mathrm{OH}}$ | 0,6 | - | 0,8 | V |
| open voltage LOW ${ }^{\text {d }}$ | $\mathrm{V}_{\text {OL }}$ | 0 | - | 0,4 | V |
| input voltage LOW | $V_{\text {IL }}$ | -0,4 | 0 | 0,4 | V |
| input voltage HIGH | $V_{\text {IH }}$ | 2,0 | - | 5,0. | V |
| $\begin{aligned} & \text { Outputs } Q_{1 A}, Q_{2 A}, Q_{3 A}, Q_{4 F}, Q_{5 F}, Q_{6 A}, Q_{7 A}, \\ & Q_{8 F}, Q_{9 A}, Q_{13} \end{aligned}$ |  |  |  |  |  |
| output voltage HIGH | $\mathrm{V}_{\mathrm{OH}}$ | - | - | 12 | v |
| output voltage LOW; $\mathrm{I}_{\mathrm{OL}}=40 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0,5 | V |
| output current LOW; note 2 | ${ }^{\text {I OL }}$ | - | - | 60 | mA |
| Outputs $\mathrm{Q}_{10}, \mathrm{Q}_{11}, \mathrm{Q}_{12}, \mathrm{Q}_{14}, \mathrm{a}_{15}$ output voltage HIGH | VOH | - | - | 12 | V |
| output voltage LOW; $\mathrm{I}_{\mathrm{OL}}=80 \mathrm{~mA}$ | $\mathrm{V}_{\text {QL }}$ | - | - | 0,5 | V |
| output current LOW; note 2 | iol | - | - | 120 | mA |
| Oscillator connections OSC, QRZ frequency | $f$ | - | 4,0 | - | MHz |
| input voltage HIGH; QRZ | $\mathrm{V}_{\text {IH }}$ | 2,6 | - | 5,0 | V |
| input voitage LOW; QRZ | $V_{\text {IL }}$ | -2,0 | - | 2,0 | $V$ |
| input resistance QRZ | $\mathrm{R}_{1}$ | 50 | - | - | $\mathrm{k} \Omega$ |
| input capacitance QRZ | $C_{1}$ | - | - | 5,0 | pF |
| open voltage QRZ | $V_{10}$ | - | 2,25 | - | V |
| open voltage OSC | $\mathrm{V}_{10}$ | - | 1,5 | - | V |
| Output GATE |  |  |  |  |  |
| output voltage LOW; , $\mathrm{I}_{\mathrm{OL}}=20 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 1,0 | V |
| output voltage HIGH; ${ }^{1} \mathrm{OH}=0$ | $\mathrm{V}_{\mathrm{OH}}$ | - | - | 12 | V |
| Output $\mathrm{Q}_{\text {IF }}$ output voltage; conductive | $\mathrm{V}_{0}$ | 2,2 | 2,5 | 2,8 | V |
| output voltage; non-conductive | $\mathrm{V}_{\mathrm{Q}}$ | - | - | 12 | V |
| output resistance; conductive | ${ }^{\mathrm{R}} \mathrm{Q}$ | 350 | 500 | 650 | $\Omega$ |
| output resistance; non-conductive | $\mathrm{R}_{\mathrm{Q}}$ | 50 | - | - | $k \Omega$ |

## Notes

1. When this pin is left open it acts as an output at which the number of serial offset pulses for the i.f. offset can be obtained.
2. Peak current for sinusoidal voltage.

## APPLICATION INFORMATION



Fig. 3 Pre-scaler circuit for the frequency measurement system; to be used in combination with Fig. 4.

## APPLICATION INFORMATION (continued)



Fig. 4 Display drive circuit for the frequency measurement system; continued on next page (see also Fig. 3).


## REMOTE CONTROL TRANSMITTER ENCODER

The SAA5000 is a MOS N-channel integrated circuit which provides the encoding and modulation functions for the remote control of television receivers, including those equipped with teletext and viewdata facilities.
It is intended for use with the SAA5010 remote control receiver decoder device. 32 commands are provided which can be activated by either touch or switch controls.
Modulation may be selected for either infra-red or ultrasonic transmission systems.

## QUICK REFERENCE DATA

| Supply voltage | $\mathrm{V}_{\mathrm{DD}}$ | nom. | 6 | V |
| :---: | :---: | :---: | :---: | :---: |
| Supply current (Inactive, IDD $+(16)$ (Active, IDD) |  | $\begin{aligned} & < \\ & \text { typ. } \end{aligned}$ | 20 25 | $\mu \mathrm{A}$ <br> mA |
| Number of commands |  |  | 32 |  |
| Power-up |  | Automatic |  |  |
| Operating temperature range | Tamb | -2 | +70 | ${ }^{\circ} \mathrm{C}$ |

## PACKAGE OUTLINE

18-read DIL; plastic (SOT-102A)


Viewed from top

## PINNING

1. $V_{S S}$
2. Oscillator ( C and R common connection)
3. Oscillator (R connection)
4.)
4. 
5. 
6. 
7. 

9.)
10.
11.
12.
13.
14.
15.
16. Data output (Modulator drive)
17. Ultrasonic/Infra-red select
18. $V_{D D}$

## DESCRIPTION

The method of data encoding provides a 24 -bit code which incorporates protection against false responses at the decoder under adverse transmission path conditions.
The device automatically "powers up" when the first command is selected and reverts to the standby mode when the operation has been completed. No adjustments or critical components are required in the peripheral circuitry.

## HANDLING

Inputs and outputs are protected against electrostatic charge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices. (See MOS Handling Notes).

RATINGS Limiting values in accordance with the Absolute Maximum System.

| Voltages | $V_{\text {DD }}$ | min. | max. |  |
| :---: | :---: | :---: | :---: | :---: |
| Supply voltage (pin 18) |  | -0.3 | 7.5 | V |
| Data output (Modulator drive) (pin 16) |  | -0.3 | 11.0 | V |
| Input voltage - all inputs (pins 2 to 9 and 17) |  | -0.3 | 7.5 | V |
| Output voltage - all outputs except pin 16 (pins 10 to 15) |  | -0.3 | 7.5 | V |
| Temperatures |  |  |  |  |
| Storage temperature | $\mathrm{T}_{\text {stg }}$ | -20 to +125 |  | ${ }^{\circ} \mathrm{C}$ |
| Operating ambient temperature | Tamb | -20 to +70 |  | ${ }^{\circ} \mathrm{C}$ |

## Data output

Safe duration for short circuit to $V_{D D} \quad 1$ s

## CHARACTERISTICS

|  |  | $\min$. | typ. | max. |  |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Supply voltage (pin 18) | $V_{D D}$ | 4.5 | - | 7.0 | $V$ |

The following characteristics apply at $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=6 \mathrm{~V}$ unless otherwise stated.

## Supply current

| Inactive, IDD $+I_{16}$ | - | - | 20 | $\mu \mathrm{~A}$ |
| :--- | :--- | :--- | :--- | :--- |
| Active, IDD | - | 25 | 35 | mA |

## Oscillator (pins 2 and 3)

Operating bit period

$$
\left(V_{D D}=4.5 \text { to } 7 \mathrm{~V}, \mathrm{C}=1.0 \mathrm{nF} ; \mathrm{R}=220 \mathrm{k} \Omega\right) \quad 6.5 \quad 8.2 \quad 10 \mathrm{~ms}
$$

Keyboard. Matrix inputs (pins 4 to 9 )
Switching threshold voltage $\quad 0.95^{\circ} \quad 1.45 \mathrm{~V}$

Keyboard. Matrix outputs (pins 10 to 15)

## Output voltage. HIGH state

$$
\begin{array}{llrll}
V_{D D}=4.5 \mathrm{~V} & \text { l out }=-10 \mu \mathrm{~A} & 4.3 & - & - \\
V_{D D}=4.5 \mathrm{~V} & \mathrm{I}_{\text {out }}=-125 \mu \mathrm{~A} & 2.25 & - & - \\
\mathrm{V}
\end{array}
$$

Output voltage. LOW state

| $\quad V_{D D}=7.5 \mathrm{~V}$ | - | - | 0.48 | V |
| :--- | :--- | :--- | :--- | :--- |
| Short circuit current | - | - | 0.95 | mA |
| $\overline{\text { Data output }(\text { Modulator drive })(\text { pin 16 })}$ |  |  |  |  |
| Low-state voltage $\left(l_{16}=15 \mathrm{~mA}\right)$ | - | - | 0.5 | V |
| Pull-down transition time | - | - | 2 | $\mu \mathrm{~s}$ |

## Infra-red operation

Low-state duration
(Expressed as a ratio of bit period)

## Ultrasonic operation

' 0 ' bit low state duration
(Expressed as a ratio of bit period)
' 1 ' bit low state duration
(Expressed as a ratio of bit period)

| min. | typ. | max. |  |
| :---: | :---: | :---: | :---: |
|  |  |  |  |
| - | - | 0.48 | V |
| - | - | 0.95 | mA |
|  |  |  |  |
| - | - | 0.5 | V |
| - | - | 2 | $\mu \mathrm{~s}$ |

## APPLICATION DATA

## Data bit period and response time

The data bit period is controlled by choice of the two oscillator timing components connected to pins 2 and 3. Table 1 shows oscillator timing component values against data bit period.

## Ultrasonic operation (Fig.2)

The system response time is approximately $27 \times$ bit period. The minimum bit period is limited by ultrasonic echo decay time encountered under operational conditions and for reliable operation a nominal bit period of 8.2 ms is recommended. Transmitter supply current for the recommended circuit shown in Fig. 2 is approximately 3 mA r.m.s., and is independent of the data bit period.

## Infra-red operation (Fig.3)

The system response time is approximately $51.5 \times$ bit period. The transmitter stage (recommended circuit shown in Fig. 3) supply current varies with the bit period as shown in Table 1.

## Table 1

Oscillator resistor $=220 \mathrm{k} \Omega$

| Oscillator capacitor (pF) |  | 100 | 120 | 150 | 180 | 220 | 270 | 330 | 390 | 470 | 560 | 680 | 820 | 1000 | 1200 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit period | (ms) | 0.82 | 1.0 | 1.2 | 1.5 | 1.8 | 2.2 | 2.7 | 3.3 | 3.9 | 4.7 | 5.6 | 6.8 | 8.2 | 10 |
| Transmitter stage average current | $\begin{aligned} & \text { Infra-red } \\ & (\mathrm{m} A) \end{aligned}$ | 23 | 19 | 16 | 13 | 11 | 8.7 | 7.0 | 5.8 | 4.9 | 4.1 | 3.4 | 2.8 | 2.3 | 1.9 |
|  | Ultrasonic (mA) | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 |

APPLICATION DATA (continued)
The function is quoted against the corresponding pin number
Pin No.

1. $\quad V_{S S}$ Ground -0 V

2,3 Oscillator timing components
A resistor and capacitor are required to time the oscillator, the frequency of which determines the output data bit rate. The capacitor is connected between pins 1 and 2 and the resistor between pins 2 and 3.

4, 5, 6, Keyboard Inputs (From keyboard matrix)
7, 8, 9
10, 11, 12, Keyboard Outputs (To keyboard matrix)
13, 14, 15
In the 'powered down' state these outputs assume approximately the battery +ve potential. The required data code sequence (see Table 2) is selected by connecting a chosen input to one of the outputs via the keyboard matrix. The application of the high level from the output to the input causes the circuit to 'power-up', the oscillator starts and a sequence of pulses appear on the output pins. As a result of the connection between the selected input and output the chosen message code appears at the data output (pin 16). When the connection is removed the circuit returns to the 'powered-down' state at the end of the message sequence.
Input sensitivity is controlled by the choice of the inpuit pull-down resistors. For maximum sensitivity (i.e. for touch sensitive keyboards) $6.8 \mathrm{M} \Omega$ resistors are recommended. Lower values can be used ( $18 \mathrm{k} \Omega$ minimum) with low impedance keyboard switches.
16. Data output (Modulator drive)

This is an open-drain output capable of sinking current to $\mathrm{V}_{\mathrm{SS}}$. In the 'powered down' state the output is high impedance. When the circuit is active the 24 bit data sequence appears at this output to control an ultrasonic or infra-red transmitter. (See Fig. 5 for details of the data pulse train). When infra-red mode is selected the 24 bit sequence is transmitted twice with an extra pulse at the end of each sequence. This is to ensure the correct reception of the code by the receiver.
17. Ultrasonic/Infra-red select

By connecting this pin to $V_{S S}$ the data output pulses are suitable for ultrasonic transmission. By connecting this pin to $V_{D D}$ the output pulses are suitable for infra-red transmission. (See Fig. 4 for details of data pulses).
18. VDD Positive Supply "

A 6 V dry cell battery may be used for operation in a portable unit. Four HP7 cells, or equivalent, are recommended.

## Peripheral circuitry



Fig. 1

SAA5000

APPLICATION CIRCUITS
Ultrasonic Transmitter


D7928
Fig. 2
Infra-red Transmitter


Fig. 3


## Transmitter message code

## Table 2

| Key No. | Binary code |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $B_{1}$ | $B_{2}$ | $B_{3}$ | $B_{4}$ | $B_{5}$ |
| 1 | 0 | 0 | 0 | 0 | 0 |
| 2 | 1 | 0 | 0 | 0 | 0 |
| 3 | 0 | 1 | 0 | 0 | 0 |
| 4 | 1 | 1 | 0 | 0 | 0 |
| 5 | 0 | 0 | 1 | 0 | 0 |
| 6 | 1 | 0 | 1 | 0 | 0 |
| 7 | 0 | 1 | 1 | 0 | 0 |
| 8 | 1 | 1 | 1 | 0 | 0 |
| 9 | 0 | 0 | 0 | 1 | 0 |
| 10 | 1 | 0 | 0 | 1 | 0 |
| 11 | 0 | 1 | 0 | 1 | 0 |
| 12 | 1 | 1 | 0 | 1 | 0 |
| 131 | 0 | 0 | 1 | 1 | 0 |
| 14 | 1 | 0 | 1 | 1 | 0 |
| 15 | 0 | 1 | 1 | 1 | 0 |
| 16 | 1 | 1 | 1 | 1 | 0 |


| Key No. | Binary code |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{B}_{1}$ | $\mathrm{~B}_{2}$ | $\mathrm{~B}_{3}$ | $\mathrm{~B}_{4}$ | $\mathrm{~B}_{5}$ |
| 17 | 0 | 0 | 0 | 0 | 1 |
| 18 | 1 | 0 | 0 | 0 | 1 |
| 19 | 0 | 1 | 0 | 0 | 1 |
| 20 | 1 | 1 | 0 | 0 | 1 |
| 21 | 0 | 0 | 1 | 0 | 1 |
| 22 | 1 | 0 | 1 | 0 | 1 |
| 23 | 0 | 1 | 1 | 0 | 1 |
| 24 | 1 | 1 | 1 | 0 | 1 |
| 25 | 0 | 0 | 0 | 1 | 1 |
| 26 | 1 | 0 | 0 | 1 | 1 |
| 27 | 0 | 1 | 0 | 1 | 1 |
| 28 | 1 | 1 | 0 | 1 | 1 |
| 29 | 0 | 0 | 1 | 1 | 1 |
| 30 | 1 | 0 | 1 | 1 | 1 |
| 32 | 0 | 1 | 1 | 1 | 1 |
| 21 | 1 | 1 | 1 | 1 |  |

'

## SAA5010

## REMOTE CONTROL RECEIVER DECODER

The SAA5010 is a MOS N-channel integrated circuit which provides the receiver decoding function for the remote control of television receivers.
The SAA5010 is a 24 -lead device for the control of television receivers incorporating stepable tuning selector systems and including those equipped with teletext and viewdata facilities. It is suitable for use either in ultrasonic or infra-red transmission systems and is intended for use with the SAA5000 transmitter encoder integrated circuit. The SAA5010 is also suitable for direct connection to the SAA5040 and the SAA5050 teletext decoder circuits. Operation with the digital channel selection system (DICS) is also possible.

## QUICK REFERENCE DATA

| Supply voltage |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Digital | $V_{\text {DD1 }}$ | nom. | 5 | V |
| Analogue | $V_{\text {DD2 }}$ | nom. | 12 | V |
| Supply current |  |  |  |  |
| Digital | IDD1 | typ. | 20 | mA |
| Analogue | 'DD2 | typ. | 10 | mA |
| Operating temperature range | Tamb |  | -20 to +70 | ${ }^{\circ} \mathrm{C}$ |

## PACKAGE OUTLINE

24-lead DIL; plastic (SOT-101A)


Viewed from top

PINNING
1-V SS
2-Local reset
3-Step
4- Clear
5 - Data out
6-On/standby
7-DLIM
$8-\overline{\text { DLEN }}$

9 - Mute
10 - Analogue 1
11 - Analogue 2
12-Analogue rate of change control
13 - VDD2
14 - Analogue 3
15 - Analogue 4
16 - Message received indicator

17 - Picture on sense
18 - Oscillator ( R connection)
19- Oscillator ( C and R common connection)
20 - Teledata modes inhibit
21 - Clock out
22 - Data input
23 - Data input type selector
24 - VDD1

## 'DESCRIPTION

The data input is in the form of a 7 -bit framing code and a 5 -bit message followed by an identical but complemented sequence making a complete 24 -bit message sequence. Error checking is effected within the device to ensure a high degree of corrupted signal immunity. The SAA5010 allows for 16 channel selections, 4 analogue functions (e.g. volume, contrast, brightness and saturation), sound muting, and 'set in standby' to be controlled remotely. An output is provided to drive visual and/or audible indication of a received code. Logic outputs are available to provide control data and clocks for use in teletext, viewdata and DICS systems. No adjustments or critical components are required in the peripheral circuitry.

## HANDLING

Inputs and outputs are protected against electrostatic charge in normal handling, however, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices. (See MOS Handling Notes).

## RATINGS

Limiting values of operation in accordance with the Absolute Maximum System.
$\left.\begin{array}{lccccc}\hline \text { Voltages (with respect to pin 1) } & & \text { min. } & \text { max. } \\ \text { Supply voltage (pin 24) } \\ \text { (pin 13) }\end{array}\right)$

## CHARACTERISTICS

| Supply voltages | min. | typ. | max. |  |
| :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DD1 }}($ pin 24) | 4.5 | - | 5.5 | V |
| $V_{\text {DD2 }}($ pin 13) | 10.8 | - | 13.2 | V |

The following characteristics apply at $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD} 1}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD} 2}=12 \mathrm{~V}$ unless otherwise stated.

## Supply current

$\left.\begin{array}{l}\text { IDD1 } \\ \text { IDD2 }\end{array}\right\}$ Average current with analogues at reset $\quad\left\{\begin{array}{llll}- & 20 & 40 & m A \\ - & 10 & 20 & m A\end{array}\right.$

## Analogue rate of change control (pin 12)

Time for any analogue output to change from reset position (mid-point) to end stop with pin 12 connected to $V_{\mathrm{SS}}$ - $3.2 \quad$ s

## Oscillator

Resistor between pins 18 and 19, capacitor
between pin 19 and $V_{S S}, R=27 \mathrm{k} \Omega, \mathrm{C}=27 \mathrm{pF}$ Operating frequency
Used as an amplifier (pin 18 open-circuit)
Operating frequency
Input voltage; HIGH
Input voltage; LOW
Inputs
Data input (pin 22, Schmitt Trigger)
Input voltage; HIGH
Input voltage; LOW
Applied voltage $\left(R_{\text {source }}=2 \mathrm{k} \Omega\right)$
Input leakage $\left(\mathrm{V}_{\mathrm{in}}=5.5 \mathrm{~V}\right)$
Local reset (pin 2)
Input voltage; HIGH
Input voltage; LOW
Input leakage $\left(V_{\text {in }}=5.5 \mathrm{~V}\right)$
Picture on sense (pin 17)
Input voltage; HIGH
Input voltage; LOW
Applied voltage $\left(R_{\text {source }}=2 \mathrm{k} \Omega\right)$
Input leakage $\left(\mathrm{V}_{\text {in }}=5.5 \mathrm{~V}\right)$
Analogue change inhibit (VDD2 pin 13)
Input level for analogues; inhibited
Input level for analogues; enabled

## Outputs

Step, Clear and Mute (pins 3, 4 and 9)
Output voltage; LOW ( $l_{\mathrm{OL}}=2 \mathrm{~mA}$ )
Output current in 'off' state ( $\mathrm{V}_{\mathrm{OH}}=13.5 \mathrm{~V}$ )
Data output, DLIM and Clock output (pins 5, 7 and 21)
Output voltage; $\mathrm{HIGH}\left(\mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}\right)$
Output voltage; LOW ( $I_{\mathrm{OL}}=1 \mathrm{~mA}$ )

## Data output only

Leakage current in 'off' state ( $\mathrm{V}_{\text {out }}=0$ to 5.5 V )
min. typ. max.
$\begin{array}{llll}0.8 & 1.0 & 1.2 & \mathrm{MHz}\end{array}$
$0.8-1.2 \mathrm{MHz}$

0.8 V
$\mathrm{V}_{\text {IH }} \quad 3.8 \quad-\quad V_{\text {DD1 }} \mathrm{V}$
$\begin{array}{llll}V_{\text {IL }} & 0 & - & \mathrm{V}\end{array}$
$0-13.5 \mathrm{~V}$
$-\quad-\quad 50 \mu \mathrm{~A}$

| $V_{\text {IH }}$ | 2.5 | - | $V_{D D 1}$ | V |
| :---: | ---: | :---: | :---: | :---: |
| $V_{\text {IL }}$ | 0 | - | 0.7 | V |
|  | - | - | 10 | $\mu \mathrm{~A}$ |


| $V_{I H}$ | 2.0 | - | $V_{D D 1}$ | V |
| :---: | :---: | :---: | :---: | :---: |
| $V_{I L}$ | 0 | - | 0.8 | V |
|  | 0 | - | 13.5 | V |
|  | - | - | 10 | $\mu \mathrm{~A}$ |


| - | - | 0.8 | $V$ |
| :---: | :---: | :---: | :---: |
| 4.0 | - | - | $V$ |


| $V_{O L}$ | - | - | 0.5 | $V$ |
| ---: | ---: | ---: | ---: | ---: |
|  | - | - | 50 | $\mu \mathrm{~A}$ |


| $V_{\mathrm{OH}}$ | 2.4 | - | - | V |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0.5 | V |
|  |  | - |  |  |
|  |  |  | 10 | $\mu \mathrm{~A}$ |

CHARACTERISTICS (continued)

On/standby (pin 6)
Output voltage; LOW $\left(I_{\mathrm{OL}}=15 \mathrm{~mA}\right)$
Output current in 'off' state $\left(\mathrm{V}_{\mathrm{OH}}=13.5 \mathrm{~V}\right)$

## $\overline{\text { DLEN (pin 8) }}$

Output voltage; $\mathrm{HIGH}\left({ }^{\mathrm{OH}}=-100 \mu \mathrm{~A}\right)$
Output voltage; LOW $\left\langle\mathrm{I}_{\mathrm{OL}}=1 \mathrm{~mA}\right.$ )
When used as input;
Input voltage; HIGH
Input voltage; LOW
Analogue outputs (pins 10, 11, 14 and 15)
$\left.\begin{array}{l}\text { Output voltage; LOW }\left(I_{\mathrm{OL}}=2 \mathrm{~mA}\right) \\ \text { Output voltage; HIGH }\left(\mathrm{I}_{\mathrm{OH}}=-2 \mathrm{~mA}\right) \\ \text { Output current; HIGH }\left(\mathrm{V}_{\mathrm{OH}}=11.0 \mathrm{~V}\right)\end{array}\right\}$ (see Fig.3)

## Message received indicator (pin 16)

Output voltage; LOW $\left(I_{O L}=10 \mathrm{~mA}\right)$
Output current in 'off' state $\left(\mathrm{VOH}_{\mathrm{OH}}=13.5 \mathrm{~V}\right)$
min.

| $\mathrm{VOL}_{\mathrm{OL}}$ | - | - | 0.25 | V |
| ---: | ---: | ---: | ---: | ---: |
|  | - | - | 100 | $\mu \mathrm{~A}$ |


| $\mathrm{V}_{\mathrm{OH}}$ | 2.4 | - | - | V |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0.5 | V |
|  |  |  |  |  |
| $V_{I H}$ | 2.0 | - | $V_{D D 1}$ | V |
| $V_{I L}$ | - | - | 0.8 | V |


| $V_{O L}$ | - | - | 0.7 | $V$ |
| :--- | ---: | ---: | ---: | ---: |
| $V_{O H}$ | 8 | - | - | $V$ |
| $\mathrm{I}_{\mathrm{OH}}$ | -200 | - | - | $\mu \mathrm{A}$ |


| $V_{\mathrm{OL}}$ | - | - | $1: 0$ | V |
| :---: | :---: | :---: | :---: | :---: |
|  | - | - | 50 | $\mu \mathrm{~A}$ |

## APPLICATION DATA

The function is quoted against the corresponding pin number.
This device has 3 basic modes of operation. These are:

TV mode

Viewdata mode
Teletext mode

The response of the device to an input code will vary according to which mode the device is in at that time. Certain input codes will cause the device to change mode, other codes perform different functions depending on the level of the Picture on sense input. See table 1 for full details.

Pin No.

1. VSS Ground - 0 V

## 2. Local reset

When this input is connected to 0 V , all four analogue outputs revert to their mid-range position, the 'mute' output switches to the 'unmute' state and the 'on/standby' output switches to the 'on' state, and the mode is set to 'TV'. During the normal operation this input şhould be connected to VDD1 through a suitable resistor.
3. Step output

For the purpose of selection of one out of sixteen TV stations, a clear pulse is generated at pin 4 to set a tuning selection system to station 1 . This is followed by an appropriate number of stepping pulses at pin 3 to step the tuning system. See Fig. 2 for clear and step pulse details.
These outputs may be connected together if single wire operation is required.

## 4. Clear output

Output to clear station tuning system. See pin 3 details.

## 5. Data output

This 3-state output provides 7 -bit inverted serial data, 5 bits of which is identical to the input command message code, the other two bits control 3 modes (i.e. TV, teletext and viewdata This data contains all the teletext and viewdata control functions and interfaces directly with each system. See Fig. 5 for details of the data output waveform and Table 2 for details of the output codes. When the data output is not in use the output switches to high impedance to allow the data line to be used by other circuits.
6. On/standby output

This output provides control for TV receiver power supply switching. ( $\mathrm{HIGH}=\mathrm{On}$;
LOW = Standby).
The 'standby' state occurs either on receiving the standby input code (Code 3) or with the application of the $\mathrm{V}_{\mathrm{DD}}$ supply.
The 'on' state occurs either by operation of the local reset (See pin 2 details) or on receipt of any of the following codes:

Code 1
Code 4
Codes 18 to 28
Code 30
Code 32

- Reset
- Transfer to TV mode/on
- Station select
- Transfer to viewdata mode
- Transfer to teletext mode

On using a station select code to revert from 'standby' to the 'on' state a delay of nominally 2 seconds occurs before the channel selection signals are produced at the step and clear outputs. This is to allow for slow start TV power supplies.

## 7. DLIM

This is a clocking pulse signal that occurs only during serial data output and is used to clock the data externally. Direct interface to the SAA5040 and SAA5050 teletext circuits is possible. See Fig. 5 for timing details.

## 8. DLEN

This is a 3 -state input/output signal that occurs only during the serial data output and it is used in conjunction with the 'clock output' (pin 21) to clock the data output into the DICS system. See Fig. 5 for timing details. Holding the DLEN input low inhibits the sending of a data output code. Whilst an output code is being held, no further input codes will be accepted.

## 9. Mute output

This is a bistable output intended for instant sound muting. It is an open-drain output capable of sinking current to $\mathrm{V}_{\mathrm{SS}}$ -
On receipt of the mute code (Code 2) the output is taken to $V_{S S}$ and a time period of nominally 750 ms is initiated during which no further response is possible at this output. After this time period the reception of the same code will cause the output to return to the HIGH state and a similar immunity time period initiated.
The mute output also goes LOW whilst a programme selection command is being executed and whilst the two second delay after the standby state is in operation.

Pin No. (continued)

## 10. Analogue 1 output

This output provides a variable mark-space ratio waveform, adjustable over 62 values (see Fig.3). When integrated this output provides a d.c. voltage level controllable from approximately 0 to 12 volts which may be used for controlling any of the TV analogue functions. Reception of the AN1+(Code 9) command causes the mark-space ratio to increase, and the AN1-(Code 10) causes the ratio to decrease. The reset function (local or remote) sets the output to approximately a $50 \%$ duty cycle.

## 11. Analogue 2 output

This provides a similar output to analogue 1 (pin 10). It is controlled by the AN2+ and AN2commands (Codes 11 and 12).

## 12. Analogue rate of change control

When this pin is connected to $\mathrm{V}_{\mathrm{SS}}$ the internal timing chain operating from the oscillator dictates the analogue rate of change, (all four analogues have the same rate of change). The rate under these circumstances is nominally $107 \mathrm{~ms} / \mathrm{step}$. By connecting one capacitor and one resistor to this pin as shown on Fig. 1 the analogue rate of change is variable from nominally $250 \mathrm{~ms} / \mathrm{step}$ to $50 \mathrm{~ms} / \mathrm{step}$ by using a 100 nF capacitor and a resistor in the range $470 \mathrm{k} \Omega$ to $2,2 \mathrm{M} \Omega$.
13. VDD2 +12 V Supply

This supply feeds the analogue output stages only and does not affect the logic section of the circuit and therefore it may be removed at any time. The analogue outputs will cease but will restart with the same mark-space ratio when the supply is re-applied provided that the VDD1 supply has been maintained. Whilst the VDD2 supply is removed all commands that change analogue markspace ratios are ignored.

## 14. Analogue 3 output

This provides a similar output to analogue 1 ( pin 10 ). It is controlled by the AN3+ and AN3(Codes 13 and 14). If the SAA5010 is in the teletext or viewdata modes the codes will control the mark-space ratio only if the Picture on sense input (pin 17) is high.

## 15. Analogue 4 output

See description of analogue 3 output (pin 14). This output is controlled by codes 15 and 16.

## 16. Message received indicator

This is an open drain output and is capable of sinking current to $V_{S S}$ when a correct input data sequence has been received. The output remains low while the input signal is present and will revert to the high state after a period of silence of about 64 ms at the input. This output is capable of driving a LED display directly.

## 17. Picture on sense

When in teletext or viewdata modes, analogues 3 and 4 will be controlled by commands 13 to 16 only if this input is high (see tables 1 and 2).

18, 19. Oscillator timing components
A resistor and capacitor are required to time the oscillator which controls the timing of all the internal functions of the circuit. The capacitor is connected between pins 19 and 1 and the resistor between pins 18 and 19.

## 20. Teledata modes inhibit

This input when connected to VDD1 inhibits both the teletext and viewdata modes, thus permitting sets not equipped with these features to specifically exclude these modes. If these modes are required this input should be connected to $\mathrm{V}_{\mathrm{SS}}$.

## 21. Clock output

This is a 1:1 mark-space ratio clocking pulse of nominal frequency 62.5 kHz , and is intended for control to the DICS system. For phase locking purposes a divide by four must be used between the DICS system 4 MHz oscillator and pin 19.

## 22. Data input

The 24-bit message code must be applied to this input either from a pulse retrieving circuit driven by a transmission system or from the output of a local keyboard system. The SAA5000 generates the required data sequence. (See Fig 4 for details of data input format).

## 23. Data input type selector

By connecting this input to $V_{S S}$ the input data is expected to be from an ultrasonic transmission system, and with this input connected to $V_{D D 1}$ the data is expected to be from an infra-red transmission system. For details of the expected pulse format see the SAA5000 data sheet.
24. VDD1 +5 V supply

This is the power supply input for the logic section of the circuit and must remain supplied during the standby condition.



Fig. 2 Outputs to chaninel selector to select CHANNEL 4.


Fig. 3 Analogue output waveforms.


$\begin{array}{lll}\overline{\mathrm{Bit} 7}=\text { HIGH for TV and LOW for teletext and viewdata } & \\ \overline{\text { Bit } 6}=\text { HIGH for teletext / TV and LOW for viewdata }\end{array}$

Fig. 5 Data output and clock output waveforms.


Blank entries indicate those codes for which the only device function is a possible transmission on the Data outputs (See Table 2)
TABLE 1: Input code responses
Notes. (1). This code is used before codes 17 to 22 to select programmes 11 to 16 (programmes 11 and 12 may also be selected by using codes 27 and 28 ).
(2) This transfer to teletext mode does not occur if on/standby output is low.

| Code received |  |  |  |  |  | MODE |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | TV |  |  | Teletext |  |  | Viewdata |  |  |
|  |  |  |  |  | B1 | B7 |  | Repetition frequency of output | B7 |  | Repetition frequency of output | B7 | B6 | Repetition frequency of output |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | S |  |  | NT |  |  | NT |
| 2 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | S | 1 | 0 | S | 1 | 1 | S |
| 3 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | S |  |  | NT |  |  | NT |
| 4 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | S |  |  | NT |  |  | NT |
| 5 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | S | 1 | 0 | S | 1 | 1 | S |
| 6 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | S | 1 | 0 | S | 1 | 1 | S |
| 7 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | S | 1 | 0 | R100 | 1 | 1 | R100 |
| 8 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | S | 1 | 0 | R100 | 1 | 1 | R100 |
| 9 | 0 | 1 | 0 | 0 | 0 |  |  | NT |  |  | NT |  |  | NT |
| 10 | 0 | 1 | 0 | 0 | 1 |  |  | NT |  |  | NT |  |  | NT |
| 11 | 0 | 1 | 0 | 1 | 0 |  |  | NT |  |  | NT |  |  | NT |
| 12 | 0 | 1 | 0 | 1 | 1 |  |  | NT |  |  | NT |  |  | NT |
| 13 | 0 | 1 | 1 | 0 | 0 |  |  | NT | 1 | 0 | 5 (3) | 1 | 1 | S (3) |
| 14 | 0 | 1 | 1 | 0 | 1 |  |  | NT | 1 | 0 | S (3) | 1 | 1 | S (3) |
| 15 | 0 | 1 | 1 | 1 | 0 |  |  | NT | 1 | 0 | S (3) | 1 | 1 | S (3) |
| 16 | 0 | 1 | 1 | 1 | 1 |  |  | NT | 1 | 0 | S (3) | 1 | 1 | S (3) |
| 17 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | S | 1 | 0 | S | 1 | 1 | S |
| 18 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | S | 1 | 0 | S | 1 | 1 | S |
| 19 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | S | 1 | 0 | S | 1 | 1 | S |
| 20 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | S | 1 | 0 | S | 1 | 1 | S |
| 21 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | S | 1 | 0 | S | 1 | 1 | S |
| 22 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | S | 1 | 0 | S | 1 | 1 | S |
| 23 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | S | 1 | 0 | S | 1 | 1 | S |
| 24 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | S | 1 | 0 | S | 1 | 1 | S |
| 25 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | S | 1 | 0 | S | 1 | 1 | S |
| 26 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | S | 1 | 0 | S | 1 | 1 | S |
| 27 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | S | 1 | 0 | S | 1 | 1 | S |
| 28 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | S | 1 | 0 | S | 1 | 1 | S |
| 29 | 1 | 1 | 1 | 0 | 0 |  |  | NT | 1 | 0 | S | 1 | 1 | S |
| 30 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | S (2) |  |  | NT | 1 | 1 | S |
| 31 | 1 | 1. | 1 | 1 | 0 | 0 | 0 | $S(1)$ | 1 | 0 | S |  |  | NT |
| 32 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | S (2) | 1 | 0 | S |  |  | NT |

TABLE 2: Data output codes
(1) This code is NT if Teledata inhibit is low and on/standby output is high.
(2) These codes are NT if Teledata inhibit is low.
(3) These codes are NT if Picture on sense input is high.

$$
\begin{array}{ll}
\text { Key to symbols: } & \text { NT }=\text { Not transmitted } \\
& S=\text { Single transmission } \\
& \text { R100 }=\text { Repeated approximately every } 100 \mathrm{~ms} .
\end{array}
$$

## Note

Table shows logic output of B 6 and $\mathrm{B} 7, \overline{\mathrm{~B}}$ and $\overline{\mathrm{B7}}$ are transmitted.
B 1 to B 5 are as received input, $\overline{\mathrm{B} 1}$ to $\overline{\mathrm{B} 5}$ are transmitted.

$$
*
$$

## REMOTE CONTROL RECEIVER DECODER

The SAA5012A is a MOS N-channel integrated circuit which provides the receiver decoding function for the remote control of television receivers.
The SAA5012A is a 24-lead device for the control of television receivers incorporating binary addressable tuning selector systems and including those equipped with teletext and viewdata facilities. It is suitable for use either in ultrasonic or infra-red transmission systems and is intended for use with the SAA5000 transmitter encoder integrated circuit. The SAA5012A is also suitable for direct connection to the SAA5040 series and the SAA5050 series teletext decoder circuits.

QUICK REFERENCE DATA

| Supply voltage |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Digital | VDD1 | nom. | 5 | V |
| Analogue | VDD2 | nom. | 12 | V |
| Supply current |  |  |  |  |
| Digital | IDD1. | typ. | 20 | mA |
| Analogue | IDD2 | typ. | 10 | mA |
| Operating temperature range | $\mathrm{T}_{\mathrm{amb}}$ | -20 to +70 |  | ${ }^{\circ} \mathrm{C}$ |

## PACKAGE OUTLINE

24-lead DIL; plastic (SOT-101A)


Viewed from top

PINNING
1 - $V_{S S}$
2 - Local reset
3 - Counter output A (L.S.B.)
4 - Counter output B
5 - DATA out
6 - On/standby
7 - DLIM
8 - Counter output C
9 - Mute
10 - Analogue 1
11 - Analogue 2
12 - Analogue rate of change control

13 - VDD2
14 - Analogue 3
15 - Analogue 4
16 - Message received indicator
17 - Picture on sense
18- Oscillator (R connection)
19 - Oscillator ( C and R common connection)
20- Teledata modes inhibit/counter step
21 - Counter output D (M.S.B.)
22 - Data input
23 - Data input type selector
24-VDD1

## DESCRIPTION

The data input is in the form of a 7 -bit framing code and a 5 -bit message followed by an identical but complemented sequence making a complete 24 -bit message sequence. Error checking is effected within the device to ensure a high degree of corrupted signal immunity. The SAA5012A allows for 12 channel selections, 4 analogue functions (e.g. volume, contrast, brightness and saturation), sound muting, and 'set in standby' to be controlied remotely. An output is provided to drive visual and/or audible indication of a received code. Logic outputs are available to provide control data and clocks for use in teletext and viewdata systems. No adjustments or critical components are required in the peripheral circuitry. Note: Use of the local stepping facility (Pin 20), increases the number of possible channel selections to 16.

## HANDLING

Inputs and outputs are protected against electrostatic charge in normal handling, however, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices. (See MOS Handing Notes).

## RATINGS

Limiting values of operation in accordance with the Absolute Maximum System.
Voltages (with respect to pin 1)

|  | $\min$. | $\max$. |  |
| :---: | :---: | :---: | :---: |
|  |  |  |  |
| VDD1 | -0.3 | 7.5 | $V$ |
| $V_{\text {DD2 }}$ | -0.3 | 14 | $V$ |

Input voltages All inputs except Data in and Picture on sense
(pins 2, 12, 18, 19, 20, 23)
Data in and Picture on sense
(pins 22, 17) $-0.3 \quad 14 \mathrm{~V}$
Output voltage All outputs to TV functions
(pins 6, $9,10,11,14,15,16$ )
$-0.314 . V$
Logic outputs
(pins 3, 4, 5, 7, 8, 21) -0.3 7.5 V

## Temperatures

$\begin{array}{llll}\text { Storage temperature } & \mathrm{T}_{\text {stg }} & -20 \text { to }+125 & { }^{\circ} \mathrm{C} \\ \text { Operating ambient temperature } & \mathrm{T}_{\mathrm{amb}} & -20 \text { to }+70 & { }^{\circ} \mathrm{C}\end{array}$

## CHARACTERISTICS

Supply voltages

| min. | typ. | $\max$ |
| :---: | :---: | :---: |
| 4.5 | - | 5.5 |
| 10.8 | - | 13.2 |

VDD2 (pin 13)
10.8 . - 13.2 V

The following characteristics apply at $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD} 1}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD} 2}=12 \mathrm{~V}$ unless otherwise stated.

## Supply current

$\left.\begin{array}{l}\text { IDD1 } \\ \text { IDD2 }\end{array}\right\}$ Average current with analogues at reset $\quad\left\{\begin{array}{llll}- & 20 & 40 & \mathrm{~mA} \\ - & 10 & 20 & \mathrm{~mA}\end{array}\right.$

## Analogue rate of change control (pin 12)

Time for any analogue output to change from reset position (mid-point) to end stop with pin 12 connected to $\mathrm{V}_{\mathrm{SS}} \quad$ _ 3.2 _ s

## Oscillator

Resistor between pins 18 and 19, capacitor
between pin 19 and $V_{S S}, R=27 \mathrm{k} \Omega, \mathrm{C}=27 \mathrm{pF}$ Operating frequency

Used as an amplifier (pin 18 open-circuit)
Operating frequency
Input yoltage; HIGH
Input voltage; LOW
Inputs
Data input (pin 22, Schmitt Trigger)
Input voltage; HIGH
Input voltage; LOW
Applied voltage $\left(R_{\text {source }}=2 \mathrm{k} \Omega\right)$
Input leakage $\left(\mathrm{V}_{\text {in }}=5.5 \mathrm{~V}\right)$
Local reset (pin 2)
Input voltage; HIGH
Input voltage; LOW
Input leakage $\left(\mathrm{V}_{\text {in }}=5.5 \mathrm{~V}\right)$
Picture on sense (pin 17)
Input voltage; HIGH
Input voltage; LOW
Applied voltage $\left(R_{\text {source }}=2 \mathrm{k} \Omega\right)$
Input leakage ( $\mathrm{V}_{\text {in }}=5.5 \mathrm{~V}$ )
Analogue change inhibit (VDD2 pin 13)
Input level for analogues; inhibited
Input level for analogues; enabled
Teledata inhibit/counter step (pin 20)
Input voltage; HIGH
Input voltage; LOW
Input leakage $\left(\mathrm{V}_{\text {in }}=5.5 \mathrm{~V}\right)$.

## Outputs

Mute (pin 9)
Output voltage; LOW ( $I_{\mathrm{OL}}=2 \mathrm{~mA}$ )
Output current in .'off' state ( $\mathrm{V}_{\mathrm{OH}}=13.5 \mathrm{~V}$ )
DATA output, and DLIM (pins 5, 7)
Output voltage; $\mathrm{HIGH}\left(\mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}\right)$
Output voltage; LOW ( ${ }^{\circ} \mathrm{OL}=1 \mathrm{~mA}$ )

## DATA output only

Leakage current in 'off' state ( $\mathrm{V}_{\text {out }}=0$ to 5.5 V )
$\min$ typ. max.

|  | 0.8 | 1.0 | 1.2 | MHz |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |
|  | 0.8 | - | 1.2 | MHz |
| $V_{\text {IH }}$ | 4.0 | - | $V_{\text {DD1 }}$ | V |
| $V_{\text {IL }}$ | 0 | - | 0.8 | V |


| $V_{\text {IH }}$ | 3.8 | - | $V_{D D 2}$ | $V$ |
| :---: | ---: | :---: | :---: | :---: |
| $V_{\text {IL }}$ | 0 | - | 1.7 | $V$ |
|  | 0 | - | 13.5 | $V$ |
|  | - | - | 50 | $\mu \mathrm{~A}$ |


| $V_{\text {IH }}$ | 2.5 | - | $V_{D D 1}$ | $V$ |
| :---: | ---: | :---: | :---: | :---: |
| $V_{I L}$ | 0 | - | 0.7 | $V$ |
|  | - | - | 10 | $\mu \mathrm{~A}$ |


| $V_{\text {IH }}$ | 2.0 | - | $V_{D D 2}$ | $V$ |
| :---: | ---: | :---: | :---: | :---: |
| $V_{\text {IL }}$ | 0 | - | 0.8 | $V$ |
|  | 0 | - | 13.5 | $V$ |
|  | - | - | 10 | $\mu \mathrm{~A}$ |

$-\quad 0.8 \mathrm{~V}$
$4.0 \quad-\quad-\quad V$

| $V_{\text {IH }}$ | 2.0 | - | $V_{D D 1}$ | $V$ |
| :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IL }}$ | 0 | - | 0.8 | $V$ |
|  | - | - | 10 | $\mu \mathrm{~A}$ |


| $V_{\mathrm{OL}}$ | - | - | 0.5 | V |
| :---: | :---: | :---: | :---: | :---: |
|  | - | - | 50 | $\mu \mathrm{~A}$ |


| $V_{\mathrm{OH}}$ | 2.4 | - | - | $V$ |
| :---: | :---: | :---: | :---: | :---: |
| $V_{\mathrm{OL}}$ | - | - | 0.5 | V |

## CHARACTERISTICS (continued)

min. typ. max.
Counter outputs (pins $3,4,8,21$ )
Output voltage; LOW ( $1 \mathrm{OL}=1 \mathrm{~mA}$ )
Output current in 'off' state ( $\mathrm{V}_{\mathrm{OH}}=5.5 \mathrm{~V}$ )
On/standby (pin 6)
Output voltage; LOW (I $\mathrm{OL}=15 \mathrm{~mA}$ )
Output current in 'off' state ( $\mathrm{V}_{\mathrm{OH}}=13.5 \mathrm{~V}$ )

| $V_{\mathrm{OL}}$ | - | - | 0.5 | $V$ |
| :---: | :---: | :---: | :---: | :---: |
|  | - | - | 50 | $\mu \mathrm{~A}$ |
|  |  |  |  |  |
| $V_{\mathrm{OL}}$ | - | - | 0.25 | $V$ |
|  | - | - | 100 | $\mu \mathrm{~A}$ |
|  |  |  |  |  |
| $V_{\mathrm{OL}}$ | - | - | 0.7 | $V$ |
| $V_{\mathrm{OH}}$ | 8 | - | - | $V$ |
| $\mathrm{I}_{\mathrm{OH}}$ | -200 | - | - | $\mu \mathrm{A}$ |
|  |  | - | - | 1.0 |
| $V_{\mathrm{OL}}$ | - | - | 50 | $\mu \mathrm{~A}$ |

Analogue outputs (pins 10, 11, 14 and 15)

| Output voltage; LOW ( $1 \mathrm{OL}=2 \mathrm{~mA}$ ) |  | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0.7 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output voltage; $\mathrm{HIGH}(1 \mathrm{OH}=-2 \mathrm{~mA})$ | (see Fig.3) | $\mathrm{V}_{\mathrm{OH}}$ | 8 | - | - | $V$ |
| Output current; $\mathrm{HIGH}\left(\mathrm{V}_{\mathrm{OH}}=11.0 \mathrm{~V}\right)$ ) |  | ${ }^{\mathrm{I}} \mathrm{OH}$ | -200 | - | - | $\mu \mathrm{A}$ |

Message received indicator (pin 16)

Output current in 'off' state $\left(\mathrm{V}_{\mathrm{OH}}=13.5 \mathrm{~V}\right) \quad-\quad-\quad 50 \quad \mu \mathrm{~A}$

## APPLICATION DATA

The function is quoted against the corresponding pin number.
This device has 3 basic modes of operation. These are:

$$
\text { TV mode } \quad \text { Viewdata mode }
$$

Teletext mode

The response of the device to an input code will vary according to which mode the device is in at that time. Certain input codes will cause the device to change mode, other codes perform different functions depending on the level of the Picture on sense input. See table 1 for full details.

Pin No.

1. $\mathrm{V}_{\mathrm{SS}}$ Ground -0 V

## 2. Local reset

When this input is connected to 0 V , all four analogue outputs revert to their mid-range position, the 'mute' output switches to the 'unmute' state and the 'on/standby' output switches to the 'on' state, and the mode is set to 'TV'. During the normal operation this input should be connected to $V_{\text {DD1 }}$ through a suitable resistor. This input is also used to control the direction of the counter stepping (see pin 20 details).
3. Counter output A (L.S.B.)

For the purpose of selection of one out of sixteen TV stations, this latched output provides the least significant bit of a four-bit binary output (Bit 1). It is an open drain output capable of sinking current to $V_{S S}$. (See Fig.2)
4. Counter output B

For the purpose of selection of one out of sixteen TV stations, this latched output provides bit 2 of the four-bit binary output. It is an open drain output capable of sinking current to $\mathrm{V}_{\mathrm{SS}}$. (See Fig.2).

## 5. DATA output

This 3 -state output provides 7 -bit inverted serial data, 5 bits of which is identical to the input command message code, the other two bits control 3 modes (i.e. TV, teletext and viewdata). This data contains all the teletext and viewdata control functions and interfaces directly with each system. See Fig. 5 for details of the data output waveform and Table 2 for details of the output codes. When the data output is not in use the output switches to high impedance to allow the data line to be used by other circuits.

## 6. On/standby output

This output provides control for TV receiver power supply switching. (HIGH = On;
LOW = Standby).
The 'standby' state occurs either on receiving the standby input code (Code 3) or with the application of the $V_{D D 1}$ supply.
The 'on' state occurs either by operation of the local reset (See pin 2 details) or on receipt of any of the following codes:

Code 1 - Reset
Code 4 - Transfer to TV mode/on
Codes 18 to 28 - Station select
Code 30 - Transfer to viewdata mode
Code 32 - Transfer to teletext mode
On using a station select code to revert from 'standby' to the 'on' state a delay of nominally 2 seconds occurs before the $\overline{\text { DATA }}$ out and DLIM signals are produced. The mute output goes LOW during this time. This is to allow for slow start TV power supplies.

## 7. DLIM

This is a clocking pulse signal that occurs only during serial data output and is used to clock the data externally. Direct interface to the SAA5040 and SAA5050 teletext circuits is possible. See Fig. 5 for timing details.

## 8. Counter output C

For the purpose of selection of one of sixteen TV stations this latched output provides bit 3 of the four-bit binary output. It is an open drain output capable of sinking current to $\mathrm{V}_{\mathrm{SS}}$. (See Fig.2).

## 9. Mute output

This is a bistable output intended for instant sound muting. It is an open-drain output capable of sinking current to $V_{S S}$.
On receipt of the mute code (Code 2) the output is taken to $\mathrm{V}_{\mathrm{SS}}$ and a time period of nominally 750 ms is initiated during which no further response is possible at this output. After this time period the reception of the same code will cause the output to return to the HIGH state and a similar immunity time period initiated.
The mute output also goes LOW whilst a remote programme selection command is being executed and whilst the two second delay after the standby state is in operation.

Pin No. (continued)

## 10. Analogue 1 output

This output provides a variable mark-space ratio waveform, adjustable over 62 values (see Fig.3). When integrated this output provides a d.c. voltage level controllable from approximately 0 to 12 volts which may be used for controlling any of the TV analogue functions. Reception of the AN 1+(Code 9) command causes the mark-space ratio to increase, and the AN1-(Code 10) causes the ratio to decrease. The reset function (local or remote) sets the output to approximately a $50 \%$ duty cycle.
11. Analogue 2 output

This provides a similar output to analogue 1 (pin 10). It is controlled by the AN2+ and AN2commands (Codes 11 and 12).
12. Analogue rate af change control

When this pin is connected to $\mathrm{V}_{\mathrm{SS}}$ the internal timing chain operating from the oscillator dictates the analogue rate of change, (all four analogues have the same rate of change). The rate under these circumstances is nominally $107 \mathrm{~ms} / \mathrm{step}$. By connecting one capacitor and one resistor to this pin as shown on Fig. 1 the analogue rate of change is variable from nominally $250 \mathrm{~ms} / \mathrm{step}$ to $50 \mathrm{~ms} / \mathrm{step}$ by using a 100 nF capacitor and a resistor in the range $2.2 \mathrm{M} \Omega$ to $470 \mathrm{k} \Omega$.
13. $V_{D D 2}+12 V$ Supply

This supply feeds the analogue output stages only and does not affect the logic section of the circuit and therefore it may be removed at any time. The analogue outputs will cease but will restart with the same mark-space ratio when the supply is re-applied provided that the VDD1 supply has been maintained. Whilst the $V_{D D 2}$ supply is removed all commands that change analogue mark-space ratios are ignored.
14. Analogue 3 output

This provides a similar output to analogue 1 (pin 10). It is controlled by the AN3+ and AN3commands (Codes 13 and 14). If the SAA5012A is in the teletext or viewdata modes the codes will control the mark-space ratio only if the Picture on sense input (pin 17) is high.
15. Analogue 4 output

See description of analogue 3 output (pin 14). This output is controlled by codes 15 and 16.
16. Message received indicator

This is an open drain output and is capable of sinking current to $\mathrm{V}_{\text {SS }}$ when a correct input data sequence has been received. The output remains low while the input signal is present and will revert to the high state after a period of silence of about 64 ms at the input. This output is capable of driving a LED display directly.

## 17. Picture on sense

When in teletext or viewdata modes, analogues 3 and 4 will be controlled by commands 13 to 16 only if this input is high (see tables 1 and 2).

## 18, 19. Oscillator timing components

A resistor and capacitor are required to time the oscillator which controls the timing of all the internal functions of the circuit. The capacitor is connected between pins 19 and 1 and the resistor between pins 18 and 19. The SAA5012A may be driven by an external clock applied to pin 19. In this case pin 18 must be left open circuit.
20. Teledata modes inhibit/counter step

This is a dual purpose input. When the input is held HIGH it inhibits both the teletext and viewdata modes, thus permitting sets not equipped with these features to specifically exclude these modes. If these modes are required this input should be held LOW. The other purpose of this input is to provide a local stepping facility for the internal tuning selection counter. This is intended for emergency use when the remote control handset is not available. In order to step the counter this input should be pulsed into the opposite state from which it is normally held. Each local stepping pulse will cause the counter to change. It will count down if pin 2 is HIGH, and up if pin 2 is LOW. Data output codes and the sound mute pulse are not sent during local stepping, but during "step-up" the loc̣al reset conditions apply. (See pin 2 details).

## 21. Counter output $D$ (M.S.B.)

For the purpose of selection of one out of sixteen TV stations this latched output provides the most significant bit of a four-bit binary output. It is an open drain coutput capable of sinking current to $\mathrm{V}_{\mathrm{SS}}$. (See Fig.2)

## 22. Data input

The 24-bit message code must be applied to this input either from a pulse retrieving circuit driven by a transmission system or from the output of a local keyboard system. The SAA5000 generates the required data sequence. (See Fig. 4 for details of data input format).

## 23. Data input type selector

By connecting this input to $V_{S S}$ the input data is expected to be from an ultrasonic transmission system, and with th is input connected to VDD1 the data is expected to be from an infra-red transmission system. For details of the expected pulse format see the SAA5000 data sheet.
24. VDD1 +5 V supply

This is the power supply input for the logic section and must remain supplied during the standby condition.



Fig. 2 Counter outputs


Fig. 3 Analogue output waveforms


$\overline{\text { Bit } 7}=$ High for TV and LOW for Teletext and Viewdata
$\overline{\text { Bit } 6}=$ High for Teletext $/ T V$ and LOW for Viewdata

Fig. 5 DATA output and DLIM output waveforms

| Code received |  |  |  |  |  | MODE |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | B5 | B4 | B3 | B2 | B1 | TV | Teletext (Pin 17 LOW) | Teletext (Pin 17 HIGH) | Viewdata (Pin 17 LOW) | Viewdata (Pin 17. HIGH) |
| 1 | 0 | 0 | 0 | 0 | 0 | Reset/on | Transfer to TV/reset | Transfer to TV/reset | Transfer to TV/reset | Transfer to TV/reset |
| 3 | 0 | 0 | 0 | 0 | 1 0 | Mute | Mute Transfer to TV/standby | Mute Transfer to TV/standby | Transfer to TV/standby | Transfer to TV/standby |
| 4 | 0 | 0 | 0 | 1 | 1 | On | Transfer to TV | Transfer to TV | Transfer to TV | Transfer to TV |
| 5 | 0 | 0 | 1 | 0 | 0 | - | - | - | - | - |
| 6 | 0 | 0 | 1 | 0 | 1 | - | - | - | - | - |
| 7 | 0 | 0 | 1 | 1 | 0 | - | - | - | - | - |
| 8 | 0 | 0 | 1 | 1 | 1 | - | - | - | - - | - |
| 9 | 0 | 1 | 0 | 0 | 0 | Analogue 1+ | Analogue 1+ | Analogue 1+ | Analogue 1+ | Analogue 1+ |
| 10 | 0 | 1 | 0 | 0 | 1 | Analogue 1- | Analogue 1- | Analogue 1- | Analogue 1- | Analogue 1- |
| 11 | 0 | 1 | 0 | 1 | 0 | Analogue 2+ | Analogue 2+ | Analogue 2+ | Analogue $2+$ | Analogue 2+ |
| 12. | 0 | 1 | 0 | 1. | 1 | Analogue 2- | Analogue 2- | Analogue 2- | Analogue 2- | Analogue 2- |
| 13 | 0 | 1 | 1 | 0 | 0 | Analogue 3+ | - | Analogue 3+ | - | Ànalogue 3+ |
| 14 | 0 | 1 | 1 | 0 | 1 | Analogue 3- | - | Analogue 3- | - | Analogue 3- |
| 15 | 0 | 1 | 1. | 1 | 0 | Analogue 4+ | . - | Analogue 4+ | - | Analogue 4+ |
| 16 | 0 | 1 | 1 | 1 | 1 | Analogue 4- | - | Analogue 4- | - | Analogue 4- |
| 17 | 1 | 0 | 0 | 0 | 0 | Programme 1/on | - | - | - - | - |
| 18 | 1 | 0 | 0 | 0 | 1 | Programme 2/on | - | - | - | _ |
| 19 | 1 | 0 | 0 | 1 | 0 | Programme 3/on | - | - | - | - |
| 20 | 1 | 0 | 0 | 1 | 1 | Programme 4/on | - | - | - | - |
| 21 | 1 | 0 | 1 | 0 | 0 | Programme 5/on | - | - | - | - |
| 22 | 1 | 0 | 1 | 0 | 1 | Programme 6/on | - | - | - | - |
| 23 | 1. | 0 | 1 | 1 | 0 | Programme 7/on | - | - | - | -. |
| 24 | 1 | 0 | 1 | 1 | 1 | Programme 8/on | - | - | - | - |
| 25 | 1. | 1 | 0 | 0 | 0 | Programme 9/on | - | - | - | - |
| 26 | 1 | 1 | 0 | 0 | 1 | Programme 10/on | - | - | - | - |
| 27 | 1 | 1 | 0 | 1 | 0 | Programme 11/on | - | - - | - . | - |
| 28 | 1 | 1 | 0 | 1 | 1 | Programme 12/on | - | - | - | - |
| 29 | 1 | 1 | 1 | 0 | 0 | - | - - | - | - | - |
| 30 | 1 | 1. | 1 | 0. | 1 | Transfer to viewdata/on | Transfer to viewdata | Transfer to viewdata | - | - |
| 31 | 1 | 1 | 1 | 1 | 0 | Transfer to teletext * | - | - | Transfer to teletext | Transfer to teletext |
| 32 | 1 | 1 | 1 | 1 | 1 | Transfer to teletext/on | - | - | Transfer to teletext | Transfer to teletext |

Blank entries indicate those codes for which the only device function is a possible transmission on the Data outputs (See Table 2)
TABLE 1: Input code responses.
*This transfer to teletext mode does not occur if on/standby output is low.


TABLE 2: Data output codes
(1) This code is NT if Teledata inhibit is low and on/standby output is high.
(2) These codes are NT if Teledata inhibit is low.
(3) These codes are NT if Picture on sense input is high.

Key to symbols: NT = Not transmitted

$$
\begin{aligned}
& S=\text { Single transmission } \\
& \text { R100 = Repeated approximately every } 100 \mathrm{~ms} .
\end{aligned}
$$

Note
Table shows logic output of B 6 and $\mathrm{B} 7, \overline{\mathrm{~B}}$ and $\overline{\mathrm{B} 7}$ are transmitted.
B 1 to B 5 are as received input, $\overline{\mathrm{B} 1}$ to $\overline{\mathrm{B} 5}$ are transmitted.

## TELETEXT TIMING CHAIN CIRCUIT

The SAA5020 is an MOS N-channel integrated circuit which performs the timing functions for a teletext system.
The SAA5020 is a 24 -lead device which provides the necessary timing signals to the teletext page memory and to the Character Generator (SAA5050). It works in conjunction with the Video Processor Circuit (SAA5030) and the Teletext Acquisition and Control Circuit (SAA5040). The operation of the SAA5020 maintains the synchronisation between the teletext system and the incoming video signal.

QUICK REFERENCE DATA

| Supply voltage | $V_{D D}$ | nom | 5 | V |
| :--- | :--- | :--- | :--- | :--- |
| Supply current | $\mathrm{I}_{\mathrm{DD}}$ | typ | 20 | mA |
| Operating ambient temperature | $\mathrm{T}_{\mathrm{amb}}$ | -20 to +70 | ${ }^{\circ} \mathrm{C}$ |  |

## PACKAGE OUTLINE

24-lead DIL; plastic (SOT-101A)


Viewed from top

## PINNING

1. $\mathrm{V}_{\mathrm{SS}}$
2. 6 MHz input (F6)
3. 6 MHz output (TR6)
4. 1 MHz output (F1)
5. 'After Hours' sync (AHS)
6. Fast line reset (FLR)
7. General line reset $\overline{(\mathrm{GLR})}$
8. Phase lock output (PL)
9. Colour burst blanking (CBB)
10. Field sync input (FS)
11. Character rounding select (CRS)
12. $V_{D D}$
13. Load output shift register enable (LOSE)
14. Data entry window (DEW)
15. Transmitted large character (TLC)
16. High impedance enable (HIE)
17. Big character select ( $\overline{\mathrm{BCS}}$ )
18. $\overline{T o p} /$ bottom (T/B)
19. Memory address $0\left(A_{0}\right)$
20. Memory address $1\left(A_{1}\right)$
21. Memory address $2\left(A_{2}\right)$
22. Memory address 3 ( $\mathrm{A}_{3}$ )
23. Memory address 4 (A4)
24. Read address clock (RACK)

## DESCRIPTION

The basic input to the SAA5020 is a 6 MHz clock signal from the Video Processor Circuit (SAA5030).
This clack signal is buffered and is available as an output. A divide-by-six counter produces the character rate of 1 MHz . This is followed by a divide-by-64 to produce the line rate and a further divide by $312 / 313$ to derive the field rate.
The line rate is also divided by 10 to clock a divide-by- 24 counter for the teletext memory row addresses. Logic is incorporated to enable the selection of big character display, and to enable the display of transmitted large characters. An output is provided to enable character rounding for normal height characters. A composite sync. signal ( AHS ) is available as an output which can be used to synchronise the display time bases.

## HANDLING

Inputs and outputs are protected against electrostatic charge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices. (See MOS Handling Notes).

RATINGS Limiting values in accordance with the Absolute Maximum System.
Voltages (with respect to pin 1)

| Supply voltage $\mathrm{V}_{\mathrm{DD}}$ (pin 12) | -0.3 | 7.5 | V |
| :---: | :---: | :---: | :---: |
| Input vol tage All inputs <br>  (pins $2,6,10,15,16,17,18)$ | -0.3 | 7.5 | V |
| Output voltage (pins 3, 4, 5, 7, 11, 13, 14) | -0.3 | 7.5 | V |
| (pins 16, 19, 20, 21, 23, 24) | -0.3 | 7.5 | V |
| (pins 8, 9) | -0.3 | 13.2 | V |

## Temperatures

| Storage temperature | $T_{\text {stg }}$ | -20 to +125 | ${ }^{\circ} \mathrm{C}$ |
| :--- | :--- | ---: | :--- |
| Operating ambient temperature | $T_{\text {amb }}$ | -20 to +70 | ${ }^{\circ} \mathrm{C}$ |

## CHARACTERISTICS

Supply voltage

|  | min. | typ. | max. |
| :--- | :--- | :---: | :---: |
| $V_{D D}($ pin 12 $)$ | 4.5 | - | 5.5 |

The following characteristics apply at $T_{a m b}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ unless otherwise stated.

| Supply current |
| :--- |
| IDD |$-\quad-\quad 20 \quad 50 \quad \mathrm{~mA}$

## Inputs

6 MHz - F6 (pin 2)
Input voltage; HIGH
Input voltage; LOW
Rise time (between 0 V and 3.5 V levels)
Fall time (between 0 V and 3.5 V levels)
Mark/space ratio (measured at 1.5 V level)
All other inputs $F \operatorname{LR}(\operatorname{pin} 6), \mathrm{FS}(\operatorname{pin} 10), \overline{\mathrm{TLC}}(\operatorname{pin} 15)$, HIE (pin 16), $\overline{\mathrm{BCS}}$ (pin 17., $\overline{\mathrm{T}} / \mathrm{B}(\operatorname{pin} 18)$
Input voltage; HIGH
Input voltage; LOW
Input leakage current ( $\mathrm{V}_{\mathrm{in}}=5.5 \mathrm{~V}$ )
Input capacitance

## Outputs

TR6 (pin 3)
Output voltage; LOW ( ${ }_{\mathrm{OL}}=100 \mu \mathrm{~A}$ )
Output voltage; $\mathrm{HIGH}\left(\mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}\right)$
Output load capacitance
Output rise time
Output fall time $\}$, Note 2
Mark/space ratio
F1 (pin 4)
Output voltage; LOW ( $\left.I_{\mathrm{OL}}=100 \mu \mathrm{~A}\right) \quad$ Note 4
Output voltage; $\mathrm{HIGH}\left(\mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}\right)$
Output load capacitance
Output rise time
Output fall time
Note 2
Mark/space ratio
Delay time (measured from rising edge of TR6) Note 3
$\overline{\mathrm{AHS}} \quad(\mathrm{pin} 5)$
Output voltage; LOW ( $\left.\mathrm{I}_{\mathrm{OL}}=100 \mu \mathrm{~A}\right) \quad$ Note 5
Output voltage; $\mathrm{HIGH}\left(\mathrm{I}_{\mathrm{OH}}=-200 \mu \mathrm{~A}\right)$
Output load capacitance
Output rise time Output fall time $\}$ Note 2
Delay time (falling edge measured from F1 rising edge) Note 3
min. typ. max.

| $V_{\text {IH }}$ | 3.5 | - | 6.5 | $V$ |
| :--- | :--- | :--- | ---: | :--- |
| $V_{\text {IL }}$ | Note 1 | - | 0 | $V$ |
|  | - | - | 25 | ns |
|  | - | - | 20 | ns |


| $V_{I H}$ | 2.0 | - | $V_{D D}$ | $V$ |
| ---: | ---: | ---: | ---: | ---: |
| $V_{I L}$ | 0 | - | 0.8 | $V$ |
|  | - | - | 10 | $\mu A$ |
|  | - | - | 7 | $p F$ |


| $V_{O L}$ | 0 | - | 0.4 | $V$ |
| :--- | :--- | :--- | ---: | :--- |
| $V_{O H}$ | 2.75 | - | $V_{D D}$ | $V$ |
|  | - | - | 15 | pF |
|  | - | - | 30 | ns |
|  | - | - | 30 | ns |
|  | $40: 60$ | - | - |  |


| $V_{O L}$ | 0 | - | 0.4 | $V$ |
| :---: | :---: | :---: | ---: | :---: |
| $V_{O H}$ | 2.75 | - | $V_{D D}$ | $V$ |
|  | - | - | 35 | $p F$ |
|  | - | - | 50 | $n s$ |
|  | - | - | 30 | $n s$ |
|  | - | - | $60: 40$ |  |
|  | 7 | - | 60 | ns |


| $V_{O L}$ | 0 | - | 0.4 | V |
| ---: | ---: | ---: | ---: | ---: |
| $\mathrm{~V}_{\mathrm{OH}}$ | 2.4 | - | $V_{D D}$ | V |
|  | - | - | 30 | pF |
|  | - | - | 100 | ns |
|  | - | - | 100 | ns |
|  | 0 | - | 300 | ns |

min. typ. max.

| $V_{O L}$ | 0 | - | 0.4 | V |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{~V}_{\mathrm{OH}}$ | 2.4 | - | $V_{\mathrm{DD}}$ | V |
|  | - | - | 40 | pF |
|  | - | - | 60 | ns |
|  | - | - | 50 | ns |
|  | 0 | - | 200 | ns |


| $V_{\mathrm{OL}}$ | 0 | - | 1.0 | V |
| :---: | :---: | :---: | :---: | :---: |
|  | - | - | 10 | $\mu \mathrm{~A}$ |
|  | - | - | 30 | pF |
|  | - | - | 100 | ns |
|  | 0 | - | 250 | ns |


| VOL | 0 | - | 1.0 | V |
| :---: | :---: | :---: | ---: | :---: |
|  | - | - | 10 | $\mu \mathrm{~A}$ |
|  | - | - | 30 | pF |
|  | - | - | 200 | ns |
|  | 0 | - | 250 | ns |


| $V_{\mathrm{OL}}$ | 0 | - | 0.4 | V |
| :---: | :---: | :---: | ---: | :---: |
| $\mathrm{~V}_{\mathrm{OH}}$ | 2.4 | - | $\mathrm{V}_{\mathrm{DD}}$ | V |
|  | - | - | 30 | pF |
|  | - | - | 1 | $\mu \mathrm{~s}$ |
|  | - | - | 1 | $\mu \mathrm{~s}$ |


| $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0.4 | V |
| :---: | :---: | :---: | ---: | :---: |
| $\mathrm{~V}_{\mathrm{OH}}$ | 2.4 | - | $\mathrm{V}_{\mathrm{DD}}$ | V |
|  | - | - | 30 | pF |
|  | - | - | 50 | ns |
|  | - | - | 50 | ns |
|  | 0 | - | 250 | ns |

Note 3
DEW (pin 14)
Output voltage; LOW ( $\mathrm{I}_{\mathrm{OL}}=100 \mu \mathrm{~A}$ )
Output voltage; $\mathrm{HIGH}\left(\mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}\right)$
Output load capacitance
Output rise time
Note 2
Delay time (measured from falling edge of $\overline{\text { CBB })} \quad$ Note 3

| $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0.4 | V |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{~V}_{\mathrm{OH}}$ | 2.4 | - | $\mathrm{V}_{\mathrm{DD}}$ | V |
|  | - | - | 42 | pF |
|  | - | - | 200 | ns |
|  | - | - | 200 | ns |
|  | 7.5 | - | 8.5 | $\mu \mathrm{~s}$ |

$A_{0}, A_{1}, A_{2}$ (pins 19, 20 and 21) 3 -state

| Output voltage; LOW ( $\mathrm{IOL}^{\text {a }}=100 \mu \mathrm{~A}$ ) | $\mathrm{V}_{\text {OL }}$ | 0 | - | 0.4 | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output voltage; HIGH ( ${ }^{\text {OH }}=-100 \mu \mathrm{~A}$ ) | $\mathrm{V}_{\mathrm{OH}}$ | 2.4 | - | $V_{D D}$ | V |
| Output load capacitance |  | - | - | 85 | pF |
| Output rise time $\}$ Note 2 |  | - | - | 1 | $\mu \mathrm{s}$ |
| Output fall time Note 2 |  | - | - | 1 | $\mu \mathrm{s}$ |
| Delay time (measured from falling edge of $\overline{\mathrm{CBB}}$ ) Note 3 |  | -2 | - | 10 | $\mu \mathrm{s}$ |
| Leakage current in 'off' state ( $\mathrm{V}_{\text {OUT }}=5.5 \mathrm{~V}$ ) |  | - | - | 10 | $\mu \mathrm{A}$ |
| High impedance switching time |  |  |  |  |  |
| Into high impedance state |  | 0 | - | 0.9 | $\mu \mathrm{S}$ |
| From high impedance state |  | 1 | - | 2.9 | $\mu \mathrm{s}$ |

$\mathrm{A}_{3}, \mathrm{~A}_{4}$ (pin 22 and 23 ) 3 -state
Output voltage; LOW ( $\mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA}$ )
All other parameters are as for $A_{0}$ to $A_{3}$
RACK (pin 24) 3-state

| Output voltage; LOW ( $1 \mathrm{OL}=1.6 \mathrm{~mA}$ ) | $\mathrm{V}_{\text {OL }}$ | 0 | - | 0.4 | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output voltage; $\mathrm{HIGH}\left(\mathrm{IOH}^{\prime}=-100 \mu \mathrm{~A}\right)$ | VOH | 2.4 | - | VDD | V |
| Output load capacitance |  | - | - | 40 | pF |
| Output rise time $\}$ Note 2 |  | - | - | 60 | ns |
| Output fall time Note 2 |  | - | - | 300 | ns |
| Delay time (measured from falling edge of F1) Note 3 |  | 150 | - | 280 | ns |
| Leakage current in 'off' state ( $\mathrm{V}_{\text {OUT }}=5.5 \mathrm{~V}$ ) |  | - | - | 10 | $\mu \mathrm{A}$ |
| High impedance switching time |  |  |  |  |  |
| Into high impedance state |  | 1 | - | 2.9 | $\mu \mathrm{s}$ |
| From high impedance state |  | 0 | - | 0.9 | $\mu \mathrm{S}$ |

## Notes

1. This input incorporates an internal clamping diode.

The recommended input çircuit is:

2. Rise and fall times are measured between the 0.8 V and 2.0 V ievels unless otherwise stated.
3. All delay times are measured from the rising edge of F1 unless otherwise stated.

All delay times are measured at the 1.5 V level on the input to either the 2.0 V level on the rising edge of the output or the 0.8 V level on the falling edge of the output.

Notes (continued)
4. IOL may be increased to 1 mA if load capacitance is less than 10 pF .
5. IOL may be increased to 1.6 mA . Delay time will be increased to 350 ns max.

## APPLICATION DATA

The function is quoted against the corresponding pin number.
For details of dutput waveforms see Fig. 3

## Pin No

1. $\mathrm{V}_{\mathrm{SS}}$ Ground - 0 V
2. F6

This input is the, 6 MHz master clock signal and is used to derive the basic timings for the teletext display. It contains an internal diode clamp.
3. TR6

This output is the 6 MHz character dot rate clock signal for the SAA5050 Teletext Character Generator.
4. F1

This output is a 1 MHz character repetition rate clock signal for the SAA5040 Teletext Acquisition and Control device and the SAA5050 Teletext Character Generator.
This output is synchronous with TR6, with a positive going edge occuring at time zero of the line.
5. $\overline{\text { AHS }}$ After hours sync

This output signal is an internally generated TV compound sync signal which may be used to synchronise the display (Fig.2).
6. FLR Fast line reset

This input from the SAA5030 Video Processor is used to reset the internal TV line rate counter. It is a positive going pulse of approximately $4.6 \mu \mathrm{~s}$ duration, and occurs during initial set-up of the phase locked system.
7. $\overline{\mathrm{GLR}}$ General line reset

This output is a TV line frequency signal used for reset and clock functions in the SAA5040 Teletext Acquisition and Control device, and the SAA5050 Teletext Character Generator. It is a $1 \mu$ s negative going pulse commencing $5 \mu \mathrm{~s}$ from the start of each line.
8. $\overline{\text { PL }}$ Phase lock

This line frequency output signal to the SAA5030 Video Processor is used to phase lock the 6 MHz display system clock to the incoming television video signal. It is a $4 \mu \mathrm{~s}$ negative going pulse commencing at $62 \mu \mathrm{~s}$ into line
9. $\overline{\mathrm{CBB}}$ Colour burst blanking

This output signal is used to reset internal data processing and sync circuits within the SAA5030 Video Processor. It is an $8 \mu \mathrm{~s}$ negative going pulse starting at time zero of the line.
10. FS Field sync

This input signal from the SAA5030 Video Processor is used to reset the field rate counter, to maintain correct field sync with incoming video.
11. CRS Character rounding select

This output signal to the SAA5050 Teletext Character Generator is required for correct character rounding of small characters within the character generator. The output is high for even fields ( $0-313$ lines) and low for odd fields ( $314-625$ lines).
12. $V_{D D}+5$ V Supply

This is the power supply input to the circuit.
13. LOSE Load output shift register enable

This output signal to the SAA5050 Teletext Character Generator is used to reset internal control character flip-flops prior to the start of each display line. This signal also defines the character display period. It is a positive going pulse of duration $40 \mu \mathrm{~s}$ starting $14.5 \mu \mathrm{~s}$ after the start of the line and occurs on lines 49 to 288 and 362 to 601 only.
14. DEW Data entry window

This output defines the period during which data may be extracted from the incoming television signal and written into the page memory. This signal is required by the SAA5040 Teletext Acquisition and Control device and the SAA5050 Teletext Character Generator.
This is a positive going pulse commencing at the end of line 5 and finishing at end of line 22 and similarly for lines 318 and 335.
15. $\overline{T L C}$ Transmitted large character

This input from the SAA5050 Teletext Character Generator is to enable the correct display of large characters under broadcast control. It is high for normal character display and must be taken low for large character display.
16. HIE High impedance enable

This input when taken high will switch the address and address clock (RACK) outputs to their high impedance state. For normal teletext operation this input should be connected to the DEW output (Pin 14).
17. $\overline{\mathbf{B C S}}$ Big character select

This input from the SAA5040 Teletext Acquisition and Control circuit is used to enable the correct display of large characters. It must be high for normal character display and taken low for large character display.
18. $\overline{\mathbf{T}} / \mathrm{B}$ Top or bottom select

This input from the SAA5040 Teletext Acquisition and Control device controls the RAM row address logic for correct operation of page display when large character display has been selected under user control. It must be low for the top half to be displayed, and high for the bottom half.

## $\mathrm{A}_{0}$ to $\mathrm{A}_{4}$ Memory addresses

21, 22 These 3 -state outputs to the teletext memory provide the RAM row addresses during the display period (i.e. TV lines 49 to $288-362$ to 601 inclusive). These outputs switch to the high impedance state when HIE (pin 16) is taken high. All address outputs are low during line 40.
During display period the outputs provide a binary count sequence which is increased every ten lines in small character mode and every twenty lines in large character mode. If any row contains transmitted large characters the address is incremented by two after 20 lines.
24. RACK Read address clock

This 3 -state output is a 1 MHz clock occuring during the display period of the line only. This output is used to clock the external RAM address counter during the display period. The output will switch to the high impedance state when HIE (pin 16) is taken high. The clock starts with a positive edge $14.65 \mu \mathrm{~s}$ from the start of a line and finishes with a negative going edge at $53.15 \mu \mathrm{~s}$.


Fig. 2 After hours sync waveforms ( $\overline{\mathrm{AHS}}$ )


FIELD RATE (Line No,s)


High impedance (HIE connected to DEW)
D8065a

Fig. 3 SAA5020 Output waveforms

## TELETEXT VIDEO PROCESSOR

The SAA5030 is a monlithic bipolar integrated circuit used for teletext video processing. It is one of a package of four circuits to be used in teletext TV data systems. The SAA5030 extracts data and data clock information from the television composite video signal and feeds this to the Acquisition and Control circuit SAA5040. A 6 MHz crystal controlled phase locked oscillator is incorporated which drives the Timing Chain circuit SAA5020. An adaptive sync separator is also provided which derives line and field sync pulses from the input video in order to synchronise the timing chain.

## QUICK REFERENCE DATA

| Supply voltage | $\mathrm{V}_{\text {supply }}$ | nom | 12 | V |
| :--- | :--- | ---: | ---: | :--- |
| Supply current at $\mathrm{V}_{\text {supply }}=12 \mathrm{~V}$ | $\mathrm{I}_{\text {supply }}$ | typ | 110 | mA |
| Video input amplitude (sync-white) | $\mathrm{V}_{16 \text { video(p-p) }}$ | nom | 2.4 | V |
| Teletext data input amplitude | $\mathrm{V}_{16 \text { teletext }}(\mathrm{p}-\mathrm{p})$ | nom | 1.1 | V |
| Sync amplitude | $\mathrm{V}_{16 \text { sync }}(\mathrm{p}-\mathrm{p})$ | nom | 0.7 | V |
| Operating temperature range | $\mathrm{T}_{\text {amb }}$ | -20 to +70 | ${ }^{\circ} \mathrm{C}$ |  |

## PACKAGE OUTLINE

24-lead DIL; plastic (SOT-101 with heat spreader)


Viewed from top

## PINNING

1. Signal presence time constant components.
2. Line reset time constant
3. Fast line reset output (FLR)
4. Ground (OV)
5. Sandcastle input ( $\overline{\mathrm{PL}}$ and $\overline{\mathrm{CBB}}$ )
6. $\quad 6 \mathrm{MHz}$ output (F6)
7. Phase detector time constant components
8. 
9. 6 MHz crystal
10. Picture on input (PO)
11. After hours sync input ( $\overline{\mathrm{AHS}}$ )
12. Sync output to TV
13. Field sync output (FS)
14. Field sync separator timing.
15. Sync separator capacitor
16. Composite video input
17. Supply voltage (+ve)
18. Clock output (F7)
19. Data output
20. Clock phase adjustment
21. Clock regenerator coil
22. Clock pulse timing capacitor
23. 
24. Peak detector capacitors

RATINGS Limiting values in accordance with the Absolute Maximum System.

## Voltages

| Supply voltage | $V_{17-4}$ | $V_{\text {supply }}$ | max. | 13.2 | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input voltages | $V_{5-4}$ | $v_{\text {in }}$ | max. | 9.0 | V |
|  | $V_{10-4}$ | $v_{\text {in }}$ | max. | $\mathrm{V}_{\text {supply }}$ | V |
|  | $\mathrm{V}_{11-4}$ | $v_{\text {in }}$ | max. | 7.5 | V |
| Dissipation |  |  |  | t.b.f. | w |
| Temperatures |  |  |  |  |  |
| Storage tempera |  | $\mathrm{T}_{\text {stg }}$ |  | -20 to +125 | ${ }^{\circ} \mathrm{C}$ |
| Operating ambi | $t$ temperature | Tamb |  | -20 to +70 | ${ }^{\circ} \mathrm{C}$ |

CHARACTERISTICS (At $T_{\mathrm{amb}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\text {supply }}=12 \mathrm{~V}$ and with external components as shown in Fig. 1 unless otherwise stated)

|  |  | min. | typ. | max. |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage $\mathrm{V}_{17}$-4 | $V_{\text {supply }}$ | 10.8 | 12.0 | 13.2 | V |
| Supply current ( $\mathrm{V}_{\text {supply }}=12.0 \mathrm{~V}$ ) | $I_{\text {supply }}$ | - | 110 | - | mA |
| Video input and sync separator |  |  |  |  |  |
| Video input amplitude (sync to white) Fig. 2 | $\mathrm{V}_{16 \text { video(p-p) }}$ | 2.0 | 2.4 | 3.0 | V |
| Source impedance, $\mathrm{f}=100 \mathrm{kHz}$ | $\mathrm{Z}_{\text {s }}$ | - | - | 250 | $\Omega$ |
| Sync amplitude | $V_{16 \text { sync(p-p) }}$ | 0.07 | 0.7 | 1.0 | V |
| Delay through sync separator |  | - | 0.5 | - | $\mu \mathrm{S}$ |
| Delay between field sync datum at pin 12 and the leading edge of separated field sync at pin 13 (Note 1, Fig.3) |  | 32 | 48 | 62 | $\mu \mathrm{s}$ |
| Field sync output |  |  |  |  |  |
| $V_{\text {out }}$ (low) at $\mathrm{I}_{13}=+20 \mu \mathrm{~A}$ | $V_{13 L}$ | - | - | 0.5 | V |
| $V_{\text {out }}$ (high) at $\mathrm{I}_{13}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{13 \mathrm{H}}$ | 2.4 | - | - | V |

Crystal controlled phase-locked oscillator
Measured using a crystal with the following specification e.g. catalogue no. 432214303241
$\mathrm{C}_{1}=27.5 \mathrm{fF}$ (typ)
$\mathrm{C}_{0}=6.8 \mathrm{pF}$ (typ)
$\mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$
Trimability ( $C_{L}$ increased to 30 pF ) $>750 \mathrm{~Hz}$
Fundamental ESR $<50 \Omega$

| Frequency | F 6 | - | 6.0 | - | MHz |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Holding range |  | 1.5 | 3.0 | - | kHz |
| Catching range | 1.5 | 3.0 | - | kHz |  |
| Control sensitivity of phase <br> detector measured as voltage | - | 0.3 | - | $\mathrm{mV} / \mathrm{ns}$ |  |
| at pin 7 with respect to phase <br> difference between separated |  |  |  |  |  |
| syncs and phase lock pulse $\overline{\text { PL }}$ |  |  |  |  |  |
| Control sensitivity of oscillator <br> measured as change in 6 MHz <br> phase shift from pin 8 to pin 9 | - | 2 | - | $\mathrm{deg} / \mathrm{mV}$ |  |

Gain of sustaining amplifier, $\mathrm{V}_{\mathrm{g}} \mathbf{8}$ measured with input voltage of $100 \mathrm{mV}(\mathrm{p}-\mathrm{p})$ and phase detector immobilised
Output voltage of 6 MHz signal at pin 6, measured into 20 pF load capacitance; peak-to-peak value
Output rise and fall times at pin 6 into 20 pF load

## Data slicer and clock regenerator

Teletext data input amplitude, pin 16
(Note 2, Fig. 2); peak-to-peak value
Data input amplitude at pin 16 required to enable amplitude gate flip-flop (peak-to-peak value)
Attack rate, measured at pins 23 and 24
with a step to pin 16

| Positive | - | 15 | - | $\mathrm{V} / \mu \mathrm{s}$ |
| :---: | :---: | ---: | :---: | :---: |
| Negative | - | 9 | - | $\mathrm{V} / \mu \mathrm{s}$ |
| Decay rate, measured at pins 23 and 24 <br> with a step input to pin 16 | 48 | 100 | 144 | $\mathrm{mV} / \mu \mathrm{s}$ |

Decay rate, measured at pins 23 and 24 with a step input to pin 16

Width of clock coil drive pulses from pin 21 when clock amplitude is not being controlled (Note 3)

| Positive | - | 15 | - | $\mathrm{V} / \mu \mathrm{s}$ |
| :---: | :---: | ---: | :---: | :---: |
| Negative | - | 9 | - | $\mathrm{V} / \mu \mathrm{s}$ |
| Decay rate, measured at pins 23 and 24 <br> with a step input to pin 16 | 48 | 100 | 144 | $\mathrm{mV} / \mu \mathrm{s}$ |

min. typ. max.
Clock hangover measured at pin 18 as the time the clock coil continues ringing after the end of data (Note 4)
Data and clock output voltages at pins
18 and 19 measured with 20 pF load
capacitance; peak-to-peak value
Output rise and fall times at pins
18 and 19 into 20 pF loads
Input voltage for energising clock phase setting circuit, pin 10

## Sandcastle input

Sandcastle detector thresholds, pin 5
Phase lock pulse ( $\overline{\mathrm{PL}}$ ) on
Phase lock pulse off
Blanking pulse ( $\overline{\mathrm{CBB}}$ ) on
Blanking pulse off
Dual polarity sync buffer
After hours sync ( $\overline{\mathrm{AHS}}$ ) pulse input pin 11
Threshold for $\overline{\mathrm{AHS}}$ active
Threshold for $\overline{\mathrm{AHS}}$ off
Picture on (PO) input, pin 10
Threshold for PO active
Threshold for PO off
1.0

Sync output, pin 12
AHS output with pin $10<1 \mathrm{~V}($ Note 5 ); peak-to-peak value
Composite sync output with pin 10
$>2 \vee$ (Notes 5 and 6); peak-to-peak value
Output current

## Line reset and signal presence detectors

Schmitt trigger threshold on pin 2 to inhibit line reset output at pin 3 (syncs coincident)
Schmitt trigger threshold on pin 2 to permit line reset output at pin 3 (syncs non-coincident)
Line reset output $V_{\text {out }}$ (low) at $I_{3}=+20 \mu \mathrm{~A}$
Line reset output $V_{\text {out }}$ (high) at $I_{3}=-100 \mu \mathrm{~A}$
Signal presence Schmitt trigger threshold on pin 2 below which the circuit accepts the input signal
Signal presence Schmitt trigger threshold on pin 2 above which the input signal is rejected
6.3

Clock
Periods

V

- . 5.5
$-$

30
ns
$10 \quad-\quad \mathrm{V}$
$-$
4.5
1.
-
$-\quad V$
2.0 V
2.0

V

## Teletext video processor circuit

## Notes

1. This is measured with the dual polarity buffer external resistor connected to give negative going syncs. The measurement is made after adjustment of the potential divider at pin 14 for optimum delay.
2. The teletext data input contains binary elements as a two level $N R Z$ signal shaped by a raised cosine filter. The bit rate is $6.9375 \mathrm{M} \mathrm{bit} / \mathrm{s}$. The use of odd parity for the 8 -bit bytes ensures that there are never, more than 14 bit periods between each data transition.
3. This is measured by replacing the clock coil with a small value resistor.
4. This must be measured with the clock coil tuned and using a clock-cracker signal into pin 16. The clock-cracker is a teletext waveform consisting of only one data transition in each byte.
5. With the external resistor connected to the ground rail, syncs are positive going centred on +2.3 V . With the resistor connected to the supply rail, syncs are negative going centred on +9.7 V .
6. When composite sync is being delivered, the level is substantially the same as that at the video input.

## APPLICATION DATA

## The function is quoted against the corresponding pin number

 Pin No.
## 1. Signal presence time constant

A capacitor and a resistor connected in parallel between this pin and supply determine the delay in operation of the signal presence detector.
2. Line reset time constant

A capacitor between this pin and supply integrates current pulses from the coincidence detector; the resultant level is used to determine whether to allow FL.R pulses (see pin 3).
3. Fast line reset output (FLR)

Positive-going sync pulses are produced at this output if the coincidence detector shows no coincidence between the syncs separated from the incoming video and the $\overline{\mathrm{CBB}}$ waveform from the timing chain circuit SAA5020. These pulses are sent to the timing chain circuit and are used to reset its counters, so as to effect rapid lock-up of the phase locked loop.
4. Ground $O V$
5. Sandcastle input ( $\overline{\mathrm{PL}}$ and $\overline{\mathrm{CBB}}$ )

This input accepts a sandcastle waveform which is formed from $\overline{P L}$ and $\overline{C B B}$ from the timing chain SAA5020. PL is obtained by slicing the waveform at 2.5 V , and this, together with separated sync, are inputs to the phase detector which forms part of the phase locked loop. When the loop has locked up, the edges of PL are nominally $2 \mu$ s before and $2 \mu \mathrm{~s}$ after the leading edge of separated line syncs.
CBB is obtained by slicing the waveform at 5 V , and is used to prevent the data slicer being offset by the colour burst.
6. 6 MHz output (F6)

This is the output of the crystal oscillator (see pins 8 and 9 ), and is taken to the timing chain circuit SAA5020 via a series capacitor.

## 7. Phase detector time constant

The integrating components for the phase detector of the phase locked loop are connected between this pin and supply.

## APPLICATION DATA (continued)

## $8,96 \mathrm{MHz}$ crystal

A 6 MHz crystal in series with a trimmer capacitor is connected between these pins. It forms part of an oscillator whose frequency is controlled by the voltage on pin 7 , which forms part of the phase locked loop.
10. Picture on input (PO)

The PO signal from the acquisition and control circuit SAA5040 is fed to this input and is used to determine whether the input video (pin 16) or the $\overline{\mathrm{AHS}}$ waveform (pin 11) appears at pin 12.
11. After hours sync ( $\overline{\mathrm{AHS}}$ )

A composite sync waveform $\overline{\mathrm{AHS}}$ is generated in the timing chain circuit SAA5020 and is used to synchronise the TV (see pin 10).
12. Sync output to TV

Either the input video or $\overline{\mathrm{AHS}}$ is available at this output dependent on whether the PO signal is high or low. In addition either signal may be positive-going or negative-going, dependent on whether the load resistor at this output is connected to ground or supply.
13. Field sync output (FS)

A pulse, derived from the input video by the field sync-separator, which is used to reset the line counter in the timing chain circuit SAA5020.
14. Field sync separator timing

A capacitor and adjusting network is connected to this pin and forms the integrator of the field sync separator.
15. Sync separator capacitor,

A capacitor connected to this pin forms part of the adaptive sync separator.
16. Composite video input

The composite video is fed to this input via a coupling capacitor.
17. Supply voltage +12 V
18. Clock output

The regenerated clock, after extraction from the teletext data, is fed out to the acquisition and control circuit SAA5040 via a series capacitor.
19. Data output

The teletext data is sliced off the video waveform, squared up and latched within the SAA5030. The latched output is fed to the acquisition and control circuit SAA5040 via a series capacitor.
$\rightarrow 20$. Clock decoupling
A 1 nF capacitor between pin 20 and ground is required for clock decoupling.
21. Clock regenerator coil

A high- Q parallel tuned circuit is connected between this pin and an external potential divider. The coil is part of the clock regeneration circuit (see pin 22).

## 22. Clock pulse timing capacitor

Short pulses are derived from both edges of data with the aid of a capacitor connected to this pin. The resulting pulses are fed, as a current, into the clock coil connected to pin 21.
Resulting oscillations are limited and taken to the acquisition and control circuit SAA5040 via pin 18.

## 23,24 Peak detector capacitors

The teletext data is sliced with an automatic data slicer whose slicing level is the mid-point of two peak detectors working on the video. Storage capacitors are connected to these pins for the negative and positive peak detectors.


Fig. 1 Peripheral circuit.


Fig. 2 Part of teletext line, with burst, showing nominal levels.


Fig. 3 Detail of idealised composite sync waveform.

## TELETEXT ACQUISITION AND CONTROL CIRCUIT

The SAA5040 is an MOS N-channel integrated circuit which performs the control, data acquisition and data routing functions of the teletext system.
The SAA5040 is a 28 -lead device which receives serial teletext data from the SAA5030 video processor and data from the remote control system e.g. SAA5010. The SAA5040 selects the required page information and feeds it in parallel form to the teletext page memory.
The SAA5040 works in conjunction with the SAA5020 Timing Chain and the SAA5050 Character Generator.
The circuit is designed in accordance with the September 1976 Broadcast Teletext specification published by BBC/IBA/BREMA.

QUICK REFERENCE DATA

|  |  |  |  |  |
| :--- | :--- | :--- | ---: | :--- |
| Supply voltage | VDD | nom. | 5 | V |
| Supply current | IDD | typ. | 80 | mA |
| Operating ambient temperature | $T_{\text {amb }}$ | -20 to +70 | ${ }^{\circ} \mathrm{C}$ |  |

## PACKAGE OUTLINE

## 28-lead DIL; plastic (SOT-117)



Pinning: see next page

## PINNING

1. $\mathrm{V}_{\mathrm{SS}}$
2. F7 Data
3. F7 Clock
teletext from SAA5030
4. Not connéected *
5. DLIM $\}$ Control from SAA5010
6. Data entry window (DEW)
7. Picture on output (PO)
8. Display enable output (DE)
9. Big character select ( $\overline{\mathrm{BCS}})$
10. Top/bottom ( $\overline{\mathrm{T}} / \mathrm{B}$ )
11. General line reset ( $\overline{\mathrm{GLR}}$ )
12. 1 MHz Input (F1)
13. $V_{D D}$
14. Write O.K. ( $\overline{\mathrm{WOK}})$
15. Data out to memory (D7)
16. Data out to memory (D6)
17. Data out to memory (D5)
18. Data out to memory (D4)
19. Data out to memory (D3)
20. Data out to memory (D2)
21. Data out to memory (D1)
22. Address out to memory $\left(\mathrm{A}_{4}\right)$
23. Address out to memory $\left(A_{3}\right)$
24. Address out to memory $\left(\mathrm{A}_{2}\right)$
25. Address out to memory $\left(A_{1}\right)$
26. Address out to memory $\left(\mathrm{A}_{0}\right)$
27. Write address clock (WACK)

## DESCRIPTION

The circuit consists of two main sections.
a) Data Acquisition

The basic input to this section is the serial teletext data stream (F7 Data) from the Video Processor Circuit SAA5030. This is clocked by a 6.9375 MHz clock also from the SAA5030.
The incoming data stream is processed and sorted so that the page of data selected by the user is written as 7 bit parallel words into the system memory. Hamming and parity checks are performed on the incoming data to reduce errors. Provision is also made to process the control bits in the page header.
b) Control Section

The basic input to this section is the 7 bit serial data from the Remote Control Decoder SAA5010. This is clocked by the DLIM signal.
The remote control commands are decoded and the control functions are stored.
See Table 1 for full details of the remote control commands used in the SAA5040. The control section can also write data into the page memory independently of the data acquisition section. This gives an on screen display of certain user-selected functions, e.g. page number and programme name.
The data and address outputs to the system memory are set to high impedance state if certain remote control commands are received (e.g. viewdata mode). This is to allow another circuit to access the memory using the same address and data lines. The address lines are also high impedance while the SAA5040 is not writing into the memory.

[^2]
## HANDLING

Inputs and outputs are protected against electrostatic charge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see MOS Handling Notes).

RATINGS Limiting values in accordance with the Absolute Maximum System.
Voltages (with respect to pin 1)

Supply voltage (pin 14)
Input voltage All inputs
Output voltage (pin 8)
All other outputs

Temperatures
Storage temperature
Operating ambient temperature

## CHARACTERISTICS

$$
\min . \quad \text { typ. } \max .
$$

## Supply voltage

$V_{D D}$ (pin 14) 4.5 - 5.5 V
The following characteristics apply at $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ unless otherwise stated.

## Supply current



## Inputs

F7 Data (pin 2), F7 Clock (pin 3)

| Input voltage; HIGH | $\mathrm{V}_{\mathrm{IH}}$ | 3.5 | - | 5.5 | V |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Input voltage; LOW Note 1 | $\mathrm{V}_{\mathrm{IL}}$ | - | - | 0.5 | V |
| $\left.\begin{array}{l}\text { Rise time } \\ \text { Fall time }\end{array}\right\}$ Note 2 | $\mathrm{tr}_{\mathrm{r}}$ | - | - | 30 | ns |
| Input resistance | $\mathrm{t}_{\mathrm{f}}$ | - | - | 30 | ns |
| Input capacitance |  | - | 5 | - | $\mathrm{M} \Omega$ |

CHARACTERISTICS (continued)

| F1 (pin 13) |  | min. | typ. | max. |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input voltage; HIGH | $\mathrm{V}_{\text {IH }}$ | 2.4 | - | $V_{\text {DD }}$ | V |
| Input voltage; LOW | $V_{\text {IL }}$ | 0 | - | 0.6 | V |
| Rise time ? | $\mathrm{t}_{\mathrm{r}}$ | - | - | 50 | ns |
| Fall time $\}$ Note 3 | ${ }_{\text {t }}$ | - | - | 30 | ns |
| Input capacitance |  | - | - | 7 | pF |
| Input leakage current ( $\mathrm{V}_{\mathrm{in}}=0$ to 5.5 V ) |  | - | - | 10 | $\mu \mathrm{A}$ |

## All other inputs

DLIM (pin 5), $\overline{\text { DATA }}$ (pin 6), DEW (pin 7), $\overline{\mathrm{GLR}}$ (pin 12)

| Input voltage; HIGH | $\mathrm{V}_{\text {IH }}$ | 2.0 | - | $\mathrm{V}_{\mathrm{DD}}$ | V |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Input voltage; LOW | $\mathrm{V}_{\mathrm{IL}}$ | 0 | - | 0.8 | V |
| Input capacitance |  | - | - | 7 | pF |
| Input leakage current $\left(\mathrm{V}_{\text {in }}=0\right.$ to 5.5 V$)$ | - | - | 10 | $\mu \mathrm{~A}$ |  |

## Outputs

$D E($ pin 9$), \overline{B C S}\left(\right.$ pin 10), $\overline{\mathrm{T}} / \mathrm{B}\left(\right.$ pin 11) (With internal pull-up to $\left.\mathrm{V}_{\mathrm{DD}}\right)$
Output voltage; LOW $\left(I_{O L}=200 \mu \mathrm{~A}\right) \quad \mathrm{V}_{\mathrm{OL}} \quad 0 \quad-\quad 0.5 \mathrm{~V}$
Output voltage; $\mathrm{HIGH} \quad \mathrm{I}_{\mathrm{OH}}=-50 \mu \mathrm{~A}$ for pin 9 $\left.\begin{array}{l}\mathrm{I}_{\mathrm{OH}}=-30 \mu \mathrm{~A} \text { for pin } 10 \\ \mathrm{IOH}_{\mathrm{OH}}=-20 \mu \mathrm{~A} \text { for pin } 11\end{array}\right\} \mathrm{V}_{\mathrm{OH}}$
2.4

| $\mathrm{t}_{\mathrm{r}}$ | - | - | 10 | $\mu \mathrm{~s}$ |
| ---: | ---: | ---: | ---: | ---: |
| $\mathrm{t}_{\mathrm{f}}$ | - | - | 1 | $\mu \mathrm{~s}$ |
|  | - | - | 7 | pF |
|  |  |  |  |  |
| $\mathrm{l}_{\text {out }}$ | -50 | - | -500 | $\mu \mathrm{~A}$ |

PO (pin 8) (With internal pull-up to $\mathrm{V}_{\mathrm{DD}}$ )

| Output voltage; LOW ( $I_{\mathrm{OL}}=140 \mu \mathrm{~A}$ ) | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0.5 | v |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output voltage; $\mathrm{HIGH}(1 \mathrm{OH}=-50 \mu \mathrm{~A})$ | VOH | 2.4 | - | $V_{\text {DD }}$ | V |
| Output rise and fall time ( $\mathrm{C}_{\mathrm{L}}=40 \mathrm{pF}$ ) (Note 3) | $\mathrm{tr}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 10 | $\mu \mathrm{s}$ |
| Output capacitance |  | - | - | 7 | pF |
| Output current with output in HIGH state $\left(\mathrm{V}_{\text {out }}=0.5 \mathrm{~V}\right)$ | lout | -50 | - | -500 | $\mu \mathrm{A}$ |

D1 to D7 (pins 16 to 22) (3-state)
Output voltage; LOW (IOL $=100 \mu \mathrm{~A})$
Output voltage; $\mathrm{HIGH}\left(\mathrm{IOH}^{=}=-100 \mu \mathrm{~A}\right)$
Output rise and fall time ( $\mathrm{C}_{\mathrm{L}}=40 \mathrm{pF}$ ) (Note 3)
Leakage current in 'off' state ( $\mathrm{V}_{\text {out }}=0$ to 5.5 V )

| $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0.5 | V |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{~V}_{\mathrm{OH}}$ | 2.4 | - | $\mathrm{V}_{\mathrm{DD}}$ | V |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 100 | ns |
|  | -10 | - | 10 | $\mu \mathrm{~A}$ |
|  | - | - | 7 | pF. |

$\overline{\text { WOK }}$ (pin 15) (3-state with internal pull-up to $V_{D D}$ )
$\left.\begin{array}{l}\text { Output voltage; } \mathrm{LOW}\left(I_{\mathrm{OL}}=400 \mu \mathrm{~A}\right) \\ \text { Output voltage; } \mathrm{HIGH}\left(I_{\mathrm{OH}}=-200 \mu \mathrm{~A}\right) \\ \text { Output voltage rise time } \\ \text { Output voltage fall time }\end{array}\right\}\left(\mathrm{C}_{\mathrm{L}}=80 \mathrm{pF}\right)$ (Note 3)
Output current with 3 -state 'off'. ( $\mathrm{V}_{\text {out }}=0.5 \mathrm{~V}$ )
Output capacitance
WACK (pin 28) (3-state)
Output voltage; LOW $\left(I_{\mathrm{OL}}=1.6 \mathrm{~mA}\right)$
Output voltage; $\mathrm{HIGH}\left(\mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}\right)$
Output voltage rise time
$\left.\begin{array}{l}\text { Output voltage fall time } \\ \text { Leakage current in 'off' state }\end{array}\right\}\left(\mathrm{C}_{\mathrm{L}}=40 \mathrm{pF}\right)($ Note 3$)$
Output capacitance
$A_{0}$ to $A_{2}$ (pins 25 to 27 (3-state)
Output voltage; $\mathrm{LOW}\left(I_{\mathrm{OL}}=200 \mu \mathrm{~A}\right)$
Output voltage; $\mathrm{HIGH}\left(l_{\mathrm{OH}}=-200 \mu \mathrm{~A}\right)$
Output rise and fall time $\left(\mathrm{C}_{\mathrm{L}}=90 \mathrm{pF}\right)$ (Note 3$)$
Leakage current in 'off' state $\left(\mathrm{V}_{\mathrm{out}}=0\right.$ to 5.5 V$)$
Output capacitance
$A_{3}$ and $A_{4}$ (pins 23 and 24) (3-state)
Output voltage; LOW ( $\mathrm{l}_{\mathrm{OL}}=1.6 \mathrm{~mA}$ )
Output voltage; $\mathrm{HIGH}\left(\mathrm{I}_{\mathrm{OH}}=-200 \mu \mathrm{~A}\right)$
Output rise and fall time $\left(C_{L}=40 \mathrm{pF}\right)$ (Note 3)
Leakage current in 'off' state ( $\mathrm{V}_{\text {out }}=0$ to 5.5 V )
Output capacitance

## TIMING CHARACTERISTICS

Teletext Data and Clock (F7 Data + F7 Clock)
(Note 2 and figure 1)
F7 Clock cycle time
F7 Clock duty cycle (HIGH to LOW)
F7 Clock to data set-up time
F7 Clock to data hold time
$\min$ typ. max.

| $V_{O L}$ | 0 | - | 0.5 | $V$ |
| :--- | :---: | :---: | :---: | :---: |
| $V_{\mathrm{OH}}$ | 2.4 | - | $V_{D D}$ | $V$ |
| $\mathrm{t}_{\mathrm{r}}$ | - | - | 50 | ns |
| $\mathrm{t}_{\mathrm{f}}$ | - | - | 100 | ns |
|  | -80 | - | -500 | $\mu \mathrm{~A}$ |
|  | - | - | 7 | pF |


| $V_{\mathrm{OL}}$ | 0 | - | 0.5 | $V$ |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{~V}_{\mathrm{OH}}$ | 2.4 | - | $V_{D D}$ | $V$ |
| $\mathrm{t}_{\mathrm{r}}$ | - | - | 50 | ns |
| $\mathrm{t}_{\mathrm{f}}$ | - | - | 300 | ns |
|  | -10 | - | 10 | $\mu \mathrm{~A}$ |
|  | - | - | 7 | pF |


| $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0.5 | V |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{~V}_{\mathrm{OH}}$ | 2.4 | - | $V_{\mathrm{DD}}$ | V |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 300 | ns |
|  | -10 | - | 10 | $\mu \mathrm{~A}$ |
|  | - | - | 7 | pF |


| $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0.5 | V |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{~V}_{\mathrm{OH}}$ | 2.4 | - | $V_{D D}$ | V |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 300 | ns |
|  | -10 | - | 10 | $\mu \mathrm{~A}$ |
|  | - | - | 7 | pF |


| $\mathrm{TT}_{\mathrm{tc}}$ | 144 | - | - | ns |
| :--- | :---: | :--- | :--- | :--- |
|  | 30 | - | 70 | $\%$ |
| $\mathrm{TT}_{\mathrm{tds}}$ | - | 60 | - | ns |
| $\mathrm{TT}_{\mathrm{tdh}}$ | - | 40 | - | ns |

TIMING CHARACTERISTICS (continued)

| Control $\overline{\text { DATA }}$ and Clock ( $\overline{\text { DATA }}+$ DLIM) |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- |
| (Note 3 and figure 2) |  |  |  |  |  |
| DLIM cycle time | $\mathrm{t}_{\mathrm{c}}$ | - | 16 | - | $\mu \mathrm{s}$ |
| DLIM duty cycle |  | - | 50 | - | $\%$ |
| DLIM to $\overline{\text { DATA }}$ set-up time | $\mathrm{t}_{\mathrm{ds}}$ | - | 14 | - | $\mu \mathrm{s}$ |
| DLIM to $\overline{\text { DATA }}$ hold time | $\mathrm{t}_{\mathrm{dh}}$ | - | 14 | - | $\mu \mathrm{s}$ |

Writing Teletext data into Memory during DEW
(Figure 3)

| WACK cycle time |  | 1150 | - | - | ns |
| :---: | :---: | :---: | :---: | :---: | :---: |
| WACK rising edge to $\overline{\text { WOK }}$ falling edge | tAWW | 250 | - | 450 | ns |
| WACK rising edge to $\overline{\text { WOK }}$ rising edge | tWRW | 220 | - | 355 | ns |
| WOK pulse width | tWFD | 300 | - | - | ns |
| Data output set-up time | tDW | 330 | - | - | ns |
| Data output hold time | ${ }^{\text {t }} \mathrm{DH}$ | 0 | - | - | ns |
| Row address set-up time before first WOK | traw | 190 | - | - | ns |
| Row address valid time after last $\overline{\text { WOK }}$ | ${ }^{\text {t RWW }}$ | 0 | - | - | ns |

## Writing Header information into Memory during TV line 40

(Figure 4)
This arrangement is a combined phasing of the
SAA5040 and the SAA5020 and is therefore referred to F 1 input. The first $\overline{\mathrm{WOK}}$ is related to F1 No. 14½ from the SAA5020.

| F1 Clock cycle time |  | 1000 | - | - |
| :---: | :---: | :---: | :---: | :---: |
| Time from F1 to $\overline{\text { WOK }}$ falling edge | $t_{\text {wf }}$ | 300 | - | 500 |
| Time from F1 to WOK rising edge | $t_{\text {f }}$ w | 0 | - | 120 |
| Data output set-up time | ${ }^{\text {t }}$ W | 330 | - |  |
| Data output hold time | ${ }^{\text {t }} \mathrm{H}$ | 0 | - |  |

Notes

1. These inputs may be a.c. coupled. Minimum rating is -0.3 V but the input may be taken more negative if a.c. coupled.
2. Transition times measured between 0.5 and 3.5 volt levels.

Delay times are measured from 1.5 V level.
3. Transition times measured between 0.8 and 2.0 volt levels.

Delay times are measured from 1.5 V level.

## APPLICATION DATA

The function is quoted against the corresponding pin number
Pin No.

1. $\mathrm{V}_{\mathrm{SS}}$ Ground - O V
2. F7 Data

This input is a serial data stream of broadcast teletext data from the SAA5030 Video Processor, the data being at a rate of 6.9375 MHz .
This input from the SAA5030 is a.c. coupled with internal d.c. restoration of the signal levels.
3. F7 Clock

This input is a 6.9375 MHz clock from the SAA5030 Video Processor which is used to clock the teletext data acquisition circuitry. The positive edge of this clock is nominally at the centre of each teletext data bit.
This input from the SAA5030 is a.c. coupled with internal d.c. restoration of the signal levels.
5. DLIM Delimiter

This input from the SAA5010 Remote Control Receiver Decoder is used to clock remote control data into the SAA5040. The positive going edge of every second clock pulse is nominally in the centre of each remote control data bit.
6. $\overline{\text { DATA }}$ Remote control data

This input is a 7 bit serial data stream from the SAA5010 Remote Control Receiver Decoder. This data contains the teletext and viewdata remote control user functions. The nominal data rate is $32 \mu \mathrm{~s} / \mathrm{bit}$. The remote control commands used in the SAA5040 are shown in Table 1.
7. DEW Data entry window

This input from the SAA5020 Timing Chain defines the period during which received teletext data may be accepted by the SAA5040. This signal is also used to enable the 5 memory address outputs (pins 23 to 27 ) and the 7 bit parallel data output (pins 16 to 22).
8. PO Picture on

This output to the SAA5010, SAA5030 and SAA5050 circuits is a static level used for the selection of TV picture video 'on' or 'off'. The output is HIGH for TV picture 'ON', LOW for TV picture 'OFF'. The output has an internal pull-up to VDD.
9. DE Display enable

This output to the SAA5050 Teletext Character Generator is used to enable the teletext display. The output is high for display enabled, low for display disabled.
The output is also forced to the low state during the DEW and TV line 40 periods and when a teletext page is cleared.
The output has an internal pull-up to $V_{\text {DD }}$.

## 10. $\overline{B C S}$ Big Character select

This output to the SAA5020 Timing Chain and SAA5050 Character Generator is used to select double height character format under user control. The output is high for normal height characters, low for double height characters. It is also forced to the high state on page clear.
The output has an internal pull-up to $V_{D D}$.
11. $\overline{\mathrm{T}} / \mathrm{B}$ Top/bottom

This output to the SAA5020 Timing Chain is used to select whether top or bottom half page is being viewed. The output is high for bottom half page and low for top half page. It is also forced to the low state on page clear.
The output has an internal pull-up to VDD.

## APPLICATION DATA (continued)

12. $\overline{\text { GLR }}$ General line reset

This input from the SAA5020 Timing Chain is used as a reset signal for internal control and display counter.
13. F1

This input is a 1 MHz clock signal from the SAA5020 Timing Chain used to clock internal remote control processing and encoding circuits.
14. $\quad V_{D D}+5 \mathrm{~V}$ Supply

This is the power supply input to the circuit.
15. $\overline{\text { WOK Write O.K. }}$

This 3-state output signal to the system memory is used to control the writing of valid data into the system memory. The signal is LOW to write, and is in the high impedance state when viewdata is selected. The three state buffer is enabled at the same time as the data outputs (see below). An internal pull-up device prevents the output from floating into the LOW state when the 3 -state buffer is off.
16. 17, 18, D7 to D1, Data outputs

19, 20, 21, These 3 -state outputs are the seven bit parallel data outputs to the system memory. The 22 outputs are enabled at the following times:-
a) During the data entry window (DEW) to write teletext data into the memory. The data rate is 867 k bytes per second and is derived from the teletext data clock.
b) During TV line 40 for encoded status information about user commands (e.g. programme number), to be written into the memory. This period is known as EDIL (encoded data insertion line). The data rate is 1 M byte per second and is derived from the 1 MHz display clock F1.
c) When the page is being cleared. In this case the data output is forced to the space code 0100000 ) during the display period for one field. This data is held at the space code from either-TV line 40 (if page clear is caused by user command), or the received teletext data line causing the clear function, until the start of the data entry window (DEW) of the next field.
23, 24, 25, A4 to A0 Memory addresses
26, 27 . These 3 -state outputs are the 5 bit row address to the page memory.
This address specifies in which of 24 rows the teletext data is to be written.
The outputs are enabled during the data entry period (DEW).
28. WACK Write address clock

This 3-state output is used to clock the memory address counter during the data entry period (DEW). The output is enabled only during this period. The positive-going edge of WACK is used to clock the address counter.


Fig. 1 Teletext data timing.


Fig. 2 Control clock and data timing.


Fig. 3 Writing teletext data into memory during DEW.


Fig. 4 Writing data into memory during TV line 40.

TABLE 1

Remote control commands used in the SAA5040


## Notes

1. Reset clears the page memory, sets page number to 100 and time code to 00.00 , and resets timed page and display cancel modes.
2. Programme names are displayed for 5 seconds in a box at the top left of the screen in large characters. Programme commands clear the page memory except in timed page mode.
3. Display cancel removes the text and restores the television picture. The SAA5040 then reacts to any update indicator on the selected page. An updated newsflash or subtitle is displayed immediately. When an updated normal page arrives the page number only is displayed in a box at the top left of the screen. The full page of text can then be displayed when required using the teletext/on command.
4. Three number commands in sequence request a new page, and four number commands select a new time code in timed page mode. When a new page has been requested the page header turns green and the page numbers roll until the new page is captured.
5. The teletext/on command resets display cancel, hold and superimpose modes.
6. Status, timed page on, timed page off, numbers, superimpose and teletext/on commands all reset to top half page and produce a box round the header for five seconds. This allows the header to be seen even in the television picture is on (e.g. newsflash or display cancel modes).
7. In viewdata mode $\left(b_{7}=b_{6}=1\right)$ the SAA5040 is disabled and teletext cannot be received. All 3 -state outputs are high impedance.
8. The table on Page 11 shows code required for functions specified. The SAA5010 transmits and the SAA5040 requires the inverse of these codes i.e. $\bar{b}_{7}$ to $\bar{b}_{1}$. The code is transmitted serially in the following order: $\overline{\mathrm{b}}_{7}, \overline{\mathrm{~b}}_{1}, \overline{\mathrm{~b}}_{2}, \overline{\mathrm{~b}}_{3}, \overline{\mathrm{~b}}_{4}, \overline{\mathrm{~b}}_{5}, \overline{\mathrm{~b}}_{6}$. For full details of remote control data coding see SAA5010 data sheet.

## TELETEXT ACQUISITION AND CONTROL CIRCUIT

The SAA5041 is an MOS N-channel integrated circuit which performs the control, data acquisition and data routing functions of the teletext system.
The SAA5041 is a 28 -lead device which receives serial teletext data from the SAA5030 video processor and data from the remote control system e.g. SAA5010. The SAA5041 selects the required page information and feeds it in parallel form to the teletext page memory.
The SAA5041 works in conjunction with the SAA5020 Timing Chain and the SAA5050 or SAA5052 Character Generator. It is similar to the SAA5040 but provides German on-screen displays and has a different set of remote control commands.
The circuit is designed in accordance with the September 1976 Broadcast Teletext specification published by BBC/IBA/BREMA.

## QUICK REFERENCE DATA

| Supply voltage | $V_{D D}$ | nom. | 5 | V |
| :--- | :--- | :--- | ---: | :--- |
| Supply current | IDD | typ. | 80 | mA |
| Operating ambient temperature | $\mathrm{T}_{\mathrm{amb}}$ | -20 to +70 | ${ }^{\circ} \mathrm{C}$ |  |

## PACKAGE OUTLINE

28-lead DIL; plastic (SOT-117)


Viewed from top

Pinning: see next page

PINNING

1. $\mathrm{V}_{\mathrm{SS}}$
$\left.\begin{array}{ll}\text { 2. } & \text { F7 Data } \\ \text { 3. } & \text { F7 Clock }\end{array}\right\}$ teletext from SAA5030
2. Not connected *
3. $\left.\frac{\text { DLIM }}{\text { 6ATA }}\right\}$ Control from remote control system
4. Data entry window (DEW)
5. Picture on output (PO)
6. Display enable output (DE)
7. Big character select ( $\overline{\mathrm{BCS}})$
8. Top/bottom (T/B)
9. General line reset ( $\overline{\mathrm{GLR}})$
10. 1 MHz Input (F1).
11. $V_{D D}$
12. Write O.K. ( $\overline{\mathrm{WOK}}$ )
13. Data out to memory (D7)
14. Data out to memory (D6)
15. Data out to memory (D5)
16. Data out to memory (D4)
17. Data out to memory (D3)
18. Data out to memory (D2)
19. Data out to memory (D1)
20. Address out to memory $\left(A_{4}\right)$
21. Address out to memory $\left(A_{3}\right)$
22. Address out to memory $\left(A_{2}\right)$
23. Address out to memory $\left(\mathrm{A}_{1}\right)$
24. Address out to memory ( $\mathrm{A}_{0}$ )
25. Write address clock (WACK)

## DESCRIPTION

The circuit consists of two main sections.
a) Data Acquisition

The basic input to this section is the serial teletext data stream (F7 Data) from the Video Processor Circuit SAA5030. This is clocked by a 6.9375 MHz clock also from the SAA5030. The incoming data stream is processed and sorted so that the page of data selected by the user is written as 7 bit parallel words into the system memory. Hamming and parity checks are performed on the incoming data to reduce errors. Provision is also made to process the control bits in the page header.
b) Control Section

The basic input to this section is the 7 bit serial data from the Remote Control Decoder (e.g. SAB3012 or SAA5010). This is clocked by the DLIM signal.

The remote control commands are decoded and the controiled functions are stored.
See Table 1 for full details of the remote control commands used in the SAA5041. The control section can also write data into the page memory independently of the data acquisition section. This gives an on screen display of certain user-selected functions, e.g. page number and programme name.
The data and address outputs to the system memory are set to high impedance state if certain remote control commands are received (e.g. Viewdata mode). This is to allow another circuit to access the memory using the same address and data lines. The address lines are also high impedance while the SAA5041 is not writing into the memory.

[^3]Teletext acquisition and control circuit

## HANDLING

Inputs and outputs are protected against electrostatic charge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see MOS Handling Notes).

RATINGS Limiting values in accordance with the Absolute Maximum System.
Voltages (with respect to pin 1)

|  | $V_{\text {DD }}$ | min. | max. |  |
| :---: | :---: | :---: | :---: | :---: |
| Supply voltage (pin 14) |  | -0.3 | 7.5 | V |
| Input voltage All inputs |  | -0.3 | 7.5 | V |
| Output voltage (pin 8) |  | -0.3 | 13.2 | V |
| All other outputs |  | -0.3 | 7.5 | V |
| Temperatures |  |  |  |  |
| Storage temperature | $\mathrm{T}_{\text {stg }}$ | -20 to +125 |  | ${ }^{\circ} \mathrm{C}$ |
| Operating ambient temperature | T ${ }_{\text {amb }}$ | -20 to +70 |  | ${ }^{\circ} \mathrm{C}$ |
| CHARACTERISTICS |  |  |  |  |
|  | min. | typ. | max. |  |
| Supply voltage |  |  |  |  |
| $V_{D D}(\operatorname{pin} 14)$ | 4.5 | - | 5.5 | v |

The following characteristics apply at $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ unless otherwise stated.

## Supply current

IDD • - $\quad 80 \quad 120 \quad \mathrm{~mA}$

## Inputs

F7 Data (pin 2), F7 Clock (pin 3)

| Input voltage; HIGH | $\mathrm{V}_{\text {IH }}$ | 3.5 | - | 5.5 | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input voltage; LOW Note 1 | $V_{\text {IL }}$ | - | - | 0.5 | V |
| Rise time | $\mathrm{tr}_{\mathrm{r}}$ | - | - | 30 | ns |
| Fall time $\}$ Note 2 | $\mathrm{t}_{\mathrm{f}}$ | - | - | 30 | ns |
| Input resistance |  | - |  | - | M $\Omega$ |
| Input capacitance |  | - | - | 7 | pF |

CHARACTERISTICS (continued)

| F1 (pin 13) |  | min. | typ. | max. |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input voltage; HIGH | $V_{\text {IH }}$ | 2.4 | - | $V_{D D}$ | V |
| Input voltage; LOW | $V_{\text {IL }}$ | 0 | - | 0.6 | V |
| Rise time \} | $\mathrm{t}_{\mathrm{r}}$ | - | - | 50 | ns |
| Fall time $\}$ Note 3 | $\mathrm{tf}_{f}$ | - | - | 30 | ns |
| Input capacitance |  | - | - | 7 | pF |
| Input leakage current ( $\mathrm{V}_{\text {in }}=0$ to 5.5 V ) |  | - | - | 10 | $\mu \mathrm{A}$ |

## All other inputs

DLIM (pin 5), $\overline{\text { DATA }}$ (pin 6), DEW (pin 7), $\overline{\mathrm{GLR}}$ (pin 12)
Input voltage; HIGH
Input voltage; LOW

| $V_{I H}$ | 2.0 | - | $V_{D D}$ | $V$ |
| :---: | :---: | :---: | :---: | :---: |
| $V_{I L}$ | 0 | - | 0.8 | $V$ |
|  | - | - | 7 | pF |
|  | - | - | 10 | $\mu \mathrm{~A}$ |

## Outputs

$D E($ pin 9$), \overline{B C S}\left(\right.$ pin 10), $\bar{T} / B\left(\right.$ pin 11) (With internal pull-up to $\left.V_{D D}\right)$


PO (pin 8) (With internal pull-up to $V_{D D}$ )

| Output voltage; LOW $\left(\mathrm{I}_{\mathrm{OL}}=140 \mu \mathrm{~A}\right)$ | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0.5 | V |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Output voltage; $\mathrm{HIGH}\left(\mathrm{I}_{\mathrm{OH}}=-50 \mu \mathrm{~A}\right)$ | $\mathrm{V}_{\mathrm{OH}}$ | 2.4 | - | $\mathrm{V}_{\mathrm{DD}}$ | V |
| Output rise and fall time $\left(\mathrm{C}_{\mathrm{L}}=40 \mathrm{pF}\right)($ Note 3$)$ | $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 10 | $\mu \mathrm{~s}$ |
| Output capacitance |  | - | - | 7 | pF |
| Output current with output in HIGH state <br> $\quad\left(\mathrm{V}_{\text {Out }}=0.5 \mathrm{~V}\right)$ | $\mathrm{l}_{\text {out }}$ | -50 | - | -500 | $\mu \mathrm{~A}$ |

D1 to D7 (pins 16 to 22) (3-state)

| Output voltage; LOW' $\left(\mathrm{I}_{\mathrm{OL}}=100 \mu \mathrm{~A}\right)$ | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0.5 | V |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Output voltage; $\mathrm{HIGH}\left(\mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}\right)$ | $\mathrm{V}_{\mathrm{OH}}$ | 2.4 | - | $\mathrm{V}_{\mathrm{DD}}$ | V |
| Output rise and fall time $\left(\mathrm{C}_{\mathrm{L}}=40 \mathrm{pF}\right)($ Note 3) | $\mathrm{t}_{\mathrm{r}}, \mathrm{tf}_{\mathrm{f}}$ | - | - | 100 | ns |
| Leakage current in 'off' state $\left(\mathrm{V}_{\text {out }}=0\right.$ to 5.5 V$)$ |  | -10 | - | 10 | $\mu \mathrm{~A}$ |
| Output capacitance : |  | - | - | 7 | pF |

WOK (pin 15) (3-state with internal pull-up to $V_{D D}$ )
Output voltage; $\mathrm{LOW}\left(\mathrm{I}_{\mathrm{OL}}=400 \mu \mathrm{~A}\right)$
Output voltage; $\mathrm{HIGH}\left(I_{\mathrm{OH}}=-200 \mu \mathrm{~A}\right)$
Output voltage rise time
Output voltage fall time $\}\left(C_{L}=80 \mathrm{pF}\right)($ Note 3$)$
Output current with 3-state 'off' (Vout $=0.5 \mathrm{~V})$
Output capacitance
WACK (pin 28) (3-state)

$A_{0}$ to $A_{2}$ (pins 25 to 27) (3-state)

| Output voltage; LOW ( $\mathrm{IOL}=200 \mu \mathrm{~A}$ ) | $\mathrm{VOL}_{\text {OL }}$ | 0 | -- | 0.5 | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output voltage; $\mathrm{HIGH}(1 \mathrm{OH}=-200 \mu \mathrm{~A})$ | $\mathrm{VOH}^{\text {OH}}$ | 2.4 | - | VDD | V |
| Output rise and fall time ( $\left.\mathrm{C}_{\mathrm{L}}=90 \mathrm{pF}\right)($ Note 3) | $\mathrm{tr}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 300 | ns |
| Leakage current in 'off' state ( $\mathrm{V}_{\text {out }}=0$ to $5,5 \mathrm{~V}$ ) |  | -10 | - | 10 | $\mu \mathrm{A}$ |
| Output capacitance |  | - | - | 7 | pF . |
| $\mathrm{A}_{3}$ and $\mathrm{A}_{4}$ (pins 23 and 24) (3-state) |  |  |  |  |  |
| Output voitage; LOW ( $\mathrm{l}_{\mathrm{OL}}=1.6 \mathrm{~mA}$ ) | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0.5 | V |
| Output voltage; $\mathrm{HIGH}\left(\mathrm{I}_{\mathrm{OH}}=-200 \mu \mathrm{~A}\right)$ | VOH | 2.4 | - | VDD | V |
| Output rise and fall time ( $\left.\mathrm{C}_{\mathrm{L}}=40 \mathrm{pF}\right)$ (Note 3) | $\mathrm{tr}_{\mathrm{r}}, \mathrm{tf}_{f}$ | - | - | 300 | ns |
| Leak age current in 'off' state ( $\mathrm{V}_{\text {out }}=0$ to 5.5 V ) |  | $-10$ | - | 10 | $\mu \mathrm{A}$ |
| Output capacitance |  | - | - | 7 | pF |

## TIMING CHARACTERISTICS

Teletext Data and Clock (F7 Data + F7 Clock)
(Note 2 and figure 1)
F7 Clock cycle time
F7 Clock duty cycle (HIGH to LOW)
F7 Clock to data set-up time
F7 Clock to data hold time
$\min \quad$ typ.

| $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0.5 | V |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{~V}_{\mathrm{OH}}$ | 2.4 | - | $V_{D D}$ | V |
| $\mathrm{t}_{\mathrm{r}}$ | - | - | 50 | ns |
| $\mathrm{t}_{\mathrm{f}}$ | - | - | 100 | ns |
|  | -80 | - | -500 | $\mu \mathrm{~A}$ |
|  | - | - | 7 | pF |


| $V_{\mathrm{OL}}$ | 0 | - | 0.5 | $V$ |
| :--- | :---: | :---: | :---: | :---: |
| $V_{\mathrm{OH}}$ | 2.4 | - | $V_{D D}$ | $V$ |
| $\mathrm{t}_{\mathrm{r}}$ | - | - | 50 | ns |
| $\mathrm{t}_{\mathrm{f}}$ | - | - | 300 | ns |
|  | -10 | - | 10 | $\mu \mathrm{~A}$ |
|  | - | - | 7 | pF |


| $\mathrm{TT}_{\text {tc }}$ | 144 | - | - | ns |
| :--- | ---: | :--- | :--- | :--- |
|  | 30 | - | 70 | $\%$ |
| $\mathrm{TT}_{\text {tds }}$ | - | 60 | - | ns |
| $\mathrm{TT}_{\text {tdh }}$ | - | 40 | - | ns |

TIMING CHARACTERISTICS (continued)
min. typ. max.
Control $\overline{\text { DATA }}$ and Clock ( $\overline{\text { DATA }}+$ DLIM)
(Note 3 and figure 2)

| DLIM cycle time | $\mathrm{t}_{\mathrm{c}}$ | - | 16 | - | $\mu \mathrm{s}$ |
| :--- | :---: | :---: | :---: | :---: | :---: |
| DLIM duty cycle |  | - | 50 | - | $\%$ |
| DLIM to DATA set-up time | $\mathrm{t}_{\mathrm{ds}}$ | - | 14 | - | $\mu \mathrm{s}$ |
| DLIM to DATA hold time | $\mathrm{t}_{\mathrm{dh}}$ | - | 14 | - | $\mu \mathrm{s}$ |

Writing Teletext data into Memory during DEW
(Figure 3)

| WACK cycle time |  | 1150 | - | - |
| :---: | :---: | :---: | :---: | :---: |
| WACK rising edge to $\overline{\text { WOK }}$ falling edge | $t_{\text {AWW }}$ | 250 | - | 450 |
| WACK rising edge to $\overline{\text { WOK }}$ rising edge | tWRW | 220 | - | 355 |
| WOK pulse width | tWFD | 300 | - | - |
| Data output set-up time | ${ }^{\text {t DW }}$ | 330 | - | - |
| Data output hold time | ${ }^{\text {t }} \mathrm{H}$ | 0 | - | - |
| Row address set-up time before first $\overline{\text { WOK }}$ | tRAW | 190 | - | - |
| Row address valid time after last WOK | ${ }^{\text {t }}$ WWR | 0 | - | - |

## Writing Header information into Memory during TV line 40

(Figure 4)
This arrangement is a combined phasing of the SAA5041 and the SAA5020 and is therefore referred to F 1 input. The first WOK is related to F1 No. $14 \frac{1}{2}$ from the SAA5020

| F1 Clock cycle time |  | 1000 | - | - | ns |
| :--- | :---: | ---: | :---: | :---: | :---: |
| Time from F 1 to $\overline{\text { WOK }}$ falling edge | $\mathrm{t}_{\mathrm{wf}}$ | 300 | - | 500 | ns |
| Time from F1 to $\overline{\text { WOK }}$ rising edge | $\mathrm{t}_{\mathrm{fw}}$ | 0 | - | 120 | ns |
| Data output set-up time | $\mathrm{t}_{\mathrm{DW}}$ | 330 | - | - | ns |
| Data output hold time | $\mathrm{t}_{\mathrm{DH}}$ | 0 | - | - | ns |

Notes

1. These inputs may be a.c. coupled. Minimum rating is -0.3 V but the input may be taken more negative if a.c. coupled.
2. Transition times measured between 0.5 and 3.5 volt levels. Delay times are measured from 1.5 V level.
3. Transition times measured between 0.8 and 2.0 volt levels.

Delay times are measured from 1.5 V level.

## APPLICATION DATA

The function is quoted against the corresponding pin number
Pin No.

1. $\mathrm{V}_{\mathrm{SS}}$ Ground - O V
2. F7 Data

This input is a serial data stream of broadcast teletext data from the SAA5030 Video Processor, the data being at a rate of 6.9375 MHz .
This input from the SAA5030 is a.c. coupled with internal d.c. restoration of the signal levels.
3. F7 Clock

This input is a 6.9375 MHz clock from the SAA5030 Video Processor which is used to clock the teletext data acquisition circuitry. The positive edge of this clock is nominally at the centre of each teletext data bit.
This input from the SAA5030 is a.c. coupled with internal d.c. restoration of the signal levels.
5. DLIM Delimiter

This inpuit from the remote control system (e.g. SAA5010) is used to clock remote control data into the SAA5041. The positive going edge of every second clock pulse is nominally in the centre of each remote control data bit.
6. $\overline{\text { DATA }}$ Remote control data

This input is 7 bit serial data stream from the remote control system (e.g. SAA5010)
This data contains the teletext and viewdata remote control user functions. The nominal data rate is $32 \mu \mathrm{~s} / \mathrm{bit}$. The remote control commands used in the SAA5041 are shown in Table 1.
7. DEW Data entry window

This input from the SAA5020 Timing Chain defines the period during which received teletext data may be accepted by the SAA5041. This signal is also used to enable the 5 memory address outputs (pins 23 to 27 ) and the 7 bit parallel data output (pins 16 to 22 ).
8. PO Picture on

This output to the SAA5010, SAA5030 and SAA5050 or SAA5052 circuits is a static level used for the selection of TV picture video 'on' or 'off'. The output is HIGH for TV picture ON, LOW for TV picture OFF. The output has internal pull-up to $V_{D D}$.
9. DE Display enable

This output to the SAA5050 or SAA5052 Teletext Character Generators is used to enable the teletext display. The output is high for display enabled, low for display disabled.
The output is also forced to the low state during the DEW and TV line 40 periods and when a teletext page is cleared.
The output has an internal pull-up to $V_{D D}$.
10. $\overline{\mathrm{BCS}}$ Big Character select

This output to the SAA5020 Timing Chain and SAA5050 or SAA5052 Character Generators is used to select double height character format under user control. The output is high for normal height characters, low for double height characters. It is also forced to the high state on page clear.
The output has an internal pull-up to $V_{D D}$.
11. $\overline{\mathrm{T}} / \mathrm{B}$ Top/bottom

This output to the SAA5020 Timing Chain is used to select whether top or bottom half page is being viewed. The output is high for bottom half page and low for top half page. It is also forced to the low state on page clear. The output has an internal pull-up to $V_{D D}$.
12. $\overline{G L R}$ General line reset

This input from the SAA5020 Timing Chain is used as a reset signal for internal control and display counter.
13. F1

This input is a 1 MHz clock signal from the SAA5020 Timing Chain used to clock internal remote control processing and encoding circuits.
14. $\quad V_{D D}+5$ V Supply

This is the power supply input to the circuit.

## 15. WOK Write O.K.

This 3-state output signal to the system memory is used to control the writing of valid data into the system memory. The signal is LOW to write, and is in the high impedance state when viewdata is selected. The three state buffer is enabled at the same time as the data outputs (see below). An internal pull-up device prevents the output from floating into the LOW state when the 3 -state buffer is off.
16, 17, 18, D7 to D1, Data outputs
19, 20, 21, These 3-state outputs are the seven bit parallel data outputs to the system memory. The 22. outputs are enabled at the following times:-
a) During the data entry window (DEW) to write teletext data into the memory. The data rate is 867 k bytes per second and is derived from the teletext data clock.
b) During TV line 40 for encoded status information about user commands (e.g. programme number), to be written into the memory. This period is known as EDIL (encoded data insertion line). The data rate is 1 M byte per second and is derived from the 1 MHz display clock F1.
c) When the page is being cleared. In this case the data output is forced to the space code $(0100000)$ during the display period for one field. This data is held at the space code from either TV line 40 (if page clear is caused by user command), or the received teletext data line causing the clear function, until the start of the data entry window (DEW) of the next field.
23, 24, 25, A4 to A0 Memory addresses
26, 27.
These 3 -state outputs are the 5 bit row address to the page memory.
This address specifies in which of 24 rows the teletext data is to be written.
The outputs are enabled during the data entry period (DEW).
28. WACK Write address clock

This 3-state output is used to clock the memory address counter during the data entry period (DEW). The output is enabled only during this period. The positive-going edge of WACK is used to clock the address counter.


Fig. 1 Teletext data timing.


Fig. 2 Control clock and data timing.


Fig. 3 Writing teletext data into memory during DEW.


Fig. 4 Writing data into memory during TV line 40.

TABLE 1
Remote control command codes used in the SAA5041

| CODE | TELEVISION MODE $\left(\mathrm{b}_{6}=\mathrm{b}_{7}=0\right.$ | TELETEXT MODE $\left(\mathrm{b}_{7}=1, \mathrm{~b}_{6}=0\right)$ |
| :---: | :---: | :---: |
| $\begin{array}{lllll} 0 & 0 & 0 & 0 & 0 \\ 0 & 0 & 0 & 0 & 1 \\ 0 & 0 & 0 & 1 & 0 \\ 0 & 0 & 0 & 1 & 1 \\ 0 & 0 & 1 & 0 & 0 \\ 0 & 0 & 1 & 0 & 1 \\ 0 & 0 & 1 & 1 & 0 \\ 0 & 0 & 1 & 1 & 1 \end{array}$ | TIME Displays time. | STATUS Gives header and time display. <br> TIMED PAGE On/off toggle function. |
| $\begin{array}{lllll} 0 & 1 & 0 & 0 & 0 \\ 0 & 1 & 0 & 0 & 1 \\ 0 & 1 & 0 & 1 & 0 \\ 0 & 1 & 0 & 1 & 1 \\ 0 & 1 & 1 & 0 & 0 \\ 0 & 1 & 1 & 0 & 1 \\ 0 & 1 & 1 & 1 & 0 \\ 0 & 1 & 1 & 1 & 1 \end{array}$ |  | TELETEXT RESET (Note 1) |
| $\begin{array}{lllll} 1 & 0 & 0 & 0 & 0 \\ 1 & 0 & 0 & 0 & 1 \\ 1 & 0 & 0 & 1 & 0 \\ 1 & 0 & 0 & 1 & 1 \\ 1 & 0 & 1 & 0 & 0 \\ 1 & 0 & 1 & 0 & 1 \\ 1 & 0 & 1 & 1 & 0 \\ 1 & 0 & 1 & 1 & 1 \end{array}$ | PROGRAMMES Clear memory except in Timed Page mode | NUMBERS (Note 2) $\left\{\begin{array}{l}0 \\ 1 \\ 2 \\ 3 \\ 4 \\ 5 \\ 6 \\ 7\end{array}\right.$ |
| $\begin{array}{lllll} 1 & 1 & 0 & 0 & 0 \\ 1 & 1 & 0 & 0 & 1 \\ 1 & 1 & 0 & 1 & 0 \\ 1 & 1 & 0 & 1 & 1 \\ 1 & 1 & 1 & 0 & 0 \\ 1 & 1 & 1 & 0 & 1 \\ 1 & 1 & 1 & 1 & 0 \\ 1 & 1 & 1 & 1 & 1 \end{array}$ |  | $\begin{aligned} & 8 \\ & 9 \end{aligned}$ <br> SMALL CHARACTERS <br> LARGE CHARACTERS Top/bottom toggle function. <br> HOLD Stops reception of teletext (Note 3) <br> DISPLAY CANCEL (Note 4) <br> SUPERIMPOSE <br> NORMAL DISPLAY (Note 5) |

Notes on page 12

Notes

1. The teletext reset command clears the page memory, selects page 100 , goes to small characters and resets hold, timed page and display cancel modes.
2. Three number commands in sequence request a new page, and four number commands select a new time code in timed page mode. When a new page is requested the header turns green and the page numbers roll until a new page is captured.
3. When hold mode is selected HALT is displayed in green at the top right of the screen.
4. Display cancel removes the text and restores the television picture. The SAA5041 then reacts to any update indicator on the selected page. An updated newsflash or subtitle is displayed immediately. When an updated normal page arrives the page number only is displayed in a box at the top left of the screen. The full page of text can then be displayed when required using the normal display command.
5. The normal display command resets hold, display cancel and superimpose modes.
6. Status, timed page, numbers, hold, superimpose and normal display commands all reset to top half page and produce a box around the header for five seconds. This allows the header to be seen even if the television picture is on (e.g. newsflash or display cancel modes).
7. An S is displayed before the page number at the top left of the screen (e.g. S123).
8. In viewdata mode $\left(b_{7}=b_{6}=1\right)$ the SAA5041 is disabled and teletext cannot be received. All 3 -state outputs are high impedance.
9. The table on Page 11 shows code required for functions specified. The SAA5041 requires the inverse of these codes i.e. $\bar{b}_{7}$ to $\bar{b}_{1}$. The code is received serially in the following order: $\bar{b}_{7}, \bar{b}_{1}, \bar{b}_{2}, \bar{b}_{3}, \bar{b}_{4}, \bar{b}_{5}, \bar{b}_{6}$.

## TELETEXT CHARACTER GENERATOR

(ENGLISH)

The SAA5050 is an MOS N-channel integrated circuit which provides the video drive signals to the television necessary to produce the teletext/viewdata display.
The SAA5050 is a 28 pin device which incorporates a fast access character generator ROM ( 4.3 k bits), the logic decoding for all the teletext control characters and decoding for some of the remote control functions.
The circuit generates 96 alphanumeric and 64 graphic characters. In addition there are 32 control characters which determine the nature of the display.
The SAA5050 is suitable for direct connection to the SAA5010, SAA5020 and SAA5040 integrated circuits.

QUICK REFERENCE DATA

| Supply voltage | VDD | nom | 5 | V |
| :--- | :--- | :--- | ---: | :--- |
| Supply current | $I_{\text {DD }}$ | typ. | 85 | mA |
| Operating ambient temperature | T $_{\text {amb }}$ |  | -20 to +70 | ${ }^{\circ} \mathrm{C}$ |

## PACKAGE OUTLINE

28-lead DIL; plastic (SOT-117)


Pinning: see next page

## PINNING

1. $V_{S S}$
2. Superimpose
3. Remote control data (DATA)
4. Character data input 1 (D1)
5. Character data input 2 (D2)
6. Character data input 3 (D3)
7. Character data input 4 (D4)
8. Character data input 5 (D5)
9. Character data input 6 (D6)
10. Character data input 7 (D7)
11. Remote control data clock (DLIM)
12. General line reset ( $\overline{\mathrm{GLR}}$ )
13. Data entry window (DEW)
14. Character rounding select (CRS)
15. Big character select $\overline{\text { BCS) }}$
16. Transmitted large character (TLC)
17. Not connected
18. $V_{D D}$
19. 6 MHz Input (TR6)
20. 1 MHz Input (F1)
21. Monochrome video output (Y)
22. Blue output (B)
23. Green output (G)
24. Red output (R)
25. Blanking output
26. Load output shift register enable (LOSE)
27. Picture on input (PO)
28. Display enable input (DE)

## DESCRIPTION

The basic input to the SAA5050 is the character data from the teletext page memory. This is a 7 bit code. Each character code defines a dot matrix pattern. The character period is $1 \mu \mathrm{~s}$ and the character dot rate is 6 MHz . The timings are derived from the two external input clocks F1 ( 1 MHz ) and TR6 ( 6 MHz ) which are amplified and re-synchronised internally. Each character rectangle is 6 dots wide by 10 TV lines high. One dot space is left between adjacent characters, and there is one line spaçe left between rows. Alphanumeric characters are generated on a $5 \times 9$ matrix, allowing space for descending characters. Each of the 64 graphics characters is decoded to form a $2 \times 3$ block arrangement which occupies the complete $6 \times 10$ dot matrix (Fig.3). Graphics characters may be either contiguous or separated (Fig.4). The alphanumeric characters are character rounded, i.e.، a half dot is inserted before or after a whole dot in the presence of a diagonal in a character matrix.
The character video output signals comprise a monochrome signal and RGB signals for a colour receiver. A blanking output signal is provided to blank out the television video signal when a newsflash or subtitle is to be displayed.
The monochrome data signal can be used to inlay characters into the television video. The use of the 32 control characters provides information on the nature of the display, e.g. colour. These are also used to provide other facilities such as 'concealed display' and flashing words etc. The full character set is given in Table 1.

## HANDLING

Inputs and outputs are protected against electrostatic charge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (See MOS Handling Notes).

RATINGS Limiting values in accordance with the Absolute Maximum System.

Voltages (with respect to pin 1)
Supply voltage (pin 18)
Input voltages All inputs + input/output
Output voltage (pin 16)
All other outputs

$$
\min . \quad \text { typ. } \max .
$$

$$
-0.3 \quad-\quad 7.5 \quad \vee
$$

$$
-0.3,-7.5 \quad V
$$

$$
-0.3-7.5 \quad V
$$

$$
-0.3 \quad-\quad 14.0 \quad \mathrm{~V}
$$

## Temperature

| Storage temperature | $\mathrm{T}_{\text {stg }}$ | -20 to +125 | ${ }^{\circ} \mathrm{C}$ |
| :--- | :--- | :--- | :--- |
| Operating ambient temperature | $\mathrm{T}_{\mathrm{amb}}$ | -20 to +70 | ${ }^{\circ} \mathrm{C}$ |

## CHARACTERISTICS

Supply voltage
min. typ. max.
$V_{D D}($ pin 18)
4.5 - 5.5 V

The following parameters apply at $T_{a m b}=25^{\circ} \mathrm{C}$ and $V_{D D}=5 \mathrm{~V}$ unless otherwise stated.
Supply current
IDD $\quad-\quad 85 \quad 160 \quad \mathrm{~mA}$

## Inputs

Character data D1 to D7 (pins 4-10)

| Input voltage; HIGH | $\mathrm{V}_{\text {IH }}$ | 2.65 | - | $V_{D D}$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input voltage; LOW | $V_{\text {IL }}$ | 0 | - | 0.6 | V |
| Data set-up time $\}$ |  | 150 | - | - | ns |
| Data hold time $\}$ see Fig. 2 |  | 100 | - | - | ns |
| Clock inputs F1 (pin 20) TR6 (pin 19) |  |  |  |  |  |
| Input voltage; HIGH | $\mathrm{V}_{\text {IH }}$ | 2.65 | - | VDD | V |
| Input voltage; LOW | $V_{\text {IL }}$ | 0 | - | 0.6 | V |

Logic inputs

| $\overline{\text { DATA }}($ pin 3) | DEW (pin 13) | LOSE (pin 26) |
| :--- | :--- | :--- |
| $\overline{\text { DLIM }}($ pin 11) | CRS $($ pin 14) | PO |
| (pin 27) |  |  |
| (pin 12) | $\overline{\mathrm{BCS}}($ pin 15) | DE |


| Input voltage; HIGH | $V_{\text {IH }}$ | 2.0 | - | $V_{D D}$ | $V$ |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Input voltage; LOW | $V_{I L}$ | 0 | - | 0.8 | $V$ |

## All inputs

Input leakage ( $\mathrm{V}_{\text {in }} 5.5 \mathrm{~V}$ ) $-\quad-\quad 10 \quad \mu \mathrm{~A}$
Input capacitance $\quad-\quad-\quad$. 7 pF
min. typ. max.
Outputs
Character video outputs + Blanking output (Open drain)
$B-(\operatorname{pin} 22), G-(p i n 23), R-(p i n 24), Y-(p i n 21)$, Blanking (pin 25)

| Output voltage; LOW ( $\mathrm{I}_{\mathrm{OL}}=2 \mathrm{~mA}$ ) | $\mathrm{V}_{\mathrm{OL}}$. | - | - | 0.5 | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output voltage; LOW ( $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ ) |  | - | - | 1.0 | V |
| Output voltage; LOW ( $\left.\mathrm{I}_{\mathrm{OL}}=6 \mathrm{~mA}\right)$ |  | - | - | 2.0 | V |
| Output voltage; HIGH | $\mathrm{V}_{\mathrm{OH}}$ | VDD | - | 13.2 | V |
| Output load capacitance |  | - | - | 15 | pF |
| Output fall time $\quad \mathbf{t f}$ |  | - | - | 30 | ns |
| $\left.\begin{array}{lll}\text { Variation of fall time } \\ \text { between any outputs } & \Delta \mathrm{t}_{\mathrm{f}}\end{array}\right\}$ Note 1 |  | 0 | - | 20 | ns |

$\overline{\text { TLC }}$ (pin 16)

| Output voltage; LOW ( $\mathrm{OLL}=100 \mu \mathrm{~A}$ ) | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0.5 | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output voltage; $\mathrm{HIGH}(1 \mathrm{OH}=-100 \mu \mathrm{~A})$ | $\mathrm{VOH}^{\text {O }}$ | 2.4 | - | $V_{D D}$ | $\checkmark$ |
| Output load capacitance |  | - | - | 30 | pF |
| Measured between 0.8 V and 2.0 V levels |  |  | - | 1.0 | $\mu \mathrm{S}$ |
|  |  | - | - | 1.0 | $\mu \mathrm{S}$ |

## Input/output

Superimpose (pin 2) (Open drain)
Input voltage; HIGH
Input voltage; LOW
Input leakage ( $\mathrm{V}_{\text {in }}=5.5 \mathrm{~V}$ )
Input capacitance
Output voltage; LOW ( $1 \mathrm{OL}=0.4 \mathrm{~mA}$ )
Output voltage; LOW $\left(I_{\mathrm{OL}}=1.3 \mathrm{~mA}\right)$
Output load capacitance
Output voltage; HIGH state (Note 2)

|  | 2.0 | - | 6.5 | V |
| :--- | :---: | :---: | ---: | :---: |
| $\mathrm{~V}_{\mathrm{IH}}$ | 0 | - | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | - | - | 10 | $\mu \mathrm{~A}$ |
|  | - | - | 7 | pF |
|  | - | - | 0.5 | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | 0 | - | 1.0 | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | 0 | - | 45 | pF |
|  | - | - | 4.5 |  |
| $\mathrm{~V}_{\mathrm{OH}}$ | - | - | 6.5 | V |

## Notes

1. Fall time, $t_{f}$ and $\Delta t_{f}$, are defined as shown and are measured using the circuit shown below:
$t_{f}$ is measured between the 9 V and 1 V levels.
$\Delta t_{f}$ is the maximum time difference between outputs.


Fig. 1
2. Recommended pull-up resistor for Superimpose is $18 \mathrm{k} \Omega$.
3. The $R, G, B, Y$ and blanking outputs are protected against short circuit to supply rails.

## SPECIAL FEATURES

## Flash oscillator

The circuit generates a 0.75 Hz signal with a $3: 1$ ON/OFF ratio to provide the flashing character facility.

## Power-on-reset

When the supply voltage is switched on, the character generator will reset to TV, conceal and not superimpose modes.

## SPECIAL FEATURES (continued)

## Character rounding

The character rounding function is different for the small and double height characters. In both cases the ROM is accessed twice during the character period of $1 \mu \mathrm{~s}$. The dot information of two rows is then compared to detect the presence of any diagonal in the character matrix and to determine the positioning of the character rounding half dots.
For small characters rounding is always referenced in the same direction (i.e. row before in even fields and row after in odd fields as determined by the CRS signal).
For double height characters rounding is always referenced alternately up and down changing every line using an internally generated signal. (The CRS signal is ' 0 ' for the odd field and ' 1 ' for the even field of an interlaced TV picture.)

## Graphics decoder

The 64 graphics characters are decoded directly from the character data inputs and they appear on a $2 \times 3$ matrix. Figure 3 gives details of the graphics decoding.

## APPLICATION DATA

## The function is quoted against the corresponding pin numbers

Pin No.

1. $V_{S S}$ Ground - 0 V
2. Superimpose

This is a dual purpose input/output pin. The output is an open drain transistor (capable of sinking current to $\mathrm{V}_{\mathrm{SS}} l$, which is in the conducting state when superimpose mode is selected. This allows contrast reduction of the TV picture in superimpose mode if required. If the pin is held low, the internal 'TV mode' flip-flop is held in the 'text' state. This is for VDU applications when the remote control is not used.
3. $\overline{\text { DATA Remote control data }}$

This input accepts a 7 -bit serial data stream from the SAA5010 remote control receiver decoder. This data contains the teletext and viewdata remote control user functions. The command codes used in the SAA5050 are shown in Table 2.

## $4,5,6$, Character data D1 to D7

7, 8,9, These inputs accept a 7-bit parallel data code from the page memory. This data selects the
10
11. DLIM

This input receives a clock signal from the SAA5010 remote control receiver decoder. This signal is used to clock remote control data from the SAA5010 into the remote control data input (Pin 3).
12. GLR General line reset

This input signal from the SAA5020 Timing Chain is required for internal synchronisation of remote control data signals.

## 13. DEW Data entry window

This input signal from the SAA5020 Timing Chain is required to reset the internal ROM row address counter prior to the display period. It is also used internally to derive the 'flash' period.

14, CRS Character rounding select
This input signal from the SAA5020 Timing Chain is required for correct character rounding of displayed characters. (Normal height characters only).
15. $\overline{B C S}$ Big character select

This input from the SAA5040 Teletext Acquisition and Control device allows selection of large characters by remote control.
16. $\overline{\mathrm{TLC}}$ Transmitted large characters

This output to the SAA5020 Timing Chain enables double height characters to be displayed as a result of control characters stored in the page memory.
18. $V_{D D}+5 \mathrm{~V}$ supply

This is the power supply input to the circuit.
19. TR6

This input is a 6 MHz signal from the SAA5020 Timing Chain used as a character dot rate clock.
20. F1

This input is a 1 MHz equal mark/space ratio signal from the SAA5020 Timing Chain. It is used to latch the 7 -bit parallel character data into the input latches. It is also used to syncchronise an internal divide-by 6 counter. The F1 signal is internally synchronised with TR6.
21. Y Output (Monochrome)

This is a video output signal which is active in the high state containing character dot information for TV display.
The output is an open drain transistor capable of sinking current to $\mathrm{V}_{\mathrm{SS}}$.
22,23, Blue, Green, Red outputs
24. These are the Blue, Green and Red Character video outputs to the TV display circuits. They are active high and contain both character and background colour information. The outputs are open drain transistors capable of sinking current to $\mathrm{V}_{\mathrm{SS}}$.
25. Blanking

This active high output signal provides TV picture video blanking. It is active for the duration of a box when Picture on and Display enable are high. It is also activated permanently for normal teletext display when no TV picture is required (PO low). The output is an open drain transistor capable of sinking current to $V_{\text {SS }}$. Full details given in Table 3.
26. LOSE Load output shift register enable

This input signal from the SAA5020 Timing Chain resets the internal control character flip-flops prior to the start of each display line.
This signal also defines the character display period.
27. PO Picture on

This input signal from the SAA5040 Teletext Acquisition and Control device is used to control the character video and blanking outputs. When PO is high, only text in boxes is displayed unless in superimpose mode. The input is high for TV picture video on, low for picture off. See Table 3.
28. DE Display enable

This input signal from the SAA5040 Teletext Acquisition and Control device is used to enable the teletext display. The input is high for teletext display enabled, low for display cancelled. See Table 3.


Note: All timings measured at 1.5 V level.

Fig. 2 Data input timing.


Each cell is illuminated if particular 'bit' ( $b_{1}, b_{2}, b_{3}, b_{4}, b_{5}$, or $\left.b_{7}\right)$ is $a$ ' 1 '.
For graphics characters $b_{6}$ is always a 1 - See Table 1

Fig. 3 Graphics Character.

## SAA5050 CHARACTER SET



Control characters shown in columns 0 and 1 are normally displayed as spaces.

* These control characters
are reserved for compatability with other data codes.
** These control characters are presumed before each row begins.

Codes may be referred to by their column and row e.g. 2/5 refers to $\%$
$\square$ Character rectangle
Black represents display colour.

White represents background.

TABLE 2
Remote control command codes used in the SAA5050

|  |  |  |  |  |  |  | COMMAND | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $x$ | x | $x$ | X | X | X | 'TV' mode | Allows text on top row of display only. |
| 1 | $x$ | X | X | X | X | $x$ | 'Text' mode | Allows text throughout display period. |
| 1 | 0 | 1 |  | 1 | 1 | 0 | Superimpose | Sets superimpose mode. |
| 1 | 0 | 1 | 1 | 1 | 1 | 1 | Teletext | Resets superimpose mode. |
|  | X | X | X | X | X | x | 'TV' mode | Resets superimpose mode. |
| 1 | 1 | X | x | X | $x$ | X | Viewdata mode. | Resets superimpose mode. |
| 1 | X | 0 | 0 | 1 | , | 0 | Reveal | Reveals for time-out (notes 3, 4). |
| 1 | X | 0 | 1 | 0 | 1 | 1 | Reveal set | Sets reveal mode (note 3). |
| Any command apart from reveal set. |  |  |  |  |  |  |  | Resets reveal mode (note 3). |

$X=$ Don't care.

## Notes

1. When the power is applied the SAA5050 is set into the 'TV' mode and reset out of superimpose and reveal modes.
2. 'Text' mode is selected when the superimpose pin is held low.
3. Reveal mode allows display of text previously concealed by 'conceal display' control characters.
4. This code is sent from the SAA5010 as a repeated command. Thus reveal mode is set for as long as the reveal key is depressed. The SAA5050 reverts to normal 'not reveal' mode 160 ms after the last reveal command.
5. The superimpose output is low only if superimpose mode is set and the DE (display enable) input is high.
6. The above table shows code required for functions specified.

The SAA5010 transmits and the SAA5050 requires the inverse of these codes i.e. $\overline{\mathrm{b}_{7}}$ to $\overline{\mathrm{b}_{1}}$. The code is transmitted serially in the following order: $\overline{\mathrm{b}_{7}} \overline{\mathrm{~b}_{1}} \overline{\mathrm{~b}_{2}} \overline{\mathrm{~b}_{3}} \overline{\mathrm{~b}_{4}} \overline{\mathrm{~b}_{5}} \overline{\mathrm{~b}_{6}}$. For full details of remote control data coding see SAA5010 data sheet.

TABLE 3

## Conditions affecting display

| Inputs |  | Control data |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Picture On <br> (PO) |  | Display Enable <br> (DE) | Superimpose <br> Mode | Box | Text Display Enabled <br> (i.e. R, G, B, Y outputs) |
| (a) | 1 | 0 | 1 or 0 | 1 or 0 | 0 |
| (b) | 0 | 1 | 1 or 0 | 1 or 0 | 1 |
| (c) | 0 | 0 | 1 or 0 | 1 or 0 | 0 |
| (d) | 1 | 1 | 0 | 0 | 0 |
| (e) | 1 | 1 | 1 | 0 | 1 |

## Notes

1. For TV mode (Picture on = 1, Superimpose mode not allowed) rows (a), (d) and (g) of above table refer to display row 0 only. For all other rows text display is disabled and Blanking $=0$.
2. The R, G, B outputs may contain character and background colour information. The only exception is that background colours are inhibited when Blanking $=0$.


Note: Character Bytes are listed as transmitted from $\mathrm{b}_{1}$ to $\mathrm{b}_{7}$

## SAA5051

The SAA5051 is identical to the SAA5050 except for the character set (German).


Control characters shown in columns 0 and 1 are normally displayed as spaces.

* These control aharacters are reserved for compatability with other data codes.
** These control characters
are presumed before each row begins

Codes may be referred to by their column and row e.g. 2/5 refers to \%
$\square$ Character rectangle Black represents display colour.

White represents background.

## TELETEXT CHARACTER GENERATOR (SWEDISH)

The SAA5052 is an MOS N-channel integrated circuit which provides the video drive signals to the television set necessary to produce the teletext/viewdata display.
The SAA5052 is a 28 -pin device which incorporates a fast access character generator ROM ( 4.3 k bits), the logic decoding for all the teletext control characters and decoding for some of the remote control functions.
The circuit generates 96 alphanumeric and 64 graphic characters. In addition there are 32 control characters which determine the nature of the display.
The SAA5052 is suitable for direct connection to the SAA5010, SAA5020 and SAA5040 integrated circuits.
The SAA5052 provides a Swedish Character Set.

## QUICK REFERENCE DATA

| Supply voltage | $V_{D D}$ | nom | 5 | $V^{\prime}$ |
| :--- | :--- | :--- | ---: | :--- |
| Supply current | IDD | typ | 85 | mA |
| Operating ambient temperature | $\mathrm{T}_{\mathrm{amb}}$ | -20 to +70 | ${ }^{\circ} \mathrm{C}$ |  |

## PACKAGE OUTLINE

28-lead DIL; plastic (SOT-117)


Viewed from top

Pinning: see next page

## PINNING

1. $V_{S S}$
2. Superimpose
3. Remote control data (DATA)
4. Character data input 1 (D1)
5. Character data input 2 (D2)
6. Character data input 3 (D3)
7. Character data input 4 (D4)
8. Character data input 5 (D5)
9. Character data input 6 (D6)
10. Character data input 7 (D7)
11. Remote control data clock (DLIM)
12. General line reset (GLR)
13. Data entry window (DEW)
14. Character rounding select (CRS)
15. Big character select $\overline{(\overline{B C S})}$
16. Transmitted large character (TLC)
17. Not connected
18. $V_{D D}$
19. 6 MHz Input (TR6)
20. 1 MHz Input (F1)
21. Monochrome video output (Y)
22. Blue output (B)
23. Green output (G)
24. Red output (R)
25. Blanking output
26. Load output shift register enable (LOSE)
27. Picture on input (PO)
28. Display enable input (DE)

## DESCRIPTION

The basic input to the SAA5052 is the character data from the teletext page memory. This is a 7 bit code. Each character code defines a dot matrix pattern. The character period is $1 \mu \mathrm{~s}$ and the character dot rate is 6 MHz . The timings are derived from the two external input clocks F1 ( 1 MHz ) and TR6 ( 6 MHz ) which are amplified and re-synchronised internally. Each character rectangle is 6 dots wide by 10 TV lines high. One dot space is left between adjacent characters, and there is one line space left between rows. Alphanumeric characters are generated on a $5 \times 9$ matrix, allowing space for descending characters. Each of the 64 graphics characters is decoded to form a $2 \times 3$ block arrangement which occupies the complete $6 \times 10$ dot matrix (Fig.3). Graphics characters may be either contiguous or separated (Fig.4). The alphanumeric characters are character rounded, i.e. a half dot is inserted before or after a whole dot in the presence of a diagonal in a character matrix.
The character video output signals comprise a monochrome signal and RGB signals for a colour receiver. A blanking output signal is provided to blank out the television video signal when a newsflash or subtitle is to be displayed.
The monochrome data signal can be used to inlay characters into the television video. The use of the 32 control characters provides information on the nature of the display, e.g. colour. These are also used to provide other facilities such as 'concealed display' and flashing words etc. The full character set is given in Table 1.

## HANDLING

Inputs and outputs are protected against electrostatic charge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (See MOS Handling Notes).

RATINGS Limiting values in accordance with the Absolute Maximum System.


## CHARACTERISTICS

Supply voltage
min. typ. max.
$V_{D D}$ (pin 18)
4.5 - 5.5 V

The following parameters apply at $T_{a m b}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ unless otherwise stated.

## Supply current

IDD $\quad-\quad 85 \quad 160 \mathrm{~mA}$

## Inputs

Character data D1 to D7 (pins 4-10)

Input voltage, HIGH
Input voltage; LOW
Data set-up time
Data hold time $\}$ see Fig. 2
Clock inputs F1 (pin 20) TR6 (pin 19)
Input voltage; HIGH
Input voltage; LOW
Logic inputs
DATA (pin 3) DEW (pin 13) LOSE (pin 26)
DLIM (pin 11) CRS (pin 14) PO (pin 27)
$\overline{\mathrm{GLR}}(\mathrm{pin} 12) \overline{\mathrm{BCS}}(\mathrm{pin} 15) \mathrm{DE}(\mathrm{pin} 28)$

| Input voltage; HIGH | $V_{I H}$ | 2.0 | - | $V_{D D}$ | $V$ |
| :--- | :---: | ---: | :--- | :--- | :--- |
| Input voltage; LOW | $V_{I L}$ | 0 | - | 0.8 | $V$ |


| $V_{\text {IH }}$ | 2.65 | - | $V_{D D}$ | $V$ |
| :--- | ---: | :--- | :---: | :---: |
| $V_{\text {IL }}$ | 0 | - | 0.6 | $V$ |
|  | 150 | - | - | $n s$ |
|  | 100 | - | - | $n s$ |


| $V_{I H}$ | 2.65 | - | $V_{D D}$ | $V$ |
| :--- | ---: | :--- | :--- | :--- |
| $V_{I L}$ | 0 | - | 0.6 | $V$ |

## All inputs

| Input leakage $\left(\mathrm{V}_{\text {in }} 5.5 \mathrm{~V}\right)$ | - | - | 10 | $\mu \mathrm{~A}$ |
| :--- | :--- | :--- | :--- | :--- |
| Input capacitance | - | - | 7 | pF |

## CHARACTERISTICS (continued)

min. typ. max.

## Outputs

Character video outputs + Blanking output (Open drain)
$B-(\operatorname{pin} 22), G-(p i n 23), R-(\operatorname{pin} 24), Y-(p i n 21)$, Blanking (pin 25)

| Output voltage; LOW ( $\mathrm{I}_{\mathrm{OL}}=2 \mathrm{~mA}$ ) | $\mathrm{V}_{\text {OL }}$ | - | - | 0.5 | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output voltage; LOW ( $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ ) |  | - | - | 1.0 | V |
| Output voltage; LOW ( $\mathrm{I}_{\mathrm{OL}}=6 \mathrm{~mA}$ ) |  | - | - | 2.0 | V |
| Output voltage; HIGH | $\mathrm{V}_{\mathrm{OH}}$ | $V_{\text {DD }}$ | - | 13.2 | V |
| Output load capacitance |  | - | - | 15 | pF |
| Output fall time $\quad \mathrm{tf}_{f}$ |  | - | - | 30 | ns |
| $\left.\begin{array}{lll}\text { Variation of fall time } \\ \text { between any outputs } & \Delta t_{f}\end{array}\right\}$ Note 1 |  | 0 | - | 20 | ns |

## TīC (pin 16)

| Output voltage; LOW ( $\left.\mathbf{l}_{\mathrm{OL}}=100 \mu \mathrm{~A}\right) \quad \mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0.5 | V |
| :---: | :---: | :---: | :---: | :---: |
| Output voltage; $\mathrm{HIGH}(1 \mathrm{OH}=-100 \mu \mathrm{~A})$ | 2.4 | - | $V_{\text {DD }}$ | V |
| Output load capacitance | - | - | 30 | pF |
| Output rise time | - | - | 1.0 | $\mu \mathrm{s}$ |
| Output fall time $\}$ Measured between 0.8 V and 2.0 V levels | - | - | 1.0 | $\mu \mathrm{s}$ |

## Input/output

$\overline{\text { Superimpose }}$ (pin 2) (Open drain)

| Input voltage; HIGH | $\mathrm{V}_{\mathrm{IH}}$ | 2.0 | - | 6.5 | V |
| :--- | :---: | ---: | ---: | ---: | ---: |
| Input voltage; LOW | $\mathrm{V}_{\mathrm{IL}}$ | 0 | - | 0.8 | V |
| Input leakage $\left(\mathrm{V}_{\text {in }}=5.5 \mathrm{~V}\right)$ |  | - | - | 10 | $\mu \mathrm{~A}$ |
| Input capacitance |  | - | - | 7 | pF |
| Output voltage; LOW $\left(\mathrm{I}_{\mathrm{OL}}=0.4 \mathrm{~mA}\right)$ | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0.5 | V |
| Output voltage; LOW $\left(\mathrm{I}_{\mathrm{OL}}=1.3 \mathrm{~mA}\right)$ | $\mathrm{VOL}_{\mathrm{OL}}$ | 0 | - | 1.0 | V |
| Output load capacitance |  | - | - | 45 | pF |
| Output voltage; HIGH state (Note 2) | $\mathrm{V}_{\mathrm{OH}}$ | - | - | 6.5 | V |

## Notes

1. Fall time, $t_{f}$ and $\Delta t_{f}$, are defined as shown and are measured using the circuit shown below:
$\mathbf{t}_{\mathrm{f}}$ is measured between the 9 V and 1 V levels.
$\Delta t_{f}$ is the maximum time difference between outputs.


Fig. 1
2. Recommended pull-up resistor for Superimpose is $18 \mathrm{k} \Omega$.
3. The $R, G, B, Y$ and blanking outputs are protected against short circuit to supply rails.

## SPECIAL FEATURES

## Flash oscillator

The circuit generates a 0.75 Hz signal with a $3: 1 \mathrm{ON} / \mathrm{OFF}$ ratio to provide the flashing character facility.

## Power-on-reset

When the supply voltage is switched on, the character generator will reset to TV, conceal and not superimpose modes.

SPECIAL FEATURES (continued)

## Character rounding

The character rounding function is different for the small and double height characters. In both cases the ROM is accessed twice during the character period of $1 \mu \mathrm{~s}$. The dot information of two rows is then compared to detect the presence of any diagonal in the character matrix and to determine the positioning of the character rounding half dots.
For small characters rounding is always referenced in the same direction (i.e. row before in even fields and row after in odd fields as determined by the CRS signal).
For double height characters rounding is always referenced alternately up and down changing every line using an internally generated signal. (The CRS signal is ' 0 ' for the odd field and ' 1 ' for the even field of an interlaced TV picture).

## Graphics decoder

The 64 graphics characters are decoded directly from the character data inputs and they appear on a $2 \times 3$ matrix. Figure 3 gives details of the graphics decoding.

## APPLICATION DATA

## The function is quoted against the corresponding pin numbers

Pin No.

1. $V_{S S}$ Ground- 0 V
2. Superimpose

This is a dual purpose input/output pin. The output is an open drain transistor (capable of sinking current to $V_{S S}$ ), which is in the conducting state when superimpose mode is selected. This allows contrast reduction of the TV picture in superimpose mode if required. If the pin is held low, the internal 'TV mode' flip-flop is held in the 'text' state. This is for VDU applications when the remote control is not used.
3. $\overline{\mathrm{DATA}}$ Remote control data

This input accepts a 7-bit serial data stream from the SAA5010 remote control receiver decoder. This data contains the teletext and viewdata remote control user functions. The command codes used in the SAA5052 are shown in Table 2.
4, 5, 6, Character data D1 to D7
7, 8,9, These inputs accept a 7-bit parallel data code from the page memory. This data selects the 10
11. DLIM

This input receives a clock signal from the SAA5010 remote control receiver decoder. This signal is used to clock remote control data from the SAA5010 into the remote control data input ( $\operatorname{Pin} 3$ ).
12. $\overline{G L R}$ General line reset

This input signal from the SAA5020 Timing Chain is required for internal synchronisation of remote control data signals.
13. DEW Data entry window

This input signal from the SAA5020 Timing Chain is required to reset the internal ROM row address counter prior to the display period. It is also used internally to derive the 'flash' period.

## 14. CRS Character rounding select

This input signal from the SAA5020 Timing Chain is required for correct character rounding of displayed characters. (Normal height characters only).
15. $\overline{\mathrm{BCS}} \mathrm{Big}$ character select

This input from the SAA5040 Teletext Acquisition and Control device allows selection of large characters by remote control.
16. $\overline{\mathrm{TLC}}$ Transmitted large characters

This output to the SAA5020 Timing Chain enables double height characters to be displayed as a result of control characters stored in the page memory.
18. $\quad V_{D D}+5 \mathrm{~V}$ supply

This is the power supply input to the circuit.
19. TR6

This input is a 6 MHz signal from the SAA5020 Timing Chain used as a character dot rate clock.
20. F1

This input is a 1 MHz equal mark/space ratio signal from the SAA5020 Timing Chain. It is used to latch the 7 -bit parallel character data into the input latches. It is also used to syncchronise an internal divide-by 6 counter. The F1 signal is internally synchronised with TR6.
21. Y Output (Monochrome)

This is a video output signal which is active in the high state containing character dot information for TV display. The output is an open drain transistor capable of sinking current to $\mathrm{V}_{\mathrm{SS}}$.
22,23, Blue, Green, Red outputs
24 These are the Blue, Green and Red Character video outputs to the TV display circuits. They are active high and contain both character and background colour information. The outputs are open drain transistors capable of sinking current to $\mathrm{V}_{\mathrm{SS}}$.
25. Blanking

This active high output signal provides T.V picture video blanking. It is active for the duration of a box when Picture on and Display enable are high. It is also activated permanently for normal teletext display when no TV picture is required (PO low). The output is an open drain transistor capable of sinking current to $\mathrm{V}_{\mathrm{SS}}$. Full details given in Table 3.
26. LOSE Load output shift register enable

This input signal from the SAA5020 Timing Chain resets the internal control character flip-flops prior to the start of each display line.
This signal also defines the character display period.
27. PO Picture on

This input signal from the SAA5040 Teletext Acquisition and Control device is used to control the character video and blanking outpits. When PO is high, only text in boxes is displayed unless in superimpose mode. The input is high for TV picture video on, low for picture off. See Table 3.
28. DE Display enable

This input signal from the SAA5040 Teletext Acquisition and Control device is used to enable the teletext display. The input is high for teletext display enabled, low for display cancelled. See Table 3.


Note: All timings measured at 1.5 V level.

Fig. 2 Data input timing.


Each cell is illuminated if particular 'bit' ( $b_{1}, b_{2}, b_{3}, b_{4}, b_{5}$, or $b_{7}$ ) is a ' 1 '.
For graphics characters $b_{6}$ is always a 1 - See Table 1.

Fig. 3 Graphics Character.

SAA5052 CHARACTER SET


Control characters shown in columns 0 and 1 are normally displayed as spaces.

* These control characters are reserved for compatability with other data codes.
** These control characters are presumed before each row begins

Codes may be referred to by their column and row e.g. $2 / 5$ refers to $\%$
$\square$ Character rectangle,

Black represents display colour.
White represents background.

Table 1

TABLE 2
Remote control command codes used in the SAA5052

|  |  |  |  |  |  |  | COMMAND | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | X | X | X | X | $x$ | 'TV' mode | Allows text on top row of display only. |
|  | X | X | X | X | X | X | 'Text' mode | Allows text throughout display period. |
| 1 | 0 | 1 | 1 | 1 | 1 | 0 | Superimpose | Sets superimpose mode. |
| 1 | 0 | 1 | 1 | 1 | 1 | 1 | Teletext | Resets superimpose mode. |
| 0 | x | X | $x$ | X | x | $x$ | 'TV' mode | Resets superimpose mode. |
|  | 1 | X | X | X | X | $x$ | Viewdata mode. | Resets superimpose mode. |
| 1 | $x$ | 0 | 0 | 1 | 1 | 0 | Reveal | Reveals for time-out (notes 3, 4). |
| 1 | x | 0 | 1 | 0 | 1 | 1 | Reveal set | Sets reveal mode (note 3). |
| Any command apart from reveal set. |  |  |  |  |  |  |  | Resets reveal mode (note 3). |

$X=$ Don't care.

## Notes

1. When the power is applied the SAA5052 is set into the 'TV' mode and reset out of superimpose and reveal modes.
2. 'Text' mode is selected when the superimpose pin is held low.
3. Reveal mode allows display of text previously concealed by 'conceal display' control characters.
4. This code is sent from the SAA5010 as a repeated command. Thus reveal mode is set for as long as the reveal key is depressed. The SAA5052 reverts to normal 'not reveal' mode 160 ms after the last reveal command.
5. The superimpose output is low only if superimpose mode is set and the DE (display enable) input is high.
6. The above table shows code required for functions specified.

The SAA5010 transmits and the SAA5052 requires the inverse of these codes i.e. $\overline{b_{7}}$ to $\overline{b_{1}}$. The code is transmitted serially in the following order: $\overline{b_{7}} \quad \overline{b_{1}} \quad \overline{b_{2}} \quad \overline{b_{3}} \quad \overline{b_{4}} \quad \overline{b_{5}} \quad \overline{b_{6}}$. For full details of remote control data coding see SAA5010 data sheet.

TABLE 3
Conditions affecting display

|  |  | Control data |  | Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Picture <br> (PO) |  | Display Enable <br> (DE) | Superimpose <br> Mode | Box | Text Display Enabled <br> (i.e. R, G, B, Y outputs) | Blanking |
| (a) | $\mathbf{1}$ | 0 | 1 or 0 | 1 or 0 | 0 | 0 |
| (b) | 0 | 1 | 1 or 0 | 1 or 0 | 1 | 1 |
| (c) | 0 | 0 | 1 or 0 | 1 or 0 | 0 | 1 |
| (d) | 1 | 1 | 0 | 0 | 0 | 0 |
| (e) | 1 | 1 | 1 | 0 | 1 | 0 |
| (f) | 1 | 1 | 1 | 1 | 1 | 1 |
| (g) | 1 | 1 | 0 | 1 | 1 | 1 |

## Notes

1. For TV mode (Picture on $=1$, Superimpose mode not allowed) rows (a), (d) and (g) of above table refer to display row 0 only. For all other rows text display is disabled and Blanking $=0$.
2. The R, G, B outputs may contain character and background colour information. The only exception is that background colours are inhibited when Blanking $=0$.


Alphanumerics and graphics 'space' character 0000010



Alphanumerics character 1011010


Alphanumerics or blast-through alphanumerics character 0001001
 character 111111

Separated graphics character 1111111



Note: Character Bytes are listed as transmitted from $b_{1}$ to $b_{7}$

Fig. 4 Character format.

## SUPERSEDES DATA SHEET SAB1009A AUGUST 1978

## WIDE-BAND LIMITING AMPLIFIER

The SAB1009B is a three-stage differential amplifier in the range 70 to 900 MHz with inherent limiting action. The differential inputs are internally biased to permit capacitive coupling and asymmetrical drive. For asymmetrical drive pin 3 should be used as an input and pin 4 should be grounded via a $56 \Omega$ resistor and a d.c. blocking capacitor. The outputs are complementary with non-standard levels. The device is specified for a nominal supply voltage of 5 V ; it may also be operated with a supply voltage of $5,2 \mathrm{~V} \pm 5 \%$. The voltage dropping resistor $\mathrm{R}_{\mathrm{CC}}$ has then to be increased to $82 \Omega$.


Fig. 1 Block diagram.


Fig. 2 Pins marked n.c. should preferably be grounded or connected to supply. $V_{C C}$ via $75 \Omega$ to 5 V .
$\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}$ (ground).

## QUICK REFERENCE DATA

| Supply voltage | $V_{C C}$ | $5 \pm 5 \% \mathrm{~V}$ |
| :--- | :--- | ---: |
| Supply voltage dropping resistor | $R_{C C}$ | $75 \Omega$ |
| Frequency range <br> Differential clipped output voltage <br> $R_{L}=50 \Omega$ at each output <br> Power consumption per package (no load) <br> Operating ambient temperature | $f_{i}$ | 70 to 900 MHz |

## PACKAGE OUTLINE

14-lead DIL; plastic (SOT-27S, T, V).


Fig. 3 Circuit diagram.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)
Supply voltage (d.c.)
Input voltage
Storage temperature
Junction temperature

| $V_{\text {CC }}$ | max. |
| :--- | ---: |
| $V_{I}$ | 0 to +5 V |
| $\mathrm{~T}_{\text {stg }}$ | -55 to $+125^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{j}}$ | max. |

SAB1009B

## D.C. CHARACTERISTICS

$V_{C C}$ via $75 \Omega$ to 5 V
The circuit has been designed to meet the d.c. specifications shown in the table below after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed-circuit board.

|  | symbol | pin under test | $\left.\mathrm{Tamb}^{(0}{ }^{\circ} \mathrm{C}\right)$ |  |  |  | conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 0 | 25 | 70 |  |  |
| Supply current | ICC $\begin{aligned} & \text { typ. } \\ & \text { max. }\end{aligned}$ | 9 | - | 23 30 | - | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ | \| pins 3 and 4 open, / no d.c. load. |

## A.C. CHARACTERISTICS

$V_{C C}$ via $75 \Omega$ to $5 \mathrm{~V} \pm 5 \% ; \mathrm{T}_{\mathrm{amb}}=0$ to $+70^{\circ} \mathrm{C}$

|  | symbol | pin under test | min. | typ. | max. |  | conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Frequency range | $\mathrm{f}_{\mathrm{i}}$ |  | 70 | - | 900 | MHz |  |
| Gain * |  |  | \| 26 | - | - | dB | $\mathrm{f}_{\mathrm{i}}=70 \mathrm{MHz}$ |
|  |  |  | 26 | - | - | dB | $\mathrm{f}_{\mathrm{i}}=100 \mathrm{MHz}$ |
|  | G |  | 23 | - | - | dB | $\mathrm{f}_{\mathrm{i}}=200 \mathrm{MHz}$ |
|  |  |  | 19 | - | - | dB | $\mathrm{f}_{\mathrm{i}}=500 \mathrm{MHz}$ |
|  |  |  | 16 | - |  | dB | $\mathrm{f}_{\mathrm{i}}=900 \mathrm{MHz}$ |
| Gain variation versus temperature | $\Delta \mathrm{G}$ | 3 |  |  |  |  |  |
|  |  |  | - | - | 1,5 | dB |  |
| Input voltage standing- |  |  |  |  |  |  | $\left\{\begin{array}{l} V_{i(\mathrm{rms})}=25 \mathrm{mV} \\ Z_{i \text { nom }}=75 \Omega \\ \text { Source connected } \end{array}\right.$ |
| wave ratio | VSWR |  | - | - | 5 |  | to pin 3 ; pin 4 grounded via $56 \Omega$ in series with 10 nF . |
| Input voltage | $V_{i(r m s)}$ | 3 | - | - | 150 | mV |  |

* For gain definition see Fig. $6\left(G=20 \log \frac{V_{2}}{V_{1}}\right)$.
A.C. CHARACTERISTICS (continued)


Fig. 4 Gain as a function of frequency. $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$.
A.C. CHARACTERISTICS (continued)

$V_{C C}=+5 \mathrm{~V}$
7278976
$R_{C C}=75 \Omega$
|IIIIII
Fig. 5 Smith chart of typical input impedance at pin 3 with pin 4 terminated to ground.

## SAB1009B

Test circuit


Fig. 6 Test circuits for defining gain.
$\mathrm{V}_{1}$ and $\mathrm{V}_{2}$ are minimum input levels for correct operation.
Gain defined as $G=20 \log \frac{V_{2}}{V_{1}}$.
Capacitors must be leadless ceramic (value 10 nF ).
Hybrid junctions are Anzac $\mathrm{H}-183-4$ or similar.
Connections to the device must be kept short for proper tests.
Cables are $50 \Omega$ coaxial cables.


Fig. 7 H.F. divider for DICS in television receivers (prescaler module). The pins not mentioned are connected to ground except pin 5 of SAB 1046 which is connected to $V_{C C}$. Values of R8, R9 and L6 have to be chosen in accordance with the load capacitance.


Fig. 8 Component layout of circuit shown in Fig. 7.

## CONTROL CIRCUIT FOR ON-SCREEN DISPLAY OF STATION AND/OR CHANNEL NUMBER



Fig. 1 Block diagram.

## Features

- Station and channel number display (4 digits).
- Station number display is separate (2 digits; 1 to 16).
- 4-digit display (0000 to 9999 ).
- Character rounding for improving the legibility of the numerals.
- Internal digital display positioning and defining the length of display; no control knob.
- Control signal for separate background.
- Parallel outputs for station information.


## QUICK REFERENCE DATA

| Supply voltage range | $V_{\text {DD }}$ | 8 to 10 V |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Operating ambient temperature range | $T_{\text {amb }}$ | 0 to $+70{ }^{\circ} \mathrm{C}$ |  |  |
| Input frequency | ${ }^{\text {f }}$ DICL | typ. | 2,5 | MHz |
| Clock frequency | ${ }^{\text {f CLCK }}$ | typ. |  | kHz |
| Quiescent current; $\mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V} ; \mathrm{I}_{\mathrm{Q}}=0 ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ | 1 DD | typ. | 20 |  |

## PACKAGE OUTLINE

24-lead DIL; plastic (SOT-101A).

## GENERAL DESCRIPTION

The SAB1016 integrated circuit controls the on-screen display of station and/or channel number. It generates data for partially blanking the upper part of the scan of a TV receiver and thereby displaying the number of the selected station and/or channel. The numerals are normally displayed for 2,5 seconds after station/channel selection.
Modes of operation:

- flashing display facility during store
- background only if channel mode is set, or in search tuning mode
- persistent on-screen display

The 4 characters are presented on a background; station number left and channel number right, separated by a blank position.
The characters are built up from a $5 \times 7$ dot matrix. The duration of one display data bit is $\approx 400 \mathrm{~ns}$ in the horizontal direction; vertically a display data bit corresponds to 3 lines per half picture. The legibility of the display is improved by incorporation of the additional display rounding facility; i.e. display dots which were touching diagonally are now connected by an extra display rounding dot, which is displaced by half a dot horizontally and one line per half picture vertically.


Fig. 2. Construction of a character from display dots with additional character rounding dots.

## OPERATION DESCRIPTION

## Data input

The data input for generation of the characters is performed serially via the data input PCDA synchronized with the system clock (CLCK). The data are accepted if, during data transfer, the data enable input PCEN is HIGH. The data are accepted into an input register, which also serves as a shift register. In order to represent 4 characters, a group of 16 bits is necessary as the address for the internal $12 \times 36$-bit character ROM. The following characters are displayed on the screen according to the code in Table 1.
Table 1

| address code |  |  |  | on-screen selected |
| :---: | :---: | :---: | :---: | :---: |
| D | C | B | A | character |
| 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 1 | 1 |
| 0 | 0 | 1 | 0 | 2 |
| 0 | 0 | 1 | 1 | 3 |
| 0 | 1 | 0 | 0 | 4 |
| 0 | 1 | 0 | 1 | 5 |
| 0 | 1 | 1 | 0 | 6 |
| 0 | 1 | 1 | 1 | 7 |
| 1 | 0 | 0 | 0 | 8 |
| 1 | 0 | 0 | 1 | 9 |
| 1 | 0 | 1 | 0 | $\vdots$ |
| 1 | 0 | 1 | 1 | blank |
| 1 | 1 | 0 | 0 | blank |
| 1 | 1 | 0 | 1 | blank |
| 1 | 1 | 1 | 0 | blank |
| 1 | 1 | 1 | 1 | blank |

The positioning of the on-screen display and the number of digits are controlled by the logic states at the control inputs GDISP and PRON (see Table 2). They also define the display format of the commands accepted by the circuit (see Fig. 4).
Table 2. Display format

| control inputs |  |  |  |  |
| :--- | :---: | :---: | :--- | :--- |
| GDISP | PRON | display <br> format | DBUS | display format |
| format |  |  |  |  |
| 0 | 0 | 6 bits | IBUS | 2 digit; station no. at left (1 to 16) |
| 0 | 1 | 16 bits | GBUS | 4 digit; e.g. clack (00 00 to 99 99) |
| 1 | 0 | 6 bits | IBUS | 2 digit; station no. at right (1 to 16) |
| 1 | 1 | 13 bits | DBUS | 4 digit; station and/or channel no. at |
|  |  |  |  |  |



7274947

Fig. 3 Presentation of the various display formats.

The various data words have different lengths and conform to the following formats:


Fig. 4 Available display formats. A start bit is sent before each data word in each case.


Fig. 5 Display data timing diagram.

## Data word IBUS

The serial transfer of the 6-bit IBUS data word is accepted on input PCDA, when input PRON is LOW, and the data contain the control and display instructions as given in Table 3.

Table 3. IBUS instructions

| IBUS code |  |  |  |  |  |  | instruction |
| ---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | F | E | D | C | B | A |  |
| 2 | 0 | 0 | 0 | 0 | 1 | 0 | off (stand by) <br> 4 |
| 0 | 0 | 0 | 1 | 0 | 0 | display short 2,5 s) |  |
| 16 | 0 | 1 | 0 | 0 | 0 | 0 | station 16 |
| 17 | 0 | 1 | 0 | 0 | 0 | 1 | 1 |
| 18 | 0 | 1 | 0 | 0 | 1 | 0 | 2 |
| 19 | 0 | 1 | 0 | 0 | 1 | 1 | 3 |
| 20 | 0 | 1 | 0 | 1 | 0 | 0 | 4 |
| 21 | 0 | 1 | 0 | 1 | 0 | 1 | 5 |
| 22 | 0 | 1 | 0 | 1 | 1 | 0 | 6 |
| 23 | 0 | 1 | 0 | 1 | 1 | 1 | 7 |
| 24 | 0 | 1 | 1 | 0 | 0 | 0 | 8 |
| 25 | 0 | 1 | 1 | 0 | 0 | 1 | 9 |
| 26 | 0 | 1 | 1 | 0 | 1 | 0 | 10 |
| 27 | 0 | 1 | 1 | 0 | 1 | 1 | 11 |
| 28 | 0 | 1 | 1 | 1 | 0 | 0 | 12 |
| 29 | 0 | 1 | 1 | 1 | 0 | 1 | 13 |
| 30 | 0 | 1 | 1 | 1 | 1 | 0 | 14 |
| 31 | 0 | 1 | 1 | 1 | 1 | 1 | 15 |
| 32 | 1 | 0 | 0 | 0 | 0 | 0 | display on/off |
| 36 | 1 | 0 | 0 | 1 | 0 | 0 | step station up |
| 37 | 1 | 0 | 0 | 1 | 0 | 1 | step station down |

Any possible input codes which are not in Table 3 will be received by the circuit, but not evaluated. The station number, transmitted in binary form, will be transferred internally into a $2 \times 4$ bit code (BCD).
The display mode control inputs ADI and BDI must be connected to LOW.

## Data word DBUS

The serial transfer of the 13 -bit DBUS data word is arranged as a display mode bit (DMB) together with 3 data blocks, and is accepted according to the conditions of Table 2. Bits 2 to 5 contain station numbers 1 to 16 , which are transferred into $2 \times 4$ bits internally; whilst bits 7 to 9 and 10 to 13 contain the 1st and 2nd digit of the channel number respectively; they are binary coded as given in Table 4.
Table 4. Specification of the DBUS code

| DBUS input code |  |  |  | channel | station |
| :---: | :---: | :---: | :---: | :---: | :---: |
| D | C | B | A | number | number |
| 0 | 0 | 0 | 0 | 0 | 16 |
| 0 | 0 | 0 | 1 | 1 | 1 |
| 0 | 0 | 1 | 0 | 2 | 2 |
| 0 | 0 | 1 | 1 | 3 | 3 |
| 0 | 1 | 0 | 0 | 4 | 4 |
| 0 | 1 | 0 | 1 | 5 | 5 |
| 0 | 1 | 1 | 0 | 6 | 6 |
| 0 | 1 | 1 | 1 | 7 | 7 |
| 1 | 0 | 0 | 0 | 8 | 8 |
| 1 | 0 | 0 | 1 | 9 | 9 |
| 1 | 0 | 1 | 0 | $:$ | 10 |
| 1 | 0 | 1 | 1 | blank | 11 |
| 1 | 1 | 0 | 0 | blank | 12 |
| 1 | 1 | 0 | 1 | blank | 13 |
| 1 | 1 | 1 | 0 | blank | 14 |
| 1 | 1 | 1 | 1 | blank | 15 |

The 1st bit of a DBUS instruction (DMB) is a display mode bit with the following code:

| DMB | instruction |
| :---: | :--- |
| 0 | display of station and channel number |
| 1 | display of channel number only |

The display mode control inputs ADI and BDI can be driven as required (see Table 5).

## Data word GBUS

Corresponding with the input conditions for the control inputs GDISP and PRON quoted in Table 2, the SAB1016 accepts a 17-bit serial data transfer which causes the display of a 4-digit character combination. This is obtained with the GBUS data word. Each part of the four 4-bit data block (see Fig. 4) corresponds with a character, which is binary coded as in Table 1.

## Control of display mode

The type and manner of the display can be controlled at the inputs ADI and BDI. The following display modes are provided:
Table 5.

| ADI | BDI | display mode |
| ---: | ---: | :--- |
| 1 | 0 | ON for $2,5 \mathrm{~s}$ after selection |
| 0 | 1 | persistent |
| 0 | 0 | flashing (0,32 s ON ; 0,32 s OFF) |
| $\rightarrow \quad 1$ | 1 | background only $(2,5 \mathrm{~s})$ |

## Synchronization

Display synchronization is achieved by means of the inputs VPOS for vertical and HPOS for the horizontal sync. If the sync pulses of a TV correspond with the requirements in Fig. 6, they can be applied directly to the inputs of the circuit.



Fig. 6 Sync pulse specifications.
As soon as there is a display command in the form of data received, an external oscillator is started by signal STOP = LOW, which is caused by the first horizontal pulse (HPOS) after a vertical pulse (VPOS). The oscillator frequency is $2,5 \mathrm{MHz}$, i.e. a periodic time of $\mathrm{T}=400 \mathrm{~ns}$, which is the smallest time unit in the representation of a display data bit. The oscillator is stopped at the end of a line.
The instant of time of a display, i.e. the output of signals at FRAM for the background and CHAR for characters is determined by:

1. The state of an internal vertical position counter, which releases the output in the 46th line of a TV picture.
2. The state of the horizontal position counter, which determines the position of the start and finish of display in a picture-line. The display depends on the logic states of the display format control inputs GDISP and PRON (see Fig. 7). The height of the display field ( 33 lines) and character height ( 21 lines) are established by the vertical position counter.



Fig. 8 Display data from the SAB1016. The character rounding bits are omitted for clarity. $T=1$ bit duration $=400 \mathrm{~ns}$.

## Station memory

Serially transmitted station numbers (DBUS; IBUS) are loaded into the internal station number memory. The output information is available at the station outputs according to Table 6 . If an IBUS instruction directs a step station up $(+)$ or down ( - ), then the setting of the station counter is increased or decreased by 1 . The output states at the station outputs also change accordingly.
Table 6.

| station no. on display | station outputs |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | CPEN 1 | CPEN2 | PRGC | PRGB | PRGA |
| 01 | 0 | 1 | 0 | 0 | 1 |
| 02 | 0 | 1 | 0 | 1 | 0 |
| 03 | 0 | 1 | 0 | 1 | 1 |
| 04 | 0 | 1 | 1 | 0 | 0 |
| 05 | 0 | 1 | 1 | 0 | 1 |
| 06 | 0 | 1 | 1 | 1 | 0 |
| 07 | 0 | 1 | 1 | 1 | 1 |
| 08 | 0 | 1 | 0 | 0 | 0 |
| 09 | 1 | 0 | 0 | 0 | 1 |
| 10 | 1 | 0 | 0 | 1 | 0 |
| 11 | 1 | 0 | 0 | 1 | 1 |
| 12 | 1 | 0 | 1 | 0 | 0 |
| 13 | 1 | 0 | 1 | 0 | 1 |
| 14 | 1 | 0 | 1 | 1 | 0 |
| 15 | 1 | 0 | 1 | 1 | 1 |
| 16 | 1 | 0 | 0 | 0 | 0 |

After the end of station selection, a HIGH signal appears at output VOLN for 160 ms . This signal can be used for suppression of sound in the TV receiver (muting circuit).

## PINNING



Fig. 9 Pinning diagram.

| 24 | $V_{D D}$ |
| :--- | :--- | :--- |
| 12 | $V_{S S}$ |$\quad$| positive supply |
| :--- |
| negative supply ( $0 . \mathrm{V}$ ) |


| 1 | RSET |  |
| :---: | :---: | :---: |
|  |  | internally with system clock |
| 4 | GDISP | control of display data format/ |
| 5 | PRON | position of display field |
| 6 | PCEN | data enable (DBUS) |
| 7 | CLCK | system clock; $62,5 \mathrm{kHz}$ |
| 8 | PCDA | data (DBUS) |
| 9 | DICL | display clock; $2,5 \mathrm{MHz}$ |
| 14 | VPOS | vertical sync pulse |
| 15 | HPOS | horizontal sync pulse |
| 18 | BDI |  |
| 19 | ADI | display mode control |
| 3 | TEST1 |  |
| 11 | TEST2 | test inputs |
| Outputs |  |  |
| 10 | STOP | control signal external $2,5 \mathrm{MHz}$ display oscillator |
| 13 | VOLN | output signal for muting |
| 16 | CHAR | character data output |
| 17 | FRAM | display field output (background) |
| 2 | CPEN2 |  |
| 20 | PRGB |  |
| 21 | PRGA | station register outputs |
| 22 | PRGC |  |
| 23 | CPEN1 |  |

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

Supply voltage range
Input voltage range
Input current
Output current
Power dissipation per output
Total power dissipation per package
Operating ambient temperature range
Storage temperature range

| $V_{D D}$ | $-0,3$ to +11 V |  |
| :--- | ---: | ---: |
| $V_{1}$ | $-0,3$ to $V_{D D}+0,3 \mathrm{~V}$ |  |
| $\pm I_{1}$ | max. | 10 mA |
| $\pm \mathrm{I}_{\mathrm{Q}}$ | max. | 10 mA |
| $\mathrm{P}_{\mathrm{Q}}$ | max. | 50 mW |
| $\mathrm{P}_{\text {tot }}$ | max. | 500 mW |
| $\mathrm{~T}_{\mathrm{amb}}$ |  | 0 to $+70{ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{stg}}$ |  | -55 to $+150{ }^{\circ} \mathrm{C}$ |

Control circuit for on-screen display of station

## CHARACTERISTICS

$\mathrm{V}_{\mathrm{SS}}=0 ; \mathrm{T}_{\mathrm{amb}}=0$ to $+70^{\circ} \mathrm{C}$; unless otherwise specified


## APPLICATION INFORMATION



Fig. 10 Interconnection and display oscillator for SAB1016.

## 1 GHz DIVIDER-BY-256

This silicon monolithic integrated circuit is an ECL fixed-ratio divide-by-256 scaler for input frequencies in the range 70 to 1000 MHz , a supply voltage of 5 or $5,2 \mathrm{~V}$ and an ambient temperature of 0 to $+70^{\circ} \mathrm{C}$. The inputs of the circuit are differential and internally biased to permit capacitive coupling or asymmetrical drive. For a sinusoidal input waveform the device becomes insensitive at low frequencies due to edge rate limitations. Operation down to d.c. is possible with square-wave drive. The divide-by- 256 outputs are designed to interface with C-MOS and N-MOS circuits having a common $\mathrm{V}_{\mathrm{EE}}$ (ground). They provide active pull-up.
Pins marked n.c. should preferably be grounded. The circuit may oscillate in the absence of an input signal, but this oscillation is suppressed by the application of an input signal within the specified range.


Fig. 1.


Fig. 2.

## QUICK REFERENCE DATA



## PACKAGE OUTLINE

SAB1046P: 14-lead DIL; plastic (SOT-27S, T, V).


Fig. 3 Circuit diagram.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

Supply voltage (d.c.)
Input voltage
Storage temperature
Junction temperature
$\mathrm{V}_{\mathrm{CC}}$
$V_{D D}$
$V_{1}$
$T_{\text {stg }}$
$T_{j}$
$\max \quad 7 \mathrm{~V}$
max. 10 V
0 to $5,2 \mathrm{~V}$
-55 to $+125^{\circ} \mathrm{C}$
max. $125^{\circ} \mathrm{C}$

## D.C. CHARACTERISTICS

$\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}$ (ground); $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=9 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ unless otherwise specified.
The circuit has been designed to meet the d.c. specifications as shown below, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed-circuit board.
Output voltage $Q_{1}(\operatorname{pin} 12) ; V_{D D}=4,75$ to 10 V
HIGH: $\mathrm{IOH}_{\mathrm{OH}}=-1 \mu \mathrm{~A}$
LOW: $\mathrm{IOL}_{\mathrm{O}}=1 \mu \mathrm{~A}$
Output voltage $\mathrm{Q}_{2}(\mathrm{pin} 11) ; \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$

HIGH: $V_{C C}=V_{D D}=5 \mathrm{~V}$; $\mathrm{I}_{\mathrm{OH}}=-1 \mu \mathrm{~A}$
LOW: $V_{C C}=V_{D D}=5 \mathrm{~V}$; $I_{\mathrm{OL}}=1 \mu \mathrm{~A}$
Reference voltage (pin 2 or 3)
Supply current (pin 4)
$\operatorname{pin} 2=0 \mathrm{~V}$; $\operatorname{pin} 3=$ open

Supply current (pin 13)


| $\mathrm{V}_{\mathrm{OH}}$ | 2,4 to 5 V |
| :--- | ---: |
| $\mathrm{~V}_{\mathrm{OL}}$ | 0 to $0,4 \mathrm{~V}$ |
| $\mathrm{~V}_{\text {ref }}$ | 2,25 to 3 V |

ICC typ. $\quad 65 \cdot \mathrm{~mA}$
$<\quad 85 \mathrm{~mA}$
typ. 3 mA

## A.C. CHARACTERISTICS

$\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}$ (ground); $\mathrm{V}_{\mathrm{CC}}=4,75$ to $5,46 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=4,75$ to $10 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=0$ to $70^{\circ} \mathrm{C}$.

|  | symbol | pin under test | min. | typ. | max. |  | conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input frequency | $\mathrm{f}_{i}$ |  |  |  | 1000 | MHz | $\left\{\begin{array}{l} \text { sinusoidal input voltage } \\ V_{i(p-p)}=600 \mathrm{mV} ;{ }^{*} \\ \text { tested frequency on pin } \\ 11 \text { or } 12 \text { is } f_{i} / 256 \end{array}\right.$ |
| Differential input voltage | $\left\|v_{2}-v_{3}\right\|_{p-p}$ | 2 and 3 |  |  |  | V |  |
| Slew rate for operation: down to 70 MHz |  |  |  |  |  | $\mathrm{V} / \mathrm{\mu s}$ | $\left\{\begin{array}{l} \text { square-wave drive } \\ v_{i}(p-p) \min .160 \mathrm{mV} \end{array}\right.$ |

Guaranteed operating region (see also Fig. 4)

|  |  | input frequency |  |  |  |  |  |
| :--- | :--- | ---: | ---: | ---: | ---: | ---: | :---: |
|  | MHz | 70 | 200 | 500 | 900 | 1000 |  |
| Minimum required <br> input level $\mathrm{V}_{\mathrm{i}(\mathrm{p}-\mathrm{p})^{*}}$ | mV | dBm | 355 | 160 | 140 | 100 |  |

* For definition of input voltage see Fig. 5.
A.C. CHARACTERISTICS (continued)


Fig. $4 \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=5$ to $9 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=0$ to $70^{\circ} \mathrm{C}$.


Fig. 5 Test circuit.

- Cable must be $50 \Omega$ coaxial.
- The capacitors are leadless ceramic (multilayer capacitors) of 10 nF .
- All connections to the device must be kept short.
- Hybrid junctions are ANZAC H-183-4 or similar.


APPLICATION INFORMATION (continued)


Fig. 7 Component layout of circuit shown in Fig. 6.

## CONTROL AND STATION MEMORY CIRCUIT



Fig. 1 Block diagram.
QUICK REFERENCE DATA

| Supply voltage range | $V_{\text {DD }}$ | 8 to 10 V |
| :---: | :---: | :---: |
| Operating ambient temperature range | Tamb | 0 to $+70{ }^{\circ} \mathrm{C}$ |
| Clock frequency | ${ }^{\text {f CLCK }}$ | typ. $62,5 \mathrm{kHz}$ |
| Quiescent current; $\mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V} ; \mathrm{I}_{\mathrm{Q}}=0 ; \mathrm{T}_{\mathrm{amb}}=25{ }^{\circ} \mathrm{C}$ | ${ }^{\text {I D D }}$ | typ. $\quad 4 \mu \mathrm{~A}$ |

## PACKAGE OUTLINE

24-lead DIL; plastic (SOT-101A).

## GENERAL DESCRIPTION

The SAB2015 is the station memory and control circuit for the frequency control IC SAB2024. The device is implemented in LOCMOS, which requires only a small back-up battery to retain the station memory contents during power interruptions. The SAB2015 is driven and controlled via the serial data instruction bus (IBUS). The instructions applied via the IBUS control the following functions:

- The storage of up to 16 stations of the viewer's choice.
- Direct station selection.
- The bidirectional step station function.
- Direct channel number access.
- The bidirectional channel number step function.
- Bidirectional search tuning through all channels with automatic stop on location of a television transmission.
- The recall of last viewed station at POWER ON.
- Automatic muting in case of absence of transmission.

Information is transferred to the frequency control IC SAB2024 and the on-screen display IC SAB1016 via the DBUS station and/or channel select and display.

## OPERATION DESCRIPTION

## Data input

The SAB2015 can perform the instructions as listed in Table 1. The instructions are received in IBUS code; the instruction code, synchronized with the system clock, must be applied to input DATA. It will be accepted only if the data enable input DLEN is HIGH at the same time (for details see IBUS description).
Four modes of IBUS instructions are available:

- Station call instructions carimodify only the station counter, the memory contents, and the channel counter.
- Channel mode instruction will only alter the contents of the channel counter.
- Recall instructions reproduce only the last DBUS output and can change the display mode control signals.
- The 'standby' instruction resets the system, while an unfinished instruction sequence will be aborted.

Table 1. IBUS instruction set

| IBUS | IBUS input code |  |  |  |  |  | instruction mode |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| no. | F | E | D | C | B | A |  |
|  |  |  |  |  |  |  | station call instruction |
| 16 | 0 | 1 | 0 | 0 | 0 | 0 | 16/on |
| 17 | 0 | 1 | 0 | 0 | 0 | 1 | 1/on |
| 18 | 0 | 1 | 0 | 0 | 1 | 0 | 2/on |
| 19 | 0 | 1 | 0 | 0 | 1 | 1 | 3/on |
| 20 | 0 | 1 | 0 | 1 | 0 | 0 | 4/on |
| 21 | 0 | 1 | 0 | 1 | 0 | 1 | 5/on |
| 22 | 0 | 1 | 0 | 1 | 1 | 0 | 6/on |
| 23 | 0 | 1 | 0 | 1 | 1 | 1 | 7/on |
| 24 | 0 | 1 | 1 | 0 | 0 | 0 | 8/on |
| 25 | 0 | 1 | 1 | 0 | 0 | 1 | 9/on |
| 26 | 0 | 1 | 1 | 0 | 1 | 0 | 10/on |
| 27 | 0 | 1 | 1 | 0 | 1 | 1 | 11/on |
| 28 | 0 | 1 | 1. | 1 | 0 | 0 | 12/on |
| 29 | 0 | 1 | 1 | 1 | 0 | 1 | 13/on |
| 30 | 0 | 1 | 1 | 1 | 1 | 0 | 14/on |
| 31 | 0 | 1 | 1 | 1 | 1 | 1 | 15/on |
| 36 | 1 | 0 | 0 | 1 | 0 | 0 | step station up |
| 37 | 1 | 0 | 0 | 1 | 0 | 1 | step station down |
|  |  |  |  |  |  |  | channel mode instruction; digit |
| 16 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
| 17 | 0 | 1 | 0 | 0 | 0 | 1 | 1 |
| 18 | 0 | 1 | 0 | 0 | 1 | 0 | 2 |
| 19 | 0 | 1 | 0 | 0 | 1 | 1 | 3 |
| 20 | 0 | 1 | 0 | 1 | 0 | 0 | 4 |
| 21 | 0 | 1 | 0 | 1 | 0 | 1 | 5 |
| 22 | 0 | 1 | 0 | 1 | 1 | 0 | 6 |
| 23 | 0 | 1 | 0 | 1 | 1 | 1 | 7 |
| 24 | 0 | 1 | 1 | 0 | 0 | 0 | 8 |
| 25 | 0 | 1 | 1 | 0 | 0 | 1 | 9 |
| 34 | 1 | 0 | 0 | 0 | 1 | 0 | set channel entry mode/on |
| 5 | 0 | 0 | 0 | 1 | 0 | 1 | search tuning up/on |
| 35 | 1 | 0 | 0 | 0 | 1 | 1 | search tuning down/on |
| 38 | 1 | 0 | 0 | 1 | 1 | 0 | step channel up/on |
| 39 | 1 | 0 | 0 | 1 | 1 | 1 | step channel down/on. |
|  |  |  |  |  |  |  | recall instruction |
| 1 | 0 | 0 | 0 | 0 | 0 | 1 | mute/on |
| 4 | 0 | 0 | 0 | 1 | 0 | 0 | display short; 2,5 seconds |
| 32 | 1 | 0 | 0 | 0 | 0 | 0 | display ON/OFF |
| 33 | 1 | 0 | 0 | 0 | 0 | 1 | store |
|  |  |  |  |  |  |  | standby instruction |
| 2 | 0 | 0 | 0 | 0 | 1 | 0 | OFF |

## Data output

Each instruction running on the IBUS is checked for transmission errors by the on-chip IBUS receiver.
Faultless received instructions are processed and start the output sequence to the DBUS, which contains 13 data bits in binary code and one leading zero bit (see Fig. 2 and Table 2).


Fig. 2 DBUS instruction format.

The 1st bit of a DBUS instruction (DMB) is a display mode bit with the following code:

| DMB | instruction |
| :---: | :--- |
| 0 | display of station and channel number |
| 1 | display of channel number only |

Table 2. Specification of the DBUS code


DBUS transmission is synchronized with the system clock. A data enable signal is available at output PCEN in parallel with a data word at output PCDA (see Fig. 3). A DBUS sequence which possibly will be followed by a tuning operation is started after a delay of about 30 ms related to the end of a received instruction. The state of output SILT changes from LOW to HIGH directly after acceptance of an instruction, so click-free muting is achieved, even before the last selected transmitter is left.


Fig. 3 Timing diagram for channel and station number information on DBUS.

## PROCESSING OF INSTRUCTIONS

## 1. Station/digit instructions

Each station/digit instruction sets the display mode bit (DMB) in the DBUS transmission LOW (except in case 1.1.3c)
1.1. Set station number ( 1 to 16 )

The processing of these IBUS instructions depends on the preceding instructions.
1.1.1. The corresponding digit will be stored in the station counter, if the instructions 'set channel entry mode' or 'store' were not previously received. The channel number stored under that address is read from the memory.
DBUS transmission:
DMB = LOW + station number + stored channel number
1.1.2. Instruction 'store' previously given; two kinds of operation are possible:
a. Last instruction before the 'store' instruction was a 'channel mode' instruction. The station number is then taken from the station counter and the channel counter contents are stored under the new address in the RAM.
DBUS transmission:

b. Last instruction before the 'store' instruction was a 'station' instruction. The channel number which was stored under the 'old' station number is then restored in the RAM under the new address or new station number.
DBUS transmission:
DMB = LOW + station number + stored channel number
1.1.3. Instruction 'set channel entry mode' previously given; three kinds of operation are possible:
a. The instruction contains a digit which is greater than 9 ; the instruction is then not processed, nor will there by any DBUS transmission.
b. The IBUS station/digit instruction, which is transferred, contains the first digit (0 to 9 ) of a channel number.
DBUS transmission:
DMB $=\mathrm{HIGH}+$ blank +1 st digit + blank
c. One digit has already been entered. The channel selection sequence is completed after the second station/digit instruction and is transferred to the channel counter. This results in the output of the channel number at the DBUS.
DBUS transmission:
DMB $=$ HIGH + station number + channel number from channel counter
1.2. Step station (up /down)

The contents of the station counter are incremented or decremented by 1. The channel number stored under the new address is read from the memory.
DBUS transmission:
DMB = LOW + station number $\pm 1+$ stored channel number
2. Channel mode instructions

Each channel instruction sets the display mode bit of the DBUS transmission to HIGH.
2.1. Set channel entry mode/on

This instruction prepares the system for a direct entry of two digits for a two-digit channel number.
DBUS transmission:
DMB = HIGH +3 blanks
2.2. Step channel (up/down)

The execution of these instructions depends on the kind of the last preceding instruction.
a. The step channel instruction follows a station instruction. The channel number stored under the preceding station number is incremented or decremented by 1 , as long as there is no identifying signal for unallocated channel numbers at input GAP (see note 1). The new channel number is stored in the channel counter.
DBUS transmission:
DMB $=$ HIGH + station number + stored channel number $\pm 1$
b. The step channel instruction follows a channel instruction. The contents of the channel counter are incremented or decremented by 1 , as long as there is no identifying signal for unallocated channel numbers at input GAP (see note 1).
DBUS transmission:
DMB $=\mathrm{HIGH}+$ station number + channel number from channel counter $\pm 1$

Note 1. Identification of unallocated channel numbers
The numbers in the series 00 to 99 are not all allocated in the CCIR standard TV channels, so it is meaningless to step through channels which have no TV channel allocated. The frequency control IC SAB2024 therefore produces at its output GAP a HIGH signal for channel numbers 00, 01, 13 to 20 and 70 to 99 for as long as the circuit is not driven by an enable signal for special and cable TV channels. The HIGH signal is applied to input GAP of SAB2015 and causes rapid increment or decrement of the channel number, until GAP is set LOW:
2.3. Search tuning (up/down)

These IBUS instructions initialize an automatic step channel operation starting at the last selected channel (up or down) with one step to start with. Further stepping will happen if the NXCH input is drawn HIGH. This is the case if the frequency control IC SAB2024 has run through a micro-step tuning range and with the HIGH signal at its NXCH output demands that the next channel number is given to the DBUS.
Due to the identification of unallocated channels at a HIGH signal at input GAP, a tuning process in these ranges is suppressed also in case of search tuning.

DBUS transmission at NXCH $=$ HIGH:


Search tuning stops automatically if a received transmission is suitable for viewing. A running search operation can be stopped by the instructions:
station call
set channel entry mode/on
step station (up/down)
step channel (up/down)
OFF
3. Recall instruction

All these instructions lead to the repetition of the last preceding station or channel DBUS transmission.

## 4. Standby instruction

The 'OFF' instruction resets the following signal processing circuit parts to the standby state:
search tuning
store
display ( $2,5 \mathrm{~s}$ )
set channel entry mode
The 'OFF' instruction starts no DBUS transmission.
5. Display mode control outputs (ADI and BDI)

The state of the mode control signals ADI and BDI is determined by the input conditions shown in Table 3.

Table 3.

| input <br> POFF | received IBUS instructions |  |  |  |  |  | outputs |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | search <br> tuning <br> (running) | store | set <br> channel | on-screen <br> display <br> $(2,5 \mathrm{~s})$ | on-screen <br> display <br> ON/OFF | ADI | BDI |  |
| $\mathbf{1}$ | X | X | X | X | X | 0 | 0 |  |
| 0 | 1 | X | X | X | X | 1 | 1 |  |
| 0 | 0 | 1 | 0 | X | X | 0 | 0 |  |
| 0 | X | X | 1 | X | X | 0 | 1 |  |
| 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 |  |
| 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 |  |

[^4]
## 6. Television transmission identification; muting signal

In order to determine if a received transmission is suitable for viewing, particular timing requirements of the input signals AFCON, AGC and VSYNC must be fulfilled (see Fig. 4). The automatic channel-check will be started in 2 cases:
a. By an instruction which starts a new tuning procedure.
b. When the automatic frequency control is switched off (AFCON = LOW).

For as long as the channel-check circuit has not recognized a suitable transmitter, the circuit produces a muting signal (SILT = HIGH). The channel-check is finished, i.e. a transmitter is recognized as suitable, if the following criteria are fulfilled:
a. Digital tuning must be finished, i.e. automatic frequency control is on (AFCON $=$ HIGH).
b. The tuner control voltage is switched on (AGC = HIGH).
c. Correct video sync pulses are present (VSYNC = HIGH).

If one of these criteria fails, then output MIST generates a micro-step pulse for switching over to the next micro-step range and channel-check starts the next cycle.


Fig. 4 Simplified channel-check timing diagrams.
7. Memory protection circuit

Switching off of the system supply voltage can be recognized at input POFF. A LOW to HIGH transition of this input signal is interpreted as the beginning of a power-off operation. Therefore all circuit outputs are forced LOW at the next HIGH to LOW transition of the system clock and no further operation can be started until the POFF signal returns to LOW. If, however, the processing of an instruction has been initialized immediately before the LOW to HIGH transition of the POFF signal, then this operation (and the DBUS transmission) is finished before the poweroff signal is accepted. In this case a maximum of 32 clock pulses are necessary.
After a HIGH to LOW transition of POFF, a DBUS transmission 'display short; 2,5 seconds' is automatically generated for starting the frequency control IC SAB2024.
The SAB2015 needs a back-up battery for memory retention.

## SAB2015



Fig. 5 Pinning diagram.

## PINNING

| 24 | $V_{D D}$ | positive supply |
| :--- | :--- | :--- |
| 12 | $V_{S S}$ | negative supply ( 0 V ) |

Inputs

| 1 | CLCK | system clock; $62,5 \mathrm{kHz}$ |
| :---: | :---: | :---: |
| 2 | DATA | IBUS data signals |
| 8 | DLEN | IBUS data line enable signals |
| 9 | NXCH | a HIGH at the input selects the next channel during search tuning |
| 10 | AGC | automatic gain control; tuner voltage control |
| 11 | AFCON | automatic frequency control; HIGH = AFC on |
| 13 | STCL | search tuning clock; repetition rate $2,048 \mathrm{~ms}$ |
| 14 | VSYNC | vertical sync input |
| 15 | GAP | identifying signal for unallocated channel numbers |
| 21 | POFF | memory protection signal |
| 22 | ONOF | memory enable signal; a LOW inhibits the write operation |
| 23 | RSET | reset signal; a HIGH at the input completely resets the circuit except for the station memory |
| 5 | TSTA | test inputs |

## Outputs

\(\left.\begin{array}{rll}3 \& MIST \& control signal for incrementing the micro-step tuning counter <br>
16 \& PCEN \& DBUS data enable signal <br>
17 \& SILT \& muting signal during tuning <br>
18 \& PCDA \& DBUS data signal <br>
19 \& BDI <br>
20 \& ADI <br>
4 \& TSTC <br>

6 \& TSTD\end{array}\right\} \quad\)| display mode control outputs |
| :--- |

## RATINGS ( $\mathrm{V}_{\mathrm{SS}}=0$ )

Limiting values in accordance with the Absolute Maximum System (IEC 134)


## CHARACTERISTICS

$\mathrm{V}_{\mathrm{SS}}=0 ; \mathrm{T}_{\mathrm{amb}}=0$ to $+70^{\circ} \mathrm{C}$; unless otherwise specified

|  | $\underset{\mathrm{VD}}{\mathrm{v}_{\mathrm{DD}}}$ | symbol | min. | typ. | max. |  | conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage | - | $\mathrm{V}_{\text {DD }}$ | 8 | 9 | 10 | v |  |
| Quiescent current per package | 10 | ${ }^{\text {I D D }}$ |  |  | 20 | $\mu \mathrm{A}$ | $\left\{\begin{array}{l} l_{\mathrm{Q}}=0 ; T_{\mathrm{amb}}=25^{\circ} \mathrm{C} ; \\ \text { inputs to } V_{D D} \text { or } \mathrm{V}_{\mathrm{SS}} \end{array}\right.$ |
| Input leakage current | 8 to 10 | IIR | - | - |  | $\mu \mathrm{A}$ | $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; inputs 10 V |
|  |  | -IIR |  | - | 1 | $\mu \mathrm{A}$ | $\mathrm{T}_{\text {amb }}=25^{\circ} \mathrm{C}$; inputs $\mathrm{V}_{\text {SS }}$ |
| Input voltage LOW | 8 to 10 | $V_{\text {IL }}$ | 0 | - | 1,5 | $v$ |  |
| Input voltage HIGH | 8 to 10 | $V_{\text {IH }}$ | $\mathrm{V}_{\text {DD }}-1,5$ | - | $\mathrm{V}_{\text {DD }}$ | $v$ |  |
| Output voltage LOW | 8 to 10 | $V_{\text {OL }}$ | - | - | 1 | $\checkmark$ | $\mathrm{I}_{\mathrm{Q}}=1 \mathrm{~mA}$ |
| Output voltage HIGH | 8 to 10 | $\mathrm{V}_{\mathrm{OH}}$ | $V_{D D^{-1}}$ | - | - | v | $-^{-1} \mathrm{Q}=1 \mathrm{~mA}$ |
| Outputs TSTC; TSTD |  |  |  |  |  |  |  |
| Output voltage LOW | 8 to 10 | $\mathrm{V}_{\mathrm{QL}}$ | - | - | 0,1 | V | ${ }^{1} \mathrm{Q}=0,1 \mathrm{~mA}$ |
| Output voltage HIGH | 8 to 10 | $\mathrm{V}_{\mathrm{QH}}$ | $V_{D D^{-2}}$ | - | - | V | ${ }^{-1} \mathrm{Q}=0,5 \mathrm{~mA}$ |
| Clock frequency | 8 to 10 | fclek | 0 | 62,5 | 100 | kHz |  |
| Duty factor | 8 to 10 | $\delta$ | 0,2 | - | 0,8 |  |  |
| Input rise/fall time | 8 to 10 | $t_{r} ; t_{f}$ | - | - | 1 | $\mu \mathrm{s}$ |  |

Supply voltage transition rate: $\mathrm{dV}_{\mathrm{DD}} / \mathrm{dt}=0,1 \mathrm{~V} / \mu \mathrm{s}$.

(1) Output SILT can be used for muting during channel
mode operations and/or dark tuning.
Fig. 6 Interconnection diagram of the SAB2015 and SAB2024 used in a tuner circuit.

(1) Operate button to clear station memory of SAB2015 after battery charge. System reset pulse RSET will remain LOW if tuning operation is in progress.
Fig. 7 Power ON/OFF circuitry; used in combination with Fig. 6.


Fig. 8 Tuning interface and band select; used in combination with Fig. 6.


$$
\begin{aligned}
& \mathrm{R}_{\text {max }}=470 \mathrm{k} \Omega \\
& \mathrm{C}_{\text {max }}=560 \mathrm{nF} \\
& \mathrm{t}_{\mathrm{v} \text { max }}=130 \mathrm{~ms} \\
& \mathrm{t}_{\mathrm{v} \text { max }} \text { is the maximum delay which can be obtained } \\
& \text { under worst-case conditions. }
\end{aligned}
$$

Fig. 9 Tuning constants at input TICO (Fig. 6).

INSTRUCTION ENCODER


Fig. 1 Block diagram.

## Features

- Parallel to serial keyboard encoder; used in the DICS (Digital Channel Select) system with the SAB2015 and SAB2024.
- Parallel/serial conversion of 4-bit parallel information for station/channel selection in the tuning system.
- External time constant for generating a delay time for key bouncing.
- Serial instruction output; compatible with the DICS IBUS interface.


## QUICK REFERENCE DATA

| Supply voltage range | $V_{\text {DD }}$ | $\begin{aligned} & 4,75 \text { to } 10 \mathrm{~V} \\ & 0 \text { to }+70{ }^{\circ} \mathrm{C} \end{aligned}$ |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Operating ambient temperature range | $\mathrm{T}_{\text {amb }}$ |  |  |  |
| Clock frequency | ${ }^{\text {f CLCK }}$ | typ. |  |  |
| Quiescent current; $\mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V} ; \mathrm{l}_{\mathrm{Q}}=0 ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ | IDD | typ. | 20 |  |

## PACKAGE OUTLINE

18-lead DIL; plastic (SOT-102A).

## GENERAL DESCRIPTION

The SAB2021 is intended as a control circuit with parallel input for the serial instruction bus (IBUS) of the DICS system (as shown in Fig. 2). The circuit can be used for local control of the tuning system. The possibilities of the parallel inputs allow connection of remote control systems with parallel output of instructions.
The device is implemented in LOCMOS technology.


Fig. 2 Circuit SAB2021 providing local control.

## OPERATION DESCRIPTION

Station/channel select inputs (PA, PB, PC, PD and LP)
A parallel instruction at inputs PA to PD generates the serial output of an IBUS data word. A data word contains a coded digit instruction for 1 to 16/0, and is used in the tuning system (SAB2015) for station call or direct channel selection.
Truth table 1. Station call instruction

|  | inputs |  |  |  | output <br> ONOF | IBUS <br> code <br> no. | IBUS <br> instruction code |  |  |  |  |  | instruction (SAB2015) |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LP | PA | PB | PC | PD |  |  | F | E | D | C | B | A | number | number |
| 0 | 1 | 1 | 1 | 1 | 0 | 16 | 0 | 1 | 0 | 0 | 0 | 0 | 0/16 | 0 |
| 0 | 0 | 0 | 0 | 0 | 0 | 17 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 |
| 0 | 1 | 0 | 0 | 0 | 0 | 18 | 0 | 1 | 0 | 0 | 1 | 0 | 2 | 2 |
| 0 | 0 | 1 | 0 | 0 | 0 | 19 | 0 | 1 | 0 | 0 | 1 | 1 | 3 | 3 |
| 0 | 1 | 1 | 0 | 0 | 0 | 20 | 0 | 1 | 0 | 1 | 0 | 0 | 4 | 4 |
| 0 | 0 | 0 | 1 | 0 | 0 | 21 | 0 | 1 | 0 | 1 | 0 | 1 | 5 | 5 |
| 0 | 1 | 0 | 1 | 0 | 0 | 22 | 0 | 1 | 0 | 1 | 1 | 0 | 6 | 6 |
| 0 | 0 | 1 | 1 | 0 | 0 | 23 | 0 | 1 | 0 | 1 | 1 | 1 | 7 | 7 |
| 0 | 1 | 1 | 1 | 0 | 0 | 24 | 0 | 1 | 1 | 0 | 0 | 0 | 8 | 8 |
| 0 | 0 | 0 | 0 | 1 | 0 | 25 | 0 | 1 | 1 | 0 | 0 | 1 | 9 | 9 |
| 0 | 1 | 0 | 0 | 1 | 0 | 26 | 0 | 1 | 1 | 0 | 1 | 0 | 10 |  |
| 0 | 0 | 1 | 0 | 1 | 0 | 27 | 0 | 1 | 1 | 0 | 1 | 1 | 11 |  |
| 0 | 1 | 1 | 0 | 1 | 0 | 28 | 0 | 1 | 1 | 1 | 0 | 0 | 12 |  |
| 0 | 0 | 0 | 1 | 1 | 0 | 29 | 0 | 1 | 1 | 1 | 0 | 1 | 13 |  |
| 0 | 1 | 0 | 1 | 1 | 0 | 30 | 0 | 1 | 1 | 1 | 1 | 0 | 14 |  |
| 0 | 0 | 1 | 1 | 1 | 0 | 31 | 0 | 1 | 1 | 1 | 1 | 1 | 15 |  |
| 1 | X | X | X | x | X | - |  | utp | op | ratio |  |  |  |  |

An IBUS data output can be initialized in 2 ways:
a. An output is initialized by an $\mathrm{H} / \mathrm{L}$ transition at input LP (Fig. 3). The data word contains the coded instruction at the inputs PA to PD. Station selection and direct channel selection in the tuning system are possible in this mode. The inputs DMA to DMD overrule the LP signal.
b. When LP = LOW: the data word output is initialized by new information at the inputs (Fig. 4). Only station selection is possible in this mode of operation.

Only one IBUS data word is generated in both cases.


Fig. 3 Output operation initialized by LP (load station); f CLCK $=62,5 \mathrm{kHz}$.


Fig. 4 Output operation initialized by new information at inputs PA to $P D ; \mathrm{f}_{\mathrm{CL}} \mathrm{CK}=62,5 \mathrm{kHz}$.

## Tuning control inputs (DMA, DMB, DMC, DMD)

A parallel instruction at the input DMA to DMD generates one of 15 IBUS instructions for controlling the tuning system. The arrangement is shown in truth table 2.
An IBUS data word is initialized if one or more of these inputs are switched from the quiescent state HIGH to LOW. An output is only possible out of the quiescent state HIGH. A key operation at the inputs must last until the IBUS data transmission is finished. If the key contact is opened before an output operation was initialized no output appears (Fig. 5).
The instruction via DMA to DMD is ineffective if an output operation, initralized via the inputs PA to PD and LP is in progress. If the bus-line is occupied (DLEN $=$ HIGH) the output is delayed until the bus is free, and then carried out for as long as initialization is still present (Fig. 6).

Truth table 2. Tuning control instructions

| DMA | inputs |  |  | IBUSinstruction code |  |  |  |  |  | output ONOF | IBUS code nr. | instruction for SAB2015 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | DMB | DMC | DMD | F | E | D | C | B | A |  |  |  |
| 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 5 | search tuning up |
| 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | - | 33 | store |
| 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | - | 32 | display on/off |
| 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 38 | step channel up |
| 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 34 | channel mode |
| 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 4 | display mode (2,5 s) |
| 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 35 | search tuning down |
| 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 39 | step channel down |
| 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 36 | step station up |
| 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 37 | step station down |
| 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 2 | off |
| 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | - | 48 | fine detuning up* |
| 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | - | 49 | fine detuning down* |
| 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | - | 50 | fine detuning basic* |
| 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 54 | decimal 1* |
| 1 | 1 | 1 | 1 |  | outp | op | rati |  |  | - | - | no key information |

* Not applicable for the SAB2015, but for SAB2022.


Fig. 5 Output operation initialized by a LOW state at DMA to DMD; $\mathrm{f}_{\mathrm{CL}} \mathrm{CK}=62,5 \mathrm{kHz}$.


Fig. 6 Output operation after release of the bus-line DLEN; f CLCK $=62,5 \mathrm{kHz}$.

## Clear input (RESET)

A HIGH at the input completely resets the circuit.

## Polarization input (POL)

This output controls the polarity of the outputs DLEN and DATA.

| input POL | output |  |
| :---: | :---: | :---: |
| HIGH | DATA | DLEN |
| LOW | $\overline{\text { DATA }}$ | $\overline{\text { DLEN }}$ |

## Input/output (MC)

The terminal MC is the output of a p-channel driver stage in conjunction with a Schmitt trigger input. An RC network at the input generates a delay of the output operation after the inputs DMA to DMD are activated. The delay time should overlap the key bounce time.


Fig. 7 Overlap of key bouncing by a delay time at input/output MC.

## Input/output (ONOF)

The terminal ONOF is the output of a flip-flop. It can be switched to the LOW = ON state by a series of instructions (see Tables 1 and 2). The instruction 'off' sets the output in the stand-by state, ONOF = HIGH. A HIGH at RESET also sets the output in the stand-by state. The 'ON' state can also be attained by forcing the ONOF output to LOW for at least 2 clock periods of the clock frequency.

## System clock input (CLCK)

The $62,5 \mathrm{kHz}$ system clock is connected to this input.

## IBUS outputs (DATA, DLEN)

The circuit generates the serial data words necessary for driving and controlling the tuning system (SAB2015).
The data transmission is initialized by:
a. Keyboard instructions at inputs PA to PD, if LP $=$ LOW.
b. An H/L transition at input LP.
c. Keyboard instructions at inputs DMA to DMD.

The IBUS data word has a length of 6 -bits +1 start-bit; the data line enable (DLEN) signal is sent for control purposes (Fig. 8).

## Input/output (DLEN)

The data line enable output (DLEN) is HIGH during output operation (POL = HIGH).
In the non-operation mode the DLEN terminal operates as an input for recognition of the bus-line occupied. For this purpose, the terminal is connected to $V_{S S}(P O L=H I G H)$ or to $V_{D D}(P O L=L O W)$ via a resistor.


Fig. 8 Timing diagram of the IBUS data transmission (DLEN and DATA).


Fig. 9 Pinning diagram.
PIINING

| 18 | $V_{D D}$ |
| ---: | :--- |
| 9 | $V_{S S}$ |

positive supply
negative supply ( 0 V )
Inputs

|  | PA | station/channel select inputs |
| :---: | :---: | :---: |
| 2 | PB |  |
| 3 | PC |  |
| 4 | PD |  |
| 7 | LP | load station clear input |
| 17 | RESET |  |
| 13 | DMA |  |
| 12 | DMB |  |
| 11 | DMC | tuning control inputs |
| 10 | DMD |  |
| 16 | CLCK | system clock |
| 5 | POL | polarization input |

Inputs/outputs
14 ONOF

15 MC
6 DLEN
'stand-by' input/output
debouncing terminal
data line enable input

## Output

8 DATA IBUS data output

RATINGS ( $\mathrm{V}_{\mathrm{SS}}=0$ )
Limiting values in accordance with the Absolute Maximum System (IEC 134)

| Supply voltage range | $V_{D D}$ | $-0,3$ to +11 V |  |
| :--- | :--- | :--- | ---: |
| Input voltage range | $V_{I}$ | $-0,3$ to $+V_{D D} \mathrm{~V}$ |  |
| Input current | $\pm l_{1}$ | max. | 10 mA |
| Output current | $\pm l_{Q}$ | max. | 10 mA |
| Power dissipation per output | $\mathrm{P}_{\mathrm{Q}}$ | max. | 50 mW |
| Total power dissipation per package | $\mathrm{P}_{\text {tot }}$ | max. | 300 mW |
| Operating ambient temperature range | $T_{\text {amb }}$ | 0 to $+70{ }^{\circ} \mathrm{C}$ |  |
| Storage temperature range | $T_{\text {stg }}$ | -55 to $+150{ }^{\circ} \mathrm{C}$ |  |

## CHARACTERISTICS

$\mathrm{V}_{\mathrm{SS}}=0 ; \mathrm{T}_{\mathrm{amb}}=0$ to $+70^{\circ} \mathrm{C}$; unless otherwise specified

|  | $\begin{gathered} \mathrm{V}_{\mathrm{DD}} \\ \mathrm{~V} \end{gathered}$ | symbol | min. | typ. | max. |  | conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage | - | $V_{\text {DD }}$ | 4,75 | 9 | 10. | V |  |
| Quiescent current | 10 | ${ }^{1} \mathrm{DD}$ | - | - | 50 | $\mu \mathrm{A}$ | $\mathrm{I}_{\mathrm{Q}}=0$; inputs $\mathrm{V}_{\text {SS }}$ or $\mathrm{V}_{\mathrm{DD}}$ |
| Input leakage current | 10 | IIR | - | - | 1 | $\mu \mathrm{A}$ | $\begin{aligned} & \text { inputs } 10 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} \\ & \text { inputs } \mathrm{VSS} ; T_{\mathrm{amb}}=25^{\circ} \mathrm{C} \end{aligned}$ |
|  |  | ${ }^{-1 / I R}$ | - | - | 1 | $\mu \mathrm{A}$ |  |
| Input voltage LOW | 4,75 to 10 | $V_{\text {IL }}$ | 0 |  | $3 V_{\text {DD }}$ | V |  |
| Input voltage HIGH | 4,75 to 10 | $\mathrm{V}_{\text {IH }}$ | 0,7 $V_{\text {DD }}$ | - |  | V |  |
| Outputs DATA, DLEN, ONOF, MC 3-state outputs |  |  |  |  |  |  |  |
| Output impedance | 4,75 to 10 | RFLT | 100 | - | - | $k \Omega$ | non-conducting mode |
| Output voltage HIGH | 4,75 to 10 | $\mathrm{V}_{\mathrm{OH}}$ | $V_{D D}-0,8$ | - | - | V | $-^{1} \mathrm{Q}=0,4 \mathrm{~mA}$ |
| Output voltage LOW | 4,75 to 10 | $\mathrm{V}_{\mathrm{QL}}$ | - | - | 0,8 | V | $\mathrm{I}_{\mathrm{Q}}=0,4 \mathrm{~mA}$ |
| Schmitt-trigger inputs MC, LP |  |  |  |  |  |  |  |
| Trip level HIGH | 4,75 | $\mathrm{V}_{\text {IHT }}$ | 3,3 | - | - | V |  |
|  | 10 | $\mathrm{V}_{\text {IHT }}$ | 7,0 | - | - | V |  |
| Trip level LOW | 4,75 | $V_{\text {ILT }}$ | - | - |  | $v$ |  |
|  | 10 | $V_{\text {ILT }}$ | - | - | 3,0 | V |  |
| Clock frequency | 4,75 to 10 | ${ }^{\text {f CLCK }}$ |  |  | 100 | kHz |  |
| Input rise/fall time | 4,75 to 10 | $t_{r} ; t_{f}$ | - |  | 1 | $\mu \mathrm{s}$ |  |
|  | 4,75 to 10 | $\mathrm{tr}_{\mathrm{r}} \mathrm{t}_{\mathrm{f}}$ | - |  | 10 | $\mu \mathrm{s}$ | all inputs except MC, LP |



Fig. 10 Interconnection diagram SAB2021 used for local control.

FINE DETUNING CIRCUIT


Fig. 1 Block diagram.

## Features

- 16 analogue settings can be stored.
- Control input for basic setting.
- Single or automatic bidirectional increments.
- Externally adjustable stepping speed.
- Extremely small quiescent current consumption.
- Memory protection circuit incorporated.


## QUICK REFERENCE DATA

| Supply voltage range | $\mathrm{V}_{\text {DD }}$ | 8 to 10 V |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Operating ambient temperature range | $T_{\text {amb }}$ | 0 to $+70{ }^{\circ} \mathrm{C}$ |  |  |
| Clock frequency | ${ }_{\text {f CLCK }}$ | typ. |  |  |
| Quiescent current; $\mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V} ; \mathrm{I}_{\mathrm{Q}}=0 ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ | IDD | < | 20 | $\mu \mathrm{A}$ |

## PACKAGE OUTLINE

16-lead DIL; plastic (SOT-38Z).

## GENERAL DESCRIPTION

The SAB2022 is an optional integrated circuit of the DICS system (Digital Channel Select). It stores the fine detuning offsets for 16 pre-selected stations in 31 steps. The device is implemented in LOCMOS technology and needs a back-up battery to retain the memory contents.
The IC has a $16 \times 5$-bit read/write memory (RAM) for storing the binary-coded analogue values, a digital/analogue converter and a control unit. It operates as a 16 -fold analogue memory with serial access. Each analogue value is selected by a 4 -bit address at the address inputs PRGA, PRGB, PRGC and PRGD. The addressed 5 -bit word is converted into a pulse-width modulated signal and is available at output FINE. The conversion is completed with a simple external integration network. An analogue setting can be changed by a LOW signal at the key inputs TCA and/or TCB. An external RC time constant omits key-bounce problems and also determines the stepping speed.
A basic value of about $50 \%$ of the analogue value can be generated for each address, independent of the stored analogue value.
The mode of operation is controlled by two inputs (LCA, LCB); e.g. the stand-by mode, in which all outputs are LOW, the keyboard inputs are disabled, and the memory content is retained by means of a 3,3 V supply.

## OPERATION DESCRIPTION

Address inputs (PRGA, PRGB, PRGC, PRGD)
The binary coded address (e.g. station information) applied to these inputs selects one of the sixteen 5 -bit words with the corresponding analogue values, if the circuit operates in the normal mode (LCA $=$ LCB $=$ LOW $)$ and input CHAN is LOW.
The content of the addressed memory (initiated at CHAN) is then available at output FINE. The stored value can be changed by the key control inputs TCA and TCB; the address signals must be stable during that time.


Fig. 2 Single step change of a stored analogue value.

## Key control inputs (TCA, TCB)

The inputs are coded instruction keyboard inputs and the addressed information can be changed via both inputs. The inputs are effective, if the device is in the normal mode and input CHAN is LOW. The inputs operate by the following codes:

| inputs |  | function |
| :---: | :---: | :--- |
| TCA | TCB |  |
| 1 | 1 | start position |
| 0 | 1 |  |
| 1 | 0 | step function down; decrease of analogue output value |
| 0 | 0 | step function up; increase of analogue output value |

The instructions are accepted only after a delay time $t_{R C}$, in order to avoid erroneous information caused by key bouncing. The delay time is determined by an external RC circuit at terminal RC. Each instruction, which is applied during the time ts (see Fig. 2), leads to a change in the memory contents and thus of the analogue value by 1 step. If the instruction is applied for a longer period (continuous operation) then there will only be a further change in the analogue value after a time $\mathrm{t}_{\mathrm{A}}$ (see Fig. 3); i.e. after a period of about $4 \times \mathrm{t}_{\mathrm{RC}}$. Thus in continuous operation, automatic stepwise changes can be achieved.

## Basic set input (CHAN)

A HIGH level applied to this input generates the $50 \%$ analogue level (basic set) independently of addressing at output FINE. The key control inputs TCA and TCB are inhibited. The CHAN signal is effective during normal operation ( $L C A=L C B=L O W$ ).

Mode control inputs (LCA, LCB)
The mode of operation is determined by the signals at inputs LCA and LCB.

| inputs |  | operation mode |
| :---: | :---: | :--- |
| LCA | LCB |  |
| 1 | 1 | test |
| 0 | 1 | reset all internal flip-flops |
| 1 | 0 | stand-by (all outputs LOW) |
| 0 | 0 | normal |

## Time constant input/output (RC)

This terminal is an input of an internal Schmitt-trigger as well as an output for an external RC time constant (open drain, p-channel). An external capacitor and resistor in parallel (see Fig. 1) determine a delay time for key bouncing suppression.
If TCA and TCB are HIGH, then the RC circuit will be continuously charged (start position). The charging will be interrupted by a key instruction and discharging starts. Discharging is detected by the trip level 'LOW' of the internal Schmitt-trigger and defines the end of the delay time. If automatic step function is applied, RC will be charged with a pulse corresponding to 128 system clock periods in duration (see Fig. 3).


Fig. 3 Automatic step function.

## Analogue output (FINE)

The 5-bit word stored in the read/write memory (RAM) is converted into a pulse-width modulated signal and is available at output FINE. The signal is a pulse train with a repetition rate of $32 \times 4=128$ clock periods. Variation of 32 steps are possible.
step 1 : final value; smallest analogue setting; reached by step function down; output duty factor $=1 / 32$.
step 15: basic value $(50 \%$ ); attained when $T C A=T C B=L O W$ or $C H A N=$ HIGH or by step function; duty factor $=1 / 2$.
step 32: final value; largest analogue setting; reached by step function up; duty factor $=1$ (HIGH output signal).

The analogue voltage corresponding to the pulse code at the analogue output is obtained by using simple integrating networks.

## Control outputs (CADA, CADB)

The control signals CADA and CADB present additional information, e.g. control of display and/or for remote drive of the SAB2022. When an instruction on TCA or TCB is applied the corresponding output (CADA, CADB) generates a single pulse per step. The pulse will be repeated with a time interval $t_{R C}$ of the external time constant, because automatic step function is used (see truth table below and Fig. 4). If a final value is reached the corresponding output generates an output signal of $1 / 4 \times \mathrm{f}$ CLCK with a duty factor of 0,5.
As long as TCA $=$ TCB = LOW and output FINE generates the basic value or if CHAN = HIGH, a frequency of $1 / 128 \times \mathrm{f}$ CLCK appears at both outputs CADA and CADB.

Truth table

| inputs |  |  | outputs |  | operation mode |
| :---: | :---: | :---: | :---: | :---: | :--- |
| TCA | TCB | CHAN | CADA | CADB |  |
| 0 | 1 | 0 | P1 | 0 | decrease of analogue output value |
| 1 | 0 | 0 | 0 | P1 | increase of analogue output value |
| 0 | 0 | 0 | P1 | P1 | basic value; 50\% of analogue value |
| X | X | 1 | P2 | P2 | basic value; 50\% of analogue value |
| X | 1 | 0 | P3 | 0 | final value; step 1 |
| 1 | $X$ | 0 | 0 | P3 | final value; step 32 |

$\mathrm{X}=$ state is immaterial
P1, P2 and P3: see Fig. 4.



Fig. 5 Pinning diagram.

## PINNING

## Inputs

| 1 CLCK <br> 2 PRGD <br> 3 PRGC <br> 4 PRGB <br> 5 PRGA | system clock; $62,5 \mathrm{kHz}$ |  |
| ---: | :--- | :--- |
| 10 | TCA |  |
| 11 | address inputs (station inputs) |  |
| 12 | LCB |  |
| 13 | LCB |  |
| 15 | CHAN |  |
|  |  |  |
|  |  |  |
|  |  |  |
| mode control inputs |  |  |
| basic set input |  |  |

## Input/output

14 RC time constant output; Schmitt-trigger input

## Outputs

| 6 | FINE |
| :--- | :--- | :--- |
| 7 | CADB |
| 9 | CADA |$\quad$| analogue output |
| :--- |
| control outputs |

Fine detuning circuit
SAB2022

RATINGS ( $\mathrm{V}_{\mathrm{SS}}=0$ )
Limiting values in accordance with the Absolute Maximum System (IEC 134)
Supply voltage range
Input voltage range
Input current
Output current
Power dissipation for outputs FINE, RC
Power dissipation for outputs CADA, CADB
Total power dissipation per package
Operating ambient temperature range
Storage temperature range

| $V_{D D}$ | $-0,3$ to +11 V |  |
| :--- | ---: | ---: |
| $V_{1}$ | $-0,3$ to $+V_{D D} \mathrm{~V}$ |  |
| $\pm I_{1}$ | max. | 10 mA |
| $\pm I_{Q}$ | max. | 10 mA |
| $\mathrm{P}_{\mathrm{Q}}$ | max. | 100 mW |
| $\mathrm{P}_{\mathrm{Q}}$ | max. | 50 mW |
| $\mathrm{P}_{\text {tot }}$ | max. | 300 mW |
| $T_{\text {amb }}$ | 0 to $+70{ }^{\circ} \mathrm{C}$ |  |
| $T_{\text {stg }}$ | -55 to $+150{ }^{\circ} \mathrm{C}$ |  |

## CHARACTERISTICS

$V_{S S}=0 ; T_{a m b}=0$ to $+70^{\circ} \mathrm{C}$; unless otherwise specified

|  | $\underset{\mathrm{VD}}{\mathrm{~V}_{\mathrm{DD}}}$ | symbol | min. | typ. | max. |  | conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage | - | $V_{\text {DD }}$ | 8 | 9 | 10 | V |  |
| Supply voltage for retention data at stand-by | - | $\mathrm{V}_{\text {DDR }}$ |  |  | - | V |  |
| Supply current for retention data at stand-by | - | IDDR |  |  | 20 | $\mu \mathrm{A}$ | $\begin{aligned} & \text { all inputs } \mathrm{V}_{\mathrm{SS}} \text { or } \mathrm{V}_{\mathrm{DD}} ; \\ & \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} ; \\ & \mathrm{I}_{\mathrm{Q}}=0 \end{aligned}$ |
| Supply voltage transition rate | - | $\mathrm{dV} \mathrm{DD}^{\text {/ }}$ dt |  |  | 0,1 | $\mathrm{V} / \mu \mathrm{s}$ |  |
| Input leakage current | 10 | IIR |  |  | 1 | $\mu \mathrm{A}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} \text {; } \\ & \text { inputs } 10 \mathrm{~V} \end{aligned}$ |
|  |  | $-18$ | - | - | 1 | $\mu \mathrm{A}$ | $\begin{aligned} & T_{\text {amb }}=25^{\circ} \mathrm{C} \text {; } \\ & \text { inputs } V_{S S} \end{aligned}$ |
| Input voltage LOW | 8 to 10 | $V_{\text {ISL }}$ | 0 | - | 1,5 | $v$ |  |
| Input voltage HIGH | 8 to 10 | $\mathrm{V}_{\text {ISH }}$ | $V_{D D-1,5}$ | - | $\mathrm{V}_{\mathrm{DD}}$ | V |  |
| Schmitt-trigger input RC |  |  |  |  |  |  |  |
| Trip level HIGH | $\begin{gathered} 8 \\ 10 \end{gathered}$ | $V_{\text {IHT }}$ $V_{\text {IHT }}$ | $\begin{aligned} & 5,6 \\ & 7,0 \end{aligned}$ | $-$ | _ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ |  |
| Trip level LOW | $\begin{gathered} 8 \\ 10 \end{gathered}$ | $\begin{array}{\|l} V_{\text {ILT }} \\ V_{\text {ILT }} \end{array}$ | - | - | $\begin{aligned} & 2,4 \\ & 3,0 \end{aligned}$ | V |  |

CHARACTERISTICS (continued)
$V_{S S}=0 ; T_{a m b}=0$ to $+70^{\circ} \mathrm{C}$; unless otherwise specified

|  | $\mathrm{v}_{\mathrm{DD}}$ | symbol | min. | typ. | max. |  | conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Outputs CADA; CADB; FINE |  |  |  |  |  |  |  |
| Output voltage HIGH | 8 to 10 | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\text {DD }}{ }^{-1}$ | - | - | v | ${ }^{-1} \mathrm{OH}=1 \mathrm{~mA}$ |
| Output voltage LOW | 8 to 10 | $\mathrm{V}_{\mathrm{QL}}$ |  | - | 1 | V | $\mathrm{I}_{\mathrm{QL}}=1 \mathrm{~mA}$ |
| Output RC |  |  |  |  |  |  |  |
| Output voltage HIGH | 8 to 10 | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\text {DD }}{ }^{-1}$ | - |  | v | p-channel on; $-{ }^{-1} \mathrm{QH}=1 \mathrm{~mA}$ |
| Output leakage current | 10 | IQR | - | - | 10 | $\mu \mathrm{A}$ | p-channel off |
| Clock frequency | 8 to 10 | ${ }^{\text {f CLCK }}$ | 0 | 62,5 | 100 | kHz |  |
| Input rise/fall time | 8 to 10 | $t_{r} ; t_{f}$ | - | - | 1 | $\mu \mathrm{s}$ |  |



FREQUENCY CONTROL CIRCUIT


Fig. 1 Block diagram.

## Features

- Automatic band switching, determined by the channel numbers.
- Micro-step tuning for unallocated frequencies.
- Control signal for AFC on/off.
- CATV channels available.
- Improved selection in respect of adjacent channels.


## QUICK REFERENCE DATA

| Supply voltage range | $V_{\text {DD }}$ | 8 to 10 V |
| :---: | :---: | :---: |
| Operating ambient temperature range | Tamb | 0 to $+70{ }^{\circ} \mathrm{C}$ |
| Oscillator input frequency | $\mathrm{f}_{\text {QRZ1 }}$ | $<4,5 \mathrm{MHz}$ |
| Frequency divider input frequency range | $\mathrm{f}_{\text {FDIV }}$ | 0,3 to 3,5 MHz |
| Quiescent current; $\mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V} ; \mathrm{I}_{\mathrm{Q}}=0 ; \mathrm{T}_{\mathrm{amb}}=25{ }^{\circ} \mathrm{C}$ | ${ }^{\prime}$ DD | typ. $40 \mu \mathrm{~A}$ |

## PACKAGE OUTLINE

24-lead DIL; plastic (SOT-101A).

## GENERAL DESCRIPTION

The frequency control circuit SAB2024 measures continuously the oscillator frequency of the TV tuner. Together with the prescaler and the tuner it forms the frequency locked-loop in the DICS system (Digital Charinel Selection). When a tuning procedure is started, the oscillator frequency of the TV tuner is measured and corrected until the deviation in frequency found is within the specified limit. After that the automatic frequency control (AFC) part of the TV set is switched on to complete the tuning.

## Frequency measurement

The actual measurement is done within a fixed time of $2048 \mu \mathrm{~s}$, which is derived from the 4 MHz crystal oscillator. Before the measurement starts, the frequency counter is loaded with the addressed contents from the frequency ROM. This content is the binary equivalent of the desired oscillator frequency of the tuner in MHz . The frequency counter is now decremented with the incoming frequency applied at input FDIV within the $2048 \mu \mathrm{~s}$. Any remaining frequency in the frequency counter at the end of the measuring time generates a pulse to outputs FUP or FDN with a duration proportional to the tuning error. This pulse is used to modify the tuning voltage. By means of this, the oscillator returns to the desired frequency within the range $-337,5 \mathrm{kHz}$ to $+787,5 \mathrm{kHz}$. When the digital tuning is complete, the offset inaccuracy is set to $-1337,5 \mathrm{kHz}$ to $+787,5 \mathrm{kHz}$. The AFC is then switched on to complete the tuning operation.

## ROM program

As already mentioned, the ROM is programmed with the binary coded local oscillator frequencies $(x+39) \mathrm{MHz}$, calculated from

$$
\mathrm{f}_{\mathrm{osC}}=\mathrm{f}_{\text {carrier }}+\text { i.f. }=(\mathrm{x}, 25+38,9) \mathrm{MHz},
$$

associated with 100 ( 00 to 99) channels as shown in Tables 1 and 2.
Channels 77 to 99 are reserved for the S-band, used in CATV systems. The unused channels are automatically bypassed, indicated by signal GAP being HIGH. The ROM also generates the required band switch information as given in Tables 1 and 3. An adaption to Italian channels is possible (with the SAB2034).

## Micro-step tuning

To enable the location of transmission of unallocated frequencies, the DICS system incorporates the micro-step tuning facility. Whenever a channel is selected and the TV transmission is not present, the micro-step tuning will automatically come into operation (see Fig. 3). The local oscillator frequency is detuned in five discrete steps away from the centre frequency in such a way that a complete coverage of the entire band is obtained.
If a station is not detected, the micro-step will be automatically continued, except for search tuning. In that case a channel step will be done.
Whenever a TV carrier drifts in frequency and comes outside the AFC control range (see Fig. 2), the micro-step tuning is restarted, thus within the channel range, the system follows the TV carrier.

## Band switching and band ends

During band switching or during micro-step tuning, the system can tune to frequency areas outside the specified band ends. This results in an out of order situation for the control loop. A time constant is generated to avoid unwanted system blocks. If the tuner does not deliver the desired frequency in a time $\mathrm{t}_{\mathrm{d}}$ (see Fig. 7) the output AFCON pulse will be set HIGH and the normal transmitter identification will be started. The delay time $\mathrm{t}_{\mathrm{d}}$ is externally controlled by an RC network connected to input TICO. This delay time must be long enough, for the system to tune properly and reliably under all conditions (see Fig. 12).

## Data bus instruction format

The format and timing of the DBUS is shown in Figs 4 and 5 . Only the channel number information is relevant to the SAB2024, namely, the channel number addresses the frequency ROM.

## video carrier <br> corresponding to CCIR

digital tuning range

(1) Possible error in frequency measurement.

Fig. 2 Digital tuning and control range.


Table 1. DICS channel numbers and allocated TV channels (VHF).


SAB2024

Table 2. DICS channel number (ROM addresses) and the allocated frequencies (VHF and UHF).

| address <br> DICS <br> channel number | video carrier freq. MHz | $f_{\text {osc }}$ <br> ROM <br> contents <br> MHz | address <br> DICS <br> channel <br> number | video <br> carrier <br> freq. <br> MHz | $\mathrm{f}_{\mathrm{osc}}$ <br> ROM <br> contents <br> MHz | address DICS channel number | video <br> carrier <br> freq. <br> MHz | $f_{\text {osc }}$ ROM contents MHz |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 00 | 44,25 | 83 | 34 | 575,25 | 614 | 67 | 839,25 | 878 |
| 01 | 44,25 | 83 | 35 | 583,25 | 622 | 68 | 847,25 | 886 |
| 02 | 48,25 | 87 | 36 | 591,25 | 630 | 69 | 855,25 | 894 |
| 03 | 55,25 | 94 | 37 | 599,25 | 638 | 70 | 44,25 | 83 |
| 04 | 62,25 | 101 | 38 | 607,25 | 646 | 71 | 44,25 | 83 |
| 05 | 175,25 | 214 | 39 | 615,25 | 654 | 72 | 44,25 | 83 |
| 06 | 182,25 | 221 | 40 | 623,25 | 662 | 73 | 44,25 | 83 |
| 07 | 189,25 | 228 | 41 | 631,25 | 670 | 74 | 44,25 | 83 |
| 08 | 196,25 | 235 | 42 | 639,25 | 678 | 75 | 44,25 | 83 |
| 09 | 203,25 | 242 | 43 | 647,25 | 686 | 76 | 44,25 | 83 |
| 10 | 210,25 | 249 | 44 | 655,25 | 694 | 77 | 69,25 | 108 |
| 11 | 217,25 | 256 | 45 | 663,25 | 702 | 78 | 76,25 | 115 |
| 12 | 224,25 | 263 | 46 | 671,25 | 710 | 79 | 83,25 | 122 |
| 13 | 44,25 | 83 | 47 | 679,25 | 718 | 80 | 105,25 | 144 |
| 14 | 44,25 | 83 | 48 | 687,25 | 726 | 81 | 112,25 | 151 |
| 15 | 44,25 | 83 | 49 | 695,25 | 734 | 82 | 119,25 | 158 |
| 16 | 44,25 | 83 | 50 | 703,25 | 742 | 83 | 126,25 | 165 |
| 17 | 44,25 | 83 | 51 | 711,25 | 750 | 84 | 133,25 | 172 |
| 18 | 44,25 | 83 | 52 | 719,25 | 758 | 85 | 140,25 | 179 |
| 19 | 44,25 | 83 | 53 | 727,25 | 766 | 86 | 147,25 | 186 |
| 20 | 44,25 | 83 | 54 | 735,25 | 774 | 87 | 154,25 | 193 |
| 21 | 471,25 | 510 | 55 | 743,25 | 782 | 88 | 161,25 | 200 |
| 22 | 479,25 | 518 | 56 | 751,25 | 790 | 89 | 168,25 | 207 |
| 23 | 487,25 | 526 | 57 | 759,25 | 798 | 90 | 231,25 | 270 |
| 24 | 495,25 | 534 | 58 | 767,25 | 806 | 91 | 238,25 | 277 |
| 25 | 503,25 | 542 | 59 | 775,25 | 814 | 92 | 245,25 | 284 |
| 26 | 511,25 | 550 | 60 | 783,25 | 822 | 93 | 252,25 | 291 |
| 27 | 519,25 | 558 | 61 | 791,25 | 830 | 94 | 259,25 | 298 |
| 28 | 527,25 | 566 | 62 | 799,25 | 838 | 95 | 266,25 | 305 |
| 29 | 535,25 | 574 | 63 | 807,25 | 846 | 96 | 273,25 | 312 |
| 30 | 543,25 | 582 | 64 | 815,25 | 854 | 97 | 280,25 | 319 |
| 31 | 551,25 | 590 | 65 | 823,25 | 862 | 98 | 287,25 | 326 |
| 32 | 559,25 | 598 | 66 | 831,25 | 870 | 99 | 294,25 | 333 |
| 33 | 567,25 | 606 |  |  |  |  |  |  |

Note: ROM content is $\mathrm{f}_{\text {OSC }}=\mathrm{f}_{\text {carrier }}+$ i.f. $=\mathrm{x}, 25+38,9=(\mathrm{x}+39) \mathrm{MHz}$.

Table 3. Truth table of output signals for determining reception range of TV tuner.

| channel number | CATV | outputs |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  |  | VHF B | UHF | GAP |  |
| 00,$01 ; 13$ to 20; |  | 1 | 0 | 0 | 1 |
| 70 to 76 | 1 | 1 | 0 | 0 | 1 |
| 02 to 04 | 0 | 1 | 0 | 0 | 0 |
| 05 to 12 | 1 | 1 | 0 | 0 | 0 |
|  | 0 | 0 | 1 | 0 | 0 |
| 21 to 69 | 1 | 0 | 1 | 0 | 0 |
| 77 to 80 | 0 | 0 | 0 | 1 | 0 |
|  | 1 | 0 | 0 | 1 | 0 |
| 81 to 99 | 0 | 1 | 0 | 0 | 1 |
|  | 1 | 1 | 0 | 0 | 0 |
|  | 0 | 0 | 1 | 0 | 1 |



Fig. 4 D-BUS instruction format.


Fig. 5 Timing diagram for channel and station number information on D-BUS.


Fig. 6 Timing diagram for signals STCL, FUP, FDN and AFCON.

(1) Minimum time for charging the external capacitor (C).
(2) Delay time for AFCON is HIGH.

Fig. 7 Charging time and delay time waveforms for terminal TICO.
See also Fig. 12.


Fig. 8 Pinning diagram.

## Outputs

| 10 | OSC | quartz crystal output |
| :--- | :--- | :--- |
| 11 | AFCON | automatic frequency signal; HIGH $=$ AFC on |
| 13 | STCL | search tuning clock; repetition rate 2,048 ms |
| 14 | CLCKO | system clock; $62,5 \mathrm{kHz}$ |
| 15 | FUP | tuning voltage control output for tuner oscillator frequency up |
| 16 | FDN | tuning voltage control output for tuner oscillator frequency down |
| 18 | NXCH | control signal for channel step during search tuning |
| 19 | GAP | identifying signal for unallocated channel numbers during channel search tuning |
|  |  | IGAP = HIGH; channel number to be bypassed) |
| 20 | UHF | band switch output for UHF band IV/V |
| 21 | VHFB | band switch output for VHF band III |
| 22 | VHFA | band switch output for VHF band I |
| 23 | CHAN | HIGH state indicates channel function: e.g. channel search tuning |

RATINGS $\left(V_{S S}=0\right)$
Limiting values in accordance with the Absolute Maximum System (IEC 134)


## CHARACTERISTICS

$\mathrm{V}_{\mathrm{SS}}=0 ; \mathrm{T}_{\mathrm{amb}}=0$ to $+70^{\circ} \mathrm{C}$; unless otherwise specified


|  | $\begin{gathered} V_{\mathrm{DD}} \\ \mathrm{~V} \end{gathered}$ | symbol | $\min$. | typ. | max |  | conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clock frequency | 8 to 10 | ${ }^{\text {f CLCKO }}$ | - | 62;5* | - | kHz |  |
| Input frequency QRZ1; FDIV | 8 to 10 | $\mathrm{f}_{1}$ | - |  | 4,5 | MHz |  |
| Duty factor QRZ1; FDIV | 8 to 10 | $\delta$ | 0,2 | - | 0,8 |  |  |
| Input rise/fall time |  | $t_{r} ; t_{f}$ | - |  |  | $\mu \mathrm{s}$ |  |

* Equals forz1/64.

(1) Output SILT can be used for muting during channel mode operations and/or dark tuning.

Fig. 9 Interconnection diagram of the SAB2015 and SAB2024 used in a tuner circuit.

(1) Operate button to clear station memory of SAB2015 after battery charge. System reset pulse RSET will remain LOW if tuning operation is in progress.
Fig. 10 Power ON/OFF circuitry; used in combination with Fig. 9.


Fig. 11. Tuning interface and band select; used in combination with Fig. 9.

$R_{\text {max }}=470 \mathrm{k} \Omega$
$\mathrm{C}_{\text {max }}=560 \mathrm{nF}$
$t_{d \text { max }}=130 \mathrm{~ms}$
$t_{d \text { max }}$ is the maximum delay which can be obtained under worst-case conditions.

Fig. 12 Tuning constants at input TICO (Fig. 9).

# FREQUENCY CONTROL CIRCUIT 

for Italian TV channeis

The SAB2034 frequency control circuit is identical to the SAB2024 except for the ROM content which is adapted to the Italian channel frequencies.
The proper frequencies for the channels $A$ to $L$ are programmed under the channel numbers 02 to 11 as shown in the ROM content below.

| address <br> DICS <br> channel <br> number | video <br> carrier <br> freq. <br> MHz | fosc <br> ROM <br> contents <br> MHz | Italian <br> channel | address <br> DICS <br> channel <br> number | video <br> carrier <br> freq. <br> MHz | fosc <br> ROM <br> contents <br> MHz | Italian <br> channel |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| 00 | 44,25 | 83 |  | 30 | 543,25 | 582 |  |
| 01 | 44,25 | 83 |  | 31 | 551,25 | 590 |  |
| 02 | 53,75 | 92 | A | 32 | 55,25 | 598 |  |
| 03 | 62,25 | 101 | B | 33 | 56,25 | 606 |  |
| 04 | 82,25 | 121 | C | 34 | 575,25 | 614 |  |
| 05 | 175,25 | 214 | D | 35 | 583,25 | 622 |  |
| 06 | 183,75 | 222 | E | 36 | 591,25 | 630 |  |
| 07 | 192,25 | 231 | F | 37 | 599,25 | 638 |  |
| 08 | 201,25 | 240 | G | 38 | 607,25 | 646 |  |
| 09 | 210,25 | 249 | H | 39 | 615,25 | 654 |  |
| 10 | 217,25 | 256 | L | 40 | 623,25 | 662 |  |
| 11 | 224,25 | 263 | E12 | 41 | 631,25 | 670 |  |
| 12 | 44,25 | 83 |  | 42 | 639,25 | 678 |  |
| 13 | 44,25 | 83 |  | 43 | 647,25 | 686 |  |
| 14 | 44,25 | 83 |  | 44 | 655,25 | 694 |  |
| 15 | 44,25 | 83 |  | 45 | 663,25 | 702 |  |
| 16 | 44,25 | 83 |  | 46 | 671,25 | 710 |  |
| 17 | 44,25 | 83 |  | 47 | 679,25 | 718 |  |
| 18 | 44,25 | 83 |  | 48 | 687,25 | 726 |  |
| 19 | 44,25 | 83 |  | 49 | 695,25 | 734 |  |
| 20 | 44,25 | 83 |  | 50 | 703,25 | 742 |  |
| 21 | 471,25 | 510 |  | 51 | 711,25 | 750 |  |
| 22 | 479,25 | 518 |  | 52 | 719,25 | 758 |  |
| 23 | 487,25 | 526 |  | 53 | 727,25 | 766 |  |
| 24 | 495,25 | 534 |  | 54 | 735,25 | 774 |  |
| 25 | 503,25 | 542 |  | 55 | 743,25 | 782 |  |
| 26 | 511,25 | 550 |  | 56 | 751,25 | 790 |  |
| 27 | 519,25 | 558 |  | 57 | 759,25 | 798 |  |
| 28 | 527,25 | 566 |  | 58 | 767,25 | 806 |  |
| 29 | 535,25 | 574 |  | 59 | 775,25 | 814 |  |

N.B. Table continued on next page.

Table continued

| address <br> DICS <br> channel <br> number | video <br> carrier <br> freq. <br> MHz | fosc <br> ROM <br> contents <br> MHz | Italian <br> channel | address <br> DICS <br> channel <br> number | video <br> carrier <br> freq. <br> MHz | fosc <br> ROM <br> contents <br> MHz | Italian <br> channel |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 60 | 783,25 | 822 |  | 80 | 44,25 | 83 |  |
| 61 | 791,25 | 830 |  | 81 | 44,25 | 83 |  |
| 62 | 799,25 | 838 |  | 82 | 44,25 | 83 |  |
| 63 | 807,25 | 846 |  | 83 | 44,25 | 83 |  |
| 64 | 815,25 | 854 |  | 84, | 44,25 | 83 |  |
| 65 | 823,25 | 862 |  | 85 | 44,25 | 83 |  |
| 66 | 831,25 | 870 |  | 86 | 44,25 | 83 |  |
| 67 | 839,25 | 878 |  | 87 | 44,25 | 83 |  |
| 68 | 847,25 | 886 |  | 88 | 44,25 | 83 |  |
| 69 | 855,25 | 894 |  | 89 | 44,25 | 83 |  |
| 70 | 44,25 | 83 |  | 90 | 44,25 | 83 |  |
| 71 | 44,25 | 83 |  | 91 | 44,25 | 83 |  |
| 72 | 44,25 | 83 |  | 92 | 44,25 | 83 |  |
| 73 | 44,25 | 83 |  | 93 | 44,25 | 83 |  |
| 74 | 44,25 | 83 |  | 94 | 44,25 | 83 |  |
| 75 | 44,25 | 83 |  | 95 | 44,25 | 83 |  |
| 76 | 44,25 | 83 |  | 96 | 44,25 | 83 |  |
| 77 | 44,25 | 83 |  | 97 | 44,25 | 83 |  |
| 78 | 44,25 | 83 |  | 98 | 44,25 | 83 |  |
| 79 | 44,25 | 83 |  | 99 | 44,25 | 83 |  |

Note: ROM content is $f_{\text {osc }}=f_{\text {carrier }}+i . f_{.}=x, 25+38,9=(x+39) \mathrm{MHz}$.

## REMOTE TRANSMITTER



Fig. 1 Block diagram.

## Features

- Transmitter for $2 \times 64$ commands.
- One transmitter for two types of equipment, e.g. radio and television.
- Very low current consumption.
- Particularly suitable for infrared or ultrasonic transmission modes.
- Transmission by means of a pulse code modulation.
- Short interval between operation and re-operation of the same key, due to automatic double word spacing.


## QUICK REFERENCE DATA

| Supply voltage range | $V_{\text {DD }}$ | $\begin{aligned} & 7 \text { to } 10 \mathrm{~V} \\ & 0 \text { to }+70^{\circ} \mathrm{C} \end{aligned}$ |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Operating ambient temperature range | $T_{\text {amb }}$ |  |  |  |
| Minimum oscillator input frequency | focls |  |  | MHz |
| Quiescent current $V_{D D}=10 \mathrm{~V} ; \mathrm{I}_{\mathrm{Q}}=0 ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ | ID | typ. |  | $\mu \mathrm{A}$ |

## PACKAGE OUTLINE

24-lead DIL; plastic (SOT-101A).

## GENERAL DESCRIPTION

When a key is depressed the oscillator starts running and the keyboard is scanned. The drivers are activated one at a time and during each driver-on period, the sense lines are sequentially scanned. This operation is controlled by the scanning counter such that the value in the counter represents the code of the key being scanned. The counter is stopped when the activated key is located. This mode of operation is particularly free from interference, so the SAB3011 can also be used for AM/FM radio receivers. A serial pulse train is now produced at the signal output (REMO), and is suitable for infrared or ultrasonic transmission. Each operation of a key produces transmission of a double 7-bit data word, in which the binary code elements are represented by different periods between the pulses.
The data word is repeated continually for as long as the key is depressed, at least one repetition. After release of the key, or after the first repetition, the circuit automatically returns to the standby state.
The SAB3011 is specifically designed for battery powered operation: It is fabricated using LOCMOS techniques to provide a circuit that consumes very little power. At standby, with no key operated, the oscillator is switched off, so only leakage currents determine the current consumption; minimum battery load.
The serial pulse code-train used is specially developed for infrared or ultrasonic transmission. Due to the particular requirements of both media on the one hand, and the transmitter elements on the other, there are different pulse formats for the two modes of operation. Application in the local modediffers only very slightly from the infrared operation mode. The principle is the same for all modes of operation. The binary code elements are represented by pulse separations t D , which follow one another as a series in time. As well as the two pulse separations tD0 and $\mathrm{t}_{\mathrm{D} 1}$ used to represent ' 0 ' and ' 1 ', there are also two further time separations $t_{D W}$ and $t_{\text {DS }}$ involved (see Figures 2 and 3 ). tDW serves to separate words transmitted directly after each other, whilst ${ }^{t}$ DS separates double words when the same key-command is given. The four time separations $\mathrm{t}_{\mathrm{DO}}, \mathrm{t}_{\mathrm{D} 7}, \mathrm{t}_{\mathrm{DW}}$ and $\mathrm{t}_{\mathrm{DS}}$ are in the ratio 9: 11: 14: 19 for ultrasonic mode, and 5:7:14: 19 for infrared and local mode.

$\mathrm{t}_{\mathrm{D}}=\mathrm{t}_{\mathrm{DO}}=9 \mathrm{tUD} \quad$ represents logical ${ }^{\prime} \mathrm{O}^{\prime}$
$\mathrm{t}_{\mathrm{D}}=\mathrm{t}_{\mathrm{D} 1}=11 \mathrm{t}_{\mathrm{UD}} \quad$ represents logical ${ }^{\prime} 1$ '
$t_{D}=t_{D W}=14 t_{U D} \quad$ word separation
$t_{D}=t_{D S}=19 t_{U D}$ double word separation
Fig. 2 Output signals of the SAB3011 for ultrasonic transmission.


Fig. 3 Output signals of the SAB3011 for infrared transmission.

## OPERATION DESCRIPTION

Mode programming inputs (MOA, MOB, MOC)
The SAB3011 has several modes of operation like a reset, ultrasonic, infrared, local, test. The operation mode is determined by the inputs MOA, MOB and MOC as shown in Table 1. Input MOC also determines the polarity of the start bits of each command word.
Table 1. Mode programming.

| mode inputs |  |  | mode | start bit S <br> $(=$ MOC $)$ |
| :---: | :---: | :---: | :--- | :---: |
| MOA | MOB | MOC |  | 0 |
| 0 | 0 | 0 | reset | 0 |
| 1 | 0 | 0 | ultrasonic | 0 |
| 0 | 1 | 0 | infrared | 0 |
| 1 | 1 | 0 | local | 0 |
| 0 | 0 | 1 | test | 1 |
| 1 | 0 | 1 | ultrasonic | 1 |
| 0 | 1 | 1 | infrared | 1 |
| 1 | 1 | 1 | local | 1 |

Sense inputs (SENON to SEN7N)
These terminals are the sense inputs of the $8 \times 8$ key-matrix. If no key is operated, all sense inputs are HIGH due to internal pull-up elements.

## Driver outputs (DRVON to DRV7N)

These outputs are drivers for the $8 \times 8$ key-matrix, and are open-drain n-channel transistors. At standby, all drivers are active; i.e. conductive to $V_{S S}$. During scanning only one driver at a time is conductive to $\mathrm{V}_{\mathrm{SS}}$ (low-ohmic), while all the other drivers are high-ohmic. During the output process, a driver remains conductive, if its line locates an operated key.
The arrangement of the IBUS code number for the keyboard is shown in Table 2.

## Output (REMO)

The signal output REMO is LOW during standby. During signal transmission, 7 bits are transmitted in the sequence: S, A, B, C, D, E, F. Bit 'S' is a start bit, and is determined by the logic level at MOC (see Table 1). The code of the bits A to F is defined by the 64 key-matrix positions, which are obtained from the crossing-over of the 8 sense inputs and the 8 drive outputs (see Table 2 and Fig. 6). External circuitry and examples of circuits for infrared and ultrasonic transmission are shown in the section APPLICATION INFORMATION.

Table 2. Arrangement of IBUS code for the keyboard.

| SAB3011 inputs |  | IBUS |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SEN . N | DRV . N | code no. | F | E | D | C | B | A |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 |
| 2 | 0 | 2 | 0 | 0 | 0 | 0 | 1 | 0 |
| 3 | 0 | 3 | 0 | 0 | 0 | 0 | 1 | 1 |
| 4 | 0 | 4 | 0 | 0 | 0 | 1 | 0 | 0 |
| 5 | 0 | 5 | 0 | 0 | 0 | 1 | 0 | 1 |
| 6 | 0 | 6 | 0 | 0 | 0 | 1 | 1 | 0 |
| 7 | 0 | 7 | 0 | 0 | 0 | 1 | 1 | 1 |
| 0 to 7 | 1 | 8 to 15 | 0 | 0 | 1 | 000 | to | 111 |
| 0 to 7 | 2 | 16 to 23 | 0 | 1 | 0 | 000 | to | 111 |
| 0 to 7 | 3 | 24 to 31 | 0 | 1 | 1 | 000 | to | 111 |
| 0 to 7 | 4 | 32 to 39 | 1 | 0 | 0 | 000 | to | 111 |
| 0 to 7 | 5 | 40 to 47 | 1 | 0 | 1 | 000 | to | 111 |
| 0 to 7 | 6 | 48 to 55 | 1 | 1 | 0 | 000 | to | 111 |
| 0 to 7 | 7 | 56 to 63 | 1 | 1 | 1 | 000 | to | 111 |

Oscillator input (QCLS)/output (OCL)
Input QCLS is the system clock input for local operation. Ouput QCL serves as driver for the oscillator external circuitry (see Fig. 4).


Fig. 4 Typical external oscillator circuitry: (a) crystal oscillator; (b) LC oscillator.
Data for coil in Fig. 4(b):
Frame core: FXC grade 4D1; catalogue no. 312210491480
Screw core: FXC grade 4D1; catalogue no. 312210490590
Coil former: catalogue no. 431202129670
Number of turns: 25 turns enamelled Cu wire $(0,08 \mathrm{~mm})$


Fig، 5 Pinning diagram.
RATINGS $\left(V_{S S}=0\right)$
Limiting values in accordance with the Absolute Maximum System (IEC 134)


## CHARACTERISTICS

$V_{S S}=0 ; T_{a m b}=0$ to $+70^{\circ} \mathrm{C}$; unless otherwise specified

|  | $\mathrm{v}_{\mathrm{DD}}$ | symbol | min. | typ. | max. |  | conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage | - | $V_{\text {DD }}$ | 7 | - | 10 | V |  |
| Supply current | 10 | IDD |  | - | 10 | $\mu \mathrm{A}$ | $\left\{\begin{array}{l}\mathrm{I}_{0}=0{ }^{* *} \\ \mathrm{~V}_{\text {SEN }} \mathrm{N}\end{array} \mathrm{V}_{\text {DD }}\right.$ |
| Inputs MOA; MOB; MOC; QCLS |  |  |  |  |  |  |  |
| Input current | 10 | 11 | - | - | 1 | $\mu \mathrm{A}$ | $\mathrm{V}_{1}=10 \mathrm{~V}$ ** |
| Input current | 10 | $-11$ | - |  | 1 | $\mu \mathrm{A}$ | $\mathrm{V}_{1}=0 \mathrm{~V}$ ** |
| Input voltage LOW | 7 to 10 | $V_{\text {IL }}$ | 0 |  | 0,3V DD | V |  |
| Input voltage HIGH | 7 to 10 | $\mathrm{V}_{\text {IH }}$ | $0,7 V_{\text {DD }}$ | - | $V_{\text {DD }}$ | $\checkmark$ |  |
| Inputs SENON to SEN7N * |  |  |  |  |  |  |  |
| Input current | 7 to 10 | $-11$ |  | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{1}=0 \mathrm{~V}$ |
| Input voltage HIGH | 7 | $\mathrm{V}_{\text {IH }}$ | 0,7VDD | - | - | V | $-110 \mathrm{~A}^{* *}$ |
| Output REMO |  |  |  |  |  |  |  |
| Output voltage LOW | 7 to 10 | $V_{\text {QL }}$ |  | - | 1 | V | $\mathrm{I}^{2}=1,5 \mathrm{~mA}$ |
| Output voltage HIGH | 7 to 10 | $\mathrm{V}_{\mathrm{QH}}$ | $\mathrm{V}_{\text {DD }}{ }^{-1}$ | - | - | V | $-\mathrm{I}_{\mathrm{Q}}=2,7 \mathrm{~mA}$ |
| Output QCL |  |  |  |  |  |  |  |
| Output voltage LOW | 7 to 10 | $\mathrm{V}_{\text {QL }}$ |  | - | 1 | V | $\mathrm{I}_{\mathrm{Q}}=1,5 \mathrm{~mA}$ |
| Output voltage HIGH | 7 to 10 | $\mathrm{V}_{\mathrm{OH}}$ | $V_{D D^{-1}}$ | - | - | V | $-^{1} \mathrm{Q}=0,6 \mathrm{~mA}$ |
| Outputs DRVON to DRV7N open drain n-channel |  |  |  |  |  |  |  |
| Output voltage LOW | 7 to 10 | $\mathrm{V}_{\text {QL }}$ | - |  | 1 | $\checkmark$ | $\mathrm{I}_{\mathrm{Q}}=1,5 \mathrm{~mA}$ |
| Output leakage current | $10$ | $10$ |  |  | $5$ | $\mu \mathrm{A}$ | $v_{0}=10 \mathrm{~V}$ |
|  |  |  |  |  |  |  |  |
| Input QCLS |  |  |  |  |  |  |  |
| Minimum input frequency | 7 to 10 | focls | - | - | 4 | MHz |  |
| Duty factor | 7 to 10 | $\delta$ | 0,45 | 0,5 | 0,55 |  | $\mathrm{f}=4 \mathrm{MHz}$ |
| Input rise/fall time | 7 to 10 | $\mathrm{tr}_{\mathrm{r}} \mathrm{t}_{\mathrm{f}}$ |  |  | 50 | ns |  |

* Sense inputs with p-channel pull-up transistor.
** At $T_{\mathrm{amb}}=25^{\circ} \mathrm{C}$.


## APPLICATION INFORMATION



Fig. 6 Typical remote transmitter circuit using SAB3011.


Fig. 7 Ultrasonic transmitter circuit.

## Characteristics

$\mathrm{f}=40,5 \mathrm{kHz}$
$L_{34}=10,4 \mathrm{mH}$
Q = 65
transmission distance: 11 to 14 m


Fig. 8 Ultrasonic transmitter circuit.

## Characteristics

$\mathrm{f}=40 \mathrm{kHz}$
$\mathrm{L}_{13}=60 \mathrm{mH}$
$\mathrm{Q}=65$

| $\mathrm{R}_{\mathrm{E}}$ | I | $\mathrm{p}(1 \mathrm{~m})$ | transmission <br> $\Omega$ |
| :---: | :---: | :---: | :---: |
| 1000 | 5 | Pa | distance $(\mathrm{m})$ |
| 330 | 12 | 0,85 | 10 |
|  |  | 1,3 | 15 |

## APPLICATION INFORMATION (continued)



Fig. 9 Infrared transmitter circuit.

## RECEIVER AND ANALOGUE MEMORY



Fig. 1 Block diagram.

## Features

- Receiver for $2 \times 64$ commands in two versions: SAB3012 for TV, SAB3012A for radio.
- $6+1$ bit code word and the command group (1 bit) are mask programmed.
- Infrared operation: LC or crystal oscillator at the transmitter.
- Ultrasonic operation: crystal oscillator at the transmitter.
- Four 63 -step analogue memories with D/A converter; basic setting 28/63.
- Short response time (speed for altering the analogue memories):
infrared: $115 \mathrm{~ms} / \mathrm{step} ; 7,2 \mathrm{~s} / 63 \mathrm{steps}$.
ultrasonic: $85 \mathrm{~ms} /$ step; $5,4 \mathrm{~s} / 63$ steps.
- ON/OFF (standby) output.
- Serial instruction output (IBUS).
- High security against interferences.
- Fast operation, even with the same key, due to double word separation test.
- Inputs for local operation via encoded keys; up to 31 commands.
- Coded outputs for display of analogue signals.
- Supply voltage: 5 V .

QUICK REFERENCE DATA

| Supply voltage | $V_{\text {DD }}$ | typ. |  | V |
| :---: | :---: | :---: | :---: | :---: |
| Operating ambient temperature range | Tamb | 0 to $+70{ }^{\circ} \mathrm{C}$ |  |  |
| Clock frequency | ${ }^{\text {f CLCK }}$ | typ. | 62,5 | kHz |
| Supply current at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ | IDD | typ. |  | mA |

## PACKAGE OUTLINE

24-lead DIL; plastic (SOT-101A).

## GENERAL DESCRIPTION

The circuit is implemented in N-channel MOS technology. Serial data is derived from the transmitter SAB3011 in remote or extended local operation mode. This data is applied to the RSIGI input, where it is checked and decoded and serially applied as commands to the IBUS. Some commands are also used internally for control of 4 analogue functions and the station memory. Moreover, the circuit has available an input/output for the ON/OFF function, two auxiliary outputs for reserve commands, and the choice of two outputs for control of the on-screen display of the analogue values, or for numeral display control.
For normal local operation, five inputs are available, via which 31 different commands are parallel addressable.
Special features:

- Serial interface for 64 commands.
- Universal control functions for sub-systems: e.g. tuning systems, Teletext, Viewdata, video games, clock with addressable memory etc.
- After operation of a sub-system, the analogue functions and the. ON/OFF function remain under direct control.
- Capability for use in an operation mode with parallel station outputs.


## OPERATION DESCRIPTION

## Remote control data input (RSIGI)

Serial data is derived from the transmitter in remote or local operation mode. This data is applied to the RSIGI input (see Fig. 2), where it is checked and decoded. The instruction bus (IBUS) is then enabled and an output operation takes place.
Response times:
infrared: $\approx 110 \mathrm{~ms}$.
ultrasonic: $\approx 170 \mathrm{~ms}$.
The following tests are carried out for each signal or signal group:

- Dead-time, time between two pulses.
- Word separation.
- Double word separation.

Signals which do not come within the zero or one 'window', restart the input detection procedure. The commands are transmitted as 7 -bit words ( 1 start bit, 6 data bits). The receiver circuit SAB3012 is mask-programmed for start bit $S=0$; but a version is also available for radio use, the SAB3012A for $S=1$.
Table 1 shows the IBUS-codes.

| zero time <br> $\left(\mathrm{t}_{\mathrm{D}}\right)$ | one time <br> $\left(\mathrm{t}_{\mathrm{D}}\right)$ | infrared <br> operation mode |
| :--- | :--- | :--- |
| $5,1 \mathrm{~ms} \pm 1 \mathrm{~ms}$ | $7,2 \mathrm{~ms} \pm 1 \mathrm{~ms}$ | IRA (wide window) |
| $5,1 \mathrm{~ms} \pm 0,13 \mathrm{~ms}$ | $7,2 \mathrm{~ms} \pm 0,13 \mathrm{~ms}$ | IRB (narrow window) |



Fig. 2 Specification of the timing of the input.signal.

Local keyboard inputs (LOCA, LOCB, LOCC, LOCD and LOCE)
Up to 31 commands (see Table 1) for local control are possible by addressing these 5 inputs from a binary encoded keyboard. A keyboard input (local control) overrides the remote control commands at input RSIGI (from SAB3011). Current IBUS output data is completely isolated.


Repetition rate: $2 /$ second $\times T_{R}=510 \mathrm{~ms}$
$8 /$ second $\times T_{R}=129 \mathrm{~ms}$
Fig. 3 Relationship between key operation and command output.
Mode control inputs (MOSAI, MOSBI)
The SAB3012 can decode either infrared or ultrasonic transmission. Pulse code modulation, as used in the SAB3011, offers good performance for a wide range of applications. In view of optimum performance, particularly in respect to the power requirements of the transmitter, pulse widths are matched to the transmission path. This requires a matching of the time window at the receiver in order to achieve the greatest possible freedom from interference.

| mode | inputs |  | operation | output | oscillator freq. <br> transmitter |  |
| :---: | :---: | :---: | :--- | :--- | :--- | :--- |
| MOSAI | MOSBI |  |  |  |  |  |
| 1 | 0 | 0 | infrared | IBUS | $4 \mathrm{MHz} \pm 14 \%$ | wide window |
| 2 | 0 | 1 | infrared | IBUS | $4 \mathrm{MHz} \pm 0,8 \%$ | small window |
| 3 | 1 | 0 | ultrasonic | IBUS | $4 \mathrm{MHz} \pm 9 \%$ | station number |
| 4 | 1 | 1 | infrared | parallel | $4 \mathrm{MHz} \pm 14 \%$ | register available |

## Test input (TEST)

Normally grounded.

Table 1. Specifications of the IBUS-code


* Instruction class (CL.): $\mathrm{S}=$ single

R8 $=$ repeat $\approx 8 /$ second
S: mute control

| IBUS code no. | SAB3012 | SAB2013 | SAB2015 |
| :---: | :---: | :---: | :---: |
| $\begin{aligned} & 0 \\ & 1 \\ & 2 \\ & 3 \\ & 4 \\ & 5 \\ & 6 \\ & 7 \end{aligned}$ | basic set analogue <br> mute/on <br> off <br> reserve A <br> on <br> on <br> reserve B <br> reserve C | basic set analogue mute/on off on on | display of mode ( $2,5 \mathrm{~s}$ ) mode reset <br> display of mode $(2,5 \mathrm{~s})$ search tuning up |
| $\begin{array}{r} 8 \\ 9 \\ 10 \\ 11 \\ 12 \\ 13 \\ 14 \\ 15 \end{array}$ | $\begin{aligned} & - \\ & - \\ & - \\ & - \\ & - \\ & - \\ & - \end{aligned}$ | volume up volume down brightness up brightness down saturation up saturation down contrast up contrast down | $\begin{aligned} & - \\ & - \\ & - \\ & - \\ & - \\ & - \\ & - \end{aligned}$ |
| $\begin{aligned} & 16 \\ & 17 \\ & 18 \\ & 19 \\ & 20 \\ & 21 . \\ & 22 \\ & 23 \end{aligned}$ | on <br> on <br> on <br> on <br> on <br> on <br> on <br> on | on <br> on <br> on <br> on <br> on <br> on <br> on <br> on | station $16 / 0$ $1 / 1$ $2 / 2$ $3 / 3$ $4 / 4$ $5 / 5$ $6 / 6$ $7 / 7$ |
| $\begin{aligned} & 24 \\ & 25 \\ & 26 \\ & 27 \\ & 28 \\ & 29 \\ & 30 \\ & 31 \\ & \hline \end{aligned}$ | on <br> on <br> on <br> on <br> on <br> on <br> on <br> on | on <br> on <br> on <br> on <br> on <br> on <br> on <br> on | station $8 / 8$ $9 / 9$ $10 /-$ $11 /-$ $12 /-$ $13 /-$ $14 /-$ $15 /-$ |

Table 1. Specification of the IBUS-code (continued)


[^5]U: mute control
$X$ : change of station counter

| IBUS code no. | SAB3012 | SAB2013 | SAB2015 |
| :---: | :---: | :---: | :---: |
| $\begin{aligned} & 32 \\ & 33 \\ & 34 \\ & 35 \\ & 36 \\ & 37 \\ & 38 \\ & 39 \end{aligned}$ | - <br> on <br> on <br> on <br> on <br> on | on <br> on <br> on <br> on <br> on <br> on | display on/off store <br> channel mode search tuning down step station up step station down step channel up step channel down |
| $\begin{aligned} & 40 \\ & 41 \\ & 42 \\ & 43 \\ & 44 \\ & 45 \\ & 46 \\ & 47 \end{aligned}$ | volume up volume down brightness up brightness down saturation up saturation down contrast up contrast down | - - - - - - - - |  |
| $\begin{aligned} & 48 \\ & 49 \\ & 50 \\ & 51 \\ & 52 \\ & 53 \\ & 54 \\ & 55 \end{aligned}$ | $-$ | $\begin{aligned} & - \\ & - \\ & - \\ & - \\ & - \\ & - \\ & - \end{aligned}$ |  |
| $\begin{aligned} & 56 \\ & 57 \\ & 58 \\ & 59 \\ & 60 \\ & 61 \\ & 62 \\ & 63 \end{aligned}$ | $\begin{aligned} & - \\ & - \\ & - \\ & - \\ & - \\ & - \end{aligned}$ | $\begin{aligned} & - \\ & - \\ & - \\ & - \\ & - \\ & - \end{aligned}$ | $\begin{aligned} & - \\ & - \\ & - \\ & - \\ & - \end{aligned}$ |

## IBUS outputs

Outputs $\overline{\text { DATA }}$ and $\overline{\text { DLEN }}$ are inverted.
Proper commands are available for the duration of a key operation as a single command or repeated commands, in accordance with the sub-system requirements (see Table 1). The following output modes are provided:

- Single command; e.g. digits.
- Repetition rate: $2 /$ second; e.g. step functions.
- Repetition rate: $8 /$ second; e.g. analogue functions.

The IBUS command is available at output DATA synchronous with the system clock; the word length is 7 bits, one start bit and 6 data bits.


Fig. 4 Output waveforms of a command transmission.
Various word formats can be transmitted between the sub-systems, so it is necessary that each receiver should carry out recognition of a word format. Word formats which do not correspond with the requirements have no effect on the system. It is also necessary that all sub-systems which receive or supply information to the BUS-line should check whether or not the BUS is occupied, if yes, the output is delayed. Output DLEN acts as an input for this procedure. The output delay amounts to $7 \times \mathrm{t}$ CLK $=112 \mu \mathrm{~s}$.

## Analogue memories

The SAB3012 contains four 63-step memories for analogue functions. The speed of stepping depends upon the transmission rate of the remote control; e.g.:
infrared transmission: $115 \mathrm{~ms} /$ step.
ultrasonic transmission: $85 \mathrm{~ms} /$ step.
Stepping through the full range takes:
infrared transmission: 7,2 seconds.
ultrasonic transmission: 5,4 seconds.
When operating in the local mode, via inputs LOCA to LOCE, the stepping speed is $129 \mathrm{~ms} / \mathrm{step} ; 8,1$ seconds for the full range.
The analogue values are represented by rectangular pulses of 1 kHz ; the duty factor determines the analogue values. The analogue voltage is available at the output of an externally connected low-pass filter.

The command (0) 'basic setting' presets the analogue memory to a mid-position (29/63).
After switching-on the supply, the analogue memories are preset via input RESTI to position 29/63.
The volume control output (VOLU) is set LOW, respectively enabled by the toggle command mute (1). The volume output will be set LOW for a short period $T_{S}$ (see Fig. 5) by the following commands:
step 16 to 31.
station 1 to $16 / 0$ to 9 .
step 36 to 39 ; station step up/down and channel step up/down.
Muting will be reset by the following commands:
mute command (1).
volume up command (40); the volume output increases starting from LOW.
basic setting command ( 0 ).
OFF command (2).
In the standby mode, output $O F=H$ IGH, the analogue memories cannot be changed.


Fig. 5 Timing diagram for muting at station and channel selection.

| RSIGl mode <br> (from SAB3011) | $T_{S}$ |
| :--- | :---: |
| infrared transmission <br> ultrasonic transmission <br> local operation | 230 ms |
| lom |  |
|  | 260 ms |

## Input/output OFF

OFF is the output of a flip-flop (ON/OFF-flag). If this output is LOW, the system is in the ON-mode; if HIGH, the system is standby (OFF). The system is set to the standby mode by a reset at input RESTI. Terminal OFF operates as an input in standby. Forcing to LOW (set time $\geqslant 32 \mu \mathrm{~s}$ ) makes the chip operational, e.g. switching on via a wiping contact on the mains switch.

## Reserve outputs (RSV1 and RSV2)

RSV1 is the output of a flip-flop, which toggles after the proper received command reserve A (3). The output is also set LOW by a reset at the input RESTI.

RSV2 generates a single pulse by the command reserve $B$ (6); duration of the pulse:

| RSIGI mode <br> (from SAB3011) | $T_{\text {RSV2 }}$ |
| :--- | :---: |
| infrared transmission <br> ultrasonic transmission | 110 ms <br> 85 ms |

Command reserve C (7) sets RSV2 HIGH with a duration of a key-down operation; error-free reception is assumed.

## Display of analogue values outputs (ANDA and ANDB)

Both outputs carry information concerning the changes in an analogue function. This information can be used to control the display of the analogue function.
Some examples of display:

- Bar graphs with changing colour identification.
- Multiple bar graphs.
- Numerical display of the activated analogue function.
- Multiple numerical display of the analogue values.


Fig. 6 Output signals for display applications.
Analogue memory states:

| analogue function | ANDA | ANDB |
| :--- | :---: | :---: |
| VOLUME | 0 | 0 |
| ANAL2 | 0 | 1 |
| ANAL3 | 1 | 0 |
| ANAL4 | 1 | 1 |



Fig. 7 Example of a circuit showing the generation of the analogue signals.
Internal station counter outputs (PRCA, PRCB, PRCC, PRCD)
By applying a HIGH level to inputs MOSAI and MOSBI, the outputs ANDA, ANDB, DATA and DLEN are switched-over internally to the station counter.
The following arrangement has been made:

| terminal | station counter |
| :--- | :---: |
| ANDA | PRCA |
| ANDB | PRCB |
| DATA | PRCC |
| DLEN | PRCD |

The station counter outputs are coded as shown in Table 1.
If the station counter contains a command, the volume output (VOLU) is set LOW for a short period (mute). The change of the station counter is obtained during the mute period (see Fig. 5).


Fig. 8 Pinning diagram.
RATINGS $\left(V_{S S}=0\right)$
Limiting values in accordance with the Absolute Maximum System (IEC 134)

| Supply voltage | $V_{\text {DD }}$ | max. |  | V |
| :---: | :---: | :---: | :---: | :---: |
| Input voltage | $V_{1}$ | max. |  | V |
| Input current | $1 /$ | max. |  | mA |
| Negative input current | $-11$ | max. |  | mA |
| Output current | ${ }^{1} \mathrm{Q}$ | max. |  | mA |
| Negative output current | ${ }^{-1} \mathrm{Q}$ | max. |  | mA |
| Power dissipation per output | $\mathrm{P}_{\mathrm{Q}}$ | max. |  | mW |
| Total power dissipation per package | $\mathrm{P}_{\text {tot }}$ | max. |  | mW |
| Operating ambient temperature range | $\mathrm{T}_{\text {amb }}$ | -20 to | + 70 |  |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -55 to | 150 | ${ }^{\circ} \mathrm{C}$ |

## CHARACTERISTICS

$\mathrm{V}_{\mathrm{SS}}=0 ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; unless otherwise specified

|  | $v_{\mathrm{VD}}$ | symbol | min. | typ. | max. |  | conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage | - | $V_{\text {DD }}$ | 4,5 | 5,0 | 5,5 | $\checkmark$ |  |
| Supply current | 5 | IDD | - | - | 25 | mA |  |
| Input leakage current | 5 | IIR | - | - | 1 | $\mu \mathrm{A}$ | $V_{1}=-0,3$ to +10 V |
| Input voltage LOW | 5 | $V_{\text {IL }}$ | -0,3 | - | 0,8 | V |  |
| Input voltage HIGH | 5 | $V_{1 H}$ | 3,5 | - |  | v |  |
| Outputs $\overline{D A T A}, \overline{D L E N}, ~ O F F$, RSV1,RSV2,ANDA,ANDB |  |  |  | - |  |  | : |
| Output voltage open drain; LOW | 5 | $\mathrm{V}_{\mathrm{OL}}$ | - | - |  | V | $\mathrm{I}_{\mathrm{QL}}=2,5 \mathrm{~mA}$ |
| Output voltage HIGH | 5 | $\mathrm{V}_{\mathrm{OH}}$ | - | - | 15 | $v$ | $\mathrm{l}_{\mathrm{QH}}=20 \mu \mathrm{~A}$ |
| Outputs VOLU, BRIG, CONT, SATU |  |  |  | 8 . |  |  |  |
| Output voltage open drain; LOW | 5 | $\mathrm{V}_{\text {QL }}$ | - | - | 1 | V | $\mathrm{I}^{\mathrm{QL}}=6 \mathrm{~mA}$ |
| Output voltage HIGH | 5 | $\mathrm{V}_{\mathrm{QH}}$ | - | $\div$ | 15 | V | ${ }^{1} \mathrm{OH}=20 \mu \mathrm{~A}$ |
| Input OFF current set to standby mode | 5 | IOFF | 15 | - | -: | mA | $\mathrm{V}_{\mathrm{QL}} \rightarrow \mathrm{V}_{\mathrm{OH}}$ |
| Clock frequency | 5 | ${ }^{\text {f CLCK }}$ | 56,25 | 62,5 | 68,75 | kHz |  |
| Duty factor | 5 | $\delta$ | 0,4 | 0,5 | 0,6 | - |  |
| Input rise/fall time | 5 | $\mathrm{tr}_{\mathrm{r}} ; \mathrm{t}_{\mathrm{f}}$ | - | - | 1 | $\mu \mathrm{s}$ |  |



Fig. 9 Typical receiver circuit using the SAB3012 with station output.


Fig. 10 Typical receiver circuit using the SAB3012 and SAB3011 for local control.


Receiver and analogue memory

Fig. 11 Ultrasonic receiver amplifier circuit using TDB1033.

## b-FUNCTION ANALOGUE MEMORY; MICROCOMPUTER CONTROLLED



Fig. 1 Block diagram.

## Features

- 6-function analogue memory; D/A converter with 6-bit resolution.
- The output of the analogue values is pulse-width modulated with adjustable repetition rate (max. 15 kHz ).
- Microcomputer-adapted asynchronous serial interface for data input (CBUS).
- Parallel operation of up to four SAB3013 circuits is possible.


## QUICK REFERENCE DATA

| Supply voltage | VDD | typ. | 5 V |
| :---: | :---: | :---: | :---: |
| Operating ambient temperature range | Tamb | 0 to $+70{ }^{\circ} \mathrm{C}$ |  |
| Clock frequency | ${ }^{\text {f CLK }}$ | $<$ | 1 MHz |
| Quiescent current; $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} ; \mathrm{I}_{\mathrm{Q}}=0 ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ | IDD | typ. 3 | mA |

## PACKAGE OUTLINE

16-lead DIL; plastic (SOT-38Z).

## GENERAL DESCRIPTION

The SAB3013 is designed to deliver analogue values in microcomputer-controlled television receivers and radio receivers. The circuit comprises an analogue memory and $D / A$ converter for 6 analogue functions with a 6 -bit resolution for each. The information for the analogue memory is transfered by the microcomputer via an asynchronous serial data bus.
The SAB3013 accomplishes a word format recognition, so it is able to operate one common data bus together with circuits having different word formats.
The data word of the microcomputer used for the SAB3013 consists of information for addressing the appropriate SAB3013 circuit (2-bits), for addressing the analogue memories concerned (3-bits) and processing of the wanted analogue value ( 6 -bits). The address of the circuit is externally programmable via two inputs. It is possible to address up to four SAB3013 circuits via one common bus.
The built-in oscillator can be used for a frequency between 30 kHz and 1 MHz . The analogue values are generated as a pulse pattern with a repetition rate of $\mathrm{f} C L K / 64\left(\max .15,6 \mathrm{kHz}\right.$ at $\mathrm{f}_{\mathrm{C}} \mathrm{LK}=1 \mathrm{MHz}$ ), and the analogue values are determined by the ratio of the HIGH-time and the cycle time. A d.c. voltage proportional to the analogue value is obtained by means of an external integration network. (low-pass filter).

## OPERATION DESCRIPTION

The data input is achieved serially via the inputs DATA, DLEN and CLB. Clock puises have to be applied at input CLB for data processing at input DATA. Data processing is only possible when DLEN $=$ HIGH. Received data are only accepted by the intermediate data memory, when a transmission is offered, which is required for the SAB3013:

- 12 clock pulses must be received at input CLB (word format control) during transmission (DLEN $=$ HIGH).
- The start-bit must be LOW.
- The system address bits must be $A=S A A$ and $B=S A B$.

The data word for the SAB3013 consists of the following bits (see Fig. 2):
1 start-bit
2 system address bits ( A and B )
3 address bits for selection of the wanted analogue memory
6 data bits for processing the analogue value
The acceptance in the intermediate data memory and processing to the analogue memory are caused by a load pulse at input CLB (DLEN = LOW). Ouput $\overline{\text { BUSY }}=$ LOW during the transfer time ( $\mathrm{t}_{\mathrm{B}}$ USY is max. $64 \times$ tCLK .


Address inputs (SAA, SAB)
The address of the SAB3013 is programmed at the inputs SAA and SAB. These inputs must be externally wired HIGH or LOW; they may not be left disconnected.

## Oscillator inputs (CLK, OSC)

The oscillator frequency is determined by the external circuitry to the terminals CLK and OSC as shown in Fig. 3. Instead of this circuitry an externally generated oscillator signal can be connected to input CLK.


For ${ }^{f} C L K=1 \mathrm{MHz}: R=27 \mathrm{k} \Omega ; C=27 \mathrm{pF}$.

Fig. 3 Application advice for the oscillator.

## Analogue outputs (ANAL1 to ANAL6)

The analogue values are generated as a pulse pattern with a repetition rate of $\mathrm{f}_{\mathrm{CLK}} / 64$ at the outputs ANAL1 to ANAL6. The analogue value is determined by the ratio of the HIGH-time and the cycle time (values between 1/64 and 64/64 can be obtained).

## Reset

The circuit generates internally a reset-cycle with a duration of one clock cycle after switching on the supply, providing that the interruption of the supply was not longer than $25 \mu$ s. All analogue memories are set to $50 \%$ (analogue value 32/64) after the reset-cycle.


Fig. 4 Pinning diagram.

## PINNING

| 1 | $\mathrm{V}_{\text {SS }}$ | negative supply ( 0 V ) |
| :---: | :---: | :---: |
| 9 | $V_{\text {DD }}$ | positive supply |
| 4 | CLB | asynchronous clock pulse |
| 5 | DATA | data input CBUS |
| 6 | DLEN | data line enable input |
| 7 | SAA |  |
| 8 | SAB | address inputs |
| 2 | OSC | oscillator output |
| 3 | CLK | oscillator input (Schmitt-trigger) |
| 16 | ANAL1 |  |
| 15 | ANAL2 |  |
| 14 | ANAL3 |  |
| 13 | ANAL4 | analogue outputs |
| 12 | ANAL5 |  |
| 11 | ANAL6 |  |
| 10 | BUSY | output |

## RATINGS

Limiting values in accordance to the Absolute Maximum System (IEC 134)

Supply voltage range
Input voltage range
Input current
Output current
Power dissipation per output
Total power dissipation per package
Operating ambient temperature range
Storage temperature range

| $\mathrm{V}_{\mathrm{DD}}$ | $-0,3$ to +15 V |  |
| :--- | :--- | ---: |
| $\mathrm{~V}_{\mathrm{I}}$ | $-0,3$ to +15 V |  |
| $\pm \mathrm{I}_{1}$ | max. | $100 \mu \mathrm{~A}$ |
| $\pm \mathrm{I}_{\mathrm{Q}}$ | max. | 10 mA |
| $\mathrm{P}_{\mathrm{Q}}$ | max. | mW |
| $\mathrm{P}_{\text {tot }}$ | max. | mW |
| $\mathrm{T}_{\text {amb }}$ | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {stg }}$ | -10 to +85 | ${ }^{\circ} \mathrm{C}$ |

## CHARACTERISTICS

$\mathrm{V}_{\mathrm{SS}}=0 ; \mathrm{T}_{\mathrm{amb}}=0$ to $+70^{\circ} \mathrm{C}$; unless otherwise specified

|  | $\mathrm{V}_{\mathrm{VDD}}$ | symbol | min. |  | max. | conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage |  | $V_{\text {DD }}$ | 4,5 | 5 | 5,5 V |  |
| Supply current | 5 | IDD | - | - | 35 mA |  |
| Inputs DATA, CLB, DLEN, SAA, SAB |  |  |  |  |  |  |
| Input voltage LOW | 5 | $V_{\text {IL }}$ | -0,3 | - | 0,8 V |  |
| Input voltage HIGH | 5 | $V_{1 H}$ | 3,5 | - | 12 V |  |
| Input leakage current | 5 | IIR | - | - | $1 \mu \mathrm{~A}$ | $V_{1}=-0,3$ to +12 V |
| Outputs ANAL1 to ANAL6; $\overline{B U S Y}$ (open drain) |  |  |  |  |  |  |
| Output voltage LOW | 5 | $\mathrm{V}_{\mathrm{QL}}$ | - | - | 1 V | $\mathrm{I}_{\mathrm{Q}}=6 \mathrm{~mA}$ |
| Output leakage current | 5 | ' QR | - | - | $20 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{QH}}=15 \mathrm{~V}$ |
| Input leakage current | 5 | IIR | - | - | $1 \mu \mathrm{~A}$ | $\mathrm{V}_{1}=-0,3$ to 12 V |
| Clock frequency | 5 | ${ }^{\text {f CLK }}$ | 0,03 | - | 1 MHz |  |
| Inputs DATA, DLEN, CLB |  |  |  |  |  |  |
| Pulse duration HIGH | 5 | twh | 400 | - | - ns |  |
| Pulse duration LOW | 5 | ${ }^{\text {tw }}$ L | 400 | - | - ns |  |
| Input frequency CLB | 5 | ${ }^{\text {f CLB }}$ | 0 | - | 1 MHz |  |
| Input rise/fall time | 5 | $\mathrm{t}_{\mathrm{r}} ; \mathrm{t}_{\mathrm{f}}$ | - | - | $1 \mu \mathrm{~s}$ |  |

IBUS SUB-SYSTEM INTERFACE


## Features

- Parallel output ( 6 -bits) of the serial IBUS information for external decoding of 64 commands.
- Five additional outputs can be addressed by internally decoded commands. The selection of these commands is mask-programmable.
- Four different functions can be selected at the decoded outputs: D flip-flop (latch), RS flip-flop, T flip-flop (toggle) or an output pulse.
- It is possible to activate the decoded outputs by presetting each output.
- Eight different preset codes (sub-system addresses) are programmable with external diodes (max. 3 diodes).


## QUICK REFERENCE DATA

| Supply voltage | $V_{D D}$ | typ. | 5 V |
| :--- | :--- | :--- | ---: |
| Operating ambient temperature range | $T_{\mathrm{amb}}$ | 0 to $+70{ }^{\circ} \mathrm{C}$ |  |
| Clock frequency | $\mathrm{I}_{\mathrm{CLCK}}$ | typ. | $62,5 \mathrm{kHz}$ |
| Supply current; $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25{ }^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{DD}}$ | typ. | 14 mA |

## PACKAGE OUTLINE

18-lead DIL; plastic (SOT-102A).

## GENERAL DESCRIPTION

The SAB3017 enables customized systems with parallel inputs to be driven by our remote control system via the serial instruction bus (IBUS), which can be obtained from the remote control receiver circuit (see Fig. 2). Only three signal lines are necessary for the electrical connections to the TV or radio set.


Fig. 2 Customized systems controlled by our remote control system.
The SAB3017 checks the running instruction on the IBUS on format length and transmission errors. This is an important feature, because the signal lines can be used for other data formats. Output $\overline{\mathrm{VP}}$ generates a LOW pulse after a valid IBUS transmission. The last valid 6 -bit IBUS information is. available in parallel at outputs PA to PF; thus up to 64 commands can be decoded by using external logical circuitry.
The SAB3017 also comprises five flip-flop outputs $\overline{\mathrm{LA}}$ to $\overline{\mathrm{LE}}$, which are mask-programmable. The operation mode of each output is also programmable; D flip-flop (latch), RS flip-flop, T flip-flop (toggle), or a single output pulse are possible. Two internal control signals are available for controlling these functions. The joining of these control signals into a single command or a group of commands is also set by a mask-programmable command decoder. The use of peripheral command decoding is not necessary in simple systems for suitable choice of the functions and the associated commands at these outputs; the SAB3017 can directly take-over the control of these systems.

The system connected to the SAB3017 can be operated by choice, direct or after addressing by a preset code. With the use of external diodes (max. 3 diodes) the circuit is programmable to be addressed by a preset code. One out of eight preset IBUS codes (code no. 56 to 63) can be chosen. The subsystem is only activated when receiving this preset code, e.g. that special sub-system is enabled for reception and transmission of further commands; systems with the other programmed preset codes are disabled simultaneously. All following commands are only executed in the addressed system until a new preset code is received.
Output $\overline{E N Q}$ controls the following circuits of the system; $\overline{E N Q}$ is LOW when the system is enabled and HIGH when disabled. In this way 56 commands are available for controlling the main set and for each sub-system; 8 further commands are reserved for addressing max. 8 sub-systems.
The circuit can also be used without any bus enable addressing. In this case $\overline{\mathrm{ENO}}$ must be connected to a LOW level (ground) and the circuit is always in the enabled state.

## OPERATION DESCRIPTION

Inputs (CLCK, $\overline{\text { DLEN }}, \overline{D A T A})$
The IBUS signals CLCK, $\overline{\text { DLEN }}$ and $\overline{\text { DATA }}$ are in general common bus-lines for all sub-systems for reception or transmission of commands. The SAB3017 is an IBUS receiving circuit. An IBUS information is transmitted by an IBUS transmitter (e.g. SAB3022) synchronously with the system clock ( $62,5 \mathrm{kHz}$ ) and serially via the $\overline{\text { DATA }}$ line; $\overline{\text { DLEN }}$ is HIGH during transmission. The timing of the IBUS transmission is shown in Fig. 4.

## Outputs (PA, PB, PC, PD, PE, PF and $\overline{\mathrm{VP}}$ )

The latest IBUS information received is available in parallel at the intermediate memory outputs PA to PF. This is independent of whether the circuit is enabled or not. The terminals PA, PB and PC act as inputs to preset the address (preset code) for this circuit during the IBUS transmission. The preset code for enabling is determined by a connected ( 0 ) or not connected ( 1 ) diode between the terminals PA, PB, PC and $\overline{D L E N}$ as given in the following table; an example of diode connection is given in Fig. 3.

Table 1. Connection of diodes for the preset codes; $0=$ diode, $1=$ no diode.

| enabling by <br> preset code no. | PC | PB | PA |
| :---: | :---: | :---: | :---: |
| 56 | 0 | 0 | 0 |
| 57 | 0 | 0 | 1 |
| 58 | 0 | 1 | 0 |
| 59 | 0 | 1 | 1 |
| 60 | 1 | 0 | 0 |
| 61 | 1 | 0 | 1 |
| 62 | 1 | 1 | 0 |
| 63 | 1 | 1 | 1 |



Fig. 3 Example of diode connection for enabling by preset code no 60.
The terminals PA, PB and PC again act as outputs after a valid IBUS transmission. After a pulse at $\overline{\mathrm{VP}}$ the new IBUS information is available at the terminals PA to PF untill a new IBUS transmission follows (see Fig. 4). The outputs PA to PF and also VP are open drain outputs, so they need external pull-up resistors.

## Input/output (ENQ)

Output $\overline{\mathrm{ENO}}=$ LOW: circuit is enabled; $\overline{\mathrm{ENO}}=$ HIGH: circuit is disabled. The output $\overline{\mathrm{ENO}}$ is enabled after reception of a preset code, which is determined by the diode connection as given in Table 1. It is disabled after reception of one of the other seven preset codes; this is done in case another sub-system is addressed, or after reception of the IBUS code numbers 2 or 4, which are used to address the main set. For timing of ENO see Fig. 4.
Terminal ENQ also operates as an input. The circuit is enabled by applying LOW pulses ( $T>2 \times$ TCLCK) $^{\text {l }}$ externally and it is continuously in the enabled state when ENO is connected to ground. Terminal ENO has an open drain output stage, so it needs an external pull-up resistor.


Fig. 4 Timing diagram for the output signals.

## Outputs ( $\overline{\mathrm{LA}}, \overline{\mathrm{LB}}, \overline{\mathrm{LC}}, \overline{\mathrm{LD}}, \overline{\mathrm{LE}}$ )

The operation mode of these outputs is determined by an internal mask-programmable command decoder (see Table 2).
Table 3 shows the mode of the mask-programmed output stages for the standard version SAB3017A. The signals $\overline{L A}$ to $\overline{L E}$ can only be changed when the circuit is in the enabled state ( $\overline{E N O}=L O W$ ). For each single output, the commands x or x and y determine the addressed output.
A group of commands can be specified for x and y , which have a common bit pattern.
The outputs $\overline{L A}$ to $\overline{L E}$ are open drain outputs, so they need external pull-up resistors.
Terminals $\overline{L A}$ to $\overline{L E}$ also operate as inputs: for the functions $m=D, T$ or RS, they can be set LOW by applying a LOW pulse ( $\mathrm{T}>2 \times$ T $_{\text {CLCK }}$ ) externally.

## Reset

The SAB3017 automatically initiates a reset cycle after switching on the supply. The outputs PA to PF are then LOW; the outputs $\overline{V P}, \overline{L A}$ to $\overline{L E}$ and $\overline{E N O}$ are then HIGH.

Table 2. Possible functions at the outputs $\overline{\mathrm{LA}}$ to $\overline{\mathrm{LE}}$.

| operation mode m | circuit enabled ( $\overline{\mathrm{ENO}}=0$ ) |  | circuit is disabled$(\overline{E N O}=1)$ |
| :---: | :---: | :---: | :---: |
|  | output is set (LOW) by | output is reset (HIGH) by |  |
| D = latch | command x | all other commands except $x$ | HIGH |
| T = toggle | command x | command $x$ | latest state is maintained |
| RS $=$ set/reset | command $x$ | command $\gamma$ | latest state is maintained |
| P = pulse | LOW pulse, in | ted by command $x$ | HIGH, no pulse |

Table 3. Decoded outputs for the standard version SAB3017A.

| $\begin{gathered} \text { IBUS } \\ \text { code } \\ \text { no. } \end{gathered}$ | outputs PA to PF |  |  |  |  |  | $\overline{\mathrm{LA}}$ |  | $\overline{L B}$ |  | $\overline{L C}$ |  | $\overline{\text { LD }}$ |  | $\overline{\text { LE }}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | F | E | D | C | B | A | $\mathrm{a}_{\mathrm{n}+1}$ | m | $\mathrm{Q}_{\mathrm{n}+1}$ | m | $\mathrm{a}_{n+1}$ | m | $\mathrm{O}_{\mathrm{n}+1}$ | m | $\mathrm{a}_{\mathrm{n}+1}$ | m |
| 14 | 0 | 0 | 1 | 1 | 1 | 0 | $\mathrm{a}_{\mathrm{n}}$ |  | 1 |  | $\mathrm{Q}_{\mathrm{n}}$ |  | 0 | P | 1 |  |
| 15 | 0 | 0 | 1 | 1 | 1 | 1 | $\mathrm{a}_{n}$ |  | 1 |  | $\mathrm{O}_{n}$ |  | 1 |  | 0 | P |
| 16 | 0 | 1 | 0 | 0 | 0 | 0 | $\mathrm{O}_{\mathrm{n}}$ |  | 1 |  | 1 | RS | 1 |  | 1 |  |
| 17 | 0 | 1 | 0 | 0 | 0 | 1 | $\mathrm{O}_{\mathrm{n}}$ |  | 1 |  | 1 | RS | 1 |  | 1 |  |
| 18 | 0 | 1 | 0 | 0 | 1 | 0 | $\mathrm{a}_{n}$ |  | 1 |  | 1 | RS | 1 |  | 1 |  |
| 19 | 0 | 1 | 0 | 0 | 1 | 1 | $\mathrm{O}_{\mathrm{n}}$ |  | 1 |  | 1 | RS | 1 |  | 1 |  |
| 20 | 0 | 1 | 0 | 1 | 0 | 0 | $\mathrm{Q}_{n}$ |  | 1 |  | 1 | RS | 1 |  | 1 |  |
| 21 | 0 | 1 | 0 | 1 | 0 | 1 | $\mathrm{a}_{\mathrm{n}}$ |  | 1 |  | . | RS | 1 |  | 1 |  |
| 22 | 0 | 1 | 0 | 1 | 1 | 0 | $\mathrm{O}_{\mathrm{n}}$ |  | 1 |  | 1 | RS | 1 |  | 1 |  |
| 23 | 0 | 1 | 0 | 1 | 1 | 1 | $\mathrm{Q}_{\mathrm{n}}$ |  | 0 | D | 1 | RS | 1 |  | 1 |  |
| 32 | 1 | 0 | 0 | 0 | 0 | 0 | $\overline{\mathrm{a}}_{n}$ | T | 1 |  | $\mathrm{a}_{\mathrm{n}}$ |  | 1 |  | 1 |  |
| 45 | 1 | 1 | 0 | 1 | 1 | 0 | $\mathrm{O}_{\mathrm{n}}$ |  | 1 |  | 0 | RS | , |  | 1 |  |
| further | X | X | X | X | X | X | $\mathrm{O}_{\mathrm{n}}$ |  | 1 |  | $\mathrm{O}_{\mathrm{n}}$ |  | 1 |  | 1 |  |



Fig. 5 Pinning diagram.

## PINNING

| 1 10 | $v_{S S}$ <br> $V_{D D}$ | negative supply ( 0 V ) positive supply |
| :---: | :---: | :---: |
| 5 | $\overline{\text { DLEN }}$ | data line enable input |
| 6 | $\overline{\text { DATA }}$ | data input |
| 18 | CLCK | clock input |
| 4 | PA |  |
| 3 | PB | address inputs |
| 2 | PC |  |
| 11 | PD | parallel data outputs |
| 8 | PE |  |
| 7 | PF |  |
| 16 |  |  |
| 15 | $\overline{L B}$ |  |
| 14 | $\overline{\text { LC }}$ | decode outputs/set inputs (LOW) |
| 13 | $\overline{\text { LD }}$ |  |
| 12 | $\overline{\text { LE }}$ |  |
| 9 | ENO | enable input/output |
| 17 | $\overline{\mathrm{VP}}$ | data valid - pulse output |

RATINGS $\left(V_{S S}=0\right)$
Limiting values in accordance with the Absolute Maximum System (IEC 134)

Supply voltage range
Input voltage range
Output voltage range
Input current
Output current
Power dissipation per output
Total power dissipation per package
Operating ambient temperature range
Storage temperature range

VDD
$V_{1}$
$\mathrm{V}_{\mathrm{Q}}$
$\pm 1$
${ }^{ \pm 1} \mathrm{Q}$
$\mathrm{P}_{\mathrm{Q}}$
$P_{\text {tot }}$
$\mathrm{T}_{\mathrm{amb}}$
$\mathrm{T}_{\mathrm{stg}}$

$$
\begin{array}{cc}
-0,3 \text { to }+7,5 \mathrm{~V} \\
-0,3 \text { to }+15 \mathrm{~V} \\
0 \text { to }+15 \mathrm{~V} \\
\text { max. } \quad 10 \mathrm{~mA} \\
\text { max. } \quad 10 \mathrm{~mA} \\
\text { max. } \quad 50 \mathrm{~mW} \\
\text { max. } \quad 300 \mathrm{~mW} \\
0 \text { to }+700^{\circ} \mathrm{C} \\
-55 \text { to }+150^{\circ} \mathrm{C}
\end{array}
$$

## CHARACTERISTICS

$\mathrm{V}_{\mathrm{SS}}=0 ; \mathrm{T}_{\mathrm{amb}}=0$ to $+70^{\circ} \mathrm{C}$; unless otherwise specified

|  | $\mathrm{V}_{\mathrm{DD}}$ | symbol | min. | typ. | max. | conditions |  |
| :--- | :---: | :--- | :---: | :---: | :---: | :--- | :---: |
| Supply voltage | - | $\mathrm{V}_{\mathrm{DD}}$ | 4,5 | 5 | 5,5 | V |  |
| Supply current | 5 | $\mathrm{I}_{\mathrm{DD}}$ | - | 14 | - | mA |  |
| Input voltage LOW | 5 | $\mathrm{~V}_{\mathrm{IL}}$ | $-0,3$ | - | 1,2 | V |  |
| Input voltage HIGH | 5 | $\mathrm{~V}_{\mathrm{IH}}$ | 3,5 | - | 15 | V |  |
| Input leakage current | 5 | $\mathrm{I}_{\mathrm{IR}}$ | - | - | 1 | $\mu \mathrm{~A}$ | $\mathrm{~V}_{\mathrm{I}}=-0,3 \mathrm{to} \mathrm{+15} \mathrm{~V}$ |
| Output voltage LOW | 5 | $\mathrm{~V}_{\mathrm{QL}}$ | - | - | 1 | V | $\mathrm{I}_{\mathrm{Q}}=1 \mathrm{~mA}$; open drain |
| Output leakage current | 5 | $\mathrm{I}_{\mathrm{QR}}$ | - | - | 20 | $\mu \mathrm{~A}$ | $\mathrm{~V}_{\mathrm{Q}}=15 \mathrm{~V}$ (HIGH) |
| Clock frequency | 5 | $\mathrm{f}_{\mathrm{CLCK}}$ | 10 | 62,5 | 70 | kHz |  |
| Input rise/fall times | 5 | $\mathrm{t}_{\mathrm{r}} ; \mathrm{t}_{\mathrm{f}}$ | - | - | 1 | $\mu \mathrm{~s}$ |  |

## RECEIVER AND ANALOGUE MEMORY



Fig. 1 Block diagram; infrared receiver.

## Features

- Receiver for $2 \times 64$ commands. $6+1$ bit code word (selectable).
- Four 63 -step analogue memories with D/A converter; basic setting 50\% (31/64); VOLU 30\% (19/64) or $50 \%$ (31/64).
- Short response time (speed for altering the analogue memories):
$115 \mathrm{~ms} / \mathrm{step} ; 7,3 \mathrm{~s} / 63 \mathrm{steps}$.
- ON/OFF (standby) output.
- Serial instruction output (IBUS).
- High security against interference.
- The output signals of the station memory and the IBUS commands are available simultaneously.
- Inputs for local operation via diode-encoded keys; up to 31 commands; mask-programmable.
- Various repetition rates at the IBUS for single commands, step commands ( $2 /$ second) and analogue commands ( $8 /$ second).
- Outputs for sub-systems.

QUICK REFERENCE DATA

| Supply voltage | $V_{\text {DD }}$ | typ. 5 V |
| :---: | :---: | :---: |
| Operating ambient temperature range | Tamb | 0 to $+70{ }^{\circ} \mathrm{C}$ |
| Clock frequency | ${ }^{\text {f CLCK }}$ | 62,5 kHz |
| Supply current at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ | IDD | typ. 20 mA |

## PACKAGE OUTLINE

24-lead DIL; plastic (SOT-101A).

## GENERAL DESCRIPTION.

The circuit is implemented in N-channel MOS technology, Serial data is derived from the transmitter SAB3011 in remote or extended local operation mode. This data is applied to the RSIGI input, where it is checked and decoded and serially applied as commands to the IBUS. Some commands are also used internally for control of 4 analogue functions and the station memory. Moreover, the circuit has available an input/output for the ON/OFF function, three auxiliary outputs for reserve commands, each containing the station-change signal and a sub-system identification signal. For local operation, five inputs are available, via which 31 different commands are parallel addressable (can be chosen by maskprogramming).
Special features:

- Serial output for 64 commands.
- Universal control functions for sub-systems, e.g. tuning systems, Teletext, Viewdata, videogames, clock with addressable memory, etc.
$\rightarrow$ - After addressing a sub-system, the analogue functions and the reserve functions remain available.
- Parallel station outputs.


## OPERATION DESCRIPTION

## Remote control data input (RSIGI)

Serial data is derived from the transmitter in remote or local operation mode. This data is applied to the RSIGI input (see Fig. 2), where it is checked and decoded. The instruction bus (IBUS) is then enabled and an output operation takes place.
Response time for infrared operation: $\approx 110 \mathrm{~ms}$.
The following tests are carried out for each signal or signal group:

- Dead-time, (time between two pulses).
- Word separation.
- Bit counting.
- Word comparison.

Signals which do not come within the zero or one 'window', restart the input detection procedure. The commands are transmitted as 7 -bit words ( 1 start bit, 6 data bits). The system will accept leading ' 0 ' command' (start bit $\mathrm{S}=0$ ) for RSVD $=$ HIGH and leading ' 1 ' commands ( $\mathrm{S}=1$ ) for RSVD $=$ LOW.
Table 1 shows the IBUS-codes.


Fig. 2 Specification of the timing of the input signal.

Local keyboard inputs (LOCA, LOCB, LOCC, LOCD and LOCE)
Up to 31 commands (see Table 2) for local control are possible by addressing these 5 inputs from a binary encoded keyboard. The inputs are drawn internally to $\mathrm{V}_{\mathrm{DD}}$ at standby. Out of the 64 commands 31 can be stored in the mask-programmable ROM with the desired key addresses. This ROM can be chosen by the user. The ROM of the standard version SAB3022B (see Table 2) is programmed by the manufacturer. A keyboard input (local control) overrides the remote control commands at input RSIGI (from SAB3011). Current IBUS output data is completely stopped.


Repețition rate: $2 /$ second $\times T_{R}=516 \mathrm{~ms}$
$8 /$ second $\times T_{R}=129 \mathrm{~ms}$
Fig. 3 Relationship between key operation and command output.



Table 2. Allocation of local command codes for the standard version (SAB3022B).

| IBUS <br> code <br> no. | LOCE | LOCD | LOCC | LOCB | LOCA | lommand valid |
| ---: | :---: | :---: | :---: | :---: | :---: | :--- |
|  | 1 | 1 | 1 | 1 | 1 | for DICS system |
| 36 | 1 | 1 | 1 | 1 | 0 | no command |
| 33 | 1 | 1 | 1 | 0 | 1 | step station up |
| 1 | 1 | 1 | 1 | 0 | 0 | store |
| 5 | 1 | 1 | 0 | 1 | 1 | mute |
| 38 | 1 | 1 | 0 | 1 | 0 | search up/on |
| 40 | 1 | 1 | 0 | 0 | 1 | step channel up |
| 41 | 1 | 1 | 0 | 0 | 0 | volume up |
| 4 | 1 | 0 | 1 | 1 | 1 | display down |
| 32 | 1 | 0 | 1 | 1 | 0 | display on/off |
| 42 | 1 | 0 | 1 | 0 | 1 | ANAL 2 up |
| 43 | 1 | 0 | 1 | 0 | 0 | ANAL 2 down |
| 44 | 1 | 0 | 0 | 1 | 1 | ANAL 3 up |
| 45 | 1 | 0 | 0 | 1 | 0 | ANAL 3 down |
| 39 | 1 | 0 | 0 | 0 | 1 | step channel down |
| 34 | 1 | 0 | 0 | 0 | 0 | channel mode |
| 37 | 0 | 1 | 1 | 1 | 1 | step station down |
| 2 | 0 | 1 | 1 | 1 | 0 | OFF |
| 48 | 0 | 1 | 1 | 0 | 1 | - |
| 49 | 0 | 1 | 1 | 0 | 0 | - |
| 46 | 0 | 1 | 0 | 1 | 1 | ANAL 4 up |
| 47 | 0 | 1 | 0 | 1 | 0 | ANAL 4 down |
| 50 | 0 | 1 | 0 | 0 | 1 | - |
| 56 | 0 | 1 | 0 | 0 | 0 | reserved |
| 0 | 0 | 0 | 1 | 1 | 1 | basic set analogue |
| 6 | 0 | 0 | 1 | 1 | 0 | reserve B |
| 7 | 0 | 0 | 1 | 0 | 1 | reserve C |
| 57 | 0 | 0 | 1 | 0 | 0 | reserved |
| 58 | 0 | 0 | 0 | 1 | 1 | reserved |
| 17 | 0 | 0 | 0 | 1 | 0 | station 1 |
| 35 | 0 | 0 | 0 | 0 | 1 | search down |
| 59 | 0 | 0 | 0 | 0 | 0 | reserved |
|  |  |  |  |  |  |  |

## IBUS outputs

Outputs $\overline{\text { DATA }}$ and $\overline{\text { DLEN }}$ are inverted.
Correctly received commands are available for the duration of a key operation as a single command or as repeated commands, in accordance with the sub-system requirements (see Table 1). The following output modes are provided:

- Single command; e.g. digits.
- Repetition rate: $2 /$ second; e.g. step functions.
- Repetition rate: $8 /$ second; e.g. analogue functions.

The IBUS command is available at output DATA synchronous with the system clock; the word length is 7 bits, one start bit and 6 data bits.


Fig. 4 Output waveforms of a command transmission.
Various word formats can be transmitted between the sub-systems, so it is necessary that each receiver should carry out recognition of a word format. Word formats which do not correspond with the requirements have no effect on the system. It is also necessary that all sub-systems which receive or supply information to the BUS-line should check whether or not the BUS is occupied, if yes, the output is delayed. Output DLEN acts as an input for this procedure. The output delay amounts to $32 \times$ ${ }^{\mathrm{t}} \mathrm{CLCK}^{\prime}=512 \mu \mathrm{~s}$.

## Analogue memories

The SAB3022 contains four 64-step memories for analogue functions. The speed of stepping is $115 \mathrm{~ms} /$ step.
Stepping through the full range takes: 7,3 seconds.
When operating in the local mode, via inputs LOCA to LOCE, the stepping speed becomes $129 \mathrm{~ms} / \mathrm{step}$; 8,2 seconds for the full range.
The output waveform of the analogue values is pulse-width modulated and has a repetition rate of approximately 2 kHz ; the duty factor determines the analogue values. The analogue voltage is available at the output of an externally connected low-pass filter.
By the command (0) 'basic setting' and after switching-on the supply, the analogue memories (ANAL 2, ANAL 3 and ANAL 4) are preset to a mid-position ( $31 / 64$ in the standard version). The VOLU memory is set to $30 \%$ in the standard version, after switching-on the supply (set to $50 \%$ and/or set.to normal by command 0 can be obtained by mask-programming).
The volume control output (VOLU) is set LOW when, by a mute command (1), the flip-flop is set. The volume output. will be set LOW for $T_{S}=200 \mathrm{~ms}$ (see Fig. 5) when the station is changed by the following commands (only if MODEP $=\mathrm{HIGH}$ ):

16 to 31 (station 1 to 16 ).
36 and 37 (step station up/down).
The flip-flop will be reset by the following commands:
mute command (1).
volume up command (40); the volume output increases from LOW.
basic setting command (0); if chosen by mask-programming.
OFF command (2).
In the standby mode, output OFF $=$ HIGH, the analogue memories cannot be changed. The output VOLU = LOW, independent of memory values.


Fig. 5 Timing diagram for muting at station and channel selection.

| RSIGI mode <br> (from SAB3011) | $T_{S}$ |
| :--- | :---: |
| infrared transmission | 200 ms |
| local operation | 260 ms |

## Input/output OFF

OFF is the output of a flip-flop (ON/OFF-flag). If this output is LOW, the system is in the ON-mode, if HIGH, the system is in the standby mode. The system is set to the standby mode by switching-on the supply or using the command OFF. Terminal OFF operates as an input and allows setting of the flip-flop to the on-state e.g. switching on via a wiping contact on the mains switch, while OFF is forced to $\mathrm{V}_{\mathrm{SS}}$ for at least two clock cycles. The flip-flop can be set LOW $=\mathrm{ON}$ by a number of commands (see Table 1).
Reserve outputs (RSVA, RSVB and RSVD)
RSVA is the output of a flip-flop which changes its state after each RESERVE A command (3). RSVB provides a single positive pulse for 1 ms upon receipt of a RESERVE B command (6).
A RESERVE C command (7) generates a HIGH level on the RSVB output for as long as the command is received, with a minimum of 100 ms (error-free reception assumed).
The function of the RSVD output depends upon the use of the MODEP output. If MODEP is LOW, the RSVD output is LOW as long as the RESERVE D command (8) is received, with a minimum of 100 ms .
If MODEP $=$ HIGH, a LOW pulse appears on the RSVD output during a change of the station memory contents by the commands 16 to 31,36 and 37 (see also Figs 5 and 6).
RSVD can also be used as an input: if it is connected to ground ( $\mathrm{V}_{\mathrm{SS}}$ ), the circuit will expect to receive remote commands with a leading one in place of a leading zero.

(1) Key down; bouncing time finished; signal RSIGI: word comparison effective.
(2) Key up; bouncing time finished; signal RSIGI: word comparison uneffective, or the time-window has been exceeded.
(3) For SAB3032: RSVF, command 10.
(4) For SAB3032: RSVE, command 9.

Fig. 6 Timing diagram for some outputs; f CLCK $=62,5 \mathrm{kHz}$.

## Station memory outputs (PRGA, PRGB, PRGC, PRGD and MODEP)

The station memory outputs are coded as shown in Table 1.
These are the outputs of a 4-bit station memory, the content of which is changed by commands 16 to 31 (station 1 to 16) or commands 36 and 37 (step station up/down). A step station command ( 36 and 37 ) in the standby mode switches the system into the ON-mode without station alteration.
The MODEP terminal indicates whether a sub-system is selected (MODEP = LOW) or not (MODEP = HIGH). A sub-system is selected by the commands 56 to 63 . When a sub-system is selected, or when MODEP is switched LOW externally, the commands 16 to 31,36 and 37 do not influence the station memory contents. Output VOLU is not mute controiled and RSVD delivers no station change signal, and can only be influenced by command 8 (reserve D).
At commands 2 (OFF), 4 (on) and after switching on the supply voltage, the circuit is in the MODEP = HIGH state, meaning the station memory can be addressed.

When the SAB3022 is used in the DICS (Digital Channel Selection) system, MODEP should be switched LOW externally, to avoid unwanted muting during input of digits.
The step station cycle is reduced from 16 to 12 stations, if PRGD is connected to ground (VSS).

## Standby state

The SAB3022 has a built-in reset circuit. After switching on the supply voltage, the next two clock cycles will reset the circuit into the standby mode.
The circuit will be in the following operating states:

1. $V O L U=L O W$.
2. Analogue memories are set to $50 \%$, VOLU is set to $30 \%$ (for the standard version).
3. Station memory is at station 1.
4. $O F F=\mathrm{HIGH}$.
5. Mute-flag is not set.
6. All reserve outputs (except RSVD) are LOW.
7. MODEP $=\mathrm{HIGH}$.

Programming of modes using outputs as inputs
Several outputs can be used as inputs (MODEP, RSVD, PRGD), for programming other operating modes. This can be obtained in 2 ways:

1. By means of a connection to ground ( $V_{\mathrm{SS}}$ ). In this case the output signal is not available.
2. By means of a bipolar transistor in a common emitter circuit which clamps the output level at $V_{B E}$ (see Fig. 6). The output signal is available with reversed polarity at the collector of the transistor.


Fig. 6 Clamping the output voltage to $V_{B E}$.


Fig. 7 Pinning diagram.
RATINGS ( $\mathrm{V}_{\mathrm{SS}}=0$ )
Limiting values in accordance with the Absolute Maximum System (IEC 134)

| Supply voltage | $V_{\text {DD }}$ | max. | 7,5 |  |
| :---: | :---: | :---: | :---: | :---: |
| Input voltage | $V_{1}$ | max. |  | V |
| Input current | 11 | max. |  | mA |
| Negative input current | $-11$ | max. |  | mA |
| Output current | ${ }^{1} \mathrm{Q}$ | max. | 10 | mA |
| Negative output current | $-10_{0}$ | max. | 10 | mA |
| Power dissipation per output | $\mathrm{P}_{\mathrm{Q}}$ | max. |  | mW |
| Total power dissipation per package | $\mathrm{P}_{\text {tot }}$ | max. |  | mW |
| Operating ambient temperature range | Tamb | -20 | + 70 |  |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -55 to | 150 | ${ }^{\circ} \mathrm{C}$ |

## CHARACTERISTICS

$V_{S S}=0 ; T_{a m b}=25^{\circ} \mathrm{C}$; unless otherwise specified

|  | $\stackrel{V_{\mathrm{DD}}}{ }$ | symbol | min. | typ. | max. |  | conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage | - | $V_{\text {DD }}$ | 4,5 | 5,0 | 5,5 | V |  |
| Supply current | 5 | ${ }^{1}$ DD | - | - | 25 | mA |  |
| Input voltage LOW | 5 | $V_{\text {IL }}$ | -0,3 | - | 1,2 | V |  |
| Input voltage HIGH | 5 | $\mathrm{V}_{\text {IH }}$ | 3,5 | - | 15 | V |  |
| Input leakage current RSIGI, CLCK | 5 | IIR | - | - | 1 | $\mu \mathrm{A}$ | $V_{1}=-0,3$ to +10 V |
| Input current LOW LOCA to LOCE, OFF, $\overline{\mathrm{DLEN}}$ | 5 | $-1 / 2$ | - | - | 100 | $\mu \mathrm{A}$ | $v_{1}=0$ |
| Outputs OFF,' RSVA, RSVB, RSVD, MODEP, PRGA to PRGD |  |  |  |  |  |  |  |
| Output voltage LOW | 5 | $\mathrm{V}_{\text {OL }}$ | - | - | 0,8 | $v$ | ${ }^{1} \mathrm{QL}=1 \mathrm{~mA}$ |
| Output current HIGH | 5 | ${ }^{\mathrm{I}} \mathrm{QH}$ | - | - | 20 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {QH }}=15 \mathrm{~V}$ |
| Outputs DATA, DLEN |  |  |  |  |  |  |  |
| Output voltage LOW | 5 | $\mathrm{V}_{\mathrm{QL}}$ | - | - | 0,8 | V | ${ }^{1} \mathrm{QL}=2 \mathrm{~mA}$ |
| Output current HIGH | 5 | ${ }^{1}$ | - | - | 20 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{QH}}=15 \mathrm{~V}$ |
| Outputs VOLU, ANAL2 ANAL3, ANAL4 |  |  |  |  |  |  |  |
| Output voltage LOW | 5 | $\mathrm{V}_{\mathrm{QL}}$ | - | - | 1 | V | $\mathrm{I}_{\mathrm{QL}}=4 \mathrm{~mA}$ |
| Output current HIGH | 5 | ${ }^{\mathrm{I}} \mathrm{OH}$ | - | - | 20 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{OH}}=15 \mathrm{~V}$ |
| Outputs RSVA, RSVD, MODEP, OFF, PRGD |  |  |  |  |  |  |  |
| Output voltage HIGH | 5 | $\mathrm{V}_{\mathrm{OH}}$ | 3,5 | - | 15 | V | ${ }^{1} \mathrm{C}>0$ |
| Input OFF current during standby setting | 5 | loff | 15 | - | - | mA | $\mathrm{V}_{\mathrm{QL}} \rightarrow \mathrm{V}_{\mathrm{QH}}$ |
| Clock frequency | 5 | ${ }^{\text {f CLCK }}$ | 56,25 | 62,5 | 68,75 | kHz |  |
| Duty factor | 5 | $\delta$ | 0,4 | 0,5 | 0,6 |  |  |
| Input rise/fall time | 5 | $\mathrm{tr}_{\mathrm{r}} ; \mathrm{t}_{\mathrm{f}}$ | - | - | 1 | $\mu \mathrm{s}$ |  |




Fig. 9 Circuit diagram of infrared detector and amplifier.

## COMPUTER INTERFACE FOR TUNING SYSTEMS (CITUS)



Fig. 1 Block diagram.
The circuit comprises the following:

- CBUS receiver with an 18 -bit shift register, BUS control, an 18 -bit latch for storing the frequency information.
- A 14-bit presettable frequency counter to measure the incoming frequency at FDIV.
- Tuning control with tuning counter; zero detection; control of tuning windows and hold ranges.
- An on-chip crystal oscillator and power on reset.
- A.F.C. is not necessary because of the accuracy of $62,5 \mathrm{kHz}$ for the frequency measurement.

PACKAGE OUTLINE 16-lead DIL; plastic (SOT-38Z).

## GENERAL DESCRIPTION

The SAB3024 accepts commands from the microcomputer via the CBUS and performs the functions associated with frequency-locked loop digital tuning. Receiver tuning data is transmitted from the microcomputer, via the CBUS, as 18 -bit words which are loaded into the data shift register. Shortly after the end of each word, the data, if valid, is loaded into the data latch.
The 14 most significant bits of the data word define the required frequency and are loaded into the frequency counter. The cycles of the tuner local oscillator waveform (divided by 256) at the FDIV input then decrement the frequency counter during a $4096 \mu s$ measuring period. The content of the frequency counter at the end of this perigd defines the tuning error as follows:

- counter has passed zero: frequency too high,
- counter has not reached zero: frequency too low,
- counter contents zero: frequency correct.

The remaining content of the frequency counter is loaded into the tuning counter which is decremented to zero. The period during which the tuning counter runs is therefore proportional to the extent of the necessary frequency correction. The tuning control, in conjunction with an external circuit, generates FUP (increase frequency) or FDN (decrease frequency) pulses with a duration equal to the running time of the tuning counter. If the counter content was zero, neither FUP or FDN pulses are generated but the AFCON output is set HIGH to switch on the a.f.c. to the tuner, thereby allowing the tuning operation to be completed. Since the frequency is measured by a 14-bit counter, the maximum tuning error is $\mathrm{f} / 2^{14}$. With an upper frequency limit of 1024 MHz , this results in a maximum tuning error of $62,5 \mathrm{kHz}$. This tuning window is narrow enough to allow the system to be used in television receivers that do not incorporate a.f.c. The AFCON output can then be used to control a correct tuning indicator. If a.f.c. is used, it will remain switched on by the AFCON signal as long as the tuning remains within a holding range of $62,5 \mathrm{kHz}$. Inputs TMA and TMB can also be addressed to give tuning windows of $250 \mathrm{kHz}, 500 \mathrm{kHz}$ or 1 MHz and corresponding holding ranges of $500 \mathrm{kHz}, 1 \mathrm{MHz}$ or 2 MHz by reducing the length of the frequency counter to 12,11 or 10 bits.
Two bits of the data word define the rate at which the tuning counter is decremented and thereby control the duration of the FDN and FUP frequency correction pulses. Four durations can be selected for each tuning window width so that the characteristics of various tuners can be accommodated. Two other bits of the data word can be used to reverse the tuning direction information applied to the tuning control. This facility is included because, if the tuner local oscillator ceases to function, the divide by 256 prescaler may oscillate at high frequency. In this event, the tuning loop will sense that the measured frequency is too high and will be unable to tune up. To overcome this condition, the FDN pulses must be changed to FUP pulses.
A HIGH level at the HOLD input will inhibit the tuning pulses and cause the AFCON output state to remain unchanged.


Fig. 2 Pinning diagram.

## RECEIVER AND ANALOGUE MEMORY

The SAB3032 is identical to the SAB3022 except for extra output functions; ANDA, ANDB, RSVE, RSVF.

## Additional features

- Output of a binary-coded display command to realize on-screen bar display or digit display of the stored analogue values.
- Output of a control command for the display of analogue values.
- Two extra reserve functions.


## GENERAL DESCRIPTION

With the SAB3032 the following display possibilities can be obtained in addition to the SAB3022.

- On-screen bar display with different colours for each analogue function.
- Multiple on-screen bar display of all analogue functions.
- Numerical display of the altered analogue functions.
- Multiple numerical display of the analogue values.


## QUICK REFERENCE DATA

| Supply voltage range | $V_{\text {DD }}$ | typ. 5 V |
| :---: | :---: | :---: |
| Operating ambient temperature range | Tamb | 0 to $+70{ }^{\circ} \mathrm{C}$ |
| Clock frequency | ${ }^{\text {f CLCK }}$ | $62,5 \mathrm{kHz}$ |
| Supply current at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ | ${ }^{\prime}$ DD | typ. 20 mA |

## PACKAGE OUTLINE

28-lead DIL; plastic (SOT-117).

## OPERATION DESCRIPTION

## Reserve outputs (RSVE, RSVF)

A reserve E (9) command generates a HIGH level on the RSVE output for as long as the command is received at the remote control or at the receiver.
RSVF is the output of a flip-flop which changes its state after each reserve $F(10)$ command. After switching on the supply voltage output RSVF = LOW.
Fig. 6 of the SAB3022 shows the timing of these outputs (see data sheet SAB3022).
Display of analogue values outputs (ANDA, ANDB)
Output ANDA generates a clock and a gating signal synchronized with the IBUS output (see Fig. 1). The addressed analogue values (VOLU, ANAL2, ANAL3, ANAL4) are generated by the clock signal together with the DATA signal, which are available at output ANDB in binary code.
When the analogue value is changed by a command, the specific binary-coded analogue value will be generated serially (simultaneously with the gating signal at ANDA). The signal of the addressed analogue value is generated at ANDB simultaneously. This output is obtained at every analogue value change, thus also at the commands basic set analogue mute/on and OFF, and after switching on the supply voltage.
When no special analogue function is selected the output VOLU is switched to ANDB.
When ANDB is connected to $\mathrm{V}_{\mathrm{SS}}$, analogue memory output VOLU will be affected by the command basic set analogue ( 0 ).


Fig. 1 Timing diagram for signals ANDA and ANDB; display of analogue value.


Fig. 2 Pinning diagram; based on development samples, may be changed in future designs.

RATINGS see SAB3022
CHARACTERISTICS see SAB3022 except for:
$\mathrm{V}_{\mathrm{SS}}=0 ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; unless otherwise specified

|  | $V_{\mathrm{DD}}$ <br> V | symbol | min. typ. max. | conditions |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :--- |
| Outputs RSVE, RSVF, <br> ANDA, ANDB |  |  |  |  |  |  |
| Output voltage LOW | 5 | $\mathrm{~V}_{\mathrm{QL}}$ | - | - | 0,8 | V |
| Output current HIGH | 5 | I QH | - | - | 20 | $\mu \mathrm{~A}$ |

## ANALOGUE AND TUNING CIRCUIT (A \& T)



The SAB3034 analogue and tuning circuit (A \& T) provides closed loop digital tuning and control of up to six analogue functions. The IC is used in combination with a microcomputer and comprises the following:

- Frequency measurement.
- Digital to analogue conversion of 6 analogue functions.
- Command data handling.
- Tuning control.
- Although an on-chip 4 MHz crystal oscillator is provided, the 400 kHz clock output of the microcomputer can directly be used (see Fig. 1 pins 2 and 3).


## PACKAGE OUTLINE

18-lead DIL; plastic (SOT-102A).

## GENERAL DESCRIPTION

The SAB3034 performs frequency-locked loop digital tuning and also provides digital control of up to six analogue functions. Control data is transmitted from a microcomputer, via the CBUS (inputs DATA, DLEN and DCL) as sixteen 12 -bit words.
Serial data on input DATA is shifted into the data receiver with the data clock DCL, when the data line enable signal DLEN is HIGH. Valid received data is loaded into the data buffer.
Six words define the tuning window, the holding range, the tuning speed and the clock oscillator frequency.
The clock frequency of 400 kHz may be derived directly from a microcomputer or may be generated with a 4 MHz crystal-controlled oscillator. Eight data words control the analogue part. Two data words provide 12 bits of frequency data.
The 12 -bit frequency counter has an accuracy of $1024 \mathrm{MHz} / 2^{12}=250 \mathrm{kHz}$ which is within the catching range of a.f.c. circuits. With one frequency defining word, frequencies up to $2^{10} \mathrm{MHz}=1024 \mathrm{MHz}$ can be specified in increments of 1 MHz .
While with a second data word increments of 250 kHz in frequency can be specified.
Six data words set the required values ( 0 to 63) into the six 6 -bit analogue registers. The contents of the registers are converted into pulse-width modulated outputs with a frequency of $6,25 \mathrm{kHz}$ and a duty factor proportional to the analogue value (see Fig. 2).
External RC filters smooth the analogue outputs to obtain d.c. control voltages for the ICs in the television receiver. Two data words simultaneously enable or disable all of the analogue outputs.


Fig. 2 Pulse-width modulated analogue outputs from the SAB3034.


Fig. 3 Pinning diagram.

## INFRARED DECODER; MICROCOMPUTER COMPATIBLE



Fig. 1 Block diagram.

## Features

- Remote control receiver for 128 commands to be used in combination with the remote transmitter SAB3011 in microcomputer controlled tuning concepts.
- High security against interferences by word format checking and double word testing, also in case of a simultaneous infrared sound transmission.
- Asynchronous serial command output to the microcomputer with processing of acknowledgement signals produced by the microcomputer.
- Relieving the microcomputer of real time processing, e.g. incoming signals are permanently checked with the command format validity and freedom from interferences.
- Separate inputs for local operation (up to 31 commands); mask-programmable.
- Only three terminals of the microcomputer are necessary for the control part of the television receiver.
- Internal clock oscillator.


## QUICK REFERENCE DATA

| Supply voltage | $V_{\text {DD }}$ | typ. | 5 | V |
| :---: | :---: | :---: | :---: | :---: |
| Operating ambient temperature range | Tamb | 0 to $+70{ }^{\circ} \mathrm{C}$ |  |  |
| Oscillator frequency | ${ }^{\text {forz }}$ | typ. |  | MHz |
| Supply current; $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25{ }^{\circ} \mathrm{C}$ | ${ }^{\text {I D D }}$ | typ. |  | mA |

## PACKAGE OUTLINE

16-lead DIL; plastic (SOT-38Z).

## GENERAL DESCRIPTION

The SAB3042 decodes the pulse code modulated signals from the remote transmitter SAB3011. Correct reception of two command words activates the IBUS outputs $\overline{\text { DLEN }}$ and $\overline{D A T A}$, as well as the CBUS signals $\overline{D A V}, \overline{\text { LINH }}$ and SHCL. The IBUS outputs can be used for driving systems which are accessible via this type of interface, e.g. Teletext and Viewdata. The CBUS output data can be used for control of a microcomputer. For local operation, 5 inputs are available (LOCA to LOCE), via which up to 31 commands can be loaded into the command register.

## OPERATION DESCRIPTION

## Remote control signal input (RSIGI)

The signals from the remote control transmitter are applied to the RSIGI input, where they are checked and decoded. The instruction bus (IBUS) is then enabled and an output operation takes place. The microcomputer is also warned via $\overline{\mathrm{DAV}}$, that a message is waiting. The response time is about 110 ms .
The following tests are carried out for each signal:

- Control of pulse distance for logic 0 or 1 and word separation.
- Comparison of two successive transmitted words.
- Detection of noise between the signals.

Signals which do not come within the zero or one 'window', restart the timing procedure. The commands are transmitted as 7 -bit words ( 1 start bit, 6 data bits).

## Local keyboard inputs (LOCA, LOCB, LOCC, LOCD and LOCE)

The SAB3042 has 5 keyboard inputs for local control. The coding of the commands is initiated via an external diode matrix; up to 31 commands (see Table.1) for local control are possible. The selection of these commands ( 31 out of, 64 available) are stored in a mask-programmable ROM (according to the wishes of the customer).
The inputs are drawn internally to $V_{D D}$, if the keys are not used.
The response time is 32 ms for local commands.
A local command overrides a remote control command at input RSIGI. The current output data at the IBUS or the CBUS will, however, be completed. For waveforms see Fig. 2.

## IBUS outputs ( $\overline{\mathrm{DATA}}, \overline{\mathrm{DLEN}}$ )

Correctly received commands are available for the duration of a key operation as a single command or as repeated commands, in accordance with the sub-system requirements (see Table 1). The following . output modes are provided:

- Single command; e.g. digits; instruction class 'S'.
- Repetition rate: $2 /$ second; e.g. step function; instruction class 'R2'.
- Repetition rate: 8 /second; e.g. analogue functions; instruction class 'R8'.

The IBUS command is available at output $\overline{\text { DATA }}$ synchronous with the system clock; the word length is 7 bits, one start bit and 6 data bits (see Fig. 3).


Fig. 2 Relationship between key operation and command output.


Fig. 3 Output waveforms of a command transmission.

Data output; e.g. request at the CBUS interface
Inputs/outputs ( $\overline{\mathrm{DAV}}, \overline{\mathrm{LINH}}, \mathrm{SHCL}$ )
The CBUS inputs/outputs are assigned for the asynchronous request of a command by external units. The commands activate the CBUS with a repetition rate of $8 /$ second during a key operation. The receiving of a command will be indicated by setting the $\overline{\mathrm{DAV}}$ signal to LOW (see Fig. 5). The output will be delayed in case of an occupied BUS ( $\overline{\text { DAV }}=$ LOW or $\overline{\operatorname{LTNH}}=$ LOW). Input $\overline{\text { DAV }}$ is an input for this control. If the external unit recognizes $\overline{D A V}=$ LOW the request for information is started by setting $\overline{\text { LINH }}$ to LOW. The SAB3042 indicates the reception $\overline{\text { LINH }}=$ LOW by setting $\overline{\text { DAV }}$ to HIGH. The data word can be shifted out after a certain hold time by a series of clock pulses, the frequency of which can be chosen in a wide range. The SAB3042 generates $\overline{\mathrm{DAV}}=\mathrm{HIGH}$ by applying further clock pulses, after the data word is shifted out.
The request will be terminated by setting $\overline{\text { LINH }}=$ HIGH, also in case the data word is not completely shifted out.
A new incoming command can overrule an enclosed command for as long as the request is not yet started ( $\overline{\mathrm{LINH}}=\mathrm{HIGH})$. A command, which is overruled, is lost. A stored command cannot be overruled when LINH is set LOW.
The following information is shifted out at the CBUS in addition to the 7-bit information of the remote transmitter (start bit $S$ and data bits A to F).
L-bit: this bit indicates, whether the command has been initiated by the local control inputs LOCA to LOCE ( $L=H I G H$ ), or by the remote control ( $L=L O W$ ).
R-bit: this bit indicates, whether the previous command is still applied without interruption of the key operation. R is LOW in case the command is on the CBUS output for the first time; R is HIGH for all following commands. The R-bit enables the external system to execute commands as single commands or repeated commands.

Oscillator inputs (OSC, QRZ)


The system clock frequency of $62,5 \mathrm{kHz}$ is generated internally from a 4 MHz quartz crystal oscillator. The terminals QRZ and OSC are the input/output of the 4 MHz oscillator. An external oscillator signal of 4 MHz can be applied to terminal QRZ.

Fig. 4 Application advice for the oscillator.

## Reset

The circuit generates a reset signal internally. A reset-cycle with a duration of two clock cycles is automatically initiated after switching on the supply. The IBUS outputs DATA, DLEN and the CBUS output $\overline{\text { DAV }}$ are then HIGH.

（1）CBUS is occupied by previous transmission．
（2）Start of a new CBUS transmission by a HIGH－to－LOW transition at output $\overline{\text { DAV }}$ ．
Fig． 5 Waveforms showing CBUS output signals．

SAB3042

Table 1. Specifications of the IBUS/CBUS-code (continued on next page)

| $\begin{aligned} & \text { RSIGI/ } \\ & \text { IBUS } \end{aligned}$ | local control inputs * |  |  |  |  | $\overline{\mathrm{DATA}} / \overline{\mathrm{DAV}}$ output code |  |  |  |  |  |  | IBUS instr. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| no. | LOCE | LOCD | LOCC | LOCB | LOCA | S | F | E | D | C | B | A | ** |
| 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | S |
| 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | S |
| 2 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | S |
| 3 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | S |
| 4 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | R8 |
| 5 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | S |
| 6 |  |  |  |  |  | 0 | 0 | 0 | 0 | 1 | 1 | 0 | S |
| 7 |  |  |  |  |  | 0 | 0 | 0 | 0 | 1 | 1 | 1 | S |
| 8 |  |  |  |  |  | 0 | 0 | 0 | 1 | 0 | 0 | 0 | R8 |
| 9 |  |  |  |  |  | 0 | 0 | 0 | 1 | 0 | 0 | 1 | R8 |
| 10 |  |  |  |  |  | 0 | 0 | 0 | 1 | 0 | 1 | 0 | R8 |
| 11 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | R8 |
| 12 |  |  |  |  |  | 0 . | 0 | 0 | 1 | 1 | 0 | 0 | R8 |
| 13 |  |  |  |  |  | 0 | 0 | 0 | 1 | 1 | 0 | 1 | R8 |
| 14 |  |  |  |  |  | 0 | 0 | 0 | 1 | 1 | 1 | 0 | R8 |
| 15 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | R8 |
| 16 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | S |
| 17 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | S |
| 18 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | S |
| 19 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | S |
| 20 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | S |
| 21 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | S |
| 22 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | S |
| 23 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | S |
| 24 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | S |
| 25 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | S |
| 26 | 0 | , | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | S |
| 27 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | S |
| 28 |  |  |  |  |  | 0 | 0 | 1. | 1 | 1 | 0 | 0 | S |
| 29 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | S |
| 30 |  |  |  |  |  | 0 | 0 | 1. | 1 | 1 | 1 | 0 | S |
| 31 |  |  |  |  |  | 0 | 0 | 1 | 1 | 1 | 1 | 1 | S |

*** See next páge.

| RSIGI/ IBUS | local control inputs * |  |  |  |  | $\overline{\text { DATA }} / \overline{\text { DAV }}$ output code |  |  |  |  |  |  | IBUS instr. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| no. | LOCE | LOCD | LOCC | Lbcs | LOCA | S | F | E | D | C | B | A | ** |
| 32 |  |  |  |  |  | 0 | 1 | 0 | 0 | 0 | 0 | 0 | S |
| 33 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | S |
| 34 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | S |
| 35 |  |  |  |  |  | 0 | 1 | 0 | 0 | 0 | 1 | 1 | S |
| 36 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | R2 |
| 37 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | R2 |
| 38 |  |  |  |  |  | 0 | 1 | 0 | 0 | 1 | 1 | 0 | R2 |
| 39 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | R2 |
| 40 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | R8 |
| 41 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | R8 |
| 42 |  |  |  |  |  | 0 | 1 | 0 | 1 | 0 | 1 | 0 | R8 |
| 43 |  |  |  |  |  | 0 | 1 | 0 | 1 | 0 | 1 | 1 | R8 |
| 44 |  |  |  |  |  | 0 | 1 | 0 | 1 | 1 | 0 | 0 | R8 |
| 45 |  |  |  |  |  | 0 | 1 | 0 | 1 | 1 | 0 | 1 | R8 |
| 46 |  |  |  |  |  | 0 | 1 | 0 | 1 | 1 | 1 | 0 | R8 |
| 47 |  |  |  |  |  | 0 | 1 | 0 | 1 | 1 | 1 | 1 | R8 |
| 48 |  |  |  |  |  | 0 | 1 | 1 | 0 | 0 | 0 | 0 | S |
| 49 |  |  |  |  |  | 0 | 1 | 1 | 0 | 0 | 0 | 1 | S |
| 50 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | S |
| 51 |  |  |  |  |  | 0 | 1 | 1 | 0 | 0 | 1 | 1 | S |
| 52 |  |  |  |  |  | 0 | 1 | 1 | 0 | 1 | 0 | 0 | R8 |
| 53 |  |  |  |  |  | 0 | 1 | 1 | 0 | 1 | 0 | 1 | R8 |
| 54 |  |  |  |  |  | 0 | 1 | 1 | 0 | 1 | 1 | 0 | R8 |
| 55 |  |  |  |  |  | 0 | 1 | 1 | 0 | 1 | 1 | 1 | R8 |
| 56 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | R8 |
| 57 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | R8 |
| 58 |  |  |  |  |  | 0 | 1 | 1 | 1 | 0 | 1 | 0 | R8 |
| 59 |  |  |  |  |  | 0 | 1 | 1 | 1 | 0 | 1 | 1 | R8 |
| 60 |  |  |  |  |  | 0 | 1 | 1 | 1 | 1 | 0 | 0 | R8 |
| 61 |  |  |  |  |  | 0 | 1 | 1 | 1 | 1 | 0 | 1 | R8 |
| 62 |  |  |  |  |  | 0 | 1 | 1 | 1 | 1 | 1 | 0 | R8 |
| 63 |  |  |  |  |  | 0 | 1 | 1 | 1 | 1 | 1 | 1 | R8 |
| 64-127 |  |  |  |  |  | 1 | - | - | - | - | - | - | S |

* The selection of local commands is mask-programmable. The table gives local commands for the standard version SAB3042B.
** Instruction class: $\mathrm{S}=$ single

$$
\begin{aligned}
& R 2=\text { repeat } \approx 2 / \text { second } \\
& R 8=\text { repeat } \approx 8 / \text { second } .
\end{aligned}
$$



Fig. 6 Pinning diagram.

| PINNING |  |  |  |
| :---: | :---: | :---: | :---: |
| 1 | $\mathrm{V}_{\text {SS }}$ | negative supply ( 0 V ) |  |
| 9 | $V_{\text {DD }}$ | positive supply |  |
| 4 | RSIGI | data input; remote control |  |
| 12 | LOCA |  |  |
| 11 | LOCB |  |  |
| 10 | LOCC | local keyboard inputs (5-bits) |  |
| 8 | LOCD |  |  |
| 7 | LOCE |  |  |
| 6 | DLEN | data line enable input/output |  |
| 5 | DATA | data output . | IBUS |
| 16 | CLCK | clock output ( $62,5 \mathrm{kHz}$ ) |  |
| 14 | SHCL | asynchronous clock-burst |  |
| 15 | DAV | data output | CBUS |
| 13 | LINH | control signal |  |
| 3 | QRZ | oscillator input |  |
| 2 | OSC | oscillator output |  |

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

Supply voltage range
Input voltage range
Input current
Output current
Power dissipation per output
Total power dissipation per package
Operating ambient temperature range
Storage temperature range
$V_{D D}-0,3$ to $+7,5 \mathrm{~V}$
$V_{1} \quad-0,3$ to +15 V
$\pm I_{1} \quad \max . \quad 10 \mathrm{~mA}$
$\pm I_{0}$ max. $\quad 10 \mathrm{~mA}$
$\mathrm{P}_{\mathrm{Q}}$ max. $\quad 50 \mathrm{~mW}$
$P_{\text {tot }}$ max. 800 mW
Tamb 0 to $+70^{\circ} \mathrm{C}$
$T_{\text {stg }} \quad-55$ to $+150{ }^{\circ} \mathrm{C}$

## CHARACTERISTICS

$V_{S S}=0 ; T_{a m b}=0$ to $+70^{\circ} \mathrm{C}$; unless otherwise specified

|  | $\mathrm{v}_{\mathrm{DD}}$ | symbol | min. typ. | max. |  | conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage | - | $V_{\text {DD }}$ | 4,5 5,0 | 5,5 | V |  |
| Supply current | 5 | ${ }^{\prime} \mathrm{DD}$ | - - | 25 | mA |  |
| Inputs RSIGI, $\overline{\text { LINH, }}$ QRZ, LOCA to LOCE |  |  |  |  |  |  |
| Input voltage LOW | 5 | $V_{\text {IL }}$ | -0,3 - | 1,2 | V |  |
| Input voltage HIGH | 5 | $V_{\text {IH }}$ | 2,0 | 15 | V |  |
| Input leakage current | 5 | $1 / \mathrm{R}$ | - - | 1 | $\mu \mathrm{A}$ | $\mathrm{V}_{1}=-0,3$ to +15 V |
| Input current LOW LOCA to LOCE | 5 | ${ }^{-1 / 2}$ | 10 | 100 | $\mu \mathrm{A}$ | $V_{1}=0$ |
| Outputs $\overline{\text { DATA }}, \overline{\mathrm{DAV}}$, OSC (open drain) |  |  |  |  |  |  |
| Output leakage current | 5 | ${ }^{\prime} \mathrm{QR}$ | - - | 20 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{Q}}=15 \mathrm{~V}$ |
| Output voltage LOW |  |  |  |  |  |  |
| DATA | 5 | $\mathrm{V}_{\text {OL }}$ | - - |  | v | ${ }^{-1} \mathrm{O}=1 \mathrm{~mA}$ |
| DAV, OSC | 5 | $\mathrm{V}_{\mathrm{OL}}$ | - - | 0,4 | V | $-l_{0}=1,6 \mathrm{~mA}$ |
| Input/output $\overline{\text { DLEN }}$ (open drain) |  |  |  |  |  | $\left\{\begin{array}{l} \text { internal high-ohmic } \\ \text { pull-up transistor } \end{array}\right.$ |
| Input values | - | - | see RSIGI |  |  |  |
| Output values | - | - | see $\overline{\text { DATA }}$ |  |  |  |
| Input current LOW | 5 | $-I I L$ | 10 - | 100 | $\mu \mathrm{A}$ | $V_{1}=0$ |
| Input/output CLCK |  |  |  |  |  |  |
| Input values | - | - | see RSIGI |  |  |  |
| Input current LOW | 5 | $-I / L$ | 10 | 100 | $\mu \mathrm{A}$ | $v_{1}=0$ |
| Output voltage LOW | 5 | $\mathrm{v}_{\mathrm{OL}}$ | - - | 1 | V | $-\mathrm{l}_{0}=5 \mathrm{~mA}$ |
| Output leakage current | 5 | ${ }^{1} \mathrm{QR}$ | - - | 20 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{Q}}=15 \mathrm{~V}$ |

CHARACTERISTICS (continued)


Fig. 7 Typical receiver circuit using SAB3042.

## REMOTE CONTROL SYSTEM FOR INFRARED OPERATION

The SAF1032P (receiver/decoder) and the SAF1039P (transmitter) form the basic parts of a sophisticated remote control system ( pcm : pulse code modulation) for infrared operation. The ICs can be used, for example, in TV, audio, industrial equipment, etc.
Features:

## SAF1032P receiver/decoder:

- 16 programme selection codes
- automatic preset to stand-by at power 'ON', including automatic analogue base settings to $50 \%$ and automatic preset of programme selection ' 1 ' code
- 3 analogue function controls, each with 63 steps
- single supply voltage
- protection against corrupt codes.


## SAF1039P transmitter:

- 32 different control commands
- static keyboard matrix
- current drains from battery only during key closure time
- two transmission modes selectable.

The devices are implemented in LOCMOS (Local Oxidation Complementary MOS) technology to achieve an extremely low power consumption.
Inputs and outputs are protected against electrostatic effects in a wide variety of device-handling situations. However, to be totally safe, it is desirable to take handing precautions into account.


Fig. 1 Pin designations.

## PACKAGE OUTLINES

SAF1032P: 18-lead DIL; plastic (SOT-102A).
SAF1039P: 16 -lead DIL; plastic (SOT-38Z).

## PINNING

To facilitate easy function recognition, each integrated circuit pin has been allocated a code as shown below.

## SAF1032P

| 1 | L3ØT | linear output | 10 | HØLD | control input |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 2 | L2のT | linear output | 11 | DATA | data input |
| 3 | L1ØT | linear output | 12 | MAIN | reset input |
| 4 | BIND | binary 8 output | 13 | OSCI | clock input |
| 5 | BINC | binary 4 output | 14 | SELD | binary 8 output |
| 6 | BINB | binary 2 output | 15 | SELC | binary 4 output |
| 7 | BINA | binary 1 output | 16 | SELB | binary 2 output |
| 8 | TVØT | on/off input/output | 17 | SELA | binary 1 output |
| 9 | VSS |  | 18 | $V_{\text {DD }}$ |  |

## SAF1039P

| 1 | TRX0 | keyboard input | 9 | TRØ1 | oscillator control input |
| :--- | :--- | :--- | ---: | :--- | :--- |
| 2 | TRX1 | keyboard input | 10 | TRØ2 | oscillator control input |
| 3 | TRX2 | keyboard input | 11 | TRSL | keyboard select line |
| 4 | TRX3 | keyboard input | 12 | TRY3 | keyboard input |
| 5 | TRDT | data output | 13 | TRY2 | keyboard input |
| 6 | TINH | inhibit output/mode select input | 14 | TRY1 | keyboard input |
| 7 | TRØS | oscillator output | 15 | TRYO | keyboard input |
| 8 | VSS |  | 16 | VDD |  |

## BASIC OPERATING PRINCIPLES

The data to be transmitted are arranged as serial information with a fixed pattern (see Fig. 2), in which the data bit-locations $\mathrm{B}_{0}$ to $\mathrm{B}_{4}$ represent the generated key-command code. To cope with IR (infrared) interferences of other sources a selective data transmission is present. Each transmitted bit has a burst of 26 oscillator periods.
Before any operation will be executed in the receiver/decoder chip, the transmitted data must be accepted twice in sequence. This means the start code must be recognized each time a data word is applied and comparison must be true between the data bits of two successively received data words. If both requirements are met, one group of binary output buffers will be loaded with a code defined by the stored data bits, and an internal operation can also take place. See operating code table on page 7.
The contents of the 3 analogue function registers are available on the three outputs in a pulse code versus time modulation format after D (digital) to A (analogue) conversion. The proper analogue levels can be obtained by using simple integrated networks. For local control a second transmitter chip (SAF 1039P) is used (see Fig. 7).

(1) $T_{0}=1$ clock period $=128$ oscillator periods. (2) $f_{t}$ in kHz .

Fig. 2 Pattern for data to be transmitted.

## TIMING CONSIDERATIONS

The transmitter and receiver operate at different oscillator frequencies. Due to the design neither frequency is very critical, but correlation between them must exist. Calculation of these timing requirements shows the following.
With a tolerance of $\pm 10 \%$ on the oscillator frequency $\left(\mathrm{f}_{\mathrm{t}}\right)$ of the transmitter, the receiver oscillator frequency ( $f_{r}=3 \times f_{t}$ ) must be kept constant with a tolerance of $\pm 20 \%$.
On the other hand, the data pulse generated by the pulse stretcher circuit (at the receiver side) may vary $\pm 25 \%$ in duration.

GENERAL DESCRIPTION OF THE SAF1039P TRANSMITTER


Fig. 3 Block diagram of SAF1039P transmitter.
Any keyboard activity on the inputs TRX0 to TRX3, TRYO to TRY3 and TRSL will be detected. For a legal key depression, one key down at a time (one TRX and TRY input activated), the oscillator starts running and a data word, as shown on page 3, is generated and supplied to the output TRDT. If none, or more than 2 inputs are activated at the same time, the input detection logic of the chip will generate an overall reset and the oscillator stops running (no legal key operation).
This means that for each key-bounce the logic will be reset, and by releasing a key the transmitted data are stopped at once.
The minimum key contact time required is the duration of two data words. The on-chip oscillator is frequency controlled with the external components R1 and C1 (see circuit Fig. 6); the addition of resistor R 2 means that the oscillator frequency is practically independent of supply voltage variations. A complete data word is arranged as shown in Fig. 2, and has a length of $32 \times T_{0} \mathrm{~ms}$, where $T_{0}=\mathbf{2}^{7 /} / \mathrm{f}$.

## Operation mode

|  | DATA | FUNCTION OF TINH |
| :--- | :--- | :--- |
| 1 | unmodulated: LOCAL operation | $\begin{array}{l}\text { output, external pull-up resistor to } V_{D D} \\ 2\end{array}$ |
| modulated: REMOTE control |  |  |

GENERAL DESCRIPTION OF THE SAF1032P RECEIVER/DECODER


Fig. 4 Block diagram of SAF1032P receiver/decoder.
The logic circuitry of the receiver/decoder chip is divided into four main parts as shown in the block diagram above.

## Part I

This part decodes the applied DATA information into logic ' 1 ' and ' 0 '
It also recognizes the start code and compares the stored data-bits with the new data-bits accepted:

## Part II

This part stores the programme selection code in the output group (BINF) and memorizes it for condition HØLD = LOW.
It puts the functional code to output group (SELF) during data accept time, and decodes the internally used analogue commands (ANDEC).

## Part III

This part controls the analogue function registers (each 6-bits long), and connects the contents of the three registers to the analogue outputs by means of D/A conversion. During sound mute, output L10T will be forced to HIGH level.

## Part IV

This part keeps track for correct power 'ON' operation, and puts chip in 'stand-by' condition at supply voltage interruptions.
The logic design is dynamic and synchronous with the clock frequency ( $\varnothing \mathrm{SCI}$ ), while the required control timing signals are derived from the bit counter (BITC).

## Operation

Serial information applied to the DATA input will be translated into logic ' 1 ' and ' 0 ' by means of a time ratio detector.
After recognizing the start code (CSTØ) of the data word, the data bits will be loaded into the data shift register (SRDTT). At the first trailing edge of the following data word a comparison (KØM) takes place between the contents of SRDT and the buffer register (BFR). If SRDT equals BFR, the required operation will be executed under control of the comparator counter (CØMP).
As shown in the operating code table on page 7, the 4-bit wide binary output buffer (BINF) will be loaded for $\mathrm{BFRO}=$ ' 0 ', while for BFRO = ' 1 ' the binary output buffer (SELF), also 4 -bit wide will be activated during the data accept time.
At the same time operations involving the internal commands are executed. The contents of the analogue function registers (each 6 -bits long) are controlled over 63 steps, with minimum and maximum detection, while the D/A conversion results in a pulsed output signal with a conversion period of 384 clock periods (see Fig. 5).
First power 'ON' will always put the chip in the 'stand-by' position. This results in an internal clearing of all logic circuitry and a $50 \%$ presetting of the contents of the analogue registers (analogue base value). The programme selection ' 1 ' code will also be prepared and all the outputs will be nonactive (see table on page 8).
From 'stand-by' the chip can be made operational via a programme selection command, generated LOCAL or via REMOTE, or directly by forcing the TV ON/OFF output (TVØT) to zero for at least 2 clock periods of the oscillator frequency.
For POWER ON RESET a negative-going pulse should be applied to input MAIN, when VDD is stabilized; pulse width LOW $\geqslant 100 \mu \mathrm{~s}$.


Fig. 5 Analogue output pulses.

OPERATING CODE TABLE

| key-matrix position |  |  | buffer BFR |  |  |  |  |  | $\begin{aligned} & \text { BINF } \\ & \text { (BIN.) } \end{aligned}$ |  |  |  | $\begin{aligned} & \text { SELF } \\ & \text { (SEL.) } \end{aligned}$ |  |  |  | function |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TRX. | TRY. | TRSL | 0 | 1 |  | 2 | 3 | 4 | A | B | C | D | A | B | C | D |  |
| 0 | 0 | 0 | 0 | 0 |  | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |  |
| 0 | 1 | 0 | 0 | 0 |  | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |  |
| 0 | 2 | 0 | 0 | 0 |  | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 |  |
| 0 | 3 | 0 | 0 | 0 |  | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | programme |
| 1 | 0 | 0 | 0 | 1 |  | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | select + ON |
| 1 | 1 | 0 | 0 | 1 |  | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 |  |
| 1 | 2 | 0 | 0 | 1 |  | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 |  |
| 1 | 3 | 0 | 0 | 1 |  | 0 | 0 | 0 | 1. | 1 | 1 | 0 | 1 | 1 | 1 | 1 |  |
| 2 | 0 | 0 | 0 | 0 |  | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 |  |
| 2 | 1 | 0 | 0 | 0 |  | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 |  |
| 2 | 2 | 0 | 0 | 0 |  | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 |  |
| 2 | 3 | 0 | 0 | 0 |  | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | programme |
| 3 | 0 | 0 | 0 | 1 |  | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | select + ON |
| 3 | 1 | 0 | 0 | 1 |  | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 |  |
| 3 | 2 | 0 | 0 | 1 |  |  | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |
| 3 | 3 | 0 | 0 | 1 |  | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |
| 0 | 0 | , | 1 | 0 |  | 1 | 1 | 0 | $x$ | $x$ | X | X | 0 | 1 | 1 | 1 | analogue base |
| 0 | 1 | 1 | 1 | 0 |  | 0 | 1 | 0 | X | X | X | X | 0 | 0 | 1 | 1 | reg. (LIN3) +1 |
| 0 | 2 | 1 | 1 | 0 |  | 1 | 0 | 0 | X | $x$ | X | X | 0 | 1 | 0 | 1 | reg. (LIN2) +1 |
| 0 | 3 | 1 | 1 | 0 |  | 0 | 0 | 0 | X | X | X | $\times$ | 0 | 0 | 0 | 1 | reg. (LIN1) + 1 |
| 1 | 0 | 1 | 1 | 1 |  | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | OFF |
| 1 | 1 | 1 | 1 | 1 |  | 0 | 1 | 0 | X | X | X | X | 1 | 0 | 1 | 1 | reg. (LIN3) - 1 |
| 1 | 2 | 1 | 1 | 1 |  | 1 | 0 | 0 | X | X | X | X | 1 | 1 | 0 | 1 | reg. (LIN2) - 1 |
| 1 | 3 | 1 | 1 | 1 |  | 0 | $\theta$ | 0 | X | X | X | X | 1 | 0 | 0 | 1 | reg. (LIN1) - 1 |
| 2 | 0 | 1 | 1 | 0 |  | 1 | 1 | 1 | x | $x$ | X | x | 0 | , | 1 | 0 | mute (set/reset) |
| 2 | 1 | 1 | 1 | 0 |  | 0 | 1 | 1 | X | X | X | $\times$ | 0 | 0 | 1 | 0 |  |
| 2 | 2 | 1 | 1 | 0 |  | 1 | 0 | 1 | X | X | X | $\times$ | 0 | 1 | 0 | 0 |  |
| 2 | 3 | 1 | 1 | 0 |  | 0 | 0 | 1 | X | X | X | X | 0 | 0 | 0 | 0 |  |
| 3 | 0 | 1 | 1 | 1 |  | 1 | 1 | 1 | X | X | X | X | 1 | 1 | 1 | 0 | spare functions |
| 3 | 1 | 1 | 1 | 1 |  | 0 | 1 | 1 | X | X | X | X | 1 | 0 | 1 | 0 |  |
| 3 | 2 | 1 | 1 | 1 |  | 1 | 0 | 1 | X | X | X | X | 1 | 1 | 0 | 0 |  |
| 3 | 3 | 1 | 1 | 1 |  | 0 | 0 | 1 | X | X | X | X | 1 | 0 | 0 | 0 |  |

## Note

Reset mute also on programme select codes, (LIN1) $\pm 1$, and analogue base.

## OPERATING OUTPUT CODE

|  | (BIN.) |  |  |  | (SEL.) |  |  |  | (L.ØT) |  |  | TV®T |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | A | B | C | D | A | B | C | D | 1 | 2 | 3 |  |
| 'stand-by' OFF via remote | 0 | 0 | 0. | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 |
| ON - 'not hold' condition non-operating | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | X | X | X | 0 |
| ON - 'hold' condition non-operating | X | X | X | X | 1 | 1 | 1 | 1 | X | X | X | 0 |

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

Supply voltage
Input voltage
Current into any terminal
Power dissipation (per output)
Power dissipation (per package)
Operating ambient temperature
Storage temperature
$\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}} \quad-0,5$ to 11 V
$V_{1}$ max. 11 V
$\pm 11 \quad \max \quad 10 \mathrm{~mA}$
$\mathrm{P}_{\mathrm{o}} \quad \max \quad 50 \mathrm{~mW}$
$P_{\text {tot }} \max .200 \mathrm{~mW}$
Tamb $\quad-40$ to $+85{ }^{\circ} \mathrm{C}$
$\mathrm{T}_{\text {stg }} \quad-65$ to $+150^{\circ} \mathrm{C}$

## CHARACTERISTICS

$\mathrm{T}_{\mathrm{amb}}=0$ to $+85^{\circ} \mathrm{C}$ (unless otherwise specified)

## SAF1039P only



## CHARACTERISTICS

$T_{\mathrm{amb}}=0$ to $+85^{\circ} \mathrm{C}$ (unless otherwise specified)

## SAF1032P only



For note 4 see page 11.

## Notes (to pages 9 and 10)

1. The keyboard inputs (TRX.; TRY.; TRSL) are not voltage driven (see application information diagram Fig. 6).

If one key is depressed, the circuit generates the corresponding code. The number of keys depressed at a time, and this being recognized by the circuit as an illegal operation, depends on the supply voltage (VDD) and the leakage current (between device and printed-circuit board) externally applied to the keyboard inputs.

If no leakage is assumed, the circuit recognizes an operation as illegal for any number of keys $>1$ depressed at the same time with $V_{D D}=7 \mathrm{~V}$. At a leakage due to a $1 \mathrm{M} \Omega$ resistor connected to each keyboard input and returned to either $V_{D D}$ or $V_{S S}$, the circuit recognizes at least 2 keys depressed at a time with $V_{D D}=7 \mathrm{~V}$.
The highest permissible values of the contact series resistance of the keyboard switches is $500 \Omega$.
2. Inhibit output transistor disabled.
3. $\Delta f$ is the width of the distribution curve at $2 \sigma$ points ( $\sigma=$ standard deviation).
4. Terminal TVØT is input for manual 'ON'. When applying a LOW level TVØT becomes an output carrying a LOW level.

## APPLICATION INFORMATION



Fig. 6 Interconnection diagram of transmitter circuit SAF1039P in a remote control system, for a television receiver with 12 programmes.


Fig. 7 Interconnection diagram showing the SAF1032P and SAF1039P used in a TV control system.


Fig. 8 ' Additional circuits from outputs L1ØT (1), L2ØT (2), L3ØT (3) and TVØT (4) of the SAF1032P in circuit of Fig. 7.

## PREAMPLIFIER FOR ULTRASONIC/INFRARED

 REMOTE CONTROL TRANSMISSION

Fig. 1 Block diagram.
Features

- Three differential amplifier stages; two of which are gain controlled.
- The a.g.c. time-constant can be determined externally.
- Built-in synchronous demodulator with limiter and a.g.c. amplifier.
- Comparator for improving the noise performance, with adjustable threshold.


## QUICK REFERENCE DATA

| Supply voltage | $V_{P}$ | typ. |
| :--- | :--- | :--- |
| Voltage gain | $\mathrm{G}_{\mathrm{V}}$ | typ.97 dB <br> Input sensitivity (r.m.s. value) |
| Supply current | $\mathrm{V}_{\mathrm{i}(\mathrm{rms})}$ | typ. $110 \mu \mathrm{~V}$ |
| Operating ambient temperature range | $\mathrm{IP}_{\mathrm{P}}$ | typ. |

## PACKAGE OUTLINE

16-lead DIL; plastic (SOT-38).

## GENERAL DESCRIPTION

The TDB1033 comprises 3 differential amplifier stages, of which the first and second stages are gain controlled. The output of the third stage is connected to a synchronous demodulator and limiter (reference signal for switching the demodulator). The demodulator is followed by an output stage which delivers a positive-going and a negative-going output signal. The negative-going signal is used to obtain the a.g.c. signal.
The a.g.c. time-constant can be determined by an external RC circuit. The output stage signal is externally connected to the input of the comparator, of which the threshold voltage can be adjusted by choice of an external resistor.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC134)

| Supply voltage | $V_{P}=V_{13-3}$ | max. 15 V |
| :---: | :---: | :---: |
| Input voltage | $V_{1}=V_{16-1}$ | max. $V_{P}$ |
| Input current | $l_{1}=l_{16 / 1}$ | max. 2 mA |
| Total power dissipation | $\mathrm{P}_{\text {tot }}$ | max. 600 mW |
| Operating ambient temperature range | Tamb | -20 to $+60{ }^{\circ} \mathrm{C}$ |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -20 to $+125^{\circ} \mathrm{C}$ |

## CHARACTERISTICS

$V_{P}=V_{13}=+12 \mathrm{~V} ; \mathrm{V}_{3}=0$ (ground); $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; unless otherwise specified

| Quiescent current | $\mathrm{I} p=113$ | typ. | 38 mA |
| :---: | :---: | :---: | :---: |
| Input resistance |  |  |  |
| symmetrical | $\mathrm{R}_{16 \text {-1 }}$ | typ. | $18 \mathrm{k} \Omega$ |
| non-symmetrical | $\mathrm{R}_{1-3}=\mathrm{R}_{16-3}$ | typ. | $9 \mathrm{k} \Omega$ |
| Output resistance of output stage |  |  |  |
| positive-going output | $\mathrm{R}_{12-3}$ | typ. | $14 \mathrm{k} \Omega$ |

## Gain control

The control voltage depends on the amplitude, the repetition rate, and the duty factor of the input signal. The control voltage range is 0 to $5,4 \mathrm{~V}$ (see Fig. 2)
Output voltages in the control range at $\mathrm{V}_{1}=\mathrm{V}_{16-3(\mathrm{rms})}=1 \mathrm{mV}$
LOW level; measured at pin 12
HIGH level; measured at pin 12
LOW level; measured at pin 11
HIGH level; measured at pin 11

| $\mathrm{V}_{12 \mathrm{~L}}$ | typ. | $0,5 \mathrm{~V}$ |
| :--- | :--- | :--- |
| $\mathrm{~V}_{12 \mathrm{H}}$ | typ. | $5,5 \mathrm{~V}$ |
| $\mathrm{~V}_{11 \mathrm{~L}}$ | typ. | $1,2 \mathrm{~V}$ |
| $\mathrm{~V}_{11 \mathrm{H}}$ | typ. | $5,9 \mathrm{~V}$ |



Fig. 2 Typical behaviour of the control voltage $\mathrm{V}_{4-3}$ (curve a) and the demodulated output voltage $\mathrm{V}_{12-3}$ (HIGH level is curve b ; LOW level is curve c ) as a function of the r.m.s. input voltage $\mathrm{V}_{16-1}$ (measured within the pulse-burst, see Fig. 4).

## Comparator

Output voltage without drive
Output voltage with drive
Rate of rise of output voltage
Rate of fall of output voltage
Resistance for threshold adjustment (see Fig. 3)
Internal resistance


| $\mathrm{V}_{6-3}$ | typ. | $0,7 \mathrm{~V}$ |
| :--- | :--- | :--- |
| $\mathrm{~V}_{6-3}$ | typ. | $9,2 \mathrm{~V}$ |
| $\Delta \mathrm{~V}_{6-3} / \Delta \mathrm{t}$ | $>$ | $1,5 \mathrm{~V} / \mu \mathrm{s}$ |
| $\Delta \mathrm{V}_{6-3} / \Delta \mathrm{t}$ | $>$ | $1,0 \mathrm{~V} / \mu \mathrm{s}$ |
| $\mathrm{R}_{5-3}$ |  | 1 to $4,7 \mathrm{k} \Omega$ |

$R_{6-3} \quad$ typ. $\quad 5 \mathrm{k} \Omega$

Fig. 3 Typical dependency of the threshold level of the comparator on the resistor value between pins 5 and 3 (ground).

CHARACTERISTICS (continued)

## Limiter

D.C. voltage at pins 8 and 9 with respect to ground
typ. $7,3 \mathrm{~V}$
Signal at the LC resonant circuit (peak-to-peak value)
at $V_{16-1(\mathrm{rms})}=1 \mathrm{mV}$; limiter is active
$V_{8-9(p-p)}$
typ. $2,1 \mathrm{~V}$
The TDB1033 used as signal amplifier for infrared transmission (see Fig. 4).
Input voltage at $R_{5-3}=1 \mathrm{k} \Omega$
$V_{16-3}$
D.C. level at pins 12 and $11 ; V_{16-3}=0$

Voltage gain with comparator and LC circuit
at $R_{5-3}=1 \mathrm{k} \Omega$

$$
G_{v}=20 \log \frac{V_{6-3(p-p)}}{V_{16-3(r m s)}} \quad{ }_{\text {typ. }}^{>} \quad \begin{aligned}
& 88 \mathrm{~dB} \\
& 97 \mathrm{~dB}
\end{aligned}
$$

Voltage gain without comparator and with LC circuit

$$
\begin{array}{rll}
G_{V}=20 \log \frac{V_{12-3(p-p)}}{V_{16-3(p-p)}} & \text { typ. } & \begin{array}{l}
78 \mathrm{~dB} \\
87 \mathrm{~dB}
\end{array} \\
\Delta V_{16-3} & > & 77 \mathrm{~dB}
\end{array}
$$

Control range at $\Delta \mathrm{V}_{12-3}=2 \mathrm{~dB}$
$V_{12-3}$
$V_{11-3}$
typ. $\quad 110 \mu \mathrm{~V}$
< $\quad 400 \mu \mathrm{~V}$
D.C.
typ. $\quad 1 \mathrm{~V}$
typ. $5,4 \mathrm{~V}$

Noise voltage at pins 11 and 12 (r.m.s. value)
measured with a large bandwidth; $\mathrm{V}_{16-3}=0$
$\begin{array}{lll}V_{12-3(r m s)} & \text { typ. } & 100 \mathrm{mV} \\ V_{11-3(r m s)} & \text { typ. } & 100 \mathrm{mV}\end{array}$
$V_{11-3(r m s)}$ typ. $\quad 100 \mathrm{mV}$


Fig. 4 Measuring circuit for infrared transmission; for coil data see Fig. 6.

The TDB1033 used as signal amplifier for ultrasonic transmission (see Fig. 5).
Input voltage ar $R_{5-3}=2,4 \mathrm{k} \Omega$ (r.m.s. value)
D.C. level at pins 12 and $11 ; \mathrm{V}_{16-3}=0$

Voltage gain with comparator and LC circuit at $R_{5-3}=2,4 \mathrm{k} \Omega$
at

$$
G_{v}=20 \log \frac{V_{6-3(p-p)}}{V_{16-1(r m s)}}
$$

$<\quad 100 \mu \mathrm{~V}$

| $V_{16-3(r m s)}$ | $<$ | $100 \mu \mathrm{~V}$ |
| :--- | :--- | ---: |
| $\mathrm{~V}_{12-3}$ | typ. | 1 V |
| $\mathrm{~V}_{11-3}$ | typ. | $5,4 \mathrm{~V}$ |

Voltage gain without comparator and with LC circuit

$$
\begin{array}{rll}
\mathrm{G}_{\mathrm{v}}=20 \log \frac{V_{12-3(p-p)}}{V_{16-1(\mathrm{p}-\mathrm{p})}} & > & 90 \mathrm{~dB} \\
\Delta V_{16-3} & > & 65 \mathrm{~dB} \\
& & \\
V_{12-3(\mathrm{rms})} & \text { typ. } & 60 \mathrm{mV} \\
V_{11-3(\mathrm{rms})} & \text { typ. } & 60 \mathrm{mV}
\end{array}
$$



Fif. 5 Measuring circuit for ultrasonic transmission; for coil data see Fig. 9.

## APPLICATION INFORMATION



Fig. 6 Preamplifier for infrared transmission with passive double-T suppression filter for 95 kHz and with LC demodulator circuit. Coil data: 240 turns, $0,18 \phi$ enamelled copper wire; $R=3,5 \Omega ; L=1 \mathrm{mH}$; frame core and Ferroxcube grade 38 screw core with trimming stud at one end.


Fig. 7 Preamplifier for infrared transmission with a Chebyshev-filter having a resonance frequency of $35,7 \mathrm{kHz}$.


Fig. 8 Simplified preamplifier for infrared transmission with a Butterworth-low-pass filter; angular frequency is $35,7 \mathrm{kHz}$.


Fig. 9 Preamplifier with ultrasonic transmission with symmetrical PXE transducer. Coil data: 390 turns, $0,12 \phi$ enamelled copper wire; $R=12 \Omega ; L=3,6 \mathrm{mH}$; frame core and Ferroxcube grade 3B screw core with trimming stud at one end.

# ICs FOR DIGITAL SYSTEMS IN RADIO AND TELEVISION RECEIVERS 

FUNCTIONAL AND NUMERICAL INDEX

GENERAL

PACKAGE OUTLINES

INTRODUCTION TO DIGITAL SYSTEMS

DEVICE DATA


Argentina: FAPESAI.y.C., Av. Crovara 2550, Tablada, Prov. de BUENOS AIRES, Tel. 652-7438/7478.
Australia: PHILIPS INDUSTRIES HOLDINGS LTD., Elcoma Division, 67 Mars Road, LANE COVE, 2066, N.S.W., Tel. 4270888.
Austria: ÖSTERREICHISCHE PHILIPS BAUELEMENTE Industrie G.m.b.H., Triester Str. 64, A-1101 WIEN, Tel. 629111.
Beigium: M.B.L.E., 80, rue des Deux Gares, B-1070 BRUXELLES, Tel. 5230000.
Brazil: IBRAPE, Caixa Postal 7383, Av. Brigadeiro Fari Alima, 1735 SAO PAULO, SP, Tel. (011) 211-2600.
Canada: PHILIPS ELECTRONICS LTD., Electron Devices Div., 601 Milner Ave., SCARBOROUGH, Ontario, M1B 1M8, Tel. 292-5161.
Chile: PHILIPS CHILENA S.A., AK, Santa Maria 0760, SANTIAGO, Tel. 39-4001.
Colombia: SADAPE S.A., P.O. Bo* ${ }^{2}$ B05, Calle 13, No. 51 + 39, BOGOTA D.E. 1., Tel. 600600.
Denmark: MINIWATTA/S, Emd 115A, DK-2400 KOBENHAVN NV., Tel. (01) 691622.
Finland: OY PHILIPS AB, EIcom , bn, Kaivokatu 8, SF-00100 HELSINKI 10, Tel. 17271.

Germany: VALVO, UB Baueleney dert hilips G.m.b.H., Valvo Haus, Burchardstrasse 19, D-2 HAMBURG 1, Tel. (040) 3296-1.
Greece: PHILIPSS.A. HELLENIQLE, ElGoma Division, 52, Av. Syngrou, ATHENS, Tel. 915311.
Hong Kong: PHILIPS HONGıKONG L? , Elcoma Div., 15/F Philips Ind. Bidg., $24-28$ Kung Yip St., KWAI CHUNG, Tel. NT 245121.
India: PEICO ELECTRONICS \& ELEC 'HCALSLTD., Band Box House, 254-D, Dr. Annie Besant Rd., Prabhadevi, BOMBAY-25-DD, Tel. 457 311-5.
Indonesia: P.T. PHILIPS-RALIN ELEC, DNICS, Elcoma Division, 'Timah' Building, JI. Jen. Gatot Subroto, P. O. Box 220, JAKARTA, Tel. 44163.
Ireland: PHILIPS ELECTRICAL (IRELV) LDTD., Newstead, Clonskeagh, DUBLIN 14, Tel. 693355.
Italy: PHILIPS S.p.A., Sezione Elcomè lazza.IV Novembre 3, 1-20124 MILANO, Tel. 2-6994.
Japan: NIHON PHILIPS CORP., Shuw pinagawa BIdg, 26-33 Takanawa 3-chome, Minato-ku, TOKYO (108), Tel. 448-5611.
(IC Products) SIGNETICS JAPMNTTD, TOKYO, TeI. (03)230-1521.
Korea: PHILIPS ELECTRONICS (KOfZ LTD., Elcoma Div., Philips House, 260-199 Itaewon-dong, Yongsan-ku, C.P.O. Box 3680, SEOUL, Tel. 794-420́é
Malaysia: PHILIPS MALAYSIA SDN: BERHAD, Lot 2, Jalan 222, Section 14, Petaling Jaya, P.O.B. 2163, KUALA LUMPUR, Selangor, Tel. 774411.
Mexico: ELECTRONICA S.A. de C.V., Varsovia No. 36, MEXICO 6, D.F., Tel. 533-11-80.
Netherlands: PHILIPS NEDERLAND B.V., Afd. Elonco, Boschdijk 525, 5600 PD EINDHOVEN, Tel. (040) 793333.
New Zealand: PHILIPS ELECTRICAL IND. LTD., Elcoma Division, 2 Wagener Place, St. Lukes, AUCKLAND, Tel. 867119.
Norway: NORSK A/S PHILIPS, Electronica, Sørkedalsveien 6, OSLO 3, Tel. 463890.
Peru: CADESA, Rocca de Vergallo 247, LIMA 17, Tel. 628599.
Philippines: PHILIPS INDUSTRIAL DEV. INC., 2246 Pasong Tamo, P.O. Box 911, Makati Comm. Centre, MAKATI-RIZAL 3116, Tel. 86-89-51 to 59. Portugal: PHILIPS PORTUGESA S.A.R.L., Av. Eng. Duharte Pacheco 6, LISBOA 1, Tel. 683121.
Singapore: PHILIPS PROJECT DEV. (Singapore) PTE LTD., Elcoma Div., P.O.B. 340, Toa Payoh CPO, Lorong 1, Toa Payoh, SINGAPORE 12 , Tel. 538811 South Africa: EDAC (Pty.) Ltd., 3rd Floor Rainer House, Upper Railway Rd. \& Ove St., New Doornfontein, JOHANNESBURG 2001, Tel. 614-2362/9. Spain: COPRESA S.A., Balmes 22, BARCELONA 7, Tel. 3016312.
Sweden: A.B. ELCOMA, Lidingövägen 50, S-115 84 STOCKHOLM 27, Tel. 08/67 9780.
Switzerland: PHILIPS A.G., Elcoma Dept., Allmendstrasse 140-142, CH-8027 ZURICH, Tel. 01/432211.
Taiwan: PHILIPS TAIWAN LTD., 3rd FI., San Min Building, 57-1, Chung Shan N. Rd, Section 2, P.O. Box 22978, TAIPEI, Tel. 5513101-5.
Thailand: PHILIPS ELECTRICAL CO. OF THAILAND LTD., 283 Silom Road, P.O. Box 961, BANGKOK, Tel. 233-6330-9.
Turkey: TÜRK PHILIPS TICARET A.S., EMET Department, Inonu Cad. No. 78-80, ISTANBUL, TeI. 435910.
United Kingdom: MULLARD LTD., Mullard House, Torrington Place, LONDON WC1E 7HD, Tel. 01-580 6633.
United States: (Active devices \& Materials) AMPEREX SALES CORP., Providence Pike, SLATERSVILLE, R.I. 02876, Tel. (401) 762-9000.
(Passive devices) MEPCO /ELECTRA ING., Columbia Rd., MORRISTOWN, N.J. 07960, Tel. (201) 539-2000.
(IC Products) SIGNETICS CORPORATION, 811 East Arques Avenue, SUNNYVALE, California 94086, Tel. (408) 739-7700.
Uruguay: LUZILECTRON S.A., Rondeau 1567, piso 5, MONTEVIDEO, Tel. 94321.
Venezuela: IND. VENEZOLANAS PHILIPS S.A., Elcoma Dept., A. Ppal de los Ruices, Edif. Centro Colgate, CARACAS, Tel. 360511.

This information is furnished for guidance, and with no guarantees as to its accuracy or completeness: its publication conveys no licence under any patent or other right, nor doe the publisher assume liability for any consequence of its use; specifications and availability of goods mentioned in it are subject to change without notice; it is not to be reproduce in any way, in whole or in part, without the written consent of the publisher.


[^0]:    This information is furnished for guidance, and with no guarantee as to its accuracy or completeness; its publication conveys no licence under any patent or other right, nor does the publisher assume liability for any consequence of its use; specifications and availability of goods mentioned in it are subject to change without notice; it is not to be reproduced in any way, in whole or in part without the written consent of the publisher.

[^1]:    * See Fig. 6.

[^2]:    * This pin must be connected to $V_{S S}$ for ceramic packages.

[^3]:    * This pin must be connected to $\mathrm{V}_{\mathrm{SS}}$ for ceramic packages.

[^4]:    $0=$ IBUS instruction should not be received previously.
    $1=I B U S$ instruction received.
    $X=$ eventually previously received IBUS instruction will be reset.

[^5]:    * Instruction class (CL.): $\mathrm{S}=$ single

    $$
    \begin{aligned}
    & \text { R2 }=\text { repeat } \approx 2 / \text { second } \\
    & \text { R8 }=\text { repeat } \approx 8 / \text { second }
    \end{aligned}
    $$

