

Microelectronic Products Division Colorado Springs

# NCR 86C05

.

"MEAN" I/O

Data Manual

| REV. | <b>REVISION HISTORY</b> | PRINT DATE        |
|------|-------------------------|-------------------|
| A1   | Unreleased              | August 26, 1988   |
| A2   | Unreleased              | December 19, 1988 |
| A3   | Unreleased              | January 5, 1989   |
| A4   | Unreleased              | January 9, 1989   |
| A5   | Unreleased              | January 16, 1989  |
| A6   | Unreleased              | February 21, 1989 |
| A7   | Unreleased              | March 13, 1989    |
| A8   | Unreleased              | <i>,</i>          |
|      |                         |                   |

The information in this publication is subject to change without notice. No parts of this publication may be reproduced, stored in a retrieval system, or transmitted, in any form or by any means, electronic, mechanical, photocopying, recording, or otherwise, without the prior written permission of NCR.

#### All Rights Reserved

The following products trademarked by other companies are referenced in this manual:

MicroChannel is a trademark of IBM AT is a trademark of IBM NuBus is a trademark of Texas Instruments

> NCR 1635 Aeroplaza Drive Colorado Springs, CO 80916

> > (719) 596-5612(800) 525-2252

# 86C05 Features

- Connects to the following host buses:
  - 1. IBM MicroChannel Bus
  - 2. IBM AT (ISA) Bus
  - 3. EISA Bus
  - 4. Apple NuBus
- Master mode host bus operation with programmable data transfer width of 8, 16, or 32 bits
- Data transfer rate to 20 MBytes/sec
- Three independent host bus ports and interrupts to support multi-processing environments.
- Programmable host bus parameters; arbitration level, etc.
- On chip 32 word deep by 32 bit FIFO
- Programmable FIFO throttle which produces an extremely high host bus utilization
- 24 bit host bus address counter (32 bit NuBus)
- 24 bit transfer counter
- Six configuration registers
- Six user defined host I/O registers
- 8 or 16 bit DMA interface supports DMA controller or DMA device operation
- Programmable conditions for control microprocessor interrupt
- Connects to a non-multiplexed or multiplexed (address/data) control microprocessor bus
- BIOS PROM support
- Lock host bus and set semaphore command
- Clock rate to 40 MHz
- Built in host bus drivers for control signals
- Internal power on reset and flag
- Single +5 volt supply, CMOS low power consumption

# Chapter 1 Functional Description

#### **1.1 INTRODUCTION**

#### 1.1.1 General Description

As shown in Figure 1, the NCR 86C05 provides a single chip "master mode" host interface to the MicroChannel, EISA, AT, or NuBus. The 86C05 performs data transfers to 20 MBytes/sec. Eight, sixteen, or thirty two bit data transfers are supported on the host interface. A 32 word deep by 32 bit FIFO is provided to buffer data transfers between the host interface and the DMA or microprocessing unit (MPU).

The DMA interface is programmable to support eight or sixteen bit transfers to a local DMA controller or intelligent peripheral. The 86C05 supports a simple REQ/ACK handshake and it also provides parity for each eight bits on the DMA bus. The DMA interface may be programmed to operate in DMA controller or DMA device mode.

When the DMA interface is configured for 8 bit transfers then the high byte of the DMA interface (bits 8-15) may be used to carry the high byte (bits 8-15) of the MPU interface. This provides the capability for the MPU to transfer 8 or 16 bits of data to the host or DMA interface.

All 86C05 MPU registers are eight bits wide. The 86C05 connects directly to a non-multiplexed or multiplexed (address/data) MPU bus, thus supporting most popular microprocessors including Z8, 8051, and 80188/80186.

To help simplify interface logic even further the 86C05 provides a built in BIOS PROM support logic. The PROM provides the host operating system with initialization parameters for the 86C05 and may also provide routines to communicate with the I/O card.

The 86C05 is available in a 160 pin quad plastic flat pack.



Figure 1. Data Flow through the 86C05

#### 1.1.2 Block Diagram

The block diagram of the 86C05 is shown on the following page. This illustration shows the MicroChannel host interface:



Figure 2. Block diagram of the 86C05

## **1.2 OVERVIEW**

#### **1.2.1 Host Interface**

The 86C05 provides all the control and data signals to interface to the MicroChannel, EISA, AT, or NuBus host buses (transceivers required on most lines). Bus selection is made via configuration pins on the 86C05. Host bus parameters are programmable as outlined below:

a. Data Width - The firmware engineer may configure host data transfers in any width combinations (8, 16, or 32). Data is packed and unpacked in the on-chip FIFO. For the MicroChannel and AT host buses the 86C05 transfers to memory sizes smaller then specified. For example, if a 16 bit host transfer was requested but host memory is only 8 bits wide then the 86C05 performs two eight bit transfers. Data transfers can occur to/from I/O or Memory Space.

b. FIFO Throttle - Since the 86C05 operates in bus master mode the maximum number of burst transfers per host bus ownership is programmable from 1 to 64 bus cycles. In addition the 86C05 supports a hog mode which causes the chip to stay on the bus until one of the following events occur:

- 1. A higher priority device requests the bus
- 2. The FIFO is full

3. The transfer counter is equal to zero and the FIFO is empty

c. Host Interrupts - To facilitate multiprocessing environments the 86C05 provides three independent host interface interrupts.

d. Arbitration Priority - The host bus arbitration priority is programmable.

e. I/O Registers - Six general purpose I/O registers are provided for communication between the host system and the local MPU.

## 1.2.2 DMA Interface

The DMA Interface transfers 8 or 16 bit data to logic contained on the I/O card. This logic could be a DMA controller or any device that supports the REQ/ACK handshake. The interface is configurable to act as a DMA controller (8237 handshake with RD / -WRT strobes) or a DMA device. In DMA device mode the 86C05 asserts the DMA\_REQ signal and expects to send/receive data when the DMA\_ACK signal is received. When the 86C05 is operating as a DMA controller it receives a REQ signal from a device on the I/O card and sends/receives data when it asserts the ACK signal.

When the DMA interface is configured for 8 bit transfers then the high byte of the DMA interface (bits 8-15) may be used to carry the high byte (bits 8-15) of the MPU interface. This provides the capability for the MPU to transfer 8 or 16 bits of data to the host or DMA interface.

In addition, the 86C05 can transfer 8 bit DMA data over either the high or low byte. This feature helps the firmware engineer "clean-up" word transfers with odd transfer counts.

#### **1.2.3 MPU Interface**

The microprocessor (MPU) on the I/O card controls all data flow through the card and communicates to the host system via the 86C05. In a typical system, the code contained within the BIOS PROM would communicate an operating system request to the I/O registers on the 86C05. A write to these registers would generate an interrupt to the local MPU on the I/O card. The MPU would then direct the 86C05 to fetch the command block from system memory and transfer it to local MPU memory. The MPU would then decode the command and direct the data flow, for example from the DMA interface to host memory. It should be noted from this example that data can flow through the 86C05 in any direction from the the host, DMA, or MPU interface.

#### **1.2.4 BIOS PROM Interface**

The four host buses supported by this product require a BIOS PROM to aid the operating system in configuring and using the I/O card. The code contained within the BIOS PROM is executed by the operating system to initialize the 86C05, the I/O card, and inform the operating system of the I/O card presents. It may also provide the interface routines which communicate between an I/O driver and the I/O card (86C05). It should be noted that when the BIOS PROM interface is 8 data bits wide, any code run directly from this PROM will execute slowly. For higher performance systems the BIOS code should be copied into system RAM and executed from RAM. The method used to provide the BIOS PROM with a latched address bus is specified below:

- a. NuBus 18 bits of latched memory address bus is provided by the 86C05.
- b. MicroChannel External address latches must be provided when interfacing to this bus. The address range is specified in register 6 and is used by the 86C05 to gate PROM data to the MicroChannel.
- c. AT/EISA Bus Since the lower address bits, SA(0–19), are latched by the AT/EISA Bus these lines connect directly to the address pins of the BIOS PROM. As with MicroChannel explained above, register 6 specifies the address range for the BIOS PROM.

#### **1.3 REGISTERS**

#### 1.3.1 86C05 Register Organization

Register numbers 0–13 are shared between the host interface and the MPU interface. They are used for communication between the system processor and the MPU. Registers 15–31 are for the exclusive use on the local MPU and are used to control the operation of the 86C05. In Table 1, the I/O register definitions are proceeded by an access code letter as outlined below:

H = Host AccessM = MPU Access

## **TABLE 1. REGISTER ASSIGNMENTS AND ADDRESSING**

| • | Add | dress |   |   | Register | Register Fun       | ction                 |
|---|-----|-------|---|---|----------|--------------------|-----------------------|
| 4 | 3   | 2     | 1 | 0 | Number   | Write              | Read                  |
| 0 | 0   | 0     | 0 | 0 | 0 (00h)  | M - Config 0       | H - Config 0          |
| 0 | 0   | 0     | 0 | 1 | 1 (01h)  | M - Config 1       | H - Config 1          |
| 0 | 0   | 0     | 1 | 0 | 2 (02h)  | HM - Config 2      | HM - Config 2         |
| 0 | 0   | 0     | 1 | 1 | 3 (03h)  | HM - Config 3      | HM - Config 3         |
| 0 | 0   | 1     | 0 | 0 | 4 (04h)  | HM - Config 4      | HM - Config 4         |
| 0 | 0   | 1     | 0 | 1 | 5 (05h)  | HM - Config 5      | HM - Config 5         |
| 0 | 0   | 1     | 1 | 0 | 6 (06h)  | HM - Config 6      | HM - Config 6         |
| 0 | 0   | 1     | 1 | 1 | 7 (07h)  | HM - I/O Port      | HM - I/O Port         |
| 0 | 1   | 0     | 0 | 0 | 8 (08h)  | HM - I/O Cmd 0     | HM - I/O Stat 0       |
| 0 | 1   | 0     | 0 | 1 | 9 (09h)  | HM - I/O Cmd 1     | HM - I/O Stat 1       |
| 0 | 1   | 0     | 1 | 0 | 10 (0Ah) | HM - I/O Cmd 2     | HM - I/O Stat 2       |
| 0 | 1   | 0     | 1 | 1 | 11 (0Bh) | H - I/O Data 0     | M - I/O Data 0        |
| 0 | 1   | 1     | 0 | 0 | 12 (0Ch) | H - I/O Data 1     | <b>M - I/O Data 1</b> |
| 0 | 1   | 1     | 0 | 1 | 13 (0Dh) | H - I/O Data 2     | M - I/O Data 2        |
| 0 | 1   | 1     | 1 | 0 | 14 (0Eh) | Not Defined        | Not Defined           |
| 0 | 1   | 1     | 1 | 1 | 15 (0Fh) | System Control     | System Status         |
| 1 | 0   | 0     | 0 | 0 | 16 (10h) | System Config      | Not Defined           |
| 1 | 0   | 0     | 0 | 1 | 17 (11h) | Host Control 0     | Host Status 0         |
| 1 | 0   | 0     | 1 | 0 | 18 (12h) | Host Control 1     | Host Status 1         |
| 1 | 0   | 0     | 1 | 1 | 19 (13h) | Host Blk Count     | Revision Number       |
| 1 | 0   | 1     | 0 | 0 | 20 (14h) | Host Preempt Time  | Not Defined           |
| 1 | 0   | 1     | 0 | 1 | 21 (15h) | DMA Control        | Not Defined           |
| 1 | 0   | 1     | 1 | 0 | 22 (16h) | Xfer Command       | Extended Status       |
| 1 | 0   | 1     | 1 | 1 | 23 (17h) | Interrupt Mask     | Interrupt Status      |
| 1 | 1   | 0     | 0 | 0 | 24 (18h) | Xfer Count 0–7     | Xfer Count 0–7        |
| 1 | 1   | 0     | 0 | 1 | 25 (19h) | Xfer Count 8–15    | Xfer Count 8–15       |
| 1 | 1   | 0     | 1 | 0 | 26 (1Ah) | Xfer Count 16–23   | Xfer Count 16–23      |
| 1 | 1   | 0     | 1 | 1 | 27 (1Bh) | Host Address 0–7   | Host Address 0–7      |
| 1 | 1   | 1     | 0 | 0 | 28 (1Ch) | Host Address 8–15  | Host Address 8–15     |
| 1 | 1   | 1     | 0 | 1 | 29 (1Dh) | Host Address 16–23 | Host Address 16–23    |
| 1 | 1   | 1     | 1 | 0 | 30 (1Eh) | Host Address 24–31 | Host Address 24–31    |
| 1 | 1   | 1     | 1 | 1 | 31 (1Fh) | MPU Data Buffer    | MPU Data Buffer       |

# Register 0, 1 (00h, 01h) - Configuration 0 and 1

## WRITE (mpu) / READ (host)

When the host interface is the MicroChannel or EISA buses, these registers must contain a unique card slot ID during I/O card set-up. After this initialization is completed, or for the NuBus or the AT interface these registers are defined by the user. This register is not affected by a firmware or hard reset.

## Register 2 (02h) - Configuration 2

REGISTER 2 (02h)

This register contains configuration data that is written by the host or local MPU. When the host interface is EISA, this register must contain byte 2 of the card slot ID during I/O card initialization. This register is not affected by a firmware or hard reset.

WRITE (host and mpu) / READ (host and mpu)

**FUNCTION** 

| 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0                     |
|---|----|---|---|---|---|---|-----------------------|
| 1 |    | Ι | 1 | 1 |   | I | I                     |
| l | I  | T | 1 |   | I |   | +Enable I/O card (MC) |
| t | F  | I |   |   |   | + | User Defined          |
| I | I  | I | I |   | + |   | User Defined          |
| I | I. | ł | I | + |   |   | User Defined          |
|   | 1  | I | + |   |   |   | User Defined          |
| 1 | 1  | + |   |   |   |   | User Defined          |
| I | +  |   |   |   |   |   | User Defined          |
| + |    |   |   |   | + |   | User Defined          |

Bit 0 - This bit is pre-defined for MicroChannel operation. It is user defined for all other host buses. For MicroChannel operation this bit is cleared anytime the 86C05 is hard reset. The host processor would typically initialize the I/O registers and then write a one to this bit thus enabling the card (and chip) for normal operation. When this bit is cleared the 86C05 does not respond to any host bus access (except set-up).

Bits 1–7 - User Defined

### Register 3 (03h) - Configuration 3

This register contains the I/O address of the 86C05 chip when it is interfaced to the MicroChannel or AT host bus. The reader should note that after a power-up condition the 86C05 does not respond to an I/O address until after this register has been written (MicroChannel or AT bus only).

For EISA bus operation this register must contain byte 3 of the card slot ID during I/O card initialization. Once initialization is completed this register is available for general I/O communications between the host and local MPU. The reader should note that the base I/O address (EISA bus) for this chip is hard wired to ZC80h (where Z is EISA bus slot specific).

When the 86C05 is interfaced to the NuBus this register is used for general purpose configuration. The I/O address space of the NuBus is FSX000II where S is equal to the slot ID bits 3–0, F and 0 are the hexadecimal digits, X is don't care, and I is the 32 I/O register decode. Each card in the NuBus backplane is hardwired for a unique slot ID from 0h to Fh.

WRITE (host and mpu) / READ (host and mpu)

For MicroChannel operation the I/O address placed in this register is compared against address bits 15–8. The I/O address is written by the Host processor during I/O card configuration.

When this chip interfaces to the AT bus the I/O address placed in this register is compared against the AT address bits 9–5. The I/O address is written to this register by the local MPU as soon as possible after power-up.

## Register 4 (04h) - Configuration 4

This register provides the capability for the firmware engineer to hard reset the 86C05 chip. Bits 0, 1, and 2 are cleared by a hard reset. Bit 1 is also cleared by a firmware reset. WRITE (host and mpu) / READ (host and mpu)

| REC | SIS | ST. | ER | 4 | (04) | 4h) | )  | FUNCTION                  |
|-----|-----|-----|----|---|------|-----|----|---------------------------|
| 7   | 6   | 5   | 4  | 3 | 2    | 1   | 0  |                           |
| 1   | 1   | I   | I  | I | 1    | I   | Т  |                           |
|     | I   | I   | 1  | 1 | 1    | T   | +- | Enable I/O card (EISA)    |
| ł   | I   | ł   | 1  | I | T    | +   |    | Chnl Chk Indicator (EISA) |
| 1   | I   | I   | 1  | I | +•   |     |    | Hard Reset (Write Only)   |
| 1   | I   | 1   | I  | + |      |     |    | Not Defined               |
| I   | I   | I   | +  |   |      |     |    | Not Defined               |
| - 1 | ł   | +•  |    |   |      |     |    | Not Defined               |
| 1   | +   |     |    |   |      |     |    | Not Defined               |
| + • |     |     |    |   |      |     |    | Not Defined               |

- Bit 0 This bit is pre-defined for EISA operation. It is user defined for all other host buses. This bit is cleared anytime the 86C05 is hard reset. The host processor would typically initialize the I/O registers and then write a one to this bit thus enabling the card for normal operation. This bit does not disable or enable any 86C05 functions.
- Bit 1 When this bit is asserted the EISA bus I/O CHCK signal is asserted. For all other host bus this bit is user defined.
- Bit 2 This latched bit provides a hard reset to the 86C05 chip. This programmable reset is similar to a host or power-up reset with the following exceptions:

1. Registers 2, 3, 5, 6, and 16 are not reset

2. NuBus slave logic is not reset

3. Dual port register control logic is not reset

Bits 3–7 - These bits are not defined and should not be used by the firmware engineer.

#### **Register 5 (05h) - Configuration 5**

This register is user defined when the host interface is the NuBus and it is pre-defined for Micro-Channel, EISA, and AT operation as outlined below. It is cleared by a hard reset. WRITE (host and mpu) / READ (host and mpu)

# REGISTER 5 (05h) FUNCTION DEFINED FOR MC AT EISA

| 1 | 6 | С | 4   | 3  | 2 | 1 | 0              |         |   |
|---|---|---|-----|----|---|---|----------------|---------|---|
| I |   |   | 1   | I  | T | I | 1              |         |   |
| I | 1 | 1 | - I | Ι  | I | I | +Host Bus      | ХХ      |   |
| Т | 1 | 1 | I   | I  | I | + | Arbitration    | ХХ      |   |
| I | Ι | 1 | I   | 1  | + |   | Priority       | ХХ      |   |
| T | ł | 1 | I   | +. |   |   | of I/O card    | ХХ      |   |
| I | T | I | +   |    |   |   | Linear Algorit | hm X    |   |
| I | T | 1 |     |    |   |   | 10 or /20 CLK  | X       |   |
| Т | ł | + |     |    |   |   | 16 Bit Host Da | ata XX  | Х |
| I | + |   |     |    |   |   | Chnnl Chk Sta  | utus XX |   |
| + |   |   |     |    |   |   | Chnnl Chk      | ХХ      |   |
|   |   |   |     |    |   |   | Indicator      |         |   |

Bits 0–3 - These bits indicate the arbitration priority for the MicroChannel and DMA Channel usage for the AT Bus. For MicroChannel operation a hexadecimal value of F (1111) has the lower priority and a hexadecimal value of 0 (0000) has the highest priority.

For AT bus operation the 86C05 asserts the DRQ signal as shown below:

| Bits        | 86C05 DMA      |
|-------------|----------------|
| <u>3210</u> | Request Signal |
| 0001        | DRQ(0)         |
| 0010        | DRQ(1)         |
| 0100        | DRO(2)         |

The slot specific master request signal (-MREQx) is asserted when the 86C05 requires EISA bus access.

The NuBus arbitration priority is set by ID(0–3) pins. Therefore for NuBus operation these bits are user defined.

Bit 4 - For MicroChannel operation, when this bit is deasserted the 86C05 implements the fairness algorithm for host bus arbitration. When this bit is asserted the 86C05 implements the linear priority arbitration algorithm.

For AT operation, this bit indicates the number of 86C05 clocks (25ns) the chip should wait from the time DMA

acknowledge is received until the 86C05 starts to access the AT Bus. When this bit is asserted the 86C05 waits 10 clocks and when it is deasserted it waits 20 clocks. The IBM AT specification states the I/O Card must wait two BCLKs after receiving -DACK and driving MASTER low before it can drive the AT bus command strobes.

Bit 5 - This bit is only defined for Micro-Channel, AT, or EISA bus operation. It is user defined for NuBus operation. If the hardware engineer needs only 16 bits of data transferred over the Micro-Channel, EISA, or AT bus then the upper data word (bits 15–31) is re-defined as an I/O port (register 7). Data bits 16–23 are for output and data bits 24–31 are input. The host or MPU may read or write this port thru register 7.

Bit 6 - This bit is pre-defined for the Micro-Channel host bus and is user defined for all other hosts. It indicates additional check status information.

 Bit 7 - When this bit is asserted the Micro-Channel CHCK signal is active or the AT signal I/O CHCK is active. For NuBus and EISA operation this pin is user defined. The firmware engineer must exercise care when setting this bit and bit 6. A read operation should first be performed to find the value of bits 0-5. The write operation should then rewrite these bits to their original value.

#### Register 6 (06h) - Configuration 6

This register contains the BIOS PROM address range when the 86C05 is interfaced to the Micro-Channel, EISA, or AT bus. The reader should note that after a reset the 86C05 does not respond to a BIOS PROM address until after this register has been written (MicroChannel, EISA, or AT bus only). When the 86C05 is interfaced to the NuBus all bits in this register, except 6 and 7, are user defined. The contents of this register are not affected by a firmware or hard reset.

The address of the NuBus BIOS PROM is FSXFPPPP where S is equal to the slot ID bits 3–0, F is the hexadecimal digit, X is don't care, and P is 64K BIOS PROM space. Each card in the NuBus backplane is hardwired for a unique slot ID from 0h to Fh.

WRITE (host and mpu) / READ (host and mpu)

When this chip interfaces to the MicroChannel, EISA, or AT bus the BIOS PROM starting address and size information is placed in this register. The BIOS PROM normally resides in the 0C0000h to 0DFFFFh address range. When this chip interfaces to the MicroChannel or EISA bus the BIOS PROM address range is written by the host processor during I/O card configuration. When this chip interfaces to the AT bus the BIOS PROM address range is written by the local MPU as soon as possible after powerup. For IBM BIOS PROM selection, address bits 23–13 are specified as shown below:

| A23 | A22 | A21 | A20 | A19 | A18 | A17 | A16  | A15  | A14  | A13  |
|-----|-----|-----|-----|-----|-----|-----|------|------|------|------|
| 0   | 0   | 0   | 0   | 1   | 1   | 0   | bit4 | bit3 | bit2 | bit1 |

For 32 bit addresses (MicroChannel and EISA) the hardware engineer should externally decode address bits A31–A24. For MicroChannel operation when the MADE24 bit is deasserted (32 bit address) and for all EISA operation the -HST\_MEM pin (result of external decode) must be asserted to enable a BIOS PROM access.

The BIOS PROM address range is specified below:

REGISTER 6 (06h) FUNCTION

| 7 | 6  | 5 | 4 | 3 | 2   | 1 | 0                        |
|---|----|---|---|---|-----|---|--------------------------|
| I | T  | 1 | I | I | 1   | I | I                        |
| 1 | I. | Т | 1 | 1 | T   | ł | +Not Defined             |
| 1 | 1  | T | T | ł | T   | + | BIOS PROM Addr Bit 13    |
| H | 1  | 1 | T | I | + • |   | BIOS PROM Address Bit 14 |
| 1 | ł  | I | 1 | + |     |   | BIOS PROM Address Bit 15 |
| ł | 1  | I | + |   |     |   | BIOS PROM Address Bit 16 |
| I | T  | + |   |   |     |   | Not Defined              |
| I | ł  |   |   |   |     |   |                          |
| 0 | 0  |   |   |   |     |   | 8K BIOS PROM Size        |
| 0 | 1  |   |   |   |     |   | 16K BIOS PROM Size       |
| 1 | 0  |   |   |   |     |   | 32K BIOS PROM Size       |
| 1 | 1  |   |   |   |     |   | 64K BIOS PROM Size       |

The reader should note that the BIOS PROM starting address must be on a memory boundary equal to the size of the BIOS PROM. For example, a 32K PROM must start on a 32K memory address (i.e. bits 1 and 2 must equal zero).

#### Register 7 (07h) - I/O Port

This I/O port is always available when the 86C05 is connected to the NuBus. For MicroChannel, EISA, or A bus operation, this port is available only if register 5, bit 5 is asserted. A write to this register sends the data to eight output pins. A read of this register provides eight unlatched bits of data from the input pins (see register 5 for more information). This port is not affected by firmware or hard reset.

#### Register 8, 9 and 10 (08h, 09h and 0Ah) - I/O Command

These registers can be written or read by both the host processor and the local MPU. In a typical operation the host processor would write a command (with bit 7 asserted) to one of these registers. The local MPU would receive an interrupt and read the command. It would then execute the command, write status information to this register, clear bit 7 in this register, and generate a unique host interrupt for this port. Bit 7 is asserted when the 86C05 is hard reset (a hard reset occurs when the host interface reset pin is asserted) or a firmware reset occurs (a firmware reset takes place when bit 2 of register 4 is asserted). Bits 0–6 are not affected by a firmware or hard reset.

WRITE (host and mpu) / READ (host and mpu)

# REGISTER 8, 9, or 10 FUNCTION (08h, 09h, 0Ah)

| 7 | 6 | 5  | 4 | 3 | 2 | 1 | 0 |              |
|---|---|----|---|---|---|---|---|--------------|
| I | I | I  | I | I |   | T | I |              |
| I | I | I  | ł | I | I | I | + | User Defined |
| ł | T | ł  | 1 | I |   | + |   | User Defined |
| ł | I | I  | 1 | I | + |   |   | User Defined |
| ł | I | Ι  | 1 | + |   |   |   | User Defined |
| I | 1 |    | + |   |   |   |   | User Defined |
| ł | Ι | +• |   |   |   |   |   | User Defined |
| T | + |    |   |   |   |   |   | User Defined |
| + |   |    |   |   |   |   |   | Busy         |

Bits 0-6 - User Defined

Bit 7 - This bit is asserted by a hard reset or a write from the host or MPU interface. For example, the host would assert this bit when it issues a new command to the 86C05. When this bit is asserted an interrupt (if not masked) is generated to the local MPU. Register 11, 12, 13 (0Bh, 0Ch, 0Dh) - I/O Data

WRITE (host) / READ (mpu)

These registers are used to communicate information from the host to the MPU. They could, for example, hold a 24 bit address that points to a host mailbox structure. If the 86C05 is operating as three separate virtual ports these registers could contain unique information about each port. These registers are not affected by a firmware or hard reset.

# Register 15 (0Fh) - System Control / System Status

Bits 0–5 of this control register are cleared by a firmware or hard reset.

## WRITE (mpu)

| REC | GIS | ST. | ER | 1  | 5 (( | )Fl | h) FUNCTION             |
|-----|-----|-----|----|----|------|-----|-------------------------|
| 7   | 6   | 5   | 4  | 3  | 2    | 1   | 0                       |
| ļ   | 1   | I   | 1  | I. | Ι    | I   | ļ                       |
| 1   | I   | I   | I  | T  | 0    | 0   | 0 Test and Set Bit 0    |
| I   | I   | I   | 1  | T  | 0    | 0   | 1 Test and Set Bit 1    |
| 1   | 1   | I   | 1  | 1  | 0    | 1   | 0 Test and Set Bit 2    |
| 1   | 1   | 1   | 1  |    | 0    | 1   | 1 Test and Set Bit 3    |
| 1   | I   | T   | ł  | T  | 1    | 0   | 0 Test and Set Bit 4    |
| I   | I   | 1   | 1  | T  | 1    | 0   | 1 Test and Set Bit 5    |
| 1   | 1   | ł   |    | I  | 1    | 1   | 0 Test and Set Bit 6    |
| 1   | 1   | I   | I  | I  | 1    | 1   | 1 Test and Set Bit 7    |
| l   | 1   | I   |    | I  |      |     |                         |
| l   | I   | ł   | t  | +  |      |     | Halt State Machines     |
| I   | I   | I   | +  |    |      |     | Hard Abort              |
| I   | I   | +   |    |    |      |     | Diagnostic Bit          |
|     | +   |     |    |    |      |     | Simulate Power On Reset |
| +   |     |     |    |    |      |     | Reset Power on Flag     |
|     |     |     |    |    |      |     |                         |

- Bits 0–2 Specifies which bit to test when the Set Semaphore command is executed.
- Bit 3 When this bit is asserted the currently executing command is halted. This bit is normally set by the firmware engineer prior to setting the hard abort bit (bit 4). It forces the chip to release the host bus, halt DMA activity, etc. Asserting this bit terminates the execution of most commands.
- Bit 4 When this bit is asserted the currently executing command is hard aborted.

- Bit 5 This bit allows the MPU to read internal nodes in the 86C05.
- Bit 6 When this bit is asserted its simulates a power-up condition. The power on flag is set and the chip is hard reset.
- Bit 7 Asserting this unlatched bit clears the power on flag (register 15, bit 7)

#### READ (mpu)

#### REGISTER 15 (0Fh) FUNCTION

| 7   | 6 | 5   | 4  | 3  | 2 | 1 | 0 |                        |
|-----|---|-----|----|----|---|---|---|------------------------|
| I   | T | 1   | I  | ł  | 1 | Τ | I |                        |
| I   | 1 | Т   | I  | Ι  | I | Ι | + | MPU Data Ready         |
| Ł   | I | 1   | ł  | I. | 1 | + |   | Transfer Counter = $0$ |
| L   | I | I   | I  | ł  | + |   |   | FIFO Empty             |
| I   | I | ł   | I. | +  |   |   |   | FIFO Full              |
| I.  | ł | I   | +  |    |   |   |   | Host Operation Done    |
| ł   | I | + • |    |    |   |   |   | DMA Operation Done     |
| I   | + |     |    |    |   |   |   | MPU Operation Done     |
| + • |   |     |    |    |   |   |   | Power On Flag          |

- Bit 0 When the MPU is transferring data to/ from the 86C05 (register 31) this bit indicates the chip is ready to accept more data.
- Bit 1 When this bit is asserted the transfer counter is equal to pseudo zero. The transfer counter may in fact be non-zero but for the transfer size there are zero bytes left to transfer. For example, if performing a 32 bit transfer (four bytes) from the host to the DMA interface and the transfer counter equals 3 (bytes) then this bit is set. The 86C05 can not read anymore data from the host (32 bits at a time) until the firmware changes the transfer size and re-issues the command.
- Bit 2 When asserted the FIFO is pseudo empty.
- Bit 3 When asserted the FIFO is pseudo full.
- Bits 4–6 These bits indicate the corresponding interface has completed its task. For example, when transferring data from the host to the MPU and the transfer counter equals pseudo zero and the 86C05 chip has released the bus, then bit 4 is asserted. These bits are valid

only when the corresponding port is transferring data into the 86C05.

Bit 7 - When this bit is asserted a power-on condition is present. This bit can be reset by writing a one to bit 7 of register 15.

#### **Register 16 (10h) - System Configuration**

This register is cleared by a hard reset and is not affected by a firmware reset.

#### WRITE (mpu)

| RE | GIS | ST | ER | 1 | 5 ( | 101 | h) | FUNCTION               |
|----|-----|----|----|---|-----|-----|----|------------------------|
| 7  | 6   | 5  | 4  | 3 | 2   | 1   | 0  |                        |
| I. | I   | 1  | Τ  | 1 | I   | Ι   | I. |                        |
| 1  | 1   | ł  | 1  | Т | 1   | ł   | +- | Polarity MINT pin      |
| Ι  | 1   | I  | 1  | Т | I   | +   |    | Enable FIFO_RDY pin    |
| Ι  |     | 1  |    | I | T   |     |    | -                      |
|    | I   | ł  | ł  | 0 | 0   |     |    | Disable DMA Parity     |
| 1  | I   | ł  | T  | 0 | 1   |     |    | Enable DMA Odd Parity  |
| 1  | 1   | T  | 1  | 1 | 0   |     |    | DMA -RD/-WRT Strobes   |
|    | ł   | I  | T  | 1 | 1   |     |    | Enable DMA Even Parity |
|    | 1   | I  | T  |   |     |     |    | -                      |
| 1  | 1   | I  | +  |   |     |     |    | Upper byte DMA path    |
|    | I   | +. |    |   |     |     |    | FIFO or /Xfer          |
|    | +   |    |    |   |     |     |    | Don't Reset FIFO       |
| +  |     |    |    |   |     |     |    | Disable Reset_Out pin  |

- Bit 0 This bit indicates the polarity of the interrupt pin. When this bit is a one the interrupt pin is high true polarity. When this bit is a zero the interrupt pin is low true polarity.
- Bit 1 When this bit is asserted the MPU FIFO\_RDY pin is enabled. The FIFO\_RDY pin normally connects to a DMA controller on the MPU bus. This allows the firmware engineer to transfer data between MPU memory and the 86C05 under DMA control. Alternately, the firmware engineer may poll bit 0 of register 15 before transferring data between the 86C05 FIFO and local MPU memory.
- Bits 2–3 These bits control the function of the parity bits as outlined above.
- Bit 4 When this bit is asserted and an 8 bit DMA transfer is requested (via register 22) then the 8 bit transfer is performed on the upper data byte.

Bit 5 - This bit affects the definition of registers 24 through 30 as outlined below:

|             | <u>Reg 24–26</u>    | <u>Reg 27–30</u>    |
|-------------|---------------------|---------------------|
| Bit $5 = 0$ | Xfer Counter        | Xfer Address        |
| Bit $5 = 1$ | <b>FIFO</b> Counter | <b>FIFO Address</b> |

- Bit 6 When a new 86C05 command is issued the FIFO is reset and data contained within the FIFO is lost. If this bit is asserted the 86C05 does not reset the FIFO when a new command is issued and therefore any data contained in the FIFO is processed. This bit is usually only set for error recovery.
- Bit 7 When asserted the reset out pin can not go low true. This signal is used during a firmware reset to prevent the MPU from being reset.

### Register 17 (11h) - Host Control 0 / Host Status 0

This control register is cleared by a firmware or hard reset.

#### WRITE (mpu)

| REGISTER 17 (11h) FUNCTION     |
|--------------------------------|
| 7 6 5 4 3 2 1 0                |
|                                |
| +Block Xfer Mode (NB)          |
| + I/O / Memory Space           |
| (MC, EISA, AT)                 |
| +Enable Resource Lock          |
| (NB, EISA)                     |
| +Ignore Access Error           |
| (MC, EISA, NB)                 |
| + 32 bit Host Address (MC, AT) |
| +Six Clks between Strobes      |
| (MC, AT)                       |
| +Don't Inc Host Address        |
| +Stay on Host bus till FIFO    |
| full/empty                     |
|                                |

- Bit 0 When this bit is asserted the 86C05 uses block mode to transfer data to/ from NuBus memory. The NuBus memory at the address specified must support block mode. When this bit is deasserted only one transfer is performed per NuBus transaction.
- Bit 1 This bit is only valid for MC, EISA, or

AT since all transfers on the NuBus are into memory space. When this bit is asserted the data is transferred to/from host I/O space. This bit allows the 86C05 to transfer data directly to/from an I/O card without using system memory.

- Bit 2 When this bit is asserted the 86C05 performs a resource lock on the NuBus or locks the EISA bus during the requested transfer.
- Bit 3 When this bit is asserted the 86C05 does not halt the currently executing command when an access error occurs. The access error is still reporteD. An access error occurs when the I/O CHCK signal is asserted. In addition, for MicroChannel operation an access error is reported if the accessed slave does not assert the -SD SFDBK signal.
- Bit 4 When asserted a 32 bit MicroChannel or AT address is requested. The hardware engineer must connect the HOST\_OWN pin to the output enable of a byte wide MSI driver. This driver gates the address bits 24–31 onto the host bus. All NuBus and EISA bus transfers use a 32 bit address. The reader should note that the AT bus (ISA-16) is only defined for 24 address bits.
- Bit 5 For MicroChannel and AT operation the 86C05 normally inserts four clocks between the trailing edge of the command strobe and the leading edge of the next command strobe. When this bit is asserted the 86C05 inserts 6 clocks.
- Bit 6 When this bit is asserted the 86C05 performs continuous access to the same host address.
- Bit 7 The 86C05 arbitrated for the host bus access once the FIFO count specified in register 19 has been met. It then transfers the count in register 19 to/from the host and releases the host bus. When this bit is set the 86C05 stays on the bus and transfers data to/from the host until the FIFO is empty/full or the 86C05 is forced off the bus by a higher priority

device (no higher priority device for NuBus interface). READ (mpu)

| <b>REGISTER 17</b> | 7 (11h) | FUNCTION |
|--------------------|---------|----------|
|--------------------|---------|----------|

| 7  | 6 | 5 | 4 | 3 | 2   | 1 | 0  |                           |
|----|---|---|---|---|-----|---|----|---------------------------|
| 1  | Т | 1 | I | 1 | 1   | I | 1  |                           |
| 1  | I | I | I | I | I   | ł | +F | Host Size 16/NuBus TMO    |
| T  | Т | ł | I | I | I   | + | H  | lost Size 32/NuBus TM1    |
| I  | T | I | I | I | + • |   | I  | O CHCK Pin (MC, EISA, AT) |
| I. | I | I | T | + |     |   | R  | Not Defined               |
| I  | I | 1 | + |   |     |   | 1  | Not Defined               |
| ł  | ł | + |   |   |     |   | ¥  | lost Term Count           |
| T  | + |   |   |   |     |   | H  | lost Threshold            |
| +  |   |   |   |   |     |   | (  | Connected to Host         |

Bits 0–1 - These bits are valid after a host access has completed. They indicate the host memory size (MicroChannel, EISA, or AT) or access error (NuBus):

| BitBi      | t NuBus           | MC, EISA, or AT |
|------------|-------------------|-----------------|
| <u>1 0</u> | <b>Function</b>   | <b>Function</b> |
| 00         | Try Again Later   | 8 Bit Memory    |
| 01         | Bus Timeout Error | 16 Bit Memory   |
| 10         | Error             | 32 Bit Memory   |
| 11         | Normal Completion | 32 Bit Memory   |

- Bit 2 This unlatched pin provides the firmware engineer with the status of the I/O CHCK pin.
- Bit 3 Not Defined
- Bit 4 Not Defined
- Bit 5 When asserted the 86C05 chip must load the host transfer counter with the count in the FIFO (host write operations) or transfer counter (host read operations). This bit is asserted for the last host transfer before a command completes. This bit is for diagnostic purposes only.
- Bit 6 This bit indicates the FIFO is ready for another block of data. This bit is for diagnostics purposes only.
- Bit 7 When this bit is asserted the 86C05 is connected (bus master) to the host bus.

### Register 18 (12h) - Host Control 1 / Host Status 1

This control register is cleared by a firmware or hard reset.

#### WRITE (mpu)

#### REGISTER 18 (12h) FUNCTION

| 7   | 6 | 5  | 4 | 3 | 2 | 1 | 0  |                         |
|-----|---|----|---|---|---|---|----|-------------------------|
| I   | ł |    | 1 | I | L | I | I  |                         |
| L   | I | 1  | ł | 1 | + | + | +- | Transfer Rate           |
| L   | I | I  | 1 | + |   |   |    | Not Defined             |
| I   | I | 1  | + |   |   |   |    | Not Defined             |
| I   | 1 | +. |   |   |   |   |    | Assert Host Interrupt 0 |
| L   | + |    |   |   |   |   |    | Assert Host Interrupt 1 |
| + • |   |    |   |   |   |   |    | Assert Host Interrupt 2 |
|     |   |    |   |   |   |   |    |                         |

Bits 0–2 - Regardless of the number of additional clocks inserted into the bus access the 86C05 does not terminate the Micro-Channel, EISA, or AT bus cycle until the I/O Channel Ready signal is active. These bits are not defined for NuBus and EISA bus operation.

> For MicroChannel operation these bits indicate the number of additional clock (ac) periods to add to the -CMD strobe.

> For AT bus operation these bits select a transfer rate. Additional clock periods are added to the access strobes as outlined below (assuming 40 MHz clock input /2 = 50 ns per additional clock added):

|            | Strobe Pulse | 32 Bit        |
|------------|--------------|---------------|
| Bits       | Width / ac   | Transfer Rate |
| <u>210</u> | <u>(ns)</u>  | (Mbytes/sec)  |
| 000        | 100/0        | 20            |
| 001        | 150/1        | 16            |
| 010        | 200/2        | 13.4          |
| 011        | 250/3        | 11.4          |
| 100        | 300/4        | 10            |
| 101        | 350/5        | 8.9           |
| 110        | 400/6        | 8.0           |
| 111        | 450/7        | 7.3           |

Bits 3–4 - Not Defined

Bits 5–7 - Asserting these unlatched bits produce a host interrupt as shown above. The interrupt is cleared when the host or MPU writes to the I/O register indicated below:

| Interrupt | I/O Register |
|-----------|--------------|
| 0         | Register 8   |
| 1         | Register 9   |
| 2         | Register 10  |

## READ (mpu)

| REGISTER 18 (12h) FUNCTION |
|----------------------------|
| 7 6 5 4 3 2 1 0            |
|                            |
| + MicroChannel Mode        |
| + AT Mode                  |
| +EISA Mode                 |
| +NuBus Mode                |
|                            |
| +Host ID Bit 0 (NB)        |
| +Host ID Bit 1 (NB)        |
| +Host ID Bit 2 (NB)        |
| +Host ID Bit 3 (NB)        |
|                            |

- Bits 0–3 The host interface of the 86C05 chip is configured (CONFIG2 and CONFIG3 pins) to operate in one of the modes indicated by these bits.
- Bits 4–7 These bits indicate the slot ID for the NuBus.

#### Register 19 (13h) - Host Blk Count / Revision Number

The Host Block Count register is cleared by a firmware or hard reset.

#### WRITE (mpu)

The value written to this register indicates the number of requested transfers to/from the host when the 86C05 becomes bus master. For example, if the 86C05 is transferring data to the host and 32 bit transfers are enabled and these bits equal 1 (see below), then the 86C05 waits until the FIFO contains at least eight bytes before arbitrating for host bus access. Once bus ownership is obtained the 86C05 attempts to transfer the block count specified in this register before releasing the bus. The transfer terminates early if the 86C05 loses bus priority or is on the bus for too long (register 20). If bit 7 of Register 17 is asserted the 86C05 attempts to stay on the

bus until the FIFO is empty/full. For NuBus transfers in block mode, the value in this register must correspond to 2, 4, 8, or 16. The value placed in bits 0, 1, and 2 of this register indicates the block count as shown below:

| Bits | Number of      |
|------|----------------|
| 210  | Host Transfers |
| 000  | 1              |
| 001  | 2              |
| 010  | 4              |
| 011  | 8              |
| 100  | 16             |
| 101  | 32             |
| 110  | 64             |
| 111  | 64             |

## READ (mpu)

REGISTER 19 (13h) FUNCTION

| 7  | 6  | 5  | 4 | 3 | 2 | 1 | 0           |   |
|----|----|----|---|---|---|---|-------------|---|
| L  |    | ł  | 1 | 1 | 1 | 1 | I           |   |
| Ι  | ł. | 1  | T | T | 1 | I | +Revision   |   |
| I  | ł  | ł  | T | Ι | 1 | + | Number      |   |
| I  |    | I  | I | T | + |   | of          |   |
| I  | 1  | T  | I | + |   |   | 86C05       |   |
| 1  | I  | ł  | I |   |   |   |             |   |
| 1  | 1  | Т  | + |   |   |   | Not Defined | l |
| I  |    | +• |   |   |   |   | Not Defined | l |
| I  | +  |    |   |   |   |   | Not Defined | l |
| +• |    |    |   |   |   |   | Not Defined | l |

Bits 0–3 - This number represents the current revision number of the 86C05. The count began with the prototype chip at zero.

Bits 4–7 - Not Defined

#### Register 20 (14h) - Host Preempt Time

This register is not affected by a firmware or hard reset.

#### WRITE (mpu)

The value written to this register is the number of clock cycles divided by 4 that the 86C05 can stay on the bus after a bus release condition is present. This register is not used for NuBus operation.

The bus release condition varies for each host bus supported as shown below:

1. MicroChannel - assertion of the -PREMPT signal

2. EISA - deassertion of the -MACKx signal 3. AT - bus release timeout starts immediately after bus ownership begins.

### Register 21 (15h) - DMA Control

Bits 0–6 of the DMA Control register are cleared by a firmware or hard reset.

### WRITE (mpu)

| REGISTER 21 (15h) FUNCTION |   |    |     |   |   |   |                              |  |  |  |
|----------------------------|---|----|-----|---|---|---|------------------------------|--|--|--|
| 7                          | 6 | 5  | 4   | 3 | 2 | 1 | 0                            |  |  |  |
| - 1                        | 1 | 1  | 1.  | I | Т | I | ŀ                            |  |  |  |
| 1                          | I | 1  | 1   | T | 0 | 0 | 02 clocks DMA REQ pin width  |  |  |  |
| - 1                        | I | T  | - I | Τ | 0 | 0 | 1 3 clocks DMA REQ pin width |  |  |  |
| - 1                        | I | I  | I   | I | 0 | 1 | 04 clocks DMA REQ pin width  |  |  |  |
| I                          | Ι | T  | ł   | I | 0 | 1 | 1 5 clocks DMA REQ pin width |  |  |  |
|                            | I | I  | I   | I | 1 | 0 | 06 clocks DMA REQ pin width  |  |  |  |
| I                          | I | T  | I   | I | 1 | 0 | 1 7 clocks DMA REQ pin width |  |  |  |
|                            | T | T  | I   | I | 1 | 1 | 08 clocks DMA REQ pin width  |  |  |  |
| 1                          | I | I  | I   | T | 1 | 1 | 1 9 clocks DMA REQ pin width |  |  |  |
| - 1                        | I | I  | I   | I |   |   |                              |  |  |  |
| 1                          | I | l  | I   | + |   |   | DMA /Device or Controller    |  |  |  |
| ł                          | I | I  | +   |   |   |   | Level or /Edge (DMA Device)  |  |  |  |
| I                          | 1 | I  |     |   |   |   | ACK Hold Off                 |  |  |  |
| I.                         | ł | I  |     |   |   |   | (DMA Controller)             |  |  |  |
| 1                          | I | +• |     |   |   |   | DMA REQ high true            |  |  |  |
| I                          | + |    |     |   |   |   | DMA ACK high true            |  |  |  |
| + -                        |   |    |     |   |   |   | Toggle DMA REQ               |  |  |  |

Bits 0–2 - These bits specify the width of the DMAACK signal when operating as a DMA controller. The 86C05 waits until the DMA REQ signal is asserted and there is data to transfer to/from the FIFO. It then asserts the DMAACK signal the number of clock pulses specified by these bits.

When the 86C05 is operating as a DMA device, it drives the DMA REQ signal and transfers data when the DMA ACK signal is received. Under this condition, these bits are not used.

- Bit 3 This bit specifies whether the 86C05 is operating as a DMA controller or DMA device. When this bit is asserted DMA controller mode is enabled. See discussion of bits 0–2.
- Bit 4 When the 86C05 DMA interface is operating as a DMA device, this bit specifies whether the DMA REQ pin is level

or leading edge asserted. When this bit is asserted edge mode is enabled.

When the 86C05 DMA interface is operating as a DMA controller, this bit specifies a hold off period. That is, after the 86C05 asserts then deasserts DMA ACK it does not re-assert DMA ACK until the time specified by bits 0–2 has passed.

- Bit 5 When this bit is asserted it indicates the 86C05 is operating with a high true DMA REQ signal.
- Bit 6 When this bit is asserted it indicates the 86C05 is operating with a high true DMA ACK signal.
- Bit 7 When this unlatched bit is asserted the DMA REQ signal is toggled. This bit is required to "un-hang" edge asserted DMA controllers.

# Register 22 (16h) - Transfer Command / Extended Status

This register is cleared by a firmware or hard reset.

#### WRITE (mpu)

| REC | GIS | ST. | ER | 22 | 2 ( | 16ł | a) FUNCTION               |
|-----|-----|-----|----|----|-----|-----|---------------------------|
| 7   | 6   | 5   | 4  | 3  | 2   | 1   | 0                         |
| 1   | I   | I   | I  | T  | I   | I   | 1                         |
| 1   | 1   | T   |    | Ι  | 0   | 0   | 0Transfer Host -> DMA     |
|     | 1   | I   |    | l  | 0   | 0   | 1 Transfer DMA -> Host    |
| l.  | 1   | T   | T  | I  | 0   | 1   | 0 Transfer HOST -> MPU    |
| - 1 |     | 1   | 1  | Ι  | 0   | 1   | 1 Transfer MPU -> HOST    |
| 1   | T   | T   | 1  | I  | 1   | 0   | 0 Transfer DMA -> MPU     |
|     | I.  | T   | 1  | I  | 1   | 0   | 1 Transfer MPU -> DMA     |
| 1   | I   | 1   | 1  | Ι  | 1   | 1   | 0 Set Semaphore-          |
| ł   | 1   | I   |    | I  | 1   | 1   | 1 No Operation            |
| 1   | I   | 1   | 1  | I  |     |     |                           |
| 1   | 1   | I   | 0  | 0- |     |     | Transfer 8 bit host data  |
| 1   |     | I   | 0  | 1- |     |     | Transfer 8 bit host data  |
| 1   | I   | I   | 1  | 0- |     |     | Transfer 16 bit host data |
| I.  | I   | I   | 1  | 1- |     |     | Transfer 32 bit host data |
| - 1 | I   | I   |    |    |     |     |                           |
| 1   | 0   | 0.  |    |    |     |     | Transfer 8 bit DMA data   |
| l.  | 0   | 1.  |    |    |     |     | Transfer 8 bit DMA data   |
|     | 1   | 0.  |    |    |     |     | Transfer 16 bit DMA data  |
| 1   | 1   | 1.  |    |    |     |     | Transfer 16 bit DMA data  |
|     |     |     |    |    |     |     |                           |
| +   |     |     |    |    |     |     | 16 bit MPU data           |

Bits 0–2 - When these bits are written the command indicated above begins execution. The firmware engineer must initialize all other registers (transfer count, etc.) before issuing a command to this register. The firmware engineer can poll (register 23) for command complete or receive an interrupt.

> The Set Semaphore Command executes on the host bus and performs a read modify write operation. This command first locks host memory, reads a byte from host memory, transfers the byte into the FIFO, sets the indicated bit, writes the byte back to host memory, and unlocks host memory. Once the command has completed the local MPU should read the semaphore (register 31) to determine if it now owns the resource. A bit value of zero indicates the resource is ours. A bit value of one indicates the resource is owned by another processor.

Bits 3–4 - These bits indicate the size of the host transfer. For MicroChannel or AT operation the 86C05 senses the slave device memory width and performs smaller size transfers if required. For example, if these bits request the 86C05 to perform a 32 bit transfer but the memory width is only 16 bits, then the 86C05 performs two 16 bit transfers over host data bus bits 0–15.

For EISA bus operation the 86C05 allows the system board to perform the size translations.

- Bits 5–6 These bits indicate the width of the DMA interface data path.
- Bit 7 When this bit is asserted 16 bits of data is transferred when register 31 (MPU Buffer Data) is accessed. This bit should only be asserted if the hardware engineer has connected the upper byte DD1(0–7) of the DMA interface to the MPU bus

READ (mpu)

This register provides extended status for the firmware engineer. When any error bit (bits 0–6) in this register is asserted, bit 1 (extended status) of register 23 is also asserted.

REGISTER 22 (16h) FUNCTION

| 7 | 6  | 5  | 4 | 3 | 2  | 1 | 0 |                             |
|---|----|----|---|---|----|---|---|-----------------------------|
| 1 | ł  | 1  |   | ł | I  | I | 1 |                             |
| I | I. | T  | T | I | I. | T | + | Forced Off Bus (MC)         |
| I | T  | T  | I | I | Ι  | + |   | Host Timeout Error (NB)     |
| I | I  | I  | Ι | I | I  |   |   | or Slave Not Available (MC) |
| T | 1  | T  | I | I | +• |   |   | FIFO or TC Contains Data    |
| ł |    | T  | T | + |    |   |   | Chip Reset Occurred         |
| I | 1  | T  | + |   |    |   |   | Command Aborted             |
| I |    | +- |   |   |    |   |   | Parity Error                |
| I | +  |    |   |   |    |   |   | MPU Overrun                 |
| + |    |    |   |   |    |   |   | Command Busy                |

- Bit 0 If the 86C05 stays on the MicroChannel longer then 7.5 usec after -PREMPT is asserted it could be forced off by the central arbitration unit, when this occurs this status bit is asserted and the command is aborted.
- Bit 1 If the accessed NuBus memory card does not respond within the 255 clock timeout period this bit is asserted.

When memory or I/O space is accessed on the MicroChannel a signal is returned to indicate if a card is present. When this signal is not returned this bit is set and the data transfer terminated (see register 17,bit 2).

- Bit 2 If the FIFO contains data or the transfer counter is not equal to pseudo zero when a command completes, this bit is set.
- Bit 3 When a chip reset occurs this bit is asserted.
- Bit 4 When the firmware engineer performs a hard abort or halts command execution, this status bit is asserted.
- Bit 5 When this bit is asserted a parity error was detected on data received over the DMA interface.
- Bit 6 This bit indicates an over/underrun condition occurred while transferring data between the 86C05 and the local MPU. The 86C05 needs 12 clocks from the trailing edge of an access to the MPU

Data Buffer (register 31) to the leading edge of the next access. The overrun condition can be avoided by polling register 15, bit 0 before transferring data to/from register 31 or by connecting the FIFO RDY pin to a DMA controller on the MPU bus.

Bit 7 - This bit is asserted while a 86C05 command is executing. The firmware engineer may poll this bit for a command complete condition.

## Register 23 (17h) - Interrupt Mask / Status

## WRITE (mpu)

When the mask bit in this register is asserted and the corresponding bit is a one for the interrupting condition (listed below) the 86C05 generates an interrupt to the local MPU. This register is cleared by a firmware or hard reset.

## READ (mpu)

| RE  | GIS | ST | ER  | 23 | 3 ( | 171 | h) | FUNCTION                      |
|-----|-----|----|-----|----|-----|-----|----|-------------------------------|
| 7   | 6   | 5  | 4   | 3  | 2   | 1   | 0  |                               |
| 1   |     | ł  | I   | 1  | 1   | I   | I  |                               |
| ł   | 1   | I  | Ι   | ł  | I   | Ι   | +- | 86C05 Cmd Completed           |
| · 1 | I   | ١  | - E | I  | I   | +   |    | 86C05 Extended Status         |
| 1   | 1   | I  | 1   | I  | +   |     |    | Bit 7 of Register 8 asserted  |
| - 1 | I   | ۱  | I   | +  |     |     |    | Bit 7 of Register 9 asserted  |
| 1   | I   | 1  | +   |    |     |     |    | Bit 7 of Register 10 asserted |
| 1   |     | +  |     |    |     |     |    | Host Interrupt 0 asserted     |
| 1   | +   |    |     |    |     |     |    | Host Interrupt 1 asserted     |
| +   |     |    |     |    |     |     |    | Host Interrupt 2 asserted     |

- Bit 0 This latched bit indicates the command specified in the Data Flow Control Register (22) completed. Bit 0 is cleared when this register is read.
- Bit 1 If the command specified in the Data Flow Control Register (22) completed with an error, this bit is asserted. Bit 1 is cleared when this register is read. The firmware engineer should note that this bit may be set before the transfer command completes, therefore this bit should not be used to indicate command done status.
- Bits 2–4 When the host issues a command to this chip it should assert bit 7 of register 8, 9, or 10. This asserts the indicated bit in

this register. These bits are not latched by this register.

Bits 5–7 - These bits indicate the condition of the three host interrupt pins. The 86C05 has the capability to drive or receive these lines. These bits are not latched.

# Register 24, 25, 26 (18h, 19h, 1Ah) - Transfer or FIFO Counter

The 24 bit Transfer Counter is not affected by a firmware or hard reset. The FIFO Up/Down Counter, Host Transfer Counter, and Partial Host Transfer Counter are cleared by a firmware or hard reset.

#### WRITE (mpu) / READ (mpu)

When register 16 bit 5 is zero, these registers contain the 24 bit data transfer count as shown below:

Register 24 (18h) - Low Byte Register 25 (19h) - Middle Byte Register 26 (1Ah) - High Byte

During data transfers this register is decremented on writes to the FIFO. It is used to control the requests for more data into the FIFO. When determining the number of bytes that have been transferred the firmware engineer should consider the transfer counter, and the FIFO counter (contents of register 24 when register 16, bit 5 is one). If the contents of these registers are read during a data transfer they must be debounced.

When register 16 bit 5 is a one, these registers are defined as shown below:

Register 24 (18h) - FIFO Transfer Counter, 8 bits (bit 7 forces FIFO full condition) Register 25 (19h) - Current Host Transfer Counter, 7 bits Register 26 (1Ah) - Partial Host Transfer Counter, 2 bits

A write to one of these registers sets the count to any value and a read shows the current contents.

#### Register 27, 28, 29, 30 (1Bh, 1Ch, 1Dh, 1Eh) -Host Address or FIFO Address

The Host Address register is not affected by a firmware or hard reset. The FIFO Address register is cleared by a firmware or hard reset.

#### WRITE (mpu) / READ (mpu)

When register 16 bit 5 is a zero, these registers contain the host bus address as shown below:

Register 27 (1Bh) - Bits 0–7 Register 28 (1Ch) - Bits 8–15 Register 29 (1Dh) - Bits 16–23 Register 30 (1Eh) - Bits 24–31 (NB) or Current Preempt Count (MC,EISA,AT)

The address placed in this register is incremented by 0, 1, 2, or 4 after each host bus access. The firmware engineer may read (and debounce) these registers to monitor the progress of the data transfer. The contents of these registers are also useful for error recovery. Register 30 is the upper address byte for NuBus and it is the preempt counter for the MicroChannel, EISA, or AT bus.

When register 16 bit 5 is a one, these registers contain the FIFO In and FIFO Out Transfer Address as shown below:

Register 27 (1Bh) - FIFO In Address, 7 bits Register 28 (1Ch) - FIFO Out Address, 7 bits

The firmware engineer may read these registers as an aid to error recovery or set their contents for diagnostic or error recovery purposes.

#### Register 31 (1Fh) - MPU Data Buffer

WRITE (mpu) / READ (mpu)

When data is transferred between the MPU and the FIFO, this register provides a buffer for the data. The MPU should read or write to this register when the FIFO RDY pin is asserted or status bit 0 of register 15 is asserted. This register is not affected by a firmware or hard reset.

# Chapter 2 86C05 Pin Definitions

The 86C05 supports four host interfaces; MicroChannel, AT, EISA, and NuBus. The following table defines the pin names and shows the pin cross reference between the four host interfaces:

| MicroChannel                                                                                                                                                                                                                                                                                                                                                                                                        | AT Bus                                                                                                                                                                                                                                                                                                                                                         | EISA                                                                                                                                                                                                                                                                                                                                                                             | NuBus                                                                                                                                                                                                                                                                                                                                                                                         |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Signals                                                                                                                                                                                                                                                                                                                                                                                                             | Signals                                                                                                                                                                                                                                                                                                                                                        | Signals                                                                                                                                                                                                                                                                                                                                                                          | Signals                                                                                                                                                                                                                                                                                                                                                                                       |  |
| A(0-1)<br>A(2-17)<br>A(18-19)<br>A(20-23)<br>D(0-31)<br>ADL<br>DS16RTN<br>SBHE<br>MADE24<br>MI/O<br>S1<br>S0<br>CMD<br>CDSFBKI<br>CDSFBKI<br>CDSFBKO<br>CHRDYRTN<br>ARB_IN(0)<br>ARB_IN(1-2)<br>ARB_IN(3)<br>ARB_IN(1-2)<br>ARB_IN(3)<br>ARB_OUT(1-2)<br>ARB_OUT(1-2)<br>ARB_OUT(1-2)<br>ARB_OUT(3)<br>BURST<br>PREEMPT<br>ARB/-GNT<br>IRQ(0-2)<br>CDSETUP<br>CHCK<br>CHRESET<br>BE(0-2)<br>BE3<br>DS32RTN<br>TR 32 | SA(0-1)<br>SA(2-17)<br>SA(18-19)<br>LA(20-23)<br>SD(0-31)<br>BALE<br>-IOCS16<br>-SBHE<br>MADE24<br>-SWEN<br>-IOWR<br>-IORD<br>-MEMW<br>LA17<br>AEN<br>-IOCS32<br>-DACK(0)<br>-DACK(1-2)<br>VDD<br>DRQ(0)<br>DRQ(1-2)<br>LA19<br>IOCHRDY<br>-MASTER<br>-MEMR<br>-IRQ(0-2)<br>-MEMCS16<br>-I/O CHCK<br>RESET DRV<br>VDD<br>VDD<br>VDD<br>VDD<br>-MEMCS32<br>LA18 | SA(0-1)<br>LA(2-17)<br>LA(18-19)<br>LA(20-23)<br>SD(0-31)<br>VDD<br>VDD<br>NO CONNECT<br>-LOCK<br>M-IO<br>W-R<br>-START<br>-CMD<br>nO cONNECT<br>AENX<br>-EX32<br>-MACKX<br>VDD<br>-EX16<br>-MREQX<br>nO CONNECT<br>nO CONNECT<br>nO CONNECT<br>-EXRDY<br>nO CONNECT<br>-EXRDY<br>nO CONNECT<br>-IRQ(0-2)<br>VDD<br>-I/O CHCK<br>RESET DRV<br>-BE(0-2)<br>-BE(3)<br>BCLK<br>BEOE | NA(0-1)<br>NA(2-17)<br>PO(0-1)<br>PO(2-5)<br>AD(0-31)<br>-START<br>-PI(5)<br>PO(6)<br>-ACK<br>-PO(7)<br>-TM1<br>-TM0<br>SLOT<br>PI(0)<br>PI(1)<br>PI(2)<br>-ARB_IN(0)<br>-ARB_IN(1-2)<br>-ARB_IN(3)<br>-ARB_IN(3)<br>-ARB_OUT(1-2)<br>-ARB_OUT(1-2)<br>-ARB_OUT(1-2)<br>-ARB_OUT(3)<br>SSLOT<br>-RQST<br>PI(3)<br>-NMRQ(0-2)<br>PI(6)<br>PI(4)<br>-RESET<br>-ID(0-2)<br>-ID3<br>-CLK<br>PI(7) |  |
| HAOE                                                                                                                                                                                                                                                                                                                                                                                                                | -HAOE                                                                                                                                                                                                                                                                                                                                                          | -HAOE                                                                                                                                                                                                                                                                                                                                                                            | no connect                                                                                                                                                                                                                                                                                                                                                                                    |  |
| HADIR                                                                                                                                                                                                                                                                                                                                                                                                               | HADIR                                                                                                                                                                                                                                                                                                                                                          | HADIR                                                                                                                                                                                                                                                                                                                                                                            | RSLOCK                                                                                                                                                                                                                                                                                                                                                                                        |  |
| HDOE(0–2)                                                                                                                                                                                                                                                                                                                                                                                                           | -HDOE(0–2)                                                                                                                                                                                                                                                                                                                                                     | -HDOE(0–2)                                                                                                                                                                                                                                                                                                                                                                       | -HDOE(0–2)                                                                                                                                                                                                                                                                                                                                                                                    |  |
| HDDIR                                                                                                                                                                                                                                                                                                                                                                                                               | HDDIR                                                                                                                                                                                                                                                                                                                                                          | HDDIR                                                                                                                                                                                                                                                                                                                                                                            | HDDIR                                                                                                                                                                                                                                                                                                                                                                                         |  |
| HOST_OWN                                                                                                                                                                                                                                                                                                                                                                                                            | -HOST_OWN                                                                                                                                                                                                                                                                                                                                                      | -HOST_OWN                                                                                                                                                                                                                                                                                                                                                                        | -HOST_OWN                                                                                                                                                                                                                                                                                                                                                                                     |  |
| HST_MEM                                                                                                                                                                                                                                                                                                                                                                                                             | -HST_MEM                                                                                                                                                                                                                                                                                                                                                       | -HST_MEM                                                                                                                                                                                                                                                                                                                                                                         | -HST_MEM                                                                                                                                                                                                                                                                                                                                                                                      |  |
| PROMOE                                                                                                                                                                                                                                                                                                                                                                                                              | -PROMOE                                                                                                                                                                                                                                                                                                                                                        | -PROMOE                                                                                                                                                                                                                                                                                                                                                                          | -PROMOE                                                                                                                                                                                                                                                                                                                                                                                       |  |

## Table 9. Host Interface - Pin Definition and Cross Reference

These host interface pins are common to all four host buses supported by the 86C05 chip. There are 7 common pins. The following abbreviations are used:

I/O = Input and Output Pin I = Input Pin Only O = Output Pin Only TS = Tri-state Pin OC = Open Collector Pin TP = Totem Pole Pin

## Table 10. Host Interface—Common Pin Summary

| Pin(s)<br>Name | Number<br>of Signals | Input/<br>Output | Pin<br>Type | Pin<br>Drive(ma) |     |
|----------------|----------------------|------------------|-------------|------------------|-----|
| HADIR          | 1                    | 0                | TP          | 8                |     |
| HAOE           | 1                    | Ó                | TP          | 8                |     |
| HDDIR          | 1                    | 0                | TP          | 8                |     |
| HDOE(0-2)      | 1                    | 0                | TP          | 8                |     |
| HOST_OWN       | 1                    | 0                | TP          | 8                |     |
| HST_MEM        | 1                    | Ι                |             | -                |     |
| PROMOE         | 1                    | 0                | TP          | 8                | · - |

## Table 11. Host Interface—Common

| Symbol | Signal<br>Name                      | . I/O | Pin<br>Number | Function                                                                                                                                                                                                                                                                                                                                                                                     |
|--------|-------------------------------------|-------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HADIR  | Host<br>Address<br>Direction        | 0     | 46            | This totem pole output signal connects to the<br>DIR pin of the LS245s which gate the address<br>bits to the MicroChannel, EISA, or AT bus.<br>When this pin is low the host address bus is<br>gated to the 86C05 chip. When this pin is high<br>the address bus from the 86C05 is gated to the<br>host address bus.<br>For NuBus operation this pin indicates a<br>Resource Lock condition. |
| HAOE   | Host<br>Address<br>Output<br>Enable | 0     | 47            | This active low totem pole output signal<br>connects to the -OE pin of the LS245s which<br>gate the address bus between the 86C05 and<br>the MicroChannel, EISA, or AT bus.<br>This pin is not defined for NuBus operation.                                                                                                                                                                  |

| Symbol                        | Signal<br>Name                   | I/O | Pin<br>Number  | Function                                                                                                                                                                                                                                                                                                                                                 |
|-------------------------------|----------------------------------|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HDDIR                         | Host<br>Data<br>Direction        | 0   | 19             | This totem pole output signal connects to the<br>DIR pin of the LS245s which gate the data bus<br>between the 86C05 chip and the Micro-<br>Channel, EISA or AT bus. When this pin is low<br>the host data bus is gated to the 86C05 chip.<br>When this pin is high the data bus from the<br>86C05 chip is gated to the host data bus.                    |
|                               |                                  |     |                | For NuBus operation, this pill connects to the<br>DIR pin of the ALS640s which gate the multi-<br>plexed address/data bus between the 86C05<br>chip and the NuBus. When this pin is low the<br>NuBus address/data bus is gated to the 86C05<br>chip. When this pin is high the address/data bus<br>from the 86C05 chip is gated to the host data<br>bus. |
| HDOE(2)<br>HDOE(1)<br>HDOE(0) | Host<br>Data<br>Output<br>Enable | 0   | 16<br>17<br>18 | These active low totem poleoutput signals<br>connects tothe -OE pin of the LS245s (Micro-<br>Channel, EISA, or AT) or ALS640s (NuBus)<br>which gate data between the 86C05 and the<br>host bus. These signals pin out as indicated<br>below:                                                                                                             |
|                               |                                  |     |                | Host byte-HDOE pin0-HDOE(0)1-HDOE(1)2-HDOE(2)3-HDOE(2)                                                                                                                                                                                                                                                                                                   |
| HOST_OWN                      | Host<br>Own                      | 0   | 15             | When this active low totem pole signal is<br>asserted, the 86C05 is the owner of the host<br>bus. This signal is also discussed under each<br>individual host bus.                                                                                                                                                                                       |
| HST_MEM                       | Host<br>Memory<br>Enable         | Ι   | 80             | This active low input signal is used to qualify<br>BIOS PROM access as outlined below<br>a. For AT bus this signal would normally be<br>tied to ground.                                                                                                                                                                                                  |

# Table 11. Host Interface—Common (continued)

-

| Symbol | Signal<br>Name                   | I/O | Pin<br>Number | Function                                                                                                                                                                                                                                                                                                          |
|--------|----------------------------------|-----|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |                                  |     |               | b. For MicroChannel and EISA bus (both support a 32 bit host address), this pin would typically connect to an address comparator for host address bits 24–31. The 86C05 chip compares address bits 13–23. For MicroChannel operation, if the MADE24 pin is high then an active level on this pin is not required. |
|        |                                  | •   |               | c. The 86C05 chip does not decode address bits 20–23 for the NuBus. This pin could decode these bits.                                                                                                                                                                                                             |
| PROMOE | BIOS<br>PROM<br>Output<br>Enable | 0   | 68            | This totem pole active low output signal<br>connects to the -OE pin of a BIOS PROM.<br>When this signal is asserted the 86C05 has<br>detected a BIOS PROM access. The 86C05<br>also enables the host bus transceiver (byte 0) to<br>gate the BIOS PROM data to the host bus.                                      |

## Table 11. Host Interface—Common (continued)

The 86C05 MicroChannel Interface consists of 90 signals as outlined below. The 86C05 is configured to oper-ate in the MicroChannel interface mode when CONFIG2 is low and CONFIG3 is high. The following abbreviations are used:

I/O = Input and Output Pin

I = Input Pin Only O = Output Pin Only

TS = Tri-state Pin

OC = Open Collector Pin

TP = Totem Pole Pin

## Table 12. Host Interface—MicroChannel Bus Pin Summary

| Pin(s)<br>Name | Number<br>of Signals | Input/<br>Output | Pin<br>Type | Pin<br>Drive(ma) |   |
|----------------|----------------------|------------------|-------------|------------------|---|
| A(0-23)        | 24                   | I/O              | TS          | 4                |   |
| ADL            | 1                    | Ι/Ο              | TS          | 24               |   |
| ARB IN(0-3)    | 4                    | Ï                | -           | _                |   |
| ARB OUT(0-3)   | 4                    | Ō                | TP          | 4                | - |
| ARB/-GNT       | 1                    | Ī                |             | _                |   |
| BE(0-3)        | 4                    | Ō                | TP          | 4                |   |
| BURST          | 1                    | I/O              | OC          | 24               |   |

| Pin(s)<br>Name | Number<br>of Signals | Input/<br>Output | Pin<br>Type | Pin<br>Drive(ma) |   |
|----------------|----------------------|------------------|-------------|------------------|---|
| CDSETUP        | 1                    | Ι                | _           | _                |   |
| CDSFBKI        | 1                    | Ι                | _           |                  |   |
| CDSFBKO        | 1                    | 0                | TP          | 8                |   |
| CHCK           | 1                    | I/O              | OC          | 24               |   |
| CHRDYRTN       | 1                    | Ī                |             |                  |   |
| CHRESET        | 1                    | Ι                | _           |                  |   |
| CMD            | 1                    | I/O              | TS          | 24               |   |
| D(0-31)        | 32                   | Ι/Ο              | TS          | 4                |   |
| DS16RTN        | 1                    | Ī                | _           | _                |   |
| DS32RTN        | 1                    | Ι                | _           |                  |   |
| IRQ(0-2)       | 3                    | I/O              | OC          | 4                |   |
| MADE24         | 1                    | I/O              | TS          | 24               |   |
| M_I/O          | 1                    | I/O              | TS          | 24               |   |
| PREEMPT        | 1                    | I/O              | OC          | 24               |   |
| SBHE           | 1                    | 0                | TS          | 24               |   |
| S1             | 1                    | I/O              | TS          | 24               |   |
| SO             | 1                    | I/O              | TS          | 24               |   |
| TR32           | 1                    | 0                | TP          | 4                | - |

 Table 12. Host Interface—MicroChannel Bus Pin Summary (continued)

 Table 13. Host Interface—MicroChannel Bus

| Symbol                                  | Signal<br>Name             | I/O | Pin<br>Number                    | Function                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------------------------------|----------------------------|-----|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A(0–2)<br>A(3–7)<br>A(8–14)<br>A(14–23) | Address<br>Bits            | I/O | 48–50<br>55–59<br>61–67<br>71–79 | These active high tri-statesignals address<br>memory or I/O devices within the system.<br>They connect to the host bus thru LS245s and<br>provide 24 bits of direct addressing capability.<br>Only the lower 16 bits are decoded for I/O<br>operations. These signals are latched<br>(-ADL) by bus slaves. The user may drive 32<br>bits of address by connecting the HOST_OWN<br>pin to the -OE pin of a byte wide MSI driver. |
| ADL                                     | Address<br>Decode<br>Latch | I/O | 12                               | This active low, tri-state signal is used to latch<br>the contents of the address bus. The latch is<br>open when this signal is low. Devices on the<br>MicroChannel must latch the address since<br>pipelining is possible. That is, the address may<br>change for the next MicroChannel cycle before<br>the -CMD strobe for the current cycle has been<br>deasserted. This pin connects directly to the<br>MicroChannel.       |

| Symbol                                               | Signal<br>Name                        | I/O | Pin<br>Number            | Function                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------------------------------------------|---------------------------------------|-----|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ARB_IN(3)<br>ARB_IN(2)<br>ARB_IN(1)<br>ARB_IN(0)     | Arbitration<br>Bus<br>Priority<br>In  | I   | 143<br>144<br>145<br>146 | These active high input pins connect directly to<br>the MicroChannel and receive arbitration bus<br>priority levels.                                                                                                                                                                                                                                                                                 |
| ARB_OUT(3)<br>ARB_OUT(2)<br>ARB_OUT(1)<br>ARB_OUT(0) | Arbitration<br>Bus<br>Priority<br>Out | Ο   | 138<br>139<br>141<br>142 | These active high totem pole output signals are<br>used to present arbitrating bus participant<br>priority levels. The highest value of (hex Fh)<br>has the lowest priority and the lowest value<br>(hex 0h) has the highest priority. The priority<br>level of the 86C05 is programmed into register<br>5. These pins should connect to the Micro-<br>Channel through a 7407 open collector driver. |
| ARB/-GNT                                             | Arbitrate/<br>Grant                   | Ī   | 149                      | This active high input signal indicates an<br>arbitration cycle is in process. When this signal<br>is low it is the grant to the winner to access the<br>channel. This pin connects directly to the<br>MicroChannel.                                                                                                                                                                                 |
| BE(3)<br>BE(2)<br>BE(1)<br>BE(0)                     | Byte<br>Enable                        | Ο   | 134<br>135<br>136<br>137 | These active low totem poleoutputs are used<br>during 32 bit data transfers to indicate which<br>data bytes to placed on the MicroChannel.<br>These signals should connect to the Micro-<br>Channel thru a LS244 driver. The driver is<br>enabled by the -HOST_OWN pin.                                                                                                                              |
| BURST                                                | Burst                                 | I/O | 148                      | This active low open collector signal is driven<br>low by arbitrating bus participants to indicate<br>the extended use of the MicroChannel. The<br>86C05 asserts this signal for all "master mode"<br>transfers. It deasserts -BURST during the last<br>transfer cycle. This pin connects directly to the<br>MicroChannel.                                                                           |
| CDSETUP                                              | Card<br>Setup                         | I   | 156                      | This active low input signal is used to force a chip select. When it is active the host processor may read or write registers 0–7. Register                                                                                                                                                                                                                                                          |

| Symbol   | Signal<br>Name                    | I/O | Pin<br>Number | Function                                                                                                                                                                                                                                                                                                                                                                                              |
|----------|-----------------------------------|-----|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |                                   |     |               | selection is made via the address bits A0, A1,<br>and A2. This pin connects directly to the<br>MicroChannel.                                                                                                                                                                                                                                                                                          |
| CDSFBKI  | Card<br>Select<br>Feedback<br>In  | I   | 158           | This active low input signal is used when the 86C05 is the bus master to indicate a slave is present at the address requested.                                                                                                                                                                                                                                                                        |
| CDSFBKO  | Card<br>Select<br>Feedback<br>Out | 0   | 157           | This active low output signal indicates when<br>the 86C05 is being accessed by the Micro-<br>Channel. It is generated from an address<br>decode of the I/O registers or BIOS PROM.<br>When the 86C05 is bus master this signal must<br>be return from all addressed slaves. This pin<br>connects directly to the MicroChannel.                                                                        |
| CHCK     | Channel<br>Check                  | I/O | 151           | This active low open collector signal is used to<br>indicate a serious error. It is asserted when the<br>host processor or local MPU writes a one to bit<br>7 of register 5. A zero written to this register<br>deasserts this signal. The 86C05 terminates the<br>host bus transfer, with an access error, if this<br>signal is asserted. This pin should connect di-<br>rectly to the MicroChannel. |
| CHRDYRTN | Channel<br>Ready<br>Return        | I   | 159           | This active high input indicates that the slave<br>addressed by the 86C05 needs additional time<br>to complete the requested read or write opera-<br>tion. When the slave needs more time it pulls<br>this signal low. The 86C05 inserts wait states<br>until this signal is high. This pin connects di-<br>rectly to the MicroChannel.                                                               |
| CHRESET  | Channel<br>Reset                  | I   | 154           | This active high input provides a hard reset to<br>the 86C05 chip. Internal logic is initialized by<br>this signal and any transfer operations are<br>aborted.                                                                                                                                                                                                                                        |

| Symbol                                             | Signal<br>Name               | I/O | Pin<br>Number                          | Function                                                                                                                                                                                                                                                                                                                                                                                            |
|----------------------------------------------------|------------------------------|-----|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CMD                                                | Command                      | I/O | 28                                     | This active low tri-state signal is used to define<br>when data is valid on the data bus. During<br>write operations, the data must be valid on the<br>bus throughout the period -CMD is low. For<br>read operations, the data must be valid before<br>the trailing edge of -CMD and held on the bus<br>(hold time) until after CMD is high. This pin is<br>connected directly to the MicroChannel. |
| D(4-0)<br>D(14-5)<br>D(20-15)<br>D(30-21)<br>D(31) | Data<br>Bits                 | I/O | 41–45<br>31–40<br>21–26<br>1–10<br>160 | These are active high, tri-state signals. All data transfers between the MicroChannel and the MPU or DMAinterface flows through these pins. These pins connect to the MicroChannel thru LS245 transceivers. When the 86C05 transfers only 16 bits of data to the host, then D(16–31) maybe programmed (register 5, bit 5) as an I/O port.                                                           |
| DS16RTN                                            | Data<br>Size<br>16<br>Return | I   | 153                                    | This active low signal indicates that the slave<br>device which the 86C05 addressed is providing<br>(driving orreceiving) 16 bits of data. If this<br>signal is not returned from the slave device and<br>the 86C05 is programmed for 16 bit transfers,<br>then the 86C05 performs two 8 bit transfers.<br>This pin connects directly to the Micro-<br>Channel.                                     |
| DS32RTN                                            | Data<br>Size<br>32<br>Return | Ι   | 152                                    | This active low input signal is driven low by<br>32 bit slaves. When the firmware engineer<br>requests the 86C05 to perform 32 bit transfers<br>but the slave only supports 8 or 16 bit transfers,<br>then the 86C05 breaks the transfers into the<br>size supported by the slave. This pin connects<br>directly to the MicroChannel.                                                               |
| HOST_OWN                                           | Host<br>Own                  | 0   | 15                                     | When this totem pole signal isasserted the<br>86C05 is the owner of the MicroChannel. If<br>32 bit addressing is specified (register 17, bit 4)<br>then this signal should connect to the output                                                                                                                                                                                                    |

| Symbol                     | Signal<br>Name                    | I/O | Pin<br>Numbe <del>r</del> | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------------|-----------------------------------|-----|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                            |                                   |     |                           | enable pin of a bus driver (24 ma) that gates<br>address bits 24–31 onto the MicroChannel. It is<br>also required to drive the -BE(0–3) and TR32<br>signals onto the MicroChannel.                                                                                                                                                                                                                                                                                |
| IRQ(2)<br>IRQ(1)<br>IRQ(0) | Interrupt<br>Request              | I/O | 129<br>130<br>133         | These active low open collector signals are<br>used to inform a system or concurrent<br>processor of the completion of a task.<br>The86C05 can also monitor these signals<br>and interrupt the local MPU when one or more<br>lines become active (register 23). The 86C05<br>drives these lines by setting the corresponding<br>bit in register 18. The system or concurrent<br>processor clears the interrupt by writing to the<br>I/O register indicated below: |
|                            | · · ·                             |     |                           | Interrupt I/O Register<br>IRQ(0) Register 8<br>IRQ(1) Register 9<br>IRQ(2) Register 10                                                                                                                                                                                                                                                                                                                                                                            |
|                            |                                   |     |                           | External selection logic must be added to the I/O card to provide programmability of these signals. For example, if it is required that under program control the -IRQ(0) signal generate an interrupt on one of the MicroChannel pins IRQ 3–7, then -IRQ(0) must be gated through selector logic. These signals are internally pulled high (400 $\mu$ a). These pins connect to the MicroChannel thru a 7407 open collector driver.                              |
| MADE24                     | Memory<br>Address<br>Enable<br>24 | I/O | 13                        | This active high tri-state signal indicates when<br>an extended (address bits 24–31) address is<br>used on the MicroChannel. When this signal is<br>low a 32 bit memory address is placed on the<br>bus. When this signal is high a 24 bit address is<br>on the bus. When the firmware engineer re-<br>quests 32 bit transfers, the additional 8 address<br>bits must be provided external to the 86C05.<br>This pin connects directly to the Micro-<br>Channel.  |

| Symbol   | Signal<br>Name                     | I/O        | Pin<br>Number | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|----------|------------------------------------|------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| MIO      | Memory<br>or I/O                   | I/O        | 132           | This tri-state signal distinguishes a memory cycle from an I/O cycle. When this signal is high a memory cycle is in progress. When MIO is low an I/O cycle is in progress. Th pin connects directly to the MicroChannel.                                                                                                                                                                                                                                             |  |  |  |
| PREEMPT  | Preempt                            | I/O        | 29            | This active low open collector signal is drive<br>low by arbitrating bus participants to request<br>usage of the channel through arbitration. The<br>requesting arbitration bus participant remove<br>it preempt upon being granted the channel. T<br>86C05 asserts this signal when the use of the<br>channel is needed and the fairness algorithm<br>(if enabled, through register 5) allows the ac-<br>cess. This pin connects directly to the Micro-<br>Channel. |  |  |  |
| SBHE     | System<br>Byte<br>High<br>Enable   | Ο          | 69            | This active low tri-state signal enables the transfer of data on byte 1 (bits $8-15$ ) of the data bus. It is used with A0 to distinguish between byte 0 (bits $0-7$ ) and byte 1 (bits $8-15$ ) transfers. This pin connects directly to the MicroChannel.                                                                                                                                                                                                          |  |  |  |
| S0<br>S1 | Status<br>Bit 0<br>Status<br>Bit 1 | I/O<br>I/O | 53<br>52      | These active low tri-state signals indicate the<br>start of a MicroChannel cycle and also define<br>the type of cycle when used with the MIO<br>signal (see above). When the 86C05 is a chan-<br>nel slave it latchs these bits with the trailing<br>edge of ADL. These pins connect directly to<br>the MicroChannel.                                                                                                                                                |  |  |  |
|          |                                    |            |               | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |

-

| Symbol | Signal<br>Name | I/O | Pin<br>Number | Function                                                                                                                                                                                                                                                                                                    |
|--------|----------------|-----|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TR32   | Translate      | 0   | 155           | This active high totem pole output is driven<br>low when the 86C05 is performing 32 bit data<br>transfers. When this signal is low, the 86C05<br>drives MicroChannel signals -BE(0–3) to gate<br>data between 32 bit slaves and the 86C05. This<br>pin connects to the MicroChannel thru a<br>LS244 driver. |

The 86C05 EISA Bus Interface consists of 79 signals as outlined below. The 86C05 is configured to operate in the EISA bus host interface mode when CONFIG2 is high and the CONFIG3 pin is low. The following abbreviations are used:

- I/O = Input and Output Pin
- I = Input Pin Only
- O = Output Pin Only TS = Tri-state Pin
- OC = Open Collector Pin
- TP = Totem Pole Pin

## Table 14. Host Interface—EISA Bus Pin Summary

| Pin(s)    | Number     | Input/ | Pin      | Pin<br>Drive(ma) |   |
|-----------|------------|--------|----------|------------------|---|
|           | Of Signals | Output | Туре     |                  |   |
| AENx      | 1          | Ι      | _        | _                |   |
| BCLK      | 1          | Ι      | <u>.</u> | _                |   |
| BE(0-3)   | 4          | 0      | TS       | 4                |   |
| BEOE      | 1          | 0      | TS       | 4                |   |
| CMD       | 1          | Ι      |          | -                |   |
| EX16      | 1          | Ι      |          | -                |   |
| EX32      | 1          | Ι      | -        | _                |   |
| EXRDY     | 1          | Ι      | _        | _                |   |
| HOST_OWN  | 1          | Ο、     | TP       | 8                |   |
| I/O CHCK  | 1          | I/O    | OC       | 24               |   |
| IRQ(0-2)  | 3          | I/O    | OC       | . 4              |   |
| LA(2-23)  | 22         | I/O    | TS       | 4                |   |
| LOCK      | 1          | 0      | TS       | 24               |   |
| MACKx     | 1          | Ι      | —        | _                | - |
| M_IO      | 1          | I/O    | TS       | 24               |   |
| MREQx     | 1          | 0      | TS       | 8                |   |
| SA(0-1)   | 2          | Ι      | _        | -                |   |
| SD(0-31)  | 32         | I/O    | TS       | 4                |   |
| START     | 1          | I/O    | TS       | 24               |   |
| RESET DRV | 1          | Ι      | -        | _                |   |
| W-R       | 1          | I/O    | TS       | 24               |   |

2-11

| Symbol                           | Signal<br>Name         | I/O | Pin<br>Number            | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------------------------|------------------------|-----|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AENx                             | Address<br>Enable      | I   | 157                      | This active high, slot specificinput signal<br>indicates (when deasserted) that the 86C05<br>may respond to address and I/O commands.<br>This pin connects directly to the EISA bus.                                                                                                                                                                                                                                                                       |
| BCLK                             | Bus<br>Clock           | Ι   | 152                      | This active high input is provided for synchro-<br>nizing EISA bus events with the main system<br>clock. BCLK operates at a frequency between<br>8.333 and 6 MHz with a duty cycle of 50 per-<br>cent. This pin connects directly to the EISA<br>bus.                                                                                                                                                                                                      |
| BE(3)<br>BE(2)<br>BE(1)<br>BE(0) | Byte<br>Enable         | 0   | 134<br>135<br>136<br>137 | These active low output totempole signals are<br>the byte enables that identify the specific bytes<br>addressed in a double word. These signals and<br>the address lines, LA(2–23), are pipelined from<br>one cycle to the nextBE(3) enables the high<br>byte (byte 3) of a double word while -BE(0)<br>enables the low byte. These pins connect to the<br>EISA bus through an LS244 driver. The -OE<br>pin of the LS244 must connect to the -BEOE<br>pin. |
| BEOE                             | BE<br>Output<br>Enable | 0   | 155                      | This active low totem pole output is driven low<br>to enable the -BE(0-3) signals onto the EISA<br>bus when the 86C05 is bus master. The<br>-BE(0-3) signals require a separate output en-<br>able pin from the address signals since they<br>must be floated while the system board per-<br>forms data size translation.                                                                                                                                  |
| CMD                              | Command<br>Strobe      | Ι   | 28                       | This active low input signal provides timing<br>control within the EISA bus cycle. The system<br>board asserts this signal on the rising edge of<br>BCLK, simultaneous with the deassertion of<br>the -START signal. This pin connects directly<br>to the EISA bus.                                                                                                                                                                                        |

# Table 15. Host Interface—EISA Bus

| Symbol   | Signal<br>Name                    | I/O | Pin<br>Number | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------|-----------------------------------|-----|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EX16     | 16 Bit<br>Slave                   | Ι   | 143           | This active low input signal indicates an EISA memory or I/O slave is capable of transferring 16 bit size. During 16 bit bus master transfers the 86C05 samples EX16 on the rising edge of BCLK after -START is asserted. If this signal is not asserted the 86C05 floats the -BE(0–3), START, and SD(0–15) lines to allow the system board to perform a size translation. Once completed the system board asserts this signal and the 86C05 completes the cycle. This pin connects directly to the EISA bus.             |
| EX32     | 32 Bit<br>Slave                   | Ι   | 159           | This active low input signal indicates an EISA memory or I/O slave is capable of transferring 32 bit double word size. During 32 bit bus master transfers the 86C05 samples EX32 on the rising edge of BCLK after -START is asserted. If this signal is not asserted the 86C05 floats the -BE(0–3), START, and SD(0–31) lines to allow the system board to perform a size translation. Once completed the system board asserts this signal and the 86C05 completes the cycle. This pin connects directly to the EISA bus. |
| EXRDY    | EISA<br>Channel<br>Ready<br>Input | Ι   | 148           | This active high input signal lengthen a bus<br>cycle from its standard one BCLK time. It is<br>asserted by a memory or I/O device when it<br>can not respond quickly enough. When<br>EXRDY is low the 86C05 inserts wait cycles<br>(one BCLK) until the device or memory brings<br>it high. This pin connects directly to the EISA<br>bus.                                                                                                                                                                               |
| HOST_OWN | Host<br>Own                       | 0   | 15            | When this totem pole signal is asserted the 86C05 is the current owner of the EISA bus. For the EISA bus this signal should connect to the output enable pin of a bus driver (24 ma) that gates address bits 24–31 onto the EISA bus.                                                                                                                                                                                                                                                                                     |

-

| Symbol                                                 | Signal<br>Name          | I/O | Pin<br>Number                          | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------------------------------------------------|-------------------------|-----|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I/O CHCK                                               | I/O<br>Channel<br>Check | I/O | 151                                    | This active low open collector signal is used to<br>indicatea serious error. It is asserted when the<br>host processor or local MPU writes a one to bit<br>1 of register 4. A zero written to this register<br>deasserts this signal. The 86C05 terminates the<br>host bus transfer, with an access error, if this<br>signal is asserted. This pin should connect di-<br>rectly to the EISA bus.                                                                                                                                                                                                                                                                                                                                                                                                                |
| IRQ(2)<br>IRQ(1)<br>IRQ(0)                             | Interrupt<br>Request    | Ι/O | 129<br>130<br>132                      | These active low open collector signals are<br>used to inform a system or concurrent<br>processor of the completion of a task. The<br>86C05 can also monitor these signals and<br>interrupt the local MPU when one or more<br>lines become active (register 23). The 86C05<br>drives these lines by setting the corresponding<br>bit in register 18. The system or concurrent<br>processor clears the interrupt by writing the I/O<br>register indicated below:<br><u>Interrupt I/O Register</u><br>IRQ0 Register 8<br>IRQ1 Register 9<br>IRQ2 Register 10<br>If the user needs the capability to change inter-<br>rupt lines than external selection jumpers must<br>be added to the I/O card. For example, 86C05<br>pin IRQ0 could be jumper selectable to EISA<br>bus interrupts IRO(3–7). These signals are |
|                                                        |                         |     |                                        | internally pulled high (400 ua). These pins connect to the EISA bus thru a 74LS04 driver.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| LA(2)<br>LA(3–7)<br>LA(8–14)<br>LA(15–19)<br>LA(20–23) | Latchable<br>Address    | I/O | 50<br>55–59<br>61–67<br>71–75<br>76–79 | These active high tri-statesignals address<br>memory or I/O devices within the system.<br>They form bits 2–23 of theaddress bus. These<br>lines are latched by the 86C05 on the<br>deasserting edge of -START. These pins are<br>onnected to the EISA bus thru an LS245 bus<br>transceiver.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| LOCK                                                   | Bus<br>Lock             | 0   | 13                                     | This active low tri-state output pin is asserted<br>by the 86C05 to guarantee exclusive memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

| Symbol | Signal<br>Name        | I/O | Pin<br>Number | Function                                                                                                                                                                                                                                                                                                                                                                              |
|--------|-----------------------|-----|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |                       |     |               | access during the time -LOCK is asserted. This<br>pin is controlled by bit 2 of register 17. It is<br>always asserted during the Set Semaphore<br>command. This pin connects directly to the<br>EISA bus.                                                                                                                                                                             |
| MACKx  | Master<br>Acknowledge | Ι   | 146           | This active low slot specific signal is asserted<br>by the system board to grant access to the<br>EISA bus. This signal is in response to the<br>86C05 asserting the -MREQx signal. The<br>86C05 must release the EISA bus within 8<br>usec after this signal is deasserted. Register 20<br>must be programmed for this preempt time.<br>This pin connects directly to the EISA bus.  |
| M-IO   | Memory                | I/O | 132           | This tri-state signal or I/O distinguishes a<br>memory cycle from an I/O cycle. When this<br>signal is high a memory cycle is in progress.<br>When M-IO is low an I/O cycle is in progress.<br>M-IO is pipelined from oneEISA bus cycle to<br>the next. This pin connects directly to the EISA<br>bus.                                                                                |
| MREQx  | Master<br>Request     | 0   | 142           | This active low totem pole, slot specific, out-<br>put signal is asserted by the 86C05 to request<br>EISA bus access. The system board asserts<br>-MACKx in response to this signal. This pin<br>connects to the EISA bus thru a 7407 open<br>collector driver.                                                                                                                       |
| SA(01) | System                | I   | 48–49         | These active high input signals are the lower<br>two bits of the system address bus. They are<br>latched by the system board on the deasserting<br>edge of BALE. The 86C05 uses these signals<br>for address selection and does not generate the<br>lower two address bits from the -BE(0–3)<br>lines. This simplifies 86C05 decode logic.<br>These pins connect directly to the bus. |

| Symbol                                                       | Signal<br>Name   | I/O | Pin<br>Number                          | Function                                                                                                                                                                                                               |
|--------------------------------------------------------------|------------------|-----|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SD(0-4)<br>SD(5-14) Bits<br>SD(15-20)<br>SD(21-30)<br>SD(31) | Data             | I/O | 45–41<br>40–31<br>26–21<br>10–1<br>160 | These are active high, tri-state signals. All data<br>transfers between the EISA bus and the MPU<br>or DMA interface flow through these signals.<br>These pins connect to the EISA bus thru<br>LS245 transceivers.     |
| •                                                            |                  |     |                                        | When the 86C05 only transfers 16 bits of data to the EISA bus, then D(16-31) maybe programmed (register 5, bit 5) as an I/O port.                                                                                      |
| START                                                        | Start<br>Command | Į/O | 53                                     | This active low tri-state signal indicates the<br>beginning of an EISA bus access. It is asserted<br>for one BCLK period after the address is valid<br>on the bus. This pin connects directly to the<br>EISA bus.      |
| RESET DRV                                                    | Bus<br>Reset     | I   | 154                                    | This active high input signal provides a hard reset to the86C05 chip. Internal logic is initial-<br>ized by this signal and any transfer operations are aborted.                                                       |
| W-R                                                          | Write/<br>Read   | I/O | 52                                     | This tri-state pin indicates whether to perform<br>an EISA bus write or read operation. When this<br>pin is high a write operation is requested and<br>when low a read. This pin connects directly to<br>the EISA bus. |

-

.

The 86C05 AT Bus Interface consists of 86 signals as outlined below. The 86C05 is configured to operate in the AT bus host interface mode when CONFIG2 is high and the CONFIG3 pin is high. The following abbreviations are used:

-

I/O = Input and Output Pin I = Input Pin Only O = Output Pin Only TS = Tri-state Pin OC = Open Collector Pin TP = Totem Pole Pin

 Table 16. Host Interface—AT Bus Pin Summary

| Pin(s)     | Number     | Input/   | Pin     | Pin       |   |
|------------|------------|----------|---------|-----------|---|
| Name       | of Signals | Output   | Туре    | Drive(ma) |   |
| AEN        | 1          | т        |         |           |   |
| BALE       | 1          | τ̈́Ω     | —<br>ТС | 24        |   |
| DACK(0, 2) | 2          | 1/U<br>T | 15      | 24        |   |
| DPO(0, 2)  | 3          |          | -<br>TS | <u> </u>  |   |
| UCT OWN    | 5          | 0        |         | 0         |   |
|            | 1          |          |         | 0         |   |
| I/O CHURDY | 1          | 1/0      | ũ       | 24        |   |
|            | 1          | 1        |         | -         |   |
|            | 1          | I<br>T   |         | -         |   |
| 100352     |            |          | -       | -         |   |
|            | 1          | 1/0      | 15      | 24        |   |
|            | 1          | 1/0      | 15      | 24        | - |
| IRQ(0-2)   | 3          | 1/0      | OC m    | 4         |   |
| LAIT       | 1          | 0        | 15      | 4         |   |
| LAI8       | 1          | 0        | TS      | 4         |   |
| LA19       | 1          | 0        | TS      | 4         |   |
| LA(20-23)  | 4          | I/O      | TS      | 4         |   |
| MADE24     | 1          | I/O      | TS      | 24        |   |
| MASTER     | 1          | 0        | OC      | 24        |   |
| MEMCS16    | .1         | Ι        | —       | _         |   |
| MEMCS32    | 1          | Ι        |         |           |   |
| MEMR       | 1          | I/O      | TS      | 24        |   |
| MEMW       | 1          | Ϊ/O      | TS      | 24        |   |
| SA(0-19)   | 20         | Ϊ/Ο      | TS      | 4         |   |
| SBHE       | 1          | Ö        | TS      | 24        |   |
| SWEN       | 1          | I/O      | TS      | 24        |   |
| SD(0-31)   | 32         | Ī/Ō      | TS      | 4         |   |
| RESET DRV  | 1          | Ĩ        | -       | _         |   |
|            |            | -        |         |           |   |

.
| Symbol                        | Signal<br>Name             | I/O | Pin<br>Number     | Function                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------------------------|----------------------------|-----|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AEN                           | Address<br>Enable          | I   | 157               | This active high, input signal indicates a DMA cycle is in progress. The 86C05 uses the low level of this signal to qualify all AT bus access to the internal registers. This pin connects directly to the AT bus.                                                                                                                                                                                                                  |
| BALE                          | Address<br>Latch<br>Enable | I/O | 12                | This active high, tri-state signal is used to latch<br>the contents of the address bus bits LA(17–23).<br>The address latch is opened when BALE is<br>high and the address is latched on the high to<br>low transition of this signal. This signal is not<br>driven when the 86C05 is bus master in AT<br>mode. BALE connects directly to the AT bus.                                                                               |
| DACK(2)<br>DACK(1)<br>DACK(0) | DMA<br>Acknowledge         | I   | 144<br>145<br>146 | When the 86C05 asserts one of the DRQ lines<br>the corresponding, active low, DMA<br>acknowledge is returned from the DMA sub-<br>system. This signal indicates the 86C05 now<br>has priority to use the AT bus. For AT bus op-<br>eration the 86C05 asserts the -MASTER signal<br>and waits 10 clocks or 20 clocks (register 5, bit<br>4) before asserting an AT bus control signal.<br>These pins connect directly to the AT bus. |
| DRQ(2)<br>DRQ(1)<br>DRQ(0)    | DMA<br>Request             | 0   | 139<br>141<br>142 | These tri-state outputs are used to request<br>ownership of the AT bus. These signals are<br>high true. The 86C05 asserts one of these lines<br>then waits for the corresponding DACK to be<br>returned from the system board. These pins<br>connect directly to the AT bus.                                                                                                                                                        |
| HOST_OWN                      | Host<br>Own                | 0   | 15                | When this totem pole signal is asserted the 86C05 is the current owner of the AT bus.                                                                                                                                                                                                                                                                                                                                               |
| I/O CHCK                      | I/O<br>Channel<br>Check    | I/O | 151               | This active low totem pole signal is used to<br>indicate a serious error. It is asserted when the<br>host processor or local MPU writes a one to bit                                                                                                                                                                                                                                                                                |

### Table 17. Host Interface—AT Bus

| Symbol  | Signal<br>Name                   | I/O | Pin<br>Number | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------|----------------------------------|-----|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |                                  |     |               | 7 of register 5. A zero written to this register<br>deasserts this signal. The 86C05 terminates the<br>host bus transfer, with an access error, if this<br>signal is asserted. This pin should connect di-<br>rectly to the AT bus.                                                                                                                                                                                                                                                                                                             |
| IOCHRDY | I/O<br>Channel<br>Ready<br>Input | I   | 148           | This active high input signal lengthens a bus<br>cycle from its standard time when a device or<br>memory cannot respond quickly enough.<br>When IOCHRDY is low the 86C05 inserts<br>wait cycles until the device or memory brings<br>it high. This pin connects directly to the AT<br>bus.                                                                                                                                                                                                                                                      |
| IOCS16  | I/O<br>Chip<br>Select<br>16 bits | I   | 153           | When this active low input signal is asserted it<br>notifies the 86C05 that the addressed I/O<br>device is capable of transferring 16 bits of data<br>at once. When this signal is asserted, the inter-<br>nal 8 bit bus conversion logic is disabled. This<br>signal should be generated by the I/O device<br>from an address decode of the SA bits. This pin<br>connects directly to the AT bus.                                                                                                                                              |
| IOCS32  | I/O<br>Chip<br>Select<br>32 bits | Ι   | 159           | When this active low input signal is asserted it<br>notifies the 86C05 that the addressed I/O<br>device is capable of transferring 32 bits of data<br>at once. When this signal is asserted, the inter-<br>nal 8 bit and 16 bit bus conversion logic is dis-<br>abled. This signal is generated by the I/O de-<br>vice from an address decode of the SA bits.<br>The hardware engineer should connect this pin<br>to VDD when using a 16 bit data bus. The<br>reader should note that this signal is not one of<br>the "standard" AT bus lines. |
| IORD    | I/O<br>Read                      | I/O | 53            | This active low tri-state signal indicates when<br>an I/O device is to send data to the data bus.<br>This pin connects directly to the AT bus.                                                                                                                                                                                                                                                                                                                                                                                                  |

## Table 17. Host Interface—AT Bus (continued)

-

| Symbol                       | Signal<br>Name                    | I/O | Pin<br>Number        | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------------------|-----------------------------------|-----|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IOWR                         | I/O<br>Write                      | I/O | 52                   | This active low tri-state signal indicates when<br>an I/O device is to accept data from the data<br>bus. This pin connects directly to the AT bus.                                                                                                                                                                                                                                                                                                                   |
| IRQ(2)<br>IRQ(1)<br>IRQ(0)   | Interrupt<br>Request              | I/O | 129<br>130<br>132    | These active low open collector signals are<br>used to inform a system or concurrent<br>completion of a task. The 86C05 can also proc-<br>essor of the monitor these signals and inter-<br>rupts the local MPU when one or more lines<br>become active (register 23). The 86C05 drives<br>these lines by setting the corresponding bit in<br>register 18. The system or concurrent processor<br>clears the interrupt by writing the I/O register<br>indicated below: |
|                              |                                   |     |                      | InterruptI/O RegisterIRQ0Register 8IRQ1Register 9IRQ2Register 10                                                                                                                                                                                                                                                                                                                                                                                                     |
|                              |                                   |     |                      | If the user needs the capability to change inter-<br>rupt lines than external selection jumpers must<br>be added to the I/O card. For example, $86C05$<br>pin IRQ0 could be jumper selectable to AT bus<br>interrupts IRQ(3–7). These signals are inter-<br>nally pulled high (400 µa). These pins connect<br>to the AT bus thru a 74LS04 driver.                                                                                                                    |
| LA17<br>LA18<br>LA19         | Latchable<br>Address              | 0   | 158<br>155<br>138    | These active high tri-state signals are latchable<br>address bits which are used to decode zero or<br>one wait state memory. They are valid through                                                                                                                                                                                                                                                                                                                  |
| LA20<br>LA21<br>LA22<br>LA23 |                                   | I/O | 76<br>77<br>78<br>79 | out the memoryaccess cycle and connect to the AT bus thru an LS245 bus transceiver.                                                                                                                                                                                                                                                                                                                                                                                  |
| MADE24                       | Memory<br>Address<br>Enable<br>24 | I/O | 13                   | This active high tri-state signal indicates when<br>an extended (address bits 24 –31) address is<br>used on the AT bus. When this signal is low a<br>32 bit memory address is placed on the bus.<br>When this signal is high a 24 bit address is on                                                                                                                                                                                                                  |

## Table 17. Host Interface—AT Bus (continued)

| Symbol  | Signal<br>Name                      | I/O | Pin<br>Number | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------|-------------------------------------|-----|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |                                     |     |               | the bus. When the firmware engineer requests 32 bit transfers, the additional 8 bits must be provided external to the 86C05. The reader should note that this signal is not one of the "standard" AT bus control lines.                                                                                                                                                                                                                                                                    |
| MASTER  | Master                              | 0   | 29            | This active low output signal indicates that the 86C05 is controlling the AT bus. It is asserted when the DRQ0, DRQ1, or DRQ2 is active and the corresponding -DACK signal is received. This pin connects directly to the AT bus.                                                                                                                                                                                                                                                          |
| MEMCS16 | Memory<br>Chip<br>Select            | Ι   | 156           | This active low input signal notifies the 86C05<br>that the addressed memory is capable 16 bits<br>transferring 16 bits of data at once. Asserting<br>this signal prevents the 16 bit to 8 bit bus con-<br>version logic from being activated. This pin<br>connects directly to the AT bus.                                                                                                                                                                                                |
| MEMCS32 | Memory<br>Chip<br>Select<br>32 bits | I   | 152           | This active low input signal notifies the 86C05<br>that the addressed memory is capable of<br>transferring 32 bits of data at once. Asserting<br>this signal prevents the 16 bit to 8 bit bus con-<br>version logic and the 32 bit to 16 bit bus con-<br>version logic from being activated. The hard-<br>ware engineer should tie this input to VDD<br>volts when using a 16 bit data bus. The reader<br>should note that this signal is not one of the<br>"standard" AT interface lines. |
| MEMR    | Memory<br>Read                      | I/O | 149           | This active low tri-state signal indicates read<br>memory cycle. This pin connects directly to<br>the AT bus.                                                                                                                                                                                                                                                                                                                                                                              |
| MEMW    | Memory<br>Write                     | I/O | 28            | This active low tri-state signal indicates a memory write cycle. This pin connects directly to the AT bus.                                                                                                                                                                                                                                                                                                                                                                                 |

.

## Table 17. Host Interface—AT Bus (continued)

| Symbol                                                  | Signal<br>Name                   | I/O | Pin<br>Number                          | Function                                                                                                                                                                                                                                                                                                                                             |
|---------------------------------------------------------|----------------------------------|-----|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SA(0–2)<br>SA(3–7)<br>SA(8–14)<br>SA(15–19)             | System<br>Address                | I/O | 48–50<br>55–59<br>61–67<br>71–75       | These active high tri-state signals address<br>memory or I/O devices within the system.<br>They form the low-order 20 bits of the 24 bit<br>address bus. These lines are latched on the bus<br>when BALE goes from a high to low state.<br>These pins are connected to the AT bus thru an<br>LS245 bus transceiver.                                  |
| SBHE                                                    | System<br>Byte<br>High<br>Enable | 0   | 69                                     | This active low tri-state signal enables the transfer of data on byte 1 (bits 8–15) of the data bus. It is used with A0 to distinguish between byte 0 (bits 0–7) and byte 1 (bits 8–15) transfers. This pin connects directly to the AT bus.                                                                                                         |
| SD(0-4)<br>SD(5-14)<br>SD(15-20)<br>SD(21-30)<br>SD(31) | Data<br>Bits                     | I/O | 45–41<br>40–31<br>26–21<br>10–1<br>160 | These are active high, tri-state signals. All data<br>transfers between the AT bus and the MPU or<br>DMA interface flow through these signals.<br>These pins connect to the AT bus thru LS245<br>transceivers.<br>When the 86C05 only transfers 16 bits of data<br>to the bus, then D(16–31) maybe programmed<br>(register 5, bit 5) as an I/O port. |
| SWEN                                                    | System<br>Word<br>High<br>Enable | 0   | 132                                    | This active low tri-state signal enables the transfer of data on bytes 2 and 3 (bits 16–32) of the data bus. It is used with A1 to distinguish between word 0 (bits 0–15) and word 1 (bits 16–31) transfers. The reader should note that this pin is not one of the "standard" AT control signals.                                                   |
| RESET DRV                                               | Bus<br>Reset                     | I   | 154                                    | This active high input signal provides a hard<br>reset to the 86C05 chip. Internal logic is initial-<br>ized by this signal and any transfer operations<br>are aborted.                                                                                                                                                                              |

## Table 17. Host Interface—AT Bus (continued)

The 86C05 NuBus Interface consists of 91 signals as outlined below. The 86C05 is configured to operate in the NuBus host interface mode when CONFIG2 is low and the CONFIG3 pin is low. The following abbreviations are used:

 $\begin{array}{ll} I/O &= Input \mbox{ and } Output \mbox{ Pin } \\ I &= Input \mbox{ Pin } Only \\ O &= Output \mbox{ Pin } Only \\ TS &= Tri-state \mbox{ Pin } \\ OC &= Open \mbox{ Collector } Pin \\ TP &= Totem \mbox{ Pole } Pin \end{array}$ 

| Pin(s)<br>Name | Number<br>of Signals | Input/<br>Output | Pin<br>Type | Pin<br>Drive(ma) |   |
|----------------|----------------------|------------------|-------------|------------------|---|
| ACK            | 1                    | I/O              | TS          | 24               |   |
| AD(0-31)       | 32                   | Ī/Ō              | TS          | 4                |   |
| ARB_IN(0-3)    | 4                    | Ī                | _           | _                |   |
| $ARB_OUT(0-3)$ | 4                    | 0                | TP          | 4                |   |
| CLK            | 1                    | Ι                | -           | _                |   |
| HOST_OWN       | 1                    | 0                | TS          | 8                |   |
| ID(0-3)        | 4                    | Ι                | _           | _                |   |
| NA(0-17)       | 18                   | 0                | TP          | 4                |   |
| NMRQ(02)       | 2                    | I/O              | OC          | 4                |   |
| PI(07)         | 8                    | I                |             |                  |   |
| PO(0-7)        | 8                    | 0                | TP          | 4                |   |
| RESET          | 1                    | I                | -           | -                |   |
| RSLOCK         | 1                    | 0                | TP          | 4                |   |
| RQST           | 1                    | I/O              | TP          | 24               | • |
| SLOT           | 1                    | 0                | TP          | 24               |   |
| START          | 1                    | I/O              | TS          | 24               |   |
| SSLOT          | 1                    | 0                | TS          | 24               |   |
| TM(0–1)        | 2                    | I/O              | TS          | 24               |   |

### Table 19. Host Interface—NuBus Bus

| Symbol | Signal<br>Name | I/O | Pin<br>Number | Function                                                                                                                                                                                                                                                                                                                                                                                 |
|--------|----------------|-----|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ACK    | Ack            | I/O | 13            | This active low tri-state signal indicates the<br>slave has completed the read or write request.<br>During a read operation data is valid when this<br>signal is low. Data is clocked into the bus mas-<br>ter on the high to low transition of the CLK.<br>For a write operation the data must be held<br>throughout the Acknowledge cycle. This pin<br>connects directly to the NuBus. |

| Symbol                                                  | Signal<br>Name                | I/O | Pin<br>Number                          | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------------------------------------------------|-------------------------------|-----|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AD(0-4)<br>AD(5-14)<br>AD(15-20)<br>AD(21-30)<br>AD(31) | Address/<br>Data              | I/O | 45-41<br>40-31<br>26-21<br>10-1<br>160 | These active high tri-state signals are the multi-<br>plexed address and data bus. During the Start<br>cycle of a transaction these lines contain the<br>address of the slave. For a write transaction<br>these signals then carry the write data until the<br>beginning of the next Start cycle. For a read<br>transaction these signals are unknown until the<br>Acknowledge cycle, at which time they hold<br>the data from the slave. These lines connect to<br>the NuBus thru a ALS640 bus transceiver.                                                                                                                                         |
| ARB_IN(3)<br>ARB_IN(2)<br>ARB_IN(1)<br>ARB_IN(0)        | Arb<br>Bus<br>Priority<br>In  | Ι   | 143<br>144<br>145<br>146               | These active low input pins connect directly to<br>the NuBus and receive arbitration bus priority<br>levels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| ARB_OUT(3)<br>ARB_OUT(2)<br>ARB_OUT(1)<br>ARB_OUT(0)    | Arb<br>Bus<br>Priority<br>Out | 0   | 138<br>139<br>141<br>142               | These active low totem pole output signals are<br>used topresent arbitrating bus participant<br>priority levels. The priority level of the 86C05<br>is programmed into register 5. These pins are<br>connected to the NuBus by paralleling LS240s<br>inverters. That is, connect the respective<br>-ARB_OUT pin to the OE pin of the LS245.<br>Tie the inputs to the four inverters to ground<br>and connect the outputs from the inverters, in<br>parallel, to the NuBus. Each of the four<br>ARB_OUT lines should be connected in this<br>manner. This type of connection is required to<br>achieve the 60 ma drive current required for<br>NuBus. |
| CLK                                                     | Clock                         | Ι   | 152                                    | This input clock line is used to synchronize all<br>NuBus address, data, control, and arbitration<br>signals. It has a period of 100 ns and a duty<br>cycle of 75% high and 25% low. The low to<br>high transition of this signal is called the driv-<br>ing edge and the high to low transition is called<br>the sampling edge. This pin connects directly<br>to the NuBus.                                                                                                                                                                                                                                                                         |

.

### Table 19. Host Interface—NuBus Bus (continued)

| Symbol                                                               | Signal<br>Name              | I/O | Pin<br>Number                                        | Function                                                                                                                                                                                                                                                                                                              |
|----------------------------------------------------------------------|-----------------------------|-----|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HOST_OWN<br>Own                                                      | Host                        | 0   | 15                                                   | When this totem pole signal is asserted the 86C05 is the current owner of the NuBus.                                                                                                                                                                                                                                  |
| -ID(3)<br>-ID(2)<br>ID(1)<br>-ID(0)                                  | ID<br>Bits                  | Ι   | 134<br>135<br>136<br>137                             | These active low inputs signals produce a<br>hexidecimal ID digit between the value 0h and<br>Fh. Each card slot in the NuBus backplane has<br>its own unique ID. This ID is used for arbitra-<br>tion and also defines the card's memory or I/O<br>space. These pins connect directly to the<br>NuBus.               |
| NA(0–2)<br>NA(3–7)<br>NA(8–14)<br>NA(15–17)                          | NuBus<br>Latched<br>Address | 0   | 48–50<br>55–59<br>61–67<br>71–73                     | These active high output lines are the latched<br>address for the current NuBus transaction.<br>These lines typically connect to a BIOS PROM<br>and/or other I/O card logic.                                                                                                                                          |
| NMRQ(2)<br>NMRQ(1)<br>NMRQ(0)                                        | Non-<br>Master<br>Request   | I/O | 129<br>130<br>133                                    | These active low open collector signals are<br>used to indicate a non-master device request<br>interrupt processing. The 86C05 can also<br>monitor these signals and generate an interrupt<br>to the local MPU when they are active (register<br>23). One of these lines connect to the Apple<br>NuBus thru a driver. |
| PI(7)<br>PI(6)<br>PI(5)<br>PI(4)<br>PI(3)<br>PI(2)<br>PI(1)<br>PI(0) | Port<br>In                  | Ι   | 155<br>156<br>153<br>154<br>149<br>159<br>157<br>158 | These active high input signals are read by the MPU or Host processor as register 7. These signals are unlatched and therefore could be changing asynchronously with respect to the processor.                                                                                                                        |
| PO(0–5)<br>PO(6)<br>PO(7)                                            | Port<br>Out                 | 0   | 74–79<br>69<br>132                                   | These active high totem pole output signals are<br>set or cleared when the MPU or host processor<br>writes to register 7.                                                                                                                                                                                             |

## Table 19. Host Interface—NuBus Bus (continued)

| Symbol | Signal<br>Name            | I/O | Pin<br>Number | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------|---------------------------|-----|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESET  | Bus<br>Reset              | Ι   | 154           | This active low input signal provides a hard<br>reset to the 86C05 chip. Internal logic is initial-<br>ized by this signal and any transfer operations<br>are aborted. This pin connects directly to the<br>NuBus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| RSLOCK | Resource<br>Lock          | 0   | 46            | When this active high totem pole signal is,<br>asserted the 86C05 has detected a NuBus re-<br>source lock cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| RQST   | Request                   | I/O | 29            | This active low tri-state signal is asserted when<br>a bus master wants to use the NuBus. It may<br>only be asserted if it was not active on the pre-<br>vious cycle. When this signal is asserted the -<br>ARB_IN(0-3) and ARB_OUT (0-3) lines<br>determine which of the arbitrating slots will<br>become the next bus master. Once asserted,<br>this signal stays active until the 86C05 be-<br>comes bus master. This pin is connected to the<br>NuBus by paralleling LS240s inverters. That<br>is, connect this pin to the -OE pin of the<br>LS245. The the inputs to the four inverters to<br>ground and connect the outputs from the in-<br>verters, in parallel, to the NuBus. This type of<br>connection is required to achieve the 60 ma<br>drive current required for NuBus. |
| SLOT   | Slot<br>Space<br>Accessed | Ο   | 28            | When this active high totem pole signal is asserted, the 86C05 has detected an access to this cards slot space.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| START  | Start                     | I/O | 12            | This active low tri-state signal is asserted to<br>indicate the address cycle of a NuBus transac-<br>tion. It also initiates an arbitration contest. This<br>pin connects directly to the NuBus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

## Table 19. Host Interface—NuBus Bus (continued)

-

| Symbol         | Signal<br>Name         | I/O | Pin<br>Number | Function                                                                                                                                                                                                                                                                                                                |
|----------------|------------------------|-----|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SSLOT          | Super<br>Slot<br>Space | 0   | 148           | When this active high totem pole signal is asserted, the 86C05 has detected an access to Accessed this cards super slot space.                                                                                                                                                                                          |
| TM(1)<br>TM(0) | Transfer<br>Mode 0     | I/O | 52<br>53      | These active low tri-state signals are used at the<br>beginning of a transaction to indicate the type<br>of transaction being initiated. Later in the<br>transaction the responding module uses them<br>to indicate success or failure of of the requested<br>transaction. These pins connect directly to the<br>NuBus. |

### Table 19. Host Interface—NuBus Bus (continued)

The 86C05 MPU Interface consists of 18 signals as outlined below. The following abbreviations are used:

- I/O = Input and Output Pin I = Input Pin Only O = Output Pin Only TS = Tri-state Pin

- TP = Totem Pole Pin

### Table 20. MPU Interface—Pin Summary

| Pin(s)<br>Name | Number<br>of Signals | Input/<br>Output | Pin<br>Type | Pin<br>Drive(ma) | ан байлан байн түүн түйл байн түүн түүн түүн түүн түүн түүн түүн тү |
|----------------|----------------------|------------------|-------------|------------------|---------------------------------------------------------------------|
| MFIFO RDY      | 1                    | 0                | TP          | 4                |                                                                     |
| MIORD          | 1                    | I                | _           | _                |                                                                     |
| MIOWR          | 1                    | Ι                | -           | _                |                                                                     |
| MA(0-2)        | 3                    | Ι                | _           |                  |                                                                     |
| MA_D(0-7)      | 8                    | I/O              | TS          | 4                |                                                                     |
| MALE/MA(3)     | 1                    | Ī                | _           | _                |                                                                     |
| MINT           | 1                    | 0                | TP          | 4                |                                                                     |
| MIO -MEM       | 1                    | Ι                | <u></u>     | _                |                                                                     |
| OSC_D2/MA(4)   | 1                    | I/O              | TP          | 4                | -                                                                   |

## Table 21. MPU Interface

| Symbol                                                | Signal<br>Name   | I/O | Pin<br>Number                   | Function                                                                                                                                                                                                                                                                                                                                 |
|-------------------------------------------------------|------------------|-----|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MFIFO_RDY                                             | FIFO<br>Ready    | Ι   | 127                             | This totem pole active high signal is asserted<br>when the FIFO is waiting for a new byte from<br>the MPU, or it has a new byte to send to the<br>MPU. When the MPU FIFO Buffer Register<br>31 is accessed, this signal is cleared. This pin is<br>enabled by bit 1 of register 16.                                                      |
| MIORD                                                 | I/O Read         | Ι   | 104                             | When the CONFIG0 pin is low this active low input signal is used by the MPU to read status information from the 86C05.                                                                                                                                                                                                                   |
|                                                       |                  |     |                                 | When the CONFIG0 pin is high, this active<br>low input signal is data strobe (-DS). If IOWR<br>is low (R/-W) when this signal is active, a<br>write operation to the 86C05 is initiated. If -<br>IOWR is low when this signal is active, a read<br>operation is initiated.                                                               |
| MIOWR                                                 | I/O Write        | I   | 105                             | When the CONFIG0 pin is low, this active low input signal is used by the MPU to write data to the 86C05.                                                                                                                                                                                                                                 |
|                                                       |                  |     |                                 | When the CONFIG1 pin is high, this signal determines whether the MPU wants to perform a read operation (-IORD high) or write operation (-IORD low) from/to the 86C05.                                                                                                                                                                    |
| OSC_D2/MA(4)<br>MALE/MA(3)<br>MA(2)<br>MA(1)<br>MA(0) | Address<br>Bit 3 | Ι   | 118<br>103<br>123<br>124<br>125 | When the CONFIG1 signal is low, these active<br>high signals provide address bits 0–4 respect-<br>fully. This is used for internal register selection.<br>The reader should note that MA(3) is the<br>MALE pin and MA(4) is the OSC_D2 pin.<br>This implies the OSC_D2 pin is not available<br>when a non- multiplexed bus is specified. |
|                                                       |                  | •   |                                 | When the CONFIG1 pin is low bits MA(0–2) are used for address comparison with de-multiplexed address bits 5, 6, and 7 respectfully. When a comparison is made an internal chip select is generated.                                                                                                                                      |

| Symbol                 | Signal<br>Name             | I/O | Pin<br>Number      | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------------------|----------------------------|-----|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MA_D(0-4)<br>MA_D(5-7) | Address/<br>Data Bus       | I/O | 115–111<br>109–107 | These are active high, tri-state signals. When<br>the CONFIGO pin is high, these address/data<br>lines interface with the MPU lower 8-bit ad-<br>dress/data bus. The addresses are latched into<br>the internal address register by the deasserting<br>edge of MALE. If the address is within the<br>range of the internal chip select, $A(0-2)$ , the 8-<br>bit data is written/read to/from a 86C05 regis-<br>ter depending on the I/O write or I/O read input<br>control lines. |
| MD0-MD7                | Data Bus                   | I/O |                    | When CONFIG1 pin is pulled low these lines carry only data.                                                                                                                                                                                                                                                                                                                                                                                                                        |
| MALE/MA(3)             | Address<br>Latch<br>Enable | I   | 103                | When the CONFIGO pin is low, this active<br>high input strobe is for latching the address<br>from the multiplexed MA_D(0-7) (Address/<br>Data) bus. The address is latched into an inter-<br>nal address register on the high to low transi-<br>tion of this signal. The latched address bits are<br>used for internal chip and register selection.                                                                                                                                |
|                        |                            |     |                    | When the CONFIGO pin is high this active low input strobe is for latching the address from the $MA_D(0-7)$ bus. The address is latched into an internal address register on the low to high transition of this signal.                                                                                                                                                                                                                                                             |
|                        |                            |     |                    | When the CONFIG1 pin is low this input pro-<br>vides bit 3 of the demultiplexed address bus.                                                                                                                                                                                                                                                                                                                                                                                       |
| MINT                   | MPU<br>Interrupt           |     | 128                | The active polarity of this signal is determined<br>by bit 0 of register 16. This signal is asserted<br>when an interrupt condition is present and the<br>mask bit for that condition is a one (see register<br>23). For latched bits, the MPU interrupt is<br>cleared when the MPU reads Interrupt Status<br>Register 23. For unlatched bits, it is cleared<br>when the pass-through interrupt condition dis-<br>appears.                                                         |

## Table 21. MPU Interface (continued)

| Symbol | Signal<br>Name   | I/O | Pin<br>Number | Function                                                                                                                                                               |
|--------|------------------|-----|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MIOMEM | I/O or<br>Memory | I   | 106           | When CONFIG0 pin is low this high true input signal enables I/O read and I/O write signals. When this signal is low, 86C05 MPU access is disabled.                     |
|        |                  | •   |               | When CONFIG0 pin is high this low true<br>(-DM) Data Memory signal is used to enable<br>data strobe (-IORD signal). If this signal is<br>high data strobe is disabled. |

### Table 21. MPU Interface (continued)

The 86C05 DMA Interface consists of 20 signals as outlined below. The following abbreviations are used:

- I/O = Input and Output Pin I = Input Pin Only O = Output Pin Only TS = Tri-state Pin

- TP = Totem Pole Pin

### Table 22. DMA Interface—Pin Summary

| Pin(s)<br>Name | Number<br>of Signals | Input/<br>Output | Pin<br>Type | Pin<br>Drive(ma) |  |
|----------------|----------------------|------------------|-------------|------------------|--|
| DD0(0-7)       | 8                    | I/O              | TS          | 4                |  |
| DD1(0-7)       | 8                    | Ī/Ō              | TS          | 4                |  |
| DMA AĆK        | 1                    | Ī                | TP          | 4                |  |
| DMA REO        | 1                    | 0                | TP          | 4                |  |
| DP(0)/RD       | 1                    | I/O              | TS          | 4                |  |
| DP(1)/WRT      | 1                    | I/O              | TS          | 4                |  |

### Table 23. DMA Interface

| Symbol               | Signal<br>Name | I/O | Pin<br>Number  | Function                                                                                                                                                                                                                                   |
|----------------------|----------------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DD0(0–7)<br>DD1(0–7) | DMA<br>Data    | I/O | 99–92<br>89–82 | These active high, tri-state signals pass 8 or 16<br>bits of data to/from the internal FIFO and the<br>DMA interface. The DMA interface could be<br>connected to an intelligent peripheral chip<br>(86C05 is a DMA controller) or to a DMA |

controller (86C05 is a DMA device).

| Symbol                | Signal<br>Name   | I/O      | Pin<br>Number | Function                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----------------------|------------------|----------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DMA_ACK               | DMA<br>Acknowled | I<br>lge | 102           | The active polarity of this signal is set by regis-<br>ter 21, bit 6. When the DMA Interface is pro-<br>grammed to operate as a DMA device, this<br>signal is an acknowledge (in response to<br>DMA_REQ being asserted) from the external<br>DMA controller or device. It indicates the<br>86C05 may now transfer data between the<br>FIFO and the DMA Interface.                                             |
|                       |                  |          |               | When operating as a DMA controller, this sig-<br>nal indicates the peripheral device is requesting<br>a data transfer.                                                                                                                                                                                                                                                                                        |
| DMA_REQ               | DMA<br>Request   | Ο        | 100           | The active polarity of this signal is set by regis-<br>ter 21,bit 5. When the DMA Interface is pro-<br>grammed to operate as an DMA device, this<br>signal is a request to transfer data to/from the<br>86C05 and the external DMA controller or<br>device. It maybe asserted in level or edge mode<br>(register 21, bit 4) when acting as a DMA<br>device.                                                   |
|                       |                  |          |               | When operating as a DMA controller, the 86C05 waits until the DMA_ACK signal is asserted and there is data to transfer to/from the FIFO. It then asserts this signal and transfers the data as specified (write or read) by the data flow bits (register 22, bits 0–2).                                                                                                                                       |
| DP(1)/WRT<br>DP(0)/RD | DMA<br>Parity    | I/O      | 81<br>90      | These active high, tri-state signals provide<br>parity for the DMA interface. DP0/RD is the<br>parity bit for DD(0–7) and DP1/WRT is the<br>parity bit for DD(8–15). Parity is check/<br>generated at the DMA interface.<br>When the DMA interface is functioning as a<br>DMA controller these bits may be pro-<br>grammed to function as the 8237 -RD and<br>-WRT strobes. See register 21 for more details. |

## Table 23. DMA Interface (continued)

The Utility Interface consists of 24 signals as outlined below. The following abbreviations are used:

- I/O = Input and Output Pin I = Input Pin Only O = Output Pin Only TS = Tri-state Pin

- TP = Totem Pole Pin

### Table 24. Utility Interface—Pin Summary

| Pin(s)<br>Name | Number<br>of Signals | Input/<br>Output | Pin<br>Type | Pin<br>Drive(ma) |  |
|----------------|----------------------|------------------|-------------|------------------|--|
| CONFIG(0-3)    | 4                    | Ι                | _           | _                |  |
| GND            | 12                   | Ι                | _           | _                |  |
| OSC_D2/MA(4)   | 1                    | I/O              | TP          | 4                |  |
| OSC_IN         | 1                    | Ī                | _           | -                |  |
| OSC_OUT        | 1                    | 0                |             |                  |  |
| RESET_OUT      | 1 .                  | 0                | TP          | 4                |  |
| VCC            | 4                    | I                | _           | _                |  |

### Table 25. Utility Interface

| Symbol             | Signal<br>Name     | I/O    | Pin<br>Number | Function                                                                                                                                                                                                                                                                                                                                            |  |
|--------------------|--------------------|--------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CONFIG0            | Config0            | Ι      | 122           | This line is pulled up internally and used to<br>select the MPU's strobe inputs. When this sig<br>nal is low the 86C05 is configured for an 808<br>8051 type MPU that uses individual read and<br>write strobes. When this signal is left open, th<br>86C05 chip is configured for a Z8 type MPU<br>that uses separate strobe and read/write signal |  |
| CONFIG1            | Config1            | I      | 121           | When this internally pulled high input is high,<br>the 86C05 is configured to operate with a<br>multiplexed address and data MPU bus. When<br>this line is low, pins MA(0–4) are used to se-<br>lect internal registers.                                                                                                                            |  |
| CONFIG2<br>CONFIG3 | Config2<br>Config3 | I<br>I | 120<br>119    | These internally pulled high inputs specify the<br>host interface as outlined below:CONFIG3CONFIG2Interface00NuBus01EISA10MicroChannel11AT                                                                                                                                                                                                          |  |

| Symbol                                | Signal<br>Name | I/O                                   | Pin<br>Number                    | Function                                                                                                            |
|---------------------------------------|----------------|---------------------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------|
| GND                                   | Ground         | I 110,7<br>150, 1<br>27, 30<br>54, 70 | 131,147<br>1, 14<br>, 51<br>, 91 | These inputs must all be connected to system ground.                                                                |
| OSC_D2/MA(4)                          | Osc            | 0                                     | 118                              | The clock frequency of this output pin is a di-<br>vide by two of the oscillator input when the<br>CONFIG1 is high. |
|                                       |                | I                                     |                                  | When the CONFIG1 pin is low this input pin is the non-multiplexed address bus bit 4.                                |
| OSC_IN                                | Osc            | I                                     | 116                              | The OSC_IN active high input pin is for a 40<br>MHz crystal or oscillator The OSC_OUT is                            |
| OSC_OUT                               | Osc<br>Output  | 0                                     | 117                              | for a crystal connection.                                                                                           |
| RESET_OUT                             | Reset<br>Out   | 0                                     | 126                              | This totem pole output is normally used to reset I/O card logic. It is an "or" of the follow-ing signals:           |
|                                       |                |                                       |                                  | a. Host Reset pin                                                                                                   |
|                                       |                |                                       |                                  | b. Power on reset                                                                                                   |
|                                       |                |                                       |                                  | c. Write to register 4 bit 2(firmware reset)                                                                        |
|                                       |                |                                       |                                  | Prior to a firmware reset this pin can be dis-<br>abled by asserting bit 7 of register 16.                          |
| VDD                                   | Power          | I                                     | 101, 140<br>20, 60               | These input pins must connect<br>to I/O card power                                                                  |
| • • • • • • • • • • • • • • • • • • • |                |                                       |                                  |                                                                                                                     |

## Table 25. Utility Interface (continued)

# Chapter 3 D.C. Characteristics

### 3.1 ABSOLUTE MAXIMUM RATINGS

- Voltage on all pins with respect to GND range from -0.3 to 7.0 Vdc.
- Ambient operating temperature is  $0^{\circ}$ C to  $+70^{\circ}$ C.
- Storage temperature is from -65°C to +150°C.

Note that stresses greater than those indicated may cause permanent damage. Operation of the chip at conditions above those shown is not implied. Exposure to absolute maximum rating conditions for extended periods may affect the chip's reliability.

### 3.2 STANDARD TEST CONDITIONS

The characteristics shown below apply for the following test conditions, unless otherwise noted. Voltages are referenced to GND. Positive current flows into the reference pin. Standard conditions are as follows:

- VCC = 5.0 Vdc +/- 0.25 Vdc.
- GND = 0 Vdc
- $0^{\circ}C < TA < 70^{\circ}C$

### 3.3 D.C. VALUES

| Parameter           | <u>Min</u> | <u>Max</u> | <u>Unit</u> |
|---------------------|------------|------------|-------------|
| Input High Voltage  | 2          | VCC        | V           |
| Input Low Voltage   | -0.3       | 0.8        | V           |
| Output High Voltage | 2          | VCC        | V           |
| Output Low Voltage  |            | 0.4        | V           |
| Input Leakage       | -30        | 10         | μA          |
| Output Leakage      |            | 10         | μA          |
| VCC Supply Current  |            | 50         | mA          |

### **3.4 DRIVERS/RECEIVERS**

• Drivers Sink 24 mA @ 0.4 Vdc asserted

• Receivers Asserted at input = 0 to 0.8 Vdc Non-asserted at input = 2.0 to 5.25 Vdc Minimum hysteresis = 0.2 Vdc







Figure 4-2. MPU Read Operation 8085/8051 Mode Timing Characteristics



Figure 4-3. MPU Write Operation ZB Mode Timing Characteristics



Figure 4-4. MPU Read Operation Z8 Mode Timing Characteristics



Figure 4-4. MPU Non-multiplexed Address/Data Bus Timing Characteristics



#### Note:

- 1. Actual I/O strabe pin based on polarity of CONFIGO pin.
- 2. This figure assumes an MPU I/O access to register 31.
- 3. CP is clock period (OSCI pin).
- 4. Register 16 bit 1 must be equal to one to enable the MFIFO\_RDY pin.
- 5. Status of the MPU MFIFO\_RDY pin is read from register 15 bit 0. This bit is independent of the MPU MFIFO\_RDY pin being enabled (Register 16 bit 1).





- 3. This figure assumes DMA\_ACK and DMA\_REQ are low true.
- 4. CP is the clock period of the OSCI pin.
- 5. The BGC05 brings DMA\_REQ high only after DMA\_ACK is received and the chip is in edge mode or the transfer counter is equal to zero.
- 6. Parameter T5 is valid only for edge mode, i.e. when register 21 bits 3 and 4 are equal to zero.

#### Figure 4-7. DMA Interface, Device Mode Transfer to 86C05 from DMA Timing Characteristics



#### Note:

- 1. See registers 16 and 21 for DMA configuration.
- 2. Device mode set when register 21 bit 3 is zero.
- 3. This figure assumes DMA\_ACK and DMA\_REQ are low true.
- 4. CP is the clock period of the OSCI pin.
- 5. The 86C05 brings DMA\_REQ high only after DMA\_ACK is received and the chip is in edge mode or the transfer counter is equal to zero.
- 6. Parameter T6 is valid only for edge mode, i.e. when register 21 bits 3 and 4 are equal to zero.

Figure 4-8. DMA Interface, Device Mode Transfer from 86C05 to DMA Timing Characteristics



#### Note:

- 1. See registers 16 and 21 for DMA interface configuration.
- 2. Controller mode set when register 21 bit 3 is one.
- 3. The width of the (-ack) pulse is set by register 21 bits 0, 1, and 2.
- 4. This figure assumes DMA\_ACK and DMA\_REQ are low true.
- 5. CP is the clock period of the OSCI pin.
- 6. The device must deassert its (-req) within parameter T3 time to ensure the 86C05 stops DMA transfer. Parameter T3 is extended if the ack hold-off bit is true (register 21, bit 4). This extension applies to within T3 time of the end of the hold off period.
- If the device continues to assert (-req) then the 86C05 may begin a new DMA cycle within 2CP of (-ack) going high from the previous cycle.

Figure 4-9. DMA Interface, Controller Made (with parity) Transfer to 86C05 from DMA Timing Characteristics



#### Note:

- 1. See registers 16 and 21 for DMA interface configuration.
- 2. Controller mode set when register 21 bit 3 is one.
- 3. The width of the (-ack) pulse is set by register 21 bits 0, 1, and 2.
- 4. This figure assumes (-req) and (-ack) are low true.
- 5. CP is the clock period of the OSCI pin.
- 6. The device must deassert its (-req) within parameter T4 time to ensure the 86C05 stops DMA transfer. Parameter T4 is extended if the ack hold-off bit is true (register 21, bit 4). This extension applies to within T4 time of the end of the hold off period.
- If the device continues to assert (-req) then the 86C05 may begin a new DMA cycle within 2CP of (-ack) going high from the previous cycle.

Figure 4-10. DMA Interface, Controller Mode (with parity) Transfer from 86C05 to DMA Timing Characteristics



#### Note:

- 1. See registers 16 and 21 for DMA interface configuration.
- 2. Controller mode set when register 21 bit 3 is one.
- 3. The width of the (-ack) pulse is set by register
- 21 bits 0, 1, and 2 (must be > 3).
- 4. This figure assumes (-req) and (-ack) are low true.
- 5. CP is the clock period of the DSCI pin.
- 6. The device must deassert its (-req) within time T3 to ensure the 86005 stops DMA transfer. Parameter T3 is extended if the ack hold-off bit is true (register 21, bit 4). This extension applies to within T3 time of the end of the hold off period.
- If the device continues to essent (-req) then the 86C05 may begin a new DMA cycle within 2CP of (-ack) going high from the previous cycle.

Figure 4-11. DMA Interface, Controller Mode (8237 strobes) Transfer to 86005 from DMA Timing Characteristics



#### Note:

- 1. See registers 16 and 21 for DMA interface configuration.
- 2. Controller mode set when register 21 bit 3 is one.
- 3. The width of the (-ack) pulse is set by register 21 bits 0, 1, and 2 (must be > 3).
- 4. This figure assumes (-req) and (-ack) are low true.
- 5. CP is the clock period of the OSCI pin.
- 6. The device must deassert its (-req) within time T3 to ensure the 85C05 stops DMA transfer. Parameter T3 is extended if the (-ack) hold-off bit is true (register 21, bit 4). This extension applies to within T3 time of the end of the hold off period.
- If the device continues to assert (-req) then the the 86C05 may begin a new DMA cycle within 2CP of (-ack) going high from the previous cycle.

Figure 4-12. DMA Interface, Controller Mode (8237 strobes) Transfer to DMA from 86C05 Timing Characteristics



- 3. CP is the clock period of the OSCI pin.
- 4. HDOE(0-2), HADE, and HOST\_OWN pins are low true signals.

Figure 4-13. Host Transceivers, MicroChannel, EISA, and AT Timing Characteristics



#### Note:

- 1. HDDIR is high for a 86C05 to host data transfer or 86C05 NuBus start cycle.
- 2. CP is the clock period of the OSCI pin.
- 3. HDOE[0-2] and HOST\_OWN pins are low true signals.

Figure 4-14. Host Transceivers, NuBus Timing Characteristics



Figure 4-15. BIOS PROM Access Cycle Timing Characteristics





Figure 4-18. MicroChannel Bus Master Asynchronous Extended

Cycle Timing Cherecteristics

2. Slave must release (cd chrdy) within T28 time of (-cmd) going low for time T28D to be valid.

Figure 4-17. MicroChannel Bue Master Synchronous Extended Cycle Timing Characteristics



Figure 4-19. MicroChannel Bus Arbitration Cycle Cycle Timing Characteristics



Figure 4-20. MicroChannel Configuration Cycle Cycle Timing Characteristics





Figure 4-22. NuBus Data Transfer Timing Characteristics



Figure 4-23. NuBus Arbitration Timing Characteristics



Figure 4-24. NuBus Read/Write Transaction



Figure 4-25. NuBus Block Write Transaction



Figure 4-27. NuBus Block Read Transaction

•

86C05 Pinout



#### NCR MICROELECTRONICS 1635 Aeroplaza Drive Colorado Springs, CO 80916 (719) 596-5612, (800) 525-2252

#### NORTH WESTERN SALES OFFICE

Suite 209 3130 De La Cruz Boulevard Santa Clara, CA 95054-2410 (408) 727-6575

#### NORTH CENTRAL SALES OFFICE Suite 209 8000 Townline Avenue Bloomington, MN 55435 (612) 941-7075

### NORTH EASTERN SALES OFFICE

Suite 4000 500 West Cummings Park Woburn, MA 01801-6336 (617) 933-0778

#### SOUTH WESTERN SALES OFFICE

1940 Century Park East Los Angeles, CA 90067 (213) 556-5231 Suite 255 3300 Irvine Avenue Newport Beach, CA 92660 (714) 474-7095

#### SOUTH CENTRAL SALES OFFICE Suite 100 400 Chisholm Place Plano, TX 75075

(214) 578-9113

### SOUTH EASTERN SALES OFFICE Suite 250 700 Old Roswell Lake Parkway

Roswell, GA 30076 (404) 587-3136

#### EUROPEAN SALES OFFICE NCR GMBH Gustav-Heinemann-Ring 133 8000 Munchen 83 West Germany (49) 89-632-202

#### ASIA/PACIFIC

2501 Vicwood Plaza 199 Des Voeux Road Central Hong Kong 852-5-859-6888