

# PRELIMINARY

# Sentember 1992

# **DP8492VF Integrated Read Channel**

# General Description

The DP8492 Hard Disk Data Path Electronics integrated circuit incorporates a pulse/servo detector, a data synchronizer, a frequency synthesizer and write precompensation circuitry onto a single chip, providing a near complete serial data channel solution for mass storage systems (excepting encoder/decoder (ENDEC), and read/write preamplifier). The chip receives data from the read preamplifier, peak detects the read pulses for both data and embedded servo information and resynchronizes the data. The chip operates at data rates from 7.5 Mbit/sec to 33 Mbit/sec and is specifically designed to address multiple data rates by the incorporation of multiplexed pulse detector filters, variable equalization (or variable bandwidth) and a complete frequency synthesizer. A four-bank, on-chip control register allows the user to configure general chip functions. At Voc power-up, the chip self-configures by presetting all bits within the control register to a predetermined operating set-up. Independent ("selective") power-down control for all three major blocks within the chip is provided via the control register, allowing unused functions to be shut down for power reduction while needed portions remain operative. No control register information is lost during selective power-down. Ten power and ground pins are provided to isolate major functional blocks and allow for independent Vcc filtering, thus enhancing noise immunity. The circuit is fabricated with a bipolar/CMOS process well suited to high-performance analog, digital and combined analog/digital functions.

The pulse detector section employs user-programmable equalization (pulse slimming) and has connections for two independent external filters to allow multiple data rate selection. The filters may be configured either for peaking (pulse slimming) or variable bandwidth. Digitally-controlled current-injection equalization is employed, requiring no additional external components. Four gated servo detectors are incorporated for recovery of quadrature embedded servo information. A proprietary, self-timing gating gualification technique enhances off-track noise rejection. A pattern-insensitive, fast responding AGC (with HOLD function) allows rapid head-switch settling and embedded servo normalization. A delayed, programmable, low impedance switch at the pulse detector input offers rapid recovery from write mode. Programmable delay (4 steps) in the qualification channel provides additional baseline noise rejection.

The data synchronizer incorporates zero-phase start (ZPS) and a digitally controlled window strobe function which allows 1 ns step increments about the window center. The VCO is fully integrated, requiring no external components, and provides a wide dynamic range. Data windowing is based on precise VCO duty cycle symmetry (in contrast to delay line based centering). An internal silicon delay line. used to establish the phase detector retrace angle, can derive its delay reference from either the synchronizer or synthesizer VCO period. The charge pump output and VCO input are provided as separate pins, allowing ample design flexibility in the external loop filter. Frequency lock may be employed if desired within the synchronization field. Charge pump (phase detector) gain may be selected to remain constant or to vary either by a factor of two or four and can be set to switch at the internal detection of lock or manually as instructed via the CPGAIN pin and the control register.

An on-chip frequency synthesizer, capable of producing a number of frequencies from a single external reference source, generates synchronizer reference. The synthesizer frequency selection is controlled via a user programmable, 10-bit control word within the control register. The user has full control over both the input divider and feedback divider programming. All blocks within the synthesizer, excepting the RC loop filter, are fully integrated. The loop filter resides external to the chip giving the user full control over the PLL's dynamics.

The synthesizer was incorporated as an extension of previous Read Channel products to further simplify customer applications in several areas. In a single data rate application, the synthesizer allows the user to use a Crystal Oscillator with a different frequency from that of the code rate. This will enable the user to choose a less expensive or more readily available crystal, especially when operating at very high code rates. For tape drive applications, the synthesizer allows the drive employing it to be backward compatible with previous designs operating at different data rates.

A write precompensation circuit is included which provides independent control of early and late precompensation settings to accommodate the asymmetrical pulses generated by thin-film and metal-in-gap (MIG) heads.

The DP8492 is available in an 80 pin POFP package. The DP8492VF operates off of a single + 5V supply.

FAST\* and TRI-STATE\* are registered trademarks of National Semiconductor Corporation. MICROWIRE™ and TapePak™ are trademarks of National Semiconductor Corporation

#### **Features**

- NRZ data rates up to 33 Mbit/sec
- Precompensation data rate to 25 Mbit/sec
- Single, +5V power supply
- Directly addresses multiple data rate requirements
  Dual-filter pulse detector for band selection
  Fully integrated frequency synthesizer
- TTL compatible inputs and outputs
- Partitioned power-down control and separate power control pin for the pulse detector/servo
- Variable equalization (pulse slimming) or variable bandwidth requiring no additional external components
- Programmable-delay impedance switch (clamp) at pulse detector input
- Self-timing qualification channel for increased immunity to off-track noise
- Pattern-insensitive, fast AGC for rapid head-switch settling and embedded servo normalization

### **Connection Diagram**

- Four gated detectors for quadrature embedded servo detection
- Built-in AGC hold for embedded servo
- Programmable qualification channel delay
- Dual-gain data synchronizer PLL requiring no external high-frequency elements, data rate setting components, external adjustments or precision components
- Digitally controlled synchronizer window strobing
- Zero-phase start synchronizer lock acquisition
- Two-port synchronizer PLL filtering
- Delay line tracking select—Synthesizer or synchronizer
- Frequency lock option for 2T or 3T synchronization field (preamble)
- Write data precompensation with separate control of early and late shift magnitudes



See NS Package Number VF80A

. 🐔

# **Pin Descriptions**

| PQFP                 | Description                                                                                                                                                                                                                                                                    |  |  |  |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| POWE                 | R SUPPLY AND GROUND PINS                                                                                                                                                                                                                                                       |  |  |  |
| 66                   | Pulse Detector Analog V <sub>CC</sub> (PAV <sub>CC</sub> ) $5V + 5\%, -10\%$                                                                                                                                                                                                   |  |  |  |
| 67                   | Pulse Detector Analog Ground (PAGND)                                                                                                                                                                                                                                           |  |  |  |
| 68                   | Pulse Detector Digital Ground (PDGND)                                                                                                                                                                                                                                          |  |  |  |
| 69                   | Synchronizer PLL Analog V <sub>CC</sub> (PLLV <sub>CC</sub> ) $5V + 5\%, -10\%$                                                                                                                                                                                                |  |  |  |
| 70                   | Pulse Detector V <sub>CC</sub> (PDV <sub>CC</sub> ) 5V + 5%, $-10\%$                                                                                                                                                                                                           |  |  |  |
| 74                   | Synchronizer and Synthesizer PLL Analog<br>Ground (PLLGND)                                                                                                                                                                                                                     |  |  |  |
| 77                   | Synthesizer PLL Analog V <sub>CC</sub> (STHV <sub>CC</sub> ) 5V $+$ 5%, $-$ 10%                                                                                                                                                                                                |  |  |  |
| 80                   | PLL Digital V <sub>CC</sub> (DV <sub>CC</sub> ) 5V $+5\%$ , $-10\%$                                                                                                                                                                                                            |  |  |  |
| 28                   | Input/Output Buffer Ground (BGND)                                                                                                                                                                                                                                              |  |  |  |
| 29                   | PLL Digital Ground (DGND)                                                                                                                                                                                                                                                      |  |  |  |
| TTL LEVEL LOGIC PINS |                                                                                                                                                                                                                                                                                |  |  |  |
| 72                   | CHARGE PUMP GAIN (CPGAIN): Selects gain<br>of charge pump.                                                                                                                                                                                                                     |  |  |  |
| 73                   | <b>COAST/AGC HOLD (HOLD):</b> Freezes the pulse detector AGC level for the reading of the servo burst. Also disables phase comparisons within the Synchronizer (read mode only), allowing the PLL to coast.                                                                    |  |  |  |
| 79                   | <b>EARLY:</b> Selects or de-selects early write precompensation. A logic high state selects the code out pulse output to shift early by an amount determined by the control register setting and an external RC circuit. A logical low state selects no early precompensation. |  |  |  |
| 1                    | PULSE DETECTOR POWER DOWN (PDPD):<br>When held at a logical low state, this pin<br>selectively powers down the pulse detector/<br>servo section.                                                                                                                               |  |  |  |
| 4                    | SYNC DATA OUTPUT (SDO): Resynchronized data directly from the synchronizing PLL block.                                                                                                                                                                                         |  |  |  |
| 5                    | MULTIPLEXED SYNC CLOCK OUTPUT (SCK):<br>Selects either synchronizer or synthesizer clock<br>signal. The synchronizer clock is selected during<br>Read mode while the synthesizer clock is<br>selected during non-read mode. Multiplexing is<br>done without glitches.          |  |  |  |

| POFP | <br>Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 6    | CONTROL REGISTER LATCH/SHIFT<br>(CRL/S): A logical low state allows the<br>CONTROL REGISTER CLOCK to shift data into<br>the control register via the CONTROL<br>REGISTER DATA input. A logical high state<br>latches the data into the addressed bank of<br>latches and issues the information to the<br>appropriate circuitry.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 7    | CONTROL REGISTER DATA (CRD): Control register data input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 8    | CONTROL REGISTER CLOCK (CRC): Positive-<br>edge-active control register clock input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 9    | <b>FREQUENCY LOCK CONTROL (FLC):</b> Selects<br>or de-selects the frequency lock function during<br>a read operation. This pin has no effect with<br>READ GATE deasserted. Frequency lock is<br>automatically employed for the full duration of<br>the time READ GATE is deasserted regardless<br>of the level of the FLC input. With READ GATE<br>at a logical high state and FLC at a logical low<br>state the PLL is forced to lock to the pattern<br>frequency selected in the control register. When<br>FLC is at a logical high state the frequency lock<br>action is terminated and the PLL employs a<br>pulse gate to accommodate random disk data<br>patterns. There are no setup or hold timing<br>restrictions on FLC assertion or deassertion. |
| 11   | PREAMBLE DETECTED (PDT): Issues a logical<br>high state following the assertion of READ<br>GATE, the completion of the zero phase start<br>sequence and the detection of approximately 16<br>sequential pulses of 2T or 3T period preamble.<br>Following preamble detection the output<br>remains latched until READ GATE is<br>deasserted. The PREAMBLE DETECTED output<br>will be at a logical low state whenever READ<br>GATE is inactive.                                                                                                                                                                                                                                                                                                              |
| 12   | SYNTHESIZER REFERENCE OUTPUT<br>(SYNTH): Continuous reference signal from the<br>frequency synthesizer. At $V_{CC}$ power-up, this pin<br>is in the inactive state (a logical low state) and<br>can be enabled via the control register. The<br>output frequency will be the same as the media<br>code clock rate.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 13   | <b>READ GATE (RG):</b> A mode control input from<br>the controller, active high for a read operation.<br>There are no set-up or hold timing restrictions on<br>READ GATE assertion or deassertion.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

# Pin Descriptions (Continued)

| PQFP | Description                                                                                                                                                                                                                                                                                                                                                                                                    |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14   | <b>CODE OUT:</b> Precompensated encoded data to be written to the disk. The sense of the output can be selectively inverted to allow the active edge to be either the positive or negative transition, determined via a bit in he control register. The default at $V_{CC}$ power-up is positive-edge-active.                                                                                                  |
| 16   | <b>TEST PIN:</b> This pin is used for production test.<br>Make no connection to this pin.                                                                                                                                                                                                                                                                                                                      |
| 17   | WRITE GATE (WG): Write mode control input,<br>active high (logical one). Pulse detector inputs<br>AMPIN1 and AMPIN2 (see below) are held in a<br>low impedance state when WG is at a logical<br>high state. There are no set-up or hold timing<br>requirements for the assertion or deassertion of<br>WRITE GATE.                                                                                              |
| 18   | CODE INPUT (CODE IN): Input to the write<br>precompensation circuit.                                                                                                                                                                                                                                                                                                                                           |
| 19   | LATE: Selects or deselects late write<br>precompensation. A logical high state selects<br>the pulse output to shift late by an amount set in<br>the control register and external RC circuit. A<br>logical low state selects no late<br>precompensation.                                                                                                                                                       |
| 20   | <b>ENCODED READ DATA (ERD):</b> Bidirectional pin which can be selected via the control register to 1) remain inactive at a logical-low state ( $V_{CC}$ power-up default condition), 2) issue raw pulsed data (post pulse detector) as an output, or 3) admit pulsed data to the synchronizer as an input. The pulsed data is always internally issued to the synchronizer unless the input mode is selected. |
| 25   | <b>POLARITY OUTPUT (POLOUT):</b> This open-<br>collector TTL signal is the output of the<br>comparator with hysteresis. The logical polarity<br>of this signal corresponds to the polarity of the<br>signal at the channel input pins.                                                                                                                                                                         |
| 27   | <b>CRYSTAL IN (XTLIN):</b> Synthesizer reference frequency input; for connection of a crystal (future option), or for direct TTL input of a reference frequency source. Duty cycle is not critical.                                                                                                                                                                                                            |

| PQFP   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 35-37  | SERVO #3-#1 (S3, S2, S1): When the AGC<br>HOLD pin is at a logical high state, these TTL<br>input pins control the gating action of the gated<br>servo peak detectors. These pins are<br>configured in gray code to select one of four<br>servo channels. When the AGC HOLD is at a<br>logical low state, these pins select the<br>discharge of the servo channels and the<br>operating mode of the AGC. The AGC can be<br>made to operate in a fast or a slow mode. The<br>mode of the AGC can be changed on the fly<br>using these pins. |
| ANALO  | G SIGNAL PINS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 51-54  | TIMING/GATING CHANNEL INPUT/SERVO<br>INPUT (CHAN3, CHAN4, CHAN1, CHAN2):<br>Multiplexed inputs from the external channel<br>filters to the differentiator, AGC amplifier, servo<br>channel and qualification channel. CHAN1 and<br>CHAN2 are connected to the output of channel<br>filter A, CHAN3 and CHAN4 are connected to<br>the output of channel filter B. These inputs are<br>switched by the control register to select the<br>appropriate channel filter for multiple data rates.                                                 |
| 56     | SET HYSTERESIS (SETHYS): The voltage at<br>this pin determines the amount of hysteresis for<br>the hysteresis comparator. This level should be<br>set high enough to eliminate noise which might<br>occur in the shoulder region between pulses.                                                                                                                                                                                                                                                                                           |
| 57     | AGC VOLTAGE INPUT (VAGCIN): The voltage<br>at this pin controls the gain of the gain<br>controlled amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 59     | <b>REFERENCE VOLTAGE (VREF):</b> Reference<br>voltage input to the AGC circuit for controlling<br>the peak-to-peak signal swing at the channel<br>input pins.                                                                                                                                                                                                                                                                                                                                                                              |
| 60, 61 | AMPLIFIER INPUT 1/AMPLIFIER INPUT 2<br>(AMPIN2, AMPIN1): Preamplified, analog,<br>coded data signal read from the disk. These<br>pins go to a low impedance state when WG is at<br>a logical high state and remain low impedance<br>for either 1.7 $\mu$ s or 3.4 $\mu$ s (programmable) after<br>WG is deasserted.                                                                                                                                                                                                                        |

# Pin Descriptions (Continued)

| PQFP | Description                                                                                                                                                                                                                                                                                                                                                                                      |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 65   | <b>R</b> <sub>NOMINAL</sub> ( <b>RNOM</b> ): Synchronizer charge pump<br>current setting resistor pin, internally biased to<br>$\frac{1}{2}$ V <sub>CC</sub> . A resistor is connected from this pin to<br>ground.                                                                                                                                                                               |
| 71   | <b>DISCHARGE CAPACITOR (DISCAP):</b> A parallel RC combination tied from this pin to ground sets the minimum operational frequency and decay characteristics of the AGC. The voltage at this pin can also be used for dynamic hysteresis.                                                                                                                                                        |
| 75   | CHARGE PUMP OUTPUT (CPO): Output from<br>the synchronizer PLL charge pump; connected<br>to the external loop filter input.                                                                                                                                                                                                                                                                       |
| 76   | VOLTAGE CONTROLLED OSCILLATOR<br>INPUT (VCOI): Input to the voltage control block<br>for the synchronizer VCO; connected to the<br>external loop filter output.                                                                                                                                                                                                                                  |
| 78   | TIMING EXTRACTOR FILTER (TEF): Filter<br>node for the synthesizer PLL. An external<br>resistor and capacitor loop filter is tied in series<br>between this pin and ground.                                                                                                                                                                                                                       |
| 21   | $\begin{array}{l} \textbf{RPRECOMPENSATION (RPCM):} \ RC \ timing \ node \\ for write \ data \ precompensation. From \ this \ pin, \ a \\ resistor \ is \ tied \ to \ V_{CC} \ and \ a \ capacitor \ is \ tied \ to \\ ground. \end{array}$                                                                                                                                                      |
| 31   | SERVO CAPACITOR 4 (SCAP4): Connection<br>point for the peak detector capacitor for the<br>embedded servo gated detector. The DC level<br>on this capacitor represents the amplitude of<br>one of four servo bursts.<br>NOTE: When the "Output Internal Signals"<br>mode is selected through the control register,<br>the signal on this pin becomes the output of the<br>selectable delay block. |
| 32   | SERVO CAPACITOR 3 (SCAP3):<br>(see SCAP4 definition)<br>NOTE: When the "Output Internal Signals"<br>mode is selected through the control register,<br>the signal on this pin becomes the output of the<br>time channel zero cross detector.                                                                                                                                                      |

| PQFP   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 33     | SERVO CAPACITOR 2 (SCAP2): (see SCAP4<br>definition)<br>NOTE: When the "Output Internal Signals"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|        | mode is selected through the control register,<br>the signal on this pin becomes one of the<br>differential outputs from the differentiator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 34     | SERVO CAPACITOR 1 (SCAP1):<br>(see SCAP4 definition)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|        | NOTE: When the "Output Internal Signals"<br>mode is selected through the control register,<br>the signal on this pin becomes one of the<br>differential outputs from the differentiator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 38, 41 | FILTERED ANALOG PINS (FA1, FA2):<br>Buffered channel input signal after the channel<br>input switches.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 39, 40 | DIFFERENTIATOR CAPACITOR (DIFC1,<br>DIFC2): Connection points for differentiator<br>components (typically a resistor, capacitor and<br>inductor).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 43-46  | GAIN CONTROLLED AMPLIFIER OUTPUTS<br>1-4 (AMPOUT4, AMPOUT3, AMPOUT2,<br>AMPOUT1): These are two pair of<br>complimentary, open collector (current source)<br>outputs from the gain controlled amplifier, for<br>connection to the inputs of two external<br>channel filters (for zoned data recording<br>applications); AMPOUT1 and AMPOUT2 are<br>connected to channel Filter A and AMPOUT3<br>and AMPOUT4 are connected to channel Filter<br>B. Each filter's output must be externally<br>terminated with a resistor connected to the<br>+ 5V supply.                                                                                                                   |
| 47–50  | EQUALIZATION AMPLIFIER OUTPUTS 1-4<br>(EQUOUT4, EQUOUT3, EQUOUT2,<br>EQUOUT1): These are two pair of<br>complimentary, open collector (current source)<br>outputs from the gain controlled amplifier which<br>provide controlled, out of phase, current<br>injection into the channel filters for pulse<br>slimming purposes. When connected in-phase,<br>they provide variable bandwidth. EQUOUT1<br>and EQUOUT2 are connected to channel Filter<br>A and EQUOUT3 and EQUOUT4 are<br>connected to channel Filter B, just after the first<br>inductor in each. The signal current in<br>EQUOUT1 and EQUOUT3 is in phase with the<br>signal current in AMPOUT2 and AMPOUT4. |



Pin Descriptions (Continued) ERO FLC ۵ RG CPGAIN POLOUT п TEST PNOL n DIFC 1 CPC ۵ CHAN1-4 EQUOUT1-4 AMPOUT1-4 DIFC2 Π ۵ Π DELAY 0000 0000 LINE PHASE COMP. CHARGE ICTL /C0 PUMP PULSE GATE GAIN CONTROLLED AMPLIFIER م م dv/ + 2 OR 3 ≯ SCK PATTERN DETECT AMPIN 1 D IMPEDANCE > PDT SWITCH AMPIN2 D BIT Latch 🗢 SDO AME ONE ZERO PHASE START ICOMP WG D 11 FULL WAVE AGC TIMING COMP. + 2 АМР SYNTH RECT. GATING LOGIC SWHOLD COMP. W/HYST. + 3 TO 33 PHASE COMP CHARGE PUMP ICTL AMP vço 3 TO 33 + 2 SWITCH CONTROL D TEF DISCAP D ----SCAP1 CONTROL COAST PRECOMPENSATION REGISTER SCAP RPCM ۸M SCAP3 SCAP4 🗨 ۵ 51 S2 S3 HOLD ۵ ۵ ۵ Δ Δ CRL/S CODE IN LATE EARLY SETHYS CRD POPD ---- TO ALL PULSE DETECTOR BLOCKS TL/F/11709-4 FIGURE 4. DP8492 Block Diagram

~

### **Control Register**

The control register (CR) is comprised of a 20-bit serial shift register (18 data bits and two address bits) and four banks of latches (see *Figure 5*). The latches are segmented into four subsections, three of which are 18 bits in length and one which is 4 bits in length, to allow the user to load/reload subsets of control bits without having to reenter the entire contents of 58 bits. Information is strobed into the shift register via the CONTROL REGISTER DATA (CRD) input on the positive edge of CONTROL REGISTER LATCH/SHIFT

 $(CRL/\overline{S})$  pin at a logical low state, and is parallel-transmitted to one of the four latch banks when CRL/ $\overline{S}$  is taken to a logical high state. Bit positions 2 through 19 contain the control information; the last two bits shifted into the shift register (positions 0 and 1) are the two address bits which call out which of the four latch banks is to be loaded. Table I lists CR bit names and describes their functions. (Note: POR indicates the Power-On-Reset state forced when V<sub>CC</sub> is first applied. Selective power-down and re-powering will not reset CR bits into these states.)



| TABLE 1. Control Register Bit Definitions (Continued)BitNamePORBlockFunctionBANK (0, 1) (Continued)1SYNTHFeedback Divider Programming LSBDivision Ntp. = Binary Value<br>of Control Word + 210PDATA20SYNTHFeedback Divider Programming<br>Feedback Divider Programming<br>of Control Word + 2Division Ntp. = Binary Value<br>of Control Word + 211PDATA30SYNTHFeedback Divider Programming<br>Feedback Divider Programming<br>USBDivision Ntp. = Binary Value<br>of Control Word + 215PDATA60SYNTHInput Divider Programming<br>Input Divider Programming<br>ISBDivision Ntp. = Binary Value<br>of Control Word + 216PDATA60SYNTH<br>Input Divider Programming<br>IPDATA9Division Ntp. = Binary Value<br>of Control Word + 218PDATA80SYNTH<br>Input Divider Programming MSBDivision Ntp. = Binary Value<br>of Control Word + 219PDATA90SYNTH<br>Input Divider Programming MSBDivision Ntp. = Binary Value<br>of Control Word + 214ADDR1 = 1Address LSB = 0<br>Address MSB = 12PWRDDN~1PD<br>Selective Power-Down (0 = Power-Down)3PD_PWR_DN~0SYNTH<br>Selective Power-Down (1 = Power-Down)4STH_PWR_DN0SYNTH<br>Selective Power-Down (1 = Power-Down)5PRECOMP_10PRECOMP<br>Precompensation Control 0, Early9PRECOMP_20PRECOMP<br>Precompensation Control 0, Early9PRECOMP_50PR                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | С   | Control Register (Continued)                          |     |         |                                                                             |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------------------------------------------|-----|---------|-----------------------------------------------------------------------------|--|--|--|--|
| BitNamePORBlockFunction <b>BANK (0, 1)</b> (Continued)10PDATA01SYNTHFeedback Divider Programming LSB11PDATA10SYNTHFeedback Divider Programming12PDATA20SYNTHFeedback Divider Programming13PDATA30SYNTHFeedback Divider Programming14PDATA30SYNTHFeedback Divider Programming15PDATA60SYNTHInput Divider Programming16PDATA60SYNTHInput Divider Programming17PDATA70SYNTHInput Divider Programming18PDATA80SYNTHInput Divider Programming19PDATA80SYNTHInput Divider Programming19PDATA70SYNTHInput Divider Programming19PDATA70SYNTHInput Divider Programming10ADDR1 = 1Address LSB = 011ADDR1 = 1Address LSB = 012PWRDNN_WRT0SYNTH13SPNE_PWR_DN014STH_PWR_DN015PRECOMP_0016EQU_OFF~117PDCMP18PRECOMP_1019PRECOMP_1019PRECOMP_1019PRECOMP_2010PRECOMPPrecompensation Control 1, Early19PRECOMP_5019PRECOMP_60 <t< th=""><th></th><th colspan="7">TABLE I. Control Register Bit Definitions (Continued)</th></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     | TABLE I. Control Register Bit Definitions (Continued) |     |         |                                                                             |  |  |  |  |
| BANK (0, 1) (Continued)10PDATA01SYNTHFeedback Divider Programming LSB<br>Feedback Divider ProgrammingDivision N <sub>1b</sub> = Binary Value<br>of Control Word + 211PDATA20SYNTHFeedback Divider Programming<br>Feedback Divider Programming<br>of Control Word + 213PDATA30SYNTHFeedback Divider Programming<br>Feedback Divider Programming<br>Input Divider Programming<br>Input Divider Programming<br>Input Divider Programming<br>Input Divider Programming<br>IPDATA5Division N <sub>1b</sub> = Binary Value<br>of Control Word + 216PDATA60SYNTH<br>Input Divider Programming<br>Input Divider Programming<br>Input Divider Programming<br>IPDATA8Division N <sub>1n</sub> = Binary Value<br>of Control Word + 219PDATA80SYNTH<br>Address LSB = 0<br>Address MSB = 12PWRDWN_WRT0PD<br>PWR_DN~3PD_PWR_DN~1PD<br>PD<br>Selective Power-Down (0 = Power-Down)4STH_PWR_DN0SYNTH5PRE_PWR_DN0PRECOMP<br>Precompensation Control 1, Early7PRECOMP_00PRECOMP<br>Precompensation Control 3, Late7PRECOMP_30PRECOMP<br>Precompensation Control 3, Late10PRECOMP_40SYNC<br>Precompensation Control 3, Late11PRECOMP_50PRECOMP<br>Precompensation Control 3, Late12PRECOMP_50PRECOMP<br>Precompensation Control 3, Late13SYNC_BINASelective Power-Down (1 = Power-Down)14N/A15 <td< th=""><th>Bit</th><th>Name</th><th>POR</th><th>Block</th><th colspan="5">pck Function</th></td<>                                                                                                                                                                                                                                                                                                                                                                         | Bit | Name                                                  | POR | Block   | pck Function                                                                |  |  |  |  |
| 10PDATA01SYNTH<br>SYNTHFeedback Divider Programming<br>Feedback Divider Programming LSB<br>feedback Divider Programming LSB<br>feedback Divider Programming LSB<br>feedback Divider Programming LSB<br>feedback Divider Programming LSB<br>in put Divider Programming LSB<br>input Divider Programming LSBDivision Nim = Binary Value<br>of Control Word + 20ADDR0 = 0<br>A ADDR1 = 1Address LSB = 0<br>Address MSB = 12PWRDWN_WRT<br>PWR_DN~PD<br>VSNTHPD<br>Selective Power-Down (0 = Power-Down)3PD_PWR_DN~<br>PRE_OMP_0PD<br>PRECOMP<br>Precompensation Control 0, Early4STH_PWR_DN<br>SHECOMPO<br>PRECOMP<br>Precompensation Control 0, Early5PRECOMP_1<br>PRECOMP_1O<br>PRECOMP<br>Precompensation Control 1, Larly6EQU_OFF~<br>SHECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOMP<br>PRECOM | BAN | IK (0, 1) (Continued)                                 |     |         |                                                                             |  |  |  |  |
| 11<br>12PDATA1<br>PDATA20SYNTH<br>SYNTH<br>Feedback Divider Programming<br>Feedback Divider Programming<br>Feedback Divider Programming<br>for Control Word + 2Division N <sub>Ib</sub> = Binary Value<br>of Control Word + 212PDATA30SYNTH<br>Feedback Divider Programming<br>Feedback Divider Programming<br>Input Divider Programming<br>IPDATA5Division N <sub>Ib</sub> = Binary Value<br>of Control Word + 214PDATA60SYNTH<br>SYNTH<br>Input Divider Programming<br>Input Divider Programming<br>Input Divider Programming<br>IPDATA7Division N <sub>Ib</sub> = Binary Value<br>of Control Word + 217PDATA60SYNTH<br>Input Divider Programming<br>Input Divider Programming<br>MSBDivision N <sub>Ib</sub> = Binary Value<br>of Control Word + 218PDATA60SYNTH<br>Input Divider Programming<br>Input Divider Programming<br>MSBDivision N <sub>Ib</sub> = Binary Value<br>of Control Word + 219PDATA70SYNTH<br>SYNTH<br>Input Divider Programming<br>Input Divider Programming<br>MSBDivision N <sub>Ib</sub> = Binary Value<br>of Control Word + 20ADDR0 = 0Address LSB = 0<br>Address LSB = 0<br>Address LSB = 0<br>Address MSB = 1Address MSB = 1<br>Address MSB = 12PWRDWN_WRT0PD<br>Poer-Down P1 in Write Mode only (1 = Power-Down)4STH_PWR_DN0SYNTH<br>Selective Power-Down (0 = Power-Down)5PRE_COMP_100PRECOMP<br>Precompensation Control 0, Early9PRECOMP_100PRECOMP<br>Precompensation Control 3, Late19PRECOMP_50PRECOMP<br>Precompensation Control 3, Late19PRECOMP_50 <td>10</td> <td>PDATA0</td> <td>1</td> <td>SYNTH</td> <td>Feedback Divider Programming LSB</td>                                                                                                                                                                  | 10  | PDATA0                                                | 1   | SYNTH   | Feedback Divider Programming LSB                                            |  |  |  |  |
| 12PDATA20SYNTHFeedback Divider Programming<br>Feedback Divider Programming<br>of Control Word + 213PDATA30SYNTHFeedback Divider Programming<br>Input Divider Programming<br>MSBDivision Nin = Binary Value<br>of Control Word + 20SYNTH<br>Input Divider Programming<br>Input Divider Programming MSBDivision Nin = Binary Value<br>of Control Word + 20ADDR0 = 0<br>A ADDR1 = 1Address LSB = 0<br>Address MSB = 12PWRDWN_WRT0PD<br>Power-Down PD in Write Mode only (1 = Power-Down)3PD_PWR_DNA1PD<br>Selective Power-Down (1 = Power-Down)5PRE_PWR_DN0SYNTH<br>PRECOMP6EQU_OFF~1PD<br>Precompensation Control 0, Early7PRECOMP_10PRECOMP<br>Precompensation Control 2, Early9PRECOMP_40PRECOMP<br>Precompensation Control 3, Late11PRECOMP_50PRECOMP<br>Precompensation Control 4, Late12PRECOMP_50PRECOMP<br>Precompensation Control 3, Late13SYNCSelective Power-Down (1 = Power-Down)1415STH_50SYNC16DELAYSEL0SYNC17PRECOMP_60PR                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 11  | PDATA1                                                | 0   | SYNTH   | Feedback Divider Programming                                                |  |  |  |  |
| 13    PDATA3    0    SYNTH    Feedback Divider Programming    of Control Word + 2      14    PDATA4    0    SYNTH    Feedback Divider Programming MSB    of Control Word + 2      15    PDATA5    1    SYNTH    Input Divider Programming Input Divider Programming    Division Nin = Binary Value      17    PDATA6    0    SYNTH    Input Divider Programming    Division Nin = Binary Value      18    PDATA8    0    SYNTH    Input Divider Programming    Division Nin = Binary Value      19    PDATA9    0    SYNTH    Input Divider Programming MSB    Division Nin = Binary Value      0    ADDR0 = 0    1    Address LSB = 0    Address MSB = 1      2    PWRDWN_WRT    0    PD    Power-Down 10 = Power-Down)    Selective Power-Down (1 = Power-Down)      3    PD_PWR_DN    0    PRECOMP    Selective Power-Down (1 = Power-Down)      4    STH_PWR_DN    0    PRECOMP    Precompensation Control 0, Early      7    PRECOMP_1    0    PRECOMP    Precompensation Control 3, Early      9    PRECOMP_2    0    PRECOMP    Precompensation Control 3, Late                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 12  | PDATA2                                                | 0   | SYNTH   | Feedback Divider Programming                                                |  |  |  |  |
| 14PDATA40SYNTHFeedback Divider Programming MSB15PDATA51SYNTHInput Divider Programming LSB16PDATA60SYNTHInput Divider Programming17PDATA70SYNTHInput Divider Programming18PDATA80SYNTHInput Divider Programming19PDATA90SYNTHInput Divider Programming10ADDR0 = 0Address LSB = 01ADDR1 = 1Address LSB = 12PWR_DN~1PD3PD_PWR_DN~1PD3STH_PWR_DN0SYNTH4STH_PWR_DN0SYNTH5PRE_PWR_DN0SYNTH6EQU_OFF~1PD7PRECOMP_10PRECOMP8PRECOMP_20PRECOMP9PRECOMP_10PRECOMP9PRECOMP_20PRECOMP10PRECOMPPrecompensation Control 0, Early9PRECOMP_30PRECOMP11PRECOMP0PRECOMP12PRECOMP_4013SYNCKSelective Power-Down (1 = Power-Down)1415STH_SEL111PRECOMPPrecompensation Control 2, Early19PRECOMP_50PRECOMP10PRECOMPPrecompensation Control 3, Late11PRECOMP_50PRECOMP15STH_SEL </td <td>13</td> <td>PDATA3</td> <td>0</td> <td>SYNTH</td> <td>Feedback Divider Programming of Control Word + 2</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 13  | PDATA3                                                | 0   | SYNTH   | Feedback Divider Programming of Control Word + 2                            |  |  |  |  |
| 15PDATAS1SYNTH<br>Input Divider Programming<br>Input Divider Programming<br>MSBDivision Nin = Binary Value<br>of Control Word + 28PDATA80SYNTH<br>Input Divider Programming<br>Input Divider Programming<br>MSBDivision Nin = Binary Value<br>of Control Word + 29ADDR0 = 00SYNTH<br>Input Divider Programming MSBDivision Nin = Binary Value<br>of Control Word + 29ADDR0 = 0Address LSB = 0Address LSB = 01ADDR1 = 1Power-Down PD in Write Mode only (1 = Power-Down)3PD_PWR_DN~1PD4STH_PWR_DN0SYNTH5PRE_PWR_DN0PRECOMP6EQU_OFF~1PD7PRECOMP_00PRECOMP6EQU_OFF~1PD9PRECOMP_10PRECOMP9PRECOMP_20PRECOMP10PRECOMP_30PRECOMP11PRECOMP_40PRECOMP12PRECOMP_50PRECOMP13SYNC_PWR_DN0SYNC1415STH_SEL1SYNC1415STH_SEL0SYNC16ELAYSEL0SYNC17ENSTHO0SYNC18SCOW0 <td< td=""><td>14</td><td>PDATA4</td><td>0</td><td>SYNTH</td><td>Feedback Divider Programming MSB</td></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 14  | PDATA4                                                | 0   | SYNTH   | Feedback Divider Programming MSB                                            |  |  |  |  |
| 16PDATA60SYNTH<br>SYNTHInput Divider Programming<br>Input Divider Programming<br>Input Divider Programming<br>Input Divider Programming<br>Input Divider Programming<br>MSBDivision N <sub>in</sub> = Binary Value<br>of Control Word + 217PDATA80SYNTH<br>SYNTHInput Divider Programming<br>Input Divider Programming<br>MSBDivision N <sub>in</sub> = Binary Value<br>of Control Word + 218PDATA90SYNTH<br>SYNTHInput Divider Programming<br>Input Divider Programming<br>MSBDivision N <sub>in</sub> = Binary Value<br>of Control Word + 22PARDATA80SYNTH<br>SYNTHInput Divider Programming<br>MSBDivision Nin3DDR0 = 0<br>1Address LSB = 0<br>Address MSB = 12PWRDWN_WRT0PD<br>Power-Down PD in Write Mode only (1 = Power-Down)3PD_PWR_DN~1PD<br>Selective Power-Down (1 = Power-Down)4STH_PWR_DN0SYNTH5PRE_PWR_DN0PRECOMP<br>Precompensation Control 0, Early6EQU_OFF~1PD<br>Precompensation Control 2, Early7PRECOMP_10PRECOMP<br>Precompensation Control 3, Late18PRECOMP_40PRECOMP<br>Precompensation Control 3, Late19PRECOMP_50PRECOMP<br>Precompensation Control 3, Late11PRECOMP_50PRECOMP<br>Precompensation Control 3, Late13SYNC_PWR_DN0SYNTH<br>SYNC1415STH_SEL116EDLAYSEL017ENSTHO <td< td=""><td>15</td><td>PDATA5</td><td>1</td><td>SYNTH</td><td>Input Divider Programming LSB</td></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                            | 15  | PDATA5                                                | 1   | SYNTH   | Input Divider Programming LSB                                               |  |  |  |  |
| 17    PDATA7    0    SYNTH    Input Divider Programming<br>Input Divider Programming<br>Input Divider Programming<br>MSB    Division Nin = Emary Value<br>of Control Word + 2      19    PDATA9    0    SYNTH    Input Divider Programming<br>Input Divider Programming MSB    of Control Word + 2      6    ADDR0 = 0    Address LSB = 0    Address MSB = 1      2    PWRDWN_WRT    0    PD    Power-Down PD in Write Mode only (1 = Power-Down)      3    PD_PWR_DN ~    1    PD    Selective Power-Down (1 = Power-Down)      4    STH_PWA_DN    0    SYNTH    Selective Power-Down (1 = Power-Down)      5    PRE_PWR_DN    0    SYNTH    Power-Down (1 = Power-Down)      6    EQU_OFF ~    1    PD    Disables EO, Reduces Power (0 = Lower Power, Must Use with HALF ~ = (0 PRECOMP_0      7    PRECOMP_1    0    PRECOMP    Precompensation Control 0, Early      9    PRECOMP_2    0    PRECOMP    Precompensation Control 1, Early      10    PRECOMP_3    0    PRECOMP    Precompensation Control 3, Late      11    PRECOMP_5    0    PRECOMP    Precompensation Control 5, Late      13    SYNC_PWR_DN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 16  | PDATA6                                                | 0   | SYNTH   | Input Divider Programming                                                   |  |  |  |  |
| 18    PDATA8    0    SYNTH    Input Divider Programming    DT Control Word + 2      19    PDATA9    0    SYNTH    Input Divider Programming MSB    DT Control Word + 2      BANK (1, 0)    ADDR0 = 0    ADDR0 = 0    Address LSB = 0      1    ADDR1 = 1    Address MSB = 1      2    PWRDWN_WRT    0    PD    Power-Down PD in Write Mode only (1 = Power-Down)      3    PD_PWR_DN~    1    PD    Selective Power-Down (0 = Power-Down)      4    STH_PWR_DN    0    SYNTH    Selective Power-Down (1 = Power-Down)      5    PRE_PWR_DN    0    PRECOMP    Precompensation Control 0, Early      7    PRECOMP_1    0    PRECOMP    Precompensation Control 1, Early      9    PRECOMP_2    0    PRECOMP    Precompensation Control 3, Late      11    PRECOMP_4    0    PRECOMP    Precompensation Control 4, Late      13    SYNC_PWR_DN    0    SYNTH    Enable Synthesizer (0 = Bypass)      14    -    -    -    N/A      15    STH_SEL    1    SYNTH    Enable Synthesizer (0 = Bypass)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 17  | PDATA7                                                | 0   | SYNTH   | Input Divider Programming                                                   |  |  |  |  |
| 19      PDATA9      0      SYNTH      Input Divider Programming MSB        BANK (1, 0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 18  | PDATA8                                                | 0   | SYNTH   | Input Divider Programming                                                   |  |  |  |  |
| BANK (1, 0)0ADDR0 = 0Address LSB = 01ADDR1 = 1Address MSB = 12PWRDWN_WRT0PD3PD_PWR_DN~1PD3Selective Power-Down (0 = Power-Down)4STH_PWR_DN05PRE_PWR_DN06EOU_OFF~1PD7PRECOMP_00PRECOMP8PRECOMP_100PRECOMP9PRECOMP_110PRECOMP9PRECOMP_220PRECOMP9PRECOMP_30PRECOMP10PRECOMP_40PRECOMP11PRECOMPPrecompensation Control 3, Late12PRECOMP_50PRECOMP13SYNC_PWR_DN0SYNC14N/A15STH_SEL1SYNC16DELAYSEL0SYNC17ENSTHO0SYNC18N/A19SLOW0PD10Address LSB = 1Address LSB = 114ADDR0 = 1Address LSB = 115STNCSelective Power-Down (1 = Power-Down)14N/A15SLOW0PD16SLOW0PD17ENSTHO0SYNC18N/A19SLOW0PD19Selectis 3.4 $\mu$ s Delay on AMPIN Clamp (1.7 $\mu$ s if Low) <td>19</td> <td>PDATA9</td> <td>0</td> <td>SYNTH</td> <td>Input Divider Programming MSB</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 19  | PDATA9                                                | 0   | SYNTH   | Input Divider Programming MSB                                               |  |  |  |  |
| 0ADDR0 = 0Address LSB = 01ADDR1 = 1Address MSB = 12PWRDWN_WRT0PD3PD_PWR_DN~1PD4STH_PWR_DN0SYNTH5PRE_PWR_DN0SYNTH6EQU_OFF~1PD7PRECOMP_00PRECOMP8PRECOMP_10PRECOMP9PRECOMP_20PRECOMP9PRECOMP_30PRECOMP10PRECOMP_40PRECOMP11PRECOMP_50PRECOMP12PRECOMP_40PRECOMP13SYNC_PWR_DN0SYNC14N/A15STH_SEL1SYNC16DELAYSEL0SYNC17ENSTHO0SYNC18N/A19SLOW0PD1417ENSTHO0SYNC18DELAYSEL0SYNC19SLOW0PD10ADDR0 = 1Address LSB = 111ADDR1 = 1Address LSB = 112BAND_ON_HOLD019SLOW0PD10Suit Bands at HOLD De-assertion11412BANK (1, 1)13OLDR-114-15SLG_2CH~116DLS_ables SINTH17ENSTHO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | BAN | IK (1, 0)                                             | F   |         |                                                                             |  |  |  |  |
| 1ADDR1 = 1Address MSB = 12PWRDWN_WRT0PD3PD_PWR_DN~1PD4STH_PWR_DN0SYNTH5PRE_PWR_DN0PRECOMP6EQU_OFF~1PD7PRECOMP_00PRECOMP8PRECOMP_10PRECOMP9PRECOMP_10PRECOMP9PRECOMP_20PRECOMP10PRECOMP0PRECOMP9PRECOMP_30PRECOMP11PRECOMP_40PRECOMP12PRECOMP_50PRECOMP13PRECOMP_50PRECOMP1415STH_SEL1SYNC16DELAYSEL0SYNC17ENSTHO0SYNTH18N/A19SLOW0PD16DELAYSEL0SYNC17ENSTHO0SYNTH18N/A19SLOW0PD20Selects 3.4 $\mu$ s Delay on AMPIN Clamp (1.7 $\mu$ s if Low)31DISAGQ.CH~1PD32Disable Self-Timing Qualification. Chan. (Active Low)4OUT_INT_SIG0PD0Output Internal Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0   | ADDR0 = 0                                             |     |         | Address LSB = 0                                                             |  |  |  |  |
| 2PWRDWN_WRT0PDPower-Down PD in Write Mode only (1 = Power-Down)3PD_PWR_DN~1PDSelective Power-Down (0 = Power-Down)4STH_PWR_DN0SYNTHSelective Power-Down (1 = Power-Down)5PRE_PWR_DN0PRECOMPSelective Power-Down (1 = Power-Down)6EQU_OFF~1PDDisables EQ, Reduces Power (0 = Lower Power, Must Use with HALF~ = (0 PRECOMP_07PRECOMP_00PRECOMPPrecompensation Control 0, Early8PRECOMP_10PRECOMPPrecompensation Control 1, Early9PRECOMP_20PRECOMPPrecompensation Control 3, Late11PRECOMP_40PRECOMPPrecompensation Control 4, Late12PRECOMP_50PRECOMPPrecompensation Control 5, Late13SYNC_PWR_DN0SYNCSelective Power-Down (1 = Power-Down)14N/A15STH_SEL1SYNTHEnable Synthesizer (0 = Bypass)16DELAYSEL0SYNTHEnables SYNTH Output18N/A19SLOW0PDSelects 3.4 $\mu$ s Delay on AMPIN Clamp (1.7 $\mu$ s if Low)BANK (1, 1)0ADDR0 = 1Address LSB = 11Address MSB = 1Switch Bands at HOLD De-assertion3DIS_SGQ_CH~1PDDisable Self-Timing Qualification. Chan. (Active Low)4OUT_INT_SIG0PDOutput Internal Signals<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1   | ADDR1 = 1                                             |     |         | Address MSB = 1                                                             |  |  |  |  |
| 3PD_PWR_DN~1PDSelective Power-Down (0 = Power-Down)4STH_PWR_DN0SYNTHSelective Power-Down (1 = Power-Down)5PRE_PWR_DN0PRECOMPSelective Power-Down (1 = Power-Down)6EQU_OFF~1PDDisables EQ, Reduces Power (0 = Lower Power, Must Use with HALF~ = (1 PRECOMP_07PRECOMP_00PRECOMPPrecompensation Control 0, Early8PRECOMP_10PRECOMPPrecompensation Control 1, Early9PRECOMP_20PRECOMPPrecompensation Control 3, Late10PRECOMP_40PRECOMPPrecompensation Control 4, Late11PRECOMP_50PRECOMPPrecompensation Control 5, Late12PRECOMP_50PRECOMPPrecompensation Control 5, Late13SYNC_PWR_DN0SYNCSelective Power-Down (1 = Power-Down)14N/A15STH_SEL1SYNCReference Delay Line to Sync17ENSTHO0SYNCReference Delay Line to Sync18N/A19SLOW0PDSelects 3.4 $\mu$ s Delay on AMPIN Clamp (1.7 $\mu$ s if Low)BANK (1, 1)0ADDR0 = 1Address LSB = 11Address LSB = 1Address LSB = 12BANK_(1, 1)Disable Self-Timing Qualification. Chan. (Active Low)4OUT_INT_SIG0PDOutput Internal Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2   | PWRDWN_WRT                                            | 0   | PD      | Power-Down PD in Write Mode only (1 = Power-Down)                           |  |  |  |  |
| 4STH_PWR_DN0SYNTHSelective Power-Down (1 = Power-Down)5PRE_PWR_DN0PRECOMPSelective Power-Down (1 = Power-Down)6EQU_OFF~1PDDisables EQ, Reduces Power (0 = Lower Power, Must Use with HALF~ = 07PRECOMP_00PRECOMPPrecompensation Control 0, Early8PRECOMP_10PRECOMPPrecompensation Control 1, Early9PRECOMP_20PRECOMPPrecompensation Control 3, Late10PRECOMP_40PRECOMPPrecompensation Control 4, Late11PRECOMP_50PRECOMPPrecompensation Control 5, Late13SYNC_PWR_DN0SYNCSelective Power-Down (1 = Power-Down)14N/A15STH_SEL1SYNTHEnable Synthesizer (0 = Bypass)16DELAYSEL0SYNCReference Delay Line to Sync17ENSTHO0YDSelects 3.4 $\mu$ s Delay on AMPIN Clamp (1.7 $\mu$ s if Low)BANK (1, 1)0ADDR0 = 1Address LSB = 11ADDR1 = 1Address MSB = 12BAND_ON_HOLD0PDSwitch Bands at HOLD De-assertion3DIS_SGQ_CH~1PDDisable Self-Timing Qualification. Chan. (Active Low)4OUT_INT_SIG0PDOutput Internal Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | з   | PD_PWR_DN~                                            | 1   | PD      | Selective Power-Down ( $0 = Power-Down$ )                                   |  |  |  |  |
| 5PRE_PWR_DN0PRECOMPSelective Power-Down (1 = Power-Down)6EQU_OFF~1PDDisables EQ, Reduces Power (0 = Lower Power, Must Use with HALF~ = (1)7PRECOMP_00PRECOMPPrecompensation Control 0, Early8PRECOMP_10PRECOMPPrecompensation Control 1, Early9PRECOMP_20PRECOMPPrecompensation Control 3, Late10PRECOMP_30PRECOMPPrecompensation Control 3, Late11PRECOMP_40PRECOMPPrecompensation Control 4, Late12PRECOMP_50PRECOMPPrecompensation Control 5, Late13SYNC_PWR_DN0SYNCSelective Power-Down (1 = Power-Down)14N/A15STH_SEL1SYNCSelective Power-Down (1 = Power-Down)14N/A15STH_SEL1SYNCReference Delay Line to Sync17ENSTHO0SYNCReference Delay Line to Sync18N/A19SLOW0PDSelects 3.4 $\mu$ s Delay on AMPIN Clamp (1.7 $\mu$ s if Low)BANK (1, 1)0ADDR0 = 1Address LSB = 11Address MSB = 1Address MSB = 12BAND_ON_HOLD0PDSwitch Bands at HOLD De-assertion3DIS_SGQ_CH~1PDDisable Self-Timing Qualification. Chan. (Active Low)4OUT_INT_SIG0PDOutput                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 4   | STH_PWR_DN                                            | 0   | SYNTH   | Selective Power-Down (1 = Power-Down)                                       |  |  |  |  |
| 6EQU_OFF~1PDDisables EQ, Reduces Power (0 = Lower Power, Must Use with HALF~ = 07PRECOMP_00PRECOMPPrecompensation Control 0, Early8PRECOMP_10PRECOMPPrecompensation Control 1, Early9PRECOMP_20PRECOMPPrecompensation Control 2, Early10PRECOMP_30PRECOMPPrecompensation Control 3, Late11PRECOMP_40PRECOMPPrecompensation Control 4, Late12PRECOMP_50PRECOMPPrecompensation Control 5, Late13SYNC_PWR_DN0SYNCSelective Power-Down (1 = Power-Down)14N/A15STH_SEL1SYNCReference Delay Line to Sync16DELAYSEL0SYNCReference Delay Line to Sync17ENSTHO0SYNTHEnableS SYNTH Output18N/A19SLOW0PDSelects 3.4 $\mu$ s Delay on AMPIN Clamp (1.7 $\mu$ s if Low)BANK (1, 1)0ADDR0 = 1Address LSB = 12BAND_ON_HOLD0PDSwitch Bands at HOLD De-assertion3DIS_SGQ_CH~1PDDisable Self-Timing Qualification. Chan. (Active Low)4OUT_INT_SIG0PDOutput Internal Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 5   | PREPWRDN                                              | 0   | PRECOMP | Selective Power-Down (1 = Power-Down)                                       |  |  |  |  |
| 7PRECOMP_00PRECOMPPrecompensation Control 0, Early8PRECOMP_10PRECOMPPrecompensation Control 1, Early9PRECOMP_20PRECOMPPrecompensation Control 2, Early10PRECOMP_30PRECOMPPrecompensation Control 3, Late11PRECOMP_40PRECOMPPrecompensation Control 5, Late12PRECOMP_50PRECOMPPrecompensation Control 5, Late13SYNC_PWR_DN0SYNCSelective Power-Down (1 = Power-Down)14N/A15STH_SEL1SYNCReference Delay Line to Sync16DELAYSEL0SYNCReference Delay Line to Sync17ENSTHO0SYNTHEnables SYNTH Output18N/A19SLOW0PDSelects 3.4 $\mu$ s Delay on AMPIN Clamp (1.7 $\mu$ s if Low)BANK (1, 1)0ADDR0 = 1Address LSB = 12BAND_ON_HOLD0PDSwitch Bands at HOLD De-assertion3DIS_SGQ_CH~1PDDisable Self-Timing Qualification. Chan. (Active Low)4OUT_INT_SIG0PDOutput Internal Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 6   | EQUOFF~                                               | 1   | PD      | Disables EQ, Reduces Power (0 = Lower Power, Must Use with HALF $\sim$ = 0) |  |  |  |  |
| 8PRECOMP_10PRECOMPPrecompensation Control 1, Early9PRECOMP_20PRECOMPPrecompensation Control 2, Early10PRECOMP_30PRECOMPPrecompensation Control 3, Late11PRECOMP_40PRECOMPPrecompensation Control 4, Late12PRECOMP_50PRECOMPPrecompensation Control 5, Late13SYNC_PWR_DN0SYNCSelective Power-Down (1 = Power-Down)14N/A15STH_SEL1SYNTHEnable Synthesizer (0 = Bypass)16DELAYSEL0SYNTHEnables SYNTH Output18N/A19SLOW0PDSelects 3.4 $\mu$ s Delay on AMPIN Clamp (1.7 $\mu$ s if Low)BANK (1, 1)0ADDR0 = 1Address LSB = 12BAND_ON_HOLD0PDSwitch Bands at HOLD De-assertion3DIS_SGQ_CH~1PDDisable Self-Timing Qualification. Chan. (Active Low)4OUT_INT_SIG0PDOutput Internal Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 7   | PRECOMP_0                                             | 0   | PRECOMP | Precompensation Control 0, Early                                            |  |  |  |  |
| 9PRECOMP_20PRECOMPPrecompensation Control 2, Early10PRECOMP_30PRECOMPPrecompensation Control 3, Late11PRECOMP_40PRECOMPPrecompensation Control 4, Late12PRECOMP_50PRECOMPPrecompensation Control 5, Late13SYNC_PWR_DN0SYNCSelective Power-Down (1 = Power-Down)14N/A15STH_SEL1SYNCReference Delay Line to Sync16DELAYSEL0SYNCReference Delay Line to Sync17ENSTHO0SYNTHEnables SYNTH Output18N/A19SLOW0PDSelects 3.4 $\mu$ s Delay on AMPIN Clamp (1.7 $\mu$ s if Low)BANK (1, 1)0ADDR0 = 1Address LSB = 11Address MSB = 1Address MSB = 12BAND_ON_HOLD0PDSwitch Bands at HOLD De-assertion3DIS_SGQ_CH~1PDDisable Self-Timing Qualification. Chan. (Active Low)4OUT_INT_SIG0PDOutput Internal Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 8   | PRECOMP_1                                             | 0   | PRECOMP | Precompensation Control 1, Early                                            |  |  |  |  |
| 10PRECOMP_30PRECOMPPrecompensation Control 3, Late11PRECOMP_40PRECOMPPrecompensation Control 4, Late12PRECOMP_50PRECOMPPrecompensation Control 5, Late13SYNC_PWR_DN0SYNCSelective Power-Down (1 = Power-Down)14N/A15STH_SEL1SYNCReference Delay Line to Sync16DELAYSEL0SYNCReference Delay Line to Sync17ENSTHO0SYNTHEnables SYNTH Output1819SLOW0PDSelects 3.4 $\mu$ s Delay on AMPIN Clamp (1.7 $\mu$ s if Low)BANK (1, 1)0ADDR0 = 1Address LSB = 11Address MSB = 1Address MSB = 12BAND_ON_HOLD0PDSwitch Bands at HOLD De-assertion3DIS_SGQ_CH~1PDDisable Self-Timing Qualification. Chan. (Active Low)4OUT_INT_SIG0PDOutput Internal Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 9   | PRECOMP_2                                             | 0   | PRECOMP | Precompensation Control 2, Early                                            |  |  |  |  |
| 11PRECOMP_40PRECOMPPrecompensation Control 4, Late12PRECOMP_50PRECOMPPrecompensation Control 5, Late13SYNC_PWR_DN0SYNCSelective Power-Down (1 = Power-Down)14N/A15STH_SEL1SYNTHEnable Synthesizer (0 = Bypass)16DELAYSEL0SYNCReference Delay Line to Sync17ENSTHO0SYNTHEnables SYNTH Output18N/A19SLOW0PDSelects 3.4 $\mu$ s Delay on AMPIN Clamp (1.7 $\mu$ s if Low)BANK (1, 1)0ADDR0 = 1Address LSB = 11ADDR1 = 1Address MSB = 12BAND_ON_HOLD0PD3DIS_SGQ_CH~1PD4OUT_INT_SIG0PD0Output Internal Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 10  | PRECOMP3                                              | 0   | PRECOMP | Precompensation Control 3, Late                                             |  |  |  |  |
| 12PRECOMP_50PRECOMPPrecompensation Control 5, Late13SYNC_PWR_DN0SYNCSelective Power-Down (1 = Power-Down)14N/A15STH_SEL1SYNTHEnable Synthesizer (0 = Bypass)16DELAYSEL0SYNCReference Delay Line to Sync17ENSTHO0SYNTHEnables SYNTH Output18N/A19SLOW0PDSelects 3.4 $\mu$ s Delay on AMPIN Clamp (1.7 $\mu$ s if Low)BANK (1, 1)0ADDR0 = 1Address LSB = 11ADDR1 = 1Address MSB = 12BAND_ON_HOLD0PDSwitch Bands at HOLD De-assertion3DIS_SGQ_CH~1PDDisable Self-Timing Qualification. Chan. (Active Low)4OUT_INT_SIG0PDOutput Internal Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 11  | PRECOMP_4                                             | 0   | PRECOMP | Precompensation Control 4, Late                                             |  |  |  |  |
| 13SYNC_PWR_DN0SYNCSelective Power-Down (1 = Power-Down)14N/A15STH_SEL1SYNTHEnable Synthesizer (0 = Bypass)16DELAYSEL0SYNCReference Delay Line to Sync17ENSTHO0SYNTHEnables SYNTH Output18N/A19SLOW0PDSelects 3.4 $\mu$ s Delay on AMPIN Clamp (1.7 $\mu$ s if Low)BANK (1, 1)0ADDR0 = 1Address LSB = 11ADDR1 = 1Address MSB = 12BAND_ON_HOLD0PD3DIS_SGQ_CH~1PD4OUT_INT_SIG0PD0Output Internal Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 12  | PRECOMP5                                              | 0   | PRECOMP | Precompensation Control 5, Late                                             |  |  |  |  |
| 14N/A15STH_SEL1SYNTHEnable Synthesizer (0 = Bypass)16DELAYSEL0SYNCReference Delay Line to Sync17ENSTHO0SYNTHEnables SYNTH Output18N/A19SLOW0PDSelects 3.4 $\mu$ s Delay on AMPIN Clamp (1.7 $\mu$ s if Low)BANK (1, 1)0ADDR0 = 1Address LSB = 11ADDR1 = 1Address MSB = 12BAND_ON_HOLD0PD3DIS_SGQ_CH~1PD4OUT_INT_SIG0PD0Output Internal Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 13  | SYNC_PWR_DN                                           | 0   | SYNC    | Selective Power-Down (1 = Power-Down)                                       |  |  |  |  |
| 15STH_SEL1SYNTHEnable Synthesizer (0 = Bypass)16DELAYSEL0SYNCReference Delay Line to Sync17ENSTHO0SYNTHEnables SYNTH Output1819SLOW0PDSelects 3.4 $\mu$ s Delay on AMPIN Clamp (1.7 $\mu$ s if Low)BANK (1, 1)0ADDR0 = 1Address LSB = 11ADDR1 = 1Address MSB = 12BAND_ON_HOLD0PDSwitch Bands at HOLD De-assertion3DIS_SGQ_CH~1PDDisable Self-Timing Qualification. Chan. (Active Low)4OUT_INT_SIG0PDOutput Internal Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 14  |                                                       | -   | —       | N/A<br>Enable Synthesizer (0 - Bynass)                                      |  |  |  |  |
| 16DELAYSEL0SYNCReference Delay Line to Sync17ENSTHO0SYNTHEnables SYNTH Output18N/A19SLOW0PDSelects 3.4 $\mu$ s Delay on AMPIN Clamp (1.7 $\mu$ s if Low)BANK (1, 1)0ADDR0 = 1Address LSB = 11ADDR1 = 1Address MSB = 12BAND_ON_HOLD0PD3DIS_SGQ_CH~1PD4OUT_INT_SIG0PDOutput Internal SignalsOutput Internal Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 15  | STHSEL                                                | 1   | SYNTH   | Enable Synthesizer (0 = Bypass)                                             |  |  |  |  |
| 17    ENSTHO    0    SYNTH    Enables SYNTH Output      18      N/A      19    SLOW    0    PD    Selects 3.4 $\mu$ s Delay on AMPIN Clamp (1.7 $\mu$ s if Low)      BANK (1, 1)      0    ADDR0 = 1    Address LSB = 1      1    ADDR1 = 1    Address MSB = 1      2    BAND_ON_HOLD    0    PD      3    DIS_SGQ_CH~    1    PD      4    OUT_INT_SIG    0    PD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 16  | DELAYSEL                                              | 0   | SYNC    | Reference Delay Line to Sync                                                |  |  |  |  |
| 18N/A19SLOW0PDSelects 3.4 $\mu$ s Delay on AMPIN Clamp (1.7 $\mu$ s if Low)BANK (1, 1)0ADDR0 = 1Address LSB = 11ADDR1 = 1Address MSB = 12BAND_ON_HOLD0PD3DIS_SGQ_CH~1PD4OUT_INT_SIG0PDOutput Internal SignalsOutput Internal Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 17  | ENSTHO                                                | 0   | SYNTH   | Enables SYNTH Output                                                        |  |  |  |  |
| 19      SLOW      0      PD      Selects 3.4 μs Delay on AMPIN Clamp (1.7 μs if Low)        BANK (1, 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 18  |                                                       | -   | _       | N/A<br>Selecte 3.4 us Delay on AMPIN Clamp (1.7 us if Low)                  |  |  |  |  |
| BANK (1, 1)      Address LSB = 1        0      ADDR0 = 1      Address LSB = 1        1      ADDR1 = 1      Address MSB = 1        2      BAND_ON_HOLD 0      PD        3      DIS_SGQ_CH~      1        4      OUT_INT_SIG      0        9D      Output Internal Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 19  | SLOW                                                  | 0   | PD      | Selects 3.4 µs Delay on AMPIN Clamp (1.7 µs if Low)                         |  |  |  |  |
| 0    ADDR0 = 1    Address LSB = 1      1    ADDR1 = 1    Address MSB = 1      2    BAND_ON_HOLD    0    PD    Switch Bands at HOLD De-assertion      3    DIS_SGQ_CH~    1    PD    Disable Self-Timing Qualification. Chan. (Active Low)      4    OUT_INT_SIG    0    PD    Output Internal Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | BAN | IK (1, 1)                                             | г   |         |                                                                             |  |  |  |  |
| 1    ADDH1 = 1    Address MSB = 1      2    BAND_ON_HOLD    0    PD    Switch Bands at HOLD De-assertion      3    DIS_SGQ_CH~    1    PD    Disable Self-Timing Qualification. Chan. (Active Low)      4    OUT_INT_SIG    0    PD    Output Internal Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0   | ADDH0 = 1                                             |     |         | Address LSB = 1                                                             |  |  |  |  |
| 2    BAND_ON_HOLD    0    PD    Switch Bands at HOLD De-assertion      3    DIS_SGQ_CH~    1    PD    Disable Self-Timing Qualification. Chan. (Active Low)      4    OUTINT_SIG    0    PD    Output Internal Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1   | ADDR1 = 1                                             |     |         |                                                                             |  |  |  |  |
| 4 OUT_INT_SIG 0 PD Output Internal Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2   | BAND_ON_HOLD                                          | 0   | PD      | Switch Bands at HOLD De-assertion                                           |  |  |  |  |
| 4 OUT_INT_SIG 0 PD Output Internal Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3   | DIS_SGQ_CH~                                           | 1   | PD      | Disable Self-Timing Qualification. Chan. (Active Low)                       |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4   | OUT_INT_SIG                                           |     | PD      | Output Internal Signals                                                     |  |  |  |  |
| 5 - 1 - 17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 5   |                                                       |     | EVNC    | N/A (Musi de Sei to I)                                                      |  |  |  |  |
| 6 GFGAINU 1 STNC See Table III. Sec. 4.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 5   |                                                       |     | STINC   | See Table III. Sec. 4.2                                                     |  |  |  |  |
| 7 CFGAINT U STNC See fable III. Sec. 4.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ,   | CPGAINT                                               |     | STINC   | See Table III. Sec. 4.2                                                     |  |  |  |  |
| 8 GFGAINZ 1 STNC See labelli Sec. 4.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 8   |                                                       |     | STINC   | See Table III. Sec. 4.2                                                     |  |  |  |  |
| 3 EN_PDOUT 0 STNC Enable EPD as Date Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10  |                                                       |     | STNC    | Enable ERD as Puise Detector Output                                         |  |  |  |  |
| 10 SELXEND 0 STNC Enable End as Data Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10  | JELXENU                                               |     |         | Enable End as Data Input                                                    |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 10  |                                                       |     |         |                                                                             |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 12  | _                                                     | -   | _       |                                                                             |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 14  |                                                       |     | _       |                                                                             |  |  |  |  |
| 15 DREAM 3T 1 SYNC Selects 3T Preamble /3T if Low) for Frequency Look                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 14  | DREAM OT                                              | 1   | SYNC    | Salacts 3T Preamble (2T if Low) for Franciscov Lock                         |  |  |  |  |
| 16 INV WC 0 D Selects of relativistic field with Cate Utilia Elevented WC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10  |                                                       |     |         | Solocts Polarity of Write Gate (Hi = Inverted WG)                           |  |  |  |  |
| 17 INV CODE 0 PECOME OUE OUT Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 17  |                                                       |     | PRECOMP | Inverte CODE OUT Output                                                     |  |  |  |  |
| 18 FIX GAIN 1 0 PD Fixed-Gain Select (Gain = 8 in Full Power Mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 19  | FIX GAIN 1                                            |     |         | Fixed-Gain Select (Gain = 8 in Full Power Mode)                             |  |  |  |  |
| 19 FIX_GAIN_2 0 PD Fixed-Gain Select (Gain = 4 in Full Power Mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 19  | FIX_GAIN_2                                            | ŏ   | PD      | Fixed-Gain Select (Gain = 4 in Full Power Mode)                             |  |  |  |  |

### **Functional Block Descriptions**

#### PULSE DETECTOR DESCRIPTION

The purpose of the pulse detector is to convert the timing information contained in the analog peaks of the disk waveform to a digital signal whose leading edge accurately represents the time position of the peaks. The output of the pulse detector feeds the input to the data synchronizer section and/or is available at the ERD pin (control register option).

Raw disk data from the output of an external read preamplifier is capacitively coupled to the input of the DP8492's gain controlled amplifier (AMPIN1, AMPIN2). These inputs are switched to low impedance when the WRITE GATE input pin is at a logical high state and stay at a low impedance for either 1.7  $\mu$ s or 3.4  $\mu$ s after WRITE GATE is returned to a logical low state. The amount of delay is programmable via the control register. During this time any DC offsets accumulated across the input coupling capacitors during the write mode are removed. Also during the write mode, the AGC voltage is held fixed and the input signal to the amplifier is blocked. DC offsets at the output of the amplifier are the same for read or write modes.

The gain controlled amplifier accepts signals in the range of 20 mV to 200 mV peak-to-peak differential and produces a constant 500 mV peak-to-peak differential signal at the channel input pins. The amplifier output current is designed to drive either a 68 $\Omega$  or 130 $\Omega$  termination which is selected through the control register. Selecting the higher valued termination resistance reduces the amount of power dissipated in the amplifier output stage but may only be practical at lower data rates.

The gain controlled amplifier supports variable pulse slimming using a technique of injecting out-of-phase current into internal nodes of the channel filter. This technique does not require any additional external components. The amount of pulse slimming is controlled in 16 steps up to a maximum peaking of 10 dB which is selected by the control register. Pulse slimming is supported independently for both channel filters.

Should pulse slimming not be required, the power consumption of the amplifier output stage can be significantly reduced via two bits of the control register. Both the HALF ~ bit [bank (0,1) bit 9] and the EQU\_\_OFF ~ bit [bank (1,0) bit 6] need to be at a logical low levels to select this reduced power mode. In this lower power mode the amplifier output will drive no lower than a 130 $\Omega$  termination.

If desired, the equalization ports may instead be connected in-phase at the filter, resulting in a variable bandwidth configuration as an alternative to variable equalization. With this technique, a variable bandwidth over a 1.5 to 1 range is achievable (see *Figure 6*).

The gain of the amplifier is controlled by a fast equal attack, equal decay, pattern insensitive, exponential responding, automatic gain controlled (AGC) amplifier circuit. The AGC allows for fast settling within 3  $\mu$ s for a 50% change in input signal level. The exponential response of the AGC allows the settling time to be independent of the input signal level. The response is pattern-insensitive because charging or discharging is allowed only in the presence of a signal and thus large shoulder regions will not cause the AGC voltage to droop. A high impedance MOS AGC input pin allows for an AGC hold function with very little leakage of the AGC capacitors' charge.

The input amplifier may be operated in a fixed gain mode where the AGC has no effect on the gain. This mode is selected via two bits of the control register. Three fixed gains (4, 8 or 12) can be selected. To select a fixed gain of 4, bit FIX\_GAIN\_1 [bank (1,1) bit 18] is set to a logical low state and bit FIX\_GAIN\_2 [bank (1,1) bit 19] is set to a logical high state. To select a fixed gain of 8, bit FIX\_ GAIN\_1 is set to a logical high state and bit FIX\_GAIN\_ \_2 is set to a logical low state. To select a fixed gain of 12, both FIX\_GAIN\_1 and FIX\_GAIN 2 bits are set to logical high states.

The differentiator extracts the timing information from the peaks of the disk signal. The timing of the peaks is preserved in the zero crossing of the signal at the differentiator output. A zero cross detector is used in conjunction with the qualification channel to provide noise free, encoded data pulses to the data synchronizer. Fully differential circuits are used throughout the pulse detector to minimize pulse pairing.

The qualification channel has been designed using a proprietary technique to improve the rejection of off-track noise. Off-track noise is characterized as false peaks that can interfere with the detection of the true peaks and cause soft errors.

A programmable delay (controlled via the control register) has been added in the qualification channel to allow up to 33 ns of delay in approximately 11 ns steps. This delay is added to the qualification signal to add skew with respect to the zero cross detector output from the differentiator. This delay allows for a close alignment of the signals in the qualification and the time channel paths, important for proper noise rejection.

The pulse detector output pulse width is internally fixed to approximately 15 ns, independent of data rate.

Four gated peak detectors are used to detect quadrature embedded servo bursts. When gated on, the peak detector charges an external capacitor to a DC level proportional to the amplitude of the servo burst. The output voltage range of these detectors is large enough for 7 bits of resolution.

#### Equiripple Error Filter—0.05° Error—10 MHz BW



Step 5: la = 10.48 li = 4.0

-3 dB = 6.46 MHz

FIGURE 6. Magnitude Response Variable Bandwidth Configuration

The gating and discharge of the servo capacitors is controlled by three TTL level logic pins (S1, S2 and S3). The servo channel is designed for very low servo offsets and good gain linearity.

Additional control register features pertinent to the pulse detector include the ability to selectively power-down the pulse detector block or allow the pulse detector to powerdown when in write mode. Powering-down the pulse detector in write mode will not power-down the gain controlled amplifier, the amplifier input clamp, amplifier input biasing or channel input biasing. This allows for fast recovery when the pulse detector is returned to read mode.

A mode is also available in which the timing of the channel filter selection and channel input switching is controlled by the AGC HOLD toggling from a low to a logical high state and back to a low logical state. In this way, band switching can be made to occur immediately after an embedded servo sector passes the head, minimizing the settling time after a band switch and allowing the read channel and filters to be completely settled prior to the next embedded servo sector. If this mode is not selected, band switching will occur whenever the control register is instructed to switch bands.

By setting the control register bit OUT\_INT\_SIG [bank (1, 1) bit 4] to a high logical level, certain selected internal signals are routed to the four servo output pins as observation points. These signals include the fully differential analog output of the differentiator (SCAP1 and SCAP2 pins), the output of the zero cross detector at the differentiator output (SCAP3 pin), and the delayed qualification signal (SCAP4 pin). This mode is useful for the system designer while optimizing the implementation of the pulse detector. This mode would not normally be selected in a production drive as it precludes the operation of these pins for embedded servo.

#### SYNCHRONIZER DESCRIPTION

The DP8492 data synchronizer consists of a phase-locked loop (PLL) employing a delay line, a pulse gate, a phase-frequency comparator, an analog charge pump, an external passive loop filter, a voltage controlled oscillator, and assorted logic. The synchronizer extracts the code-rate clock from the peak-detected disk data, generates bit frames (windows) for bit capture, and reissues phase-stabilized data. The synchronization window (with strobe setting at nominal, M=0 position) is centered about the ERD pulses via the 50% duty cycle of the VCO and the time-averaging action of the PLL.

The synchronizer incorporates a zero-phase start (ZPS) block to minimize the phase step seen at the beginning of a lock sequence. Prior to the beginning of a read operation, the synchronizer PLL is locked to the output of the synthesizer to maintain the VCO frequency at the current code rate.

Following READ GATE assertion and the completion of two subsequent VCO cycles, the ZPS block then freezes the synchronizer VCO and restarts it coincidentally with the second data bit following the VCO pause. If frequency lock is employed (READ GATE pin at a high logical level and FRE-QUENCY LOCK CONTROL (FLC $\sim$ ) pin at a low logical level), a divider is incorporated in the VCO feedback path corresponding to the 2T or 3T sync field being used; the divider is dropped out and the Pulse Gate enabled, once the FLC $\sim$  input is taken to a high logical level (see National Semiconductor Mass Storage Handbook, Application Note AN-414,

for a discussion of frequency lock). If frequency lock is not employed, the Pulse Gate becomes active immediately at the end of the zero-phase start sequence. At the deassertion of READ GATE, ZPS is again employed, though the accuracy of VCO restart phase alignment is less stringent than when entering a read operation.

The synchronizer provides two pins for PLL filtering purposes, CHARGE PUMP OUTPUT (CPO) and VCO INPUT (VCOI), permitting the use of high-order, two-port filters for optimization of PLL lock characteristics and bit jitter rejection. The VCO control input is buffered by an amplifier with a MOS input device for very high input impedance and negligible bias current. For basic applications, CPO and VCOI may be tied together (single-node) and a simple lead-lag, C||(R+C) filter tied between these pins and ground. PLL filter recommendations for the single-node configuration supplied within this data sheet may be used for device evaluation and basic applications; however, they are general in nature—best performance will be achieved if the Customer optimizes the filter design for the requirements of the specific system involved.

The synchronizer may be selectively powered-down at the user's option via a single bit in the control register; however, this should be done only during a non-read operation, or a discontinuity (glitch) may occur at the SCK output. No control register information is lost during selective power-down. When selective power-down occurs within the synchronizer, an idle-biasing circuit is activated at the CPO pin which will keep the filter voltage at 2 times  $V_{BE}$  (approximately 1.5V) above ground potential in order to minimize lock recovery time at re-enabling of power. When selective re-powering occurs, as when  $V_{CC}$  power-up occurs, all synchronizer logic is set into the non-read mode and the CPO idle-bias circuit is disabled.

#### Input/Output Port Control

The ENCODED READ DATA (ERD) pin may be configured via the control register to allow access to the raw (peak detected) data path. The ERD pin is a bidirectional pin which can 1) remain inactive (low; default  $V_{CC}$  power-up state) with the pulse detector output passing data internally to the synchronizer input, 2) issue pulse detector output data while the data remains internally transmitted to the synchronizer, or 3) act as an input to the synchronizer with the pulse detector output disabled.

In addition, a special test mode is entered when both port control bits are taken to a logical high state; this allows for two of the control register input pins to change function and act as excitation sources (substitute VCO signals) for clocking internal logic circuitry in the synchronizer and synthesizer (see Control Register Description). When the TEST mode is activated, the VCOs are stopped, the CRD input is redirected to act as a clock source for the synchronizer and the CRC pin as a clock source for the synchronizer and the CRC pin as a clock source for the synchronizer further information regarding the test mode will be furnished at the Customer's request; contact National Semiconductor Mass Storage Marketing Group or Mass Storage Applications Group.

Synchronizer I/O pin configuration is described in Table II. Note that the cryptic control bit names are general in nature and assigned for convenience; they do not apply literally to all port selection cases.

| Control R<br>Bani | egister Bits<br>k (1, 1) | I/O Port Mode |           |  |
|-------------------|--------------------------|---------------|-----------|--|
| (10)<br>SELXERD   | (9)<br>ENPDOUT           | ERD           | TEST MODE |  |
| 0                 | 0                        | Hi-Z          | Off       |  |
| 0                 | 1                        | Output        | Off       |  |
| 1                 | 0                        | Input         | Off       |  |
| 1                 | 1                        | Input         | On        |  |

The synchronizer Pulse Gate is partitioned into two sections; the SYNC DATA Bit Latch and the VCO Gate (see Figure 7). The Bit Latch, operating independently of VCO Gate, generates the data synchronization window at the code clock rate based on the 50% duty cycle of the synchronizer VCO clock. 50% duty cycle symmetry in the VCO (or Code) clock is produced by division of a 2X oscillator signal by a differential ECL toggle flip flop. This symmetry-based technique eliminates reliance on the absolute value of the delay line for nominal window centering (see section on Window Strobing). The on-chip silicon delay line is em-

ployed in conjunction with the VCO Gate to align the phase detector window (retrace angle). The delay magnitude, one-half of the period of the VCO clock, will track either the synthesizer or the synchronizer VCO as selected via the control register. The synthesizer VCO is selected as the delay reference automatically at  $V_{CC}$  power-up. Synchronizer-derived delay reference may be useful in applications where precise delay tracking of data rate variations (e.g., in tape drive systems) is desired. With either selection, the delay tracks data rate variations automatically, and because it is referenced to an external frequency source, it is insensitive to external component tolerance, supply voltage, temperature, and IC process variations.

The synchronizer employs a digital phase comparator (nonharmonic frequency discriminator) which, when frequency lock is enabled, will force the frequency of the VCO toward the frequency of the reference input regardless of the magnitude of the frequency difference. The function of the phase comparator circuit can be represented in the simplified form of *Figure 8*. The AND reset path has sufficient delay added to eliminate any "dead-zone" in the phase detector transfer function. The DP8492 also provides an AGC



HOLD/COAST control input, operable only during the read mode, which serves both to freeze the AGC level in the pulse detector and to clear the phase comparator, disabling charge pump action. This function is made available to allow the PLL to be set to free-run, undisturbed, during servo bursts or while a detectable defect is being read from the media. External data controller circuitry is responsible for the detection of the servo burst or defect and for issuing the HOLD command to the DP8492.

The charge pump is a digitally gated, bidirectional current source with selectable gain whose current flow is regulated by the digital phase comparator circuit. The net current at the CHARGE PUMP OUTPUT (CPO) pin reflects the magnitude and sign of the phase error seen at the input of the phase comparator. The transfer function from the phase comparator input to the charge pump output has a sawtooth characteristic from  $-\pi$  to  $+\pi$  in phase (harmonic) mode, or monotonically extends to the operating limit of the VCO in frequency (non-harmonic) mode. The CPO pin is connected externally to a passive component network whose impedance translates the appreciate charge pump current into a voltage for the VCO INPUT while providing a low-pass filter function for the PLL. The matched sourcing and sinking current generators' operating currents are set via the RNOM pin, which is connected to an external resistor whose opposite terminal is connected to ground. The RNOM pin will self-bias to 1/2 V<sub>CC</sub>. Charge pump gain can be made to self-attenuate at the assertion of an internal lock detect signal by a selectable factor (1, 2 or 4). If the internal lock detect signal has been selected for gain control, the attenuation will be removed at the deassertion of READ GATE. The charge pump gain options are selected via the control register and are described in Table III. The charge pump gain can be also controlled by the CPGAIN pin. If the appropriate code is entered into the control register, the CPGAIN pin will chose high gain at a logical low level and low gain at a logical high level. Note that the bit names are general and assigned for convenience; they do not apply literally to all CP gain cases. "CP Gain" refers to the absolute value of amplification of current between the RNOM pin and the CHARGE PUMP OUTPUT (CPO) when either sourcing or sinking action is gated-on. It is recommended the charge pump operating current be kept as high as practical (using the minimum  $R_{NOM}$  value and selecting the higher values of programmable CP gain). This minimizes the resulting impedance of the loop filter for any given application, maximizing environmental noise immunity.

The charge pump has a gain peaking characteristic around the zero phase error point, as shown in *Figure 9*. The peak is approximately 1.9 times the nominal gain (charge pump gain becomes 1.9  $\times$  K1  $\times$  V<sub>CC</sub>/2<sub>RNOM</sub>) and should be taken into account in the calculation of loop filter components and loop dynamics. K1 is the programmable gain factor of 1. 2. or 4 in the charge pump.



FIGURE 9. Charge Pump Gain vs Phase Error

The synchronizer VCO is a fully integrated oscillator (no external components) whose frequency is an exponential function of the voltage at the VCOI pin. The VCO block contains a 2X oscillator (two times the media code clock rate) which is divided by two by differential ECL logic in order to produce the necessary 50% duty cycle 1.5F (code rate) VCO waveform for window generation. The exponential VCO transfer characteristic produces a VCO gain which is directly proportional to data rate—while at any single operating frequency the VCO gain characteristic closely approximates linear behavior (see 1988 ISSCC Digest of

| Control Register Bits, Bank (1, 1) |                    |                    | CRCAIN |            |         |
|------------------------------------|--------------------|--------------------|--------|------------|---------|
| (Bit 8)<br>CPGAIN2                 | (Bit 7)<br>CPGAIN1 | (Bit 6)<br>CPGAIN0 | Pin    | (internal) | CP Gain |
| 0                                  | 0                  | 0                  | x      | х          | 4       |
| 0                                  | 0                  | 1                  | X      | x          | 4       |
| 0                                  | 1                  | 0                  | X      | x          | 2       |
| 0                                  | 1                  | 1                  | x      | x          | 1       |
| 1                                  | 0                  | 0                  | X      | 0          | 4       |
| 1                                  | 0                  | 0                  | X      | 1          | 2       |
| 1                                  | 0                  | 1                  | X      | 0          | 4       |
| 1                                  | 0                  | 1                  | X      | 1          | 1       |
| 1                                  | . 1                | 0                  | 0      | x          | 4       |
| 1                                  | 1                  | 0                  | 1      | X          | 2       |
| 1                                  | 1                  | 1                  | 0      | x          | 4       |
| 1                                  | 1                  | 1                  | 1      | ×          | 1       |

TABLE III. Charge Pump Gain Control Truth Table

Technical Papers, "A 33 Mb/s Data Synchronizing Phase-Locked Loop," for a discussion of an exponential gain VCO in data recovery applications). The data rate dependency of loop gain causes the PLL bandwidth to track zoned data recording data rate variations (BW varies with the square root of the gain).

The synchronizer VCO is constrained at all times to operate within a frequency swing of approximately  $\pm 50\%$  of the synthesizer's operating frequency. Internal frequency detector/comparator circuitry senses when the 50% boundary is overrun and forces the charge pump to move the synchronizer VCO back toward the SYNTH frequency until the 50% constraint is again satisfied—thus preventing VCO runaway in the event of loss of lock or during extended periods where ENCODED READ DATA is not present. Additionally, this technique causes the filter node voltage to behave as if a soft voltage clamp were present at the CHARGE PUMP OUTPUT, preventing the control voltage from drifting outside of its operating range and extending lock recovery time.

The synchronizer VCO Control block employs a positivesense feed-forward bias signal derived from the synthesizer which forces the VCOI pin to remain at a relevantly constant voltage independent of data rate. This can give the misleading impression that a very high synchronizer VCO gain exists if the synchronizer VCO is varied coincidentally with the synthesizer VCO. Gain of the synchronizer VCO must only be measured with the synthesizer frequency held constant in order to prevent the bias normalization circuitry from effecting the VCOI bias point.

The SCK pin is provided so that an external ENDEC can use the VCO clock from either the synchronizer (read mode) or synthesizer (non-read mode). The multiplexer switches from synthesizer VCO to synchronizer VCO only after ZPS occurs when entering the read mode and, when exiting the read mode, switches back to the synthesizer VCO prior to the occurrence of ZPS. All multiplexing is done with no glitches.

Eleven position window strobing (nominal position and 5 steps on either side of center) is available via the control register. Strobing on either side of nominal is achieved via a

proprietary delay line technique (patent pending) which modulates the window position without any disturbance of the PLL's phase equilibrium or movement of the retrace angle. In addition, strobe response is immediate, requiring no settling time. The first two positions on either side of nominal (M = -1, -2, +1, or +2) are fixed-delay steps of approximately 1 ns each (see AC Electrical Characteristics Table), intended for fine-stepping functions such as window deskewing. All remaining steps (-3 through -5 and +3through +5) are equal and dependent on data rate, each step being one sixteenth (6.25%) of the window width.

#### SYNTHESIZER DESCRIPTION

The synthesizer block is a phase-locked loop with programmable dividers at its input port and in its feedback path. A single, external node (Timing Extractor Filter, or TEF) is provided for passive components for the synthesizer PLL filter. The resulting synthesized output,  $F_{SYNTH'}$  is the code rate clock used for encoding and as a reference signal for the synchronizer during the non-read mode. The frequency of  $F_{SYNTH}$  is the reference input frequency multiplied by the modulus of the feedback divider and divided by the modulus of the input divider:

#### $F_{SYNTH} = F_{REF} \times N_{FEEDBACK} / N_{INPUT}$

The input divider modulus N<sub>INPUT</sub> (N<sub>IN</sub>) is set via control register Bank 01, bits 15–19 (LSB–MSB, resp.), and feedback modulus N<sub>FEEDBACK</sub> (N<sub>FB</sub>) is set via control register Bank 01, bits 10–14 (LSB–MSB, resp.). The value of each N modulus is equal to the binary value of its 5-bit control word PLUS 2. This gives each divider a division range of 3 to 33.

 $N_{INPUT}(N_{IN}) = [Binary value of control register Bank 01, bits 15-19] + 2$ 

N<sub>FEEDBACK</sub> (N<sub>FB</sub>) = [Binary value of control register Bank 01, bits 10-14] + 2

A zero value control word (all bits low) for either divider is *not allowed* (divider operation stops). At  $V_{CC}$  power-up, the divider control words are both automatically set to 00001, and thus the ratio  $N_{FB}/N_{IN}$  is (1 + 2)/(1 + 2) = (3)/(3), or unity.

| Co    | ntrol Regist | Typical Window Shift |          |                                  |
|-------|--------------|----------------------|----------|----------------------------------|
| STR_2 | STR_1        | STR_0                | STR_SIGN | Typical mildon chill             |
| 1     | 0            | 1                    | 1        | – (0.188)t <sub>VCO</sub> – 2 ns |
| 1     | 0            | 0                    | 1        | – (0.125)t <sub>VCO</sub> – 2 ns |
| 0     | 1            | 1                    | 1        | - (0.062)t <sub>VCO</sub> - 2 ns |
| 0     | 1            | 0                    | 1        | 1.2 ns                           |
| 0     | 0            | 1                    | 1        | -0.6 ns                          |
| 0     | 0            | 0                    | 1        | None                             |
| 0     | 0            | 0                    | 0        | None                             |
| 0     | 0            | 1                    | 0        | + 0.6 ns                         |
| 0     | 1            | 0                    | 0        | + 1.2 ns                         |
| 0     | 1            | 1                    | 0        | (0.062)t <sub>VCO</sub> + 1.2 ns |
| 1     | 0            | 0                    | 0        | (0.125)t <sub>VCO</sub> + 1.2 ns |
| 1     | 0            | 1                    | 0        | (0.188)tyco + 1.2 ns             |

TABLE IV. Window Strobe Control Truth Table

Note: Strobe selections not shown in Table IV are invalid and should not be used. If an invalid state is inadvertently entered, SDO will become indeterminate, though PLL lock (phase comparator activity) will not be affected.

The synthesizer may be selectively powered-down via a single bit in the control register, if desired. No control register data is lost during selective power-down. When selective power-down occurs, an idle-bias circuit is activated at the TEF pin which keeps the filter voltage at a typical operating bias of 2 times V<sub>BE</sub> (approximately 1.5V) above ground potential in order to minimize lock recovery time at reapplication of power.

Note: The synchronizer derives its reference signal, VCO normalization bias and (optionally) its delay line control from the synthesizer; thus the synthesizer must be powered-on for the synchronizer to operate properly. If the synthesizer is powered-down, the synchronizer should be as well.

For systems which require a synthesized master clock, the SYNTH output is made available. The frequency of the SYNTH output will be equal to the recorded media code rate. Should the SYNTH output be employed as a system clock, care should be taken, as with all switching outputs on the DP8492, to minimize capacitive loading (use an external buffer/driver for multiple fan-out applications). The standard, default V<sub>CC</sub> power-up condition for the SYNTH output pin is the disabled mode (logic-low state) to minimize switching noise. This output should always be left disabled if not not needed.

#### WRITE PRECOMPENSATION CIRCUIT DESCRIPTION

Write data precompensation (optional) is performed via the EARLY and LATE control inputs, by a user-programmable amount. Precompensation timing range is set by an external RC circuit and can be modulated at any time by a six-bit control word in the Control Register. For each step the typical amount of time offset is  $t = 8\% \times RC$  where R and C are the external components and the value of C includes stray capacitances at the RPCM pin. Early and late shift control bits and seven displacement steps, including "none" (precompensation enabled, no shift). Independent early/late shift control is intended to allow compensation for the asymmetrical intersymbol interaction characteristic of thin film and metal-in-gap heads.

The leading edge of the CODE OUT output pulse represents the precompensated code bit, and is selectable to be either positive-going or negative-going (i.e., may be inverted via the Control Register).

Note: The leading edge and trailing edge of the CODE OUT output do NOT have a fixed relationship (pulse width will vary with precompensation); thus the trailing edge must NOT be used as the active edge.

The precompensation circuitry may be fully bypassed (and the external RC net omitted if precompensation is not used) by setting Control Register bits PRECOMP—3 through PRE-COMP—5 to the low state (default V<sub>CC</sub> power-up state is low for all precomp CR bits).

| Control Register Bits, Bank (1, 0) |                |                |                     |               |               |                                   |       |        |  |
|------------------------------------|----------------|----------------|---------------------|---------------|---------------|-----------------------------------|-------|--------|--|
| Late Shift Control                 |                |                | Early Shift Control |               |               | Typical<br>Precompensation Amount |       |        |  |
| PRECOMP_5 (12)                     | PRECOMP_4 (11) | PRECOMP_3 (10) | PRECOMP_2 (9)       | PRECOMP_1 (8) | PRECOMP_0 (7) | EARLY                             | LATE  | BYPASS |  |
| 0                                  | 0              | 0              | х                   | х             | Х             | N/A                               | N/A   | Yes    |  |
| 0                                  | 0              | 1              | 0                   | 0             | 1             | None                              | None  | No     |  |
| 0                                  | 1              | 0              | 0                   | 1             | 0             | 8%RC                              | 8%RC  | No     |  |
| 0                                  | 1              | 1              | 0                   | 1             | 1             | 16%RC                             | 16%RC | No     |  |
| 1                                  | 0              | 0              | 1                   | 0             | 0             | 24%RC                             | 24%RC | No     |  |
| 1                                  | 0              | 1              | 1                   | 0             | 1             | 32%RC                             | 32%RC | No     |  |
| 1                                  | 1              | 0              | 1                   | 1             | 0             | 40%RC                             | 40%RC | No     |  |
| 1                                  | 1              | 1              | 1                   | 1             | 1             | 48%RC                             | 48%RC | No     |  |

#### TABLE V. Precompensation Truth Table

# **DC and AC Device Specifications**

### **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required,<br/>please contact the National Semiconductor Sales<br/>Office/Distributors for availability and specifications.<br/>Supply VoltageMaximum Output Voltage7VSupply Voltage7VTTL Input Maximum Voltage7V

# **General Operating Conditions**

| Symbol                | Parameter                                                 | Min               | Тур   | Max           | Units |          |
|-----------------------|-----------------------------------------------------------|-------------------|-------|---------------|-------|----------|
| V <sub>CC</sub>       | Supply Voltage                                            | 4.5               | 5.0   | 5.25          | v     |          |
| TA                    | Operation Ambient Temperature                             |                   | 0     |               | 70    | °C       |
| т <sub>s</sub>        | Storage Temperature                                       |                   | -65   |               | 150   | °C       |
| Юн                    | High Logic Level Output Current                           | Code & Synth Pins |       |               | -2000 | <b>A</b> |
|                       | For TTL Type Outputs                                      | Others            |       |               | -400  | μη       |
| IOL                   | Low Logic Level Output Current                            | Code & Synth Pins |       |               | 20    | mA       |
|                       | For TTL Type Outputs                                      | Others            |       |               | 8     |          |
| VIH                   | High Logic Level Input Voltage                            |                   | 2     |               |       | V        |
| VIL                   | Low Logic Level Input Voltage                             |                   |       |               | 0.8   | V        |
| C <sub>LOAD</sub>     | Capacitive Load On Any TTL Output                         |                   |       | 15            | рF    |          |
| fNRZ                  | NRZ Transfer Rate Operating Frequency                     |                   | 7.5   |               | 33    | Mb/s     |
| fvco                  | Synchronizer VCO Operating Frequency                      |                   | 11.25 |               | 50    | MHz      |
| fstH                  | Synthesizer VCO Operating Frequency                       |                   | 11.25 |               | 50    | MHz      |
| fxtl                  | Crystal Input Frequency Maximum                           |                   |       |               | 30    | MHz      |
| <b>f</b> PCMP         | Maximum Data Rate for Precompensation                     |                   |       |               | 25    | Mb/s     |
| fpdt                  | Maximum Data Rate for Preamble Detection                  |                   |       | 40            | Mb/s  |          |
| tpw(XTL)              | Width of XTLIN Pulse (High or Low)                        |                   | 12    |               |       | ns       |
| t <sub>PW(ERD)</sub>  | Width of ERD Input Pulse (High or Low)                    |                   | 12    |               |       | ns       |
| tpw(CRL/S)            | Width of CRL/S Pulse (High or Low) (Note 2)               |                   | 40    |               |       | ns       |
| tSU(CRD)              | CRD Setup Time with respect to CRC (Note 2)               |                   | 5     |               |       | ns       |
| t <sub>H(CRD)</sub>   | CRD Hold Time with respect to CRC (Note 2)                |                   | 20    |               |       | ns       |
| tH(CRL/S)             | CRL/S Hold Time with respect to CRC (Note 2)              |                   | 25    |               |       | ns       |
| tpw(CRC)              | CRC Pulse Width (Positive or Negative) (Note 2)           |                   | 30    |               |       | ns       |
| RNOM                  | R <sub>NOM</sub> Pin Current                              |                   | -45   |               | -265  | μA       |
| tSU(EARLY)            | EARLY Setup Time with respect to CODE IN (Note 4)         |                   |       | 15 ns-0.4 RC  |       | ns       |
| t <sub>H(EARLY)</sub> | EARLY Hold Time with respect to CODE IN                   |                   |       | TBD           |       | ns       |
| <sup>t</sup> SU(LATE) | LATE Setup Time with respect to CODE IN                   |                   |       | TBD           |       | ns       |
| t <sub>H(LATE)</sub>  | LATE Hold Time with respect to CODE IN (Note 4)           |                   |       | 6 ns + 1.2 RC |       | ns       |
| R <sub>RPCM</sub>     | Resistor Value at RPCM pin                                |                   | 512   |               |       | Ω        |
| <sup>t</sup> CODE     | Min CODE IN pulse spacing, positive edge to positive edge |                   |       | 2.4 RC+40     |       | ns       |
| twci(pos)             | Min CODE IN pulse width, positive pulse                   |                   |       | 1.1 RC+13     |       | ns       |
|                       | Min CODE IN pulse width, negative pulse                   |                   | 15    |               | ns    |          |

Note 1: Human body model is used. (120 pF through 1.5 k $\Omega$ )

Note 2: Parameter guaranteed by design or correlation data. No outgoing test are performed.

Note 3: This specification applies to analog pins only. Limit may be overridden by individual pin specification.

Note 4:  $t_{SU(EARLY)}$  and  $t_{H(LATE)}$  timing requirements should be used to decide signal timing for both EARLY and LATE inputs. RC = RPCM × CPCM.



| Symbol               | Parameter                                                             | Conditions                                                                                | Min                  | Тур                  | Max                               | Units |
|----------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------|----------------------|----------------------|-----------------------------------|-------|
| VIC                  | Input Clamp Voltage                                                   | $V_{\rm CC} = Min, I_{\rm I} = -18  \rm mA$                                               |                      |                      | - 1.5                             | v     |
| VOH                  | High Logic Level Output Voltage                                       | V <sub>CC</sub> = Min, I <sub>OH</sub> = Max                                              | V <sub>CC</sub> -2   | V <sub>CC</sub> -1.6 |                                   | v     |
| VOL                  | Low Logic Level Output Voltage                                        | $V_{\rm CC} = Min, I_{\rm OL} = Max$                                                      |                      |                      | 0.5                               | v     |
| կո                   | High Logic Level Input Current                                        | $V_{\rm CC} = Max, V_1 = 2.7V$                                                            |                      |                      | 20                                | μA    |
| կլ                   | Low Logic Level Input Current                                         | $V_{\rm CC} = Max, V_{\rm I} = 0.4V$                                                      |                      |                      | - 200                             | μA    |
| lo                   | Output Drive Current                                                  | V <sub>CC</sub> = Max, V <sub>O</sub> = 2.125V (Note 1)                                   | -12                  |                      | -110                              | mA    |
| ICPO                 | Charge Pump Output Current                                            | (Notes 2 & 6)                                                                             | 0.8K1IIN             |                      | 1.2K <sub>1</sub> I <sub>IN</sub> |       |
| ICPO-OFF             | Charge Pump Output Inactive Current                                   | (Note 2)                                                                                  | -0.8                 |                      | 0.8                               | μA    |
| ITEF                 | TEF Output Current (Absolute Value)                                   | 1V < V <sub>TEF</sub> < 2.5V                                                              | 300                  | 500                  | 900                               | μΑ    |
| ITEF-OFF             | TEF Output Inactive Current                                           | $1V < V_{TEF} < 2.5V$                                                                     | -2                   |                      | 2                                 | μA    |
| Ivcoi                | VCOI Current                                                          | 1V < V <sub>VCOI</sub> < 2.5V                                                             | -0.05                |                      | 0.05                              | μA    |
| VRNOM                | Voltage at R <sub>NOM</sub> Pin                                       | –265 μA < Ι <sub>RNOM</sub> <45 μA                                                        | 0.45 V <sub>CC</sub> |                      | 0.55 V <sub>CC</sub>              | v     |
| V <sub>CPO(PD)</sub> | CPO Voltage with Synchronizer<br>Powered Down                         | -5 μΑ <i<sub>CPO &lt;5 μΑ</i<sub>                                                         | 0.9                  | 1.5                  | 2.1                               | v     |
| VTEF(PD)             | TEF Voltage with Synthesizer<br>Powered Down                          | —5 μΑ <Ι <sub>ΤΕF</sub> <5 μΑ                                                             | 0.9                  | 1.5                  | 2.1                               | v     |
| ICCR(FP)             | Supply Current with Full Power<br>Amplifier Output in the Read Mode   | V(WG) = 0.3V, All Sections Powered on and<br>Pulse Detector Amp. Full Power Mode Selected |                      |                      | 215                               | mA    |
| CCW(FP)              | Supply Current with Full Power<br>Amplifier Output in the Write Mode  | V(WG) = 4V, All Sections Powered on and<br>Pulse Detector Amp. Full Power Mode Selected   |                      |                      | 230                               | mA    |
| I <sub>CC(HP)</sub>  | Supply Current with Half Power<br>Amplifier Output                    | V(WG) = 0.3V, All Sections Powered on and<br>Pulse Detector Amp. Half Power Mode Selected |                      |                      | 200                               | mA    |
| I <sub>CC(EO)</sub>  | Supply Current with Equalization Off                                  | V(WG) = 0.3V, All Sections Powered On<br>(Note 3)                                         |                      |                      | 175                               | mA    |
| ICC(PDW)             | Supply Current when Powered Down in the Write Mode                    | V(WG) = 4V, All Sections Powered On<br>(Note 4)                                           |                      |                      | 175                               | mA    |
| I <sub>CC(FPD)</sub> | Supply Current when in Full Power<br>Down Mode                        | V(WG) = 0.3V, Power Down All Sections of the Chip Via Control Register                    |                      |                      | 130                               | mA    |
| ICC(PD)              | Pulse Detector Supply Current with<br>All Other Sections Powered Down | V(WG) = 0.3V (Note 5)                                                                     |                      |                      | 116                               | mA    |

Note 1:  $V_0 = 2.125V$  produces a current closely approximating one half of the true short circuit current,  $I_{OS}$ .

Note 2: K1 is the selected charge pump gain constant (1, 2, or 4),  $I_{IN} = I_{RNOM}$ ,  $1V \le V_{CPO} \le 2.5V$ . This specification together with  $V_{(RNOM)}$  specification result in the following  $I_{(CPO)}$  dependance on  $V_{CC}$  and  $R_{(NOM)}$ .

 $[(0.36(K1)(V_{CC}))/R_{(NOM)}] < I_{(CPO)} < [(0.66(K1)(V_{CC}))/R(NOM)]$ 

Note 3: Pulse detector equalization circuitry is turned off by simultaneously programming half power mode and equalization off modes through the control register. Note 4: Power down in write mode selected through the control register.

Note 5: Power down all sections except the pulse detector and select full power mode for the pulse detector via the control register.

Note 6: I<sub>CPO</sub> also exhibits variation as a function of phase error.

| Symbol                   | Circuit<br>Block | Parameter                                                                  | Conditions                                                             |      | Тур  | Max  | Units            |
|--------------------------|------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------|------|------|------|------------------|
| Z <sub>IN-AL</sub>       | GCA              | Amplifier Input Impedance<br>(AMPIN1/AMPIN2)                               | Nonwrite Mode (Note 1)                                                 | 1.5  | 2.1  | 2.8  | kΩ               |
| Gm <sub>A(MAX-SO)</sub>  | GCA              | Max Amplifier Transconductance—Step 0                                      | V <sub>(VAGCIN)</sub> = 1V (Notes 2 & 3)<br>All Power Modes            |      | 485  |      | mA/V             |
| Gm <sub>A(MIN-SO)</sub>  | GCA              | Min Amplifier Transconductance—Step 0                                      | V(VAGCIN) = 4V (Notes 2 & 3)<br>All Power Modes                        |      |      | 5    | mA/V             |
| Gm <sub>A(FG1-SO)</sub>  | GCA              | Amplifier Transconductance in Fixed Gain<br>Mode 1 and Step 0              | Control Register Programmed for<br>Fixed Gain Mode 1 (Notes 2 & 3)     |      | 125  | 200  | mA/V             |
| Gm <sub>A(FG2-SO)</sub>  | GCA              | Amplifier Transconductance in Fixed Gain<br>Mode 2 and Step 0              | Control Register Programmed for<br>Fixed Gain Mode 2 (Notes 2 & 3)     | 40   | 70   | 120  | mA/V             |
| Gm <sub>A(FG12-SO)</sub> | GCA              | Amplifier Transconductance in Fixed Gain<br>Both Mode 1 & 2 on and Step 0  | Control Register Programmed for<br>Fixed Gain Mode 1 & 2 (Notes 2 & 3) | 110  | 187  | 290  | mA/V             |
| %Gm <sub>A</sub>         | GCA              | Max % of Additional Transconductance<br>for Amplifier                      | (Notes 3 & 4)                                                          | 148  | 190  | 247  | %                |
| %Gm <sub>E</sub>         | EQUAL            | Max % of Additional Transconductance<br>for Equalizer                      | (Notes 5 & 6)                                                          | 148  | 190  | 247  | %                |
| K1                       | GCA &<br>EQUAL   | Ratio of Equalization Gain to Amplifier Gain for Pulse Slimming Step 1     | (Notes 3, 5 & 7)                                                       | 0.09 | 0.12 | 0.15 |                  |
| K2                       | GCA &<br>EQUAL   | Ratio of Equalization Gain to Amplifier Gain for Pulse Slimming Step 2     | (Notes 3, 5 & 8)                                                       | 0.17 | 0.21 | 0.25 |                  |
| К4                       | GCA &<br>Equal   | Ratio of Equalization Gain to Amplifier Gain<br>for Pulse Slimming Step 4  | (Notes 3, 5 & 9)                                                       |      | 0.33 | 0.39 |                  |
| K8                       | GCA &<br>EQUAL   | Ratio of Equalization Gain to Amplifier Gain<br>for Pulse Slimming Step 8  | (Notes 3, 5 & 10)                                                      | 0.39 | 0.50 | 0.57 |                  |
| K15                      | GCA &<br>EQUAL   | Ratio of Equalization Gain to Amplifier Gain<br>for Pulse Slimming Step 15 | (Notes 3, 5 & 11)                                                      | 611  | 665  | 726  |                  |
| V <sub>Aob</sub>         | GCA              | Amplifier Output DC Bias Level Operating<br>Range                          | (Notes 3, 12 & 30)                                                     | 1.4  | 1.9  |      | v                |
| V <sub>Eob</sub>         | EQUAL            | Equalization Output DC Bias Level<br>Operating Range                       | (Notes 5, 13 & 30)                                                     | 1.4  | 1.9  |      | v                |
| I <sub>Aob</sub> (FP)    | GCA              | Amplifier Output DC Bias Current, Full<br>Power Mode                       | Full Power Mode<br>(Notes 31, 32, 3 & 14)                              | 1.9  | 2.65 | 3.2  | mA/V             |
| I <sub>Eob(FP)</sub>     | EQUAL            | Equalization Output DC Bias Current,<br>Full Power Mode                    | Full Power Mode<br>(Notes 31, 32, 5 & 14)                              | 1.3  | 1.76 | 2.3  | mA/V             |
| I <sub>Aob(HP)</sub>     | GCA              | Amplifier Output DC Bias Current,<br>Half Power Mode                       | Half Power Mode<br>(Notes 31, 32, 3 & 14)                              | 0.95 | 1.3  | 1.75 | mA/V             |
| IEob(HP)                 | EQUAL            | Equalization Output DC Bias Current,<br>Half Power Mode                    | Half Power Mode<br>(Notes 31, 32, 5 & 14)                              | 0.65 | 0.89 | 1.15 | mA/V             |
| Aob(EO)                  | GCA              | Amplifier Output DC Bias Current,<br>Equalization Off                      | Half Power Mode<br>(Notes 31, 32, 3 & 14)                              |      | 0.32 | 0.4  | mA/V             |
| Vth(AGC)                 | AGC              | AGC Threshold Voltage                                                      | VREF = 0.5V, I(DISCAP) = 10 $\mu$ A,<br>V(VAGCIN) = 2.5V (Note 15)     |      | 440  | 507  | mV <sub>pp</sub> |
| Gm <sub>AGC(FAST)</sub>  | AGC              | AGC Transconductance in Fast Mode                                          | V(VAGCIN) = 2.5V,<br>$I(DISCAP) = -10 \ \mu A \ (Note 16)$             | 1.1  | 1.6  | 2.2  | mA/V             |
| Gm <sub>AGC</sub> (SLOW) | AGC              | AGC Transconductance in Slow Mode                                          | V(VAGCIN) = 2.5V,<br>I(DISCAP) = 10 μA (Note 17)                       | 200  | 302  | 400  | μΑ/ν             |

| Pulse De                  | etector          | DC Electrical Chara                                    | cteristics (Continued)                                                     |                 |       |       |                 |
|---------------------------|------------------|--------------------------------------------------------|----------------------------------------------------------------------------|-----------------|-------|-------|-----------------|
| Symbol                    | Circuit<br>Block | Parameter                                              | Conditions                                                                 | Min             | Тур   | Max   | Units           |
| -IAGC(SLEW)F              | AGC              | AGC Slew Current in Fast Mode<br>(Flowing out of Pin)  | V(CHAN1)-V(CHAN2)  = 0.5V,<br>V(VAGCIN) = 2.5V (Note 18)                   | - 170           | -240  | -310  | μΑ              |
| IAGC(SLEW)F               | AGC              | AGC Slew Current in Fast Mode<br>(Flowing into Pin)    | V(CHAN1)-V(CHAN2)  = 0V,<br>V(VAGCIN) = 2.5V (Note 18)                     | 170             | 240   | 310   | μA              |
| -IAGC(SLEW)S              | AGC              | AGC Slew Current in Slow Mode<br>(Flowing out of Pin)  | V(CHAN1)-V(CHAN2)  = 0.5V,<br>V(VAGCIN) = 2.5V (Note 19)                   | -55             | - 108 | - 170 | μΑ              |
| IAGC(SLEW)S               | AGC              | AGC Slew Current in Slow Mode<br>(Flowing into Pin)    | V(CHAN1)-V(CHAN2)  = 0V,<br>V(VAGCIN) = 2.5V (Note 19)                     | 120             | 168   | 230   | μΑ              |
| FSBP                      | AGC              | Fast Slew Break Point for AGC                          | V(VACGIN) = 2.5V, I(DISCAP) =<br>-10 μA (Note 20)                          | 25              | 37    | 50    | %               |
| VDISCAP                   | AGC              | Discharge Capacitor Voltage                            | $I(DISCAP) = -10 \ \mu A Measurement$<br>made at VthAGC                    | 1.15            | 1.5   | 1.85  | v               |
| LEAK(AGC)H                | AGC              | AGC Leakage Current<br>in AGC Hold Mode                | HOLD = High, V(VAGCIN) = 2.5V<br>(Note 21)                                 |                 | 0.02  | 0.07  | μΑ              |
| LEAK(AGC)W                | AGC              | AGC Leakage Current<br>in Write Mode                   | Pulse Detector Placed in Write<br>Mode V(VAGCIN) = 2.5V (Note 21)          |                 | 0.02  | 0.07  | μA              |
| ILEAK(AGC)PD              | AGC              | AGC Leakage Current<br>in Full Power Down              | Pulse Detector is Powered Downed $V(VAGCIN) = 2.5V$ (Note 21)              |                 | 0.01  | 0.07  | μA              |
| Z <sub>IN(AL)W</sub>      | AMP<br>CLAMP     | Amplifier Input Impedance<br>in Write Mode             | (Note 22)                                                                  |                 | 30    | 80    | Ω               |
| I <sub>clamp</sub> (sink) | AMP<br>CLAMP     | Amplifier Input Clamp<br>Sink Current                  | (Note 23)                                                                  | 18              | 20    |       | mA              |
| Iclamp(source)            | AMP<br>CLAMP     | Amplifier Input Clamp<br>Source Current                | (Note 24)                                                                  | - 18            | -20   |       | mA              |
| Z <sub>IN(CH)</sub>       | CHAN<br>INPUTS   | Channel Input Impedance                                | (Note 22)                                                                  | 2.4             | 3.5   | 6.5   | kΩ              |
| V <sub>th(HYST)</sub>     | CHAN<br>INPUTS   | Hysteresis Comparator<br>Threshold Voltage             | Connect 1 k $\Omega$ resistor from V <sub>CC</sub> to POLOUT Pin (Note 25) | 0.128           | 0.150 | 0.174 | V <sub>PP</sub> |
| H/R                       | CHAN<br>INPUTS   | Ratio of the Hystersis Threshold to the AGC Threshold  | See Conditions for Vth(HYST) and Vth(AGC)                                  | 0.25            | 0.30  | 0.35  |                 |
| ISETHYS                   | CHAN<br>INPUTS   | Set Hysteresis Input<br>Bias Current                   | V(SETHYS) = 0.3V                                                           | - 50            | -25   |       | μA              |
| IVREF                     | CHAN<br>INPUTS   | VREF Input Bias Current                                | V(VREF) = 0.5V                                                             | - 50            | -25   |       | μА              |
|                           | CHAN<br>INPUTS   | Differentiator Bias Current                            | V(DIFC2) = 4V  or  V(DIFC1) = 4V                                           | 1. <del>6</del> | 1.9   |       | mA              |
| Z <sub>SCAP(DIS)</sub>    | SERVO            | SCAP Pin Discharge Impedance                           | V(HOLD) = 0.3V, V(S2) = 4V,<br>V(SCAP 1 thru 4) = 2V (Note 25A)            | 0.73            | 1.1   | 1.4   | kΩ              |
| Av <sub>QT(gd)</sub>      | SERVO            | Servo Channel Gain for<br>Quarter Track Mispositioning | V(HOLD) = 4V (Notes 26 & 26A)                                              | 5               | 5.4   | 5.8   | v/v             |
| VINTERCEPT                | SERVO            | Servo Channel Output Voltage<br>for 0 Vpp Input        | V(HOLD) = 4V (Notes 26 & 26B)                                              | 14              | 18.6  | 22    | %               |
| GL <sub>gd</sub>          | SERVO            | Gated Detector Gain Linearity                          | V(HOLD) = 4V (Notes 26, 27 & 27A)                                          |                 | 0.23  | 1     | %               |
| VOS <sub>gd</sub>         | SERVO            | Gated Detector Output<br>Voltage Offset                | V(HOLD) = 4V (Note 28)                                                     |                 | 2     | 10    | mV              |
| IL <sub>gd</sub>          | SERVO            | Gated Detector<br>Leakage Current                      | V(S1) = V(S2) = V(S3) = 0.3V,<br>V(HOLD) = 4V (Note 29)                    |                 | 0.02  | 0.07  | μΑ              |

### Pulse Detector DC Electrical Characteristics (Continued)

Note 1: The input pin consists of two resistors tied to a voltage source. This is the resistance of each resistor.

Note 2: Transconductance is measured differentially. Pulse slimming step 0 programmed.

Note 3: AMPOUT1, AMPOUT2, AMPOUT3 and AMPOUT4 pins are measured.

Note 4: Transconductance is measured differentially. Gm is first measured for pulse slimming step 0 at the amplifier output = Gm0a. Gm is measured again but for pulse slimming step 15 at the amplifier output = Gm15a. % GmA = 100(Gm15a-Gm0a)/Gm0a.

Note 5: EQOUT1, EQOUT2, EQOUT3 and EQOUT4 pins are measured.

Note 6: Transconductance is measured differentially. Gm is first measured for pulse slimming step 0 at the amplifier output = Gm0a. Gm is measured again but for pulse slimming step 15 at the equalization output = Gm15<sub>E</sub>. %Gm<sub>E</sub> = 100(Gm15<sub>E</sub>)/Gm0<sub>A</sub>.

Note 7: Transconductance is measured differentially at both the equalization (Gm<sub>E</sub>) and amplifier (Gm<sub>A</sub>) outputs for pulse slimming step 1. K1 = Gm<sub>E</sub>/Gm<sub>A</sub>.

Note 8: Transconductance is measured differentially at both the equalization (Gm<sub>E</sub>) and amplifier (Gm<sub>A</sub>) outputs for pulse slimming step 2. K2 = Gm<sub>E</sub>/Gm<sub>A</sub>.

Note 9: Transconductance is measured differentially at both the equalization (Gm<sub>E</sub>) and amplifier (Gm<sub>A</sub>) outputs for pulse slimming step 4. K4 = Gm<sub>E</sub>/Gm<sub>A</sub>.

Note 10: Transconductance is measured differentially at both the equalization (Gm<sub>F</sub>) and amplifier (Gm<sub>A</sub>) outputs for pulse slimming step 8. K8 = Gm<sub>F</sub>/Gm<sub>A</sub>.

Note 11: Transconductance is measured differentially at both the equalization (Gm<sub>E</sub>) and amplifier (Gm<sub>A</sub>) outputs for pulse slimming step 15. K15 = Gm<sub>E</sub>/Gm<sub>A</sub>. Note 12: The DC bias voltage level (Vbias) at AMPOUT pins (AMPOUT1, AMPOUT2, AMPOUT3 and AMPOUT4) is reduced until a 2% change in output current is measured. V(Aob) = V<sub>CC</sub> – Vbias.

Note 13: The DC bias voltage level (Vbias) at EQOUT pins (EQOUT1, EQOUT2, EQOUT3 and EQOUT4) is reduced until a 2% change in output current is measured. V(Eob) = V<sub>CC</sub> - Vbias.

Note 14: The amplifier input pins (AMPIN1 & AMPIN2) are shorted together. Since the DC bias current is V<sub>CC</sub> dependent, the specification is expressed as a transconductance. The transconductance is given by the average DC bias current output per pin divided by V<sub>CC</sub>. The specification is for each pin.

Note 15: The AGC threshold voltage is defined as the equivalent differential peak to peak AC voltage swing across the channel input pins (CHAN1, CHAN2, CHAN3 & CHAN4) that causes the current at VAGCIN pin to equal zero.

Note 16: Channel inputs (CHAN1 and CHAN2) are set at Vth(AGC) + 10 mV and fast AGC mode is selected. Transconductance is measured from the channel inputs (CHAN1 and CHAN2) to the current at the VAGCIN pin. The measurement is made at Vth(AGC). GmAGC(fast) = [I(VAGCIN)/10mV].

Note 17: Slow AGC mode is selected. The transconductance is measured from channel inputs (CHAN1 & CHAN2) to the current output of the VAGCIN pin. The measurement is made at Vth(AGC), GmAGC(slow) = |(VAGCIN)/(V(CHAN1)-V(CHAN2))-(1/2)Vth(AGC)].

Note 18: Fast AGC mode is selected, lagc(slew)F is measured at the VAGCIN pin. I(DISCAP) =  $-10 \ \mu A$ .

Note 19: Slow AGC mode is selected, lagc(slew)S is measured at the VAGCIN pin, I(DISCAP) = -10 µA.

Note 20: Fast AGC mode is selected. The Fast Slew Break Point (FSBP) is defined as a positive or negative percentage of the AGC threshold voltage (Vthagc). The break point is that voltage above and below Vthagc where the GmAGC(FAST) abruptly increases. The FSBP only occurs for the fast AGC mode. This point is found by increasing or decreasing the differential voltage at the channel inputs (CHAN1 and CHAN2) above and below the AGC threshold, while monitoring the transconductance at the VAGCIN pin. The break point occurs when this transconductance increases by at least 20% above GmAGC(FAST).

Note 21: Measure current into or out of VAGCIN pin for both V(CHAN1)-V(CHAN2) = 0 and V(CHAN1)-V(CHAN2) = 0.5V.

Note 22: The input can be modeled as two resistors tied to a voltage source. This is the resistance of each resistor,

Note 23: The common mode voltage a AMPIN1 and AMPIN2 pins is measured for no current into these pins. Current is the forced into either AMPIN1 or AMPIN2 (not both simultaneously) until the voltage on the pin rises by 1 volt.

Note 24: The common mode voltage a AMPIN1 and AMPIN2 pins is measured for no current out of these pins. Current is the pulled out of either AMPIN1 or AMPIN2 (not both simultaneously) until the voltage on the pin falls by 1 volt.

Note 25: The hysteresis comparator threshold is defined as the minimum differential AC signal across the channel inputs (CHAN1 & CHAN2 or CHAN3 & CHAN4) which causes the voltage on the POLOUT pin to change state. V(SETHYS) = 0.37V.

Note 25A: SCAP1, SCAP2, SCAP3 and SCAP4 pins are measured.

Note 26: S1, S2 and S3 pins are at an appropriate level to gate on the channel under test. Pull 10  $\mu$ A from each SCAP pin (SCAP1, SCAP2, SCAP3 and SCAP4). VoOTH = The servo output voltage from pins SCAP1, SCAP2, SCAP3, SCAP4 with the channel input level set to simulate the read head mispositioned by one quarter of a track in a direction towards the servo burst (i.e. larger amplitude). This is done by setting Vci = |V(CHAN1)-V(CHAN2)| = 187.5 mV = QTH and measuring the voltage on pins SCAP1, SCAP2, SCAP3.

VoQTL = The servo output voltage from pins SCAP1, SCAP2, SCAP3, SCAP4 with the channel input level set to simulate the read head mispositioned by one quarter of a track in a direction away from the servo burst (i.e. smaller amplitude). This is done by setting  $V_{CI} = |V(CHAN1)-V(CHAN2)| = 62.5 \text{ mV} = QTL$  and measuring the voltage on pins SCAP1, SCAP2, SCAP4.

Note 26A: Av(QT(gd)) = (VoQTH-VoQTL)/(QTH-QTL)

Note 26B: V(intercept) is expressed as a percentage of V<sub>CC</sub>.

Note 27: S1, S2, and S3 pins are at an appropriate level to gate on the channel under test. Pull 10  $\mu$ A from each SCAP pin (SCAP1, SCAP2, SCAP3 and SCAP4). VoETH = The servo output voltage from pins SCAP1, SCAP2, SCAP3, SCAP4 with the channel input level set to simulate the read head mispositioned by one guarter of a track in a direction towards the servo burst (i.e. larger amplitude). This is done by setting Vci = | V(CHAN1)–V(CHAN2) | = 156.25 mV = ETH and measuring the voltage on pins SCAP, SCAP2, SCAP3, SCAP4.

VoETL = The servo output voltage from pins SCAP1, SCAP2, SCAP3, SCAP4 with the channel input level set to simulate the read head mispositioned by one quarter of a track in a direction away from the servo burst (i.e. smaller amplitude). This is done by setting Vci = | V(CHAN2) - V(CHAN2) | = 93.75 mV = ETL and measuring the voltage on pins SCAP1, SCAP2, SCAP3, SCAP4.

Note 27A: GL(gd) = 100{{(|VoETH-VoETL|/|VoQTH-VoQTL|)-0.5]/0.5}.

Note 28: Set the voltage at S1, S2 and S3 pins to gate on the channel under test. Pull 19  $\mu$ A from each SCAP pin (SCAP1, SCAP2, SCAP3, SCAP4). Force |V(CHAN1)-V(CHAN2) | = 125 mV. Measure the voltage at each gated detector output (SCAP1, SCAP2, SCAP3, SCAP4) Vosgd = ± | Max. difference voltage between (SCAP1-SCAP2) and (SCAP3-SCAP4) |.

Note 29: V(CHAN1)-V(CHAN2) = 0.5V. Force 3V on each of the gated detector output pins (SCAP1, SCAP2, SCAP3, SCAP4) and measure the current into or out of the pin.

Note 30: Minimum specification is worst case at low supply voltage, and high temperature.

Note 31: Maximum specification is worst case at high supply voltage, and high temperature.

Note 32: Minimum specification is worst case at low supply voltage, and cold temperature.

| Pulse                     | Detec             | tor AC           | Electrical Characterist                                                 | ICS (Note 1)                                                                 |     |      |     |       |
|---------------------------|-------------------|------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------|-----|------|-----|-------|
| Symbol                    | From<br>Input (2) | To<br>Output (2) | Parameter                                                               | Conditions                                                                   | Min | Тур  | Max | Units |
| t <sub>recov(s)</sub>     | wg↓               | ERD 1            | Recovery Time from Write Mode with<br>Short Mode Programmed             | Enable ERD for Pulse Detector<br>Output Via Control Register                 | 1.3 | 1.9  | 2.6 | μs    |
| t <sub>recov(I)</sub>     | wg ↓              | ERD 1            | Recovery Time from Write Mode with Long Mode Programmed                 | Enable ERD for Pulse Detector<br>Output Via Control Register                 | 2.6 | 3    | 4.5 | μs    |
| t <sub>recov</sub> (PDPD) | PDPD ↑            | ERD 1            | Recovery Time from Full Power<br>Down of Pulse Detector                 | Enable ERD for Pulse Detector<br>Output Via Control Register (Note 12)       |     | 10   | 25  | μs    |
| t <sub>charge</sub>       | S1 to S3          | SCAP1-<br>SCAP4  | Gated Detector Charge Time                                              | (Note 3)                                                                     |     | 2    | 4   | μs    |
| t <sub>discharge</sub>    | S1 to S3          | SCAP1-<br>SCAP4  | Gated Detector Discharge Time                                           | (Note 4)                                                                     |     | 2.6  | 4.2 | μs    |
| t <sub>on</sub>           | S1 to S3          | SCAP1-<br>SCAP4  | Gated Detector Turn On Time                                             | (Note 5)                                                                     | 10  | 20   | 50  | ns    |
| t <sub>off</sub>          | S1 to S3          | SCAP1-<br>SCAP4  | Gated Detector Turn Off Time                                            | (Note 6)                                                                     | 15  | 28   | 40  | ns    |
| t <sub>pw</sub>           | ERD 🏌             | ERD↓             | Encoded Read Data Output<br>Pulse Width                                 | Enable ERD for Pulse Detector<br>Output Via Control Register                 | 10  |      | 34  | ns    |
| t <sub>GTO</sub>          | SCAP4 ↑           | SCAР3 ↑          | Gate to Time Channel Delay,<br>Delay Step 0                             | V(SETHYS) = 0.1V, (Note 7)<br>F = 5 MHz                                      | 65  | 77   | 89  | ns    |
| t <sub>DS</sub>           | SCAP4 ↑           | SCAP3 ↑          | Programmable Channel Delay,<br>Delay Step Size                          | (Note 8)                                                                     | 7   | 11   | 15  | ns    |
| tSTOC                     | SCAP4 ↑           | SCAP3 ↑          | Self Timing Qualification Channel<br>Delay                              | V(SETHYS) = -0.1V, (Note 9)                                                  | 8   | 17   | 25  | ns    |
| t <sub>pp</sub>           | ERD               |                  | Pulse Pairing                                                           | f = 2.5 MHz and $f = 5$ MHz<br>V(AMPIN) = 60 MV pp Differential<br>(Note 10) |     | 0.25 | 1   | ns    |
| Vstqc                     | SCAP4 ↑           | SCAР3 ↑          | Max DC Amplifier Output Level for<br>Self Timing Qual Channel Operation | V <sub>CC</sub> = 5V (Note 11)                                               | 3.7 | 4.5  |     | v     |

Note 1: All parameters are specified for the following conditions unless otherwise stated. The device uses the components described in the AC test setup diagram. Parameters are guaranteed over the recommended operating temperature and supply range from operating conditions table. V(REF) = 0.5V. V(SETHYS) = 0.3V, V(RG) = 0.3V. f = 2.5 MHz. Control register is set at the initial power up conditions.

Note 2: The symbol (up arrow) indicates the rising edge of the pulse is used as reference. The symbol (down arrow) indicates the falling edge of the pulse is used as reference.

Note 3: Close SW1, SW2, SW3 and SW4. With all external capacitors to SCAP pins (SCAP1 thru SCAP4) discharged, measure the time from servo channel enable pins (S1, S2 and S3) to 90% of the rising edge of the selected servo channel output.

Note 4: Close SW1, SW2, SW3 and SW4. With all external capacitors to SCAP pins (SCAP1 thru SCAP4) charged, measure the time from servo channel enable pins (S1, S2 and S3) to 90% of the falling edge of the selected servo channel output.

Note 5: Open SW1, SW2, SW3 and SW4. Pull 1 mA from each of the SCAP pins (SCAP1 thru SCAP4). Measure the time from the selection of each servo channel (S1, S2, S3) to the voltage on the selected servo output (SCAP1 thru SCAP4) when it increases by 0.1V.

Note 6: Open SW1, SW2, SW3 and SW4. Pull 1 µA from each of the SCAP pins (SCAP1 thru SCAP4). Measure the time from the sellection of each servo channel (S1, S2, S3) to the voltage on the deselected servo output (SCAP1 thru SCAP4) when it decreases by 0.1V.

Note 7: Disable the self timing qualification channel, enable internal pulse detector signals and program the gate channel delay step 0 through the control register. tGTO includes time contributions from the test frequency and delay introduced by the external differentiator components. The test frequency contribution is the amount of time from the zero crossing at the base line to the peak (which for a 5 MHz signal is 100 ns). The theoretical delay introduced by the differentiator components, shown in the AC test setup diagram, at this frequency is\_ns. Consequently, the raw gate to channel delay can be found by subtracting off these external contributions to the delay.

Note 8: Disable the self timing qualification channel and enable internal pulse detector signals through the control register. Measure the time from the rising edge of SCAP4 pin to the rising edge of SCAP4 pin to the rising edge of SCAP3 pin as the programmable gate channel delay step is changed. tDS = the incremental delay change per step.

Note 9: Select the 10 Mbit/s filter, enable internal pulse detector signals, and program gate channel delay step 0 through the control register.

Note 10: Enable pulse detector output at ERD via the control register. The 7.5 MHz pulse pairing measurement is made with the 20 Mbit/s channel filter in full power mode.

Note 11: Increase the DC amplifier output level until tSTQC changes by 2 ns. Vstgc is this DC level.

Note 12: Pulse detector is initially powered down for 1 ms prior to powering on.

| Symbol                 | Func.<br>Block | Parameter                                    | Conditions                      | Min                | Тур                 | Max                 | Units  |
|------------------------|----------------|----------------------------------------------|---------------------------------|--------------------|---------------------|---------------------|--------|
| tT-SYNC                | Synch.         | Synchronizer Half Window Loss                | 13.3 Mb/s, Strobe M = 0         |                    | 0.8                 | 4                   | ns     |
|                        |                |                                              | 33 Mb/s, Strobe M = 0           |                    |                     | 2.7                 | 110    |
| θ <sub>LIN-PH</sub>    | Synch.         | Phase Detector Retrace Angle                 | Phase Lock (Notes 4, 6)         |                    | $\pm \pi$           |                     | rad    |
| K <sub>VCO-SYNC</sub>  | Synch.         | Synchronizer VCO Gain (Note 1)               | 25°C Ambient                    | 0.4 ω0             | 0.57 ω <sub>0</sub> | 0.74 ω <sub>ο</sub> | rad/Vs |
| tspo                   | Synch.         | SCK Neg. Edge to SD Neg. Edge                |                                 | 0                  |                     | 12                  | ns     |
| t <sub>SD1</sub>       | Synch.         | SCK Neg. Edge to SD Pos. Edge                |                                 | 0                  |                     | 12                  | ns     |
| tZPSR                  | Synch.         | Zero-Phase Start Accuracy                    | Entering READ Mode<br>(Note 4)  |                    | 3                   |                     | ns     |
| fAUTORANGE             | Synch.         | VCO Self-Limit w.r.t. f <sub>SYNTH</sub>     | (Note 4)                        |                    | ± 50                |                     | %      |
| tSFIX                  | Synch.         | Strobe per Step Size, $-2$ to $+2$           |                                 |                    | 0.6                 |                     | ns     |
| tSVAR                  | Synch.         | Strobe per Step Size,<br>-2 to $-5$ , 2 to 5 | (Note 2)                        |                    | 0.0625xTvco         |                     | ns     |
| tPW-SCK                | Synch.         | SCK Output Pulse Width                       | (Note 5)                        | Tw – 5             | Tw                  | Tw + 5              | ns     |
| tERD-SDO               | Synch.         | Delay, ERD Pos. Edge to<br>SDO Pos. Edge     | (Note 3)                        |                    | TBD                 |                     | ns     |
| t-3 dB-KVCO            | Synch.         | VCO Control Block -3 dB Rolloff              | (Note 4)                        |                    | 16                  |                     | MHz    |
| t-3 dB-CP              | Synch.         | Charge Pump Block - 3 dB Rolloff             | (Note 4)                        |                    | 16                  |                     | MHz    |
| t <sub>PWSTH</sub>     | Synth.         | Synthesizer Output Pulse Width               | (Note 5)                        | T <sub>W</sub> -2  | Τw                  | T <sub>W</sub> + 2  | ns     |
| K <sub>VCO-SYNTH</sub> | Synth.         | Synthesizer VCO Gain                         | (Notes 1 and 5)<br>25°C Ambient | 1.4 ω <sub>0</sub> | 2.0 ω <sub>0</sub>  | 2.6 ω <sub>0</sub>  | rad/Vs |
| f-3 dB-KSTH            | Synth.         | VCO Control Block - 3 dB Rolloff             | (Note 4)                        |                    | 15                  |                     | MHz    |

Note 1:  $\omega_0$  is the operating frequency of the synchronizer VCO. This parameter is specified at 25°C ambient only. K<sub>VCO</sub> varies inversely with absolute (Kelvin) temperature; K<sub>VCO</sub> (T)  $\approx$  K<sub>VCO</sub> (25°C)  $\times$  298/T, where T is in degrees Kelvin.

Note 2: T(VCO) is the period of the VCO selected as delay line reference, either the synthesizer or synchronizer VCO. The period is equal to the code rate clock period.

Note 3: Add to this value the data rate dependent delay line term TBD%xT(VCO): Note 2 also applies.

Note 4: Parameter guaranteed by design or correlation to characterization data. No outgoing tests are performed.

Note 5: Tw = 0.5X respective clock period.

Note 6: The parameter is measured w.r.t. code rate clock period.



DP8492VF Integrated Read Channel

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

FAX: 33-299-7000

Fax: (08141) 103554

24

Fax: 3-3112536

x: 52996 NSSEA HX

030781

DEC O 7 1992